# Am2914 Vectored Priority Interrupt Controller ## DISTINCTIVE CHARACTERISTICS - Accepts 8 interrupt inputs – Interrupts may be pulses or levels and are stored internally - Built-in mask register – Six different operations can be performed on mask register - Built-in status register – Status register holds code for lowest allowed interrupt - Vectored output – Output is binary code for highest priority unmasked interrupt - Expandable – Any number of Am2914's may be stacked for large interrupt systems - Microprogrammable – Executes 16 different microinstructions Instruction enable pin aids in vertical microprogramming # GENERAL DESCRIPTION The Am2914 is a high-speed, eight-bit priority interrupt unit that is cascadable to handle any number of priority interrupt request levels. The high-speed of the Am2914 makes it ideal for use in Am2900 family microcomputer designs, but it can also be used with the Am9080A MOS microprocessor. The Am2914 receives interrupt requests on 8 interrupt input lines ( $\overline{P}_0$ - $\overline{P}_7$ ). A LOW level is a request. An internal latch may be used to catch pulses on these lines, or the latch may be bypassed so the request lines drive the level-triggered interrupt register directly. An 8-bit mask register is used to mask individual interrupts. Considerable flexibility is provided for controlling the mask register. Requests in the interrupt register are ANDed with the corresponding bits in the mask register and the results are sent to an 8-input priority encoder, which produces a three-bit encoded vector representing the highest numbered input which is not masked. An internal status register is used to point to the lowest priority at which an interrupt will be accepted. The contents of the status register are compared with the output of the priority encoder, and an interrupt request output will occur if the vector is greater than or equal to status. Whenever a vector is read from the Am2914 the status register is automatically updated to point to one level higher than the vector read. (The status register can be loaded externally or read out at any time using the S pins.) Signals are provided for moving the status upward across devices (Group Advance Send and Group Advance Receive) and for inhibiting lower priorities from higher order devices (Ripple Disable, Parallel Disable, and Interrupt Disable). A status overflow output indicates that an interrupt has been read at the highest priority. The Am2914 is controlled by a 4-bit instruction field I<sub>0</sub>-I<sub>3</sub>. The command on the instruction lines is executed if $\overline{\text{IE}}$ is LOW and is ignored if $\overline{\text{IE}}$ is HIGH, allowing the 4 l bits to be shared with other devices. ## **RELATED PRODUCTS** | Part No. | Description | |-----------|-----------------------------| | Am2902A | Carry Look-ahead Generator | | Am2913 | Priority Interrupt Expander | | Am25LS138 | 3-to-8 Decoder | | Am27S19 | Mapping PROM | Publication # Rev. Amendment E /0 Issue Date: January 1987 #### **CONNECTION DIAGRAMS Top View** Ceramic Dip Leadless Chip Carrier **Flatpack** мз [ ĞŠ [ GAR 37 ٦Þ, ŒΓ 36 □ Mo *ភំភំភំភំភំភិភិភិភិភិ* īδ[ 35 RD PD 33 13 ir [ 32 12 vcc □ 31 GND 12 СР 29 13 So [ □ '₀ soΓ LB GAS P<sub>4</sub> CD008031 V<sub>2</sub> 16 \_\_ M₄ CD004221 v<sub>0</sub> [ 18 М7 [ 19 20 CD004212 Note: Pin 1 is marked for orientation. # GROUP P7 ADVANCE SEND P8 ADVANCE SEND SIGNAL OUT V0 VECTOR V1 V0 VECTOR V1 V0 VECTOR V2 V1 V0 VECTOR V2 V1 V0 VECTOR V2 V1 V0 VECTOR V3 VECTOR V4 V1 V0 VECTOR V4 V1 V0 VECTOR V5 STATUS ST # **METALLIZATION AND PAD LAYOUT** \*Note: GNDs and pins 2, 19 & 31 must all be tied together externally. Standard Products AMD products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: A. Device Number B. Speed Option (if applicable) C. Package Type | Valid Combinations | | | | | | |--------------------|--------------------|--|--|--|--| | Am2914 | DC, DCB,<br>LC, XC | | | | | #### **Valid Combinations** Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released valid combinations, and to obtain additional data on AMD's standard military grade products. # ORDERING INFORMATION (Cont.) APL Products AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-M-38510 and MIL-STD-883C requirements. CPL (Controlled Products List) products are processed in accordance with MIL-M-38510 and MIL-STD-883C, but are inherently non-compliant because of package, solderability, or surface treatment exceptions to those specifications. The order number (Valid Combination) for APL products is formed by a combination of: A. Device Number - B. Speed Option (if applicable) - C. Device Class - D. Package Type - E. Lead Finish | Valid Combinations | | | | | | | |--------------------|--------------|--|--|--|--|--| | APL | | | | | | | | Am2914 | /BQA<br>/BYC | | | | | | | CPL | | | | | | | | Am2914 | /LMC | | | | | | #### **Valid Combinations** Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### **Group A Tests** Group A Tests consist of subgroups: 1, 2, 3, 7, 8, 9, 10, 11 #### **CPL PRODUCTS** The order number (Valid Combination) for CPL products is formed by a combination of: - A. Device Number - B. Speed Option (if applicable) - C. Package Type - D. Temperature Range - E. CPL Status #### PIN DESCRIPTION # Interrupt Request (Inputs) Active LOW level or latched pulses. #### Latch Bypass (Input) When HIGH, the interrupt latches are transparent. When LOW, the latches are negative pulse catchers. #### Mask Bus (Input/Ouput) Bidirectional bus to load or read interrupt mask. #### 13-0 Microinstruction Inputs (Input) #### ĪĒ Instruction Enable (Input) The microinstruction is executed if IE is LOW and is ignored if IE is HIGH. #### GAR Group Advance Receive (Input) During a Master Clear or Read Vector microinstruction, this input signal is used to load the Lowest Group Enable flipflop. GAR of the lowest priority group must be LOW. #### Group Advance Send (Output) During a Read Vector microinstruction, this output signal is LOW when the highest priority vector of the group is being read. GAS should be connected to GAR of the next higher group in a cascaded system. # Ripple Disable (Output) This output is LOW when Interrupt Disable (ID) is LOW, or the Lowest Group Enabled is LOW, or an Interrupt Request (IR) is generated in the group. This output is connected to the Interrupt Disable (ID) input of the next lower group. #### **FUNCTIONAL DESCRIPTION** The Microinstruction Decode circuitry decodes the Interrupt Microinstructions and generates required control signals for the chip. The Interrupt Register holds the Interrupt Inputs and is an eight-bit, edge-triggered register which is set on the rising edge of the Clock (CP) signal. The Interrupt latches are set/reset-type latches. When the Latch Bypass (LB) signal is LOW, the latches are enabled and act as negative pulse catchers on the inputs to the Interrupt Register. When the Latch Bypass (LB) signal is HIGH, the Interrupt latches are transparent. The Mask Register holds the eight mask bits associated with the eight interrupt levels. The register may be loaded from or read to the M Bus. Also, the entire register or individual mask bits may be set or cleared. The Interrupt Detect circuitry detects the presence of any unmasked Interrupt (Po-7) Input. The eight-input Priority Encoder determines the highest priority, non-masked Interrupt Input and forms a binary coded Interrupt Vector. Following a Vector Read, the three-bit Vector Hold Register holds the binary coded interrupt vector. This stored vector is used for clearing interrupts. The three-bit Status Register holds the status bits and may be loaded from or read to the S Bus. During a Vector Read, the Incrementer increments the Interrupt Vector by one, and the result is clocked into the Status Register. Thus the Status #### Parallel Disable (Output) This output is HIGH when the Lowest Group Enabled flipflop is LOW or an interrupt is generated in the group. # Group Signal (Output) The output of the Lowest Group Enabled flipflop. # **Group Enable (Input)** Input to the Lowest Group Enabled flipflop. # Status Overflow (Output) This output signal is LOW after the highest priority vector of the group has been read. It stays LOW until a Master Clear or Load Status microinstruction is executed. SO of the highest priority group should be connected to the Interrupt Disable (ID) of the same group, SO signals of lower priority groups are unused. ## Status Bus (Input/Output) Bidirectional bus to load or read the status register. #### Interrupt Disable (Input) When LOW, this input inhibits the Interrupt Request (IR) output and generates a Ripple Disable (RD) output. **Interrupt Request (Output)** # Open collector output which is active LOW. **Vector Output (Output)** Clock Input (Input) V2-0 Register always points to the lowest level at which an interrupt will be accepted. The three-bit Comparator compares the Interrupt Vector with the contents of the Status Register and indicates if the Interrupt Vector is greater than or equal to the contents of the Status Register. The Lowest Group Enabled Flip-Flop is used when a number of Am2914's are cascaded. In a cascaded system, only one Lowest Group Enabled Flip-Flop is LOW at a time. It indicates the eight interrupt group, which contains the lowest priority interrupt level which will be accepted and is used to form the higher order status bits. The Interrupt Request and Group Enable logic contain various gating to generate the Interrupt Request (IR), Parallel Disable (PD), Ripple Disable (RD), and Group Advance Send (GAS) signals. The Status Overflow (SO) signal is used to disable all interrupts. It indicates the highest priority Interrupt Vector has been read and the Status Register has overflowed. The Clear Control logic generates the eight individual clear signals for the bits in the Interrupt Latches and Register. The Vector Clear Enable Flip-Flop indicates if the last vector read was from this group. When it is set, it enables the Clear Control Logic. The clock (CP) signal is used to clock the Interrupt Register, Mask Register, Status Register, Vector Hold Register, and the Lowest Group Enabled, Vector Clear Enable and Status Overflow Flip-Flops, all on the clock LOW-to-HIGH transition. Figure 1. Detailed Block Diagram TABLE 1. MICROINSTRUCTION SET FOR Am2914 PRIORITY INTERRUPT CIRCUIT | | 13121110 | Mnemonic | Instruction | |-----|--------------|----------|--------------------------------------------------------------------------------------------------| | Γ | | | Mask Register Functions | | ١ | 1110 | LDM | Load mask register from M bus | | ı | 0111 | RDM | Read mask register to M bus | | ı | 1100 | CLRM | Clear mask register (enables all priorities) | | 1 | 1000 | SETM | Set mask register (inhibits all interrupts) | | 1 | 1010 | BCLRM | Bit clear mask register from M bus *Note 1 | | 1 | 1011 | BSETM | Bit set mask register from M bus *Note 1 | | 1 | | | Status Register Functions | | Į | 1001 | LDSTA | Load status register from S bus and LGE flip- | | ı | | | flop from GE input | | ı | 0110 | RDSTA | Read status register to S bus | | ١ | | | Interrupt Request Control | | 1 | 1111 | ENIN | Enable interrupt request | | ١ | 1101 | DISIN | Disable interrupt request | | 1 | | | Vectored Output | | 1 | 0101 | RDVC | Read vector output to V outputs, load V + 1 | | 1 | | | into status register, load V into vector hold | | ١ | | | register and set vector clear enable flip-flop. | | 1 | | | Priority Interrupt Register Clear | | 1 | 0001 | CLRIN | Clear all interrupts | | ı | 0011 | CLRMR | Clear interrupts from mask register data (uses | | 1 | 0010 | OLDIAD. | the M bus) | | - | 0010<br>0100 | CLRMB | Clear interrupts from M bus data *Note 1<br>Clear the individual interrupt associated with | | - | 0100 | CLAVC | the last vector read | | 1 | | | 1 | | 1 | 0000 | MCLR | Master Clear | | Ì | 0000 | MULH | Clear all interrupts, clear mask register, clear<br>status register, clear LGE flip-flop, enable | | 1 | | | interrupt request. | | - 1 | | | Interrupt requests | Note 1: SET/CLEAR those bits which have corresponding M-Bus bits equal to one. Figure 2. Interrupt Request Logic #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +150°C (Ambient) Temperature Under Bias55 to +110°C | |------------------------------------------------------------------------------| | Supply Voltage to Ground Potential | | Continuous0.5 V to +7.0 V | | DC Voltage Applied to Outputs For | | High Output State0.5 V to +V <sub>CC</sub> Max. | | DC Input Voltage0.5 V to +5.5 V | | DC Output Current, Into Outputs30 mA | | DC Input Current30 mA to +5.0 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ## **OPERATING RANGES** | | 0 to +70°C | |-------------------------------------------------|--------------| | Military (M) Devices Temperature T <sub>C</sub> | 55 to +125°C | Operating ranges define those limits over which the functionality of the device is guaranteed. # DC CHARACTERISTICS over operating range unless otherwise specified; Included in Group A, Subgroup 1, 2, 3 Tests unless otherwise noted | Parameters | Description | Те | est Conditi | ions (N | ote 1) | Min. | Max. | Units | |-----------------|---------------------------------------|---------------------------------------------------------------------------------|----------------------|----------------------|-----------------------------------------------------|------|-------|-------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min.,<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | <sub>H</sub> = -1.0 mA<br>I <sub>OH</sub> = -2.6 mA | 2.4 | | Volts | | ICEX | Output Leakage Current for IR Output | V <sub>CC</sub> = Min., V <sub>O</sub> = | | | | | 250 | μΑ | | | | | | I <sub>OL</sub> = 4. | 0 mA | | 0.4 | | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min.,<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | $I_{OL} = 8$ . | 0 mA | | 0.45 | Volts | | | | | | I <sub>OL</sub> = 12 | | | 0.5 | | | V <sub>IH</sub> | Input HIGH Level | Guaranteed inputer for all inputs | t logical HIG | iH voltag | θ | 2.0 | | Volts | | V <sub>IL</sub> | Input LOW Level | Guaranteed input for all inputs | t logical LOV | V voltage | 9 | | 0.8 | Volts | | VI | Input Clamp Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = | - 18 mA | | | | -1.5 | Volts | | | | | | M <sub>0-7</sub> | | | -0.15 | | | | | | | S <sub>0-2</sub> | | | -0.1 | | | i | Input LOW Current | V <sub>CC</sub> = Max., | | L. B. | | | -0.4 | | | IIL . | | V <sub>IN</sub> = 0.4 V | | I. D. | | | -2.0 | mA | | | | | | ĪĒ | | | -1.2 | | | | | | | All Othe | ers | | -0.8 | | | | | | | M <sub>0-7</sub> | | | 150 | | | | | | | S <sub>0-2</sub> | | | 100 | | | lo. | Innut IIICI Cumant | V <sub>CC</sub> = Max., | CC = Max GE, GAR | | R | | 40 | | | lін | Input HIGH Current | V <sub>IN</sub> = 2.7 V | | ĪĒ | | | 60 | μΑ | | | | | | l. D. | | | 60 | | | | | | | All Othe | ers | | 20 | | | կ | Input HIGH Current | V <sub>CC</sub> = Max., V <sub>IN</sub> | = 5.5 V | | | | 1.0 | mA | | | | | | | M <sub>0-7</sub> | | - 150 | | | lozL | - | | V <sub>OUT</sub> = 0 | ).5 V | S <sub>0-2</sub> | | -100 | | | | Off State Output Command | V May | | | V <sub>0-2</sub> | | -50 | | | | Off-State, Output Current | V <sub>CC</sub> = Max. | | | M <sub>0-7</sub> | | 150 | μΑ | | lozh | | | V <sub>OUT</sub> = | | S <sub>0-2</sub> | | 100 | | | | | | | | V <sub>0-2</sub> | | 50 | | | | | | COMI | | 0 to +70°C | | 305 | | | lcc . | Power Supply Current | Voc = Max | COM'L | | 70°C | | 285 | mA. | | iCC - | Tower Supply Suitelli | ** | MIL | | -55 to +125°C | | 310 | '''^ | | | | | MIL 125°C | | 125°C | | 260 | | | I <sub>SC</sub> | Output Short Circuit Current (Note 2) | V <sub>CC</sub> = Max. + V <sub>C</sub> | out, Vout = | 0.5 V | | -30 | -85 | mA | Notes: 1. For conditions shown as Min. or Max., use the appropriate value specified under Operating Ranges for the applicable device type. 2. Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. # **SWITCHING CHARACTERISTICS** over operating voltage and temperature range; included in Group A, Subgroups 9, 10, 11 Tests unless otherwise noted C<sub>L</sub> = 50pF. Measurements made at 1.5V. # TABLE I. CLOCK AND INTERRUPT INPUT PULSE WIDTHS (ns) | Time | COMMERCIAL | MILITARY | |-----------------------------------------------------------------------------------------------------------|------------|----------| | Minimum Clock LOW Time | 30 | 30 | | Minimum Clock HIGH Time | 30 | 30 | | Minimum Interrupt Input (P <sub>0</sub> -P <sub>7</sub> ) LOW Time for Guaranteed Acceptance (Pulse Mode) | 40 | 40 | | Maximum Interrupt Input (P <sub>0</sub> -P <sub>7</sub> ) LOW Time for Guaranteed Rejection (Pulse Mode) | 8 | 8 | | Minimum Clock Period, IE = H on current cycle and previous cycle | 50 | 55 | | Minimum Clock Period, IE = L on current cycle or previous cycle | 100 | 110 | # TABLE II. MAXIMUM COMBINATIONAL PROPAGATION DELAYS (ns) | , | | To Output | | | | | | | | | | | |-------------------|----------|------------|------------------|----|----|-----|----------|----------|------------------|----|----|-----| | | | COMMERCIAL | | | | | MILITARY | | | | | | | From Input | M<br>Bus | S<br>Bus | V <sub>012</sub> | ĪR | RD | GAS | M<br>Bus | S<br>Bus | V <sub>012</sub> | ĪR | RD | GAS | | ĪĒ | 52* | 60* | 65* | - | - | 56 | 60* | 68* | 70* | _ | - | 62 | | l <sub>0123</sub> | 52* | 60* | 65* | - | - | 56 | 60* | 68* | 70* | _ | - | 62 | | Irpt. Disable | - | _ | 45* | 52 | 20 | 30 | - | - | 48* | 60 | 22 | 33 | <sup>\*</sup>Enable/Disable. Disable: C<sub>L</sub> = 5 pF, 0.5 V Change on outputs. # TABLE III. MAXIMUM DELAYS FROM CLOCK TO OUTPUTS (ns) | | COMMERCIAL | | | | | | | MILITARY | | | | | | | |--------------------------------|------------------------|----------|----------|----------|-----------|----------|----------|------------------------|-------|----------|----------|-----------|----------|----------| | Clock Path | To<br>V <sub>012</sub> | To<br>IR | To<br>PD | To<br>RD | To<br>GAS | To<br>SO | To<br>GS | To<br>V <sub>012</sub> | To IR | To<br>PD | To<br>RD | To<br>GAS | To<br>SO | To<br>GS | | Irpt Latches and Register | 76 | 97 | 67 | 67 | 80 | - | - | 82 | 105 | 75 | 75 | 85 | _ | - | | Mask Register | - | 97 | 67 | 67 | _ | - | - | - | 105 | 75 | 75 | - | 1 | - | | Status Register | 67 | 88 | 63 | 63 | - | _ | - | 73 | 96 | 66 | 66 | - | - | - | | Lowest Group Enabled Flip-Flop | - | - | 48 | 52 | _ | - | 38 | - | - | 54 | 58 | - | - | 45 | | Irpt Request Enable Flip-Flop | - | 62 | - | - | _ | - | | - | 66 | - | - | - | - | - | | Status Overflow Flip-Flop | - | - | | _ | _ | 35 | _ | - | - | - | - | - | 40 | _ | # TABLE IV. SETUP AND HOLD TIME REQUIREMENTS (ns) (All relative to clock LOW-to-HIGH transition) | | COMME | RCIAL | MILITARY | | | | | |------------------------------------------------------------|-----------------------------|-----------|-----------------------------|-----------|--|--|--| | From Input | Set-Up Time | Hold Time | Set-Up Time | Hold Time | | | | | S-Bus | 15 | 19 | 15 | 19 | | | | | M-Bus | 15 | 16 | 15 | 16 | | | | | $\overline{P}_0$ - $\overline{P}_7$ | 15 | 9 | 15 | 9 | | | | | LB | 20 | 0 | 20 | 0 | | | | | IE<br>I <sub>0123</sub> (See Note) | 55<br>t <sub>pwL</sub> + 33 | 0 | 55<br>t <sub>pwL</sub> + 40 | 0 | | | | | GE | 15 | 13 | 15 | 13 | | | | | GAR | 15 | 17 | 15 | 17 | | | | | ĪD | 42 | 14 | 42 | 14 | | | | | P <sub>0</sub> -P <sub>7</sub> Hold Time<br>Relative to LB | - | 25 | - | 25 | | | | Note: towL is the Clock LOW Time. Both Set-up times must be met. # **SWITCHING TEST CIRCUITS** #### A. THREE-STATE OUTPUTS #### **B. NORMAL OUTPUTS** # C. OPEN-COLLECTOR OUTPUTS $$R_{2} = \frac{2.4V}{I_{OH}}$$ $$R_{1} = \frac{5.0 - V_{BE} - V_{OL}}{\frac{I_{OL} + V_{OL}}{R_{2}}}$$ $$R_{1} = \frac{5.0 - V_{OL}}{I_{OL}}$$ | Pin Label | Test Circuit | R <sub>1</sub> | R <sub>2</sub> | |-----------------------------|--------------|----------------|----------------| | Group<br>Signal | В | 300 | 2.4K | | Group<br>Advance<br>Receive | В | 300 | 2.4K | | Ripple<br>Disable | В | 300 | 2.4K | | Parallel<br>Disable | В | 300 | 2.4K | | Interrupt<br>Request | С | 390 | - | | S <sub>0-2</sub> | Α | 300 | 1K | | Status<br>Overflow | В | 300 | 2.4K | | V <sub>0-2</sub> | Α | 300 | 1K | | M <sub>0-7</sub> | Α | 300 | 1K | Notes: 1. C<sub>L</sub> = 50 pF includes scope probe, wiring and stray capacitances without device in test fixture. 2. S<sub>1</sub>, S<sub>2</sub>, S<sub>3</sub> are closed during function tests and all AC tests except output enable tests. 3. S<sub>1</sub> and S<sub>2</sub> are closed while S<sub>2</sub> is open for tp<sub>ZH</sub> test. S<sub>1</sub> and S<sub>2</sub> are closed while S<sub>3</sub> is open for tp<sub>ZL</sub> test. 4. C<sub>L</sub> = 5.0 pF for output disable tests. 5. Disable times measured from 0.5 V change on the output. ## **SWITCHING WAVEFORMS** WFR02990 ## **KEY TO SWITCHING WAVEFORMS** #### **Notes on Test Methods** The following points give the general philosophy that we apply to tests that must be properly engineered if they are to be implemented in an automatic environment. The specifics of what philosophies applied to which test are shown. - Ensure the part is adequately decoupled at the test head. Large changes in supply current when the device switches may cause function failures due to V<sub>CC</sub> changes. - 2. Do not leave inputs floating during any tests, as they may oscillate at high frequency. - 3. Do not attempt to perform threshold tests at high speed. Following an input transition, ground current may change by as much as 400 mA in 5 – 8 ns. Inductance in the ground cable may allow the ground pin at the device to rise by hundreds of millivolts momentarily. - 4. Use extreme care in defining input levels for AC tests. Many inputs may be changed at once, so there will be significant noise at the device pins which may not actually reach V $_{IL}$ or V $_{IH}$ until the noise has settled. AMD recommends using V $_{IL} \leqslant$ 0 V and V $_{IH} \geqslant$ 3 V for AC tests. - To simplify failure analysis, programs should be designed to perform DC, Function, and AC tests as three distinct groups of tests. - To assist in testing, AMD offers complete documentation on our test procedures and, in most cases, can provide actual Sentry programs, under license from Sentry. - 7. Capacitive Loading for A.C. Testing Automatic testers and their associated hardware have stray capacitance that varies from one type of tester to another, but is generally around 50 pF. This, of course, makes it impossible to make direct measurements of parameters that call for a smaller capacitive load than the associated stray capacitance. Typical examples of this are the so-called "float delays" that measure the propagation delays into and out of the high impedance state and are usually specified at a load capacitance of 5.0 pF. In these cases, the test is peformed at the higher load capacitance (typically 50 pF) and engineering correlations based on data taken with a bench set up are used to predict the result at the lower capacitance. Similarly, a product may be specified at more than one capacitive load. Since the typical automatic tester is not capable of switching loads in mid-test, it is impossible to make measurements at both capacitances even though they may both be greater than the stray capacitance. In these cases, a measurement is made at one of the two capacitances. The result at the other capacitance is predicted from engineering correlations based on data taken with a bench set up and the knowledge that certain D.C. measurements (I<sub>OH</sub>, I<sub>OL</sub>, for example) have already been taken and are within specification. In some cases, special D.C. tests are performed in order to facilitate this correlation. #### 8. Threshold Testing The noise associated with automatic testing, the long, inductive cables, and the high gain of bipolar devices when in the vicinity of the actual device threshold, frequently give rise to oscillations when testing high-speed circuits. These oscillations are not indicative of a reject device, but instead, of an overtaxed test system. To minimize this problem, thresholds are tested at least once for $\underline{\text{each}}$ input pin. Thereafter, "hard" high and low levels are used for other tests. Generally this means that function and A.C. testing are performed at "hard" input levels rather than at $V_{\rm IL}$ max and $V_{\rm IH}$ min. #### 9. A.C. Testing Occasionally, parameters are specified that cannot be measured directly on automatic testers because of tester limitations. Data input hold times often fall into this category. In these cases, the parameter in question is guaranteed by correlating these tests with other A.C. tests that have been performed. These correlations are arrived at by the cognizant engineer by using data from precise bench measurements in conjunction with the knowledge that certain D.C. parameters have already been measured and are within specification. specification. In some cases, certain A.C. tests are redundant since they can be shown to be predicted by other tests that have already been performed. In these cases, the redundant tests are not performed. # INPUT/OUTPUT CURRENT DIAGRAM Vcc o-INPUT INPUT R I<sub>0</sub>-I<sub>3</sub>, CP, GE, GAR 10K P<sub>7</sub>-P<sub>0</sub> 10K 20K 6.7K 4K v<sub>cc</sub> . . \$50Ω NORMAL OUTPUTS OPEN COLLECTOR OUTPUT THREE-STATE OUTPUTS SO PD RD ĪŔ M<sub>0</sub>-M<sub>7</sub> S<sub>0</sub>-S<sub>2</sub> # PHYSICAL DIMENSIONS\* # CD 040 CL 044 14 CFT042 \*For Reference only # ADVANCED MICRO DEVICES DOMESTIC SALES OFFICES | ALABAMA | (205) 882-9122 | MARYLAND | (301) 796-9310 | |-------------------------|-------------------|------------------------|------------------| | ARIZONA, | (===, ==== | MASSACHUSETTS | | | Tempe | (602) 242-4400 | MINNESOTA | | | | | MISSOURI | | | Tucson | (602) 792-1200 | | | | CALIFORNIA, | | NEW JERSEY | (201) 299-0002 | | El Segundo | | NEW YORK, | | | Newport Beach | (714) 752-6262 | Liverpool | | | San Diego | (619) 560-7030 | Poughkeepsie | (914) 471-8180 | | Sunnyvale | | Woodbury | (516) 364-8020 | | Woodland Hills | | NORTH CAROLINA, | | | COLORADO | | OREGON | | | CONNECTICUT | | OHIO. | (000) 210 0000 | | CONNECTICUT, | | Columbus | (614) 891-6455 | | | (203) 264-7800 | | (614) 691-6455 | | FLORIDA, | | PENNSYLVANIA, | (0.45) 000 0000 | | Clearwater | | Allentown | | | Ft. Lauderdale | (305) 484-8600 | Willow Grove | (215) 657-3101 | | Melbourne | (305) 729-0496 | TEXAS, | | | Orlando | (305) 859-0831 | Austin | (512) 346-7830 | | GEORGIA | | Dallas | | | ILLINOIS | | Houston | | | INDIANA | | WASHINGTON | | | KANSAS | | WISCONSIN | | | KANSAS | (913) 431-3113 | WI300N3IN | (414) 102-1140 | | INT | FRNATIONAL | SALES OFFICES | | | 1141 | LIMAIIONAL | SALLO SITIOLO | | | BELGIUM, | | HONG KONG, | | | Bruxelles TEL: | (02) 771 99 93 | Kowloon TEL: | 3-695377 | | | (02) 762-3716 | | 1234276 | | | 61028 | | 50426 | | | 01020 | ITALY, Milano TEL: | | | CANADA, Ontario, | . (040) 500 0000 | | (02) 3498000 | | Kanata TEL: | | | | | Willowdale TEL: | | | 315286 | | | (416) 224-0056 | JAPAN, Tokyo TEL: | | | FRANCE, | | | 3425196 | | Paris TEL: | (01) 45 60 00 55 | TLX: | J24064 AMDTKOJ | | FAX: | (01) 46 86 21 85 | LATIN AMERICA, | | | TLX: | 202053F | Ft. Lauderdale, TEL: | (305) 484-8600 | | GERMANY, | | FAX: | (305) 485-9736 | | Hannover area TEL: | (05143) 50 55 | TLX:5 | 109554261 AMDFTL | | | (05143) 55 53 | SWEDEN, Stockholm TEL: | | | | 925287 | | (08) 733 22 85 | | | | | 11602 | | München TEL: | | | 11002 | | | (089) 406490 | UNITED KINGDOM, | (0005) 000000 | | | 523883 | Manchester area TEL: | | | Stuttgart TEL: | | | (0925) 827693 | | FAX: | (0711) 625187 | | 628524 | | TLX: | 721882 | London area TEL: | (04862) 22121 | | | | FAX: | (04862) 22179 | | | | TLX: | 859103 | | | | | | | NORT | H AMERICAN | REPRESENTATIVES | | | | | | | | CALIFORNIA | | NEW MEXICO | /=== | | I <sup>2</sup> INCOE | M (408) 988-3400 | THORSON DESERT STATES | (505) 293-8555 | | DIS | TI (408) 496-6868 | NEW YORK | | | IDAHO | • | NYCOM, INC | (315) 437-8343 | | INTERMOUNTAIN TECH MKGT | (208) 888-6071 | OHIO | | | INDIANA | (,, - | Dayton | | | SAI MARKETING CORP | (317) 2/1-9276 | DOLFUSS ROOT & CO | (513) 433-6776 | | | (011) 241-3210 | Strongsville | (0.0) 400-0110 | | IOWA | (010) 077 4660 | DOLFUSS ROOT & CO | (216) 222 0200 | | LORENZ SALES | (319) 3/7-4006 | | (210) 230-0300 | | MICHIGAN | | PENNSYLVANIA | (440) 004 4400 | | SAI MARKETING CORP | (313) 227-1786 | DOLFUSS ROOT & CO | (412) 221-4420 | | NEBRASKA | ( / | | , , | | | ` ' | UTAH | , , | | LORENZ SALES | ` ' | | , , | | LORENZ SALES | ` ' | UTAH | , , | Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristics. The performance characteristics listed in this document are guaranteed by specific tests, correlated testing, guard banding, design and other practices common to the industry. For specific testing details, contact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein. П ADVANCED MICRO DEVICES 901 Thompson Pl., P.O. Box 3453, Sunnyvale, CA 94088, USA TEL: (408) 732-2400 ● TWX: 910-339-9280 ● TELEX: 34-6306 ● TOLL FREE: (800) 538-8450 © 1987 Advanced Micro Devices, Inc. Printed in U.S.A. AIS-WCP-2300-01/87-0