# **CAT28F020** # 2 Megabit CMOS Flash Memory ## Licensed Intel second source # **FEATURES** - Fast read access time: 90/120 ns - Low power CMOS dissipation: - Active: 30 mA max (CMOS/TTL levels) - Standby: 1 mA max (TTL levels) - Standby: 100 μA max (CMOS levels) - **■** High speed programming: - 10 µs per byte - 4 seconds typical chip program - 0.5 seconds typical chip-erase - 12.0V $\pm$ 5% programming and erase voltage - Commercial, industrial and automotive temperature ranges - Stop timer for program/erase - On-chip address and data latches - **JEDEC standard pinouts:** - 32-pin DIP - 32-pin PLCC - 32-pin TSOP (8 x 20) - 100,000 program/erase cycles - 10 year data retention - Electronic signature ## **DESCRIPTION** The CAT28F020 is a high speed 256K x 8-bit electrically erasable and reprogrammable Flash memory ideally suited for applications requiring in-system or after-sale code updates. Electrical erasure of the full memory contents is achieved typically within 0.5 second. It is pin and Read timing compatible with standard EPROM and E<sup>2</sup>PROM devices. Programming and Erase are performed through an operation and verify algorithm. The instructions are input via the I/O bus, using a two write cycle scheme. Address and Data are latched to free the I/O bus and address bus during the write operation. The CAT28F020 is manufactured using Catalyst's advanced CMOS floating gate technology. It is designed to endure 100,000 program/erase cycles and has a data retention of 10 years. The device is available in JEDEC approved 32-pin plastic DIP, 32-pin PLCC or 32-pin TSOP packages. # PIN CONFIGURATION #### DIP Package (P, L) PLCC Package (N, G) A12 A15 A16 VPP VCC WE □ vcc V<sub>PP</sub> □•1 A<sub>16</sub> □ 2 31 □ WE 3 30 □ A<sub>17</sub> A<sub>15</sub> □ 3 2 1 32 31 30 □ A<sub>14</sub> A<sub>12</sub> □ 4 29 5 29 A7 □ □ A<sub>14</sub> 5 28 A7 🗆 □ A<sub>13</sub> A<sub>6</sub> □ 6 28 🗀 A<sub>13</sub> □ A<sub>8</sub> A<sub>6</sub> □ 27 6 7 A<sub>5</sub> □ 27 □ A<sub>8</sub> A<sub>5</sub> □ 7 26 □ A<sub>9</sub> A<sub>4</sub> □ 8 26 □ A<sub>9</sub> □ A<sub>11</sub> 8 25 25 🗀 A<sub>11</sub> A4 □ A<sub>3</sub> □ 9 A3 □ 9 24 A<sub>2</sub> □ 10 24 🗆 ŌE 23 □ A<sub>10</sub> 23 🗀 A<sub>10</sub> A<sub>2</sub> $\square$ 10 A<sub>1</sub> □ 11 A<sub>1</sub> □ 11 22 □ CE 12 22 🗆 CE A<sub>0</sub> □ 21 $A_0 \square$ 12 □ I/O<sub>7</sub> 1/00 □ 21 🔲 1/07 14 15 16 17 18 19 20 □ I/O<sub>6</sub> I/O<sub>0</sub> 🖂 13 20 I/O<sub>1</sub> $\Box$ 14 19 □ I/O<sub>5</sub> 101 102 VSS VSS 103 104 105 I/O<sub>2</sub> 🖂 15 18 □ I/O<sub>4</sub> 17 □ I/O<sub>3</sub> V<sub>SS</sub> □ 16 5115 FHD F01 # **PIN FUNCTIONS** | Pin Name | Туре | Function | |------------------------------------|-------|--------------------------------------| | A <sub>0</sub> -A <sub>17</sub> | Input | Address Inputs for memory addressing | | I/O <sub>0</sub> —I/O <sub>7</sub> | I/O | Data Input/Output | | CE | Input | Chip Enable | | ŌĒ | Input | Output Enable | | WE | Input | Write Enable | | Vcc | | Voltage Supply | | V <sub>SS</sub> | | Ground | | V <sub>PP</sub> | | Program/Erase<br>Voltage Supply | # TSOP Package (Standard Pinout) (T, H) ## TSOP Package (Reverse Pinout) (TR, HR) 5115 FHD F14 # **ABSOLUTE MAXIMUM RATINGS\*** # \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. # **RELIABILITY CHARACTERISTICS** | Symbol | Parameter | Test Method | Min | Тур | Max | Units | |---------------------------------|--------------------|-------------------------------|------|-----|-----|-------------| | N <sub>END</sub> (3) | Endurance | MIL-STD-883, Test Method 1033 | 100K | | | Cycles/Byte | | T <sub>DR</sub> (3) | Data Retention | MIL-STD-883, Test Method 1008 | 10 | | | Years | | V <sub>ZAP</sub> <sup>(3)</sup> | ESD Susceptibility | MIL-STD-883, Test Method 3015 | 2000 | | | Volts | | I <sub>LTH</sub> (3)(4) | Latch-Up | JEDEC Standard 17 | 100 | | | mA | # **CAPACITANCE** $T_A = 25^{\circ}C$ , f = 1.0 MHz | Symbol | Test | Conditions | Min | Тур | Max | Units | |---------------------------------|------------------------------------|----------------|-----|-----|-----|-------| | C <sub>IN</sub> (3) | Input Pin Capacitance | $V_{IN} = 0V$ | | | 6 | pF | | C <sub>OUT</sub> (3) | Output Pin Capacitance | $V_{OUT} = 0V$ | | | 10 | pF | | C <sub>VPP</sub> <sup>(3)</sup> | V <sub>PP</sub> Supply Capacitance | $V_{PP} = 0V$ | | | 25 | pF | #### Note: 1. The minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is V<sub>CC</sub> +0.5V, which may overshoot to V<sub>CC</sub> + 2.0V for periods of less than 20ns. 3 - 2. Output shorted for no more than one second. No more than one output shorted at a time. - 3. This parameter is tested initially and after a design or process change that affects the parameter. - 4. Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1V to V<sub>CC</sub> +1V. # D.C. OPERATING CHARACTERISTICS $V_{CC}$ = +5V ±10%, unless otherwise specified. (See Note 2) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |---------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------|----------------------|-----|----------------------|------| | ILI | Input Leakage Current | $V_{IN} = V_{CC} \text{ or } V_{SS}$<br>$V_{CC} = 5.5V, \overline{OE} = V_{IH}$ | | | ±1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = V_{CC} \text{ or } V_{SS},$<br>$V_{CC} = 5.5V, \overline{OE} = V_{IH}$ | | | ±1 | μΑ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{CE} = V_{CC} \pm 0.5V,$ $V_{CC} = 5.5V$ | | | 100 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | $\overline{\text{CE}} = \text{V}_{\text{IH}}, \text{V}_{\text{CC}} = 5.5 \text{V}$ | | | 1 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> Active Read Current | V <sub>CC</sub> = 5.5V, CE = V <sub>IL</sub> ,<br>I <sub>OUT</sub> = 0mA, f = 6 MHz | | | 30 | mA | | I <sub>CC2</sub> <sup>(1)</sup> | V <sub>CC</sub> Programming Current | V <sub>CC</sub> = 5.5V,<br>Programming in Progress | | | 15 | mA | | I <sub>CC3</sub> <sup>(1)</sup> | V <sub>CC</sub> Erase Current | V <sub>CC</sub> = 5.5V,<br>Erasure in Progress | | | 15 | mA | | I <sub>CC4</sub> <sup>(1)</sup> | V <sub>CC</sub> Prog./Erase Verify Current | V <sub>CC</sub> = 5.5V, Program or<br>Erase Verify in Progress | | | 15 | mA | | I <sub>PPS</sub> | V <sub>PP</sub> Standby Current | V <sub>PP</sub> = V <sub>PPL</sub> | | | ±10 | μΑ | | I <sub>PP1</sub> | V <sub>PP</sub> Read Current | V <sub>PP</sub> = V <sub>PPH</sub> | | | 200 | μΑ | | I <sub>PP2</sub> <sup>(1)</sup> | V <sub>PP</sub> Programming Current | V <sub>PP</sub> = V <sub>PPH</sub> ,<br>Programming in Progress | | | 30 | mA | | I <sub>PP3</sub> <sup>(1)</sup> | V <sub>PP</sub> Erase Current | V <sub>PP</sub> = V <sub>PPH</sub> ,<br>Erasure in Progress | | | 30 | mA | | I <sub>PP4</sub> <sup>(1)</sup> | V <sub>PP</sub> Prog./Erase Verify Current | V <sub>PP</sub> = V <sub>PPH</sub> , Program or<br>Erase Verify in Progress | | | 5 | mA | | VIL | Input Low Level TTL | | -0.5 | | 0.8 | V | | V <sub>ILC</sub> | Input Low Level CMOS | | -0.5 | | 0.8 | V | | V <sub>OL</sub> | Output Low Level | $I_{OL} = 5.8 \text{mA}, V_{CC}^{(2)} = 4.5 \text{V}$ | | | 0.45 | V | | V <sub>IH</sub> | Input High Level TTL | | 2 | | V <sub>CC</sub> +0.5 | V | | V <sub>IHC</sub> | Input High Level CMOS | | V <sub>CC</sub> *0.7 | | V <sub>CC</sub> +0.5 | V | | V <sub>OH1</sub> | Output High Level TTL | $I_{OH} = -2.5 \text{mA}, V_{CC}^{(2)} = 4.5 \text{V}$ | 2.4 | | | V | | V <sub>OH2</sub> | Output High Level CMOS | $I_{OH} = -400 \mu A, V_{CC}^{(2)} = 4.5 V_{CC}^{(2)}$ | V <sub>CC</sub> -0.4 | | | V | | $V_{ID}$ | A <sub>9</sub> Signature Voltage | A <sub>9</sub> = V <sub>ID</sub> | 11.4 | | 13 | V | | I <sub>ID</sub> (1) | A <sub>9</sub> Signature Current | A <sub>9</sub> = V <sub>ID</sub> | | | 200 | μΑ | | V <sub>LO</sub> | V <sub>CC</sub> Erase/Prog. Lockout Voltage | | 2.5 | | | V | Note: 1. This parameter is tested initially and after a design or process change that affects the parameter. 2. CAT28F020-90, V<sub>CCMIN</sub> = 4.75 V. ### **SUPPLY CHARACTERISTICS** | Symbol | Parameter | | Min | Тур | Max | Unit | |--------|-------------------------------|-----------|------|-----|------|------| | VCC | VCC Supply Voltage | 28F020-90 | 4.75 | | 5.5 | V | | | VCC Supply Vollage | 28F020-12 | 4.5 | | 5.5 | V | | VPPL | VPP During Read Operations | | 0 | | 6.5 | V | | VPPH | VPP During Read/Erase/Program | | 11.4 | | 12.6 | V | # A.C. CHARACTERISTICS, Read Operation $V_{CC} = +5V \pm 10\%$ , unless otherwise specified. (See Note 8) | JEDEC | Standard | | 28F020-90 <sup>(7)</sup> | | 0 <sup>(7)</sup> | 28F020-12 <sup>(7)</sup> | | | | |----------------------|-----------------------------------|---------------------------------------|--------------------------|-----|------------------|--------------------------|-----|-----|------| | Symbol | Symbol | Parameter | Min | Тур | Max | Min | Тур | Max | Unit | | tavav | t <sub>RC</sub> | Read Cycle Time | 90 | | | 120 | | | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | CE Access Time | | | 90 | | | 120 | ns | | t <sub>AVQV</sub> | tacc | Address Access Time | | | 90 | | | 120 | ns | | t <sub>GLQV</sub> | toE | OE Access Time | | | 35 | | | 50 | ns | | t <sub>AXQX</sub> | tон | Output Hold from Address OE/CE Change | 0 | | | 0 | | | ns | | t <sub>GLQX</sub> | t <sub>OLZ</sub> (1)(6) | OE to Output in Low-Z | 0 | | | 0 | | | ns | | t <sub>ELQX</sub> | t <sub>LZ</sub> <sup>(1)(6)</sup> | CE to Output in Low-Z | 0 | | | 0 | | | ns | | tghaz | t <sub>DF</sub> <sup>(1)(2)</sup> | OE High to Output High-Z | | | 30 | | | 30 | ns | | t <sub>EHQZ</sub> | t <sub>DF</sub> <sup>(1)(2)</sup> | CE High to Output High-Z | | | 40 | | | 40 | ns | | twHGL <sup>(1)</sup> | - | Write Recovery Time Before Read | 6 | | | 6 | | | μs | Figure 1. A.C. Testing Input/Output Waveform<sup>(3)(4)(5)</sup> # **Testing Load Circuit (example)** 5 #### Note: - 1. This parameter is tested initially and after a design or process change that affects the parameter. - 2. Output floating (High-Z) is defined as the state where the external data line is no longer driven by the output buffer. - 3. Input Rise and Fall Times (10% to 90%) < 10 ns. - 4. Input Pulse Levels = 0.45 V and 2.4 V. For High Speed Input Pulse Levels 0.0 V and 3.0 V. - 5. Input and Output Timing Reference = 0.8 V and 2.0 V. For High Speed Input and Output Timing Reference = 1.5 V. - 6. Low-Z is defined as the state where the external data may be driven by the output buffer but may not be valid. - 7. For load and reference points, see Fig. 1. - CAT28F020-90, V<sub>CCMIN</sub> = 4.75 V. # A.C. CHARACTERISTICS, Program/Erase Operation $V_{CC} = +5V \pm 10\%$ , unless otherwise specified. (See Note 6) | JEDEC | Standard | | 28 | 3F020-9 | 90 | 28 | F020-1 | 2 | | |-----------------------|----------|----------------------------------|-----|---------|-----|-----|--------|-----|------| | Symbol | Symbol | Parameter | Min | Тур | Max | Min | Тур | Max | Unit | | tavav | twc | Write Cycle Time | 90 | | | 120 | | | ns | | tavwl | tas | Address Setup Time | 0 | | | 0 | | | ns | | twlax | tан | Address Hold Time | 40 | | | 40 | | | ns | | tovwh | tos | Data Setup Time | 40 | | | 40 | | | ns | | twhox | tон | Data Hold Time | 10 | | | 10 | | | ns | | telwl | tcs | CE Setup Time | 0 | | | 0 | | | ns | | twheh | tсн | CE Hold Time | 0 | | | 0 | | | ns | | twLwH | twp | WE Pulse Width | 40 | | | 40 | | | ns | | twhwL | twph | WE High Pulse Width | 20 | | | 20 | | | ns | | twhwh1 <sup>(2)</sup> | - | Program Pulse Width | 10 | | | 10 | | | μs | | twhwh2 <sup>(2)</sup> | - | Erase Pulse Width | 9.5 | | | 9.5 | | | ms | | twhgL | - | Write Recovery Time Before Read | 6 | | | 6 | | | μs | | tghwl | - | Read Recovery Time Before Write | 0 | | | 0 | | | μs | | tvpel | - | V <sub>PP</sub> Setup Time to CE | 100 | | | 100 | | | ns | # ERASE AND PROGRAMMING PERFORMANCE(1) | | 2 | 28F020-9 | 0 | 28F020-12 | | | | |-----------------------------------|-----|----------|-----|-----------|-----|-----|------| | Parameter | Min | Тур | Max | Min | Тур | Max | Unit | | Chip Erase Time <sup>(3)(5)</sup> | | 0.5 | 10 | | 0.5 | 10 | sec | | Chip Program Time(3)(4) | | 4 | 25 | | 4 | 25 | sec | ## Note: - Please refer to Supply characteristics for the value of V<sub>PPH</sub> and V<sub>PPL</sub>. The V<sub>PP</sub> supply can be either hardwired or switched. If V<sub>PP</sub> is switched, $V_{PPL}$ can be ground, less than $V_{CC}$ + 2.0V or a no connect with a resistor tied to ground. Program and Erase operations are controlled by internal stop timers. - 'Typicals' are not guaranteed, but based on characterization data. Data taken at 25°C, 12.0V V<sub>PP</sub>. - Minimum byte programming time (excluding system overhead) is 16 µs (10 µs program + 6 µs write recovery), while maximum is 400 µs/ byte (16 µs x 25 loops). Max chip programming time is specified lower than the worst case allowed by the programming algorithm since most bytes program significantly faster than the worst case byte. - Excludes 00H Programming prior to Erasure. - CAT28F020-90, V<sub>CCMIN</sub> = 4.75 V # **FUNCTION TABLE**(1) | | | | Pins | | | | |--------------------|-----------------|-----------------|-----------------|------------------|------------------|---------------------------------------------------------| | Mode | CE | ŌĒ | WE | V <sub>PP</sub> | I/O | Notes | | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{PPL}$ | D <sub>OUT</sub> | | | Output Disable | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | High-Z | | | Standby | V <sub>IH</sub> | Х | Х | V <sub>PPL</sub> | High-Z | | | Signature (MFG) | V <sub>IL</sub> | VIL | V <sub>IH</sub> | Х | 31H | $A_0 = V_{IL}, A_9 = 12V$ | | Signature (Device) | V <sub>IL</sub> | VIL | V <sub>IH</sub> | Х | BDH | A <sub>0</sub> = V <sub>IH</sub> , A <sub>9</sub> = 12V | | Program/Erase | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>PPH</sub> | D <sub>IN</sub> | See Command Table | | Write Cycle | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>PPH</sub> | D <sub>IN</sub> | During Write Cycle | | Read Cycle | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>PPH</sub> | D <sub>OUT</sub> | During Write Cycle | # WRITE COMMAND TABLE Commands are written into the command register in one or two write cycles. The command register can be altered only when $V_{PP}$ is high and the instruction byte is latched on the rising edge of $\overline{WE}$ . Write cycles also internally latch addresses and data required for programming and erase operations. | | | Pins | | | | | | | | | | |--------------------|-----------|-----------------|-----------------|-----------|-----------------|-----------------|------------------|--|--|--|--| | | Firs | t Bus Cycle | | | Cycle | | | | | | | | Mode | Operation | Address | D <sub>IN</sub> | Operation | Address | D <sub>IN</sub> | D <sub>OUT</sub> | | | | | | Set Read | Write | Х | 00H | Read | A <sub>IN</sub> | | D <sub>OUT</sub> | | | | | | Read Sig. (MFG) | Write | Х | 90H | Read | 00 | | 31H | | | | | | Read Sig. (Device) | Write | Х | 90H | Read | 01 | | BDH | | | | | | Erase | Write | Х | 20H | Write | Х | 20H | | | | | | | Erase Verify | Write | A <sub>IN</sub> | A0H | Read | Х | | D <sub>OUT</sub> | | | | | | Program | Write | Х | 40H | Write | A <sub>IN</sub> | D <sub>IN</sub> | | | | | | | Program Verify | Write | Х | C0H | Read | Х | | D <sub>OUT</sub> | | | | | | Reset | Write | Х | FFH | Write | Х | FFH | | | | | | 7 Note: <sup>1.</sup> Logic Levels: X = Logic 'Do not care' $(V_{IH}, V_{IL}, V_{PPL}, V_{PPH})$ # **READ OPERATIONS** #### **Read Mode** A Read operation is performed with both $\overline{\text{CE}}$ and $\overline{\text{OE}}$ low and with $\overline{\text{WE}}$ high. $V_{PP}$ can be either high or low, however, if $V_{PP}$ is high, the Set READ command has to be sent before reading data (see Write Operations). The data retrieved from the I/O pins reflects the contents of the memory location corresponding to the state of the 18 address pins. The respective timing waveforms for the read operation are shown in Figure 3. Refer to the AC Read characteristics for specific timing parameters. ## **Signature Mode** The signature mode allows the user to identify the IC manufacturer and the type of device while the device resides in the target system. This mode can be activated in either of two ways; through the conventional method of applying a high voltage (12V) to address pin $A_9$ or by sending an instruction to the command register (see Write Operations). The conventional mode is entered as a regular READ mode by driving the $\overline{CE}$ and $\overline{OE}$ pins low (with $\overline{WE}$ high), and applying the required high voltage on address pin $A_9$ while all other address lines are held at $V_{II}$ . A Read cycle from address 0000H retrieves the binary code for the IC manufacturer on outputs I/O<sub>0</sub> to I/O<sub>7</sub>: CATALYST Code = $$00110001 (31H)$$ A Read cycle from address 0001H retrieves the binary code for the device on outputs I/O<sub>0</sub> to I/O<sub>7</sub>. # **Standby Mode** With $\overline{\text{CE}}$ at a logic-high level, the CAT28F020 is placed in a standby mode where most of the device circuitry is disabled, thereby substantially reducing power consumption. The outputs are placed in a high-impedance state. Figure 3. A.C. Timing for Read Operation # WRITE OPERATIONS The following operations are initiated by observing the sequence specified in the Write Command Table. #### **Read Mode** The device can be put into a standard READ mode by initiating a write cycle with 00H on the data bus. The subsequent read cycles will be performed similar to a standard EPROM or E<sup>2</sup>PROM Read. # **Signature Mode** An alternative method for reading device signature (see Read Operations Signature Mode), is initiated by writing the code 90H into the command register while keeping $V_{PP}$ high. A read cycle from address 0000H with $\overline{CE}$ and $\overline{OE}$ low (and $\overline{WE}$ high) will output the device signature. CATALYST Code = 00110001 (31H) A Read cycle from address 0001H retrieves the binary code for the device on outputs I/O<sub>0</sub> to I/O<sub>7</sub>. $$28F020 Code = 1011 1101 (BDH)$$ ### **Erase Mode** During the first Write cycle, the command 20H is written into the command register. In order to commence the erase operation, the identical command of 20H has to be written again into the register. This two-step process ensures against accidental erasure of the memory contents. The final erase cycle will be stopped at the rising edge of $\overline{WE}$ , at which time the Erase Verify command (A0H) is sent to the command register. During this cycle, the address to be verified is sent to the address bus and latched when $\overline{WE}$ goes low. An integrated stop timer allows for automatic timing control over this operation, eliminating the need for a maximum erase timing specification. Refer to AC Characteristics (Program/Erase) for specific timing parameters. Figure 4. A.C. Timing for Erase Operation 9 Figure 5. Chip Erase Algorithm<sup>(1)</sup> Note: 5108 FHD F10 (1) The algorithm MUST BE FOLLOWED to ensure proper and reliable operation of the device. ## **Erase-Verify Mode** The Erase-verify operation is performed on every byte after each erase pulse to verify that the bits have been erased. # **Programming Mode** The programming operation is initiated using the programming algorithm of Figure 7. During the first write cycle, the command 40H is written into the command register. During the second write cycle, the address of the memory location to be programmed is latched on the falling edge of $\overline{WE}$ , while the data is latched on the rising edge of $\overline{WE}$ . The program operation terminates with the next rising edge of $\overline{WE}$ . An integrated stop timer allows for automatic timing control over this operation, eliminating the need for a maximum program timing specification. Refer to AC Characteristics (Program/Erase) for specific timing parameters. ## **Program-Verify Mode** A Program-verify cycle is performed to ensure that all bits have been correctly programmed following each byte programming operation. The specific address is already latched from the write cycle just completed, and stays latched until the verify is completed. The Program-verify operation is initiated by writing C0H into the command register. An internal reference generates the necessary high voltages so that the user does not need to modify $V_{CC}$ . Refer to AC Characteristics (Program/ Erase) for specific timing parameters. Figure 7. Programming Algorithm<sup>(1)</sup> 5108 FHD F06 <sup>(1)</sup> The algorithm MUST BE FOLLOWED to ensure proper and reliable operation of the device. #### Abort/Reset An Abort/Reset command is available to allow the user to safely abort an erase or program sequence. Two consecutive program cycles with FFH on the data bus will abort an erase or a program operation. The abort/reset operation can interrupt at any time in a program or erase operation and the device is reset to the Read Mode. # **POWER UP/DOWN PROTECTION** The CAT28F020 offers protection against inadvertent programming during $V_{PP}$ and $V_{CC}$ power transitions. When powering up the device there is no power-on sequencing necessary. In other words, $V_{PP}$ and $V_{CC}$ may power up in any order. Additionally $V_{PP}$ may be hardwired to $V_{PPH}$ independent of the state of $V_{CC}$ and any power up/down cycling. The internal command register of the CAT28F020 is reset to the Read Mode on power up. # POWER SUPPLY DECOUPLING To reduce the effect of transient power supply voltage spikes, it is good practice to use a $0.1\mu F$ ceramic capacitor between $V_{CC}$ and $V_{SS}$ and $V_{PP}$ and $V_{SS}$ . These high-frequency capacitors should be placed as close as possible to the device for optimum decoupling. Figure 8. Alternate A.C. Timing for Program Operation # **ALTERNATE CE-CONTROLLED WRITES** | JEDEC | Standard | | 28F020-90 | | 28 | F020-1 | 2 | | | |-------------------|-----------------|--------------------------------------|-----------|-----|-----|--------|-----|-----|------| | Symbol | Symbol | Parameter | Min | Тур | Max | Min | Тур | Max | Unit | | tavav | twc | Write Cycle Time | 90 | | | 120 | | | ns | | tavel | t <sub>AS</sub> | Address Setup Time | 0 | | | 0 | | | ns | | t <sub>ELAX</sub> | t <sub>AH</sub> | Address Hold Time | 40 | | | 40 | | | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Data Setup Time | 40 | | | 40 | | | ns | | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold Time | 10 | | | 10 | | | ns | | tengl | _ | Write Recovery Time Before Read | 6 | | | 6 | | | μs | | tGHEL | _ | Read Recovery Time Before Write | 0 | | | 0 | | | μs | | twlel | tws | WE Setup Time Before CE | 0 | | | 0 | | | ns | | tehwh | _ | WE Hold Time After CE | 0 | | | 0 | | | ns | | teleh | t <sub>CP</sub> | Write Pulse Width | 40 | | | 40 | | | ns | | tehel | tcph | Write Pulse Width High | 20 | | | 20 | | | ns | | tvpel | _ | V <sub>PP</sub> Setup Time to CE Low | 100 | | | 100 | | | ns | # **ORDERING INFORMATION** <sup>\* -40°</sup> to +125° is available upon request. #### Note: (1) The device used in the above example is a CAT28F020NI-12T (PLCC, Industrial Temperature, 120 ns access time, Tape & Reel). # **REVISION HISTORY** | Date | Rev. | Reason | |-----------|------|-----------------------------------------------------------------| | 5/1/2002 | Α | Initial issue | | 2/10/2004 | В | Change V <sub>CCMIN</sub> for CAT28F020-90 to 4.75 V from 4.5 V | | 7/1/2004 | С | Added Green Packages in all areas. | # Copyrights, Trademarks and Patents Trademarks and registered trademarks of Catalyst Semiconductor include each of the following: DPP TM AE2 TM Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. For a complete list of patents issued to Catalyst Semiconductor contact the Company's corporate office at 408.542.1000. CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES. Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur. Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale. Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete. Catalyst Semiconductor, Inc. Corporate Headquarters 1250 Borregas Avenue Sunnyvale, CA 94089 Phone: 408.542.1000 Fax: 408.542.1200 www.catalyst-semiconductor.com Publication #: 1029 Revison: C Issue date: 7/1/04