- T<sup>2</sup>L input and output - Delay stable and precise - 14-pin DIP package (.250 high) - Available in delays from 5 to 1000ns - Output isolated and with 10 T<sup>2</sup>L fan-out capacity - Rise time 4ns maximum # design notes The "DIP Series" Logic Delay Lines developed by Engineered Components Company have been designed to provide precise delays with required driving and pick-off circuitry contained in a single 14-pin DIP package compatible with Schottky T<sup>2</sup>L and DTL circuits. These logic delay lines are of hybrid construction utilizing the proven technologies of active integrated circuitry and of passive networks utilizing capacitive, inductive and resistive elements. The ICs utilized in these modules are burned-in to Level B of MIL-STD-883 to ensure a high MTBF. The MTBF on these modules, when calculated per MIL-HDBK-217 for a 50°C ground fixed environment, is in excess of 3 million hours. Module design includes compensation for propagation delays and incorporates internal termination at the output; no additional external components are needed to obtain the desired delay. The TTLDL is offered in 53 delays from 5ns to 1000ns. Delay tolerances are maintained as shown in the accompanying part number table, when tested under the "Test Conditions" shown. Delay time is measured at the +1.5V level on the leading edge. Rise time for all modules is 4ns maximum when measured from 0.75V to 2.4V. Temperature coefficient of delay is approximately +1200ppm/°C over the operating temperature range of 0 to +70°C. These modules accept either logic "1" or logic "0" inputs and reproduce the logic at the output without inversion. The delay modules are intended primarily for use with positive going pulses and are calibrated to the tolerances shown in the table on rising edge delay; where best accuracy is desired in applications using falling edge timing, it is recommended that a special unit be calibrated for the specific application. Each module has the capability of driving up to 10 T<sup>2</sup>L loads. These "DIP Series" modules are packaged in a 14-pin DIP housing, molded of flame-proof Diallyl Phthalate per MIL-M-14, Type SDG-F, and are fully encapsulated in epoxy resin. Flat metal leads meet the solderability requirements of MIL-STD-202, Method 208. Leads provide positive standoff from the printed circuit board to permit solder-fillet formation and flush cleaning of solder-flux residues for improved reliability. 3580 Sacramento Drive, P. O. Box Y, San Luis Obispo, CA 93406 Phone (805) 544-3800 ## **DESIGN NOTES** (continued) Marking consists of manufacturer's name, logo (EC2), part number, terminal identification and date code of manufacture. All marking is applied by silk screen process using white epoxy paint in accordance with MIL-STD-130, to meet the permanency of identification required by MIL-STD-202. Method 215. #### **BLOCK DIAGRAM IS SHOWN BELOW** ### MECHANICAL DETAIL IS SHOWN BELOW ### TEST CONDITIONS - 1. All measurements are made at 25°C. - 2. V<sub>cc</sub> supply voltage is maintained at 5.0V DC. - 3. All units are tested using a Schottky toggle-type positive input pulse and one Schottky $\mathsf{T}^2\mathsf{L}$ load at the output. - $\phi$ 4. Input pulse width used is 100% longer than delay of module under test; spacing between pulses (falling edge to rising edge) is three times the pulse width used. #### OPERATING SPECIFICATIONS | V <sub>CC</sub> supply voltage: | <br>4.75 to 5.25V DC | |---------------------------------|----------------------| | V <sub>cc</sub> supply current: | | | Constant "0" in | <br>60ma typical | | Constant "1" in | <br>20 ma typical | ## Logic 1 input: | Voltage | <br>2V min.; 5.5V max | |---------|-----------------------| | Current | <br>2.4V = 50ua max. | | | 5 5\/ - 1ma may | .8V max. # Logic 0 input: Voltage . | Current | – 2ma max. | |------------------------------|---------------| | Logic 1 Voltage out: | 2.4V min. | | Logic 0 Voltage out: | .4V max. | | Operating temperature range: | 0 to 70°C. | | Storage temperature: | -55 to +125°C | \* Delays increase or decrease approximately 4% for a respective increase or decrease of 5% in supply voltage. ### PART NUMBER TABLE | φ DELAYS AND TOLERANCES (in ns) | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PART NO. | OUTPUT | PART NO. | OUTPUT | | | | TTLDL-5 TTLDL-6 TTLDL-7 TTLDL-8 TTLDL-10 TTLDL-11 TTLDL-12 TTLDL-13 TTLDL-14 TTLDL-15 TTLDL-16 TTLDL-16 TTLDL-17 TTLDL-18 TTLDL-19 TTLDL-20 TTLDL-20 TTLDL-21 TTLDL-22 TTLDL-25 TTLDL-30 TTLDL-35 TTLDL-35 TTLDL-40 | 5±1<br>6±1<br>7±1<br>8±1<br>9±1<br>10±1<br>11±1<br>12±1<br>13±1<br>14±1<br>15±1<br>16±1<br>17±1<br>18±1<br>20±1<br>20±1<br>21±1<br>22±1<br>23±1<br>24±1<br>25±1<br>30±1.5<br>35±1.5 | TTLDL-60 TTLDL-65 TTLDL-70 TTLDL-75 TTLDL-80 TTLDL-85 TTLDL-90 TTLDL-95 TTLDL-125 TTLDL-150 TTLDL-150 TTLDL-225 TTLDL-225 TTLDL-250 TTLDL-250 TTLDL-250 TTLDL-350 TTLDL-350 TTLDL-350 TTLDL-400 TTLDL-450 TTLDL-450 TTLDL-500 TTLDL-500 TTLDL-500 TTLDL-700 TTLDL-700 TTLDL-700 TTLDL-700 | 60 ±2<br>65 ±2.5<br>70 ±2.5<br>75 ±2.5<br>80 ±2.5<br>85 ±3<br>90 ±3<br>95 ±3<br>100 ±3<br>125 ±4<br>150 ±4.5<br>175 ±5<br>200 ±6<br>225 ±7<br>250 ±8<br>275 ±9<br>300 ±10<br>350 ±11<br>400 ±12<br>450 ±14<br>500 ±15<br>600 ±18<br>700 ±20<br>800 ±22 | | | | TTLDL- 45<br>TTLDL- 50<br>TTLDL- 55 | 45 ±2<br>50 ±2<br>55 ±2 | TTLDL- 900<br>TTLDL- 1000 | 900 ±24<br>1000 ±26 | | |