A Schlumberger Company ## F3850 # **Central Processing Unit (CPU)** Microprocessor Product #### Description The Fairchild F3850 is the Central Processing Unit (CPU) for the F8 8-Bit Microprocessor family. The F3850 contains more than 70 instructions in its instruction set and operates on 8-bit units of information. - N-channel Isoplanar MOS Technology - 2 μs Cycle Time - 64-Byte Scratchpad on the CPU Chip - Two Bidirectional, 8-Bit I/O Ports, with Output Latches - 8-Bit Arithmetic and Logic Unit, Supporting Both Binary and Decimal Arithmetic - Interrupt Control Logic - Power-on Reset Logic - Clock Generation Logic Within the CPU Chip, With Crystal and External Clock Generation - More Than 70 Instructions - +5 V and +12 V Power Supplies - Low Power Dissipation (Typically Less Than 330 mW) ## **Signal Functions** ### **Connection Diagram** #### **Device Organization** The logical organization and pins for the F3850 CPU are illustrated in *Figure 1*. ## **Arithmetic and Logic Unit** The arithmetic and logic unit (ALU) provides all data manipulating logic for the F3850. It contains logic that operates on a single 8-bit source data word or combines two 8-bit words of source data to generate a single 8-bit result. Additional information is reported in status flags, where appropriate. Operations performed on two units of source data include addition, compare, and the Boolean operations (AND, OR, Exclusive-OR). The two sources are input to the ALU through the left and right multiplexer buses; the result is placed on the result bus. Operations performed on a single 8-bit unit of source data include complement, increment, decrement, shift right, shift left, and clear. The source is input to the ALU through either the left or right multiplexer bus; the result is placed on the result bus. #### **Instruction Register** The CPU contains registers for storing various types of data. The instruction register holds an 8-bit code, which defines the operations to be performed by the CPU. The contents of the instruction register are decoded by control unit logic, which generates signals to enable specific sequences of logic operations within the CPU chip. In response to the contents of the instruction register, the control unit also generates five signals, $ROMC_0$ through $ROMC_4$ , that control operations throughout the microprocessor system. #### Accumulator The accumulator is a general-purpose 8-bit data register, which is the most common data source and results destination for the ALU. #### Scratchpad and ISAR The scratchpad provides 64 8-bit registers that may be used as general-purpose RAM memory (see *Figure 2*). Figure 2 F8 Programming Model Figure 1 F3850 CPU Logical Organization The indirect scratchpad address register (ISAR) is a 6-bit register used to address the 64 scratchpad registers. The first 16 scratchpad bytes can be identified either by instructions without using the ISAR or referenced through the ISAR. The remaining scratchpad bytes are referenced through the ISAR; i.e., the ISAR is assumed to hold the address of the scratchpad byte that is to be referenced. The ISAR may be visualized as holding two octal digits, HI and LO, as illustrated in *Figure 3*. This division of the ISAR is important, since a number of instructions increment or decrement the con- Figure 3 ISAR Register tents of the ISAR, when referencing scratchpad bytes through the ISAR. This makes it easy to reference a buffer consisting of contiguous scratchpad bytes. However, only the low-order octal digit (LO) is incremented or decremented; thus ISAR is incremented from O'27'\* to O'20', not to O'30'. Similarly, ISAR is decremented from O'20' to O'27', not to O'17'. This feature of the ISAR is very useful in that it greatly simplifies many program sequences. Selected scratchpad registers are reserved for direct communication with other registers within the F8 system, as illustrated in *Figure 4*. Scratchpad register 9 (O'11') is used as temporary storage for the CPU status register (W register). Scratchpad registers 10 through 15 (O'12' through O'17') communicate directly with data and program memory address registers that are maintained on the F3851, F3852, and F3853 chips. *Figure 4* identifies the data transfers that can be implemented by executing a single F8 instruction. For example, the illustration: W register of F3850 CPU ↔ J means that a single instruction can move the contents of the W (or status) register to scratchpad register 9 (J register). Another single instruction can move data in the opposite direction. ## **Status Registers** The status (W) register holds five status flags. *Table 1* summarizes the way each flag is used. Note that status flags are selectively modified following execution of different instructions. See the "Instruction Execution" section for a discussion of the way individual F8 instructions modify status flags. Figure 4 F3850 CPU Scratchpad Registers <sup>\*</sup>The notation O'nn' represents an octal number. **Sign (S Bit)**—When the results of an ALU operation are being interpreted as a signed binary number, the high-order bit (bit 7) represents the sign of the number. At the conclusion of instructions that may modify the accumulator bit 7, the S bit is set to the complement of the accumulator bit 7. ## **Table 1 Summary of Status Bits** $OVERFLOW = CARRY_7 + CARRY_6$ ZERO = $\overline{ALU}_7$ $\overline{ALU}_6$ $\overline{ALU}_5$ $\overline{ALU}_4$ $\overline{ALU}_3$ $\overline{ALU}_2$ $\overline{ALU}_1$ $\overline{\mathsf{ALU}}_0$ $CARRY = CARRY_7$ SIGN = $\overline{ALU}_7$ **Carry (C Bit)**—The C bit may be visualized as an extension of an 8-bit data unit; i.e., the ninth of a 9-bit data unit. When two bytes are added, and the sum is greater than 255, then the carry out of the high-order bit appears in the C bit; e.g.: C 76543210 ← Bit Number Accumulator contents: 01100101 Value added: 01110110 Sum: 0 11011011 There is no carry, so C is reset to 0. C 7 6 5 4 3 2 1 0 ← Bit Number Accumulator contents: 10011101 Value added: 11010001 Sum: 1 01101110 There is a carry, so C is set to 1. **Zero (Z bit)**—The Z bit is set whenever an arithmetic or logical operation generates a zero result. The Z bit is reset to 0 when an arithmetic or logical operation could have generated a zero result but did not. **Overflow (O Bit)**—When the results of an ALU operation are being interpreted as a signed binary number, since the high-order bit (bit 7) represents the sign of the number, some method must be provided for indicating a carry out of the highest numeric bit (bit 6). This is done using the O bit. After arithmetic operations, the O bit is set to the Exclusive-OR of a carry out of bits 6 and 7. The simplification of signed binary arithmetic is described in the *F8 and F3870 Guide to Programming*; examples are presented below: 76543210 ← Bit Number Accumulator contents: Value added: 10110011 01110001 Sum: 11100100 There is a carry out of bit 6 and a carry out of bit 7, so the O bit is reset to 0 $(1 \oplus 1 = 0)$ . The C bit is set to 1. 76543210 ← Bit Number Accumulator contents: 01100111 Value added: Sum: 00100100 There is a carry out of bit 6, but no carry out of bit 7; the O bit is set to 1 $(1 \oplus 0 = 1)$ . The C bit is reset to 0. Interrupts (ICB Bit)—External logic can alter program execution sequence within the CPU by interrupting ongoing operations. However, interrupts are allowed only when the ICB is set to 1; interrupts are disallowed when the ICB is reset to 0. #### **Control Unit** The control unit decodes the contents of the instruction register and generates two sets of control signals. These signals are transparent to the user. Five control signals ( $ROMC_0$ through $ROMC_4$ ) are output by the control unit to identify operations that other chips of the F8 family must perform. These signals are described in the "ROMC Signals" section. ### **Interrupt Logic** This logic handles the interrupt requests. For a complete description refer to the "Interrupt" discussion within the "Instruction Execution" section. ### **Power on Detect** When the External Reset (EXTRES) signal is pulled low and then returned high, or when power is turned on, the power on detect logic sets the PC registers to 0, causing a program originating at memory location 0 to be executed. Also, the interrupt control status bit is set low, inhibiting interrupt acknowledgement. The system is locked in an idle state while EXTRES is held low. ## **Signal Descriptions** The F3850 input and output signals are described in Table 2. Table 2 F3850 Signal Descriptions | Mnemonic | Pin No. | Name | Description | |------------------------------------------|-------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Clock | | | | | φ<br>WRITE | 1<br>2 | Clock<br>Write | These output signals drive all other devices in the F8 family. | | XTLX | 39 | Crystal Clock | The XTLX output signal is used when generating the system clock in the crystal mode (with the XTLY and XTLZ signals). | | XTLY | 38 | External Clock | The XTLY input signal is used with the XTLX signal when generating the system clock in the crystal mode, and is also used for operating in the external clock mode. | | XTLZ | 40 | Crystal Clock | This input signal must be grounded for crystal clock or external clock. | | I/O Port | | | | | I/O <sub>00</sub> –I/O <sub>07</sub> | 16, 11, 10, 5, 36, 31, 30, 25 | I/O Port Zero | These bidirectional signals are ports through which the CPU communicates with logic external to the microprocessor system. | | I/O <sub>10</sub> -I/O <sub>17</sub> | 14, 13, 8, 7, 34, 33, 28, 27 | I/O Port One | | | Interrupt | | | | | ĪCB | 22 | Interrupt Control<br>Bit | The ICB output signal indicates whether or not the CPU is currently ignoring the INT REQ line. If the ICB signal is low, the CPU responds to interrupt requests; if the ICB signal is high, the CPU ignores interrupt requests. | | INT REQ | 23 | Interrupt Request | This input line is used to signal the CPU that an interrupt is being requested. The F3851 PSU, F3861 and F3871 PIOs, and F3853 SMI devices contain logic to initiate interrupt requests by pulling the INT REQ signal low. The CPU acknowledges interrupt requests by outputting the appropriate ROMC signals. | | Control | | | | | ROMC <sub>0</sub> -<br>ROMC <sub>4</sub> | 17—21 | Control | The ROMC output signals control logic operations for other devices in the F8 family. These signals assume a state early in each machine cycle and hold that state for the duration of the cycle. Refer to the "Instruction Execution" section for further discussion and a summary table of the ROMC interpretation by CPU logic. | Table 2 F3850 Signal Descriptions (Continued) | Mnemonic | Pin No. | Name | Description | |----------------------------------|------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reset | | | | | EXT RES | 37 | External Reset | This input signal can be used to externally reset the system. When the line is pulled low, a program originating at memory address 0 is executed. | | Data Bus | | | | | DB <sub>0</sub> -DB <sub>7</sub> | 15, 12, 9, 6, 35, 32, 29, 26 | Data Bus | These eight bidirectional signals are data bus lines that link the F3850 CPU with all other F8 devices in the system. They are multiplexed lines used to transfer data and addresses. | | Power | | | | | $V_{DD}$ $V_{GG}$ $V_{SS}$ | 3<br>4<br>24 | Power Supply<br>Power Supply<br>Ground | Nominal +5 Vdc<br>Nominal +12 Vdc<br>Common power and signal return | #### **Clock Circuits** A unique feature of the F8 microprocessor is that clock logic forms an integral part of the F3850 CPU chip. The F3850 CPU offers two methods of generating a system clock: crystal mode and external mode. ### **Crystal Mode** Figure 5 shows the pin configuration for clock generation using the crystal mode. A crystal in the 1- to 2-MHz range is placed across the XTLX and XTLY pins, along with two capacitors ( $C_1$ and $C_2$ ), to provide a highly precise clock frequency. The external crystal (and capacitors) together with internal circuitry combine to form a parallel resonant crystal oscillator. Capacitors $C_1$ and $C_2$ should be approximately 15 pF. The characteristics of the crystal used in this mode of clock generation are summarized as: Frequency: 1 to 2 MHz, typical AT cut Mode of Oscillation: Fundamental Operating Temp. Range: 0°C to +70°C Drive Level: 10 mW Frequency Tolerance: $f_0=1$ or 2 MHz $\pm 1000$ ppm @ $C_L$ $=20 \, pF$ ## **External Mode** For F8 applications where synchronization with an external system clock is desired, the external clock mode may be used as shown in *Figure 6*. For example, a slave F3850 CPU may receive its timing from a master F3850 CPU by having the master $\phi$ output drive the slave XTLY input. Figure 5 Crystal Mode Clock Generation Figure 6 External Mode Clock Generation Figure 7 illustrates the timing characteristics of the clock signal needed for external mode clock generation and the timing characteristics of the $\phi$ and WRITE signals generated by the CPU. #### **Timing Signal Outputs** In response to the three clock mode inputs, the F3850 CPU outputs two timing signals: clock signal $\phi$ and instruction cycle control signal WRITE. As shown in Figure 7, $\phi$ is the signal used to synchronize the entire microprocessor system. The WRITE signal defines the duration of each machine cycle. Refer to the "Instruction Execution" section. Parameters and specifications for the timing signals are detailed in the "Timing Characteristics" section. #### Instruction Execution The F3850 CPU logic controls instruction execution through the $\phi$ and WRITE timing signals, plus the five ROMC control lines. Devices external to the F3850 CPU must respond directly to these signals. #### Instruction Cycle All instructions are executed in cycles that are timed by the trailing edge of WRITE. There are two types of instruction cycle: the short cycle, which is four $\phi$ periods long, and the long cycle, which is $\sin \phi$ periods long. The long cycle is sometimes referred to as 1.5 cycles. *Figure 7* illustrates the short cycle (PW<sub>S</sub>) and the long cycle (PW<sub>L</sub>). Note that WRITE high appears only at the end of an instruction cycle. The simplest instructions of the F8 instruction set execute in one short cycle. The most complex instruction (PI) requires two short cycles plus three long cycles. #### **ROMC Signals** The CPU logic uses the five ROMC signals to identify operations that devices must perform during any instruction cycle. The 32 possible ROMC states are described in the "ROMC Signal Functions" section. The state of the ROMC signals and the operation they identify last through one instruction cycle. The general distribution of logic among devices of the F8 family and general data movements associated with instruction execution are given in the F8 and F3870 Guide to Programming. Memory addressing logic is located on the F3851 Program Storage Unit (PSU), the F3852 Dynamic Memory Interface (DMI), and the F3853 Static Memory Interface (SMI) devices. Each of these devices contains registers to address programs (PC0 and PC1) or data (DC0 or DC1). The F3851 PSU does not have a DC1 register. Unlike other microprocessors, the F3850 CPU does not output addresses at the start of memory access sequences; a simple command to access the memory location addressed by PC0 or DC0 is sufficient, since the device receiving the memory access command contains PC0 and DC0 registers. (The PC1 and DC1 are buffer registers for PC0 and DC0.) Moving memory addressing logic from the CPU to memory (and memory interface) devices simplifies CPU logic; however, it creates the potential for devices to compete when responding to memory access commands. There will be as many PC0 and DC0 registers in a microcomputer system as there are PSU, DMI, and SMI devices; the ambiguity of which unit will respond to a memory read or write command is resolved by ensuring that all PC0 and DC0 registers contain the same information at all times. Every PSU, DMI, and SMI device has a unique address space, i.e., a unique block of memory addresses within which it responds to memory access commands. For example, an F3851 PSU may have an address space of H'0000' through H'03FF'; an F3852 DMI may have an address space of H'0400' through H'07FF'. If a microcomputer system has these two memory devices and no others, then the F3851 PSU will respond to memory access commands when the PC0 or DC0 registers (whichever are identified as the address source) contain a value between H'0000' and H'03FF'; the F3852 DMI will respond to addresses in the range H'0400' through H'07FF'. No device will respond to addresses beyond H'07FF', even though such addresses may exist in PC0 and/or DC0. Each device compares its address space with the contents of PC0 and DC0, whichever is identified as the address source, and only responds to a memory access command if the contents of PC0 or DC0 is within the device's address space. If all memory address registers (PC0, PC1, DC0, and DC1) are to contain the same information, then ROMC states that require any of these registers' contents to be modified must be acted upon by all devices containing any of these four registers. If devices are not to compete when an ROMC state specifies that a memory access must be performed, then only a device whose address space includes the identified memory address must respond to the ROMC state. As illustrated in *Figure 8*, the five ROMC signals that define the ROMC state are output early in the instruction cycle and are maintained stable for the duration of the instruction cycle; i.e., only one ROMC state can be specified per instruction cycle. Therefore, devices can only be called upon to perform one instruction execution related operation per one instruction cycle. As referenced in the "ROMC Signal Functions" section, each ROMC state is identified by individual signal line states (1 for high, 0 for low), and by a two-digit hexadecimal code. The hexadecimal code is used to identify ROMC states throughout this data sheet. Also given in the "ROMC Signal Functions" section is the instruction cycle length (short or long) implied by each code, plus the way in which codes must be interpreted by the other F8 devices. ## **Instruction Execution Sequence** Every instruction execution sequence ends with an instruction code being fetched from memory to identify the next instruction cycle. The instruction code is loaded into the CPU instruction register, out of which it is decoded by the CPU control unit logic. An instruction fetch is executed during the last instruction cycle of the previous instruction, as illustrated in *Figure 9*. There is a group of F8 instructions that cause operations to occur entirely within the F3850 CPU. These instructions do not use the data bus, therefore can execute in one cycle. Since one-cycle instructions do not use the data bus, no ROMC state needs to be generated for the one-cycle instruction being executed; therefore, as illustrated in *Figure 9*, ROMC state 0 is specified, causing the instruction fetch of the next instruction. Multi-cycle instructions must end with a cycle that does not use the data bus; ROMC state 0 is specified at the beginning of this last instruction cycle, causing the next instruction to be fetched. Following an instruction fetch, CPU logic decodes the fetched instruction code and executes the specified instruction. There are Five types of instruction cycles that can follow. 1. Operations may all be internal to the CPU. This will be the last or the only cycle for an instruction, and will specify ROMC state 0, as illustrated in *Figure 9*. Figure 9A Short Cycle Instruction Fetch Figure 9B Long Cycle Instruction Fetch (During DS Only) - 2. Data may be transferred between the F3850 CPU and memory devices. See the "Referencing Memory" section. - 3. Data may be transferred from one memory device to all memory devices. The CPU is not the transmitter or the receiver of data in this transfer. See the "Memory-to-Memory Data Transfers" section. - 4. Data may be transferred to or from an I/O port, as described in the "Input/Output Interfacing" section. - 5. An interrupt may be acknowledged, as described in the "Interrupts" section. Every F8 instruction is executed as one, or a sequence of, standard instruction cycles. Timing for the standard instruction cycles is illustrated in *Figures 9, 10, 11* and *12*. Refer to the "Instruction Cycle Execution and Timing" section for a list of the instruction cycles and their associated ROMC state. #### **Referencing Memory** Memory may be referenced during an instruction cycle either to transfer the data from the CPU to a memory word or to transfer data from a memory word to the CPU. A memory reference occurs as shown in *Figure 10*. If data is being output by the CPU, then the delay before data output is stable will be tdb<sub>1</sub> when data comes from the accumulator; the instruction cycle will be long. The delay before data output is stable will be tdb<sub>2</sub> when data comes from the scratchpad; the instruction cycle in this case will also be long. Figure 10 Memory Reference Timing (1) Timing for CPU outputting data onto the data bus. Delay tdb<sub>1</sub> is the delay when data is coming from the accumulator. Delay $tdb_2$ is the delay when data is coming from the scratchpad (or from a memory device). Delay tdb<sub>0</sub> is the delay for the CPU to stop driving the data bus. (2) There are four possible cases when inputting data to the CPU, via the data bus lines which depend on the data path and the destination in the CPU, as follows: tdb<sub>3</sub>: Destination — IR (instruction Fetch) tdb<sub>4</sub>: Destination — Accumulator (with ALU operation — AM) $\mathsf{tdb}_5$ : Destination — Scratchpad (LR K,P etc.) tdb<sub>6</sub>: Destination — Accumulator (no ALU operation — LM) In each case a stable data hold time of 50 ns from the WRITE reference point is required. Figure 11 Timing for Data Input or Output at I/O Port Pins - (1) This represents the timing for data at the I/O pin during the execution of the INS instruction, i.e., the CPU is inputting. - (2) This represents the timing for data being output by the CPU at the I/O pin. Figure 12 Interrupt Signals Timing - (1) The ICB signal will go from a 1 to a 0 following the execution of the E1 instruction and will go from a 0 to a 1 following either the execution of the D1 instruction or the CPU's acknowledgement of an interrupt. - (2) This is an input to the CPU chip and is generated by a PSU or F3853 M1 chip. The open drain outputs of these chips are all wire—ANDed together on this line with the pull-up being located on the CPU chip. For a 0 to 1 transition the delay is measured to 2.0 V. If data is being input to the CPU, then the delay before incoming data must be stable depends on the destination of the data, as illustrated in *Figure 10*. The type of data transfer is identified by the ROMC state that is output at the beginning of the instruction cycle. The instruction fetch may also be viewed as a memory reference operation where the destination is the instruction register. Timing for this case is illustrated in *Figure 9*. #### **Memory-to-Memory Data Transfers** In response to appropriate ROMC states, data can be transferred from one memory device to all memory devices during one instruction cycle. For example, data can be transferred from a memory byte within (or controlled by) one memory device, to one byte of an address register (PC0 or DC0) within all memory devices. Three ROMC states (C, E, and 11) specify operations of this type, and *Figure 10* illustrates timing for the data transfer. In *Figure 10*, tdb<sub>2</sub> is the delay until data from memory or a memory address register is stable on the data bus. #### Input/Output Interfacing Programmed I/O in the F8 microcomputer system is influenced by the design of the I/O port pins. As illustrated in *Figure 13*, each I/O port pin is a "wire-AND" structure between an internal latch and an external signal, if any. The latch is always loaded directly from the accumulator. Each F8 I/O pin can be set high or low under program control. If a 1 (high) is presented at the latch, then gate (b) turns on and gate (a) turns off, so that P is at $V_{SS}$ (low). If a 0 (low) is presented at the latch, then gate (a) turns on and gate (b) turns off, so that P is at $V_{DD}$ (high). When outputting data through an I/O port, the pin can be connected directly to a TTL gate input ("TTL Device Input" in *Figure 13*). Data is input to the pin from a "TTL Device Output" in *Figure 13*. In normal operation, high or low levels at P drive the external TTL device input transistor (d). If a low level is set at P, transistor (d) conducts current through the path J, 1, P, and FET(b). This is transferred as a low level to the rest of the circuits in the TTL device and results in a high or low level at the output of the device, depending on its characteristics. If the level at P is set high, transistor (d) does not conduct current, and a high level is transferred by (d). When data is input to the I/O pin, high or low levels at 0 drive the hysteresis circuit in the port and result in logic ones or zeros being transferred to the accumulator. Figure 13 F8 I/O Port Bit Since the I/O pin and the TTL device output at 0 are wire-ANDed, it is possible for the state of one to affect the transfer of data out from the I/O pin or in from the TTL device output. For example, if the latch in the I/O port is set so that the pin is clamped low by (b), then the level at 0 cannot pull P high. Conversely, if P is clamped to a low level by (c), setting the latch for a high level has no effect. All I/O port bits should be set for a high level, before data input, to prevent incoming logic zeros from being "masked" by logic ones present at the port from previous outputs. In some instances, the ability to mask bits of a port to logic 1 is useful. (Note that logic 1 becomes a 0 V electrical level at the I/O pin; logic 0 corresponds to a high electrical level.) The F8 CPU can execute two types of programmed I/O operation: - 1) I/O via the two CPU ports (0 and 1) - 2) I/O via ports on the other devices Input/Output operations that use the two CPU I/O ports execute in two instruction cycles. During the first cycle, the fetched instruction is decoded; the data bus is unused. In this cycle data is either sent from the accumulator to the I/O latch or enabled from the I/O pin to the accumulator, depending on whether the instruction is an output or an input. At the falling edge of the WRITE signal (marking the end of the first cycle and beginning of the second cycle), the data is strobed into either the latch (OUTS) or the accumulator (INS), respectively. The second cycle is then used by the CPU for its next instruction fetch. *Figure 11* illustrates I/O timing. Note that for the data input (INS) the setup and hold times specified are with respect to the WRITE pulse occurring at the end of the first cycle in the two-cycle instruction. For output data (OUTS) the delay is specified with respect to the falling edge of the WRITE signal marking the beginning of the second cycle in the two-cycle instruction. Input/Output instructions that address I/O ports with an I/O port address greater than H'OF' occupy two bytes; the first byte specifies an IN or OUT instruction, while the second byte provides the I/O port address. Required timing at I/O port pins is given in the section of this data sheet that describes the device containing the addressed I/O port. #### Interrupts There are three CPU signals with interrupt processing; timing for all signals is illustrated in *Figure 12*. An interrupt sequence is initiated by pulling either the $\overline{\text{INT}}$ $\overline{\text{REQ}}$ signal or the $\overline{\text{EXT}}$ $\overline{\text{RES}}$ signal low. In the case of the $\overline{\text{INT}}$ $\overline{\text{REQ}}$ signal nothing happens unless the $\overline{\text{ICB}}$ signal is low. Also, nothing happens until the next interruptable instruction comes to the end of execution. In the case of the $\overline{\text{EXT}}$ $\overline{\text{RES}}$ signal, execution of the interrupt routine begins in the machine cycle immediately following that in which the signal goes low, provided that the setup time specified in *Figure 12* has been met. The $\overline{\text{EXT}}$ $\overline{\text{RES}}$ signal response logic ignores the $\overline{\text{ICB}}$ signal. In response to the $\overline{\text{INT}}$ $\overline{\text{REQ}}$ signal being low, when the CPU acknowledges the interrupt, it forces the $\overline{\text{ICB}}$ signal high and initiates instruction cycles with ROMC states 1C, 0F, 13, and 00, in that order. This causes program execution to branch to the interrupting device's address vector. In response to the $\overline{\text{EXT}}$ $\overline{\text{RES}}$ signal being low, when the CPU acknowledges the interrupt, it forces the $\overline{\text{ICB}}$ signal high, then initiates instruction cycles with ROMC states 1C, 08, and 00, in that order. This causes program execution to branch to memory location 0. The ICB signal is pulled low by the E1 instruction and is returned high by the D1 instruction. #### **Instruction Set Summary** The F3850 CPU instruction set is summarized in *Table 3*. This section does not attempt to give complete directions for programming the F8 microcomputer system; it explains signals and timing associated with the execution of every instruction. Refer to *F8* and *F3870 Guide to Programming* for programming details. The columns used in *Table 3* are described below. **Op Code**—The Op Code is the instruction mnemonic that appears in the mnemonic field of an assembly language instruction and identifies the instruction. **Operand (s)**—If the instruction contains any information in the operand field of the assembly language source code, the information is shown in this column. Arrows identify the portion of object code that represents the operand field. Any portion of object code that does not represent the operand field must represent the mnemonic field. *Table 4* explains symbology used in the operand field. **Object Code**—This is the hexadecimal representation of the instruction's object code. The first byte of object code, or in some cases the first hexadecimal digit of object code, represents the Op Code. The operand is represented by the second and third bytes of object code, if present, or in some cases by the second hexadecimal digit of the first object code byte. Refer to *Table 4* for symbology used in the object code field. **Cycle**—This column identifies each instruction cycle for every instruction. Every cycle is listed on a separate horizontal line and is identified by the letter S for a short (four clock period) cycle or the letter L for a long (six clock period) cycle. Thus, the entry S represents an instruction that executes in one short cycle. The entry S L S represents an instruction that executes in three cycles: the first is a short cycle; the second is a long cycle; the third (and last) is a short cycle. **ROMC State**—This is the state, as identified in the "ROMC Signal Functions" section, that is output by the F3850 CPU in the early stages of the instruction cycle. **Timing**—Timing for all instructions, except INS and OUTS accessing I/O ports 0 and 1, can be created out of *Figures 9* and 10. For the exceptions, *Figure 11* is required. The ROMC lines are always set after a delay of $td_3$ , as shown in Figure 9. The only timing variations for each instruction cycle are data bus timing variations. Therefore, data bus timing is defined using the delays $tdb_1$ through $tdb_6$ . With the exception of $tdb_3$ , these time delays are unambiguous in that they are keyed to either the leading edge or the trailing edge of the WRITE signal high, for a long or short instruction cycle, as illustrated in Figure 10. There are two cases for $tdb_3$ , however, as illustrated in Figure 9. These are identified in Table 4 as 3S for Figure 9A and 3L for Figure 9B; $tdb_1$ through $tdb_6$ are otherwise identified by the numbers 1 through 6. Cycles that do not use the data bus are identified by 0 in the timing column; *Figure 8* illustrates timing in this case. | Cycle | Represents | |-------|------------| |-------|------------| | 0 | Figure 8 | |----|--------------------------------------| | 1 | tdb <sub>1</sub> in <i>Figure 10</i> | | 2 | tdb <sub>2</sub> in <i>Figure 10</i> | | 3S | tdb <sub>3</sub> in <i>Figure 9A</i> | | 3L | tdb <sub>3</sub> in <i>Figure 9B</i> | | 4 | tdb <sub>4</sub> in <i>Figure 10</i> | | 5 | tdb <sub>5</sub> in <i>Figure 10</i> | | 6 | tdb <sub>6</sub> in <i>Figure 10</i> | **Status Flags**—Status flags are identified as follows: - O-Overflow - Z-Zero - C—Carry - S-Sign Within each column, symbology is used as follows: - Status not affected - 0 Status set to 0 - I/O Status set to either 1 or 0, depending on the results of the instruction's execution **Interrupt**—An "x" in this column identifies an instruction that disallows interrupts at the end of the instruction's execution. A "y" identifies cycles in which the ICB is reset to 0 (cleared). **Function**—The effect of each instruction cycle is described in this column using symbology given in *Table 4*. #### **Instruction Cycle Execution and Timing** Table 3 lists the instruction cycles, plus the ROMC state associated with each cycle, for every F8 instruction. Note that instructions are described in the table by order of ascending instruction (first byte) object code. Table 4 lists the symbology used in Table 3. Table 3 Instruction Cycle Execution and Timing | Ор | | Object | | ROMC | | | Stat | tus Flaç | js | | | |------|------------|--------|-------|-------|--------|----------|------|----------|----------|-----------|-----------| | Code | Operand(s) | Code | Cycle | State | Timing | 0 | Z | С | S | Interrupt | Function | | LR | A, KU | 00 | S | 0 | 3S | _ | _ | _ | | | A ← (r12) | | LR | A, KL | 01 | S | 0 | 3S | | _ | | | | A ← (r13) | | LR | A, QU | 02 | S | 0 | 3S | | - | | | | A ← (r14) | | LR | A, QL | 03 | S | 0 | 3S | _ | _ | _ | _ | | A ← (r15) | | LR | KU, A | 04 | S | 0 | 3S | _ | - | _ | <u> </u> | | r12 — (A) | | LR | KL, A | 05 | S | 0 | 3S | _ | _ | _ | — | | r13 ← (A) | | LR | QU, A | 06 | s | 0 | 3S | | _ | | l — | | r14 ← (A) | | LR | QL, A | 07 | S | 0 | 3S | — | | _ | _ | | r15 ← (A) | | | | h | | | | <u> </u> | | | <u> </u> | | | Table 3 Instruction Cycle Execution and Timing (Continued) | Ор | | Object | | ROMC | | | Status | Flags | | | | |------|------------|--------|--------|----------|----------|-----|----------|----------|----------|-----------|-----------------------------------------------| | Code | Operand(s) | Code | Cycle | State | Timing | 0 | Z | С | S | Interrupt | Function | | LR | K, P | 08 | L | 7 | 5 | _ | _ | _ | _ | | r12 ← (PC1U) | | | | | L<br>S | B<br>0 | 5<br>3S | _ | _ | _ | _ | | r13 ← (PC1L) | | LR | P, K | 09 | L | 15 | 2 | | | _ | _ | | PC1U ← (r12) | | | | | L<br>S | 18<br>0 | 2<br>3S | _ | _ | _ | _ | | PC1L ← (r13) | | LR | A, IS | 0A | S | 0 | 3S | _ | _ | _ | _ | | A ← (ISAR) | | LR | IS, A | 0B | S | 0 | 3S | _ | | | _ | | ISAR ← (A) | | PK | | 0C | L | 12<br>14 | 2<br>2 | _ | _ | _ | _ | | PC1 ← (PC0);<br>PC0L ← (r13) | | | | | s | 0 | 3S | | _ | _ | _ | | PC0U ← (r12) | | LR | P0, Q | 0D | L | 17<br>14 | 2<br>2 | | _ | | _ | × | <br> PC0L ← (r15) | | | | | L<br>S | 0 | 3S | _ | | _ | _ | | PC0U ← (r14) | | LR | Q, DC | 0E | L | 6 | 3 | - | _ | _ | _ | | r14 ← (DC0U) | | | | . 1 | LS | 9 | 5<br>3S | _ | _ | _ | _ | | r15 ← (DC0L) | | LR | DC,Q | OF | L | 16 | 2 | | _ | | | | DC0U ← (r14) | | | | | L | 19 | 2 | _ | | _ | | | DC0L ← (r15) | | LR | DC, H | 10 | S<br>L | 0<br>16 | 3S<br>2 | _ | | _ | _ | | DC0U ← (r10) | | | | | L | 19 | 2 | | | | | | DC0L ← (r11) | | LR | H, DC | 11 | S<br>L | 0<br>6 | 3S<br>5 | _ | _ | _ | _ | | r10 ← (DC0U) | | LIT | 11,00 | '' | [ | 9 | 5 | | | | | | r11 ← (DC0L) | | CD. | | 10 | S<br>S | 0 | 3S<br>3S | 0 | —<br>1/0 | 0 | —<br> 1 | | Shift (A) right one bit | | SR | 1 | 12 | 5 | 0 | 35 | | 1/0 | 0 | ' | | position (zero fill) | | SL | 1 | 13 | S | 0 | 3S | 0 | 1/0 | 0 | 1/0 | | Shift (A) left one bit | | SR | 4 | 14 | s | 0 | 3S | 0 | 1/0 | 0 | 1 | | position (zero fill) Shift (A) right four bit | | 011 | | '7 | | | | | 1, 0 | | | | positions (zero fill) | | SL | 4 | 15 | S | 0 | 3S | 0 | 1/0 | 0 | 1/0 | | Shift (A) left four bit positions (zero fill) | | LM | | 16 | L | 2 | 6 | _ | | _ | | | A ← ((DC0)) | | | | | S | 0 | 3S | - | | _ | | | (50) (4) | | ST | | 17 | L<br>S | 5<br>0 | 1<br>3S | | _ | _ | | | (DC) ← (A) | | COM | | 18 | S | Ŏ | 3S | 0 | 1/0 | 0 | 1/0 | | A ← (A) ⊕ H'FF' | | | | | | | | | | | | | Complement accumulator | | LNK | | 19 | s | 0 | 3S | 1/0 | 1/0 | 1/0 | 1/0 | | $A \leftarrow (A) + (C)$ | | DI | | 1A | S | 1C | 0 | - | _ | - | _ | У | Clear ICB | | El | | 1B | S | 0<br>1C | 3S<br>0 | _ | _ | _ | _ | | Set ICB | | | | | S | 0 | 3S | - | _ | _ | _ | × | | | POP | | 1C | S | 4 0 | 0<br>3S | | _ | <u>-</u> | _ | × | PC0 ← (PC1) | | | | | | | | | _ | | | <u> </u> | | Table 3 Instruction Cycle Execution and Timing (Continued) | lable 3 | Instruction Cy | | 1 | | · | | | | | | | |------------|----------------|--------------|--------|---------|----------|-----|----------|-----|----------|-----------|-----------------------------------| | Ор | | Object | ١ | ROMC | | | Status | | | | Function | | Code | Operand(s) | Code | Cycle | State | Timing | 0 | Z | С | S | Interrupt | Function | | LR | W, J | 1D | S | 1C | 0 | 1/0 | 1/0 | 1/0 | 1/0 | | W ← (r9) | | LR | J, W | 1E | S<br>S | 0 | 3S<br>3S | _ | _ | _ | _ | Х | <br> r9 ← (W) | | INC | ) J, vv | 1F | S | | 3S | 1/0 | 1/0 | 1/0 | 1/0 | | A ← (A) + 1 | | LI | aa | 20 | Ĺ | 3 | 6 | _ | | _ | _ | | A ← H'aa' | | | | → aa | S | 0 | 3S | | _ | _ | _ | | | | NI | aa<br> | 21 | L | 3 | 4 | 0 | 1/0 | 0 | 1/0 | | A ← (A) v H'aa' | | OI | aa | → aa<br>22 | S<br>L | 0<br>3 | 3S<br>4 | 0 | —<br>1/0 | 0 | —<br>1/0 | | A ← (A) v H'aa' | | Oi | aa | → aa | S | 0 | 3S | | | _ | _ | | (1) 11100 | | ΧI | aa | 23 | L | 3 | 4 | 0 | 1/0 | 0 | 1/0 | | A ← (A) ⊕ H'aa' | | | | → aa | S | 0 | 38 | | | _ | | | | | ΑI | l aa | 24 | L | 3 | 4<br>3S | 1/0 | 1/0 | 1/0 | 1/0 | | A ← (A) + H'aa' | | CI | aa | → aa<br>25 | S<br>L | 0 3 | 4 | _ | _ | _ | _ | | Perform H'aa' $+ \overline{(A)}$ | | O. | uu | → aa | S | Ö | 38 | 1/0 | 1/0 | 1/0 | 1/0 | | + 1. Do not save result, | | | · | | | | | | | | | | but modify status flags | | | | | | | | | | | | | to reflect result. | | IN | PP | 26<br>PP | L | 3 | 2<br>6 | 0 | 1/0 | 0 | 1/0 | | DB ← PP<br>A ← (I/O Port PP) | | | | PP | L<br>S | 1B<br>0 | 38 | _ | | _ | 1/U | | 4 (//616/111) | | OUT | PP | 27 | Ĺ | 3 | 2 | _ | _ | _ | _ | | DB ← PP | | | | PP | L | 1A | 1 | _ | | _ | _ | | I/O Port PP ← (A) | | | | | S | 0 | 3S | _ | _ | _ | | Х | | | PI | ļijj | 28 | L | 3 | 6 | _ | | _ | _ | | A ← H'ii'<br>PC1 ← (PC0) + 1 | | | | → ii<br>→ jj | S<br>L | D<br>C | 0 2 | _ | _ | _ | _ | | PC1 ← (PC0) + 1<br> PC0L ← H'jj' | | | | ווי | Ĺ | 14 | 1 | _ | | _ | | | PC0U ← (A) | | | | | s | o | 38 | | | _ | _ | х | | | JMP | ļijj | 29 | L | 3 | 6 | | _ | _ | _ | | A ← H'ii' | | | | → ii | L | C | 2 | _ | | _ | _ | | PC0L ← H'jj' | | | | → jj | L<br>S | 14<br>0 | 1<br>3S | _ | _ | _ | | × | PC0U ← (A) | | DCI | jijj | 2A | L | 11 | 2 | | _ | | _ | ^ | DC0U ← ii | | DOI | ", | → ii | s | 3 | ō | | | | | | (increment PC0) | | | | → jj | L | E | 2 | | _ | | _ | | DC0L ← jj | | | | | S | 3 | 0 | | | | | | (increment PC0) | | NOD | | 0.0 | S | 0 | 3S | _ | _ | _ | _ | | | | NOP<br>XDC | | 2B<br>2C | S<br>S | 0<br>1D | 0 | _ | | | | | DC0 ≠ DC1 | | XDC | | 20 | S | 0 | 0 | _ | _ | _ | _ | | | | DS | r | 3r | Ĺ | Ö | 3L | 1/0 | 1/0 | 1/0 | 1/0 | | r ← (r) + H'FF' Decrement | | | <u> </u> | | | | | | | | | | scratchpad byte | | LR | A, r | 4r | S | 0 | 3S | _ | _ | | _ | | A ← (r) | | LD | | | s | | 38 | | | | | | r ← (A) | | LR | r, A | 5r | ٥ | 0 | 33 | | | | | | ' (^) | | LISU | e | 6e | s | 0 | 3S | _ | _ | | _ | | ISARU ← 0'e' | | | | | | | | | | | | | | Table 3 Instruction Cycle Execution and Timing (Continued) | Ор | | Object | | ROMC | | | Stati | ıs Flags | 3 | | | |------|--------------|--------------|-------------|-------------------|-------------------|-------------|-------------|-------------|--------------|-----------|-------------------------------------------------------------------------------------------------------------------------| | Code | Operand(s) | Code | Cycle | State | Timing | 0 | Z | С | S | Interrupt | Function | | LISL | e | 68 + e | S | 0 | 38 | _ | _ | | _ | | ISARL ← 0'e' | | LIS | a | 7a<br>∳ | S | 0 | 38 | _ | _ | _ | _ | | A ← H'0a' | | вт | e, ii | 8e | S | 1C | 0 | _ | _ | _ | _ | | Test e ∧ W register | | | | → ii | S | 3 | 0 | _ | _ | _ | _ | | Res = $0$ so PC0 = (PC0) + $2$ | | | | | S<br>S<br>L | 0<br>1C<br>1 | 3S<br>0<br>2 | _<br>_ | _<br>_ | —<br>— | <br> -<br> - | | Test e $\wedge$ W register Res $\neq$ 0 so PC0 = (PC0) | | AM | | 88 | S<br>L | 0<br>2 | 3S<br>4 | _<br>_<br> | <br><br>1/0 | _<br>1/0 | —<br>1/0 | | $+$ H'ii' $+$ 1 $A \leftarrow (A) + ((DC0)) \text{ Binary},$ | | AMD | | 89 | S<br>L | 0<br>2 | 3S<br>4 | 1/U<br> | 1/0<br>— | 1/0<br>— | 1/0 | | $DC0 \leftarrow (DC) + 1$ | | | | | _ | | | 1/0 | 1/0 | 1/0 | 1/0 | | A ← (A) + ((DC0)) Decimal,<br>DC0 ← (DC0) + 1 | | NM | | 8A | S<br>L<br>S | 0<br>2<br>0 | 3S<br>4<br>3S | 0 | 1/0 | 0 | 1/0 | | A ← (A) Λ ((DC0));<br>DC0 ← (DC0) + 1 | | ОМ | | 8B | L<br>S | 2 | 4<br>3S | 0 | 1/0<br>— | 0 | 1/0 | | $A \leftarrow (A) \land ((DC0));$<br>$DC0 \leftarrow (DC0) + 1$ | | XM | | 8C | L<br>S | 2<br>0 | 4<br>3S | 0<br>— | 1/0<br>— | 0 | 1/0<br>— | | $A \leftarrow (A) \oplus ((DC0));$<br>DC0 \leftarrow (DC0) + 1 | | СМ | | 8D | L<br>S | 2<br>0 | 4<br>3S | 1/0<br>— | 1/0<br>— | 1/0<br>— | 1/0<br>— | | Set status flags on basis of ((DC)) + (A) + 1; | | ADC | | 8E | LC | A | 1<br>3S | _ | _ | _ | _<br>_ | | $DC0 \leftarrow (DC0) + 1$ $DC \leftarrow (DC) + (A)$ | | BR7 | ii<br>L | 8F<br>→ ii | S S S | 0<br>3<br>0 | 0<br>3S | _<br>_<br>_ | _<br>_<br>_ | | _<br>_<br>_ | | PC0 ← (PC0) + 2<br>because (ISARL) = 7 | | BF | t, ii | 9t<br>→ ii | L 8 8 L | 1<br>0<br>1C<br>1 | 2<br>3S<br>0<br>2 | -<br>-<br>- | | | _<br>_<br>_ | | PC0 $\leftarrow$ (PC0) + H'ii' + 1<br>because (ISARL) $\neq$ 7<br>Test t $\wedge$ W. register<br>Res = 0 so PC0 = (PC0) | | | | " | S<br>S<br>S | 0<br>1C<br>3 | 3S<br>0<br>0 | _<br>_<br>_ | _<br> | _<br>_<br>_ | _<br>_<br>_ | | + H'ii' + 1<br>Test t $\wedge$ W. register<br>Res $\neq$ 0 so PC0 = (PC0) + 2 | | INS | 0 or 1 | A0, A1 | SSG | 0<br>1C | 3S<br>0 | _<br>0 | —<br>1/0 | 0 | 1/0 | | A ← (I/O Port 0 or 1) | | INS | 4<br>thru | A4<br>thru | S<br>L<br>L | 0<br>1C<br>1B | .3S<br>0<br>6 | 0 | 1/0<br>— | 0 | 1/0 | | DB ← Port address (4 thru 15) | | OUTS | 15<br>0 or 1 | AF<br>B0, B1 | S<br>S | 0<br>1C | 3S<br>0 | _<br>_ | | _ | _ | | A ← (Port 4 thru 15)<br>I/O Port 0 or 1 ← (A) | | OUTS | 4 | B4 | S<br>L | 0<br>1C | 3S<br>0 | _ | _ | _ | _<br>_ | | DB ← Port address (4 thru 15) | | | thru<br>15 | thru<br>BF | S | 1A<br>0 | 1<br>3S | _ | | _ | _ | х | Port (4 thru 15) (A) | Table 3 Instruction Cycle Execution and Timing (Continued) | Ор | | Object | | ROMC | | | Status | Flags | | | | |--------|------------|--------|--------|-------|----------|-----|--------|-------|-----|-----------|------------------------------------------------| | Code | Operand(s) | Code | Cycle | State | Timing | 0 | Z | С | S | Interrupt | Function | | AS | r | Cr | S | 0 | 3S | 1/0 | 1/0 | 1/0 | 1/0 | | $A \leftarrow (A) + (r)$ Binary | | ASD | r | Dr | S | 1C | 0 | 1/0 | 1/0 | 1/0 | 1/0 | | A ← (A) + (r) Decimal | | XS | r | Er | S<br>S | 0 | 3S<br>3S | 0 | 1/0 | 0 | 1/0 | | A ← (A) ⊕ (r) | | NS | r | Fr | S | 0 | 3S | 0 | 1/0 | 0 | 1/0 | | A ← (A) v (r) | | INTRPT | | xx | L | 1C | 0 | _ | _ | _ | _ | | IDLE | | | | | L | OF | 2 | | _ | | | | PC0L ← Int. address<br>(lower byte); PC1 ← PC0 | | | | | L | 13 | 2 | _ | _ | | _ | у | PC0U ← Int. address<br>(upper byte) | | | | | S | 0 | 38 | | | _ | _ | х | ( ) | | RESET | | xx | S | 1C | 0 | — | _ | | - | | IDLE | | | | | L | 8 | 1 | _ | | — | _ | У | PC0 ← 0, PC1 ← PC0 | | | | | S | 0 | 3S | _ | _ | | _ | X | | Table 4 Instruction Execution and Timing Symbology | Symbol | Interpretation | Symbol | Interpretation | |----------|-----------------------------------------------------|--------|----------------------------------------------------| | | | | · · · · · · · · · · · · · · · · · · · | | <u>A</u> | The accumulator | ISAR | The 6-bit scratchpad address register | | (A) | The complement of accumulator contents | ISARL | The low order three bits of ISAR | | а | A single hexadecimal digit being interpreted as | ISARU | The high order three bits of ISAR | | | data | J | Scratchpad byte 9 | | aa | Two hexadecimal digits being interpreted as a | jj | Two hexadecimal digits being interpreted as the | | | single byte of data or as the high order byte of 16 | | low order byte of a 16-bit address | | | bits of data | K | Scratchpad bytes 12 and 13 | | bb | Two hexadecimal digits being interpreted as the | KL | Scratchpad byte 13 | | | low order byte of 16 bits of data | KU | Scratchpad byte 12 | | Binary | Binary arithmetic specified | Ο | The overflow status flag | | C | The carry status flag | Р | A single hexadecimal digit being interpreted as an | | DB | F8 system data bus | | I/O port address (0-15) | | DC0 | The primary data counter register | PP | Two hexadecimal digits being interpreted as an I/C | | DC0L | The low order byte of the primary data counter | | port address (0-255) | | | register | PC0 | The program counter register | | DC0U | The high order byte of the primary data counter | PC0L | The low order byte of the program counter registe | | | register | PC0U | The high order byte of the program counter | | DC1 | The secondary data counter register | | register | | Decimal | Decimal arithmetic specified | PC1 | The stack register | | е | A single octal digit being interpreted as data | PC1L | The low order byte of the stack register | | Н | Scratchpad bytes 10 and 11 | PC1U | The high order byte of the stack register | | ii | Two hexadecimal digits being interpreted as the | Q | Scratchpad bytes 14 and 15 | | | high order byte of a 16-bit address or as a simple | QL | Scratchpad byte 15 | | | byte address displacement | QU | Scratchpad byte 14 | Table 4 Instruction Execution and Timing Symbology (Continued) | Symbol | Interpretation | Symbol | Interpretation | |--------|-----------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------| | r | Single hexadecimal digit interpreted as scratchpad | Z | The zero status flag | | • | address: 4 = 0 through B for locations 0 through B in | ٨ | The logical OR of 8-bit quantities on each side of this symbol is specified | | | scratchpad r = C for ISAR as address source with no change | V | The logical AND of 8-bit quantities on each side of this symbol is specified | | | after access r = D for ISAR as address source with | $\oplus$ | The logical Exclusive-OR of 8-bit quantities on each side of this symbol is specified | | | ISARL = ISARL + 1 after access r = E for ISAR as address source with | <b>←</b> | The value to the right of this symbol is to be loaded into the location specified on the left of this symbol | | | ISARL = ISARL-1 after access r = F is not allowed | () | The contents of the location within the brackets is specified | | S | The sign status flag | (()) | The contents of the memory word addressed by | | t | A single hexadecimal digit identifying a status condition that is tested by a Branch on | | the contents of the location within the double brackets is specified | | | Condition instruction | + | The binary address of 8-bit quantities on each side | | W | The status register | | of this symbol is specified | ## **ROMC Signal Functions** Table 5 describes the ROMC signals and their functions. Table 5 ROMC Signal Functions | ROMC<br>4 3 2 1 0 | HEX | Cycle<br>Length | Function | |-------------------|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00000 | 00 | S, L | Instruction Fetch. The device whose address space includes the contents of the PC0 register must | | 00001 | 01 | L | place on the data bus the op code addressed by PC0; then all devices increment the contents of PC0. The device whose address space includes the contents of the PC0 register must place on the data bus the contents of the memory location addressed by PC0; then all devices add the 8-bit value on the data | | 00010 | 02 | L | bus, as a signed binary number, to PC0. The device whose DC0 addresses a memory word within the address space of that device must place on the data bus the contents of the memory location addressed by DC0; then all devices increment DC0. | | 0 0 0 1 1 | 03 | L, S | Similar to 00, except that it is used for Immediate Operand fetches (using PC0) instead of instruction fetches. | | 00100 | 04 | s | Copy the contents of PC1 into PC0. | | 00101 | 05 | L | Store the data bus contents into the memory location pointed to by DC0; increment DC0. | | 00110 | 06 | L | Place the high order byte of DC0 on the data bus. | | 00111 | 07 | L | Place the high order byte of PC1 on the data bus. | | 0 1 0 0 0 | 08 | L | All devices copy the contents of PC0 into PC1. The CPU outputs zero on the data bus in this ROMC state. Load the data bus into both halves of PC0, thus clearing the register. | | 0 1 0 0 1 | 09 | L | The device whose address space includes the contents of the DC0 register must place the low order byte of DC0 onto the data bus. | | 01010 | OA. | L | All devices add the 8-bit value on the data bus, treated as a signed binary number, to the data counter. | | 0 1 0 1 1 | 0B | Ĺ | The device whose address space includes the value in PC1 must place the low order byte of PC1 on the data bus. | Table 5 ROMC Signal Functions (Continued) | ROMC | | Cycle | | |-----------|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 3 2 1 0 | HEX | Length | Function | | 0 1 1 0 0 | 0C | L | The device whose address space includes the contents of the PC0 register must place the contents of the memory word addressed by PC0 onto the data bus; then all devices move the value that has just been placed on the data bus into the low order byte of PC0. | | 01101 | 0D | s | All devices store in PC1 the current contents of PC0, incremented by 1; PC0 is unaltered. | | 0 1 1 1 0 | 0E | L | The device whose address space includes the contents of PC0 must place the contents of the word addressed by PC0 onto the data bus. The value on the data bus is then moved to the low order byte of DC0 by all devices. | | 0 1 1 1 1 | 0F | L | The interrupting device with highest priority must place the low order byte of the interrupt vector on the data bus. All devices must copy the contents of PC0 into PC1. All devices must move the contents of the data bus into the low order byte of PC0. | | 10000 | 10 | L | Inhibit any modification to the interrupt priority logic. | | 10001 | 11 | L | The device whose memory space includes the contents of PC0 must place the contents of the addressed memory word on the data bus. All devices must then move the contents of the data bus to the upper byte of DC0. | | 1 0 0 1 0 | 12 | L | All devices copy the contents of PC0 into PC1. All devices then move the contents of the data bus into the low order byte of PC0. | | 10011 | 13 | L | The interrupting device with highest priority must move the high order half of the interrupt vector onto the data bus. All devices must move the contents of the data bus into the high order byte of PC0. The interrupting device resets its interrupt circuitry (so that it is no longer requesting CPU servicing and can respond to another interrupt). | | 10100 | 14 | L | All devices move the contents of the data bus into the high order byte of PC0. | | 10101 | 15 | L | All devices move the contents of the data bus into the high order byte of PC1. | | 10110 | 16 | L | All devices move the contents of the data bus into the high order byte of DC0. | | 10111 | 17 | L | All devices move the contents of the data bus into the low order byte of PC0. | | 1 1 0 0 0 | 18 | L | All devices move the contents of the data bus into the low order byte of PC1. | | 1 1 0 0 1 | 19 | L | All devices move the contents of the data bus into the low order byte of DC0. | | 1 1 0 1 0 | 1A | L | During the prior cycle, an I/O port timer or interrupt control register was addressed; the device containing the addressed port must move the current contents of the data bus into the addressed port. | | 1 1 0 1 1 | 1B | L | During the prior cycle, the data bus specified the address of an I/O port. The device containing the addressed I/O port must place the contents of the I/O port on the data bus. (Note that the contents of timer and interrupt control registers cannot be read back onto the data bus.) | | 11100 | 1C | LorS | None. | | 1 1 1 0 1 | 1D | S | Devices with DC0 and DC1 registers must switch registers. Devices without a DC1 register perform no operation. | | 1 1 1 1 0 | 1E | L | The device whose address space includes the contents of PC0 must place the low order byte of PC0 onto the data bus. | | 11111 | 1F | L | The device whose address space includes the contents of PC0 must place the high order byte of PC0 onto the data bus. | ## **Timing Characteristics** The timing characteristics of the F3850 are described in Table 6. $V_{DD}$ = +5 V ±5%, $V_{GG}$ = +12 V ±5%, $V_{SS}$ = 0 V, $T_A$ = O°C to +70°C Table 6 F3850 CPU Signal Timing Characteristics | Symbol | Characteristic | Min | Тур | Max | Units | Test Conditions | |--------------------|-----------------------------------------------------|----------|-----|---------------------|----------|-----------------------------------------| | P <sub>x</sub> * | External Input Period | 0.5 | | 1.0 | μS | | | PW <sub>x</sub> * | External Pulse Width | 200 | | P <sub>x</sub> -200 | ns | t <sub>r</sub> , t <sub>f</sub> ≤30 ns | | tx <sub>1</sub> | Ext. to $\phi$ - to - Delay<br>Extended Temp. Range | | | 250<br>500 | ns<br>ns | C <sub>L</sub> = 100 pF | | tx <sub>2</sub> | Ext. to $\phi$ + to + Delay<br>Extended Temp. Range | | | 250<br>500 | ns<br>ns | C <sub>L</sub> = 100 pF | | Ρφ | $\phi$ Period | 0.5 | | 1.0 | μS | | | PW <sub>1</sub> | $\phi$ Pulse Width | 180 | | Pφ - 180 | ns | $t_r$ , $t_f = 50$ ns; $C_L = 100$ pF | | td <sub>1</sub> | $\phi$ to WRITE $+$ Delay Extended Temp. Range | | 150 | 250<br>400 | ns<br>ns | C <sub>L</sub> = 100 pF | | td <sub>2</sub> | $\phi$ to WRITE - Delay<br>Extended Temp. Range | | 150 | 250<br>400 | ns<br>ns | C <sub>L</sub> = 100 pF | | PW <sub>2</sub> | WRITE Pulse Width | Pφ - 100 | | Ρφ | ns | $t_r$ , $t_f 50$ ns typ; $C_L = 100$ pF | | PW <sub>S</sub> | WRITE Period; Short | | 4Pφ | | | - | | PWL | WRITE Period; Long | | 6Pφ | | | | | td <sub>3</sub> | WRITE to ROMC Delay | 80 | 300 | 550 | ns | C <sub>L</sub> = 100 pF | | td <sub>4</sub> * | WRITE to ICB Delay | | | 350 | ns | $C_L = 50 pF$ | | td <sub>5</sub> | WRITE to INT REQ Delay | | | 430 | ns | C <sub>L</sub> = 100 pF | | t <sub>sx</sub> * | EXT RES Setup Time | 1.0 | | | μS | C <sub>L</sub> =20 pF | | t <sub>su</sub> * | I/O Setup Time | 300 | | | ns | | | t <sub>h</sub> * | I/O Hold Time | 50 | | | ns | | | to* | I/O Output Delay | - | | 2.5 | μS | C <sub>L</sub> =50 pF | | tdb <sub>1</sub> * | WRITE to Data Bus Stable | | 0.6 | 1.3 | μS | C <sub>L</sub> = 100 pF | | tdb <sub>2</sub> | WRITE to Data Bus Stable | 2Ρφ | | $2P\phi + 1.0$ | μS | C <sub>L</sub> = 100 pF | | tdb <sub>3</sub> * | Data Bus Setup | 200 | | | ns | | | tdb <sub>4</sub> * | Data Bus Setup | 500 | | | ns | | | tdb <sub>5</sub> | Data Bus Setup | 500 | | | ns | | | tdb <sub>6</sub> * | Data Bus Setup | 500 | | | ns | | <sup>1.</sup> Symbols marked with an asterisk (\*) refer to parameters that are most frequently of importance when interfacing to an F8 system. They encompass I/O timing, external timing generation, and possible external RAM timing. The remaining parameters are typically those that are only relevant between F8 devices, and not normally of concern to the user. <sup>2.</sup> Input and output capacitance is 3 to 5 pF typical on all pins except $\rm V_{DD}, \rm V_{GG},$ and $\rm V_{SS}.$ If INT REQ is being supplied asynchronously, it can be pulled down at any time except during a fetch cycle that has been preceded by a non-privileged instruction. In that case INT REQ must go down according to the requirements of td<sub>5</sub>. ## **DC Characteristics** The DC characteristics of the F3850 are provided in *Table 7*. $V_{DD}$ = +5 V ± 5%, $V_{GG}$ = +12 V ± 5%, $V_{SS}$ = 0V, $T_A$ = 0°C to +70°C ## Table 7 F3850 CPU Signal DC Characteristics | Signal | Symbol | Characteristic | Min | Max | Unit | Test Conditions | |---------------------|-----------------|-----------------------------------|-----------------|---------------------|------|-------------------------------------| | $\phi$ , WRITE | V <sub>OH</sub> | Output High Voltage | 4.4 | V <sub>DD</sub> | V | $I_{OH} = -50 \mu A$ | | | V <sub>OL</sub> | Output Low Voltage | V <sub>SS</sub> | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | | V <sub>OH</sub> | Output High Voltage | 2.9 | | V | $I_{OH} = -100 \mu A$ | | XTLY | V <sub>IH</sub> | Input High Voltage | 4.5 | V <sub>GG</sub> | V | | | | V <sub>IL</sub> | Input Low Voltage | V <sub>SS</sub> | 0.8 | V | | | | I <sub>IH</sub> | Input High Current | 5 | 50 | μΑ | $V_{IN} = V_{DD}$ | | | I <sub>IL</sub> | Input Low Current | -10 | -120 | μΑ | $V_{IN} = V_{SS}$ | | ROMC <sub>0-4</sub> | V <sub>OH</sub> | Output High Voltage | 3.9 | $V_{DD}$ | V | $I_{OH} = -100 \mu\text{A}$ | | | V <sub>OL</sub> | Output Low Voltage | V <sub>SS</sub> | 0.4 | V | $I_{OL} = 1.6 \text{ mA}$ | | DB <sub>0-7</sub> | V <sub>IH</sub> | Input High Voltage | 2.9 | V <sub>DD</sub> | V | | | | V <sub>IL</sub> | Input Low Voltage | V <sub>SS</sub> | 0.8 | V | | | | V <sub>OH</sub> | Output High Voltage | 3.9 | $V_{DD}$ | V | $I_{OH} = -100 \mu\text{A}$ | | | V <sub>OL</sub> | Output Low Voltage | V <sub>SS</sub> | 0.4 | V | $I_{OL} = 1.6 \text{ mA}$ | | | I <sub>IH</sub> | Input High Current | | 3 | μΑ | V <sub>IN</sub> = 7 V 3-State mode | | | I <sub>IL</sub> | Input Low Current | | -3 | μΑ | $V_{IN} = V_{SS}$ 3-State mode | | I/O <sub>0-17</sub> | V <sub>OH</sub> | Output High Voltage | 3.9 | $V_{DD}$ | V | $I_{OH} = -30 \mu A$ | | | V <sub>OH</sub> | Output High Voltage | 2.9 | V <sub>DD</sub> | V | $I_{OH} = -150 \mu A$ | | | V <sub>OL</sub> | Output Low Voltage | V <sub>SS</sub> | 0.4 | V | $I_{OL} = 1.6 \mathrm{mA}$ | | | V <sub>IH</sub> | Input High Voltage <sup>(1)</sup> | 2.9 | $V_{DD}$ | V | Internal pull-up to V <sub>DD</sub> | | | V <sub>IL</sub> | Input Low Voltage | $V_{SS}$ | 0.8 | V | | | | I <sub>IL</sub> | Input Low Current | | -1.6 <sup>(4)</sup> | mA | $V_{IN} = 0.4 V^{(2)}$ | | EXT RES | V <sub>IH</sub> | Input High Voltage | 3.5 | $V_{DD}$ | V | Internal pull-up to V <sub>DD</sub> | | | V <sub>IL</sub> | Input Low Voltage | V <sub>SS</sub> | 0.8 | V | | | | I <sub>IL</sub> | Input Low Current | -0.1 | -1.0 | mA | $V_{IN} = V_{SS}$ | | INT REQ | V <sub>IH</sub> | Input High Voltage | 3.5 | $V_{DD}$ | V | Internal pull-up to V <sub>DD</sub> | | | V <sub>IL</sub> | Input Low Voltage | $V_{SS}$ | 0.8 | V | | | | I <sub>IL</sub> | Input Low Current | -0.1 | -1.0 | mA | $V_{IN} = V_{SS}$ | | | V <sub>OH</sub> | Output High Voltage | 3.9 | V <sub>DD</sub> | V | $I_{OH} = -10 \mu A$ | | ĪCB | V <sub>OH</sub> | Output High Voltage | 2.9 | V <sub>DD</sub> | V | $I_{OH} = -100 \mu A$ | | | V <sub>OL</sub> | Output Low Voltage | V <sub>SS</sub> | 0.4 | V | $I_{OL} = 100 \mu A$ | <sup>1.</sup> Hysteresis input circuit provides additional 0.3 V noise immunity while internal pull-up provides TTL compatibility. Measured while F8 port is outputting a high level. <sup>3.</sup> Guaranteed but not tested. <sup>4.</sup> -1.8 V max. for extended temperature range. Positive current is defined as conventional current flowing into the pin referenced. ## **Supply Currents** | Symbol | Parameter | Min | Тур | Max | Unit | Test<br>Conditions | |-----------------|-------------------------|-----|-----|-----|------|-----------------------------------| | I <sub>DD</sub> | V <sub>DD</sub> Current | | 45 | 75 | mA | f = 2 MHz,<br>Outputs<br>Unloaded | | lgg | V <sub>GG</sub> Current | | 12 | 30 | mA | f = 2 MHz,<br>Outputs<br>Unloaded | ## **Recommended Operating Ranges** The recommended operating ranges of the F3850 are shown below. ## **Absolute Maximum Ratings** | $V_{GG}$ | −0.3 V, +15 V | |-----------------------|---------------| | $V_{DD}$ | −0.3 V, +7 V | | XTLX, XTLY, and XTLZ | −0.3 V, +15 V | | All other inputs | −0.3 V, +7 V | | Storage temperature | −55°C, +150°C | | Operating temperature | 0° C, +70° C | These are stress ratings only, and functional operation at these ratings, or under any conditions above those indicated in this data sheet, is not implied. Exposure to the absolute maximum rating conditions for extended periods of time may affect device reliability, and exposure to stresses greater than those listed may cause permanent damage to the device. | | • | Supply Voltage (V <sub>DD</sub> ) | | | Supply Voltage (V <sub>GG</sub> ) | | | |-------------|---------|-----------------------------------|---------|---------|-----------------------------------|---------|-----------------| | Part Number | Min | Тур | Max | Min | Тур | Max | V <sub>SS</sub> | | F3850 | +4.75 V | +5 V | +5.25 V | +11.4 V | +12 V | +12.6 V | 0 V | ## **Ordering Information** | Order Code | Package | Temperature Range | |------------|---------|-------------------| | F3850DC | Ceramic | 0°C to +70°C | | F3850DL | Ceramic | −40°C to +85°C | | F3850DM | Ceramic | −55°C to +125°C | | F3850PC | Plastic | 0°C to +70°C | | F3850PL | Plastic | -40°C to +85°C | | F3850PM | Plastic | −55°C to +125°C | | | | | ## Package Information 40-Pin Ceramic Dual-In-Line #### Notes All dimensions are in inches **bold** and millimeters (parentheses). Pin material is nickel gold-plated kovar. Cap is kovar. Base is ceramic. Package weight is 6.5 grams. ## 40-Pin Plastic Dual-In-Line ## Notes All dimensions are in inches **bold** and millimeters (parentheses). Pins are tin-plated kovar. Package material is plastic.