## **ASSP** # COMMUNICATION CONTROL SCSI-2 PROTOCOL CONTROLLER ## **MB86603** #### **DESCRIPTION** The MB86603 is a SCSI-2 protocol controller (SPC) that facilitates interface control between the host computer (medium/small) and peripheral devices. The specifications conform to the SCSI-2 standard but have an improved baud rate and extended functions. The MB86603 supports high-speed synchronous transfer, wide transfer (16 bits), the MPU/DMA stand-alone system bus, and programmable commands, to enable configuration of high-performance systems. The MB86603 (SPC hereafter) is applicable to both single-end and differential transmissions and has a driver/receiver that can drive single-end heavy current (48 mA). It can also have the phase-to-phase sequence control function to reduce the program overhead of the host MPU. For the abbreviations in this data sheet, see the next page. #### **FEATURES** #### **SCSI Bus Interface** - Operable as initiator and target - Two types of data transfer - Synchronous transfer: Max. 20 Mbytes/s, max. 32 offsets, 32-level baud rate - Asynchronous transfer: Max. 10 Mbytes/s - Transfer parameters (transfer mode, baud rate, transfer offset for 15 connected devices) - Single-end and differential transmissions Driver/receiver capable of driving 48-mA single-end heavy current • Tristate bidirectional buffers for transfer control signals (REQ, ACK) #### **Transfer Operation** • Automatic response to selection/reselection Prespecified receiving performed automatically at selection or reselection Initiator: Automatically responds to reselection from target and operable until message received Target: Automatically responds to selection from initiator and can operate until command received Automatic receiving Initiator: Can automatically receive information for new phase to which target shifted Target: Can perform automatic receiving in response to attention condition generated by initiator - 64-byte data register (FIFO) for data phase - Two (send-only and receive-only) 32-byte memory data buffers for message, command, and status phases - 16-bit transfer block and 24-bit transfer byte registers enabling 1Tbyte transfer (1Tbyte: 16 Mbytes x 64 Kblocks) - Independent data transfer bus enabling microprocessor to operate during data transfer - Selection between parity through and generate #### **System Bus Interface** - 16-bit MPU/DMA stand-alone system bus - Direct connection with 68 series/80 series 16-bit MPUs - Two types of transfer Program transfer DMA transfer (burst mode) #### Commands - Sequential command for sequential operation and programmable command for programming, including ordinary commands - Command queuing Commands can be tagged in the command phase for continuous issuing. • 512-byte memory as command program memory and command queue buffer #### Others - CMOS - System clock frequency: 12 MHz to 32 MHz - +5 V single power supply SCSI-2: Enhanced Small Computer System Interface ANSI: American National Standard Institute SPC: SCSI-2 Protocol Controller MPU: Micro-Processing Unit DMA: Direct Memory Access FIFO: First-In First-Out ID: Identifier (identification number assigned to each device connected to SCSI bus) 80 series: General term for MPU based on command system of 8080A developed by Intel 68 series: General term for MPU developed by Motorola ## **PIN ASSIGNMENT** ## **BLOCK DIAGRAM** #### **BLOCK DESCRIPTION** ## 1. Internal processor (sequensor) This processor provides sequence control between each phase. ## 2. Timer This timer manages timing specified by the SCSI and the following timing. - REQ/ACK assertion time for data at asynchronous transfer - Selection/reselection retry time - Selection/reselection timeout time - REQ/ACK timeout time during transfer Asynchronous transfer (target): Time required for initiator to assert ACK signal after asserting REQ signal Asynchronous transfer (initiator): Time required for target to negate REQ signal after asserting ACK signal Synchronous transfer (target only): Time required for target to send REQ signal and then receive ACK signal for setting offset to 0 from initiator #### 3. Phase Controller This controller controls the arbitration, selection/reselection, data in/out, command, status, and message in/out phases executed on the SCSI bus. #### 4. Transfer Controller This controller controls the information (data, command, status, message) transfer phase executed on the SCSI bus. There are two transfer types for executing the information transfer phase. - Asynchronous transfer: Control by interlocking REQ and ACK signals - Synchronous transfer: Control with maximum of 32-byte offset value in data in/out phase There are two types of modes depending on the data movement as follows: - Program transfer: Performed via MPU interface using data registers - DMA transfer: Performed via DMA interface using DREQ and DACK pins At synchronous transfer, the transfer parameters (transfer mode, minimum cycle period of $\overline{REQ}$ or $\overline{ACK}$ signal sent from SPC in synchronous transfer, and maximum $\overline{REQ/ACK}$ offset value in synchronous transfer) can be saved for each ID and automatically set when the data phase is started. The transfer byte count is determined by block length x number of blocks. ## 5. Various Registers The main registers are as follows: Command register This register specifies each command with an 8-bit code. If the user program is used, the starting address of the program assigned to the user program memory is specified. Nexus status register This register indicates the chip's operating condition, linked partner's ID, and data register status. SCSI control signal status register This register indicates the status of the SCSI control signals. • Interrupt status register This register indicates the interrupt status with an 8-bit code. • Command step register This register indicates the execution status of each command with an 8-bit step code. Referencing the interrupt status register and this register permits analysis of error causes. • Group 6/7 command-length setting register This register sets the group 6/7 command length not defined in the SCSI standard. Setting this register permits group 6/7-command length decisions. #### 6. Receive MSG, CMD, Status Buffer (RECEIVE MCS Buffer) This is a 32-byte receive-only information buffer that holds the message, command, and status information received from the SCSI bus. ## 7. Send MSG, CMD, Status Buffer (SEND MCS Buffer) This is a 32-byte send-only information buffer that holds the message, command, and status information sent on the SCSI bus. ## 8. User Program Memory This is a 512-byte program memory that stores programmable commands. It consists of two 256-byte banks. ## 9. Data Register This is a 64-byte FIFO-type data register that holds data when the data phase is executed on the SCSI bus. ## **PIN DESCRIPTION** ## 1. SCSI Interface There are two types of SCSI interface corresponding to two types of transmission systems; each type operates differently. | Pin No. | Pin Symbol | Pin Name | I/O | Function | |---------|------------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 109 | REQ | Request | I/O | This is used for transfer request signals from the target to the initiator in the information-transfer phase. The input signal is used as a data transfer sequence timing control signal. The signal is Active Low. | | 123 | ACK | Acknowledge | I/O | This is used for response signals from the initiator to the target in response to the REQ signal in the information-transfer phase. The input signal is used as a data transfer sequence timing control signal. The signal is Active Low. | | 127 | ATN | Attention | I/O | This is used for request signals for the message-transfer phase from the initiator to the target. The signal is Active Low. | | 117 | MSG* | Message | I/O | This is used for signals specifying the type of information transmitted on the data bus. The signal is Active Low and goes Low when specifying the message phase. | | 113 | C/D* | Controll/Date | I/O | This is used for signals for specifying the type of information transmitted on the data bus. The signal is Active Low and goes Low when specifying the command, status, and message phases. | | 107 | Ī/Ō* | Input/Output | I/O | This is used for signals for specifying the transfer direction of information transferred on the data bus. The signal is Active Low. At Low, information is transferred from the target to the initiator. At High, information is transferred from the initiator to the target. | | 124 | BSY | Busy | I/O | This indicates that the SCSI bus is busy. In the arbitration phase, this pin is used for signals requesting bus acquisition. The signal is Active Low. | | 115 | SEL | Select | I/O | This is used for input of signals that are output and detected by the initiator and target in the selection phase (the initiator selects the target) and reselection phase (the target reselects the initiator). The signal is Active Low. | | 121 | RST | Reset | I/O | This is used for output of reset signals to other SCSI devices and for input of reset signals from other SCSI devices. The signal is Active Low. | | 131 | BSYOE** | Busy Output Enable | 0 | This is used for output control of BSY signals. In the differential mode, this pin should be used for control signals for the external differential driver/receiver. The signal is Active High. | (Continued) | Pin No. | Pin Symbol | Pin Name | I/O | Function | |-----------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 129 | SELOE** | Select<br>Output Enable | 0 | This is used for output control of SEL signals. In the differential mode, this pin should be used for control signals for the external differential driver/receiver. The signal is Active High. | | 130 | RSTOE** | Reset<br>Output Enable | 0 | This is used for output control of RST signals. In the differential mode, this pin should be used for control signals for the external differential driver/receiver. The signal is Active High. | | 32, 33, 35<br>38, 99,<br>100, 102,<br>105, 28,<br>10, 11, 13<br>16, 18, 20<br>25, 26, 7 | DB15 to<br>DB8,<br>UDBP,<br>DB7 to<br>DB0,<br>LDBP | Data Bus 15 to Data Bus 8, Upper Data Bus Parity, Data Bus 7 to Data Bus 0, Lower Data Bus Parity | I/O | These are bidirectional SCSI data buses made up of 2-byte data and each odd parity bit of the upper/lower byte. | | 46, 47, 48<br>84, 85, 86<br>87, 92, 43,<br>175, 2, 3,<br>5, 39, 40,<br>41, 42,<br>174 | DBOE15 to<br>DBOE8,<br>UDBOEP,<br>DBOE7 to<br>DBOE0,<br>LDBOEP** | Data Bus 15 to 8 Output Enable, Upper Data Bus Output Enable Parity, Data Bus 7 to 0 Output Enable, Lower Data Bus Output Enable Parity | 0 | These are used for output control of DB15 to DB8, UDBP, DB7 to DB0, LDBP signals. In the differential mode, these pins should be used for control signals for the external differential driver/receiver. The signal is Active High. | | 93 | INIT** *** | Initiator | 0 | These are used for signals for indicating the operation or connection condition of the SPC. These pins should be used for control signals for the external differential driver/ | | 94 | TARG** *** | Target | 0 | receiver. The signal is Active High. | | 49 | S/DSEL** | Single-End<br>Differential<br>Select | I | This is used for input of signals for selecting the chip operation mode. SINGLE-ENDED: Enter –0. DIFFERENTIAL: Enter –1. | <sup>\*</sup>The correspondence between the $\overline{\text{C/D}}, \overline{\text{C/D}}, \overline{\text{I/O}}$ signals and phase is given on the next page. Note: I/O pins for the SCSI interface can be connected directly to the single-end SCSI bus. <sup>\*\*</sup>For the connection example of the external differential driver/receiver circuit, see SYSTEM CONFIGURATION, 5. <sup>\*\*\*</sup>The operation or connection condition of the SPC is given on the next page. | Phase Name | MSG | C/D | I/O | Transfer Direction | | | |-------------------|-------|-----|-----|--------------------|--------|--| | Phase Name | IVISG | C/D | 1/0 | Initiator | Target | | | Data-out phase | Н | Н | Н | $\rightarrow$ | | | | Data-in phase | Н | Н | L | ← | | | | Command phase | Н | L | Н | <b>→</b> | | | | Status phase | Н | L | L | ← | | | | Message-out phase | L | L | Н | $\rightarrow$ | | | | Message-in phase | L | L | L | <b>←</b> | | | | INIT | TARG | Condition | |------|------|-----------------------------------------------------------| | L | L | Not connected to SCSI | | L | Н | Executing reselection phase or in connection as target | | Н | L | Executing reselection phase or in connection as initiator | ## 2. MPU Interface | Pin No. | Pin Symbol* | Pin Name | I/O | Function | |---------------------------|-------------|-------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 139 | CS0 | Chip<br>Select 0 | I | This is used for signals for the MPU to select the SPC as the I/O device. The signal is Active Low. | | 140 | CS1 | Chip<br>Select 1 | I | This is used for select signals for the MPU to input and output DMA-bus data via the SPC. The signal is Active Low. | | 163 to 161,<br>159 to 155 | D15 to D8 | Data 15 to Data 8 | I/O | These are used for the upper-byte and parity-bit signals of the data bus. When the CS0 input is valid, these pins serve as I/O ports for the registers in the SPC. | | 164 | UDP | Upper Data Parity | | When the CS1 input is valid, these pins serve as data I/O ports for the DMA bus. | | 151 to 145,<br>143 | D7 to D0 | Data 7 to Data 0 | I/O | These are used for lower-byte and parity-bit signals of the data bus. When the CS0 input is valid, these pins serve as I/O ports for the registers in the SPC. | | 141 | LDP | Lower Data Parity | | When the CS1 input is valid, these pins serve as data I/O ports for the DMA bus. | | 138 to 134 | A4 to A0 | Address 4 to<br>Address 0 | I | These are used to input addresses for selecting the internal register. | | 170 | RD (R/W) | Read (Read/Write) | I | In the 80-series mode, this is used for input of signals (IORD or RD) for the read operation from the SPC to the MPU. The signal is Active Low. In the 68-series mode, this is used for input of control signals (R/W) for the read and write operations from the MPU to the SPC. The signal is Active High at the read operation and Active Low at the write operation. | | 168 | WR (LDS) | Write (Lower Data<br>Strobe) | I | In the 80-series mode, this is used for input of signals (IOWR or WR) for the write operation from the MPU to the SPC. In the 68-series mode, this is used for input of LDS signals output by the MPU when the lower bytes of the data bus are valid. The signal is Active Low in both modes. | | 167 | BHE (UDS) | Bus High Enable<br>(Upper Data<br>Strobe) | I | In the 80-series mode, this is used for input of BHE signals output by the MPU when the upper bytes of the data bus are valid. In the 68-series mode, this is used for input of UDS signals output by the MPU when the upper bytes of the data bus are valid. The signal is Active Low in both modes. | | 171 | INT (INT) | Interrupt Request | 0 | This is used for output of interrupt request signals. In the 80-series mode, the signal is Active High. In the 68-series mode, the signal is Active Low. When SPC BSY = 1 (bit 6 of SPC status register = 1), this signal is not active. Therefore, this signal becomes inactive when a command is issued to the SPC at active, or when the SPC BSY goes to 1 after automatically starting the operation. This signal becomes inactive as soon as the first interrupt code is read, even if more than one interrupt is held. | | 172 | MODE | Mode | I | This is used to input signals specifying the type of MPU and DMA buses. A High level is input in the 80-series mode. A Low level is input in the 68-series mode. | <sup>\*</sup>The pin symbols in parentheses are the ones when the MODE input is Low. ## 3. DMA Interface Like the MPU interface, the DMA interface has input/output signals for the 68 series and 80 series. | Pin No. | Pin Symbol* | Pin Name | I/O | Function | |-----------------------|------------------|-----------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 82 | DREQ | DMA Request | 0 | This is used for output of DMA transfer request signals to the DMA controller. A request is made for data transfer between the SPC and the memory over the DMA bus. The signal is Active High. | | 81 | DACK | DMA Acknowledge | I | This is used for input of DMA acknowledge signals from the DMA controller. When this input pin is active, the DMA cycle (read/write) is executed. The signal is Active Low. | | 74 to 72, 70<br>to 66 | DMD15 to<br>DMD8 | DMA Data 15 to<br>DMA Data 8 | I/O | These are used for input and output of the upper-byte and parity signals of the DMA data bus. When the CS1 input is valid, these pins are connected directly to the MPU bus. | | 76 | UDMDP | Upper DMA<br>Data Parity | | when the CST input is valid, these pins are connected directly to the MPO bus. | | 64 to 59,<br>57, 56 | DMD7 to<br>DMD0 | DMA Data 7 to<br>DMA Data 0 | I/O | These are used for input and output of the lower-byte and parity signals of the DMA data bus. When the CS1 input is valid, these pins are connected directly to the MPU bus. | | 54 | LDMDP | Lower DMA<br>Data Parity | | when the CST input is valid, these pins are connected directly to the MPO bus. | | 50 | IORD<br>(DMR/W) | I/O Read (DMA<br>Read/Write) | I | In the 80-series mode, this is used for input of signals (IORD or RD) for outputting data from the SPC to the DMA bus. The signal is Active Low. In the 68-series mode, this is used for input of control signals (DMR/W) for inputting and outputting data from the DMA controller to the SPC. The signal is Active High for output and Active Low for input. | | 51 | IOWR<br>(DMLDS) | I/O Write (DMA<br>Lower Data Strobe) | I | In the 80-series mode, this is used for input of signals (IOWR or WR) for input-<br>ting data from the DMA bus to the SPC. In the 68-series mode, this is used for input of LDS signals output by the DMA<br>controller when the lower bytes of the DMA data bus are valid. The signal is Active Low in both modes. | | 79 | DMBHE<br>(DMUDS) | DMA Bus<br>High Enable<br>(Upper Data Strobe) | I | In the 80-series mode, this is used for input of BHE signals output by the DMA controller when the upper bytes of the DMA data bus are valid. In the 68-series mode, this is used for input of UDS signals output by the DMA controller when the upper bytes of the DMA data bus are valid. The signal is Active Low in both modes. | | 53 | DMA0 | DMA Address 0 | - | In the 80-series mode, this is used for input of address data A0 signals output by the DMA controller. In the 68-series mode, this is connected to the power supply (VDD). | | 83 | TP | Transfer<br>Permission | 1 | This is used for input of DMA transfer permission signals. When this signal is active, the SPC performs the DMA transfer. When this signal becomes inactive during DMA transfer, transfer is temporarily stopped at the block boundary. The signal is Active High. | $<sup>{}^{\</sup>star}\text{The pin symbols}$ in parentheses are the ones when the MODE input is Low. ## 4. Others | Pin No. | Pin Symbol | Pin Name | I/O | Function | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 173 | RESET | Reset | I | This is used for input of system-reset signals. At input, the reset signals must be kept active for four or more clock cycles. The signal is Active Low. | | 78 | CLK | Clock | I | This is used for input of clock pulse signals. The clock frequency ranges from 12 MHz to 32 MHz. | | 21, 44, 58,<br>71, 77,<br>110, 132,<br>144, 153,<br>169 | V <sub>DD</sub> | Power Supply | _ | These are used for the +5 V power supply. | | 4, 8, 14,<br>22, 30, 36,<br>45, 55, 65,<br>75, 91, 97,<br>103, 111,<br>119, 125,<br>133, 142,<br>152, 165 | V <sub>SS</sub> | Ground | _ | These are used for grounding. | | 96 | TEST2 | Test | I | Must be grounded | | 89, 90 | (OPEN) | (Open) | _ | Must be open. Do not connect. | | 1, 6, 9, 12<br>15, 17, 19<br>23, 24, 27<br>29, 31, 34<br>37, 52, 80<br>88, 95, 98<br>101, 104<br>106, 108,<br>112, 114,<br>116, 118,<br>120, 122,<br>126, 128,<br>154, 160,<br>166, 176 | (NC) | (Non Connection) | _ | Not connected internally. As a general rule, do not connect. | ## **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Rating | Unit | |-------------------------------|----------|----------------------------------|------| | Supply voltage* | $V_{DD}$ | V <sub>SS</sub> – 0.5 to +6.0 | V | | Input voltage* | VI | $V_{SS} - 0.5$ to $V_{DD} + 0.5$ | V | | Output voltage* | Vo | $V_{SS} - 0.5$ to $V_{DD} + 0.5$ | V | | Operating ambient temperature | Тор | -25 to + 85 | °C | | Storage temperature | Tstg | -40 to + 125 | °C | <sup>\*</sup>The voltages are based on $V_{SS}$ (= 0 V). Note: Permanent device damage may occur if the above ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## RECOMMENDED OPERATING CONDITIONS | | Paramete | _ | | Symbol | R | equiremen | ts | Unit | |-------------------------------|----------------|----------------------|----------|-----------------|------|-----------|------|------| | | Paramete | | | Symbol | Min. | Тур. | Max. | Onit | | Supply voltage* | | | | $V_{DD}$ | 4.75 | 5.0 | 5.25 | V | | | Non-SCSI p | ina | RESET | | 2.4 | _ | _ | V | | High-level input voltage* | Non-SCSI p | iris | Others | V <sub>IH</sub> | 2.2 | _ | _ | V | | | SCSI pins | | | 1 | 2.0 | _ | _ | V | | Low-level input voltage* | • | | | V <sub>IL</sub> | _ | _ | 0.8 | V | | | Non-SCSI p | ins | | _ | _ | -2.0 | mA | | | High lovel output ourroot** | 0001 | In all of a decorate | REQ, ACK | Гон | _ | _ | -8.0 | mA | | High-level output current** | SCSI pins | In single-end mode | Others | | _ | _ | _ | mA | | | In differentia | l mode | | _ | _ | -8.0 | mA | | | | Non-SCSI pins | | | | _ | _ | +3.2 | mA | | Low-level output current** | SCSI pins | | | l <sub>OL</sub> | _ | _ | +48 | mA | | Operating ambient temperature | e | | | T <sub>A</sub> | 0 | _ | +70 | °C | Note: The recommended operating conditions are the recommended values for assuring normal logic operation of the LSI. Requirements in electrical characteristics (DC and AC characteristics) are assured within the range of the recommended operating conditions. <sup>\*</sup>The voltages are based on $V_{SS}$ (= 0 V). \*\*SCSI pins can be UDBP, DB15, to DB8, LDBP, DB7 to DB0, BSY, SEL, RST, ATN, REQ, ACK, MSG, C/D, and I/D pins. ## **ELECTRICAL CHARACTERISTICS** ## 1. DC Characteristics $(V_{DD} = 5 \text{ V} \pm 5\%, V_{SS} = 0 \text{ V}, T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C})$ | | Paramete | _ | | Symbol | Measurement | Require | ements | Unit | | | |--------------------------------|------------|----------------------|----------------------|----------------------------|----------------------------|-----------------|---------------------------------------------|------|----|----| | | Paramete | | | Symbol | Conditions | Min. | Max. | Unit | | | | | Non-SCSI p | ino | RESET | | | 2.4 | _ | V | | | | High-level input voltage* | Non-SCSI p | IIIS | Others | V <sub>IH</sub> | _ | 2.2 | _ | V | | | | | SCSI pins | | | | | 2.0 | _ | V | | | | Low-level input voltage | | | | V <sub>IL</sub> | _ | _ | 0.8 | V | | | | SCSI-pin input hysteresis | | | | V <sub>HW</sub> | _ | 0.2 | _ | V | | | | | Non-SCSI p | ins | | $I_{OH} = -2.0 \text{ mA}$ | 4.2 | V <sub>DD</sub> | V | | | | | High-level output voltage* | SCSI pins | In single-end mode | REQ, ACK | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.5 | _ | V | | | | High-level output voltage | | | Others | | _ | _ | _ | V | | | | | | In differential mode | In differential mode | | $I_{OL} = -8.0 \text{ mA}$ | 2.5 | _ | V | | | | | Non-SCSI p | ins | | | $I_{OL} = +3.2 \text{ mA}$ | V <sub>SS</sub> | 0.4 | V | | | | Low-level output voltage | CCCI nino | | V <sub>OL</sub> | I <sub>OL</sub> = +3.2 mA | V <sub>SS</sub> | 0.4 | V | | | | | | SCSI pins | | | I <sub>OL</sub> = +48.0 mA | _ | 0.5 | V | | | | | Input leakage current | | | | | $V_{IN} = 0$ to $V_{DD}$ | -10 | +10 | | | | | Input/output leakage current** | | | | I <sub>LOZ</sub> | $V_{IN} = 0$ to $V_{DD}$ | -10 | +10 | μΑ | | | | Supply voltage | | | | | | I <sub>DD</sub> | Output open<br>Clock: 32 MHz<br>(operating) | _ | 70 | mA | <sup>\*</sup>SCSI pins can be UDBP, DB15, to DB8, LDBP, DB7 to DB0, BSY, SEL, RST, ATN, REQ, ACK, MSG, C/D, and I/D pins. ## 2. Pin Capacitance $(T_A = +25^{\circ}C)$ | Parameter | | | Measurement | Requir | Unit | | |------------------------------|---------------|------------------|-------------------------|--------|------|-------| | | raiailletei | Symbol | Conditions | Min. | Max. | Ollit | | Input-pin capacitance | | C <sub>IN</sub> | | _ | 16 | pF | | Output-pin capacitance | | C <sub>OUT</sub> | $V_{DD} = V_{IN} = 0 V$ | _ | 16 | pF | | Input/output-pin capacitance | Non-SCSI pins | | f = 1 MHz | _ | 16 | pF | | пригоигри-ріп сараспапсе | SCSI pins | C <sub>I/O</sub> | | _ | 32 | pF | <sup>\*\*</sup>These are leakage currents when the output impedance of tristate-output and bidirectional bus pins is high. ## 3. Loading Conditions for Measurement of AC Characteristics ## (1) Non-SCSI pins (V<sub>DD</sub> = 5 V $\pm$ 5%, V<sub>SS</sub> = 0 V, T<sub>A</sub> = 0°C to +70°C) ## (2) SCSI pins ## 4. AC Characteristics ## (1) System clock | Parameter | Symbol | | Unit | | | | |-----------------------------|-------------------|-------|------|-------|-------|--| | raidilletei | Symbol | Min. | Тур. | Max. | Offic | | | Clock frequency | t <sub>CLF</sub> | 31.25 | _ | 83.26 | | | | Clock pulse duration (Low) | t <sub>CLCL</sub> | 10.0 | 1 | _ | | | | Clock pulse duration (High) | t <sub>CLCH</sub> | 10.0 | _ | _ | ns | | | Clock pulse rise time | t <sub>CR</sub> | | 1 | 10.0 | | | | Clock pulse fall time | t <sub>CF</sub> | | _ | 10.0 | | | ## (2) System reset | Parameter | Symbol | Limits | | | Unit | |-------------------------------------|-------------------|-------------------|------|------|------| | | Symbol | Min. | Тур. | Max. | Unit | | Reset (RESET) pulse duration at Low | t <sub>WRSL</sub> | 4t <sub>CLF</sub> | _ | _ | ns | ## (3) MPU Interface (80 Series) #### • Register write timing | Parameter | Symbol | Limits | | Unit | |------------------------------------|------------------|--------|------|------| | raiametei | Зушьог | Min. | Max. | Onit | | Address (A4 to A0), BHE setup time | t <sub>AWS</sub> | 40 | | | | Address (A4 to A0) hold time | t <sub>AWH</sub> | 20 | | | | CS0 setup time | t <sub>CWS</sub> | 20 | | | | CSO hold time | t <sub>CWH</sub> | 10 | | ns | | Data setup time | t <sub>DWS</sub> | 40 | | | | Data hold time | t <sub>DWH</sub> | 20 | _ | | | WR pulse duration at Low | t <sub>WR</sub> | 70 | _ | | #### • Register read timing | Parameter | Symbol | Lin | nits | Unit | |----------------------------------------|------------------|------|------|------| | raidilletei | Symbol | Min. | Max. | Unit | | Address (A4 to A0), BHE setup time | t <sub>ARS</sub> | 40 | | | | Address (A4 to A0) hold time | t <sub>ARH</sub> | 20 | | | | CS0 setup time | t <sub>CRS</sub> | 20 | | | | CS0 hold time | t <sub>CRH</sub> | 10 | _ | ns | | RD set Low → data output defined time | t <sub>RLD</sub> | _ | 70 | 115 | | RD set High → data output disable time | t <sub>RHD</sub> | 5 | _ | | | RD pulse duration at Low | t <sub>RD</sub> | 70 | | | | INT signal clear time | t <sub>DL</sub> | _ | 50 | | #### • Register write timing (for external access) | Parameter | Symbol | Lin | Unit | | |---------------------------------------------|-------------------|------|------|-------| | raidilletei | Symbol | Min. | Max. | Offic | | Address (A0), BHE setup time | t <sub>AWSE</sub> | 40 | _ | | | Address (A0), BHE hold time | t <sub>AWHE</sub> | 20 | _ | | | CS1 setup time | t <sub>CWSE</sub> | 20 | _ | | | CS1 hold time | tCWHE | 10 | _ | ns | | WR set Low → DMA bus output delay time | t <sub>WLHD</sub> | _ | 70 | | | WR set High → DMA bus output undefined time | t <sub>WHHD</sub> | 5 | _ | | | MPU data bus → DMA bus output delay time | t <sub>DHD</sub> | _ | 40 | | #### • Register read timing (for external access) | Parameter | Symbol | Limits | | Unit | |------------------------------------------------|-------------------|--------|------|-------| | raidilletei | Symbol | Min. | Max. | Oilit | | Address (A0), BHE setup time | t <sub>ARSE</sub> | 40 | _ | | | Address (A0), BHE hold time | t <sub>ARHE</sub> | 20 | _ | | | CS1 setup time | t <sub>CRSE</sub> | 20 | _ | | | CS1 hold time | t <sub>CRHE</sub> | 10 | _ | ns | | RD set Low → MPU data bus output enable time | t <sub>RLNZ</sub> | _ | 70 | | | RD set High → MPU data bus output disable time | t <sub>RHHZ</sub> | 5 | _ | | | DMA bus → MPU data bus output delay time | t <sub>HDD</sub> | _ | 40 | | ## (4) MPU Interface (68 Series) #### • Register write timing | Parameter | Symbol | Lin | Unit | | |-------------------------------|------------------|------|------|-------| | raidilletei | - Cy | Min. | Max. | Offic | | Address (A4 to A0) setup time | t <sub>AWS</sub> | 40 | _ | | | Address (A4 to A0) hold time | t <sub>AWH</sub> | 20 | _ | | | CS0 setup time | t <sub>CWS</sub> | 20 | _ | | | CS0 hold time | t <sub>CWH</sub> | 10 | | | | Data setup time | t <sub>DWS</sub> | 40 | _ | ns | | Data hold time | t <sub>DWH</sub> | 20 | _ | | | UDS/LDS pulse duration at Low | t <sub>DS</sub> | 70 | _ | | | R/W setup time | t <sub>RWS</sub> | 20 | _ | | | R/W hold time | t <sub>RWH</sub> | 20 | _ | | #### • Register read timing | Parameter | Symbol | Lin | nits | Unit | |-------------------------------|------------------|------|------|-------| | raidilletei | Symbol | Min. | Max. | Offic | | Address (A4 to A0) setup time | t <sub>ARS</sub> | 40 | | | | Address (A4 to A0) hold time | t <sub>ARH</sub> | 20 | | | | CS0 setup time | t <sub>CRS</sub> | 20 | | | | CS0 hold time | t <sub>CRH</sub> | 10 | | | | Data output defined time | t <sub>RLD</sub> | _ | 70 | ns | | Data output disable time | t <sub>RHD</sub> | 5 | | 113 | | UDS/LDS pulse duration at Low | t <sub>DS</sub> | 70 | _ | | | R/W setup time | t <sub>RWS</sub> | 20 | _ | | | R/W hold time | t <sub>RWH</sub> | 20 | _ | | | INT signal clear time | t <sub>DH</sub> | _ | 50 | | #### • Register write timing (for external access) | Parameter | Symbol | Lin | nits | Unit | |--------------------------------------------------|-------------------|------|------|------| | raidilletei | Symbol | Min. | Max. | Onit | | Address (A0) setup time | t <sub>AWSE</sub> | 40 | | | | Address (A0) hold time | t <sub>AWHE</sub> | 20 | | | | CS1 setup time | t <sub>CWSE</sub> | 20 | | | | CS1 hold time | t <sub>CWHE</sub> | 10 | | | | UDS/LDS set Low → DMA bus output delay time | t <sub>WLHD</sub> | _ | 70 | ns | | UDS/LDS set High → DMA bus output undefined time | t <sub>WHHD</sub> | 5 | _ | | | MPU data bus → DMA bus output delay time | t <sub>DHD</sub> | _ | 40 | | | R/W setup time | t <sub>RWS</sub> | 20 | _ | | | R/W hold time | t <sub>RWH</sub> | 20 | _ | | #### • Register read timing (for external access) | Parameter | Symbol | Lin | nits | Unit | |-----------------------------------------------------|-------------------|------|------|-------| | raiametei | Symbol | Min. | Max. | Offic | | Address (A0) setup time | t <sub>ARSE</sub> | 40 | | | | Address (A0) hold time | t <sub>ARHE</sub> | 20 | | | | CS1 setup time | t <sub>CRSE</sub> | 20 | | | | CS1 hold time | t <sub>CRHE</sub> | 10 | | | | UDS/LDS set Low → MPU data bus output enable time | t <sub>RLNZ</sub> | _ | 70 | ns | | UDS/LDS set High → MPU data bus output disable time | t <sub>RHHZ</sub> | 5 | _ | | | DMA bus → MPU data bus output delay time | t <sub>HDD</sub> | _ | 40 | | | R/W setup time | t <sub>RWS</sub> | 20 | _ | | | R/W hold time | t <sub>RWH</sub> | 20 | _ | | ## (5) DMA Interface DMA access timing The time regulations are not applicable in the following cases: - During SCSI input and when data buffer EMPTY, or when one byte held - During SCSI output and when data buffer FULL, or when 63 bytes held - When parity error detected (target) - When error stopping transfer occurs in SCSI interface #### [Burst mode (for 80 series and 68 series)] • Access cycle time | Parameter | Symbol | Lin | nits | Unit | |---------------------|-------------------|-------------------|------|-------| | | Symbol - | Min. | Max. | Offic | | Access cycle time 1 | t <sub>DCY1</sub> | 2t <sub>CLF</sub> | _ | | | Access cycle time 2 | t <sub>DCY2</sub> | 3t <sub>CLF</sub> | _ | ns | | Access cycle time 3 | t <sub>DCY3</sub> | 4t <sub>CLF</sub> | _ | | #### [Burst mode for 80 series] #### • Write timing | Parameter | Symbol | Lin | nits | Unit | |-------------------------------|-------------------|------|------|------| | raidilletei | Cymbol | Min. | Max. | Onit | | DREQ set High → DACK set Low | t <sub>DHAL</sub> | 0 | | | | IOWR set Low → DREQ set Low | t <sub>ALDL</sub> | _ | 35 | | | DREQ set Low → DREQ set High | t <sub>DLDH</sub> | 0 | | | | DACK set Low → IOWR set Low | t <sub>ALWL</sub> | 0 | | ns | | DMBHE, DMA0 setup time | t <sub>DAWS</sub> | 20 | | | | IOWR pulse duration at Low | t <sub>DWR</sub> | 40 | | 113 | | IOWR set High → DACK set High | t <sub>WHAH</sub> | 0 | | | | DMBHE, DMA0 hold time | t <sub>DAWH</sub> | 20 | | | | Input data setup time | t <sub>DDWS</sub> | 30 | _ | | | Input data hold time | t <sub>DDWH</sub> | 10 | _ | | #### Read timing | Parameter | Symbol | Lin | nits | Unit | |-------------------------------|-------------------|------|------|-------| | raiametei | Symbol | Min. | Max. | Offic | | DREQ set High → DACK set Low | t <sub>DHAL</sub> | 0 | _ | | | IORD set Low → DREQ set Low | t <sub>ALDL</sub> | _ | 35 | | | DREQ set Low → DREQ set High | t <sub>DLDH</sub> | 0 | | | | DACK set Low → IORD set Low | t <sub>ALRL</sub> | 0 | | | | DMBHE, DMA0 setup time | t <sub>DARS</sub> | 20 | | ns | | IODR pulse duration at Low | t <sub>DRD</sub> | 40 | | 113 | | IODR set High → DACK set High | t <sub>RHAH</sub> | 0 | | | | DMBHE, DMA0 hold time | t <sub>DARH</sub> | 20 | | | | Data output defined time | t <sub>DRLD</sub> | _ | 40 | | | Data output hold time | t <sub>DRHD</sub> | 5 | _ | | #### [Burst mode for 68 series] • Write timing | Parameter | Symbol | Limits | | Unit | |--------------------------------------|-------------------|--------|------|------| | Parameter | Symbol | Min. | Max. | Unit | | DREQ set High → DACK set Low | t <sub>DHAL</sub> | 0 | _ | | | DMUDS/DMLDS set Low → DREQ set Low | t <sub>ALDL</sub> | _ | 35 | | | DREQ set Low → DREQ set High | t <sub>DLDH</sub> | 0 | _ | | | DACK set Low → DMUDS/DMLDS set Low | t <sub>ALDL</sub> | 10 | _ | | | DMR/W setup time | t <sub>DRWS</sub> | 20 | _ | ns | | DMUDS/DMLDS pulse duration at Low | t <sub>DDS</sub> | 40 | _ | 113 | | DMUDS/DMLDS set High → DACK set High | t <sub>DHAH</sub> | 0 | _ | | | DMR/W hold time | t <sub>DRWH</sub> | 20 | _ | | | Input data setup time | t <sub>DDWS</sub> | 30 | _ | | | Input data hold time | t <sub>DDWH</sub> | 10 | _ | | #### Read timing | Parameter | Symbol | Limits | | Unit | |--------------------------------------|-------------------|--------|------|-------| | raidilletei | Symbol | Min. | Max. | Offic | | DREQ set High → DACK set Low | t <sub>DHAL</sub> | 0 | _ | | | DMUDS/DMLDS set Low → DREQ set Low | t <sub>ALDL</sub> | _ | 35 | | | DREQ set Low → DREQ set High | t <sub>DLDH</sub> | 0 | _ | | | DACK set Low → DMUDS/DMLDS set Low | t <sub>ALDL</sub> | 10 | _ | | | DMR/W setup time | t <sub>DRWS</sub> | 20 | _ | ns | | DMUDS/DMLDS pulse duration at High | t <sub>DDS</sub> | 40 | _ | 115 | | DMUDS/DMLDS set High → DACK set High | t <sub>DHAH</sub> | 0 | _ | | | DMR/W hold time | t <sub>DRWH</sub> | 20 | | | | Output data defined time | t <sub>DRLD</sub> | _ | 40 | | | Output data hold time | t <sub>DRHD</sub> | 5 | | | ## (6) SCSI Interface (Initiator) #### [Asynchronous transfer mode] Input timing (target → initiator) | Parameter | Symbol - | Limits | | Unit | |----------------------------------|-------------------|--------|------------------------|-------| | raidilletei | | Min. | Max. | Oilit | | ACK set Low → REQ set High | t <sub>AOLR</sub> | 0 | _ | | | REQ set High → ACK set High | t <sub>RAOH</sub> | _ | 60 | | | ACK set High → REQ set Low | t <sub>AOHR</sub> | 10 | _ | | | Data bus defined → REQ set Low | t <sub>DTSU</sub> | 10 | _ | ns | | REQ set Low → data bus hold time | t <sub>DHLD</sub> | 20 | _ | | | REQ set Low → ACK set Low | t <sub>RAOL</sub> | _ | 40 | | | REQ set High → ACK set Low* | t <sub>RACY</sub> | _ | 3t <sub>CLF</sub> + 40 | | <sup>\*</sup>The time $(t_{RACY})$ of $\overline{REQ}$ set High $\rightarrow \overline{ACK}$ set Low is set to the longer time compared to $(t_{RAOH} + t_{AOHR} + t_{RAOL})$ . Note: The input timing regulations are not applicable in the following cases. - When data register FULL in data phase - When last byte transferred #### Output timing (initiator → target) | Parameter | Symbol - | Limits | | Unit | |----------------------------------------|-------------------|-------------------------|------|-------| | raiametei | | Min. | Max. | Oille | | ACK set Low → REQ set High | t <sub>AOLR</sub> | 0 | _ | | | REQ set High → ACK set High | t <sub>RAOH</sub> | _ | 60 | | | ACK set High → REQ set Low | t <sub>AOHR</sub> | 10 | | ns | | Data bus output defined → ACK set Low* | t <sub>DVLD</sub> | S●t <sub>CLF</sub> - 10 | | 113 | | REQ set High → data bus hold time | t <sub>DIVD</sub> | 2t <sub>CLF</sub> | | | | REQ set Low → ACK set Low | t <sub>RAOL</sub> | | 40 | | <sup>\*</sup>The value of S varies with the setting condition of the asynchronous setup time register (address 23). Note: The output timing regulations are not applicable when the data register is EMPTY in the data phase. #### [Synchronous transfer mode] • REQ/ACK signal synchronization | Parameter | Symbol | Limits | | Unit | |--------------------------|-------------------|------------------------|------|-------| | raidilletei | | Min. | Max. | Offic | | ACK Assertion Period* | t <sub>AKAP</sub> | A●t <sub>CLF</sub> – 3 | _ | | | ACK Negation Period* | t <sub>ANAP</sub> | N●t <sub>CLF</sub> – 3 | | | | REQ Assertion Period | t <sub>RQAP</sub> | 20 | _ | ns | | REQ Negation Period | t <sub>RNAP</sub> | 20 | _ | 115 | | REQ input cycle time (1) | t <sub>RQF1</sub> | 1t <sub>CLF</sub> | _ | | | REQ input cycle time (2) | t <sub>RQF2</sub> | 3t <sub>CLF</sub> | _ | | \*The values of A and N vary with the setting condition of the transfer period register (address 13). #### Input timing (target → initiator) | Parameter | Symbol – | Limits | | Unit | |----------------------------------|-------------------|--------|------|------| | | | Min. | Max. | Onit | | Data bus defined → REQ set Low | t <sub>DTSU</sub> | 10 | _ | nc | | REQ set Low → data bus hold time | t <sub>DHLD</sub> | 20 | _ | ns | #### Output timing (initiator → target) | Parameter | Symbol – | Limits | | Unit | |-----------------------------------|-------------------|------------------------|------|------| | | | Min. | Max. | Oill | | Data bus defined → ACK set Low* | t <sub>DVAK</sub> | N●t <sub>CLF</sub> – 5 | _ | nc | | ACK set Low → data bus hold time* | t <sub>AKDH</sub> | A●t <sub>CLF</sub> – 5 | _ | ns | <sup>\*</sup>The values of A and N vary with the setting condition of the transfer period register (address 13). ## (7) SCSI Interface (Target) #### [Asynchronous transfer mode] Input timing (initiator → target) | Parameter | Symbol - | Limits | | Unit | |-------------------------------------------|-------------------|--------|------------------------|-------| | raidilletei | | Min. | Max. | Oilit | | REQ set Low → ACK set Low | t <sub>RDLA</sub> | 0 | _ | | | ACK set Low → REQ set High | t <sub>AKOH</sub> | _ | 60 | | | REQ set High → ACK set Low | t <sub>ROHA</sub> | 0 | | | | Data bus defined → <del>ACK</del> set Low | t <sub>VTSU</sub> | 10 | | ns | | ACK set Low → data bus hold time | t <sub>DHLD</sub> | 20 | _ | | | ACK set High → REQ set Low | t <sub>AROL</sub> | _ | 40 | | | ACK set Low → REQ set Low* | t <sub>RACY</sub> | _ | 3t <sub>CLF</sub> + 40 | | <sup>\*</sup>The time $(t_{RACY})$ of $\overline{ACK}$ set Low $\rightarrow \overline{REQ}$ set Low is set to the longer time compared with $(t_{AROH} + t_{ROHA} + t_{AROL})$ . Note: The input timing regulations are not applicable when the data register is FULL in the data phase. #### Output timing (target → initiator) | Parameter | Symbol - | Limits | | Unit | |----------------------------------------|-------------------|-------------------------|------|-------| | | | Min. | Max. | Offic | | REQ set Low → ACK set Low | t <sub>ROLA</sub> | 0 | _ | | | ACK set Low → REQ set High | t <sub>AROH</sub> | _ | 60 | | | REQ set High → ACK set High | t <sub>ROHA</sub> | 0 | | ns | | Data bus output defined → REQ set Low* | t <sub>DVLD</sub> | S●t <sub>CLF</sub> - 10 | | 113 | | ACK set Low → data bus hold time | t <sub>DIVD</sub> | 2t <sub>CLF</sub> | | | | ACK set High → REQ set Low | t <sub>AROL</sub> | _ | 40 | | <sup>\*</sup>The value of S varies with the setting condition of the asynchronous setup time register (address 23). Note: The output timing regulations are not applicable when the data register is EMPTY in the data phase. #### [Synchronous transfer mode] • REQ/ACK signal synchronization | Parameter | Symbol - | Limits | | Unit | |--------------------------|-------------------|------------------------|------|-------| | raidilletei | | Min. | Max. | Oilit | | REQ Assertion Period* | t <sub>RQAP</sub> | A•t <sub>CLF</sub> – 3 | _ | | | REQ Negation Period* | t <sub>RNAP</sub> | N•t <sub>CLF</sub> − 3 | _ | | | ACK Assertion Period | t <sub>AKAP</sub> | 20 | _ | ns | | ACK Negation Period | t <sub>ANAP</sub> | 20 | _ | 115 | | ACK input cycle time (1) | t <sub>AKF1</sub> | 1t <sub>CLF</sub> | _ | | | ACK input cycle time (2) | t <sub>AKF2</sub> | 3t <sub>CLF</sub> | _ | | <sup>\*</sup>The values of A and N vary with the setting condition of the transfer period register (address 13). #### Input timing (initiator → target) | Parameter | Symbol | Lin | nits | Unit | | |-------------------------------------------|-------------------|------|------|-------|--| | raiametei | Symbol | Min. | Max. | Oille | | | Data bus defined → <del>ACK</del> set Low | t <sub>DTSU</sub> | 10 | _ | ns | | | ACK set Low → data bus hold time | t <sub>DHLD</sub> | 20 | _ | 115 | | #### Output timing (target → initiator) | Parameter | Symbol | Lin | nits | Unit | | |-----------------------------------|-------------------|------------------------|------|-------|--| | raiametei | Symbol | Min. | Max. | Uilit | | | Data bus defined → REQ set Low* | t <sub>DVRQ</sub> | N●t <sub>CLF</sub> – 5 | _ | ns | | | REQ set Low → data bus hold time* | t <sub>RQDH</sub> | A●t <sub>CLF</sub> – 5 | _ | 115 | | <sup>\*</sup>The values of A and N vary with the setting condition of the transfer period register (address 13). #### (8) A, N, and S Values in SCSI Interface Timing Specifications • Set values and A and N values of transfer period register | Tra | ansfer | period | l regis | ter | | | Tra | ansfer | period | l regis | ter | | | |-------|--------|--------|---------|-------|-------------|-------------|-------|--------|--------|---------|-------|----|----| | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Α | N | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A | N | | 0 | 0 | 0 | 0 | 1 | (Inhibited) | (Inhibited) | 1 | 0 | 0 | 0 | 1 | 9 | 8 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 9 | 9 | | 0 | 0 | 0 | 1 | 1 | 2 | 1 | 1 | 0 | 0 | 1 | 1 | 10 | 9 | | 0 | 0 | 1 | 0 | 0 | 2 | 2 | 1 | 0 | 1 | 0 | 0 | 10 | 10 | | 0 | 0 | 1 | 0 | 1 | 3 | 2 | 1 | 0 | 1 | 0 | 1 | 11 | 10 | | 0 | 0 | 1 | 1 | 0 | 3 | 3 | 1 | 0 | 1 | 1 | 0 | 11 | 11 | | 0 | 0 | 1 | 1 | 1 | 4 | 3 | 1 | 0 | 1 | 1 | 1 | 12 | 11 | | 0 | 1 | 0 | 0 | 0 | 4 | 4 | 1 | 1 | 0 | 0 | 0 | 12 | 12 | | 0 | 1 | 0 | 0 | 1 | 5 | 4 | 1 | 1 | 0 | 0 | 1 | 13 | 12 | | 0 | 1 | 0 | 1 | 0 | 5 | 5 | 1 | 1 | 0 | 1 | 0 | 13 | 13 | | 0 | 1 | 0 | 1 | 1 | 6 | 5 | 1 | 1 | 0 | 1 | 1 | 14 | 13 | | 0 | 1 | 1 | 0 | 0 | 6 | 6 | 1 | 1 | 1 | 0 | 0 | 14 | 14 | | 0 | 1 | 1 | 0 | 1 | 7 | 6 | 1 | 1 | 1 | 0 | 1 | 15 | 14 | | 0 | 1 | 1 | 1 | 0 | 7 | 7 | 1 | 1 | 1 | 1 | 0 | 15 | 15 | | 0 | 1 | 1 | 1 | 1 | 8 | 7 | 1 | 1 | 1 | 1 | 1 | 16 | 15 | | 1 | 0 | 0 | 0 | 0 | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | The A and N values in the register setting represent the assertion and negation periods (in clock-cycle units). The numerical value is applicable to the A and N values in AC characteristics. • Set values and S values of asynchronous setup time setting register | Asyı<br>time | Asynchronous setup time setting register | | | | | | | | | | | | | |--------------|------------------------------------------|-------|-------|----|--|--|--|--|--|--|--|--|--| | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Ø | | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | | | | | | | | | | | 0 | 0 | 1 | 0 | 2 | | | | | | | | | | | 0 | 0 | 1 | 1 | 3 | | | | | | | | | | | 0 | 1 | 0 | 0 | 4 | | | | | | | | | | | 0 | 1 | 0 | 1 | 5 | | | | | | | | | | | 0 | 1 | 1 | 0 | 6 | | | | | | | | | | | 0 | 1 | 1 | 1 | 7 | | | | | | | | | | | 1 | 0 | 0 | 0 | 8 | | | | | | | | | | | 1 | 0 | 0 | 1 | 9 | | | | | | | | | | | 1 | 0 | 1 | 0 | 10 | | | | | | | | | | | 1 | 0 | 1 | 1 | 11 | | | | | | | | | | | 1 | 1 | 0 | 0 | 12 | | | | | | | | | | | 1 | 1 | 0 | 1 | 13 | | | | | | | | | | | 1 | 1 | 1 | 0 | 14 | | | | | | | | | | | 1 | 1 | 1 | 1 | 15 | | | | | | | | | | | 0 | 0 | 0 | 0 | 16 | | | | | | | | | | The S (setup time) value of the setup time setting register in asynchronous data transfer represents the time required to assert the $\overline{\text{REQ}}$ or $\overline{\text{ACK}}$ signal after setting data at the data bus (in clock-cycle units). The numerical value is applicable to the S value in AC characteristics. ## **REGISTER LIST** # 1. BASIC Control Register (At Write) | | , | Addre | ss | | | Dominto Namo | | | E | Bit Assi | ignmer | nt | | | |---------|----|-------|----|------------|----|-------------------------------------------|-------|-------|-------|----------|--------|-------|-------|-------| | Decimal | A4 | А3 | A2 | <b>A</b> 1 | Α0 | Registe Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0 | 0 | 0 | 0 | 0 | 0 | SCSI output data register | DO7 | DO6 | DO5 | DO4 | DO3 | DO2 | DO1 | DO0 | | 1 | 0 | 0 | 0 | 0 | 1 | SCSI output data register | DO15 | DO14 | DO13 | DO12 | DO11 | DO10 | DO9 | DO8 | | 2 | 0 | 0 | 0 | 1 | 0 | Direct control register | DC7 | × | × | × | × | × | × | DC0 | | 3 | 0 | 0 | 0 | 1 | 1 | (Reserved) | × | × | × | × | × | × | × | × | | 4 | 0 | 0 | 1 | 0 | 0 | SEL/RESEL-ID register | SI7 | × | × | × | SI3 | SI2 | SI1 | SI0 | | 5 | 0 | 0 | 1 | 0 | 1 | Command register | CM7 | CM6 | CM5 | CM4 | СМЗ | CM2 | CM1 | СМО | | 6 | 0 | 0 | 1 | 1 | 0 | Data block register (MSB) | BL15 | BL14 | BL13 | BL12 | BL11 | BL10 | BL9 | BL8 | | 7 | 0 | 0 | 1 | 1 | 1 | Data block register (LSB) | BL7 | BL6 | BL5 | BL4 | BL3 | BL2 | BL1 | BL0 | | 8 | 0 | 1 | 0 | 0 | 0 | Data byte register (MSB) | BY23 | BY22 | BY21 | BY20 | BY19 | BY18 | BY17 | BY16 | | 9 | 0 | 1 | 0 | 0 | 1 | Data byte register | BY15 | BY14 | BY13 | BY12 | BY11 | BY10 | BY9 | BY8 | | 10 | 0 | 1 | 0 | 1 | 0 | Data byte register (LSB)/MC byte register | BY7 | BY6 | BY5 | BY4 | BY3 | BY2 | BY1 | BY0 | | 11 | 0 | 1 | 0 | 1 | 1 | Diagnostic control signal register | DG7 | DG6 | DG5 | × | DG3 | DG2 | DG1 | DG0 | | 12 | 0 | 1 | 1 | 0 | 0 | Transfer mode register | TM7 | TM6 | × | × | × | × | × | × | | 13 | 0 | 1 | 1 | 0 | 1 | Transfer period register | × | × | × | TP4 | TP3 | TP2 | TP1 | TP0 | | 14 | 0 | 1 | 1 | 1 | 0 | Transfer offset register | × | × | TO4 | TO3 | TO2 | TO1 | TO0 | | | 15 | 0 | 1 | 1 | 1 | 1 | Window address register | WA7 | WA6 | × | WA4 | WA3 | WA2 | WA1 | WA0 | # 2. BASIC Control Register (At Read) | | Å | Addre | ss | | | Dominto Nome | | | E | Bit Assi | ignmen | ıt | | | |---------|----|-------|----|------------|----|-------------------------------------------|-------|-------|-------|----------|--------|-------|-------|-------| | Decimal | A4 | А3 | A2 | <b>A</b> 1 | Α0 | Registe Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0 | 0 | 0 | 0 | 0 | 0 | SCSI input data register | DI7 | DI6 | DI5 | DI4 | DI3 | DI2 | DI1 | DI0 | | 1 | 0 | 0 | 0 | 0 | 1 | SCSI input data register | DI15 | DI14 | DI13 | DI12 | DI11 | DI10 | DI9 | DI8 | | 2 | 0 | 0 | 0 | 1 | 0 | SPC status register | SS7 | SS6 | SS5 | × | SS3 | SS2 | SS1 | SS0 | | 3 | 0 | 0 | 0 | 1 | 1 | Nexus status register | NS7 | NS6 | × | × | NS3 | NS2 | NS1 | NS0 | | 4 | 0 | 0 | 1 | 0 | 0 | Interrupt status register | IS7 | IS6 | IS5 | IS4 | IS3 | IS2 | IS1 | IS0 | | 5 | 0 | 0 | 1 | 0 | 1 | Command step register | CS7 | CS6 | CS5 | CS4 | CS3 | CS2 | CS1 | CS0 | | 6 | 0 | 0 | 1 | 1 | 0 | Data block register (MSB) | BL15 | BL14 | BL13 | BL12 | BL11 | BL10 | BL9 | BL8 | | 7 | 0 | 0 | 1 | 1 | 1 | Data block register (LSB) | BL7 | BL6 | BL5 | BL4 | BL3 | BL2 | BL1 | BL0 | | 8 | 0 | 1 | 0 | 0 | 0 | Data byte register (MSB) | BY23 | BY22 | BY21 | BY20 | BY19 | BY18 | BY17 | BY16 | | 9 | 0 | 1 | 0 | 0 | 1 | Data byte register | BY15 | BY14 | BY13 | BY12 | BY11 | BY10 | BY9 | BY8 | | 10 | 0 | 1 | 0 | 1 | 0 | Data byte register (LSB)/MC byte register | BY7 | BY6 | BY5 | BY4 | BY3 | BY2 | BY1 | BY0 | | 11 | 0 | 1 | 0 | 1 | 1 | SCSI control signal status register | SC7 | SC6 | SC5 | SC4 | SC3 | SC2 | SC1 | SC0 | | 12 | 0 | 1 | 1 | 0 | 0 | Transfer mode register | TM7 | TM6 | × | × | × | × | × | × | | 13 | 0 | 1 | 1 | 0 | 1 | Transfer period register | × | × | × | TP4 | TP3 | TP2 | TP1 | TP0 | | 14 | 0 | 1 | 1 | 1 | 0 | Transfer offset register | × | × | × | TO4 | ТО3 | TO2 | TO1 | TO0 | | 15 | 0 | 1 | 1 | 1 | 1 | Modifier byte register | × | MB6 | MB5 | MB4 | MB3 | MB2 | MB1 | MB0 | # 3. Initialization Window (At Write and Read) | | Å | Addre | ss | | | Dorieta Nama | Bit Assignment | | | | | | | | | | |---------|------------|-------|----|------------|----|-------------------------------------------|----------------|-------|-------|-------|-------|-------|-------|-------|--|--| | Decimal | <b>A</b> 4 | А3 | A2 | <b>A</b> 1 | A0 | Registe Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | 16 | 1 | 0 | 0 | 0 | 0 | Clock conversion setting register | × | × | × | × | CC3 | CC2 | CC1 | CC0 | | | | 17 | 1 | 0 | 0 | 0 | 1 | Self-ID setting register | × | × | × | × | Ol3 | Ol2 | Ol1 | OI0 | | | | 18 | 1 | 0 | 0 | 1 | 0 | Response operation mode setting register | AM7 | AM6 | AM5 | AM4 | × | × | AM1 | AM0 | | | | 19 | 1 | 0 | 0 | 1 | 1 | SEL/RESEL operation mode setting register | SM7 | SM6 | SM5 | SM4 | SM3 | SM2 | SM1 | SM0 | | | | 20 | 1 | 0 | 1 | 0 | 0 | SEL/RESEL retry setting register | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 | | | | 21 | 1 | 0 | 1 | 0 | 1 | SEL/RESEL timeout setting register | ST7 | ST6 | ST5 | ST4 | ST3 | ST2 | ST1 | ST0 | | | | 22 | 1 | 0 | 1 | 1 | 0 | REQ/ACK timeout setting register | RT7 | RT6 | RT5 | RT4 | RT3 | RT2 | RT1 | RT0 | | | | 23 | 1 | 0 | 1 | 1 | 1 | Asynchronous setup time setting register | × | × | × | × | AT3 | AT2 | AT1 | AT0 | | | | 24 | 1 | 1 | 0 | 0 | 0 | Parity error detection setting register | PE7 | PE6 | PE5 | PE4 | PE3 | × | PE1 | PE0 | | | | 25 | 1 | 1 | 0 | 0 | 1 | Interrupt enable setting register | IE7 | × | IE5 | IE4 | IE3 | IE2 | IE1 | IE0 | | | | 26 | 1 | 1 | 0 | 1 | 0 | Group 6/7 command-length setting register | GL7 | GL6 | GL5 | GL4 | GL3 | GL2 | GL1 | GL0 | | | #### 4. MCS Buffer Window | | Address | | | | | | | |---------|---------|----|----|------------|----|-----------------|--------------------| | Decimal | A4 | А3 | A2 | <b>A</b> 1 | A0 | At Write | At Read | | 16 | 1 | 0 | 0 | 0 | 0 | SEND MCS buffer | RECEIVE MCS buffer | | 17 | 1 | 0 | 0 | 0 | 1 | SEND MCS buffer | RECEIVE MCS buffer | | 18 | 1 | 0 | 0 | 1 | 0 | SEND MCS buffer | RECEIVE MCS buffer | | 19 | 1 | 0 | 0 | 1 | 1 | SEND MCS buffer | RECEIVE MCS buffer | | 20 | 1 | 0 | 1 | 0 | 0 | SEND MCS buffer | RECEIVE MCS buffer | | 21 | 1 | 0 | 1 | 0 | 1 | SEND MCS buffer | RECEIVE MCS buffer | | 22 | 1 | 0 | 1 | 1 | 0 | SEND MCS buffer | RECEIVE MCS buffer | | 23 | 1 | 0 | 1 | 1 | 1 | SEND MCS buffer | RECEIVE MCS buffer | | 24 | 1 | 1 | 0 | 0 | 0 | SEND MCS buffer | RECEIVE MCS buffer | | 25 | 1 | 1 | 0 | 0 | 1 | SEND MCS buffer | RECEIVE MCS buffer | | 26 | 1 | 1 | 0 | 1 | 0 | SEND MCS buffer | RECEIVE MCS buffer | | 27 | 1 | 1 | 0 | 1 | 1 | SEND MCS buffer | RECEIVE MCS buffer | | 28 | 1 | 1 | 1 | 0 | 0 | SEND MCS buffer | RECEIVE MCS buffer | | 29 | 1 | 1 | 1 | 0 | 1 | SEND MCS buffer | RECEIVE MCS buffer | | 30 | 1 | 1 | 1 | 1 | 0 | SEND MCS buffer | RECEIVE MCS buffer | | 31 | 1 | 1 | 1 | 1 | 1 | SEND MCS buffer | RECEIVE MCS buffer | # **5. User Program Memory Window** | | Å | Addre | ss | | | At Write | At Read | |---------|----|-------|----|----|----|---------------------|---------------------| | Decimal | A4 | А3 | A2 | A1 | A0 | At Write | At Read | | 16 | 1 | 0 | 0 | 0 | 0 | User program memory | User program memory | | 17 | 1 | 0 | 0 | 0 | 1 | User program memory | User program memory | | 18 | 1 | 0 | 0 | 1 | 0 | User program memory | User program memory | | 19 | 1 | 0 | 0 | 1 | 1 | User program memory | User program memory | | 20 | 1 | 0 | 1 | 0 | 0 | User program memory | User program memory | | 21 | 1 | 0 | 1 | 0 | 1 | User program memory | User program memory | | 22 | 1 | 0 | 1 | 1 | 0 | User program memory | User program memory | | 23 | 1 | 0 | 1 | 1 | 1 | User program memory | User program memory | | 24 | 1 | 1 | 0 | 0 | 0 | User program memory | User program memory | | 25 | 1 | 1 | 0 | 0 | 1 | User program memory | User program memory | | 26 | 1 | 1 | 0 | 1 | 0 | User program memory | User program memory | | 27 | 1 | 1 | 0 | 1 | 1 | User program memory | User program memory | | 28 | 1 | 1 | 1 | 0 | 0 | User program memory | User program memory | | 29 | 1 | 1 | 1 | 0 | 1 | User program memory | User program memory | | 30 | 1 | 1 | 1 | 1 | 0 | User program memory | User program memory | | 31 | 1 | 1 | 1 | 1 | 1 | User program memory | User program memory | #### **COMMAND LIST** The SPC commands can be set to the command register and user program memory. The commands can be classified as follows depending on the setting methods. - Sequential command - This command performs the continuous sequential operations (including phase changes). It can be set only at the command register. - Discrete command This command performs the discrete operations of the sequential command. It can be set at both the command register and user program memory. Special command This command is used to perform operations with the user program. It can be set only at the user program memory. | Setting Common type | Setting at command register | Setting at command register | |---------------------|-----------------------------|-----------------------------| | Sequential command | O<br>(1-byte command) | × | | Discrete command | O<br>(1-byte command) | O<br>(1- or 2-byte command) | | Special command | × | O<br>(1- or 2-byte command) | $\mathsf{O}$ : Setting possible $\mathsf{X}$ : Setting impossible #### 1. Initiator Command #### (1) Sequential command | No | | | | Comn | nand C | Code | | | | Operand (When program executed) | Command Name | |----|-----|---|---|------|--------|------|---|---|---|---------------------------------|---------------------------| | 1 | 00H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (Impossible) | SELECT & CMD | | 2 | 01H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | (Impossible) | SELECT & 1-MSG & CMD | | 3 | 02H | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | (Impossible) | SELECT & N-Byte-MSG & CMD | | 4 | 03H | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | (Impossible) | SELECT & 1-MSG | | 5 | 04H | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | (Impossible) | SELECT & N-Byte-MSG | | 6 | 05H | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | (Impossible) | SEND N-Byte-MSG | | 7 | 06H | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | (Impossible) | SEND N-Byte-CMD | | 8 | 07H | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | (Impossible) | RECEIVE N-Byte-MSG | #### (2) Discrete command | No | | | | Comn | nand C | Code | | | | Operand (When program executed) | Command Name | |----|-----|---|---|------|--------|------|---|---|---|---------------------------------|-------------------------------| | 9 | 08H | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | _ | SELECT | | 10 | 09H | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | _ | SELECT with ATM | | 11 | 0AH | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | _ | SET ATN | | 12 | 0BH | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | _ | RESET ATN | | 13 | 0CH | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | _ | SET ACK | | 14 | 0DH | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | _ | RESET ACK | | 15 | 10H | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | _ | SEND DATA from MPU | | 16 | 11H | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | _ | SEND DATA from DMA | | 17 | 12H | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | _ | RECEIVE DATA to MPU | | 18 | 13H | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | _ | RECEIVE DATA to DMA | | 19 | 14H | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | _ | SEND DATA from MPU (Padding) | | 20 | 15H | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | _ | SEND DATA from DMA (Padding) | | 21 | 16H | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | _ | RECEIVE DATA to MPU (Padding) | | 22 | 17H | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | _ | RECEIVE DATA to DMA (Padding) | | 23 | 18H | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Address of issued message | SEND 1-MSG | | 24 | 19H | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | Address of issued message | SEND 1-MSG with ATN | | 25 | 1AH | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | Address where message written | RECEIVE MSG | | 26 | 1BH | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | Address of issued command | SEND CMD | | 27 | 1CH | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | Address where status written | RECEIVE STATUS | # 2. Target Command #### (1) Sequential command | No | | | | Comn | nand C | ode | | | | Operand (When program executed) | Command Name | |----|-----|---|---|------|--------|-----|---|---|---|---------------------------------|----------------------------------------| | 1 | 20H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | (Impossible) | RESELECT & 1-MSG | | 2 | 21H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | (Impossible) | RESELECT & N-Byte-MSG | | 3 | 22H | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | (Impossible) | RESELECT & 1-MSG & TERMINATE | | 4 | 23H | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | (Impossible) | RESELECT & 1-MSG & LINK TERMINATE | | 5 | 24H | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | (Impossible) | TERMINATE | | 6 | 25H | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | (Impossible) | LINK TERMINATE | | 7 | 26H | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | (Impossible) | DISCONNECT SEQUENCE | | 8 | 27H | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | (Impossible) | SEND N-Byte-MSG | | 9 | 28H | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | (Impossible) | RECEIVE N-Byte-CMD | | 10 | 29H | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | (Impossible) | RECEIVE N-Byte-MSG | | 11 | 2AH | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | (Impossible) | RESELECT & N-Byte-MSG & TERMINATE | | 12 | 2BH | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | (Impossible) | RESELECT & N-Byte-MSG & LINK TERMINATE | | 13 | 2CH | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | (Impossible) | DISCONNECT SEQUENCE 2 | #### (2) Discrete command | No | | | | Comn | nand C | ode | | | | Operand (When program executed) | Command Name | |----|-----|---|---|------|--------|-----|---|---|---|---------------------------------|---------------------| | 14 | 30H | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | _ | RESELECT | | 15 | 31H | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | _ | SET REQ | | 16 | 32H | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | _ | RESET REQ | | 17 | 33H | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | _ | DISCONNECT | | 18 | 34H | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | _ | SEND DATA from MPU | | 19 | 35H | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | _ | SEND DATA from DMA | | 20 | 36H | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | _ | RECEIVE DATA to MPU | | 21 | 37H | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | _ | RECEIVE DATA to DMA | | 22 | 38H | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | Address of issued message | SEND 1-MSG | | 23 | 39H | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | Address where message written | RECEIVE MSG | | 24 | 3AH | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | Address of issued status | SEND STATUS | | 25 | 3BH | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | Address where CDB* written | RECEIVE CMD | <sup>\*</sup>CDB = Command Descriptor Block #### 3. Common Command | No | | | | Comn | nand C | Code | | | | Operand (When program executed) | Command Name | |----|-----|---|---|------|--------|------|---|---|---|---------------------------------|-----------------| | 1 | 40H | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | (Impossible) | SOFYWARE RESET | | 2 | 41H | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | (Impossible) | TRANSFER RESET | | 3 | 42H | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | (Impossible) | SCSI RESET | | 4 | 43H | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | (Impossible) | SET UP REG | | 5 | 44H | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | (Impossible) | INIT DIAG START | | 6 | 45H | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | (Impossible) | TARG DIAG START | | 7 | 46H | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | (Impossible) | DIAG END | | 8 | 47H | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | (Impossible) | COMMAND PAUSE | ## 4. Programmable Command The user program is preset to the user program memory and starts operation when the starting address of the user program memory is written to the command register. The programmable command has discrete and special commands and is 1- or 2-bytes long. The command field assignment is given in the following table. • Command field assignment | | Command Code (First Byte) | Operand (Second Byte) | | | |------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--| | | Send command in message, command, and status phases | Memory address where sent data exists | | | | Discrete command | Receive command in message, command, and status phases | Memory address where received data stored | | | | | Command for disallowing receive/send command and transfer in data phase | _ | | | | | AND command | Data for AND operation or memory address where data for AND operation exists | | | | | TEST AND command | Data for AND operation or memory address where data for AND operation exists | | | | Special command | COMPARE command | Data for comparison operation or memory address where data for comparison operation exists | | | | Special command | Conditional-branch IF-GOTO command | Jump address | | | | | MOVE command | Memory address to be moved | | | | | STOP command | User status code | | | | | NOP command | _ | | | #### **SYSTEM CONFIGURATION** ### 1. 80-Series Separate Bus Type ### 2. 80-Series Common Bus Type ## 3. 68-Series Separate Bus Type ### 4. 68-Series Common Bus Type # 5. Example of Connection in Differential Mode (Example of Driver/Receiver Connection) ## 6. Example of Connection in Single-end Mode #### PACKAGE DIMENSIONS #### All Rights Reserved. Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Complete Information sufficient for construction purposes is not necessarily given. The information contained in this document has been carefully checked and is believed to be reliable. However, Fujitsu assumes no responsibility for inaccuracies. The information contained in this document does not convey any license under the copyrights, patent rights or trademarks claimed and owned by Fujitsu. Fujitsu reserves the right to change products or specifications without notice. No part of this publication may be copied or reproduced in any form or by any means, or transferred to any third party without prior written consent of Fujitsu. # **FUJITSU LIMITED** For further information please contact: #### **Japan** FUJITSU LIMITED Electronic Devices International Operations Department KAWASAKI PLANT, 1015 Kamikodanaka, Nakahara-ku, Kawasaki-shi, Kanagawa 211, Japan Tel: (044) 754–3753 FAX: (044) 754–3332 #### **North and South America** FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, USA Tel: (408) 922–9000 FAX: (408) 432–9044/9045 #### **Europe** FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10, 63303 Dreieich-Buchschlag, Germany Tel: (06103) 690-0 FAX: (06103) 690-122 #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE LIMITED No.51 Bras Basah Road, Plaza By The Park, #06-04 to #06-07 Singapore 0718 Tel: 336-1600 FAX: 336-1609