## HITACHI MOS LSI HD44881 ## **@ HITACHI** #### 128k-bit CMOS Speech Synthesis ROM HD44881 is low speed large scale ROM for speech synthesis system. This LSI has a counter and a series/parallel data converter, and can be connected with speech synthesis LSI (HD61880 or HD61885) without external parts. #### **■ FEATURES** - 128k-bit (8 x 16k) Mask ROM - 1 bit series output - 18-bit internal address counter - Chip select logic with mask program - Low power dissipation by using CMOS dynamic ROM Operating Power : 1 mW typ. Standby Power : $5\mu$ W max. Single 5V power supply operation #### BLOCK DIAGRAM #### SYSTEM SPECIFICATIONS #### Composition of Address Counter As HD44881 is a dynamic ROM, clock (CPA) must be applied all the time during operation. Since this LSI has an internal address counter, reading out of data needs only the setup of the starting address to the counter. After that operation, the following serial data can be read out automatically (without any treat of addresses). This function is useful to process the starting data such as speech data. This address counter consists of 18 bits. The lower 14 bits are used for the internal address, and the upper 4 bits are for the selection of chips (called page address). Since this counter is a 18-bit serial counter, there is no need to set up the address counter again even while the page is changed (transmission between chips). The page addresses given to each chip are determined when ROM is designed, and then programmed with mask. #### Operating Timing Chart Operating timing chart is shown below. These I/O timings are generated in the speech synthesis LSI, so that the user is not be bothered by these timings when connecting speech synthesis LSI with ROM directly. #### Address Setup The 18 bits data for address counter are applied from ROMA1 to ROMA4, as series input data by each 4 bits. ACS is a synchronous (shift) signal for series/parallel converting. When the final data is applied, ACS and DRQP signals shall be "High" to show the completion of data. #### Access After the setup of the starting address data (ACS = DRQP = 1), RDATA output shall be "High" while ROM access is performing (16 pulses of CPA). At this time, data access is impossible. While RDATA is "Low" after 16 pulses of CPA, reading out of data is enable. #### Continuous Access After the reading out become possible, serial data is read out by one bit per a DRQP (Data Request Pulse). These internal implementations, ROM access and series/ parallel converting, are in pipeline system. So that, the serial access can be performed when the address is changing. #### Standby Mode This LSI has a standby mode to achieve super low power dissipation. In this mode, the internal power supply of LSI is turned OFF by turning $\overline{\text{CE}}$ signal to "High". At this time, output terminal RDATA has high impedance. #### ■ ABSOLUTE MAXIMUM RATINGS | Item | Symbol | Value | Unit | |-----------------------|--------------------------------------|-------------------|------| | Terminal Voltage | Vт | - 0.3 to Vcc +0.3 | V | | Supply Voltage | Vcc | - 0.3 to + 7.0 | V | | Operating Temperature | ture $T_{opr}$ $-20 \text{ to} + 75$ | | °C | | Storage Temperature | T <sub>stg</sub> | - 55 to + 125 | °C | #### ■ ELECTRICAL CHARACTERISTICS • DC Characteristics (VCC = 5 V $\pm$ 10%, Ta = - 20 to $+75^{\circ}$ C) | Item | Symbol | Test Condition | min | typ | max | Unit | |--------------------------|--------|----------------------------------------------|--------------|----------|-----|------| | Innut Valtara | Vін | | Vcc - 1.0 | | | V | | Input Voltage | VIL | | | | 1.0 | V | | Output Valence | Vон | $I_{OH} = -0.5 mA$ | Vcc - 0.6 | <u> </u> | | V | | Output Voltage | Vol | lol = 0.5 mA | - 12 | _ | 0.6 | V | | Input Leakage Current | liL. | $V_{IN} = 0$ to $V_{CC}$ | | | 1.0 | μΑ | | Output Leakage Current | loL | VIN = 0 to Vcc<br>At High Impedance | <del>-</del> | | 1.0 | μΑ | | Operating Supply Current | Icc | No-Load Output<br>Vcc or GND Input | <u>-</u> | | 500 | μΑ | | Standby Supply Current | Iccs | No-Load Output $\overline{CE} = Vcc - 0.2 V$ | _ | | 10 | μΑ | #### • AC Characteristics (VCC = 5 V $\pm$ 10%, Ta = -20 to +75°C) | Item | Symbol | Value | | | Unit | |----------------------|--------|---------|--------------|--------------|------| | | | min | typ | max | Unit | | Clock Cycle | fcp | 150 | <del>-</del> | 210 | kHz | | Clock Pulse Width | tcpwh | 2.0 | _ | _ | μs | | | tcpwl | 2.0 | | _ | μs | | ACS Pulse Width * | tacswh | 2 · Tcp | _ | _ | | | | tacswl | 2 · Tcp | _ | <del>-</del> | | | Data Setup Time | tosu | 4.0 | | _ | μs | | Data Hold Time | tон | 0 | | _ | μs | | Output Delay Time ** | tpD | _ | | 4.0 | μs | <sup>\*</sup> Applied to direct addresses when microcomputer specifies them using HD61885. When A16 and A17 are applied, ACS pulse width should be at least 3 times Tcp. #### Timing Chart # **©**HITACHI A World Leader in Technology ### Hitachi America, Ltd. Semiconductor and IC Sales and Service Division 1800 Bering Drive, San Jose, CA 95112 1-408-292-6404 <sup>\*\*</sup> CL = 100pF <sup>\*\*\*</sup> TCP= 1/fCP