## memory design handbook #### INTRODUCTION The Intel Memory Design Handbook contains information on the use of Intel's memory components and support circuits in system application. It is intended to aid the system designer to gain a thorough understanding of the operation and characteristics of Intel memory components in a system environment. The Handbook contains six major sections: - 1. An overview, which discusses the evolution of various members of the semiconductor memory family. - 2. Random Access Memories, which discusses the Intel 16K, 4K family of dynamic RAMs, and both high speed and low power Static 1K RAMs. - 3. Read Only Memories, which discusses the Intel bipolar and MOS families of fusible link and Erasable Programmable Read Only Memories, including the newest 5V 16K device, the Intel® 2716. - 4. Serial Memories, which discusses the operation of Charge Coupled Devices (CCD's) and the information necessary to design several systems with them. - 5. Support Circuits, which discusses the use of the various refresh controllers and drivers that are available as companion devices to the Intel storage devices. - **6.** Appendix, which contains reprints of several previously published articles that are pertinent to the devices discussed elsewhere in the handbook. The Intel Data Catalog is intended to be a companion to the handbook, as it contains detailed specifications of all of Intel's storage devices. You may request a copy of the Data Catalog from the nearest Intel Sales Office or distributor listed on the inside back cover. Bob Greene Application Engineering #### ON THE COVER: The cover represents the entire process of designing a semiconductor memory. 1. During the process of manufacture, each semiconductor memory is "laid out" in a manner similar to that used in printed circuit boards, with a different mask used for each step to control etching, metal deposition, etc. This rendering illustrates a reduced segment of a mask used in manufacturing an Intel dynamic RAM. - 2. In order to interconnect the storage and control devices to make an operational memory system, a printed circuit board must be designed. This photo represents the composite (component side and solder side) layout used by designers to check the electrical integrity of the circuit connections. Detailed memory storage card layouts are presented in several sections of this handbook. - 3. No system is complete without a logic diagram of the control portion. The correct implementation of control logic is absolutely necessary to proper operation of any storage system. NOR gates, NAND gates, as well as other TTL logic elements are the building blocks used in designing the control and interface portions of a storage system. - 4. The finished storage card will resemble this photo of the Intel in-1611 Basic Storage Module, designed and manufactured by the Memory Systems Division of Intel. The in-1611 uses the Intel® 2116 as the basic storage element. The card is available in either 64Kx18 bit or 128Kx9 bit configurations, and can be used in systems requiring up to 384Kx72 bit storage systems utilizing the Intel in-Unichassis. - 5. The proof of any storage system is in its performance. Using a high speed oscilloscope, this photograph was taken of an access cycle on an Intel® 2115, a high speed 1K static RAM. The address is shown as the top trace, and the bottom trace is the Data Out signal. This particular device shows an access time of approximately 15 nanoseconds at room temperature. ## intط<sup>ا</sup>ً #### memory design handbook Intel Corporation 3065 Bowers Ave., Santa Clara, CA 95051 Tel: 408/246-7501, TWX: 910-338-0026, Telex: 34-6372 | CO | entents Page | |----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1. | OVERVIEW 1-1 | | 2. | RANDOM ACCESS MEMORIES (RAM) 2116 16K Dynamic RAM 2-i 2104A 4K Dynamic RAM 3-i 2107B 4K Dynamic RAM 4-i 5101 1K CMOS Static RAM 5-i Static 1K MOS RAMs 6-i Product Selection Guide PSG-1 | | 3. | READ ONLY MEMORIES (ROMs) Designing with INTEL® PROMs and ROMs .7-i 3601/3621 & 3301A Bipolar 1K PROMs & ROMs .7-6 3602/3622 & 3302/3322 Bipolar 2K PROMs & ROMs .7-7 3604/3624 & 3304A/3324A Bipolar 4K PROMs & ROMs .7-8 1602A/1702A & 1302 MOS 2K PROMs & ROMs .7-12 Application of the INTEL® 2708 8K Erasable PROM .8-i Application of the INTEL® 2716 5V 16K Erasable PROM .9-i Product Selection Guide .PSG-2 | | 4. | SERIAL MEMORIES 2416 16K CCD | | 5. | SUPPORT CIRCUITS Introduction .11-1 Refresh Support Circuits .11-1 3222 System Operation .11-5 3232/3234 Operation .11-8 Driver Circuits For Memory Arrays .11-10 Other MOS Level Drivers .11-15 3246 Operation .11-15 5234 and 5235 Operation .11-17 Systems Considerations .11-20 Product Selection Guide .PSG-4 | | 6. | APPENDIX 2115A/93415A Compatibility | | 7. | MISCELLANEOUS INTEL® Military Product Selection Guide | 0VERVIEW RANDOM ACCESS MEMORIES 3. READ ONLY MEMORIES 4. SERIAL MEMORIES > 5. SUPPORT CIRCUITS 6. APPENDIX # VERVIEW ### Overview | Overview | <br> | <br> | <br> | | | | | | | | <br> | | | | | 1 | -1 | |----------|------|------|------|--|--|--|--|--|--|--|------|--|--|--|--|---|----| | | | | | | | | | | | | | | | | | | | #### **OVERVIEW** Developments in the semiconductor industry during the last six years have resulted in a major shift in the type of storage technology used in digital systems. Semiconductor memories used today are lower in cost, higher in density, faster in access and cycle time, higher in reliability and more modular in incremental size than the comparable core memory modules that are available. The advantages of semiconductor memories have been so widely accepted that semiconductor memory shipments will exceed core memory shipments in 1975. The curves shown in Figure 1 show this change in the memory market place and the increasing importance of semiconductor memory. #### SEMICONDUCTOR MEMORIES Semiconductor memories are divided into three broad categories as shown in Figure 2. With two exceptions, each of these three generic categories can be implemented with either of the two major semiconductor technologies: MOS or bipolar. These exceptions are the CCDs (Charge Coupled Devices) and EPROMs (Erasable Programmable Read-Only Memories) which are uniquely implemented with MOS technology. #### Random Access Memories No other area of semiconductor memory has grown as rapidly and as large as that of random access memories. Leading the way in the explosive growth of RAMs are the MOS devices. One of the reasons for the wide acceptance of such devices has been the increasing bit density of MOS devices. The density has been quadrupling on the average of every two years as shown by the graph in Figure 3. In 1969, Intel introduced the 1101, a 256 x1 bit static MOS random access memory (RAM). This device was designed primarily for small buffer storage applications where 256 word modularity, low overhead support cost, and ease of use were important design objectives. In 1971, Intel introduced the 1103, a 1K x 1 bit dynamic MOS RAM. The 1103 offered a 4:1 density improvement along with a 4:1 speed improvement over the 1101. The 1103 was the first semiconductor memory element to be speed and cost competitive with core memory systems, which explains the fact that the 1103 is the largest volume semiconductor memory device ever produced. In 1973, Intel introduced the first 4K dynamic NMOS memory, the 2107. This product was subsequently improved and is known as the 2107B, which has become the industry standard for 4K RAMs in 22 pin packages. In addition, Intel now offers the 2104A, which has reduced the package size for a 4K RAM to a standard 16 pin package. The 2104A, in integrating many of the support circuits internal to the device, has produced an improvement in ease of use. P-channel 1K RAMs, with their MOS level inputs, required high voltage TTL-MOS drivers on all input pins. Their low level signal output required the use of external sense amplifiers. These overhead devices have been integrated onto the 4K 2104A chip such that all input and outputs are fully TTL compatible. The trend has been and continues to be toward denser, faster, and easier to use semiconductor memory devices. In 1977 Intel introduced the 2116, a 16-pin 16K dynamic RAM with latched outputs, thus continuing the evolution shown in Figure 3. This RAM is also TTL compatible on all inputs and outputs, and can be plugged directly into 2104A sockets, providing a 4:1 increase in density. While dramatic improvements have been made in MOS dynamic memories (such as the 1103 and Figure 1. Total Available Memory Market. Figure 2. Semiconductor Memory Family Tree. Figure 3. Dynamic RAM Evolution. 2107A, 2107B, 2104A), equal improvements have been made in high density static, TTL compatible memories. This family of devices, such as the 2102A, 2101A, 2111A, 2112A, 2114, 2115A, 2147, and the CMOS 5101 has greatly increased the ease of use of memories in systems which do not require a large amount of memory. These static RAMs (like the dynamic RAMs) are continuing to expand to include faster devices. #### Read Only Memories The Read Only Memory, like the random access memory, has gone through evolutionary changes in a short period of time. Innovations in bipolar and MOS technology have resulted in programmable and eraseable programmable ROMs, called PROMs and EPROMs respectively. These two types of devices have greatly increased the usefulness and acceptability of Read Only Memories in system applications. One of the most unique devices in the ROM family is the eraseable PROM (EPROM) such as the Intel® 1702A, 2708, and 2716. These devices, which have bit densities of 2K, 8K, and 16K respectively, offer the system designer maximum flexibility in changing program instructions etc. in the development of their systems. Other user programmable device types (not erasable) are the Intel<sup>®</sup> 3601, 3602 and 3604 family of bipolar PROMs. These devices offer the system designer very fast access times along with the ability to change programs "in-house" by merely replacing an old PROM with a newly programmed PROM. Since their introduction in 1971, MOS EPROMS have undergone evolution similar to dynamic RAMs, only at a somewhat slower rate. Figure 4 indicates that their density doubles approximately every two years. To maintain compatibility with the new generation of microprocessors which have a 5V technology, in 1977 Intel introduced the 2716, a 2K by 8 bit UV eraseable PROM, which requires only a single power supply for normal operation. In addition, pro- Figure 4. MOS EPROM Evolution gramming was simplified and now resembles a bipolar PROM type of programming; after raising programming supply to +26 volts, addresses can be programmed in random order; with all signals being TL compatible, including the address data and program pulse-inputs. Erasure requirements remain the same as the 2708–15w sec/cm<sup>2</sup>. In addition to the 2716, true mask ROM replacement is now available in the form of the Intel 2316E. When the programmable Chip Select inputs are selected in accordance with the suggested pinout in the Intel 1977 Data Catalog, the 2316E can plug directly into the 2716 socket, with no need to relayout the board. In addition, a system designed for use with the 2316E can be "customized" for OEM special systems by programming them with the custom data pattern and inserting them in the 2316E sockets, either at time of manufacture or in the field. All of the Intel PROM family of devices has a counter-part in ROM (non alterable or mask programmable) form. These devices are generally used in systems which are in mass production. #### Serial Memories One of the most exciting new memory products to be recently introduced is the Intel<sup>®</sup> 2416, a 16K charge coupled device (CCD). The high density and low cost of this device makes it very attractive for use in "drum" replacement type systems as well as terminal and minicomputer applications. To facilitate the use of the 2416, Intel now offers the 5244, a clock driver that minimizes the problems of manipulating the 4 clock inputs by 1) providing TTL inputs and 2) providing output rise time control and 3) providing "cross coupling" control to minimize intercoupling between phases. One 5244 will drive 4 2416's or provide storage and transfer clock control for a total of 64K bits. This handbook contains a detailed explanation of the use of the 2416 in a system environment. The significance of the unique organization of the 2416 is also fully explored so that the designer may take maximum advantage of its characteristics. ## **Random Access Memories** | 2116 | | | | | | | | | | | | . 2 | ;-i | |-------------------------|--|--|--|--|--|--|--|--|--|--|----|-----|-----| | 2104A | | | | | | | | | | | | . 3 | -i | | 2107B 4K Dynamic RAM | | | | | | | | | | | | . 4 | ·-i | | 5101 1K CMOS Static RAM | | | | | | | | | | | | . 5 | i-i | | Static 1K MOS RAMs | | | | | | | | | | | | . 6 | i-i | | Product Selection Guide | | | | | | | | | | | P! | SG | -1 | #### Contents ## Application of the Intel® 2116 16K RAM Jim Coe Application Engineering | INTRODUCTION2-1 | |-----------------------------------------| | DEVICE INTERNAL OPERATION 2-1 | | Data Sensing | | Data Storage | | Address Latches | | Data Latches | | Refresh Modes | | APPLICATIONS INFORMATION 2-4 | | Implementing Refresh2-4 | | Address Multiplexing/Refresh Timing 2-5 | | Power Distribution/Decoupling2-8 | | | #### INTRODUCTION The Intel® 2116 is a 16,384 word by 1 bit dynamic random access memory. The 2116 is fabricated using Intel's proven two-layer polysilicon, n-channel silicon gate MOS technology. The device is packaged in a standard 16-pin DIP. The pin configuration and logic symbol are shown in Figure 1. Figure 1. 2116 Pin Assignments The 2116 operates with three power supplies relative to ground: V<sub>DD</sub> (+12V), V<sub>BB</sub> (-5V), and V<sub>CC</sub> (+5V). The V<sub>CC</sub> supply is connected only to the output buffer of the 2116 and may be turned off during power down (battery back-up) operation. The 2116 is designed to be compatible with the industry standard 16-pin 4K RAM, the Intel® 2104A. This compatibility allows a single system design for both the 4K and 16K devices providing for memory expansion without additional engineering. The use of the 16-pin package is made possible by multiplexing the 14 address bits (required to address 1 of 16,384 bits) into the 2116 on 7 address input pins. The two 7-bit address words are latched into the 2116 by the two TTL clocks, Row Address Strobe ( $\overline{RAS}$ ) and Column Address Strobe ( $\overline{CAS}$ ). Non-critical clock timing requirements allow use of the multiplexing technique while maintaining high performance. Data is stored in the 2116 in single transistor, dynamic storage cells. The storage cells require refreshing for data retention. Refreshing is accomplished by performing a memory cycle at each of the 128 row addresses every 2 milliseconds. The purpose of this Application Brief is to describe the basic internal operation of the 2116 and to outline the areas in design which allow a 2104A/2116 compatible memory system. #### **Device Internal Operation** Operation of the 2116 is most easily understood with the aid of the block diagram shown in Figure 2. As is shown in this figure, the 2116 is arranged as two 8192-bit storage arrays sharing a common set of column address decoders and a common I/O bus. Each array is arranged in a 64 row by 128 column matrix of storage cells with 128 sense amplifiers per array. Row address bit $A_6$ is decoded and selects one of the two arrays to be active during any given memory cycle. Thus, only one set of 128 sense amplifiers is active during a cycle maintaining low operating power. Figure 2. 2116 Block Diagram The storage cells are implemented with a single transistor and a "storage" capacitor and are called single transistor cells. A cell is accessed by the coincidence of a row select (defined by address bits A<sub>0</sub> - A<sub>6</sub>) and a column select (defined by address bits A<sub>7</sub> - A<sub>13</sub>). On chip timing and control generators provide the internal timing signals for decoding, data sensing, read/write strobing and I/O data gating. The timing circuits in the 2116 are activated by the negative going edges of the two TTL clocks, RAS and CAS. #### **Data Sensing** Data is stored in the 2116 storage cells as one of two discrete voltage levels on the cell capacitor; a high is ~VDD (+12V) and a low is ~VSS (ground). These levels must be sensed by the data sense amplifiers and propagated to the Data Output (DOUT) in order to fulfill the function of a RAM device. Sensing of the stored levels is destructive and automatic restoration (rewriting) of the sensed data must also occur. The 2116 data sensing scheme is known as the Dummy Cell Reference technique. The reference level that the sense amplifier compares the stored level to is a level stored in a special, non-accessable storage cell. The level stored in this reference or "dummy" cell is less than the minimum allowable stored high level and greater than the maximum allowable stored low. Examination of the simplified sense amplifier schematic of Figure 3 will clarify the sensing operation. Figure 3. Simplified 2116 Data Sensing Schematic During the $\overline{RAS}$ clock off time (high), $\emptyset p$ turns on devices Q5 and Q6 connecting nodes A and B to VDD and precharging the nodes to $V_X(\sim VDD-VT)$ where $V_T$ is the MOS device threshold voltage). Device Q7 is also turned on by $\emptyset p$ and connects nodes A and B together assuring that they reach the same precharge level. $\emptyset p$ also turns on device Q9 precharging the dummy storage cell capacitor (CDSTG) to $V_REF$ . When $\overline{RAS}$ goes active (low), $\emptyset p$ turns off isolating nodes A and B and the dummy cell capacitor. When the row address bits have been decoded and the row select is valid, $\emptyset A$ turns on Q8 and Q10, the dummy cell and storage cell transistors respectively. This connects the cell capacitors to the bit sense lines (Bit Sense Line Left [BSLL] and Bit Sense Line Right [BSLR]). If the voltage stored in CSTG is greater than the voltage stored in CDSTG (VREF), node A will be higher than node B. This voltage inequality will cause the sense amplifier (a crosscoupled latch made up of devices O1 and O2) to switch when load devices Q3 and Q4 are turned on by \( \Psi\_B \). The latch will switch node B to VSS and node A to ~VDD due to the regenerative action of the latch. OB is delayed from OA sufficiently to allow the voltages on nodes A and B to stabilize prior to enabling the sense amplifier. If the voltage stored in CSTG had been less than that stored in CDSTG, the latch would have sensed a low and switched such that node A would be at VSS and node B would be at ~VDD. After the stored level has been sensed against the reference level, the sense amplifier will have forced BSLL to a level corresponding to the level originally stored in the storage cell capacitor (VDD if VCSTG > VREF or VSS if VCSTG < VREF). Since the storage cell transistor (Q10) is still turned on, the storage cell capacitor will be charged to the BSLL level. This effectively restores the sensed data into the cell capacitor but at full levels, not leakage or noise degraded levels. This is also what occurs when a storage cell is refreshed, the data integrity is restored through the sensing function. Note that the stored level only has to be greater than or less than VREF, not full VDD or VSS levels. This is important because leakage currents from the storage cell capacitor degrades a stored high level toward VREF while system ground noise degrades a stored low level toward VREF. Leakage degraded high levels are the most serious design problem and VREF is generally set closer to VSS than to VDD to counteract the leakage effects. Leakage of stored high levels is also the reason dynamic storage RAMs must be periodically refreshed. #### Data Storage The block diagram in Figure 2 shows that the two 8192-bit arrays in the 2116 share a common I/O bus and common column decoders. The simplified schematic of Figure 4 shows one set of corresponding columns from the two arrays with their sense amplifiers and I/O gating. As shown, the I/O bus consists of two parallel, opposite polarity data lines which connect the column(s) to the Data In and Data Out latches. Referring to the previous discussion of the operation of the sense amplifiers and storage cells, a "stored level" or data map may be developed for the 2116. Figure 4. I/O Line and Data Column Schematic Column select device (Q3) connects sense amplifier A1 and its related storage cells to the $\overline{I/O}$ line. Data stored in the cells on A1's BSLR will be inverted with respect to the data level at the Data Input (DIN). Data in the cells on BSLL will be the same polarity as DIN since the I/O bus data is inverted through the sense amplifier. Conversely, sense amplifier B1 and its related cells are connected to the I/O line by device Q4 and data on it's BSLL will be DIN while data on it's BSLR will be $\overline{DIN}$ . These data inversions are internal to the 2116 and are invisible to the user since DOUT will be the same polarity as DIN. The data map for the 2116 is therefore, as shown in Figure 5. This figure also indicates the address map for the 2116. #### Address Latches The 7-bit row and column address words are latched into internal latches by $\overline{RAS}$ and $\overline{CAS}$ respectively. These latches capture the TTL level address information on the shared address input pins and convert the TTL levels to the MOS levels (12V) required internally by the 2116. #### **Data Latches** Both the Data Input (DIN) and Data Output (DOUT) information is latched by the 2116. The input data is latched by the logical AND function of $\overline{RAS}$ , $\overline{CAS}$ , and $\overline{WE}$ . When a data cycle is being performed ( $\overline{RAS}$ low), DIN will be latched by the falling edge of the last of the two control signals ( $\overline{CAS}$ or $\overline{WE}$ ) to go low. In a "fast" write cycle,i.e., $\overline{WE}$ low before $\overline{CAS}$ goes low, the $\overline{CAS}$ edge will operate the latch. In a "late" write ( $\overline{CAS}$ low before $\overline{WE}$ goes low) or read-modify-write cycle, DIN is latched by the falling edge of $\overline{WE}$ . Figure 5. 2116 Address and Data Map The Data Output (DOUT) latch and buffer is controlled by $\overline{CAS}$ . The leading (falling) edge of $\overline{CAS}$ in any cycle causes DOUT to assume an opencircuit (HI-Z) state. At access time (tRAC or tCAC), DOUT will assume a data state (high or low) dependent upon the type of data cyle performed or will remain in the HI-Z state if the cycle was a $\overline{CAS}$ -only deselect cycle. The DOUT state is latched and remains valid until the next cycle during which a $\overline{CAS}$ occurs. Table I summarizes the states the data output assumes for each type of 2116 cycle. #### Refresh Modes The data stored in the 2116 single transistor storage cells may be refreshed in any of three modes. The cells must be refreshed every 2msec. Read Cycle Refresh: A read cycle at each of the 128 row addresses (A<sub>0</sub> - A<sub>6</sub>) of the 2116 will refresh all the storage cells. This refresh mode is useful only when the memory system consists of a single row of devices (16K words X n-bits) and OR-tying of outputs is not necessary. Each device will access data during the refresh cycle and OR-tying of device outputs would result in conflict between devices for the output data bus. Write cycles also fulfill the refresh requirement but the selected cell (determined by the column address) on the row being refreshed will have new data written into it while the remaining 127 cells on the row are simply refreshed. Table 1. Data Output Content | Type of Cycle | Data Latch Content (DOUT) | |--------------------------------------------------------------------|-----------------------------------------------------------------------------------| | Read Cycle | Data from Addressed Memory<br>Cell | | Write Cycle | Input Data (DIN) | | RAS-Only Cycle | Data from previous Cycle or<br>HI-Z if Device was Deselected<br>in previous Cycle | | CAS-Only Cycle | HI-Z (CAS-Only Deselects Device and Turns Output Buffer Off) | | R-M-W Cycle | Data Read from Addressed<br>Memory Cell During Read<br>Portion of Cycle | | Page Mode Entry<br>Cycle | Data from Addressed Memory<br>Cell | | Page Mode Read<br>Cycle | Data from Addressed Memory<br>Cell | | Page Mode Write<br>Cycle (or Page<br>Mode Write and<br>Exit Cycle) | Input Data (DIN) | $\overline{RAS}$ -Only Refresh: A cycle with only the $\overline{RAS}$ clock active, performed at each of the 128 row addresses will refresh the 2116 storage cells. This mode is useful when the memory system consists of multiple rows of devices. The data outputs of the RAMs may be OR-tied when $\overline{RAS}$ -only refresh cycles are performed since the DOUT line of each 2116 will remain unchanged during the refresh cycle. CAS-Before-RAS-Refresh: The 2116 storage cells may be refreshed with only 64 cycles each 2msec if the CAS-before-RAS mode is used. In this mode, initiated by CAS being valid (low) when RAS goes low, both 8KX1 halves (see Figure 2) of the 2116 are turned on and one row in both halves is refreshed during each cycle. Since there are 64 rows of cells in each half, only 64 cycles are required to refresh all the cells. This refresh mode is also useful in systems with multiple rows of devices since receipt of a CAS before the RAS turns off all device outputs, thereby preventing OR-tied data conflicts. #### APPLICATIONS INFORMATION The Intel® 2116 is functionally compatible with the industry standard Intel® 2104A 16-pin 4K RAM. It is pin compatible with the 2104A with the exception of the seventh address bit (A6) input pin. The 4K RAM uses that pin as the Chip Select (CS) input pin. The CS signal on the 4K RAMs was essentially treated as a seventh column address bit and, therefore, there is considerable similarity between the 16K and 4K 16-pin RAMs. The following applications information will concentrate on designing compatible 4K/16K memory systems rather than on just using the 2116. Additional basic applications information on the use of 16-pin, multiplexed address RAMs is contained in the next section of this Handbook. #### Implementing Refresh The 2116 may be refreshed in any of three modes. Read cycles and $\overline{RAS}$ -only cycles refresh the row of storage cells (1 of 128 rows) addressed by A0 through A6 and, therefore, require 128 cycles each 2msec to refresh the stored data. The third 2116 refresh mode, $\overline{CAS}$ -before- $\overline{RAS}$ , refreshes two rows of storage cells during each cycle and, therefore, only requires 64 cycles each 2 msec to refresh the stored data. The 2104A is compatible with all three 2116 refresh modes. A very simple compatible refresh system would perform 128 RAS-only refresh cycles each 2 msec on both the 2104A and 2116. The 2104A would of course be refreshed twice as often as necessary but this is not a problem. The advantage would be that no logic or timing change would be necessary to differentiate between the 4K and 16K RAMs for refreshing. Read cycles could also be used with 128 cycles each 2 msec but the 2104A $\overline{CS}$ input would need to be driven high (deselected) during each cycle to prevent data bus conflicts between OR-tied 2104A data outputs during refresh. This requires a logic control funtion of $\overline{CS}$ during refresh (and read cycles also dissipate more power than RAS-only cycles) so most systems will use $\overline{RAS}$ -only refresh. Each of the first two refresh modes require 128 refresh cycles each 2 msec. Assuming a system cycle time of 500 nsec, 3.2% of the available memory time is required for refreshing. In many systems, this loss of memory availability is of no consequence. In the high throughput memory system environments found in many large and mid-sized computer systems, however, any loss of memory availability is undesireable. For these systems, the 64 cycle refresh mode is advantageous since it requires only 1.6% of the available memory line, a 50% savings over 128 cycle refresh. It is also compatible with the 4K RAM systems presently in use since the the 4K RAMs require only 64 refresh cycles each 2 msec. The 2116 automatically goes into its 64-cycle refresh mode when CAS is low (active) at the time RAS goes low (active). When this CAS-before-RAS condition is satisfied, the 2116 ignores address bit A6 and refreshes one row in each half of the device, thus refreshing all 128 rows of storage cells in only 64 cycles. Address bits A0 through A5 determine which rows are refreshed. The 2104A will also accept the CAS-before-RAS cycle and will simply perform a READ cycle on the row addressed by address bits A0 through A5, thereby refreshing the row of storage cells. The 2104A CS input should be driven high (unselected) during this refresh mode to prevent conflicts between OR-tied data outputs just as with normal read cycle refreshing. #### Address Multiplexing/Refresh Timing After the refreshing mode has been selected, the address multiplexer and refresh address counter/timer must be configured to support the selected operational mode. The simplest compatible mode (128-cycle RAS-only refresh) will again be developed first. Figure 6 shows the detailed block diagram of the logic required to perform the multiplexing/refresh function for the 2104A/2116 compatible system. An implementation of the required logic using the Intel® 3222 and Intel® 3242 Schottky TTL memory support devices is shown in Figure 7. The 2104A requires 12 address bits multiplexed into 6 address input pins plus a Chip Select (CS) input. The 2116 requires 14 address bits multiplexed into 7 address input pins and no $\overline{\text{CS}}$ signal. Rather than requiring jumpers or strapping at each address multiplexer input pin, the address assignments shown in Figure 1 are "scrambled" to minimize the strapping requirements as much as possible. This address scrambling effects only the column addresses to the 2116. It results in the column address to the memory devices progressing in the order 0, 2, 4, 6, $\dots$ , 124, 126, 1, 3, 5, 7, $\dots$ 125, 127 as the column address bits (A9 through A13) from the processor progress in the order 0, 1, 2, 3, 4, ...., 125, 126, 127. This does not effect refreshing since only the column address bits are scrambled. No system effects will result from this technique but it is necessary to be aware of the addressing characteristics while troubleshooting the system. Figure 6. Detailed Block Diagram of Address and Refresh Logic Figure 7. 4K/16K Memory System Control The circuit of Figure 7 assumes a memory board configuration of four rows of memory devices (16K words X n-bits with the 2104A or 64K words X n-bits with the 2116). It also assumes that row selection will be via $\overline{RAS}$ gating for both the 2104A and 2116 and that the $\overline{RAS}$ -only refresh mode will be used with both devices. The address decoding for row selection and $\overline{RAS}$ gating is performed by the 3205. Only address inputs A0 and A1 of the 3205 are used and the E3 enable input pin is used to inhibit the address decoding during refresh cycles. Processor address bits $A_{12}$ and $A_{13}$ are decoded by the 3205 when the 2104A is used (14 system address bits total) and address bits $A_{14}$ and $A_{15}$ are decoded for row selection with the 2116 (16 system address bits total). This requires strapping of the proper system address bits into the 3205 as indicated in Figure 7. A 74S00 quad Nand gate is used in an inverting OR gate configuration to provide either 1-of-4 RAS enables during data cycles or 4-of-4 RAS enables during refresh cycles to refresh all rows at once. The 3242 includes the refresh address counter and the counter is incremented following each refresh cycle by the high-to-low transition of the REFRESH ENABLE signal at the 3242 COUNT input. An optimization of the configuration of Figure 7 would be to select between 64-cycle refresh for the 2104 A and 128-cycle refresh for the 2116. This would optimize the memory availability for each device type while using RAS-only refresh cycles. Figure 8 shows the modifications required on the circuit of Figure 7 to implement the refresh switching. If 64-cycle refresh is desired for both the 4K and 16K RAMs, clock control logic is necessary to switch CAS low prior to RAS during refresh cycles. The $\overline{\text{CS}}$ pin of the 2104A must also be driven high during refresh cycles to prevent data output bus conflicts. One possible logic configuration to perform the switching function is shown in figure 9. #### Power Distribution/Decoupling The recommended printed circuit board layout for the memory device array is shown in Figure 10. Notice that each power supply distribution system Figure 8. Refresh Timing Switching Figure 9. Multiplexed CAS for 64 Cycle Refresh in this double-sided layout is gridded both horizontally and vertically at each device location. This technique provides a low inductance, high quality distribution system which performs as well as multilayered layout techniques. When the layout of Figure 2 and the following recommended decoupling capacitance values are used, power supply noise levels within the memory device matrix will be within the required operational limits for the 2104A and 2116. Recommended decoupling for the 2104A is as Follows: V<sub>DD</sub>: A 0.1μF ceramic capacitor between V<sub>DD</sub> and VSS at every other device location. A 10µF tantalum or equivalent bulk capacitor adjacent to the array for each 16 devices in the array. V<sub>BB</sub>: A 0.1μF ceramic capacitor between V<sub>BB</sub> and VSS at every other device location (preferably alternate devices to the VDD decoupling). > A 10µF tantalum or equivalent bulk capacitor adjacent to the array for each 32 devices in the array. VCC: A 0.01μF ceramic capacitor between VCC and VSS for each 8 devices in the array. Recommended decoupling for the 2116 is the same as for the 2104A with the following exceptions: VDD: Use $0.33\mu$ F ceramic capacitors rather than Use a $20\mu F$ tantalum rather than a $10\mu F$ . A common configuration would be to use $0.33\mu$ F ceramics for VDD decoupling with both the 2104A and 2116. Also use a 10µF tantalum on VDD for each 8 devices in the array. The VBB and VCC decoupling would use the recommended values for the 2104A. This configuration would yield acceptable results with both the 4K and 16K devices and would most likely be more economical than using two different configurations. **DECOUPLING CAPACITORS** D = 0.33 $\mu$ F to V<sub>DD</sub> TO V<sub>SS</sub> B = 0.1 μF V<sub>BB</sub> TO V<sub>SS</sub> C = 0.01 µF V<sub>CC</sub> TO V<sub>SS</sub> Figure 10. Recommended two-Sided Board Layout for 2116 ## Application of the Intel® 2104A 4k RAM Jim Coe Application Engineering #### **Contents** | INTRODUCTION | |------------------------------------------------| | DEVICE CIRCUIT OPERATION | | Data Accessing | | Clock Input Buffers | | Address Buffer/Latch | | Data Sensing | | Data Sense Amplifier | | Output Data Latch/Driver | | APPLICATIONS INFORMATION | | Addressing | | Read Cycle | | Write Cycle | | Refresh | | Page Mode Operation | | Power Dissipation/Operating3-7 | | Standby Power-Refresh Only | | Data Output Operation | | POWER DISTRIBUTION/DECOUPLING3-8 | | General | | Printed Circuit Board Trace Characteristics3-9 | | Decoupling Capacitor Characteristics | | Power Distribution System Characteristics 3-10 | | Recommended Decoupling Values | | I <sub>RB</sub> Characteristics | | *DD | #### INTRODUCTION The Intel® 2104A is a 4096 word by 1 bit dynamic random access memory. The 2104A is fabricated using Intel's proven n-channel silicon gate MOS technology. The device is packaged in a standard 16-pin DIP. The pin configuration and logic symbol are shown in Figure 1. #### PIN NAMES | A <sub>0</sub> · A <sub>5</sub> | ADDRESS INPUTS | WE | WRITE ENABLE | |---------------------------------|-----------------------|-----|--------------| | CAS | COLUMN ADDRESS STROBE | VBB | POWER (-5V) | | ĊS | CHIP SELECT | Vcc | POWER (+5V) | | Din | DATA IN | VDD | POWER (+12V) | | DOUT | DATA OUT | Vss | GROUND | | RAS | ROW ADDRESS STROBE | | - | Figure 1. 2104A Pin Assignments The combination of Intel's n-channel silicon gate process and circuit design has resulted in a part that is fast, easy to use, and economically produced in large volume. In addition, the combination of process and device design has resulted in a small device using conservative layout rules. The small size offers advantages in both large volume production and increased reliability. The 2104A operates with three power supplies relative to ground: V<sub>DD</sub> (+12V), V<sub>BB</sub> (-5V), and V<sub>CC</sub> (+5V). The V<sub>CC</sub> (+5V) supply is connected only to the output buffer of the 2104A and may be turned off during power down operations. The unique design of the 2104A allows it to be packaged in the industry standard 16-pin dual-in-line package. The 16-pin package provides the highest system bit densities and is compatible with widely available automated handling equipment. The use of the 16-pin package is made possible by multiplexing the 12 address bits (required to address 1 of 4096 bits) into the 2104A on 6 address input pins. The two 6-bit address words are latched into the 2104A by the two TTL clocks, Row Address Strobe ( $\overline{RAS}$ ) and Column Address Strobe ( $\overline{CAS}$ ). Non-critical clock timing requirements allow use of the multiplexing technique while maintaining high performance. The dynamic storage cell provides high speed along with low power dissipation. The memory cell requires refreshing for data retention. Refreshing is most easily accomplished by performing a read cycle at each of the 64 row addresses every 2 milliseconds. The purpose of this application note is to describe the internal operation of the 2104A and outline those areas in system implementation to which the designer should pay particular attention. #### DEVICE CIRCUIT OPERATION Operation of the 2104A is most easily understood with the aid of the block diagram shown in Figure 2. As is shown in this figure, the memory array is arranged in a 64 row X 64 column matrix of storage cells. The storage cells are implemented with select transistors and "storage" capacitors. The operation of the storage cell will be discussed later. The cell is accessed by the coincidence of a row select (defined by addresses An-A5) and a column select (defined by addresses A6-A11) signal at the desired address. On chip timing and control generators provide the internal timing signals for decoding, read/write strobing, data gating and output gating. All of the timing circuits in the 2104A are activated by the negative going edges of the two TTL clocks, RAS and CAS. Figure 2. 2104A Block Diagram #### Data Accessing Prior to discussing the RAS/CAS timing relationships, a discussion of the basic operation of dynamic 4K RAM devices is in order. Access of stored data from a dynamic memory device consists of two discrete retrieval operations. The first of these operations is the selection of the desired row of storage cells (1 of 64 rows of 64 cells in the 2104A), sensing the data stored in each of the cells with sense amplifiers (64 sense amplifiers in the 2104A), and restoring the sensed data back into the cells since the readout is destructive. When this operation is complete, the sensed data (64 bits) is available at the output of the sense amplifiers. This operation may be completed with only the row address and a clock (\$\overline{RAS}\$ with the 2104A) having been supplied to the memory device. This first operation fulfills the refresh requirement on the selected row since data has been restored in the cells on the row. The second operation consists of connecting the output of one of the sense amplifiers to the device data output via a multiplexer (64 to 1 in the 2104A) and latching the data into the output data latch. In essence, this is accessing data from the sense amplifier outputs rather than from the data cells. This operation requires a column address and a clock (CAS with the 2104A). This second operation is the characteristic which makes page-mode operation possible. Page-mode will be discussed in the Applications Information Section. The two access operations may occur in parallel as in the 18-pin and 22-pin 4K RAMs or in a time sequential manner in a 16-pin 4K RAM such as the 2104A. With proper design techniques such as used in the 2104A, the sequential mode of operation may be used, saving package pins and with no performance loss as compared to the parallel mode RAMs. In the parallel mode RAMs (such as the Intel® 2107B) all address information is applied to the RAM at the same time and both access operations occur simultaneously. The cell data access is the slower of the two operations and is the limiting factor in device speed. The selection of the proper sense amplifier output for connection to the device output is completed prior to the time it is necessary. In the sequential mode 2104A RAM, cell data access is begun first by the latching in of the row address information (6-bits for 1 of 64 row select) by the RAS. The access of data from the sense amplifier outputs is faster and thus may be started later without impacting overall access time [up to 70 nanoseconds (tRCL(max)) later in the 2104A-2]. The 6-bit, 1 of 64 sense amplifier data address (column address) is latched into the 2104A-2 by the CAS. As long as the sense amplifier output data access is started prior to 70 nanoseconds into the memory cycle, the limiting access time is tRAC, the data cell access time plus the propagation time through the sense amplifier data select multiplexer. This access time is the same as the parallel mode access time would be. If the column address latching is delayed until later than 70 nanoseconds into the memory cycle, the limiting access time will become the sense amplifier data access time. In this instance, the access time will be $t_{CAC}$ (access time from $t_{CAS}$ which includes the sense amplifier output data multiplexer propagation time) plus $t_{RCL}$ actual (the actual $t_{RAS}$ to $t_{RAS}$ delay time). It is obvious that it is desirable to latch the column address into the 2104A-2 at or prior to the 70 nanosecond point in the memory cycle to preclude lengthening of data access time. In the 2104A-2, a 45 nanosecond window is provided during which $\overline{CAS}$ may be switched while maintaining device access time. In other words, the $\overline{CAS}$ leading edge may occur at any time between 25 and 70 nanoseconds following $\overline{RAS}$ and the access time will be tRAC. Timing accuracy required between $\overline{RAS}$ and $\overline{CAS}$ is thus reduced. The advantages of this timing "window" will be discussed in the Applications Information Section. #### **Clock Input Buffers** The two device clocks, RAS and CAS, are TTL compatible, active-low signals. The clock input buffers are inverters which convert the TTL levels to the MOS (12 volt) levels required within the 2104A. The major design consideration for these buffers is speed since it is desirable to respond to the clock inputs as quickly as possible to obtain minimum data access. The speed is obtained by implementing the inverters with high gain (large geometry) devices operating at relatively high current levels. The inverter circuit is shown in Figure 3. Figure 3. Simplified CLOCK Input Buffer The inverter uses a bootstrapped, 0.7 milliampere (typical) load device. The bootstrapping is used to assure that the load device (Q2) is fully turned-on so that the drain voltage of Q1 reaches VDD. Without the bootstrapping, the drain of Q1 would only reach VDD-VT where VT is the load device threshold voltage. This would slow down the inverter operation and affect the response time to the clock(s). The current requirement of the input buffer accounts for the difference in standby power levels between the 16-pin TTL clock devices and the 18 or 22-pin MOS clock devices. When the RAS clock is inactive (high), the 2104A RAS buffer is on and the inverter load current (2.0mA maximum) is drawn from The V<sub>DD</sub> supply yielding the 26.4mW maximum standby power specification. MOS clock devices (such as the Intel® 2107B) have inactive low clocks and no buffer is on during standby, yielding standby power specifications under 3mW maximum (leakage currents only). This standby power reduction at the memory device level is offset at the system level by the larger power dissipation levels of MOS level clock driver devices versus TTL level drivers. The 2104A TTL clock inputs are lower in capacitance than the MOS clock inputs (7 picofarads versus 25 picofarads). At a given speed, this means a typical TTL driver can drive 32 2104A clock inputs while a typical MOS clock driver can drive only 10 2107B clock inputs. #### Address Buffer/Latch The TTL-level compatible address buffer/latch circuit is shown in Figure 4. This circuit senses the input TTL level, translates it to MOS signal levels, and latches the address information. There are two groups of six input buffer/latches in the 2104A; one for the six row addresses and one for the six column addresses. The operation of each group of latches is the same except for the clock signals which control their function. The operation of the address buffer/latch is as follows: During the clock $(\overline{RAS} \text{ or } \overline{CAS})$ off time (tRP or tCP) both sides of the latch (Nodes A and B) are precharged to $V_X$ ( $\approx 10$ volts) by devices Q7 and Q9. Device Q8 is turned on during the precharge period to assure that the two nodes charge to the same potential. Internal signal $\emptyset P$ controls the precharge devices and is on while the $\overline{RAS}$ and $\overline{CAS}$ clocks are off (at $V_{\overline{IH}}$ ). When the appropriate system clock ( $\overline{RAS}$ or $\overline{CAS}$ ) goes low (active), $\emptyset P$ turns off isolating the two precharged nodes and internal clock phase $\emptyset A$ turns on connecting the TTL address (AIN) to Node C (the gate of the input buffer device Q2 and capacitor C1). Clock phase $\emptyset A$ stays on for the address hold time ( $t_{AH}$ ) and then turns off isolating Node C from the shared address input pin. The TTL level which was on the address pin during $t_{AH}$ is still stored on capacitor $C_1$ allowing the address latch additional time to capture the address. This "sample and hold" technique allows short address hold times to be achieved. Figure 4. Simplified Address Buffer/Latch Schematic Internal clock phase $\emptyset_B$ turns on after a slight delay from phase $\emptyset_A$ turning on. Phase $\emptyset_B$ enables the buffer/latch by turning on load devices Q3, Q6, and Q10. The buffer (Q2 and Q3) converts the TTL level address input to MOS levels (VSS and VDD) and drives Node A of the latch. The delay between $\emptyset_A$ and $\emptyset_B$ is to allow the voltage at Node C to stabilize prior to enabling the buffer/latch. A TTL high level at the address input will force Node A to VSS. The cross-coupled latch devices (Q4 and Q5) will then switch driving Node B to VDD. Conversely, a TTL low level at the address input will force Node A to ~VDD and Node B to VSS. Since the buffer/latch is isolated from the address input after tAH, the latched address will remain in the latch even though the TTL level at the address input may change due to the multiplexing of the addresses. #### **Data Sensing** A major contributor to the operating margins of the 2104A is the use of two single-transistor storage cells per bit of storage. The effect of using two cells per bit rather than one is best understood by comparison of the data sensing function when used with one and two cells per bit. Figure 5 illustrates the commonly used sense amplifier and reference voltage scheme for single cell per bit 4K RAMs. The sense amplifier in Figure 5 senses data stored in a storage cell by comparing the voltage level in the storage cell capacitor to the voltage level in the cell capacitor of a "dummy" storage cell. The dummy cell capacitor contains a voltage which is less than the minimum high level and greater than the maximum low level which may be stored in the storage cell capacitor. The sense amplifier then senses the differential level between the storage and dummy cell capacitor voltages. The level stored in the dummy cell would ideally be equal to one-half the difference between a minimum written high and a maximum written low as this would yield a maximum differential across the sense amplifier during sensing. Unfortunately, leakage currents from the storage capacitors degrade the written high levels toward the written low levels. This normally requires that the designer set the dummy storage cell level lower (closer to a low level than a high level) to compensate for leakage degradation of a stored high level. Although this "lower" reference level tends to compensate for a leakage degraded high level, it also makes it more difficult to sense a ground (VSS) noise degraded low level. Thus, designs with dummy reference cells must necessarily be a compromise in the maximum differential level between the storage and dummy cells and can never have a differential greater than one-half the difference between a high and low level. The dummy cell technique is used (rather than simply developing a reference voltage level with a resistive divider) because it contributes to the capacitive balance of the sense amplifier. The sense amplifer of Figure 5 will operate with maximum margins only when the capacitance seen by Node B is the same as the capacitance seen by Node A, i.e., the capacitances are equal or balanced. The capacitances of the left (BSLL) and right (BSLR) bit sense lines as well as the dummy cell and storage cell capacitances can be made approximately equal by layout constraints. The effect of the I/O line connection to the right bit sense line is to add capacitance on the right bit sense line which is not offset or balanced by capacitance on the left bit sense line. The placement of the dummy cell on the bit sense line also contributes to capacitance imbalance since its location is not a mirror image of the accessed storage cell. The resistive effects of the bit sense line magnify the effect of this placement disparity during the data sensing process. The ideal situation would be a dummy cell mirroring the placement of the accessed data cell and a balancing capacitance to the I/O connection capacitance. This is essentially the technique used in the Intel<sup>®</sup> 2104A. Instead of a dummy cell containing a reference level of one-half a minimum high level, the 2104A stores the full opposite data level in a mirror image storage cell physically located near the accessed storage cell as shown in Figure 6. Not only does this mean that the storage cell and "image" cell capacitance and location with respect to the sense amplifier are equal, but the data level is now being sensed against the full opposite level rather than one-half of the minimum high level. Thus, the sense amplifier is seeing the maximum possible differential signal during the sensing operation. Also, notice in Figure 6, that there is an I/O connection to each bit sense line rather than only to one. The I/O capacitance contribution to the bit sense line capacitance is therefore equal, contributing again to the overall balance of the sense amplifier. The 2104A sense amplifier sees essentially equal capacitances at nodes A and B and this contributes greatly to the margins of the sensing operation. This balance of the sense amplifier and the sensing of data against a reference of a full opposite level allows the cell capacitors to be a smaller value than with the dummy cell approach (for equal margins) and allows 8192 cells to occupy only slightly more chip area than 4096 cells previously occupied in the Intel® 2104. Figure 5. Old Dummy Cell Data Sensing Technique - Each storage location consists of two cells. Each cell is formed by single transistor and storage capacitor as shown. - At row select time, two cells are turned on simultaneously to gate the data to the data sense latch. - Data is stored in a given address location as both a high and a low on each of the two respective data cells. Figure 6. 2104A !mage Cell Data Sensing Technique #### **Data Sense Amplifier** The data sense amplifier of the 2104A is a cross-coupled static latch as shown in Figure 7. The state Figure 7. Simplified Data Sense Amplifier Schematic the latch assumes during sensing of the stored data depends upon the differential voltage between nodes A and B. If the voltage on node A is higher than the voltage on node B, transistor Q2 will turn on switching node B and the gate of transistor Q1 to VSS turning transistor Q1 off. Conversely, if the voltage on node B is higher than the voltage on node A, transistor Q1 will turn on while transistor Q2 will be turned off. Devices Q4 and Q5 act as loads for the switching transistors Q<sub>1</sub> and Q<sub>2</sub>, respectively. Additional transistors (Q6 through Q<sub>10</sub>) shown in the circuit diagram of Figure 7 serve to precharge nodes A and B to ~VDD in preparation for the next memory cycle. This precharging assures that the sense amplifier and bit sense lines begin each memory cycle in the same known condition or state with no "history" or "memory" of data from previous cycles eliminating data pattern effects on the sensing function. Note that the 2104A has precharge transistors connected to both ends of the bit sense lines to speed up the precharging of the lines and sense amplifier. This increases the timing margin of the clock off time (tpp) and enables the 2104A to run short memory cycles without degradation of the precharge function. The "folded", close proximity bit sense lines shown in Figure 6 and transistor Q8 of Figure 7 assure that the precharge level of each pair of bit sense lines and the associated sense amplifier nodes reach the same precharge level contributing to the balance of the sensing function. Transistor Q3 in Figure 7 turns the sense amplifier on by completing the current path to VSS when the row address bits have been decoded and the desired row of storage cells selected. The gated shutoff circuit controls transistors Q11 and Q12 to reduce the power dissipation of the sense amplifier following the sensing of the stored data. The shutoff circuitry senses the levels on Nodes A and B and turns off the load current to the switching transistor (Q1 or Q2) which is turned on to VSS. This reduces the IDD current drawn by the sense amplifier and contributes to the low power dissipation of the 2104A. #### Output Data Latch/Driver A simplified schematic of the 2104A output data latch/driver is shown in Figure 8. The three operational states for the output driver are: - 1) "1" output (Q1 on and Q2 off) - 2) "0" output (Q1 off and Q2 on) - 3) Open output (Q1 and Q2 off) Devices $Q_1$ and $Q_2$ are large geometry devices which allow the output of the 2104A to source and sink the relatively large current levels associated with TTL interfaces. Devices $Q_3$ through $Q_6$ control the output driver stage in conjunction with the data latch. Figure 8. 2104A Output Data Latch and Buffer The inputs to the latch are data from the selected cell and a clock phase ( $\emptyset_{ACC}$ ) which is related to access time from the cell matrix. At the proper time after the memory cycle starts, $\emptyset_{ACC}$ will go high, clocking the data from the selected cell into the latch. The O and O outputs of the latch then drive the gates of devices Q<sub>1</sub> and Q<sub>2</sub> controlling the output level. The accessed data will remain in the latch until the next cycle when new data will be clocked into the latch. During a write cycle, the data input to the latch is the data on the I/O lines which is the data to be written into the selected cells. The data latch will, therefore, contain the input data following a write cycle. The first two of the three possible output data states are, therefore, related to the data level stored in the latch. The third or open-circuited state occurs when devices $Q_1$ and $Q_2$ are both off (gates at VSS). Internal signal $\emptyset_{OD}$ turns on devices $Q_3$ and $Q_4$ connecting the gates of devices $Q_1$ and $Q_2$ respectively to VSS from shortly after the $\overline{CAS}$ input switches low until data access time. This signal forces the data output to the open-circuited condition following $\overline{CAS}$ in every memory cycle guarantying that no two OR-tied data outputs in a system will be on at the same time. The control clock phase $\emptyset_{OD}$ is a logic function of $\overline{CAS}$ and $\overline{CS}$ . Table I lists the various combinations of $\overline{CAS}$ and $\overline{CS}$ and the corresponding states of $\emptyset_{OD}$ . Devices Q5 and Q6 in Figure 8 are simply series switches which isolate the Q and $\overline{Q}$ outputs of the data latch from output devices Q1 and Q2 until the latch data has stablized. Q5 and Q6 are controlled by the inverse of $\emptyset$ OD so that the latch is isolated from Q1 and Q2 when the gates of Q1 and Q2 are connected to VSS. Table I. Operational States of DOD | RAS | CAS | CS | Ø <sub>OD</sub> | COMMENTS | |------|-----|---------------|-----------------|----------------------------------------| | LOW | LOW | HIGH | HIGH | Device Deselected by CS (DOUT = HI-Z) | | LOW | LOW | LOW | LOW | Device Selected by<br>CS (DOUT = Data) | | HIGH | LOW | Don't<br>Care | HIGH | Device Deselected by CAS (DOUT=HI-Z) | #### APPLICATIONS INFORMATION #### Addressing The 2104A RAM combines the advantages of a very high speed RAM with the high packing density of the industry standard 16 pin dual-in-line package. The use of the 16 pin package is made possible by multiplexing the 12 address inputs (required to access 4096 words) on 6 external address pins. Two externally applied negative going clocks, Row Address Select (RAS), and Column Address Select (CAS), are used to strobe the two sets of 6 address bits into the internal address buffer registers. The first clock, RAS, strobes in the six low order address bits (A0-A5) which select one of 64 rows. The second clock, CAS, strobes in the six high order address bits (A6-A11) which select one of 64 columns and Chip Select (CS). Note that CS and $\overline{\text{WE}}$ do not have to be valid until the second clock, $\overline{\text{CAS}}$ . It is, therefore, possible to start a memory cycle *before* it is known which device must be selected or what type of cycle is to be performed. This can result in a significant improvement in *system* access time since the decode time for chip selection does not enter into the calculation for access time. #### Read Cycle A memory cycle begins with addresses stable and a negative transition of $\overline{RAS}$ . The data-out pin of the selected device will unconditionally go to a high impedance state immediately following the leading edge of $\overline{CAS}$ and remain in this state until valid data appears at the output (refer to the Data Output Operation Section). The selected output data is internally latched and will remain valid until a subsequent $\overline{CAS}$ is given to the device by a Read, Write, Read-Modify-Write or Refresh cycle. Dataout goes to a high impedance state for all nonselected devices ( $\overline{CS}$ high) that receive $\overline{RAS}$ and $\overline{CAS}$ Device access time, t<sub>ACC</sub>, is the longer of two calculated intervals: 1) $t_{ACC} = t_{RAC}$ OR 2) $t_{ACC} = t_{RCL} + t_{T} + t_{CAC}$ Access time from $\overline{RAS}$ , $t_{RAC}$ , and access time from $\overline{CAS}$ , $t_{CAC}$ , are device parameters. Row to column address strobe lead time, $t_{RCL}$ , and transition time, $t_{T}$ , are system dependent timing parameters. Substituting the device parameters for the 2104A-2 and assuming a TTL level transition time of 5nS yields: - 3) $t_{ACC} = t_{RAC} = 200 \text{ns} \text{ for } t_{RCL} + t_T \le 70 \text{ ns}$ OR - 4) $t_{ACC} = t_{RCL} + t_T + t_{CAC} = t_{RCL} + t_T + 130$ ns for $t_{RCL} + t_T > 70$ ns Note that if $t_{RCL} + t_T \le t_{RCLmax}$ , device access time is determined by equation 3 and is equal to $t_{RAC}$ . If $t_{RCL} + t_T > t_{RCLmax}$ , access time is determined by equation 4. A 45ns interval $(t_{RCLmax} - t_{RCLmin})$ in which the falling edge of $\overline{CAS}$ can occur without affecting the access time is provided to allow for system timing skew in the generation of $\overline{CAS}$ . This "designed in" skew window at the device level allows minimum access times to be achieved in practical system designs. Note that both the $\overline{RAS}$ and $\overline{CAS}$ clocks are TTL compatible and do not require external level shifting to high voltage MOS levels. Internal buffers in the 2104A convert the TTL level signals to MOS levels inside the device. Therefore, the delay associated with external TTL-MOS level converters is not added to the 2104A system access time. #### Write Cycle A Write Cycle is performed by bringing Write Enable (WE) low before or during CAS. If Write Enable goes low at or before CAS goes low, the input data must be valid at or before the CAS falling edge. If Write Enable goes low after CAS, Data In must be valid at or before the falling edge of WE. If Write Enable is low before CAS goes low, the data-out buffer will contain the written data at access time. However, if Write Enable goes low while CAS is low, a read operation may also be performed and data-out will go either high or low depending on the state of the accessed cell before the write takes place (refer to the Data Output Operation Section). #### Refresh Each of the 64 rows internal to the 2104A must be refreshed every 2 msec to maintain data. Any data cycle (Read, Write, Read-Modify-Write) refreshes the entire selected row (defined by the 6-bit row address). The refresh operation is independent of the state of $\overline{CS}$ . It is evident, of course, that if a Write or Read-Modify-Write cycle is used to refresh a row, the device should be deselected $\overline{CS}$ high) if it is desired not to change the state of the selected cell. RAS-only cycles may also be used to refresh the 2104A at a savings in power dissipation over data cycles. #### Page Mode Operation Page mode operation with the 2104A allows faster successive memory data operations at the 64 column locations in a single address row. Receipt of a RAS and a 6-bit row address byte causes the RAM to access the 64 data cells on the addressed row. At access time all 64 data bits are available at the sense amplifier outputs as long as $\overline{RAS}$ is held active. By cycling the $\overline{CAS}$ clock and addressing the desired data bit with the 6-bit column address byte all 64 data bits may be brought to the data output of the device. Data access and cycle time in this mode, called page mode, is faster than normal data cycles. Page mode is an excellent way to transfer blocks of data to and from memory at high speed, but it is impacted by refreshing. The refresh requirements of the device limits the number of consecutive page mode cycles that may be performed. The device may remain in the page mode for a period no longer than the time required between refresh cycles. As an example, recall that the distributed refresh mode requires a refresh cycle every 31 microseconds. RAS may then remain low (active) for 31 microseconds maximum before it must be cycled high to precharge and then perform a refresh cycle. System page mode cycle times of 485 nanoseconds or less will enable all 64 data bits in the selected row to be examined or written between refresh cycles, maximizing the usefulness of page mode. #### Power Dissipation/Operating The power dissipation of a continuously operating 2104A device is the sum of V<sub>DD</sub> x I<sub>DD</sub> and V<sub>BB</sub> x I<sub>BB</sub>. For a cycle time of 320 ns (including a t<sub>RP</sub> of 100ns) the typical power dissipation of the 2104A-1 is 289 mW. #### Standby Power-Refresh Only The standby power-refresh only is calculated by the following equation: 1) $$P_{REF} = P_{OP} (64 \frac{t_{CYC}}{t_{REF}}) + P_{SB}[1 - (64 \frac{t_{CYC}}{t_{REF}})]$$ Where: PREF = Standby power-refresh only. POP = Power dissipation-continuous operation. $t_{CYC}$ = Refresh cycle time. tREF = Refresh period. PSB = Standby power dissipation. Table II. 2104A Family Current Specifications | | | Lin | nits | | | |------------------|--------------------------------------------------|----------------|----------------|----------------|---------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Тур | Max | Units | Comments | | I <sub>DD1</sub> | V <sub>DD</sub> Standby Current | 0.7 | 2.0 | mA | V <sub>DD</sub> = 13.2 Volts | | I <sub>DD2</sub> | V <sub>DD</sub> Data Cycle Operating Current | 24<br>22<br>20 | 35<br>32<br>30 | mA<br>mA<br>mA | 2104A-1 t <sub>CYC</sub> = 320 ns<br>2104A-2 t <sub>CYC</sub> = 320 ns<br>2104A-3,4 t <sub>CYC</sub> = 375 ns | | IDD3 | V <sub>DD</sub> RAS-Only Cycle Operating Current | 12<br>10 | 25<br>22 | mA<br>mA | 2104A-1,-2 t <sub>CYC</sub> = 320 ns<br>2104A-3,-4 t <sub>CYC</sub> = 375 ns | | I <sub>BB1</sub> | VBB Standby Current VBB Operating Current | 5<br>160 | 50<br>400 | μA<br>μA | Minimum Cycle Time | The standby power dissipation PSB is given by: 2) $PSB = VDD \times IDD1 + VBB \times IBB1$ The operating power POP is given by: 3) $POP = VDD \times IDD2 + VBB \times IBB2$ for read and write data cycles or by: 4) $POP = VDD \times IDD3 + VBB \times IBB2$ for $\overline{RAS}$ -only refresh cycles. Table II lists the pertinent current values for the 2104A family of devices. Calculating the standby-refresh only power dissipation for the 2104A-1 using equations 1 through 4 above and the data from Table II yields: a) For RAS-only Refresh: $P_{REF} = 330 \text{mW} (0.01) + 26.7 \text{mW} (0.99) = 29.7 \text{mW maximum}$ b) For Read or Write Cycle Refresh: PREF = 462mW (0.01) + 26.7mW (0.99) = 31.0mW maximum at $V_{DD} = 13.2$ volts, $V_{BB} = -5.5$ volts and the specified maximum current levels. #### **Data Output Operation** The operation of the output data latch is controlled by the $\overline{CAS}$ clock. Figure 9 indicates the content of the data latch following access time during various types of 2104A memory cycles. Table III summarizes the information on data content shown in Figure 9. #### POWER DISTRIBUTION/DECOUPLING #### General Typical I<sub>DD</sub> and I<sub>BB</sub> current waveforms for the 2104A are shown in Figure 10. Examination of these waveforms shows that transient current drawn from the memory circuit board power distri- Table III. Data Latch Content at End of Cycle | Type of Cycle | Data Latch Content (DOUT) | |--------------------------------------------------------------------|-----------------------------------------------------------------------------------| | Read Cycle | Data from Addressed Memory<br>Cell | | Write Cycle | Input Data (DIN) | | RAS-Only Cycle | Data from Previous Cycle or<br>HI-Z if Device was Deselected<br>in Previous Cycle | | CAS-Only Cycle | HI-Z (CAS-Only Deselects Device and Turns Output Buffer Off) | | R-M-W Cycle | Data Read from Addressed<br>Memory Cell During Read<br>Portion of Cycle | | Page Mode Read<br>and Entry Cycle | Data from Addresssed Memory<br>Cell | | Page Mode Read<br>Cycle | Data from Addressed Memory<br>Cell | | Page Mode Write<br>Cycle (or Page<br>Mode Write and<br>Exit Cycle) | Input Data (DIN) | bution system is a function of the two device clocks, RAS and CAS. The peak amplitude of the VDD current transients is approximately 60 milliamperes with rise and fall times in the 5 to 10 nanosecond range and widths of typically 20 nanoseconds. Rise and fall times of this magnitude generate significant harmonic noise components in the 10 MHz and above frequency region. The power distribution/decoupling techniques used to suppress these noise components must be effective at these higher frequencies. The series inductance of the circuit board traces and the decoupling capacitors must be minimized to reduce time constant response effects of the distribution/decoupling system. Figure 9. Operation of Data Output (DOLLT) #### **Printed Circuit Board Trace Characteristics** Figure 11 shows the nominal lumped constant equivalent circuit of one-inch of 10 mil wide 2-ounce copper trace on a typical double sided printed circuit board with traces on both surfaces. The effect of the series resistance $R_{\rm S}$ is very small when compared to the series inductance $L_{\rm S}$ and can be ignored in practice. The series resistance is also non-reactive and its impedance is not frequency dependent. The following discussions will, therefore, not consider the minimal effects of $R_{\rm S}$ . Figure 10. Typical Supply Current Waveforms #### **Decoupling Capacitor Characteristics** Capacitors used to decouple noise are not ideal devices and, therefore, exhibit inductive and resistive effects. Figure 12 shows the lumped constant equivalent circuit of a capacitor. The shunt resistance RSH is a very high value (>10 M $\Omega$ ) in capacitors of modern design and has minimal effects on the capacitor function. Therefore, the effect of RSH will not be considered in the analysis of the decoupling capabilities of the capacitor. The series inductance $L_S$ in small disc ceramic and monolithic ceramic capacitors consists of lead inductance and is approximately 10nH/inch. Figure 11. Lumped Constant Trace Equivalent Circuit Figure 12. Lumped Constant Capacitor Equivalent Circuit The series inductance in bulk capacitors such as tantalum and aluminum electrolytics is much larger due to the construction of the capacitors. The internal series inductance of the electrolytic units varies widely with capacitance value, physical size, and construction type and is generally much greater than the lead inductance. For this reason, the effectiveness of electrolytic type capacitors as decoupling components for noise frequencies above 10 MHz is minimal. Their use in the power distribution/decoupling network is to provide a bulk power storage element located on the memory array board. This placement eliminates the inductive effects of the system backplane wiring on the power distribution to the memory array board. #### Power Distribution System Characteristics Now that models for the printed circuit board traces and decoupling capacitors have been generated, various power distribution/decoupling schemes can be compared for effectiveness in minimizing power supply noise levels. Figure 13 shows a VDD decoupling technique often used with dynamic RAMs. Total lead length external to the $0.1\mu F$ decoupling capacitor is approximately 1-inch. Add to that the 0.5 inch internal lead length of a typical disc ceramic capacitor and the lead length in series with the capacitor is 1.5 inches. This equates to a series inductance of (1.5 inches) (10nH/inch) = 15 nH. The impedance of L<sub>S</sub> as a function of frequency is shown in Figure 14. When a current pulse occurs, current is drawn from the capacitor through the series inductance L<sub>S</sub>. Figure 13. Commonly Used Capacitor Connection on VDD The impedance of the capacitor varies from 64 milliohms at 25 MHz to 16 milliohms at 100 MHz and is very small compared to the lead and trace impedance. Most of the impedance the current sees is in the inductance $L_8$ and this is the impedance component of most concern to the system designer. Fortunately, the energy spectrum of the current pulse is similar to that shown in Figure 15 which indicates that most of the energy is contained in the lower frequency components of the pulse. Let's use Figures 14 and 15 as a hypothetical example and calculate the approximate noise generated by the leading edge of a 60 milliampere current pulse with a fast rise time. For simplicity, only the hypothetical components at 25, 50, 75, and 100 MHz will be included in the calculations. Also, the supply voltage will be assumed to be constant so that the vertical axis of Figure 15 represents current, I, as a percentage of total. Figure 14. Impedance of Lo Versus Frequency Figure 15. Hypothetical Energy Spectrum of Current Pulse $$V_{\text{noise}} = (Z_{25}) (I_{25}) + (Z_{50}) (I_{50}) + (Z_{75}) (I_{75}) + (Z_{100}) (I_{100})$$ $$= (2.36) (35 \times 10^{-3}) + (4.71) (22 \times 10^{-3}) + (7.06) (15 \times 10^{-3}) + (9.4) (10 \times 10^{-3})$$ $$= 0.386 \text{ volts}$$ In other words, the voltage between the V<sub>DD</sub> and V<sub>SS</sub> pins on the memory device would drop by nearly 0.4 volt when the current pulse occurred. Considering all the current components would predictably increase this to 0.5 volt or more. Add to this the noise coupled into this LC circuit from the other similar circuits in the memory array and it becomes apparent that this memory device may see V<sub>DD</sub> noise levels approaching 1.0 volt. While the device may operate with that noise level, operational margins of the device may well be reduced. Every practical effort should be made by the designer to reduce the overall noise level to 0.5 volts peak-to-peak or less. One way this can be accomplished is by simply reducing the inductance in the circuit. Figure 16 shows a way to reduce the inductance. The equivalent inductance of the two traces from pin 16 to the capacitor is the parallel combination of the two paths since: $$L_p = \frac{L_1 L_2}{L_1 + L_2} = \frac{(10nH)(10nH)}{20nH} = 5nH$$ Add that to the inductance of the capacitor lead length and the 0.25 inch trace from the capacitor to pin 8 of the device. The total inductance is then: $$L_S = 5nH + (0.75 \text{ inch}) (10nH/\text{inch})$$ = 12.5nH Figure 16. Reduction of Inductance by Paralleling Traces The impedance of this inductance at 25 MHz and 100 MHz is 2.0-ohms and 7.8-ohms respectively. This compares to 2.4-ohms and 9.4-ohms for the original circuit at those frequencies and is a reduction in impedance of almost 17%. Figure 17. Gridded $V_{DD}$ and $V_{SS}$ Additional reductions can be achieved by addition of more parallel traces or wider, lower inductance traces. Neither of these approaches is really practical, however, since board space is generally at a premium. A more practical, equally effective method of inductance reduction is the use of "gridded" power distribution. This involves bussing each power supply distribution network both horizontally and vertically on the circuit board. An example of this type of distribution for VDD and VSS is shown in Figure 17 for a matrix of six devices on a double sided printed circuit board. Consider the path of the current drawn by device B in Figure 17. As indicated, in addition to the primary path PB, there are no less than six other secondary, parallel paths (PB1 through PB6) due to the gridding of the VSS supply distribution system. Each of these secondary paths or traces is in parallel with the primary trace reducing the equivalent inductance of the current path between pin 16 and pin 8 of device B. Similar parallel paths exist for all the devices in the matrix. Use of such a gridded power distribution network is recommended for all dynamic RAM systems due to the characteristics of the device current waveforms. Experience has shown the gridded distribution system to equal the performance of the more expensive multi-layer printed circuit board with internal power layers. Additional power supply distribution traces may be added to the layout example of Figure 17 with only slightly greater side-to-side and end-to-end spacing between adjacent devices. It is recommended that VDD, VBB, and VSS distribution systems be gridded. Figure 18 shows a recommended double-sided layout for 16-pin 4K and 16K RAMs. VCC may be gridded but it is generally sufficient to distribute VCC in one direction only since the 2104A itself does not draw power from the VCC supply but only uses it to supply input levels to the peripheral TTL devices connected to the DOIIT pin (refer to the Device Circuit Operation Section). Alternate power distribution layout techniques may be used with dynamic RAMs and some will show comparable results to the gridded system depending on memory array size, the number and placement of the decoupling capacitors, and the number of memory devices which are active in any given cycle. The gridded system has been proven in many production systems, however, and its use will result in predictable, workable power supply noise characteritistics. One commonly used distribution system is illustrated in Figure 19. This technique should definitely not be considered for use with dynamic RAMs simply due to the length of the current path between the VDD and VSS pins of any device in the matrix. As an example, device B **DECOUPLING CAPACITORS** D = 0.1 $\mu$ F to V<sub>DD</sub> TO V<sub>SS</sub> B = 0.1 $\mu$ F V<sub>BB</sub> TO V<sub>SS</sub> C = 0.01 µF VCC TO VSS Figure 18. Recommended Two-Sided Board Layout for 2104A in Figure 19 has an unnecessarily long and, therefore, high inductance current path between its VDD and VSS pins. Compounding the problem, Figure 19. Unacceptable Power Distribution System it shares most of that current path with device C and all of it with device A. The magnitude of the noise between the VDD and VSS pins of device B is greatly dependent upon the noise generated by the other adjacent devices. This sytem is unacceptable at best and is to be avoided. Unfortunately, this is the power distribution scheme found on many of the "prototyping" printed circuit boards available on the market. Examine your prototyping boards carefully and avoid the use of this type for the memory array or add wiring to the board to grid the supplies. #### Recommended Decoupling Values The decoupling capacitors used in the memory array should be types which exhibit good high frequency characteristics as discussed earlier. It is recommended that a 0.1 µF ceramic capacitor be connected between VDD and VSS at every other device in the memory array. It is also recommended that a $0.1\mu F$ ceramic capacitor be connected between VBB and VSS at every other device in the array, preferably the alternate devices to the VDD decoupling. Smaller capacitor values such as $0.01\mu F$ may be substituted but noise levels will increase with any given distribution scheme due to the higher capacitive impedance. Empirical comparative data should be taken and decoupling efficiency considered with the distribution system being used before the smaller capacitors are used. The small cost difference between $0.1\mu F$ and $0.01\mu F$ capacitors may be negated by degradation of system noise margins. A $0.01\mu F$ ceramic capacitor is recommended between $V_{CC}$ and $V_{SS}$ for approximately each eight devices in the memory array to prevent noise coupled to the $V_{CC}$ line in the memory array from affecting the peripheral TTL logic in the system. In addition to the ceramic capacitors in the memory array, it is recommended that a $10\mu F$ tantalum or equivalent capacitor be connected between VDD and VSS adjacent to the array for each 16 memory devices in the array. An equal or slightly smaller value bulk capacitor is also recommended between VBB and VSS for each 32 memory devices on the array. These bulk capacitors eliminate the inductive and resistive effects of the memory system backplane wiring connecting the memory array boards to the system power supplies. #### **IBB** Characteristics The high performance of the 2104A results from advanced design and processing techniques developed by Intel. These techniques yield slightly different characteristics in the IBB parameter than with the previous Intel 4K Dynamic RAMs. These changes have little effect on the VBB power supply requirements of a typical system but they do require that IBB be specified in a different manner and for this reason, IBB will be discussed here in detail for clarification. In a typical MOSFET integrated circuit the current from the VBB (substrate) supply when the device is turned off is essentially the leakage from the source and drain diffusions into the substrate. This leakage current is in the nanoampere range for each individual MOS transistor but when multiplied by the 6000 or so transistors in a typical 4K RAM, the total leakage is typically 50 to 60 microamperes. When the device turns on and current is conducted between the drain and source, charge carriers flow between the drain and source through the gate voltage induced channel between the two terminals. As the carriers move through the region of high electric field close to the drain, they generate additional carriers by impact ionization. Most of these carriers join the initial carriers and move between the source and drain terminals due to the influence of the electric field created by the potential difference between the source and gate terminals. Some of these carriers however, are accelerated through the boundaries of the channel into the substrate and add to the leakage currents from the drain and source diffusions. This increases the IBB current slightly during the time the device is operational. The number of these additional carriers is relatively low in typical 4K RAM and results only in a 15 to $20~\mu A$ increase in IBB during the time the device clocks (RAS and CAS) are active. This is because the energy, i.e. speed, of the carriers in the channel is not high enough to generate many additional carriers via impact ionization. The 2104 IBB specification was $100\mu A$ maximum. In the 2104A, shallow diffusions are used for the source and drain and thin gate oxide is used for speed/performance reasons. This results in much higher energy, i.e., faster, carriers in the channel due to the high electric field in the channel. These higher energy carriers are capable of generating more carriers than in previous 4K RAMs. The increase in IBB during this action is significant, typically $100\mu A$ or more. Importantly, however, this increase is only during the time the clocks are active. As a result of this difference in IBB during inactive (standby) and active conditions of the clock, the 2104A has two IBB specifications. IBB1 is the IBB current during standby and IBB2 is the IBB current during a memory device cycle. Interestingly enough, the standby IBB current for the 2104A is lower than for the earlier 2104 due mostly to processing and design improvements. Due to these same improvements, however, the operating IBB specification, IBB2, is typically $160\mu A$ ( $400\mu A$ maximum). What does this higher IBB during operation mean in a typical 16K by 8-bit system? Assuming a 50% duty cycle due to data and refresh cycles and a cycle time of 500nsec, the average IBB per device during any 2 msec refresh period will be: $$I_{BBavg} = \frac{(I_{BB2_{max}}) (1 \text{msec})}{2 \text{msec}} + \frac{(I_{BB1_{max}}) (1 \text{msec})}{2 \text{msec}} = 225 \mu A \text{ max}$$ and typically: $$I_{\text{BBavg(typ)}} = \frac{(160 \times 10^{-6}) (1 \times 10^{-3})}{2 \times 10^{-3}} + \frac{(5 \times 10^{-6}) (1 \times 10^{-3})}{2 \times 10^{-3}} = 83 \mu \text{A typ.}$$ Variations in duty cycle will decrease or increase these values but most systems will experience IBB values not much different than with other 16-pin 4K RAMs. In the 16K X 8-bit system example, the total IBBayg will be no greater than 7.2 milliamperes. ### Memory System Design with the Intel® 2107B 4K RAM Jim Oliphant Application Engineering #### **Contents** | INTRODUCTION 4-1 | |---------------------------------------| | INTERNAL DEVICE OPERATION 4-1 | | Storage Cell Operation 4-2 | | Data Sense/Latch4-3 | | Address Buffer/Latch 4-3 | | Output Driver | | 2107B Bit Map 4-4 | | 2107B SPECIFICATION 4-4 | | Timing 4-6 | | Transient Currents 4-6 | | SYSTEM CONSIDERATIONS 4-9 | | MOS Level Drivers 4-9 | | 3235 MOS Level Driver 4-10 | | 3210 MOS Level Driver 4-12 | | Low Voltage Driver/Buffers 4-13 | | TTL Drivers | | Other Low Voltage Driver/Buffers 4-16 | | Output Sensing 4-17 | | System Timing and Control 4-17 | | Memory Array Layout 4-21 | | Decoupling 4-22 | | Debugging A Memory System 4-23 | | Power Calculations 4-25 | | Device Power 4-25 | | System Power 4-26 | | Power Supply Sequencing 4-26 | | ACKNOWLEDGMENT 4-26 | Photomicrograph of the 4096 Word x 1 bit 2107B Dynamic RAM #### INTRODUCTION The Intel\* 2107B is a 4096 word by 1 bit dynamic random access memory. The 2107B is fabricated using Intel's standard reliability proven n-channel silicon gate MOS technology. The device is packaged in a standard 22-pin DIP. The pin configuration and logic symbol are shown in Figure 1. Note that the 2107B can be used as a replacement for the 2107A. Figure 1. 2107B Logic Symbol and Pin Configuration The combination of Intel's\* n-channel silicon gate process and circuit design has resulted in a part that is very fast, easy to use, and economically produced in large volume. In addition, the combination of process and device design has resulted in a very small device (see Figure 2) using conservative layout rules (same as 2102A). The small size offers advantages in both large volume production and increased reliability. The 2107B operates with three power supplies relative to ground; V<sub>DD</sub> (+12V), V<sub>BB</sub> (-5V), and V<sub>CC</sub> (+5V). The V<sub>CC</sub> (+5V) supply is connected only to the output buffer of the 2107B and may be turned off during power down operations. Figure 2. 2107B Comparative Die Size The 2107B has one MOS level clock (Chip Enable) with all other inputs being low level TTL compatible ( $\pm$ 2.4V V<sub>IH</sub> minimum). The output is capable of driving 1 TTL load. The purpose of this chapter is to describe the internal operation of the 2107B, outline those areas in system implementation to which the designer should pay particular attention and to discuss typical examples of the uses of the 2107B in systems environment. The chapter is arranged so that each of the above sections can be read independently of each other without having to go through any unwanted detail in the other sections. #### INTERNAL DEVICE OPERATION Internal operation of the 2107B is most easily understood with the aid of the block diagram shown in Figure 3. As is shown in this figure, the memory array is arranged in a 64 row X 64 column matrix of storage cells. The storage cells are implemented with a single transistor and a "storage" capacitor and are called single transistor cells. The operation of the storage cell will be discussed later. The memory cell is accessed by the coincidence of a row select (defined by addresses A<sub>0</sub>-A<sub>5</sub>) and a column select (defined by addresses A6-A11) signal at the desired address. An on chip timing and control generator provides for the internal timing signals for decoding, read/write strobing, data gating and output gating. All of the timing circuits in the 2107B are activated by the positive-going edge of chip enable. Chip select controls the data I/O gating circuits internal to the 2107B. When chip select is high the output data buffer is in a high impedance state and #### **BLOCK DIAGRAM** Figure 3. 2107B Block Diagram the data-in buffer is electrically isolated from the data-in input pin. Since chip select controls only the internal data buffers and not the timing generators or address buffers internal to the 2107B, it is possible to refresh the 2107B with chip select high by initiating a read/refresh or write cycle. The address buffer registers consist of latches activated at the leading edge of chip enable. Since the addresses are latched shortly after chip enable goes high, it is permissible to change the address long before the memory cycle is completed to set up for the next cycle. The write enable input activates the data-in buffer gating data to the selected memory cell. Input data must be valid at the time write enable goes low to assure that the proper data is written into memory. Circuit implementation and operation of each of the major input/output and storage portions are discussed below. #### Storage Cell Operation The storage cell used in the 2107B is implemented with a single transistor and storage capacitor as shown in Figure 4. From this figure it is shown that a charge on a storage cell is gated to the bit sense line by the MOS device connected to the column select line. (Note that for a given column select, 64 storage devices are gated to the respective 64 bit sense lines.) Consider first a read operation and the case where the storage capacitor $C_{STG}$ is discharged; i.e., node (1) is at $V_{SS}$ (GND). Prior to chip enable going high, the bit sense lines have been precharged to V' by device $Q_1$ . [V' is a voltage between $V_{DD}$ (+12V) and $V_{SS}$ .] After the address decoders have stabilized, the proper column select line is brought high, turning on device $Q_2$ . The storage capacitor is then electrically connected to the bit sense line. At this time the charge on $C_{I/O}$ (proportional to the precharge voltage V') is redistributed between $C_{I/O}$ (parasitic capacitance of bit sense line) and $C_{STG}$ -Since $C_{STG}$ was initially discharged (node 1 at $V_{SS}$ ) the voltage will distribute between $C_{I/O}$ and $C_{STG}$ according to the following relationship: $$V_{BIT \ SENSE}(t_1) = V_{BIT \ SENSE}(t_0) \left( \frac{C_{I/O}}{C_{I/O} + C_{STG}} \right)$$ Since $C_{I/O}$ is very much larger than $C_{STG}$ the change in the voltage on the bit sense line will be very small. The sense amplifier (S/A) is designed to detect very small changes in bit sense line voltage and to latch in a state near $V_{SS}$ (GND) or $V_{DD}$ (+12V), depending on the state of the storage cell. Sensing an initial charge on $C_{STG}$ (proportional to $V_X$ where $V_X = V_{DD} - V_{TH}$ , $V_{TH}$ is the effective MOS threshold) is identical to the sequence described above. The only difference is that now the bit sense line is driven above the initial V' precharge voltage. Again the sense amplifier detects the small change in bit sense line voltage and latches in the appropriate state. Note that during a read operation of the storage cell, the original charge (data) on the storage cell is changed (i.e., the read operation is effectively a destructive read). Data is rewritten back on the storage capacitor $C_{STG}$ by the sense amplifier after it has latched in the proper state. For example, if $C_{STG}$ was initially charged to $V_X$ (~10V), the sense amplifier will latch the bit sense line to $V_X$ and, since the column select line is on (high), the original data is automatically rewritten into $C_{STG}$ . The entire operation is transparent to the user. A plot of the voltage on the bit sense line for the two cases described above is shown in Figure 5. Figure 4. 2107B Memory Cell and Associated I/O Circuitry Figure 5. Bit Sense Line Voltage A write operation is identical to the rewrite portion of a read cycle. In this case, however, the incoming data "overrides" the state of the sense amplifier (if different from the desired state) and writes into the selected cell. It is important to remember that the data-output at the output pin is the logical inverse of the data written into memory. #### Data Sense/Latch As discussed previously, a sense amplifier on the bit sense line is necessary to detect the low level data signals generated on the bit sense line during a read cycle. A simplified circuit schematic used for the sense amplifier is shown in Figure 6. Figure 6. Data Sense/Latch Before chip enable is brought high, both sides of the bit sense lines are precharged to V' (as discussed previously). At the proper time (after all data transients have subsided) devices $Q_1$ and $Q_2$ are turned on by $\phi_R$ going positive. At this time, the state of bit sense left is compared with bit sense right causing the latch to lock in the appropriate state. For example, if the right bit sense line is at a higher potential than the left bit sense line, device $Q_3$ will begin to conduct. The cross coupled latch will then fully switch with bit sense left going to $V_{SS}$ and bit sense right to $V_{X}$ . #### Address Buffer/Latch The address buffer/latch is shown in Figure 7. The input to the address buffer/latch is low voltage compatible which the circuit senses, translates to MOS level signals and latches. Operation of the address buffers is as follows: During chip enable off time (CE low) both sides of the latch are precharged to $V_X$ (~10V) by devices $Q_1$ , $Q_2$ , and $Q_3$ . Device $Q_3$ is used to assure that the initial precharge on each side of the latch are equal. When chip enable goes high, the input to the address buffer $(A_{IN})$ is gated to the cross coupled latch which latches the appropriate MOS level at $A_I$ and $\overline{A_I}$ . For example, if the TTL address input is high, then device $Q_7$ will turn on at $\phi_A$ time. The cross coupled latch then regenerates, turning $Q_6$ off. The quiescent state of the latch for this input is $Q_6$ off, $Q_8$ on, thereby setting $A_I$ and $\overline{A_I}$ to MOS level high and low, respectively. This type of latch is capable of triggering and latching at very high speeds which allows the addresses to be removed from the input as soon as possible. However, there are a few characteristics of this latch which have an effect when the device is placed in a system environment. First note that node (1), Figure 7, has been precharged to a high MOS level of $V_X$ (~10V). When Figure 7. Address Buffer/Latch chip enable goes high turning on Q4, the charge on this node is connected to the address input node (AIN) for a short period of time (until the latch switches). This results in a small positive voltage shift on the address input AIN. It follows then that the more 2107B devices attached to a given address driver the larger the voltage excursion will be. This excursion has been found to cause no problem in any reasonable system environment (as described later) and amounts to no more than 9 mV positive shift for each 2107B. The amount of positive charge coupling depends upon the address driver and the address line impedance. As should be expected, the most sensitive address level is the low level (VIL) since any positive coupling decreases the available noise margin. Another characteristic to be aware of in this type address buffer is the input current drawn through the address driver when an address goes from a low state to a high state during chip enable high. This condition results from the latch being set in the state where Q<sub>6</sub> is on as well as Q<sub>4</sub> and Q<sub>5</sub>. Current is then drawn through devices Q4, Q5, Q6 and Q9. This current is typically in the order of 0.5 mA. Note that although this may cause a load on the address driver and cause it to drop below 2.4V, there is no effect on the memory component since the desired address has been latched in. This current is drawn only as long as chip enable is high. When chip enable goes low, device Q4 is turned off, opening the current path. This effect will be shown on various type drivers in a later section (Low Voltage Buffer/Drivers). #### **Output Driver** A schematic of the output buffer is shown in Figure 8. Note that the output is in a high impedance state if either chip select is high or chip enable is low. Further, the $V_{CC}$ shown in Figure 8 is the only connection the $V_{CC}$ makes on the 2107B. This allows $V_{CC}$ to have a wide range of values (up to $V_{DD}$ ) if types of sensing other than TTL is desired. #### 2107B Bit Map Figure 9 gives the location of each cell in the memory matrix for each address. As shown in this Figure 8. 2107B Output Driver Figure 9. 2107B Bit Map figure, the addresses run sequentially starting from the lower left corner (device oriented as shown). #### 2107B SPECIFICATION Although the device specifications for the 2107B are concise and self explanatory, some sections are included here to emphasize those areas of most interest to the designer. Consider first the DC and operating characteristics shown in Table I marked with a [5]. The $V_{DD}$ supply current during chip enable off is specified at 200 $\mu$ a maximum with chip enable no higher than 0.6V. It is important to hold the low level of chip enable at or below this value (to a maximum of -1.0V) to assure that devices internal to the 2107B do not turn partially on. Note that considering only the AC operating environment, chip enable can go as high as 1.0V above $V_{SS}$ and the device will still operate properly. This requirement on chip enable off is most important in those systems being placed in a low power refresh only standby mode. The $V_{BB}$ supply current load ( $I_{BB}$ ) is maximum at 100 $\mu$ a and includes all leakages. It is not necessary to add the other leakage currents (e.g., $I_{LI}$ , $I_{LC}$ ) to $I_{BB}$ to calculate supply drain on $V_{BB}$ . The input low voltage (for low level signals) $V_{II}$ , is specified as a function of the chip enable rise time and is referenced to a transition with $t_T = 20$ nsec. It is recognized that in some system applications, the load on the chip enable driver may result in transitions of 30 nsec or higher (to a maximum of 40 nsec). If the chip enable transition in the system is not 20 nsec or faster (to a minimum of 10 nsec), then the typical low level for the low level drivers is shown by the graph in Figure 10. It is important to include any noise which may be on the address line during tAH (address hold) time. An example of the noise expected on an address line when chip enable goes high (during refresh) is shown in Figure 11. The noise shown here is the result of 36 devices attempting to raise the address driver (see Address Buffer/Latch) level during refresh time. Refresh Table I. D.C. and Operating Characteristics $T_A = 0$ °C to 70 °C, $V_{DD} = +12V \pm 5\%$ , $V_{CC} = +5V \pm 10\%$ , $V_{BB}^{[1]} = -5V \pm 5\%$ , $V_{SS} = 0V$ , unless otherwise noted. | | _ | | Limits | | | Conditions | |------------------------|----------------------------------------------------------------|--------------------|---------|--------------------|------|-----------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Typ.[2] | Max. | Unit | Conditions | | ILI | Input Load Current<br>(all inputs except CE) | | .01 | 10 | μА | V <sub>IN</sub> = V <sub>IL MIN</sub> to V <sub>IH MAX</sub><br>CE = V <sub>ILC</sub> or V <sub>IHC</sub> | | ILC | Input Load Current | | .01 | 2 | μΑ | VIN = VIL MIN to VIH MAX | | llLOI | Output Leakage Current for high impedance state | | .01 | 10 | μА | $CE = V_{ILC}$ or $\overline{CS} = V_{IH}$<br>$V_O = 0V$ to 5.25V | | I <sub>DD1</sub> (5) | V <sub>DD</sub> Supply Current<br>during CE off <sup>[3]</sup> | | 110 | 200 | μА | CE = -1V to +.6V | | I <sub>DD2</sub> | V <sub>DD</sub> Supply Current<br>during CE on | | | 60 | mA | CE = V <sub>IHC</sub> , $\overline{CS}$ = V <sub>IL</sub> | | I <sub>DD AV</sub> [5] | Average V <sub>DD</sub> Current | | 38 | 54 | mA | Cycle time=400ns, $t_{CE}$ =230ns<br>$\overline{CS}$ = $V_{IL}$ ; $T_A$ =25°C | | I <sub>CC1</sub> [4] | V <sub>CC</sub> Supply Current during CE off | | .01 | 10 | μΑ | CE = V <sub>ILC</sub> or $\overline{CS}$ = V <sub>IH</sub> | | I <sub>BB</sub> [5] | V <sub>BB</sub> Supply Current | | 5 | 100 | μΑ | | | V <sub>IL</sub> [5] | Input Low Voltage | -1.0 | | 0.6 | ٧ | t <sub>T</sub> =20ns - See Figure 10 | | V <sub>IH</sub> | Input High Voltage | 2.4 | | V <sub>CC</sub> +1 | ٧ | t <sub>T</sub> = 20ns | | VILC | CE Input Low Voltage | -1.0 | | +1.0 | ٧ | | | V <sub>IHC</sub> [5] | CE Input High Voltage | V <sub>DD</sub> -1 | | V <sub>DD</sub> +1 | V | , | | VoL | Output Low Voltage | 0.0 | | 0.45 | ٧ | I <sub>OL</sub> = 2.0mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | V <sub>cc</sub> | V | I <sub>OH</sub> = -2.0mA | #### NOTES: - The only requirement for the sequence of applying voltage to the device is that V<sub>DD</sub>, V<sub>CC</sub>, and V<sub>SS</sub> should never be 0.3V more negative than V<sub>BB</sub>. - 2. Typical values are for $T_A = 25^{\circ}C$ and nominal power supply voltages. - 3. The $I_{\mbox{\scriptsize DD}}$ and $I_{\mbox{\scriptsize CC}}$ currents flow to $V_{\mbox{\scriptsize SS}}.$ The $I_{\mbox{\scriptsize BB}}$ current is the sum of all leakage currents. - 4. During CE on V<sub>CC</sub> supply current is dependent on output loading, V<sub>CC</sub> is connected to output buffer only. - 5. See discussion 2107B specifications. Figure 10. VIL vs CE Rise Time 36 2107B DEVICES ON ADDRESS DRIVER REFRESH CYCLE Figure 11. Coupling to Address Line Caused by Chip Enable Transition is the worst case since all chip enable signals will be simultaneously decoded and driven at the same time. The chip enable high voltage, $V_{IHC}$ , can vary between $V_{DD}\!+\!1.0$ and $V_{DD}\!-\!1.0$ volts. This allows maximum flexibility in the driver design and provides for adequate noise margins. The average V<sub>DD</sub> current (I<sub>DD</sub> AV) during a read/write cycle is specified to be a maximum of 54ma. This current is a function of both cycle time and temperature as shown in Figures 12 and 13, respectively. As shown by these curves, the maximum power occurs at low temperature and maximum duty cycle. Figure 12. IDD AV vs Cycle Time Figure 13. IDD AV vs Temperature #### **Timing** The timing relationship between the control, addresses, and data in/out is very straightforward as shown in the specification. For reference, the Read/Refresh, Write and Read-Modify-Write cycles are shown in Figures 14, 15, and 16, respectively, for minimum timing. Selected points are discussed which may cause the most problems if they are violated in a system environment. For all cycles it is imperative to make certain that the address inputs are valid at or before chip enable reaches the $V_{SS}+2.0V$ level $(t_{AC})$ . The high speed of the 2107B address buffer/latches means that if the address inputs are not valid until just after chip enable goes high, the wrong address is likely to be latched in the chip. Likewise, the input data must not change after write enable goes low while chip enable is high $(t_{DW})$ . Again, violation of this requirement may result in incorrect data being written into memory. Note that for all cycles, the data-out output goes to a low state shortly after chip enable goes high. This prohibits the output from being tied directly to a clear or preset input of a latch. Problems can occur when one or more parts of these specifications are violated. #### **Transient Currents** Although the transient currents in the 2107B are easily handled, proper attention should be paid to the peak values and adequate decoupling provided to handle the expected transients. Figure 17 shows the transient currents present in the 2107B. Consider first the transient current supplied by the chip enable driver I<sub>CE</sub>. It is noted that this current does not have a resistive component but is strictly a charging current represented by the relationship: $$I = C\left(\frac{dv}{dt}\right)$$ As expected, the largest transient current drawn by the 2107B is the $V_{DD}$ supply and is represented by $I_{DD}$ . The first portion of this curve shown as A is the result of internal nodes charging up for operation. The section shown as B is the result of the address buffers/decoders turning off. Portion C is the "steady state" current drawn by all internal circuits while chip enable is high. Portion D of the transient current is the result of feedthrough capacitance (internal to the chip) coupling to V<sub>DD</sub> when chip enable goes low. Portion E is the precharging of selected internal nodes by the chip enable generator (e.g., precharging bit sense line. See section on Internal Device Operation). The transients associated with the $V_{BB}$ supply $I_{BB}$ should be reviewed closely. Note that the peak values are approximately 20 ma during a cycle with a time base as shown. Special attention is called to this because even though the average DC current is very small (maximum 100 $\mu$ a) the peak currents can be two orders of magnitude higher. #### (Numbers in parentheses are for minimum cycle timing in ns) Figure 14. Read/Refresh Cycle [1] Figure 15. Write Cycle NOTES: 1. For Refresh cycle row and column addresses must be stable before tAC and remain stable for entire tAH period. - 2. VIL MAX is the reference level for measuring timing of the addresses, CS, WE, and DIN. - 3. VIH MIN is the reference level for measuring timing of the addresses, CS, WE, and DIN. - 4. VSS +2.0V is the reference level for measuring timing of CE. - 5. VDD ~2V is the reference level for measuring timing of CE. - 6. VSS +2.0V is the reference level for measuring the timing of DOUT. - 7. During CE high typically 0.5mA will be drawn from any address pin which is switched from low to high. (Numbers in parentheses are for minimum cycle timing in ns.) - 1. Minimum cycle timing is based on t<sub>T</sub> of 20ns. - 2. $V_{IL}$ MAX is the reference level for measuring timing of the addresses, $\overline{CS}$ , $\overline{WE}$ , and $D_{IN}$ . - 3. VIH MIN is the reference level for measuring timing of the addresses, CS, WE, and DIN. - 4. VSS +2.0V is the reference level for measuring timing of CE. - 5. VDD -2V is the reference level for measuring timing of CE. - 6. $V_{SS}$ +2.0V is the reference level for measuring the timing of $\overline{D_{OUT}}$ . $\overline{WE}$ must be at $V_{IH}$ until end of tCO. - 8. During CE high typically 0.5mA will be drawn from any address pin which is switched from low to high. Figure 16. Read-Modify-Write Cycle Figure 17. Typical Current Transients vs Time These transients are characteristic of any dynamic RAM and are in part related to the density of the RAM. Again, if adequate decoupling measures are taken, very little noise will be generated on the $V_{BB}$ system distribution. Notice that the transient current for $I_{CC1}$ is not shown. This is because the $V_{CC}$ supply is connected only to the internal output device and its transient depends on the load placed on the output. A full discussion on decoupling the power distribution in 2107B arrays appears in the decoupling section. As it is shown later, the use of a multi-layer memory board is not required by the 2107B. #### SYSTEM CONSIDERATIONS The previous sections of this application note have dealt with the characteristics of the 2107B as a stand-alone device. This section will outline the types of interface, system design considerations, power calculations and testing considerations when using the 2107B. #### **MOS Level Drivers** There are many types of drivers capable of driving n-channel RAMs such as the 2107B. The drivers can be used in one or more of the configurations as shown in Figure 18a, b, and c. Each of the driver types shown in Figure 18 has an optimum circuit load that it can drive and each has special design considerations. These drivers are catagorized in three general types; those which: - 1. Require external drive transistors. - 2. Require an additional power supply. - 3. Require no special components or voltages. In case (1) above, there is insufficient high level drive capability in the driver, hence a PNP external discrete transistor must be used to generate sufficient up-going transition (Figure 18a). Note that this transistor is driving in the saturated mode so the minimum high level criteria (V<sub>DD</sub>-1.0) on the high level MOS clock are easily met. Driver type (2), shown in Figure 18b, does not require external discrete transistors but does require an additional power supply. This extra supply is usually 3V higher than the $V_{DD}$ supply for the RAM (e.g., using this type of driver with the 2107B would require $V_{DD} = 12V$ and $V_{DD1} = 15V$ ). The additional supply is necessary to assure that the minimum up level $(V_{DD}-1.0)$ requirement of the MOS clock is met. The 3245, shown in Figure 18c, has been designed to maintain the V<sub>IH MIN</sub> requirements of the 2107B, while some other types of drivers using a single $V_{\rm DD}$ supply may not maintain a sufficient $V_{\rm IH~MIN}$ level. The 3245 is recommended for all new designs using the 2107B. Figure 18. Three Types of MOS Level Drivers It is important to remember to place the MOS level driver outputs physically as close as possible to the memory array. This will minimize any transmission line impedance mismatch between the unloaded stub and heavily loaded line in the memory array. The effect can most easily be seen with the aid of Figure 19. The impedance of the interconnect is: 1. $$Z_{0(1)} = \sqrt{\frac{L}{C_1}}$$ where $C_1$ is the capacitance per unit length of the interconnect L is the inductance per unit length of the interconnect Figure 19. MOS Level Driver Loading For all practical purposes, the inductance per unit length of the printed line is independent of the externally connected loads. Therefore, the impedance of the loaded section of transmission line can be represented as: 2. $$Z_{0(2)} = \sqrt{\frac{L}{C_1 + C_2}}$$ where $C_2$ is the added capacitance per unit length to the printed transmission line. For most practical systems, capacitance per unit length of an unloaded transmission line will be approximately 1-2 pF/in. (C<sub>1</sub>). C<sub>2</sub> is the capacitance effect of the 2107B per unit length. Since the spacing between memory devices is approximately 0.5" the typical loading effect of C<sub>2</sub> is 30 pF/in. (i.e., 15 pF assumed for each chip enable input). The ratio of the two impedances is calculated as follows: $$\frac{Z_{0(1)}}{Z_{0(2)}} = \sqrt{\frac{C_1 + C_2}{C_1}} = \sqrt{\frac{32}{2}} = 4$$ This means that the impedance of the stub is four times the impedance of the loaded section. If the loads are placed close to the driver output the effect of the stub will be negligible and will cause no problem. #### 3245 MOS Level Driver The Intel® 3245 is a quad MOS level driver, with each driver capable of driving 250 pF load with maximum delay of 30 nsec. The 3245 requires two power supplies; $V_{CC}$ (+5V), and $V_{DD}$ (+12V). The pin configuration and logic diagram of the 3245 is shown in Figure 20. For reference, input/output waveforms are shown in Figure 21, with delays given in Table II for worst case conditions. Note that Table II gives the minimum input to output delay for a lightly loaded line (C = 150 pF) and the maximum delay plus rise time for a heavier load (C = 250 pF). The minimum delay time is given so the system designer can guarantee that the chip enable driven by a particular driver does not occur *before* the address lines have stabilized. The maximum delay plus rise time is given to guarantee | | PIN NA | MES | | |---------------------------------|----------------------|-----------------|-------------------| | Γ <sub>1</sub> -Γ <sub>4</sub> | DATA INPUTS | 0,-04 | DRIVER OUTPUTS | | E <sub>1</sub> , E <sub>2</sub> | ENABLE INPUTS | V <sub>cc</sub> | +5V POWER SUPPLY | | R | REFRESH SELECT INPUT | V <sub>DD</sub> | +12V POWER SUPPLY | | c | CLOCK CONTROL INPUT | | | Figure 20. 3245 Pin Configuration and Logic Diagram Figure 21. 3245 Input/Output Waveforms Table II. 3245 A.C. Characteristics $T_A = 0^{\circ}C$ to 75°C, $V_{CC} = 5.0V \pm 5\%$ , $V_{DD} = 12V \pm 5\%$ | Symbol | Parameter | Min,[1] | Typ.[2] | Max.[3] | Unit | Test Conditions | |-----------------|------------------------|---------|---------|---------|------|---------------------------| | t_+ | Input to Output Delay | 5 | 11 | | ns | R <sub>SERIES</sub> = 0 | | tDR | Delay Plus Rise Time | | 20 | 32 | ns | R <sub>SERIES</sub> = 0 | | t+- | Input to Output Delay | 3 | 7 | | ns | R <sub>SERIES</sub> = 0 | | t <sub>DF</sub> | Delay Plus Fall Time | | 18 | 32 | ns | R <sub>SERIES</sub> = 0 | | t <sub>T</sub> | Output Transition Time | 10 | 17 | 25 | ns | R <sub>SERIES</sub> = 20Ω | | tDR | Delay Plus Rise Time | | 27 | 38 | ns | R <sub>SERIES</sub> = 20Ω | **NOTES:** 1. $C_L = 150 \text{ pF}$ 2. $C_L = 200 \text{ pF & } T_A = 25^{\circ} \text{C}$ 3. $C_L = 250 \text{ pF}$ a required system access or cycle time can be met. The capacitance values specified for the **3245** of C = 150 pF, C = 200 pF, and C = 250 pF are representative of the minimum, typical, and maximum capacitance, respectively, of nine 2107B Chip Enable inputs plus associated stray capacitance. Graphs showing the effect of capacitance loads on delay and rise times are shown in Figure 22a and b. #### (a) INPUT TO OUTPUT DELAY (b) DELAY PLUS TRANSITION TIME Figure 22. 3245 Delay and Transition Time as a Function of C<sub>LOAD</sub> The 3245 offers a great deal of flexibility in driving large arrays of 2107Bs. A sample of its logic capability is shown in Figure 23. A given card is selected by Card Enable i, byte control is maintained with Byte Enable, and the desired row selected by Row Enable i. The basic chip enable timing pulse is provided by CE timing. At refresh time it is necessary to activate the Card Enable i, Byte Enable and Refresh Enable to refresh the entire card at one time. In most systems, it is desirable to refresh all cards simultaneously. If the cards are decoupled properly (see Decoupling section), the power supply transients during refresh will be minimal and are acceptable. The basic configuration of such a card is shown in Figure 24. For Figure 23. 3245 Enable Configuration Figure 24. System Organization and Driver Placement this system, the entire $16K \times 16$ memory array can be driven with two 3245s placed as shown between the two memory arrays. Waveforms of the 3245 driver in a system similar to that shown in Figure 24 are given in Figure 25a-d. The driver configuration used is shown in Figure 26. Figure 25a and b shows the leading and trailing edge of chip enable at both the beginning and ending of the printed line for an added series resistance R of $10\Omega$ . Note the transition time and overshoot for each of these edges. The overshoot is worst case at the leading edge at the driver end and on the trailing edge at the end of the line. The trailing edge overshoot is 2.2V while the leading edge overshoot is 1.5V. Both values are very marginal for system operation. The effect of increasing the series resistance to $20\Omega$ for the above driver is shown in Figure 25c and d. Note that the transition time has increased but is Figure 25. 3245 Typical Driver Waveforms Figure 26. MOS Level Driver Configuration still within entirely acceptable limits and the overshoots have been cut in half. The driver is now operating in an acceptable mode with minimal overshoot. The effect of temperatures on the 3245 is shown in Figure 27. A $20\Omega$ series resistor is used with the driver. The results of board measurements of a typical 3245 driver driving 18 loads and 9 loads is shown in Table III. Note that the delay does not change appreciably with temperature but the transition time increased approximately 2-3 nsec from 25°C to 70°C. Figure 27. 3245 Driver Waveform with Temperature = 70°C #### 3210 MOS Level Driver The pin configuration and logic symbol for the 3210 driver is shown in Figure 28. As shown in this figure, this driver consists of one MOS level driver and four TTL low voltage buffers. These low voltage buffers can be used to drive inputs which require a 3.5V high level (such as the 2107A address Table III. Summary of 3245 Driver Board Delay Measurements | NUMBER 2107B LOADS | 1 | MEASURED ( | | | | ASURED<br>LAY <sup>[3]</sup> | | ASURED<br>LAY <sup>[4]</sup> | |---------------------------------------------|------|------------------------------|------|------------------------------|------|------------------------------|------|------------------------------| | AND CIRCUIT CONFIGURATION | 1 | :_+ <sup>[1]</sup> | , | t <sub>+</sub> _[2] | PLI | JS RISE | PLL | IS FALL | | • | TYP. | WORST <sup>[5]</sup><br>CASE | TÝP. | WORST <sup>[5]</sup><br>CASE | TYP. | WORST <sup>[5]</sup><br>CASE | TYP. | WORST <sup>[5]</sup><br>CASE | | <b>3245</b> 18 LOADS <sup>[6]</sup> R = 20Ω | 12 | 12 | 10 | 10 | 34 | 37 | 33 | 35 | | <b>3245</b> 9 LOADS R = 20Ω | 11 | | 10 | | 30 | 33 <sup>[7]</sup> | 25 | 27 <sup>[7]</sup> | #### NOTES: - 1. TTL 1.5 to V<sub>SS</sub> +1 volt - 2. TTL 1.5 to V<sub>DD</sub> -1 volt - 3. TTL 1.5 to V<sub>DD</sub> -1 volt - 4. TTL 1.5 to V<sub>SS</sub> +1 volt - 5. Worst case driver on board at 70°C and 5% power supply variation. - 6. 18 loads $20\Omega$ split resistor (see Figure 26). - 7. Projected from 18 load delay. Figure 28. 3210 Pin Configuration and Logic Symbol inputs) or they can be used to drive high capacitance loads with minimum delay. For reference, the input/output characteristics of the 3210 are shown in Figure 29 and table IV, respectively. The driver configuration for the 3210 MOS level output is shown with the aid of photos in Figure 30a and b for series resistances of $10\Omega$ and $20\Omega$ . Table V summarizes the results of board measurements for the 3210 as a function of series resistance and temperature. #### Low Voltage Driver/Buffers The address, data-in, write enable, and chip select inputs on the 2107B are all low voltage TTL compatible requiring no special interface. This section will discuss the types of drivers which can be used to drive the low voltage inputs along with the advantages and disadvantages of the drivers. The types of low level drivers capable of driving the 2107B are shown in Figure 31. Two observations are pointed out regarding the use of TTL drivers shown in Figure 31. - 1. There are no pull up resistors. - 2. Series 74S type gates are not recommended. Table IV. 3210 A.C. Characteristics $T_A = 0^{\circ}C$ to 75°C, $V_{CC} = 5.0V \pm 5\%$ , $V_{DD} = 12V \pm 5\%$ | SYMBOL | PARAMETER | MIN. | TYP.[1] | MAX. | UNITS | TEST CONDITIONS | |-------------------|-----------------------------------------------|------|---------|------|-------|-------------------------| | t <sub>LDR</sub> | Delay Plus Rise Time for Low Voltage Drivers | | 17 | 25 | nS | C <sub>L</sub> = 200 pF | | t <sub>LDP</sub> | Delay Plus Fall Time for Low Voltage Drivers | | 16 | 25 | nS | C <sub>L</sub> = 200 pF | | t <sub>H-+</sub> | Input to Output Delay for High Voltage Driver | .9 | 15 | | nS | C <sub>L</sub> = 175 pF | | tHDR | Delay Plus Rise Time for High Voltage Driver | 1 | 27 | 40 | nS | C <sub>L</sub> = 350 pF | | t <sub>H+</sub> _ | Input to Output Delay for High Voltage Driver | 4 | 8 | | nS | C <sub>L</sub> = 175 pF | | tHDF | Delay Plus Fall Time for High Voltage Driver | | 18 | 30 | nS | C <sub>L</sub> = 350 pF | | t <sub>DB</sub> | Delay to Base Drive to External PNP (Pin 12) | 4 | 8 | 17 | nS | | NOTE: 1. TA = 25°C A.C. CONDITIONS OF TEST: Input Pulse Amplitudes: 3.0V Input Pulse Rise and Fall Times: 5 nS between 1 volt and 2 volts Measurement Points: See Waveforms Figure 29. 3210 Input/Output Characteristics Figure 31. Low Level Drivers #### TTL Drivers Since TTL devices will typically pull up actively to 2.8V to 3.4V, which is well above the required minimum high level, pull up resistors are not needed. Standard Series 7400 type gates are specified to supply 400 µa up level current at 2.4V worst case. Since each address input of the 2107B has a maximum leakage current of 10 µa, this type of driver is capable of driving 40 2107B address lines. However, it should be noted that these 40 address inputs have a capacitance of 240 pF. This load will increase the delay through the series 74 gates. When driving the 2107B address inputs with TTL gates it is advisable to use a NAND type circuit Figure 30. 3210 Typical Waveforms Table V. Summary of 3210 Driver Board Delay Measurements | NUMBER 2107E | | 1 | MEASURED ( | | | | ASURED<br>LAY <sup>[3]</sup> | | ASURED | |------------------------------|------------|------|------------------------------|------|------------------------------|------|------------------------------|------|------------------------------| | AND CIRCUIT CON | FIGURATION | 1 | :_+ <sup>[1]</sup> | 1 | t <sub>+</sub> _[2] | PL | US RISE | PLU | JS FALL | | | | TYP. | WORST <sup>[5]</sup><br>CASE | TYP. | WORST <sup>[5]</sup><br>CASE | TYP. | WORST <sup>[5]</sup><br>CASE | TYP. | WORST <sup>[5]</sup><br>CASE | | 3210 18 LOADS <sup>[6]</sup> | R = 20Ω | 16 | 16 | 10 | 10 | 48 | 50 | 35 | 35 | | 3210 9 LOADS | R = 20Ω | 14 | | 8 | | 30 | 32 <sup>[7]</sup> | 25 | 25 <sup>[7]</sup> | #### NOTES: - 1. TTL 1.5 to V<sub>SS</sub> +1 volt - 2. TTL 1.5 to V<sub>DD</sub> -1 volt - 3. TTL 1.5 to V<sub>DD</sub> -1 volt - 4. TTL 1.5 to V<sub>SS</sub> +1 volt - 6. 18 loads $20\Omega$ split resistor (see Figure 26). - 5. Worst case driver on board at 70°C and 5% power supply variation. - 7. Projected from 18 load delay. (such as shown in Figure 31) with an enable input. This will allow all addresses to be set up in a high state (above 2.4V) and be driven low when appropriate. Since TTL gates have much better drive capability in the high to low direction, the increase in delay due to the large capacitance is reduced. It is not recommended that Schottky type TTL gates be used to drive the low level inputs of the 2107B. This is because under worst case conditions, the down level of the Schottky device is approximately 100 mv higher than for a regular or H series TTL gate. This higher level coupled with the address noise coupled from the 2107B (see Address Buffer/Latch section) might make some systems marginal in operation. In addition, the effect of chip enable transition on address low voltage re- duces the maximum positive down level on the addresses. (See Device Specification section.) An example of TTL circuits (7400, 74H00, 74S00) driving 36 address inputs on the 2107B at refresh time is shown in Figure 32. Figure 33 shows the same TTL gate at "Read" time. Note the high level loading effect is greatly reduced because only 9 loads (2107B) are turned on at one time. Note that a Series 74S gate was used and is shown for reference only. From these photos the amount of overshoot present in driving high-low is clearly seen. Therefore, even with TTL drivers it is desirable to use series resistors to decrease the negative overshoot. This resistor value depends on the load on the driver and $20\Omega$ is recommended when driving 36 address loads. 4-15 In the discussion of the address latch circuitry (Address Buffer/Latch section) reference was made to input currents drawn by the address buffer when an address is switched from a low to high level during chip enable. The decrease in high level shown in Figure 32 is due to the 0.5 mA/2107B loading of the address line following the low to high transition while chip enable is on. (All photos from Figure 32 are taken at refresh time when all devices are on. This condition is worst case.) Figure 32 also shows the effect of 36 memory devices coupling charge back to the address line [see Note (1) on photos]. This coupling limits the series resistance value which can be added to the address drivers to minimize overshoot. It also suggests that the address drivers be placed as close as practical to the memory array. The photo shown in Figure 34 is the current associated with the low to high level address transition for 36 devices at refresh time. (Note the time delay of current relative to address voltage change. This is the result of delays associated with the current probe relative to the voltage probe.) For this example, the driver used is a 3210. #### Other Low Voltage Driver/Buffers When speed and high level drive capability is needed it is desirable to use drivers which are designed specifically for driving high capacitance loads with minimum delay. The 3245 and 3210 can be used to drive the 2107B low voltage inputs. When operating the 3245 in a low voltage mode, the device is connected per schematic shown in Figure 35. As shown in this figure, the $V_{DD1}$ pin (pin 1) is connected to $V_{CC}$ (+5) and the $V_{DD2}$ pin (pin 9) is connected to +12V. Photos of the waveforms of the 3245 in the low voltage drive mode are shown in Figure 36a and b. The circuit configuration is shown in Figure 35. As shown in the photo, the 3245 has very high drive capability in both the positive and negative directions. For comparison, the low level buffer portions of the 3210 are shown in Figure 37a and b. As is shown, both the 3245 and 3210 make excellent low level buffer drivers for heavily loaded address lines. Figure 34. Typical Address Input Current Figure 35. 3245 Connected in Low Voltage Drive Mode Figure 36. Typical Waveforms, 3245 Low Voltage Mode NEGATIVE ADDRESS TRANSITION (b) Figure 37. Typical Waveforms, 3210 Low Voltage Mode # TTL IN 1V/DIV 2V DIV VSS T 10 nS'DIV NEGATIVE ADDRESS TRANSITION #### **Output Sensing** The output of the 2107B can be sensed with any TTL compatible series 74, 74L, 74LS or 74S gate. In addition, Intel provides a latch (3404) which features high speed and high density in a single package. The pin configuration for the 3404 is shown in Figure 38. The $V_{CC}$ input to the 2107B goes only to the output buffer as shown in Figure 8. This means that other types of outputs can be used instead of standard TTL devices if so desired. However, since there are many different ways to utilize this feature, do not exceed the maximum limits on voltage when using the 2107B in a non-standard manner. Typical curves of output current as a function of output voltage are included in Figure 39a and b to facilitate the output interface of non-TTL loads. #### System Timing and Control The simplicity of design when using the 2107B memory component is shown by the schematic given in Figures 40, 41, and 42. The basic timing for this schematic is shown in Figure 43. Figure 38. 3404 Pin Configuration The design shown is for an expandable 16K X 18 system featuring: - 1. Asynchronous memory requests/multiple ports - 2. Free running refresh The timing cycle consists of a start initiated by a memory request (MREQ) which triggers the busy latch and begins chip enable. The busy signal is used to disable other ports from requesting a memory cycle while the memory is being accessed from (a) HIGH LEVEL OUTPUT (b) LOW LEVEL OUTPUT Figure 39, 2107B Output Characteristics Figure 40. 16K X 18 Memory System Timing Generation Figure 41. 16K X 18 Memory System Address Buffer Interface DATA INPUT BUFFERS DATA INPUT LATCHES Figure 42. 16K X 18 Memory System Input/Output Interface DOUT 0 1/O<sub>1</sub> OUTPUT ENABLE 1 ENABLE 2 DATA OUTPUT LATCHES DATA OUTPUT BUFFERS Figure 43. 16K X 18 Memory System Control Timing another device. Since further timing signals for a read/write cycle are straightforward they will not be discussed further. However, several things need to be said about the refresh circuitry. As many system designers know, when a memory system with asynchronous refresh runs into trouble in the checkout state, it is 99% sure to be refresh interference in one form or another in the control logic. The most likely cause of problems for asynchronous refresh is glitching between a refresh request and a normal cycle request resulting in false starts or the system not knowing whether or not it is in a refresh cycle or normal cycle. To alleviate this problem it is necessary to determine that there are no possible requests coming from an external port to the memory when a refresh cycle is started. This will prevent the low order address line from making transitions at the wrong time (due to the multiplexer between the refresh and normal addresses) and taking excessive time to recover to the proper level. The circuit which performs the function of delaying the onset of a refresh cycle is shown by G3 in Figure 40. Here, refresh is delayed for as long as necessary to assure that the refresh required latch (REF REQ) has had time to block further requests from all ports attached to the memory. Attention is also called to the power on reset (PWRST) signal shown in Figure 40. This signal is necessary to assure that all latches have been reset (or set) to the proper state after power has been applied. In addition, note that the refresh/addresses RA<sub>0</sub> thru RA<sub>5</sub> are changed after the refresh cycle is complete. This assures that the address will not be changing during refresh as chip enable goes high. #### Memory Array Layout The layout for the 2107B memory array can be identical to that used for the 2107A. An example of such a layout is shown in Figure 44. The layout in this example is constructed with grided power busing which minimizes power distribution noise. When using this technique it is important to remember to bus all power lines both vertically and horizontally through every memory component. The effect of proper power distribution in the memory array cannot be over-emphasized. It is most desirable to bus the power lines both vertically and horizontally at every memory device location (even if it means running a 15 mil wide printed line to achieve the connection). If it is not possible to make such a connection at every location, then the interconnect should be done as much as possible throughout the array. As a general rule of thumb, power distribution can be considered adequate if the distance from each power pin (e.g., $V_{DD}$ to capacitor and $V_{SS}$ to capacitor) to the closest decoupling capacitor is less than or equal to 1.5 inches. For some layouts, particularly those which have all timing and control as well as the memory on a single board, it may be desirable to build multi-layer boards. Attention should be paid to the construction of the internal planes to gain maximum effectiveness from these planes. If all the required power supplies cannot be distributed on internal Figure 44. 2107B Memory Array Layout Using Grided Power Distribution planes and any have to be left out and put on the upper surfaces of the board they should be removed from the internal plane in the following order: 1. V<sub>CC</sub> 3. V<sub>DD</sub> 2. V<sub>BB</sub> 4. V<sub>SS</sub> Numbers 1 and 2 can be interchanged if there is a particularly heavy $V_{CC}$ load due to timing, control, etc. circuitry on the board. When constructing internal planes, care should be taken to obtain the most continuous plane possible. For example, the plane should have "fingers" between each IC feedthrough to minimize inductance. #### Decoupling As mentioned in the Transient Currents section, it is imperative to adequately decouple all supplies to the 2107B. The type and amount of decoupling recommended is most easily shown with the aid of the diagram given in Figure 45. In this figure, every other location for decoupling is $V_{DD}$ – $V_{SS}$ using a 1.0 $\mu$ F capacitor. Alternate locations can be $V_{BB}$ – $V_{SS}$ or $V_{CC}$ – $V_{SS}$ . It is suggested that $V_{BB}$ – $V_{SS}$ be Figure 45. Recommended Memory Array Decoupling decoupled more heavily than $V_{CC}-V_{SS}$ (as shown in Figure 45), because of the higher transients on $V_{BB}$ . Noise on the $V_{BB}$ distribution is shown in Figure 46. Figure 46. Typical V<sub>BB</sub> Array Noise Decoupling per Figure 45 In addition to the 1.0 $\mu$ F decoupling discussed above, it is necessary to provide a bulk of ~100 $\mu$ F $V_{DD}-V_{SS}$ per 36 devices located near the memory array. Also, placing 4.7 $\mu$ F capacitors between $V_{DD}-V_{SS}$ along the end of each row as shown will eliminate noise problems during refresh time. The effect of changing decoupling capacitance in a system is shown in Figure 47a, b, c, and d. These photos show the effects of different decoupling schemes on the $V_{DD}$ supply and the effect of adding a more solid power distribution bus. (In this case #22 wire was paralleled with the existing power distribution of grided 15 mil printed line.) Each of the photos shown in Figure 47 were taken at the worst case location in the memory array at refresh time. Figure 47a shows the $V_{DD}$ supply with 0.1 $\mu F$ spaced at every third device, no additional $V_{DD}$ busing and no bulk capacitors (4.7 $\mu F$ ) at the end of each row. Note that the $V_{DD}$ supply decreases to approximately 300 mv below desired setting with spikes driving the supply down a maximum of 440 mv. This excursion is not acceptable. Figure 47b is for the condition of decoupling with 0.1 $\mu$ F every third device and adding a 4.7 $\mu$ F capacitor at the end of each row. Additional power busing on the $V_{DD}$ and $V_{SS}$ lines was added but was observed to have little effect on the noise, shown in Figure 47b. For this case, the $V_{DD}$ supply is observed to decrease approximately 180 mv with spikes adding a further reduction to 240 mv. The major difference between this condition and the one shown in Figure 47a is the addition of the 4.7 $\mu$ F capacitors at the end of each row. However, the decrease in $V_{DD}$ voltage is still unacceptable. [1] A.C. COUPLED, 100 mV/DIV Figure 47. V<sub>DD</sub> Noise as a Function of Decoupling Figure 47c shows the V<sub>DD</sub> supply where V<sub>DD</sub> in the memory array is decoupled at every other memory device location. All other conditions are per Figure 47b. Note that the offset is now only 100 mv with spikes taking the supply down to 170 mv below nominal. Such decoupling results in adequate but marginally acceptable system operation. Figure 47d shows the $V_{DD}$ supply decoupled at every other memory device location with 1.0 $\mu$ F ceramic capacitors. All other conditions are per Figure 47c. Note that the offset is approximately 20 mv with spikes lowering the $V_{DD}$ to a maximum of 200 mv for the length of time shown. The most desirable decoupling of $V_{DD}$ to $V_{SS}$ in a memory array is therefore 1.0 $\mu F$ at every other device location with 4.7 $\mu F$ at the end of each row. The above recommendations on power distribution and decoupling will result in minimal memory array power noise. However, it is certainly not the only way to suppress power distribution noise. Adequate distribution and decoupling can be assumed if the following values are achieved: - 1. V<sub>DD</sub>-V<sub>SS</sub> 200 mv peak - 2. VBB-VSS 100 mv peak - 3. V<sub>CC</sub>-V<sub>SS</sub> 100 mv peak - 4. V<sub>SS</sub>-V<sub>SS</sub> 200 mv peak (corner to diagonal corner) #### Debugging A Memory System The design and build of memory systems using the newer, easier to use dynamic RAMs, usually results in minimum system debugging time. However, when this is not the case and the control and memory are not playing together well, life can be mighty miserable for the designer while the problem is being tracked down. This section will deal with some of the more common problems that can affect dynamic memory systems in general, their characteristics and how to better identify them. An integral part of this section is the testing of the system to identify those conditions which cause the most problems for the memory system. In the following it is assumed that power supplies and timing are set to nominal values. In debugging a memory system the most logical place to start is to determine that all specified criteria are met. This means looking at chip enable timing during each type of cycle both high and low voltage level (read, write, read-modify-write, if used, and refresh). In all cycles make sure the addresses and chip select are set up at the proper time and are held for the minimum hold time. Check all other signals for proper levels (this especially includes the address down level at the time just after chip enable goes high). Remember that the maximum address down level is a function of the chip enable rise time. Erratic operation results from a slow transition and a marginal address down level. Next, check all voltage pins for excessive noise. It is usually desirable to check the power noise at refresh time since all memory devices will be on then and noise will be at a maximum. After the above, sync on a read cycle and make sure that the system data strobe, if any, occurs before chip enable going low has a chance to reset the data. Also check to make sure no spurious write signals are getting through at read time. In a write cycle check the write enable waveform and make sure data-in is valid at or before write enable goes low In a refresh cycle, write enable should be held high unless chip select is high. Also, while in the refresh mode, make sure that all refresh addresses are being accessed. This is most easily done by syncing on the high order refresh address, A<sub>5</sub>, and looking at the low order addresses for one cycle of A<sub>5</sub>. Checking a read-modify-write cycle is merely a combination of the above discussion of read and write. After confirming that the specification is met in all regards and that power supply noise is within tolerance in all cycles, the designer is probably tempted to harbor ill feelings toward the memory component and/or manufacturer of same. However, it is not yet time for such. If the memory is failing most of the data and address patterns that are being used for the test, it is useful to inhibit refresh. When doing so, make sure that the test cycle is such that refresh is being done "automatically" by the normal cycles occurring at a fast enough rate. When inhibiting refresh it may be necessary to restrict the test addressing so that all cells can be "refreshed" by a normal cycle. If the problem goes away after inhibiting refresh, you are now in the army of people who have used dynamic RAMs to be caught with refresh interference. The only thing that can be said about refresh interference is that refresh is coming in at the wrong time! In properly designed systems, the most likely culprit is a noise glitch getting into the refresh timing circuitry to cause the problem. One of the most common causes for other types of system design is the improper use of "D" type latches. For example, if an asynchronous input (relative to clock) is applied to the D input of a latch and clocked, there will be times where the change on the D input occurs simultaneously with the clock. In some latches this can cause an order of magnitude increase in delay instead of simply missing the D input (see Figure 48). This problem also exists when using a latch made of NAND gates (see Figure 49). The method of correcting the refresh interference problem of a system is left to the imagination and luck of the designer. If the problem is not refresh interference, do not harbor ill feelings yet! Figure 48. D-Type Latch Figure 49. Cross-Coupled NAND Latch After checking all of the above with no change in results, the next place to start is to determine whether the system is sensitive to addressing patterns. An effective test for evaluating address pattern sensitivity is Galpat. The structure of Galpat is shown in Figure 50. This test is time consuming and requires a careful monitoring of the failed data and its addresses. Failures caused by a Galpat-only type test are most likely due to address line noise, address coupling to other signals, or refresh related. If address type noise is suspected a careful look at every point in each address path is in order. The best place to concentrate is around the address and its complement that failed. Refresh related problems can occur during Galpat because this test takes a long time and may not "automatically" refresh the memory. (A sequential type test can refresh the memory automatically if it cycles faster than the maximum allowed Cause A "galloping" "1" or "0" thru memory consists of initializing the contents of memory (all "1s" or "0s") and implementing the following sequence at each successive memory location: - Write opposite data (from initialized state) into test address (A<sub>TEST</sub>) - 2. Read next address (ATEST + 1) - 3. Read test address (ATEST) - 4. Read ATEST + 2 - Read test address continue read sequence for entire memory - 6. Write test address back to initialize state - 7. Go to next address for new ATEST - 8. Repeat steps 1-6 until entire memory tested - 9. Complement initial data pattern and repeat steps 1-8 Figure 50. Galpat Flow Chart refresh period.) If any address fails to get refreshed during the refresh period, Galpat will most likely pick it up. If the above does not yield a clue, then a check of the data pattern across a word is in order. In many tests each bit in a word contains the same data. This can cause certain groups of data lines to couple into adjacent control or address lines. This problem can be tracked down by allowing only one bit in a word to change at a time. If the memory system is having massive failures, it is very likely that the above debug procedure will reveal the problem. The second type of problem to be discussed is that of soft failures at frequent intervals. In general, these are problems caused by system noise, marginal timing, flaky peripheral device(s), or marginal memory component. For soft failures, the first item to suspect is refresh interference. Proceed per above to isolate the problem. A great deal of information on soft failures at nominal voltage settings can be obtained by shmooing the memory system. A shmoo consists of varying each voltage in a manner which is worst case for certain conditions. The voltage points which emphasize certain tendencies in the memory are contained in Figure 51. The device failed address should be noted at each shmoo point to give a clue to the problem. A broad guideline here is as follows: #### Failure 1. V<sub>DD</sub> low, |V<sub>BB</sub>| high — timing marginal (memory tends to slow down). 2. $V_{DD}$ high, $|V_{BB}|$ low — noise in system. Look for $V_{SS}$ , $V_{DD}$ , $V_{BB}$ noise. Temperature variation can also reveal similar problems. For example: #### Failure Cause 1. High temperature — timing should be suspected. 2. Low temperature — noise should be suspected. Figure 51. Example of Memory System Shmoo Plot #### **Power Calculations** The typical power dissipation for the 2107B with a chip enable on time of 230 nsec and a 400 nsec cycle is calculated as follows for a typical device: Device Power 1. $$P_{DOP} = \begin{bmatrix} V_{DD} \times I_{DD} \text{ AV} \\ +V_{BB} \times I_{BB} \end{bmatrix}$$ = $\begin{bmatrix} 12.0 \times 38 \text{ mA} \\ +5.0 \times 0.1 \text{ mA} \end{bmatrix} = 456.5 \text{ mw}$ Since the calculation of standby power without refresh for dynamic memory is meaningless, the following calculations are for standby with refresh: 2. $$P_{DOP} = \begin{bmatrix} V_{DD} \times I_{DD1} \\ + V_{BB} \times I_{BB} \end{bmatrix}$$ = $\begin{bmatrix} 12.0 \times 0.11 \text{ mA} \\ + 5.0 \times 0.1 \text{ mA} \end{bmatrix} = 1.82 \text{ mw}$ 3. $$P_{DSB} = P_{DOP} \left( \frac{N T_{CY}}{T_{REF}} \right)$$ $$+ P_{NOP} \left( \frac{T_{REF} - N T_{CY}}{T_{REF}} \right)$$ where: PDOP = Operating power disspiation PNOP = Non-operating (chip enable low) power dissipation = Standby/Refresh power PDSB N = Number of refresh cycles in refresh $T_{REF} = Refresh period in \mu sec$ TCY = Refresh cycle time in μsec For the 2107B, the following values apply: = 64 $T_{REF} = 2000 \,\mu sec$ $= 0.40 \,\mu sec$ 4. $$P_{DSB} = 456.5 \left( \frac{64 (0.400)}{2000} \right)$$ $$+1.82\left(\frac{2000-25.6}{2000}\right)$$ mw or 5. $$P_{DSB} = (5.84 + 1.80) \text{ mw}$$ #### 6. $P_{DSB} = 8.6 \text{ mw}$ The above calculations do not include V<sub>CC</sub> power since it is dependent only upon the output load used. The output of the 2107B is in a high impedance state when chip enable is low or chip select is high and only leakage level currents flow under these conditions. #### System Power In most systems only a portion of the memory devices will be continually accessed. For example, in the system previously described (16K X 18) worst case power is a continual access of one row (the other three rows are dissipating power in the refresh only mode). System power for the 16K X 18 system is calculated from: 1. $$P_{SYS} = P_{DS} \times N + P_{DA} \times M + P_{DOP} \times D + P_{DSB} \times E$$ where: PDS = Power dissipated in drivers during standby (including refresh) > Ν = Number of drivers in standby PDA = Power dissipated in drivers during max. duty cycle operation M = Number of drivers in max. duty cycle operation PDOP = Power dissipated by memory device max. duty cycle D = Number of devices in Prop PDSB = Power dissipated by memory devices during standby (including refresh) E = 54 E = Number of devices in PDSB For this example, all drivers are assumed to be 3210s. Therefore: > PDS = 387 mwPDA = 467 mwM = 2 $P_{DOP} = 456.5 \text{ mw}$ D = 18 = 8.6 mwMemory Component or Driver Power Power $P_{SYS} = 387 \times (6) + 467(2) + 456.5(18) + 8.6(54)$ Drivers Memory Devices 2. $P_{SYS} = 2322 + 934 + 8217 + 464$ PDRIVERS = 3256 mw $P_{MEMORY} = 8681 \text{ mw}$ Total System Power: 3. $$P_{SYS} = 11.9$$ watts PDSY The power dissipated by the drivers is approximately 26% of total system power in a max.-duty cycle operating environment. Total standby power (including refresh is calculated from equation (1) where: $$N = 8$$ $M = 0$ $D = 0$ $E = 72$ or: 4. $$P_{SYS} = 387(8) + 8.6(72)$$ $P_{SYS} = (3096 + 619) \text{ mw}$ PDRIVERS = 3092 mw $P_{MEMORY} = 619 \text{ mw}$ 5. PSYS = 3.7 watts Note that in this case, driver power amounts to approximately 83% of total system power. #### **Power Supply Sequencing** The VBB substrate bias supply must never be allowed to be more positive than 0.3V above VSS, V<sub>DD</sub>, or V<sub>CC</sub> at any time. Catastropic device failure can result if these criteria are not met. To minimize this problem of power sequencing and inadvertent power shorts, it is recommended that V<sub>RR</sub> be referenced to VSS. #### ACKNOWLEDGMENT Appreciation is extended to R. L. Papenberg of the Application Engineering Department for his work on the 3245 and 3210 driver system evaluation. # Designing Non-Volatile Memory Systems with Intel's 5101 RAM Jim Oliphant Application Engineering # INTRODUCTION ..... 5-1 DEVICE DESCRIPTION . . . . . . . . . . . . . 5-1 ADDRESS BUFFER ..... 5-2 INTERNAL DATA SENSING ..... 5-3 OUTPUT BUFFER ..... 5-3 Device Specifications . . . . . . . . . . . . . . . . . . 5-4 READ CYCLE ..... 5-4 WRITE CYCLE ..... 5-5 D.C. OPERATING CHARACTERISTICS . . . . . . 5-6 LOW VCC DATA RETENTION ..... 5-6 SYSTEMS CONSIDERATIONS ..... 5-7 Low Power Standby Operation . . . . . . . . 5-7 Power Loss Detect . . . . . . . . . . . . . . . . . . 5-8 Batteries For Non-Volatile Semiconductor PRIMARY BATTERIES (NON-RECHARGEABLE) 5-9 Voltage Boost ..... 5-9 SECONDARY BATTERIES (RECHARGEABLE) 5-10 Nickel-Cadmium ..... 5-11 Electrical Characteristics . . . . . . . . 5-11 Trickle Charge Nickel-Cadmium 5-13 Fast Charge Nickel-Cadmium 5-13 Lead-Calcium 5-13 Gel/Cell® Characteristics 5-13 Trickle Charge Lead-Calcium 5-14 Summary: Lead-Calcium 5-14 System Implementation 5-15 1K X 16 MEMORY SYSTEM 5-15 CMOS Interface 5-15 CMOS Interface 5-17 1K X 16 MEMORY ARRAY LAYOUT AND CARD ASSEMBLY 5-17 5101 ORGANIZATION ADVANTAGES 5-17 SUMMARY 5-17 RIBLIOGRAPHY 5-18 Contents Photomicrograph of 5101 CMOS RAM #### INTRODUCTION The Intel® 5101 is an ultra-low power 1024 bit static RAM organized as 256 words X 4 bits. It is fabricated with an advanced ion-implanted silicon gate CMOS technology. The 5101 is fully TTL compatible, uses only a single supply voltage V<sub>CC</sub> (+5V) and does not require a clocking operation on the chip enable input. This device is ideally suited for low power and high speed applications where battery support for non-volatility is required. The purpose of this application note is to describe the internal circuitry and operation of the 5101 and to outline various circuit techniques for battery supported non-volatile operation. In addition, designs using the 5101 will be described and the interface discussed. #### DEVICE DESCRIPTION The 5101 is pin compatible with the Intel® 2101 nchannel silicon gate static MOS RAM. The internal circuitry, however, differs from the 2101 in that the 5101 is implemented with CMOS technology and the 2101 is implemented with n-channel technology. (However, both the 5101 and 2101 are TTL compatible.) The pin configuration and logic symbol for the 5101 are shown in Figure 1. Memory expansion is simplified by the use of two chip enables $\overline{CE}_1$ and $CE_2$ . $CE_2$ may be used to place the memory in the ultra low power standby mode completely independent of the state of all other inputs. In addition, an output disable pin is provided to place the internal data output buffers in a high impedance state. This is particularly useful in those systems which have a common data bus. Both the Figure 1. 5101 Pin Configuration and Logic Symbol output disable and chip enable features will be discussed in more detail in the Systems Considerations section. A block diagram for the 5101 is shown in Figure 2. The memory array is arranged in a 32 X 32 matrix. The five low order addresses A<sub>0</sub>-A<sub>4</sub> select 1 of 32 rows; the three high order addresses A<sub>5</sub>-A<sub>7</sub> select 1 of 8 column select lines. Each of the column select lines enable 4 of the 32 columns. Figure 3 shows a selection matrix for the selection of a given address to the 5101. Figure 2. 5101 Block Diagram Figure 3. 5101 Selection Matrix As shown in the block diagram, $\overline{\text{CE}_1}$ and $\text{CE}_2$ control the input data buffers and output data buffers. If either $\overline{\text{CE}_1}$ is high or $\text{CE}_2$ is low, the data-in and read/write buffers are disabled and the memory is isolated from the data in inputs. Likewise when either or both of the chip selects are in the non-select state (see Table I) the output buffers are placed in a high impedance state. When the chip is selected (i.e., $\overline{\text{CE}_1}$ is low and $\text{CE}_2$ is high), the output disable pin (OD) can be used to place the output buffers in a high impedance state. Table I. 5101 Output State & Selection Matrix | OD | CE <sub>1</sub> | CE <sub>2</sub> | Selection | Output | |----|-----------------|-----------------|------------|-----------| | н | Н | н | Deselected | High Imp. | | Н | н | L | Deselected | High Imp. | | Н | L | н | Selected | High Imp. | | н | L | L | Deselected | High Imp. | | L | н | н | Deselected | High Imp. | | L | Н | L | Deselected | High Imp. | | L | L | н | Selected | Enabled | | L | L | L | Deselected | High Imp. | | | | | | | ## **Device Operation** #### STORAGE CELL The storage cell used in the 5101 is implemented with 6 MOS transistors as shown in Figure 4. The six transistors are connected to form a cross-coupled latch which acts as the memory element. Note that the logic and gating transistors $Q_1$ , $Q_3$ , $Q_5$ , and $Q_6$ are n-channel enhancement mode (normally off) MOS devices. The load transistors $Q_2$ and $Q_4$ are p-channel enhancement mode devices. P = P-CHANNEL DEVICE N = N-CHANNEL DEVICE Figure 4. 5101 Storage Cell In the following discussion of storage cell operation, remember that an n-channel device will be "on" if the gate is at a high level ( $\sim$ V<sub>CC</sub>). A p-channel device will be "on" if its gate is at a low level ( $\sim$ GND). Operation of the storage cell is as follows: Assume that the gate of $Q_3$ is at a high level ( $V_{CC}$ ), device $Q_3$ is therefore turned on (it is an n-channel device) while device $Q_2$ is turned off (it is a p-channel device). Node (1) is therefore pulled to $V_{SS}$ (ground) and cross-coupled back to the gates of devices $Q_4$ and $Q_5$ . This low level on node (1) will turn device $Q_4$ on and $Q_5$ off. Since the output of $Q_4$ - $Q_5$ is fed back to the gates of $Q_2$ and $Q_3$ , an initial charge of $V_{CC}$ on the gate of $Q_3$ will hold the latch in the above state. This logic state (node 1 at GND) is defined as a "1". The cell contains a logic "0" if the gate of $Q_4$ and $Q_5$ is high ( $V_{CC}$ ) which puts node (1) at $V_{CC}$ . Table II summarizes the state of the memory cell for a logic "1" and logic "0". Table II. 5101 Memory Cell State | Cell State | Q <sub>2</sub> | σ3 | 04 | Q <sub>5</sub> | |------------|----------------|-----|-----|----------------| | Logic "0" | On | Off | Off | On | | Logic "1" | Off | On | On | Off | Note that in the above discussion no mention was made of any d.c. currents flowing to set the proper voltage levels in the latch. This is because there aren't any. For the example given, the gate of $Q_3$ is held high (VCC) by device $Q_4$ (the p-channel load). Since $Q_5$ is off there is no d.c. path for the current to take in the quiescent state. The only current flowing is the junction leakage currents associated with the source/drain of the MOS devices. This current is typically in the nano-ampere range. The memory cell is accessed for a read or write operation by activating the appropriate row select line (i.e. row select is brought to $V_{\rm CC}$ ). This turns on devices $Q_1$ and $Q_6$ and allows data on the bit sense lines to be written into the cell or the state of the cell to be interrogated (read) by a sense amplifier placed on the bit sense lines. For a write operation Bit Sense right is set high ( $V_{\rm CC}$ ) to write a "1" or Bit Sense left is set high ( $V_{\rm CC}$ ) to write a "0". The opposite Bit Sense line is held low ( $V_{\rm SS}$ ). #### ADDRESS BUFFER The address buffers translate the low level TTL address inputs ( $V_{IL}$ max. = 0.65V, $V_{IH}$ min. = 2.2V) to a CMOS level (high = $V_{CC}$ , low = $V_{SS}$ ) for internal use. The buffer configuration used is shown in Figure 5. Figure 5. 5101 TTL Address Buffer The first stage of the address buffer consists of a NAND gate $(Q_1,\,Q_3)$ with control gates $(Q_2,\,Q_4)$ added to disconnect the TTL address from the decoders when the device is not selected (that is, CE<sub>2</sub> is low). This places the address buffers in a standby mode (only leakage currents flowing) and eliminates the need to control the state of the addresses during standby. The internally generated signal $\overline{PD}$ which blocks the input addresses from the internal decoders is generated from CE<sub>2</sub>. The second stage is an inverting buffer to provide increased drive for the $A_i$ addresses. Note that when the device is in a quiescent state no d.c. current is being drawn by the buffer. Therefore, the power dissipated during operation is very small and amounts to only the leakage current associated with the source/drain p-n junctions. #### **DECODERS** The row decoders (selecting 1 of 32 rows) on the 5101 use an AND gate of the type shown in Figure 6. To activate the selected row decode line, the five addresses going to that particular decoder must be at a high level and the internal chip select (CS) must be high. (Chip select is formed by the logical AND of CE<sub>2</sub> and $\overline{\text{CE}}_1$ ). If all address inputs to the decoder are high, a low is placed on the gates of the inverter buffer (devices $Q_1$ and $Q_2$ ) which will turn $Q_1$ off and $Q_2$ on. The selected row decode line is thereby brought high, turning on the appropriate gates in the selected memory cells. If the device is not selected, then CS forces all row decoder lines low which disables any access to all memory cells. P = P-CHANNEL DEVICE N = N-CHANNEL DEVICE CS = CE1 - CE2 Figure 6, 5101 Row Decode The column decoders use a NOR type gate shown in Figure 7. The selected column decode line goes high if the 3 addresses (A<sub>5</sub>-A<sub>7</sub>) being decoded are all at a low level. Note that the internal column decoder uses only three address inputs. These three inputs select 1 of 8 separate decode lines. Each of the 8 decode lines select 4 columns for each word addressed. Figure 7. 5101 Column Decode #### INTERNAL DATA SENSING A simplified schematic of the 5101 column sense amplifier is shown in Figure 8. The sense amplifier is constructed in an AND configuration with the I/O left line of each column of memory cells AND'ed with a particular column decode (devices $Q_1$ and $Q_2$ ). The line to the output buffer, $O_B$ , is held at $V_{CC}$ by device $Q_3$ unless both the I/O left line and the column decode line (for that particular column) are both high (logic "0" in the memory cell). In this case, the output of the sense amplifier $O_B$ will be driven to a low level (slightly above GND). For example, if memory cell "M" shown in Figure 8 contained a "0" (I/O left high) then $O_B$ would be low. However, if "M" contained a "1" (I/O left low) then $O_B$ would remain high. Devices $Q_4$ and $Q_6$ shown in Figure 8 are used as a load on the particular I/O line. The n-channel devices ( $Q_5$ and $Q_7$ ) are used to limit the logic swing on the I/O lines. Data is written into the memory cell by the circuitry shown in Figure 8. Note that the I/O right line goes high only when a logic "1" (high level) is applied to the data-in input on a selected device during a write cycle. The I/O left line, however, goes high when either a low is on the data-in input or the chip is non-selected. (Recall that for a non-selected device, all row selects are at the non-selected state, i.e. low level.) #### OUTPUT BUFFER A simplified schematic for the 5101 output buffer is shown in Figure 9. As shown in this figure the output buffer is implemented with complementary n-channel and p-channel drivers. For this type of driver, the gates of devices $Q_1$ and $Q_2$ must be at the same logic level (high or low) so that one of these devices is on while the other is off for a nor- mal read operation. However, when the chip is deselected (the internal CS is low) or output disable is high, both $Q_1$ and $Q_2$ are turned off and the Data Out output goes to a high impedance state. Figure 8. 5101 Column Sense Amplifier Figure 9. 5101 Output Buffer # Device Specifications #### READ CYCLE Minimum timing for a 5101 read cycle is shown in Figure 10. This timing diagram shows the relationship of all necessary control signals required for a read cycle and is for a general application. However, if the user has certain flexibilities in his system, other modes of operation are possible. For those systems which have separate data inputs and outputs in the memory array, the output disable input (pin 18) may be tied low. Also, if the input and output pins of the 5101 are not OR tied to any other device both chip enable inputs may be held true (i.e. $\overline{CE_1}$ is held low and $CE_2$ is held high) while the addresses are being cycled in any order for a series of read cycles. For this case, the read/ write input must be held high throughout the read operations. However, when operating the 5101 with CE<sub>2</sub> held high, it is necessary to control the voltage level of all inputs if ultra low power dissipation is desired. The ultra low standby power can be achieved with $\overline{CE_1}$ only deselected (i.e. at a high level) by holding all address, chip enable, data-in and read/write inputs to one of the following levels: - 1. $V_{in} \leq 0.2V$ - 2. $V_{in} \ge V_{CC} 0.2V$ Note that $\overline{\text{CE}}_1$ may be tied low, if so desired, and the ultra low standby power controlled only with $\text{CE}_2$ (i.e. $\text{CE}_2 \leqslant 0.2\text{V}$ , all other inputs in a "don't care" state). The definition of terms outlined in Figure 10 is contained in Table III. Figure 10. 5101 Read Cycle | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |------------------|---------------------------------------------------------|------|------|------|------|----------------------------------------------------| | tRC | Read Cycle | 650 | | | ns | | | t <sub>A</sub> | Access Time | | | 650 | ns | Input Pulse Levels | | t <sub>CO1</sub> | Chip Enable (CE1) to Output | | | 600 | ns | +0.65V to 2.2V. | | t <sub>CO2</sub> | Chip Enable (CE2) to Output | | | 700 | ns | Input Pulse Rise and | | top | Output Disable To Output | | | 350 | ns | Fall Times 20 nsec. | | t <sub>DF</sub> | Data Output to High Z State | 0 | 1 | 150 | ns | Timing Measurement<br>Reference Level 1.5V | | t <sub>OH1</sub> | Previous Read Data Valid with Respect to Address Change | 0 | | | ns | Output Load 1 TTL Gate and C <sub>1</sub> = 100pF. | | <sup>†</sup> OH2 | Previous Read Data Valid with | 0 | | | ns | | Table III. 5101 Read Cycle A.C. Characterístics. TA = 0°C to 70°C, VCC = 5V ±5% unless otherwise specified. Table IV. 5101 Write Cycle A.C. Characteristics. TA = 0°C to 70°C, VCC = 5V ±5% unless otherwise specified. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |------------------|----------------------------|------|------|------|------|-----------------------------------------| | twc | Write Cycle | 650 | | | ns | | | t <sub>AW</sub> | Write Delay | 150 | | | ns | Input Pulse Levels | | t <sub>CW1</sub> | Chip Enable (CE1) To Write | 550 | | | ns | +0.65V to 2.2V. | | t <sub>CW2</sub> | Chip Enable (CE2) To Write | 550 | | | ns | Input Pulse Rise and Fall Times 20nsec. | | t <sub>DW</sub> | Data Setup | 400 | | | ns | Timing Measurement | | t <sub>DH</sub> | Data Hold | 100 | | | ns | Reference Level 1.5V. | | t <sub>WP</sub> | Write Pulse | 400 | | | ns | Output Load 1 TTL | | twR | Write Recovery | 50 | | | ns | Gate and $C_L = 100pF$ . | | t <sub>DS</sub> | Output Disable Setup | 150 | | | ns | | #### WRITE CYCLE Minimum timing for a 5101 write cycle is shown in Figure 11. The waveforms shown in Figure 11 are for a general application of the 5101 during a write cycle and may be modified to some degree depending on the users requirements. For example, if no other data inputs or outputs are OR tied to the 5101, $\overline{\text{CE}_1}$ may be held low, $\text{CE}_2$ held high and output disable held low. Respect to Chip Enable However, it is not permissible to hold the read/write line low while cycling through addresses for a series of write cycles. Attempting to perform a series of write cycles in this manner will result in writing into multiple address locations during address transitions. Although it is not necessary to conform exactly to the waveforms shown in Figure 11 for a write cycle, care should be taken to assure all minimum timing constraints, listed in Table IV, are adhered to. Particular attention should be paid to Taw (address to write set-up time), Tcw1 and Tcw2. Since the 5101 is a completely static random access memory, it does not require an edge on any input line (e.g. chip enable or address) to initiate a cycle. Therefore, when a device is enabled (i.e. $\overline{CE}_1$ is low and CE2 is high) and addresses are changed, time must be provided for the row and column decoders to settle (Taw) before commencing a write to make sure undesired address locations are not partially rewritten by the data on the data input line. Figure 11. 5101 Write Cycle Table V. D.C. Operating Characteristics. $T_A = 0^{\circ} C$ to $70^{\circ} C$ , $V_{CC} = 5 V \pm 5\%$ unless otherwise specified. | Symbol | Parameter | Min. | Typ.[1] | Max. | Unit | Test Conditions | |----------------------|-----------------------|------|---------|------|------|----------------------------------------------------------------------------------| | ILI | Input Current | | 5 | | nA | V <sub>IN</sub> = 0 to 5.25V | | <sup>1</sup> LOH | Output High Leakage | | | 1 | μА | CE1=2.2V, V <sub>OUT</sub> =V <sub>CC</sub> | | LOL | Output Low Leakage | | | -1 | μΑ | CE1=2.2V, V <sub>OUT</sub> =0.0V | | I <sub>CC1</sub> | Operating Current | | 9 | 22 | mA | V <sub>IN</sub> = V <sub>CC</sub> Except $\overline{CE1}$ ≤ 0.01<br>Outputs Open | | I <sub>CC2</sub> | Operating Current | | 13 | 27 | mA | V <sub>IN</sub> = 2.2V Except CE1 ≤0.65<br>Outputs Open | | I <sub>CCL</sub> [2] | Standby Current | | | 15 | μΑ | $V_{IN} = 0$ to $V_{CC}$ , Except $CE2 \le 0.2V$ | | VIL | Input "Low" Voltage | -0.3 | | 0.65 | V | | | V <sub>IH</sub> | Input "High" Voltage | 2.2 | | Vcc | ٧ | | | V <sub>OL</sub> | Output "Low" Voltage | | | 0.4 | ٧ | I <sub>OL</sub> = 2.0mA | | V <sub>OH</sub> | Output "High" Voltage | 2.4 | | | V | I <sub>OH</sub> = ~1.0mA | NOTES: 1. Typical values are TA = 25°C and nominal supply voltage. 2. Current through all inputs and outputs included in ICCL. Table VI. 5101L Low V<sub>CC</sub> Data Retention Characteristics. T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 5V ±5% unless otherwise specified. | Symbol | Parameter | Min. | Typ.[1] | Max. | Unit | Test Conditions | | |------------------|--------------------------------------|---------------------|---------|------|------|-----------------|------------------------| | V <sub>DR</sub> | V <sub>CC</sub> for Data Retention | | | | ٧ | | | | CCDR | Data Retention Current | | | 15 | μА | CE2 ≤ 0.2V | V <sub>DR</sub> = 2.0V | | <sup>t</sup> CDR | Chip Deselect to Data Retention Time | 0 | | | ns | | | | t <sub>R</sub> | Operation Recovery Time | t <sub>RC</sub> [2] | - | | ns | | | NOTES: 1. Typical values are T<sub>A</sub> = 25°C and nominal supply voltage. 2. tRC = Read Cycle Time. ### D.C. OPERATING CHARACTERISTICS The D.C. operating characteristics of the 5101 are given in Table V. I<sub>CCL</sub> (standby current) in Table V is emphasized because of its importance in standby battery back-up operation. Note that the maximum value of the standby power supply current is an extremely low 15 $\mu$ A (and is typically only 0.2 $\mu$ A). If CE<sub>2</sub> is used to control the low power state (i.e. CE<sub>2</sub> $\leq$ 0.2V), then the state of all other inputs is a "don't care." If CE<sub>1</sub> is used to control the low power state, all inputs must be either high or low (as defined in Read Cycle section). As is shown later, (in the Systems Considerations section) this allows the designer maximum flexibility in the design of simple battery interfaces to implement a battery back-up system. As shown in Table V, the 5101 is capable of driving a maximum TTL load of 2mA at an output voltage $V_{OL}$ of 0.4V. Attempting to sink more than 2mA will result in an increased $V_{OL}$ . #### LOW VCC DATA RETENTION The 5101L family of RAMs has ultra low standby current and requires only that $V_{CC}$ be between $2.0V \le V_{CC} \le 5.25 \mathrm{V}$ to maintain data. As shown, these devices are guaranteed to operate in a standby mode with $V_{CC}$ a minimum of 2.0V. Table VI gives the low $V_{CC}$ data retention characteristics of the 5101L. The waveforms for low $V_{CC}$ data retention operation are shown in Figure 12. As shown in Figure 12, $CE_2$ must be brought low ( $\leq 0.2V$ ) at or before the $V_{CC}$ supply drops to 4.75V. In addition, $CE_2$ must remain in the low Figure 12. Low V<sub>CC</sub> Data Retention Waveforms state for a period equal to a read cycle time after $V_{CC}$ has reached a minimum of 4.75V after powerup. It is important to note that the supply voltage $V_{CC}$ does not have to be reduced below 4.75V as shown in Figure 12. Remember that the standby current $I_{CCL}$ is a maximum of $15\mu A$ up to $V_{CC}=5.25V$ . The typical data retention current as a function of $V_{DR}$ ( $V_{CC}$ in data retention mode) is shown in Figure 13. Figure 13. 5101L Data Retention Current Vs. VDR #### SYSTEMS CONSIDERATIONS Since the 5101 is a completely static TTL compatible random access memory device requiring no clocks, refresh or special drivers/sense circuitry, the designer can treat the 5101 as any other TTL compatible device. Because of the ease with which the 5101 can be used, this section on Systems Considerations will concentrate on circuitry associated with battery-supported standby operation. Discussions of any interface buffers (if required) to a 5101 system will be relative to the effect these buffers have on the standby power source (e.g. battery) and what can be done to minimize the adverse effects of the buffers. Additional information regarding buffers for static TTL compatible RAMs can be found in the next section, "Designing with Intel's Static MOS RAMs". #### Low Power Standby Operation When designing a non-volatile semiconductor memory system, the basic requirements can be outlined as follows: - 1. Maximum data retention time-battery back-up. - Maximum load current during standby-data retention mode. - 3. Physical size requirement of battery. - 4. Access/cycle time (operating mode). Access time is important as it effects the selection of address and data buffers required by the system. If high speed operation is desired, it may be necessary to use series 74S type gates for the buffers. If speed is not of primary interest then CMOS type buffers may be used. Clearly, TTL type buffers will draw considerably more power than CMOS buffers if left connected to the battery supply during the data retention mode. The battery interface to both TTL and CMOS buffers will be discussed in the battery section. The required data retention time for battery supported standby operation is of primary importance in the selection of a battery. The usual trade-offs associated with data retention time are: - Memory size (number of words that must be non-volatile). - Physical battery size desired (determines if the battery is to be placed on a printed circuit card or is external to the card). Within reasonable constraints of memory size and data retention time, there are many types and configurations of batteries that can be used. #### **Power Switching** Two basic types of power switching circuits (switching between the main supply and the battery) are described which are simple and inexpensive. These two types are: - 1. Diode Coupled - 2. Switch Coupled These two types of switching circuits are shown in Figure 14. The diode coupled circuit requires the main d.c. supply to be above the required V<sub>CC</sub> voltage by the amount of drop through the diode. The diode used should have a low forward drop (such as found in Germanium diodes) and low series resistance. A. Diode Coupled B. Switch Coupled Figure 14. Power Switching Circuits If it is not desirable to have a power supply voltage above V<sub>CC</sub> (e.g. existing +5.0V supplies are to be used), then a normally open switch can be used in place of the diode. The switch is held closed by a simple TTL buffer gate as shown in Figure 14 as long as POWER VALID is held low. When power loss is detected (see Power Loss Detect Section) the switch is opened and the battery automatically supplies power to the memory array. (Note that if the memory is to be used for a short period to load memory, etc., after POWER VALID goes high a delay must be included in the switch line to take power from the supply before it drops below 4.75V). #### **Power Loss Detect** In memory systems which have TTL interface and other control circuitry, it is usually necessary to have advanced warning that A.C. power has been lost. This allows the orderly shut down on the system and can provide time to store data/records in the non-volatile portion of memory. Such a circuit is shown in Figure 15. Figure 15. Power Loss Detect Circuit The detect circuit uses a separate transformer winding (available on many power supplies) to provide a positive ( $\approx+5V$ ) voltage reference to a schmidt trigger. A separate winding is used so as not to interfere with the regulation of the main d.c. power source. Operation of the detect circuit is as follows: A high level ( $\approx$ 5V) is established at the input of a schmidt trigger (e.g. 7414) by the diode bridge network and zener Z. Resistor R<sub>LIMIT</sub> is a current limiting resistor between the bridge and schmidt trigger input network. The R<sub>T</sub> C<sub>T</sub> combination controls the discharge rate of the input voltage to the schmidt trigger when reference power is lost. The time constant is used to prevent short (a few cycles) a.c. power loss from shutting down the system. The only restriction on the maximum value of the time constant is the POWER VALID signal must go high before the main d.c. power source drops below the minimum allowable operating voltage of the main d.c. source. In general it is not desirable to combine the power loss detect circuitry with the main d.c. power source for two reasons: - Adverse effect on d.c. output regulation by R<sub>LIMIT</sub> resistor, and - The large decoupling capacitor, C<sub>D</sub>, on most d.c. supplies. The large decoupling capacitor C<sub>D</sub> will cause a time constant which is too large and may not allow sufficient time between POWER VALID going high and the main d.c. power dropping below acceptable minimums # Batteries For Non-Volatile Semiconductor Memories The first place to begin in the selection of a battery for a particular application is to analyze those factors dictated by system requirements and fit the battery to the requirement. Some of these important criteria are: - 1. Load current imposed on battery. - 2. Battery voltage-full charge. - 3. Battery voltage-end of life. - 4. Life of battery under maximum load conditions. - Environment-temperature range (operating, non-operating). - 6. Physical factors (size, weight). - 7. Battery operation. Of the seven criteria listed above, the one most likely to be overlooked is the effect of temperature on the capacity and life of the battery. For many batteries commercial grade temperature requirements (0°C to 70°C) may adversely effect both the capability and life of the battery. Criteria seven, battery operation, refers to the operating schedule the battery is expected to meet. For example, if the battery is expected to maintain data only on a.c. power outages which are assumed to be rare, then a rechargeable battery (secondary cell) with a slow recharge rate may be selected. For this case, it may even be desirable to use a non-rechargeable battery (primary cell) with battery replacement scheduled at appropriate intervals (six months to 1 year). However, if the system is operated in a mode where power is turned on in the morning and off in the evening then fast rechargeable batteries (with appropriate recharging circuity) may be required. In the evaluation of the seven criteria listed previously, one of the first things to be determined is what type of battery is to be used in the system. The chart shown in Table VII outlines the characteristics of various storage cell types. Consider first the primary type. #### PRIMARY BATTERIES (NON-RECHARGEABLE) The use of primary batteries in a memory system is usually limited to those systems which require stand-by data retention infrequently or where very high battery capacities (mA-hr) and very small battery physical size are required. For these cases, both mercury and silver-oxide batteries offer large capacity combined with very small physical size. The small size of these batteries is shown in Figure 16 for a silver-oxide battery (110mA-hr). Figure 16. Silver-Oxide Button Cell Typical voltage discharge curves for silver-oxide and mercury batteries are shown in Figures 17 and 18 respectively. Note that in both cells, the cell voltage remains nearly constant during discharge — a highly desirable characteristic. In addition, the mercury cell generally has greater capacity for a given size as compared with a silver-oxide battery. Carbon-zinc batteries offer the lowest cost of any primary battery described, but suffer from a severe degradation of output voltage as a function of use. This characteristic makes carbon-zinc batteries undesirable for most standby power applications. Alkaline batteries have a much better discharge characteristic than carbon-zinc, but are not quite as Figure 17. Silver-Oxide Cell Typical Voltage Discharge Characteristics Figure 18. Mercury Cell Typical Voltage Discharge Characteristics good as mercury or silver-oxide. The relative low cost of these batteries can make them attractive for use in some systems applications. Both carbon-zinc and alkaline batteries are discussed in detail in the Eveready Battery Applications Engineering Data handbook (see Bibliography 3). It is emphasized that adequate attention should be directed to the output voltage characteristics of these two batteries before using them in a standby power application. Because of printed circuit board area limitations small battery size is usually the reason for selecting a primary cell for battery support. In this case, it may be desirable to limit the number of cells in a particular system to one. However, this requires that a voltage boost circuit be used in the system to achieve a minimum sustaining voltage of 2.0V at end of battery life to operate the 5101. Such a boost circuit is shown in Figure 19. Figure 19. Basic Voltage Boost Circuit #### Voltage Boost Operation of the voltage boost circuit is as follows: The input to $Q_1$ is a low duty-cycle signal. This signal turns $Q_1$ on forcing current through inductor L. When $Q_1$ is turned off, current i cannot change instantaneously and is diverted through diode D, Table VII. Battery Characteristics ## I. PRIMARY TYPE (NON-RECHARGEABLE)[1] | Cell Construction | Cell Voltage (Typ.) [2] | Comments | |-------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------| | Carbon-Zinc (Leclanche) | 1.5 | Lowest cost; discharge characteristics may be inadequate for some systems | | Silver-Oxide | ~ 1.6 | Good for low temperature operation, discharge characteristic excellent for most system requirements | | Mercury | 1.4 | Good for high temperature operation, discharge characteristic excellent for most systems, long shelf life | | Alkaline | 1.5 | Good efficiency for use with systems requiring total battery operation | #### II. SECONDARY TYPE (RECHARGEABLE) | Cell Construction | Cell Voltage (Typ.) | Comments | |-------------------|---------------------|-----------------------------------------------------------------------| | Nickel-Cadmium | 1.2 | Excellent all around characteristics for battery back-up, widely used | | Lead-Calcium | 2.0 | Excellent all around characteristics for battery back-up | <sup>[1]</sup> Some information in this table condensed from "EVEREADY" Battery Applications and Engineering Data Handbook copyrighted 1971 by Union Carbide Corporation. charging capacitor C. The voltage to which C charges is a function of the capacitance C, load $R_L$ and zener $V_Z$ . In order to minimize the load on the battery and to maximize the efficiency of the boost circuit, it is necessary to turn on Q1 only for the minimum amount of time which will still maintain the desired output standby voltage. Such a circuit is useful only if there is a way to power the input oscillator required for Q1 off the same battery VSB. Such a circuit is shown in Figure 20. The 5801, shown in Figure 20, is a low voltage CMOS oscillator made by Intel (used extensively by Microma, an Intel subsidiary). The output of this oscillator triggers a CMOS single-shot which in turn drives the voltage boost circuit shown in Figure 19. Note that the 5801 is powered by the battery (Cell voltage = 1.5V) and the 4047 (CMOS single-shot) is powered by the boosted VCC'. It is, therefore, necessary to Figure 20. Voltage Boost Oscillator Circuit assure that the standby voltage $V_{CC}$ does not fall below 3V (minimum 4047 operating voltage) before starting the oscillator circuit. A power loss detect circuit can be used to warn of an impending power down condition and allow the boost circuit to be turned on in time to hold the $V_{CC}$ voltage to $\cong 3V$ . As stated previously, the power conversion efficiency of the oscillator and voltage boost circuits should be maximized to minimize the current drain on the battery. The efficiency of these circuits is largely a function of the duty cycle of the oscillator. Figure 21 shows the waveforms of the input signal to the voltage boost circuit and the current i through inductor L. A summary of the data in Figure 21 is shown in the graphs of Figure 22. Note that the curve of $V_{CC}$ levels out at 4.0V, this is the result of the clamp zener $V_Z$ (Figure 19). Also note that the efficiency is markedly decreased as the input pulse to $Q_1$ is lengthened. For a given duty cycle on $Q_1$ , the efficiency of the voltage boost circuit will increase if the load current is reduced. #### SECONDARY BATTERIES (RECHARGEABLE) As outlined in Table VII there are two basic types of rechargeable batteries ideally suited for memory system standby power-down operation. Nickel-Cadmium (Ni-Cd) and Lead-Calcium (such as Gel/Cell®). This section will outline some of the salient features of each type. No attempt will be made to compare the two for general operation. It is recommended that the system designer interface directly with the battery manufacturer to obtain guaranteed specification data, operating limitations and safety precautions (if any). <sup>[2]</sup> Cells can be put in series to obtain multiples of basic cell voltage. Figure 21. Voltage Boost Waveforms #### Nickel-Cadmium Nickel-Cadmium batteries are available in a wide variety of capacities (mA-hr) sizes and styles (see Figure 23). The styles include button, cylindrical and rectangular cells and may be placed on the memory printed circuit card or in the same enclosure as the main d.c. power supply. (Enclosing the batteries in with the main d.c. supply is usually done only in large back-up capacity systems.) There are many manufacturers of Ni-Cd batteries who can supply the desired battery configuration. A useful place to begin looking for a battery supplier is <u>Electronic Buyers Guide</u> (McGraw-Hill publications.) (Also see bibliography.) Figure 22. Boost Circuit Output Voltage and Efficiency Vs. Input Pulse Width Figure 23. Sizes of Selected Cylindrical Ni-Cd Batteries #### **Electrical Characteristics** Electrical characteristics such as capacity (mA-hr) and cell voltage as a function of discharge rate for Ni-Cd batteries are temperature dependent. It is important for the designer to realize that high system operating temperatures may have an adverse effect on battery life and capacitance even though the battery is not expected to be called on to provide standby power at those temperatures. An example of the effect of temperature on capacity (based on GE battery specifications) is shown in Figure 24 for two types of General Electric Ni-Cd batteries. Note that two types of usage are given: one for infrequent discharge with extended periods GOLD TOP IS A REGISTERED TRADEMARK OF GENERAL ELECTRIC. NOTES: (1) INFREQUENT DISCHARGE, EXTENDED PERIOD OF OVERCHARGE. (2) FREQUENT DISCHARGE. Figure 24. Ni-Cd Battery Capacity as a Function of Temperature of overcharging, condition (1), the other for frequent discharge, condition (2). In most memory applications condition (1) will apply, which is the condition for maximum capacity as a function of temperature. Ni-Cd batteries also have a self discharge characteristic which is a function of temperature. One result of this characteristic is that these types of bat- teries should not be stored in a charged condition for an appreciable length of time. Therefore, before inserting these batteries into a system or after the system has been powered down for an extended time (i.e. no trickle charge available and batteries disconnected from load) care must be exercised to assure that the batteries have sufficient charge to perform in a power down standby mode. In addition, when calculating the capacity of the battery for a particular load, the self discharge characteristic of the battery must be included. This self discharge rate can be as high as approximately 7%/day loss of capacity at 50°C to an average of 1%/day at room temperature (25°C) for Ni-Cd batteries. The discharge characteristics of Ni-Cd batteries are flat, making them ideal for use in memory systems requiring standby power. The general shape of such characteristics is shown in Figure 25. Note that no scales are given in this figure because the output voltage as a function of time varies between manufacturers of Ni-Cd batteries. The curves are shown to demonstrate the flat voltage characteristics at end of battery capacity for Ni-Cd batteries. Figure 25. Ni-Cd Voltage Discharge Characteristic Since the single cell voltage of a Ni-Cd battery is approximately 1.2 volts (as shown in Figure 25), it is necessary to boost the voltage with external circuitry (discussed previously) or stack the cells in series to obtain the proper operating voltage for the 5101L. If it is desired to stack the cells in series to obtain a higher voltage, care should be exercised to assure that the cells are reasonably matched. Cells which are not matched can cause problems during charging when placed more than three in series. Most manufacturers will provide Ni-Cd stacks of the desired size which should be adequately matched to avoid any charging problems. It is important to discuss this phenomonon with the battery manufacturer if several Ni-Cd batteries are to be used in series. #### Trickle Charge Nickel-Cadmium Ni-Cd batteries used as standby support power for memory systems should be provided with a continuous charging current from the main power source. This assures that the self discharge characteristic of the battery does not deplete battery capacity. The trickle charge current should be a constant current at a rate of one-tenth the total battery capacity (e.g. a 400mA-hr Ni-Cd should be trickle charged with 40mA current). A simple trickle charger is shown in Figure 26. If the system is to be operated at high temperature, care should be taken to assure that the maximum battery cell temperature is not exceeded during charging. #### A. Diode Coupled B. Switch Coupled Figure 26. Ni-Cd Trickle Charger #### Fast Charge Nickel-Cadmium Some Ni-Cds can be charged at a much faster rate than that described above. However, the charging current must be monitored and reduced to trickle charge when the battery is fully charged. Failure to properly handle the charging of Ni-Cd batteries can present safety problems. The manufacturer should be consulted for recommended fast charge techniques. #### Lead-Calcium Lead-calcium batteries are also ideally suited for use as a standby power source for semiconductor memories. A popular brand of lead-calcium cell is the Gel/Cell® made by Globe Battery (Gel/Cell® is a registered trademark of Globe-Union). These types of batteries have several highly desirable characteristics such as: - 1. Small size-to-capacity ratio. - 2. Low standby self-discharge characteristics. - 3. Flat operating discharge characteristics. - 4. No permanent cell reversal. - Good operating temperature range. Several manufacturers supply lead-calcium type batteries. However, for the purpose of this application note only the characteristics of the Gel/Cell<sup>®</sup> will be discussed. #### Gel/Cell® Characteristics A small Gel/Cell® battery is shown in Figure 27. The nominal cell voltage of this type of battery is 2.0 volts (the capacity of the battery shown is 1 amp-hr). This battery is ideal for use in those systems having a relatively high discharge load (~1mA). The output discharge characteristics are shown in Figure 28. Figure 27. Gel/Cell® Lead-Calcium Battery Figure 28. Gel/Cell® Voltage Discharge Characteristics Note that the minimum discharge rate shown in Figure 28 is a hefty 45mA. At this rate the battery can supply power for 20 hours. At the rate of 1mA, this battery will last 1000 hours or approximately 6 weeks. Lower discharge rates will of course increase the battery life time proportionally. These types of batteries are optimally used in systems having a large current drain. Although the batteries are indeed very small for a given capacity, the cell voltage is a nominal 2.0 volts which is the minimum acceptable for maintaining data in the 5101L. Therefore, either two batteries are required (series connection) or the voltage boost circuit described earlier must be used. In those systems having very small current drains in standby, the addition of a second battery will most likely take up too much room on the p.c. board. For these systems other types of batteries are recommended (such as Ni-Cd, Mercury, etc.). Capacity of a Gel/Cell<sup>®</sup> as a function of temperature is shown in Figure 29. As is shown in this figure, at low temperatures the battery loses a great deal of capacity. Therefore, when designing systems using this type of battery, proper attention will have to be paid to the environmental temperature extremes expected in the system and proper battery selection made. Figure 29. Gel/Cell® Capacity Vs. Temperature #### Trickle Charge Lead-Calcium Unlike Ni-Cd batteries, which accept a constant current trickle charge, the lead-calcium battery is trickle charged by a constant voltage source. The voltage required is 2.25 to 2.30 volts per cell. At this voltage, referred to as the float voltage, a Gel/Cell® will accept only the amount of charge necessary to maintain capacity. The implementation of a trickle charger for leadcalcium batteries in a system is not as straight forward as for Ni-Cd batteries. A simple charger is shown in Figure 30. In this figure, the "float" voltage is maintained by zener Z, and potentiometer P. The potentiometer is used to adjust the voltage at node (1) to the proper level (2.25 to 2.30 volts per cell). Most zeners are accurate to no more than $\pm 5\%$ which is not adequate for the desired "float" voltage. Diodes $D_1$ and $D_2$ isolate the battery and power supply from each other. Figure 30. Lead-Calcium Trickle Charger It is important to select a very low leakage zener $(Z_1)$ to minimize the parasitic load on the battery during power down operations. Indeed, it may be desirable to insert a normally open switch at location (A), Figure 30, to disconnect the zener from the battery during standby operation. The switch would be controlled identically to $S_1$ , as shown in Figure 30 It is clear from the example given that providing a trickle charge to a lead-calcium battery and having the battery ready for instantaneous operation is more complicated than for Ni-Cd batteries. Other charging methods are available (see bibliography 4) but they all require that the battery and system voltage be identical and in 2 volt increments. Since operation of the 5101 is $4.75 \leq V_{CC} \leq 5.25$ and standby operation is $2.0 \leq V_{CC} \leq 5.25$ , the charger/supply combinations described in the reference have limited value for the present applications. #### Summary: Lead-Calcium Lead-calcium batteries are particularly useful with those systems which have a relatively high standby discharge rate (greater than 1mA). The high energy density of these batteries also lend themselves to providing power in normal operation (taking into account V<sub>CC</sub> requirements of the 5101L) of some systems. The primary disadvantage of lead-calcium cells is the relative complexity of supplying a trickle charge to the batteries in those systems where the standby voltage is lower than the operating supply voltage $V_{\rm CC}$ . #### System Implementation The 5101 is an extremely easy to use static RAM. No refresh timing is required, only one power supply (+5V) is needed, and the device is fully TTL compatible. In addition, current transients on the $V_{\rm CC}$ (+5V) pin are minimal and require no special decoupling techniques. Therefore, this section will concentrate on interface techniques to the 5101 in order to minimize the power in power down/standby applications. #### 1K X 16 MEMORY SYSTEM The discussion on interface techniques to the 5101 is illustrated with a 1024 word X 16 bit system shown in Figure 33. The memory array is configured as shown in Figure 33. Note that for a read/ write access one of four columns is enabled by one CE2 (CE2A, CE2B, CE2C, CE2D). The other chip enable $(\overline{CE}_1)$ and the output disable pin are tied to ground to simplify the layout. All corresponding addresses are bused together and driven by one buffer as are the read/write inputs. Data in and data out pins are OR tied along a given row. Access is then simply a matter of providing the correct address (A<sub>0</sub>-A<sub>7</sub>), selecting a read or write function and enabling the proper row. Two simple methods for providing the proper CE2 signals are shown in Figure 31. #### TTL Interface Interface circuits shown in Figure 33 can be implemented with either CMOS or TTL devices. If access/cycle time of the memory system is to be minimized, then series 74 or 74S type TTL can be used. However, for power down operations where a battery is used for back-up power the V<sub>CC</sub> (+5V) supply to these TTL devices must be independent of the V<sub>CC</sub> supply to the memory array. This is most easily accomplished by a slight modification to the power supply diagram shown in Figures 26 and 30 as modified in Figure 32. As shown, when the main supply V<sub>m</sub> goes off, switch S<sub>1</sub> is opened (isolating V<sub>m</sub> from the memory devices). The state of the addresses, read/write, $\overline{\text{CE}}_1$ , output disable and data-in to the 5101 memory array are in a "don't care" condition for standby/power down operation. Only CE<sub>2</sub> is required to be low ( $\leq 0.2\text{V}$ ) for the low power state. For CE<sub>2</sub> TTL interface drivers, a resistor to ground is required to maintain CE<sub>2</sub> at the proper level when power is removed from the series 74/74S gates. The resistor value required is calculated by considering two requirements: - 1. CE<sub>2</sub> high ( $V_{IH} \ge 2.2V$ ) during operation. - 2. CE<sub>2</sub> low (V<sub>IL</sub> ≤0.2V) during standby/power down. The first requirement above is determined by the maximum source current capability of the TTL drivers ( $I_{OH}$ ) allowed which guarantees the proper high level output. Requirement 2 above is a function of the maximum leakage on the CE2 line from the four 5101 devices driven by the CE2 line. The range of values for the pull down resistor is $6.2k\Omega \leqslant R \leqslant 50k\Omega$ for Series 74 drivers. The POWER VALID input signal (shown in Figure 33) is derived from a power loss detect circuit. The power loss detect circuit should be able to detect a power loss before the output $V_{CC}$ falls below 4.75V (lowest guaranteed operating power level for TTL circuits). A power loss detect circuit to implement the POWER VALID signal is discussed in the POWER LOSS DETECT section. Figure 31. Chip Enable Generators 1K X 16 Memory Figure 32. Power Distribution for TTL and CMOS Interface Figure 33. 1K X 16 5101 Memory System #### **CMOS** Interface Using CMOS circuits to interface to the 5101 memory array eliminates the need of switching out VCC to the interface during power down/standby. The ultra low power CMOS interface will dissipate approximately the same power as the memory array (assuming 1K X 16) and can easily be handled by the back-up battery. Photos of CMOS waveforms driving the 1K X 16 5101 memory array are shown in Figure 34. Also included in the photo is the noise generated on the V<sub>CC</sub> supply during operation. As is shown, noise on the power line is virtually non-existent. Figure 34. CMOS Interface Driver Waveforms Figure 35. 5101 1K X 16 Array Layout #### 1K X 16 MEMORY ARRAY LAYOUT AND CARD ASSEMBLY The layout used on the 5101 1K X 16 system described previously is shown in Figure 35. Note that $V_{\rm CC}$ and ground are distributed in a grided matrix and decoupled as shown. More decoupling was used in this system than is ordinarily required so the designer can use his own judgement in this regard. The 1K X 16 memory card used was configured per the diagram in Figure 36. Notice that the card is completely self contained for standby/power down operation with the battery included on the card. With this configuration the card can be unplugged, transported to another location (with data being maintained by batteries) and operation resumed. Figure 36. Dual 1K X 16 5101 Memory Card #### 5101 ORGANIZATION ADVANTAGES The organization of the 5101 as 256 words X 4 bits has distinct advantages over memory devices organized as 1024 words X 1 bit in many systems applications. These applications include terminals, CRT displays, microprocessors and others which have most (or at least a portion) of their memory expandable in 256 or 512 word increments. For these cases, the number of devices required for a 256 X 4 memory device is much smaller than for a 1024 X 1 memory device. #### SUMMARY There are many selections of 5101 256 word X 4 bit devices available. Table VIII is the product selection guide for this family of devices. As shown, the designer has a wide range of choices in selecting the device most suited to his particular requirements. Table VIII. 5101 Product Selection Guide | | and the second s | | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------| | PART | STANDBY | +2V | ACCESS | | NUMBER | CURRENT | POWER DOWN | TIME | | | NA/BIT | OPTION | (NS) | | 5101-1 | 15 | No | 450 | | 5101L-1 | 15 | Yes | 450 | | 5101-2 | 200 | No | 450 | | 5101 L-2 | 200 | Yes | 450 | | 5101 | 15 | No | 650 | | 5101L | 15 | Yes | 650 | | 5101-3 | 200 | No | 650 | | 5101 L-3 | 200 | Yes | <b>6</b> 50 | | 5101-8 | 500 | No <sup>-</sup> | 800 | | *M5101-4 | 200 | No | 800 | | *M5101L-4 | 200 | Yes | 800 | | *M5101-5 | 1000 | No | 800 | | *M5101L-5 | 1000 | Yes | 800 | | | | | | <sup>\*</sup>Temp Range -55 to +125°C #### **BIBLIOGRAPHY** - Duane L. Barney, et al, <u>NICKEL-CADMIUM BATTERY APPLICATION ENGINEERING HANDBOOK</u>, General Electric Co., 1971. - 2. EVEREADY BATTERY APPLICATIONS ENGINEERING DATA, Union Carbide Corporation, 1971. - Gustav A. Mueller, THE GOULD BATTERY HANDBOOK, Gould Incorporated, 1973. - 4. GLOBE GEL/CELL® RECHARGE INSTRUCTIONS, Globe Battery, Inc. ## Designing with Intel's Static MOS RAMs Jim Oliphant Application Engineering #### **Contents** | NTRODUCTION6-1 | |----------------------------------------| | DEVICE DESCRIPTIONS6-1 | | General Device Operation 6-1 | | Storage Cell Operation 6-1 | | Accessing the Storage Cell6-3 | | Address Buffers/Decoders6-3 | | 2102A OPERATION | | Read Cycle | | Write Cycle | | Read-Modify-Write Cycle 6-5 | | D.C. and Operating Characteristics 6-5 | | Power Down Standby Operation 6-7 | | 256 WORD X 4 BIT STATIC RAMSs6-8 | | 2101A Operation | | 2111A Operation | | | | 2112A Operation | | 2112A Operation | | | | SYSTEM DESIGN OPERATION 6-15 | Photomicrograph of 1024 Word x 1Bit 2102A Static MOS RAM #### INTRODUCTION Intel's introduction of reliable, low cost, static, high-density MOS RAMs has done much to stimulate the use of semiconductor memory in new and unique applications. These RAMs, which do not require special refresh or timing circuitry, are used with as much ease as the standard TTL gates. The Intel family of static high-density MOS RAMs, shown in Table I, offers the system designer flexibility in memory configuration, speed and ease of use. The devices in this family are directly TTL compatible in all respects: inputs, output(s) and power supply. Internal circuits are designed for full DC stability requiring no clocks or refreshing to operate. These static RAMs are manufactured with Intel's reliability proven N-channel silicon gate and CMOS silicon gate process. The purpose of this application note is to outline the internal operation of these static RAMs, how they are used, and to present system design considerations in their use. In addition, suggested layout configurations for larger memory systems and techniques for reducing power dissipation during standby will be discussed. #### DEVICE DESCRIPTIONS As shown in Table I, there are two data organizations in the Intel static RAM family—1024 words x 1 bit and 256 words x 4 bits. The memory devices organized as 256 words x 4 bits are available with separate data input and output pins with an output disable pin (22 pin DIP), combined input/output pins with an output disable pin (18 pin DIP), and combined input/output with no output disable pin (16 pin DIP). The sections on Device Operation detailed below describe the internal circuits which are common to both the 1024 word x 1 bit devices and the 256 word x 4 bit devices. The operational differences between the devices in the static RAM family are limited to the logic state and timing of chip enable(s) and data I/O lines and are discussed separately under the heading for each device type. #### **General Device Operation** Each of the Intel N-channel static RAMs utilize a DC stable six transistor cell configuration for the storage medium. The storage cells are arranged in a $32 \times 32$ matrix as shown in Figure 1. Data selection on the $1024 \times 1$ devices is accomplished by the coincidence of a row select $(A_0-A_4, 1 \text{ of } 32)$ and column select $(A_5-A_9, 1 \text{ of } 32)$ . For the four bit wide configured RAMs, the selection is made by a row select $(A_0-A_4, 1 \text{ of } 32)$ and four column selects $(A_5-A_7, 4 \text{ of } 32)$ . The data contained in the selected cell(s) is sensed, buffered, and presented to the data out pin $D_0$ . In all devices the polarity of data read from memory is the same polarity as the data written into memory. #### **Storage Cell Operation** The two types of storage cells used in the Intel static RAM family are shown in Figure 2A and 2B. Static RAMs suffixed by "A" (e.g., 2102A) utilize Figure 1. Simplified Memory Block Diagram Table I. Intel Static MOS RAM Family | INTEL<br>PART NUMBER | (WORDS X BITS) | DATA<br>INPUT/OUTPUT | OUTPUT<br>DISABLE | NUMBER<br>CHIP ENABLES | POWER DOWN<br>CAPABILITY | NUMBER<br>PACKAGE PINS | |----------------------|----------------|----------------------|-------------------|------------------------|--------------------------|------------------------| | 2101A | 1024 X 1 | SEPARATE | N/A | 1 | NO | 16 | | 2102AL | 1024 X 1 | SEPARATE | N/A | 1 | YES | 16 | | 2101A | 256 X 4 | SEPARATE | YES | 2 | NO | 22 | | 2111A | 256 X 4 | COMMON | YES | 2 | NO | 18 | | 2112A | 256 X 4 | COMMON | NO | 1 | NO | 16 | | 5101(1) | 256 X 4 | SEPARATE | YES | 2 | YES* | 22 | <sup>\*</sup>Extremely low standby current at 15.4 ua total. <sup>(1) (</sup>CMOS) depletion mode load devices, which are normally "on" (Fig. 2B). (Earlier product designated without the "A" suffix (e.g., 2102, 2101, etc.) utilize enhancement mode load devices which are normally "off" [Fig. 2A].) The basic operation of these two types of cells is similar in the manner in which data is written, stored, and retrieved. The differences between these cells will be discussed later. Consider the storage cell shown in Figure 2A. Data is stored as a charge on the gate of either Q3 or Q4 (which determines the logic state of the cell). The voltage on the charged node is approximately V<sub>CC</sub> - V<sub>TH</sub> (where V<sub>TH</sub> is the effective threshold of the load devices) and turns Q3 or Q4 on. By definition a logic "0" is stored in the cell if Q3 is on and a logic "1" is stored if Q4 is on. If it is assumed that Q3 is on (logic "0" stored) then current will flow from the load on Q3 (device Q2) through Q<sub>3</sub> to ground (V<sub>SS</sub>). This current will cause the voltage at node (1) to assume a value near V<sub>SS</sub> (the voltage is proportional to the effective on resistance of Q2 and Q3). The resultant low voltage on node (1) turns device Q4 off. Device Q5 maintains the charge on the gate of Q<sub>3</sub> by replacing charge leaked off through the high impedance parasitic leakage resistor R<sub>LEAKAGE</sub>. (This leakage is typically in the picoampere range.) The storage cell will remain in this logic state until an external forcing function is applied (write cycle). Figure 2. Storage Cell Operation of the storage cell shown in Figure 2B is similar to that described above except for the implementation of the load device. A brief discussion of differences between enhancement and depletion type devices will aid the understanding of the storage cell operation. A depletion type MOS device has a channel implanted between the source and drain (see Fig. 3). The effect of this conducting channel is to shift the threshold of a standard enhancement device such that it is on at lower gate voltages. The basic operation of these two types of devices can be summarized as follows for N-channel technology: An enhancement mode device requires a positive gate voltage (relative to the source) to turn the device on. A depletion mode device requires a negative gate voltage (relative to source) to turn it off. These two conditions are shown in Figure 3. (The actual threshold of the depletion mode device can be controlled by the degree of channel doping used in the fabrication process.) Operation of the storage cell is as follows: assume the gate of $Q_3$ is high turning $Q_3$ on causing current to flow in $Q_3$ and $Q_2$ . Since devices $Q_2$ and $Q_3$ are ratioed (that is, $Q_2$ has a higher impedance than $Q_3$ ) the voltage at node 1 will drop close to $V_{SS}$ . Note that the gate of $Q_2$ is tied to node 1; therefore as node 1 decreases in voltage, the voltage drive on $Q_2$ is reduced, making the effective impedance of $Q_2$ higher. This allows the voltage at node 1 to move even closer to $V_{SS}$ . Figure 3. Enhancement/Depletion Characteristics Since node 1 is low and is tied to the gate of $Q_4$ , device $Q_4$ is off. The charge on $Q_3$ is maintained by the load device $Q_5$ . Note that only leakage currents flow through device $Q_5$ which has a minimal effect on the voltage at node 2. Since increased positive voltage at node 2 increases the voltage drive on $Q_5$ , device $Q_5$ turns on hard. The voltage at node 2 is therefore equal to $V_{CC}$ (note that there is no threshold drop across device $Q_5$ since it is a depletion mode device). #### Accessing the Storage Cell The storage cell is interrogated for a read or write operation by activating the proper row select line which turns devices $Q_1$ and $Q_6$ on (Fig. 2A, 2B). For a read operation, a sense amplifier (see Fig. 4) connected to both the I/O "0" and I/O "1" outputs of each column detects the state of the selected storage cell in that column. If $Q_3$ is on (logic "0") then current will flow in the I/O "0" line. If $Q_4$ is on (logic "1"), current will flow in the I/O "1" line. A write buffer (Fig. 4) places a high level ( $\sim$ V<sub>CC</sub>) on the I/O "0" line to write a logic "0", and a high level on the I/O "1" to write a logic "1". For both write conditions, the opposite line is held low (VSS). As is shown in Figure 4, there are internal data-in/data-out buses. Data is gated to/from the appropriate columns by column select. Note that chip enable(s) gate the output data to a three state buffer and then to the output pin. Therefore, if a chip is not selected, the output pin goes to a high impedance state (allowing the output pins to be OR tied). #### Address Buffers/Decoders Typical address buffers and decoders, for the static RAM family are shown in Figures 5 and 6 respectively. As is shown in these figures, the address buffers and decoders are static requiring no precharging for operation. The buffers/decoders respond to changes on the address lines and do not latch the input addresses. Therefore, in those systems where the address lines are not stable throughout the cycle, it may be necessary to buffer them with external latches. An example of such a system is discussed later. It should be noted however that in many systems requiring memory the addition of external address latches is not required. This is particularly true of microprocessor systems. #### 2102A OPERATION As discussed before, the 2102A device is organized as 1024 words x 1 bit having separate data-in/data-out pins. The memory is organized internally in a 32 row by 32 column matrix as shown in Figure 7. The pin configuration and logic symbol are shown in Figure 8. Figure 4. Internal Data Path Figure 5. Address Input Buffer Figure 6. Address Decoder There are only two control inputs to the 2102A: Read/write and chip enable. For unselected devices (chip enable high), the data-in input is electrically disconnected from the input data bus internal to the 2102A and the data-out buffer goes to a high impedance state. The addresses, however, are buffered and decoded (generating an internal row/column select) independent of chip enable. Figure 7. 2102A Block Diagram # PIN CONFIGURATION 2102A 2102 | 1 | DIN | DATA INPUT | ČĒ | CHIP ENABLE | |---|---------------------------------|------------------|------------------|-------------| | | A <sub>0</sub> - A <sub>9</sub> | ADDRESS INPUTS | D <sub>OUT</sub> | DATA OUTPUT | | | R/W | READ/WRITE INPUT | v <sub>cc</sub> | POWER (+5V) | Figure 8. 2102A Pin Configuration, Logic Symbol #### Read Cycle Basic read cycle timing is shown in Figure 9. Note that although chip enable is shown as a pulse occurring after the address changes, there is no specified time at which it must occur (either before or after address change). It is therefore permissible to tie the chip enable input low if the data-out pin is not OR tied with other outputs and operate the memory device with only the read/write line and address inputs. For example, if a series of read cycles are to be performed (such as for CRT displays), and the data-out pin is not OR-tied with another output, chip enable may be held low and the addresses may be cycled in any order to access data. During this time, however, the read/write input must always be in the high state. For this case, output data will be valid at $T_A$ as shown in Figure 9 and specified in Table II. A second method may be used to read data from the memory. If the addresses are set up before a read decision can be made, then chip enable may be brought low at the read decision time. Output data will be valid at $t_{CO}$ (Table II) for this condition. #### Write Cycle Basic timing for a write cycle is shown in Figure 10. In the write cycle it is *not* permissible to perform a series of write cycles by holding chip enable and read/write low and cycling through the desired addresses. However, chip enable can be held low for continuous writes if the read/write input is timed per Figure 10. For the 2102A, a minimum write to address set up time, t<sub>AW</sub>, must be observed per Table III. The minimum data hold time, t<sub>DH</sub>, beyond read/write is 0 ns. #### READ CYCLE Figure 9. 2102A Read Cycle #### WRITE CYCLE Figure 10. 2102A Write Cycle #### Table II. 2102A Read Timing #### **READ CYCLE** | Symbol | Parameter | Min. | Тур.[1] | Max. | Unit | |------------------|---------------------------------------------------------|------|---------|------|------| | <sup>t</sup> RC | Read Cycle | 350 | | | ns | | t <sub>A</sub> | Access Time | | | 350 | ns | | t <sub>CO</sub> | Chip Enable to Output Time | | | 180 | ns | | <sup>t</sup> OH1 | Previous Read Data Valid with Respect to Address | 40 | | | ns | | <sup>t</sup> OH2 | Previous Read Data Valid with<br>Respect to Chip Enable | 0 | | | ns | Table III. 2102A Write Timing #### WRITE CYCLE | Symbol | Parameter | Min. | Typ. <sup>[1]</sup> | Max. | Unit | |-----------------|---------------------------------|------|---------------------|------|------| | twc | Write Cycle | 350 | | | ns | | t <sub>AW</sub> | Address to Write Setup Time | 20 | | | ns | | t <sub>WP</sub> | Write Pulse Width | 250 | | | ns | | twR | Write Recovery Time | 0 | | | ns | | t <sub>DW</sub> | Data Setup Time | 250 | | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | | ns | | tcw | Chip Enable to Write Setup Time | 250 | | | ns | NOTE: 1. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltage. Note that the minimum write cycle may be obtained by using the minimum times associated with $t_{AW}$ , $t_{WP}$ and $t_{WR}$ (Fig. 10), that is: $$t_{WC}$$ (MIN) = $t_{AW} + t_{WP} + t_{WR}$ #### Read-Modify-Write A read-modify-write cycle is merely a combination of a read cycle and a read/write pulse, $t_{WP}$ . The minimum read-modify-write cycle time is therefore $t_{RC}$ + $t_{WP}$ . The timing associated with the 2102A read-modify-write cycle is shown in Figure 11. #### D.C. and Operating Characteristics The D.C. and operating characteristics for the 2102A is given in Table IV. Power supply current Figure 11. 2102A Read-Modify-Write Cycle versus V<sub>CC</sub> supply voltage is shown in Figure 12 for the 2102A. Power supply current as a function of temperature is shown in Figure 13 for the 2102A. Figure 12. 2102A Power Supply vs. Supply Voltage Figure 13. Power Supply Current vs. Ambient Temperature. For reference, typical A.C. and D.C characteristics for the 2102A are shown in the graphs of Figure 14. In particular, note the relative insensitivity of access time as a function of load capacitance. **OUTPUT SINK CURRENT VS.** # ACCESS TIME VS. AMBIENT TEMPERATURE 350 V<sub>CC</sub> MIN. 1 TTL LOAD C<sub>L</sub> = 109pF 150 OUTPUT REFERENCE LEVELS: V<sub>OH</sub> = 2.0V V<sub>OL</sub> = 0.8V T<sub>A</sub> (°C) Figure 14. 2102A Typical D.C. and A.C. Characteristics #### Table IV. 2102A D.C. and Operating Characteristics. $T_A = 0^{\circ}$ C to $70^{\circ}$ C, $V_{CC} = 5V \pm 5\%$ unless otherwise specified. | | | I | 102A, 210<br>12AL, 210<br>Limits | 2AL-4 | 2102 | 2A-2, 2102<br>Limits | AL-2 | | 2102A-6<br>Limits | | | | |-----------------|------------------------|------|----------------------------------|--------|------|----------------------|------|------|-------------------|-----------------|------|--------------------------------------------------------------| | Symbol | Parameter | Min. | Тур.[1] | Max. | Min. | Тур.[1] | Max. | Min. | Тур.[1] | Max. | Unit | Test Conditions | | lu | Input Load Current | | 1 | 10 | | 1 | 10 | | 1 | 10 | μΑ | V <sub>IN</sub> = 0 to 5.25V | | LOH | Output Leakage Current | | 1 | 5 | | 1 | 5 | | 1 | 5 | μΑ | CE = 2.0V,<br>V <sub>OUT</sub> = V <sub>OH</sub> | | ILOL | Output Leakage Current | | -1 | -10 | | -1 | -10 | | -1 | -10 | μА | CE = 2.0V,<br>V <sub>OUT</sub> = 0.4V | | lcc | Power Supply Current | | 33 | Note 2 | | 45 | 65 | | 33 | 55 | mA | All Inputs = $5.25V$<br>Data Out Open,<br>$T_A = 0^{\circ}C$ | | VIL | Input Low Voltage | -0.5 | | 0.8 | -0.5 | | 0.8 | -0.5 | | 0.65 | ٧ | | | VIH | Input High Voltage | 2.0 | | Vcc | 2.0 | | Vcc | 2.2 | | V <sub>CC</sub> | ٧ | | | VoL | Output Low Voltage | | | 0.4 | | | 0.4 | | | 0.45 | ٧ | I <sub>OL</sub> = 2.1mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | 2.4 | | | 2.2 | | | ٧ | I <sub>OH</sub> = -100μA | Notes: 1. Typical values are for $T_A = 25^{\circ} C$ and nominal supply voltage. 2. The maximum ICC value is 55mA for the 2102A and 2102A-4, and 33mA for the 2102AL and 2102AL-4. #### Power Down Standby Operation The 2102AL may be placed in a power down mode where data is maintained with greatly reduced power dissipation (maximum of 42 mW vs. 368 mW). Data is maintained at a reduced power setting because the load devices in the storage cell (Q2 and Q<sub>5</sub>) shown in Figure 2B are implemented with depletion load devices. As mentioned previously, a depletion mode device is normally "on" and requires a negative voltage (below ground) to reach cut-off in operation (see Fig. 3). The only requirement, therefore, to assure data retention is to guarantee that the minimum V<sub>CC</sub> voltage allowed in standby operation is sufficient to bias the gate of the appropriate storage node (Q3 or Q4 Fig. 2B) on. (Recall that there is no threshold drop across the depletion load device supplying the on drive to the storage device.) A summary of the power down requirements and characteristics for the 2102AL family are shown in Figure 15 and Table V. As is shown in this figure, there is a requirement that chip enable be brought to a level of 2.0V, or higher, a T<sub>CP</sub> time (minimum 0 nsec) before V<sub>CC</sub> drops below its minimum value (4.75V). Figure 15. 2102AL Family Standby Characteristics. Figure 16. Chip Enable Generator for Power Down Mode To assure that stored data is not over-written, the chip enable input must either be held at a level of 1.5V, or higher, or allowed to track with V<sub>CC</sub> at the same or higher voltage level and same or slower discharge rate as V<sub>CC</sub>. A circuit that implements the tracking of chip enable with $V_{CC}$ is shown in Figure 16. In this figure, the chip enable NAND circuit is powered by the same supply, $V_{CC}$ , that is discharging. A power down signal (power down) is generated to set the chip enable signal high at the appropriate time (discussed later). As $V_{CC}$ begins to discharge beyond the limit of TTL operation, resistors $R_1$ and $R_2$ are used to assure that the chip enable output stays high and tracks the discharging $V_{CC}$ independent of the chip enable input. The power down signal can occur at any time if the memory is in a read cycle or is inactive. However, if a write cycle is being executed and power loss is detected, then the power down signal must be delayed until the write cycle is complete. In most Table V. 2101AL Family D.C. Standby Characteristics. $T_{\Delta} = 0^{\circ} C \text{ to } 70^{\circ} C$ | Symbol | Parameter | 210<br>Min. | DAL, 2102A<br>Limits<br>Typ.[1] | L-4<br>Max. | Min. | 2102AL-2<br>Limits<br>Typ.[1] | Max. | Unit | Test Conditions | |----------------------|-------------------------------|-----------------|---------------------------------|-------------|-----------------|-------------------------------|------|------|--------------------------------------------| | V <sub>PD</sub> | V <sub>CC</sub> in Standby | 1.5 | | | 1.5 | | | ٧ | | | V <sub>CES</sub> [2] | CE Bias in Standby | 2.0 | | | 2.0 | | | V | 2.0V≤V <sub>PD</sub> ≤V <sub>CC</sub> Max. | | | | V <sub>PD</sub> | | | V <sub>PD</sub> | | | ٧ | 1.5V ≤V <sub>PD</sub> < 2.0V | | I <sub>PD1</sub> | Standby Current | | 15 | 23 | | 20 | 28 | mA | All Inputs = V <sub>PD1</sub> = 1.5V | | I <sub>PD2</sub> | Standby Current | | 20 | 30 | | 25 | 38 | mA | All Inputs = V <sub>PD2</sub> = 2.0V | | t <sub>CP</sub> | Chip Deselect to Standby Time | 0 | , | | 0 | | | ns | | | t <sub>R</sub> [3] | Standby Recovery Time | tRC | | | t <sub>RC</sub> | | | пѕ | | #### NOTES: - Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage. - Consider the test conditions as shown: If the standby voltage (VPD) is between 5.25V (VCC Max.) and 2.0V, then CE must be held at 2.0V Min. (VIH). If - the standby voltage is less than 2.0V but greater than 1.5V (VppMin.), then CE and standby voltage must be at least the same value or, if they are different, CE must be the more positive of the two. - 3. tR = tRC (READ CYCLE TIME). systems this is entirely feasible since the decoupling capacitors will hold V<sub>CC</sub> power long enough to finish a complete write cycle at full power. A schematic representation of a sudden loss of normal $V_{CC}$ power is shown in Figure 17. If at t=0 the $V_{CC}$ supply is removed, power will be supplied to the load (L) from the capacitor (C) until the load voltage ( $V_L$ ) is a diode drop below the battery voltage ( $V_B$ ), after which power to the load is supplied by the battery. There is no requirement to control the rate at which $V_{CC}$ discharges. Similarly, when the supply voltage is restored, the voltage at the load ( $V_L$ ) will begin to rise when the supply voltage becomes greater than the battery voltage. Figure 17. Battery Backup Characteristics Note that the 2102A is capable of retaining data in a power down mode over a V<sub>CC</sub> voltage range of 1.5 to 4.75 if the chip enable input is always a high level equal to or higher than V<sub>PD</sub> during standby. This allows maximum flexibility in the selection of batteries for standby. Remember that chip enable tracking requirements to V<sub>CC</sub> are required only if the state of the chip enable input can not be guaranteed to be a high level during the entire standby period. #### 256 WORD x 4-BIT STATIC RAMS The introduction of static, high density MOS RAMs organized as 256 words x 4 bits has significantly reduced the complexity, size and component count of systems not requiring large storage capacity. With the Intel family of 256 word x 4 bit RAMs it is now possible to realize more benefits of "distributed" memory using MOS devices with their attendant low power and simple interface. designated as 2101A, 2111A, and 2112A. In summary the 2101A is packaged in a 22 pin DIP, has four data-in and four data-out lines, two chip enables and an output disable. The 2111A is packaged in an 18 pin DIP, has four common data-in/data-out lines, two chip enables, and an output disable. The 2112A is packaged in a 16 pin DIP, has four common data-in/data-out lines, one chip enable and does *not* have an output disable. These selections allow the system designer almost any configuration he might desire. #### 2101A Operation Internal operation of the 2101A is similar to that outlined for the 2102A. The storage cell is shown in Figure 2A; the address input buffers and internal decoders are shown in Figures 5 and 6 respectively. Maximum system design flexibility is achieved with the 2101A for those applications requiring 256 word x 4 bit memory devices. Since the input/output lines are separated, it is not necessary to multiplex these lines unless required by the system. The two chip enables of opposite logic polarity simplify system interface design (especially with the 8080 microprocessor as discussed in the *Systems* section). The pin configuration and logic symbol for the 2101A are shown in Figure 18. The block diagram is shown in Figure 19. The 2101A may be operated in the same operating modes as the 2102A. For example, a series of reads may be performed on a given device with the chip enables at the proper selected state and the output disable line held low. The write and read-modify-write cycles may be performed per the 2102A description. For reference, the read and write waveforms are shown in Figure 20 with A.C. characteristics given in Table VI. D.C. and operating characteristics are shown in Table VII. As discussed previously, the 2101A has separate input and output pins for data. When operating the device with the output OR-tied, it is permissible to tie the output disable pin low for all operations. If the data output pins are OR-tied with other devices, the chip enable inputs are used to electrically disconnect the unselected devices from the output data buses. In this unselected state (CE1 high or CE2 low) the output devices are placed in the high impedance state. The 2101A may also be operated with the corresponding input and output lines tied together. In this mode of operation output disable must be used to place the output devices in the high impedance state during a write cycle or the write portion of a read-modify-write cycle. Figure 18. 2101A Pin Configuration/Logic Symbol. Figure 19. 2101A Block Diagram. - 2. This parameter is periodically sampled and is not 100% tested. - 3. tDF is with respect to the trailing edge of CE1, CE2, or OD, whichever occurs first. - 4. OD should be tied low for separate I/O operation. Figure 20. 2101A Read/Write Waveforms. #### Table VI. 2101A A.C. Characteristics. **READ CYCLE** $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ , unless otherwise specified. | Symbol | Parameter | Min. | Typ. [1] | Max. | Unit | Test Conditions | |---------------------|--------------------------------------------------|------|----------|------|------|----------------------------------------| | t <sub>RC</sub> | Read Cycle | 250 | | | ns | | | t <sub>A</sub> | Access Time | | | 250 | ns | t <sub>r</sub> , t <sub>f</sub> = 20ns | | tco | Chip Enable To Output | | | 180 | ns | Input Levels = 0.8V or 2.0V | | t <sub>OD</sub> | Output Disable To Output | - | | 130 | ns | Timing Reference = 1.5V | | t <sub>DF</sub> [3] | Data Output to High Z State | 0 | | 180 | ns | Load = 1 TTL Gate | | tон | Previous Read Data Valid after change of Address | 40 | | | ns | and $C_L = 100pF$ . | #### WRITE CYCLE | Symbol | Parameter | Min. | Typ.[1] | Max. | Unit | Test Conditions | |-----------------|----------------------|------|---------|------|------|--------------------------------------------------------------------------------------------| | twc | Write Cycle | 170 | | | ns | | | t <sub>AW</sub> | Write Delay | 20 | | | ns | $t_r$ , $t_f = 20$ ns | | t <sub>CW</sub> | Chip Enable To Write | 150 | | | ns | Input Levels = 0.8V or 2.0V Timing Reference = 1.5V Load = 1 TTL Gate and $C_L = 100 pF$ . | | t <sub>DW</sub> | Data Setup | 150 | | | ns | | | t <sub>DH</sub> | Data Hold | 0 | | | ns | | | twp | Write Pulse | 150 | | | ns | | | twR | Write Recovery | 0 | | | ns | | | t <sub>DS</sub> | Output Disable Setup | 20 | | | ns | | #### Table VII. 2101A D.C. and Operating Characteristics $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ unless otherwise specified. | Symbol | Parame | ter | Min. | Тур.[1] | Max. | Unit | Test Conditions | |------------------|-----------------|----------------|------|---------|-------|----------------------------|-----------------------------------------------| | Lu | Input Current | | | 1 | 10 | μΑ | V <sub>IN</sub> = 0 to 5.25V | | I <sub>LOH</sub> | Data Output Lea | | 1 | 10 | μΑ | Output Disabled, VOUT=4.0V | | | ILOL | Data Output Lea | kage Current | | -1 | -10 | μΑ | Output Disabled, VOUT=0.45\ | | I <sub>CC1</sub> | Power Supply | 2101A, 2101A-4 | | 35 | 55 | mA | V <sub>IN</sub> = 5.25V, I <sub>O</sub> = 0mA | | | Current | 2101A-2 | | 45 | 65 | | $T_A = 25^{\circ}C$ | | I <sub>CC2</sub> | Power Supply | 2101A, 2101A-4 | | | 60 | mΑ | V <sub>IN</sub> = 5.25V, I <sub>O</sub> = 0mA | | | Current | 2101A-2 | | | 70 | | $T_A = 0^{\circ}C$ | | VIL | Input "Low" Vo | Itage | -0.5 | | +0.8 | V | | | V <sub>IH</sub> | Input "High" Vo | ltage | 2.0 | | Vcc | V | | | VoL | Output "Low" \ | oltage | | | +0.45 | V | I <sub>OL</sub> = 2.0mA | | VoH | Output "High" | 2101A, 2101A-2 | 2.4 | | | V | I <sub>OH</sub> = -200μA | | | Voltage | 2101A-4 | 2.4 | | | ٧ | I <sub>OH</sub> = -150μA | #### 2111A Operation The 2111A has common input/output data buses and operates in a manner similar to that described for the 2101A with the data bus made common. The only logical difference between the two devices is the logic level of the two chip enables. For the 2111A both chip enables are true in the low state. If either or both of the chip enables are high the internal input output data buffers are electrically disconnected from the external data bus. The pin configuration and logic symbol for the 2111A are shown in Figure 21. The block diagram is shown in Figure 22. As indicated previously, the read/write, address, and data in timing requirements for the 2111A are the same as for the 2101A operating in the Intel Memory Systems Division 4K x 8 Memory Card common data bus mode. For reference, however, the read/write waveforms for the 2111A are shown in Figure 23 with the A.C. characteristics shown in Table VIII. D.C. characteristics are given in Table IX. #### 2112A Operation The 2112A operates in a manner very similar to the 2111A. The major difference is that no output disable pin is available and one (instead of two) chip enables is used. Pin configuration and logic symbol for the 2112A are shown in Figure 24. The block diagram is shown in Figure 25. Since no output disable pin is available for the 2112A, care should be exercised to assure that the data in bus is not activated any time the read/write line is high (read cycle). When operating the memory in a write, read-modify-write, or write-verify-read cycle, the read/write input is used to perform the function of an output disable. The output is disabled on the chip according to the following logical equation: $$OD = \overline{R/W} + \overline{CE}$$ where: #### OD = OUTPUT DISABLE The basic read/write timing waveforms are shown in Figure 26 with the A.C. characteristics given in Table X. Figure 23. 2111A Read/Write Waveforms. #### Table VIII. 2111A A.C. Characteristics READ CYCLE $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ , unless otherwise specified. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------|--------------------------------------------------|------|------|------|------|----------------------------------------| | t <sub>RC</sub> | Read Cycle | 250 | | | ns | | | t <sub>A</sub> | Access Time | | | 250 | ns | t <sub>r</sub> , t <sub>f</sub> = 20ns | | tco | Chip Enable To Output | | | 180 | ns | Input Levels = 0.8V or 2.0\ | | t <sub>OD</sub> | Output Disable To Output | | | 130 | ns | Timing Reference = 1.5V | | t <sub>DF</sub> [3] | Data Output to High Z State | 0 | | 180 | ns | Load = 1 TTL Gate | | t <sub>OH</sub> | Previous Read Data Valid after change of Address | 40 | | | ns | and $C_L = 100pF$ . | #### WRITE CYCLE | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |-----------------|----------------------|------|--------------------------------------------------|-------------|------|-----------------------------| | twc | Write Cycle | 170 | | | ns | | | t <sub>AW</sub> | Write Delay | 20 | | | ns | $t_r$ , $t_f = 20$ ns | | tcw | Chip Enable To Write | 150 | | | ns | Input Levels = 0.8V or 2.0V | | t <sub>DW</sub> | Data Setup | 150 | | | ns | Timing Reference = 1.5V | | t <sub>DH</sub> | Data Hold | 0 | | | ns | Load = 1 TTL Gate | | twp | Write Pulse | 150 | <del> </del> | | ns | and $C_i = 100 pF$ . | | twR | Write Recovery | 0 | | <del></del> | ns | | | t <sub>DS</sub> | Output Disable Setup | 20 | 1 | | ns | | #### Table IX. 2111A D.C. Characteristics. $T_A$ = 0°C to 70°C, $V_{CC}$ = 5V $\pm 5\%$ , unless otherwise specified. | Symbol | Parameter | | Min. | Typ.[1] | Max. | Unit | Test Conditions | |------------------|----------------|----------------|------|---------|------|------|-----------------------------------------------| | ILI | Input Load Cu | rrent | | 1 | 10 | μΑ | V <sub>IN</sub> = 0 to 5.25V | | lLOH | I/O Leakage C | urrent | | 1 | 10 | μΑ | Output Disabled, V <sub>I/O</sub> = 4.0V | | ILOL | I/O Leakage Co | urrent | | -1 | -10 | μΑ | Output Disabled, V <sub>I/O</sub> =0.45V | | I <sub>CC1</sub> | Power Supply | 2111A, 2111A-4 | | 35 | 55 | A | V <sub>IN</sub> = 5.25V | | | Current | 2111A-2 | | 45 | 65 | mA | I <sub>I/O</sub> = 0mA, T <sub>A</sub> = 25°C | | I <sub>CC2</sub> | Power Supply | 2111A, 2111A-4 | | | 60 | ^ | V <sub>IN</sub> = 5.25V | | | Current | 2111A-2 | | | 70 | mA | I <sub>I/O</sub> = 0mA, T <sub>A</sub> = 0°C | | V <sub>IL</sub> | Input Low Vol | Itage | -0.5 | | 0.8 | V | | | V <sub>IH</sub> | Input High Vo | itage | 2.0 | | Vcc | ٧ | | | VOL | Output Low V | oltage | | | 0.45 | V | I <sub>OL</sub> = 2.0mA | | | Output High | 2111A, 2111A-2 | 2.4 | | | V | I <sub>OH</sub> = -200μA | | Voн | Voltage | 2111A-4 | 2.4 | ! | | V | I <sub>OH</sub> = -150μA | Figure 24. 2112A Pin Configuration/Logic Symbol. Figure 25. 2112A Block Diagram. #### **READ CYCLE WAVEFORMS** Figure 26. 2112A Read/Write Waveforms. #### WRITE CYCLE #1 ## ADDRESS CHIP ENABLE TOWN DATA IN STABLE WE TOWN DATA IN STABLE #### WRITE CYCLE #2 NOTE: 1. Typical values are for $T_A = 25^{\circ} C$ and nominal supply voltage. Figure 26. (cont'd) Table X. 2112A A.C. Characteristics. **READ CYCLE** $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ unless otherwise specified. | Symbol | Parameter | Min. | Typ.[1] | Max. | Unit | Test Conditions | |-----------------|-----------------------------------------------------|------|---------|------|------|----------------------------------------| | <sup>†</sup> RC | Read Cycle | 350 | | | ns | t <sub>r</sub> , t <sub>f</sub> = 20ns | | t <sub>A</sub> | Access Time | | | 350 | ns | Input Levels = 0.8V or 2.0V | | tco | Chip Enable To Output Time | | | 240 | ns | Timing Reference = 1.5V | | t <sub>CD</sub> | Chip Enable To Output Disable Time | 0 | | 200 | ns | Load = 1 TTL Gate | | tон | Previous Read Data Valid After<br>Change of Address | 40 | | | ns | and C <sub>L</sub> = 100pF. | WRITE CYCLE #1 $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ | Symbol | Parameter | Min. | Тур.[1] | Max. | Unit | Test Conditions | |------------------|---------------------------------|------|---------|------|------|----------------------------------------| | twc1 | Write Cycle | 270 | | | ns | t <sub>r</sub> , t <sub>f</sub> = 20ns | | t <sub>AW1</sub> | Address To Write Setup Time | 20 | | | ns | Input Levels = 0.8V or 2.0V | | t <sub>DW1</sub> | Write Setup Time | 250 | | | ns | Timing Reference = 1.5V | | t <sub>WP1</sub> | Write Pulse Width | 250 | | | ns | Load = 1 TTL Gate | | t <sub>CS1</sub> | Chip Enable Setup Time | 0 | | | ns | and C <sub>1</sub> = 100pF. | | t <sub>CH1</sub> | Chip Enable Hold Time | 0 | | | ns | and of Toopi . | | t <sub>WR1</sub> | Write Recovery Time | 0 | | | ns | | | t <sub>DH1</sub> | Data Hold Time | 0 | | | ns | | | t <sub>CW1</sub> | Chip Enable to Write Setup Time | 250 | | | ns | | WRITE CYCLE #2 $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ | Symbol | Parameter | Min. | Typ.[1] | Max. | Unit | Test Conditions | |------------------|------------------------------|------|---------|------|------|----------------------------------------| | twc2 | Write Cycle | 470 | | | ns | t <sub>r</sub> , t <sub>f</sub> = 20ns | | t <sub>AW2</sub> | Address To Write Setup Time | 20 | | | ns | Input Levels = 0.8V or 2.0V | | t <sub>DW2</sub> | Write Setup Time | 250 | | | ns | Timing Reference = 1.5V | | t <sub>WD2</sub> | Write To Output Disable Time | 200 | | | ns | Load = 1 TTL Gate | | t <sub>CS2</sub> | Chip Enable Setup Time | 0 | | | ns | and $C_1 = 100 pF$ . | | t <sub>CH2</sub> | Chip Enable Hold Time | 0 | | | ns | and CL - 100pr. | | twn2 | Write Recovery Time | 0 | | | ns | | | tnua | Data Hold Time | 0 | | | ns | | NOTE: 1. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage. Figure 27. 4K x 8 Memory System. #### SYSTEM DESIGN/OPERATION The design of timing and interface circuits for memory systems utilizing Intel static RAMs is simple and straightforward. In this section, details of system designs using these static RAMs will be discussed. Consider first the 4K x 8 system shown in Figure 27. This system, Intel's in-26 self-contained memory card, is expandable in both the number of words and number of bits/word directions. (Expanding the number of words per system is accomplished with the module select input.) Note that there are only three input control lines: write, module select and cycle request (CYREQ) (with byte control provided). Operation of the 4K x 8 memory system is explained with the aid of the timing diagram is shown in Figure 28. At time $T_0$ the 100 nsec $\overline{\text{CYREQ}}$ pulse is applied, the addresses made valid, the write input, and data is made valid (for write mode only). The module select input is set low no later than 80 nsec after $T_0$ . (If only one board is used, the module select line may be permanently tied to ground.) Output data is available at time defined by timing diagram (650 nsec) with cycle completed for both read and write at 650 nsec after start of cycle. (Note Figure 28. Timing Diagram, 4K x 8/9 System. Figure 29. 2K x 12 Memory System. that the in-26 is designed for use with standard 2102-1 devices. Faster system access/cycle times can be obtained by using 2102A devices and 74H or 74S series instead of 74 series gates in the CYREQ and module select data paths.) Note that the input data is latched at the end of cycle request (CYREQ). It is possible to remove the two monostable multivibrators from the system and control the memory device read/write line externally further simplifying the memory system. An example of a 2K x 12 single card memory system (IN-24) with full control and interfacing is shown in Figure 29. In this system, the input/output data is on a single bus. Note that data output enable is provided by an address selection for this system. Operation of the in-24 is similar to the in-26. #### STATIC RAM MEMORY ARRAY A layout of the memory array for the 2102A static RAM is shown in Figure 30. Note that there are no layout constraints as a result of noise considerations caused by high level clocks. Power busing is greatly simplified over other MOS RAMs because only one supply plus ground is required for the memory. Memory array layout for the 2101A, 2111A, and 2112A is entirely similar to the layout shown above. The exception, of course, is the number of data input/output lines in the array. Decoupling is handled in a manner identical to that shown in Figure 31. #### INTERFACING WITH MICROPROCESSORS The Intel static RAM family is ideal for use in microprocessor applications. Control and timing functions are all performed by the microprocessor itself so that additional timing is not required by the memory. An example of a microprocessor system utilizing both read only (ROM) and random access memory is shown in Figure 32. Although it is not the purpose of this application note to explain microprocessor systems, several comments on the operation of the system are in order. The buffered 16 bit address bus is tapped (as shown) to provide both chip select and memory address to the static RAMs. (In this case the 2101A equivalent for microprocessors, the 8101 is used.) A control circuit used with the 8080 generates a memory read signal which enables the output on the 8101. Since both chip enables and output disable are used to gate data out of the 8101, the data out bus from these sources is in a high impedance state whenever the ROM is being addressed. This allows OR tying of the data out lines to the data bus. Note that in this case the data in/data out pins of the 8101 are tied together (see discussion of 2101A operation). Care should be taken when connecting P-channel Figure 30. 2102A Memory Array Layout. Figure 31. Memory System Decoupling. Figure 32. Microprocessor System. PAM OUT ROM OUT 1N914 A VCC R1, SERIES 74, 745, 741.5 EXCLUSIVE ODATA OUT ROM R2 (PCHAINNEL) 1250: MAX R1 VCC B Figure 33. Output Data Bus. ROMs such as the 1602A and 1702A to the data bus as shown in Figure 32 to assure that the minimum output low level is compatible with the N-channel RAMs being used. It is necessary to protect the data line of the static RAMs if the output level of the ROMs attached to the line can drop below V<sub>SS</sub> -0.8V. This protection can be done by using a diode to ground and current limiting resistor on those data lines effected (see Fig. 33). It is also permissible to use an exclusive OR which has an internal clamping diode on its input configured per Figure 34B. Note that series 74L86 cannot be used in this application because it does not have a terminating diode. In the figure shown in Figure 33B, resistors R<sub>1</sub> are pull up resistors to the unselected data out line. R<sub>2</sub> is a current limiting resistor connected to the output of the P-channel ROM. The maximum value permissible for this resistor is determined by the maximum sink current drawn by the ROM device and the maximum acceptable (most positive) down level required for the input of the exclusive OR. #### SUMMARY The Intel static RAM family is a broad and expanding line of simple to use high density MOS RAMs. This application note has detailed those portions of the internal MOS circuits of these RAMs which are of primary concern to the system designer. Through a better understanding of the internal workings of the device, the designer is able to take full advantage of the capability of these RAMs. A summary of some of the more important technical specifications for each device and device spec type is given in the Product Selection Guide at the end of this section. #### **RANDOM ACCESS MEMORIES** | 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 1979 | | ſ | 1 | | T | | | 4-1 | hanadanlali a | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|--------------------------------------------------|---------------------------------------|--------|---------------|--------|-----------|------------------------|-------------| | Type Bits Description Organic Full Description | | | | | | | Elec | trical Ci | | mperature | | 1101A1 256 Hi-Speed Static Fully 256x1 16 1000ns 1000ns 88SmW/340mW +5, -9 | | | of | Description | | of | Time | Time | Dissipation<br>Max.[1] | Supplies[V] | | 1103 1024 Dynamic Fully Decoded 1024x1 18 300ns 580ns 400mW/64mW +16, +19 1103-1 1024 Dynamic Fully Decoded 1024x1 18 150ns 340ns 437mW/76mW +19, +22 1103A 1024 Dynamic Fully Decoded 1024x1 18 150ns 340ns 437mW/76mW +19, +22 1103A 1024 Dynamic Fully Decoded 1024x1 18 145ns 340ns 627mW/10mW +19, +22 1103A 1024 Dynamic Fully Decoded 1024x1 18 145ns 340ns 627mW/10mW +19, +22 1103A 1024 Dynamic Fully Decoded 1024x1 18 145ns 340ns 627mW/10mW +19, +22 1021A 1024 Static, Separate I/O 256x4 22 2350ns 350ns 300mW +5 1201A 1024 Static, Separate I/O 256x4 22 250ns 250ns 350mW +5 1202A 1024 High Speed Static 1024x1 16 250ns 250ns 350mW +5 1202A 1024 High Speed Static 1024x1 16 250ns 250ns 325mW +5 1202A 1024 High Speed Static 1024x1 16 450ns 450ns 275mW +5 1202A 1024 High Speed Static 1024x1 16 450ns 450ns 275mW +5 1202A 1024 Low Standby Power Static 1024x1 16 550ns 550ns 275mW +5 1202A 1024 Low Standby Power Static 1024x1 16 550ns 350ns 155mW/35mW +5 1202A 1024 Static, Ta +55°C to 1024x1 16 450ns 450ns 350mw +15 1204A 4096 16 Pin Dynamic 4096x1 16 500ns 320ns 326mW/42mW +12, +5, -5 1204A 4096 16 Pin Dynamic 4096x1 16 500ns 320ns 360mW/18mW +12, +5, -5 1207A 4096 22 Pin Dynamic 4096x1 16 250ns 375ns 360mW/18mW +12, +5, -5 1207A 4096 22 Pin Dynamic 4096x1 16 250ns 375ns 360mW/18mW +12, +5, -5 1207B 4096 22 Pin Dynamic 4096x1 16 200ns 320ns 360mW/18mW +12, +5, -5 1207B 4096 22 Pin Dynamic 4096x1 16 200ns 320ns 360mW/18mW +12, +5, -5 1207B 4096 22 Pin Dynamic 4096x1 22 200ns 400ns 36mw/2mW +12, +5, -5 1207B 4096 22 Pin Dynamic 4096x1 22 200ns 400ns 36mw/2mW +12, +5, -5 1207B 4096 22 Pin Dynamic 4096x1 22 200 | | 1101A | 256 | Static Fully Decoded | 256x1 | 16 | 1500ns | 1500ns | 685mW/340mW | +5, -9 | | 1103-1 1024 Dynamic Fully Decoded 1024x1 18 150ns 340ns 437mW/76mW +19, +22 | | 1101A1 | 256 | | 256x1 | 16 | 1000ns | 1000ns | 685mW/340mW | +5, -9 | | 1103A 1024 Dynamic Fully Decoded 1024x1 18 205ns 580ns 400mW/64mW +16, +19 | | 1103 | 1024 | Dynamic Fully Decoded | 1024x1 | 18 | 300ns | 580ns | 400mW/64mW | +16, +19 | | 1103A-1 | İ | 1103-1 | 1024 | Dynamic Fully Decoded | 1024x1 | 18 | 150ns | 340ns | 437mW/76mW | +19, +22 | | 1103A-2 | | 1103A | 1024 | Dynamic Fully Decoded | 1024x1 | 18 | 205ns | 580ns | 400mW/64mW | +16, +19 | | 2001A | | 1103A-1 | 1024 | Dynamic Fully Decoded | 1024x1 | 18 | 145ns | 340ns | 627mW/10mW | +19, +22 | | 1024 1024 Static, Separate I/O 256x4 22 250ns 250ns 350mW +5 | | 1103A-2 | 1024 | Dynamic Fully Decoded | 1024x1 | 18 | 145ns | 400ns | 570mW/10mW | +19, +22 | | 1010 1024 1024 1024 1024 1024 116 1024x1 16 | | Ì | 1024 | Static, Separate I/O | 256x4 | 22 | 350ns | 350ns | 300mW | +5 | | 1024 | | | 1024 | Static, Separate I/O | 256x4 | 22 | 250ns | 250ns | 350mW | +5 | | 2102A-2 1024 High Speed Static 1024x1 16 250ns 325mW +5 1024x1 16 250ns 325mW +5 1024x1 16 250ns 325mW +5 1024x1 16 450ns 450ns 275mW +5 1024x1 16 450ns 450ns 275mW +5 1024x1 16 450ns 450ns 275mW +5 1024x1 16 250ns 250ns 325mW +5 1024x1 16 250ns 250ns 325mW +5 1024x1 16 250ns 250ns 325mW/42mW +5 1024x1 16 250ns 250ns 325mW/42mW +5 1024x1 16 250ns 250ns 325mW/42mW +5 1024x1 16 250ns 250ns 325mW/42mW +5 1024x1 16 450ns 450ns 450ns 325mW/42mW +5 1024x1 16 450ns 450ns 450ns 350mW +5 1024x1 16 450ns 450ns 350mW +5 1024x1 16 450ns 450ns 350mW +5 1024x1 16 450ns 350mW +5 1024x1 16 450ns 320ns 420mW/18mW +12, +5, -5 1024x1 16 450ns 320ns 420mW/18mW +12, +5, -5 1024x1 16 450ns 320ns 325mW/18mW +12, +5, -5 1024x1 16 450ns 320ns 325mW/18mW +12, +5, -5 1024x1 16 450ns 320ns 325mW/18mW +12, +5, -5 1024x1 16 450ns 320ns 325mW/18mW +12, +5, -5 1024x1 16 4096 16 Pin Dynamic 4096x1 16 200ns 320ns 326mW/18mW +12, +5, -5 1024x1 16 4096 16 Pin Dynamic 4096x1 16 200ns 320ns 326mW/18mW +12, +5, -5 1207A-1 4096 22 Pin Dynamic 4096x1 22 300ns 425ns 360mW/18mW +12, +5, -5 1207A-1 4096 22 Pin Dynamic 4096x1 22 280ns 550ns 516mW/2mW +12, +5, -5 1207B-4 4096 22 Pin Dynamic 4096x1 22 320ns 500ns 546mW/2mW +12, +5, -5 1207B-4 4096 22 Pin Dynamic 4096x1 22 300ns 546mW/2mW +12, +5, -5 1207B-4 4096 22 Pin Dynamic 4096x1 22 300ns 546mW/2mW +12, +5, -5 1207B-4 4096 22 Pin Dynamic 4096x1 22 300ns 546mW/2mW +12, +5, -5 1207B-4 4096 22 Pin Dynamic 4096x1 22 300ns 546mW/2mW +12, +5, -5 1207B-4 4096 22 Pin Dynamic 4096x1 22 300ns 546mW/2mW +12, +5, -5 1204 4000s 4000s 4000s 4000s 4000s 4000s | | | <del> </del> | Static, Separate I/O | 256×4 | 22 | 450ns | 450ns | 300mW | +5 | | 1024 High Speed Static 1024x1 16 450ns 450ns 275mW +5 | | 1 | | High Speed Static | 1024x1 | 16 | 350ns | 350ns | 275mW | +5 | | 2102A-6 1024 High Speed Static 1024x1 16 650ns 650ns 250ns 165mW/35mW +5 | Ì | | | | 1024x1 | 16 | 250ns | 250ns | 325mW | +5 | | 1024 | | | ├ | | ļ | 16 | 450ns | 450ns | 275mW | +5 | | 1024 | | | <u> </u> | <del></del> | | - | | 650ns | 275mW | +5 | | 1024 1024 1024 1024 1024 1024 1024x1 16 450ns 450ns 165mW/35mW +5 | | | <u> </u> | · · · · · · · · · · · · · · · · · · · | | | | | | +5 | | M2102A-4 | | | <u> </u> | | ļ | | | | | +5 | | 2104A-3 | | | | | | | | | | +5 | | 2104A-3 | E MOS | | | +125°C | 1024×1 | 16 | 450ns | 450ns | 350mW | +5 | | 2104A-3 4096 16 Pin Dynamic 4096x1 16 250ns 375ns 360mW/18mW +12, +5, -5 | ATI | 2104A-1 | 4096 | 16 Pin Dynamic | 4096x1 | 16 | 150ns | 320ns | 420mW/18mW | +12, +5 -5 | | 2107A 4096 22 Pin Dynamic 4096x1 22 300ns 700ns 458mW/2mW +12, +5, -5 2107A-1 4096 22 Pin Dynamic 4096x1 22 280ns 550ns 516mW/2mW +12, +5, -5 2107A-4 4096 22 Pin Dynamic 4096x1 22 350ns 840ns 450mW/2mW +12, +5, -5 2107B-5 4096 22 Pin Dynamic 4096x1 22 200ns 400ns 648mW/2mW +12, +5, -5 2107B-4 4096 22 Pin Dynamic 4096x1 22 200ns 400ns 648mW/4mW +12, +5, -5 2107B-4 4096 22 Pin Dynamic 4096x1 22 270ns 470ns 648mW/4mW +12, +5, -5 2107B-5 4096 22 Pin Dynamic 4096x1 22 300ns 590ns 648mW/4mW +12, +5, -5 2108-2 8192 16 Pin Dynamic 8192x1 16 200ns 350ns 828mW/24mW +12, +5, -5 2108-4 8192 16 Pin Dynamic | ž | | | | | 16 | 200ns | 320ns | 384mW/18mW | +12, +55 | | 2107A 4096 22 Pin Dynamic 4096x1 22 300ns 700ns 458mW/2mW +12, +5, -5 2107A-1 4096 22 Pin Dynamic 4096x1 22 280ns 550ns 516mW/2mW +12, +5, -5 2107A-4 4096 22 Pin Dynamic 4096x1 22 350ns 840ns 450mW/2mW +12, +5, -5 2107A-5 4096 22 Pin Dynamic 4096x1 22 420ns 970ns 376mW/2mW +12, +5, -5 2107B 4096 22 Pin Dynamic 4096x1 22 200ns 400ns 648mW/4mW +12, +5, -5 2107B-4 4096 22 Pin Dynamic 4096x1 22 270ns 470ns 648mW/4mW +12, +5, -5 2107B-5 4096 22 Pin Dynamic 4096x1 22 300ns 590ns 648mW/4mW +12, +5, -5 2108-2 8192 16 Pin Dynamic 8192x1 16 200ns 350ns 828mW/24mW +12, +5, -5 2108-4 8192 16 Pin Dynamic < | Š | | | 16 Pin Dynamic | 4096x1 | 16 | 250ns | 375ns | 360mW/18mW | +12, +5, -5 | | 2107A-1 | S S | | | | 4096x1 | 16 | 300ns | 425ns | 360mW/18mW | +12, +5, -5 | | 2107A-4 | | | | | | | 300ns | 700ns | 458mW/2mW | +12, +55 | | 2107A-5 4096 22 Pin Dynamic 4096x1 22 420ns 970ns 376mW/2mW +12, +5, -5 | 1 | | <u> </u> | | | | | 550ns | 516mW/2mW | +12, +5, -5 | | 2107B 4096 22 Pin Dynamic 4096x1 22 200ns 400ns 648mW/4mW +12, +5, -5 2107B-4 4096 22 Pin Dynamic 4096x1 22 270ns 470ns 648mW/4mW +12, +5, -5 2107B-5 4096 22 Pin Dynamic 4096x1 22 300ns 590ns 648mW/4mW +12, +5, -5 2108-2 8192 16 Pin Dynamic 8192x1 16 200ns 350ns 828mW/24mW +12, +5, -5 2108-4 8192 16 Pin Dynamic 8192x1 16 300ns 425ns 780mW/24mW +12, +5, -5 2111A 1024 Static, Common I/O with Output Deselect 256x4 18 350ns 350ns 300mW +5 2111A-2 1024 Static, Common I/O with Output Deselect 256x4 18 250ns 250ns 350mW +5 2112A-2 1024 Static, Common I/O without Output Deselect 256x4 16 250ns 350mW +5 2112A-4 1024 Static, Common | | • | <u> </u> | | | | | | 450mW/2mW | +12, +5, -5 | | 2107B-4 4096 22 Pin Dynamic 4096x1 22 270ns 470ns 648mW/4mW +12, +5, -5 | | | | | | + | | | | +12, +5, -5 | | 2107B-5 4096 22 Pin Dynamic 4096x1 22 300ns 590ns 648mW/5mW +12, +5, -5 | | | | · · · · · · · · · · · · · · · · · · · | | | | - | | | | 2108-2 8192 16 Pin Dynamic 8192x1 16 200ns 350ns 828mW/24mW +12, +5, -5 | | | <u> </u> | · · · · · · · · · · · · · · · · · · · | | - | | | | | | 2108-4 8192 16 Pin Dynamic 8192x1 16 300ns 425ns 780mW/24mW +12, +5, -5 | | | | | | <del></del> - | | | | | | 2111A 1024 Static, Common I/O with Output Deselect 18 350ns 350ns 300mW +5 | | | <u> </u> | | | | | | | | | 2111A-2 1024 Static, Common I/O with Output Deselect 256x4 18 250ns 250ns 350mW +5 | | | | Static, Common I/O with | | | | | | | | Output Deselect | | 2111A-2 | 1024 | Static, Common I/O with | 256x4 | 18 | 250ns | 250ns | 350mW | +5 | | without Output Deselect 2112A-2 1024 Static, Common I/O without Output Deselect 2112A-4 1024 Static, Common I/O 256x4 16 250ns 250ns 350mW +5 +5 | | 2111A-4 | 1024 | Static, Common I/O with | 256x4 | 18 | 450ns | 450ns | 300mW | +5 | | without Output Deselect 2112A-4 1024 Static. Common I/O 256x4 16 450ns 450ns 300mW +5 | | 2112A | 1024 | | 256x4 | 16 | 350ns | 350ns | 300mW | + 5 | | 25084 10 45003 500000 | | | | without Output Deselect | 256x4 | 16 | 250ns | 250ns | 350mW | +5 | | | | 2112A-4 | 1024 | | 256x4 | 16 | 450ns | 450ns | 300mW | +5 | #### RANDOM ACCESS MEMORIES (Continued) | Γ | | | | | | Elect | rical Ch | aracteristics Over Te | mperature | |----------------------|----------|-------------------|-------------------------------------|-------------------|-------------------|------------------------|-----------------------|---------------------------------------------|-------------| | | Туре | No.<br>of<br>Bits | Description | Organi-<br>zation | No.<br>of<br>Pins | Access<br>Time<br>Max. | Cycle<br>Time<br>Max. | Power Dissipation Max.[1] Operating/Standby | Supplies[V] | | | 2114 | 4096 | Static, Common I/O | 1024×4 | 18 | 450ns | 450ns | 710mW | +5 | | | 2114-2 | 4096 | Static, Common I/O | 1024×4 | 18 | 200ns | 200ns | 710mW | +5 | | | 2114-3 | 4096 | Static, Common I/O | 1024×4 | 18 | 300ns | 300ns | 710mW | +5 | | | 2114L | 4096 | Static, Common I/O | 1024x4 | 18 | 450ns | 450ns | 370mW | +5 | | | 2114L-3 | 4096 | Static, Common I/O | 1024x4 | 18 | 300ns | 300ns | 370mW | +5 | | | 2115A | 1024 | Static, Open Collector | 1024x1 | 16 | 45ns | 45ns | 660mW | +5 | | | 2115A-2 | 1024 | Static, Open Collector | 1024x1 | 16 | 70ns | 70ns | 660mW | +5 | | | 2115AL | 1024 | Static, Open Collector | 1024x1 | 16 | 45ns | 45ns | 395mW | +5 | | | 2115AL-2 | 1024 | Static, Open Collector | 1024x1 | 16 | 70ns | 70ns | 395mW | +5 | | | M2115A | 1024 | Static, Open Collector | 1024x1 | 16 | 55ns | 55ns | 690mW | +5 | | | M2115AL | 1024 | Static, Open Collector | 1024x1 | 16 | 75ns | 75ns | 415mW | +5 | | SO | 2115 | 1024 | Static, Open Collector | 1024x1 | 16 | 95ns | 95ns | 525mW | +5 | | Ě | 2115-2 | 1024 | Static, Open Collector | 1024x1 | 16 | 70ns | 70ns | 660mW | +5 | | SILICON GATE MOS | 2115L | 1024 | Static, Open Collector | 1024x1 | 16 | 95ns | 95ns | 345mW | +5 | | NO. | 2125A | 1024 | Static, Three-State | 1024x1 | 16 | 45ns | 45ns | 660mW | +5 | | Š | 2125A-2 | 1024 | Static, Three-State | 1024x1 | 16 | 70ns | 70ns | 660mW | +5 | | S | 2125AL | 1024 | Static, Three-State | 1024×1 | 16 | 45ns | 45ns | 395mW | +5 | | | 2125AL-2 | 1024 | Static, Three-State | 1024×1 | 16 | 70ns | 70ns | 395mW | +5 | | | M2125A | 1024 | Static, Three-State | 1024x1 | 16 | 55ns | 55ns | 690mW | +5 | | Ì | M2125AL | 1024 | Static, Three-State | 1024x1 | 16 | 75ns | 75ns | 415mW | +5 | | | 2125 | 1024 | Static, Three-State | 1024x1 | 16 | 95ns | 95ns | 525mW | +5 | | | 2125-2 | 1024 | Static, Three-State | 1024x1 | 16 | 70ns | 70ns | 660mW | +5 | | | 2125L | 1024 | Static, Three-State | 1024x1 | 16 | 95ns | 95ns | 345mW | +5 | | | 2116-2 | 16384 | 16 Pin Dynamic | 16384×1 | 16 | 200ns | 350ns | 828mW/24mW | +12, +5, -5 | | | 2116-3 | 16384 | 16 Pin Dynamic | 16384×1 | 16 | 250ns | 375ns | 816mW/24mW | +12, +5, -5 | | | 2116-4 | 16384 | 16 Pin Dynamic | 16384×1 | 16 | 300ns | 425ns | 780mW/24mW | +12, +5, -5 | | | 2147 | 4096 | High Speed Static | 4096x1 | 18 | 60-<br>90ns | 60-<br>90ns | 500mW/50mW<br>(Typical) | +5 | | > | 3101 | 64 | Fully Decoded | 16×4 | 16 | 60ns | 60ns | 525mW | +5 | | SCHOTTKY | 3101A | 64 | High Speed Fully<br>Decoded | 16x4 | 16 | 35ns | 35ns | 525mW | +5 | | SC | 3104 | 16 | Content Addressable<br>Memory | 4x4 | 24 | 30ns | 40ns | 625mW | +5 | | | 5101-8 | 1024 | Static CMOS RAM | 256x4 | 22 | 800ns | 800ns | 150mW/2.5mW | +5 | | | 5101L | 1024 | Static CMOS RAM | 256×4 | 22 | 650ns | 650ns | 135mW/20µW | +5 | | N O | 5101L-1 | 1024 | Static CMOS RAM | 256×4 | 22 | 450ns | 450ns | 135mW/20µW | +5 | | SILICON<br>ATE CMC | 5101L-3 | 1024 | Static CMOS RAM | 256x4 | 22 | 650ns | 650ns | 135mW/1mW | +5 | | SILICON<br>GATE CMOS | M5101-4 | 1024 | Static CMOS RAM<br>(-55°C to 125°C) | 256x4 | 22 | 800ns | 800ns | 168mW/1mW | +5 | | | M5101L-4 | 1024 | Static CMOS RAM<br>(-55°C to 125°C) | 256x4 | 22 | 800ns | 800ns | 168mW/400µW | +5 | ### **Read Only Memories** | Designing with INTEL® PROMs and ROMs | | | | | 7- | i | |--------------------------------------------------|--|--|---|----|-----|---| | Application of the INTEL® 2708 8K Erasable PROM. | | | | | 8- | i | | Application of the INTEL® 2716 16K Erasable PROM | | | | | 9- | i | | Product Salaction Guida | | | 1 | PS | G-3 | į | ## Designing with Intel® PROMs & ROMs Bob Greene and Dave House Application Engineering #### **Contents** | INTRODUCTION | | |---------------------------------------|--------------| | Read Only Memories | . 7-1 | | UNDERSTANDING THE TECHNOLOGY | . 7-1 | | Bipolar Technologies | . 7-2 | | MASK PROGRAMMABLE READ | | | ONLY MEMORIES | 7-2 | | ELECTRICALLY PROGRAMMABLE | | | READ ONLY MEMORIES | . 7-2 | | The Nichrome Fuse | | | The Nichrome Problems | • | | | • | | The Silicon Fuse | • | | The Shorted Junction | | | MOS Technology | | | FAMOS IMPLEMENTATION | . 7-3<br>7-6 | | SPECIFIC DEVICE DESCRIPTIONS | • | | Bipolar Devices | | | 3601/3301A | . 7-€ | | 3602/3622 AND 3302/3322 | . 7-7 | | 3604/3624 AND 3304A/3324A | 7-8 | | MOS Devices | 7-11 | | 1602A/1702A AND 1302 | 7-12 | | PROGRAMMING | 7-15 | | 1K BIPOLAR PROM (3601) | 7-15 | | 2K AND 4K BIPOLAR PROMs (3602/ | | | 3622 AND 3604/3624) | 7-16 | | 1602A/1702A | 7-17 | | ERASING THE 1702A | 7-18 | | Programmers | 7-19 | | Programmed Parts | 7-19 | | Programmed Parts | 7-20 | | PAPER TAPE FORMAT | 7-21 | | SYSTEM APPLICATIONS | 7-22 | | System Organization | 7-22 | | WORD EXPANSION | 7-22 | | ADDRESS EXPANSION | 7-23 | | ARRAY CONFIGURATIONS | 7-23 | | ARRAY CONFIGURATIONS | 7-23 | | System Performance | 7-23 | | BUFFERS | 7-2 | | OUTPUT LOADING | | | Case Study | 7-25 | | Printed Circuit Layout Considerations | 7-27 | | Uses of PROM/ROMs | 7-29 | | CODE CONVERSION | 7-29 | | COMBINATORIAL CIRCUITS | 7-30 | | SEQUENTIAL CIRCUITS | 7-3 | | WAVEFORM GENERATOR | 7-3. | | CLOCK GENERATION | 7-34 | | MICROPROCESSOR SYSTEM | 7-3 | | 4K BYTE SYSTEM | 7-3 | Photomicrograph of the Intel® 3604 4K (512 x 8) Bipolar PROM #### INTRODUCTION The combination of low cost, high speed, system design flexibility and data non-volatility has made read only memories an important part of many digital systems in production today. The rapid development of semiconductor read only memories has produced a succession of faster, larger, and more flexible devices. Today, Intel combines the best of Schottky bipolar and P- and N-channel MOS semiconductor processing technologies to manufacture the fastest and largest line of read only memory products available anywhere in the world. This chapter is divided into three sections. In the first section, *Understanding the Technology*, the various technologies used to produce read only memories and programmable read only memories are discussed in order to achieve a good understanding of how these devices operate and how one technology differs from another. The second section describes the device from an operational and programming point of view, and presents Intel's extensive line of read only memories. In the third section, *System Applications*, the system aspects of address driving, output ORing, array configuration, printed circuit board layout, and power supply decoupling are presented. #### **Read Only Memories** A read only memory is an array of selectively open and closed unidirectional contacts. In the 16-bit array example shown in Figure 1, half of the address lines are decoded and used to energize one of the four row lines. This, in turn, activates those column lines which have a closed contact to the one selected row line. The remaining address lines are decoded and enable one of the column sense amplifiers. If chip select is true, the data is gated to the output pin by the output driver. The primary differences in read only memories is in the forming of the open or closed contact; that is, in the design of the cell. In mask programmable read only memories (ROMs) the contact is made to selectively including or excluding a small conducting jumper during the final phase of semiconductor manufacture. In bipolar programmable read only memories (PROMs) the contact is made with a fusible material such that the contact can later be opened, allowing the data pattern to be configured by the user after the device has been manufactured. Once programmed, Erasable Programmable Read Only Memories (EPROMs) allow the programmed Figure 1. 16-Bit Simplified Array. contacts to be restored to their initial state, such that they can be re-programmed as often as desired. #### UNDERSTANDING THE TECHNOLOGY As shown in Figure 2, there are two basic PROM/ROM technologies — bipolar and MOS. Their primary difference is in access time; bipolar access times are approximately 50–90 nS, and MOS access times are about an order of magnitude higher. Bipolar read only memories are available in 1K, 2K, and 4K bit sizes, while MOS read only memories are available in 2K through 16K bit sizes. Although PROMs and ROMs are available from both technologies, EPROMs are available only with MOS technology. Figure 2. PROM/ROM Technology Family Tree. #### **Bipolar Technologies** As previously mentioned, bipolar devices offer higher speeds than MOS devices. For very high volume usage with those devices whose data pattern never change, mask programmable read only memories, commonly called ROMs, provide the lowest cost. Electrically programmable read only memories, or PROMs, allow the data pattern to be defined when the device is used rather than when the device is mar.ufactured. #### MASK PROGRAMMABLE READ ONLY MEMORIES Integrated circuit devices are fabricated from a wafer of silicon through a number of processing steps, including photo masking, etching, and diffusing in order to create a pattern of junctions and interconnections across the surface of the wafer. One of the final steps in the manufacturing process is to coat the entire surface of the silicon wafer with a layer of aluminum, and then to selectively etch away portions of the aluminum, leaving the desired interconnecting pattern. In the manufacture of mask programmed read only memories, the row-to-column contacts are selectively made by the inclusion or exclusion of aluminum connections in the final aluminum etch process. The normal lead time required for fabrication of a new integrated circuit can be foreshortened from 9 to 10 weeks to about 4 to 6 weeks because the wafers can be manufactured through the point of metalization and held in storage until the data pattern is defined. By this method, the lead time required for delivery of a particular ROM pattern is only the time required to produce the mask and etch the final metal pattern on the wafer. #### ELECTRICALLY PROGRAMMABLE READ ONLY MEMORIES Electrically programmable read only memories allow the data pattern to be defined after final packaging rather than when the device is manufactured. Three types of electrically programmable read only memories, commonly called PROMs, will be discussed here. The first PROMs were made with a nichrome fuse technology. Nichrome, an alloy of nickel and chrome, is deposited as a very thin film link to the column lines of the PROM. Heavy currents cause this film to "blow", opening the connection between the row and column lines. The cell is actually constructed of a transistor switch and the nichrome fuse, as shown in Figure 3. When the row is selected, the transistor, $Q_{XY}$ , is turned on, and, if the fuse is intact, the column bus is pulled towards $V_{CC}$ (+5V). If the fuse is "blown" or open, the column bus is left floating. Figure 3. Typical Fuse Cell. #### Nichrome Problems Problems with nichrome fuses are all related to the technology. The selection of aluminum as the conductive material in integrated circuits and transistors did involve some serious metallurgical considerations. Of major importance is the fact that aluminum readily adheres to silicon dioxide, but does not rapidly diffuse through it. In addition, aluminum forms non-rectifying (ohmic) contacts with silicon. Still, the formation of good siliconto-aluminum contacts has always been a problem; the formation of good, reliable nichrome contact is a greater problem. In addition, nichrome is not the easiest material to work with, especially considering the extremely thin layer (about 200 Angstroms) that must be deposited in order to achieve the desired resistance in the fuse. This deposition is very hard to control and the nichrome is additionally subject to corrosion.<sup>2</sup> The Nichrome Fuse <sup>&</sup>lt;sup>1</sup> Parker, G. H., J. C. Cornet, and W. S. Pinter. "Reliability Considerations in the Design and Fabrication of Polysilicon Fusible Link PROMs." A lecture to the IEEE 12th Annual Proceedings on Reliability Physics, 1974. <sup>&</sup>lt;sup>2</sup>Bauer, Joseph B. "Military Microcircuit Packaging," The Electronic Engineer, July 1972. The most serious problem associated with nichrome fuse technology is probably the phenomenon commonly referred to as "growback", the reversal of the programming process such that a single bit will, after some time, go from the programmed state back to the unprogrammed state. Considerable analysis has been done to investigate this growback phenomenon<sup>2-7</sup> in nichrome fuse PROMs to understand how the nichrome fuse blows, 5,6 to determine the location and movement of the metals before and after fusion. And to determine why a small number of these fuses (once blown) appear to reconnect. 2,5,6 Fusion occurs under a layer of glass which has been added to the entire wafer to provide scratch protection and to minimize electron migration in the metal. Since fusion takes place without oxygen, or any other atmosphere, oxidation cannot play an important part in the fusing. It appears, rather, that the nichrome heats up under heavy current and becomes molten, forming a very narrow gap. Figure 4 is a picture taken with a scanning electron microscope of a blown nichrome fuse. Notice the fingers, or dendrites, of nichrome. Studies indicate that it is dendritic relinking that causes the fuse to begin to reconduct after some period of time. <sup>5</sup> Photo courtesy of HI-REL Laboratories San Marina, California #### Figure 4. Blown Nichrome Fuse. Electron microscope investigations reveal that random concentrations of nickel appear around the fused links,<sup>6</sup> and that the nickel reacts with the underlying SiO<sub>2</sub> in the gap,<sup>5</sup> forming a nickel-glass structure that resists chemical etching.<sup>3</sup> Also, chromium was found present in the gap.<sup>5</sup> #### A CASE STUDY OF NICHROME GROWBACK In one particular study of nichrome fuse failures performed by Litton, <sup>5</sup> the PROMs "were random samples from PROMs supplied by four manufacturers representing a buy of about twenty thousand 1024 PROMs over a three-year period. These PROMs were purchased to a high reliability full-temperature range specification reflecting a Mil Std-883 Class B screening requirement." From this same study . . . "It was found that there appeared to be a glass nichrome reaction which resulted in the formation of a glass structure which resisted the etch. These resistors had exhibited the reappearing bit phenomena after being in the computer in service in the field for some length of time. Further analysis of these resistors by the electron beam microprobe provided information needed to achieve a conceptual understanding of this growback reaction." "Hard to program bits were associated with process control and PROM design. It was concluded that better than state of the art process controls were required. Therefore, additional screens were needed to insure reliability. The limitation of the number of program pulses and the energy to program was of extreme importance." The reliability problems with nichrome fuse PROMs all relate to nichrome fuse processing technology; "growback" is inherent in the use of this technology. Some efforts have been made to find tests that will isolate PROM fuses that have a higher probability of relinking. These testing techniques include temperature stressing, temperature cycling, high temperature burn-in, and testing at reduced voltages. No test has been devised which will eliminate the relinking problem. <sup>&</sup>lt;sup>3</sup>Barnes, D. E. and J. E. Thomas. "Reliability Assessment of a Semiconductor Memory by Design Analysis." A lecture to the IEEE 12th Annual Proceedings on Reliability Physics, 1974. <sup>&</sup>lt;sup>4</sup>Devaney, John R. and A. M. Sheble, III. "Plasma Etching PROMs and Other Problems." A lecture to the IEEE 12th Annual Proceedings on Reliability Physics, 1974. <sup>&</sup>lt;sup>5</sup>Eisenberg, P. H. and R. Nosler. "Nichrome Resistors in Programmable Read Only Memory Integrated Circuits." A lecture to the IEEE 12th Annual Proceedings on Reliability Physics, 1974. <sup>&</sup>lt;sup>6</sup>Franklin, Paul and David Burgess. "Reliability Aspects of Nichrome Fusible Link PROMs (Programmable Read Only Memories)." A lecture to the IEEE 12th Annual Proceedings on Reliability Physics, 1974. <sup>7</sup> Baitinger, W. E., N. Winograd, J. W. Amy, and J. A. Munarin. "Nichrome Resistor Failures as Studied by X-Ray Photoelectron Spectroscopy (XPS or ESCA)." A lecture to the IEEE 12th Annual Proceedings on Reliability Physics, 1974. #### The Silicon Fuse Intel bipolar PROMs, a typical cell of which is shown in Figure 3, work in the same manner as do the nichrome fuses, with the exception that the fuse material is polycrystalline silicon, which is deposited in a thick layer at the appropriate stage in the manufacturing process. This is the same standard, reliable technique that has been used by Intel in producing millions of MOS LSI circuits every week using polycrystalline silicon. All of the Intel bipolar PROMs have included on the die a test row and column which are blown at wafer sort. The extra row and column are incorporated primarily to improve the programming yield of the final end product. By addressing this test row, the functionality of the decoders and the programmability of the fuses can be verified. The test fuse circuitry is designed such that arrays with unusual fuses that could cause programming yield problems can be screened at electrical test. The fuse, shown in Figure 5, is a notched strip of polycrystalline silicon. Figure 6 shows an array of 12 cells. Each cell consists of a single transistor in an emitter-follower configuration with the silicon fuse connecting to the column line as shown in Figure 3. A cross section of the cell is shown in Figure 7. Figure 5. Unblown Polysilicon Fuse. The thickness of the silicon fuse is nominally 3000 Angstroms, 15 times the thickness of the nichrome fuse. Resistivity of the fuse is controlled by doping, as in standard integrated circuits. Figure 6. Polysilicon Cell Array. Figure 7. Polysilicon Fuse Cross Section. The fuse is blown with a pulse train of successively wider pulses, with a current of 20–30 mA typically needed to blow the fuse. During this "blowing" operation, temperatures estimated at 1400°C are reached in the notch of the polysilicon fuse. At these temperatures, the silicon oxidizes and forms an insulating material. Figure 8 shows a blown and unblown fuse. The use of silicon eliminates conductive dendrites and the existence of conductive materials in the fused gap. Figure 8. Blown and Unblown Polysilicon Fuse. Since silicon is a standard integrated circuit material, no new contact problems or problems with dissimilar materials are encountered. Growback does not exist with the silicon fuse. After 3 billion fuse hours of system life testing at 85°C, zero failures have been found. #### The Shorted Junction A third type of bipolar PROM implementation is the shorted junction. The shorted junction cell is shown in Figures 9 and 10. In this cell, diode $Q_1$ is reverse-biased and the heavy flow of electrons in the reverse direction causes aluminum atoms from the emitter contact to migrate through the emitter to the base, causing an emitter-to-base short. Extreme care must be taken such that sufficient contact is made to the base without actually puncturing and shorting through the base. Figure 9. Schematic of Shorted Junction Cells. Figure 10. Cross Section of Shorted Junction Cell. Although the shorted junction PROM does not have the reliability problems associated with the nichrome fuse, programming is greatly complicated by the fact that underprogramming results in insufficient or intermittent contact with the base and overprogramming results in possible internal shorts. The problem of distributing heavy currents around the chip requires the use of multiple-layer metalization, and, as a result, most major semiconductor companies have not committed to the shorted junction technology. #### MOS Technology #### FAMOS IMPLEMENTATION As mentioned earlier, it is possible to produce PROMs and ROMs using MOS technology. In 1971 Intel introduced a unique erasable PROM that allows the programmed information to be erased by exposure to ultraviolet light of the correct wavelength and intensity. The storage element is the Floating gate Avalancheinjection MOS (FAMOS) charge storage device, a cross section of which is shown in Figure 11. The Figure 11. FAMOS Storage Cell. operation of the cell depends on charge transport to the floating gate by avalanche injection of electrons. The device is essentially a silicon gate MOS field effect transistor in which no connection is made to the silicon gate. Operation of the FAMOS memory structure depends on charge transport to the floating gate by avalanche injection of electrons from either the source or drain. A junction voltage in excess of -30V applied to a p-channel FAMOS device will result in the injection of high-energy electrons from the p-n junction surface avalanche region to the floating silicon gate. The amount of charge transferred to the floating gate is a function of amplitude and duration of the applied junction voltage, as shown in Figure 12. The presence or absence of charge can be sensed by measuring the conductance between the source and drain. Once the applied junction voltage is removed, no discharge path is available for the accumulated electrons since the gate is surrounded by thermal oxide, which is a very low conductivity dielectric. The electric field in the structure after the removal of junction voltage is due only to the accumulated Figure 12. Charge Transfer vs. Programming Pulse Width. electron charge and is not sufficient to cause charge transport across the polysilicon-thermaloxide energy barrier. Charge decay plots as a function of time at 125°C and 300°C are shown in Figure 13. An extrapolation of the 300°C charge decay results indicates that 70% of the initial induced charge will be retained for as long as 10 years at 125°C. Figure 13. Charge Decay vs. Time. Since the gate electrode is not electrically accessible, the charge cannot be removed by an electrical pulse. However, the initial condition of no electronic charge on the gate can be restored by illuminating the FAMOS device with ultraviolet light, which results in the flow of a photocurrent from the floating gate back to the silicon substrate, thereby discharging the gate to its initial condition. This erase method allows complete testing of a complex programmable read only memory array. #### SPECIFIC DEVICE DESCRIPTIONS #### **Bipolar Devices** Intel manufacturers a complete line of bipolar PROMs and ROMs as shown in Table I, and in the Product Selection Guide, page PSG-2. Table I. The Intel PROM/ROM Family. | | 1<br>(256<br>16-l | | 21<br>(512<br>16-1 | × 4) | (512 | IK<br>x 8)<br>Pin | |-------|-------------------|-------|--------------------|-------|-------|-------------------| | | OC[1] | TS[2] | OC[1] | TS[2] | OC[1] | TS[2] | | PROMs | 3601 | 3621 | 3602 | 3622 | 3604 | 3624 | | ROMs | 3301A | | 3302 | 3322 | 3304A | 3324A | NOTES: 1, Open-collector output 2. Three-state output. Each PROM is pin-for-pin compatible with its mask ROM counterpart. Programming is accomplished by "blowing" a polysilicon fuse in the emitter leg of the bipolar transistor that serves as a data storage cell. Because of the internal circuitry, the initial (unprogrammed) state of the output of the 3601 PROM is low, while the 3602/3622 and 3604/3624 devices have an initial state that produces a high output. In the 2K and 4K sizes, the part can be ordered with either an open-collector or three-state output. #### 3601/3621 AND 3301A The 3601/3621 and 3301A 1K PROM and ROM pin configuration and logic symbol are shown in Figure 14. 3601/3621 and 3301A Pin Configuration and Logic Symbol. Figure 14, and the address and data waveforms are shown in Figure 15. The device is organized as 256 4-bit words. The AC characteristics are summarized in Table II, and the DC characteristics in Table III. Capacitance is shown in Table IV. Figure 15. 3601/3301A Address and Data Waveforms. Table II. 3601/3301A A.C. Characteristics. | | | DEVICE | LIMITS | | | LINIT | TEST CONDITIONS | | |----------------------------------------------------|-----------------------------|--------|--------|------|------|-------|-------------------------------------------------------------------------------------|--| | SYMBOL | PARAMETER | TYPE | 0°C | 25°C | 75°C | UNIT | TEST CONDITIONS | | | t <sub>A++</sub> , t <sub>A</sub> Address to Outpu | Address to Output Delay | 3301A | 45 | 45 | 45 | nS | $\overline{\text{CS}}_1$ and $\overline{\text{CS}}_2$ must be at $V_{\text{IL}}$ to | | | t <sub>A++</sub> , t <sub>A-+</sub> | | 3601 | 70 | 60 | 70 | nS | activate the PROM. | | | | | 3601-1 | 50 | 50 | 50 | nS | | | | t <sub>S++</sub> , t <sub>S</sub> | Chip Select to Output Delay | 3301A | 20 | 20 | 20 | nS | | | | | | 3601 | 25 | 25 | 25 | nS | | | | | | 3601-1 | 25 | 25 | 25 | nS | | | A simplified block diagram is shown in Figure 16, with a typical 1-bit schematic shown in Figure 17. Addresses $A_3-A_7$ select 1 of 32 rows by activating 1 of 32 decoders. Each row consists of 32 cells. Addresses $A_0-A_2$ enable the 1 of 8 decoders, multiplexing 1 of 8 bits to the appropriate sense amplifier as shown in Figure 17. The logical AND of $\overline{\text{CS}}_2 \cdot \overline{\text{CS}}_1$ energizes all the columns in the array and provides a programming path as will be described later. $\overline{\text{CS}}_1$ , which is also active low, enables each of the four output buffers. The transistors are Schottky barrier diode clamped to allow faster switching speeds than devices fabricated with a conventional gold diffusion process. Each of the address lines has a low voltage diode input clamp to minimize line reflections. The outputs are open-collector, which allows them to be OR-connected for memory expansion. The capacitance of the data out pins is typically 7 pF, as shown in Table IV, or 56 pF for eight devices OR-tied together. Programming the 3601 is accomplished by pulsing $V_{CC}$ and $\overline{CS}_2$ with waveforms as described in the programming section. The initial (unprogrammed) state of the device is with all outputs low; that is, a bit is considered programmed when the output is high. # 3602/3622 AND 3302/3322 The 3602/3622 and 3302/3322 pin configuration and logic symbol are shown in Figure 18. The 3602/3302 has an open-collector output, while the 3622/3322 is a three-state output. A simplified block diagram of the part is shown in Figure 16. The schematic is shown in Figure 17. As indicated in Figure 16, the organization is $512 \times 4$ bits. Operation is analogous to the 1K PROM described earlier. # PROMS and ROMS Table III. 3601/3301A D.C. Characteristics. All limits apply for $V_{CC} = +5.0V \pm 5\%$ , $T_A = 0^{\circ}C$ to $+75^{\circ}C$ | SYMBOL | PARAMETER | MIN | TYP <sup>[1]</sup> | MAX | UNIT | TEST CONDITIONS | |------------------|-----------------------------------|-----|--------------------|-------|------|------------------------------------------------------------| | IFA | Address Input Load Current | | -0.05 | -0.25 | mA | V <sub>CC</sub> = 5.25V,<br>V <sub>A</sub> = 0.45V | | I <sub>FS</sub> | Chip Select Input Load Current | | -0.05 | -0.25 | mA | V <sub>CC</sub> = 5.25V,<br>V <sub>S</sub> = 0.45V | | I <sub>RA</sub> | Address Input Leakage Current | | | 40 | μΑ | $V_{CC} = 5.25V,$ $V_{A} = 4.0V$ | | I <sub>RS</sub> | Chip Select Input Leakage Current | | | 40 | μΑ | V <sub>CC</sub> 5.25V,<br>V <sub>S</sub> = 4.0V | | V <sub>CA</sub> | Address Input Clamp Voltage | | -0.7 | -1.0 | ٧ | $V_{CC} = 4.75V,$ $I_A = -5.0 \text{ mA}$ | | V <sub>CS</sub> | Chip Select Input Clamp Voltage | | -0.7 | -1.0 | V | $V_{CC} = 4.75V,$ $I_{S} = -5.0 \text{ mA}$ | | V <sub>OL</sub> | Output Low Voltage | | 0.3 | 0.45 | V | V <sub>CC</sub> = 4.75V,<br>I <sub>OL</sub> = 15 mA | | I <sub>CEX</sub> | Output Leakage Current | | | 100 | μΑ | V <sub>CC</sub> = 5.25V,<br>V <sub>CE</sub> = 5.25V | | icc | Power Supply Current 3601 | | 90 | 130 | mA | $V_{CC} = 5.25V$ , | | | 3301A | | 90 | 125 | mA | $V_{A0} \rightarrow V_{A7} = 0V$<br>$V_{S0} = V_{S1} = 0V$ | | V <sub>IL</sub> | Input "Low" Voltage | | _ | 0.85 | V | V <sub>CC</sub> = 5.0V | | V <sub>IH</sub> | Input "High" Voltage | 2.0 | | | V | V <sub>CC</sub> = 5.0V | NOTE: 1. Typical values are at 25°C and at nominal voltage. Table IV. 3601/3301A Capacitance[1]. | SYMBOL | PARAMETER | TYP | MAX | UNIT | TEST CONDITIONS | |------------------|-------------------------------|-----|-----|------|----------------------------------------------| | CINA | Address Input Capacitance | 4 | 10 | рF | V <sub>CC</sub> = 5V V <sub>IN</sub> = 2.5V | | C <sub>INS</sub> | Chip Select Input Capacitance | 6 | 10 | ρF | V <sub>CC</sub> = 5V V <sub>IN</sub> = 2.5V | | C <sub>OUT</sub> | Output Capacitance | 7 | 12 | pF | V <sub>CC</sub> = 5V V <sub>OUT</sub> = 2.5V | NOTE: 1. This parameter is only periodically samples and is not 100% tested. Referring to Figure 17, addresses $A_3-A_8$ select 1 of 64 rows, each row consisting of 32 cells. Addresses $A_0-A_2$ enable the 1 of 8 decoders, multiplexing 1 of 8 bits to the appropriate sense amplifier. Chip select, $\overline{CS}$ , enables the output buffer, and provides the programming path. The 3302 and 3322 provide ROM capability for applications that have matured sufficiently to allow use of a fixed data pattern. The 3602L-6 and 3622L-6 have the additional capability of reducing power whenever the chip is deselected; i.e., $\overline{CS}$ high. The standby power is 236mW, compared to 685mW for the 3602 and 3622. #### 3604/3624 AND 3304A/3324A The 3604/3304A pin configuration and logic symbol are shown in Figure 19, and typical waveforms | A <sub>0</sub> -A <sub>8</sub> | ADDRESS INPUTS | |--------------------------------|-------------------| | 01-04 | DATA OUTPUTS | | CS | CHIP SELECT INPUT | Figure 16. Simplified Bipolar PROM Block Diagram. Figure 18. 3602/3622 and 3302/3322 Pin Configuration and Logic Symbol. Figure 17. Typical Bipolar PROM Schematic. Figure 19. 3604/3304A Pin Configuration and Logic Symbol. are shown in Figure 20. Table V summarizes the AC characteristics, with capacitance and DC characteristics summarized in Tables VI and VII, respectively. The organization of the device is $512 \times 8$ bits. The basic operation of the 4K device is directly analogous to the 1K PROM as shown in Figure 17. Addresses $A_3-A_8$ select 1 of 64 rows, each row consisting of 64 cells. Addresses $A_0-A_2$ enable the decoders, multiplexing 1 of 8 bits to the appropriate sense amplifier. $CS_1$ provides the programming path, while $\overline{CS}_1 \cdot \overline{CS}_2 \cdot CS_3 \cdot CS_4$ provide an enable to the output. The 4-chip select terms may facilitate decoding when working with large arrays. The 3604L-6 has the additional feature that when the chip is selected (i.e., $\overline{CS}_1$ or $\overline{CS}_2$ high), the power is reduced by approximately 70%. To utilize this feature, pins 22 and 24 must be connected as shown in Table VIII, which compares the 3604 and 3604L-6 $V_{CC}$ connections. Figure 20. 3304A/3604 Address and Data Waveforms. Table V. 3304A/3604 A.C. Characteristics. $V_{CC} = +5V \pm 5\%$ , $T_A = 0^{\circ}C \text{ to } +75^{\circ}C$ | SYMBOL | PARAMETER | | MAX | UNIT | TEST CONDITIONS | |--------------------------------------|-----------------------------|---------|-----|------|-------------------------------------------------------------------------| | t <sub>A++</sub> , t <sub>A</sub> | Address to Output Delay | 3304A | 70 | nS | $\overline{CS}_1 = \overline{CS}_2 = V_{IL}$ and $CS_3 = CS_4 = V_{IH}$ | | t <sub>A+-</sub> , t <sub>A</sub> -+ | | 3604 | 70 | nS | to select the PROM. | | | | 3604L-6 | 90 | nS | | | t <sub>S++</sub> | Chip Select to Output Delay | 3304A | 30 | nS | | | | | 3604 | 30 | nS | | | | | 3604L-6 | 30 | nS | | | t <sub>S</sub> | Chip Select to Output Delay | 3304A | 30 | nS | | | | | 3604 | 30 | nS | | | | | 3604L-6 | 120 | nS | | Table VI. 3304A/3604 Capacitance[1]. | SYMBOL | PARAMETER | ТҮР | MAX | UNIT | TEST CONDITIONS | |------------------|-------------------------------|-----|-----|------|----------------------------------------------| | C <sub>INA</sub> | Address Input Capacitance | 4 | 10 | pF | V <sub>CC</sub> = 5V V <sub>IN</sub> = 2.5V | | C <sub>INS</sub> | Chip Select Input Capacitance | 6 | 10 | pF | V <sub>CC</sub> = 5V V <sub>IN</sub> = 2.5V | | C <sub>OUT</sub> | Output Capacitance | 7 | 12 | pF | V <sub>CC</sub> = 5V V <sub>OUT</sub> = 2.5V | NOTE: 1. This parameter is only periodically samples and is not 100% tested. Table VII. 3304A/3604 D.C. Characteristics. All limits apply for $V_{CC} = +5.0V \pm 5\%$ , $T_A = 0^{\circ}C$ to $+75^{\circ}C$ | SYMBOL | PARAMETER | MIN | TYP <sup>[1]</sup> | MAX | UNIT | TEST CONDITIONS | |------------------|----------------------------------------|-----|--------------------|-------|------|--------------------------------------------------------------------------------------------| | I <sub>FA</sub> | Address Input Load Current | | -0.05 | -0.25 | mA | V <sub>CC</sub> = 5.25V, V <sub>A</sub> = 0.45V | | IFS | Chip Select Input Load Current | | -0.05 | -0.50 | mA | V <sub>CC</sub> = 5.25V, V <sub>S</sub> = 0.45V | | I <sub>RA</sub> | Address Input Leakage Current | | | 40 | μΑ | V <sub>CC</sub> = 5.25V, V <sub>A</sub> = 5.25V | | I <sub>RS</sub> | Chip Select Input Leakage Current | | | 40 | μΑ | $V_{CC} = 5.25V, V_S = 4.0V$ | | V <sub>CA</sub> | Address Input Clamp Voltage | | -0.7 | -1.0 | ٧ | V <sub>CC</sub> = 4.75V, I <sub>A</sub> = -5.0 mA | | V <sub>CS</sub> | Chip Select Input Clamp Voltage | | -0.7 | -1.0 | ٧ | V <sub>CC</sub> = 4.75V, I <sub>S</sub> = -5.0 mA | | V <sub>OL</sub> | Output Low Voltage | | 0.3 | 0.45 | V | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 15 mA | | CEX | Output Leakage Current | | | 100 | μΑ | V <sub>CC</sub> = 5.25V, V <sub>CE</sub> = 5.25V | | I <sub>CC1</sub> | Power Supply Current<br>3304A and 3604 | | | 190 | mA | $V_{CC1} = 5.25V, V_{A0} \rightarrow V_{A7} = 0V$ $CS_1 = CS_2 = 0V$ $CS_3 = CS_4 = 5.25V$ | | I <sub>CC2</sub> | Power Supply Current (3604L-6) Active | | | 140 | mA | V <sub>CC2</sub> = 5.25V, V <sub>CC1</sub> = Open<br>Chip Selected | | | Standby | | | 45 | mA | Chip Deselected | | VIL | Input "Low" Voltage | | | 0.85 | V | V <sub>CC</sub> = 5.0V | | V <sub>IH</sub> | Input "High" Voltage | 2.0 | | | V | V <sub>CC</sub> = 5.0V | NOTE: 1. Typical values are at 25°C and at nominal voltage. Table VIII. 3604/3604L-6 Connections and Power Consumption. | DEVICE TYPE | CONNECTION | READ | PROGRAM | POWER | |-------------|------------|-------------------|--------------|-------------------------------------| | 2004 | Pin 22 | +5V or No Connect | Pulsed 12.5V | 000 111 | | 3604 | Pin 24 | +5V | Pulsed 12.5V | 998 mW maximum | | 26041 6 | Pin 22 | +5V | Pulsed 12.5V | 735 mW maximum with chip selected | | 3604L-6 | Pin 24 | No Connect [1] | Pulsed 12.5V | 236 mW maximum with chip deselected | NOTE: 1. Do not connect pin 24 of the 3604L-6 to any other pin The 3304AL6 mask ROM is available for ROM users who wish to take advantage of the power reduction feature of the reduced standby power. # **MOS Devices** The Intel family of MOS PROMs and ROMs can also be divided into two groups. The 1602A/1702A, and its mask programmable counterpart, the 1302, are 2048 bit MOS devices, organized as $256 \times 8$ bits. The 2704 and 2708 are, respectively, 4K ( $512 \times 8$ ) and 8K ( $1024 \times 8$ ). The 2308 is the mask counterpart of the 2708. The 1702A, the 2704 and the 2708 EPROMs are all implemented with the Intel FAMOS technology. Figure 21. 1302/1602A/1702A Pin Configuration and Logic Symbol. Figure 22. 1602A/1702A Block Diagram. # 1602A/1702A/1302 The logic symbol and pin configuration for these devices is shown in Figure 21, and the block diagram is shown in Figure 22. The 1302 mask programmable device is pin for pin compatible with the electrically programmable devices. The FAMOS data storage cell used in the 1602A/1702A is described in the technology section. The operation and electrical characteristics of the 1602A and the 1702A are identical; the 1702A is packaged with a quartz lid to allow erasure by high intensity ultraviolet light as described in the technology chapter. The 1602A/1702A switching characteristics are shown in Figure 23, and AC and DC characteristics are summarized in Tables IX and X, respectively. Capacitance is shown in Table XI. Figure 23. 1302/1602A/1702A Waveforms. The operation of the 1602A/1702A is similar to the bipolar PROMs described earlier. The higher order address bits $A_5-A_7$ perform the row decode function, while the low order address bits provide the column decode. Chip select, $\overline{CS}$ , is active low and enables the eight output buffers. For low power applications, with the 1602AL/1702AL it is possible to clock the V<sub>GG</sub> (-9V) supply, resulting in a decrease of power proportional to the V<sub>GG</sub> duty cycle. As with the bipolar PROMs, care should be taken with the number of devices that are OR-tied together such that access time is not compromised. The initial (unprogrammed) state of the 1602A/1702A is all "0's" (output low). Programming is accomplished by writing "1's" (output high) in the proper bit locations. Figure 24 presents various parametric curves that will assist the designer in determining worst case conditions when using the device. Table IX. 1302/1602A/1702A A.C. Characteristics. $T_A = 0^{\circ}C$ to +70°C, $V_{CC} = +5V \pm 5\%$ , $V_{DD} = -9V \pm 5\%$ , $V_{GG} = -9V \pm 5\%$ , unless otherwise specified. | SYMBOL | PARAMET | ER | MIN | TYP <sup>[1]</sup> | MAX | UNIT | |-------------------|--------------------------------|----------------------------------------|-----|--------------------|------------|----------| | Frequency | Repetition Rate | | | | 1 | MHz | | t <sub>OH</sub> | Previous Read Data Valid | d | | | 100 | nS | | t <sub>ACC</sub> | Address to Output Delay | , | | 0.7 | 1 | μS | | t <sub>DVGG</sub> | Clocked V <sub>GG</sub> Set Up | 1602AL/1702AL<br>1302 | 1 | | | μS<br>μS | | tcs | Chip Select Delay | 1602A/1702A<br>1302 | | | 100<br>200 | nS<br>nS | | tco | Output Delay from CS | 1602A/1702A<br>1302 | | · | 900<br>500 | nS<br>nS | | t <sub>OD</sub> | Output Deselect | | | | 300 | nS | | toнс | Data Out Hold In Clocke | ed V <sub>GG</sub> Mode <sup>[2]</sup> | | | 5 | μS | NOTES: 1. Typical values are at 25°C and at nominal voltage. The outputs will remain valid for t<sub>OHC</sub> as long as clocked V<sub>GG</sub> is at V<sub>CC</sub>. An address change may occur as soon as the output is sensed (clocked V<sub>GG</sub> may still be at V<sub>CC</sub>). Data becomes invalid for the old address when clocked V<sub>GG</sub> is returned to V<sub>GG</sub>. Table X. 1302/1602A/1702A D.C. and Operating Characteristics $^{[1]}$ . $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ , $V_{CC} = +5V \pm 5\%$ , $V_{DD} = -9V \pm 5\%$ , $V_{GG}^{[2]} = -9V \pm 5\%$ , unless otherwise specified. | SYMBOL | PARAMETER | MIN | TYP <sup>[3]</sup> | MAX | UNIT | TEST CONDITIONS | |------------------|-----------------------------------------------|--------------------|--------------------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------| | ILI | Address and Chip Select<br>Input Load Current | | | 1 | μΑ | V <sub>IN</sub> = 0V | | ILO | Output Leakage Current | | | 1 | μΑ | $V_{OUT} = 0.0V, \overline{CS} = V_{CC} - 2$ | | I <sub>DDO</sub> | Power Supply Current | | 5 | 10 | mA | $V_{GG} = V_{CC}$ , $\overline{CS} = V_{CC} - 2$<br>$I_{OL} = 0.0 \text{ mA}$ , $T_{A} = 25^{\circ}\text{C}$ | | I <sub>DD1</sub> | Power Supply Current | | 35 | 50 | mA | $\frac{\overline{CS} = V_{CC} - 2}{I_{OL} = 0.0 \text{ mA}, T_A = 25^{\circ}C}$ | | I <sub>DD2</sub> | Power Supply Current | | 32 | 46 | mA | $\overline{\text{CS}} = 0.0$ $I_{OL} = 0.0 \text{ mA}, T_{A} = 25^{\circ}\text{C}$ Continuous Operation | | I <sub>DD3</sub> | Power Supply Current | | 38.5 | 60 | mA | $\overline{\text{CS}} = \text{V}_{\text{CC}} - 2$<br>$\text{I}_{\text{OL}} = 0.0 \text{ mA}, \ \text{T}_{\text{A}} = 0^{\circ}\text{C}$ | | I <sub>CF1</sub> | Output Clamp Current | | 8 | 14 | mA | $V_{OUT} = -1.0V, T_A = 0^{\circ}C$ | | I <sub>CF2</sub> | Output Clamp Current | | | 13 | mA | $V_{OUT} = -1.0V, T_A = 25^{\circ}C$ | | I <sub>GG</sub> | Gate Supply Current | | | 1 | μΑ | | | V <sub>IL1</sub> | Input Low Voltage for<br>TTL Interface | -1.0 | | 0.65 | ٧ | | | V <sub>IL2</sub> | Input Low Voltage for MOS Interface | V <sub>DD</sub> | | V <sub>CC</sub> -6 | ٧ | | | V <sub>IH</sub> | Address and Chip Select<br>Input High Voltage | V <sub>CC</sub> -2 | | V <sub>CC</sub> +0.3 | ٧ | | | loL | Output Sink Current | 1.6 | 4 | | mA | V <sub>OUT</sub> = 0.45 V | | Гон | Output Source Current | -2.0 | | Annual Control | mA | V <sub>OUT</sub> = 0.0V | | V <sub>OL</sub> | Output Low Voltage | | -0.7 | 0.45 | ٧ | I <sub>OL</sub> = 1.6 mA | | <b>v</b> oH | Output High Voltage | 3.5 | 4.5 | | ٧ | I <sub>OH</sub> = -100 μA | **NOTES:** 1. In the programming mode, data inputs 1-8 are pins 4-11, respectively; $\overline{CS} = GND$ . 2. VGG may be clocked to reduce power dissipation. In this mode average IDD decreases in proportion to VGG duty cycle. 3. Typical values are at 25°C and at nominal voltage. # **PROMS and ROMS** Table XI. 1302/1602A Capacitance. $T_A = 25^{\circ}C$ | SYMBOL | PARAME | TER | TYP | MAX | UNIT | TEST | CONDITIONS | |------------------|----------------------------------|-----------------------------|---------|----------|----------|---------------------------------------------------------------|-----------------------------------| | C <sub>IN</sub> | Input Capacitance | 1302<br>1602A/1702A | 5<br>8 | 10<br>15 | pF<br>pF | V <sub>IN</sub> = V <sub>CC</sub> | \ | | C <sub>OUT</sub> | Output Capacitance | 1302<br>1602A/1702A | 5<br>10 | 10<br>15 | pF<br>pF | $ \overline{CS} = V_{CC} V_{OUT} = V_{CC} V_{GG} = V_{CC} $ | All unused pins are at AC ground. | | C <sub>VGG</sub> | V <sub>GG</sub> Capacitance (Clo | ocked V <sub>GG</sub> Mode) | | 30 | pF | | • | # OUTPUT SINK CURRENT VS. OUTPUT VOLTAGE Figure 24. 1602A/1702A Parametric Curves. #### **PROGRAMMING** All of the PROMs described earlier require that data be entered by a technique different from that required to read. There are two ways of programming a PROM; one is to satisfy the control requirements for a particular address, apply some sort of pulsed voltage to the appropriate connection, and proceed to the next location. The other is to put the information on a mark/sense card or paper tape and give it to somebody. Both methods are presented here. #### PROGRAMMING THE 1K BIPOLAR PROM (3601) The 3601 may be programmed using the basic circuit of Figure 25. Address inputs are at standard TTL levels. Only one output may be programmed at a time. The output to be programmed must be connected to $V_{CC}$ through a $300\Omega$ resistor. This will force the proper programming current (3-6mA) into the output when the $V_{CC}$ supply is later raised to 10V. All other outputs must be held at a TTL low level (0.4V maximum). The programming pulse generator produces a series of pulses to the $3601~V_{CC}$ and $\overline{CS}_2$ leads as shown in Figure $26~V_{CC}$ is pulsed from a low of $4.5V~\pm0.25V$ to a high of $10V~\pm0.25V$ , while $\overline{CS}_2$ is pulsed from a low of ground (TTL logic 0) to a high of $15V~\pm0.25V$ . It is important to accurately maintain these voltage levels; otherwise, improper programming may result. The pulses applied must maintain a duty cycle of 50% $\pm 10\%$ , and start with an initial width of 1 $\mu$ S $\pm 10\%$ , and increase linearly over a period of approximately 100 mS to a maximum width of 8 $\mu$ S ±10%. Typical devices have their fuse blown within 1 mS, but occasionally a fuse may take up to 400 mS to blow. During the application of the program pulse, current to $\overline{CS}_2$ must be limited to 100 mA. The output of the 3601 is sensed when $\overline{CS}_2$ is at a TTL low level output. A programmed bit will have a TTL high output. After a fuse is blown, the $V_{CC}$ and $\overline{CS}_2$ pulse trains must be applied for another 500 $\mu S$ Figure 25. 3601 Programming Connections. # PROGRAMMING THE 2K AND 4K BIPOLAR PROMs (3602/3622 AND 3604/3624) [1] The 3602/3622 and 3604/3624 parts are also programmed by forcing current into the output, but with the 3622 and 3624, the three-state outputs that are not being programmed must be allowed to float. Figure 27 shows the basic circuit for programming the 2K and 4K family of PROMs. The programming current that must be provided to each output is 5 mA $\pm 10\%$ for the 3602/3622 and 3604/3624. The low standby power devices can be programmed in the same way, the only differences being that $V_{CC1},\,V_{CC2},\,\text{and}\,\,\overline{\text{CS}}_{1}$ must be connected and pulsed in accordance with Table XII and Figure 28. Note that pin 24 of the 3604L-6 must not be connected to any other pin, or the power down circuit will not operate. Note that the $V_{CC1}$ and $V_{CC2}$ programming levels are 12.5V $\pm 0.5$ V for the 3602, 3604, 3622, and 3624. 1. The 3621 is also programmed by this technique. NOTES: - For the 3621 and 3605/3625 family only the program pulse may be applied to either CS<sub>1</sub> or CS<sub>2</sub>. - 2. CS<sub>3</sub>, CS<sub>4</sub> are only for the 3604/3624 PROM family. Table XII. 3604/3604AL6 Programming Connections. | PIN | | 22 | 24 | |------------------|---------|----------------------|-------------------------------------------| | MODE | | V <sub>CC2</sub> | V <sub>CC1</sub> | | READ | 3604 | No Connect<br>or +5V | +5V | | | 3604L-6 | +5V | No Connect [1] | | PROGRAM | 3604 | Pulsed 12.5V | Pulsed 12.5V | | | 3604L-6 | Pulsed 12.5V | Pulsed 12.5V | | STANDBY<br>POWER | 3604L-6 | | on is automatically<br>ver the 3604L-6 is | NOTE: 1. Do not connect pin 24 of the 3604L-6 to any other pin # Figure 27. 3621, 2K and 4K Bipolar PROM Programming Connections. [1] Data Sense Time should be at 90% (or greater) of t<sub>D</sub>. A bit is considered programmed after 128 successful verifications. The program pulses should continue to increase in accordance with the ramp shown above. After 128 successful verifications, the DC over program time can start. NOTE: All times in parenthesis are in microseconds and are in minimum times unless otherwise specified. Figure 28. 3602/3622 and 3604/3624 Programming Waveforms. # Programming the 1602A/1702A In its initial state the 1602A/1702A array will have all outputs low. Programming is accomplished by writing highs in the proper bit locations. The peak $I_{DD}$ current that must be provided for programming the 1602A/1702A is approximately 200~mA, and the entire device can be programmed in about 2 minutes. Figure 29 shows the waveforms required for programming, while Table XIII shows the connections used. Table XIV and XV show the A.C. and D.C. characteristics for programming. During programming, $V_{CC}$ should be held at ground and $V_{BB}$ should be held at +12V. Address levels are approximately -40V for a logic "0" (output low), and approximately 0V for a logic "1" (output high). Note that these levels are larger in magnitude but in the same polarity sense as those used for reading from the memory: logic "0": $-1V \le logic "0" \le .65V$ , logic "1": $\geq V_{CC}$ -2 where $V_{CC} = 5V \pm 5\%$ . When programming, the negative-going power supplies (V<sub>DD</sub>) must be pulsed. V<sub>DD</sub> is pulsed to -47V ±1V. VGG is brought to -35 to -40V, and the complement of the address to be programmed is applied. After the power has been applied for at least 25µS. the address must be returned to its true form $10\mu S$ or more after the address has reached its true state. and at least 100 µS after turning on power, the 3 mS program pulse (pin 13) at -47V ±1V may be applied. During the interval when V<sub>DD</sub> is applied, data signals must be applied to the data output lines. A data level of approximately 0V will result in the location remaining unchanged, while a level of -47V ±1V will program a logic "1" (output high in read mode). After the program pulse is turned off, the V<sub>DD</sub> and V<sub>GG</sub> voltages should be turned off. This turn-off should occur from 10- $100\mu$ S after removal of the program pulse. For best results, the 1602A/1702A should be programmed by scanning through the addresses in binary sequence 32 times. Each pass repeats the same series of programming pulses. The duty cycle for applied power must not exceed 20%. As a re- Figure 29. 1602A/1702A Programming Waveforms. sult, each pass takes about 4 seconds, with the 32 passes taking just over 2 minutes. #### **ERASING THE 1702A** The 1702A EPROM may be erased by exposure to high intensity, short-wave ultraviolet light at a wavelength of 2537 Angstroms. The recommended integrated dose (i.e., UV intensity X intensity time) is 6W-sec/cm<sup>2</sup>. The devices are made with a transparent quartz lid covering the silicon die. Conventional room light, fluorescent light, or sunlight has no measurable effect on stored data, even after years of exposure. However, after 10–20 minutes under a suitable source, the device is erased to a state of all "0's" (outputs low). To prevent damage to the device, it is recommended that no more ultraviolet light exposure be used than that necessary to erase the 1702A. #### CAUTION When using an ultraviolet source of this type, care should be taken not to expose the eyes or skin to the ultraviolet rays, as damage to vision or burns may occur. Also, these shortwave rays may generate considerable amounts of ozone which is potentially hazardous. Table XIII. 1602A/1702A Programming Connections. | PIN | 12<br>(V <sub>CC</sub> ) | 13<br>(Program) | 14<br>(CS) | 15<br>(V <sub>BB</sub> ) | 16<br>(V <sub>GG</sub> ) | 22<br>(V <sub>CC</sub> ) | 23<br>(V <sub>CC</sub> ) | |-------------|--------------------------|-----------------|------------|--------------------------|---------------------------------------------|--------------------------|--------------------------| | Read | V <sub>CC</sub> | V <sub>CC</sub> | GND | V <sub>CC</sub> | V <sub>GG</sub> | V <sub>CC</sub> | Vcc | | Programming | GND | Program Pulse | GND | V <sub>BB</sub> | Pulsed V <sub>GG</sub> (V <sub>IL4P</sub> ) | GND | GND | Table XIV. 1602A/1702A D.C. and Operating Characteristics for Programming Operation. $T_A = 25^{\circ} C$ , $V_{CC} = 0V$ , $V_{BB} = +12V \pm 10\%$ , $\overline{CS} = 0V$ unless otherwise noted | SYMBOL | TEST | MIN. | TYP. | MAX. | UNIT | CONDITIONS | |--------------------|---------------------------------------------------------|------------|------|------|------|--------------------------------------------| | ILITP | Address and Data Input<br>Load Current | | | 10 | mA | V <sub>IN</sub> = -48V | | I <sub>L12P</sub> | Program and V <sub>GG</sub><br>Load Current | | | 10 | mA | V <sub>IN</sub> = -48V | | I <sub>BB</sub> | V <sub>BB</sub> Supply Load Current | | 10 | | mA | | | DDP <sup>(1)</sup> | Peak I <sub>DD</sub> Supply<br>Load Current | | 200 | | mA | $V_{DD} = V_{prog} = -48V$ $V_{GG} = -35V$ | | VIHP | Input High Voltage | | | 0.3 | ٧ | | | V <sub>IL1P</sub> | Pulsed Data Input<br>Low Voltage | -46 | | -48 | V | | | V <sub>IL2P</sub> | Address Input Low<br>Voltage | -40 | | -48 | V | | | V <sub>IL3P</sub> | Pulsed Input Low V <sub>DD</sub><br>and Program Voltage | <b>-46</b> | | 48 | ٧ | | | V <sub>IL4P</sub> | Pulsed Input Low<br>V <sub>GG</sub> Voltage | -35 | | -40 | V | | Note 1: IDDP flows only during VDD, VGG on time. IDDP should not be allowed to exceed 300 mA for greater than 100µsec. Average power supply current IDDP is typically 40 mA at 20% duty cycle. <sup>2.</sup> The VBB supply must be limited to 100mA max current to prevent damage to the device. Table XV. 1602A/1702A A.C. Characteristics for Programming Operation. $T_A = 25^{\circ}C$ , $V_{CC} = 0V$ , $V_{BB} = + 12V \pm 10\%$ , $\overline{CS} = 0V$ unless otherwise noted | SYMBOL | TEST | MIN. | TYP. | MAX. | UNIT | CONDITIONS | |----------------------|------------------------------------------|------|------|------|------|-------------------------------------------| | | Duty Cycle | | | 20 | % | | | t <sub>øPW</sub> | Program Pulse Width | | | 3 | ms | $V_{GG} = -35V, V_{DD} = V_{prog} = -48V$ | | t <sub>DW</sub> | Data Set Up Time | 25 | | | μs | | | t <sub>DH</sub> | Data Hold Time | 10 | | | μs | | | t <sub>VW</sub> | V <sub>DD</sub> , V <sub>GG</sub> Set Up | 100 | | | μs | | | t <sub>VD</sub> | V <sub>DD</sub> , V <sub>GG</sub> Hold | 10 | | 100 | μs | | | t <sub>ACW</sub> [3] | Address Complement<br>Set Up | 25 | | | μs | | | t <sub>ACH</sub> [3] | Address Complement<br>Hold | 25 | | | μς | | | t <sub>ATW</sub> | Address True Set Up | 10 | | | μs | | | t <sub>ATH</sub> | Address True Hold | 10 | | | μs | | Note 3. All 8 address bits must be in the complement state when pulsed V<sub>DD</sub> and V<sub>GG</sub> move to their negative levels. The addresses (0 through 255) must be programmed as shown in the timing diagram for a minimum of 32 times. #### Programmers Table XVI summarized some of the available programmers that support Intel PROMs. Specific questions regarding prices, availability, and options should be directed to the particular manufacturer. #### **Programmed Parts** All of the electrically programmable parts manufactured by Intel can be programmed by the end user with Intel approved equipment, or can be ordered from local distributors who are equipped with programmers compatible with each device type. In general, orders for less than 1000 pieces of programmed PROMs should be handled by local distributors, while orders for greater than that quantity should be referred to the factory. In either case, the data must be prepared in accordance with the following paragraphs. Programming information should be sent in the form of computer punched cards or punched paper tape. In all cases, the order should be accompanied by a printout of the truth table. The following general format is applicable to the programming information sent to Intel: - 1. A data field should start with the most significant bit (O<sub>8</sub>) and end with the least significant bit (O<sub>1</sub>). - 2. The data field should consist of P's and N's. P indicates a high level output (most positive), and N a low level output (most negative). If the programming information is sent on a punched paper tape, a start character (B) and an end character (F) must be used in the data field. Table XVI. Approved Programmers. | | 1602A/1702A<br>Family | 2704<br>Family | 2708<br>Family | 3601<br>Family | 3602/3622<br>Family | 3604/3624<br>Family | |------------------------------------------------------|-----------------------|----------------|----------------|----------------|---------------------|---------------------| | Intel MDS-UPP-100<br>Santa Clara, Calif. | х | х | × | х | × | х | | Data I/O Model V<br>Issaquah, Wash. | х | x | × | х | × | х | | Prolog Series 90<br>Monterey, Calif. | х | Note 1 | Note 1 | х | × | x | | Spectrum Dynamics<br>Series 550<br>Burlington, Mass. | x | Note 1 | Note 1 | Note 1 | Note 1 | Note 1 | Note 1. This programming card is pending Intel approval. #### PUNCHED CARD FORMAT - An 80-column Hollerith card (preferably interpreted at time of punching) punched by an IBM 026 or 029 keypunch should be submitted. The first card will be a title card, formatted as shown in Figure 30. - 2. For a N words X 4-bit organization only, card 2 - and the following cards should be punched as shown in Figure 31. Each card specified the 4-bit output of 14 words. - For a N words X 8-bit organization only, card 2 and the following cards should be punched as shown in Figure 32. Each card specifies the 8-bit output of eight words. | Column | Data | |--------|--------------------------------------------------------| | 1 | Punch a T | | 2-5 | Blank | | 6-30 | Customer Company Name | | 31-34 | Blank | | 35-54 | Customer's Company Division or location | | 55-58 | Blank | | 59-63 | Customer Part Number | | 64-67 | Blank | | 68-74 | Punch the Intel <sup>®</sup> 4-digit basic part number | | | and in ( ) the number of output bits; e.g., | | | 1702 (8), 3304 (8), 3301 (4), or 3601 (4). | | 75-78 | Blank | | 79-80 | Punch a 2 digit decimal number to identify | | | the truth table number. The first | | | truth table will be ØØ, second Ø1, third | | | Ø3, etc. | Figure 30. Title Card Format. For a N words X 4-bit organization only, cards 2 and those following should be punched as shown. Each card specifies the 4-bit output of 14 words. | Column | Data | |--------|--------------------------------------------------------| | 1-5 | Punch the 5 digit decimal equivalent of the | | | binary coded location which begins each | | | card. The address is right justifled, i.e., | | | ØØØØØ, ØØØ14, ØØØ28, etc. | | 6 | Blank | | 7-10 | Data Field | | 11 | Blank | | 12-15 | Data Field | | 16 | Blank | | 17-20 | Data Field | | 21 | Blank | | 22-25 | Data Field | | 26 | Blank | | 27-30 | Data Field | | 31 | Blank | | 32-35 | Data Field | | 36 | Blank | | 37-40 | Data Field | | 41 | Blank | | 42-45 | Data Field | | 46 | Blank | | 47-50 | Data Field | | 51 | Blank | | 52-55 | Data Field | | 56 | Blank | | 57-60 | Data Field | | 61 | Blank | | 62-65 | Data Field | | 66 | Blank | | 67-70 | Data Field | | 71 | Blank | | 72-75 | Data Field | | 76-78 | Blank | | 79-80 | Punch same 2 digit decimal number as in<br>title card. | | | titio cara. | Figure 31. 4-Bit Data Card Format. For a N words X 8-bit organization only, cards 2 and those following should be punched as shown. Each card specifies the 8-bit output of 8 words. | Column | Data | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-5 | Punch the 5 digit decimal equivalent of the<br>binary coded location which begins each<br>card. The address is right justified, i.e.,<br>9,000,000,00000,00000 fe, etc. | | 6 | Blank | | 7-14 | Data Field | | 15 | Blank | | 16-23 | Data Field | | 24 | Blank | | 25-32 | Data Field | | 33 | Blank | | 34-41 | Data Field | | 42 | Blank | | 43-50 | Data Field | | 51 | Blank | | 52-59 | Data Field | | 60 | Blank | | 61-68 | Data Field | | 69 | Blank | | 70-77 | Data Field | | 78 | Blank | | 79-80 | Punch same 2 digit decimal number as in | | 1 | title card. | Figure 32. 8-Bit Data Card Format. ### PAPER TAPE FORMAT (Figure 33) - 1. 1 inch-wide paper tape using 7- or 8-bit ASCII code, such as a model 33 ASR Teletype produces or - 2. 11/16-inch-wide paper tape using a 5-bit Baudot code, such as a Telex produces. The format requirements are as follows: - All word fields are to be punched in consecutive order, starting with word field 0 (all addresses low). There must be exactly N word fields for the N X 8 or N X 4 ROM organization. - 2. Each word field must begin with the start character B and end with the stop character F. There must be exactly 8 or 4 data characters between the B and F for the N × 8 or N × 4 organization, respectively. No other characters, such as rubouts, are allowed anywhere in a word field. If in preparing the tape an error is made, the entire word field, including the B and F must be rubbed out. Within the word field, a P results in a high level output, and an N results in a low level output. - Preceding the first word field and following the last word field, there must be a leader/trailer length of at least 25 characters. This should consist of rubout punches (letter key for Telex tapes). - 4. Between word fields, comments not containing B's or F's may be inserted. Carriage return and line feed characters should be inserted (as a "comment") just before each word field (or at least between every four word fields). When these carriage returns, etc., are inserted, the tape may be easily listed on the Teletype for purposes of error checking. The customer may also find it helpful to insert the word number (as a comment) at least every four word fields. - Included in the tape before the leader should be the customer's complete Telex or TWX number, and, if more than one pattern is being transmitted, the ROM pattern number. - MSB and LSB are the most and least significant bits of the device outputs. Refer to the data sheet for the pin numbers. #### Example of $256 \times 8$ format (N = 256): # Example of 512 $\times$ 4 format (N = 2048): Figure 33. Paper Tape Format. #### SYSTEM APPLICATIONS # System Organization Most PROM/ROM devices contain 1K, 2K, or 4K bits and are organized as 256 or 512 locations with 4 or 8 bits per word, as shown in Figure 34. The implementation of most PROM/ROM systems requires that one or more of these devices be interconnected to provide the required number of locations and the number of bits per location. | NUMBER OF | BITS PER LOCATION | | | | |-----------|--------------------|---------------------|--|--| | LOCATIONS | 4 | 8 | | | | 256 | 3301<br>3601/21 | 1302<br>1602A | | | | | | 1702A | | | | 512 | 3302/22<br>3602/22 | 3304A/24<br>3604/24 | | | Figure 34. PROM/ROM Device Organizations. # WORD EXPANSION The simplest type of expansion involves the paralleling of devices to increase the number of bits per word, otherwise known as word expansion. This type of expansion is illustrated in Figure 35. where two 3601's are paralleled to produce a $256 \times 8$ -bit memory. The number of parallel devices can easily be calculated from the following formula: Figure 35. Word Expansion. Therefore, a system employing a 32-bit word would require the paralleling of eight 3601's or 3602's, or four 3604's. Word expansion requires nothing more than the parallel connection (i.e., tying together) of each individual address and chip select input; outputs remain separate. #### ADDRESS EXPANSION Just as inputs are OR-tied to obtain more bits per word, outputs can be OR-tied to obtain more words of memory (see Figure 36). When OR-tying outputs, it is necessary to select only one chip at a time to insure that the correct data is accessed. This requires the addition of logic to decode addresses and to activate the chip select for a single memory address. Figure 36. Address Expansion. The number of devices required to obtain a given number of words of memory can be calculated from the following formula: No. of Devices = $$\frac{\text{No. of Words Required}}{\text{In the System}}$$ No. of Words in the Device A system requiring 1024 words would require four 3601's, or two 3602's or 3604's. #### ARRAY CONFIGURATIONS Word expansion and address expansion can obviously be combined to produce a memory array of any size, provided the array size is an integral multiple of the device size. Figure 37 shows a memory array configured by OR-tying inputs to obtain word expansion and OR-tying outputs to expand the number of words. Figure 37. Combined Word and Address Expansion. # **System Performance** The paralleling of inputs and outputs in memory array configurations affects capacitive loading and, therefore, system performance. Analysis of these loading effects requires consideration of buffers for driving the PROM/ROM inputs, as well as the output drive characteristics of the memory devices themselves. #### BUFFERS Buffers for driving address and chip select inputs are generally TTL devices. The effect of capacitive loading on standard, high speed, and Schottky TTL devices is shown in Figure 38. The degradation in buffer propagation delay is directly due to increased transition time under increased capacitive loads. Figure 39 consists of Figure 38. Capacitance vs. Propagation Time (tp). Figure 39. Various Standard TTL Devices Driving 8, 16 and 32 3601 Address Inputs. multiple exposed photographs showing the effects of increased capacitive loads on different families of TTL gates. Figure 40 shows the same results for an increased number of chip select loads. Figure 40. Input and Output of 7400 Driving 4 and 8 3601 CS Inputs. # **OUTPUT LOADING** Address expansion by PROM/ROM output ORtying increases the capacitive load on each PROM/ROM output, and results in some reduction in device access time. Figure 41 shows that going from two outputs to four outputs OR-tied increases access typically by 4 nS. The access times of the Intel bipolar PROM/ROMs are specified with a capacitive load of 30 pF, which is equivalent to the typical capacitive of output OR-tying four devices. The OR-connection of any fewer devices can reduce access time. Figure 41. 2 and 4 3601 Outputs OR-Tied. Another consideration when OR-tying outputs of PROMs and ROMs is the case where n-channel and p-channel devices must be tied together. Consider the microprocessor system shown in Figure 55. If the ROM were a p-channel 1702A and the RAM an Intel n-channel 2102A, a problem could occur. The 1702A has negative supply of -9V, and if its output pulls the 2102A output below VSS-0.8V, the output circuit of the 2102A can be destroyed because of forward biasing the drain-substrate junction. A method of providing protection is to use an exclusive OR gate as shown in Figure 42. In this case, the value of R<sub>1</sub>, the current limiting resistor, is determined by the maximum sink current drawn by the ROM and the maximum acceptable (most positive) low level required for the input of the exclusive OR gate. Figure 42. OR-Connecting P-Channel and N-Channel Devices. Referring to the product selection guide, the required speed of 100 nS dictates the use of a bipolar device, eliminating the MOS devices. The 3601, 3602/3622, and 3604/3624 are all possible candidates for use in this system implementation. The system design resulting from the use of these three product types will be compared. The system must be implemented using combinations of word expansion and address expansion as shown in Figure 37. Array layouts for these three parts are compared in Figures 43, 44, and 45. Each layout was done using the same rules: 0.200-inch adjacent spacing and 0.300-inch end-to-end spacing. 32 DEVICE ARRAY = 3.7 × 3.8 = 14.06 SQUARE INCHES OR 2276 BITS/SQUARE INCH Figure 43. 1K x 32-Bit System with 1K PROM (16-Pin Package). # Case Study The selection of a memory device for a system implementation can be illustrated by the consideration of a hypothetical $1K \times 32$ PROM system, such as would be used for a computer microprogram control memory. Access time requirements for this system are assumed to be less than 100 nS. The number of words required is specified as 1K, which allows the use of any device that is organized such that its number of words in the device divided into the required number of words for the system is an integer. For this application, 256 or 512 word organization would be possible devices. In a similar manner, a 4-bit or 8-bit device will allow an integral number of devices to be used to form the required 32-bit word. 16 DEVICE ARRAY = $1.7 \times 3.8 = 6.46$ SQUARE INCHES OR 4953 BITS/SQUARE INCH Figure 44. 1K x 32-Bit System with 2K PROM (16-Pin Package). 8 DEVICE ARRAY = $5.9 \times 1.4$ = 8.26 SQUARE INCHES OR 3874 BITS/SQUARE INCH Figure 45. 1K x 32-Bit System with 4K PROM (22-Pin Package). Performance comparisons require the investigation of capacitive loading effects and device access times. Table XVII compares the number of address lines tied together, the resulting capacitance, and the resulting TTL delays for the three devices under consideration. Table XIX makes the same comparison for the chip select inputs, and Table XIX compares output loading effects. Total array power dissipation is summarized in Table XX and the complete results of the three different designs are summarized in Table XXI. As can be seen in Table XXI, fastest system access time is achieved with the 3601, smallest printed circuit board layout area is realized with the 3602/3622, and the 3604 provides lowest system power dissipation. Selection of the optimum dévice is therefore left to other system development or cost considerations since all three parts are more than adequate for the stated system requirements. # Table XVII. Address Input Loading. | DEVICE<br>SIZE | NO. OF<br>DEVICES<br>REQUIRED | NO. OF<br>ADDRESS<br>INPUTS DRIVEN | TYPICAL INPUT<br>CAPACITANCE/<br>DEVICE | TOTAL<br>CAPACITANCE | MEASURED<br>ADDRESS<br>DRIVER DELAY | |----------------|-------------------------------|------------------------------------|-----------------------------------------|----------------------|-------------------------------------| | 1K | 32 | 32 | 4 pF | 128 pF | 22 nS | | 2K | 16 | 16 | 4 pF | 64 pF | 16 nS | | 4K | 8 | 8 | 4 pF | 32 pF | 12 nS | # Table XVIII. Chip Select Input Loading. | DEVICE<br>SIZE | NO. OF<br>DEVICES<br>REQUIRED | NO. OF CHIP<br>SELECT LINES<br>OR-TIED | TYPICAL INPUT<br>CAPACITANCE/<br>DEVICE | TOTAL<br>CAPACITANCE | MEASURED<br>CHIP SELECT<br>DRIVER DELAY | |----------------|-------------------------------|----------------------------------------|-----------------------------------------|----------------------|-----------------------------------------| | 1K | 32 | 8 | 6 pF | 48 pF | 16 nS | | 2K | 16 | 8 | 6 pF | 48 pF | 16 nS | | 4K | 8 | 4 | 6 pF | 24 pF | 12 nS | #### Table XIX. Output Loading. | DEVICE | NO. OF<br>DEVICES<br>REQUIRED | NO. OF<br>OUTPUTS<br>OR-TIED | TYPICAL OUTPUT<br>CAPACITANCE/<br>DEVICE | TOTAL<br>CAPACITANCE | MEASURED<br>OUTPUT<br>DELAY | OUTPUT<br>OR-ING<br>DELAY | |--------|-------------------------------|------------------------------|------------------------------------------|----------------------|-----------------------------|---------------------------| | 1K | 32 | 4 | 7 pF | 28 pF | 32 nS | 4 nS | | 2K | 16 | 2 | 7 pF | 14 pF | 28 nS | 0 nS | | 4K | 8 | 2 | 7 pF | 14 pF | 28 nS | 0 nS | Table XX. Power Dissipation. | DEVICE<br>SIZE | NO. OF | POWER DISSIPATION<br>(TYPICAL) | | REDUCED POWE | | | |----------------|---------------------|--------------------------------|---------------------------|------------------------------------|---------------------------|--| | | DEVICES<br>REQUIRED | mW<br>PER DEVICE | mW<br>PER BIT<br>(SYSTEM) | mW<br>ACTIVE/STANDBY<br>PER DEVICE | mW<br>PER BIT<br>(SYSTEM) | | | 1K | 32 | 450 | 0.45 | [1] | [1] | | | 2K | 16 | 700 | 0.35 | 550/225 | 0.19 | | | 4K | 8 | 950 | 0.24 | 700/225 | 0.11 | | NOTE: 1. Power reduction not offered. Table XXI. Device Comparison for 1K x 32 Memory System. | DEVICE<br>SIZE | NO. OF<br>DEVICES | ARRAY SIZE | MEASURED<br>ADDRESS<br>DRIVER TIME <sup>[1]</sup> | OUTPUT MAXIMUM OR-ING DEVICE ACCES DELAY <sup>[1]</sup> TIME <sup>[1]</sup> | | ADDRESS OR-ING DEVI | | SYSTEM ACCESS<br>TIME <sup>[1,2]</sup> | |----------------|-------------------|--------------|---------------------------------------------------|------------------------------------------------------------------------------|-------|---------------------|--|----------------------------------------| | 1K | 32 | 14.06 sq in. | 22 nS | 22 nS 0 nS | | 72 nS | | | | 2K | 16 | 6.46 sq in. | 16 nS | 6 nS -4 nS | | 82 nS | | | | 4K | 8 | 8.26 sq in. | 12 nS | -4 nS | 70 nS | 78 nS | | | NOTES: 1. All times taken at 1.5V points. 2. This time is the sum of device maximum and measured buffer delays. # **Printed Circuit Layout Considerations** PROMs and ROMs can easily be used in much the same manner as other types of TTL design elements. The usual attention should be paid to ground distribution and decoupling. Ideally, the circuit board ground system should consist of a ground plane on one side of the board and all signal and power distribution on the other. In reality, this is very difficult to achieve because of component densities, but the concept should be carried out as far as possible. The ground distribution should be as wide as possible everywhere, even if it means large variations in the width of the conductor. To further approach a ground plane or mesh, horizontal and vertical power and ground traces on opposite sides of the board should be tied together at each DIP site, or as often as possible. The tying of the horizontal and vertical traces is important because long "floating" distribution lines can easily act as an antenna or a noise distribution system, allowing noise to propagate and exceed device thresholds. In addition to reducing ground noise, an effective ground grid can serve to reduce cross-talk between address and data lines. As can be seen in Figure 41 (previous section) the high to low transition can be very rapid, and if proper attention is not paid to the ground and power distribution, the noise resulting from these transitions can couple throughout the board and into the system. The memory devices should be decoupled at approximately every other DIP site with high frequency disc ceramic capacitors. There also should be bulk decoupling at the point where the V<sub>CC</sub> line enters the board, usually one or more tantalum capacitors in the 10-50 µF range. The layouts shown in Figure 46 and 47 are a good example of proper ground distribution. Notice that the ground plane forms a complete loop around the array (board) on both sides and that the two sides are connected periodically by horizontal and vertical traces. The decoupling for the 1 K/2 K array consists of eight 0.1 $\mu F$ high frequency capacitors, or one capacitor for each four devices, distributed through the array. This decoupling is adequate, but a better arrangement would be 0.1 $\mu F$ located at every other device site, similar to the scheme used on the 4 K layout. 1 CS2 UPPER 8 CS2 LOWER CAN BE CONNECTED TOGETHER AND USED AS A8. THUS ALLOWING THIS ARRAY TO BE 32 x 4K OR 32K x 8K, DEPENDING ON THE DEVICE USED 13601 OR 3602). This array illustrates the layout for a $1K \times 32$ -bit PROM memory. Power has been distributed with a grid system, and decoupling is located in the center of the array. By routing all the $\overline{CS_2}$ lines to a common point, the memory can be expanded to use 2K parts simply by supplying an additional address, $A_8$ , and connecting it to all the former $\overline{CS_2}$ inputs. Array layout courtesy of MICRODATA INC., Irvine, California Figure 46. 1K/2K PROM Array. This array illustrates the use of a 24-pin 4K PROM to implement a $1K \times 32$ -bit control store memory. As with the 1K/2K array, gridded power distribution has been used, with decoupling capacitors located in the center of the array. Array layout courtesy of MICRODATA INC., Irvine, California Figure 47. 4K PROM Array. ## Uses of PROM/ROMs #### CODE CONVERSION Read only memories lend themselves readily to converting from one binary code to another (such as from binary to Gray). This conversion is particularly useful in electromechanical systems controlled by a computer. For example, consider a computer-controlled electromechanical encoder system. The computer performs data operation in binary form and outputs the x-y coordinates in the same form. If the stepping motor has a binary data input, erratic movement of the motor will be observed as the motor moves sequentially from one set of coordinates to another, because, as many data bits change and their exact switching relationship is not fixed, the motor will receive multiple codes until the data stabilizes. Consider the case of changing from decimal 7 to decimal 8 as shown in the truth table (Figure 48a), where 4 binary bits will change state. This transition will generate several random binary codes (up to 8) until the data stabilizes causing the stepping motor to move erratically. It would be highly desirable to have a code where sequential motor stepping could be accomplished by changing only one bit per word between adjacent steps. The Gray code is such a code. By using the Gray code for the above example in moving from decimal 7 to 8 requires the change of only one bit (0100 to 1100). The stepping motor now moves smoothly without jitter or ambiguity as one Gray code bit changes after another. (Note that since the bit positions are not numerically weighted in Gray code, it is not possible to perform conventional binary arithmetic on the word. Therefore, the computer does not operate with such a code internally). The code conversion from binary to Gray code for communication between the computer and the system motor becomes a simple matter if a read only memory is used. To use the truth table to convert from binary to Gray code it is merely necessary to use the binary data as the address to a ROM and read the corresponding Gray code at the output of the ROM. The example presented here is a 4-bit code but can be expanded to provide the desired resolution. The conversion from binary to Gray code is only one of many code conversions possible. PROM/ROMs can be used to encode data for secured data transmission systems. These types of codes can be as simple or as complex as desired. A terminal attached to a central computer can "talk" to the computer over a secured line if both the terminal and computer have the proper encoding/decoding PROM/ROMs. Multiple terminals, each with its separate code, can likewise be connected to the computer. Of course for multiple terminals the computer must have the proper encoding/decoding PROM/ROM circuitry. An example of such an encoding/decoding scheme is shown in the truth table (Figure 48b). To encode for data transmission, a standard binary code is presented to the address inputs of a ROM. The output of the ROM contains the code for the particular character to be sent. At the receiving end the order is reversed with the encoded data presented to another ROM address input whose output corresponds to the original character or data sent by the terminal. Data transmission in the reverse direction is handled in an identical manner. | DECIMAL | BINARY | | | | GR | ΑY | | | |---------|--------|------------|---|----|----|----|------------|---| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | 2 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | | 3 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | 4 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | 5 | 0 | , <b>1</b> | 0 | 1 | 0 | 1 | 1 | 1 | | . 6 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | | 7 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | . 8 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | 9 | 1 | 0 | 0 | 1. | 1 | 1 | 0 | 1 | | 10 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | 11 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | 12 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | 13 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | 14 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | | 15 | 1 | 1 | 1 | 1 | 1 | 0 | <b>≥</b> 0 | 0 | (a) | TRA | TRANSMISSION SCRAMBLER | | | | | | | | | | | |-----|------------------------|-----|-----------------|------|-----|-----------|-----|---|--|--|--| | Α | DD | RE | ss <sup>*</sup> | DATA | | | | | | | | | В | CO | AR' | Y | sc | RAI | NBI<br>DE | .ER | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ļ | | | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | - | | | | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | - | | | | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | ١ | | | | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | ı | | | | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | | | | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | ١ | | | | | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | į | | | | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | | | | | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | | | | | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | | | | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | | | | | RECEIVING SCRAMBLER | | | | | | | | | | | |---------------------|----|-----|-----|---|--------|---|-----|--|--|--| | Α | DD | RE | SS | | DATA | | | | | | | SCF | | /BI | .ER | 8 | BINARY | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | | | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | | | | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 , | | | | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | | | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | | | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | | | | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | | | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | | | | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | | | (b) Figure 48. Code Conversion Truth Tables. #### COMBINATORIAL CIRCUITS Digital circuits are often divided into two categories: combinatorial and sequential. Combinatorial circuits have no internal storage elements. As a result, the output signals are functions only of the inputs supplied at the time the output is measured (neglecting propagation delays). A ROM may be used to generate combinatorial functions when the number of input signals is not excessive. For example, a 256 word by 4 bit ROM has 8 input leads (addresses) and 4 output leads and so can be used to generate any 4 combinatorial functions of 8 variables. Additional functions may be generated by adding more ROMs — doubling the number of ROMs doubles the number of functions which can be generated. Expanding the number of input variables is much more costly, however, Additional input variable may be decoded to operate chip selects just as additional addresses inputs are decoded in a memory array. However, each additional input variable doubles the amount of ROM required. Various authors have expressed the option that 8 to 16 bits of ROM are equivalent to one logic gate. However, this ratio does not apply to all designs. For example, to make a quad full adder (5 outputs, 9 inputs) would require 5 x 29 or 2560 bits of ROM, but can be realized with less than 40 gates — for ratio greater than 64 bits/gate. When using ROM to replace wired logic gates, the designer should remember that the ROM is not guaranteed to give a single output transition for a single input transition. Figure 49 illustrates the way the designer should view the ROMs behavior. In Figure 49, after a short hold time, the outputs are undefined until a period equal to the ROMs access time has elapsed. During this undefined interval, the ROM outputs may show noise or extra transitions. Not all ROMs specify a hold time. Even when a hold time is specified, it is valid only when access to a location has been made, and is measured from the first address transition. Figure 49. ROM Behavior for Combinatorial Logic. # SEQUENTIAL CIRCUITS Sequential circuits are logic circuits with internal storage. As a result, outputs are a function of past as well as present inputs. Sequential circuits are often realized by a collection of storage elements (flip-flops) together with combinatorial logic. Outputs of the sequential network are combinatorial functions of the inputs to the network and the flip-flop outputs. The inputs to the flip-flops are combinatorial functions of network inputs and flip-flop outputs. When a sequential digital system is described in the above manner, the state of the circuit is determined by the contents of the flip-flops. Therefore, a machine with n flipflops can have at most 2<sup>n</sup> internal states. To describe the circuit behavior, two sets of information must be known: - 1. The outputs as function of inputs and internal states; and - 2. The next states as functions of inputs and internal states. This information may be presented via tables or graphically in the form of a state sequence diagram, such as that shown in Figure 50a. The state sequence diagram is usually drawn as a collection of circles, each labelled to correspond to one state of the machine. The circles (states) are connected by directed lines (arrows) indicating which state transitions may take place. Each such transition line is labelled with the values of the input variables for which the transition takes place, unless the input variables have no effect. In that case, the state transition always takes place and the arrow is unlabelled. Some digital circuits are clocked, i.e., state transitions take place only upon occurrence of a clock pulse. If for some input conditions no state transition takes place at a clock time, it is indicated on the diagram as an arrow which leaves and re-enters the same circle. This arrow is labelled, like any other, with the corresponding input conditions. Clocked sequential circuits are readily designed using clocked flipflops of the JK or D variety such as those shown in Figures 50b and 50c. #### State Assignment The state-sequence diagram describes the digital circuit behavior independent of the assignment of states to the circles of the diagram. Each circle in the diagram must be assigned a unique set of values for the state variables. Each state variable can take on the value of 1 or 0, so that n state variables can provide values for up to 2n circles in the diagram. However, the way the values are assigned to the circles can make a significant difference in the ease of realization when JK or D flip-flops are used. At present, no known technique, other than repeated trails, exists for determining the minimum cost state assignment. The designer's insight and experience contribute significantly to the design efficiency. However, when ROMs are used, state assignments are less critical than for realization with wired logic gates. a. State Diagram b. Corresponding Sequential Circuit – JK Realization c. Corresponding Sequential Circuit — D Realization Figure 50. Sequential Circuit State Diagram Realizations. # Asynchronous Input to Clocked System When a clocked system has asynchronous input variables, i.e., variables which can change at other than clock times, proper behavior may depend upon the state assignment used. For example, if the values of a given asynchronous input variable can affect the values of two state variables in a given state transition, differential delays in the logic may allow 4 rather than 2 possible state changes to take place: neither, either, or both of the variables may change. To avoid this situation, state assignments should be such that only one state variable is a function of each asynchronous input variable or the asynchronous input variable should be made synchronous by clocking it into a flip-flop. Of course, the latter procedure increases the response time of the system to the input signal. These considerations also apply to the asynchronous flipflop forcing inputs. In general, these inputs can force the network into one or more of a subset of the states where it will remain until the forcing input is removed. If the network clocked transitions attempt to change more than one forced state variable, asynchronous removal of the forcing signal may result in any of several state transitions: any or all of the variables attempting to change may do so, depending upon differential delays in flip-flop responses, clock distribution, and distribution of the forcing signal. # Realizations with D Flip-Flops Having assigned state variable values for each state, realization with D flip-flops is very straightforward.\* First, a truth table or set of Karanaugh maps is prepared. The source variables include all state variables and all input variables. The functions to be generated involve all state variables (next state value) and all output functions. Those functions representing the next state values are used as the data inputs to the corresponding D flip-flops. Figure 51 shows a symbolic diagram of such a network. The "clocked register" is an array of n D-type flip-flops. A read only memory array with p address inputs and q outputs (2P x q bits) can generate a total of q output functions of p inputs. Thus for Figure 51, if n state variables are required, p-n input variables may be used and q-n output signals may be generated. Figure 51. Realization of Digital Machine. \*For sequential networks wired with logic gates, JK flipflops may reduce the gate count as in Figure 50b and 50c. However, ROM realizations are more economical when D flip-flops are used, because fewer functions need be generated. Because a ROMs internal realization is quite different than that of a conventional combinatorial logic network, different considerations apply to ROM designs than for conventional designs. For example: - State variable assignment has little or no effect on circuit complexity when ROM realization is used. Therefore, the designer may use state variables to form output functions directly with greater ease than for conventional designs. If, however, additional logic circuits are added to reduce total ROM requirements or allow asynchronous input variables (see next paragraph), some of this design freedom may be removed. - 2. All outputs of a ROM must be considered functions of all inputs. Therefore, asynchronous inputs to the ROM should not be permitted to change within an access time prior to clocking the output register, or the contents of the output register may be completely unpredictable. Additional latches or separate logic between the ROM output and D flip-flop inputs should be used so that the conditions described above (under Asynchronous Inputs to Clocked Systems) can be met. Additional ROM outputs may be used to enable or disable this logic. #### Methods of Reducing ROM Size If the number of input or output variables is large, a straight-forward realization with ROM may not be practical. However, it may be possible in certain areas to reduce the amount of ROMs by adding a small amount of additional logic. Several methods for reducing the size of a ROM needed to perform a given function are described below. The use of these techniques when appropriate may permit a ROM approach to be used in a situation where it would normally be impractical to do so. Most of these techniques are illustrated in Figure 52. # Multiplexing Input Variable Instead of using all input control variables at all times, many digital machines have only a few states where the next state decision is affected by the input variables. Therefore, a multiplexer may be used to select the input variables which are active for each given state of the machine. The effective number of input control variables at the ROM may be reduced to a number equivalent to the largest number active at any one time. The control signals for the multiplexer may be generated by logic circuits which decode the state information or by extra output variables from the ROM. In general, these extra ROM output variables are far less expensive than the extra ROM inputs that would otherwise be necessary. # Bypassing the ROM for Input Control Variables If the state assignments are made so that the next state is a simple function of the input variables, a small amount of logic may be placed between the ROM output and the clocked register. Some of the input control variables are then brought into the system via this logic rather than through the ROM. As in the case with input multiplexing, additional output signals may be used to enable this logic. One simple form of this method uses a multiplexer between the ROM output and the clocked register. Certain of the Figure 52. ROM Realization of Sequential Machine. state variables take on the values of the input variables whenever the multiplexer is set to accept these inputs. This method places restrictions on state assignment. A similar technique is usually necessary for use with $in_Put$ control variables which are asynchronous. # Output Function Distribution When a large number of control functions must be generated, but only one or two are active at one time, data distributors may be used to generate a large number of control functions from a few ROM outputs. As an example of the type of coding which might be used, 8 non-simultaneous control functions might be generated using one data bit and 3 selection bits. The Intel<sup>®</sup> 3205 decoder may also find use in ROM output expansion. Eight selection signals can be generated from three ROM function outputs. # External State Generators/Partitioning/Factoring When a large number of states of a state diagram fall in an easy to generate sequence, the number of state variables generated by the ROM may in some cases be reduced by generating the additional states with external circuits such as counters or shift registers. Functions of these separately realized state variables may be used as equivalent state variable inputs to the ROM. As an example of this technique, consider a binary counter connected to a ROM such that the ROM can generate a preset or count enable variable and accept a carry output as equivalent to a state input variable. The ROM may be programmed so that for some states of the conventional state variables, the counter counts from its preset values until it overflows with the ROM staying the same state throughout the counting sequence. In this example, one input (equivalent state) variable replaces all of the state variables in the counter. The example above is a special case of a more general technique which may be called partitioning. Instead of using an external counter with the ROM system, another ROM/register sequential machine might have been connected. The net result is a ROM/register realization of a sequential digital machine in which not all state variables are used as inputs to all of the ROM. In effect, the machine is partitioned into a number of smaller, but interactive, machines. To partition a circuit, the state variables must be isolated into two or more groups. A new state diagram can be generated for each group. In these partitioned state diagrams, the state variables for one state diagram are treated as if they were input control variables in the other. In general, for partitioning to be effective, the state variables must be such that they can be divided into relatively independent groups. These examples are but a few of those available to the designer wishing to take advantage of ROM. As the design complexity progresses, the structure approaches the complexity of a microprogrammed processor — one application where ROM is extensively applied. ROM, even in complicated networks like that of Figure 52 or a microprogrammed processor, offers much easier modification of machine structure than wired logic. With the availability of programmable ROMs, ROM approaches to sequential circuit design merit serious consideration. Even when a prototype system has been developed using the 3601 or 1702A, once ROM patterns have been fixed, the prototypes can be easily converted to use the 3301A or 1302 for production for these mask programmed devices are pin and signal compatible with their field programmable counterparts. # **WAVEFORM GENERATOR** To show one simple application of ROM, consider the signal generator shown in Figure 53. An 8-bit counter driven by an oscillator drives a 2048-bit ROM (256 words of 8 bits). The ROM outputs are converted to an analog voltage by a digital to analog converter (DAC). By properly coding the ROM, a wide variety of waveforms may be generated. For the system shown in Figure 53, each step of the 8-bit counter represents $\frac{360}{256}$ degrees of phase angle. The value at each address in ROM is the digital number representing the signal output for that phase angle. Multiple ROM/DAC combinations might be used to generate several simultaneous waveforms, or multiple phases of a signal, for example. The output of the DACs will change in small discrete steps, each less than 1% of full scale. Where this might be a problem, filtering might be used. However, undesired harmonic content of the signal will be limited to the upper harmonics. Figure 53. Digitally Controlled Waveform Generator. # **CLOCK GENERATION** ROMs can be used to generate clock phases for use in multiclock systems (such as driving a 16K CCD, Intel's 2416). An example of the generation of a general clock generator is shown in (a). The desired timing is shown in (b). Basic operation is as follows: A clock input is applied to the input of a 74161 TTL counter as shown in (a). The counter sequentially counts six cycles of the input as shown in (b). The counter output is presented to the PROM as an address. The output of the PROM as a function of the address is shown in truth table (c). The outputs of the PROM are latched in the 74174 by the input clock. This prevents unwanted transients from occurring on the four-phase clock lines. Figure 54. Clock Generation. | ADDRESS | 01 | 02 | 03 | 04 | | | | | |---------|----|----|----|----|--|--|--|--| | 0 | 0 | 0 | 0 | 1 | | | | | | 1 | 0 | 1 | 0 | 1 | | | | | | 2<br>3 | 1 | 1 | 0 | 1 | | | | | | 3 | 1 | 1 | 0 | 0 | | | | | | 4 | 0 | 1 | 0 | 0 | | | | | | 5 | 0 | 1 | 0 | 1 | | | | | | 6 | 0 | 1 | 1 | 0 | | | | | | 7 | 0 | 0 | 1 | 0 | | | | | | (c) | | | | | | | | | # MICROPROCESSOR SYSTEM Illustrated here is a typical microprocessor system, based on the Intel® 8080. The 2708 provides 8K ( $1024 \times 8$ ) of PROM storage, while the combination of two 8101/5101's provides 2K ( $256 \times 4$ ) of RAM storage. $A_{10}$ is used to select the desired type of storage access; $A_{10}$ high selects RAM and $A_{10}$ low selects the PROM storage. The other address bits, $A_{11}-A_{16}$ , are generated by the 8080 and can be used for system expansion. The ROM storage can be modified to use a 1702A for 2K ( $256 \times 8$ ) of EPROM storage, or a 2316 for 16K ( $2K \times 8$ ) of ROM storage. In the case of the 2316, 11 of the 8080 address lines would be used. Figure 55. Microprocessor System. # **4K BYTE SYSTEM** A 32 kilo-bit PROM memory organized as 4K $\times$ 8 utilizing the 1702A is shown in Figures 55 and 56. Each of the 1702A's is accessed individually by means of a 3-to-8 encoder (Intel® 3205) with decoder enables connected as shown. The three low-order addresses (A0-A2) are decoded simultaneously by two 3205's and the proper 1702A selected by address A11 activating either the right or left 3205. Since all unselected 1702A's have high impedance outputs, the selected module controls the internal data bus with its output gated through the three-state output buffers shown in the schematic. The 4K X 8 board shown is expandable with a given PROM board identified by the PROM Board Resident Select Switches. Figure 56. 4K Byte PROM System. # Application of the Intel® 2708 8K Erasable PROM **Bob Greene** Application Engineering # Contents | INTRODUCTION | 8-1 | |------------------------------------------------------------------------------------------------|----------------| | DEVICE DESCRIPTION | | | Cell Description | 8-2 | | D.C. DEVICE CHARACTERISTICS | 8-4 | | Read Mode | | | A.C. DEVICE CHARACTERISTICS | 8-6 | | Read Mode | | | PROGRAMMING | 8-7 | | Typical Programmer Program Pulse Driver Circuits CS/WE Driver Circuits On Board Programming | . 8-9<br>. 8-9 | | ERASING | 8-10 | | APPLICATIONS | 8-11 | | Switched Power Supplies | 8-12<br>8-12 | | ACKNOWLEDGEMENT | 8-13 | # 2708 8K UV EPROM #### INTRODUCTION The Intel® 2708 is a static 8192-bit (1024 × 8) Erasable Programmable Read Only Memory, or EPROM. The device is packaged in a standard 24-pin package, which has a transparent lid to allow erasure in a manner similar to the Intel® 1702A. Maximum access time is 450 ns. The device requires three power supplies, ±5V and +12V, for normal read cycles; while for programming a 26V pulse is required on the Program pin. The address inputs and data I/Os are TTL compatible during read and programming. The data outputs are three state to facilitate memory expansion by OR-tying. Initially, and after each erasure, the device contains all "1's". Programming, or introducing "0's", is accomplished by: applying TTL level addresses and TTL level data; a +12V Write Enable signal; then sequencing through all addresses consecutively a minimum of 100 times, applying a 26V program pulse at each address. ALL ADDRESSES MUST BE PROGRAMMED DURING EACH PRO-GRAMMING SESSION; PROGRAMMING OF SIN-GLE WORDS OR SMALL BLOCKS OF WORDS IS NOT ALLOWED. As discussed in detail in the PROGRAMMING section, approximately 100 seconds are required to program the entire device. # **DEVICE DESCRIPTION** The device is packaged in an industry standard 24-pin package as shown in Figure 1. The Program pin (18) receives 26V pulses during programming; during read operations it must be connected to $V_{SS}$ (GND) or held at $V_{IL}$ . Pin 20, the $\overline{\text{CS}}/\text{WE}$ connection, serves three functions. When at $V_{IL}$ (0V) the device is selected for normal read operation; when at $V_{IH}$ (3.0V min) the device is deselected and the outputs are placed in the high impedance state; and when at $V_{IHW}$ (11.4V min) the device is Write Enabled and ready to receive program pulses. A block diagram of the 2708 is shown in Figure 2. The low order address bits $(A_0-A_3)$ perform column (or Y) selection, while the high order address Figure 1. 2708 Pin Configuration Figure 2. Detailed Block Diagram Table I. 2708 Pin Connections and Functions | Function<br>Pin Number<br>Mode | Data I/O<br>9-11, 13-17 | Address Inputs<br>1-7, 23, 22 | V <sub>SS</sub> (GND)<br>12 | Program<br>18 | V <sub>DD</sub> Supply<br>19 | CS/WE<br>20 | V <sub>BB</sub> Supply<br>21 | V <sub>CC</sub> Supply<br>24 | |--------------------------------|-------------------------|-------------------------------|-----------------------------|----------------|------------------------------|------------------|------------------------------|------------------------------| | Read | D <sub>OUT</sub> | A <sub>IN</sub> | GND | GND | +12V | V <sub>IL</sub> | -5V | +5V | | Deselect | High Impedance | Don't Care | GND | GND | +12V | V <sub>IH</sub> | -5V | +5V | | Program | DiN | A <sub>IN</sub> | GND | Pulsed<br>+26V | +12V | V <sub>IHW</sub> | -5V | +5V | bits $(A_4-A_9)$ perform the row (or X) selection. Table I assists in determining the proper voltage connections for the three modes of operation; Read, Deselect and Program. # Cell Description The heart of the 2708 is the single transistor stacked gate cell, implemented with two layer polysilicon. The cell consists of a bottom floating gate and a top select gate, as shown in Figure 3. The top gate is connected to the row decoder, while the floating gate is used for charge storage. The cell is programmed by injection of high energy electrons Figure 3. 2708 Storage Cell Figure 4. Storage Cell Threshold Shift through the oxide and onto the floating gate. Once there the charge is trapped, as there are no electrical connections to this floating gate. The presence of charge on the floating gate causes a shift to the cell threshold, as shown in Figure 4. In the initial state the cell has a very low threshold and selection of the cell, by way of the top select gate, will cause the transistor to turn on. Programming shifts the threshold to a higher level and selection of the cell will not allow it to turn on. The status of the cell is determined by examining its state at the sense threshold, also indicated in Figure 4. If a "1" is programmed into the cell, selection will allow a higher current to flow between the source and drain than if a "0" is programmed into the cell. As there are no electrical connections to the floating gate, erasure must be accomplished by non-electrical means. Illumination of the cell with ultraviolet light of the correct frequency (2537Å) and duration will impart sufficient photon energy to the trapped electrons to allow them to overcome the inherent energy barrier and be transported through the oxide to the substrate. # **Memory Array Operation** The cells described in the previous paragraph are interconnected to form a 64 X 128 matrix, or array, as shown in Figure 5. Access to a particular cell is described as follows: When the Row Address is stable, one row is selected, turning on the row line to all 128 cells in the row. The Column Address connects 8 of the 128 column lines to their respective sense amplifiers. The row line provides bias to all the top gates in a particular selected row, and, depending on the state of the cells, the column lines will be left at the precharged level (for a programmed "0") or will be discharged, pulling the column lines down to a low level (for a programmed "1"). To provide the very fast Chip Select to Output Delay time (t<sub>CO</sub>) of 120 ns, all of the sense amplifiers are turned on when the device is deselected, and, when CS/WE reaches V<sub>IL</sub>, those which are not selected are turned off, and the remaining eight amplifiers convert the charge on the column lines to TTL output levels by way of the output buffers. During programming the selected row and column lines are pulsed to approximately 26 volts and the floating gate is charged as was described in the previous section. It is the presence of these 26V pulses on the interconnected top gates that lead to the requirement that ALL ADDRESSES MUST BE PROGRAMMED SEQUENTIALLY; PROGRAMMING OF SINGLE WORDS OR SMALL BLOCKS OF WORDS IS NOT ALLOWED, as transients may be generated that could partially alter the charge state of the cell. Figure 5. Expanded Block Diagram # **Output Buffer** The equivalent schematic of the Output Buffer is shown in Figure 6. As is shown, the output buffer consists of a pair of MOS transistors, connected in a push-pull configuration. $\overline{CS}$ enables both transistors when true, while when $\overline{CS}$ is false both output devices are turned off, providing three state output operation. The output buffer will provide a $V_{OL}$ of 0.45V at an $I_{OL}$ of 1.6 mA, and a $V_{OH}$ of 2.4V at -1.0 mA. Figure 6. 2708 Output Buffer Table II. D.C. Read Mode Characteristics | Symbol | Parameter | Min. | Typ.[1] | Max. | Unit | Conditions | |---------------------|--------------------------------------------|-----------------|---------|--------------------|------|---------------------------------------------------------------| | ILI | Address and Chip Select Input Sink Current | | 1 | 10 | μΑ | V <sub>IN</sub> = 5.25 V or V <sub>IN</sub> = V <sub>IL</sub> | | ILO | Output Leakage Current | | 1 | 10 | μА | V <sub>OUT</sub> = 5.25V, <del>CS</del> /WE = 5V | | I <sub>DD</sub> [2] | V <sub>DD</sub> Supply Current | | 50 | 65 | mA | Worst Case Supply Currents: | | l <sub>CC</sub> [2] | V <sub>CC</sub> Supply Current | | 6 | 10 | mA | All Inputs High | | I <sub>BB</sub> [2] | V <sub>BB</sub> Supply Current | <b>†</b> | 30 | 45 | mΑ | $\overline{CS}/WE = 5V$ ; $T_A = 0^{\circ}C$ | | VIL | Input Low Voltage | V <sub>SS</sub> | | 0.65 | V | | | V <sub>IH</sub> | Input High Voltage | 3.0 | | V <sub>CC</sub> +1 | V | | | VoL | Output Low Voltage | | | 0.45 | V | I <sub>OL</sub> = 1.6mA | | V <sub>OH1</sub> | Output High Voltage | 3.7 | | | V | I <sub>OH</sub> = -100μA | | V <sub>OH2</sub> | Output High Voltage | 2.4 | | | V | I <sub>OH</sub> = -1mA | | PD | Power Dissipation | T | | 800 | mW | T <sub>Δ</sub> = 70°C | NOTES: 1. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. ## D.C. DEVICE CHARACTERISTICS Only those D.C. Characteristics that require special attention by the user are presented in this section. The reader is referred to the 2708 device data sheet for further details. The pertinent D.C. device specifications are tabulated in Table II. The 2708 requires three power supplies, +12V and ±5V. The device is rated to meet all applicable specifications with these supplies held within ±5% of their normal value. The Absolute Maximum Ratings in the data sheet are the maximum that the various device parameters can withstand and should not be exceeded during any phase of device operation, including programming. #### Read Mode The range of values of currents from the three power supplies, $V_{DD}$ (+12V), $V_{CC}$ (+5V) and $V_{BB}$ (-5V) are shown in Table II, presented for the worst case conditions; i.e., $\overline{CS}/WE = 5V$ and $T_A = 0^{\circ}C$ . The $I_{DD}$ , $I_{CC}$ and $I_{BB}$ data presented indicates the maximum current drawn by the respective power input. These inputs cannot simultaneously draw maximum current. Refer to the APPLICATIONS SECTION for measured laboratory data of the interactive effects of switching the various supplies off to conserve power. The addresses are TTL compatible, requiring $V_{IL}$ between $V_{SS}$ and 0.65V and $V_{IH}$ between 3V and $V_{CC}$ + 1. Care should be exercised in selecting address buffers to insure the minimum $V_{IH}$ level is met by use of appropriate TTL circuit elements or pull-up resistors to $V_{CC}. \label{eq:control}$ During the Read mode, the $\overline{\text{CS}}/\text{WE}$ input (pin 20) is also TTL compatible; however, the $V_{IL}$ and $V_{IH}$ requirements for the address inputs are still applicable. The outputs are also TTL compatible, producing a $V_{OL}$ of 0.45V maximum @ 1.6 mA and a $V_{OH}$ of 3.7V with $-100~\mu A$ capability, or 2.4V with -1 mA capability. Typical output sink current is plotted in Figure 7 as a function of the output voltage and temperature for applications requiring higher than normal $I_{OL}$ currents. Figure 8 illustrates several points regarding the 2708 power supply currents. First of all, as with all MOS devices, the power supply currents will decrease as a function of increasing temperature. The second point is that the current requirements of the device increase when it is deselected, i.e., when $\overline{CS}/WE$ is at $V_{IH}$ . The reason for this is that in order to meet the very fast $t_{CO}$ time of 120 ns, all of the decoders and output stages are turned on when $\overline{CS}/WE$ is at $V_{IH}$ , and the decoders deselect those that are not required for the given data cycle. The graph also illustrates that the $V_{DD}$ power supply is the most logical supply to be selected for switching to reduce power. Of course, if the system configuration permits, $\overline{CS}/WE$ can be tied to $V_{SS}$ to reduce power. The total power dissipation of the 2708 is specified at 800 mW. It is not calculable by summing the various currents (I<sub>DD</sub>, I<sub>CC</sub>, and I<sub>BB</sub>) multiplied by their respective voltages since current paths exist between the various power supplies and V<sub>SS</sub>. The I<sub>DD</sub>, I<sub>CC</sub>, and I<sub>BB</sub> currents should be used to determine power supply capacity only. Figure 7. 2708 Typical Output Sink Current vs. Output Voltage Figure 8. 2708 Power Supply Currents Table III. D.C. Programming Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | |------------------|---------------------------------------------|-----------------|------|--------------------|-------|------------------------------------------------| | ILI | Address and CS/WE Input Sink Current | | | 10 | μΑ | V <sub>IN</sub> = 5.25V | | I <sub>IPL</sub> | Program Pulse Source Current | | | 3 | mA | | | I <sub>IPH</sub> | Program Pulse Sink Current | | | 20 | mΑ | | | l <sub>DD</sub> | V <sub>DD</sub> Supply Current | 2 | 50 | 65 | mA | Worst Case Supply Currents: | | Icc | V <sub>CC</sub> Supply Current | | 6 | 10 | mA | All Inputs High | | I <sub>BB</sub> | V <sub>BB</sub> Supply Current | | 30 | 45 | mA | CS/WE = 5V; TA = 0°C | | VIL | Input Low Level (except Program) | V <sub>SS</sub> | | 0.65 | ٧ | | | VIH | Input High Level for all Addresses and Data | 3.0 | | V <sub>CC</sub> +1 | V | | | VIHW | CS/WE Input High Level | 11.4 | | 12.6 | ٧ | Referenced to V <sub>SS</sub> | | VIHP | Program Pulse High Level | 25 | | 27 | ٧ | Referenced to V <sub>SS</sub> | | VILP | Program Pulse Low Level | V <sub>SS</sub> | | 1 | ٧ | V <sub>IHP</sub> - V <sub>ILP</sub> = 25V min. | # Program Mode The address and data inputs are low level compatible during programming, with the same requirements of VIL and VIH as for the Read mode. The D.C. characteristics for programming are shown in Table III. To enable the device for programming, the $\overline{\text{CS}}/\text{WE}$ pin is raised to $V_{\text{IHW}}$ , (11.4V). If the system requirements dictate that the device stay in the same socket or location for both reading and programming, it should be recalled that this pin will require three input levels: VIL of VSS to 0.65V to select the device for a read operation, a VIH of 3V to V<sub>CC</sub> +1 to deselct the device and place the output in the high impedance state, and a V<sub>IHW</sub> of 11.4 to 12.6V to Write Enable, or allow programming of the device. Several circuits for generating these three active levels ( $V_{IL}$ , $V_{IH}$ and $V_{IHW}$ )are shown in the PROGRAMMING section (page 7). During program operation, the outputs become the data inputs and should be treated as a three state bus. The same V<sub>IL</sub> and V<sub>IH</sub> levels apply to the data I/O pins as apply to the address pins. The program pulse, which is applied to pin 18 during programming, must meet a $V_{ILP}$ requirement ( $V_{SS}$ to 1V) and a $V_{IHP}$ requirement (26V ± 1V). The program pulse source must be capable of supplying a maximum of 20 mA per device when high ( $V_{IHP}$ ), and be able to withstand the Program Pulse Sink current of 3 mA ( $I_{IPL}$ ). This sink current should be considered when designing the program pulse driver, as, if a resistive pull-down is used, the voltage drop across the resistor can violate the $V_{ILP}$ max requirement of 1V. It also should be noted that the program pulse will not meet specification if $V_{IHP}$ is taken at its minimum value (25V) and $V_{ILP}$ is taken at its maximum value (1V), as $V_{IHP} - V_{ILP}$ must equal 25 volts minimum. Several circuits are presented in the PROGRAMMING section to provide program pulses which easily meet the 25V minimum requirement for $V_{IHP} - V_{ILP}$ . #### A.C. DEVICE CHARACTERISTICS #### Read Mode Figure 9, the Read mode timing, indicates the maximum or minimum timing for the various timing parameters. Particular attention should be paid to $t_{\rm DF}$ , chip deselect to output float time. This indicates that the output buffers of the 2708 are not guaranteed to reach the high impedance state until 120 ns after $\overline{\rm CS}/{\rm WE}$ reaches the 2.8V point. If another device attempts to take control of the output node during this time, very high $I_{\rm CC}$ current will be drawn, generating noise on the supply lines and possibly reducing the $V_{\rm CC}$ level such that other Figure 9. 2708 Read Cycle Waveforms devices may become inoperative. $t_{DF}$ is also a factor to consider when switched $V_{DD}$ is used. See the APPLICATIONS section for further discussion. #### Program Mode Figure 10 indicates the Program mode timing, while Table IV tabulates the various programming A.C. parameters. Several options are available to the user when programming the 2708, as shown in the data sheet. The waveforms shown in Figure 10 represent the most efficient method. The various parameters are self-explanatory; two will be discussed here. The program pulse rise and fall times, tp<sub>R</sub> and tp<sub>F</sub>, must be held within the range of 0.5 and 2 µs to minimize the transient coupling effects discussed in the memory array section. This usually requires a series RC network on the output of the program pulse driver to slow down the rise time. Exotic waveform generators are not required. Refer to the PROGRAMMING section for circuit recommendations. The other parameter of concern to the user is the transition from Program mode to Read mode. If the $\overline{CS}/WE$ transition does not occur after the final program pulse transition and before the address transition, as shown in Figure 10, nodes internal to the device will not discharge, causing the output buffers to indicate false data for several milliseconds. Figure 10. 2708 Programming Waveforms Table IV. A.C. Programming Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Units | |------------------|-------------------------------------|------|------|------|-------| | t <sub>AS</sub> | Address Setup Time | 10 | | | μs | | tcss | CS/WE Setup Time | 10 | | | μs | | t <sub>DS</sub> | Data Setup Time | 10 | | | μs | | t <sub>AH</sub> | Address Hold Time | 1 | | | μs | | t <sub>CH</sub> | CS/WE Hold Time | .5 | | | μs | | t <sub>DH</sub> | Data Hold Time | 1 | | | μs | | t <sub>DF</sub> | Chip Deselect to Output Float Delay | 0 | | 120 | ns | | t <sub>DPR</sub> | Program To Read Delay | | | 10 | μs | | tpw | Program Pulse Width | .1 | | 1.0 | ms | | t <sub>PR</sub> | Program Pulse Rise Time | .5 | | 2.0 | μs | | tpF | Program Pulse Fall Time | .5 | | 2.0 | μs | NOTE: Intels standard product warranty applies only to devices programmed to specifications described herein. This will appear as an excessively long $t_{DPR}$ , Program to Read Delay. If the $\overline{\text{CS}}/\text{WE}$ timing is difficult to adjust, providing the binary complement of the first address to be verified before actually verifying will also discharge the internal nodes. #### **PROGRAMMING** A number of programmers are commercially available that will properly program the 2708. Intel maintains a service whereby commercial programmer manufacturers obtain design approval prior to marketing their device, in order to assure compatibility with Intel specifications. This approval should be verified with the particular programmer manufacturer prior to purchase. It is also possible to build a programmer as part of the user's system, by adhering to the following description: The device is set up for programming operation by raising the CS/WE input (pin 20) to V<sub>IHW</sub> (+12V). The word address is then selected in the same manner as in the Read mode. Data to be programmed are presented, 8 bits in parallel, to the data output pins (O<sub>1</sub>-O<sub>8</sub>). Logic levels for address and data lines and the supply voltages are the same as for the Read mode. After address and data set up times (t<sub>AS</sub> and t<sub>DS</sub>, Fig. 10), one program pulse of width tpw is applied to the program pin (pin 18). This sequence is then repeated for the next address. One pass through all 1024 addresses is defined as a program loop. The number of program loops (N) required is a function of the program pulse width (tpw) according to the formula: $N \times t_{PW} \ge 100 \text{ ms}$ where N is the number of program loops the is the program pulse width. The width of the program pulse can vary from 0.1 to 1.0 ms. The number of loops (N) can vary from a minimum of 100 ( $t_{PW}=1.0$ ms) to greater than 1000 ( $t_{PW}=0.1$ ms), depending on the value chosen for $t_{PW}$ . IT IS NOT PERMITTED TO APPLY N PROGRAM PULSES TO AN ADDRESS AND THEN CHANGE TO THE NEXT ADDRESS AND APPLY N PROGRAM PULSES. THERE MUST BE N SUCCESSIVE LOOPS THROUGH ALL 1024 ADDRESSES. Referring to the timing diagram, Figure 10, optimum or most efficient programming is achieved when: $$t_{CSS} = t_{AS} = t_{DS} = 10 \mu s$$ $t_{PW} = 1.0 \text{ ms}$ $t_{AH} = t_{DH} = 1.0 \,\mu s$ $t_{PR} = t_{PF} = 0.5 \,\mu s$ and the time for 1 address becomes: $$t_{AS} + t_{PR} + t_{PW} + t_{PF} + t_{AH} = 1.012 \text{ ms}$$ or, for 100 loops and 1024 addresses, the total time to program an entire device will be 1.012 ms/address × 100 loops × 1024 addresses, or 103.6 sec. Note that the program pulse duty cycle is approximately 99%. Whatever the length of the program pulse, the requirement for making successive passes through all addresses cannot be eliminated. Figure 11. Typical Programming Block Diagram #### Typical Programmer Figure 11 illustrates a block diagram of a typical programmer that meets all the requirements for programming the 2708, as well as facilitating interface to a microcomputer I/O bus if it is desired to use the microprocessor system as a data source. Keyboard entry is also possible, although it does become tedious to manually enter data for 1024 PROM locations. Operation of the programmer is as follows: While the data is being generated, the RAM Read/Write Control line allows information to pass through the Data Buffer and Address Buffer as in normal microcomputer memory operation. When the data is finalized in the 1K by 8 RAM, a Program Cycle Initiate command is generated, which responds, via the Program Cycle Latch, by generating a Busy signal back to the processor, and disenables the Data and Address Buffers, inhibiting further communication with the I/O bus until the program cycle is complete. The Program Cycle Latch also starts the Program Clock, enables the RAM, and Write Enables the PROM. It also initializes the Address and Program Loop Counters. The Program Clock activates the Program Pulse Generator, causing the information from RAM address A<sub>0</sub> to be programmed into the PROM. The next clock pulse increments the address counter and when the RAM data corresponding to that address is presented to the PROM inputs (outputs during read), it again increments the address counter and continues until the Address Counter overflows on the 1024th pulse, at which time the Program Loop Counter is incremented. The entire process is then repeated until the required number of program pulses has been received by each PROM location, and the Program Loop Counter overflows, resetting the Program Cycle Latch. The PROM can now be read or verified by way of the PROM cycle request. To modify data in a partially programmed PROM it is only necessary to read the PROM into the RAM, enter the new data pattern, and check to be sure that no bits will be attempting to program 0's to 1's, and reprogram the PROM as described above. The only method of programming a "1" where there is a "0" is to erase the entire device and reprogram. This process is illustrated graphically in Figure 12. | STATUS | PROM OUTPUTS | | | | | | | | | |----------------------|--------------|----|----|----|----|----|----|----|--| | SIATUS | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | | | INITIAL STATE | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | FIRST PROGRAMMING | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | | FIRST REPROGRAMMING | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | | SECOND REPROGRAMMING | . 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | FINAL REPROGRAMMING | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ERASURE | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Figure 12. Reprogramming 2708 Outputs #### **Program Pulse Driver Circuits** Figure 13 presents several circuits which have been successfully used to generate the required 26V pulse for programming, and one circuit which should not be used. The circuit shown in Figure 13a should not be used, as the resistive pull-down will not meet the $V_{ILP}$ requirement of 1V max, thus not allowing $V_{IHP}-V_{ILP}$ to be equal to or greater than 25V. As was mentioned earlier, the reason for this is that the Program pin, Pin 18, sources $I_{ILP}$ of about 2 mA when the program pulse is low and $\overline{CS}/WE$ is at +12V. The other circuits, b and c, do meet all the A.C. and D.C. specifications associated with the program pulse. #### **CS/WE** Driver Circuits Figure 14 presents several circuits for generating the $\overline{CS}/WE$ signal. Circuit a is very simple, providing the three necessary levels for on board programming. Circuit b has increased driving capability and isolation over circuit a, and will allow more noise margin. In addition, the inclusion of the two $100\Omega$ resistors provide short circuit protection in case of socketing or soldering errors. A truth table is included with circuits a and b to indicate the various input/output conditions. Circuit c provides only two levels, V<sub>IL</sub> (0V) and V<sub>IHW</sub> (+12V), for use in "program and verify only" circuits; the PROM cannot be deselected using this circuit. Another way of generating the 0 and +12V signals would be to use a TTL to MOS driver, such as the Intel® 3245. Figure 13. Program Pulse Driver Circuits Figure 14. CS/WE Driver Circuits #### On Board Programming Unlike many other erasable and programmable Read Only Memories, the 2708 can be soldered directly into a printed circuit board and programmed while "in circuit", as the inputs and outputs stay low level compatible during both read and program modes of operation. When erasure is required, the circuit board is unplugged and placed under a UV lamp for the required period of time. In many microprocessor systems, it is quite easy to implement the RAM storage required for a data base when programming by using available RAM storage. Be sure to observe all the required setup times if the address and data bus will be performing non-programming related functions while the PROM is being programmed. Figure 15 illustrates a possible scheme for implementing a data output/input buffer. Figure 15. Data Output/Input Buffer To take advantage of this feature, which is not tested or included as part of the device specifications, the program pulse should be applied to all devices as shown in Figure 16. Program decode is then accomplished by way of the $\overline{\text{CS}}/\text{WE}$ pin. PROM's to be programmed have this pin raised to the V<sub>IHW</sub> level (+12V), while it is left at V<sub>IH</sub> ( $\overline{\text{CS}}$ =3V) for those parts which are not to be programmed. Reserve should be built into the program pulse power supply when operation in this mode is planned, but in no case will it exceed the maximum of 20 mA per 2708 as specified in Table III. Figure 16. Circuit Implementation for On-Board Programming #### **ERASING** The 2708 is erased by exposure to ultra-violet light at a wavelength of 2537Å. The recommended integrated dosage (i.e. UV intensity X exposure time) is 15 W-sec/cm². In order to insure that all bits are erased, this dosage includes a guard band and is not equal to the dosage required to see the last bits return to the initial state. A guard band of 3 to 4 times the initial period (that time which appears to erase all bits) is suggested so that the device will appear erased at extremes of temperature and voltage. Table V. UV Sources for Erasing the 2708 | Power Rating | Typical Time to Erase a 2708 Device | |--------------------------|----------------------------------------------------------------------------------------------------| | 12000 uW/cm <sup>2</sup> | 15 minutes | | 12000 uW/cm <sup>2</sup> | 15 minutes | | 5700 uW/cm <sup>2</sup> | 45 minutes | | 13000 uW/cm <sup>2</sup> | 15 minutes | | 5500 uW/cm <sup>2</sup> | 45 minutes | | | 12000 uW/cm <sup>2</sup> 12000 uW/cm <sup>2</sup> 5700 uW/cm <sup>2</sup> 13000 uW/cm <sup>2</sup> | Table V lists several UV sources for erasing the 2708. The model numbers referred to are manufactured by Ultra-Violet Products, Inc. (5114 Walnut Grove Avenue, San Gabriel, CA). The times indicated are for the lamps placed about 1 inch away from the parts to be erased and without shortwave filters installed. For lamps other than those listed, the required times can be determined empirically or by means of an ultra-violet intensity meter, such as the UV Products Model J-225. When a meter is used, the intensity should be determined at the same location (distance from UV tube) as the PROM will be placed; this will require careful measurement to insure that the sensor is receiving exactly the same amount of UV light that the PROMs will receive. #### APPLICATIONS #### **Switched Power Supplies** Although not specified in the D.C. and A.C. DEVICE SPECIFICATIONS sections, the 2708 can be operated in a power down mode by switching off the V<sub>DD</sub> power supply. This is advantageous in many applications where power dissipation is a critical factor, such as battery operated or battery backed-up systems. Referring to Table II, the maximum I<sub>DD</sub> power that can be saved by switching the V<sub>DD</sub> power supply is 780 mW. Two factors should be noted, however. First of all, the access time will increase somewhat, as shown in Figure 17. Figure 17. 2708 Access Time The photos were taken using the circuit of Figure 18, at room temperature and with a small sample of parts. Based on this information, the PROM data strobe should be moved out approximately 150 ns to allow a guard band for the system. The second point related to the switching of $V_{DD}$ is the reduction of $V_{BB}$ current ( $I_{BB}$ ). Figure 19 indicates that $I_{BB}$ decreases to an average of approximately 8 mA when $V_{DD}$ is off. Figure 19. 2708 IBB Current As shown in Figure 20, output deselection occurs within $t_{DF}$ (Chip Select to Output Float Delay) when $\overline{CS}$ is held low and $V_{DD}$ is switched. Switching off $V_{CC}$ will save some power, but the maximum value is so low (10 mA) that the extra components required for switching are probably not justified. Typical values of $I_{CC}$ decrease about 50% when the $V_{DD}$ supply is switched off. The $V_{BB}$ supply could also be switched, but, considering the reduction when the $V_{DD}$ supply is switched off, the additional components required to switch this supply would probably not be justified, either. In addition, unless an extra power supply of -10 to -15 volts is available for a driver circuit, access time would be significantly degraded (laboratory data indicates about 50 $\mu$ s). Figure 20. 2708 Output Deselection and IDD Current Another way of reducing power is to leave the device continuously selected and control the output by way of an enable signal on a latch or gate. Referring to Figure 8, this method would reduce power dissipation nearly 50%, as the device does dissipate less power when $\overline{CS}/WE$ is low. #### **OR Tie Considerations** When two or more 2708's are wire ORed together, care should be exercised to see that valid data will be obtained. Referring back to Figure 7 and Figure 21, if two devices are selected at the same time, a current path can exist from Q1 to Q4 is shown in Figure 21. This current can be destructive to the output stage of one of the devices, or, the transistor with greater current sourcing or sinking capability can cause false data to be read from the output bus. In addition, the very high V<sub>CC</sub> current drawn while both Q1 and Q4 are on will generate noise on the V<sub>CC</sub> power supply lines, and possibly reduce the V<sub>CC</sub> that is connected to other TTL control circuits, causing momentary false indications. If the maximum chip deselect to output float delay (tpf) is observed, there will be no problem. The same type of situation can occur when the 2708 is used in conjunction with other memory devices, such as the RAM portion of the programmer shown in Figure 11. Careful analysis of the system timing requirements and maximum delay paths can eliminate these problems before they occur at the final checkout of a system. Figure 21. Results of Improper Timing when OR Tying 2708's #### High Voltage CMOS Interface Because the 2708 is erased by the same technique as the Intel® 1702A, some users have assumed that the various techniques for interfacing to high voltage CMOS circuits are similar. In fact, they are not. The 1702A is a p-channel device, requiring two power supplies (+5V and -9V), while the 2708 is a n-channel device and requires three power supplies (+12V, +5V and -5V). It is permissible to assign the ground (0V) to the most negative supply and reference all the other supplies to it; however, suitable level shifters must be used to provide the 2708 with suitable input level signals, and to convert the output signals back to the system reference levels. Figure 22 shows a possible voltage translation. | SUPPLY | 2708 VOLTAGE | SYSTEM VOLTAGE | |-----------------|--------------|----------------| | V <sub>DD</sub> | +12V | +17V | | Vcc | + 5V | +10V | | VSS | 0V | + 5V | | VBB | - 5V | 0V | | VIL | 0 to +0.65 | +5.0 to +5.65 | | ViH | +3.0 to +6.0 | +8.0 to +11.0 | | VOL | +0.45 | +5.45 | | VOH | +2.4 @ -1 mA | +7.4 | Figure 22. 2708 Voltage Translation Some suitable translator circuits are: RCA CD4009/4010 or National F/4104/34104. The use of these circuits also allows some high voltage CMOS logic to be implemented, such as address and data clocks, at the CMOS levels, rather than convert them to TTL levels for operation of the 2708. Another incorrect method of attempting to interface directly to CMOS circuits is to change the $V_{CC}$ supply to the new interface voltage. In devices such as the Intel® 2107B this is permissible, as the $V_{CC}$ supply is connected to the output buffer stage, but in the 2708, the +5V is used in the sense amplifier and other internal circuitry, so this should not be done. ## **Under Programming and Under Erasing** It is possible to "under program" the 2708, such that the cell characteristic crosses the sense threshold. The result of this is that the cell apparently drops or picks up bits. As can be seen in Figure 23, the threshold characteristic has been shifted such that small changes in voltage or temperature will cause a "1" or a "0" to be sensed. This is always the result of insufficient erasing or programming. For erasure to cause this problem, the device has only been partially programmed, and the characteristic curve has only been shifted to the sense threshold point and the device will again seem to either pick up or drop bits. The cure, in either case, Figure 23. Effect of Under Programming or Under Erasure is to 1) adequately erase by providing the required 10 W-sec/cm<sup>2</sup> of UV light at a frequency of 2537Å, or 2) program in accordance with the specifications. #### **ACKNOWLEDGEMENT** I would like to extend my thanks and appreciation to the Technology Development Group for their assistance in preparing the background material for this Application Note. ## Contents # Application of the Intel® 2716 16K 5V Erasable PROM **Bob Greene** Application Engineering | INTRODUCTION | |------------------------------------------| | DEVICE DESCRIPTION9-1 | | Cell Description | | Memory Array Operation | | Output Buffer | | READ MODE | | DC Characteristics9-3 | | AC Characteristics9-4 | | Power Down Mode | | PROGRAM MODE | | DC Characteristics9-5 | | AC Characteristics9-6 | | PROGRAMMING9-7 | | 2716 Mini Programmer | | Manual Programming | | Duplicate Mode9-9 | | ERASING9-9 | | UV Sources | | Under Programming and Under Erasing 9-12 | | 2716 MINI PROGRAMMER CIRCUIT | | DESCRIPTION9-12 | | 2716 MINI PROGRAMMER PARTS LIST 9-13 | #### INTRODUCTION The INTEL® 2716 is a fully static 16,384-bit (2048 x 8) Eraseable Programmable Read Only Memory, or EPROM. The device is packaged in a standard 24-pin DIP, which has a transparent lid to allow erasure in a manner similar to that of the INTEL® 1702A and 2708. Maximum access time is 450ns. The device requires a single power supply (VCC = 5V ±5%) for normal read cycles; during programming the program power supply (VPP) must be raised to +25V to program each location, a single TTL level pulse is required; one 50ms pulse per address programs 8 bits in parallel. The addresses can be randomly programmed. All input signals are fully TTL compatible during both the read and program modes. The data outputs are three state to facilitate memory expansion by OR tying. Initially and after each erasure the 2716 contains all TTL highs ("1"s); programming or introducing TTL lows ("0"s) is accomplished by: 1) raising the VPP pin from +5V to +25V, 2) applying TTL level addresses and TTL level data, 3) raising the $\overline{\text{CS}}$ pin to a TTL high, and 4) applying a single 50ms TTL level pulse to the PD/PGM input. The Vpp supply may be left at the +25V level for program verification, but should be returned to +5V level during normal read cycles to reduce power dissipation. #### DEVICE DESCRIPTION The 2716 is packaged in an industry standard 24 pin DIP as shown in Figure 1. The functions of the various control pins are shown in Table I. During read operation $\overline{CS}$ is used to select and deselect the 2716. The PD/PGM pin is maintained at PIN NAMES | A0-A10 | ADDRESSES | |--------|--------------------| | PD/PGM | POWER DOWN/PROGRAM | | ĈŜ | CHIP SELECT | | 00-07 | OUTPUTS | Figure 1. 2716 Pin Configuration. Table I. 2716 Pin Connections and Functions. | PINS<br>MODE | PD/PGM<br>(18) | CS<br>(20) | V <sub>PP</sub> (21) | V <sub>CC</sub><br>(24) | OUTPUTS<br>(9-11, 13-17) | |-----------------|-------------------------------------------|-----------------|----------------------|-------------------------|--------------------------| | Read | VIL | VIL | +5 | +5 | D <sub>OUT</sub> | | Deselect | Don't Care | V <sub>IH</sub> | +5 | +5 | High Z | | Power Down | VIH | Don't Care | +5 | +5 | High Z | | Program | Pulsed V <sub>IL</sub> to V <sub>IH</sub> | V <sub>IH</sub> | +25 | +5 | D <sub>IN</sub> | | Program Verify | VIL | VIL | +25 | +5 | D <sub>OUT</sub> | | Program Inhibit | VIL | VIH | +25 | +5 | High Z | VIL, while Vpp, the program power supply, is maintained at +5V. As shown in the D.C. Device Characteristics Section, Ipp1 (the current required by pin 21) is 5mA maximum during read mode, so pin 20 should be kept at VCC except when programming. As a convenience to users, it is allowable to keep the Vpp pin at +25 volts for program verification, but it must be returned to +5V upon completing program verification. This is easily accomplished by connecting a diode from pin 24 to pin 21 as shown in Figure 2. The tolerance on Vpp allows for a diode drop as discussed in the D.C. Operating Characteristics section. For read only applications, the Vpp pin may be tied directly to the VCC pin. Figure 2. 2716 Power Supply Connections. The PD/PGM input serves several functions. When low this signal enables the address, data and $\overline{CS}$ input buffers, whether VPP is at +25V or +5V. When high with VPP at +5V, the 2716 is powered down and the outputs are deselected without regard for the state of $\overline{CS}$ . In this mode the maximum ICC current is reduced from 100mA to 25mA. When $\overline{CS}$ is high and VPP is at 25V, the data present on the output will be programmed into the selected address when PD/PGM is pulsed high (from VII, to VIH) for 50ms. A block diagram for the 2716 is shown in Figure 3. The array of stacked gate cells is arranged as two 64 x 128 matrices, each of which is split into four 16 x 128 segments. The high order address bits (A4-A10) determine which of the 128 rows is to be accessed by way of the top select gate, while the low order address bits (A0-A3) perform the column decode function by activating the 1 of 16 decoders which are associated with each output bit. Figure 3. Detailed Block Diagram. #### Cell Description The heart of the 2716 is the single transistor stacked gate cell, which is similar to the cell used in the INTEL® 2708. The cell consists of a floating gate, used to store charge, and a top select gate which is connected to the output of the row decoder. The cell is programmed by injection of high energy electrons through the isolating oxide and onto the floating gate. Once there, the charge is trapped, as there are no electrical connections to the floating gate. The presence of electrons on the floating gate causes a shift in cell threshold, as shown in Figure 4. In the initial or erased state the threshold of the cell is low, selection via the top gate will cause the column line to discharge, which is sensed as a "HIGH" by the sense amplifier. Programming shifts the threshold to a higher level, and selection of the cell will not turn it on, the column line will not discharge, and a low will be sensed by the sense amplifier. The status of the cell is determined by examining its state at the sense threshold; if the cell is erased (HIGH data) selection will cause a higher current to flow between the source and drain than if the cell is programmed (LOW data). #### **Memory Array Operation** The cells described in the previous paragraph are interconnected to form a split 128 x 128 cell ma- Figure 4. Storage Cell Threshold Shift trix, as shown in Figure 3. This array is divided into 8 sections organized as $16 \times 128$ cells. Each of these sections is connected to a column decoder, which selects one of 16 columns, connecting it to the sense amplifier which is associated with the particular bit. The sense amplifier is directly connected to the output buffer associated with the same bit. This data flow is illustrated graphically in Figure 5. Figure 5. 2716 Single Bit Data Flow. ### **Output Buffer** An equivalent schematic of the output buffer is shown in Figure 6. As is shown, the output buffer consists of a pair of MOS transistors, connected in a push-pull configuration. $\overline{CS}$ enables both transistors when true; when $\overline{CS}$ is false both output devices are turned off. The PD/PGM input also is related to the output buffer and does place the output buffer in the high impedence state when the internal signal Power Down is high. This signal is normally low for regular read operations, and functions as an output deselect when high. Remember that if Vpp is at +25V and $\overline{CS}$ is high, raising PD/PGM high will cause a program cycle on the selected address. #### **READ MODE** The 2716 requires only one power supply, $\pm 5V$ . The device is rated to meet all applicable specifications with this supply held within $\pm 5\%$ of its nominal value. The Absolute Maximum Ratings in the data sheet are the maximum that the various device parameters can withstand and should not be exceeded during any phase of device operation, including programming. #### D.C. Characteristics Only those D.C. Characteristics that require special attention by the user are presented in this section. Figure 6. 2716 Output Buffer. The reader is referred to the 2716 device data sheet for further details. The pertinent D.C. device specifications are tabulated in Table II. The range of the leakage currents shown in Table II apply for all inputs and outputs, including the outputs (00-07) when they are serving as data inputs for programming. Ipp<sub>1</sub> is the current required by the Vpp pin (pin 21) when the Vpp supply is set to 5V, as it would be for normal read operations. The device specification requires a ±5% tolerance on the VCC supply. In anticipation that users will couple pin 21 to pin 24 by way of a diode, the tolerance on Vpp has been relaxed to ±0.6V to allow for the forward drop of the diode. Ipp is only applicable to the current drawn by pin 21 when the PD/PGM pulse is low; when it is high (as in the case of the program pulse) the current drawn by this pin will be 30mA. ICC1 is the power supply current when PD/PGM is high and VPP is at a nominal 5V, and represents 25% of the total maximum ICC current. As was discussed previously, the outputs are automatically placed in the high impedance state when the PD/PGM pin is raised to VIH. ICC2 is the maximum power supply current required by a 2716 in read mode, and reaches this maximum of 500mW (30μW/bit) at maximum temperature. #### Table II. 2716 D.C. and Operating Characteristics. $T_A = 0^{\circ} C \text{ to } 70^{\circ} C$ , $V_{CC}^{[1,2]} = +5 V \pm 5\%$ , $V_{PP}^{[2]} = V_{CC} \pm 0.6 V^{[3]}$ | Symbol | Parameter | | Limits | | · | T | | |---------------------------------|-----------------------------------|------|---------------------|--------------------|------|---------------------------------------------------------------------|--| | 0,111001 | | Min. | Typ. <sup>[4]</sup> | Max. | Unit | Conditions | | | I <sub>LI</sub> | Input Load Current | | | 10 | μΑ . | V <sub>IN</sub> = 5.25V | | | ILO | Output Leakage Current | | | 10 | μА | V <sub>OUT</sub> = 5.25V | | | I <sub>PP1</sub> <sup>[2]</sup> | V <sub>PP</sub> Current | | > | 5 | mA | V <sub>PP</sub> = 5.85V | | | l <sub>CC1</sub> <sup>[2]</sup> | V <sub>CC</sub> Current (Standby) | | 10 | 25 | mA | PD/PGM = V <sub>IH</sub> , $\overline{\text{CS}}$ = V <sub>IL</sub> | | | I <sub>CC2</sub> [2] | V <sub>CC</sub> Current (Active) | | 57 | 100 | mA | CS = PD/PGM = V <sub>IL</sub> | | | V <sub>IL</sub> | Input Low Voltage | -0.1 | | 0.8 | V | | | | V <sub>IH</sub> | Input High Voltage | 2.2 | | V <sub>CC</sub> +1 | V | | | | V <sub>OL</sub> | Output Low Voltage | | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | | V <sub>OH</sub> | Output High Voltage | 2.4 | | - | V | I <sub>OH</sub> = -400 μA | | - NOTES: 1. VCC must be applied simultaneously or before Vpp and removed simultaneously or after Vpp. - 2. Vpp may be connected directly to VCC except during programming. The supply current would then be the sum of ICC and IPP1. - The tolerance of 0.6V allows the use of a driver circuit for switching the Vpp supply pin from V<sub>CC</sub> in read to 25V for programming. - 4. Typical values are for TA = 25°C and nominal supply voltages. - 5. This parameter is only sampled and is not 100% tested. - 6. tACC2 is referenced to PD/PGM or the addresses, whichever occurs last. All inputs are TTL compatible, requiring a VIL between -.01 and 0.8V and a VIH of 2.2V minimum. Care should be exercised in selecting address buffers to ensure that the minimum VIH level is met by use of appropriate TTL circuit elements or pull-up resistors to VCC. The outputs are also TTL compatible, producing a VOL of 0.45V maximum at 2.1mA and a VOH of 2.4V with -400mA capability. #### A.C. Characteristics Figure 7, the read mode timing indicates the maximum or minimum timing for the various timing parameters. Particular attention should be paid to tDF, chip deselect to output float time. This parameter indicates that the output buffers of the 2716 are not guaranteed to reach the high impedence state until 100ns after $\overline{\text{CS}}$ reaches VIH. If another device takes control of the output node before the first device output is in the high impedence state, excessive ICC current will be drawn. See the Applications Section for further discussion. #### Power Down Mode The 2716 is the first MOS EPROM to have a completely static power down mode. This mode is activated by raising the PD/PGM input to a TTL high level, with Vpp = 5V. Figure 7. 2716 Read Waveforms. The power is reduced by 75% (from 500mW to 125mW) during the time PD/PGM is high. When the PD/PGM pin is lowered to a TTL low level, the access time (tACC2) of 450ns is met as shown in Figure 8. Of course, tACC2 is referenced to either the addresses becoming stable or to the rising edge of PD/PGM, whichever occurs last. Table III summarizes the A.C. Characteristics for both normal and power down read cycles. Table III. 2716 A.C. Characteristics. $T_A = 0^{\circ}C \text{ to } 70^{\circ}C, \ V_{CC}^{[1]} = +5V \pm 5\%, \ V_{PP}^{[2]} = V_{CC} \pm 0.6V^{[3]}$ | Symbol | | | Limits | | I | Tank Camalikiana | | |-------------------|-------------------------------|------|---------------------|------|------|--------------------------------------------|--| | | Parameter | Min. | Typ. <sup>[4]</sup> | Max. | Unit | Test Conditions | | | t <sub>ACC1</sub> | Address to Output Delay | | 250 | 450 | ns | PD/PGM = CS = V <sub>IL</sub> | | | t <sub>ACC2</sub> | PD/PGM to Output Delay | | 280 | 450 | ns | CS = V <sub>IL</sub> | | | tco | Chip Select to Output Delay | | | 120 | ns | PD/PGM = V <sub>IL</sub> | | | tpr | PD/PGM to Output Float | 0 | | 100 | ns | CS = V <sub>IL</sub> | | | t <sub>DF</sub> | Chip Deselect to Output Float | 0 | | 100 | ns | PD/PGM = V <sub>IL</sub> | | | tон | Address to Output Hold | 0 | | | ns | PD/PGM = $\overline{CS}$ = V <sub>IL</sub> | | #### PROGRAM MODE #### D.C. Characteristics The 2716 requires a single TTL level pulse to program each address with the Vpp supply set to 25V. Addresses can be programmed in any sequence. The Vpp supply can be left at +25V continuously while programming; it can also be left at +25V for program verify cycles, but must be returned to the +5 volt level for normal read cycles to reduce power dissipation. A maximum of 30mA will be drawn from the Vpp supply when the PD/PGM pulse is high and $\overline{CS}$ is high; during read operations the Ipp1 specification of 5mA applies. The address and data inputs are TTL compatible during programming, with the same requirements of VIL and VIH as for the Read Mode. The D.C. Characteristics for programming are shown in Table IV. To enable the device for programming, the $\overline{CS}$ pin is taken to VIH and the correct address and data inputs provided. After the appropriate set up times, (see Figure 9) a single pulse from VII to VIH on the PD/PGM input for 50ms programs the desired address. During program operation, the outputs become the data inputs and should be treated as a three state bus. The same leakage, as well as VIL and VIH specifications apply to the outputs as for the inputs during normal read operations. The program pulse, which is a TTL pulse of 50ms duration, is applied to the PD/PGM input. During the time that this pulse is high, a maximum of 30mA (ICC2) will be required from the VPP power supply. VPP can be left high (at +25V) to verify the programmed data, however, it must be returned to the 5V level to reduce power dissipation. Also, in order to reduce power dissipation, the PD/PGM pulse must not be left high longer than 55ms when Table IV. 2716 D.C. Programming Characteristics. $T_A = 25^{\circ}C \pm 5^{\circ}C$ , $V_{CC}^{[2]} = 5V \pm 5\%$ , $V_{PP}^{[2,3]} = 25V \pm 1V$ | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | |------------------|------------------------------------------------------------|------|------|--------------------|-------|------------------------------| | LI | Input Current (for Any Input) | | - | 10 | μΑ | V <sub>IN</sub> = 5.25V/0.45 | | I <sub>PP1</sub> | V <sub>PP</sub> Supply Current | | | 5 | mA | PD/PGM = V <sub>IL</sub> | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current During<br>Programming Pulse | | | 30 | mA | PD/PGM = V <sub>IH</sub> | | Icc | V <sub>CC</sub> Supply Current | | | 100 | mA | | | V <sub>IL</sub> | Input Low Level | -0.1 | | 0.8 | | | | V <sub>IH</sub> | Input High Level | 2.2 | | V <sub>CC</sub> +1 | V | | NOTES: 1. Intel's standard product warranty applies only to devices programmed to specifications described herein. - V<sub>CC</sub> must be applied simultaneously or before Vpp and removed simultaneously or after Vpp. The 2716 must not be inserted into or removed from a board with Vpp at 25 ±1V to prevent damage to the device. - The maximum allowable voltage which may be applied to the Vpp pin during programming is +26V. Care must be taken when switching the Vpp supply to prevent overshoot exceeding this 26V maximum specification. Figure 9. 2716 Programming Waveforms. the Vpp supply is at +25V; it can be left high only with Vpp at +5V, which deselects the output and places the device in the low power standby mode. The tolerance on the VPP supply is 25V ±1V. When switching the VPP supply from +5V to +25V, particular care should be taken to ensure that there is no overshoot above 26V; exceeding this can be destructive to the programming circuits on the device. It is also not permitted to "hot socket" the device in a programmer (with respect to the VPP supply) as the resulting transients could cause the VPP supply to exceed the maximum of 26V. ## A.C. Characteristics Figure 9 indicates the program mode timing, while Table V tabulates the various programming A.C. parameters. To program a 2716, the address, data and $\overline{CS}$ signals must all be stable $2\mu s$ before the PD/PGM pin is pulsed high for 50ms $\pm 5$ ms. This is shown in Figure 9 as tAS, tDS and tCS. After the falling edge of the program pulse, these same signals must be held stable for $2\mu s$ (tAH, tDH and tCSH); then the next address and data can be presented, sequentially or not according to the ease of system implementation, and the next address programmed. In this manner it is possible to program an entire 2716 in approximately 100 seconds, while a single address requires only 50ms to program. #### PROGRAMMING A number of programmers are commercially available that will properly program the 2716. (see Table VI) Intel maintains a service whereby commercial programmer manufacturers obtain design approval prior to marketing their device, in order to assure compatibility with Intel specifications. This approval should be verified with the particular manufacturer prior to purchase. For those users who want to build their own programmer, a design is included at the end of this section. Figure 10 illustrates a typical 2716 programmer block diagram. The address & data inputs can come from a system bus, or from toggle or thumbwheel switches. If system inputs are used, the Address Input Buffer should be a latch to allow the system bus to be free during the 50ms program time per address. The Data Input/Output Buffer should be of the bi-directional type to allow both programming and data verification. The start control activates the timing chain to generate the required address and data setup and hold times, as well as the program pulse. The program timer latches the address and data inputs stable and raises CS to VIH, while the address and data setup timer delays the start of the program pulse for at least $2\mu$ s, which is the minimum re- Table V. 2716 A.C. Programming Characteristics. $T_A = 25^{\circ}C \pm 5^{\circ}C$ , $V_{CC}^{[2]} = 5V \pm 5\%$ , $V_{PP}^{[2,3]} = 25V \pm 1V$ | Symbol | Parameter | Min. | Тур. | Max. | Units | | |------------------|-------------------------------------|------|------|------|-------|--------------------------| | t <sub>AS</sub> | Address Setup Time | 2 | | | μs | | | tcss | CS Setup Time | 2 | | | . μs | | | t <sub>DS</sub> | Data Setup Time | 2 | | | μs | | | t <sub>AH</sub> | Address Hold Time | 2 | | | μs | | | tcsH | CS Hold Time | 2 | | | μs | | | t <sub>DH</sub> | Data Hold Time | 2 | | | μs | * | | t <sub>DF</sub> | Chip Deselect to Output Float Delay | 0 | | 120 | ns | PD/PGM = V <sub>IL</sub> | | tco | Chip Select to Output Delay | | | 120 | ns | PD/PGM = V <sub>IL</sub> | | t <sub>PW</sub> | Program Pulse Width | 45 | 50 | 55 | ms | | | t <sub>PRT</sub> | Program Pulse Rise Time | 5 | | | ns | | | tPFT | Program Pulse Fall Time | 5 | | | ns | | - NOTES: 1. Intel's standard product warranty applies only to devices programmed to specifications described herein. - V<sub>CC</sub> must be applied simultaneously or before Vpp and removed simultaneously or after Vpp. The 2716 must not be inserted into or removed from a board with Vpp at 25 ±1V to prevent damage to the device. - The maximum allowable voltage which may be applied to the Vpp pin during programming is +26V. Care must be taken when switching the Vpp supply to prevent overshoot exceeding this 26V maximum specification. Table VI. Approved Programmers. | | 1602A/1702A<br>Family | 2708<br>Family | 2716<br>Family | 3601<br>Family | 3602/3622<br>Family | 3604/3624<br>Family | |------------------------------------------------------|-----------------------|----------------|----------------|----------------|---------------------|---------------------| | Intel MDS-UPP-100<br>Santa Clara, Calif. | х | х | х | х | × | × | | Data I/O Model V<br>Issaquah, Wash. | x | x | × | x | × | X | | Prolog Series 90<br>Monterey, Calif. | х | Note 1 | Note 1 | x | × | × | | Spectrum Dynamics<br>Series 550<br>Burlington, Mass. | Х | Note 1 | Note 1 | Note 1 | Note 1 | Note 1 | Note 1. This programming card is pending Intel approval. quired address and data setup time (tAS and tDS). The program pulse timer is activated by the falling edge of the address and data setup timer, and generates the required 50ms program pulse. The falling edge of the program pulse activates the address and data hold timer, (2µs minimum) and the falling edge of the data hold timer resets the program times, releasing the latch on the address and data in buffers, freeing the system for either a verify cycle or a program cycle on another address. On board programming is also very easily implemented with the 2716, as the PD/PGM pin functions as a program inhibit, i.e., if a given device has $\overline{CS}$ high, VPP = 25V, and PD/PGM low, it will not be programmed. A system showing how on-board programming could be implemented is shown in Figure 11. In the figure, device #4 will have address IFFH programmed with F4H, while the contents of address IFF in devices #1, #2 and #3 will be unaffected. Figure 10. 2716 Programmer Block Diagram. Figure 11. 2716 On Board Programming. #### 2716 Mini Programmer Figure 12 presents the schematic for a 2716 programmer which is based on the block diagram shown in the previous section. This programmer has been design approved by Intel, by the same procedure used for commercial programmer manufacturers. The programmer has several features that make it useful for small development labs. #### **Manual Programming** Selecting any Hex address with the 3 address input thumb wheel switches and entering it by depressing the load button will cause the selected address to be displayed in Hex. The data is then entered by way of the 2 Hex thumb wheel data switches. When programming the data, the PROGRAM button is depressed, the location indicated by the address display is programmed and the address incremented to the next sequential location. For verification a verify mode is included that will automatically slowly step through all addresses, allowing for manual, visual verification of the programmed data. The rate at which it sequences through the addresses is adjustable, and can be started at any location by way of the ADDRESS INPUT and LOAD ADDRESS switches. #### **Duplicate Mode** By selecting the duplicate mode, a 2716 placed in the READ ONLY socket will be duplicate and automatically compared with a 2716 placed in the PROGRAM socket. After verification a green "PASS" or a red "FAIL" LED will indicate the completion of the program cycle. A blank check is not performed. The design described here does not include a power supply design—the user must provide appropriate +5 volt and +25 volt power supplies. Current requirements, as measured on the prototype board, are about 1 A at +5 V and 60 mA at 25 V. The design also includes a transistor switch to prevent hot socketing of the 2716. As was mentioned in the programming section, it is not permitted to install a 2716 in a socket with the +25 volts present: it must be switched on after the 2716 is in the socket and +5 volts is applied. #### **ERASING** Erasure begins to appear when the 2716 is exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000-4000Å range. Constant exposure to room level fluorescent lighting could erase the typical 2716 in approximately 3.5 years while it would take approximately 1 month to cause erasure when exposed to direct sunlight. If the 2716 is to be exposed to these types of lighting conditions for extended periods of time, opaque labels are available from Intel which should be placed over the 2716 window to prevent unintentional erasure. The recommended erasure procedure for the 2716 is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm². The erasure time with this dosage is approximately 20 minutes using an ultraviolet lamp with a 12000 $\mu$ W/cm² power rating. The 2716 should be placed within one inch from the lamp tubes during exposure. Some lamps have a filter on their tubes and this filter should be removed before erasure. The 2716 should not be under bias during erasure as current paths exist that will effectively cancel the energy being provided by the UV light. #### **UV Sources** There are several models of UV lamps that can be used to erase 2716's (see Table VII). The model numbers in the table refer to lamps manufactured by Ultra Violet Products of San Gabriel, Calif. In addition there are several other manufacturers, including Data I/O, PRO-LOG, Prometrics, and Turner Designs. The individual manufacturers should be consulted for detailed product descriptions. Table VII. 2716 Erase Time. | MODEL | POWER RATING | REQUIRED TIME FOR INDICATED DOSAGE | |--------|--------------------------------------------------|------------------------------------| | | | 15 W-sec | | | | 2716 | | R-52 | 13000 µW/cm <sup>2</sup> | 19.2 min | | S-52 | 13000 <i>µ</i> W/cm²<br>12000 <i>µ</i> W/cm² | 20.7 min | | S-68 | 12000 <i>u</i> W/cm <sup>2</sup> | 20.7 min | | UVS-54 | $5700 \mu W/cm^2$ | 43.8 min | | UVS-11 | 5700µW/cm <sup>2</sup><br>5500µW/cm <sup>2</sup> | 45.6 min | | | | | According to the manufacturers, the output of the UV lamp bulb decreases with age. The output of the lamp should be verified periodically to ensure that adequate intensities are maintained. If this is not done, bits may be partially erased which will interfere with later programming and/or operation at high temperature. For lamps other than those listed, the erase time can be determined by using a UV intensity meter, such as the Ultra Violet Products model J-225. When a meter is used, the intensity should be measured at the same position (distance from the lamp) as the EPROMs to be erased. This will require careful positioning to insure that the sensor will receive the same amount of UV light that the window of the EPROM will receive. The sensors used with most UV intensity meters showed reduced output with constant exposure to UV light. Therefore they should not be permanently placed inside the erasure enclosure; they should only be used for periodic measurements. Figure 12. 2716 Mini Programmer Schematic. # **Under Programming And Under Erasing** It is possible to "under program" the 2716 the same as it is with the 2708, such that the cell characteristic crosses the sense threshold. The result is that the cell apparently drops or picks up bits. As can be seen in Figure 13, the threshold characteristic has been shifted such that small changes in voltage or temperature will cause a "1" or a "0" to be sensed. This is always the result of insufficient erasing or programming. For programming to cause this problem, the device has only been partially programmed, and the characteristic curve has been shifted to the sense threshold point and the device will again seem to either pick up or drop bits. For erasure to cause the problem, the device has only been partially erased, such that the characteristic curve has only been shifted (right to left in the figure) to the threshold. The cure in either case is to: 1) adequately erase by providing the required 15 W-sec/cm<sup>2</sup> of UV light at a frequency of 2537Å or; 2) program in accordance with the specifications. Figure 13. Effect of Under Programming or Under Erasure ## 2716 Mini Programmer The Mini Programmer shown on the previous pages has been design approved by Intel and can be built as shown, or portions of the circuit can be modified to fit a specific user circuit application. #### Circuit Description The Mini Programmer has several modes of operation which are described below. Manual Program — Controlled by pushbutton switch S6, this mode allows the user to program the address displayed by the address input displays (L1-L3) with the data that is entered in the data input thumbwheels (S8 & S9). The desired address to be programmed is entered by way of the LOAD ADDRESS switch, S4. This transfers the contents of the address input thumbwheel switches (S1-S3) to the address input buffers and the address display LEDs, L1-L3. The desired data is entered in the form of two hexadecimal characters by way of the data input thumbwheel switches, S8 & S9. Prior to programming, the data output display will read FFH, indicating that the addressed location contains all highs, i.e., is erased. After the displayed address is programmed, the output display will momentarily display the contents of the programmed address, and then increment the address by 1 count, thus preparing the next sequential address to be programmed. Should other than the next sequential be desired, it is only necessary to dial in the new address and depress the LOAD ADDRESS pushbutton. Manual Verify — In order to assure the user that the correct data pattern has been entered in an entire program, a manual verify function has been included. In this mode, the address counter will slowly cycle through addresses starting with the address that was loaded by the LOAD ADDRESS switch. The rate at which the counter will cycle is controlled by R16, and should be set for convenient visual recognition of the programmed data. Duplicate Mode — Duplicate mode allows the contents of another 2716 to be programmed into an erased device that is inserted in the program socket. Each location is programmed and verified, and the next sequential location is programmed. Upon completion, PASS-FAIL indication is provided by way of LEDs L6 and L7. Transistors Q1 and Q2 provide for switching Vpp between 26V and 5V, while assuring that proper sequence and overshoot control is maintained. | Table VIII. 2 | 2716 Mini | Programmer Parts List. | |---------------|-----------------|-------------------------------------| | IC1-3 | 74177 | 4-Bit Counter | | IC4 | 7404 | Hex Driver | | IC5 | 74279 | Quad Set/Reset Latch | | IC6, 20, 31 | 7400 | Quad NAND | | IC7-15 | 74367 | Hex Tristate Driver | | IC16, 17 | 74135 | Quad Exclusive OR/NOR Gates | | IC18 | 7430 | 8-Input NAND | | IC19 | 7407 | Open Collector, High Voltage Driver | | IC21 | 74133 | 13-Input NAND | | IC22 | 7420 | Dual 4-Input NAND | | IC23-30 | NE555 | Timer | | Q1 | MPS UO | 2 Transistor | | Q2 | 2N3904 | Transistor | | R1 | 3ΚΩ | 1/4 W Resistor | | R2 | 820Ω | 1/4 W Resistor | | R3 | 27ΚΩ | ¼W Resistor | | R4-15, | 1ΚΩ | ¼W Resistor | | 31-38 | ,,,,,, | | | R16 | 1M $\Omega$ | Potentiometer (VERIFY Clock Rate) | | R4-15 | 1K $\Omega$ | ¼W Resistor | | R31-38 | 1K $\Omega$ | ¼W Resistor | | R16 | 1M $\Omega$ | Potentiometer | | R17 | $1M\Omega$ | ¼W Resistor | | R18 | $33$ K $\Omega$ | ¼W Resistor | | R19 | 51K $\Omega$ | ¼W Resistor | | R20 | 750K $\Omega$ | ¼W Resistor | | R21 | 100K $\Omega$ | ¼W Resistor | | R22 | 10ΚΩ | ¼W Resistor | | R23 | 91ΚΩ | ¼W Resistor | | R24 | 22ΚΩ | ¼W Resistor | | R25 | 10ΚΩ | ¼W Resistor | | R26 | 910KΩ | ¼W Resistor | | R27, 29 | 24ΚΩ | ¼W Resistor | | R28, 30 | 20ΚΩ | ¼W Resistor | | C1, 6, 9-12, | 0.01µF | Capacitor 20 wvdc (min) | | 15, 17, 18 | | | | C2, 4, 5 | $0.1 \mu F$ | Capacitor 20 wvdc (min) | | C3 | $1.0 \mu F$ | Capacitor 20 wvdc (min) | | C7 | $10\mu F$ | Capacitor 20 wvdc (min) | | C8, 14, 16 | $0.001 \mu F$ | Capacitor 20 wvdc (min) | | C13 | $0.05 \mu F$ | Capacitor 20 wvdc (min) | | C19 | $0.005 \mu$ f | | | S1-S3 | | (LSD-MSD): Address Input Switches | | | | (Cherry T-10 Thumbwheel) | | S4 | | Address Load (Pushbutton) | | S5 | | 1Hz Verify Clock SPST Switch | | S6 | | Program Button (Pushbutton) | | <b>S</b> 7 | | Duplicate Mode SPST Switch | | S8, S9 | | (LSD-MSD): Data Input | | | | (Cherry T-10 Thumbwheel) | | PROM Soci | cets | Textool 24-Pin ZIP DIP | | L1-L5 | | TIL311 Hexadecimal Display | | L6 | | MV5025 (Red LED) | | L7 | | MV5253 (Green LED) | # MOS ROM AND PROM FAMILY | | Туре | No.<br>of<br>Bits | Organization | No.<br>of<br>Pins | Output <sup>[1]</sup> | Maximum<br>Access<br>(ns) | Maximum<br>Power<br>Dissipation<br>(mW) | Operating<br>Temperature<br>Range<br>(°C) | Power<br>Supply<br>(V) | |-------------------------|----------|-------------------|--------------|-------------------|-----------------------|---------------------------|-----------------------------------------|-------------------------------------------|------------------------------------| | SILICON GATE<br>MOS ROM | 2308 | 8192 | 1024x8 | 24 | T.S. | 450 | 840 | 0 to 70 | 5V ± 5%<br>12V ± 5%<br>-5V ± 5% | | ICO | 2316A | 16384 | 2048x8 | 24 | T.S. | 850 | 515 | 0 to 70 | 5V ± 5% | | SIL | 2316E | 16384 | 2048x8 | 24 | T.S. | 450 | 630 | 0 to 70 | 5V ± 10% | | | 1702A | 2048 | 256x8 | 24 | T.S. | 1µs | 885 | 0 to 70 | 5V ± 5%<br>-9V ± 5% | | | 1702A-2 | 2048 | 256x8 | 24 | T.S. | 650 | 959 | 0 to 70 | 5V ± 5%<br>-9V ± 5% | | | 1702A-6 | 2048 | 256x8 | 24 | T.S. | 1.5 µs | 885 | 0 to 70 | 5V ± 5%<br>-9V ± 5% | | _ | M1702A | 2048 | 256×8 | 24 | T.S. | 850 | 960 | -55 to 100 | 5V ± 10%<br>-9V ± 10% | | PROM | 1702AL | 2048 | 256x8 | 24 | T.S. | 1 µs | 221 | 0 to 70 | 5V ± 5%<br>-9V ± 5% | | MOS | 1702AL-2 | 2048 | 256x8 | 24 | T.S. | 650 | 221 | 0 to 70 | 5V ± 5%<br>-9V ± 5% | | SILICON GATE | 2704 | 4096 | 512x8 | 24 | T.S. | 450 | 800 | 0 to 70 | 5V ± 5%<br>12V ± 5%<br>-5V ± 5% | | SILIC | 2708 | 8192 | 1024×8 | 24 | T.S. | 450 | 800 | 0 to 70 | 5V ± 5%<br>12V ± 5%<br>-5V ± 5% | | | 2708-1 | 8192 | 1024x8 | 24 | T.S. | 350 | 800 | 0 to 70 | 5V ± 5%<br>12V ± 5%<br>-5V ± 5% | | | M2708 | 8192 | 1024x8 | 24 | T.S. | 450 | 750 | -55 to 100 | 5V ± 10%<br>12V ± 10%<br>-5V ± 10% | | | 2716 | 16384 | 2048x8 | 24 | T.S. | 450 | 525/132 <sup>[2]</sup> | 0 to 70 | 5V <u>+</u> 5% | Notes: 1. O.C. and TS are open collector and three-state output respectively. 2. The 2716 has a standby power down feature. # **BIPOLAR PROM FAMILY** | Туре | No.<br>of<br>Bits | Organization | No.<br>of<br>Pins | Output <sup>[1]</sup> | Maximum<br>Access<br>(ns) | Maximum<br>Power<br>Dissipation<br>(mW) | Operating<br>Temperature<br>Range<br>(°C) | Power<br>Supply<br>(V) | |---------|-------------------|--------------|-------------------|-----------------------|---------------------------|-----------------------------------------|-------------------------------------------|------------------------| | 3601 | 1024 | 256x4 | 16 | O.C. | 70 | 685 | 0 to 75 | 5V ±5% | | 3601-1 | 1024 | 256×4 | 16 | O.C. | 50 | 685 | 0 to 75 | 5V ± 5% | | 3621 | 1024 | 256x4 | 16 | T.S. | 70 | 685 | 0 to 75 | 5V ± 5% | | 3621-1 | 1024 | 256x4 | 16 | T.S. | 50 | 685 | 0 to 75 | 5V ± 5% | | M3601 | 1024 | 256x4 | 16 | O.C. | 90 | 685 | -55 to 125 | 5V ± 5% | | 3602A | 2048 | 512x4 | 16 | O.C. | 70 | 735 | 0 to 75 | 5V ± 5% | | 3602A-2 | 2048 | 512x4 | 16 | O.C. | 60 | 735 | 0 to 75 | 5V ± 5% | | 3602 | 2048 | 512x4 | 16 | O.C. | 70 | 735 | 0 to 75 | 5V ± 5% | | 3622A | 2048 | 512x4 | 16 | T.S. | 70 | 1735 | 0 to 75 | 5V ± 5% | | 3622A-2 | 2048 | 512x4 | 16 | T.S. | 60 | 735 | 0 to 75 | 5V ± 5% | | 3622 | 2048 | 512x4 | 16 | T.S. | 70 | 735 | 0 to 75 | 5V ± 5% | | 3604A | 4096 | 512x8 | 24 | O.C. | 70 | 998 | 0 to 75 | 5V ± 5% | | 3604A-2 | 4096 | 512x8 | 24 | O.C. | 60 | 998 | 0 to 75 | 5V ± 5% | | 3604AL | 4096 | 512x8 | 24 | O.C. | 90 | 630/105[2] | 0 to 75 | 5V ± 5% | | 3604 | 4096 | 512x8 | 24 | O.C. | 70 | 998 | 0 to 75 | 5V ± 5% | | 3604-4 | 4096 | 512x8 | 24 | O.C. | 90 | 998 | 0 to 75 | 5V ± 5% | | 3604L-6 | 4096 | 512x8 | 24 | O.C. | 90 | 735/240[2] | 0 to 75 | 5V ± 5% | | 3624A | 4096 | 512x8 | 24 | T.S. | 70 | 998 | 0 to 75 | 5V ± 5% | | 3624A-2 | 4096 | 512x8 | 24 | T.S. | 60 | 998 | 0 to 75 | 5V ± 5% | | 3624 | 4096 | 512x8 | 24 | T.S. | 70 | 998 | 0 to 75 | 5V ± 5% | | 3624-4 | 4096 | 512x8 | 24 | T.S. | 90 | 998 | 0 to 75 | 5V ± 5% | | M3604 | 4096 | 512x8 | 24 | O.C. | 90 | 1045 | -55 to 125 | 5V ± 10% | | M3624 | 4096 | 512x8 | 24 | T.S. | 90 | 1045 | -55 to 125 | 5V ± 10% | | 3605 | 4096 | 1024x4 | 18 | O.C. | 70 | 787 | 0 to 75 | 5V ± 5% | | 3605-2 | 4096 | 1024x4 | 18 | O.C. | 60 | 787 | 0 to 75 | 5V ± 5% | | 3625 | 4096 | 1024x4 | 18 | T.S. | 70 | 787 | 0 to 75 | 5V ± 5% | | 3625-2 | 4096 | 1024x4 | 18 | T.S. | 60 | 787 | 0 to 75 | 5V ± 5% | | 3608 | 8192 | 1024x8 | 24 | O.C. | 80 | 998 | 0 to 75 | 5V ± 5% | | 3608-4 | 8192 | 1024x8 | 24 | O.C. | 100 | 998 | 0 to 75 | 5V ± 5% | | 3628 | 8192 | 1024x8 | 24 | O.C. | 80 | 998 | 0 to 75 | 5V ± 5% | | 3628-4 | 8192 | 1024x8 | 24 | O.C. | 100 | 998 | 0 to 75 | 5V ± 5% | Notes: 1. O.C. and T.S. are open collector and three-state output respectively. <sup>2.</sup> The 3604AL and 3604L-6 have a low power dissipation feature. # BIPOLAR PROM CROSS REFERENCE | Part | Prefix and | | Intel Part Number | | | | |--------------------|------------------------|----------------------|-----------------------|-----------------------------------|--|--| | Number | Manufacturer | Organization | Direct<br>Replacement | For New<br>Designs <sup>(1)</sup> | | | | 1024-4 | HPROM—Harris | 256 x 4 | 3621 | | | | | 1024A-2 | HPROM-Harris | 256 x 4 | M3601 | | | | | 1024A-5 | HRPOM-Harris | 256 x 4 | 3601 | | | | | 27S10C | AMD | 256 x 4 | 3601 | | | | | 27S10M | AMD | 256 x 4 | M3601 | | | | | 27S11C | AMD | 256 x 4 | 3621 | | | | | 27S11M | AMD | 256 × 4 | M3621 | | | | | 5300-1 | MMI | 256 x 4 | M3601 | | | | | 5340-1 | MMI | 512 x 8 | M3604 | | | | | 5341-1 | ммі | 512 x 8 | M3624 | | | | | 54\$387 | SN-TI | 256 x 4 | M3601 | | | | | 54\$387 | DM-National | 256 x 4 | M3601 | | | | | 5603AC | IM-Intersil | 256 x 4 | 3601 | | | | | 5603AM | IM-Intersil | 256 x 4 | M3601 | | | | | 5604C | IM-Intersil | 512 x 4 | 3602A | | | | | 5605C | IM-Intersil | 512 x 8 | 3604A | | | | | 5623C | IM-Intersil | 256 x 4 | 3621 | | | | | 5624C | IM-Intersil | 512 x 4 | 3622A | | | | | 5625C | IM-Intersil | 512 x 8 | 3624A | | | | | 6300-1 | MMI | 256 x 4 | 3601-1 | | | | | 6301-1 | ммі | 256 x 4 | 3621-1 | | | | | 6305-1 | ммі | 512 x 4 | 3602A-2 | | | | | 6306-1 | ммі | 512 x 4 | 3622A-2 | | | | | 6340-1 | MMI | 512 x 8 | 3604A | | | | | 6341-1 | MMI | 512 × 8 | 3624A | | | | | 6352-1 | MMI | 1024 x 4 | 3605-2 | | | | | 6353-1 | MMI | 1024 x 4<br>1024 x 8 | 3625-2 | | | | | 6380-1<br>6381-1 | MMI | 1024 x 8 | 3608<br>3628 | | | | | | | | | | | | | 74\$287<br>74\$287 | SN-TI<br>DM-National | 256 x 4<br>256 x 4 | 3621-1<br>3621-1 | | | | | 74S387 | SN-TI | 256 x 4 | 3621-1 | | | | | 748387 | DM-National | 256 x 4 | 3601-1 | | | | | 748472 | Ti | 512 x 8 | 3001-1 | 3624 | | | | 748473 | l <del>T</del> i | 512 x 8 | | 3604 | | | | 748474 | Ti | 512 x 8 | 3624A | 555. | | | | 74\$475 | TI | 512 x 8 | 3604A | | | | | 748570 | National | 512 x 4 | 3602A | | | | | 74S571 | National | 512 x 4 | 3622A | | | | | 7573 | DM-National | 256 x 4 | M3601 | | | | | 7610-2 | HM-Harris | 256 x 4 | | M3601 | | | | 7610-5 | HM-Harris | 256 × 4 | 3601-1 | | | | | 7611-5 | HM-Harris | 256 x 4 | 3621-1 | | | | | 7620-5 | HM—Harris | 512 x 4 | 3602A | | | | | 7621-5 | HM-Harris | 512 x 4 | 3622A | J | | | | 7640-2 | HM-Harris | 512 × 8 | | M3604 | | | | 7640-5 | HM-Harris | 512 x 8 | 3604A | | | | | 7641-2 | HM-Harris | 512 × 8 | | M3624 | | | | 7641-5 | HM-Harris | 512 x 8 | 3624A | | | | | 7642-5 | HM—Harris | 1024 x 4 | 3605 | | | | | 7643-5<br>7644-5 | HM—Harris<br>HM—Harris | 1024 x 4<br>1024 x 4 | 3625 | 3025 | | | | 7.044-0 | I IIVI—Hairis | 1024 x 4 | L | 3625 | | | | Part | Prefix and | | Intel Part Number | | | | |---------|--------------|--------------|-------------------|------------------------|--|--| | Number | Manufacturer | Organization | Direct | For New | | | | Number | Manutacturer | | Replacement | Designs <sup>(1)</sup> | | | | 82S115 | N-Signetics | 512 x 8 | | 3624 | | | | 82S115 | S-Signetics | 512 x 8 | | M3624 | | | | 82\$126 | N-Signetics | 256 x 4 | 3601-1 | | | | | 825126 | S-Signetics | 256 x 4 | | M3601 | | | | 82S129 | N-Signetics | 256 x 4 | 3621-1 | | | | | 82S130 | N-Signetics | 512 x 4 | | 3602 | | | | 82S131 | N-Signetics | 512 x 4 | | 3622 | | | | 82S140 | N-Signetics | 512 x 8 | 3604A | | | | | 82S141 | N-Signetics | 512 x 8 | 3624A | | | | | 82\$136 | N-Signetics | 1024 x 4 | 3605-2 | | | | | 82S137 | N-Signetics | 1024 x 4 | 3625-2 | | | | | 82\$180 | N-Signetics | 1024 x 8 | | 3608 | | | | 82S181 | N-Signetics | 1024 x 8 | | 3628 | | | | 825184 | N-Signetics | 2048 x 4 | | 3608 | | | | 82S185 | N-Signetics | 2048 x 4 | | 3628 | | | | 8573 | DM-National | 256 × 4 | 3601 | | | | | 8574 | DM-National | 256 x 4 | 3621 | | | | | 87\$295 | National | 512 x 8 | 3604A | | | | | 87S296 | National | 512 x 8 | 3624A | | | | | 93416C | Fairchild | 256 x 4 | 3601 | | | | | 93416M | Fairchild | 256 x 4 | | M3601 | | | | 93426C | Fairchild | 256 x 4 | 3621 | | | | | 93436C | Fairchild | 512 x 4 | | 3602 | | | | 93438C | Fairchild | 512 x 8 | | 3604 | | | | 93438M | Fairchild | 512 x 8 | | M3604 | | | | 93446C | Fairchild | 512 x 4 | | 3622 | | | | 93448C | Fairchild | 512 x 8 | | 3624 | | | | 93448M | Fairchild | 512 x 8 | | M3624 | | | | 93452C | Fairchild | 1024 x 4 | 3605-2 | | | | | 93453C | Fairchild | 1024 x 4 | 3625-2 | | | | NOTE: 1. The Intel<sup>®</sup> PROMs have the same pin configuration and differ only in access time from the PROMs in the first column. The exceptions are the 6350, 6351, 82S115, and 82S184/85 which have different pin configurations. # SERIAL # **Serial Memories** | Serial Memories | | |-------------------------|-------| | 2416 16K CCD | 10-i | | Draduat Calcation Guida | DSG-3 | # Design and Applications of Intel's 2416 16K Charge Coupled Device Bob Papenberg Application Engineering # **Contents** | INTRODUCTION2416 INTERNAL ORGANIZATION AND | . 10- | |-------------------------------------------------------------------|--------| | OPERATION | 10- | | CCD Structure | | | Data Storage | 10- | | Data Transfer | 10- | | CCD Internal Data Interface | 10~ | | Data Refresh | 10- | | 2416 DEVICE SPECIFICATIONS | | | | | | D.C. Characteristics | . 10-3 | | | | | WRITE CYCLE | . 10- | | READ CYCLE | 10-6 | | SHIFT ONLY CYCLE | 10-0 | | SHIFT/MULTIPLE DATA/SHIFT CYCLE | 10-16 | | DATA RATE | 10-10 | | SYSTEM CONSIDERATIONS | 10 10 | | | | | Typical Applications | | | DRUM REPLACEMENT | 10-1 | | SMALL "ROTATING" MEMORY APPLICATIONS | 10-1 | | HI-RELIABILITY "ROTATING" MEMORY | 10-1 | | SHIFT REGISTER REPLACEMENT | | | Addressing Considerations and Control | | | SHIFT/SINGLE DATA CYCLE/SHIFT CONTROL | 10-13 | | Address Expansion | 10-1. | | SHIFT/MULTIPLE DATA/ SHIFT CONTROL | | | COMBINED SEARCH AND DATA CYCLE CONTROL | 10.1 | | HIDDEN SHIFT CYCLE CONTROL | 10-1: | | Driving Considerations | | | FOUR PHASE CLOCK INPUTS | 10-1 | | FOUR PHASE VOLTAGE MARGINS | 10-18 | | CLOCK DRIVER POWER VS 2416 OPERATING | 10.14 | | MODE | 10-13 | | Continuous Search Driver Power | 10-13 | | Refresh Cycle Driver Power Shift/Multiple Data/Shift Driver Power | 10-13 | | Search/Data Block Transfer Driver Power | 10-1 | | DDIVING THE 2416 | 10-20 | | DRIVING THE 2416 | 10-20 | | Driver Characteristics | 10-20 | | Driver Characteristics | 10-2 | | | | | DRIVING CS, CE, ADDRESS AND DATA-IN LINES . | 10-24 | | Maintaining Voltage Levels | 10-24 | | Sensing and Data-Out Characteristics | | | CARD AND SYSTEM ORGANIZATION | | | Megabit Storage Card | 10-2: | | Memory Array Layout | 10-20 | | Memory Array Decoupling | 10-2 | | SUMMARY | 10-2 | | ACKNOWLEDGEMENT | 10-2 | Photomicrograph of 2416 16,384 Word x 1 Bit CCD #### INTRODUCTION The Intel® 2416 is a 16,384 word X 1-bit CCD serial memory designed for very low-cost memory applications. The memory is configured as 64 independent recirculating shift registers of 256 bits each. Access to any one of the 64 internal shift registers is done by applying the appropriate code to the 6 address inputs. The 2416 is fabricated using Intel's advanced high voltage n-channel silicon gate MOS process. The 2416 memory device utilizes the simple surface channel structure and inherent very high density of a charge coupled device. This, in addition to a unique memory organization, provides an extremely versatile, dense and reliable memory unit. The purpose of this application note is to provide the system design engineer with an insight into the organization, structure, technology and operation of the 2416 device. This application note is divided into three major sections: 1). Internal device organization, operation and specifications; 2). Device operation in a system; and 3). System organization examples. It is particularly important to users unfamiliar with the 2416 to carefully review the first section on organization and operation. A thorough understanding of the device will increase the versatility of the device to the user. Information is also presented on interfacing clock and control signals to the 2416 in a system environment. Several specific applications are shown to illustrate the versatility of the 2416. # 2416 INTERNAL ORGANIZATION AND OPERATION The 2416 operates with the industry standard power supplies for memory components: $V_{DD}=12.0V$ and $V_{BB}=-5.0V$ . The output is implemented with an open drain device which allows OR tieing of the outputs. For TTL operation the output pin is usually tied to a resistor which is returned to $V_{CC}$ (+5V). The pin configuration for the 18 and 22 pin versions of the 2416 are shown in Figure 1. The 2416 internal memory organization combines both serial and random address memory functions. As shown in Figure 2, the 2416 is arranged as 64-256 bit charge coupled device (CCD) shift registers. The data in these registers is simultaneously shifted by exercising the four-phase clock signals $\phi_1$ through $\phi_4$ . After a shift cycle, each of the 64 CCD registers can be selected for an input/output (I/O) function by applying the appropriate 6-bit address code and applying cenable, chip select and write-enable signals in the required manner. Figure 1. 2416 Pin Configuration. Figure 2. 2416 Block Diagram. The flexibility of the 2416 internal memory organization in memory systems applications cannot be overemphasized. It is necessary for the designer to have a clear understanding of this organization to be able to take maximum advantage of the capability of the 2416. The organization of the 2416 is most easily seen by referring to the diagram in Figure 3. In this diagram, the CCD is visualized as a cylinder comprised of 64 "tracks" (representing the 64 CCD recirculating shift registers) with each track divided into 256 "sectors" (representing the 256 CCD data storage cells). The "rate of rotation" of the cylinder is controlled by the four-phase clocks and is in the direction indicated by the "shift direction" arrow shown in Figure 3. (Note that the four-phase clocks always shift the cylinder in the same direction. The clocks cannot be manipulated to reverse the shift direction). Read/Write capability in the CCD is performed by 64 bi-directional data buffers (one data-buffer per track). These buffers are located in position A shown in Figure 3 as the shaded column. The cylinder is considered to rotate through the buffers so that each shift of the cylinder (controlled by the four-phase clocks) places the next sequential sector of each track "in" the buffer. The buffers shown in column A also provide a refresh function to each cell in addition to performing read/write functions. (Note that an additional refresh-only buffer is shown in column B of Figure 3. These buffers are located half way around the cylinder as shown.) Figure 3. Symbolic 2416 Organization. Two basic addressing methods may be used to store data words in the 2416: - 1. In a given sector. - 2. Around a given track. In the first method, the desired word is accessed by shifting the cylinder (using the four-phase clocks) until the sector (0-255) containing the word is coincident with the read/write buffers (shown as column A). The word is then accessed one bit at a time by addressing the appropriate track with addresses A<sub>0</sub>-A<sub>5</sub>. An example of this addressing technique is shown as the four bit memory word N shown in Figure 3. The second addressing method places a word sequentially around the cylinder in a given track. Access to a particular word requires both a four-phase clock shift followed by a data access cycle for each bit of the word. (Note that for this case, A<sub>0</sub>-A<sub>5</sub> do not change once the desired track is accessed.) An example of this addressing technique is shown as four bit memory word M in Figure 3. Because of system addressing problems it is not generally desirable to combine the two addressing meth- ods at once (although it is certainly possible). As is shown in the Systems Considerations section, addressing method 1 (sector addressing) is usually the more preferable technique. A major advantage of this data organization is the low four-phase clock driver power required to achieve the maximum serial data transfer rate of 2 megabits/sec from a single 2416. In most serial applications, the four-phase clock signals are only required to operate at less than 55 kHz rate to obtain a 2 MHz I/O data rate. This is because the four-phase clocks are used solely to shift/refresh data and are not used to perform input/output functions. For each shift of the clock, 64 "new" data bits are available in the 64 internal data registers for access through the address, chip enable and read/write control signals. These data control signals have a low input capacitance which makes them very easy to drive. An alternate method of visualizing the organization of the 2416 is shown in Figure 4. This diagram is derived from the cylinder shown in Figure 3 by imagining that the cylinder is cut along the line marked C (between sector 0 and 255) and laying the cylinder out flat as shown in Figure 4. Figure 4. Planar View Symbolic 2416 Organization. #### **CCD** Structure There are two common CCD types referred to as surface channel and buried channel. The surface channel is characterized by the storing and transferring of charge (data) along the surface of the substrate. The buried channel type, because of additional substrate doping, stores and transfers the charge (data) further into the bulk of the substrate. The primary differences in characteristics between the surface channel and buried channel is that the surface channel has: (1) higher total charge carrying capability, (2) lower charge transfer efficiency at extremely high charge transfer rates. (However, it is noted that the loss of charge transfer efficiency occurs at a frequency much higher than the maximum shift frequency of the 2416.) (3) simpler fabrication process. Charge transfer efficiency, number 2 above, is defined as the percentage of the total charge packet (data) which is actually shifted or transferred per shift (the efficiency is typically greater than 99.9% per shift). The 2416 internal memory array is comprised of four-phase surface channel charge-coupled structures. The CCD structure is formed by a series of MOS thinfield gate oxide devices placed as shown in Figure 5. Note that these MOS devices do not have the source/drain diffusions usually associated with other MOS structures. Figure 5(a) is the top view of the storage array and illustrates that the clock phases are laid out perpendicular to the shift register channels. Electrical isolation between shift register channels is obtained by channel stop diffusions and thick film oxide methods. Data input/output connections to the registers are obtained from n+ diffusions at the ends of the registers. Figure 5. CCD Storage Array Layout. #### **Data Storage** The CCD stores data in the form of charge, as do all dynamic MOS memory devices. Indeed, in many respects the storage mechanism of the 2416 is very similar to the 4096 bit random access memories implemented with single transistor cells (such as Intel's 2107B). The storage element is most easily understood if it is considered to resemble a "potential well." This potential well is formed when a positive voltage potential is applied on the clock gates. The positive voltage repels the majority substrate carriers (holes) from the vicinity of the gate and forms a charge depletion area under it. This depleted region has the capability of accepting and storing a negative charge packet as long as the gate forming the well remains sufficiently positive with respect to the substrate. The CCD structure is inherently dynamic and therefore must be refreshed periodically to maintain data. The dynamic nature of a CCD device is the result of thermally generated carriers (traditionally called "dark current effect") which acts to fill an uncharged potential well with charge thereby changing that particular cell's logic state. #### **Data Transfer** Figure 6 shows the relationship between the 2416 four-phase clock sequence and the CCD data storage and transfer mechanism. The position of potential wells relative to the fourphase clock levels is shown in Figure 6(a). When the clocks are sequenced in the manner outlined in Figure 6(b), the potential wells generated provide a "low impedance" path for the charge packets to follow. Figure 6. 2416 Charge Transfer Mechanism. At time A, only the $\phi_2$ gates are at a high level forming a storage well under the $\phi_2$ gates. The storage well is assumed to contain an externally injected charge packet. The origin of the charge packet will be discussed later. At time B, both $\phi_2$ and $\phi_4$ gates are high and an additional storage well is formed in the substrate under the $\phi_4$ gates. Note that the storage wells under the $\phi_4$ gates do not now contain charge packets. At time C, $\phi_2$ , $\phi_3$ and $\phi_4$ gates are all high which forms $\phi_3$ storage wells overlapping both the $\phi_2$ and $\phi_4$ storage wells. Thus a continuous storage well is formed from the $\phi_2$ gates to the $\phi_4$ gates which allows charge packets under $\phi_2$ gates to disperse throughout the charge wells of all three gates. At time D, the $\phi_2$ gate goes to a low level eliminating the storage well under it. This forces the charge packet into the remaining storage wells under the $\phi_3$ and $\phi_4$ gates. At time E, the charge transfer is complete when the $\phi_3$ gate voltage goes low which forces the charge packet into the remaining storage well under the $\phi_4$ gate. The charge packet (data) has now been shifted by one bit position. Note that the shift execution time shown in Figure 6 is the time that data is being shifted as defined by periods B, C, and D. Applying clocks in the above manner ( $\phi_3$ shift) results in a parallel shift of all data. Another shift cycle can then begin by utilizing $\phi_1$ and $\phi_4$ ( $\phi_1$ shift) thus completing a full cycle on the four-phase clocks. The shifting mechanism using the $\phi_1$ and $\phi_4$ clocks is identical to that described for the $\phi_3$ and $\phi_2$ clocks. #### **CCD Internal Data Interface** Each of the 256-bit CCD shift registers is comprised of two 128-bit registers. Each of the two 128-bit registers is further multiplexed into dual 64-bit registers (making the 256-bit register a quad 64-bit register). This allows data operation on either $\phi_1$ or $\phi_3$ shift. A simplified diagram of an internal 256-bit register is shown in Figure 7. Data is written into the internal CCD register by the Write Data Amplifier which either injects or removes charge from the N+ regions as shown in Figure 7. The data will then be multiplexed through register 1 or register 2 (in each 128-bit half) depending on the state of $\phi_1$ and $\phi_3$ . A read of the data is performed in a similar manner except the N+ region is either charged or discharged by the state of the CCD cell adjacent to the buffer. Data is read from either register 3 or register 4 depending on the state of $\phi_1$ and $\phi_3$ . A sense amplifier, connected as shown, senses the state of the data after it passes through the refresh amplifier. #### Data Refresh As shown in Figure 7, each of sixty-four 256-bit shift registers is arranged as four 64-bit shift registers (as far as refresh is concerned) connected by an inverting refresh amplifier at each end to form a continuous data loop. Therefore, it requires 128 shift cycles (clock phases 1 through 4) to completely refresh the memory. The refresh amplifiers serve to restore the integrity of the data charge which is reduced through the dark current effect and shift transfer losses inherent in the CCD structure. Figure 7. Simplified Diagram 2416 256-Bit Register. ture. The refresh amplifiers shown on the right side of the array in Figure 7 include an input/output gating function controlled by the address decoders and write enable lines. These refresh amplifiers serve as read/write amplifiers to the associated 256-bit channel. #### 2416 DEVICE SPECIFICATIONS #### D.C. Characteristics The D.C. and Operating characteristics of the 2416 are shown in Table I. Although the table is self explanatory, several items (marked as (3) in Table I) deserve special attention. First, note that the maximum average VDD supply current (IDDAV) is very low (25mA max.) at minimum cycle timing. This results in very low device power during operation at maximum data rate or shift rate. IDDAV is inversely proportional to the cycle time of shift or data access cycles. The input levels for the four-phase clocks ( $V_{ILC}$ , $V_{IHC1}$ , $V_{IHC2}$ ) show the margin available for clock drivers and for the control inputs (addresses, read/write, chip enable, etc). Each of these limits will be discussed in detail in the Systems Considerations section along with driver designs which meet the 2416 input requirements. Table I. 2416 D.C. and Operating Characteristics: $T_A = 0^{\circ} C$ to $70^{\circ} C$ , $V_{DD} = +12 V \pm 5\%$ , $V_{BB} = 10^{\circ} C = -5 V \pm 5\%$ , $V_{SS} = 0 V$ , unless otherwise specified. | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | |-----------------------|--------------------------------------------------------------------------|----------------------|--------------------|------|-----------------------------------------------------------------------------------------------------------------| | I <sub>LI</sub> | Input Leakage | | 10 | μΑ | V <sub>IN</sub> = 0V | | ILO | Output Leakage Current | | 10 | μΑ | CE=0V, V <sub>OUT</sub> = 0V | | I <sub>DD1</sub> | Standby V <sub>DD</sub> Supply Current | | 2 | mA | CE = 0V, $\phi_2 = V_{DD}$ , $\phi_4 = 0V$<br>(or $\phi_2 = 0V$ , $\phi_4 = V_{DD}$ ), $\phi_1 = \phi_3 = 0V$ . | | l <sub>DDAV</sub> [3] | Average V <sub>DD</sub> Supply Current <sup>[4]</sup> | | 25 | mΑ | Minimum Cycle Timing | | I <sub>BB</sub> | Average V <sub>BB</sub> Supply Current | | 200 | μΑ | | | V <sub>IL1</sub> | Input Low Voltage, all Inputs except $D_{IN}$ and $\phi_1 \ldots \phi_4$ | -1.0 | 0.8 | V | | | V <sub>IH1</sub> [3] | Input High Voltage, all Inputs except $D_IN$ and $\phi_1\ldots\phi_4$ | V <sub>DD</sub> -1 | V <sub>DD</sub> +1 | V | | | V <sub>ILC</sub> [3] | $\phi_1 \dots \phi_4$ Input Low Voltage | -2.0 | 0.6 | V | Note 2 | | V <sub>IHC1</sub> [3] | $\phi_1$ and $\phi_3$ Input High Voltage | V <sub>DD</sub> -1.0 | V <sub>DD</sub> +2 | ٧ | | | V <sub>IHC2</sub> [3] | $\phi_2$ and $\phi_4$ Input High Voltage | V <sub>DD</sub> 6 | V <sub>DD</sub> +2 | ٧ | | | $V_{ILD}$ | D <sub>IN</sub> Input Low Voltage | -1.0 | 0.8 | V | | | $V_{IHD}$ | D <sub>IN</sub> Input High Voltage | 3.5 | V <sub>DD</sub> +1 | V | | | loL | Output Low Current | 3 | | mA | V <sub>OL</sub> = .45V | | Юн | Output High Current | | 10 | μΑ | V <sub>OH</sub> = +5V | #### NOTES: - The only requirement for the sequence of applying voltage to the device is that V<sub>DD</sub> and V<sub>SS</sub> should never be 0.3V more negative than V<sub>BB</sub>. - 2. The difference in the low level reference voltages between all four clock phases must not exceed 0.5 volts. - 3 See Text - 4. Combined shift and Data I/O. For shift only mode I<sub>DD</sub> = 2.0 +15/ $t_{\phi}/2$ ( $t_{\phi}/2$ is in $\mu$ sec). #### Data Cycles The 2416 has two basic modes of operation: (1) data and (2) shift. In normal operation, the 2416 will use both of these modes. For clarity, however, the data mode will be treated separately from the shift mode. In the following sections, the discussion will describe writes, reads, and read-modify-writes to the 2416, before or after a shift operation has been performed. Figure 8 shows a detailed block diagram of the 2416 as it relates to data I/O cycles. #### WRITE CYCLE The write cycle of the 2416 is explained with the aid of the diagram of Figure 9 and term definitions shown in Table II. As shown in Figure 9, write cycles may only be performed after a delay time ( $t_{TC}$ ) from the trailing edge of $\phi_1$ or $\phi_3$ and continue until a time $t_{CP}$ prior to the leading edges of $\phi_4$ or $\phi_2$ . During the intervals between, $\phi_1$ and $\phi_4$ or $\phi_3$ and $\phi_2$ , the data is not shifted and remains stationary in the 256 discrete locations of each of the 64 shift registers. Any of the 64 register input/output buffers can be accessed during this time through addresses $A_0$ - $A_5$ and chip enable. After the address lines are stable and chip select (CS) signal is high, a write cycle can start with the leading edge of the chip enable (CE) pulse. The CE and CS signals trigger an internal timing generator which generates internal enable and precharge signals to the address decoders and data-in buffers. The addresses are then decoded to activate one of the 64 decode lines which in turn enables the write amplifier for the selected channel. The write enable signal (WE) is then set to a high state after the datain signal is stable (t<sub>DW</sub>) and the CE to WE set up time (Tcw) has lapsed. The write enable signal enables the data-in buffer which in turn gates the input data to the selected write amplifier (WRT) via the data-in bus line. The selected write amp stores the data in the form of a charge "packet" at the input bit location of the selected buffer register (see CCD Internal Data Interface section). By selecting new address combinations and maintaining the chip enable off time requirement (t<sub>CC</sub>), additional data bits can be stored in the other registers before a new shift execution cycle $(t_{\phi}/2)$ is required. Figure 8. 2416 Internal Detailed Block Diagram. SHIFT EXECUTE DATA CYCLE(S) TIME EXECUTE (\$1 (\$3) SHIFT) (63 (61) SHIFT) $\phi_2 (\phi_4)$ φ3 (φ1) 04 (02) t<sub>SC</sub> (0) t<sub>CP</sub> (40) CS CAN CHANGE CS CAN CHANGE t<sub>CS</sub> (0) ADDRESS STABLE ADDRESS STABLE ADDRESS ADDRESS CAN CHANGE ADDRESS CAN CHANGE t<sub>AH</sub> (240) --t<sub>AH</sub> (240)tAC\_ (0) tTC (280). tCEW (280) tCW (100) (100) twp (100) (100) (0) (0) t<sub>DW</sub> (0) <sup>†</sup>DH (0) tDW (0) + tDH (0) D<sub>IN</sub> CAN CHANGE DIN STABLE DIN STABLE D<sub>IN</sub> CAN CHANGE Figure 9. 2416 Write Cycle Timing. (Numbers in parentheses are for minimum cycle timing in ns.) Table II. Definition of Terms. | Symbol | Parameter | |-------------------|------------------------------------------------------------------| | ₩CY | WRITE Cycle Time | | tPT . | $\phi_2$ On to $\phi_1$ On Time, $\phi_4$ On to $\phi_3$ On Time | | <sup>t</sup> TD | $\phi_1$ to $\phi_4$ Overlap, $\phi_3$ to $\phi_2$ Overlap | | tDT | $\phi_4$ to $\phi_1$ Hold Time, $\phi_2$ to $\phi_3$ Hold Time | | t <sub>Φ</sub> /2 | Half Clock Period for $\phi_1 \dots \phi_4$ | | <sup>t</sup> T1 | Transition Times for $\phi_1 \dots \phi_4$ | | tT2 | Transition Times for Inputs Other than $\phi_1 \dots \phi_4$ | | tтс | $\phi_1$ or $\phi_3$ Off to CE On | | tSC | CS to CE Setup Time | | tAC | Address to CE Setup Time | | <sup>t</sup> AH | Address Hold Time | | tcs | CE to CS Hold Time | | tCC | CE Off Time | | tCP | CE Off to $\phi_2$ or $\phi_4$ On | | tCEW · | CE On Time | | tCW | CE to WE Setup Time | | <sup>t</sup> DW | D <sub>IN</sub> to WE Set Up | | twp | WE Pulse Width | | tWC | WE Off to CE Off | | <sup>t</sup> DH | D <sub>IN</sub> Hold Time | | <sup>t</sup> RCY | READ Cycle Time | | <sup>‡</sup> CER | CE On Time | | tCF | CE Off to Output High Impedance State | | tCO | CE to DOUT Valid | | tRWC | READ-MODIFY-WRITE Cycle Time | | tWD | CE On to WE On | | tWF | WE to DOUT Undefined | #### READ CYCLE The read cycle timing (shown in Figure 10 and Table II) is identical to the write cycle for the CE, address and four-phase clock inputs. The only difference in operation between the read and write cycle is that the write enable (WE) signal must remain at a low state. In a read cycle the data-in line is electrically disconnected from the internal circuitry by a low level on the write enable input. Data is presented at the output pin at or before too time. The detailed block diagram shown in Figure 8 shows that a low level write enable signal inhibits the write amplifier gates. This allows valid register data to be present at the read amplifier inputs. The data from the read amplifier selected by the address decoder is gated to the data-out buffer via the data-out bus line. The data-out buffer amplifies the stored data voltage level and provides an open drain output signal from the memory device. The organization and CCD shift structure of the 2416 inherently contribute to a high internal signal-to-noise ratio at the 1. Relatively small number of shift cycles (128) required between refresh. (This compensates for transfer losses and provides a high input signal level to the sense amplifier.) data-out buffer as the result of the following: The CCD shift structure minimizes the interconnection length from the data cell to the read amplifiers. Figure 10. 2416 Read Cycle Timing. Reducing the line lengths reduces the RC time constant effect on the signals to the read amplifier. This allows the signal to switch through the threshold point of the amplifier at a very fast rate, thus providing a very definite and easily sensed data-out signal. ## READ-MODIFY-WRITE CYCLE The read-modify-write cycle (RMW) shown in Figure 11 (see Table II for symbol explanation) combines both a read cycle and a write cycle, but requires less than the sum of the two cycle times to execute. The cycle time reduction is attributed to the condition that one, not two, CE off time intervals (TCC) is required for a RMW cycle. Another advantage of the RMW cycle is that only one address hold time (tAH) is required. Control of the RMW cycle is up to the user in that on an individual cycle a RMW cycle may be initiated by a separate command from the control logic (which extends the CE on time and delays the WE signal from the normal write time) or it can be performed on all data cycles. #### SHIFT ONLY CYCLE The previous section on Data Cycles outlined the timing requirements on the address, data, read-write and chip enable inputs necessary to perform a read or write operation. This section on shift-only cycles outlines the timing conditions on the four clock lines $\phi_1$ , $\phi_2$ , $\phi_3$ and $\phi_4$ required to simultaneously shift the 64-256 bit CCD registers. The shift only mode performs two basic functions: (1) "Searches" for data or blocks of data in the CCD registers (see Systems Considerations section) and (2) Sequentially shifts data through refresh amplifiers (see 2416 Internal Organization and Operation) to perform data refresh. The timing diagram for shift only mode operation of the 2416 is shown in Figure 12 with symbol definition shown in Table II. (Note that the timing diagram shown in Figure 12 is an extension of the description on charge transfer mechanism Figure 6.) As shown in Figure 12, a complete clock cycle (all four phases sequentially exercised) is given by: $$t_{\text{cyc}} = 2 t_{\phi}/2 = t_{\phi} \tag{1}$$ (See Table II for definition of terms.) Note that a complete clock cycle actually shifts data two locations. A half clock cycle $(t_{\phi}/2)$ shifts the CCD register one location. The half clock cycle is composed of two parts: - 1. Shift execution time (tsx). (See Figure 12.) - 2. Clock "low" (tTP). (See Table II.) Figure 11. 2416 Read-Modify-Write Cycle Timing. Figure 12. Shift Only Cycle Timing. Note that the two shift execution times shown in Figure 12 can be identical but are relative to different portions of the four-phase clocks. For example, the first shift execution time is timing associated with $\phi_1$ , $\phi_2$ , $\phi_4$ while the second shift execution time is associated with $\phi_3$ , $\phi_4$ and $\phi_2$ . The time required to shift data (shift execution time $t_{SX}$ ) is given by: $$t_{SX} = t_{PT} + t_{TD} + t_{DT} + 4t_{T} \tag{2}$$ (See Table II and Figure 12 for definition of terms.) The shift period, tsp, is given by: $$t_{SP} = t_{SX} + t_{TP} = t_{\phi/2} \tag{3}$$ Where: $t_{SX}$ = shift execution time (equation 2). $t_{TP} = clock off to on time (Table II).$ (Note that the term $t_{SP}$ has been substituted for $t_{\phi}/2$ in equation 3. The reasons for this will be evident in the Systems Considerations section.) The minimum search cycle time is obtained by operating the four-phase clocks at the maximum repetition rate (for this case $t_{SP}$ is 750 nsec). The maximum half cycle time between clocks (for a single shift cycle) is 9000 nsec. The maximum cycle time is most often used for refresh and for obtaining maximum data rates. #### SHIFT/MULTIPLE DATA/SHIFT CYCLE The previous sections discussed the data and shift cycles of the 2416 as separate functions. This section discusses the combined operation of the shift and data cycles. Data cycles may be initiated after a minimum of $t_{TC}$ nsec from the completion of a shift execution (end of $\phi_1$ , see Figure 10). After a shift, the 64 internal data buffers may be accessed in any order by addresses $A_0$ - $A_5$ . The number of data cycles, N, which may be performed between shift execution times is dependent on two criteria: - 1. System addressing technique. - 2. Refresh rate. The number of data cycles which can be performed between shift periods is simply the time available between shift cycles divided by the data cycle time. A simple expression for the number of data cycles allowable between shift cycles is determined by inspection from Figures 9, 10, or 11 and is expressed as: $$N = \frac{t_{SP} - t_{SX} - t_{TC} + (t_{CC} - t_{CP})}{t_{DC}}$$ (4) Where: N - number of cycles between shifts tsx — shift execution time (see equation 2 or Figures 9, 10, or 11) $t_{TC}$ , $t_{CC}$ , $t_{CP}$ — (see Table II or Figures 9, 10, or 11) $t_{DC}$ - data cycle time (e.g. $t_{DC} = t_{RCY}$ for a read cycle). For those systems where the time relationship of the last data cycle relative to a shift cycle cannot be predicted, the term ( $t_{\rm CC}$ - $t_{\rm CP}$ ) in equation (4) equals zero. (For this case, the maximum number of cycles is decreased slightly.) A practical maximum (due to system address considerations) of data cycles between shift periods is sixteen for a shift period of 9000 nsec. #### DATA RATE Consider now the data rate for the following conditions: - A. Maximum number of cycles between shifts. - B. One data cycle per shift. - 1. The maximum data rate of 2 megabits/sec is obtained when the time between clock cycles is maximized and the maximum number of data cycles possible are inserted between these shift executions. As shown in Figure 10, this rate is actually a maximum average data rate because of the shift execution intervals. (Recall that during shift execution, no data cycles are permitted. Therefore, the maximum data rate is the average of the data rate during data cycles and a data rate of zero during shift cycles.) Clearly the maximum data rate is proportional to the shift period and approaches $1/t_{DC}$ as the shift period tsp is increased. Also, as the shift period is increased the clock frequency is decreased resulting in lower clock driver power and higher data rates. (The significance of this will be evident in the four-phase driver section.) 2. The data rate is the same as the shift execution rate when there is only one data cycle (N) between shift cycles (see Figure 13). In this special case, clock driver power will increase as the data rate increases. (Remember that minimum driver power and maximum data rate occur when a maximum number of data cycles are performed between shift periods, tsp.) #### SYSTEM CONSIDERATIONS #### **Typical Applications** The combined high density and high speed characteristics of the 2416 make this part ideal for use in many types of systems. Of particular interest to many designers are four general system categories where the 2416 is especially ideal from a cost/performance viewpoint. These categories are: - 1. Drum replacement. - 2. Small "rotating" memory applications. - 3. Hi-reliability (ruggedized) "rotating" memory. - 4. Conventional shift register replacement. It is useful to briefly review each of the above categories to illustrate the versatility of the 2416. #### DRUM REPLACEMENT The 2416 has several significant system advantages over conventional mechanical drum assemblies. For example, the 2416 is an order of magnitude faster than a high speed drum (average latency time of a 2416 system is 100µsec); the 2416 system is more reliable since there are no mechanical assemblies rotating at high speed; and the 2416 drum type system is cost competitive and more compact than standard drum type systems. In addition, the extremely high data rate of a 2416 system can handle virtually any computer data rate requirement. Figure 13. Shift/Single Data Cycle/Shift Cycle Timing. #### SMALL "ROTATING" MEMORY APPLICATIONS The 2416 is very competitive in applications previously favoring various types of rotating memory. The real strength of this CCD device is readily apparent in those types of applications requiring a relatively small amount of rotating memory. In these rotating systems the overhead cost of drive motors, sense heads and other peripherals significantly impact the overall cost per bit at the system level. For these systems the 2416 offers a significant cost advantage over conventional rotating memory devices. As in the case of drum replacement type memories, the 2416 is significantly faster than the small rotating memories it is designed to replace. ### HI-RELIABILITY (RUGGEDIZED) "ROTATING" MEMORY Many applications for mass storage requiring a "ruggedized" rotating memory need significant attention paid to the mechanical mechanisms to assure reliable operation in a hostile mechanical environment. A clear advantage of the 2416 is its lack of any mechanical rotating mechanism which needs to be ruggedized. This CCD device offers high density and speed for most Hi-reliability applications requiring a mechanically rugged support. #### SHIFT REGISTER REPLACEMENT The 2416 can easily be used (as is shown later in this section) as one very long shift register (16,384 stages) or as 64 256-bit shift registers. In either case the density advantage of this CCD device over conventional shift registers is readily apparent. These types of shift register applications include CRT display refresh and communications buffers. In these applications the advantages of speed and density are particularly evident. The previous sections detailed specific timing requirements and associated data rates of the 2416. In this section, examples of timing, control, and driver interface implementation for a memory system are discussed. #### Addressing Considerations and Control In the previous sections describing the internal organization and operation of the 2416, it was pointed out that this CCD device has both a "sector" type address controlled by the four phase clocks and a "track" type address defined by addresses $A_0$ - $A_5$ . The location of specific "track" addresses is very straight forward with track zero defined by $A_0$ through $A_5$ equaling logic zero and track 63 defined by $A_0$ through $A_5$ equaling logic one, etc. However, the starting and ending "sector" addresses are not uniquely defined in the same manner as the "track" addresses. Throughout this section on Addressing Considerations it should be remembered that control circuitry for the four-phase clocks must contain logic capable of "recalling" where the pre- viously defined starting location of the sector addresses is positioned and determining how many shifts to perform to reach a desired sector. It is shown later in this section just how simple such interface requirements are. In the following discussion, two basic types of control circuitry will be analyzed: - 1. Serial memory applications (shift/single data cycle/shift). - "Random" memory applications (shift/multiple data/shift). (The "random" memory application is actually an extension of the serial mode to include search type operations.) #### SHIFT/SINGLE DATA CYCLE/SHIFT CONTROL A simple shift/single data cycle/shift control circuit which has one data cycle per shift is shown in Figure 14(a) and (b). Basic timing of the control circuit is shown in Figure 14(a). The four-phase clocks (performing the shift) are shown in block form (labeled as shift execution time) with the corresponding data cycle shown below. Operation is most easily understood with the aid of the diagram shown in Figure 14(c). This figure illustrates the addressing and shifting sequence applied to a 2416 operating in a shift/single data cycle/ shift mode as a 16K bit shift register. First a particular CCD register (1 of 64) is accessed by addresses A<sub>0</sub>-A<sub>5</sub> and a read or write cycle performed. Then a shift is executed and the next CCD cell accessed (data is moving from IA<sub>0</sub> to IA<sub>1</sub> as shown in Figure 14(c) (refer to Figure 4 for explanation of data sequencing addressing). This sequence is repeated 255 times to access all of the cells in one of the 64 256-bit CCD registers. (Note that during this entire operation addresses A<sub>0</sub>-A<sub>5</sub> have not changed.) After the entire 256-bit register has been accessed, the 2416 addresses are incremented (A+1) and the next internal register is sequenced in the same manner. The entire operation is summarized as follows: - →1. Access memory. - 2. Shift (four-phase clocks) once. - 3. Repeat 1 and 2 255 times then: - 4. Increment 2416 addresses by 1 (A<sub>0</sub>-A<sub>5</sub>). - 5. Repeat 1 through 4 sixty-four times. As shown in Figure 14(b), a data cycle is begun with an initial pulse triggering a single-shot $S_1$ . The leading edge of the single-shot output (Q) initiates a read or write to the 2416 at the address defined by $A_0$ - $A_5$ . When the single-shot times out, the trailing edge ( $\overline{Q}$ ) triggers a four-phase clock generator and increments the index counter controlling addresses $A_0$ - $A_5$ as shown. (Details of the four-phase clock generator are shown in Figure 16.) #### (a) Timing 16 - NOTES: 1. NUMBER BITS PER WORD EXPANSION IS ACCOMPLISHED WITH ALL LINES PARALLEL EXCEPT THE DI AND DO LINES. 2. WORD DEPTH EXPANSION ACCOMPLISHED WITH ALL LINES PARALLEL EXCEPT FOR DECOMPLES AND/OR CS LINES. #### (b) Control Block Diagram #### (c) Address Sequence Figure 14. Control and Address Sequence Shift/Single Data Cycle/Shift. #### Address Expansion The control circuit shown in Figure 15(b) is easily expanded in the bit direction (e.g., 16K $\times$ 8) by adding more 2416s and paralleling the addresses (A<sub>0</sub>-A<sub>5</sub>), four-phase clock, and control input (R/W, CE, CS) lines. Further expansion to 32K words is most easily done by using the next high order bit of the index counter and generating a select and select signal which go to respective CS inputs. Figure 15 shows a 64K $\times$ 1-bit configuration. (Other lines are paralleled as described.) #### SHIFT/MULTIPLE DATA/SHIFT CONTROL An expansion of the shift/single data cycle/shift mode is the shift/multiple data/shift mode. It is this mode that is most often used in general system applications because of its ability to handle a wide variety of applications. This mode also includes the "search" mode requirement. A shift/multiple data/shift control interface is given in Figure 17. (The addressing sequence is given in Figure 18.) Note that in this implementation 16 data cycles are performed between shift cycles. The relationship of data cycles to shift cycles is shown in Figure 17(b). Implementing control for the multiple data mode differs from the implementation used for the single cycle data mode (Figure 14) by simply changing the 2416 address and shift initiate address connections to the index counter as shown. The multiple data mode control requires that, during a shift operation, the data cycle request line must be inhibited. (A method to "hide" the four-phase shift clocks so that the data cycles are not interrupted will be dis- Figure 15. Shift/Single Data Cycle/Shift Address Expansion. Figure 16. Four-Phase Clock Generator Circuit. Figure 17. Shift/Multiple Data Cycle/Shift Control. Figure 18. Shift/Multiple Data Cycle/Shift Address Sequence. cussed later.) The data cycle inhibit time gap is shown in Figure 17(b) by the absences of data cycles during the shift cycles. Relating the control schematic (Figure 17b) to the data address sequence chart (Figure 18) shows that 16 (out of 64) of the internal 2416 registers are selected before a shift cycle is initiated by index address 4 (IX<sub>4</sub>). The selection of this first group of internal registers is repeated 255 times before a new group of 16 is selected by the change in index counter address 12 (IX<sub>12</sub>). This sequence is repeated three more times, before the index counter either selects a new 2416 or returns to the original address location. #### COMBINED SEARCH AND DATA CYCLE CONTROL The control circuitry described in Figure 14 and 17 applied primarily to sequential applications which do not require a "search" to find a block of data. A more general control circuit is one that is capable of performing a "search" (or shift at high speeds to locate a block of data) and then accessing data at the maximum data transfer rate and the minimum shift cycle time. Figure 19 is a block diagram of the control for operation of the 2416 in a random access or search cycle mode. The previously discussed principles of the sequential control modes are applied with the addition of a shift address comparator circuit and a request and acknowledge loop (which provides data synchronization). The search cycle mode occurs when one or more of the 8 shift address lines do not compare to the corresponding 8-bit index counter lines. (This means that the starting address location of a block of data is not in the data out buffer.) A "not compared" condition inhibits a data start cycle signal and enables the four-phase shift generator. The four-phase shift generator shifts the 2416 at the maximum four-phase clock shift rate and increments the 8-bit index counter until a "compare" is obtained. The compare enables a data start cycle which allows data access to the 2416 in the same manner as described in the sequential mode of Figure 17. #### "HIDDEN" SHIFT CYCLE CONTROL Time gaps in input/output data transfers in the previously described control circuit are the result Figure 19. Block Diagram Control Random Access Mode. 10-15 of a shift cycle taking place. (Remember that no data I/O operations may be performed during a shift cycle.) In most systems applications, this time gap in the data I/O rate can be ignored or an external one word data buffer added to "hide" the gap. However, for those systems in which neither of the above alternatives is acceptable, the time gap can be hidden by the system controller shown in Figure 20. (The particular example is for a serial access design but can be extended to the search/multiple data mode described previously.) The circuit in Figure 20 emphasizes the concept of obtaining high data rates with minimum four-phase clock shift rates and expands this concept by interleaving the shift times between two 2416 devices. As shown in the timing diagram included in Figure 20, interleaving the shift times and multiplexing the data out signals from both 2416 devices to a common data out line "hides" the shift time of the device being shifted from the system input/output data stream. Note that only one 2416 at a time is being shifted. Operation of the 2416 in the system shown in Figure 20 is described as follows (see Figure 21). The first input data cycle inhibits the refresh oscillator and generates a chip enable signal from the I/O data cycle generator. The chip enable signal is steered to either device A or B by the state of the 23 bit on the index counter. (Read or write is determined by the state of the R/W.) The end of chip enable increments the index counter which establishes a new data location by changing the 2416 address lines. As the index counter is incremented it will select one shift location in one CCD and sequentially access 8 of the 64 CCD internal shift registers. At the end of the 8th cycle, the 23 index bit initiates a shift in the device being accessed and enables the data I/O in the other device. In summary, when one device is being shifted the other device is being accessed. Note that the same 8 registers (defined by addresses A<sub>0</sub>-A<sub>5</sub>) will alternately be selected between devices until 256 shift cycles have occurred, (i.e., the $2^{12}$ index counter bit changes state). After every 256 shift cycles a new group of 8 internal CCD registers per device (defined by addresses $A_0$ - Figure 20. Hidden Shift Cycle Control. #### (a) Data Figure 21. Hidden Shift Cycles Data and Address Sequence. A5) will be alternately selected between the two devices for 256 shift locations. This cycle continues until 8 groups of 8 registers (i.e., all 64 CCD internal data registers) are selected. The system described in Figure 19 can be expanded to 128K x 1 as shown in Figure 22. #### **Driving Considerations** This section discusses the 2416 input signal characteristics, driver requirements and data-out sensing considerations. All 2416 input lines operate from a nominal 12 volt logic swing driving signals. However, there are basic differences in input capacitance and voltage margins between some input signals. We will first consider the driver requirements for the four-phase clock inputs. #### FOUR-PHASE CLOCK INPUTS The four-phase clock inputs are connected internally to thin oxide gates (which overlap other clock lines) and as a result have relatively long lines (Figure 5). These clock lines cover the 64 shift register channels. The long lines and the close proximity of the gates to the substrate result in a high capacitance to substrate on the four-phase clock inputs. In addition, the overlapping on the gate electrode (to adjacent clock lines) produces added coupling capacitance between adjacent four-phase clock inputs. #### 2416 CLOCK CAPACITANCE #### (a) Equivalent Circuit | | | Max.<br>pF | |--------------------------------------|--------------------------------------------------|------------| | $C_{\phi 1}^{[1]}, C_{\phi 3}^{[1]}$ | φ <sub>1</sub> ,φ <sub>3</sub> Input Capacitance | 500 | | $C_{\phi 2}^{[1]}, C_{\phi 4}^{[1]}$ | φ <sub>2</sub> ,φ <sub>4</sub> Input Capacitance | 700 | | C <sub>φ1-φ2</sub> | Clock $\phi_1$ To Clock $\phi_2$ Capacitance | 200 | | C <sub>\phi1</sub> -\phi4 | Clock $\phi_1$ To Clock $\phi_4$ Capacitance | 200 | | C <sub>\phi3-\phi2</sub> | Clock $\phi_3$ To Clock $\phi_2$ Capacitance | 200 | | C <sub>φ3-φ4</sub> | Clock $\phi_3$ To Clock $\phi_4$ Capacitance | 200 | Note 1: The $C_{\phi 1}, \ldots, C_{\phi 4}$ input clock capacitance includes the clock to clock capacitance. #### (b) Capacitance Values Figure 23. Four-Phase Clock Input Equivalent Circuit. Figure 23 shows the four-phase clock input equivalent circuit with the maximum capacitance values. The equivalent circuit of Figure 23 suggests two The equivalent circuit of Figure 23 suggests two clock driver requirements which must be considered in most clock driver designs for a particular system. These two requirements are: - 1. Ability to drive high capacitance loads. - 2. Ability to suppress cross-coupling current transients. Of the two design requirements, number two is the most difficult to control. The cross-coupled current affects the ability of an adjacent clock driver to maintain the required high or low voltage margins while the adjacent phase driver is switching. The cross-coupled current that the quiescent driver must sink is proportional to the coupling capacitance and the slope of the active driver transitions (expressed as nsec per volt). The cross-coupled current is expressed by the equation for a linear charge of a capacitor: $$I = C \frac{dv}{dt}$$ (5) #### Where: I is the current for the duration of the signal transition. C is the cross-coupling capacitance. The coupling capacitor between clock phases two $\frac{dv}{dt}$ is the slope of the voltage transition across the capacitor. and four shown in Figure 23(a) has a capacitance value that is a function of the data stored in the 2416. Its minimum value occurs when all data results in no charge stored in the potential wells under the phase 2 and phase 4 devices. Its maximum value occurs when the data under phase 2 and phase 4 devices has stored charge in the potential wells. (Remember that the refresh and buffer amplifiers in the 2416 are inverting, see Figure 7, so that all potential wells contain stored charge only if the original input data is a low level for 128 shifts and then a high level for 128 shifts. Complete absence of charge is the opposite logic condition.) This capacitance generally has a negligible effect on the overall design of the clock driver and is included only for completeness of the discussion on drivers. Examining the clock input equivalent circuit and the above equation indicates a contradictory driver output impedance requirement. For the quiescent driver to hold the coupling voltage to a minimum requires that the driver have a very low output impedance. However, when that driver becomes active this low output impedance increases the slope of the transitions which in turn increases coupling currents to the other drivers. The above conditions suggest that a driver have a controlled output transition time and a low output impedance characteristic in the quiescent state (high or low level). Doubling the clock transition time (t<sub>T</sub>) results in halving the cross-coupled currents (a very desirable effect). The clock transitions (4t<sub>T</sub>) in the shift execution time expression, tsx, (equation 2) have a minimal effect on data rate. Therefore, a large change in clock transition time will not appreciably effect the shift cycle, data rates, and latency time of the 2416. The effect of doubling the clock transition time decreases the maximum data I/O rate by less than 1% and increases the latency time by less than 20%. #### FOUR-PHASE VOLTAGE MARGINS The clock voltage margins and optimum "low" levels are also driver considerations. All four-phase clock low levels, $V_{\rm ILC}$ , are specified at $V_{\rm SS}$ +0.6/-2.0V for the 2416, including cross-coupling and over shoot transients. Another clock margin requirement is that the difference in the low level average reference voltage between all four-phase clocks must not exceed 0.5 volts. This means that all four-phase clock drivers should use the same DC power supply voltages. (Although MOS drivers usually take power from the same power supplies, it is emphasized here because of the 0.5 volt restriction.) The high level margin (V<sub>IHC1</sub>) for the transfer gates, $\phi_1$ and $\phi_3$ is V<sub>DD</sub> ±2.0V, and the high level margin (V<sub>IHC2</sub>) for the storage gates $\phi_2$ to $\phi_4$ , is V<sub>DD</sub> +2.0/-0.6V. The power dissipated by a clock driver when driving a capacitive load is given by: $$P = P_{dc} + P_{ac}, (6)$$ where: Pdc — is the average dc power dissipated by the driver when in quiescent state (high or low). $P_{ac}$ — is the power associated with driving capacitive loads. and: $$P_{ac} = CV2f \tag{7}$$ where: C is load capacitance f is clock frequency. V is clock voltage swing. The term $P_{dc}$ can be considered a constant for a given clock driver design (to a first order approximation) and attention focused on $P_{ac}$ . As shown in the equation for $P_{ac}$ for a given capacitive load and drive voltage, the transient power is a function solely of the clock frequency. Therefore, to minimize driver power, the clock frequency must be minimized. As a result, maximum input/output data rates are achieved with minimum clock driver power. (Remember that the maximum data rate is obtained at minimum clock frequency.) #### **CLOCK DRIVER POWER VS. 2416 OPERATING MODE** A.C. clock driver power is calculated for several 2416 operating modes. In these calculations the d.c. component of the driver power is neglected as a first order approximation. The four basic operating modes of the 2416 which effect the clock shift frequency and hence the clock driver power are: - 1. Continuous search (maximum shift rate). - 2. Refresh mode (minimum shift rate). - 3. Shift/multiple data/shift mode. - Search data block transfer mode (combination of maximum and minimum shift rates). #### Continuous Search Driver Power This mode results in the maximum driver power dissipation with minimum (zero) input/output data rate. The clock driver power for the continuous search mode is expressed by the following equation: $$P_{S} = C_{T} V^{2} f_{S}$$ (8) Where: $P_S$ — driver power in search mode. $C_T$ — total driver load capacitance. $f_s$ — clock frequency in search mode = $\frac{1}{t_{CVC}}$ (equation 1). V - clock voltage swing. For maximum loading conditions and search frequencies, equation (8) is solved as follows: $$P_S = 2400 (10^{-12})(12)^2 \frac{1}{(2)(750)(10^{-9})}$$ (9) or The search-after-every-data-cycle mode of operation (similar to the search only mode) results in a driver power dissipation of approximately that derived in equation 10 for maximum shift rates. #### Refresh Cycle Driver Power Derivation of the driver power for system operating in the refresh only mode is similar to the power derived for a continuous search mode. The power is calculated as follows: $$P_{REF} = 2400 (10^{-12})(12)^2 \frac{1}{2(9000)(10^{-9})}$$ (11) or $$P_{REF}$$ =.019 watts per 2416 device. (12) Equations 11 and 12 clearly show that clock driver power is a reciprocal of the clock cycle time. Remember, to minimize clock driver power and simultaneously maximize data input/output rate, the four-phase clock cycle time should be maximized. #### Shift/Multiple Data/Shift Driver Power The continuous shift / multiple data / shift mode driver power depends on how many multiple data cycles occur between shift intervals. In this mode, the driver power can range from approximately 73% of the continuous search power (when only one data cycle between a shift interval is implemented) to as low as the refresh power (when 16 data cycles are implemented between shift intervals). The calculation of four-phase driver power for a general system operating in a shift/multiple data/shift mode is a combination of the Search cycle and Refresh cycle power previously calculated. Since the actual power dissipated is a function of a particular system, the user is left to make the calculation for his particular system. #### Search/Data Block Transfer Driver Power The clock driver power in the search/data block transfer mode is the time averaged power between the high driver power during a search mode and the low power of the shift/multiple data/shift mode during a data block I/O transfer. The following example will better illustrate the power and time magnitudes involved in this mode of operation. In this example, the data block length is assumed to be 4K data cycles and the maximum search latency time is assumed to be 200 µsec. The maximum 2416 shift/multiple data/shift rate is 2 megabits/sec. The average driver power including the search latency time and total data I/O time is expressed by the following equation: $$P_{SDB}=P_{REF} \frac{(D_{bt})}{D_{bt}+L_{at}} +P_{S} \frac{(L_{at})}{D_{bt}+L_{at}}$$ (13) Where: PSDB – the driver power in a search/data block transfer mode. $P_S$ – is the search mode driver power. PREF - is the previously determined refresh power. Dbt - the time required to transfer a block of data, and is expressed by: Dbt = number of Data Cycles/Data Block or Average Data Rate $$D_{bt} = \frac{4K}{2\text{meg. bit}} = 2\text{ms}$$ $L_{at}$ - maximum latency time (255 x tg/2 - see equation 1). $$P_{SDB} = .019w \left(\frac{2ms}{2.2ms}\right) + .23w \left(\frac{.2ms}{2.2ms}\right) = .038w/2416$$ device. The above example indicates that even at the highest search rates, a search/data block retrieval time ratio as low as 1 to 10 results in very low clock driver power dissipation. Table III gives a summary comparison between the driver power requirements, data rates and mode of operation as calculated in the previous sections. #### **DRIVING THE 2416** The 40 clock driving requirements of the 2416 determine the type of drivers that must be used. This driver must have the ability to drive a large capacitance as well as be able to maintain voltage levels during other clock transitions. (The four phase clock equivalent circuit is shown in Figure 23.) Two basic types of drivers which can be used to drive the clock inputs are those made with discrete components and integrated drivers. The complexity of discrete drivers virtually eliminate them from consideration. The problem now reduces to the selection of a suitable integrated circuit driver. There are many integrated circuit drivers capable of driving a high capacitive load. However, the additional requirement of being able to suppress clock coupling transients make these drivers unsatisfactory for use in large 2416 systems. A driver designed especially for CCD devices is the Intel® 5244. The 5244 is a quad CCD clock driver capable of driving high capacitance loads and suppressing clock coupling transients. #### THE 5244 QUAD CCD CLOCK DRIVER The 5244 is a CMOS driver capable of driving four 2416's. This driver requires a single +12V supply and has fully TTL compatible inputs. The 5244 is designed specifically to drive CCD devices and as Table III. Four-Phase Clock Driver Power Summary. | Mode of Operation | Symbol | Data Rates<br>Bits/Sec. | 4-φ Driver<br>Power (mW) | Comments | |---------------------------------|------------------------|--------------------------|--------------------------|-----------------------------------------------------| | Continuous Search | PS | 0 to 5000 <sup>[1]</sup> | 230 | Maximum Driver Power | | Refresh Only Mode | PREF | 0 | 19 | - | | Shift/Multiple Data/Shift (MIN) | P <sub>SMS</sub> (MIN) | 2 Megabit | 19 | Maximum Data Rate (16<br>Data Cycles between Shifts | | Shift/Multiple Data/Shift (MAX) | PSMS (MAX) | 970 Kilo Bit [2] | 167 | Shift after each Data Cycle | | Search with Block Transfer | PSDB | 2 Megabit [3] | 38 | Data Block 4K Words | #### Notes - 1. Worst case decrement pattern on shift locations. - 2. Input data rate is actual data rate and not average data rate. - 3. Does not include search time. such has internal circuitry designed to minimize the cross-coupling transients during clock transitions. The pin configuration and block diagram are shown in Figure 24 and 25 respectively. As shown in Figure 25, the output signal is fed back to an output transition control to assure that the clock transition times do not fall below the minimum required by CCD devices. In most memory systems, and certainly in large CCD memory systems the power dissipation of any drivers is very important. Because the 5244 is implemented by CMOS devices, the quiescent power dissipation is very low. The DC characteristics of the 5244 are shown in Table IV. IDD0 and IDD1 (standby and operating currents respectively) are defined for zero frequency ( $t\phi/2$ ) and for a frequency of f = 0.67MHZ respectively. The readers attention is directed to the equation for operating current shown in note 1, Table IV. This equation gives the expected operating current as a function of shift time $(t\phi/2)$ and can be used accordingly. #### **Driver Characteristics** The 5244 is specified to drive four 2416's and have the characteristics required by the 2416. These requirements are placed in two categories: - 1.) Transition time - 2.) Cross coupled voltage suppression The transition time of the 5244 is specified between a minimum of 30nsec and a maximum of 75nsec for phases 1 and 3 and a minimum of 30nsec and maximum of 90nsec for phases 2 and 4 when driving four 2416's. When using the driver in this configuration, no additional components (such as resistors) are necessary to be added in the output. However, if fewer than 4 2416's are driven by the #### PIN CONFIGURATION NOTES: 1. BOTH PIN 1 AND 8 MUST BE CONNECTED TO VSS. 2. BOTH PIN 9 AND 16 MUST BE CONNECTED TO VDD #### PIN NAMES | 11 - 14 | TTL INPUT | |---------------------------------------|-------------------| | $\overline{O}_1 \cdot \overline{O}_4$ | DRIVER OUTPUT | | $V_{DD}$ | +12V POWER SUPPLY | | NC | NOT CONNECTED | | Vss | GROUND | Figure 24. 5244 Pin Configuration. #### **BLOCK DIAGRAM** Figure 25. 5244 Block Diagram. #### Table IV. 5244 D.C. and Operating Characteristics. $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{DD} = +12V \pm 5\%$ , $V_{SS} = 0V$ | Symbol | Parameter | Min. | Limits<br>Typ. | Max. | Unit | Test Conditions | |------------------|--------------------------|----------------------|--------------------|----------------------|------|-------------------------------------------------------------------------| | IIL | Low Level Input Current | -10 | ±0.1 | 10 | μА | V <sub>IN</sub> ≤ V <sub>IL</sub> | | l <sub>IH</sub> | High Level Input Current | -10 | ±0.1 | 10 | μΑ | V <sub>IN</sub> ≥ V <sub>IH</sub> | | VIL | Input Low Voltage | | +1.2 | +0.85 | V | | | VIH | Input High Voltage | +2.0 | +1.5 | V <sub>DD</sub> +1.0 | V | | | VoL | Output Low Voltage | 0 | 0.03 | +0.1 | ٧ | I <sub>OL</sub> = 5mA | | V <sub>OH</sub> | Output High Voltage | V <sub>DD</sub> -0.1 | V <sub>DD</sub> 03 | V <sub>DD</sub> | V | I <sub>OH</sub> = -5mA | | I <sub>DD0</sub> | Standby Current | | 2.0 | 4.0 | mA | $V_{IN} \geqslant V_{IH}$ , $V_{IN} \leqslant V_{IL}$ , f = 0 MHz | | I <sub>DD1</sub> | Operating Current | | 75 | 105[1] | mA | $V_{IN} \geqslant V_{IH}$ or $V_{IN} \leqslant V_{IL}$ , f=0.67 MHz [2] | <sup>[1]</sup> $I_{DD1} = 4.0 \text{mA} + \frac{75.4 \text{mA}}{t_{0/2} (\text{in } \mu \text{s})}$ <sup>[2]</sup> Output load = four 2416 clock inputs or equivalents per Figure 23. 5244, an external capacitor must be added to each phase driver as shown in Figure 26. These capacitors must be added to assure that the driver transition time is not less than the minimum specified by the 2416. Figure 26. External Loading Requirements When Driving Fewer Than Four 2416's. A more difficult parameter to specify is the cross-coupled voltage transient resulting from driving four 2416's. Figure 27 shows the cross-coupling to be expected (vertical scale is exaggerated). The cross coupled noise suppression is specified both in level above and below quiescent and in time. The designer is reminded that the coupling transients shown assume a reasonable signal distribution the printed circuit board of the clock inputs. A typical distribution technique acceptable for CCD devices is shown in the Memory Array Layout section. The relationship between the 5244 driver output specification, and the 2416 input requirements are shown in Figure 28. As shown in these diagrams, the specifications associated with the 5244 allow an adequate noise margin when operating with the 2416's #### Typical Waveforms of the 5244 Typical waveforms of the 5244 driving 4 2416's are shown in Figure 29. The driver placement shown in this figure is that described in Figure 36. Figure 27. 5244 Output Cross-Coupled Voltage (Driving Four 2416's) Figure 28. Noise Margins Between 5244 Output Specs and 2416 Ø1 . . . . Ø4 Input Requirements. Figure 29. 5244 Typical Waveforms Driving Four 2416's. #### DRIVING CS, CE, ADDRESS AND DATA-IN LINES The remaining 2416 input lines, i.e. chip enable, chip select, address and data-in, exhibit a capacitive input of 4pF each. The low level margin (V<sub>IL1</sub>) for these inputs is V<sub>SS</sub> +.8V/-1.0V. The high level margin (V<sub>IH1</sub>) for these signals is V<sub>DD</sub> ±1.0 volts, except for data-in which has a V<sub>IHD</sub> from 3.5 volts to V<sub>DD</sub>+1 volt. The wide voltage margin on the data-in line allows it to be driven by a CMOS circuit or a TTL with a 470 $\Omega$ pull-up resistor or the same type of driver used for the CE, CS, and address lines. #### Maintaining Voltage Levels The internal line to line coupling capacitance between the low capacitance inputs is less than 1pF. In addition, coupling can exist between signals at the card level. To suppress this total cross coupling effect, and thus maintain the required voltage margins, a driver with a low output impedance to Vss and/or VDD is required. Generally, drivers utilizing CMOS, complementary collector, and the totem pole type configurations, with an over-driven emitter follower, will suppress or recover from the coupling transients with sufficient margin. A driver employing a passive pull-up resistor or an emitter follower without over-drive voltage produces marginal results. In addition to coupling, the over-shoot tendencies associated with the fast signal transition times also affect the voltage margins. It is important to locate the driver as close as possible to the memory array, usually split or branched from the center. Inserting a $10\Omega$ (for multilayer board) or a $20\Omega$ (for a two-sided printed circuit board) series damping resistor suppresses these over-shoot tendencies. The number of memory devices connected to the driver increases the coupling between inputs in addition to increasing the driver delay. These effects are shown in Figure 30 for an Intel $^{\$}$ 3245 and 5235 quad drivers VERTICAL: 2V/DIV Figure 30. Driver Waveforms as a Function of Loading. driving 4, 8, 32 and 64 2416 devices on a two sided printed circuit board array. #### Sensing and Data-Out Characteristics The 2416 data-out line is driven from an open drain MOS circuit which allows "OR" tying of the outputs. The access time of the 2416 is specified with a 5K pull-up resistor on the data-out pin to a 5 volt supply and a capacitive load of 50pF. The 50pF represents eight 2416 data-out lines OR tied. (i.e., 5pF per device and approximately .5pF/device stray capacitance.) The waveforms in Figure 31 show the results of connecting 4, 8 and 16 2416 data out lines to the input of a series 74 type TTL gate. The recovery time of the data-out line is determined from the RC time constant of the data out line pull up resistor (including the sensing device input resistance) and the total data-out line load capacitance. This time constant should be less than 60% of the data cycle time to allow the bus to recharge from the previous cycle. The minimum value of the pull-up resistor is determined from the 2416 (IOL) data out 3mA low sink current capability while maintaining less than +.45 volts above VSS (GND). Limiting the data out sink current to 3mA results in an effective minimum pullup resistance of 1.7K ohms when connected to 5 volts and 4K ohms when connected to 12 volts. The output of the 2416 goes low *only* when a logic "0" is read out. The output is held at a high level at all other times by the pull-up resistor. The advantage of this arrangement is that the time constant of the load capacitance and pull-up resistance has a minor effect on the access time. Care should be taken when using a large value of pull-up resistance to assure that noise coupled into the output during sense time is not excessive. In summary, the 2416 data out sensing characteristics are suitable to both high and low level CMOS VERTICAL: 1V/DIV HORIZONTAL: 100NSEC/DIV Figure 31. 2416 Data Out Waveforms OR Tied. inputs and TTL inputs. The Intel® 3212 high input impedance 8-bit latch with three state output or the 3404 6-bit latch also provides system advantages when used as a 2416 sensing device. #### CARD AND SYSTEM ORGANIZATION The optimum organization of a CCD memory card is determined by the memory application, card expansion capability and memory word size requirements of the system. When a simple parity check or single error correction is used, it is desirable to organize the memory card to minimize multiple bit errors by avoiding common drivers and sensing circuits to more than one bit in a word. This is easy to accomplish where large memory systems are required. If the card is organized in a one or two bit configuration, the number of bits per word is obtained by adding additional cards. For example, such a card might be organized as 512K words by 1 bit. For this case, 8 cards would be required to obtain a word size of 8 bits. This system is capable of a data rate of 2 megabytes/sec. Additional memory depth expansion is accomplished by additional basic storage units which also become very adaptable to four-phase clock bank switching techniques. Figure 32 shows the basic card organization for the 512K x 1-bit card. #### Megabit Storage Card In many previous systems, a requirement for a large amount of memory usually meant the necessity of having several printed circuit cards to achieve the storage requirements. With the introduction of a 16K CCD device, very high memory densities can be achieved on a single printed circuit card. As an example, the high density storage card shown in Figure 33 stores one million bits of information. This card is self contained in that all clock drivers, sense amplifiers, and data bus drivers are included on the card. This card is organized as 128K words x 8 bits (and can be modified to 64K x 16) as shown in Figure 35. The data rate of this memory is two megabytes per second (i.e. sixteen megabits per second) as configured. (This high data rate is achieved with the four-phase clocks cycling at minimum frequency of 55 KHz.) The combination of high density and high data rates make this type of card ideal for use in many types of applications. The 128K x 8 CCD storage card operates in parallel on the eight bits of a given word to achieve a data rate of sixteen megabits per second. If the data stream is to enter the memory system at a serial data rate of sixteen megabits per second then the memory interface can be slightly modified to eliminate undesirable interruptions to the input and output data streams. Such a modification is shown in Figure 34 (for an eight megabit data rate). #### Memory Array Layout A well grided power distribution in the memory array is a very important layout consideration. Both Figure 33. 128K Word X 8 Bit CCD Memory System (Megabit Card). Figure 34. Paralleling 2416 to Handle Very High Data Rates. voltage and ground buses should be bused in the horizontal and vertical directions through every memory component. Generally, the width of the bus traces is not as critical as the separation between the grid construction. Even in multilayer construction, an internally grided or continuous structure is important to minimize the charge and discharge paths from the array to the drivers. All memory array signal traces are usually 15 mils wide, which allows them to fit between the device pins with sufficient margin. However, at least 50 mil clock traces are recommended because of the peak currents involved with 2416 four-phase clock lines when several 2416s are driven with minimum transition times. It is recommended that these clock lines be run next to a GND line back to the driver as shown in Figure 36. These wider traces and the GND separation between them lowers the series inductance and coupling properties of these clock lines. However, the ground trace between the clock lines is not required when an internal ground plane or voltage plane is incorporated into the card. The memory array layout of the 64K x 16 memory described previously is shown in Figure 37. Figure 36. Four-Phase Clock Layout. Figure 35. 128K Word x 8 Bit Card Organization. Figure 37. 2416 Memory Array Layout. Figure 38. Transient Currents #### Memory Array Decoupling The 2416 decoupling requirements, as shown by the transient current waveforms in Figure 38, are very moderate. Tests show, from a 64 device 1 million bit board, that placing .1 $\mu$ F decoupling capacitors from V<sub>DD</sub> to V<sub>SS</sub> at every other device location in the array and a .1 $\mu$ F from V<sub>BB</sub> to V<sub>SS</sub> at the other devices will suppress the transient voltage spikes to less than 200 mV. However, on the four-phase clock drivers, a $1\mu F$ from $V_{DD}$ to $V_{SS}$ and $1\mu F$ from $V_{BB}$ to $V_{SS}$ is recommended for every two four-phase drivers. Tantalum capacitors ( $\sim 100 \mu F$ ) should also be added for low frequency decoupling. #### SUMMARY The 2416 has been shown to be a versatile and flexible memory device. This flexibility is maximized when a thorough understanding of the internal storage organization is achieved. Interface drivers and control circuits have been discussed for several of the more typical applications to demonstrate the ease with which the 2416 can be used. #### ACKNOWLEDGMENT Appreciation is extended to Jim Oliphant of the Application Engineering Department for his review and comments on this chapter. #### **SERIAL MEMORIES** | | | | | | Electrical Characteristics Over Temperature | | | | | | | | |------------|-------|-------------------|----------------------------------------|-------------------|---------------------------------------------|-----------------|---------------------------------|---------------------------|-----------------|----------------|--|--| | | Туре | No.<br>of<br>Bits | Description | No.<br>of<br>Pins | Data Re | p. Rate<br>Max. | Power<br>Dissipation<br>Max.[1] | Input<br>Output<br>Levels | Clock<br>Levels | Supplies[V] | | | | | 1402A | 1024 | Quad 256-Bit Dynamic | 16 | 10kHz | 5MHz | 500mW | TTL | MOS/TTL | 5, -5 or 5, -9 | | | | | 1403A | 1024 | Dual 512-Bit Dynamic | 8 | 10kHz | 5MHz | 500mW | TTL | MOS/TTL | 5, -5 or 5, -9 | | | | MOS | 1404A | 1024 | 1024-Bit Dynamic | 8 | 10kHz | 5MHz | 500mW | TTL | MOS/TTL | 5, -5 or 5, -9 | | | | GATE | 1405A | 512 | Dynamic Recirculating | 10 | 10kHz | 2MHz | 400mW | TTL | MOS/TTL | 5, -5 or 5, -9 | | | | SILICON GA | 2401 | 2048 | Dual 1024-Bit Dynamic<br>Recirculating | 16 | 25kHz | 1MHz | 350mW | TTL | TTL | +5 | | | | SILIC | 2405 | 1024 | 1024-Bit Dynamic<br>Recirculating | 16 | 25kHz | 1MHz | 350mW | TTL | TTL | +5 | | | | | 2416 | 16,384 | CCD Serial Memory | 18 | 125kHz | 2MHz | 300mW | TTL | MOS | +12, -5 | | | Note: Power Dissipation calculated with maximum power supply current and nominal supply voltages. ## **Support Circuits** # SUPPORT ## Using Support Circuits for Dynamic RAMs Jim Oliphant Application Engineering #### **Contents** | REFRESH SUPPORT CIRCUITS 11- | |---------------------------------------------| | Refresh Controllers/Address Multiplexer 11- | | 6-Bit Refresh Address Counter 11- | | Address Multiplexing 11- | | Refresh Timing Control 11- | | 3222 System Operation | | System Memory Cycle with Memory Not Busy11- | | Refresh Cycle with Memory Busy 11- | | System Memory Cycle with Memory Busy11- | | Refresh Memory Cycle with Memory Not Busy | | 3222 System Considerations 11- | | Burst Refresh Timing Generation 11- | | 16-Pin RAM Support Circuits 11- | | 3232/3234 Operation 11- | | 3232/3234 System Considerations11-10 | | DRIVER CIRCUITS FOR MEMORY ARRAYS11-10 | | TTL to MOS Level Converter Drivers 11-10 | | OTHER MOS LEVEL DRIVERS11-18 | | 3246 Operation | | 5234 and 5235 Operation | | SYSTEMS CONSIDERATIONS11-20 | | Transmission Line Effect | #### INTRODUCTION The evolution of semiconductor dynamic Random Access Memories has resulted in devices which are very easy to use in system applications. These devices have evolved to the point that, today, some are fully TTL compatible including clocks, while others have all but the clock input TTL compatible. Most random access memory devices are treated as "just another component" by system designers — a very desirable situation. Although there are many ways to design a solid and reliable memory system, care must be exercised in the implementation of the support circuits which "surround" the memory devices. In many cases, marginal memory system operation can be traced directly to marginal or inadequate peripheral components. This is especially true in those memory systems which exhibit "soft" failures. ("Soft" failures are usually not repeatable and are almost completely random.) These "soft" failures can result from timing glitches causes by refresh interference, inadequate high or low input levels to the memory device, or very tight timing constraints in the system. Using the reasonably conservative design techniques discussed in this Application Brief allows the memory system designer to obtain maximum system speed with minimum peripheral power. This, in turn, allows the system into which the memory goes to treat its memory as just another "black box." Common characteristics of dynamic RAMs are the requirements for: - 1. Refresh - 2. Signal drive (TTL or MOS level) The first requirement allows high density, high speed, and low power RAMs to be designed in the first place. The second requirement is the result of the large number of memory devices (and therefore high capacitance) usually contained on a printed circuit board. The pupose of this Application Brief is to describe support circuits which are used to perform refresh control and multiplexing functions and drivers used to drive the memory array. The devices described are used primarily with 16 and 22-pin 4K and 16-pin 16K RAMs. For reference, those devices to be described in this Brief are shown in Table I. This Application Brief is divided into two major sections. The first section describes Refresh Controllers and Address Multiplexers and the second section describes TTL and MOS level drivers (for clocks, address lines, etc.). #### REFRESH SUPPORT CIRCUITS Two relatively new types of memory support circuits have been made available recently, Refresh Controllers and Address Multiplexers. The devices in this category which will be discussed are Refresh Controller/Address Multiplexer — Intel® 3222, and Address Multiplexers — Intel® 3232 and 3242. As shown in Table I, the 3222 is used primarily with 22-pin 4K RAMs, while the 3232 and 3242 are used with the 16-pin 4K and 16K RAMs, respectively. #### Refresh Controllers/Address Multiplexers In any memory system utilizing dynamic RAMs, some method must be provided to periodically refresh the contents of memory. Although the design of a refresh controller using standard TTL logic gates is not difficult, care is required to avoid refresh interference (especially in asynchronous systems). Refresh interference is usually caused by the inability of system logic to distinguish between a simultaneous memory cycle and refresh cycle request. The cause is most likely the result of using a latch improperly in trying to distinguish between the two types of cycles. An example of the improper use of a latch is shown in Figure 1. In this figure, the D input is asynchronous from the clock input C. If both should occur simultaneously, the set-up time required between the clock and data inputs is violated and the latch state is indeterminate for an undefined period of time. This indeterminate state can cause both a refresh and memory cycle to be started almost simultaneously, causing errors to occur. **Table I. Support Circuit Characteristics** | FUNCTIONS PERFORMED | DEVICE | | | | | |--------------------------------------------------------|--------|------|------|--|--| | | 3222 | 3232 | 3242 | | | | Refresh Controller | Х | | | | | | Refresh Counter | Х | х | х | | | | 12 Two-Way Multiplexers<br>(used with 22-pin 4K RAM) | X | | | | | | 6 Three-Way Multiplexers<br>(used with 16-pin 4K RAM) | | х | | | | | 7 Three-Way Multiplexers<br>(used with 16-pin 16K RAM) | | | х | | | | Driver Capability | | х | х | | | | Zero Refresh Address Detect | | х | х | | | Figure 1. Improper Use of Latch \_\_\_\_\_ In addition to logic controller functions, the system refresh controller is required to have a sequential counter for the refresh addresses and an address multiplexer to multiplex between refresh and system addresses. Most controller designs able to handle all of the above requirements require a minimum of 12 IC packages in addition to a moderate amount of design and debug time. The Intel® 3222 is designed to perform the functions associated with a system refresh controller. The 3222 is designed especially for systems using 22-pin 4K RAMs such as the Intel® 2107B. The 3222 performs the following functions: - Selection between a Refresh and Read/Write cycle (system control) - 2. 64 refresh address counter - 3. 6-bit refresh and system address multiplexer - 4. Refresh timing control generator Figure 2. 3222 Pin Configuration Figure 3. 3222 Block Diagram The pin configuration for the 3222 is shown in Figure 2. An internal block diagram of this device is shown in Figure 3, outlining the four functions described previously. The use of the 3222 is made easier if the designer understands the internal logic circuits of the device. The internal logic diagram of the 3222 is shown in Figure 4. Each of the four device functions is described using the internal logic diagram. #### **System Control** The system control logic internal to the 3222 performs two functions: - Selects either a Refresh or Read/Write Cycle (depending on input). - Provides external control signals back to the system. The first function — selection between a refresh and read/write cycle — is most important to the designer because it eliminates the chance of refresh interference associated with many new system designs. This function is performed by the priority latch shown in Figure 4. This latch has been designed so that the simultaneous occurrence of a cycle request (CYREQ) and refresh request (REFREQ) does not cause the latch to enter a long period of indecisiveness. (This problem may occur when such a latch is implemented with standard TTL logic gates.) The second function — providing external control signals to the system — is implemented by the generation of the three control signals. These signals and their functions are: 1. Start Cycle: (STARTCY) Occurs shortly after a Refresh or Read/Write cycle is initiated. This signal is used by external control logic to start memory system timing. 2. Refresh On: (REFON) This signal is a logic low only when refresh cycle is beginning or is in progress. Acknowledge: (ACK) ACK is a logic low *only* when the system is in a read or write cycle. #### 6-Bit Refresh Address Counter An internal 6-bit refresh address counter provides for the refresh of the first 64 low-order addresses required for 4K RAMs. The address counter is automatically incremented by one at the end of every Refresh cycle. In addition, the counter is wrapped around so that after the 64th count the counter automatically resets to the first refresh address. Figure 4. 3222 Internal Logic Diagram Support Circuits #### Address Multiplexing An internal 2-input-, 6-channel address multiplexer selects either the 6-bit refresh address or the 6 low-order system addresses. To allow minimum access time systems to be designed using the 3222, the 6 low-order system addresses are selected (i.e., available at the output pins) at all times except for refresh. #### Refresh Timing Control To round out the capability of the 3222, a refresh timing one-shot is incorporated in the device. This one-shot allows a distributed refresh mode to be used with no external circuits added. (If burst refresh is desired, an external one-shot is added, as will be explained later.) The timing of the refresh interval is controlled by a simple RC network connected as shown in Figure 5. The relationship between the RC time constant and the time between refresh is given by: $$1. \frac{t_{REF}}{r} = 0.63R_xC_x$$ where: t<sub>REF</sub> = Total time between refreshes in msec (e.g., 2 msec). r = number of device addresses to be refreshed $R_x$ = external timing resistor in $k\Omega$ $C_x$ = external timing capacitor in $\mu F$ The range of values associated with $R_{\boldsymbol{x}}$ and $C_{\boldsymbol{x}}$ are: 2. $$3 k\Omega \le R_x \le 10 k\Omega$$ and 3. $$0.005 \ \mu F \le C_x \le 0.02 \ \mu F$$ These conditions on $R_x$ and $C_x$ result in a range of refresh intervals (assuming r=64) of: 4. $$0.6 \text{ msec} \le t_{REF} \le 8.1 \text{ msec}$$ This refresh range includes virtually all system refresh requirements for 64 refresh address RAMs. Figure 5. Refresh Timing Control Figure 6. 3222 Timing States #### 3222 System Operation The 3222 Refresh Controller/Address Multiplexer is designed for memory systems using 22-pin RAMs such as the 2107B. The following discussion concentrates on the use of the 3222 in a system using just such a RAM. Because of the plethora of RAM timing specifications available, the discussion will be limited to the operation of the device with only those timing parameters critical to the 3222 being mentioned. The two timing diagrams showing the combinations of system memory cycles/refresh cycles for the two Busy states are shown in Figure 6. A schematic of Figure 7. Timing/Control Logic for 3222 the logic required to implement timing/control for the 3222 is shown in Figure 7. In order to simplify the explanation of circuit operation, the discussion is limited to the following examples: - 1. System Memory Cycle with Memory Not Busy - 2. Refresh Cycle with Memory Busy (following System Cycle) - 3. System Memory Cycle with Memory Busy (following Refresh Cycle) - 4. Refresh Cycle with Memory Not Busy The above four conditions are shown in Figure 8. using Cycle Request ( $\overline{CYREQ}$ ) and Refresh Request ( $\overline{REFREQ}$ ). In all system memory cycle examples, it is assumed that the system addresses are valid at the 3222 inputs ( $A_0-A_5$ ) coincident with cycle request. #### System Memory Cycle with Memory Not Busy The first example is for a system memory cycle with memory not busy (refer to Figure 6a). The control function is followed by the arrows labeled 1-4. When CYREQ goes low, start cycle (STARTCY) goes low at or before t<sub>RS</sub> time (arrow 1). The STARTCY output is used to trigger a Busy latch at or after t<sub>HOLD</sub> time. When the externally generated Busy signal goes low, it automatically sends STARTCY high and issues an acknowledge (ACK) command from the 3222. The ACK output of the 3222 is used to signal the system controller that a memory cycle has been initiated and accepted by the processor. It is important to note that the system controller cannot issue a memory cycle request and not monitor the acknowledge output in an asynchronous system, since there is no other way to assure that the command has been accepted by the 3222. In a asynchronous system, however, the acknowledge out need not be monitored if refresh is designed not to occur during a data cycle. Figure 8. Four 3222 "Wait" States #### Refresh Cycle with Memory Busy The second example (for a refresh cycle with the memory busy) shows the timing expected to/from the 3222 for a refresh cycle requirement during a system access cycle. In this case, refresh has been requested while BUSY is low; i.e., the system is busy. After BUSY is set high (the REFREQ is still low) the STARTCY out goes low a maximum of t<sub>RS</sub> later. After BUSY goes high, the refresh on output (REFON) goes low, indicating the 3222 has accepted the refresh request. The STARTCY output going low is again used to set the external BUSY input low. Shortly after BUSY goes low, STARTCY and REFREQ are reset (i.e., go high) after the time indicated in Figure 6b, and the refresh addresses are valid at or after t<sub>BAR</sub> time. #### System Memory Cycle with Memory Busy The third example assumes that the memory system is busy with a refresh cycle when a system access is requested. The major difference between this example and example 1 is that the system addresses at the output of the 3222 are not valid until after $t_{BAM}$ time. It is noted that $t_{BAM}$ is much greater than $t_{AA}$ (see Figure 6c). Care should be exercised to assure that addresses are valid at the memory device at or before the clock (chip enable for the 2107B) goes high. More will be discussed about these requirements in the 3222 systems considerations section. #### Refresh Memory Cycle with Memory Not Busy The last example gives the timing for a lonesome refresh out in the middle of nowhere. The major difference between this example and example 2 is the occurrence of $\overline{REFON}$ . When the memory is not busy, refresh is delayed by $t_{RRC}$ relative to the refresh request input. All other timing conditions are as described in example 2. #### 3222 System Considerations There are many ways to interface a 3222 to a memory system as there are creative designers. Therefore, it is useless to describe in detail the cleverness of a particular design. However, several hints regarding what to watch out for (or-how-not-to-foul-things-up-before-you-even-get-started) in the interface are useful. These hints are the requirements of the memory component used and not because of the 3222. The following hints should be observed: - Do not allow start cycle to begin a memory cycle before the addresses are valid at the memory component (see Figure 9). In an asynchronous system (where a system cycle or refresh cycle can be requested while the memory is busy) this means using the start cycle to address output delay maximum of t<sub>BAM</sub> and not t<sub>AA</sub>. - 2. If delay lines are used as the timing element in the STARTCY path, care should be exercised to assure that the STARTCY output is long enough to propagate through the delay line with minimum distortion. The STARTCY output can be very short if a fixed pulse width is used for CYREQ and REFREQ (see Figure 10). This condition may result in the delay line not transmitting the signal properly (see Figure 11). For this reason, externally generated Figure 9. Possible Timing Conflict in Chip Enable Address Path Figure 10. STARTCY Pulse Width CYREQ and REFREQ inputs should be generated as shown in Figure 12. As shown in Figure 12, a latch is used to form the cycle and refresh requests CYREQ and REFREQ, respectively. When a cycle is requested (either for an access or refresh), the request remains valid until it is serviced. An Acknowledge (ACK) for a memory request or a refresh on (REFON) are required to remove the request from the line. - If a delay line is used on STARTCY, the line should not be driven directly from the 3222 because of insufficient output drive for this application. - 4. Note that the address outputs $(O_0-O_5)$ are buffered before driving a memory array. The 3222 output drive is not normally sufficient to drive the memory array directly. - 5. A power-on reset must be provided to the 3222 to assure proper start-up operation. This reset should be a negative-going pulse on the BUSY line and is best provided by momentarily clamping the BUSY input to ground. The time constant selected should assure that the BUSY input is held at or below V<sub>IL(MAX)</sub> until the V<sub>CC</sub> (+5V) supply has stabilized. #### **Burst Refresh Timing Generation** The 3222 is capable of generating both sequential and burst refresh cycles. Sequential refresh has been previously discussed. Consider the requirements for burst refresh generation. Burst refresh is used primarily in systems which cannot be interrupted for refresh during data operation. These systems must have a time period when no memory accesses are required so that the entire memory can be refreshed. A circuit which allows for burst refresh cycles is shown in Figure 13. Figure 11. Delay Line Effects NOTE: LATCH 2 NEEDED ONLY IF REFRESH GENERATED EXTERNAL FROM 3222 Figure 12. External Generation of CYREQ and REFREQ Operation of the circuit shown in Figure 13 is as follows. The refresh timing interval (usually 2 ms) is generated by timing circuits internal to the 3222 by using appropriate values of $R_{\rm x}$ and $C_{\rm x}$ . When the 3222 timer signals for refresh $(\overline{\rm Q})$ output on the 3222 goes low), single-shot $S_1$ is triggered. The timing interval of $S_1$ is 64 times the refresh cycle time of the memory devices (for memory devices requiring 64-cycle refresh). $S_1$ allows astable multi-vibrator $A_1$ to cycle through all 64 refresh addresses at the desired cycle time (e.g., 500 ns). Refresh addresses are counted automatically at the completion of each refresh cycle. Note that $S_1$ is required because the $\overline{\rm Q}$ output of the 3222 goes high after the first refresh cycle. Figure 13. Burst Refresh Connections #### 16-Pin RAM Support Circuits The support circuits required for 16-pin dynamic RAMs differ from those required for 22-pin devices. The primary difference for 16-pin RAMs (both 4K and 16K) is the requirement for three-way multiplexing on the address lines. (Recall that a single address line performs the functions of row, column, and refresh address.) The class of devices available for supporting 16-pin RAM memories are called Refresh Counter/Address Multiplexers. The two devices of this type to be discussed in this Application Brief are the Intel® 3232 and 3242. These devices are designed primarily for interface to the memory array when using 16-pin 4K and 16K RAMs, respectively. The high packaging density realized by using 16-pin 4K RAMs is made possible by multiplexing the 12 (14 for 16K) system addresses on 6 (7 for 16K) pins. Because the addresses are multiplexed, it is necessary to provide two strobe clocks. These clocks are called Row Address Strobe (RAS) and Column Address Strobe (CAS). The relationship of addresses to RAS and CAS is shown in Figure 14. Operation of these 16-pin RAMs requires a three-way multiplexer to provide for the following functions: - low-order system addresses for the Row Address Strobe. - 2. high-order system addresses during $\overline{CAS}$ . - 3. refresh addresses during refresh cycle. #### 3232/3242 Operation Operation of the Intel® 3242 is identical to the 3232, with one exception. This difference is that a 7-bit, three-way multiplexer is provided on the 3242 (allowing 14 system addresses, to be multiplexed by the device). Otherwise, description of operation of the 3232 applies equally to the 3242. The pin configuration and logic diagram of the 3232 is shown in Figure 15. For completeness the pin configuration and logic diagram for the 3242 is shown in Figure 16. The 3232/3242 provides four basic functions: - 1. Address multiplexing - 2. Refresh address counting - 3. Refresh address zero detect output - 4. Memory array address drive capability. Timing considerations for a system memory cycle and refresh cycle are shown in Figures 17 and 18, respectively. The logic operation is evident from Figures 15 and 16. The zero detect function provides a means of keeping track of refresh addresses during burst mode refresh cycles. When using the 3232/3242 it is important to remember that momentary indications of zero detect are likely when incrementing the refresh address counter. NOTE: [1] HOLDING COLUMN ADDRESSES STABLE THROUGHOUT CAS IS NOT REQUIRED BY DEVICE, BUT IS DESIRABLE FROM SYSTEM STANDPOINT. Figure 14. Pin Dynamic RAM Clock Timing Figure 15. Pin Configuration and Logic Diagram Figure 16. 3242 Pin Configuration and Logic Diagram #### 3232/3242 System Considerations Interfacing the 3232/3242 to memory systems is very simple. An example of such an interface is shown in Figure 19. The 3232/3234 is specified for driving a capacitance load of 250 pF. Since the 4K/16K address inputs are implemented with MOS devices, there is only low input leakage current in both the high and low logic states. The address input capacitance is a maximum of 7 pF on the Intel® 2104A (16-pin 4K RAM). This indicates that, if worst case address capacitance is assumed, the 3232/3242 can drive 32 RAM devices, taking into account stray line capacitance. A more detailed description of the 3232/3242 as a driver is found in the Driver Circuits for Memory Arrays Section, along with various other types of drivers. #### DRIVER CIRCUITS FOR MEMORY ARRAYS Drivers for semiconductor memory arrays fall into two general categories: - Low level (TTL, ECL) to MOS level converter/ drivers (for MOS level clocks, etc.) - TTL-TTL buffer drivers (for data lines, addresses, etc.). These categories are treated separately in this Application Brief. #### TTL to MOS Level Converter/Drivers The continual improvement in TTL to MOS level drivers have kept pace with dynamic RAMs in ease of use. Gone are the days when drivers required external components (such as transistors or capacitors) or an extra power supply (usually 3V above the supply required for the memory). Today, there are several types of TTL-MOS drivers which require no external components nor additional power supplies for proper operation. Figure 17. System Cycle Timing Relationships Figure 18. Refresh Cycle Timing Relationships Figure 19. 3232/3242 Memory Array Interface Intel has produced a complete family of Quad High Voltage Clock Drivers as shown in Figure 20. Figure 20 also shows the pin configuration for each of the members of the driver family. The device speed, listed in Table II, is the maximum worst case value from the data sheet. For consistency, each driver is specified with minimum, typical, and maximum delays which correspond to load values of 150, 200 and 250pF, respectively, which also correspond to the minimum, typical and maximum capacitance, respectively, of nine 2107B chip enable inputs plus associated stray capacitance. The two level gating structure, shown in the logic diagram, Figure 21, is common to all but the 3246. The gating structure for the 3246 is shown in Figure 28. The 3245 is designed specifically to support the Intel® 2107B, although its input and output levels make it compatible with many other N-channel MOS RAMs. A specific application of the 3245 can be seen in the 2107B section of this handbook, where the Row Enable selection is accomplished by using this device. | $\bar{l}_1 - \bar{l}_4$ | DATA INPUTS | 0,-0 | 4 DRIVER OUTPUTS | |------------------------------------------|----------------------|-----------------|----------------------| | $\bar{\mathbb{E}}_1, \bar{\mathbb{E}}_2$ | ENABLE INPUTS | V <sub>cc</sub> | +5V POWER SUPPLY | | R | REFRESH SELECT INPUT | V <sub>DD</sub> | +12V POWER SUPPLY | | č | CLOCK CONTROL INPUT | VEE | -5.2V POWER SUPPLY | | NC | NO CONNECTION | G | ECL GROUND REFERENCE | Figure 20. Quad Clock Driver Pin Configuration Figure 21. 3245, 5234, 5235 Quad Family Logic Diagram Table II. Quad Clock Drivers | Device | ce Input Level Output Level Speed | | Power | Power | | | | |---------|-----------------------------------|----------------------|-------|----------------------|----------|-------------|-------------| | Туре | V <sub>IL</sub> | V <sub>IH</sub> | VoL | Voh | (1) | Dissipation | Supplies | | 3245 | 0.8 | 2.0 | 0.45 | V <sub>DD</sub> -0.5 | 32nS | 485mW | +5,+12 | | 3246 | -1.500 | -1.025 | 0.45 | V <sub>DD</sub> -0.5 | 30nS | 725mW | +5,+12,-5.2 | | 5234 | 2.0 | V <sub>DD</sub> -2.0 | 0.4 | V <sub>DD</sub> -0.4 | 100nS | 1.4μW | +12 | | 5235/-1 | 0.8 | 2.0 | 0.4 | V <sub>DD</sub> -0.4 | 90/120nS | 27mW | +12 | Note: 1. Maximum Delay and Transition Time Driving 1 TTL Gate and 250pF. Table III. 3245 D.C. Characteristics $T_A = 0^{\circ} C$ to 75°C, $V_{CC} = 5.0 V \pm 5\%$ , $V_{DD} = 12 V \pm 5\%$ . | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | |-----------------|-------------------------------------------------------------------------------------------|-----------------------|----------------------|------|------------------------------------------------| | I <sub>FD</sub> | Input Load Current, $\bar{l}_1$ , $\bar{l}_2$ , $\bar{l}_3$ , $\bar{l}_4$ | | -0.25 | mA | V <sub>F</sub> = 0.45V | | IFE | Input Load Current, $\overline{R}$ , $\overline{C}$ , $\overline{E}_1$ , $\overline{E}_2$ | | -1.0 | mΑ | V <sub>F</sub> = 0.45V | | I <sub>RD</sub> | Data Input Leakage Current | | 10 | μΑ | V <sub>R</sub> = 5.0V | | IRE | Enable Input Leakage Current | | 40 | μΑ | V <sub>R</sub> = 5.0V | | VOL | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 5mA, V <sub>IH</sub> = 2V | | *OL | | -1.0 | | V | I <sub>OL</sub> = -5mA | | V <sub>OH</sub> | Output High Voltage | V <sub>DD</sub> -0.50 | | ٧ | I <sub>OH</sub> = -1mA, V <sub>IL</sub> = 0.8V | | •ОН | — Voltage | | V <sub>DD</sub> +1.0 | V | I <sub>OH</sub> = 5mA | | VIL | Input Low Voltage, All Inputs | | 0.8 | ٧ | | | VIH | Input High Voltage, All Inputs | 2 | | V | | Table IV. 3245 Power Supply Current Drain and Power Dissipation | Symbol | abol Parameter Typ. | | Max. | Unit | Test Conditions — Input states to ensure the following output states: | Additional Test Conditions | | | | |-----------------|------------------------------|-----|------|------|-----------------------------------------------------------------------|----------------------------------------------------|--|--|--| | Icc | Current from V <sub>CC</sub> | 23 | 30 | mA | | | | | | | I <sub>DD</sub> | Current from V <sub>DD</sub> | 19 | 26 | mA | | | | | | | P <sub>D1</sub> | Power Dissipation | 365 | 485 | mW | High | | | | | | | Power Per Channel | 91 | 121 | mW | | V <sub>CC</sub> = 5.25V<br>V <sub>DD</sub> = 12.6V | | | | | Icc | Current from V <sub>CC</sub> | 29 | 39 | mA | | | | | | | I <sub>DD</sub> | Current from V <sub>DD</sub> | 12 | 15 | mA | | | | | | | P <sub>D2</sub> | Power Dissipation | 300 | 388 | mW | Low | | | | | | | Power Per Channel | 75 | 97 | mW | | | | | | Table V. 3245 A.C. Characteristics. T<sub>A</sub> = 0 $^{\circ}$ to 75 $^{\circ}$ C, V<sub>CC</sub> = 5.0V $\pm 5\%$ , V<sub>DD</sub> = 12V $\pm 5\%$ | Symbol | Parameter | Min,[1] | Typ.[2,4] | Max.[3] | Unit | Test Conditions | |-----------------|------------------------|---------|-----------|---------|------|---------------------------| | t_+ | Input to Output Delay | 5 | 11 | | ns | R <sub>SERIES</sub> = 0 | | t <sub>DR</sub> | Delay Plus Rise Time | | 20 | 32 | ns | R <sub>SERIES</sub> = 0 | | t <sub>+-</sub> | Input to Output Delay | 3 | 7 | | ns | R <sub>SERIES</sub> = 0 | | t <sub>DF</sub> | Delay Plus Fall Time | | 18 | 32 | ns | R <sub>SERIES</sub> = 0 | | tŢ | Output Transition Time | 10 | 17 | 25 | ns | R <sub>SERIES</sub> = 20Ω | | t <sub>DR</sub> | Delay Plus Rise Time | | 27 | 38 | ns | R <sub>SERIES</sub> = 20Ω | Notes: 1. C<sub>L</sub> = 150pF (minimum C<sub>L</sub> for 9 4K RAMs) 2. C<sub>L</sub> = 200pF (typical C<sub>L</sub> for 9 4K RAMs). Typical values measured at T<sub>A</sub> = 25°C. 3. C<sub>L</sub> = 250pF (maximum C<sub>L</sub> for 9 4K RAMs). 4. Refer to Figure 22 for waveforms used. The 3245, whose pin configuration is shown in Figure 20a has DTL and TTL compatible inputs as shown in Table III. The D.C. characteristics and power dissipation for various outputs states is shown in Table IV. Table VI. 3245 Input Capacitance | Symbol | Test | Тур. | Max. | Unit | |-----------------|----------------------------------------------------------------------------------------------|------|------|------| | CIN | Input Capacitance, $\overline{l_1}$ , $\overline{l_2}$ , $\overline{l_3}$ , $\overline{l_4}$ | 5 | 8 | рF | | C <sub>IN</sub> | Input Capacitance, $\overline{R}$ , $\overline{C}$ , $\overline{E}_1$ , $\overline{E}_2$ | 8 | 12 | рF | Figure 22, 3245 Waveforms The A.C. characteristics are shown in Table V and the capacitance of the input pins is shown in Table VI. Figure 22 shows the threshold levels used in determining the delays specified in Table V. Graphs showing the effect of capacitance loads on delay and rise times are shown in Figures 23a and b. Waveforms of the 3245 driver in a 2107B system are shown in Figure 24a-d. The driver configuration used is shown in Figure 25. Figure 24 shows the leading and trailing edge of chip enable at both the beginning and ending of the printed line for an added series resistance R of $10\Omega$ . Note the transition time and overshoot for each of these edges. The overshoot is worst case at the leading edge at the driver end and on the trailing edge at the end of the line. The trailing edge overshoot is 2.2V while the leading edge overshoot is 1.5V. Both values are very marginal for system operation. The effect of increasing the series resistance to $20\Omega$ for the above driver is shown in Figure 24. Note that the transition time has increased but is still within entirely acceptable limits and the over- shoots have been cut in half, the driver is now operating in an acceptable mode with minimal overshoot. The effect of high temperatures $(70^{\circ}\text{C})$ on the 3245 is shown in Figure 26. A $20\Omega$ series resistor is used with the driver. The power dissipation values shown in Table II are based on worst case conditions; power supplies at maximum voltage levels and outputs continuously enabled. In reality, the drivers operate on some duty cycle, as determined by the memory system cycle specifications. To realistically determine the power dissipated by the driver at a system level, calculations should be performed as shown below. Referring to the 2107B chapter of this handbook, the minimum timing for a 2107B is with CE high for 230nS and low for 130nS for a 400nS minimum cycle. The total power dissipated in the driver for each cycle will be the sum of the power as shown by equation (1). For each memory cycle, 1 of the 4 driver elements will execute a cycle, while the other 3 outputs will remain low. LOAD CAPACITANCE (pF) (a) Figure 23. 3245 Delay and Transition Times as a Function of Load Capacitance Figure 24. 3245 Typical Driver Waveforms Figure 25. 3245 Driver Configuration Figure 26. 3245 Driver Waveform with Temperature = 70°C # OTHER MOS LEVEL DRIVERS 3246 Operation The Intel® 3246 is a QUAD ECL to MOS Driver designed for driving 4K N-channel MOS RAMs. The pin configuration and logic diagrams are shown in Figures 27 and 28. The device requires three power supplies, $V_{DD} = 12V$ , $V_{CC} = +5V$ and the ECL reference voltage $V_{EE}$ of -5.25V. PIN NAMES | Ĩ <sub>1</sub> -Ĩ <sub>4</sub> | DATA INPUTS | 01-04 | DRIVER OUTPUTS | |--------------------------------|----------------------|-----------------|--------------------| | Ē | ENABLE INPUT | V <sub>cc</sub> | +5V POWER SUPPLY | | R | REFRESH SELECT INPUT | V <sub>DD</sub> | +12V POWER SUPPLY | | c | CLOCK CONTROL INPUT | VEE | -5.2V POWER SUPPLY | | | | G | ECL GROUND REF. | Figure 27. 3246 Pin Configuration Figure 28. 3246 Logic Diagram Tables VIII and IX presents the DC characteristics, including the power supply drain and input and output levels. To aid overall system planning, the supply currents are shown for outputs both high and low, so that power dissipation can be calculated as was done in the 2107B chapter. #### Table VIII. 3246 D.C. Characteristics $T_A = 0^{\circ}$ C to 75°C, $V_{CC} = 5.0V \pm 5\%$ , $V_{DD} = 12V \pm 5\%$ , $V_{EE} = -5.2V \pm 5\%$ . | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | |-----------------|-----------------------------------------------------------|----------------------|--------|------|---------------------------------------------------| | I <sub>FD</sub> | Input Load Current, T1, T2, T3, T4 | | 0.5 | mA | V <sub>F</sub> = -0.8V | | IFE | Input Load Current, R, C, E <sub>1</sub> , E <sub>2</sub> | | 3.0 | mA | V <sub>F</sub> = -0.8V | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | ٧ | I <sub>OL</sub> = 10mA, V <sub>IH</sub> = -1.025V | | V <sub>OH</sub> | Output High Voltage | V <sub>DD</sub> -0.5 | | V | I <sub>OH</sub> = -1mA, V <sub>IL</sub> = -1.500V | | VIL | Input Low Voltage, All Inputs | | -1.500 | V | | | VIH | Input High Voltage, All Inputs | -1.025 | | ٧ | | Table IX. 3246 Power Supply Current Drain and Power Dissipation | Symbol | Parameter | Тур. | Max. | Unit | Test Conditions — Input states to ensure the following output states: | Additional Tes<br>Conditions | | |-----------------|------------------------------|------|------|------|-----------------------------------------------------------------------|------------------------------|--| | Icc | Current from V <sub>CC</sub> | 20 | 26 | mA | | | | | I <sub>DD</sub> | Current from V <sub>DD</sub> | 22 | 30 | mA | | | | | lee | Current from VEE | -31 | -39 | mA | High | | | | P <sub>D1</sub> | Power Dissipation | 550 | 725 | mW | | V <sub>CC</sub> = 5.25V | | | | Power Per Channel | 137 | 181 | mW | | V <sub>DD</sub> = 12.6V | | | Icc | Current from V <sub>CC</sub> | 20 | 26 | mA | | V <sub>FF</sub> = -5.46V | | | IDD | Current from V <sub>DD</sub> | 14 | 20 | mA | | VEE - 5.40 V | | | IEE | Current from V <sub>EE</sub> | -29 | -36 | mA | Low | | | | P <sub>D2</sub> | Power Dissipation | 440 | 585 | mW | | | | | | Power Per Channel | 110 | 146 | mW | | | | #### Table X. 3246 A.C. Characteristics $T_{A}$ = 0° to 75°C, $V_{CC}$ = 5.0V ±5%, $V_{DD}$ = 12V ±5%, $V_{EE}$ = -5.2V ±5%. | Symbol | Parameter | Min.[1] | Typ. <sup>[2]</sup> | Max.[3] | Unit | Test Conditions | |-----------------|-----------------------|---------|---------------------|---------|------|---------------------------| | t_+ · | Input to Output Delay | 8 | 12 | | ns | R <sub>SERIES</sub> = 0 | | t <sub>DR</sub> | Delay Plus Rise Time | | 18 | 30 | ns | R <sub>SERIES</sub> = 0 | | t+~ | Input to Output Delay | 8 | 14 | | ns | R <sub>SERIES</sub> = 0 | | t <sub>DF</sub> | Delay Plus Fall Time | | 25 | 35 | ns | R <sub>SERIES</sub> = 0 | | t <sub>R</sub> | Rise Time | 10 | 17 | 25 | ns | R <sub>SERIES</sub> = 20Ω | | <sup>t</sup> ďR | Delay Plus Rise Time | | | 40 | | R <sub>SERIES</sub> = 20Ω | Notes: 1. $C_L = 150pF$ (minimum $C_L$ for 9-4K RAMs). 2. CL = 200pF (typical CL for 9.4K RAMs). Typical values measured at $T_A$ = 25°C. 3. CL = 250pF (maximum CL for 9.4K RAMs). 4. Refer to Figure 29 for waveforms. Figure 29. 3246 Waveform The AC characteristics are shown in Table X, as specified with the waveforms shown in Figure 29. The capacitive load attached to the output of the driver will affect the effective device speed. For this reason, the AC characteristics are specified with capacitive load values corresponding to typical system configurations. Figures 30a and b show the speed variations as a function of other capacitive loads. The input capacitance of the various input pins are shown in Table XI. #### Table XI. 3246 A.C. Characteristics $T_A = 25^{\circ}C$ | Symbol | Test | Тур. | Max. | Unit | |-----------------|---------------------------------------------------------------------------------------------------------------|------|------|------| | C <sub>IN</sub> | Input Capacitance, $\overline{I}_1$ , $\overline{I}_2$ , $\overline{I}_3$ , $\overline{I}_4$ , $\overline{R}$ | 4 | 7 | рF | | CIN | Input Capacitance, C, E | 8 | 12 | pF | #### **DELAY PLUS TRANSITION TIME** VS. LOAD CAPACITANCE #### INPUT TO OUTPUT DELAY VS. LOAD CAPACITANCE Figure 30. 3246 Delays vs. Load Capacity #### 5234 and 5235 Operation The Intel® 5234 and 5235 are respectively CMOS to MOS and TTL to MOS drivers implemented with Silicon Gate CMOS technology. Because of the very low power drain each device is suitable for systems where battery backup is used. The pin configuration is shown in Figure 20b, and the logic configuration is shown in Figure 21. The DC characteristics are shown in Tables XII and XIII for both devices. The AC characteristics for the 5234 are shown in Table XIV, with waveforms shown in Figure 31a. In a similar manner Table XV and Figure 31b present the AC characteristics and waveforms for the 5235. Pertinent input capacitance information is presented in Table XVI. Table XII. 5234 D.C. Characteristics $T_A = 0^{\circ} C$ to $70^{\circ} C$ , $V_{DD} = 12V \pm 5\%$ . | Symbol | Parameter | Min. | Тур.[1] | Max. | Unit | Test Conditions | |------------------|------------------------------------|----------------------|-----------------------|----------------------|------|----------------------------------------------------------------------------| | ILI | Input Load Current, I1, I2, I3, I4 | | | 0.1 | μА | V <sub>IN</sub> = 0 to V <sub>DD</sub> | | | O to the Notice | | 0.15 | 0.4 | ٧ | I <sub>OL</sub> = 5mA | | VoL | Output Low Voltage | -1.0 | -0.15 | | | I <sub>OL</sub> = -5mA | | | Output High Voltage | V <sub>DD</sub> -0.4 | V <sub>DD</sub> -0.15 | | ٧ | I <sub>OH</sub> = -5mA | | Voн | Output High Voltage | | V <sub>DD</sub> +.15 | V <sub>DD</sub> +0.5 | | I <sub>OH</sub> = 5mA | | V <sub>IL</sub> | Input Low Voltage, All Inputs | | | 2.0 | V | | | V <sub>IH</sub> | Input High Voltage, All Inputs | V <sub>DD</sub> -2.0 | | | V | | | lDD | Supply Current | | 0.1 | 100 | μΑ | V <sub>DD</sub> = 13.2V, f = 0 | | I <sub>DD1</sub> | Supply Current | | 13 | 20 | mA | V <sub>DD</sub> = 13.2V, f = 1MHz,<br>C <sub>L</sub> = 0, (See Figure 15a) | Note 1: Typical values are at 25°C and nominal voltage. #### Table XIII. 5235 D.C. Characteristics $T_A = 0^{\circ} C$ to $70^{\circ} C$ , $V_{DD} = 12V \pm 10\%$ . | Symbol | Parameter | Min. | Typ.[1] | Max. | Unit | Test Condition | ns | |------------------|--------------------------------|----------------------|-----------------------|----------------------|------|-------------------------|----------------------------------------------------| | ILI | Input Load Current | | 0.1 | 10 | μΑ | V <sub>IN</sub> = ≤0.4V | or ≥2.4V | | ., | Outrook Law Malana | | 0.15 | 0.4 | ٧ | $I_{OL} = 5mA$ | | | Vol | Output Low Voltage | -1.0 | -0.15 | | V | I <sub>OL</sub> = -5mA | | | | Output High Voltage | V <sub>DD</sub> -0.4 | V <sub>DD</sub> -0.15 | | ٧ | I <sub>OH</sub> = -5mA | | | Voh | Output High Voltage | | V <sub>DD</sub> +0.15 | V <sub>DD</sub> +0.5 | | I <sub>OH</sub> = 5mA | | | V <sub>IL</sub> | Input Low Voltage, All Inputs | | | 0.8 | V | | | | V <sub>IH</sub> | Input High Voltage, All Inputs | 2.0 | | | V | | | | I <sub>DD</sub> | Supply Current | | 1.0 | 2.0 | mA | f = 0MHz | V <sub>DD</sub> =13.2V | | I <sub>DD1</sub> | Supply Current | | 12 | 20 | mA | f = 1MHz<br>(See | V <sub>IN</sub> ≪0.4V or<br>V <sub>IN</sub> ≫2.4V, | | | | | | | | Figure 15b) | C <sub>L</sub> = 0. | Note 1: Typical values are at 25°C and nominal voltage. #### Table XIV. 5234 A.C. Characteristics $T_{\Delta} = 0^{\circ} C$ to $70^{\circ} C$ , $V_{DD} = \pm 5\%$ . | Symbol | Parameter | Min.[1] | Typ.[2,4] | Max.[3] | Unit | Test Conditions | | |-----------------|------------------------|---------|-----------|---------|------|-------------------------|--| | t_+ | Input to Output Delay | 20 | 45 | | ns | R <sub>SERIES</sub> = 0 | | | t <sub>DR</sub> | Delay Plus Rise Time | | 70 | 100 | ns | R <sub>SERIES</sub> = 0 | | | t+- | Input to Output Delay | 20 | 45 | | ns | R <sub>SERIES</sub> = 0 | | | tDF | Delay Plus Fall Time | | 70 | 100 | ns | R <sub>SERIES</sub> = 0 | | | t <sub>T</sub> | Output Transition Time | 10 | 25 | 40 | ns | R <sub>SERIES</sub> = 0 | | NOTES: 1. C<sub>L</sub> = 150pF These values represent a range of 2. C<sub>L</sub> - 200pF total stray plus clock capacitance <sup>3.</sup> C<sub>L</sub> = 250pF \_\_\_ for nine 4K RAMs. 4. Typical values are measured at 25 C. #### Table XV. 5235 A.C. Characteristics $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{DD} = 12V \pm 5\%$ . | | | 5235-1 | | | 5235 | | | | | |-----------------|-----------------------|---------|-----------|---------|---------|-----------|---------|------|-------------------------| | Symbol | Parameter | Min.[1] | Typ.[2,4] | Max.[3] | Min.[1] | Тур.[2,4] | Max.[3] | Unit | Test Conditions | | t_+ | Input to Output Delay | 20 | 55 | | 20 | 70 | | ns | R <sub>SERIES</sub> = 0 | | t <sub>DR</sub> | Delay Plus Rise Time | | ີ 75 | 90 | | 95 | 120 | ns | R <sub>SERIES</sub> = 0 | | t+- | Input to Output Delay | 20 | 55 | | 20 | 70 | | ns | R <sub>SERIES</sub> = 0 | | t <sub>DF</sub> | Delay Plus Fall Time | | 75 | 90 | | 95 | 120 | ns | R <sub>SERIES</sub> = 0 | | t <sub>T</sub> | Transition Time | 10 | 20 | 40 | 10 | 25 | 40 | ns | R <sub>SERIES</sub> = 0 | NOTES: 1. $C_L = 150pF$ CL = 150pF These values represent a range of 2. C<sub>L</sub> = 200pF 3. C<sub>L</sub> = 250pF total stray plus clock capacitance 3. C∟ = 250pF \_ for nine 4K RAMs. 4. Typical values are measured at 25°C, and nominal voltage. #### a. 5234 Waveforms #### b. 5235 Waveforms Figure 31. CMOS Driver Waveforms Table XVI. 5234/35 Capacitance | Symbol | Test | Тур. | Max. | Unit | |-----------------|-------------------|------|------|------| | C <sub>IN</sub> | Input Capacitance | 8 | 14 | pF | As has been pointed out before, the effective device speed will vary as a function of the capacitive load which the device is driving. For determining driver speed with capacitive loads different from those mentioned in Table XIV or XV, Figure 32 or 33 can be used to find typical delays. Because the 5234 and 5235 are implemented with CMOS technology, the power supply current will vary as a function of frequency. Figure 34 will aid in the calculation of power supply requirements, as it correlates the input frequency to IDD. Figure 35 shows the variation in VIL and VIH as a function of tDR and tDF. Figure 32. Output Characteristics # 5235 INPUT TO OUTPUT DELAY **VS. LOAD CAPACITANCE** #### **5235 DELAY PLUS TRANSITION TIME** VS. LOAD CAPACITANCE Figure 33. 5235 Delay vs. Capacitance b. b. #### **5234 POWER SUPPLY CURRENT VS. FREQUENCY** #### 5235 POWER SUPPLY CURRENT VS. FREQUENCY Figure 34. 5234/5235 Switching Frequency vs. IDD Current ### **DELAY PLUS TRANSITION TIME** VS. INPUT VOLTAGE #### **DELAY PLUS TRANSITION TIME VS. INPUT VOLTAGE** Figure 35. 5235 Delay Plus Transition Time vs. VIL and VIH. #### SYSTEMS CONSIDERATIONS Because MOS level drivers are used primarily to drive the timing clock on 4K RAMs, the clock drivers are subjected to more stringent requirements than TTL level drivers. These requirements are usually on driver transition time and high and low output levels. In addition, drivers for MOS level clocks should have minimum power dissipation when their output is in the low or inactive state to minimize system standby power. A typical system configuration using the 3245 in a 2107B memory system is shown in Figure 36. Note that each driver output drives 9 devices with the drivers placed in the middle of the array. It is important to place the drivers as close as possible to the clock inputs. This minimizes adverse transmission line effects. When several memory cards are used in a system, the drivers can be used as logic gates inhibiting those memory devices not in use. The necessary logic to perform this function is shown in Figure 36. Using this method of decoding, up to four memory cards can be accommodated in the system. The characteristics of the MOS level waveform generated by the 3245 depends on several factors: load capacitance, transmission line characteristics, driver placement relative to memory array, etc. In most systems, it is necessary to add a series terminating resistor on the output of the driver (see Figure 36) to more closely match the characteristics of the transmission line. The effect of adding a series terminating resistor is shown in Figure 37. The two extremes of resistance ( $R_{\rm s}=0\Omega$ and $R_{\rm s}=51\Omega$ ) is clearly evident for a load of 250 pF. With $R_{\rm s}=0\Omega$ , the overshoot on the clock driver is excessions. sive and will lead to marginal system operation. The over/undershoots shown will not damage MOS devices. If the series resistence is too high, the $R_{S} = 51\Omega$ , the effect is to significantly slow the clock transition times. Since 4K dynamic devices use the chip enable clock to initiate internal timing, the rising transistion of this external clock has a maximum limit. On the other hand, too fast a transition can introduce noise or cause marginal device operation. It is therefore necessary to control the transition time so that it is neither too fast nor too slow. Figure 37. Effect of Series Terminating Resistor on MOS Level Driver Table XVII. Summary of 3245 Driver Board Delay Measurements | NUMBER 2107B LOADS | MEASURED CONDITIONS INPUT TO OUTPUT DELAY | | | | | ASURED<br>LAY <sup>[3]</sup> | MEASURED<br>DELAY <sup>[4]</sup> | | |---------------------------------------------|-------------------------------------------|------------------------------|------|------------------------------|-----------|------------------------------|----------------------------------|------------------------------| | AND CIRCUIT CONFIGURATION | 1 | [1] | 1 | [2] | PLUS RISE | | PLUS FALL | | | | | WORST <sup>[5]</sup><br>CASE | TYP. | WORST <sup>[5]</sup><br>CASE | TYP. | WORST <sup>[5]</sup> | TYP. | WORST <sup>[5]</sup><br>CASE | | <b>3245</b> 18 LOADS <sup>[6]</sup> R = 20Ω | 12 | 12 | 10 | 10 | 34 | 37 | 33 | -35 | | <b>3245</b> 9 LOADS R = 20Ω | 11 | | 10 | | 30 | 33 <sup>[7]</sup> | 25 | 27 <sup>[7]</sup> | #### NOTES: - 1. TTL 1.5 to V<sub>SS</sub> +1 volt - 2. TTL 1.5 to V<sub>DD</sub> -1 volt - 3. TTL 1.5 to V<sub>DD</sub> -1 volt - 4. TTL 1.5 to V<sub>SS</sub> +1 volt - 5. Worst case driver on board at 70°C and 5% power supply variation. - 6. 18 loads $20\Omega$ split resistor (see Figure 25). - 7. Projected from 18 load delay. $$\begin{aligned} P_{Total} &= \frac{CV^2}{t_r} + \frac{t_{ce}}{t_{cyc}} \times P_{OH} + \frac{t_{\overline{ce}}}{t_{cyc}} \times P_{OL} + 3 \times P_{OL} \\ &= \frac{(153)(8)^2}{20} + \frac{250}{400} \times 121 + \frac{150}{400} \times 97 + \end{aligned}$$ 3 x 97 = 892.6 MW/Cycle for 36 2107B's; 1 row of 9 Enabled #### Where: P<sub>TOTAL</sub> = Total power per cycle dissipated per 3245 driver. C = input capacitance for 9 2107B CE inputs = 17pF x 9 = 153pF. $$V = (V_{DD}-2) - (V_{SS}+2) = 8V$$ $t_r = CE$ transition time = 20nS. $t_{ce}$ = CE high time = 230nS + transition time. $t_{\overline{C}} = CE$ low time = 130ns + transition time. $t_{cvc}$ = memory cycle time = 400nS. P<sub>OH</sub> = 3245 power per driver for output high = 121mW. POL = 3245 power per driver for output low = 97mW. All values used are based on the 2107B system described in Section II. Nominal supply voltages and typical values were used where applicable. The Motorola MC3460 and the National DS3644/3674 are alternate sources to the 3245. The results of tests made on the board shown in Figure 36, of a typical 3245 driver driving 18 loads and 9 loads is shown in Table XVII. Note that the delay does not change appreciably with temperature but the transition time increased approximately 2-3 nsec from 25°C to 70°C. Calculation of driver power is shown in Equation 1. #### Transmission Line Effect The physical placement of the clock driver in close proximity to the memory array is an important design requirement. An equivalent circuit of the transmission line from the driver through the memory array is shown in Figure 38. The first section of transmission line, L, consists solely of the printed trace etch. At the memory array, the transmission line characteristics are significantly modified by the load of the chip enable inputs. While this load effects both the delay and impedance characteristics of the line, the primary effect observed by the system designer is the effect of the line impedance variation. The mismatch between the two sections of transmission lines is approximated by: $$Z_1 = \sqrt{\frac{L}{C_1}}$$ $$Z_2 = \sqrt{\frac{L}{C_2}}$$ where: $Z_1, Z_2$ = impedance of sections $L_1$ and $L_2$ , respectively = per unit length inductance of line (assume constant for entire length of $C_1$ = per unit length capacitance of L<sub>1</sub> = per unit length capacitance of L<sub>2</sub> Since the per unit length inductance is assumed constant for the transmissions line, the impedance mismatch is approximated by: $$\frac{Z_1}{Z_2} = \sqrt{\frac{C_2}{C_1}}$$ Assuming the memory devices are on 0.5-in. centers in the array with each chip enable input typically 17 pF, C<sub>2</sub> is equivalent to: $$C_2 = C_1 + 2 (17 \text{ pF}) = C_1 + 34 \text{ pF/in}.$$ Therefore, the impedance ratio is: $$\frac{Z_1}{Z_2} = \sqrt{34} = 5.8$$ Since $C_1 \le 34 \text{ pF/in.}$ There is, therefore, almost a 6:1 impedance difference between the two lines. It is evident that if the clock driver is far removed from the memory array (L1 is large) the effect of the mismatch is greatly magnified. Figure 39 shows a typical clock driver waveform. The "step" shown in the middle of the rising transition is the result of line mismatch. The severity of the "step" is a direct function of the length of segment L<sub>1</sub>. The placement of the MOS level clock driver close to the memory array is important to minimize ground (VSS) and power supply (VDD) noise. It is important to have ground traces between the memory array and MOS level drivers as short as possible. An example of an acceptable and marginal power distribution is shown in Figure 40. Figure 38. Typical Transmission Line on MOS Level Driver Figure 39. Effect of Transmission Line Mismatch Figure 40. Driver Power Distribution ## **MEMORY SUPPORT CIRCUITS** | | | | | | haracteristics<br>mperature | | |------------------|---------|------------------------------------------------------------|-------------------|-------------------------------------|------------------------------------|--------------| | | Туре | Description | No.<br>of<br>Pins | Input<br>to<br>Output<br>Delay Max. | Power<br>Dissipation[1]<br>Maximum | Supplies[V] | | | 3205 | 1 of 8 Binary Decoder | 16 | 18ns | 350mW | +5 | | | 3207A | Quad Bipolar to MOS Level<br>Shifter and Driver | 16 | 25ns | 900mW | +5, +16, +19 | | | 3207A-1 | Quad Bipolar to MOS Level<br>Shifter and Driver | 16 | 25ns | 1040mW | +5, +19, +22 | | 8 | 3208A | Hex Sense Amp for MOS Memories | 18 | 20ns | 600mW | +5 | | ,0L | 3222 | 4K Dynamic RAM Refresh Controller | 22 | _ | 600mW | +5 | | TKY BIF | 3232 | 4K Dynamic RAM Address<br>Multiplexer and Refresh Counter | 24 | 20ns | 750mW | +5 | | SCHOTTKY BIPOLAR | 3242 | 16K Dynamic RAM Address<br>Multiplexer and Refresh Counter | 28 | 20ns | 825mW | +5 | | s | 3245 | Quad TTL to MOS Driver for 4K RAMs | 16 | 32ns | 388mW | +12, +5 | | | 3404 | High Speed 6-Bit Latch | 16 | 12ns | 375mW | +5 | | | 3408A | Hex Sense Amp and Latch for MOS Memories | 18 | 25ns | 625mW | +5 | | | 5235 | Quad Low Power TTL to MOS<br>Driver for 4K RAMs | 16 | 125ns | 240mW | 12 | | CMOS | 5235-1 | High Speed Quad Low Power TTL to MOS Driver for 4K RAMs | 16 | 95ns | 240mW | 12 | | 1 | 5244 | Quad CCD Driver | 16 | 90ns | 1260mW | 12 | Note 1. Power Dissipation calculated with maximum power supply current and nominal supply voltages. | 2115A/93415A Compatibility | . 12-1 | |----------------------------------------------------------------|--------| | Enter the 16,384-bit RAM | . 13-1 | | Which Way for 16K? | . 14-1 | | The Biggest Erasable PROM Yet Puts 16,384 Bits on a Chip | . 15-1 | | Using Charge Coupled Devices Can Reduce Bulk Memory Costs | . 16-1 | | Non-Volatile Memory Using the INTEL® MCS-40 <sup>TM</sup> with | | | the 5101 RAM | 17-1 | ## **APPENDIX** # APPEND # Bipolar/MOS Static Ram Compatability | Denr | ìis | Gal | low | ay | |-------------|-----|------|------|----| | Application | Eı | ngin | eeri | ng | ## **Contents** | INTRODUCTION | 12-1 | |------------------------------------|------| | BIPOLAR/MOS SPECIFICATION SUMMARY. | 12-1 | | MOS/BIPOLAR SYSTEM COMPATIBILITY | 12-1 | | DEVICE PLACEMENT | 12-2 | | LOADING EFFECTS | 12-3 | | TIMING REQUIREMENTS | 12-4 | | POWER CHARACTERISTICS | 12-5 | #### INTRODUCTION High speed memory systems (system access in the 50 - 100nsec range) have in the past only been implemented with bipolar devices. Bipolar RAMs are generally characterized as very high speed, relatively high powered, and high bit cost devices. The speed characteristic of the bipolar device, necessary for system operation, usually outweighed the power penalty that was paid to obtain the system speed. MOS technology is characterized as having very high bit densities, very low operating and standby power, with relatively slow access time and low bit cost, However, recent advances have now allowed bipolar speeds to be achieved and at the same time retaining MOS power dissipation with low cost. Now, the best of both worlds, in the design of the memory system with Bipolar speeds and MOS power dissipation combined, is possible. In new designs of memory systems, the user is able to take advantage of low power characteristic of MOS with minimum power supplies, thereby reducing overall system cost. In addition, the lower bit cost of MOS can help to reduce system costs further. The advantage of replacing Bipolar devices with memory devices in existing designs is to reduce device costs in addition to savings on lower power requirements. When upgrading existing systems to benefit from MOS characteristics, the user begins to realize possible potential problems in interfacing Bipolar and MOS devices simultaneously. For MOS and Bipolar to be truly compatible, not only must access and cycle timings be equal, but all intermediate timing considerations for MOS must be at least equal or better to those of the Bipolar. In this article we will describe the operation of a static RAM memory board using both Bipolar and MOS memory devices together. Intel's 2115A/2125A is designed to be pin for pin and timing compatible with Fairchild's 93415A/25A. We begin with a summary of the device characteristics (similarities and differences), compatibilities operating together at the board level, and summarize the various present and future possibilities of high speed MOS memory systems. ### **BIPOLAR/MOS SPECIFICATION SUMMARY** The specifications for Intel's 2125A and Fairchild's 93425A are similar and shown below. (Fairchild's 93425A data sheet dated 8/74.) | | The Similarities: | | | |-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------| | tAA<br>tACS<br>tRCS<br>tWSCS<br>tWHCS<br>tWSA<br>tWHA | (Address Access Time)<br>(Chip Select Time) (Chip Select Recovery<br>(Chip Select Set-Up Ti<br>(Chip Select Hold Tim<br>(Address Set-Up Time)<br>(Address Hold Time) | Time) | 30ns<br>30ns<br>5ns<br>5ns | | | Differences | 93425A | 2125A | | tws<br>twsp<br>tw<br>IIL<br>ICC<br>Power | (Write Enable Time) (Data Set-Up Prior to W (Write Pulse Width) (Input Low Current) . (Power Supply Current) Dissipation 0.5 | rite) 0ns<br>35ns<br>400μA<br>130mA | 25ns<br>-10ns<br>30ns<br>-40μA<br>80mA<br>3mW/bit | #### MOS/BIPOLAR SYSTEM COMPATIBILITY In evaluating the compatibility between MOS and Bipolar devices, it is necessary to examine the characteristics of a memory system which uses both devices on the same board, in the evaluation primary emphasis is placed on analyzing those characteristics found in the data sheet specifications which may have a negative impact on system level compatibility. The memory system used to perform this MOS/Bipolar system compatibility is shown in Figure 1. Figure 1. MOS/Bipolar Evaluation Board. The system analysis performed considers the following system related characteristics: - 1) Device placement - 2) Timing requirements - 3) Power characteristics Each of the above characteristics is explained as to their effect on a system in the following sections. #### DEVICE PLACEMENT The ultimate test of system level compatibility between devices is whether or not these devices can be treated as "black boxes". For MOS high speed devices to be universally accepted in new and existing systems, they must be able to replace existing bipolar at any location on the memory card. The configurations of interest are shown in Figure 2 and Figure 3. The configurations in Figure 2 are as follows (label numbers refer to configuration shown in Figure 2): label #### Number Comments - (1) Determines compatibility along the Dout OR tie between devices, e.g., if bipolar device turns off (or vice versa) excessive transient current will be drawn in power supply and data out line. - (2) (3) Established to provide a "standard" for a row of MOS and bipolar during testing. Determine loading change (if any) on inputs – Particularly CS. - (4) Examines capacitive and leakage loading effects on data out line. Effects, if any, on access time are evaluated. (5) Determines address line capacitive and leakage loading effect. Provides information on possible system level sensitivities to either "too" fast or "too" slow address transition time effecting address valid time (for tAA measurements). Figure 3 is a configuration likely to be encountered when a MOS device is used to replace a defective bipolar device in an existing storage card. (Of course it is always possible that a MOS device will fail and have to be replaced by a bipolar device ... even that possibility is considered.) The condition shown by label (1) Figure 2 is best analyzed by considering the circuit configuration shown in Figure 4. Opposite data is loaded into devices (1) and (2) in Figure 4. A read operation is performed by toggling chip select as shown in Figure 4b. If the device being deselected goes to the high impedence state too slowly while the device being selected accesses data too rapidly, a large transient current spike in the data-out output will occur during the time both devices are ON. Time to represents the case where a slow bipolar device may cause a transient spike while time $t_1$ represents the case where a slow MOS device may cause a similar spike. Photos showing these conditions as a function of $\overline{\text{CS}}$ , $\overline{\text{CS}}_2$ overlap are shown in Figure 5. The width and height of the current spike are a function of the amount of overlap of the respective $\overline{CS}$ . Normal system timing requirements should be such that neither device is turned ON (or OFF) while the neighbor device, on the data-out line is still active Figure 2. MOS/Bipolar Evaluation Board Population. Figure 3. Isolated MOS Device On Bipolar Storage Card. a, carrone robe zooddon for 1D opike. Figure 4. ID Circuit Configuration for Measurement. However, when the system timing is designed such that a row is deselected at the same time another row is selected, the designer must assure himself that the current spike generated is not excessive. The photos shown in Figures 5 and 6 illustrate these conditions. Figure 5a, b, c, show the condition for a bipolar device turning OFF while a MOS device is turning ON. The transient current through the data out buffers is shown in Figures 5b and c for different deselection times. It is important to note that for deselection times shown it makes no difference whether or not the devices used are all bipolar, all MOS, or a mixture of the two. The transient spike shown is similar for all three conditions. Figures 6a, b, and c show the condition for a MOS device turning OFF while a bipolar device is turning ON. The transient spikes shown are again independent of the use of bipolar, MOS, or a combination of devices. The analysis and photos showing the effect on the data-out line between MOS and bipolar devices has demonstrated their compatibility in a data out OR tie condition. Subsequent analysis of timing parameters will show that, as far as system timing is concerned, there is no difference between MOS and bipolar (both are equally fast). #### LOADING EFFECTS There are two basic loading effects to be considered: "horizontal" and "vertical". A horizontal loading effect refers to a typical printed circuit board layout where the address $\overline{CS}$ and write enable lines are distributed horizontally. The "vertical loading effect is along the data in and data out directions; usually laid out vertically. a) Bipolar /MOS CS With Bipolar Turning Off Late. b) Bipolar /MOS Data Out Current Spike. c) Bipolar /MOS Data Out Current Spike. Figure 5. Bipolar OFF/MOS ON Current Transients. a) Bipolar /MOS CS With MOS Turning Off Late. b) Bipolar /MOS Data Out Current Spike. c) Bipolar /MOS Data Out Current Spike. Figure 6. MOS OFF/Bipolar ON Current Transients. The horizontal loading effects and changes (if any) between MOS and bipolar are demonstrated by configurations 2 and 3 in Figure 2. CS is chosen to show this effect. If the capacitance loading of CS is significantly different between MOS and bipolar, than a difference in the CS waveform would be expected to occur. Figure 7 shows the $\overline{CS}$ waveform for a row of all MOS and a row of all bipolar devices. From this figure, it is evident that the capacitive loading effect of MOS and bipolar are comparable. However, due to the higher loading currents, the low level input can be expected to be typically higher for bipolar than for MOS on the inputs. The noise margin for a bipolar system is therefore, somewhat reduced from that of a MOS system. Configuration 4 in Figure 2 considers the differences (if any) in the loading effects of OR tieing data out lines. The primary difference due to capacitance loading would be a change in access time due to this loading. Specifications for both bipolar and MOS devices indicate comparable capacitive loads. The effect of these two devices on each other in a system environment, does not impair the system. #### TIMING REQUIREMENTS When considering device specifications for a memory board, one of the most critical aspects is timing. If changes to the timing were required, when changing to MOS from bipolar (even with the same access time) device compatibility could not be claimed. Figure 7. Bipolar /MOS CS Accessing Two Rows Simultaneously. Selected plots showing critical timing parameter tested for different device configurations on a board is shown in Figure 8. As is shown in these figures, both MOS and bipolar are well within worst case device specifications over temperature and voltage. #### POWER CHARACTERISTICS The use of the 2115A/2125A in a high speed memory system replacing bipolar devices causes no change in system characteristics .... except one. That of course is power dissipated in the system. The 2115A/2125A devices are much lower in power than their bipolar counterparts. Table 1 summarizes the system level power when using Figure 8. VCC vs tAA for Various Temperatures. all bipolar and all MOS devices. Reducing power, of course, reduces system operating temperature. This reduction in operating temperature improves semiconductor reliability. Equally important to lowering temperature is that lower power results in lower power supply costs. Table I. MOS/Bipolar Power Dissipation. | Device | Pwr/bit | Total bits | Total/Pwr | |--------|---------|------------|-------------| | 93425A | 0.5mW | 32,768 | 16.384watts | | 2125A | 0.3mW | 32,758 | 9.830watts | #### **SUMMARY** The compatibility between the 2115A/2125A and the 93425A family has been demonstrated. The designer now has the opportunity to achieve very high speed operation and simultaneously achieve low memory system power dissipation. # Enter the 16,384-bit RAM The densest-yet random-access-memory chip has a two-level cell structure, plus a 16-pin package that can slip straight into a 4-k socket by Jim E. Coe and William G. Oldham, Intel Corp., Santa Clara, Calif. ☐ A triumph of semiconductor device technology, the 16,384-bit random-access memory has arrived. Its bit density is unprecedented and springs from an enhanced n-channel silicon-gate technique, in which a double level of polysilicon conductors shrinks the memory cell to 450 micrometers square. That's less than half the cell size in the densest 4,096-bit RAM. The achievement is the latest in a long line of achievements that have doubled memory-chip bit density virtually every year since 1969 (Fig. 1). That year witnessed the arrival of Intel's 1101 256-bit p-channel RAM. Then came the three-transistor cell of the p-channel 1103, adopted by industry as its 1,024-bit standard, and most recently the silicon-gate process produced the one-transistor-cell n-channel 4-k RAM. As for memory costs, the 16-k RAM promises to cut them dramatically. Compared to present 4-k designs, the 16-k device offers the designer four times as much memory at no increase in equivalent system costs. An example of a 1-million-bit memory system built around 16-k RAMs is shown below: 64 packages, plus all the required peripheral circuitry, fit on a board of the size that today accommodates only a quarter of a million bits of 4-k RAM. And to judge by previous experience, which indicates at least a two-to-one cost savings as each new device generation matures, the 16-k system will become even more attractive. Moreover, system specialists can expect the 16-k technology to mature much faster than did the 4-k RAM technology. The new chip is an extension of, rather than a radical departure from, the n-channel process used in today's standard 4-k devices. Even its most innovative feature—the double polysilicon level—is borrowed from charge-coupled block-memory designs that are already in production. So a high degree of 16-k reliability should build up quickly. #### Why the cell shrinks Basically, there are two elements in a one-transistor cell: the storage capacitor, which holds the charge quantity appropriate to a logic 1 or 0, and the transistor itself, which acts as a switch, dumping the capacitor's charge onto the bit sense line for sensing. In the cell of a 4-k RAM (Fig. 2a), transistor and capacitor sit side by side in the same plane, and a single level of polysilicon is used both as an interconnection and as one capacitor element. Clearly, space could be saved if the capacitor sat under the transistor and a second level of polysilicon made the interconnection. That's what's done in the cell of the 16-k RAM (Fig. Four times the memory. Intel's new 16,384-bit random-access-memory chip, the 2116, packs 1 million bits onto a memory board of the size that now holds 250,000 bits of 4.096-bit RAM. The two 16-pin RAM chips are pin-compatible. Board is organized as 64,000 16-bit words. Reprinted from Electronics, February 19, 1976. Copyright McGraw-Hill Inc. 1976. All rights reserved. 1. Onward and upward. Borne along by an evolutionary MOS technology, RAMs have increased their bit density by almost five orders of magnitude since 1969. The first p-channel three-transistor cell has developed into today's double-polysilicon one-transistor n-MOS cell. 2b). The first polysilicon layer serves as one capacitor element, while the second serves as the gate contact and interconnection. Since a diffused region (transistor source) is no longer needed between gate and capacitor, still more space is saved. What's more, the cell even operates more efficiently because a diffused bit-sense line can be used rather than a deposited metal one, which has higher parasitic capacitance. The entire cell squeezes into an area that is only about 450 micrometers square, or about half the area occupied by the 4-k RAM's cell (Fig. 3). A side result of the smaller cell is that the storage capacitor in the 16-k cell has about half the capacitance of the 4-k cell. Actual figures are 0.03 picofarad as against 0.07 pF. This could result in smaller bit-sense-line signals to the sense amplifier if it weren't for the fact that the 16-k cells are both smaller and closer together than in the 4-k RAM. This tightened geometry reduces the per-cell parasitic capacitance of the bit line still further and compensates for the lower cell capacitance. The 16-k RAM therefore presents its sense amplifiers with differential signals of about 200 millivolts—no smaller than those found in the 4-k RAM. #### Designing the 16-k chip The Intel 2116 RAM uses the kind of double-level polysilicon cell just described. Although a 16,384-word-by-1-bit RAM could have fitted in a 20- or 22-pin pack- 2. Double layer. The memory cell of the 16-k RAM saves space by placing the capacitor element beneath the transistor and using two separate polysilicon interconnections. In 4-k RAMs, a single polysilicon layer serves both transistor and capacitor, which are on the same plane. 3. Compact layout. Thanks to its two levels of polysilicon, the 16-k cell occupies half the area of a 4-k cell with its single level. The 16-k cell needs only 450 square micrometers and has about 0.03 pF of capacitance, but still presents a 200-mV data signal to the sense amplifier. **4. Organization.** The 2116 chip is laid out as two 8,192-bit RAMs sharing a column decoder. Each 8-k RAM consists of two balanced 32-by-128-bit arrays sharing 128 sense amplifiers. Address $A_6$ selects the top or bottom 8-k half, leaving the other half inactive. age, the 2116 was chosen to be compatible with existing 16-pin 4-k RAMs. This configuration affords greatest memory density and lowest package cost. For instance, like the 16-pin 4-k, the 16-k's address lines are multiplexed. But that is now standard practice for users of 4-k 16-pin devices, such as Intel's 2104. Fourteen addresses are multiplexed on seven of the 2116's pins, with the seventh address pin obtained by eliminating the chip-select input used on the 2104. The block diagram and chart of Fig. 4 explain the organization of the 2116. The chip is arranged as two 8-k RAMs sharing a column decoder. Each 8-k RAM is orga² nized as two balanced 32-by-128-bit arrays, sharing 128 sense amplifiers. In normal operation, address A<sub>6</sub> selects the top or bottom 8-k half, and the other 8-k half is kept inactive to conserve power. Like the 4-k RAM, the 2116 generates all clock signals internally. A static input buffer converts the TTL level of the row address select, $\overline{RAS}$ to MOS levels (Fig. 5a). To reduce the effect of the large capacitance associated with the drain of the input device $Q_1$ , a transistor operating in a common-gate configuration ( $Q_2$ ) is inserted between the MOS output and the drain of $Q_1$ . This scheme permits fairly high buffer speed with minimal standby power consumption—typically, 40 ns delay with 1-milliampere standby. #### Sensing the small signal Shown in Fig. 5 is a schematic of the data sense amplifier. Its design is key to the proper operation of a 16-k device. It must detect the small, 200-mv signals read out from the cell, and it must also keep power consumption low—after all, there are 256 such amplifiers on the chip and large unit power dissipation would be disastrous. In order to pick up the small signals, the otherwise straightforward flip-flop sense amplifier incorporates a reference cell. In order to reduce the power consumption, the load devices of the sense amplifier switch off after information has been written into or restored to 5. The periphery. The static buffer (a) converts TTL column select signals to higher MOS levels. To sense low-level data, a reference cell teams up with a flip-flop sense amplifier (b). To save power, load devices switch off when sense amplifier is idle. the cell. The load devices also serve to precharge the bit line, to minimize device count and input capacitance. The 16,384 memory cells of the 2116 could increase the overhead time needed to refresh the memory. To minimize this overhead, the 2116 organization is modified in the refresh mode. The refresh signal is multiplexed on the column-address-select signal $\overline{CAS}$ (Fig. 4). That is, if $\overline{CAS}$ is valid at the leading edge of the row-address-select signal $\overline{RAS}$ , it's recognized as a refresh operation. The output then goes to the high-impedance state, $A_6$ is ignored, and all cells on the word line selected by $A_0$ to $A_5$ are refreshed in both 8-k halves of the RAM. Only 64 refresh cycles are therefore required to refresh the entire memory. (The various refresh modes available with the 2116 are discussed in detail later.) As for device characteristics and performance, the 2116 operates from standard dynamic-RAM power-supplies (+12 volt, +5 v, and -5 v) over an ambient temperature range of 0°C to 70°C. All its input and output signals, including its two clocks, are TTL-compatible. Its three speed ranges are identical with those of 4-k RAMs like the 2104: maximum access times are 250, 300, or 350 ns, and read/write cycle times are 375, 425, or 500 ns. Typical operating power is less than 700 milliwatts, and typical standby power is less than 12 mw. #### The upwardly mobile system design Because the 2116 fits the same socket as the 2104 and other 16-pin 4-k RAMs, an engineer can design a system around the 4-k device for later, easy upgrading into one based on the 16-k device. His reward then will be a quadrupled bit density. The compatibility between the two memory chips depends on making the 2104's chip-select input the equivalent of the seventh multiplexed address input (A<sub>6</sub>) of the 2116 device (Fig. 4). Since in the 16-k part each address input pin is used twice in the multiplexed address mode, the single new address input yields the additional two bits required to address 16,384 bits rather than 4.096 bits. However, the fact that the chip-select pin on the 4-k RAM will later be used for address A<sub>6</sub> on the 16-k RAM 6. Power cut. This 64-k-by-16 word system has OR-tied outputs—a good way to save power in 16-pin random-access-memory designs that use more than 4,096 words. Row-address-select pin is used instead of chip-select pin to select devices. changes the system design rules. For device selection, it's now preferable to use the row-address select $(\overline{RAS})$ instead of chip select $(\overline{CS})$ . It's done by applying $\overline{RAS}$ only to selected 2104/2116 devices while the column-address signal is applied to all devices. Figure 6 illustrates this arrangement in a 64-k-by-16-bit system with OR-tied outputs. The same design is used in the photograph of the 1-megabit board on page 116. In fact, the configuration is already in most 16-pin 4-k RAM system designs of greater than 4,096 words. Its advantage is substantial power savings over system designs that employ the chip-select pin for the job of device selection. However, if a designer wants to use $\overline{CS}$ for device selection in his 4-k/16-k design, then the chip-select line should be distributed to all devices and terminated so 7. Keeping in time. An OR function in the column-address logic prevents refresh cycle timing from conflicting with data cycle timing. It guarantees that the column-address signals will always occur before the row-address signals for refresh and after them for data. that it can serve as an address line when needed. He can do that in the 4-k design by connecting the chip-select line to a signal driver. That forces $\overline{CS}$ to a high level $(V_{IH})$ during column-address hold time $(t_{AH})$ during refresh cycles, and to a low level $(V_{IL})$ during data cycles. Later, when he substitutes the 2116 for the 2104 in his upgraded design, the chip-select line becomes the $A_B$ line and is properly jumpered to an address driver. #### A refreshing difference In refreshing a 4-k/16-k system, a designer has even more leeway than in refreshing a straight 4-k system. Two refresh modes are available with the 2116: 128-cycle and 64-cycle refresh, each taking 2 milliseconds. Any 2104/2116 designs which employ 128-cycle refresh should provide for a 7-bit refresh address counter and a three-wide, 7-bit address multiplexer. Both are needed for the 16-k system, although only 6 bits are used with the 4-k system. The designer can choose from two timing conditions for the 128-cycle refresh: a read-cycle and a row-address-select-only timing condition. Read-cycle timing is recommended when only one row of the 2116 devices is used—16-k words by n bits. But if two or more rows of RAMs are used with OR-tied outputs, as on the 1-megabit board, read-cycle timing is not recommended unless each row of RAMs can be refreshed separately. Refreshing all rows simultaneously could turn on all the OR-tied outputs at the same time, causing the output buffers to conflict. For instance one output might be high while three are low, and so on. This condition will not degrade the device outputs. Data out is not normally expected to be valid during refresh cycles. The problem is that it increases the current drawn from the $V_{\rm CC}$ supply and may result in supply noise that can affect the TTL in the system. For an OR-tied output system it's better to use the second 128-cycle refresh timing condition, the row-address-select-only timing. RAS-only timing is when the 2116 receives RAS but no CAS during a cycle. In this mode, the data stored in the addressed row of 128 cells will be refreshed, but the data output will not change. Suppose two or more RAMs were OR-tied at the outputs. Then the RAM that had last performed a data cycle (i.e. received both a RAS and CAS input) would remain with its output buffer turned on (high or low), while the remaining RAMs would have their outputs in a high impedance state. This obviates data output buffer conflicts and their associated power-supply noise for systems above the 16-kiloword level. In addition, output data from RAMs accessed prior to refresh is valid during and after the refresh cycle. #### Maximizing memory availability The second refresh mode of the 2116 requires only 64 refresh cycles every 2 milliseconds instead of 128 cycles. This mode simultaneously refreshes corresponding rows in each half of the 2116. To the system designer, it increases memory availability, making it equal to that of a 4-k RAM's. For instance, for a 500-ns refresh/data cycle time (t<sub>cyc</sub>) and a 2-ms refresh period (t<sub>ref</sub>), 64-cycle refresh yields a percent availability of (t<sub>ref</sub> - 64 t<sub>cyc</sub>)/t<sub>ref</sub>, or 98.4%. In contrast, 16-k RAMs refreshed in 128 cycles have only 96.8% availability, which could be a reason for avoiding this mode in a high-throughput memory. The timing requirements for 64-cycle refresh are hardly more complex than for 128-cycle refresh. The important thing is to assure that the column-address-select signal is valid (low) at the leading edge of the row-address-select signal and remains valid during address hold time, just like refresh addresses. Under these conditions, the $A_6$ address input pin on the 2116 is ignored, and the data output buffer is set to the high-impedance state. Consequently, no conflict can occur in this mode between data outputs since they are at high impedance during and following the 64-cycle refresh operation. The high-impedance output state in the refresh mode also benefits standby power consumption, always a major concern of the system designer. As in 4-k RAMs, the 2116's standby current is 2 mA maximum, and as in system designs based on 4-k RAMs, this low level is obtained only when the device is deselected (that is, when its data output is in the high-impedance state). If data output is active (high or low), then the standby current is typically 3 mA. Once the timing is worked out, the 2104/2116 system designer should consider incorporating an OR function (Fig. 7) in his column-address-select logic, such that CAS can be made to occur prior to row-address select for refresh or after RAS (delayed by the refresh cycle time, t<sub>cyc</sub>) for data cycles. By so doing, he will guarantee that the refresh cycle timing will not clash with the data cycle timing. #### At last, the 1-megabit memory system To evaluate the 2116 in a system environment, Intel's applications group built the 1-megabit unit pictured on page 116. Figure 8 shows its block program (a) and a schematic (b). The system, which has been undergoing testing since June 1975, is arranged as 64-k 16-bit words and uses either 64- or 128-cycle refresh modes. A key peripheral chip in the setup has been especially designed for 16-k RAM systems. The Intel 3242 serves as the address multiplexer and refresh address counter 8. Megabit memory. Block diagram (a) and simplified system schematic (b) show arrangement of the elements of a 64-k-by-16-bit system. This setup, which contains over 1 million bits of memory, has been operated successfully in a system environment. It uses either 64-cycle or 128-cycle refresh modes. The 64-cycle option maximizes memory availability in systems that need high throughput. and is a TTL, single-supply (+5-v) device that comes in a 28-pin package. It multiplexes 14 bits of externally supplied system address plus the 7-bit refresh address from the internal-refresh address counter to the seven-output address pins. The 3242 also includes an internal zero-detection circuit to indicate when the refresh address is all zeroes. This saves logic and board space by allowing users of "burst mode" refresh to determine when the burst is complete without having to count the refresh cycles. #### WHICH WAY FOR 16K? The engineers who struggled through the pin-out confusion (16, 18 or 22 pin) on the 4K Random Access Memories (RAMs) and very adamantly protested the lack of pinout standardization among manufacturers have gotten their wish with the 16K RAMs, almost. The 16K RAMs are all in 16-pin packages, have the same pinout, are TTL compatible, with multiplexed addresses, two clocks, and basic operation like the 16-pin 4K RAMs. There are differences with respect to refresh modes and data output operation but these variations do not preclude a system design which will accept all of the devices. #### A FRESH APPROACH TO REFRESH One of the most requested features Intel encountered during the market research efforts that led to the 2116 definition was the ability to refresh the data cell matrix with only 64 cycles. With this in mind, Intel implemented the 2116 in such a manner that both 64 cycle and 128 cycle refresh modes are available and the user has the option as to which mode best suits his system needs. Figure 1 shows that the 2116 is really two 8K x 1-bit RAMs sharing some common circuits. In normal data operations (Read, Write, etc.) the seventh address bit, A6, is decoded and selects only one 8K half to be powered up during any given cycle. #### 64-Cycle Mode The CAS-before-RAS 64 cycle refresh mode operates by disabling the common I/O circuitry shown in Figure 1a and refreshing one row in both 8K x 1-bit halves of the 2116. Since there are 64 rows in each 8K half and one row in each half is refreshed each cycle, only 64 refresh cycles are required. #### 128-Cycle Modes During Read/Refresh and $\overline{RAS}$ -only refresh cycles, only one 8K x 1-bit half of the 2116 is activated and one of the 64 rows in the active section is refreshed. Thus 128 cycles are required to refresh the 128 rows of cells (64 rows in each half of the RAM). #### EFFECTS OF REFRESH The requirement for refreshing the data stored in the cells of a 16K dynamic RAM such as the 2116 impacts system characteristics in three areas; memory available time or throughput, system standby power, and the maximum usable page size during page mode operation. The 64 cycle refresh mode of the 2116 offers improved performance in all these areas over the 128 cycle refresh mode. a. Intel<sup>®</sup> 2116 Layout b. Alternate Device Layout Figure 1. 16K RAM Device Configurations #### **Memory Availability** Assuming a minimum cycle time of 375 nsec, 128 refresh cycles in 2 msec requires 48 $\mu$ sec or 2.4% of the available memory time. But that's a minimum. Typical computer memory cycle times run closer to 700-900 nsec, so 128 cycle refresh typically requires 102 $\mu$ sec or 5.1% of the available memory time. 64 cycle refresh requires only 51 $\mu$ sec or 2.5% of the available memory time under the same conditions of 700-900 nsec cycle time. (See Table 1). That's higher throughput capability and less chance of having to wait for completion of a refresh cycle to start a data access. Table I. Time Impact Of Refresh | | | Requirements of Refresh | | | |-----------------|---------------------------------------------------|-------------------------|------|--| | Refresh<br>Mode | System Time Spent On Refresh Cycle Refresh During | | | | | 64 cycle | 375 nsec | 24 μsec | 1.2% | | | | 800 nsec | 51 μsec | 2.6% | | | 128 cycle | 375 nsec | 48 μsec | 2.4% | | | | 800 nsec | 102 μsec | 5.1% | | #### System Standby Power Remember, the 2116 can be refreshed each 2 milliseconds in one of three ways; 128 Read cycles, 128 RAS-only cycles, or 64 CAS-before-RAS cycles. The standby power (refresh only) for the three types of 2116 refresh cycles is given in Table II. Table II. Power Considerations For Refresh | Cycle Parameter | Read/<br>Refresh | RAS-Only<br>Refresh | CAS-Before-<br>RAS Refresh | |--------------------------------|------------------|---------------------|----------------------------| | Refresh Cycles | 128 | 128 | 64 | | Power Per<br>500 nsec<br>Cycle | 444 114 | 343 141 | ,e~ . | | Cycle | 444 mW | 346 mW | 426 mW | | Average<br>Refresh Power | 31 mW | 28 mW | 24 mW | "Wait a minute," you say! "If you turn on both 8K x 1-bit halves of the 2116 during 64 cycle refresh, why is the power per cycle less than during a Read/Refresh cycle and why is the average power less than with either Read/Refresh or RAS-only cycles?" Let's take these questions one at a time! The per cycle power with CAS-before-RAS is lower than for the Read/Refresh cycles because the CAS clock generator circuits and column decoders do not operate during 64 cycle refresh and the common I/O circuits are off. The power reduction due to these circuits being off more than offsets the increase in power dissipation due to both halves of the RAM being on. The average power is lower with CAS-before-RAS refresh cycles because there are only 64 cycles each 2 milliseconds rather than 128. The 2116 is, therefore, in standby a larger percentage of time during the 2 millisecond refresh period. Although the CAS-before-RAS per cycle power is 23% higher than the RAS-only per cycle power, the average power is 14% lower! There is one other power related characteristic of CAS-before-RAS refresh which must be considered. The peak value of the transient currents during a CAS-before-RAS refresh cycle is approximately 20% higher than during the other two refresh modes. This is caused by the capacitive charging/discharge currents associated with 128 additional sense amplifiers. Care must be taken in the system design to decouple the slightly higher transient peaks. Work in the Intel Applications Lab has shown that the decoupling and board layout suggestions included in the 2116 data sheet yield acceptable power distribution noise levels with any of the allowable refresh modes. #### Refresh-Page Mode Interaction Page mode operation with 16K RAMs allows faster successive memory data operations at the 128 column locations in a single addressed row. Receipt of a RAS and a 7-bit row address byte causes the RAM to access the 128 data cells on the addressed row. At access time all 128 data bits are available at the sense amplifier outputs as long as RAS is held active. By cycling the CAS clock and addressing the desired data bit with the 7-bit column address byte all 128 data bits may be brought to the data output of the device. Data access and cycle time in this mode, called page mode, is faster than normal data cycles. Page mode is an excellent way to transfer blocks of data to and from memory at high speed, but it is impacted by refreshing. The refresh requirements of the devices limit the number of consecutive page mode cycles to less than the 128 available from each row of devices. As an example, recall that the 2 millisecond distributed refresh mode requires a refresh cycle every 15.5 microseconds, (for 128 cycle refresh mode) and every 31 microseconds (for the 2116 in its 64 cycle refresh mode). This means that the devices may remain in the page mode for a period no longer than the time required between refresh cycles. For example, for systems using 128 cycle refresh, the maximum time in the page mode is $15.5~\mu sec.$ For systems using 64 cycle refresh the time in page mode is doubled to 31 $\mu sec.$ In practice, this limits the number of consecutive page mode cycles to 55 or less for the designs which use 128 refresh cycles and to 110 or less for the 2116 in its 64 cycle refresh mode. The 2116 with its 64 cycle refresh mode clearly permits more useful page mode operation than would a 16K RAM which requires 128 refresh cycles. Table III summarizes the impact of refresh upon page mode operation. Table III. Refresh Impact Upon Page Mode Operation | Refresh Mode | Time Period<br>Between Refresh<br>Cycles | Number of Page<br>Mode Cycles<br>Possible Between<br>Refresh Cycles | |-------------------------------------------|------------------------------------------|---------------------------------------------------------------------| | 128 Cycle/2msec<br>Read, or<br>RAS - Only | 15.5 μsec | 55 | | 64 Cycle/2msec<br>2116 CAS/RAS<br>mode | 31.0 μsec | 110 | ## IMPLEMENTATION OF 64/128 CYCLE REFRESH MODES Provision for 64 cycle refresh was a major factor in the selection of the device architecture shown in Figure 1a for the 2116. There are, however, several other performance and yield related advantages to the 2116 architecture. Implementing 64 cycle refresh requires limiting the number of data cells per sense amplifier to 64. That means 256 sense amplifiers are required (16,384 cells $\div$ 64 cells/sense amp=256 sense amps). 128 cycle refresh would force 128 cells per sense amplifier and only 128 sense amplifiers. So the question boils down to a 256 x 64-bit organization versus a 128 x 128-bit organization. (See Figure 1). ## 256 Sense Amps Means Twice As Much Chip Area For Sense Amps True, when you double the number of sense amps, you double the chip area required for sense amps. However, the sense amp area on the 2116 amounts to only 12% of the total chip area so reducing the number of sense amps to 128 would only reduce the chip area by 6% which isn't very significant. #### 128 Cells Per Sense Amplifier Means Larger Cells Putting 128 storage cells on each sense amplifier would require the bit sense lines to be twice as long as with 64 cells per sense amp. This means the bit sense line capacitance would nearly double. To keep the sensed signal level the same, the cell-capacitance-to-bit-line-capacitance ratio must remain the same. With double the bit sense line capacitance, the cell capacitance must be doubled and this would increase the chip area devoted to the storage cell by approximately 25%. The cell capacitor could be made larger by less than a factor of two, but the signal-to-noise ratio of the sensing function would be degraded. It also would adversely affect the access time and device operating margins and is not a good alternative. #### Complete Capatibility The 128 cycle refresh mode offered with the 2116 is 100% compatible with other 16K RAMs that offer only 128 cycle refresh. That means that the 2116 fits into sockets designed for 64 cycle refresh and into sockets designed for 128 cycle refresh. Other RAMs only fit into sockets designed for 128 cycle refresh. #### TO LATCH OR NOT TO LATCH One area of non-compatibility between the announced 16K RAMs is the inclusion of an output latch on the device. This has given rise to a LATCHED/NON-LATCHED device debate. Let's examine the issue to understand the system effects of the output latch. #### 4K Compatibility The 16-pin 4K RAM, available from a multitude of suppliers, established the standard for latched output, multiplexed address RAMs. All available 16-pin 4K RAMs have compatible latched outputs. Since the 16-pin 16K is virtually identical to the 16-pin 4K in terms of pin-out and timing, it seems reasonable to make the interface between the two devices as close as possible. The 2116 is fully output compatible with all 16-pin 4K RAMs. This allows the unprecedented "luxury" to system designers of upgrading their system densities by a factor of four with only an address strapping change on their memory boards. Also, no new learning curve is required for the system designers since the parts would operate the same. Chip select, $\overline{CS}$ (pin 13), on the 4K was actually latched and implemented as an address bit just like the 6 column address bits. Pin 13 on the 16K is address bit $A_7$ . A number of Intel's 16-pin 4K customers are using their 4K RAM boards to evaluate the 2116 with pin 13 jumpered to an address driver rather than the old $\overline{CS}$ driver. Even the test procedures can be the same. #### Common I/O Operation When designing with microprocessors that employ bi-directional I/O buses, the ability to connect memory devices directly to the bus can be an asset. A memory device without an output data latch can have it's Data-In and Data-Out pins connected together and directly to the I/O bus if the operation of the RAM is restricted to simple read and write cycles. Let's look at what this means in two separate classes of microprocessor systems. #### Single Board Systems Small microprocessor systems typically use a limited number of LSI circuits designed as a CPU-I/O combination and sold together as a chip set. Because of the limited number of devices connected to the microprocessor I/O bus, memory devices can often be directly connected to the data ports without any buffering or isolation devices. Since the bus is generally local to the chip set, and does not leave the printed circuit board, it is not subject to the risks of backplane voltage shorts and potential device destruction. These systems can benefit from direct RAM connection to the I/O bus. Single board microprocessor systems that employ bidirectional I/O buses can benefit from non-latched output RAMs because the Data-In and Data-Out pins can be tied together. These small systems use small amounts of memory, however, and it is often contained on the CPU chip or integrated into an I/O device. The amount of external RAM memory, when used, seldom exceeds 1K to 2K words and the 16K RAM will not find much usage in these small systems. ### **Multiple Board Systems** Larger microprocessor systems place the main RAM storage, or an expansion to the RAM storage, on separate printed circuit boards. All signals to and from the memory must then be buffered to prevent overloading of the microprocessor I/O bus and to protect the outputs (and inputs) of both the microprocessor and memory devices from accidental shorting to a supply voltage or to ground during troubleshooting and normal system maintenance/repair. The effect of these buffers (see Figure 2) is to eliminate any need or advantage to tying the RAM data input and output together. It is in these larger systems that the 4K and 16K RAMs are most useful due to the size of the memory required. These systems normally use 12K to 64K bytes of memory and the density of the 16-pin RAMs is an asset. Common I/O RAM operation is not a factor in these systems. Besides, if common I/O is so important for RAMs in microprocessor systems, why does the RAM that is the most widely used in microprocessor systems today (the 2102) have separate I/O? #### ADVANTAGES OF THE LATCH There are a number of system advantages to the data-out latch on board the RAM. Some of the more important of these advantages are: Many small, non-microprocessor systems, especially those which run with long system cycle times (1 µsec or more) need the data read from memory to be latched in order to minimize the clock or active time and minimize power dissipation. In these systems, the on-chip data latch is an asset because off-chip data latches increase the system power dissipation. Power dissipation for TTL data latches runs about 70 mW per bit. For 16K by 8-bit memory that is 70 mW per 16K and is a constant DC power drain during active or standby cycles. The on-chip latch adds only 24mW to the device power dissipation and only while the data output is active, not during standby. - 2) Off chip latches require more packages on the memory board. A 16-bit system will require four 16 pin packages or two 24 pin packages. These latches take up board space and add part, assembly, and maintenance costs to the system. - 3) Off chip latches also add to access time. The delay of an on chip latch is included in the access time for the device. Using an unlatched output device and adding external Figure 2. Common I/O Configurations latches adds typically about 20 nsec to system access time due to timing skew in the latch clock plus the latch propagation delay. 4) An operational feature that is offered in latched output RAMs and is not available on unlatched output RAMs is the ability to perform a refresh cycle immediately following a data cycle without impacting the availability of output data. This "hidden" refresh cycle is possible with the latched output device because a RAS-only refresh cycle does not affect the data contained in the output latch. A typical timing diagram for the hidden refresh mode is shown in Figure 3. This mode of operation is not possible with the unlatched output devices unless external latches are added because the data output of the unlatched devices goes to the high impedance state at the beginning of the RAS-only refresh cycle and is not available to the processor when required. This hidden refresh cycle feature of the 2116 and the latched output 4K RAMs can be used to advantage in many systems. Figure 3. Hidden Refresh Cycle Operation #### DISADVANTAGES OF THE LATCH There are also a number of potential system disadvantages to the data out latch. These disadvantages are generally not practical limitations on system design due to other overriding considerations as discussed below: Systems designed with latched 16K's whose outputs are OR-tied must provide CAS to every device during every cycle in order to deselect devices selected on the previous cycle. Although non-latched devices can and do operate in this mode, this CAS deselect cycle is not required and CAS can be decoded and sent to the selected devices only. Since CAS occurs after RAS in a cycle, a cycle could be started with RAS to every device and CAS decoded during troi and applied only to the desired devices. Thus $\overline{CAS}$ is now like $\overline{CS}$ on the 16-pin 4K RAMs. This operation reduces access times by 10ns when using a 74S138 decoder since the chip select decode time is not required prior to RAS as it is with the latched output 16K RAMs. The practical usefulness of this operational mode is limited since using CAS as a chip select means that the unselected devices in a system dissipate power at a level only slightly less than the selected devices (See Table II RAS-only cycle power). This mode dissipates almost as much power as that dissipated when using CS in 4K RAMs for deselection. (Which explains why nobody used $\overline{CS}$ for device selection with the 4K). 2) The Data-In and Data-Out pins may not be directly tied together and to a common I/O bus. This is a disadvantage only in singleboard microprocessor systems and not in larger systems (refer to Figure 2). #### WHICH NON-LATCHED 16K? All non-latched 16K's are not alike! In fact, none of them are alike. The three currently released designs all react differently during either read or write cycles. #### **Data Output Control** The data output is controlled by $\overline{CAS}$ in both the latched and non-latched devices and becomes valid at column access time (tCAC) after $\overline{CAS}$ goes low (active). The difference lies at the point in time at which the data out goes to the off (high-impedance) state. In the latched output case, data out goes to the off state after $\overline{CAS}$ goes low in the next cycle. In the non-latched output case, data out goes to the off state after $\overline{CAS}$ goes high in the current cycle. Figure 4. 2116 Data Output Operation #### **Unlatched Device Output Characteristics** Differences in characteristics of the outputs of non-latched devices are shown in Figure 5 for a read cycle. Figure 5. Unlatched Device Output Operation During Read Cycles When it comes to a write cycle the data-out characteristics of the 3 suppliers are different from each other (see Figure 6). So why would anyone care what the *output* is doing during a write cycle? Incoming test programs and device qualification testing must account for these differences. Also, since the device outputs are connected to an I/O bus of some sort, the designer must consider the output operational characteristics to assure compatibility with the bus. Figure 6. Unlatched Device Output Operation is Different During Write Cycles None of the above differences by itself is hard to handle but it can be troublesome to have to account for all conditions especially in testing and qualifying the devices. #### CAS AS A CHIP SELECT During the discussion of the disadvantages of a data out latch, the use of $\overline{CAS}$ as a chip select signal was mentioned briefly. The system parameters affected by this use of $\overline{CAS}$ are access speed, power dissipation, and page mode. #### Access Speed Decoding the chip select address bits and gating $\overline{CAS}$ only to the selected devices reduces access times by about 10 nanoseconds compared to gating $\overline{RAS}$ as the chip select signal. #### **Power Dissipation** Using $\overline{CAS}$ as the chip select signal means that the unselected devices in a system dissipate $\overline{RAS}$ -only power levels while the selected devices dissipate full power levels. What does that mean in a 128K x 8-bit system? Decoding only $\overline{CAS}$ and supplying $\overline{RAS}$ to all 64 devices means one row of devices would dissipate normal power while seven rows would dissipate $\overline{RAS}$ -only power levels during each cycle. The 128K by 8-bit system (8 rows of 16 devices) will dissipate 23.0 Watts in this mode. Decoding only RAS as chip select and supplying CAS to every device does add slightly to access time (about 10 nsec) but it also means only 8 devices of the 64 in our example system would be active in any given cycle while the other 56 devices would remain in refresh/standby. The same 128K x 8-bit system will dissipate 5.2 Watts in this mode. (See Table IV). Table IV. Power Considerations for 128K x 8-bit System | Operational<br>Mode<br>System<br>Parameter | Decoded<br>RAS | Decoded<br>CAS | |--------------------------------------------|----------------|----------------| | IDD Current | 0.43 Amps | 1.92 Amps | | Power Dissipa-<br>tion | 5.2 Watts | 23.0 Watts | #### Page Mode In the non-latched RAM, $\overline{\text{CAS}}$ used as a chip select signal allows extension of the page mode boundary beyond 128 data cells. This is accomplished by supplying $\overline{\text{RAS}}$ to all the devices in a system and $\overline{\text{CAS}}$ to the selected devices extending the boundary to include the selected row in all of the RAMs in the system. This operation is valid but there are some practical restrictions on its usefulness. Extension of the page mode boundary again requires activating all the devices in the system rather than just one row of devices. The increase in power dissipation incurred makes this mode of operation rather undesirable as previously discussed. In addition, the refresh requirements of the devices limits the number of consecutive page mode cycles to less than the 128 available from one row of one device. Remember that refresh requires RAS to be cycled to refresh a row of cells every 15.5 microseconds with the 128 refresh cycle mode and 31 microseconds with the 2116 in its CAS-before-RAS 64 cycle refresh mode. Why activate all of the RAMs in the system when you can't even cycle through all the locations in one row of one RAM in a single page mode cycle? #### **SUMMARY** The goals for the 2116 16K RAM, increased bit density while maintaining performance and functional compatibility with the 16-pin 4K RAMs, have been achieved. This compatibility is a boon to the users since no new learning curve is needed when upgrading to the 16K RAM. While there are differences in the announced 16K RAMs, these differences are slight when compared to the differences between the proliferation of 4K RAMs. By including TTL data out latches in the board design and using 128 cycle refresh, the designer can accommodate any of the 16-pin 16K devices. For those users who wish to maintain the throughput rate of the 4K devices, the 64 cycle refresh mode of the Intel 2116 is ideal. The on board data out latch of the 2116 is a definite asset to those users with restrictive board space limitations. In extremely cost sensitive applications, the 2116's data out latch not only eliminates the need for external TTL latches but also reduces system power dissipation thereby reducing power supply and cooling costs. # The biggest erasable PROM yet puts 16,384 bits on a chip Using just one 5-V supply, the ultraviolet-erasable device is interchangeable with 16-k read-only memories—a boon to designers of microprocessor systems by Robert Greene, George Perlegos, Phillip J. Salsbury, and William L. Morgan, Intel Corp., Santa Clara, Calif. ☐ In just two or three years, from being barely on the edge of visibility, a field-erasable read-only memory has blazed its way to prominence in the system designer's world. Because its contents can be erased with ultraviolet light, its user can program and reprogram it at will—an unaccustomed liberty. Known as EPROMS (for erasable programmable ROMS), the devices in heavy use today are the 2,048-bit 1702A and the 8,192-bit 2708, both of which have been designed into a wide variety of equipment over the past few years. But the new 16,384-bit model, which is also faster and easier to use than its predecessors, is bound to attract old and new users alike. The attraction, of course, is the devices' extreme usefulness for prototyping software code in microprocessor-based designs. It typically takes tens of passes through a system before a program's code can be optimized, and each pass requires a new ROM program. But a ROM that can be erased and reprogrammed quickly from standard address signals makes it much easier to optimize a program. Indeed, individual words can be rewritten in today's UV-erasable PROMS, so that programmers can fine-tune their software well into the development cycle or change a portion of the program to accommodate new system features. Then, once satisfied with the program, the user can switch into production with factory-programmable ROMs that have identical pin assignments and use similar power supplies. Alternatively, as the availability of erasable PROMS increases, system designers are beginning to use them in place of standard ROMS in the production equipment itself, especially in the early sample stage and also in small-volume designs. It is an all-too-familiar problem, getting small numbers of mask-programmed ROMS from the factory in anything like a reasonable time and at less than an exorbitant per-piece cost. Here the erasable PROM is the perfect answer, for it goes straight into the equipment once its program is fixed. #### A good deal in all respects The new Intel Corp. 2716 16-k device has all this versatility, and then some (see table). It offers twice the memory capacity on a chip only 20% larger than the 8-k version—and the smaller the die, the lower its production costs eventually fall. Its performance is better. Though its maximum access time stays at a short 450 nanoseconds, its active power dissipation per bit has been reduced to 40% of the 8-k device level, so that the chip's total power dissipation is 20% lower for 16,384 bits than 1. Doubling up. By using two levels of polysilicon, this stacked-gate version of the floating-gate avalanche-injection MOS cell occupies half the area of earlier Famos cells. As a result, the 16,384-bit 2716 chip is only 20% larger than the 8.192-bit 2708 devices. 2. Aimed at microcomputers. The 16,384 cells in the 2716 device are organized into two 64-by-128-cell arrays or 2,048 8-bit words, an arrangement that makes the device useful for byte-oriented microcomputer designs and also compatible with 16-k ROMs. | Year | 1972 | 1975 | 1977 | |-------------------------------------|---------------|----------------------|----------------------| | Model | 1702A | 2708 | 2716 | | Basic features | | | | | Technology | p MOS | n MOS | n-MOS | | Organization | 256 X 8 | 1,024 X 8 | 2,048 X 8 | | Chip area (mil <sup>2</sup> equiv.) | 134 | 160 | 175 | | Package pins | 24 | 24 | 24 | | Read performance | | | | | Access time (max) (ns) | 650 | 450 | 450 | | Power dissipation (mW) | 700 | 730 | 500 | | " per bit (mW) | 0.4 | 0.1 | 0.04 | | Standby power (mW) | <i>;</i> | • | 125 | | " " per bit (mW) | | | 0.006 | | Power supplies (V) | + 5, - 9 | +5, +12, -5 | +5 | | TTL compatibility | yes | yes | yes | | Programming requirements | | | | | Supply voltages (V) | +12, -35, -48 | + 26, + 5, + 12, - 5 | <del>+</del> 25, + 5 | | " pulsed, V <sub>P</sub> | yes | yes | no | | Program control levels (V) | 0 / 48 | 07+12 | TTL | | Address and data inputs (V) | 0 / - 48 | TTL | TTĻ | | Duty cycle (%) | 20 | 80 – 100 | 80 – 100 | | Programming performance | | | 400 | | Programming time of all words (s) | 120 | 100 | 100 | | " per word (s) | 0.4 | 100 | 0.05 | | Single-pulse programming | no | no | yes | | Single-location programming | yes | no | yes | | Erase time of all words (minutes) | 10 - 20 | 10 - 30 | 10 - 30 | it was for 8,192 bits. In fact, the 2716's speed-power product, at 450 ns and 500 milliwatts, puts it on a par with standard high-density ROMs. Moreover, the chip's low standby power mode, in which it dissipates only 125 mw, affords further power savings at the system level. Equally important, the 2716 works off a single 5-volt power supply, in contrast to the earlier multiple-supply 1702A and 2708 devices. This change is vital for today's designs, since it allows the device to be used with the new, more powerful 5-v microcomputers. In fact, another device using the same basic cell concept, the 8755, has been designed with special input/output ports and control lines to work directly with the 5-v Intel 8085 microcomputer, as well as with other types of 5-v microprocessor systems. In applying the new 16-k 2716 in microprocessor-based systems, the system designer not only replaces two 2708 packages with one 2716, but he or she can also eliminate the 1-of-4 decoder chip that is needed with the two earlier devices. Indeed, when hooking up the 2716 to single-chip microcomputers such as Intel's 8048, only a standard, commercially available 8212 latch is used, as with the 2708 configuration, and nothing else. All other control signals and address signals are supplied by the processor. Finally, the new devices are easier to program than the earlier ones. They need only two programming supply voltages (+25 and +5 v) instead of three and four different voltage levels (some as high as 48 v) typical of UV-crasable PROMS. Moreover, the program voltage V<sub>P</sub> need not be a low-duty-cycle pulse, so that program time is greatly reduced—from 100 seconds to 0.05 s per bit—even while control levels and address and data inputs are ## The Famos principle Famos describes the floating-gate avalanche-injection metal-oxide-semiconductor transistor that Dov Frohman-Bentchkowsky developed at Intel Corp. in 1971. The Famos device is essentially a silicon-gate MOS field-effect transistor in which no connection is made to the floating silicon gate. Instead, charge is injected into the gate by avalanches of high-energy electrons from either the source or the drain. A voltage of -28 volts applied to the pn junction releases the electrons. Data is stored in a Famos memory by charging the floating-gate insulator above the channel region. The threshold voltage then changes, and the presence or absence of conduction is the basis for readout. The Famos cell has generally been considered more reliable than nitride storage mechanism used in reprogrammable metal-nitride-oxide-semiconductor memories. In MNOS memories, carriers tunnel through a thin oxide layer into traps at the oxide-nitride interface. But a partial loss of stored charge during readout limits the number of readout cycles to approximately 10 <sup>11</sup>. In Famos memories, on the other hand, there is no loss of charge due to reading. Moreover, over time, the loss of stored electrons is negligible, less than one per cell per year, and information retention is excellent. kept at straight 5-v transistor-transistor-logic levels. All these improvements flow from a new n-channel stacked-gate cell that uses just one transistor. This cell is fabricated with a dual-layer silicon-gate process that closely resembles the one used in today's 16-k dynamic random-access memories. As the cross section in Fig. 1 3. Picking and choosing. The 2716 erasable PROM has a program inhibit mode, to allow the designer of a multipackage system to program some of the devices and not others. Only those devices that receive a TTL-level pulse on the PGM/PD pin will be programmed. shows, a lower floating gate stores the cell's charge, and an upper control or select gate operates the cell. Being stacked one over the other, the gates create an extremely compact structure—the smallest cell of any UV-erasable PROM in production. Including decode, address, drive, and sense circuitry, the entire memory fits on a chip well under 40,000 mil<sup>2</sup> in area. As for the cell's operation, the fact that it has a fairly complicated stacked-gate configuration is completely transparent to the user. Unlike the 1702A erasable-PROM floating-gate cells (see "The Famos principle," p. 109), the stacked-gate cell is programmed by means of hot electrons injected from the channel through the oxide to the floating gate. This injected charge raises the threshold voltages at the top or select gate, so that a charged cell has a higher select voltage than an uncharged cell. The overall charge pattern, then, as seen from the select gates, duplicates the pattern of a standard mask-ROM. Once programmed, the charge retention of the new 16-k UV-erasable PROM is as good as in the original Famos devices. Reliability studies of standard production runs indicate that 95% of the devices can be expected to retain their memory for 100 years at 70°C. Charge removal from the stacked-gate cell occurs with its exposure to ultraviolet light, just as in both the earlier UV-erasable devices. #### Using the 2716 The array of 16,384 Famos cells, which are formed into two 64-by-128-cell matrixes (Fig. 2), is organized as 2,048 8-bit words, giving the 2716 a byte orientation that is useful in microcomputer applications. Because of this arrangement, the device operates almost exactly like the 2708 8-k erasable-PROM. The only differences are that on the 2708 device the power-supply voltages V $_{\rm DD}$ and V $_{\rm BB}$ are on pin 19 and pin 21 respectively, whereas on the 2716 device the address A $_{\rm 10}$ is on pin 19 and the program voltages (+25 v for programming, 5 v for reading) are on pin 21. Otherwise, complete data and power-supply compatibility exists between the familiar 2708 and the new 2716: they plug into exactly the same sockets, having exactly the same standard 24-pin package and the same pin assignments (except for those mentioned above). The one change in designing a board with a 2716 is that programming it requires a +25 v power supply and reading it takes a 5-v supply instead of the 26-v pulses needed for programming and the $\pm 12$ v, +5 v, and -5 v supplies needed for reading the 2708. As for ease of use, the 2716 compares well with ordinary ROMs. The seven highest-order address bits, $A_4$ to $A_{10}$ , select the rows, while address bits $A_0$ to $A_3$ select the columns and operate on eight 1-of-16 decoders, such that one of 16 column lines is gated to each of the eight output buffers. Sensing is the same as in the 2708 devices. The charge on the selected column line is monitored. Unprogrammed cells will have a low threshold and will discharge the column line when selected, while the threshold of programmed cells will have been raised to an impedance level that is high enough to keep the column line charged. To read the 2716, the chip-select input is the only control input required. Lower this input to a transistor-transistor-logic 0 and the device reads; raise it to a TTL I again and the device stops reading—is deselected. When deselected, this chip-select input causes the outputs to go into the high impedance state within about 120 ns, a time short enough to allow a designer to OR-tie several 2716s in parallel yet still retain the maximum 450-ns access times of individual devices. On the other hand, since chip select is really an enabling signal, if only one or two 2716s are being used in a system, they may be left low during all cycles, allowing a designer to exploit the typically faster access times of any individually selected devices. Writing and erasing are no big chores, either. Initially, and after each erasure, all bits of the 2716 are in the logic 1 state (output high). Data is written by selectively programming 0s (output low) into the desired bit locations. To set up the 2716 for programming, the program power supply, $V_{\rm PP}$ , is raised to 25 v, and the chip-select is raised to the input high-voltage state ( $V_{\rm HI}$ ) or 2.2 v 4. Programming made easy. In this setup, the user need only observe the appropriate setup times for the programming operation to succeed. The start control signal gets the timing chain moving, and from then on things are practically automatic. minimum. The data is then presented, 8 bits in parallel, on the data output lines ( $O_1$ to $O_8$ in Fig. 2), while the corresponding address is presented to the address inputs. After the address and data setup times have elapsed, a program pulse is applied to the programming PGM/PD pin. This pulse is a TTL-level signal that serves to gate the program power supply, $V_{PP}$ , into the array. It must be present for at least 50 milliseconds to ensure long-term retention of the programmed data. When this program is completed, the $V_{PP}$ pin should be returned to +5 V. Finally, erasing the 2716 is the same as for all Uverasable PROMS. The user places it under an UV lamp and exposes it to the equivalent of 15 watt-seconds/cm<sup>2</sup>. Although there is no evidence that extended exposure harms the device, the lamp should be placed on a timer and shut off after 30 minutes to prevent unduly long (overnight and over-weekend) accidental exposure. A useful feature of the 2716's program design is its program-inhibit mode. In multipackage systems, this mode lets the designer ignore some of the devices on a given board and only program or reprogram the rest. The setup is shown in Fig. 3. All inputs and outputs are tied together except for PGM/PD. Only those devices that receive a TTL-level pulse on the PGM/PD pin will be programmed. In the setup shown, device No. 4 is being programmed with a 50-millisecond pulse on this pin, while the address contents of the other three devices are unaffected. The programming schemes devised for the 2716 are easier than for previous UV-erasible PROMS, as may be seen from the example diagrammed in Fig. 4. In this scheme, the addresses and data may be derived from a microcomputer system bus. Alternatively, the user can generate both manually, employing toggle switches for control and a counter for address input. However, when manual operation is performed, a provision must be made for automatic incrementing of the address pulses. In either case, a start control signal enables the timing chain shown in Fig. 4, assuring that the appropriate setup times are observed. This signal also enables the program timer, which controls the 2716 chip-select #### From PROM to final ROM-fast Since the UV-erasable 16,384-bit 2716 user-programmable ROM is pin-compatible with the 2316E mask-programmed 16-k ROM, designers can debug systems with the 2716 and, as soon as the data pattern is firm, order read-only memories to plug directly into the 2716/2316E socket. In fact, the initial system can be shipped with erasable PROMs and fitted with ROMs in the field when they become available. Also, the 2716 can be used as the master for transmitting the desired data pattern back to the factory without all the hassle of tape formats. This direct interchangeability between the 2716 and the 2316E can also speed up implementing code changes. In the past, even when systems were successfully prototyped with UV-erasable PROMs and released to production using mask ROMs, the slightest code change forced the end user to wait while the new code was implemented on the prototype system, then translated into a ROM pattern, and only then placed in the production system. But when the 2316E is used in production systems, any change in code can be performed in a matter of a few hours by programming a 2716 with the custom pattern and plugging it in. signal, and places the data input/output buffer in the input mode. The program timer must be reset after the address and data hold times have passed. Once started, the address and data-setup timers enable the program pulse timer, which applies the required TTL pulse to the 2716 PGM/PD pin. This pulse, in turn, on its falling edge, enables the address- and data-hold timers. After they have finished, the auto-address-increment timer does one of two things. Either it advances the address-input counter on a manual programmer, or it resets a not-busy flag on a microprocessor. The program timer is then reset, placing the data 170 buffer in the output mode for data verification. Note that the V<sub>PP</sub> (+25-v) supply does not have to be turned off or switched during program/read transitions. However, it should be lowered to VCC for nonprogramming operation to reduce power dissipation. # Using charge coupled devices can reduce bulk memory costs CCD's offer adequate performance in these applications and provide truly significant cost savings when compared to RAM configurations. Dave House and Kirk MacKenzie, Intel Corp. Over the course of the past several years, semiconductor memories have become a dominant form of main memory. And today they are being applied in secondary or bulk storage applications as well. Assuming that you've already made the decision to go semiconductor for your bulk storage, the first and most important choice facing you is this—should you go the MOS RAM (Random Access Memory) or CCD memory component route? In areas where their performance is adequate, CCD memories can provide a significant reduction in cost for bulk memory applications. At both the component and system level, costs will be reduced by 65 to 75% by using CCD's instead of RAM's. Quite naturally, such significant savings have not gone unnoticed and many systems have been configured to take advantage of the favorable CCD cost picture. We contend that these savings will always be possible. By their very nature, CCD's require simpler design techniques and offer both higher densities and higher yields than RAM's. The result is lower manufacturing costs both today and in the future because any advances in manufacturing or photolithography techniques will equally benefit both CCD and RAM technologies. #### You can find all the answers inside Understanding actual device costs requires some understanding of device construction and Fig. 1—Identical storage methods are employed in both the CCD and RAM cells. The positive electrode under which charge is stored is clocked in a CCD, rather than tied to a positive voltage as in the RAM. Reprinted with permission from EDN Magazine. @1977, Cahners Publishing, all rights reserved. operation. Fig. 1 shows the basic construction of a storage cell from a 4-phase surface-channel CCD and a single transistor cell dynamic RAM. Note that in both cases the storage method is the same—charge storage in a depletion region under a positively charged electrode. Disposition of this electrode varies, however, being tied to +12V in a RAM, and clocked in CCD's. Charge transfer performs storage cell access, accomplished by turning on a MOS device to connect the storage node to either the next storage cell (CCD) or a bit sense line (RAM). Dynamic RAM charge transfer, a generally well understood function, occurs as follows: An X or row decoder gates one transfer device per bit sense line, passing information from that cell onto the precharged bit sense line. A small positive shift occurs on the bit sense line if charge was stored in the cell; a small negative shift, if no charge was stored. In order to rewrite the data in the cell, this small shift in bit sense line voltage must be amplified by the sense amplifier. The information transfer method in a CCD is generally not as well known, even though the mechanism is very similar and quite simple. Appropriate sequencing of a series of shift clocks common to each cell within a loop controls charge transfer. For example, the 2416, a 16k CCD available on the market today, uses four clocks, each tied to all loops. Other configurations are possible, however. #### Right-left or left-right—how goes the flow? Because the CCD is itself symmetrical to charge flow, charge can be moved either left-to-right or right-to-left, depending on the sequencing of the clocks. Most designs, however, restrict the flow of charge to one direction to simplify the design of the refresh amplifier within a loop. Fig. 1a shows a charge packet—representing a logic ONE—moving one location to the right as the clocks are sequenced. A well first forms at node n+1 when phase 4 goes HIGH. But it contains no charge until transfer phase 3 connects the charge at node n to the well at node n+1, causing redistribution of the charge over the larger storage well. Transfer completes as phase 2 and then phase 3 go LOW, causing the well to shorten and the charge to flow to the n+1 node. A logic ZERO transfers in the same fashion, except the charge packet contains significantly less charge. #### Let's get organized The primary organizational difference between a RAM and a CCD is that the RAM—because of its direct access capability—requires a very long and highly capacitive bit sense line to conduct the stored charge to the sense amplifier. In contrast, a CCD moves the charge serially to a sense amplifier at the end of a register. This charge dumps onto a low capacitance region, resulting in significantly larger voltage transitions than experienced with RAM's. For this reason, CCD sense amplifiers can be greatly simplified. In turn, since sense amplifiers represent a major portion of RAM power dissipation, RAM's use considerably more power than CCD's. Fig. 2 shows the layout of a 16k dynamic RAM and a 16k CCD. Because of the additional decoders required, the more complex sense amplifiers, and the increased timing and control, the RAM-cell periphery represents 66% of the total chip area. This compares to 45% for the CCD. Although these organizational factors tend to lower CCD manufacturing costs somewhat, the primary cost differences tend to relate to the simpler construction techniques for the CCD storage array. In Fig. 1, note that unlike the RAM design, the CCD cell has no metal-to-silicon contacts, requires no diffusions and contains no metal. The CCD array is an undisturbed area of silicon with overlaying gate structures. #### Device costs reflect device complexity These fabrication advantages combine to produce a price per bit ratio between RAM's and CCD's of approximately 4:1; i.e., a 16k CCD costs about the same at the device level as the 4k RAM. But while this price ratio exists today for comparable quantities and deliveries, will it continue in the future? The fact that both RAM's and CCD's Fig. 2—Lower manufacturing costs are the direct result of CCD chip organizational factors. As the comparison shows, almost half again as much of the RAM chip area is dedicated to peripheral circuit requirements (decoders, amplifiers, etc.). BOARD COST-CCD vs. RAM | İ | 16k CCD | | | 4k RAM | | | 16k RAM | | | | | | | |----------------------|---------|------|-------|--------|------|------|---------|-------|------|------|-------|-----|------| | | QTY. | ITEM | COST | TOTAL | QTY. | ITEM | соѕт | TOTAL | OTY. | ITEM | COST | то | TAL | | STORAGE DEVICES | 64 | 2416 | \$8 | \$512 | 64 | 2104 | \$8 | \$512 | 64 | 2116 | \$32 | \$2 | 2048 | | CLOCK DRIVERS | 16 | 5244 | \$3 | \$ 48 | 2 | TTL | \$0.5 | \$ 1 | 2 | TTL | \$0.5 | \$ | . 1 | | OTHER MEMORY DRIVERS | 6 | 3245 | \$3 | \$ 18 | 6 | TTL | \$0.5 | \$ 3 | 6 | TTL | \$0.5 | \$ | 3 | | LOGIC | 10 | TTL | \$0.5 | \$ 5 | 10 | TTL | \$0.5 | \$ 5 | 10 | TTL | \$0.5 | \$ | 5 | | P.C. BOARDS | 1 | PCB | \$35 | \$ 35 | 1 | PCB | \$35 | \$ 35 | 1 | PCB | \$35 | \$ | 35 | | MISC. COMPONENTS | | | \$10 | \$ 10 | | | \$10 | \$ 10 | | | \$10 | \$ | 10 | | ASSEMBLY & TEST | | | \$60 | \$ 60 | | | \$60 | \$ 60 | | | \$60 | \$ | 60 | | TOTAL | | | | \$688 | | | | \$626 | | | | \$2 | 162 | TABLE 1 are currently available in 16k densities prompts some concern that the ratio has already collapsed, even though 16k CCD's have been in production for two years and 16k RAM's are just entering early production. To understand why this is not the case, let's study historical MOS trends. #### Using the past to predict the future From the introduction of the integrated flipflop to the 16k dynamic RAM, the trend has been that RAM densities increase by a factor of four every two years. Dynamic RAM's have led the way, with static RAM's following one generation (two years) behind. Fabrication similarities for dynamic RAM's and CCD's, coupled with the more simplified CCD cell and array structure, suggest that a given density can be achieved at an earlier point in time with a CCD organization than with a RAM organization. Actually, CCD devices appear to be one year (one half a generation) ahead of RAM devices in level of integration. A corollary of the previously mentioned postulate (i.e., a factor of four increase in density every two years) states that a factor of two reduction in price/bit is achieved with every new level of density. That is, two years gives a factor of four in density and a factor of one half in price/bit. These trends have been maintained through many successive generations of devices. At each generation, the new device is initially manufactured and sold at a cost/bit premium over the previous generation. Early in the product life, cost falls rapidly as the new device moves into full production. Typically, within a year the cost drops below the level established by the previous device, eventually tending towards a level of approximately one half the previous bit cost. #### Technology transfers back and forth One factor supporting the continuation of a constant price ratio between CCD's and RAM's relates to the close similarities in their fabrication. The relationship between CCD development and dynamic RAM development is more causal than it appears. In fact, it was the development of the 4k RAM that led to the development of the 16k CCD, that in turn led to the development of the 16k RAM. Next generation devices build on current generation technology, and in this way shipments of either CCD's or RAM's provide a learning experience for the process, and both device types benefit. Any improvements in masking technology made for RAM's or CCD's can be applied to the other. Similarly, any reduction in defect densities made for one reduces the defect density for the other. Thus, the RAM and CCD share a joint learning curve. #### The numbers tell the story Now for a specific example—a hypothetical 10M-byte bulk storage system. To compare currently available 16k CCD's and 4k RAM's would somewhat distort the analysis due to the half generation difference between CCD and RAM developments. Therefore, we have also included 16k RAM's in the analysis, although 16k RAM availability lags 16k CCD availability by about one year. A 8-in. × 12-in. board can hold 64 storage devices with their associated drivers. Table 1 compares the cost of such a memory board incorporating CCD or RAM devices, with the assumed device costs based on medium volume TABLE 2 STRUCTURAL, ASSEMBLY AND TEST COSTS | | 16k CCD/RAM | | | 4k RAM | | | | |---------------------|-------------|------|--------|--------|------|--------|--| | | QTY. | COST | TOTAL | QTY. | COST | TOTAL | | | CHASSIS & BACKPLANE | 3 | 400 | 1200 | 10 | 400 | 4000 | | | MAINTENANCE PANEL | 1 | 500 | 500 | 1 | 500 | 500 | | | CABLING | | | 500 | | | 1000 | | | CABINET | | | 500 | | | 1000 | | | SYSTEM ASSEMBLY | | | 1000 | | | 2000 | | | SYSTEM TEST | | | 1000 | | | 1500 | | | TOTAL | | | \$4700 | | \$ | 10,000 | | TABLE 3 SYSTEM COST-CCD vs. RAM | | 16k CCD | | 4k RAM | | 16k RAM | | | | | |-------------------------------------------------------------------------|----------------|---------------------|---------------------------------------------|-----------------|---------------------|------------------------------------------------|------------------|----------------------|---------------------------------------------| | | QTY. | COST | TOTAL | QTY. | COST | TOTAL | QTY. | COST | TOTAL | | STORAGE BOARDS CONTROL UNIT POWER SUPPLY STRUCTURAL, ASS'Y & TEST TOTAL | 80<br>1<br>1kW | 668<br>700<br>\$1/W | 55,040<br>700<br>1,000<br>4,700<br>\$61,440 | 320<br>1<br>2kW | 626<br>700<br>\$1/W | 200,320<br>700<br>2,000<br>10,000<br>\$213,020 | 80<br>1<br>0.7kW | 2162<br>500<br>\$1/W | 172,960<br>500<br>700<br>4,700<br>\$178,860 | TABLE 4 BIT COST COMPARISON—CCD vs. RAM | | 16k CCD | | 4k RA | 4k RAM | | M | |--------------------------|------------------|------|------------------|--------|------------------|------| | | COST<br>(m¢/BIT) | % | COST<br>(m¢/BIT) | % | COST<br>(m¢/BIT) | % | | STORAGE DEVICES | 48.8 | 66.7 | 195.3 | 76.9 | 195.3 | 91.6 | | CLOCK DRIVERS | 4.6 | 6.3 | 0.4 | 0.1 | 0.1 | - | | OTHER BOARD COSTS | 12.2 | 16.7 | 43.1 | 17.0 | 10.8 | 5.1 | | CONTROL UNIT | 0.8 | 1.1 | 0.8 | 0.3 | 0.6 | 0.3 | | POWER | 1.2 | 1.6 | 2.4 | 1.0 | 0.8 | 0.4 | | STRUCTURAL, ASS'Y & TEST | 5.6 | 7.6 | 11.9 | 4.7 | 5.6 | 2.6 | | TOTAL | 73.2 | | 253.9 | | 213.2 | | purchases of standard products. Higher volumes would produce lower prices, but would not disturb the price ratios and would not materially affect the results of the comparison. The CCD board requires 16 MOS-level drivers for the CCD shift clock inputs, compared to two TTL-level clock drivers for the RAM's. It also needs MOS-level address and control drivers instead of TTL-level drivers. The remaining board costs are the same. A chassis 22-in. W $\times$ 9-in. H $\times$ 13-in. D holds 32 memory boards spaced 5/8 in. apart. Three chassis hold the 80 16k CCD or 16k RAM boards required for the complete system with room to spare. By contrast, you need ten chassis to hold the 320 4k RAM boards for this size system. #### Authors' biographies Dave House is manager of Product Marketing and Applications at the Components Div. of Intel Corp. in Santa Clara, CA. In addition to running these two departments, Dave also gets involved in product planning, pricing and advertising. He has authored company application notes and contributed inputs to the Intel Memory Design Handbook. When he can find some spare time, Dave enjoys skiing, racketball and cycling. **Table 2** breaks out structural, assembly and test costs. Although these are identical for the 16k CCD and 16k RAM systems, they are considerably higher for the 4k RAM system due to the larger number of boards and components. **Table 3** summarizes all system costs. The hypothetical 10M byte system costs \$61,440 when built with CCD's, or \$117,420 less than the least expensive (16k) RAM system. Observe that the 4:1 RAM/CCD device cost ratio reduces to a 3:1 system cost ratio because of the allocation of the other system costs to the memory as shown in **Table 4.** Notice also that only 67% of the total CCD system cost is in the storage devices, compared to 92% for the 16k RAM system. $\square$ Kirk MacKenzie is a CCD Product Marketing engineer at the Intel's Components Div. His present duties involve both product management and planning for CCD's as well as static RAM's. He has a BSEE from the Univ. of California and is presently working on his MBA. Kirk's hobbies include photography, kayaking and backpacking. # NON-VOLATILE MEMORY USING THE INTEL® MCS-40™ WITH THE 5101 RAM Chon Hock Leow, Application Engineering #### INTRODUCTION The unpredictability of power failure in a volatile memory based system can result in a loss of irreplaceable information. Terminals, portable equipment and data collection instruments are but a few devices that require low cost non-volatile storage. Most read/write semiconductor memories are volatile i.e., information is lost when power is removed. Intel's 5101, 1K (256 x 4) CMOS static RAM with its extremely low standby power dissipation, typically $25\mu W$ , makes it feasible to retain information for weeks (444 days) using ordinary pen-light batteries on a "battery standby" mode. The use of a simple battery subsystem to maintain information can be a significant system cost reduction. This note describes a technique for utilizing the 5101 RAM in a MCS-40 microcomputer based system. The MCS-40 is a four bit microcomputer system consisting of an array of CPUs, ROMs, RAMs, I/O devices and Peripherals. The specific MCS-40 configuration discussed here, offers a means of maintaining processor data via batteries in a power standby mode. ### 4289 AND 5101 INTERFACE The MCS-40 utilizes a 4289 standard memory interface chip to accommodate the 5101 RAM. The RAM being CMOS and the 4289 being PMOS necessitates family interface considerations. The Data Input lines (DI<sub>0</sub>-DI<sub>3</sub>) of the 5101 have a minimum input 'low' voltage ( $V_{\rm IL}$ ) of -0.3V, while the bi-directional I/O data lines (I/O<sub>0</sub>-I/O<sub>3</sub>) of the 4289 have a typical output 'low' voltage ( $V_{\rm OL}$ ) of -5V (with Vss tied to +5V). With this incompatibility in voltages, buffers or clamped diodes (Germanium) are needed between the bi-directional I/O data lines (I/O<sub>0</sub>-I/O<sub>3</sub>) of the 4289 and the Data Input lines (DI<sub>0</sub>-DI<sub>3</sub>) of the 5101. This also applies to the PM line of the 4289 and the R/W line of the 5101. The Data Output lines ( $DO_0$ - $DO_3$ ) of 5101 have a minimum output 'high' voltage of 2.4V, while the $OPA_0$ - $OPA_3$ and $OPR_0$ - $OPR_3$ need a minimum input 'high' voltage of 3.5V (with $V_{SS}$ tied to 5V). Pull-up resistors are required on the $OPR_0$ - $OPR_3$ of the 4289 to meet the required voltage. The $DB_0$ - $DB_3$ lines of 3216 have a minimum output 'high' voltage of 3.5V, eliminating the need for any pullup resistors. With $V_{\rm DD1}$ of the 4289 tied to ground, the address and chip select lines are TTL compatible, eliminating the need for any buffering. As can be seen in the schematic, Germanium diodes are used on the $DI_0$ - $DI_3$ bus and R/W line (5101) and 3.3K pull-up resistors are used on the $DO_0$ - $DO_3$ bus (5101). The user has the option of not using the 3216 to channel data from 5101 onto the $OPA_0$ - $OPA_3$ of 4289 by using an additional RPM instruction to flip the F/L flip-flop of the 4289. #### INTERFACE CONSIDERATIONS Only 1 standard CMOS NAND chip is needed to ensure CE2 of the 5101 is low during and after the process of power failure. When power is going down, one has to ensure that no random data is written into the 5101. This is accomplished by an output port and controlled by the program. In this case, a RAM output port, 4002, is used to control a simple RS flip-flop, implemented with 2 NAND gates, CD4011AE. This CMOS NAND device has to be backed up by the battery also. The output lines $(O_0\text{-}O_3)$ of 4002 have a minimum output low voltage of -7V (with $V_{SS}$ tied to 5V). A clamped diode is advised although a gate-oxide protection circuit is already incorporated into CMOS integrated circuits. In this case, a silicon diode is used. #### **Further Details** - (1) A pull-up resistor is needed per CS input of 4702A. - (2) A pull-up resistor is needed on the output of TTL driving the CMOS. - (3) Buffering is required between the outputs of 4702A and 5101. Intel's 3212 Input/Output Bipolar device meets this requirement adequately, with the added feature that more than four 4702As can be OR-tied without degrading the access time tremendously. #### Battery Supply The battery standby system used is a simple, low cost parallel diode switch. In order to drive this sys- tem, the battery voltage and dc supply voltage should relate as follows: $\begin{array}{l} V_D = 0.7V \; (diode \; drop) \\ V_{max} + V_D \geqslant V_{battery} \; (V_{BB}) \geqslant V_{min} \; + V_D \\ V_{max} + V_D \geqslant V \; supply \; (V_S) \geqslant V_{min} \; + V_D \\ Note: \; V_{max} \; and \; V_{min} \; refer \; to \; the \; 5101 \\ \; and \; CD \; 4011AE. \end{array}$ In the event the supply drops below V<sub>min</sub>, the battery will forward bias diode D1 (refer to schematic) to form a closed-circuit and the 5101 and CD4011AE will continue to function properly through the battery. If a rechargeable battery is used, the battery can be trickle charged through a resistor. #### Theory of Operation #### Hardware Aspect On detecting power up, the 4201 generates a reset pulse required by MCS-40 components. This reset pulse is also translated to TTL level by transistor Q1 to enable operation of the 5101. The CPU has to be enabled for interrupt in order to recognize any interrupt. On detection of a power failure, the CPU is interrupted and 4040 begins program execution at memory location 3. Either a Power Down Routine (PDR) starts at location 3 or it contains a jump vector to the PDR. With one 5101, more than three 4002 memories can be saved in it. The F/L line of 4289 is not used in both writing into and reading from 5101. After the PDR, the RS flip-flop has to be toggled by the 4002 to disable the CE2 line so as to ensure that no random data is written into the 5101 during the power transitions. This is done by bringing the CECTL low (refer to schematic). All the above operations have to be done before the power supply drops below the minimum required voltage for the system. The time depends on how much memory one needs to save and what other I/O procedures need to be accomplished. This implies that the DC power supply must maintain power for a limited time after a line drop occurs. #### Software Considerations As the operation of the system depends entirely on the program, careful consideration must be given to the construction of the program given the limited time that the CPU has before the voltage drops below the minimum requirement. The following program is written only to save the majority of the 4002 (specifically, 4 registers of the 16 main memory characters — 64 characters). The test line is used to distinguish whether a power failure has occurred. Test line is false (0) when no power failure has occurred and true otherwise. Figure 1. Program Flow Chart The mnemonics used in the following program are those of the 4004/4040 Macro Assembler (MAC 4). #### INDEX REGISTERS MAP | | 14 | 15 | | |-------------------|----|----|---------------| | | 12 | 13 | | | | 10 | 11 | | | | 8 | 9 | | | 5101 RAM ADR MSB | 6 | 7 | LSB | | RAM PORT ADR | 4 | 5 | | | | 2 | 3 | | | 4002 CHIP/REG ADR | 0 | 1 | 4002 CHAR ADR | | | | | ~ | #### MAIN PROGRAM | | NOP | | ;No Operation | |--------|-----|--------|-------------------------------| | START: | JUN | CKTEST | :Jump to check test | | | | | ;line | | PDR: | FIM | 6,0 | $A_7 - A_0 = 00H \text{ for}$ | | | | | ;CMOS RAM | | | LDM | 0 | ;Select CM-RAM0 | | | | | ;line | | | DCL | | ;These two instruc- | | | | | tions are required if | | | | | ;CM-RAM line is not | | | | | ;0 during interrupt | | | FIM | 0,0 | Save 4002s Reg. 0 | | | | | in CMOS RAM | | | | | | | | <b>JMS</b> | SAVE | | |---------|------------|----------|---------------------------------| | | INC | 0 | ;Save 4002s Reg. 1 | | | JMS | SAVE | | | | INC | 0 | Save 4002s Reg. 2 | | | JMS | SAVE | | | | INC | 0 | ;Save 4002s Reg. 3 | | | JMS | SAVE | | | | FIM | 4,PORT 0 | ;PORT 0=00000000B | | | SRC | 4 | ;Set-up RAM port 0 | | | LDM | CECTL | ;CECTL=0001B cor- | | | | | responds to O <sub>0</sub> line | | | WMP | | ;Disable CE2 line | | HERE: | JUN | HERE | ;Wait for power to | | | | | ;go down. | | CKTEST: | JNT | INIT | | | PUR: | FIM | 6,0 | $A_7 - A_0 = 00H$ | | | | | ;CM-RAM0 is auto- | | | | | ;matically selected | | | | | ;after reset so that | | | | | ;no LDM 0, DCL | | | | | ;needed | | | FIM | 0,0 | ;Restore 4002s Reg. | | | | | ;0 from | | | JMS | RESTORE | ;CMOS RAM | | | INC | 0 | ;Restore 4002s | | | | | ;Reg. 1 | | | JMS | RESTORE | | | | INC | 0 | ;Restore 4002s | | | | | ;Reg 2 | | | JMS | RESTORE | | | | INC | 0 | ;Restore 4002s | | | | | ;Reg. 3 | | | JMS | RESTORE | | | INIT: | EIN | | ;Enable interrupt | | | | | | From this point on, normal processing can proceed. #### SUBROUTINES | SAVE: | SRC | 0 | ;Set-up 4002 RAM<br>;character | |-------|-----|--------|------------------------------------| | | RDM | | ;Fetch RAM charac-<br>;ter | | | SRC | 6 | ;Set-up 5101s<br>:address | | | WPM | | Write into CMOS | | | | | ;RAM. Note that | | | | | only one WPM is re- | | | | | quired as the hard- | | | | | ;ware does not uti- | | | | | ;lize F/L flip-flop | | | INC | 7 | ;Increment 5101s<br>;address A3-A0 | | | 107 | 1 CAVE | | | | ISZ | 1,SAVE | Point to next 4002s | | | | | ;RAM character and | | | | | continue until all 16 | | | | | main characters are | | | | | ,saved | | | INC<br>BBL | 6 | ;Increment 5101s ad-<br>;dress A7-A4<br>;Return | |----------|------------|-----------|-----------------------------------------------------------------------------------------------------------| | RESTORE: | SRC<br>RPM | 6 | ;Set-up 5101s<br>;address<br>;Fetch data from | | | SRC | 0 | ;5101<br>;Set-up 4002s RAM<br>;character | | | WRM<br>INC | 7 | ;Restores it<br>;Increment 5101s<br>;address A <sub>3</sub> -A <sub>0</sub> | | | ISZ | 1,RESTORE | ;Point to next 4002s<br>;RAM character and<br>;continue until all 16<br>;main characters are<br>;restored | | | INC | 6 | ;Increment 5101s<br>;address A7-A4 | | | BBL | 0 | ;Return | Subroutine called SAVE is to save 4002s RAM characters into 5101. The data is saved sequentially starting at address 00. The above power down routine requires 478 memory cycles. With a 10.8 $\mu$ s per memory cycle, the power supply has to maintain the minimum required voltage for at least 5.16 ms (478 x 10.8 $\mu$ s = 5160.4 $\mu$ s). Subroutine called RESTORE is to restore 4002s RAM characters from 5101. Note that CPU was not enabled for interrupt until after all the restoring was finished. #### System Performance The 2 CMOS chips, CD4011AE and 5101, draw a maximum of $(15+15) \mu A = 30 \mu A$ , and Q1, R1, R2, R3 draw a maximum of 7.5 $\mu A$ (with V<sub>CCB</sub> = 4V). With a total of 37.5 $\mu A$ on a standby mode, data retention can be maintained for 444 days using a 0.4 ampere-hour battery system. The 256 x 4 organization of the 5101 makes it suitable as a substitute for 4002 on standby mode. The schematic shown can address up to 2K of ROM i.e., 8 of 4702As. R1, R2 and R3 can be optimized to draw less current depending on the transistor used. #### **Alternate System Configuration** The Power Down Protect Logic (PDPL) which comprises of 4002, CD4011AE and 7404 can be left out if the user does not require the power down protect capability. If PDPL were left out, the following connections have to be modified: - (1) Tie CE2 of 5101 high - (2) Connect PM of 4289 to CE1 of 5101. The 3216 can be left out if the user chooses to use an extra RPM instruction to keep track of the F/L flip-flop of 4289. If the 3216 were left out, the RESTORE subroutine would then be the following. RESTORE: SRC 6 This is the dummy instruction in place of the 3216. After reset, the first PPM will read OPAO-OPA3. Because the DOO-DO3 of 5101 are tied to OPRO-OPR3, this first RPM does not pick up any useful information. It only serves to flip the F/L flip-flop so as to enable the ;next RPM to ac;cess the useful in;formation. RPM ;Fetch data from;5101 SRC 0 WRM INC 7 ISZ 1,RESTORE INC 6 BBL 0 #### Conclusion The 5101 as an MCS-40 Data Memory element can reduce the power consumption during the power down or standby mode. The use of low cost batteries to maintain important system data during a standby mode dramatically reduces user system cost over alternative methods. This is particularly true when small quantities of memory are involved. Figure 2. 4040 and 5101 Block Diagram # INTEL MILITARY PRODUCTS IC 38510 PROGRAM Intel offers selected products in full conformance with requirements for military components. Effort is underway by agencies of the Department of Defense with full Intel cooperation to establish "JAN" standards for several of our products. Intel has led these standards by emulating the anticipated "JAN" processing and lot acceptance requirements with the Intel in-house IC 38510 Program. Intel Specifications are available which document general and detailed requirements for each of the military products. Detail specifications are organized by generic family and provide all information necessary for non-standard parts submissions in accordance with MIL-STD-749, Step I, Step II, and Step III. These documents are available from your local Intel Sales Office or authorized Intel Distributor. Three levels of product assurance are offered: Level B, Level C, and Military Temperature Only. The Military Temperature level products have guaranteed operating characteristics over the specified temperature range and have undergone Intel's rigid product assurance requirements. <u>Level C and Level B</u> products are in conformance with MIL-STD-883, Method 5004 requirements, and in addition, have a specified maximum rebond criteria (10%) and a specified burn-in PDA (10%), all documented in the detail specifications, consistent with 38510 requirements. Lot conformance tests are performed in accordance with MIL-STD-883A, Method 5005. #### INTEL MILITARY PRODUCT FAMILY | MCS-80 | 3000 Series | <u>PROMs</u> | RAMs | |-----------|-------------|--------------|-----------| | MC8080A | MD3001 | MC1702A | MD2102A-4 | | MD8102A-4 | MD3002 | MC2708 | MD2115L | | MD8212 | MD3003 | MD3601 | MD2125L | | MD8214 | MD3212 | MD3604 | MC5101-4 | | MD8216 | MD3214 | MD3624 | MC5101L-4 | | MD8224 | MD3216 | | | | MD8228 | | | | | MC8251 | | | | | MC8255 | | | | | MC8316A | | | | | MC8702A | | | | | MC8708 | | | | | | | | | ## **MANUALS AND HANDBOOKS** (Please include check or money order payable to Intel Corporation or BankAmericard or Master Charge number. Purchase Orders are accepted for amounts of \$100 or more.) | 1977 Memory Design Handbook | \$ 5.00 | |------------------------------------------------|---------| | MCS-40 <sup>™</sup> User's Manual | \$ 5.00 | | MCS-48 <sup>™</sup> User's Manual | \$ 5.00 | | MCS-80 <sup>™</sup> User's Manual | \$ 5.00 | | MCS-85 <sup>†M</sup> User's Manual | \$ 5.00 | | Series 3000 Reference Manual | \$ 5.00 | | 4004/4040 Assembly Language Programming Manual | \$ 5.00 | | MCS-48 Assembly Language Programming Manual | \$ 5.00 | | 8080 Assembly Language Programming Manual | \$ 5.00 | | PL/M-80 Programming Manual | \$ 5.00 | | Series 3000 Microprogramming Manual | \$ 5.00 | | SBC 80/10 Hardware Reference Manual | \$ 5.00 | | SBC 80/20 Hardware Reference Manual | \$ 5.00 | | Intellec® Development System Operator's Manual | \$15.00 | | Intellec® Development System Reference Manual | \$25.00 | #### ADDITIONAL LITERATURE Intel provides a variety of brochures, application notes, design manuals and other literature. The list below includes the most popular publications available at the time of this publication. If you wish to receive Intel literature, contact your local Intel sales office representative, distributor or write Intel Corporation, Literature Department, 3065 Bowers Avenue, Santa Clara, California 5051. Volume and Educational discounts are available. International locations also provide selected literature in Japanese, French or German. #### Complementary Information #### **BROCHURES** MCS-48<sup>™</sup> Brochure MCS-80<sup>™</sup> Brochure MCS-85<sup>™</sup> Brochure SBC Single Board Computer Brochure PL/M Application Brochure Intellec® Brochure #### **REFERENCE CARDS** MCS-40<sup>™</sup> Assembly Language Reference Card MCS-48<sup>™</sup> Assembly Language Reference Card MCS-80<sup>™</sup> Assembly Language Reference Card #### RELIABILITY REPORTS RR 6 1702A Silicon Gate MOS RR 7 2107A/2107B RR 8 Polysilicon Fuse Bipolar PROM RR 9 MOS Static RAMs RR 10 8080/8080A Microcomputer RR 11 2416 16K CCD Memory RR 12 2708 8K Erasable PROM RR 14 2115/2125 MOS Static RAMs #### **APPLICATION NOTES** AP 22 Which Way for 16K? AP 23 2104A 4K RAM AP 24 2116 16K RAM 3065 Bowers Avenue Santa Clara, California 95051 Tel: (408) 246-7501 TWX: 910-338-0026 TELEX: 34-6372 ## U.S. AND CANADIAN DISTRIBUTORS #### U.S. AND CANADIAN DISTRIBUTORS Hamilton/Avnet Electronics 805 Oser Drive NW Huntsville 35805 Tel: (205) 533-1170 #### ARIZONA Hamilton/Avnet Electronics 2615 South 21st Street Phoenix 85034 Tel: (602) 275-7851 Liberty/Arizona 3130 N. 27th Avenue Phoenix 85107 Tel: (602) 257-1272 TELEX: 910-951-4282 #### CALIFORNIA Avnet Electronics 350 McCormick Avenue Costa Mesa 92626 Tel: (714) 754-6083 Hamilton/Avnet Electronics 575 E. Middlefield Road Mountain View 94040 Tel: (415) 961-7000 Hamilton/Avnet Electronics 8917 Complex Drive San Diego 92123 Tel: (714) 279-2421 Hamilton Electro Sales 10912 W. Washington Boulevard Culver City 90230 Tel: (213) 558-2121 †Cramer/San Francisco 720 Palomar Avenue Sunnyvale 94086 Tel: (408) 739-3011 Cramer/Los Angeles 1720 Daimler Street Irvine 92705 Tel: (714) 979-3000 H. Iberty Electronics 124 Maryland Street El Segundo 90245 Tel: (213) 322-8100 Tel: (714) 638-7601 TWX: 910-348-7140 Liberty/San Diego 8248 Mercury Court San Diego 92111 Tel: (714) 565-9171 TELEX: 910-335-1590 Elmar Electronics 2288 Charleston Road Mountain View 94040 Tel: (415) 961-3611 TELEX: 910-379-6437 Cramer/Denver 5465 E. Evans Pl. at Hudson Denver 80222 Tel: (303) 758-2100 Elmar/Denver 6777 E. 50th Avenue Commerce City 80022 Tel: (303) 287-9611 TWX: 910-936-0770 HAmilton/Avnet Electronics 5921 No. Broadway Denver 80216 Tel: (303) 534-1212 #### CONNECTICUT Cramer/Connecticut 35 Dodge Avenue North Haven 06473 Tel: (203) 239-5641 Hamilton/Avnet Electronics 643 Danbury Road Georgetown 06829 Tel: (203) 762-0361 Harvey Electronics 112 Main Street Norwalk Tel: (203) 853-1515 #### FLORIDA 1 Cramer/E.W. Hollywood 4035 No. 29th Avenue Hollywood 33020 Tel: (305) 923-8181 Hamilton/Avnet Electronics 6800 Northwest 20th Ave. Ft. Lauderdale 33309 Tel: (305) 971-2900 Tel: (305) 971-2900 ICramer/EW Orlando 345 No. Graham Ave. Orlando 32814 Tel: (305) 894-1511 Pioneer 6220 S. Orange Blossom Trail Suite 412 Orlando 32809 Tel: (305) 859-3600 #### GEORGIA Cramer 6456 Warren Drive Norcross 30071 Tel: (404) 448-9050 Hamilton/Avnet Electronics 6700 I 85, Access Road, Suite 2B Norcross 30071 Tel: (404) 448-0800 ILLINOIS Cramer/Chicago 1911 So. Busse Rd. Mt. Prospect 60056 Tel: (312) 593-8230 Hamilton/Avnet Electronics 3901 No. 25th Ave. Schiller Park 60176 Tel: (312) 678-6310 #### INDIANA Pioneer/Indiana 6408 Castleplace Drive Indianapolis 46250 Tel: (317) 849-7300 Sheridan Sales Co. 8790 Purdue Road Indianapolis 46268 Tel: (317) 297-3146 #### KANSAS Hamilton/Avnet Electronics 37 Lenexa Industrial Center 9900 Pflumm Road Lenexa 66215 Tel: (913) 888-8900 #### MARYLAND Cramer/EW Baltimore 7235 Standard Drive Hanover 21076 Tel: (301) 796-5790 Cramer/EW Washington 16021 Industrial Drive Gaithersburg 20760 Tel: (301) 948-0110 Hamilton/Avnet Electronics 7235 Standard Drive Hanover 21076 Tel: (301) 796-5000 Pioneer/Washington 9100 Gaither Road Gaithersburg 20760 Tel: (301) 948-0710 TWX: 710-828-0545 #### MASSACHUSETTS †Cramer Electronics Inc. 85 Wells Avenue Newton 02159 Tel: (617) 969-7700 Hamilton/Avnet Electronics 100 E. Commerce Way Woburn 01801 Tel: (617) 933-8000 #### MICHIGAN Sheridan Sales Co. 24543 Indoplex Drive Farmington Hills 48024 Tel: (313) 477-3800 Pioneer/Michigan 13485 Stamford Tel: (313) 729-8500 Hamilton/Avnet Electronics 32487 Schoolcraft Road Livonia 48150 Tel: (313) 522-4700 TWX: 810-242-8775 #### MINNESOTA findustrial Components 5280 West 74th Street Minneapolis 55435 Tel: (612) 831-2666 Cramer/Bonn 7275 Bush Lake Road Edina 55435 Tel: (612) 835-7811 Hamilton/Avnet Electronics 7683 Washington Avenue So. Edina 55435 Tel: (612) 941-3801 #### MISSOURI Hamilton/Avnet Electronics 364 Brookes Lane Hazelwood 63042 Tel: (314) 731-1144 #### MEW REDGEY Cramer/Pennsylvania, Inc. 12 Springdale Road Cherry Hill Industrial Center Cherry Hill 08003 Tel: (609) 424-5993 TWX: 710-896-0908 HAmilton/Avnet Electronics 218 Little Falls Road Cedar Grove 07009 Tel: (201) 239-0800 TWX: 710-994-5787 Cramer/New Jersey No. 1 Barrett Avenue Moonachie 07074 Tel: (201) 935-5600 Harvey Electronics 387 Passaic Avenue Fairfield 07006 Tel: (201) 227-1262 #### NEW JERSEY (cont.) Hamilton/Avnet Electronics 113 Gaither Drive East Gate Industrial Park Mt. Laurel 08057 Tel: (609) 234-2133 TWX: 710-897-1405 #### NEW MEXICO Hamilton/Avnet Electronics 2524 Baylor Drive, S.E. Albuquerque 87119 Tel: (505) 765-1500 Cramer/New Mexico 137 Vermont, N.E. Albuquerque 87108 Tel: (505) 265-5767 #### NEW YORK Cramer/Rochester 3000 Winton Road South Rochester 14623 Tel: (716) 275-0300 Hamilton/Avnet Electronics 167 Clay Road Rochester 14623 Tel: (716) 442-7820 †Cramer/Syracuse 6716 Joy Road East Syracuse 13057 Tel: (315) 437-6671 Hamilton/Avnet Electronics 6500 Joy Road E. Syracuse 13057 Tel: (315) 437-2642 161: (313) 437-2642 1 Cramer/Long Island 29 Oser Avenue Hauppauge, L.I. 11787 Tel: (516) 231-5600 TWX: 510-227-9863 TWX: 510-227-9863 †Hamilton/Avnet Electronics 70 State Street Westbury, L.I. 11590 Tel: (516) 333-5800 TWX: 510-222-8237 Harvey Electronics 60 Crossways Park West Woodbury 11797 Tel: (516) 921-8700 # NORTH CAROLINA Cramer Electronics 938 Burke Street Winston-Salem 27102 Tel: (919) 725-8711 Pioneer/Carolina 2906 Baltic Avenue Greensboro 27406 Tel: (919) 273-4441 TWX: 510-925-1114 #### оню Cramer/Cleveland 5835 Harper Road Cleveland 44139 Cleveland 44139 Tel: (216) 248-8400 Tel: (216) 248-8400 †Hamilton/Avnet El-118 Westpark Road Dayton 45459 Tel: (513) 433-0610 TWX: 810-450-2531 Pioneer/Dayton 1900 Troy Street Dayton 45404 Tel: (513) 236-9900 I Sheridan Sales Co. 10 Knollcrest Drive Cincinnati 45222 Tel: (513) 761-5432 TWX: 810-461-2670 1Pioneer/Cleveland 4800 E. 131st Street Cleveland 44105 Tel: (216) 587-3600 Hamilton/Avnet Electronics 761 Beta Drive Cleveland 44143 Tel: (216) 461-1400 Sales Co. Sales Co. Sales Co. Sales Co. Beachwood 44122 Tel: (216) 831-0130 Sheridan Sales Co. 35 Compark Dayton 45459 Tel: (513) 223-3332 OKLAHOMA Components Specialties, Inc. 7920 E. 40th Street Tulsa 74145 Tel: (918) 664-2820 OREGON Almac/Stroum Electronics 4475 S.W. Scholls Ferry Rd. Portland 97225 Tel: (503) 292-3534 PENNSYLVANIA Sheridan Sales Co. 1717 Penn Avenue, Suite 5009 Pittsburgh 15221 Tel: (412) 244-1640 #### PENNSYLVANIA (cont.) Pioneer/Pittsburgh 560 Alpha Drive Pittsburgh 15238 Tel: (412) 782-2300 Pioneer/Delaware 203 Witmer Road Horsham 19044 Tel: (215) 674-5710 TWX: 510-665-6778 #### TEXAS Cramer Electronics 13740 Midway Road Dallas 75240 Tel: (214) 661-9300 †Hamilton/Avnet Electronics 4445 Sigma Road Dallas 75240 Tel: (214) 661-8661 Hamilton/Avnet Electronics 3939 Ann Arbor Houston 77063 Tel: (713) 780-1771 Component Specialties, Inc. 10907 Shady Trail, Suite 101 Dallas 75220 Tel: (214) 357-6511 Component Specialties, Inc. 7313 Ashcroft Street Houston 77036 Tel: (713) 771-7237 #### UTAH Hamilton/Avnet Electronics 1585 West 2100 South Salt Lake City, 84119 Tel: (801) 972-2800 #### WASHINGTON WASHINGTON Hamilton/Avnet Electronics 13407 Northrup Way Bellevue 98005 Tel: (206) 746-8750 †Almac/Stroum Electronics 5811 Sixth Ave. South Seattle 98108 Seattle 98108 Tel: (206) 763-2300 #### CANADA ALBERTA ALBEHTA L. A. Varah Ltd. 4742 14th Street N.E. Calgary T2E 6LT Tel: (403) 276-8818 Telex: 13 825 89 77 BRITISH COLUMBIA †L.A. Varah Ltd. 2077 Alberta Street Vancouver V5Y 1C4 Tel: (604) 873-3211 TWX: 610-929-1068 Telex: 04 53167 #### ONTARIO Hamilton/Avnet Electronics 6291-16 Dorman Road Mississauga L4V 1H2 Tel: (416) 677-7432 TWX: 610-492-8867 Hamilton/Avnet Electronics 1735 Courtwood Cresc. Ottawa K2C 2B4 Tel: (613) 226-1700 TWX: 610 562-1906 Zentronics 141 Catherine Street Ottawa, Ontario K2P 1C3 Tel: (613) 238-6411 Zentronics 99 Norfinch Dr 99 Normon Dr. Downsview, Ontario M3N 1W8 Tel: (416) 635-2822 Telex: 02-021694 #### QUEBEC Hamilton/Avnet Electronics 2670 Paulus St. Laurent H4S 1G2 Tel: (514) 331-6443 TWX: 610-421-3731 Zentronics 8146 Montview Road Town of Mount Royal, Montreal Quebec H4P 2L7 Tel: (514) 735-5361 Telex: 05-827535 #### MANITOBA L. A. Varah, Ltd. 1832 King Edward Street Winnipeg R2R 0N1 Tel: (204) 633-6190 Telex: 07-55365 Intellec® Development # MICROCOMPUTER AND MEMORY COMPONENT SALES AND MARKETING OFFICES 3065 Bowers Avenue Santa Clara, California 95051 Tel: (408) 246-7501 TWX: 910-338-0026 TELEX: 34-6372 #### U.S. AND CANADIAN SALES OFFICES ALABAMA Glen White Associates 7844 Horseshoe Trail Huntsville 35802 Tel: (205) 883-9394 ARIZONA Sales Engineering, Inc. 7226 Stetson Drive, Suite 34 Scottsdale 85252 Tel: (602) 945-5781 TWX: 910-950-1288 CALIFORNIA CALIFORNIA Intel Corp." 990 E. Arques Ave. Suite 112 Sunnyvale 94086 Tel: (408) 738-3870 TWX: 910-339-9279 TWX: 910-338-0255 Mac-I P.O, Box 1420 Cupertino 95014 Tel: (408) 257-9880 Earle Associates, Inc 4805 Mercury Street Suite L San Diego 92111 Tel: (714) 278-5441 TWX: 910-335-1585 Mac-i 11725 Aspen Fountain Valley 92708 Tel: (714) 839-3341 Intel Corp.\* 1651 East 4th Street Suite 228 Santa Ana 92701 Tel: (714) 835-9642 TWX: 910-595-1114 COLORADO Intel Corp. 12075 East 45th Avenue Suite 310 Denver 80239 Tel: (303) 373-4920 TWX: 910-932-0322 CONNECTICUT Intel Corp. 8 Mill Plain Road Danbury 06810 Tel: (203) 792-8366 FLORIDA Intel Corp. 2020 W. McNab Road. Suite 104 Fl. Lauderdale 33309 Tel: (305) 971-7200 TWX: 510-956-9407 Intel Corp. 5151 Adanson Street. Suite 105 Orlando 32804 Tel: (305) 628-2393 TWX: 810-853-9219 ILLINOIS Intel Corp. " 1000 Jorie Boulevard Suite 224 Oakbrook 60521 Tel: (312) 325-9510 TWX: 910-651-5881 IOWA Technical Representatives, Inc. 1703 Hillside Drive N W Cedar Rapids 52405 Tel: (319) 396-5662 KANSAS KANSAS Technical Representatives, Inc. 801 Clairborne Olathe 66061 Tel (913) 782-1177 TWX: 910-749-6412 MARYLAND Glen White Associates 57 West Timonium Road Timonium 21093 Tel: (301) 252-6360 Intel Corp.\* 57 West Timonium Road Suite 307 Timonium 21093 Suite 307 Timonium 21093 Tel: (301) 252-7742 TWX: 710-232-1807 Intel Corp.\* 187 Billerica Road, Suite 14A Cheimsford 01824 Tel: (617) 256-4131 TWX: 710-343-6333 MASSACHUSETTS MICHIGAN Intel Corp. 26500 Northwestern Hwy. Suite 401 Southfield 48075 Tel: (313) 353-0920 TWX: 910-420-1212 TELEX: 2 31143 MINNESOTA Intel Corp. 8200 Normandaie Avenue Suite 422 Bloomington 55437 Tel: (612) 835-6722 TWX: 910-576-2867 MISSOURI MISSOURI Technical Representatives, Inc. Trade Center Bldg. 300 Brookes Drive, Suite 108 Hazelwood 63042 Tel: (314) 731-5200 TWX: 910-762-0618 NEW JERSEY NEW JERSEY Intel Corp. 2 Kilmer Road Edison 08817 Tel: (201) 985-9100 TWX: 710-480-6238 NEW YORK NEW YORK Intel Corp." 350 Vanderbilt Motor Pkwy. Suite 402 Hauppauge 11787 Tel: (516) 231-3300 TWX: 510-221-2198 Intel Corp. 474 Thurston Road Rochester, N.Y. 14619 Tel: (716) 328-7340 TWX: 510-253-3841 NEW YORK (cont.) T-Squared 4054 Newcourt Ave. Syracuse 13206 Tel: (315) 463-8592 TWX: 710 541-0554 T-Squared 640 Kreag Rd. P.O. Box W Pittsford 14534 Tel: (716) 381-2551 TELEX: 97-8289 IELEX: 97-8299 Intel Corp. 85 Market Street Poughkeepsie, New York 12601 Tel: (914) 473-2303 TWX: 510-248-0060 NORTH CAROLINA Glen White Associates 3700 Computer Dr., Suite 330 Raleigh 27609 Tel: (919) 787-7016 OHIO Intel Corp.\* 8312 North Main Street Dayton 45415 Tel: (513) 890-5350 TELEX: 288-004 Intel Corp." 26250 Euclid Ave. Suite 531F Euclid 44132 Tel: (216) 289-0101 PENNSYLVANIA Intel Corp.\* 520 Pennsylvania Ave. Fort Washington 19034 Tel: (215) 542-9444 TWX: 510-661-0709 TENNESSEE Glen White Associates Rt. =12 Noorwood S/D Jonesboro 37659 Tel: (615) 928-0184 Glen White Associates 2523 Howard Road Germantown 38138 Tel: (901) 754-0483 TEXAS Mycrosystems Marketing Inc 13777 N. Central Expressway Suite 405 Dallas 75231 Tel: (214) 238-7157 TWX: 910-867-4763 Mycrosystems Marketing Inc. 6610 Harwin Avenue, Suite 125 Houston 77036 Tel: (713) 783-2900 Mycrosystems Marketing Inc. 2622 Geronimo Trail Austin 78746 Tel: (512) 266-1750 Intel Corp.\* 2925 L.B.J. Freeway Suite 100 Dallas 75234 Tel: (214) 241-9521 TWX: 910-860-5487 VIRGINIA Glen White Associates P.O. Box 1104 Lynchburg 24505 Tel: (804) 384-6920 WASHINGTON E.S./Chase Co. P.O. Box 80903 Seattle 98108 Tel: (206) 762-4824 Twx: 910-444-2298 CANADA Intel Corp. 70 Chamberlain Ave. Ottawa. Ontario K1S 1V9 Tel: (613) 232-8576 TELEX: 053-4419 Multitek, Inc. 4 Barran Street Ottawa, Ontario K2J 1G2 Tel: (613) 825-4553 TELEX: 053-4565 **EUROPEAN MARKETING OFFICES** BELGIUM Intel International\* Rue du Moulin à Papier 51-Boîte 1 B-1160 Brussels Tel: (02) 660 30 10 TELEX: 24814 FRANCE FRANCE intel Corporation, S.A.R.L.\* 74. Rue D'Arcueil Sitic 223 94528 Rungis Cedex Tel: (01) 687 22 21 TELEX: 270475 SCANDINAVIA Intel Scandinavia A/S\* Lyngbyvej 32 2nd Floor DK-2100 Copenhagen East Denmark Tel: (01) 18 20 00 TELEX: 19567 Intel Sweden AB\* Box 20092 S-16120 Bromma Sweden Tel: (08) 98 53 90 TELEX: 12261 ENGLAND Intel Corporation (U.K.) Ltd.\* Broadfield House 4 Between Towns Road Cowley. Oxford OX4 3NB Tel: (0865) 77 14 31 TELEX: 837203 Intel Corporation (U.K.) Ltd. 46-50 Beam Street Nantwich, Cheshire CW5 5LJ Tel: (0270) 62 65 60 TELEX: 36620 GERMANY Intel Semiconductor GmbH\* SeidIstrasse 27 8000 Muenchen 2 Tel: (089) 55 81 41 TELEX: 523 177 intel Semiconductor GmbH Abraham Lincoln Strasse 30 6200 Wiespaden 1 Tel: (06121) 74855 TELEX: 04186183 Intel Semiconductor GmbH D-7000 Stuttgart 80 Ernsthaldenstrasse 17 Tel: (0711) 7351506 TELEX: 7255346 ORIENT MARKETING OFFICES JAPAN Intel Japan Corporation\* Flower Hill-Shinmachi East Bldg. 1-23-9, Shinmachi, Setagaya-ku Tokyo 154 Tel: (03) 426-9261 TELEX: 781-28426 FINI AND Oy Fintronic AB Loennrotinkatu 35D SF 00180 Helsinki 18 Tet: (90) 664 451 TELEX: 12426 S HONG KONG Q1 (Far East) Ltd. Tak Yan Commercial Bldg, 6th floor 30-32 D'Aguilar Street, Central Hong Kong Tel: 5-260311 TELEX: 83138 JADE HX INTERNATIONAL DISTRIBUTORS AUSTRALIA A. J. Ferguson (Adelaide) PTY, Ltd. 44 Prospect Rd. Prospect 5082 South Australia Tel: 269-1244 TELEX. 82635 Warburton O'Donnell Limited 372 Eastern Valley Way Chatswood, N.S.W. 2067 Tei: 407 3261 TELEX: WARFRAN AA 21299 AUSTRIA Bacher Elektronische Gerate GmbH Meidlinger Hauptstrasse 78 A 1120 Vienna Tel: (0222) 83 63 96 TELEX: (01) 1532 BEI GIHM Inelco Belgium S.A. Avenue Val Duchesse, 3 B-1160 Brussels Tel: (02) 660 00 12 TELEX: 25441 DENMARK EERMAHK Scandinavian Semiconductor Supply A/S Nannasgade 18 DK-2200 Copenhagen N Tel: (01) 93 50 90 TELEX: 19037 TAIWAN Taiwan Automation Co.\* 6th Floor, 18-1, Lane 14 Chi-Lin Road Taipei Tel: (02) 551726-9 TELEX: 11942 TAIAUTO ISBAEL Eastronics Ltd.\* 11 Rozanis Street P.O. Box 39300 Tel-Aviv Tel: 475151 TELEX: 33638 FRANCE Tekelec Airtronic Cite des Bruyeres Rue Carle Vernet 92310 Sevres Tel: (1) 027 75 35 TELEX: 250997 GERMANY Alfred Neye Enatachnik GmbH Schillerstrasse 14 D-2085 Quickborn-Hamburg Tel: (04106) 6121 TELEX: 02-13590 Flestronic 2000 Vertriebs GmbH TELEX: 02-13590 Electronic 2000 Vertriebs GmbH Neumarketer Strasse 75 D-8000 Muenchen 80 Tel: (089) 434061 TELEX: 484426 Jermyn GmbH Postfach 1146 D-6277 Kamberg Tel: (06434) 6005 TELEX: 484426 HONG KONG ASTEC International Oriental Centre 14th Floor, No. 67-71 Chatham Road Kowloon, Hong Kong Tel: 3-694751 Cable: "ASCOMP" TELEX: 74899 ASCOM HX Eledra 3S S.P.A.\* Viale Elvezia, 18 20154 Milan, Tel: (02) 3493041 TELEX: 39332 TELEX: 39332 Eledra 35 S.P.A.\* Via Paolo Gaidano, 141 D 10137 Torino TEL: (011) 30 97 097 - 30 97 114 Eledra 35 S.P.A.\* Via Giuseppe Valmarana, 63 00139 Rome, Italy Tel: (06) 81 27 290 - 81 27 324 TELEX: 63051 JAPAN JAPAN Pan Electron No. 1 Higashikata-Machi Midori-Ku, Yokohama 226 Tet: (045) 471-8811 TELEX: 781-4773 Ryoyo Electric Corp. Konwa Bldg. 1-12-22, Tsukiji, 1-Chome Chuo-Ku, Tokyo 104 Tel: (03) 543-7711 TAIWAN (cont.) Asionics-Taiwan, Inc. 205 Pa-Teh Road, Section 4 Taipei Tai: 75 55 82 TELEX: 22158 Asionics NETHERLANDS Ineico Nederland AFD Elektronic Joan Muyskenweg 22 NL-1006 Amsterdam Tel: (020) 934824 TELEX: 14522 NORWAY WUHWAY Nordisk Elektronik (Norge) A/S Mustads Vei 1 N-Oslo 2 Tel: (02) 55 38 93 TELEX: 16963 PORTUGAL Ditram Componentes E Electronica LDA Av. Miguel Bombarda, 133 Lisboa 1 Tel: 119 45 313 SOUTH AFRICA Electronic Building Elements P.O. Box 4609 Pretoria Tel: 78 92 21 TELEX: 30181 SPAIN Interface Ronda San Pedro 22 SWEDEN Nordisk Electronik AB Fack 5-10380 Stockholm 7 Tei: (08) 248340 TELEX: 10547 SWITZERLAND Industrade AG Generatiages 2 Gemsenstrasse 2 Postcheck 80 - 21190 CH-8021 Zurich Tel: (01) 60 22 30 TELEX: 56788 UNITED KINGDOM Rapid Recall, Ltd. 11-15 Betterton Street Drury Lane London WC2H 9BS Tel: (01) 379-6741 TELEX: 28752 G.E.C. Semiconductors Ltd. East Lane Wembley HA9 7PP Middlesex Tel: (01) 904-9303 TELEX: 923429 Jermyn Industries Vestry Estate Sevenoaks, Kent. Tel: (0732) 50144 TELEX: 95142 INTEL CORPORATION, 3065 Bowers Avenue, Santa Clara, CA 95051 (408) 246-7501