# MC68HC05X4 MC68HC705X4 HCMOS Microcontroller Unit **TECHNICAL DATA** © Motorola, Inc., 1998 #### Freescale Semiconductor, Inc. ## **List of Sections** | List of Sections | |------------------------------------------------------| | Table of Contents 5 | | Introduction | | Modes of Operation and Pin Descriptions 13 | | CPU | | Resets, Interrupts and Low Power Modes 49 | | Memory | | Parallel input/output ports 65 | | Motorola CAN | | Core Timer | | 16-Bit Programmable Timer | | Electrical Characteristics | | Mechanical Dimensions and Ordering Information . 133 | | Glossary | | Index 149 | | Literature Updates | | MC68HC05X4 Rev 1.0 | MC68HC05X4 Rev 1.0 # **Table of Contents** MC68HC05X4 Rev 1.0 | Table of Contents | | | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | Introduction | Contents Introduction Mask options on the MC68HC05X4 Mask options on the MC68HC705X4 | 9<br>11 | | Modes of Operation<br>and Pin Descrip-<br>tions | Contents Introduction Single chip mode Bootloader modes for the MC68HC05X4 and MC68HC705X4 Pin descriptions | 14<br>14<br>15 | | CPU | Contents Introduction CPU Registers Arithmetic/Logic Unit (ALU) Instruction Set Overview Addressing Modes Instruction Types Instruction Set Summary | 30<br>34<br>34<br>34 | | Resets, Interrupts<br>and Low Power<br>Modes | Contents Resets Interrupts Low power modes | 49<br>51 | | Memory | Contents Memory map RAM Non-volatile memory (NVM) MCU registers MCAN registers | 59<br>59<br>60 | #### Table of Contents | Parallel input/output ports | Contents6Introduction6Input/output programming6Port A6Port B6Port registers6 | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Motorola CAN | Contents | | Core Timer | Contents10Introduction10Real time interrupts (RTI)10Computer operating properly (COP) watchdog timer10Core timer registers10Core timer during WAIT11Core timer during STOP11 | | 16-Bit Programma-<br>ble Timer | Contents11Introduction11Port configuration register (PCR)11Counter11Counter registers11Timer functions11Timer during WAIT mode12Timer during STOP mode12Timer state diagrams12 | | Electrical Character-<br>istics | Contents12Introduction12Maximum ratings12Thermal characteristics and power considerations12DC electrical characteristics13AC electrical characteristics13 | | MC68HC05X4 Rev 1.0 | | #### Freescale Semiconductor, Inc. **Table of Contents** | Mechanical Dimen-<br>sions and Ordering<br>Information | Contents 28-pin SOIC package Ordering information | . 134 | |--------------------------------------------------------|-----------------------------------------------------|-------| | Literature Updates | Literature Distribution Centers | | | | Mfax | . 156 | | | Motorola SPS World Marketing World Wide Web Server | . 156 | | | Microcontroller Division's Web Site | 156 | MC68HC05X4 Rev 1.0 #### Introduction #### **Contents** | Introduction | 9 | |---------------------------------|---| | Features | 0 | | Mask options on the MC68HC05X4 | 1 | | Mask options on the MC68HC705X4 | 2 | | Mask option register (MOR) | 2 | #### Introduction The MC68HC05X4 with on-board controller area network (CAN) module is designed around the industry standard M68HC05 CPU core with its familiar and efficient instruction set. The Motorola CAN module (MCAN) is complete with line interface circuitry, comprising output drivers, input comparators and a $V_{DD}/2$ generator. The module can handle all the communication transactions flowing across a serial bus structure with minimal CPU intervention. Other features of the device include a 16-bit programmable timer, a 15-stage multi-purpose core timer and a computer operating properly (COP) watchdog timer. The MC68HC05X4 has two modes of operation, namely single chip and bootloader mode. This data sheet covers both the MC68HC05X4 ROM based device and the equivalent EPROM based *MC68HC705X4* device. All references in the text to the MC68HC05X4 apply equally to the *MC68HC705X4*, unless otherwise stated. *References specific to the MC68HC705X4* are italicised in the text. 1-intro MC68HC05X4 Rev 1.0 #### Introduction #### **Features** - Fully static design featuring the industry standard M68HC05 core - On-chip oscillator with divide-by-2 or divide-by-10 option - 4096 bytes of ROM (MC68HC05X4); 4096 bytes EPROM (MC68HC705X4) - 176 bytes of RAM - Single chip and bootloader modes of operation - Power saving STOP and WAIT modes - Motorola controller area network module (MCAN) with line interface circuitry (output drivers, input comparators, V<sub>DD</sub>/2 generator) - Extended temperature range: $-40^{\circ}$ C to $+125^{\circ}$ C - 16-bit programmable timer with input capture and output compare - Multi-purpose core timer with computer operating properly (COP) watchdog and real time interrupt (RTI) - Four hardware and one software interrupt sources - 16 bi-directional I/O lines with wired-OR interrupt (WOI) capability - Mask options for oscillator division ratio and COP disable - 28-pin SOIC package MC68HC05X4 Rev 1.0 2-intro Introduction Mask options on the MC68HC05X4 Figure 1. Functional block diagram #### Mask options on the MC68HC05X4 There are two mask options on the MC68HC05X4. These bits are programmed during manufacture and must be specified on the order form. - Oscillator division ratio selection (divide-by-2 or divide-by-10) - COP watchdog timer (enable/disable) 3-intro MC68HC05X4 Rev 1.0 #### Mask options on the MC68HC705X4 The same options as for the MC68HC05X4 are available on the *MC68HC705X4* device. These options must be programmed into the mask option register (MOR), at EPROM address \$1F00, via the bootloader mode prior to operating the device in single chip mode. The MOR is latched in at reset in single chip mode to allow emulation of the masked ROM part. It is recommended that all unused bits in this register are written as '0'. # Mask option register (MOR) This register may be written to only in bootloader mode. \$1F00 Address: Bit 7 6 5 4 3 2 1 Bit 0 DIV2 0 0 COP 0 0 Reset: 0 0 Figure 2. Mask Option Register (MOR) DIV2 — Oscillator division ratio 1 = Selects divide-by-2 option. 0 = Selects divide-by-10 option. **NOTE:** The divide-by-10 option is forced during $t_{PORL}$ (applies only to the MC68HC705X4). COP — Computer operating properly enable/disable 1 = Disables COP. 0 = Enables COP. MC68HC05X4 Rev 1.0 4-intro ### **Modes of Operation and Pin Descriptions** #### **Contents** | ntroduction | 13 | |-----------------------------------------------------|----| | Single chip mode | 14 | | Bootloader modes for the MC68HC05X4 and MC68HC705X4 | 14 | | Bootloader Mode for the MC68HC05X4 | 14 | | Bootloader data format | 16 | | Bootloader mode for the MC68HC705X4 | | | Pin descriptions | 23 | | VDD and VSS | 23 | | MDS/TCAP(VPP) | 24 | | OSC1/OSC2 | | | RESET | | | PA0-PA7/PB0-PB7 | | | VDDH | | | VSS1 | | | RX0/RX1 | | | TX0/TX1 | 26 | #### Introduction The MC68HC05X4 has two modes of operation: single chip and bootloader. **Table 1** shows the conditions required to enter each mode on the rising edge of RESET. Table 1. Operating mode entry conditions | MDS/TCAP (VPP) | PB1 | PB7 | Mode | |-------------------------------------------------------|-----------------|-----------------|-------------| | V <sub>SS</sub> to V <sub>DD</sub> | х | х | Single chip | | 2 V <sub>DD</sub><br>V <sub>PP</sub> ( <i>EPROM</i> ) | V <sub>DD</sub> | V <sub>SS</sub> | Bootloader | 1-modes MC68HC05X4 Rev 1.0 #### **Modes of Operation and Pin Descriptions** #### Single chip mode This is the normal operating mode of the MC68HC05X4. In this mode the device functions as a self-contained microcomputer with all on-board peripherals, including the two 8-bit I/O ports available to the user. #### **NOTE:** For the MC68HC705X4 all vectors are fetched from EPROM (locations \$1FF0-\$1FFF) in single chip mode; therefore, the EPROM must be programmed (via the bootloader mode) before the device is powered up in single chip mode. The mask option register is loaded from the EPROM (\$1F00) on reset so that emulation of mask programmable features is possible. Single chip mode is entered on the rising edge of RESET if the voltage level on the MDS/TCAP(VPP) pin is within the normal operating range. #### Bootloader modes for the MC68HC05X4 and MC68HC705X4 The entry conditions for these modes are identical. The bootloader mode on the *MC68HC705X4* is therefore a direct replacement for that on the MC68HC05X4. Bootloader mode is entered on the rising edge of RESET if the MDS/TCAP( $\mathit{VPP}$ ) pin is at 2 x V<sub>DD</sub>, the PB7 pin is at logic zero and the PB1 pin at logic one, as shown in **Table 1**. #### **NOTE:** In order to program the EPROM correctly on the MC68HC705X4 the MDS/TCAP(VPP) pin must be at the appropriate voltage — see DC electrical characteristics. #### Bootloader Mode for the MC68HC05X4 This mode allows the user to use his own test routines for the device by providing a simple 'RAM load and execute' routine in ROM. To make use of this feature a circuit board should be constructed as shown in Figure 1. It is then possible, by correctly configuring port pins PA2 and PA3, to load a user program into RAM and then to run it. The following sections explain the functions of this mode. MC68HC05X4 Rev 1.0 2-modes Modes of Operation and Pin Descriptions Bootloader modes for the MC68HC05X4 and MC68HC705X4 **NOTE:** 'RAMST' = the address of the first byte of RAM =\$0050 'BTROM' = the address of the first byte of Bootloader ROM = \$1F01 #### Note: - All resistors are 10 kΩ unless otherwise specified - For 9600 baud operation, crystal should be 20 MHz (with divide-by-10 option selected) or 4 MHz (for divide-by-2 option) | PA3 | PA2 | Mode | |-----|-----|-------------------| | X | 0 | Test port B | | 0 | 1 | Execute user code | | 1 | 1 | Load user code | Figure 1. MC68HC05X4 bootloader circuit 3-modes MC68HC05X4 Rev 1.0 #### **Modes of Operation and Pin Descriptions** # Bootloader data format Serial data byte format is 8 data bits, no parity, one stop bit. The baud rate for both transmission and reception will be 9600 for a bus frequency ( $f_{OP}$ ) of 2MHz. Serial data packet format is: (count) (byte 0) (byte 1) . . . (byte (count -2)) Program execution will automatically commence after the last byte is received. Port A pins are used as follows: PA0 Serial receive data (RXD) - 9600 baud at fOP = 2MHz PA1 Serial transmit data (TXD) – 9600 baud at fOP = 2MHz PA2 'High' Program enters load/execute mode. 'Low' Bootloader program runs a simple test routine which outputs the contents of the user ROM to port B one byte at a time. PA3 (This bit is read only if PA2 is 'High'.) 'High' Load – bootloader routine waits for a serial byte. The first byte received is the total byte count (COUNT) for the message. The serial bytes received are loaded, starting at RAMST + 1. When all the bytes have been downloaded the program will automatically begin executing from RAMST + 1. The program will sit in a Wait loop indefinitely if fewer than 'COUNT' bytes are received. 'Low' Execute – The program passes control to RAMST +1. This can be used to allow Port A to be tested (using a user generated routine) as follows: Download program into RAM with PA3 = 'High', but ensuring that 'COUNT' is greater than the number of bytes to be transferred. Now, while the MCU is waiting for further bytes to arrive, apply a reset signal. Whilst holding RESET low, connect port A as required for testing, then release RESET. The test program in RAM will now test port A. PA4 'High' This indicates normal operation. 'Low' This bit is cleared if an overrun error occurs. The device should be reset if this happens. MC68HC05X4 Rev 1.0 4-modes Modes of Operation and Pin Descriptions Bootloader modes for the MC68HC05X4 and MC68HC705X4 Bootloader routines The program in bootloader ROM contains the following routines, which are accessed through a jump table at the start of the bootloader program (all routines end with an RTS instruction): Receive serial byte from user (address: BTROM + 3) This routine allows a serial byte to be read from PA0. The data read is written directly into memory, using the index register as an offset from the address of the first byte of RAM. Transmit serial byte to user (address: BTROM + 6) This routine allows the contents of the accumulator to be transmitted via PA1. Examine user memory byte (address: BTROM + 9) This routine reads two bytes from the serial receive pin (RXD). These are taken to be the upper and lower address bytes of the location to be examined. The address is then read and transmitted through the serial transmit pin (TXD). 5-modes MC68HC05X4 Rev 1.0 #### **Modes of Operation and Pin Descriptions** Figure 2. MC68HC05X4 bootloader flowchart Bootloader mode for the MC68HC705X4 This mode is used for programming the on-board EPROM and mask option register. In bootloader mode the operation of the device is the same as in single chip mode, except that the vectors are fetched from the bootloader ROM (locations \$1F01 to \$1FEF) instead of the EPROM. The pin assignments are therefore identical to that of single chip mode shown earlier. Because the addresses in the *MC68HC705X4* and the MC68HC05X4 Rev 1.0 6-modes Modes of Operation and Pin Descriptions Bootloader modes for the MC68HC05X4 and MC68HC705X4 EPROM containing the user code are incremented independently it is essential that the data layout in the 2764 EPROM conforms exactly to the *MC68HC705X4* memory map. The bootloader uses an external 12-bit counter with a clock and a reset function to address the memory device containing the code to be copied. The 12-bit counter can address up to 4K bytes of memory therefore a port pin must be used to address the additional memory space. #### **NOTE:** In bootloader mode the device will always default to the divide-by-10 option for the oscillator division ratio. EPROM programming register All necessary manipulation of this register is carried out automatically by the bootloader routine. | Address: | \$1G00 | | | | | | | | | |----------|--------|---|---|---|---|------|---|-------|--| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | 0 | 0 | 0 | 0 | 0 | ELAT | 0 | EPGM | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Figure 3. EPROM Programming Register (EPROG) ELAT — EPROM address and data latch - 1 = Configures EPROM address and data buses for programming. - 0 = Configures EPROM address and data buses for normal operation. EPGM — EPROM programming power control - 1 = Switches EPROM programming power on. - 0 = Switches EPROM programming power off. A byte of EPROM is programmed using the following sequence: - set ELAT - write data to the desired EPROM address - set EPGM for time t<sub>PROG</sub> - clear EPGM/ELAT 7-modes MC68HC05X4 Rev 1.0 #### **Modes of Operation and Pin Descriptions** Bootloader functions The bootloader code deals with the copying of user code from an external EPROM into the on-chip EPROM. The bootloader function can only be used with an external EPROM. The bootloader performs a programming pass and then does a verify pass. Pins PB3 and PB4 are used to select various bootloader functions, including the programming mode (see Figure 4). Two other pins, PB1 and PB6, are used to drive the PROG and VERF LED outputs. While the EPROM is being programmed the PROG LED flashes and when programming is complete the VERF LED flashes. MC68HC05X4 Rev 1.0 8-modes Modes of Operation and Pin Descriptions Bootloader modes for the MC68HC05X4 and MC68HC705X4 Figure 4. MC68HC705X4 EPROM programming circuit 9-modes MC68HC05X4 Rev 1.0 #### **Modes of Operation and Pin Descriptions** Figure 5. MC68HC705X4 bootloader flowchart MC68HC05X4 Rev 1.0 10-modes Modes of Operation and Pin Descriptions Pin descriptions #### Pin descriptions Figure 6. 28-pin SOIC pinout **VDD** and VSS Power is supplied to the microcomputer via these two pins. VDD is the positive supply and VSS is ground. It is in the nature of CMOS designs that very fast signal transitions occur on the MCU pins. These short rise and fall times place very high short-duration current demands on the power supply. To prevent noise problems, special care must be taken to provide good power supply by-passing at the MCU. By-pass capacitors should have good high-frequency characteristics and be as close to the MCU as possible. By-passing requirements vary, depending on how heavily the MCU pins are loaded. 11-modes MC68HC05X4 Rev 1.0 #### **Modes of Operation and Pin Descriptions** #### MDS/TCAP(VPP) During reset this pin is used as a mode select input (MDS) to determine the operating mode. It also serves as the input capture (TCAP) pin for the 16-bit programmable timer. In addition it is the EPROM programming voltage input pin (VPP) for the MC68HC705X4 device. OSC1/OSC2 These pins provide control input for an on-chip clock oscillator circuit. A crystal, ceramic resonator or external clock signal connected to these pins provides the oscillator clock. The oscillator frequency ( $f_{OSC}$ ) is divided by 2 or by 10, chosen via a mask option, to provide the internal bus frequency ( $f_{OP}$ ). System clocks The MCU and MCAN system clocks are obtained as shown in the Figure 7. Figure 7. Oscillator block diagram Crystal The circuit shown in Figure 8(a) is recommended when using a crystal. The internal oscillator is designed to interface with an AT-cut parallel-resonant quartz crystal resonator in the frequency range specified for $f_{OSC}$ (refer to **DC electrical characteristics**). Use of an external CMOS oscillator is recommended when crystals outside the specified ranges are to be used. The crystal and components should be mounted as close as possible to the input pins to minimise output distortion and start-up stabilization time. MC68HC05X4 Rev 1.0 Modes of Operation and Pin Descriptions Pin descriptions Ceramic resonator A ceramic resonator may be used instead of the crystal in cost-sensitive applications. The circuit in Figure 8(a) is recommended when using a ceramic resonator. The manufacturer of the particular ceramic resonator being considered should be consulted for specific information. This option is recommended only for applications that operate at an external clock frequency of 8MHz or less. Any application requiring an external operating frequency greater that 8MHz should use either a crystal oscillator or an external CMOS compatible clock source. External clock An external clock should be applied to the OSC1 input with the OSC2 pin not connected, as shown in Figure 8(c). The $t_{OXOV}$ specification does not apply when using an external clock input. The equivalent specification of the external clock source should be used in lieu of $t_{OXOV}$ . Figure 8. Oscillator connections 13-modes MC68HC05X4 Rev 1.0 #### **Modes of Operation and Pin Descriptions** RESET This active low input pin is used to reset the MCU. Applying a logic zero to this pin forces the device to a known start-up state. An external RC-circuit can be connected to this pin to generate a power-on reset (POR) if required. In this case, the time constant must be great enough (minimum 100 ms) to allow the oscillator circuit to stabilise. This input has an internal Schmitt trigger to improve noise immunity. PAO-PA7/PBO-PB7 These sixteen I/O lines comprise ports A and B. The state of any pin is software programmable and all port A and B lines are configured as inputs at reset. When the 16-bit programmable timer is enabled (via the TIMEN bit in the port configuration register) the PB7/TCMP pin is used for the TCMP output compare function instead of for the port pin. When the current value of the 16-bit timer counter matches the value held in the output compare register then the level specified by the OLVL bit in the timer control register is clocked out to the TCMP pin. **VDDH** This pin provides the high voltage reference output for the CAN bus. The output voltage is equal to $V_{DD}/2$ . VSS<sub>1</sub> This pin is the ground connection for the input comparator of the CAN bus. RXO/RX1 These input pins connect the physical bus lines to the input comparator (receive). When the MCAN is in SLEEP mode, a 'dominant' level on these pins will waken it. TXO/TX1 These output pins connect the output drivers of the MCAN to the physical bus lines (transmit). NOTE: CAN bus lines. The bus can have one of two complementary values — 'dominant' or 'recessive'. During simultaneous transmission of 'dominant' and 'recessive' bits the resulting bus value will be 'dominant'. For example, with a positive logic wired-AND implementation of the bus, the 'dominant' level would correspond to a logic '0', and the 'recessive' level to a logic '1'. MC68HC05X4 Rev 1.0 14-modes CPU #### **Contents** | Introduction | |---------------------------------| | CPU Registers | | Arithmetic/Logic Unit (ALU)32 | | Accumulator | | Index Register29 | | Stack Pointer | | Program Counter | | Condition Code Register30 | | Instruction Set Overview | | Addressing Modes32 | | Inherent | | Immediate | | Direct | | Extended | | Indexed, No Offset | | Indexed, 8-Bit Offset | | Indexed,16-Bit Offset | | Relative34 | | Instruction Types35 | | Register/Memory Instructions | | Read-Modify-Write Instructions | | Jump/Branch Instructions | | Bit Manipulation Instructions38 | | Control Instructions | | Instruction Set Summary40 | 1-cpu MC68HC05X4 Rev 1.0 #### Introduction This chapter describes the CPU registers and the HC05 instruction set. #### **CPU** Registers **Figure 1** shows the five CPU registers. CPU registers are not part of the memory map. Figure 1. Programming Model #### **Accumulator** The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and results of arithmetic and non-arithmetic operations. MC68HC05X4 2--cpu CPU **CPU Registers** Figure 2. Accumulator **Index Register** In the indexed addressing modes, the CPU uses the byte in the index register to determine the conditional address of the operand. Figure 3. Index Register The 8-bit index register can also serve as a temporary data storage location. **Stack Pointer** The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset or after the reset stack pointer (RSP) instruction, the stack pointer is preset to \$00FF. The address in the stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. Figure 4. Stack Pointer The ten most significant bits of the stack pointer are permanently fixed at 00000011, so the stack pointer produces addresses from \$00C0 to \$00FF. If subroutines and interrupts use more than 64 stack locations, the stack pointer wraps around to address \$00FF and begins writing over the previously stored data. A subroutine uses two stack locations. An interrupt uses five locations. 3-cpu MC68HC05X4 Rev 1.0 #### **Program Counter** The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. The two most significant bits of the program counter are ignored internally. Normally, the address in the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. Figure 5. Program Counter #### Condition Code Register The condition code register is an 8-bit register whose three most significant bits are permanently fixed at 111. The condition code register contains the interrupt mask and four flags that indicate the results of the instruction just executed. The following paragraphs describe the functions of the condition code register. Figure 6. Condition Code Register #### **Half-Carry Flag** The CPU sets the half-carry flag when a carry occurs between bits 3 and 4 of the accumulator during an ADD or ADC operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. #### Interrupt Mask Setting the interrupt mask disables interrupts. If an interrupt request occurs while the interrupt mask is logic zero, the CPU saves the CPU registers on the stack, sets the interrupt mask, and then fetches the MC68HC05X4 4-cpu CPU CPU Registers interrupt vector. If an interrupt request occurs while the interrupt mask is set, the interrupt request is latched. Normally, the CPU processes the latched interrupt as soon as the interrupt mask is cleared again. A return from interrupt (RTI) instruction pulls the CPU registers from the stack, restoring the interrupt mask to its cleared state. After any reset, the interrupt mask is set and can be cleared only by a software instruction. #### **Negative Flag** The CPU sets the negative flag when an arithmetic operation, logical operation, or data manipulation produces a negative result. #### **Zero Flag** The CPU sets the zero flag when an arithmetic operation, logical operation, or data manipulation produces a result of \$00. #### Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some logical operations and data manipulation instructions also clear or set the carry/borrow flag. 5-cpu MC68HC05X4 Rev 1.0 #### Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logical operations defined by the instruction set. The binary arithmetic circuits decode instructions and set up the ALU for the selected operation. Most binary arithmetic is based on the addition algorithm, carrying out subtraction as negative addition. Multiplication is not performed as a discrete operation but as a chain of addition and shift operations within the ALU. The multiply instruction (MUL) requires 11 internal clock cycles to complete this chain of operations. #### **Instruction Set Overview** The MCU instruction set has 62 instructions and uses eight addressing modes. The instructions include all those of the M146805 CMOS Family plus one more: the unsigned multiply (MUL) instruction. The MUL instruction allows unsigned multiplication of the contents of the accumulator (A) and the index register (X). The high-order product is stored in the index register, and the low-order product is stored in the accumulator. #### **Addressing Modes** The CPU uses eight addressing modes for flexibility in accessing data. The addressing modes provide eight different ways for the CPU to find the data required to execute an instruction. The eight addressing modes are: - Inherent - Immediate - Direct - Extended - Indexed, no offset MC68HC05X4 6-cpu CPU Addressing Modes - Indexed, 8-bit offset - Indexed, 16-bit offset - Relative #### Inherent Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no operand address and are one byte long. #### **Immediate** Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no operand address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte. #### **Direct** Direct instructions can access any of the first 256 memory locations with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address. #### **Extended** Extended instructions use three bytes and can access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address. When using the Motorola assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction. #### Indexed, No Offset Indexed instructions with no offset are 1-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the effective address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000-\$00FF. 7-cpu MC68HC05X4 Rev 1.0 Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used RAM or I/O location. #### Indexed, 8-Bit Offset Indexed, 8-bit offset instructions are 2-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the effective address of the operand. These instructions can access locations \$0000–\$01FE. Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode. #### Indexed, 16-Bit Offset Indexed, 16-bit offset instructions are 3-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the effective address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset. Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory. As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing. #### Relative Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the effective branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of –128 to +127 bytes from the address of the next location after the branch instruction. MC68HC05X4 8-cpu CPU Instruction Types When using the Motorola assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch. #### **Instruction Types** The MCU instructions fall into the following five categories: - Register/Memory Instructions - Read-Modify-Write Instructions - Jump/Branch Instructions - Bit Manipulation Instructions - Control Instructions # Register/Memory Instructions These instructions operate on CPU registers and memory locations. Most of them use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory. **Table 1. Register/Memory Instructions** | Instruction | Mnemonic | |----------------------------------------------|----------| | Add Memory Byte and Carry Bit to Accumulator | ADC | | Add Memory Byte to Accumulator | ADD | | AND Memory Byte with Accumulator | AND | | Bit Test Accumulator | BIT | | Compare Accumulator | CMP | | Compare Index Register with Memory Byte | CPX | | EXCLUSIVE OR Accumulator with Memory Byte | EOR | | Load Accumulator with Memory Byte | LDA | | Load Index Register with Memory Byte | LDX | | Multiply | MUL | | OR Accumulator with Memory Byte | ORA | 9-cpu MC68HC05X4 Rev 1.0 **Table 1. Register/Memory Instructions** | Subtract Memory Byte and Carry Bit from Accumulator | SBC | |-----------------------------------------------------|-----| | Store Accumulator in Memory | STA | | Store Index Register in Memory | STX | | Subtract Memory Byte from Accumulator | SUB | # Read-Modify-Write Instructions These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register. **NOTE:** Do not use read-modify-write operations on write-only registers. Table 2. Read-Modify-Write Instructions | Instruction | Mnemonic | |-------------------------------------|---------------------| | Arithmetic Shift Left (Same as LSL) | ASL | | Arithmetic Shift Right | ASR | | Bit Clear | BCLR <sup>(1)</sup> | | Bit Set | BSET <sup>(1)</sup> | | Clear Register | CLR | | Complement (One's Complement) | COM | | Decrement | DEC | | Increment | INC | | Logical Shift Left (Same as ASL) | LSL | | Logical Shift Right | LSR | | Negate (Two's Complement) | NEG | | Rotate Left through Carry Bit | ROL | | Rotate Right through Carry Bit | ROR | | Test for Negative or Zero | TST <sup>(2)</sup> | <sup>1.</sup> Unlike other read-modify-write instructions, BCLR and BSET use only direct addressing. MC68HC05X4 10-cpu <sup>2.</sup> TST is an exception to the read-modify-write sequence because it does not write a replacement value. # Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump-to-subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed. The BRCLR and BRSET instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These 3-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the effective branch destination by adding the third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from –128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register. 11-cpu MC68HC05X4 Rev 1.0 **Table 3. Jump and Branch Instructions** | Instruction | Mnemonic | |--------------------------------|----------| | Branch if Carry Bit Clear | BCC | | Branch if Carry Bit Set | BCS | | Branch if Equal | BEQ | | Branch if Half-Carry Bit Clear | BHCC | | Branch if Half-Carry Bit Set | BHCS | | Branch if Higher | BHI | | Branch if Higher or Same | BHS | | Branch if IRQ Pin High | BIH | | Branch if IRQ Pin Low | BIL | | Branch if Lower | BLO | | Branch if Lower or Same | BLS | | Branch if Interrupt Mask Clear | BMC | | Branch if Minus | ВМІ | | Branch if Interrupt Mask Set | BMS | | Branch if Not Equal | BNE | | Branch if Plus | BPL | | Branch Always | BRA | | Branch if Bit Clear | BRCLR | | Branch Never | BRN | | Branch if Bit Set | BRSET | | Branch to Subroutine | BSR | | Unconditional Jump | JMP | | Jump to Subroutine | JSR | Bit Manipulation Instructions The CPU can set or clear any writable bit in the first 256 bytes of memory, which includes I/O registers and on-chip RAM locations. The MC68HC05X4 12-cpu CPU Instruction Types CPU can also test and branch based on the state of any bit in any of the first 256 memory locations. **Table 4. Bit Manipulation Instructions** | Instruction | Mnemonic | |---------------------|----------| | Bit Clear | BCLR | | Branch if Bit Clear | BRCLR | | Branch if Bit Set | BRSET | | Bit Set | BSET | # Control Instructions These instructions act on CPU registers and control CPU operation during program execution. **Table 5. Control Instructions** | Instruction | Mnemonic | |----------------------------------------|----------| | Clear Carry Bit | CLC | | Clear Interrupt Mask | CLI | | No Operation | NOP | | Reset Stack Pointer | RSP | | Return from Interrupt | RTI | | Return from Subroutine | RTS | | Set Carry Bit | SEC | | Set Interrupt Mask | SEI | | Stop Oscillator and Enable IRQ Pin | STOP | | Software Interrupt | SWI | | Transfer Accumulator to Index Register | TAX | | Transfer Index Register to Accumulator | TXA | | Stop CPU Clock and Enable Interrupts | WAIT | 13-cpu MC68HC05X4 Rev 1.0 # **Instruction Set Summary** **Table 6. Instruction Set Summary** | Source | Operation | | Eff<br>( | ect | | n | Address<br>Mode | Opcode | Operand | Cycles | | |--------------------------------------------------------------------|---------------------------------------|----------------------------------------------|----------|----------|----------|----------|-----------------|-------------------------------------------------------------------------|----------------------------------|----------------------------------------|--------------------------------------| | Form | | Description | Н | I | N | z | С | Add | o | Ope | ػٙ | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X | Add with Carry | A ← (A) + (M) + (C) | \$◊ | _ | \$◊ | \$◊ | \$0 | IMM<br>DIR | A9<br>B9<br>C9<br>D9<br>E9 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X | Add without Carry | A ← (A) + (M) | \$\$ | _ | \$\$ | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AB<br>BB<br>CB<br>DB<br>EB<br>FB | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X | Logical AND | $A \leftarrow (A) \wedge (M)$ | | _ | \$\$ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A4<br>B4<br>C4<br>D4<br>E4<br>F4 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X | Arithmetic Shift Left (Same as LSL) | © 0 b0 b0 | _ | _ | \$0 | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>6<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR ,X | Arithmetic Shift Right | b7 b0 | | _ | \$◊ | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 37<br>47<br>57<br>67<br>77 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | BCC rel | Branch if Carry Bit Clear | PC ← (PC) + 2 + rel ? C = 0 | - | - | _ | _ | - | REL | 24 | rr | 3 | | BCLR n opr | Clear Bit n | Mn ← 0 | | _ | _ | | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 13<br>15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? C = 1 | - | <u> </u> | <u> </u> | - | 1- | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | PC ← (PC) + 2 + rel ? Z = 1 | 1- | 1- | - | - | 1- | REL | 27 | rr | 3 | | BHCC rel | Branch if Half-Carry Bit Clear | PC ← (PC) + 2 + rel? H = 0 | - | - | _ | - | 1- | REL | 28 | rr | 3 | | BHCS rel | Branch if Half-Carry Bit Set | PC ← (PC) + 2 + rel? H = 1 | 1- | - | - | - | - | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 0$ | - | - | - | _ | - | REL | 22 | rr | 3 | MC68HC05X4 14-cpu CPU Instruction Set Summary **Table 6. Instruction Set Summary (Continued)** | Source | Operation | Description | ı | Effe<br>C | ect<br>C | | n | Address<br>Mode | Opcode | Operand | Cvcles | |-------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------|-----------|----------|----------|------|-------------------------------------------------------------------------|----------------------------------|----------------------------------------------------|----------------------------| | Form | | 233034 | Н | I | N | Z | С | Add | obo | Ope | ۮٙ | | BHS rel | Branch if Higher or Same | PC ← (PC) + 2 + rel? C = 0 | - | _ | _ | _ | - | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + rel? IRQ = 1 | - | _ | _ | - | - | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | PC ← (PC) + 2 + rel? IRQ = 0 | 1- | _ | _ | - | 1- | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT,X | Bit Test Accumulator with Memory Byte | (A) ∧ (M) | _ | _ | \$◊ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | ii<br>dd<br>hh II<br>ee ff<br>ff | 1 | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel ? C = 1 | - | _ | _ | - | - | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | PC ← (PC) + 2 + rel ? C ∨ Z = 1 | <u> </u> | _ | _ | - | - | REL | 23 | rr | 3 | | BMC rel | Branch if Interrupt Mask Clear | $PC \leftarrow (PC) + 2 + rel? I = 0$ | - | _ | _ | - | - | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | PC ← (PC) + 2 + rel ? N = 1 | _ | _ | _ | _ | - | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel? I = 1 | 1- | _ | _ | - | - | REL | 2D | rr | 3 | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel ? Z = 0$ | - | _ | _ | - | - | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? N = 0$ | _ | _ | _ | _ | - | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + rel ? 1 = 1 | - | _ | _ | - | - | REL | 20 | rr | 3 | | BRCLR n opr rel | Branch if Bit n Clear | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0 | _ | _ | _ | | . ‡◊ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5 | | BRN rel | Branch Never | PC ← (PC) + 2 + rel? 1 = 0 | 1- | _ | _ | _ | - | REL | 21 | rr | 3 | | BRSET n opr rel | Branch if Bit n Set | PC ← (PC) + 2 + <i>rel</i> ? Mn = 1 | _ | _ | | | • • | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5 | | BSET n opr | Set Bit n | Mn ← 1 | _ | _ | _ | | | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 5 | | BSR rel | Branch to Subroutine | $PC \leftarrow (PC) + 2; push (PCL)$ $SP \leftarrow (SP) - 1; push (PCH)$ $SP \leftarrow (SP) - 1$ $PC \leftarrow (PC) + rel$ | _ | _ | _ | _ | _ | REL | AD | rr | 6 | | CLC | Clear Carry Bit | C ← 0 | - | _ | _ | <u> </u> | 0 | INH | 98 | | 2 | 15-cpu MC68HC05X4 Rev 1.0 **Table 6. Instruction Set Summary (Continued)** | Source | Operation | Description | Effect on CCR | | | | | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---|-----|-----------|----------|---------------------------------------|----------------------------------|----------------------------------|-----------------------| | Form | Operation | Description | Н | I | N | z | С | Add | obc | Ope | င် | | CLI | Clear Interrupt Mask | I ← 0 | - | 0 | _ | - | - | INH | 9A | | 2 | | CLR opr<br>CLRA<br>CLRX<br>CLR opr,X<br>CLR ,X | Clear Byte | $\begin{array}{l} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \end{array}$ | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3F<br>4F<br>5F<br>6F<br>7F | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X | Compare Accumulator with Memory Byte | (A) – (M) | _ | _ | \$◊ | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1<br>F1 | ii<br>dd<br>hh II<br>ee ff<br>ff | | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X | Complement Byte (One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (A) \\ X \leftarrow (\overline{X}) = \$FF - (X) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | _ | _ | \$◊ | \$0 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 33<br>43<br>53<br>63<br>73 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX ,X | Compare Index Register with Memory Byte | (X) – (M) | _ | _ | \$◊ | <b>\1</b> | : ◊\$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff | | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X | Decrement Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) - 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \end{aligned}$ | _ | _ | \$◊ | \$0 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3A<br>4A<br>5A<br>6A<br>7A | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR ,X | EXCLUSIVE OR Accumulator with Memory Byte | $A \leftarrow (A) \oplus (M)$ | _ | _ | \$◊ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | ii<br>dd<br>hh II<br>ee ff<br>ff | | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X | Increment Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) + 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \end{aligned}$ | | _ | \$0 | \$0 | | DIR<br>INH<br>INH<br>IX1<br>IX | 3C<br>4C<br>5C<br>6C<br>7C | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Unconditional Jump | PC ← Jump Address | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | | 1 - 1 | MC68HC05X4 16-cpu CPU Instruction Set Summary **Table 6. Instruction Set Summary (Continued)** | Source | Operation | Description | I | Eff | ect | | n | Address<br>Mode | Opcode | Operand | Cycles | |---------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----|----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | Operation | Description | Н | I | N | Z | С | Add | Opc | Ope | င် | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $PC \leftarrow (PC) + n (n = 1, 2, or 3)$ $Push (PCL); SP \leftarrow (SP) - 1$ $Push (PCH); SP \leftarrow (SP) - 1$ $PC \leftarrow Effective Address$ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 5<br>6<br>7<br>6<br>5 | | LDA #opr<br>LDA opr<br>LDA opr,<br>LDA opr,X<br>LDA opr,X<br>LDA ,X | Load Accumulator with Memory Byte | A ← (M) | _ | _ | \$◊ | <b>1</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LDX #opr<br>LDX opr<br>LDX opr,<br>LDX opr,X<br>LDX opr,X<br>LDX ,X | Load Index Register with Memory Byte | X ← (M) | _ | _ | \$◊ | \$◊ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X | Logical Shift Left (Same as ASL) | C 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | _ | _ | \$◊ | <b>1</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X | Logical Shift Right | 0 - C b7 b0 | _ | _ | 0 | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 34<br>44<br>54<br>64<br>74 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | MUL | Unsigned Multiply | $X : A \leftarrow (X) \times (A)$ | 0 | - | _ | _ | 0 | INH | 42 | | 11 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X | Negate Byte (Two's Complement) | $\begin{array}{l} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | _ | _ | \$◊ | <b>1</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 30<br>40<br>50<br>60<br>70 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | NOP | No Operation | | _ | _ | _ | _ | _ | INH | 9D | | 2 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X | Logical OR Accumulator with Memory | $A \leftarrow (A) \vee (M)$ | _ | _ | \$◊ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X | Rotate Byte Left through Carry Bit | b7 b0 | _ | _ | \$◊ | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 39<br>49<br>59<br>69<br>79 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | 17-cpu MC68HC05X4 Rev 1.0 **Table 6. Instruction Set Summary (Continued)** | Source | Operation | I | | ec | | n | Address<br>Mode | ode | and | es | | |--------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------|----------|-----------------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | Operation | Description | Н | I | N | Z | С | Addı | Opcode | Operand | Cycles | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X | Rotate Byte Right through Carry Bit | b7 b0 | _ | | \$\$ | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 36<br>46<br>56<br>66<br>76 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | RSP | Reset Stack Pointer | SP ← \$00FF | - | _ | - | - | - | INH | 9C | | 2 | | RTI | Return from Interrupt | $\begin{split} \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (CCR)} \\ \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (A)} \\ \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (X)} \\ \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (PCH)} \\ \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (PCL)} \end{split}$ | \$0 | <b>‡</b> | <b>‡</b> | <b>1</b> | <b>‡</b> | INH | 80 | | 9 | | RTS | Return from Subroutine | m Subroutine $ \begin{array}{c} SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{array} $ | | | | | | | | | 6 | | SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC ,X | Subtract Memory Byte and Carry Bit from Accumulator | $A \leftarrow (A) - (M) - (C)$ | _ | | <b>\^</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SEC | Set Carry Bit | C ← 1 | - | _ | - | - | 1 | INH | 99 | | 2 | | SEI | Set Interrupt Mask | I ← 1 | <u> </u> | 1 | <u> </u> | - | - | INH | 9В | | 2 | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X | Store Accumulator in Memory | M ← (A) | _ | | \$0 | <b>1</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | B7<br>C7<br>D7<br>E7<br>F7 | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | STOP | Stop Oscillator and Enable IRQ Pin | | _ | 0 | _ | - | _ | INH | 8E | | 2 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X | Store Index Register In Memory | $M \leftarrow (X)$ | _ | | \$0 | <b>1</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BF<br>CF<br>DF<br>EF<br>FF | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB ,X | Subtract Memory Byte from Accumulator | A ← (A) − (M) | _ | _ | <b>‡</b> | \$ | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; Push \ (PCL) \\ SP \leftarrow (SP) - 1; Push \ (PCH) \\ SP \leftarrow (SP) - 1; Push \ (X) \\ SP \leftarrow (SP) - 1; Push \ (A) \\ SP \leftarrow (SP) - 1; Push \ (CCR) \\ SP \leftarrow (SP) - 1; I \leftarrow 1 \\ PCH \leftarrow Interrupt \ Vector \ High \ Byte \\ PCL \leftarrow Interrupt \ Vector \ Low \ Byte \\ \end{array}$ | | 1 | | | | INH | 83 | | 10 | | TAX | Transfer Accumulator to Index Register | X ← (A) | - | - | - | - | _ | INH | 97 | | 2 | MC68HC05X4 18-cpu CPU Instruction Set Summary ## **Table 6. Instruction Set Summary (Continued)** | Source | Operation | Description | Effect on CCR | | | | | ddress | Opcode | Operand | Cycles | |------------------------------------------------|----------------------------------------|-------------|---------------|--------|----------|----------|---|--------------------------------|----------------------------|----------|-----------------------| | Form | · | · | Н | I | N | Z | С | Adc | o | obe | ට | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X | Test Memory Byte for Negative or Zero | (M) – \$00 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 4<br>3<br>3<br>5<br>4 | | TXA | Transfer Index Register to Accumulator | A ← (X) | - | - | _ | _ | _ | INH | 9F | | 2 | | WAIT | Stop CPU Clock and Enable Interrupts | | _ | 0<br>◊ | _ | _ | _ | INH | 8F | | 2 | | A | Ą | Accumulator | | opr | |---|-------|--------------------------------------------------------------|-----------|---------------| | ( | С | Carry/borrow flag | | PC | | ( | CCR | Condition code register | | PCH | | ( | bb | Direct address of operand | | PCL | | ( | dd rr | Direct address of operand and relative offset of branch ins | struction | REL | | [ | DIR | Direct addressing mode | | rel | | 6 | ee ff | High and low bytes of offset in indexed, 16-bit offset addre | essing | rr | | E | EXT | Extended addressing mode | | SP | | f | f | Offset byte in indexed, 8-bit offset addressing | | Χ | | ŀ | Η | Half-carry flag | | Z | | ŀ | nh II | High and low bytes of operand address in extended addre | ssing | # | | I | | Interrupt mask | | ^ | | i | i | Immediate operand byte | | <b>V</b> | | ı | MM | Immediate addressing mode | | $\oplus$ | | I | NH | Inherent addressing mode | | () | | I | Χ | Indexed, no offset addressing mode | | -( ) | | ı | X1 | Indexed, 8-bit offset addressing mode | | $\leftarrow$ | | I | X2 | Indexed, 16-bit offset addressing mode | | ←<br>? | | ľ | M | Memory location | | : | | 1 | N | Negative flag | | :<br><b>↓</b> | | I | n | Any bit | | _ | | | | | | | | | | | | | opr Operand (one or two bytes) PC Program counter PCH Program counter high byte PCL Program counter low byte REL Relative addressing mode rel Relative program counter offset byte Relative program counter offset byte SP Stack pointer X Index register Z Zero flag # Immediate value # Immediate value A Logical AND Use Logical OR ⊕ Logical EXCLUSIVE OR () Contents of -() Negation (two's complement) ← Loaded with ? If : Concatenated with\$\( \)\$ Set or cleared— Not affected 19-cpu MC68HC05X4 Rev 1.0 20-cpu **CPU Specification** | | | | \ <u>@</u> | | | | | | | | | | | | | | | | | | | |---------------------|-------------------|-----|------------|-------------------|-----------------------|-------------------|--------------------|--------------------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------|----------------------|------------------|------------------|-----------------------|-----------------------|-------------------|------------------------|-----------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | | | | MSB<br>LSB | 0 | - | 2 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | A | œ | ပ | ۵ | ш | ш | | | | | | × | F | SUB IX | CMP 3 | SBC 1X | CPX 3 | AND IX | BIT 3 | LDA IX | STA IX | EOR 3 | ADC 3 | ORA IX | ADD IX | JMP IX | JSR IX | LDX X | STX 1 | lal | Ф | | | | 1XI | Е | SUB<br>2 IX1 | CMP<br>2 IX1 | SBC 1X1 | CPX<br>CPX<br>IX1 | AND IX1 | BIT 1X1 | LDA IX1 | STA<br>2 IX1 | EOR<br>EOR | ADC ADC IX1 | ORA<br>2 IX1 | ADD 1X1 | 3<br>JMP<br>2 IX1 | S<br>JSR<br>2 IX1 | LDX<br>2 IX1 | STX 5 | MSB of Opcode in Hexadecimal | Number of Cycles<br>Opcode Mnemonic<br>Number of Bytes/Addressing Mode | | | Memory | IX2 | D | SUB<br>3 IX2 | CMP 5 | SBC 5 | CPX<br>IX2 | AND 5 | BIT 1X2 | 5 LDA 5 2 3 | STA IX2 | EOR<br>KIX2 | ADC 5 | ORA<br>3 IX2 2 | ADD 5 | JMP<br>IX2 | JSR IX2 | LDX<br>S IX2 | STX 6 | Opcode in I | Cycles<br>nemonic<br>Bytes/Addr | | | Register/Memory | EXT | С | SUB EXT | _ m | | | AND EXT | _ | LDA<br>EXT | STA STA | EOR<br>EXT | ADC<br>EXT | _ | _ | က | SSR EXT | | STX 5 | MSB of ( | | | | | DIR | В | SUB<br>2 DIR | CMP 3 | SBC 3 | CPX 3 | AND 3 | | $\begin{array}{c c} &3\\ LDA\\ 2&DIR\\ \end{array}$ | STA 2 | | ADC 3 | ORA 3 | 3<br>ADD 3<br>2 DIR 3 | JMP<br>2 DIR | JSR 2 | LDX<br>2 DIR | STX 2 DIR 3 | 0 | BRSET0<br>3 DIR | | | | MM | А | SUB 2 | CMP 2 IMM 2 | SBC 2 IMM 2 | CPX 2 IMM 2 | AND 2 IMM 2 | $\begin{array}{c c} & 2 \\ BIT \\ 2 & IMM \\ 2 \end{array}$ | $\begin{array}{c c} 2 & 2 \\ LDA & 2 \\ 2 & IMM \end{array}$ | | EOR 2 | ADC 2 | ORA 2 IMM 2 | | | BSR<br>2 REL | LDX 2 IMM 2 | | MSB | 0 | | Мар | Control | HNI | 6 | | | | | | | | Z<br>TAX<br>1 INH | $CLC \frac{2}{1000}$ | SEC 2 | CLI CLI | SEI SEI 1 | RSP<br>1 INH | NOP 1 | | TXA<br>1 INH | | LSB of Opcode in Hexadecimal | | Table 7. Opcode Map | Co | Ĭ. | 8 | 9<br>RTI<br>1 INH | RTS 6 | | 10<br>SWI<br>1 INH | | | | | | | | | | | STOP<br>1 INH | WAIT 2 | | ode in He | | e 7. Op | | × | 7 | NEG 5 | | | COM 5 | LSR 1X | | ROR IX | ASR IX | ASL/LSL<br>1 | ROL IX | DEC 1X | | INC 5 | TST X | | CLR 5 | | SB of Opc | | Tabl | Vrite | IX1 | 9 | NEG 6<br>2 IX1 | | | COM (2) | LSR<br>2 IX1 | | 80R 6 | ASR<br>2 IX1 | ASL/LSL<br>2 IX1 | ROL 6 | DEC 0 | | INC 6<br>2 IX1 | TST 2 | | 6<br>CLR<br>IX1 | | _ | | | Read-Modify-Write | Ŧ | 5 | NEGX<br>1 INH 2 | | | COMX 3 INH 2 | LSRX<br>1 INH | | RORX 3 | ASRX INH 2 | | ROLX<br>1 INH 2 | DECX<br>1 INH 2 | | INCX<br>INCX<br>INH 2 | | | CLRX<br>1 INH 2 | | | | | Read | ĭ | 4 | NEGA<br>1 INH | | MUL 11 INH | | 3<br>LSRA<br>1 INH | | RORA | ASRA INH | 3<br>SLA/LSLA<br>INH | ROLA<br>1 INH | DECA INH 1 | | INCA INH | | | CLRA 1 | | set | | | | DIR | 3 | NEG 5 | | | COM 2 DIR 1 | LSR<br>2 DIR 1 | | ROR 2 | ASR 2 DIR 1 | ASL/LSL<br>DIR | ROL 5 | DEC 5 | | INC 5 | N | | CLR<br>2 DIR 1 | No Offset | it Offset<br>16-Bit Off | | | Branch | REL | 2 | BRA<br>2 REL 2 | ~ 1 | BHI<br>2 REL | BLS<br>REL | BCC 3 | BCS/BLO<br>2 REL | BNE 2 | BEQ<br>REL | BHCC<br>2 REL | BHCS<br>2 REL 2 | BPL<br>2 REL 2 | BMI<br>2 REL | BMC 2 | BMS 2 | BIL<br>2 REL | | = Relative<br>= Indexed. | dexed, 8-B<br>= Indexed, | | | Bit Manipulation | DIR | - | BSET0<br>2 DIR 2 | SCLR0<br>DIR | BSET1<br>2 DIR 2 | BCLR1<br>2 DIR 2 | BSET2<br>2 DIR 2 | BRCLR2 BCLR2 E | BSET3<br>2 DIR 2 | BCLR3<br>2 DIR 2 | BSET4<br>2 DIR 2 | BCLR4<br>2 DIR 2 | BSET5<br>2 DIR 2 | BCLR5<br>2 DIR 2 | 5<br>3SET6<br>DIR | BCLR6<br>2 DIR 2 | SET7<br>DIR | BRCLR7 BCLR7 BC DIR 2 | INH = InherentREL = Relative<br>IMM = ImmediateIX = Indexed, No Offset | DIR = DirectIX1 = Indexed, 8-Bit Offset<br>EXT = ExtendedIX2 = Indexed, 16-Bit Offset | | | Bit Mani | DIR | 0 | BRSET0<br>3 DIR 2 | BRCLR0<br>3 DIR 2 | BRSET1<br>3 DIR 2 | BRCLR1<br>3 DIR 2 | BRSET2<br>3 DIR 2 | BRCLR2<br>3 DIR | BRSET3<br>3 DIR 2 | BRCLR3<br>3 DIR 2 | BRSET4<br>3 DIR 2 | BRCLR4 E | BRSET5 E | BRCLR5 E | BRSET6<br>3 DIR 2 | BRCLR6<br>3 DIR 2 | 5<br>BRSET7<br>3 DIR 2 | BRCLR7<br>3 DIR | INH = Inhe | DIR = Dire<br>EXT = Ext | | МС | 68I | НС | BSM XX | o<br>1 Rev | <del>-</del><br>/ 1.0 | 2 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | 4 | ω | ၁ | D | ш | ĸ | | | # Resets, Interrupts and Low Power Modes ### **Contents** | Resets4/ | |------------------------------------------| | Power-on reset | | RESET pin | | Illegal address reset | | Computer operating properly (COP) reset | | Resets47 | | Non-maskable software interrupt (SWI) 50 | | Maskable hardware interrupts51 | | MCAN interrupt (CIRQ)51 | | Hardware controlled interrupt sequence52 | | Low power modes | | STOP | | WAIT | | Data retention mode | ## **Resets** The MCU can be reset in four ways: by the initial power-on reset function, by an active low input to the RESET pin, by an opcode fetch from an illegal address, and by a COP watchdog timer reset. See Figure 1, below. 1-resets MC68HC05X4 Rev 1.0 Go to: www.freescale.com # Resets, Interrupts and Low Power Modes Figure 1. Power-on reset and RESET Power-on reset A power-on reset occurs when a positive transition is detected on VDD. The power-on reset function is strictly for power turn-on conditions and should not be used to detect drops in the power supply voltage. The power-on circuitry provides a stabilisation delay (t<sub>PORL</sub>) from when the oscillator becomes active. If the external RESET pin is low at the end of this delay then the processor remains in the reset state until RESET goes high. The user must ensure that the voltage on VDD has risen to a point where the MCU can operate properly by the time t<sub>PORL</sub> has elapsed. If there is doubt, the external RESET pin should remain low until the voltage on VDD has reached the specified minimum operating voltage. This may be accomplished by connecting an external RC-circuit to this pin to generate a power-on reset (POR). In this case, the time constant must be great enough (at least 100 ms) to allow the oscillator circuit to stabilise. MC68HC05X4 2-resets Resets, Interrupts and Low Power Modes Interrupts ### **RESET pin** When the oscillator is running in a stable state, the MCU is reset when a logic zero is applied to the RESET input for a minimum period of 1.5 machine cycles ( $t_{CYC}$ ). This pin contains an internal Schmitt Trigger as part of its input to improve noise immunity. # Illegal address reset When an opcode fetch occurs from an address which is not part of the RAM (\$0050 – \$00FF) or of the NVM (\$0F00 – \$1F00 and \$1FF0 – \$1FFF) then the device is automatically reset. # Computer operating properly (COP) reset The MCU contains a watchdog timer that automatically times out if not reset (cleared) within a specific time by a program reset sequence. If the COP watchdog timer is allowed to time-out, an internal reset is generated to reset the MCU. Because the internal reset signal is used, the MCU comes out of a COP reset in the same operating mode it was in when the COP time-out was generated. The COP reset function is enabled or disabled by a mask option. Refer to Computer operating properly (COP) watchdog timer for more information on the COP watchdog timer. # **Interrupts** The MCU can be interrupted by five different sources, four maskable hardware interrupts and one non-maskable software interrupt: - MCAN - Wired-OR function on ports A and B - Core timer - 16-bit programmable timer - Software Interrupt instruction (SWI) Interrupts cause the processor to save the register contents on the stack and to set the interrupt mask (I-bit) to prevent additional interrupts. The 3-resets MC68HC05X4 Rev 1.0 # Resets, Interrupts and Low Power Modes RTI instruction (return from interrupt) causes the register contents to be recovered from the stack and normal processing to resume. Unlike reset, hardware interrupts do not cause the current instruction execution to be halted, but are considered pending until the current instruction is complete. The current instruction is the one already fetched and being operated on. When the current instruction is complete, the processor checks all pending hardware interrupts. If interrupts are not masked (CCR I-bit clear) and the corresponding interrupt enable bit is set, the processor proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If both an external interrupt and a timer interrupt are pending after an instruction execution, the external interrupt is serviced first. Table 1 shows the relative priority of all the possible interrupt sources. Figure 2 shows the interrupt processing flow. Source Vector address **Priority** Register **Flags** Reset \$1FFE, \$1FFF highest Software interrupt (SWI) \$1FFC, \$1FFD CAN interrupt (CIRQ) CINT WIF, OIF, EIF, TIF, RIF \$1FFA, \$1FFB Core timer (CTIMER) **CTCSR** CTOF, RTIF \$1FF8, \$1FF9 Wired-OR interrupt PCR WOIF \$1FF6, \$1FF7 \$1FF4, \$1FF5 **TSR** ICF, OFC, TOF Programmable timer lowest **Table 1. Interrupt priorities** Non-maskable software interrupt (SWI) The software interrupt (SWI) is an executable instruction and a non-maskable interrupt: it is executed regardless of the state of the I-bit in the CCR. If the I-bit is zero (interrupts enabled), SWI is executed after interrupts that were pending when the SWI was fetched, but before interrupts generated after the SWI was fetched. The SWI interrupt service routine address is specified by the contents of memory locations \$1FFC and \$1FFD. MC68HC05X4 4-resets Resets, Interrupts and Low Power Modes Interrupts # Maskable hardware interrupts If the interrupt mask bit (I-bit) of the CCR is set, all maskable interrupts (internal and external) are masked. Clearing the I-bit allows interrupt processing to occur. ### NOTE: The internal interrupt latch is cleared in the first part of the interrupt service routine; therefore, one external interrupt pulse could be latched and serviced as soon as the l-bit is cleared. # MCAN interrupt (CIRQ) Several sources can trigger a CIRQ. The MCAN interrupt register at \$0023 is used to identify the source. Each CIRQ source can be individually enabled (except the wake-up interrupt, which is always enabled) by different bits of the MCAN control register at \$0020. The CIRQ sources are (see also MCAN interrupt register (CINT)): Receive IRQ: this signals successful reception of a complete message, Transmit IRQ: this signals successful transmission of a complete message, Error IRQ: this is set when either the error status or bus status bits in the MCAN status register change state (see MCAN status register (CSTAT)), Data Overrun: an incoming message on the bus cannot be received because both receive buffers are tied up, Wake-up IRQ: this signals activity on the bus while the MCAN is in SLEEP mode. CIRQ interrupts are serviced by the routine located at the address specified by the contents of \$1FFA and \$1FFB. # Wired-OR interrupt (WOI) An external WOI capability is provided on all I/O pins. When WOI is enabled on a given pin (refer to Input/output programming and Port A), an external interrupt is requested when this pin is pulled high. The interrupt request is latched immediately following the rising edge of the external WOI interrupt signal. It is then synchronised internally and serviced by the interrupt routine whose start address is contained in memory locations \$1FF6 and \$1FF7. The address of the latch bit for the 5-resets MC68HC05X4 Rev 1.0 # Resets, Interrupts and Low Power Modes WOI interrupt is bit 5 of the port configuration register (\$03). This latch is set by the WOI, and is cleared by writing a zero to the bit. A WOI will cause the MPU to exit from STOP mode. Real time and core timer (CTIMER) interrupts There are two different core timer interrupt flags that cause a CTIMER interrupt whenever an interrupt is enabled and its flag becomes set, namely RTIF and CTOF. The interrupt flags and enable bits are located in the CTIMER control and status register (CTCSR). These interrupts will vector to the same interrupt service routine, whose start address is contained in memory locations \$1FF8 and \$1FF9 (see Core timer control and status register (CTCSR) and Figure 1). To make use of the real time interrupt the RTIE bit must first be set. The RTIF bit will then be set after the specified number of counts. To make use of the core timer overflow interrupt the CTOFE bit must first be set. The CTOF bit will then be set when the core timer counter register overflows from \$FF to \$00. Programmable 16-bit timer interrupt There are three different timer interrupt flags (ICF, OCF, TOF) that cause a timer interrupt whenever they are set and enabled. The timer interrupt enable bits (ICIE, OCIE, TOIE) are located in the timer control register (TCR) and the timer interrupt flag is located in the timer status register (TSR). All three interrupts will vector to the same service routine, whose start address is contained in memory locations \$1FF4 and \$1FF5. Hardware controlled interrupt sequence The following three functions (RESET, STOP, and WAIT) are not in the strictest sense interrupts. However, they are acted upon in a similar manner. Flowcharts for STOP and WAIT are shown in Figure 3. RESET: A reset condition causes the program to vector to its starting address, which is contained in memory locations \$1FFE (MSB) and \$1FFF (LSB). The I-bit in the condition code register is also set, to disable interrupts. STOP: The STOP instruction causes the oscillator to be turned off and the processor to 'sleep' until an external interrupt MC68HC05X4 6-resets Resets, Interrupts and Low Power Modes Low power modes (CIRQ or WOI) occurs or the device is reset. However the processor will only stop the oscillator if the MCAN is in 'sleep' mode. Otherwise only the MPU clocks will be turned off and the MCAN will remain active. WAIT: The WAIT instruction causes all processor clocks to stop, but leaves the timer clocks running. This 'rest' state of the processor can be cleared by reset, an external interrupt (CIRQ or WOI), or a timer interrupt (core or 16-bit). There are no special WAIT vectors for these interrupts. # Low power modes **STOP** The STOP instruction places the MCU in its lowest power consumption mode. In STOP mode, the internal oscillator is turned off (providing the MCAN is asleep, see **Sleep mode**), halting all internal processing, including timer (and COP watchdog timer) operation. During the STOP mode, the core timer interrupt flags (CTOF and RTIF) and interrupt enable bits (CTOFE and RTIE) in the CTCSR, as well as the timer flags in register TSR, and interrupt enable bits in register TCR, are cleared by internal hardware. This removes any pending timer interrupt requests and disables any further timer interrupts. The timer prescaler is cleared. The I-bit in the CCR is cleared to enable external interrupts. All other registers, the remaining bits in the CTCSR and memory contents remain unaltered. All input/output lines remain unchanged. The processor can be brought out of the STOP mode only by an external interrupt (CIRQ or WOI) or a reset. WAIT The WAIT instruction places the MCU in a low-power consumption mode, though it consumes more power than in STOP mode. All CPU action is suspended, but the timers (core and 16-bit) remain active. An interrupt from either of the timers, if enabled, will cause the MCU to exit the WAIT mode. 7-resets MC68HC05X4 Rev 1.0 # Resets, Interrupts and Low Power Modes During the WAIT mode, the I-bit in the CCR is cleared to enable interrupts. All other registers, memory, and input/output lines remain in their previous state. The Core Timer may be enabled to allow a periodic exit from the WAIT mode. See **Core timer during WAIT**. # Data retention mode The contents of the RAM are retained at supply voltages as low as 2.0 Vdc. This is called the data retention mode, in which data is maintained but the device is not guaranteed to operate. For lowest power consumption in data retention mode the device should be put into STOP mode before reducing the supply voltage, to ensure that all the clocks are stopped. If the device is not in STOP mode then it is recommended that RESET be held low whilst the power supply is outwith the normal operating range, to ensure that processing is suspended in an orderly manner. Recovery from data retention mode, after the power supply has been restored, is by an external interrupt, or by pulling the RESET line high MC68HC05X4 8-resets Resets, Interrupts and Low Power Modes Low power modes Figure 2. Reset flow chart 9-resets MC68HC05X4 Rev 1.0 # Resets, Interrupts and Low Power Modes Figure 3. STOP and WAIT flow charts MC68HC05X4 10-resets # Memory # **Contents** | Memory map | 57 | |---------------------------|----| | RAM | 57 | | Non-volatile memory (NVM) | 58 | | MCU registers | 60 | | MCAN registers | 61 | # **Memory map** The MC68HC05X4 has an 8K byte memory map consisting of MCAN control registers, user ROM *or EPROM*, user RAM, bootloader ROM, and I/O (as illustrated in Figure 1). ### **RAM** The user RAM consists of 176 bytes of memory space shared with a 64 byte stack area. The stack begins at address \$00FF. The stack pointer can access 64 bytes of RAM in the range \$00C0 to \$00FF. ### NOTE: Using the stack area for data storage or temporary work locations requires care, to prevent the data from being overwritten due to stacking from an interrupt or subroutine call. 1-mem MC68HC05X4 Rev 1.0 # Non-volatile memory (NVM) The user NVM consists of 4096 bytes of ROM (MC68HC05X4) *or EPROM (MC68HC705X4)* from \$0F00 to \$1EFF and 16 bytes of user vectors from \$1FF0 to \$1FFF. The NVM has two modes of operation: single chip and bootloader (see **Modes of Operation and Pin Descriptions**). MC68HC05X4 Rev 1.0 2-mem Memory Non-volatile memory (NVM) Figure 1. Memory map of the MC68HC05X4 and the MC68HC705X4 3-mem MC68HC05X4 Rev 1.0 # **MCU** registers Table 1. MC68HC05X4 and MC68HC705X4 register assignments | Register Name | Address | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | State on Reset | | |------------------------------------------|---------------------------------------------------------|----------|-----------|-----------|-------|-----------|-----------|-------|-----------|-----------------------|--| | Port A data/WOI enable (PADAT) | \$0000 | | | | | | | | | Undefined/<br>cleared | | | Port B data (PBDAT) | \$0001 | | | | | | | | | Undefined | | | (Reserved) | | | | | | | | | | | | | Port configuration (PCR) | \$0003 | | | WOIF | TIMEN | CAF | BPDE | BWIE | AWPS | 00 0000 | | | Port A DDR/<br>Pull-down enable (PADDDR) | \$0004 | \$0004 | | 0000 0000 | | | | | | | | | Port B DDR (PBDDR) | \$0005 | | | | | | | | | 0000 0000 | | | (Reserved) | | | | | | | | | | | | | Core timer control & status (CTCSR) | \$0008 CIOE RIJE CIOEE RIJE 0 0 RIJ RI | | RT0 | uu00 0011 | | | | | | | | | Core timer counter (CTCR) | \$0009 | | | | | | | | | 0000 0000 | | | (Reserved) | | | | | | | | | | | | | Timer control (TCR) | Timer control (TCR) \$0012 ICIE OCIE TOIE 0 0 | | 0 | IEDG | OLVL | 0000 00u0 | | | | | | | Timer status (TSR) | \$0013 | ICF | OCF | TOF | 0 | 0 | 0 | 0 | 0 | uuu0 0000 | | | Input capture high | \$0014 | (bit 15) | | | | | | | (bit 8) | Undefined | | | Input capture low | \$0015 | | | | | | | | Undefined | | | | Output compare high | high \$0016 (bit 15) (bit 8) Undefi | | Undefined | | | | | | | | | | Output compare low | out compare low \$0017 Ur | | Undefined | | | | | | | | | | Counter high | | | 1111 1111 | | | | | | | | | | Counter low | | | | 1111 1100 | | | | | | | | | Alternate counter high | er high \$001A (bit 15) (bit 8) 1111 1 | | 1111 1111 | | | | | | | | | | Alternate counter low | \$001B | | | | | | 1111 1100 | | | | | | EPROM programming (EPROG) | rogramming (EPROG) \$001C 0 0 0 0 ELAT 0 EPGM 00 | | 0000 0000 | | | | | | | | | u = Undefined - = Unimplemented **NOTE:** Shaded areas represent either unimplemented bits or reserved bits where stated. MC68HC05X4 Rev 1.0 4-mem Memory MCAN registers # **MCAN** registers # Table 2. MCAN register outline | Register name | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | |----------------------------------------|---------|-------|--------|-------------|--------|--------|--------|--------|--------|----------------| | Control (CCNTRL) | \$0020 | MODE | SPD | | OIE | EIE | TIE | RIE | RR | 0u - u uuu1 | | Command (CCOM) | \$0021 | RX0 | RX1 | COMP<br>SEL | SLEEP | cos | RRB | AT | TR | 00u0 0000 | | Status (CSTAT) | \$0022 | BS | ES | TS | RS | TCS | TBA | DO | RBS | uu00 1100 | | Interrupt (CINT) | \$0023 | | | | WIF | OIF | EIF | TIF | RIF | 0 0000 | | Acceptance code (CACC) <sup>(1)</sup> | \$0024 | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | Undefined | | Acceptance mask (CACM) <sup>1.</sup> | \$0025 | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | Undefined | | Bus timing 0 (CBT0) <sup>1.</sup> | \$0026 | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | Undefined | | Bus timing 1 (CBT1) <sup>1.</sup> | \$0027 | SAMP | TSEG22 | TSEG21 | TSEG20 | TSEG13 | TSEG12 | TSEG11 | TSEG10 | Undefined | | Output control (COCNTRL) <sup>1.</sup> | \$0028 | OCTP1 | OCTN1 | OCPOL1 | OCTP0 | OCTN0 | OCPOL0 | OCM1 | ОСМ0 | Undefined | | (reserved) | \$0029 | | | | | | | | | | | Transmit buffer identifier (TBI) | \$002A | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | Undefined | | RTR-bit, data length code (TRTDL) | \$002B | ID2 | ID1 | ID0 | RTR | DLC3 | DLC2 | DLC1 | DLC0 | Undefined | | Transmit data segment 1 (TDS1) | \$002C | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | Transmit data segment 2 (TDS2) | \$002D | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | Transmit data segment 3 (TDS3) | \$002E | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | Transmit data segment 4 (TDS4) | \$002F | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | Transmit data segment 5 (TDS5) | \$0030 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | Transmit data segment 6 (TDS6)) | \$0031 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | Transmit data segment 7 (TDS7) | \$0032 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | Transmit data segment 8 (TDS8) | \$0033 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | Receive buffer identifier (RBI) | \$0034 | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | Undefined | 5-mem MC68HC05X4 Rev 1.0 # Memory Table 2. MCAN register outline | Register name | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | | |----------------------------------------------------------------------|-----------------------------------------------------------------------|-------|-----------|-------|-------|-------|-------|-------|-------|----------------|--| | RTR-bit, data length code (RRTDL) | \$0035 | ID2 | ID1 | ID0 | RTR | DLC3 | DLC2 | DLC1 | DLC0 | Undefined | | | Receive data segment 1 (RDS1) | eceive data segment 1 (RDS1) \$0036 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 U | | Undefined | | | | | | | | | | Receive data segment 2 (RDS2) | \$0037 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | | Receive data segment 3 (RDS3) \$0038 | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | | Receive data segment 4 (RDS4) | \$0039 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | | Receive data segment 5 (RDS5) | \$003A | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | | Receive data segment 6 (RDS6) | \$003B | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | | Receive data segment 7 (RDS7) \$003C | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Undefined | | | Receive data segment 8 (RDS8) \$003D DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 | | DB0 | Undefined | | | | | | | | | <sup>1.</sup> These registers can only be accessed when the reset request bit in the control register is set. MC68HC05X4 Rev 1.0 6-mem # Parallel input/output ports ### **Contents** | Introduction | 63 | |----------------------------------------|----| | Input/output programming | 64 | | Port A | 64 | | Port B | 65 | | Port registers | 66 | | Port A data register (PADR) | 66 | | Port B data register (PBDR) | 66 | | Port configuration register (PCR) | 66 | | Port A data direction register (PADDR) | 67 | | Port B data direction register (PBDDR) | 67 | ### Introduction In single chip mode there are 16 lines arranged as two 8-bit I/O ports. The I/O ports are programmable as either inputs or outputs under software control of the data direction registers. Wired-OR Interrupt capability (refer to **Resets**) and/or a pull-down device can be activated under software control on each I/O pin. To avoid glitches on the output pins data should be written to the I/O port data register before setting the pin to output mode, by writing a '1' to the corresponding data direction register. 1-ports MC68HC05X4 Rev 1.0 # Parallel input/output ports # Input/output programming Bi-directional port lines may be programmed as inputs or outputs under software control. The direction of each pin is determined by the state of the corresponding bit in the port data direction register (DDR). Each port has an associated DDR. Any I/O port pin is configured as an output if its corresponding DDR bit is set. A pin is configured as an input if its corresponding DDR bit is cleared. At power-on or reset, all DDRs are cleared, thus configuring all port pins as inputs. The data direction registers can be written to or read by the processor. During the programmed output state, a read of the data register actually reads the value of the output data latch and not the I/O pin. Refer to Figure 1 and Table 1. Figure 1. Standard I/O port structure ### Port A Port A is an 8-bit bi-directional port. The port A data register is at \$0000 and the data direction register (DDR) is at \$0004. Reset does not affect the data register, but clears the data direction register, thereby returning the ports to inputs. Writing a '1' to a DDR bit sets the corresponding port pin to output mode. MC68HC05X4 Rev 1.0 2-ports Parallel input/output ports Port B WOI enable and pull-down enable registers control each pin individually; these registers are memory mapped to the same addresses as port A data register and data direction register (i.e \$00 and \$04). When the AWPS bit in the port configuration register (PCR) is set, port A WOI enable and pull-down enable registers are selected instead of port A data and DDR registers. Data and DDR registers are selected when the AWPS bit in PCR is cleared; this is also cleared at reset. Note that WOI can be programmed independently of the DDR contents (input or output). ### Port B Port B is an 8-bit bi-directional port. The port B data register is at \$0001 and the data direction register (DDR) is at \$0005. Reset does not affect the data register, but clears the data direction register, thereby returning the ports to inputs. Writing a '1' to a DDR bit sets the corresponding port bit to output mode. On port B a single WOI enable bit and a single pull-down enable bit are provided to control all 8 bits together. These two bits are respectively bit 1 and bit 2 of port configuration register (PCR). When bit 1 of the PCR is set, WOI is enabled only on those port B pins that have been programmed as inputs. Note that port B shares pin 1 of the device with the TCMP function of the 16-bit programmable timer. If bit 4 of the PCR is set then pin 1 is TCMP and the wired-OR functions are disabled on this pin. If bit 4 in the PCR is '0' then pin 1 is PB7. On reset, bits 0–4 of the PCR are cleared. Table 1. I/O pin functions | R/W <sup>†</sup> | DDR | I/O pin function | |------------------|-----|---------------------------------------------------------------------------| | 0 | 0 | The I/O pin is in input mode. Data is written into the output data latch. | | 0 | 1 | Data is written into the output data latch, and output to the I/O pin. | | 1 | 0 | The state of the I/O pin is read. | | 1 | 1 | The I/O pin is in output mode. The output data latch is read. | <sup>†</sup> Note that R/W is an internal signal, not available to the user. 3-ports MC68HC05X4 Rev 1.0 # Parallel input/output ports ### Port registers The following sections explain in detail the individual bits in the data and control registers associated with the ports. # Port A data register (PADR) Each bit can be configured as input or output via the corresponding data direction bit in the port A DDR. Reset does not affect the state of this register. ### NOTE: If the AWPS bit in the PCR is set then this location becomes the port A wired-OR interrupt enable register. Writing a '1' to any bit enables WOI on the corresponding port A line. # Port B data register (PBDR) Each bit can be configured as input or output via the corresponding data direction bit in the port B DDR. Reset does not affect the state of this register. # Port configuration register (PCR) Figure 2. Port Configuration Register (PCR) WOIF — Wired-OR interrupt flag 1 = Indicates that a wired-OR interrupt has been received. A CPU interrupt request is generated if WOIE is set on port A or port B. 0 = The flag is cleared by writing a '0' to it. TIMEN — Timer enable CAF — Indicates when MCAN is asleep MC68HC05X4 Rev 1.0 4-ports Parallel input/output ports Port registers BPDE — Port B pull-down enable 1 = Enables pull-down on port B. 0 = Disables pull-down on port B. BWE — Port B WOI enable 1 = Enables wired-OR interrupt on port B. 0 = Disables wired-OR interrupt on port B. AWPS — Port A WOI and pull-down select Addresses \$00 and \$04 in the memory map are shared by two pairs of registers. The state of the AWPS bit determines which pair of registers are accessible at any time. When AWPS is clear the port A data register is found at \$00, and the port A data direction register at \$04. When AWPS is set, \$00 becomes the port A WOI enable register, and \$04 the port A pull-down enable register. See Input/output programming. - 1 = The port A WOI enable and pull-down enable registers are accessible. - 0 = The port A data and data direction registers are accessible. Port A data direction register (PADDR) Writing a '1' to any bit configures the corresponding bit in the port A data register as an output; conversely, writing any bit to '0' configures the corresponding port A bit as an input. Reset clears this register. **NOTE:** If the AWPS bit in the PCR is set then this location becomes the port A pull-down enable register. Writing a '1' to any bit enables the pull-down on the corresponding port A line. Port B data direction register (PBDDR) Writing a '1' to any bit configures the corresponding bit in the port B data register as an output. Conversely, writing any bit to '0' configures the corresponding port B bit as an input. Reset clears this register. 5-ports MC68HC05X4 Rev 1.0 Go to: www.freescale.com Parallel input/output ports MC68HC05X4 Rev 1.0 6-ports # **Motorola CAN** # **Contents** | Introduction | |----------------------------------------------------------------------| | TBF – Transmit buffer | | RBF – Receive buffer | | Interface to the MC68HC05X4 CPU | | MCAN control register (CCNTRL)77 | | MCAN command register (CCOM)79 | | MCAN status register (CSTAT)82 | | MCAN interrupt register (CINT)84 | | MCAN acceptance code register (CACC)86 | | MCAN acceptance mask register (CACM) | | MCAN bus timing register 0 (CBT0) | | MCAN bus timing register 1 (CBT1) | | MCAN output control register (COCNTRL)92 | | Transmit buffer identifier register (TBI) | | Remote transmission request and data length code register (TRTDL) 95 | | Transmit data segment registers (TDS) 1 – 8 | | Receive buffer identifier register (RBI) | | Remote transmission request and data length code register (RRTDL)97 | | Receive data segment registers (RDS) 1 – 8 | | Single wire operation | | Port configuration register (PCR) | | Sleep comparator reference | | Interface to the MCAN bus | | Sleep mode | 1-mcan MC68HC05X4 Rev 1.0 ### Introduction The MCAN includes all hardware modules necessary to implement the CAN transfer layer, which represents the kernel of the CAN bus protocol as defined by BOSCH GmbH, the originators of the CAN specification. For full details of the CAN protocol please refer to the published specifications. Up to the message level, the MCAN is totally compatible with the full CAN implementation. Functional differences are related to the object layer only. Whereas a full CAN controller provides dedicated hardware for handling a set of messages, the MCAN is restricted to receiving and/or transmitting messages on a message by message basis. The MCAN will never initiate an overload frame. If the MCAN starts to receive a valid message (one that passes the acceptance filter) and there is no receive buffer available for it then the overrun flag in the CPU status register will be set. The MCAN will respond to overload frames generated by other CAN nodes, as required by the CAN protocol. A summary of all the MCAN frame formats is given in Figure 2 for reference. A diagram of the major blocks of the MCAN is shown in Figure 1. MC68HC05X4 2-mcan Figure 1. MCAN block diagram 3-mcan MC68HC05X4 Rev 1.0 Figure 2. MCAN frame formats MC68HC05X4 4-mcan Figure 2. MCAN frame formats (Continued) #### TBF - Transmit buffer The transmit buffer is an interface between the CPU and the bit stream processor (BSP) and is able to store a complete message. The buffer is written by the CPU and read by the BSP. The CPU may access this buffer whenever transmit buffer access is set to released. On requesting a transmission (by setting transmission request in the MCAN command register to present) transmit buffer access is set to locked, giving the BSP exclusive access to this buffer. The transmit buffer is released after the message transfer has been completed or aborted. The TBF is 10 bytes long and holds the identifier (1 byte), the control field (1 byte) and the data field (maximum length 8 bytes). The buffer is implemented as a single-ported RAM, with mutually exclusive access by the CPU and the BSP. #### **RBF** – Receive buffer The receive buffer is an interface between the BSP and the CPU and stores a message received from the bus line. Once filled by the BSP and allocated to the CPU (by the IML), the receive buffer cannot be used to store subsequent received messages until the CPU has acknowledged the reading of the buffer's contents. Thus, unless the CPU releases a receive buffer within a protocol defined time frame, future messages to be received may be lost. To reduce the requirements on the CPU, two receive buffers (RBF0 and RBF1) are implemented. While one receive buffer is allocated to the CPU, the BSP may write to the other buffer. RBF0 and RBF1 are each 10 bytes long and hold the identifier (1 byte), the control field (1 byte) and the data field (maximum length 8 bytes). The buffers are implemented as single-ported RAMs with mutually exclusive access from the CPU and the BSP. The BSP signals the CPU to read the receive buffer only when the message being received has an identifier that passes the acceptance filter. Note that a message being transmitted will be automatically written to the receive buffer. This is because it cannot be MC68HC05X4 6-mcan Motorola CAN Interface to the MC68HC05X4 CPU known, until after the first byte has been stored, whether or not the transmitting node will lose arbitration to another node. #### Interface to the MC68HC05X4 CPU The MCAN handles all the communication transactions flowing across the serial bus. For example, the CPU merely places a message to be transmitted into the transmit buffer and sets the TR bit. The MCAN will begin transmitting the message when it has determined that the bus is idle. In the event of a transmission error, the MCAN will initiate a repeated transmission automatically. In a similar manner, the CPU module is notified that a message has been received only if it was error free. If any error occurs, the MCAN signals the error within the CAN protocol without CPU intervention. The MCAN within the MC68HC05X4 is controlled using a block of 30 registers. This comprises 10 control registers, 10 Transmit buffer registers and 10 receive buffer registers. These registers are memory mapped between \$20 and \$3D (see Figure 3). **NOTE:** There is an offset of \$20 between the MC68HC05X4 addresses and the MCAN internal addresses, i.e. MCAN addresses \$00 to \$1D, as defined in the BOSCH CAN specification, are mapped to MC68HC05X4 addresses \$20 to \$3D. ## **Motorola CAN** Figure 3. MCAN module memory map MC68HC05X4 8-mcan Motorola CAN Interface to the MC68HC05X4 CPU ## MCAN control register (CCNTRL) This register may be read or written to by the MCU; only the RR bit is affected by the MCAN. Figure 4. MCAN Control Register (CCNTRL) **NOTE:** Only the RR bit in this register can be written when the RR bit is set. MODE — Undefined mode This bit must never be set by the CPU as this would result in the transmit and receive buffers being mapped out of memory. The bit is cleared on reset, and should be left in this state for normal operation. SPD — Speed mode - 1 = Slow Bus line transitions from both 'recessive' to 'dominant' and from 'dominant' to 'recessive' will be used for resynchronization. - 0 = Fast Only transitions from 'recessive' to 'dominant' will be used for resynchronization. OIE — Overrun interrupt enable - 1 = Enabled The CPU will get an interrupt request whenever the Overrun Status bit gets set. - 0 = Disabled The CPU will get no overrun interrupt request. EIE — Error interrupt enable - 1 = Enabled The CPU will get an interrupt request whenever the error status or bus status bits in the CSTAT register change. - 0 = Disabled The CPU will get no error interrupt request. TIE — Transmit interrupt enable - 1 = Enabled The CPU will get an interrupt request whenever a message has been successfully transmitted, or when the transmit buffer is accessible again following an ABORT command. - 0 = Disabled The CPU will get no transmit interrupt request. **NOTE:** When setting TIE while TCS or TBA is set, no interrupt will be requested. Successful transmission must occur after setting the TIE bit to get an interrupt flag. RIE — Receive interrupt enable - 1 = Enabled The CPU will get an interrupt request whenever a message has been received free of errors. - 0 = Disabled The CPU will get no receive interrupt request. #### RR — Reset request When the MCAN detects that RR has been set it aborts the current transmission or reception of a message and enters the reset state. A reset request may be generated by either an external reset or by the CPU or by the MCAN. The RR bit can be cleared only by the CPU. After the RR bit has been cleared, the MCAN will start normal operation in one of two ways. If RR was generated by an external reset or by the CPU, then the MCAN starts normal operation after the first occurrence of 11 recessive bits. The MCAN module is not synchronized to the bus until the 11 recessive bits have been received. When the SLEEP bit is set during this non synchronous state, an immediate wake-up wil be generated by the MCAN module. If, however, the RR was generated by the MCAN due to the BS bit being set (see MCAN status register (CSTAT)) the MCAN waits for 128 occurrences of 11 recessive bits before starting normal operation. A reset request should not be generated by the CPU during a message transmission. Ensure that a message is not being transmitted as follows: if TCS in CSTAT is clear – set AT in CCOM (use STA or STX), read CSTAT. if TS in CSTAT is set – wait until TS is clear. Note that a CPU-generated reset request does not change the values in the transmit and receive error counters. - 1 = Present MCAN will be reset. - 0 = Absent MCAN will operate normally. **NOTE:** The following registers may only be accessed when reset request = present: CACC, CACM, CBT0, CBT1, and COCNTRL. MC68HC05X4 10-mcan Motorola CAN Interface to the MC68HC05X4 CPU ## MCAN command register (CCOM) This is a write only register; a read of this location will always return the value \$FF. This register may be written only when the RR bit in CCNTRL is clear. Do not use read-modify-write instructions on this register (e.g. BSET, BCLR). | Address: | \$0021 | | | | | | | | |------------------------|--------|-----|---------|-------|-----|-----|----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | RX0 | RX1 | COMPSEL | SLEEP | cos | RRB | AT | TR | | External Reset: | 0 | 0 | u | 0 | 0 | 0 | 0 | 0 | | Reset: with RR bit set | 0 | 0 | u | 0 | 0 | 0 | 0 | 0 | Figure 5. MCAN Command Register (CCOM) RX0 — Receive pin 0 (passive) (Refer to Figure 21) - 1 = VDD/2 will be connected to the input comparator. The RX0 pin is disconnected. - 0 = The RX0 pin will be connected to the input comparator. VDD/2 is disconnected. - RX1 Receive pin 1 (passive) (Refer to Figure 21) - 1 = VDD/2 will be connected to the input comparator. The RX1 pin is disconnected. - 0 = The RX1 pin will be connected to the input comparator. VDD/2 is disconnected. # **NOTE:** If both RX0 and RX1 are set, or both are clear, then neither of the RX pins will be disconnected. COMPSEL — Comparator selector - 1 = RX0 and RX1 will be compared with VDD/2 during sleep mode (see Figure 21). - 0 = RX0 will be compared with RX1 during sleep mode. SLEEP — Go to sleep When the SLEEP bit is set during a non synchronous state, an immediate wake-up wil be generated by the MCAN module. (See RR bit description for more details.) - 1 = Sleep The MCAN will go into sleep mode, as long as there is no activity on the bus. Otherwise the MCAN will issue a wake-up interrupt. - 0 = Wake-up The MCAN will function normally. If SLEEP is cleared by the CPU then the MCAN will waken up, but will not issue a wake-up interrupt. NOTE: If SLEEP is set during the reception or transmission of a message, the MCAN will generate an immediate wake-up interrupt. (This allows for a more orthogonal software implementation on the CPU.) This will have no effect on the transfer layer, i.e. no message will be lost or corrupted. The CAF flag in the port configuration register indicates whether or not sleep mode was entered successfully. A node that was sleeping and has been awakened by bus activity will not be able to receive any messages until its oscillator has started and it has found a valid end of frame sequence (11 recessive bits). The designer must take this into consideration when planning to use the sleep command. COS — Clear overrun status - 1 = This clears the read-only data overrun status bit in the CSTAT register (see MCAN status register (CSTAT)). It may be written at the same time as RRB. - 0 = No action. MC68HC05X4 12-mcan Motorola CAN Interface to the MC68HC05X4 CPU #### RRB — Release receive buffer When set this releases the receive buffer currently attached to the CPU, allowing the buffer to be reused by the MCAN. This may result in another message being received, which could cause another receive interrupt request (if RIE is set). This bit is cleared automatically when a message is received, i.e. when the RS bit (see MCAN status register (CSTAT)) becomes set. - 1 = Released receive buffer is available to the MCAN. - 0 = No action. #### AT — Abort transmission When this bit is set a pending transmission will be cancelled if it is not already in progress, allowing the transmit buffer to be loaded with a new (higher priority) message when the buffer is released. If the CPU tries to write to the buffer when it is locked, the information will be lost without being signalled. The status register can be checked to see if transmission was aborted or is still in progress. - 1 = Present Abort transmission of any pending messages. - 0 = No action. #### TR — Transmission request - 1 = Present Depending on the transmission buffer's content, a data frame or a remote frame will be transmitted. - 0 = No action. This will not cancel a previously requested transmission; the abort transmission command must be used to do this. ## MCAN status register (CSTAT) This is a read only register; only the MCAN can change its contents. | Address: | \$0022 | | | | | | | | |------------------------|--------|----|----|----|-----|-----|----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | BS | ES | TS | RS | TCS | TBA | DO | RBS | | External Reset: | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | Reset: with RR bit set | u | u | 0 | 0 | 1 | 1 | 0 | 0 | Figure 6. MCAN Status Register (CSTAT) #### BS — Bus status This bit is set (off-bus) by the MCAN when the transmit error counter reaches 256. The MCAN will then set RR and will remain off-bus until the CPU clears RR again. At this point the MCAN will wait for 128 successive occurrences of a sequence of 11 recessive bits before clearing BS and resetting the read and write error counters. While off-bus the MCAN does not take part in bus activities. - 1 = Off-bus The MCAN is not participating in bus activities. - 0 = On-bus The MCAN is operating normally. #### ES — Error status - 1 = Error Either the read or the write error counter has reached the CPU warning limit of 96. - 0 = Neither of the error counters has reached 96. #### TS — Transmit status - 1 = Transmit The MCAN has started to transmit a message. - 0 = Idle If the receive status bit is also clear then the MCAN is idle; otherwise it is in receive mode. #### RS — Receive status - 1 = Receive The MCAN entered receive mode from idle, or by losing arbitration during transmission. - 0 = Idle If the transmit status bit is also clear then the MCAN is idle; otherwise it is in transmit mode. ## **NOTE:** RS will not be set during a bus failure with a permanent dominant bus level. MC68HC05X4 14-mcan Motorola CAN Interface to the MC68HC05X4 CPU #### TCS — Transmission complete status This bit is cleared by the MCAN when TR becomes set. When TCS is set it indicates that the last requested transmission was successfully completed. If, after TCS is cleared, but before transmission begins, an abort transmission command is issued then the transmit buffer will be released and TCS will remain clear. TCS will then only be set after a further transmission is both requested and successfully completed. - 1 = Complete Last requested transmission successfully completed. - 0 = Incomplete Last requested transmission not complete. #### TBA — Transmit buffer access When clear, the transmit buffer is locked and cannot be accessed by the CPU. This indicates that either a message is being transmitted, or is awaiting transmission. If the CPU writes to the transmit buffer while it is locked, then the bytes will be lost without this being signalled. - 1 = Released The transmit buffer may be written to by the CPU. - 0 = Locked The CPU cannot access the transmit buffer. #### DO — Data overrun This bit is set when both receive buffers are full and there is a further message to be stored. In this case the new message is dropped, but the internal logic maintains the correct protocol. The MCAN does not receive the message, but no warning is sent to the transmitting node. The MCAN clears DO when the CPU sets the COS bit in the CCOM register. Note that data overrun can also be caused by a transmission, since the MCAN will temporarily store an outgoing frame in a receive buffer in case arbitration is lost during transmission. - 1 = Overrun Both receive buffers were full and there was another message to be stored. - 0 = Normal operation. #### RBS — Receive buffer status This bit is set by the MCAN when a new message is available. When clear this indicates that no message has become available since the last RRB command. The bit is cleared when RRB is set. However, if the second receive buffer already contains a message, then control of that buffer is given to the CPU and RBS is immediately set again. The first receive buffer is then available for the next incoming message from the MCAN. - 1 = Full A new message is available for the CPU to read. - 0 = Empty No new message is available. ## MCAN interrupt register (CINT) All bits of this register are read only; all are cleared by a read of the register. This register must be read in the interrupt handling routine in order to enable further interrupts. Figure 7. MCAN Interrupt Register (CINT) #### WIF — Wake-up interrupt flag If the MCAN detects bus activity whilst it is asleep, it clears the SLEEP bit in the CCOM register; the WIF bit will then be set. WIF is cleared by reading the MCAN interrupt register (CINT), or by an external reset. - 1 = MCAN has detected activity on the bus and requested wake-up. - 0 = No wake-up interrupt has occurred. MC68HC05X4 16-mcan Motorola CAN Interface to the MC68HC05X4 CPU #### OIF — Overrun interrupt flag When OIE is set then this bit will be set when a data overrun condition is detected. Like all the bits in this register, OIF is cleared by reading the register, or when reset request is set. - 1 = A data overrun has been detected. - 0 = No data overrun has occurred. #### EIF — Error interrupt flag When EIE is set then this bit will be set by a change in the error or bus status bits in the MCAN status register. Like all the bits in this register, EIF is cleared by reading the register, or by an external reset. - 1 = There has been a change in the error or bus status bits in CSTAT. - 0 = No error interrupt has occurred. #### TIF — Transmit interrupt flag The TIF bit is set at the end of a transmission whenever both the TBA and TIE bits are set. Like all the bits in this register, TIF is cleared by reading the register, or when reset request is set. - 1 = Transmission complete, the transmit buffer is accessible. - 0 = No transmit interrupt has occurred. #### RIF — Receive interrupt flag The RIF bit is set by the MCAN when a new message is available in the receive buffer, and the RIE bit in CCNTRL is set. At the same time RBS is set. Like all the bits in this register, RIF is cleared by reading the register, or when reset request is set. After sending a message by the MCAN module, the RIF bit will not be set, even though this message has been written into the receive buffer following successful transmission. - 1 = A new message is available in the receive buffer. - 0 = No receive interrupt has occurred. ## **Motorola CAN** MCAN acceptance code register (CACC) On reception each message is written into the current receive buffer. The MCU is only signalled to read the message however, if it passes the criteria in the acceptance code and acceptance mask registers (accepted); otherwise, the message will be overwritten by the next message (dropped). **NOTE:** This register can be accessed only when the RR bit in CCNTRL is set. Figure 8. MCAN Acceptance Code (CACC) AC7 – AC0 — Acceptance code bits AC7 – AC0 comprise a user defined sequence of bits with which the 8 most significant bits of the data identifier (ID10 – ID3) are compared. The result of this comparison is then masked with the acceptance mask register. Once a message has passed the acceptance criterion the respective identifier, data length code and data are sequentially stored in a receive buffer, providing there is one free. If there is no free buffer, the data overrun condition will be signalled. On acceptance the receive buffer status bit is set to full and the receive interrupt bit is set (provided RIE = enabled). MC68HC05X4 18-mcan Motorola CAN Interface to the MC68HC05X4 CPU MCAN acceptance mask register (CACM) The acceptance mask register specifies which of the corresponding bits in the acceptance code register are relevant for acceptance filtering. **NOTE:** This register can be accessed only when the RR bit in CCNTRL is set. Figure 9. MCAN Acceptance Mask (CACM) AM0 – AM7 — Acceptance mask bits When a particular bit in this register is clear this indicates that the corresponding bit in the acceptance code register must be the same as its identifier bit, before a match will be detected. The message will be accepted if all such bits match. When a bit is set, it indicates that the state of the corresponding bit in the acceptance code register will not affect whether or not the message is accepted. - 1 = Ignore corresponding acceptance code register bit. - 0 = Match corresponding acceptance code register and identifier bits. ## **Motorola CAN** ## MCAN bus timing register 0 (CBT0) Address: \$0026 Bit 7 6 5 4 3 2 1 Bit 0 SJW1 SJW0 BRP5 BRP4 BRP3 BRP2 BRP1 BRP0 Reset: Undefined Figure 10. MCAN Bus Timing 0 (CBT0) **NOTE:** This register can be accessed only when the RR bit in CCNTRL is set. SJW1, SJW0 — Synchronization jump width bits The synchronization jump width defines the maximum number of system clock ( $t_{SCL}$ ) cycles by which a bit may be shortened, or lengthened, to achieve resynchronization on data transitions on the bus (see Table 1). Table 1. Synchronization jump width | SJW1 | SJW0 | Synchronization jump width | | | | | |------|------|----------------------------|--|--|--|--| | 0 | 0 | 1 t <sub>SCL</sub> cycle | | | | | | 0 | 1 | 2 t <sub>SCL</sub> cycles | | | | | | 1 | 0 | 3 t <sub>SCL</sub> cycles | | | | | | 1 | 1 | 4 t <sub>SCL</sub> cycles | | | | | BRP5 – BRP0 — Baud rate prescaler bits These bits determine the MCAN system clock cycle time ( $t_{SCL}$ ), which is used to build up the individual bit timing, according to Table 2 and the formula in Figure 11. Table 2. Baud rate prescaler | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | Prescaler value (P) | |------|------|------|------|------|------|---------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 1 | 2 | | 0 | 0 | 0 | 0 | 1 | 0 | 3 | | 0 | 0 | 0 | 0 | 1 | 1 | 4 | | : | : | : | : | : | : | : | | : | : | : | : | : | : | : | | 1 | 1 | 1 | 1 | 1 | 1 | 64 | MC68HC05X4 20-mcan Motorola CAN Interface to the MC68HC05X4 CPU Figure 11. Oscillator block diagram ## MCAN bus timing register 1 (CBT1) This register can only be accessed only when the RR bit in CCNTRL is set. Figure 12. MCAN Bus Timing 1 (CBT1) #### SAMP — Sampling This bit determines the number of samples of the serial bus to be taken per bit time. When set three samples per bit are taken. This sample rate gives better rejection of noise on the bus, but introduces a one bit delay to the bus sampling. For higher bit rates SAMP should be cleared, which means that only one sample will be taken per bit. - 1 = Three samples per bit. - 0 = One sample per bit. #### TSEG22 – TSEG10 — Time segment bits Time segments within the bit time fix the number of clock cycles per bit time, and the location of the sample point. Figure 13. Segments within the bit time SYNC\_SEG System expects transitions to occur on the bus during this period. Transmit point A node in transmit mode will transfer a new value to the MCAN bus at this point. Sample point A node in receive mode will sample the bus at this point. If the three samples per bit option is selected then this point marks the position of the third sample. Time segment 1 (TSEG1) and time segment 2 (TSEG2) are programmable as shown in Table 3. Table 3. Time segment values | TSEG13 | TSEG12 | TSEG11 | TSEG10 | Time segment 1 | |--------|--------|--------|--------|----------------------------| | 0 | 0 | 0 | 1 | 2 t <sub>SCL</sub> cycles | | 0 | 0 | 1 | 0 | 3 t <sub>SCL</sub> cycles | | 0 | 0 | 1 | 1 | 4 t <sub>SCL</sub> cycles | | | | | | • | | | | | | | | 1 | 1 | 1 | 1 | 16 t <sub>SCL</sub> cycles | | TSEG22 | TSEG21 | TSEG20 | Time segment 2 | |--------|--------|--------|---------------------------| | 0 | 0 | 1 | 2 t <sub>SCL</sub> cycles | | • | ě | | | | | | | • | | 1 | 1 | 1 | 8 t <sub>SCL</sub> cycles | The bit time is determined by the oscillator frequency, the baud rate prescaler, and the number of bus clock cycles ( $t_{SCL}$ ) per bit (as shown above). MC68HC05X4 22-mcan Motorola CAN Interface to the MC68HC05X4 CPU Calculation of the bit time NOTE: TSEG2 must be at least 2 $t_{SCL}$ , i.e. the configuration bits must not be 000. (If three samples per bit mode is selected then TSEG2 must be at least 3 $t_{SCL}$ .) TSEG1 must be at least as long as TSEG2. The synchronization jump width (SJW) may not exceed TSEG2, and must be at least $t_{SCL}$ shorter than TSEG1 to allow for physical propagation delays. i.e. in terms of t<sub>SCL</sub>: SYNC\_SEG = 1 TSEG1 ≥ SJW + 1 TSEG1 ≥ TSEG2 TSEG2 ≥ SJW and $TSEG2 \ge 2$ (SAMP = 0) or $TSEG2 \ge 3$ (SAMP = 1) These boundary conditions result in minimum bit times of 5 $t_{SCL}$ , for one sample, and 7 $t_{SCL}$ , for three samples per bit. ## **Motorola CAN** MCAN output control register (COCNTRL) This register allows the setup of different output driver configurations under software control. The user may select active pull-up, pull-down, float or push-pull output. **NOTE:** This register can be accessed only when the RR bit in CCNTRL is set. Address: \$0028 Bit 7 6 5 3 2 1 Bit 0 OCTP1 OCTN1 OCPOL1 OCTP0 OCTN0 OCPOL0 OCM<sub>1</sub> OCM<sub>0</sub> Reset: Undefined Figure 14. MCAN Output Control (COCNTRL) OCM1 and OCM0 — Output control mode bits The values of these two bits determine the output mode, as shown in Table 4. | OCM1 | ОСМ0 | Function | |------|------|------------------------------------------------------------| | 0 | 0 | Biphase mode | | 0 | 1 | Not used | | 1 | 0 | Normal mode 1 Bit stream transmitted on both TX0 and TX1 | | 1 | 1 | Normal mode 2 TX0 – bit sequence TX1 – bus clock (tyolk) | **Table 4. Output control modes** **NOTE:** The transmit clock $(t_{xclk})$ is used to indicate the end of the bit time and will be high during the SYNC\_SEG. For all the following modes of operation, a dominant bit is internally coded as a zero, a recessive as a one. The other output control bits are used to determine the actual voltage levels transmitted to the MCAN bus for dominant and recessive bits. MC68HC05X4 24-mcan Motorola CAN Interface to the MC68HC05X4 CPU #### Biphase mode If the CAN modules are isolated from the bus lines by a transformer then the bit stream has to be coded so that there is no resulting dc component. There is a flip-flop within the MCAN that keeps the last dominant configuration; its direct output goes to TX0 and its complement to TX1. The flip-flop is toggled for each dominant bit; dominant bits are thus sent alternately on TX0 and TX1; i.e. the first dominant bit is sent on TX0, the second on TX1, the third on TX0 and so on. During recessive bits, all output drivers are deactivated (i.e. high impedance). #### Normal mode 1 In contrast to biphase mode the bit representation is time invariant and not toggled. #### Normal mode 2 For the TX0 pin this is the same as normal mode 1, however the data stream to TX1 is replaced by the transmit clock. The rising edge of the transmit clock marks the beginning of a bit time. The clock pulse will be $t_{\text{SCL}}$ long. #### Other output control bits The other six bits in this register control the output driver configurations, to determine the format of the output signal for a given data value (see Figure 21). OCTP0/1 – These two bits control whether the P-type output control transistors are enabled. OCTN0/1 – These two bits control whether the N-type output control transistors are enabled. OCPOL0/1 – These two bits determine the driver output polarity for each of the MCAN bus lines (TX0, TX1). TP0/1 and TN0/1 – These are the resulting states of the output transistors. TD – This is the internal value of the data bit to be transferred across the MCAN bus. (A zero corresponds to a dominant bit, a one to a recessive.) The actions of these bits in the output control register are as shown in Table 5. Table 5. MCAN driver output levels | Mode | TD | OCPOLi | OCTPi | OCTNi | TPi | TNi | TXi output level | |------------|----|--------|-------|-------|-----|-----|------------------| | | 0 | 0 | 0 | 0 | Off | Off | Float | | Float | 1 | 0 | 0 | 0 | Off | Off | Float | | rioat | 0 | 1 1 | 0 | 0 | Off | Off | Float | | | 1 | 1 1 | 0 | 0 | Off | Off | Float | | | 0 | 0 | 0 | 1 | Off | On | Low | | Pull-down | 1 | 0 | 0 | 1 | Off | Off | Float | | Full-down | 0 | 1 1 | 0 | 1 | Off | Off | Float | | | 1 | 1 1 | 0 | 1 | Off | On | Low | | | 0 | 0 | 1 | 0 | Off | Off | Float | | Dull up | 1 | 0 | 1 | 0 | On | Off | High | | Pull-up | 0 | 1 1 | 1 | 0 | On | Off | High | | | 1 | 1 1 | 1 | 0 | Off | Off | Float | | | 0 | 0 | 1 | 1 | Off | On | Low | | Push-pull | 1 | 0 | 1 | 1 | On | Off | High | | rusii-puii | 0 | 1 | 1 | 1 | On | Off | High | | | 1 | 1 | 1 | 1 | Off | On | Low | Transmit buffer identifier register (TBI) Address: \$002A Bit 7 6 5 4 3 2 1 Bit 0 ID10 ID9 ID8 ID7 ID6 ID5 ID4 ID3 Reset: Undefined Figure 15. Transmit Buffer Identifier Register (TBI) ID10 - ID3 — Identifier bits The identifier consists of 11 bits (ID10 - ID0). ID10 is the most significant bit and is transmitted first on the bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. The three least significant bits are contained in the TRTDL register. The seven most significant bits must not all be recessive. MC68HC05X4 26-mcan Motorola CAN Interface to the MC68HC05X4 CPU Remote transmission request and data length code register (TRTDL) > Address: \$002B Bit 7 6 5 4 3 2 1 Bit 0 ID<sub>10</sub> ID9 ID8 ID7 ID6 ID5 ID4 ID3 Reset: Undefined Figure 16. RTR and Data Length Code Register (TRTDL) ID2 - ID0 — Identifier bits These bits contain the least significant bits of the transmit buffer identifier. RTR — Remote transmission request 1 = A remote frame will be transmitted. 0 = A data frame will be transmitted. DLC3 – DLC0 — Data length code bits. The data length code contains the number of bytes (data byte count) of the respective message. At transmission of a remote frame, the data length code is ignored, forcing the number of bytes to be 0. The data byte count ranges from 0 to 8 for a data frame. Table 6 shows the effect of setting the DLC bits. Table 6. Data length codes | | Data byte count | | | | |------|-----------------|------|------|-------| | DLC3 | DLC2 | DLC1 | DLC0 | count | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | | 1 | 0 | 0 | 0 | 8 | ## **Motorola CAN** Transmit data segment registers (TDS) 1 – 8 Address: \$002C-\$0033 2 Bit 7 5 4 3 1 Bit 0 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Reset: Undefined Figure 17. Transmit Data Segment Registers (TDS) DB7 - DB0 — data bits These data bits in the eight data segment registers make up the bytes of data to be transmitted. The number of bytes to be transmitted is determined by the data length code. Receive buffer identifier register (RBI) The layout of this register is identical to the TBI register (see **Transmit buffer identifier register (TBI)**). Figure 18. Receive Buffer Identifier Register (RBI) (Note that there are actually two receive buffer register sets, but switching between them is handled internally by the MCAN.) MC68HC05X4 28-mcan Motorola CAN Interface to the MC68HC05X4 CPU Remote transmission request and data length code register (RRTDL) The layout of this register is identical to the TRTDL register (see **Remote transmission request and data length code register (TRTDL)**). \$0035 Address: 1 Bit 7 6 5 4 3 2 Bit 0 ID1 DLC3 DLC2 DLC1 ID2 ID0 **RTR** DLC0 Reset: Undefined Figure 19. RTR and Data Length Code Register (RRTDL) Receive data segment registers (RDS) 1 – 8 The layout of these registers is identical to the TDSx registers (see Transmit data segment registers (TDS) 1 - 8). Address: \$0036-\$003D 5 Bit 7 4 3 2 1 Bit 0 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Reset: Undefined Figure 20. Receive Data Segment Registers (RDS) (Note that there are actually two receive buffer register sets, but switching between them is handled internally by the MCAN.) #### Interface to the MCAN bus Physically, the MCAN bus may be composed of two wires. The bus can take on one of two values: dominant or recessive. During simultaneous transmission of dominant and recessive bits by two or more CAN modules the resulting bus value will be dominant. (For example, with a wired-AND implementation of the bus, the dominant level would correspond to a logic 0, and the recessive level to a logic 1.) The two wires of the MCAN bus are designated CANH and CANL. The voltage levels appearing on these lines are designated $V_{CANH}$ and $V_{CANL}$ . A simple termination network is required for each wire. Figure 21 shows the physical interface circuitry within the MCAN module, and its connection to the MCAN bus with a typical low speed (<125 kbaud) hardware interface. (Note that the suggested values shown in the diagram are subject to change in the future.) For the voltage and resistor values shown in Figure 21 the voltages on the MCAN bus are: Recessive level: $V_{CANH} = 3.25 \text{ V}$ $V_{CANL} = 1.75 \text{ V}$ Dominant level: $V_{CANH} = 1.00 \text{ V}$ $V_{CANL} = 4.00 \text{ V}$ If several CAN modules are driving a dominant level on the bus at the same time then the values for $V_{\text{CANH}}$ and $V_{\text{CANL}}$ can go to 0.3 and 4.7 volts respectively. The residual 0.3 V is due to the voltage drop across the diodes and driver transistors in the transmission circuit. The receiver part of the network uses two identical voltage divider networks, with a divide ratio of 6:1 (resistor values of $150 \mathrm{k}\Omega$ and $30 \mathrm{k}\Omega$ ) referenced to $V_{DD}/2$ . This increases the common mode range of the input comparator on the physical bus lines. If the common mode range of the comparator at its inputs is 1.5 to 3.5 volts then, for $V_{DD} = 5.0 \ V$ , the common mode range will be increased to -3.5 to +8.5 volts on the bus lines. MC68HC05X4 30-mcan Figure 21. A typical physical interface between the MCAN and the MCAN bus lines ## **Motorola CAN** ## Single wire operation In the event of a bus fault occurring, limited operation of the MCAN bus may still be possible, depending on the nature of the fault. If the fault is due to a short circuit between the two bus lines or between one of the lines and ground, battery voltage or some other potential, it is possible to identify (using a special software procedure) the line on which the fault exists and to switch the corresponding comparator input from the faulty line to the $V_{\rm DD}/2$ reference supply. At the same time the driver transistors to the faulty line should also be switched off. This will allow communication to continue on the bus. One result of this mode of one wire transmission is a significant reduction in the common mode range of the input comparator. Switching to one wire operation is achieved using the control bits RX0-passive and RX1-passive in the MCAN command register, located at address \$21. Setting either of these bits will result in the corresponding input being disconnected from the bus and connected to $V_{DD}/2$ . ## Sleep mode If the SLEEP bit in the MCAN command register is set by the processor the MCAN will go to sleep, unless it is active. If there is activity on the MCAN bus lines, or there is an interrupt pending, the MCAN is deemed to be active and will not go to sleep; a wake-up interrupt will be generated by the MCAN in these circumstances. The SLEEP bit may also be cleared by the processor, in which case no wake-up interrupt will be generated. Note that this bit is write-only by the CPU, and it is not possible therefore to check whether sleep mode has been entered by reading it. However, the CAF bit in the port configuration register is set when the MCAN is asleep, and cleared when it is woken up (see Port configuration register (PCR)). MC68HC05X4 32-mcan Motorola CAN Sleep mode # Port configuration register (PCR) Figure 22. Port Configuration Register (PCR) CAF — MCAN asleep flag 1 = The MCAN is in sleep mode 0 = The MCAN is awake In order to minimize power consumption, the active comparator is switched off and the sleep comparator circuitry is used to detect activity on the bus. When in sleep mode the MCAN stops its own clocks, leaving the MCU in normal run mode. (Similarly a STOP instruction will stop the processor clocks, leaving the MCAN in run mode.) The on-chip oscillator will stop only if the MCAN is in sleep mode and the MCU executes a STOP instruction. There is a time delay between the STOP instruction being executed and the oscillator stopping. During this time it is possible that the MCAN will come out of sleep mode, and hence prevent the oscillator from stopping. When a dominant level is detected on the MCAN bus, the MCAN is woken up and a wake-up interrupt is generated. ## Sleep comparator reference When the COMPSEL bit in the MCAN command register (\$21) is cleared the sleep comparator inputs are the same as for the active comparator. However, when the COMPSEL bit is set each input is compared with $V_{DD}/2$ (VDDH – see Figure 21) to detect a dominant level. For further details of the active comparator, the sleep comparator and VDDH, refer to **ELECTRICAL SPECIFICATIONS**. MC68HC05X4 34-mcan ## **Core Timer** #### **Contents** | Introduction | )3 | |--------------------------------------------------|----| | Real time interrupts (RTI) | )5 | | Computer operating properly (COP) watchdog timer | )5 | | Core timer registers10 | )6 | | Core timer control and status register (CTCSR)10 | )6 | | Core timer counter register (CTCR) | 8( | | Core timer during WAIT10 | 8( | | Core timer during STOP | 8( | #### Introduction The MC68HC05X4 has a 15-stage ripple counter called the core timer (CTIMER). Features of this timer are: timer overflow, power-on reset (POR), real time interrupt (RTI) with four selectable interrupt rates, and a computer operating properly (COP) watchdog timer. As shown in Figure 1, the timer is driven by the internal bus clock divided by four with a fixed prescaler. This signal drives an 8-bit ripple counter. The value of this 8-bit ripple counter can be read by the CPU at any time, by accessing the CTIMER counter register (CTCR) at address \$09. A timer overflow function is implemented on the last stage of this counter, giving a possible interrupt at the rate of $f_{OP}/1024$ . The POR signal ( $f_{OP}/1024$ ) is also derived from this register, at $f_{OP}/32$ . The counter register circuit is followed by four more stages, with the resulting clock ( $f_{OP}/16384$ ) driving the real time interrupt circuit. The RTI circuit consists of three divider stages with a 1-of-4 selector. The output of the RTI circuit is further divided by eight to drive the COP watchdog timer circuit. The RTI rate selector bits, and the RTI and CTIMER overflow enable bits and 1-ctimer MC68HC05X4 Rev 1.0 Figure 1. Core timer block diagram flags, are located in the CTIMER control and status register (CTCSR) at location \$08. CTOF (core timer overflow flag) is a read-only status bit which is set when the 8-bit ripple counter rolls over from \$FF to \$00. A CPU interrupt request will be generated if CTOE is set. Clearing CTOF is done by writing a '0' to it . Writing a '1' to CTOF has no effect on the bit's value. Reset clears CTOF. MC68HC05X4 Rev 1.0 2-ctimer Core Timer Real time interrupts (RTI) When CTOE (core timer overflow enable) is set, a CPU interrupt request is generated when the CTOF bit is set. Reset clears CTOE. The core timer counter register (CTCR) is a read-only register that contains the current value of the 8-bit ripple counter at the beginning of the timer chain. This counter is clocked at f<sub>OP</sub>/4 and can be used for various functions including a software input capture. Extended time periods can be attained using the CTIMER overflow function to increment a temporary RAM storage location thereby simulating a 16-bit (or more) counter. The power-on cycle clears the entire counter chain and begins clocking the counter. After t<sub>PORL</sub> cycles, the power-on reset circuit is released, which again clears the counter chain and allows the device to come out of reset. At this point, if RESET is not asserted, the timer will start counting up from zero and normal device operation will begin. When RESET is asserted at any time during operation (other than POR), the counter chain is cleared. ## Real time interrupts (RTI) The real time interrupt circuit consists of a three stage divider and a 1-of-4 selector. The clock frequency that drives the RTI circuit is $f_{\text{OP}}/2^{14}$ (or $f_{\text{OP}}/16384$ ), with three additional divider stages, giving a maximum interrupt period of 4 seconds at a bus frequency ( $f_{\text{OP}}$ ) of 32.768kHz. Register details are given in **Core timer registers**. ## Computer operating properly (COP) watchdog timer The COP watchdog timer function is implemented by taking the output of the RTI circuit and further dividing it by eight, as shown in Figure 1. Note that the minimum COP timeout period is seven times the RTI period. This is because the COP will be cleared asynchronously with respect to the value in the core timer counter register/RTI divider, hence the actual COP timeout period will vary between 7x and 8x the RTI period. 3-ctimer MC68HC05X4 Rev 1.0 If the COP circuit times out, an internal reset is generated and the normal reset vector is fetched. COP timeout is prevented by writing a '0' to bit 0 of address \$1FF0. When the COP is cleared, only the final divide-by-eight stage is cleared (see Figure 1). The COP function is a mask option, enabled or disabled during device manufacture. ## Core timer registers Core timer control and status register (CTCSR) Figure 2. Core Timer Control/Status Register (CTCSR) CTOF — Core timer overflow - 1 = This read-only flag is set whenever a core timer overflow occurs. - 0 = No core timer overflow has occurred. This bit is set when the core timer counter register rolls over from \$FF to \$00; an interrupt request will be generated if CTOE is set. When set, the bit may be cleared by writing a '0' to it. RTIF — Real time interrupt flag - 1 = This read-only flag is set when the pre-selected RTI period has elapsed. The RTI period is selected using the RT0 and RT1 bits as shown in Table 1. - 0 = The pre-selected RTI period has not elapsed. MC68HC05X4 Rev 1.0 4-ctimer Core Timer Core timer registers This bit is set when the output of the chosen stage becomes active; an interrupt request will be generated if RTIE is set. When set, the bit may be cleared by writing a '0' to it. CTOE — Core timer overflow interrupt enable - 1 = A core timer overflow interrupt will be generated if CTOF is set and the I-bit in the CCR is clear. - 0 = No core timer overflow interrupt will be generated regardless of the state of the CTOF flag and the I-bit. RTIE — Real time interrupt enable - 0 = A real time interrupt will be generated if RTIF is set and the I-bit in the CCR is clear. - 0 = No real time interrupt will be generated regardless of the state of the RTIF flag and the I-bit. #### RT1, RT0 — Real time interrupt rate select These two bits select one of four taps from the real time interrupt circuitry. Reset sets both RT0 and RT1 to one, selecting the lowest periodic rate and therefore the maximum time in which to alter them if necessary. The COP reset times are also determined by these two bits. Care should be taken when altering RT0 and RT1 if a timeout is imminent, or if the timeout period is uncertain. If the selected tap is modified during a cycle in which the counter is switching, an RTIF could be missed or an additional one could be generated. To avoid problems, the COP should be cleared before changing the RTI taps. See Table 1 for some example RTI periods. Table 1. Example RTI periods | | | | Bus fre<br>f <sub>OP</sub> = 5 | quency<br>00 kHz | Bus fre<br>f <sub>OP</sub> = | quency<br>1 MHz | Bus frequency<br>f <sub>OP</sub> = 2 MHz | | | |-----|-----|-----------------|--------------------------------|------------------|------------------------------|--------------------------|------------------------------------------|--------------------------|--| | RT1 | RT0 | Division ratio | RTI<br>period | ( | | Minimum<br>COP<br>period | RTI<br>period | Minimum<br>COP<br>period | | | 0 | 0 | 2 <sup>14</sup> | 31.3ms | 218.8ms | 15.6ms | 109.4ms | 7.8ms | 54.7ms | | | 0 | 1 | 2 <sup>15</sup> | 62.5ms | 437.5ms | 31.3ms | 218.8ms | 15.6ms | 109.4ms | | | 1 | 0 | 2 <sup>16</sup> | 125ms | 875.0ms | 62.5ms | 437.5ms | 31.3ms | 218.8ms | | | 1 | 1 | 2 <sup>17</sup> | 250ms | 1.75s | 125.1 ms | 875.0ms | 62.5ms | 437.5ms | | 5-ctimer MC68HC05X4 Rev 1.0 ## **Core Timer** # Core timer counter register (CTCR) Figure 3. Core Timer Counter Register (CTCR) The core timer counter register is a read-only register, which contains the current value of the 8-bit ripple counter at the beginning of the timer chain. Reset clears this register. ## **Core timer during WAIT** The CPU clock halts during the WAIT mode, but the core timer remains active. If the CTIMER interrupts are enabled, then a CTIMER interrupt will cause the processor to exit the WAIT mode. ## **Core timer during STOP** The timer is cleared when going into STOP mode. When STOP is exited by an external interrupt or an external reset, the internal oscillator will restart, followed by an internal processor stabilization delay ( $t_{PORL}$ ). The timer is then cleared and operation resumes. MC68HC05X4 Rev 1.0 6-ctimer # **16-Bit Programmable Timer** #### **Contents** | Introduction | |-----------------------------------| | Port configuration register (PCR) | | Counter | | Counter registers | | Timer functions | | Timer control register (TCR)114 | | Timer status register (TSR)116 | | Input capture function | | Input capture registers | | Output compare function | | Output compare registers | | Timer during WAIT mode | | Timer during STOP mode | | Timer state diagrams | #### Introduction Besides the core timer the MC68HC05X4 has a 16-bit programmable timer. This timer consists of a 16-bit read-only free-running counter, with a fixed divide-by-four prescaler, plus the input capture/output compare circuitry. Selected input edges cause the current counter value to be latched into a 16-bit input capture register so that software can later read this value to determine when the edge occurred. When the free running counter value matches the value in the output compare registers, the programmed pin action takes place. Refer to Figure 1 for a block diagram of the timer. The timer must be enabled by setting the TIMEN bit in the port configuration register (PCR). #### 16-Bit Programmable Timer The timer has a 16-bit architecture, hence each specific functional segment is represented by two 8-bit registers. These registers contain the high and low byte of that functional segment. Accessing the low byte of a specific timer function allows full control of that function; however, an access of the high byte inhibits that specific timer function until the low byte is also accessed. #### **NOTE:** The I-bit in the CCR should be set while manipulating both the high and low byte register of a specific timer function to ensure that an interrupt does not occur. The timer must be enabled by setting the TIMEN bit in the port configuration register (PCR) #### Port configuration register (PCR) Figure 1. Port Configuration Register (PCR) TIMEN — Timer enable When set, this bit enables the 16-bit programmable timer and selects the TCMP function on the shared PB7/TCMP pin. When this bit is cleared the TCMP function is disabled, but the timer is still enabled and may produce interrupts from an output compare event. 1 = 16-bit timer enabled 0 = 16-bit timer disabled MC68HC05X4 Rev 1.0 2-ptimer 16-Bit Programmable Timer Port configuration register (PCR) Table 1. 16-bit programmable timer block diagram ### 16-Bit Programmable Timer #### Counter The key element in the programmable timer is a 16-bit, free-running counter, or counter register, preceded by a prescaler that divides the internal processor clock by four. The prescaler gives the timer a resolution of $2\mu s$ if the internal bus clock is 2MHz. The counter is incremented during the low portion of the internal bus clock. Software can read the counter at any time without affecting its value. ## **Counter registers** Figure 2. Timer Counter High Register (TCH) Figure 3. Timer Counter Low Register (TCL) MC68HC05X4 Rev 1.0 4-ptimer 16-Bit Programmable Timer Counter registers Figure 4. Alternate Counter High Register (ACH) Figure 5. Alternate Counter High Register (ACL) The double-byte, free-running counter can be read from either of two locations, \$18 – \$19 (counter register) or \$1A – \$1B (alternate counter register). A read from only the less significant byte (LSB) of the free-running counter (\$19 or \$1B) receives the count value at the time of the read. If a read of the free-running counter or alternate counter register first addresses the more significant byte (MSB) (\$18 or \$1A), the LSB is transferred to a buffer. This buffer value remains fixed after the first MSB read, even if the user reads the MSB several times. This buffer is accessed when reading the free-running counter or alternate counter register LSB and thus completes a read sequence of the total counter value. In reading either the free-running counter or alternate counter register, if the MSB is read, the LSB must also be read to complete the sequence. If the timer overflow flag (TOF) is set when the counter register LSB is read, then a read of the TSR will clear the flag. The alternate counter register differs from the counter register only in that a read of the LSB does not clear TOF. Therefore, to avoid the possibility of missing timer overflow interrupts due to clearing of TOF, the alternate counter register should be used where this is a critical issue. The free-running counter is set to \$FFFC during reset and is always a read-only register. During a power-on reset, the counter is also preset to \$FFFC and begins running after the oscillator start-up delay. Because the free-running counter is 16 bits preceded by a fixed divide-by-four #### 16-Bit Programmable Timer prescaler, the value in the free-running counter repeats every 262144 internal bus clock cycles. TOF is set when the counter overflows (from \$FFFF to \$0000); this will cause an interrupt if TOIE is set. Bits 8 – 15 — MSB of counter/alternate counter register A read of only the more significant byte (MSB) transfers the LSB to a buffer, which remains fixed after the first MSB read, until the LSB is also read. Bits 0 – 7 — LSB of counter/alternate counter register A read of only the less significant byte (LSB) receives the count value at the time of reading. #### **Timer functions** The 16-bit programmable timer is monitored and controlled by a group of ten registers, full details of which are contained in the following paragraphs. An explanation of the timer functions is also given. # Timer control register (TCR) The timer control register (\$12) is used to enable the input capture (ICIE), output compare (OCIE), and timer overflow (TOIE) interrupt enable functions as well as selecting input edge sensitivity (IEDG) and output level polarity (OLVL). Figure 6. Timer Control Register (TCR) MC68HC05X4 Rev 1.0 6-ptimer 16-Bit Programmable Timer Timer functions ICIE — Input capture interrupt enable If this bit is set, a timer interrupt is enabled whenever the ICF1 or ICF2 status flag in the timer status register (TSR) is set. - 1 = Interrupt enabled. - 0 = Interrupt disabled. OCIE — Output compare interrupt enable If this bit is set, a timer interrupt is enabled whenever the OCF1 or OCF2 status flag in TSR is set. - 1 = Interrupt enabled. - 0 = Interrupt disabled. TOIE — Timer overflow interrupt enable If this bit is set, a timer interrupt is enabled whenever the TOF status flag in TSR is set. - 1 = Interrupt enabled. - 0 = Interrupt disabled. IEDG — Input edge When IEDG is set, a positive-going edge on the TCAP pin will trigger a transfer of the free-running counter value to the input capture register. When clear, a negative-going edge triggers the transfer. - 1 = TCAP is positive-going edge sensitive. - 0 = TCAP is negative-going edge sensitive. OLVL — Output level When OLVL is set, a high output level is clocked into the output level register by the next successful output compare, and appears on the TCMP pin. When clear, a low level appears on the TCMP pin. - 1 = A high output level will appear on the TCMP pin. - 0 = A low output level will appear on the TCMP pin. ### 16-Bit Programmable Timer # Timer status register (TSR) The timer status register (\$13) contains the status bits for the interrupt conditions ICF, OCF, and TOF. Accessing the timer status register satisfies the first condition required to clear the status bits. The remaining step is to access the register corresponding to the status bit. | Address: | \$0013 | | | | | | | | |----------|--------|-----|-----|---|---|---|---|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | ICF | OCF | TOF | 0 | 0 | 0 | 0 | 0 | | Reset: | u | u | u | 0 | 0 | 0 | 0 | 0 | Figure 7. Timer Status Register (TSR) ICF — Input capture flag - 1 = A valid input capture has occurred. - 0 = No input capture has occurred. This bit is set when the selected polarity of edge is detected by the input capture edge detector; an input capture interrupt will be generated, if ICIE is set. ICF is cleared by reading the TSR and then the input capture low register (\$15). OCF — Output compare flag - 1 = A valid output compare has occurred. - 0 = No output compare has occurred. This bit is set when the output compare register contents match those of the free-running counter; an output compare interrupt will be generated, if OCIE is set. OCF is cleared by reading the TSR and then the output compare low register (\$17). TOF — Timer overflow flag - 1 = Timer overflow has occurred. - 0 = No timer overflow has occurred. This bit is set when the free-running counter overflows from \$FFFF to \$0000; a timer overflow interrupt will occur, if TOIE is set. TOF is cleared by reading the TSR and the counter low register (\$19). MC68HC05X4 Rev 1.0 8-ptimer 16-Bit Programmable Timer Timer functions When using the timer overflow function and reading the free-running counter at random times to measure an elapsed time, a problem may occur whereby the timer overflow flag is unintentionally cleared if: - 1. the timer status register is read or written when TOF is set, and - 2. the LSB of the free-running counter is read, but not for the purpose of servicing the flag. Reading the alternate counter register instead of the counter register will avoid this potential problem. # Input capture function 'Input capture' is a technique whereby an external signal (connected to the TCAP pin) is used to trigger a read of the free-running counter. In this way it is possible to relate the timing of an external signal to the internal counter value, and hence to elapsed time. # Input capture registers Figure 8. Input Capture High Register (ICH) Figure 9. Input Capture Low Register (ICL) The two 8-bit registers that make up the 16-bit input capture register are read-only, and are used to latch the value of the free-running counter after the input capture edge detector senses a valid transition. The level transition that triggers the counter transfer is defined by the input edge #### 16-Bit Programmable Timer bit (IEDG). The most significant 8 bits are stored in the input capture high register at \$14, the least significant in the input capture low register at \$15. The result obtained from an input capture will be one greater than the value of the free-running counter on the rising edge of the internal bus clock preceding the external transition. This delay is required for internal synchronization. Resolution is one count of the free-running counter, which is four internal bus clock cycles. The free-running counter contents are transferred to the input capture register on each valid signal transition whether the input capture flag (ICF) is set or clear. The input capture register always contains the free-running counter value that corresponds to the most recent input capture. After a read of the input capture register MSB at location \$14, the counter transfer is inhibited until the LSB at location \$15 is also read. This characteristic causes the time used in the input capture software routine and its interaction with the main program to determine the minimum pulse period. A read of the input capture register LSB at location \$15 does not inhibit the free-running counter transfer since the two actions occur on opposite edges of the internal bus clock. Reset does not affect the contents of the input capture register, except when exiting STOP mode. MC68HC05X4 Rev 1.0 10-ptimer 16-Bit Programmable Timer Timer functions # Output compare function 'Output compare' is a technique that may be used, for example, to generate an output waveform, or to signal when a specific time period has elapsed, by presetting the output compare register to the appropriate value. # Output compare registers Figure 10. Output Compare High Register (OCH) Figure 11. Output Compare Low Register (OCL) The 16-bit output compare register is made up of two 8-bit registers at locations \$16 (MSB) and \$17 (LSB). The contents of the output compare register are continually compared with the contents of the free-running counter and, if a match is found, the output compare flag (OCF) in the timer status register is set and the output level (OLVL) bit clocked to the output level register. The output compare register values and the output level bit should be changed after each successful comparison to establish a new elapsed timeout. An interrupt can also accompany a successful output compare provided the corresponding interrupt enable bit (OCIE) is set. (The free-running counter is updated every four internal bus clock cycles.) After a processor write cycle to the output compare register containing the MSB at location \$16, the output compare function is inhibited until the LSB at location \$17 is also written. The user must write both bytes (locations) if the MSB is written first. A write made only to the LSB at #### 16-Bit Programmable Timer location \$17 will not inhibit the compare function. The processor can write to either byte of the output compare register without affecting the other byte. The output level (OLVL) bit is clocked to the output level register whether the output compare flag (OCF) is set or clear. The minimum time required to update the output compare register is a function of the program rather than the internal hardware. Because the output compare flag and the output compare register are not defined at power on, and not affected by reset, care must be taken when initializing output compare functions with software. The following procedure is recommended: - 1. write to output compare high to inhibit further compares; - 2. read the timer status register to clear OCF (if set); - 3. write to output compare low to enable the output compare function. All bits of the output compare register are readable and writable and are not altered by the timer hardware or reset. If the compare function is not needed, the two bytes of the output compare register can be used as storage locations. ## **Timer during WAIT mode** All CPU action is suspended, but the timers (core and 16-bit) remain active. An interrupt from either of the timers, if enabled, will cause the MCU to exit WAIT mode. # Timer during STOP mode In the STOP mode all MCU clocks are stopped, hence the timer stops counting. If STOP is exited by an interrupt the counter retains the last count value. If the device is reset, then the counter is forced to \$FFFC. During STOP, if at least one valid input capture edge occurs at the TCAP pin, the input capture detect circuit is armed. This does not set any timer flags nor wake up the MCU. When the MCU does wake up, however, there is an active input capture flag and data from the first valid edge that MC68HC05X4 Rev 1.0 12-ptimer 16-Bit Programmable Timer Timer state diagrams occurred during the STOP period. If the device is reset to exit STOP mode, then no input capture flag or data remains, even if a valid input capture edge occurred. ### Timer state diagrams The relationships between the internal clock signals, the counter contents and the status of the flag bits are shown in the following diagrams. It should be noted that the signals labelled 'internal' (processor clock, timer clocks and reset) are not available to the user. Figure 12. Timer state timing diagram for reset ## 16-Bit Programmable Timer Note: If the input edge occurs in the shaded area from one timer state T10 to the next timer state T10, then the input capture flag will be set during the next T11 state. Figure 13. Timer state timing diagram for input capture MC68HC05X4 Rev 1.0 14-ptimer 16-Bit Programmable Timer Timer state diagrams Note: (1) The CPU write to the compare registers may take place at any time, but a compare only occurs at timer state T01. Thus a four cycle difference may exist between the write to the compare register and the actual compare. Note: (2) The output compare flag is set at the timer state T11 that follows the comparison match (\$F457 in this example). Figure 14. Timer state timing diagram for output compare Note: The timer overflow flag is set at timer state T11 (transition of counter from \$FFFF to \$0000). It is cleared by a read of the timer status register during the internal processor clock high time, followed by a read of the counter low register. Figure 15. Timer state timing diagram for timer overflow 16-Bit Programmable Timer MC68HC05X4 Rev 1.0 16-ptimer # **Electrical Characteristics** #### **Contents** | Introduction | . 125 | |--------------------------------------------------|-------| | Maximum ratings | . 126 | | Thermal characteristics and power considerations | . 126 | | DC electrical characteristics | . 128 | | AC electrical characteristics | . 130 | #### Introduction This section contains the electrical specifications and associated timing information for the MC68HC05X4 and *MC68HC705X4*. #### **NOTE:** Because the MC68HC705X4 has not yet been characterised fully the information and values given for this device are for guidance only. 1-elec MC68HC05X4 Rev 1.0 #### **Electrical Characteristics** #### **Maximum ratings** Figure 1. Maximum ratings | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------|------------------|-------------------------------------------------|------| | Supply voltage <sup>(1)</sup> | V <sub>DD</sub> | - 0.3 to +7.0 | V | | Input Voltage:<br>(Ports, OSC1, RESET, RX0/1) | V <sub>IN</sub> | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V | | Input Voltage:<br>(MDS/TCAP – MC68HC05X4) | V <sub>IN</sub> | $V_{SS} - 0.3 \text{ to}$<br>$2V_{DD} + 0.3$ | V | | Input Voltage:<br>(VPP – MC68HC705X4) | V <sub>PP</sub> | V <sub>SS</sub> – 0.3 to 16 | V | | Operating temperature range (standard plastic package) | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>-40 to +125 | °C | | Storage temperature range | T <sub>STG</sub> | - 65 to +150 | °C | | Current drain per pin <sup>(2)</sup> –<br>excluding VDD and VSS | I <sub>D</sub> | 28 | mA | <sup>1.</sup> All voltages are with respect to V<sub>SS</sub>. #### NOTE: This device contains circuitry designed to protect against damage due to high electrostatic voltages or electric fields. However, it is recommended that normal precautions be taken to avoid the application of any voltages higher than those given in the Maximum Ratings table to this high impedance circuit. For maximum reliability all unused inputs should be tied to either $V_{SS}$ or $V_{DD}$ . ### Thermal characteristics and power considerations Table 1. Package thermal characteristics | Characteristics | Symbol | Value | Unit | |----------------------------------------------------|-------------------|-------|------| | Thermal resistance: – Plastic 28-pin SOIC package | $\theta_{\sf JA}$ | 60 | °C/W | The average chip junction temperature, T<sub>J</sub>, in degrees Celsius can be obtained from the following equation: MC68HC05X4 Rev 1.0 2-elec <sup>2.</sup> Maximum current drain per pin is for one pin at a time, limited by an external resistor. Electrical Characteristics Thermal characteristics and power considerations $$T_{J} = T_{A} + (P_{D} \bullet \theta_{JA})$$ [1] where: T<sub>A</sub> = Ambient temperature (°C) $\theta_{JA}$ = Package thermal resistance, junction-to-ambient (°C/W) $$P_D = P_{INT} + P_{I/O}(W)$$ P<sub>INT</sub> = Internal chip power = I<sub>DD</sub> • V<sub>DD</sub> (W) $P_{I/O}$ = Power dissipation on input and output pins (user determined) An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_{D} = \frac{K}{T_{J} + 273}$$ [2] Solving equations [1] and [2] for K gives: $$K = P_D \bullet (T_A + 273) + \theta_{JA} \bullet P_D^2$$ [3] where K is a constant for a particular part. K can be determined by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained for any value of $T_A$ by solving the above equations. The package thermal characteristics are shown in Table 1. | Pins | R1 | R2 | С | |--------------|-------------------|-------------------------|------| | PA0-7, PB0-7 | $3.26$ k $\Omega$ | $2.38$ k $\Omega$ | 50pF | | TX0, TX1 | $0.25$ k $\Omega$ | $0.25 \mathrm{k}\Omega$ | 50pF | Figure 2. Equivalent test load 3-elec MC68HC05X4 Rev 1.0 #### DC electrical characteristics Table 2. DC electrical characteristics ( $V_{DD} = 5 V$ ) $(V_{DD} = 5.0 V_{DC} \pm 10\%, V_{SS} = 0 V_{DC}, T_A = T_L \text{ to } T_H)$ | Characteristic | Symbol | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------|------------------------------------------------------|----------------------------------| | Output voltage $I_{LOAD} = -10 \mu A$ $I_{LOAD} = +10 \mu A$ | V <sub>OH</sub><br>V <sub>OL</sub> | V <sub>DD</sub> – 0.1 | | <br>0.1 | V<br>V | | Output high voltage (I <sub>LOAD</sub> = 0.8 mA) Ports | V <sub>OH</sub> | V <sub>DD</sub> – 0.8 | _ | _ | V | | Output low voltage (I <sub>LOAD</sub> = +1.6 mA) Ports | V <sub>OL</sub> | _ | _ | 0.4 | V | | Input high voltage Ports, OSC1, MDS, RESET | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | _ | $V_{DD}$ | V | | Input low voltage Ports, OSC1, MDS, RESET | V <sub>IL</sub> | _ | _ | 0.2 x V <sub>DD</sub> | V | | Supply current <sup>(2)</sup> (Divide-by-2 only) RUN WAIT (CAN active) WAIT (CAN asleep) STOP (CAN active) STOP(CAN asleep) Supply current <sup>(3)</sup> (Divide-by-10 only) RUN WAIT (CAN active) WAIT (CAN asleep) | I <sub>DD</sub> | | 3.5<br>1.4<br>0.53<br>0.7<br>160<br>5<br>3.8<br>0.53 | 5.5<br>2.6<br>1.1<br>1.9<br>300<br>7.5<br>4.5<br>1.1 | mA<br>mA<br>mA<br>μA<br>mA<br>mA | | STOP (CAN active)<br>STOP (CAN asleep) | I <sub>DD</sub> | _ | 0.7<br>160 | 1.9<br>300 | mA<br>μA | | I/O ports hi-Z leakage current<br>Ports, TX0, TX1 | I <sub>IL</sub> | _ | _ | ±10 | μΑ | | Input current MDS, OSC1, RX0, RX1, RESET | I <sub>IN</sub> | _ | _ | ±1 | μΑ | | Capacitance All I/Os MDS, RESET | C <sub>OUT</sub> | | _ | 12<br>8 | pF<br>pF | | MC68HC705X4 EPROM <sup>(4)</sup> : Programming voltage Programming current Programming Time | V <sub>PP</sub><br>I <sub>PP</sub><br>t <sub>PROG</sub> | 14.5<br>1.5<br>10 | 15<br>2<br>10 | 15.5<br>2.5<br>10 | V<br>mA<br>ms | <sup>1.</sup> Typical values are at mid point of voltage range and at 25°C only. MC68HC05X4 Rev 1.0 4-elec <sup>2.</sup> Run (Operating) $I_{DD}$ , Wait $I_{DD}$ : Measured using external square wave clock source ( $f_{OSC}$ = 4.4 MHz), all inputs 0.2 V from rail; no dc loads, less than 50pF on all outputs, CL = 20 pF on OSC2, CL = 5pF on XOSC2. Wait, Stop $f_{DD}$ : All ports configured as inputs, $f_{DD}$ is affected linearly by the OSC2 capacitance. Electrical Characteristics DC electrical characteristics - 3. Run (Operating) $I_{DD}$ , Wait $I_{DD}$ : Measured using external square wave clock source ( $f_{OSC}$ = 22 MHz), all inputs 0.2 V from rail; no dc loads, less than 50pF on all outputs, CL = 20 pF on OSC2, CL = 5pF on XOSC2. Wait, Stop $f_{DD}$ : All ports configured as inputs, $f_{DD}$ is affected linearly by the OSC2 capacitance. - 4. EPROM data is preliminary and cannot be guaranteed. #### Table 3. DC electrical characteristics – MCAN module (1) $$(V_{DD} = 5.0 V_{DC} \pm 10\%, V_{SS} = 0 V_{DC}, T_A = T_L \text{ to } T_H)$$ | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----------|------| | CAN bus input comparator (RX0-1) | | | | | | | Input voltage | $V_{IN}$ | - 0.5 | _ | VDD+0.5 | V | | Common mode range | CMR | 1.5 | _ | VDD – 1.5 | V | | Input offset voltage | V <sub>OFS</sub> | - 20 | _ | + 20 | mV | | Hysteresis | V <sub>HYS</sub> | 5 | _ | 20 | mV | | VDD/2 generator (VDDH) Output voltage difference from VDD/2 (for – 100 < I <sub>OUT</sub> < +100 μA) | DV <sub>OUT</sub> | - 200 | _ | +200 | mV | | Output current | I <sub>OUT</sub> | - 100 | _ | +100 | μΑ | | CAN bus output driver (TX0-1) | | | | | | | Source current (V <sub>OUT</sub> = V <sub>DD</sub> – 1 V) | I <sub>OH</sub> | <b>– 10</b> | _ | _ | mA | | Sink current (V <sub>OUT</sub> = 1 V) | I <sub>OL</sub> | 10 | _ | _ | mA | #### Table 4. DC electrical characteristics – MCAN module (2) $$(V_{DD} = 5.0 V_{DC} \pm 2\%, V_{SS} = 0 V_{DC}, T_A = T_L \text{ to } T_H)$$ | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------|-------------------|--------------|----------|------|------| | VDD/2 generator (VDDH) | | | | | | | Output voltage difference from VDD/2 | DV <sub>OUT</sub> | - 180 | <u> </u> | +180 | mV | | $(for - 100 < I_{OUT} < +100 \mu A)$ | | | | | | | Output current | l <sub>OUT</sub> | <b>– 100</b> | _ | +100 | μΑ | 5-elec MC68HC05X4 Rev 1.0 #### **AC** electrical characteristics **Electrical Characteristics** **Table 5. AC electrical characteristics** (V\_DD = 5.0 V\_DC $\pm$ 10%, V\_SS = 0 V\_DC, T\_A = T\_L to T\_H) | Characteristic | Symbol | Min | Тур | Max | |-----------------------------------------------------------------------------------------|---------------------------------------------------------|-------------|-----------------|------------------| | Frequency of operation Oscillator frequency MCAN module bus frequency MCU bus frequency | f <sub>OSC</sub><br>f <sub>SCL</sub><br>f <sub>OP</sub> | 0<br>0<br>0 | 22<br>11<br>2.2 | MHz | | Processor cycle time | t <sub>CYC</sub> | 450 | _ | ns | | MCAN module cycle time | t <sub>SCL</sub> | 90 | _ | ns | | Oscillator clock pulse width | t <sub>OH</sub> , t <sub>OL</sub> | 18 | _ | ns | | WOI pulse width | t <sub>WOI</sub> | 1.5 | _ | t <sub>CYC</sub> | | RESET pulse width | t <sub>RL</sub> | 1.5 | _ | t <sub>CYC</sub> | | Power-on reset delay | t <sub>PORL</sub> | 4064 | 4064 | t <sub>CYC</sub> | | MCAN bus output driver rise and fall time (TX0, TX1; C <sub>LOAD</sub> = 100 pF) | trf | _ | 25 | ns | | Crystal oscillator start-up time | t <sub>OXOV</sub> | _ | 100 | ms | NOTE: For the MC68HC705X4 — as with the MC68HC05X4, this device will operate down to dc. However, it should be noted that the power consumption of the EPROM is inversely proportional to frequency. This means that, at frequencies below $f_{OP} = 100$ kHz, the overall power consumption may exceed the specification limits. MC68HC05X4 Rev 1.0 6-elec # **Mechanical Dimensions and Ordering Information** #### **Contents** | 28-pin SOIC package | 32 | |----------------------|----| | Ordering information | 32 | | EPROMs13 | 33 | | Verification media | 33 | | MC order numbers | 33 | 1-mech MC68HC05X4 Rev 1.0 ### **Mechanical Dimensions and Ordering Information** #### 28-pin SOIC package | Dim. | Min. | Max. | Notes | Dim. | Min. | Max. | |------|-------|-------|------------------------------------------------------------|------|-------|-------| | Α | 17.80 | 18.05 | 1.Dimensions 'A' and 'B' are datums and 'T' is a datum | J | 0.229 | 0.317 | | В | 7.40 | 7.60 | surface. | K | 0.127 | 0.292 | | С | 2.35 | 2.65 | 2.Dimensioning and tolerancing per ANSI Y14.5M, 1982. | М | 0° | 8° | | D | 0.35 | | 3.All dimensions in mm. | Р | 10.05 | 10.55 | | F | 0.41 | | 4. Dimensions 'A' and 'B' do not include mould protrusion. | | 0.25 | 0.75 | | G | 1.27 | BSC | 5.Maximum mould protrusion is 0.15 mm per side. | _ | | _ | Figure 1. 28-pin SOIC mechanical dimensions ## **Ordering information** This section describes the information needed to order the MCU. To initiate a ROM pattern for the MCU, it is necessary to first contact your local field service office, local sales person or Motorola representative. Please note that you will need to supply details such as: mask option MC68HC05X4 Rev 1.0 2-mech Mechanical Dimensions and Ordering Information Ordering information selections; temperature range; oscillator frequency; package type; electrical test requirements; and device marking details so that an order can be processed, and a customer specific part number allocated. **NOTE:** The MC68HC705X4 has no customer specific ROM, or options, and may therefore be ordered as a standard part. **EPROMs** An 8K byte EPROM programmed with the customer's software (positive logic for address and data) should be submitted for pattern generation. All unused bytes should be programmed to zeros. The EPROM should be clearly labelled, placed in a conductive IC carrier and securely packed. #### Verification media All original pattern media (EPROMs) are filed for contractual purposes and are not returned. A computer listing of the ROM code will be generated and returned with a listing verification form. The listing should be thoroughly checked and the verification form completed, signed and returned to Motorola. The signed verification form constitutes the contractual agreement for creation of the custom mask. If desired, Motorola will program blank EPROMs (supplied by the customer) from the data file used to create the custom mask, to aid in the verification process. #### MC order numbers | Device title | Package type | Temperature | Part number | |---------------------|--------------|--------------|----------------| | MC68HC05X4 (ROM) | 28-pin SOIC | 0 to +70°C | MC68HC05X4DW | | MC68HC05X4 (ROM) | 28-pin SOIC | −40 to +85°C | MC68HC05X4CDW | | MC68HC705X4 (EPROM) | 28-pin SOIC | 0 to +70°C | MC68HC705X4DW | | MC68HC705X4 (EPROM) | 28-pin SOIC | −40 to +85°C | MC68HC705X4CDW | 3-mech MC68HC05X4 Rev 1.0 # **Mechanical Dimensions and Ordering Information** MC68HC05X4 Rev 1.0 4-mech - A See "accumulator (A)." - **accumulator (A)** An 8-bit general-purpose register in the CPU08. The CPU08 uses the accumulator to hold operands and results of arithmetic and logic operations. - acquisition mode A mode of PLL operation during startup before the PLL locks on a frequency. Also see "tracking mode." - address bus The set of wires that the CPU or DMA uses to read and write memory locations. - **addressing mode** The way that the CPU determines the operand address for an instruction. The M68HC08 CPU has 16 addressing modes. - **ALU** See "arithmetic logic unit (ALU)." - **arithmetic logic unit (ALU)** The portion of the CPU that contains the logic circuitry to perform arithmetic, logic, and manipulation operations on operands. - **asynchronous** Refers to logic circuits and operations that are not synchronized by a common reference signal. - **baud rate** The total number of bits transmitted per unit of time. - BCD See "binary-coded decimal (BCD)." - **binary** Relating to the base 2 number system. - binary number system The base 2 number system, having two digits, 0 and 1. Binary arithmetic is convenient in digital circuit design because digital circuits have two permissible voltage levels, low and high. The binary digits 0 and 1 can be interpreted to correspond to the two digital voltage levels. - **binary-coded decimal (BCD)** A notation that uses 4-bit binary numbers to represent the 10 decimal digits and that retains the same positional structure of a decimal number. For example, - 234 (decimal) = 0010 0011 0100 (BCD) - bit A binary digit. A bit has a value of either logic 0 or logic 1. - **branch instruction** An instruction that causes the CPU to continue processing at a memory location other than the next sequential address. - **break module** A module in the M68HC08 Family. The break module allows software to halt program execution at a programmable point in order to enter a background routine. - breakpoint A number written into the break address registers of the break module. When a number appears on the internal address bus that is the same as the number in the break address registers, the CPU executes the software interrupt instruction (SWI). - **break interrupt** A software interrupt caused by the appearance on the internal address bus of the same value that is written in the break address registers. - **bus** A set of wires that transfers logic signals. - bus clock The bus clock is derived from the CGMOUT output from the CGM. The bus clock frequency, f<sub>op</sub>, is equal to the frequency of the oscillator output, CGMXCLK, divided by four. - **byte** A set of eight bits. - C The carry/borrow bit in the condition code register. The CPU08 sets the carry/borrow bit when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some logical operations and data manipulation instructions also clear or set the carry/borrow bit (as in bit test and branch instructions and shifts and rotates). - **CCR** See "condition code register." - **central processor unit (CPU)** The primary functioning unit of any computer system. The CPU controls the execution of instructions. - **CGM** See "clock generator module (CGM)." - **clear** To change a bit from logic 1 to logic 0; the opposite of set. - **clock** A square wave signal used to synchronize events in a computer. - **clock generator module (CGM)** A module in the M68HC08 Family. The CGM generates a base clock signal from which the system clocks are derived. The CGM may include a crystal oscillator circuit and or phase-locked loop (PLL) circuit. - **comparator** A device that compares the magnitude of two inputs. A digital comparator defines the equality or relative differences between two binary numbers. - **computer operating properly module (COP)** A counter module in the M68HC08 Family that resets the MCU if allowed to overflow. - **condition code register (CCR)** An 8-bit register in the CPU08 that contains the interrupt mask bit and five bits that indicate the results of the instruction just executed. - **control bit** One bit of a register manipulated by software to control the operation of the module. - control unit One of two major units of the CPU. The control unit contains logic functions that synchronize the machine and direct various operations. The control unit decodes instructions and generates the internal control signals that perform the requested operations. The outputs of the control unit drive the execution unit, which contains the arithmetic logic unit (ALU), CPU registers, and bus interface. - **COP** See "computer operating properly module (COP)." - **counter clock** The input clock to the TIM counter. This clock is the output of the TIM prescaler. - CPU See "central processor unit (CPU)." - **CPU08** The central processor unit of the M68HC08 Family. - **CPU clock** The CPU clock is derived from the CGMOUT output from the CGM. The CPU clock frequency is equal to the frequency of the oscillator output, CGMXCLK, divided by four. - **CPU cycles** A CPU cycle is one period of the internal bus clock, normally derived by dividing a crystal oscillator source by two or more so the high and low times will be equal. The length of time required to execute an instruction is measured in CPU clock cycles. - CPU registers Memory locations that are wired directly into the CPU logic instead of being part of the addressable memory map. The CPU always has direct access to the information in these registers. The CPU registers in an M68HC08 are: - A (8-bit accumulator) - H:X (16-bit index register) - SP (16-bit stack pointer) - PC (16-bit program counter) - CCR (condition code register containing the V, H, I, N, Z, and C bits) - **CSIC** customer-specified integrated circuit - **cycle time** The period of the operating frequency: $t_{CYC} = 1/f_{OP}$ . - **decimal number system** Base 10 numbering system that uses the digits zero through nine. - direct memory access module (DMA) A M68HC08 Family module that can perform data transfers between any two CPU-addressable locations without CPU intervention. For transmitting or receiving blocks of data to or from peripherals, DMA transfers are faster and more code-efficient than CPU interrupts. - **DMA** See "direct memory access module (DMA)." - **DMA service request** A signal from a peripheral to the DMA module that enables the DMA module to transfer data. - **duty cycle** A ratio of the amount of time the signal is on versus the time it is off. Duty cycle is usually represented by a percentage. - **EEPROM** Electrically erasable, programmable, read-only memory. A nonvolatile type of memory that can be electrically reprogrammed. - **EPROM** Erasable, programmable, read-only memory. A nonvolatile type of memory that can be erased by exposure to an ultraviolet light source and then reprogrammed. - **exception** An event such as an interrupt or a reset that stops the sequential execution of the instructions in the main program. - **external interrupt module (IRQ)** A module in the M68HC08 Family with both dedicated external interrupt pins and port pins that can be enabled as interrupt pins. - **fetch** To copy data from a memory location into the accumulator. - **firmware** Instructions and data programmed into nonvolatile memory. - **free-running counter** A device that counts from zero to a predetermined number, then rolls over to zero and begins counting again. - **full-duplex transmission** Communication on a channel in which data can be sent and received simultaneously. - **H** The upper byte of the 16-bit index register (H:X) in the CPU08. - H The half-carry bit in the condition code register of the CPU08. This bit indicates a carry from the low-order four bits of the accumulator value to the high-order four bits. The half-carry bit is required for binary-coded decimal arithmetic operations. The decimal adjust accumulator (DAA) instruction uses the state of the H and C bits to determine the appropriate correction factor. - **hexadecimal** Base 16 numbering system that uses the digits 0 through 9 and the letters A through F. - **high byte** The most significant eight bits of a word. - illegal address An address not within the memory map - **illegal opcode** A nonexistent opcode. - I The interrupt mask bit in the condition code register of the CPU08. When I is set, all interrupts are disabled. - index register (H:X) A 16-bit register in the CPU08. The upper byte of H:X is called H. The lower byte is called X. In the indexed addressing modes, the CPU uses the contents of H:X to determine the effective address of the operand. H:X can also serve as a temporary data storage location. - input/output (I/O) Input/output interfaces between a computer system and the external world. A CPU reads an input to sense the level of an external signal and writes to an output to change the level on an external signal. - instructions Operations that a CPU can perform. Instructions are expressed by programmers as assembly language mnemonics. A CPU interprets an opcode and its associated operand(s) and instruction. - interrupt A temporary break in the sequential execution of a program to respond to signals from peripheral devices by executing a subroutine. - interrupt request A signal from a peripheral to the CPU intended to cause the CPU to execute a subroutine. - I/O See "input/output (I/0)." - **IRQ** See "external interrupt module (IRQ)." - jitter Short-term signal instability. - **latch** A circuit that retains the voltage level (logic 1 or logic 0) written to it for as long as power is applied to the circuit. - **latency** The time lag between instruction completion and data movement. - **least significant bit (LSB)** The rightmost digit of a binary number. - **logic 1** A voltage level approximately equal to the input power voltage $(V_{DD})$ . - **logic 0** A voltage level approximately equal to the ground voltage $(V_{ss})$ . - **low byte** The least significant eight bits of a word. - **low voltage inhibit module (LVI)** A module in the M68HC08 Family that monitors power supply voltage. - **LVI** See "low voltage inhibit module (LVI)." - **M68HC08** A Motorola family of 8-bit MCUs. - mark/space The logic 1/logic 0 convention used in formatting data in serial communication. - **mask** 1. A logic circuit that forces a bit or group of bits to a desired state. 2. A photomask used in integrated circuit fabrication to transfer an image onto silicon. - **mask option** A optional microcontroller feature that the customer chooses to enable or disable. - mask option register (MOR) An EPROM location containing bits that enable or disable certain MCU features. - **MCU** Microcontroller unit. See "microcontroller." - memory location Each M68HC08 memory location holds one byte of data and has a unique address. To store information in a memory location, the CPU places the address of the location on the address bus, the data information on the data bus, and asserts the write signal. To read information from a memory location, the CPU places the address of the location on the address bus and asserts the read signal. In response to the read signal, the selected memory location places its data onto the data bus. - **memory map** A pictorial representation of all memory locations in a computer system. - microcontroller Microcontroller unit (MCU). A complete computer system, including a CPU, memory, a clock oscillator, and input/output (I/O) on a single integrated circuit. - **modulo counter** A counter that can be programmed to count to any number from zero to its maximum possible modulus. - **monitor ROM** A section of ROM that can execute commands from a host computer for testing purposes. - **MOR** See "mask option register (MOR)." - **most significant bit (MSB)** The leftmost digit of a binary number. - **multiplexer** A device that can select one of a number of inputs and pass the logic level of that input on to the output. - N The negative bit in the condition code register of the CPU08. The CPU sets the negative bit when an arithmetic operation, logical operation, or data manipulation produces a negative result. - **nibble** A set of four bits (half of a byte). - **object code** The output from an assembler or compiler that is itself executable machine code, or is suitable for processing to produce executable machine code. - **opcode** A binary code that instructs the CPU to perform an operation. - **open-drain** An output that has no pullup transistor. An external pullup device can be connected to the power supply to provide the logic 1 output voltage. - operand Data on which an operation is performed. Usually a statement consists of an operator and an operand. For example, the operator may be an add instruction, and the operand may be the quantity to be added. - **oscillator** A circuit that produces a constant frequency square wave that is used by the computer as a timing and sequencing reference. - **OTPROM** One-time programmable read-only memory. A nonvolatile type of memory that cannot be reprogrammed. - **overflow** A quantity that is too large to be contained in one byte or one word. - page zero The first 256 bytes of memory (addresses \$0000–\$00FF). - parity An error-checking scheme that counts the number of logic 1s in each byte transmitted. In a system that uses odd parity, every byte is expected to have an odd number of logic 1s. In an even parity system, every byte should have an even number of logic 1s. In the transmitter, a parity generator appends an extra bit to each byte to make the number of logic 1s odd for odd parity or even for even parity. A parity checker in the receiver counts the number of logic 1s in each byte. The parity checker generates an error signal if it finds a byte with an incorrect number of logic 1s. - PC See "program counter (PC)." - **peripheral** A circuit not under direct CPU control. - **phase-locked loop (PLL)** A oscillator circuit in which the frequency of the oscillator is synchronized to a reference signal. - PLL See "phase-locked loop (PLL)." - **pointer** Pointer register. An index register is sometimes called a pointer register because its contents are used in the calculation of the address of an operand, and therefore points to the operand. - **polarity** The two opposite logic levels, logic 1 and logic 0, which correspond to two different voltage levels, $V_{DD}$ and $V_{SS}$ . - **polling** Periodically reading a status bit to monitor the condition of a peripheral device. - **port** A set of wires for communicating with off-chip devices. - **prescaler** A circuit that generates an output signal related to the input signal by a fractional scale factor such as 1/2, 1/8, 1/10 etc. - **program** A set of computer instructions that cause a computer to perform a desired operation or operations. - **program counter (PC)** A 16-bit register in the CPU08. The PC register holds the address of the next instruction or operand that the CPU will use. - **pull** An instruction that copies into the accumulator the contents of a stack RAM location. The stack RAM address is in the stack pointer. - **pullup** A transistor in the output of a logic gate that connects the output to the logic 1 voltage of the power supply. - **pulse-width** The amount of time a signal is on as opposed to being in its off state. - **pulse-width modulation (PWM)** Controlled variation (modulation) of the pulse width of a signal with a constant frequency. - **push** An instruction that copies the contents of the accumulator to the stack RAM. The stack RAM address is in the stack pointer. - **PWM period** The time required for one complete cycle of a PWM waveform. - RAM Random access memory. All RAM locations can be read or written by the CPU. The contents of a RAM memory location remain valid until the CPU writes a different value or until power is turned off. - **RC circuit** A circuit consisting of capacitors and resistors having a defined time constant. - **read** To copy the contents of a memory location to the accumulator. - register A circuit that stores a group of bits. - **reserved memory location** A memory location that is used only in special factory test modes. Writing to a reserved location has no effect. Reading a reserved location returns an unpredictable value. - **reset** To force a device to a known condition. - **ROM** Read-only memory. A type of memory that can be read but cannot be changed (written). The contents of ROM must be specified before manufacturing the MCU. - **SCI** See "serial communication interface module (SCI)." - **serial** Pertaining to sequential transmission over a single line. - **serial communications interface module (SCI)** A module in the M68HC08 Family that supports asynchronous communication. - **serial peripheral interface module (SPI)** A module in the M68HC08 Family that supports synchronous communication. - **set** To change a bit from logic 0 to logic 1; opposite of clear. - shift register A chain of circuits that can retain the logic levels (logic 1 or logic 0) written to them and that can shift the logic levels to the right or left through adjacent circuits in the chain. - signed A binary number notation that accommodates both positive and negative numbers. The most significant bit is used to indicate whether the number is positive or negative, normally logic 0 for positive and logic 1 for negative. The other seven bits indicate the magnitude of the number. - **software** Instructions and data that control the operation of a microcontroller. - **software interrupt (SWI)** An instruction that causes an interrupt and its associated vector fetch. - **SPI** See "serial peripheral interface module (SPI)." - **stack** A portion of RAM reserved for storage of CPU register contents and subroutine return addresses. - **stack pointer (SP)** A 16-bit register in the CPU08 containing the address of the next available storage location on the stack. - **start bit** A bit that signals the beginning of an asynchronous serial transmission. - **status bit** A register bit that indicates the condition of a device. - **stop bit** A bit that signals the end of an asynchronous serial transmission. - subroutine A sequence of instructions to be used more than once in the course of a program. The last instruction in a subroutine is a return from subroutine (RTS) instruction. At each place in the main program where the subroutine instructions are needed, a jump or branch to subroutine (JSR or BSR) instruction is used to call the subroutine. The CPU leaves the flow of the main program to execute the instructions in the subroutine. When the RTS instruction is executed, the CPU returns to the main program where it left off. - **synchronous** Refers to logic circuits and operations that are synchronized by a common reference signal. - **TIM** See "timer interface module (TIM)." - **timer interface module (TIM)** A module used to relate events in a system to a point in time. - **timer** A module used to relate events in a system to a point in time. - toggle To change the state of an output from a logic 0 to a logic 1 or from a logic 1 to a logic 0. - **tracking mode** Mode of low-jitter PLL operation during which the PLL is locked on a frequency. Also see "acquisition mode." - two's complement A means of performing binary subtraction using addition techniques. The most significant bit of a two's complement number indicates the sign of the number (1 indicates negative). The two's complement negative of a number is obtained by inverting each bit in the number and then adding 1 to the result. - **unbuffered** Utilizes only one register for data; new data overwrites current data. - unimplemented memory location A memory location that is not used. Writing to an unimplemented location has no effect. Reading an unimplemented location returns an unpredictable value. Executing an opcode at an unimplemented location causes an illegal address reset. - V —The overflow bit in the condition code register of the CPU08. The CPU08 sets the V bit when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow bit. - **variable** A value that changes during the course of program execution. - **VCO** See "voltage-controlled oscillator." ### Glossary - **vector** A memory location that contains the address of the beginning of a subroutine written to service an interrupt or reset. - **voltage-controlled oscillator (VCO)** A circuit that produces an oscillating output signal of a frequency that is controlled by a dc voltage applied to a control input. - **waveform** A graphical representation in which the amplitude of a wave is plotted against time. - wired-OR Connection of circuit outputs so that if any output is high, the connection point is high. - word A set of two bytes (16 bits). - write The transfer of a byte of data from the CPU to a memory location. - **X** The lower byte of the index register (H:X) in the CPU08. - Z The zero bit in the condition code register of the CPU08. The CPU08 sets the zero bit when an arithmetic operation, logical operation, or data manipulation produces a result of \$00. # Index | Numerics | BWE bit in PCR69 | |---------------------------------|-----------------------------------------| | 28-pin SOIC | | | mechanical dimensions | С | | pinout | CACC — MCAN acceptance code register 88 | | | AC7-AC0 – acceptance code bits 88 | | Α | CACM — MCAN acceptance mask register89 | | AC7-AC0 bits in CACC | AM0–AM7 – acceptance mask bits 89 | | accumulator30 | carry/borrow flag | | addressing modes34 | C-bit in CCR | | ALU — arithmetic/logic unit34 | CBT0 — MCAN bus timing register 0 90 | | AM0–AM7 bits in CACM | BRP5–BRP0 – baud rate prescalar bits 90 | | AT bit in CCOM83 | SJW1, SJW0 – synchronization jump width | | AWPS bit in PCR69 | bits90 | | | CBT1 — MCAN bus timing register 1 91 | | В | SAMP – sampling bit | | biphase mode | TSEG22–TSEG10 – time segment bits.91 | | bit manipulation instructions40 | CCNTRL — MCAN control register 79 | | bit time calculation93 | EIE – error interrupt enable bit79 | | block diagrams | MODE – undefined mode bit | | core timer106 | OIE – overrun interrupt enable bit 79 | | MC68HC05X4/MC68HC705X4 | RIE – receive interrupt enable bit80 | | MCAN module | RR – reset request bit 80 | | programmable timer113 | SPD – speed mode bit79 | | bootloader mode | TIE – transmit interrupt enable bit 79 | | MC68HC05X4 | CCOM — MCAN command register 81 | | circuit | AT – abort transmission bit 83 | | data format | COMPSEL – comparator selector bit81 | | flowchart | COS – clear overrun status bit82 | | routines18 | RRB – release receive buffer bit 83 | | MC68HC705X4 | RX0, RX1 – receive pin bits 81 | | EPROM programming circuit | SLEEP – go to sleep bit82 | | flowchart | TR – transmission request bit83 | | functions | ceramic resonator | | BPDE bit in PCR | CINT — MCAN interrupt register | | BRP5–BRP0 bits in CBT090 | EIF – error interrupt flag87 | | BS bit in CSTAT84 | OIF – overrun interrupt flag 87 | # Index | RIF – receive interrupt flag | enable bit | |--------------------------------------------|--------------------------------------------| | TIF – transmit interrupt flag | RCTOF – reset core timer overflow flag | | WIF – wake-up interrupt flag | DT1 DT0 real time interrupt rate coloct | | clocks | RT1, RT0 – real time interrupt rate select | | ceramic resonator | bits | | crystal25 | RTIE – real time interrupt enable bit 109 | | external | RTIF – real time interrupt flag 108 | | OSC1/OSC2 | CTIMER54 | | oscillator connections | CTOF bit in CTCSR108 | | COCNTRL — MCAN output control register | CTOFE bit in CTCSR109 | | 94 | | | OCM1, OCM0 – output control mode bits | D | | 94 | data retention mode56 | | COMPSEL bit in CCOM | DB7–DB0 bits in TDS | | computer operating properly | direct addressing mode | | condition code register (CCR)32 | DIV2 bit in MOR | | control instructions41 | DLC3–DLC0 bits in TRTDL97 | | COP51, 107 | DO bit in CSTAT85 | | COP bit in MOR12 | | | core timer | E | | block diagram | EIE bit in CCNTRL79 | | CTCR110 | EIF bit in CINT87 | | CTCSR108 | ELAT bit in EPROG20 | | during STOP mode | EPGM bit in EPROG20 | | during WAIT mode110 | EPROG — EPROM programming register.20 | | interrupts | ELAT | | COS bit in CCOM82 | EPGM20 | | counter – see programmable timer | EPROM | | crystal | EPROG — EPROM programming register | | CSTAT — MCAN status register | 20 | | BS – bus status bit84 | submitting for pattern generation 135 | | DO – data overrun bit | ES bit in CSTAT | | ES – error status bit | extended addressing mode | | RBS – receive buffer status bit | external clock | | RS – receive status bit84 | CATCHIAI GIOCK | | TBA – transmit buffer access bit 85 | F | | TCS – transmission complete status bit.85 | flowcharts | | TS – transmit status bit | MC68HC05X4 bootloader mode 19 | | CTCR — core timer counter register | MC68HC705X4 bootloader mode 23 | | | | | CTCSR — core timer control/status register | free-running counter | | CTOE core times everflow flag 108 | н | | CTOFF core timer overflow flag 108 | | | CTOFE – core timer overflow interrupt | half-carry flag32 | | | | | hardware interrupts | M | |-----------------------------------|---------------------------------------| | H-bit in CCR32 | mask options | | | MC68HC705X4 | | l | MOR12 | | I/O ports | MC68HC05X4 | | PA0–PA7/PB0–PB7 | block diagram11 | | pin functions67 | bootloader circuit | | programming | MC68HC705X4 | | structure | block diagram11 | | ICF-bit in TSR118 | bootloader mode | | ICH/ICL — input capture registers | mask options | | ICIE-bit in TCR117 | MOR12 | | ID10–ID3 bits in TBI | MCAN | | ID2–ID0 bits in TRTDL | biphase mode95 | | IEDG-bit in TCR | block diagram73 | | illegal address reset51 | memory map78 | | immediate addressing mode | normal mode 195 | | index register31 | normal mode 295 | | indexed addressing mode | oscillator block diagram | | inherent addressing mode35 | output control bits95 | | input capture | RBF76 | | instruction types37 | register outline63 | | interrupts | RX0/RX127 | | 16-bit timer54 | single wire operation | | CTIMER54 | SLEEP102 | | hardware | TBF76 | | priorities | TX0/TX127 | | SWI | VDDH27 | | WOI | VSS1 | | | MDS | | J | mechanical dimensions | | jump/branch instructions | memory | | junction temperature | MCAN memory map | | <u>.</u> | non-volatile | | L | RAM59 | | literature distribution centers | MODE bit in CCNTRL79 | | low power modes | modes of operation | | data retention mode | see operating modes | | STOP | MOR — mask option register | | WAIT55 | COP – Computer operating properly en- | | | able/disable12 | | | DIV2 – oscillator division ratio 12 | | N | BPDE – port B pull-down enable 69 | |------------------------------------------|---------------------------------------| | N-bit in CCR33 | BWE – port B WOI enable69 | | negative flag | SLEEP - MCAN asleep flag 68 | | non-volatile memory (NVM)60 | TIMEN – timer enable | | normal mode 1 | WOIF – wired-OR interrupt flag68 | | normal mode 2 | pinout | | | pins | | 0 | MDS/TCAP (VPP) | | OCF-bit in TSR118 | OSC1/OSC2 | | OCH/OCL — output compare registers121 | PA0–PA7/PB0–PB727 | | OCIE-bit in TCR117 | RESET27 | | OCM1, OCM0 bits in COCNTRL94 | RX0/RX1 | | OIE bit in CCNTRL79 | TX0/TX127 | | OIF bit in CINT87 | VDDH27 | | OLVL-bit in TCR117 | VSS and VDD24 | | opcode map | VSS127 | | operating modes | POR50 | | data retention mode56 | port A | | entry conditions | port B | | low power modes55 | power considerations128 | | single chip | power-on reset | | STOP55 | program counter | | WAIT55 | programmable timer | | order numbers135 | block diagram | | ordering information134 | during STOP mode | | literature distribution centers | during WAIT mode | | Mfax | free-running counter | | Web server | ICH/ICL — input capture registers 119 | | Web site | input capture | | OSC1/OSC2 | interrupts | | oscillator connections | OCH/OCL — output compare registers | | output compare | | | P | output compare | | PA0–PA727 | state diagrams | | PADDR — port A data direction register69 | TCH/TCL — counter registers | | PADR — port A data direction register | TCR — timer control register | | PB0-PB7 | TSR — timer status register | | PBDDR — port B data direction register69 | programming model | | PBDR — port B data register | programming model | | PCR — port configuration register | R | | AWPS – port A WOI and pull-down select | RAM | | | RBF — receive buffer | | | | | RBI — receive buffer identifier register98 | Т | |--------------------------------------------|---------------------------------------------| | RBS bit in CSTAT | TBA bit in CSTAT | | RCTOF bit in CTCSR109 | TBF — transmit buffer76 | | RDS — receive data segment registers99 | TBI — transmit buffer identifier register96 | | read-modify-write instructions | ID10–ID3 – identifier bits | | real time interrupt (RTI)107 | TCAP | | rate selection | TCH/TCL — counter registers | | register outline | TCR — timer control register | | MCAN63 | ICIE – input capture interrupt enable bit | | register/memory instructions | 117 | | relative addressing mode36 | IEDG – input edge bit | | RESET27, 50 | OCIE – output compare interrupt enable | | resets49 | bit | | computer operating properly51 | OLVL – output level bit117 | | illegal address reset51 | TOIE – timer overflow interrupt enable bit | | power-on reset50 | 117 | | RIE bit in CCNTRL80 | TCS bit in CSTAT85 | | RIF bit in CINT | TDS — transmit data segment registers98 | | ROM verification units (RVUs)135 | DB7–DB0 – data bits | | RR bit in CCNTRL | test load | | RRB bit in CCOM83 | thermal characteristics | | RRTDL — transmission request/DLC register | TIE bit in CCNTRL | | | TIF bit in CINT | | RS bit in CSTAT | TIMEN bit in PCR | | RT1, RT0 bits in CTCSR109 | TOF-bit in TSR | | RTIE bit in CTCSR | TOIE-bit in TCR | | RTR bit in TRTDL | TRTDL — transmission request/DLC register | | RX0, RX1 bits in CCOM | 97 | | RX0/RX1 | DLC3–DLC0 – data length code bits97 | | 10/10/10/1 | ID2–ID0 – identifier bits | | S | RTR – remote transmission request 97 | | SAMP bit in CBT1 | TS bit in CSTAT84 | | single chip mode | TSEG22–TSEG10 bits in CBT1 | | SJW1, SJW0 bits in CBT090 | TSR — timer status register | | SLEEP | ICF – input capture flag | | SLEEP bit in CCOM82 | OCF – output compare flag | | SLEEP bit in PCR | TOF – timer overflow flag118 | | software interrupt | TX0/TX1 | | SPD bit in CCNTRL79 | | | stack pointer31 | V | | STOP55 | VDDH27 | | SWI52 | verification media135 | # Freescale Semiconductor, Inc. # Index | VPP | 25 | |--------------------|-----| | VSS and VDD | 24 | | VSS1 | 27 | | w | | | WAIT | 55 | | watchdog — see COP | 51 | | Web server | 156 | | Web site | 156 | | WIF bit in CINT | 86 | | wired-OR interrupt | 53 | | WOI | 53 | | WOIF bit in PCR | 68 | | Z | | | Z-bit in CCR | 33 | | zero flag | | # **Literature Updates** This document contains the latest data available at publication time. For updates, contact one of the centers listed below: ### **Literature Distribution Centers** Order literature by mail or phone. **USA/Europe** Motorola Literature Distribution P.O. Box 5405 Denver, Colorado, 80217 Phone 1-303-675-2140 **US & Canada only** http://sps.motorola.com/mfax **Japan** Nippon Motorola Ltd. Tatsumi-SPD-JLDC Toshikatsu Otsuki 6F Seibu-Butsuryu Center 3-14-2 Tatsumi Koto-Ku Tokyo 135, Japan Phone 03-3521-8315 ### **Literature Updates** **Hong Kong** Motorola Semiconductors H.K. Ltd. 8B Tai Ping Industrial Park 51 Ting Kok Road Tai Po, N.T., Hong Kong Phone 852-26629298 ### **Customer Focus Center** 1-800-521-6274 ### Mfax To access this worldwide faxing service call or contact by electronic mail or the internet: RMFAX0@email.sps.mot.com TOUCH-TONE 1-602-244-6609 http://sps.motorola.com/mfax ## Motorola SPS World Marketing World Wide Web Server Use the Internet to access Motorola's World Wide Web server. Use the following URL: http://design-net.com ### Microcontroller Division's Web Site Directly access the Microcontroller Division's web site with the following URL: http://design-net.com/csic/CSIC\_home.html Home Page: www.freescale.com email: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp. Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.