# **MEMORY**DATABOOK # NATIONAL SEMICONDUCTOR # **MEMORY DATABOOK** **NMOS RAMs** **CMOS RAMs** **Bipolar RAMs** **Magnetic Bubble Memories** **MOS EPROMs** **Bipolar PROMs** **MOS ROMs** **Character Generators** **Memory Support Circuits** **Physical Dimensions** ## **President's Message** #### Dear Customer: The exciting future of memory applications is limited only by our collective abilities to make use of the continuing stream of rapid technological advances. Annual consumption of semiconductor memory components has already surpassed a billion dollars per year and will soon cross the two billion dollar level. Years ago National established the reputation as a high volume supplier of high quality, cost-effective components for the complete range of discretes, linears, optoelectronics, transducers, A/D and D/A, hybrids, large scale integrated memory, microprocessor and logic arrays. We are pleased to continue our expansion of this broad product line to include the memories you will require in the future. National is leading the way to higher density memories and we are the innovators of "the system environment approach to memory component testing".\* Our world-wide network of factory representatives, local stocking distributors, and field applications engineers is at your service to help meet your needs — just give any of them a call. We appreciate your interest in National's products and services, and look forward to supplying your present and future requirements. National Semiconductor Corporation Charles E. Sporck President \* Refer to the following page. # MST<sup>™</sup> Program The System Environment Approach to Memory Component Testing The Memory System Test (MST) program is designed to provide our customers with mainframe memory components that have already been through the test/temperature processing that the user normally implements at the board level. This program assures memory components of significantly better quality and higher reliability than that achieved by the usual approach to memory component testing. MST processed components have experienced board level environmental testing over the temperature range of 25°C to 70°C. The parts are tested 4 separate times with 4 different test set-ups and 3 kinds of testers (this includes the final QA electrical testing) which also contributes to the increased quality. Specifying MST processing offers you the following: - Provides parts that have already operated in a system environment within system margins at maximum operating temperature - Simplifies system checkout and shortens card burn-in/test - Eliminates inventory throughput time at incoming test or at independent test laboratories - Eliminates inventory cost and throughput time at board test and reduces inventory cost and throughput time at system test - Eliminates the need for additional burn-in and testing at independent test laboratories - Reduces board rework - Reduces field failures and equipment downtime - Provides soft error detection during component processing - Increases reliability The result is you get higher quality at lower cost. #### **Present Capability** The MST process can be specified for all of the mainframe dynamic RAMs manufactured by National. Tooling exists for the memory components listed here at the time of this printing. | Part No. | Organization | | | | |----------|-------------------------------|--|--|--| | MM5298 | 8k×1 | | | | | MM5290 | 16k×1 | | | | | NMC5295 | $16k \times 1$ (5V only part) | | | | | NMC4164 | 64k × 1 (5V only part) | | | | #### How to specify MST Contact your local NSC Representative or Sales Office for a full briefing on your options. | Table of Contents | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--| | Edge Index by Product Family. President's Message. MST <sup>TM</sup> Program The System Environment Approach to Memory Component Testing. Alpha-Numerical Index. Definition of Terms. Proposed Standard Terminology. MOS RAM Selection Guide. CMOS RAM Selection Guide. MOS EPROM Selection Guide. Bipolar PROM Selection Guide. MOS RAM Cross Reference Guide. CMOS RAM Cross Reference Guide. MOS EPROM Cross Reference Guide. Bipolar PROM Cross Reference Guide. MOS EPROM Cross Reference Guide. Bipolar PROM Cross Reference Guide. | 1 2 3 8 13 14 15 16 17 18 19 20 20 21 21 | | | Section 1—NMOS RAMs | | | | Static RAMs MM2102A, MM2102AL Family 1024-Bit (1024 × 1) Static RAMs MM2114, MM2114L Family 4096-Bit (1024 × 4) Static RAMs MM2147/MM2147L Family 4096 × 1 Static RAMs MM5257, MM5257L Family 4096-Bit (4096 × 1) Static RAMs NMC2114A, NMC2114AP 4096-Bit (1024 × 4) Static RAMs NMC2141, NMC5257A 4096-Bit (4096 × 1) Static RAMs NMC2142AP 4096-Bit (1024 × 4) Static RAMs NMC2148L 1024 × 4 Static RAM | 1-6<br>1-10<br>1-15<br>1-20<br>1-24<br>1-28 | | | Pseudo-Static RAMs NMC4864 64k Pseudo-Static Byte-Wide RAM NMC6132 32k Pseudo-Static NMOS RAM | | | | Dynamic RAMs MM4280 4096-Bit (4096 × 1) Extended Temperature Range Dynamic RAM. MM5280 4096-Bit (4096 × 1) Dynamic RAM. MM5280-5 4096-Bit (4096 × 1) Dynamic RAM. MM5290 16,384-Bit (16,384 × 1) Dynamic RAM. MM5298 8192-Bit (8192 × 1) Dynamic RAM. NMC4164 65,536-Bit (65,536 × 1) Dynamic RAM. NMC5295 16,384-Bit (16,384 × 1) Dynamic RAM. | 1-49<br>1-53<br>1-55<br>1-61<br>1-67 | | | Section 2—CMOS RAMs | | | | MM54C89/MM74C89 64-Bit (16 × 4) TRI-STATE® RAM. MM54C200/MM74C200 256-Bit (256 × 1) TRI-STATE® RAM. MM54C910/MM74C910 256-Bit (64 × 4) TRI-STATE® RAM. MM54C920/MM74C920, MM54C921/MM74C921 1024-Bit (256 × 4) Static RAMs. MM54C929/MM74C929, MM54C930/MM74C930 1024-Bit (1024 × 1) Static RAMs. MM54C989/MM74C989 64-Bit (16 × 4) TRI-STATE® RAM. NMC6504 4096-Bit (4096 × 1) Static RAM. | 2-8<br>2-12<br>2-19<br>2-26 | | #### Table of Contents (Continued) Section 2—CMOS RAMs (Continued) NMC6508 1024-Bit (1024 × 1) Static RAM..... 2-37 Section 3—Bipolar RAMs TTL DM7589/DM8589 64-Bit (16 × 4) RAM..... DM7599/DM8599 64-Bit (16 × 4) TRI-STATE® RAM..... Schottky **ECL** Section 4—Magnetic Bubble Memories DS3615 Bubble Memory Function Driver..... DS3616 Bubble Memory Coil Driver..... 4-2 DS3617 Bubble Memory Sense Amplifier..... 4-3 INS82851 Bubble Memory Controller..... 4-4 NBM2256 Bubble Memory..... Section 5—MOS EPROMs MM1702A 2048-Bit (256 × 8) UV Erasable PROM..... 5-1 MM2708, MM2708-1 8192-Bit (1024 × 8) UV Erasable PROMs..... MM2716E 16,384-Bit (2048 x 8) UV Erasable PROM Extended Temperature Range..... 5-18 MM2716M 16,384-Bit (2048 × 8) UV Erasable PROM Military Temperature Range...... 5-24 # Table of Contents (Continued) # Section 6—Bipolar PROMs | Schottky | | |---------------------------------------------------------------------|-------------| | DM54S188/DM74S188 256-Bit (32 × 8) Open-Collector PROM | 6-3 | | DM54S287/DM74S287 1024-Bit (256 × 4) TRI-STATE® PROM | 6-5 | | DM54S288/DM74S288 256-Bit (32 × 8) TRI-STATE® PROM | 6-3 | | DM54S387/DM74S387 1024-Bit (256 × 4) Open-Collector PROM | 6-5 | | DM54S472/DM74S472 4096-Bit (512 × 8) TRI-STATE® PROM | 6-8 | | DM54S473/DM74S473 4096-Bit (512 × 8) Open-Collector PROM | 6-8 | | DM54S474/DM74S474 4096-Bit (512 × 8) TRI-STATE® PROM | 6-10 | | DM54S475/DM74S475 4096-Bit (512 × 8) Open-Collector PROM | | | DM54S570/DM74S570 2048-Bit (512 × 4) Open-Collector PROM | | | DM54S571/DM74S571 2048-Bit (512 × 4) TRI-STATE® PROM | | | DM54S572/DM74S572 4096-Bit (1024 × 4) Open-Collector PROM | | | DM54S573/DM74S573 4096-Bit (1024 × 4) TRI-STATE® PROM | | | DM77S180/DM87S180, DM77S181/DM87S181 1024×8-Bit TTL PROM | | | DM77S184/DM87S184 8192-Bit (2048 × 4) Open-Collector PROM | | | DM77S185/DM87S185 8192-Bit (2048 × 4) TRI-STATE® PROM | | | DM77S188/DM87S188, DM77S288/DM87S288 32 × 8-Bit TTL PROM | | | DM77S190/DM87S190, DM77S191/DM87S191 2048 × 8-Bit TTL PROM | | | Schottky PROM Programming Procedure | | | | | | ECL DM10416 256 × 4-Bit ECL PROM | c 00 | | DM10416 256 × 4-Bit ECL PROM | | | DM 1004 to 230 X 4-Bit EGL PROM | 0-30 | | Section 7—MOS ROMs | | | MM5213 2048-Bit (256 × 8 or 512 × 4) ROM | 7-1 | | MM5214 4096-Bit (512 × 8) ROM | 7-3 | | MM5220 1024-Bit (128 × 8 or 256 × 4) ROM | 7-5 | | MM5221 1024-Bit (128 × 8 or 256 × 4) ROM | 7-9 | | MM5230 2048-Bit (256 × 8 or 512 × 4) ROM | 7-13 | | MM5231 2048-Bit (256 × 8 or 512 × 4) ROM | | | MM5232 4096-Bit (512 × 8 or 1024 × 4) ROM | | | MM5240 2560-Bit Static Character Generator | | | MM5241 3072-Bit (64×6×8) ROM | | | MM52116 (2316E) 16,384-Bit Read Only Memory | | | MM52132 32.768-Bit (4096 × 8) MAXI-ROM <sup>TM</sup> | 7-33 | | MM52132 32,768-Bit (4096 × 8) MAXI-ROM <sup>TM</sup> | 7-36 | | MM52264 MAXI-ROM <sup>TM</sup> 65,536-Bit Clocked Read Only Memory | 7-39 | | Section 8—Character Generators | | | | | | Bipolar Character Character Consumts | 0.0 | | DM8678 Bipolar Character Generator | 8-3 | | DM76S64/DM86S64 Bipolar Character Generator | | | DM76S128/DM86S128 Bipolar Character Generator | <b>8-26</b> | | MOS | | | MM5240AA, MM5240AE, MM5241ABL American and European Character Fonts | | | MM52116FDW, MM52116FDX Character Generators | 8-43 | # Table of Contents (Continued) # Section 9—Memory Support Circuits | Memory Support Circuits | 9-1<br>9-4 | |-----------------------------------------------------------------------------------------------------------------------------------------|------------| | CD4518BM/CD4518BC, CD4520BM/CD4520BC Dual Synchronous Up Counters<br>DM7555/DM8555, DM7556/DM8556 TRI-STATE® Programmable | 9-5 | | Decade/Binary Counters | 9-6 | | and Edge-Triggered Flip-Flops | 9.7 | | DP7303/DP8303 8-Bit TRI-STATE® Bidirectional Transceiver (Inverting) | 9-8<br>9-9 | | DP7304B/DP8304B 8-Bit TRI-STATE® Bidirectional Transceiver (Non-Inverting) | | | DP7307/DP8307 8-Bit TRI-STATE® Bidirectional Transceiver (Inverting) | 9-10 | | DP7308/DP8308 8-Bit TRI-STATE® Bidirectional Transceiver (Non-Inverting) | 9-12 | | DP8212, DP8212M 8-Bit Input/Output Port | | | DP8216, DP8216M,DP8226, DP8226M 4-Bit Bidirectional Bus Transceivers | | | DP8350 Series Programmable CRT Controllers | | | DS3622 Dual Fail-Safe TTL-MOS Driver | | | DS1628/DS3628 Octal TRI-STATE® MOS Driver | | | DS1631/DS3631, DS1632/DS3632, DS1633/DS3633, DS1634/DS3634 | 3-10 | | CMOS Dual Peripheral Drivers | 9-17 | | DS3643, DS3673 Decoded Quad MOS Clock Drivers | | | DS1644/DS3644 Quad TTL-MOS Clock Drivers | | | DS1645/DS3645 Hex TRI-STATE® TTL-MOS Latches/Drivers | | | DS1647/DS3647 Quad TRI-STATE® MOS Memory I/O Registers | | | DS1648/DS3648 TRI-STATE® MOS Multiplexers/Drivers | | | DS1649/DS3649 Hex TRI-STATE® TTL-MOS Drivers | | | DS1674/DS3674 Quad TTL-MOS Clock Driver | | | DS1675/DS3675 Hex TRI-STATE® TTL-MOS Latches/Drivers | | | DS1677/DS3677 Quad TRI-STATE® MOS Memory I/O Registers | 9-20 | | DS1678/DS3678 TRI-STATE® MOS Multiplexers/Drivers | | | DS1679/DS3679 Hex TRI-STATE® TTL-MOS Drivers | | | DS16147/DS36147 Quad TRI-STATE® MOS Memory I/O Registers | | | DS16149/DS36149 Hex MOS Drivers | | | DS16177/DS36177 Quad TRI-STATE® MOS Memory I/O Registers | 9-20 | | DS16179/DS36179 Hex MOS Drivers | | | DS75322 Dual TTL-MOS Driver | 9-25 | | DS8T26A, DS8T26AM, DS8T28, DS8T28M 4-Bit Bidirectional Bus Transceivers | 9-26 | | MM54C240/MM74C240 (Inverting Outputs), MM54C244/MM74C244 (Non-Inverting Outputs) Octal Buffers and Line Drivers with TRI-STATE® Outputs | 9-27 | | MM54C373/MM74C373 TRI-STATE® Octal D-Type Latch | | | MM54C374/MM74C374 TRI-STATE® Octal D-Type Flip-Flop | | | Section 10—Physical Dimensions | | | Physical Dimensions | 10-1 | | Alpha-Numerical Index | | |--------------------------------------------------------------------------|------| | CD4518BM Dual Synchronous Up Counter | 9-5 | | CD4518BC Dual Synchronous Up Counter | | | CD4520BM Dual Synchronous Up Counter | | | CD4520BC Dual Synchronous Up Counter | | | DM10414 256 × 1 ECL Random Access Memory | | | DM10414A 256 × 1 ECL Random Access Memory | | | DM10415 1024 × 1 ECL Random Access Memory | | | DM10415A 1024 × 1 ECL Random Access Memory | | | DM10416 256 × 4-Bit ECL PROM | | | DM10422 1024-Bit (256 × 4) ECL RAM | | | DM10470 4096-Bit (4096 × 1) ECL RAM | | | DM100414 256-Bit (256 × 1) ECL RAM | | | DM100415 1024×1 ECL RAM | | | DM100416 256 × 4-Bit ECL PROM | | | DM100422 1024-Bit (256 × 4) ECL RAM | | | DM100470 4096-Bit (4096 × 1) ECL RAM | | | DM54S188 256-Bit (32 × 8) Open-Collector PROM | | | DM54LS373 Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops | 9-7 | | DM54LS374 Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops | | | DM54S240 Octal TRI-STATE® Buffer/Line Driver/Line Receiver | | | DM54S241 Octal TRI-STATE® Buffer/Line Driver/Line Receiver | | | DM54S287 1024-Bit (256 × 4) TRI-STATE® PROM | | | DM54S288 256-Bit (32 × 8) TRI-STATE® PROM | | | DM54S387 1024-Bit (256 × 4) Open-Collector PROM | | | DM54S472 4096-Bit (512 × 8) TRI-STATE® PROM | | | DM54S473 4096-Bit (512 x 8) Open-Collector PROM | | | DM54S474 4096-Bit (512 × 8) TRI-STATE® PROM | 6-10 | | DM54S475 4096-Bit (512 x 8) Open-Collector PROM | | | DM54S570 2048-Bit (512 × 4) Open-Collector PROM | | | DM54S571 2048-Bit (512 × 4) TRI-STATE® PROM | | | DM54S572 4096-Bit (1024 × 4) Open-Collector PROM | | | DM54S573 4096-Bit (1024 × 4) TRI-STATE® PROM | | | DM54S940 Octal TRI-STATE® Buffer/Line Driver/Line Receiver | | | DM54S941 Octal TRI-STATE® Buffer/Line Driver/Line Receiver | 9-8 | | DM74S188 256-Bit (32 × 8) Open-Collector PROM | 6-3 | | DM74LS373 Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops | 9-7 | | DM74LS374 Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops | 9-7 | | DM74S240 Octal TRI-STATE® Buffer/Line Driver/Line Receiver | 9-8 | | DM74S241 Octal TRI-STATE® Buffer/Line Driver/Line Receiver | 9-8 | | DM74S287 1024-Bit (256 × 4) TRI-STATE® PROM | 6-5 | | DM74S288 256-Bit (32 × 8) TRI-STATE® PROM | 6-3 | | DM74S387 1024-Bit (256 × 4) Open-Collector PROM | 6-5 | | DM74S472 4096-Bit (512 × 8) TRI-STATE® PROM | 6-8 | | DM74S473 4096-Bit (512 × 8) Open-Collector PROM | 6-8 | | DM74S474 4096-Bit (512 × 8) TRI-STATE® PROM | 6-10 | | DM74S475 4096-Bit (512 × 8) Open-Collector PROM | 6-10 | | DM74S570 2048-Bit (512 × 4) Open-Collector PROM | | | DM74S571 2048-Bit (512 × 4) TRI-STATE® PROM | | | DM74S572 4096-Bit (1024 × 4) Open-Collector PROM | 6-16 | | Alpha-Numerical Index (Continued) | | |-------------------------------------------------------------------------|----------| | DM74S573 4096-Bit (1024 × 4) TRI-STATE® PROM | | | DM74S940 Octal TRI-STATE® Buffer/Line Driver/Line Receiver 9-8 | | | DM74S941 Octal TRI-STATE® Buffer/Line Driver/Line Receiver | | | DM7555 TRI-STATE® Programmable Decade/Binary Counter | | | DM7556 TRI-STATE® Programmable Decade/Binary Counter | į | | DM7589 64-Bit (16 × 4) RAM | | | DM7599 64-Bit (16 × 4) TRI-STATE® RAM | , | | DM76S64 Bipolar Character Generator 8-15 | , | | DM76S128 Bipolar Character Generator 8-26 | | | DM77S180 1024 × 8-Bit TTL PROM | | | DM77S181 1024 × 8-Bit TTL PROM 6-18 | ; | | DM77S184 8192-Bit (2048 × 4) Open-Collector PROM | | | DM77S185 8192-Bit (2048 × 4)TRI-STATE® PROM | | | DM77S188 32 × 8-Bit TTL PROM | | | DM77S190 2048 × 8-Bit TTL PROM | | | DM77S191 2048 × 8-Bit TTL PROM 6-24 | r | | DM77S288 32 × 8-Bit TTL PROM | <u>:</u> | | DM8555 TRI-STATE® Programmable Decade/Binary Counter 9-6 | j | | DM8556 TRI-STATE® Programmable Decade/Binary Counter 9-6 | | | DM85S68 16 × 4 Edge-Triggered Register | | | DM8589 64-Bit (16 × 4) RAM | | | DM8599 64-Bit (16 × 4) TRI-STATE® RAM | | | DM86S64 Bipolar Character Generator 8-15 | | | DM8678 Bipolar Character Generator8-3 | | | DM86S128 Bipolar Character Generator 8-26 | | | DM87S180 1024 × 8-Bit TTL PROM 6-18 | | | DM87S181 1024 × 8-Bit TTL PROM 6-18 | | | DM87S184 8192-Bit (2048 × 4) Open-Collector PROM | | | DM87S185 8192-Bit (2048 × 4) TRI-STATE® PROM | | | DM87S188 32 × 8-Bit TTL PROM 6-22 | | | DM87S190 2048 × 8-Bit TTL PROM 6-24 | | | DM87S191 2048 × 8-Bit TTL PROM 6-24 | | | DM87S288 32 × 8-Bit TTL PROM 6-22 | | | DP7303 8-Bit TRI-STATE® Bidirectional Transceiver (Inverting) | | | DP7304B 8-Bit TRI-STATE® Bidirectional Transceiver (Non-Inverting) 9-10 | | | DP7307 8-Bit TRI-STATE® Bidirectional Transceiver (Inverting) 9-11 | | | DP7308 8-Bit TRI-STATE® Bidirectional Transceiver (Non-Inverting) 9-12 | | | DP8212 8-Bit Input/Output Port | | | DP8212M 8-Bit Input/Output Port | | | DP8216 4-Bit Bidirectional Bus Transceiver 9-14 | | | DP8216M 4-Bit Bidirectional Bus Transceiver 9-14 | | | DP8226 4-Bit Bidirectional Bus Transceiver | | | DP8226M 4-Bit Bidirectional Bus Transceiver 9-14 | | | DP8303 8-Bit TRI-STATE® Bidirectional Transceiver (Inverting) | | | DP8304B 8-Bit TRI-STATE® Bidirectional Transceiver (Non-Inverting) | | | DP8307 8-Bit TRI-STATE® Bidirectional Transceiver (Inverting) | | | DP8308 8-Bit TRI-STATE® Bidirectional Transceiver (Non-Inverting) | | | DP8350 Series Programmable CRT Controllers | | | DS8T26A 4-Bit Bidirectional Bus Transceiver | j | | Alpha-Numerical Index (Continued) | | |------------------------------------------------------|------| | DS8T26AM 4-Bit Bidirectional Bus Transceiver | 9-26 | | DS8T28 4-Bit Bidirectional Bus Transceiver | 9-26 | | DS8T28M 4-Bit Bidirectional Bus Transceiver | 9-26 | | DS1628 Octal TRI-STATE® MOS Driver | 9-16 | | DS1631 CMOS Dual Peripheral Driver | | | DS1632 CMOS Dual Peripheral Driver | | | DS1633 CMOS Dual Peripheral Driver | | | DS1634 CMOS Dual Peripheral Driver | | | DS1644 Quad TTL-MOS Clock Driver | | | DS1645 Hex TRI-STATE® TTL-MOS Latch/Driver | | | DS1647 Quad TRI-STATE® MOS Memory I/O Register | | | DS1648 TRI-STATE® MOS Multiplexer/Driver | | | DS1649 Hex TRI-STATE® TTL-MOS Driver | | | DS1674 Quad TTL-MOS Clock Driver. | | | DS1675 Hex TRI-STATE® TTL-MOS Latch/Driver | | | DS1677 Quad TRI-STATE® MOS Memory I/O Register | | | DS1678 TRI-STATE® MOS Multiplexer/Driver | | | DS1679 Hex TRI-STATE® TTL-MOS Driver | | | DS3615 Bubble Memory Function Driver. | 4-1 | | DS3616 Bubble Memory Coil Driver | 4-2 | | DS3617 Bubble Memory Sense Amplifier | . — | | DS3622 Dual Fail-Safe TTL-MOS Driver. | | | DS3628 Octal TRI-STATE® MOS Driver | | | DS3631 CMOS Dual Peripheral Driver | | | | | | DS3632 CMOS Dual Peripheral Driver | | | DS3633 CMOS Dual Peripheral Driver | | | DS3634 CMOS Dual Peripheral Driver | | | DS3643 Decoded Quad MOS Clock Driver | | | DS3644 Quad TTL-MOS Clock Driver | | | DS3645 Hex TRI-STATE® TTL-MOS Latch/Driver | | | DS3647 Quad TRI-STATE® MOS Memory I/O Register | | | DS3648 TRI-STATE® MOS Multiplexer/Driver | | | DS3649 Hex TRI-STATE® TTL-MOS Driver | | | DS3673 Decoded Quad MOS Clock Driver | | | DS3674 Quad TTL-MOS Clock Driver | | | DS3675 Hex TRI-STATE® TTL-MOS Latch/Driver | | | DS3677 Quad TRI-STATE® MOS Memory I/O Register | | | DS3678 TRI-STATE® MOS Multiplexer/Driver | | | DS3679 Hex TRI-STATE® TTL-MOS Driver | 9-22 | | DS16147 Quad TRI-STATE® MOS Memory I/O Register | 9-20 | | DS16149 Hex MOS Driver | | | DS16177 Quad TRI-STATE® MOS Memory I/O Register | 9-20 | | DS16179 Hex MOS Driver | 9-24 | | DS36147 Quad TRI-STATE® MOS Memory I/O Register | 9-20 | | DS36149 Hex MOS Driver | | | DS36177 Quad TRI-STATE® MOS Memory I/O Register | 9-20 | | DS36179 Hex MOS Driver | 9-24 | | DS75322 Dual TTL-MOS Driver | | | IDM29705 16-Word by 4-Bit Two-Port RAM/Register File | 3-15 | #### Alpha-Numerical Index (Continued) INS82851 Bubble Memory Controller..... MM1702A 2048-Bit (256 × 8) UV Erasable PROM..... 5-1 MM2102A Family 1024-Bit (1024 × 1) Static RAMs..... MM2102AL Family 1024-Bit (1024 × 1) Static RAMs..... MM2114 Family 4096-Bit (1024 × 4) Static RAMs..... 1-6 MM2114L Family 4096-Bit (1024 × 4) Static RAMs..... MM2147L Family 4096 × 1 Static RAMs...... 1-10 MM2708 8192-Bit (1024 × 8) UV Erasable PROM..... MM2708-1 8192-Bit (1024 × 8) UV Erasable PROM..... MM2716E 16,384-Bit (2048 × 8) UV Erasable PROM Extended Temperature Range . . . . . 5-18 MM2716M 16,384-Bit (2048 × 8) UV Erasable PROM Military Temperature Range...... 5-24 MM4280 4096-Bit (4096 x 1) Extended Temperature Range Dynamic RAM...... 1-45 MM5213 2048-Bit (256 × 8 or 512 × 4) ROM..... MM5214 4096-Bit (512 × 8) ROM..... MM5220 1024-Bit (128 × 8 or 256 × 4) ROM..... 7-5 MM5221 1024-Bit (128 × 8 or 256 × 4) ROM..... MM54C89 64-Bit (16 × 4) TRI-STATE® RAM..... MM54C200 256-Bit (256 × 1) TRI-STATE® RAM..... MM54C240 (Inverting Outputs) Octal Buffers and Line Drivers with TRI-STATE® Outputs...... 9-27 #### Alpha-Numerical Index (Continued) MM54C244 (Non-Inverting Outputs) Octal Buffers and Line Drivers with TRI-STATE® Outputs...... 9-27 MM74C89 64-Bit (16 × 4) TRI-STATE® RAM..... MM74C200 256-Bit (256 × 1) TRI-STATE® RAM..... MM74C240 (Inverting Outputs) Octal Buffers and Line Drivers MM74C244 (Non-Inverting Outputs) Octal Buffers and Line Drivers MM74C910 256-Bit (64 × 4) TRI-STATE® RAM..... NBM2256 Bubble Memory..... NMC4864 64k Pseudo-Static Byte-Wide RAM.......1-35 NMC5295 16,384-Bit (16,384 × 1) Dynamic RAM......1-77 NMC6514 4096-Bit (1024 × 4) Static RAM..... 2-43 NMC6518 1024-Bit (1024 × 1) Static RAM..... 2-49 ## **Definition of Terms** The following selection guides as well as the data sheets in this manual include products that represent the state-of-the-art design and processing of semiconductor memories. These devices had not been released to production at the time this book was printed. No orders can be placed for these devices without prior approval by National Semiconductor via your local National representative or distributor. These products are in various stages of design and/or pre-production. Samples may be available as you read this. Contact your local representative or distributor for up-to-date status on product availability. The individual data sheets show the product status at the time of printing. These classification labels are defined as follows: | | | , | |---------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Status | Product Stage | Specifications | | PREVIEW | Formative or In Design | This data sheet contains the design specifications for product development. Specifications may change in any manner without notice. | | ADVANCE INFORMATION | Sampling or Pre-Production | This data sheet contains advance information and speci-<br>fications are subject to change without notice. | | PRELIMINARY | First Production | This data sheet contains preliminary data and supplementary data will be published at a later date. NSC reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | ## **Proposed Standard Terminology** This databook includes a new set of symbols. This new format is a proposed industry standard for semiconductor memories. It is intended to clarify the symbols, abbreviations and definitions, and to make all memory data sheets consistent. #### DC Electrical Parameter Abbreviations All abbreviations use upper case letters with no subscripts. The initial symbol is one of these four characters: - (Voltage) ١ - (Current) - Ρ (Power) - С (Capacitance) The second letter specifies input (I) or output (O), and the third letter indicates the high (H), low (L) or off (Z) state of the pin during measurements. Examples: VIL-Input Low Voltage IOZ-Output Leakage Current #### **AC Electrical Parameter Abbreviations** All timing abbreviations use upper case characters with no subscripts. The initial character is always T and is followed by four or more descriptors. These characters specify two signal points arranged in a "from-to" sequence that define a timing interval. The two or more descriptors for each signal point specify the signal name and signal transitions. The format using four descriptors Signal name from which interval is defined -Transition direction for first signal -Signal name to which interval is defined -Transition direction for second signal \_ T X X X X #### Signal Definitions: - A = Address - D = Data In - Q = Data Out - W = Write Enable - E = Chip Enable - S = Chip Select - G = Output Enable #### Transition Definitions: - H = Transition to High - L = Transition to Low - V = Transition to Valid - X = Transition to Invalid or Don't Care - Z = Transition to Off (High Impedance) #### Example: Chip Select access time, TSLQV, the time from Chip Select low to Data Out valid, and the time from Chip Select low to Data Out active, TSLQX, are shown. #### **Timing Limits** The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view; e.g., the address set-up time is shown as a minimum since the system must supply at least that much time. On the other hand, responses from the memory are specified from the device point of view, e.g., the access time is shown as a maximum since the device never provides data later than that time. #### Waveforms | Waveform<br>Symbol | Input | Output | | | | |--------------------|----------------------------------------|----------------------------|--|--|--| | | MUST BE<br>VALID | WILL BE<br>VALID | | | | | | CHANGE<br>FROM H TO L | WILL CHANGE<br>FROM H TO L | | | | | | CHANGE<br>FROM L TO H | WILL CHANGE<br>FROM L TO H | | | | | | DON'T CARE:<br>ANY CHANGE<br>PERMITTED | CHANGING:<br>STATE UNKNOWN | | | | | $\rightarrow$ | N/A | HIGH<br>IMPEDANCE | | | | | | MOS | RAM | Selection | n Guide | |--|-----|-----|-----------|---------| |--|-----|-----|-----------|---------| | Size | Organization | Part No. | Operation | Max<br>Supply<br>Current (mA) | Standby<br>Current<br>(mA) | Max<br>Access<br>Time<br>(ns) | Supply<br>Voltage<br>(V) | Pkg | Temp*<br>Range | Status** | |--------|--------------|------------|---------------|-------------------------------|----------------------------|-------------------------------|--------------------------|------|----------------|------------| | 65,536 | 65,536 × 1 | NMC4164-2 | Dynamic | 45 | 4 | 120 | +5 | 16 | С | Preview | | | | NMC4164-3 | Dynamic | 45 | 4 | 150 | +5 | 16 | С | Preview | | | 8,192×8 | NMC4864 | Pseudo-Static | 40 | 6 | 150 | + 5 | 28 | С | Preview | | 32,768 | 4,096×8 | NMC6132-3 | Pseudo-Static | 40 | 25 | 200 | +5 | 28 | С | Preview | | | | NMC6132-4 | Pseudo-Static | 40 | 25 | 250 | +5 | 28 | C | Preview | | | | NMC6132-5 | Pseudo-Static | 40 | 25 | 300 | +5_ | 28 | С | Preview | | 16,384 | 16,384 × 1 | NMC5295-2 | Dynamic | 35 | 4 | 80 | +5 | 16 | С | Advance In | | | | NMC5295-3 | Dynamic | 35 | 4 | 100 | +5 | 16 | C | Advance In | | | ) · | NMC5295-4 | Dynamic | 35 | 4 | 120 | +5 | 16 | C | Advance In | | | ļ | MM5290-1 | Dynamic | 40 | 1.5 | 120 | ±5, +12 | 16 | C | Production | | | 1 | MM5290-2 | Dynamic | 40 | 1.5 | 150 | ±5, +12 | 16 | С | Production | | | | MM5290-3 | Dynamic | 40 | 1.5 | 200 | ±5, +12 | 16 | С | Production | | | | MM5290-4 | Dynamic | 40 | 1.5 | 250 | ±5, +12 | 16 | C. | Production | | 8,192 | 8,192 × 1 | MM5298A-2 | Dynamic | 40 | 1.5 | 150 | ±5, +12 | - 16 | С | Production | | | ļ | MM5298A-3 | Dynamic | · 40 | 1.5 | 200 | ±5, +12 | 16 | С | Production | | | i | MM5298A-4 | Dynamic | 40 | 1.5 | 250 | ±5, +12 | 16 | С | Production | | | Į i | MM5298B-2 | Dynamic | 40 | 1.5 | 150 | ±5, +12 | 16 | С | Production | | | | MM5298B-3 | Dynamic | 40 | 1.5 | 200 | ±5, +12 | 16 | С | Production | | | | MM5298B-4 | Dynamic | 40 | 1.5 | 250 | ±5, +12 | 16 | С | Production | | 4,096 | 4,096 × 1 | MM2147 | Static | 160 | 20 | 70 | +5 | 18 | C. | Production | | | | MM2147-3 | Static | 180 | 30 | 55 | +5 | 18 | С | Production | | | | MM2147L | Static | 140 | 10 | 70 | +5 | 18 | С | Production | | | | MM2147L-1 | Static | 140 | 10 | 90 | + 5 | 18 | С | Production | | | 1 | NMC2141 | Static | 120 | 15 | 120 | +5 | 18 | С | Preview | | | | NMC5257A | Static | 120 | 120 | 120 | +5 | 18 | С | Preview | | | | MM5257 | Static | * 90 | 90 | 450 | +5 | 18 | С | Production | | | | MM5257L | Static | 65 | 65 | 450 | +5 | 18 | C | Production | | | | MM5257-2 | Static | 90 | 90 | 200 | +5 | 18 | С | Production | | | | MM5257-2L | Static | 65 | 65 | 200 | + 5 | 18 | C | Production | | 4,096 | 4,096 × 1 | MM5257-3 | Static | 90 | 90 | 300 | +5 | 18 | С | Production | | | | MM5257-3L | Static | 65 | 65 | 300 | +5 | 18 | C | Production | | | | MM4280 | Dynamic | 60 | ≈0 | 270 | ± 5, + 12 | 22 | 1 | Production | | | Į | MM5280 | Dynamic | 60 | ≈0 | 200 | ± 5, + 12 | 22 | С | Production | | | | MM5280-5 | Dynamic | 60 | ≈0 | 270 | ±5, +12 | 22 | С | Production | | | 1,024 × 4 | NMC2148 | Static | 160 | 20 | 70 | +5 | 18 | C | Preview | | | | NMC2148-3 | Static | 180 | 30 | 55 | +5 | 18 | С | Preview | | | | NMC2148L | Static | 140 | 10 | 70 | +5 | 18 | C | Preview | | | | NMC2142A | Static | 50 | 50 | 120 | +5 | 20 | C | Preview | | | ì | NMC2142AP | Static | 15 | 15 | 120 | +5 | 20 | С | Preview | | | l : | NMC2114A | Static | 50 | 50 | 120 | +5 | 20 | C | Preview | | | } | NMC2114AP | Static | 50 | 15 | 120 | +5 | 18 | С | Preview | | | l | MM2114 | Static | 100 | 100 | 450 | +5 | 18 | C | Production | | | i ' | MM2114L | Static | 70 | 70 | 450 | +5 | 18 | C | Production | | | | MM2114-2 | Static . | 100 | 100 | 200 | +5 | 18 | С | Production | | | , | MM2114-2L | Static | 70 | 70 | 200 | +5 | 18 | С | Production | | | | MM2114-3 | Static | 100 | 100 | 300 | +5 | 18 | С | Production | | | | MM2114-3L | Static | 70 | 70 | 300 | +5 | 18 | C | Production | | 1,024 | 1,024 × 1 | MM2102A | Static | 50 | 50 | 350 | +5 | 16 | С | Production | | | [ | MM2102A-L | Static | 33 | 33 | 350 | +5 | 16 | С | Production | | | | MM2102A-2 | Static | 50 | 50 | 250 | +5 | 16 | С | Production | | | j i | MM2102A-2L | Static | .33 | 33 | 250 | +5 | 16 | С | Production | | | ] | MM2102A-4 | Static | 50 | 50 | 450 | +5 | 16 | С | Production | | | | MM2102A-4L | | 33 | 33 | 450 | +5 | 16 | С | Production | | | | MM2102A-6 | Static | 50 | 50 | 650 | +5 | 16 | С | Production | | | 1 | MM2102A-6L | Static | 33 | 33 | 650 | +5 | 16 | С | Production | <sup>\*</sup>C=0°C to 70°C I=-40°C to +85°C <sup>\* \*</sup>See Definition of Terms # **CMOS RAM Selection Guide** | Size | Organization | Part No. | Max<br>Supply<br>Current (mA) | Standby<br>Current<br>(nA) | Max<br>Access<br>Time<br>(ns) | Supply<br>Voltage<br>(V) | Pkg | Temp*<br>Range | Status* | |-------|--------------|------------|-------------------------------|----------------------------|-------------------------------|--------------------------|-----|----------------|-------------| | 4,096 | 4,096 × 1 | NMC6504-9 | 7 | 50 | 320 | +5 | 18 | ı | Preliminary | | | 1 | NMC6504-5 | 7 | 500 | 370 | +5 | 18 | С | Preliminary | | | 1,024 × 4 | NMC6514-2 | 7 | 50 | 320 | +5 | 18 | M | Preliminary | | | 1 . | NMC6514-9 | 7 ' | 50 | 320 | +5 | 18 | 1. | Preliminary | | | | NMC6514-5 | 7 | 500 | 370 | +5 | 18 | _ C | Preliminary | | 1,024 | 1,024 × 1 | NMC6508B-2 | 4 | 10 | 180 | +5 | 16 | M | Production | | | 1 | NMC6508-2 | ] 4 | 10 | 250 | + 5 | 16 | M | Production | | | | NMC6508B-9 | 4 | 10 | 180 | + 5 | 16 | 1 | Production | | | } | NMC6508-9 | 4 | 10 | 250 | +5 | 16 | 1 | Production | | | 1 | NMC6508-5 | 4 | 100 | 310 | +5 | 16 | С | Production | | | .1 | MM54C929 | 4 | 20 | 265 | +5 | 16 | М | Production | | | | MM74C929 | 4 | 10 | 240 | +5 | 16 | 1 | Production | | | | MM74C929-3 | 4 | 100 | 315 | +5 | 16 | 1 | Production | | | | NMC6518B-2 | 4 | 10 | 180 | +5 | 18 | M | Production | | | | NMC6518-2 | 4 | 10 | 250 | +5 | 18 | М | Production | | | | NMC6518B-9 | 4 | 10 | 180 | +5 | 18 | 1 | Production | | | | NMC6518-9 | 4 | 10 | 250 | +5 | 18 | | Production | | | | NMC6518-5 | 4 | 100 | 310 | ÷5 | 18 | С | Production | | | 1 | MM54C930 | 4 | 20 | 265 | +5 | 18 | м | Production | | | | MM74C930 | 4 | 10 | 240 | +5 | 18 | 1 | Production | | | , | MM74C930-3 | 4 | 100 | 315 | +5 | 18 | 1 | Production | | | 256 × 4 | NMC6551B-2 | 4 | 10 | 220 | +5 | 22 | М | Production | | | · | NMC6551-2 | 4 | 10 | 300 | +5 | 22 | M | Production | | | | NMC6551B-9 | 4 | 10 | 220 | +5 | 22 | 1 | Production | | 1,024 | 256×4 | NMC6551-9 | 4 | 10 | 300 | +5 | 22 | | Production | | | | NMC6551-5 | 4 | 10 | 360 | +5 | 22 | С | Production | | | | MM54C921 | 4 | 20 | 275 | +5 | 22 | М | Production | | | | MM74C921 | 4 | 10 | 250 | +5 | 22 | ł i | Production | | | | MM74C921-3 | 4 | 100 | 325 | +5 | 22 | l i | Production | | | | NMC6552B-2 | 4 | 10 | 220 | +5 | 18 | М | Production | | | | NMC6552-2 | 4 | 10 | 300 | +5 | 18 | М | Production | | | | NMC6552B-9 | 4 | 10 | 220 | + 5 | 18 | 1 | Production | | | { | NMC6552-9 | 4 | 10 | 300 | +5 | 18 | 1 | Production | | | | NMC6552-5 | 4 | 100 | 360 | +5 | 18 | C | Production | | | | MM54C920 | 4 | 20 | 275 | +5 | 22 | М | Production | | | | MM74C920 | 4 | 10 | 250 | +5 | 22 | 1 1 | Production | | | | MM74C920-3 | 4 | 100 | 325 | +5 | 22 | lı | Production | <sup>\*</sup>C=0°C to +70°C |= -40°C to +85°C M=-55°C to +125°C <sup>\* \*</sup>See Definition of Terms # **MOS EPROM Selection Guide** | Size | Organization | Part No. | Max<br>Supply<br>Current (mA) | Standby<br>Current<br>(mA) | Max<br>Access<br>Time<br>(ns) | Supply<br>Voltage<br>(V) | Pkg | Temp*<br>Range | Status** | |--------|--------------|-----------|-------------------------------|----------------------------|-------------------------------|--------------------------|-----|----------------|--------------| | 65,536 | 8,192×8 | NMC2564 | 180 | 30 | 450 | +5 | 28 | С | Preview | | 32,768 | 4,096×8 | NMC2732 | 150 | 30 | 450 | +5 | 24 | С | Preliminary | | | } | NMC2532 | 150 | 30 | 450 | +5 | 24 | С | Advance Info | | 16,384 | 2,048×8 | NMC27C16 | 10/MHz | 0.05 | 450 | +5 | 24 | С | Preview | | | I | MM2716M | 115 | 30 | 450 | +5 | 24 | М | Production | | | | MM2716E | 100 | 25 | 450 | +5 | 24 | ı | Production | | | | MM2716 | 100 | 25 | 450 | +5 | 24 | c | Production | | | | MM2716-1 | 100 | · 25 | 350 | +5 | 24 | С | Production | | | J | MM2716-2 | 100 | 25 | 390 | +5 | 24 | c | Production | | 8,192 | 1,024×8 | MM2758A | 100 | 25 | 450 | +5 | 24 | С | Production | | | | MM2758A-1 | 100 | 25 | 350 | +5 | 24 | С | Production | | | | MM2758B | 100 | 25 | 450 | +5 | 24 | С | Production | | | | MM2758B-1 | 100 | 25 | 350 | . +5 | 24 | С | Production | | | | MM2708M | 65 | 65 | 450 | ±5, +12 | 24 | М | Production | | | | MM2708 | 65 | 65 | 450 | ± 5, + 12 | 24 | C | Production | | | | MM2708-1 | 65 | 65 | 350 | ± 5, + 12 | 24 | C | Production | | 4,096 | 512×8 | MM4204 | 52 | 12 | 1250 | ±5, -12 | 24 | М | Production | | | | MM5204 | 42 | 10 | 1000 | + 5, - 12 | 24 | C | Production | | | i | MM5204-1 | 42 | -10 | 700 | ±5, -12 | 24 | С | Production | | 2,048 | 512 × 4 | MM4203 | 55 | 55 | 1000 | ±5, -12 | 24 | М | Production | | | | MM5203 | 55 | 55 | 1000 | ± 5, - 12 | 24 | С | Production | | | 256 × 8 | MM4203 | 55 | 55 | 1000 | ±5, -12 | 24 | М | Production | | | | MM5203 | 55 | 55 | 1000 | ±5, -12 | 24 | С | Production | | | | MM1702A | 60 | 60 | 1000 | ±5, -9 | 24 | С | Production | <sup>\*</sup>C=0°C to +70°C I=-40°C to +85°C M = -55°C to +125°C \* \*See Definition of Terms # **Bipolar PROM Selection Guide** | Size | Organiz | ation | Package | Part Number | Maximum<br>Supply<br>Current<br>(mA) | Maximum<br>Access<br>Time<br>(ns) | Temp*<br>Range | Status** | | |--------|---------|-------|---------|-------------|--------------------------------------|-----------------------------------|----------------|------------|--| | 16,384 | 2k×8 | ос | 24 | DM77S190 | 185 | 100 | М | Preliminan | | | | | ос | 24 | DM87S190 | 175 | 80 | l c | Preliminan | | | | | TS | 24 | DM77S191 | 185 | 100 | М | Preliminar | | | | | TS | 24 | DM87S191 | 175 | 80 | С | Preliminar | | | 8,192 | 2k × 4 | ОС | 18 | DM77S184 | 140 | 75 | М | Production | | | · | | oc | 18 | DM87S184 | 140 | 60 | С | Production | | | | | TS | 18 | DM77S185 | 140 | 75 | М | Production | | | | | TS | 18 | DM87S185 | 140 | 60 | С | Production | | | | 1k×8 | ОС | 24 | DM77S180 | 160 | 90 | М | Preliminar | | | | | ос | 24 | DM87S180 | 160 | 70 | С | Preliminar | | | | | TS | 24 | DM77S181 | 160 | 90 | М | Preliminar | | | | | TS | 24 | . DM87S181 | 160 | 70 | С | Preliminar | | | 4,096 | 1k×4 | ОС | 18 | DM54S572 | 140 | 75 | М | Production | | | | | oc | 18 | DM74S572 | 140 | 60 | С | Production | | | | | TS | 18 | DM54S573 | 140 | . 75 | М | Production | | | | | TS | 18 | DM74S573 | 140 | 60 | С | Production | | | | 512×8 | ОС | 20 | DM54S473 | 155 | 75 | М | Production | | | - 1 | | ОС | 20 | DM74S473 | 155 | 60 | С | Production | | | | | TS | 20 | DM54S472 | 155 | 75 | м | Production | | | 2.5 | | TS | 20 | DM74S472 | 155 | 60 | , c | Production | | | | | oc | 24 | DM54S475 | 170 | 75 | М | Production | | | | | OC. | 24 | DM74S475 | 170 | 65 | C | Production | | | - | | TS | 24 | DM54S474 | 170 | 75 | М | Production | | | ļ | * | TS | 24 | DM74S474 | 170 | 65 | с | Production | | | 2,048 | 512×4 | ОС | 16 | DM54S570 | 130 | 65 | М | Production | | | | | oc | 16 | DM74S570 | 130 | 55 | c | Production | | | | | TS | 16 | DM54S571 | 130 | 65 | м | Production | | | ł | | TS | 16 | DM74S571 | 130 | 55 | С | Production | | | 1,024 | 256 × 4 | ОС | 16 | DM54S387 | 130 | 60 | М | Production | | | | | oc | 16 | DM74S387 | 130 | 50 | С | Production | | | 1 | | TS | 16 | DM54S287 | 130 | 60 | М | Production | | | | | TS | 16 | DM74S287 | 130 | 50 | С | Production | | | 256 | 32×8 | ос | 16 | DM54S188 | 110 | 45 | M | Production | | | | | ос | 16 | DM74S188 | 110 | 35 | С | Production | | | İ | | TS | 16 | DM54S288 | 110 | 45 | М | Production | | | | | TS | 16 | DM74S288 | 110 | 35 | C | Production | | | | | ос | 16 | DM77S188 | 140 | 20 | М | Preview | | | | ; | ос | 16 | DM87S188 | 140 | 15 | С | Preview | | | | | TS | 16 | DM77S288 | 140 | 20 | М | Preview | | | | | TS | 16 | DM87S288 | 140 | 15 | l c | Preview | | <sup>\*</sup>C = 0°C to +70°C M = -55°C to +125°C <sup>\*\*</sup>See Definition of Terms # **MOS ROM Selection Guide** | Size | Organization | Part No. | Max<br>Supply<br>Current (mA) | Max<br>Access<br>Time<br>(ns) | Supply<br>Voltage<br>(V) | Pkg | Temp*<br>Range | Status** | |--------|--------------|----------|-------------------------------|-------------------------------|--------------------------|-----|----------------|------------| | 65,536 | 8,192×8 | MM52164 | 130 | 450 | +5 | 24 | С | Production | | • | <b>'</b> | MM52264 | 50 | 300 | +5 | 24 | С | Preview | | 32,768 | 4,096 × 8 | MM52132 | 130 | 450 | +5 | 24 | С | Production | | 16,384 | 2,048×8 | MM52116 | 100 | 450 | +5 | 24 | С | Production | | 4,096 | 1,024×4 | MM4232 | 37 | 1000 | +5, -12 | 24 | М | Production | | , | , | MM5232 | 37 | 1000 | +5, -12 | 24 | С | Production | | | 512×8 | MM4214 | 37 | 1000 | +5, -12 | 24 | М | Production | | | | MM5214 | 37 | 1000 | +5, -12 | 24 | С | Production | | | | MM4232 | 37 | 1000 | +5, -12 | 24 | М | Production | | | | MM5232 | 37 | 1000 | +5, -12 | 24 | - М | Production | | 2,048 | 512×4 | MM4213 | 35 | 850 | +5, -12 | 24 | М | Production | | , | | MM5213 | 35 | 850 | +5, -12 | 24 | С | Production | | | | MM4230 | 40 | 725 | ± 12 | 24 | М | Production | | | | MM5230 | 40 | 725 | ± 12 | 24 | C | Production | | | | MM4231 | 30 | 950 | +5, -12 | 24 | М | Production | | | | MM5231 | 30 | 950 | +5, -12 | 24 | C | Production | | | 256×8 | MM4213 | 35 | 850 | +5, -12 | 24 | М | Production | | | | MM5213 | 35 | 850 | +5, -12 | 24 | С | Production | | | | MM4230 | 40 | 725 | ± 12 | 24 | М | Production | | | | MM5230 | 40 | 725 | ± 12 | 24 | С | Production | | | | MM4231 | 30 | 950 | +5, -12 | 24 | - M | Production | | | | MM5231 | 30 | 950 | +5, -12 | 24 | С | Production | | 1,024 | 256×4 | MM4220 | 25 | 650 | ± 12 | 24 | М | Production | | | | MM5220 | 25 | 650 | ± 12 | 24 | С | Production | | | | MM4221 | 12 | 950 | +5, -12 | 24 | M | Production | | | | MM5221 | 12 | 950 | +5, -12 | 24 | С | Production | | | 128×8 | MM4220 | 25 | 650 | ± 12 | 24 | М | Production | | | | MM5220 | 25 | 650 | ± 12 | 24 | С | Production | | | ł | MM4221 | 12 | 950 | +5, -12 | 24 | М | Production | | | ļ | MM5221 | 12 | 950 | +5, -12 | 24 | C | Production | <sup>\*</sup>C = 0°C to +70°C $M = -55^{\circ}C \text{ to } + 125^{\circ}C$ <sup>\* \*</sup> See Definition of Terms | MOS | $R\Delta M$ | Cross | Reference | Guide | |-----|-------------|--------------|-------------|-------| | | | <b>UIU33</b> | 11010101100 | duide | | Size | Org | Pkg | Operation | National | AMD | FSC | Fujitsu | Hitachi | Intel | Mostek | Motorola | NEC | Synertec | TI | Zilog | |--------|------------|-----|-----------|-----------|------|------|---------|---------|-------|--------|----------|---------|----------|---------|-------| | 65,536 | 65,536 × 1 | 16 | Dynamic | NMC4164 | | | | | 2164 | MK4164 | MCM4164 | | | TMS4164 | | | 16,384 | 16,384 × 1 | 16 | Dynamic | NMC5295 | | | | | 2118 | MK4516 | | | | | | | - | | 16 | Dynamic | MM5290 | | F16K | MB8116 | HM4716 | 2117 | MK4116 | MCM4116 | μPD416 | | TMS4116 | Z6116 | | 8,192 | 8,192×1 | 16 | Dynamic | MM5298 | | | | | 2109 | MK4108 | | | | | | | 4,096 | 4,096 × 1 | 18 | Static | NMC2147 | 9147 | | MBM2147 | HM4847 | 2147 | | MCM2147 | μPD2147 | SY2147 | | | | | | 18 | Static | NMC2141 | | | | | 2141 | | | | | | | | - | | 18 | Static | MM5257 | 4044 | | | | | | MCM6641 | | | TMS4044 | | | - 1 | | 22 | Dynamic | MM5280 | 9060 | | MB8107 | HM4711 | 2107 | | MCM6605 | μPD411 | | TMS4060 | | | | 1,024 × 4 | 18 | Static | NMC2148 | | | | | 2148 | | | | | | | | | | 20 | Static | NMC2142A | | | | | 2142 | | - | | | | | | | | 20 | Static | NMC2142AP | | | | · | | | | , | · | | | | | | 18 | Static | NMC2114A | • | | | | 2114A | | | | | | | | | | 18 | Static | NMC2114AP | | | 1 | | | | | | | | | | | | 18 | Static | MM2114 | 9114 | 2114 | MD8114 | HM2114 | 2114 | | MCM2114 | | SY2114 | TMS4045 | | | 1,024 | 1,024 × 1 | 16 | Static | MM2102A | 9102 | 2102 | | | 2102A | | | μPD2102 | | | | # **CMOS RAM Cross Reference Guide** | Size | Organization | Pkg | National<br>(Present) | National<br>(Previous) | AMI | Harris | Hitachi | Intersil | Intel | NEC | RCA | Synertec | TI | Toshiba | |-------|--------------|-----|-----------------------|------------------------|-------|--------|---------|----------|-------|------|------|----------|-------|---------| | 4,096 | 4,096 × 1 | 18 | NMC6504 | | | 6504 | | IM6504 | | | | | | 54104 | | | 1,024 × 4 | 18 | NMC6514 | | | 6514 | | IM6514 | | | 5114 | | | 5047 | | 2,048 | 2,048 × 1 | 18 | NMC6503 | | | 6503 | | | | | | | | | | | 512×4 | 18 | NMC6513 | | | 6513 | | | | | | | | - | | 1,024 | 1,024 × 1 | 16 | NMC6508 | 74C929 | 56508 | 6508 | | 1M6508 | | 6508 | 5001 | 5102 | 6508 | 5508 | | | | 18 | NMC6518 | 74C930 | | 6518 | | IM6518 | | | | | | | | | 256 × 4 | 16 | , | | | 6562 | | | | | | 5112 | | | | | | 18 | NMC6552 | 74C921 | | | | | | | | | | | | | | 18 | | | | 6561 | | IM6561 | 1 1 | | l | 5111 | | | | | | 22 | NMC6551 | 74C920 | | 6551 | | IM6551 | | | 1 | 1 : | | | | | | 22 | | | 55101 | 6501 | 35101 | | 5101 | 5101 | 5040 | 5101 | ·5101 | 5501 | # **MOS EPROM Cross Reference Guide** | Size | Org | Pkg. | National | AMD | Fairchild | Fujitsu | Hitachi | Intel | Mostek | Motorola | NEC | Synertec | Ti | |--------|-----------|------|----------|------|-----------|---------|----------|-------|--------|----------|---------|----------|---------| | 65,536 | 8,192×8 | 28 | NMC2564 | | | | | | | | | | 2564 | | 32,768 | 4,096 × 8 | 24 | NMC2532 | | | | | | | | | | 2532 | | | | 24 | NMC2732 | | | | | 2732 | | | | 1 | | | 16,384 | 2,048 × 8 | 24 | MM2716 | 2716 | 2716 | MBM2716 | HN42716 | 2716 | MK2716 | MCM2716 | μPD2716 | SY2716 | TMS2516 | | 8,192 | 1,024×8 | 24 | MM2758 | | | | | 2758 | | | | | | | | | 24 | MM2708 | 2708 | 2708 | MBM8518 | HN462708 | 2708 | | MCM2708 | | | TMS2708 | | 4,096 | 512×8 | 24 | MM5204 | | | | | | | | | | | | 2,048 | 512×4 | 24 | MM5203 | | | | | | | • | | | | | | 256×8 | 24 | MM5203 | | | | | | | | | | | | | | | MM1702A | | | | | 1702A | | | | [ | | # **Bipolar PROM Cross-Reference Guide** | Size | Org | , | Pkg | National | AMD | Fairchild | Harris | Intel | Intersil | ммі | Signetics | TI | Fujitsu | |--------|----------------|----|-----|----------|---------|-----------|------------|-------|----------|--------|-----------|----------|---------| | 16,384 | 2k×8 | ОС | 24 | DM87S190 | | | HM-76160-5 | | | | N82S190 | | | | | | TS | 24 | DM87S191 | | | HM-76161-5 | 3636 | | | N82S191 | | MB7138 | | 8,192 | 2k × 4 | ОС | 18 | DM87S184 | | | HM-7684-5 | | | | N82S184 | | | | | | TS | 18 | DM87S185 | | | HM-7685-5 | | | | N82S185 | | MB7128 | | | 1k×8 | ОС | 24 | DM87S180 | | 93450 | HM-7680-5 | 3608 | | 6380-1 | N82S180 | SN74S479 | | | | | TS | 24 | DM87S181 | | 93451 | HM-7681-5 | 3628 | | 6381-1 | N82S181 | SN74S478 | MB7032 | | 4,096 | 1k×4 | ОС | 18 | DM74S572 | AM27S32 | 93452 | HM-7642-5 | 3605 | IM5606C | 6352-1 | N82S136 | SN74S477 | | | | , | ŤS | 18 | DM74S573 | AM27S33 | 93453 | HM-7643-5 | 3625 | IM5626C | 6353-1 | N82S137 | SN74S476 | MB7122 | | | 512×8 | oc | 20 | DM74S473 | AM27S28 | | | | | 6348-1 | N82S146 | SN74S473 | | | | | TS | 20 | DM74S472 | AM27S29 | | | | | 6349-1 | N82S147 | SN74S472 | | | | | oc | 24 | DM74S475 | AM27S30 | 93438 | HM-7640-5 | 3604A | IM5605C | 6340-1 | N82S140 | SN74S475 | | | | | TS | 24 | DM74S474 | AM27S31 | 93448 | HM-7641-5 | 3624A | IM5625C | 6341-1 | N82S141 | SN74S474 | _ | | 2,048 | 512×4 | 00 | 16 | DM74S570 | AM27S12 | 93436 | HM-7620-5 | 3602 | IM5604C | 6305-1 | N82S130 | | MB7058 | | | | TS | 16 | DM74S571 | AM27S13 | 93446 | HM-7621-5 | 3622 | IM5624C | 6306-1 | N82S131 | | MB7053 | | 1,024 | $256 \times 4$ | ОС | 16 | DM74S387 | AM27S20 | 93417 | HM-7610-5 | 3601 | IM5603AC | 6300-1 | N82S126 | SN74S387 | MB7057 | | | | TS | 16 | DM74S287 | AM27S21 | 93427 | HM-7611-5 | 3621 | IM5623C | 6301-1 | N82S129 | SN74S287 | MB7052 | | 256 | 32×8 | ОС | 16 | DM74S188 | AM27S18 | | HM-7602-5 | | IM5600C | 6330-1 | N82S23 | SN74S188 | MB7056 | | | · . | TS | 16 | DM74S288 | AM27S19 | | HM-7603-5 | | IM5610C | 6331-1 | N82S123 | SN74S288 | MB7051 | | | <b>i</b> ' | oc | 16 | DM87S188 | ' | | | 1 | | | <u>'</u> | | | | | | TS | 16 | DM87S288 | | | | | | | | Į l | | ## Section 1 ## **NMOS RAMs** NMOS static and dynamic read/write memory devices constitute the majority of semiconductor memory worldwide consumption. National plays a leadership role in this area as a major supplier of products included in this section. In addition to the devices included here, National is developing more advanced higher density, high speed RAMs for future equipment designs. Contact your local National representative for further assistance. # National Semiconductor ## MM2102A, MM2102AL Family 1024-Bit (1024 × 1) Static RAMs #### **General Description** The MM2102A family of high speed 1024 x 1-bit static random access read/write memories is manufactured using N-channel depletion-mode silicon gate technology. Static storage cells eliminate the need for clocks or refresh circuitry and the resultant cost associated with them. Low threshold silicon gate N-channel technology allows complete DTL/TTL compatibility of all inputs and outputs as well as a single 5V supply. The separate chip enable input (CE) controlling the TRI-STATE® output allows easy memory expansion by OR-tying individual devices to a data bus. Data in and data out have the same polarity. In addition to the MM2102A, a low power version, the MM2102AL, is also available. This selection offers a maximum operating current of 33 mA and a guaranteed standby mode down to a power supply voltage of 1.5V. **NMOS RAMs** #### **Features** - Single 5V supply - All inputs and outputs directly DTL/TTL compatible - Static operation—no clocks or refresh - TRI-STATE output for bus interface - All inputs protected against static charge - Access time down to 250 ns #### **Block Diagram** #### **Truth Table** | CE | R/W | DIN | DOUT | MODE | |----|-----|-----|------|--------------| | Н | X | Х | Hi-Z | Not selected | | L | L | L | L | Write "0" | | L | L | Н | Н | Write "1" | | L | Н | Х | DOUT | Read | ### **Connection Diagram** Dual-In-Line Package 13 CE 12 DATA OUT 11 DATA IN 10 VCC - GND TOP VIEW Order Number: MM2102AJ-2L MM2102AJ-2 MM2102AJ-L MM2102AJ MM2102AJ-4L MM2102AJ-4 MM2102AJ-6L MM2102AJ-6 Order Number: MM2102AN-2L MM2102AN-2 MM2102AN-L MM2102AN MM2102AN-4L MM2102AN-4 MM2102AN-6L MM2102AN-6 See NS Package N16A ### Logic Symbol See NS Package J16A ## Absolute Maximum Ratings (Note 1) # **Operating Conditions** | Voltage at Any Pin | -0.5V to +7V | |------------------------------------------|-----------------| | Storage Temperature | -65°C to +150°C | | Power Dissipation | 1W | | Lead Temperature (Soldering, 10 seconds) | 300°C | | | | | | MIN | MAX | UNITS | |-----------------------------------|------|------|------------| | Supply Voltage (V <sub>CC</sub> ) | 4.75 | 5.25 | ′ <b>V</b> | | Ambient Temperature (TA) | 0 | +70 | °C | | Input Low Voltage | -0.5 | 8.0 | . <b>V</b> | | Input High Voltage | 2.0 | vcc | V | #### **DC Electrical Characteristics** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = \pm 5\%$ , unless otherwise specified. | SYMBOL | PARAMETER | CONDITION | MM21<br>MM21 | MM2102A,<br>MM2102A-2,<br>MM2102A-4,<br>MM2102A-6<br>MIN MAX | | 02A-L,<br>02A-2L,<br>02A-4L,<br>02A-6L<br>MAX | UNITS | |--------|------------------------|------------------------------------------------------------------|--------------|--------------------------------------------------------------|-----|-----------------------------------------------|-------| | ILI | Input Load Current | V <sub>IN</sub> = 0 to 5.25V | | 10 | | 10 | μΑ | | ILOH | Output Leakage Current | CE = 2V, V <sub>OUT</sub> = 2.4V | 1 | 5 | | 5 | μΑ | | ILOL | Output Leakage Current | CE = 2V, V <sub>OUT</sub> = 0.4V | 1 | -10 | | -10 | μΑ | | icc | Power Supply Current | All Inputs = 5.25V, Data Output Open, TA = 25°C | | 45 | | 31 | mA | | Icc, | Power Supply Current | All Inputs = 5.25V,<br>Data Output Open,<br>T <sub>A</sub> = 0°C | | 50 | i | 33 | mA | | VOL | Output Low Voltage | IOL = 3.2 mA | | 0.4 | | 0.4 | v · | | Voн | Output High Voltage | I <sub>OH</sub> = -200 μA | 2.4 | | 2.4 | | V | Note 1: "Absolute Maximum Ratings" are those values beyond which the device may be permanently damaged. They do not mean the device may be operated at these values. #### **AC Electrical Characteristics** (With standard load) $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ unless otherwise specified. | SYMBOL | PARAMETER | 1 | 02A-2,<br>02A-2L | MM2 | 102A,<br>102A-L | MM21 | 102A-4,<br>02A-4L | MM21 | 102A-6,<br>02A-6L | UNITS | |-------------------|------------------------------------------------------------|-----|------------------|-----|-----------------|------|-------------------|------|-------------------|-------| | | <u> </u> | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | READ CY | CLE (Figure 1) | | | | | | | | | | | tRC | Read Cycle | 250 | | 350 | | 450 | | 650 | | ns | | tA | Access Time | } | 250 | | 350 | | 450 | | 650 | ns | | tCO . | Chip Enable to Output<br>Time | , | 100 | | 150 | | 200 | | 200 | ns | | tOH1 | Previous Read Data Valid with Respect to Address | 40 | | 40 | | 40 | | 50 | · | ns | | <sup>†</sup> OH2 | Previous Read Data Valid<br>with Respect to Chip<br>Enable | 0 | | 0 | | 0 | | 0 | | ns | | WRITE CY | CLE (Figure 2) | | | | | | | | | | | twc | Write Cycle | 250 | | 350 | | 450 | | 650 | | ns | | tAW | Address to Write Set-Up | 20 | | 20 | | 20 | | 20 | ì | ns | | twp | Write Pulse Width | 100 | | 150 | | 200 | | 200 | ļ | ns | | twR | Write Recovery Time | 0 | | 0 | | 0 | | 0 | | ns | | tDW | Date Set-Up Time | 85 | | 125 | | 175 | | 175 | 1 | ns | | , t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tCW | Chip Enable To Write<br>Set-Up | 100 | | 150 | | 200 | | 200 | | ns | ### AC Electrical Characteristics TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | LIMIT | (pF) | | | | |--------------------------|-----------------------------------------------------|-------|------|--|--|--| | STINIBUL | FANAMETEN | TYP | MAX | | | | | CAPACITANCE <sup>2</sup> | | | | | | | | CIN | Input Capacitance (All Inputs V <sub>IN</sub> = 0V) | | 5 | | | | | COUT | Output Capacitance, VO = 0V | 4 | 6 | | | | Note 2: This parameter is guaranteed by periodic testing ## **AC Test Circuit** ## **Switching Time Waveforms** tAW DATA STABLE CHANGE CHANGE FIGURE 1. Read Cycle FIGURE 2. Write Cycle Note $\bigcirc$ : Input reference level for timing is 1.5V. Note $\overline{2}$ : $V_{OH} = 2V$ is reference level for output high. Note ③: V<sub>OL</sub> = 0.8V is reference level for output low. Note ④: Input rise and fall times are 10 ns. # Standby Characteristics TA = 0°C to +70°C | SYMBOL | PARAMETER CONDITIONS | | MM2102A, MM2102A-2,<br>MM2102A-4, MM2102-6 | | | MM2102A-L, MM2102A-2L,<br>MM2102A-4L, MM2102A-6L | | | UNITS | |----------|----------------------------------|---------------------------|--------------------------------------------|--------|-----|--------------------------------------------------|--------|-----|-------| | | | | MIN | TYP(3) | MAX | MIN | TYP(3) | MAX | | | $V_{PD}$ | VCC in Standby | | 1.5 | | | 1.5 | | | v | | VCES | CE Bias in Standby | 2 ≤ VPD ≤ VCCMAX | 2.0 | | | 2.0 | | | V | | VCES | CE Bias in Stand-by | 1.5 ≤ V <sub>PD</sub> ≤ 2 | VPD | · | | V <sub>PD</sub> . | | | v | | IPD1 | Standby Current | All Inputs = VPD = 1.5V | | , | 28 | | | 23 | mA | | IPD2 | Standby Current | All Inputs = VPD = 2V | | | 38 | | | 28 | mA | | tCP | Chip Deselect to<br>Standby Time | | 0 | | | 0 | | | ns | | tR | Recovery Time<br>(Note 4) | | tRC | | | <sup>t</sup> RC | | | ns | Note 3: Typical values at T<sub>A</sub> = 25°C. Note 4: tR= tRC = read cycle time. ## **Standby Waveforms** # National Semiconductor ## **NMOS RAMs** # MM2114, MM2114L Family 4096-Bit (1024 × 4) Static RAMs #### **General Description** The MM2114 family of 1024-word by 4-bit static random access memories is fabricated using N-channel silicon-gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided. The separate chip select input ( $\overline{CS}$ ) allows easy memory expansion by OR-tying individual devices to a data bus. #### **Features** - All inputs and outputs directly TTL compatible - Static operation—no clocks or refreshing required - Low power-225 mW typical - High speed—down to 200 ns access time - TRI-STATE® output for bus interface - Common Data In and Data Out pins - Single 5V supply - Standard 18-pin dual-in-line package #### **Connection Diagram** Order Number MM2114J-25L, MM2114J-25, MM2114J-2L, MM2114J-2, MM2114J, MM2114J-L, MM2114J-3L or MM2114J-3 See NS Package J18A Order Number MM2114N-2L, MM2114N-2, MM2114N, MM2114N-L, MM2114N-3L or MM2114N-3 See NS Package N18A #### Logic Symbol #### **Truth Table** | | CS | WE | 1/0 | MODE | |---|----|----|------|--------------| | ĺ | н | × | Hi-Z | Not Selected | | | L | L | Н | Write 1 | | j | L | L | L | Write 0 | | | L | Н | DOUT | Read | #### **Functional Description** Two pins control the operation of the MM2114. Chip Select ( $\overline{\text{CS}}$ ) enables write and read operations and controls TRI-STATING of the data-output buffer. Write Enable ( $\overline{\text{WE}}$ ) chooses between READ and WRITE modes and also controls output TRI-STATING. The truth table details the states produced by combinations of the $\overline{\text{CS}}$ and $\overline{\text{WE}}$ controls. READ-cycle timing is shown in the section on Switching Time Waveforms. $\overline{WE}$ is kept high. Independent of $\overline{CS}$ , any change in address code causes new data to be fetched and brought to the output buffer. $\overline{CS}$ must be low, however, for the output buffer to be enabled and transfer the data to the output pin. Address access time, $t_A$ , is the time required for an address change to produce new data at the output pin, assuming $\overline{CS}$ has enabled the output buffer prior to data arrival. Chip Select-to-output delay, $t_{CO}$ , is the time required for $\overline{CS}$ to enable the output buffer and transfer previously fetched data to the output pin. Operation with $\overline{CS}$ continuously held low is permissible. WRITE-cycle timing is shown in the section on Switching Time Waveforms. Writing occurs only during the time both $\overline{CS}$ and $\overline{WE}$ are low. Minimum write pulse width, twp, refers to this simultaneous low region. Data set-up and hold times are measured with respect to whichever control first rises. Successive write operations may be performed with $\overline{CS}$ continuously held low. $\overline{WE}$ then is used to terminate WRITE between address changes. Alternatively, $\overline{WE}$ may be held low for successive WRITES and $\overline{CS}$ used for WRITE interruption between address change. In any event, either WE or $\overline{\text{CS}}$ (or both) must be high during address transitions to prevent erroneous WRITE. #### **Block Diagram** ### **Absolute Maximum Ratings** ### **Operating Conditions** Voltage at Any Pin -0.5V to +7V Storage Temperature -65°C to +150°C Power Dissipation 1W Lead Temperature (Soldering, 10 seconds) 300°C ### DC Electrical Characteristics $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ | SYMBOL | PARAMETER | CONDITIONS | MM2114<br>MM2114-2<br>MM2114-25<br>MM2114-3 | | MM2<br>MM21<br>MM21<br>MM2 | UNITS | | |-----------------|----------------------------|---------------------------------------------------|---------------------------------------------|-----|----------------------------|-------|----| | | | | MIN | MAX | MIN | MAX | 1 | | VIH | Logical "1" Input Voltage | | 2.0 | Vcc | 2.0 | Vcc | V | | VIL | Logical "O" Input Voltage | | -0.5 | 0.8 | -0.5 | 0.8 | V | | Voн | Logical "1" Output Voltage | I <sub>OH</sub> = -1.0 mA | 2.4 | | 2.4 | | V | | Vol | Logical "0" Output Voltage | I <sub>OL</sub> = 2.1 mA | | 0.4 | | 0.4 | V | | <sup>1</sup> L1 | Input Load Current | V <sub>IN</sub> = 0 to 5.25V | -10 | 10 | -10 | 10 | μΑ | | <sup>1</sup> LO | Output Leakage Current | V <sub>O</sub> = 4V to 0.4V, CS = V <sub>IH</sub> | -10 | 10 | -10 | 10 | μΑ | | ICC1 | Power Supply Current | All Inputs = 5.25V, T <sub>A</sub> = 25°C | | 95 | | 65 | mA | | ICC2 | Power Supply Current | All Inputs = 5.25V, TA = 0°C | | 100 | | 70 | mA | ### AC Electrical Characteristics $T_A = 0^{\circ}C$ to +70°C, $V_{CC} = 5V \pm 5\%$ , (Note 2) | SYMBOL | PARAMETER | MM2114-2<br>MM2114-2L | | MM2114-25<br>MM2114-25L | | MM2114-3<br>MM2114-3L | | MM2114<br>MM2114-L | | UNITS | |--------|-----------------------------------------|-----------------------|-----|-------------------------|-----|-----------------------|-----|--------------------|-----|-------| | | · | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | READ | CYCLE | <u> </u> | | | | | | | | | | †RC | Read Cycle Time (WE = V <sub>IH</sub> ) | 200 | | 250 | | 300 | | 450 | | ns | | tA | Access Time | | 200 | | 250 | | 300 | | 450 | ns | | tco | Chip Select to Output Valid | | 70 | | 90 | | 100 | | 120 | ns | | tCX | Chip Select to Output Active | 20 | | 20 | | 20 | | 20 | | ns | | tCOT | Chip Select to Output TRI-STATE | 0 | 40 | 0 | 60 | 0 | 80 | 0 | 100 | ns | | toha | Output Hold from Address Change | . 10 | | 10 | | 10 | | 10 | | ns | | WRITI | E CYCLE | | | | | | | | | | | tWC | Write Cycle Time | 200 | | 250 | | 300 | | 450 | | ns | | tWP | Write Pulse Width | 100 | | 125 | | 150 | | 200 | | ns | | twR | Write Recovery Time | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data Set-Up Time | 100 | | 125 | | 150 | | 200 | | ns | | †DH ' | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | twoT | Write Enable to Output TRI-STATE | 0 | 40 | 0 | 60 | 0 | 80 | 0 | 100 | ns | | tWO | Write Enable to Output Valid | | 80 | | 90 | | 100 | | 120 | ns | ## Capacitance $T_A = 25^{\circ}C$ , f = 1 MHz, (Note 3) | SYMBOL | PARAMETER | CONDITIONS | MM2<br>MM21<br>MM21<br>MM2 | 114-2<br>14-25 | MM2<br>MM21<br>MM21<br>MM2 | UNITS | | |--------|--------------------|---------------------------------|----------------------------|----------------|----------------------------|-------|------| | _ | | | MIN | MAX | MIN | MAX | } | | CIN | Input Capacitance | All Inputs V <sub>IN</sub> = 0V | | 5 | | 5 | . pF | | COUT | Output Capacitance | VO = 0V | | 10 | | 10 | pF | Note 1: Typical values at $T_A = 25^{\circ} C$ . Note 2: All input transitions $\leq$ 10 ns. Timing referenced to V<sub>IL</sub>(MAX) or V<sub>IH</sub>(MIN) for inputs, 0.8V and 2V for output. For test purposes, input levels should swing between 0V and 3V. Output load = 1 TTL gate and C<sub>L</sub> = 100 pF. Note 3: This parameter is guaranteed by periodic testing. ## **Switching Time Waveforms** Note 1: $\overline{WE}$ is high during a read cycle ( $\overline{WE} \ge V_{IH(MIN)}$ ). Note 2: twp defines the period when both CS and WE are low. tAW is referenced to the later of CS or WE going low while tDS, tDH and twp are referenced to the earlier of CS or WE going high. two are referenced to WE with CS low. Note 3: Either WE or CS (or both) must be high during address transitions to prevent erroneous write. ### **NMOS RAMs** ## MM2147/MM2147L Family 4096 × 1 Static RAMs ### **General Description** The MM2147 is a 4096-word by 1-bit static random access memory fabricated using N-channel silicon-gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data. The separate chip select input automatically switches the part to its low power standby mode. The output is held in a high impedance state during write to simplify common I/O applications. #### **Features** - All inputs and outputs directly TTL compatible - Static operation—no clocks or refreshing required - Automatic power down - High speed down to 55 ns access time - TRI-STATE® output for bus interface - Separate Data In and Data Out pins - Single +5V supply - Standard 18-pin dual-in-line package #### **Functional Description** Two pins control the operation of the MM2147. Chip select enables write and read operations, deselects the device putting it in the low power standby mode, and controls TRI-STATING of the data-output buffer. Write enable chooses between READ and WRITE modes and also controls output TRI-STATING. The truth table details the states produced by combinations of the controls. READ-cycle timing is shown in the section on Switching Time Waveforms. Write enable is kept high. Independent of chip select any change in address code causes new data to be fetched and brought to the output buffer. Chip select must be low, however, for the output buffer to be enabled and transfer the data to the output pin. Address access time is the time required for an address change to produce new data at the output pin, assuming chip select has enabled the output buffer prior to data arrival. Chip select access time is the time required for chip select to enable the output buffer and transfer previously fetched data to the output pin. Operation with chip select continuously held low is permissible. WRITE-cycle timing is shown in the section on Switching Time Waveforms. Writing occurs only during the time both chip select and write enable are low. Minimum write pulse width refers to this simultaneous low region. Data set-up and hold times are measured with respect to whichever control first rises. Successive write operations may be performed with chip select continuously held low. Write enable then is used to terminate WRITE between address changes. Alternatively, write enable may be held low for successive WRITES and chip select used for write interruption between address change. In any event, either write enable or chip select (or both) must be high during address transitions to prevent erroneous WRITE. Standby operation allows data to be maintained with approximately 85% less current. The device automatically switches to the low power standby mode whenever it is deselected. #### **Block Diagram** \* ## **Absolute Maximum Ratings** -1.5V to +7V -65°C to +150°C 1.2W 20 mA Bias Temperature Range Lead Temperature (Soldering, 10 seconds) Voltage on any Pin Relative to VSS Storage Temperature Range Power Dissipation DC Output Current -10°C to +85°C 300° C ## **Operating Conditions** Supply Voltage (VCC) Ambient Temperature (TA) MIN 4.5 MAX UNITS 5.5 +70 °c ## DC Electrical Characteristics TA = 0°C to +70°C, VCC = 5V ±10% (Note 1) | 0.44501 | 040445750 | CONDITIONS | MM2 | 147-3 | мм | 2147 | | 147L<br>147L-1 | | |---------|-----------------------------------|--------------------------------------------------------------|------|-------|------|------|------|----------------|-------| | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | VIH | Logical "1" Input Voltage | | 2.0 | 6.0 | 2.0 | 6.0 | 2.0 | 6.0 | V | | VIL | Logical "O" Input Voltage | | -1.0 | 0.8 | -1.0 | 0.8 | -1.0 | 0.8 | ٧ | | VOH | Logical "1" Output Voltage | IOH = -4.0 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Logical "0" Output Voltage | IOL = 8.0 mA | | 0.4 | | 0.4 | | 0.4 | V | | ILI | Input Load Current | VIN = 0 to 5.25V,<br>VCC = Max | | 10 | | 10 | | 10 | μΑ | | IILO | Output Leakage Current | VO = 4.5V to Gnd,<br>$\overline{\text{CS}}$ = VIH, VCC = Max | | 50 | | 50 | | 50 | μΑ | | ICC1 | Power Supply Current | VCC = Max, $\overline{CS}$ = VIL,<br>Outputs Open, TA = 25°C | | 170 | ŕ | 150 | | 135 | mA | | ICC2 | Power Supply Current | VCC = Max, $\overline{CS}$ = VIL,<br>Outputs Open, TA = 0°C | | 180 | | 160 | | 140 | mA | | ISB | Standby Current | VCC = Min to Max,<br>$\overline{\text{CS}}$ = VIH | | 30 | | 20 | | 10 | mA | | IPO | Peak Power ON Current<br>(Note 2) | VCC = Gnd to VCC Min, CS = Lower of VCC or VIH (MIN) | | 70 | | 50 | | 30 | mA | ## Capacitance TA = 25°C, f = 1 MHz (Note 3) | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNITS | |--------|--------------------|---------------------|-----|------------|-------| | CIN | Input Capacitance | All Inputs VIN = 0V | | , <b>5</b> | pF | | COUT | Output Capacitance | VO = 0V | | 6 | pF | #### **AC Test Conditions** (Note 4) Input Pulse Levels Input Rise and Fall Times Input and Output Timing Reference Levels Output Load Gnd to 3.5V ≤ 10 ns 1.5V See Figure 1 FIGURE 1. Output Load FIGURE 2. Power On Current 0.6 NORMALIZED ICC Note 1: Guaranteed with transverse air flow greater than 400 linear feet per minute. Note 2: A pull-up resistor to VCC on the chip select input is required to keep the device deselected or power on current approaches ICC active (see Figure 2). Note 3: This parameter is guaranteed by periodic testing. Note 4: This device requires a 500 ns time delay after VCC reaches the specified minimum limit to ensure proper operation after power on. This allows the internally generated substrate bias to reach its functional level. # Read Cycle AC Electrical Characteristics $TA = 0^{\circ}C$ to $+70^{\circ}C$ , $VCC = 5V \pm 10\%$ | SYME | BOL | 2.2 | MM | 2147-3 | MM2147, | MM2147L | MM2 | 147L-1 | | |-----------------|----------|--------------------------------------|-----|--------|---------|---------|-----|--------|-------| | ALTERNATE | STANDARD | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | tRC | TAVAV | Read Cycle Time | 55 | | 70 | | 90 | | ns | | tAA | TAVQV | Address Access Time | | 55 | | 70 | | 90 | ns | | †ASC1 | TSLQV1 | Chip Select Access Time (Note 5) | 1 | 55 | | 70 | | 90 | ns | | †ASC2 | TSLQV2 | Chip Select Access Time (Note 6) | | - 65 | | 80 | | 105 | ns | | 10Н | TAXQX | Output Hold from Address Change | 5 | | 5 | | 5 | | ns | | tLZ | TSLQX | Chip Selection to Output Active | 10 | | 10 | | 10 | | ns | | <sup>†</sup> HZ | TSHQZ | Chip Deselection to Output TRI-STATE | 0 | 40 | 0 | 40 | 0 | 50 | ns | | tPU | TSLICCH | Chip Selection to Power Up | 0 | | 0 | | 0 | | ns | | tPD | TSLICCL | Chip Deselection to Power Down | 1 | 30 | 1 | 30 | | 35 | ns | Note 5: Chip deselected for greater than 55 ns prior to selection. Note 6: Chip deselected for a finite time that is less than 55 ns prior to selection. # Read Cycle Waveforms\* #### Read Cycle No. 1 (Continuously Selected) #### Read Cycle No. 2 (Chip Select Switched) $\mbox{\ensuremath{\bigstar}}$ The symbols in parentheses are proposed industry standard. # Write Cycle AC Electrical Characteristics TA = $0^{\circ}$ C to $+70^{\circ}$ C, VCC = 5V $\pm 10\%$ | SYME | OL | PARAMETER | MM: | 2147-3 | MM2147, | MM2147L | MM2 | 147L-1 | | |-----------|----------------|---------------------------------|-----|--------|---------|---------|-----|--------|-------| | ALTERNATE | STANDARD | PARAINETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | tWC | TAVAV | Write Cycle Time | 55 | | 70 • | | 90 | | ns | | tCW | TSLWH | Chip Selection to End of Write | 45 | | 55 | | 60 | | ns | | tAW | TAVWH | Address Valid to End of Write | 45 | | 55 | | 60 | | ns | | †AS | TAVWL<br>TAVSL | Address Setup Time | 0 | | 0 | | 0 | | ns | | tWP | TWLWL. | Write Pulse Width | 35 | | 40 | | 60 | | ns | | twr | TWHAX | Write Recovery Time | 10 | | 15 | | 20 | | ns | | tDW | TDVWH | Data Valid to End of Write | 25 | | 30 | | 35 | | ns | | tDH | TWHDX | Data Hold Time | 10 | | 10 | | 10 | | ns | | twz | TWLQZ | Write Enabled to Output in Hi-Z | 0 | 30 | 0 | 35 | 0 | 40 | ns | | tDW | XDHWT | Output Active from End of Write | 0 | | 0 | | 0 | | ns | ## Write Cycle Waveforms\* (Note 7) #### Write Cycle No. 1 (WE Controlled) #### Write Cycle No. 2 (CS Controlled) Note 7: A write occurs during the coincidental low of $\overline{CS}$ and $\overline{WE}$ . The output remains TRI-STATE® if $\overline{CS}$ and $\overline{WE}$ go high simultaneously. $\overline{WE}$ or $\overline{CS}$ or both must be high during address transitions. <sup>\*</sup> The symbols in parentheses are proposed industry standard. ## **NMOS RAMs** # MM5257, MM5257L Family 4096-Bit (4096 × 1) Static ŘAMs #### General Description The MM5257 family of 4096-word by 1-bit static random access memories is fabricated using N-channel silicon-gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data. The separate chip enable input (CE) controlling the TRI-STATE® output allows easy memory expansion by OR-tying individual devices to a data bus. The output is held in a high impedance state during write to simplify common I/O applications. #### **Features** - All inputs and outputs directly TTL compatible - Static operation-no clocks or refreshing required - Low power-225 mW typical - High speed-down to 200 ns access time - TRI-STATE output for bus interface - Separate Data In and Data Out pins - Single +5V supply - Standard 18-pin dual-in-line package ## **Connection Diagram** ### Dual-In-Line Package #### **TOP VIEW** Order Number MM5257J, J-2, J-25, J-3, J-L, J-2L, J-25L or J-3L See NS Package J18A Order Number MM5257N, N-2, N-25, N-3, N-L, N-2L, N-25L, or N-3L See NS Package N18A ## Logic Symbol #### **Truth Table** | CE | WE | DI | DOUT | MODE | |----|----|----|------|--------------| | Н | Х | Х | Hi-Z | Not Selected | | L | L | Н | Hi-Z | Write 1 | | L | L | L | Hi-Z | Write 0 | | اد | Н | X | DOUT | Read | ## **Functional Description** Two pins control the operation of the MM5257. Chip Enable $(\overline{CE})$ enables write and read operations and controls TRI-STATING of the data-output buffer. Write Enable $(\overline{WE})$ chooses between READ and WRITE modes and also controls output TRI-STATING. The truth table details the states produced by combinations of the $\overline{CE}$ and $\overline{WE}$ controls. READ-cycle timing is shown in the section on Switching Time Waveforms. WE is kept high. Independent of CE, any change in address code causes new data to be fetched and brought to the output buffer. CE must be low, however, for the output buffer to be enabled and transfer the data to the output pin. Address access time, tA, is the time required for an address change to produce new data at the output pin, assuming CE has enabled the output buffer prior to data arrival. Chip Enable-to-output delay, tCO, is the time required for CE to enable the output buffer and transfer previously fetched data to the output pin. Operation with CE continuously held low is permissible. WRITE-cycle timing is shown in the section on Switching Time Waveforms. Writing occurs only during the time both $\overline{\text{CE}}$ and $\overline{\text{WE}}$ are low. Minimum write-pulse width, twp, refers to this simultaneous low region. Data set-up and hold times are measured with respect to whichever control first rises. Successive write operations may be performed with $\overline{\text{CE}}$ continuously held low. $\overline{\text{WE}}$ then is used to terminate WRITE between address changes. Alternatively, $\overline{\text{WE}}$ may be held low for successive WRITES and $\overline{\text{CE}}$ used for WRITE interruption between address change. In any event, either $\overline{WE}$ or $\overline{CE}$ (or both) must be high during address transitions to prevent erroneous WRITE. Stand-by operation allows data to be maintained with approximately 50% less operating current. The 2 requirements to guarantee data retention are: a) the power supply voltage must meet the condition $V_{CC} \geq 1.5V,$ and b) $\overline{CE}$ must be controlled; to disable the chip prior to reducing $V_{CC}$ , to keep it disabled during the time $V_{CC}$ is reduced, and to maintain the disabled state long enough after $V_{CC}$ is increased to normal for the chip to recover. These requirements are shown by the stand-by waveforms and characteristics. #### **Block Diagram** ## **Absolute Maximum Ratings** ## **Operating Conditions** Voltage on Any Pin Relative to V<sub>SS</sub> -0.3V to +7V Storage Temperature Range -65°C to +150°C Power Dissipation 1W Power Dissipation 1W Short-Circuit Output Current 50 mA Lead Temperature (Soldering, 10 seconds) 300°C ## **DC Electrical Characteristics** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ | SYMBOL | PARAMETER | CONDITIONS | MM5 | MM5257<br>MM5257-2<br>MM5257-25<br>MM5257-3<br>MIN MAX | | 257-L<br>257-2L<br>57-25L<br>257-3L<br>MAX | UNITS | |--------|----------------------------|----------------------------------------------------------------|------|--------------------------------------------------------|------|--------------------------------------------|-------| | VIH | Logical "1" Input Voltage | | 2.0 | Vcc | 2.0 | Vcc | V | | VIL | Logical "0" Input Voltage | | -0.5 | 0.8 | -0.5 | 0.8 | V | | Voн | Logical "1" Output Voltage | I <sub>OH</sub> = -200 μA | 2.4 | | 2.4 | | V | | VOL | Logical "0" Output Voltage | IOL = 2.1 mA | | 0.4 | | 0.4 | ٧ | | ILI | Input Load Current | V <sub>IN</sub> = 0 to 5.25V | -10 | 10 | -10 | 10 | μΑ | | ILO | Output Leakage Current | V <sub>O</sub> = 4V to 0.4V, $\overline{CE}$ = V <sub>IH</sub> | -10 | 10 | -10 | 10 | μΑ | | ICC · | Power Supply Current | All Inputs = $5.25V$ , $T_A = 25^{\circ}C$ | | 80 | | 55 | mA | | Icc | Power Supply Current | All Inputs = $5.25V$ , $T_A = 0^{\circ}C$ | | 90 | | 65 | mA | ## AC Electrical Characteristics $T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = 5V \pm 5\%, \text{ (Note 2)}$ | SYMBOL | PARAMETER | | 5257-2<br>257-2L | | 257-25<br>257-25L | | 5257-3<br>257-3L | | 5257<br>257-L | UNITS | |----------|-----------------------------------------|-----|------------------|-----|-------------------|-----|------------------|-----|---------------|----------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | <u> </u> | | READ CY | CLE | | | | | | | | | | | tRC | Read Cycle Time (WE = V <sub>IH</sub> ) | 200 | | 250 | | 300 | | 450 | | ns | | tΑ | Access Time | | 200 | | 250 | | 300 | | 450 | ns | | tCO | Chip Enable to Output Valid | | 80 | | 100 | | 150 | | 200 | ns | | tCOT | Chip Enable to Output TRI-STATE | 0 | 60 | 0 | 70 | 0 | 80 | 0 | 100 | ns | | tOHA | Output Hold from Address Change | 30 | | 30 | | 30 | | 30 | | ns | | WRITE CY | /CLE | | | | | | | | | | | tWC | Write Cycle Time | 200 | | 250 | | 300 | | 450 | | ns | | tWP | Write Pulse Width | 100 | | 100 | | 150 | | 200 | | ns | | twR | Write Recovery Time | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data Set-Up Time | 85 | | 85 | | 120 | | 175 | | ns | | tDH | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tWOT | Write Enable to Output TRI-STATE | 0 | 80 | 0 | 80 | 0 | 100 | 0 | 120 | ns | | two | Write Enable to Output Valid | | 80 | | 80 | | 100 | | 120 | ns | Note 1: Typical values at TA = 25°C. Note 2: All input transitions $\leq$ 10 ns. Timing referenced to $V_{IL}(MAX)$ or $V_{IH}(MIN)$ for inputs, 0.8V and 2V for output. For test purposes, input levels should swing between 0V and 3V. Output load = 1 TTL gate and $C_L$ = 50 pF. # **Switching Time Waveforms** Note 3: $\overline{WE}$ is high during a read cycle ( $\overline{WE} \ge V_{IH(MIN)}$ ). Note 4: twp defines the period when both CE and WE are low. tAW is referenced to the later of CE or WE going low while tDS, tDH and tWR are referenced to the earlier of CE or WE going high. tWOT and tWO are referenced to WE with CE low. Note 5: Either WE or CE (or both) must be high during address transitions to prevent erroneous write. рF # Standby Characteristics T<sub>A</sub> = 0°C to +70°C | SYMBOL | PARAMETER | CONDITIONS | MM5<br>MM52 | 5257<br>257-2<br>257-25<br>257-3 | MM5<br>MM52 | 257-L<br>257-2L<br>257-25L<br>257-3L | UNITS | |------------------|----------------------------------------------|---------------------------------|-----------------|----------------------------------|-----------------|--------------------------------------|-------| | | | | MIN | MAX | MIN | MAX | | | VPD | VCC in Stand-by | | 1.5 | | 1.5 | | V | | VCES | CE Bias in Stand-by | 2 \le VPD \le VCC(MAX) | 2.0 | | 2.0 | | V | | VCES | CE Bias in Stand-by | 1.5 ≤ V <sub>PD</sub> ≤ 2 | V <sub>PD</sub> | | V <sub>PD</sub> | | V | | IPD1 | Stand-by Current | All Inputs = VpD = 1.5V | | 70 | | 45 | mA | | I <sub>PD2</sub> | Stand-by Current | All Inputs = VpD = 2V | | 75 | | 50 | mA | | tCP | Chip Deselect to Stand-by Time | | 0 | | 0 | | ns | | tR | Recovery Time | | tRC | | tRC | | ns | | CAPACITA | NCE $T_A = 25^{\circ}C$ , $f = 1$ MHz, (Note | 6) | | | | | | | CIN | Input Capacitance | All Inputs V <sub>IN</sub> = 0V | | 5 | | 5 | pF | | | | | | | | | | $V_0 = 0V$ Note 6: This parameter is guaranteed by periodic testing. Output Capacitance # **Standby Waveforms** COUT ## NMOS RAMS PREVIEW # NMC2114A, NMC2114AP 4096-Bit (1024 × 4) Static RAMs ## **General Description** These 1024-word by 4-bit static random access memories are fabricated using N-channel silicon-gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided. The separate chip select input allows easy memory expansion by OR-tying individual devices to a data bus and automatically powers down the NMC2114AP. ## **Features** - All inputs and outputs directly TTL compatible - Static operation—no clocks or refreshing required - Low power—225 mW typical - High speed—120 ns max access time - TRI-STATE® output for bus interface - Common Data In and Data Out pins - Single 5V supply - Power down option NMC2114AP Units °C ## **Absolute Maximum Ratings** # **Operating Conditions** Max 5.5 +70 | Voltage at Any Pin with Respect to VSS | - 1.5V to +7V | Supply Voltage (VCC) | 4.5 | |------------------------------------------|-----------------|--------------------------|-----| | Storage Temperature | -65°C to +150°C | Ambient Temperature (TA) | 0 | | Temperature with Bias | -10°C to +85°C | | | | DC Output Current | 20 mA | | | | Power Dissipation | 1.2W | | | | Lead Temperature (Soldering, 10 seconds) | 300°C | | | ## DC Electrical Characteristics TA = 0 °C to +70 °C, VCC = 5V ± 10% | | | | NMC | 2114A | NMC2 | 114AP | | |--------|----------------------------------------|---------------------------------------------------|-------|-------|-------|-------|-------| | Symbol | Parameter | Conditions | Min | Max | Min | Max | Units | | ILI | Input Load Current<br>(All Input Pins) | VIN = 0V to 5.5V | | 10 | | 10 | μΑ | | ILO | I/O Leakage Current | <del>CS</del> = 2.4V,<br>VI/O = 0.4V to VCC | | 10 | | 10 | μΑ | | ICC1 | Power Supply Current | VIN = 5.5V, II/O = 0 mA,<br>TA = 25 °C | | 45 | | 45 | mA | | ICC2 | Power Supply Current | VIN = 5.5V, II/O = 0 mA,<br>TA = 0 °C | | 50 | | 50 | mA | | VIL | Input Low Voltage | | - 1.0 | 0.8 | - 1.0 | 0.8 | V | | VIH | Input High Voltage | | 2.0 | 6.0 | 2.0 | 6.0 | V | | IOL | Output Low Current | VOL = 0.4V | 8.0 | | 8.0 | | mA | | ЮН | Output High Current | VOH = 2.4V | - 4.0 | | - 4.0 | | mA | | IOS | Output Short Circuit Current | VI/O = VSS to VCC<br>(Note 1) | -120 | 120 | -120 | 120 | mA | | ISB | Standby Current | VCC = Min to Max,<br>CS = VIH | | ICC | | 15 | mA | | IPO | Peak Power-On Current | VCC = VSS to VCC Min CS = Lower of VCC or VIH Min | | ICC | | 15 | mA | ## Capacitance TA = 25 °C, f = 1.0 MHz (Note 2) | 0 | Sumbol Bonomaton | | NMC2114A | | NMC211 | Units | | |--------|--------------------------|------------|----------|-----|--------|-------|-------| | Symbol | Parameter | Conditions | Min | Max | Min | Max | Units | | CI/O | Input/Output Capacitance | VI/O = 0V | | 10 | | 10 | pF | | CIN | Input Capacitance | VIN = 0V | | 5 | | 5 | pF | ## AC Test Conditions (Note 3) Input Pulse Levels 0.8V to 2.4V Input Rise and Fall Times ≤ 10 ns Input and Output Timing Levels 1.5V Output Load 1 TTL Gate and CL = 100 pF Note 1: Maximum duration of 60 seconds. Note 2: This parameter is guaranteed by periodic testing. Note 3: These circuits require 500 µs time delay after VCC reaches the specified minimum limit to ensure proper operation after power on. This allows the internally generated substrate bias to reach its functional level. ## Read Cycle AC Electrical Characteristics TA = 0 °C to +70 °C, VCC = 5V ± 10% | Syı | mbol | Parameter | NMC | 2114A | NMC2 | 114AP | Units | |------------------|----------|--------------------------------------------|-----|-------|----------|-------|-------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | | t <sub>RC</sub> | TAVAV | Read Cycle Time | 120 | | 120 | | ns | | t <sub>A</sub> | TAVQV | Address Access Time | | 120 | | 120 | ns | | t <sub>CO</sub> | TSLQV | Chip Select Access Time<br>(Notes 4 and 5) | | 70 | <u>.</u> | 120 | ns | | t <sub>CX</sub> | TSLQX | Chip Select to Output Active | 20 | | 20 | | ns | | t <sub>OTD</sub> | TSHQZ | Chip Select to Output TRI-STATE® | | 60 | | 60 | ns | | t <sub>OHA</sub> | TAXQX | Output Hold from Address Change | 10 | | 10 | | ns | | t <sub>PU</sub> | TSLICCH | Chip Select to Power Up | | | 0 | | ns | | t <sub>PD</sub> | TSHICCL | Chip Select to Power Down | | | | 60 | ns | ## Read Cycle Waveforms\* Read Cycle 1 (Continuous Selection $\overline{CS} = VIL$ , $\overline{WE} = VIH$ ) #### Read Cycle 2 (Chip Select Switched, WE = VIH) (Note 5) Note 4: This parameter is increased by 10 ns for the NMC2114AP if the device is deselected for less than 55 ns. Note 5: Addresses must be valid coincident with or prior to the chip select transition from high to low for the NMC2114AP. Addresses must be valid 50 ns or more prior to the chip select transition from high to low for the NMC2114A. <sup>\*</sup> Symbols in parentheses are proposed industry standard. ## Write Cycle AC Electrical Characteristics (Note 6) TA = 0 °C to +70 °C, VCC = 5V ± 10% | Syı | mbol | Parameter | NMC | 2114A | NMC2 | 114AP | Units | |-------------------|----------------|----------------------------------|-----|-------|------|-------|-------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | | t <sub>WC</sub> | TAVAV | Write Cycle Time | 120 | | 120 | | ns | | t <sub>AS</sub> | TAVSL<br>TAVWL | Address Set-Up Time | 0 | | 0 | | ns | | t <sub>W</sub> | TWLWL | Write Time | 60 | | 60 | | ns | | t <sub>WR</sub> | TWHAX | Write Recovery Time | 10 | | 10 | | ns | | t <sub>DW</sub> · | TDVWH | Data Set-Up Time | 50 | | 50 | | ns | | t <sub>DH</sub> | TWHDX | Data Hold Time | 10 | | 10 | | ns | | t <sub>OTW</sub> | TWLQZ | Write Enable to Output TRI-STATE | | 60 | | 60 | ns | # Write Cycle Waveforms\* (Note 7) Note 6: A write occurs during the coincidence low of $\overline{\text{CS}}$ and $\overline{\text{WE}}$ . Note 7: The outputs remain in TRI-STATE if the $\overline{CS}$ low transition and the $\overline{WE}$ low transition occur simultaneously. $\overline{WE}$ or $\overline{CS}$ or both must be high during the address transitions. \* Symbols in parentheses are proposed industry standard. ## NMOS RAMS PREVIEW # NMC2141, NMC5257A 4096-Bit (4096 × 1) Static RAMs ## **General Description** These 4096-word by 1-bit static random access memories are fabricated using N-channel silicon-gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data. Separate input/output pins are provided. The separate chip select input allows easy memory expansion by OR-tying individual devices to a data bus and automatically powers down the NMC2141. #### **Features** - All inputs and outputs directly TTL compatible - Static operation—no clocks or refreshing required - Low power—225 mW typical - High speed—120 ns max access time - TRI-STATE® output for bus interface - Common Data In and Data Out pins - Single 5V supply - Power down option—NMC2141 ## **Absolute Maximum Ratings** ## **Operating Conditions** | Voltage at Any Pin with Respect to VSS | -1.5V to +7V | Supply Volta | |------------------------------------------|-----------------|--------------| | Storage Temperature | -65°C to +150°C | Ambient Ten | | Temperature with Bias | -10°C to +85°C | | | DC Output Current | 20 mA | | | Power Dissipation | 1.2W | | | Lead Temperature (Soldering, 10 seconds) | 300 °C | | Min Max Units upply Voltage (VCC) 4.5 5.5 V mbient Temperature (TA) 0 +70 °C # DC Electrical Characteristics TA = 0 °C to +70 °C, VCC = 5V ± 10% | Cumbal | Parameter | Conditions | NMC | 5257A | NMC: | NMC2141 | | |--------|----------------------------------------|------------------------------------------------------|-------|-------|-------|---------|-------| | Symbol | Parameter | Conditions | Min | Max | Min | Max | Units | | ILI | Input Load Current<br>(All Input Pins) | VIN = 0V to 5.5V | | 10 | | 10 | μА | | ILO | Output Leakage Current | $\overline{\text{CS}}$ = 2.4V,<br>VOUT = 0.4V to VCC | | 10 | | 10 | μΑ | | ICC1 | Power Supply Current | VIN = 5.5V,<br>TA = 25°C Output Open | | 45 | | 45 | mA | | ICC2 | Power Supply Current | VIN = 5.5V,<br>TA = 0°C Output Open | | 50 | | 50 | mA | | VIL | Input Low Voltage | | - 1.0 | 0.8 | -1.0 | 0.8 | V | | VIH | Input High Voltage | | 2.0 | 6.0 | 2.0 | 6.0 | ٧ | | IOL | Output Low Current | VOL = 0.4V | 8.0 | | 8.0 | | mA | | ЮН | Output High Current | VOH = 2.4V | - 4.0 | | - 4.0 | | mA | | IOS | Output Short Circuit Current | VOUT = VSS to VCC<br>(Note 1) | -120 | 120 | 120 | 120 | mA | | ISB | Standby Current | VCC = Min to Max,<br>CS = VIH | | ICC | | 15 | mA | | IPO | Peak Power-On<br>Current | VCC = VSS to VCC Min CS = Lower of VCC or VIH Min | | ICC | | 15 | mA | ## Capacitance TA = 25 °C, f = 1.0 MHz (Note 2) | Symbol | Parameter | Conditions | NMC5257A | | NMC2141 | | Units | |--------|--------------------|------------|----------|-----|---------|-----|--------| | | Parameter | Conditions | Min | Max | Min | Max | Ullits | | COUT | Output Capacitance | VOUT = 0V | | 6 | | 5 | pF | | CIN | Input Capacitance | VIN = 0V | | 5 | | 5 | pF | ## AC Test Conditions (Note 3) Input Pulse Levels NMC2141 NMC2141 GND to 3.5V NMC5257A 0.8V to 2.4V put Rise and Fall Times ≤10 ns Input Rise and Fall Times Input and Output Timing Levels 1.5 **Output Load** 1 TTL Gate and CL = 100 pF Note 1: Maximum duration of 60 seconds. Note 2: This parameter is guaranteed by periodic testing. Note 3: These circuits require 500 $\mu$ s time delay after VCC reaches the specified minimum limit to ensure proper operation after power on. This allows the internally generated substrate bias to reach its functional level. # Read Cycle AC Electrical Characteristics TA = 0 °C to +70 °C, VCC = 5V ± 10% | Syı | mbol | Parameter | NMC | 5257A | NMC2141 | | Units | |------------------|----------|--------------------------------------------|-----|-------|---------|-----|-------| | Alternate | Standard | Farameter | Min | Max | Min | Max | Ulits | | t <sub>RC</sub> | TAVAV | Read Cycle Time | 120 | | 120 | | ns | | t <sub>AA</sub> | TAVQV | Address Access Time | | 120 | | 120 | ns | | t <sub>ACS</sub> | TSLQV | Chip Select Access Time<br>(Notes 4 and 5) | | 70 | | 120 | ns | | t <sub>LZ</sub> | TSLQX | Chip Select to Output Active | 20 | | 20 | | ns | | t <sub>HZ</sub> | TSHQZ | Chip Select to Output TRI-STATE | , | 60 | | 60 | ns | | t <sub>OH</sub> | TAXQX | Output Hold from Address Change | 10 | | 10 | | ns | | t <sub>PU</sub> | TSLICCH | Chip Select to Power Up | | | 0 | | ns | | t <sub>PD</sub> | TSHICCL | Chip Select to Power Down | | | | 60 | ns | # Read Cycle Waveforms\* Read Cycle 1 (Continuous Selection CS = VIL, WE = VIH) #### Read Cycle 2 (Chip Select Switched, WE = VIH) (Note 5) Note 4: This parameter is increased by 10 ns for the NMC2141 if the device is deselected for less than 55 ns. Note 5: Addresses must be valid coincident with or prior to the chip select transition from high to low for the NMC2141. Addresses must be valid 50 ns or more prior to the chip select transition from high to low for the NMC5257A. <sup>\*</sup>Symbols in parentheses are proposed industry standard. ## Write Cycle AC Electrical Characteristics (Note 6) TA = 0 °C to +70 °C, VCC = 5V ± 10% | Syı | mbol | ] | NMC | 5257A | NMC | 2141 | Units | |-----------------|----------------|----------------------------------|------|-------|-----|------|-------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | | t <sub>RC</sub> | TAVAV | Write Cycle Time | 120 | | 120 | | ns | | t <sub>AS</sub> | TAVSL<br>TAVWL | Address Set-Up Time | 0 | | 0 | | ns | | t <sub>WP</sub> | TWLWL | Write Pulse Width | 60 | | 60 | | ns | | t <sub>WR</sub> | TWHAX | Write Recovery Time | 10 . | | 10 | | ns | | t <sub>DW</sub> | TDVWH | Data Set-Up Time | 50 | | 50 | | ns | | t <sub>DH</sub> | TWHDX | Data Hold Time | 10 | | 10 | | ns | | t <sub>WZ</sub> | TWLQZ | Write Enable to Output TRI-STATE | | 60 | | 60 | ns | | tow | TWHQX | Write Enable to Output Active | | 5 | | 5 | ns | | t <sub>CW</sub> | TSLWH | Chip Select to End of Write | | 110 | | 110 | ns | | t <sub>AW</sub> | TAVWH | Address Valid to End of Write | | 110 | | 110 | ns | ## Write Cycle Waveforms\* (Note 7) Note 6: A write occurs during the coincidence low of $\overline{\text{CS}}$ and $\overline{\text{WE}}$ . Note 7: The output remains TRI-STATE if the CS and WE go high simultaneously. WE or CS or both must be high during the address transitions. \*Symbols in parentheses are proposed industry standard. # National Semiconductor ## NMOS RAMS PREVIEW # NMC2142A, NMC2142AP 4096-Bit (1024 × 4) Static RAMs ## **General Description** These 1024-word by 4-bit static random access memories are fabricated using N-channel silicon-gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided. The separate chip select inputs allow easy memory expansion by OR-tying individual devices to a data bus and automatically powers down the NMC2142AP. #### **Features** - All inputs and outputs directly TTL compatible - Static operation—no clocks or refreshing required - Low power—225 mW typical - High speed—120 ns max access time - TRI-STATE® output for bus interface - Common Data In and Data Out pins - Single 5V supply - Power down option—NMC2142AP ## **Absolute Maximum Ratings** Lead Temperature (Soldering, 10 seconds) ## **Operating Conditions** | | | | Min | Max | Units | |----------------------------------------|-----------------|--------------------------|-----|-----|-------| | Voltage at Any Pin with Respect to VSS | - 1.5V to +7V | Supply Voltage (VCC) | 4.5 | 5.5 | ٧ | | Storage Temperature | -65°C to +150°C | Ambient Temperature (TA) | 0 | +70 | °C | | Temperature with Bias | -10°C to +85°C | | | | | | DC Output Current | 20 mA | | | | | | Power Dissipation | 1.2W | | | | | 300°C ## DC Electrical Characteristics TA = 0°C to +70°C, VCC = 5V ± 10% | Symbol | Parameter | Conditions | NMC | 2142A | NMC | 2142AP | Units | |----------|----------------------------------------|---------------------------------------------------|-------|-------|-------|--------|-------| | Syllibol | Parameter | Conditions | Min | Max | Min | Max | Units | | ILI | Input Load Current<br>(All Input Pins) | VIN = 0V to 5.5V | | 10 | | 10 | μА | | IILOI | I/O Leakage Current | <del>CS</del> = 2.4V,<br>VI/O = 0.4V to VCC | | 10 | | 10 | μА | | ICC1 | Power Supply Current | VIN = 5.5V, II/O = 0 mA,<br>TA = 25 °C | | 45 | | 45 | mA | | ICC2 | Power Supply Current | VIN = 5.5V, II/O = 0 mA,<br>TA = 0 °C | | 50 | | 50 | mA | | VIL | Input Low Voltage | | - 1.0 | 0.8 | 1.0 | 0.8 | V | | VIH | Input High Voltage | | 2.0 | 6.0 | 2.0 | 6.0 | V | | IOL | Output Low Current | VOL = 0.4V | 8.0 | | 8.0 | | mA | | ЮН | Output High Current | VOH = 2.4V | - 4.0 | | - 4.0 | | mA | | IOS | Output Short Circuit Current | VI/O = VSS to VCC<br>(Note 1) | -120 | 120 | -120 | 120 | mA | | ISB | Standby Current | VCC = Min to Max,<br>CS = VIH | | ICC | | 15 | mA | | IPO | Peak Power-On<br>Current | VCC = VSS to VCC Min CS = Lower of VCC or VIH Min | | ICC | | 15 | mA | # Capacitance TA = 25 °C, f = 1.0 MHz (Note 2) | Symbol | Parameter | Conditions | NMC2142A | | NMC2142AP | | Units | |--------|--------------------------|------------|----------|-----|-----------|-----|-------| | | raianietei | Conditions | Min | Max | Min | Max | Units | | CI/O | Input/Output Capacitance | VI/O = 0V | | 5 | | 5 | pF | | CIN | Input Capacitance | VIN = 0V | | 5 | | 5 | pF | ## **AC Test Conditions (Note 3)** Input Pulse Levels 0.8V to 2.4V Input Rise and Fall Times ≤ 10 ns Input and Output Timing Levels 1.5V Output Load 1 TTL Gate and CL = 100 pF Note 1: Maximum duration of 60 seconds. Note 2: This parameter is guaranteed by periodic testing. Note 3: These circuits require 500 µs time delay after VCC reaches the specified minimum limit to ensure proper operation after power on. This allows the internally generated substrate bias to reach its functional level. ## Read Cycle AC Electrical Characteristics TA = 0 °C to +70 °C, VCC = 5V ± 10% | Sy | mbol | Parameter | NMC | 2142A | NMC2 | 142AP | Units | |------------------|----------------|--------------------------------------------|-----|-------|------|-------|-------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | | t <sub>RC</sub> | TAVAV | Read Cycle Time | 120 | | 120 | | ns | | t <sub>A</sub> | TAVQV | Address Access Time | | 120 | | 120 | ns | | t <sub>CO</sub> | TSXQV | Chip Select Access Time<br>(Notes 4 and 5) | | 70 | | 120 | ns | | t <sub>CX</sub> | TSLQX | Chip Select to Output Active | 20 | | 20 | | ns | | t <sub>OTD</sub> | TGHQZ<br>TSHQZ | Output TRI-STATE from Disable | | 60 | | 60 | ns | | t <sub>OHA</sub> | TAXQX | Output Hold from Address Change | 10 | | - 10 | | ns | | t <sub>OD</sub> | TGLQV | Output Disable to Output Valid | | 60 | | 60 | ns | | t <sub>ODX</sub> | TGLQX | Output Disable to Output Active | 20 | | 20 | | ns | | t <sub>PU</sub> | TSLICCH | Chip Select to Power Up | | | 0 | | . ns | | t <sub>PD</sub> | TSHICCL | Chip Select to Power Down | | | | 60 | ns | ## Read Cycle Waveforms\* Read Cycle 1 (Continuous Selection $\overline{CS1}$ = VIL, CS2 = VIH, OD = VIL, $\overline{WE}$ = VIH) #### Read Cycle 2 (Continuous Selection with Output Disable Switched, $\overline{CS1} = VIL$ , $\overline{CS2} = VIH$ , $\overline{WE} = VIH$ ) ## Read Cycle 3 (Chip Select(s) Switched, OD = VIL, WE = VIH) (Note 5) Note 4: This parameter is increased by 10 ns for the NMC2142AP if the device is deselected for less than 55 ns. Note 5: Addresses must be valid coincident with or prior to the chip select transition from high to low for the NMC2142AP. Address must be valid 50 ns or more prior to the chip select transition from high to low for the NMC2142A. <sup>\*</sup> Symbols in parentheses are proposed industry standard. # Write Cycle AC Electrical Characteristics (Note 6) TA = 0 °C to +70 °C, VCC = 5V ± 10% | Sy | mbol | Parameter | NMC | 2142A | NMC2142AP | | Units | |------------------|----------------|----------------------------------|-----|-------|-----------|-----|-------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | | twc | TAVAV | Write Cycle Time | 120 | , | 120 | | ns | | t <sub>AS</sub> | TAVSX<br>TAVWL | Address Set-Up Time | 0 | | 0 | | ns | | t <sub>W</sub> | TWLWL | Write Time | 60 | | 60 | | ns | | t <sub>WR</sub> | TWHAX | Write Recovery Time | 10 | | 10 | | ns | | t <sub>DW</sub> | TDVWH | Data Set-Up Time | 50 | | 50 | | ns | | t <sub>DH</sub> | TWHDX | Data Hold Time | 10 | | 10 | | ns | | t <sub>OTD</sub> | TSXQZ<br>TWLQZ | Write Enable to Output TRI-STATE | | 60 | | 60 | ns | ## Write Cycle Waveforms\* (OD = VIH) (Note 7) Note 6: A write occurs during the coincidence low of $\overline{\text{CS}}$ and $\overline{\text{WE}}$ . Note 7: The outputs remain in TRI-STATE if the chip is deselected with a chip select transition simultaneously with the WE low transition. WE or CS or both must be high during the address transitions. <sup>\*</sup> Symbols in parentheses are proposed industry standard. ## NMOS RAMS PREVIEW ## NMC2148/NMC2148L 1024 × 4 Static RAM ## **General Description** The NMC2148 is a 1024-word by 4-bit static random access memory fabricated using N-channel silicon-gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data. The separate chip select input automatically switches the part to its low power standby mode when it goes high. Common input/output pins are provided. #### **Features** - All inputs and outputs directly TTL compatible - Static operation—no clocks or refreshing required - Automatic power down - High speed—down to 55 ns access time - TRI-STATE® output for bus interface - Common Data I/O pins - Single +5V supply - Standard 18-pin dual-in-line package ## NMOS RAMS PREVIEW # NMC4864 64k Pseudo-Static Byte-Wide RAM ## **General Description** The NMC4864 is a single 5V power supply pseudo-static NMOS RAM organized as 8192 words by 8 bits. The circuit uses single-transistor dynamic storage cells with internal refresh control to make the part appear static to the user. The byte-wide (8-bit input/output) organization makes this RAM ideal for microprocessor applications. The part is manufactured using National's new TRI-POLYTM scaled process. The NMC4864 has separate address and data I/O pins for use with either separate or multiplexed address/data buses. Two modes of operation are possible with the cycle initiated by the Read $(\bar{\rm R})/{\rm Write}$ $(\bar{\rm W})$ signals or the Address $(\bar{\rm E})$ signal. The NMC4864 has a bidirectional refresh status and control pin $\overline{F}$ (RFSH). Use of this pin selects either of two cycle-initiated refresh modes or the self-timed standby mode. The NMC4864 is packaged in a standard 28-pin DIP with the JEDEC proposed standard pinout. This pinout is EPROM/ROM compatible with minimal modification. #### **Features** - 8192 words × 8-bit organization - High performance Access time — 150 ns Cycle time — 250 ns - Low power: 200 mW active, 50 mW standby - Single 5V 10% supply with on-chip substrate bias generator - 256 refresh cycles/4 ms automatically provided - Automatic self refresh with fast and slow cycle modes - Standby/single step auto-refresh allows infinite maximum cycle time - Standard 28-pin DIP with JEDEC proposed pinout - Pinout ROM/EPROM compatible # 1 ## **Connection Diagram** #### **Dual-In-Line Package** #### Pin Names vss A0-A12 Address inputs Ē Address latch enable Ē Read strobe W Write strobe s Chip select DQ0-DQ7 Data input/output (TRI-STATE®) F (RFSH) Refresh (bidirectional) VCC Power supply Ground # Absolute Maximum Ratings Operating Temperature Range Operating Temperature Rang Storage Temperature All Pins with Respect to VSS Power Dissipation 0°C to + 70°C -65°C to + 150°C - 3.0V to + 7.0V 1.25W ## DC Electrical Characteristics TA = 0°C to +70°C, VCC = 5V ± 10%, VSS = 0V | JEDEC<br>Symbol | Parameter | Conditions | Min | Max | Units | |-----------------|----------------------------------|-------------|-------------|-----|-------| | VIH | Input Voltage HIGH | | 2.0 | 7.0 | v | | VIL | Input Voltage LOW | | - 1.0 | 0.8 | ٧ | | 0 | Input Leakage Current | | - 10 | 10 | μА | | IOZ | Output Leakage Current | | <b>– 10</b> | 10 | μΑ | | voн | Output Voltage HIGH | IOH = -1 mA | 2.4 | | ٧ | | VOL | Output Voltage LOW | IOL = 4 mA | | 0.4 | ٧ | | ICC1 | Power Supply Current (Operating) | | | 40 | mA | | ICC2 | Power Supply Current (Standby) | | i | 10 | mA | | IF . | Refresh Output LOW Current | VF = 0.4V | | 6.0 | . mA | | CI | Input Capacitance (A) | | | 5 | pF | | СС | Input Capacitance (Ē, Ā, W) | | | 10 | pF | | со | Output Capacitance (DQ, F) | | | 10 | pF | ## **Block Diagram** # R Only READ Cycle and W Only WRITE Cycle TA = 0 °C to +70 °C, VCC = 5V ± 10% ## **Waveforms** ## AC Characteristics R Only READ Cycle | Symbol | Parameter | Min | Max | Units | |---------|---------------------------------------|-------|-----|-------| | TRLRL . | Cycle Time | | | | | | Short Cycle Mode (F = HIGH) | 250 | 1 | ns | | 1 | Double Cycle Mode ( $\bar{F} = LOW$ ) | 500 | Ì | ns | | ı | Standby/Single Step Mode | | ~ | ns | | TRLRH | Read LOW Pulse Width | 0.150 | 100 | μS · | | TRHRL | Read HIGH Pulse Width | 80 | 1 | ns - | | TAVRL | Address/Refresh Set-Up Time | 0 | | ns | | TRLAX | Address/Refresh Hold Time | 20 | | ns | | TSLRL | Select Set-Up Time | 0 | ì | ns | | TRLSH | Select Hold Time | 20 | 1 | ns | | TRLQV | Read Access Time | į | 150 | ns | | TRHQZ | Output Deselect Time | | 35 | ns | # AC Characteristics $\overline{\mathbf{w}}$ only write cycle | JEDEC<br>Symbol . | Parameter | Min | Max | Units | |-------------------|--------------------------------------------|-------|-----|-------| | TWLWL | Cycle Time | | | | | | Short Cycle Mode ( $\overline{F} = HIGH$ ) | 250 | | ns | | l l | Double Cycle Mode ( $\hat{F} = LOW$ ) | 500 | 1 | ns | | 1 | Standby/Single Mode | ĺ | · ∞ | ns | | TWLWH | Write LOW Pulse Width | 0.150 | 100 | μS | | TWHWL | Write HIGH Pulse Width | 80 | 1 | ns | | TAVWL | Address/Refresh Set-Up Time | 0 | | ns | | TWLAX | Address/Refresh Hold Time | 20 | | ns | | TSLWL | Select Set-Up Time | 0 | | ns | | TWLSH | Select Hold Time | 20 | 1 | ns | | TDVWL | Data Set-Up Time | 0 | | ns | | TWLDX | Data Hold Time | 20 | | ns | # **Ē Only READ or WRITE Cycle** TA = 0 °C to + 70 °C, VCC = 5V ± 10 % Waveforms Note: TRHQZ is determined by the earliest rising edge of either $\vec{E}$ or $\vec{R}.$ Note: WRITE cycle is terminated by the earliest rising edge of either $\bar{E}$ or $\bar{W}.$ ## **AC Characteristics** | JEDEC<br>Symbol | Parameter | Min | Max | Units | |-----------------|-------------------------------------------------------------------------|------------|----------|----------| | READ OR WRITE | | · · · | | | | TELEL | Cycle Time | | | | | | Short Cycle Mode (F = HIGH) | 250 | [ | ns | | <b>(</b> | Double Cycle Mode (F = LOW) | 500 | 1 | ns | | | Standby/Single Step Mode | | ~ | ns | | TELEH | Enable LOW Pulse Width | 50 | | ns | | TEHEL | Enable HIGH Pulse Width | 80 | 1 | ns | | TAVEL | Address/Refresh Set-Up Time | 0 | i | ns | | TELAX | Address/Refresh Hold Time | 20 | 1. | ns | | TSLEL | Chip Select Set-Up Time | 0 | | ns | | TELSH | Chip Select Hold Time | 20 | <u> </u> | ns | | READ | · | | ., | | | TELRL . | Enable LOW to Read LOW Delay Time | 0 | 100 | μS | | TRLRH | Read LOW Pulse Width | 50 | | ns | | TELRH | Enable LOW to Read HIGH Delay Time | 0.150 | 100 | μS | | TRHEL | Read HIGH to Enable LOW Delay Time | 80 | | ns | | TRLEH | Read LOW to Enable HIGH Delay Time | 20 | | ns | | TRLEL | Read LOW to Enable LOW Delay Time | | | [ | | | Short Cycle Mode (F = HIGH) Double Cycle Mode (F = LOW) | 130<br>400 | | ns<br>ns | | TELQV | Enable Access Time | 400 | 150 | ns | | TRLQV | Read Access Time | | 35 | ns | | TRHOZ | Output Deselect Time | 1 | 35 | ns | | WRITE | Output Descried Time | | 1 | | | TELWL | Enable LOW to Write LOW Delay Time | | 100 | Τ | | TWLWH | Write LOW Pulse Width | 50 | } | μS<br>ns | | TELWH | Enable LOW to Write HIGH Delay Time | 0.150 | 100 | μS | | TWHEL | Write HIGH to Enable LOW Delay Time | 80 | 100 | ns | | TWLEH | Write LOW to Enable HIGH Delay Time | 20 | 1 | ns | | TWLEL | Write LOW to Enable FIGH Delay Time Write LOW to Enable LOW Delay Time | 20 | | "5 | | IAAFEF | Short Cycle Mode (F = HIGH) | 130 | ) | ns | | j | Double Cycle Mode (F = LOW) | 400 | | ns | | TDVWL | Data Set-Up Time | О | i | ns | | TWLDX | Data Hold Time | 20 | 1 | ns | ## Refresh Characteristics TA = 0°C to +70°C, VCC = 5V ± 10% ## **AC Characteristics** | JEDEC<br>Symbol | Parameter | Min | Max | Units | |----------------------|----------------------------------------|------|-----|-------| | INTERNALLY INITIATED | DOUBLE CYCLE (SHORT CYCLE MODE) | | | | | TELEL | Cycle Time | 500 | | ns | | TSLEL | Chip Select Set-Up Time | 0 | 1 | ns | | TELSH | Chip Select Hold Time | 20 | ļ | ns | | TFHEL | Refresh Set-Up Time | 0 | l | ns | | TELFL | Enable to Refresh LOW Delay Time | } | 50 | ns | | TELFH | Enable to Refresh Disable Time | | 500 | ns | | STANDBY/SINGLE STEP | PAUTO REFRESH MODE | | | | | TELEL | Cycle Time | | | ns | | TFVEL | Refresh Set-Up Time | 0 | Ī | ns | | TELFX | Refresh Hold Time | 20 | 1 | ns | | TFHFL | Refresh HIGH Pulse Width | 100 | 1 | ns | | TFHEL | Refresh Recovery Time | 300 | ļ | ns | | TELIH | Enable to Internal Refresh Delay Time | 10 | 1 | μS | | TFLIH | Refresh to Internal Refresh Delay Time | . 10 | 1 | μs | | TIHIH | Internal Refresh Cycle Time | 10 | 15 | μς | | TREF | Refresh Time | · l | 4 | ms | ## **Waveforms** # Internally Initiated Double Cycle (Short Cycle Refresh Mode Only) #### Standby/Single Step Auto Refresh Mode ## **Functional Description** The memory is organized as two separate 4k x 8 halves selected by address A0. This architecture provides the means for a highly efficient self refresh scheme. During a read or write to the even half, the odd half is refreshed and vice versa. This is one of three self refresh modes which are fully described later. The address, chip select, and $\bar{F}$ (RFSH) inputs are clocked into on-chip latches by one of three control clocks: $\bar{E}$ , $\bar{R}$ or $\bar{W}$ . The address latch clock, $\bar{E}$ , latches address, chip select and $\bar{F}$ on its falling edge. To simplify use in nonmultiplexed systems $\bar{E}$ may be tied permanently HIGH and read or write timing controlled with the falling edge of either the $\bar{R}$ or $\bar{W}$ clocks. #### Read Cycles Read cycles are controlled by the $\bar{S}$ , $\bar{R}$ , and $\bar{E}$ inputs. For a read cycle $\bar{S}$ must be LOW as specified with respect to $\bar{R}$ or $\bar{E}$ transitions, otherwise $\bar{R}$ and $\bar{E}$ are ignored except to initiate refresh. Two types of read cycles are provided: a $\bar{R}$ only cycle and an $\bar{E}$ cycle. The $\bar{R}$ only cycle (Figure 1) provides simple timing for nonmultiplexed address and data bus systems. With $\bar{E}$ left HIGH, the falling edge of $\bar{R}$ latches the address and $\bar{S}$ inputs; and initiates the cycle. The outputs remain TRI-STATE until after the access time when the data becomes valid. After $\bar{R}$ returns HIGH the data pins return to TRI-STATE. FIGURE 1. R Only Read Cycle The $\bar{E}$ read cycle (Figure 2) provides direct compatible timing for multiplexed address and data bus systems. The data bus may be tied directly to the address bus when $\bar{E}$ cycles are used due to time multiplexing of the address and data. Care must be taken with the timing to insure that data outputs are TRI-STATE during address or data input times. The falling edge of $\bar{E}$ latches the address and $\bar{S}$ inputs and initiates the cycle. $\bar{R}$ must go LOW to enable the output buffers. While $\bar{R}$ is LOW $\bar{E}$ may either remain LOW or return HIGH without affecting the output. As long as $\bar{E}$ remains LOW the $\bar{R}$ input acts only as an output enable and may repeatedly be toggled to select and deselect the same output data. The read cycle is terminated by the latter of the rising edges of $\bar{R}$ or $\bar{E}$ . #### Write Cycles Write cycles are controlled by the $\bar{S}$ , $\bar{W}$ and $\bar{E}$ inputs. For a write cycle $\bar{S}$ must be LOW as specified with respect to $\bar{W}$ and $\bar{E}$ transitions, otherwise $\bar{W}$ and $\bar{E}$ are ignored except to initiate refresh. Two types of write cycles are provided; a $\bar{W}$ only cycle and an $\bar{E}$ cycle. The $\overline{W}$ only write cycle provides simple timing for non-multiplexed address and data bus systems. With $\overline{E}$ left HIGH, the falling edge of $\overline{W}$ latches the data in, address and $\overline{S}$ inputs; and initiates the cycle. The rising edge terminares the cycle. The $\bar{\mathbb{E}}$ write cycle provides direct compatible timing for multiplexed address and data bus systems. Care must be taken with the timing to insure that data outputs are TRI-STATE during address or data input times. The falling edge of $\bar{\mathbb{E}}$ latches the address and $\bar{\mathbb{S}}$ inputs and initiates the cycle. $\bar{\mathbb{W}}$ going LOW latches and writes the data in. While $\bar{\mathbb{W}}$ is LOW, $\bar{\mathbb{E}}$ may either return HIGH or remain LOW. The latter of the $\bar{\mathbb{W}}$ or $\bar{\mathbb{E}}$ rising edges terminates the cycle. #### Self Refresh Operation The NMC4864 must be refreshed with 256 refresh cycles every 4 ms. One of three refresh modes may be chosen to meet this requirement which provide transparent refresh in most circumstances. During active operation two refresh approaches are available which depend on the user's cycle time requirements. These are the double cycle mode and the short cycle mode. The third refresh mode is for standby and single step operation where long periods occur between clocking, including up to infinite cycle time. #### **Double Cycle Refresh Mode** For cycle times greater than TELEL (min, double cycle model), the double cycle self refresh mode may be selected by a LOW input on $\overline{F}$ (RFSH) at the start of the cycle. This input is latched by $\overline{E}$ , $\overline{R}$ , or $\overline{W}$ but may be tied permanently LOW if the cycle time is less than 10 $\mu$ s. In this mode every read/write cycle is automatically followed by a refresh operation to both array halves. This refresh is totally transparent to the user since both timing and refresh address are internally created. The data (D/Q) pins are not affected by this refresh operation and remain under control of the $\vec{P}$ and $\vec{W}$ pins. When $\vec{E}$ , $\vec{R}$ and $\vec{W}$ are clocked with the part deselected ( $\vec{S}=HIGH$ ), only the refresh operation is done. This double cycle self refresh mode is the best for microprocessor applications where the cycle time normally exceeds 500 ns. No data interruption is required for refresh with this refresh mode. The only requirement for this mode is that 256 memory cycles (selected or deselected) be done for each 4 ms time period. #### **Short Cycle Refresh Mode** This self refresh mode allows highest speed operation with cycle times down to TELEL(min, short cycle mode). This mode is selected by pulling the $\overline{F}$ (RFSH) pin HIGH through a pull up resistor (1 k $\Omega$ , typ) which allows wire-OR connections of the $\overline{F}$ outputs from several NMC4864 devices. #### Functional Description (Continued) For the short cycle self refresh mode the required 256 refresh cycles per 4 ms to both array halves will automatically be provided as long as the average cycle time, TELEL, over any 4 ms is less than 820 ns according to the following equation. TELEL(average) = $$\frac{TREF}{(19 \times 256)}$$ This mode utilizes the split array architecture to perform refresh on the non-addressed half and read/write on the addressed half simultaneously as determined by the least significant address input, A0. The details concerning the operation of this refresh mode follow. Each $\vec{E}$ , $\vec{R}$ or $\vec{W}$ cycle when deselected ( $\vec{S}$ = HIGH) refreshes both array halves and increments the internal refresh address. Each $\bar{E}$ , $\bar{R}$ or $\overline{W}$ cycle when selected ( $\bar{S}$ = LOW) refreshes the array half not addressed by A0 and performs the read/write operation to the other half. The refresh address is incremented after each time both array halves are selected. In this mode normal memory activity will perform the required 256 refresh cycles to each half for each 4 ms period. In the unlikely event that a long string of all odd or even addresses occurs, a built in cycle counter is provided to guarantee adequate refresh. Should 18 continuous cycles be selected ( $\bar{S}=LOW$ ) with address A0 either always LOW or always HIGH then on the 19th cycle the $\bar{F}$ output will be pulled LOW to request a double length cycle (Figure 3). Refresh will be done automatically to both halves just as in the double cycle mode. The $\bar{F}$ pin returns to open (allowing it to goth HIGH) when the refresh is completed. The $\vec{F}$ pin in this mode may be tied to the READY or WAIT input (Figure 4) on most microprocessors. This is a convenient method by which the memory cycle time may be lengthened to allow for the double length cycle only when required. #### Standby/Single Step Auto Refresh Mode This mode completes the pseudo-static nature of the NMC4864 allowing it to be used for most static RAM applications. In particular, this mode is ideal for applications requiring very long periods with no clocks being cycled such as in single step operation or during microprocessor power down. The standby mode (Figure 5) is entered if $\bar{F}$ (RFSH) is held LOW for 100 $\mu$ s uninterrupted by active cycles. Each active cycle restarts the timer when $\bar{F}$ is LOW. This standby/ single step mode is entered 100 microseconds after the latter of the falling edge of $\bar{F}$ or the start of the last $\bar{E}$ , $\bar{R}$ or $\bar{W}$ cycle. During standby mode all other read/write timing specifications apply except for the maximum active pulse widths for $\bar{E},\bar{R}$ and $\bar{W}$ which may be HIGH or LOW during standby, but must not be cycled. While $\bar{R}$ remains LOW from the cycle entering standby the outputs remain valid without time limit. If the cycle entering standby was deselected ( $\bar{S}=$ HIGH) or if $\bar{R}$ is HIGH the outputs remain TRI-STATE. The internal auto refresh cycle occurs every 15 $_{\mu}$ s during standby. This minimizes standby power while refreshing the memory every 3.84 ms. Exit from standby/single step mode is best done by returning F HIGH before the next active cycle by the time TFHEL. F need only remain HIGH for time TFHFL which allows for short or double cycle mode selection on the first active cycle after standby mode termination. This method of standby exit provides a safe exit from the asynchronous internal refresh operations during standby, with zero error probability. #### **Power Up Characteristics** The NMC4864 has an internal substrate bias generator that requires up to 500 ns to reach its functional level. In addition, the device requires up to 128 cycles to initialize the internal clock chain. Therefore, it is necessary for the system designer to provide a delay of at least 500 ns after VCC reaches 4.5V followed by a minimum of 128 dummy cycles. These 128 dummy cycles must also be provided following a violation of refresh timing. Any 128 read or write cycles satisfies this requirement regardless of whether or not the chip is selected. ## NMOS RAMS PREVIEW ## NMC6132 32k Pseudo-Static NMOS RAM ## **General Description** The NMC6132 is a single 5V power supply pseudo-static NMOS RAM organized as 4096 words by 8 bits. The circuit uses single-transistor dynamic storage cells with internal refresh control to make the part appear static to the user. The byte-wide (8-bit input/output) organization makes this RAM ideal for microprocessor applications. The NMC6132 has separate address and data I/O pins for use with either separate or multiplexed address/data buses. The NMC6132 has a bidirectional refresh status and control pin $\overline{F}$ (RFSH). Use of this pin selects either of two cycle initiated refresh modes. The NMC6132 is packaged in a standard 28-pin DIP with the JEDEC proposed standard pinout. This pinout is EPROM/ROM compatible with minimal modification. ## **Features** - 4096 words × 8 bit organization - High performance Access time—200 ns Cycle time—350 ns - Low power: 200 mW active, 125 mW standby - 128 refresh cycles/2 ms automatically provided - Single 5V 10% power supply with on-chip substrate bias generator - Automatic self refresh with fast and slow cycle modes - Standard 28-pin DIP with JEDEC proposed pinout - Pinout ROM/EPROM compatible ## **Connection Diagram** #### **Dual-In-Line Package** #### **Pin Names** A0-A12 Address Inputs Ε Address Latch Enable $\overline{c}$ **Data Strobe** $\overline{\mathsf{w}}$ Write ร Chip Select DQ0-DQ7 Data Input/Output (TRI-STATE®) F(RFSH) Refresh (Bidirectional) VCC Power Supply VSS Ground **VBB** Substrate Bias Output # **Dynamic RAMs** **NMOS RAMs** # MM4280 4096-Bit (4096 $\times$ 1) Extended Temperature Range Dynamic RAM ## **General Description** National's MM4280 is a 4096 word by 1 bit dynamic RAM. It incorporates the latest memory design features and can be used in a wide variety of applications, from those which require very high speed to ones where low cost and large bit capacity are the prime criteria. The MM4280 must be refreshed every 1 ms. This can be accomplished by performing a read cycle at each of the 64 row addresses (A0-A5). The chip select input can be either high or low for refresh. Addresses (A6-A11) must have a stable address during the refresh cycle. Any address is satisfactory as long as the address set-up and hold times are met. The chip select input can be either high or low for refresh. The MM4280 has been designed with minimum production costs as a prime criterion. It is fabricated using N-channel silicon gate MOS technology, which is an ideal choice for high density integrated circuits. The MM4280 uses a single transistor cell to minimize the device area. The single device cell, along with unique design features in the on-chip peripheral circuits, yields a high performance memory device. #### **Features** - Extended temperature range: -55°C to +85°C - Organization: 4096 x 1 - Access time 270 ns maximum - Cycle time 470 ns minimum - Easy system interface - One high voltage input—chip enable - TTL compatible—all other inputs and outputs - Address registers on-chip - TRI-STATE® output - Simple read-modify-write operation - Industry standard pin configuration ## **Block Diagram** V<sub>DD</sub> (18) -V<sub>SS</sub> (22) - VRR (1) - Memory Inverts From Data In to Data Out #### Pin Names | A0-A11 | Address Inputs * | V <sub>BB</sub> | Power (-5V) | |--------|------------------|-----------------|--------------| | CE | Chip Enable | Vcc | Power (+5V) | | CS | Chip Select | V <sub>DD</sub> | Power (+12V) | | DIN | Data Input | Vss | Ground | | DOUT | Data Output | WE | Write Enable | | NC | Not Connected | 1 | | Refresh Address A0-A5 ## Connection Diagram TOP VIEW Order Number MM4280D Order Number MM4280J See NS Package D22B See NS Package J22A ## Logic Symbol #### Absolute Maximum Ratings (Note 1) **Operating Conditions** MIN MAX UNITS Storage Temperature -65°C to +150°C Operating Temperature Range +85 °C Voltage on any Pin Relative to VBB -0.3V to +20V V<sub>DD</sub> Voltage 11.4 12.6 ٧ $(V_{SS} - V_{BB} \ge 4.5V)$ ٧ 5.25 V<sub>CC</sub> Voltage 4.75 Power Dissipation 1.25W ν V<sub>BB</sub> Voltage -5.5 -4.5 #### **DC Electrical Characteristics** $T_A = -55^{\circ}C \text{ to } +85^{\circ}C$ , $V_{DD} = 12V \pm 5\%$ , $V_{CC} = 5V \pm 5\%$ , $V_{BB}$ (Note 2) = $-5V \pm 10\%$ , $V_{SS} = 0V$ , unless otherwise noted. | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------|----------------------------------------------------|------------------------------------------------------------------------|--------------------|------|--------------------|-------| | LI | Input Load Current | V <sub>IN</sub> = 0V to V <sub>IH</sub> max, (All Inputs<br>Except CE) | | 0.01 | 10 | μΑ | | ILC | Input Load Current | VIN = 0V to VIHC max | | 0.01 | 10 | μΑ | | lILO | Output Leakage Current Up For High Impedance State | CE = $V_{ILC}$ or $\overline{CS}$ = $V_{IH}$ , $V_O$ = 0V to 5.25V | | 0.01 | 10 | μA | | IDD1 | V <sub>DD</sub> Supply Current During<br>CE "OFF" | CE = -1V to 0.6V, (Note 4) | | 110 | 300 | μΑ | | IDD2 | V <sub>DD</sub> Supply Current During<br>CE "ON" | CE = V <sub>IHC</sub> , T <sub>A</sub> = 25°C | | 20 | 50 | mA | | IDDAV1 | Average V <sub>DD</sub> Current | Cycle Time = 470 ns, t <sub>CE</sub> = 300 ns | | 35 | 70 | mA | | ICC1 | V <sub>CC</sub> Supply Current During<br>CE "OFF" | CE = V <sub>ILC</sub> or <del>CS</del> = V <sub>IH</sub> (Note 5) | | 0.01 | 10 | μΑ | | IBB | VBB Supply Current Average | • | | 5 | 100 | μΑ | | VIL | Input Low Voltage | t <sub>T</sub> = 20 ns | -1.0 | | 0.6 | V | | VіН | Input High Voltage | | 2.2 | · | V <sub>CC</sub> +1 | V | | VILC | CE Input Low Voltage | | -1.0 | | 1.0 | V | | VIHC | CE Input High Voltage | | V <sub>DD</sub> -1 | | V <sub>DD</sub> +1 | V | | VOL | Output Low Voltage | IOL = 2 mA | 0 | | 0.45 | v | | Vон | Output High Voltage | I <sub>OH</sub> = -2 mA | 2.4 | | Vcc | v | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: All voltages referenced to VSS and VBB must be applied before and removed after other supply voltages. Note 3: Typical values are for $T_A = 25^{\circ}$ C and nominal power supply voltages. Note 4: The IDD and ICC currents flow to VSS. The IBB current is the sum of all leakage currents. Note 5: During CE "ON" VCC supply current is dependent on output loading, VCC is connected to output buffer only. ## AC Electrical Characteristics $T_A = -55^{\circ}C$ to +85°C, $V_{DD} = 12V \pm 5\%$ , $V_{CC} = 5V \pm 5\%$ , $V_{BB} = -5V \pm 10\%$ | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------|--------------------------------------------|------------------------------------------------|-----|-----|------|-------| | READ, | WRITE, READ/MODIFY/WRIT | FE, AND REFRESH CYCLE | | | | | | tREF | Time Between Refresh | | | | 1 | ms | | tAC | Address to CE Set-Up Time | tAC is Measured From End of Address Transition | 0 | | | ns | | tAH | Address Hold Time | | 100 | | | ns | | tCC | CE "OFF" Time | | 130 | | | ns | | tγ | CE Transition Time | | 10 | ļ | 40 | ns | | tCF | CE "OFF" to Output High<br>Impedance State | | 0 | | | ns | | READ | CYCLE | | | | | | | tCY | Cycle Time | | 470 | | | ns | | tCE | CE "ON" Time | 0 | 300 | ł | 3000 | ns | | tco | CE Output Delay | CLOAD = 50 pF, Load = 1 TTL Gate, Ref = 2V, | | - | 250 | ns | | tACC | Address to Output Access | tACC = tAC + tCO + 1 tT | | ] | 270 | ns | | tWL | CE to WE | · | 0 | | | ns | | tWC | WE to CE "ON" | | 0 | | | ns | #### AC Electrical Characteristics (Continued) $T_A = -55^{\circ}C$ to +85°C, $V_{DD} = 12V \pm 5\%$ , $V_{CC} = 5V \pm 5\%$ , $V_{BB} = 5V \pm 10\%$ | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |-----------------|------------------|------------------------|-----|-----|------|-------|--| | WRITE CYCLE | | | | | | | | | tCY | Cycle Time | | 470 | | | ns | | | <sup>t</sup> CE | CE "ON" Time | | 300 | i | 3000 | ns | | | tw | WE to CE "OFF" | | 150 | ļ | ļ l | ns | | | tCW | CE to WE | t <sub>T</sub> = 20 ns | 130 | | | ns | | | tD | DIN to CE Set-Up | · | 150 | | | ns | | | tDH | DIN Hold Time | | 0 | | 1 | ns | | | twp | WE Pulse Width | * | 50 | | | ns | | ## **Switching Time Waveforms** #### Write Cycle - Note 1: For refresh cycle, row and column addresses must be stable before tAC and remain stable for entire tAH period. - Note 2: VIL max is the reference level for measuring timing of the address, CS and DIN. - Note 3: VIH min is the reference level for measuring timing of the addresses, $\overline{\text{CS}}$ and DIN. - Note 4: VSS + 2V is the reference level for measuring timing of CE. - Note 5: $V_{DD}-2V$ is the reference level for measuring timing of CE. - Note 6: V<sub>SS</sub> + 2V is the reference level for measuring the timing of D<sub>OUT</sub> for a high output. ### AC Electrical Characteristics (Continued) TA = -55°C to +85°C, VDD = 12V ±5V ±5%, VBB = -5V ±10% | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------|------------------------------------|-----------------------------------------------------------------------|-----|------|------|-------| | READ/ | MODIFY/WRITE CYCLE | | | | | | | tRWC | Read/Modify/Write (RMW) Cycle Time | | 590 | | | ns | | tCRW | CE Width During RMW | | 420 | ŀ | 3000 | ns | | tWC | WE to CE "ON" | | 0 | | | ns | | tw | WE to CE "OFF" | | 150 | ļ · | | ns | | twp | WE Pulse Width | t <sub>T</sub> = 20 ns, C <sub>LOAD</sub> = 50 pF, Load = 1 TTL Gate, | 50 | | | ns | | tD | DIN to CE Set-Up | Ref = 2V, tACC = tAC + tCO + 1 tT | 150 | ļ. ' | | ns | | tDH | DIN Hold Time | | 0 | ļ | | ns | | tC0 | CE to Output Delay | | | | 250 | ns | | two | WE to DOUT Invalid | | 0 | | | ns | | tACC | Access Time | · | | | 270 | ns | | CAPAC | ITANCE (Note 1) TA = 25°C | | | | | | | CAD | Address Capacitance, CS | VIN = VSS | | 2 | 6 | pF | | CCE | CE Capacitance | VIN = VSS | 1 | 15 | 25 | рF | | COUT | Data Output Capacitance | V <sub>OUT</sub> = 0V | | 5 | 10 | pF | | CIN | DIN and WE Capacitance | V <sub>IN</sub> = V <sub>SS</sub> | | 4 | 6 | pF | Note 1: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ with the current equal to a constant 20 mA. # Switching Time Waveforms (Continued) ### Read Modify Write Cycle Note 1: WE must be high until end of too. Note 2: $V_{|L|}$ max is the reference level for measuring timing of the address, $\overline{CS}$ , $D_{|N|}$ and $\overline{WE}$ . Note 3: VIH min is the reference level for measuring timing of the address, $\overline{CS}$ , DIN and $\overline{WE}$ . Note 4: V<sub>SS</sub> + 2V is the reference level for measuring timing of CE. Note 5: $\ensuremath{V_{DD}} - 2\ensuremath{\text{V}}$ is the reference level for measuring timing of CE. Note 6: $V_{SS} + 2V$ is the reference level for measuring the timing of $\overline{D_{OUT}}$ for a high output. # MM5280 4096-Bit (4096 × 1) Dynamic RAM ### **General Description** National's MM5280 is a 4096 word by 1 bit dynamic RAM. It incorporates the latest memory design features and can be used in a wide variety of applications, from those which require very high speed to ones where low cost and large bit capacity are the prime criteria. The MM5280 must be refreshed every 2 ms. This can be accomplished by performing a read cycle at each of the 64 row addresses (A0-A5). The chip select input can be either high or low for refresh. The MM5280 has been designed with minimum production costs as a prime criterion. It is fabricated using N-channel silicon gate MOS technology, which is an ideal choice for high density integrated circuits. The MM5280 uses a single transistor cell to minimize the device area. The single device cell, along with unique design features in the on-chip peripheral circuits, yields a high performance memory device. ### **Features** - Organization: 4096 x 1 - Access time 200 ns maximum - Cycle time 400 ns minimum - Easy system interface - One high voltage input—chip enable - TTL compatible-all other inputs and output - Address registers on-chip - TRI-STATE® output - Simple read-modify-write operation - Industry standard pin configuration ### **Block Diagram** Memory Inverts From Data In to Data Out ### Pin Names | A0-A11 | Address Inputs * | V <sub>BB</sub> | Power (-5V) | |--------|------------------|-----------------|--------------| | CE | .Chip Enable | Vcc | Power (+5V) | | CS | Chip Select | VDD | Power (+12V) | | DIN | Data Input | VSS | Ground | | DOUT | Data Output | WE | Write Enable | | NC | Not Connected | ] | | <sup>\*</sup> Refresh Address A0-A5 ### **Connection Diagram** Order Number MM5280N Order Number MM5280J See NS Package N22A See NS Package J22A # Logic Symbol ### Absolute Maximum Ratings (Note 1) **Operating Conditions** Storage Temperature –65°C to +150°C MIN UNITS All Input or Output Voltages with Respect -0.3V to +25V Operating Temperature Range n +70 °C to the Most Negative Supply Voltage, $V_{\mbox{\footnotesize{BB}}}$ V<sub>DD</sub> Voltage 10.8 13.2 ν Supply Voltages $V_{DD}$ , $V_{CC}$ and $V_{SS}$ with -0.3V to +20V V<sub>CC</sub> Voltage ν 4.5 5.5 Respect to V<sub>BB</sub> V<sub>BB</sub> Voltage ٧ -5.5 Power Dissipation 1.25W ### **DC Electrical Characteristics** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{DD} = +12V \pm 10\%$ , $V_{CC} = +5V \pm 10\%$ , $V_{BB}$ (Note 2) = $-5V \pm 10\%$ , $V_{SS} = 0V$ , unless otherwise noted | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------|-------------------------------------------------------|------------------------------------------------------------------------|--------------------|--------|--------------------|----------|--| | Li | Input Load Current | V <sub>IN</sub> = 0V to V <sub>IH</sub> max, (All Inputs<br>Except CE) | | 0.01 | 10 | μА | | | ILC | Input Load Current | V <sub>IN</sub> = 0V to V <sub>IHC</sub> max | | 0.01 | 10 | μΑ | | | II <sub>LO</sub> Į | Output Leakage Current Up For<br>High Impedance State | CE = $V_{ILC}$ or $\overline{CS}$ = $V_{IH}$ , $V_O$ = 0V to 5.25V | | 0.01 | 10 | μΑ | | | I <sub>DD1</sub> | V <sub>DD</sub> Supply Current During CE "OFF" | CE = -1V to +6V, Note 4 | | 110 | 300 | μΑ | | | I <sub>DD2</sub> | V <sub>DD</sub> Supply Current During<br>CE "ON" | $CE = V_{IHC}$ , $T_A = 25^{\circ}C$ | | 20 | 40 | mA | | | DD AV1 | Average V <sub>DD</sub> Current | $T_A = 25^{\circ}C$ Cycle Time = 400 ns, $t_{CE} = 230$ ns | | 35 | 60 | mA | | | IDD AV2 | Average V <sub>DD</sub> Current | Cycle Time = 1000 ns, $t_{CE}$ = 230 ns | | 15 | 30 | mA | | | I <sub>CC1</sub> | V <sub>CC</sub> Supply Current During<br>CE "OFF" | $CE = V_{ILC} \text{ or } \overline{CS} = V_{IH}$ , (Note 5) | | . 0.01 | 10 | μΑ | | | IBB | V <sub>BB</sub> Supply Current Average | | | 5 | 100 | μΑ | | | VIL | Input Low Voltage | t <sub>T</sub> = 20 ns (Figure 4) | -1.0 | ļ | 0.6 | v · | | | V <sub>IH</sub> | Input High Voltage | , | 2.4 | ] | V <sub>cc</sub> +1 | V | | | VILC | CE Input Low Voltage | | -1.0 | ł | 1.0 | V | | | VIHC | CE Input High Voltage | · | V <sub>DD</sub> -1 | | V <sub>DD</sub> +1 | V | | | VoL | Output Low Voltage | I <sub>OL</sub> = 2.0 mA | 0.0 | | 0.45 | <b>'</b> | | | VoH | Output High Voltage | I <sub>OH</sub> = -2.0 mA | 2.4 | | Vcc | V | | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: The only requirement for the sequence of applying voltage to the device is that $V_{DD}$ , $V_{CC}$ , and $V_{SS}$ should never be 0.3V more negative than $V_{BB}$ . Note 3: Typical values are for $T_A = 25^{\circ}C$ and nominal power supply voltages. Note 4: The IDD and ICC currents flow to VSS. The IBB current is the sum of all leakage currents. Note 5: During CE "ON" V<sub>CC</sub> supply current is dependent on output loading, V<sub>CC</sub> is connected to output buffer only. # AC Electrical Characteristics $T_A = 0^{\circ}C$ to +70°C, $V_{DD} = 12V \pm 10\%$ , $V_{CC} = 5V \pm 10\%$ , $V_{BB} = -5V \pm 10\%$ | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------|--------------------------------------------|-----------------------------------------------------------|-----|-----|------|-------| | READ, WRI | TE, READ/MODIFY/WRITE, AND | REFRESH CYCLE | | | | | | tREF | Time Between Refresh | | | | 2 | ms | | t <sub>AC</sub> | Address to CE Set-Up Time | $t_{AC}$ is Measured From End of Address Transition | 0 | } | | ns | | t <sub>AH</sub> | Address Hold Time | | 50 | | | ns | | tcc | CE "OFF" Time | | 130 | [ | | ns | | t <sub>T</sub> | CE Transition Time | | 10 | | 40 | ns | | t <sub>CF</sub> | CE "OFF" to Output High<br>Impedance State | | 0 | | | ns | | READ CYC | LE | | | | | | | t <sub>CY</sub> | Cycle Time | | 400 | 1 | | ns | | t <sub>CE</sub> | CE "ON" Time | ). | 230 | | 3000 | ns | | tco | CE Output Delay | C <sub>LOAD</sub> = 50 pF, Load = 1 TTL Gate, Ref = 2.0V, | | | 180 | ns | | tACC | Address to Output Access | $t_{ACC} = t_{AC} + t_{CO} + 1 t_{T}$ | 1 | 1 | 200 | ns | | t <sub>WL</sub> | CE to WE | | 0 | | | ns | | twc | WE to CE "ON" | | 0 | | 1 | ns | ### AC Electrical Characteristics (Continued) $T_A = 0^{\circ} C$ to $+70^{\circ} C$ , $V_{DD} = 12 V \pm 10\%$ , $V_{CC} = 5 V \pm 10\%$ , $V_{BB} = -5\% \pm 10\%$ | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | | | | |-----------------|------------------------------|------------------------|-----|----------|------|-------|--|--|--|--| | WRITE CYC | WRITE CYCLE | | | | | | | | | | | tcy | Cycle Time | | 400 | | | ns | | | | | | t <sub>CE</sub> | CE "ON" Time | | 230 | ļ , | 3000 | ns | | | | | | tw | WE to CE "OFF" | | 150 | | ] | ns | | | | | | t <sub>CW</sub> | CE to WE | t <sub>T</sub> = 20 ns | 100 | ļ , | | ns | | | | | | t <sub>D</sub> | D <sub>IN</sub> to CE Set-Up | | 150 | | | ns | | | | | | t <sub>DH</sub> | D <sub>IN</sub> Hold Time | | 0 | <b>\</b> | | ns | | | | | | t <sub>WP</sub> | WE Pulse Width | | 50 | | | ns | | | | | # **Switching Time Waveforms** Read and Refresh Cycle ### Write Cycle Note 1: For refresh cycle, row and column addresses must be stable before tAC and remain stable for entire tAH period. Note 2: $V_{1L}$ max is the reference level for measuring timing of the address, $\overline{CS}$ and $D_{1N}$ . Note 3: $V_{IH}$ min is the reference level for measuring timing of the addresses, $\overline{CS}$ and $D_{IN}$ . Note 4: $V_{SS}$ + 2.0V is the reference level for measuring timing of CE. Note 5: $V_{\text{DD}}$ – 2V is the reference level for measuring timing of CE. Note 6: $V_{SS}$ + 2.0V is the reference level for measuring the timing of $D_{OUT}$ for a high output. ### **AC Electrical Characteristics (Continued)** $T_A$ = 0°C to +70°C, $V_{DD}$ = 12V ±10%, $V_{CC}$ = 5V ±10%, $V_{BB}$ = -5% ±10% | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------| | READ/MOD | DIFY/WRITE CYCLE | | | | | | | tawc | Read Modify Write (RMW)<br>Cycle Time | | 520 | | | ns | | t <sub>CRW</sub> | CE Width During RMW | | 350 | | 3000 | ns | | t <sub>wc</sub> | WE to CE "ON" | | 0 | ł | | ns | | t <sub>w</sub> | WE to CE "OFF" | 50-51-1-1-1-1-1 | 150 | | | ns | | twp | WE Pulse Width | $t_T = 20 \text{ ns, } C_{LOAD} = 50 \text{ pF, Load} = 1 \text{ TTL Gate,}$ $Ref = 2.0V, t_{ACC} = t_{AC} + t_{CO} + 1 t_T$ | 50 | | l | · ns | | t <sub>D</sub> | D <sub>IN</sub> to CE Set Up | | 150 | | ĺ | ns | | t <sub>DH</sub> | D <sub>IN</sub> Hold Time | | 0 | | | ns | | $t_{CO}$ | CE to Output Delay | | | } | 180 | ns | | $t_{WO}$ | WE to D <sub>OUT</sub> Invalid | | 0 | Ì | | | | tACC | Access Time | | | | 200 | ns | | CAPACITAN | ICE (Note 1) | T <sub>A</sub> = 25°C | | | | | | CAD | Address Capacitance, CS | V <sub>IN</sub> = V <sub>SS</sub> | | 2 | | pF | | C <sub>CE</sub> | CE Capacitance | V <sub>IN</sub> = V <sub>SS</sub> | | 15 | | pF | | Cout | Data Output Capacitance | V <sub>OUT</sub> = 0V | 1 | 5 | | pF | | CIN | D <sub>IN</sub> and WE Capacitance | V <sub>IN</sub> = V <sub>SS</sub> | | 4 | | pF | Note 1: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ with the current equal to a constant 20 mA. ### Switching Time Waveforms (Continued) ### Read Modify Write Cycle Note 1: $\overline{\text{WE}}$ must be high until end of $t_{\text{CO}}$ . Note 2: $V_{1L}$ max is the reference level for measuring timing of the address, $\overline{CS}$ , $D_{IN}$ and $\overline{WE}$ . Note 3: $V_{IH}$ min is the reference level for measuring timing of the address, $\overline{CS}$ , $D_{IN}$ and $\overline{WE}$ . Note 4: V<sub>SS</sub> + 2.0V is the reference level for measuring timing of CE. Note 5: $V_{DD} = 2V$ is the reference level for measuring timing of CE. Note 6: $V_{SS}$ + 2.0V is the reference level for measuring the timing of $\overline{D_{OUT}}$ for a high output. # MM5280-5 4096-Bit (4096 × 1) Dynamic RAM ### **General Description** The MM5280-5 is a slower speed version of National's MM5280. Please refer to the MM5280 specification for pin configuration, block diagram and switching time waveforms. ### **Features** - Access time-270 ns - Cycle time-470 ns ### Absolute Maximum Ratings (Note 1) ### **Operating Conditions** | | | | 101114 | IVIAA | CIVITS | |-------------------------------------------|-----------------|-----------------------------|----------|-------|--------| | Storage Temperature | -65°C to +150°C | Operating Temperature Range | 0 | +70 | °C | | All Input or Output Voltages with Respect | -0.3V to +25V | V <sub>DD</sub> Voltage | 11.4 | 12.6 | V | | to the Most Negative Supply Voltage, VB | 3 | V <sub>CC</sub> Voltage | 4.75 | 5.25 | V | | Supply Voltages VDD, VCC and VSS with | -0.3V to +20V | V <sub>BB</sub> Voltage | -5.25 | -4.75 | V | | Respect to V <sub>BB</sub> | 1.25W | Order Number MM | 15280J-5 | | | Order Number MM5280J-5 See NS Package J22A ### **DC Electrical Characteristics** Power Dissipation Order Number MM5280N-5 See NS Package N22A $T_A = 0^{\circ} \text{C to } + 70^{\circ} \text{C V}_{DD} = +12 \text{V} \pm 5\%, \ \text{V}_{CC} = +5 \text{V} \pm 5\%, \ \text{V}_{BB} \ \text{(Note 2)} = -5 \text{V} \pm 5\%, \ \text{V}_{SS} = 0 \text{V}, \text{unless otherwise noted.}$ | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------|-------------------------------------------------------|-------------------------------------------------------------------|--------------------|------|--------------------|-------| | ILI | Input Load Current | $V_{IN}$ = 0V to $V_{IH}$ max, (All Inputs<br>Except CE) | | 0.01 | 10 | μΑ | | ILC | Input Load Current | V <sub>IN</sub> = 0V to V <sub>IHC</sub> max | | 0.01 | 10 | μΑ | | II <sub>LO</sub> I | Output Leakage Current Up For<br>High Impedance State | CE = $V_{ILC}$ or $\overline{CS} = V_{IH}$ , $V_O = 0V$ to 5.25V | | 0.01 | 10 | μΑ | | I <sub>DD1</sub> | V <sub>DD</sub> Supply Current During<br>CE "OFF" | CE = -1V to +6V, Note 4 | | 110 | 300 | μΑ | | I <sub>DD2</sub> | V <sub>DD</sub> Supply Current During<br>CE "ON" | CE = V <sub>IHC</sub> , T <sub>A</sub> = 25°C | | 20 | 40 | mA | | IDD AV1 | Average V <sub>DD</sub> Current | $T_{\Delta} = 25^{\circ}C$ Cycle Time = 400 ns, $t_{CE} = 230$ ns | | 35 | 60 | mA | | IDD AV2 | Average V <sub>DD</sub> Current | Cycle Time = 1000 ns, $t_{CE}$ = 230 ns | | 15 | 30 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> Supply Current During<br>CE "OFF" | $CE = V_{ILC} \text{ or } \overline{CS} = V_{IH}, (Note 5)$ | | 0.01 | 10 | μА | | IBB | V <sub>BB</sub> Supply Current Average | | | 5 | 100 | μΑ | | VIL | Input Low Voltage | t <sub>T</sub> = 20 ns | -1.0 | | 0.6 | V | | $V_{IH}$ | Input High Voltage | | 2.4 | | V <sub>cc</sub> +1 | V | | VILC | CE Input Low Voltage | | -1.0 | ) | 1.0 | ٧ | | V <sub>IHC</sub> | CE Input High Voltage | | V <sub>DD</sub> -1 | | V <sub>DD</sub> +1 | V | | VoL | Output Low Voltage | I <sub>OL</sub> = 2.0 mA | 0.0 | | 0.45 | V | | Voh | Output High Voltage | I <sub>OH</sub> = -2.0 mA | 2.4 | | Vcc | v | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: The only requirement for the sequence of applying voltage to the device is that VDD, VCC, and VSS should never be 0.3V more negative Note 3: Typical values are for T<sub>A</sub> = 25°C and nominal power supply voltages. Note 4: The IDD and ICC currents flow to $V_{SS}$ . The IBB current is the sum of all leakage currents. Note 5: During CE "ON" VCC supply current is dependent on output loading, VCC is connected to output buffer only. # **AC Electrical Characteristics** $T_A = 0^{\circ} C \text{ to } +70^{\circ} C$ , $V_{DD} = 12 V \pm 5\%$ , $V_{CC} = 5 V \pm 5\%$ , $V_{BB} = -5 V \pm 5\%$ | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|------------------------------|-------------------------------------------------------------------------------------|----------|-----|----------|-------| | READ, WRIT | TE, READ/MODIFY/WRITE, AND | REFRESH CYCLE | | | · —, | | | tREF | Time Between Refresh | | | - | 2 | ms | | t <sub>AC</sub> | Address to CE Set-Up Time | t <sub>AC</sub> is Measured From End of Address Transition | 0 | | | ns | | t <sub>AH</sub> | Address Hold Time | | 50 | , . | | ns | | t <sub>CC</sub> | CE "OFF" Time | } | 130 | | | ns | | t <sub>T</sub> | CE Transition Time | | 10 | | 40 | ns | | t <sub>CF</sub> | CE "OFF" to Output High | | 0 | | | ns | | | Impedance State | <u> </u> | | | | | | READ CYCL | <del>,</del> | 1 | 470 | | | | | tcy | Cycle Time | <u> </u> | 470 | | **** | ns | | t <sub>CE</sub> | CE "ON" Time | C <sub>LOAD</sub> = 50 pF, Load = 1 TTL Gate, Ref = 2.0V, | 300 | | 3000 | ns | | tco | CE Output Delay | t <sub>ACC</sub> = t <sub>AC</sub> + t <sub>CO</sub> + 1 t <sub>T</sub> | | | 250 | ns | | tACC | Address to Output Access | | | | 270 | ns | | t <sub>WL</sub> | CE to WE | | 0 | | | ns | | twc | WE to CE "ON" | | 0 | | L | ns | | WRITE CYC | LE | | | | | | | tcy | Cycle Time | | 470 | | | ns | | t <sub>CE</sub> | CE "ON" Time | | 300 | | 3000 | ns | | t <sub>w</sub> | WE to CE "OFF" | | 150 | | | ns | | t <sub>CW</sub> | CE to WE | t <sub>T</sub> = 20 ns | 130 | | | ns | | t <sub>D</sub> | D <sub>IN</sub> to CE Set-Up | | 150 | | | ns | | t <sub>DH</sub> | D <sub>IN</sub> Hold Time | | 0 | | | ns | | t <sub>WP</sub> | WE Pulse Width | | 50 | | | ns | | READ/MOD | IFY/WRITE CYCLE | <u> </u> | · | | <u> </u> | · | | t <sub>RWC</sub> | Read Modify Write (RMW) | | 590 | Γ | Γ | ns | | | Cycle Time | | | Ì | | | | t <sub>CRW</sub> | CE Width During RMW | | 420 | ĺ | 3000 | ns | | twc | WE to CE "ON" | | 0 | ļ | | ns | | tw' | WE to CE "OFF" | | 150 | ĺ | | ns | | t <sub>WP</sub> | WE Pulse Width | $t_T = 20 \text{ ns}, C_{LOAD} = 50 \text{ pF}, \text{ Load} = 1 \text{ TTL Gate},$ | 50 | 1 | | ns | | t <sub>D</sub> | D <sub>IN</sub> to CE Set-Up | Ref = 2.0V, $t_{ACC} = t_{AC} + t_{CO} + 1 t_{T}$ | 150 | | 1 | ns | | t <sub>DH</sub> | D <sub>IN</sub> Hold Time | | 0 | | | ns | | tco | CE to Output Delay | | | · | 250 | ns | | two | WE to DOUT Invalid | | 0 | | | | | t <sub>ACC</sub> | Access Time | | | | 270 | ns | | | NCE (Note 1) | T <sub>A</sub> ≈ 25°C | <u> </u> | I | <u> </u> | L | | C <sub>AD</sub> | Address Capacitance, CS | V <sub>IN</sub> = V <sub>SS</sub> | 1 | 2 | Ī | pF | | C <sub>CE</sub> | CE Capacitance | V <sub>IN</sub> = V <sub>SS</sub> | | 15 | | pF | | | Data Output Capacitance | V <sub>OUT</sub> = 0V | Į. | 5 | } . | pF | | Cour | | | | | | | Note 1: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ with the current equal to a constant 20 mA. # MM5290\*16,384-Bit (16,384 × 1) Dynamic RAM ### **General Description** The MM5290 is a 16,384 x 1 bit dynamic RAM. It features a multiplexed address input with separate row and column strobes. This added flexibility allows the MM5290 to be used in page mode operation. The MM5290 must be refreshed every 2 ms. This can be accomplished by performing any cycle which brings the Row Address Strobe active including a RAS-only cycle at each of the 128 row addresses. N-channel double-poly silicon gate technology, developed by National, is used in the manufacture of the MM5290. This process combines high density and performance with reliability. Greater system densities are achievable by the use of a 16-pin dual-in-line package for the MM5290. ### **Features** - Access times: 150 ns, 200 ns, 250 ns - Low power: 528 mW max - TTL compatible: all inputs and output - Gated CAS—noncritical timing - Read, Write, Read-Modify-Write and RAS-only Refresh cycles - Page mode operation - Industry standard 16-pin configuration # **Connection Diagram** # Dual-In-Line Package V<sub>BB</sub> 1 16 V<sub>SS</sub> DI 2 15 CAS WE 3 14 DD RAS 4 12 A3 A2 6 11 A4 A1 7 V<sub>DD</sub> 8 9 V<sub>CC</sub> \*See the MSTTM Program page 3. ### Pin Names BAS Row Address Strobe CAS Column Address Strobe WE Write Enable A0-A6 Address Inputs DI Data Input DO Data Output $V_{DD}$ Power (12V) Vcc Power (5V) $v_{SS}$ Ground Power (-5V) Order Number MM5290J-2, MM5290J-3, or MM5290J-4 See NS Package J16A Order Number MM5290N-2, MM5290N-3, or MM5290N-4 # Logic Diagram ### Absolute Maximum Ratings (Note 1) Storage Temperature -65°C to +150°C **Power Dissipation** 1W Voltage on Any Pin Relative to VBB -0.3V to +20V $(V_{SS}-V_{BB}\geq 4.5V)$ Lead Temperature (Soldering, 10 seconds) 300°C ### **Recommended DC Operating Conditions** | SYMBOL | PARAMETER | MIN | MAX | UNITS | NOTES | |-----------------|----------------------------------|------|------|------------|-------| | TA | Ambient Temperature | 0 | 70 | °C | | | V <sub>DD</sub> | Supply Voltages | 10.8 | 13.2 | V | 2, 3 | | Vcc | | 4.5 | 5.5 | V | 2, 3 | | $V_{SS}$ | | 0 | 0 | V | 2, 3 | | V <sub>BB</sub> | | -4.5 | -5.5 | . <b>V</b> | 2, 3 | | VIHC | Input High Voltage, RAS, CAS, WE | 2.7 | 7.0 | V | 2 | | VIH | Input High Voltage, A0-A6, DI | 2.4 | 7.0 | <b>v</b> | 2 | | VIL | Input Low Voltage, All Inputs | -1.0 | 0.8 | V | 2 | ### DC Electrical Characteristics Over the range of Recommended DC Operating Conditions unless otherwise noted | SYMBOL | PARAMETER | MIN | MAX | UNITS | NOTES | |--------------------|-----------------------------------------------------------------|-----|-----|-------|----------| | l <sub>DD1</sub> | Operating Current | | 35 | mA | 4 | | ICC1 | Average Power Supply Operating Current | | | | 5 | | IBB1 | (RAS, CAS Cycling; tRC = tRC MIN) | | 200 | μΑ | <u> </u> | | I <sub>DD2</sub> | Standby Current | | 1.5 | mA | | | ICC2 | Power Supply Standby Current (RAS = VIHC, | -10 | 10 | μΑ | 1 | | I <sub>BB2</sub> | DO= High Impedance) | | 100 | μΑ | | | I <sub>DD3</sub> | Refresh Current | | 25 | mA | 4 | | ICC3 | Average Power Supply Current, Refresh Mode | -10 | 10 | μΑ | 1 | | I <sub>BB3</sub> | (RAS Cycling, CAS = VIHC; tRC = tRC MIN) | | 200 | μΑ | | | I <sub>DD4</sub> | Page Mode Current | | 27 | mA | 4 | | ICC4 | Average Power Supply Current, Page Mode | | ļ | | 5 | | IBB4 | (RAS = V <sub>IL</sub> , CAS Cycling; t <sub>PC</sub> = 225 ns) | | 200 | μΑ | | | I <sub>I</sub> (L) | Input Leakage Input Leakage Current, Any Input | -10 | 10 | μΑ | | | | (V <sub>BB</sub> = -5V, 0V < V <sub>IN</sub> < 7V, All Other | | | | | | | Pins not Under Test = $0V$ ) | | | | | | lO(L) | Output Leakage | -10 | 10 | μΑ | | | | Output Leakage Current (DO is Disabled, | | l | | 1 | | <u> </u> | $0V \le V_{OUT} \le 5.5V$ | | | | <u> </u> | | - | Output Levels | | | 1 | | | Voн | Output High Voltage (IOUT = -5 mA) | 2.4 | | V | | | VOL | Output Low Voltage (IOUT = 4.2 mA) | | 0.4 | V | <u> </u> | | CAPACITANO | CE | | | | | | Cı | Input Capacitance A0—A6, DI | | 5 | pF | 6 | | CC | Input Capacitance RAS, CAS, WE | | 10 | pF | 6 | | CO | Output Capacitance, DO | | 7 . | pF | 6 | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Rangs" they are not meant to imply that the devices should be operated at these limits. The table of "Recommended DC Operating Conditions" provides conditions for actual device operation. Note 2: All voltages referenced to V<sub>SS</sub>. When applying voltages to the device, V<sub>DD</sub>, V<sub>CC</sub> or V<sub>SS</sub> should never be 0.3V more negative than V<sub>BB</sub>. Note 3: Several cycles are required after power-up before proper device operation is achieved. Any 8 RAS cycles are adequate for this purpose. Note 4: IDD1, IDD3, and IDD4 depend on cycle rate. Note 5: $I_{CC}$ depends on output load. Note 6: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation C = I\Delta t/\Delta V. Capacitance is guaranteed by periodic testing. ### **AC Electrical Characteristics** Over the range of Recommended DC Operating Conditions unless otherwise noted | SYMBOL | PARAMETER | MM5 | 290-2 | MM5290-3 | | MM5 | 290-4 | UNITS | NOTES | |------------------|-----------------------------------------------|-----------|--------|----------|--------|-----|--------|-------|--------| | SAMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | OMITS | NOTES | | tRC | Random Read or Write Cycle Time | 375 | | 375 | | 410 | 1 | ns | 7,8 | | tRWC | Read-Write Cycle Time | 375 | | 375 | | 515 | | ns | 7, 8 | | tPC | Page Mode Cycle Time | 170 | | 225 | | 275 | | ns | | | <sup>t</sup> RAC | Access Time from RAS | | 150 | | 200 | | 250 | ns | 9, 11 | | †CAC | Access Time from CAS | | 100 | | 135 | | 165 | ns | 10, 11 | | tOFF | Output Buffer Turn-Off Delay | 0 | 40 | 0 | 50 | 0 | 60 | ns | 12 | | tŢ | Transition Time (Rise and Fall) | 3 | 35 | 3 | 50 | 3 | 50 | ns | | | t <sub>RP</sub> | RAS Precharge Time | 100 | | 120 | | 150 | | ns | | | tRAS | RAS Pulse Width | 150 | 10,000 | 200 | 10,000 | 250 | 10,000 | ns | | | tRSH | RAS Hold Time | 100 | | 135 | | 165 | | ns | | | tCSH | CAS Hold Time | 150 | | 200 | | 250 | | ns | | | †CAS | CAS Pulse Width | 100 | 10,000 | 135 | 10,000 | 165 | 10,000 | ns | | | <sup>t</sup> RCD | RAS to CAS Delay Time | 20 | 50 | 25 | 65 | 35 | 85 | ns | 9 | | tCRP | CAS to RAS Precharge Time | -20 | Î | -20 | | -20 | | ns | | | tASR | Row Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | tRAH | Row Address Hold Time | 20 | | 25 | | 35 | | ns | | | tASC | Column Address Set-Up Time | -10 | | -10 | | -10 | | ns | 1 | | <sup>t</sup> CAH | Column Address Hold Time | 45 | | 55 | | 75 | | ns | | | tAR | Column Address Hold Time Referenced to RAS | 95 | | 120 | ŀ | 160 | | ns | | | tRCS | Read Command Set-Up Time | 0 | | 0 | | 0 | Ì | ns | | | <sup>t</sup> RCH | Read Command Hold Time | 0 | | 0 | | 0 | | ns | | | tWCH | Write Command Hold Time | 45 | | 55 | | 75 | | ns | | | twcr | Write Command Hold Time Referenced to RAS | 95 | | 120 | | 160 | ŀ | ns | | | tWP | Write Command Pulse Width | 45 | | 55 | | 75 | | ns | | | tRWL | Write Command to RAS Lead Time | 60 | - | 80 | | 100 | ļ | ns | | | tCWL | Write Command to CAS Lead Time | 60 | | 80 | | 100 | ļ | ns | | | tDS | Data-In Set-Up Time | 0 | | 0 | | 0 | | ns | 13, 14 | | tDH | Data-In Hold Time | 45 | | 55 | | 75 | | ns | 13, 14 | | <sup>t</sup> DHR | Data-In Hold Time Referenced to RAS | 95 | | 120 | | 160 | | ns | | | tCP | CAS Precharge Time (for Page Mode Cycle Only) | 60 | | 80 | | 100 | | ns | | | tREF . | Refresh Period | | 2 | | 2 | | 2 | ms | | | twcs | WE to CAS Set-Up Time | -20 | - | -20 | | -20 | | ns | 14 | | | CAS to WE Delay | -20<br>70 | | 95 | | 125 | | ns | 15 | | tCMD | RAS to WE Delay | 120 | | 95 | | '25 | | ''' | 15 | Note 7: The specifications for tRC(MIN) and tRWC(MIN) are used only to indicate cycle time at which proper operation over the full temperature range is guaranteed. Note 8: Transition times are measured between $V_{IHC}$ or $V_{IH}$ and $V_{IL}$ . Timing measurements are made between $V_{IHC(MIN)}$ or $V_{IH(MIN)}$ and $V_{IL(MAX)}$ , and assume $t_T = 5$ ns. Note 9: Assumes row-limited access, i.e., $t_{RCD} \le t_{RCD(MAX)}$ . If this condition is not satisfied, then note 10 applies. Note 10: Assumes column-limited access, i.e., tRCD > tRCD(MAX). Note 11: Equivalent load is 2 standard TTL inputs plus 100 pF. Note 12: $\overline{\text{CAS}}$ going high disables the Data Output. $t_{\text{OFF}}$ is the delay to the high impedance state. Note 13: These parameters are referenced to the negative edge of $\overline{CAS}$ in an early-write cycle and to the negative edge of $\overline{WE}$ in a Read-Modify-Write cycle. (See Note 12). Note 14: If twcs $\geq$ twcs(MIN), the Data Output is guaranteed to remain in the high impedance state for the duration of the cycle. This is the "early-write" cycle. Note 15: If $t_{CWD} \ge t_{CWD(MIN)}$ and $t_{RWD} \ge t_{RWD(MIN)}$ , the Data Output will contain the original data in the selected cell. This is the Read-Modify-Write cycle. If either of these conditions is not satisfied, the output will be indeterminate unless the early-write condition of Note 12 is met. # Switching Time Waveforms (Continued) ### Read-Write Cycle, Read-Modify-Write Cycle ### RAS-Only Refresh Cycle Note. $\overline{CAS} = V_{1HC}$ , $\overline{WE} = don't care$ # Switching Time Waveforms (Continued) Page Mode Read Cycle Page Mode Write Cycle **NMOS RAMs** # MM5298\*\* 8192-Bit (8192 × 1) Dynamic RAM ### **General Description** The MM5298 is an 8192 x 1-bit dynamic RAM. It features a multiplexed address input with separate row and column strobes. This added flexibility allows the MM5298 to be used in page mode operation. The MM5298 employs the same masks and highly reliable productionproven 2-layer polysilicon NMOS technology as the MM5290. As shown in the block diagram, the MM5298 is available as either the upper or lower half of the MM5290. Address A5 selects the operating half. For MM5298A, A5 should be low (VIL) during row address hold time (tRAH). For MM5298B, A5 should be high (VIH) during tRAH. The MM5298 requires only 64 cycles of Refresh every 2 ms. This can be accomplished by performing any cycle which brings the RAS active including an RAS-only cycle at each of the 64 row addresses used. ### **Features** - 100% DC and AC compatible with MM5290 - Only 64 Refresh cycles every 2 ms - Access Times: 150 ns, 200 ns, 250 ns - Low power: 528 mW max - TTL compatible: all inputs and output - Gated CAS-noncritical timing - Read, Write, Read-Modify-Write and RAS-only Refresh cycles - Page mode operation ### 15 CAS 14 00 13 A6 ŔĀŠ 12 A3 ΑĐ DO 10 A5\* CAS 9 vcc \*For MM5298A A5 must be at VIL during tRAH. # For MM5298B A5 must be at V<sub>IH</sub> during t<sub>RAH</sub>. \*\* See the MST<sup>TM</sup> Program page 3. DO Data Output VDD Power (12V) Vcc Power (5V) Ground ٧ss $V_{BB}$ Power (-5V) Order Number MM5298AJ-2, MM5298BJ-2, MM5298AJ-3, MM5298BJ-3, MM5298AJ-4 or MM5298BJ-4 See NS Package J16A Order Number MM5298AN-2, MM5298BN-2, MM5298AN-3, MM5298BN-3, MM5298AN-4 or MM5298BN-4 See NS Package N16A # Absolute Maximum Ratings (Note 1) Storage Temperature -65°C to +150°C Power Dissipation 1W Voltage on Any Pin Relative to VBB -0.3V to +20V $(V_{SS} - V_{BB} \ge 4.5V)$ Lead Temperature (Soldering, 10 seconds) 300°C # **Recommended DC Operating Conditions** | SYMBOL | PARAMETER | MIN | MAX | UNITS | NOTES | |-----------------|----------------------------------|------|------|-------|-------| | Тд | Ambient Temperature | 0 | 70 | °C | | | V <sub>DD</sub> | Supply Voltages | 10.8 | 13.2 | V | 2, 3 | | Vcc | | 4.5 | 5.5 | V | 2, 3 | | Vss | • | 0 | 0 | . V | 2, 3 | | V <sub>BB</sub> | | -4.5 | -5.5 | V | 2, 3 | | VIHC | Input High Voltage, RAS, CAS, WE | 2.7 | 7.0 | V | 2 | | V <sub>IH</sub> | Input High Voltage, A0-A6, DI | 2.4 | 7.0 | ٧ | 2 | | VIL | Input Low Voltage, All Inputs | -1.0 | 0.8 | V | 2 | ### DC Electrical Characteristics Over the range of Recommended DC Operating Conditions unless otherwise noted | SYMBOL | PARAMETER | MIN | MAX | UNITS | NOTES | |-------------------|-----------------------------------------------------------------|-----|-----|-------|-------| | I <sub>DD1</sub> | Operating Current | | 40 | mA | 4 | | ICC1 | Average Power Supply Operating Current | | | * | 5 | | I <sub>BB1</sub> | (RAS, CAS Cycling; tRC = tRC MIN) | | 200 | μΑ | | | I <sub>DD2</sub> | Standby Current | | 1.5 | mA | | | ICC2 | Power Supply Standby Current ( $\overline{RAS} = V_{IHC}$ ) | -10 | 10 | μΑ | | | IBB2 | DO= High Impedance) | | 100 | μΑ | | | I <sub>DD3</sub> | Refresh Current | | 30 | mA | 4 | | ICC3 | Average Power Supply Current, Refresh Mode | -10 | 10 | μΑ | | | I <sub>BB3</sub> | (RAS Cycling, CAS = VIHC; tRC = tRC MIN) | | 200 | μΑ | | | IDD4 | Page Mode Current | | 32 | mA | 4 | | ICC4 | Average Power Supply Current, Page Mode | | | | 5 | | I <sub>BB4</sub> | (RAS = V <sub>IL</sub> , CAS Cycling; t <sub>PC</sub> = 225 ns) | | 200 | μΑ | | | 11(L) | Input Leakage | -10 | 10 | μΑ | | | | Input Leakage Current, Any Input | | 1 | 1 | · | | | $(V_{BB} = -5V, 0V \le V_{IN} \le 7V, All Other$ | | | | | | | Pins not Under Test = 0V) | | ļ | } ` | | | <sup>1</sup> O(L) | Output Leakage | -10 | 10 | μΑ | | | | Output Leakage Current (DO is Disabled, | | 1 | 1 | | | | $0V \le V_{OUT} \le 5.5V$ | | | | | | | Output Levels | | Ì | | | | Voн | Output High Voltage (IOUT = -5 mA) | 2.4 | 1 | V | | | VoL | Output Low Voltage (IOUT = 4.2 mA) | | 0.4 | V | | | CAPACITAN | CE | | | | | | CI | Input Capacitance A0-A6, DI | | 5 | pF | 6 | | СС | Input Capacitance RAS, CAS, WE | , | 10 | pF | 6 | | СО | Output Capacitance, DO | | 7 | pF | 6 | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Recommended DC Operating Conditions" provides conditions for actual device operation. Note 2: All voltages referenced to VSS. When applying voltages to the device, VDD, VCC or VSS should never be 0.3V more negative than VBB. Note 3: Several cycles are required after power-up before proper device operation is achieved. Any 8 RAS cycles are adequate for this purpose. Note 4: $I_{DD1}$ , $I_{DD3}$ , and $I_{DD4}$ depend on cycle rate. Note 5: I<sub>CC</sub> depends on output load. Note 6: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ . Capacitance is guaranteed by periodic testing. ### **AC Electrical Characteristics** Over the range of Recommended DC Operating Conditions unless otherwise noted | SYMBOL | PARAMETER | | 298-2A,<br>298-2B | MM52<br>MM52 | | MM52<br>MM52 | | UNITS | NOTES | |------------------|--------------------------------------------|------|-------------------|--------------|--------|------------------|--------|-------|--------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | tRC | Random Read or Write Cycle Time | 375 | | 375 | | 410 | | ns | 7, 8 | | <sup>t</sup> RWC | Read-Write Cycle Time | 375 | | 375 | ł | 515 | | ns | 7,8 | | tPC | Page Mode Cycle Time | 170 | | 225 | | 275 | | ns | 1 | | tRAC | Access Time from RAS | ļ | 150 | | 200 | } | 250 | ns | 9, 11 | | tCAC | Access Time from CAS | • | 100 | | 135 | | 165 | ns | 10, 11 | | tOFF | Output Buffer Turn-Off Delay | 0 | 40 | 0 | 50 | 0 | 60 | ns | 12 | | tΤ | Transition Time (Rise and Fall) | 3 | 35 | 3 | 50 | 3 | 50 | ns | | | t <sub>RP</sub> | RAS Precharge Time | 100 | 1 | 120 | ļ | 150 | | ns | 1 | | †RAS | RAS Pulse Width | 150 | 10,000 | 200 | 10,000 | 250 | 10,000 | ns | | | tRSH | RAS Hold Time | 100 | l | 135 | ļ | 165 | | ns | | | tCAS | CAS Pulse Width | 100 | 10,000 | 135 | 10,000 | 165 | 10,000 | ns | | | tRCD | RAS to CAS Delay Time | 20 | 50 | 25 | 65 | 35 | 85 | ns | 9 | | tCRP | CAS to RAS Precharge Time | -20 | | -20 | 1 | -20 | | ns | | | tASR | Row Address Set-Up Time | 0 | | 0 | ļ | 0 | ļ | ns | 1 | | tRAH | Row Address Hold Time | 20 | | 25 | 1 | 35 | j . | ns | | | tASC | Column Address Set-Up Time | -10 | | -10 | ļ . | -10 | l | ns | | | <sup>t</sup> CAH | Column Address Hold Time | 45 | | 55 | • | 75 | ŀ | ns | | | tAR | Column Address Hold Time Referenced to RAS | 95 | | 120 | ļ | 160 | ļ | ns | | | tRCS | Read Command Set-Up Time | 0 | | 0 | | 0 | l | ns | | | <sup>t</sup> RCH | Read Command Hold Time | 0 | ŀ | 0 | | 0 | - | ns | | | tWCH | Write Command Hold Time | 45 | | 55 | | 75 | İ | ns . | | | tWCR | Write Command Hold Time Referenced to RAS | 95 | | 120 | ŀ | 160 | } | ns | | | tWP | Write Command Pulse Width | 45 | | 55 | ļ | 75 | 1 | ns | | | tRWL | Write Command to RAS Lead Time | 60 | | 80 | ł | 100 | 1 | ns | | | tCWL | Write Command to CAS Lead Time | 60 | ļ | 80. | | 100 | | ns | | | tDS | Data-In Set-Up Time | 0 | } | 0 | ļ . | 0 | 1 | ns | 13, 14 | | tDH | Data-In Hold Time | 45 | | 55 | | 75 | | ns | 13, 14 | | <sup>t</sup> DHR | Data-In Hold Time Referenced to RAS | 95 | | 120 | 1 | 160 | | ns | | | tCP | CAS Precharge Time (for Page Mode | . 60 | | 80 | . | 100 | | ns | | | | Cycle Only) | | 1 | | } | | 1 | | | | tREF | Refresh Period | | 2 | | 2 | | 2 | ms | | | twcs | WE to CAS Set-Up Time | -40 | ļ | -40 | 1 | _40 <sup>-</sup> | } | ns | 14 | | tCMD | CAS to WE Delay | 70 | | 95 | | 125 | | ns | 15 | | tRWD | RAS to WE Delay | 120 | l | 160 | 1 | 200 | 1 | ns | 15 | Note 7: The specifications for t<sub>RC(MIN)</sub> and t<sub>RWC(MIN)</sub> are used only to indicate cycle time at which proper operation over the full temperature range is guaranteed. Note 8: Transition times are measured between $V_{IHC}$ or $V_{IH}$ and $V_{IL}$ . Timing measurements are made between $V_{IHC\{MIN\}}$ or $V_{IH\{MIN\}}$ and $V_{IL\{MAX\}}$ , and assume $t_T = 5$ ns. Note 9: Assumes row-limited access, i.e., $t_{RCD} \le t_{RCD(MAX)}$ . If this condition is not satisfied, then note 10 applies. Note 10: Assumes column-limited access, i.e., tRCD > tRCD(MAX). Note 11: Equivalent load is 2 standard TTL inputs plus 100 pF. Note 12: $\overline{\text{CAS}}$ going high disables the Data Output. $t_{\text{OFF}}$ is the delay to the high impedance state. Note 13: These parameters are referenced to the negative edge of $\overline{CAS}$ in an early-write cycle and to the negative edge of $\overline{WE}$ in a Read-Modify-Write cycle. (See Note 14 below). Note 14: If twos $\geq$ twos(MIN), the Data Output is guaranteed to remain in the high impedance state for the duration of the cycle. This is the "early-write" cycle. Note 15: If t<sub>CWD</sub> $\geq$ t<sub>CWD</sub>(MIN) and t<sub>RWD</sub> $\geq$ t<sub>RWD</sub>(MIN), the Data Output will contain the original data in the selected cell. This is the Read-Modify-Write cycle. If either of these conditions is not satisfied, the output will be indeterminate unless the early-write condition of Note 12 is met. # Switching Time Waveforms (Continued) ### Read-Write Cycle, Read-Modify-Write Cycle ### RAS-Only Refresh Cycle 00 VOH - OPEN Note. CAS = V<sub>1HC</sub>, WE = don't care # Switching Time Waveforms (Continued) Page Mode Read Cycle Page Mode Write Cycle Note. Standard part not tested for page mode # **NMOS RAMs** # NMC4164<sup>†</sup> 65,536-Bit (65,536 × 1) Dynamic RAM ### **General Description** The NMC4164 is a 65,536 × 1 bit dynamic RAM. It features a multiplexed address input with separate row and column strobes. The NMC4164 must be refreshed every 4 ms. This can be accomplished by performing any cycle which brings the Row Address Strobe active including an RAS (RE)-only cycle at each of the 256 row addresses. N-channel triple-polysilicon gate technology, developed by National, is used in the manufacture of the NMC4164. This process combines high density and performance with reliability. ### **Features** - Single 5V ± 10% supply - 256 cycle 4 ms refresh - Access times: NMC4164-1 NMC4164-2 120 ns 150 ns 250 mW - Low power - TTL compatible: all inputs and output - Gated CE noncritical timing - Read, write, read-modify-write and RAS (RE)-only refresh cycles - Buried refresh option - Page mode operation - Industry standard 16-pin configuration - TRI-STATE® output - On-chip substrate bias generator ### **Block and Connection Diagrams\*\*** WE (W) WRITE TIMING TIMING 16k ARRAY 16k ARRAY CLOCKS 0F 256 ROW 128 SENSE 128 SENSE COLUMN BUFFER AMPLIFIERS **AMPLIFIERS** 16k ARRAY 16k ARRAY CONTROL MUX Adrs 1 OF 128 Dual-In-Line Package 16 VSS NC. 15 CAS (CE) Pin Names DI (D) -2 RAS(RE) Row Address Strobe 14 DO (Q) WE (W) -3 CAS(CE) Column Address Strobe Order Number NMC4164J-X\* See NS Package J16A WE(W) Write Enable RAS (RE) -A0-A7 Address Inputs 12 A3 A0 -Order Number NMC4164N-X\* DI(D) Data Input 11 A4 See NS Package N16A DO(Q) Data Output A2 -VCC Power (5V) 10 A5 A١ vss Ground vcc -TOP VIEW †See the MSTTM Program page 3. <sup>\*</sup> Symbols in parentheses are proposed industry standard. <sup>\*</sup> X = Speed selection # Absolute Maximum Ratings (Note 1) Operating Temperature Range Storage Temperature 0°C to +70°C -65°C to +150°C Voltage on Any Pin Relative to VSS Lead Temperature (Soldering, 10 seconds) -- 1.0 to +7V 300°C Power Dissipation 1' # **Recommended DC Operating Conditions** | Symbol | Parameter | Min | Max | Units | Notes | |------------|--------------------------------|----------|----------|--------|--------------| | TA | Ambient Temperature | 0 | 70 | °C | | | VCC<br>VSS | Supply Voltages | 4.5<br>0 | 5.5<br>0 | V<br>V | 2, 3<br>2, 3 | | VIH | Input High Voltage, All Inputs | 2.4 | 7.0 | V | 2 | | VIL | Input Low Voltage, All Inputs | - 1.0 | 0.8 | V | 2 | ### **DC Electrical Characteristics** Over the range of Recommended DC Operating Conditions unless otherwise noted | Symbol | Parameter | Min | Max | Units | Notes | |--------|---------------------------------------------------------------------------------------------------------|-------------|-----|-------|-------| | ICC1 | Operating Current Average Power Supply Operating Current (RE, CE Cycling; TRELREL = TRELREL Min) | | 45 | mA | 4 | | ICC2 | Standby Current Power Supply Standby Current (RE = VIH, Q = High Impedance) | | 4 | mA | | | ICC3 | Refresh Current Average Power Supply Current, Refresh Mode CE Cycling, CE = VIH; TRELREL = TRELREL Min) | | 35 | mA | 4 | | ICC4 | Page Mode Current Average Power Supply Current, Page Mode (RE = VIL, CE Cycling; TCELCEL = 100 ns) | | 37 | mA | 4 | | II | Input Leakage Input Leakage Current, Any Input (0V≤VIN≤7V, All Other Pins not Under Test = 0V) | <b>– 10</b> | 10 | μА | | | IOZ | Output Leakage Output Leakage Current (Q is Disabled, 0V≤VOUT≤5.5V) | - 10 | 10 | μΑ | | | | Output Levels | | | | | | VOH | Output High Voltage (IOUT = -5 mA) | 2.4 | | V | Ì . | | VOL | Output Low Voltage (IOUT = 4.2 mA) | | 0.4 | V | | # Capacitance | Symbol | Parameter | Max | Units | Notes | |--------|-----------------------------|-----|-------|-------| | CI | Input Capacitance A0-A6, D | 5. | pF | 5 | | CC | Input Capacitance RE, CE, W | 10 | pF | 5 | | CQ | Output Capacitance, Q | 7 | pF | - 5 | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Recommended DC Operating Conditions" provides conditions for actual device operation. Note 2: All voltages referenced to VSS. When applying voltages to the device, VCC should never be 1.0V more negative than VSS. Note 3: Several cycles are required after power-up before proper device operation is achieved. Any 8 RE cycles are adequate for this purpose. Note 4: ICC1, ICC3 and ICC4 depend on cycle rate. Note 5: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ . Capacitance is guaranteed by periodic testing. # Read Cycle AC Electrical Characteristics (Notes 1, 2, 3 and 4) | Symbol | | Parameter | NMC | 4164-1 | NMC | 4164-2 | Units | Notes | |------------------|-----------|--------------------------------------------|-----|--------|-----|--------|-------|--------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | Notes | | t <sub>RC</sub> | TRELREL | Random Read Cycle Time | 270 | | 305 | | ns | | | t <sub>RAS</sub> | TRELREH | RAS Pulse Width | 140 | 10,000 | 165 | 10,000 | ns | | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 120 | | 130 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 25 | 55 | 30 | 60 | ns | 5 | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 85 | | 100 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 135 | | 150 | | ns | | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 80 | 10,000 | 100 | 10,000 | ns | | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 70 | | 80 | | ns | 6 | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 20 | | 25 | | ns | | | t <sub>ASC</sub> | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 25 | | 30 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time Referenced to RAS | 80 | | 90 | | ns | 7 | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0 | | 0 | | ns | | | t <sub>RCH</sub> | TCEHWX | Read Command Hold Time | 0 | | 0 | | ńs | 8 | | t <sub>RAC</sub> | TRELQV | Access Time from RAS | | 120 | | 150 | ns | 9, 10 | | t <sub>CAC</sub> | TCELQV | Access Time from CAS | | 65 | | 90 | ns | 10, 11 | | t <sub>OFF</sub> | TCEHQZ | Output Buffer Turn-Off Delay | 0 | 50 | 0 | 55 | ns | 12 | # Read Cycle Waveforms\* <sup>\*</sup>Symbols in parentheses are proposed industry standard. | <b>Write Cyc</b> | cle AC | <b>Electrical</b> | <b>Characteristics</b> | |------------------|--------|-------------------|------------------------| |------------------|--------|-------------------|------------------------| | Syn | nbol | | NMC4164-1 NMC4164-2 | | [ [ | <b></b> . | | | |------------------|-----------|--------------------------------------------|---------------------|--------|------|-----------|-------|-------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | Notes | | twc | TRELREL | Random Write Cycle Time | 270 | | 305 | | ns | | | t <sub>RAS</sub> | TRELREH | RAS Pulse Width | 140 | 10,000 | 165 | 10,000 | ns | | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 120 | | 130 | | ns | ` ` | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 25 | 55 | 30 | 60 | ns | , | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 85 | | 100 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 135 | | 150 | 7 | ns | | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 80 | 10,000 | 100 | 10,000 | ns | | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 70 | | 80 | | ns | 6 | | tASR | TAVREL | Row Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 20 | | 25 | | ns | | | tASC | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 25 | | 30 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time Referenced to RAS | 80 | | 90 | | ns . | | | twcs | TWLCEL | WE to CAS Set-Up Time | . 0 | | 0 | | ns | 13 | | twch | TCELWX | Write Command Hold Time | 35 | | 45 | | ns | | | t <sub>WP</sub> | TWLWH | Write Command Pulse Width | 40 | | 45 | , | ns | | | t <sub>CWL</sub> | TWLCEH | Write Command to CAS Lead Time | 85 | | 95 | | ns | | | t <sub>RWL</sub> | TWLREH | Write Command to RAS Lead Time | 90 | , | 100 | | ns | | | twcn | TRELWX | Write Command Hold Time Referenced to RAS | 90 | | .100 | | ns | | | t <sub>DS</sub> | TDVCEL | Data In Set-Up Time | 0 | | 0 | | ns | | | t <sub>DH</sub> | TCELDX | Data In Hold Time | 35 | | 40 | | ns | | | t <sub>DHR</sub> | TRELDX | Data In Hold Time Referenced to RAS | 90 | | 100 | | ns | | # Write Cycle (Early-Write) Waveforms\* (Note 13) | | Read-Write and Read-Modif | y-Write Cycle | AC Electrical | <b>Characteristics</b> | |--|---------------------------|---------------|---------------|------------------------| |--|---------------------------|---------------|---------------|------------------------| | Symbol | | Donomotor | NMC4164-1 | | NMC4164-2 | | Units | Notes | |------------------|------------------|--------------------------------------------|-----------|--------|-----------|--------|-------|--------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | Notes | | t <sub>RWC</sub> | TRELREL<br>(R/W) | Read-Write Cycle Time | 345 | | 385 | | ns | 14 | | t <sub>RAS</sub> | TRELREH | RAS Pulse Width | 215 | 10,000 | 245 | 10,000 | ns | 14 | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 120 | | 130 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 25 | 55 | 30 | 60 | ns | 5 | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 85 | | 100 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 135 | | 150 | | ns | | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 160 | 10,000 | 185 | 10,000 | ns | 14 | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 70 | | 80 | | ns | 6 | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | , | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 20 | | 25 | | ns | | | t <sub>ASC</sub> | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 25 | | 30 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time Referenced to RAS | 80 | | 90 | | ns | 7 | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0 | | 0 | | ns | | | t <sub>WP</sub> | TWLWH | Write Command Pulse Width | 40 | | 45 | | ns | | | t <sub>CWL</sub> | TWLCEH | Write Command to CAS Lead Time | 85 | | 95 | | ns | | | t <sub>RWL</sub> | TWLREH | Write Command to RAS Lead Time | 90 | | 100 | | ns | | | t <sub>RWD</sub> | TRELWL | RAS to WE Delay | 120 | | 150 | | ns | | | t <sub>CWD</sub> | TCELWL | CAS to WE Delay | 65 | 1 | 90 | | ns | 13 | | t <sub>DS</sub> | TDVWL | Data In Set-up Time | 0 | | 0 | | ns | | | t <sub>DH</sub> | TWLDX | Data In Hold Time | 35 | | 40 | | ns | | | tRAC | TRELQV | Access Time from RAS | | 120 | | 150 | ns | 9, 10 | | t <sub>CAC</sub> | TCELQV | Access Time from CAS | | 65 | | 90 | ns | 10, 11 | | toff | TCEHQZ | Output Buffer Turn-Off Delay | 0 | 50 | 0 | 55 | ns | 12 | # Read-Write and Read-Modify-Write Waveforms\* # RAS-Only Refresh and Buried Refresh AC Electrical Characteristics | Syr | nbol | | NMC | 4164-1 | NMC4164-2 | | 11-11- | | |--------------------|-----------|--------------------------------------------|-----|--------|-----------|--------|--------|--------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | Notes | | t <sub>RC</sub> | TRELREL | Random Read or Write Cycle Time | 270 | | 305 | | ns | | | tRAS | TRELREH | RAS Pulse Width | 140 | 10,000 | 165 | 10,000 | ns | | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 120 | | 130 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 25 | 55 | 30 | - 60 | ns | 5 | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 85 | | 100 | | ns | | | tcsн | TRELCEH | CAS Hold Time | 135 | | 150 | | ns | | | tcas | TCELCEH | CAS Pulse Width | 80 | 10,000 | 100 | 10,000 | ns | | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 70 | | 80 | | ns ' | 6 | | tasa | TAVREL | Row Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 20 | | 25 | | ns | | | tASC | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | ns | | | tCAH | TCELAX | Column Address Hold Time | 25 | | 30 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time Referenced to RAS | 80 | | 90 | | ns | 7 | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0 | | 0 | l . | ns | | | t <sub>RCH</sub> · | TCEHWX | Read Command Hold Time | 0 | | 0 | | ns . | 8 | | t <sub>RAC</sub> | TRELQV | Access Time from RAS | | 120 | | 150 | ns | 9, 10 | | t <sub>CAC</sub> | TCELQV | Access Time from CAS | | 65 | | 90 | ns | 10, 11 | | t <sub>OFF</sub> | TCEHQZ | Output Buffer Turn-Off Delay | 0 | 50 | 0 | 55 | ns | 12 | # RAS-Only Refresh Waveforms\* (CAS = VIH, WE = don't care) ### **Buried Refresh Waveforms\*** # Page Mode Read Cycle AC Electrical Characteristics† | Syn | nbol | Parameter | NMC | 4164-1 | NMC | 4164-2 | Helio | Notes | |------------------|-----------|--------------------------------------------|-----|--------|-----|--------|-------|-------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Units | Notes | | t <sub>PC</sub> | TRELREL | Page Mode Cycle Time | 235 | | 270 | | ns | 14 | | t <sub>RAS</sub> | TRELREH | RAS Pulse Width | 445 | 10,000 | 510 | 10,000 | ns | 14 | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 120 | i | 130 | | ns | , | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 25 | 55 | 30 | 60 | ns | | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 85 | | 100 | | ns | | | tcsH | TRELCEH | CAS Hold Time | 135 | | 150 | | ns | 1: | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 155 | 10,000 | 180 | 10,000 | ns | 1. | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time, Page Mode | 70 | | 80 | | ns | | | tasr | TAVREL | Row Address Set-Up Time | 0 | i | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 20 | | 25 | | ns | | | tASC | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 25 | | 30 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time Referenced to RAS | 80 | | 90 | | ns | | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0 | | 0 | | ns | | | t <sub>WP</sub> | TWLWH | Write Command Pulse Width | 40 | | 45 | | ns | | | t <sub>CWL</sub> | TWLCEH | Write Command to CAS Lead Time | 85 | | 95 | | ns | | | t <sub>RWL</sub> | TWLREH | Write Command to RAS Lead Time | 90 | | 100 | | ns | | | t <sub>RWD</sub> | TRELWL | RAS to WE Delay | 120 | | 150 | | ns | 1 | | t <sub>CWP</sub> | TCELWL | CAS to WE Delay | 65 | | 90 | | ns | | | t <sub>DS</sub> | TDVWL | Data In Set-Up Time | 0 | | 0 | | ns | | | t <sub>DH</sub> | TWLDX | Data In Hold Time | 35 | | 40 | | ns | | | tRAC | TRELQV | Access Time from RAS | | 120 | | 150 | ns | 9, 1 | | t <sub>CAC</sub> | TCELQV | Access Time from CAS | | 65 | | 90 | ns | 10, 1 | | toff | TCEHQZ | Output Buffer Turn-Off Delay | 0. | 50 | 0 | 55 | ns | 1 | # Page Mode Read Cycle Waveforms\* <sup>†</sup> Standard part not tested for page mode. \*Symbols in parentheses are proposed industry standard. # Page Mode Write Cycle AC Electrical Characteristics † | | nbol | Parameter | NMC | 4164-1 | NMC | 4164-2 | Units | Notes | |------------------|-----------|--------------------------------------------|-----|--------|-----|--------|-------|-------| | Alternate | Standard | | Min | Max | Min | Max | Units | NOTES | | t <sub>PC</sub> | TRELREL | Page Mode Cycle Time | 160 | L | 190 | | ns | | | tRAS | TRELREH | RAS Pulse Width | 300 | 10,000 | 350 | 10,000 | ns | | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 120 | | 130 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | . 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 25 | 55 | 30 | 60 | ns | | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 85 | | 100 | | ns | | | tсsн | TRELCEH | CAS Hold Time | 135 | | 150 | | ns | | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 80 | 10,000 | 100 | 10,000 | ns | | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 70 | | 80 | | ns | 6 | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 20 | | 25 | | ns | | | tasc | TAVCEL | Column Address Set-Up Time | 0 | | 0, | | ns | | | tCAH | TCELAX | Column Address Hold Time | 25 | | 30 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time Referenced to RAS | 80 | | 90 | | ns | | | twcs | TWLCEL | Write Command to CAS Set-Up Time | 0 | | 0 | | ns | 13 | | twch | TCELWX | Write Command Hold Time | 35 | | 45 | | ns | | | t <sub>WP</sub> | TWLWH | Write Command Pulse Width | 40 | | 45 | | ns | | | tcwL | TWLCEH | Write Command to CAS Lead Time | 85 | | 95 | | ns | | | tRWL | TWLREH | Write Command to RAS Lead Time | 90 | | 100 | | ns | | | twcn | TRELWX | Write Command Hold Time Referenced to RAS | 90 | | 100 | | ns | | | t <sub>DS</sub> | TDVWL | Data In Set-Up Time | 0 | | 0 | | ns | | | t <sub>DH</sub> | TWLDX | Data In Hold Time | 35 | 7 | 40 | | ns . | | | t <sub>DHR</sub> | TRELDX | Data In Hold Time Referenced to RAS | 90 | | 100 | | ns | | # Page Mode Write Cycle Waveforms\* <sup>†</sup>Standard part not tested for page mode. <sup>\*</sup>Symbols in parentheses are proposed industry standard. # Page Mode Read-Modify-Write Cycle AC Electrical Characteristics† | Syr | nbol | Parameter | NMC | 4164-1 | NMC | 4164-2 | Units | NI-A | |------------------|-----------|--------------------------------------------|-----|--------|------|--------|-------|--------| | Alternate | Standard | r at attletet | Min | Max | Min | Max | Units | Notes | | t <sub>PC</sub> | TRELREL | Page Mode Cycle Time | 235 | | 270 | | ns | 14 | | t <sub>RAS</sub> | TRELREH | RAS Pulse Width | 445 | 10,000 | 510 | 10,000 | ns | 14 | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 120 | | 130 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 25 | 55 | 30 | 60 | ns | 5 | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 85 | | 100 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 135 | , | 150 | | ns | 13 | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 155 | 10,000 | 180 | 10,000 | ns | 14 | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time, Page Mode | 70 | | 80 | | ns | 6 | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 20 | | 25 | | ns | | | t <sub>ASC</sub> | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 25 | | 30 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time Referenced to RAS | 80 | | 90 | | ns | 7 | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0 | | 0 | | ns | | | t <sub>WP</sub> | TWLWH | Write Command Pulse Width | 40 | | 45 | | ns | | | t <sub>CWL</sub> | TWLCEH | Write Command to CAS Lead Time | 85 | | 95 | | ns | | | t <sub>RWL</sub> | TWLREH | Write Command to RAS Lead Time | 90 | | 100 | | ns | | | t <sub>RWD</sub> | TRELWL | RAS to WE Delay | 120 | | 150 | | ns | 13 | | t <sub>CWP</sub> | TCELWL | CAS to WE Delay | 65 | | 90 . | | ns | | | t <sub>DS</sub> | TDVWL | Data In Set-Up Time | 0 | | 0 | | ns | | | t <sub>DH</sub> | TWLDX | Data In Hold Time | 35 | | 40 | | ns | | | tRAC | TRELQV | Access Time from RAS | | 120 | | 150 | ns | 9, 10 | | t <sub>CAC</sub> | TCELQV | Access Time from CAS | | 65 | | 90 | ns | 10, 11 | | toff | TCEHQZ | Output Buffer Turn-Off Delay | 0 | 50 | 0 | 55 | ns | 12 | # Page Mode Read-Modify-Write Waveforms\* <sup>†</sup>Standard part not tested for page mode. <sup>\*</sup> Symbols in parentheses are proposed industry standard. ### **AC Notes** - Note 1: All voltages referenced to VSS. - Note 2: Any 8 cycles that perform refresh must be applied following either power on or periods of no Row Address Strobe activity exceeding 2 ms. - Note 3: Transition times are assumed to be 5 ns. - Note 4: Timing reference points are VIH(min) and VIL(max). - Note 5: If TRELCEL(min) \( \le \) TRELCEL \( \le \) TRELCEL (max) the access time is TRELQV (row timing limited). If the TRELCEL exceeds TRELCEL(max) the access time is TRELCEL plus TCELQV (column timing limited). - Note 6: TCEHCEL is necessary for RAS/CAS cycles preceded by a CAS only cycle or Page Mode cycles. - Note 7: (C) indicates that column addresses are referenced. - Note 8: TCEHWX is referenced to the first rising edge of RAS or CAS. - Note 9: Load = 2 TTL loads and 100 pF. - Note 10: Assumes TRELCEL≤TRELCEL(max) (row limited timing). - Note 11: Assumes TRELCEL>(max) (column limited timing). - Note 12: TCEHQZ is measured to IOUT ≤ IO(L). - Note 13: The placement of the negative going edge of $\overline{W}$ with respect to the negative edge of $\overline{CAS}$ determines the type of Write cycle. If TWLCEL is greater than 0 ns (negative edge of $\overline{W}$ before negative edge of $\overline{CAS}$ ) the memory is in an Early-Write cycle and Data Out is TRI-STATE. If TCELWL is greater than TCELWL(min) (negative edge of $\overline{W}$ coincident with or after Data Out valid) the memory is in a Read-Write or Read-Modify-Write cycle and Data Out is the original contents of the selected cell. If $\overline{W}$ goes LOW between these two times the cycle is a Write cycle and Data Out is indeterminate. - Note 14: (R/W) indicates a Read-Write or Read-Modify-Write cycle parameter. # **MOS RAMs** ADVANCE INFORMATION # NMC5295<sup>†</sup> 16,384-Bit (16,384 × 1) Dynamic RAM **General Description** The NMC5295 is a 16,384 × 1 bit dynamic RAM. It features a multiplexed address input with separate row and column strobes. This added flexibility allows the NMC5295 to be used in page mode operation. The NMC5295 must be refreshed every 2 ms. This can be accomplished by performing any cycle which brings the Row Address Strobe active including RAS (RE)-only cycle at each of the 128 row addresses. N-channel triple-polysilicon gate technology, developed by National, is used in the manufacture of the NMC5295. This process combines high density and performance with reliability. Greater system densities are achievable by the use of a 16-pin dual-in-line package for the NMC5295. - Single 5V ± 10% supply - 128 cycle, 2 ms refresh - Access times: 80 ns, 100 ns, 120 ns - Low power: 200 mW max - TTL compatible: all inputs and output - Gated CAS (CE) non-critical timing - Read, write, read-modify-write and RAS (RE)-only refresh cycles - Buried refresh option - Page mode operation - Industry standard 16-pin configuration - TRI-STATE® output - On-chip substrate bias generator # Absolute Maximum Ratings (Note 1) Operating Temperature Range 0°C to + 70°C - 65°C to + 150°C Voltage on Any Pin Relative to VSS -1.0 to +7V 300°C Storage Temperature Power Dissipation .... Lead Temperature (Soldering, 10 seconds) # **Recommended DC Operating Conditions** | Symbol | Parameter | Min | Max | Units | Notes | |------------|--------------------------------|----------|----------|--------|--------------| | TA | Ambient Temperature | 0 | 70 | °C | | | VCC<br>VSS | Supply Voltages | 4.5<br>0 | 5.5<br>0 | V<br>V | 2, 3<br>2, 3 | | VIH | Input High Voltage, All Inputs | 2.4 | 7.0 | V | 2 | | VIL | Input Low Voltage, All Inputs | -1.0 | 0.8 | ٧. | 2 | ### **DC Electrical Characteristics** Over the range of Recommended DC Operating Conditions unless otherwise noted. | Symbol | Parameter | Min | Max | Units | Notes | |--------|----------------------------------------------------------------------------------------------------------|------|-----|-------|-------| | ICC1 | Operating Current Average Power Supply Operating Current (RE, CE Cycling; TRELREL = TRELREL Min) | | 35 | mA | 4 | | ICC2 | Standby Current Power Supply Standby Current (RE = VIH, Q = High Impedance) | | 4 | mA | | | ICC3 | Refresh Current Average Power Supply Current, Refresh Mode (RE Cycling, CE = VIH; TRELREL = TRELREL Min) | | .27 | mA | 4 | | ICC4 | Page Mode Current Average Power Supply Current, Page Mode (RE = VIL, CE Cycling; TCELCEL = 100 ns) | | 27 | mA | 4 | | II · | Input Leakage Input Leakage Current, Any Input (0V ≤ VIN ≤ 7V, All Other Pins not Under Test = 0V) | - 10 | 10 | μΑ | | | IOZ | Output Leakage Output Leakage Current (Q is Disabled, 0V≤VOUT≤5.5V) | - 10 | 10 | μΑ | | | | Output Levels | | | | | | VOH | Output High Voltage (IOUT = -5 mA) | 2.4 | | V | | | VOL | Output Low Voltage (IOUT = 4.2 mA) | | 0.4 | V | | # Capacitance | Symbol | Parameter | Max | Units | Notes | |--------|-----------------------------|-----|-------|-------| | CI | Input Capacitance A0-A6, D | 5 | pF | 5 | | СС | Input Capacitance RE, CE, W | 10 | pF | 5 | | CQ | Output Capacitance, Q | 7 | pF | 5 | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Recommended DC Operating Conditions" provides conditions for actual device operation. Note 2: All voltages referenced to VSS. When applying voltage to the device, VCC should never be 1.0V more negative than VSS. Note 3: Several cycles are required after power-up before proper device operation is achieved. Any 8 RE cycles are adequate for this purpose. Note 4: ICC1, ICC3 and ICC4 depend on cycle rate. Note 5: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation C = I \( \Delta \text{I/DV}\). Capacitance is guaranteed by periodic testing. # Read Cycle AC Electrical Characteristics (Notes 1, 2, 3 and 4) | Syl | mbol | Parameter | NMC | 5295-2 | NMC5295-3 | | NMC5295-4 | | Units | Notes | |------------------|-----------|-----------------------------------------------|-----|--------|-----------|--------|-----------|--------|-------|--------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Min | Max | Units | Notes | | t <sub>RC</sub> | TRELREL | Random Read Cycle Time | 200 | | 235 | | 270 | | ns | | | t <sub>RAS</sub> | TRELREH | RAS Pulse Width | 95 | 10,000 | 115 | 10,000 | 140 | 10,000 | ns | | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 95 | | 110 | | 120 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 15 | 40 | 20 | 50 | 25 | 55 | ns | 5 | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 55 | | 65 | | 85 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 90 | | 110 | | 135 | | ns | | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 50 | 10,000 | 60 | 10,000 | 80 | 10,000 | ns | | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 50 | | 60 | | 70 | | ns | 6 | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | . 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 10 | | 15 | | 20 | | ns | | | t <sub>ASC</sub> | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 15 | | 20 | | 25 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time<br>Referenced to RAS | 55 | | 70 | | 80 | | ns | 7 | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0. | | 0 | | 0 | | ns | | | t <sub>RCH</sub> | TCEHWX | Read Command Hold Time | 0 | | 0 | | 0 | | ns | 8 | | t <sub>RAC</sub> | TRELQV | Access Time from RAS | | 80 | | 100 | | 120 | ns | 9, 10 | | t <sub>CAC</sub> | TCELQV | Access Time from CAS | | 40 | | 50 | | 65 | ns | 10, 11 | | t <sub>OFF</sub> | TCEHQZ | Output Buffer Turn-Off Delay | 0 | 40 | 0 | 45 | 0 | 50 | ns | 12 | # Read Cycle Waveforms\* Write Cycle AC Electrical Characteristics (Notes 1, 2, 3 and 4) | Syn | nbol | Parameter | NMC | 5295-2 | NMC | 5295-3 | NMC | 5295-4 | Units | Notes | |------------------|-----------|-----------------------------------------------|-----|--------|-----|--------|------|--------|-------|-------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Min | Max | Units | Notes | | t <sub>WC</sub> | TRELREL | Random Write Cycle Time | 200 | | 235 | | 270 | | ns | | | t <sub>RAS</sub> | TRELREH | RAS Pulse Width | 95 | 10,000 | 115 | 10,000 | 140 | 10,000 | ns | | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 95 | | 110 | | 120 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 15 | 40 | 20 | 50 | 25 | 55 | ns | | | trish | TCELREH | RAS Hold Time | 55 | | 65 | | 85 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 90 | | 110 | | 135 | | ns | | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 50 | 10,000 | 60 | 10,000 | 80 | 10,000 | ns | | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 50 | | 60 | | . 70 | | ns | | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 10 | | 15 | T | 20 | | ns | | | tasc | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | . 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 15 | | 20 | | 25 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time<br>Referenced to RAS | 55 | | 70 | | 80 | | ns | | | twcs | TWLCEL | WE to CAS Set-Up Time | 0 | | 0 | | 0 | | ns | 1 | | twch | TCELWX | Write Command Hold Time | 30 | | 30 | | 35 | | ns | | | t <sub>WP</sub> | TWLWH | Write Command Pulse Width | 35 | | 35 | | 40 | | ns | | | t <sub>CWL</sub> | TWLCEH | Write Command to CAS Lead<br>Time | 55 | | 65 | | 85 | | ns | | | t <sub>RWL</sub> | TWLREH | Write Command to RAS Lead<br>Time | 60 | | 70 | | 90 | | ns | | | t <sub>WCR</sub> | TRELWX | Write Command Hold Time<br>Referenced to RAS | 70 | | 80 | | 90 | | ns | | | t <sub>DS</sub> | TDVCEL | Data In Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>DH</sub> | TCELDX | Data In Hold Time | 30 | | 30 | | 30 | | ns | | | t <sub>DHR</sub> | TRELDX | Data In Hold Time<br>Referenced to RAS | 70 | | 80 | , | 90 | | ns | | # Write Cycle (Early-Write) Waveforms\* (Note 13) # Read-Write and Read-Modify-Write Cycle AC Electrical Characteristics (Notes 1, 2, 3 and 4) | | nbol | Parameter | | 5295-2 | NMC | 5295-3 | NMC5295-4 | | Units | Notes | |------------------|------------------|-----------------------------------------------|-----|--------|-----|--------|-----------|--------|-------|--------| | Alternate | Standard | - aramotor | Min | Max | Min | Max | Min | Max | 00 | | | t <sub>RWC</sub> | TRELREL<br>(R/W) | Read-Write Cycle Time | 250 | | 295 | | 345 | | ns | 14 | | t <sub>RRW</sub> | TRELREH<br>(R/W) | RAS Pulse Width | 145 | 10,000 | 175 | 10,000 | 215 | 10,000 | ns | 14 | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 95 | | 110 | | 120 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | - 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 15 | 40 | 20 | 50 | 25 | 55 | ns | 5 | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 55 | | 65 | | 85 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 90 | | 110 | | 135 | | ns | | | t <sub>CRW</sub> | TCELCEH<br>(R/W) | CAS Pulse Width | 105 | 10,000 | 125 | 10,000 | 160 | 10,000 | ns | 14 | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 50 | | 60 | | 70 | | ns | 6 | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 10 | | 15 | | 20 | | ns | | | t <sub>ASC</sub> | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 15 | | 20 | | 25 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time<br>Referenced to RAS | 55 | | 70 | | . 80 | | ns | 7 | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>WP</sub> | TWLWH | Write Command Pulse Width | 35 | | 35 | | 40 | | ns | | | t <sub>CWL</sub> | TWLCEH | Write Command to CAS Lead<br>Time | 55 | | 65 | | 85 | | ns | | | t <sub>RWL</sub> | TWLREH | Write Command to RAS Lead<br>Time | 60 | | 70 | | 90 | | ns | | | t <sub>RWD</sub> | TRELWL | RAS to WE Delay | 80 | | 100 | | 120 | | ns | | | t <sub>CWD</sub> | TCELWL | CAS to WE Delay | 40 | | 50 | | 65 | | ns | 13 | | t <sub>DS</sub> | TDVWL | Data In Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>DH</sub> | TWLDX | Data In Hold Time | 30 | | 30 | | 35 | | ns | | | t <sub>RAC</sub> | TRELQV | Access Time from RAS | | 80 | | 100 | | 120 | ns | 9, 10 | | t <sub>CAC</sub> | TCELQV | Access Time from CAS | | 40 | | 50 | | 65 | ns | 10, 11 | | toff | TCEHQZ | Output Buffer Turn-Off Delay | 0 | 40 | 0 | 45 | 0 | 50 | ns | 12 | # Read-Write and Read-Modify-Write Waveforms\* # RAS-Only Refresh and Buried Refresh AC Electrical Characteristics | Sym | lode | Parameter | NMC | 5295-2 | NMC | 5295-3 | NMC5295-4 | | Units | Notes | |------------------|-----------|-----------------------------------------------|-----|--------|-----|--------|-----------|--------|-------|-------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Min | Max | Ullis | Notes | | t <sub>RC</sub> | TRELREL | Random Read or Write Cycle Time | 200 | | 235 | | 270 | | ns | | | tRAS | TRELREH | RAS Pulse Width | 95 | 10,000 | 115 | 10,000 | 140 | 10,000 | ns | | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 95 | | 110 | | 120 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 15 | .40 | 20 | 50 | 25 | 55 | ns | | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 55 | | 65 | | 85 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 90 | | 110 | | 135 | | ns | | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 50 | | 60 | | 80 | | ns | 15 | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 50 | | 60 | | 70 | | ns | . ( | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 10 | | 15 | | 20 | | ns | | | t <sub>ASC</sub> | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 15 | | 20 | | 25 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time<br>Referenced to RAS | 55 | | 70 | | 80 | | ns | 7 | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0 | | 0 | | 0 | 7 | ns | | | t <sub>RCH</sub> | TCEHWX | Read Command Hold Time | 0 | | 0 | | 0 | | ns | | | tRAC | TRELQV | Access Time from RAS | | 80 | | 100 | | 120 | ns | 9, 10 | | t <sub>CAC</sub> | TCELQV | Access Time from CAS | | 40 | | 50 | | 65 | ns | 10, 1 | | t <sub>OFF</sub> | TCEHQZ | Output Buffer Turn-Off Delay | 0 | 40 | 0 | 45 | 0 | . 50 | ns | 1: | # RAS-Only Refresh Waveforms\* (CAS = VIH, WE = don't care) ### **Buried Refresh Waveforms\*** # Page Mode Read Cycle AC Electrical Characteristics<sup>†</sup> (Notes 1, 2, 3 and 4) | Sy | mbol | Parameter | NMC | 5295-2 | NMC | 295-3 | NMC | 295-4 | Units | Notes | |------------------|-----------|-----------------------------------------------|-----|--------|-----|--------|-----|--------|--------|--------| | Alternate | Standard | Parameter | Min | Max | Min | Max | Min | Max | Uiilis | Motes | | t <sub>PC</sub> | TRELREL | Page Mode Cycle Time | 110 | | 130 | | 160 | | ns | | | t <sub>RAS</sub> | TRELREH | RAS Pulse Width | 205 | 10,000 | 245 | 10,000 | 300 | 10,000 | ns | | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 95 | | 110 | | 120 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | .50 | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 15 | 40 | 20 | 50 | 25 | 55 | ns | - 5 | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 55 | | 65 | | 85 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 90 | | 110 | | 135 | | ns | | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 50 | 10,000 | 60 | 10,000 | 80 | 10,000 | ns | | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 50 | | 60 | | 70 | | ns | 6 | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 10 | | 15 | | 20 | | ns | | | t <sub>ASC</sub> | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 15 | | 20 | | 25 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time<br>Referenced to RAS | 55 | | 70 | | 80 | | ns | 7 | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>RCH</sub> | TCEHWX | Read Command Hold Time | 0 | | 0 | | 0 | | ns | 8 | | tRAC | TRELQV | Access Time from RAS | | 80 | | 100 | | 120 | ns | 9, 10 | | t <sub>CAC</sub> | TCELQV | Access Time from CAS | | 40 | | 50 | | 65 | ns | 10, 11 | | t <sub>OFF</sub> | TCEHQZ | Output Buffer Turn-Off Delay | 0 | 40 | 0 | 45 | 0 | 50 | ns | 12 | # Page Mode Read Cycle Waveforms\* <sup>†</sup> Standard part not tested for page mode. <sup>\*</sup> Symbols in parentheses are proposed industry standard. # Page Mode Write Cycle AC Electrical Characteristics† | Syn | nbol | Parameter | NMC | C5295-2 | NMC | 5295-3 | NMC | 5295-4 | Units | Notes | |------------------|-----------|-----------------------------------------------|------|---------|-----|---------|-----|--------|-------|-------| | Alternate | Standard | raiametei | Min | Max | Min | Max | Min | Max | UnitS | NOTES | | t <sub>PC</sub> | TRELREL | Page Mode Cycle Time | 110 | | 130 | | 160 | | ns | | | tRAS | TRELREH | RAS Pulse Width | 205 | 10,000 | 245 | 10,000 | 300 | 10,000 | ns | | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 95 | | 110 | | 120 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | 3 | . 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 15 | 40 | 20 | 50 | 25 | 55 | ns | | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 55 | | 65 | | 85 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 90 | | 110 | | 135 | | ns | | | t <sub>CAS</sub> | TCELCEH | CAS Pulse Width | 50 | 10,000 | 60 | 10,000 | 80 | 10,000 | ns | | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 50 | | 60 | | 70 | | ns | 6 | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | 0 | <b></b> | 0 | | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | , 10 | | 15 | | 20 | | ns | | | t <sub>ASC</sub> | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | 0 | 1 | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 15 | | 20 | | 25 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time<br>Referenced to RAS | 55 | | 70 | | 80 | | ns | | | twcs | TWLCEL | WE to CAS Set-Up Time | 0 | | 0 | | 0 | | ns | 13 | | t <sub>WCH</sub> | TCELWX | Write Command Hold Time | 30 | | 30 | | 35 | | ns | | | t <sub>WP</sub> | TWLWH | Write Command Pulse Width | 35 | | 35 | | 40 | | ns . | - | | t <sub>CWL</sub> | TWLCEH | Write Command to CAS Lead<br>Time | 55 | | 65 | | 85 | | ns | | | t <sub>RWL</sub> | TWLREH | Write Command to RAS Lead<br>Time | 60 | | 70 | | 90 | | ns | | | t <sub>WCR</sub> | TRELWX | Write Command Hold Time<br>Referenced to RAS | 70 | | 80 | | 90 | | ns | | | t <sub>DS</sub> | TDVCEL | Data In Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>DH</sub> | TWLDX | Data In Hold Time | 30 | | 30 | | 35 | \ | ns | | | t <sub>DHR</sub> | TRELDX | Data In Hold Time<br>Referenced to RAS | 70 | | 80 | | 90 | | ns | | # Page Mode Write Cycle Waveforms\* \* Symbols in parentheses are proposed industry standard. # Page Mode Read-Modify-Write Cycle AC Electrical Characteristics† | Syn | nbol | Parameter | NMC | 5295-2 | NMC | 5295-3 | NMC | 5295-4 | Units | Notes | |------------------|------------------|-----------------------------------------------|-----|--------|-----|--------|-----|--------|-------|--------| | Alternate | Standard | - Falametei | Min | Max | Min | Max | Min | Max | Units | Notes | | t <sub>PC</sub> | TRELREL<br>(R/W) | Read-Write Cycle Time | 160 | | 190 | | 235 | | ns | 14 | | t <sub>RAS</sub> | TRELREH<br>(R/W) | RAS Pulse Width | 300 | 10,000 | 360 | 10,000 | 445 | 10,000 | ns | 14 | | t <sub>RP</sub> | TREHREL | RAS Precharge Time | 95 | | 110 | | 120 | | ns | | | t <sub>T</sub> | TH1H2 | Rise Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>T</sub> | TL2L1 | Fall Time | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | t <sub>RCD</sub> | TRELCEL | RAS to CAS Delay Time | 15 | 40 | 20 | 50 | 25 | 55 | ns | 5 | | t <sub>RSH</sub> | TCELREH | RAS Hold Time | 55 | | 65 | | 85 | | ns | | | t <sub>CSH</sub> | TRELCEH | CAS Hold Time | 90 | | 110 | | 135 | | ns | 13 | | t <sub>CAS</sub> | TCELCEH<br>(R/W) | CAS Pulse Width | 100 | 10,000 | 120 | 10,000 | 155 | 10,000 | ns | 14 | | t <sub>CP</sub> | TCEHCEL | CAS Precharge Time | 50 | | 60 | | 70 | | ns | 6 | | t <sub>ASR</sub> | TAVREL | Row Address Set-Up Time | 0 | | 0 | | 0 | L | ns | | | t <sub>RAH</sub> | TRELAX | Row Address Hold Time | 10 | | 15 | | 20 | | ns | | | t <sub>ASC</sub> | TAVCEL | Column Address Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>CAH</sub> | TCELAX | Column Address Hold Time | 15 | | 20 | | 25 | | ns | | | t <sub>AR</sub> | TRELA(C)X | Column Address Hold Time<br>Referenced to RAS | 55 | | 70 | | 80 | | ns | 7 | | t <sub>RCS</sub> | TWHCEL | Read Command Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>WP</sub> | TWLWH | Write Command Pulse Width | 35 | | 35 | | 40 | | ns | | | t <sub>CWL</sub> | TWLCEH | Write Command to CAS Lead<br>Time | 55 | | 65 | | 85 | | ns | | | t <sub>RWL</sub> | TWLREH | Write Command to RAS Lead<br>Time | 60 | | 70 | | 90 | | ns | | | t <sub>RWD</sub> | TRELWL | RAS to WE Delay | 80 | | 100 | | 120 | | ns | 13 | | t <sub>CWD</sub> | TCELWL | CAS to WE Delay | 40 | | 50 | | 65 | | ns | | | t <sub>D\$</sub> | TDVWL | Data-In Set-Up Time | 0 | | 0 | | 0 | | ns | | | t <sub>DH</sub> | TWLDX | Data-In Hold Time | 30 | | 30 | | 35 | 1 | ns | | | t <sub>RAC</sub> | TRELQV | Access Time from RAS | | 80 | | 100 | | 120 | ns | 9, 10 | | tCAC | TCELQV | Access Time from CAS | | 40 | | 50 | | 65 | ns | 10, 11 | | toff | TCEHQZ | Output Buffer Turn-Off Delay | 0 | 40 | 0 | 45 | 0 | 50 | ns | 12 | # Page Mode Read-Modify-Write Waveforms\* <sup>†</sup> Standard part not tested for page mode. <sup>\*</sup> Symbols in parentheses are proposed industry standard. #### **AC Notes** - Note 1: All voltages referenced to VSS. - Note 2: Any 8 cycles that perform refresh must be applied following either power on or periods of no Row Address Strobe activity exceeding 2 ms. - Note 3: Transition times are assumed to be 5 ns. - Note 4: Timing reference points are VIH(min) and VIL(max). - Note 5: If TRELCEL(min) ≤ TRELCEL≤TRELCEL(max) the access time is TRELQV (row timing limited). If the TRELCEL exceeds TRELCEL(max) the access time is TRELCEL plus TCELQV (column timing limited). - Note 6: TCEHCEL is necessary for RAS/CAS cycles preceded by a CAS only cycle or Page Mode cycles. - Note 7: (C) indicates that column addresses are referenced. - Note 8: TCEHWX is referenced to the first rising edge of RAS or CAS. - Note 9: Load = 2 TTL loads and 100 pF. - Note 10: Assumes TRELCEL≤TRELCEL(max) (row limited timing). - Note 11: Assumes TRELCEL > (max) (column limited timing). - Note 12: TCEHQZ is measured to IOUT ≤ IO(L). - Note 13: The placement of the negative going edge of $\overline{W}$ with respect to the negative edge of $\overline{CAS}$ determines the type of Write cycle. If TWLCEL is greater than 0 ns (negative edge of $\overline{W}$ before negative edge of $\overline{CAS}$ ) the memory is in an Early-Write cycle and Data Out is TRI-STATE. If TCELWL is greater than TCELWL(min) (negative edge of $\overline{W}$ ocincident with or after Data Out valid) the memory is in a Read-Write or Read-Modify-Write cycle and Data Out is the original contents of the selected cell. If $\overline{W}$ goes LOW between these two times the cycle is a Write cycle and Data Out is indeterminate. - Note 14: (R/W) indicates a Read-Write or Read-Modify-Write cycle parameter. - Note 15: Max limit does not apply for RAS-Only Refresh. During Buried Refresh CAS can be low and valid output maintained for any desired period of time. # Section 2 #### **CMOS RAMs** CMOS RAMs provide the lowest power of any of the semiconductor read/write memory technologies. National's CMOS memory line may be mixed with our CMOS logic, TTL logic, bipolar microprocessor, MOS microprocessor, custom LSI, and our other semiconductor products to optimize system power/speed/cost tradeoffs. Refer to National's related databooks and catalogs for further details: an order form is included in this book. # **CMOS RAMs** # MM54C89/MM74C89 64-Bit (16 × 4) TRI-STATE® RAM #### **General Description** The MM54C89/MM74C89 is a 16-word by 4-bit random access read/write memory. Inputs to the memory consist of four address lines, four data input lines, a write enable line and a memory enable line. The four binary address inputs are decoded internally to select each of the 16 possible word locations. An internal address register, latches the address information on the positive to negative transition of the memory enable input. The four TRI-STATE® data output lines working in conjunction with the memory enable input provides for easy memory expansion. Address Operation: Address inputs must be stable t<sub>SA</sub> prior to the positive to negative transition of memory enable. It is thus not necessary to hold address information stable for more than tha after the memory is enabled (positive to negative transition of memory enable). Note: The timing is different than the DM7489 in that a positive to negative transition of the memory enable must occur for the memory to be selected. Write Operation: Information present at the data inputs is written into the memory at the selected address by bringing write enable and memory enable low. Read Operation: The complement of the information which was written into the memory is nondestructively read out at the four outputs. This is accomplished by selecting the desired address and bringing memory enable low and write enable high. When the device is writing or disabled the output assumes a TRI-STATE (Hi-z) condition. #### **Features** 3.0V to 15V Wide supply voltage range Guaranteed noise margin 1.0V High noise immunity 0.45 V<sub>CC</sub> typ Low power TTL fan out of 2 driving 74L compatibility Input address register Low power consumption 100 nW/package typ $@V_{CC} = 5V$ Fast access time 130 ns typ at $V_{CC} = 10V$ TRI-STATE output #### **Logic and Connection Diagrams** #### **Dual-In-Line Package** ADDRESS INPUT A MEMORY ENABLE -ADDRESS INPUT WRITE FNARIE ADDRESS INPUT C DATA INPUT 1 ADDRESS INPUT D - DATA OUTPUT 4 DATA INPUT 2 10 DATA INPUT 3 KATA BUTBUT 2 DATA OUTPUT 3 Order Number MM54C89J or MM74C89J See NS Package J16A Order Number MM74C89N See NS Package N16A #### **Absolute Maximum Ratings** #### **Operating Conditions** Voltage at Any Pin Storage Temperature Range Package Dissipation Absolute Maximum V<sub>CC</sub> Lead Temperature (Soldering, 10 seconds) -65°C to +150°C 500 mW 18V 300°C -0.3V to V<sub>CC</sub> + 0.3V Ambient Temperature Range -65°C to +150°C MM54C89 MM74C89 Supply Voltage Range MM54C89 -55°C to +125°C --40°C to +85°C > 3V to 15V 3V to 15V #### **DC Electrical Characteristics** Min/max limits apply across temperature range, unless otherwise noted. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------|------------|----------| | CMOS TO CMOS | | | | | | | Logical "1" Input Voltage (V <sub>IN (1)</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 3.5<br>8.0 | | | V<br>V | | Logical "0" Input Voltage (V <sub>IN(0)</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | | | 1.5<br>2.0 | V | | Logical "1" Output Voltage (V <sub>OUT(1)</sub> ) | $V_{CC} = 5.0V, I_{O} = -10\mu A$<br>$V_{CC} = 10V, I_{O} = -10\mu A$ | 4.5<br>9.0 | | , | V<br>V | | Logical "0" Output Voltage (Vout (a)) | $V_{CC} = 5.0V, I_{O} = +10\mu A$<br>$V_{CC} = 10V, I_{O} = +10\mu A$ | | | 0.5<br>1.0 | V<br>V | | Logical "1" Input Current (I <sub>IN(1)</sub> ) | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 15V | | 0.005 | 1.0 | μΑ | | Logical "0" Input Current (IIN(0)) | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 0V | -1.0 | -0.005 | | μΑ | | Output Current in High Impedance<br>State | $V_{CC} = 15V, V_{O} = 15V$<br>$V_{CC} = 15V, V_{O} = 0V$ | -1.0 | 0.005<br>-0.005 | 1.0 | μA<br>μA | | Supply Current (I <sub>CC</sub> ) | V <sub>CC</sub> = 15V | | 0.05 | 300 | μΑ | | CMOS/LPTTL INTERFACE | <u> </u> | | 1 | | | | Logical "1" Input Voltage (V <sub>IN (1)</sub> ) | 54C, V <sub>CC</sub> = 4.5V<br>74C, V <sub>CC</sub> = 4.75V | V <sub>CC</sub> - 1.5<br>V <sub>CC</sub> - 1.5 | | | V<br>V | | Logical "0" Input Voltage (V <sub>IN(0)</sub> ) | 54C, V <sub>CC</sub> = 4.5V<br>74C, V <sub>CC</sub> = 4.75V | | | 0.8<br>0.8 | V · | | Logical "1" Output Voltage (Vout (1)) | 54C, V <sub>CC</sub> = 4.5V, 1 <sub>O</sub> = -360μA<br>74C, V <sub>CC</sub> = 4.75V, 1 <sub>O</sub> = -360μA | 2.4<br>2.4 | | | V V | | Logical "0" Output Voltage (V <sub>OUT (0)</sub> ) | 54C, V <sub>CC</sub> = 4.5V, I <sub>O</sub> = +360μA<br>74C, V <sub>CC</sub> = 4.75V, I <sub>O</sub> = +360μA | | | 0.4<br>0.4 | V<br>V | | OUTPUT DRIVE (See 54C/74C Famil | y Characteristics Data Sheet) | | | | | | Output Source Current (I <sub>SOURCE</sub> )<br>(P-Channel) | V <sub>CC</sub> = 5.0V, V <sub>OUT</sub> = 0V<br>T <sub>A</sub> = 25°C | -1.75 | -3.3 | | mA | | Output Source Current (I <sub>SOURCE</sub> ) (P-Channel) | $V_{CC} = 10V, V_{OUT} = 0V$ $T_A = 25^{\circ}C$ | -8.0 | -15 | | mA | | Output Sink Current (I <sub>SINK</sub> )<br>(N-Channel) | $V_{CC} = 5.0V, V_{OUT} = V_{CC}$<br>$T_A = 25^{\circ}C$ | 1,75 | 3.6 | | mA | | Output Sink Current (I <sub>SINK</sub> )<br>(N-Channel) | $V_{CC} = 10V, V_{OUT} = V_{CC}$<br>$T_{A} = 25^{\circ}C$ | 8,0 | 16 | | mA | # AC Electrical Characteristics (T<sub>A</sub> = 25°C, C<sub>L</sub> = 50 pF, unless otherwise noted.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|-------------------------------------------------|------------|------------|------------|------------| | Propagation Delay from Memory Enable (tod) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | | 270<br>100 | 500<br>220 | ns<br>ns | | Access Time from Address Input (t <sub>acc</sub> ) | V <sub>cc</sub> = 5.0V | | 350 | 650 | ns | | Address Input Setup Time (t <sub>SA</sub> ) | V <sub>CC</sub> = 10V<br>V <sub>CC</sub> = 5.0V | 150 | 130 | 280 | ns<br>ns | | | V <sub>CC</sub> = 10V | 60 | | | ns | | Address Input Hold Time (t <sub>HA</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | ,60<br>40 | | | . ns<br>ns | | Memory Enable Pulse Width (t <sub>ME</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 400<br>150 | 250<br>90 | | ns<br>ns | | Memory Enable Pulse Width (t <sub>ME</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 400<br>150 | 200<br>70 | | ns<br>ns | #### AC Electrical Characteristics (Continued) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------|-----------|-----------------|----------| | Write Enable Setup Time for a Read (t <sub>SR</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 0 | | | ns<br>ns | | Write Enable Setup Time for a Write (tws) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | | | t <sub>ME</sub> | ns<br>ns | | Write Enable Pulse Width (twe) | $V_{CC} = 5.0V, t_{WS} = 0$<br>$V_{CC} = 10V, t_{WS} = 0$ | 300<br>100 | 160<br>60 | | ns<br>ns | | Data Input Hold Time (t <sub>HD</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 50<br>25 | | | ns<br>ns | | Data Input Setup (t <sub>SD</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 50<br>25 | | | ns<br>ns | | Propagation Delay from a Logical "1"<br>or Logical "0" to the High Impedance<br>State from Memory Enable (t <sub>IH</sub> , t <sub>OH</sub> ) | $V_{CC} = 5.0V$ , $C_L = 5.0 pF$ , $R_L = 10k$<br>$V_{CC} = 10V$ , $C_L = 5.0 pF$ , $R_L = 10k$ | | 180<br>85 | 300<br>120 | ns ' | | Propagation Delay from a Logical "1" or Logical "0" to the High Impedance State from Write Enable (t <sub>IH</sub> , t <sub>OH</sub> ) | $V_{CC} = 5.0V$ , $C_L = 5.0 pF$ , $R_L = 10k$<br>$V_{CC} = 10V$ , $C_L = 5.0 pF$ , $R_L = 10k$ | | 180<br>85 | 300<br>120 | ns<br>ns | | Input Capacity (C <sub>IN</sub> ) | Any Input (Note 2) | | 5.0 | | pF | | Output Capacity (Cout) | Any Output (Note 2) | | 6.5 | | pF | | Power Dissipation Capacity (C <sub>pd</sub> ) | (Note 3) | | 230 | | pF | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Capacitance is guaranteed by periodic testing. Note 3: Cpg determines the no load ac power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics application note, AN-90. #### **Truth Table** | ME | WE | OPERATION | CONDITION OF OUTPUTS | |-----|----|------------------|-----------------------------| | L | L | Write | TRI-STATE | | L | н | Read | Complement of Selected Word | | H . | L | Inhibit, Storage | TRI-STATE | | Н | н | Inhibit, Storage | TRI-STATE | #### **AC Test Circuits** #### **Switching Time Waveforms** # Switching Time Waveforms (Continued) # MM54C200/MM74C200 256-Bit (256 × 1) TRI-STATE® RAM #### **General Description** The MM54C200/MM74C200 is a 256-bit random access read/write memory. Inputs consist of eight address lines, a data input line, a write enable line, and three chip enables. The eight binary address inputs are decoded internally to select each of the 256 locations. An internal address register, latches and address information on the positive to negative edge of $\overline{\text{CE}}_3$ . The TRI-STATE data output line working in conjunction with $\overline{\text{CE}}_1$ or $\overline{\text{CE}}_2$ inputs provides for easy memory expansion. Address Operation: Address inputs must be stable $t_{SA}$ prior to the positive to negative transition of $\overline{CE}_3$ . It is thus not necessary to hold address information stable for more than $t_{HA}$ after the memory is enabled (positive to negative transition). Note: The timing is different than the DM74200 in that a positive to negative transition of the memory enable must occur for the memory to be selected. Read Operation: The data is read out by selecting the proper address and bringing $\overline{CE}_3$ low and write enable high. Holding $\overline{CE}_1$ or $\overline{CE}_2$ or $\overline{CE}_3$ at a high level forces the output into $\overline{TRI-STATE}$ . When used in bus organized systems, $\overline{CE}_1$ , or $\overline{CE}_2$ , a TRI-STATE control, provides for fast access times by not totally disabling the chip. **CMOS RAMs** Write Operation: Data is written into the memory with $\overline{CE_3}$ low and write enable low. The state of $\overline{CE_1}$ or $\overline{CE_2}$ has no effect on the write cycle. The output assumes TRI-STATE with write enable low. #### **Features** Wide supply voltage range 3.0V to 15V Guaranteed noise margin 1.0V High noise immunity $0.45\ V_{CC}\ typ$ TTL compatibility fan out of 1 driving standard TTL ■ Low power 500 nW typ Internal address register #### **Logic and Connection Diagrams** Order Number MM54C200J or MM74C200J See NS Package J16A Order Number MM74C200N See NS Package N16A #### Absolute Maximum Ratings (Note 1) #### **Operating Conditions** Voltage at Any Pin Storage Temperature Range -0.3V to V<sub>CC</sub> +0.3V -65°C to +150°C Ambient Temperature Range MM54C200 Storage Temperature Rang Package Dissipation 500 mW MM74C200 MM74C200 $-55^{\circ}$ C to $+125^{\circ}$ C $-40^{\circ}$ C to $+85^{\circ}$ C Absolute Maximum V<sub>CC</sub> Lead Temperature (Soldering, 10 seconds) 30 18V Supply Voltage Range 300°C MM54C200 3V to 15V 3V to 15V #### **DC Electrical Characteristics** Min/max limits apply across temperature range, unless otherwise noted. | <br>PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------|------------|--------| | CMOS TO CMOS | | | | | | | <br>Logical "1" Input Voltage (V <sub>IN(1)</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 3.5<br>8.0 | | | V | | Logical "0" Input Voltage (V <sub>IN (01</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | | i | 1.5<br>2.0 | V<br>V | | Logical "1" Output Voltage (V <sub>OUT(1)</sub> ) | $V_{CC} = 5.0V$ , $I_{O} = -10\mu A$<br>$V_{CC} = 10V$ , $I_{O} = 10\mu A$ | 4.5<br>9.0 | | | v<br>v | | Logical "0" Output Voltage (V <sub>OUT (0)</sub> ) | $V_{CC} = 5.0V$ , $I_{O} = +10\mu A$<br>$V_{CC} = 10V$ , $I_{O} = +10\mu A$ | , | | 0.5<br>1.0 | V<br>V | | Logical "1" Input Current (I <sub>IN(1)</sub> ) | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 15V | | 0.005 | 1,0 | μA | | Logical "O" Input Current (I <sub>IN(0)</sub> ) | V <sub>CC</sub> = 15V V <sub>IN</sub> = 0V | 1.0 | 0.005 | | μА | | Supply Current (I <sub>CC</sub> ) | V <sub>CC</sub> = 15V | | 0.10 | 600 | μА . | | CMOS/TTL INTERFACE | | | | | | | Logical "1" Input Voltage (V <sub>IN(1)</sub> ) | 54C, V <sub>CC</sub> = 4.5V<br>74C, V <sub>CC</sub> = 4.75V | V <sub>CC</sub> - 1.5<br>V <sub>CC</sub> - 1.5 | | | V<br>V | | Logical "0" Input Voltage (V <sub>IN (0)</sub> ) | 54C, V <sub>CC</sub> = 4.5V<br>74C, V <sub>CC</sub> = 4.75V | | | 0.8<br>0.8 | V<br>V | | Logical "1" Output Voltage (V <sub>OUT(1)</sub> ) | 54C, V <sub>CC</sub> = 4.5V, I <sub>O</sub> = -1.6 mA<br>74C, V <sub>CC</sub> = 4.75V, I <sub>O</sub> = -1.6 mA | 2.4<br>2.4 | | | v<br>v | | Logical "0" Output Voltage (V <sub>OUT (0)</sub> ) | 54C, V <sub>CC</sub> = 4.5V, I <sub>O</sub> = 1.6 mA<br>74C, V <sub>CC</sub> = 4.75V, I <sub>O</sub> = 1.6 mA | | : | 0.4<br>0.4 | V<br>V | | OUTPUT DRIVE (See 54C/74C Family Cha | racteristics Data Sheet) | | | | | | <br>Output Source Current (I <sub>SOURCE</sub> )<br>(P-Channel) | V <sub>CC</sub> = 5.0V, V <sub>OUT</sub> = 0V<br>T <sub>A</sub> = 25°C | -4.0<br>-1.8 | ~6.0 | | mA | | Output Source Current (I <sub>SOURCE</sub> )<br>(P-Channel) | $V_{CC} = 10V$ , $V_{OUT} = 0V$<br>$T_A = 25^{\circ}C$ | -16.0<br>-1.50 | -25 | | mA | | Output Sink Current (I <sub>SINK</sub> ) (N-Channel) | $V_{CC} = 5.0V$ , $V_{OUT} = V_{CC}$<br>$T_A = 25^{\circ}C$ | 5.0 | 8.0 | | mA | | Output Sink Current (I <sub>SINK</sub> ) (N-Channel) | $V_{CC} = 10V$ , $V_{OUT} = V_{CC}$<br>$T_A = 25^{\circ}C$ | 20.0 | 30 | | mA . | # AC Electrical Characteristics $T_A = 25^{\circ}C$ , $C_L = 50$ pF, unless otherwise specified. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------------|-------------------------------------------------|------------|------------|------------|------------| | Access Time From Address (t <sub>ACC</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | | 450<br>200 | 900<br>400 | ns<br>ns | | Propagation Delay From CE <sub>3</sub> (t <sub>pd</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | | 360<br>120 | 700<br>300 | ns `<br>ns | | Propagation Delay From $\overline{CE}_1$ or $\overline{CE}_2$ $(t_p\overline{CE}_1)$ | V <sub>CC</sub> = 5 0V<br>V <sub>CC</sub> = 10V | | 250<br>85 | 500<br>200 | ns<br>ns | | Address Setup Time (t <sub>SA</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 200<br>100 | 80<br>30 | | ns<br>ns | | Address Hold Time (t <sub>HA</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 50<br>25 | 15<br>5 | | ns<br>ns | # **AC Electrical Characteristics** (Continued) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|-------------------------------------------------|------------|-----------|-----|----------| | Write Enable Pulse Width (twe ) | V <sub>cc</sub> = 5.0V<br>V <sub>cc</sub> = 10V | 300<br>150 | 160<br>70 | | ns<br>ns | | CE <sub>3</sub> Pulse Widths (t <sub>CE</sub> ) | V <sub>CC</sub> = 5.0V<br>V <sub>CC</sub> = 10V | 400<br>160 | 200<br>80 | | ns<br>ns | | Input Capacity (C <sub>IN</sub> ) | Any Input (Note 2) | | 5.0 | | pF | | Output Capacity in TRI-STATE (COUT) | (Note 2) | | 9.0 | | ρF | | Power Dissipation Capacity (Cpd) | (Note 3) | | 400 | | pF | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Capacitance is guaranteed by periodic testing. Note 3: Cpd determines the no load ac power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics application note, AN-90. #### **Switching Time Waveforms** #### **CMOS RAMs** # MM54C910/MM74C910 256-Bit (64 × 4) TRI-STATE® RAM #### **General Description** The MM54C910/MM74C910 is a 64 word by 4 bit random access memory. Inputs consist of six address lines, four data input lines, a write enable, and a memory enable line. The six address lines are internally decoded to select one of 64 word locations. An internal address register, latches the address information on the positive to negative transition of memory enable. The TRI-STATE outputs allow for easy memory expansion. Address Operation: Address inputs must be stable (tSA) prior to the positive to negative transition of memory enable, and (tHA) after the positive to negative transition of memory enable. The address register holds the information and stable address inputs are not needed at any other time. Write Operation: Data is written into memory at the selected address if write enable goes low while memory enable is low. Write enable must be held low for twe and data must remain stable tHD after write enable returns high. Read Operation: Data is nondestructively read from a memory location by an address operation with write enable held high. Outputs are in the TRI-STATE (Hi-Z) condition when the device is writing or disabled. #### **Features** - Supply voltage range - High noise immunity - 0.45 V<sub>CC</sub> typ - TTL compatible fan out - 3V to 5.5V 1 TTL load - Input address register - Low power consumption - 250 nW/package typ (chip enabled or disabled) - Fast access time - 250 ns typ at 5V - TRI-STATE outputs - High voltage inputs **Logic and Connection Diagrams** TRISTATE ME . WE READ WRITE CIRCUITES WRITE MEMORY DOUTS DINS DIN4 DOUTS ENABLE ENABLE ADDRESS ADDRESS DECODER MEMORY # Input Protection #### Dual-In-Line Package Order Number MM54C910J or MM74C910J See NS Package J18A Order Number MM74C910N See NS Package N18A #### Absolute Maximum Ratings (Note 1) | 0.3V to V <sub>CC</sub> +0.3V | | |-------------------------------|--| | -0.3V to +15V | | 500 mW 6.0V 300°C Package Dissipation Absolute Maximum V<sub>CC</sub> Lead Temperature (Soldering, 10 seconds) Voltage At Any Output Pin Voltage At Any Input Pin # **Operating Conditions** | MIN | MAX | UNITS | |------|-------------------|-------------------------------------------| | | | | | 4.5 | 5.5 | V | | 4.75 | 5.25 | V | | | | | | 55 | +125 | °C | | 40 | +85 | °C | | | 3.0 | ∕ to 5.5V | | | 4.5<br>4.75<br>55 | 4.5 5.5<br>4.75 5.25<br>55 +125<br>40 +85 | Standby V<sub>CC</sub> Range 1.5V to 5.5V #### DC Electrical Characteristics MM54C910/MM74C910 (Min/max limits apply across the temperature and power supply range indicated). | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------|-------------------------------------------|-----------------------------------------------|----------------------|-----------------|-----|--------------------------| | V <sub>IN(1)</sub> | Logical "1" Input Voltage | Full Range | V <sub>cc</sub> -1.5 | | | V | | V <sub>IN(0)</sub> | Logical "0" Input Voltage | Full Range | | | 0.8 | <b>V</b> . | | I <sub>!N(1)</sub> | Logical "1" Input Current | V <sub>IN</sub> = 15V<br>V <sub>IN</sub> = 5V | | 0.005<br>0.005 | 2 | μ <b>Α</b><br>μ <b>Α</b> | | I <sub>IN(0)</sub> | Logical "0" Input Current | V <sub>IN</sub> = 0V | -1 | -0.005 | | μΑ | | V <sub>OUT(1)</sub> | Logical "1" Output Voltage | $I_{O} = -150\mu A$ $I_{O} = -400\mu A$ | V <sub>CC</sub> -0.5 | | | v<br>v | | V <sub>OUT(0)</sub> | Logical "0" Output Voltage | I <sub>O</sub> = 1.6 mA | | | 0.4 | V | | | Output Current in High<br>Impedence State | $V_O = 5V$<br>$V_O = 0V$ | -1 | 0.005<br>-0.005 | 1 | μ <b>Α</b><br>μ <b>Α</b> | | Icc | Supply Current | V <sub>CC</sub> = 5V | | 0.05 | 300 | μΑ | #### AC Electrical Characteristics MM54C910/MM74C910 $T_A = 25^{\circ}C$ , $V_{CC} = 5V$ , $C_L = 50 pF$ | | PARAMETER | MIN | TYP | MAX | UNITS | |-----------------------------------|-------------------------------------|-------|-----|-----|-------| | t <sub>ACC</sub> | Access Time from Address | | 250 | 500 | ns | | t <sub>PD</sub> | Propagation Delay from ME | 1 | 180 | 360 | ns | | t <sub>SA</sub> | Address Input Set-Up Time | 140 | 70 | 1 | ns | | t <sub>HA</sub> | Address Input Hold Time | 20 | 10 | 1 | ns | | t <sub>ME</sub> | Memory Enable Pulse Width | . 200 | 100 | | ns | | tME | Memory Enable Pulse Width | 400 | 200 | | ns | | t <sub>SD</sub> | Data Input Set-Up Time | 0 | | | ns . | | t <sub>HD</sub> | Data Input Hold Time | 30 | 15 | | ns | | twe | Write Enable Pulse Width | 140 | 70 | | ns | | t <sub>1H</sub> , t <sub>OH</sub> | Delay to TRI-STATE (Note 4) | | 100 | 200 | ns | | CAPACITA | NCE . | | | | | | CIN | Input Capacity Any Input (Note 2) | | 5 | | pF | | C <sub>OUT</sub> | Output Capacity Any Output (Note 2) | | 9 | | pF - | | C <sub>PD</sub> | Power Dissipation Capacity (Note 3) | | 350 | | pF | # **AC Electrical Characteristics (Continued)** $C_1 = 50 pF$ | | PARAMETER | T <sub>A</sub> = -55°0 | 4C910<br>C to +125°C<br>SV to 5.5V | $T_A = -40^{\circ}$ | 4C910<br>°C to +85°C<br>5V to 5.25V | UNITS | |-----------------------------------|-----------------------------|------------------------|------------------------------------|---------------------|-------------------------------------|-------| | | | MIN | MAX | MIN | MAX | | | tacc | Access Time from Address | | 860 | | 700 | ns | | tent, teno | Propagation Delay from ME | 1 | 660 | | 540 | ns | | tsa | Address Input Set-Up Time | 200 | | 160 | | ns | | tHA | Address Input Hold Time | 20 | | 20 | | ns | | t <sub>ME</sub> | Memory Enable Pulse Width | 280 | | 260 | | ns | | tME | Memory Enable Pulse Width | 750 | | 600 | | ns | | tsp | Data Input Set-Up Time | 0 | | 0 | | ns | | t <sub>HD</sub> | Data Input Hold Time | 50 | | 50 | | ns | | twe | Write Enable Pulse Width | 200 | | 180 | | ns | | t <sub>1H</sub> , t <sub>0H</sub> | Delay to TRI-STATE (Note 4) | | 200 | | 200 | ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Capacitance is guaranteed by periodic testing. Note 3: C<sub>pd</sub> determines the no load ac power consumption for any CMOS device. For complete explanation see 54C/74C Family Characteristics application note, AN-90. Note 4: See ac test circuit for t1H, t0H. #### **Typical Performance Characteristics** #### **Truth Table** | ME | WE | OPERATION | OUTPUTS | |----|----|----------------|-----------| | L | L | Write | TRI-STATE | | L | н | Read | Data . | | Н | L | Inhibit, Store | TRI-STATE | | н | н | Inhibit, Store | TRI-STATE | #### **AC Test Circuits** All Other AC Tests #### **CMOS RAMs** # MM54C920/MM74C920, MM54C921/MM74C921 1024-Bit(256 × 4) Static RAMs #### **General Description** The MM54C920/MM74C920 256 x 4 random access read/write memory is manufactured using silicon gate CMOS technology. Data output is the same polarity as data input. Internal latches store address inputs CES and data output. This RAM is specifically designed to operate from standard 54/74 TTL power supplies. All inputs and outputs are TTL compatible. The MM54C921/MM74C921 is identical to the MM54C920/MM74C920, except data inputs are internally connected to data outputs; the number of package leads thereby is reduced to 18. Complete address decoding as well as 2-chip select functions, CEL and CES, and TRI-STATE® outputs allow easy expansion with a minimum of external components. Versatility plus high speed and low power make these RAMs ideal elements for use in microprocessor, minicomputer as well as main frame memory applications. #### **Features** - 256 x 4-bit organization - Access time 250 ns max MM74C920, MM74C921 275 ns max MM54C920, MM54C921 300 ns max MM74C921-3 - TRI-STATE outputs - Low power - On-chip registers - Single 5V supply - Data retained with VCC as low as 2V #### **Connection Diagrams Logic Symbols** Dual-In-Line Package DO 002 003 DIT Order Number MM54C920J, MM74C920J MM54C920/ or MM74C920J-3 See NS Package J22A A7 Order Number MM74C920N or MM74C920N-3 See NS Package N22A 011 001 10 TOP VIEW Dual-In-Line Package ni/n DI/0: MM54C921/ 15 CEL Order Number MM54C921J, MM74C921J 57 or MM74C921J-3 13 CES See NS Package J18A 12 DI/04 A7 Order Number MM74C921N or MM74C921N-3 See NS Package N18A 11 DI/O3 #### **Functional Description** The functional description will reference the logic diagram of the MM54C920/MM74C920 shown in Figure 1. Input addresses and CES are clocked into the input latches by the falling edge of STROBE. Input set-up and hold times must be observed on these signal (see timing diagrams): The true and complement address information is fed to the row and column decoders which access the selected 4-bit memory word. The addressed word (4 bits) is fed to 4 sense amplifiers through the column decoders. The information from the sense amplifiers is latched into the output register when STROBE rises. The register drives the TRI-STATE output buffers. Chip select inputs, CEL and CES, have identical functions except that CES (Chip Enable Stored) is clocked into a latch on the falling edge of STROBE; CEL (Chip Enable Level) is not. Note that set-up and hold times must be observed on CES. Because CEL is not clocked by STROBE, it may fall after STROBE has fallen without affecting access time provided that the toe requirement is met. The outputs are in a high impedance state when the chip is not selected (CES or CEL high) or when writing (WE low). Note that the information stored in the output latches will be changed whenever STROBE falls, regardless of the logic states of WE, CEL or CES. The switching time waveforms in *Figures 2, 3 and 4* define the read, write, and output enable/disable parameters respectively. #### Reduced-Voltage Operation These memories will retain data with reduced V<sub>CC</sub> and hence are useful for battery-backup data storage. Certain precautions must be observed as V<sub>CC</sub> is reduced: (1) input voltages must remain between the V<sub>CC</sub> and ground of the RAM or supply latch-up can occur, (2) WRITE mode must be avoided, (3) during power-up of V<sub>CC</sub>, ST logic state must be maintained (either GND or V<sub>CC</sub>) while address control lines stabilize. #### Logic Diagram \* FIGURE 1. MM54C920/MM74C920 <sup>\*</sup>The logic diagram for the MM54C921/MM74C921 is identical to this except that data inputs (DI1–DI4) are connected to data outputs (DO1–DO4). #### Absolute Maximum Ratings (Note 1) **Operating Conditions** MIN UNITS MAX Supply Voltage, VCC Supply Voltage (VCC) Voltage at Any Pin -0.3V to $V_{CC} + 0.3V$ MM54C920, MM54C921 4.5 5.5 Storage Temperature Range -65°C to +150°C MM74C920, MM74C921 4.5 5.5 500 mW MM74C920-3, MM74C921-3 4.75 Package Dissipation 5.25 ٧ Lead Temperature (Soldering, 10 seconds) 300°C Ambient Temperature (TA) MM54C920, MM54C921 -55 +125 °c MM74C920, MM74C921 -40 +85 MM74C920-3, MM74C921-3 +70 0 #### DC Electrical Characteristics (Note 2) | SYMBOL | PARAMETER | CONDITIONS | ļ | 4C920<br>4C921 | | 4C920<br>4C921 | 1 | C920-3<br>C9213 | UNITS | |------------------|------------------------------------|--------------------------------------------------------|----------------------|----------------|----------------------|----------------|----------------------|-----------------|-------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | 1 | | VIH | Logical "1" Input Voltage | | V <sub>CC</sub> -2.0 | Vcc - | V <sub>CC</sub> -2.0 | Vcc | V <sub>CC</sub> -1,5 | Vcc | V | | VIL | Logical "0" Input Voltage | | 0 | 8.0 | 0 | 0.8 | 0 | 0.8 | V | | V <sub>OH1</sub> | Logical "1" Output Voltage | IOH = -1 mA | 2.4 | : | 2.4 | | 2.4 | | V | | V <sub>OH2</sub> | Logical "1" Output Voltage | IOUT = 0 | V <sub>CC</sub> -0.1 | | V <sub>CC</sub> -0.1 | | V <sub>CC</sub> -0.1 | | V | | V <sub>OL1</sub> | Logical "0" Output Voltage | IOL = 2 mA | | 0.4 | ĺ | 0.4 | ĺ | 0.4 | V | | V <sub>OL2</sub> | Logical "0" Output Voltage | IOUT = 0 | | 0.01 | | 0.01 | | 0.01 | V | | IIL | Input Leakage | $0V \le V_{IN} \le V_{CC}$ | -1.0 | 1.0 | -1.0 | 1.0 | -1.0 | 1.0 | . μΑ | | lo | Output Leakage | OV $\leq$ V <sub>O</sub> $\leq$ V <sub>CC</sub> , | -1.0 | 1.0 | -1.0 | 1.0 | -1.0 | 1.0 | μΑ | | Icc | Supply Leakage Current | $V_{IN} = V_{CC}, \overline{ST} = 0V,$<br>$V_{O} = 0V$ | | 20 | | 10 | | 100 | μA | | VDR | V <sub>CC</sub> for Data Retention | (Note 3) | 2.0 | | 2.0 | | 2.0 | | V | | IDR | ICC for Data Retention | CEL = V <sub>CC</sub> = 2V,<br>Typical at 25°C | | 0.01(typ) | | 0.01(typ) | | 0.01(typ) | μΑ | #### Capacitance (Note 4) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|-------------------------------|------------------------------------------------------------|-----|-----|-----|-------| | CIN | Input Capacitance | V <sub>IN</sub> = 0V, f = 1 MHz, T <sub>A</sub> = 25°C | | 4 | 7 | pF | | СО | Output Capacitance | $V_{1N} = 0V, f = 1 \text{ MHz}, T_A = 25^{\circ}\text{C}$ | | 6 | . 9 | pF | | C <sub>I/O</sub> | Data Input/Output Capacitance | MM54C921/MM74C921 Only | | 8 | 12 | pF | Note 1: "Absolute Maximum Ratings" are those values above which the device may be permanently damaged. They do not mean the device may be operated at these values. Note 2: These limits apply over the entire operating range specified in the "Operating Conditions" unless otherwise stated. Note 3: $\overline{CEL} = V_{CC} - 2V$ or = 2V, whichever is greater. Note 4: Capacitance is guaranteed by periodic testing. #### **Truth Table** | ST | CES* | CEL | WE | DI* | FUNCTION | |----|------|-----|----|-----|---------------------------------| | Х | Х | 1 | Х | Х | Output in Hi-Z state | | 0 | 1 | х | × | х | Output in Hi-Z state | | X | Х | Х | 0 | Х | Output in Hi-Z state | | 0 | 0 | 0 | 0 | 0 | Write "0", output in Hi-Z state | | 0 | 0 | 0 | 0 | 1 | Write "1", output in Hi-Z state | | 0 | 0 | 0 | 1 | X | Read data, output enabled | <sup>\*</sup>Set-up and hold times must be met X = don't care #### AC Electrical Characteristics (Note 5) | | | | 4C920 | MM74 | | | C920-3 | UNITS | | |--------|------------------------------|----------|-------|------|----------|------|------------|-------|--| | SYMBOL | PARAMETER | MM54C921 | | | MM74C921 | | MM74C921-3 | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | tC | Cycle Time | 290 | Į. | 255 | İ | 330 | Į. | ns | | | †ACC | Access Time From Address | ł | 275 | | 250 | ļ | 325 | ns | | | tACS | Access Time From Strobe | 1 | 250 | | 225 | | 300 | ns | | | tAS | Address Set-Up Time | 25 | | 25 | | 25 | } | ns | | | tAH | Address Hold Time | 25 | | 25 | | 25 | • | ns | | | tOE | Output Enable Time | | 150 | , | 130 | - | 130 | ns | | | tOD | Output Disable Time | | 150 | 1 | 130 | | 130 | ns | | | tST | ST Pulse Width (Negative) | 150 | | 130 | | 165 | | ns | | | tST | ST Pulse Width (Positive) | 140 | | 125 | | .165 | | ns | | | tWP | Write Pulse Width (Negative) | 150 | | 130 | · | 165 | } | ns | | | tDS | Data Set-Up Time | 100 | | 90 | | 90 | } | ns | | | tDH | Data Hold Time | 60 | | 60 | } | 60 | 1 | ns | | Note 5: These limits apply over the operating range specified in the "Operating Conditions" with trice = trall = 5 ns, load = 1 TTL gate + 50 pF. # **Switching Time Waveforms** \*twp (the Write Pulse Width) is the time ST, CEL and WE are coincidentally low FIGURE 3. Write Cycle FIGURE 4. Output Enable/Disable 2-16 # **Typical Performance Characteristics** # Typical Performance Characteristics (Continued) # Minimum ST Pulse Width (Negative) vs Ambient Temperature #### Output Source Current vs Output Voltage #### Output Sink Current vs Output Voltage # MM54C929/MM74C929, MM54C930/MM74C930 1024-Bit(1024 × 1) Static RAMs #### **General Description** The MM54C929/MM74C929 and the MM54C930/ MM74C930 1024 x 1 random access read/write memories are manufactured using silicon-gate CMOS technology. These RAMs are specifically designed to operate from standard 54/74 TTL power supplies; all inputs and outputs are TTL compatible. Data output is the same polarity as data input. Internal latches store the address inputs and data output. Chip select input CS1 serves as a chip strobe, controlling address and data latching. The Data-In and Data-Out terminals can be tied together for common I/O applications. Complete address decoding. 3-chip select functions (MM54C930/MM74C930) and TRI-STATE® output allow easy memory expansion and organization. The MM54C929/MM74C929 differs from the MM54C930/MM74C930 only in that CS1, CS2 and CS3 are internally connected together, providing a single chip-select input CS. Versatility, high speed, and low power make these RAMs ideal elements for use in many microprocessor, minicomputer and main-frame-memory applications. **CMOS RAMs** #### **Features** - Fast access-250 ns max - TRI-STATE outputs - Low power—10 µA max standby - On-chip registers - Single 5V supply - Inputs and output TTL compatible - Data retained with V<sub>CC</sub> as low as 2V - Can be operated common I/O #### **Functional Description** Address inputs are clocked into the input latches by the falling edge of chip strobe $\overline{CS1}$ ; set-up and hold times must be observed on these input signals (see timing diagram). The true and complement address information if ed to the row and column decoders which select one of the 1024-bit locations. The addressed bit is fed, via a sense amplifier, to the output register and TRI-STATE buffer. The information is latched into the output register on the rising edge of chip strobe $\overline{CS1}$ . The output is in a high impedance state when the chip is not selected ( $\overline{CS2}$ or $\overline{CS3}$ high) or when writing ( $\overline{WE}$ low). Output buffer control is independent of chip strobe $\overline{CS1}$ . #### Reduced-Voltage Operation These memories will retain data with reduced V<sub>CC</sub> and hence are useful for battery-backup data storage. Certain precautions must be observed as V<sub>CC</sub> is reduced: (1) input voltages must remain between the V<sub>CC</sub> and ground of the RAM or supply latch-up can occur, (2) WRITE mode must be avoided, (3) during power-up of V<sub>CC</sub>, strobe ( $\overline{\text{CS}}$ for the MM74C929 and $\overline{\text{CS1}}$ for the MM74C930) logic state must be maintained (either GND or V<sub>CC</sub>) while address control lines stabilize. #### Logic Diagram \* <sup>\*</sup>The MM74C930 has 3 chip selects CS1, CS2 and CS3. The MM74C929 has these internally connected together providing a single chip select input CS. FIGURE 1 #### **Absolute Maximum Ratings** Supply Voltage, V<sub>CC</sub> Voltage at Any Pin -0.3V to V<sub>CC</sub> + 0.3V Storage Temperature Range -65°C to +150°C 500 mW Package Dissipation Lead Temperature (Soldering 10 seconds) #### **Operating Conditions** Operating Temperature Range MM54C929, MM54C930 MM74C929, MM74C930 MM74C929-3, MM74C930-3 -55°C to +125°C -40°C to +85°C 0°C to +70°C # DC Electrical Characteristics $V_{CC} = 5V \pm 10\%$ , $T_A = Operating Range$ , unless otherwise noted | SYMBOL | PARAMETER CONDITIONS | | MM54C929,<br>MM54C930 | | MM74C929,<br>MM74C930 | | MM74C929-3,<br>MM74C930-3<br>(NOTE 1) | | UNITS | |------------------|----------------------------|-------------------------------------------------------|-----------------------|---------------|-----------------------|---------------|---------------------------------------|--------------|-------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | VIH | Logical "1" Input Voltage | | V <sub>CC</sub> -2.0 | Vcc | V <sub>CC</sub> -2.0 | Vсс | V <sub>CC</sub> -2.0 | Vcc | V | | VIL | Logical "O" Input Voltage | | 0 | 0.8 | 0 | 8.0 | 0 | 0.8 | V | | Vон1 | Logical "1" Output Voltage | I <sub>OH</sub> = 1 mA | 2.4 | | 2.4 | | 2.4 | | V | | V <sub>OH2</sub> | Logical "1" Output Voltage | IOUT = 0 | V <sub>CC</sub> -0.1 | | V <sub>CC</sub> -0.1 | | V <sub>CC</sub> -0.1 | | V | | VOL1 | Logical "0" Output Voltage | IOL = 2.0 mA | | 0.4 | | 0.4 | | 0.4 | V | | V <sub>OL2</sub> | Logical "0" Output Voltage | I <sub>OUT</sub> = 0 | | 0.01 | | 0.01 | ł | 0.01 | V | | HL | Input Leakage | $0V \le V_{IN} \le V_{CC}$ | -1.0 | 1.0 | -1.0 | 1.0 | -1.0 | 1.0 | μΑ | | 10 | Output Leakage | $0V \le V_O \le V_{CC}$ , (Note 2) | -1.0 | 1.0 | -1.0 | 1.0 | -1.0 | 1.0 | μΑ | | 1CC | Supply Leakage Current | VIN = VCC, VO = 0V | | 20 | | 10 | | 100 | μА | | $v_{DR}$ | VCC for Data Retention | (Note 3) | 2.0 | | 2.0 | | 2.0 | | V | | IDR | ICC for Data Retention | V <sub>CC</sub> = 2V, T <sub>A</sub> = 25°C, (Note 2) | | 0.01<br>(typ) | | 0.01<br>(typ) | | 0.1<br>(typ) | μΑ | Note 1: $V_{CC} = 5V \pm 5\%$ . Note 2: $\overline{CS2} = \overline{CS3} = V_{CC}$ or $\overline{CS} = V_{CC}$ . Note 3: $\overline{CS2}$ or $\overline{CS3}$ or $\overline{CS} = V_{CC} - 2V$ or = 2V, whichever is greater. # AC Electrical Characteristics $V_{CC} = 5V \pm 10\%$ , $T_A = Operating Range$ , unless otherwise noted | SYMBOL | PARAMETER | MM54C929,<br>MM54C930 | | MM74C929,<br>MM74C930 | | MM74C929-3,<br>MM74C930-3<br>(NOTE 1) | | UNITS | |----------------------|--------------------------------|-----------------------|-----|-----------------------|-------|---------------------------------------|-----|-------| | | · | MIN | MAX | MIN | MAX | MIN | MAX | | | tC | Cycle Time | 290 | | 255 | | 330 | | ns | | tACC | Access Time From Address | | 265 | | 240 | | 315 | ns | | tACS,tACS1 | Access Time From CS, CS1 | | 250 | | 225 | | 300 | ns | | tAS | Address Set-Up Time | 15 | | 15 | 1 | 15 | | ns | | tAH | Address Hold Time | 50 . | | 50 | | 50 | | ns | | tOE | Output Enable Time | | 150 | | · 130 | | 130 | ns | | tOD | Output Disable Time | ] | 150 | | 130 | | 130 | ns | | tCS,tCS1<br>(Note 4) | CS, CS1 Pulse Width (Negative) | 150 | | 130 | | 165 | i | ns | | tCS,tCS1 | CS, CS1 Pulse Width (Positive) | 140 | | 125 | | 165 | | ns | | tWP | Write Pulse Width (Negative) | 150 | | 130 | l | 165 | | ns | | tDS | Data Set-Up Time, (Note 5) | 150 | | 140 | | 140 | | ns | | <sup>t</sup> DH | Data Hold Time, (Note 5) | 0 | | . 0 | | 0 | | ns | Note 4: Greater than minimum CS pulse width must be used when reading data from the MM54C929/MM74C929 to ensure that output TRI-STATING does not occur before data becomes valid. Writing has no such limitation. Note 5: tos and toh are referenced to the low-to-high transition of CSI or CSI or CSI or WE, whichever switches first, for the MM54C930/ MM74C930 and are referenced to the CS or WE low-to-high transition, whichever switches first, for the MM54C929/MM74C929. #### Capacitance (Note 6) | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNITS | |--------|-------------------------|-------------------------------------------------------|-----|-----|-------| | CIN | Input Capacitance | V <sub>IN</sub> = 0, f = 1 MHz, T <sub>A</sub> = 25°C | 4 | 7 | pF | | co | Output Capacitance | V <sub>IN</sub> = 0, f = 1 MHz, T <sub>A</sub> = 25°C | 6 | 9 | pF | | CCS | Chip Select Capacitance | MM54C929/MM74C929, MM74C929-3 | 8 | 12 | pF | Note 6: Capacitance maximum is guaranteed by periodic testing. #### **Truth Tables** #### MM54C929/MM74C929 | CS | WE | DI | FUNCTION | |----|----|----|---------------------------------| | 1 | × | Х | Output in Hi-Z State | | Х | 0 | Х | Output in Hi-Z State | | 0 | 0 | 0 | Write "0," Output in Hi-Z State | | 0 | 0 | 1 | Write "1," Output in Hi-Z State | | 0 | 1 | х | Read Data, Output Enabled | X = Don't care #### MM54C930/MM74C930 | CS1 | CS2 | CS3 | WE | DI | FUNCTION | |-----|-----|-----|----|----|---------------------------------| | Х | 1 | Х | Х | Х | Output in Hi-Z State | | × | × | 1 | x | × | Output in Hi-Z State | | × | x | x | 0 | × | Output in Hi-Z State | | 0 | 0 | 0 | 0 | 0 | Write "0," Output in Hi-Z State | | 0 | 0 | 0 | 0 | 1 | Write "1," Output in Hi-Z State | | 0 | 0 | 0 | 1 | × | Read Data, Output Enabled | #### **Switching Time Waveforms** <sup>\*</sup>Greater than minimum $\overline{\text{CS}}$ pulse width must be used when reading data from the MM54C929/MM74C929 to ensure that output TRI-STATING does not occur before data becomes valid. Writing has no such limitation, (Figure 4a). FIGURE 2a. MM54C929/MM74C929 Read Cycle FIGURE 2b. MM54C930/MM74C930 Read Cycle # Switching Time Waveforms (Continued) OS AD-A9 TAS TAH TUP\* DATA IN VALID \*typ (the Write Pulse width) is the time CS and WE are coincidentally low FIGURE 3a. MM54C929/MM74C929 Write Cycle \*tWP (the Write Pulse width) is the time CS1, CS2, CS3 and WE are coincidentally low FIGURE 3b, MM54C930/MM74C930 Write Cycle FIGURE 4a. MM54C929/MM74C929 #### **Typical Performance Characteristics** #### Typical Performance Characteristics (Continued) #### **CMOS RAMs** # MM54C989/MM74C989 64-Bit (16 × 4) TRI-STATE® RAM #### **General Description** The MM54C989/MM74C989 is a 16-word by 4-bit random access read/write memory. Inputs to the memory consist of 4 address lines, 4 data input lines, a write enable line and a memory enable line. The 4 binary address inputs are decoded internally to select each of the 16 possible word locations. An internal address register latches the address information on the positive to negative transition of the memory enable input. The 4 TRI-STATE data output lines working in conjunction with the memory enable input provides for easy memory expansion. Address Operation: Address inputs must be stable tSA prior to the positive to negative transition of memory enable. It is thus not necessary to hold address information stable for more than tHA after the memory is enabled (positive to negative transition of memory enable). Note. The timing is different than the DM7489 in that a positive to negative transition of the memory enable must occur for the memory to be selected. Write Operation: Information present at the data inputs is written into the memory at the selected address by bringing write enable and memory enable low. Read Operation: The complement of the information which was written into the memory is non-destructively read out at the 4 outputs. This is accomplished by selecting the desired address and bringing memory enable low and write enable high. When the device is writing or disabled the output assumes a TRI-STATE (Hi-Z) condition. #### **Features** ■ Wide supply voltage range 3.0V to 5.5V Guaranteed noise margin 1.0V High noise immunity 0.45 V<sub>CC</sub> typ Low power TTL compatibility fan out of 2 driving 74L ■ Input address register Low power consumption 250 nW/package typ @ VCC = 5V ■ Fast access time 140 ns typ at V<sub>CC</sub> = 5V ■ TRI-STATE output #### **Logic and Connection Diagrams** #### **Dual-in-Line Package** Order Number MM54C989J or MM74C989J See NS Package J16A Order Number MM74C989N See NS Package N16A #### Absolute Maximum Ratings (Note 1) **Operating Conditions** MIN MAX UNITS Supply Voltage (V<sub>CC</sub>) Voltage at Any Pin -0.3V to $V_{CC}$ + 0.3V MM54C989 Package Dissipation 500 mW 4.7 5.5 ٧ Absolute Maximum VCC MM74C989 4.75 5.25 ٧ 7.0V Lead Temperature (Soldering, 10 seconds) 300°C Temperature (TA) MM54C989 °c -55 +125 °C MM74C989 -40 Operating V<sub>CC</sub> Range 3.0V to 5.5V 1.5V to 5.5V Standby V<sub>CC</sub> Range #### DC Electrical Characteristics MM54C989/MM74C989 (Min/max limits apply across the temperature and power supply range indicated). | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------|----------------------------------------|--------------------------|----------------------|--------|-----|-------| | VIN(1) | Logical "1" Input Voltage | | V <sub>CC</sub> -1.5 | | | V | | VIN(0) | Logical "0" Input Voltage | | | | 0.8 | V | | IIN(1) | Logical "1" Input Current | V <sub>IN</sub> = 5V | | 0.005 | 1 | μΑ | | <sup>1</sup> IN(0) | Logical "0" Input Current | $V_{IN} = 0$ | -1 | -0.005 | | μΑ | | VOUT(1) | Logical "1" Output Voltage | $I_0 = -360 \mu\text{A}$ | 2.4 | | | V | | | · | $I_0 = -150 \mu A$ | V <sub>CC</sub> -0.5 | | | V | | Vout(0) | Logical "0" Output Voltage | $I_0 = 360 \mu\text{A}$ | | | 0.4 | V | | | Output Current in High Impedance State | V <sub>O</sub> = 5V | | 0.005 | 1 | μΑ | | | | VO = 0 | -1 | -0.005 | | μΑ | | Icc | Supply Current (Active) | ME = 0, | | 0.05 | 150 | μΑ | | | | $V_{CC} = 5V$ | | | | | | | Supply Current (Stand-By) | ME = 5V | | | 3 | μΑ | #### AC Electrical Characteristics MM54C989/MM74C989 $T_A = 25^{\circ}C$ , $V_{CC} = 5V$ , $C_L = 50 pF$ | PARAMETER | | | TYP | MAX | UNITS | |-------------|-----------------------------------------------------------|------------------------------|-----|-----|-------| | tACC | Access Time From Address | | 140 | 500 | ns | | tPD | Propagation Delay From ME | | 110 | 360 | ns | | tSA | Address Input Set-Up Time | 140 | 30 | l | ns | | tHA | Address Input Hold Time | 20 15 | | | ns | | tME | Memory Enable Pulse Width | 200 | 80 | | ns | | tME | Memory Enable Pulse Width | y Enable Pulse Width 400 100 | | | ns | | tSD | Data Input Set-Up Time | 0 | | | ns | | tHD | Data Input Hold Time | 30. | 20 | | ns | | tWE | Write Enable Pulse Width | 140 | 70 | | ns | | t1H, t0H | Delay to TRI-STATE, $C_L = 5 pF$ , $R_L = 10k$ , (Note 4) | . | 100 | 200 | ns | | CAPACITANCE | | | | | | | CIN | Input Capacity, Any Input, (Note 2) | | 5 | | pF | | COUT | Output Capacity, Any Output, (Note 2) | | 8 | | pF | | CPD | Power Dissipation Capacity, (Note 3) | ion Capacity, (Note 3) | | рF | | #### AC Electrical Characteristics (Continued) MM54C989: $T_A = -55^{\circ}C$ to +125°C, $V_{CC} = 4.5V$ to 5.5V. $C_L = 50$ pF MM74C989: $T_A = -40^{\circ}C$ to +85°C, $V_{CC} = 4.75V$ to 5.25V. $C_L = 50$ pF | | PARAMETER | MM5 | MM54C989 | | . ММ74С989 | | |------------|--------------------------------------------|-----|----------|-----|------------|-------| | | FARAMETER | MIN | MAX | MIN | MAX | UNITS | | tACC | Access Time From Address | | 500 | | 620 | ns | | tPD1, tPD0 | Propagation Delay From $\overline{\sf ME}$ | | 350 | | 430 | ns | | tsa | Address Input Set-Up Time | 150 | | 140 | | ns' | | tHA | Address Input Hold Time | 50 | | 60 | [ | ns | | tME | Memory Enable Pulse Width | 250 | | 310 | | ns | | tME | Memory Enable Pulse Width | 520 | | 400 | | ns | | tSD | Data Input Set-Up Time | 0 | | 0 | | ns | | tHD . | Data Input Hold Time | 60 | | 50 | | ns | | tWE | Write Enable Pulse Width | 220 | | 180 | | ns | | t1H, t0H | Delay to TRI-STATE, (Note 4) | | 200 | | 200 | ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Capacitance is guaranteed by periodic testing. Note 3: Cpp determines the no load AC power consumption for any CMOS device. For complete explanation see 54C/74C Family Characteristics application note, AN-90. Note 4: See AC test circuit for $t_{1H}$ , $t_{0H}$ . #### **Truth Table** | ME | WE | OPERATION | CONDITION OF OUTPUTS | |----|----|------------------|-----------------------------| | L | L | Write | TRI-STATE | | L | н | Read | Complement of Selected Word | | н | L | Inhibit, Storage | TRISTATE | | н | н | Inhibit, Storage | TRI-STATE | #### **AC Test Circuits** #### **Switching Time Waveforms** DATA t<sub>0</sub>H Note 1: $\overline{\text{MEMORY ENABLE}}$ must be brought high for $t_{\text{ME}}$ ns between every address change. Note 2: $t_r = t_f = 20$ ns for all inputs. #### CMOS RAMS PRELIMINARY # NMC6504 4096-Bit (4096 × 1) Static RAM #### **General Description** The NMC6504 is a static CMOS random access read/write memory organized as 4096 words of 1 bit each. This device is fabricated with National Semiconductor's silicon-gate CMOS technology and is fully compatible to the TTL environment. Synchronous operation is provided by on-chip address, data, and write latches. The ENABLE input serves as the device strobe controlling the latching functions. The TRI-STATE® output, in conjunction with the ENABLE input, allows easy memory expansion. #### **Features** - Industry standard pinout - Low data retention voltage 2V - Low speed/power product - TTL compatible all inputs and outputs - TRI-STATE® outputs for bus operation - High output drive - High noise immunity - Military temperature range available - On-chip address registers (latches) - Common I/O high density packaging - Output data latches - Input data latches - Select latch for microprocessor interface #### **Connection Diagram** # Dual-In-Line Package A0 1 18 VCC A1 2 17 A6 A2 3 16 A7 A3 4 15 A8 A4 5 14 A9 A5 6 12 A11 W 8 11 D GND 9 10 E # Logic Symbol Order Number NMC6504J-2, NMC6504J-9 or NMC6504J-5 See NS Package J18A > Order Number NMC6504N-5 See NS Package N18A #### Pin Names | A0-A11 | Address Input | |--------|---------------| | Ē | Chip Enable | | Ŵ | Write Enable | | D | Data Input | | Q | Data Output | | | | #### **Functional Description** An NMC6504 memory cycle is initiated by the falling edge of the ENABLE ( $\overline{E}$ ) input which latches the address information into the on-chip registers. On-chip latches allow selection of a read, early write, or read-modify-write cycle as a function of the ENABLE and WRITE ( $\overline{W}$ ) input levels and timing. Data output is enabled by the falling edge of the ENABLE input and disabled by the rising edge except when performing an early write cycle. The input and outputs altaches are transparent except during the write pulse (not the WRITE input). When performing a read cycle a minimum ENABLE LOW time is required to assure valid data at the output. This minimum LOW time is defined as the enable access time. A minimum ENABLE HIGH time is required to return the columns to the HIGH state and to precharge the sense amplifiers in preparation of the next cycle. An early write cycle is performed by preceding the ENABLE with the HIGH to LOW transition of the WRITE input. The WRITE input level is latched, and set-up and hold times must be met. The data output is not enabled during an early write cycle. The input data set-up and hold times are referenced to the leading edge of the write pulse, which is initiated by the falling edge of the ENABLE input and terminated by the rising edge of the ENABLE. A read-modify-write cycle is performed as a read cycle, for the enable access time, followed by the write pulse which is initiated by the falling edge of the WRITE input and terminated by the rising edge of either the ENABLE or WRITE input, whichever occurs first. The input data set-up and hold times are referenced to the falling edge of the WRITE input. Data is latched when the WRITE input goes LOW, allowing the modified data to be written into the memory while continuing to read the original data. #### **Block Diagram** #### **Absolute Maximum Ratings Operating Range** Min Max Supply Voltage VCC Supply Voltage NMC6504-9 4.5V 5.5V Voltage at Any Pin -0.3V to VCC +0.3V NMC6504-2 4.5V 5.5V Storage Temperature Range -65°C to +150°C NMC6504-5 4.75V 5.25V Package Dissipation 500 mW Temperature Lead Temperature (Soldering, 10 seconds) 300°C NMC6504-9 -40°C 85°C NMC6504-2 -55°C 125°C NMC6504-5 0°C 75°C ### DC Electrical Characteristics over the operating range, unless otherwise noted | Court of | B | 0 | NMC6504-9 | NMC6504-2 | NMC | 6504-5 | Units | |----------|----------------------------------|----------------------------------------|-----------|-----------|---------------------------------------|---------|-------| | Symbol | Parameter | Conditions | Min | Max | Min | Max | Units | | VCCDR | Data Retention Supply<br>Voltage | VI = VCC, GND | 2.0 | | 2.0 | | . V | | ICCSB | Standby Supply Current | | | 50 | | 500 | μА | | ICCOP* | Operating Supply<br>Current | f = 1 MHz, IO = 0,<br>VI = VCC or GND | | 10 | , , , , , , , , , , , , , , , , , , , | 10 | mA | | ICCDR | Data Retention Supply<br>Current | VCC = 3.0V, IO = 0,<br>VI = VCC or GND | | 25 | | 500 | μΑ | | II | Input Leakage Current | VI = VCC, GND | -1.0 | +1.0 | 10 | +10 | μΑ | | VIL | Input Low Voltage | | -0.3 | 0.8 | -0.3 | 0.8 | V | | VIH | Input High Voltage | | VCC - 2.0 | VCC + 0.3 | VCC-2 | VCC+0.3 | V | | IOZ | Output Leakage Current | VI = VCC, GND | -1.0 | +1.0 | -10 | +10 | μА | | VOL | Output Low Voltage | IOL = 2.0 mA | | 0.4 | | 0.45 | V | | VOH | Output High Voltage | IOH = - 1.0 mA | 2.4 | | 2.4 | | V | | CI | Input Capacitance | f = 1 MHz | | 8 | | 8 | pF | | СО | Output Capacitance | f = 1 MHz | | 10 | | 10 | pF | <sup>\*</sup>ICCOP is proportional to operating frequency. #### **AC Test Conditions** Input Rise and Fall Times: ≤20 ns All Timing Reference Levels: 1/2 VCC Output Load: 1 TTL Load, 50 pF COLUMNS ### NMC6504 Bit Map and Address Decoding ### Read Cycle AC Electrical Characteristics over the operating range $\,$ . | Symbol | Parameter | NMC6504-9 | NMC6504-2 | NMC | 5504-5 | Units | |--------|--------------------------------|-----------|-----------|-------|--------|-------| | Symbol | | Min | Max | Min | Max | Units | | TAVEL | Address Set-up Time | 20 | 1 | 20 | l | ns | | TELAX | Address Hold Time | 50 | | 50 | | ns | | TELQV | Enable Access Time | | 300 | | 350 | ns | | TAVQV | Address Access Time | Ì | 320 | | 370 | ns | | TELEH | Enable (Ē) Minimum Low Time | 300 | 1 | 350 | | ns | | TELEL | Read or Write Cycle Time | 420 | 1 | 500 · | | ns | | TEHEL | Enable (Ē) Minimum High Time | 120 | | 150 | | ns | | TELQX | Output Enable from Enable (Ē) | | 100 | | 100 | ns | | TEHQZ | Output Disable from Enable (Ē) | | 100 | | 100 | ns | ### **Read Cycle Waveforms** ## Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6504-9 | , NMC6504-2 | NMC | 5504-5 | Units | |----------|----------------------------------|-----------|-------------|-----|--------|-------| | Syllibol | Parameter | Min | Max | Min | Max | Units | | TAVEL | Address Set-up Time | 20 | | 20 | | ns | | TELAX | Address Hold Time | 50 | } | 50 | ļ | ns | | TWLWH | Write Pulse Width (W Low) | 80 | | 100 | | ns | | TELEL | Read or Write Cycle Time | 420 | | 500 | | ns | | TELEH | Enable (Ē) Minimum Low Time | 300 | | 350 | | ns | | TDVWL | Data Set-up Time | 0 | } | 30 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 120 | | 150 | } | ns | | TWLDX | Data Hold Time | 80 | - | 100 | | ns | | TELWH | Write Pulse Width (Ē and W̄ Low) | 80 | | 100 | | ns | | TELWL | Early Write Output Hi-Z Time | 0 | | 0 | | ns | | TWLEH | Write Pulse Width (W and E Low) | 200 | | 250 | l | ns | | TELQX | Output Enable from Ē | | 100 | | 100 | ns | | TELQV | Enable Access Time | | 300 | | 350 | ns | | TEHQZ | Output Disable from Ē | | 100 | | 100 | ns | ### Write Cycle Waveforms ### Early Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6504-9, | NMC6504-2 | NMC6 | 504-5 | 11-14- | |--------|----------------------------------|------------|-----------|------|-------|--------| | Symbol | Parameter | Min | _ Max | Min | Max | Units | | TAVEL | Address Set-up Time | 20 | , | 20 | | ns | | TELAX | Address Hold Time | 50 | | 50 | | ns | | TELWH | Write Pulse Width (Ē and W̄ Low) | 80 | | 100 | | ns | | TDVEL | Early Write Data Set-up Time | 0 | | 30 | | ns | | TELEH | Enable (Ē) Minimum Low Time | 300 | | 350 | | ns | | TWLEL | Early Write Set-up Time | 0 | | 0 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 120 | | 150 | | ns | | TELDX | Early Write Data Hold Time | 80 | | 100 | | ns | | TELEL | Read or Write Cycle Time | 420 | | 500 | | ns | ### **Early Write Cycle Waveforms** ### Read-Modify-Write Cycle AC Electrical Characteristics over the operating range | Sumbal | Paramatan. | NMC6504-9, | NMC6504-2 | NMC6 | 504-5 | Haite | |--------|---------------------------------|------------|-----------|-------|-------|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | TAVEL | Address Set-up Time | 20 | | 20 | | ns | | TELAX | Address Hold Time | 50 | ] } | 50 | | ns. | | TELQV | Enable Access Time | | 300 | | 350 | ns | | TAVQV | Address Access Time | | 320 | | 370 | ns | | TEHEL | Enable (Ē) Minimum High Time | 120 | } | 150 | | ns | | TWHEL | W Read Mode Set-up Time | 0 | | 0 | | ns | | TWLEH | Write Pulse Width (W and E Low) | 200 | ] | 250 - | | ns | | TQVWL | Data Valid to Write Time | . 0 | | 0 | | ns | | TWLWH | Write Pulse Width (W Low) | 80 | 1. | 100 | | ns | | TWLDX | Data Hold Time | 80 | } | 100 | | ns | | TELQX | Output Enable from Enable (Ē) | | 100 | | 100 | ns | | TEHQZ | Output Disable from Enable (Ē) | | 100 | | 100 | ns | | TDVWL | Data Set-up Time | 0 | 1 | 30 | | ns | ### Read-Modify-Write Cycle Waveforms ### NMC6508 1024-Bit (1024 × 1) Static RAM #### **General Description** The NMC6508 is a static CMOS random access read/write memory organized as 1024 words of 1 bit each. This device is fabricated with National Semiconductor's silicon-gate CMOS technology and is fully compatible to the TTL environment. Synchronous operation is provided by the onchip latches for the address inputs. The NMC6508 may be used in common I/O applications by externally connecting the data input and output terminals. The TRI-STATE<sup>®</sup> output, in conjunction with the ENABLE input, allows for easy memory expansion. #### **Features** - Industry standard pinout - Low data retention voltage 2V - Low speed/power product - TTL compatible all inputs and outputs - TRI-STATE® outputs for bus operation - High output drive - High noise immunity - Military temperature range available - On-chip address registers (latches) - 16 pin high density packaging - Output data latches #### **Connection Diagram** #### Dual-In-Line Package Order Number NMC6508J-2, NMC6508J-9 or NMC6508J-5 See NS Package J18A > Order Number NMC6508N-5 See NS Package N18A #### Pin Names | A0-A9 | Address Input | |----------------|---------------| | Ē | Chip Enable | | $\overline{w}$ | Write Enable | | D . | Data Input | | Q | Data Output | #### **Logic Symbol** #### **Functional Description** An NMC6508 memory cycle is initiated by the falling edge of the ENABLE $(\bar{E})$ input, which latches the address information into the on-chip registers. The output buffer is enabled when the WRITE $(\bar{W})$ input is HIGH and the ENABLE input is LOW. When performing a read cycle a minimum ENABLE LOW time is required to assure valid data at the output. This minimum LOW time is defined as the device enable access time. A minimum ENABLE HIGH time is required to return the columns to the HIGH state and to precharge the sense amplifiers in preparation of the next memory cycle. When performing a write cycle, the minimum ENABLE LOW time is required to enter new data. The write pulse is created by the coincident LOW of the ENABLE and WRITE inputs. The data set-up and hold times are referenced to the rising edge of either the ENABLE or WRITE input, whichever occurs first. #### **Block Diagram** #### **Absolute Maximum Ratings Operating Range** Min Max Supply Voltage VCC Supply Voltage NMC6508B-9 4 5V 5.5V Voltage at Any Pin -0.3V to VCC +0.3V NMC6508B-2 4.5V 5.5V Storage Temperature Range -65°C to +150°C NMC6508-9 4.5V 5.5V 500 mW Package Dissipation NMC6508-2 4.5V 5.5V 300°C Lead Temperature (Soldering, 10 seconds) NMC6508-5 4.75V 5.25V Temperature NMC6508B-9 -40°C 85°C NMC6508B-2 -55°C 125°C NMC6508-9 -40°C 85°C NMC6508-2 -55°C 125°C NMC6508-5 0°C 75°C #### DC Electrical Characteristics over the operating range, unless otherwise noted | Symbol | Parameter | Conditions | | NMC6508B-2<br>NMC6508-2 | NMC | 6508-5 | Units | |--------|----------------------------------|----------------------------------------|-----------|-------------------------|-------|-----------|----------| | · | | | Min | Max | Min | Max | <u> </u> | | VCCDR | Data Retention Supply<br>Voltage | VI = VCC, GND | 2.0 | | 2.0 | | v | | ICCSB | Standby Supply Current | | | 10 | | 100 | μΑ | | ICCOP* | Operating Supply<br>Current | f = 1 MHz, IO = 0,<br>VI = VCC or GND | | 4 | | 4 | mA | | ICCDR | Data Retention Supply<br>Current | VCC = 3.0V, IO = 0,<br>VI = VCC or GND | | 10 | | 100 | μΑ | | II | Input Leakage Current | VI = VCC, GND | -1.0 | +1.0 | -1.0 | +1.0 | μΑ | | VIL | Input Low Voltage | | -0.3 | 0.8 | -0.3 | 0.8 | V | | VIH | Input High Voltage | | VCC - 2.0 | VCC+0.3 | VCC-2 | VCC + 0.3 | V | | IOZ | Output Leakage Current | VI = VCC, GND | -1.0 | +1.0 | - 1.0 | +1.0 | μΑ | | VOL | Output Low Voltage | IOL = 3.2 mA | | 0.4 | | 0.4 | V | | VOH | Output High Voltage | IOH = - 0.4 mA | 2.4 | | 2.4 | | V | | CI | Input Capacitance | f = 1 MHz | | 6 | | 6 | pF | | СО | Output Capacitance | f=1 MHz | | 10 | | 10 | рF | <sup>\*</sup>ICCOP is proportional to operating frequency. #### **AC Test Conditions** Input Rise and Fall Times: ≤20 ns All Timing Reference Levels: 1/2 VCC Output Load: 1 TTL Load, 50 pF #### NMC6508 Bit Map and Address Decoding (MSB) ROWS (LSB) A9 A8 A2 A1 A0 | MSB) A7 | 0 | 0 | | | | 0 | 0 | | |----------------|---|---|---|-----|---|---|---|---| | A6<br>A5<br>A4 | 0 | 0 | | ٠ | | 1 | 1 | l | | ≦ A5 | 0 | 0 | | | | 1 | 1 | ı | | S A4 | 0 | 0 | | | | 1 | 1 | ı | | (LSB) A3 | 0 | 1 | | | | 0 | 1 | ı | | | _ | _ | _ | 4 ٢ | _ | _ | _ | • | ## Read Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6508B-9<br>NMC6508B-2 | | NMC6508-9<br>NMC6508-2 | | NMC6508-5 | | Units | |--------|--------------------------------|--------------------------|-----|------------------------|-----|-----------|-----|-------| | | | Min | Max | Min | Max | Min | Max | 1 | | TAVEL | Address Set-up Time | 0 | | 0 | | 10 | ĺ | ns | | TELAX | Address Hold Time | 40 | | 50 | } | 70 | } | ns | | TELQV | Enable Access Time | , | 180 | | 250 | | 300 | ns | | TAVQV | Address Access Time | 1 | 180 | 1 | 250 | [ | 310 | ns | | TELEH | Enable (Ē) Minimum Low Time | 180 | | 250 | } | 300 | | ns | | TELQX | Output Enable from Enable (Ē) | | 120 | | 160 | | 200 | ns | | TEHQZ | Output Disable from Enable (Ē) | | 120 | ĺ | 160 | | 200 | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | | 100 | | 150 | 1 | ns | | TELEL | Read or Write Cycle Time | 280 | | 350 | | 450 | [ | ns | ### **Read Cycle Waveforms** ### Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | | 508B-9<br>508B-2 | NMC6508-9<br>NMC6508-2 | | NMC6508-5 | | Units | | |--------|------------------------------------|-----|------------------|------------------------|-----|-----------|-----|-------|--| | _ | | Min | Max | Min | Max | Min | Max | | | | TAVEL | Address Set-up Time | 0 | | 0 | | 10 | | ns | | | TELAX | Address Hold Time | 40 | } | 50 | | 70 | | ns | | | TEHEL | Enable (Ē) Minimum High Time | 100 | } | 100 | | 150 | | ns | | | TDVWH | Data Set-up Time | 80 | | 110 | i | 130 | | ns | | | TELWH | Write Pulse Width (Ē and ₩ Low) | 100 | | 130 | | 160 | | ns | | | TWLWH | Write Pulse Width (W Low) | 100 | | 130 | | 160 | - | ns | | | TELEL | Read or Write Cycle Time | 280 | | 350 | | 450 | | ns | | | TWHDM | Data Hold Time | 0 | | 0. | | 0 | | ns · | | | TWLEH | Write Pulse Width (Ē and ₩ Low) | 100 | | 130 | | 160 | | ns | | | TELEH | Enable (Ē) Minimum Low Time | 180 | | 250 | | 300 | | ns | | | TELQX | Output Enable from Ē | | 120 | ł | 160 | | 200 | ns · | | | TWLQZ | Output Disable from $\overline{W}$ | | 120 | | 160 | | 200 | ns | | | TWHQX | Output Enable from W | | 120 | 1 | 160 | | 200 | ns | | | TEHQZ | Output Disable from Ē | | 120 | | 160 | | 200 | ns | | ### **Write Cycle Waveforms** ### Read-Modify-Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | | 508B-9<br>508B-2 | NMC6508-9<br>NMC6508-2 | | NMC6508-5 | | Units | |--------|--------------------------------|------------|------------------|------------------------|-----|-----------|-------|-------| | | | Min | Max | Min | Max | Min | Max | | | TAVEL | Address Set-up Time | 0 | ] | 0 | | 10 | | ns | | TELAX | Address Hold Time | 40 | } | 50 | | 70 | 1 | ns | | TELQV | Enable Access Time | <b>*</b> . | 180 | ļ | 250 | 1 | 300 | ns | | TAVQV | Address Access Time | | 180 | | 250 | | 310 | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | Í | 100 | | 150 | ł | ns | | TWHDM | Data Hold Time | 0 | ] | 0 | | 0 | İ | ns | | TQVWL | Data Valid to Write Time | 0 | ļ | 0 | | 0 | | ns | | TWHEL | W Read Mode Set-up Time | 0 | ł | 0 | 1 | 0 | | ns | | TWLWH | Write Pulse Width (W Low) | 100 | { | 130 | | 160 | | ns | | TELQX | Output Enable from Enable (Ē) | | 120 | | 160 | | 200 | ns | | TEHQZ | Output Disable from Enable (Ē) | | 120 | | 160 | | 200 | ns | | TWLQZ | Output Disable from Write (W) | | 120 | , | 160 | | - 200 | ns | | TDVWH | Data Set-up Time | 80 | | 110 | ļ | 130 | } · | ns | | TWHQX | Output Enable from Write (W) | | 120 | | 160 | | 200 | ns | ### Read-Modify-Write Cycle Waveforms #### CMOS RAMS PRELIMINARY ### NMC6514 4096-Bit (1024 × 4) Static RAM #### **General Description** The NMC6514 is a static CMOS random access read/write memory organized as 1024 words of 4 bits each. This device is fabricated with National Semiconductor's silicon-gate CMOS technology and is fully compatible with the TTL environment. Synchronous operation is provided by on-chip address latches. The ENABLE input serves as the device strobe controlling the address latching function. The data I/O terminals, when not output data enabled, represent a high impedance for easy memory expansion. #### **Features** - Industry standard pinout - Low data retention voltage 2V - Low speed/power product - TTL compatible all inputs and outputs - TRI-STATE® outputs for bus operation - High output drive - High noise immunity - Military temperature range available - On-chip address registers (latches) - Common I/O high density packaging #### **Connection Diagram** ### **Logic Symbol** TOP VIEW Order Number NMC6514J-2, NMC6514J-9 or NMC6514J-5 See NS Package J18A > Order Number NMC6514N-5 See NS Package N18A #### Pin Names A0-A9 Ē W DQ0-DQ3 Address Inputs Chip Enable Write Enable Data In/Out #### **Functional Description** An NMC6514 memory cycle is initiated by the falling edge of the ENABLE (E) input, which latches the address information into the on-chip registers. Read, write, the readmodify-write cycles are selected as a function of the ENABLE and WRITE ( $\overline{W}$ ) input levels and timing. Data output is enabled by the falling edge of the ENABLE input and disabled by the rising edge when the WRITE input is HIGH. The output is disabled when writing. When performing a read cycle a minimum ENABLE LOW time is required to assure valid data at the output. This minimum LOW time is defined as the device enable access time. A minimum ENABLE HIGH time is required to return the columns to the HIGH state and to precharge the sense amplifiers in preparation of the next cycle. When performing a write cycle a minimum ENABLE LOW time is required to enter the new data. The write pulse is created by the coincident LOW of the ENABLE and WRITE inputs. The data set-up and hold time are referenced to the rising edge of either the ENABLE or WRITE inputs whichever occurs first. A read-modify-write cycle is performed as a read cycle, for the enable access time, followed by the write pulse caused by the LOW time of the WRITE input. The output data is disabled by the falling edge of the WRITE input, and input data, meeting the set-up and hold requirements must be provided. #### **Block Diagram** #### **Operating Range Absolute Maximum Ratings** Max Min Supply Voltage VCC Supply Voltage 5.5V NMC6514-9 4.5V Voltage at Any Pin -0.3V to VCC +0.3V NMC6514-2 4.5V 5.57 Storage Temperature Range -65°C to +150°C NMC6514-5 4.75V 5.25V Package Dissipation 500 mW Temperature Lead Temperature (Soldering, 10 seconds) 300°C NMC6514-9 -40°C 85°C NMC6514-2 125°C -55°C NMC6514-5 75°C 0°C #### DC Electrical Characteristics over the operating range, unless otherwise noted | Cumbal | December | On a distant | NMC6514-9, | NMC6514-2 | NMC | 6514-5 | 11-14- | |--------|----------------------------------|-------------------------------------------|------------|-----------|-------|---------|--------| | Symbol | Parameter | Conditions | Min | Max | Min | Max | Units | | VCCDR | Data Retention Supply<br>Voltage | VI = VCC, GND | 2.0 | | 2.0 | | Ÿ | | ICCSB | Standby Supply Current | | | 50 | | 500 | μΑ | | ICCOP* | Operating Supply<br>Current | f = 1 MHz, $IO = 0$ ,<br>VI = VCC or GND | | 10 | | 10 | mA | | ICCDR | Data Retention Supply<br>Current | VCC = 3.0V, IO = 0,<br>VI = VCC or GND | | 25 | | 500 | μΑ | | ii . | Input Leakage Current | VI = VCC, GND | - 1.0 | +1.0 | 10 | +10 | μΑ | | VIL | Input Low Voltage | | -0.3 | 0.8 | -0.3 | 0.8 | V | | VIH | Input High Voltage | | VCC - 2.0 | VCC + 0.3 | VCC-2 | VCC+0.3 | v | | IOZ | Output Leakage Current | VI = VCC, GND | -1.0 | +1.0 | - 10 | +10 | μΑ | | VOL | Output Low Voltage | IOL = 2.0 mA | | 0.4 | | 0.4 | l v | | voн | Output High Voltage | IOH = - 1.0 mA | 2.4 | | 2.4 | | V | | CI | Input Capacitance | f = 1 MHz | | 8 | | 8 | pF · | | со | Output Capacitance | f = 1 MHz | | 10 | | 10 | pF | <sup>\*</sup> ICCOP is proportional to operating frequency. #### **AC Test Conditions** Input Rise and Fall Times: ≤20 ns All Timing Reference Levels: 1/2 VCC Output Load: 1 TTL Load, 50 pF ### NMC6514 Bit Map and Address Decoding ## Read Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6514-9 | , NMC6514-2 | NMC | 5514-5 | Units | |----------|-------------------------------|-----------|-------------|-----|--------|-------| | Syllibol | Faranteter | Min | Max | Min | Max | Units | | TAVEL | Address Set-up Time | 20 | | 20 | | ns | | TELAX | Address Hold Time | 50 | · | 50 | , | ns | | TELQV | Enable Access Time | | 300 | | 350 | ns | | TAVQV | Address Access Time | | 320 | | 370 | ns | | TELEH | Enable (Ē) Minimum Low Time | 300 | 1 1 | 350 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 120 | | 150 | | ns | | TELQX | Output Enable from Enable (Ē) | | 100 | | 100 | ns | | TEHQZ | Output Disable from (Ē) | | 100 | | 100 | ns | | TELEL | Read or Write Cycle Time | 420 | ] | 500 | | ns | ### **Read Cycle Waveforms** ### Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6514-9 | , NMC6514-2 | NMC | 6514-5 | Units | |--------|----------------------------------|-----------|-------------|-----|--------|-------| | Symbol | rajameter | Min | Max | Min | Max | Units | | TAVEL | Address Set-up Time | 20 | | 20 | | ns | | TELAX | Address Hold Time | 50 | ] [ | 50 | | ns | | TWLEH | Write Pulse Width (Ē and W̄ Low) | 300 | [ [ | 350 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 120 | [ [ | 150 | | ns | | TWLWH | Write Pulse Width (W Low) | 300 | { | 350 | ı | ns | | TELEL | Read or Write Cycle Time | 420 | } | 500 | i | ns | | TWHQX | Output Enable from Write (W) | | 100 | | 100 | ns | | TELQX | Output Enable from Enable (Ē) | } · | 100 | | 100 | ns | | TEHQZ | Output Disable from Enable (Ē) | l l | 100 | | 100 | ns | | TWLQZ | Output Disable from Write (W) | | 100 | | 100 | ns | | TDVWH | Data Set-up Time | 200 | 1 | 250 | | ns | | TWHDZ | Data Hold Time | 0 | } | 0 | | ns | | TELWH | Write Pulse Width (E and W Low) | 300 | 1 | 350 | | ns | ### **Write Cycle Waveforms** <sup>\*</sup> Avoid bus contention ## Read-Modify-Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6514-9 | , NMC6514-2 | NMC6 | 514-5 | T.,_,, | |--------|---------------------------------|-----------|-------------|------|-------|--------| | Symbol | Parameter | Min | Max | Min | Max | Units | | TAVEL | Address Set-up Time | 20 | | 20 | | ns | | TELAX | Address Hold Time | 50 | ] | 50 | | ns | | TELQV | Enable Access Time | | 300 | ļ | 350 | ns | | TAVQV | Address Access Time | | 320 | ł | 370 | ns | | TWLQZ | Output Disable from Write (W) | | 100 | j | 100 | ns | | TDVWH | Data Set-up Time | 200 | | 250 | | ns | | TWHDX | Data Hold Time | 0 | 1 | 0 | | ns | | TWLEH | Write Pulse Width (W and E Low) | 300 | 1 | 350 | | ns | | TQVWL | Data Valid to Write Time | 0 | 1 | . 0 | | ns | | TWLWH | Write Pulse Width (W Low) | 300 | 1 | 350 | | ns | | TELQX | Output Enable from Enable (Ē) | 1 | 100 | | 100 | ns | | TEHEL | Enable (Ē) Minimum High Time | 120 | | 150 | | ns | | TWHEL | W Read Mode Set-up Time | 0 | 1 1 | o | | ns | ### Read-Modify-Write Cycle Waveforms \* Avoid bus contention ### NMC6518 1024-Bit (1024 × 1) Static RAM #### **General Description** The NMC6518 is a static CMOS random access read/write memory organized as 1024 words of 1 bit each. This device is fabricated with National Semiconductor's silicon-gate CMOS technology and is fully compatible with the TTL environment. Synchronous operation is provided by the onchip latches for the address inputs and data output. The ENABLE input serves as the device strobe controlling the latching functions. The TRI-STATE® output, in conjunction with the ENABLE input, allow easy memory expansion. #### **Features** - Industry standard pinout - Low data retention voltage 2V - Low speed/power product - TTL compatible all inputs and outputs - TRI-STATE® outputs for bus operation - High output drive - High noise immunity - Military temperature range available - On-chip address registers (latches) - 18 pin high density packaging - Output data latches #### **Connection Diagram** #### Dual-In-Line Package Order Number NMC6518J-2, NMC6518J-9 or NMC6518J-5 See NS Package J16A > Order Number NMC6518N-5 See NS Package N16A #### Pin Names | A0-A9 | Address Inputs | |--------|----------------| | Ē | Chip Enable | | w | Write Enable | | D | Data Input | | Q ′ | Data Output | | S1. S2 | Chip Selects | ### **Logic Symbol** #### **Functional Description** An NMC6518 memory cycle is initiated by the falling edge of the ENABLE input, which latches the address information into the on-chip registers. Data output is enabled when the WRITE (W) input is high and the ENABLE, SELECT 1 (SI) and SELECT 2 (S2) inputs are LOW. When performing a read cycle a minimum ENABLE LOW time is required to assure valid data at the output. This minimum ENABLE LOW time is defined as the device enable access time. A minimum ENABLE HIGH time is required to return the columns to the HIGH state and to precharge the sense amplifiers in preparation of the next cycle. $\,$ When performing a write cycle, the minimum ENABLE LOW time is required to enter new data. The write pulse is created by the coincident LOW of the WRITE, ENABLE and both SELECT inputs. The input data set-up and hold times are referenced to the rising edge of the WRITE, ENABLE, SELECT 1 or SELECT 2 inputs, whichever occurs first. #### **Block Diagram** #### **Absolute Maximum Ratings Operating Range** Max Supply Voltage VCC Supply Voltage NMC6518B-9 4.5V 5.5V Voltage at Any Pin -0.3V to VCC +0.3V NMC6518B-2 4.5V 5.5V Storage Temperature Range -65°C to +150°C 4.5V NMC6518-9 5.5V Package Dissipation 500 mW NMC6518-2 4.5V 5.5V Lead Temperature (Soldering, 10 seconds) 300°C NMC6518-5 4.75V 5.25V Temperature NMC6518B-9 -40°C 85°C NMC6518B-2 -55°C 125°C -40°C NMC6518-9 85°C -55°C 125°C NMC6518-2 NMC6518-5 0°C 75°C #### DC Electrical Characteristics over the operating range, unless otherwise noted | Symbol | Parameter | Conditions | | NMC6518B-2<br>NMC6518-2 | NMC | 6518-5 | Units | |--------|----------------------------------|----------------------------------------|-----------|-------------------------|-------|-----------|-------------| | | | | Min | Max | Min | Max | | | VCCDR | Data Retention Supply<br>Voltage | VI = VCC, GND | 2.0 | | 2.0 | | V | | ICCSB | Standby Supply Current | | | 10 | | 100 | <b>μA</b> . | | ICCOP* | Operating Supply<br>Current | f = 1 MHz, IO = 0,<br>VI = VCC or GND | | 4 | | 4 | mA | | ICCDR | Data Retention Supply<br>Current | VCC = 3.0V, IO = 0,<br>VI = VCC or GND | | 10 | | 100 | μΑ | | 11 | Input Leakage Current | VI = VCC, GND | -1.0 | +1.0 | -1.0 | +1.0 | μΑ | | VIL | Input Low Voltage | | -0.3 | 0.8 | -0.3 | 0.8 | V | | VIH | Input High Voltage | | VCC - 2.0 | VCC + 0.3 | VCC-2 | VCC + 0.3 | l v | | IOZ | Output Leakage Current | VI = VCC, GND | -1.0 | +1.0 | -1.0 | +1.0 | μΑ | | VOL | Output Low Voltage | IOL = 3.2 mA | | 0.4 | | 0.4 | V | | VOH | Output High Voltage | IOH = -0.4 mA | 2.4 | | 2.4 | | V | | CI | Input Capacitance | f=1 MHz | | 6 | | 6 | pF | | СО | Output Capacitance | f = 1 MHz | | 10 | | 10 | pF | <sup>\*</sup> ICCOP is proportional to operating frequency. #### **AC Test Conditions** Input Rise and Fall Times: ≤20 ns All Timing Reference Levels: 1/2 VCC Output Load: 1 TTL Load, 50 pF ### NMC6518 Bit Map and Address Decoding (LSB) A3 ## Read Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6518B-9<br>NMC6518B-2 | | NMC6518-9<br>NMC6518-2 | | NMC6518-5 | | Units | |--------|---------------------------------|--------------------------|-----|------------------------|-----|-----------|-----|-------| | - | | Min | Max | Min | Max | Min | Max | | | TAVEL | Address Set-up Time | 0 | | 0 | | 10 | | ns | | TELAX | Address Hold Time | 40 | | 50 | | 50 | ! | ns | | TELQV | Enable Access Time | | 180 | | 250 | } | 300 | ns | | TAVQV | Address Access Time | | 180 | | 250 | | 310 | ns | | TELEH | Enable (Ē) Minimum Low Time | 180 | | 250 | | 300 | } | ns | | TELEL | Read or Write Cycle Time | 280 | | 350 | | 450 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | | 100 | | 150 | | ns | | TSHQX | Chip Select Output Disable Time | | 120 | | 160 | | 200 | ns | | TSLQX | Chip Select Output Enable Time | i | 120 | | 160 | | 200 | ns | ### **Read Cycle Waveforms** ### Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6518B-9<br>NMC6518B-2 | | NMC6518-9<br>NMC6518-2 | | NMC6518-5 | | Units | |--------|-------------------------------------|--------------------------|-----|------------------------|-----|-----------|-----|-------| | | | Min | Max | Min | Max | Min | Max | | | TAVEL | Address Set-up Time | 0 | | 0 | | 10 | | ns | | TELAX | Address Hold Time | 40 | | 50 | 4 | 50 | | ns | | TWLWH | Write Pulse Width (W Low) | 100 | | 130 | | 160 | | ns | | TELEL | Read or Write Cycle Time | 280 | | 350 | | 450 | | ns | | TWLSH | Chip Select Write Pulse Set-up Time | 100 | | 130 | | 160 | | ns | | TWLEH | Chip Enable Write Pulse Set∙up Time | 100 | | 130 | | 160 | | ns | | TSLWH | Chip Select Write Pulse Hold Time | 100 | | 130 | | 160 | | ns | | TWHDX | Data Hold Time | 0 | | 0 | | 0 | | ns | | TDVWH | Data Set-up Time | 80 | | 110 | | 130 | • | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | | 100 | | 150 | | ns | | TELEH | Enable (Ē) Minimum Low Time | 180 | | 250 | | 300 | | ns | | TELWH | Write Pulse Width (Ē and W̄ Low) | 100 | | 130 | | 160 | | ns | ### **Write Cycle Waveforms** ### Read-Modify-Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6 | 518B-9<br>518B-2 | NMC6518-9<br>NMC6518-2 | | NMC6518-5 | | Units | |--------|-------------------------------------|------|------------------|------------------------|-----|-----------|-----|-------| | | | Min | Max | Min | Max | Min | Max | | | TAVEL | Address Set-up Time | o´ | ļ | 0 | } | 10 | | ns | | TELAX | Address Hold Time | 40 | | 50 | | 50 | | ns | | TELQV | Enable Access Time | | 180 | | 250 | 1 | 300 | ns | | TAVQV | Address Access Time | | 180 | | 250 | | 310 | ns | | TSHQX | Chip Select Output Disable Time | | 120 | } | 160 | 1 | 200 | ns | | TWLWH | Write Pulse Width (W Low) | 100 | | 130 | | 160 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | 1 | 100 | | 150 | | ns | | TWLSH | Chip Select Write Pulse Set-up Time | 100 | | 130 | | 160 | | ns | | TWLEH | Chip Enable Write Pulse Set-up Time | 100 | | 130 | | 160 | | ns | | TSLQX | Chip Select Output Enable Time | | 120 | | 160 | | 200 | ns | | TWHDX | Data Hold Time | 0 | Ĭ | 0 | | 0 | | ns | | TDVWH | Data Set-up Time | 80 | | 110 | | 130 | | ns | | TWHQX | Output Enable from Write (W) | | 120 | | 160 | | 200 | ns | | TWLQZ | Output Disable from Write (W) | | 120 | | 160 | | 200 | ns | ### Read-Modify-Write Cycle Waveforms ## NMC6551 1024-Bit (256 × 4) Static RAM #### **General Description** The NMC6551 is a static CMOS random access read/write memory organized as 256 words of 4 bits each. This device is fabricated with National Semiconductor's silicon-gate CMOS technology and is fully compatible with the TTL environment. Synchronous operation is provided by on-chip address input and data output latches. The ENABLE input serves as the device strobe controlling the latching functions. The I/O terminals when not data output enabled, represent high impedance ports for easy memory expansion. #### **Features** - Industry standard pinout - Low data retention voltage 2V - Low speed/power product - TTL compatible all inputs and outputs - TRI-STATE® outputs for bus operation - High output drive - High noise immunity - Military temperature range available - On-chip address registers (latches) - 22 pin high density packaging - Output data latches - Select latch for microprocessor interface ### **Connection Diagram** #### **Dual-in-Line Package** #### Pin Names A0-A7 Ē W D Q S1, S2 #### Address Inputs Chip Enable Write Enable Data Input Data Output Chip Selects Logic Symbol Order Number NMC6551J-2, NMC6551J-9 or NMC6551J-5 See NS Package J22A > Order Number NMC6551N-5 See NS Package N22A #### **Functional Description** An NMC6551 memory cycle is initiated by the falling edge of the ENABLE ( $\overline{E}$ ) input, which latches the ADDRESS and SELECT 2 ( $\overline{S2}$ ) information into the on-chip registers. Setup and hold times must be met. Data output is enabled when the WRITE ( $\overline{W}$ ) input is HIGH and the ENABLE and SELECT 1 inputs are LOW. When performing a read cycle a minimum ENABLE LOW time is required to assure valid data at the outputs. This minimum LOW time is defined as the device enable access time. A minimum ENABLE HIGH time is required to return the columns to the HIGH state and to precharge the sense amplifiers in preparation of the next memory cycle. When performing a write cycle, the minimum ENABLE LOW time is required to enter new data. The write pulse timing is created by the coincident LOW of the WRITE, ENABLE and SELECT 1 inputs. The data set-up and hold times are referenced to the rising edge of the WRITE, ENABLE, or SELECT 1 input, whichever occurs first. #### **Block Diagram** #### **Absolute Maximum Ratings Operating Range** Min Max Supply Voltage VCC Supply Voltage NMC6551B-9 4.5V 5.57 Voltage at Any Pin -0.3V to VCC +0.3V NMC6551B-2 4.5V 5.5V Storage Temperature Range -65°C to +150°C NMC6551-9 4.5V 5.5V Package Dissipation 500 mW NMC6551-2 4.5V 5.5V 300°C Lead Temperature (Soldering, 10 seconds) NMC6551-5 4.75V 5.25V Temperature -40°C 85°C NMC6551B-9 -55°C 125°C NMC6551B-2 -40°C NMC6551-9 85°C NMC6551-2 -55°C 125°C NMC6551-5 0°C 75°C #### DC Electrical Characteristics over the operating range, unless otherwise noted | Symbol | Parameter | Conditions | 1 | NMC6551B-2<br>NMC6551-2 | NMC | 6551-5 | Units | |--------|----------------------------------|----------------------------------------|-----------|-------------------------|-------|-----------|-------------| | | | | Min | Max | Min | Max | | | VCCDR | Data Retention Supply<br>Voltage | VI = VCC, GND | 2.0 | | 2.0 | | V | | ICCSB | Standby Supply Current | | | 10<br>1(+25°C) | | 100 | μΑ | | ICCOP* | Operating Supply<br>Current | f = 1 MHz, IO = 0,<br>VI = VCC or GND | | 4 | | 4 | mA | | ICCDR | Data Retention Supply Current | VCC = 3.0V, IO = 0,<br>VI = VCC or GND | | 10 | | 100 | <b>μA</b> , | | 11 | Input Leakage Current | VI = VCC, GND | -1.0 | +1.0 | 1.0 | +1.0 | μΑ | | VIL | Input Low Voltage | | -0.3 | 0.8 | -0.3 | 0.8 | V | | VIH | Input High Voltage | | VCC - 2.0 | VCC+0.3 | VCC-2 | VCC + 0.3 | v. | | IOZ | Output Leakage Current | VI = VCC, GND | -1.0 | +1.0 | -1.0 | +1.0 | μΑ | | VOL | Output Low Voltage | IOL = 3.2 mA | 1 | 0.4 | | 0.4 | v | | voн | Output High Voltage | IOH = -0.4 mA | 2.4 | Į į | 2.4 | | v | | CI | Input Capacitance | f = 1 MHz | ĺ | 6 | | 6 | pF | | СО | Output Capacitance | f=1 MHz | 1 | 10 | | 10 | рF | <sup>\*</sup> ICCOP is proportional to operating frequency. #### **AC Test Conditions** Input Rise and Fall Times: ≤20 ns All Timing Reference Levels: 1/2 VCC Output Load: 1 TTL Load, 50 pF #### NMC6551 Bit Map and Address Decoding ## Read Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6551B-9<br>NMC6551B-2 | | NMC6551-9<br>NMC6551-2 | | NMC6551-5 | | Units | |--------|-----------------------------------|--------------------------|-----|------------------------|-----|-----------|-----|-------| | | | Min | Max | Min · | Max | Min | Max | | | TAVEL | Address Set-up Time | 0 | | 0 | | 10 | | ns | | TELAX | Address Hold Time | 40 | | 50 | | 70 | | ns | | TELQV | Enable Access Time | 1 | 220 | 1 | 300 | | 350 | ns | | TAVQV | Address Access Time | | 220 | ) | 300 | } | 360 | ns | | TELEH | Enable (Ē) Minimum Low Time | 220 | | 300 | | 350 | | ns | | TELS2X | Chip Select 2 Hold Time | 40 | | 50 | ł | 70 | ł | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | j | 100 | | 150 | 1 | ns | | TELEL | Read or Write Cycle Time | 320 | | 400 | | 500 | { | ns | | TS1LQX | Chip Select 1 Output Enable Time | | 130 | | 150 | 1 | 180 | ns | | TS1HQZ | Chip Select 1 Output Disable Time | | 130 | 1 | 150 | | 180 | ns | | TS2LEL | Chip Select 2 Set-up Time | 0 | | 0 | 1 | 10 | | ns | ### **Read Cycle Waveforms** ### Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | | 551B-9<br>551B-2 | NMC6 | 1 | NMC | 5551-5 | Units | |---------|---------------------------------------|-----|------------------|------|-----|------|--------|-------| | | | Min | Max | Min | Max | Min | Max | | | TAVEL | Address Set-up Time | 0 | | 0 | | 10 | | ns | | TELAX | Address Hold Time | 40 | | 50 | | 70 | | ns | | TWLWH | Write Pulse Width (W Low) | 120 | | 180 | | 210 | | ns | | TELEL | Read or Write Cycle Time | 320 | | 400 | | 500 | | ns | | TELEH . | Enable (Ē) Minimum Low Time | 220 | , | 300 | | 350 | | ns | | TS2LEL | Chip Select 2 Set-up Time | 0 | | 0 | | 10 | | ns | | TWHDX | Data Hold Time | 0 | | 0 | | 0 | | ns | | TELS2X | Chip Select 2 Hold Time | 40 | | 50 | | 70 | | ns | | TDVWH | Data Set-up Time | 100 | | 150 | | 170 | | ns | | TELWH | Write Pulse Width (Ē and W̄ Low) | 120 | | 180 | | 210 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | | 100 | | 150 | | ns | | TWLEH | Write Pulse Width (Ē and W̄ Low) | 120 | | 180 | | 210 | | ns | | TS1LWH | Chip Select 1 Write Pulse Hold Time | 120 | | 180 | | 210 | | ns | | TWLS1H | Chip Select 1 Write Pulse Set-up Time | 120 | | 180 | | 210· | | ns | | TS1LQX | Output Enable from \$\overline{S1}\$ | · | 130 | | 150 | | 180 | ns | | TWLQZ | Output Disable from W | | 130 | | 150 | | 180 | ns | | TWHQX | Output Enable from $\overline{W}$ | | 130 | | 150 | | 180 | ns | | TEHQZ | Output Disable from Ē | | 130 | | 150 | | 180 | ns | ### **Write Cycle Waveforms** \* TWLWH; the write pulse, is the coincidence low of $\widetilde{E}, \, \overline{W}, \, \text{and} \, \, \overline{S1}$ inputs ### Read-Modify-Write Cycle AC Electrical Characteristics over the operating range | Symbol | Parameter | NMC6 | | | 6551-9<br>6551-2 | NMC | 3551-5 | Units | |--------|---------------------------------------|------|-------|-----|------------------|-----|--------|-------| | | | Min | Max | Min | Max | Min | Max | Ī | | TAVEL | Address Set∙up Time | 0 | | О | 1 | 10 | | ns | | TELAX | Address Hold Time | 40 | | 50 | | 70 | | ns | | TELQV | Enable Access Time | | - 220 | | 300 | | 350 | ns | | TAVQV | Address Access Time | | 220 | | 300 | | 360 | ns | | TWLEH | Write Pulse Width (W and E Low) | 120 | | 180 | | 210 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | | 100 | | 150 | | ns | | TWLWH | Write Pulse Width (W Low) | 120 | | 180 | | 210 | | ns | | TELEL | Read or Write Cycle Time | 320 | } . | 400 | , | 500 | | ns | | TS1LQX | Chip Select 1 Output Enable Time | | 130 | | 150 | | 180 | ns | | TS1HQZ | Chip Select 1 Output Disable Time | | 130 | | 150 | | 180 | ns | | TS2LEL | Chip Select 2 Set-up Time | 0 | | 0 | | 10 | | ns | | TWHDX | Data Hold Time | 0 | | 0 | | 0 | ì | ns | | TELS2H | Chip Select 2 Hold Time | 40 | | 50 | | 70 | | ns | | TWLS1H | Chip Select 1 Write Pulse Set-up Time | 120 | 1 | 180 | | 210 | | ns | | TWLQZ | Output Disable from Write (W) | | 130 | | 150 | | 180 | ns | | TDVWH | Data Set-up Time | 100 | 1 | 150 | | 170 | 1 | ns | | TQVWL | Data Valid to Write Time | 0 | | 0 | | 0 | | ns | | TWHEL | W Read Mode Set-up Time | 0 | | 0 | | 0 | 1 | ns | | TWHQX | Output Enable from Write (W) | | 130 | | 150 | | 180 | ns | ### Read-Modify-Write Cycle Waveforms ### NMC6552 1024-Bit (256 × 4) Static RAM #### **General Description** The NMC6552 is a static CMOS random access read/write memory organized as 256 words of 4 bits each. This device is fabricated with National Semiconductor's silicon-gate CMOS technology and is fully compatible with the TTL environment. Synchronous operation is provided by the onchip address input and data output registers. The ENABLE input serves as the device strobe controlling the latching functions. The data I/O terminals, when not output data enabled, represent a high impedance for easy memory expansion. #### **Features** - Low data retention voltage 2V - Low speed/power product - TTL compatible all inputs and outputs - TRI-STATE® outputs for bus operation - High output drive - High noise immunity - Military temperature range available - On-chip address registers (latches) - Common I/O high density packaging - Output data latches - Select latch for microprocessor interface #### **Connection Diagram** Logic Symbol ### **Dual-In-Line Package** Order Number NMC6552J-2, NMC6552J-9 or NMC6552J-5 See NS Package J18A > Order Number NMC6552N-5 See NS Package N18A #### Pin Names | A0-A7 | Address Input | |---------------|---------------| | Ē | Chip Enable | | W | Write Enable | | DQ0-DQ3 | Data In/Out | | <u>51, 52</u> | Chip Selects | | | | ### **Functional Description** An NMC6552 memory cycle is initiated by the falling edge of the ENABLE $(\bar{E})$ input, which latches the ADDRESS and SELECT 2 $(\bar{S2})$ information into the on-chip registers. The output data latches are transparent when the ENABLE input is LOW, allowing the state of the memory to be presented to the output buffers. The output buffers are enabled when the WRITE $(\overline{W})$ input is HIGH, and the SELECT 1 $(\overline{S1})$ input is LOW. When performing a read cycle, a minimum ENABLE LOW time is required to assure valid data at the device outputs. This minimum LOW time is defined as the enable access time. A minimum ENABLE HIGH time is required to return the columns to the HIGH state and to precharge the sense amplifiers in preparation of the next cycle. The data is latched with the rising edge of the ENABLE input, allowing maintenance of output data until the SELECT 1 input goes HIGH. When performing a write cycle, a minimum ENABLE LOW time is required for new data entry. The write pulse timing is defined by the coincident LOW of the WRITE, ENABLE and SELECT 1 inputs. The input data set-up and hold times are referenced to the rising edge of the WRITE, ENABLE, or SELECT 1 inputs, whichever occurs first #### **Block Diagram** | <b>Absolute Maximum Rat</b> | ings | Operating Ra | nge Min | Max | |------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------| | Supply Voltage VCC Voltage at Any Pin Storage Temperature Range Package Dissipation Lead Temperature (Soldering, 10 seconds) | 7V<br>- 0.3V to VCC + 0.3V<br>- 65*C to + 150*C<br>500 mW<br>300*C | Supply Voltage<br>NMC6552B-9<br>NMC6552B-2<br>NMC6552-9<br>NMC6552-2<br>NMC6552-5 | 4.5V<br>4.5V<br>4.5V<br>4.5V<br>4.75V | 5.5V<br>5.5V<br>5.5V<br>5.5V<br>5.5V | | , | | Temperature<br>NMC6552B-9<br>NMC6552B-2<br>NMC6552-9<br>NMC6552-2<br>NMC6552-5 | -40°C<br>-55°C<br>-40°C<br>-55°C<br>0°C | 85°C<br>125°C<br>85°C<br>125°C<br>75°C | ### DC Electrical Characteristics over the operating range, unless otherwise noted | Symbol | Parameter | Conditions | | NMC6552B-2<br>NMC6552-2 | NMC | Units | | |--------|----------------------------------|----------------------------------------|-----------|-------------------------|-------|-----------|------| | | | | Min | Max | Min | Max | | | VCCDR | Data Retention Supply<br>Voltage | VI = VCC, GND | 2.0 | | 2.0 | | . v | | ICCSB | Standby Supply Current | | | 10<br>1(+25°C) | | 100 | μΑ | | ICCOP* | Operating Supply Current | f = 1 MHz, IO = 0,<br>VI = VCC or GND | | - " <b>4</b> | | 4 | · mA | | ICCDR | Data Retention Supply<br>Current | VCC = 3.0V, IO = 0,<br>VI = VCC or GND | | . 10 | | 100 | μА | | Н | Input Leakage Current | VI = VCC, GND | -1.0 | +1.0 | -1.0 | +1.0 | μΑ | | VIL | Input Low Voltage | | -0.3 | 0.8 | -0.3 | 0.8 | l v | | VIH | Input High Voltage | | VCC - 2.0 | VCC+0.3 | VCC-2 | VCC + 0.3 | l v | | IOZ | Output Leakage Current | VI = VCC, GND | - 1.0 | +1.0 | -1.0 | +1.0 | μΑ | | ·VOL | Output Low Voltage | IOL = 3.2 mA | | 0.4 | | 0.4 | V | | VOH | Output High Voltage | IOH = -0.4 mA | 2.4 | | 2.4 | | V | | CI | Input Capacitance | f = 1 MHz | | 6 | | 6 | pF | | co | Output Capacitance | f = 1 MHz | | . 10 | | 10 | pF | <sup>\*</sup>ICCOP is proportional to operating frequency. #### **AC Test Conditions** Input Rise and Fall Times: ≤20 ns All Timing Reference Levels: 1/2 VCC Output Load: 1 TTL Load, 50 pF ### NMC6552 Bit Map and Address Decoding ### Read Cycle AC Electrical Characteristics over the operating range | Symbol Parameter | NMC6552B-9<br>NMC6552B-2 | | NMC6552-9<br>NMC6552-2 | | NMC6552-5 | | Units | | |------------------|-----------------------------------|-----|------------------------|-----|-----------|-----|-------|----| | | | Min | Max | Min | Max | Min | Max | | | TAVEL | Address Set-up Time | 0 | | 0 | | 10 | | ns | | TELAX | Address Hold Time | 40 | | 50 | | 70 | | ns | | TELQV | Enable Access Time | | 220 | | 300 | | 350 | ns | | TAVQV | Address Access Time | | 220 | | 300 | | 360 | ns | | TELEH | Enable (Ē) Minimum Low Time | 220 | | 300 | | 350 | | ns | | TELS2X | Chip Select 2 Hold Time | 40 | | 50 | | 70 | 1 | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | | 100 | | 150 | · | ns | | TELEL | Read or Write Cycle Time | 320 | | 400 | · | 500 | | ns | | TS1LQX | Chip Select 1 Output Enable Time | | 130 | | 150 | | 180 | ns | | TS1HQZ | Chip Select 1 Output Disable Time | | 130 | | 150 | | 180 | ns | | TS2LEL | Chip Select 2 Set-up Time | 0 | | 0 | | 10 | | ns | ### **Read Cycle Waveforms** ### Write Cycle AC Electrical Characteristics over the operating range | Symbol Parameter | Parameter | NMC6552B-9<br>NMC6552B-2 | | NMC6552-9<br>NMC6552-2 | | NMC6552-5 | | Units | |------------------|---------------------------------------|--------------------------|-----|------------------------|-----|-----------|--|-------| | | Min | Max | Min | Max | Min | Max | | | | TAVEL | Address Set-up Time | 0 | | 0 | | 10 | | ns | | TELAX | Address Hold Time | 40 | ! | 50 | | 70 | | ns . | | TS2LEL | Chip Select 2 Set-up Time | 0 | | 0 | | - 10 | | ns | | TWHDX | Data Hold Time | 0 | | 0 | | 0 | | ns | | TELEH | Enable (Ē) Minimum Low Time | 220 | | 300 | | 350 | | ns | | TWLWH | Write Pulse Width (W Low) | 120 | | 180 | | 210 | | ns | | TELEL | Read or Write Cycle Time | 320 | | 400 | | 500 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | | 100 | | 150 | | ns | | TDVWH | Data Set-up Time | 100 | | 150 | | 170 | | ns | | TELWH | Write Pulse Width (Ē and W̄ Low) | 120 | | 180 | | 210 | | ns | | TWLEH | Write Pulse Width (W̄ and Ē Low) | 120 | | 180 | | 210 | | ns | | TELS2H | Chip Select 2 Hold Time | 40 | | 50 | | 70 | | ns | | TWLS1H | Chip Select 1 Write Pulse Set-up Time | 120 | , | 180 | | 210 | | ns | | TS1LWL | Chip Select 1 Write Pulse Hold Time | 120 | | 180 | | 210 | | ns | ### **Write Cycle Waveforms** ### Read-Modify-Write Cycle AC Electrical Characteristics over the operating range | Symbol Parameter | NMC6552B-9<br>NMC6552B-2 | | NMC6552-9<br>NMC6552-2 | | NMC6552-5 | | Units | | |------------------|---------------------------------------|-----|------------------------|-----|-----------|-----|-------|----| | | Min | Max | Min | Max | Min | Max | | | | TAVEL | Address Set-up Time | 0 | | 0 | | 10 | | ns | | TELAX | Address Hold Time | 40 | | 50 | | 70 | | ns | | TELQV | Enable Access Time | | 220 | | 300 | | 350 | ns | | TAVQV | Address Access Time | | 220 | | 300 | | 360 | ns | | TS2LEL | Chip Select 2 Set-up Time | 0 | | 0 | | 10 | | ns | | TWHDX | Data Hold Time | 0 | | 0 | | 0 | | ns | | TELS2X | Chip Select 2 Hold Time | 40 | | 50 | | 70 | | ns | | TWLS1H | Chip Select 1 Write Pulse Set-up Time | 120 | | 180 | | 210 | | ns | | TS1LQX | Chip Select 1 Output Enable Time | | 130 | | 150 | | 180 | ns | | TDVWH | Data Set-up Time | 100 | | 150 | | 170 | | ns | | TWLEH | Write Pulse Width (W and E Low) | 120 | | 180 | | 210 | | ns | | TQVWL | Data Valid to Write Time | 0 | | 0 | | 0 | | ns | | TWLWH | Write Pulse Width (W Low) | 120 | | 180 | | 210 | | ns | | TEHEL | Enable (Ē) Minimum High Time | 100 | | 100 | ļ | 150 | | ns | | TQVWL | Data Valid to Write Time | 0 | | 0 | 1 | 0 | | ns | | TWHQX | Output Enable from Write (W) | | 130 | , | 150 | | 180 | ns | | TWLQZ | Output Disable from Write (W) | | 130 | | 150 | | 180 | ns | ### Read-Modify-Write Cycle Waveforms ### Section 3 # Bipolar RAMs Bipolar RAMs offer the best sclution to problems requiring high speed read-write memory. National's product line includes the devices in this section to complement our bipolar microprocessor and logic lines. TTL ## **Bipolar RAMs** ## DM7589/DM8589 64-Bit (16 × 4) RAM #### **General Description** The DM7589/DM8589 is a fully decoded 64-bit RAM organized as 16 4-bit words. The memory is addressed by applying a binary number to the four Address inputs. After addressing, information may be either written into or read from the memory. To write, both the Memory Enable and the Write Enable inputs must be in the logical "0" state. Information applied to the four Write inputs will then be written into the addressed location. To read information from the memory the Memory Enable input must be in the logical "0" state and the Write Enable input in the logical "1" state. Information will be read as the complement of what was written into the memory. When the Memory Enable input is in the logical "1" state. the outputs will go to the logical "1" state. #### **Features** - Series 54/74 compatible - Organized as 16 4-bit words - Typical access from chip enable 23 ns - Typical access 35 ns - Typical power dissipation 400 mW - Open collector outputs to permit "wire OR" capability #### **Block Diagram** #### Connection Diagram #### **Truth Table** Order Number DM7589J or DM8589J See NS Package J16A Order Number DM8589N See NS Package N16A | MEMORY<br>ENABLE | WRITE<br>ENABLE | OPERATION | OUTPUTS | |------------------|-----------------|-----------|----------------------------------------| | 0 | 0 | Write | Logical "1" State | | 0 | 1 | Read | Complement of Data<br>Stored in Memory | | 1 | × | . Hold | Logical "1" State | #### Absolute Maximum Ratings (Note 1) #### **Operating Conditions** Supply Voltage 7V Input Voltage 5.5V Output Voltage 5.5V Storage Temperature Range -65°C to +150°C Lead Temperature (Soldering, 10 sec) 300°C Operating Temperature Range DM7589 DM8589 -55°C to +125°C 0°C to +70°C #### **Electrical Characteristics** (Note 2) | PARAMETER | | CON | DITIONS | MIN | TYP | MAX | UNITS | |----------------------------|------------------|---------------------------------------------------|--------------------------|-----|-----|-----------|----------| | Logical "1" Input Voltage | DM7589<br>DM8589 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | | 2.0 | 1 | | > | | Logical "0" Input Voltage | DM7589<br>DM8589 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | | | | 0.8 | ٧ | | Logical "1" Output Current | DM7589<br>DM8589 | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.25V | V <sub>O</sub> = 5.25V | | | 100<br>20 | μΑ<br>μΑ | | Logical "0" Output Voltage | DM7589<br>DM8589 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | I <sub>O</sub> = 12 mA | | | 0.4 | > | | Logical "1" Input Current | DM7589<br>DM8589 | V <sub>cc</sub> = 5.5V<br>V <sub>cc</sub> = 5.25V | V <sub>IN</sub> = 2.4V | | | 40 | μΑ | | • | DM7589<br>DM8589 | $V_{cc} = 5.5V$<br>$V_{cc} = 5.25V$ | V <sub>IN</sub> = 5.5V | | | . 1 | mA | | Logical "0" Input Current | DM7589<br>DM8589 | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.25V | | | | -1.6 | mA | | Supply Current | DM7589<br>DM8589 | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.25V | All Inputs at GND | | 80 | 120 | mA | | Input Clamp Voltage | DM7589<br>DM8589 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | I <sub>IN</sub> = -12 mA | | | -1.5 | V | #### Switching Characteristics (Over recommended operating ranges of V<sub>CC</sub> and T<sub>A</sub>) | | 242445 | | 2012171211 | | DM7589 | | | DM8589 | | | |------------------|--------------------|------------------------------------|-----------------------------------------------|-----|--------|-----|-----|--------|-----|-------| | | PARAMET | IEK | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | tpLH | | | | | 34 | 80 | | 34 | 60 | ns | | t <sub>PHL</sub> | Access Time From A | Address | | | 35 | 80 | | 35 | 60 | ns | | <sup>t</sup> PLH | Disable Time From | Memory Enable | ] | | 23 | 55 | | 23 | 40 | , ns | | t <sub>PHL</sub> | Enable Time From I | Memory Enable | | | 23 | 55 | | 23 | 40 | ns | | tSETUP | Setup Time | Address to Write<br>Enable | | 0 | -14 | | 0 | -14 | | ns | | | | Data to Write Enable | R <sub>L1</sub> = 300Ω | 0 | -15 | | 0 | -15 | | ns | | | | Memory Enable To<br>Write Enable | $R_{L2} = 600\Omega$<br>$C_1 = 30 \text{ pF}$ | 0 | -10 | | 0 | -10 | | ns | | †HOLD | Hold Time | Address From Write<br>Enable | Ct = 30 pr | 5 | -7 | | 5 | -7 | | ns | | | | Data From Write<br>Enable | | 0 | -14 | | 0 | -14 | | ns | | | • | Memory Enable<br>From Write Enable | | 0 | -10 | | 0 | -10 | | ns | | t <sub>WP</sub> | Write Pulse Width | | ] | 50 | 20 | | 40 | 20 | | ns | | tsR | Sense Recovery Tim | ne | 1 | | 31 | 65 | | 31 | 55 | ns · | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Unless otherwise specified min/max limits apply across the –55°C to +125°C temperature range for the DM7589 and across the 0°C to 70°C range for the DM8589. All typicals are given for $V_{CC}$ = 5.0V and $T_A$ = 25°C. #### K ## **Typical Performance Characteristics** ## AC Test Circuit and Switching Time Waveforms ## **Bipolar RAMs** ## DM7599/DM8599 64-Bit (16 × 4) TRI-STATE® RAM #### **General Description** The DM7599/DM8599 is a fully decoded 64-bit RAM organized as 16 4-bit words. The memory is addressed by applying a binary number to the four Address inputs. After addressing, information may be either written into or read from the memory. To write, both the Memory Enable and the Write Enable inputs must be in the logical "0" state. Information applied to the four Write inputs will then be written into the addressed location. To read information from the memory the Memory Enable input must be in the logical "0" state and the Write Enable input in the logical "1" state. Information will be read as the complement of what was written into the memory. When the Memory Enable input is in the logical "1" state, the outputs will go to the high-impedance state. This allows up to 128 memories to be connected to a common bus-line without the use of pull-up resistors. All memories except one are gated into the high-impedance while the one selected memory exhibits the normally totem-pole low impedance output characteristics of TTL. #### **Features** - Series 54/74 compatible - Same pin-out as SN5489/SN7489 - Organized as 16 4-bit words - Expandable to 2048 4-bit words without additional resistors (DM8599 only) - Typical access from chip enable 20 ns Typical access time 28 ns Typical power dissipation 400 mW #### **Block Diagram** #### Connection Diagram ## **Truth Table** Dual-In-Line Package Order Number DM7599J or DM8599J See NS Package J16A Order Number DM8599N See NS Package N16A | MEMORY<br>ENABLE | WRITE<br>ENABLE | OPERATION | OUTPUTS | |------------------|-----------------|-----------|----------------------------------------| | 0 | 0 | Write | Hi-Z State | | 0 | 1 | Read | Complement of Data<br>Stored in Memory | | 1 | × | Hold | Hi-Z State | #### Absolute Maximum Ratings (Note 1) Supply Voltage Input Voltage Output Voltage Time that two bus-connected devices may be in opposite low impedance states simultaneously Storage Temperature Range Lead Temperature (Soldering, 10 sec) 7V 5.5V Indefinite -65°C to +150°C 300°C ### **Operating Conditions** Operating Temperature Range DM7599 DM8599 -55°C to +125°C 0°C to +70°C #### Electrical Characteristics (Note 2) | PARAMETER | | CONDI | TIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|--------------------|---------------------------------------------------|----------------------------------------------------|-----|-----|------------|--------| | Logical "1" Input Voltage | DM7599<br>DM8599 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | | 2.0 | | | V | | Logical "0" Input Voltage | DM7599<br>DM8599 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | | | | 0.8 | v | | Logical "1" Output Voltage | DM7599<br>DM8599 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | I <sub>O</sub> = -2 mA<br>I <sub>O</sub> = -5.2 mA | 2.4 | | | v<br>v | | Logical "0" Output Voltage | DM7599<br>DM8599 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | I <sub>O</sub> = 12 mA | | | 0.4 | v | | Third State Output Current | DM 7599<br>DM 8599 | $\frac{V_{CC} = 5.5V}{V_{CC} = 5.25V}$ | V <sub>O</sub> = 0.4V<br>V <sub>O</sub> = 2.4V | | | ±40<br>±40 | μА | | Logical "1" Input Current | DM7599<br>DM8599 | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.25V | V <sub>IN</sub> = 2.4V | | | 40 | μΑ | | | DM7599<br>DM8599 | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.25V | V <sub>IN</sub> = 5.5V | | | 1 | mA | | Logical "0" Input Current | DM7599<br>DM8599 | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.25V | V <sub>IN</sub> = 0.4V | | | -1.6 | mA | | Output Short Circuit Current<br>(Note 3) | DM7599<br>DM8599 | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.25V | | -30 | | -70 | mA | | Supply Current | DM7599<br>DM8599 | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.25V | All Inputs at GND | | 80 | 120 | mA | | Input Clamp Voltage | DM7599<br>DM8599 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | I <sub>iN</sub> = -12 mA | | | -1.5 | ٧ | ### Switching Characteristics (Over recommended operating ranges of $V_{CC}$ and $T_A$ ) | | PARAMETER | | CONDITIONS | | DM7599 | | DM8599 | | | UNITS | |--------------------|--------------------|------------------------------------|------------------------------------------------------------|-----|--------|-----|--------|-----|-----|-------| | | PARAMEI | IER . | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | ONTIS | | tPLH . | Access Time From | A.1.1 | | | 27 | 70 | | 27 | 50 | ns | | t <sub>PHL</sub> | Access Time From | Address | | | 28 | 70 | | 28 | 50 | ns | | <sup>t</sup> zH | Enable Time From | Memory | $R_{L1} = 400\Omega$ ,<br>$R_{L2} = 1.0 \text{ k}\Omega$ , | | 16 | 45 | | 16 | 30 | ns | | tZL | Enable | | C <sub>L</sub> = 50 pF | | 20 | 40 | | 20 | 35 | ns | | tzh | Sense Recovery Tir | me From Write | | | 20 | 40 | | 20 | 35 | ns | | tzL | Enable | | | | 35 | 65 | | 35 | 55 | ns | | <sup>t</sup> HZ | Disable Time Exem | isable Time From Memory Enable | | | 10 | 30 | | 10 | 25 | ns | | t <sub>LZ</sub> | Disable Time From | I Memory Enable | R <sub>L2</sub> = 1.0k,<br>C <sub>L</sub> = 5.0 pF | | 14 | 35 | | 14 | 30 | ns | | <sup>†</sup> SETUP | Setup Time | Address to Write<br>Enable | | 0 | -14 | | 0 | -14 | | ns | | | | Data to Write<br>Enable | | 0 | -15 | | 0 | -15 | | ns | | | | Memory Enable to<br>Write Enable | | 0 | -10 | | 0 | -10 | | ns | | tHOLD | Hold Time | Address From Write<br>Enable | | 5 | -7 | | 5 | -7 | | ns | | | | Data From Write<br>Enable | | 0 | -14 | | 0 | -14 | | ns | | | | Memory Enable From<br>Write Enable | | 0 | -10 | | 0 | -10 | | ns | | t <sub>WP</sub> | Write Pulse Width | | | 50 | 20 | | 40 | 20 | | ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Unless otherwise specified min/max limits apply across the $-55^{\circ}$ C to $+125^{\circ}$ C temperature range for the DM7599 and across the $0^{\circ}$ C to $70^{\circ}$ C range for the DM8599. All typicals are given for $V_{\rm CC} = 5.0V$ and $T_{\rm A} = 25^{\circ}$ C. Note 3: Only one output at a time should be shorted. ## **Typical Performance Characteristics** Delay from Address to Output 70 60 50 42 40 20 10 -75 -50 -25 0 25 50 75 100 121 TEMPERATURE (C) #### **Test Circuit** Note: In a typical application the output of the TRI-STATE memories might be wired together and one would be switching to the low impedance state at the same time the circuit previously selected would be switching back into the high impedance state. The measurements of delay versus load capacitance were made under conditions which simulate actual operating conditions in an application. (See test circuit.) Test Circuit for Delay vs Load Capacitance # . ## **AC Test Circuit** #### **Switching Time Waveforms** Note A: Waveform 1 is for the output with internal conditions such that the output is low except when disabled. Waveform 2 is for the output with internal conditions such that the output is high except when disabled. Note B: When measuring delay times from address inputs, the memory enable input is low and the write enable input is high. Note C: When measuring delay times from memory enable input, the address inputs are steady-state and the write enable input is high. Note D. Input waveforms are supplied by pulse generators having the following characteristics: $t_{\rm r} \le 10$ ns, $t_{\rm f} \le 10$ ns, ${\rm PRR} \le 1.0$ MHz, and ${\rm Z_{OUT}} \approx 50\Omega$ . ## DM85S68 16 × 4 Edge Triggered Registers #### **General Description** These Schottky memories are addressable "D" register files. Any of its 16 four-bit words may be asynchronously read or may be written into on the next clock transition. An input terminal is provided to enable or disable the synchronous writing of the input data into the location specified by the address terminals. An output disable terminal operates only as a TRI-STATE® output control terminal. The addressable register data may be latched at the outputs and retained as long as the output store terminal is held in a low state. This memory storage condition is independent of the state of the output disable terminal. All input terminals are high impedance at all times, and all outputs have low impedance active drive logic states and the high impedance TRI-STATE condition. #### **Features** - On-chip output register - PNP inputs reduce input loading - Edge triggered write - High speed—30 ns typ - All parameters guaranteed over temperature - TRI-STATE output - Schottky-clamped for high speed - Optimized for register stack applications - Typical power dissipation—350 mW #### Logic and Block Diagram #### **Connection Diagram** **Bipolar RAMs** ## **Dual-In-Line Package** 17 D3 14 CLK 13 05 12 0D 11 04 GND TOP VIEW Order Number DM85S68N See NS Package N18A (OUTPUTS) | Absolute Maximum Ratii | ngs | <b>Operating Conditions</b> | | | | |------------------------------------------|-------------------|---------------------------------------|-------------|-------------|------------| | Supply Voltage | -0.5V to +7V | Supply Voltage (VCC) | MIN<br>4.75 | MAX<br>5.25 | UNITS<br>V | | Input Voltage | - 1.2V to + 5.5V | Ambient Temperature (T <sub>A</sub> ) | 0 | + 70 | •c | | Output Voltage ' | - 0.5V to + 5.5V | Logical "0" Input Voltage (Low) | 0 | 8.0 | V | | Storage Temperature | - 65°C to + 150°C | Logical "1" Input Voltage (High) | 2.0 | 5.5 | V | | Lead Temperature (Soldering, 10 seconds) | 300°C | | | | | #### DC Electrical Characteristics (Note 2) | | Parameter | Conditions | Min | Тур | Max | Units | | |-----------------|---------------------------------------------|------------------------------------------------------------|------|-----|----------------|--------------------------|--| | V <sub>IH</sub> | High Level Input Voltage | | 2 | | | V | | | V <sub>IL</sub> | Low Level Input Voltage | | | | 0.8 | V | | | V <sub>OH</sub> | High Level Output Voltage | $V_{CC} = Min, I_{OH} = -5.2 \text{ mA}$ | 2.4 | | | V | | | VoL | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | | | 0.45 | V | | | 1 <sub>IH</sub> | High Level Input Current | $V_{CC} = Max$ , Clock Input<br>$V_{IH} = 2.4V$ All Others | | | 50<br>25 | μΑ | | | l <sub>i</sub> | High Level Input Current at Maximum Voltage | $V_{CC} = Max, V_{IH} = 5.5V$ | | | 1.0 | mA | | | I <sub>IL</sub> | Low Level Input Current | $V_{CC} = Max$ , Clock Input<br>$V_{IL} = 0.5V$ All Others | | | - 500<br>- 250 | μ <b>Α</b><br>μ <b>Α</b> | | | los | Short Circuit Output Current | $V_{CC} = Max, V_{OL} = 0V$ (Note 3) | - 20 | | - 55 | mA | | | Icc | Supply Current | V <sub>CC</sub> = Max | | 70 | 100 | mA | | | V <sub>IC</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18 mA | | | - 1.2 | V | | | I <sub>oz</sub> | TRI-STATE Output Current | $V_{CC} = Max$ $V_O = 2.4V$<br>$V_O = 0.5V$ | | | 40<br>- 40 | μΑ | | #### AC Electrical Characteristics (With standard load) 5V±5%, 0°C to +70°C | | | Parameter | Conditions | Min | Тур | Max | Units | |------------------|---------------|---------------------------------------|------------|------|-----|-----|-------| | t <sub>zH</sub> | Output Enable | e to High Level | | | 20 | 35 | ns | | t <sub>ZL</sub> | Output Enable | e to Low Level | | | 14 | 24 | ns | | t <sub>HZ</sub> | Output Disabl | e Time from High Level | | | 10 | 15 | ns | | t <sub>LZ</sub> | Output Disabl | e Time from Low Level | | | 12 | 18 | ns | | t <sub>AA</sub> | Access Time | Address to Output | | | 30 | 40 | | | tosa | | Output Store to Output | | | 20 | 30 | ns | | t <sub>CA</sub> | | Clock to Output | | | 25 | 40 | ٦ | | t <sub>ASC</sub> | Set-Up Time | Address to Clock | | 15 | 5 | | | | t <sub>DSC</sub> | · | Data to Clock | | 5 | 5 | | 7 | | tASOS | | Address to Output Store | | 30 | 0 | | ns | | twesc | | Write Enable Set-Up Time | | 5 | 15 | | 7 | | tossc | ! | Store Before Write (t <sub>10</sub> ) | | 10 | 0 | | 7 | | t <sub>AHC</sub> | Hold Time | Address from Clock | | 10 | 5 | | | | toHC | | Data from Clock | | . 15 | 5 | | ] | | tAHOS | | Address from Output Store | | 5 | 0 | | ns | | twenc | | Write Enable Hold Time | | 15 | 5 | | 7 | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25 °C. Note 3: During I<sub>SC</sub> measurement, only one output at a time should be grounded. Permanent damage may otherwise result. # IDM29705/IDM29705A 16-Word by 4-Bit Two-Port RAM/Register File #### **General Description** The IDM29705 and IDM29705A are 16-word by 4-bit RAM/Register File chips housed in a standard 28-pin dual-in-line package. The IDM29705 and the IDM29705A feature TRI-STATE® outputs. These RAMs, which are fabricated using SCL® (Schottky ECL Technology) feature two separate output ports that enable any two 4-bit words to be read form these outputs simultaneously. Each output port contains a four-bit latch. A common Latch Enable (LE) input is used to control all eight latches. The device, which has two Write Enable (WE) inputs, is designed so that either Write Enable (WE) or 2) and Latch Enable (LE) inputs can be wired together to make the operation of the RAM appear edge-triggered. The device, which has fully decoded A-address and B-address fields, can address any of the 16 memory words for the A-output port and, simultaneously, select any of the 16 words for presentation at the B-output port. Incoming data is written into the four-bit RAM word selected by the B-address. The D inputs are used to load the new data into the device. Several of these devices can be cascaded to increase the total number of memory words in the system. When $\overline{\text{OE-A}}$ is high, the A-output port is in the high-impedance mode. $\overline{\text{OE-B}}$ , when high, forces the B-output port to the high-impedance state. The writing of new data into the RAM is controlled by the Write Enable inputs. With both Write Enable inputs low, data is written into the word selected by the B-address field. The memory outputs follow the data inputs during writing if the Latch Enable (LE) is high. With either Write Enable high, no data is written into the RAM. #### **Features and Benefits** - 16-Word by 4-Bit, 2-Port RAM/Register Files - Two Output Ports, Each with Separate Output Control - 4-Bit Latches on Each Output Port - Non-Inverted Data Output with Respect to Data . Input - Output Enable and Write Enable Inputs Provide Ease in Cascading - SCL Technology (Schottky ECL) Provides ECL Speeds While Keeping Low Power Schottky Input/ Output Voltage and Power Consumption Compatibility - 100% Reliability Testing in Compliance with MIL-STD-883 #### IDM29705/29705A Block Diagram 16-WORD BY 4-BIT TWO PORT RAM B ADDRESS ADDRESS ADDRESS ADDRESS • DECODER DECODER A1 A0 A-PORT WE R-PORT A-LO A-DATA 8-DATA FORCE A 4-BIT LATCH **DC Input Current** #### **Absolute Maximum Ratings** Storage Temperature - 65 °C to + 150 °C Temperature (Ambient) Under Bias - 55 °C to + 125 °C Supply Voltage to Ground Potential DC Voltage Applied to Outputs for High Output State -0.5V to +V<sub>CC</sub> max DC Input Voltage -0.5V to +5.5V DC Output Current, into Outputs 30mA **Operating Range** P/N Amblent Temperature V<sub>CC</sub> IDM29705JC 0 °C to +70 °C 4.75V to 5.25V IDM29705JM, JM/883 -55 °C to +125 °C 4.50V to 5.50V IDM29705AJC, NC 0 °C to +70 °C 4.75V to 5.25V IDM29705AJM, JM/883 -55 °C to +125 °C 4.50V to 5.50V #### Standard Screening (conforms to MIL-STD-883 for Class C parts) -30mA to +5.0mA | | MIL-STD-883 | | Le | vel | |----------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------| | Step | Method | Conditions | DC, PC | DM, FM | | Pre-Seal Visual Inspection | 2010 | В | 100% | 100% | | Stabilization Bake | 1008 | C: 24-hour 150°C | 100% | 100% | | Temperature Cycle | 1010 | C: -65°C to +150°C<br>10 cycles | 100% | 100% | | Centrifuge | 2001 | B: 10,000 G | 100% | 100% | | Fine Leak | 1014 | A: 5×10 <sup>-8</sup> atm-cc/cm <sup>3</sup> | 100% | 100% | | Gross Leak | . 1014 | C2: Fluorocarbon | 100% | 100% | | Electrical Test<br>Subgroups 1 and 7 and 9 | 5004 | See below for definitions of subgroups | 100% | 100% | | Insert Additional Screening Here for Cl | ass B Parts | | | | | Group A Sample Tests<br>Subgroup 1<br>Subgroup 2<br>Subgroup 3<br>Subgroup 7<br>Subgroup 8<br>Subgroup 9 | 5005 | See below for definitions of subgroups | LTPD = 5<br>LTPD = 7<br>LTPD = 7<br>LTPD = 7<br>LTPD = 7<br>LTPD = 7 | LTPD = 5<br>LTPD = 7<br>LTPD = 7<br>LTPD = 5<br>LTPD = 7<br>LTPD = 5 | ## **Additional Screening for Class B Parts** | | MIL-STD-883 | | Level | |-----------------|-------------|--------------------------|----------| | Step | Method | Conditions | DMB, FME | | Burn-In | 1015 | D: 125 °C, 160 hours min | 100% | | Electrical Test | 5004 | | | | Subgroup 1 | | | 100% | | Subgroup 2 | 1 | | 100% | | Subgroup 3 | | | 100% | | Subgroup 7 | 1 | | 100% | | Subgroup 9 | | | 100% | ### **Group A Subgroups** (as defined in MIL-STD-883, method 5005) | Subgroup | Parameter | Temperature | |----------|-----------|------------------------------------------| | 1 | DC | 25°C | | 2 | DC | Maximum rated temperature | | 3 | DC | Minimum rated temperature | | 7 | Function | 25 °C | | 8 | Function | Maximum and minimum<br>rated temperature | | 9 | Switching | . 25 °C | | 10 | Switching | Maximum rated temperature | | 11 | Switching | Minimum rated temperature | #### Electrical Characteristics (over operating temperature range, unless otherwise noted) | | Parameter | Test | Condition | s (Note 1) | Min | Typ<br>(Note 2) | Max | Units | |-------------------|----------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------|------|-----------------|-------------|-------| | V <sub>OH</sub> | Output HIGH Voltage<br>(IDM29705 only) | V <sub>CC</sub> = min<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | <sub>OH</sub> = -2.0mA<br>, I <sub>OH</sub> = -4.0mA | 2.4 | | | Volts | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = min$ $V_{IN} = V_{IH} \text{ or } V_{II}$ | I <sub>OL</sub> = | 4.0 mA | | | 0.4 | | | | | AIN - AIH OI AIL | OL = | 8.0mA<br>12mA | | - | 0.45<br>0.5 | Volts | | | | | Com'l | , I <sub>OL</sub> = 16mA | | | 0.5 | | | V <sub>IH</sub> | Input HIGH Level | Guaranteed input logical HIGH voltage for all inputs | | 2.0 | | | Volts | | | VIL | Input LOW Level | Guaranteed input logical LOW voltage for all inputs | | | | 8.0 | Volts | | | Vi | Input Clamp Voltage | $V_{CC} = min, I_{IN} = -18mA$ | | | , | - 1.5 | Volts | | | I <sub>IL</sub> | Input LOW Current . | V <sub>CC</sub> = max, V <sub>IN</sub> | $V_{CC} = max, V_{IN} = 0.4V$ $A_i, B_i$ | | | | - 0.25 | mA | | | | | | Others | | | - 0.36 | | | . I <sub>IH</sub> | Input HIGH Current | V <sub>CC</sub> = max, V <sub>IN</sub> | = 2.7V | | | | 20 | μА | | l <sub>l</sub> | Input HIGH Current | V <sub>CC</sub> = max, V <sub>IN</sub> | = 5.5V | | | | 0.1 | mA | | I <sub>OZ</sub> | Off State (High Impedance)<br>Output Current | V <sub>CC</sub> = max<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>II</sub> | $V_{CC} = max$ $V_0 = 2.7V$ $V_{IN} = V_{IH} \text{ or } V_{IL}$ $V_0 = 0.4V$ | | | | 20<br>– 20 | μΑ | | I <sub>SC</sub> | Output Short Circuit Current (Note 3) | V <sub>CC</sub> = max | | | - 30 | | - 85 | mA | | Icc | Power Supply Current | V <sub>CC</sub> = max | | | | 110 | 175 | mA | | | | AJ | C V <sub>CC</sub> = ! | 5.25V, T = 70°C | | | 155 | mA | | | | AJ | M V <sub>CC</sub> = | 5.5V, T = 125°C | | | 145 | mA | Note 1: For conditions shown as min or max, use the appropriate value specified under Electrical Characteristics for the applicable device type. Note 2: Typical limits are at $V_{CC} = 5.0V$ , 25 °C ambient and maximum loading. Note 3: Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. ## Switching Characteristics (Input Levels = 0V and 3.0V, Transitions measured at 1.5V) Combinational Delays (In nanoseconds) ( $R_L = 430\Omega$ , $C_L = 50 pF$ ) | | | | | Cor | nm'l | N | Ail | |---------------|-------------------|------------------|----------------------------------|-----|-----------------|-----|-------------| | * · · · · | | | | | Max<br>(Note 5) | | ax<br>te 6) | | Parameters | From | То | Conditions | 705 | 705A | 705 | 705A | | A Ti | A Address Stable | YA Stable | | 50 | 25 | 55 | 30 | | Access Time | B Address Stable | YB Stable | LE = HIGH | 50 | 25 | 55 | 30 | | | D W.E. I. O.W. | YA = D | LE = HIGH, A = B | 45 | 35 | 48 | 40 | | 4 | Both WE LOW | YB = D | LE = HIGH | 45 | 35 | 48 | 40 | | Turn-On Time | OE-A or OE-B LOW | | · | 25 | 20 | 25 | 20 | | Turn-Off Time | OE-A or OE-B HIGH | YA or YB Off | C <sub>L</sub> = 5 pF | 20 | 20 | 20 | 20 | | Reset Time | A-LO LOW | YA LOW | | 30 | 20 | 30 | 25 | | Enable Time | LE HIGH | YA and YB Stable | | 25 | 20 | 25 | 25 | | | Data In | YA or YB = D | LE = HIGH, WE<br>both LOW, A = B | 45 | 35 | 45 | 40 | ## Switching Characteristics (continued) Minimum Setup and Hold Times (in nanoseconds) | | | | | Cor | mm'l | | Ail | | |--------------------------------------|----------------|----------------|---------------------|----------|------|-------------|-----|-------------| | | · | | | Тур | | ax<br>te 5) | | ax<br>te 6) | | Parameters | From | То | Conditions | (Note 4) | 705 | 705A | 705 | 705A | | Data Setup Time | D Stable | Either WE HIGH | | 7 | 20 | 12 | 25 | 15 | | Data Hold Time | Either WE HIGH | D Changing | | 0 | 0 | 0 | 0 | 0 | | Address Setup Time | B Stable | Both WE LOW | | 0 | 5 | 0 | 5 | 3 | | Address Hold Time | Either WE HIGH | B Changing | | 0 | 0 | 0 | 0 | 0 | | Latch Close | LE LOW | WE, LOW | WE <sub>2</sub> LOW | 0 | 0 | 0 | 0 | 0 | | Before Write Begins | LE LOW | WE₂ LOW | WE, LOW | 0 | 0 | 0 | 0 | 0 | | Address Setup<br>Before Latch Closes | A or B Stable | LE LOW | | 8 | 30 | 15 | 40 | 20 | #### Minimum Pulse Widths (in nanoseconds) | | | | | | Cor | nm'l | . N | Ail | |---------------------|-----------------|---------------|----------------|----------|-----------------|------|-----------------|------| | | | | | Тур | Max<br>(Note 5) | | Max<br>(Note 6) | | | Parameters | From | То | Conditions | (Note 4) | 705 | 705A | 705 | 705A | | Write Pulse Width | WE, | HIGH-LOW-HIGH | WE₂ LOW | 8 | 25 | 20 | 25 | 20 | | | WE <sub>2</sub> | HIGH-LOW-HIGH | WE, LOW | 8 | 20 | 20 | 20 | 20 | | A Latch Reset Pulse | A-LO | HIGH-LOW-HIGH | | 5 | 20 | 15 | 20 | · 15 | | Latch Data Capture | LE | LOW-HIGH-LOW | Address Stable | 5 | 20 | 15 | 20 | 15 | Note 4: $T_A = 25$ °C, $V_{CC} = 5.0$ V. Note 5: $T_A = 0$ °C to +70 °C, $V_{CC} = 5.0V \pm 5\%$ . Note 6: $T_A = -55$ °C to +125 °C, $V_{CC} = 5.0V \pm 10\%$ . #### **Function Tables** #### Write Control | | | | RAM Outputs a | t Latch Inputs | |-----------------|-----------------|----------------|----------------|----------------| | WE <sub>1</sub> | WE <sub>2</sub> | Function | A-Port | B-Port | | L | L | Write D into B | A data (A ≠ B) | D input data | | X | н | No write | A data | B data | | Н | X | No write | A data | B data | #### YA Read | | A-LO LE X X L X H H | | - | | |------|----------------------|-----|-----------------|---------------------| | OE-A | A-LO | LE | YA Output | Function | | Н | X | × | z | High Impedance | | L | L | Χ . | L | Force YA LOW | | L | Н | Н | A-Port RAM data | Latches transparent | | L | н | L | NC | Latches retain data | #### **Function Tables (continued)** #### YB Read | Inpu | ıts | | | |------|-----|-----------------|---------------------| | OE-B | LE | YB Output | Function | | Н | Х | Z | High impedance | | L | н | B-Port RAM data | Latches transparent | | L | L | NC | Latches retain data | H = HIGH Z = High impedance L = LOW NC = No change X = Don't care # Pinout Descriptions of the IDM29705/29705A ${\bf D_3}$ – ${\bf D_0}$ : Through these inputs new data can be written in the location specified by the B-address inputs. A<sub>3</sub>-A<sub>0</sub>: The 4-bit address presented at the A inputs selects one of the 16 memory words for presentation at the A-data latch outputs. **B**<sub>3</sub>-**B**<sub>0</sub>: The 4-bit address presented at the B inputs selects one of the 16 memory words for presentation at the B-data latch outputs. This address also selects the location into which data is written. YA3-YA0: The four A-data latch outputs. YB3-YB0: The four B-data latch outputs. WE<sub>1</sub>, WE<sub>2</sub>: Write enable inputs. When both are low, enables data to be written into the RAM location selected by the B-address field. When either Write Enable input is high, no data can be written into memory. **OE-A:** A-port output enable. When low, data in the A-data latch is present at the YA<sub>i</sub> outputs. When high, the YA<sub>i</sub> outputs are in the high-impedance mode. OE-B: B-port output enable. When low, data in the B-data latch is presented at the YB<sub>i</sub> outputs. When high, the YB<sub>i</sub> outputs are in the high-impedance mode. LE: Latch enable. The LE input acts as control for both the RAM-A and RAM-B output ports. When high the latches are transparent and data from the RAM, as selected by the A and B address inputs, is presented at the outputs. When low, the latches retain the last data read from the RAM regardless of the current A and B address inputs. A-LO: Force A to zero. This input operates to force the A-port latch outputs low independent of the LE input or A address inputs. The A-output bus can be forced low using this control input. With A-LO high, the A latches operate in their normal manner. Once forced low, the A latches remain low independent of the A-LO input if the Latch Enable (LE) is low. #### IDM29705/29705A Connections Diagram Order Number IDM29705JC, IDM29705JM, IDM29705JM/883, IDM29705AJC, IDM29705AJM, or IDM29705JM/883 See NS Package J28A Order Number IDM29705NC See NS Package N28A **ECL** # National Semiconductor ## **Bipolar RAMs** ## DM10414, DM10414A 256 × 1 ECL Random Access Memory #### **General Description** The DM10414, DM10414A is a 256-word by 1-bit ECL random access memory. The fully static memory is designed with active low chip selects and separate I/O pins. The 8 address bits (A0 through A7) are fully decoded on the chip. Applications such as scratch pad, cache, and buffer memories are ideal for this high speed RAM. An unterminated emitter-follower output is provided to allow the outputs to be wire-ORed, Separate Data In and non-inverted Data Out pins are provided. These RAMs are compatible with compensated and uncompensated 10k ECL families. #### **Features** - Fully compatible with standard and voltage compensated 10k series ECL - Temperature range 0°C to +75°C - Unterminated emitter-follower output for wire-ORing - Power dissipation decreases with increasing temperature - Typical address access | DM10414 | 10 ns | |----------|-------| | DM10414A | 7 ns | Typical chip select access DM10414 DM10414A 3 ns 4 ns ### **Block and Connection Diagrams** Order Number DM10414J or DM10414AJ See NS Package J16A ### Logic Symbol #### Pin Names A0-A7 Address Inputs DINData Input DOUT Data Output CS1, CS2, CS3 Chip Select Inputs Write Enable #### Truth Table | cs | WE | DIN | Dout | MODE | |----|----|-----|------|--------------| | Н | х | × | L | Not Selected | | L | L | Н | L | Write 1 | | L | L | L | L | Write 0 | | L | н | × | DOUT | Read | - L = low (-1.7V nominal) - H = high (-0.9V nominal) - X = don't care #### **Absolute Maximum Ratings** ## **Operating Conditions** | A. Committee of the com | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | Temperature Under Bias (Ambient) | –55°C to +125°C | | Storage Temperature Range | -65°C to +150°C | | VEE Relative to VCC | -7.0V to +0.5V | | Any Input Relative to VCC | V <sub>EE</sub> to +0.5V | | Output Current (Output High) | -30 mA to +0.1 mA | | Lead Temperature (Soldering, 10 seconds) | 300°C | #### **DC Electrical Characteristics** $V_{EE}$ = -5.2V ±10%, Output Load = 50 $\Omega$ and 30 pF to -2.0V, $T_A$ = 0°C to +75°C (Notes 1-4) | SYMBOL | PARAMETER | CONDITIONS | TA | B<br>LIMIT | LIMIT | UNITS | |----------|------------------------------------------|-------------------------------|-------|------------|----------|----------| | Voн | Output Voltage High | VIN = VIHA or VILB | | | | | | | 1 | | 0°C | -1000 | -840 | mV | | | | | +25°C | -960 | -810 | | | | | | +75°C | -900 | -720 | ł | | VOL | Output Voltage Low | VIN = VIHA or VILB | | | | | | | | • | 0°C | -1870 | -1665 | mV | | | 1 . 1 | | +25°C | -1850 | -1650 | ļ | | | | | +75°C | -1830 | -1625 | | | Vohc | Output Voltage High | VIN = VIHB or VILA | | | | | | | | Performed on one input | 0°C | -1020 | i | mV | | | | at a time | +25°C | -980 | İ | [ | | | | | +75°C | -920 | | | | Volc | Output Voltage Low | VIN = VIHB or VILA | | | | - | | | | Performed on one input | 0°C | ļ. · · | -1645 | mV | | • | 1 | at a time | +25°C | ł | -1630 | ł | | | <u> </u> | | +75°C | | -1605 | | | $v_{IH}$ | Input Voltage High | Guaranteed Input Voltage High | | | | | | | | for All Inputs | 1 | ļ | 1 | | | | j | • | 0°C | -1145 | -840 | mV | | | | | +25°C | -1105 | -810 | f | | | | | +75°C | -1045 | -720 | | | VIL | Input Voltage Low | Guaranteed Input Voltage Low | | | | | | | 1 | for All Inputs | | | | | | | 1 | | 0°C | -1870 | -1490 | mV | | | 1 | | +25°C | -1850 | -1475 | | | | | | +75°C | -1830 | -1450 | | | * 1IH | Input Current High | VIN = VIHA | | | | | | | | Performed on one input | 0°C | | } | ) | | | | at a time | to | | 220 | μΑ | | ****** | ļ | | +75°C | | <u> </u> | | | կը | Input Current Low, CS | VIN = VILB | | | | | | | | Performed on one input | +25°C | 0.5 | 170 | μА | | | All Others | at a time | +25°C | -50 | | <u> </u> | | IEE | Power Supply Current<br>(Pin 8) (Note 5) | All Inputs and Outputs Open | ]. | | | | | | | _ | o°c | -150 | 1 | mA | Note 1: Conditions for testing not shown in the tables are chosen to guarantee operation under "worst case" conditions. Note 2: The specified limits represent the "worst case" value for the parameter. Since these "worst case" values normally occur at the temperature extremes, additional noise immunity and guard banding can be achieved by decreasing the allowable system operating ranges. Note 3: Guaranteed with transverse air flow exceeding 400 linear F.P.M. and 2-minute warm-up period. Typical resistance values of the package are: $\theta_{\rm JA}$ , (Junction to Ambient) = $90^{\circ}$ C/W (still air); $\theta_{\rm JA}$ (Junction to Ambient) = $50^{\circ}$ C/W (at 400 F.P.M. air flow); $\theta_{\rm JA}$ (Junction to Case) = $25^{\circ}$ C/W. Note 4: "A" indicates the most positive value, "B" indicates the most negative value. Note 5: Typical values at $V_{EE} = -5.2V$ : $T_A = 0^{\circ}C$ , $I_{EE} = -105$ mA; $T_A = 75^{\circ}C$ , $I_{EE} = -90$ mA. #### **Functional Description** Addressing the DM10414, DM10414A is achieved by means of the 8 address lines A0–A7. Each of the $2^8$ one-zero combinations of the address lines corresponds to a bit location in the memory. The active low Chip Selects together with the unterminated emitter-follower output allows for wire-ORing. A $50\Omega$ resistor to -2V (or an equivalent network) is required to provide a low at the output when the device is off. This termination is required for both single device or wire-ORed operation. The device is selected with $\overline{CS}$ low and deselected with $\overline{CS}$ high. The operating mode is controlled by the active low Write Enable ( $\overline{WE}$ ). $\overline{WE}$ low causes the data at the Data Input ( $D_{\parallel N}$ ) to be stored at the selected address. $\overline{WE}$ low also causes the output to be disabled (low due to the $50\Omega$ pull-down resistor). $\overline{WE}$ high causes the data stored at the selected address to be present at the Data Out ( $D_{OUT}$ ) pin. #### **AC Electrical Characteristics** $V_{EE}$ = -5.2V $\pm 10\%$ , Output Load = $50\Omega$ , 30 pF to -2.0V, $T_{A}$ = $0^{\circ}C$ to $75^{\circ}C$ | | | | | DM10414A | | | DM10414 | | | |----------------|------------------------------------------------|--------------------------------|-----|-----------------|-----|-----|-----------------|-----|-------| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP<br>(NOTE 6) | мах | MIN | TYP<br>(NOTE 6) | MAX | UNITS | | READ MOD | Ε | | | | | | | | | | tACS | Chip Select Access Time | Measured Between | | 3 / | 5 | | 4 | 7 | ns | | †RCS | Chip Select Recovery<br>Time | 50% Points<br>(Note 7) | | 3 | 5 | | 4 | . 7 | ns | | tAA | Address Access Time | | | 7 | 10 | | 10 | 15 | ns | | WRITE MOD | DE | | | | | | | | | | tW | Write Pulse Width<br>(to Guarantee<br>Writing) | | 6 | 3.5 | | 8 | 5 | | ns | | twsD | Data Set-Up Time<br>Prior to Write | | 2 | 0 | | 2 | 0 | | ns | | tWHD | Data Hold Time<br>After Write | Measured Between<br>50% Points | 2 | 0 | | 2 | 0 | | ns | | tWSA | Address Set-Up Time<br>Prior to Write | | 3 | 0 | | 4 | 0 | | ns | | tWHA . | Address Hold Time<br>After Write | | 2 | 0 | l · | 3 | 1 | | ns | | twscs | Chip Select Set-Up<br>Time Prior to Write | | 2 | 0 | | 2 | 0 | | ns | | tWHCS | Chip Select Hold Time<br>After Write | | 2 | . 0 | - | 2 | 0 | | ns | | tws | Write Disable Time | | 5 | 3 | ļ. | 7 | 4 | | ns | | twR | Write Recovery Time | | 5 | 3 | | 7 | 4 | | ns | | RISE TIME | AND FALL TIME | | | | | | | | | | t <sub>r</sub> | Output Rise Time | Measured Between | | 3 | | | 4 | | ns | | tf | Output Fall Time | 50% Points | 1 | 3 | | 1 | 4 | | ns | #### Capacitance | | | | | DM10414A | | | DM10414 | | | |-----------------|----------------------------------------------|-----------------------------------|-----|----------------------|--------|-----|-----------------|-----|----------| | SYMBOL | PARAMETER | CONDITIONS | MIN | MIN TYP (NOTE 6) MAX | мах | MIN | TYP<br>(NOTE 6) | MAX | UNITS | | C <sub>IN</sub> | Input Pin Capacitance Output Pin Capacitance | Measure With a Pulse<br>Technique | | 4<br>7 | 5<br>8 | | 4 · 7 | 5 | pF<br>pF | Note 6: Typical values are at $V_{EE} = -5.2V$ , $T_A = 25^{\circ}C$ and maximum loading. Note 7: The maximum address access time is guaranteed to be the worst case bit in the memory using a pseudorandom testing pattern. ## **Switching Time Waveforms** #### Switching Time Waveforms (Continued) #### **Test Conditions** **Loading Conditions** # National Semiconductor ## **Bipolar RAMs** # DM10415, DM10415A 1024 × 1 ECL Random Access Memory #### **General Description** The DM10415, DM10415A is a 1024-word by 1-bit ECL random access memory. This fully static memory is designed with an active low chip select and separate I/O pins. The 10 address bits (A0 through A9) are fully decoded on the chip. Applications such as scratch pad, cache, and buffer memories are ideal for this high speed RAM. An unterminated emitter-follower output is provided to allow the outputs to be wire-ORed. Separate Data In and non-inverted Data Out pins are provided. These RAMs are compatible with compensated and uncompensated 10k ECL families. #### **Features** - Fully compatible with standard and voltage compensated 10k series ECL - Temperature range - Unterminated emitter-follower output for wire-ORing - Power dissipation decreases with increasing temperature - Typical address access | DM10415 | | |----------|--| | DM10415A | | Typical chip select access DM10415 DM10415A 7 ns 25 ns 12 ns 4 ns $0^{\circ}$ C to $+75^{\circ}$ C #### **Block and Connection Diagrams** #### Dual-In-Line Package Order Number DM10415J or DM10415AJ See NS Package J16A #### Logic Symbol #### Pin Names A0-A9 Address Inputs DIN Data Input DOUT Data Output CS Chip Select WE Write Enable #### **Truth Table** | | cs | WE | DIN | POUT | MODE | |---|----|----|-----|------|--------------| | i | Н | Х | X | L | Not Selected | | | L | L | Н | L ' | Write 1 | | | L | L | L | L | Write 0 | | | L | н | Х | DOUT | Read · | L = low (-1.7V nominal) H = high (-0.9V nominal) X = don't care #### **Absolute Maximum Ratings** **Operating Conditions** MIN MAX UNITS Supply Voltage (VEE) -5.46 -4.94 V Ambient Temperature (TA) 0 +75 °C Temperature Under Bias (Ambient) -55°C to +125°C Storage Temperature Range -65°C to +150°C VEE Relative to VCC -7.0V to +0.5V Any Input Relative to VCC VEE to +0.5V Output Current (Output High) -30 mA to +0.1 mA Lead Temperature (Soldering, 10 seconds) 300°C #### DC Electrical Characteristics VEE = -5.2V, Output Load = $50\Omega$ and 30 pF to -2.0V, TA = $0^{\circ}$ C to $+75^{\circ}$ C (Notes 1 -4) | SYMBOL | PARAMETER | CONDITIONS | TA | B<br>LIMIT | A<br>LIMIT | UNIT | | |--------|------------------------------------------|----------------------------------------------|-------|------------|------------|------|--| | Voн | Output Voltage High | VIN = VIHA or VILB | | | | | | | | | · | . 0°C | -1000 | -840 | mV | | | | | | +25°C | -960 | -810 | | | | | | | +75°C | -900 | -720 | | | | VOL | Output Voltage Low | VIN = VIHA or VILB | | | | | | | | | | 0°C | -1870 | -1665 | mV | | | | | | +25°C | -1850 | -1650 | | | | | | | +75°C | -1830 | -1625 | | | | Vohc | Output Voltage High | VIN = VIHB or VILA | | | | | | | | · | • | 0°C | -1020 | | mV | | | | • | | +25°C | -980 | | | | | | | | +75°C | -920 | | | | | Volc | Output Voltage Low | VIN = VIHB or VILA | | | | | | | | | | 0°C | 1 | -1645 | m∨ | | | | | | +25°C | | -1630 | | | | | | | +75°C | | -1605 | | | | VIH | Input Voltage High | Guaranteed Input Voltage High for All Inputs | | | | | | | | | | o°c | -1145 | -840 | mV | | | | | * | +25°C | -1105 | -810 | 1 | | | | | | +75°C | -1045 | -720 | | | | VIL | Input Voltage Low | Guaranteed Input Voltage Low | | | | | | | | | for All Inputs | | | | | | | | | | 0°C | -1870 | -1490 | m∨ | | | | | | +25°C | -1850 | -1475 | | | | | | | +75°C | -1830 | -1450 | | | | Iн | Input Current High | VIN = VIHA | | | | | | | | | | 0°C | | | | | | | | | to | | 220 | : μA | | | | | | +75°C | | | ļ | | | III. | Input Current Low, CS | VIN = VILB | | | 1 | | | | | · . | | +25°C | 0.5 | 170 | μΑ | | | | All Others | | +25°C | -50 | - | | | | IEE | Power Supply Current<br>(Pin 8) (Note 5) | All Inputs and Outputs Open | | | | | | | | 1. | 1 | l o°c | -150 | 1 | mA. | | Note 1: Conditions for testing not shown in the tables are chosen to guarantee operation under "worst case" conditions. Note 2: The specified limits represent the "worst case" value for the parameter. Since these "worst case" values normally occur at the temperature extremes, additional noise immunity and guard banding can be achieved by decreasing the allowable system operating ranges. Note 3: Guaranteed with transverse air flow exceeding 400 linear F.P.M. and 2-minute warm-up period. Typical resistance values of the package are: $\theta_{JA}$ , (Junction to Ambient) = $90^{\circ}$ C/W (still air); $\theta_{JA}$ (Junction to Ambient) = $50^{\circ}$ C/W (at 400 F.P.M. air flow); $\theta_{JA}$ (Junction to Case) = $25^{\circ}$ C/W. Note 4: "A" indicates the most positive value, "B" indicates the most negative value. Note 5: Typical values at $V_{EE} = -5.2V$ : $T_A = 0^{\circ}C$ , $I_{EE} = -105$ mA; $T_A = 75^{\circ}C$ , $I_{EE} = -90$ mA. #### **Functional Description** Addressing the DM10415/DM10415A is achieved by means of the 10 address lines A0–A9. Each of the $2^{10}$ one-zero combinations of the address lines corresponds to a bit location in the memory. The active low Chip Select ( $\overline{\text{CS}}$ ) together with the unterminated emitter-follower output allows for memory array expansion to 2048 words without additional decoding. This emitter-follower output allows for wire-ORing. A $50\Omega$ resistor to -2V (or an equivalent network) is required to provide a low at the output when the device is off. This termination is required for both single device or wire-ORed operation. The device is selected with $\overline{CS}$ low and deselected with $\overline{CS}$ high. The operating mode is controlled by the active low Write Enable ( $\overline{WE}$ ). $\overline{WE}$ low causes the data at the Data Input (D[N) to be stored at the selected address. $\overline{WE}$ low also causes the output to be disabled (low due to the $50\Omega$ pull-down resistor). $\overline{WE}$ high causes the data stored at the selected address to be present at the Data Out (DOUT) pin. #### **AC Electrical Characteristics** $V_{EE} = -5.2V \pm 5\%$ , Output Load = $50\Omega$ , 30 pF to -2.0V, $T_A = 0^{\circ}C$ to $+75^{\circ}C$ | | | | | DM10415A | | | DM10415 | | | |------------------|--------------------------------------------------------------|-----------------------------------|-----|-----------------|-----|-------------|-----------------|-----|----------| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP<br>(NOTE 6) | MAX | MIN | TYP<br>(NOTE 6) | MAX | UNITS | | READ MODE | | | | | | | | | | | tACS | Chip Select Access | | | ' 4 | | | 7 | 10 | r | | | Time ' | Measured at 50% of | 1 | | | İ | | | | | tRCS | Chip Select Recovery<br>Time | Input to Valid Output<br>(Note 7) | | 4 | | | 7 | 10 | r | | tAA | Address Access Time | | | 12 | 20 | | 25 | 35 | · r | | WRITE MOD | E | | | | | | | | | | t₩ | Write Pulse Width (to Guarantee Writing) DM10415A DM10415 | twsA = 8 ns<br>twsA = 20 ns | 12 | 10 | | 25 | 20 | | r | | tWSD | Data Set-Up Time Prior to Write | (WSA 2011) | | 0 | , | 5 | 0 | , | t | | tWHD | Data Hold Time<br>After Write | | | 0 | | 5 | 0 | | 1 | | <sup>t</sup> WSA | Address Set-Up Time<br>Prior to Write<br>DM10415A<br>DM10415 | tw = 12 ns<br>tw = 25 ns | | 5 | - | 8 | 5 | | | | tWHA | Address Hold Time<br>After Write | | | 0 | | 4 | . 1 | | 1 | | twscs | Chip Select Set-Up<br>Time Prior to Write | | | 0 | | 5 | 0 | | | | twncs | Chip Select Hold Time<br>After Write | · | | 0 | | 5 | 0 | | ı | | tws | Write Disable Time | | ł | 4 | | | 7 | 10 | | | twr | Write Recovery Time | | 1. | 4 | i | | 7 | 10 | | | RISE TIME | AND FALL TIME | tamen see a speciment | | ******* | | | <del></del> | | | | t <sub>r</sub> | Output Rise Time | Measured Between 20% | T | 5 | T T | Ĭ | 5 | | | | tf | Output Fall Time | and 80% Points | | 5 | | | 5 | | | | Capaci | tance | | | · | | <del></del> | · | | | | осрас. | | 1 | | DM10415A | | I | DM10415 | | <u> </u> | | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP<br>(NOTE 6) | MAX | MIN | TYP<br>(NOTE 6) | MAX | UNITS | | CIN | Input Pin Capacitance | | | 4 | 5 | | 4 | 5 | F | | COUT | Output Pin Capacitance | Measure With a Pulse Technique | | 7 | 8 | | 7 | 8 | F | Note 6: Typical values are at V<sub>EE</sub> = -5.2V, T<sub>A</sub> = 25°C and maxumum loading. Note 7: The maximum address access time is guaranteed to be the worst case bit in the memory using a pseudorandom testing pattern. ## **Switching Time Waveforms** #### Switching Time Waveforms (Continued) #### **Test Conditions** #### **Loading Conditions** # Bipolar RAMs PREVIEW ## DM10422 1024-Bit (256 × 4) ECL RAM #### **General Description** The DM10422 is normally a 256-word by 4-bit random access memory. However the memory has four Block Select (BS0-BS3) inputs which allow "WIRE OR" of any of the four blocks for a maximum 1024-word by 1-bit memory. The high speed access time allows its use in scratch pad, buffer, and control storage applications. The device is voltage compensated and is compatible with all 10K logic. Separate Data In and Data Out pins allow the set up of data for a write cycle while performing a read. #### **Features** - 4 separate Block Select inputs for from 256 x 4 to 1024 × 1 configuration - Typical address access time-12 ns - Block Select access time—4 ns - 10k logic compatible #### Bipolar RAMs PREVIEW ## DM10470 4096-Bit (4096 × 1) ECL RAM #### **General Description** The DM100470 is a 4096-bit random access memory organized 4096-words by 1-bit. It is designed for high speed scratch pad and buffer storage applications. It is voltage and temperature compensated and compatible with all 100k logic. It has separate Data In and Data Out pins. The active low Chip Select $\overline{\text{CS}}$ and open emitter outputs allow easy expansion. #### **Features** - Typical address access time-18 ns - Typical Chip Select access time—10 ns - 100K logic compatible - Open emitter outputs - Power dissipation-0.25 mW/bit #### **Connection Diagram** TOP VIEW ### Logic Symbol ### **Truth Table** | Dual-In-Line Packag | e | | | |----------------------------------------------|--------|-------------------------------------------------|-----| | A1 3<br>A2 4<br>A3 5<br>A4 6<br>A5 7<br>A6 8 | 18 VCC | A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 CS DIN WE | TUT | | Inputs | | Output | | | | |--------|----|-----------------|------------------|--------------|--| | cs | WE | D <sub>IN</sub> | Open Emitter | Mode | | | Η. | Х | Х | L | Not Selected | | | L | L | Ł | L | Write "0" | | | L | L | Н | L | Write "1" | | | L | н | х | D <sub>out</sub> | Read | | #### Pin Names CS Chip Select Inputs A0-A11 Address Inputs WE Write Enable DIN Data Input D<sub>OUT</sub> Data Output ## Bipolar RAMs PREVIEW ## DM100414 256-Bit (256 × 1) ECL RAM #### **General Description** The DM100414 is a 256-bit random access memory, organized 256-words by 1-bit. It is designed for high speed scratch pads, control and buffer storage applications. The device has three chip selects (CS1-CS3) and separate Data In and Data Out pins. The open emitter output allows "OR" tying for easy expansion. It is both voltage and temperature compensated to be compatible with all 100k logic. #### **Features** - Typical address access time—7 ns - Typical chip select time—4 ns - 50 kΩ pull-down resistors - Open emitter outputs # TOP VIEW CS3 ٧EE ## **Logic Symbol** | ٠, | | | _ | |----|-----------------------------|------|---| | _ | A0 | | | | _ | A1 | | | | - | A2 | | | | _ | А3 | | | | _ | A4 | DOUT | | | _ | A5 | | | | | A6 | | | | | A7<br>CS1-3 <sup>D</sup> IN | WE | | | | $\bigcap$ | Î | • | | | | | | ### **Truth Table** | L | | | Input | | Output | Mode | | |---|-----|-----|-------|----|-----------------|--------------------|--------------| | | CS1 | CS2 | CS3 | WE | D <sub>IN</sub> | Output | Mode | | Г | X · | Χ. | Н* | Х | х | L | Not Selected | | l | L | L | L | L | L | L | Write "0" | | | L | L | L | L | н | L | Write "1" | | | L | L | L | Ħ | × | D <sub>OUT</sub> , | Read | Chip Select Inputs #### Pin Names CS1, CS2, CS3 A0-A7 D<sub>IN</sub> A7 Address Inputs N Data Input Data Output DOUT Data Output WE Write Enable Input ## 3 <sup>\*</sup>One or more Chip Selects HIGH ## Bipolar RAMs PREVIEW ## DM100415 1024 × 1 ECL RAM ## **General Description** The DM100415 is a 1024-word by 1-bit ECL random access memory. This fully static memory is designed with an active low chip select and separate I/O pins. The 10 address bits (A0 through A9) are fully decoded on the chip. Applications such as scratch pad, cache, and buffer memories are ideal for this high speed RAM. An unterminated emitter-follower output is provided to allow the outputs to be wire-ORed. Separate Data In and non-inverted Data Out pins are provided. These RAMs are compatible with all 100k logic. #### **Features** - Fully compatible with standard 100k logic - Temperature range—0°C to +85°C - Unterminated emitter-follower output—full wire-ORing - Power dissipation decreases with increasing temperature - Typical address access—12 ns - Typical chip select access—5 ns #### **Block Diagram** ## **Connection Diagram** **TOP VIEW** # Logic Symbol # **Truth Table** #### | ĊŚ | WE | D <sub>IN</sub> | D <sub>OUT</sub> | Mode | |----|----|-----------------|------------------|--------------| | н | х | х | L | Not Selected | | L | L | н | L | Write "1" | | L | L | L | L | Write "0" | | L | н | x | D <sub>OUT</sub> | Read | L = low (-1.7V nominal) H = high (-0.9V nominal) X = don't care #### Pin Description A0-A9 Address Inputs DIN Data Input DOUT Data Output CS Chip Select WE Write Enable # Bipolar RAMs PREVIEW # DM100422 1024-Bit (256 × 4) ECL RAM # **General Description** The DM100422 is normally a 256-word by 4-bit random access memory. However the memory has four Block Select (BS0-BS3) inputs which allow "wire-OR" of any of the four blocks for a maximum 1024-word by 1-bit memory. The high speed access time allows its use in scratch pad, buffer, and control storage application. The device is both voltage and temperature compensated and is compatible with all 100k logic. Separate Data In and Data Out pins allow the set up of data for a write cycle while performing a read. #### **Features** - 4 separate Block Select inputs for 256 × 4 to 1024 × 1 configuration - Typical address access time—10 ns - Block Select access time-3 ns - 100k logic compatible ### **Logic and Connection Diagrams** # **Logic Symbol** #### Truth Table (Positive Logic) | BS | Input<br>WE | DI | Output | Mode | |----|-------------|----|--------|-----------| | Н | Х | Х | L | Disable | | Ļ | L | L | L | Write "0" | | L | L . | Н | L | Write "1" | | L | Н | Х | DO | Read | #### Pin Names | riii itaiiios | | |---------------|----------------| | BSO-BS3 | Block Select | | A0-A7 | Address Inputs | | WE | Write Enable | | DI0-DI3 | Data Inputs | | DO0-DO3 | Data Outputs | | | | ## Bipolar RAMs PREVIEW # DM100470 4096-Bit (4096 × 1) ECL RAM # **General Description** The DM10470 is a 4096-bit random access memory organized 4096-words by 1-bit. It is designed for high speed scratch pads and buffer storage applications. It is voltage compensated for high noise immunity and compatible with all 10k series logic. It has separate Data in and Data Out pins. The active low Chip Select $\overline{\text{CS}}$ and open emitter outputs allow easy expansion. #### **Features** - Typical address access time-30 ns - Typical Chip Select access time—10 ns - 10k logic compatible - Open emitter outputs - Power dissipation—0.25 mW/bit #### **Block Diagram** ### **Connection Diagram** **TOP VIEW** # Logic Symbol ## **Truth Table** | | 18 VCC — | A0<br>A1 | | |----------------------|----------|----------------------------|------| | A0 2<br>A1 3<br>A2 4 | 17 DIN | A2<br>A3<br>A4<br>A5<br>A6 | DOUT | | ) A4 | 13 A10 - | A8 | | | A5 _ 7 | 12 A9 | A9<br>A10 | | | A6 -8 | 11 A8 — | A11<br>CS DIN | WE | | V <sub>EE</sub> 9 | 10<br>A7 | ŸÏ | 7 | | ļ | mputa | | Cutput | 88 | |----|-------|-----------------|------------------|--------------| | ĊS | WE | D <sub>IN</sub> | Open Emitter | Mode | | Н | Х | Х | L | Not Selected | | L | L | L | L | Write "0" | | L | L | н | L | Write "1" | | L | Η | Х | D <sub>OUT</sub> | Read | | | | | | <u> </u> | Output #### Pin Names Chip Select Inputs CS A0-A11 WE D<sub>IN</sub> Address Inputs Write Enable -Data Input DOUT Data Output # Section 4 Magnetic Bubble Memories Magnetic domain memories, provide the highest density of the extant memory technologies. The inherent simplicity in processing and lack of "charged" elements promise high reliability not found in traditional memory technologies. The high density also affords low cost. The non-volatility of bubble memories make them especially suited for portable applications and remote terminals. The solid state nature offers higher reliability and lower maintenance costs than moving medium technologies. Support circuits permitting easy design into any host system are also shown in the section. # **DS3615 Bubble Memory Function Driver** ### **General Description** The DS3615 is a function driver that converts digital TTL level pulses generated by a timing circuit into the current pulses required by National's NBM2256 256K-bit magnetic bubble memory. The DS3615 consists of input logic gates that are TTL compatible, a D flip-flop, a voltage boost circuit, and six current generators. The current generators deliver constant currents for driving the swap gate, generator element, map gate, and replicator gate of the magnetic bubble memory. Operation is from 0°C to 70°C. #### **Features** - TTL compatible inputs - Operates from two standard supplies: +5V, +12V - · PNP inputs minimize loading - Built-in voltage boost circuitry—does not require an extra voltage supply - Power up/down glitch-free protection for both supplies ## **DS3615 Functional Block Diagram** # **DS3616 Bubble Memory Coil Driver** ### **General Description** A, B, C, and HLD-EN are TTL compatible low current inputs to insure easy interfacing to MOS controller circuits. Internal logic controls the output sinking and sourcing transistors to drive the X and Y bubble memory coils in a diode bridged push-pull configuration. Sourcing transistors are driven into saturation by the on-chip voltage booster for maximum current drive to the coil. An internal power up/down control circuit prevents glitches and noise on the outputs during system initialization. CS enables the output drive transistors. The RUN output is used to disable function drivers during power up/down. The DS3616 is characterized to operate from 0°C to 70°C. #### **Features** - · Two high-current push-pull outputs - TTL compatible low current inputs - Two power supplies: +5V and +12V - · Internal clamp diodes - Power up/down control circuit - Optional internal voltage booster - RUN output for function driver control # **DS3616 Functional Block Diagram** # **DS3617 Bubble Memory Sense Amplifier** #### **General Description** The DS3617 is a bubble memory sense amplifier that converts low level signals from the magneto-resistive detector of a bubble memory into TTL compatible output levels. Internal functions consist of an input bias circuit, an internally AC coupled amplifier, a high-speed precision comparator, two flip-flops and a TRI-STATE® output stage. TTL compatible control inputs allow either average-to-peak or clamp and strobe (peak-to-peak) sensing of the input signal. The threshold voltage and the input bias voltage are externally adjustable, allowing compatibility with different types of bubble memories. Operation is specified from 0°C to 70°C. #### **Features** - +5V and +12V supply operation - On-chip adjustable detector bias circuit - Choice of average-to-peak or clamp and strobe sensing - Guaranteed tight threshold limits over the specified temperature and supply voltage range - Threshold externally adjustable over 0mV to 10mV range - · High threshold voltage sensitivity - TRI-STATE® output - Compatible with a wide range of bubble memories - · Standard 16-pin DIP ## **DS3617 Functional Block Diagram** # **INS82851 Bubble Memory Controller** ## **General Description** The INS82851 is an NMOS controller specifically programmed for use with National Semiconductor's NBM2256 256K-bit magnetic bubble memory. The controller provides all the system control needed for a single NBM2256 module, and with the addition of a few TTL parts can control 2, 4 or 8 modules. Among the functions provided are power up/down sequencing, error map bootstrap, address initialization, address conversion and cycle counting for data read/write, redundant bit insertion/deletion, error detection and correction, FIFO buffering, timing generator for interface circuits, and data transfer signals for DMA, interrupt or software polling. Operation is from 0°C to 70°C. #### **Features** - Controls 1, 2, 4 or 8 NBM2256 modules - MICROBUS<sup>TM</sup> interface for microprocessor applications - DMA, interrupt or polled transfer signals - Provides complete timing generation for interface circuits - · Redundancy insertion/deletion - · FIFO buffering - · Error detection/correction - 40-pin DIP, +5V supply #### **INS82851 Controller** # National Semiconductor # **NBM2256 Bubble Memory** #### **General Description** National Semiconductor's NBM2256 is a low cost, non-volatile, highly reliable solid state memory that uses magnetic bubble technology. The NBM2256 has the form of a dual-in-line package complete with the required in-plane rotating field coils and permanent magnet bias structure. The package has a magnetic shield around it to protect the data from externally induced magnetic fields. The magnetic materials are so chosen that data integrity is guaranteed over a wide temperature range. The NBM2256 memory module has a nominal\* capacity of 256k bits organized as 256 storage loops each having 1024 storage locations. The storage loops have an input track with a swap gate on one side and an output track with a replicate gate on the other. The input track is serviced by a generator and the output track leads into a sensing area where bubbles are stretched to produce a A usable number; physically there are more loops to impart defect tolerancy. # Magnetic Bubble Memories PREVIEW signal large enough to be discriminated reliably using standard electronic circuitry. In addition to storage area there is one more storage loop which can be used for the purpose of storing defective loop information and/or the address reference locations. The NBM2256 Bubble Memory can operate asynchronously up to its maximum operating frequency, can be started and stopped at will and does not lose data when power is disconnected. #### **Features** - ☐ Solid State - □ Non-Volatile - ☐ High Density ☐ Low Power - ☐ Redundant Storage Loops - ☐ Page-Oriented Access - ☐ Sequential Read/Write - ☐ Start/Stop Capability - ☐ Modular Capacity - ☐ On-Chip Error Map ## **Chip Organization** ### **General Specifications** Capacity 256K bits **Bubble Size** ≤ 3μm Chip Size ≤ 100K mil<sup>2</sup> Shift Rate ≥ 100 kHz Average Access Time < 7 m sec. Power Dissipation < 1 Watt Magnetic Shielding > 20 Oe Operating Tempera-0°C to 70°C ture (case) ### **Applications** ☐ Microcomputer Mass Storage □ Word Processing Terminals ☐ Stored Program Controllers ☐ Measurement and Test Equipment ☐ Electronic Disc Applications □ Point-of-Sale Terminals ☐ Operating System Storage ☐ Fast Auxiliary Storage #### **Functions** A "write" operation requires current pulsing the generators sequentially according to the data pattern desired and then pulsing the swap gate when the data block propagates and aligns with the transfer-in ports of the storage loops. A "read" operation consists of pulsing the replicate gate at the proper time when the required data block is at the transferout/replicate port. Since data is replicated, a true non-destructive read operation is performed which does not require storing back the data block as in the case of major/minor loop organization. The replicated data block then is sequentially propagated through the detectors to be sensed electronically. A data modifying operation is similar to the "write" operation since "true swap" gates used exchange the new data block with the old one in one step. The old data block is discarded by propagating through the guard rails. The swap gates also eliminate the necessity of sustaining power for a duration longer than the swap operation in the event of power failure. #### What are magnetic bubbles Magnetic bubbles are tiny cylindrical magnetic domains which are formed in a thin magnetic layer when a stabilizing magnetic field of optimum ## **National's Magnetic Bubble Module** and Required Interface — A Functional Block Diagram magnitude is applied orthogonally to the magnetic layer. This magnetic layer is grown by liquid phase epitaxy techniques over a non-magnetic substrate. The cylindrical magnetic domains can be moved over in a controlled manner with the aid of an in-plane rotating field by the creation of attracting manetic poles in a soft magnetic layer such as Permalloy. These domains can be created and destroyed at will by using magnetic fields generated by current-carrying conductors. The absence or presence of a domain can be used to denote binary information ("0", "1") used in digital computers. The detection of the cyclindrical domains is performed by their interaction with a magneto-resistive element whose change in resistance is converted into a voltage by forcing a constant current through the element. ## **Applications** Magnetic bubble memories are presently used in portable terminals. as message recorders in telephone systems and as floppy disc replacements where the environment is hazardous to rotating memories. In addition, they are being considered for microprocessor mass storage applications, in word processing machines, in point-of-sale terminals where the small number of terminals can not justify a rotating memory, in data communication links, in programmable calculators, in diagnostic data logging for large computers, and in military and airborne applications where reliability is of prime importance. They are also being considered as cache between main memory and large capacity disc files to improve performance of the total system. # Physical Dimensions inches (millimeters) # Section 5 # **MOS EPROMs** Customer-reprogrammable read-only memory has made a remarkable impact upon the art of logic design. National's EPROMs make practical new applications of microprocessors. National is a volume production source of the products included here, and is developing larger EPROMs for tomorrow's applications. ## **MOS EPROMs** # MM1702A 2048-Bit (256 × 8) UV Erasable PROM #### **General Description** The MM1702A is a 256 word by 8-bit electrically programmable ROM ideally suited for uses where fast turn-around and pattern experimentation are important. The MM1702A undergoes complete programming and functional testing on each bit position prior to shipment, thus insuring 100% programmability. The MM1702AQ is packaged in a 24-pin dual-in-line package with a transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device. The MM1702AD is packaged in a 24-pin dual-in-line package with a metal lid and is not erasable. The circuitry of the MM1702A is entirely static; no clocks are required. A pin-for-pin metal mask programmed ROM, the MM1302 is ideal for large volume production runs of systems initially using the MM1702A. The MM1702A is fabricated with silicon gate technology. This low threshold technology allows the design and production of higher performance MOS circuits and provides a higher functional density on a monolithic chip than conventional MOS technologies. #### **Features** - Fast programming—30 seconds for all 2048 bits - All 2048 bits guaranteed programmable—100% factory tested - Fully decoded, 256 x 8 organization - Static MOS-no clocks required - Inputs and outputs DTL and TTL compatible - TRI-STATE® output—OR-tie capability - Simple memory expansion—chip select input lead - Direct replacement for the Intel 1702A ### **Block and Connection Diagrams** Order Number MM1702AQ See NS Package J24CQ #### Pin Names | A0-A7 | Address Inputs | |-----------------------------------------|-------------------| | <del>cs</del> | Chip Select Input | | D <sub>OUT 1</sub> - D <sub>OUT 8</sub> | Data Outputs | #### Pin Connections | MODE/PIN | 12 | 13 | 14 | 15 | 16 | 22 | 23 | |-------------|--------------------|-----------------|------|--------------------|---------------------------------------------|--------------------|--------------------| | | (V <sub>CC</sub> ) | (PROGRAM) | (CS) | (V <sub>BB</sub> ) | (V <sub>GG</sub> ) | (V <sub>CC</sub> ) | (V <sub>CC</sub> ) | | Read | V <sub>CC</sub> | V <sub>CC</sub> | GND | V <sub>CC</sub> | V <sub>GG</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | Programming | GND | Program Pulse | GND | V <sub>BB</sub> | Pulsed V <sub>GG</sub> (V <sub>IL4P</sub> ) | GND | GND | <sup>\*</sup>The external lead connections to the MM1702A differ, depending on whether the device is being programmed or used in read mode. (See following table.) In the programming mode, the data inputs are pins 4-11 respectively. ## Absolute Maximum Ratings (Note 1) Storage Temperature $-65^{\circ}$ C to $+125^{\circ}$ C Power Dissipation Read Operation Input Voltages and Supply Voltages with +0.5V to -20V Respect to V<sub>CC</sub> Program Operation rogram Operation Input Voltages and Supply Voltages with -48V Respect to V<sub>CC</sub> Lead Temperature (Soldering, 10 seconds) 300°C ## **Read Operation DC Characteristics** $T_A = 0^{\circ}$ C to +70°C, $V_{CC} = +5V \pm 5\%$ , $V_{DD} = -9V \pm 5\%$ , $V_{GG} = -9V \pm 5\%$ , unless otherwise noted. Typical values are at nominal voltages and $T_A = 25^{\circ}$ C. (Note 2) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------------------|-------| | ILI | Address and Chip Select<br>Input Load Current | V <sub>IN</sub> = 0.0V | | | 1 | μΑ | | ILO | Output Leakage Current | $V_{OUT} = 0.0V$ , $\overline{CS} = V_{CC} - 2$ | | | 1 ' | μΑ | | I <sub>DDO</sub> | Power Supply Current | $V_{GG} = V_{CC}, \overline{CS} = V_{CC} - 2$<br>$I_{OL} = 0.0 \text{ mA}, T_{A} = 25^{\circ}\text{C},$<br>(Note 2) | | 5 | 10 | mA | | I <sub>DD1</sub> | Power Supply Current | $\overline{\text{CS}} = \text{V}_{\text{CC}} - 2, \text{I}_{\text{OL}} = 0.0 \text{ mA},$ $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ | | 35 | 50 | mA | | I <sub>DD2</sub> | Power Supply Current | $\overline{\text{CS}}$ = 0.0, I <sub>OL</sub> = 0.0 mA, T <sub>A</sub> = 25°C | | 32 | 46 | mA | | I <sub>DD3</sub> | Power Supply Current | $\overline{\text{CS}} = \text{V}_{\text{CC}} - 2$ , $\text{I}_{\text{OL}} = 0.0 \text{ mA}$ ,<br>$\text{T}_{\text{A}} = 0^{\circ}\text{C}$ | | 38.5 | 60 | mA . | | I <sub>CF1</sub> | Output Clamp Current | $V_{OUT} = -1.0V, T_A = 0^{\circ}C$ | | 8 | 14 | mA · | | I <sub>CF2</sub> | Output Clamp Current | $V_{OUT} = -1.0$ , $T_A = 25^{\circ}C$ | | | 13 | mA | | I <sub>GG</sub> | Gate Supply Current | | | | 1 | μΑ | | V <sub>IL1</sub> | Input Low Voltage for TTL Interface | | -1.0 | | V <sub>CC</sub> -4.1 | V | | V <sub>IL2</sub> | Input Low Voltage for MOS Interface | | V <sub>DD</sub> | | V <sub>cc</sub> -6 | V | | V <sub>IH</sub> | Address and Chip<br>Select Input High<br>Voltage | | V <sub>cc</sub> -2 | | V <sub>CC</sub> +0.3 | V | | loL | Output Sink Current | V <sub>OUT</sub> = 0.45V | 1.6 | 4 | | mA | | I <sub>OH</sub> | Output Source Current | $V_{OUT} = 0.0V$ | -2.0 | | | mA | | VoL | Output Low Voltage | I <sub>OL</sub> = 1.6 mA | | -0.7 | 0.45 | V | | V <sub>0H</sub> | Output High Voltage | $I_{OH} = -100\mu A$ | 3.5 | 4.5 | | · V | Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Note 2: Power-Down Option: VGG may be clocked to reduce power dissipation. The average IDD will vary between IDD0 and IDD1 depending on the VGG duty cycle (see typical characteristics). For this option, please specify MM1702AL. ## **Read Operation AC Characteristics** $T_A = 0^{\circ} C$ to $+70^{\circ} C$ , $V_{CC} = +5 V \pm 5\%$ , $V_{DD} = -9 V \pm 5\%$ , $V_{GG} = -9 V \pm 5\%$ , unless otherwise noted. | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |-------------------|--------------------------------------------------------|-----|-----|-----|-------| | Freq. | Repetition Rate | | | 1 | MHz | | t <sub>OH</sub> | Previous Read Data Valid | | ı | 100 | ns | | tACC | Address to Output Delay | | 0.7 | 1 | μs | | t <sub>DVGG</sub> | Clocked V <sub>GG</sub> Set-Up (Note 1) | . 1 | | | μs | | t <sub>CS</sub> | Chip Select Delay | | | 100 | ns | | tco | Output Delay From CS | | | 900 | nș | | t <sub>oD</sub> | Output Deselect | - | | 300 | ns | | toHC | Data Out Hold in Clocked V <sub>GG</sub> Mode (Note 1) | | | 5 | μς | # Capacitance Characteristics T<sub>A</sub> = 25°C (Note 3) | SYMBOL | PARAMETER | COND | ITIONS | MIN | TYP | MAX | UNITS | |------------------|-----------------------------------------|-----------------|-----------------------------------------|-----|-----|---------|-------| | CIN | Input Capacitance | All Unused | V <sub>IN</sub> = V <sub>CC</sub> | | 8 | ,<br>15 | pF | | Соит | Output Capacitance | Pins Are | $\overline{\text{CS}} = V_{\text{CC}}$ | | 10 | 15 | pF | | C <sub>VGG</sub> | V <sub>GG</sub> Capacitance<br>(Note 1) | At ac<br>Ground | $V_{OUT} = V_{CC}$<br>$V_{GG} = V_{CC}$ | | | 30 | pF | Note 3: This parameter is periodically sampled and is not 100% tested. # **Read Operation Switching Time Waveforms** #### (a) Constant V<sub>GG</sub> Operation #### (b) Power-Down Option (Note 1) Note 1: The output will remain valid for $t_{OHC}$ as long as clocked $V_{GG}$ is at $V_{CC}$ . And address change may occur as soon as the output is sensed (clocked $V_{GG}$ may still be at $V_{CC}$ ). Data becomes invalid for the old address when clocked $V_{GG}$ is returned to $V_{GG}$ . Note 2: If $\overline{CS}$ makes a transition from $V_{1L}$ to $V_{1H}$ while clocked $V_{GG}$ is at $V_{GG}$ , then deselection of output occurs at $t_{GD}$ as shown in static operation with constant $V_{GG}$ . # Programming Operation DC Characteristics $T_A = 25^{\circ} C$ , $V_{CC} = 0V$ , $V_{BB} = 12V \pm 10\%$ , $\overline{CS} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|---------------------------------------------------------|----------------------------------------------------------------|-----|-----|-----|-------| | ILI1P | Address and Data Input<br>Load Current | V <sub>IN</sub> = -48V | | | 10 | mA | | t <sub>LI2P</sub> | Program and V <sub>GG</sub> Load<br>Current | V <sub>IN</sub> = -48V | | | 10 | mA | | I <sub>BB</sub> | V <sub>BB</sub> Supply Load Current | (Note 5) | | 10 | 100 | . mA | | I <sub>DDP</sub> | Peak I <sub>DD</sub> Supply Load<br>Current | $V_{DD} = V_{PROG} = -48V$<br>$V_{GG} = -35V \text{ (Note 4)}$ | | 200 | 300 | mA | | $V_{IHP}$ | Input High Voltage | | | | 0.3 | V | | VILTP | Pulsed Data Input Low<br>Voltage | | -46 | | -48 | . v | | $V_{IL2P}$ | Address Input Low Voltage | | -40 | | -48 | V | | VIL3P | Pulsed Input Low V <sub>DD</sub> and<br>Program Voltage | ·<br>· | -46 | | -48 | V | | V <sub>IL4P</sub> | Pulsed Input Low V <sub>GG</sub><br>Voltage | | -35 | | -40 | V | Note 4: $I_{DDP}$ flows only during $V_{DD}$ , $V_{GG}$ on time. $I_{DDP}$ should not be allowed to exceed 300 mA for greater than 100 $\mu$ s. Average power supply current $I_{DDP}$ is typically 40 mA at 20% duty cycle. Note 5: The VBB supply must be limited to 100 mA max current to prevent damage to the device. # Programming Operation AC Characteristics $T_A = 25^{\circ}C$ , $V_{CC} = 0V$ , $V_{BB} = 12V \pm 10\%$ , $\overline{CS} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|-------------------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|-------| | | Duty Cycle (V <sub>DD</sub> , V <sub>GG</sub> ) | | | | 20 | % | | $t_{\phi PW}$ | Program Pulse Width | V <sub>GG</sub> = -35V, V <sub>DD</sub> =<br>V <sub>PROG</sub> = -48V | | | 3 | ms | | $t_{\text{DW}}$ | Data Set-Up Time | · | 25 | | | μs | | t <sub>DH</sub> | Data Hold Time | | 10 | | | μs | | $t_{VW}$ | V <sub>DD</sub> , V <sub>GG</sub> Set-Up | | 100 | | | μs | | $t_{VD}$ | V <sub>DD</sub> , V <sub>GG</sub> Hold | | 10 | | 100 | μs | | tacw | Address Complement<br>Set-Up | (Note 6) | 25 | | | μs | | t <sub>ACH</sub> | Address Complement<br>Hold | (Note 6) | 25 | | | μs | | t <sub>ATW</sub> | Address True Set-Up | ·. | 10 | | | μs | | tATH | Address True Hold | | 10 | | | μs | Note 6: All 8 address bits must be in the complement state when pulsed VDD and VGG move to their negative levels. The addresses (0-255) must be programmed as shown in the timing diagram until data reads true, then over-programmed 4 times that amount. (Symbolized by x + 4x.) # 5 ## **Programming Operation Switching Time Waveforms** Conditions of Test: Input pulse rise and fall times \_ lus CS = OV ## **Typical Performance Characteristics** #### Operation of the MM1702A in Program Mode Initially, all 2048 bits of the ROM are in the "0" state (output low). Information is introduced by selectively programming "1's" (output high) in the proper bit locations. Word address selection is done by the same decoding circuitry used in the READ mode (see table for logic levels). All 8 address bits must be in the binary complement state when pulsed $V_{\rm DD}$ and $V_{\rm GG}$ move to their negative levels. The addresses must be held in their binary complement state for a minimum of $25\mu s$ after $V_{\rm DD}$ and $V_{\rm GG}$ have moved to their negative levels. The addresses must then make the transition to their true state a minimum of $10\mu s$ before the program pulse is applied. The addresses should be programmed in the sequence 0–255 for a minimum of 32 times. The eight output terminals are used as data inputs to determine the information pattern in the eight bits of each word. A low data input level (-48V) will program a "1" and a high data input level (ground) will leave a "0" (see table on page 4-4). All eight bits of one word are programmed simultaneously be setting the desired bit information patterns on the data input terminals. During the programming, $V_{\text{GG}},\,V_{\text{DD}}$ and the Program Pulse are pulsed signals. #### MM1702A Erasing Procedure The MM1702A may be erased by exposure to high intensity short-wave ultraviolet light at a wavelength of 2537Å. The recommended integrated dose (i.e., UV intensity x exposure time) is 6W sec/cm². Examples of ultraviolet sources which can erase the MM1702A in 10 to 20 minutes are the Model UVS-54 and Model S-52 short-wave ultraviolet lamps manufactured by Ultra-Violet Products, Inc. (5114 Walnut Grove Avenue, San Gabriel, California). The lamps should be used with- out short-wave filters, and the MM1702A to be erased should be placed about one inch away from the lamp tubes. There exists no absolute rule for erase time. Establish a worst case time required with the equipment. Then over-erase by a factor of 2, i.e., if the device appears erased after 8 minutes, continue exposure for an additional 16 minutes for a total of 24 minutes. (May be expressed as x + 2x.) # MM2708, MM2708-1 8192-Bit (1024 × 8) UV Erasable PROMs #### **General Description** The MM2708, MM2708-1 are high speed 8192 UV erasable and electrically reprogrammable EPROMs ideally suited for applications where fast turn-around and pattern experimentation are important requirements. The MM2708, MM2708-1 are packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the devices by following the programming procedure. These EPROMs are fabricated with the reliable, high volume, time proven, N-channel silicon gate technology. #### **Features** - 1024 x 8 organization - 800 mW max - Low power during programming - Access time MM2708, 450 ns; MM2708-1, 350 ns - Standard power supplies: 12V, 5V, -5V - Static—no clocks required - Inputs and outputs TTL compatible during both read and program modes - TRI-STATE® output ## **Block and Connection Diagrams** Order Number MM2708Q or MM2708Q-1 See NS Package J24CQ #### Pin Connection During Read or Program | MODE | | PIN NUMBER | | | | | | | |---------|---------------------------------|------------|-----------------|-----------------|-----------------|-----------------|-----|--| | WODE | 9-11, 13-17 12 18 19 20 | | | | | 21 | 24 | | | Read | DOUT | VSS | V <sub>SS</sub> | V <sub>DD</sub> | ۷ <sub>IL</sub> | V <sub>BB</sub> | Vcc | | | Program | DIN | VSS | Pulsed | $V_{DD}$ | VIHW | V <sub>BB</sub> | Vcc | | | | | | VIHP | | | | | | #### Pin Description A0-A9 Address inputs O1-O8 Data outputs CS/WE Chip select/write enable input #### Absolute Maximum Ratings (Note 1) Temperature Under Bias $-25^{\circ}$ C to $+85^{\circ}$ C Storage Temperature $-65^{\circ}$ C to $+125^{\circ}$ C VDD with Respect to VBB 20V to -0.3V VCC and VSS with Respect to VBB 15V to -0.3V All Input or Output Voltages with Respect to VBB During Read 15V to -0.3V CS/WE Input with Respect to VBB During Programming Program Input with Respect to VBB Power Dissipation 20V to -0.3V 35V to -0.3V 1.5 W Lead Temperature (Soldering, 10 seconds) 300°C #### **Read Operation** #### **DC Operating Characteristics** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ , $V_{DD} = 12V \pm 5\%$ , $V_{BB} = -5V \pm 5\%$ , $V_{SS} = 0V$ , unless otherwise noted, (Note 3) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|-----|--------------------|-------| | lLi . | Address and Chip Select Input<br>Sink Current | V <sub>IN</sub> = 5.25V or V <sub>IN</sub> = V <sub>IL</sub> | | 1 | 10 | μА | | ILO | Output Leakage Current | V <sub>OUT</sub> = 5.25V, <del>CS</del> /WE = 5V | | 1 | 10 | μΑ | | <sup>1</sup> DD | V <sub>DD</sub> Supply Current | Worst-Case Supply Currents, All Inputs<br>High, $\overline{CS}/WE = 5V$ , $T_A = 0^{\circ}C$ | | 44 | 65 | mA | | Icc | V <sub>CC</sub> Supply Current | Worst-Case Supply Currents, All Inputs<br>High, $\overline{CS}/WE = 5V$ , $T_A = 0^{\circ}C$ | : | 7 | 10 | mA | | IBB | V <sub>BB</sub> Supply Current | Worst-Case Supply Currents, All Inputs<br>High, $\overline{CS}/WE = 5V$ , $T_A = 0^{\circ}C$ | | 34 | 45 | mA | | VIL | Input Low Voltage | | V <sub>SS</sub> | | 0.65 | V | | ViH | Input High Voltage | | 3.0 | | V <sub>CC</sub> +1 | V | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = -100 μA | 3.7 | | | V | | V <sub>OH2</sub> | Output High Voltage | I <sub>OH</sub> = -1 <sub>.</sub> mA | 2.4 | , | | V | | VOL | Output Low Votlage | IOL = 1.6 mA | | | 0.45 | V | | PD | Power Dissipation | | | | 800 | mW | #### AC Electrical Characteristics $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ , $V_{DD} = 12V \pm 5\%$ , $V_{BB} = -5V \pm 5\%$ , $V_{SS} = 0V$ , unless otherwise noted | SYMBOL | PARAMETER | CONDITIONS | | MM2708 | | 708-1 | UNITS | |----------|-------------------------------|-------------------------------------------------------------------------------|-----|--------|-----|-------|-------| | STIVIBUL | PANAMETER . | CONDITIONS | MIN | MAX | MIN | MAX | UNITS | | tACC | Address to Output Delay | Output Load: 1 TTL Gate and CL = 100 pF, | | 450 | | 350 | ns | | tCO | Chip Select to Output Delay | Input Rise and Fall Times ≤ 20 ns: Timing Measurement Reference Levels: 0.8V | | 120 | | 120 | ns | | tDF | Chip Deselect to Output Delay | and 2.8V for Inputs; 0.8V and 2.4V for | 0 | 120 | | 120 | ns | | tOH_ | Address to Output Hold | Outputs, Input Pulse Levels: 0.65V to 3V | 0 | | 0 | | ns | | CAPACI | TANCE (Note 2) | <u> </u> | | | | | | | CIN | Input Capacitance | V <sub>IN</sub> = 0V, T <sub>A</sub> = 25°C, f = 1 MHz | | 6 | | 6 | pF | | COUT | Output Capacitance | V <sub>OUT</sub> = 0V, T <sub>A</sub> = 25°C, f = 1 MHz | | 12 | | 12 | pF | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Capacitance is guaranteed by periodic testing. TA = 25°C, f = 1 MHz Note 3: Typical conditions are for operation at: $T_A = 25^{\circ}C$ , $V_{CC} = 5V$ , $V_{DD} = 12V$ , $V_{BB} = -5V$ , and $V_{SS} = 0V$ . #### **Switching Time Waveforms** ### **Programming Instructions** Initially, and after each erasure, all bits of the MM2708, MM2708-1 are in the "1" state (output high). Inforation is introduced by selectively programming "0" into the desired bit locations. A programmed "0" can only be changed to a "1" by UV erasure. The circuit is set up for programming operation by raising the CE/WE input (pin 20) to +12V. The word address is selected in the same manner as in the read mode. Data to be programmed are presented, 8 bits in parallel, to the data output lines (O1–O8). Logic levels for address and data lines and the supply voltages are the same as for the read mode. After address and data set up, one program pulse per address is applied to the program input (pin 18). One pass through all addresses is defined as a program loop. The number of loops (N) required is a function of the program pulse width (tp $_{\rm W}$ ) according to N x tp $_{\rm W}$ > 100 ms. The width of the program pulse is from 0.1 to 1 ms. The number of loops (N) is from a minimum of 100 (tpW = 1 ms) to greater than 1000 (tpW = 0.1 ms). There must be N successive loops through all 1024 addresses. It is not permitted to apply N program pulses to an address and then change to the next address to be programmed. Caution should be observed regarding the end of a program sequence. The $\overline{\text{CS}}/\text{WE}$ falling edge transition must occur before the first address transition when changing from a program to a read cycle. The program pin should also be pulled down to V<sub>ILP</sub> with an active instead of a passive device. This pin will source a small amount of current (I<sub>IPL</sub>) when $\overline{\text{CS}}/\text{WE}$ is at V<sub>IHW</sub> (12V) and the program pulse is at V<sub>ILP</sub>. ### **Programming Characteristics** $T_A = 25^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ , $V_{DD} = 12V \pm 5\%$ , $V_{BB} = -5V \pm 5\%$ , $V_{SS} = 0V$ , unless otherwise noted ## **DC Programming Characteristics** | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|-----|--------------------|-------| | LI | Address and CS/WE Input Sink Current | V <sub>IN</sub> = 5.25V | | | 10 | μΑ | | IPL | Program Pulse Source Current | | | | 3 | mA | | IPH | Program Pulse Sink Current | | | | 20 | mA | | lDD | V <sub>DD</sub> Supply Current | Worst-Case Supply Currents, All Inputs High, $\overline{\text{CS}}/\text{WE} = 5\text{V}$ , $T_{A} = 0^{\circ}\text{C}$ | | 44 | 65 | mA | | Icc | V <sub>CC</sub> Supply Current | Worst-Case Supply Currents, All Inputs High, $\overline{\text{CS}}/\text{WE} = 5\text{V}$ , $T_{\text{A}} = 0^{\circ}\text{C}$ | | 7 | 10 | mA | | IBB | V <sub>BB</sub> Supply Current | Worst-Case Supply Currents, All Inputs High, $\overline{\text{CS}}/\text{WE} = 5\text{V}$ , $T_{A} = 0^{\circ}\text{C}$ | | 34 | 45 | mA | | VIL | Input Low Level (Except<br>Program) | | VSS | | 0.65 | V | | VIH | Input High Level, All<br>Addresses and Data | | 3.0 | | V <sub>CC</sub> +1 | V | | VIHW | CS/WE Input High Level | Referenced to VSS | 11.4 | | 12.6 | ٧ | | VIHP | Program Pulse High Level | Referenced to VSS | 25 | | 27 | ٧ | | VILP | Program Pulse Low Level | VIHP - VILP = 25V Min | VSS | | 1 | V | # **AC Programming Characteristics** | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------|-------------------------------------|------------|-----|-----|-----|-------| | tAS | Address Set-Up Time | | 10 | , | | μς | | tcss | CS/WE Set-Up Time | | 10 | - | | μs | | tDS | Data Set-Up Time | | 10 | | | μs | | tAH | Address Hold Time | | 1 | | | μs | | tCH | CS/WE Hold Time | | 0.5 | , | | μs | | tDH | Data Hold Time | | 1 | | | μs | | tDF | Chip Deselect to Output Float Delay | | 0 | | 120 | μs | | tDPR | Program to Read Delay | | | | 10 | μς | | tpW | Program Pulse Width | | 0.1 | | 1.0 | ms | | tPR | Program Pulse Rise Time | | 0.5 | | 2.0 | μs | | tPF | Program Pulse Fall Time | | 0.5 | | 2.0 | μs | # **Programming Waveforms** Note 1: The CS/WE transition must occur after the program pulse transition and before the address transition. Note 2: Numbers in parentheses indicate minimum timing in microseconds unless otherwise specified. #### **Functional Description** #### **ERASING** The MM2708 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the MM2708 be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight can also cause temporary functional failure. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. An ultraviolet source of 2537 Å yielding a total integrated dosage of 15 watt-seconds/cm<sup>2</sup> is required. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000 $\mu$ W/cm<sup>2</sup> power rating is used. The MM2708 to be erased should be placed 1 inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1 inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance is changed, or the lamp is aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components and system plete erasure was the basic problem. ## **Typical AC Performance Characteristics** # National Semiconductor ## **MOS EPROMs** # MM2716 16,384-Bit (2048 × 8) UV Erasable PROM ### **General Description** The MM2716 is a high speed 16k UV erasable and electrically reprogrammable EPROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements. The MM2716 is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure. This EPROM is fabricated with the reliable, high volume, time proven, N-channel silicon gate technology. #### **Features** - 2048 x 8 organization - 525 mW max active power, 132 mW max standby power - Low power during programming - Access time—MM2716, 450 ns; MM2716-1, 350 ns; MM2716-2, 390 ns - Single 5V power supply - Static-no clocks required - Inputs and outputs TTL compatible during both read and program modes - TRI-STATE® output #### **Block and Connection Diagrams \*** Order Number MM2716Q, MM2716Q-1 or MM2716Q-2 See NS Package J24CQ #### Pin Connection During Read or Program | | | PIN NAME/NUMBER | | | | | | | |---------|-----------------------|-----------------|-----------|-----------|------------------------|--|--|--| | MODE | CE/PGM<br>(E/P)<br>18 | OE<br>(G)<br>20 | VPP<br>21 | VCC<br>24 | OUTPUTS<br>9-11, 13-17 | | | | | Read | VIL | VIL | 5 | 5 | DOUT | | | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | 5 | DIN | | | | \*Symbols in parentheses are proposed industry standard #### Pin Names VSS A0-A10 O0-O7 (Q0-Q7) CE/PGM (E/P) OE (G) VPP VCC Address Inputs Data Outputs Chip Enable/Program Output Enable Read 5V, Program 25V Power (5V) Ground #### Absolute Maximum Ratings (Note 1) Temperature Under Bias Storage Temperature -25°C to +85°C -65°C to +125°C All Input or Output Voltages with Respect to VSS (except VPP) 6V to -0.3V 1.5 W 300°C VPP Supply Voltage with Respect 26.5V to -0.3V Power Dissipation Lead Temperature (Soldering, 10 seconds) # READ OPERATION (Note 2) # **DC Operating Characteristics** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , VCC = 5V ±5%, (VCC = 5V ±10% for MM2716-1), VPP = VCC ±0.6V (Note 3), VSS = 0V, unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------|------------------------------|---------------------------|-----|-----|---------------------|-------| | ILI | Input Current | VIN = 5.25V or VIN = VIL | | | . 10 | μА | | ILO | Output Leakage Current | VOUT = 5.25V, CE/PGM = 5V | | | 10 | μΑ | | . IPP1 | VPP Supply Current | VPP = 5.85V | | | 5 | mA | | ICC1 | VCC Supply Current (Standby) | CE/PGM = VIH, OE = VIL | | 10 | 25 | mA | | ICC2 | VCC Supply Current (Active) | CE/PGM = OE = VIL | | 57 | 100 | mA | | VIL | Input Low Voltage | | 0.1 | | 0.8 | V | | VIH | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | V | | VOH | Output High Voltage | IOH = 400 μA | 2.4 | | | V | | VOL | Output Low Voltage | IOL = 2.1 mA | | | 0.45 | V | #### AC Characteristics (Note 4) $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , VCC = 5V $\pm 5\%$ , (VCC = 5V $\pm 10\%$ for MM2716-1), VPP = VCC $\pm 0.6$ V (Note 3), VSS = 0V, unless otherwise noted. | SYMI | BOL | PARAMETER | CONDITIONS | MM2716 | | MM2716-1 | | MM2716-2 | | UNITS | |-----------------|----------|-----------------------------------|-------------------|--------|-----|----------|-----|----------|-----|-------| | ALTERNATE | STANDARD | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | tACC | TAVQV | Address to Output Delay | CE/PGM = OE = VIL | | 450 | | 350 | | 390 | ns | | tCE | TELQV | CE to Output Delay | OE = VIL | | 450 | | 350 | | 390 | ns | | <sup>t</sup> OE | TGLQV | Output Enable to Output Delay | CE/PGM = VIL | | 120 | | 120 | | 120 | ns | | tDF | TGHQZ | Output Enable High to Output Hi-Z | CE/PGM = VIL | 0 | 100 | 0 | 100 | 0 | 100 | ns | | tOH | TAXQX | Address to Output Hold | CE/PGM = OE = VIL | 0 | | 0 | | 0 | | ns | | tOD | TEHQZ | CE to Output Hi-Z | OE = VIL | 0 | 100 | 0 | 100 | 0 | 100 | ns | #### Capacitance (Note 5) $T_A = 25^{\circ}C$ , f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP | MAX | UNITS | |--------|--------------------|------------|-----|-----|-------| | CI | Input Capacitance | VIN = 0V | 4 | 6 | pF | | со | Output Capacitance | VOUT = 0V | 8 | 12 | pF | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Typical conditions are for operation at: $T_A = 25^{\circ}$ C, VCC = 5V, VPP = VCC, and VSS = 0V. Note 3: VPP may be connected to VCC except during program. The ±0.6V tolerance allows a circuit to switch VPP between the read voltage and the program voltage. Note 4: Output load: 1 TTL gate and CL = 100 pF. Input rise and fall times $\leq$ 20 ns. Note 5: Capacitance is guaranteed by periodic testing. # Switching Time Waveforms \* <sup>\*</sup>Symbols in parentheses are proposed industry standard #### PROGRAM OPERATION ## DC Electrical Characteristics and Operating Conditions (Notes 1 and 2) $(T_A = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |--------|------------------------------------------------------|------|-----|---------|-------| | ILI | Input Leakage Current (Note 3) | | | 10 | μΑ | | VIL | Input Low Level | -0.1 | | 0.8 | ٧ | | VIH | Input High Level | 2.0 | | VCC + 1 | ٧ | | ICC | VCC Power Supply Current | | | 100 | mA | | IPP1 | VPP Supply Current (Note 4) | | | 5 | mA | | IPP2 | VPP Supply Current During Programming Pulse (Note 5) | | | 30 | mA | ## AC Characteristics and Operating Conditions (Notes 1, 2, and 6) $(T_A = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | SYMI | BOL | | | | | | |-----------------|----------|------------------------------------------------|-----|-----|-----|-------| | ALTERNATE | STANDARD | PARAMETER | MIN | TYP | MAX | UNITS | | t <sub>AS</sub> | TAVPH | Address Setup Time | 2 | | | μς | | tos | TGHPH | OE Setup Time | 2 | | | μs | | tDS | TDVPH | Data Setup Time | 2 | | | μs | | t <sub>AH</sub> | TPLAX | Address Hold Time | 2 | | | μs | | tOH | TPLGX | OE Hold Time | 2 | | | μs | | tDH | TPLDX | Data Hold Time | 2 | | | μs | | tDF | TGHQZ | Chip Disable to Output Float<br>Delay (Note 4) | 0 | | 100 | ns | | tCE | TGLQV | Chip Enable to Output Delay (Note 4) | | | 120 | ns | | tpW | TPHPL | Program Pulse Width | 45 | 50 | 55 | ms | | tpR | TPH1PH2 | Program Pulse Rise Time | 5 | | | ns | | tpF | TPL2PL1 | Program Pulse Fall Time | 5 | | | ns | Note 1: VCC must be applied at the same time or before VPP and removed after or at the same time as VPP. To prevent damage to the device it must not be inserted into a board with power applied. Note 2: Care must be taken to prevent overshoot of the VPP supply when switching to +25V. Note 3: $0.45V \le VIN \le 5.25V$ . Note 4: $\overline{\text{CE}}/\text{PGM} = \text{VIL}$ , VPP = VCC + 0.6V. Note 5: VPP = 26V. Note 6: Transition times $\leq$ 20 ns unless noted otherwise. 5 # Timing Diagram \* #### Program Mode ## **Functional Description** #### **DEVICE OPERATION** The MM2716 has 3 modes of operation in the normal system environment. These are shown in Table I. #### Read Mode The MM2716 read operation requires that $\overline{OE}$ = VIL, $\overline{CE}/PGM$ = VIL and that addresses A0—A10 have been stabilized. Valid data will appear on the output pins after tACC, tOE or tCE times (see Switching Time Waveforms) depending on which is limiting. #### **Deselect Mode** The MM2716 is deselected by making $\overline{OE}$ = VIH. This mode is independent of $\overline{CE}/PGM$ and the condition of the addresses. The outputs are Hi-Z when $\overline{OE}$ = VIH. This allows OR-tying 2 or more MM2716's for memory expansion. #### Standby Mode (Power Down) The MM2716 may be powered down to the standby mode by making CE/PGM = VIH. This is independent of OE and automatically puts the outputs in their Hi-Z state. The power is reduced to 25% (132 mW max) of the normal operating power. VCC and VPP must be maintained at 5V. Access time at power up remains either tACC or tCE (see Switching Time Waveforms). #### **PROGRAMMING** The MM2716 is shipped from National completely erased. All bits will be at a "1" level (output high) in this initial state and after any full erasure. Table II shows the 3 programming modes. TABLE I. OPERATING MODES (VCC = VPP = 5V) | | PIN NAME/NUMBER | | | | | | | |----------|-----------------|------------|-------------|--|--|--|--| | MODE | CE/PGM<br>(E/P) | ŌĒ<br>(Ĝ) | оитритѕ | | | | | | | 18 | 20 | 9-11, 13-17 | | | | | | Read | VIL | VIL | DOUT | | | | | | Deselect | Don't Care | VIH | Hi-Z | | | | | | Standby | VIH | Don't Care | Hi-Z | | | | | TABLE II. PROGRAMMING MODES (VCC = 5V) | | PIN NAME/NUMBER | | | | | | |-----------------|----------------------|-----------|-------|-------------|--|--| | MODE | CE/PGM<br>(E/P) | OE<br>(G) | VPP | оитритѕ о | | | | | 18 | 20 | 21 | 9–11, 13–17 | | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | DIN | | | | Program Verify | VIL | VIL | 25(5) | DOUT | | | | Program Inhibit | VIL | VIH | 25 | Hi-Z | | | <sup>\*</sup>Symbols in parentheses are proposed industry standard #### Functional Description (Continued) #### **Program Mode** The MM2716 is programmed by introducing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the chip enable pin. All input voltage levels, including the program pulse on chip enable are TTL compatible. The programming sequence is: With VPP = 25V, VCC = 5V, $\overline{OE}$ = VIH and $\overline{CE}/PGM$ = VIL, an address is selected and the desired data word is applied to the output pins. (VIL = "0" and VIL = "1" for both address and data.) After the address and data signals are stable the program pin is pulsed from VIL to VIH with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A high level (VIH or higher) *must not* be maintained longer than tPW(MAX) on the program pin during programming. MM2716's may be programmed in parallel with the same data in this mode. #### **Program Verify Mode** The programming of the MM2716 may be verified either 1 word at a time during the programming (as shown in the timing diagram) or by reading all of the words out at the end of the programming sequence. This can be done with VPP = 25V (or 5V) in either case. #### Program Inhibit Mode The program inhibit mode allows programming several MM2716's simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the MM2716 may be paralleled. Pulsing the program pin (from VIL to VIH) will program a unit while inhibiting the program pulse to <u>a unit will</u> keep it from being programmed and keeping $\overline{OE}$ = VIH will put its outputs in the Hi-Z state. #### ERASING . The MM2716 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the MM2716 be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight can also cause temporary functional failure. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. An ultraviolet source of 2537 Å yielding a total integrated dosage of 15 watt-seconds/cm<sup>2</sup> is required. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000 $\mu$ W/cm<sup>2</sup> power rating is used. The MM2716 to be erased should be placed 1 inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1 inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance is changed, or the lamp is aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem. ## MOS EPROMS PRELIMINARY # MM2716E 16,384-Bit (2048 $\times$ 8) UV Erasable PROM Extended Temperature Range ## **General Description** The MM2716E is a high speed 16k UV erasable and electrically reprogrammable EPROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements. The MM2716E is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure. This EPROM is fabricated with the reliable, high volume, time proven, N-channel silicon gate technology. #### **Features** - -40°C to +85°C - 2048 x 8 organization - 550 mW max active power, 137.5 mW max standby power - Low power during programming - Access time 450 ns - Single 5V ±10% power supply - Static—no clocks required - Inputs and outputs TTL compatible during both read and program modes - TRI-STATE® output # **Block and Connection Diagrams\*** #### Pin Connection During Read or Program | | PIN NAME/NUMBER | | | | | | |---------|-----------------------|-----------------|-----------|-----------|------------------------|--| | MODE | CE/PGM<br>(E/P)<br>18 | OE<br>(G)<br>20 | VPP<br>21 | VCC<br>24 | OUTPUTS<br>9-11, 13-17 | | | Read | VIL | VIL | 5 | 5 | DOUT | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | 5 | DIN | | \*Symbols in parentheses are proposed industry standard #### Order Number MM2716QE See NS Package J24CQ #### Pin Names A0-A10 Address Inputs O0-O7 (Q0-Q7) Data Outputs CE/PGM (E/P) Chip Enable/Program OE (G) Output Enable VPP Read 5V, Program 25V VCC Power (5V) VSS Ground ### **Absolute Maximum Ratings (Note 1)** Temperature Under Bias Storage Temperature VPP Supply Voltage with Respect to VSS -50°C to +100°C -65°C to +125°C 26.5V to -0.3V All Input or Output Voltages with Respect to VSS (except VPP) Power Dissipation Lead Temperature (Soldering, 10 seconds) 6V to -0.3V 1.5 W 300°C #### **READ OPERATION** (Note 2) ## **DC Operating Characteristics** $T_A = -40^{\circ}$ C to +85°C, VCC = 5V ±10%, VPP = VCC ±0.6V (Note 3), VSS = 0V, unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------|------------------------------|--------------------------|------|-----|---------------------|-------| | ILI | Input Current | VIN = 5.5V or VIN = VIL | | | 10 | μА | | ILO | Output Leakage Current | VOUT = 5.5V, CE/PGM = 5V | | | 10 | μА | | IPP1 | VPP Supply Current | VPP = 6.1V | | | 5 | mA | | ICC1 | VCC Supply Current (Standby) | CE/PGM = VIH, OE = VIL | | 10 | 25 | mA | | ICC2 | VCC Supply Current (Active) | CE/PGM = OE = VIL | | 57 | 100 | mA | | VIL | Input Low Voltage | | -0.1 | 1 | 0.8 | V | | VIH | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | V | | voн | Output High Voltage | IOH = -400 μA | 2.4 | | | · v | | VOL | Output Low Voltage | IOL = 2.1 mA | | | 0.45 | V | #### AC Characteristics (Note 4) $T_A = -40^{\circ}$ C to +85°C, VCC = 5V ±10%, VPP = VCC ±0.6V (Note 3), VSS = 0V, unless otherwise noted. | SYMBOL | | PARAMETER | CONDITIONS | MIN | MAX | UNITS | | |------------------|----------|-----------------------------------|-------------------|---------|-------|-------|--| | ALTERNATE | STANDARD | | CONDITIONS | IVIIIV | IVIAX | ONTS | | | <sup>t</sup> ACC | TAVQV | Address to Output Delay | CE/PGM = OE = VIL | | 450 | ns | | | tCE | TELQV | E to Output Delay | OE = VIL | | 450 | ns | | | <sup>†</sup> OE | TGLQV | Output Enable to Output Delay | CE/PGM = VIL | ******* | 120 | ns | | | tDF | TGHQZ | Output Enable High to Output Hi-Z | CE/PGM = VIL | 0 | 100 | ns | | | tОН | XQXAT | Address to Output Hold | CE/PGM = OE = VIL | 0 | | ns | | | tOD | TEHQZ | E to Output Hi-Z | OE = VIL | 0 | 100 | ns | | # Capacitance (Note 5) $T_A = 25^{\circ}C$ , f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP | MAX | UNITS | |--------|--------------------|------------|-----|-----|-------| | CI | Input Capacitance | VIN = 0V | 4 | 6 | pF | | со | Output Capacitance | VOUT = 0V | 8 | 12 | pF | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Typical conditions are for operation at: $T_A = 25^{\circ}$ C, VCC = 5V, VPP = VCC, and VSS = 0V. Note 3: VPP may be connected to VCC except during program. The ±0.6V tolerance allows a circuit to switch VPP between the read voltage and the program voltage. Note 4: Output load: 1 TTL gate and CL = 100 pF. Input rise and fall times $\leq$ 20 ns. Note 5: Capacitance is guaranteed by periodic testing. # **Switching Time Waveforms\*** OUTPUT VOL: \*Symbols in parentheses are proposed industry standard VALID Read Cycle (OE = VIL) ### **PROGRAM OPERATION** # DC Electrical Characteristics and Operating Conditions (Notes 1 and 2) $(T_A = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |--------|---------------------------------------------------------|------|-----|---------|-------| | ILI | Input Leakage Current (Note 3) | | | 10 | μΑ | | VIL | Input Low Level | -0.1 | | 0.8 | ٧ | | VIH | Input High Level | 2.0 | | VCC + 1 | V | | ICC | VCC Power Supply Current | | | 100 | mA | | IPP1 | VPP Supply Current (Note 4) | | | 5 | mA | | IPP2 | VPP Supply Current During<br>Programming Pulse (Note 5) | | | 30 | mA | ## AC Characteristics and Operating Conditions (Notes 1, 2, and 6) $(T_A = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | SYMBOL | | PARAMETER | MIN TY | | YP MAX | UNITS | | |-----------------|----------|------------------------------------------------|--------|-----|--------|-------|--| | ALTERNATE | STANDARD | FANAMETER | , will | ''' | IVIAA | UNITS | | | tAS | TAVPH | Address Setup Time | 2 | | | μs | | | tOS | TGHPH | OE Setup Time | 2 | | | μs | | | tDS | TDVPH | Data Setup Time | 2 - | | | μs | | | t <sub>AH</sub> | TPLAX | Address Hold Time | 2 | | | μs | | | tОН | TPLGX | OE Hold Time | 2 | | | μs | | | tDH | TPLDX | Data Hold Time | 2 | | | μs | | | tDF | TGHQZ | Chip Disable to Output Float<br>Delay (Note 4) | 0 | | 100 | ns | | | tCE | TGLQV | Chip Enable to Output Delay (Note 4) | | | 120 | ns | | | tpW | TPHPL | Program Pulse Width | 45 | 50 | 55 | ms | | | tpR | TPH1PH2 | Program Pulse Rise Time | 5 | | | ns | | | tpF | TPL2PL1 | Program Pulse Fall Time | 5 | | | ns | | Note 1: VCC must be applied at the same time or before VPP and removed after or at the same time as VPP. To prevent damage to the device it must not be inserted into a board with power applied. Note 2: Care must be taken to prevent overshoot of the VPP supply when switching to +25V. Note 3: $0.45V \le VIN < 5.25V$ . Note 4: $\overline{CE}/PGM = VIL, VPP = VCC + 0.6V.$ Note 5: VPP = 26V. Note 6: Transition times $\leq$ 20 ns unless noted otherwise. **DEVICE OPERATION** The MM2716¢ has 3 modes of operation in the normal system environment. These are shown in Table I. #### Read Mode The MM2716E read operation requires that $\overline{OE}$ = VIL, $\overline{CE}/PGM$ = VIL and that addresses A0-A10 have been stabilized. Valid data will appear on the output pins after tACC, tOE, tCE times (see Switching Time Waveforms) depending on which is limiting. #### Deselect Mode The MM2716E is deselected by making $\overline{OE}$ = VIH. This mode is independent of $\overline{CE}/PGM$ and the condition of the addresses. The outputs are Hi-Z when $\overline{OE}$ = VIH. This allows OR-tying 2 or more MM2716Es for memory expansion. #### Standby Mode (Power Down) The MM2716E <u>may</u> be powered down to the standby mode by making $\overline{\text{CE}}/\text{PGM} = \text{VIH}$ . This is independent of $\overline{\text{OE}}$ and automatically puts the outputs in their Hi-Z state. The power is reduced to 25% (150 mW max) of the normal operating power. VCC and VPP must be maintained at 5V. Access time at power up remains either $t_{ACC}$ or $t_{CE}$ (see Switching Time Waveforms). #### **PROGRAMMING** The MM2716E is shipped from National completely erased. All bits will be at a "1" level (output high) in this initial state and after any full erasure. Table II shows the 3 programming modes. TABLE I. OPERATING MODES (VCC = VPP = 5V) | | PIN NAME/NUMBER | | | | | |----------|-----------------|------------|-------------|--|--| | MODE | CE/PGM<br>(E/P) | OE<br>(G) | OUTPUTS | | | | | 18 | 20 | 9-11, 13-17 | | | | Read | VIL | VIL | DOUT | | | | Deselect | Don't Care | VIH | Hi-Z | | | | Standby | VIH | Don't Care | Hi-Z | | | TABLE II. PROGRAMMING MODES (VCC = 5V) | | PIN NAME/NUMBER | | | | | | |-----------------|----------------------|-----------|-------|-------------|--|--| | MODE | CE/PGM<br>(E/P) | OE<br>(G) | VPP | оитритѕ о | | | | | 18 | 20 | 21 | 9-11, 13-17 | | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | DIN | | | | Program Verify | VIL | VIL | 25(5) | DOUT | | | | Program Inhibit | VIL | VIH | 25 | Hi-Z | | | <sup>\*</sup>Symbols in parentheses are proposed industry standard # Functional Description (Continued) #### Program Mode The MM2716E is programmed by introducing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the chip enable pin. All input voltage levels, including the program pulse on chip-enable are TTL compatible. The programming sequence is: With VPP = 25V, VCC = 5V, $\overline{OE}$ = VIH and $\overline{CE}/PGM$ = VIL, an address is selected and the desired data word is applied to the output pins. (VIL = "0" and VIH = "1" for both address and data.) After the address and data signals are stable the program pin is pulsed from VIL to VIH with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A high level (VIH or higher) *must not* be maintained longer than tpW(MAX) on the program pin during programming. MM2716Es may be programmed in parallel with the same data in this mode. #### Program Verify Mode The programming of the MM2716E may be verified either 1 word at a time during the programming (as shown in the timing diagram) or by reading all of the words out at the end of the programming sequence. This can be done with VPP = 25V (or 5V) in either case. #### Program Inhibit Mode The program inhibit mode allows programming several MM2716Es simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the MM2716E may be paralleled. Pulsing the program pin (from VIL to VIH) will program a unit while inhibiting the program pulse to a unit will keep it from being programmed and keeping $\overline{OE}$ = VIH will put its outputs in the Hi-Z state. #### **ERASING** The MM2716E is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the MM2716E be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight (any intense light) can cause temporary functional failure due to generation of photo current. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. An ultraviolet source of 2537 Å yielding a total integrated dosage of 15 watt-seconds/cm² is required. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000 $\mu\text{W/cm}^2$ power rating is used. The MM2716E to be erased should be placed 1 inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1 inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance is changed, or the lamp is aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem. # National Semiconductor # MOS EPROMs # MM2716M 16,384-Bit (2048 $\times$ 8) UV Erasable PROM Military Temperature Range #### **General Description** The MM2716M is a high speed 16k UV erasable and electrically reprogrammable EPROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements. The MM2716M is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erast the bit pattern. A new pattern can then be written into the device by following the programming procedure. This EPROM is fabricated with the reliable, high volume, time proven, N-channel silicon gate technology. #### **Features** - -55°C to +125°C - 2048 x 8 organization - 632 mW max active power, 150 mW max standby power - Low power during programming - Access time 450 ns - Single 5V ±10% power supply - Static—no clocks required - Inputs and outputs TTL compatible during both read and program modes - TRI-STATE® output # **Block and Connection Diagrams \*** **Dual-In-Line Package** #### Pin Connection During Read or Program | | PIN NAME/NUMBER | | | | | | | |---------|-----------------------|-----------------|-----|-----------|------------------------|--|--| | MODE | CE/PGM<br>(E/P)<br>18 | OE<br>(G)<br>20 | VPP | VCC<br>24 | OUTPUTS<br>9-11, 13-17 | | | | ļ | 10 | 1-20 | | | 3 11, 10 17 | | | | Read | VIL | VIL | 5 | 5 | DOUT | | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | 5 | DIN | | | ${}^{*}$ Symbols in parentheses are proposed industry standard #### Order Number MM2716QM See NS Package J24CQ Pin Names A0-A10 $\begin{array}{c} O_0-O_7 \; (\Omega 0-\Omega 7) \\ \hline CE/PGM \; (\overline{E}/P) \\ \hline OE \; (\overline{G}) \\ \hline VPP \\ VCC \\ VSS \\ \end{array}$ Address Inputs Data Outputs Chip Enable/Program Output Enable Read 5V, Program 25V Power (5V) Ground ## Absolute Maximum Ratings (Note 1) Temperature Under Bias Storage Temperature VPP Supply Voltage with Respect to VSS -65°C to +125°C -65°C to +125°C 26.5V to -0.3V All Input or Output Voltages with Respect to VSS (except VPP) Power Dissipation Lead Temperature (Soldering, 10 seconds) 6V to --0.3V 1.5 W 300°C #### **READ OPERATION** (Note 2) ## **DC Operating Characteristics** $T_A = -55^{\circ}$ C to +125°C, VCC = 5V ±10%, VPP = VCC ±0.6V (Note 3), VSS = 0V, unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------|------------------------------|--------------------------|------|-----|---------------------|-------| | ILI | Input Current | VIN = 5.5V or VIN = VIL | | | 10 | μΑ | | ILO | Output Leakage Current | VOUT = 5.5V, CE/PGM = 5V | | | 10 | μΑ | | IPP1 | VPP Supply Current | VPP = 6.1V | | | 5 | mA | | ICC1 | VCC Supply Current (Standby) | CE/PGM = VIH, OE = VIL | | 10 | 30 | mA | | ICC2 | VCC Supply Current (Active) | CE/PGM = OE = VIL | | 57 | 115 | mA | | VIL | Input Low Voltage | | -0.1 | | 0.8 | V | | VIH | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | > | | VOH | Output High Voltage | IOH = -400 μA | 2.4 | | | > | | VOL | Output Low Voltage | IOL = 2.1 mA | | ] | 0.45 | > | #### AC Characteristics (Note 4) $T_A = -55^{\circ}$ C to +125 $^{\circ}$ C, VCC = 5V ±10%, VPP = VCC ±0.6V (Note 3), VSS = 0V, unless otherwise noted. | SYMBOL | | PARAMETER | CONDITIONS | MIN | MAX | UNITS | |------------------|----------|-----------------------------------|-------------------|--------|-----|-------| | ALTERNATE | STANDARD | | CONDITIONS | 191114 | WAX | ONTIS | | <sup>t</sup> ACC | TAVQV | Address to Output Delay | CE/PGM = OE = VIL | | 450 | ns | | †CE | TELQV | E to Output Delay | OE = VIL | | 450 | ns | | tOE | TGLQV | Output Enable to Output Delay | CE/PGM = VIL | | 150 | ns | | <sup>t</sup> DF | TGHQZ - | Output Enable High to Output Hi-Z | CE/PGM = VIL | 0 | 130 | ns | | tOH | TAXQX | Address to Output Hold | CE/PGM = OE = VIL | 0 | | ns | | tOD | TEHQZ | E to Output Hi-Z | ŌĒ = VIL | 0 | 130 | ns | # Capacitance (Note 5) $T_A = 25^{\circ}C$ , f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP | MAX | UNITS | |--------|--------------------|------------|-----|-----|-------| | CI | Input Capacitance | VIN = 0V | 4 | 6 | ρF | | со | Output Capacitance | VOUT = 0V | 8 | 12 | pF | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Typical conditions are for operation at: $T_A = 25^{\circ}$ C, VCC = 5V, VPP = VCC, and VSS = 0V. Note 3: VPP may be connected to VCC except during program. The ±0.6V tolerance allows a circuit to switch VPP between the read voltage and the program voltage. Note 4: Output load: 1 TTL gate and CL = 100 pF. Input rise and fall times < 20 ns. Note 5: Capacitance is guaranteed by periodic testing. # Switching Time Waveforms\* <sup>\*</sup>Symbols in parentheses are proposed industry standard # **PROGRAM OPERATION** # DC Electrical Characteristics and Operating Conditions (Notes 1 and 2) $(T_A = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |--------|------------------------------------------------------|------|-----|---------|-------| | ILI | Input Leakage Current (Note 3) | | | 10 | μΑ | | VIL | Input Low Level | -0.1 | | 0.8 | V | | VIH | Input High Level | 2.0 | | VCC + 1 | V | | ICC | VCC Power Supply Current | | | 100 | mA | | IPP1 | VPP Supply Current (Note 4) | | | 5 | mA | | IPP2 | VPP Supply Current During Programming Pulse (Note 5) | | | 30 | mA | # AC Characteristics and Operating Conditions (Notes 1, 2, and 6) $(T_A = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | SYME | 3OL | PARAMETER | MIN | TYP | MAX | UNITS | | |-----------|----------|------------------------------------------------|-------------|-----|-----|--------|--| | ALTERNATE | STANDARD | FANAWETER | WIN THE WAX | | WAX | 511175 | | | †AS | TAVPH | Address Setup Time | 2 | | | μs | | | tos | ТСНРН | OE Setup Time | 2 | | | μs | | | tDS | TDVPH | Data Setup Time | 2 | | | μs | | | tAH | TPLAX | Address Hold Time | 2 | | | μs | | | tOH | TPLGX | OE Hold Time | 2 · | | | μs | | | tDH | TPLDX | Data Hold Time | 2 | | | μs | | | tDF | TGHQZ | Chip Disable to Output Float<br>Delay (Note 4) | 0 | | 130 | ns | | | tCE | TGLQV | Chip Enable to Output Delay (Note 4) | | | 150 | ns | | | tpW | TPHPL | Program Pulse Width | 45 | 50 | 55 | ms | | | tPR | TPH1PH2 | Program Pulse Rise Time | 5 | | | ns | | | tPF | TPL2PL1 | Program Pulse Fall Time | 5 | | | ns | | Note 1: VCC must be applied at the same time or before VPP and removed after or at the same time as VPP. To prevent damage to the device it must not be inserted into a board with power applied. Note 2: Care must be taken to prevent overshoot of the VPP supply when switching to +25V. Note 3: $0.45V \le VIN \le 5.25V$ . Note 4: $\overline{CE}/PGM = VIL, VPP = VCC + 0.6V.$ Note 5: VPP = 26V. Note 6: Transition times $\leq$ 20 ns unless noted otherwise. DEVICE OPERATION The MM2716M has 3 modes of operation in the normal system environment. These are shown in Table I. #### Read Mode The MM2716M read operation requires that $\overline{OE}$ = VIL, $\overline{CE}/PGM$ = VIL and that addresses A0-A10 have been stabilized. Valid data will appear on the output pins after tACC, tOE, tCE times (see Switching Time Waveforms) depending on which is limiting. #### Deselect Mode The MM2716M is deselected by making $\overline{OE}$ = VIH. This mode is independent of $\overline{CE}/PGM$ and the condition of the addresses. The outputs are Hi-Z when $\overline{OE}$ = VIH. This allows OR-tying 2 or more MM2716M's for memory expansion. #### Standby Mode (Power Down) The MM2716M may be powered down to the standby mode by making $\overline{\text{CE}}/\text{PGM} = \text{VIH}$ . This is independent of $\overline{\text{OE}}$ and automatically puts the outputs in their Hi-Z state. The power is reduced to 25% (150 mW max) of the normal operating power. VCC and VPP must be maintained at 5V. Access time at power up remains either $t_{ACC}$ or $t_{CE}$ (see Switching Time Waveforms). #### **PROGRAMMING** The MM2716M is shipped from National completely erased. All bits will be at a "1" level (output high) in this initial state and after any full erasure. Table II shows the 3 programming modes. TABLE I. OPERATING MODES (VCC = VPP = 5V) | | PIN NAME/NUMBER | | | | | |----------|-----------------|------------|-------------|--|--| | MODE | CE/PGM<br>(E/P) | ŌĒ<br>(G) | OUTPUTS | | | | | 18 | 20 | 9-11, 13-17 | | | | Read | VIL | VIL | DOUT | | | | Deselect | Don't Care | VIH | Hi Z | | | | Standby | VIH | Don't Care | Hi-Z | | | TABLE II, PROGRAMMING MODES (VCC = 5V) | | PIN NAME/NUMBER | | | | | | |-----------------|----------------------|-----------|-------|-------------|--|--| | MODE | CE/PGM<br>(E/P) | OE<br>(G) | VPP | оитритѕ о | | | | | 18 | 20 | 21 | 9-11, 13-17 | | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | DIN | | | | Program Verify | VIL | VIL | 25(5) | DOUT | | | | Program Inhibit | VIL | VIH | 25 | Hi-Z | | | <sup>\*</sup>Symbols in parentheses are proposed industry standard #### Functional Description (Continued) #### Program Mode The MM2716M is programmed by introducing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the chip enable pin. All input voltage levels, including the program pulse on chip-enable are TTL compatible. The programming sequence is: With VPP = 25V, VCC = 5V, $\overline{OE}$ = VIH and $\overline{CE}/PGM$ = VIL, an address is selected and the desired data word is applied to the output pins. (VIL = "0" and VIH = "1" for both address and data.) After the address and data signals are stable the program pin is pulsed from VIL to VIH with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A high level (VIH or higher) *must not* be maintained longer than tpW(MAX) on the program pin during programming. MM2716M's may be programmed in parallel with the same data in this mode. #### **Program Verify Mode** The programming of the MM2716M may be verified either 1 word at a time during the programming (as shown in the timing diagram) or by reading all of the words out at the end of the programming sequence. This can be done with VPP = 25V (or 5V) in either case. #### Program Inhibit Mode The program inhibit mode allows programming several MM2716M's simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the MM2716M may be paralleled. Pulsing the program pin (from VIL to VIH) will program a unit while inhibiting the program pulse to a unit will keep it from being programmed and keeping $\overline{OE}$ = VIH will put its outputs in the Hi-Z state. #### **ERASING** The MM2716M is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the MM2716M be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight can also cause temporary functional failure. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. An ultraviolet source of 2537 Å yielding a total integrated dosage of 15 watt-seconds/cm² is required. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000 $\mu$ W/cm² power rating is used. The MM2716M to be erased should be placed 1 inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1 inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance is changed, or the lamp is aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem. # National Semiconductor # MOS EPROMs # MM2758 8192-Bit (1024 × 8) UV Erasable PROM # **General Description** The MM2758 is a high speed 8k UV erasable and electrically reprogrammable EPROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements. The MM2758 is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure. This EPROM is fabricated with the reliable, high volume, time proven, N-channel silicon gate technology. #### **Features** - 1024 x 8 organization - 525 mW max active power, 132 mW max standby power - Low power during programming - Access time—450 ns - Single 5V power supply - Static—no clocks required - Inputs and outputs TTL compatible during both read and program modes - TRI-STATE® output # **Block and Connection Diagrams \*** Pin Connection During Read or Program | | | PIN NAME/NUMBER | | | | | | | | |---------|----------------------|-----------------|-----|-----|-------------|--|--|--|--| | MODE | CE/PGM<br>(E/P) | ŌĒ<br>(G) | VPP | vcc | OUTPUTS | | | | | | Ĺ | 18 | 20 | 21 | 24 | 9-11, 13-17 | | | | | | Read | VIL | VIL | 5 | 5. | DOUT | | | | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | 5 | DIN | | | | | <sup>\*</sup>Symbols in parentheses are proposed industry standard †For MM2758A AR = VIL for all operating modes For MM2758B AR = VIH for all operating modes Order Number MM2758AQ or MM2758BQ See NS Package J24CQ #### Pin Names A0-A10 $O_0$ -O7 (Q0-Q7) $\overline{CE}$ /PGM ( $\overline{E}$ /P) $\overline{OE}$ ( $\overline{G}$ ) VPP VSS Address Inputs Data Outputs Chip Enable/Program Output Enable Read 5V, Program 25V Power (5V) Ground # Absolute Maximum Ratings (Note 1) Temperature Under Bias Storage Temperature VPP Supply Voltage with Respect -25°C to +85°C -65°C to +125°C All Input or Output Voltages with Respect to VSS (except VPP) Power Dissipation 6V to -0.3V 1.5 W 300° C to VSS 26.5V to -0.3V Lead Temperature (Soldering, 10 seconds) # READ OPERATION (Note 2) DC Operating Characteristics $T_A = 0^{\circ} C$ to $+70^{\circ} C$ , $VCC = 5V \pm 5\%$ , $VPP = VCC \pm 0.6V$ (Note 3), VSS = 0V, unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------|------------------------------|---------------------------|-----|-----|---------------------|-------| | ILI | Input Current | VIN = 5.25V or VIN = VIL | | | 10 | μΑ | | ILO | Output Leakage Current | VOUT = 5.25V, CE/PGM = 5V | | | 10 | μΑ | | IPP1 | VPP Supply Current | VPP = 5.85V | | | 5 | mA | | ICC1 | VCC Supply Current (Standby) | CE/PGM = VIH, OE = VIL | | 10 | 25 | mA | | ICC2 | VCC Supply Current (Active) | CE/PGM = OE = VIL | | 57 | 100 | mA | | VIL | Input Low Voltage | , | 0.1 | | 0.8 | · v | | VIH | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | V | | voн | Output High Voltage | IOH = 400 μA | 2.4 | | | V | | VOL | Output Low Voltage | IOL = 2.1 mA | | | 0.45 | V | #### AC Characteristics (Note 4) $T_A = 0^{\circ} C \text{ to } +70^{\circ} C$ , $VCC = 5V \pm 5\%$ , VPP = VCC ±0.6V (Note 3), VSS = 0V, unless otherwise noted. | SYM | IBOL | PARAMETER | CONDITIONS | MN | MM2758 | | |-----------------|----------|-----------------------------------|-------------------|-----|--------|-------| | ALTERNATE | STANDARD | FANAMETER | CONDITIONS | MIN | MAX | UNITS | | tACC | VDVAT | Address to Output Delay | CE/PGM = OE = VIL | | 450 | ns | | tCE . | TELQV | CE to Output Delay | OE = VIL | | 450 | ns | | t <sub>OE</sub> | TGLQV | Output Enable to Output Delay | CE/PGM = VIL | | 120 | ns | | tDF | TGHQZ | Output Enable High to Output Hi-Z | CE/PGM = VIL | 0 | 100 | ns | | tОН | TAXQX | Address to Output Hold | CE/PGM = OE = VIL | 0 | | ns | | tOD | TEHQZ | CE to Output Hi-Z | ŌĒ = VIL | 0 | . 100 | ns | #### Capacitance (Note 5) $T_A = 25^{\circ}C$ , f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP | MAX | UNITS | |--------|--------------------|------------|-----|-----|-------| | CI | Input Capacitance | VIN = 0V | 4 | 6 | ρF | | со | Output Capacitance | VOUT = 0V | 8 | 12 | pF | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Typical conditions are for operation at: $T_A = 25^{\circ}$ C, VCC = 5V, VPP = VCC, and VSS = 0V. Note 3: VPP may be connected to VCC except during program. The ±0.6V tolerance allows a circuit to switch VPP between the read voltage and the program voltage. Note 4: Output load: 1 TTL gate and CL = 100 pF. Input rise and fall times $\leq$ 20 ns. Note 5: Capacitance is guaranteed by periodic testing. # Switching Time Waveforms \* <sup>\*</sup>Symbols in parentheses are proposed industry standard #### **PROGRAM OPERATION** # DC Electrical Characteristics and Operating Conditions (Notes 1 and 2) $(T_A = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |--------|---------------------------------------------------------|------|-----|---------|-------| | ILI | Input Leakage Current (Note 3) | | ļ | . 10 | μΑ | | VIL | Input Low Level | -0.1 | | 0.8 | V | | VIH | Input High Level | 2.0 | | VCC + 1 | V | | ICC | VCC Power Supply Current | | | 100 | mA | | IPP1 | VPP Supply Current (Note 4) | | | 5 | mA | | IPP2 | VPP Supply Current During<br>Programming Pulse (Note 5) | | | 30 | mA | # AC Characteristics and Operating Conditions (Notes 1, 2, and 6) $(T_A = 25^{\circ}C \pm 5^{\circ}C) \text{ (VCC} = 5V \pm 5\%, VPP = 25V \pm 1V)$ | SYMI | BOL | | | | | | |-----------|----------|------------------------------------------------|-----|-----|-----|-------| | ALTERNATE | STANDARD | PARAMETER | MIN | TYP | MAX | UNITS | | tAS | TAVPH | Address Setup Time | 2 | | | μs | | tos | TGHPH | OE Setup Time | 2 | | | μs | | tDS | TDVPH | Data Setup Time | 2 | | | μs | | tAH | TPLAX | Address Hold Time | 2 | | | μς | | tОН | TPLGX | OE Hold Time | 2 | | | μs | | tDH | TPLDX | Data Hold Time | 2 | | | μs | | tDF | TGHQZ | Chip Disable to Output Float<br>Delay (Note 4) | 0 | , | 100 | ns | | tCE | TGLQV | Chip Enable to Output Delay (Note 4) | | | 120 | ns | | tpW | TPHPL | Program Pulse Width | 45 | 50 | 55 | ms | | tpR | TPH1PH2 | Program Pulse Rise Time | 5 | | | ns | | tpF | TPL2PL1 | Program Pulse Fall Time | 5 | | | ns | Note 1: VCC must be applied at the same time or before VPP and removed after or at the same time as VPP. To prevent damage to the device it must not be inserted into a board with power applied. Note 2: Care must be taken to prevent overshoot of the VPP supply when switching to +25V. Note 3: $0.45V \le VIN \le 5.25V$ . Note 4: $\overline{CE}/PGM = VIL, VPP = VCC + 0.6V.$ Note 5: VPP = 26V. Note 6: Transition times $\leq$ 20 ns unless noted otherwise. tpR (TPH1PH2) # **Functional Description** #### **DEVICE OPERATION** The MM2758 has 3 modes of operation in the normal system environment. These are shown in Table I. #### Read Mode The MM2758 read operation requires that $\overline{OE}$ = VIL, $\overline{CE}/PGM$ = VIL and that addresses A0—A10 have been stabilized. Valid data will appear on the output pins after tACC, tOE or tCE times (see Switching Time Waveforms) depending on which is limiting. #### **Deselect Mode** The MM2758 is deselected by making $\overline{OE}$ = VIH. This mode is independent of $\overline{CE}/PGM$ and the condition of the addresses. The outputs are Hi-Z when $\overline{OE}$ = VIH. This allows OR-tying 2 or more MM2716's for memory expansion. #### Standby Mode (Power Down) tpf (TPL1PL1) The MM2758 may be powered down to the standby mode by making $\overline{\text{CE}}/\text{PGM} = \text{VIH}$ . This is independent of $\overline{\text{OE}}$ and automatically puts the outputs in their Hi-Z state. The power is reduced to 25% (132 mW max) of the normal operating power. VCC and VPP must be maintained at 5V. Access time at power up remains either tACC or tCE (see Switching Time Waveforms). #### **PROGRAMMING** The MM2758 is shipped from National completely erased. All bits will be at a "1" level (output high) in this initial state and after any full erasure. Table II shows the 3 programming modes. TABLE I. OPERATING MODES (VCC = VPP = 5V) | | PIN NAME/NUMBER | | | | | |----------|-----------------|------------|-------------|--|--| | MODE | CE/PGM<br>(E/P) | | | | | | | 18 | 20 | 9-11, 13-17 | | | | Read | VIL | VIL | DOUT | | | | Deselect | Don't Care | VIH | Hi-Z | | | | Standby | VIH | Don't Care | Hi-Z | | | TABLE II. PROGRAMMING MODES (VCC = 5V) | | PIN NAME/NUMBER | | | | | |-----------------|----------------------|-----------|-------|-------------|--| | MODE | CE/PGM<br>(E/P) | ŌĒ<br>(G) | VPP | ОИТРИТЅ О | | | | 18 | 20 | 21 | 9-11, 13-17 | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | DIN | | | Program Verify | VIL | VIL | 25(5) | DOUT | | | Program Inhibit | VIL | VIH | 25 | Hi-Z | | <sup>\*</sup>Symbols in parentheses are proposed industry standard ## Functional Description (Continued) #### Program Mode The MM2758 is programmed by introducing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the chip enable pin. All input voltage levels, including the program pulse on chip enable are TTL compatible. The programming sequence is: With VPP = 25V, VCC = 5V, $\overline{OE}$ = VIH and $\overline{CE}/PGM$ = VIL, an address is selected and the desired data word is applied to the output pins. (VIL = "0" and VIL = "1" for both address and data.) After the address and data signals are stable the program pin is pulsed from VIL to VIH with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A high level (VIH or higher) must not be maintained longer than tpW(MAX) on the program pin during programming. MM2758's may be programmed in parallel with the same data in this mode. #### Program Verify Mode The programming of the MM2758 may be verified either 1 word at a time during the programming (as shown in the timing diagram) or by reading all of the words out at the end of the programming sequence. This can be done with VPP = 25V (or 5V) in either case. #### Program Inhibit Mode The program inhibit mode allows programming several MM2758s' simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the MM2758 may be paralleled. Pulsing the program pin (from VIL to VIH) will program a unit while inhibiting the program pulse to a unit will keep it from being programmed and keeping $\overline{OE}$ = VIH will put its outputs in the Hi-Z state. #### ERASING The MM2758 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the MM2758 be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight can also cause temporary functional failure. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is used under these lighting conditions. An ultraviolet source of 2537 Å yielding a total integrated dosage of 15 watt-seconds/cm2 is required. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000 $\mu$ W/cm<sup>2</sup> power rating is used. The MM2758 to be erased should be placed 1 inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1 inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance is changed, or the lamp is aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem. # National Semiconductor # MOS EPROMs # MM4203/MM5203 2048-Bit (256 $\times$ 8 or 512 $\times$ 4) **UV Erasable PROM** # **General Description** The MM4203/MM5203 is a 2048-bit static readonly memory which is electrically programmable and uses silicon gate technology to achieve bipolar compatibility. The device is a non-volatile memory organized as a 256-8-bit words or 512-4-bit words. Programming of the memory contents is accomplished by storing a charge in a cell location by programming that location with a 50 volt pulse. Separate output supply lead is provided to reduce internal power dissipation in the output stage $(V_{LL}).$ #### **Features** - Field programmable - Bipolar compatibility - +5V. -12V operation - High speed operation - 1µs max access time - Pin compatible with MM5213, MM5231 mask programmable ROMs - Static operation no clocks required - Common data busing (TRI-STATE® output) - "Q" quartz lid version erasable with short wave ultra-violet light (i.e. 253.7 n.m.) - Chip select output control - 256 x 8 or 512 x 4 organization ## **Applications** - Code conversion - Random logic synthesis - Table look-up - Character generator - Micro-programming # **Block and Connection Diagrams** Order Number MM4203Q or MM5203Q See NS Package J24CQ # Typical Applications 256 x 8 PROM Showing TTL Interface #### **Operating Modes** 256 x 8 ROM connection (shown) Mode Control — HIGH (V<sub>SS</sub>) - I OW 512 x 4 ROM connections Mode Control — LOW (GND or V<sub>DD</sub>) Ao — Logic HIGH enables the odd (B<sub>1</sub>, B<sub>3</sub>..B<sub>7</sub>) outputs - Logic LOW enables the even (B2, B4.. B8) outputs The outputs are enabled when a logic LOW is applied to Programming is accomplished in 256 x 8 mode only. # **Absolute Maximum Ratings** Lead Temperature (Soldering, 10 sec) **Operating Conditions** All Input or Output Voltages with Respect to V<sub>BB</sub> Except During Programming +.3V to -20V Power Dissipation Storage Temperature Range -65°C to 125°C 300°C Operating Temperature Range MM4203 -55°C to 85°C $0^{\circ}$ C to $70^{\circ}$ C Electrical Characteristics T<sub>A</sub> within operating temperature range, $V_{SS} = +5V \pm 5\%$ , $V_{DD} = V_{LL} = -12V$ , $\pm 5\%$ , $V_{BB} = PROGRAM = V_{SS}$ unless otherwise noted. | YMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|-----------------------|----------| | ILI | Input Current | V <sub>IN</sub> = 0V | | | 1 | μА | | ILO | Output Leakage | $V_{OUT} = 0V \overline{CS} = V_{SS} - 2.0$ | | | 1 | μΑ | | t <sub>ss</sub> | Power Supply Current | $T_A = 25^{\circ}C \overline{CS} = V_{SS} - 2.0$ | | 35 | 55 | mA | | V <sub>IL</sub> | Input LOW Voltage | | V <sub>SS</sub> - 10 | | V <sub>SS</sub> - 4.0 | V | | v <sub>ін</sub> [ | Input HIGH Voltage | į l | V <sub>SS</sub> - 2.0 | | V <sub>SS</sub> + .3 | V | | V <sub>OL</sub> | Output LOW Voltage | 1.6 mA sink -12.6V < V <sub>LL</sub> < -3V | | | .40 | v | | I <sub>CF</sub> | Output Clamp Current | $V_{LL} = -3.0V \ V_{OUT} = -1.0V \ (Note 8) \ T_A = 0^{\circ}C$<br>$V_{LL} = -12.6V \ V_{OUT} = -1.0V \ (Note 8) \ T_A = 0^{\circ}C$ | | 3.5<br>, 8.0 | 6.0<br>15.0 | mA<br>mA | | V <sub>OH</sub> | Output HIGH Voltage | 0.8 mA source | 2.4 | | | V | | Тон | Data Hold Time | (Min Access Time) Figures 1 & 2 | | | 100 | ns | | TACC | Access Time | T <sub>A</sub> = 25°C Figures 1 & 2 (Note 6) | | .700 | 1 | μs | | T <sub>co</sub> | Chip Select Time | Figures 1 & 3 | | | 500 | ns | | Top | Chip Deselect Time | Figures 1 & 3 | | | 500 | ns | | t <sub>cs</sub> | Allowable Chip Select Delay | Figures 1 & 2 Allowable delay in selecting chip after change of address without affecting access time. | | | 100 | ns | | CIN | Input Capacitance | $V_{IN} = V_{SS}$ | | 8 | 15 | рF | | Соит | Output Capacitance | $ \begin{cases} V_{OUT} = V_{SS} \\ \overline{CS} = V_{SS} - 2.0 \end{cases} $ f = 1.0 MHz (Note 2) | | 8 | 15 | pF | # Programming Characteristics (see Figure 4) $T_A = 25^{\circ}C$ , $V_{SS} = 0V$ , $V_{BB} = +12V \pm 10\%$ , $\overline{CS} = 0V$ unless otherwise noted | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------|------------|----------|--------| | ILD | Address and Data Input Load Current | V <sub>IN</sub> = -50V | | 0 | 10 | mA | | I <sub>LP</sub> | Program Load Current | V <sub>IN</sub> = -50V | | 0 | 10 | mA | | ILB | V <sub>BB</sub> Supply Load Current | | | 0 | 10 | mA | | ILDD | Peak I <sub>DD</sub> Supply Load Current (Note 3) | V <sub>DD</sub> = V <sub>program</sub> = -50V | | 650 | | mA | | VIHP | Input High Voltage | | -2 | | +.3 | V | | VILP | Address and Data Input Low Voltage | | -50 | | -40 | V | | | Pulsed Input Low Voltage:<br>V <sub>DD</sub> , and Program, V <sub>DLP</sub><br>V <sub>LL</sub> | (Note 5) | -50<br>50 | | -48<br>0 | v<br>v | | | V <sub>DD</sub> Pulse Duty Cycle | | | | . 2 | % | | t <sub>PW</sub> | Program Pulse Width (Note 4) | V <sub>DD</sub> = V <sub>program</sub> = ~50V | | | 20 | ms | | t <sub>DW</sub> | Data and Address Set Up Time | | | 1 | | μs | | t <sub>DH</sub> | Data and Address Hold Time, | | | 0 | 1 | μs | | t <sub>SS</sub> | Pulsed V <sub>DD</sub> Supply Overlap, | | | 1 | 100 | μs | | t <sub>sh</sub> | Pulsed V <sub>DD</sub> Supply Overlap, | | | <b>−.1</b> | 3 | ms | | | V <sub>DD</sub> , Program, Address, and Input Rise<br>and Fall Times | ٠. | | | 1 | μs | Note 1: During programming, data is always applied in the 256 x 8 mode, regardless of the logic state of Ag and MODE CONTROL. Note 2: Capacitances are not tested on a production basis but are periodically sampled. Note 3: 1<sub>DDP</sub> flows only during program period tpwp. Average power supply current 1<sub>LDP</sub> is typically 15 mA at 2% duty cycle. Note 4: Maximum duty cycle of 1<sub>DW</sub> should not be greater than 2% of cycle time so that power dissipation is minimized. The program cycle should be repeated until the data reads true, then over-program three times that number of cycles (symbolized as X+3X programming. Note 5: VLL is not needed during programming but may be tied to V<sub>DD</sub> for convenience. Note 6: TACC = 1000 ns + 25(N-1) where N is the number of chips wired-OR together. Note 7: Measured under continuous operation. Note 8: ICF flows out the VLL pin, it does not flow out the VDD pin. # **Access Time Diagrams** Figure 1 Figure 2 Figure 3 # **Program Waveforms** # Operation of the MM4203/MM5203 in Program Mode Initially, all 2048 bits of the MM4203/MM5203 are in the HIGH state. Information is introduced by selectively programming LOWS in the proper bit locations. (Note 1) Word address selection is done by the same decoding circuitry used in the Read mode. The eight output terminals are used as data inputs to determine the information pattern in the eight bits of each word. A LOW data input level (-50V) will leave a HIGH and a HIGH data input level will allow programming of a LOW. All eight bits of one word are programmed simultaneously by setting the desired bit information patterns on the data input terminals. The duty cycle of the V<sub>DD</sub> pulse (amplitude and width as specified on page 4) should be limited to 2%. The address should be applied for at least 1 µs before application of the Program pulse. In programming mode, data inputs 1–8 are pins 4–11 respectively regardless of the logic state of $A_9$ and mode control. Chip select should be disabled (HIGH). Positive logic is used during the read mode for addresses and data out. Address 0 corresponds to all address inputs at $V_{\rm IL}$ and address $255_{10}$ corresponds to all address inputs at $V_{\rm IH}$ . A "1" or a P at a data output corresponds to $V_{\rm OH}$ . A "0" or an N at a data output corresponds to $V_{\rm OL}$ . Positive logic is also used during the programming mode for addresses. Address 0 corresponds to all address inputs at $V_{\rm ILP}$ and address $255_{10}$ corresponds to all address inputs at $V_{\rm IHP}$ . Negative logic is used during the programming mode for data in. A "1" or a P at a data input corresponds to $V_{ILP}$ . A "0" or an N at a data input corresponds to $V_{IHP}$ . | MODE | DATA AND AL | DRESS LINES | v <sub>ss</sub> | V <sub>BB</sub> | V <sub>DD</sub> | PROGRAM | cs | VLL | |---------|-----------------------|-----------------------|-----------------|-----------------|-----------------|-----------------|----------------------|-------------| | WODE | HIGH | LOW | •ss | ▼BB | *00 | rnounam | | VLL, | | Read | V <sub>SS</sub> - 2.0 | V <sub>SS</sub> - 4.0 | +5 | V <sub>ss</sub> | -12 | V <sub>ss</sub> | V <sub>SS</sub> ~ 4V | -3V to -12V | | Program | V <sub>SS</sub> -2.0 | V <sub>SS</sub> - 40 | GND | +12 | -48<br>(Pulse) | -48<br>(Pulse) | GND | GND to -50V | ## **Erasing Procedure** The MM4203Q/MM5203Q may be erased by exposure to short-wave ultraviolet light—253.7 nm. There exists no absolute rule for erasing time or distance from source. The erasing equipment output capability should be calibrated. Establish a worst-case time required with the equipment. Then over-erase by a factor of 2, i.e., if the device appears erased after 8 minutes, continue exposure for an additional 16 minutes for a total of 24 minutes. Examples of UV sources include the Model UVS-54 and Model S-2 manufactured by Ultra-Violet Products, Inc. (5114 Walnut Grove Avenue, San Gabriel, California). The lamps should be used without short-wave filters. The MM4203/MM5203 should be placed about one inch away from the lamp for about 20–30 minutes. # **Preferred Tape Format** The custom patterns may be sent in on a Telex or submitted as a paper tape in a 7 bit ASCII code from model 33 teletype or TWX. The paper tape should be as the following example: <sup>\*</sup>Data Field: Must have only P's or N's typed between B and F. No nulls or rubouts. Must have exactly eight P and N characters between B and F. Any characters except B and F may be typed between the F stop character and the B start character. If an error is made in preparing a tape the entire word including the B and F start and stop characters must be rubbed out. Data for exactly 256 words must be entered, beginning with word 0. # Alternate Format [Punched Tape (Note 1) or Cards] Note 1: The code is a 7-bit ASCII code on 8 punch tape. The tape should begin and end with 25 or more "RUBOUT" punches. Note 2: The ROM input address is expressed in decimal form and is preceded by the letter A. Note 3: The total number of "1" bits in the output word. Note 4: The total number of "1" bits in each output column or bit # **Typical Performance Characteristics** # **MOS EPROMs** # MM4204/MM5204 4096-Bit (512 × 8) UV Erasable PROM #### **General Description** The MM4204/MM5204 is a 4096-bit static read only memory which is electrically programmable and uses silicon gate technology to achieve bipolar compatibility. The device is a non-volatile memory organized as 512 words by 8 bits per word. Programming of the memory is accomplished by storing a charge in a cell location by applying a -50V pulse. A logic input, Power Saver, is provided which gives a 5:1 decrease in power when the memory is not being accessed. #### **Features** - Field programmable - Fast program time: ten seconds typical for 4096 bits - Fast access time MM4204 MM5204 1 µs - DTL/TTL compatibility - Standard power supplies 1.25 µs 5V, -12V - Static operation-no clock required - Easy memory expansion-TRI-STATE® output Chip Select input (CS) - "Q" quartz lid version erasable with short wave ultraviolet light (i.e., 253.7 nm) - Low power dissipation - "Power Saver" control for low power applications - Compatible with SC/MP II N-channel microprocessor ## **Applications** - Code conversion - Random logic synthesis - Table look-up - Character generator - Microprogramming - Electronic keyboards # **Block and Connection Diagrams** or MM5204D See NS Package D24C Order Number MM4204Q or MM5204Q See NS Package J24CQ #### Absolute Maximum Ratings (Note 1) # **Operating Conditions** All Input or Output Voltages with Respect to VBB Except During Programming Power Dissipation Storage Temperature Range Lead Temperature (Soldering, 10 seconds) +0.3V to -20V 750 mW -65°C to +125°C 300°C Operating Temperature Range MM5204 MM4204 0°C to +70°C -55°C to +85°C DC Electrical Characteristics $T_A$ within operating temperature range, $V_{LL}$ = 0V, $V_{BB}$ = PROGRAM = $V_{SS}$ , MM4204: $V_{SS}$ = 5V ±10%, $V_{DD}$ = -12V ±10%, MM5204: $V_{SS}$ = 5V ±5%, $V_{DD}$ = -12V ±5%, unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 7) | MAX | UNITS | |-----------------|------------------------|-------------------------------------------------------------------------------|----------------------|-----------------|----------------------|-------| | V <sub>IL</sub> | Input Low Voltage | | V <sub>SS</sub> -14 | | V <sub>SS</sub> -4.2 | ٧ | | V <sub>IH</sub> | Input High Voltage | | V <sub>SS</sub> -1.5 | | V <sub>SS</sub> +0.3 | ٧ | | ILI | Input Current | $V_{IN} = 0V$ | | | 1.0 | μΑ | | VoL | Output Low Voltage | I <sub>OL</sub> = 1.6 mA | VLL | | 0.4 | V | | VoH | Output High Voltage | I <sub>OH</sub> = -0.8 mA | 2.4 | | V <sub>SS</sub> | V | | I <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = 0V, <del>CS</del> = V <sub>IH</sub> | | | 1.0 | μΑ | | IDD | Power Supply Current | MM5204 $T_A = 0^{\circ}C, \overline{CS} = V_{IH}$ , Power Saver = $V_{IL}$ | | 28 | 40.0 | mA | | | | MM4204 $T_A = 0^{\circ}C$ , $\overline{CS} = V_{IH}$ , Power Saver = $V_{IL}$ | | | 50.0 | mA | | | | MM5204 $T_A = 0^{\circ}C$ , $\overline{CS} = V_{IH}$ , Power Saver = $V_{IH}$ | | 6.0 | 8.0 | mA | | | | MM4204 $T_A = 0^{\circ}C$ , $\overline{CS} = V_{IH}$ , Power Saver = $V_{IH}$ | | | 10.0 | mA | | | | MM5204 $T_A = 0^{\circ}C$ , $\overline{CS} = V_{IH}$ , Power Saver = $V_{IL}$ | | | 42 | mA | | | | MM4204 $T_A = 0^{\circ}C, \overline{CS} = V_{IH}, Power Saver = V_{IL}$ | | | 52 | mA | | I <sub>SS</sub> | 1 | MM5204 $T_A = 0^{\circ}C$ , $\overline{CS} = V_{IH}$ , Power Saver = $V_{IH}$ | | | 10 | mA | | | | MM4204 $T_A = 0^{\circ}C$ , $\overline{CS} = V_{IH}$ , Power Saver = $V_{IH}$ | | | 12 | mA | AC Electrical Characteristics $T_A$ within operating temperature range, $V_{LL}$ = 0V, $V_{BB}$ = PROGRAM = $V_{SS}$ , MM4204: $V_{SS}$ = 5V ±10%, $V_{DD}$ = -12V ±10%, MM5204: $V_{SS}$ = 5V ±5%, $V_{DD}$ = -12V ±5%, unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 7) | MAX | UNITS | |------------------|--------------------------------|-------------------------------------------------------------------------|-----|-----------------|----------|-------| | t <sub>ACC</sub> | Access Time | | ] | | | | | • | MM5204 | $T_A = 70^{\circ}C$ ,(Figure 1), (Note 4) | | 0.75 | 1.0 | μs | | | MM4204 | $T_A = 85^{\circ}C$ , (Figure 1), (Note 4) | | | 1.25 | μs | | t <sub>PO</sub> | Power Saver Set-Up Time | | | | | | | | MM5204 | (Figure 1) | | | 1.8 | μs | | | MM4204 | (Figure 1) | | | 2.0 | μs | | tco | Chip Select Delay | | | | | | | | MM5204 | (Figure 1) | | | 500 | ns | | | MM4204 | (Figure 1) | | | 600 | ns | | toH | Data Hold Time | (Figure 1) | 30 | 50 | | ns | | topc | Chip Select Deselect Time | · | | | | ļ | | | MM5204 | (Figure 1) | 30 | 300 | 500 | ns | | | MM4204 | (Figure 1) | 30 | 300 | 600 | ns | | topp | Power Saver Deselect Time | | | | | 1 | | | MM5204 | (Figure 1) | 30 | 300 | 500 | ns | | | MM4204 | (Figure 1) | 30 | 300 | 600 | ns | | CIN | Input Capacitance (All Inputs) | V <sub>IN</sub> = V <sub>SS</sub> , f = 1.0 MHz, (Note 2) | | 5.0 | 8.0 | ρF | | Cout | Output Capacitance | $V_{OUT} = V_{SS}$ , $\overline{CS} = V_{IH}$ , $f = 1.0 \text{ MHz}$ , | | 8.0 | 15 | pF | | | (All Outputs) | (Note 2) | 1 | | <b>{</b> | | # **Programmer Electrical Characteristics** $T_A = 25^{\circ}C$ , $V_{SS} = \overline{CS}$ = Power Saver = 0V, $V_{LL} = 0V$ to -14V, unless otherwise specified, (Figure 2), (Note 5). | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 7) | MAX | UNITS | |---------------------------------|-------------------------------------------------------------------|----------------------------------|------|-----------------|------|-------| | ILD | Data Input Load Current | V <sub>IN</sub> = -18V | | | -10 | mA | | I <sub>ALD</sub> | Address Input Load Current | V <sub>IN</sub> = -50V | ĺ | | -10 | mA | | ILP | Program Load Current | V <sub>IN</sub> = -50V | l | | -10 | mA | | ILBB | V <sub>BB</sub> Load Current | | · · | | 50 | mA | | I <sub>LDD</sub> | V <sub>DD</sub> Load Current | V <sub>DD</sub> = PROGRAM = -50V | | | -200 | mA | | $V_{IHP}$ | Address Data and Power Saver<br>Input High Voltage | | -2.0 | | 0.3 | · v | | VILP | Address Input Low Voltage | | -50 | | -11 | V | | | Data Input Low Voltage | | -18 | | -11 | . v | | $V_{DHP}$ | V <sub>DD</sub> and Program High Voltage | | -2.0 | | 0.5 | v | | $V_{DLP}$ | V <sub>DD</sub> and Program Low Voltage | • . | -50 | | -48 | V | | V <sub>BLP</sub> | V <sub>BB</sub> Low Voltage | | 0 | | 0.4 | V | | V <sub>BHP</sub> | V <sub>BB</sub> High Voltage | | 11.4 | | 12.6 | V | | $V_{DD}$ | Pulse Duty Cycle | | | · | 25 | % | | t <sub>PW</sub> | Program Pulse Width | | 0.5 | | 5.0 | ms | | t <sub>DS</sub> | Data and Address Set-Up Time | | 40 | | | μs | | t <sub>DH</sub> | Data and Address Hold Time | , | 0 | | | μs | | t <sub>SS</sub> | Pulsed V <sub>DD</sub> Set-Up Time | | 40 | ŀ | 100 | μs | | t <sub>SH</sub> | Pulsed V <sub>DD</sub> Hold Time | | 1.0 | | | μs | | t <sub>BS</sub> | Pulsed V <sub>BB</sub> Set-Up Time | | 1.0 | | | μs | | t <sub>BH</sub> | Pulsed V <sub>BB</sub> Hold Time | | 1.0 | | | μς | | t <sub>PSS</sub> | Power Saver Set-Up Time | | 1.0 | | | μs | | t <sub>PSH</sub> | Power Saver Hold Time | | 1.0 | | , | μs | | t <sub>R</sub> , t <sub>F</sub> | V <sub>DD</sub> , Program, Address and Data<br>Rise and Fall Time | | | | 1.0 | μs | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Capacitance is guaranteed by periodic testing. Note 3: Positive true logic notation is used except on data inputs during programming Logic "1" = most positive voltage level Logic "O" = most negative voltage level Note 4: tACC = 700 ns + 25 (N-1) where N is the number of devices wire-OR'd together. Note 5: The program cycle should be repeated until the data reads true, then over-programmed 5 times that number of cycles. (Symbolized as X + 5X programming). Note 6: The EPROM is initially programmed with all "0's." A V<sub>IHP</sub> on any data input B0-B7 will leave the stored "0's" undisturbed, and a V<sub>ILP</sub> on any data input B0-B7 will write a logic "1" into that location. Note 7: Typical values are for nominal voltages and TA = 25°C, unless otherwise specified. # **Erase Specification** The recommended dosage of ultraviolet light exposure is 6W sec/cm<sup>2</sup>. ## **Programming** The MM4204/MM5204 is normally shipped in the unprogrammed state. All 4096-bits are at logic "0" state. The table of electrical programming characteristics and Figure 2 give the conditions for programming of the device. In the program mode the device effectively becomes a RAM with the 512 word locations selected by address inputs A0–A8. Data inputs are B0–B7 and write operation is controlled by pulsing the Program input. Since the EROM is initially shipped with all "0's," a V<sub>IIP</sub> on any data input B0–B7 will leave the stored "0's" undisturbed and a V<sub>ILP</sub> on any data input B0–B7 will write a logic "1" into that location. #### Programming (Continued) National offers programmer options with both the IMP16-P and the PACE IPC-16P Microprocessor Development Systems. | Microprocessor System | Programmer Part Number | |-----------------------|------------------------| | IMP16-P | IMP16-P/805 | | IPC-16P | IPC-16P/805 | Contact the local sales office for further information. There are also several commercial programmers available such as the Data I/O Model V. Most National distributors have programming capabilities available. Those distributors should be contacted directly to determine which data entry formats are available. In addition, data may be submitted to National Semiconductor for factory programming. One of the following formats should be observed: #### **Preferred Format** The custom patterns may be sent in on a Telex or submitted as a paper tape in a 7-bit ASCII code from model 33 teletype or TWX. The paper tape should be as the following example: \*Data Field: Must have only P's or N's typed between B and F. No nulls or rubouts. Must have exactly eight P and N characters between B and F. Any characters except B and F may be typed between the F stop character and the B start character. If an error is made in preparing a tape the entire word including the B and F start and stop characters must be rubbed out. Data for exactly 512 words must be entered beginning with word 0. #### Alternate Format [Punched Tape (Note 1) or Cards] Note 1: The code is a 7-bit ASCII code on 8 punch tape. The tape should begin and end with 25 or more "RUBOUT" punches. Note 2: The ROM input address is expressed in decimal form and is preceded by the latter A. Note 3: The total number of "1" bits in the output word. Note 4: The total number of "1" bits in each output column or bit position. # **Erasing Procedure** The MM4204Q/MM5204Q may be erased by exposure to short-wave ultraviolet light—253.7 nm. There exists no absolute rule for erasing time or distance from source. The erasing equipment output capability should be calibrated. Establish a worse case time required with the equipment. Then over-erase by a factor of 2, i.e., if the device appears erased after 8 minutes, continue exposure for an additional 16 minutes for a total of 24 minutes. Examples of UV sources include the Model UVS-54 and Model S-52 manufactured by Ultra-Violet Products, Inc. (5114 Walnut Grove Avenue, San Gabriel, California). The lamps should be used without shortwave filters. The MM4204/MM5204 should be placed about one inch away from the lamp for about 20–30 minutes. # E # **AC Test Circuit** \*tACC, tOH, tCD, and tOD measured at output of MM4204/MM5204. # **Typical Application** # **Switching Time Waveforms** Note. All times measured with respect to 1.5V level with $t_{\text{f}}$ and $t_{\text{f}} \leq 20~\text{ns}$ FIGURE 1. Read Operation # **Programming Waveforms** FIGURE 2. Programming Waveforms # **MOS EPROMs** # MM5204-1 4096-Bit (512 × 8) UV Erasable PROM #### **General Description** The MM5204-1 is a 4096-bit static Read Only Memory which is electrically programmable and uses silicon gate technology to achieve bipolar compatibility. The device is a non-volatile memory organized as 512 words by 8 bits per word. Programming of the memory is accomplished by storing a charge in a cell location by applying a –50V pulse. A logic input, "Power Saver", is provided which gives a 5:1 decrease in power when the memory is not being accessed. #### **Features** - Field programmable - Fast program time: ten seconds typical for 4096 bits - Fast access time MM5204-1 700 ns - DTL/TTL compatibility - Standard power supplies 5V, -12V - Static operation—no clock required - Easy memory expansion—TRI-STATE® output Chip Select input (CS) - "Q" quartz lid version erasable with short wave ultraviolet light (i.e., 253.7 nm) - Low power dissipation - "Power Saver" control for low power applications - Compatible with SC/MP II N-channel microprocessor #### **Applications** - Code conversion - Random logic synthesis - Table look-up - Character generator - Microprogramming - Electronic keyboards # **Block and Connection Diagrams** #### Absolute Maximum Ratings (Note 1) All Input or Output Voltages with Respect to VBB Except During Programming Power Dissipation Storage Temperature Range Lead Temperature (Soldering, 10 seconds) +0.3V to -20V 750 mW -65°C to +125°C 300°C #### **DC Electrical Characteristics** $T_A = 0^{\circ}C$ , to $+70^{\circ}C$ , $V_{LL} = 0V$ , $V_{BB} = PROGRAM = V_{SS}$ , $V_{SS} = 5V \pm 5\%$ , $V_{DD} = -12V \pm 5\%$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 2) | MAX | UNITS | |--------|-------------------------|--------------------------------------------------------|----------------------|-----------------|----------------------|-------| | VIL | Input Low Voltage | | V <sub>SS</sub> -14 | | V <sub>SS</sub> -4.2 | V | | ViH | Input High Voltage | | V <sub>SS</sub> -1.5 | | V <sub>SS</sub> +0.3 | · V | | lLI. | Input Current | VIN = 0V | | | 1.0 | μΑ | | · VOL | Output Low Voltage | I <sub>OL</sub> = 1.6 mA | VLL | | 0.4 | V | | ∨он | Output High Voltage | I <sub>OH</sub> = -0.8 mA | 2.4 | | V <sub>SS</sub> | V | | ILO | Output Leakage Current | V <sub>OUT</sub> = 0V, <del>CS</del> = V <sub>IH</sub> | | | 1.0 | μΑ | | IDD | Power Supply Current | $T_A = 0^{\circ}C, \overline{CS} = V_{IH},$ | | : | | | | | | Power Saver = VIL | | 28 | 40.0 | mΑ | | | | Power Saver = V <sub>IH</sub> | | 6.0 | 8.0 | mA | | ISS | V <sub>SS</sub> Current | $T_A = 0^{\circ}C, \overline{CS} = V_{1H}$ | | | l | | | | | Power Saver = VIL | | , | 42 | mΑ | | | | Power Saver = V <sub>IH</sub> | | | 10 | mA | #### **AC Electrical Characteristics** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{LL} = 0V$ , $V_{BB} = PROGRAM = V_{SS}$ , $V_{SS} = 5V \pm 5\%$ , $V_{DD} = -12V \pm 5\%$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 2) | MAX | UNITS | |--------|-------------------------------------|----------------------------------------------------------------------------------|-----|-----------------|-----|-------| | tACC | Access Time | T <sub>A</sub> = 70°C, (Figure 1) | | | 700 | , ns | | tPO | Power Saver Set-Up Time | (Figure 1) | | | 1.4 | μs | | tCO | Chip Select Delay | (Figure 1) | | | 250 | ns | | tOH | Data Hold Time | (Figure 1) | 30 | 50 | | ns | | tODC | Chip Select Deselect Time | (Figure 1) | 30 | 200 | 500 | ns | | tODP | Power Saver Deselect Time | (Figure 1) | 30 | 200 | 500 | ns | | CIN | Input Capacitance (All Inputs) | V <sub>IN</sub> = V <sub>SS</sub> , f = 1.0 MHz, (Note 3) | | 5.0 | 8.0 | pF | | COUT | Output Capacitance<br>(All Outputs) | $V_{OUT} = V_{SS}$ , $\overline{CS} = V_{IH}$ , $f = 1.0 \text{ MHz}$ , (Note 3) | | 8.0 | 15 | pF | Note 1:"Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Typical values are for nominal voltages and $T_A = 25^{\circ}C$ , unless otherwise specified. Note 3: Capacitance is guaranteed by periodic testing. # **AC Test Circuit** # TYPICAL | VSS V88 PROGRAM | TYPICAL | OUTPUT | B0-87 DM7400 $^*$ tACC, tOH, tCD and tOD measured at output of MM5204-1 # **Typical Application** # **Switching Time Waveforms** Note. All times measured with respect to 1.5V level with $t_{\text{r}}$ and $t_{\text{f}} \leq 20~\text{ns}$ FIGURE 1. Read Operation # **Programming Information** Refer to the MM4204/MM5204 data sheet for programming information. # MOS EPROMS ADVANCE INFORMATION # NMC2532 32k-Bit (4k × 8) UV Erasable PROM # **General Description** The NMC2532 is a 32,768-bit EPROM operating from a single 5V power supply. This device is an ultraviolet erasable, electrically programmable, read only memory fabricated using National's high speed, low power, silicon gate technology. This device is deselected when pin 20 is high and automatically placed in the standby mode. This mode provides an 85% reduction in power with no increase in access time. Bits may be programmed at random, in sequence or singly. Typical erasure time is 20 minutes using a 12 mW/cm<sup>2</sup> ultraviolet lamp. #### **Features** - Single 5V power supply - 450 ns max access time - Low power: Active - 160 mA max Standby - 25 mA max - Fully static - TRI-STATE® output - All I/O pins TTL compatible - Pin compatible with existing EPROMs and ROMs - Single location programming # **Block and Connection Diagrams\*** Dual-In-Line Package Modes\* | | | Pin Nam | e/Numbe | r | |-----------------|-----------------------|-----------|-----------|------------------------| | Mode | PD/PGM<br>(S/P)<br>20 | VPP<br>21 | VCC<br>24 | Outputs<br>9-11, 13-17 | | Read | VIL | 5V | 5V | DOUT | | Standby | VIH | 5V | 5V | Hi-Z | | Program | Pulsed VIH<br>to VIL | 25V | · 5V | DIN | | Program Verify | VIL | 5V | 5V | DOUT | | Program Inhibit | VIH | 25V | 5V | Hi-Z | Order Number NMC2532Q See NS Package J24CQ #### Pin Names\* PD/PGM (S/P) Power Down (Chip Select) A0-A11 Address Inputs O1-O8 (Q1-Q8) **Data Outputs** VPP Program Power (25V) VCC Power (5V) GND (VSS) Ground Symbols in parentheses are proposed industry standard. # **Absolute Maximum Ratings (Note 1)** Temperature under Bias -10°C to +80°C Storage Temperature $-65^{\circ}\text{C to} + 125^{\circ}\text{C}$ All Input and Output Voltages +6V to - 0.3V All Input and Output Voltages + 6V to with Respect to VSS During Read VPP Supply Voltage with Respect + 26.5 V to - 0.3 V to VSS During Programming Power Dissipation 1.5W Lead Temperature (Soldering, 10 seconds) 300°C #### READ OPERATION # **DC Operating Characteristics (Note 2)** TA = 0°C to 70°C, $VCC = 5V \pm 5\%$ , VSS = 0V, $VPP = VCC \pm 0.6V$ (Note 3) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------|----------------------------|------------------------------------------------|-------|-----|-------|-------| | ILI | Input Load Current | VIN = 5.25V | | | 10 | μΑ | | ILO | Output Leakage Current | VOUT = 5.25V | | | 10 | μΑ | | ICC1 | VCC Current Standby | PD/PGM (S/P) = VIH | | 15 | 25 | mA | | ICC2 | VCC Current Active | $PD/\overline{PGM}$ (S/ $\overline{P}$ ) = VIL | | 85 | 160 | mA | | VIL | Input Low Voltage | | - 0.1 | | 0.65 | V | | VIH | Input High Voltage | | 2.2 | | VCC+1 | ٧ | | VOL | Output Low Voltage | IOL = 2.1 mA | | | 0.45 | ٧ | | VOH | Output High Voltage | IOH = - 400 μA | 2.4 | | | V | | IPP1/IPP2 | VPP Standby/Active Current | | | | 300 | μА | ## AC Characteristics TA = 0°C to 70°C, VCC = 5V $\pm$ 5%, VSS = 0V, VPP = VCC $\pm$ 0.6V (Note 3) | Symbol | | | 0 | | Man | | |------------------|----------|-------------------------|--------------|-----|-----|-------| | Alternate | Standard | Parameter | Conditions | Min | Max | Units | | t <sub>ACC</sub> | TAVQV | Address to Output Valid | PG/PGM = VIL | | 450 | ns | | t <sub>APR</sub> | TSLQV | Select to Output Valid | | | 450 | ns | | t <sub>PXZ</sub> | TSHQZ | Select to Output Hi-Z | | 0 | 100 | ns | | t <sub>PVX</sub> | TAXQX | Address to Output Hold | PD/PGM = VIL | 0 | | ns | # Capacitance (Note 4) TA = 25 °C, f = 1 MHz | Symbol | Parameter | Parameter Conditions | | Max | Units | | |--------|--------------------|----------------------|---|-----|-------|--| | CIN | Input Capacitance | VIN = 0V | 4 | 6 | pF | | | COUT | Output Capacitance | VOUT = 0V | 8 | 12 | pF | | #### **AC Test Conditions** Output Load: 1 TTL gate and CL = 100 pF Input Rise and Fall Times: ≤20 ns Input Pulse Levels: 0.8V to 2.2V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Recommended DC Operating Conditions" provides conditions for actual device operation. Note 2: Typical values are for TA = 25°C and nominal supply voltages. $\textbf{Note 3: } VPP \, can \, be \, tied \, directly \, to \, VCC \, (except \, during \, programming).$ Note 4: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation C = |\Delta t/\Delta V\). Capacitance is guaranteed by periodic testing. # **Switching Time Waveforms\*** <sup>\*</sup>Symbols in parentheses are proposed industry standard. # PROGRAM OPERATION DC Characteristics TA = 25°C ± 5°C, VCC = 5V ± 5%, VPP = 25V ± 1V | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------|----------------------------------------|--------------------|-------|-----|-------|-------| | ILI | Input Current All Inputs | VIN = VIL or VIH | | | 10 | μΑ | | VOL | Output Low Voltage During Verify | IOL = 2.1 mA | | | 0.45 | ٧ | | voн | Output High Voltage During Verify | IOH = - 400 μA | 2.4 | ` | | V | | ICC | VCC Supply Current | | | 85 | 160 | mA | | VIL | Input Low Level All Inputs | | - 0.1 | | 0.65 | V | | VIH | Input High Level All Inputs Except VPP | | 2.2 | | VCC+1 | V | | IPP | VPP Supply Current | PD/PGM (S/P) = VIL | | | 30 | mA | #### AC Characteristics TA = 25°C ± 5°C, VCC = 5V ± 5% | Symbol | | Parameter | Min | Тур | Max | Units | |--------------------|---------|-----------------------------|---------|------|-------|--------| | Alternate Standard | | raidilletei | (44.11. | 1,75 | Illax | J.III. | | t <sub>SUA</sub> | TAVPL | Address Set-Up Time | 2 | | | μS | | t <sub>SUD</sub> | TDVPL | Data Set-Up Time | 2 | | | μS | | tsuvpp | TVPPHPL | VPP Set-Up Time | 0 | | | ns | | t <sub>WPR</sub> | TPLPH | Program Pulse Width | 45 | 50 | 55 | ms | | t <sub>HD</sub> | TPHDX | Data Hold Time | 2 | | | μS | | t <sub>HVPP</sub> | TPHVPPL | VPP Hold Time | 0 | | | . ns | | t <sub>HPR</sub> | TVPPLPL | VPP Recovery Time | 0 | | | ns | | t <sub>APR</sub> | TSLQV | Select to Output Valid | | | 450 | ns | | t <sub>HA</sub> | TSHAX | Address Hold Time | 0 | | | ns | | t <sub>PXZ</sub> | TSHQZ | TSHQZ Select to Output Hi-Z | | | 100 | ns | # Programming Waveforms\* (Note 5) TA = 25°C ± 5°C, VCC = 5V ± 5%, VPP = 25V ± 1V Note 5: The input timing reference level is 0.65V for VIL and 2.2V for VIH. \* Symbols in parentheses are proposed industry standard. # **Functional Description** #### DEVICE OPERATION The NMC2532 has two modes of operation in the normal system environment. These are shown in Table I. TABLE I. OPERATING MODES (VCC = 5V)\* | Pins<br>Mode | PD/PGM<br>(S/P)<br>20 | ICC Max<br>24 | Outputs<br>9-11, 13-17 | |--------------|-----------------------|---------------|------------------------| | Read | VIL | 160 mA | DOUT | | Standby | VIH | 25 mA | Hi-Z | #### **Read Mode** The NMC2532 read operation requires that PD/ $\overline{PGM}$ = VIL and that addresses A0-A11 have been stabilized. Valid data will apear on the output pins after $t_{ACC}$ or $t_{APR}$ times (see Switching Time Waveforms) depending on which is limiting. #### Standby Mode The NMC2532 is placed in the standby mode (deselected and powered down) by making PD/ $\overrightarrow{PGM}$ = VIH. This automatically controls the outputs to their Hi-Z state. The power dissipation is reduced to 15% of the normal operating power. VCC must be kept at 5V. Access time at power up (chip selection) remains either $t_{ACC}$ or $t_{APR}$ (see Switching Time Waveforms). #### **PROGRAMMING** The NMC2532 is shipped from National completely erased. All bits will be at a "1" level (outputs high) in this initial state after any full erasure. Table II shows the three programming modes. TABLE II. PROGRAMMING MODES (VCC = 5V)\* | Pins | PD/PGM (S/P)<br>20 | VPP<br>18 | Outputs<br>9-11, 13-17 | |-----------------|--------------------|-----------|------------------------| | Program | VIL | 25V | DIN | | Program Verify | VIL | 5V | DOUT | | Program Inhibit | VIH | 25V | Hi-Z | #### **Program Mode** The NMC2532 is programmed by placing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the PD/PGM (S/P) pin. All input voltage levels, including the program pulse on the PD/PGM pin are TTL compatible. The programming sequence is: With the VPP pin at 25V and VCC = 5V, an address is selected and the desired data word is applied to the output pins (VIL = "0" and VIH = "1" for both address and data). After the address and data signals are stable the PD/PGM pin is pulsed from VIH to VIL with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A low level, VIL or lower *must not* be maintained steady state (DC signal) on the PD/PGM pin during programming. Several NMC2532s may be programmed in parallel (the same data in each one) in this mode. #### **Program Verify** The programming of the NMC2532 may be verified, either one word at a time during the programming (as shown in the timing diagram) or by reading all of the words out at the end of the programming sequence. #### Program Inhibit The program inhibit mode allows programming several NMC2532s in parallel with different data for each one by controlling which ones receive the program pulse. All similar inputs may be paralleled. Pulsing the PD/PGM pin from VIH to VIL on a selected unit or units will cause programming, while inhibiting the PD/PGM pulse will inhibit programming and keep the outputs of the inhibited devices in the Hi-Z state. #### **ERASURE PROCEDURE** The NMC2732 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gates to their initial state through induced photo current. It is recommended that this device be kept out of direct sunlight. The UV content of sunlight may cause the a partial erasure of some bits in a relatively short period of time. Direct sunlight (any intense light) can cause temporary functional failure due to generation of photo current. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label etc.) should be placed over the package window if this product is to be operated under these lighting conditions. An ultraviolet source of 2537Å yielding a total integrated dosage of 15 Watt-seconds/cm² is required. This will erase a unit in approximately 15 to 20 minutes when a UV lamp of a 12 mW/cm² power rating is used. The NMC2532 to be erased should be placed one inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. <sup>\*</sup> Symbols in parentheses are proposed industry standard. # **MOS EPROMs** # NMC2564 64k-Bit (8k × 8) UV Erasable PROM # **General Description** The NMC2564 is a 65,536-bit EPROM operating from a single 5V power supply. This device is an ultraviolet erasable, electrically programmable, read only memory fabricated using National's high speed, low power, silicon gate technology. This device is deselected when pin 20 is high and automatically placed in the standby mode. This mode provides an 85% reduction in power with no increase in access time. Bits may be programmed at random, in sequence or singly. Typical erasure time is 20 minutes using a 12 mW/cm<sup>2</sup> ultraviolet lamp. #### **Features** - Single 5V power supply - 450 ns max access time - Low power: Active - 200 mA max Standby - 30 mA max - Fully static - TRI-STATE® output - All I/O pins TTL compatible - Pin compatible with the 2516 and 2532 EPROMs - Separate chip selects for multiple bus systems - Single location programming #### **Block and Connection Diagrams\*** Dual-in-Line Package GND (VSS) vcc VPP VPP 27 (SZ) CSZ DATA OUTPUTS CS1 (S1) (Q1-Q8) O1-O8 25V GND Α7 PD/PGM CONTROL **OUTPUT BUFFERS** (S/P) PD/PGM DECODER Y-GATING AO-A11 ADDRESS (08) ne (07) 07 01 (Q1) 32,768-BIT 17 (06) 06 DECODER CELL MATRIX 02 (02) <u>16</u> (Q5) O5 03 (03) GND (VSS) (Q4) Qa TOP VIEW #### Modes | | Pin Name/Number | | | | | | | | |-----------------|-----------------|----------|-----------------------|------------------|-------------------|------------------------------------|--|--| | Mode | VCC<br>26, 28 | VPP<br>1 | PD/PGM<br>(S/P)<br>22 | CS1<br>(S1)<br>2 | CS2<br>(S2)<br>27 | Outputs<br>(Q1-Q8)<br>11-13, 15-19 | | | | Read | 5 | 5 | VIL | VIL | VIL | DOUT | | | | Deselect | 5 | 5 | VIL | VIH | × | Hi-Z | | | | Deselect | 5 | 5 | VIL | × | VIH | Hi-Z | | | | Standby | 5 | 5 | VIH | × | × | Hi-Z | | | | Program Inhibit | 5 | 25 | VIH | × | × | DIN | | | | Program Inhibit | 5 | 25 | x | VIH | x | DIN | | | | Program Inhibit | .5 | 25 | x | × | VIH | DIN | | | | Program | 5 | 25 | Pulsed VIH | VIL | VIL | DIN | | | #### Pin Names PD/PGM (S/P) Power Down (Chip Select) A0-A12 Address Inputs O<sub>1</sub>-O<sub>8</sub> (Q1-Q8) **Data Outputs** VPP Program Power (+25V) VCC Power (+5V) GND (VSS) Ground X = don't care <sup>\*</sup> Symbols in parentheses are industry standard # MOS EPROMS PREVIEW # NMC27C16 16,384-Bit (2048 × 8) UV Erasable CMOS PROM # **General Description** The NMC27C16 is a high speed 16k UV erasable and electrically reprogrammable EPROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements. The NMC27C16 is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure. This ERPOM is fabricated with the reliable, high volume, time proven, CMOS silicon gate technology. #### **Features** - 2048 × 8 organization - Low power during programming - Access time-450 ns - Single 5V power supply - Static-no clocks required - Inputs and outputs TTL compatible during both read and program modes - TRI-STATE® output #### **Dual-In-Line Package Block and Connection Diagrams\*** VCC + 5V 22 A9 VSS GND DATA OUTPUTS (PROGRAM INPUTS) 00-07 (00-07) 20 OE (G) CONTROL/PROGRAM 18 CE/PGM (E/P) DUTPUT BUFFERS (INPUT BUFFERS) 17 07 (07) AO-00 (00)-9 16 O6 (Q6) A0-A3 ADDRESS Y DECODE 18 Y GATING RHEFER ADDRESS 01 (01) 10 15 O5 (Q5) 16 384 ADDRESS X DECODE 128 14 04 (04) BIT MATRIX 02 (02)-13 O3 (Q3) VSS #### Pin Connection During Read or Program | | Pin Name/Number | | | | | | |---------|-----------------------|-----------------|-----------|-----------|------------------------|--| | Mode | CE/PGM<br>(E/P)<br>18 | ŌĒ<br>(Ğ)<br>20 | VPP<br>21 | VCC<br>24 | Outputs<br>9-11, 13-17 | | | Read | VIL | VIL | 5 | 5 | DOUT | | | Program | Pulsed VIL<br>to ViH | VIH | 25 | 5 | DIN | | <sup>\*</sup> Symbols in parentheses are proposed industry standard. #### Pin Names A0-A10 Addres Inputs $O_0$ - $O_7$ (Q0-Q7) Data Outputs $\overline{\text{CE}/\text{PGM}}(\bar{\text{E}}/\text{P})$ Chip Enable/Program $O\overline{\text{E}}(\bar{\text{G}})$ Output Enable VPP Read 5V, Program 25V VCC Power 5V VSS Ground TOP VIEW # Absolute Maximum Ratings (Note 1) Temperature Under Bias - 25°C to + 85°C Storage Temperature -65°C to +125°C VPP Supply Voltage with Respect 26.5V to -0.3V to VSS All Input or Output Voltages with VCC + 0.3V to -0.3VRespect to VSS (except VPP) Power Dissipation 1.5W 300°C Lead Temperature (Soldering, 10 seconds) #### READ OPERATION DC Operating Characteristics TA=0°C to +70°C, VCC=5V±5%, (VCC=5V±10% for NMC27C16-1), $VPP = VCC \pm 0.6V$ (Note 3), VSS = 0V, unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------|------------------------------|---------------------------|-------|-----|-------|-------| | ILI | Input Current | VIN = 5.25V or VIN = VIL | | | 10 | μА | | ILO | Output Leakage Current | VOUT = 5.25V, CE/PGM = 5V | | | 10 | μΑ | | IPP1 | VPP Supply Current | VPP = 5.85V | | | 5 | mA | | ICC1 | VCC Supply Current (Standby) | CE/PGM = VIH, OE = VIL | | 10 | 25 | mA | | ICC2 | VCC Supply Current (Active) | CE/PGM = OE = VIL | | 57 | 100 | mA | | VIL | Input Low Voltage | | - 0.1 | | 0.8 | V | | VIH | Input High Voltage | | 2.0 | | VCC+1 | V | | VOH | Output High Voltage | 1OH = - 400 μA | 2.4 | | | V | | VOL | Output Low Voltage | IOL = 2.1 mA | | | 0.45 | V | AC Characteristics (Note 2) TA = 0°C to +70°C, VCC = 5V ±5%, (VCC = 5V ± 10% for NMC27C16-1), $VPP = VCC \pm 0.6V$ (Note 3), VSS = 0V, unless otherwise noted. | Symbol | | Parameter | Conditions | NMC27C16 | | NMC27C16-1 | | NMC27C16-2 | | | |------------------|----------|-----------------------------------|-------------------|----------|-----|------------|-----|------------|-----|-------| | Alternate | Standard | Parameter | Conditions | Min | Max | Min | Max | Min | Max | Units | | t <sub>ACC</sub> | TAVQV | Address to Output Delay | CE/PGM = OE = VIL | | 450 | , | 350 | | 390 | ns | | t <sub>CE</sub> | TELQV | CE to Output Delay | ŌĒ = VIL | | 450 | | 350 | | 390 | ns | | t <sub>OE</sub> | TGLQV | Output Enable to Output Delay | CE/PGM = VIL | | 120 | | 120 | | 120 | ns | | t <sub>DF</sub> | TGHQZ | Output Enable High to Output Hi-Z | CE/PGM = VIL | 0 | 100 | 0 | 100 | 0 | 100 | ns | | t <sub>OH</sub> | TAXQX | Address to Output Hold | CE/PGM = OE = VIL | 0 | | 0 | | 0 | | ns | | t <sub>OD</sub> | TEHQZ | CE to Output Hi-Z | OE = VIL | 0 | 100 | 0 | 100 | 0 | 100 | ns | ## Capacitance TA = 25°C, f = 1 MHz | Symbol | Parameter | Conditions | Тур | Max | Units | |--------|--------------------|------------|-----|-----|-------| | CI | Input Capacitance | VIN = 0V | 4 | 6 | pF | | co | Output Capacitance | VOUT = 0V | 8 | 12 | pF | #### **AC Test Conditions** Output Load: 1 TTL gate and CL = 100 pF Input Rise and Fall Times: ≤20 ns Note 1:"Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Typical conditions are for operation at: TA = 25°C, VCC = 5V, VPP = VCC, and VSS = 0V. Note 3: VPP may be connected to VCC except during program. The ± 0.6V tolerance allows a circuit to switch VPP between the read voltage and the program voltage. Note 4: Capacitance is guaranteed by periodic testing. TA = 25°C, f = 1 MHz. # Switching Time Waveforms\* \* Symbols in parentheses are proposed industry standard. #### **PROGRAM OPERATION** ### DC Electrical Characteristics and Operating Conditions (Notes 1 and 2) (TA = $25^{\circ}$ C $\pm 5^{\circ}$ C) (VCC = 5V $\pm 5^{\circ}$ , VPP = 25V $\pm 1$ V) | Symbol | Parameter | Min | Тур | Max | Units | |--------|---------------------------------------------------------|-------|-----|-------|-------| | ILI | Input Leakage Current (Note 3) | | | 10 | μА | | VIL | Input Low Level | - 0.1 | | 0.8 | ٧ | | VIH | Input High Level | 2.0 | | VCC+1 | V | | ICC | VCC Power Supply Current | | | 100 | mA | | IPP1 | VPP Supply Current (Note 4) | | | 5 | mA | | IPP2 | VPP Supply Current During<br>Programming Pulse (Note 5) | l . | | 30 | mA | #### AC Characteristics and Operating Conditions (Notes 1, 2, and 6) $(TA = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | Syı | mbol | | | _ | | 1 | |-----------------|----------|------------------------------------------------|-----|-----|-----|-------| | Alternate | Standard | Parameter | Min | Тур | Max | Units | | t <sub>AS</sub> | TAVPH | Address Set-up Time | 2 | | | μS | | tos | TGHPH | OE Set-up Time | 2 | | | μS | | t <sub>DS</sub> | TDVPH | Data Set-up Time | 2 | | | μS | | t <sub>AH</sub> | TPLAX | Address Hold Time | 2 | | | μS | | t <sub>OH</sub> | TPLGX | OE Hold Time | 2 | | | μS | | t <sub>DH</sub> | TPLDX | Data Hold Time | 2 | | | μS | | t <sub>DF</sub> | TGHQZ | Chip Disable to Output Float<br>Delay (Note 4) | 0 | | 130 | ns | | t <sub>CE</sub> | TGLQV | Chip Enable to Output Delay (Note 4) | | | 150 | ns | | t <sub>PW</sub> | TPHPL | Program Pulse Width | 45 | 50 | 55 | ms | | t <sub>PR</sub> | TPH1PH2 | Program Pulse Rise Time | 5 | | | ns | | t <sub>PF</sub> | TPL2PL1 | Program Pulse Fall Time | 5 | | | ns | Note 1: VCC must be applied at the same time or before VPP and removed after or at the same time as VPP. To prevent damage to the device it must not be inserted into a board with power applied. Note 2: Care must be taken to prevent overshoot of the VPP supply when switching to $\pm 25V$ . Note 3: 0.45V ≤ VIN ≤ 5.25V Note 4: CE/PGM = VIL, VPP = VCC Note 5: VPP = 26V Note 6: Transition times ≤ 20 ns unless noted otherwise. #### Program Mode #### **Functional Description** #### **DEVICE OPERATION** The NMC27C16 has 3 modes of operation in the normal system environment. These are shown in Table I. #### Read Mode The NMC27C16 read operation requires that OE = VIL, CE/PGM = VIL and that addresses A0-A10 have been stabilized. Valid data will appear on the output pins after t<sub>ACC</sub>, toe or toe times (see Switching Time Waveforms) depending on which is limiting. #### **Deselect Mode** The NMC27C16 is deselected by making $\overline{OE} = VIH$ . This mode is independent of CE/PGM and the condition of the addresses. The outputs are Hi-Z when OE = VIH. This allows OR-tying 2 or more NMC27C16's for memory expansion. #### Standby Mode (Power Down) The NMC27C16 may be powered down to the standby mode by making CE/PGM = VIH. This is independent of OE and automatically puts the outputs in their Hi-Z state. The power is reduced to 25% (132 mW max) of the normal operating power. VCC and VPP must be maintained at 5V. Access time at power up remains either tACC or tCE (see Switching Time Waveforms). #### **PROGRAMMING** The NMC27C16 is shipped from National completely erased. All bits will be at a "1" level (output high) in this initial state and after any full erasure. Table II shows the 3 programming modes. TABLE I. OPERATING MODES (VCC = VPP = 5V) | | F | Pin Name/Numb | er | |----------|-----------------------|-----------------|------------------------| | Mode | CE/PGM<br>(E/P)<br>18 | ŌĒ<br>(Ğ)<br>20 | Outputs<br>9-11, 13-17 | | Read | VIL | VIL | DOUT | | Deselect | Don't Care | VIH | Hi-Z | | Standby | VIH | Don't Care | Hi-Z | TABLE II. PROGRAMMING MODES (VCC = 5V) | | Pin Name/Number | | | | | | | |--------------------------------|-----------------------|-----------------|-------------|--------------------------|--|--|--| | Mode | CE/PGM<br>(E/P)<br>18 | OE<br>(G)<br>20 | VPP<br>21 | Outputs Q<br>9-11, 13-17 | | | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | DIN | | | | | Program Verify Program Inhibit | VIL<br>VIL | VIL | 25(5)<br>25 | DOUT<br>Hi-Z | | | | <sup>\*</sup> Symbols in parentheses are proposed industry standard #### Functional Description (Continued) #### **Program Mode** The NMC27C16 is programmed by introducing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the chip enable pin. All input voltage levels, including the program pulse on chip enable are TTL compatible. The programming sequence is: With VPP = 25V, VCC = 5V, $\overline{OE}$ = VIH and $\overline{OE}$ /PGM = VIL, an address is selected and the desired data word is applied to the output plns. (VIL ="0" and VIL = "1" for both address and data.) After the address and data signals are stable the program pin is pulsed from VIL to VIH with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left opmn. A high level (VIH or higher) *must not* be maintained longer than t<sub>PW(MAX)</sub> on the program pin during programming. NMC27C16s may be programmed in parallel with the same data in this mode. #### **Program Verify Mode** The programming of the NMC27C16 may be verified either 1 word at a time during the programming (as shown in the timing diagram) or by reading all of the words out at the end of the programming sequence. This can be done with VPP = 25V (or 5V) in either case. #### Program Inhibit Mode The program inhibit mode allows programming several NMC27C16s simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the NMC27C16 may be paralleled. Pulsing the program pin (from VIL to VIH) will program a unit while inhibiting the program pulse to a unit will keep it from being programmed and keeping $\overline{OE}$ = VIH will put its outputs in the Hi-Z state. #### **ERASING** The NMC27C16 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the NMC27C16 be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight can also cause temporary functional failure. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. An ultraviolet source of 2537Å yielding a total integrated dosage of 15 watt-seconds/cm² is required. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000 $_\mu \text{W/cm}^2$ power rating is used. The NMC27C16 to be erased should be placed 1 inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1 inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance is changed, or the lamp is aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem. #### MOS EPROMs PRELIMINARY 23 A8 18 CE(E) 07(08) 16 0<sub>6</sub>(07) 05(06) 04(05) OE/VPP(G/VPP) #### NMC2724 16k-Bit (2k × 8) UV Erasable PROM #### **General Description** The NMC2724 is a 16,384-bit EPROM operating from a single 5V power supply. This device is an ultraviolet erasable, electrically programmable, read only memory fabricated using National's high speed, low power, silicon gate technology. This device is deselected when pin 18 is high and automatically placed in the standby mode. This mode provides an 80% reduction in power with no increase in access time. The NMC2724 has an output enable control to eliminate bus contention in microprocessor systems. Bits may be programmed at random, in sequence or singly. Typical erasure time is 20 minutes using a 12 mW/cm<sup>2</sup> ultraviolet lamp. #### **Features** - Single 5V power supply - 450 ns max access time - Low power: Active—150 mA max Standby—30 mA max - Fully static - TRI-STATE® output - All I/O pins TTL compatible - Pin compatible with existing EPROMs and ROMs - Output enable control #### **Block and Connection Diagrams\*** | N | 10 | d | e | s | × | |---|----|---|---|---|---| | | | | | | | | | Pin Name/Number | | | | | | | | |-----------------|-----------------|-------------------------|-----------|------------------------|--|--|--|--| | Mode | CE<br>(Ē)<br>18 | OE/VPP<br>(G/VPP)<br>20 | VCC<br>24 | Outputs<br>9-11, 13-17 | | | | | | Read | VIL | VIL | 5V | DOUT | | | | | | Standby | VIH | Don't Care | 5V | Hi-Z | | | | | | Program | VIL | 25V | 5V | DIN | | | | | | Program Verify | VIL | VIL | 5V | DOUT | | | | | | Program Inhibit | VIH | 25V | 5V | Hi-Z | | | | | <sup>\*</sup> Symbols in parentheses are proposed industry standard. †NMC2724A, AR ≤ VIL for all operating modes. NMC2724B, AR ≥ VIH for all operating modes. # TOP VIEW Order Number NMC2724Q-A or NMC2724Q-B #### or NMC2724Q-B See NS Package J24CQ | Pin Names* | | |----------------------------------------|-------------------| | CE (Ē) | Chip Enable | | ŌĒ(Ġ) | Output Enable | | A0-A10 | Address Inputs | | O <sub>0</sub> -O <sub>7</sub> (Q1-Q8) | Data Outputs | | VPP | Program Power 25V | | VCC | Power 5V | | GND (VSS) | Ground | | AR | Select Reference | Select Reference Input Level #### Absolute Maximum Ratings (Note 1) Temperature under Bias $-10^{\circ}$ C to $+80^{\circ}$ C Storage Temperature $-65^{\circ}$ C to $+125^{\circ}$ C All Input and Output Voltages +6V to -0.3V with Respect to VSS During Read VPP Supply Voltage with Respect + 26.5V to -0.3V to VSS During Programming Power Dissipation 1.5W Lead Temperature (Soldering, 10 seconds) 300°C 300°C #### **READ OPERATION** DC Operating Characteristics (Note 2) .TA = 0°C to 70°C, VCC = 5V ± 5%, VSS = 0V | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------|---------------------------|--------------------|-------|-----|-------|-------| | ILI1 | Input Load Current | VIN = 5.25V | | | 10 | μА | | ILI2 | OE/VPP Input Load Current | VIN = 5.25V | | | 300 | μΑ | | ICC1 | VCC Current Standby | CE = VIH, OE = VIL | | 15 | 30 | mA | | ICC2 | VCC Current Active | OE = CE = VIL | | 85 | 150 | mA | | VIL | Input Low Voltage | | - 0.1 | | 0.8 | V | | VIH | Input High Voltage | | 2.0 · | | VCC+1 | ·V | | VOL . | Output Low Voltage | IOL = 2.1 mA | | | 0.45 | V | | VOH | Output High Voltage | IOH = - 400 μA | 2.4 | | | V | #### AC Characteristics TA = 0°C to 70°C, VCC = 5V ± 5%, VSS = 0V | Symbol | | Parameter | Conditions | Min | Тур | Max | Units | |------------------|----------|-----------------------------------|---------------|-----|-----|-----|----------| | Alternate | Standard | | | """ | 176 | """ | ) 011113 | | t <sub>ACC</sub> | TAVQV | Address to Output Valid | CE = OE = VIL | | | 450 | ns | | t <sub>CE</sub> | TELQV | CE to Output Delay | OE = VIL | | | 450 | ns | | t <sub>OE</sub> | TGLQV | Output Enable to Output Delay | CE = VIL | | | 120 | ns | | t <sub>DF</sub> | TGHQZ | Output Enable High to Output Hi-Z | CE = VIL | 0 | | 100 | ns | | t <sub>OH</sub> | TAXQX | Address to Output Hold | CE = OE = VIL | 0 | | | ns | | t <sub>PF</sub> | TEHQZ | CE (E) to Output Hi-Z | OE = VIL | 0 | | 100 | ns | #### Capacitance (Note 3) TA = 25 °C, f = 1 MHz | Symbol | Parameter | Conditions | Тур | Max | Units | |--------|--------------------------------------------|------------|-----|-----|-------| | CIN1 | Input Capacitance Except ŌĒ/VPP<br>(Ō/VPP) | VIN = 0V | 4 | 6 | pF | | CIN2 | OE/VPP (G/VPP) Input Capacitance | VIN = 0V | | 20 | pF | | COUT | Output Capacitance | VOUT = 0V | | 12 | pF | #### **AC Test Conditions** Output Load: 1 TTL gate and CL = 100 pF Input Rise and Fall Times: ≤20 ns Input Pulse Levels: 0.8V to 2.2V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Recommended DC Operating Conditions" provides conditions for actual device operation. Note 2: Typical values are for TA = 25°C and nominal supply voltages. Note 3: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ . Capacitance is guaranteed by periodic testing. #### 5 #### **Switching Time Waveforms\*** #### Read Cycle ( $\widetilde{OE}(\overline{G}) = VIL$ ) #### Standby Power Down Mode ( $\overline{OE} = VIL$ ) \* Symbols in parentheses are proposed industry standard. #### **PROGRAM OPERATION** **DC Characteristics** TA = 25°C $\pm 5$ °C, $VCC = 5V \pm 5$ %, $VPP = 25V \pm 1V$ | Symbol | Parameter | Conditions | Min. | Тур | Max | Units | |--------|-------------------------------------------|--------------------|-------|-----|-------|-------| | ILI | Input Current All Inputs | VIN = VIL or VIH | | | 10 | μА | | VOL | Output Low Voltage During Verify | IOL = 2.1 mA | | | 0.45 | ٧ | | voн | Output High Voltage During Verify | IOH = - 400 μA | 2.4 | | | ٧ | | ICC | VCC Supply Current | | | 85 | 150 | mA | | VIL | Input Low Level All Inputs | | - 0.1 | | 0.8 | V | | VIH | Input High Level All Inputs Except OE/VPP | | 2.0 | | VCC+1 | ٧ | | IPP | VPP Supply Current | CE = VIL, OE = VPP | | | 30 | mA | #### AC Characteristics TA = 25°C ± 5°C, VCC = 5V ± 5% | Symbol | | Parameter | Conditions | Min | Тур | Max | Units | |------------------|----------|-----------------------------------|------------|-----|-------|-----|-------| | Alternate | Standard | Parameter | Conditions | | יאָני | Wax | Units | | t <sub>AS</sub> | TAVEL | Address Set-Up Time | | 2 | | | μS | | toes | TVPPHEL | Program Voltage Set-Up Time | | 2 | | | μS | | t <sub>DS</sub> | TDVEL | Data Set-Up Time | | 2 | | | μS | | t <sub>AH</sub> | TEHAX | Address Hold Time | | 0 | | | μS | | t <sub>OEH</sub> | TEHVPPL | OE Hold Time | | 2 | | | μS | | t <sub>DH</sub> | TEHDX | Data Hold Time | | 2 | | | μS | | t <sub>DF</sub> | TEHQZ | Chip Enable to Output Hi-Z | | 0 | | 120 | ns | | t <sub>DV</sub> | TELQV | Data Valid from CE | OE = VIL | | | 1 | μS | | t <sub>PW</sub> | TELEH | CE Pulse Width During Programming | | 45 | 50 | 55 | ms | | t <sub>VR</sub> | TVPPLEL | VPP Recovery Time | | 2 | | | μS | #### **Programming Waveforms\*** (Note 4) TA = 25 °C $\pm$ 5 °C, VCC = 5V $\pm$ 5%, VPP = 25V $\pm$ 1V Note 4: The input timing reference level is 1V for VIL and 2V for VIH. <sup>\*</sup>Symbols in parentheses are proposed industry standard. #### ŀ #### **Functional Description** #### **DEVICE OPERATION** The NMC2724 has two modes of operation in the normal system environment. These are shown in Table I. TABLE I. OPERATING MODES (VCC = 5V) \* | Pins<br>Mode | CE | | ICC Max<br>24 | Outputs<br>9-11, 13-17 | | |--------------|-----|------------|---------------|------------------------|--| | Read | ۷IL | VIL | 150 mA | DOUT | | | Standby | VIH | Don't Care | 30 mA | Hi-Z | | #### **Read Mode** The NMC2724 read operation requires that $\overline{CE} = \overline{VIL}$ , and $\overline{OE}/VPP = VIL$ and that addresses A0-A10 have been stabilized. Valid data will apear on the output pins after $t_{ACC}$ , $t_{OE}$ , or $t_{CE}$ times (see Switching Time Waveforms) depending on which is limiting. #### Standby Mode The NMC2724 is placed in the standby mode (deselected and powered down) by making $\overline{\text{CE}} = \text{VIH}$ . This is independent of the Output Enable control and automatically controls the outputs to their Hi-Z state. The power dissipation is reduced to 20% of the normal operating power. VCC must be kept at 5V. Access time at power up (chip selection) remains either $t_{ACC}$ or $t_{CE}$ (see Switching Time Waveforms). #### **PROGRAMMING** The NMC2724 is shipped from National completely erased. All bits will be at a "1" level (outputs high) in this initial state after any full erasure. Table II shows the three programming modes. TABLE II. PROGRAMMING MODES (VCC = 5V) \* | Pins<br>Mode | Œ<br>(Ē)<br>18 | OE/VPP<br>(G/VPP)<br>20 | Outputs<br>9-11, 13-17 | |-----------------|----------------|-------------------------|------------------------| | Program | VIL | 25V | DIN | | Program Verify | VIL | VIL | DOUT | | Program Inhibit | VIH | 25V | Hi-Z | #### **Program Mode** The NMC2724 is programmed by placing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the $\overline{\text{CE}}$ pin. All input voltage levels, including the program pulse on the $\overline{\text{CE}}$ pin are TTL compatible. The programming sequence is: With the $\overline{OE}/VPP$ pin at 25V and VCC = 5V, an address is selected and the desired data word is applied to the output pins (VIL = "0" and VIH = "1" for both address and data). After the address and data signals are stable the $\overline{\text{CE}}$ pin is pulsed from VIH to VIL with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A low level, VIL or lower *must not* be maintained steady state (DC signal) on the $\overline{\text{CE}}$ pin during programming. Several NMC2724s may be programmed in parallel (the same data in each one) in this mode. #### **Program Verify** The programming of the NMC2724 may be verified, either one word at a time during the programming (as shown in the timing diagram) or by reading all of the words out at the end of the programming sequence. #### Program Inhibit The program inhibit mode allows programming several NMC2724s in parallel with different data for each one by controlling which ones receive the program pulse. All similar inputs may be paralleled. Pulsing the $\overline{CE}$ pin from VIH to VIL on a selected unit or units will cause programming, while inhibiting the $\overline{CE}$ pulse will inhibit programming and keep the outputs of the inhibited devices in the Hi-Z state. #### **ERASURE PROCEDURE** The NMC2724 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gates to their initial state through induced photo current. It is recommended that this device be kept out of direct sunlight. The UV content of sunlight may cause the a partial erasure of some bits in a relatively short period of time. Direct sunlight (any intense light) can cause temporary functional failure due to generation of photo currents. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. An ultraviolet source of 2537Å yielding a total integrated dosage of 15 Watt-seconds/cm² is required. This will erase a unit in approximately 15 to 20 minutes when a UV lamp of a 12 mW/cm² power rating is used. The NMC2724 to be erased should be placed one inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. <sup>\*</sup> Symbols in parentheses are proposed industry standard. #### MOS EPROMs PRELIMINARY #### NMC2732 32k-Bit (4k × 8) UV Erasable PROM #### **General Description** The NMC2732 is a 32,768-bit EPROM operating from a single 5V power supply. This device is an ultraviolet erasable, electrically programmable, read only memory fabricated using National's high speed, low power, silicon gate technology. This device is deselected when pin 18 is high and automatically placed in the standby mode. This mode provides an 80% reduction in power with no increase in access time. The NMC2732 has an output enable control to eliminate bus contention in microprocessor systems. Bits may be programmed at random, in sequence or singly. Typical erasure time is 20 minutes using a 12 mW/cm<sup>2</sup> ultraviolet lamp. #### **Features** - Single 5V power supply - 450 ns max access time - Low power: Active—150 mA max Standby—30 mA max - Fully static - TRI-STATE® output - All I/O pins TTL compatible - Pin compatible with existing EPROMs and ROMs - Output enable control #### **Block and Connection Diagrams\*** #### Modes\* | | Pin Name/Number | | | | | | | | |-----------------|-----------------|-------------------------|-----------|------------------------|--|--|--|--| | Mode | CE<br>(Ē)<br>18 | OE/VPP<br>(G/VPP)<br>20 | VCC<br>24 | Outputs<br>9-11, 13-17 | | | | | | Read | VIL | VIL | 5V | DOUT | | | | | | Standby | VIH | Don't Care | 5V | Hi-Z | | | | | | Program | VIL | 25V | 5V | DIN | | | | | | Program Verify | VIL | VIL | 5V | DOUT | | | | | | Program Inhibit | VIH | 25V | 5V | Hi-Z | | | | | <sup>\*</sup> Symbols in parentheses are proposed industry standard. #### Dual-In-Line Package #### Order Number NMC2732Q See NS Package J24CQ #### Pin Names\* | i iii italiios | | |----------------------------------------|-------------------| | CE (Ē) | Chip Enable | | ŌĒ (Ġ) | Output Enable | | A0-A11 | Address Inputs | | O <sub>0</sub> -O <sub>7</sub> (Q1-Q8) | Data Outputs | | VPP | Program Power 25V | | VCC | Power 5V | | GND (VSS) | Ground | #### 5 #### Absolute Maximum Ratings (Note 1) $\begin{tabular}{lll} Temperature under Bias & $\cdot$ & $-10^\circ$C to $+80^\circ$C \\ Storage Temperature & $-65^\circ$C to $+125^\circ$C \\ \end{tabular}$ All Input and Output Voltages +6V to -0.3V with Respect to VSS During Read VPP Supply Voltage with Respect + 26.5V to − 0.3V to VSS During Programming Power Dissipation 1.5W Lead Temperature (Soldering, 10 seconds) 300°C #### **READ OPERATION** #### DC Operating Characteristics (Note 2) TA = 0°C to 70°C, VCC = 5V ± 5%, VSS = 0V | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------|---------------------------|--------------------|-------|-----|-------|-------| | ILI1 | Input Load Current | VIN = 5.25V | | | 10 | μА | | ILI2 | OE/VPP Input Load Current | VIN = 5.25V | , | | 300 | μΑ | | ICC1 | VCC Current Standby | CE = VIH, OE = VIL | | 15 | 30 | mA | | ICC2 | VCC Current Active | OE = CE = VIL | | 85 | 150 | mA | | VIL | Input Low Voltage | | - 0.1 | 1 | 0.8 | V | | VIH | Input High Voltage | | 2.0 | | VCC+1 | V | | VOL | Output Low Voltage | IOL = 2.1 mA | | | 0.45 | V | | voн | Output High Voltage | IOH = - 400 μA | 2.4 | | | V | #### AC Characteristics TA = 0°C to 70°C, VCC = 5V ± 5%, VSS = 0V | Symbol Alternate Standard | | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------|-------|-----------------------------------|---------------------------------------|--------|------|-------|-------| | | | Parameter | Conditions | 141111 | 1312 | IVIAA | Units | | t <sub>ACC</sub> | TAVQV | Address to Output Valid | $\overline{CE} = \overline{OE} = VIL$ | | | 450 | ns | | t <sub>CE</sub> | TELQV | CE to Output Delay | OE = VIL | | | 450 | ns | | t <sub>OE</sub> | TGLQV | Output Enable to Output Delay | CE = VIL | | | 120 | ns | | t <sub>DF</sub> | TGHQZ | Output Enable High to Output Hi-Z | CE = VIL | 0 | | 100 | ns | | toH | TAXQX | Address to Output Hold | CE = OE = VIL | 0 | | | ns | | t <sub>PF</sub> | TEHQZ | CE (E) to Output Hi-Z | OE = VIL | 0 | | 100 | ns | #### Capacitance (Note 3) TA = 25 °C, f = 1 MHz | Symbol | Parameter | Conditions | Тур | Max | Units | |--------|-----------------------------------------|------------|-----|-----|-------| | CIN1 | Input Capacitance Except OE/VPP (G/VPP) | VIN = 0V | 4 | 6 | рF | | CIN2 | OE/VPP (G/VPP) Input Capacitance | VIN = 0V | | 20 | pF | | COUT | Output Capacitance | VOUT = 0V | | 12 | pF | #### **AC Test Conditions** Output Load: 1 TTL gate and CL = 100 pF Input Rise and Fall Times: ≤20 ns Input Pulse Levels: 0.8V to 2.2V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Recommended DC Operating Conditions" provides conditions for actual device operation. Note 2: Typical values are for TA = 25°C and nominal supply voltages. Note 3: Capacitance measured with Boonton Meter or effective capacitance calculated from the equation C = ΙΔt/ΔV. Capacitance is guaranteed by periodic testing. #### **Switching Time Waveforms\*** #### Read Cycle ( $\overline{CE} = VIL$ ) #### Read Cycle ( $\overline{OE}(\overline{G}) = VIL$ ) #### Standby Power Down Mode ( $\overline{OE} = VIL$ ) \* Symbols in parentheses are proposed industry standard. #### **PROGRAM OPERATION** #### DC Characteristics TA = 25°C ± 5°C, VCC = 5V ± 5%, VPP = 25V ± 1V | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------|-------------------------------------------|--------------------|-------|-----|-------|-------| | ILI | Input Current All Inputs | VIN = VIL or VIH | | | 10 | μΑ | | VOL | Output Low Voltage During Verify | IOL = 2.1 mA | | | 0.45 | ٧ | | VOH | Output High Voltage During Verify | IOH = - 400 μA | 2.4 | | | ٧ | | ICC | VCC Supply Current | | | 85 | 150 | mA | | VIL | Input Low Level All Inputs | | - 0.1 | | 0.8 | V | | VIH | Input High Level All Inputs Except OE/VPP | | 2.0 | | VCC+1 | ٧ | | IPP | VPP Supply Current | CE = VIL, OE = VPP | | | 30 | mA | #### AC Characteristics TA = 25 °C ± 5 °C, VCC = 5V ± 5% | Symbol | | Parameter | Conditions | Min | Тур | Max | Units | |------------------|----------|-----------------------------------|------------|-----|-------|-----|--------| | Alternate | Standard | Falametei | Conditions | | יאָרי | Wax | Oillis | | t <sub>AS</sub> | TAVEL | Address Set-Up Time | | 2 | | | μS | | t <sub>OES</sub> | TVPPHEL | Program Voltage Set-Up Time | | 2 | | | μs | | t <sub>DS</sub> | TDVEL | Data Set-Up Time | | 2 | | | μS | | t <sub>AH</sub> | TEHAX | Address Hold Time | | 0 | | | μS | | t <sub>OEH</sub> | TEHVPPL | OE Hold Time | | 2 | | | μS | | t <sub>DH</sub> | TEHDX | Data Hold Time | | 2 | | | μS | | t <sub>DF</sub> | TEHQZ | Chip Enable to Output Hi-Z | | 0 | | 120 | ns | | t <sub>DV</sub> | TELQV | Data Valid from CE | OE = VIL | | | 1 | μS | | t <sub>PW</sub> | TELEH | CE Pulse Width During Programming | | 45 | 50 | 55 | ms | | t <sub>VR</sub> | TVPPLEL | VPP Recovery Time | | 2 | | | μS | #### **Programming Waveforms\*** (Note 4) TA = $25^{\circ}$ C ± $5^{\circ}$ C, VCC = $5V \pm 5\%$ , VPP = $25V \pm 1V$ Note 4: The input timing reference level is 1V for VIL and 2V for VIH. <sup>\*</sup> Symbols in parentheses are proposed industry standard. #### **Functional Description** #### **DEVICE OPERATION** The NMC2732 has two modes of operation in the normal system environment. These are shown in Table I. TABLE I. OPERATING MODES (VCC = 5V)\* | Pins<br>Mode | CE OE/VPP<br>(E) (G/VPP)<br>18 20 | | ICC Max<br>24 | Outputs<br>9-11, 13-17 | | |--------------|-------------------------------------|------------|---------------|------------------------|--| | Read | VIL | VIL | 150 mA | DOUT | | | Standby | VIH | Don't Care | 30 mA | Hi-Z | | #### Read Mode The NMC2732 read operation requires that $\overline{CE} = VIL$ , and $\overline{OE}/VPP = VIL$ and that addresses A0-A11 have been stabilized. Valid data will apear on the output pins after $t_{ACC}$ , $t_{OE}$ , or $t_{CE}$ times (see Switching Time Waveforms) depending on which is limiting. #### Standby Mode The NMC2732 is placed in the standby mode (deselected and powered down) by making $\overline{\text{CE}} = \text{VIH}$ . This is independent of the Output Enable control and automatically controls the outputs to their Hi-Z state. The power dissipation is reduced to 20% of the normal operating power. VCC must be kept at 5V. Access time at power up (chip selection) remains either $t_{ACC}$ or $t_{CE}$ (see Switching Time Wayeforms). #### **PROGRAMMING** The NMC2732 is shipped from National completely erased. All bits will be at a "1" level (outputs high) in this initial state after any full erasure. Table II shows the three programming modes. TABLE II. PROGRAMMING MODES (VCC = 5V) \* | Pins<br>Mode | ČĒ<br>(Ē)<br>18 | OE/VPP<br>(G/VPP)<br>20 | Outputs<br>9-11, 13-17 | |-----------------|-----------------|-------------------------|------------------------| | Program | VIL | 25V | DIN | | Program Verify | VIL | VIL | DOUT | | Program Inhibit | VIH | 25V | Hi-Z | #### **Program Mode** The NMC2732 is programmed by placing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the $\overline{\text{CE}}$ pin. All input voltage levels, including the program pulse on the $\overline{\text{CE}}$ pin are TTL compatible. The programming sequence is: With the $\overline{\text{OE}}/\text{VPP}$ pin at 25V and VCC = 5V, an address is selected and the desired data word is applied to the output pins (VIL = "0" and VIH = "1" for both address and data). After the address and data signals are stable the $\overline{\text{CE}}$ pin is pulsed from VIH to VIL with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A low level, VIL or lower must not be maintained steady state (DC signal) on the $\overline{\text{CE}}$ pin during programming. Several NMC2732s may be programmed in parallel (the same data in each one) in this mode. #### **Program Verify** The programming of the NMC2732 may be verified, either one word at a time during the programming (as shown in the timing diagram) or by reading all of the words out at the end of the programming sequence. #### Program Inhibit The program inhibit mode allows programming several NMC2732s in parallel with different data for each one by controlling which ones receive the program pulse. All similar inputs may be paralleled. Pulsing the $\overline{\text{CE}}$ pin from VIH to VIL on a selected unit or units will cause programming, while inhibiting the $\overline{\text{CE}}$ pulse will inhibit programming and keep the outputs of the inhibited devices in the Hi-Z state. #### **ERASURE PROCEDURE** The NMC2532 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gates to their initial state through induced photo current. It is recommended that this device be kept out of direct sunlight. The UV content of sunlight may cause the a partial erasure of some bits in a relatively short period of time. Direct sunlight (any intense light) can cause temporary functional failure due to generation of photo currents. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. An ultraviolet source of 2537Å yielding a total integrated dosage of 15 Watt-seconds/cm² is required. This will erase a unit in approximately 15 to 20 minutes when a UV lamp of a 12 mW/cm² power rating is used. The NMC2732 to be erased should be placed one inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. <sup>\*</sup> Symbols in parentheses are proposed industry standard. #### Section 6 #### **Bipolar PROMs** High speed microcontrol storage is made practical at very low cost through the use of National's bipolar PROMs. This generic family utilizes the latest in Schottky circuitry and Titanium-Tungsten fuse link technology. National offers these and other memory and logic products for state-of-the-art solutions to data processing and control logic design problems. Refer to National's Memory Applications Handbook for suggestions on how to use these devices effectively. Schottky PROMs #### National Semiconductor DM54S188/DM74S188 256-Bit (32 × 8) Open-Collector PROM DM54S288/DM74S288 256-Bit (32 × 8) ## DM54S288/DM74S288 256-Bit (32 × 8) TRI-STATE® PROM #### **General Description** These Schottky PROM memories are organized in the popular 32 words by 8 bits configuration. A memory enable input is provided to control the output states. When the enable input is in the low state, the outputs present the contents of the selected word. If the enable input is raised to a high level, it causes all 8 outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE® versions and are available as ROM's as well as PROM's. PROM's are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access—35 ns max Enable access—25 ns max - PNP inputs reduce input loading - All dc and ac parameters guaranteed over temperature **Bipolar PROMs** - Low voltage TRI-SAFE TM programming - Board level programming | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |----------|----------|------------|--------------------|-----------|---------| | DM74S188 | | Х | Х | | N, J | | DM74S288 | | × | | × | N, J | | DM54S188 | Х | | Х | | J | | DM54S288 | Х | | | X | J | #### **Block Diagram** # A1 O 1/12 • 255-BIT ARRAY 12 X 8-BIT MEMORY MATRIX ET O EMABLE OUTPUT SUFFER S Order Number DM54S188J, DM54S288J, DM74S188J or DM74S288J See NS Package J16A Order Number DM74S188N or DM74S288N See NS Package N16A #### **Connection Diagram** #### **Logic Symbol** | Absolute Maximum Ratio | ngs (Note 1) | <b>Operating Conditio</b> | ns | | | |-----------------------------------------------------------------|--------------------------|-------------------------------------------------------------|------|------|-------| | | | | MIN | MAX | UNITS | | Supply Voltage (Note 2) | 0.5V to +7V | Supply Voltage (V <sub>CC</sub> ) | | | | | Input Voltage (Note 2) | -1.2V to +5.5V | DM54S188, DM54S288 | 4.5 | 5.5 | V | | Output Voltage (Note 2) | -0.5V to +5.5V | DM74S188, DM74S288 | 4.75 | 5.25 | V | | Storage Temperature<br>Lead Temperature (Soldering, 10 seconds) | -65°C to +150°C<br>300°C | Ambient Temperature (T <sub>A</sub> )<br>DM54S188, DM54S288 | -55 | +125 | °c | | | | DM74S188, DM74S288 | 0 | +70 | °C | | | | Logical "0" Input Voltage (Low) | 0 | 8.0 | V | | | | Logical "1" Input Voltage (High) | 2.0 | 5.5 | V | | | | | DM54 | 4S188, 5 | 4S288 | DM74S188, 74S288 | | | UNITS | |----------------|------------------------------------------|------------------------------------------------------------------------------------------|------|----------|-------|------------------|------|-------|-------| | | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | HL | Input Load Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.45V | | -80 | -250 | | -80 | −250. | μΑ | | ЧН | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.7V | | | 25 | | | 25 | μA | | l <sub>l</sub> | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 5.5V | | | 1.0 | | | 1.0 | mA | | VOL | Low Level Output Voltage | VCC = Min, IOL = 16 mA | | 0.35 | 0.5 | | 0.35 | 0.45 | V | | VIL | Low Level Input Voltage | | | | 0.80 | | | 0.80 | V | | VIH | High Level Input Voltage | | 2.0 | | | 2.0 | | | V | | ICEX | Output Leakage Current | VCC = Max, VCEX = 2.4V | | | 50 | | | 50 | μΑ | | | (Open-Collector Only) (Note 5) | V <sub>CC</sub> = Max, V <sub>CEX</sub> = 5.5V | | | 100 | | | 100 | μА | | ٧c | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18 mA | | -0.8 | -1.2 | , | -0.8 | -1.2 | V | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | | 4.0 | | рF | | СО | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | | pF | | lcc | Power Supply Current | V <sub>CC</sub> = Max, All Inputs Grounded,<br>All Outputs Open | | 70 | 110 | | 70 | 110 | mA | | TRI-ST | TATE PARAMETERS | | | | | | | | | | ISC | Output Short Circuit Current<br>(Note 5) | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max, (Note 4) | -20 | | -70 | -20 | | 70 | mA | | lнz | Output Leakage (TRI-STATE) | V <sub>CC</sub> = Max, V <sub>O</sub> = 0.45 to 2.4V,<br>Chip Disabled | | | ±50 | | | ±50 | μΑ | | Voн | Output Voltage High, (Note 5) | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | | | | V | | | | IOH = -6.5 mA | | | | 2.4 | 3.2 | | V | #### AC Electrical Characteristics (With standard load) | PARAMETER | | CONDITIONS | DM54<br>5V ±10% | S188, 54<br>;−55°C t | | | 4S188, 7<br>6; 0°C to | | UNITS | |-----------|----------------------|------------|-----------------|----------------------|-----|-----|-----------------------|-----|-------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | 1 | | tAA | Address Access Time | | | 22 | 45 | | 22 | 35 | ns | | tEA | Enable Access Time | | | 15 | 30 | | 15 | 20 | ns | | tER | Enable Recovery Time | | | 15 | 35 | | 15 | 25 | ns | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. Note 4: During ISC measurement, only one output at a time should be grounded. Permanent damage may otherwise result. Note 5: To measure VOH, ICEX or ISC on an unprogrammed part, apply 10.5V to either A0 (pin 10) or A4 (pin 14). Α7 #### National Semiconductor DM54S287/DM74S287 1024-Bit (256 × 4) TRI-STATE® PROM DM54S387/DM74S387 1024-Bit (256 $\times$ 4) Open-Collector PROM #### **General Description** These Schottky memories are organized in the popular 256 words by 4 bits configuration. Two memory enable inputs are provided to control the output states. When both enable inputs are in the low state, the outputs present the contents of the selected word. If either or both of the enable inputs is raised to a high state, it causes all four outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE versions and are available as ROM's as well as PROM's. PROM's are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access-50 ns max Enable access-25 ns max - PNP inputs reduce input loading - All dc and ac parameters guaranteed over temperature **Bipolar PROMs** - Low voltage TRI-SAFE<sup>TM</sup> programming - Board level programming - ROM mates are DM74S187 and DM85S97 | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |----------|----------|------------|--------------------|-----------|---------| | DM74S387 | | х | Х. | | N, J | | DM74S287 | | × | | × | N, J | | DM54S387 | Х | | Х | | · J | | DM54S287 | Х | | | × | J | #### **Connection Diagram Block Diagram** Dual-In-Line Package MOST SIGNIFICANT A5 14 E2 ΔΔ A7 C BUFFERS A6 O AND 1/32 A5 O 32 X 32-BIT MEMORY MATRIX A4 O 11 02 A3 O 10 03 GND 1/8 DECODE 1/8 DECODE RUFFFRS 1/8 DECODE TOP VIEW Logic Symbol ET O ΔN QUITPUT OUTPUT DUTPUT OUTPUT ENABLE A1 01 ΑZ ΩŽ A3 03 MOST SIGNIFICANT DATA BIT Order Number DM54S287J, DM54S387J, DM74S287J or DM74S387J See NS Package J16A Order Number DM74S287N or DM74S387N See NS Package N16A | <b>Absolute Maximum Ratio</b> | igs (Note 1) | <b>Operating Conditio</b> | ns | | | | | |-----------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------|----------|-------------|----------|--|--| | | | | MIN | MAX | UNITS | | | | Supply Voltage (Note 2) | -0.5V to +7V | Supply Voltage (VCC) | | | | | | | Input Voltage (Note 2) | -1.2V to +5.5V | DM54S387, DM54S287 | 4.5 | 5.5 | V | | | | Output Voltage (Note 2) | -0.5V to +5.5V | DM74S387, DM74S287 | 4.75 | 5.25 | V | | | | Storage Temperature<br>Lead Temperature (Soldering, 10 seconds) | −65°C to +150°C<br>300°C | Ambient Temperature (T <sub>A</sub> )<br>DM54S387, DM54S287<br>DM74S387, DM74S287 | -55<br>0 | +125<br>+70 | °C<br>°C | | | | | | Logical "0" Input Voltage (Low) | 0 | 8.0 | V | | | | • | | Logical "1" Input Voltage (High) | 2.0 | 5.5 | V | | | | | PARAMETER | CONDITIONS | DM5 | 4\$387/54 | \$287 | DM7 | 4S387/7 | 4S287 | UNITS | |------------------|-----------------------------------|------------------------------------------------------------------------------------------|-----|-----------|-------|-----|---------|-------|-------| | | FANAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | IF. | Input Load Current, All Inputs | V <sub>CC</sub> = Max, V <sub>F</sub> = 0.45V | | -80 | -250 | | -80 | -250 | μА | | IR | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>R</sub> = 2.7V | | | 25 | _ | | 25 | μΑ | | IRB | Input Leakage Current, All Inputs | .VCC = Max, VRB = 5.5V | | 1 | 1.0 | | | 1.0 | mA | | VOL | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | | 0.35 | 0.5 | | 0.35 | 0.45 | V | | VIL | Low Level Input Voltage | | | T . | 0.80 | | | 0.80 | V | | VIH | High Level Input Voltage | | 2.0 | | | 2.0 | | | V | | <sup>1</sup> CEX | Output Leakage Current | V <sub>CC</sub> = Max, V <sub>CEX</sub> = 2.4V | | | 50 | | | 50 | μА | | | (Open-Collector Only) (Note 5) | V <sub>CC</sub> = Max, V <sub>CEX</sub> = 5.5V | • | | 100 | | | 100 | μΑ | | ٧c | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18 mA | | -0.8 | -1.2 | | -0.8 | -1.2 | V | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | | 4.0 | | pF | | c <sub>0</sub> | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | | pF | | Icc | Power Supply Current | V <sub>CC</sub> = Max, All Inputs Grounded,<br>All Outputs Open | | 80 | 130 | | 80 | 130 | mA | | TRI-ST | ATE PARAMETERS | | | | | | | | | | ISC | Output Short Circuit Current | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max, (Note 4) | -20 | | -70 | -20 | | -70 | mA | | †HZ | Output Leakage (TRI-STATE) | V <sub>CC</sub> = Max, V <sub>O</sub> = 0.45 to 2.4V,<br>Chip Disabled | | | ±50 | | | ±50 | μΑ | | Voн | Output Voltage High, (Note 5) | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | | | | Ý | | | · | I <sub>OH</sub> = -6.5 mA | | | | 2.4 | 3.2 | | V | #### AC Electrical Characteristics (With standard load) | PARAMETER | | CONDITIONS | | DM54S387/54S287<br>5V ±10%; -55°C to +125°C | | | DM74S387/74S287<br>5V ±5%; 0°C to +70°C | | | | |-----------|----------------------|------------|-----|---------------------------------------------|-----|-----|-----------------------------------------|-----|---------|--| | | | | MIN | TYP | MAX | MIN | TYP | MAX | <u></u> | | | tAA | Address Access Time | (Figure 1) | 10 | 35 | 60 | 10 | 35 | 50 | ns | | | tEA | Enable Access Time | (Figure 2) | 5 | 15 | 30 | 5 | 15 | 25 | ns | | | tER | Enable Recovery Time | (Figure 2) | 5 | 15 | 30 | 5 | 15 | 25 | ns | | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. Note 4: During ISC measurement, only one output at a time should be grounded. Permanent damage may otherwise result. Note 5: To measure VOH or ICEX on an unprogrammed part, apply 10.5V to both A7 and A2 (pin 15 and pin 7). #### Standard Test Load \*C<sub>L</sub> includes probe and jig capacitance. #### ■ Input waveforms are supplied by a pulse generator having the following characteristics: PRR = 1 MHz, $Z_{\mbox{OUT}}$ = 50 $\Omega$ , $t_{\mbox{\scriptsize f}} \leq$ 2.5 ns and $t_{\mbox{\scriptsize f}} \leq$ 2.5 ns (between 1.0V and 2.0V). - tAA is measured with both enable inputs at a steady low level. - tEA and tER are measured from the 1.5V on inputs and outputs with all address inputs at a steady level and with the unused enable input at a steady #### **Switching Time Waveforms** FIGURE 1. Address Access Time FIGURE 2. Enable Access Time and Recovery Time #### **Typical Performance Characteristics** **Typical Switching Characteristics** as a Function of VCC (TA = 25°C, #### **Equivalent Circuits** Equivalent of Each Input #### Typical Open-Collector Output # National Semiconductor #### **Bipolar PROMs** #### DM54S473/DM74S473 4096-Bit (512 × 8) Open-Collector PROM DM54S472/DM74S472 4096-Bit (512 × 8) TRI-STATE® PROM #### **General Description** These Schottky PROM memories are organized in the popular 512 words by 8 bits configuration. A memory enable input is provided to control the output states. When the enable input is in the low state, the outputs present the contents of the selected word. If the enable input is raised to a high level, it causes all 8 outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE versions. PROM's are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access-60 ns max Enable access-30 ns max - PNP inputs reduce input loading - All dc and ac parameters guaranteed over temperature - Low voltage TRI-SAFE<sup>TM</sup> programming - Board level programming - High density 20-pin package | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |----------|----------|------------|--------------------|-----------|---------| | | | Х | Х | | N, J | | DM74S472 | | × | | × | N, J | | DM54S473 | X | | Х | | J | | DM54S472 | Х | | | Х | J | #### **Block Diagram** Order Number DM54S472J, DM54S473J, DM74S472J or DM74S473J See NS Package J20B Order Number DM74S472N or DM74S473N See NS Package N20A #### **Connection Diagram** #### **Logic Symbol** | <b>Absolute Maximum Ratio</b> | ngs (Note 1) | Operating Condition | ns | | | |--------------------------------------------------------------|--------------------------|----------------------------------|------|-------|-------| | | | | MIN | MAX / | UNITS | | Supply Voltage (Note 2) | -0.5V to +7V | Supply Voltage (VCC) | | | | | Input Voltage (Note 2) | -1.2V to +5.5V | DM54S473, DM54S472 | 4.5 | 5.5 | V | | Output Voltage (Note 2) | -0.5V to +5.5V | DM74S473, DM74S472 | 4.75 | 5.25 | ٧ | | Storage Temperature Lead Temperature (Soldering, 10 seconds) | -65°C to +150°C<br>300°C | Ambient Temperature (TA) | EE | 1105 | °c | | | | DM54S473, DM54S472 | -55 | +125 | _ | | | | DM74S473, DM74S472 | 0 | +70 | °C | | | | Logical "0" Input Voltage (Low) | 0 | 8.0 | V | | | | Logical "1" Input Voltage (High) | 2.0 | 5.5 | V | | | | | DM54 | S473, 54 | 18472 | DM74S473, 74S472 | | | UNITS | |--------|---------------------------------------|------------------------------------------------------------------------------------------|------|----------|-------|------------------|------|------|-------| | | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP, | MAX | UNITS | | Ŋμ | Input Load Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.45V | | -80 | -250 | | -80 | -250 | μΑ | | ΊΗ | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.7V | | | 25 | | | 25 | μΑ | | Ц | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 5.5V | | | 1.0 | | | 1.0 | mA | | VOL | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | | 0.35 | 0.5 | | 0.35 | 0.45 | ٧ | | VIL | Low Level Input Voltage | | | | 0.80 | | , | 0.80 | ٧ | | VIH | High Level Input Voltage | | 2.0 | | | 2.0 | | | ٧ | | ICEX | Output Leakage Current | VCC = Max, VCEX = 2.4V | | | 50 | | | 50 | μА | | | (Open-Collector Only) (Note 5) | VCC = Max, VCEX = 5.5V | | | 100 | | | 100 | μΑ | | ٧c | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18 mA | | -0.8 | -1.2 | | -0.8 | -1.2 | > | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | | 4.0 | | рF | | СО | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | | pF | | ICC | Power Supply Current | VCC = Max, All Inputs Grounded,<br>All Outputs Open | | 120 | 155 | | 120 | 155 | mA | | TRI-ST | TATE PARAMETERS | | | | | | | | | | Isc | Output Short Circuit Current (Note 5) | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max, (Note 4) | -20 | | -70 | -20 | | -70 | mA | | lHZ | Output Leakage (TRI-STATE) | V <sub>CC</sub> = Max, V <sub>O</sub> = 0.45 to 2.4V,<br>Chip Disabled | | | ±50 | | | ±50 | μΑ | | VOH | Output Voltage High, (Note 5) | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | | | | ٧ | | | | I <sub>OH</sub> = -6.5 mA | | | | 2.4 | 3.2 | | , V | #### AC Electrical Characteristics (With standard load) | PARAMETER . | | CONDITIONS | | DM54S473, 54S472<br>5V ±10%; -55°C to +125°C | | | DM74S473, 74S472<br>5V ±5%; 0°C to +70°C | | | |-------------|----------------------|------------|-----|----------------------------------------------|-----|-----|------------------------------------------|-----|----| | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | tAA | Address Access Time | | | | 75 | | | 60 | ns | | tEA | Enable Access Time | | | | 35 | | | 30 | ns | | tER | Enable Recovery Time | | | | 35 | | | 30 | ns | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. Note 4: During I<sub>SC</sub> measurement, only one output at a time should be grounded. Permanent damage may otherwise result. Note 5: To measure VOH, ICEX or ISC on an unprogrammed part, apply 10.5V. #### **Bipolar PROMs** # DM54S474/DM74S474 4096-Bit (512 $\times$ 8) TRI-STATE® PROM DM54S475/DM74S475 4096-Bit (512 $\times$ 8) Open-Collector PROM #### **General Description** These Schottky memories are organized in the popular 512 words by 8 bits configuration. Four memory enable inputs are provided to control the output states. When E1 and E2 are low and E3 and E4 are high, the output presents the contents of the selected word. If E1 or E2 are high, or E3 or E4 are low, it causes all 8 outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE versions and are available as ROM's as well as PROM's. PROM's are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access—65 ns Enable access—35 ns - PNP inputs reduce input loading - All dc and ac parameters guaranteed over temperature - Low voltage TRI-SAFETM programming - Board level programming - ROM mates are DM87S95 and DM87S96 | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |-----------|----------|------------|--------------------|-----------|---------| | DM74S475 | | Х | Х | | N, J | | DM74S474 | | × | | × | N, J | | .DM54S475 | Х | | Х | | J | | DM54S474 | X | | | × | J | #### Plack Diagram See NS Package N24B # Connection Diagram Dual-In-Line Package A7 1 24 VCC A5 2 23 A8 A2 A5 3 22 NC A4 4 5 20 E2 A3 5 20 E2 A1 7 1 08 O1 9 02 10 15 O6 O3 11 05 GNO 12 04 #### Logic Symbol | Absolute Maximum Ratir | IQS (Note 1) | Operating Conditions | | | | | | | | |------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------|-------------|-------------|----------|--|--|--|--| | | | | MIN | MAX | UNITS | | | | | | Supply Voltage (Note 2) Input Voltage (Note 2) Output Voltage (Note 2) | -0.5V to +7V<br>-1.2V to +5.5V<br>-0.5V to +5.5V | Supply Voltage (V <sub>CC</sub> )<br>DM54S474, DM54S475<br>DM74S474, DM74S475 | 4.5<br>4.75 | 5.5<br>5.25 | V | | | | | | Storage Temperature Lead Temperature (Soldering, 10 seconds) | -65°C to +150°C<br>300°C | Ambient Temperature (T <sub>A</sub> )<br>DM54S474, DM54S475 | 55 | +125<br>+70 | °C<br>°C | | | | | | | | DM74S474, DM74S475 Logical "0" Input Voltage (Low) | 0<br>0 | 8.0 | v | | | | | | | | Logical "1" Input Voltage (High) | 2.0 | 5.5 | V | | | | | | | | 0.000.000 | DM54 | S474, DN | 1548475 | DM74S474, DM74S475 | | | UNITS | |----------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|----------|-----------|--------------------|------|-----------|----------| | | PARAMETER | CONDITIONS | | | MIN | TYP | MAX | UNITS | | | IIL | Input Load Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.45V | | -80 | -250 | | -80 | -250 | μΑ | | ħн | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.7V | | | 25 | | | 25 | μΑ | | l <sub>l</sub> | Input Leakage Current, All Inputs | VCC = Max, VIN = 5.5V | | | 1.0 | | | 1.0 | mA | | VOL | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | | 0.35 | 0.5 | | 0.35 | 0.45 | V | | VIL | Low Level Input Voltage | | | | 0.80 | | | 0.80 | V | | VIH | High Level Input Voltage | | 2.0 | | | 2.0 | i . | | V | | ICEX | Output Leakage Current<br>(Open-Collector Only) (Note 5) | V <sub>CC</sub> = Max, V <sub>CEX</sub> = 2.4V<br>V <sub>CC</sub> = Max, V <sub>CEX</sub> = 5.5V | | | 50<br>100 | | | 50<br>100 | μA<br>μA | | Vc | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18 mA | | -0.8 | -1.2 | | -0.8 | -1.2 | V | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | | 4.0 | | pF | | co | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | | pF | | 1CC | Power Supply Current | V <sub>CC</sub> = Max, All Inputs Grounded,<br>All Outputs Open | | 115 | 170 | | 115 | 170 | mA | | TRI-ST | ATE PARAMETERS | | | | | | | | | | ¹sc | Output Short Circuit Current (Note 5) | $V_O = 0V$ , $V_{CC} = Max$ , (Note 4) | ·-20 | | -70 | -20 | | -70 | mA | | lHZ | Output Leakage (TRI-STATE) | V <sub>CC</sub> = Max, V <sub>O</sub> = 0.45 to 2.4V,<br>Chip Disabled | ! | | ±50 | | | ±50 | μА | | Voн | Output Voltage High, (Note 5) | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | | | | V . | | | | I <sub>OH</sub> = -6.5 mA | | | | 2.4 | 3.2 | | ٧ | #### AC Electrical Characteristics (With standard load) | PARAMETER | | CONDITIONS | | DM54S474, DM54S475<br>5V ±10%;-55°C to +125°C | | | DM74S474, DM74S475<br>5V ±5%; 0°C to +70°C | | | |-----------|----------------------|------------|-----|-----------------------------------------------|-----|-----|--------------------------------------------|-----|----| | | | | MIN | TYP | MAX | MIN | TYP | MAX | 1 | | tAA | Address Access Time | (Figure 1) | | 40 | 75 | | 40 | 65 | ns | | tEA | Enable Access Time | (Figure 2) | | 20 | 40 | | 20 | 35 | ns | | tER | Enable Recovery Time | (Figure 2) | | 20 | 40 | | 20 | 35 | ns | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. Note 4: During ISC measurement, only one output at a time should be grounded. Permanent damage may otherwise result. Note 5: To measure V<sub>OH</sub>, I<sub>CEX</sub> or I<sub>SC</sub> on an unprogrammed part, apply 10.5V to both A7 and A2 (pin 1 and pin 6). #### **Standard Test Load** \*C<sub>L</sub> includes probe and jig capacitance. - Input waveforms are supplied by a pulse generator having the following characteristics: PRR = 1 MHz, $Z_{OUT}$ = 50 $\Omega$ , $t_r \le 2.5$ ns and $t_f \le 2.5$ ns (between 1.0V and 2.0V). - $t_{\mbox{\scriptsize AA}}$ is measured with both enable inputs at a steady low level. - tEA and tER are measured from the 1.5V on inputs and outputs with all address inputs at a steady level and with the unused enable input at a steady #### **Switching Time Waveforms** FIGURE 1. Address Access Time FIGURE 2. Enable Access Time and Recovery Time #### **Typical Performance Characteristics** TA - AMBIENT TEMPERATURE (°C) **Typical Switching Characteristics** as a Function of VCC (TA = 25°C, Standard Load) #### **Equivalent Circuits** Equivalent of Each Input INPUT O Typical Open-Collector Output #### DM54S570/DM74S570 2048-Bit (512 × 4) #### **Open-Collector PROM** #### DM54S571/DM74S571 2048-Bit (512 × 4) TRI-STATE® PROM #### **General Description** These Schottky memories are organized in the popular 512 words by 4 bits configuration. A memory enable input is provided to control the output states. When the enable input is in the low state, the outputs present the contents of the selected word. If the enable input is raised to a high level, it causes all 4 outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE versions and are available as ROM's as well as PROM's. PROM's are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access-55 ns max Enable access-30 ns max - PNP inputs reduce input loading - All dc and ac parameters quaranteed over temperature **Bipolar PROMs** - Low voltage TRI-SAFETM programming - Board level programming - ROM mates are DM74S270 and DM74S370 | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |----------|----------|------------|--------------------|-----------|---------| | DM74S570 | | Х | Х | | N, J | | DM74S571 | | × | | X | N, J | | DM54S570 | X | | Х | | J | | DM54S571 | × | | | .X | J | | <b>Absolute Maximum Rati</b> | ngs (Note 1) | Operating Conditions | | | | | | | |-----------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------|---------|-------------|----------|--|--|--| | | | | MIN | MAX | UNITS | | | | | Supply Voltage (Note 2) | 0.5V to +7V | Supply Voltage (VCC) | | | | | | | | Input Voltage (Note 2) | -1.2V to +5.5V | DM54S570, DM54S571 | 4.5 | 5.5 | V | | | | | Output Voltage (Note 2) | -0.5V to +5.5V | DM74S570, DM74S571 | 4.75 | 5.25 | V | | | | | Storage Temperature<br>Lead Temperature (Soldering, 10 seconds) | −65°C to +150°C<br>300°C | Ambient Temperature (T <sub>A</sub> )<br>DM54S570, DM54S571<br>DM74S570, DM74S571 | 55<br>0 | +125<br>+70 | °C<br>°C | | | | | × | - | Logical "0" Input Voltage (Low) | 0 | 8.0 | V | | | | | | | Logical "1" Input Voltage (High) | 2.0 | 5.5 | V | | | | | | DADAMETED | CONDITIONS | DM5 | 48570, 5 | 48571 | DM7 | 48570, 7 | 48571 | UNITS | |--------|------------------------------------------|------------------------------------------------------------------------------------------|-------|----------|-------|-----|----------|-------|-------| | | PARAMETER | CONDITIONS | MIN | TYP | XAM: | MIN | TYP | MAX | UNIIS | | ΊL | Input Load Current, All Inputs | V <sub>CC</sub> = Max, V <sub>1N</sub> = 0.45V | | -80 | -250 | | -80 | -250 | μΑ | | ΊΗ | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.7V | | | 25 | | | 25 | μΑ | | lţ . | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 5.5V | | | 1.0 | | | 1.0 | mA | | VOL | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | | 0.35 | 0.5 | | 0.35 | 0.45 | V | | VIL | Low Level Input Voltage | | | | 0.80 | | | 0.80 | V | | ·VIH | High Level Input Voltage | | 2.0 | | | 2.0 | | | V | | ICEX | Output Leakage Current | VCC = Max, VCEX = 2.4V | | | 50 | | | 50 | μΑ | | | (Open-Collector Only) (Note 5) | V <sub>CC</sub> = Max, V <sub>CEX</sub> = 5.5V | | | 100 | | | 100 | μΑ | | ٧c | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18 mA | | -0.8 | -1.2 | | -0.8 | -1.2 | ٧ | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | | 4.0 | | pF | | СО | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | | pF | | ıcc | Power Supply Current | V <sub>CC</sub> = Max, All Inputs Grounded,<br>All Outputs Open | ÷ | 90 | 130 | | 90 | 130 | mA | | TRI-ST | ATE PARAMETERS | | | · | | | | | | | ISC | Output Short Circuit Current<br>(Note 5) | $V_O = 0V$ , $V_{CC} = Max$ , (Note 4) | -20 | | -70° | -20 | | -70 | mA | | ¹HZ | Output Leakage (TRI-STATE) | $V_{CC}$ = Max, $V_{O}$ = 0.45 to 2.4V,<br>Chip Disabled | | | ±50 | | | ±50 | μА | | Vон | Output Voltage High, (Note 5) | I <sub>OH</sub> = -2 mA | . 2.4 | 3.2 | | | | | ٧ | | | | I <sub>OH</sub> = -6.5 mA | | | | 2.4 | 3.2 | | ٧ | #### AC Electrical Characteristics (With standard load) | PARAMETER | | PARAMETER CONDITIONS | | DM54S570, 54S571<br>5V ±10%; -55°C to +125°C | | | DM74S570, 74S571<br>5V ±5%; 0°C to +70°C | | | |-----------|----------------------|----------------------|-----|----------------------------------------------|-----|-----|------------------------------------------|-----|----| | | | | MIN | TYP | MAX | MIN | TYP | MAX | ) | | tAA | Address Access Time | (Figure 1) | | 40 | 65 | | 40 | 55 | ns | | tEA | Enable Access Time | (Figure 2) | | 20 | 35 | | 20 | 30 | ns | | tER | Enable Recovery Time | (Figure 2) | | 20 | 35 | | 20 | 30 | ns | - Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. - Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. - Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. - Note 4: During I<sub>SC</sub> measurement, only one output at a time should be grounded. Permanent damage may otherwise result. - Note 5: To measure VOH, ICEX or ISC on an unprogrammed part, apply 10.5V to both A8 and A2 (pin 14 and pin 7). #### Standard Test Load \*CL includes probe and jig capacitance. - Input waveforms are supplied by a pulse generator having the following characteristics: PRR = 1 MHz, $Z_{OUT} = 50\Omega$ , $t_f \le 2.5$ ns and $t_f \le 2.5$ ns (between 1.0V and 2.0V). - tAA is measured with both enable inputs at a steady low level. - tEA and tER are measured from the 1.5V on inputs and outputs with all address inputs at a steady level and with the unused enable input at a steady low level. #### **Switching Time Waveforms** FIGURE 1. Address Access Time FIGURE 2. Enable Access Time and Recovery Time #### **Typical Performance Characteristics** Typical Switching Characteristics as a Function of V<sub>CC</sub> (T<sub>A</sub> = 25°C, Standard Load) 70 60 50 1AA ER SUPPLY VOLTAGE (V) 20 10 4.5 #### **Equivalent Circuits** Equivalent of Each Input 5.5 O #### **Bipolar PROMs** DM54S572/DM74S572 4096-Bit (1024 × 4) Open-Collector PROM DM54S573/DM74S573 4096-Bit (1024 × 4) TRI-STATE® PROM #### General Description These Schottky PROM memories are organized in the popular 1024 words by 4 bits configuration. Two memory enable inputs are provided to control the output states. When the enable inputs are in the low state, the outputs present the contents of the selected word. If either or both of the enable inputs is raised to a high level, it causes all 4 outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE® versions. PROM's are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access—60 ns max Enable access—35 ns max - PNP inputs reduce input loading - All dc and ac parameters guaranteed over temperature - Low voltage TRI-SAFE TM programming - Board level programming - High density 18-pin package | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |----------|----------|------------|--------------------|-----------|---------| | DM74S572 | | X | Х | | N,J | | DM74S573 | | × | | × | L,N | | DM54S572 | Х | | Х | | J | | DM54S573 | Х | | | Х | J | #### **Block Diagram** Connection Diagram Logic Symbol Dual-In-Line Package A9 O-A8 O-A7 O-4096-BIT ARRAY DECODER A6 O-17 A7 AS O A3 O A2 O-12 03 A6 O GND TOP VIEW Order Number DM54S572J, DM54S573J, Order Number DM74S572N or DM74S573N DM74S572J or DM74S573J See NS Package J18A See NS Package N18A | Absolute Maximum Ratio | 1 <b>gs</b> (Note 1) | Operating Conditio | ns | | | |-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------|-------------------------| | Supply Voltage (Note 2) Input Voltage (Note 2) Output Voltage (Note 2) Storage Temperature Lead Temperature (Soldering, 10 seconds) | - 0.5V to +7V<br>-1.2V to +5.5V<br>-0.5V to +5.5V<br>-65°C to +150°C<br>300°C | Supply Voltage (V <sub>CC</sub> ) DM54S572, DM54S573 DM74S572, DM74S573 Ambient Temperature (T <sub>A</sub> ) DM54S572, DM54S573 DM74S572, DM74S573 Logical "0" Input Voltage (Low) | MIN 4.5 4.75 -55 0 | 5.5<br>5.25<br>+125<br>+70<br>0.8 | V<br>V<br>°C<br>°C<br>V | | | | Logical "1" Input Voltage (High) | 2.0 | 5.5 | V | | | PARAMETER | CONDITIONS | DM54 | <b>\$572,</b> 54 | S573 | DM7 | 4S572, <b>7</b> | 4\$573 | UNITS | |-----------------|------------------------------------------|------------------------------------------------------------------------------------------|------|------------------|------|-----|-----------------|--------|-------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | IIL. | Input Load Current, All Inputs | VCC = Max, V <sub>IN</sub> = 0.45V | | -80 | -250 | | -80 | -250 | μА | | 1 <sub>IH</sub> | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.7V | | | 25 | | | 25 | μΑ | | I <sub>I</sub> | Input Leakage Current, All Inputs | VCC = Max, V <sub>1N</sub> = 5.5V | | | 1.0 | | | 1.0 | mA | | VOL | Low Level Output Voltage | VCC = Min, IOL = 16 mA | | 0.35 | 0.50 | | 0.35 | 0.45 | V | | VIL | Low Level Input Voltage | | | | 0.80 | | | 0.80 | V | | VIH | High Level Input Voltage | | 2.0 | | | 2.0 | | | V | | ICEX | Output Leakage Current | V <sub>CC</sub> = Max, V <sub>CEX</sub> = 2.4V | | | 50 | | | 50 | μΑ | | | (Open-Collector Only) (Note 5) | VCC = Max, VCEX = 5.5V | | L | 100 | | | 100 | μΑ | | ٧c | Input Clamp Voltage | VCC = Min, I <sub>IN</sub> = -18 mA | | -0.8 | -1.2 | | -0.8 | -1.2 | · v | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | | 4.0 | | pF | | co | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | | pF | | lcc | Power Supply Current | VCC = Max, All Inputs Grounded,<br>All Outputs Open | | 125 | 140 | | 125 | 140 | mA | | TRI-S1 | ATE PARAMETERS | | | | | | | | | | Isc | Output Short Circuit Current<br>(Note 5) | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max, (Note 4) | -20 | | -70 | -20 | | -70 | mA | | lHZ | Output Leakage (TRI-STATE) | $V_{CC}$ = Max, $V_{O}$ = 0.45 to 2.4V,<br>Chip Disabled | | | ±50 | | | ±50 | μΑ | | VOH | Output Voltage High, (Note 5) | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | | | | V | | | | I <sub>OH</sub> = -6.5 mA | | L | | 2.4 | 3.2 | | V | #### AC Electrical Characteristics (With standard load) | PARAMETER | | CONDITIONS | | DM54S572, 54S573<br>5V ±10%; -55°C to +125°C | | | DM74S572, 74S573<br>5V ±5%; 0°C to +70°C | | | |-----------|----------------------|------------|-----|----------------------------------------------|-----|-----|------------------------------------------|-----|----| | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | tAA | Address Access Time | | | 40 | 75 | | 40 | 60 | ns | | tEA | Enable Access Time | | | 25 | 45 | | 25 | 35 | ns | | tER | Enable Recovery Time | | | 25 | 45 | | 25 | 35 | ns | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. Note 4: During ISC measurement, only one output at a time should be grounded. Permanent damage may otherwise result. Note 5: To measure V<sub>OH</sub>, I<sub>CEX</sub> or I<sub>SC</sub> on an unprogrammed part, apply 10.5V to both A5 and A2 (pin 2 and pin 7). #### **Bipolar PROMs** #### DM77S180/DM87S180, DM77S181/DM87S181 1024 × 8-Bit TTL PROM #### **General Description** These Schottky memories are organized in the popular 1024 words by 8 bits configuration. Four memory enable inputs are provided to control the output states. When E1 and E2 are low and E3 and E4 are high, the output presents the contents of the selected word. If E1 or E2 are high, or E3 or E4 are low, it causes all 8 outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE® versions. PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access-40 ns typ Enable access-15 ns typ - PNP inputs reduce input loading - All DC and AC parameters guaranteed over temperature - Low voltage TRI-SAFETM programming | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |----------|----------|------------|--------------------|-----------|---------| | DM87S180 | | × | Х | | N, J | | DM87S181 | | × | | Х | N, J | | DM77S180 | X | | Х | | J | | DM77S181 | Х | | | Х | J | #### **Block Diagram** #### A7 -4096-BIT CELL 1-0F-64 DECODER MEMORY MATRIX 45. 1-OF-16 DECODE 1-OF-16 DECODER #### **Connection Diagram** #### Logic Symbol Pin Names Ē1 to E4 Enable Inputs A0 to A9 O1 to O8 Address Inputs **Data Outputs** Order Number DM77S180J, DM77S181J, DM87S180J or DM87S181J See NS Package J24A > Order Number DM87S180N or DM87S181N See NS Package N24B | Absolute Maximum Rati | ngs (Note 1) | Operating Conditions | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------|-------------|---------------|--------|--|--|--|--| | | | | Min | Max | Units | | | | | | Supply Voltage (Note 2) Input Voltage (Note 2) Output Voltage (Note 2) | - 0.5V to + 7V<br>-1.2V to + 5.5V | Supply Voltage (V <sub>CC</sub> )<br>DM77S180, DM77S181<br>DM87S180, DM87S181 | 4.5<br>4.75 | 5.5<br>5.25 | V<br>V | | | | | | Output Voltage (Note 2) -0.5V to +5.5V Storage Temperature -65 °C to +150 °C Lead Temperature (Soldering, 10 seconds) 300 °C | | Ambient Temperature (T <sub>A</sub> )<br>DM77S180, DM77S181<br>DM87S180, DM87S181 | - 55<br>0 | + 125<br>+ 70 | °C | | | | | | | | Logical "0" Input Voltage (Low)<br>Logical "1" Input Voltage (High) | 0<br>2.0 | 0.8<br>5.5 | V<br>V | | | | | | Parameter | | Conditions | | M77S1 | . , | DM87S180,<br>DM87S181 | | | Units | |------------------|----------------------------------------------|----------------------------------------------------------------------------------------|------|-------------|--------------|-----------------------|-------------|-----------|----------| | | | | Min | Тур | Max | Min | Тур | Max | | | I <sub>IL</sub> | Input Load Current, All Inputs | $V_{CC} = Max$ , $V_{IN} = 0.45V$ | | <b>– 10</b> | <b>– 100</b> | <b>\</b> | <b>–</b> 10 | - 100 | μΑ | | I <sub>IH</sub> | Input Leakage Current, All Inputs | $V_{CC} = Max, V_{IN} = 2.7V$ | | | 25 | | | 25 | μА | | 1 | Input Leakage Current, All Inputs | $V_{CC} = Max, V_{IN} = 5.5V$ | | | 50 | | | 50 | μА | | Vol | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | | 0.35 | 0.50 | | 0.35 | 0.45 | ٧ | | V <sub>IL</sub> | Low Level Input Voltage | | | | 0.80 | | | 0.80 | V | | VIH | High Level Input Voltage | | 2.0 | | | 2.0 | | | V | | I <sub>CEX</sub> | Output Leakage Current (Open-Collector Only) | $V_{CC} = Max$ , $V_{CEX} = 2.4V$<br>$V_{CC} = Max$ , $V_{CEX} = 5.5V$ | | | 50<br>100 | | | 50<br>100 | μA<br>μA | | V <sub>C</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18 mA | | - 0.8 | -1.2 | | - 0.8 | -1.2 | V | | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25 °C,<br>1 MHz | | 4.0 | | | 4.0 | | pF | | co | Output Capacitance | V <sub>CC</sub> =5V, V <sub>O</sub> =2V, T <sub>A</sub> =25 °C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | - | pF | | Icc | Power Supply Current | V <sub>CC</sub> = Max, All Inputs Grounded,<br>All Outputs Open | | 115 | 170 | | 115 | 170 | mA | | TRI-S | STATE PARAMETERS | | | | | | | | | | I <sub>SC</sub> | Output Short Circuit Current | $V_O = 0V$ , $V_{CC} = Max$ , (Note 4) | - 20 | | -70 | - 20 | | -70 | mA | | I <sub>HZ</sub> | Output Leakage (TRI-STATE) | $V_{CC} = Max$ , $V_{O} = 0.45$ to 2.4V,<br>Chip Disabled | | | ±50 | | | ±50 | μА | | V <sub>OH</sub> | Output Voltage High | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | | | | V | | | | $I_{OH} = -6.5 \text{ mA}$ | | | | 2.4 | 3.2 | | V | #### AC Electrical Characteristics (With standard load) | | Parameter | Conditions | 5V ± 10 | M77S18<br>M77S18<br>D%; -8<br>+125°C | 81 <sup>°</sup><br>55°C to | DM87S180,<br>DM87S181<br>5V±5%, 0°C to<br>+70°C | | B1<br>C to | Units | |-----------------|----------------------|------------|---------|--------------------------------------|----------------------------|-------------------------------------------------|-----|------------|-------| | | | , | Min | Тур | Max | Min | Тур | Max | | | t <sub>AA</sub> | Address Access Time | | | 40 | 75 | | 40 | 60 | ns | | t <sub>EA</sub> | Enable Access Time | | | 15 | 35 | | 15 | 30 | ns | | t <sub>ER</sub> | Enable Recovery Time | | | 15 | 35 | | 15 | 30 | ns | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unles stated otherwise. All typical values are for $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ . Note 4: During I<sub>SC</sub> measurement, only one output at a time should be grounded. Permanent damage may otherwise result. # National Semiconductor #### **Bipolar PROMs** #### DM77S184/DM87S184 8192-Bit (2048 $\times$ 4) **Open-Collector PROM** DM77S185/DM87S185 8192-Bit (2048 × 4) TRI-STATE® PROM #### **General Description** **Block Diagram** A9 O These Schottky PROM memories are organized in the popular 2048 words by 4 bits configuration. One memory enable input is provided to control the output states. When the enable input is in the low state, the outputs present the contents of the selected word. If the enable input is raised to a high level, it causes all 4 outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE® versions. PROM's are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access-40 ns max Enable access-15 ns max - PNP inputs reduce input loading - All DC and AC parameters guaranteed over tem- - Low voltage TRI-SAFE<sup>TM</sup> programming | | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |---|----------|----------|------------|--------------------|-----------|---------| | | DM87S184 | | Х | х | | N, J | | | DM87S185 | | × | | × | N, J | | ĺ | DM77S184 | Х | | Х | - | J | | ſ | DM77S185 | Х | | | × | j. | #### A8 O A7 O-8192-BIT ARRAY 1/128 DECODER AS O 128 X 64-BIT 45 O A4 O A10 O A2 O 1/16 1/16 BUFFERS DECODER DECODER DECODER A1 O ENABLE OUTPUT OUTPUT OUTPUT OUTPUT BUFFER BUFFER BUFFFR BUFFER #### Pin Names **Enable Input** A0-A10 Address Inputs O1-O4 Data Outputs #### Connection Diagram Logic Symbol Order Number DM77S184J, DM77S185J, DM87S184J or DM87S185J See NS Package J18A Order Number DM87S184N or DM87S185N See NS Package N18A #### Absolute Maximum Ratings (Note 1) **Operating Conditions** MAX UNITS Supply Voltage (Note 2) --0.5V to +7V Supply Voltage (V<sub>CC</sub>) Input Voltage (Note 2) -1.2V to +5.5V DM77S184, DM77S185 4.5 5.5 -0.5V to +5.5V Output Voltage (Note 2) DM87S184, DM87S185 4.75 5.25 v -65°C to +150°C Storage Temperature Ambient Temperature (TA) Lead Temperature (Soldering, 10 seconds) 300°C DM77S184, DM77S185 -55 +125 °C °C DM87S184, DM87S185 0 +70 Logical "0" Input Voltage (Low) ٧ 0 8.0 Logical "1" Input Voltage (High) 2.0 5.5 #### DC Electrical Characteristics (Note 3) | PARAMETER | | CONDITIONS | | DM77S184, DM87S184, DM77S185 DM87S185 | | | UNITS | | | |-----------|-----------------------------------|------------------------------------------------------------------------------------------|-----|---------------------------------------|------|-------------|-------|------|-----| | | | | MIN | TYP | MAX | MIN TYP MAX | | ] | | | IIL. | Input Load Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.45V | | -10 | -100 | | -10 | -100 | μΑ | | ЧН | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.7V | | | 25 | | | 25 | μΑ | | 11 | Input Leakage Current, All Inputs | VCC = Max, VIN = 5.5V | | | 50 | | | 50 | μΑ | | VOL | Low Level Output Voltage | VCC = Min, IOL = 16 mA | | 0.35 | 0.50 | | 0.35 | 0.45 | V | | VIL | Low Level Input Voltage | | | | 0.80 | | | 0.80 | V | | VIH | High Level Input Voltage | | 2.0 | | | 2.0 | | | V | | ICEX | Output Leakage Current | VCC = Max, VCEX = 2.4V | | | 50 | | | 50 | μΑ | | | (Open-Collector Only) | VCC = Max, VCEX = 5.5V | | | 100 | | | 100 | μΑ | | ٧c | Input Clamp Voltage | VCC = Min, IIN = -18 mA | | -0.8 | -1.2 | | -0.8 | -1.2 | ٧ | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | | 4.0 | | рF | | co | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | | pF | | lcc | Power Supply Current | VCC = Max, All Inputs Grounded,<br>All Outputs Open | | 100 | 140 | | 100 | 170 | mA | | TRI-S1 | TATE PARAMETERS | | | | | | | | | | Isc | Output Short Circuit Current | V <sub>O</sub> = 0V, V <sub>CC.</sub> = Max,<br>(Note 4) | -20 | | -70 | -20 | | -70 | mA | | lHZ | Output Leakage (TRI-STATE) | V <sub>CC</sub> = Max, V <sub>O</sub> = 0.45 to 2.4V,<br>Chip Disabled | | | ±50 | | | ±50 | μА | | Voн | Output Voltage High | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | | | | . v | | | | I <sub>OH</sub> = -6.5 mA | | | | 2.4 | 3.2 | | V | #### AC Electrical Characteristics (With standard load) | PARAMETER | | CONDITIONS | D | M77\$18<br>M77\$18<br>; -55°C t | | D | M87S18<br>M87S18<br>6; 0°C to | 5 | UNITS | |-----------|----------------------|------------|-----|---------------------------------|-----|-----|-------------------------------|-----|-------| | | • | | MIN | TYP | MAX | MIN | TYP | MAX | | | tAA | Address Access Time | | | 40 | 75 | | 40 | 55 | ns | | ¹EA | Enable Access Time | | | 15 | 35 | | 15 | 30 | ns | | tER | Enable Recovery Time | | | 15 | 35 | | 15 | 30 | ns" | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. Note 4: During ISC measurement, only one output at a time should be grounded. Permanent damage may otherwise result. #### **Bipolar PROMs** #### DM77S188/DM87S188, DM77S288/DM87S288 32 × 8-Bit TTL PROM #### **General Description** These Schottky PROM memories are organized in the popular 32 words by 8 bits configuration. A memory enable input is provided to control the output states. When the enable input is in the low state, the outputs present the contents of the selected word. If the enable input is raised to a high level, it causes all 8 outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE® versions. PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access—12 ns typ Enable access—8 ns typ - PNP inputs reduce input loading - All DC and AC parameters guaranteed over temperature - Low voltage TRI-SAFETM programming | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |----------|----------|------------|--------------------|-----------|---------| | DM87S188 | | X | Х | | N, J | | DM87S288 | | × | | Х | N, J | | DM77S188 | Х | | Х | | J | | DM77S288 | Х | | | Х | J | #### **Block Diagram** #### **Connection Diagram** # Dual-In-Line Package 01 1 1 16 VCC 15 E 03 3 14 A4 13 A3 12 A2 11 A1 10 A0 9 08 #### Order Number DM77S188J, DM77S288J, DM87S188J or DM87S288J See NS Package J16A Order Number DM87S188N or DM87S288N See NS Package N16A Pin Names E Enable Input A0 to A4 Address Inputs O1 to O8 Data Outputs #### Logic Symbol | Absolute Maximum Rat | lings (Note 1) | Operating Condition | s | | • | |-------------------------------------|----------------------|-----------------------------------|------|-------|-------| | | | | Min | Max | Units | | Supply Voltage (Note 2) | -0.5V to + 7V | Supply Voltage (V <sub>CC</sub> ) | | | | | Input Voltage (Note 2) | ' - 1.2 V to + 5.5 V | DM77S188, DM77S288 | 4.5 | 5.5 | ٧ | | Output Voltage (Note 2) | -0.5V to $+5.5V$ | DM87S188, DM87S288 | 4.75 | 5.25 | ٧ | | Storage Temperature | -65°C to +150°C | Ambient Temperature $(T_A)$ | | | | | Lead Temperature (Soldering, 10 sec | onds) 300°C | DM77S188, DM77S288 | - 55 | + 125 | °C | | Lead Temperature (Goldering, 19 000 | 01103) | DM87S188, DM87S288 | 0 | + 70 | °C | | | | Logical "0" Input Voltage (Low) | 0 | 0.8 | ٧ | | | | Logical "1" Input Voltage (High) | 2.0 | 5.5 | ٧ | #### **DC Electrical Characteristics** (Note 3) | , | Parameter | Conditions | _ | M77S1 | | | M87S1 | | Units | |------------------|-------------------------------------------------|------------------------------------------------------------------------------|------|-------|-----------|------|-------|-----------|------------| | | | | Min | Тур | Max | Min | Тур | Max | | | ٦٦ | Input Load Current, All Inputs | $V_{CC} = Max$ , $V_{IN} = 0.45V$ | | | -100 | | | -100 | μΑ | | l <sub>iH</sub> | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.7V | | | 25 | | | 25 | μΑ | | 7 | Input Leakage Current, All Inputs | $V_{CC} = Max, V_{IN} = 5.5V$ | | | 50 | | | 50 | μА | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 12 mA | | 0.35 | 0.50 | | 0.35 | 0.45 | V | | V <sub>IL</sub> | Low Level Input Voltage | | | | 0.80 | | | 0.80 | ν,ν | | V <sub>IH</sub> | High Level Input Voltage | | 2.0 | | | 2.0 | | | V | | I <sub>CEX</sub> | Output Leakage Current<br>(Open-Collector Only) | $V_{CC} = Max$ , $V_{CEX} = 2.4V$<br>$V_{CC} = Max$ , $V_{CEX} = 5.5V$ | | | 50<br>100 | | | 50<br>100 | μ <b>Α</b> | | ν <sub>c</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18 mA | | - 0.8 | 1.2 | | - 0.8 | - 1.2 | v | | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25 °C,<br>1 MHz | | 4.0 | | | 4.0 | | pF | | Со | Output Capacitance | $V_{CC} = 5V$ , $V_O = 2V$ , $T_A = 25$ °C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | | рF | | Icc | Power Supply Current | V <sub>CC</sub> = Max, All Inputs Grounded,<br>All Outputs Open | | 120 | | | 120 | | mA | | TRI-S | STATE PARAMETERS | | | | | | | | | | I <sub>sc</sub> | Output Short Circuit Current | $V_O = 0V$ , $V_{CC} = Max$ , (Note 4) | - 20 | | -70 | - 20 | | -70 | mA | | I <sub>HZ</sub> | Output Leakage (TRI-STATE) | $V_{CC}$ = Max, $V_{O}$ = 0.45 to 2.4V,<br>Chip Disabled | | | ± 50 | | | ±50 | μΑ | | V <sub>OH</sub> | Output Voltage High | I <sub>OH</sub> = -2 mA<br>I <sub>OH</sub> = -6.5 mA | 2.4 | 3.2 | | 2.4 | 3.2 | | V | #### AC Electrical Characteristics (With standard load) | Parameter | | Conditions | DM77S188,<br>DM77S288<br>5V±10%; -55°C to<br>+125°C | | | DM87S188,<br>DM87S288<br>5V±5%, 0°C to<br>+70°C | | | Units | |-----------------|----------------------|------------|-----------------------------------------------------|-----|-----|-------------------------------------------------|-----|-----|-------| | | • | | Min | Тур | Max | Min | Тур | Max | ] | | t <sub>AA</sub> | Address Access Time | | | 12 | 20 | | 12 | 15 | ns | | t <sub>EA</sub> | Enable Access Time | | | 8 | 12 | | 8 | 10 | ns | | t <sub>ER</sub> | Enable Recovery Time | | | 8 | 12 | | 8 | 10 | ns | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unles stated otherwise. All typical values are for $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ . Note 4: During ISC measurement, only one output at a time should be grounded. Permanent damage may otherwise result. #### **Bipolar PROMs** #### DM77S190/DM87S190, DM77S191/DM87S191 2048 × 8-Bit TTL PROM #### **General Description** These Schottky memories are organized in the popular 2048 words by 8 bits configuration. Three memory enable inputs are provided to control the output states. When E1 is low and E2 and E3 are high, the output presents the contents of the selected word. If E1 is high, or E2 or E3 are low, it causes all 8 outputs to go to the "OFF" or high impedance state. The memories are available in both open-collector and TRI-STATE® versions. PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. See the last page of this section for detailed programming information. #### **Features** - Advanced titanium-tungsten (Ti-W) fuses - Schottky-clamped for high speed Address access—40 ns typ Enable access—20 ns typ - PNP inputs reduce input loading - All DC and AC parameters guaranteed over temperature - Low voltage TRI-SAFETM programming | | Military | Commercial | Open-<br>Collector | TRI-STATE | Package | |----------|----------|------------|--------------------|-----------|---------| | DM87S190 | | × | Х | | N, J | | DM87S191 | | Х | | Х | N, J | | DM77S190 | Х | | Х | | J | | DM77S191 | · X | | | × | J | #### **Block Diagram** #### **Connection Diagram** | Absolute Maximum Rati | ngs (Note 1) | Operating Conditions | s | | | |----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------|-------------------------| | | | | Min | Max | Units | | Supply Voltage (Note 2) Input Voltage (Note 2) Output Voltage (Note 2) Storage Temperature Lead Temperature (Soldering, 10 secon | - 0.5V to + 7V<br>-1.2V to + 5.5V<br>- 0.5V to + 5.5V<br>- 65 °C to + 150 °C<br>ds) 300 °C | Supply Voltage (V <sub>CC</sub> ) DM77S190, DM77S191 DM87S190, DM87S191 Ambient Temperature (T <sub>A</sub> ) DM77S190, DM77S191 DM87S190, DM87S191 Logical "0" Input Voltage (Low) Logical "1" Input Voltage (High) | 4.5<br>4.75<br>- 55<br>0<br>0<br>2.0 | 5.5<br>5.25<br>+ 125<br>+ 70<br>0.8<br>5.5 | V<br>V<br>°C<br>°C<br>V | #### DC Electrical Characteristics (Note 3) | | Parameter | Conditions | 1 | M77S19 | • | _ | M87S19 | , | Units | |------------------|-----------------------------------|------------------------------------------------------------------------------|-----|-------------|-------|-----|--------|-------|-------| | | | | Min | Тур | Max | Min | Тур | Max | | | IIL | Input Load Current, All Inputs | $V_{CC} = Max$ , $V_{IN} = 0.45V$ | | <b>– 10</b> | - 150 | | - 10 | - 100 | μА | | T <sub>IH</sub> | Input Leakage Current, All Inputs | $V_{CC} = Max, V_{IN} = 2.7V$ | | | 25 | | | 25 | μА | | I <sub>I</sub> | Input Leakage Current, All Inputs | $V_{CC} = Max$ , $V_{IN} = 5.5V$ | | | 50 | | | 50 | μА | | VoL | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 12 mA | | 0.35 | 0.50 | | 0.35 | 0.45 | ٧ | | . NIT | Low Level Input Voltage | | | | 0.80 | | | 0.80 | V | | V <sub>IH</sub> | High Level Input Voltage | | 2.0 | | | 2.0 | | | V. | | I <sub>CEX</sub> | Output Leakage Current | $V_{CC} = Max, V_{CEX} = 2.4V$ | | | 50 | | | 50 | μА | | | (Open-Collector Only) | $V_{CC} = Max, V_{CEX} = 5.5V$ | | | 100 | | | 100 | μА | | V <sub>C</sub> | Input Clamp Voltage | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$ | | - 0.8 | -1.2 | | - 0.8 | - 1.2 | ٧ | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25 °C,<br>1 MHz | | 4.0 | | | 4.0 | | pF | | _c <sub>o</sub> | Output Capacitance | $V_{CC} = 5V$ , $V_O = 2V$ , $T_A = 25$ °C,<br>1 MHz, Output "OFF" | | 6.0 | | | 6.0 | | pF | | Icc | Power Supply Current | V <sub>CC</sub> = Max, All Inputs Grounded,<br>All Outputs Open | | 120 | 175 | | 120 | 175 | mA | | TRI | STATE PARAMETERS | | | | | | | | | | Isc | Output Short Circuit Current | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max, (Note 4) | -20 | | -70 | -20 | | -70 | mA | | I <sub>HZ</sub> | Output Leakage (TRI-STATE) | V <sub>CC</sub> = Max, V <sub>O</sub> = 0.45 to 2.4V,<br>Chip Disabled | | | ±50 | | | ±50 | μА | | V <sub>OH</sub> | Output Voltage High | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | | | | V | | | | I <sub>OH</sub> = -6.5 mA | | | | 2.4 | 3.2 | | ٧ | #### AC Electrical Characteristics (With standard load) | | Parameter | Conditions | 5V ± 10 | M77S19<br>M77S1<br>D%; -9 | 91<br>55°C to | D | M87S19<br>M87S1<br>:5%, 0° | 91 <sup>°</sup><br>°C to | Units | |-----------------|----------------------|------------|---------|---------------------------|---------------|-----|----------------------------|--------------------------|-------| | | | | Min | Тур | Max | Min | Тур | Max | | | t <sub>AA</sub> | Address Access Time | | | 40 | 85 | | 40 | 70 | ns | | t <sub>EA</sub> | Enable Access Time | | | 20 | 35 | | 20 | 30 | ns | | t <sub>ER</sub> | Enable Recovery Time | | | 20 | 35 | | 20 | 30 | ns | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unles stated otherwise. All typical values are for $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ . Note 4: During ISC measurement, only one output at a time should be grounded. Permanent damage may otherwise result. ## Schottky PROM Programming Procedure These parts are shipped from the factory with all fuses intact. As a result, the outputs will be low (logical "0") for all addresses. In order to generate a high level on the outputs, the part must be programmed. Information on available programming equipment may be obtained from National. However, if it is desired to build your own programmer, the following conditions must be observed. - Programming should be attempted only at temperatures between 15°C and 30°C. - Addresses and chip enable pins must be driven from normal TTL logic levels during both programming and verification. - Programming will occur at a selected address when VCC is held at 10.5V, the appropriate output is held at 10.5V and the chip is subsequently enabled. To achieve these conditions in the appropriate sequence, the following procedure must be followed: - a) Select the desired word by applying a high or low level to the appropriate address inputs. Disable the chip by applying a high level to one or both enable inputs. - b) Increase V<sub>CC</sub> to 10.5V $\pm 0.5$ V with the rate of increase being between 1.0 and 10.0V/ $\mu$ s. Since V<sub>CC</sub> supplies the current to program the fuse as well as the I<sub>CC</sub> of the device at programming voltage, it must be capable of supplying 750 mA at 11.0V. - c) Select the output where a high level is desired by raising that output voltage to 10.5V ±0.5V. Limit the rate of increase to a value between 1.0 and 10.0V/µs. This voltage change may occur simultaneously with the increase in VCC but must not precede it. It is critical that only one output at a time be programmed since the internal circuits can only supply programming current to one bit at a time. Outputs not being programmed must be left - open or tied to a high impedance source of at least $20~k\Omega$ . (Remember that the outputs of the device are still disabled at this time because the chip enables are high.) - d) Enable the device by taking both chip enables to a low level. This is done with a pulse of 10µs. The 10µs duration refers to the time that the circuit is enabled. Normal input levels are used and rise and fall times are not critical. - e) Verify that the bit has been programmed by first removing the programming voltage from the output and then reducing V<sub>CC</sub> to 4.0V ±0.2V. Verification at a V<sub>CC</sub> level of 4.0V will guarantee proper output states over the V<sub>CC</sub> and temperature range of the programmed part. The chip must be enabled to sense the state of the outputs. During verification, the loading of the output must be within specified I<sub>OL</sub> and I<sub>OH</sub> limits. Steps b, c and d must be repeated 10 times or until verification that the bit has programmed. - f) Following verification, apply five additional programming pulses to the bit being programmed. The programming procedure is now complete for the selected bit. - g) Repeat steps a through f for each bit to be programmed to a high level. If the procedure is performed on an automatic programmer, the duty cycle of VCC at programming voltage must be limited to a maximum of 25%. This is necessary to minimize chip junction temperatures. After all selected bits are programmed, the entire contents of the memory should be verified. Note: Since only an enabled chip is programmed, it is possible to program these parts at the board level if all programming parameters are complied with. #### **Equivalent Circuit** Programming Equivalent Circuit for One Memory Output (Applies to All NSC Generic Schottky PROMs) **Programming Waveforms** T1 = 100 ns min T2 = $5\mu$ s min (T2 may be $\ge 0$ if V<sub>CCP</sub> rises at the same rate or faster than V<sub>OP</sub>! T3 = 100 ns min T4 = 100 ns min T5 = 100 ns min \*PWE is repeated for 5 additional pulses after verification of VOH indicates a bit has programmed #### Programming Parameters Do not test or you may program the device. | PARAMETERS | CONDITIONS | MIN | RECOMMENDED<br>VALUE | MAX | UNITS | |-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Required VCC for Programming | | 10.0 | 10.5 | 11.0 | v | | ICC During Programming | V <sub>CC</sub> = 11V | 600 | 1 | 750 | mA | | Required Output Voltage for Programming | | 10.0 | 10.5 | 11.0 | \ v | | Output Current while Programming | V <sub>OUT</sub> = 11V | | <u> </u> | 20 | mA | | Rate of Voltage Change of VCC or Output | | 1.0 | 1 | 10.0 | V/μs | | Programming Pulse Width (Enabled) | | 9 | -10 | 11 | μs | | Required VCC for Verification | | 3.8 | 4.0 | 4.2 | \ v | | Maximum Duty Cycle for VCC at VCCP | | 1 | 25 | 25 | % | | | Required V <sub>CC</sub> for Programming I <sub>CC</sub> During Programming Required Output Voltage for Programming Output Current while Programming Rate of Voltage Change of V <sub>CC</sub> or Output Programming Pulse Width (Enabled) Required V <sub>CC</sub> for Verification | Required V <sub>CC</sub> for Programming I <sub>CC</sub> During Programming Required Output Voltage for Programming Output Current while Programming Rate of Voltage Change of V <sub>CC</sub> or Output Programming Pulse Width (Enabled) Required V <sub>CC</sub> for Verification | Required V <sub>CC</sub> for Programming 10.0 I <sub>CC</sub> During Programming V <sub>CC</sub> = 11V 600 Required Output Voltage for Programming 10.0 Output Current while Programming V <sub>OUT</sub> = 11V Rate of Voltage Change of V <sub>CC</sub> or Output 1.0 Programming Pulse Width (Enabled) 9 Required V <sub>CC</sub> for Verification 3.8 | Required V <sub>CC</sub> for Programming 10.0 10.5 I <sub>CC</sub> During Programming V <sub>CC</sub> = 11V 600 Required Output Voltage for Programming 10.0 10.5 Output Current while Programming V <sub>OUT</sub> = 11V Rate of Voltage Change of V <sub>CC</sub> or Output 1.0 Programming Pulse Width (Enabled) 9 10 Required V <sub>CC</sub> for Verification 3.8 4.0 | Required V <sub>CC</sub> for Programming 10.0 10.5 11.0 10.5 11.0 10.0 10.5 11.0 10.0 10.5 11.0 10.0 10.5 11.0 10.0 10.5 11.0 10.0 10.5 11.0 10.0 10.5 11.0 10.0 10.5 11.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10.0 10 | ## ECL PROMs | | , | | |---|---|---| | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 4 | | | | | | | | | | | | | | , | | | | | | · | | | | | | | | | | • | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 6 ### Bipolar PROMs PREVIEW #### DM10416 256 × 4-Bit ECL PROM #### **General Description** The DM10416 is a fully decoded high speed 1024-bit field Programmable Read Only Memory, organized 256 words by four bits. The DM10416 is voltage compensated and compatible with 10k ECL families. The device is enabled when $\overline{\text{CS}}$ is LOW. Programmed bits will furnish HIGH levels at corresponding outputs. When the device is disabled (CS is HIGH) all outputs are LOW. See the last page of this section for detailed programming information. #### **Features** - Fast cycle time—12 ns typ - Organization—256 words × 4 bits - 10k and uncompensated 10k ECL logic - Chip select input provides easy expansion - Open emitter outputs for memory expansion - Standard 16-pin dual-in-line package - Full address decoding on chip #### **Block Diagram** #### **Connection Diagram** #### Logic Symbol 6-29 Chip Select Input Address Inputs **Data Outputs** #### Bipolar PROMs PREVIEW #### DM100416 256 × 4-Bit ECL PROM #### **General Description** The DM100416 is a fully decoded high speed 1024-bit field Programmable Read Only Memory, organized 256 words by 4 bits. The DM100416 is voltage and temperature compensated and compatible with the 100k family. The device is enabled when $\overline{\text{CS}}$ is LOW. Programmed bits will furnish HIGH levels at corresponding outputs. When the device is disabled ( $\overline{\text{CS}}$ is HIGH) all outputs are LOW. See the last page of this section for detailed programming information. #### **Features** - Fast cycle time—12 ns typ - Organization—256 words × 4 bits - 100k logic - Chip select input provides easy memory expansion - Open emitter outputs for memory expansion - Standard 16-pin dual-in-line package - Full address decoding on chip #### **Block Diagram** #### **Connection Diagram** **TOP VIEW** #### Logic Symbol #### Section 7 #### **MOS ROMs** Program storage for microprocessors has become the fastest growing area of ROM application. As the performance of microprocessors and the sophistication of users increase, so will the requirements for large amounts of program storage. Also influencing larger ROM sizes is the trend toward higher level languages for microcomputers. The MAXI-ROM is a perfect vehicle for "Silicon Software" — which is National's name for putting high level languages such as INS8080A BASIC, PACE BASIC, and NIBL (National Industrial Basic Language) for the INS8060 (SC/MP) into mask-encoded ROM at a reasonable cost. Refer to National's Memory Applications Handbook for data on using the pin-compatible series of MAXI-ROMs. #### MM5213 2048-Bit (256 $\times$ 8 or 512 $\times$ 4) ROM #### **General Description** The MM5213 is a 2048-bit static read only memory. It is a P-channel enhancement mode monolithic MOS integrated circuit utilizing low threshold voltage technology. The device is a nonvolatile memory organized as a 256-8 bit words or 512-4 bit words. Programming of the memory contents is accomplished by changing one mask during the device fabrication. #### **Features** - Bipolar compatibility - +5V, -12V operation - High speed operation - 600 ns typ - Pin compatible with MM5203 PROM Static operation No clocks required **MOS ROMs** Common data busing Output wire AND capability - Chip enable output control - TRI-STATE output #### **Applications** - Code conversion - Random logic synthesis - Table look-up - Character generator - Microprogramming #### **Block and Connection Diagrams** Order Number MM5213J See NS Package J24A Order Number MM5213N See NS Package N24B #### **Operating Conditions** $\begin{array}{cccc} V_{LL} & \text{Supply Voltage} & V_{SS} - 20\text{V} \\ V_{DD} & \text{Supply Voltage} & V_{SS} - 20\text{V} \\ \text{Input Voltage} & (V_{SS} - 20) \text{ V} < V_{IN} < (V_{SS} + 0.3) \text{ V} \\ \text{Storage Temperature} & -65^{\circ}\text{C to + 150}^{\circ}\text{C} \\ \text{Lead Temperature (Soldering, 10 sec)} & 300^{\circ}\text{C} \end{array}$ Operating Temperature $0^{\circ}$ C to $+70^{\circ}$ C #### Electrical Characteristics POSITIVE LOGIC (Note 1) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|------------------------------------------|-----------------------|-----|-----------------------|-------| | Output Current Capability | | | | | | | Logical "1" | V <sub>OUT</sub> = 2.4V | 200 | | | μΑ | | Logical "0" | V <sub>OUT</sub> = 0.4V | -1.6 | | | mA | | Input Voltage Levels | | | | | | | Logical "0" | | | | V <sub>SS</sub> - 4.0 | V | | Logical "1" | | V <sub>SS</sub> - 2.0 | | | V | | Power Supply Current | T <sub>A</sub> = 25°C | | | ! | | | I <sub>SS</sub> (Note 2) | V <sub>SS</sub> = +5V | | 20 | 40 | mA | | | V <sub>LL</sub> = V <sub>DD</sub> = -12V | | | , . | | | Input Leakage | V <sub>IN</sub> = -12V | | | 1 . | μΑ | | Input Capacitance (Note 5) | f = 1.0 MHz, V <sub>IN</sub> = 0V | | 5 | | pF | | Address Time | | | | i | | | TACCESS | $T_A = 25^{\circ}C, V_{SS} = +5.0V$ | | 600 | 850 | ns | | | $V_{GG} = V_{DD} = -12.0V$ | | | | | | Output AND Connections (Note 4) | | - | | 10 | | Note 1: These specifications apply for $V_{SS}$ = +5.0V ±5%, $V_{LL}$ = -12V, $T_A$ = -25°C to +70°C unless otherwise specified. Note 2: Outputs open Note 3: Address time is measured from the change of data on any input or Chip Enable line to the output of a TTL gate. Note 4: The address time in the TTL load configuration follows the equation: $T_{ACCESS}$ = The specified limit + (N - 1) (25) ns. Where N = Number of AND connections. Note 5: Capacitances are measured on a lot sample basis only. #### Typical Applications (Continued) #### Operating Modes 256x8 ROM connection (shown) Mode Control — Logic "1" A<sub>9</sub> — Logic "0" 512x4 ROM connection Mode Control – Logic "0" Logic "1" Enables the odd (B<sub>1</sub>, B<sub>3</sub> . . . B<sub>9</sub>) outputs (B<sub>1</sub>, B<sub>3</sub> . . . B<sub>9</sub>) outputs - Logic "0" Enables the even (B<sub>2</sub>, B<sub>4</sub> . . . B<sub>8</sub>) outputs. The outputs are "Enabled" when a logic "0" is applied to the Chip Enable line. Mode Control should be "hard wired" to V<sub>LL</sub> (Logical "0") or V<sub>SS</sub> (Logical "1"). #### MM5214 4096-Bit (512 × 8) ROM #### **General Description** The MM5214 4096-bit static read only memory is a P-channel enhancement mode monolithic MOS integrated circuit utilizing a low threshold voltage technology to achieve bipolar compatibility. TRI-STATE® outputs provide wire ORed capability without loading common data lines or reducing system access times. The ROM is organized in a 512 word x 8-bit memory organization. Customer programs may be submitted for production in a paper tape or punched card format. #### **Features** - Pin compatible with MM5204 PROM - Bipolar compatibility No external components required Standard supplies +5.0V, -12V Bus ORable output TRI-STATE outputs No clocks required Static operation #### **Applications** - Character generator - Random logic synthesis - Microprogramming - Table look-up #### **Logic and Connection Diagrams** #### Order Number MM5214J See NS Package J24A Order Number MM5214N See NS Package N24B **Timing Diagram/Address Time** #### **Operating Conditions** V<sub>DD</sub> Supply Voltage Input Voltage $(V_{SS} - 20) V < V_{IN} < (V_{SS} + 0.03) V$ V<sub>SS</sub> - 20V Operating Temperature Range -25°C to +70°C Storage Temperature Range Lead Temperature (Soldering, 10 seconds) -65°C to +150°C #### Electrical Characteristics POSITIVE LOGIC $T_A$ within operating temperature range, $V_{SS} = +5.0V \pm 5\%$ , $V_{DD} = -12V \pm 5\%$ , unless otherwise noted. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------|-----------------------------------------------------------|----------------------|-----|----------------------|-------| | Output Voltage Levels | | | | - | | | Logical Low Level (V <sub>IL</sub> ) | I <sub>L</sub> = 1.6 mA Sink | ] | | 0.4 | V | | Logical High Level (V <sub>IH</sub> ) | I <sub>L</sub> = 100μA Source | 2.4 | | | ٧ | | Input Voltage Levels | • | | | | | | Logical Low Level (V <sub>L</sub> ) | | ļ | • • | V <sub>SS</sub> -4.0 | V | | Logical High Level (V <sub>H</sub> ) | • | V <sub>SS</sub> −2.0 | | | · V | | Power Supply Current | $V_{SS} = 5.0V$ , $V_{DD} = -12V$ , $T_{A} = 25^{\circ}C$ | | 23 | 37 | mA | | (I <sub>SS</sub> ) (Note 4) | 55 × 55 | | | | | | Input Leakage | $V_{IN} = V_{SS} - 10V$ | | | 1.0 | μΑ | | Input Capacitance (Note 1) | f = 1.0 MHz, V <sub>IN</sub> = 0V | | 5.0 | 10 | pF | | Output Capacitance (Note 1) | f = 1.0 MHz, V <sub>IN</sub> = 0V | | 4.0 | 10 | pF | | Address Time (TACCESS) (Note 2) | $V_{DD} = -12V$ , $V_{SS} = 5.0V$ , $T_A = 25^{\circ}C$ | 150 | | 1000 | ns | | Output AND Connections (Note 3) | · · · · · · · · · · · · · · · · · · · | | | 20 | | Note 1: Capacitances are measured periodically only. Note 2: Address is measured from the change of data on any input or chip enable line to the output of a TTL gate. (See Timing Diagram.) Note 3: The address time follows the following equation: TACCESS = The specified limit + (N-1) x 25 ns where N = Number of AND connections. Note 4: Outputs open. Note 5: Positive true logic notation is used. Logic "1" = most positive voltage level. Logic "0" = most negative voltage level. Note 6: Chip is enabled when Chip Select is low. #### **Typical Performance Characteristics** #### MM5220 1024-Bit (128 $\times$ 8 or 256 $\times$ 4) ROM #### **General Description** The MM5220 is a 1024-bit static read only memory. It is a P-channel enhancement mode monolithic MOS integrated circuit utilizing low threshold voltage technology. The device is a nonvolatile memory organized as 128-8-bit words or 256-4-bit words. Programming of the memory contents is accomplished by changing one mask during the device fabrication. Customer programs may be supplied in a tape, card, or pattern selection format. #### **Features** - Bipolar compatibility - High speed operation 500 ns typ ■ Static operation no clocks required ■ Common data busing output wire AND capability ■ Chip enable output control. #### **Applications** - Code conversion - Random logic synthesis - Table look-up - Character generators - Microprogramming #### **Block and Connection Diagrams** Order Number MM5220J See NS Package J24A Order Number MM5220N See NS Package N24B #### **Operating Conditions** Operating Temperature $\begin{array}{c} \rm V_{GG} \ Supply \ Voltage \\ \rm V_{DD} \ Supply \ Voltage \\ \rm Input \ Voltage \\ \rm Storage \ Temperature \\ \rm Lead \ Temperature \ (Soldering, 10 \ sec) \\ \end{array} \begin{array}{c} \rm V_{SS}-30V \\ \rm V_{SS}-15V \\ \rm Input \ Voltage \\ \rm V_{SS}-20)V < V_{IN} < (V_{SS}+0.3)V \\ \rm Storage \ Temperature \ (Soldering, 10 \ sec) \\ \end{array}$ 0°C to +70°C #### **Electrical Characteristics** $T_A$ within operating temperature range, $V_{SS}$ = +12V ±5% and $V_{GG}$ = -12V ±5%, unless otherwise specified. | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|----------| | Output Voltage Levels<br>MOS to MOS<br>Logical "1"<br>Logical "0" | 1 MΩ to GND Load (Note 1) | V <sub>ss</sub> -1.0 | | V <sub>ss</sub> -9.0 | v<br>v | | MOS to TTL<br>Logical "1"<br>Logical "0" | $6.8 \text{ k}\Omega$ to $\text{V}_{\text{GG}}$ Plus One Standard Series 54/74 Gate Input | +2.4 | | +0.4 | V<br>V | | Input Voltage Levels<br>Logical "1"<br>Logical "0" | | V <sub>SS</sub> -2.0 | | V <sub>SS</sub> -8.0 | V<br>V | | Power Supply Current Vss VGG (Note 1) | T <sub>A</sub> = 25°C | | 19 | 25<br>1 | mA<br>μA | | Input Leakage | V <sub>IN</sub> = V <sub>SS</sub> -12V | | | 1 | μΑ | | Input Capacitance | f = 1.0 MHz V <sub>IN</sub> = 0V | | 5 | | pF | | Access Time (Notes 2, 3) TACCESS | T <sub>A</sub> = 25°C<br>(See Timing Diagram)<br>V <sub>SS</sub> = +12V V <sub>GG</sub> = -12V | 150 | 500 | 650 | ns | | Output AND Connection | MOS Load<br>TTL Load | | | 3<br>8 | | Note 1: The VGG supply may be clocked to reduce device power without affecting access time. Note 2: Address time is measured from the change of data on any input or Chip Enable line to the output of a TTL gate. See Timing Diagram. Note 3: The access time in the TTL load configuration follows the equation: $T_{ACCESS}$ = the specified time + (N-1) (50) ns where N = number of AND connections. #### **Performance Characteristics** Guaranteed Access Time vs Supply Voltages Typical Access Time vs Supply Voltages Power Supply Current vs Voltage Power Supply Current vs Temperature #### Timing Diagram/Address Time #### **Typical Application** #### 128-8 Bit ROM Showing TTL Interface \*R values can vary from 740 to 30 k $\Omega$ depending on speed requirements. #### **Operating Modes** 128x8 ROM connection Mode Control - Logic "0" - Logic "1" 256x4 ROM connection Mode Control - Logic "1" - Logic "0" Enables the odd (B<sub>1</sub>...B<sub>7</sub>) outputs - Logic "1" Enables the even $(B_2 \dots B_8)$ outputs. The outputs are "Enabled" when a logic "1" is applied to the Chip Enable line. The outputs are connected to $V_{D\,D}$ through an internal MOS resistor when "Disabled." The logic levels are in negative voltage logic notation. #### **MOS ROMs** #### MM5221 1024-Bit (128 $\times$ 8 or 256 $\times$ 4) ROM #### **General Description** The MM5221 is a 1024-bit static read only memory. It is a P-channel enhancement mode monolithic MOS integrated circuit utilizing low threshold voltage technology. The device is a nonvolatile memory organized as 128-8-bit words or 256-4-bit words. Programming of the memory contents is accomplished by changing one mask during the device fabrication. #### **Features** ■ Bipolar compatibility +5V, -12V operation ■ High speed operation <700 ns typ Static operation no clocks required Common data busing output wire AND capability Chip enable output control #### **Applications** - Code conversion - Random logic synthesis - Table look-up - Character generators - Microprogramming. #### **Block and Connection Diagrams** #### Dual-In-Line Package Order Number MM5221J See NS Package J24A Order Number MM5221N See NS Package N24B #### **Operating Conditions** $V_{GG}$ Supply Voltage $V_{DD}$ Supply Voltage $V_{SS} - 20V$ $V_{SS} - 20V$ V<sub>SS</sub> - 20V Operating Temperature $0^{\circ}$ C to $+70^{\circ}$ C Input Voltage Storage Temperature $(V_{SS} - 20)V < V_{IN} < (V_{SS} + 0.3)V$ Lead Temperature (Soldering, 10 sec) -65°C to +150°C 300°C #### Electrical Characteristics $T_A$ within operating temperature range, $V_{SS}$ = +5V ±5%, $V_{GG}$ = $V_{DD}$ = -12V ±5%, unless otherwise specified. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------|---------|-----------------------|----------| | Output Voltage Levels MOS to TTL Logical "1" Logical "0" | 6.8 k $\Omega$ ±5% to V $_{ m GG}$ Plus One Standard Series 54/74 Gate | +2.4 | | +0.4 | V<br>V | | · · | Standard Series 54/74 Gate | +2.4 | | - | V | | Output Current Capability<br>Logical "O" | V <sub>OUT</sub> = 2.4V | 2.5 | * | | mA | | Input Voltage Levels<br>Logical ''1''<br>Logical ''0'' | | V <sub>SS</sub> - 2.0 | | V <sub>SS</sub> - 4.2 | V<br>V | | Power Supply Current<br>I <sub>DD</sub><br>I <sub>GG</sub> (Note 1) | $T_A = 25^{\circ}C$ $V_{SS} = +5V$ $V_{GG} = V_{DD} = -12V$ | · | 6.5 | 12.0<br>1 | mA<br>μA | | Input Leakage | V <sub>IN</sub> = V <sub>SS</sub> - 12V | | | 1 | μΑ | | Input Capacitance<br>V <sub>GG</sub> Capacitance (Note 4) | f = 1.0 MHz, V <sub>IN</sub> = 0V<br>f = 1.0 MHz, V <sub>IN</sub> = 0V | | 5<br>15 | 25 | pF<br>pF | | Address Time (Note 2) TACCESS | See Timing Diagram $T_A = 25^{\circ}C,$ $V_{SS} = 5V$ $V_{GG} = V_{DD} = -12V$ | | 700 | 950 | ņs | | Output AND Connections (Note 3) | 6.8 k $\Omega$ ±5% to V $_{\rm GG}$ Plus One Standard Series 54/74 Gate | | | 8 | | Note 1: The VGG supply may be clocked to reduce device power without affecting access time. Note 2: Address time is measured from the change of data on any input except mode control or Chip Enable line to the output of a TTL gate. (See Timing Diagram). See curves for guaranteed limit over temperature. Note 3: The address time in the TTL load configuration follows the equation: TACCESS = The specified limit + (N - 1) (50) ns Where N = Number of AND connections. Note 4: Capacitance guaranteed by design. #### **Performance Characteristics** #### Timing Diagram/Address Time #### **Typical Application** 128-8 Bit ROM Showing TTL Interface #### **Operating Modes** 128x8 ROM connection Control — Logic "0" A<sub>8</sub> – Logic "1" 256x4 ROM connection $\begin{array}{lll} \text{Control} - \text{Logic} \ ^{\prime\prime}1^{\prime\prime} \\ \text{A}_8 & - \text{Enables the odd } (\text{B}_1 \dots \text{B}_7) \text{ or even} \\ & (\text{B}_2 \dots \text{B}_8) \text{ outputs.} \end{array}$ The outputs are "Enabled" when a logic "1" is applied to the Chip Enable line. The outputs are connected to ground through an internal MOS resistor when "Disabled." Logic levels are negative true MOS logic. Mode control should be "hard wired" to either $V_{DD}$ (logical "1") or $V_{SS}$ (logical "0"). The logic levels are in negative voltage logic notation. #### MM5230 2048-Bit (256 $\times$ 8 or 512 $\times$ 4) ROM #### **General Description** The MM5230 is a 2048-bit static read only memory. It is a P-channel enhancement mode monolithic MOS integrated circuit utilizing low threshold voltage technology. The device is a nonvolatile memory organized as 256-8 bit words or 512-4 bit words. Programming of the memory contents is accomplished by changing one mask during the device fabrication. Customer programs may be supplied in a tape, card, or pattern selection format. #### **Features** - Bipolar compatibility - High speed operation - 500 ns typ Static operation no clocks required Common data busing output wire AND capability Chip enable output control. #### **Applications** - Code conversion - Random logic synthesis - Table look-up - Character generators - Microprogramming. #### **Block and Connection Diagrams** Order Number MM5230J See NS Package J24A Order Number MM5230N See NS Package N24B #### **Operating Conditions** $\begin{array}{c} \rm V_{GG} \ Supply \ Voltage \\ \rm V_{DD} \ Supply \ Voltage \\ \rm Input \ Voltage \\ \rm Storage \ Temperature \\ \rm Lead \ Temperature \ (Soldering, 10 \ sec) \\ \end{array}$ **Operating Temperature** 0°C to +70°C #### **Electrical Characteristics** $T_A$ within operating temperature range, $V_{SS}$ = +12V ±5% and $V_{GG}$ = -12V ±5%, unless otherwise specified. | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|----------| | Output Voltage Levels<br>MOS to MOS<br>Logical "1"<br>Logical "0" | 1 MΩ to GND Load (Note 1) | V <sub>SS</sub> -1.0 | | V <sub>ss</sub> -9.0 | v | | MOS to TTL<br>Logical "1"<br>Logical "0" | 6.8 kΩ to V <sub>GG</sub> Plus One<br>Standard Series 54/74 Gate Input | +2.4 | | +0.4 | v<br>v | | Input Voltage Levels<br>Logical ''1''<br>Logical ''0'' | | V <sub>SS</sub> -2.0 | | V <sub>SS</sub> -8.0 | V | | Power Supply Current<br>V <sub>SS</sub><br>V <sub>GG</sub> (Note 1) | T <sub>A</sub> = 25°C | | 24 | 40<br>1 | mA<br>μA | | Input Leakage | V <sub>IN</sub> = V <sub>SS</sub> -12V | 1 | 1 | 1 | μΑ | | Input Capacitance | f = 1.0 MHz V <sub>IN</sub> = 0V | | 5 | | pF | | Access Time (Notes 2, 3) TACCESS | T <sub>A</sub> = 25°C<br>(See Timing Diagram)<br>V <sub>SS</sub> = +12V V <sub>GG</sub> = -12V | 150 | 500 | 725 | ns | | Output AND Connection | MOS Load<br>TTL Load | | | 3<br>8 | | Note 1: The VGG supply may be clocked to reduce device power without affecting access time. Note 2: Address time is measured from the change of data on any input or Chip Enable line to the output of a TTL gate. See Timing Diagram. Note 3: The access time in the TTL load configuration follows the equation: $T_{ACCESS}$ = the specified time + (N-1) (50) ns where N = number of AND connections. Note 4: The above logic levels are indicated in negative logic notation. #### **Performance Characteristics** Guaranteed Access Time vs Supply Voltages Power Supply Current vs Voltages #### Power Supply Current #### **Timing Diagram/Address Time** #### **Typical Application** #### 256 x 8 Bit ROM Showing TTL Interface <sup>†</sup>See operating mode notes. \*R values can vary from 740\(\Omega\) to 30 k\(\Omega\). #### **Operating Modes** 128x8 ROM connection Mode Control - Logic "0" - Logic "1" A9 256x4 ROM connection Mode Control - Logic "1" - Logic "0" Enables the odd $(B_1 \dots B_7)$ outputs - Logic "1" Enables the even $(B_2 \ldots B_8)$ outputs. The outputs are "Enabled" when a logic "1" is applied to the Chip Enable line. The outputs are connected to $\rm V_{D\,D}$ through an internal MOS resistor when "Disabled." The logic levels are in negative voltage logic notation. #### MM5231 2048-Bit (256 × 8 or 512 × 4) ROM #### **General Description** The MM5231 is a 2048-bit static read only memory. It is a P-channel enhancement mode monolithic MOS integrated circuit utilizing low threshold voltage technology. The device is a nonvolatile memory organized as a 256-8 bit words or 512-4 bit words. Programming of the memory contents is accomplished by changing one mask during the device fabrication. #### **Features** - Bipolar compatibility - +5V, -12V operation - High speed operation - 640 ns typ. ■ Static operation No clocks required Common data busing Output wire AND capability ■ Chip enable output control #### **Applications** - Code conversion - Random logic synthesis - Table look-up - Character generator - Microprogramming #### **Block and Connection Diagrams** #### Dual-In-Line Package Order Number MM5231J See NS Package J24A Order Number MM5231N See NS Package N24B #### **Operating Conditions** Operating Temperature $\begin{array}{c} V_{GG} \ \text{Supply Voltage} & V_{SS} - 20V \\ V_{DD} \ \text{Supply Voltage} & V_{SS} - 20V \\ \text{Input Voltage} & (V_{SS} - 20)V < V_{IN} < (V_{SS} + 0.3)V \\ \text{Storage Temperature} & -65^{\circ}\text{C to} + 150^{\circ}\text{C} \\ \text{Lead Temperature (Soldering, 10 sec)} & 300^{\circ}\text{C} \end{array}$ 0°C to +70°C #### **Electrical Characteristics** | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------|---------|-----------------------|----------| | Output Voltage Levels<br>MOS to TTL<br>Logical "1"<br>Logical "0" | $6.8~\text{k}\Omega$ $\pm 5\%$ to $V_{DD}$ Plus One Standard Series 54/74 Gate | 2.4 | | +0.4 | V | | Output Current Capability<br>Logical "O" | V <sub>OUT</sub> = 2.4V | 2.5 | | | mA | | Input Voltage Levels<br>Logical "1"<br>Logical "0" | | V <sub>SS</sub> - 2.0 | i | V <sub>SS</sub> - 4.2 | V<br>V | | Power Supply Current<br>I <sub>DD</sub><br>I <sub>GG</sub> (Note 1) | $T_A = 25^{\circ}C$ $V_{SS} = +5V$ $V_{GG} = V_{DD} = -12V$ | | 15 | 30<br>1 | mΑ<br>μΑ | | Input Leakage | V <sub>IN</sub> = -12V | | | 1 | μΑ | | Input Capacitance V <sub>GG</sub> Capacitance | $f = 1.0 \text{ MHz}, V_{1N} = 0V$<br>$f = 1.0 \text{ MHz}, V_{1N} = 0V$ | · | 5<br>15 | | pF<br>pF | | Address Time (Note 2) TACCESS | See Timing Diagram $T_A = 25^{\circ}C \ V_{SS} = +5.0V$ $V_{GG} = V_{DD} = -12.0V$ | | 640 | 950 | ns | | Output AND Connections<br>(Note 3) | $6.8~\text{k}\Omega$ $\pm 5\%$ to $\text{V}_{\text{DD}}$ Plus One Standard Series 54/74 Gate | | | 8 | | Note 1: These specifications apply for $V_{SS}$ = +5V ±5%, $V_{GG}$ = $V_{DD}$ = -12V ±5%, $T_A$ = -25°C to +70°C unless otherwise specified. Note 2: The V<sub>GG</sub> supply may be clocked to reduce device power without affecting access time. Note 3: Address time is measured from the change of data on any input or Chip Enable line to the output of a TTL gate. (See Timing Diagram.) See curves for guaranteed limit over temperature. Note 4: The address time in the TTL load configuration follows the equation: TACCESS = The specified limit + (N - 1) (50) ns. Where N = Number of AND connections. Note 5: Capacitances are measured on a lot sample basis only. #### **Performance Characteristics** Guaranteed Access Time (TA) vs Power Supply Voltage Typical Access Time (TA) vs Power Supply Voltage Power Supply Current vs Power Supply Voltage Power Supply Current vs Ambient Temperature #### Timing Diagram/Address Time #### **Typical Application** #### 256 x 8 Bit ROM Showing TTL Interface #### **Operating Modes** ``` 256 x 8 ROM connection (shown) Mode Control — Logic "0" Ag — Logic "1" 512 x 4 ROM connection Mode Control — Logic "1" ``` Mode Control – Logic "1" Ag – Logic "0" Enables the odd (B1, B3...Bg) outputs – Logic "1" Enables the even (B2, B4...Bg) outputs. The outputs are "Enabled" when a logic "1" is applied to the Chip Enable line. Logic levels are negative true MOS logic. Mode Control should be "hard wired" to $\rm V_{DD}$ (Logical "1") or $\rm V_{SS}$ (Logical "0"). The logic levels are in negative voltage logic notation. #### MM5232 4096-Bit (512 $\times$ 8 or 1024 $\times$ 4) ROM #### **General Description** The MM5232 4096-bit static read only memory is a P-channel enhancement mode monolithic MOS integrated circuit utilizing a low threshold voltage technology to achieve bipolar compatibility. TRI-STATE® outputs provide wire ORed capability without loading common data lines or reducing system access times. The ROM is organized in a 512 word x 8-bit or 1024 word x 4-bit memory organization that is controlled by the mode control input. Programmable Chip Enables (CE<sub>1</sub> and CE<sub>2</sub>) provide logic control of up to 16K bits without external logic. A separate output supply lead is provided to reduce internal power dissipation in the output stages. #### **Features** Bipolar compatibility No external components required Standard supplies +5V, -12V TRI-STATE outputs Bus ORable output instract outputs Static operation No clocks required ■ Multiple ROM control Two-programmable Chip Enable lines #### **Applications** - Character generator - Random logic synthesis - Microprogramming - Table look-up #### **Block and Connection Diagrams** Order Number MM5232J See NS Package J24A Order Number MM5232N See NS Package N24B #### **Operating Conditions** Operating Temperature Range $\begin{array}{c} V_{GG} \text{ Supply Voltage} & V_{SS} - 20V \\ V_{LL} \text{ Supply Voltage} & V_{SS} - 20V \\ \text{Input Voltage} & (V_{SS} - 20) \text{ V} < V_{IN} < (V_{SS} + .03)V \\ \text{Storage Temperature Range} & -65 ^{\circ}\text{C} \text{ to} + 150 ^{\circ}\text{C} \\ \text{Lead Temperature (Soldering, 10 sec)} & 300 ^{\circ}\text{C} \end{array}$ 0°C to +70°C #### **Electrical Characteristics** (Positive Logic) $T_A$ within operating temperature range, $V_{SS}$ = +5.0V ±5%, $V_{GG}$ = $V_{LL}$ = -12V ±5%, unless otherwise noted. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------|-----|------------------------------------------------|-------| | Output Voltage Levels Logical "0", V <sub>OL</sub> Logical "1", V <sub>OH</sub> | I <sub>L</sub> = 1.6 mA Sink<br>I <sub>L</sub> = 100 μA Source | 2.4 | | .4 | v | | Input Voltage Levels<br>Logical "0", V <sub>1L</sub><br>Logical "1", V <sub>1H</sub> | | V <sub>GG</sub><br>V <sub>SS</sub> - 2.0 | } | V <sub>ss</sub> - 4.0<br>V <sub>ss</sub> + 0.3 | V | | Power Supply Current<br>I <sub>SS</sub> (Note 4) | V <sub>SS</sub> = 5, V <sub>GG</sub> = -12, V <sub>LL</sub> = -12, T <sub>A</sub> = 25°C | | 23 | 37 | mA | | Input Leakage | V <sub>IN</sub> = V <sub>SS</sub> - 10V | | · · | 1 | μΑ | | Input Capacitance (Note 1) | f = 1.0 MHz, V <sub>IN</sub> = 0V | | 5 | 15 | pF | | Output Capacitance (Note 1) | f = 1.0 MHz, V <sub>IN</sub> = 0V | | 4 | 10 | pF | | Address Time (Note 2) TACCESS | $T_A = 25^{\circ}C, V_{SS} = 5$<br>$V_{GG} = V_{LL} = -12V$ | 150 | | 1000 | ns | | Output AND Connections (Note 3) | | | , | 20 | | Note 1: Capacitances are measured periodically only. Note 2: Address time is measured from the change of data on any input or Chip Enable line to the output of a TTL gate. (See Timing Diagram.) **Note 3:** The address time follows the following equation: $T_{ACCESS}$ = the specified limit + $(N-1) \times 25$ ns where N = Number of AND connections. Note 4: Outputs open. #### Timing Diagram/Address Time #### **Performance Characteristics** ## Power Supply Current vs Temperature 80 70 Vss = 5.0V Vag = VLL = -12V 60 40 AMAXIMUM 30 TYPICAL 10 -50 -25 0 25 50 75 100 125 TEMPERATURE (°C) #### **Typical Applications** 512 x 8 ROM connection Mode Control = VIH A10 = VIL FIGURE 1. Power Saver for FIGURE 2. Power Saver for Large Memory Arrays **Operating Modes** $\begin{array}{lll} 1024 \times 4 \; ROM \; connection \\ \cdot Mode \; Control = V_{IL} \\ A_{10} = V_{IL} \; enables \; the \; odd \; (B_{1} \ldots B_{7}) \; outputs \\ V_{IH} \; enables \; the \; even \; (B_{2} \ldots B_{8}) \; outputs \end{array}$ Note: Both chip enables may be programmed to provide any of four combinations. Example if $CE_1 = 1$ and $CE_2 = 1$ outputs (Positive Logic) would be enabled only when device pins 2 and 3 are Logic "1". The outputs will be in the third state when disabled. #### **MOS ROMs** #### MM5240 2560-Bit Static Character Generator #### **General Description** The MM5240 2560-bit static read only memory is a P-channel enhancement mode monolithic MOS integrated circuit utilizing a low threshold voltage technology to achieve bipolar compatibility. TRI-STATE® outputs provide wire ORed capability without loading common data lines or reducing system access times. The ROM is organized in a 64 x 8 word by 5-bit memory organization. The MM5240 may be used as a $512 \times 5$ -bit read only memory for applications other than character generation. #### **Features** - Bipolar compatibility - High speed operation—500 ns max - ±12 volt power supplies - Static operation—no clocks required - Multiple ROM logic application—chip enable output control - Standard fonts available—off-the-shelf delivery #### **Applications** - Character generation - Random logic synthesis - Micro-programming - Table look-up #### **Connection Diagram** Order Number MM5240J See NS Package J24A Order Number MM5240N See NS Package N24B #### **Typical Application** #### **Operating Conditions** Operating Temperature $\begin{array}{cccc} V_{G\,G} & \text{Supply Voltage} & V_{S\,S} - 30\text{V} \\ V_{D\,D} & \text{Supply Voltage} & V_{S\,S} - 15\text{V} \\ \text{Input Voltage} & (V_{S\,S} - 20)\text{V} < \text{V}_{I\,N} < (\text{V}_{S\,S} + 0.3)\text{V} \\ \text{Storage Temperature} & -65^{\circ}\text{C to} + 150^{\circ}\text{C} \\ \text{Lead Temperature (Soldering, 10 sec)} & 300^{\circ}\text{C} \end{array}$ 0°C to +70°C #### **Electrical Characteristics** (Note 1) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------|---------|-----------------------|----------| | Output Voltage Levels<br>MOS to MOS<br>Logical "1"<br>Logical "0" | IMΩ to GND | V <sub>SS</sub> - 1.0 | | V <sub>SS</sub> - 9.0 | V<br>V | | MOS to TTL Logical "1" Logical "0" | 6.8 kΩ to V <sub>GG</sub> Plus One<br>Standard Series 54/74 Gate | +2.5 | | +0.4 | V<br>V | | Output Current Capability<br>Logical "O" | V <sub>OUT</sub> = V <sub>SS</sub> - 6.0V | 2.5 | • | | mA | | Input Voltage Levels<br>Logical "1"<br>Logical "0" | . , | V <sub>SS</sub> - 2.0 | | V <sub>SS</sub> - 8.0 | V<br>V | | Power Supply Current IDD IGG (Note 2) | T <sub>A</sub> = 25°C<br>MOS Load | | 25 | 55<br>1 | mA<br>μA | | Input Leakage | V <sub>IN</sub> = V <sub>SS</sub> - 12V | | | 1 | μΑ | | Input Capacitance (Note 5) V <sub>GG</sub> Capacitance (Note 5) | f = 1.0 MHz, V <sub>IN</sub> = 0V<br>f = 1.0 MHz, V <sub>IN</sub> = 0V | | 5<br>25 | 8<br>40 | pF<br>pF | | Address Time (Note 3) TACCESS | See Timing Diagram<br>T <sub>A</sub> = 25°C | 150 | 425 | 500 | ns | | Output AND Connection<br>(Note 4) | MOS Load<br>TTL Load | | | 4<br>10 | | Note 1: These specifications apply for $V_{SS}$ = +12V ±5%, $V_{GG}$ = -12V ±5%, $T_A$ = 0°C to +70°C unless otherwise specified. Note 2: The V<sub>GG</sub> supply may be clocked to reduce device power without affecting access time. Note 3: Address time is measured from the change of data on any input or Chip Enable line to the output of a TTL gate. (See Timing Diagram). See curves for guaranteed limit over temperature. Note 4: The address time in the TTL load configuration follows the equation: TACCESS = The specified limit + (N - 1) (50) ns Where N = Number of AND connections. The number of AND ties in the MOS load configuration can be increased at the expense of MOS "O" level. Note 5: Guaranteed by design. ## **Performance Characteristics** V<sub>SS</sub> & -V<sub>GG</sub> (V) ## Timing Diagram/Address Time ## MM5241 3072-Bit (64 $\times$ 6 $\times$ 8) ROM #### **General Description** The MM5241 3072-bit static read only memory is a P-channel enhancement mode monolithic MOS integrated circuit utilizing a low threshold voltage technology to achieve bipolar compatibility. TRI-STATE® outputs provide wire ORed capability without loading common data lines or reducing system access times. The ROM is organized in a 64 x 6 word by 8-bit memory organization. Programmable Chip Enables (CE<sub>1</sub> and CE<sub>2</sub>) provide logic control of multiple packages without external logic. A separate output supply lead is provided to reduce internal power dissipation in the output stages. #### **Features** ■ Bipolar compatibility No external components required Standard supplies +5V, –12V Bus ORable output TRI-STATE outputs No clocks required Static operationMultiple ROM control Two programmable Chip Enable lines ■ Multiple ROM control ## **Applications** - Character generator - Random logic synthesis - Microprogramming - Table look-up ## **Block and Connection Diagrams** #### Dual-In-Line Package Order Number MM5241J See NS Package J24A Order Number MM5241N See NS Package N24B ## **Typical Applications** FIGURE 1. Power Saver for Small Memory Arrays FIGURE 2. Power Saver for Large Memory Arrays ASSUME $1:V_{LL}$ .IMIN = $1!-3V_{...}$ i $V_{GG} = V_{LL}$ MIN = R (1.6 mA) (N) where N = 7 for 5 x 7 font. N = 8 for 6 x 8 font Note: Both chip enables may be programmed to provide any of four combinations. Example: If $CE_1 = 1$ and $CE_2 = 1$ outputs (Negative Logic) would be enabled only when device pins 2 and 3 are negative (Logic "1"). The outputs will be in the third state when disabled. L<sub>0</sub>, L<sub>1</sub> and L<sub>2</sub> (device pins 11, 13 and 14) are in positive logic (1 = most positive voltage levels = $V_S - 2V$ ; 0 = most negative voltage level = $V_{SS} - 4V$ ). Note: For programming information see Memory Applications Handbook, page 4-6. ## **Absolute Maximum Ratings** ## **Operating Conditions** Operating Temperature Range $\begin{array}{c} V_{GG} \text{ Supply Voltage} & V_{SS}-20V \\ V_{LL} \text{ Supply Voltage} & V_{SS}-20V \\ \text{Input Voltage} & (V_{SS}-20) \text{ V} < V_{IN} < (V_{SS}+.03)V \\ \text{Storage Temperature Range} & -65^{\circ}\text{C to} +150^{\circ}\text{C} \\ \text{Lead Temperature (Soldering, 10 sec)} & 300^{\circ}\text{C} \end{array}$ -25°C to +70°C #### Electrical Characteristics (Negative Logic) (Note 5) $T_A$ within operating temperature range, $V_{SS}$ = +5.0V ±5%, $V_{GG}$ = $V_{LL}$ = -12V ±5%, unless otherwise noted. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|-----------------------------------------------------------------------|-----------------------|--------------|-----------------------|-------| | Output Voltage Levels Logical "1" | I <sub>1</sub> = 1.6 mA sink | | | .4 | V | | Logical "0" | I <sub>L</sub> = 100 μA source | 2.4 | ł | | V | | Input Voltage Levels<br>Logical "1"<br>Logical "0" | | V <sub>SS</sub> - 2.0 | <u> </u><br> | V <sub>SS</sub> - 4.0 | V | | Power Supply Current<br>I <sub>SS</sub> (Note 4) | $V_{SS} = 5$ , $V_{GG} = -12$ , $V_{LL} = -12$ , $T_A = 25^{\circ}$ C | | 23 | 50 | mA | | Input Leakage | V <sub>IN</sub> = V <sub>SS</sub> - 10V | 1 | } | 1 | μΑ | | Input Capacitance (Note 1) | f = 1.0 MHz, V <sub>IN</sub> = 0V | | 5 | 15 | pF | | Output Capacitance (Note 1) | f = 1.0 MHz, V <sub>IN</sub> = 0V | | 4 | 10 | pF | | Address Time (Note 2) TACCESS | $T_A = 25^{\circ}C, V_{SS} = 5$<br>$V_{GG} = V_{LL} = -12V$ | 150 | 700 | 900 | ns | | Output AND Connections (Note 3) | | İ | 1 | 20 | ł | Note 1: Address time is measured from the change of data on any input or Chip Enable line to the output of a TTL gate. (See Timing Diagram.) See curves for guaranteed limit over temperature. Note 2: Capacitances are measured periodically only. Note 3:. The address time follows the following equation: $T_{ACCESS}$ = the specified limit + $(N-1) \times 25$ ns where N = Number of AND connections. Note 4: Outputs open. Note 5: All addresses and outputs are in negative true logic with the exception of L<sub>0</sub>, L<sub>1</sub>, and L<sub>2</sub> which are in positive logic. ## **Performance Characteristics** ## Timing Diagram/Address Time # National Semiconductor ## **MOS ROMs** ## MM52116 (2316E) 16,384-Bit Read Only Memory ## **General Description** The MM52116 is a static MOS 16,384-bit read-only memory organized in an 2048-word-by-8-bit format. It is fabricated using N-channel enhancement and depletion-mode technology which provides complete DTL/TTL compatibility and single power-supply operation Three programmable chip selects controlling the TRI-STATE $^{\circ}$ outputs allow for memory expansion. Programming of the memory array and chip-select active levels is accomplished by changing two masks during fabrication. #### **Features** - Fully decoded - Single 5V power supply ±10% tolerance - Inputs and outputs TTL compatible - Outputs drive 2 TTL loads and 100 pF - Static operation - TRI-STATE outputs for bus interface - Programmable chip selects - 2048-word-by-8-bit organization - Maximum access time 450 ns - Industry standard pin outs (2316E) - Compatible to standard EPROMs ## **Applications** - Microprocessor instruction store - Control logic - Table look-up ## **Block and Connection Diagrams** #### Dual-In-Line Package Order Number MM52116D See NS Package D24C Order Number MM52116N See NS Package N24B ## **Absolute Maximum Ratings** (Note 1) Voltage at Any Pin -0.5V to +7.0V Storage Temperature Range -65°C to +150°C Power Dissipation Lead Temperature (Soldering, 10 seconds) 1W 300°C ## **Operating Conditions** Operating Temperature Range 0°C to 70°C #### **DC Electrical Characteristics** (TA within operating temperature range, $V_{CC} = 5V \pm 10\%$ , unless otherwise specified). | | PARAMETER<br>(Note 2) | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |------|----------------------------|----------------------------------------|------|-----------------|----------------------|-------| | ILI | Input Current | V <sub>IN</sub> = 0 to V <sub>CC</sub> | | | 10 | μΑ | | VIH | Logical "1" Input Voltage | o°c | 2.0 | | V <sub>CC</sub> +1.0 | V | | VIH | Logical "1" Input Voltage | -40°C | 2.2 | | V <sub>CC</sub> +1.0 | v | | VIL | Logical "0" Input Voltage | | -0.5 | | 0.8 | . V | | Vон | Logical "1" Output Voltage | I <sub>OH</sub> = -400 μA | 2.4 | ļ | | V | | VOL | Logical "0" Output Voltage | I <sub>OL</sub> = 3.2 mA | | | 0.4 | ٧ | | ILOH | Output Leakage Current | VOUT = 4V, Chip Deselected | 1 | | 10 | μΑ | | ILOL | Output Leakage Current | VOUT = 0.45V, Chip Deselected | | | -10 | μΑ | | ICC1 | Power Supply Current | All Inputs = 5.25V, Data Output Open | | 70 | 100 | mA | ## Capacitance | - 111 | PARAMETER<br>(Note 3) | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |-------|--------------------------------|----------------------------------------------------------------------|-----|-----------------|------|-------| | CIN | Input Capacitance (All Inputs) | V <sub>IN</sub> = 0V, T <sub>A</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | | 7.5 | pF | | COUT | Output Capacitance | V <sub>OUT</sub> = 0V, T <sub>Δ</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | | 15.0 | pF | #### **AC Electrical Characteristics** (TA within operating temperature range, $V_{CC} = 5V \pm 10\%$ , unless otherwise specified). See AC test circuit and switching time waveforms. | | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |-----------------|-------------------------|-----------------------------------------------------------------------------------------------------|-----|-----------------|-----|-------| | <sup>t</sup> AC | Chip Select Access Time | See AC Test Circuit; tAC and tA Measured to | | | 120 | ns | | tOFF | Output Turn OFF Delay | Valid Output Levels with $t_r$ and $t_f$ of Input <20 ns; $t_{OFF}$ Measured to <±20 $\mu$ A Output | • | | 100 | ns | | tд | Address Access Time | Current | | | 450 | ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Positive true logic notation is used: logical "1" = most positive voltage level, logical "0" = most negative voltage level. Note 3: Capacitance is guaranteed by periodic testing. Note 4: Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage. ## **Switching Time Waveforms and AC Test Circuit** FIGURE 1. Address Precedes Chip Select FIGURE 2. Address Follows Chip Select Includes jig capacitance ## **ROM Programming Information** ROM programs for the MM52116 can be supplied to National in a number of means: - A. 2708 PROM sets - B. 2516 PROM (or equivalent) - C. 2716 PROM (or equivalent) - D. Intellec HEX punched paper tape - E. Binary punched paper tape Since the MM52116 has programmable chip selects, it is imperative that chip select information be provided along with the ROM program. The information should be supplied as shown: CS1 is to be programmed logical (Hi or Lo) CS2 is to be programmed logical (Hi or Lo) CS3 is to be programmed logical (Hi or Lo) Given any of the above means of program data is received by National, verification of ROM programs is handled internally via a sophisticated computerized system. The original input device (PROM, tape, etc.) is read, the data is reprocessed to formats required by various production machines, and the final reconstructed data is then compared back to the original input device. The verification package returned to the customer for approval will consist of a listing of the program and a PROM or tape which matches the data National will use to create the programmed MM52116. In a normal situation, the verification package returned to the customer for approval, because of the system described, may consist of the original PROM or tape submitted by the customer. This program data, now in National's production format, is stored in archives for future customer re-orders. **MOS ROMs** ## MM52132 32,768-Bit (4096 × 8) MAXI-ROM™ #### **General Description** The MM52132 is a static MOS 32,768-bit read-only memory organized in a 4096-word-by-8-bit format. It is fabricated using N-channel enhancement and depletion-mode technology which provides complete DTL/TTL compatibility and single power-supply opera- Two programmable chip selects controlling the TRI-STATE® outputs allow for memory expansion. Programming of the memory array and chip-select active levels is accomplished by changing two masks during fabrication. #### Features - Fully decoded - Single 5V power supply ±10% tolerance - Inputs and outputs TTL compatible - Outputs drive 2 TTL loads and 100 pF - Static operation - TRI-STATE outputs for bus interface - Programmable chip selects - 4096-word-by-8-bit organization - Maximum access time 450 ns - Industry standard pin outs #### **Applications** - Microprocessor instruction store - Control logic - Table look-up ### **Block and Connection Diagrams** Order Number MM52132D See NS Package D24C Order Number MM52132N See NS Package N24B #### Absolute Maximum Ratings (Note 1) **Operating Conditions** Voltage at Any Pin Storage Temperature Range -0.5V to +6.5V -65°C to +150°C Power Dissipation Lead Temperature (Soldering, 10 seconds) 1W 300°C Operating Temperature Range $0^{\circ}$ C to $+70^{\circ}$ C #### **DC Electrical Characteristics** (TA within operating temperature range, V<sub>CC</sub> = 5V ±10%, unless otherwise specified). | | PARAMETER CONDITIONS (Note 2) | | MIN | TYP<br>(Note 4) | MAX | UNITS | |------------------|-------------------------------|----------------------------------------|------|-----------------|----------------------|-------| | ILI . | Input Current | V <sub>IN</sub> = 0 to V <sub>CC</sub> | | | 10 | μΑ | | $v_{IH}$ | Logical "1" Input Voltage | | 2 | | V <sub>CC</sub> +1.0 | V | | VIL | Logical "0" Input Voltage | | -0.5 | | 0.8 | V | | ۷он | Logical "1" Output Voltage | I <sub>OH</sub> = -200 μA | 2.4 | | | V | | VOL | Logical "0" Output Voltage | IOL = 3.2 mA | | | 0.4 | V | | <sup>I</sup> LOH | Output Leakage Current | V <sub>OUT</sub> = 4V, Chip Deselected | | | 10 | μΑ | | <sup> </sup> LOL | Output Leakage Current | VOUT = 0.45V, Chip Deselected | | | -20 | μΑ | | <sup>I</sup> CC1 | Power Supply Current | All Inputs = 5.25V, Data Output Open | | 100 | 130 | mA | ## Capacitance | | PARAMETER<br>(Note 3) | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |------|--------------------------------|----------------------------------------------------------------------|-----|-----------------|------|-------| | CIN | Input Capacitance (All Inputs) | V <sub>IN</sub> = 0V, T <sub>A</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | | 7.5 | pF | | COUT | Output Capacitance | V <sub>OUT</sub> = 0V, T <sub>A</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | | 15.0 | pF | #### **AC Electrical Characteristics** (TA within operating temperature range, $V_{CC} = 5V \pm 10\%$ , unless otherwise specified). See AC test circuit and switching time waveforms. | | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|------------|----------| | tAC | Chip Select Access Time | See AC Test Circuit. All Times (Except tOFF) | | | 120 | ns | | tOFF | Output Turn OFF Delay Address Access Time | Measured to 1.5V Level with $t_r$ and $t_f$ of Input $<$ 20 ns, (Figures 1 and 2), $t_{OFF}$ TRI-STATE Output Level Measured to Less than $\pm 20~\mu A$ | | | 100<br>450 | ns<br>ns | | | | Output Current | l | | | | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Positive true logic notation is used: logical "1" = most positive voltage level, logical "0" = most negative voltage level. Note 3: Capacitance is guaranteed by periodic testing. Note 4: Typical values are for $T_A = 25^{\circ} C$ and nominal supply voltage. ## **AC Test Circuit and Switching Time Waveforms** \*Includes jig capacitance FIGURE 1. Address Precedes Chip Select FIGURE 2. Address Follows Chip Select ## **Custom ROM Programming** INFORMATION NEEDED So that National can better serve its customers, the following information must be submitted with each ROM order. | 2900 Semicond | nductor Corporation<br>uctor Dr., Santa Clara, CA. 9505 | | | NATIONAL PA | ART NUMBER | | | |-----------------|---------------------------------------------------------|-----------------------|------------------|----------------|--------------------------|--|--| | Phone (408) 737 | -5000 TWX 910-339-924 | | | ROM LETTER | CODE (NATIONAL USE ONLY) | | | | NAME | | <del></del> | | DATE | | | | | ADDRESS | | | | CUSTOMER PE | CUSTOMER PRINT OR ID NO. | | | | CITY | | | STATE Z | IP PURCHASE OF | RDER NO. | | | | TELEPHONE | NAME OF PERSON NATIONAL | L CAN CONTACT (PRINT) | AUTHORIZED SIGNA | TURE | DATE | | | | CHIP SELECT II | NFORMATION . | | LOGIC | □ POS | □ NEG | | | | CS1 | | CS2 | | CS3 | | | | | | | | | | | | | ## **Tape Entry Format** #### A. Binary Complement Format POSITIVE Logic: A punch is a "1" or most positive voltage. Omission of a punch is a "0" or the more negative voltage. ## **Pre-Programmed PROM** B. Hex Format (Intel Standard Hex) - **2708** - Or combinations of the above to make 16k, 32k or 64k bits. ## **MOS ROMs** ## MM52164 65,536-Bit (8192 × 8) MAXI-ROM™ #### **General Description** The MM52164 is a static MOS 65,536-bit read-only memory organized in an 8192-word by 8-bit format. It is fabricated using N-channel enhancement and depletion-mode technology which provides complete DTL/TTL compatibility and single power-supply operation. One programmable chip select controlling the TRI-STATE $^{\otimes}$ outputs allow for memory expansions. Programming of the memory array and chip-select active levels is accomplished by changing two masks during fabrication. #### **Features** - Fully decoded - Single 5V power supply ±10% tolerance - Inputs and outputs TTL compatible - Outputs drive 2 TTL loads and 100 pF - Static operation - TRI-STATE outputs for bus interface - Programmable chip select - 8192-word-by-8-bit organization - Maximum access time 450 ns - Industry standard pin outs #### **Applications** - Microprocessor instruction store - Control logic - Table look-up ### **Block and Connection Diagrams** Order Number MM52164D See NS Package D24C Order Number MM52164N See NS Package N24B TOP VIEW #### Absolute Maximum Ratings (Note 1) tings (Note I) -0.5V to +6.5V Operating Temperature Range **Operating Conditions** 0°C to +70°C Voltage at Any Pin Storage Temperature Range -65°C to +150°C Power Dissipation 1W Lead Temperature (Soldering, 10 seconds) 300°C #### DC Electrical Characteristics (TA within operating temperature range, VCC = 5V ±10%, unless otherwise specified). | | PARAMETER<br>(Note 2) | CONDITIONS | MIN | TYP<br>(Note 4) | мах | UNITS | |-------|------------------------------|----------------------------------------|------|-----------------|----------------------|-------| | ΙLI | Input Current | V <sub>IN</sub> = 0 to V <sub>CC</sub> | | | 10 | μΑ | | ViH | Logical "1" Input Voltage | | 2.2 | | V <sub>CC</sub> +1.0 | V | | VIL | Logical "0" Input Voltage | | -0.5 | | 0.6 | V | | VoH . | Logical "1" Output Voltage | I <sub>OH</sub> = -200 μA | 2.4 | | | ٧ | | VoL | Logical ''0'' Output Voltage | IOL = 3.2 mA | | | 0.4 | ٧ | | LOH | Output Leakage Current | VOUT = 4V, Chip Deselected | } | | 10 | μΑ | | lLOL | Output Leakage Current | VOUT = 0.45V, Chip Deselected | İ | | -20 | μΑ | | ICC1 | Power Supply Current | All Inputs = 5.25V, Data Output Open | | 100 | 130 | mA | #### Capacitance | | PARAMETER<br>(Note 3) | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |------|--------------------------------|----------------------------------------------------------------------|-----|-----------------|------|-------| | CIN | Input Capacitance (All Inputs) | V <sub>IN</sub> = 0V, T <sub>A</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | | 7.5 | pF | | COUT | Output Capacitance | V <sub>OUT</sub> = 0V, T <sub>A</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | | 15.0 | pF | #### **AC Electrical Characteristics** $(T_A \text{ within operating temperature range, } V_{CC} = 5V \pm 10\%$ , unless otherwise specified). See AC test circuit and switching time waveforms. | | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|------------|----------| | tAC | Chip Select Access Time | See AC Test Circuit. All Times (Except tOFF) | | l | 120 | ns | | tOFF<br>tA | Output Turn OFF Delay Address Access Time | Measured to 1.5V Level with t <sub>r</sub> and t <sub>f</sub> of Input < 20 ns, (Figures 1 and 2), toff TRI-STATE Output Level Measured to Less than ±20 µA | | | 100<br>450 | ns<br>ns | | | | Output Current | | | | | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Positive true logic notation is used: logical "1" = most positive voltage level, logical "0" = most negative voltage level. Note 3: Capacitance is guaranteed by periodic testing. Note 4: Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage. ## AC Test Circuit and Switching Time Waveforms \*Includes jig capacitance FIGURE 1. Address Precedes Chip Select FIGURE 2. Address Follows Chip Select ## **Custom ROM Programming** #### INFORMATION NEEDED So that National can better serve its customers, the following information must be submitted with each ROM order. ## **Tape Entry Format** #### A. Binary Complement Format POSITIVE Logic: A punch is a "1" or most positive voltage. Omission of a punch is a "0" or the more negative voltage. ## **Pre-Programmed PROM** #### B. Hex Format (Intel Standard Hex) - **2708** - **2716** - Or combinations of the above to make 16k, 32k or 64k bits. ## MOS ROMS ## MM52264 MAXI-ROM<sup>™</sup> 65,536-Bit Clocked Read Only Memory #### **General Description** The MM52264 is a clocked MOS 65,536-bit read-only memory organized in an 8192-word-by-8-bit format. It is fabricated using N-channel enhancement and depletion-mode technology which provides complete DTL/TTL compatibility and single power-supply operation. Programming of the memory array is accomplished by changing two masks during fabrication. The MM52264 was designed for those ROM applications requiring fast access time and low power dissipation. Dynamic circuitry has been used extensively to reduce access time. The utilization of a clock input allows the device to be put into a low power standby mode during inactive periods. The device is put into the standby mode by maintaining the clock input $\overline{\text{CE}}$ at an input "1" voltage, $\overline{\text{CE}}$ must be maintained at a "1" voltage for the minimum specified time (tp) to allow for adequate precharging of the internal dynamic circuitry. After the address data has been applied to the device, a read operation is initiated by bringing $\overline{\text{CE}}$ to an input "O" voltage. The falling-edge of $\overline{\text{CE}}$ triggers the generation of a series of internal clock signals which latch address data in address buffers, decode addresses into row and column lines, and enable output sense amplifiers and buffers. Since the address is latched in address buffers, the input address data can be changed during a read operation after the address hold time (tAH) specification is met. Power dissipation increases during a read operation; however once the output data is latched in the TRI-STATE® output buffers, most of the dynamic circuitry is automatically switched off to conserve power. The output data remains valid as long as $\overline{CE}$ is maintained at a "0" voltage level. Switching $\overline{CE}$ to a "1" voltage level will return the device to the standby mode and all data outputs to a high impedance OFF state #### **Features** - Fully decoded - Single 5V power supply ±10% tolerance - Inputs and outputs TTL compatible - Outputs drive 2 TTL loads and 100 pF - Clocked operation - TRI-STATE outputs for bus interface - 8192-word-by-8-bit organization - Maximum access time 300 ns - Industry standard pin outs #### **Applications** - Microprocessor instruction store - Control logic - Table look-up ## **Block and Connection Diagrams** #### Absolute Maximum Ratings (Note 1) -0.5V to +6.5V Operating Conditions Operating Temperature Range 0°C to +70°C Voltage at Any Pin Storage Temperature Range -65°C to +150°C Power Dissipation 1W Lead Temperature (Soldering, 10 seconds) 300°C #### DC Electrical Characteristics (TA within operating temperature range, $V_{CC} = 5V \pm 10\%$ , unless otherwise specified). | | PARAMETER<br>(Note 3) | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |----------|------------------------------|-------------------------------|------|-----------------|----------------------|-------| | 1LI | Input Current | VIN = 0 to VCC | | | 10 | μΑ | | VIH | Logical "1" Input Voltage | | 2.0 | | V <sub>CC</sub> +1.0 | V | | $V_{IL}$ | Logical "0" Input Voltage | | -0.5 | | 0.8 | V | | Vон | Logical "1" Output Voltage | I <sub>OH</sub> = -200 μA | 2.4 | | | V | | VOL | Logical "0" Output Voltage | I <sub>OL</sub> = 3.2 mA | | | 0.4 | V | | ILOH | Output Leakage Current | VOUT = 4V, Chip Deselected | | | 10 | μΑ | | ILOL | Output Leakage Current | VOUT = 0.45V, Chip Deselected | | , | _10 | μΑ | | ICC1 | Power Supply Standby Current | All Inputs = 5.25V, Data | 1 | 10 | 15 | mA | | | | Output Open | | | | | | ICC2 | Power Supply Active Current | | | 30 | 50 | mA | #### Capacitance | PARAMETER<br>(Note 3) | | CONDITIONS | MIN | TYP<br>(Note 4) | МАХ | UNITS | |-----------------------|--------------------------------|----------------------------------------------------------------------|-----|-----------------|------|-------| | CIN | Input Capacitance (All Inputs) | V <sub>IN</sub> = 0V, T <sub>A</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | | 7.5 | pF | | COUT | Output Capacitance | V <sub>OUT</sub> = 0V, T <sub>A</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | | 15.0 | pF | #### **AC Electrical Characteristics** (TA within operating temperature range, $V_{CC} = 5V \pm 10\%$ , unless otherwise specified). See AC test circuit and switching time waveforms. | PARAMETER | | PARAMETER CONDITIONS | | TYP<br>(Note 4) | MAX | UNITS | |-----------------|-----------------------------|-----------------------------------------------------------------------------|-----|-----------------|-----|-------| | tC | CE Cycle Time | See AC Test Circuit and Figure 1. All Times (Except tOFF) | 450 | | 1 | ns | | tp | CE Precharge Time | · | 150 | | | ns | | tCE | CE Pulse Width | | 300 | | | ns | | <sup>t</sup> AH | Address Hold Time from CE | | 50 | | | ns | | tAS | Address to CE Setup<br>Time | | 0 | | | ns | | tAC | CE to Output Access<br>Time | | | | 300 | ns | | tOFF | Output Turn OFF<br>Delay | Measured to 1.5V TRI-STATE Level with $t_r$ and $t_f$ of Input $\leq$ 20 ns | | | 150 | .ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Positive true logic notation is used: logical "1" = most positive voltage level, logical "0" = most negative voltage level. Note 3: Capacitance is guaranteed by periodic testing. Note 4: Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltage. ## Section 8 # 3. ## **Character Generators** The Character Generators included in this section represent very cost effective solutions to problems arising in the design and implementation of CRT display subsystems. National's innovations in these devices in conjuction with the DP8350 series of CRT Controllers have assisted in the growth of this very important marketplace. Contact your local National representative for costs and other assistance. ## Bipolar Character Generators ## National Semiconductor ## **DM8678 Bipolar Character Generator** #### **General Description** The DM8678 is a 64-character bipolar character generator with serial output designed primarily for the CRT display marketplace, and packaged in a standard 16-pin DIP. The DM8678 incorporates several CRT system level functions, as well as a 7 x 9 or 5 x 7 row scan character font. The DM8678 performs the system functions of parallel to serial shifting, character address latching, character spacing and character line spacing. These system functions have required extra packages in the past. Shifted characters can be generated by the on-chip subtractor. The clear input and the load enable input are active low. Load enable is synchronous with the dot clock. Both the line clock and the dot clock are positive edge-triggered. When the address latch control signal is high, the character addresses "fall through" the latch. And when the address latch control signal goes low, the character addresses are latched. **Character Generators** #### **Features** - 64-character-row scan - 5 x 7 or 7 x 9 font - Shifted lower case descending characters - Serial output - 16-pin package - 16 MHz min clock rate - On-chip input latches - On-chip shift register - On-chip dot blanking - On-chip row blanking - TRI-STATE® output | | ROW SCAN | 7 x 9 | 5 x 7 | FONT | PACKAGE | |-----------|----------|-------|-------|---------------------------|---------| | DM8678BWF | X | Х | | Upper Case Block Letters | N, J | | DM8678CAE | X | Х | | Shifted Lower Case Block | N, J | | DM8678CAB | X | | × | Upper Case Block Letters | N, J | | DM8678CAH | X | | Х | Shifted Lower Case Block | N, J | | DM8678CAD | X | Х | | Kata Kana | N, J | | DM8678BTK | X | Х | | Upper Case Script Letters | N, J | | DM8678CAS | X | Х | | IBM 3741 Selectric | N, J | #### **Block Diagram Connection Diagram** Dual-In-Line Package ADDRESS LATCH 15 A4 Order Number LATCH DM8678XXX/J See NS Package J16A ADDRESS LATCH LATCH 12 OUTPUT ENABLE CLEAR Order Number LATCH 64 X 64 BIT FONT DM8678XXX/N DUTPUT ADDRESS DECODER LINE CLOCK See NS Package N16A 10 LOAD ENABLE LATCH CLOCK CONTROL DOT CLOCK LATCH 63 Logic Symbol ADDRESS LATCH CONTROL 4-BIT LINE COUNTER/ SHIFTER 9-TO-1 MULTIPLEXER OUTPUT A2-A3-FORF-DOT CLOCK A4: - LOAD ENABLE TRI-STATE CLEAR OUTPUT SHIFT REGISTER OUTPUT BUFFER LOAD ENABLE EDGE-TRIGGERED ## **Absolute Maximum Ratings** Lead Temperature (Soldering, 10 seconds) Supply Voltage -0.5V to +7V Input Voltage -1.5V to +5.5V Output Voltage -0.5V to +5.5V Storage Temperature -65° C to +150° C ## **Operating Conditions** UNITS MAX Supply Voltage (V<sub>CC</sub>) 4.75 5.25 v °C 0 +70 Ambient Temperature (TA) ٧ Logical "0" Input Voltage (Low) 0 8.0 ٧ Logical "1" Input Voltage (High) 5.5 ## DC Electrical Characteristics (Note 2) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------|-----------------------------------|------------------------------------------------------------------------------------------|-----|------|------|---------------------------------------| | HL | Input Load Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.45V | | -0.8 | -1.6 | mA | | · tiH | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.4V | | | 40 | μΑ | | tj | Input Leakage Current, All Inputs | V <sub>CC</sub> = Max, V <sub>IN</sub> = 5.5V | 1 | | . 1 | mA | | Vol | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | } | 0.35 | 0.45 | V | | VIL | Low Level Input Voltage | V <sub>CC</sub> = Min | | | 0.80 | V | | $v_{IH}$ | High Level Input Voltage | V <sub>CC</sub> = Min | 2.0 | | | V | | ٧c | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -12 mA | | -0.8 | -1.5 | ٧ | | ĊIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | рF | | co | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz, Output "OFF" | | 6.0 | | pF | | Icc | Power Supply Current | V <sub>CC</sub> = Max, All Inputs Grounded,<br>All Outputs Open | | 115 | 145 | mA | | TRI-ST | TATE PARAMETERS | | | | | · · · · · · · · · · · · · · · · · · · | | Isc | Output Short-Circuit Current | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max | -15 | | -50 | · mA | | lHZ | Output Leakage | $V_{CC} = Max$ , $V_{O} = 0.45$ to 2.4V,<br>Chip Disabled | | | ±40 | μΑ | | ۷он | Output Voltage High | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | V | 300°C ## AC Electrical Characteristics (With standard load) (Note 2) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------|----------------------------|------------------------------|-----|-----|----------|-------| | | Access Time | | | | | | | $T_{DO}$ | Dot Clock to Output | | i | 35 | 55 | ns | | $T_{EA}$ | Output Enable | | 1 | 20 | 45 | ns | | TER | Output Disable | | | 20 | 45 | ns | | | Set-Up Time | | Ì | | | | | T <sub>S1</sub> | Load to Dot Clock | | 40 | 25 | ł | ns | | T <sub>S2</sub> | Address to Load | | 350 | 200 | | . ns | | $T_{S3}$ | Clear to Load | See Switching Time Waveforms | 350 | | 1 | ns | | T <sub>S4</sub> | Control to Line Clock | See Switching Time Waveronis | 40 | ĺ | | ns | | T <sub>S5</sub> | Line Clock to Load | | 950 | } | ! | ns | | T <sub>S6</sub> | Address to Address Latch | | 40 | | <b>,</b> | ns | | | Hold Time | | | | | | | TH1 | Load from Dot Clock | | 0 | | | ņs | | T <sub>H2</sub> | Address from Load | · | 0 | } | | ns | | T <sub>H3</sub> | Control from Line Clock | | 100 | ! | | ns | | T <sub>H4</sub> | Address from Address Latch | | 40 | | <u> </u> | ns | ## AC Electrical Characteristics (Continued) (With standard load) (Note 2) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------|-------------------------|------------------------------|-----|----------|-----|-------| | | Minimum Pulse Width | | | | | | | $T_{W1}$ | Line Clock | | 40 | | İ | ns | | $T_{W2}$ | Clear | i | 40 | | } | ns | | TW3 | Dot Clock | See Switching Time Waveforms | 30 | | | ns | | $T_{W4}$ | Load | 1 | 40 | <b>\</b> | \ | ns | | $T_{W5}$ | Address Latch | | 40 | | | ns | | fMAX | Maximum Clock Frequency | | 16 | 20 | | MHz | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. #### Standard Test Load - Input waveforms are supplied by a pulse generator having the following characteristics: PRR = 1 MHz, $z_{OUT}$ = 50 $\Omega$ , $t_{f}$ < 5 ns and $t_{f}$ < 5 ns (between 1.0V and 2.0V). - TDO is measured with output enable at a steady low level. ## **Switching Time Waveforms** #### **Truth Tables** #### a) Address Latch | ADDRESS LATCH<br>CONTROL | FUNCTION<br>PERFORMED | |--------------------------|-----------------------| | . 0 | Latched | | 1 | Fall Through | #### b) Output | OUTPUT<br>ENABLE | STATE OF<br>THE OUTPUT | |------------------|------------------------| | 1 | Output Hi-Z | | 0 | Data Out | #### c) 4-Bit Line Counter | CLOCK CONTROL | LINE CLOCK | CLEAR | LINE COUNTER | |---------------|------------|-------|------------------------| | Н | | Н | Increment line counter | | X | x | L | Asynchronous clear | | | | | resets counter | | L | × | н | Clock inhibited | | н | . ¬ | н | No change on high-to- | | | | } | low clock edge | X = Don't care #### **Definitions** A1-A6: Character address. A 6-bit code which selects 1 of the 64 characters in the font. Clear: Active low clear for mod 16 row counter, (can be used to truncate mod 16 counter). Line Clock: Clock that advances the line counter. Advances counter on the low-to-high transition. Clock Control: Enables line clock when high and disables line clock when low. Load Enable: Active low load command which routes data from the character ROM to the "D" inputs of the 7-bit shift register. Dot Clock: A low-to-high transition of the dot clock loads the shift register if load enable is low or shifts data if load enable is high. Output Enable: An active low output enable. When high the output is in the Hi-Z state. Output: A TTL TRI-STATE output buffer. ## **Functional Description** To select a character, a 6-bit binary word must be present at the address inputs A1-A6 when the address latch control is high. This address can be latched by bringing the address latch control signal low after a 40 ns set-up time. When the clear input receives a low pulse, the counter is reset to zero. The shift register can be loaded (Tg2 ns) after the character is addressed. Data, representing one horizontal line of the addressed character, is available at the output when the load enable input is brought low. As shown in Figure 1, valid data arrives serially at the output. Dot clock pulses beyond that required to shift out one line of the character will add lows to the end of character. This provides a horizontal spacing between characters. Figure 2 shows how the counter sequences through the rows of addressed lines with the application of clock pulses at the line clock input. Any additional line clocks beyond that required to display the character will put a vertical space between characters. This spacing can be truncated by bringing the clear input low. Detailed system application infomation is contained in application note AN-167 available from National. A two character display example is shown in Figure 3 and a typical system timing waveform is shown in Figure 4. A chip select input is provided for expansion of the character font. The various standard fonts are shown in *Figures 5, 6, 7, 8, 9 and 10.* Character Cycle — ROM data corresponding to one line of characters is loaded into the shift register TS2 after the ROM is addressed. When load enable goes low, ROM data is allowed to be present at the D input of the shift register via the MUX. The first bit of the ROM data is transferred to the output at the next low-to-high transition of the dot clock. After load enable goes back high, the second to seventh clock pulses shift out the rest of the selected row of the addressed character. Additional clock pulses will shift out low data used for spacing. Line Cycle — The line counter is a mod 16 counter. A low-to-high transition of the line clock advances the line counter to the next count. If, for any reason, the counts need to be truncated, a low signal at the clear input resets the counter to zero. The clock control may be used as a line clock disable. A high signal at the line clock control terminal enables the counter and a low signal disables the line clock. Note. Output goes and stays low following the leading edge of the eighth Dot-Clock pulse until Load enable is enabled again and new parallel data is loaded into the shift register. FIGURE 1. Character Cycle FIGURE 2. Line Cycle FIGURE 3. Example of Two Character Display Timing \*Shown here for operation with dynamic memory. For static memory operation the address latch control would be tied high and the character addresses would be stable between each address change occurring 350 ns before the high-to-low transition of Load enable. FIGURE 4. Typical System Timing Waveform FIGURE 5. DM8678BWF | A3 A2 A1 | | | | | | | [ | | |----------|----------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------|--------|----------------------------------------------------------------|-----|-----|-----| | | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | | A6 A5 A4 | | | | | | | | | | 000 | 20000<br>20000<br>20000<br>20000<br>20000<br>20000 | 0,00000<br>0,00000<br>0,00000<br>0,00000<br>0,00000<br>0,00000 | | 000000 | #000000<br>#000000<br>#000000<br>#000000<br>#000000<br>#000000 | | | | | DO1 | 10000<br>00000<br>00000<br>00000<br>00000<br>00000 | | | | | | | | | 010 | •••••••••••••••••••••••••••••••••••••• | | 0000000<br>000000<br>000000<br>000000<br>000000<br>0000 | | | | | | | 011 | | | | | | | | | | 100 | | | | | | | | | | 101 | | | | | | | | | | 110 | | | 000000 | | | | | | | 111 | | | | | | | | | Shifted characters (see Figure 12) FIGURE 6. DM8678CAE Note. A "filled in" dot represents a high memory output. | A3 A2 A1 | 000 | 001 | 010 | 011 | 190 | 101 | 110 | 111 | |----------|-------------------------------------------|-----|-----|-----|-----|-------|-------------------------------------------|-------| | 000 | | | | | | | #0000<br>#0000<br>#0000 | | | 001 | | | | | | | | | | 010 | | | | | | | | | | 011 | | | | | | | 00000 | 00000 | | 100 | 00000<br>00000<br>00000<br>00000<br>00000 | | | | | | | | | 101 | | | | | | 00000 | 00000<br>00000<br>00000<br>00000<br>00000 | | | 110 | | | | | | | | | | 111 | | | | | | | | | FIGURE 7. DM8767CAB | A3 A2 A1 | | | | | | | | | |----------|----------------------------------|----------------------------------|-------|-----|-------|-----|------|-------| | | 000 | 001 | 610 | 011 | 100 | 101 | 110 | 111 | | A6 A5 A4 | | | 00=00 | | •0000 | | 0000 | 00000 | | 000 | | 00000<br>00000<br>00000<br>00000 | 00100 | | | | | | | 001 | | | | | | | | | | 010 | | | | | | | | | | 011 | | | | | | | | | | 100 | 08000<br>00000<br>00000<br>00000 | | | | | | | | | 101 | | | | | | | | | | 110 | | | | | | | | | | 111 | | | | | | | | | Shifted characters (see Figure 13) FIGURE 9. DM8678CAD FIGURE 10. DM8678BTK FIGURE 11, DM8678CAS FIGURE 12. Shifted Characters for CAE \_9 10 FIGURE 13. Shifted Characters for CAH ## Ordering Information (For special character font for device DM8678). #### **CUSTOMER CARD INPUT FORMAT** #### Column 1-3 2-digit character address, from 0-63 preceded by a letter "C". #### Column 4 Blank #### Column 5-6 1-digit line address, from 0-8, preceded by a letter "L". #### Column 7 Blank #### Column 8-14 Row data which represents one horizontal row of dots at the specified line address and character address, with first dot at Column 8 and seventh dot at Column 14. Character for TTL high level is 1, for low level is 0. #### Column 15 Blank #### Column 16 Tag bit—0 for normal character and 1 for shifted character only. #### Column 17 Blank #### Column 18 Row SUM-Total number of "1's" presents in row data and tag bit expressed in decimal. #### "TB" CARD FORMAT (total of eight cards) Immediately following the data cards, there should be "TB" cards to indicate the column sum. #### Column 1-2 The character "TB". #### Column 3 1-digit corresponding to Dot number. Use number 8 for tag bit. #### Column 4 Blank - #### Column 5-7 Column SUM-Total number of "1's" in column expressed in decimal. #### **Truth Table Input Format** | ٠, | | | | | | | | | | | |-----|-----------------------|---------|----------------------------|---------|--------------|--|--|--|--|--| | | CHARACTER LINE | | DOT DATA | TAGRIT | 61100 | | | | | | | | ADDRESS | ADDRESS | D1, D2, D3, D4, D5, D6, D7 | TAG BIT | SUM | | | | | | | | 0 | 0 | | | | | | | | | | | 0 | 1 1 | v. | | | | | | | | | - | 0 | 2 | | | l | | | | | | | | 0 | 3 | | | | | | | | | | - 1 | 0 | 4 | | | l | | | | | | | | 0 | 5 | | | | | | | | | | - | 0 | 6 | | | l | | | | | | | | 0 | 7 | • | | | | | | | | | 1 | 0 | 8 | 1 | | l | | | | | | | | ` 1 | 0 | | | | | | | | | | | 1 | 1 | | | | | | | | | | | 1 | 2<br>3 | | | | | | | | | | | 1 | 3 | | | l | | | | | | | | 1 | 4 | | | | | | | | | | | 1 | 5 | 1 | | i . | | | | | | | | 1 | 6 | | | | | | | | | | i | 1 | 7 | | | i | | | | | | | | 1 | 8 | | | | | | | | | | | 2<br>2 | 0 . | 1 | | | | | | | | | | 2 | 1 | | | 1 | | | | | | | | 2 | 2<br>3 | | | l i | | | | | | | | 2 | 3 | | | | | | | | | | | 2<br>2<br>2<br>2<br>2 | 4 | | | | | | | | | | | 2 | 5 | | | | | | | | | | | . 2 | 6 | | | 1 | | | | | | | | 2 | 7 | ! | | ļ | | | | | | | | 2 | 8 | | | 1 | | | | | | | | • | | · | | | | | | | | | | | | | | ļ | | | | | | | | • | 1 | . * ! | | l | | | | | | | | | | | | 1 | | | | | | | | | | İ | | 1 | | | | | | | | | | | | 1 | | | | | | | | ТВ | | | | <del> </del> | | | | | | | | | ſ | | ı | | | | | | | ## National Semiconductor ## DM76S64/DM86S64 Bipolar Character Generator #### **General Description** The DM76S64/DM86S64 is a 64-character bipolar character generator with serial output designed primarily for the CRT display marketplace, and packaged in a standard 16-pin DIP. The DM76S64/DM86S64 incorporates several CRT system level functions, as well as a 7 x 9 or 5 x 7 row scan character font. The DM76S64/DM86S64 performs the system functions of parallel to serial shifting, character address latching, character spacing and character line spacing. These system functions have required extra packages in the past. Shifted characters can be generated by the on-chip subtractor. The clear input and the load enable input are active low. Load enable is synchronous with the dot clock. Both the line clock and the dot clock are positive edge-triggered. When the address latch control signal is high. the character addresses "fall through" the latch. And when the address latch control signal goes low, the character addresses are latched. **Character Generators** #### **Features** - 64-character—row scan - 5 x 7 or 7 x 9 font - Custom fonts available with shift options - Serial output - 16-pin package - 35 MHz tvp clock rate - On-chip input latches - On-chip shift register - On-chip dot blanking - On-chip row blanking - TRI-STATE® output | | 7 x 9 | 5 x 7 | FONT | PACKAGE | |-----------------------|-------|-------|----------------------------|---------| | DM76S64BWF/DM86S64BWF | X | | Upper Case Block Letters | N, J | | DM76S64CAE/DM86S64CAE | X | | Shifted Lower Case Block | N, J | | DM76S64CAB/DM86S64CAB | | X | Upper Case Block Letters | N, J | | DM76S64CAH/DM86S64CAH | | · X | Shifted Lower Case Block | N, J | | DM76S64ACS/DM86S64ACS | X | 1 | ASCII Character Set | N, J | | DM76S64ANC/DM86S64ANC | × | | ASCII Numerals and Control | N, J | #### Absolute Maximum Ratings (Note 1) **Operating Conditions** UNITS MAX Supply Voltage (V<sub>CC</sub>) Supply Voltage -0.5V to +7V Input Voltage DM76S64 -1.5V to +5.5V 4.5 5.5 DM86S64 Output Voltage -0.5V to +5.5V 4.75 5.25 Storage Temperature -65°C to +150°C Ambient Temperature (TA) Lead Temperature (Soldering, 10 seconds) 300° C DM76S64 -55 +125 °C DM86S64 °C 0 +70 Logical "0" Voltage 0 8.0 ٧ Logical "1" Voltage 2.0 5.5 ٧ ## DC Electrical Characteristics (Note 2) | | PARAMETER . | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------|------------------------------|------------------------------------------------------------------------------------------|-----|------|------|-------| | կլ | Input Load Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.45V | | | -800 | μΑ | | l <sub>IH</sub> | Input Leakage Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.4V | | | 40 | μΑ | | l <sub>l</sub> | Input Leakage Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 5.5V | } | | 1 | mA | | VoL | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | | 0.35 | 0.45 | V | | VIL | Low Level Input Voltage | V <sub>CC</sub> = Min | ! | | 0.80 | ٧ | | VIH | High Level Input Voltage | V <sub>CC</sub> = Min | 2.0 | | | ٧ | | ٧c | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -12 mA | | -0.8 | -1.5 | ٧ | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | pF | | СО | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz, Output "OFF" | | 6.0 | | pF | | Icc | Power Supply Current | VCC = Max, All Inputs Grounded, Output Open | | . 80 | 140 | mA | | TRI-STA | TE PARAMETERS | | | | | | | Isc | Output Short-Circuit Current | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max | -15 | | -70 | mA | | lHZ . | Output Leakage | $V_{CC}$ = Max, $V_{O}$ = 0.45 to 2.4V,<br>Chip Disabled | | | ±40 | μΑ | | Vон | Output Voltage High | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | , | v | ## **AC Electrical Characteristics** (Note 2) | DADAMETED | | CONDITIONS | CONDITIONS DM76S64 | | | DM86S64 | | | | |-----------------|----------------------------|------------|--------------------|-----|----------|---------|-----|-----|-------| | | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN . | TYP | MAX | UNITS | | | Access Time | | | | | | | | | | $T_{DO}$ | Dot Clock to Output | | | 25 | 50 | | 25 | 40 | ns | | TEA | Output Enable | 1 | | 10 | 35 | } | 10 | 30 | ns | | TER | Output Disable | | | 13 | 35 | | 13 | 30 | ns | | | Set-Up Time | | | | | | | | | | T <sub>S1</sub> | Load to Dot Clock | 1 1 | 25 | 7 | 1 | 20 | 7 | ( | ns | | T <sub>S2</sub> | Address to Load | See | 335 | 54 | | 280 | 54 | | ns | | T <sub>S3</sub> | Clear to Load | Switching | 335 | 14 | Ì | 280 | 14 | | ns | | T <sub>S4</sub> | Control to Line Clock | Time | 50 | -10 | | 40 | -10 | | ns | | T <sub>S5</sub> | Line Clock to Load | Waveforms | 1140 | 156 | · · | 950 | 156 | | ns | | T <sub>S6</sub> | Address to Address Latch | | 50 | 6 | ĺ | 40 | 6 | | ns | | | Hold Time | 1 | | | <u> </u> | | | | l | | TH1 | Load from Dot Clock | | 5 | -6 | ł | 0 | -6 | 1 | ns | | T <sub>H2</sub> | Address from Load | | 0. | -14 | | 0 | -14 | ł | ns | | T <sub>H3</sub> | Control from Line Clock | | 120 | 23 | | 100 | 23 | | ns | | T <sub>H4</sub> | Address from Address Latch | | 50 | 3 | | 40 | 3 | | ns | | PARAMETER | | CONDITIONS | DM76S64 | | | DM86S64 | | | | |-----------------|-----------------|------------|---------|---------|-----|---------|-----|-----|-------| | | | CONDITIONS | MIN | MIN TYP | MÀX | MIN | TYP | MAX | UNITS | | | Pulse Width | | | | | | | | | | T <sub>W1</sub> | Line Clock | | 50 | 12 | | 40 | 12 | | ns | | $\tau_{W2}$ | Clear | | 50 | 6 | | 40 | 6 | | ns | | $T_{W3}$ | Dot Clock | | 25 | 12 | | 20 | 12 | ' | ns | | $T_{W4}$ | Load | | 40 | 8 | | 30 | 8 | | ns | | $T_{W5}$ | Address Latch | ŀ | 50 | 22 | | 40 | 22 | | ns | | fMAX | Clock Frequency | | 18 | 35 | | 22 | 35 | | MHz | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. #### Standard Test Load - Input waveforms are supplied by a pulse generator having the following characteristics: PRR = 1 MHz, $Z_{OUT} = 50~\Omega$ , $t_r < 5$ ns and $t_f < 5$ ns (between 1.0V and 2.0V). - T<sub>DO</sub> is measured with output enable at a steady low level. ## **Switching Time Waveforms** #### **Truth Tables** #### A) ADDRESS LATCH | ADDRESS LATCH<br>CONTROL | FUNCTION<br>PERFORMED | |--------------------------|-----------------------| | 0 | Latched | | 1 | Fall Through | #### B) OUTPUT | OUTPUT<br>ENABLE | STATE OF<br>THE OUTPUT | |------------------|------------------------| | 1 | Output Hi-Z | | 0 | Data Out | #### C) 4-BIT LINE COUNTER | CLOCK CONTROL | LINE CLOCK | CLEAR | LINE COUNTER | |---------------|------------|----------|------------------------| | Н | | H | Increment line counter | | × | × | L | Asynchronous clear | | | | | resets counter | | } L | × | <b>Н</b> | Clock inhibited | | н | ~_ | н | No change on high-to- | | | | | low clock edge | X = Don't care #### **Definitions** A0-A5: Character address. A 6-bit code which selects 1 of the 64 characters in the font. Clear: Active low clear for mod 16 row counter, (can be used to truncate mod 16 counter). Line Clock: Clock that advances the line counter. Advances counter on the low-to-high transition. Clock Control: Enables line clock when high and disables line clock when low. Load Enable: Active low load command which routes data from the character ROM to the "D" inputs of the 7-bit shift register. Dot Clock: A low-to-high transition of the dot clock loads the shift register if load enable is low or shifts data if load enable is high. Output Enable: An active low output enable. When high the output is in the Hi-Z state. Output: A TTL TRI-STATE output buffer. #### **Functional Description** To select a character, a 6-bit binary word must be present at the address inputs A0—A5 when the address latch control is high. This address can be latched by bringing the address latch control signal low after a 40 ns set-up time. When the clear input receives a low pulse, the counter is reset to zero. The shift register can be loaded (TS2 ns) after the character is addressed. Data, representing 1 horizontal line of the addressed character, is available at the output when the load enable input is brought low. As shown in Figure 1, valid data arrives serially at the output. Dot clock pulses beyond that required to shift out 1 line of the character will add lows to the end of character. This provides a horizontal spacing between characters. Figure 2 shows how the counter sequences through the rows of addressed lines with the application of clock pulses at the line clock input. Any additional line clocks beyond that required to display the character will put a vertical space between characters. This spacing can be truncated by bringing the clear input low. Detailed system application infomation is contained in application note AN-167 available from National. Note. Output goes and stays low following the leading edge of the eighth Dot-Clock pulse until Load enable is enabled again and new parallel data is loaded into the shift register. FIGURE 1. Character Cycle. FIGURE 2. Line Cycle A two character display example is shown in Figure 3 and a typical system timing waveform is shown in Figure 4. A chip select input is provided for expansion of the character font. The various standard fonts are shown in Figures 5, 6, 7, 8, 9 and 10. Descending characters in the 5 x 7 fonts are shifted by virtue of their placement in the matrix. Descending characters in the 7 x 9 fonts are shifted (by the on-chip line shifter/counter) the number of lines indicated by the number in the upper left hand corner of the character drawings in the figures. Character Cycle — ROM data corresponding to 1 line of characters is loaded into the shift register TS2 after the ROM is addressed. When load enable goes low, ROM data is allowed to be present at the D input of the shift register via the MUX. The first bit of the ROM data is transferred to the output at the next low-to-high transition of the dot clock. After load enable goes back high, the second to seventh clock pulses shift out the rest of the selected row of the addressed character. Additional clock pulses will shift out low data used for spacing. Line Cycle — The line counter is a mod 16 counter. A low-to-high transition of the line clock advances the line counter to the next count. If, for any reason, the counts need to be truncated, a low signal at the clear input resets the counter to zero. The clock control may be used as a line clock disable. A high signal at the line clock control terminal enables the counter and a low signal disables the line clock. \*Shown here for operation with dynamic memory. For static memory operation the address latch control would be tied high and the character addresses would be stable between each address change occurring 280 ns before the high-to-low transition of Load enable. FIGURE 4. Typical System Timing Waveform | | 000000000 | 00000000 | 0=0000000 | 00000000 | ı | Γ | <br> | 000000000 | DECCEDED | , 1 | |--------------|-----------|----------|------------------------------------------------------|----------|------------|----------|------|-----------|----------|-------------| | <b>L</b> | | | | | | <u>.</u> | | | | | | ш | | | | | | ш | | | | | | . 6 | | | | | | ٥ | | | | | | ပ | | | | | | ပ | | | | | | <b>6</b> | | | | | | <b></b> | | | | | | ∢ | | | | | | A | | 2 | | | | <b>6</b> 1 | | | | | 4BWF | 6 | | | | 4CAE | | <b>&amp;</b> | | | | | F/DM86S64B | | | | | E/DM86S64CA | | | | | 000000000<br>00000000<br>0000000<br>0000000<br>00000 | | SS64BW | | | | | | | <b>6</b> | | | | | E 5. DM76 | 9 | | | | E 6. DM7 | | us . | | | | | FIGUR | us. | | | | FIGUR | | 4 | | | | | | 4 | | | | | | | | | | | | m | | | | | | 2 | | | | | | 2 | | | | | | - | | | | | | - | | | | | | | | | | | | | | | | | | A0-A3 | o | - | 2 | е . | | A0-A3 | - | 2 | m | | | - | | | - | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | | | | <u> </u> | | | | | | | | | | | | |----------|---|--------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------|--------------|----------------|-----------------------------------------|----------------------------------------|-------------------------------------------------------|---|----------------------| | A0-A3 | 0 | - | 2 | | | A0-A3<br>A4-A6 | 6 | <del>-</del> | 2 | 3 | | | 0 | | | | | | | | | | | | | - | | | | | | _ | | | | | | | 2 | | | | | | 7 | | | | | | | г. | | | | | | e. | | | | | | | 4 | | | | | H | 4 | | | | | | | ıo | | | | | IGURE 7. | ra. | | | | | FIGURE 8. | | ص | | | | | DM76S64CA | 9 | | | | | | | , | | | 000000000<br>000000000<br>00000000<br>00000000<br>0000 | | 4CAB/DIV | , | | | | | DM76S64CAH/DM86S64CA | | | | | | | B/DM86S64CAB | ∞ | 000000000000000000000000000000000000000 | | | | W86S64C | | ъ | | | | | чВ | 65 | | 00000000000000000000000000000000000000 | | | AH | | ٩ | | | | 00000000000000000000000000000000000000 | | A | | | | | | | ω | | | | 00000000000000000000000000000000000000 | | 82 | | | | | | | U | | 000000000<br>000000000<br>00000000<br>00000000<br>0000 | 00000000000000000000000000000000000000 | 20022000<br>200020000<br>000020000<br>00002000<br>000000 | | U | 000000000000000000000000000000000000000 | | | | | | Q | | | 000-00000<br>0000-000<br>00000-000<br>00000-000<br>00000-000<br>000000 | | | q | | | | | | | ш | | 000000000<br>000000000<br>000000000<br>00000000 | 00000000000000000000000000000000000000 | | | ш | | | ,000000000<br>00000000<br>0000000<br>0000000<br>00000 | | | | ц. | | | | 00000000000000000000000000000000000000 | | ı. | | | | | | | | 00000000 | 00000000 | 000000000 | 00000000 | |----------------|----------|----------|------------------------------------------------------|----------| | и. | | | | | | ш | | | | | | 0 | | | | | | ິນ | | | | | | 8 | | | | | | A | | | | | | 9 | | | | | | 8 | | | | | | 7 | | | | | | 9 | | | | | | æ | | | | | | 4 | | | | | | 9 | | | | | | 2 | | | | | | - | | | | | | • | | | 000000000<br>00000000<br>00000000<br>0000000<br>0000 | | | A0-A3<br>A4-A5 | 0 | - | 2 | e, | FIGURE 9. DM76S64ACS/DM86S64ACS # Ω | A0-A3<br>A4-A5 | 20000000000000000000000000000000000000 | 7<br>2 | | |----------------|----------------------------------------|-------------------------------------------------|--| | - | | | | | 2 | | | | | | | | | | s | | | | | | | | | | 7 | | | | | 8 | | | | | 6 | | | | | ∢ | | | | | | | | | | ပ | | | | | 0 | | 000000000<br>000000000<br>000000000<br>00000000 | | | ш | | 000000000<br>000000000<br>000000000<br>00000000 | | | ı. | | | | FIGURE 10. DM76S64ANC/DM86S64ANC # **Character Generators** ADVANCE INFORMATION # DM76S128/DM86S128 Bipolar Character Generator # **General Description** The DM76S128/DM86S128 is a 128-character bipolar character generator with serial output designed primarily for the CRT display marketplace, and packaged in a standard 16-pin DIP. The DM76S128/DM86S128 incorporates several CRT system level functions, as well as a 7 x 9 or 5 x 7 row scan character font. The DM76S128/DM86S128 performs the system functions of parallel to serial shifting, character address latching, character spacing and character line spacing. These system functions have required extra packages in the Shifted characters can be generated by the on-chip adder/subtracter. The clear input and the load enable input are active low. Load enable is synchronous with the dot clock. Both the line clock and the dot clock are positive edgetriggered. When the address latch control signal is high, the character addresses "fall through" the latch. And when the address latch control signal goes low, the character addresses are latched. # **Features** - 128 character—row scan - 5 x 7 or 7 x 9 font - Custom fonts available with shift options - Serial output - 16-pin package - 35 MHz typical clock rate - On-chip input latches - On-chip shift register - On-chip dot blanking - On-chip row blanking - Low power-400 mW typical | · | 7 x 9 | 5 x 7 | FONT | PACKAGE | |-------------------------|-------|-------|------------------------------------|---------| | DM76S128CNC/DM86S128CNC | X | | Upper and Shifted Lower Case Block | N, J | | DM76S128CND/DM86S128CND | T | X | Upper and Lower Case Block | N, J | | DM76S128CQH/DM86S128CQH | X | | ASCII CHARACTER SET | N, J | | DM76S128CQJ/DM86S128CQJ | | X | ASCIL CHARACTER SET | N J | # **Connection Diagram Block Diagram** # Absolute Maximum Ratings (Note 1) # **Operating Conditions** | t | | | MIN | MAX | UNITS | |----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------|----------------------------|--------------------| | Supply Voltage Input Voltage Output Voltage Storage Temperature Lead Temperature (Soldering, 10 seconds) | -0.5V to +7V<br>-1.5V to +5.5V<br>-0.5V to +5.5V<br>-65°C to +150°C<br>300°C | Supply Voltage (V <sub>CC</sub> ) DM76S128 DM86S128 Ambient Temperature (T <sub>A</sub> ) DM76S128 DM86S128 | 4.5<br>4.75<br>55<br>0 | 5.5<br>5.25<br>+125<br>+70 | v<br>v<br>°c<br>°c | | | | Logical "O" Input Voltage (Low) | 0 | 8.0 | V | | | | Logical "1" Input Voltage (High) | 2.0 | 5.5 | v | # DC Electrical Characteristics (Note 2) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------|------------------------------|-----------------------------------------------------------------------------|-----|------|------------|-----------| | IIL | Input Load Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.45V | | | -800 | μΑ | | ΙΉ | Input Leakage Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.4V | | | 40 | μΑ | | lj. | Input Leakage Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 5.5V | | | 1 | mA | | VOL | Low Level Output Voltage | VCC = Min, IOL = 16 mA | | 0.35 | 0.45 | v | | Vон | Output Voltage High | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | v | | VIL | Low Level Input Voltage | V <sub>CC</sub> = Min | | | 0.80 | v | | V <sub>IH</sub> | High Level Input Voltage | V <sub>CC</sub> = Min | 2.0 | 1 | | V | | Vc | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -12 mA | | -0.8 | -1.5 | . · · · v | | CIN | Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 4.0 | | pF | | co | Output Capacitance | V <sub>CC</sub> = 5V, V <sub>O</sub> = 2V, T <sub>A</sub> = 25°C,<br>1 MHz | | 6.0 | | pF | | ICC | Power Supply Current | V <sub>CC</sub> = Max, All Inputs Grounded,<br>Output Open | , | 100 | 140 | mA | | Isc | Output Short-Circuit Current | VO = 0V, VCC = Max | -15 | 1 | <b>–70</b> | mA | # **AC Electrical Characteristics** DM76S128: $T_A = -55^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 4.5V$ to 5.5V. $C_L = 50$ pF. DM86S128: $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 4.75V$ to 5.25V. $C_L = 50$ pF. | | DADAMETED | | DM76S128 | | 1 | DM86S128 | | | |-----------------|----------------------------|------|----------|-----|-----|----------|-----|-------| | | PARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | | Access Time | | | | | | | | | $T_{DO}$ | Dot Clock to Output | | 25 | 50 | ŀ | 25 | 40 | n | | | Set Up Time | | | | • | · · | | | | TS1 | Load to Dot Clock | 25 | 7 | | 20 | 7 | | n | | T <sub>S2</sub> | Address to Load | 335 | 54 | | 280 | 54 | | n | | T <sub>S3</sub> | Clear to Load | 335 | 14 | | 280 | 14 | | n | | T <sub>S4</sub> | Control to Line Clock | 50 | -10 | | 40 | -10 | | n | | $T_{S5}$ | Line Clock to Load | 1140 | 156 | | 950 | 156 | | n | | T <sub>S6</sub> | Address to Address Latch | 50 | 6 | | 40 | 6 | | n | | | Hold Time | | | 1 | 1 | | | | | T <sub>H1</sub> | Load from Dot Clock | 5 | -6 | | 0 | -6 | | n | | T <sub>H2</sub> | Address from Load | 0 | 14 | | 0 | -14 | | n | | ТНЗ | Control from Line Clock | 120 | 23 | | 100 | 23 | | n | | T <sub>H4</sub> | Address from Address Latch | 50 | 3 | | 40 | 3 | | n | | | Pulse Width | | | | | | | | # AC Electrical Characteristics (Continued) (With standard load) (Note 2) | | DADAMETED | | DM76S128 | | DM86S128 | | | UNITS | |-----------------|-----------------|------|----------|-----|----------|-----|-----|-------| | PARAMETER | | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | T <sub>W1</sub> | Line Clock | 50 | 12 | | 40 | 12 | | ns | | $T_{W2}$ | Clear | . 50 | 6 | | 40 | 6 | j | ns | | TW3 | Dot Clock | 25 | · 12 | | 20 | 12 | ] | ns | | $T_{W4}$ | Load | 40 | 8 | | 30 | 8 | | ns | | T <sub>W5</sub> | Address Latch | 50 | 22 | i | 40 | 22 | | ns | | fMAX | Clock Frequency | 18 | 35 | | 22 | 35 | | . MHz | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. # Standard Test Load ■ Input waveforms are supplied by a pulse generator having the following characteristics: PRR = 1 MHz, $Z_{OUT}$ = 50 $\Omega$ , $t_f$ < 5 ns and $t_f$ < 5 ns (between 1.0V and 2.0V). # **Truth Tables** # A) ADDRESS LATCH | ADDRESS LATCH<br>CONTROL | FUNCTION<br>PERFORMED | |--------------------------|-----------------------| | 0 | Latched | | 11 | Fall Through | # **B) 4-BIT LINE COUNTER** | CLOCK CONTROL | LINE CLOCK | CLEAR | LINE COUNTER | |---------------|------------|-------|------------------------| | Н | | Н | Increment line counter | | <b>X</b> . | × | L | Asynchronous clear | | | | ì | resets counter | | L | · x | н | Clock inhibited | | н | ¬_ | н | No change on high-to- | | | | | low clock edge | X = Don't care # **Switching Time Waveforms** # **Definitions** A0-A6: Character address. A 7-bit code which selects 1 of the 128 characters in the font. Clear: Active low clear for mod 16 row counter, (can be used to truncate mod 16 counter). Line Clock: Clock that advances the line counter. Advances counter on the low-to-high transition. **Clock Control:** Enables line clock when high and disables line clock when low. Load Enable: Active low load command which routes data from the character ROM to the "D" inputs of the 7-bit shift register. **Dot Clock:** A low-to-high transition of the dot clock loads the shift register if load enable is low or shifts data if load enable is high. Output: A TTL BI-STATE output buffer. # **Functional Description** To select a character, a 7-bit binary word must be present at the address inputs A0—A6 when the address latch control is high. This address can be latched by bringing the address latch control signal low after a 40 ns set-up time. When the clear input receives a low pulse, the counter is reset to zero. The shift register can be loaded (Tg2 ns) after the character is addressed. Data, representing one horizontal line of the addressed character, is available at the output when the load enable input is brought low. As shown in Figure 1, valid data arrives serially at the output. Dot clock pulses beyond that required to shift out one line of the character will add lows to the end of character. This provides a horizontal spacing between characters. Figure 2 shows how the counter sequences through the rows of addressed lines with the application of clock pulses at the line clock input. Any additional line clocks beyond that required to display the character will put a vertical space between characters. This spacing can be truncated by bringing the clear input low. A two character display example is shown in Figure 3 and a typical system timing waveform is shown in Figure 4. The standard fonts are shown in Figures 5, 6, 7 and 8. Descending characters in the 5 x 7 fonts are shifted by virtue of their placement in the matrix. Descending characters in the $7 \times 9$ fonts are shifted (by the on-chip line shifter/counter) the number of lines indicated by the number in the upper left hand corner of the character drawings in the figures. Character Cycle — ROM data corresponding to one line of characters is loaded into the shift register TS2 after the ROM is addressed. When load enable goes low, ROM data is allowed to be present at the D input of the shift register via the MUX. The first bit of the ROM data is transferred to the output at the next low-to-high transition of the dot clock. After load enable goes back high, the second to seventh clock pulses shift out the rest of the selected row of the addressed character. Additional clock pulses will shift out low data used for spacing. Line Cycle — The line counter is a mod 16 counter. A low-to-high transition of the line clock advances the line counter to the next count. If, for any reason, the counts need to be truncated, a low signal at the clear input resets the counter to zero. The clock control may be used as a line clock disable. A high signal at the line clock control terminal enables the counter and a low signal disables the line clock. Note. Output goes and stays low following the leading edge of the eighth Dot-Clock pulse until Load enable is enabled again and new parallel data is loaded into the shift register. FIGURE 1. Character Cycle CLEAR CHARACTER ADDRES INPIII LINE CLOCK CLOCK DISPLAY DISPLAY DISPLAY FIRST LINE SECOND LINE THIRD LINE OF N CHARACTERS OF N CHARACTERS OF N CHARACTERS FIGURE 2. Line Cycle FIGURE 3. Example, Two Character Display Timing — DM86S128CNC <sup>\*</sup>Shown here for operation with dynamic memory. For static memory operation the address latch control would be tied high and the character addresses would be stable between each address change occurring 280 ns before the high-to-low transition of Load enable. FIGURE 4. Typical System Timing Waveform | | | | | <br> | | | | |-------|------------------------------------------------------|----------------------------------------|---|------|----|---|---| | u. | | | | | | | | | ш | | | | | | | | | 0 | | | | | | | | | ပ | | 00000000000000000000000000000000000000 | | | | | | | 80 | 00000000<br>00000000<br>00000000<br>00000000<br>0000 | | | | | | | | ۷ | 00000000000000000000000000000000000000 | | | | | | | | 65 | | | | | | | | | æ | | | | | | | | | , | | | | | | | | | , 9 | | | | | | | | | 5 | | | | | | | | | 4 | | 00000000<br>00000000<br>00000000 | | | | | | | m | | | | | | | | | 2 | | | | | | | | | - | | | | | | | | | 0 | | | | | | | | | A0-A3 | 0 | - | 2 | 4 | ıs | 9 | , | FIGURE 5. DM86S128CNC | | 00000000 | 000000000 | 00000000 | 00000000 | 000000000 | 00000000 | 000000000 | 00000000 | |------------|----------|-----------|------------------------------------------------------|----------|-----------|----------|------------------------------------------------------|----------| | | | 000000000 | 000000000 | | 000 00000 | | | | | ш | | | | | | | | | | , <b>a</b> | | | | | | | | | | ü | | | | | | | | | | 8 | | | | | | | | | | V . | | | | | | | | | | G. | | | | | | | | | | œ | | | | | | | | | | 7 | | | | | | | | | | ဖ | | | | | | | | | | ى<br>د | | | | | | | | | | 4 | | | | | | | | | | 3 | | | | | | | | | | 2 | | | 00000000<br>00000000<br>00000000<br>00000000<br>0000 | | | | | | | 1 | | | | | | | | | | 0 | | | | | | | 00000000<br>00000000<br>00000000<br>0000000<br>00000 | | | A0-A3 | 0 | - | 2 | е | 4 | us. | us . | , | FIGURE 6. DM86S128CND FIGURE 7. DM86S128CQJ | <b>α</b> | | | | | |----------|--|--|--|--| | Ф | | | | | | 9 | | | | | | s. | | | | | | E | | | | | | 1 5 | | | | | | • | | | | | | L. | | | | | | | | | |----------------|---|---|-------------------------------------------------|---|---|-----|-----------------------------------------|---| | В | | | 000000000<br>000000000<br>000000000<br>00000000 | | | | | | | Q | | | | | | | | | | , <b>u</b> | | | | | | | | | | ш. | | | | | | | | | | ď | | | | | | | 2 0000000000000000000000000000000000000 | | | G | | | | | | | | | | <b>8</b> | | | | | | | | | | | | | | | | | | | | 9 | | | | | | | | | | us. | | | | | | | | | | 4 | | | | | | | | | | e | | | | | | | | | | 2 | | | | | | | | | | - | | | | | | | | | | 0 | | | | | | | 00000000 | | | A0-A3<br>A4-A6 | 0 | - | 2 | e | 4 | un. | ی | , | FIGURE 8. DM86S128CQH # MOS **Character Generators** | • | | | |---|-----|--| | | | | | | | | | | | | | • | | | | | * . | | # **Character Generators** # MM5240AA, MM5240AE, MM5241ABL American and European Character Fonts Three popular 64-character subsets for displays and printers are now available from National as single-chip, standard character generators. These parts, listed in Table 1, are sold off-the-shelf without a ROM masking charge. The ROMs are static, bipolar-compatible types, operating without clocks on standard power supplies. Row and column access times are typically 450 and 700 ns respectively. An MM5240 2560-bit ROM is used for the 5 x 7 horizontal-scan fonts and an MM5241 3072-bit ROM for the 7 x 5 vertical-scan font. The MM5240 and MM5241 operate over the temperature range of $-25^{\circ}\mathrm{C}$ to $+70^{\circ}\mathrm{C}$ . Input-output configurations and character formats for the ROMs are shown in Figures 1 and 2. Application Note AN-40 The Systems Approach to Character Generators gives examples of line and column address-control logic, and CRT and printer operating techniques. Refer to the MM5240 and MM5241 in section 7 for specifications and ordering information. | TYPE NUMBER | CODE | 64-CHARACTER SUBSET | FIGURE | | | |-------------------------|-------|------------------------------|--------|------|------| | Horizontal Scan (5 x 7) | | | | С | E | | MM5240AA | ASCII | Upper-case alphanumeric | 3 | | | | MM5240AE | ASCII | Lower-case alpha and symbols | 4 | 1 | l | | Vertical Scan (7 x 5) | | | | CE 1 | CE 2 | | MM5241ABL | ASÇII | Upper-case alphanumeric | 8 | 1 | 1 | TABLE 1. Single Chip, Standard Horizontal-Scan and Vertical-Scan Character Generators Note that each ROM has a chip-enable input to permit multi-ROM operation with common control logic. For instance, two horizontal-scan ASCII character generators may be operated in tandem to obtain upper and lower-case characters. In this case, chip-enable would be controlled with bit $b_6$ of the normal 7-bit ASCII code, and its complement, $\overline{b}_6$ . ## HORIZONTAL SCAN FONTS The subsets of 64 5 x 7 characters in the horizontal-scan fonts are the ones most commonly used in low-cost TV and CRT raster-scan displays and dot-matrix line printers. The MM5240AA contains the ASCII-6 preferred graphic subset, formed from ASCII-7 by ignoring bit $b_6$ . The remaining six bits form two octal address characters. One is formed by the three more significant bits, $b_7$ , $b_5$ and $b_4$ , and the second by $b_3$ , $b_2$ and $b_1$ . Also, characters 36 and 37 in ASCII (x3.4 1968)\* are respectively a carat (or circumflex), and an underscore. These are awkward in a video display, so they are replaced by the more useful arrows. (The arrows are related to characters in an older teletypewriter set.) This font is shown in Figure 3. The MM5240 data sheet should be referred to for operating characteristics of all the horizontal-scan character generators. The MM5240AE generates unique symbols describing the ASCII-7 control codes, as well as lower-case letters (Figure 4). The designer may not wish to display or dot-print the symbols. Since the symbols are generated only when the most significant address bit is logic "0", this bit line may be used to disable the chip, and blank the screen when control signals are transmitted. If not, the system designer can use the symbols as he likes. FIGURE 3. MM5240AA Horizontal-Scan ASCII-7 Graphic Subset FIGURE 4. MM5240AE Horizontal-Scan ASCII-7 Lower-Case Graphic and Control Symbol Subset <sup>\*</sup>American National Standards Institute (ANSI) ## **VERTICAL SCAN FONTS** The standard vertical-scan subset in Figure 8 is generated with 6-bit codes derived from code recommendations R646 of the International Organization for Standardization. The ASCII subset in Figure 5, is practically identical to the horizontal-scan subset. The underscore (character 37) is dropped below the line so that it may be used as a cursor. Vertical-scan character generators are generally used in dot-matrix tape printers, ink-dot spray printers and high-definition sawtooth or pedestalscan CRT displays. They may also be used to control raster-scan TV tubes or CRTs if the tube is turned on its side so that the raster scan is made vertically to provide a page-like format. With standard programming, the bits in the column outputs are sequenced for a sawtooth scan with dot columns running in the same direction, as illustrated in Figure 6a. For a pedestal scan, Figure 6b, alternate columns can be reversed by putting an 8-bit shift left/right TTL shift register (DM74198) on the output as illustrated in Figure 7. FIGURE 5. MM5241ABL Vertical-Scan ASCII-7 Graphic Subset FIGURE 6a. Sawtooth Vertical Scan FIGURE 7, Conversion of Sawtooth Output to Pedestal Scan ## **CUSTOM FONTS** The two ROMs can also be custom-programmed to provide special characters, or fonts larger than $5\times7$ . The MM5240 actually stores $64\ 5\times8$ characters or character segments and the MM5241 stores $64\ 8\times6$ characters or segments. They are not limited to $5\times7$ and $7\times5$ . For example, the extra height may be used in an otherwise 5 x 7 font to drop the tails of commas, semicolons and lower-case letters below the bottom line of the capital letters. Fonts as large as 16 x 12 are entirely practical without additional control logic, using the chip-enable feature of four MM5241s. Large-font organizations are discussed in AN-40. # **Character Generators** # MM52116FDW, MM52116FDX Character Generators # **General Description** The MM52116FDW, MM52116FDX are 128-character, N-channel, silicon-gate character generators designed primarily for CRT display applications. The MM52116FDW/MM52116FDX provide 5x7 and 7x9 row scan character fonts, respectively. They provide complete DTL/TTL compatibility with single 5V power supply operation. # **Features** - 128-character row scan - 5x7 or 7x9 font - Maximum access time 450 ns - TRI-STATE® outputs for bus interface - Programmable chip selects - Single 5V power supply - Inputs and outputs TTL compatible - MM2316E and MM2716 pin compatible Chip Select Enable Pattern $\overline{CS1} = 0$ , $\overline{CS2} = 0$ , $\overline{CS3} = 1$ # Logic Symbols Order Number MM52116FDW-D or MM52116FDX-D See NS Package D24C Order Number MM52116FDW-N or MM52116FDX-N See NS Package N24A Chip Select Enable Pattern $\overline{CS1} = 1$ , $\overline{CS2} = 0$ , $\overline{CS3} = 1$ # Absolute Maximum Ratings (Note 1) Voltage at Any Pin Operating Temperature Range -0.5V to +6.5V -25°C to +85°C Storage Temperature Range Power Dissipation -65°C to +150°C Lead Temperature (Soldering, 10 seconds) 300°C # **DC Electrical Characteristics** (TA within operating temperature range, $V_{CC} = 5V \pm 10\%$ , unless otherwise specified). | | PARAMETER<br>(Note 2) | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |-------------------|----------------------------|----------------------------------------|------|-----------------|----------------------|-------| | ILI | Input Current | V <sub>IN</sub> = 0 to V <sub>CC</sub> | | | 10 | μΑ | | VIH | Logical "1" Input Voltage | · | 2.0 | | V <sub>CC</sub> +1.0 | V | | VIL | Logical "0" Input Voltage | | -0.5 | · | 0.8 | V | | V <sub>OH</sub> . | Logical "1" Output Voltage | Ι <sub>ΟΗ</sub> =400 μΑ | 2.4 | | | V | | VOL | Logical "0" Output Voltage | 1 <sub>OL</sub> = 3.2 mA | · · | | 0.4 | V | | ILOH | Output Leakage Current | V <sub>OUT</sub> = 4V, Chip Deselected | | | 10 | . μΑ | | LOL | Output Leakage Current | VOUT = 0.45V, Chip Deselected | | | -10 | μΑ | | ICC1 | Power Supply Current | All Inputs = 5.25V, Data Output Open | | 70 | 100 | mA | # Capacitance | | PARAMETER<br>(Note 3) | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |------|--------------------------------|----------------------------------------------------------------------|-----|-----------------|------|-------| | CIN | Input Capacitance (All Inputs) | V <sub>IN</sub> = 0V, T <sub>A</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | | 7.5 | pF | | COUT | Output Capacitance | V <sub>OUT</sub> = 0V, T <sub>A</sub> = 25°C,<br>f = 1 MHz, (Note 2) | | 1 | 15.0 | pF | # **AC Electrical Characteristics** ( $T_A$ within operating temperature range, $V_{CC}$ = 5V ±10%, unless otherwise specified). See AC test circuit and switching time waveforms. | : | | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 4) | MAX | UNITS | |---|------------------|-------------------------|-----------------------------------------------------------------------------------------------|-----|-----------------|-----|-------| | | tAC | Chip Select Access Time | See AC Test Circuit; tAC and tA Measured to | | | 120 | ns | | | tOFF | Output Turn OFF Delay | Valid Output Levels with $t_r$ and $t_f$ of Input <20 ns; the Measured to <±20 $\mu$ A Output | | | 100 | ns | | | t <sub>A</sub> - | Address Access Time | Current | | | 450 | ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Positive true logic notation is used: logical "1" = most positive voltage level, logical "0" = most negative voltage level. Note 3: Capacitance is guaranteed by periodic testing. Note 4: Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage. # **AC Test Circuit and Switching Time Waveforms** FIGURE 1. Address Precedes Chip Select FIGURE 2. Address Follows Chip Select # **Functional Description** The chip is selected by applying the proper logic levels to the 3-chip select pins. A 7-bit binary word must be present at the character address inputs, A0-A6 to select a character. The dot matrix of selected characters is a character. The difference of the characters is through the line counts necessary to generate the characters. A dot is generated when an output is a "1" (at VOH). Figure 3 shows an example of the conditions required at the address and line count pins to generate the dot matrix of the character A. Figures 5 and 6 show the character fonts of the MM52116FDW and MM52116FDX. # Functional Description (Continued) LO L1 L2 L3 O1 (LSB) O2 O3 O4 O5 O5 O6 O7 (MSB) VIDEO OUTPUT Note. A "1" = V<sub>IH</sub> for address, line count and chip select inputs and a "1" = V<sub>OH</sub> for outputs. FIGURE 3. Example of Generating the Character A | | ı | - | | |---|---|---|---| | ľ | 1 | Ð | 1 | | r | 4 | - | ٠ | | Functional Des | crip | | ontinued | 1) | | | | | | | |----------------|------|----------------------|------------------------------------------------------------|----------------------------------------|-----|-----|-----|-------------------------------------------|-----|-----| | | A6 | A2 A1 A0<br>A5 A4 A3 | 000 | 001 | 010 | B11 | 100 | 101 | 110 | 111 | | | 0 | 000 | | ************************************** | | | | | | | | | 0 | 001 | | | | | | | | | | | 0 | 010 | | | | | | | | | | | 0 | 011 | | | | | | | | | | | 0 | 100 | 00000<br>00000<br>00000<br>00000<br>00000<br>00000<br>0000 | | | | | | | | | | 0 | 101 | | | | | | 00000<br>00000<br>00000<br>00000<br>00000 | | | | | 0 | 110 | | | | | | | | | | | 0 | 111 | | | | | | | | | | | 1 | 000 | | | | | | | | | | | 1 | 001 | | | | | | | | | | | , | 010 | | | | | | | | | | | 1 | 011 | | | | | | | | | | | 1 | 100 | | | | | | | | | | | 1 | 101 | | | | | | | | | | | 1 | 110 | | | | | | | | | | | 1 | 111. | | | | | | | | | FIGURE 5. MM52116FDW | ٦۲ | otion (c | ontinue | d) | | | | | | | |-----|------------|-----------------------------------------------------|-----|----------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------| | | A2 A1 A0 | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | | A6 | A5 A4 A3 | | | | | | | | | | 0 | 000 | | | | | | 0000000<br>000000000000000000000000000000 | | ###################################### | | 0 | . 001 | | | 1000000<br>1000000<br>1000000<br>1000000<br>1000000<br>1000000 | | | | | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | | 0 | 010 | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | | | | | | | | | 0 | <b>011</b> | | | | 0000000<br>000000<br>000000<br>000000<br>000000<br>0000 | | | | | | 0 | 100 | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | | | | 00000000000000000000000000000000000000 | C=nnsuo<br>-n=sen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nuscen<br>-nus | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | | | 0 | 101 | | | | | | DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTHING<br>DOUDTH | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | | | 0 | 110 | | | | | | | | 020023<br>020023<br>020020<br>020020<br>020020<br>020020<br>020020<br>020020 | | 0 . | 111 | | | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | | | | | | | 1 | 000 | | | 0000000<br>000000000000000000000000000000 | | | | | | | 1 | 001 | | | | | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | ************************************** | 000000<br>000000<br>000000<br>000000<br>000000<br>00000 | 0000000<br>000000<br>000000<br>000000<br>000000<br>0000 | | 1 | 010 | | | | | | ###################################### | | ###################################### | | 1 | 011 | | | | | | | 0000000 | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | | 1 | 100 | | | | | | | | | | 1 | 101 | | | | | | | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | 0000000<br>0000000<br>000000<br>000000<br>000000<br>0000 | | 1 | 110 | | | | | | | | | | 1 | 111 | | | | | 0000000<br>0000000<br>0000000<br>0000000<br>0000000 | | | | FIGURE 6. MM52116FDX # MM52116FDX ASCII CHARACTER SET IN HEXADECIMAL REPRESENTATION | Character | 7-Bit<br>Hexadecimal<br>Number | Character | 7-Bit<br>Hexadecimal<br>Number | Character | 7-Bit<br>Hexadecimal<br>Number | Character | 7-Bit<br>Hexadecimal<br>Number | |-----------|--------------------------------|-----------|--------------------------------|-----------|--------------------------------|------------|--------------------------------| | NUL | 00 | SP | 20 | @ | 40 | \ | 60 | | SOH | 01 | ! | 21 | Α | 41 | a | 61 | | STX | 02 | " | 22 | В | 42 | b | 62 | | ETX | 03 | # | 23 | С | 43 | С | 63 | | EOT | 04 | \$ | 24 | D | 44 | d | 64 | | ENQ | 05 | % | 25 | Ε | 45 | e | 65 | | ACK | 06 | & | 26 | F | 46 | f · | 66 | | BEL | 07 | , | 27 | G | 47 | g | 67 | | BS | 08 | ( | - 28 | Н | 48 | h | 68. | | нт | 09 | ) | 29 | 1 | 49 | i | 69 | | LF | 0A | * | 2A | J | 4A | j | 6A | | VT | 0B | + | 2B | К | 4B | k | 6B | | FF | 0C | , | 2C | L | 4C | 1 | 6C | | CR | 0D | - | 2D | М | 4D | m | 6D | | SO | 0E | | 2E | N | 4E | n | 6E | | SI | 0F | / | 2F | 0 . | 4F | o | 6F | | DLE | 10 | 0 | 30 | Р | 50 | р | 70 <sup>-</sup> | | DC1 | 11 | 1 | 31 | α | 51 | q | 71 | | DC2 | 12 | 2 | 32 | R | 52 | r | 72 | | DC3 | 13 | 3 | 33 | S | 53 | s | 73 | | DC4 | 14 | 4 · | 34 | T | 54 | t | 74 | | NAK | 15 | 5 | 35 | U | 55 | u | 75 | | SYN | 16 | 6 | 36 | V | - 56 | v | 76 | | ETB | 17 | 7 | 37 | w | 57 | w | 77 | | CAN | 18 | 8 | 38 | X | 58 | x | 78 | | EM | 19 | 9 | 39 | Y | 59 | У | 79 | | SUB | 1A | : | 3A | Ż | 5A | z | 7A | | ESC | 1B | ; | 3B | [ | 5B | | 7B | | FS | 1C | < | 3C | \ | 5C | | 7C . | | GS | 1D | = . | 3D | . ] | 5D | ALT | 7D | | RS | 1 E | > | 3E · | <b>†</b> | 5E | ESC | 7E | | US | 1F | ? | 3F | ← | 5F | DEL,RUBOUT | 7F | # Section 9 Memory Support Circuits National offers a complete line of memory drivers, buffers, sense amps, voltage comparators, and other interface circuits. This section provides data on several frequently used interface devices. Refer to National's Interface Integrated Circuits Databook for additional data on our complete line of interface devices. | • | • | |---|---| | | | | | | | • | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **Memory Support Circuits** National offers a selection of memory support circuits to facilitate the interface of memory components in systems architecture. The memory support circuits were developed specifically to accommodate the addressing, clocking, data I/O, and control signals associated with memory systems application as shown in figure 1. Additional circuits are available to interface with data bus structured computers and microprocessors. For additional information contact National's Interface Product Marketing Manager. # FEATURES OF THE TTL LEVEL MOS DRIVERS Figure 2 compares the switching response of the DS3628 with a 74S TTL gate. Two features can be observed from the switching waveforms: 1) the DS3628 is as fast as the 74S TTL driving TTL loads, and 2) the output high level ( $V_{OH}$ ) of the DS3628 is higher than that of the 74S TTL. In a memory system composed of MOS RAMs the load is capacitive and not resistive. Figure 3 compares the switching response of the DS3628 with a 74S TTL gate driving capacitive loads of 50 pF, 150 pF, and 300 pF. The switching waveforms show that the fall time of the DS3628 is as fast as or faster than those of the 74S TTL, but most obvious is the rise time of the DS3628 — much faster than that of the 74S TTL. In addition, the 74S has an objectionable glitch in its rise time. The output high (VOH) level of the DS3628 is higher driving capacitance due to a bootstrap effect in the circuit. The switching response of the circuits interfacing with a memory array is important since any delay subtracts from the overall memory access time. The switching response driving a capacitive load is more important; as an example, the address drivers might be expected to drive 420 pF in a memory containing 64 MOS RAMs with 5 pF input capacitance each plus 100 pF of board capacitance. The same is typical of clock signals, select signals, and read/write signals. The input logic levels of MOS RAMs are generally higher than TTL gate levels (typically 400 mV higher). Therefore, the higher output high level (VOH) of the DS3628 is preferable for noise immunity and switching overdrive. The features of the DS3628 are typical of the other TTL level memory support circuits shown in the Selection Guide. Figure 1. Memory System Block Diagram ## DAMPING RINGING OF CLOCK SIGNALS Ringing of clock signals in a system where the logic fan-out is less than 10 is not generally a big problem, but with higher fan-out the increased capacitive load associated with even a small amount of wiring inductance is a problem. When the capacitance is small the switching currents are small, but as the load increases the increased current through the inductance makes the effect of the inductance increase. To reduce the associated ringing on the clock signals a resistor may be placed in series with the output of the clock driver to critically dampen the signal response. Many of the memory support circuits are available with this resistor in the output, such as the DS3649 which has a 15 $\Omega$ dampening resistor, or the DS3679 which is functionally the same without a dampening resistor. ## **FALL-THROUGH LATCH** In many memory applications a holding register is required either for address or data I/O. Most commercially available registers have an objectionable propagation delay since the circuit's response is the sum of many gate delays. The address and data I/O paths are critical to the memory system access time and a faster register is preferred. The memory support circuits provide a selection of faster latches. These circuits are the DS3645/75 and the DS3647/77/147/177 series. These registers are faster since the latch function is in parallel instead of series with the signal path. Figure 2. Switching Response with TTL Load Figure 3. Switching Response with Capacitive Load #### SELECTION GUIDE FOR N-CHANNEL MOS MEMORY INTERFACE CIRCUITS (Refer to 1980 Interface Databook for complete specifications) | Device Number and Name | 5V<br>Clock<br>Drivers | 12V<br>Clock<br>Drivers | 4k<br>RAM<br>Address<br>Drivers | 16k<br>RAM<br>Address<br>Drivers | Data<br>I/O | Timing<br>and<br>Control<br>Drivers | |-------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|---------------------------------|----------------------------------|-------------|-------------------------------------| | CD4520B<br>Dual Synchronous Up Counters<br>DM8556 | | | | • | | | | TRI-STATE® Programmable Decade/<br>Binary Counters | | | | • | | | | DM74LS373, DM74LS374 Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops | · | | | | •, | | | DM74S240, DM74S241<br>Octal TRI-STATE Buffer/Line Driver/<br>Line Receiver | | | | | • | | | DP7303/DP8303, DP7304B/DP8304B,<br>DP7307/DP8307, DP7308/DP8308<br>8-Bit Bidirectional Transceiver Families | | | | | • | | | DP8212<br>8-Bit Input/Output Port | | | | | • | | | DP8216, DP8226<br>4-Bit Bidirectional Transceiver | | | | | • | | | DP8350<br>Programmable CRT Controller Series | | | | | | • | | DS3628 Octal TRI-STATE MOS Driver | • | | | • | | | | DS3631, DS3632, DS3633, DS3634<br>CMOS Dual Peripheral Drivers | , · | | | | | • | | DS3643, DS3673<br>Quad Decoded MOS Clock Driver | | • | | | | | | DS3644, DS3674<br>Quad MOS Clock Driver | , | • | | | ; | | | DS3645, DS3675<br>Hex TRI-STATE MOS Driver Latch | | | • | | | | | DS3647, DS3677, DS36147, DS36177<br>Quad TRI-STATE MOS Memory<br>I/O Register | | | | | • | : ' | | DS3648, DS3678<br>TRI-STATE MOS Multiplexer/Driver | • | | • | | | • | | DS3649, DS3679<br>HEX TRI-STATE MOS Driver | • | | • | . , | | • | | DS36149, DS36179<br>HEX MOS Driver | • | | • | | | • | | DS75322, DS3622<br>Dual TTL-to-MOS Driver | | • | | | | | | DS8T26, DS8T28<br>Quad TRI-STATE Bus Driver | | | | | • | | | MM74C240, MM74C244<br>Octal Buffers and Line Drivers with<br>TRI-STATE Outputs | | | | | • | | | MM74C373, MM74C374 TRI-STATE Octal D-Type Latch and Flip-Flop | | | | | • | | ### CD4518BM/CD4518BC, CD4520BM/CD4520BC Dual Synchronous Up Counters #### **General Description** The CD4518BM/CD4518BC dual BCD counter and the CD4520BM/CD4520BC dual binary counter are implemented with complementary MOS (CMOS) circuits constructed with N and P-channel enhancement mode transistors. Each counter consists of two identical, independent, synchronous, 4-stage counters. The counter stages are toggle flip-flops which increment on either the positive-edge of CLOCK or negative-edge of ENABLE, simplifying cascading of multiple stages. Each counter can be asynchronously cleared by a high level on the RESET line. All inputs are protected against static discharge by diode clamps to both VDD and VSS. #### **Features** Wide supply voltage range 3V to 15V ■ High noise immunity 0.45 V<sub>DD</sub> typ fan out of 2 Low power TTL compatibility driving 74L or 1 driving 74LS ■ 6 MHz counting rate (typ) at V<sub>DD</sub> = 10V #### **Truth Table** | СГОСК | ENABLE | RESET | ACTION | |-------|---------------|-------|-------------------| | 5 | 1 | 0 | Increment counter | | 0 | ~ | 0 | Increment counter | | ~ | × | 0 | No change | | × | $\mathcal{L}$ | 0 1 | No change | | | 0 | 0 | No change | | 1 | ~ | o | No change | | × | _x | 1 | Q1 thru Q4 = 0 | X = Don't Care #### **Connection Diagram** # National Memory Support Circuits Semiconductor DM7555/DM8555, DM7556/DM8556 TRI-STATE® Programmable Decade/Binary Counters #### **General Description** These circuits are synchronous, edge-sensitive, fully-programmable 4-bit counters. The counters feature both conventional totem-pole and TRI-STATE outputs; such that when the outputs are in the high-impedance mode, they can be used to enter data from the bus lines. In addition, the clear input operates completely independent of all other inputs. During the programming operation, data is loaded into the flip-flops on the positive-going edge of the clock pulse. To facilitate cascading of these counters, the MAX COUNT output can be tied directly into the count enable input. #### **Features** - DM7555/8555—Decade counter - DM7556/8556—Binary counter - Typical clock frequency 35 MHz - TRI-STATE outputs - Fully independent clear - Synchronous loading - Cascading circuitry provided internally #### Connection Diagram #### **Truth Table** | J | К | Μ | CLEAR | Q <sub>n+1</sub> | |---|-----|---|-------|-----------------------------| | 0 | 0 | 1 | 0 | Q <sub>n</sub> | | 1 | 0 | 1 | 0 | 1 | | 0 | 1 , | 1 | 0 . | 0 | | 1 | 1 | 1 | 0 | $\overline{\mathbf{Q}}_{n}$ | | × | X | 0 | 0 | D | | X | × | Х | 1 | 0* | <sup>\*</sup>Asynchronous Transition Note: See Timing Diagrams #### **Logic Diagrams** Q5 CLOCK #### **Memory Support Circuits** #### DM54LS373/DM74LS373, DM54LS374/DM74LS374 Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops #### **General Description** These 8-bit registers feature totem-pole TRI-STATE® outputs designed specifically for driving highly-capacitive or relatively low impedance loads. The high impedance TRI-STATE and increased high logic level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The 8 latches of the DM54LS373 are transparent D-type latches meaning that while the enable (G) is high the Q outputs will follow the data (D) inputs. When the enable is taken low the output will be latched at the level of the data that was set up. The 8 flip-flops of the DM54LS374/DM74LS374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs will be set to the logic states that were set up at the D inputs. A buffered output control input can be used to place the 8 outputs in either a normal logic state (high or low logic levels) or a high impedance state. In the high impedance state the outputs neither load nor drive the bus lines significantly. The output control does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered even while the outputs are OFF. #### **Features** - Choice of 8 latches or 8 D-type flip-flops in a single package - TRI-STATE bus driving outputs - Full parallel access for loading - Buffered control inputs - PNP inputs reduce DC loading on data lines #### **Connection Diagrams and Truth Tables** DM54LS373/DM74LS373 Dual-In-Line Package 373 DM54LS374/DM74LS374 Dual-In-Line Package | _ | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | |---|----------------|-------|------|----------------|------------------|----------------|-----|-------|-------|----| | | | OE OE | | OE<br>OE<br>CK | ] [<br>==<br>] [ | OE<br>OE<br>CK | | OE OE | | | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | | | JTPUT<br>NTROL | 01 | D1 1 | | 12 C<br>FOP VIE | | 3 5 | | 14 GI | ND | | ENABLE<br>G | D | ОШТРИТ | |-------------|----|--------| | Н | Н | Н | | н | L | L | | L | X. | 0.0 | | CLOCK | D | OUTPUT | |-------|---|--------| | 1 | Н | Н | | 1 | L | L. | | L_ | × | 00 | When output control is high, the output is disabled to high impedance state; however, sequential operation of these devices are not affected. ### National Semiconductor #### **Memory Support Circuits** ## DM54S240/DM74S240, DM54S241/DM74S241, DM54S940/DM74S940, DM54S941/DM74S941 Octal TRI-STATE® Buffers/Line Drivers/Line Receivers #### **General Description** These buffers/line drivers are designed specifically to improve both the performance and PC board density of TRI-STATE® buffers/drivers employed as memory-address drivers, clock drivers, and bus-oriented transmitters/receivers. Featuring 400 mV of hysteresis at each low current PNP data line input, they provide improved noise rejection and high fanout outputs to restore Schottky TTL levels completely, and can be used to drive terminated lines down to 133Ω. #### **Features** - High performance Schottky TTL line drivers and/or receivers in a high density 20-pin package - TRI-STATE outputs drive bus lines directly - PNP inputs reduce DC loading on bus lines - Hysteresis at inputs improves noise margins #### **Connection Diagrams** #### DM54S240/DM74S240 $1Y = 1\overline{A}$ when $1\overline{G}$ is low $2Y = 2\overline{A}$ when $2\overline{G}$ is low When $1\overline{G}$ is high, 1Y outputs are at a high impedance When $2\overline{G}$ is high, 2Y outputs are at a high impedance #### DM54S241/DM74S241 1Y = 1A when $1\overline{G}$ is low 2Y = 2A when 2G is high When $1\overline{G}$ is high, 1Y outputs are at a high impedance When $2\overline{G}$ is low 2Y outputs are at a high impedance #### DM54S940/DM74S940 $1Y = 1\overline{A}$ when $1\overline{G}$ and $2\overline{G}$ are low $2Y = 2\overline{A}$ when $1\overline{G}$ and $2\overline{G}$ are low When either $1\overline{G}$ or $2\overline{G}$ is high, all outputs are a high impedance #### DM54S941/DM74S941 1Y = 1A when $1\overline{G}$ and $2\overline{G}$ are low 2Y = 2A when $1\overline{G}$ and $2\overline{G}$ are low When either 1G or 2G is high, all outputs are at a high impedance ### DP7303/DP8303 8-Bit TRI-STATE® Bidirectional Transceiver (Inverting) #### **Features** - 8-bit bidirectional data flow reduces system package count - Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems - PNP inputs reduce input loading - Output high voltage interfaces with TTL, MOS, and CMOS - 48 mA/300 pF bus drive capability - Pinouts simplify system interconnections - Transmit/Receive and chip disable simplify control logic - Compact 20-pin dual-in-line package - Bus port glitch free power up/down #### **Logic and Connection Diagrams** #### Dual-In-Line Package #### Logic Table | IN | IPUTS | RESULTING CONDITIONS | | | |--------------|------------------|----------------------|-----------|--| | Chip Disable | Transmit/Receive | A Port | B Port | | | 0 | 0 | OUT | IN | | | 0 | 1 | IN | OUT | | | 1 | Х | TRI-STATE | TRI-STATE | | X = Don't care ### DP7304B/DP8304B 8-Bit TRI-STATE® Bidirectional Transceiver (Non-Inverting) #### **Features** - 8-bit bidirectional data flow reduces system package count - Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems - PNP inputs reduce input loading - Output high voltage interfaces with TTL, MOS, and CMOS - 48 mA/300 pF bus drive capability - Pinouts simplify system interconnections - Transmit/Receive and chip disable simplify control logic - Compact 20-pin dual-in-line package - Bus port glitch free power up/down #### **Logic and Connection Diagrams** #### **Dual-In-Line Package** #### **Logic Table** | IN | PUTS | RESULTING CONDITIONS | | | |--------------|------------------|----------------------|-----------|--| | Chip Disable | Transmit/Receive | A Port | B Port | | | 0 | 0 | OUT | IN | | | 0 | 1 | IN | OUT | | | 1 | · X | TRI-STATE | TRI-STATE | | X = Don't care ### DP7307/DP8307 8-Bit TRI-STATE® Bidirectional Transceiver (Inverting) #### **Features** - 8-bit bidirectional data flow reduces system package count - Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems - PNP inputs reduce input loading - Output high voltage interfaces with TTL, MOS, and CMOS - 48 mA/300 pF bus drive capability - Pinouts simplify system interconnections - Independent T and R controls for versatility - Compact 20-pin dual-in-line package - Bus port glitch free power up/down #### **Logic and Connection Diagrams** #### Dual-In-Line Package #### Logic Table | CONTRO | L INPUTS | RESULTING CONDITIONS | | | |----------|----------|----------------------|-----------|--| | Transmit | Receive | A Port | B Port | | | 1 | 0 - | OUT | IN | | | 0 | 1 | IN | OUT | | | 1 | 1 | TRI-STATE | TRI-STATE | | | 0 | 0 | Both A | Active* | | <sup>\*</sup>This is not an intended logic condition and may cause oscillations. ### DP7308/DP8308 8-Bit TRI-STATE® Bidirectional Transceiver (Non-Inverting) #### **Features** - 8-bit bidirectional data flow reduces system package count - Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems - PNP inputs reduce input loading - Output high voltage interfaces with TTL, MOS, and CMOS - 48 mA/300 pF bus drive capability - Pinouts simplify system interconnections - Independent T and R controls for versatility - Compact 20-pin dual-in-line package - Bus port glitch free power up/down #### **Logic and Connection Diagrams** #### Dual-In-Line Package #### Logic Table | CONTRO | CONTROL INPUTS | | CONDITIONS | | |----------|----------------|--------------|------------|--| | Transmit | Receive | A Port | B Port | | | 1 | 0 | OUT | 1N | | | 0 | 1 | IN | OUT | | | 1 | 1 | TRI-STATE | TRI-STATE | | | 0 | 0 | Both Active* | | | <sup>\*</sup>This is not an intended logic condition and may cause oscillations. #### DP8212, DP8212M 8-Bit Input/Output Port #### General Description The DP8212/DP8212M is an 8-bit input/output port contained in a standard 24-pin dual-in-line package. The device, which is fabricated using Schottky Bipolar technology, is part of National Semiconductor's N8080 microcomputer family. The DP8212/DP8212M can be used to implement latches, gated buffers, or multiplexers. Thus, all of the major peripheral and input/output functions of a microcomputer system can be implemented with this device. The DP8212/DP8212M includes an 8-bit latch with TRI-STATE® output buffers, and device selection and control logic. Also included is a service request flip-flop for the generation and control of interrupts to the microprocessor. #### **Features** - 8-Bit Data Latch and Buffer - Service Request Flip-flop for Generation and Control of Interrupts - 0.25mA Input Load Current - TRI-STATE TTL Output Drive Capability - Outputs Sink 15mA - Asynchronous Latch Clear - 3.65V Output for Direct Interface to INS8080A - Reduces System Package Count by Replacing Buffers, Latches, and Multiplexers in Microcomputer Systems ### DP8216, DP8216M, DP8226, DP8226M 4-Bit Bidirectional Bus Transceivers #### **General Description** The DP8216/DP8216M and DP8226/DP8226M are 4-bit bidirectional bus drivers for use in bus oriented applications. The non-inverting DP8216/DP8216M and inverting DP8226/DP8226M drivers are provided for flexibility in system design. Each buffered line of the four-bit driver consists of two separate buffers that are TRI-STATE® to achieve direct bus interface and bidirectional capability. On one side of the driver the output of one buffer and the input of another are tied together (DB); this side is used to interface to the system side components such as memories, I/O, etc., because its interface is TTL compatible and it has high drive (50 mA). On the other side of the driver the inputs and outputs are separated to provide maximum flexibility. Of course, they can be tied together so that the driver can be used to buffer a true bidirectional bus. The DO outputs on this side of the driver have a special high voltage output drive capability so that direct interface to the 8080 type CPUs is achieved with an adequate amount of noise immunity. The CS input is a device enable. When it is "high" the output drivers are all forced to their high-impedance state. When it is a "low" the device is enabled and the direction of the data flow is determined by the DIEN input. The DIEN input controls the direction of data flow, which is accomplished by forcing one of the pair of buffers into its high-impedance state and allowing the other to transmit its data. A simple two-gate circuit is used for this function. #### **Features** - Data bus buffer driver for 8080 type CPUs - Low input load current 0.25 mA maximum - High output drive capability for driving system data bus — 50 mA at 0.5 V - Power up-down protection - DP8216/DP8216M have non-inverting outputs - DP8226/DP8226M have inverting outputs - Output high voltage compatible with direct interface to MOS - TRI-STATE outputs - Advanced Schottky processing - Available in military and commercial temperature ranges #### Logic and Connection Diagrams #### **DP8350 Series Programmable CRT Controllers** #### **General Description** The DP8350 Series of CRT Controllers are single-chip bipolar ( $I^2L$ technology) circuits in a 40-pin package. They are designed to be dedicated CRT display refresh circuits. The CRT Controller (CRTC) provides an internal dot rate crystal controlled oscillator for ease of system design. For systems where a dot rate clock is already provided, an external clock input may be used by the CRTC. In either case system synchronization is made possible with the use of the buffered Dot Rate Clock Output. The DP8350 Series has 11 character generation related timing outputs. These outputs are compatible for systems with or without line buffers, using character ROMS, or DM8678-type latch/ROM/shift register circuits. 12 bits (4k) of bidirectional TRI-STATE® character memory addresses are provided by the CRTC for direct interface to character memory. Three on-chip registers provide for external loading of the row starting address, cursor address, and top-of-page address. A complete set of video outputs is available including cursor enable, programmable vertical blanking, programmable horizontal sync, and programmable vertical sync. The DP8350 Series CRTC provides for a wide range of programmability using internal mask programmable ROMs: - Character Field (both number of dots/character and number of scan lines/character) - Characters per Row - Character Rows per Video Frame The CRTC also provides system sync and program inputs including 50/60 Hz control, system clear, external character/line rate clock, and character generator program. The DP8350 Series operates on a single +5 V power supply. Outputs and inputs are TTL compatible. #### **Features** - Internal crystal controlled dot rate oscillator - External dot rate clock input - Buffered dot rate clock output - Timing pulses for character generation - Character memory address outputs (12 bits) - Internal cursor address register - Internal row starting address register - Top-of-page address register (for scrolling) - Programmable horizontal and vertical sync outputs - Programmable cursor enable output - Programmable vertical blanking output - 50/60 Hz refresh rate - Programmable characters/row (5 to 110) - Programmable character field size (up to 16 dots x 16 scan line field size) - Programmable character rows/frame (1 to 64) - Single +5 V power supply - Inputs and outputs TTL compatible - Ease of system design/application #### **DP8350 Series Connection Diagram** NC - NO CONNECTION #### DS1628/DS3628 Octal TRI-STATE® MOS Driver #### **General Description** The DS1628/DS3628 are octal Schottky memory drivers with TRI-STATE® outputs designed to drive high capacitive loads associated with MOS memory systems. The drivers' output ( $V_{OH}$ ) is specified at 3.4 V to provide additional noise immunity required by MOS inputs. A PNP input structure is employed to minimize input currents. The circuit employs Schottky-clamped transistors for high speed. A NOR gate of two inputs, DIS1 and DIS2, controls the TRI-STATE mode. #### **Features** - High speed capabilities - typ 5 ns driving 50 pF & 8 ns driving 500 pF - TRI-STATE outputs - High VOH (3.4 V min) - High density - eight drivers and two disable controls for TRI-STATE in a 20-pin package - PNP inputs reduce DC loading on bus lines - Glitch-free power up/down #### **Schematic and Connection Diagrams** #### **Truth Table** | Disable Input | | Input | 0 | | |---------------|-------------|-------|--------|--| | DIS 1 | DIS 1 DIS 2 | | Output | | | Н | н | × | z | | | Н | X | × | z | | | X | Н | × | z | | | L | L | н | L | | | L | L | L | Н | | - H = high level - L = low level - X = don't care - Z = high impedance (off) #### **Typical Application** #### DS1631/DS3631, DS1632/DS3632, DS1633/DS3633, DS1634/DS3634 CMOS Dual Peripheral Drivers #### General Description The DS1631 series of dual peripheral drivers was designed to be a universal set of interface components for CMOS circuits. Each circuit has CMOS compatible inputs with thresholds that track as a function of $V_{CC}$ (approximately 1/2 $V_{CC}$ ). The inputs are PNPs providing the high impedance necessary for interfacing with CMOS. Outputs have high voltage capability, minimum breakdown voltage is 56V at 250µA. The outputs are Darlington connected transistors. This allows high current operation (300 mA max) at low internal V<sub>CC</sub> current levels since base drive for the output transistor is obtained from the load in proportion to the required loading conditions. This is essential in order to minimize loading on the CMOS logic supply. Typical $V_{CC} = 5V$ power is 28 mW with both outputs ON. V<sub>CC</sub> operating range is 4.5V to 15V. The circuit also features output transistor protection if the V<sub>CC</sub> supply is lost by forcing the output into the high impedance OFF state with the same breakdown levels as when V<sub>CC</sub> was applied. Pin-outs are the same as the respective logic functions found in the following popular series of circuits: DS75451, DS75461, DS3611. This feature allows direct conversion of present systems to the MM74C CMOS family and DS1631 series circuits with great power The DS1631 series is also TTL/DTL compatible at $V_{CC} = 5V.$ #### **Features** - CMOS compatible inputs - TTL/DTL compatible inputs High impedance inputs PNP's ■ High output voltage breakdown 56V min High output current capability 300 mA max Same pin-outs and logic functions as DS75451, DS75461 and DS3611 series circuits ■ Low V<sub>CC</sub> power dissipation (28 mW both outputs "ON" at 5V) #### Connection Diagrams (Dual-In-Line and Metal Can Packages) 4 is electrically connected to the case.) #### National Semiconductor DS1644/DS3644, DS1674/DS3674 Quad TTL-MOS Clock Drivers General Description The DS1644/DS3644 and DS1674/DS3674 are quad bipolar-to-MOS clock drivers with TTL/DTL compatible inputs. They are designed to provide high output current and voltage capabilities necessary for optimum driving of high capacitance N-channel MOS memory systems. The device features two common enable inputs, a refresh input, and a clock control input for simplified system designs. The circuit was designed for driving highly capacitive loads at high speeds and uses Schottky-clamped transistors. PNP transistors are used on all inputs thereby minimizing input loading. The circuit may be connected to provide a 12V clock output amplitude as required by 4k RAMs or a 5V clock output amplitude as required by 16k RAMs. The DS1644/DS3644 contains a $10\Omega$ resistor in series with each output to dampen the transients caused by the fast-switching output, while the DS1674/DS3674 #### **Memory Support Circuits** has a direct, low impedance output for use with or without an external damping resistor. #### **Features** - TTL/DTL compatible inputs - 12V clock or 5V clock driver - Operates from standard bipolar and MOS supplies - PNP inputs minimize loading - High voltage/current outputs - Input and output clamping diodes - Control logic optimized for use with MOS memory systems - Pin and function compatible with MC3460 and 3235 - Built-in damping resistors (DS1644/DS3644) #### **Schematic and Connection Diagrams** #### Dual-In-Line Package #### DS1645/DS3645, DS1675/DS3675 Hex TRI-STATE® TTL-MOS Latches/Drivers #### **General Description** The DS1645/DS3645 and DS1675/DS3675 are hex MOS latches/drivers with outputs designed to drive large capacitive loads up to 500 pF associated with MOS memory systems. PNP input transistors are used to reduce input currents, allowing the large fan-out to these drivers needed in memory systems. The circuit has Schottky-clamped transistor logic for minimum propagation delay, and TRI-STATE® outputs which allow bus operation. The DS1645/DS3645 has a 15 $\Omega$ resistor in series with the outputs to dampen transients caused by the fast switching output circuit. The DS1675/DS3675 has a direct, low impedance output for use with or without an external resistor. The circuit employs a fall-through-latch which captures the data in parallel with the output, thereby eliminating the delay normally encountered in other latch circuits. The DS1645/DS3645 and DS1675/DS3675 may be used for input address lines or input/output data lines of a MOS memory system. #### **Features** - TTL/DTL compatible inputs - PNP inputs minimize loading - Capacitance-driving outputs - TRI-STATE outputs - Built-in damping resistor (DS1645/DS3645) #### Logic and Connection Diagrams #### **Truth Table** | INPUT<br>ENABLE | OUTPUT<br>DISABLE | DATA | OUTPUT | OPERATION | |-----------------|-------------------|------|--------|----------------------------------------------| | 1 | 0 | 1 | 0 | Data Feed-Through | | 1 | 0 | 0 | 1 | Data Feed-Through | | 0 | 0 | × | a | Latched to Data Present when Enable Went Low | | × | 1 | X | Hi-Z | High Impedance Output | X = Don't care Hi-Z = TRI-STATE mode #### National Semiconductor #### **Memory Support Circuits** #### DS1647/DS3647,DS1677/DS3677, DS16147/DS36147, DS16177/DS36177 Quad TRI-STATE® MOS Memory I/O Registers General Description The DS1647/DS3647 series are 4-bit I/O buffer registers intended for use in MOS memory systems. The circuits employ a fall-through latch for data storage. This method of latching captures the data in parallel with the output, thus eliminating the delays encountered in other designs. The circuits use Schottky-clamped transistor logic for minimum propagation delay and employ PNP input transistors-so that input currents are low, allowing large fan-out to these circuits needed in a memory system. Two pins per bit are provided, and data transfer is bidirectional so that the register can handle both input and output data. The direction of data flow is controlled through the input enables. The latch control, when taken low, will cause the register to hold the data present at that time and display it at the outputs. Data can be latched into the register independent of the output disables or EXPANSION input. Either or both of the outputs may be taken to the high-impedance state with the output disables. The EXPANSION pin disables both outputs to facilitate multiplexing with other I/O registers on the same data lines. The "B" port outputs in the DS16147/DS36147 and DS16177/DS36177 are open collectors, and in the DS1647/DS3647 and DS1677/DS3677 they are TRI-STATE. The "B" port outputs are also designed for use in bus organized data transmission systems and can sink 80 mA and source -5.2 mA. The "A" port outputs in all four types are TRI-STATE. Data going from port "A" to port "B" is inverted in the DS1647/DS3647 and DS16147/DS36147 and is not inverted in the DS1677/DS3677 and DS16177/DS36177. Data going from port "B" to port "A" is inverted in all four types. #### **Features** - PNP inputs minimize loading - Fall-through latch design - Propagation delay of only 15 ns - TRI-STATE outputs - EXPANSION control - Bi-directional data flow - TTL/DTL compatible - .Transmission line driver output #### **Logic and Connection Diagrams** #### DS1648/DS3648, DS1678/DS3678 TRI-STATE® MOS Multiplexers/Drivers #### **General Description** The DS1648/DS3648 and DS1678/DS3678 are quad 2-input multiplexers with TRI-STATE outputs designed to drive the large capacitive loads (up to 500 pF) associated with MOS memory systems. A PNP input structure is employed to minimize input currents so that driver loading in large memory systems is reduced. The circuit employs Schottky-clamped transistors for high speed and TRI-STATE outputs for bus operation. The DS1648/DS3648 has a 15 $\Omega$ resistor in series with the outputs to dampen transients caused by the fast-switching output. The DS1678/DS3678 has a direct, low impedance output for use with or without an external resistor. #### **Features** - TRI-STATE outputs interface directly with system bus - Schottky-clamped for better ac performance - PNP inputs to minimize input loading - DTL and TTL compatible - High-speed capacitive load drivers - Built-in damping resistor (DS1648/DS3648 only) #### **Logic and Connection Diagrams** #### Schematic Diagram # National Memory Support Circuits Semiconductor DS1649/DS3649, DS1679/DS3679 Hex TRI-STATE® TTL-MOS Drivers #### **General Description** The DS1649/DS3649 and DS1679/DS3679 are Hex TRI-STATE MOS drivers with outputs designed to drive large capacitive loads up to 500 pF associated with MOS memory systems. PNP input transistors are employed to reduce input currents allowing the large fan-out to these drivers needed in memory systems. The circuit has Schottky-clamped transistor logic for minimum propagation delay, and TRI-STATE outputs for bus operation. The DS1649/DS3649 has a 15 $\Omega$ resistor in series with the outputs to dampen transients caused by the fast-switch- ing output. The DS1679/DS3679 has a direct low impedance output for use with or without an external resistor. #### **Features** - High speed capabilities - Typ 9 ns driving 50 pF - Typ 30 ns driving 500 pF - TRI-STATE outputs for data bussing - Built-in 15 Ω damping resistor (DS1649/DS3649) - Same pin-out as DM8096 and DM74366 #### Schematic Diagram #### **Truth Table** | DISABLE INPUT | | INPUT | OUTPUT | | |---------------|-------|-------|--------|--| | DIS 1 | DIS 2 | INPUT | OUTPUT | | | .0 | 0 | 0 | 1 | | | 0 | 0 | 1 | 0 | | | . 0 | 1 | × | Hi-Z | | | 1 | 0 | × | Hi-Z | | | 1 | 1 1 | Ιx | Hi-7 | | X = Don't care Hi-Z = TRI-STATE mode #### **Connection Diagram** #### Typical Application #### DS3643, DS3673 Decoded Quad MOS Clock Drivers #### **General Description** The DS3643 and DS3673 are quad bipolar-to-MOS decoder/clock drivers with TTL/DTL compatible inputs. They are designed to provide high output current and voltage capabilities necessary for optimum driving of high capacitance N-channel MOS memory systems. The device features full decoding of input address lines from two inputs to one of four outputs. Also featured is the capability of expanding to three inputs to one of eight outputs with the use of the Expansion and Expansion inputs. Also included are clock and refresh inputs. The circuit was designed for driving large capacitive loads at high speeds and uses Schottky-clamped transistors. PNP transistors are used on all inputs, thereby minimizing input loading. The DS3643 has a 10 $\Omega$ damping resistor in series with each output to dampen transients caused by the fast switching output, while the DS3673 has a direct, low impedance output, for use with or without an external resistor. #### **Features** - TTL/DTL compatible inputs - Operates from standard bipolar and MOS supplies - PNP inputs minimize input loading - Full logic decoding for either two inputs to one of four outputs or three inputs to one of eight outputs - High voltage/current outputs - Input and output clamping diodes - Control logic optimized for use with MOS memory systems - Built-in damping resistors (DS3643) #### **Logic and Connection Diagrams** #### **Truth Table** | INPUTS | | | | OUTPUTS | | | | | | |--------|---------|-----------|-----------|----------------|----------------|-------|-------|-------|-------| | СГОСК | REFRESH | EXPANSION | EXPANSION | A <sub>2</sub> | A <sub>1</sub> | OUT 1 | OUT 2 | OUT 3 | OUT 4 | | 1 | х | × | × | × | × | 0 | 0 | 0 | 0 | | . 0 | 1 | × | × | × | × | 1 | 1 | 1 | 1 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 0 | 0 | 1 | 0 | 0 | 1 | . 0 | 1 | 0 | 0 | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 1 | × | × | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | × | × | 0 | 0 | 0 | 0 | | . 0 | 0 | 0 | 0 | × | × | 0 | 0 | 0 | 0 | X = don't care state ### National Semiconductor #### **Memory Support Circuits** #### DS16149/DS36149, DS16179/DS36179 Hex MOS Drivers #### **General Description** The DS16149/DS36149 and DS16179/DS36179 are Hex MOS drivers with outputs designed to drive large capacitive loads up to 500 pF associated with MOS memory systems. PNP input transistors are employed to reduce input currents allowing the large fan-out to these drivers needed in memory systems. The circuit has Schottky-clamped transistor logic for minimum propagation delay, and a disable control that places the outputs in the logic "1" state (see truth table). This is especially useful in MOS RAM applications where a set of address lines has to be in the logic "1" state during refresh. The DS1649/DS3649 has a 15 $\Omega$ resistor in series with the outputs to dampen transients caused by the fast- switching output. The DS1679/DS3679 has a direct low impedance output for use with or without an external resistor. #### **Features** - High speed capabilities - Typ 9 ns driving 50 pF - Typ 29 ns driving 500 pF - TRI-STATE outputs for data bussing - Built-in 15 $\Omega$ damping resistor (DS16149/DS36149) - Same pin-out as DM8096 and DM74366 #### **Schematic Diagram** \*DS16149/DS36149 only. #### **Connection Diagram** **Dual-In-Line Package** #### **Truth Table** | Γ | DISABLE INPUT | | INPUT | OUTPUT | | |---|---------------|-------|-------|--------|--| | Γ | DIS 1 | DIS 2 | INFOI | 001701 | | | Γ | .0 | 0 | 0 | 1 | | | | 0 | 0 | 1 | 0 | | | ١ | 0 | 1 | Х | 1, | | | | 1 | 0 | × | 1 | | | l | 1 | 1 | X | . 1 | | X = Don't care #### DS75322 Dual TTL-MOS Driver DS3622 Dual Fail-Safe TTL-MOS Driver #### **General Description** The DS75322 is a dual TTL-MOS high speed driver. The input structure of the device is TTL and DTL compatible. A common strobe input is provided for gating the outputs to the low state. The outputs provide high current and high voltage levels ideal for driving MOS circuits. The DS75322 specifically meets the requirements for driving N-channel RAMs where low power dissipation is desirable when the driver is in the low state. The DS3622 provides output fail-safe protection. Powering down V<sub>CC1</sub> activates the fail-safe circuit, forcing the outputs to the low state. The fail-safe feature eliminates output glitches that may occur in systems that power down V<sub>CC1</sub>. Functionally, the DS3622 and the DS75322 are identical. The DS75322, DS3622 require 2 external PNP transistors per package. The DS75322, DS3622 are characterized for operation from $0^{\circ}$ C to $+70^{\circ}$ C. The DS75322 and the DS3622 are ideal for driving the UPD411D, MM5280 and the MM5270 4k RAMs. #### **Features** - Dual positive-logic and TTL-MOS driver - TTL and DTL compatible inputs - High voltage/current outputs - Operates from standard bipolar and MOS supplies - High speed switching - Input and output clamping diodes - Separate driver address inputs with common strobe - VOH and VOL compatible with 4k RAMs and other popular MOS RAMs - No current (leakage only) when outputs are in low state (DS75322) - Outputs forced to low state with loss of V<sub>CC1</sub> (DS3622) #### **Connection Diagram** Positive Logic Y = AE Recommended PNP Transistors 2N5910, 2N5771 #### National Semiconductor #### **Memory Support Circuits** #### DS8T26A, DS8T26AM, DS8T28, DS8T28M 4-Bit Bidirectional Bus Transceivers #### **General Description** The DS8T26A, DS8T28 consists of 4 pairs of TRI-STATE® logic elements configured as quad bus drivers/ receivers along with separate buffered receiver enable and driver enable lines. This single IC quad transceiver design distinguishes the DS8T26A, DS8T28 from conventional multi-IC implementations. In addition, the DS8T26A, DS8T28's ultra high speed while driving heavy bus capacitance (300 pF) makes these devices particularly suitable for memory systems and bidirectional data buses. Both the driver and receiver gates have TRI-STATE outputs and low current PNP inputs. PNP inputs reduce input loading to 200 $\mu$ A maximum. #### **Features** - Inverting outputs in the DS8T26A - Non-inverting outputs in the DS8T28 - TRI-STATE outputs - Low current PNP inputs - Fast switching times (20 ns) - Advanced Schottky processing - Driver glitch free power up/down - Non-overlapping TRI-STATE #### **Logic and Connection Diagrams** ### Memory Support Circuits ADVANCE INFORMATION ## MM54C240/MM74C240 Inverting Outputs MM54C244/MM74C244 Non-Inverting Outputs Octal Buffers and Line Drivers with TRI-STATE® Outputs #### **General Description** These octal buffers and line drivers are monolithic complementary MOS (CMOS) integrated circuits with TRI-STATE® outputs. These outputs have been specially designed to drive highly capacitive loads such as busoriented systems. These devices have a fan-out of 6 low power Schottky loads. A high logic level on the output disable control input G makes the outputs go into the high impedance state. #### **Features** - Wide supply voltage range 3V to 15V - High noise immunity 0.45 VCC typ - Low power consumption - High capacitive load - TRI-STATE® outputs - Input protection - TTL compatibility - 20-pin dual-in-line package #### **Connection Diagrams** ### MM54C373/MM74C373 TRI-STATE® Octal D-Type Latch MM54C374/MM74C374 TRI-STATE® Octal D-Type Flip-Flop #### **General Description** The MM54C373/MM74C373, MM54C374/MM74C374 are integrated, complementary MOS (CMOS), 8-bit storage elements with TRI-STATE® outputs. These outputs have been specially designed to drive highly capacitive loads, such as one might find when driving a bus, and to have a fan-out of 1 when driving standard TTL. When a high logic level is applied to the OUTPUT DISABLE input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements. The MM54C373/MM74C373 is an 8-bit latch. When LATCH ENABLE is high the O outputs will follow the D inputs. When LATCH ENABLE goes low, data at the D inputs, which meets the set-up and hold time requirements, will be retained at the outputs until LATCH ENABLE returns high again. The MM54C374/MM74C374 is an 8-bit, D-type, positive-edge triggered flip-flop. Data at the D inputs, meeting the set-up and hold time requirements, is transferred to the $\,\Omega\,$ outputs on positive-going transitions of the CLOCK input. Both the MM54C373/MM74C373 and the MM54C374/MM74C374 are being assembled in 20-pin dual-in-line packages with 0.300" pin centers. #### **Features** ■ Wide supply voltage range 3.0V to 15V ■ High noise immunity 0.45 V<sub>CC</sub> typ Low power consumption ■ TTL compatibility fan-out of 1 driving standard TTL - Bus driving capability - TRI-STATE outputs - Eight storage elements in one package - Single CLOCK/LATCH ENABLE and OUTPUT DISABLE control inputs - 20-pin dual-in-line package with 0.300" centers takes half the board space of a 24-pin package #### **Connection Diagrams** #### MM54C373/MM74C373 Dual-In-Line Package #### MM54C374/MM74C374 Dual-In-Line Package Section 10 ### **Physical Dimensions** #### **Physical Dimensions** #### **PACKAGES** #### **Dual-In-Line Packages** - (N) Devices ordered with "N" suffix are supplied in molded dual-in-line package. Molding material is EPOXY B2, a highly reliable compound suitable for military as well as commercial temperature range applications. Lead material is Alloy 42 with a hot solder dipped surface to allow for ease of solderability. - (J) Devices ordered with the "J" suffix are supplied in a ceramic dual-in-line package. The body and lid of the package are made of ceramic. Hermeticity is accomplished through a high temperature sealing glass. Lead material is tin-plated knyar. - (D) Devices ordered with the "D" suffix are supplied in glass/metal dual-in-line package. The top and bottom of the package are gold-plated kovar. The side walls are glass, through which the leads extend forming a hermetic seal. The kovar leads may be either gold or tin-plated. - (Q) Devices ordered with the "Q" suffix are supplied in a glass/metal dual-in-line package with a round quartz window. Note: All dimensions expressed as $\frac{\text{inches}}{\text{(millimeters)}}$ NS Package D22B 22-Lead Cavity DIP (D) NS Package N18A 18-Lead Molded DIP (N) NS Package N20A 20-Lead Molded DIP (N) **National Semiconductor Corporation** 2900 Semiconductor Drive Santa Clara, California 95051 Tel: (408) 737-5000 TWX: (910) 339-9240 **National Semiconductor** District Sales Office 345 Wilson Avenue, Suite 404 Downsview, Ontario M3H 5W1 Tel: (416) 635-7260 Electronica NSC de Mexico SA Helgel No. 153-204 Mexico 5 D.F. Mexico Tel: (905) 531-1689, 531-0659 NS Electronics Do Brasil Avada Brigadeiro Faira Lima 844 11 Andar Conjunto 1140 Sao Paulo, Brasil Telex: 1121008 CABINE SAO PAULO National Semiconductor GmbH Elsenheimerstrasse 61/II 8000 Munchen 21 West Germany Tel: (089/9) 576091 Telex: 522772 National Semiconductor (UK) Ltd. 301 Harpur Centre Horne Lane Bedford MK40 1TR United Kingdom Tel: 0234-47147 National Semiconductor Benelux Ave. Charles Quint 545 1080 Brussels Tel. (02) 4661807 Telex: 61007 National Semiconductor (UK) Ltd. 1. Bianco Lunos Alle DK-1868 Copenhagen V Tel: (01) 213211 Telex: 15179 **National Semiconductor** Expansion 10000 28 Rue de la Redoute 92 260 Fontenay-aux-Roses Tel: (01) 660-8140 Telex: 250956 National Semiconductor S.p.A. Via Solferino 19 20121 Milano Italy Tel: (02) 345-2046/7/8/9 Telex 332835 National Semiconductor AB 12702 Skarholmen Sweden Tel: (08) 970190 Telex: 10731 **National Semiconductor** Calle Nunez Morgado 9 Esc. Dcha. 1-A Madrid 16 Tel: (01) 733-2954/733-2958 Telex: 46133 National Semiconductor Switzerland Alte Winterthurerstrasse 53 Postfach 567 CH-8304 Wallisellen-Zurich Tel: (01) 830-2727 Telex: 59000 NS Japan K. K. POB4152 Shinjuku Center Building 1-25-1 Nishishinjuku, Shinjuku-ku Tokyo 160, Japan Tel: (03) 349-0811 TWX: 232-2015 NSCJ-J National Semiconductor (Hong Kong) Ltd. Cheung Kong Electronic Bldg. 4 Hing Yip Street Kwun Tong Kowloon, Hong Kong Tel: 3-899235 Telex: 43866 NSEHK HX Cable: NATSEMI HX NS Electronics Pty. Ltd. Cnr. Stud Rd. & Mtn. Highway Bayswater, Victoria 3153 Tel: 03-729-6333 Telex: 32096 National Semiconductor (Pty.) Ltd. 9th Floor Pub Building, Devonshire Wing Singapore 0923 Tel: 7379338/7379339 Telex: NAT SEMI RS 21402 National Semiconductor (Taiwan) Lake P.O.Box 68-332 Taipei 3rd Flr. Apollo Bldg.No. 281-7 Chung Shiao E. Rd., Sec. 4 Tel: 7310393-4, 7310465-6 Telex: 22837 NSTW Cable: NSTW TAIPEI National Semiconductor (Hong Kong) Lt. Korea Liaison Office 6th Floor, Kunwon Bldg. 1-2 Mookjung-Dong Choong-Ku, Seoul C.P.O.Box 7941 Seoul Tel: 267-9473 Telex: K24942