HCR CORPORATION P/N: 348-00342 REV.A F U N C T I O N A L D E F I N I T I O N TITLE SCSI INTERFACE CHIP July 3,0, 1982 This document and information herein is the property of NCR CORPOPATION and all unauthorized use and reproduction is prohibited. Copyright C 1982 by NCR Corporation, Dayton, Ohio, U.S.A. All rights reserved. Printed in U.S.A. Confidential, Unpublished Property of NCR Corporation. # TABLE OF CONTENTS | 7 | ٠, | ) | 7 | N | T | י ר | ותו | 10 | . T | T | ΠN | 1 | | _ | _ | | | _ | ٠. | | | _ | _ | | _ | | _ | _ | _ | _ | • | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | 1-1 | |---|-----|--------|------|----|------------|----------|--------------|----------|----------|----------|------------|-----|-----|----------|-----|----------|-----|----|----------|-----|----------|------|------------|---|---|-----|---------|-----|------|-------------|---|---|------|-----|---|-------|---|---|---|---|-----|---|-------------------| | • | • • | • | 0 | | <b>D</b> ( | יי<br>יי | | -<br>- | • | • | | • | | • | ٠ | | • | • | • | | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 1-1 | | 7 | • 1 | | ~ | 0 | K / | | | 5 | | _ | • | • | | • | • | - | • | • | • | | • | • | • | ١ | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 1-1<br>1-1 | | Ţ | • 4 | - | 6 | 2 | N E | : * | ( <b>A</b> ) | _ | U | Ξ. | 2 C | , X | 1 | 2 | 1 | U | 4 | | • | | • | • | • | ) | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 1-1 | | 2 | . ( | ) | I | N | Pl | J T | 1 | عد | ΙT | PI | u 1 | 1 | s | 16 | N | A | LS | | | | • | | | | | | • | | • | • | • | | | • | | | | | | | | | 2-1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | 5 | . ; | , | Š | ī | G N | 4 4 | 1 | r | 1 F | 5 | ΤN | ΙŢ | Ť | Ir | ١N | ς | • | • | • | | • | • | | | • | • | • | • | - | • | | • | • | • | - | • | • | • | • | | | | 2-1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 2-5 | | ۷ | • : | , | 2 | - | 1 | - : | 30. | | . ~ | Ť. | ΤÀ | | , | ر د<br>د | 1 N | 'n | i T | T | ינ<br>אר | ç | <b>.</b> | | • | , | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 2-5 | | | - | • | - | • | <u> </u> | | | | | • | C 4 | . ~ | | ٠. | ,,, | 0 | - ^ | | T A | - | 4 - | • | •<br>• | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | . 2-5 | | | 5 | • | . 3 | • | ۷ | 1 | . ~ | ۳ ر<br> | <i>)</i> | _ ; | 2 1 | . 6 | 7 | AL | | K | = 4 | U. | TK | 2 | n c | .n | 12 | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | | | | • | ٠. | د . | • | خ | L | JU | 1 } | Ü | ı | 3 | 7 | 6 | N A | | 1 | KE | Q1 | J | K | Er | 16 | N i | 2 | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 2-5 | | 3 | • ( | ) | 8 | L | 0 ( | : × | ( | 0 1 | Ä | G | R A | Н | | | • | | • | • | • | | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 3-1 | | 4 | . ( | 3 | R | E | G] | [ 5 | T | ER | 2 \$ | | | • | | • | • | | • | • | ٠ | | • | • | • | , | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | , . | • | 4-1 | | 4 | . 1 | L | R | Ε | 6 | S | T | EF | ₹ | 51 | u t | M | A | RY | 1 | | ٠ | | • | | • | | • | • | | • | ٠ | • | • | | • | • | | • | • | • | | • | ٠ | | , | | 4-2 | | 4 | . 2 | 2 | R | Ε | 6 | I S | T | ĒÆ | ₹ | D | E F | : [ | N | 11 | ΓI | | Y S | | | | • | | | , | • | • | • | • | • | | • | | • | • | • | • | • | • | • | | | | 4-2<br>4-3 | | | 4 | | . 2 | | 1 | ב | À | -<br>T 4 | 1 | R | ΕG | ï | S | TE | R | | | _ | | | | • | | | • | | • | | | • | • | | • | ٠ | • | ٠ | | | | • | , | • | 4-3 | | | 4 | | . 2 | | 2 | Č | : n | MÞ | 1 A | N | ם<br>ם | R | E | 61 | 5 | T | Eβ | | Ī | | • | • | • | | • | | • | | | • | • | ٠ | | | • | | _ | | • | • | | • | 4-3 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 4-3 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 4-4 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 4-4 | | | _ | T 4 | 2 | • | 2 | 1 | . 0 | ^ 4 | | - | м г<br>Т ( | · • | · E | ים | | , , | J., | • | - | . • | - | , , | <b>-</b> - | • | | • , | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 44 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | , , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 4-10 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 4-10 | | | • | † 4 | . Z | • | 10 | 3 | I | K J | N | 2 | F | R | • | CI | JU | N | 1 5 | R | | | • | • | • | ) | • | ٠ | • | • | • | • | • | • | • | • | • | • | • | • | ٠ | • | | • | 4-12 | | 5 | • ( | ) | C | | M | 4, | N | 05 | 5 | | • | • | ı | • | • | | • | | | | • | • | | , | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | | • | 5-1 | | 5 | • : | L | C | 0 | M | H J | N | ٥ | F | C | RI | ٩À | T | | • | | • | ٠ | | | • | | | , | • | • | • | • | • | | | • | • | • | | | • | • | • | | , . | • | 5-1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 5-2 | | 5 | | 3 | I | N | ١V. | AI | I | ם | C | | H I | M A | N | 0.5 | 2 | | • | | • | , | • | | | | | | • | | | | • | | | | | • | | • | | | | • | 5-2 | | 5 | | 4 | C | | H | M | N | Ð | S | u. | X) | M A | R | Υ | | | | | | | | · | | | | | | | • | • | • | | • | | | | | • | ٠ | • | | | 5-4 | | 5 | _ 1 | 5 | Č | | M | M | NA | n | 0 | F | F | tΝ | ΙŢ | T | 10 | N | ς . | Ĭ | • | | _ | • | | | | • | • | • | • | | • | • | • | • | • | | • | • | • | • | | _ | 5-5 | | _ | - 1 | 5. | , F, | | 1 | , | Н | Ī | ຼັ | 9 | ء ۽ | ?= | Ŧ | • • | | | _ | _ | | • | • | • | • | | - | • | • | • | • | • | • | _ | • | • | • | - | • | _ | - | _ | | - | 5-5 | | | | ,<br>5 | . s | • | • | , | ) T | 51 | | ,<br>M | N | | + | | • | | • | - | • | | • | | • | • | • | • | - | | | | • | • | • | - | - | • | • | - | | • | | - | 5-5 | | | , | ,<br>5 | <br> | • | 2 | | ) L | ر<br>110 | | 144 | , 7 ( | | • • | | • | | • | • | ٠ | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 5-5 | | | ٠ | ,<br>- | - | • | , 3 | 1 | - M | <b>.</b> | ے د | <b>.</b> | ٠. | • | • | • | • | , | • | • | • | • | • | • | • | • | • | • | • | • | • | ٠ | • | • | • | • | • | • | • | • | • | • | • | • | 7-7 | | | • | ،<br>د | . 2 | • | - | , | 3 5 | | A<br> | | 7 | | _ | • | • | <b>.</b> | • | • | • | , | • | • | • | • | • | . • | ٠ | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 5-5<br>5-6<br>5-7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 5-7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 5-7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 5-9 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 5-9 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 5-10 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 5-11 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 5-12 | | | | | | | | | T | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | 5-14 | | | | Ō | • : | 5, | 1 | 4 | T | R. | AN | 15 | ۶ | EŞ | ₹ | Ρ. | A C | ) | | ٠ | • | • | • | • | | • | • | • | • | • | • | • | ż | • | _• | • | | • | | • | • | • | , | • | 5 - | | | | | | | | | • | | | 7 | | . 1 | 200 | | # | | 30 | 72 | 1 | | - | * *5 | <b>A</b> | 薦 | | | 40 (40) | , w | 73 / | <b>. 77</b> | | | 5000 | 7 0 | 1 | A55.5 | | | ĸ | | 3 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 2<br>82/07/24 | ?<br>& | |-----|---------------|----------|------------|------------------------|-------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------|-----|-----------|-----|---------------------|---------------|----------------|-------------------------|-----|-----|-----|------|---|----|----|------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|----|-----|-----|---|---|---|---|-----|---|---|---------------|--------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 6.0 | ) | BU | IS | I | N. | I | I | A | T | ED | ) | F | 4 | 10 | T: | | N. | S | | • | • | • | • | | • | • | • | • | | • | • | • | • | • | | • | • | ٠ | ٠ | • | • | , | . 6- | - | | 6.1 | . : | SE | L | EC | T. | I ( | NC | | | • | | • | • | • | • | • | | • | • | • | • | • | • | | • | • | • | • | | • | • | • | • | • | | • | • | • | • | • | • | | . 6- | | | 6.2 | : ! | RE | 21 | EL | Ξ( | Ci | ΓI | 0 | N | | | • | • | • | • | • | , | • | • | • | • | • | • | | • | • | • | • | | • | • | • | • | • | | • | • | • | • | • | • | • | 6- | -1 | | 7.0 | 1 | e Y | <b>T</b> ! | F R | N. | ΔI | | C | H | T P | , | T | T | 4 T | N | 2 | | | _ | | | | _ | | . <u>.</u> | _ | | _ | | _ | _ | | | | | _ | | _ | _ | | | | . 7- | - 1 | | 7.1 | | m I | c | RI | P | RI | -<br>10 | Č | F | <u>.</u> . | : 0 | R | - ' | ĹΝ | T | FR | ۶ | Δí | F | • | | • | • | | • | • | • | • | | - | • | • | • | _ | | • | • | • | • | _ | • | | 7- | -1 | | 7 | | 1. | 1 | C | L | K | - | • | _ | ٠. | | | | | | | • | _ ` | _ | | | | | | • | | • | | | | • | | | | | • | | | | | | | 7- | -1 | | 7 | | 1. | 2 | R | E | SI | ΞT | • | • | | | | | | | • | | • | | • | | | | | • | | • | • | , | • | • | • | | • | | • | • | • | • | • | • | | . 7- | -2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | . 7- | | | 7 | <b>,</b> | 1. | 4 | H | P | U | R | E | A | C | | | • | • | | • | | • | • | • | • | • | | | • | • | • | • | | • | • | • | • | • | | • | • | • | • | • | • | | . 7- | -4 | | 7 | • | 1. | 5 | D | H. | A | ¥ | R | I | TE | | | | | • | | , | • | • | | , | • | | | • | • | • | | , | • | • | • | • | | , . | • | • | • | • | • | • | | . 7- | -5 | | 7 | | 1. | 6 | 0 | M | A | R | E | À. | C | | • | | | • | • | , | • | • | • | • | • | • | | • | • | • | • | , | • | • | • | • | | , | • | • | • | • | • | • | | . 7- | -6 | | 7 | • | 1. | 7 | I | N | T | ER | R | U | PT | | | | | • | • | | • | • | • | | • | • | | • | • | • | | , | • | • | • | • | • | , | • | • | • | • | • | • | , | . 7- | -7 | | 7.2 | | S A | 12 | I | I | Ν, | re | R | ۶ | AC | E | | 4 | • | • | • | | • | • | • | • | • | • | | • | • | • | • | | | • | • | • | • | , , | • | • | • | • | • | • | , | • {- | - 8 | | 7 | • | 2. | 1 | S | E | L | EC | T | I | CN | l | ( | I) | ١I | T | IA | T | 0 F | ( ) | | | • | • | | • | • | • | • | , | • | • | • | • | • | , | • | • | • | • | • | • | | . 7- | -8 | | 7 | | 2. | 2 | S | E | L | EC | T | I | CN | i | ( | T | L R | 6 | E 1 | , ) | | • | • | • | • | • | | • | • | • | • | , | • | • | • | • | • | , | • | • | ٠ | • | • | • | | 7-1 | u | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | _ | | 7 | • | 2. | 7 | 1 | N | FI | 38 | M | A | TI | 0 | N | 1 | R | A | Y S | F | EF | 1 | PH | 1 A | S | E | 01 | UT | P | JŢ | ( | I. | N I | T | IA | TO | R) | | | • | • | • | • | • | | 7-2 | | | | | | | | | | _ | | | | - | | | | | _ | | | | | | | _ | | | | | | | | | | | | | | | - | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | 7-2 | 26 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | 36 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | • | ۷. | 1 | ۷ | 8 | u: | 7 | K | E | LE | : A | ٤. | E | ۲ | K | 0 1 | 1 | Ţľ | • | UF | (M | A | ı | U | N | P | A P | 2 5 | • | ( ) | A | × 6 | EI | } | | • | • | • | • | • | • | • | . 7-3 | 31 | | 8.0 | } | IN | T | ER | N. | A | L | H | A | 20 | ) W | A | RE | | F | LA | G | \$ | A | NC | ) | C | ON | T | R O | L | S | • | | • | • | • | • | • | , , | • | • | • | • | • | • | | . 8- | -1 | | 8.1 | | FL | A. | 62 | ; | | | • | • | • | • | • | , | 8 | • | • | , | • | • | • | • | • | | | • | • | • | • | • | • | • | • | • | • | , . | • | • | • | | • | • | | . 8- | - Î | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | . 8- | | | 8 | 3. | 1. | 2 | S | Ε | L | EC | T | Ε | C | Ĺ | À | T | H | | • | , | • | • | • | • | • | • | | • | • | • | • | , | • | • | • | • | • | , | • | • | • | • | • | • | | . 8- | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | . 6 | 3. | 1. | 4 | P | Ή | A: | S E | : | C | H٨ | N | G | Ε | | | • | , | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | . 8- | - ] | | 8 | • | 1. | .5 | I | N | T | ER | R | U | FT | | S | E | ٤¥ | I | CE | ; | C | ) M | PΙ | . Ξ | T | E | | • | • | • | • | • | • | • | • | • | • | , | • | • | • | • | • | • | • | . 8< | -2 | | ٤ | 3. | 1. | 6 | 1 | Ŗ | Al | N S | F | Ε | R | P | • | D | 8 | I | Ţ | | • | • | • | • | • | • | | • | • | • | 9 | | • | • | • | • | • | | • | • | • | • | • | • | • | 8- | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | _ | | | | | | • | • | • | • | | • | • | • | • | • | • | • | • | • | ,• | | • | • | • | • | • | • | • | . 8= | | | 8.2 | • | HA | XX. | | • • • | | _ | _ | _ | • • • | | | U | 9 | E | כנ | D | Ε. | \$ | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | , 8- | | | | | ٤. | 7 | | I | - | - | | | | | | 4 | • | • | • | ı | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • 8- | | | _ | _ | 2. | | | _ | | | | | 7 5 | : 1 | | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 8- | | | - | • | 2.<br>2. | _ | - | T | | - | • | | ٠ | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | . 8= | - | | - | | 2. | | | | | | | | | | • | _ ' | • = | • | • | • | • | • | • | | • | • | | • | • | • | • | ) | • | • | • | • | • | , | • | • | • | • | • | • | • | . 8= | _ | | • | 3 • | ٠ - | | | , [1 | • | | ٠ | • | ۰. | • • | _ | _ | Г | | | | • | • | • | • | • | • | | • | • | • | • | ) | • | • | • | • | • | • | • | • | • | • | • | • | , | • 0- | ~ 3 | | 9.0 | • | Cŀ | 4I | P | F | U | NC | T | I | ۲3 | i A | L | ł | L | C | W C | H | A | R T | S | | • | • | | • | • | • | • | ) | • | • | • | • | • | • | • | • | • | • | • | • | 1 | • 9- | - 1 | | APF | <b>&gt;</b> = | NΓ | 3 T | Y | Á | | - | 11 | ۲ | FE | 2 | N | υ. | r = | ς. | , | N | D | ء | 111 | ח | ۶ | įŦ | N | F < | | _ | | | | _ | _ | - | | | _ | _ | _ | _ | _ | _ | | | 41 | | | | | | | | | | | | | | | | • | | | | | | | | _ | | | | | • | • | , | • | • | • | • | • | • | • | • | • | • | • | • | • | | | | A1 | . 0 | Ĺ | 12 | EF | ţ | NI | דט | E | 2 | Å | N | C | ( | j U | I | DE | : L | IÌ | ŧΕ | 5 | | • | • | | • | • | • | • | ) | • | • | • | • | • | • | • | • | • | • | • | • | , | . Al- | -1 | | APS | PE | N E | Ι | X PARAGRAPHICAL STATES | 8 | | Transfer and | T TO STANK OF THE PARTY | | C. W. C. | | A COMPANY | L | THE PERSON NAMED IN | O. P. LANDENS | E PARTIE STATE | A STATE OF THE PARTY OF | | | N | というと | | | C | | | The state of s | | • | THE PARTY OF P | | DAY BUT | | では、 | | | | | | アート | | | • 8 | 81 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 8 | 2/07/ | 3<br>124 | |-------|----|------------|----------|-----|------|-----|-------|-----|-----|----|------------|------------|-----|-----|------------|----|----|-----|-------|---|-----|------|-----|---|---|---|---|---|---|---|---|---|----|---|---|-------|----------| | B1.0 | IN | 11 | I | AL | I | Z۸ | 11 | 0 | N | Αí | <b>-</b> T | EF | ₹ : | PC | ) <b> </b> | ER | -( | J P | , ( | R | RE | ES | ΕT | | • | • | • | • | • | • | • | • | • | • | • | į | 3 . | | 82.0 | IN | 17 | I | A T | 0 | R . | RO | L | ٤ | | • | • | | • | • | • | , | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | E | 32 | | 83.0 | TA | R | E | T | R | OL | E | | • | • | • | • | • | • | • | • | , | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 5 | 33-1 | | APPEN | DI | X | С | - | • 1 | us | EF | ₹ | IN | T | ER | RL | JP | T | S | ER | ۷ | I C | E | R | 341 | r II | NES | i | • | • | • | • | • | • | • | • | • | • | • | | CI | | C1.0 | us | EF | 2 | I١ | I T | E R | Ri | j P | T | S | ΕR | <b>V</b> ] | C | Ε | R | OU | T | ΙN | ES | ; | • | • | ٠ | • | • | • | • | • | • | • | • | • | • | • | • | C | :1-1 | | c2.0 | IN | TE | R | RL | P | T | St | JH | m A | R' | <b>Y</b> | • | • | • | • | • | , | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | ( | 2-1 | | C3O | UŠ | E | ₹ | 0 1 | S | c c | in i | ŧΕ | C 7 | Έ( | ס | IS | 8 | | • | • | | • | • | • | • | | • | • | • | • | • | • | ٠ | • | • | • | • | • | • | ( | 3-1 | | C4.0 | US | EF | <b>}</b> | C ( | אנ | N E | C | ΓE | 0 | A: | S | T A | \R | G E | T | I | 25 | 2 | | • | • | • | • | • | • | • | • | • | • | • | • | • | ٠. | • | • | d | 4-1 | | C5.0 | us | E | ₹ | C ( | IN. | N E | CI | E | D | A: | S | ΙÌ | ΙI | T 1 | A | TO | R | I | : 2 : | ₹ | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | ( | :5-1 | | APPEN | DI | X | ם | • | • | sı | JG ( | SU | E S | T | ED | i | Αŀ | RE | ) W | AR | ε | I | רא: | E | RF, | A C | Ε | • | • | • | • | • | • | • | • | • | • | • | • | | D-I | | 01.0 | MI | C | ₹ 6 | PF | 20 | CE | : 2 : | S 0 | R | I | ΝT | Εş | ₹ F | A C | Έ | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | ( | )1-1 | | 02.0 | S | <b>5</b> : | [ | IN | ł T. | ER | l F | A C | ٤ | | ٠ | | • | | | • | | • | | | | | • | | | | | | | | | | • | | • | | 2-1 | # (FOR INFORMATION ONLY, NOT FOR PRODUCTION USE) 1.0 INTRODUCTION 1.0 INTRODUCTION #### 1.1 PLRPGSE The purpose of this document is to functionally define the SCSI Interface Chip. The principal sections of this document contain the functional definition information. Helpful user information is provided in the appendices. This document assumes that the reader is knowledgeable of the SCSI bus specification and terminology. #### 1.2 GENERAL DESCRIPTION The SCSI Interface Chip is designed to interface a variety of microprocessors to the Small Computer System Interface (SCSI) bus. The chip is housed in a 48-pin dual-in-line package. Below is a list of important features. - o Efficient SCSI bus utilization. - o Significant circuitry reduction. - o Initiator and target roles. - o Arbitration multiple hosts and concurrent I/O. - o Parity generation. - o Optional parity checking. - o DMA or programmed I/O transfers. - o Programmable selection and reselection timeouts. - o Internal transfer counter. - o Operates with either single-ended or differential drivers/receivers. | F | U | H | C | T | IO | N | A | L | | 0 | E | F | I | N | I | Ţ | I | CN | |---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|---|---|----| | S | C | S | I | | IN | T | Ε | R | F | A | C | ٤ | | C | H | I | P | | | | | | | | | | | | | | | | | | | | | | #### 2.0 INPUT/OUTPUT SIGNALS # 2.0 INPUT/DUTPUT SIGNALS The SCSI Interface Chip will be packaged in a 48-pin dual-in-line package. A signal summary list, signal definitions, and electrical requirements are included in this section. Note that a slash (/) following a signal name indicates that the signal is asserted in the low voltage state (active low). # 2.1 SIGNAL SUMMARY | Microprocessor<br>Side | 5051<br><u>51de</u> | Others | |-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------| | CLK<br>RESET<br>DO-D7<br>INT<br>WR/<br>RD/<br>CS/<br>AO-A3<br>DREQ<br>DACK/ | IDO/-ID2/ DBO-DB7,DBP BSYIN BSYDUT SELIN SELDUT ATN ACK REQ MSG C/D I/D IGS TGS DBEN/ ARB | Y CC<br>G ND | # 2.2 SIGNAL DEFINITIONS # Microprocessor\_Side | Name | I/O | Description | |------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | I | Symmetrical square wave signal which generates internal chip timing. Maximum frequency is 10MHz. Highest performance is attained by operation at maximum frequency. | # 2.0 INPUT/OUTPUT SIGNALS 2.2 SIGNAL DEFINITIONS | RESET | I | Reset input. When high, this signal forces the chip into a reset state. All current operations are terminated. Internal storage elements are cleared and self-diagnostics are performed. | |-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00-07 | I/O | Active High Data Bus to be connected to the microprocessor data bus. | | INT | 0 | Interrupt request to microprocessor, set high for request and cleared when the chip is reset or the Interrupt Register 1s read. | | WR/ | I | Write pulse which strobes data into the selected register. | | RD/ | I | Read pulse which strobes the selected register onto the microprocessor data bus. | | cs/ | | Chip select input. When low, this signal enables reading from or writing to the selected register. | | EA-DA | | Address inputs to be connected to five microprocessor address bus signals. These signals select which internal register will be read or written when RD/ or WR/ occur. | | DREQ | <b>a</b> · | Data request. When high, this signal indicates that the internal data register has a byte to transfer (when inputting from SCSI) or needs a byte to transfer (when outputting to SCSI). This signal becomes active only if the DMA mode bit in the command register is on. It is cleared when DACK/ becomes active. | | DACK/ | I | Data Acknowledge. When low, this signal resets DREQ and selects the data register for input or output. DACK/ acts as a chip select for the data register when in DMA mode. | # SCSI Eus Side | Name | I/O | Description | |------|-----|-------------| | | | | IDO/-ID2/ I These signals determine the three-bit code of # 2.0 INPUT/OUTPUT SIGNALS 2.2 SIGNAL DEFINITIONS | • | | the SCSI bus ID assigned to the chip. These signals are internally pulled up. Therefore, switches to GND can be connected directly to these inputs without external pull-up resistors. | |-----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D80-7,08P | 1/0 | Active High Data Bus to be connected to the SCSI drivers and receivers. | | BSYIN | I | When high, this signal indicates to the chip that the SCSI BSY signal is active. | | BSYOUT | 0 | When high, the chip is asserting the BSY signal to the SCSI bus. | | SELIN | I | When high, this signal indicates to the chip that the SCSI SEL signal is active. | | SELOUT | 0 | When high, the chip is asserting the SEL signal to the SCSI bus. | | ATN | I/O | Initiator Role: The chip asserts this significant when the microprocessor requests ATTENTION condition or a parity error is detected in a byte received from the SCSI | SCSI Bus. ACK I/O Initiator Role: The chip asserts this signal in response to REQ for a byte transfer on the SCSI bus. Target Role: This signal is an input which, when active, indicates a response to the REQ bus. signal. REQ Initiator Role: This signal is an 1/0 which, when active, indicates that the Target is requesting a byte transfer on the SCSI bus. Target Role: Asserted by the chip to request a byte transfer on the SCSI bus. Target Role: This signal is an input which indicates the state of the ATN signal on the MS6,C/0,I/0 I/0 Initiator Role: These signals are inouts which indicate the current SCSI bus phase. Target Role: The chip drives these signa to determine the bus phase. SCSI INTERFACE CHIP P/N: 346-0010342 Rev.A | 2. | 0 | I | ٩P | UT | 70 | UT | PU | T | SI | GNALS | |----|---|---|----|----|----|----|----|----|----|-------| | 2. | 2 | S | 16 | NA | L | DÉ | FI | ΝI | Ti | ONS. | | IGS | 0 | Initiator Group Select. When high, this | |-----|---|---------------------------------------------| | | | signal indicates to the SCSI drivers and | | | | receivers that the chip is operating in the | | | | Initiator Role. Its purpose is to enable | | | • | drivers for ATN and ACK and receivers for | | | | REQ, MSG, C/D, and I/O. | TGS 0 Target Group Select. When high, this signal indicates to the SCSI drivers and receivers that the chip is operating in the Target Role. Its purpose is to enable drivers for REQ, MSG, C/D, and I/O and receivers for ATN and ACK. DBEN/ D Data Bus Enable. When low, this signal directly enables the SCSI Data Bus drivers. ARB 0 Arbitration Phase. When active (high), this signal enables the external circultry to place the I.D. bit on the SCSI bus for the arbitration phase. See Appendix D for suggested implementation. ## Others Name I/O Description Vcc +5V input. GND Signal reference input. 2.0 INPUT/OUTPUT SIGNALS # 2.3 ELECTRICAL CHARACTERISTICS # 2.3 ELECTRICAL CHARACTERISTICS # 2.3.1 OPERATING CONDITIONS | | | | ain. | max. | etiau | |------------------------------------------------|---------------------------|----|----------|-------|----------| | Supply Voltage | | | 4.75 | 5.25 | | | Supply Current<br>Ambient Free Air Temperature | | TA | TBD<br>5 | 70 | m a<br>C | | 2.3.2 INPUT SIGNAL REQUIREMEN | ITS | | | | | | Parameter | Conditions | ٠ | min. | Max. | units | | High-level Input, VIH | | | 2.0 | 5.75 | voits | | Low-level input, VIL | | | -0.7 | 9.8 | voits | | High-level Input<br>Current, iIH | VIH=5.25v | | | 10.0 | u a | | Low-level Input<br>Current, iIL | VIL=OV | | | -10.0 | ua | | 2.3.3 OUTPUT SIGNAL REQUIREME | ENTS | | | | | | All signals except DBEN/, IGS | and TGS | | | | | | Parameter | Conditions | | min | 2221 | units | | High-level Output<br>Voltage, VOH | VDD=4.75V<br>IDH=-400UA | - | 2.4 | | volts | | Low-level Output<br>Voltage, VOL | VDD=4.75V<br>ICL=2.0mA | • | | 3.4 | voits | | DBEN/, IGS, and TGS Signals | | | | | | | Parameter | Conditions | | zio. | 34X. | units | | High-level Gutput<br>Voltage, VOH | VOD=4.75 V&<br>IOH=-400uA | | 2.4 | | volts | FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 2.0 INPUT/OUTPUT SIGNALS 2.3.3 OUTPUT SIGNAL REQUIREMENTS Low-level Output Voltage, VOL VDD=4.75V2 IOL=4.0mA 0.4 voits 3.0 BLOCK DIAGRAM # 3.0 BLOCK DIAGRAM | ۶ | U | N | C | T | I | | N | A | L | | D | Ξ | F | I. | N | I | Ţ | I | ľ | |---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|---|---|---|---|---| | S | C | S | Ι | | I | N | T | Ē | R | F | Δ | C | Ε | | C | Н | Ι | P | | SI INTERFACE CHIP P/N: 348-0010342 Rev.A 4.0 REGISIERS The SCSI interface chip is controlled by reading and writing registers provided inside the chip. These registers are read (written) by activating CS/ with an address on A4-AO and then issuing a RD/ (WR/) pulse. They can be made to appear to a microprocessor as standard I/O ports or memory-mapped I/O ports depending on the external circuitry that controls CS/. This section includes a summary that lists each register and ltg address. It also includes definitions for each register. 4.0 REGISTERS 4.1 REGISTER SUMMARY # 4.1 REGISIER\_SUMMARY NGTE: All locations labeled "Not Used" above are invalid for reading or writing. Any attempt to read or write these locations will not affect the operation of the chip. Writes will be ignored and reads may put garbage on the data bus. 4.0 REGISTERS 4.2 REGISTER DEFINITIONS # 4.2 REGISTER DEFINITIONS ## 4.2.1 DATA REGISTER This eight bit register is used to transfer SCSI Command, Data, Status, and Message Phase bytes between the microprocessor data bus and the SCSI bus. In Non-DMA mode, the microprocessor reads from (writes to ) the Data Register by activating CS/ with A4-A0 = 00000 and issuing a RD/ (WR/) pulse. A bit has been included in the Auxiliary Status Register to indicate when the Data Register is full. In DMA mode, the DMA logic reads from (writes to) the Data Register by responding to DREQ with DACK/ and issuing a RD/ (WR/) pulse. The SCSI bus reads from or writes to the Data Register when the chip is connected as an Initiator of Target and the bus is in one of the Information Transfer Phases. #### 4.2.2 COMMAND REGISTER The Command Register is an 8-bit register used to give commands to the SCSI interface chip. The microprocessor can write to (read from) the Command Register by activating CS/ with A4-A0 = 00001 and issuing a WR/ (RD/) puise. Writing to the Command Register causes the chip to execute the command that is written. The Command Register can be read to determine what interrupting command was written last; the chip never alters the contents of the Command Register unless the chip is reset. Immediate commands are not stored. The contents of the Command Register are defined in Section 5.0, Commands. ## 4.2.3 CONTROL REGISTER This eight bit read/write register is used for enabling certain modes of operation for the SCSI interface chip. The microprocessor reads from (writes to) the Control Register by activating CS/ with A4-A0 = 00010 and issuing a RD/ (WR/) pulse. 4.2.3 CONTROL REGISTER Bit 2 Parity Enable When the Parity Enable bit is a \*1\*, the chip generates and checks parity on all transfers on the SCSI bus. When the Parity Enable bit is a \*0\*, the chip generates, but does not check parity on bus transfers. Bit 1 Reselect Enable When this bit is a \*1\*, the chip will respond to any attempt by a Target to reselect it. When the bit is a \*0\*, the chip will ignore all attempts to reselect it. Bit O Select Enable When this bit is a #1# the chip will respond to attempts to select it as a Target. When it is a #0#, the chip will ignore all selections. Note: After being reset and completing self-diagnostics, the Control Register will contain all zeroes. #### 4.2.4 DESTINATION ID REGISTER The Destination ID Register is an 8-bit register that is used to program the SCSI bus address of the destination device prior to issuing a SELECT or RESELECT command to the chip. Bits 0-2 specify the address, and bits 3-7 are always zeroes. The ID register can be either written or read. It is written (read) by activating CS/ with A4-A0 = 00110 and then pulsing WR/ (RD/). #### 4.2.5 AUXILIARY STATUS REGISTER The Auxiliary Status Register is an 8-bit, read-only register that contains bits that indicate the status of important operational conditions within the chip. Some of the bits in the register are needed to determine reasons for interrup 4.2.5 AUXILIARY STATUS REGISTER Therefore, the Auxiliary Status Register should always be read prior to reading the Interrupt Register when servicing interrupts. After the Interrupt Register is read, the Auxiliary Status Register bits needed to service the interrupt may change. The Auxiliary Status Register is read by activating CS/ with A4-A0 = GG100 and then pulsing RD/. The individual bits of the Auxiliary Status Register are defined below. Bit 7 Data Register Full This bit indicates the status of the Data Register and must be monitored by the microprocessor during non-DMA mode commands that use the DATA Register. When the DMA Mode bit in the command register is off (0) and the command being executed is one of the SEND, RECEIVE, or TRANSFER INFO commands, data 15 transferred to (from) the chip by writing (reading) the Data Register. Data Register Full is set on (1) when data is written and turned off (0) when data is read. Therefore, Data Register Full should be on before taking data from the chip and off when sending data to the chip. The Data Register Full bit is always reset (to 0) at the time an interrupting type command is loaded into the Command Register in order to initialize it. Therefore, when issuing such commands, the Command Register should be loaded prior to monitoring hata Register Full and loading the Data 4.2.5 AUXILIARY STATUS REGISTER Register. Bit 6 Parity Error When on (1), this bit indicates that the chip has detected a parity error on a byte of data received over the SCSI bus. It can be set when the chip is executing one of the RECEIVE commands or the TRANSFER INFO command (when the transfer is an input). The Parity Error bit is reset whenever the Interrupt Register is read. Bit 3-5 I/O, C/D, MSG These bits indicate the status of the SCSI I/O, C/D, and MSG signals at the time the last REQ signal was received. They define the information phase type being requested by the target. These signals are significant when servicing interrupts and the chip is logically connected to the bus in the initiator role. The bits are coded as follows: | 0 | G | 0 | Data Out | | | |---|---|---|-------------|---------|-------| | 0 | J | 1 | Unspecified | Cutput | Phase | | J | 1 | 0 | Command | | | | 0 | 1 | 1 | Message Out | | | | 1 | 0 | a | Data In | | • | | 1 | a | 1 | Unspecified | Table ! | Dhaca | I I O Status I I Message In I/G C/D MSG Bit 2 Paused When on (1), this bit indicates that the chip has aborted the command being executed in response to a PAUSE command. It is turned off when the next interrupting type command code is loaded into the Command Register. Bit 1 Transfer Counter Zero This bit is provided to indicate the status of the 24-bit Transfer Counter. When on {1}, it indicates that the Transfer Counter is equal to zero. It is intended to facilitate interrupt servicing. 4.0 REGISTERS 4.2.6 ID REGISTER #### 4.2.6 ID REGISTER The IC Register is an 8-bit, read-only register that indicates the logical SCSI bus address occupied by the chip. Rits 0-2 directly reflect the logical inversion of the chip ID input signals IDO/-ID2/; the ID Register is active high whereas the ID input signals are active low. The ID Register allows the microprocessor to read the chip's SCSI bus address which would normally be strapped in hardware. Bits 3-7 of the ID Register will always be zeroes. The ID Register is read by activating CS/with A4-AO = 00101 and then pulsing RD/. #### 4.2.7 INTERRUPT REGISTER The Interrupt Register is an 8-bit register that contains the current interrupt(s). Along with the Auxiliary Status Register (Refer to Section 4.2.5), the Interrupt Register can be used by the microprocessor to determine the reason for an interrupt. The Interrupt Register is a read-only register. It is read by activating CS/ with A4-A0 = 00011 and then pulsing RD/. When the Interrupt Register is read, it automatically resets itself (after the read is complete) and enables the chip to set a new interrupt. This also means that bits in the Auxiliary Status Register that are needed to service the interrupt may change after the Interrupt Register is read. Therefore, when an interrupt occurs, the microprocessor should always read the Auxiliary Status Register prior to reading the Interrupt Register. Also, if a Selected or Reselected interrupt occurs after issuing a command that would normally cause an interrupt, the act of reading the Interrupt Register prevents the chip from executing that last command issued. This allows the microprocessor to service the Selected or Reselected interrupt prior to proceeding with the other operation. An example of this situation is when the microprocessor issues a command to select a target at about the same time another target reselects the chip. If the chip sees the reselection first, the microprocessor will receive an interrupt for the reselection, and the chip will ignore the select command, which would now be invalid since the chip is now logically connected on the SCSI bus to another device. Individual interrupt conditions are defined below. Note that for all cases, an interrupt condition is on when the corresponding bit is a one (1) and off when zero (9). 4.2.7 INTERRUPT REGISTER | BIT | | 7 | | 6 | _ | 5 | | 4 | 3 | | 2 | | 1 | | 0 | | | |-----|---|-------------|------------|----|----|----|----|----|-----|----|-----|-----|---------------|----|----|----|-------------------| | • | + | X | + <b>-</b> | | +- | X | : | | + | -+ | | -+- | » <del></del> | ; | | -+ | | | • | + | <b>+-</b> - | +- | +- | +- | +- | +- | +- | +-+ | -+ | -+- | -+ | -+- | +- | +• | -+ | | | | | • | | • | | i | | i | i | | i | | i | | • | | | | | | : | | : | | : | | : | : | | : | | ; | | +• | | Function Complete | | | | : | | : | | : | | : | ; | | ; | | +- | | | | Bus Service | | | | : | | : | | : | | • | : | | +- | | | | | | Disconnected | | | | ; | | ; | | : | | : | + | | | | | - | | | Selected | | | | : | | : | | ; | | +- | | | | | | | | | Reselected | | | | ; | | : | | +- | | | | - | | | | | | | (Not Used) | | | | : | | +- | | | | | | | | | | | | | Invalid Command | | | • | + | | | | | • | | | | | | | | | | (Not Used) | Bit 6 Invalid Command When on (1), this bit indicates that the last command loaded into the Command Register is not valid. Refer to Section 5.0, COMMANDS, for invalid command information. Bit 4 Reselected\* This interrupt will be on (1) when one chip has been reselected by another SCSI device. After setting this interrupt, the chip is logically connected to the bus in the initiator role and is waiting for the target to send REQ or disconnect from the bus. Bit 3 Selected\* This interrupt will be on (1) when the chip has been selected by another SCSI device. After setting this interrupt, the chip is inglically connected to the bus in the target role and is waiting for a command to be loaded into the Command Register. \* The chip will become selected (reselected) only if the ID data byte put on the SCSI bus during the selection (reselection) phase has good parity and not more than one ID bit other than the chip's ID is on. Bit 2 Disconnected This interrupt will be set on (1) whethe chip is connected to the bus in 4.2.7 INTERRUPT REGISTER initiator role and the target disconnects or when the chip is executing a SELECT or RESELECT command and the destination device does not respond. Bit 1 Bus Service When the chip is logically connected to the bus in the initiator role, this bit will be set on (1) whenever the target sends a REQ which the chip cannot automatically handle. This happens when the first REQ for a connection is received for when the chip is executing a TRANSFER INFO or TRANSFER PAD command and either the transfer counter is zero or the target changes the information phase type. When the chip is logically connected in the target role, this bit will be set on (1), whenever the initiator asserts ATN. When indicating ATN, the Bus Service interrupt may occur by itself, with a Selected interrupt, or with a Function Complete interrupt. Bit 0 Function Complete When on (1), this bit indicates that the iast interrupting command has completed. It is the normal successful completion interrupt for the SELECT commands. RESELECT, the RECEIVE commands, and the SEND commands. During any of the RECEIVE commands, it is set on, along with the Parity Error bit in the Auxiliary Register, as soon as a parity error is detected. A Bus Service Interrupt may also occur simultaneously with the Function Complete if an ATN signal was activated during a SEND or a RECEIVE command. | F | U | N | C | T | I | 0 | N | A | L | | D | Ε | F | I | N | I | T | Ι | С | N | |---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | S | C | S | I | | I | N | T | E | R | F | A | C | E | | C | Н | I | Ρ | | | 4.0 REGISTERS 4.2.8 SOURCE ID REGISTER # 4.2.8 SOURCE ID REGISTER The Source ID Register is an eight bit read only register which contains the three bit encoded ID of the last device which selected or reselected the chip. Following is the format of the Source ID Register: The IC Valid bit indicates that the source device placed its own ID bit on the SCSI bus during the Selection phase and therefore the chip has encoded that ID and placed it in bits 2-0. This information remains valid until the chip disconnects from the SCSI bus. The microprocessor may read the Source ID Register by activating CS/ with A4-A0 = u0111 and issuing an RD/ pulse. Note: after reset and self diagnostics the Source ID Register contains all zeroes. # 4.2.9 DIAGNOSTIC STATUS REGISTER The Clagnostic Status Register is an 8-bit read-only register which indicates the result of self-diagnostics and the last diagnostic command issued to the chip. The format of the Diagnostic Status Register is shown below: 4.0 REGISTERS 4.2.9 DIAGNOSTIC STATUS REGISTER # Diagnostic Command Status # Self-Diagnostic Status Bit 7 = 1 indicates that self-diagnostics have been completed. Note: A reset will clear bits 6-3 if possible. After a reset to the chip, the microprocessor should make sure that the Diagnostic Status Register contains the following pattern before attempting any commands: 10000000. This code indicates self-diagnostics are complete and no errors were detected. After a diagnostic command has been executed, bits 6-3 will contain the resulting status but bit 7 and bits 2-0 are not affected. The microprocessor may read the Diagnostic Status Register by activating CS/ with A4-A3 = 01001 and issuing a RD/ pulse. If an error is detected during self-diagnostics, the proper status is loaded into the Diagnostic Status Register and the chip halts until a Reset command or the Reset signal is asserted. Following is an explanation of the individual Self-Diagnostic Status codes: - 000 Successful completion. The chip executed all self-diagnostics following a reset and detected no errors. - OO1 Unconditional Branch Failed. The chip internal sequencer attempted an unconditional branch and failed to reach the desired address. - 010 Data Register Full Failed. The chip attempted to set and reset the Data Register Full status bit in the 4.0 REGISTERS 4.2.9 DIAGNOSTIC STATUS REGISTER Auxiliary Status Register and failed. - 011 Initial Conditions Incorrect. The chip detected one of its internal initial conditions in the wrong state. - 100 Initial Command Bits Incorrect. The chip tested bits 6,4,2,1 and 0 of the command register and found at least one that was not zero after reset. - 1G1 Diagnostic Flag Failed. The chip failed in its attempt to set and reset its internal diagnostic flag. - 110 Data Turnaround Failed. During self-diagnostics the chip attempts to flush several bytes of data through its internal data paths. It also attempts to set and reset the Parity Error bit in the Auxiliary Status Register. This status indicates that one of these operations failed. When a diagnostic command is issued to the chip, the chip t attempt to perform the function, load a status into bits 3-6, \_ d initiate a Function Complete Interrupt. ## 4.2.1.C TRANSFER COUNTER The Transfer Counter is a 24-bit register/counter that is used by the chip for SEND, RECEIVE, and TRANSFER commands, that do not have single-byte specified, and for SELECT and RESELECT commands to set the timeout for no response. The Transfer Counter can be written and read. To write to (read from) the Transfer Counter, CS/ is activated with A4-AO selecting a byte and then pulsing WR/ (RD/). The three bytes are selected by A4-A0 as shown below. | A4_ | 83 | <u> </u> | <u> </u> | <u> </u> | SELECIED_BYTE | |-----|----|----------|----------|----------|------------------------| | o | 1 | 1 | 0 | 0 | Most Significant Byte | | 0 | 1 | 1 | 0 | 1 | Middie Byte | | 0 | 1 | 1 | 1 | a | Least Significant Byte | For SEND, RECEIVE, and TRANSFER commands with single-byte not specified, the Transfer Counter specifies to the chip the maximum number of bytes to be sent or received before interrupting. Transfer Counter must be loaded prior to issuing the comman When single-byte is specified, the chip reither uses nor al' FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 4.0 REGISTERS 4.2.10 TRANSFER COUNTER the Transfer Counter. To facilitate servicing interrupts for commands that use the Transfer Counter, a bit is provided in the Auxiliary Status Register to indicate when the Transfer Counter is zero. For SELECT and RESELECT commands the Transfer Counter specifies the number of time intervals\* that the chip will wait before automatically aborting the command due to no response (RSY) from the destination device. The Transfer Counter must be loaded prior to issuing the command. If the Transfer Counter is loaded with all zeroes, the time-out logic in the chip will be disabled, and the chip will not automatically abort the command due to no response. <sup>\*</sup> Each time interval is equal to 1024 periods of the CLK input. 5.0 COMMANDS #### 5.0 CEMMANDS This section defines command format, types, codes, and operation. Commands are given to the chip by loading the Command Register. Operation of the Command Register is explained in Section 4.2.2. #### 5.1 CEMMAND EGRMAT The bits of the Command Register are defined as follows. Bit7 DMA Mode This bit is applicable only for commands that use the Data Register. When this bit is on (1), it indicates that data will be transferred to (from) the Data Register using the DMA signals DREO and DACK/. When it is off (0), the microprocessor must monitor the state of the Cata Register Full bit in the Auxiliary Status Register and, when it is in the proper state, transfer data by using the appropriate input/output command. Bit 6 Single Byte Transfer When on (1), this bit indicates that only one byte of data is to be transferred for this command. The Transfer Counter will not be used or altered by the chip. Therefore, for common single byte message and status transfers, the Transf Counter does not need to be loaded or 5.0 COMMANDS 5.1 COMMAND FORMAT > to issuing a command with this bit set. When this bit is off (0), the Transfer Counter is used by the chip to determine the length of the transfer for the command. Bit 5 Reserved This bit is not used and should be always programmed off (0). Bits 0-4 Command Code These bits specify the command to be executed by the chip. Command codes are specified in Section 5.4, Command Summary. Definitions for each command are in Section 5.5, Command Definitions. #### 5.2 CCMMAND\_TYPES There are two types of commands, immediate and interrupting. All except one of the immediate commands cause immediate results, within three clock cycles from the time the Command Register is loaded. The Pause Command is the exception and is explained in section 5.5.3. Interrupting commands do not result in immediate action. Their completion is always flagged by an interrupt. Command codes 00000 - 00100 specify immediate commands. Command codes 00101 - 00111 are reserved for more immediate type commands. If issued, the chip will ignore these reserved codes. Command Codes 01000 - 10101 specify interrupting commands. When one of these codes is loaded into the Command Register, a second interrupting command code should not be loaded until after the interrupt has occurred for the first command. However, an immediate type command may be loaded before the interrupt for an interrupting command occurs. Command codes 10110 - 11111 are reserved for more interrupt causing commands. If these reserved codes are issued, the chip will respond with an Invalid Command interrupt. # 5.3 INVALID\_COMMANDS The user of the chip can be in one of three states at any particular time: disconnected, connected as an initiator, or connected as a target. Commands are valid only in specified states. If an immediate command is issued in an invalid state or a reserved immediate command code is issued, the chip will ignore the command. If an interrupting command is issued in an invalid | F | UN | C | T | 10 | N | A | L | | D | Ε | F | I | N | I | T | I | ON | |---|----|---|---|----|---|---|---|---|---|---|---|---|---|---|---|---|----| | c | 05 | 7 | | TN | T | = | ٥ | Ç | A | r | Ç | | r | ч | ۲ | 0 | | 5.0 COMMANDS 5.3 INVALID COMMANDS state or a reserved interrupting command code is issued, an Invalid Command interrupt will result. 5.0 COMMANDS 5.4 COMMAND SUMMARY # 5.4 CCMMAND\_SUMMARY Below is a summary that lists all commands. In the table the following abbreviations are used. INT = Interrupting IMM = Immediate D = Disconnected I = Connected as Initiator T = Connected as Target | COMMAND | COMMAND | TYPE | VALID<br>USER<br>STATES | |---------------|------------------------------|-------|-------------------------| | 00000 | Chip Reset | IMM · | Delet | | 00001 | Disconnect | ; | I,T | | J0010 | Pause | 1 | D, T | | 00011 | Set ATN | 7 | Ī | | 00100 | Message Accepted | 4 | Ī | | 00101 | Chip Disable | : | DoloT | | 00110 | | • | | | 00111 | | . ·V | | | 01000 | Select W/ATN | INT | D | | 01001 | Select W/O ATN | • | Ō | | 01010 | Reselect | • | 0<br>D<br>T<br>T | | 01011 | Diagnostic Data Turnaround | • | D | | 01100 | Receive Command | : | T | | 01101 | Receive Data | : | T | | 01110 | Receive Message Out | • | T | | 01111 | Receive Unspecified Info Out | : | T | | 10000 | Send Status | : | T<br>T<br>T | | 10001 | Send Data | ; | T | | 10010 | Send Message In | : | T | | 10011 | Send Unspecified Info In | • | T | | 10166 | Transfer Info | • | ĭ | | 10101 | Transfer Pad | • | 7 | | 10110 | | • | | | 1.0111 | | ; | | | 11000 - 11111 | | ٧ | | 5.0 COMMANDS 5.5 COMMAND DEFINITIONS # 5.5 CCMMAND\_DEFINITIONS #### 5.5.1 CHIP RESET Chip Reset immediately stops any chip operation and resets all registers, counters, etc. on the chip. It performs the same operation as the hardware "Reset" input (reference Section 2.1). #### 5.5.2 DISCONNECT Upon receipt of this command, the chip immediately releases all SCSI bus signals and returns to a disconnected idle state. For the Target role, this is the normal method of disconnecting from the bus when a transfer is complete. For the Initiator role, Disconnect may be used to release the bus signals as a result of a timeout condition. In this case, the chip ignores the Target and is left in the disconnected state. When in the disconnected state, it is not valid to issue a Disconnect Command. If issueds the chip will ignore the command. #### 5.5.3 PAUSE Pause is an immediate command that is valid in the disconnected state or when logically connected to the bus in the target role. It is not valid when connected as an initiator. when connected as a Target, the Pause command provides a means of halting a SEND or RECEIVE command without having to wait for the transfer to complete. When Pause is Issued, it immediately sets a flag in the chip. Within one byte transfer cycle, the chip recognizes the flag, aborts the SEND or RECEIVE operation, and then sets the Paused status bit in the Auxillary Status Register. At this time, the chip is still connected to the bus in the target role, and it is waiting for another command. The PAUSE command stops the SEND or RECEIVE command in an orderly manner leaving the Transfer Counter in a valid state that indicates the remaining number of bytes to be transferred. Also no REQ or ACK is asserted on the bus and no data is left in the chip waiting to be transferred. An operation that is paused can be resumed, if desired, simply by reloading the original command into the Command Register. Note that after issuing a PAUSE while executing a SEND or RECEIVE, it is necessary to continutransferring data with the chip until the Paused status bit | F | U | N | C | Ţ | I | û | N | A | L | | D | Ε | F | I | K | I | T | I | ON | |---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----| | S | C | 5 | I | | I | N | T | Ε | R | F | A | C | Ê | | C | Н | I | P | | 5.0 CDMMANDS 5.5.3 PAUSE set or an interrupt occurs. When in the disconnected state, Pause may be issued to abort a SELECT or RESELECT command. After a SELECT or RESELECT command is issued and before an interrupt occurs, a Pause command may be issued to abort the operation. The Pause command immediately sets a flag within the chip. If the chip has not yet won arbitration, it sets the Paused auxiliary status bit and then waits in the disconnected state for another command. If the chip has won arbitration, it releases the bus by dropping the: 2 ID bits with SELDUT on for a minimum of 100us, checks for no BSYIN, and then releases the bus. After this procedure, it sets the Paused auxiliary status bit and waits for another command in the disconnected state. Since Pause is an immediate command, it does not cause an interrupt. As previously stated, the chip sets the Paused status bit to signify that it has been executed. It is noted, however, that if an interrupt causing event occurs before the chip sees the pause flag set, the chip will set the interrupt. In this case, the Paused status bit will not be set by the chip either before or after the interrupt. In all cases, an interrupt causing event will take precedence over Pause. For example, in the target role if ATN is on when Pause is Issued, a Rus Service interrupt will occur and the Paused status bit will not be set. If the Pause command is issued when the chip is id'le, waiting for a command, the Paused status bit will be set by the chip. #### 5.5.4 SET ATN The Set ATN Command causes ATN to be asserted immediately if the chip is connected as an Initiator. This command is invalid and ignored if issued when the chip is disconnected or is operating in a Target Role. The ATN signal is de-asserted in a Message Out phase when the transfer count becomes zero or one byte has been transferred (in a one-byte transfer command) during the execution of a Transfer Info command. The chip automatically sets ATN in two cases: - 1. If a Seiect w/ATN command is issued and Arbitration is won. - 2. If a parity error is detected on an input byte during execution of a Transfer Info Command. 5.0 COMMANDS 5.5.5 MESSAGE ACCEPTED #### 5.5.5 MESSAGE ACCEPTED The Message Accepted command is an immediate command that is valid only when connected as an initiator. It is used after a Transfer Info or Pad, during which a message is input, to indicate to the chip that ACK can be deasserted for the last byte. When an initiator receives a message, a Transfer command is used. If the transfer is an input and the information is a message (MSG = 1), the chip interrupts after receiving the last byte with a Function Complete interrupt. For this one special case, the chip also leaves ACK asserted on the bus. By interrupting and leaving ACK asserted, the chip gives the microprocessor a chance to interpret the message and set ATM prior to ACK being deasserted. This allows the chip to properly request a Message Out phase if the initiator wants to send a MReject Message message to the target. Message Accepted must always be issued after a Transfer Info for a Message In phase, whether or not Set ATN is issued, to have the chip deassert ACK. If the initiator wants to reject the messa Set ATN would be issued first followed by Message Accepted. the message is not to be rejected, only Message Accepted is issued. Note, that until Message Accepted is issued, the target will not send another REQ since ACK is still asserted. #### 5.5.6 CHIP DISABLE Chip Cisable immediately stops all chip operations and logically disconnects it from the circuit. All outputs will be placed in a high impedance state and the chip will not respond to any commands (other than Chip Resat). The chip will also not respond to any activity on the SCSI Bus. The only way to exit this condition is to activate the Reset input signal or issue a Chip Reset command. #### 5.5.7 SELECT W/ATN This command causes the chip to attempt to select a Target. It may only be used if the microprocessor is in the disconnected state. Any attempt to issue this command at another time will result in an Invalid Command interrupt. Before issuing this command the microprocessor must load the transfer counter for a timeout on the Target's response. This value is comput according to the formula below: 5.0 COMMANDS 5.5.7 SELECT W/ATN Transfer Count = Desired Timeout (1024)X(Clock Period) where Desired Timeout and Clock Period are in the same units ( $e \cdot g \cdot s$ seconds). NOTE: A special case exists when the transfer counter is loaded with zero. In this case, the timeout is disabled and the chip will wait indefinitely for a response from the Target. The microprocessor must also load the Destination ID register with the 3-bit code of the Target to be selected before issuing the Select W/ATN command. When the chip detects the Select w/ATN command, it begins by attempting to arbitrate for control of the SCSI bus. IT, at any time curing arbitration the chip becomes selected or reselected, the Select w/ATN command is aborted and forgotten and the chip will interrupt with one of the following conditions: - 1. Selected - 2. Selected and Bus Service - 3. Reselected If arbitration is won, the chip places the SCSI bus in the selection phase with ATN asserted and using the Destination ID register to identify the desired Target. At the same time, the chip begins a timer based on the value computed above. If the Target does not respond within the timeout period, the chip will disconnect from the bus and interrupt with Disconnected Interrupt status. (Note: the microprocessor should never monitor the Transfer Counter Zero bit in the Auxiliary Status Register to determine when a timeout has occurred.) If the Target responds within the allotted time, the chip will interrupt with Function Complete status. Control of the SCSI bus then belongs to the selected Target and after the interrupt status has been read, another interrupt may occur indicating either that the Target disconnected or is requesting a transfer. If the timeout is disabled and the target does not respond or if arbitration is not won, the only way to abort the Select w/ATN command is to issue the Pause command. After the Pause command is issued, it is still possible that the "Function Complete" or "Disconnected" Interrupts may occur. This happens if one of the interrupts get set before the chip detects the Pause command or if the Target responds while the chip is sequencing off the SCSI FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev. A 5.0 COMMANDS 5.5.7 SELECT W/ATN bus in a timeout condition. If the chip does not set either interrupt, it will set the 'Paused' bit in the Auxiliary Status register. If the microprocessor detects this bit after issuing the Pause command, then it is assured that the chip aborted the Select W/ATN and no connection exists. # 5.5.8 SELECT W/O ATN The Select w/o ATN command is identical to the Select w/ATN except that the ATN signal is not asserted during the Selection Phase. #### 5.5.9 RESELECT This command causes the chip to attempt to reselect an Initiator. It may only be used if the microprocessor is in the disconnected state. Any attempt to issue this command at another time will result in an Invalid Command interrupt. Before issuing this command the microprocessor must load the transfer countror a timeout on the Initiator's response. This value computed according to the formula below: where Desired Timeout and Clock Period are in the same units (e.g., seconds). NGTE: A special case exists when the transfer counter is loaded with zero. In this case, the timeout is disabled and the chip will wait indefinitely for a response from the Initiator. The microprocessor must also load the Destination ID register with the 3-bit code of the Initiator to be reselected before issuing the Reselect command. When the chip detects the Reselect command, it begins by attempting to arbitrate for control of the SCSI bus. If at any time curing arbitration, the chip becomes selected or reselected, the Reselect command is aborted and forgotten and the chip will interrupt with one of the following conditions: FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 346-0010342 Rev.A 5.0 COMMANDS 5.5.9 RESELECT - 1. Selected - 2. Selected and Bus Service - 3. Reselected If arbitration is won, the chip places the SCSI bus in the Reselection Phase using the Destination ID register to identify the desired Initiator. At the same time, the chip begins a timer based on the value computed above. If the Initiator does not respond within the timeout period, the chip will disconnect from the bus and interrupt with Disconnected interrupt status. (Note: the microprocessor should never monitor the Transfer Counter Zero bit in the Auxiliary Status register to determine when a timeout has occurred.) If the Initiator responds within the allotted time, the chip will interrupt with Function Complete status. The chip (acting as the Target) is then in control of the SCSI bus, and waits for the Interrupt Register to be read by the microprocessor. After it has been read, the chip waits for a command from the microprocessor or ATN from the Initiator. If the ATN occurs, the chip will set the Bus Service Interrupt. This interrupt may happen immediately after a command has been issued due to internal timing. In this case, the chip waits for the Interrupt Register to be read and the command is ignored. The chip then waits for a new command. If the timeout is disabled and the Initiator does not respond or if arbitration is not won, the only way to abort the Reselect command is to issue the Pause command. After the Pause command is issued, it is still possible that the Function Complete or Disconnect Interrupts may occur. This happens if one of the interrupts get set before the chip detects the Pause Command or if the Initiator responds while the chip is sequencing off the SCSI bus in a timeout condition. If the chip does not set either interrupt, it will set the Paused bit in the Auxiliary Status register. If the microprocessor detects this bit after issuing the Pause command, then it is assured that the chip aborted the Reselect and no connection exists. # 5.5.16 DIAGNOSTIC DATA TURNAROUND This interrupting command causes the chip to attempt to turn a data byte around through its internal data paths. When the command is loaded into the Command Register the Data Register Full bit is reset, after which the microprocessor writes one byte into the Data Register. The chip then moves the byte to another register and compares the contents with the Data Register. The byte is then moved to a third register (the SCSI output register) and good parity is generated if bit 6 of the command is off (0); 5.0 COMMANDS 5.5.10 DIAGNOSTIC DATA TURNARGUND bad parity is generated if bit 6 is on (1). Finally, the chip moves the byte back to the Data Register and compares it with the contents of the second register. Based on these comparisions and parity checking, the chip stores a result into the Diagnostic Function Complete Status Register and sets the Interrupt Register, Interrupt. After reading the microprocessor should make sure Data Register Full Is on (1) and read the contents of the Data Register if the Data Register Full bit is not on, then an error has occurred. Following is a list of codes which are loaded into bits 6-3 of the Diagnostic Status Register as a result of this command. | Bit_6543 | <u> Meaning</u> | |----------|---------------------------| | 0001 | Data Miscompare (Initial) | | 6010 | Data Miscompare (Final) | | 0011 | Good Parity Detected | | 0100 | 8ad Parity Detected | #### 5.5.11 RECEIVE COMMANDS The Receive commands are interrupting commands that are valid only when connected to the bus in the target role. They are used by a target to receive command, data, and message information from an initiator. The Receive commands transfer data; therefore, the Single Byte Transfer and DMA Mode bits in the Command Register are valid for these commands. If the Single Byte Transfer bit is off, the Transfer Counter must be loaded before a Receive command is issued to the chip. In this case, the chip uses the Transfer Counter to determine the number of bytes to receive. When a Receive command is issued, the chip immediately resets the Data Register Full auxiliary status bit. The chip then drives the I/O, C/O, and MSG outputs for the proper information phase as follows. | Command | <u>Name</u> | 177 | 275 | HZG | |---------|--------------------|-----|-----|-----| | Receive | Command | 0 | 1 | 0 | | Receive | Data | 0 | C | C | | Receive | Message Out | 0 | 1 | 1 | | Receive | Unspecified Output | ٥ | G | 1 | 5.0 COMMANDS 5.5.11 RECEIVE COMMANDS The chip then proceeds to request and receive the specified number of information bytes. The DMA Mode bit in the command determines how the chip transfers these bytes from its Data Register to the microprocessor. When a Receive command is terminated, the chip generates an interrupt. The following two events can cause termination. - 1. The operation completes successfully; the Transfer Counter is zero. This event results in a Function Complete interrupt with the Parity Error auxiliary status bit off. If the initiator activated ATN during the operation, the Bus Service interrupt will also be on. - 2. A parity error occurs. The last byte transferred is the byte that caused the error. This event causes a Function Complete interrupt with the Parity Error auxiliary status bit on. If the initiator activated ATN during the operation, the Bus Service Interrupt will also be on. After any of the interrupts, the chip is always left in the connected target state. The Transfer Counter indicates the number of bytes remaining to be transferred (zero if completed successfully), and the Data Register is empty (the last byte received is sent to the microprocessor). Also, ACK and REQ are inactive on the bus. It is noted that, if a Bus Service Interrupt alone occurs after issuing a Send command, the Initiator activated ATN before the chip began executing the command. In this case, the command is ignored by the chip. A Receive command may be stopped prior to an interrupt causing event by issuing a Pause command. Operation of the Pause command is explained in Section 5.5.3, Pause. In the event the initiator does not or stops responding, the chip is left in a state where it cannot respond to a Pause command. For this case, a Disconnect command can be used to abort the command and the connection. The Disconnect command is explained in Section 5.5.2. #### 5.5.12 SEND COMMANDS The Send commands are interrupting commands that are valid only when connected to the bus in the target role. They are used by a target to send status, data, and message information to an initiator. FUNCTIONAL DEFINITION . SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 5.0 COMMANDS 5.5.12 SEND COMMANDS The Send commands transfer data; therefore, the Single Byte Transfer and DMA Mode bits in the Command Register are valid for these commands. If the Single Byte Transfer bit is off, the Transfer Counter must be loaded <u>before</u> a Send command is issued to the chip. In this case, the chip uses the Transfer Counter to determine the number of bytes to send. When a Send command is issued, the chip immediately resets the Data Register Full auxiliary status bit. Therefore, the first byte of data for the transfer cannot be put into the Data Register until <u>after</u> a Send command is loaded into the Command Register. In executing a Send command, the chip drives the I/O, C/D, and MSG outputs for the proper information phase. These lines are logically driven for each Send command as shown below. | Comma | od_Bame | | IVO | 270 | <b>426</b> | |-------|-------------------|---|-----|-----|------------| | Send | Status | | 1 | 1 | 0 | | Send | Data | • | 1 | 0 | 0 | | Send | ressage In | | 1 | 1 | 1 | | Send | Unspecified Input | | 1 | C | 1 | After resetting Data Register Full and driving I/D, C/D, and MSG, the chip then proceeds to monitor Data Register Full, take the data from the Data Register, and send it to the initiator. The DMA Mode bit in the command specifies how the data is loaded into the chip. After interrupting, the chip is left in the connected target state, and ACK and REQ are inactive on the bus. When the transfer is complete, the chip interrupts with a Function Complete interrupt. If the initiator activated ATN during the transfer a Bus Service interrupt will also be set on by the chip. It is noted that, if a Bus Service interrupt alone occurs after issuing a Send command, the initiator activated ATN before the chip began executing the command. In this case, the command is ignored by the chip. A Send command may be stopped prior to an interrupt causing event by issuing a Pause command. Operation of the Pause command is explained in Section 5.5.3, Pause. In the event the initiator does not or stops responding, the chip is left in a state where it cannot respond to a Pause command. For this case, Discornect command can be used to abort the command and 5.0 COMMANDS 5.5.12 SEND COMMANDS connection. The Disconnect command is explained in Section 5.5.2. #### 5.5.12 TRANSFER INFO The Transfer Info command is an interrupting command that is valid only when connected to the bus in the initiator role. It is used by the initiator for all information transfers across the SCSI bus. A Transfer Info command is issued by an initiator in response to a Bus Service interrupt. The Bus Service interrupt, as explained in Section 4.2.7, is received by the connected initiator upon receiving the first REQ from a target or when the chip terminates a previously issued Transfer Info or Transfer Pad command. It is not valid to issue a Transfer Info command without having a Bus Service interrupt because the target requests and controls all transfers. The chip will only permit one Transfer Info or Transfer Pad per Bus Service interrupt, and if a Transfer Info is issued before the first Bus Service interrupt occurs for a connection, the chip will issue an Invalid Command interrupt even though it is connected in the initiator role. After an initiator receives a Bus Service Interrupt and prior to issuing a Transfer Info command, the I/O, C/D, and MSG bits from the Auxiliary Status Register (read prior to reading the Interrupt Register) should be examined to determine the type of information phase and direction of transfer requested by the target. The initiator then prepares for the transfer. If the Single Byte Transfer bit is not going to be set in the command, the Transfer Counter must be loaded prior to issuing the Transfer Info command in order to specify to the chip the maximum number of bytes to be transferred. When a Transfer Info is issued, the chip immediately resets the Data Register Full auxiliary status bit. For this reason, the first byte of data for an output operation cannot be loaded into the Data Register until after the command is loaded into the Command Register. The chip then proceeds with the transfer expecting data to be read from (input) or written to (output) its Data Register as indicated by the DMA Mode bit in the command. The chip automatically detects the direction of the transfer from the I/O bit which it stores in its Auxiliary Status Register. The chip continues a transfer until an interrupt causing event occurs. The following four events will cause the chip to terminate and interrupt. 5.0 COMMANOS 5.5.13 TRANSFER INFO - 1. The maximum number of bytes specified have been transferred and the target activated REQ. This event results in a Bus Service interrupt. Either single byte transfer was specified or the Transfer Counter is zero as indicated by a bit in the Auxiliary Status Register. The target may or may not have changed the information phase type. The I/O, C/D, and MSG bits in the Auxiliary Status Register need to be examined at the time of the interrupt to determine this. - 2. The target changes the information phase type before the maximum number of bytes are transferred. This event also causes a Bus Service interrupt. The new information phase can be determined by examining the I/O, C/D, and MSG bits in the Auxiliary Status Register. The Transfer Counter can be read to determine how many bytes remained to be transferred when the target changed the information phase type. When this interrupt occurs for an output transfer, the chip may take one more byte from the microprocessor than it transfers since it is prefetching; however, the Transfer Counter still reflects the number of bytes remaining to be transferred. - 3. The target releases the bus by dropping BSY. This exercises in a Disconnected interrupt. Following this interrupt the chip is no longer in the initiator role. It is in the disconnected state. - 4. The last byte of a Message Input phase has been received. This event results in a Function Complete interrupt. For this case, ACK is left active on the bus to allow the microprocessor to Set ATN for the purpose of rejecting the message. After this interrupt is received and a Set ATN is issued if desired, a Message Accepted must be issued to turn off ACK for the last byte of the Message In phase. For input transfers (I/O = 1), the chip checks parity for each byte received if the Parity Enable bit in the Control Register is on. When checking parity and a parity error occurs, the chip activates ATN prior to deactivating ACK for the byte that causes the error. It also turns on the Parity Error auxiliary status bit. A parity error, however, does not result in an interrupt. The chip waits for one of the four events listed above before interrupting. Therefore, the Parity Error auxiliary status bit should be examined when servicing any interrupt after issuing a Transfer Info command for an input transfer. If ATN is set on by the chip, either because of a parity error or because a SET ATN command is issued, the ATN will remain on un the end of the connection or until a control message out 5.0 COMMANDS 5.5.13 TRANSFER INFO transferred. Therefore, during each cycle of a Transfer Info operation for output, the chip checks for a message phase (C/D = 1, MSG = 1) and either single byte transfer specified or the Transfer Counter being zero. If these conditions exist, the chip turns off ATN prior to activating ACK for the last byte of the control message. As previously stated, a Transfer Info normally terminates with an interrupt. If a Transfer Info command must be aborted, possibly because of a timeout violation, either a CHIP RESET or a DISCONNECT command can be used. (Refer to Sections 5.5.1 and 5.5.2, respectively.) It is noted, however, that aithough these commands will force the chip into a logically disconnected state, the target device is left on the bus. A SCSI bus reset, which is not a chip function, is the only way an initiator can force a target to disconnect. #### 5.5.14 TRANSFER PAD The Transfer Pad command is an interrupting command that is valid only when connected to the bus in the initiator role. It is just like the Transfer Info command (Section 5.5.11) except that the data transferred between the chip and the microprocessor bus is different. Transfer Pad can be used by an initiator to continue handshaking with a target without giving data to or taking data from the chip. The chip operates in the same manner as it does for a Transfer Info except that for output transfers it takes only one byte of data from the microprocessor and then sends that same byte repeatedly until the transfer terminates. For input transfers it accepts data from the SCSI bus but does not check parity or send it to the microprocessor. Even though data is not exchanged with the microprocessor bus, the Transfer Counter is still used by the chip so that a maximum number of pad bytes can be specified. Protocol for using a Transfer Pad is the same as the protocol for a Transfer Info except that the DMA Mode bit has significance only for output transfers. The Transfer Pad terminates upon the same four events that cause a Transfer Info to terminate. Also similar to Transfer Info, CHIP RESET and DISCONNECT can be used to abort the command. FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0C10342 Rev.A 6.0 BUS INITIATED FUNCTIONS #### 6.0 BUS\_INITIATED\_FUNCTIONS ## 6.1 SELECTION If the Select Enable bit in the Control Register is on, the chip may be selected by another SCSI device to be a target for an I/O operation. Selection occurs in the chip only if SELOUT = G, SELIN = 1, 8SYIN = 0, I/O = 0, the chip's ID bit is asserted by the selecting device on the data bus, no more than one other ID bit (the initiator's) is asserted on the data bus, and data bus parity is good. When all of these conditions exist, the chip is selected. It then encodes the initiator's ID and loads it into the Source ID Register. The chip also detects whether or not the initiative asserted its ID during selection and either sets or resets the Valid bit in the Source ID Register. The chip then activates BSYOUT, waits for SELIN to turn off, and proceeds to take one of the following actions as a result of being selected: - If ATN is not asserted by the initiator during selection, the chip generates a Selected interrupt indicating that the chip is connected as a target. - 2. If ATN is asserted, the chip simultaneously generates Selected and Bus Service interrupts indicating that the chip is connected as a target and ATN is asserted. #### 6.2 RESELECTION If the Reselect Enable bit in the Control Register is on, the chip may be reselected by a SCSI target device. Reselection occurs in the chip only if SELOUT = 0, SELIN = 1, BSYIN = 0, I/O = 1, the chip's ID bit and the target's ID bit are asserted by the target on the data bus, no other ID bits are asserted, and data bus parity is good. FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 6.0 BUS INITIATED FUNCTIONS 6.2 RESELECTION > When all of these conditions exist, the chip is reselected. then encodes the target's ID and loads it into the Source ID Register. The chip also sets the ID Valid bit in the Source ID Register. > The chip then asserts BSYOUT and waits for SELIN to be deasserted by the target. When the chip detects SELIN = 0, it deasserts BSYOUT and then generates a Reselected interrupt. > Reselection is now complete and the chip is in the connected initiator state. 7.0 EXTERNAL CHIP TIMING ## 7.0 EXIERNAL CHIP IIMING Timing requirements must be met over the operating temperature (0 - 70 C) and voltage (4.75 - 5.25 V) ranges. Loading for all output signals except DBEN/ is assumed to be four low-power Schottky inputs including 50 pF capacitance. Loading for DBEN/ is assumed to be ten low-power Schottky inputs including 100pF capacitance. ### 7.1 MICROPROCCESSOR INTERFACE #### 7.1.1 CLK | INAME | IDESCRIPTION | HIN ITY | PI MAX UNITS! | |-------|--------------|-----------|-----------------| | itcp | | : 100 : | 1 200 1 NS 1 | | :tCH | CLOCK HIGH | : .45TCPI | 1.55TCP1 : | | :tCL | • | 1.45TCP1 | 1.55TCP! | | F | UN | C | T | I | 01 | N | A | L | | D | Ε | F | I | N | I | T | Ι | 01 | |---|-----|-----|---|---|----|---|---|---|---|---|---|---|---|---|---|---|---|----| | 5 | C S | : 1 | | H | N. | Ţ | F | R | F | Δ | C | F | | C | н | T | P | | 7.0 EXTERNAL CHIP TIMING 7.1.2 RESET # 7.1.2 RESET | + | | | ++ | + | + | -+ | |-------|--------------|----------|-----------|-----|---------|----| | INAME | :DESCRIPTION | 3N | : MIN: TY | PIM | AXIUNIT | s: | | + | | | ++ | -+- | + | -+ | | ItRST | RESET PUL | SE WIDTH | : 100; | : | : NS | • | | + | | | ++ | | | - | | ۶ | U | N | C | T | I | 0 | H | A | L | | 0 | Ε | F | I | N | I | T | I | CN | |---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----| | S | C | S | I | | I | N | T | Ε | R | ۶ | A | C | Ε | | C | H | I | P | | 7.0 EXTERNAL CHIP TIMING 7.1.3 MPU WRITE 7.1.3 MPU WRITE | | | | <u> </u> | | L | |------|------------------------|---------|----------|-----|----------| | NAME | DESCRIPTION | HIN | TYP | MAX | CTINU | | tASW | | : 0 | : : | 1 | NS . | | twR | WR/ PULSE WIDTH | : 95 | : : | | NS | | tow | | : 50 | : ; | , | NS. | | | | ; 0 | : | ; | NS | | tOHW | IDATA HOLD TIME | 20 | . ; | 1 | NS | | | IWR/ OFF TO WR/ OR RO/ | ON: 125 | 1 | | NS | | , | | | | | <b>,</b> | 7.0 EXTERNAL CHIP TIMING 7.1.4 MPU READ 7.1.4 MPU READ | · | | | · | <u> </u> | <b>-</b> | |------|-------------------------------|--------|-----|----------|----------| | NAME | DESCRIPTION | HIN | TYP | MAX | UNITS | | tASR | ADDRESS SET-UP<br>TIME TO RD/ | 0 | | | i NS | | tRD | RD/ PULSE WIDTH | 125 | | • | NS. | | tDR | RD/ TO DATA | ! | • | 90 | | | tAHR | ADDRESS HOLD TIME | : 0 | | • | : NS | | tDHR | DATA HOLD TIME | 1.0 | | , | NS . | | tRCY | :RD/ OFF TO RD/ OR WR/ O | N: 125 | ; | ! | NS. | | · | | -+ | + | + | + | | F | NU | C | T | IO | N | A | L | | 0 | Ε | F | I | N | I | T | I | CN | |---|-----|---|---|----|---|---|---|---|---|---|---|---|---|---|---|---|----| | S | c s | I | | IN | T | Ε | R | ۶ | A | C | Ε | | C | Н | I | P | | 7.0 EXTERNAL CHIP TIMING 7.1.5 DHA WRITE 7.1.5 DHA WRITE | | · + | | L L | A | |------|------------------|------|---------|--------| | NAME | DESCRIPTION | HIN | TYPIMAX | STINUE | | | BACK TO DREG LOW | . ۵. | - | i NS | | tocy | DACK/ TO WR/ | : 0 | 1 | : NS | | twa | WRY PULSE WIDTH | 95 | • | : NS | | twoc | :WR/ HIGH TO | : 0 | , | NS . | | tDHW | DATA HOLD TIME | : 20 | | : NS | | tow | DATA TO WR/ HIGH | : 50 | : : | : NS | | | | | ++ | + | 7.0 EXTERNAL CHIP TIMING 7.1.6 DHA READ 7.1.6 DHA READ | | <del></del> | -+ | | L | L | |--------|-------------------|------|-----|-----|-------| | NAME | DESCRIPTION | IMIN | TYP | MAX | UNITS | | tDCRCL | DACK/ TO DREG LOW | : 0 | | 40 | NS | | tDCR | DACK/ TO RD/ | : 0: | | | • | | tRD | RD/ PULSE WIDTH | 95 | | | NS | | tRDC | HIGH | 0 | | | NS | | tDHR | DATA HOLD TIME | 0 | | | NS | | tDR | PD/ TO DATA | | | 8.0 | | | | + | -+ | | | | | ۶ | UN | CT | IO | N | À | L | | D | Ε | F | I | Ν | I | T | I | 0 | N | |---|-----|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | S | c s | I | IN | T | E | R | F | A | C | Ε | | C | H | I | P | | | 7.0 EXTERNAL CHIP TIMING 7.1.7 INTERRUPT 7.1.7 INTERRUPT | INAME | DESCRIPTION | IMINITY | STIMUIXAMIS | |-------|----------------------|---------|-------------| | tIR | :INT TO RO/ | : 0: | : NS | | tRD | :RD/ PULSE WIDTH | 951 | : ins | | itRI | 1RD/ HIGH TO INT LOW | : : | :125: NS | | :tICY | IINT OFF TO INT ON | 11251 | : INS | 7.0 EXTERNAL CHIP TIMING 7.2 SESI INTERFACE ## 7.2 SESI\_INIERFACE ## 7.2.1 SELECTION (INITIATOR) FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 7.0 EXTERNAL CHIP TIMING 7.2.1 SELECTION (INITIATOR) | <b></b> | | | | <b></b> - | | |---------|------------------------------------------|------|--------------|-----------|------------| | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | | tBF | BUS FREE | 100 | | | NS : | | | BUS FREE TO ARB<br>High | 100 | | 800 | NS | | tIDA | IGS & DBEN/ ACTIVE TO ARB LOW | 0 | | | NS | | tefac | BUS FREE TO BSYOUT | 100 | | 8,00 | NS | | tBCD | BUS CLEAR DELAY | | | 225 | NS : | | tAD | ARBITRATION DELAY | 2.0 | | | uS | | tPC | PRIORITY CHECK TO<br>SELOUT | a | | | NS | | tBID | BSYOUT HIGH TO<br>ID BIT HIGH | 100 | | | NS | | t8FI0 | BUS FREE TO ID HIGH | | | 900 | NS | | tadv | ARBITRATION DATA VALID TO PRIORITY CHECK | 0 | | | NS | | tSI | SELOUT TO IGS & | 950 | | | NS | | tIAH | IGS HIGH TO ATH HIGH | 85 | | | NS | | tIOBL | TARGET ID & ATM HIGH | 1,00 | | | NS | | tBCBI | BSYOUT LOW TO<br>BSYIN LOW | G | | 450 | NS | | | BSYIN HIGH TO<br>SELOUT LOW | 100 | | | NS | | | DBEN/ ACTIVE TO BUS<br>ENABLED | 85 | | | NS | | | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | | <del>,</del> | · | , <b>_</b> | 7.0 EXTERNAL CHIP TIMING 7.2.1 SELECTION (INITIATOR) - NOTES: 1. The chip ensures that the bus remains free (BSYIN and SELIN inactive) for tBF before attempting arbitration. - 2. If SELIN becomes active at any time during arbitration, the chip must deassert BSYOUT within tBCD. - 3. The chip waits tAD and then checks to see if arbitration is won (tPC). The chip then asserts SELDUT if arbitration is won. - One of the Data Bits is assigned as an ID bit by the IDC1-ID2/ signals. During Bus Free, the chip places ail of the Data Bits (including ID) in a high impedance state. During arbitration the chip enables its ID bit and drives it high, but the remainder of the Data Bits remain in the high impedance state for reading. | FUNCT | ION | AL | DEF | INITION | |-------|-----|-----|-----|---------| | SCSI | INT | ERF | ACE | CHIP | 7.0 EXTERNAL CHIP TIMING 7.2.2 SELECTION (TARGET) 7.2.2 SELECTION (TARGET) 7.0 EXTERNAL CHIP TIMING 7.2.2 SELECTION (TARGET) | NAME | DESCRIPTION | HIN | TYP | XAK | UNITS | |-------|--------------------------------------------|-----|-----|-----|-------| | tSBI | SELIN HIGH TO BSYIN | 50 | | | NS | | tIDBI | INITIATOR & TARGET ID S VALID TO BSYIN LCW | C | | | NS | | tIOBI | I/O LOW TO BSYIN LOW | 0 | | | NS | | tBIBC | BSYIN LOW TO BSYOUT<br>HIGH | 0 | | 2 | uS | | tBDSF | BSYOUT HIGH SELIN<br>HOLD | 0 | | | NS | | tBOOH | BSYDUT HIGH DATA HOLD | 0 | | | NS | | tASI | ATN HIGH TO SELIN | 0 | | | NS | | tSIT | SELIN LOW TO TGS<br>HIGH | 0 | | | NS | | tTO. | TGS HIGH TO PHASE<br>SIGNALS DRIVEN | 85 | | | NS | | tDBD | DBEN/ LOW TO DATA BUS ENABLED | 85 | | | NS | | FUNCT | IONAL | DEF | NOITINI | |-------|--------|-----|---------| | SCSI | INTERF | ACE | CHIP | 7.0 EXTERNAL CHIP TIMING 7.2.3 RESELECTION (INITIATOR) # 7.2.3 RESELECTION (INITIATOR) 7.0 EXTERNAL CHIP TIMING 7.2.3 RESELECTION (INITIATOR) | | | + | | | | |--------|--------------------------------------------|-----|-----|-----|-------| | NAME : | DESCRIPTION | MIN | TYP | MAX | UNITS | | tSEI | SELIN HIGH TO BSYIN | 50 | | | NS | | tIDBI | INITIATOR & TARGET ID'S VALID TO BSYIN LOW | 0 | | | NS | | tIOBI | I/O LOW TO BSYIN LOW | 0 | | | NS | | tBIBC | BSYIN LOW TO BSYOUT | 0 | | 2 | uS | | tBGSH | BSYOUT HIGH SELIN | 0 | | | NS | | tBODH | BSYDUT HIGH DATA<br>HOLD | 0 | | | NS | | tBOIH | BSYOUT HIGH I/O HOLD | 0 | | | NS | | tSIBC | SELIN LOW TO BSYOUT | ,0 | | | NS | | tSII | SELIN LOW TO IGS | 0 | | | NS | | tIAA | IGS HIGH TO ACK & ATN ENABLED | 85 | | | NS | | tIDB | I/O LOW TO DBEN/LOW | 0 | | | NS | | tDBD | DBEN/ LOW TO DATA BUS ENABLED | 85 | | | NS | | F | U | N | C | T | I | 0 | N | A | L | | D | Ε | F | I | N | I | T | I | ON | |---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----| | 5 | c | 5 | Ī | | Ţ | N | T | ۶ | R | F | Δ | C | ٤ | | C | н | Ī | P | | 7.0 EXTERNAL CHIP TIMING 7.2.4 RESELECTION (TARGET) 7.2.4 RESELECTION (TARGET) 7.0 EXTERNAL CHIP TIMING 7.2.4 RESELECTION (TARGET) | | MIN: | TYP | M . U | | |---------|-----------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------| | | | | MAX | UNITS | | | 100 | | | NS : | | RB | 100 | | 800 | NS | | CTIVE | 0 | | | NS | | SYOUT | 100 | | 800 | NS : | | AY | | | 225 | NS | | ELAY | 2.0 | | | uS | | K TO | 0 | | | нѕ | | O ID | 100 | | | NS | | D HIGH | | | 900 | NS | | | 0 | | | NS | | | 950 | | | NS : | | | 85 | | | NS | | BUS | 85 | | | NS | | HIGH TO | 100 | | | NS | | | | | 450 | NS | | BSYOUT | 0 | | 2 | uS | | | CTIVE SYOUT AY ELAY K TO D ID D HIGH ATA IORITY HASE BEN/ BUS HIGH TO | CTIVE 0 SYOUT 100 AY 2.0 K TO 0 D ID 100 D HIGH | CTIVE 0 SYOUT 100 AY ELAY 2.0 K TD 0 D ID 100 D HIGH ATA 0 IORITY 95C HASE 85 BEN/ BUS 85 HIGH TD 100 | CTIVE 0 SYOUT 100 80C AY 225 ELAY 2.0 | 7.0 EXTERNAL CHIP TIMING 7.2.4 RESELECTION (TARGET) | + | | -++ | + | -+ | + | |-------|--------------------|-------|---|------|---| | itBSL | :8SYOUT HIGH TO | :100: | ; | : NS | : | | ; | : SELOUT LOW ( I/C | | : | : | • | | • | : AND DATA CHANGE) | | 1 | | | | + | | | | _+ | | - NOTES: 1. The chip ensures that the bus remains free (BSYIN and SELIN inactive) for tBF before attempting arbitration. - If SELIN becomes active at any time during arbitration, the chip must deassert 8SYCUT within tBCD. - 3. The chip waits tAD and then checks to see if arbitration is won (tPC). The chip then asserts SELOUT if arbitration is won. - 4. One of the Data Bits is assigned as an ID bit by the IDO/-ID2/ signals. During Bus Free, the chip places all of the Data Bits (including ID) in a hyimpedance state. During arbitration the cenables its ID bit and drives it high, but the remainder of the Data Bits remain in the high impedance state for reading. 7.0 EXTERNAL CHIP TIMING 7.2.5 INFORMATION TRANSFER PHASE INPUT (INITIATOR) ## 7.2.5 INFORMATION TRANSFER PHASE INPUT (INITIATOR) FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 7.0 EXTERNAL CHIP TIMING 7.2.5 INFORMATION TRANSFER PHASE INPUT (INITIATOR) | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |-------|------------------------------------|------|-----|-----|-------| | tDVRH | DATA VALID TO REQ | 0 | † | | i NS | | tori | PHASE VALID TO REG | 10,0 | : : | | NS | | tRAH | REQ HIGH TO ACK HIGH | 0 | | | NS | | tRAL | REQ LOW TO ACK LOW | 0 | | | NS ! | | taa . | IATN HIGH TO ACK | 100 | : : | | NS | | tSO | SELIN LOW TO PHASE : CHANGE | 0 | | | . NS | | tOH . | PHASE HOLD FROM ACK | 20 | | | NS . | | tADH | IDATA HOLD FROM ACK : HIGH | ٥ | | | NS . | | tarl | ACK HIGH TO REQ LOW | C | : : | | NS | | tions | I/O HIGH TO OBEN/ | | † | 50 | i NS | | tozos | DATA BUS DISABLE : FROM DBENY HIGH | | | 1.0 | NS ! | NOTE 1: If the chip detects a parity error it must assert ATN at least tAA before it deasserts ACK. 7.0 EXTERNAL CHIP TIMING 7.2.6 INFORMATION TRANSFER PHASE INPUT (TARGET) 7.2.6 INFORMATION TRANSFER PHASE INPUT (TARGET) 7.0 EXTERNAL CHIP TIMING 7.2.6 INFCRMATICN TRANSFER PHASE INPUT (TARGET) | | • | | | | | |-------------|-----------------------------------|-----|-----|-----|-------| | NAME | DESCRIPTION | HIN | TYP | MAX | UNITS | | tSO | SELIN LOW TO<br>PHASE CHANGE | a | | | NS | | tORO | PHASE CHANGE TO<br>REQ OUT | 500 | 1 | | NS | | trah | REQ HIGH TO ACK<br>High | ,0 | | | ИЅ | | <b>tarl</b> | ACK HIGH TO REQ | 0 | | | г | | | DATA VALID TO | 0 | | | NS | | | REQ LOW TO<br>ACK LOW | 0 | | | иѕ | | tRLDH | REG LOW DATA<br>DATA HOLD | ,O | | | NS | | • | ACK LOW TO<br>REQ HIGH | G | | | NS | | | PHASE HOLD FROM<br>ACK LOW | G | | | иѕ | | tDBIG | DBEN/ HIGH TO<br>I/G LOW | 0 | | | ИЅ | | tozoe | DATA BUS DISABLE<br>TO DBEN/ HIGH | 0 | | | צא | | , | | T | | | , , | 7.0 EXTERNAL CHIP TIMING 7.2.7 INFORMATION TRANSFER PHASE DUTPUT (INITIATOR) ## 7.2.7 INFORMATION TRANSFER PHASE DUTPUT (INITIATOR) FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 7.0 EXTERNAL CHIP TIMING 7.2.7 INFORMATION TRANSFER PHASE OUTPUT (INITIATOR) | NAME | DESCRIPTION | MIN | TYP | MAX | UNITS | |-------|------------------------------------|------|-----|---------|-------| | tRAH | REQ HIGH TO<br>ACK HIGH | 0 | | | NS . | | tRAL | REQ LOW TO | 0 | | <b></b> | i NS | | tDVA | DATA VALID TO<br>ACK HIGH | 100 | | | , N2 | | tRLDH | REQ LOW DATA<br>HOLD | 0 | | | : NS | | tORI | PHASE VALID<br>TO REQ | 1,00 | ; | | . NS | | tOH | PHASE HOLD FROM | 20 | | | NS | | tARL | ACK HIGH TO<br>REQ LOW | 0 | | | i NS | | tIOD8 | :I/O LOW TO DBEN/ | 0 | | | NS. | | tDBE | IDBEN/ LOW TO<br>I DATA BUS ENABLE | 85 | : : | | NS | | tDBA | DBEN/ LOW TO | 185 | | | NS | | | | + | ++- | | | 7.0 EXTERNAL CHIP TIMING 7.2.8 INFORMATION TRANSFER PHASE DUTPUT (TARGET) 7.2.8 INFORMATION TRANSFER PHASE DUTPUT (TARGET) FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 7.0 EXTERNAL CHIP TIMING 7.2.8 INFORMATION TRANSFER PHASE DUTPUT (TARGET) | | · | | | | |-------|----------------------------------|---------------|-------------------|---------| | NAME | DESCRIPTION | MIN | TYPIMAX | LUNITS | | | SELIN LOW TO<br>PHASE CHANGE | 0 | | NS | | tIOO8 | I/O HIGH TO<br>DBEN/ LOW | 500 | | NS | | tOBR | DBEN/ LOW TO<br>REQ OUT | 185 | | NS | | | DATA VALID TO<br>REQ HIGH | 1,60 | | NS . | | | REQ HIGH TO<br>ACK HIGH | 0 | | NS . | | | ACK HIGH TO<br>REQ LOW | 0 | | NS | | tRAL | REQ LOW TO<br>ACK LOW | 0 | | : NS | | tarh | ACK LOW TO<br>REQ HIGH | 0 | | NS . | | tOHA | PHASE HOLD FROM<br>ACK LOW | 0 | | NS : | | tadh | DATA HOLD FROM<br>ACK HIGH | 0 | | NS | | tD8E | DBEN/ LOW TO<br>DATA BUS ENABLED | 85 | | NS<br>i | | | 7 | ~ <del></del> | , , <del></del> - | | 7.2.9 BUS RELEASE FROM SELECTION (INITIATOR) FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 346-0010342 Rev. A 7.0 EXTERNAL CHIP TIMING 7.2.9 BUS RELEASE FROM SELECTION (INITIATOR) | NAME | SPECIFICATION | MIN | TYP: | MAX | LUNITS | |-------|-------------------------------------------|------|----------|-----|--------| | tTOD | BUS RELEASE TIMEOUT | 10.0 | | | i us | | tIDOO | IGS & DBEN/ _<br>TURN-OFF DELAY | 0 | : : | | . NS | | tSGD | SELOUT TURN-OFF DELAY | a | | | NS | | toas | DRIVER TURN-OFF SET-UP TO IGS & DBEN/ OFF | 0 | | | NS | | | | | <b>+</b> | | | NOTE 1: If the chip detects BSYIN active by the end of the timeout delay, the bus release sequence shall be aborted since selection has been successful. 7.0 EXTERNAL CHIP TIMING 7.2.10 BUS RELEASE FROM RESELECTION (TARGET) 7.2.10 BUS RELEASE FROM RESELECTION (TARGET) FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 7.0 EXTERNAL CHIP TIMING 7.2.10 BUS RELEASE FROM RESELECTION (TARGET) | | | <b>.</b> | L A | | | |-------------|--------------------------------------|----------|---------------|---|-------------| | NAME | SPECIFICATION | • | • | | UNITS | | tTOD | BUS RELEASE<br>TIMEOUT DELAY | 1,00 | | | uS | | t000 | TGS & DBEN/ | 0 | | | NS | | tsoo | SELDUT TURN-<br>OFF DELAY | . 0 | | | NS | | toas | DRIVER TURN-OFF<br>SET-UP TO TGS OFF | 0 | | 1 | NS | | <del></del> | | + | <del></del> + | | <del></del> | 7.0 EXTERNAL CHIP TIMING 7.2.11 BUS RELEASE FROM INFORMATION PHASE (INITIATOR) 7.2.11 BUS RELEASE FROM INFORMATION PHASE (INITIATOR) | NAME | SPECIFICATION | : MIN | TYP | MAX | UNITS | |------|------------------------------------------------|-------|-----|-----|-------| | tios | :IGS & DBEN/ TURN-OFF : DELAY FROM BSYIN : OFF | | | 225 | NS | | toos | DRIVER TURN-OFF SET-UP TO IGS OFF | : 0 | | | NS | P/N: 348-0010342 Rev.A 7.0 EXTERNAL CHIP TIMING 7.2.12 BUS RELEASE FROM INFORMATION PHASE (TARGET) 7.2.12 BUS RELEASE FROM INFORMATION PHASE (TARGET) | | SPECIFICATION | :MIN | TYP | XAM | UNITS | |-------|--------------------------------------------|------|-----|-----|-------| | itTD8 | ITGS & DBEN/ TURN-OFF DELAY FROM BSYIN OFF | | | 225 | | | | IDRIVER TURN-OFF<br>SET-UP TO TGS OFF | 0 | | | א | P/N: 346-0010342 Rev.A 8.0 INTERNAL HARDWARE FLAGS AND CONTROLS ## 8.0 INTERNAL HARDWARE FLAGS AND CONTROLS The following definitions are included to provide clarity to the Chip Functional Flowchart. These definitions are used by the internal control circuitry of the chip and are not accessible by external logic unless noted. ## 8.1 FLAGS #### 8.1.1 COMMAND PENDING LATCH Indicates that an interrupting command has been loaded and requires action by the chip controller. It is reset when the chip begins to execute the command and whenever an Interrupt is generated. ## 8.1.2 SELECTED LATCH This is set when the chip has been selected as a Target. It is used by the chip controller to later set the "SELECTED" interrupt for use by the MPU. #### 8.1.3 RESELECTED LATCH This latch is set when the chip has been reselected as an Initiator. It is used by the chip controller to later set the MRESELECTEDM interrupt for use by the MPU. # 8.1.4 PHASE CHANGE This latch is used when the chip is in the initiator role. It is set during the Information Transfer Phase if the type of information to be transferred changes. # Ex. Data Phase to Message Phase. It is used by the Chip controller to set the MBUS SERVICE INTERRUPTM which indicates to the MPU that help is needed to P/N: 348-0010342 Rev.A 8.0 INTERNAL HARDWARE FLAGS AND CONTROLS 8.1.4 PHASE CHANGE handle the next information transfer. #### 8.1.5 INTERRUPT SERVICE COMPLETE This latch is an indication to the chip controller that an interrupt has been issued to the MPU but has not been serviced. No more interrupts will be issued until the present ones are serviced. This simplifies interrupt handling for the MPU. #### 8.1.6 TRANSFER PAD BIT This bit is set if a "Transfer Pad" command is received. It allows the same sequencing logic to be used for the "Transfer Information" command as is used for "Transfer Pad" command. Depending on the state of the Transfer Pad bit, the sequencing logic chooses the proper path to execute the command received. #### 8.1.7 BUS CONNECTED LATCH Having completed the Selection or Reselection process successfully, the \*BUS connected\* latch is set. The latch will remain set until the \*BUS FREE\* condition causes it to reset. The \*DISCONNECT\* interrupt will be issued if the chip was in the Initiator Role when the reset occurred. ### 3.1.8 MSG OUT This signal is a decode of the I/O, C/D and MSG. It is used by the chip when acting as an initiator. If active, the chip controller will reset the ATN signal on the SCSI BUS as the last message byte is being transferred. ## 8.2 HARDWARE COMMAND DECODES #### 8.2.1 DISCENNECT The MCISCONNECTM command causes the immediate disconnection of the SCSI BUS and return of the chip to the disconnected id ioop. P/N: 348-0010342 Pev.A 8.0 INTERNAL HARDWARE FLAGS AND CONTROLS 8.2.2 CHIP RESET 1 . #### 8.2.2 CHIP RESET This command is hardware decoded and causes the chip to immediately disconnect from the SCSI bus. All storage elements are initialized. The chip then executes a level O diagnostic program and reports the results in the Diagnostic Status register. Upon successful completion of this command the #SELF DIAGNOSTIC COMPLETE" Status is set. This procedure will be the same for power up. ### 8.2.3 ATN FF This latch will be set immediately after receiving the MSET ATNM command. In turn the ATN LINE on the SCSI BUS will be driven active if the chip is connected as an initiator. #### 8.2.4 PAUSE FF This latch is set when the Pause command is received. The chip sequences will then return to an IDLE state and set the PAUSE STATUS bit. The latch + PAUSE Status bit are reset when another command is received. #### 8.2.5 CHIP DISABLE FF This latch will be set immediately upon receipt of a Chip Disable command. It causes all chip activity to cease and outputs to be disabled. The latch is reset when the Reset input signal activated or the Chip Reset Command is received. FUNCTIONAL DEFINITION SCSI INTERFACE CHIP P/N: 348-0010342 Rev.A 9.0 CHIP FUNCTIONAL FLOWCHARTS 9.0 CHIP EUNCIIONAL ELOYCHARIS Functional flowcharts that detail the internal operation of the SCSI Interface Chip are provided on an accompanying computer printout. FUNCTIONAL BEFINITION SCSI INTERFACE CHIP APPENDIX A - HSER NOTE P/N: 348-0010342 Rev.A APPENDIX A - USER NOTES AND GUIDELINES Al.O USER NOTES AND GUIDELINES # A1.0 USER NOTES AND GUIDELINES This appendix contains important notes and guidelines concerning the use of the SCSI interface chip. - Always read the Auxiliary Status Register before reading the Interrupt Register when servicing an interrupt. - 2. The act of reading the Interrupt Register turns off the interrupt signal (INT), resets the interrupt register, and resets an internal flag that indicates an interrupting command has been loaded into the chip. Therefore, if an interrupt causing bus event occurs at about the same time an interrupting command is loaded into the Command Register and the chip generates an interrupt for the bus event, the command in the Command Register will not be executed by the chip. - 3. The act of loading an interrupting command resets the Data Register Full status bit in the Auxiliary Status Register. Therefore, when a command is issued that requires data to be put into the Data Register, the first byte of data cannot be loaded until a minimum of one full clock cycle after the Command Register is loaded. This allows the chip sufficient time to complete resetting the Data Register Full bit. - 4. When the chip is disconnected and Select Enable = 1 (Reselect Enable = 1), the user may receive an interrupt due to selection (reselection) at any time, even after issuing a command to the chip to select or reselect a device. For example, after issuing a SELECT command, a higher priority device wins the bus and selects (reselects) the chip. In this case, the chip may generate a Selected (Peselected) interrupt instead of a Function Complete interrupt for the SELECT command. The user must wait until the chip is disconnected before issuing the SELECT command again. - 5. When a PAUSE command is issued and an interrupting condition occurs before the Pause flag is detected, the chip will always give priority to the interrupt instead of setting the Paused status bit. - 6. If a DISCONNECT command is issued when connected as an P/N: 348-0010342 Rev.A APPENDIX A - USER NOTES AND GUIDELINES A1.0 USER NOTES AND GUIDELINES intitiator, the target is left hanging on the bus. A bus reset may be required to free the bus. - 7. The bus reset signal (RST) is not driven by the chip. It must be handled by external curcuitry. The chip does have a reset input (RESET) which can be tied to the bus reset; possibly gated by external circuitry. - 8. SCSI message protocol is totally transparent to the chip. - 9. SCSI I/O command protocol is completely transparent to the chip. | ۲ | U | H | Ç | I | 7 | U | N | A | L | | U | E | ۲ | Ţ | ٨ | 7 | 1 | Ţ | UN | | |---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|----|---| | S | C | S | 1 | | I | N | T | E | R | F | A | C | Ε | | C | Н | I | P | | | | A | P | D | Ξ | N | n | T | ¥ | | 2 | | _ | | T | Y | 9 | Ţ | ~ | £. | 1 | 1 | P/N: 348-0010342 Rev.A APPENDIX B - TYPICAL OPERATIONAL FLOW B1.0 INITIALIZATION AFTER POWER-UP OR RESET 51.0 INITIALIZATION AFTER POWER-UP OR RESET Below are the steps that a user of the SCSI Interface Chip would typically perform after the chip is powered-up or reset. It is assumed that no errors occur. - Loop on reading the Diagnostic Status Register until the Seif-Diagnostic Complete bit is on. - 2. Check the Diagnostic Command Status and Self-Diagnostic Status bits of the Diagnostic Status Register for all zeroes (no errors). - Load the Control Register with the desired information (Parity Enable, Reselect Enable, Select Enable). - It is noted that immediately following step 3 the chip is in the disconnected state. If Reselect Enable or Select Enable are turned on, an interrupt can occur prior to issuing any commands to the chip. P/N: 348-0010342 Rev.A APPENDIX B - TYPICAL OPERATIONAL FLOW 82.0 INITIATOR ROLE ## 82.0 INITIATOR ROLE Below are the steps that the user of the SCSI Interface Chip would follow in performing a complete I/O function as an initiator. For this typical example, it is assumed that the initiator and target both can handle messages and are able to disconnect and reconnect during the function. To simplify this example, it is further assumed that no errors or exceptions occur during the entire operation. #### INITIATOR SELECTS TARGET - 1. Load the Destination ID Register with the target's ID. - 2. Load the Transfer Counter to program the selection timeout. Write to each of the three 8-bit registers. - 3. Load the Command Register with a SELECT W/ATN command. - 4. Wait for an interrupt. - 5. Read the Auxiliary Status Register. - 6. Read the Interrupt Register. - 7. Check for a Function Complete interrupt that indicates the SELECT W/ATN was successful. (The user is now in the connected initiator state). ## INITIATOR SENDS ID MESSAGE - 8. Wait for an interrupt. - 9. Read the Auxiliary Status Register. - 10. Read the Interrupt Register. - 11. Check the interrupt. A Bus Service interrupt should have occurred indicating that the target has activated REQ f an information transfer. FUNCTIONAL DEFINITION SCSI INTERFACE CHIP APPENDIX B - TYPICAL OPERATIONAL FLOW P/N: 346-0010342 Rev.A ## B2.0 INITIATOR FOLE - 12. Check the I/O, C/D, and MSG bits read from the Auxiliary Status Register. The target should be requesting a Message Out phase to receive the "Identify" message. - 13. Load the Command Register with a Transfer Info command. Since the "Identify" message is a single byte, program the Single Byte Transfer bit on and the DMA Mode bit off. - 14. Read the Auxiliary Status Register. - 15. Check the Data Register Full bit. - 16. Repeat (14) and (15) until Data Register Full is off. - 17. Write the "Identify" message into the Data Register. - 18. Wait for an interrupt. - 19. Read the Auxiliary Status Register. - 20. Read the Interrupt Register. - 21. Check the interrupt. Another Bus Service interrupt should have occurred indicating that the target again has activated REQ for another information transfer. # INITIATOR RECEIVES DISCONNECT MESSAGE (NOTE: The target is not required to send a Disconnect message and disconnect at this point. It may request the command before disconnecting or not disconnect at all. If the target does not issue the Disconnect message here, proceed to step 65.) - 22. Check the I/O, C/D, and MSG bits read from the Auxiliary Status Register. The target should be requesting a Message In phase. - 23. Load the Command Register with a Transfer Info command. The Single Byte Transfer bit should be on and the DMA Mode bit off. - 24. Read the Auxiliary Status Register. - 25. Check the Data Register Full bit. FUNCTIONAL DEFINITION SCSI INTERFACE CHIP APPENDIX B - TYPICAL OPERATIONAL FLOW P/N: 348-0010342 Rev.A 82.0 INITIATOR ROLE 26. Repeat (24) and (25) until Data Register Full 1s on. - 27. Read the Data Register. - Check the message. The target should have sent a 28. "Disconnect" message indicating that he will reconnect later to complete the I/O function. - 29. Wait for an interrupt. (It is noted that this interrupt may occur any time after the Transfer Info command was loaded, step (23). The user must handle the possible occurrence of this interrupt during steps (24)-(28). One way the user can handle this is to set an interrupt flag in the interrupt service routine, mask any more interrupts, and then complete steps (24)-(28). If the interrupt is a Disconnect, it would need immediate service.) - 30. Read the Auxiliary Status Register. - 31. Read the Interrupt Register. - Check the interrupt. A Function Complete should h. . 32. occurred indicating that the last byte of the message has been received. The chip has left ACK on so that ATN can be set on if the message needs to be rejected. - 33. Load the Command Register with a Message Accepted command. ## INITIATOR WAITS FOR DISCONNECTION - 34. Wait for an interrupt. - 35. Read the Auxiliary Status Register. - 36. Read the Interrupt Register. - 37. Check the interrupt. The target should have disconnected causing a Disconnected interrupt. (The user is now in the disconnected state and may start or handle I/O functions for any other logical unit. For this I/O function to continue the user must wait until reselected by the target while in the disconnected state. This is where step (38) continues the flow.) FUNCTIONAL DEFINITION SCSI INTERFACE CHIP APPENDIX B - TYFICAL CPERATIONAL FLOW P/N: 348-0010342 Rev.A B2.0 INITIATOR ROLE ## INITIATOR IS RESELECTED - 38. Wait for an interrupt. - 39. Read Auxiliary Status Register. - 40. Read Interrupt Register. - 41. Check the interrupt. Assuming the target has now reselected the user to continue the I/O function, a Reselected interrupt should have occurred. (The user is now in the connected initiator state.) ## INITIATOR RECEIVES ID MESSAGE - 42. Wait for an interrupt. - 43. Read the Auxiliary Status Register. - 44. Read the Interrupt Register. - 45. Check the interrupt. A Bus Service Interrupt should have occurred indicating that the target has activated REQ for an information transfer. - 46. Check the I/O, C/D, and MSG bits read from the Auxiliary Status Register. The target should be requesting a Message In phase to identify the I/O. - 47. Load the Command Register with a Transfer Info Command, Single Byte Transfer = 1 and DMA Mode = 0. - 48. Read the Auxiliary Status Register. - 49. Check the Data Register Full bit. - 50. Repeat (48) and (49) until Data Register Full is on. - 51. Read the Data Register. - 52. Check the message. The target should have sent an "Identify" message which contains the logical unit number P/N: 348-0010342 Rev.A APPENDIX B - TYPICAL OPERATIONAL FLOW **B2.0 INITIATOR ROLE** for the I/O. - 53. Read the Source ID Register. - 54. Check the contents of the Source ID Register to determine which device did the reselection. - 55. Having identified the device and logical unit number, the user can now retrieve the command, data, and status pointers for this I/O and store them in a working pointer area. Note that the pointers and working pointers are kept by the user outside of the SCSI Interface Chip. - 56. Wait for an interrupt. (Note that this interrupt may occur any time after step (47). If it occurs during steps (48)-(55), the user can set an interrupt flag in the interrupt service routine, mask any more interrupts, and then complete steps (48)-(55). A Disconnect interrupt would need service immediately.) - 57. Read the Auxiliary Status Register. - 58. Read the Interrupt Register. - 59. Check the interrupt. A Function Complete should have occurred indicating that the last byte of the message has been received. The chip has left ACK on so that ATN can be set on if the message needs to be rejected. - 60. Load the Command Register with a Message Accepted command. ## INITIATOR TRANSFERS COMMAND, DATA, OR STATUS - 61. Wait for an interrupt. - 62. Read the Auxiliary Status Register. - 63. Read the Interrupt Register. - 64. Check the interrupt. A Bus Service interrupt should have occurred indicating that the target has activated PEQ for another information phase. - 65. Check the I/O, C/D, and MSG bits read from the Auxiliary Status Register. The target should be requesting Command, Data, or Status phase. P/N: 348-0010342 Rev. 4 APPENDIX B - TYPICAL OPERATIONAL FLOW 82.0 INITIATOR ROLE 66. Prepare circuitry external to the chip for the requested transfer by using the appropriate working pointer. - 67. Load the Transfer Counter for the maximum number of bytes to be transferred. Write to each of the three 8-bit registers. (This step would be omitted for a single byte transfer.) - 68. Load the Command Register with a Transfer Info command. For command or data transfers normally Single Byte Transfer = 0 and DMA Mode = 1. For status these bits might be 1 and 0, respectively. - 69. If Single Byte Transfer = 0, go to step (74). - 70. Read the Auxiliary Status Register. - 71. Check the Data Register Full bit. - 72. Repeat (70) and (71) until the Data Register Full bit is off. - 73. Write the Data Register (with the status byte). - 74. Wait for an interrupt. - 75. Read the Auxiliary Status Register. - 76. Read the Interrupt Register. - 77. Check the interrupt. A Bus Service interrupt should have occurred indicating that the target has activated REQ for a different information phase. #### INITIATOR UPDATES WORKING POINTER FOR LAST TRANSFER - 78. IF the last transfer was a single byte, go to step (82). - 79. Check the Transfer Counter Zero bit in the Auxiliary Status Register. - 80. If Transfer Counter Zero = 1, co to step (82). - 81. Read the Transfer Counter. - 32. Update the working pointer for the last information FUNCTIONAL DEFINITION SCSI INTERFACE CHIP APPENDIX B - TYPICAL OPERATIONAL FLOW P/N: 348-0010342 Rev.A **B2.0 INITIATOR ROLE** phase. (Note that the stored pointer is not updated now. Stored pointers are updated only when a "Save State" or "Command Complete" message is received.) ## INITIATOR CHECKS NEW PHASE TYPE - 83. Check the I/O, C/D, and MSG bits read from the Auxiliary Status Register. - 84. If the target is requesting a Command, Data, or Status phase, go back to step (66). ### INITIATOR RECEIVES MESSAGE - 85. Otherwise, the target should be requesting a Message In phase. Load the Command Register with a Transfer Info, Single Byte Transfer = 1 and DMA Mode = 0. - 86. Read the Auxiliary Status Register. - 87. Check the Data Register Full bit. - 88. Repeat (86) and (87) until Data Register Full is on. - 89. Read the Data Register, which contains the message. - 90. If the message is a "Command Complete", go to step (113). - 91. If the message is a "Disconnect", go to step (103). ## INITIATOR HANDLES SAVE STATE MESSAGE - 92. Otherwise, for normal operation, the message should be a "Save State". In this case, the user should save the state of the working pointers by moving them to the stored, pointer area. - 93. Wait for an interrupt. (Note this interrupt may occur any time after step (85). If it occurs before step (93), the user can set an interrupt flag in the interrupt service routine, mask any more interrupts, and then proceed to complete the steps prior to (93). If a Disconnect interrupt occurs before Data Register Full goes (following (85), it would need to be serviced immediate) FUNCTIONAL DEFINITION SCSI INTERFACE CHIP APPENDIX B - TYPICAL OPERATIONAL FLOW P/N: 348-0010342 Rev.A 82.0 INITIATOR FOLE - 94. Read the Auxiliary Status Register. - 95. Read the Interrupt Register. - 96. Check the interrupt. A Function Complete should have occurred indicating that the last byte of the message has been received. The chip has left ACK on so that ATN can be set on if the message needs to be rejected. - 97. Load the Command Register with a Message Accepted command. - 98. Wait for an interrupt. - 99. Read the Auxiliary Status Register. - 100. Read the Interrupt Register. - 101. Check the interrupt. A Bus Service interrupt should have occurred indicating that the target has activated REO for another information phase. - 102. Go to step (83). ## INITIATOR HANDLES DISCONNECT MESSAGE - 103. Wait for an interrupt. (Note that this interrupt may occur any time after step (85). If it occurs before step (103), the user can set an interrupt flag in the interrupt service routine, mask any more interrupts, and then proceed to complete the steps prior to (103). If a Disconnect interrupt occurs before Data Register Full goes on following (85), it would need to be serviced immediately.) - 104. Read the Auxiliary Status Register. - 105. Read the Interrupt Register. - 106. Check the interrupt. A Function Complete should have occurred indicating that the last byte of the message has been received. The chip has left ACK on so that ATN can be set on if the message needs to be rejected. - 107. Load the Command Register with a Message Accepted command. INITIATOR WAITS FOR DISCONNECTION P/N: 348-0010342 Rev.A APPENDIX B - TYPICAL OPERATIONAL FLOW **B2.0 INITIATOR ROLE** 108. Wait for an interrupt. - 109. Read the Auxiliary Status Register. - 110. Read the Interrupt Register. - 111. Check the interrupt. After sending the "Disconnect" message, the target should have disconnected resulting in a Disconnected interrupt. - 112. Go to step (38). (The note prior to (38) applies.) ### INITIATOR HANDLES COMMAND COMPLETE MESSAGE - 113. Save the state of the working pointers by moving them to the stored pointer area. - 114. Wait for an interrupt. (Note this interrupt may occur any time after step (85). If it occurs before (114), the user can set an interrupt flag in the interrupt service routin mask any more interrupts, and then complete the steps proto (114). If a Disconnect interrupt occurs before D a Register Full goes on following (85), it would need to be serviced immediately. - 115. Read the Auxiliary Status Register. - 116. Read the Interrupt Register. - 117. Check the interrupt. A Function Complete should have occurred indicating that the last byte of the message has been received. The chip has left ACK on so that ATM can be set on if the message needs to be rejected. - 118. Load the Command Register with a Message Accepted command. ## INITIATOR WAITS FOR DISCONNECTION - 119. Wait for an interrupt. - 120. Read the Auxiliary Status Register. - 121. Read the Interrupt Register. - 122. Check the interrupt. After sending the "Command Completa" P/N: 346-0010342 Rev.A APPENDIX 8 - TYPICAL GPERATIONAL FLOW B2.G INITIATOR ROLE message, the target should have disconnected resulting in a Disconnected interrupt. (The I/D function is now complete. The user is back in the disconnected state.) NOTE: Steps 14-16 and 70-72 can be omitted if the microprocessor guarantees that one full clock cycle elapses between loading the Command Register and loading the Data Register. This should be the normal case. P/N: 348-0010342 Rev.A APPENDIX B - TYPICAL OPERATIONAL FLOW B3.0 TARGET ROLE B3.0 TARGET ROLE Below are the steps that the user of the SCSI Interface Chip would follow in performing a complete I/O function as a target. For this typical example, it is assumed that the target and initiator both can handle messages and are able to disconnect. It is also assumed that no errors or exceptions occur during the entire operation. The sequence of steps begins after the chip has been selected as a target. ### TARGET IS SELECTED - 1. Wait for an interrupt. - 2. Read the Auxiliary Status Register. - Read the Interrupt Register. - 4. Check the interrupt. Selected and Bus Service interrupts should have occurred indicating that the chip has been selected as a target and the initiator has asserted the ATM signal. (The user is now in the connected target state.) ## TARGET RECEIVES ID MESSAGE - 5. Load the Command Register with a RECEIVE MESSAGE OUT command, Single Byte TRANSFER = 1, DMA MCDE = 0. - 6. Read the Auxiliary Status Register. - 7. Check the Data Register Full bit. - 8. Repeat (6) and (7) until Data Register Full is on. - 9. Read the Data Register. FUNCTIONAL DEFINITION SCSI INTERFACE CHIP APPENDIX B - TYPICAL OPERATIONAL FLOW I/0. P/N: 345-0010342 Rev.A ### 83.0 TARGET ROLE 10. Check the message. The initiator should have sent an "Identify" message which indicates whether the initiator can disconnect and contains the logical unit number for the - 11. Read the Source ID Register. - 12. Check the ID Valid bit. It will be on for an initiator which can disconnect. (The user now has the initiator ID and the logical unit number which uniquely defines an I/O. The user may record this information and disconnect. - 13. Wait for an interrupt. (Note that this interrupt may occur any time after step (9). If it occurs during steps (10) (12), the user may set an interrupt flag in the interrupt service routine, mask any more interrupts, and then complete steps (10) (12).) - 14. Read the Auxiliary Status Register. - 15. Read the Interrupt Register. - 16. Check the interrupt. A function Complete should have occurred indicating that the ID message has completed. (The user is back in the connected target state. If it is desired not to disconnect at this point, the user should go to step (43).) #### TARGET SENDS DISCENNECT MESSAGE AND DISCENNECTS - 17. Load the Command Register with a SEND MESSAGE IN with Single Byte Transfer = 1 and DMA Mode = 0. - 16. Read the Auxiliary Status Register. - 19. Check the Data Register Full bit. - 20. Repeat (18) and (19) until Data Register Full is off. - 21. Write the "Disconnect" message into the Data Register. - 22. Wait for an interrupt. - 23. Read the Auxiliary Status Register. FUNCTIONAL DEFINITION SCSI INTERFACE CHIP APPENDIX B - TYPICAL OPERATIONAL FLOW P/N: 348-0010342 Rev.A 83.0 TARGET ROLE 24. Read the Interrupt Register. - 25. Check the interrupt. A Function Complete interrupt should have occurred indicating that the message was sent successfully. - 26. Load the Command Register with a DISCONNECT command. (The DISCONNECT command immediately breaks the connection. The user is now back in the disconnected state and when ready to continue the I/O operation, starts again at step (27).) ### TARGET RESELECTS INITIATOR - 27. Load the Destination ID Register with the initiator's ID. - 28. Load the Transfer Counter to program the reselection timeout. Write to each of the three 8-bit registers. - 29. Load the Command Register with a RESELECT command. - 30. Wait for an interrupt. - 31. Read the Auxiliary Status Register. - 32. Read the Interrupt Register. - 33. Check the interrupt. A Function Complete interrupt should have occurred indicating that the RESELECT was successful. (The user is now in the connected target state.) ### TARGET SENDS ID MESSAGE - 34. Load the Command Register with a SEND MESSAGE IN command, Single Byte Transfer = 1 and DMA Mode = 0. - 35. Read the Auxiliary Register. - 36. Check the Data Register Full bit. - 37. Repeat (35) and (36) until Data Register Full is off. - 38. Write the \*Identify\* message into the Data Register. FUNCTIONAL DEFINITION SCSI INTERFACE CHIP APPENDIX B - TYPICAL CPE P/N: 346-0010342 Rev.A APPENDIX B - TYPICAL OPERATIONAL FLOW 83.0 TARGET ROLE ٠. - 39. Wait for an interrupt. - 40. Read the Auxiliary Status Register. - 41. Read the Interrupt Register. - 42. Check the interrupt. A Function Complete interrupt should have occurred indicating that the message was sent successfully. ## TARGET RECEIVES COMMAND OR TRANSFERS DATA - 43. Load the Transfer Counter for a command or data transfer. - 44. Load the Command Register with a RECEIVE COMMAND, RECEIVE DATA, or a SEND DATA command with Single Byte Transfer = 0 and DMA Mode = 1. - 45. Wait for an interrupt. - 46. Read the Auxiliary Status Register. - 47. Read the Interrupt Register. - 48. Check the Interrupt. A Function Complete interrupt should have occurred indicating that the transfer was successful. - 49. To do a data transfer, go back to (43). - 50. If the I/G function is complete go to step (62) to send status and the #Command Complete# message. Otherwise, proceed to #Save State# and disconnect with the intent of reconnecting later. #### TARGET SENDS SAVE STATE AND DISCONNECT MESSAGES AND DISCONNECTS - 51. Load the Command Register with a SEND MESSAGE IN with Single Byte Transfer = 1 and DMA Mode = C/. - 52. Read the Auxiliary Status Register. - 53. Check the Data Register Full bit. - 54. Repeat (52) and (53) until Data Register Full Is off. FUNCTIONAL DEFINITION SCSI INTERFACE CHIP APPENDIX B - TYPICAL OPERATIONAL FLOW P/N: 348-0010342 Rev.A 83.0 TARGET RCLE - 55. Write the "Save State" message into the Data Register. - 56. Wait for an interrupt. - 57. Read the Auxiliary Status Register. - 5a. Read the Interrupt Register. - 59. Check the interrupt. A Function Complete interrupt should have occurred indicating that the message was sent successfully. - 60. Repeat steps (51)-(59) for a "Disconnect" message. - 61. Load the Command Register with a DISCONNECT command. (The DISCONNECT command immediately breaks the connection. The user is now back in the disconnected state and when ready to continue the I/O operation, starts again at step (27).) ## TARGET SENDS STATUS BYTE - 62. Load the Command Register with a Send Status command with Single Byte Transfer = 1 and DMA Mode = C. - 63. Read the Auxiliary Status Register. - 64. Check the Data Register Full bit. - 65. Repeat (63) and (64) until Data Register Full is off. - 66. Write the status byte into the Data Register. - 67. Wait for an interrupt. - 68. Read the Auxiliary Status Register. - 69. Read the Interrupt Register. - 70. Check the interrupt. A Function Complete interrupt should have occurred indicating that the status byte was sent successfully. TARGET SENDS COMMANO COMPLETE MESSAGE P/N: 348-0010342 Rev.A APPENDIX B - TYPICAL OPERATIONAL FLOW B3.0 TARGET ROLE 5 "y, " - 71. Load the Command Register with a SEND MESSAGE IN with Single Byte Transfer = 1 and DMA Mode = 0. - 72. Read the Auxiliary Status Register. - 73. Check the Data Register Full bit. - 74. Repeat (72) and (73) until Data Register Full is off. - 75. Write the "Command Complete" message into the Data Register. - 76. Wait for an interrupt. - 77. Read the Auxiliary Status Register. - 78. Read the Interrupt Register. - 79. Check the interrupt. A Function Complete interrupt should have occurred indicating that the message was sent successfully. - 80. Load the Command Register with a DISCONNECT command. (The I/O function is now complete. The user is back in the disconnected state.) NOTE: Steps 18-20, 35-37, 52-54, 63-65, and 72-74 can be omitted if the microprocessor guarantees that one full clock cycle elapses between loading the Command Register and loading the Data Register. This should be the normal case. | F | UNC | TI | 0 | N | AL | | 0 8 | F | I | ΝI | T | I | | |---|-----|----|---|---|----|---|-----|---|---|----|---|---|--| | S | CSI | I | N | T | ER | F | AC | E | | CH | I | P | | P/N: 348-0610342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C1.0 USER INTERRUPT SERVICE ROUTINES ## C1-0 LSER INTERRUPT SERVICE ROUTINES This, section defines all of the possible interrupt conditions that can occur and provides the user with a suggested response. Below is a list of the interrupting condition bits and auxiliary status bits. It is noted that when interrupted the user should first read and save the Auxiliary Status Register and then the Interrupt Register. The process of reading the Interrupt Register clears the interrupt and allows the chip to interrupt again. ## INTERRUPTS ### **ZUTATZ YRAELIKUA** | o | Function Complete | . 0 | (Not used) | |---|-------------------|-----|-----------------------| | 1 | Bus Service | 1 | Transfer Counter Zero | | 2 | Disconnected | 2 | Paused | | 3 | Selected | 3 | 1/0 | | 4 | Reselected | 4 | C/D | | 5 | (Not Used) | 5 | MSG | | 6 | Invalid Command | 6 | Parity Error | | 7 | (Not Used) | 7 | Data Register Full | At any point in time prior to an interrupt, the user must know if he is disconnected, connected as a target, or connected as an initiator. This state determines which commands that are valid for him to execute and it determines what his interrupt service routine should be. Below are suggested interrupt service routines for each state. P/N: 348-0010342 Rev.A APPENDIX C - USER INTERPUPT SERVICE ROUTINES C2.0 INTERRUPT SUMMARY # C2.0 INTERRUPT SUMMARY | USER STATE | | INTERRUPTS (7-0) | AUXILIARY<br>STATUS<br>(7-0) | EVENT | |--------------|-----------|------------------|------------------------------|----------------------------------------------------------------------------| | Disconnected | | 0000 1000 | XXXX XXXX | Selected as target, ATN off. | | Disconnected | | 0000 1010 | XXXX XXXX | | | Disconnected | | 0001 0000 | XXXX XXXX | | | Disconnected | | 0000 0001 | XXXX XXXX | | | Disconnected | | 0000 0100 | XXXX XXXX | No response from destination while executing a SELECT or RESELECT command. | | Disconnected | | 6100 0000 | XXXX XXXX | Invalid command issued. | | Disconnected | | All Others | XXXX XXXX | Hardware Error - should not occur. | | Connected as | Target | 0000 0010 | XXXX XXXX | | | Connected as | Target | 0060 0001 | XCXX XXXX | SEND or RECEIVE command completed successfully. | | Connected as | Target | 0000 0011 | XOXX XXXX | SEND or RECEIVE command completed; ATN was turned on during the transfer. | | Connected as | Target | 0000 0001 | X1XX XXXX | RECEIVE command terminated due to a bus parity error. | | Connected as | Target | .0300 ,0011 | X1XX XXXX | RECEIVE command terminated due to a bus parity error and ATN is on. | | Connected as | Target | 0100 0000 | XXXX XXXX | Invalid command issued. | | Connected as | Target | All Others | XXXX XXXX | Hardware Error - should not occur. | | Connected as | Initiator | 0000 0010 | *** | Request from Target needs to be serviced. | | Connected as | Initiator | 0000 0100 | XCXX XXXX | Target disconnected from bus. | | Connected as | Initiator | 0000 0601 | XXXX XXXX | TRANSFER for Message In has | P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C2.0 INTERRUPT SUMMARY completed. Connected as Initiator 0000 0100 XIXX XXXX Target disconnected from bus and did not respond to ATN due to a parity error. Connected as Initiator 0000 0010 XIXX XXXX Request from Target needs to be serviced. A parity error was previously detected and ATN turned on. Connected as Initiator 0100 0000 XXXX XXXX Connected as Initiator Ali Others XXXX XXXX Invalid command issued. Hardware Error - should not occur. P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C3.0 USER DISCONNECTED ISR # C3.0 USER DISCONNECTED ISR In this state the user is currently logically disconnected from the SCS1 bus or was disconnected at the time the last command to the chip was issued. Valid commands that may have been issued in this state are listed below. SELECT W/ATN Interrupt --+ SELECT W/O ATN : RESELECT PAUSE Immediate --+ CHIP RESET Below are descriptions of all interrupts that may occur in this state. INTERRUPTS (7-0): 0000 1000 AUXILIARY STATUS (7-0): XXXX XXXX ### REASON FOR INTERRUPT: User has been selected as a target. ATN was not turned on by the initiator; therefore, he is not capable of using messages (except "Command Complete") and cannot disconnect prior to completing the function. ### SUGGESTED RESPONSE: User should set up the Transfer Counter, issue a RECEIVE COMMAND, and proceed with the function thru status phase and \*\*Command Complete\* message. INTERRUPTS (7-0): 0000 1010 AUXILIARY STATUS (7-0): XXXX XXXX P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C3.0 USER DISCONNECTED ISR REASON FOR INTERRUPT: User has been selected as a target. ATN was turned on by the initiator; therefore, he is capable of using messages. #### SUGGESTED RESPONSE: tser should read the Source ID Register. If the ID Valid bit is not on, the initiator cannot be disconnected until the function is completed. The user should then proceed by setting the Transfer Counter and Issuing a RECEIVE MESSAGE CUT. If the ID Valid bit is on, the user should still issue a RECEIVE MESSAGE OUT and use the ID message, if sent, to determine whether the initiator can disconnect. In either case the user can proceed with the function. INTERRUPTS (7-0): 0001 0000 AUXILIARY STATUS (7-0): XXXX XXXX #### REASON FOR INTERRUPT: User has been reselected as an initiator. It is impli that the target has disconnect and control capability. ## SUGGESTED RESPONSE: User must wait for another interrupt, either Bus Service or Disconnected. Normally, a Bus Service interrupt for a Message In phase for sending an #ID# message would be expected. INTERRUPTS (7-0): 0000 0001 AUXILIARY STATUS (7-0): XXXX XXXX #### REASON FOR INTERRUPT: The user command has been completed successfully. SELECT W/ATN or SELECT W/O ATN implies that the user has been successfully connected to a target and is now acting as an initiator. RESELECT implies that he has been reconnected to an initiation and is now acting as a target. ### SUGGESTED RESPONSE: User proceeds with his intended command sequence. After either SELECT command he waits for a Bus Service or Disconnected interrupt. After a RESELECT, he should issue SEND MESSAGE IN in order to transmit an MIDM message. P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C3.0 USER DISCONNECTED ISR INTERRUPTS (7-6): 0000 0100 AUXILIARY STATUS (7-0): XXXX XXXX REASON FOR INTERRUPT: While executing a SELECT or RESELECT command, no response (BSY) was received from the destination device within the specified timeout. The operation was aborted. SUGGESTED RESPONSE: User should retry a limited number of times. INTERRUPTS (7-0): 0100 0000 AUXILIARY STATUS (7-0): XXXX XXXX REASON FOR INTERRUPT: The user issued a command that is not valid in the disconnected state. SUGGESTED RESPONSE: If the command is valid, retry or issue CHIP RESET and retry. INTERRUPTS (7-0): All Others AUXILIARY STATUS (7-0): XXXX XXXX REASON FOR INTERRUPT: Chip malfunction. SUGGESTED RESPONSE: Issue chip reset and retry operation. P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C4.0 USER CONNECTED AS TARGET ISR C4.0 USER CONNECTED AS TARGET ISR In this state the user is logically connected on the SCSI bus in the Target role. Commands that are valid to issue in this state are listed below: : RECEIVE COMMAND : RECEIVE DATA : RECEIVE MESSAGE OUT : RECEIVE UNSPECIFIED OUTPUT Interrupt --+ SEND STATUS : SEND DATA : SEND MESSAGE IN : SEND UNSPECIFIED INPUT --- PAUSE Immediate --+ DISCONNECT : CHIP RESET +-- In order to service and interrupt in this state the user should know if he has a command pending that will result in an interrupt and what the command is. Below is a descritpion of the interrupts that may occur in this state. INTERRUPTS (7-0): 0000 0010 AUXILIARY STATUS (7-0): XXXX XXXX REASON FOR INTERRUPT: ATN has been received from the initiator. If this interrupt is received after issuing an interrupting command, the command was not and will not be executed by the chio. SUGGESTED RESPONSE: User should issue a RECEIVE MESSAGE OUT to determine why to initiator set ATN. If a command was aborted, it will not be 9 P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C4.0 USER CONNECTED AS TARGET ISR to be reissued. INTERRUPTS (7-0): 0000 0001 AUXILIARY STATUS (7-0): XOXX XXXX REASON FOR INTERRUPT: A SEND or RECEIVE command has completed successfully. SUGGESTED RESPONSE: User proceeds with function by issuing any other valid command. INTERRUPTS (7-0): 0000 0011 AUXILIARY STATUS (7-0): XOXX XXXX REASON FOR INTERRUPTS A SEND or RECEIVE command has completed. ATN was turned on by the initiator during the transfer. SUGGESTED RESPONSE: User should issue a RECEIVE MESSAGE DUT to determine why the user set ATN. INTERRUPTS (7-0): 0000 0001 AUXILIARY STATUS (7-0): X1XX XXXX REASON FOR INTERRUPT: A RECEIVE command terminated one to a bus parity error. (ATN is not on.) SUGGESTED RESPONSE: If the error occurred during a RECEIVE MESSAGE DUT, the user should issue a SEND MESSAGE IN, "Message Parity Error" followed by a RECEIVE MESSAGE DUT in order to retry the message. If the error occurred during another RECEIVE command, the user should issue a SEND MESSAGE IN, "Restore State", and retry the entire transmission. In either case, the number of retries should be limited. INTERRUPTS (7-0): 00.00 UC11 P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C4.0 USER CONNECTED AS TARGET ISR AUXILIARY STATUS (7-0): X1XX XXXX REASON FOR INTERRUPT: A RECEIVE command terminated due to a bus parity error, and the initiator is asserting ATN. SUGGESTED RESPONSE: Similar to previous interrupt, except if error did not occur on a message then the ATN should be serviced first by issuing a RECEIVE MESSAGE DUT. INTERRUPTS (7-0): 0100 0000 AUXILIARY STATUS (7-0): XXXX XXXX REASON FOR INTERRUPT: The user issued a command that is not valid in the connected target state. SUGGESTED RESPONSE: If the command is valid, retry or issue CHIP RESET and rethe entire operation. INTERRUPTS (7-0): All Others AUXILIARY STATUS (7-0): XXXX XXXX REASON FOR INTERRUPT: Chip malfunction. SUGGESTED RESPONSE: Issue chip reset and retry operation. P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C5.0 USER CONNECTED AS INITIATOR ISR # C5.0 USER CONNECTED AS INITIATOR ISR In this state the user is logically connected on the SCSI bus in the Initiator role. Commands that are valid to issue in this state are listed below: TRANSFER INFO Interrupt --+ TRANSFER PAD +-: MESSAGE ACCEPTED : SET ATN Immediate --+ DISCONNECT : CHIP RESET In order to service an interrupt the user should know if he has a command pending that will result in an 'interrupt and what the command is. He should also remember what the information phase was at the time he issued the last TRANSFER command. Below is a description of the Interrupts that may occur in this state. INTERRUPTS (7-0): 0000 0010 AUXILIARY STATUS (7-0): XXXX XXXX ## REASON FOR INTERRUPT: A REQ has been received from a target that the chip cannot service automatically. This may occur prior to issuing a TRANSFER command, when a REQ is received after TC=0 during a TRANSFER command, or when an information phase change is detected by the chip during a TRANSFER command. ### SUGGESTED RESPONSE: Determine if an information phase change has occurred by comparing I/D, C/D, and MSG in the Auxiliary Status with the past information phase. If the phase type changed, read the Transfer counter and update working pointers for the old P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C5.0 USER CONNECTED AS INITIATOR ISR phase and then proceed to set up for the new transfer. If the phase did not change, then the Transfer Counter Zero bit should be set and a buffer overflow has occurred. INTERRUPTS (7-0): 0000 0100 AUXILIARY STATUS (7-0): XXXX XXXX ### REASON FOR INTERRUPT: The target disconnected from the bus. The disconnection may or may not be unexpected depending on the previous sequence of events. ## SUGGESTED RESPONSE: The user does housekeeping to complete his initiator role. INTERRUPTS (7-0): 3.0.0.0 0.001 AUXILIARY STATUS (7-0): XXXX XXXX ## REASON FOR INTERRUPT: A TRANSFER command for a Message In phase has completed. The chip has left ACK active on the bus. ## SUGGESTED RESPONSE: The user should examine the message. If the user wants to reject the message, a SET ATN followed by a MESSAGE ACCEPTED should be issued. If the user wants to accept the message, only the MESSAGE ACCEPTED command should be issued. INTERRUPTS (7-0): 0000 0100 AUXILIARY STATUS (7-0): X1XX XXXX ### REASON FOR INTERRUPT: The target disconnected from the bus at a time when ATN $_{\mbox{\scriptsize Mas}}$ on due to a parity error. #### SUGGESTED RESPONSE: The user should consider this I/O to be bad since the target never sent a Message Out to find out about the parity error. The I/O should probably be aborted. P/N: 348-0010342 Rev.A APPENDIX C - USER INTERRUPT SERVICE ROUTINES C5.0 USER CONNECTED AS INITIATOR ISR INTERRUPTS (7-0): 0000 0010 AUXILIARY STATUS (7-0): X1XX XXXX # REASON FOR INTERRUPT: A REQ from the target cannot be serviced automatically by the chip. Also, a parity error occurred during the last TRANSFER INFO command. The interrupt occurs not at the time of the parity error, but when TC=Q or when the target changes information phases. The chip automatically sets ATN at the time of the parity error. # SUGGESTED RESPONSE: The user should determine if a phase change occurred by using I/O, C/D, and MSG. If the phase changed and the new phase is a Message Dut, the user sends either a Message Parity Error or a MRetry message depending on whether the last phase was a message phase. If the phase changed and the new phase is not a Message Dut, the user should service the new phase and issue a TRANSFER command. (The chip will keep ATN on until a Message Out is sent with TC=O.) If the phase did not change and the TC=O, then a buffer overflow occurred in addition to the parity error. INTERRUPTS (7-0): 0100 0000 AUXILIARY STATUS (7-0): XXXX XXXX #### REASON FOR INTERRUPT: The user issued a command that is not valid in the connected initiator state. #### SUGGESTED RESPONSE: If the command is valid, retry or issue CHIP RESET and then retry the entire operation. INTERRUPTS (7-0): All Others AUXILIARY STATUS (7-0): XXXX XXXX REASON FOR INTERRUPT: Chip maifunction. SUGGESTED RESPONSE: Issue chip reset and retry operation. P/N: 348-0010342 Rev.A APPENDIX D - SUGGESTED HARDWARE INTERFACE D1.0 MICROPROCESSOR INTERFACE .. D1.0 MICROPROCESSOR INTERFACE The signals used to interface the SCSI chip to the microprocessor are listed in Section 2.1. An example of how these signals are interfaced is shown in Figure 01. The SCSI chip is lattached to the microprocessor's Address, Data, and Control Rus as shown. For high transfer rates, the DMA CONTROL LOGIC blocks should be included so that the SCSI interface will be allowed to "steal" memory cycles. This is achieved through the use of two handshake signals, DREQ and DACK/. If high speed is not required, the DMA CONTROL LOGIC block may be omitted and DACK/ must be externally pulled up. In this case, all data transfers will be accomplished by means of CS/ and the address lines. Maximum data transfer rate would be accomplished if the CONTRUL LOGIC were replaced with a dedicated data buffer associated control logic. P/N: 348-0010342 Rev.A APPENDIX D - SUGGESTED HARDWARE INTERFACE D2.0 SEST INTERFACE D2.0 SEST INTERFACE ្តិស្ន ចំនួញ The suggested interface between the chip and the SCSI differential transceivers is shown in Figure D2. Figure D3 shows the suggested interface between the SCSI chip and single-ended dsivers and receivers. In each case, the 3 to 8 decoder enables the ID bit onto the SCSI bus when BSYDUT is active but TGS and IGS are inactive (Arbitration phase). At the same time, all other data bit receivers are enabled for reading and the SCSI chip drives the selected ID data bit high. The Data Bus drivers are enabled together when DBEN/ is low. At all other times, the Data Bus receivers are enabled. The ACK and ATN drivers are enabled when IGS is active (Initiator Role). The MSG, C/D, I/O, and REQ drivers are enabled when TGS is active (Target Role). P/N: 348-0010342 Rev.A APPENDIX D - SUGGESTED HARDWARE INTERFACE D2.0 SEST INTERFACE Figure D1. Suggested Microprocessor Interface 348-0010342 Rev.A P/N: APPENDIX D - SUGGESTED HARDWARE INTERFACE D2.6 SESI INTERFACE Figure D2. Suggested Interface to SCSI 224999 (C) Differential Transceivers P/N: 348-0010342 Rev.A APPENDIX D - SUGGESTED HARDWARE INTERFACE D2.0 SESI INTERFACE Figure D3. Suggested Interface to SCSI Single-Ended Drivers/Receivers