# NEC ELECTRONICS (EUROPE) GMBH SYSTEM SPECIFICATION μPD 7762 µPD 7761 MC 4760 # TABLE OF CONTENTS | SYSTEM SPECIFICATIONS uPD7762, uPD7761, MC4760 | | |---------------------------------------------------------|------| | FOREWORD | | | FOREWORD 1. System Configuration | | | 1.1 Features | 1-2 | | 2. Functions | 2-1 | | 2.1 External Interface | 2-5 | | 2.2 Commands | 2-13 | | 3. System Configuration | | | 3.1 µPD7762 | 3-1 | | 3.2 µPD7761 | 3-11 | | 3.3 MC-4760 | 3-17 | | 3.4 Memory Configuration (7762 external memory) | 3-26 | | 3.5 Clock Signal | 3÷28 | | 4. Specifications | 4-1 | | 4.1 Introduction | 4-1 | | | | | APPENDIX | | | A. Registered Voice Pattern Data Format | A-1 | | B. Outline of DP (dynamic programming) Matching Method. | A-3 | | C. Frample of System Configuration | 8-A | ## 1. System Configuration NEC's voice recognition LSI has been developed with the goal of simplifying the normally highly complicated voice recognition process. Voice recognition consists of an analysis process, which analyzes input voice data, and a recognition process, which performs matching calculation of registered voice data against input voice data that has been analyzed by the first process. These processes are performed by two voice recognition LSIs and an HIC. The HIC (MC-4760) integrates amplifier, equalizer and A/D converter functions and serves as an analog interface. As for the two voice recognition LSIs, one is the control LSI ( $\mu$ PD7762) which controls operation of the system and the other is the calculation LSI ( $\mu$ PD7761) which performs analysis and matching calculations using an 8-channel band-pass filter. By employing the compression DP matching algorithm, the voice recognition system consisting of the abovementioned three chips recognizes a maximum of 128 words of single-word input by a specific speaker with an average recognition response time of 0.7 sec. and a minimum recognition rate of 98% when using a 16K-byte memory. A system configuration using a 64K-byte memory accordingly allows a maximum of 512 words to be registered in the system. Fig. 1.1 shows a system configuration. **#1 INTERNAL DATA BUS** 1/2 INTERNAL ADDRESS BUS 1/3 INTERNAL CONTROL BUS 6 Baud rate : 64 rates (max. 9,600 bps) ° Character length ... 8 bits ° Parity : Disabled ° Parity check : ODD Stop bits : 2 bits Asynchronous mode :: ## 2.1.3 Serial interface (7762) Since the 7762 is provided with a built-in serial port, it can be controlled directly when connected to a host system equipped with a compatible serial port. The serial clock for this kind of I/O operation must be provided externally. A configuration example and basic timing are shown in Figs. 2.9 and 2.10, respectively. I/O of control commands through the serial port of the 7762 have the following points that require special attention. (Refer to Fig. 2.4.) Input operation (Host to 7762) After the host system has sent the control commands and terminator to the 7762, it must also send dummy data (00H). If this dummy data is not sent, the wrong data may be output. (For descriptions of the commands and the terminator, refer to 2.2.) Output operation The 7762 outputs a response (recognition result or error code) to the host system. Unlike the input operation, dummy data will not be sent. (For details of the response of 7762, refer to 2.2.) Fig. 2.4 Dummy Data of 7762 Serial Interface and SAK NOTE: Input of the dummy data causes the SAK to be low level. # (1) Read cycle ## (2) Write cycle Fig. 2.6 Basic Timing of Parrallel Interface (8255) (1) Read cycle (2) Write cycle ## (1) Serial Input Host system to 7762 # (2) Serial output 7762 to Host system NOTES: # indicates the data transfer inside of the 7762. will be the status of the last output. This \* becomes 0 immediately after the reset operation. Fig. 2.10 Basic Timing of 7762 Serial Interface. Table:2.1 pPD7762 Command Summary | Command Name | Command Format. | Bvte | |-----------------|------------------------------------------------------------|----------------------| | INITIALIZE | OOH, OFFH | 2 | | LEVEL ADJUST | Olf [Bank No.] [Bank No.] [Bank No.] [Bank No.] [Bank No.] | 6 max. | | TRAINING | 02H, Record No. [Syntax No. Word reject value] OFFH | 5 max. | | RECOGNITION : | 03H, (Syntax No.)[ ] [Syntax No.] OFFH | 33 max. | | SECOND DECISION | 04H, OFFH | 2 | | HOT START | 05H, 0FFH | 2 | | DOWN LOAD | 06H, Registration No., &FFH, Parameter | No. of parameter + 3 | | UP LOAD | 07H, 0FFH (Used with DOWN LOAD in a pair.) | 2 | | CHANGE REJECT | 08H, Word reject value, OFFH | 3 | | MEMORY TEST | 09H, 0FFH | 2 | | BANK SELECT | OAH, Bank No., OFFH | 3 | | TIMER SET | OBH, Timer value, OFFH | 4 | | WORD REJECT | OCH, Record No., Word reject value, OFFH | 4 | | ARO SET | ODH, OFFH | 2 | | LOAD DATA | OEH, Address, No. of data, OFFH, data, , data | 10 + No. of data | | EXECUTE | OFH, Address, OFFE | 6 | NOTES: 1. OFFH: Terminator 2. The items enclosed in brackets ([ ]) can be omitted. \_Function: Registering the voice pattern - voice data is input through the MC-4760 and analyzed by the µPD7761. - In accordance with the record No., the registered voice pattern and the representative data are set in the table and the syntax No. and word reject value are entered in the dictionary. - \* Syntax No. and word reject value are used during voice recognition. OOH (acknowledge): Normal completion Output code: All other outputs are error codes. NOTE: See System Configuration Drawing Fig. 2.12. ### (4) RECOGNITION Command format: 03H [syntax No.] [syntax No.] [---] 0FFH 0 < syntax No. < 128 However, the maximum number of syntax Nos. that can be set is 31. If syntax No. is omitted, 0 is assumed. Function: To input voice data, perform DP matching calculations against the registered voice patterns and output the result to the host system. - $^{\circ}$ Voice data is input through the MC-4760 and analysis is performed by the $_{\mu}PD7761$ . - DP matching calculations are performed to compare the input voice pattern against each of the registered voice patterns with the specified syntax No(s). ### (5) SECOND DECISION Command format: 04H, OFFH Function: To ou To output the registered voice pattern found to have the second smallest distance from the input voice pattern. Valid only after execution of RECOGNITION command. Output code: 00H (Acknowledge): Normal completion After output of the acknowledge code, the record No. and the distance will be output. Any output other than the acknowledge code will be an error code. However, in the case of error code OAH, record No. and distance will also be output. In all other cases, only the error code will be output. #### (6) HOT START Command format: 05H, 0FFH Function: To init To initialize all elements of the chip set system except the memory. - Initializes serial ports 8251 and 8255. - ° Resets the 7761. • Initializes the gain of the MC-4760. Output code: ( 00H (Acknowledge): Normal completion Any other output will be an error code. ### (7) DOWN LOAD Command format: 06H No. of registered patterns, OFFH, parameters l < No. of registereò patterns < 128 Parameters are described below. Function: To load the registered voice pattern data from the host system to the current memory bank. e Erases the registered voice pattern data in the current bank memory. -Output code: 00H (Acknowledge): Normal completion Any other output will be an error code. #### (12) TIMER SET Command format: OBH, timer value, OFFH Timer value in 2 bytes is transmitted in the order of low- to high- order bits. 12 bits are effective. Function: To set a value in the timer of the 7762 and to activate the timer. ° The timer is a 12-bit down counter and counts at speeds of $4\,\mu S$ to 16ms, with a resolution of $4\,\mu S$ . Causes the output of a time-out signal from the TO terminal of the 7762. Output code: 00H (Acknowledge): Normal completion Any other output will be an error code. #### (13) WORD REJECT Command format: OCH, record No., word reject value, OFFH Function: To set the word reject value for the specified record No. Output code: 00H (Acknowledge): Normal completion Any other output will be an error code. #### (14) ARO SET Command format: ODH, OFFH Function: A data setting command to be used for the record/reproduction board (PC-8012-04). ° Outputs D, P, R and E. Output code: OOH (Acknowledge): Normal completion Any other output will be an error code. #### (15) LOAD DATA Command format: OEH, address, No. of data, OFFE, data address and No. of data are input in units of 4 bytes. The first 2 bytes input the low byte and the next 2 bytes, the high byte, respectively. to set very strict conditions for recognition of a single word (a code word, for example,) so that it will only be recognized when it is carefully and accurately pronounced. 2.2.4 Parameters for UP LOAD and DOWN LOAD Input of UP LOAD or DOWN LOAD command enables I/O of registered voice pattern data with the host system. The UP LOAD command, outputs the acknowledge code, and then causes output of the No. of registered voice patterns, reject value table, record No., dictionary table, registered voice pattern table, extraction table, and next record No., in the above order. This operation may be repeated as many times as the number of the registered data. Input of the DOWN LOAD command, on the other hand, after outputting the acknowledge code, causes the reject value table, record No., dictionary table, registered voice table, representative data table, and the next record No. to be output in that order and this output may be repeated for each registered voice pattern. Output of items marked \*\* may be repeated for the number of registered voice patterns. \* Reject value table referred to here is for the bank reject value. NOTE: The numbers indicate the phase E Fig. 2.11 Block Diagram of LEVEL ADJUST Command NOTE: Data transmitted, power and channel data: Total 10 bytes. Phase No.s correspond to those in Fig.2.13 ## 3. System Configuration This chapter describes the features, terminal connections and functions of the $\mu PD7762$ , $\mu PD7761$ and MC-4760 chips which make up the voice recognition chip set system. Brief explanations of the memories and clock are also presented. ### 3.1 µPD7762 ### 3.1.1 Introduction The $\mu PD7762$ is the control LSI of the voice recognition chip set and performs interfacing with the host system, receives commands from the host system, performs memory management and controls the $\mu PD7762$ and MC-4760. ### 3.1.2 Features - ° Control LSI for the voice recognition LSI set. - ° Connectable to an external memory of 64K bytes max. (addresses 1000H to FF7FH) - ° µPD8255 interface port (fixed I/O addresses) - ° uPD8251 interface port (fixed I/O addresses) - Built-in serial interface - ° Built-in clock oscillator (external drive (1 to 4MHz) also possible.) - ° N-channel MOS - ° 5V single power supply - ° 64-pin QUIP plastic package ### 3.1.4 Terminal functions - (2) ABO to AB15 (Address bus) output 16-bit address bus for setting memory and specifying I/O addresses. Memory addresses are from 1000H to FF7FH. - (3) SAK (Serial acknowledged) output Outputs data transfer status when the serial port is used. - (4) SCS (Serial chip select) input This pin should be connected to the GND terminal when the serial port is used. - (5) IO/M (I/O or memory) output This pin outputs low level during memory access; at all other times, high level is output. - (6) ATC<sub>0</sub> ATC<sub>5</sub> (Attenuator control) output Output signal for control of the MC-4760 attenuator. - (7) SELO, SELI (I/F Select) input Input terminal for selection of the external interface. | SELO | SELl | I/F | |------|------|------------------| | 0 | 0 | μPD8255 parallel | | 0 | 1 | μPD7762G serial | | 1 | 1 . | μPD8251 RS-232C | (8) MMO, MMl (Memory mode) input Input terminal for specification of the memory area | MMO | MMl | Memory area | |-----|-----|-------------| | 0 | . 0 | 64K bytes | | 0 | 1 | 16K bytes | | 1 | 0 | 32K bytes | | 1 | 1 | 48% bytes | (9) $\overline{\text{OBF}}$ , IBF input When the $\mu\text{PD8255}$ is used, these terminals are used for input of control signals $\overline{\text{OBF}}$ and IBF from the $\mu\text{PD8255}$ , and are left open when $\mu\text{PD8255}$ is not used. - (20) RE (Refresh enable) output Output terminal for refresh enable when using the DRAM in the $\mu PD7762G$ memory. While this signal is high level, the memory of $\mu PD7762G$ will not be accessed. - (21) WAIT input Input terminal for wait signal when using the slow RAM in the memory. The wait signal is checked at the end of the T2 cycle and if it is low, the wait cycle (Tw) will be repeated until it becomes high. - (22) C.G. (Contact ground) input This pin is connected to the GND terminal. - (23) DORQ (Data output request) input Input terminal for data transfer request signal from the µPD7761. When this signal is high, the 7762 receives data from the 7761 via the data bus. - (24) HST (Hot start) input Input terminal for hot start request signal from the hardware. After detection of the rising edge, if high level on this signal is maintained for $4\,\mu\text{S}$ (4MHz clock), a request signal will be assumed. - (25) Vcc +5V power supply. - (26) GND ### 3.1.5 Reset operation of 7762 When a low level signal is applied to the RESET terminal for more than $4\mu S$ (4MHz clock), internal reset of the 7762 will be performed. After reset, the 7762 will perform the following operations. - Outputs a high level signal to the RST terminal for at least 3 clock pulses to reset the 7761. - Performs mode setting of the 8251. - Reads the dummy data in the PA port of the 8255 and initializes the timing with the 8255. (Mode setting of the 8255 must be complete before timing can be initialized.) - ° Sets the serial port of the 7762 in the input mode. ## 3.1.10 7762 clock signal generator The clock signal for the $\mu PD7762G$ is provided either by the internal crystal oscillator circuit or by an external clock signal generator. The circuit examples for internal and external clocks are shown below. (1) Internal clock circuit (reference) ## (2) External clock circuit (reference) # (i) Memory.read (From memory to 7762) # (ii) Memory write (From 7762 to memory) Ë ==( NOTE: \*Input the wait cycle when a slow memory is being used. Fig. 3.2 Access Timing of Memory ### 3.2 µPD7761 ### 3.2.1 Introduction The pPD7761 performs calculation process such as analysis of voice data, matching calculation of input voice patterns against registered voice patterns, and so forth. ### 3.2.2 7761 features - Analysis and matching calculation processor for the voice recognition LSI set. - Data communications with the 7762 are performed through the data bus using a handshake signal. - Voice analysis is performed by an 8-channel biguad digital filter. - ° Control is by 16-bit mode code from the 7762. - Built-in serial port for input of voice data from MC-4760 - Fixed I/O addresses (as viewed from the 7762) - ° Clock signal frequency: 8MHz ~ 1MHz - ° N-channel MOS - ÷5V single power supply - ° 28-pin DIP ceramic package ### 3.2.4 Terminal functions - (1) D<sub>0</sub> ~ D<sub>7</sub> (Data bus) 3-state I/O 8-bit bidirectional data bus for I/O of data and mode codes with the 7762. - (2) A<sub>0</sub> (Address select) input Input terminal used to select between access of the data register (DR) and the status register (SR) of the 7761. When Ao is 0, DR is selected and when Ao is 1, SR is selected. - (3) $\overline{\text{CS}}$ (Chip select) input When this signal is high, D<sub>0</sub> ~ D<sub>7</sub> are enabled for I/O. - (4) RD (Read) input Read control signal used when reading the contents of either DR or SR. - (5) WR (Write) input Write control signal used when writing to DR. - (6) DORQ (Data output request) output Output signal to request data transfer from the 7762. - (7) DVI (Digitized voice input) input Input for voice data after it has been converted to 8-bit digital data by MC-4760. - (8) CG (Contact ground) input Connects to GND. - (9) SMPLO, SMPL1 (Sampling clock) input Inputs terminal for A/D strobe signal. Signal input is 10 KHz sampling clock; normally, this is the reverse phase of the signal input to the SMPL terminal of the MC-4760. - (10) SCLK (Serial clock) input The reverse phase of the signal input to the CLK terminal of the MC-4760 is input. This signal is synchronized with that clock and provides timing for the input of voice data from DVI. - (11) RST (Reset) Input Input terminal for reset signal to initialize the internal system of the uPD7761D. To initialize the - The 7761 is first synchronized with the SCLK (serial clock) signal; 8-bit digitized voice data from the MC-4760 is then input to the 7761 through the DVI terminal. - The frequency of the voice data input is analyzed by an 8-channel digital filter and the power is calculated. - After all analysis processes have been completed, the 7761 sends a DORQ signal to the 7762, indicating the end of the process. - Through the data bus, the 7761 then sends a 2-byte code (00H) to the 7762 which indicates that the result to be output is that of the analysis process. (The code is sent starting from the lowerorder byte.) - Then, power data and data for CH1 to CH8 is sent to the 7762 in units of 2 bytes in the order of the lower-order byte to the higher-order byte. - When the data transmission is completed, the 7761 will re-enter the WAIT state, and wait for input of the next reset signal from the 7762. - (4) Matching calculation mode (mode code = 8xxxH) When the 7761 is set in matching calculation mode by input of a mode code from the 7762, the following operations will be performed. - The number of frames of input voice pattern data is sent from the 7762 to the 7761 as 1 byte of data. - Input voice pattern data (4 bytes) and representative data (1 byte) are input from the 7762 for the number of frames of voice data. - Number of frames of registered voice pattern data is input from the 7762 as 1 byte of data - Registered voice pattern (4 bytes), cutoff parameters and representative data (1 byte) are input for the above number of frames. - Matching calculation will be performed for the two sets of data (input and registered voice patterns). The voice data sent from the 4760 to the 7761 through the DVI terminal of the 7761 is synchronized with SCLK. Although the data from the 4760 normally flows to the DVI terminal of the 7761, the selection of whether or not to accept data is made internally at the 7762. For input timing for serial data, refer to the section on the MC-4760. 3.2.8 Serial clock and reset of 7761 and 4760 Serial voice data input to the 7761 from the 4760 is synchronized with the serial clock input to the SCLK terminal of the 7761 and the terminal CLK of the 4760. Therefore, when the 7761 is reset, it is also necessary to reset the serial clock at the same time. If this reset operation is not performed, normal data transmission may not be possible. ### 3.3 MC-4760 ### 3.3.1 Introduction The MC-4760 is an integrated voice input circuit designed to perform optimum analysis of voice band signals. Voice signals are input from a microphone or a tape, amplified and equalized. They are then converted from analog to digital signals by the A/D converter and output as serial data. Furthermore, the built-in digital attenuator enables the 7762 to perform gain adjustment. ### 3.3.2 Features - IC performs analog interfacing for the voice recognition LSI set. - · Built-in variable amplifier with external resistor - ° Built-in equalizer - ° 8-bit TTL control digital attenuator incorporated - 8-bit A/D serial output (MSB first) - Built-in lowpass filter for elimination of foldover noise MC-4760 pin connection Top view N.C: Non connection \* DVO: Digital Voice Out - (13) LPF OUT (Lowpass filter output) output Observation terminal for the analog signal immediately before A/D conversion. Do not connect the load to this terminal. - (14) LINE IN (Line input) input For voice input from a tape. Input impedance: 10Kn. Maximum input level: ±0.6<sub>0-p</sub> (when sin wave calculation: EQL AMP: 20dB, Attenuator valve: 7FH) ## 3.3.7 Others # (1) G ADJ The G ADJ terminal is an external resistance terminal which determines the gain of the variable amplifier in the MC-4760. The relation of the external resistance to gain, and the mounting method of the resistor are shown in Table 3.1 and Fig. 3.4, respectively. Table 3.1 Changes Effected in Gain by External Resistance | Resistance | ( n) | Gain | (dB) | |------------|------|------|------| | Open | • | 0.6 | 5 | | 1100 | | 10 | - * | | 505 | | 15 | | | 258 | | 20 | | | 138 | | 25 | | | <u> </u> | | 30 | | Gain is obtained by the following formula. G=20 $$\{\log \frac{(4.3)^2 + 8.6}{R}\} + 1.9$$ where: G: gain (dB) R: resistance $(K\Omega)$ \* Do not use a resistance of less than 75 $\Omega$ . Fig. 3.4 Connecting External Resistor Table 3.2 ATC Value and Output Voltage | Output voltage (V) | |-----------------------------------------------------| | -V <sub>REF</sub> (255)<br>256 | | -V <sub>REF</sub> (129) | | $-V_{REF} (\frac{128}{256}) = -\frac{1}{2} V_{REF}$ | | -V <sub>REF</sub> (127) | | $-V_{REF}$ $(\frac{1}{256})$ | | $-V_{REF} (\frac{0}{256}) = 0$ | | | $V_{REF}$ = Input voltage to internal attenuator 1LSB = (2-8) $V_{REF}$ (3) MIC input amplifier and A/D converter The abbreviation 'AMP' in the block diagram in 3.3.5 denotes the MIC input amplifier, which is used to amplify voice signals as they are input from a microphone. The specifications of this amplifier are as follows: Gain : 40dB Input impedance: 1Kn Band : BPF of 100Hz to 10KHz The A/D converter is used to convert voice signals input from a microphone or tape into digital signals. The ratings of the A/D converter conform to CODEC standards. (6) Cautions in using memory Although both SRAM and DRAM memories can be used, the memory capacity must be large enough to derive the bank configuration described on the preceding page. There are difficulties involved in the adoption of commercially available memories in that the read cycle of the 7762 is very fast and the minimum delay time until data read begins after the RD signal becomes high is only 350ns. Therefore, it is necessary to insert one "wait" in the read cycle (this will result in a delay time of 850ns.). In comparison, the write cycle does not require the insertion of any wait time. Timing calculations are based on CLK of 4MHz and out of 2MHz. Fig. 3.5 Circuit Example to Generate One "Wait" in Read Cycle # 4. Specifications ## 4.1 Introduction This voice recognition system comprises three LSI chips: $\mu PD7762,\ \mu PD7761$ and MC-4760. The detailed specifications for each chip are presented below. ## AC Characteristics (Tz = -10 = +70°C, VCC = +5.0V=10%) Clock timing: | | Parāmeter | Symbol | Conditions | MIN, | MAX. | Unit | |------|------------------------|------------------|------------|------|------|------| | X1 _ | Input cycle time | tcyx | | 227 | 1000 | ns | | X1 | Input low pulse width | . txxL | · | 105 | | ns | | Χı | Input high pulse width | ¹ххн | | 105 | | ns | | ¢OUT | Cycle time | tCY¢ . | | 454 | 2000 | ns | | ¢0UT | Low pulse width | t <sub>⇔L</sub> | | 150 | | us | | φOUT | High pulse width | t <sub>ø¢H</sub> | | 150 | | ns - | | ¢0UT | Raise/fall time | tr.tf | | | 40 | ns | ## Read/write operation: | saywrite operation: | | | | | | |---------------------------------|-------------------|-------------|-----------|-------------------------|------| | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | | RD L.E OUT L.E. | t <sub>Rø</sub> | | 100 | , | ns | | Address (AB0-15) - Data input | t ADI | | | 550+500×N | ns | | RD T.E. → Address | tRA | | 200 | | 2n | | RD L.E. → Data input | TRD | Ī | | 350+500×N | ns | | RD T.E Data hold time | 1RDH | | 0 | | ns | | RD Low pulse width | taa | | 850+500×N | | ns | | RD L.E WAIT L.E. | t <sub>RWT</sub> | ĺ | | 450 | ns | | Address (ABO-15) - WAIT L.E. | t <sub>AWT1</sub> | | | 650 | ns | | WAIT Setup time (for pOUT L.E.) | twrs | | 290 . | | ns | | WAIT Hold time (for pOUT L.E.) | twTH | | 0 | 120 | ns | | RE - RD L.E. | 1 <sub>MR</sub> | | 200 | | ns | | RD T.E RE | <sup>t</sup> RM | | . 200 | | ns | | 10/M - RD L.E. | tiR | 1CY = 500ns | 200 | 8 | ns | | RD T.E 10/M | 1 <sub>RI</sub> | | 200 | <i>2</i> <sup>2</sup> × | ns | | φOUT L.E WR L.E. | t <sub>ø</sub> w | | 40 | 125 | ns | | Address (ABO-15) - pOUT T.E. | t Aø | - | 100 | | ns | | Address (ABO—15) — Data output | t <sub>ADZ</sub> | | 450 | | ùz | | Data output - WR T.E. | TOW | | 600+500×N | | ns | | WR T.E Data stable time | two | | 150 | | ns | | Address (ABO-15) - WR L.E. | taw | Ì | 400 | | ns | | WR T.E Address stable time | twa | 1 | . 200 | | ns | | WA Low pulse width | tww | ] | 600+500×N | | us | | 10/M - WR L.E. | tiw | ] . | 500 | | ns | | ₩ñ T.E. — 10/M | twi | | 250 | | ns | Timing of TCYc-dependent bus parameters | Parameter | Formula | MIN./MAX. | Unit - | |-------------------|---------------|-----------|--------| | t <sub>Ro</sub> | (1/5) T | . MIN. | ns | | tADI'. | (3/2+N) T-200 | MAX. | ns | | t <sub>RA</sub> | (1/2) T-50 | MIN. | ns. | | tRD | (1+N) T-150 | MAX. | ns | | t <sub>RR</sub> | (2+N) T-150 | MIN. | Z.U | | <sup>†</sup> RWT | (3/2) T-300 | MAX. | ns | | t <sub>AWTI</sub> | (2) T-350 | MAX. | ns. | | t <sub>ER</sub> | (1/2) T-50 | MIN. | ns | | TRE | (1/2) T-50 | MIN. | ns . | | tiR | (1/2) T-50 | MIN. | ns | | <sup>T</sup> RI | · (1/2) T-50 | MIN. | ns | | 1 <sub>¢W</sub> | (1/4) T | MAX. | ns . | | t Aø | (1/5) T | MIN. | ns | | t ADZ | T-50 | MIN. | ns | | t <sub>DW</sub> | (3/2+N) T-150 | MIN. | ns | | twD | (1/2) T-100 | MIN. | ns | | T <sub>AW</sub> | T-100 | MIN. | ns | | t WA | (1/2) T-50 | MIN. | ns | | tww | (3/2+N) T-150 | MIN. | 2n | | tıw | Т . | MIN. | ns | | 1 <sub>Wl</sub> | (1/2) T | MIN. | ns | NOTES: 1. No. of wait states 2 T = 1 CY 0 Serial operation AC characteristics $(T_a = -10 \hookrightarrow +70 \, ^{\circ}\text{C}, \, V_{cc} = +5.0 \, \text{V} \pm 5 \, \%)$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------|-----------------|----------------------------------|------|------|------|------| | CLK cycle time | ФСХ | | 122 | | 1000 | ns | | CLK pulse width | ФD . | | 60 | | | ns | | CLK rise time | Φr | Voltage at timing | | | 10 | ns | | CLK fall time | Φf | measured point<br>.1.0 V & 3.0 V | | | 10 | ns | | $A_0$ , $\overline{CS}$ set time for $\overline{RD}$ . | t <sub>AR</sub> | | 0 | • | | ns | | $A_0$ , $\overline{CS}$ hold time for $\overline{RD}$ | t <sub>RA</sub> | | 0 | | | ns | | RD pulse width | t <sub>RR</sub> | | 250 | | | ns | | Data access time for $\overline{\text{RD}}$ | t <sub>RD</sub> | | | | 150 | ns | | Data float time for $\overline{RD}$ | t <sub>DR</sub> | $C_L = 100 \text{ pF}$ | 10 | | 100 | ns | | $A_0$ , $\overline{CS}$ set time for $\overline{WR}$ | t <sub>AW</sub> | | 0 | | | ns | | $A_0$ , $\overline{CS}$ hold time for $\overline{WR}$ | | | 0 | | | ns | | WR pulse width | t <sub>WW</sub> | | 250 | | | ns | | Data set time for $\overline{WR}$ | t <sub>DW</sub> | | 150 | | - | ns | | Data hold time for $\overline{WR}$ | t <sub>WD</sub> | ] . | 0 | | | ns | | RD, WR reset time | t <sub>RV</sub> | | 250 | | | ns | (Continued next page.) # -Timing diagram (7761) # Read operation # Write operation ### Absolute maximum ratings (Ta = 25°C) | Parameter | Symbol | Conditions | Rating | Unit | |--------------------------------|--------|------------|-----------------------------|------------| | Power supply voltage | Vcc | , | -0.3 ~ +7.0 | V | | Power supply voltage | V+ '. | * * | -0.3 ~ +18.0 | v · | | Power supply voltage | V- | | -18.0 ~ +0.3 | ٧ | | Digital input terminal voltage | VIT | | -0.3 ~ V <sub>CC</sub> +0.3 | V | | Current consumption | Po | • | 1000 | mW | | Operating temperature | Topt | | -20 ~ +75 | *c | | Storage temperature | Tstg | | -40 ~ +85 | <b>'</b> C | #### Recommend operating range | Parameter | Symbol | MIN. | TYP. | MAX. | Unit | |------------------------------------|-----------------|-------|-------|-------|------| | Input high voltage | VIH | 2.0 | 3.0 | Vcc | \ v | | Input low voltage | VIL | 0.0 | | . 0.8 | V | | Clock frequency | fcLK | 1.9 | 2.0 | 2.1 | MHz | | Sampling signal frequency | f SMPL. | 9.5 | 10.0 | 11.0 | kHz | | Mic input impedance | ZINM | 0 | 600 . | 1000 | Ω | | Line input impedance | ZINL | 0 | 1000 | 2000 | Ω | | Power supply voltage | ·Vcc | 4.75 | 5.00 | 5.25 | \ v | | Power supply voltage (rating: 12V) | 1V <u>+</u> 1 , | 11.40 | 12.00 | 12.60 | \ v | | Power supply voltage (rating: 15V) | 1V +1, -2 | 14.25 | 15.00 | 15.75 | v- | ## Electrical characteristics (Ta = 25:3°C, 1V:1 = 12V:5%) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------|----------------------|--------------------------------------------------|------|------|------|-------| | MIC IN input impedance | ZMIN | VIN = * mVrms, f = 1kHz | 850 | 1000 | 1150 | U | | LINE IN input impedance | ZLIN | VIN = * mVrms_f = 1kHz | 8.5 | 10.0 | 11.5 | kΩ | | MIC IN non-distortion input voltage | VMIN | RGAPJ = -, f = 1kHz | 120 | | | mVp-p | | LINE IN non-distortion input voltage | VLIN | RGAPJ = -, f = 1kHz | 12.0 | | | Vp-p | | MIC IN min. effective input voltage | V <sub>MIN min</sub> | RGAPJ = 75.0Ω, 1 = 1kHz | 2.0 | | İ | mVp-p | | LINE IN min. effective input voltage | V <sub>LIN</sub> min | ATC 7-8 = FFH, VLPFO = 5.0 Vp-p | 200 | | | m√p-p | | Aput max, output voltage | VAOUT | R <sub>L</sub> = 10kΩ | 5.0 | | | Vp-p | | LPF out max. output voltage | VLPFO | RL = 100kΩ | 5.0 | | | Vp-p | | LPF out noise voltage | VNS | R <sub>L</sub> = 100kΩ. R <sub>GAP</sub> J = 75Ω | | | 3.0 | mVp-p | | | | VIN - OV. ATC - FFH | | | | ! | ## APPENDIX - A. Registered Voice Pattern Data Format - B. Outline of DP Matching Method - C. Example of System Configuration (Circuit Drawings) 2nd frame 16th frame 1st frame 128 Fig. A.1 Registered Voice Data Configuration Fig. B.1 Distance between Two Pattern of Unequal Length This can be expressed by the following formula. $$D(A, B) = \min \left[ \Sigma O(i, j) \right] \qquad \dots \qquad (2)$$ $$j = J(i)$$ In this formula d(i,j) represents the distance | ai - bj | of the vectors between ai and bj. The symbol "min." denotes that a value enclosed in the brackets [ ] will be minimized by the function J(i). The DP (dynamic programming) method is applied to resolve this kind of problem. By performing graduated formula calculation with DP method on the i-j plane as shown in Fig. B.2 under the initial conditions g(1,1)=d(1,1), the distance between patterns A and B, D(A, B) can be obtained as D(A,B)=G(I,J). $$G(i,j) = d(i,j) + \min \left\{ g(i-1,j) \\ g(i-1,j-1) \\ g(i-1,j-2) \right\}$$ .... (3) The matching window in Fig. B.2 prevents unnecessarily flexible matching and reduces the calculation load. The function of the DP matching method is, as can be seen, to model the fluctuation of the time axis by using mapping function (ji) and to calculate the simplfied problem. the DP matching method reduces the erroneous recognition rate to 1/4 to 1/7 and oramatically improves the operating precision. However, since its calculation load is very large, a special processor is required to perform real-time processing. # History of Modifications | Edition Page | Modifications | |--------------|------------------------------------------| | 1 , 7 | Prepared by Mr. Tanaka on March 8, 1982 | | 2 | Prepared by Mr. Tanaka on June 5, 1982 | | 3 | Prepared by Mr. Ikeda (NIMS Software | | | Div.) on August 31, 1982 | | 6 | Description of the MC-4760 added to | | | system configuration. | | 9 to 12 | Description of memory configuration, | | | diagrams and drawings concerning the | | | system added to the functional configu- | | | ration. | | 13 to 21 | Section on external interfaces | | | established independently. | | 22 to 24 | Description of command functions | | • | established independently and simplified | | | Diagrams and drawings concerning the | | | system added. | | 41 to 53 | Description of the 7762 rewritten | | | focusing on external interfaces and | | | signals within the system. | | | Terminal names modified; names and | | | explanations of terminal descriptions | | | modified. | | | Descriptions concerning initial opera- | | | tion and basic timing added. | | 54 to 62 | Description of the 7762 focusing on the | | | system level added. | | * | Terminal names; names and explanations | | | of terminal descriptions modified. | | * | Description concerning the initial | | | operation of the 7761 added. | | | Description concerning data I/O and | | | clocks added. | | 63 to 71 | Description of the MC-4760 entirely | | | modified. | | | |