## USER'S MANUAL # #PD78312A 16/8-BIT SINGLE-CHIP MICROCOMPUTER μPD78310A μPD78312A μPD78P312A μPD78310A(A) μPD78312A(A) > Document No. IEU-1265D (0. D. No. IEM-5086F) Date Published October 1993 P Printed in Japan # USER'S MANUAL # **μPD78312A** ## 16/8-BIT SINGLE-CHIP MICROCOMPUTER μPD78310A μPD78312A μPD78P312A μPD78310A(A) μPD78312A(A) #### Major Revisions in This Version | Section | Description | |---------|---------------------------------------------------------------------------------------------------| | 4-19 | Correction of numeric failure in Figure 4-12 "Count<br>Unit Input Pin Noise Removal Example" | | 4-99 | Correction of number of system clocks in 4.7 "External Interrupt Request Function" | | 4-99 | Correction of numeric failure in Figure 4-64 "External Interrupt Request Pin Input Noise Removal" | | 9-6 | Addition of 9.5 "One-Time PROM Product Screening" | | 12-9 | Addition of 12.4 "Precautions on POP PSW Instructions" | | 13-1 | Addition of Chapter 13. "Cautions in Chapters" | #### PREFACE Target This manual is intended for the user engineer who understands the uPD78310A, 78310A(A), 78312A, 78312A(A) and 78P312A functions and designs an application system using the uPD78310A, 78310A(A), 78312A, 78312A(A) and 78P312A. Purpose : The manual is intended for the user to understand the uPD78310A, 78310A(A), 78312A, 78312A(A) and 78P312A hardware functions listed in Configuration. Configuration: The manual consists of the following: - General description - . Pin function - . Internal block function - . Interrupts - . Other on-chip peripheral functions - . Instruction function Use The manual assumes that the reader has general knowledge of electricity, logical circuits, and microcomputers. For the user who uses the manual for uPD78310A, 78310A(A), 78312A(A) or 78P312A + Unless otherwise noted, the manual explains the uPD78312A as a typical product. To use the manual for uPD78310A, 78310A(A), 78312A(A) or 78P312A, change uPD78312A to uPD78310A, 78310A(A), 78312A(A) or 78P312A. Application examples in this manual are intended for the use of standard quality grade products in general electrical applications. If the examples in this manual are to be used in applications where the special quality grade is required, please investigate the quality grade of each part and circuit used. For the user who has experienced uPD78310, 78312 + Check the differences referring to "1.6 DIFFERENCES AMONG FAMILY PRODUCTS" and read the manual centering around the explanation of them. To look up the instruction function when you know the mnemonics Use the index of instruction (alphabetical order) in Appendix A. To look up instruction when you do not know its mnemonic, but know the rough function + Look up the mnemonic of the instruction in "10.1 INSTRUCTION SET AND ITS OPERATION" and the instruction function in "10.6 DESCRIPTION OF INSTRUCTIONS". To understand the uPD78310A, 78310A(A), 78312A, 78312A(A) and 78P312A functions in general + Read the manual according to the contents. Remarks: The uPD78310, 78312 and 78P312 are discontinuation products. Legend Data representation weight High-order and low-order digits are indicated from left to right. Active low representation : xxx (pin or signal name is overlined) Memory map address: Upper part; lower address, Lower part; higher address Explanation of \* in the text NOTE : Description to which you should pay attention Remarks : Supplementary explanation to the text No. representation: Binary number .... xxxx or XXXXB Decimal number ... xxxx Hexadecimal number ..... xxxxH #### Relevant Documents : The following documents should also be referred to together. Any number occurring on the table is of a document. | Document<br>Product<br>Name | Data<br>Sheet | User's<br>Manual | Appli-<br>cation<br>Note(I) | Appli-<br>cation<br>Note(II) | Function | | In-<br>struc-<br>tion<br>Set | |-----------------------------|---------------|------------------|-----------------------------|------------------------------|----------|------|------------------------------| | uPD78310A | IC- | This | IEM-964 | IEA-628 | IEM- | IEM- | IEM- | | uPD78312A | 7920 | Manual | ductory | | | 5115 | 5116 | | uPD78P312A | IC-<br>7772 | | Volume) | opera-<br>tion | | | | | uPD78310A(A) | IC-8272 | | i | gram | | | | | uPD78312A(A) | 10-02/2 | | | Volume) | | | | Documents for Series Product Selection Data Book (16-bit single-chip microcomputer) (IA-118) #### CONTENTS | CHAPT | ER 1. | GENERAL DESCRIPTION | 1-1 | |-------|-------|-----------------------------------------------|------| | 1. | 1 Fe | atures | 1-2 | | 1. | 2 01 | dering Information and Quality Grade | 1-3 | | 1. | 2.1 | Ordering Information | 1-3 | | 1. | 2.2 | Quality Grade | 1-4 | | 1. | 3 Pi | n Configuration (Top View) | 1-5 | | 1. | 3.1 | uPD78312A, uPD78310A Pin Configuration | 1-5 | | 1. | 3.2 | uPD78P312A Pin Configuration | 1-9 | | 1. | 4 Bl | ock Diagrams | 1-16 | | 1. | 4.1 | uPD78312A, uPD78310A Block Diagram | 1-16 | | 1. | 4.2 | uPD78P312A Block Diagram | 1-17 | | 1. | 5 Fu | inction List | 1~18 | | 1. | 6 Di | fferences among Family Products | 1-20 | | 1. | 6.1 | Differences among uPD78312A, uPD78310A, and | | | | | uPD78P312A | 1-20 | | 1. | 6.2 | Differences between uPD78312A and uPD78312 | 1-21 | | 1. | 6.3 | Differences between uPD78310A & uPD78312A and | | | | | uPD78310A(A) & uPD78312A(A) | 1-22 | | 1. | 7 Ag | plication Examples | 1-23 | | | | | | | CHAPT | ER 2. | PIN FUNCTION | 2-1 | | | | | | | 2. | 1 No | ormal Operating Mode | | | | 1.1 | P00 to P07 (Port 0) | | | | 1.2 | P10 to P17 (Port 1) | | | | 1.3 | P20 to P27 (Port 2) | | | 2. | 1.4 | P30 to P37 (Port 3) | | | 2. | 1.5 | P40 to P47 (Port 4) | | | 2. | 1.6 | P50 to P57 (Port 5) | | | 2. | 1.7 | WR (Write Strobe) | | | | 1.8 | RD (Read Strobe) | | | | 1.9 | ALE (Address Latch Enable) | | | | 1.10 | EA (External Access) | | | | 1.11 | ANO to AN3 (Analog Input) | | | 2. | 1.12 | AV <sub>REF</sub> (Reference Voltage) | 2-9 | | 2.1.13 | AV <sub>SS</sub> (Analog V <sub>SS</sub> ) | 2-9 | |------------|--------------------------------------------|------| | 2.1.14 | X1 and X2 (Crystal) | 2-9 | | 2.1.15 | RFSH (Refresh) | 2-9 | | 2.1.16 | RESET (Reset) | 2-9 | | 2.1.17 | v <sub>DD</sub> | 2-9 | | 2.1.18 | v <sub>ss</sub> | 2-10 | | 2.1.19 | IC | 2-10 | | 2.2 PR | OM Mode | 2-1 | | 2.2.1 | A0 to A12 (Address) | 2-1 | | 2.2.2 | DO to D7 (Data) | 2-1 | | 2.2.3 | CE (Chip Enable) | 2-1 | | 2.2.4 | OE (Output Enable) | 2-13 | | 2.2.5 | PROG (Program) | 2-13 | | 2.2.6 | V <sub>PP</sub> (PROM Power Supply) | 2-13 | | 2.2.7 | V <sub>DD</sub> (Power Supply) | 2-13 | | 2.2.8 | V <sub>SS</sub> (Ground) | 2-13 | | 2.2.9 | IC (Internally Connected) | 2-12 | | 2.3 Pi | n Input/Output Circuits | 2-13 | | 2.4 Re | commended Connection of Unused Pins | 2-15 | | CHAPTER 3. | CPU ARCHITECTURE | 3-1 | | 3.1 Me | mory Space | 3-1 | | 3.2 Pr | ocessor Registers | 3-5 | | 3.2.1 | Control Registers | 3-6 | | 3.2.2 | General Registers | 3-10 | | 3.2.3 | Special Function Registers (SFRs) | 3-12 | | 3.3 Da | ta Memory Addressing | 3-20 | | 3.3.1 | General Register Addressing | 3-20 | | 3.3.2 | Short Direct Addressing | 3-21 | | 3.3.3 | Special Function Register (SFR) Addressing | 3-21 | | CHAPTER 4. | PERIPHERAL HARDWARE FUNCTION | 4-1 | | 4.1 Po: | rt Function | 4-1 | | 4.1.1 | Hardware Configuration | 4-1 | | 4.1.2 | Port Function | 4-5 | | 4.2 Cl | ock Generator | 4-15 | | | 4.3 Pu | ise input/output unit | 4-1/ | |----|----------|-------------------------------------------|--------------| | | 4.3.1 | Count Unit | 4-17 | | | 4.3.2 | Capture Unit | 4-42 | | | 4.3.3 | PWM Unit | 4-46 | | | 4.3.4 | Timer Unit | 4-50 | | | 4.3.5 | Real-Time Output Port | 4-61 | | | 4.4 Se | rial Communication Interface | 4-67 | | | 4.4.1 | Serial Communication Interface | | | | | Configuration | 4-67 | | | 4.4.2 | Mode Registers | 4-69 | | | 4.4.3 | Baud Rate Generator (BRG) | 4-75 | | | 4.4.4 | Serial Communication Interface Operation | 4-79 | | | 4.4.5 | Serial Communication Interface Interrupt | | | | | Requests | 4-84 | | | 4.5 An | alog-to-Digital Converter | 4-86 | | | 4.5.1 | Analog-to-Digital Converter Configuration | 4-86 | | | 4.5.2 | Analog-to-Digital Converter Mode Register | | | | | (ADM) | 4-88 | | | 4.5.3 | Analog-to-Digital Converter Operation | <b>4</b> -90 | | | 4.5.4 | Analog-to-Digital Converter Interrupt | | | | | Requests | 4-91 | | | 4.6 Ti | me Base Counter and Watchdog Timer | 4-93 | | | 4.6.1 | Time Base Counter and Watchdog Timer | | | | | Configuration | 4-93 | | | 4.6.2 | Time Base Counter (TBC) | 4-95 | | | 4.6.3 | Watchdog Timer (WDT) | 4-96 | | | 4.7 Ex | ternal Interrupt Request Function | 4-99 | | | | | | | CH | APTER 5. | INTERRUPT FUNCTION | 5-1 | | | | | | | | 5.1 Ir | terrupt Requests | 5-7 | | | 5.1.1 | Interrupt Control Hardware Devices | 5-7 | | | 5.1.2 | Nonmaskable Interrupt Requests | 5-11 | | | 5.1.3 | Maskable Interrupt Requests | 5-11 | | | 5.1.4 | Software Interrupt Requests | | | | 5.1.5 | Multiple Interrupts | | | | 5.2 Ma | acro Service Function | 5-15 | | | 5.2.1 | Macro Service Function Use Example | 5~15 | | | 5.2.2 | Macro Service Function Features | 5-18 | |-----|----------|------------------------------------------------|------| | | 5.2.3 | Macro Service Function Operation | 5-18 | | | 5.2.4 | Macro Service Channels | 5-21 | | | 5.2.5 | Macro Service Control Register | 5-22 | | | 5.3 | Context Switching Function | 5-25 | | | 5.3.1 | Context Switching Function when Interrupt | | | | | Request Occurs | 5-25 | | | 5.3.2 | Context Switching Function when BRKCS | | | | | Instruction is Executed | 5-27 | | | 5.3.3 | Return from Context Switching Function Branch | | | | | Address | 5-28 | | CH | APTER 6 | . STANDBY FUNCTION | 6-1 | | | 6.1 | Standby Mode Setting and Operation State | 6-1 | | | 6.1.1 | Standby Control Register (STBC) | 6-1 | | | 6.1.2 | Use of SBF Bit | 6-4 | | | 6.1.3 | Clock Varying Mode | 6-5 | | | 6.1.4 | HALT Mode | 6-5 | | | 6.1.5 | STOP Mode | 6-6 | | | 6.2 | Standby Mode Release | 6-8 | | | 6.2.1 | HALT Mode Release | 6-8 | | | 6.2.2 | STOP Mode Release | 6-9 | | | 6.3 | Operation after Standby Mode is Released | 6-11 | | CHA | APTER 7. | RESET FUNCTION | 7-1 | | CHA | APTER 8. | LOCAL BUS INTERFACE FUNCTION | 8-1 | | | 8.1 u | PD78312A, uPD78P312A External Device Expansion | | | | | function | 8-1 | | | 8.1.1 | Memory Expansion Mode Register (MM) | 8-4 | | | 8.1.2 | Memory Expansion Example | 8-6 | | | | PD78310A External Device Access | 8-8 | | | 8.3 F | seudo-Static RAM Refresh Function | 8-9 | | | 8.3.1 | Pulse Refresh Operation | 8-9 | | | 8.3.2 | Power Down Self-Refresh Operation | 8-11 | | | 8.3.3 | Refresh Mode Register (RFM) | 8~13 | | 8.3.4 | Pseudo-Static Memory Expansion Examples | 8-15 | |-------------|--------------------------------------------|-------| | CHAPTER 9. | uPD78P312A PROGRAMMING | 9-1 | | 9.1 Ope | erating Mode for PROM Programming | 9-2 | | 9.2 PR | OM Writing Procedure | 9-4 | | 9.3 PR | OM Reading Procedure | 9-5 | | 9.4 Da | ta Erasure Procedure (EPROM Product Only) | 9-6 | | 9.5 One | e-Time PROM Product Screening | 9-7 | | CHAPTER 10. | INSTRUCTION SET | 10-1 | | 10.1 Ins | struction Set and Its Operation | 10-1 | | 10.2 In | struction Execution State Count Estimation | 10-33 | | 10.3 OP | Code of Each Instruction | 10-38 | | 10.4 In: | struction Address Addressing | 10-63 | | 10.4.1 | Relative Addressing | 10-63 | | 10.4.2 | Immediate Addressing | 10-64 | | 10.4.3 | Table Indirect Addressing | 10-65 | | 10.4.4 | Register Addressing | 10-65 | | 10.4.5 | Register Indirect Addressing | 10-66 | | 10.5 Ope | erand Address Addressing | 10-67 | | 10.5.1 | Register Addressing | 10-67 | | 10.5.2 | Immediate Addressing | 10-69 | | 10.5.3 | Direct Addressing | 10-70 | | 10.5.4 | Short Direct Addressing | 10-71 | | 10.5.5 | Special Function Register (SFR) Addressing | 10-73 | | 10.5.6 | Memory Indirect Addressing | 10-74 | | 10.5.7 | Register Indirect Addressing | 10-76 | | 10.5.8 | Base Addressing | 10-78 | | 10.5.9 | Index Addressing | 10-79 | | 10.5.10 | Base Index Addressing | 10-80 | | 10.6 De: | scription of Instructions | 10-81 | | 10.6.1 | 8-Bit Data Transfer Instructions | 10-81 | | 10.6.2 | 16-Bit Data Transfer Instructions | 10-91 | | 10.6.3 | 8-Bit Operation Instructions | 10-96 | | 10.6.4 | 16-Bit Operation Instructions | 10-13 | | 10.6.5 | _ | _ | | | 10.6.6 | Increment/Decrement Instructions | 10-144 | |-----|-----------|------------------------------------------------|--------| | | 10.6.7 | Shift/Rotation Instructions | 10-147 | | | 10.6.8 | BCD Adjustment Instruction | 10-154 | | | 10.6.9 | Bit Operation Instructions | 10-156 | | | 10.6.10 | Call/Return Instructions | 10-177 | | - | 10.6.11 | Stack Manipulation Instructions | 10-182 | | | 10.6.12 | Unconditional Branch Instructions | 10-186 | | | 10.6.13 | Conditional Branch Instructions | 10-188 | | | 10.6.14 | Context Switch Instructions | 10-210 | | | 10.6.15 | String Instructions | 10-212 | | | 10.6.16 | CPU Control Instructions | 10-220 | | | | | | | CHA | APTER 11. | SPECIFICATIONS | 11-1 | | | | | | | | 11.1 Ele | ectrical Specifications (uPD78310A, | | | | uPI | 78312A) | 11-1 | | | 11.2 Ele | ectrical Specifications (uPD78P312A) | 11-17 | | | 11.3 Ele | ectrical Specifications (uPD78310A(A), | | | | uPI | 78312A(A)) | 11-36 | | | 11.4 Pac | kage Information | 11-51 | | | | | | | CHA | PTER 12. | PRECAUTIONS FOR USE | 12-1 | | | | | | | | 12.1 Pre | cautions Regarding Serial Communication | | | | Int | erface Function | 12-1 | | | 12.2 Pre | cautions for Expansion by the Use of External | | | | Dev | rices | 12-3 | | | 12.3 Pro | cautions Regarding Instruction Combinations | 12-5 | | | 12.4 POP | PSW Instruction Related Caution | 12-9 | | | | | | | СНА | PTER 13. | CAUTIONS IN CHAPTERS | 13-1 | | | | | | | | 13.1 Cha | pter 3 "CPU Architecture" Related Caution | 13-1 | | | | pter 4 "Peripheral Hardware Functions" Related | | | | | tion | 13-1 | | | 13.3 Cha | pter 6 "Standby Function" Related Caution | 13-4 | | | | pter 8 "Local Bus Interface" Related | | | | <b>a</b> | *** | | | 13.5 | Char | pter 9 | "uPD78 | 3P312A | Program | mming" | Relate | d | | |----------|------|--------|---------|---------|----------|---------|---------|-----|-------| | | Caut | tion . | | | | | | | 13-5 | | 13.6 | Char | pter 1 | 0 "Inst | tructio | on Set" | Relate | ed Caut | ion | 13-6 | | 13.7 | Char | pter 1 | 1 "Spec | cificat | tions" E | Related | d Cauti | on | 13-7 | | | | | | | | | | | | | APPENDIX | A. | INSTR | UCTION | INDEX | (ALPHAI | BETIC C | ORDER) | | . A-1 | | | | | | | | | | | | | APPENDIX | в. | DEVEL | OPMENT | TOOLS | | | | | . B-1 | #### List of Figures | No. | Title | Page | |------|----------------------------------------------------|------| | 2-1 | Pin Input/Output Circuit List | 2-14 | | 3-1 | Memory Map | 3-4 | | 3-2 | Register Configuration | 3-5 | | 3-3 | PSW Format | 3-6 | | 3-4 | CCW Format | 3-9 | | 3-5 | Memory Locations of General Registers | 3-10 | | 3-6 | Addressing Space of Data Memory | 3-20 | | 4-1 | Basic Structure of Port | 4-1 | | 4-2 | Port Set to Output Port | 4-2 | | 4-3 | Port Set to Input Port | 4-3 | | 4-4 | When Port is Set to Control Mode | 4-3 | | 4-5 | Port Mode Register Format | 4-7 | | 4-6 | Memory Expansion Mode Register Format | 4-8 | | 4-7 | Port 2 Mode Control Register Format | 4-9 | | 4-8 | Port 3 Mode Control Register Format | 4-10 | | 4-9 | Clock Generator Configuration | 4-15 | | 4-10 | System Clock Oscillator External Circuit | 4-16 | | 4-11 | Count Unit Block Diagram | 4-18 | | 4-12 | Count Unit Input Pin Noise Removal Example | 4-19 | | 4-13 | Up/Down Counter Control Register Format | 4-21 | | 4-14 | Capture/Compare Register Control Register Format . | 4-24 | | 4-15 | Count Unit Input Mode Register Format | 4-26 | | 4-16 | Operation when Compare Preset Mode is Specified | 4-28 | | 4-17 | Count Operation during Up/Down Modulo Mode | 4-29 | | 4-18 | Count Operation Example (Down Count) (1) | 4-30 | | 4-19 | Count Operation Example (Down Count) (2) | 4-31 | | 4-20 | Count Operation Example (Down Count) (3) | 4-32 | | 4-21 | Operation when Capture Mode is Specified | 4-34 | | 4-22 | Mode 1 Operation | 4-35 | | 4-23 | Mode 2 Operation when Internal Clock is Selected | | | | for Count Clock | 4-36 | | Figure<br>No. | Title | Page | |---------------|--------------------------------------------------|------| | 4-24 | Mode 2 Operation when External Clock is Selected | | | | for Count Clock | 4-37 | | 4-25 | Mode 3 Down Count Operation | 4-38 | | 4-26 | Mode 3 Up Count Operation | 4-38 | | 4-27 | Mode 4 Count Operation Example | 4-39 | | 4-28 | Count Unit Interrupt Request Control Register | | | | Formats | 4-40 | | 4-29 | Macro Service Control Register Formats | 4-42 | | 4-30 | Capture Unit Block Diagram | 4-42 | | 4-31 | Capture Mode Register Format | 4-43 | | 4-32 | Free Running Counter Control Register Format | 4-44 | | 4-33 | Free Running Counter Specification | 4-45 | | 4-34 | PWM Unit Block Diagram | 4-46 | | 4-35 | PWM Mode Register Format | 4-47 | | 4-36 | PWM Output Operation Timing | 4-49 | | 4-37 | Timer Unit Block Diagram | 4-50 | | 4-38 | Timer Control Register (TMCO) Format | 4-52 | | 4-39 | Timer Control Register (TMC1) Format | 4-53 | | 4-40 | Timer Unit Output Timing | 4-56 | | 4-41 | Interrupt Requests from Timer Unit | 4-58 | | 4-42 | Timer Unit Interrupt Request Control Register | | | | Format | 4-59 | | 4-43 | Macro Service Control Register Format | 4-60 | | 4-44 | Real-Time Output Port Block Diagram | 4-61 | | 4~45 | Real-Time Output Port Control Register Format | 4-63 | | 4-46 | Serial Communication Interface Block Diagram | 4-68 | | 4-47 | Serial Communication Mode Register Format (a) | 4-72 | | 4-48 | Serial Communication Mode Register Format (b) | | | 4-49 | Serial Communication Control Register Format | | | 4-50 | Baud Rate Generator Configuration | | | 4-51 | Transmission Timing during Asynchronous Mode | | | 4-52 | Reception Timing during Asynchronous Mode | | | 4-53 | Transmission Timing during I/O Interface Mode | | | 4-54 | Reception Timing during I/O Interface Mode | 4-84 | | Figure<br>No. | Title | Page | |---------------|----------------------------------------------------|------| | 6-3 | SBF Bit Processing Routine | 6-5 | | 6-4 | HALT Mode Release when Interrupt Request Occurs | 6-8 | | 6-5 | Macro Service Start during HALT Mode | 6-9 | | 6-6 | STOP Mode Release when a Valid Edge is Input to | | | | NMI Pin | 6-10 | | 7-1 | Reset Signal Acknowledgment | 7-1 | | 7-2 | Reset when Power is Turned on | 7-1 | | 8-1 | External Expansion Mode Selected by Setting Memory | | | | Expansion Mode Register (uPD78312A, 78P312A) | 8-3 | | 8-2 | MM Register Format | 8-5 | | 8-3 | Memory Expansion Example (for Reference) | 8-6 | | 8-4 | Memory Expansion Register Setting (in Memory | | | | Expansion Example) | 8-7 | | 8-5 | uPD78310A Address Space | 8-8 | | 8-6 | Pulse Refresh Operation when Memory is Accessed | 8-10 | | 8-7 | Return from Power Down Self-Refresh Operation | 8-12 | | 8-8 | Refresh Mode Register (RFM) Format | 8-14 | | 8-9 | Pseudo-Static Memory Expansion Example | | | | (for Reference) | 8-15 | | 8-10 | Memory Expansion Mode Register Setting | | | | (in Pseudo-Static Memory Expansion Example) | 8-16 | | 9-1 | PROM Write/Verify Timings | 9-4 | | 9-2 | PROM Read Timings | 9-5 | | 12-1 | Flowchart of Polling Processing | 12-2 | | 12-2 | Glitch Output of ALE Pin | 12-3 | | 12-3 | Example of Countermeasure Circuit | 12-4 | #### List of Tables | Table<br>No. | Title | Page | |--------------|----------------------------------------------------|------| | 1-1 | Differences among uPD78312A, uPD78310A, and | | | | uPD78P312A | 1-20 | | 1-2 | Differences between uPD78312A and uPD78312 | 1-21 | | 1-3 | Differences between uPD78310A & uPD78312A and | | | | uPD78310A(A) & uPD78312A(A) | 1-22 | | 2-1 | uPD78P312A Operating Mode | 2-1 | | 2-2 | P20 to p27 Operation | 2-3 | | 2-3 | P30 to P37 Operation | 2-5 | | 2-4 | Pin Input/Output Circuit Types | 2-13 | | 2-5 | Recommended Connection of Unused Pins | 2-15 | | 3-1 | Vector Table List | 3-1 | | 3-2 | General Register Configuration | 3-11 | | 3-3 | Special Function Register (SFR) List | 3-14 | | 4-1 | Port Function and Features | 4-5 | | 4-2 | Port 0, 1 Operation when Read/Write Instruction | | | | is Executed (n = 0 to 7) | 4-11 | | 4-3 | Port 2 Operation when Read/Write Instruction is | | | | Executed $(n = 0 \text{ to } 7)$ | 4-12 | | 4-4 | Port 3 Operation when Read/Write Instruction is | | | | Executed ( $n = 0$ to 7) | 4-13 | | 4-5 | Port 4, 5 Operation when Read/Write Instruction is | | | | Executed (uPD78312A, uPD78P312A) | 4-13 | | 4-6 | Port 4, 5 Operation (uPD78312A, uPD78P312A) | 4-14 | | 4-7 | Internal System Clock Specification | 4-16 | | 4-8 | Operation when Compare Preset Mode is Specified | 4-28 | | 4-9 | Operation when Capture Mode is Specified | 4-33 | | 4-10 | Count Unit Interrupt Request Flag Set Conditions . | 4-40 | | 4-11 | Count Time during Interval Timer Operating Mode | 4-55 | | 4-12 | Count Time during One-Shot Timer Operating Mode | 4-57 | | 4-13 | Port 0 Access Targets | 4-64 | | 4-14 | Real-Time Output Port Output Timings | 4-66 | | 4-15 | Baud Rate Generator Set Values (for Reference) | 4-77 | | 4-16 | Internal System Clock and FR Bit Setting | 4-88 | | No. | Title | Page | |------|---------------------------------------------------|-------| | 4-17 | Watchdog Timer Count Clock and Overflow Time | 4-98 | | 5-1 | Maximum Wait Time until Interrupt is | | | | Acknowledged | 5-2 | | 5-2 | Interrupt Request Source List | 5-6 | | 5-3 | Intergroup Priority Levels | 5-12 | | 5-4 | Number of Basic States Required for Macro Service | | | | Operation | 5-20 | | 5-5 | Number of Added States Required for Macro Service | | | | Operation | 5-20 | | 6-1 | Operation State during HALT/STOP Mode | 6-7 | | 6-2 | Operation after HALT Mode is Released when | | | | Interrupt Request Occurs | 6-11 | | 7-1 | Hardware State after Reset | 7-2 | | 8-1 | P57 to P50 Address Bus Selection | 8-1 | | 9-1 | Pin Functions in Programming Mode | 9-1 | | 9-2 | Operating Mode for PROM Programming | 9-2 | | 10-1 | 8-Bit Register Absolute Name/Function Name | | | | Correspondence | 10-3 | | 10-2 | 16-Bit Register Pair Absolute Name/Function Name | | | | Correspondence | 10-4 | | 10-3 | State Count Increase/Instruction Execution | 10-34 | | 10-4 | Number of SFR Accesses of Each Instruction | 10-35 | | 10-5 | Number of Memory Accesses of Each Instruction | 10-36 | | 12-1 | Relevant sfr's and sfrp's | 12-7 | | 12-2 | Relevalnt Instructions | 12-7 | | 12-3 | saddr Instructions | 12-8 | #### CHAPTER 1. GENERAL DESCRIPTION The uPD78312A, uPD78310A, and uPD78P312A are 16-/8-bit single chip microcomputers belonging to the 78K/III series. The uPD78312A contains a high-performance 16-bit CPU; the internal operation performance is improved greatly. In addition, a multifunctional pulse input/output unit, general purpose serial interface, and high resolution analog-to-digital converter are integrated on a single chip. The uPD78312A is applicable to machine system control. External memory of up to 56 Kbytes can be expanded. The external bus consists of eight bits. The uPD78310A is internal mask ROM-less version of the uPD78312A. External memory of up to 64 Kbytes can be directly accessed. The uPD78P312A is a product provided by replacing uPD78312A internal mask ROM with PROM. The uPD78P312A is appropriate for production during system development or multiple device small production. The uPD78312A, uPD78310A, and uPD78P312A are uPD78312, uPD78310, and uPD78P312 function expansion products. The following functions are added: - . 16-bit data transfer instruction between memory and register pair - . Counter unit mode 4 (incremental/decremental count by 2-phased inputs) - . Count start function by using interval timer external trigger The uPD78312A(A) and uPD78310A(A) are special quality grade versions of the uPD78312A and uPD78310A, respectively. #### 1.1 FEATURES - o 78K/III series - o High speed instruction execution by prefetching instruction - . 3-byte instruction queue is contained. - . Instruction cycle: 500 ns at 12 MHz - o 96 basic instructions appropriate for control purpose - . 16-bit operation instructions - . Multiplication and division instructions (16 bits x 16 bits and 32 bits 16 bits) - . Bit manipulation instructions - . String instructions - o High-performance interrupt controller contained. - Interrupt acknowledge priority levels can be programmed. - . Three processing modes (Vectored interrupt function, macro service function, and context switching function) - Various on-chip peripheral hardware devices appropriate for machine system control - . Multi-functional pulse input/output unit - . 8-bit general purpose serial interface - . 8-bit resolution analog-to-digital converter - . Pseudo-static RAM refresh function - On-chip peripheral hardware devices (special function registers) are mapped in memory space #### 1.2 ORDERING INFORMATION AND QUALITY GRADE #### 1.2.1 ORDERING INFORMATION | Ordering Code | | Package | On-Chip ROM | |------------------------|----------------|------------------------|---------------| | uPD78310ACW | | shrink DIP (750 mil) | None | | uPD78310AGF-3BE | 64-pin plastic | OFP (14 x 20 mm) | None | | uPD78310AGQ-36 | 64-pin plastic | | None | | uPD78310AL | | QFJ (□950 mil) | None | | uPD78312ACW-xxx | | shrink DIP (750 mil) | Mask ROM | | uPD78312AGF-xxx-3BE | 64-pin plastic | QFP (14 x 20 mm.) | Mask ROM | | uPD78312AGQ-xxx-36 | 64-pin plastic | | Mask ROM | | uPD78312AL-xxx | | QFJ (□950 mil) | Mask ROM | | uPD78P312ACW | | shrink DIP (750 mil) | One-time PROM | | uPD78P312AGF-3BE | 64-pin plastic | QFP (14 x 20 mm) | One-time PROM | | uPD78P312AGQ-36 | 64-pin plastic | QUIP | One-time PROM | | uPD78P312AL | | QFJ (□950 mil) | One-time PROM | | uPD78P312ADW | 64-pin ceramic | shrink DIP with window | EPROM | | | (750 mil) | | | | uPD78P312AR | | QUIP with window | EPROM | | uPD78310ACW(A) | 64-pin plastic | shrink DIP (750 mil) | None | | uPD78310AGF(A)-3BE | 64-pin plastic | QFP (14 x 20 mm) | None | | uPD78310AGQ(A)-36 | 64-pin plastic | | None | | uPD78310AL(A) | 68-pin plastic | QFJ (□950 mil) | None | | uPD78312ACW(A)-xxx | | shrink DIP (750 mil) | Mask ROM | | uPD78312AGF(A)-xxx-3BE | | QFP (14 x 20 mm) | Mask ROM | | uPD78312AGQ(A)-xxx-36 | 64-pin plastic | | Mask ROM | | uPD78312AL(A)-xxx | 68-pin plastic | QFJ (□950 mil) | Mask ROM | Remarks: xxx: Code number #### 1.2.2 QUALITY GRADE | Ordering Code | | Package | Quality Grade | |------------------------|----------------|------------------------|---------------| | uPD78310ACW | 64-pin plastic | shrink DIP (750 mil) | Standard | | uPD78310AGF-3BE | 64-pin plastic | QFP (14 x 20 mm) | Standard | | uPD78310AGQ-36 | 64-pin plastic | QUIP | Standard | | uPD78310AL | 68-pin plastic | QFJ ([]950 mil) | Standard | | uPD78312ACW-xxx | 64-pin plastic | shrink DIP (750 mil) | Standard | | uPD78312AGF-xxx-3BE | 64-pin plastic | QFP (14 x 20 mm) | Standard | | uPD78312AGQ-xxx-36 | 64-pin plastic | QUIP | Standard | | uPD78312AL-xxx | 68-pin plastic | QFJ ( 950 mil) | Standard | | uPD78P312ACW | | shrink DIP (750 mil) | Standard | | uPD78P312AGF-3BE | 64-pin plastic | QFP (14 x 20 mm) | Standard | | uPD78P312AGQ-36 | 64-pin plastic | QUIP | Standard | | uPD78P312AL | 68-pin plastic | QFJ ( 950 mil) | Standard | | uPD78P312ADW | 64-pin ceramic | shrink DIP with window | Standard | | | (750 mil) | | | | uPD78P312AR | 64-pin ceramic | QUIP with window | Standard | | uPD78310ACW(A) | | shrink DIP (750 mil) | Special | | uPD78310AGF(A)-3BE | 64-pin plastic | QFP (14 x 20 mm) | Special | | uPD78310AGQ(A)-36 | 64-pin plastic | QUIP | Special | | uPD78310AL(A) | | QFJ ([]950 mil) | Special | | uPD78312ACW(A)-xxx | | shrink DIP (750 mil) | Special | | uPD78312AGF(A)-xxx-3BE | 64-pin plastic | QFP (14 x 20 mm) | Special | | uPD78312AGQ(A)-xxx-36 | 64-pin plastic | · _ | Special | | uPD78312AL(A)-xxx | 68-pin plastic | QFJ (□950 mil) | Special | Remarks: xxx: Code number Please refer to "Quality grade on NEC Semiconductor Devices" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applications. #### 1.3 PIN CONFIGURATION (TOP VIEW) ## 1.3.1 upd78312A, upd78310A PIN CONFIGURATION #### Pin IDs | P00-P07 | 7: Port0 | CIO, CI1 | :Count Pulse Input | |------------------|------------------------|--------------|----------------------------| | P10-P17 | 7:Port1 | CTRLO, CTRL1 | :Control Pulse Input | | P20-P27 | 7: Port2 | CLRO, CLR1 | :Timer Clear Input | | P30-P37 | 7:Port3 | PWM0, PWM1 | : Pulse Width Modulation | | P40-P47 | 7:Port4 | | Output | | P50-P57 | 7:Port5 | TO0, TO1 | Timer Output | | AD0-AD7 | 7:Address/Data Bus | NMI | : Nommaskable Interrupt | | A8-A15 | : Address Bus | INTEO, INTE2 | : Interrupt From Externals | | RD | :Read Strobe | ANO-AN7 | :Analog Input | | $\overline{w_R}$ | :Write Strobe | AVREF | :Reference Voltage | | ALE | : Address Latch Enable | AVss | :Analog Vss | | EA | :External Access | R×D | :Receive Serial Data | | RFSH | Reflesh | T x D | :Transfer Serial Data | | X1, X2 | : Crystal | SCK | :Serial Clock | | RESET | : Reset | CTS | :Clear To Send | | | | IC | : Internally Connected | | | | | | #### (1) 64-pin plastic shrink DIP/QUIP #### (2) 64-pin plastic QFP (14 x 20 mm) #### (3) 68-pin plastic QFJ #### 1.3.2 uPD78P312A PIN CONFIGURATION #### Pin IDs | P00-P07 | 7:Port0 | CIO, CII | Count Pulse Input | |-------------|------------------------|-----------------|----------------------------| | P10-P13 | 7:Port1 | CTRLO, CTRL1 | :Control Pulse Input | | P20-P2 | 7: Por12 | CLRO, CLRI | :Timer Clear Input | | P30-P3 | 7:Port3 . | PWM0, PWM1 | : Pulse Width Modulation | | P40-P4 | 7:Port4 | | Output | | P50-P5 | 7: Port5 | TO0. TO1 | :Timer Output | | | | NMI | : Non maskable I nterrupt | | AD0-AD | 7:Address/Data Bus | INTEO-INTE2 | : Interrupt From Externals | | A8-A15 | : Address Bus | ANO-AN7 | :Analog Input | | RD | : Read Strobe | AVREF | :Reference Voltage | | WR | :Write Strobe | AVss | :Analog Vss | | ALE | : Address Latch Enable | RxD | :Receive Serial Data | | EA | External Access | $T \times D$ | :Transfer Serial Data | | RFSH | Reflesh | SCK | :Serial Clock | | X1, X2 | : Crystal | CTS | :Clear To Send | | RESET | : Reset | 10 | : Internally Connected | | A 0 - A 1 2 | : Address Bus | CE | Chip Enable | | D0-D7 | :Data Bus | ŌĒ | Output Enable | | PROG | : Program | V <sub>PP</sub> | :Program Power Supply | ## (1) 64-pin plastic shrink DIP/QUIP 64-pin ceramic shrink DIP/QUIP with window #### (a) Normal operating mode #### (b) PROM mode NOTE 1: $V_{SS}$ : Connect the pin to ground. 2: Open: Leave open. #### (2) 64-pin plastic QFP (14 x 20 mm) #### (a) Normal operating mode #### (b) PROM mode NOTE 1: $V_{SS}$ : Connect the pin to ground. 2: Open: Leave open. #### (3) 68-pin plastic QFJ #### (a) Normal operating mode #### (b) PROM mode NOTE 1: $V_{SS}$ : Connect the pin to ground. 2: Open: Leave open. #### 1.4 BLOCK DIAGRAMS #### 1.4.1 uPD78312A, uPD78310A BLOCK DIAGRAM #### 1.4.2 uPD78P312A BLOCK DIAGRAM # 1.5 FUNCTION LIST | No. of basic instructions | 96 | | | |--------------------------------------|-------------------------------------------------------------------|--|--| | Minimum instruction execution time | 500 ns at 12 MHz | | | | Internal memory | . ROM : 8192 x 8 (uPD78312A only) | | | | | . PROM: 8192 x 8 (uPD78P312A only) | | | | | . RAM : 256 x 8 | | | | Memory space | 64 Kbytes | | | | General registers | 8-bit x 16 x 8 banks (memory mapping) | | | | I/O lines | . Input ports : 8 | | | | | . Input/output ports: 40 (uPD78312A, 78P312A), 24 (uPD78310A) | | | | | . Output port : 1 | | | | | . Analog input : 4 | | | | Multifunctional pulse input/output | . 16-bit presettable up/down counter x 2 | | | | unit | . 16-bit free running counter capture function x 2 | | | | | . 16-bit interval timer x 2 | | | | | . High resolution PWM output $x$ 2 | | | | | . 4-bit real-time output port x 2 | | | | Serial<br>communication<br>interface | <pre>. Eight bits (full duplex transmission/<br/>reception)</pre> | | | | Interrace | . Contains a dedicated baud rate generator. | | | | , | . Two transfer modes (asynchronous mode and I/O interface mode) | | | | Analog-to-digital converter | . 8-bit resolution (four analog inputs) | | | | | | | | (to be continued) # (cont'd) | Interrupts | <ul> <li>17 sources (four external and 13 internal sources)</li> <li>Eight priority levels can be programmed.</li> <li>Three processing modes (vectored interrupt, macro service, and context switching)</li> </ul> | | | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Standby | STOP or HALT mode | | | | Main instructions | 16-bit operation, multiplication and division, bit manipulation, BCD adjustment, user stack operation, and string | | | | Miscellaneous | . Watchdog timer contained. | | | | | . 20-bit time base counter contained. | | | | | . Pseudo-static RAM refresh function contained. | | | ### 1.6 DIFFERENCES AMONG FAMILY PRODUCTS ### 1.6.1 DIFFERENCES AMONG uPD78312A, uPD78310A, AND uPD78P312A The uPD78312A, uPD78310A, and uPD78P312A are the same in function except for the differences listed in Table 1-1. When the packages are the same, they are pin-compatible with each other. Table 1-1 Differences among uPD78312A, uPD78310A, and uPD78P312A | | Item | uPD78312A<br>uPD78312A(A) | uPD78310A<br>uPD78310A(A) | uPD78P312A | |---------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | Progra | д дешогу | . Mask ROM<br>. 8192 x 8 bits | . Not contained | . PROM<br>. 8192 x 8 bits | | Pin<br>func- | PROM mode | No | No | Yes | | tion | Ports 4<br>and 5 | Yes | No (always<br>function as<br>address bus and<br>data bus) | Yes | | | EA | Yes | Yes (be sure to use EA low.) | Yes | | Extern | al memory | External memory can be expanded by stages (256 bytes, 4 Kbytes, 16 Kbytes, and 56 Kbytes) by setting the memory expansion mode register (MM). | 64-Kbyte external memory is always accessed regard-less of how the memory expansion mode register (MM) is set. | Same as uPD78312A. | | Pack-<br>ages | Without<br>window | . 64-pin plastic shrink DIP (750 mil) . 64-pin plastic QUIP . 64-pin plastic QFP (14 x 20 mm) . 64-pin plastic QFJ ( 950 mil) | | | | | With window | None | | . 64-pin ceramic<br>DIP with window<br>(750 mil)<br>. 64-pin ceramic<br>QUIP with window | # 1.6.2 DIFFERENCES BETWEEN uPD78312A AND uPD78312 The uPD78312A and uPD78312 are the same in function except for the differences listed in Table 1-2. They are pincompatible with each other. The differences between ROM-less uPD78310A and uPD78310 and between uPD78P312A and uPD78P312 which contain PROM are also as listed in Table 1-2. Table 1-2 Differences between uPD78312A and uPD78312 | Item | uPD78312A<br>uPD78312A(A) | uPD78312<br>uPD78312(A)* | |--------------------------------------------------------------------------|---------------------------|--------------------------| | Count unit mode 4 (incremental/<br>decremental count by 2-phased inputs) | Yes | No | | Count start by using interval timer external trigger | Yes | No | | 16-bit data transfer instructions<br>between memory and register pair | Yes | No | | . MOVW rpl, !addrl6 instruction | | | | . MOVW !addrl6, rpl instruction | | | <sup>\*:</sup> Discontinuation product # 1.6.3 DIFFERENCES BETWEEN uPD78310A & uPD78312A AND uPD78310A(A) & uPD78312A(A) Table 1-3 Differences between uPD78310A & uPD78312A and uPD78310A(A) & uPD78312A(A) | Item | Product | uPD78310A & uPD78312A | uPD78310A(A) & uPD78312A(A) | |---------------------------|----------------------------------|--------------------------------------|-----------------------------| | Quality | grade | Standard | Special | | Elec-<br>trical<br>speci- | Absolute maximum ratings | Different op<br>temperatures | - | | fica-<br>tions | Recommended operating conditions | Different ambient temperatures (Ta). | | | | DC characteristics | Different data hold current. | | | | A/D converter<br>characteristics | Different an voltage. | alog input | ### 1.7 APPLICATION EXAMPLES (1) Closed loop control configuration example of DC servo motor # (2) Stepping motor control configuration example ### CHAPTER 2. PIN FUNCTION The uPD78312A and uPD78310A operate in the normal operation mode of the pin function. The uPD78P312A operates in the normal operating mode (uPD78312A mode) or PROM mode of the pin function. The mode is selected as listed in Table 2-1. Table 2-1 uPD78P312A Operating Mode | V <sub>DD</sub> | V <sub>PP</sub> | PROG/RESET | Operating mode | | | |---------------------|---------------------|------------|---------------------------------|--|--| | 6 V | 12.5 V | 12.5 V | PROM mode PROM write/verify mod | | | | V <sub>DD</sub> = V | <sub>PP</sub> = 5 V | 1 | PROM read mode | | | | | | H/L | Normal operating mode | | | Remarks: H = High, L = Low ### 2.1 NORMAL OPERATING MODE # 2.1.1 POO TO PO7 (PORT O) ... 3-STATE INPUT/OUTPUT P00 to P07 are 8-bit input/output pins of port 0 (8-bit input/output port with output latch). The input or output mode can be selected bit-wise by setting port 0 mode register (PMO). Port 0 can also serve as a real-time output port which outputs the buffer register contents at programmable intervals. (See 4.3.5.) When RESET is input, port 0 becomes an input port (output high impedance) and the output latch contents become undefined. # 2.1.2 P10 TO P17 (PORT 1) ... 3-STATE INPUT/OUTPUT P10 to P17 are 8-bit input/output pins of port 1 (8-bit input/output port with output latch). The input or output mode can be selected bit-wise by setting the port 1 mode register (PM1). When RESET is input, port 1 becomes an input port (output high impedance) and the output latch contents become undefined. ### 2.1.3 P20 TO P27 (PORT 2) ... INPUT, 3-STATE INPUT/OUTPUT P20 to P27 are 8-bit input/output pins of port 2 (P20 to P23 are input port pins and P24 to P27 are 4-bit input/output port pins with output latch). In addition to the input/output port function, the control pin function is provided. The P20 to P23 pins are fixed to the control signal mode. The pin level can always be read or tested regardless of the dual function pin operation. The operating mode can be selected bit-wise for the P24 to P27 pins by setting the port 2 mode control register (PMC2), as listed in Table 2-2. Table 2-2 P20 to P27 Operation | Mode | PMC2n = 0 | PMC2n = 1 | |------|-------------------|---------------------| | Pin | Port Mode | Control Signal Mode | | P20 | - | NMI input | | P21 | - | INTEO input | | P22 | - | INTEl input | | P23 | - | INTE2 input | | P24 | Input/output port | TxD output | | P25 | Input/output port | RxD input | | P26 | Input/output port | SCK input/output | | P27 | Input/output port | CTS input/output | Remarks: PMC2n is PMC2 register bit n. ### (1) Port mode When the port mode is selected for the P24 to P27 pins by setting the PMC2 register, the input or output mode can be selected bit-wise by setting the port 2 mode register (PM2). Although the P20 to P23 pins are fixed to the control signal mode, the pin level can be read or tested. ### (2) Control signal mode The P24 to P27 pins can be set to the control pins bit-wise by setting the port 2 mode control register (PMC2). The P20 to P23 pins are fixed to the control signal mode. ### (a) NMI NMI is an external nonmaskable interrupt request input pin. The rising or falling edge can be selected for NMI detection edge by setting the external interrupt mode register (INTM). #### (b) INTEO to INTE2 INTEO to INTE2 are external interrupt request input pins. The detection edge can be selected by using the external interrupt mode register (INTM) as follows: . INTEO, INTEl: Falling edge or both rising and falling edges . INTE2 : Rising or falling edge ### (c) TxD TxD is a serial data output pin. ### (d) RxD RxD is a serial data input pin. #### (e) SCK SCK is a serial transmit clock output pin. It is effective only when the serial interface is in the I/O interface mode. #### (f) CTS The CTS function varies depending on the serial interface operating mode. - In the asynchronous mode, CTS is a clear-tosend control input pin. - . In the I/O interface mode, CTS is a serial receive clock input/output pin. # 2.1.4 P30 TO P37 (PORT 3) ... INPUT, 3-STATE INPUT/OUTPUT P30 to P37 are 8-bit input/output pins of port 3 (P30 to P33 are input port pins and P34 to P37 are 4-bit input/output port pins with output latch). In addition to the input/output port function, the control signal pin function is provided. The P30 to P33 pins are fixed to the control signal mode. The pin level can always be read or tested regardless of dual function pin operation. The operating mode can be selected bit-wise for the P34 to P37 pins by setting the port 3 mode control register (PMC3), as listed in Table 2-3. The P36 and P37 pins function as counter clear pins by setting up/down counter control register (UDCCO, UDCC1) bit 2 to (1) (see Figure 4-13); the pins function as capture trigger input pins by setting capture/compare register (CRC) bits 0 and 4 to (1) (see Figure 4-14). When RESET is input, port 3 becomes an input port (output high impedance) and the output latch contents become undefined. Table 2-3 P30 to P37 Operation | Mode | PMC3n = 0 | PMC3n = 1 | | |------|--------------------|---------------------|--| | Pin | Port Mode | Control Signal Mode | | | P30 | - | CIO input | | | P31 | - | CTRLO input | | | P32 | - | CIl input | | | P33 | _ | CTRL1 input | | | P34 | Input/output port. | PMW0 output | | | P35 | Input/output port | PMWl output | | | P36 | Input/output port | TOO output | | | P37 | Input/output port | TO1 output | | Remarks: The P36 and P37 pins can also be set to the CLR0 and CLR1 pins. ### (1) Port mode When the port mode is selected for the P34 to P37 pins by setting the PMC3 register, the input or output mode can be selected bit-wise by setting port 3 mode register (PM3). Although the P30 to P33 pins are fixed to the control signal mode, the pin level can be read or tested. # (2) Control signal mode The P34 to P37 pins can be set to the control pins bit-wise by setting the port 3 mode control register (PMC3). The P30 to P33 pins are fixed to the control signal mode. (a) CIO and CIl CIO and CII are external count clock input pins to the count unit. (b) CTRLO and CTRL1 CTRLO and CTRL1 are count operation (up/down) change control signal input pins to the count unit. (c) PWMO and PWM1 PWM0 and PWM1 are PWM pulse output pins from the PWM output unit. (d) TOO and TO1 TOO and TOI are programmable timer output pins from the timer unit. (3) Counter clear/capture trigger operation The P36 and P37 pins can be set to the CLRO and CLR1 pins; up/down counter (UDCO, UDCI) clear operation can be specified by setting UDCCO and UDCCl register bit 2 to (1) and capture register (CROO, CRIO) capture trigger operation can be specified by setting CRC register bits 0 and 4 to (1). (See Figures 4-13 and 4-14). To perform clear/capture trigger operation by using external input, be sure to select the input port mode for the P36 and P37 pins by the PM3 and PMC3 registers. # 2.1.5 P40 TO P47 (PORT 4) ... 3-STATE INPUT/OUTPUT ### uPD78312A, uPD78P312A P40 to P47 are 8-bit input/output pins of port 4 (8-bit input/output port with output latch). In addition to the input/output port function, the multiplexed address output/data input/output pin (multiplexed address/data bus) function is provided to access external expansion memory. When RESET is input, port 4 becomes an input port (output high impedance) and the output latch contents become undefined. Port 4 can be set to either of the following modes by setting the memory expansion mode register (MM): ### (a) Port mode The P40 to P47 pins serve as port 4 input/output pins. The input or output mode can be selected in 8-bit units by setting the memory expansion mode register (MM). ### (b) Expansion mode When external memory is added to internal memory, the P40 to P47 pins function as multiplexed address data bus (ADO to AD7). ### (2) uPD78310A The P40 to P47 pins always function as multiplexed address/data bus and do not provide the port 4 function. # 2.1.6 P50 TO P57 (PORT 5) ... 3-STATE INPUT/OUTPUT # uPD78312A, uPD78P312A P50 to P57 are 8-bit input/output pins of port 5 (8-bit input/output port with output latch). In addition to the input/output port function, the address output pin (address bus) function is provided to access external expansion memory. When RESET is input, port 5 becomes an input port (output high impedance) and the output latch contents become undefined. Port 5 can be set to either of the following modes by setting the memory expansion mode register (MM): #### (a) Port mode The P50 to P57 pins serve as port 5 input/output pins. The input or output mode can be selected bit-wise by setting port 5 mode register (PM5). ### (b) Expansion mode When external memory is added to internal memory, the P50 to P57 pins can be set to address output (A8 to A15) pins by stages according to the external memory expansion size. #### (2) uPD78310A The P50 to p57 pins always function as address bus and do not provide the port 5 function. # 2.1.7 WR (WRITE STROBE) WR is an active low strobe signal output for external memory write operation. It goes high except in external memory data write machine cycles. When reset, WR also goes high. # 2.1.8 RD (READ STROBE) ... OUTPUT RD is an active low strobe signal output for external memory read operation. It goes high except in external memory data read machine cycles. When reset, RD also goes high. # 2.1.9 ALE (ADDRESS LATCH ENABLE) ... OUTPUT ALE is a strobe signal to externally latch low-order 8-bit address signals (P40 to P47 output) output when external memory is accessed. It is activated except when internal ROM is accessed. ### 2.1.10 EA (EXTERNAL ACCESS) (1) uPD78312A, 78P312A EA functions as a ROM-less mode specification pin to access external memory instead of internal ROM as program memory. When a high pulse is input, internal ROM is accessed; when a low pulse is input, external memory is accessed. Normally, fix EA high. (2) uPD78310A Be sure to fix EA low. 2.1.11 ANO TO ANS (ANALOG INPUT) ANO to AN3 are four analog signal input pins to the analog-to-digital converter. 2.1.12 AVREF (REFERENCE VOLTAGE) AVREF is an analog-to-digital converter reference voltage input and analog-to-digital converter power pin. 2.1.13 AVSS (ANALOG VSS) AVSS is an analog-to-digital converter ground pin. 2.1.14 X1 AND X2 (CRYSTAL) X1 and X2 are internal clock oscillation crystal connection pins. To supply external clock, input it to X1 and its inverted phase to X2. 2.1.15 RFSH (REFLESH) ... OUTPUT RFSH is an output pin of refresh pulses to external pseudo-static memory when external pseudo-static memory is connected. If RFSH is not used as the refresh pulse output pin, it can be used as a 1-bit output port. 2.1.16 RESET (RESET) ... INPUT RESET is a reset input pin. 2.1.17 V<sub>DD</sub> VDD is a positive power supply pin. # 2.1.18 V<sub>SS</sub> Vss is a ground potential pin. # 2.1.19 IC IC is an internally connected pin. Leave the pin unconnected. #### 2.2 PROM MODE The PROM mode can be selected only for the uPD78P312A. 2.2.1 AO to Al2 (ADDRESS) ... INPUT A0 to A12 are 13-bit address input pins when PROM is written and verified. The A0 to A7 pins are also used for the P10 to P17 pins. The A8 to A12 pins are also used for the P50 to P54 pins. 2.2.2 DO to D7 (DATA) ... INPUT/OUTPUT D0 to D7 are 8-bit data input/output pins when PROM is written and verified. The DO to D7 pins are also used for the P40 to P47 pins. 2.2.3 CE (CHIP ENABLE) ... INPUT CE is a program pulse input pin. The pin is also used for the PO6 pin. 2.2.4 OE (OUTPUT ENABLE) ... INPUT OE is an output enable signal input pin. The pin is also used for the PO7 pin. 2.2.5 PROG (PROGRAM) PROM is a high-voltage apply pin when the PROM mode is set. The pin is also used for the RESET pin. 2.2.6 Vpp (PROM POWER SUPPLY) Vpp is a high-voltage apply pin when PROM is written and verified. During the normal operating mode, be sure to connect the pin to $V_{\mathrm{DD}}$ . 2.2.7 VDD (POWER SUPPLY) $V_{ m DD}$ is a positive power supply pin. During the PROM mode, apply 6 V to the pin. 2.2.8 VSS (GROUND) VSS is a GND potential pin. # 2.2.9 IC (INTERNALLY CONNECTED) Leave the IC pin unconnected. # 2.3 PIN INPUT/OUTPUT CIRCUITS Table 2-4 lists the pin input/output circuit types. Figure 2-1 shows the pin input/output circuit types schematically. The pin names when the normal operating mode is set are used. Table 2-4 Pin Input/Output Circuit Types | Pin | I/O<br>Circuit<br>Type | Pin | I/O<br>Circuit<br>Type | |------------|------------------------|-----------------------|------------------------| | P00 to P07 | 5 | P34/PWMO | 5 | | P10 to P17 | 5 | P35/PWM1 | | | P20/NMI | 2 | P36/T00/CLR0 | 6 | | P21/INTEO | 1 | P37/TO1/CLR1 | | | P22/INTE1 | | P40 to P47/AD0 to AD7 | 5 | | P23/INTE2 | | P50 to P57/A8 to A15 | 5 | | P24/TxD | 5 | WR | 3 | | P25/RxD | | RD | | | P26/SCK | i | ALE | | | P27/CTS | 1 | ĒĀ | 1 | | P30/CI0 | 1 | ANO to AN3 | 7 | | P31/CTRLO | 1 | RFSH | 3 | | P32/CI1 | 1 | RESET | 2 | | P33/CTRL1 | 1 | | | Figure 2-1 Pin Input/Output Circuit List # 2.4 RECOMMENDED CONNECTION OF UNUSED PINS Table 2-5 Recommended Connection of Unused Pins | Pin | Recommended Connection | | | |-----------------------------------------|---------------------------------------------------------------------------|--|--| | P00 to P07,<br>P10 to P17 | Input state: Connect the pins to VDD with pull-up resistor. | | | | | Output state: No connection required | | | | P20 to P23 | Connect the pins to V <sub>SS</sub> . | | | | P30 to P33 | Connect the pins to VDD or VSS. | | | | P24 to P27,<br>P34 to P37, | Input state: Connect the pins to $V_{\mathrm{DD}}$ with pull-up resistor. | | | | P40 to P47,<br>P50 to P57 | Output state: No connection required | | | | WR, RD, ALE, RFSH | No connection required | | | | ANO to AN3 | Connect the pins to VDD or VSS. | | | | AV <sub>REF</sub> ,<br>AV <sub>SS</sub> | Connect the pins to Vss. | | | #### CHAPTER 3. CPU ARCHITECTURE #### 3.1 MEMORY SPACE The uPD78312A enables the user to address memory of a maximum of 64 Kbytes. (See Figure 3-1.) Programs can be fetched from the 0000H to FEFFH area of the 64-Kbyte address space. The 256-byte area of FF00H to FFFFH is reserved as a special function register area. ### Vector table area Peripheral hardware interrupt requests, reset input, external interrupt requests, and break instruction interrupt branch addresses are stored in the 64-byte area of 0000H to 003FH. When an interrupt request occurs, the vector table contents (2 words x 8 bits) are set in the program counter (PC) for branch; the even address contents of the vector table are set in the low-order eight bits of the PC and the odd address contents are set in the high-order eight bits of the PC. When CPU control word (CCW) bit 1 (TPF) is set to (1), 8000H to 803FH of the external memory area can be used instead of 0000H to 003FH as interrupt vector table. Table 3-1 Vector Table List | Interrupt Request Source | Interrupt<br>Request Flag | Vector Table<br>Address | |--------------------------|---------------------------|-------------------------| | Reset input (RESET) | - | 0000н | | NMI pin input (NMI) | - | 0002Н | | INTEO pin input (INTEO) | EXIFO | 0004Н | | INTEl pin input (INTEl) | EXIFL | 0006н | | INTE2 pin input (INTE2) | EXIF2 | 0008н | | Watchdog timer (WDT) | - | 000АН | | Time base counter | TBF | 000СН | | Timer unit | TMFO | 000EH | (to be continued) Table 3-1 Vector Table List (cont'd) | Interrupt Request Source | Interrupt<br>Request Flag | Vector Table<br>Address | |--------------------------------|---------------------------|-------------------------| | Timer unit | TMF1 | 0010н | | Timer unit | TMF2 | 0012н | | Count unit | CRF00 | 001AH | | Count unit | CRF01 | 001CH | | Count unit | CRF10 | 001EH | | Count unit | CRF11 | 0020н | | Serial reception error | SEF | 0022н | | Serial reception completion | SRF | 0024н | | Serial transmission completion | STF | 0026н | | Analog-to-digital converter | ADF | 0028н | | Break instruction | - | 003ЕН | # (2) CALLT instruction table area 1-byte call instruction (CALLT) call addresses can be stored in the 64-byte area of 0040H to 007FH. When CPU control word (CCW) bit 1 (TPF) is set to (1), 8040H to 807FH of the external memory area can be used instead of 0040H to 007FH as CALLT instruction table. # (3) CALLF instruction entry area The area of 0800H to OFFFH can be directly addressed in a 2-byte call instruction (CALLF). ### (4) Internal RAM area 256-byte RAM is mapped in FE00H to FEFFH. General registers of eight banks are mapped in the 128-byte FE80H to FEFFH are of the internal RAM area. (5) Special function register area Special function registers such as the mode registers and control registers of on-chip peripheral hardware are mapped in the FFOOH to FFFFH area. Addresses in which no registers are mapped cannot be accessed. (6) External memory area When the uPD78312A or uPD78P312A is used, external memory (ROM, RAM) can be expanded by stages in the 56-Kbyte area of 2000H to FDFFH. When the uPD78310A is used, external memory (ROM, RAM) can be connected to the 64-Kbyte area of 0000H to FDFFH. The external memory is accessed by using P47 to P40 (multiplexed address/data bus), P57 to P50 (address bus), and the $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , and ALE signals. Pseudo-static memory refresh pulse output port ( $\overline{\text{RFSH}}$ ) is provided and pseudo-static memory equivalent to uPD428128 can be easily connected. Figure 3-1 Memory Map Remarks: TPF is CPU control word (CCW) bit 1. ### 3.2 PROCESSOR REGISTERS The main registers are eight banks each consisting of 16 8-bit general registers, control registers of one 8-bit register and three 16-bit registers, and special function registers such as peripheral hardware I/O mode registers. Figure 3-2 Register Configuration Special Function Registers | 7 | 0.7 | | |---------|----------|--| | SFR 255 | SFR 254 | | | SFR 253 | SFR 252 | | | SFR 251 | SFR 250 | | | SFR 249 | SFR 248 | | | | <b>1</b> | | | SFR 1 | SFR 0 | | Remarks: The control register CCW (CPU control word) is mapped in the special function register (SFR) area. ### 3.2.1 CONTROL REGISTERS The control registers are three 16-bit registers and an 8-bit register which have dedicated functions such as program sequence, status, and stack memory control and operand address modification. ### Program counter (PC) The program counter (PC) is a 16-bit register which retains address information of the next program to be executed. Normally, it is automatically incremented according to the number of the bytes of the fetched instruction. When an instruction involving a branch is executed, immediate data or the register contents are set. When RESET is input, the reset vector data at 00H and 01H is set in the PC for a branch. # (2) Program status word (PSW) The program status word (PSW) is a 16-bit register which consists of flags set or reset according to the instruction execution result. It is read/written in 8-bit units (high-order eight bits (PSWH), low-order eight bits (PSWL)). Each flag can also be manipulated by executing a 1-bit manipulation instruction. When an interrupt request occurs or the BRK instruction is executed, automatically the PSW contents are saved in a stack, and restored by executing the RETI instruction. When RESET is input, all the bits are reset to 0. Figure 3-3 PSW Format | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|------|------|----|-----|-----|----| | PSWH | 0 | RBS2 | RBS1 | RBSO | 0 | 0 | IE | 0 | | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PSWL | s | z | RSS | AC | UF | P/V | SUB | CY | ### (a) Subtraction flag (SUB) When the arithmetic and logic unit (ALU) performs subtraction operation, the subtraction flag (SUB) is set to (1); else, the flag is reset to (0). It becomes effective when a decimal adjustment instruction is executed after BCD subtraction is made. ### (b) Carry flag (CY) When a carry occurs from bit 7 or 15 or a borrow occurs into bit 7 or 15 as a result of operation instruction execution, the carry flag (CY) is set to (1); else, the flag is reset to (0). It can be tested by executing a conditional branch instruction. When a 1-bit manipulation instruction is executed, the flag functions as a 1-bit accumulator. ### (c) Zero flag (Z) When the operation result is zero, the zero flag (Z) is set to (1); else, the flag is reset to (0). It can be tested by executing a conditional branch instruction. ### (d) Sign flag (S) When the most significant bit (MSB) of the operation result is set to "1", the sign flag (S) is set to (1); when "0", the flag is reset to (0). It can be tested by executing a conditional branch instruction. # (e) Parity/overflow flag (P/V) Only when an overflow or underflow occurs as two's complement during arithmetic operation instruction execution, the parity/overflow flag (P/V) is set to (1); else, the flag is reset to (0). (Overflow flag operation) When the number of 1 bits of the operation result is even during logical operation instruction execution, the parity/overflow flag (P/V) is set to (1); when odd, the flag is reset to (0). However, this is effective only for lower 8 bits of the operation result, irrespective of 16-bit operation or 8-bit operation. (Parity flag operation) It can be tested by executing a conditional branch instruction. (f) Auxiliary carry flag (AC) When a carry occurs from bit 3 or a borrow occurs into bit 3 as a result of operation, the auxiliary carry flag (AC) is set to (1); else, the flag is reset to (0). It can be tested by executing a conditional branch instruction. (g) Register set selection flag (RSS) The register set selection flag is used to specify the general registers which function as X, A, C, and B. The correspondence between function registers and absolute registers is changed depending on the RSS contents, as listed in Table 3-2. (h) Interrupt request enable flag (IE) The interrupt request enable flag (IE) indicates whether an interrupt request is enabled or disabled. When the EI instruction is executed, the flag is set to (1); when the DI instruction is executed or an interrupt is acknowledged, the flag is reset to (0). (i) Register bank selection flag (RBSO to RBS2) RBSO to RBS2 are three bits flags to select one eight register banks (registers banks 0 to 7). (j) User flag (UF) The user flag (UF) can be used for program control by setting or resetting on user program. (3) Stack pointer (SP) The stack pointer (SP) is a 16-bit register which retains the top address of stack memory area (LIFO). It is handled by executing a dedicated instruction. The SP is decremented before write operation into the stack memory (save); it is incremented after read operation from the stack memory (restore). When RESET is input, the SP contents become undefined. ### (4) CPU control word (CCW) The CPU control word (CCW) is an 8-bit register which consists of CPU control flags. It is mapped in the special function register area and can be controlled by software. When RESET is input, all the bits are reset to (0). Figure 3-4 CCW Format | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | TPF | EOS | CCW | # (a) Table position flag (TPF) The table position flag (TPF) is used to specify the memory area used as an interrupt vector table area and CALLT instruction table area. Since TPF is reset to (0) after RESET is input, addresses 0000H to 007FH are used as the interrupt vector table area and CALLT instruction table area. Addresses 8000H to 807FH of external memory area can be used as the table areas instead of addresses 0000H to 007FH by setting TPF to (1) by software. # (b) End-of-software interrupt flag (EOS) The end-of-software interrupt flag (EOS) is used to disable RETI or RETCS instruction execution from resetting the in-service priority register (ISPR). When the EOS is set to (1), ISPR resetting is disabled. If ISPR is reset when a return is made from a software interrupt, interrupt nesting control is destroyed. (See 5.1.4.) To return from the interrupt service routine started by executing the BRK or BRKCS instruction, be sure to set the EOS to (1) just before the RETI or RETCS instruction is executed. When the RETI or RETCS instruction is executed, the EOS is cleared (0). ### 3.2.2 GENERAL REGISTERS The general registers are mapped in specific area of internal RAM space, FE80H to FEFFH (128 bytes in total). Eight register banks are provided. Each register bank consists of 16 8-bit general registers. Figure 3-5 Memory Locations of General Registers | FE80H | (8-Bit Processing) | (16-Bit Processing) | |--------------------------------|--------------------|---------------------| | Register<br>Bank 7 | R L R O . H | RPO | | Register<br>Bank 6 | R 3 H R 2 z H | RP1 | | Register<br>Bank 5 | R S R 4 AR | R P 2 | | Register<br>Bank 4 | R 7 R 6 BH | R P 3 | | Register<br>Bank 3<br>Register | R 9 st R 8 st | RP4 | | Bank 2 | R11 BH R10 AH | RPS | | Register<br>Bank l | R13 DH R12 CH | R P 6 | | Register<br>Bank 0 | R15 FH R14 EH | R P 7 | The 2 8-bit registers are also paired as eight 16-bit register pairs (RPO to RP7). The 16 8-bit registers are characterized by the function names as listed in Table 3-2. The X register functions as the low-order byte of a 16-bit accumulator. The A register functions as an 8-bit accumulator or the high-order byte of a 16-bit accumulator. The B and C registers function as counters. The register pairs DE, HL, VP, and UP function as address registers. Particularly, the VP register pair has the base register function and the UP register pair has the user stack pointer function. Table 3-2 General Register Configuration | Absolute | Function Name | | | | | | | |----------|---------------|---------|--|--|--|--|--| | Name | RSS = 0 | RSS = 1 | | | | | | | RO | х | , | | | | | | | R1 | λ | | | | | | | | R2 | С | | | | | | | | R3 | В | | | | | | | | R4 | | х | | | | | | | R5 | | A | | | | | | | R6 | | С | | | | | | | R7 | | В | | | | | | | R8 | VPL | VPL | | | | | | | R9 | VPH | VPH | | | | | | | R10 | UPL | UPL | | | | | | | R11 | UPH | UPH | | | | | | | R12 | E | E | | | | | | | R13 | D | D | | | | | | | R14 | L | L | | | | | | | R15 | Н | Н | | | | | | | Absolute | Function Name | | | | | | | |----------|---------------|---------|--|--|--|--|--| | Name | RSS = 0 | RSS = 1 | | | | | | | RP0 | AX | | | | | | | | RP1 | BC | | | | | | | | RP2 | | ΑX | | | | | | | RP3 | | вс | | | | | | | RP4 | VP | VP | | | | | | | RP5 | UP | UP | | | | | | | RP6 | DE | DE | | | | | | | RP7 | HL | HL | | | | | | The registers having the unique functions change according to the PSW register set selection flag (RSS) value as listed in Table 3-2. As process data addressing, the uPD78312A enables implied addressing by using the function names emphasizing the unique function to each register and register addressing by using the absolute names for high speed processing where data transfer is made not frequently and preparation of highly descriptive programs. # 3.2.3 SPECIAL FUNCTION REGISTERS (SFRs) Unlike the general registers, the special function registers (SFRs) have special functions. The SFRs are mapped in memory address space of FFOOH to FFFFH (256 bytes). Short direct addressing is applicable to the 32-byte area of FF00H to FF1FH. Thus, the SFRs mapped in this area can be processed with shorter word length and less clocks than SFRs in other locations. Frequently accessed SFRs such as timer compare registers, capture registers, and ports are mapped in the area. SFRs can be handled as general registers by executing instructions such as operation, transfer, or bit manipulation. SFRs are handled in 1-, 8-, or 16-bit units. However, SFRs that can be handled in 16-bit units are limited. (See Table 3-3.) The SFR specification method is described below: ### . 1-bit manipulation Describe the symbol and bit in the 1-bit manipulation instruction operand (sfr.bit). SFR can also be specified by using the address. ### . 8-bit manipulation Describe the symbol in the 8-bit manipulation instruction operand (sfr). SFR can also be specified by using the address. #### 16-bit manipulation Describe the symbol in the 16-bit manipulation instruction operand (sfrp). SFR that can be handled in 16-bit units is mapped in a contiguous 2-byte area (even and odd addresses). To specify the SFR by using the address, describe the even address. Table 3-3 lists the SFRs. The meanings of the items in the table are as follows: . Symbol : Symbol which indicates the internal SFR address. It can be described as instruction operand. . R/W : Indicates whether or not the SFR can be read/written. R/W: The SFR can be read/written. R : The SFR can only be read. W : The SFR can only be written. . 16-bit manipulation: Indicates whether or not the SFR can be handled in 16-bit units. Odenotes that the SFR can be handled in 16-bit units. . When reset : Indicates the register state when RESET is input. NOTE: In the FF00H to FFFFH area, the addresses in which no SFR is mapped cannot be accessed. If the address is accessed, malfunction may occur. Table 3-3 Special Function Register (SFR) List | Address | Special Function Register<br>(SFR) Name | Symbol . | | R/W | 16-bit<br>Manipu-<br>lation | When<br>Reset | |---------|-----------------------------------------|----------|------|-----|-----------------------------|---------------| | FF00H | Port 0 | P O | | R/W | - | Un- | | FF01H | Port 1 | P 1 | | | | defined | | FF02H | Port 2 | P 2 | | (*) | | | | FF03H | Port 3 | P 3 | | R/W | - | | | FF04H | Port 4 | P 4 | | R/W | - | | | FF05H | Port 5 | P 5 | | | | | | FF08H | Capture/compare register 00 | CR00L | CR00 | | ٥ | | | FF09H | | CR00H | | | | | | FF0AH | Capture/compare register 01 | CR0 1L | CR01 | | 0 | | | FF0BH | | CR0 1H | 1 | | | | | FF0CH | Capture/compare register 10 | CR10L | CR10 | | 0 | | | FF0DH | | CR10H | | | | | | FF0EH | Capture/compare register 11 | CR11L | CR11 | | 0 | | | FF0FH | | CR11H | | | | | | FF10H | Capture register 0 | CPT0L | CPT0 | R/W | 0 | | | FF11H | | СРТОН | 1 | | | | | FF12H | Capture register 1 | CPT1L | CPT1 | | 0 | · | | FF13H | | CPT 1H | | | | | | FF14H | PWM register 0 | PWM0L | PWM0 | | 0 | | | FF15H | | PWM0H | | | | | | FF16H | PWM register 1 | PWM1L | PWM1 | | 0 | | | FF17H | | PWM1H | | | | i | (to be continued) <sup>\*:</sup> Bits 0 to 3 of P2 and P3 are read only. Table 3-3 Special Function Register (SFR) List (cont'd) | Address | Special Function Register<br>(SFR) Name | Symb | ol | R/W | 16-bit<br>Manipu-<br>lation | When<br>Reset | |---------|-----------------------------------------|---------------------|-------|-----|-----------------------------|----------------| | FF1CH | Presettable up/down count register 0 | UDC0L | UDC0 | R/W | 0 | Un-<br>defined | | FF1DH | regiscer o | UDC0H | | | | | | FF1EH | Presettable up/down count register 1 | UDC1L | UDC 1 | | 0 | | | FF1FH | regiscer | UDC 1H | | | | | | FF20H | Port 0 mode register | PM0 | | R/W | - | FFH | | FF2 1H | Port 1 mode register | PM1 | | | | FFH | | FF22H | Port 2 mode register | PM2 | | | - | FFH | | FF23H | Port 3 mode register | рм3 | | | | FFH | | FF25H | Port 5 mode register | PM5 | | | | FFH | | FF32H | Port 2 mode control register | PMC2 | | R/W | - | 0FH | | FF33H | Port 3 mode control register | PMC3 | | | | 0FH | | FF38H | Real time output port control register | RTPC | | | | 08н | | FF3AH | Port 0 buffer register(*1) | POL | | | - | Un-<br>defined | | FF3BH | | РОН | | | | | | FF40H | Memory expansion mode register | мм | | R/W | - | 30Н | | FF41H | Refresh mode register | | | 10日 | | | | FF42H | Watchdog timer mode register | r mode register WDM | | | | 00н | | FF44H | Standby control register | STBC | | | - | (*2)<br>2 × H | <sup>\*1:</sup> POH and POL are 4-bit buffers; POH is the high-order four bits and POL is the low-order four bits. POH and POL can also be paired for 8-bit manipulation. (See Table 4-1.) <sup>\*2:</sup> Bit 3 is not affected by RESET input, thus the loworder four bits are set to 0 or 8. Table 3-3 Special Function Register (SFR) List (cont'd) | Address | Special Function Register<br>(SFR) Name | Symbol | R/W | 16-bit<br>Manipu-<br>lation | When<br>Reset | |--------------|----------------------------------------------|--------|-----|-----------------------------|----------------| | гг46н | Time base mode register | твм | R/W | - | ООН | | FF48H | External interrupt mode register | INTM | | - | ООН | | FF4AH | In-service priority register | ISPR | R | - | оон | | <b>ГР4ЕН</b> | CPU control word | CCW | R/W | - | оон | | FF50H | Serial communication mode register | SCM | | - | ООН | | FF52H | Serial communication control register | scc | | - | ООН | | FF53H | Baud rate generator | BRG | | | ООН | | FF56H | Serial communication receive buffer | | | | | | FF57H | Serial communication transmit buffer | W | | | | | FF60H | Free running counter control register | FRCC | R/W | - | оон | | FF64H | Capture mode register | CPTM | 7 | - | ООН | | <b>FF66H</b> | PWM mode register | PWMM | 7 | - | ООН | | FF68H | Analog-to-digital converter mode register | ADM | | - | ООН | | FF6AH | Analog-to-digital conversion result register | ADCR | R | - | Un-<br>defined | | FF70H | Count unit input mode register | CUIM | R/W | - | ООН | | FF72H | Up/down counter control register 0 | | - | ООН | | | FF74H | Capture compare register control register | | - | ООН | | | FF7AH | Up/down counter control register 1 | UDCC1 | | - | ООН | Table 3-3 Special Function Register (SFR) List (cont'd) | Address | Special Function Register<br>(SFR) Name | Symb | ol | R/W | 16-bit<br>Manipu-<br>lation | When<br>Reset | |----------------------|---------------------------------------------------|--------|----------|-----|-----------------------------|----------------| | FF80H | Timer control register 0 | TMC0 | | R/W | - | 00н | | FF82H | Timer control register 1 | TMC1 | | | • | 00Н | | FF88H | Timer register 0 | TMOL | TM0 | | ٥ | Un-<br>defined | | FF89H | | тм0н | <u> </u> | | | derined | | FF8AH | Modulo/timer register 0 | MD0L | мд0 | | 0 | | | FF8BH | | MD0H | | | | | | FF8CH | Timer register 1 | TM1L | TM1 | | 0 | | | FF8DH | | тм1н | | | | | | FF8EH | Modulo/timer register 1 | MD1L | MD1 | | 0 | | | FF8FH | | MD 1H | <u> </u> | | | | | FFB0H<br>to<br>FFBFH | External access area (*) | | | | - | | | FFC0H | Count unit 0 interrupt request control register 0 | CRIC00 | | R/W | - | 47H | | FFC1H | Count unit 0 macro service control register 0 | CRMS00 | | | | Un-<br>defined | | FFC2H | Count unit 0 interrupt request control register 1 | CRIC01 | | | - | 47H | | FFC4H | Count unit 1 interrupt request control register 0 | CRIC10 | ) | | - | 47н | | FFC5H | Count unit 1 macro service control register 0 | CRMS10 | ) | | | Un-<br>defined | | FFC6H | Count unit 1 interrupt request control register 1 | CRIC11 | | | - | 47H | <sup>\*:</sup> The external memory space can be accessed by SFR addressing. Table 3-3 Special Function Register (SFR) List (cont'd) | Address | Special Function Register<br>(SFR) Name | R/W | 16-bit<br>Manipu-<br>lation | When<br>Reset | | |--------------|------------------------------------------------------------------------------|--------|-----------------------------|---------------|----------------| | FFC8H | External interrupt pin interrupt request control register 0 | EXIC0 | R/W | - | 47H | | <b>FFC9H</b> | External interrupt pin macro<br>service control register 0 | EXMS0 | | | Un-<br>defined | | FFCAH | External interrupt pin interrupt request control register 1 | EXIC1 | | - | 47H | | FFCBH | External interrupt pin macro service control register 1 | EXMS1 | | | Un-<br>defined | | FFCCH | External interrupt pin<br>interrupt request control<br>register 2 | EXIC2 | | - | 47H | | FFCDH | External interrupt pin macro service control register 2 | EXMS2 | | | Un-<br>defined | | FFCEH | Timer unit interrupt request control register 0 | TMIC0 | | - | 47H | | FFCFH | Timer unit macro service control register 0 | TMMS0 | | | Un-<br>defined | | FFD0H | Timer unit interrupt request control register 1 | TMIC1 | R/W | - | 47H | | FFD1H | Timer unit macro service<br>control register 1 | TMMS 1 | | | Un-<br>defined | | FFD2H | Timer unit interrupt request control register 2 | TMIC2 | | - | 47H | | FFD3H | Timer unit macro service<br>control register 2 | TMMS2 | | | Un-<br>defined | | FFDAH | Serial communication reception error interrupt request control register | SEIC | | - | 47н | | FFDCH | Serial communication reception completion interrupt request control register | SRIC | | - | 47H | Table 3-3 Special Function Register (SFR) List (cont'd) | Address | Special Function Register<br>(SFR) Name | Symbol | R/W | 16-bit<br>Manipu-<br>lation | When<br>Reset | |---------|-----------------------------------------------------------------------------------------|--------|-----|-----------------------------|----------------| | FFDDH | Serial communication reception completion macro service control register | R/W | - | Un-<br>defined | | | FFDEH | Serial communication trans-<br>mission completion interrupt<br>request control register | STIC | | - | 47H | | FFDFH | Serial communication trans-<br>mission completion macro<br>service control register | STMS | | | Un-<br>defined | | FFE0H | Analog-to-digital converter<br>interrupt request control<br>register | ADIC | R/W | - | 47H | | FFE 1H | Analog-to-digital converter<br>macro service control register | ADMS | | | Un-<br>defined | | FFE2H | Time base counter interrupt request register | TBIC | | - | 47H | ## 3.3 DATA MEMORY ADDRESSING On the uPD78312A, internal RAM space (FE00H to FEFFH) and special function register area (FF00H to FFFFH) are mapped in the FE00H to FFFFH area. Short direct addressing is used for a part of data memory space (FE20H to FF1FH); direct addressing is enabled with 1-byte data in the instruction word. FECOH FEZOH Internal RAM Space FE7FH FE80H Short Direct Addressing General Register Registers Addressing FEFFH FFOOH FFIFH FF20H SFR Area | SFR Addressing FFFFH Figure 3-6 Addressing Space of Data Memory ### 3.3.1 GENERAL REGISTER ADDRESSING The uPD78312A contains eight register banks each consisting of 16 8-bit general registers or eight 16-bit general registers. A general register is addressed by using 3-bit or 4-bit register specification field supplied from instruction field and the register bank selection flag (RBSO to RBS2) and the register set selection flag (RSS) in PSW. ### 3.3.2 SHORT DIRECT ADDRESSING The short direct addressing which enables direct addressing with 1-byte data in instruction word is applicable to the internal RAM space of FE20H to FEFFH and the SFR area of FF00H to FF1FH. Short direct memory is accessed as 8-bit data or 16-bit data. When it is accessed as 16-bit data, the 2-byte data addressed by contiguous addresses of even and odd addresses is accessed regardless of whether 1-byte addressing data is odd or even. (The least significant bit of the addressing data is ignored.) # 3.3.3 SPECIAL FUNCTION REGISTER (SFR) ADDRESSING The special function register (SFR) addressing is used to handle the special function registers (SFRs) mapped in the SFR area of FFOOH to FFFFH. A special function register is addressed by the 1-byte data in instruction word corresponding to the low-order eight bits of the special function register address. When SFR that can be handled in 16-bit units is accessed in 16-bit units, the 2-byte data addressed by the contiguous addresses of even and odd addresses is accessed as with the short direct addressing. #### CHAPTER 4. PERIPHERAL HARDWARE FUNCTION ### 4.1 PORT FUNCTION #### 4.1.1 HARDWARE CONFIGURATION The uPD78312A ports basically are 3-state bidirectional ports shown in Figure 4-1. When RESET is input, each bit of the port mode register is set to (1) and input ports are specified. All the port pins become high impedance. When RESET is input, the output latch contents become undefined. Figure 4-1 Basic Structure of Port Remarks: PMXn latch: Port mode register PMX bit n ## (1) When port is set to output port (PMXn = 0) Output latch is activated. Data can be transferred between the output latch and accumulator by executing a transfer instruction. The output latch contents can be set/reset bit-wise. Data once written into the output latch is retained until a new instruction handling the port is executed. Figure 4-2 Port Set to Output Port # (2) When port is set to input port (PMXn = 1) The port pin level can be loaded into a given accumulator by executing a transfer instruction. In this case, data can also be written into the output latch; data transferred from the accumulator by executing a transfer instruction is stored in output latch regardless of whether the port is set to input or output port. However, since the output buffer of the bit set to input port is high impedance, no output is made to the port pin. (When the bit set to input port is changed to output port, the output latch contents are output to the port pin.) The contents of the output latch of the bit set to input port cannot be read. (See Figure 4-3.) Figure 4-3 Port Set to Input Port (3) When port is set to control signal mode (PMC2n, PMC3n = 1) When port mode control register (PMC2, PMC3) bits are set to (1), ports 2 and 3 can be used bit-wise as control signal input or output regardless of how the port mode register (PM2, PM3) is set. When each pin is used as control signal, the control signal state can be read by executing a port access instruction. Figure 4-4 When Port is Set to Control Mode (a) When port outputs control signal If a port read instruction is executed when the port mode register (PM2n, PM3n) is set to (1), the control signal pin state can be read. If a port read instruction is executed when the port mode register is reset to (0), the internal control signal state can be read. (b) When port inputs control signal If a port read instruction is executed only when the port mode register is set to (1), the control signal pin state can be read. ## 4.1.2 PORT FUNCTION (1) Digital input/output port function and features Table 4-1 lists the digital input/output ports. On every port, input/output data can be handled in l-bit units as well as 8-bit units, and very diversified control can be performed. Table 4-1 Port Function and Features | Port<br>Name | Function | Operation and Features | Remarks | |--------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | Port<br>0 | 8-bit<br>input/<br>output | The input or output mode can be selected bit-wise. The port can be set to real time output port in 4-bit units. | See 4.3.5 for<br>the real time<br>output port<br>function. | | Port<br>1 | 8-bit<br>input/<br>output | The input or output mode can be selected bit-wise. | <b>-</b> | | Port<br>2 | 8-bit<br>input/<br>output<br>(P20 to<br>P23 are<br>input<br>only) | The port 2 pins can be set to port or control pins bit-wise. The input or output mode can be selected bit-wise for P24 to P27. | The pins are also used for NMI, INTEO to INTE2, TxD, RxD, SCK, and CTS. | | Port<br>3 | 8-bit<br>input/<br>output<br>(P30 to<br>P33 are<br>input<br>only) | The port 3 pins can be set to port or control pins bit-wise. The input or output mode can be selected bit-wise for P34 to P37. | The pins are also used for CIO, CII, CTRLO, CTRLI, PWMO, PWMI, TOO, TOI, CLRO, and CLRI. | | Port<br>4 | 8-bit<br>input/<br>output | The input or output mode can be selected in 8-bit units. Port 4 functions as multiplexed address/data bus (ADO to AD7) during the external memory expansion mode. | On the uPD78310A, port 4 always function as the multi-plexed address/data bus. | Table 4-1 Port Function and Features (cont'd) | Port<br>Name | Function | Operation and Features | Remarks | |--------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | Port<br>5 | 8-bit<br>input/<br>output | The input or output mode can be selected bit-wise. Port 5 functions as the address bus (A8 to A15) during the external memory expansion mode. The pins not used as the address bus can be used as port pins. | On the uPD78310A, port 5 always functions as the address bus. | # (2) Input/output mode and control mode setting The input or output mode is selected for each port bit-wise by setting each port mode register, as shown in Figure 4-5. The input or output mode is selected in 8-bit units only for port 4 by setting the memory expansion mode register (MM), as shown in Figure 4-6. The control mode of each pin of ports 2 and 3 can be specified bit-wise by setting the port mode control registers (PMC2 and PMC3), as shown in Figures 4-7 and 4-8. When a PMC2 or PMC3 bit is set to (1), the port 2 or 3 pin corresponding to the bit functions as the control pin regardless of P2, PM2, P3, PM3. Although the P20 to P23 and P30 to P33 pins are fixed to the control mode, the pin level can be read by executing a read instruction. Data can be set in the mode registers PMO to PM3, PM5, MM, PMC2, and PMC3 in 8-bit units; they can also be handled bit-wise. When RESET is input, PMO to PM3 and PM5 are set to FFH; PMC2 and PMC3 are set to OFH; and MM is set to 30H. Figure 4-5 Port Mode Register Format | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | Add | ress | After<br>Reset | |-----|--------|-----|-------|--------|------|------|------|------|---|------|------|---------------------------------------| | PMO | PMO7 | PMO | 6 PMO | PM04 | PM03 | PMO2 | PMO1 | PMOC | | FF2 | OH | FFH | | | | | | | | | | | | | | | | PM1 | PM17 | PM1 | 6 PM1 | 5 PM14 | PM13 | PM12 | PM11 | PM10 | | FF2 | 1H | FFH | | | | | | | | | | | | | | | | PM2 | PM27 | PM2 | 6 PM2 | 5 PM24 | 1 | 1 | 1 | 1 | | FF2 | 2н | FFH . | | | | | | | | | | | _ | | | | | РМ3 | PM37 | РМ3 | 6 PM3 | 5 РМ34 | 1 | 1 | 1 | 1 | | FF2 | 3н | FFH | | | | | | • | | | | | _ | | | | | PM5 | PM57 | PM5 | 6 PM5 | 5 PM54 | PM53 | PM52 | PM51 | PM50 | | FF2 | 5Н | FFH | | | $\Box$ | | | | | Π_ | _ | | | | | | | | | | | | | | | | 1 | PMmn | | t or output mode<br>ction for Pmn pin | | | | | | | | | | | | | | 0 to 3, 5, $n = 0$ | | | | | | | | | | | | 0 | | ut mode (output<br>er on) | | | _ | 1 | | | | | | | | 1 | | t mode (output<br>er off) | Figure 4-6 Memory Expansion Mode Register Format Figure 4-7 Port 2 Mode Control Register Format Figure 4-8 Port 3 Mode Control Register Format # (3) Digital input/output port operation When a read/write instruction is executed, operation of each port varies depending on the specified mode, as listed in Tables 4-2 to 4-5. P20 to P23 and P30 to P33 are input-only ports also used for control signal input. The pin level can always be read or tested. The P36 and P37 pins also function as count unit counter clear/capture trigger pins (CLR0 and CLR1), as specified in the up/down counter control register (UDCC0, UDCC1) ENCLR bit and capture/compare register control register (CRC) CM00 and CM10 bits. (See Figures 4-13 and 4-14.) Ports 4 and 5 of the uPD78312A, uPD78P312A operate as listed in Table 4-6 according to MM register specification. When the expansion mode is specified, ports 4 and 5 do not function as ports. Port 4 of the uPD78310A always operates as multiplexed address/data bus (ADO to AD7) and port 5, as address bus (AB to Al5); they do not function as ports. When the output mode is selected for a port pin, immediately the output latch contents are output to the port pin. To output data, prewrite the data into output latch before selecting the output mode. When RESET is input, each port enters the input port mode and all the port pins become high impedance. When RESET is input, the output latch contents become undefined. NOTE: If data is written into output latch by executing a bit manipulation instruction during the input mode or control signal input/output mode, all the output latch contents become undefined. Table 4-2 Port 0, 1 Operation when Read/Write Instruction is Executed (n = 0 to 7) | Port 0, 1<br>Operating Mode | Read Instruction<br>Execution | Write Instruction<br>Execution | |-----------------------------|-------------------------------|--------------------------------| | Output port mode | Output latch data is input. | Data is output to output pin. | | Input port mode | Pin level is input. | Data is set in output latch. | Table 4-3 Port 2 Operation when Read/Write Instruction is Executed (n = 0 to 7) | Pin | PMC2n | PM2n | Read Instruction<br>Execution | Write Instruction<br>Execution | |---------------|-------|------|--------------------------------------|--------------------------------| | P20 to<br>P23 | 1 | 1 | Pin level is input. | Written data is invalid. | | P24,<br>P26 | 0 | 0 | Output latch data is input. | Data is output to output pin. | | | 0 | 1 | Pin level (port input) is input. | Data is set in output latch. | | | 1 | 0 | Internal control signal is input. | | | | 1 | 1 | Pin level (control signal) is input. | | | P25,<br>P27 | 0 | 0 | Output latch data is input. | Data is output to output pin. | | | 0 | 1 | Pin level (port input) is input. | Data is set in output latch. | | | 1 | 0 | Output latch data is input. | | | | 1 | 1 | Pin level (control signal) is input. | | Table 4-4 Port 3 Operation when Read/Write Instruction is Executed (n = 0 to 7) | Pin | PMC3n | PM3n | Read Instruction<br>Execution | Write Instruction<br>Execution | |---------------|-------|------|-----------------------------------------------|--------------------------------| | P30 to<br>P33 | 1 | 1 | Pin level is input. | Written data is invalid. | | P34 to<br>P37 | 0 | 0 | Output latch data is input. | Data is output to output pin. | | | 0 | 1 | Pin level (port input) is input. | Data is set in output latch. | | | 1 | 0 | Internal PWM and TO output signals are input. | | | | 1 | 1 | Pin levels (PWM and TO output) are input. | | Table 4-5 Port 4, 5 Operation when Read/Write Instruction is Executed (uPD78312A, uPD78P312A) | Port 4,<br>Operating | | Read Instruction<br>Execution | Write Instruction<br>Execution | | | |----------------------|--------|-------------------------------|--------------------------------|--|--| | Output por | t mode | Output latch data is input. | Data is output to output pin. | | | | Input port mode | | Pin level is input. | Data is set in output latch. | | | | Expansion mode | Port 4 | Pin level is input. | Written data is invalid. | | | | | Port 5 | 0 is input. | 1 | | | Table 4-6 Port 4, 5 Operation (uPD78312A, uPD78P312A) | Mode Specification<br>in MM Register | | Port 4 | | Port 5 | | | | | | | | | |--------------------------------------|-----------------------|----------------------------------|-----|----------------------|-----|-----|-----|-----|-----|-----|--|--| | | | | | P56 | P55 | P54 | P53 | P52 | P51 | P50 | | | | Port | Single<br>chip | Input port | Por | Port mode | | | | | | | | | | mode | Chip | Output port | Por | Port mode | | | | | | | | | | Expan-<br>sion<br>mode | 256-byte<br>expansion | Multiplexed address/<br>data bus | Por | Port mode | | | | | | | | | | | 4-Kbyte<br>expansion | Multiplexed address/<br>data bus | Por | Port mode A11 A10 A9 | | | | | A8 | | | | | | 16-Kbyte<br>expansion | Multiplexed address/<br>data bus | | Port<br>mode | | A12 | A11 | A10 | A9 | A8 | | | | | 56-Kbyte<br>expansion | Multiplexed address/<br>data bus | A15 | A14 | A13 | A12 | A11 | A10 | А9 | A8 | | | An: Address bus ### 4.2 CLOCK GENERATOR The clock generator generates and controls internal system clock supplied to the CPU and peripheral hardware. Figure 4-9 shows the clock generator configuration. The system clock oscillator oscillates by a crystal vibrator or ceramic oscillator connected to the Xl and X2 pins. External clock can also be input. In this case, input the clock signal to the Xl pin and its inverted phase to the X2 pin. Figure 4-9 Clock Generator Configuration Remarks 1: f<sub>XX</sub> = crystal or ceramic oscillation frequency - 2: f<sub>X</sub> = external clock frequency - 3: f<sub>CLK</sub> = internal system clock frequency - CKl is STBC register bit 5 (see Figure 6-1) Figure 4-10 System Clock Oscillator External Circuit ### (a) Crystal or ceramic oscillation # (b) External clock When the system clock oscillator is used, wiring NOTE: within the shaded area should be carried out as follows to avoid the effects of wiring capacitance, etc. Keep wiring as short as possible. . Do not cross other signal lines and keep clear of lines carrying a variable high current. . The ground point of the oscillator capacitors should be such that the potential is always the same as V<sub>SS</sub>. Do not ground them in a ground pattern in which a high current flows. Do not take signals from the oscillator. The internal system clock (CLK) is changed by setting standby control register (STBC) CK1 bit, as listed in Table 4-7. When RESET is input, the CK1 bit is set to (1) and $f_{CLK}$ equals to $f_{XX}/8$ (low speed operating mode.) Table 4-7 Internal System Clock Specification | CK1 | Internal System Clock Dividing Ratio (when $f_{XX} = 12 \text{ MHz}$ ) | |-----|------------------------------------------------------------------------| | 0 | $f_{CLK} = f_{XX} \times 1/2 \qquad (6 \text{ MHz})$ | | 1 | $f_{CLK} = f_{XX} \times 1/8 \qquad (1.5 \text{ MHz})$ | Remarks: To use external clock, replace $f_{XX}$ with $f_{X}$ . In a system which uses external clock, do not set the NOTE: STOP mode. (See 6.1.5.) # 4.3 PULSE INPUT/OUTPUT UNIT The pulse input/output unit consists of the following five blocks: - . Count unit - Capture unit - . PWM unit - . Timer unit - . Real time output port #### 4.3.1 COUNT UNIT The count unit can count external event input and measure external event input intervals. (1) Count unit configuration The count unit consists of the following registers: - . 16-bit presettable up/down count registers (UDCO and UDC1) - . 16-bit capture/compare registers (CR00, CR01, CR10, and CR11) - . Up/down counter control registers (UDCCO and UDCC1) - . Capture/compare register control register (CRC) - . Count unit input mode register (CUIM) - Interrupt request control registers (CRIC00, CRIC01, CRIC10, and CRIC11) - . Macro service control registers (CRMS00 and CRMS10) Two blocks xxx0 and xxxl are the same in structure and function. CII O CTRLI C CLR1 🔿 Time Base Counter Interrupt Request Signal (TBF Flag Set) Interrupt CR01 (16) Request Capture Flag Internal CRF01 Clock comp Match (fcLK/3) Preset Up Count Edge Detector Underflow Bit CUF0 UDC0 (16) Set Up/Do**v**n COVe Detector Down Clear Overflow Bit CTRLO Count Interrupt Request CLR0 C Match Flag comp CRF00 Capture CR00 (16) Figure 4-11 Count Unit Block Diagram (a) 16-bit presettable up/down count registers (UDCO and UDC1) Each of UDCO and UDCl is an up/down counter which counts internal clock (f<sub>CLK</sub>/3) or external clock (CIO, CIl pin input). (f<sub>CLK</sub> is the internal system clock frequency.) UDCO or UDC1 up count/down count operation can be controlled by software or external pin (CTRLO or CTRL1). The clear function and data preset function are also contained. UDCO operation and UDC1 operation are controlled by the UDCCO and UDCC1 registers. When RESET is input, UDCO and UDC1 are not affected. (b) Capture/compare registers (CR00, CR01, CR10, and CR11) The capture/compare register functions as a register which retains the preset value in the UDCO (UDC1) register, a compare register which compares with the UDCO (UDC1) register count value, or a capture register which captures the UDCO (UDC1) register count value at a given timing, as specified in the capture/compare register control register (CRC). When the capture/compare register functions as a capture register, the CR00 or CR10 register captures the count value when rising edge is input to the external pin (CLR0 or CLR1); the CR01 or CR11 register captures the count value when the time base counter interrupt request flag (TBF) is set to (1). When RESET is input, the capture/compare registers are not affected. (c) Count unit input pins (CIO, CII, CTRLO, CTRL1, CLRO, and CLR1) On the CIO, CII, CTRLO, CTRL1, CLRO, and CLR1 pins, digital noise removal is made by using internal system clock (CLK) to prevent noise from causing malfunction. To prevent signal from being removed as noise, signal having the width of tree system clocks or more must be input. Figure 4-12 Count Unit Input Pin Noise Removal Example # (2) Mode registers (a) Up/down counter control registers (UDCCO and UDCC1) The UDCCO and UDCC1 registers are 8-bit registers to control UDCO and UDC1 operating modes and count operation. Figure 4-13 shows the UDCCO and UDCC1 register formats. When RESET is input, all bits of the UDCCO and UDCC1 registers are cleared to "0". Figure 4-13 Up/Down Counter Control Register Format f<sub>CLK</sub>: Internal system clock frequency ## (i) MOD bit (bit 0) The UDCO (UDC1) count operating mode is specified. When the MOD bit is cleared, UDCO (UDC1) is set to the normal mode. UDCO (UDC1) is not cleared or preset and functions as a 16-bit binary counter. When the MOD bit is set to (1), UDCO (UDC1) is set to the up/down modulo mode. When the CRO1 (CR11) contents match the UDCO (UDC1) contents during up counting and a new count clock is input, UDCO (UDC1) is cleared. When UDCO (UDC1) contains 0000H during down counting and a new count clock is input, the CRO1 (CR11) contents are preset in UDCO (UDC1). UDCO (UDC1) set to the capture mode by setting the capture/compare register control register (CRC) performs capture operation regardless of how the MOD bit is set. ### (ii) ENCLR bit (bit 2) The ENCLR bit is used to control the clear function of the UDCO (UDC1) register to 0000H according to CLRO (CLR1) pin input. When rising edge is input to the CLRO (CLR1) pin with the ENCLR bit set to (1), UDCO (UDC1) is cleared. # (111) T/E bit (bit 3) The I/E bit is used to select UDC0 (UDC1) count clock. When the I/E bit is set to (0), internal clock (f<sub>CLK</sub>/3) is selected; when (1), external clock (CIO, CII pin input clock) is selected. # (iv) U/D bit (bit 4) The $\overline{U}/D$ bit indicates the initial state of count operation. When the bit is set to (0), up count operation is indicated; when (1), down count operation is indicated. The count operation specified in the $\overline{U}/D$ bit is performed unless edge input (CTRLO, CTRL1 pin input) specified in the count unit input mode register (CUIM) occurs or the $\overline{U}/D$ bit is inverted by software. When the counter counts up, the $\overline{U}/D$ bit is reset to (0); when the counter counts down, the bit is set to (1). The up or down count operation can be detected by software which decides whether the U/D bit is set or reset. ## (v) CUFO, CUF1 bit (bit 5) The CUFO, CUF1 bit indicates a count underflow. In the normal mode, the CUFO (CUF1) bit is set to (1) when UDCO (UDC1) counts down to FFFFH from 0000H. In the up/down modulo mode, the bit is set to (1) when the CRO1 (CR11) register value is preset in UDCO (UDC1). ## (vi) COVO, COV1 bit (bit6) The COVO, COV1 bit indicates a count overflow. In the normal mode, the COVO (COV1) bit is set to (1) when UDCO (UDC1) counts up to 0000H from FFFFH. In the up/down modulo mode, the bit is set to (1) when the CRO1 (CR11) register value matches the UDCO (UDC1) value. #### (vii) CSO, CS1 bit (bit 7) The CSO (CS1) bit is used to control UDCO (UDC1) count operation. When the bit is set to (1), count operation is started. When the bit is reset to (0), count operation is stopped. (b) Capture/compare register control register (CRC) The CRC register is an 8-bit register to control operation of the capture/compare registers (CROO, CROI, CRIO, and CRII). When a CRC register bit is cleared, the capture/compare register corresponding to the bit is set to the compare preset mode. When a CRC register bit is set to (1), the capture/compare register corresponding to the bit is set to the capture mode. When RESET is input, all the CRC register bits are cleared. Figure 4-14 Capture/Compare Register Control Register Format TBF: Time base counter interrupt request flag (c) Count unit input mode register (CUIM) The CUIM register is an 8-bit register to control the function of the count unit input pins (CIO, CII, CTRLO, and CTRLI). Figure 4-15 shows the CUIM register format. When RESET is input, all the CUIM register bits are cleared. Figure 4-15 Count Unit Input Mode Register Format | | | | Valid Edge to<br>Cin Pin<br>(n = 0 or 1) | Rising edge | Both rising and falling edges | Rising edge | Both rising and falling edges | Rising edge | Both rising and<br>falling edges | Rising edge | Both rising and<br>falling edges | |-----------------|-------------|----------|------------------------------------------|-------------|-------------------------------|---------------------------------|-------------------------------|---------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | ess After Reset | Н00 Н | | CTRLn Pin Function (n = 0 or 1) | function as | input port pin (P31 or P33). | When CTRLn is high, down count. | | When valid edge input to CIn is | نده | Automatic decision according to<br>the CTRLn input level when<br>rising edge input to CIn is<br>detected. | Automatic decision when both rising and falling edges input to Cin or CTRLn are detected. | | Address | FF70H | 1 | Up/Down<br>Operating<br>Mode | Mode 0 | | Mode 1 | | Mode 2 | | Mode 3 | Mode 4 | | 0 | 8 | $\vdash$ | | Ž | | | | | | | | | 1 | 0 | | ESn | 0 | | 0 | - | 0 | 1 | 0 | - | | 2 | CTRLM<br>00 | _ | CTRL:M<br>n0 | 0 | | н | | 0 | | - | 1 | | 3 | CTRLM<br>01 | | CTRLM<br>n1 | 0 | | 0 | | - | | н | п | | 4 | ES1 | | | | | | | | | | | | 5 | 0 | | | | | | | | | | | | 9 | CTRLM<br>10 | | | | | | | | | | | | 7 | CTRLM<br>11 | | | | | | | | | | | | | CUIM | | | | | | | | | | | ## (3) Count unit operating mode UDCO (UDC1) register count operation is set to the normal mode by resetting the UDCCO (UDCC1) register MOD bit to (0); it is set to the up/down modulo mode by setting the MOD bit to (1). The CR00 (CR10), CR01 (CR11) register operating mode is set to the compare preset mode by resetting the CRC register CM0 (CM1) bit to (0); it is set to the capture mode by setting the bit to (1). Count clock and up or down count are selected by using the UDCCO (UDCC1) register $\overline{I}/E$ bit and CUIM register. (See below.) The UDCO (UDC1) clear function depending on CLRO (CLR1) pin input is controlled by using the UDCCO (UDCC1) register ENCLR bit. When each operating mode is specified, the count unit operates as follows: NOTE: The CR00 (CR10) and CR01 (CR11) registers can be set to the compare preset mode or capture mode separately by setting the CRC register. (a) When CR00 (CR10), CR01 (CR11) is set to compare preset mode Count unit operation varies depending on whether UDCO (UDC1) is set to the normal mode or up/down modulo mode. Table 4-8 Operation when Compare Preset Mode is Specified | | UDC0 (UDC1) Operation | | | | | | | |-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | Normal Mode | Up/Down Modulo Mode | | | | | | | CR00<br>(CR10)<br>operation | The value retained in CR00 (CR10) is compared with the UDCO (UDC1) value. If a match is found, interrupt request CRF00 (CRF10) is generated when a new count clock is input (Compare operation). UDCO (UDC1) functions as a 16-bit binary counter. | | | | | | | | CR01<br>(CR11)<br>operation | Same as<br>CR00 (CR10) | When UDCO (UDC1) counts up, the value retained in CR01 (CR11) is compared with the UDCO (UDC1) value. If a match is found, when a new count clock is input, interrupt request CRF01 (CRF11) is generated, the counter overflow flag (COV) is set, and UDCO (UDC1) is cleared (Clear operation). When UDCO (UDC1) counts down, if a count underflow occurs from UDCO (UDC1), interrupt request CRF01 (CRF11) is generated, the count underflow flag (CUF) is set, and the value retained in CR01 (CR11) is preset in UDCO (UDC1) (Preset operation). | | | | | | Figure 4-16 Operation when Compare Preset Mode is Specified Figure 4-17 Count Operation during Up/Down Modulo Mode COVO (COV1) is set.] # (i) When counter count operation is stopped and restored When the count operation is stopped(count disabled) after the count register value reaches the compare register value or OH, and then the count is restarted (count enable), preseting and clearing of the count register value is performed on the first count clock pulse, and an interrupt request is generated. When the count register value is rewritten during the count disabled period, preset and clear operations are not performed, and an interrupt request is not generated. ## Figure 4-18 Count Operation Examples (Down Count) (1) ### (a) In normal operation (b) When counter count operation is stoped and restarted (c) When count register value is rewritten during count disable (ii) When count register value is changed during count operation If the count register value is changed by program processing during the count operation, count register value preset and clear operations may not be performed normally, and an interrupt requenst may not be generated normally. Therefore, the count register value should not be rewritten during the count operation. Next, a concrete example is shown below. If the same value as that of the compare register, or OH, is written to the count register by program processing, preset and clear operations are not performed on the first count clock pulse. As a result, the count register value is as follows: . Up-count : Compare register value + 1 . Down-count : FFFFH However, if the count register value is cleared by CLRO(CLR1) signal input, the prest operation is performed normally. Figure 4-19 Count Operation Examples (Down Count) (2) ### (a) In normal operation ### (b) When OH is written to count register When the count register value is changed before the next down-count after the count register reaches OH during the count operation, the compare register value is preset by the next down-count input. Figure 4-20 Count Operation Example (Down Count) (3) (b) When CR00 (CR10), CR01 (CR11) is set to capture mode UDCO (UDC1) operates in the normal mode regardless of how the MOD bit is set. Preset operation is not performed. Table 4-9 Operation when Capture Mode is Specified | | UDC0 (UDC1) Operation | |-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CR00<br>(CR10)<br>operation | When rising edge is input to the CLRO (CLR1) pin, the UDCO (UDC1) value is captured in CROO (CR10) and interrupt request CRF0O (CRF10) is generated (Capture operation). If UDCCO (UDCC1) bit 2 (ENCLR) is set to (1) at the time, UDCO (UDC1) is cleared after capture operation is performed. When CROO (CR10) is set to the capture mode, the CLRO/P36 (CLR1/P37) pin functions as a capture trigger input pin. | | CR01<br>(CR11)<br>operation | When a time base counter interrupt request is generated (TBF is set), the UDCO (UDC1) value is captured in CRO1 (CR11) and interrupt request CRFO1 (CRF11) is generated (Capture operation). The UDCO (UDC1) clear function after capture operation is performed is not contained. | # Figure 4-21 Operation when Capture Mode is Specified (4) Up/down count change control by using count unit input pins Up/down count change operation during UDCO (UDC1) register counting is controlled according to input to the count unit input pins. One of change operating modes 0 to 4 is selected by setting the count unit input mode register (CUIM) ES, CTRLMO, and CTRLM1 bits. (a) Mode 0 (CTRLM1 = 0 and CTRLM0 = 0) In mode 0, the CTRLO (CTRL1) pin functions as general purpose input port pin (P33, P31). UDCO (UDC1) count operation is not affected. (b) Mode 1 (CTRLM1 = 0 and CTRLM0 = 1) In mode 1, when the CTRLO (CTRL1) pin is high, count clocks are counted down; when the pin is low, count clocks are counted up. The count clock is selected by using UDCCO (UDCC1) register bit 3 (I/E). ### Figure 4-22 Mode 1 Operation # (c) Mode 2 (CTRLM1 = 1 and CTRLM0 = 0) In mode 2, operation varies depending on which count clock internal or external clock is selected. # (i) When internal clock is selected When valid edge specified in the ES bit is input to the CIO (CII) pin, the up/down counter is set to the count up operating mode and counts up internal clocks. When rising edge is input to the CTRLO (CTRL1) pin, the up/down counter is set to the count down operating mode and counts down internal clocks. If mode 2 is set by using the count unit input mode register (CUIM) and the up/down counter control register CS bit is set to (1), the up/down counter counts up or down clocks in the mode specified in the up/down counter control register (UDCCO, UDCC1). After this, when valid edge is input to the CIO (CII) pin or CTRLO (CTRL1) pin, count operation is automatically changed to up or down operation. Example: When the count unit input mode register (CUIM) ES bit is reset to (0) and rising edge is selected for the valid edge input to the CIO (CII) pin, up/down change operation is shown (Figure 4-23). Figure 4-23 Mode 2 Operation when Internal Clock is Selected for Count Clock #### (ii) When external clock is selected Valid edges (specified in the ES bit) input to the CIO (CII) pin are counted up and rising edges input to the CTRLO (CTRL1) pin are counted down. This mode is set by using the count input mode register (CUIM). The up/down counter starts counting in the mode specified in the up/down counter control register. After this, count clocks input to the CIO (CII) pin are counted up and count clocks input to the CTRLO (CTRLI) pin are counted down. If a count clock is input to the CIO (CII) pin and CTRLO (CTRLI) pin at the same time, count operation is not performed and the immediately preceding count value is retained. Example: When the count unit input mode register (CUIM) ES bit is reset to (0) and the rising edge is selected for the valid edge input to the CIO pin, up/down counter operation is shown (Figure 4-24). Figure 4-24 Mode 2 Operation when External Clock is Selected for Count Clock (d) Mode 3 (ES = 0, CTRLM1 = 1, and CTRLM0 = 1) Mode 3 is the most useful mode when 2-phase signal with phase shifted 90° like servo motor shaft encoder output is input to the CIO (CII) pin and CTRLO (CTRL1) pin as count clock. The count unit detects relative phase lead or lag of the 2-phase signal and automatically changes up/down counter up/down count operation. When 2-phase signal having 90° phase difference is input to the CIO (CII) pin and CTRLO (CTRL1) pin, the CTRLO (CTRL1) pin level is sampled when rising edge is input to the CIO (CII) pin. When the CTRLO (CTRL1) pin level sampled on the rising edge input to the CIO (CI1) pin is low, the up/down counter counts down when rising edge is input to the CIO (CI1) pin. The CTRLO (CTRL1) pin level sampled on the rising edge input to the CIO (CI1) pin is high, the up/down counter counts up when rising edge is input to the CIO (CI1) pin. Figure 4-25 Mode 3 Down Count Operation Figure 4-26 Mode 3 Up Count Operation # (e) Mode 4 (ES = 1, CTRLM = 1, and CTRLMO = 1) Like mode 3, mode 4 is useful when 2-phase signals with phase shifted 90° like servo motor shaft encoder output are counted as count clocks. When 2-phase signal with phase shifted 90° is input to the CIO (CI11) pin and CTRLO (CTRL1) pin, automatically up or down count operation is decided and count is made at the timing as shown in Figure 4-27. In mode 4, both the rising edge and falling edges of each 2-phase signal input to the CIO (CII) pin and CTRLO (CTRL1) pin are counted. Thus, the up/down counter counts four per input signal cycle (4 times count). Figure 4-27 Mode 4 Count Operation Example (5) Count unit interrupt request control registers (CRICOO, CRICOI, CRICIO, and CRICII) The CRICOO, CRICO1, CRIC1O, and CRIC11 registers are 8-bit registers to control four interrupt requests CRFOO, CRFO1, CRF1O, and CRF11 occurring from the count unit. The four interrupt requests make up one group and the count unit interrupt request priority level is programmable by using the CRICOO register PR2 to PRO bits. In the group, the interrupt request priority levels are fixed by hardware as follows: CRF00 > CRF01 > CRF10 > CRF11 Figure 4-28 shows the interrupt request control register formats. The function of bits 0 to 6 is described in Chapter 5. "Interrupt Function". Bit 7 functions as an interrupt request flag. Table 4-10 lists the interrupt request flag set conditions. The interrupt request flag is reset to (0) when interrupt request is acknowledged or by software. Figure 4-28 Count Unit Interrupt Request Control Register Formats | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After | |--------|-----------|------------|-------------|-------------|---|-----|-----|-----|---------------|--------------| | CRICOO | CRF<br>00 | CRMK<br>00 | CRISM<br>OO | CRCSE<br>00 | 0 | PR2 | PR1 | PRO | FFCOH | Reset<br>47H | | CRICO1 | CRF<br>01 | CRMK<br>01 | 0 | CRCSE<br>01 | o | - | - | - | FFC2H | 47н | | CRIC10 | CRF<br>10 | CRMK<br>10 | CRISM<br>10 | CRCSE<br>10 | 0 | - | - | - | <b>ггс</b> 4н | 47н | | CRIC11 | CRF<br>11 | CRMK<br>11 | 0 | CRCSE | 0 | - | - | - | FFC6H | 47H | Remarks: "-" denotes that write cannot be made. If the bit is read, "1" is read. Table 4-10 Count Unit Interrupt Request Flag Set Conditions | Inter-<br>rupt<br>Request<br>Flag | Operat-<br>ing<br>Mode | Up/Down<br>Counter<br>Operat-<br>ing<br>Mode | Count<br>Opera-<br>tion | Interrupt Request Flag Set Condition | |-----------------------------------|------------------------|----------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------| | CRF00 | Capture | - | - | When the UDCO value is captured in CROO when rising edge is input to the CLRO pin | | | Compare<br>preset | - | - | When the CROO contents match the UDCO value and a new count clock is input | | CRF01 | Capture | - | - | When the UDCO value is captured in CRO1 when a time base interrupt request occurs (TBF is set) | | | Compare<br>preset | Normal<br>mode | - | When the CRO1 contents match the UDCO value and a new count clock is input | | | | Up/down<br>modulo<br>mode | Down<br>count | When the CRO1 contents are preset in UDCO | | | | Loue | Up<br>count | When the CRO1 contents match the UDCO value and a new count clock is input (After this, the UDCO value is cleared.) | (to be continued) Table 4-10 Count Unit Interrupt Request Flag Set Conditions (cont'd) | Inter-<br>rupt<br>Request<br>Flag | Operat-<br>ing<br>Mode | Up/Down<br>Counter<br>Operat-<br>ing<br>Mode | Count<br>Opera-<br>tion | Interrupt Request Flag Set Condition | |-----------------------------------|------------------------|----------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------| | CRF10 | Capture | - | - | When the UDC1 value is captured in CR10 when rising edge is input to the CLR1 pin | | | Compare<br>preset | - | - | When the CR10 contents match the UDC1 value and a new count clock is input | | CRF11 | Capture | - | - | When the UDC1 value is captured in CR11 when a time base interrupt request occurs (TBF is set) | | | Compare<br>preset | Normal<br>mode | - | When the CR11 contents match the UDC1 value and a new count clock is input | | | | Up/down<br>modulo | Down<br>count | When the CR11 contents are preset in UDC1 | | | | mode | Up<br>count | When the CR11 contents match the UDC1 value and a new count clock is input (After this, the UDC1 value is cleared.) | (6) Count unit macro service control registers (CRMS00 and CRMS10) CRF00 and CRF10 of the four interrupt requests occurring from the count unit can cause macro service request. CRMS00 is an 8-bit register to control macro service started when CRF00 is set to (1); CRMS10 is an 8-bit register to control macro service started when CRF10 is set to (1). The function of the bits is described in "5.2 MACRO SERVICE FUNCTION". Figure 4-29 Macro Service Control Register Formats | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After<br>Reset | |--------|----------|----------|----------|-----|---|-----|-----|-----|---------|----------------| | CRMS00 | MSM<br>2 | MSM<br>1 | MSM<br>O | DIR | 0 | CH2 | CH1 | СНО | FFC1H | Undefined | | CRMS10 | MSM<br>2 | MSM<br>1 | MSM<br>0 | DIR | 0 | CH2 | CH1 | СНО | FFC5H | Undefined | #### 4.3.2 CAPTURE UNIT #### Capture unit configuration The capture unit has the free running counter capture function. Figure 4-30 shows the capture unit block diagram. The free running counter (FRC) is also used for a 20-bit time base counter which counts internal system clock ( $f_{CLK}$ ); it is cleared to 00H only when RESET is input. The capture registers (CPTO and CPTI) function as the FRC capture registers. When a count clock is input to the count unit or a valid edge is input to the INTEO (INTEI) pin, the FRC count value is captured in the CPTO (CPTI) register. When RESET is input, the unit becomes undefined. Figure 4-30 Capture Unit Block Diagram Remarks: f<sub>CLK</sub>: Internal system clock frequency ### (2) Capture mode register (CPTM) The capture mode register (CPTM) is an 8-bit register to specify the capture register (CPTO, CPT1) operating mode and capture trigger. Figure 4-31 shows the capture mode register (CPTM) format. When RESET is input, all the CPTM bits are cleared to "O". Figure 4-31 Capture Mode Register Format ### (3) Free running counter control register (FRCC) The FRCC register is an 8-bit register to control the free running counter (FRC) and PWM output. Figure 4-32 shows the FRCC register format. When $\overline{\text{RESET}}$ is input, all the FRCC register bits are cleared to "0". Figure 4-32 Free Running Counter Control Register Format ### (4) Capture unit operation When the trigger specified in the CPTM register CTO (CT1) bit capture occurs, 16-bit data in the free running counter (FRC) is captured in the CPTO (CPT1) register. The captured 16-bit free running counter (FRC) part of the 20-bit time base counter (TBC) is specified by using free running counter control register (FRCC) bit 4 (CCLK). The 16-bit data captured in the capture register (CPTO, CPT1) is changed depending on whether the CCLK bit is set to (1) or reset to (0), as shown in Figure 4-33. On software, free running counter (FRC) count clock appears to be changed. Figure 4-33 Free Running Counter Specification FRCC bit 7 (OVF) indicates an FRC overflow. If an overflow from TBC bit 17 (when CCLK = 0) or from TBC bit 19 (when CCLK = 1) occurs, the OVF bit is set to (1). Once OVF bit is set to (1), the bit is not reset to (0) by hardware even if the CCLK bit setting is changed. The OVF bit is always reset to (0) only by software. If the external interrupt flag (EXIFO, EXIF1) is selected for the trigger of capturing data in the capture register, capture operation is performed each time a valid edge is input to the external interrupt pin (INTEO, INTE1). If the up/down counter count clock is selected, count clock input to UDCO (UDC1) is used as the capture trigger as it is independently of count clock source (internal or external) selection or count operation (up or down count). #### 4.3.3 PWM UNIT ### (1) PWM unit configuration The PWM unit has the PWM output function. Figure 4-34 shows the PWM unit block diagram. Figure 4-34 PWM Unit Block Diagram Remarks: f<sub>CLK</sub>: Internal system clock frequency The PWM registers (PWMO and PWM1) are used to control the PWM output pulse width (duty). When RESET is input, the PWM registers become undefined. ### (2) PWM mode register (PWMM) The PWM mode register (PWMM) is an 8-bit register to specify the PWM registers (PWMO and PWM1) operating modes and the number of significant PWM output bits (PWM resolution). Figure 4-35 shows the PWM mode register format. When RESET is input, all the PWM mode register bits are cleared to "0". Figure 4-35 PWM Mode Register Format ## (3) PWM unit operation PWM unit PWM operation is enabled by setting the PWM mode register (PWMM) MOD bit 1. To perform PWM output, port 3 mode control register (PMC3) bits 4 and 5 must be set to (1) to set the P34/PWMO and P35/PWMl pins to the control mode. When time base counter tap output (TBC7, TBC9, TBC11, or TBC15) goes high according to the number of significant bits specified in the PWMM register CT0 and CT1 (CT010 and CT011) bits, PWM output is activated, the PWMO (PWM1) register value is preset in the down counter, and down count is made. When the down count reaches 0000H, the down counter stops and PWM output is deactivated. The operation controls the PWM output pulse width (duty). The active level of PWM output is specified by using the FRCC register ALV bit. When the bit is set to (1), active high is selected; when (0), active low is selected. The active level width of PWM output, Tw is determined by the following expression: tcyc is the internal system clock cycle time and $\frac{1}{f_{\text{CLK}}}$ . Therefore, if 0000H is written into the PWMn register, the PWM output pin is always deactivated. Whether PWM output is enabled or disabled is specified by using the FRCC register ENPWMO (ENPWM1) bit. When the bit is reset to (0), immediately PWM output is deactivated (ALV). When the PWMM register MOD1 bit is reset to (0), PWM operation stops and the down counter stops counting. If the MOD1 bit is reset to 0 during PWM operation, the down counter stops with the value retained; when the bit is set to 1, the down counter restarts counting at the value. When operation stops, the pin level remains unchanged. However, if the MOD1 bit is set to 1 when TBC tap output selected for input clock is high, the PWMO (PWM1) register value is again preset and count is started. Figure 4-36 PWM Output Operation Timing Example: PWM output operation when time base counter output tap TBC7 is specified. PWM Period Setting | CT1 | сто | PWM Precision | Frequency | PWM Period | |-----|-----|-------------------|-----------|------------| | 0 | 0 | 8-bit PWM output | 23.4 kHz | 42 us | | 0 | 1 | 10-bit PWM output | 5.9 kHz | 171 us | | 1 | 0 | 12-bit PWM output | 1.5 kHz | 683 us | | 1 | 1 | 16-bit PWM output | 91.6 Hz | 10.9 ms | $f_{CLK} = 6 \text{ MHz}$ #### 4.3.4 TIMER UNIT The timer unit has the square wave output function and the timer function for real-time output port output control in addition to the interval timer function and one-shot timer function. ### Timer unit configuration The timer unit consists of the 16-bit timer registers (TMO and TM1), 16-bit modulo/timer registers (MDO and MD1), 8-bit timer control registers (TMCO and TMC1), and output control circuit as shown in Figure 4-37. Figure 4-37 Timer Unit Block Diagram Remarks: fclk: Internal system clock frequency (2) Timer control registers (TMCO and TMC1) The TMCO register is an 8-bit register to control operation of the TMO and MDO registers. The TMC1 register is an 8-bit register to control operation of the TM1 and MD1 registers. When RESET is input, the TMCO and TMC1 registers are cleared (00H). The TMCO and TMC1 registers differ in format as shown in Figures 4-38 and 4-39. The TMCO register MCLKO and MSO bits do not affect count operation when the interval timer operating mode is specified. NOTE: External trigger control of timer operation specified in the TRG bit is effective only in the interval timer mode. The one-shot timer cannot be started by external trigger. Figure 4-38 Timer Control Register (TMCO) Format | | 7 | 6 | 5 | 4 | 3 | 2 | : | ı | 0 | Address | After F | Reset | | | | | |------|---------|-------|---------|-------------------------------------------------------------------------------------|-----------|---------|----------|----------------------------------------------|--------|--------------------|---------|--------|--|--|--|--| | TMCO | TS<br>0 | TCLK | MS<br>0 | MCLK<br>0 | EN<br>TOO | ALV | TI | RG | MOD | FF80H | 00н | | | | | | | ' | ٦ | الر | | | | | _ | | Т | | | | | | | | | | | | | 0000 | | - 14-4 | - | | | | | | | | | | | | | | | 0 Inte | rual | #1me | e : | spe | CITIC | ation | | | | | | | | | | | 4 | 1 One- | shot | time | r | ope. | ratio | <u> </u> | | | | | | | | | | | ' | - 10110 | <u> </u> | · vanie | | <i>,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,</i> | | | | | | | | | | | | - 111 | Ш. | | | | | | ntrol | | | | | | | | | | - 1 | | | O Time | r st | art w | her | a | valid | d edge is | input | to | | | | | | | | | ⅡЧ | | | | | | isable | | - TONE | | | | | | | | | | [ | <pre>1 When a valid edge is input to the ITNE2 pin, the timer is started.</pre> | | | | | | | | | | | | | | | | | | Acti | ve Le | evel | Spe | ec1: | ficat | ion of TO | O Pin ( | Output | | | | | | | | []] | | 0 Low | | | | | | | | | | | | | | | | [{] | l | 1 High | 1 | | | | | | | | | | | | | | | | | тоо | Pin ( | nera | +10 | n s | Specia | fication | | | | | | | | | | | ſ | 0 The | TOO I | oin 1 | eve | 1 : | is fi | ked to in | active | | | | | | | | | | | (ALV | 7). | | | | | | | j | | | | | | | | | | | | pin l | eve | el : | is in | verted wh | en TMF | ) is | | | | | | | | | ι | set. | _ | | | | | | | | | | | | | | | | | MDO | Regis | ster | Cou | int | Clock | <pre>Specifi</pre> | cation | | | | | | | | | - | | (dur | ing ( | | | | imer M | | | | | | | | | | | | | 0 fCLK | /12 | | | | | | | | | | | | | | | | | 1 f <sub>CLK</sub> | /128 | | | | | | | | | | | | | | | - 11 | | | | | | | | | | | | | | | | | | | | | Regis | | | | tion ( | Control ( | during | One- | | | | | | | | - | Γ | | | | | | into | MDO, the | bit is | s set | | | | | | | | | | to (1) | and | coun | t s | tai | rts. | When MDO | counts | awob s | | | | | | | | | | | | the b | it | is | reset | t to (0) | and cou | int | | | | | | | - 1 | - 1 | L | stops. | | | | | | | | | | | | | | | | | | TMO | Regis | ster | Cou | ınt | Clock | Specifi | cation | | | | | | | | | l | Γ | During | inte | rval | 0 | fCI | .K/6 | | | | | | | | | | | | | timer | mode | | $\vdash$ | | | | | | | | | | | | | | | | | | 1 | ‡CI | K/128 | 3 | | | | | | | | | | | | During<br>timer | one- | shot | 0 | fCI | K/12 | | | | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | 1 | fcI | K/128 | 3 | | | | | | | | | | | | mM∩. | Doc-1 | + | 0=- | | .105 0 | lontus 1 | | | | | | | | | | | Г | 0 Coun | | | ope | ıat | .ion C | Control | | | | | | | | | | | | | t sta | | | | | | | | | | | | Figure 4-39 Timer Control Register (TMC1) Format ### (3) Timer unit operation When the TMCO register MOD bit (bit 0) is reset to 0, the TMO and MDO registers are set to the interval timer operating mode; when the bit is set to (1), the TMO and MDO registers are set to the one-shot timer operating mode. The TM1 and MD1 registers always operate in the interval timer operating mode and are not set to the one-shot timer operating mode. ### (a) Interval timer operating mode When the interval timer operating mode is specified, TMO (TM1) operates as a timer register to count down the setup value and MDO (MD1) operates as a modulo register which retains the interval set value preset in TMO (TM1). Interval timer start instruction is given by setting TMCO (TMC1) register bit 7 (TSO (TS1)) to (1). The TMO and MDO registers contain the interval timer start instruction function when external trigger is input. If TMCO register bit 1 (TRG) is set to (1), when a valid edge is input to the INTE2 pin, the TSO bit is set to (1) by hardware and the timer is started. When the TSO (TS1) bit is set to (1), the value retained in MDO (MD1) is preset in TMO (TM1) and count down is made by using clock specified in the TCLKO (TCLK1) bit. When an underflow occurs as a result of count down, an interrupt request occurs and the TMFO (TMF1, TMF2) flag is set to (1). The value retained in MDO (MD1) is again preset in TMO (TM1). This operation sequence is repeated. The interrupt request continues to occur at the given intervals determined by the TCLKO (TCLK1) bit and MDO (MD1) set value. If the TSO (TS1) bit is reset to (0) during TMO (TM1) counting down, count operation stops and TMO (TM1) retains the value. NOTE 1: When the TSO (TS1) bit is set to (1), if the bit is again set to (1), again the MDO (MD1) register value is set in the TMO (TM1) register and the timer restarts. - NOTE 2: When the unit is used as an interval timer, if the timer is started with 0000H written into the TMO (TMI) register, the next operation occurs at the first down count. - . Timer underflow request generated . TOO(Tol) pin output level inverted (ENTOO(ENTOl) = 1) To set the interval, prewrite any value other than 0000H into the timer register (TMO, TM1) before starting the timer. Note that the TMO (TM1) register is undefined after RESET is input. Table 4-11 Count Time during Interval Timer Operating Mode Timer register (TMO, TM1) count time f<sub>CLK</sub> = 6 MHz | TCLKO (TCLK1) Bit | Count Clock | Resolution | Full Count | |-------------------|-----------------------|------------|------------| | 0 | f <sub>CLK</sub> /6 | 1.0 us | 65.5 ms | | 1 | f <sub>CLK</sub> /128 | 21.3 us | 1.40 s | Square wave output to the TOO (TO1) pin is controlled by using TMCO (TMC1) register bit 3 (ENTOO (ENTO1)) and bit 2 (ALV). The active level of TOO (TO1) pin output is specified by the ALV bit. When the ALV bit is set to (1), active high is selected; when the bit is reset to (0), active low is selected. When the ENTOO (ENTO1) bit is reset to 0, the TOO (TO1) pin level is inactive (ALV). When the bit is set to (1), the TOO (TO1) pin level is inverted when the timer unit interrupt request flag TMFO (TMF2) is set to (1). To output square wave from the TOO (TO1) pin, port 3 mode control register (PMC3) bits 6 and 7 must be set to (1) to set the P36/TOO and P37/TO1 pins to the control mode. Figure 4-40 Timer Unit Output Timing ### (b) One-shot timer operating mode Only TMO and MDO can be set to the one-shot timer operating mode, in which case TM1 and MD1 operate in the interval timer operating mode. When the one-shot timer operating mode is specified, the TMO and MDO registers operate as timer registers to count down the setup value. One-shot timer start instruction is given by writing data into the TMO and MDO registers. When the TMCO register TSO bit (bit 7) or MSO bit (bit 5) is set to (1) by hardware, count down is started. TMO and MDO count down by using clocks specified in the TMCO register TCLKO and MCLKO bits. If the count value reaches "O" as a result of count down, the TSO or MSO bit is reset to (0) by hardware and count is stopped. At the time, the 0000H value is retained in the TMO or MDO register. When the TMO or MDO count value reaches "0", an interrupt request occurs and TMFO for TMO or TMF1 for MDO is set to (1). In this case, when the TM1 register which operates as an interval timer underflows as a result of count down, TMF2 is set to (1). ### Table 4-12 Count Time during One-Shot Timer Operating Mode #### TMO, MDO register count time f<sub>CLK</sub> = 6 MHz | TCLKO, MCLKO Bit | Count Clock | Resolution | Full Count | | | |------------------|-----------------------|------------|-----------------|--|--| | 0 | f <sub>CLK</sub> /12 | 2.0 us | 131.1 ms | | | | 1 | f <sub>CLK</sub> /128 | 21.3 us | 1. <b>4</b> 0 s | | | ### (4) Timer unit interrupt request Three interrupt requests (TMFO to TMF2) occur from the timer unit. The occurrence conditions of the interrupt requests from the timer unit vary depending on the timer operating mode specification. If the interval timer mode is specified, when the TMO register underflows as a result of count down, TMFO is set to (1); when the TM1 register underflows as a result of count down, TMF1, TMF2 is set to (1). (Figure 4-41 (a)) If the TMO and MDO registers are set to the one-shot timer mode, when the MDO register underflows as a result of count down, TMF1 is set to (1); when the TMO register underflows as a result of count down, TMFO is set to (1). In this case, when the TM1 register which operates as an interval timer underflows as a result of count down, TMF2 is set to (1). (Figure 4-41 (b)) The TMFO and TMF1 set signals can be selected for real-time output port output triggers. Figure 4-41 Interrupt Requests from Timer Unit (a) When TMO and MDO are set to interval timer mode (b) When TMO and MDO are set to one-shot timer mode TMF0 to TMF2: Timer unit interrupt request flags 0 to 2 (a) Timer unit interrupt request control registers (TMICO, TMIC1, and TMIC2) The TMICO to TMIC2 registers are used to control three interrupt requests occurring from the timer unit. The three interrupt requests make up one group and the timer unit interrupt request priority level is programmable by using the PR2 to PRO bits of the TMICO register. In the group, the priority levels are fixed by hardware as follows: TMFO > TMF1 > TMF2 The TMICO to TMIC2 register bits are described in "CHAPTER 5. INTERRUPT FUNCTION". Figure 4-42 Timer Unit Interrupt Request Control Register Format | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After<br>Reset | |---------|-------|-----------|------------|------------|---|-----|----------|----------|---------|----------------| | TMICO | TMFO | TM<br>MKO | TM<br>ISMO | TM<br>CSE0 | 0 | PR2 | PR1 | PRO | FFCEH | 47H | | muz.c.1 | mvr.1 | mv | mv | TM. | 0 | | | _ | FFDOH | <b>47</b> H | | TMIC1 | TMF1 | TM<br>MK1 | TM<br>ISM1 | TM<br>CSE1 | | _ | _ | _ | rrbon | 4711 | | | | | | r | | | | | la | | | TMIC2 | TMF2 | TM<br>MK2 | TM<br>ISM2 | TM<br>CSE2 | 0 | - | -<br> - | <u>-</u> | FFD2H | 47H | Remarks: "-" denotes that write cannot be made. If the bit is read, "1" is read. (b) Timer unit macro service control registers (TMMSO to TMMS2) The TMMSO to TMMS2 registers are used to control macro services started when the three interrupt requests occur from the timer unit. The TMMSO register is used to control the macro service when the TMFO flag is set to (1); the TMMS1 register is used to control the macro service when the TMF1 flag is set to (1); and the TMMS2 register is used to control the macro service started when the TMF2 flag is set to (1). Figure 4-43 Macro Service Control Register Format 6 5 4 2 7 3 1 O MSM MSM MSM DIR TMMS0 to 2 CH CH CH 2 1 0 0 1 #### Remarks: Address After Reset TMMS0 : FFCFH Undefined TMMS1 : FFD1H Undefined TMMS2 : FFD3H Undefined The TMMS0 to TMMS2 register bits are described in "5.2 MACRO SERVICE FUNCTION". #### 4.3.5 REAL-TIME OUTPUT PORT Port 0 contains the real-time output port function and can output the port 0 buffer register contents in 4-bit or 8-bit units at programmable intervals. ### (1) Real-time output port configuration The real-time output port takes the master slave configuration and consists of the buffer register, output latch, and real-time output port control register (RTPC), as shown in Figure 4-44. Figure 4-44 Real-Time Output Port Block Diagram ### (a) Port O buffer register (POH, POL) The buffer register retains the next data to be output when port 0 is set to the real-time output port mode. The buffer register contents are transferred to the output latch at the output timing listed in Table 4-14. The buffer register contents are not affected by RESET input. ### (b) Output latch The output latch retains port 0 output data. ## (2) Real-time output port control register (RTPC) The RTPC register is an 8-bit register to specify the port 0 function and real-time output port operating mode. Figure 4-45 shows the RTPC register format. The POLM and POHM bits are used to specify the operating modes of the low-order four bits and high-order four bits of port 0. When the POLM and POHM bits are reset to (0), port 0 serves as a normal 3-state input/output port. When the bits are set to (1), port 0 functions as a real-time output port. If port 0 is used as a 1-byte (8-bit) real-time output port rather than separate 4-bit real-time output ports (low-order four bits and high-order four bits of port 0), the BYTE bit is set to 1. The TRG bit is used to specify the transfer trigger of the buffer register value to the output latch. It is effective only for the port bits set to the real-time output port. When RESET is input, the RTPC register is set to 08H and port 0 is set to the general-purpose input/output port mode. Figure 4-45 Real-Time Output Port Control Register Format | | 7 | 6 | 5 | 4 | 3 | 2 | | 1 | 0 | Address | After | Reset | |------|---|---|---|------------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------------|---------------------------------|--------------------------|------------------------------------|-------------------------------------------------------------------------|---------------------------------------|-------------------------| | RTPC | 0 | 0 | 0 | 0 | BYTE | TRG | P | ОНМ | POLM | FF38H | 08Н | | | | | | | | | | | | | | | | | | | | | РОНМ | POLM | Port | 0 | Func | tion | Specific | ation | | | | | | | 0 | 0 | P00 | to | P07: | 3-s | state inp | ut/out | put | | | | | | 0 | 1 | P00<br>P04 | | | | al-time o<br>state inp | | - 1 | | | | | | 1 | 0 | P00 | | | por | state inp<br>rt<br>al-time o | | | | | | | | 1 | 1 | | | | | al-time o | | | | | | | | | | l | | | | | | | | | | | | TRG | Real-<br>Spec: | | | | t Por | t Transfe | er Timi | lng | | | | | | 0 | buffe<br>(When<br>trans<br>conte<br>set, | er re<br>n TMF<br>sferr<br>ents | gis<br>0 i<br>ed:<br>are<br>POI | ter<br>s s<br>who<br>tra | conte<br>et, the<br>en TM<br>ansfe | s set to<br>ents are<br>he POL co<br>F1 is set<br>rred; whe<br>contents | transi<br>ontents<br>on the<br>on TMF | ferred.<br>s are<br>POH | | | | | | When 1 is written into the TRG bit, data<br>is transferred. (After data is<br>transferred, 1 is retained.) | | | | | | | | , data | | | | | | | | | | | | | | | | | | | | BYTE | Real | -Time | e Ou | tpu | t Por | t Operati | ing Mo | de | | | | | | 0 | 4-bi | t ser | para | te | real- | time outp | out po | rts | | | | | | 1 | 8-bi | t rea | 11-t | ime | outp | ut port | | | TMFn: Time unit interrupt request flag (n = 0 to 2) ## (3) Real-time output port operating mode The operating mode can be selected in 4-bit units for port 0 by setting RTPC register bits 3, 1, and 0 (BYTE, POHM, and POLM). Table 4-13 lists the read and write access targets for each operating mode. Port 0 addresses that can be accessed are PO, POH, and POL which can be described in the sfr operand. Table 4-13 Port O Access Targets | | RTP | C | Operating | Account | To be Acces | ssed (Read) | To be Acces | ssed (Write) | |------|------|------|-------------------------------------|---------|-------------------------|------------------------|-------------------------|------------------------| | BYTE | POMH | POML | Mode | Address | High-Order<br>Four Bits | Low-Order<br>Four Bits | High-Order<br>Four Bits | Low-Order<br>Four Bits | | x | 0 | 0 | 8-bit | P0 | Port access | s* | Output late | ch | | | | | port mode | РОН | РОН | POL | РОН | - | | | | | | POL | POH | POL | - | POL | | ж | 0 | 1 | P07 to<br>P04:<br>Port mode | PO | Port<br>access* | Output<br>latch | Output<br>latch | - | | | | | PO3 to | POH | РОН | POL | РОН | - | | | | | POO:<br>Real-time<br>output<br>port | POL | РОН | POL | - | POL | | × | 1 | 0 | PO7 to<br>PO4:<br>Real-time | PO | Output<br>latch | Port<br>access* | - | Output<br>latch | | | | | output | РОН | POH | POL | РОН | - | | | | | port<br>PO3 to<br>POO:<br>Port mode | POL | РОН | POL | - | POL | | 0 | 1 | 1 | 1 4-bit<br>separate<br>real-time | PO | Output late | ch | • | | | | | | | POH | РОН | POL | РОН | - | | | | | output<br>port | POL | РОН | POL | - | POL | (to be continued) Table 4-13 Port 0 Access Targets (cont'd) | RTPC | | | Operating | Access | To be Accessed (Read) To be Accessed (Write) | | | | |------|------|------|--------------------------------------|--------|----------------------------------------------|-----|-----|------------------------| | BYTE | ромн | POML | | | High-Order<br>Four Bits | | - | Low-Order<br>Four Bits | | 1 | 1 | 1 | 8-bit<br>real time<br>output<br>port | P0 | Output latch | | - | | | | | | | РОН | р0н | POL | POH | POL | | | | | | P0L | РОН | POL | P0H | POL | \*: The output latch of the bit set to the output mode by using the port 0 mode register (PMO) is accessed; the pin level of the bit set to the input mode is accessed. Remarks 1: -: Write access is not made. Output latch and buffer register (POH, POL) are not affected. 2: x: Don't care NOTE: If port 0 is set to 8-bit real time output port, when either POH or POL is accessed, 8-bit data is always written into POH and POL. (4) Real time output port output timing Table 4-14 lists the transfer timing of the buffer register (POH, POL) contents to the output latch when port 0 is set to real time output port according to how the RTPC register BYTE and TRG bits are set. Table 4-14 Real Time Output Port Output Timings | BYTE | TRG | РОН | POL | |------|-----|---------------------------------------|---------------------------------------| | 0 | 0 | When TMFl is set | When TMF0 is set | | 0 | 1 | When 1 is written into<br>the TRG bit | When 1 is written into<br>the TRG bit | | 1 | 0 | When TMFl is set | | | 1 | 1 | When 1 is written into t | he TRG bit | Remarks: If data is output to the output latch by writing l into the TRG bit, the TRG bit also contains l after the data is transferred. #### 4.4 SERIAL COMMUNICATION INTERFACE The uPD78312A has a serial communication interface which contains a dedicated baud rate generator. The serial communication interface operates in the asynchronous mode or I/O interface mode. In the asynchronous mode, bit synchronization and character synchronization are taken by using start and stop bits for transfer. In the I/O interface mode, serial data is transferred in synchronization with controlled serial clock as in the 87 AD series. ### 4.4.1 SERIAL COMMUNICATION INTERFACE CONFIGURATION Figure 4-46 shows the serial communication interface configuration. The serial communication interface which contains serial registers and buffers for transmission and reception enables data to be transmitted and received independently. Since the CTS pin has the receive clock input/output pin function in the I/O interface mode, serial communication is also enabled in full duplex in the I/O interface mode. Figure 4-46 Serial Communication Interface Block Diagram (a) When asynchronous mode is set Remarks: The SCK pin is fixed high. # (b) When I/O interface mode #### 4.4.2 MODE REGISTERS Serial communication mode register (SCM) The serial communication mode register (SCM) is an 8-bit register to specify the serial interface transfer mode. The meanings of SCM register bits 2 to 7 vary depending on how bits 1 and 0 (MD1 and MD0) are set. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|-----|-----| | SCM | | | | | | | MD1 | MDO | MD1, MD0 = 0, 1 (asynchronous mode) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|-------|------|----|----|---|---| | TXR | DY R | XE PE | N EP | CL | SL | 0 | 1 | MD1, MD0 = 0, 0 (I/O interface mode) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|---|---|-----|------|---|---| | TXE | RXE | 0 | 0 | TSK | RSCK | 0 | 0 | The MD1 and MD0 bits are a bit field to specify the serial interface transfer mode. When MD1 and MD0 are set to 0 and 1 (01), the asynchronous mode is selected; when 0 and 0 (00), the I/O interface mode is selected. When RESET is input, the SCM register is cleared (00H) and the I/O interface mode is set. NOTE: Before changing the serial interface transfer mode between the I/O interface and asynchronous, be sure to once set the RXE bit to O (reception disable). Example: Change from I/O interface mode to asynchronous mode ; I/O interface mode reception is enabled MOV SCM, #x0xxxx01B; Disable asynchronous mode reception MOV SCM, #x1xxxx01B; Enable asynchronous mode reception ## (a) When asynchronous mode is set The RXE bit is used to control reception enable in the asynchronous or I/O interface mode. When the RXE bit is set to O (reception disable) during reception operation, reception processing is stopped at the time and a reception completion interrupt request does not occur. The SL bit is used to specify the stop bit length. When the SL bit is reset to 0, the stop bit length becomes one bit; when set to 1, the stop bit length becomes two bits. The CL bit is used to specify the character length. When the CL bit is reset to 0, the character length becomes seven bits; when set to 1, the character length becomes eight bits. The PEN bit is used to specify parity enable. When the PEN bit is reset to 0, no parity is specified; when set to 1, parity bit is added. When parity bit is added, the EP bit is used to select odd or even parity. When the EP bit is reset to 0, odd parity is selected; when set to 1, even parity is selected. The EP bit is significant only when the PEN bit is set to 1. The TXRDY bit is used to control transmission enable. When the CTS pin is set low and TXRDY is set to 1, transmission is enabled. NOTE: When setting to asynchronous mode, the CTS/P27 pin should always be set to control mode. (Bit 7(PMC27) of port 2 mode control register(PMC2) is set to 1.) If setting to port mode, the serial communication interface cannot be implemented. #### (b) When I/O interface mode is set The RSCK bit is used to specify the serial receive clock source. When the RSCK bit is reset to 0, external receive clock is used for reception operation; when set to 1, internal receive clock is used for reception operation. The receive clock is input/output through the CTS pin. The TSK bit has the receive clock output trigger bit function. The bit is significant only when the RSCK bit is set to 1. When 1 is written into the TSK bit, eight shift clocks for reception are output from the CTS pin. The RXE bit is used to control reception enable. When the RXE bit is set to 1, reception is enabled; when reset to 0, reception is disabled. If the RXE bit is reset to 0 (reception disable) during reception operation, reception processing is stopped at the time and a reception completion interrupt request does not occur. The TXE bit is used to control transmission enable. When the TXE bit is set to 1, transmission is enabled; when reset to 0, transmission is disabled. NOTE: When the RSCK bit is set to 0 (external clock reception mode), do not set the receive clock output trigger bit (TSK) to 1. If the TSK bit is set to 1, the counter which counts receive clocks is unconditionally reset, and external clocks cannot be counted accurately. Figure 4-47 Serial Communication Mode Register Format (a) When asynchronous mode is set (bit 0 = 1) Figure 4-48 Serial Communication Mode Register Format (b) When I/O interface mode is set (bit 0 = 0) 7 6 3 2 1 0 Address After Reset TXE RXE TSK RSCK 0 0 0 FF50H OOH SCM RSCK Synchronization Clock Specification External receive clock is used for reception (CTS pin input mode) Internal receive clock is used for 1 reception (CTS pin output mode) When 1 is written into this bit, eight shift clocks are output (effective only when RSCK = 1) RXE Reception Operation Control Reception disable 0 Reception enable 1 Transmission Operation Control TXE 0 Reception disable Reception enable 1 # (2) Serial communication control register (SCC) The serial communication control register (SCC) is an 8-bit register to control the serial communication interface transfer rate. Bits 2 to 0 (PRS2 to PRS0) are used to specify time base counter tap output input to the baud rate generator. When RESET is input, the SCC register is cleared (OOH). Figure 4-49 shows the SCC register format. Figure 4-49 Serial Communication Control Register Format | | 7 | 6 | 5 | • | 4 | 3 | 2 | 1 | 0 | Address | | | | |-----|---|---|---|-----------|---|----------|-------------------------------------------|--------|--------|------------|--------------|--|--| | scc | 0 | 0 | 0 | 1 | ) | 0 | PRS2 | PRS1 | PRSO | FF52H | Reset<br>00H | | | | | | | Г | | | | | | | | | | | | | | | | PR<br>\$2 | | PR<br>S0 | Clock | Suppl | lied t | o Baud Ra | te Generator | | | | | | | | 0 | 0 | 0 | f <sub>CLK</sub> / | 2, | | | | | | | | | | | 0 | 0 | 1 | f <sub>CLK</sub> /4 (TBC TBCO tap output) | | | | | | | | | | | | 0 | 1 | 0 | f <sub>CLK</sub> /8 | 3 (TBC | TBC1 | tap outp | ut) | | | | | | | | 0 | 1 | 1 | f <sub>CLK</sub> / | 16 (TE | C TBC | 2 tap out | put) | | | | | | | | 1 | 0 | 0 | f <sub>CLK</sub> /3 | 32 (TE | C TBC | 3 tap out | put) | | | | | | | | 1 | 0 | 1 | f <sub>CLK</sub> /6 | 54 (TE | C TBC | 4 tap out | put) | | | | | | | | 1 | 1 | 0 | f <sub>CLK</sub> / | 128 (1 | BC TB | C5 tap out | tput) | | | | | | | | ı | 1 | 1 | forw/2 | 256 (1 | BC TB | C6 tap out | tput) | | | ## 4.4.3 BAUD RATE GENERATOR (BRG) The baud rate generator is an 8-bit timer which is dedicated to the serial communication interface and generates transmit or receive shift clock. The transmission and reception baud rate generators are provided. (See Figure 4-50.) ## (1) Baud rate generator setting Input clock to the baud rate generator is specified by selecting time base counter output tap in the serial communication control register (SCC) PRS2 to PRSO bits. Serial communication interface shift clock is provided by furthermore dividing the baud rate generator output signal by two. Set the parameter values in the baud rate generator for the transfer rate so as to satisfy the following expression: $$B G = 10 \times \frac{f_{CLK}}{2^{n+2}}$$ ### Where: B : Transfer baud rate [bps] B = 110, 150, ...., 9600, 19200, ..... G : Baud rate generator set value (1 ≤ G ≤ 255) n : Input clock specification number to the baud rate generator specified in SCC register PRS2 to PRSO bits (0 ≤ n ≤ 7) f<sub>CLK</sub>: Internal system clock frequency [MHz] Table 4-15 lists the baud rate generator set values for each standard transfer baud rate when internal system clock 6 MHz is used based on the expression shown above. Figure 4-50 Baud Rate Generator Configuration Table 4-15 Baud Rate Generator Set Values (for Reference) $f_{CLK} = 6 \text{ MHz}$ | Transfer Baud Rate | SCC Register<br>PRS2 to PRS0<br>Set Value n | Baud Rate Generator<br>Set Value G | Error (%) | |--------------------|---------------------------------------------|------------------------------------|-----------| | 110 | 7 | 107 | 0.43 | | 150 | 7 | 78 | 0.16 | | 300 | 6 | 78 | 0.16 | | 600 | 5 | 78 | 0.16 | | 1200 | 4 | 78 | 0.16 | | 2400 | 3 | 78 | 0.16 | | 4800 | 2 | 78 | 0.16 | | 9600 | 1 | 78 | 0.16 | | 19200 | 0 | 78 | 0.16 | | 38400 | 0 | 39 | 0.16 | | 1.5M | 0 | 1 | 0 | NOTE: Set a value of 2 or more for the baud rate generator (BRG) during the I/O interface mode. (When internal system clock is set to 6 MHz and BRG = 2 is set, the transfer baud rate becomes 750 kbps.) Remarks: Error is calculated as shown below: Error (%) Where (baud rate calculation result) = $$\frac{f_{CLK}}{2^{n+2} \times G}$$ # (2) Note when baud rate is set The baud rate generator samples a start bit by using input clock to the baud rate generator. To lessen an error during start bit sampling, clock of frequency as high as possible should be supplied to the baud rate generator. Thus, set a value as low as possible in the low-order three bits of the SCC register (PRSO to PRS2). For example, to set the transfer baud rate to 9600 bps, set either of the following: - (a) n = 0 and G = 156 (= 9CH) - (b) n = 1 and G = 78 (= 4EH) In either setting (a) or (b), equal error 0.16 occurs. Since the frequency of clock supplied from the time base counter in (a) is higher than that in (b), shift during start bit sampling in (a) is smaller than that in (b). #### 4.4.4 SERIAL COMMUNICATION INTERFACE OPERATION ## Asynchronous mode In the asynchronous mode, the character length, the number of stop bits, parity enable, and even or odd parity can be specified in the serial communication mode register (SCM). #### (a) Transmission When serial communication mode register (SCM) bit 7 (TXRDY) is set to 1 and the CTS pin is active low (0), transmission is enabled. In this case, transmission can be enabled by first setting TXRDY to 1, then activating the CTS pin or first activating the CTS pin, then setting TXRDY to 1. Transmission is started by any of the following three methods: - (i) By setting the transmission enable state when the transmit buffer (TxB) is empty, a transmission completion interrupt request is generated and send data is written into the transmit buffer in the interrupt service. - (ii) When send data is transferred to the transmit buffer in the transmission enable state, the send data is transferred consecutively after the preceding transmission operation terminates. - (iii) When send data is prewritten into the transmit buffer in the transmission disable state and then the transmission enable state is set, the data retained in the transmit buffer is transmitted. The send data format is shown below. The start bit, character bits, and stop bit or bits make up one data frame. Send data is sent from the TxD pin starting at the least significant bit (LSB). When transmission is disabled or the serial register does not contain data to be transmitted, the TxD pin becomes mark state (1). Figure 4-51 Transmission Timing during Asynchronous Mode Number of start bits : One Number of character bits: Seven or eight Parity bit : Odd, even, or no parity Number of stop bits : One or two When the transmit buffer (TxB) becomes empty, a transmission completion interrupt request occurs immediately. When RESET is input, the transmit buffer (TxB) is cleared. If transmission is enabled at the time, a transmission completion interrupt request occurs. When transmission operation starts and send data in the transmit buffer is transferred to the shift register, the transmit buffer becomes empty and a transmission completion interrupt request occurs. If send data is written into the transmit buffer each time a transmission completion interrupt request occurs, consecutive data transmission is enabled without insertion of mark state (1). If a change is made to the transmission disable state when transmission operation is being performed, the entire frame of the data being transmitted is transmitted. However, if new send data is already written into the transmit buffer, data transfer from the transmit buffer to the shift register is disabled and the transmit buffer contents are retained intact. When transmission is again enabled, the transmit buffer contents are transferred to the shift register. A transmission completion interrupt request occurs at the same time as transmission is started. Remarks: When the character length is set to seven bits, send data is written into the low-order seven bits of TxB. The most significant bit (MSB) contents are not transmitted. #### (b) Reception When serial communication mode register (SCM) bit 6 (RXE) is set to 1, reception is enabled. (When reception is disabled (RXE = 0), reception hardware stands by in the initial state.) When RxD pin input is sampled by using input clock to the baud rate generator and falling edge is detected, reception operation is started and the reception baud rate generator starts counting. If RxD pin input is detected low on the first timing signal from the reception baud rate generator, it is recognized as a start bit and subsequent reception operation is performed. If RxD pin input is detected high on the first timing signal, it is not recognized as a start bit and the baud rate generator is initialized and operation is stopped. Receive data is sampled in synchronization with the shift clock rising edge after the start bit is detected. Figure 4-52 Reception Timing during Asynchronous Mode When data of the character length specified in serial communication mode register bit 3 (CL) has been received, receive data in the shift register is transferred to the receive buffer (RxB) and a reception completion interrupt request is generated. When data is received, if an odd or even parity check is made (when SCM register PEN bit is set to 1) and a mismatch is found (parity error), the stop bit is low (framing error), or new data is transferred to the receive buffer when the receive buffer is full (overrun error), the reception error flag is set to 1 and a reception error interrupt request occurs. Remarks: When the character length is set to seven bits, receive data is set in the low-order seven bits of RxB and 0 is set in the MSB. ### (2) I/O interface mode The I/O interface mode is the same as the 87AD series serial interface; it is useful when external I/O expansion is made or I/O controller such as analog-to-digital converter or liquid crystal controller is connected. In the I/O interface mode, data is transferred starting at the most significant bit (MSB) with the character length fixed to eight bits and no parity bit. #### (a) Transmission When serial communication mode register bit 7 (TXE) is set to 1, transmission is enabled. The $\overline{SCK}$ pin is used as a transmit clock output pin during the I/O interface mode. As in the asynchronous mode, transmission is started by any of the following three methods: - (i) By setting the transmission enable state when the transmit buffer (TxB) is empty, a transmission completion interrupt request is generated and send data is written into the transmit buffer in the interrupt service. - (ii) When send data is transferred to the transmit buffer (TxB) in the transmission enable state, the send data is transmitted consecutively after the preceding transmission operation terminates. - (iii) When send data is prewritten into the transmit buffer (TxB) in the transmission disable state and then the transmission enable state is set, the data retained in the transmit buffer (TxB) is transmitted. When the transmit enable state is set, the send data in the transmit buffer (TxB) is sent starting at the most significant bit (MSB) on the transmit clock falling edge. Figure 4-53 Transmission Timing during I/O Interface Mode When the transmit buffer (TxB) becomes empty, a transmission completion interrupt request occurs immediately. When RESET is input, the transmit buffer (TxB) is cleared. If the transmission enable state is set at the time, a transmission completion interrupt request occurs. When transmission operation starts and the send data in the transmit buffer (TxB) is transferred to the shift register, the transmit buffer (TxB) becomes empty and a transmission completion interrupt request occurs. ## (b) Reception When serial communication mode register (SCM) bit 6 (RXE) is set to 1, reception is enabled. Receive data is input to the serial register on the receive clock rising edge. When the serial register receives 8-bit data, the data is transferred from the serial register to the receive buffer (RxB) and a reception completion interrupt request is generated. Receive clock in the I/O interface mode can be selected among external and internal receive clocks as specified in serial communication mode register (SCM) bit 2 (RSCK). The CTS pin functions as a receive clock input/output pin during the I/O interface mode. When data is received, if new data is transferred to the receive buffer (RxB) when the receive buffer is full (overrun error), the reception error flag is set to 1 and a reception error interrupt request occurs. If RXE is set to 0 (reception disable) during reception operation, the receive clock counting counter stops with the value retained. To receive new 8-bit data, set the TSK bit to 1 and clear the receive clock counting counter. Figure 4-54 Reception Timing during I/O Interface Mode ### 4.4.5 SERIAL COMMUNICATION INTERFACE INTERRUPT REQUESTS There are three types of interrupt requests occurring from the serial communication interface: Transmission completion interrupt request, reception completion interrupt request, and reception error interrupt request. Serial communication interrupt request control registers (SEIC, SRIC, and STIC) The SEIC, SRIC, and STIC registers are used to control transmission completion interrupt request (STF), reception completion interrupt request (SRF), and reception error interrupt request (SEF). The three interrupt request control registers form a group and the serial communication interface interrupt request priority levels are programmable by using SEIC register PR2 to PRO bits. In the group, the priority levels are determined by the hardware as follows: SEF > SRF > STF Figure 4-55 Interrupt Request Control Register Format | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After<br>Reset | |------|-----|------|-----------|-----------|---|-----|-----|-----|---------|----------------| | SEIC | SEF | SEMK | 0 | SE<br>CSE | 0 | PR2 | PR1 | PRO | FFDAH | 47H | | SRIC | SRF | SRMK | SR<br>ISM | SR<br>CSE | 0 | - | - | _ | FFDCH | 47H | | STIC | STF | SEMK | ST | ST | 0 | - | - | - | FFDEH | <b>47</b> H | Remarks: "-" denotes that write cannot be made. If the bit is read, 1 is read. The SEF, SRF, and STF bits are interrupt request flags. When a reception error occurs, the SEF bit is set to 1; when reception is complete, the SRF bit is set to 1; and when transmission is complete, the STF bit is set to 1. When an interrupt request is acknowledged or the clear instruction is executed, the bits are reset to 0. Other bit fields are described in "CHAPTER 5. INTERRUPT FUNCTION". (2) Serial communication macro service control registers (SRMS and STMS) SRMS is an 8-bit register to specify the macro service processing mode and channel accompanying the serial communication interface reception completion. STMS is an 8-bit register to specify the macro service processing mode and channel accompanying the serial communication interface transmission completion. The macro service control register bits are described in "5.2 MACRO SERVICE FUNCTION". Figure 4-56 Macro Service Control Register Formats | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After<br>Reset | |------|------|-------|------|-----|---|-----|-----|-----|---------|----------------| | SRMS | MSM2 | M\$M1 | MSM0 | DIR | 0 | CH2 | CH1 | СН0 | FFDDH | Undefined | | | | | | | | | | | ' | | | STMS | MSM2 | MSM1 | MSM0 | DIR | 0 | CH2 | CH1 | СН0 | FFDFH | Undefined | #### 4.5 ANALOG-TO-DIGITAL CONVERTER The uPD78312A contains an 8-bit high-speed, high-resolution analog-to-digital (A/D) converter which has four multiplexed analog inputs (AN3 to AN0). The analog-to-digital converter contains an analog-to-digital conversion result register (ADCR) which adopts successive approximation and retains the conversion result. # 4.5.1 ANALOG-TO-DIGITAL CONVERTER CONFIGURATION Figure 4-57 shows the analog-to-digital converter configuration. Four analog inputs are multiplexed on the chip and one is selected as specified in the analog-to-digital converter mode register (ADM). The selected analog input is sampled by the sampling and hold circuit and becomes one input of the voltage comparator. The voltage comparator amplifies the difference between the analog input and series resistor string voltage tap. The series resistor string is connected between the A/D reference voltage pin (AVREF) and A/D ground (AVSS); it consists of 255 equivalent resistors and two resistors of the half resistance value of the resistor to make 256 equivalent voltage steps between the two pins. Series resistor string voltage tap is selected by the tap decoder. This decoder is driven by the 8-bit successive approximation register (SAR). SAR is set one bit at a time starting at the most significant bit (MSB) so that the series resistor string voltage tap value matches the analog input voltage value. That is, when conversion starts, the MSB of SAR is set to 1 and the series resistor string voltage tap is set to 1/2 AVREF. It is compared with analog input. If analog input is greater than 1/2 AVREF, the MSB of SAR remains set and the next most significant bit (bit 7) is compared. If analog input is less than 1/2 AVREF, the MSB is reset to 0 and the next most significant bit (bit 7) is compared. On bit 7, the series resistor string voltage tap is set to 3/4 AVREF or 1/4 AVREF and it is compared with analog input. Such comparison is continued until the least significant bit of SAR (binary search method). When 8-bit comparison terminates, SAR retains the valid digital result. The result is latch-input to the ADCR register and the interrupt request flag (ADF) is set to 1. NOTE: Do not apply voltage to the AN3 to AN0 pins beyond the range of AV<sub>SS</sub> to AV<sub>REF</sub> regardless of whether or not the analog-to-digital converter is used. Figure 4-57 A/D Converter Block Diagram NOTE: Connect a capacitor to the analog input pins (AN3 to ANO) and reference voltage input pin $(AV_{REF})$ to prevent noise from causing malfunction. ## 4.5.2 ANALOG-TO-DIGITAL CONVERTER MODE REGISTER (ADM) The analog-to-digital converter mode register (ADM) is used to control analog-to-digital converter operation. Figure 4-58 shows the ADM register format. Bit 0 (MS) is used to control the operating mode. Bits 1 and 2 (ANIO and ANII) are used to select analog input to be converted into digital form. Bit 4 (FR) is a control bit to suppress large change of the analog-to-digital conversion time if the oscillation frequency is changed. One conversion speed determined by the internal system clock ( $f_{CLK}$ ) and FR bit can be calculated from the following expression. Table 4-16 lists the conversion speed for each setting. When $f_{CLK} \le 4$ MHz, the FR bit is set to 1. FR = 0: Conversion speed = $180/f_{CLK}$ (us) FR = 1: Conversion speed = $120/f_{CLK}$ (us) f<sub>CLK</sub> : Internal system clock frequency (MHz) Table 4-16 Internal System Clock and FR Bit Setting | Internal System Clock | 6 MHz | 5 MHz | 4 MHz | 3 MHz | 2 MHz | |-----------------------|-------|-------|-------|-------|-------| | FR bit | 0 | 0 | 1 | 1 | 1 | | Conversion speed | 30 us | 36 us | 30 us | 40 us | 60 us | Bit 6 (TRG) is used to enable external synchronization of analog-to-digital conversion operation. When the TRG bit is reset to 0, each time one analog-to-digital conversion operation terminates, the next conversion operation is started. When the TRG bit is set to 1, analog-to-digital operation is stopped. When a valid edge is input to the external trigger pin (INTE2), conversion operation is initialized and performed consecutively. After this, each time a valid edge is input to the INTE2 pin, the conversion operation sequence is initialized. Bit 7 (CS) is used to control analog-to-digital conversion operation. When the CS bit is set to 1, conversion operation is started; when the CS bit is reset to 0, every conversion operation is stopped although conversion operation is being performed. At this time, the ADCR register is not updated and the ADF flag is not set. When RESET is input, the ADM register is cleared (00H). Figure 4-58 Analog-to-Digital Converter Mode Register Format ### 4.5.3 ANALOG-TO-DIGITAL CONVERTER OPERATION When ADM register bit 7 (CS) is set to 1, analog-to-digital conversion is started. If the ADM register is rewritten during conversion operation, the conversion operation is stopped, then initialized. In this case, the ADF flag is not set and the ADCR register is not updated. If external pin trigger is enabled by setting ADM register bit 6 (TRG) to 1, conversion operation is stopped. When a valid edge is input to the external trigger pin (INTE2), conversion operation is initialized, then started. Once the conversion operation is started, it is continued as specified in the ADM register. After this, each time a valid edge is input to the INTE2 pin, conversion operation is initialized. The ADCR register is not affected by RESET input. The scan mode or select mode can be selected for the analog-to-digital converter by using analog channel mode register (ADM) bit 0 (MS). #### Scan mode In the scan mode, analog inputs specified by using ADM register bits 2 and 1 (ANI1 and ANI0) are selected and converted in order. For example, when AN1 and ANO are set to 0 and 1 (01), ANO and AN1 are scanned repeatedly (ANO + AN1 + ANO + AN1 + .....). When conversion operation of the selected analog input terminates, the convertion result is stored in the ADCR register and the interrupt request flag (ADF) is set. Then, the next analog input conversion operation is started regardless of whether or not an interrupt request is acknowledged. This operation sequence is continued until the ADM register is rewritten. #### (2) Select mode In the select mode, one of four analog inputs is selected in ADM register bits 2 and 1 (ANI1 and ANI0) and is converted. When conversion operation of the selected analog input terminates, the conversion result is stored in the ADCR register and the interrupt request flag (ADF) is set. Then, conversion operation of the same analog input is started again regardless of whether or not an interrupt request is acknowledged. This operation sequence is continued until the ADM register is rewritten. ### 4.5.4 ANALOG-TO-DIGITAL CONVERTER INTERRUPT REQUESTS Interrupt requests occurring from the analog-to-digital converter are controlled by using the analog-to-digital converter interrupt request control register and analog-to-digital converter macro service control register. Analog-to-digital converter interrupt request control register (ADIC) The ADIC register is an 8-bit register to control an interrupt request occurring from the analog-to-digital converter. The ADIC register and the time base counter interrupt control register (TBIC) form a group and the priority level is programmable by using the ADIC register PR2 to PRO bits in the group unit. In the group, the order of priority is fixed by hardware as follows: ADF (A/D conversion interrupt request) > TBF (time base counter interrupt request) The interrupt request control register bits are described in "CHAPTER 5. INTERRUPT FUNCTION". For the time base counter interrupt request, see 4.6. Figure 4-59 Interrupt Request Control Register Formats | 7 6 5 4 3 2 1 0 Addre | ss After Reset | |---------------------------------------|----------------| | ADIC ADF AD AD AD O PR2 PR1 PRO FFEOH | 47H | | | | | TBIC TBF TB 0 TB 0 FFE2H | 47н | Remarks: "-" denotes that write cannot be made. If the bit is read, 1 is read. (2) Analog-to-digital converter macro service control register (ADMS) The ADMS register is an 8-bit register to control the macro service started when an interrupt request (ADF) occurs from the analog-to-digital converter. The ADMS register bits are described in "5.2 MACRO SERVICE FUNCTION". Figure 4-60 Macro Service Control Register Format | | _ | | | | | | | | Address | After<br>Reset | |------|------|------|------|-----|---|-----|-----|-----|---------|----------------| | ADMS | MSM2 | MSM1 | MSM0 | DIR | 0 | CH2 | CH1 | СНО | FFE1H | Undefined | #### 4.6 TIME BASE COUNTER AND WATCHDOG TIMER The uPD78312A contains a time base counter to provide time base output used as reference for various types of processing and a watchdog timer to detect software upset. ### 4.6.1 TIME BASE COUNTER AND WATCHDOG TIMER CONFIGURATION This block consists of a 20-bit time base counter and an 8-bit watchdog timer which uses time base counter tap output as clock source as shown in Figure 4-61. Watchdog Timer Interrupt Request TBF Flag Set 0000 7 819 10 11112 13 14115 16117 18 19 5 6 Watchdog Timer -27 Time Base Counter ¢ ያ + Time Base Counter Clear o Watchdog Timer Clear 9 7 • for Zejec-Frequency Divider Internal System Clock (f<sub>CLK</sub>) -Baud Rate Generator - 1/2 Input Clock Write Signal of 1 into WDM Register RUN Bit Clock RESET Time Base Counter and Watchdog Timer Block Diagram Figure 4-61 ### 4.6.2 TIME BASE COUNTER (TBC) #### Time base counter operation The time base counter (TBC) is a 20-bit counter which divides internal system clock ( $f_{CLK}$ ). The interrupt request flag (TBF) is set to 1 on the falling edge of time base counter tap output specified by using the time base mode register (TBM). Figure 4-62 shows the TBM register format. The interval time of an interrupt request (TBF flag set) occurring from the time base counter can be selected among four types shown in Figure 4-62 by setting the TBM register. The time base counter is also used as capture or, PWM unit free running counter (FRC). (See "4.3.2 CAPTURE UNIT".) The time base counter is cleared to 0 only when RESET is input. After this, the time base counter continues to be incremented; it cannot be stopped. Figure 4-62 Time Base Mode Register Format Remarks: f<sub>CLK</sub>: Internal system clock frequency NOTE: The time to the first interrupt request occurrence just after the TBM register is set becomes undefined. (2) Time base counter interrupt request control register (TBIC) The TBIC register is an 8-bit register to control interrupt requests occurring from the time base counter. The TBIC register and the A/D converter interrupt request control register (ADIC) form a group and the order of priority is programmable in the group unit. In the group, the priority levels are fixed by hardware as follows: ADF (A/D conversion interrupt request) > TBF (time base counter interrupt request) TBIC register bit 7 (TBF) is a time base counter interrupt request flag. When the TBC tap output selected in the TBM register is once set to 1 and then falls, the flag is set to 1. When an interrupt request is acknowledged or a clear instruction is executed, the TBF flag is reset to 0. #### 4.6.3 WATCHDOG TIMER (WDT) The watchdog timer is an 8-bit timer which uses time base counter (TBC) tap output as clock source. It generates a nonmaskable interrupt at the specified intervals. The watchdog timer is controlled by the watchdog timer mode register (WDM). Watchdog timer mode register (WDM) The watchdog timer mode register (WDM) is an 8-bit register to control watchdog timer operation. The WDM register is written only by executing a special instruction to prevent the WDM register contents from being easily rewritten due to software upset. When RESET is input, the WDM register is cleared (OOH). Bit 7 (RUN) is used to control the watchdog timer count start. When the RUN bit is reset to 0, the watchdog timer stops; when 1 is written into the RUN bit, the watchdog timer is cleared (00H) and starts counting. Bits 2 to 0 (WDI2 to WDI0) are used to select watchdog timer count clock; time base counter output tap is specified. Bit 4 (PRC) is used to specify the priority levels of nonmaskable interrupt request occurring from the watchdog timer and nonmaskable interrupt request caused when a valid edge is input to the NMI pin. Figure 4-63 shows the WDM register format. Figure 4-63 Watchdog Timer Mode Register Format | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After Reset | | | |-------|----|---|---|----------------------------------------------------|-------|----------------------|------------------|---------------------|---------------------|---------------|--|--| | WDM R | UN | 0 | 0 | PRC | 0 | WDI2 | WDI1 | WDIO | FF42H | 00Н | | | | | | | | | | | | | | | | | | | | | | WDI2 | WDI1 | WDIO | WDT | Clock | Source S | pecification | | | | | | | | 0 | 0 | 0 | f <sub>CLK</sub> | /2 <sup>7</sup> (T | вс твс6 | tap output) | | | | | | | | 0 | 1 | 0 | fCLK | /2º (T | вс твс8 | tap output) | | | | | | | | 1 0 0 f <sub>CLK</sub> /2 11 (TBC TBC10 tap output | | | | | | | | | | | | | | 1 | 1 | 0 | fCLK | /2 <sup>13</sup> (' | TBC TBC1 | 2 tap output) | | | | | | | | | | | | | | | | | | | i | | | PRC | | askab:<br>ificat | | terrup | t Reques | t Priority | | | | | | | | 0 | - | _ | | _ | quest ><br>rupt req | uest | | | | | | | | 1 | | _ | | inter | rupt req<br>quest | uest > | | | | | | | | | | | | | | | | | | | | | | RUN | WDT 8 | Start | Spec | ificat | ion | | | | | | | | | 0 | Watch | ndog t | imer | opera | tion sto | р | | | | | | | | | | bit, the<br>d starts | | | | | | | # (2) Watchdog timer operation When 1 is written into WDM register bit 7 (RUN), the watchdog timer is cleared (00H) and starts counting the TBC tap output specified in WDM register bits 2 to 0 (WDI2 to WDIO). A nonmaskable interrupt request occurs from the watchdog timer when clear operation is not performed until the watchdog timer overflows or when the watchdog timer is cleared (00H) by the time watchdog timer bit 4 is first set to 1 (except just after the 0 to 1 transition of the WDM RUN bit is made). The priority levels between nonmaskable interrupt request occurring from the watchdog timer and nonmaskable interrupt request when a valid edge is input to the NMI pin can be specified by setting watchdog timer mode register (WDM) bit 4 (PRC) as follows: PRC = 0: NMI > WDT PRC = 1: WDT > NMI Table 4-17 lists the watchdog timer overflow time and the time until bit 4 is first set to 1 after count starts (6.25% of the overflow time) when internal system clock is set to 6 MHz. Table 4-17 Watchdog Timer Count Clock and Overflow Time $(f_{CLK} = 6 \text{ MHz})$ | Watchdog Timer Count<br>Clock Frequency | Overflow Time | 6.25% of Overflow Time | |----------------------------------------------------|---------------|------------------------| | f <sub>CLK</sub> /2 <sup>7</sup> (TBC6 tap output) | 5.5 ms | 343 us | | f <sub>CLK</sub> /2 9 (TBC8 tap output) | 21.8 ms | 1.36 ms | | f <sub>CLK</sub> /2 11 (TBC10 tap output) | 87.4 ms | 5.46 ms | | f <sub>CLK</sub> /2 13 (TBC12 tap output) | 349.5 ms | 22 ms | #### 4.7 EXTERNAL INTERRUPT REQUEST FUNCTION When a valid edge specified in the external interrupt mode register (INTM) is input to one of the INTEO to INTE2 pins or the NMI pin, an external interrupt request occurs. The external interrupt pins contain noise removal circuits to prevent noise from causing malfunction. The NMI input pin contains noise removal circuit using analog delay. Other external interrupt input pins, INTE2 to INTEO contain digital noise removal circuits using internal system clocks. To prevent removal of signal as noise, signal whose width is wider than analog delay must be input to the NMI pin; signal whose width is wider than three system clocks must be input to the INTE2 to INTEO pins after a valid edge is input. П Figure 4-64 External Interrupt Request Pin Input Noise Removal ### External interrupt mode register (INTM) The external interrupt mode register (INTM) is an 8-bit register to specify valid edges input to the INTEO to INTE2 pins and NMI pin. When RESET is input, the INTM register is cleared (00H). The INTM register ESNMI bit is used to specify the valid edge input to the NMI pin. When the ESNMI bit is reset to 0, the falling edge is selected; when the bit is set to 1, the rising edge is selected for the valid edge. The ESO and ESI bits are used to specify valid edges input to the INTEO and INTEl pins. When the ESO (ESI) bit is reset to 0, the falling edge is selected; when the bit is set to 1, both rising and falling edges are selected for valid edges. The ES2 bit is used to specify the valid edge input to the INTE2 pin. When the ES2 bit is reset to 0, the falling edge is selected; when the bit is set to 1, the rising edge is selected for the valid edge. Figure 4-65 External Interrupt Mode Register Format (2) External interrupt pin interrupt request control registers (EXICO to EXIC2) The EXICO to EXIC2 registers are used to control interrupt requests occurring from the external interrupt pins INTEO to INTE2. The three interrupt request registers form a group and the external interrupt pin interrupt request priority levels are programmable by using the EXICO register PR2 to PRO bits. In the group, the priority levels are determined by hardware as follows: INTEO > INTE1 > INTE2 Figure 4-66 Interrupt Request Control Register Formats | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After<br>Reset | |-------|-------|------------|-------------|-------------|---|-----|-----|-----|---------|----------------| | EXICO | EXIFO | EXI<br>MKO | EXI<br>ISMO | EXI<br>CSE0 | 0 | PR2 | PR1 | PRO | FFC8H | 47H | | | | | | | | | | | , | | | EXIC1 | EXIF1 | EXI<br>MK1 | EXI<br>ISM1 | CSE1 | 0 | - | - | - | FFCAH | 47H | | | | | | | | | | | | | | EXIC2 | EXIF2 | EXI<br>MK2 | EXI<br>ISM2 | EXI<br>CSE2 | 0 | _ | - | - | FFCCH | <b>47</b> H | Remarks: "-" denotes that write cannot be made. If the bit is read, 1 is read. The EXIFO, EXIF1, and EXIF2 bits are interrupt request flags. When a valid edge is input to the INTEO, INTE1, or INTE2 pin, the EXIFO, EXIF1, or EXIF2 bit is set to 1. The bit is reset to 0 when interrupt request is acknowledged or by software. Other bits are explained in "CHAPTER 5 INTERRUPT FUNCTION". (3) External interrupt pin macro service control registers (EXMSO to EXMS2) Each of EXMSO to EXMS2 is an 8-bit register to specify the operating mode of the macro service executed when external interrupt pin interrupt request occurs. | | F10 | gure | 4-67 | / Ma | cro | Serv | /1ce | Cont | ror Regist | er Formats | |-------|----------|----------|----------|------|-----|------|------|------|---------------|-------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address | After Reset | | EXMSO | MSM<br>2 | MSM<br>1 | MSM<br>O | DIR | 0 | CH2 | CH1 | СНО | <b>Г</b> РС9Н | Undefined | | EXMS1 | MSM<br>2 | MSM<br>1 | MSM<br>O | DIR | 0 | CH2 | CH1 | сно | FFCBH | Undefined | | EXMS2 | MSM<br>2 | MSM<br>1 | MSM<br>0 | DIR | 0 | CH2 | CH1 | сно | FFCDH | Undefined | #### CHAPTER 5. INTERRUPT FUNCTION The uPD78312A handles interrupt requests occurring from on-chip peripheral hardware and the external by executing vectored interrupt service centering around software processing or macro service function processing in which data is only transferred by hardware. The uPD78312A also contains the context switching function which performs register bank switching by hardware, exchanges the PC contents, and saves the PSW contents. Interrupt requests are classified into the following three types: - o Nonmaskable interrupt requests - o Maskable interrupt requests - o Software interrupt requests Figure 5-1 shows the interrupt request processing modes. Table 5-2 lists the interrupt request sources. Figure 5-1 Interrupt Request Processing Modes Remarks: xxMKn, xxISMn, and xxCSEn are interrupt request register bits 6, 5, and 4. Table 5-1 lists the maximum wait time until operation code prefetch of the first instruction of the interrupt service routine starts after an interrupt request occurs. In the table, the number of vectored interrupt automatic save processing states equals to 16 when stack memory and branch destination vector table are set in internal memory. If stack memory is set in external memory, 8 + 4m states increase; if the branch destination vector table is set in external memory, 16 + 4m states increase. (m is the number of states inserted as specified in the MM register.) Table 5-1 Maximum Wait Time Until Interrupt is Acknowledged | Wait Time Source | Number of States | | | | | | |----------------------------------------------------------------------|--------------------|-------------------|--|--|--|--| | Walt lime Source | Vectored Interrupt | Context Switching | | | | | | Interrupt priority level scan | max. 16 | | | | | | | Execution instruction processing time when interrupt is acknowledged | max. 50 (DIVU | X instruction) | | | | | | Time required for auto-<br>matic save processing | 16 (64) | 12 | | | | | | Total | 82 (130) | 78 | | | | | - Remarks 1: The value enclosed in parentheses is the number of required states when stack memory and branch destination vector table are set in external memory and three wait states are inserted. - 2: For an interrupt request caused when a valid edge is input to an external interrupt pin, the time required for noise removal is added to the value in Table 5-1. (A maximum of two states) Figure 5-2 Automatically Saved/Restored Data by Interrupt Request Service Remarks: SP = Stack Pointer Figure 5-3 shows interrupt request service and macro service processing sequences in which the DIVUX instruction is executed when an interrupt is acknowledged as an example. Figure 5-3 Interrupt Service Sequence (a) Interrupt request service sequence Interrupt Enable Interrupt Request Flag Clear Remarks: ( ): When interrupt service is made by the context switching function. (b) Macro service processing sequence Remarks: Refer to Table 5-4 for the number of states required for macro service processing. Interrupt priority level scan is made by the 3-bit scan counter. The scan counter performs count operation as $0+1+\ldots 7+0+\ldots 7+1$ After an interrupt request occurs, if the scan counter value matches the priority level of the interrupt, the scan counter stops and the interrupt is acknowledged. Unless they match, the interrupt request is held. When the interrupt is acknowledged, after the instruction being executed terminates, automatic save operation is performed and the interrupt service routine is entered. Since the scan counter counts one when two system clocks are input, two to 16 states are required for priority level scan. When the interrupt request control register or macro service control register is rewritten, the ISPR register is reset when a return is made from the interrupt service routine, or the IE flag is set to (1), the scan counter is cleared and again starts counting at "0". Table 5-2 Interrupt Request Source List | Interrupt<br>Request Type | Default<br>Priority | Inter | rupt Request Source | Macro<br>Service | Vector<br>Table<br>Address | |---------------------------|---------------------|-------|---------------------------|------------------|----------------------------| | Software | - | BRK | Break instruction | - | 003EH | | Nonmaskable | - | NMI | NMI pin input | _ | 0002Н | | | - | WDT | Watchdog timer | _ | 000АН | | Maskable | 0 | CRF00 | Count unit | 0 | 001AH | | | 1 | CRF01 | Count unit | - | 001CH | | | 2 | CRF10 | Count unit | 0 | 001EH | | | 3 | CRF11 | Count unit | _ | 0020н | | Maskable | 4 | EXIF0 | INTEO pin input | 0 | 0004н | | | 5 | EXIF1 | INTEl pin input | 0 | 0006Н | | | 6 | EXIF2 | INTE2 pin input | 0 | 0008н | | Maskable | 7 | TMFO | Timer unit | 0 | 000ЕН | | | 8 | TMF1 | Timer unit | 0 | 0010н | | | 9 | TMF2 | Timer unit | 0 | 0012H | | Maskable | 10 | SEF | Serial interface<br>error | - | 0022н | | | 11 | SRF | Serial reception | 0 | 0024H | | | 12 | STF | Serial trans-<br>mission | o | 0026н | | Maskable | 13 | ADF | A/D converter | 0 | 0028Н | | | 14 | TBF | Time base counter | - | 000CH | | Reset | - | RESET | Reset input | - | 0000н | Remarks: Default priority: Priority fixed by hardware ## 5.1 INTERRUPT REQUESTS #### 5.1.1 INTERRUPT CONTROL HARDWARE DEVICES # Interrupt request control registers The interrupt request control registers are provided for interrupt request sources such as the serial communication interface, pulse input/output unit, and external interrupt pins and are used for interrupt request priority level control and interrupt mask control. Figure 5-4 shows the interrupt request control register formats. The PR2 to PRO bits are a bit field to specify the group priority level for maskable interrupts classified into five groups. The bit field of the interrupt request control register assigned the highest default priority in the group is significant. The bit fields (bits 2 to 0) of other interrupt request control registers cannot be written. If the bit is read, "1" is read. Up to eight priority levels can be specified and the same priority level can also be assigned to more than one group. Level 0 is the highest priority level of maskable interrupt requests. If more than one interrupt request occurs in a single group or groups assigned the same priority level, the interrupt requests are acknowledged in the default priority order listed in Table 5-2. The xxISMn bit is used to specify macro service or normal interrupt service for interrupt request processing. The bit is fixed to "0" for interrupt requests not causing a macro service request (normal vectored interrupt service). The xxMKn bit is an interrupt mask bit of the corresponding interrupt request flag. When the bit is set to (1), its corresponding interrupt request is masked. The xxFn bit is a peripheral hardware interrupt request flag. The interrupt request flag remains set until it is reset to (0) by software or interrupt request is acknowledged. The xxCSEn bit is used to enable the context switching function (register bank switching). If the xxCSEn bit is set to (1), when interrupt service is started, a change is made to the register bank of the same value as the priority level specified in the PR2 to PRO bit field by hardware. (See "5.3 CONTEXT SWITCHING FUNCTION".) When the xxCSEn bit is reset to (0), the context switching function is disabled. When RESET is input, every interrupt request control register is set to 47H. Figure 5-4 Interrupt Request Control Register Formats | | . 7 | • | , | 4. | 3 | 2 | | 0 | , Ad | dress | After Reset | |--------|---------------|-------------|------------|-----------|---|-----|------|-----|---------------|----------------------------|--------------------------------------------------------------------| | CRICGO | CRF | 00 | 99<br>99 | 00<br>00 | ۰ | PR2 | PBI | PRO | | FFCOE | 4 7 H | | CRECOI | CRF | 01 | • | 01 | ۰ | - | - | - | | FFC21 | f 47H | | CRICIO | CRF<br>10 | 10 | 30 | 19 | 9 | - | - | - | | FF C 4 ! | 4 7 H | | CRECII | 11 | cmet<br>11 | • | CHOSE | 0 | - | - | - | | FFC61 | 4 7 H | | | | _ | _ | _ | | _ | | | , | | | | EXIC0 | 0274 | 0 | ( SHO | CHE OF | | PRZ | PRI | PRO | 1 | FFC8H | ( 47H | | EXIC: | <b>EE</b> 171 | 27.P4K<br>1 | | COL 1 | • | - | - | - | ۱ ا | FFCAH | 4 7 H | | EXIC2 | DUP. | 2 | | der 2 | 0 | - | - | - | , | FFCCH | 47H | | | $\equiv$ | | | | _ | | | | | | | | TMLCO | THEF | • <b>j</b> | TH<br>ESHO | CIE O | ۰ | PRZ | PRI | PRO | | FFCEH | 47H | | TMICI | TMF: | Teat | | ar i | • | - | - | - | , | FFDOH | 4 7 H | | TMIC2 | THE | nest<br>2 | TM<br>CEM2 | CEE I | ۰ | - | - | - | , | FFD2H | 4 7 H | | | _ | - | | | | | _ | _ | ٠. | | | | SEIC | 3EF | 5 CMK | 0 | ii<br>GE | 0 | PRZ | PR 1 | PRO | , | FFDAH | 4 7 H | | SRIC | SRP | 386 | 68<br>18M | an<br>can | 0 | - | - | - | 1 | FFDCH | 47H | | STIC | STF | 3TMK | 87<br>154 | 17<br>01 | • | - | - | - | 1 | FFDEH | 4 7 H | | | _ | | | | _ | _ | | ~~~ | 1 | | | | ADIC | ADF | ADME | ME! | AD<br>COR | 0 | PRZ | PRt | 280 | , | FFEOH | 47H | | TBIC | TBF | твых | 0 | 72<br>GE | • | - | - | - | | FFEZH | 47H | | | щ. | ┰ | Ή. | - | | ┰ | Т | Τ, | 1 | | | | | | | | | | | T | | PR 2 | PRI PE | Group<br>Interrupt Request<br>Priority Level<br>Specification | | | | | | | | | | | Н | • | Priority level 0 | | | - | | | 1 | | | L, | _ | Ĥ | | (highest) | | | - 1 | | | - | | | | - | F., | <del>أا</del> | Percentage Laws 1.7 | | | | 1 | | | | | | | | <u>'''</u> | (lowest) | | | - 1 | | | | | | | | - iox | Conte | t Switching | | | - 1 | - | 1 | - | | | | | CSE. | | t switching | | | | - 1 | | L | _ | | | | 0 | functi | on disable | | | | | | | | | | | | funct | rt switching<br>ion enable | | | - 1 | | | | | | | | _ | | | | | | | | | | | | | 134<br>134 | Macro<br>Contro | Service Function | | | | | | | | | | | • | Inter | rupt service | | | | | _ | | | | | | ī | Macro | service | | | | | | | | | | | | | | | | 1 | | | | | | | | | Inter | ontrol | | | 1 | | | | | | | | • | | cupt request enable | | | | L | | | _ | | _ | | - 1 | | | | | | | | | | | | | 1 | (howev<br>servic<br>diseb) | upt request disable<br>ver, the macro<br>be function is not<br>ed) | | | | | | | | | | | | V = + | upt Request Fleg | | | | | | | | | | | | | | | | L | | | | | | _ | | $\overline{}$ | | errupt request | | | | | | | | | | ١ | ι | Tuceri | rupt is requested | Remarks: -: Write cannot be made. If the bit is read, "1" is read. # (2) In-service priority register (ISPR) The in-service priority register (ISPR) is an 8-bit register which retains the priority level assigned to the group under which the interrupt request source being acknowledged falls. When an interrupt request is acknowledged, the bit corresponding to the priority level of the group under which the interrupt request falls is set to (1) and held (1) during the interrupt service. When the RETI or RETCS instruction is executed, the (1) bit corresponding to the interrupt request of the highest priority level is reset to (0). The ISPR register is read-only and cannot be written. Figure 5-5 In-Service Priority Register Format #### 5.1.2 NONMASKABLE INTERRUPT REQUESTS A nonmaskable interrupt request is unconditionally acknowledged although DI is set. A nonmaskable interrupt request occurs from the watchdog timer or when a valid edge is input to the NMI pin. Unlike other maskable interrupt requests, programmable priority level control is not applied to the nonmaskable interrupt requests. The relative priority levels between interrupt request caused when a valid edge is input to the NMI pin and interrupt request occurring from the watchdog timer can be specified by using the watchdog timer mode register. (See "4.6 TIME BASE COUNTER, WATCHDOG TIMER FUNCTIONS".) # 5.1.3 MASKABLE INTERRUPT REQUESTS Maskable interrupt requests are classified into five groups and priority levels are programmable in group units by using the interrupt request register (eight levels). In one group, default priority levels are determined by hardware. (See Table 5-2.) When a number of maskable interrupt requests occur, the interrupt request assigned the highest priority level is selected by the priority level judgement circuit and interrupt service or macro service processing is performed for the interrupt request. Unselected interrupt requests are held. For example, if the same priority level is assigned to two or more groups, the priority levels are determined by the intergroup priority levels listed in Table 5-3. When an interrupt request is acknowledged, the DI state is set and the subsequent maskable interrupts are disabled. If the EI instruction is executed within the interrupt service, the EI state is set. The interrupt request assigned the higher priority level than the priority level of the interrupt request being acknowledged is enabled. The same or lower priority level of interrupt is not acknowledged. The maskable interrupt requests are classified into interrupt requests not causing a macro service interrupt and those causing a macro service interrupt. Maskable interrupt requests not causing a macro service request The type of maskable interrupt request causes vectored interrupt service only. Interrupt request control register is provided for each interrupt request source. (2) Interrupt requests causing a macro service request This type of maskable interrupt request can cause vectored interrupt and macro service request. Interrupt request control register and macro service control register are provided for each interrupt request source. Table 5-3 Intergroup Priority Levels | Intragroup Priority Levels<br>(Fixed by Hardware) | Intergroup Priority Level | |---------------------------------------------------|---------------------------| | CRIC00 > CRIC01 > CRIC11 | 1 | | EXICO > EXIC1 > EXIC2 | 2 | | TMICO > TMIC1 > TMIC2 | 3 | | SEIC > SRIC > STIC | 4 | | ADIC > TBIC | 5 | # 5.1.4 SOFTWARE INTERRUPT REQUESTS A software interrupt request is caused by BRK instruction execution causing a vectored interrupt or by BRKCS instruction execution starting the context switching function (register bank switching). The BRKCS instruction is described in "5.3.2 CONTEXT SWITCHING FUNCTION WHEN BRKCS INSTRUCTION IS EXECUTED". The interrupt request caused by BRK instruction execution is also acknowledged in the DI state. Interrupt request priority level control is not applied to the interrupt request. When the BRK instruction is executed, unconditionally the vector table contents are set in the PC for a branch. If the BRK instruction is executed within the BRK instruction service routine, nesting can also be made in its own routine. If the in-service priority register (ISPR) is reset to (0) when a return is made from the BRK instruction service routine, interrupt nesting control is destroyed. Be sure to set the CPU control word (CCW) EOS flag to (1) just before the RETI instruction. #### 5.1.5 MULTIPLE INTERRUPTS When the EI instruction is executed, the EI state is set and all external and internal unmasked interrupt requests If the EI instruction is executed during are enabled. interrupt service routine execution, only interrupt requests assigned the higher priority level than the interrupt request can be acknowledged. In this case, when a number of interrupt requests occur at the same time, the interrupt request of the higher priority level is acknowledged and the interrupt request of the same or lower priority level is held. When the EI state is set later, the pending interrupt request is acknowledged unless any other higher priority level interrupt request However, nesting cannot be made in the higher occurs. priority level interrupt service routine than the interrupt request. Other interrupts cannot be nested in the nonmaskable interrupt (NMI or WDT) service routine. The priority level of the nonmaskable interrupt request is set by the watchdog timer mode register (WDM) (see Figure 4-63). Figure 5-6 3-Level Multiple Interrupts #### 5.2 MACRO SERVICE FUNCTION The macro service function is provided to lessen the occurrence frequency of interrupts processed mainly by software as much as possible, suppress such overheads as interrupt service, register save, register restore, and return from interrupt service routine, and improve the CPU service time. When a macro service request occurs, the CPU temporarily stops program processing and 1- or 2-byte data transfer processing is automatically performed between a given special function register (SFR) and memory. A macro service function operation example is described in 5.2.1. # 5.2.1 MACRO SERVICE FUNCTION USE EXAMPLE A use example in which analog-to-digital conversion is performed six times by using an analog-to-digital converter and the results are stored in the internal RAM area of FE40H to FE45H is given below. In this example, macro service channel 4 is used. After data is transferred six times, the transferred data is processed by the interrupt service program. Figure 5-7 Macro Service Operation Example Figure 5-8 Macro Service Operation Example Flowchart Remarks: ADF: A/D conversion interrupt request flag # 5.2.2 MACRO SERVICE FUNCTION FEATURES Unlike normal interrupt processing, macro service function processing is automatically performed without starting an interrupt service program. A sequence of steps such as branch to the interrupt service routine by rewriting the program counter (PC) and register save are not performed. Thus, the CPU service time can be improved and the number of program steps can be reduced. During the macro service execution, the general purpose registers and instruction queue in the CPU retain the state. The macro service function is useful for simple data transfer by interrupt request generation, such as A/D conversion result store and serial transfer data setting. Since a normal interrupt request is generated automatically after data is transferred as many times as specified, the transferred data can be processed by the interrupt service program in batch. # 5.2.3 MACRO SERVICE FUNCTION OPERATION The interrupt request generated by setting the xxISMn bit of the interrupt request register provided for each interrupt request source to (1) is handled as a macro service request. When a macro service request occurs, the CPU temporarily stops program execution and 1-byte or 2-byte data is transferred automatically between memory and special function register (SFR). When the data transfer terminates, the interrupt request flag is reset to (0) and again the CPU returns to program execution. (See Figure 5-7.) Thus, user program execution is temporarily stopped during data transfer processing started by macro service request. Whenever an interrupt request occurs, the destination/ source memory address is incremented and SFR data can be stored in contiguous addresses of memory in sequence or data stored in memory can be set in SFR in sequence. With the destination/source memory address fixed, data at the same address can be set in SFR repeatedly or SFR data can be overwritten into the same address to make the most recent data only valid. Source and destination SFR and memory addressing and transfer count specification are made on macro service channel mapped in internal RAM. (See 5.2.4.) Macro service selection, channel transfer direction specification, and transfer mode specification are made by using the macro service control register. (See Figure 5-12.) Whenever data is transferred, the macro service counter (MSC) is decremented by one. When the MSC is set to 00H, that is, data is transferred as many times as the count set in the MSC according to macro service request, the interrupt request flag is not reset to (0), the xxISMn bit is reset to (0), and a normal interrupt request of the same source as the macro service request is generated. (The vectored interrupt processing or context switching interrupt processing is performed by the xxCSEn bit.) In the interrupt service, process the transferred data and again set MSP, MSC, and SFRP as macro service completion interrupt. Figure 5-9 Macro Service Operation Flow NOTE: This flow is a general flow of macro service function operation and differs from actual operation flow. The number of states required for macro service processing varies depending on the number of transfer data bits and whether or not the MSP is incremented, as listed in Table 5-4. If the MPS points to external memory area, the number of required states increases to the value enclosed in parentheses in Table 5-4. If the SFRP (SFR pointer) points to the timer unit, count unit counter, or external access area, the number of required state furthermore increases as listed in Table 5-5. Table 5-4 Number of Basic States Required for Macro Service Operation | | 8-Bit Transfer | 16-Bit Transfer | |----------------------------------------------|-----------------------|------------------------| | MSP is incremented after data is transferred | 12 states<br>(14 + m) | 16 states<br>(20 + 2m) | | MSP is retained after<br>data is transferred | 11 states<br>(13 + m) | 15 states<br>(19 + 2m) | Remarks: The value enclosed in parentheses is the number of required states when external memory is accessed as pointed to by MSP. m is the number of wait states inserted as specified in the MM register. Table 5-5 Number of Added States Required for Macro Service Operation | Accessed SFR (Special Function Register) | Number of Added States | |---------------------------------------------------|------------------------| | Timer unit (TMO, TM1, MDO, MD1) | 0 to 5* | | Counter unit (UDCO, UDC1, CR00, CR01, CR10, CR11) | 0 to 2* | | External access area (FFBOH to FFBFH) | 1 + m | | SFR other than the above | 0 | <sup>\*:</sup> The number varies depending on the state when the counter is accessed; it is not defined. #### 5.2.4 MACRO SERVICE CHANNELS Each macro service channel consists of pointers to control macro service transfer processing and an 8-bit counter. Eight macro service channels are provided in the internal RAM area of FEEOH to FEFFH (also used for register banks 0 and 1). Figure 5-10 Macro Service Channel Configuration | 15 | 8 | 7 0 | |----|-----------------------|--------------------------------| | | | ice Pointer | | | SFR Pointer<br>(SFRP) | Macro Service<br>Counter (MSC) | . Macro service pointer (MSP) ..... 16 bits The macro service pointer (MSP) points to the destination or source memory address. After data is transferred, the macro service pointer is incremented by one or two according to the number of bytes of the transferred data or retains the same value, as specified in the macro service control register (see Figure 5-12). . Macro service counter (MSC) ..... 8 bits The macro service counter (MSC) is used to control the transfer count. whenever data is transferred, the counter is decremented by one. When OlH is set in the counter, data is transferred once; when OOH is set, data is transferred 256 times. . SFR pointer (SFRP) ..... 8 bits The SFR pointer (SFRP) points to the low-order 8-bit address of the destination or source SFR, but cannot point to any interrupt request control register or macro service control register. Figure 5-11 Macro Service Channel Mapping | | 1 | 5 | | 0 | | | |---------------------------|-------|-------|------|---------|---------|---| | | [ | MS | P ( | PEEOH | Channel | 4 | | | FEE3H | SFRP4 | XSC4 | FEE2H | Chamiei | • | | Also Used | | MS | P S | FEE4H | Channel | 5 | | for Register | FEE7H | SFRPS | MSC5 | FEE6H | Channel | , | | Bank 1 | | мз | P6 | FEESH | Channel | _ | | | FEESH | SPRP6 | MSC6 | FEEAH | Channel | ٥ | | | | мз | P7 | FEECH | Channel | 7 | | | PERFH | SFRP7 | MSC7 | FEEEH , | Channel | ′ | | | ſ | мз | P 0 | FEFOH | Channel | ^ | | | FEF3H | SFRPO | MSCO | FEF2H , | Channel | ٠ | | *********** | | мз | P١ | FEF4H | Channel | , | | Also Used<br>for Register | FEF7H | SFRPI | маст | FEF6H | Channel | - | | Bank O | | мѕ | P2 | FEF8H | Channel | 2 | | | FEFBH | SFRP2 | MSC: | FEFAH . | CHAIMEI | - | | | | MS | P 3 | FEFCH 3 | Channel | 3 | | | FEFFH | SFRP3 | MSC3 | FEFEN | Chamber | , | ## 5.2.5 MACRO SERVICE CONTROL REGISTER The macro service control register is used to control the macro service transfer mode and macro service channel selection. The register is provided for each maskable interrupt request source causing a macro service request. Figure 5-12 shows the macro service control register format. The macro service control register CHO to CH2 bits are a bit field to select one of eight macro service channels on internal RAM. The DIR bit is used to specify the data transfer direction. When the DIR bit is reset to (0), data is transferred from memory to a given special function register (SFR); when the bit is set to (1), data is transferred from SFR to memory. The MSMO to MSM2 bits are a bit field to specify the macro service transfer mode; 8-bit or 16-bit data transfer is specified and whether the macro service pointer is incremented or retained after data is transferred is specified. When RESET is input, the macro service control register becomes undefined. Figure 5-12 Macro Service Control Register Format # Remarks: Address After Reset TMMSO : FFCFH Undefined TMMS1 : FFD1H Undefined TMMS2 : FFD3H Undefined ## 5.3 CONTEXT SWITCHING FUNCTION When an interrupt request occurs or the BRKCS instruction is executed, the context switching function selects a given register bank by hardware and stacks the current PC and PSW contents in the register bank at the same time as branch to the vector address prestored in the register bank. The context switching function can be specified only for maskable interrupts. # 5.3.1 CONTEXT SWITCHING FUNCTION WHEN INTERRUPT REQUEST OCCURS Context switching function start is enabled by setting the xxCSEn bit of the interrupt request control register provided for each interrupt request source to (1). When an unmasked interrupt request for which the context switching function is enabled occurs in the EI state, the register bank corresponding to the priority level of the group containing the interrupt request is selected. The vector address prestored in the selected register bank is transferred to the program counter (PC). At the same time, the current PC and program status word (PSW) contents are saved in the register bank and control branches to the interrupt service routine. 11 states are required until branch to the interrupt service routine after an interrupt request for which the context switching function is enabled is enabled. Figure 5-13 Context Switching Operation when Interrupt Request Occurs # 5.3.2 CONTEXT SWITCHING FUNCTION WHEN BRKCS INSTRUCTION IS EXECUTED The context switching function can be started by executing the BRKCS instruction. Specify the register bank selected by the context switching function in the BRKCS instruction operand RBn. When the BRKCS instruction is executed, the register bank indicated by the 3-bit immediate data ( $N_2$ to $N_0$ ) in the operation code is selected and control branches to the vector address prestored in the register bank. At the same time, the current PC and PSW contents are saved in the register bank. Figure 5-14 Context Switching Operation when BRKCS Instruction is Executed # 5.3.3 RETURN FROM CONTEXT SWITCHING FUNCTION BRANCH ADDRESS A return from the context switching branch processing is made by executing the RETCS instruction. When the RETCS instruction is executed, the R4 and R5 register contents in the register bank selected at the time are transferred to PC and the R6 and R7 register contents are transferred to the PSW. At the same time, the 16-bit immediate data specified in the RETCS instruction operand is stored in the R4 and R5 registers in the register bank. Thus, if the register bank is selected again by the context switching function, the 16-bit immediate data specified in the RETCS instruction operand becomes the branch address. When a return is made from branch processing by executing the RETCS instruction, the bit set to (1) in the inservice priority register (ISPR) corresponding to the highest priority level is reset to (0). When the context switching function is started by executing the BRKCS instruction, if the ISPR register is reset to (0), interrupt nesting control is destroyed. Be sure to set CPU control word (CCW) bit 0 (EOS) to (1) just before the RETCS instruction. # CHAPTER 6. STANDBY FUNCTION The uPD78312A provides three operation clock control modes for the standby function. o Clock varying mode: The uPD78312A can operate in the wide supply voltage range by changing the internal system clock (CLK) dividing ratio for low speed operation. o HALT mode : The CPU operation clock is stopped. The HALT mode and the normal operating mode can be used in combination for intermittent operation to reduce the total power consumption of the system. o STOP mode : The oscillator is stopped. Data can be retained by consuming low power. 6.1 STANDBY MODE SETTING AND OPERATION STATE The standby mode is selected by using the standby control register (STBC). Three states are required until the standby state is entered after the standby mode STOP or HALT is selected by executing an STBC register write instruction. 6.1.1 STANDBY CONTROL REGISTER (STBC) The standby control register (STBC) is used to control the standby function mode. Figure 6-1 shows the STBC register format. Like the watchdog timer mode register (WDM), the STBC register can be written only by executing a special instruction to prevent carelessly entering the standby mode because of program upset, etc. The HLT bit is used to select the HALT mode. In the normal operation state, the HLT bit is reset to 0. When the HLT bit is set to 1, the HALT mode is selected. The STP bit is used to select the STOP mode. In the normal operation state, the STP bit is reset to 0. When the STP bit is set to 1, the STOP mode is selected. The CKO and CK1 bits are a bit field to specify the internal system clock dividing ratio. Oscillator output is divided by the value specified in the CKO and CK1 bits, then supplied as internal system clock (CLK). The SBF bit is a standby flag that can be used for return decision from the STOP mode. It cannot be reset to 0 by software. If the $\overline{\text{RESET}}$ signal is input, the standby flag is not affected. When $\overline{\text{RESET}}$ is input, the STBC register is set to 0010 x 000B, selecting the low speed operating mode. Figure 6-1 Standby Control Register (STBC) Format Figure 6-2 Standby Function Block Diagram 6-3 #### 6.1.2 USE OF SBF BIT The SBF bit is reset (0) automatically when the uPD78312A is powered on (when the $V_{\rm DD}$ power supply rises from 0 V). It cannot be reset by software. The SBF bit can only be set (1) by software. This bit is not affected by RESET input (its contents are retained). | SBF | 0 | Rise of V <sub>DD</sub> power supply from 0 V | |-----|---|-----------------------------------------------| | | 1 | "1" written by MOV STBC, #byte instruction | The above functions enable identification of power-on or standby release $\overline{\text{RESET}}$ input by testing the SBF bit by software after $\overline{\text{RESET}}$ input. The SBF bit processing routine is shown in Figure 6-3. NOTE: The SBF bit may not be cleared if the supply voltage rise time after powering on exceeds the range given in the specifications. When the SBF bit is used, therefore, the supply voltage rise time must be kept within this range (see Chapter 11 "Specifications"). No (RESET Input for Standby Release) Yes (Power-On RESET Input) Set SBF = 1 Processing after standby release Main routine Set STOP mode Figure 6-3 SBF Bit Processing Routine ## 6.1.3 CLOCK VARYING MODE When the clock varying mode is selected, the uPD78312A can be operated at the low speed by furthermore dividing the internal system clock by four. In the clock varying mode, the internal system clock frequency ( $f_{CLK}$ ) can be set to 1/2 or 1/8 times the oscillation frequency by setting standby control register (STBC) bits 5 and 4 (CK1 and CK0). # 6.1.4 HALT MODE In the HALT mode, the CPU operation clock is stopped. The total power consumption of the system can be reduced by selecting the HALT mode for the CPU idle time. The HALT mode is selected by setting standby control register (STBC) bit 0 (HLT) to 1. In the HALT mode, the CPU clock stops and program execution is stopped, but all the register and internal RAM contents just before the HALT mode is entered are retained. Table 6-1 lists the hardware state. #### 6.1.5 STOP MODE In the STOP mode, the oscillator is stopped. When the entire application system stops, the STOP mode enables very low power consumption. The STOP mode is selected by setting standby control register (STBC) bit 1 (STP) to 1. In the STOP mode, all clocks stop. Although program execution is stopped, all the register and internal RAM contents just before the STOP mode is entered are retained. Table 6-1 lists the hardware state. NOTE: When the STOP mode is set, the X1 pin is internally short-circuited to V<sub>SS</sub> (ground potential) to suppress clock generator leakage. Thus, do not use the STOP mode in a system which uses external clock. Table 6-1 Operation State during HALT/STOP Mode | Item | | HALT Mode | STOP Mode | |---------------------|--------------|--------------|--------------| | Oscillator | | Operation | Stop | | Internal system clo | ck | 7 | | | CPU clock | | Stop | | | Pulse input/output | unit | Operation | | | Time base counter | | | | | Watchdog timer | | | | | Serial interface | | | | | Interrupt request c | ontrol | | | | A/D converter | | | <u> </u> | | I/O lines | | Retention | Retention | | Bus lines | A8 to A15 | Retention | Retention | | | ADO to AD7 | Retention | Retention | | RD, WR output | | High | High | | ALE output | | Low | Low | | RFSH output | | Stop* | Stop* | | Internal CPU status | and internal | All retained | All retained | <sup>\*:</sup> Set the power down refresh mode before setting the standby mode (see 8.3.2). ## 6.2 STANDBY MODE RELEASE ## 6.2.1 HALT MODE RELEASE When a nonmaskable interrupt request, unmasked maskable interrupt request, macro service request occurs, or RESET is input, the HALT mode is released. ## Release when interrupt request occurs (1) When HALT mode is set in interrupt service routine When an unmasked maskable interrupt assigned the higher priority level than the current interrupt in service or a nonmaskable interrupt request occurs, the HALT mode is released. ## (ii) Other than (i) When a nonmaskable interrupt request or an unmasked maskable interrupt request occurs regardless of the priority level, the HALT mode is released. # (2) Release when RESET is input This is the same as normal reset operation except that the internal RAM contents before the HALT mode is set are retained. Figure 6-4 HALT Mode Release when Interrupt Request Occurs #### 6.2.2 STOP MODE RELEASE When an NMI pin input interrupt request occurs or $\overline{\text{RESET}}$ is input, the STOP mode is released. (1) Release when a valid edge is input to NMI pin When a valid edge is input to the NMI pin, oscillator oscillation is restarted. The time base counter and watchdog timer start operation. The watchdog timer counts time base counter tap output. After the watchdog timer counts the time specified in the watchdog timer mode register (WDM), that is, when the watchdog timer overflows, CPU clock supply is started. The same state as the HALT mode is once entered, then the same operation as the HALT mode release operation is performed. (2) Release when RESET is input This is the same as normal reset operation except that the internal RAM contents before the STOP mode is set are retained. Figure 6-6 STOP Mode Release when a Valid Edge is Input to NMI Pin ## 6.3 OPERATION AFTER STANDBY MODE IS RELEASED - (1) If the STOP or HALT mode is released when RESET is input, normal reset operation is performed except that the internal RAM contents before the standby mode is set are retained. - (2) If the STOP mode is released when a valid edge is input to the NMI pin (NMI pin input interrupt request), vectored interrupt is executed after the STOP mode is released. The operation after the HALT mode is released when an interrupt request occurs varies depending on whether interrupts are enabled (EI) or disabled (DI) when the CPU restarts instruction execution, as listed in Table 6-2. Table 6-2 Operation after HALT Mode is Released when Interrupt Request Occurs | Release Source | EI State | DI State | |-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | Nonmaskable<br>interrupt<br>request | After standby mode is released, control branches to vector address. | After standby mode is released, control branches to vector address. | | Maskable<br>interrupt<br>request | After standby mode is released, control branches to vector address. | After standby mode is released, the next instruction is executed. | | Macro service<br>request | When macro service<br>starts and the macro<br>service counter reaches<br>OH, control branches to<br>vector address. If the<br>macro service counter<br>does not reach OH, the<br>HALT mode is entered<br>again. | 1 | #### CHAPTER 7. RESET FUNCTION When a low pulse is input to the RESET input pin, the system is reset and the hardware devices are placed in the state as listed in Table 7-1. When the low-to-high transition of RESET input is made, the reset state is released and the contents of reset vector table (addresses 0000H and 0001H) are loaded into the program counter (PC) for branch. Program execution starts at the branch destination address. The RESET input pin contains a noise removal circuit using analog delay. The number of states required until operation code prefetch is started after RESET input rises and reset is released is 11 when the reset vector table is set in internal ROM or 41 when the table is set in external memory. Initialize the register contents in a program as required. Figure 7-1 Reset Signal Acknowledgement On reset operation when the power is turned on, take the oscillation stable time of about 40 ms from power on to reset acknowledgement, as shown in Figure 7-2. Figure 7-2 Reset when Power is Turned on # After reset operation, - . MM register PWO, PW1 bits = 11 - RFM register RFEN bit = 1 - . STBC register CKl bit = 1 are set as listed in Table 7-1. Thus, the 3-wait cycle insertion mode, refresh pulse generation mode, and low speed operation mode ( $f_{CLK} = f_{XX} \times 1/8$ ) are selected. To operate the uPD78312A at the high speed, clear the bits to 0 shown above at the beginning of a program. Table 7-1 Hardware State after Reset | | State after Reset | | | | |------------------|--------------------------------------------------------|---------------------------------------------------------|--|--| | Program counter | (PC) | 00Н | | | | Stack pointer (S | Undefined | | | | | Program status w | ord (PSW) | Undefined OOH Undefined* Undefined FFH (input mode) | | | | CPU control word | (CCW) | 00н | | | | Internal RAM | Data memory | Undefined* | | | | | General register<br>(RO to R15) | | | | | Ports | Port register (PO to P5) | Undefined | | | | | Mode registers (PMO to PM3 and PM5) | FFH (input mode) | | | | | Mode control registers (PMC2 and PMC3) | OFH | | | | Count unit | Capture compare registers (CR00, CR01, CR10, and CR11) | Undefined | | | | | Up/down count registers (UDCO and UDC1) | Undefined | | | (to be continued) <sup>\*:</sup> When the standby mode is released, the state before the standby mode is set is retained. Table 7-1 Hardware State after Reset (cont'd) | | Hardware | State after Reset | |---------------------|-------------------------------------------------|-------------------| | Count unit (cont'd) | Input mode register (CUIM) | 00н | | (conc d) | UDC control registers<br>(UDCCO and UDCC1) | 00н | | | Capture compare register control register (CRC) | ООН | | Capture PWM unit | Capture registers (CPT0 and CPT1) | Undefined | | | PWM registers (PWMO and PWM1) | Undefined | | | FRC control registers (FRCC) | оон | | | Capture mode register<br>(CPTM) | оон | | | PWM mode register (PWMM) | 00н | | Real time output | Control register (RTPC) | 08н | | port | Port 0 L buffer register (POL) | Undefined | | | Port 0 H buffer register (POH) | Undefined | | Timer unit | Timer registers (TMO and TM1) | Undefined | | | Modulo/timer registers<br>(MDO and MD1) | Undefined | | | Timer control registers (TMC0 and TMC1) | ООН | | A/D converter | Mode register (ADM) | ООН | | - | Conversion result register (ADCR) | Undefined | (to be continued) Table 7-1 Hardware State after Reset (cont'd) | | Hardware | State after Reset | | | |----------------------|-----------------------------------------|-------------------|--|--| | Serial communication | Serial mode register (SCM) | ООН | | | | interface | Serial control register (SCC) | 00н | | | | | Baud rate generator setup value (BRG) | ООН | | | | | Receive buffer register (RxB) | Undefined | | | | | Transmit buffer register (TxB) | Undefined | | | | Time base counter | ООН | | | | | Time base mode reg | ister (TBM) | ООН | | | | Standby control re | gister (STBC) | 2 x H * | | | | Watchdog timer mod | e register (WDM) | ООН | | | | Memory expansion m | ode register (MM) | 30H | | | | Refresh mode regis | ter (RFM) | 10H | | | | Interrupt request | External interrupt mode register (INTM) | 00H | | | | | In-service priority register (ISPR) | ООН | | | | | Interrupt request control register | 47H | | | | | Macro service control register | Undefined | | | <sup>\*:</sup> The STBC bits are not affected by RESET input. The low-order four bits are set to 0 or 8. ### CHAPTER 8. LOCAL BUS INTERFACE FUNCTION The local bus interface function is provided to connect external memory (ROM, RAM) and I/O in addition to internal memory. # 8.1 uPD78312A, uPD78P312A EXTERNAL DEVICE EXPANSION FUNCTION In addition to internal ROM and RAM, external device (data memory, program memory, or peripheral device) can be added to the uPD78312A, uPD78P312A external 56-Kbyte area (addresses 2000H to FDFFH). To add external device, port 4 (P47 to P40) is used as multiplexed address/data bus (AD7 to AD0) and port 5 (P57 to P50) is used as address bus (A7 to A0) by setting the memory expansion mode register (MM), and the external device is accessed by using the RD, WR, and ALE signals. The number of bits of the P57 to P50 pins which serve as the address bus can be changed according to the external memory size. External memory can be expanded by stages from 256 bytes to 56 Kbytes. The pins not used as the address bus can be used as general purpose input/output port pins (see Table 8-1). Table 8-1 P57 to P50 Address Bus Selection | ₽57 | P56 | P55 | P54 | P53 | P52 | P51 | P50 | External Address Space | |------|------|------|------|------|------|------|------|------------------------| | Port Within 256 bytes | | Port | Port | Port | Port | A11 | A10 | А9 | A8 | Within 4 Kbytes | | Port | Port | A13 | A12 | All | A10 | A9 | A8 | Within 16 Kbytes | | A15 | A14 | A13 | A12 | All | A10 | A9 | A8 | Within 56 Kbytes | When an external device reference instruction is executed in the 256-byte expansion mode, the high-order eight bits of the 16-bit external reference address are masked and address information in the range of 00H to FFH is output from the P47 to P40 (AD7 to AD0) pins. Likewise, in the 4-Kbyte expansion mode, the high-order four bits of the 16-bit external reference address are masked and address information in the range of 000H to FFFH is output from the P53 to P50 (All to A8) and P47 to P40 pins. Likewise, in the 16-Kbyte expansion mode, the high-order two bits of the 16-bit external reference address are masked and address information in the range of 0000H to 3FFFH is output from the P55 to P50 (A13 to A8) and P47 to P40 pins. Thus, in the 256-byte, 4-Kbyte, or 16-Kbyte expansion mode, the high-order bits of the 16-bit address are masked, and external device can be located in any 256-byte, 4-Kbyte, or 16-Kbyte area within the external 56-Kbyte area. However, note that if in the 16-Kbyte expansion mode external ROM is connected to an expansion area and the external ROM area is located in addresses 2000H to 5FFFH following the internal ROM, the program counter (PC) contents differ from the actually output address from the P55 to P50 and P47 to P40 pins as follows: PC Contents P55 to P50, P47 to P40 Output Address To use the external ROM addresses as consecutive addresses, locate external ROM area in addresses 4000H to 7FFFH. In this case, external ROM and internal ROM addresses are not consecutive, thus a branch instruction must be used to move a program between the internal and external ROM areas. This is also applied when external ROM area is located in addresses 8000H to BFFFH. Setting Memory uPD78P312A) Selected by (uPD78312A, External Expansion Mode Expansion Mode Register Figure 8-1 # 8.1.1 MEMORY EXPANSION MODE REGISTER (MM) The memory expansion mode register (MM) is an 8-bit register to control the address bus, address/data bus, and control signals such as $\overline{RD}$ and $\overline{WR}$ when memory or I/O is expanded to the external. Figure 8-2 shows the memory expansion mode register (MM) format. The MM2 to MM0 bits are effective when the $\overline{EA}$ pin is high (1); the bits are used to specify P47 to P40 pin port or expansion mode and input or output and P57 to P50 pin address output. The PWl and PWO bits are used to specify the number of waits inserted in external access cycle regardless of the $\overline{\text{EA}}$ pin level. When RESET is input, the MM register is set to 30H; P47 to P40 are used as input port (output high impedance) and three waits are inserted in external access cycle. Figure 8-2 MM Register Format Wait Insertion when External Access is Made | 0 | | No wait cycle is inserted in external access cycle. | |---|---|----------------------------------------------------------| | 0 | | One wait cycle is inserted in external access cycle. | | 1 | | Two wait cycles are inserted in external access cycle. | | 1 | 1 | Three wait cycles are inserted in external access cycle. | # 8.1.2 MEMORY EXPANSION EXAMPLE Figure 8-3 shows an expansion example of 16K-byte memory when the 64K-byte PROM product uPD27C512\* is connected. Figure 8-4 shows the data set in the memory expansion mode register in the example. # \*: Maintenance product Figure 8-3 Memory Expansion Example (for Reference) Figure 8-4 Memory Expansion Register Setting (in Memory Expansion Example) # 8.2 uPD78310A EXTERNAL DEVICE ACCESS Since the uPD78310A does not contain ROM, external device (data memory, program memory, or peripheral device) can be located in the external 64-Kbyte area (0000H to FDFFH) in addition to internal RAM. External device is accessed by using the P47 to P40 as multiplexed address/data bus (AD7 to AD0) and the P57 to P50 pins as the address bus (Al5 to A8) pins and using the $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , and ALE signals. Fix the $\overline{\text{EA}}$ pin low. On the uPD78310A, specification in the memory expansion mode register (MM) MM2 to MM0 bits is uneffective and the P47 to P40 and P57 to P50 pins always function as the AD7 to AD0 and Al5 to A8 pins. The external expansion mode as with the uPD78312A cannot be selected. External Device FDFFH FEUOH Internal RAM FEFFH FFUOH SFR Area Figure 8-5 uPD78310A Address Space ### 8.3 PSEUDO-STATIC RAM REFRESH FUNCTION The uPD78312A contains the pseudo-static RAM refresh function to directly connect pseudo-static RAM equivalent to uPD42818\*. The refresh pulse output intervals are specified by setting the refresh mode register (RFM), and the external access cycle is changed to the refresh bus cycle corresponding to the uPD428128 bus cycle. The uPD78312A contains the following function to support uPD428128 pulse refresh operation and power down self-refresh operation: # \*: Maintenance product #### 8.3.1 PULSE REFRESH OPERATION To support uPD428128 pulse refresh cycle, a refresh pulse is output from the RFSH pin in synchronization with the bus cycle. If the access timing overlaps with the refresh pulse output timing, the uPD428128 may malfunction. Thus, the uPD78312A generates a refresh pulse in synchronization with the bus cycle. If external memory access cycle concurs with refresh bus cycle, the refresh bus cycle takes precedence over the external memory access cycle and external memory access operation is made to wait. In the refresh bus cycle, 3-state wait condition occurs. A refresh bus cycle is generated at the intervals specified in the refresh mode register (RFM). Figure 8-6 Pulse Refresh Operation when Memory is Accessed #### 8.3.2 POWER DOWN SELF-REFRESH OPERATION When RFSH pin output is set low by handling the refresh mode register (RFM) on software, the power down self-refresh mode is entered. A return from power down self-refresh operation is made by setting the RFSH pin high on software. Power down self-refresh operation specification The power down self-refresh operating mode is set by resetting refresh mode register (RFM) bit 7 (RFLV) to 0 on software. # Example: CLR1 RFM.7 ; Reset RFLV bit MOV STBC, #OAH; Set STOP mode and set standby flag NOTE: When the power down self-refresh mode is set, be careful so as not to activate the pseudo-static RAM CE pin. (2) Return from power down self-refresh operation Since refresh pulse to the uPD428128 is disabled for 2 us after the $\overline{\text{RFSH}}$ line rises, the $\overline{\text{RFSH}}$ pin rises in synchronization with the time base counter. Figure 8-7 Return from Power Down Self-Refresh Operation NOTE: Although the RFLV bit is set to 1 by software, the internal hardware sets the RFLV bit to 1 in synchronization with time base counter tap output. In return from power down self-refresh operation, the following operation is required on software: # 8.3.3 REFRESH MODE REGISTER (RFM) The refresh mode register (RFM) is an 8-bit register to control pseudo-static RAM refresh intervals and change to power down self-refresh cycle. Figure 8-8 shows the RFM register format. The RFTO and RFT1 (bits 0 and 1) are a bit field to specify the refresh pulse interval. One of four time base counter (TBC) tap outputs can be selected. The RFEN bit (bit 4) is used to control refresh pulse output. When the RFEN bit is reset to 0, no refresh pulse is output and the RFSH pin functions as a 1-bit output port; when the RFEN bit is set to 1, a refresh pulse is output at the specified intervals. The RFLV bit (bit 7) specifies the RFSH pin level when the RFEN bit is reset to 0. When the RFLV bit is set to 1, the RFSH pin is set high; when the RFLV bit is reset to 0, the RFSH pin is set low. If the RFEN bit is set to 1, the RFLV bit is used to set the power down self-refresh mode. When the RFLV bit is set to 1, pulse refresh operation in operation state is performed; when the RFLV bit is reset to 0, power down self-refresh mode is set. When the standby mode is set, the RFLV bit is reset to 0 by hardware. When RESET is input, the RFM register is set to 10H, setting the power down self-refresh mode. Figure 8-8 Refresh Mode Register (RFM) Format If the refresh function is not used, disable the refresh function during program initialization. Example: MOV RFM, #00H MOV STBC, #00H Figure 8-9 shows a configuration example when uPD27C512 of 64K-byte PROM product and 128K-byte pseudo-static RAM uPD428128 are connected to the external. Figure 8-10 shows the data set in the memory expansion mode register in the example. Figure 8-10 Memory Expansion Mode Register Setting (in Pseudo-Static Memory Expansion Example) ## CHAPTER 9. uPD78P312A PROGRAMMING The on-chip ROM of uPD78P312A is a 8192 x 8 bits electrically programmable PROM. The pins listed in the Table 9-1 are used for the programming of the PROM. In the normal operating mode, 5 V $\pm$ 10% is applied to $V_{\rm DD}$ and $V_{\rm PP}$ , and a voltage no more than $V_{\rm DD}$ is applied to all other pins. The programming characteristics of uPD78P312A are compatible with uPD27C256A. Table 9-1 Pin Functions in Programming Mode | Pin Name | Functions | |-----------------|-----------------------------------------------------------------------| | V <sub>PP</sub> | High-voltage input (for write/verify) and high-level input (for read) | | PROG | High-voltage input (for write/verify and read) | | AO to A7 | Address input (lower 8 bits) | | A8 to A12 | Address input (for upper 5 bits) | | DO to D7 | Data input (for write) and data output (for verify) | | CE | Program pulse input | | OE | Output enable input | | v <sub>DD</sub> | Supply voltage input | - NOTE 1: Be sure to mask the window of the uPD78P312A with a light-shielding cover film except when erasing EPROM data. - 2: Data erasure by ultra-violet light is not possible in the uPD78P312A one-time PROM versions which have no window. ## 9.1 OPERATING MODE FOR PROM PROGRAMMING If +6 V is applied to $V_{DD}$ pin and +12.5 V is applied to PROG and $V_{PP}$ pins, uPD78P312A is set to the program write/verify mode. In this mode, the operating modes described in Table 9-2 are available by setting $\overline{CE}$ and $\overline{OE}$ pins. In the read mode, uPD78P312A can read the PROM contents. Table 9-2 Operating Mode for PROM Programming | Operating Mode Setting | | Operating Mode | | | | | |------------------------------------------|-----------------|----------------|----|---------|---------------------------------------------|--------------------------------------------| | V <sub>PP</sub> | v <sub>DD</sub> | ČE | ÖE | PROG | Operating Place | | | +12.5 V | +6 V | L | н | +12.5 V | Write mode | | | | | н | L | | Verify mode | | | | | н | н | | Program inhibit mode | | | V <sub>PP</sub> = V <sub>D</sub><br>= +5 | D <sub>V</sub> | L/H | L | | Read Data output from pins<br>mode D0 to D7 | | | | | | Н | | | Pins DO to D7 are in high-impedance state. | Remarks: In the above table, H indicates high level and L, low level. NOTE: When $V_{PP}$ and $V_{DD}$ are set to +12.5 V and +6 V, respectively, setting both $\overline{CE}$ and $\overline{OE}$ to L is prohibited. ## 9.2 PROM WRITING PROCEDURE Data write onto PROM can be carried out at high speed as follows: - (1) Treat the unused pins as shown in directed in 1.3.2 "uPD78P312A Pin Configuration" and supply +6 V to $V_{\rm DD}$ and +12.5 V to $V_{\rm PD}$ . - (2) Supply an initial address. - (3) Supply write data. - (4) Supply CE pin with a 1 ms program pulse (active low). - (5) Set the verify mode. Proceed to step (7) if data has been written or repeat steps (3) to (5) if data has not been written. Proceed to step (6) if data still cannot be written after repeating 25 times. - (6) Stop the write operation by judging the device to be defective. - (7) Supply write data and supply program pulses of (X: The number of repetitions of steps (3) to (5)) x 3 ms (additional write). - (8) Increase the address by increments. - (9) Repeat steps (3) to (8) up to the last address. Figure 9-1 PROM Write/Verify Timings ## 9.3 PROM READING PROCEDURE The PROM contents can be read into the external data buses (DO to D7) by using the following procedure: - (1) Treat the unused pins as directed in 1.3.2 "uPD78P312A Pin Configuration". - (2) Supply +5 V to $V_{\mbox{DD}}$ and $V_{\mbox{PP}}$ pins and +12.5 V to the PROG pin. - (3) Input the address of data to be read to pins A0 to A12. - (4) Set the read mode. - (5) Output data to pins DO to D7. Figure 9-2 shows the timings for steps (2) to (5). Figure 9-2 PROM Read Timings ## 9.4 DATA ERASURE PROCEDURE (EPROM PRODUCT ONLY) The programmed EPROM data contents of the uPD78P312ADW/R can be erased by irradiation with light having a wavelength of less than approximately 400 nm. The EPROM data contents may be erased if the uPD78P312ADW/R is exposed to direct sunlight or light from a fluorescent lamp. To protect the data contents, mask the uPD78P312ADW/R with light-shielding cover film to prevent ultraviolet light from entering through the upper window. Quality-guaranteed light-shielding cover film is available from NEC together with on-chip EPROM products using a package with a window. To erase data, irradiate the uPD78P312ADW/R window with ultraviolet light of 254 nm. A minimum of 15 W·s/cm² (ultraviolet intensity x erasure time) is required to completely erase the EPROM contents of the uPD78P312ADW/R. For example, it will take about 15 to 20 minutes to erase data using a 12000 uW/cm² ultraviolet lamp. The erasure time may become slightly longer, depending on the life of the ultraviolet lamp or dirt, etc. on the package window. Allow a distance of no more than 2.5 cm between the ultraviolet lamp and the uPD78312ADW/R window. ### 9.5 ONE-TIME PRODUCTS SCREENING The one-time product (uPD78P312ACW, 78P312AGF-3BE, 78P312AGQ-36, 78P312AL) cannot be tested completely by NEC before it is shipped, because of its structure. It is recommended to perform screening to verify PROM after writing necessary data and performing storage under the condition below. | Storage Temperature | Storage Time | |---------------------|--------------| | 125°C | 24 hours | NEC is offering a pay service, called QTOP<sup>TM</sup> microcomputer, which comprises one-time PROM write, marking, screening and verify operations. For deails, contact our sales personnel. # CHAPTER 10. INSTRUCTION SET ## 10.1 INSTRUCTION SET AND ITS OPERATION ## Operand identifier and description Operands are described in the operand field of each instruction in accordance with the description for the operand identifier of the instruction. (Details conform to the assembler specification.) When there are multiple elements in the description, one of the elements is selected. Upper case alphabetic characters and the symbols +, -, #, \$, !, and [] are key words and are described unchanged. For immediate data, a suitable value or label is described. Also always describe the #, \$, !, and [] symbols when describing immediate data by label. | Identifier | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | r | RO, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15 | | r1 | RO, R1, R2, R3, R4, R5, R6, R7 | | r2 | С, В | | rp | RPO, RP1, RP2, RP3, RP4, RP5, RP6, RP7 | | rp1 | RPO, RP1, RP2, RP3, RP4, RP5, RP6, RP7 | | rp2 | DE, HL, VP, UP | | sfr | Special function register name (See Table 3-3.) | | sfrp | Special function register name (16-bit handleable register; see Table 3-3.) | | post | RPO, RP1, RP2, RP3, RP4, RP5/PSW, RP6, RP7 | | | [Multiple descriptions possible. However, RP5 is<br>limited to PUSH and POP instructions and PSW is<br>limited to PUSHU and POPU instructions.] | (to be continued) | Identifier | Description | | | | | | | | |------------|------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | mem | [DE], [HL], [DE+], [HL+], [DE-], [HL-], [VP], [UP]: Register indirect mode | | | | | | | | | | [DE+A], [HL+A], [DE+B], [HL+B], [VP+DE], [VP+HL]:<br>Base index mode | | | | | | | | | | [DE+byte], [HL+byte], [VP+byte], [UP+byte], [SP+byte]: Base mode | | | | | | | | | | word[A], word[B], word[DE], word[HL]: Index mode | | | | | | | | | saddr | FE20H to FF1FH Immediate data or label | | | | | | | | | saddrp | FE20H to FF1EH Immediate data (however, bit 0 = 0) or label (with 16 bit handling) | | | | | | | | | \$addr16 | 0000H to FEFFH Immediate data or label; relative addressing | | | | | | | | | laddr16 | 0000H to FEFFH Immediate data or label; immediate addressing | | | | | | | | | | (However, for MOV instructions, description up to FFFFH is possible.) | | | | | | | | | addrll | 800H to FFFH Immediate data or label | | | | | | | | | addr5 | 40H to 7EH Immediate data (however, bit 0 = 0) or label | | | | | | | | | word | 16-bit immediate data or label | | | | | | | | | byte | 8-bit immediate data or label | | | | | | | | | bit | 3-bit immediate data or label | | | | | | | | | n | 3-bit immediate data (0 to 7) | | | | | | | | Eight-bit register identifiers r and rl and 16-bit register pair identifiers rp, rpl, and post can be described by function name, as well as absolute name (R0 to R15, RPO to RP7). The absolute name function name correspondence is shown in Table 10-1 and Table 10-2. Table 10-1 8-Bit Register Absolute Name/ Function Name Correspondence | Absolute<br>Name | Functio | n Name | Absolute<br>Name | Function Name | | |------------------|---------|---------|------------------|---------------|---------| | | RSS = 0 | RSS = 1 | | RSS = 0 | RSS = 1 | | RO | х | | R8 | VPL | VPL | | R1 | A | | R9 | VPH | VPH | | R2 | С | | R10 | UPL | UPL | | R3 | В | | R11 | UPH | UPH | | R4 | | х | R12 | Е | E | | R5 | | A | R13 | D | D | | R6 | | С | R14 | L | L | | R7 | | В | R15 | н | н | Table 10-2 16-Bit Register Pair Absolute Name/ Function Name Correspondence | Absolute<br>Name | Function Name | | |------------------|---------------|---------| | | RSS = 0 | RSS = 1 | | RP0 | AX | | | RP1 | ВС | | | RP2 | | AX | | RP3 | | BC | | RP4 | VP | VP | | RP5 | UP | UP | | RP6 | DE | DE | | RP7 | HL | HL | RSS is the register set select flag (PSW bit 5). The absolute name and function name correspondence is switched by setting and resetting this bit. # (2) Operation description legend A : A register; 8-bit accumulator X : X register B : B register C : C register D : D register E : E register H : H register L : L register RO to R15: Register 0 to register 15 (absolute name) AX : Register pair (AX); 16-bit accumulator BC : Register pair (BC) DE : Register pair (DE) $_{ m HL}$ Register pair (HL) RPO to RP7: Register pair 0 to register pair 7 (absolute name) PC Program counter SP Stack pointer UP User stack pointer PSW Program status word CY Carry flag AC Auxiliary carry flag $\mathbf{z}$ Zero flag P/V Parity/overflow flag S Sign flag SUB Subtraction flag TPFTable position flag RBS Register bank select flag RSS Register set select flag ΙE Interrupt enable flag EOS End of software interrupt flag STBC Standby control register Watchdog timer mode register WDM ( ) Contents of memory indicated by the contents of the address or register in ). For ( +) and ( -), after instruction execution, the contents in ( ) are incremented/decremented by one. (( )) Contents of memory indicated by the contents of memory indicated by the address in (( )). Hexadecimal number xxH High-order 8 bits, low-order 8 bits of xH, xL 16-bit register. ### (3) State field symbols - (1) When n is described in the state field, its value is determined as follows: - . Stack manipulation instruction : Number of registers to be saved/restored . Shift rotate instruction : Number of bits to be shifted . String instruction : Number of instruction executions until the condition is satisfied and the program exits from the loop - (ii) The number in ( ) of the state field of a conditional branch instruction is the minimum number of execution states when not branched. - (iii) When a SFR is accessed by describing FF00H to FF1FH at saddr, saddrp in an instruction with saddr, saddrp in the operand, the state count is the latter separated by a /. - (iv) When an interrupt request is accepted during execution of a string instruction, the number in ( ) in the state field of a string instruction is the number of execution states until rewriting the program counter. (4) Byte count and state count of instruction containing mem in the operand The byte count and state count differs with the mode of the contents described at mem as follows: | | mem Mo | ode | | Register<br>Indirect<br>Mode | Base<br>Index<br>Mode | Base<br>Mode | Index<br>Mode | |----------------------------------------|------------------|------|--------|------------------------------|-----------------------|--------------|---------------| | 1 | Byte Co | unt | | 1*/2 | 2 | 3 | 4 | | State<br>count<br>(differs<br>with the | MOV | | A, mem | 5 | 6 | 6 | 6 | | instruc- | хсн | | A, mem | 7 | 8 | 8 | 8 | | | ADD, A<br>SUB, S | DDC, | A, mem | 6 | 7 | 7 | 7 | | | | R, | mem, A | 7 | 8 | 8 | 8 | | | CMP | | A, mem | 6 | 7 | 7 | 7 | - \*: Becomes a dedicated 1-byte instruction only when [DE], [HL], [DE+], [HL+], [DE-], or [HL-] was described at mem in a MOV instruction. - (5) Description of symbols of flag operation field | Symbol | Description | |---------|------------------------------------| | (blank) | No change | | 0 | Cleared to 0 | | 1 | Set to 1 | | x | Set/cleared according to result | | ₽ | P/V flag operates as parity flag | | v | P/V flag operates as overflow flag | | U : | Undefined | | R | Value saved previously restored | | | | | Instruc- | Mne- | | | | Idle | | Flag | |---------------------------|-------|-----------------|-----------|-------|-------|----------------------|-------------------| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | S Z AC P/V SUB CY | | 8-bit<br>data<br>transfer | MOV | r1,<br>#byte | 2 | 3 | 3 | r1 + byte | | | instruc-<br>tion | | saddr,<br>#byte | 3 | 3/4 | 0 | (saddr)<br>+ byte | | | | | sfr, *<br>#byte | 3 | 4 | 0 | sfr + byte | | | | | r, r1 | 2 | 3 | 3 | r + r1 | | | 1 | | A, r1 | 1 | 3 | 3 | A + r1 | | | | | A, saddr | 2 | 3/4 | 1 | A + (saddr) | | | | | saddr, A | 2 | 3/4 | 0 | (saddr) + A | | | | | saddr,<br>saddr | 3 | 4/6 | 0 | (saddr)<br>+ (saddr) | | | | | A, sfr | 2 | 4 | 1 | A + sfr | | | | | sfr, A | 2 | 4 | 0 | sfr + A | | | | | A, mem | 1 to<br>4 | 5, 6 | 3, 4 | A + (mem) | | | | | mem, A | 1 to<br>4 | 5, 6 | 2 | (mem) ← A | | | | | A,<br>[saddrp] | 2 | 5/6 | 1 | A<br>+ ((saddrp)) | | | | | [saddrp] | 2 | 4/5 | 0 | ((saddrp))<br>+A | | | | | A,<br>!addr16 | 4 | 5 | 3 | A + (addr16) | | | | | laddr16, | 4 | 4 | 2 | (addr16) + A | | <sup>\*:</sup> When STBC or WDM is described at sfr, the instructions becomes a separate dedicated instructions. The byte count and state count are different from this instruction. (cont'd) | Instruc- | Mne- | | | | Idle | | _ | | | Fla | 3 | | |------------------------------|-------|------------------|-----------|-------|-------|-------------------------|----------|---|----|-----|-----|----| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | s | z | AC | P/V | SUB | CY | | 8-bit<br>data<br>transfer | MOV | PSWL,<br>#byte | 3 | 4 | 0 | PSW <sub>L</sub> + byte | <b>x</b> | x | x | × | x | × | | instruc-<br>tion<br>(cont'd) | | PSWH,<br>#byte | 3 | 4 | 0 | PSW <sub>H</sub> + byte | | | | | | | | (cone a) | | PSWL, A | 2 | 4 | 0 | PSWL + A | × | × | × | × | x | x | | | | PSWH, A | 2 | 4 | 0 | PSWH + A | | | | | | | | | | A, PSWL | 2 | 4 | 1 | A + PSWL | | | | | | | | | | A, PSWH | 2 | 4 | 1 | A + PSW <sub>H</sub> | | | | | | | | | хсн | A, r1 | 1 | 4 | 4 | A ↔r1 | | | | | | | | | | r, r1 | 2 | 4 | 4 | r ↔r1 | | | | | | | | | | A, mem | 2 to<br>4 | 7, 8 | 3, 4 | A ↔ (mem) | | | | | | | | | | A, saddr | 2 | 4/6 | 0 | A ++ (saddr) | | | | | | | | | | A, sfr | 3 | 8 | 3 | A⇔sfr | L | | | | | | | | | A,<br>[saddrp] | 2 | 6/7 | 0 | A<br>↔((saddrp)) | | | | | | | | | | saddr,<br>saddr | 3 | 8/12 | 0 | (saddr)<br>↔(saddr) | | | | | | | | 16-bit<br>data<br>transfer | MOVW | rp1,<br>#word | 3 | 3 | 3 | rp1 + word | L | | | | | | | instruc-<br>tion | | saddrp,<br>#word | 4 | 3/4 | 0 | (saddrp)<br>+ word | | | | | | | | | | sfrp,<br>#word | 4 | 4 | 0 | sfrp + word | | | | | | | | | | rp, rp1 | 2 | 3 | 3 | rp + rp1 | | | | | | | | | | AX,<br>saddrp | 2 | 3/4 | 1 | AX + (saddrp) | | | | | | | | | | saddrp, | 2 | 3/4 | 0 | (saddrp) + AX | | | | | | | (cont'd) | Instruc- | Mne- | | | | Idle | O | | | Fla | ġ | | |--------------------------|-------|-------------------|-------|--------|-------|--------------------------------------|-----|------|------------|-----|----| | tion<br>Group | monic | Operand | Bytes | State: | State | Operation | s 2 | Z AC | P/V | SUB | CY | | 16-bit<br>data | MOVW | saddrp,<br>saddrp | 3 | 4/6 | 0 | (saddrp)<br>+ (saddrp) | | | | | | | transfer<br>instruc- | | AX, sfrp | 2 | 4 | 1 | AX + sfrp | | | | | | | tion<br>(cont'd) | | sfrp, AX | 2 | 4 | 0 | sfrp + AX | | | | | | | | | rp1,<br>!addr16 | 4 | 10 | 6 | rp1<br>+ (addr16) | | | | | | | | | !addr16<br>rp1 | 4 | 8 | 4 | (addr16)<br>+ rp1 | | | | | | | | XCHW | AX,<br>saddrp | 2 | 4/6 | 0 | AX ↔ (saddrp) | | | | | | | | | AX, sfrp | 3 | 9 | 3 | AX ↔sfrp | | | | | | | | | saddrp,<br>saddrp | 3 | 8/12 | 0 | (saddrp) | | | | | | | | | rp, rp1 | 2 | 5 | 5 | rp ++ rp1 | | | | | | | 8-bit<br>opera- | ADD | A, #byte | 2 | 3 | 3 | A, CY +<br>A+byte | × | x x | . V | 0 | × | | tion<br>instruc-<br>tion | | saddr,<br>#byte | 3 | 5/7 | 0 | (saddr), CY + (saddr)+byte | × | x x | . <b>v</b> | 0 | × | | | | sfr,<br>#byte | 4 | 10 | 3 | sfr, CY<br>+ sfr+byte | × | x x | · V | 0 | × | | ļ | | r, r1 | 2 | 3 | 3 | r, CY + r+r1 | x | x x | . V | 0 | × | | | | A, saddr | 2 | 3/4 | 1 | A, CY +<br>A+(saddr) | × | x x | v . | 0 | × | | ĺ | | A, sfr | 3 | 7 | 4 | A, CY + A+sfr | × | x x | v V | 0 | × | | | | saddr, | 3 | 6/9 | 0 | (saddr), CY<br>+ (saddr)+<br>(saddr) | x | x > | v . | 0 | × | | | | A, mem | 2 to | 6, 7 | 4, 5 | A, CY +<br>A+(mem) | × | x > | ۷ | 0 | × | (cont'd) | Instruc- | Mile- | Q.,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Dest an | C+ - + - | Idle | Operation | | | | Flag | 3 | | |-------------------------|-------|----------------------------------------|-----------|----------|-------|-----------------------------------------|---|---|----|------|-----|----| | Group | monic | Operand | Bytes | State | State | Operation | s | z | AC | ₽/V | SUB | CY | | 8-bit<br>opera-<br>tion | ADD | mem, A | 2 to<br>4 | 7, 8 | 2, 3 | (mem), CY<br>+ (mem)+A | x | × | x | v | 0 | x | | instruc- | ADDC | A, #byte | 2 | 3 | 3 | A, CY + A+<br>byte+CY | x | × | x | V | 0 | × | | (30.10 4) | | saddr,<br>#byte | 3 | 5/7 | 0 | (saddr), CY<br>+ (saddr)+<br>byte+CY | × | × | × | v | 0 | × | | | | sfr,<br>#byte | 4 | 10 | 3 | sfr, CY<br>+ sfr+byte+CY | | × | × | v | 0 | × | | | | r, r1 | 2 | 3 | 3 | r, CY + r+<br>r1+CY | x | × | х | V | 0 | x | | | | A, saddr | 2 | 3/4 | 1 | A, CY +<br>A+(saddr)+CY | x | × | × | V | 0 | x | | | | A, sfr | 3 | 7 | 4 | A, CY + A+<br>sfr+CY | x | x | x | v | 0 | x | | | | saddr,<br>saddr | 3 | 6/9 | 0 | (saddr), CY<br>+ (saddr)+<br>(saddr)+CY | × | x | × | ٧ | 0 | × | | | | A, mem | 2 to<br>4 | 6, 7 | 4, 5 | A, CY + A+ (mem)+CY | × | × | × | v | 0 | × | | | | mem, A | 2 to | 7, 8 | 2, 3 | (mem), CY<br>+ (mem)+A+CY | × | x | x | v | 0 | x | | | SUB | A, #byte | 2 | 3 | 3 | A, CY +<br>A-byte | ж | x | × | V | 1 | × | | | | saddr,<br>#byte | 3 | 5/7 | 0 | (saddr), CY + (saddr)-byte | ж | x | x | V | 1 | × | | | | sfr,<br>#byte | 4 | 10 | 3 | sfr, CY<br>+ sfr-byte | x | x | х | V | 1 | × | | | | r, r1 | 2 | 3 | 3 | r, CY + r-r1 | x | x | x | v | 1 | × | | · | | A, saddr | 2 | 3/4 | 1 | A, CY +<br>A-(saddr) | × | x | x | v | 1 | × | | | | A, sfr | 3 | 7 | 4 | A, CY + A-sfr | × | × | x | V | 1 | × | (cont'd) | Instruc- | Mne- | O | Durks | State. | Idle | O-avation. | | _ | | Fla | <b>3</b> | | |-------------------------------------|-------|-----------------|-----------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----------|-----|----------|----| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | s | z | AC | P/V | SUB | CY | | 8-bit<br>opera-<br>tion<br>instruc- | SUB | saddr,<br>saddr | 3 | 6/9 | 0 | (saddr), CY<br>+ (saddr)-<br>(saddr) | × | x | × | V | 1 | × | | tion<br>(cont') | | A, mem | 2 to<br>4 | 6, 7 | 4, 5 | A, CY +<br>A-(mem) | x | × | × | ٧ | 1 | × | | | | mem, A | 2 to<br>4 | 7, 8 | 2, 3 | (mem), CY<br>+ (mem)-A | × | × | x | V | 1 | x | | | SUBC | A, #byte | 2 | 3 | 3 | A, CY + A-<br>byte-CY | × | x | × | v | 1 | × | | | | saddr,<br>#byte | 3 | 5/7 | Q | (saddr), CY<br>+ (saddr)-<br>byte-CY | × | x | x | ٧ | 1 | × | | | | sfr,<br>#byte | 4 | 10 | 3 | sfr, CY<br>+ sfr-byte-CY | | x | × | ٧ | 1 | × | | | | r, r1 | 2 | 3 | 3 | r, CY + r-<br>r1-CY | × | × | × | ٧ | 1 | x | | | | A, saddr | 2 | 3/4 | 1 | A, CY +<br>A-(saddr)-CY | x | x | ж | ٧ | 1 | × | | | | A, sfr | 3 | 7 | 4 | A, CY + A-<br>sfr-CY | x | × | × | ٧ | 1 | × | | | • | saddr,<br>saddr | 3 | 6/9 | 0 | (saddr), CY<br>+ (saddr)-<br>(saddr)-CY | × | × | <b>x</b> | ٧ | 1 | × | | | | A, mem | 2 to<br>4 | 6, 7 | 4, 5 | A, CY + A-<br>(mem)-CY | x | × | × | v | 1 | × | | | | mem, A | 2 to<br>4 | 7, 8 | 2, 3 | (mem), CY<br>+ (mem)-A-CY | × | × | × | V | 1 | × | | | AND | A, #byte | 2 | 3 | 3 | A ← A∧byte | × | × | | P | 0 | | | | | saddr,<br>#byte | 3 | 5/7 | 0 | (saddr) +<br>(saddr)Λbyte | x | x | | P | 0 | | | | | sfr,<br>#byte | 4 | 10 | 3 | sfr +<br>sfr/\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagger\dagge | x | × | | P | 0 | | (cont'd) | Instruction Group | | | | | | | <del></del> | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|----------|-------|-------|------|----------------|--------|--------------| | ### S Z AC P/V SUB CY S - bit operation instruction (cont'd) A, saddr 2 | tion | Mie- | Operand | Bytes | State | | Operation | | <del>_</del> | | A | Group | | | | | | | S Z AC | P/V SUB CY | | instruction (cont'd) A, sfr 3 7 4 A + AAsfr x x P 0 saddr, saddr 3 6/9 0 (saddr) + (saddr)A (saddr)A A, mem 2 to 6, 7 4, 5 A + AA(mem) x x P 0 mem, A 2 to 7, 8 2, 3 (mem) + x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 A, seddr, 4 10 3 sfr + x x P 0 A, saddr 2 3/4 1 A + AV(saddr) x x P 0 A, sfr 3 7 4 A + AVsfr x x P 0 A, sfr 3 7 4 A + AVsfr x x P 0 saddr, saddr 3 6/9 0 (saddr) + x x P 0 A, sfr 3 7 4 A + AVsfr x x P 0 A, sfr 3 7 4 A + AVsfr x x P 0 saddr 3 6/9 0 (saddr) + x x P 0 A, mem 2 to 6, 7 4, 5 A + AV (mem) x x P 0 mem, A 2 to 7, 8 2, 3 (mem) + x x P 0 xor A, #byte 2 3 3 A + AV byte x x P 0 xor A, #byte 2 3 3 A + AV byte x x P 0 saddr, saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 4 10 3 sfr + x x P 0 saddr) xor A, #byte 2 3 3 A + AV byte x x P 0 saddr, 4 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 saddr, 8 5/7 0 (saddr) + x x P 0 | | AND | r, r1 | 2 | 3 | 3 | r + r/\r1 | x x | P 0 | | (cont'd) saddr 3 | | | A, saddr | 2 | 3/4 | 1 | A ← AA(saddr) | ×х | P 0 | | saddr 3 6/9 0 (saddr) + | | | A, sfr | 3 | 7 | 4 | A + A\sfr | х× | P 0 | | Mem, A 2 to 7, 8 2, 3 (mem) + | | | | 3 | 6/9 | 0 | (saddr) A | хх | P 0 | | OR A, #byte 2 3 3 A + AV byte x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 sfr, 4 10 3 sfr + x x P 0 A, saddr 2 3/4 1 A + AV (saddr) x x P 0 A, sfr 3 7 4 A + AV sfr x x P 0 saddr, 3 6/9 0 (saddr) + x x P 0 saddr, 3 6/9 0 (saddr) + x x P 0 A, mem 2 to 6, 7 4, 5 A + AV (mem) x x P 0 mem, A 2 to 7, 8 2, 3 (mem) + x x P 0 XOR A, #byte 2 3 3 A + AV byte x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 XOR A, #byte 2 3 3 A + AV byte x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 4 10 3 sfr + x x P 0 | | | A, mem | ١. | 6, 7 | 4, 5 | A ← AΛ(mem) | х× | P 0 | | saddr, #byte 3 5/7 0 (saddr) + (saddr) V byte x x p 0 sfr, #byte 4 10 3 sfr + xx p 0 r, r1 2 3 3 r + r√r1 x x p 0 A, saddr 2 3/4 1 A + AV (saddr) x x p 0 A, sfr 3 7 4 A + AV sfr x x p 0 saddr, saddr 3 6/9 0 (saddr) + (saddr)V (saddr) x x p 0 A, mem 2 to 6, 7 4, 5 A + AV (mem) x x p 0 x x p 0 mem, A 2 to 7, 8 2, 3 (mem) + (mem)VA x x p 0 XOR A, #byte 2 3 3 3 A + A∀byte x x p 0 (saddr) + (saddr) + x x p 0 *byte 5/7 0 (saddr) + (saddr)∀byte x x p 0 sfr, 4 10 3 sfr + x x p 0 | | | mem, A | | 7, 8 | 2, 3 | | ×х | P 0 | | #byte | [ i | OR | A, #byte | 2 | 3 | 3 | A + AV byte | ×х | P 0 | | #byte sfr\/ byte r, r1 2 3 3 r + r\/ r1 x x p 0 A, saddr 2 3/4 1 A + A\/ (saddr) x x p 0 A, sfr 3 7 4 A + A\/ sfr x x p 0 saddr, saddr 3 6/9 0 (saddr) + saddr 3 | | | | 3 | 5/7 | 0 | | хх | P 0 | | A, saddr 2 3/4 1 A + AV (saddr) x x P 0 A, sfr 3 7 4 A + AVsfr x x P 0 saddr, 3 6/9 0 (saddr) + (saddr)V (saddr) A, mem 2 to 6, 7 4, 5 A + AV (mem) x x P 0 mem, A 2 to 7, 8 2, 3 (mem) + x x P 0 XOR A, #byte 2 3 3 A + AV byte x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 4 10 3 sfr + x x P 0 | | | | 4 | 10 | 3 | | ×х | P 0 | | A, sfr 3 7 4 A + AVsfr x x P 0 saddr, saddr 3 6/9 0 (saddr) + x x P 0 A, mem 2 to 6, 7 4, 5 A + AV (mem) x x P 0 mem, A 2 to 7, 8 2, 3 (mem) + x x P 0 XOR A, #byte 2 3 3 A + AVbyte x x P 0 saddr, 3 5/7 0 (saddr) + x x P 0 saddr, 4 10 3 sfr + x x P 0 | | | r, r1 | 2 | 3 | 3 | r + rVr1 | х× | P 0 | | saddr, saddr 3 6/9 0 (saddr) + (saddr)V (saddr) x x p 0 A, mem 2 to 6, 7 4, 5 A + AV (mem) x x p 0 mem, A 2 to 7, 8 2, 3 (mem) + (mem)VA x x p 0 XOR A, #byte 2 3 3 A + AV byte x x p 0 saddr, 3 | | | A, saddr | 2 | 3/4 | 1 | A + AV (saddr) | х× | P 0 | | Saddr (saddr)V (saddr) | | | A, sfr | 3 | 7 | 4 | A + AVsfr | х× | P 0 | | Mem, A 2 to 7, 8 2, 3 (mem) + | | | | 3 | 6/9 | 0 | (saddr)V | ×х | P 0 | | A | | | A, mem | | 6, 7 | 4, 5 | A + AV (mem) | хх | P 0 | | saddr, 3 5/7 0 (saddr) + x x p 0<br>*byte sfr, 4 10 3 sfr + x x p 0 | | | mem, A | 1 | 7, 8 | 2, 3 | | ×х | P 0 | | #byte (saddr)\byte<br>sfr, 4 10 3 sfr + x x P 0 | | XOR | A, #byte | 2 | 3 | 3 | A ← A∜byte | хх | P 0 | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | | 3 | 5/7 | 0 | | x x | P 0 | | | | | | 4 | 10 | 3 | | x x | P 0 | (cont'd) | Instruc- | | | | | | | | | Flac | <del></del> | - ! | |-----------------------------------------|---------------|------------------|-----------|-------|---------------|-------------------------------------|----------|----|------|-------------|-----| | tion | Mne-<br>monic | Operand | Bytes | State | Idle<br>State | Operation | <u> </u> | | r La | 9 | | | Group | | | | | 50200 | | s z | AC | P/V | SUB | CY | | 8-bit<br>opera- | XOR | r, r1 | 2 | 3 | 3 | r + r\r1 | хх | | P | 0 | | | tion<br>instruc- | | A, saddr | 2 | 3/4 | 1 | A + AV(saddr) | × × | | P | 0 | | | tion (cont'd) | | A, sfr | 3 | 7 | 4 | A + A∀sfr | ×х | | ₽ | 0 | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | saddr,<br>saddr | 3 | 6/9 | 0 | (saddr) +<br>(saddr)∀<br>(saddr) | хх | | P | 0 | | | | | A, mem | 2 to<br>4 | 6, 7 | 4, 5 | A ← A∜(mem) | ×х | | P | 0 | | | | | mem, A | 2 to<br>4 | 7, 8 | 2, 3 | (mem) +<br>(mem)₩A | ×х | | P | 0 | | | | CMP | A, #byte | 2 | 3 | 3 | A - byte | ×х | × | V | 1 | x | | | | saddr,<br>#byte | 3 | 5/7 | 1 | (saddr) -<br>byte | ×х | × | v | 1 | х | | | | sfr,<br>#byte | 4 | 10 | 4 | sfr - byte | ×х | × | ٧ | 1 | × | | | | r, r1 | 2 | 3 | 3 | r - r1 | хх | x | ٧ | 1 | x | | | | A, saddr | 2 | 3/4 | 1 | A - (saddr) | ×х | × | V | 1 | x | | | | A, sfr | 3 | 7 | 4 | A - sfr | ×х | × | ٧ | 1 | x | | | | saddr,<br>saddr | 3 | 6/8 | 1 | (saddr) -<br>(saddr) | х× | × | v | 1 | × | | | | A, mem | 2 to<br>4 | 6, 7 | 4, 5 | A - (mem) | х× | × | ٧ | 1 | x | | | | mem, A | 2 to<br>4 | 6, 7 | 3, 4 | (mem) - A | х× | × | ٧ | 1 | × | | 16-bit<br>opera-<br>tion | ADDW | AX,<br>#word | 3 | 4 | 4 | AX, CY<br>+ AX+word | ×х | × | V | 0 | × | | instruc-<br>tion | | saddrp,<br>#word | 4 | 5/7 | 0 | (saddrp), CY<br>+ (saddrp)+<br>word | жх | × | V | 0 | × | (cont'd) | Instruc- | Mie- | Operand | Dutos | State | Idle | Operation | | | | Flag | 3 | | |------------------------------|-------|-------------------|-------|-------|-------|-----------------------------------------|---|---|----|------|-----|----| | Group | monic | operand | Bytes | State | State | | ន | z | AC | P/V | SUB | CY | | 16-bit<br>opera-<br>tion | ADDW | sfrp,<br>#word | 5 | 10 | 3 | sfrp, CY<br>+ sfrp+word | × | x | × | v | 0 | × | | instruc-<br>tion<br>(cont'd) | | rp, rp1 | 2 | 4 | 4 | rp, CY<br>+ rp+rp1 | × | x | × | v | 0 | × | | (cont u) | | AX,<br>saddrp | 2 | 4/5 | 2 | AX, CY<br>+ AX+(saddrp) | × | x | × | V | 0 | x | | | | AX, sfrp | 3 | 8 | 5 | AX, CY<br>+ AX+sfrp | × | x | × | ٧ | 0 | x | | | | saddrp,<br>saddrp | 3 | 6/9 | 0 | (saddrp), CY<br>+ (saddrp)+<br>(saddrp) | × | × | × | V | 0 | × | | | SUBW | AX,<br>#word | 3 | 4 | 3 | AX, CY<br>+ AX-word | × | x | × | V | 1 | × | | | į. | saddrp,<br>#word | 4 | 5/7 | 0 | (saddrp), CY<br>+ (saddrp)-<br>word | × | x | × | v | 1 | × | | | | sfrp,<br>#word | 5 | 10 | 3 | sfrp, CY<br>+ sfrp-word | × | x | × | V | 1 | x | | | | rp, rp1 | 2 | 4 | 4 | rp, CY<br>+ rp-rp1 | × | × | × | ٧ | 1 | × | | | | AX,<br>saddrp | 2 | 4/5 | 2 | AX, CY<br>+ AX-(saddrp) | × | × | × | V | 1 | × | | | | AX, sfrp | 3 | 8 | 5 | AX, CY<br>+ AX-sfrp | × | × | × | ٧ | 1 | × | | | | saddrp,<br>saddrp | 3 | 6/9 | 0 | (saddrp), CY<br>+ (saddrp)-<br>(saddrp) | × | × | × | V | 1 | × | | İ | CMPW | AX,<br>#word | 3 | 4 | 3 | AX - word | × | × | × | ٧ | 1 | x | | | | saddrp,<br>#word | 4 | 4/5 | 1 | (saddrp) -<br>word | × | x | × | Δ | 1 | × | | | | sfrp,<br>#word | 5 | 8 | 4 | sfrp - word | x | x | ж | ٧ | 1 | × | (cont'd) | Instruc- | Mne- | 0 | Destace | Shaha | Idle | Onoration | | | | Fla | 9 | | |-------------------------------------|-------|-------------------|---------|-------|-------|----------------------------------------------------------------------|---|---|----|-----|-----|----| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | s | z | AC | P/V | SUB | CY | | 16-bit<br>opera- | CMPW | rp, rp1 | 2 | 4 | 4 | rp - rp1 | x | × | × | ٧ | 1 | x | | tion<br>instruc-<br>tion | | AX,<br>saddrp | 2 | 4/5 | 1 | AX - (saddrp) | × | × | × | ٧ | 1 | × | | (cont'd) | | AX, sfrp | 3 | 8 | 4 | AX - sfrp | × | × | x | V | 1 | × | | | | saddrp,<br>saddrp | 3 | 5/7 | 1 | (saddrp) -<br>(saddrp) | × | × | x | V | 1 | × | | Multi- | MULU | r1 | 2 | 18 | 18 | AX + Axrl | | | | | | | | ply/<br>divide<br>instruc-<br>tion | DIVUW | r1 | 2 | 26 | 26 | AX(quotient),<br>r1(remainder)<br>+ AX÷r1 | | | | | | | | | MULUW | rp1 | 2 | 27 | 27 | AX(high-order<br>16 bits), rp1<br>(low-order<br>16 bits)<br>+ AXxrpl | | | | | | | | | DIVUX | rp1 | 2 | 50 | 50 | AXDE(quo-<br>tient), rp1<br>(remainder)<br>+ AXDE rp1 | | | | | | | | Incre- | INC | r1 | 1 | 3 | 3 | r1 + r1+1 | × | x | × | ٧ | 0 | | | ment/<br>decre-<br>ment<br>instruc- | | saddr | 2 | 4/6 | 0 | (saddr) +<br>(saddr)+1 | x | × | × | v | 0 | | | tion | DEC | r1 | 1 | 3 | 3 | r1 + r1-1 | × | × | × | V | 1 | | | | | saddr | 2 | 4/6 | 0 | (saddr) +<br>(saddr)-1 | x | × | × | V | 1 | | | | INCW | rp2 | 1 | 3 | 3 | rp2 + rp2+1 | | | | | | | | | | saddrp | 3 | 6/8 | 2 | (saddrp) +<br>(saddrp)+1 | | | | | | | | | DECW | rp2 | 1 | 3 | 3 | rp2 + rp2-1 | | | | | | | | | | saddrp | 3 | 6/8 | 2 | (saddrp) +<br>(saddrp)-1 | | | | | | | (cont'd) | Instruc- | Mne- | <u> </u> | | <i>a</i> 1 -1 - | Idle | 0 | | | | Flag | , | | |--------------------------------------|-------|----------|-------|-----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----|--------|-----|----| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | s | z | AC | P/V | SUB | CY | | Shift/<br>rotate<br>instruc-<br>tion | ROR | r1, n | 2 | 4+3n | 4+3n | (CY, r1 <sub>7</sub> +<br>r1 <sub>0</sub> , r1 <sub>m-1</sub> +<br>r1 <sub>m</sub> )×n times | | | | P | 0 | × | | CION | ROL | r1, n | 2 | 4+3n | 4+3n | (CY, r1 <sub>0</sub> +<br>r1 <sub>7</sub> , r1 <sub>m+1</sub> +<br>r1 <sub>m</sub> )×n times | | | | P | 0 | × | | | RORC | r1, n | 2 | 4+3n | 4+3n | (CY + r1 <sub>0</sub> ,<br>r1 <sub>7</sub> + CY, r1 <sub>m-1</sub><br>r1 <sub>m</sub> )xn times | | | | P<br>, | 0 | × | | | ROLC | r1, n | 2 | 4+3n | 4+3n | $(CY + r1_7, r1_7 + CY, r1_{m+1} r1_m) \times n \text{ times}$ | | | | P | 0 | × | | | SHR | r1, n | 2 | 4+3n | 4+3n | $(CY + r1_0, r1_0 + 0, r1_{m-1} + r1_m)$<br>xn times | x | x | 0 | P | 0 | x | | | SHL | r1, n | 2 | 4+3n | 4+3n | $(CY + r1_7, r1_0 + 0, r1_{m+1} + r1_m)$<br>xn times | × | × | 0 | p | 0 | × | | | SHRW | rp1, n | 2 | 4+3n | 4+3n | $(CY + rp1_0, rp1_{15} + 0, rp1_{m-1} + rp1_m)$<br>xn times | x | x | 0 | P | 0 | × | | | SHLW | rp1, n | 2 | 4+3n | 4+3n | $(CY \leftarrow rp1_{15}, rp1_0 + 0, rp1_{m+1} + rp1_m)$ xn times | x | x | 0 | P | 0 | x | | | ROR4 | [rp1] | 2 | 7 | 3 | A <sub>3</sub> to A <sub>0</sub> + (rp1) <sub>3</sub> to (rp1) <sub>0</sub> , (rp1) <sub>7</sub> to (rp1) <sub>4</sub> , + A <sub>3</sub> to A <sub>0</sub> , (rp1) <sub>3</sub> to (rp1) <sub>0</sub> + (rp1) <sub>7</sub> to (rp1) <sub>4</sub> | | | | | | | (cont'd) | Instruc- | Mne- | | | | Idle | | Flag | |--------------------------------------------------|-------|----------------------|-------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | S Z AC P/V SUB CY | | Shift/<br>rotate<br>instruc-<br>tion<br>(cont'd) | ROL4 | [rp1] | 2 | 7 | 3 | A <sub>3</sub> to A <sub>0</sub> + (rp1) <sub>7</sub> to (rp1) <sub>4</sub> , (rp1) <sub>3</sub> to (rp1) <sub>0</sub> , + A <sub>3</sub> to A <sub>0</sub> , (rp1) <sub>7</sub> to (rp1) <sub>4</sub> + (rp1) <sub>3</sub> to (rp1) <sub>0</sub> | | | BCD ad-<br>justment<br>instruc-<br>tion | ADJ4 | | 1 | 3 | 3 | Decimal<br>Adjust<br>Accumulator | x | | Bit<br>opera-<br>tion<br>instruc- | MOV1 | CY,<br>saddr.<br>bit | 3 | 6/7 | 4 | CY + (saddr.bit) | x | | tion | | CY,<br>sfr.bit | 3 | 7 | 4 | CY + sfr.bit | × | | | | CY,<br>A.bit | 2 | 6 | 6 | CY + A.bit | × | | | | CY,<br>X.bit | 2 | 6 | 6 | CY + X.bit | × | | | | CY,<br>PSWH.bit | 2 | 6 | 6 | CY + PSWH.bit | × | | | | CY,<br>PSWL.bit | 2 | 6 | 6 | CY + PSWL.bit | × | | | | saddr.<br>bit, CY | 3 | 7/8 | 3 | (saddr.bit) + | | | | , | sfr.bit, | 3 | 8 | 3 | sfr.bit + CY | | | , | | A.bit,<br>CY | 2 | 8 | 8 | A.bit + CY | | | | | X.bit, | 2 | 8 | 8 | X.bit + CY | | (cont'd) | Instruc- Mne- | | Operand | Bytes | State | Idle | Operation | | | | Flac | 3 | | |-----------------------|-------|-----------------------|-------|-------|-------|-----------------------------------|---|---|----|------|-----|----| | Group | monic | opozani | | | State | | s | z | AC | P/V | SUB | CY | | Bit<br>opera-<br>tion | MOV1 | PSWH.<br>bit, CY | 2 | 9 | 9 | PSW <sub>H</sub> .bit + CY | | | | | | | | instruc-<br>tion | | PSWL.<br>bit, CY | 2 | 9 | 9 | PSWL.bit + CY | x | x | × | × | x | | | (cont'd) | AND1 | CY,<br>saddr.<br>bit | 3 | 6/7 | 4 | CY + CY<br>A(saddr.bit) | | | | | | × | | | | CY,/<br>saddr.<br>bit | 3 | 6/7 | 4 | CY + CY<br>(saddr.bit) | | | | | | x | | | '<br> | CY,<br>sfr.bit | 3 | 7 | 4 | CY + CY<br>Asfr.bit | | | | | | x | | | | CY,/<br>sfr.bit | 3 | 7 | 4 | CY + CY<br>Asfr.bit | | | | | | × | | | | CY,<br>A.bit | 2 | 6 | 6 | CY + CY<br>AA.bit | | | | | | x | | | | CY,/<br>A.bit | 2 | 6 | 6 | CY + CY<br>A.bit | | | | | | × | | | | CY,<br>X.bit | 2 | 6 | 6 | CY + CY<br>Ax.bit | | | | | | x | | | | CY,/<br>X.bit | 2 | 6 | 6 | CY + CY | | | | | - | × | | | | CY,<br>PSWH.bit | 2 | 6 | 6 | CY + CYA<br>PSWH.bit | L | | | | | × | | | | CY,/<br>PSWH.bit | 2 | 6 | 6 | CY + CYA<br>PSWH.bit | | | | | | × | | | | CY,<br>PSWL.bit | 2 | 6 | 6 | CY + CYA<br>PSW <sub>L</sub> .bit | | | | | | x | | | | CY,/<br>PSWL.bit | 2 | 6 | 6 | CY + CYA<br>PSWL.bit | | | | | | × | | | OR1 | CY,<br>saddr.<br>bit | 3 | 6/7 | 4 | CY + CY<br>V(saddr.bit) | | | | | | × | (cont'd) | Instruc- | Mne- | | 2.4 | Charles . | Idle | Onevation | Flag | |-----------------------------------|-------|-----------------------|-------|-----------|-------|-----------------------------------|-------------------| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | S Z AC P/V SUB CY | | Bit<br>opera-<br>tion<br>instruc- | OR1 | CY,/<br>saddr.<br>bit | 3 | 6/7 | 4 | CY + CY<br>V(saddr.bit) | × | | tion (cont'd) | | CY,<br>sfr.bit | 3 | 7 | 4 | CY + CY<br>Vsfr.bit | x | | | | CY,/<br>sfr.bit | 3 | 7 | 4 | CY + CY<br>Vsfr.bit | × | | | | CY,<br>A.bit | 2 | 6 | 6 | CY + CY<br>VA.bit | × | | | | CY,/<br>A.bit | 2 | 6 | 6 | CY + CY<br>VA.bit | × | | | | CY,<br>X.bit | 2 | 6 | 6 | CY + CY<br>Vx.bit | × | | | | CY,/<br>X.bit | 2 | 6 | 6 | CY + CY<br>Vx.bit | × | | | | CY,<br>PSWH.bit | 2 | 6 | 6 | CY + CYV<br>PSW <sub>H</sub> .bit | × | | | | CY,/<br>PSWH.bit | 2 | 6 | 6 | CY + CYV<br>PSWH.bit | × | | | | CY,<br>PSWL.bit | 2 | 6 | 6 | CY + CYV<br>PSW <sub>L</sub> .bit | × | | | | CY,/<br>PSWL.bit | 2 | 6 | 6 | CY + CYV<br>PSWL.bit | × | | | XOR1 | CY,<br>saddr.<br>bit | 3 | 6/7 | 4 | CY + CY<br>+(saddr.bit) | × | | | | CY,<br>sfr.bit | 3 | 7 | 4 | CY + CY<br>\fr.bit | x | | | | CY,<br>A.bit | 2 | 6 | 6 | CY + CY<br>∀A.bit | × | | | | CY,<br>X.bit | 2 | 6 | 6 | CY + CY<br>\\ X.bit | × | (cont'd) | Instruc- | Mne- | | | | Idle | | | 1 | Flag | 3 | | |------------------------------|-------|-----------------|-------|-------|-------|--------------------------------------------------|-----|------|------|-----|----| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | s z | AC : | P/V | SUB | CĀ | | Bit<br>opera-<br>tion | XOR1 | CY,<br>PSWH.bit | 2 | 6 | 6 | CY + CY<br>∀PSW <sub>H</sub> .bit | | | | | × | | instruc-<br>tion<br>(cont'd) | | CY,<br>PSWL.bit | 2 | 6 | 6 | CY + CY<br>VPSWL.bit | | | | | × | | | SET1 | saddr.<br>bit | 2 | 5/7 | 1 | (saddr.bit)+ | | | | | | | | | sfr.bit | 3 | 8 | 2 | sfr.bit + 1 | | | | | | | | | A.bit | 2 | 7 | 7 | A.bit + 1 | | | | | | | | | X.bit | 2 | 7 | 7 | X.bit + 1 | | | | | | | | | PSWH.bit | 2 | 8 | 8 | PSW <sub>H</sub> .bit + 1 | | | | | | | | | PSWL.bit | 2 | 8 | 8 | PSWL.bit + 1 | ×х | × | x | х | × | | | CLR1 | saddr.<br>bit | 2 | 5/7 | 1 | (saddr.bit)+ | | | | | | | | ļ | sfr.bit | 3 | 8 | 2 | sfr.bit + 0 | | | | | | | | | A.bit | 2 | 7 | 7 | A.bit + 0 | | | | | | | | | X.bit | 2 | 7 | 7 | X.bit + 0 | | | | | | | | | PSWH.bit | 2 | 8 | В | PSWH.bit + 0 | | | | | | | | | PSWL.bit | 2 | 8 | 8 | PSWL.bit + 0 | ×× | × | × | × | × | | | NOT1 | saddr.<br>bit | 3 | 6/8 | 2 | (saddr.bit)<br>+ (saddr.bit) | | | | | | | | | sfr.bit | 3 | 8 | 2 | sfr.bit<br>+ sfr.bit | | | | | _ | | | | A.bit | 2 | 7 | 7 | A.bit + A.bit | | | | | | | | | X.bit | 2 | 7 | 7 | X.bit + X.bit | | | | | | | | | PSWH.bit | 2 | 8 | 8 | PSW <sub>H</sub> .bit<br>+ PSW <sub>H</sub> .bit | | | | | | | | | PSWL.bit | 2 | 8 | 8 | PSW <sub>L.bit</sub><br>+ PSW <sub>L.bit</sub> | ×х | × | × | x | × | (cont'd) | Instruc- | Onorand | Butes | State | Idle | Operation | Flag | | | | | | | |-------------------------------------|---------|---------|-------|-------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|-----|-----|----|--| | Group | monic | Operand | Bytes | State | State | Operación. | S Z | AC | P/V | SUB | CY | | | Bit<br>opera- | SET 1 | CY | 1 | 3 | 3 | CY + 1 | | | | | 1 | | | tion<br>instruc- | CLR1 | CY | 1 | 3 | 3 | CY + 0 | | | | | 0 | | | tion<br>(cont'd) | NOT1 | CY | 1 | 3 | 3 | CY + CY | | | | | × | | | Call/<br>return<br>instruc-<br>tion | CALL | !addr16 | 3 | 8 | 0 | (SP-1) +<br>(PC+3) <sub>H</sub> ,<br>(SP-2) +<br>(PC+3) <sub>L</sub> , PC +<br>!addr16,<br>SP + SP-2 | | | | | | | | | CALLF | !addr11 | 2 | 8 | 0 | (SP-1) +<br>(PC+2)H,<br>(SP-2) +<br>(PC+2)L,<br>PC <sub>15</sub> to PC <sub>11</sub> +<br>00001, PC <sub>10</sub> to<br>PC <sub>0</sub> +!addr11,<br>SP + SP-2 | | | | | | | | | CALLT | [addr5] | 1 | 13 | 0 | (SP-1) +<br>(PC+1)H,<br>(SP-2) +<br>(PC+1)L,<br>PCH + (TPF,<br>00000000,<br>addr5+1),<br>PCL + (TPF,<br>00000000,<br>addr5), SP +<br>SP-2 | | | | | | | | | CALL | rp1 | 2 | 9 | 0 | (SP-1) +<br>(PC+2)H,<br>(SP-2) +<br>(PC+2)L,<br>PCH + rp1H,<br>PCL + rp1L,<br>SP + SP-2 | | | | | | | (cont'd) | Instruc- | Mne- | | | | Idle | | | | Flag | 3 | | |-------------------------------------------------|-------|---------|-------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|------|-----|----| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | s z | AC | P/V | SUB | CY | | Call/<br>return<br>instruc-<br>tion<br>(cont'd) | CALL | [rp1] | 2 | 11 | 0 | (SP-1) +<br>(PC+2)H,<br>(SP-2) +<br>(PC+2)L,<br>PCH +<br>(rp1+1),<br>PCL + (rp1),<br>SP + SP-2 | | | | | | | | BRK | | 1 | 20 | 0 | (SP-1) +<br>PSWH,<br>(SP-2) + PSWL<br>(SP-3) +<br>(PC+1)H,<br>(SP-4) +<br>(PC+1)L,<br>PCL +<br>(003EH),<br>PCH +<br>(003FH),<br>SP + SP-4,<br>IE + 0 | | | | | | | | RET | | 1 | 8 | 0 | PC <sub>L</sub> + (SP),<br>PC <sub>H</sub> + (SP+1),<br>SP + SP+2 | | | | | | | | RET 1 | | 1 | 14 | 0 | PC <sub>L</sub> + (SP),<br>PC <sub>H</sub> + (SP+1),<br>PSW <sub>L</sub> +<br>(SP+2),<br>PSW <sub>H</sub> +<br>(SP+3),<br>SP + SP+4,<br>EOS + 0 | RR | R | R | R | R | | Stack<br>opera-<br>tion<br>instruc-<br>tion | PUSH | post | 2 | 41+4n | 41 | {(SP-1) + postH, (SP-2) + postL, SP + SP-2}xn times* | | | | inu | | <sup>\*:</sup> n is the number of registers described as post. (cont'd) | Instruc- | M | | | | Idle | | | | | Fla | g | | |--------------------------------------|---------------|--------------|-------|-------|-------|----------------------------------------------------------------------------|---|---|----|-----|-----|----| | tion | Mne-<br>monic | Operand | Bytes | State | State | Operation | - | 7 | 20 | | SUB | CV | | Stack<br>opera-<br>tion<br>instruc- | PUSH | PSW | 1 | 5 | 1 | (SP-1) +<br>PSW <sub>H</sub> , (SP-2)<br>+ PSW <sub>L</sub> ,<br>SP + SP-2 | _ | | - | | | - | | tion<br>(cont'd) | PUSHU | post | 2 | 42+4n | 42 | {(UP-1) + postH, (UP-2) + postL, UP + UP-2}×n times* | | | | | | | | | POP | post | 2 | 41+5n | 41+n | {post <sub>L</sub> + (SP), post <sub>H</sub> + (SP+1), SP + SP+2×n times* | | | | | | , | | | | PSW | 1 | 6 | 2 | PSW <sub>L</sub> + (SP),<br>PSW <sub>H</sub> +<br>(SP+1),<br>SP + SP+2 | R | R | R | R | R | R | | | POPU | post | 2 | 42+5n | 42+n | {post <sub>L</sub> + (UP), post <sub>H</sub> + (UP+1), UP + UP+2}xn times* | | | | | | | | | MOVW | SP,<br>#word | 4 | 4 | 0 | SP + word | | | | | | | | | | SP, AX | 2 | 4 | 0 | SP + AX | L | | | | | | | İ | | AX, SP | 2 | 4 | 1 | AX + SP | | | | | | | | | INCW | SP | 2 | 5 | 5 | SP + SP+1 | | | | | | | | | DECW | SP | 2 | 5 | 5 | SP + SP-1 | | | | | | | | Uncondi- | BR | laddr16 | 3 | 4 | 0 | PC + laddr16 | | | | | | | | tional<br>branch<br>instruc-<br>tion | | rp1 | 2 | 5 | 0 | PCH + rp1H,<br>PCL + rp1L | | | | | tin | | <sup>\*:</sup> n is the number of registers described as post. (cont'd) | Instruc- | Mne- | Operand | Bytes | State | Idle | Operation | Plag | |----------------------------------------|-------|----------------------------|-------|-----------------|-------|-------------------------------------------------|-------------------| | Group | monic | Operand | byces | State | State | Operacion | S Z AC P/V SUB CY | | Condi-<br>tional<br>branch<br>instruc- | BLE | \$addr16 | 3 | 9(5) | 0(5) | PC + \$addr16<br>if (P/V∀s)V<br>Z=1 | | | tion<br>(cont'd) | вн | \$addr16 | 3 | 9(5) | 0(5) | PC + \$addr16<br>if ZVCY=0 | | | | вин | \$addr16 | 3 | 9(5) | 0(5) | PC + \$addr16<br>if ZVCY=1 | | | | BT | saddr.<br>bit,<br>\$addr16 | 3 | 9(6)<br>/10(7) | 0(4) | PC + \$addr16<br>if (saddr.<br>bit)=1 | | | | | sfr.bit,<br>\$addr16 | 4 | 11(8) | 0(5) | PC + \$addr16 if sfr.bit=1 | | | | | A.bit,<br>\$addr16 | 3 | 10(7) | 0(7) | PC + \$addr16<br>if A.bit=1 | - | | | | X.bit,<br>\$addr16 | 3 | 10(7) | 0(7) | PC + \$addr16 if X.bit=1 | | | | | PSWH.<br>bit,<br>\$addr16 | 3 | 10(7) | 0(7) | PC + \$addr16<br>if PSW <sub>H</sub> ,<br>bit=1 | | | | | PSWL.<br>bit,<br>\$addr16 | 3 | 10(7) | 0(7) | PC + \$addr16<br>if PSWL,<br>bit=1 | | | | BF | saddr.<br>bit,<br>\$addr16 | 4 | 10(7)<br>/11(8) | 0(5) | PC + \$addr16<br>if (saddr.<br>bit)=0 | | | | | sfr.bit,<br>\$addr16 | 4 | 11(8) | 0(5) | PC + \$addr16<br>if sfr.bit=0 | | | | | A.bit,<br>\$addr16 | 3 | 10(7) | 0(7) | PC + \$addr16<br>if A.bit=0 | | | - | | X.bit,<br>\$addr16 | 3 | 10(7) | 0(7) | PC + \$addr16<br>if X.bit=0 | | | | | PSWH-<br>bit,<br>\$addr16 | 3 | 10(7) | 0(7) | PC + \$addr16<br>if PSW <sub>H</sub> .<br>bit=0 | | (cont'd) | Instruc- | Mne- | 0 | Purtos | State | Idle | Operation | Flag | |------------------------------------------|-------|----------|--------|-------|-------|----------------------------------------------------------|-------------------| | tion<br>Group | monic | Operand | Bytes | State | State | operation | S Z AC P/V SUB CY | | Uncondi-<br>tional<br>branch<br>instruc- | BR | [rp1] | 2 | 8 | 0 | PC <sub>H</sub> +<br>(rp1+1),<br>PC <sub>L</sub> + (rp1) | | | tion<br>(cont'd) | | \$addr16 | 2 | 7 | 0 | PC + \$addr16 | | | Condi-<br>tional | BC | \$addr16 | 2 | 7(3) | 0(3) | PC + \$addr16<br>if CY=1 | | | branch<br>instruc- | BL | | | | | | | | tion | BNC | \$addr16 | 2 | 7(3) | 0(3) | PC + \$addr16<br>if CY=0 | | | | BNL | | | | | | | | | ВZ | \$addr16 | 2 | 7(3) | 0(3) | PC + \$addr16<br>if Z=1 | | | | BE | | | | | 22 2 7 | | | | BNZ | \$addr16 | 2 | 7(3) | 0(3) | PC + Saddr16<br>if Z=0 | | | | BNE | | | | | | | | | B∜ | \$addr16 | 2 | 7(3) | 0(3) | PC + \$addr16 if P/V=1 | | | | BPE | | | | | | | | | BNV | \$addr16 | 2 | 7(3) | 0(3) | PC + \$addr16<br>if P/V=0 | | | | вро | | | | | | | | | BN | \$addr16 | 2 | 7(3) | 0(3) | PC + \$addr16<br>if S=1 | | | | BP | \$addr16 | 2 | 7(3) | 0(3) | PC + \$addr16<br>if S=0 | | | | BGT | \$addr16 | 3 | 9(5) | 0(5) | PC + \$addr16<br>if (P/V∀s)<br>Vz=0 | | | | BGE | \$addr16 | 3 | 9(5) | 0(5) | PC + \$addr16<br>if P/V\s=0 | | | | BLT | \$addr16 | 3 | 9(5) | 0(5) | PC + \$addr16<br>if P/V\s=1 | | (cont'd) | Instruc- | mne- | 0 | Durbon | Shaha | Idle | Operation | Flag | |----------------------------------------|-------|----------------------------|--------|-----------------|-------|----------------------------------------------------------------------------------------|-------------------| | tion<br>Group | monic | Operand | Bytes | State | State | Operation | S Z AC P/V SUB CY | | Condi-<br>tional<br>branch<br>instruc- | BF | PSWL.<br>bit,<br>\$addr16 | 3 | 10(7) | 0(7) | PC + \$addr16<br>if PSWL.<br>bit=0 | | | tion<br>(cont'd) | BTCLR | saddr.<br>bit,<br>\$addr16 | 4 | 12(7)<br>/14·8) | 0(5) | PC + \$addr16 if (saddr. bit)=1 then reset (saddr.bit) | | | | | sfr.bit,<br>\$addr16 | 4 | 14(8) | 0(5) | PC + \$addr16<br>if sfr.bit=1<br>then reset<br>sfr.bit | | | | | A.bit,<br>\$addr16 | 3 | 11(7) | 0(7) | PC + \$addr16 if A.bit=1 then reset A.bit | | | | | X.bit,<br>\$addr16 | 3 | 11(7) | 0(7) | PC + \$addr16 if X.bit=1 then reset X.bit | | | | | PSWH.<br>bit,<br>\$addr16 | 3 | 12(7) | 0(7) | PC + \$addr16<br>if PSW <sub>H</sub> .<br>bit=1<br>then reset<br>PSW <sub>H</sub> .bit | | | | | PSWL.<br>bit,<br>\$addr16 | 3 | 12(7) | 0(7) | PC + \$addr16 if PSWL. bit=1 then reset PSWL.bit | | | | BFSET | saddr.<br>bit,<br>\$addr16 | 4 | 12(7)<br>/14(8) | 0(5) | PC + \$addr16 if (saddr. bit)=0 then set (saddr.bit) | | | | | sfr.bit,<br>\$addr16 | 4 | 14(8) | 0(5) | PC + \$addr16 if sfr.bit=0 then set sfr.bit | to be continued) | (cont'd) | Instruc- | Mne- | Operand | Bytes | State | Iđle | Operation | | | Flac | 3 | | |------------------------------------------------|-------|---------------------------|-------|----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|----|----|------|-----|----| | Group | monic | Operand | Бусев | State | State | operacion | SZ | AC | P/V | SUB | CY | | Condi-<br>tional<br>branch<br>instruc-<br>tion | | A.bit,<br>\$addr16 | 3 | 11(7) | 0(7) | PC + &addr16 if A.bit=0 then set A.bit | | | | | | | (cont'd) | | X.bit,<br>\$addr16 | 3 | 11 7) | 0(7) | PC + \$addr16 if X.bit=0 then set X.bit | | | | | | | | | PSWH.<br>bit,<br>\$addr16 | 3 | 12(7) | 0(7) | PC + \$addr16<br>if PSW <sub>H</sub> .<br>bit=0<br>then set<br>PSW <sub>H</sub> .bit | | | | | | | | | PSWL.<br>bit,<br>\$addr16 | 3 | 12(7) | 0(7) | PC + \$addr16 if PSWL. bit=0 then set PSWL.bit | | | | | | | | DBNZ | r2,<br>\$addr16 | 2 | 8(5) | 0(5) | r2 + r2-1,<br>then PC +<br>\$addr16 if<br>r2\(\frac{1}{2}\) | | | | | | | | | saddr,<br>\$addr16 | 3 | 9(6)<br>/11(8) | 0(2) | (saddr) +<br>(saddr)-1,<br>then PC +<br>\$addr16 if<br>(saddr)+0 | | | | | | | Context<br>switch-<br>ing<br>instruc-<br>tion | BRKCS | RBn | 2 | 12 | 0 | $PC_H \leftrightarrow R5$ ,<br>$PC_L \leftrightarrow R4$ ,<br>$R7 + PSW_H$<br>$R6 + PSW_L$ ,<br>RBS2 to<br>RBS0 + n,<br>RSS + 0,<br>IE + 0 | | | | | | (cont'd) | | Mne- | Ougana | Butos | State | Idle | Operation | Flag | |-----------------------------------------------------------|-------|-----------------|-------|------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------| | tion<br>Group | monic | Operand | Bytes | State | State | operation | S Z AC P/V SUB CY | | Context<br>switch-<br>ing<br>instruc-<br>tion<br>(cont'd) | RETCS | !addr16 | 3 | 6 | 0 | PC <sub>H</sub> + R5,<br>PC <sub>L</sub> + R4,<br>R5, R4 +<br>!addr16,<br>PSW <sub>H</sub> + R7,<br>PSW <sub>L</sub> + R6,<br>EOS + 0 | RRRRRR | | String<br>instruc-<br>tion | MOVM | [DE+], A | 2 | 2+7n<br>(4+7n) | | (DE+) ← A,<br>C ← C-1<br>End if C=0 | | | | | [DE-], A | 2 | 2+7n<br>(4+7n) | 2+5n<br>(3+5n) | (DE-) + A,<br>C + C-1<br>End if C=0 | | | | MOVBK | [HT+] | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | (DE+) +<br>(HL+),<br>C + C-1<br>End if C=0 | | | | | [DE-], | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | (DE-) +<br>(HL-),<br>C + C-1<br>End if C=0 | | | | хснм | [DE+], A | 2 | 2+12n<br>(4+12n) | 2+6n<br>(3+6n) | (DE+) + A,<br>C + C-1<br>End if C=0 | | | | | [DE-], A | 2 | 2+12n<br>(4+12n) | 2+6n<br>(3+6n) | (DE-) ↔ A,<br>C ← C-1<br>End if C=0 | | | | хснвк | [DE+],<br>[HL+] | 2 | 2+15n<br>(4+15n) | 2+7n<br>(3+7n) | (DE+) ↔<br>(HL+),<br>C + C-1<br>End if C=0 | | | | | [DE-],<br>[HL-] | 2 | 2+15n<br>(4+15n) | 2+7n<br>(3+7n) | C + C-1<br>End if C=0 | (to be continued) | (cont'd) | Instruc- | wite- | Operand | Bytes | State | Idle | Operation | | | | Flag | 3 | | |----------------------------------------|-------------|-----------------|-------|------------------|----------------|------------------------------------------------------|---|---|----|------|-----|----| | Group | monic | operand | Бусев | Scace | State | operación | s | z | AC | P/V | SUB | CY | | String<br>instruc-<br>tion<br>(cont'd) | СМРМЕ | [DE+], A | 2 | 2+7n<br>(4+7n) | 2+5n<br>(3+5n) | (DE+) - A,<br>C + C-1<br>End if C=0<br>or Z=0 | x | × | ж | V | 1 | × | | | | [DE-], A | 2 | 2+7n<br>(4+7n) | 2+5n<br>(3+5n) | (DE-) - A,<br>C + C-1<br>End if C=0<br>or Z=0 | x | × | ж | v | 1 | × | | | CMP<br>BKE | [DE+], | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | (DE+) -<br>(HL+),<br>C + C-1<br>End if C=0<br>or Z=0 | × | × | × | v | 1 | x | | | | [DE-], | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | (DE-) -<br>(HL-),<br>C + C-1<br>End if C=0<br>or Z=0 | × | × | × | v | 1 | x | | | CMP<br>MNE | [DE+], A | 2 | 2+7n<br>(4+7n) | 2+5n<br>(3+5n) | (DE+) - A,<br>C + C-1<br>End if C=0<br>or Z=1 | × | × | × | ٧ | 1 | x | | | | [DE-], A | 2 | 2+7n<br>(4+7n) | 2+5n<br>(3+5n) | (DE-) - A,<br>C + C-1<br>End if C=0<br>or Z=1 | × | × | × | v | 1 | × | | | CMPB<br>BKE | [DE+],<br>[HL+] | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | (DE+) -<br>(HL+),<br>C + C-1<br>End if C=0<br>or Z=1 | ж | × | × | v | 1 | × | | | | [HL-] | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | (DE-) -<br>(HL-),<br>C + C-1<br>End if C=0<br>or Z=1 | × | × | × | V | 1 | × | (cont'd) | Instruc- | Mne- | Operand | Bytes | State | Idle | Operation | | | | Flac | 3 | | |----------------------------------------|-------------|----------|--------|------------------|----------------|-------------------------------------------------------|---|---|----|------|-----|----| | Group | monic | operand | Dy cca | Beace | State | · | s | z | AC | P/V | SUB | CY | | String<br>instruc-<br>tion<br>(cont'd) | СМРМС | [DE+], A | 2 | 2+7n<br>(4+7n) | 2+5n<br>(3+5n) | (DE+) - A,<br>C + C-1<br>End if C=0<br>or CY=0 | × | x | × | V | 1 | x | | | | [DE-], A | 2 | 2+7n<br>(4+7n) | 2+5n<br>(3+5n) | (DE-) - A,<br>C + C-1<br>End if C=0<br>or CY=0 | × | x | x | ٧ | 1 | x | | | CMPB<br>BKC | [HL+] | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | (DE+) -<br>(HL+),<br>C + C-1<br>End if C=0<br>or CY=0 | × | × | × | ٧ | 1 | × | | | | [DE-], | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | (DE-) -<br>(HL-),<br>C + C-1<br>End if C=0<br>or CY=0 | × | × | × | ٧ | 1 | x | | | CMP<br>MINC | [DE+], A | 2 | 2+7n<br>(4+7n) | | (DE+) - A,<br>C + C-1<br>End if C=0<br>or CY=1 | × | × | × | V | 1 | × | | | | [DE-], A | 2 | 2+7n<br>(4+7n) | 2+5n<br>(3+5n) | (DE-) - A,<br>C + C-1<br>End if C=0<br>or CY=1 | × | × | × | V | 1 | × | | | CMPB<br>KNC | [DE+], | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | (DE+) -<br>(HL+),<br>C + C-1<br>End if C=0<br>or CY=1 | × | × | × | ٧ | 1 | × | | | | [DE-], | 2 | 2+10n<br>(4+10n) | 2+6n<br>(3+6n) | C + C-1<br>End if C=0<br>or CY=1 | | | | v | 1 | × | (cont'd) | Instruc- | Mne- | Operand | Bytes | State | Idle | Operation | Flag | |------------------------------|-------|----------------|--------|-------|-------|----------------------------------|-------------------| | Group | monic | operana | 27 003 | Deace | State | oporation | S Z AC P/V SUB CY | | CPU<br>control<br>instruc- | MOV | STBC,<br>#byte | 4 | 6 | 1 | STBC + byte | | | tion | | WDM,<br>#byte | 4 | 6 | 1 | WDM ← byte | | | | SWRS | | 1 | 3 | 3 | RSS + RSS | | | | SEL | RBn | 2 | 4 | 4 | RBS2 to<br>RBS0 + n,<br>RSS + 0 | | | | | RBn, ALT | 2 | 4 | 4 | RBS2 to<br>RBS0 +n,<br>RSS +1 | | | CPU<br>control | NOP | | 1 | 3 | 3 | No Operation | | | instruc-<br>tion<br>(cont'd) | | | 1 | 3 | 3 | IE + 1<br>(Enable<br>Interrupt) | | | | DI | | 1 | 3 | 3 | IE + 0<br>(Disable<br>Interrupt) | | #### 10.2 INSTRUCTION EXECUTION STATE COUNT ESTIMATION The uPD78312A has a 3-byte instruction prefetch queue. Instructions are speeded up by piplining. The OP code is fetched via a peripheral bus which accesses the on-chip hardware. At instruction execution, when the peripheral bus is idle, the OP code is fetched over the peripheral bus concurrently with instruction execution. The state count of each instruction shown in the table of the preceding section is the instruction execution state count excluding the fetch cycle. The idle state count is the number of instruction execution state at which the peripheral bus was not accessed. The instruction execution state count is estimated by first computing the basic value from the equation given below. However, when computed value < state count, the state count becomes the basic value of the state count required at instruction execution. - When program in internal ROM (state count) + 1 x (execution instruction byte count) (idle state count) - . When program in external ROM (state count) + (4 + m) x (execution instruction byte count) (idle state count) - m: Number of waits inserted by MM register specification - . When program in internal RAM (state count) + 3 x (execution instruction byte count) Next, whether or not the instruction to be computed corresponds to the following instructions is checked. - . When vector table and CALLT table in external memory, CALLT and BRK instructions - . Instruction which access the special function register (SFR) and external memory When it does not correspond to these instructions, the basic value becomes the instruction execution state count. When it corresponds to these instructions, the instruction execution state is increased over the basic value. The state count which is added is shown on the next page. (i) When vector table and CALLT table in external memory Since the CALLT and BRK instructions fetch the branch destination address from external memory, the instruction execution state count is increased by (12+4m) states. (m is the number of waits specified by the MM register.) (ii) When special function register (SFR) and external memory accessed When a special function register (SFR) and external memory were described in the operands, the instruction execution state count is increased above the equation above. The increase of the state count per instruction execution is shown in Table 10-3. (The number of times the SFR and memory are accessed by each instruction is shown in Table 10-4 and Table 10-5.) Table 10-3 State Count Increase/Instruction Execution | Access Objective | State Count Increase/<br>Instruction Execution | |---------------------------------|------------------------------------------------| | Internal memory (ROM, RAM) | 0 | | Special function register (SFR) | Number of SFR accesses x k | | External memory | Number of external memory accesses x (2+m) | k: Number of waits generated at timer unit and count unit counter access. It is not fixed, but changes within the range shown below with the state of the counter at the time of access. | Accessed SFR | Value of k | |---------------------------|------------| | Timer unit (TMn, MDn) | 0 to 5 | | Counter unit (UDCn, CRnn) | 0 to 2 | | Other SFR | 0 | (n = 0, 1) m: Number of waits at external memory access specified by MM register When the internal system clock is specified as 6 MHz, 1 state time becomes approximately 167 ns. Table 10-4 Number of SFR Accesses of Each Instruction | Mnemonic | Operands | No. of SFR<br>Accesses | |---------------------------------------|-------------------|------------------------| | MOV | sfr, #byte | 1 | | | A, sfr | | | | sfr, A | | | хсн | A, sfr | 2 | | MOVW | sfrp, #word | 1 | | | AX, sfrp | | | | sfrp, AX | | | XCHW | AX, sfrp | 2 | | ADD, ADDC, SUB, SUBC,<br>AND, OR, XOR | sfr, #byte | 2 | | | A, sfr | 1 | | CMP | sfr, #byte | 1 | | | A, sfr | | | ADDW, SUBW | sfrp, #word | 2 | | | AX, sfrp | 1 | | CMPW | sfrp, #word | 1 | | | AX, sfrp | | | MOV1 | CY, sfr.bit | 1 | | | sfr.bit, CY | 2 | | AND1, OR1, XOR1 | CY, sfr.bit | 1 | | SET1, CLR1, NOT1 | sfr.bit | 2 | | BT, BF | sfr.bit, \$addr16 | 1 | (cont'd) | Mnemonic | Operands | No. of SFR<br>Accesses | |--------------|-------------------|------------------------| | BTCLR, BFSET | sfr.bit, \$addr16 | 1/2* | <sup>\*:</sup> When the condition is satisfied and the program branches, the SFR is accessed twice. Table 10-5 Number of Memory Accesses of Each Instruction | Mnemonic | Operands | No. of Memory<br>Accesses | |-----------------------|--------------|---------------------------| | MOV | A, mem | 1 | | | mem, A | | | | A, [saddr] | | | | [saddr], A | | | | A, !addr16 | | | | !addr16, A | | | хсн | A, mem | 2 | | | mem, A | | | MOVW | rp1, !addr16 | 2 | | | !addr16, rp1 | | | ADD, ADDC, SUB, SUBC, | A, mem | 1 | | AND, OR, XOR | mem, A | 2 | | CMP | A, mem | 1 | | , | mem, A | | | ROR4, ROL4 | [rp1] | 2 | | CALL | !addr16 | 2 | | | rp1 | | | | [rp1] | 4 | (cont'd) | Mnemonic | Operands | No. of Memory<br>Accesses | |-------------------------|--------------|---------------------------| | CALLF | laddrll | 2 | | CALLT | [addr5] | 2 | | BRK | | 4 | | RET | | 2 | | RETI | | 4 | | PUSH, POP | post | 2 n | | | PSW | 2 | | PUSHU, POPU | post | 2 n | | BR | [rpl] | 2 | | MOVM, CMPME, CMPMNE, | [DE+], A | l n | | CMPMC, CMPMNC | [DE-], A | | | MOVBK, CMPBKE, CMPBKNE, | [DE+], [HL+] | 2 n | | CMPBKC, CMPBKNC | [DE-], [HL-] | ] | | хснм | [DE+], A | 2 n | | | [DE-], A | | | хснвк | [DE+], [HL+] | 4 n | | | [DE-], [HL-] | | n: For PUSH/POP instructions, it is the register count described at post. For a string instruction, it is the number of iterations. ## 10.3 OP CODE OF EACH INSTRUCTION # (1) Description of OP code symbols r, r 1 Ř R, $R_i$ R, reg 0 RO 0 R1 Ŗ2 0 1 RЗ 0 0 R4 R5 0 R6 1 0 1 R7 0 1 1 R8 R9 0 0 R10 0 R11 R12 1 R13 1 1 R14 1 1 | r2 | | |----|-----| | C. | reg | | 0 | С | | 1 | В | R R R reg-pair 1 r n 1 R15 | Г | οl | | | | |---|----|----|----|----------| | Г | Q, | Q, | Q. | reg-pair | | Γ | 0 | 0 | 0 | R P O | | | 0 | 0 | 1 | RP4 | | | 0 | 1 | 0 | RP1 | | | 0 | 1 | 1 | RP5 | | | 1 | 0 | 0 | RP2 | | l | ı | 0 | 1 | RP6 | | | ı | 1 | 0 | RP3 | | L | ι | 1 | 1 | RP7 | rp2 | S, | S. | reg-pair | |----|----|----------| | 0 | 0 | V P | | 0 | 1 | UP | | 1 | 0 | DE | | 1 | 1 | HL | Βn : Immediate data for bit Nn : Immediate data for n Data 8-bit immediate data corresponding to byte Low/High Byte : 16-bit immediate data corresponding to word Saddr-offset : Low-order 8 bits offset data of 16-bit address corresponding to saddr Sfr-offset : Low-order 8 bits data of 16-bit address of special function register (sfr) Low/High offset: 8/16 bit offset data at base mode/index mode memory addressing Low/High Addr.: 16-bit immediate data corresponding to addr16 jdisp : Signed two's complement data (8 bits) of relative address distance with start address and branch destination address of next instruction fa : Low-order ll bits of immediate data corresponding to addrll ta : Low-order 5 bits of immediate data corresponding to addr5 x 1/2 Post Byte : 8-bit data which specifies reg-pair which performs stack manipulation Each reg-pair is assigned to a bit and is specified by its contents (0/1). (See the figure below.) | | Do not perform stack memory save/restore operation | |---|----------------------------------------------------| | 1 | Perform stack memory save/restore operation | <sup>\*:</sup> Becomes RP5 (UP) for PUSH/POP instruction and PSW for PUSHU/POPU instruction. - NOTE 1: When the source and destination at the MOV r or rl and ADD saddr or saddr, etc. operand field are both registers or both are saddr, saddrp, the code becomes: - . When the source and destination are both registers, the destination code comes first and the source code comes last. (This also applies to register pairs.) ### Example . When the source and destination are both saddr, saddrp, the first I byte data is the offset data which specifies the source and the last I byte data is the offset data which specifies the destination. 2: When a special function register (SFR) mapped to FF00H to FF1FH was described as the sfr, sfrp operands, short direct addressing is used instead of SFR addressing and the generated OP code becomes the OP code of the saddr, saddrp instruction. #### Examples AND A, P5 In this case, since the AND A, P5 instruction uses short direct addressing, the OP code is shorter than for SFR addressing. (2) OP code of each memory addressing mode The code of the mod and mem parts of the OP code field corresponding to the contents described at mem of the operand field is shown below. | bom | 1 0110 | 1 0111 | 0 0110 | 0 1010 | |-------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------| | mem | Register<br>Indirect<br>Mode | Base Index<br>Mode | Base Mode | Index Mode | | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>1 0 0<br>1 1 1<br>1 1 0 | [DE+] * [HL+] * [DE-] * [HL-] * [DE] * [HL] * [VP] | [DE+A]<br>[HL+A]<br>[DE+B]<br>[HL+B]<br>[VP+DE]<br>[VP+HL] | [DE+byte]<br>[SP+byte]<br>[HL+byte]<br>[UP+byte]<br>[VP+byte]<br>-<br>- | word [DE] word [A] word [HL] word [B] | Remarks 1: For a MOV instruction, when the register indirect mode marked with an asterisk is described at mem, it becomes a dedicated 1 byte instruction. When base mode/index mode is described at mem, 8-bit/16-bit offset data corresponding to byte/word is added, starting from byte 3. | Instruc- | | | | | | OP Code | | |---------------------------|---------------|-----------------|------|------|------------------------------------------------|-------------------|------------------| | tion | Mne-<br>monic | Operand | | | В1 | В2 | в3 | | | | | | | В4 | в5 | | | 8-bit<br>data<br>transfer | MOV | r1,<br>#byte | 1 0 | 1 1 | 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | + Data + | | | instruc-<br>tion | | saddr,<br>#byte | 0 0 | 1 1 | 1010 | + Saddr-offset + | + Data + | | | | sfr,<br>#byte | 0 0 | 1 0 | 1011 | + Sfr-offset → | + Data + | | | | r, r1 | 0 0 | 1 0 | 0 1 0 0 | R3R2R1R0 0 R2R1R0 | | | | | A, r1 | 1 1 | 0 1 | 0 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | | | | | | A, saddr | 0 0 | 1 0 | 0000 | + Saddr-offset + | | | | | saddr, A | 0 0 | 1 0 | 0010 | + Saddr-offset + | | | ] | | saddr,<br>saddr | 0 0 | 1 1 | 1 0 0 0 | + Saddr-offset + | + Saddr-offset + | | | | A, sfr | 0 0 | 0 1 | 0000 | + Sfr-offset + | | | | | sfr, A | 0 0 | 0 1 | 0 0 1 0 | + Sfr-offset + | | | | | A, mem * | 0 1 | 0 1 | 1 mem | | | | | | | 0 0 | 0 | mod | 0 mem 0000 | + Low Offset + | | | | | + Hi | gh ( | Offset + | | | | | | mem, A * | 0 1 | 0 1 | 0 mem | | | | | | | 0 0 | 0 | mod | 1 mem 0000 | + Low Offset + | | | ļ | | + Hi | gh ( | offset → | | | | | | A,<br>[saddrp] | 0 0 | 0 1 | 1000 | + Saddr-offset + | | <sup>\*:</sup> When [DE], [HL], [DE+], [DE-], [HL+], or [HL-] is described at mem, it becomes this 1 byte code. (cont'd) | | | | | | OP Code | | |---------------------------|---------------|-----------------|-----------|------------------------------------------------|-------------------|------------------| | Instruc- | Mne-<br>monic | Operand | в1 | | в2 | в3 | | Group | | | в4 | | 95 | | | 8-bit<br>data<br>transfer | MOV | [saddrp] | 0001 | 1001 | + Saddr-offset → | | | instruc- | | A,<br>!addr16 | 0000 | 1001 | 1111 0000 | + Low Addr. + | | (cont'd) | | .addr (o | + High A | ddr. → | | | | ! | | !addr16, | 0000 | 1 0 0 1 | 1 1 1 1 0 0 0 1 | + Low Addr. + | | | | A | + High A | ddr. → | | | | | | PSWL,<br>#byte | 0010 | 1011 | 1111 1110 | + Data + | | | | PSWH,<br>#byte | 0010 | 1011 | 11111111 | + Data + | | | | PSWL, A | 0001 | 0 0 1 0 | 1111 1110 | | | | 1 | PSWH, A | 0 0 0 1 | 0 0 1 0 | 1111 1111 | | | | | A, PSWL | 0 0 0 1 | 0 0 0 0 | 1111 1110 | | | | | A, PSWH | 0001 | 0000 | 1111 1111 | | | | хсн | A, r1 | 1 1 0 1 | 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | | | | | | r, r1 | 0 0 1 0 | 0 1 0 1 | R3R2R1R0 0 R2R1R0 | | | | | A, mem | 0 0 0 | mod | 0 mem 0100 | + Low Offset + | | | | | + High Of | fset → | | | | 1 | | A, saddr | 0 0 1 0 | 0 0 0 1 | + Saddr-offset + | | | | | A, sfr | 0 0 0 0 | 0 0 0 1 | 0010 0001 | + Sfr-offset + | | | | A,<br>[saddrp] | | 0 0 1 1 | + Saddr-offset + | | | | | saddr,<br>saddr | 0 0 1 1 | 1 0 0 1 | + Saddr-offset + | + Saddr-offset + | (cont'd) | Instruc- | | | OP Code | | | |----------------------------|---------------|-------------------|--------------------------------------------------------------------|---------------------|---| | tion<br>Group | Mne-<br>monic | Operand | B1 B2 | В3 | | | | | | в4 в5 | | | | 16-bit<br>data<br>transfer | MOVW | rp1,<br>#word | 0 1 1 0 0 Q <sub>2</sub> Q <sub>1</sub> Q <sub>0</sub> + Low Byte | → + High Byte | + | | instruc- | | saddrp,<br>#word | 0 0 0 0 1 1 0 0 + Saddr-offs | et → + Low Byte | + | | | | | + High Byte + | | | | | | sfrp,<br>#word | 0 0 0 0 1 0 1 1 + Sfr-offse | t → ← Low Byte | + | | | | ***** | + High Byte + | | | | | | rp, rp1 | 0 0 1 0 0 1 0 0 P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> 0 1 Q | 22Q1Q0 | | | | | AX,<br>saddrp | 0 0 0 1 1 1 0 0 + Saddr-offs | et → | | | | | saddrp,<br>AX | 0 0 0 1 1 0 1 0 + Saddr-offs | et + | | | | | saddrp,<br>saddrp | 0 0 1 1 1 1 0 0 + Saddr-offs | et + + Saddr-offset | + | | 1 | | AX, sfrp | 0 0 0 1 0 0 0 1 + Sfr-offse | t + | | | | | sfrp, AX | 0 0 0 1 0 0 1 1 + Sfr-offse | t + | | | | | rp1,<br>laddr16 | 0 0 0 0 1 0 0 1 1 0 0 0 0 Q | 2Q1Q0 + Low Addr. | + | | | | l add: 10 | + High Addr. + | | | | | | !addr16, | 0000 1001 1001 00 | 2Q1Q0 + Low Addr. | + | | | | rp1 | + High Addr. + | | | | | XCHW | AX,<br>saddrp | 0 0 0 1 1 0 1 1 + Saddr-offs | et → | | | | | AX, sfrp | 0000 0001 0001 10 | 1 1 + Sfr-offset | + | | | | saddrp,<br>saddrp | 0 0 1 0 1 0 1 0 + Saddr-offs | et + + Saddr-offset | + | | | | rp, rp1 | 0 0 1 0 0 1 0 1 P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> 0 1 Q | 2 Q1 Q0 | | (cont'd) | | | | | OP Code | | |------------------------------------|---------------|-----------------|-----------------|-------------------|------------------| | tion | Mne-<br>monic | Operand | в1 | в2 | в3 | | Group | | | В4 | в5 | | | 8-bit | ADD | A, #byte | 1010 1000 | + Data + | | | opera-<br>tion<br>instruc-<br>tion | | saddr,<br>#byte | 0110 1000 | + Saddr-offset + | + Data + | | CION | İ | sfr,<br>#byte | 0000 0001 | 0110 1000 | + Sfr-offset → | | | | | + Data + | | | | İ | | r, r1 | 1000 1000 | R3R2R1R0 0 R2R1R0 | | | | | A, saddr | 1001 1000 | + Saddr-offset + | | | | | A, sfr | 0000 0001 | 1001 1000 | + Sfr-offset → | | | | saddr,<br>saddr | 0 1 1 1 1 0 0 0 | + Saddr-offset + | + Saddr-offset + | | | | A, mem | 0 0 0 mod | 0 mem 1000 | + Low Offset + | | | - | | + High Offset + | | | | | | mem, A | Dom 000 | 1 mem 1000 | + Low Offset + | | | | | + High Offset → | | | | [ | ADDC | A, #byte | 1010 1001 | + Data + | | | | | saddr,<br>#byte | 0 1 1 0 1 0 0 1 | + Saddr-offset + | + Data + | | | | sfr, | 0000 0001 | 0 1 1 0 1 0 0 1 | + Sfr-offset + | | | - | #byte | + Data → | | | | | | r, r1 | 1000 1001 | R3R2R1R0 0 R2R1R0 | | | | | A, saddr | 1001 1001 | + Saddr-offset + | | | | | A, sfr | 0000 0001 | 1001 1001 | + Sfr-offset + | | | | saddr,<br>saddr | 0 1 1 1 1 0 0 1 | + Saddr-offset → | + Saddr-offset + | (cont'd) | Instruc- | Mne- | | | OP Code | | |------------------|-------|-----------------|-----------------|------------------------------------------------------------------------------------------------------------|------------------| | tion<br>Group | monic | Operand | В1 | в2 | в3 | | | | <u></u> | B4 | В5 | | | 8-bit<br>opera- | ADDC | A, mem | 0 0 0 mod | 0 mem 1001 | + Low Offset + | | tion<br>instruc- | | | + High Offset → | | , | | tion (cont'd) | ĺ | mem, A | 0 0 0 mod | 1 mem 1001 | + Low Offset + | | | | | + High Offset → | | | | 1 | SUB | A, #byte | 1010 1010 | + Data + | | | | | saddr,<br>#byte | 0 1 1 0 1 0 1 0 | + Saddr-offset + | + Data → | | | | sfr,<br>#byte | 0000 0001 | 0 1 1 0 1 0 1 0 | + Sfr-offset + | | | | 12700 | + Data + | | | | | | r, r1 | 1000 1010 | R3R2R1R0 0 R2R1R0 | | | | | A, saddr | 1001 1010 | + Saddr-offset + | | | | | A, sfr | 00000001 | 1001 1010 | + Sfr-offset + | | | | saddr,<br>saddr | 0 1 1 1 1 0 1 0 | + Saddr-offset + | + Saddr-offset + | | | | A, mem | 0 0 0 mod | 0 mem 1010 | + Low Offset + | | | | _ | + High Offset + | | | | | | mem, A | 0 0 0 mode | 1 mem 1010 | + Low Offset + | | | | | + High Offset + | | | | | SUBC | A, #byte | 1010 1011 | + Data + | | | | | saddr,<br>#byte | 0110 1011 | + Saddr-offset → | + Data → | | | | sfr,<br>#byte | 0000 0001 | 0110 1011 | + Sfr-offset + | | | | | + Data + | | | | | | r, r1 | 1000 1011 | R <sub>3</sub> R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> 0 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | | | | | | | | be continued) | (cont'd) | | | | | OP Code | | |----------------------------|---------------|-----------------|-----------------|-------------------|------------------| | Instruc- | Mne-<br>monic | Operand | В1 | в2 | В3 | | Group | | | в4 | в5 | | | 8-bit | SUBC | A, saddr | 1001 1011 | + Saddr-offset → | | | opera-<br>tion<br>instruc- | | A, sfr | 0000 0001 | 1001 1011 | + Sfr-offset + | | tion<br>(cont'd) | | saddr,<br>saddr | 0 1 1 1 1 0 1 1 | + Saddr-offset + | + Saddr-offset + | | | | A, mem | | 0 mem 1011 | + Low Offset + | | | | | + High Offset + | | | | | | mem, A | 0 0 0 mod | 1 mem 101.1 | + Low Offset + | | | | | + High Offset + | | | | | AND | A, #byte | 1010 1100 | + Data + | | | | | saddr,<br>#byte | 0 1 1 0 1 1 0 0 | + Saddr-offset + | + Data → | | | | sfr,<br>#byte | 0000 0001 | 0110 1100 | + Sfr-offset + | | | | #byce | + Data → | | | | | | r, r1 | 1000 1100 | R3R2R1R0 0 R2R1R0 | | | | l | A, saddr | 1001 1100 | + Saddr-offset + | | | 1 | | A, sfr | 0000 0001 | 1001 1100 | + Sfr-offset + | | | | saddr,<br>saddr | 0 1 1 1 1 1 0 0 | + Saddr-offset + | + Saddr-offset + | | | | A, mem | Dom 000 | 0 mem 1 1 0 0 | + Low Offset + | | | | | + High Offset → | | | | | | mem, A | Dom 0 0 0 | 1 mem 1100 | + Low Offset + | | - | | <u> </u> | + High Offset + | | <u> </u> | (cont'd) | Instruc- | | | | OP Code | | |--------------------------|---------------|-----------------|-----------------|------------------------|------------------| | tion<br>Group | Mne-<br>monic | Operand | В1 | в2 | В3 | | | | | B4 | в5 | | | 8-bit<br>opera- | OR | A, #byte | 1010 1110 | + Data + | | | tion<br>instruc-<br>tion | | saddr,<br>#byte | 0110 1110 | + Saddr-offset → | + Data → | | (cont'd) | | sfr,<br>#byte | 0000 0001 | 0110 1110 | + Sfr-offset → | | , | | , | + Data → | | | | | | r, r1 | 1000 1110 | R3 R2 R1 R0 0 R2 R1 R0 | | | | | A, saddr | 1001 1110 | + Saddr-offset + | | | | [ | A, sfr | 0000 0001 | 1001 1110 | + Sfr-offset + | | | | saddr,<br>saddr | 0 1 1 1 1 1 1 0 | + Saddr-offset + | + Saddr-offset + | | | | A, mem | | 0 mem 1110 | + Low Offset + | | | | | + High Offset → | | | | | | mem, A | Dom 000 | 1 mem 1110 | + Low Offset + | | | | | + High Offset → | | | | | XOR | A, #byte | 1010 1101 | + Data → | | | | | saddr,<br>#byte | 0110 1101 | + Saddr-offset → | + Data + | | | | sfr,<br>#byte | 0000 0001 | 0110 1101 | + Sfr-offset + | | | | # <b>2</b> y ce | + Data + | | | | | | r, r1 | 1000 1101 | R3R2R1R0 0 R2R1R0 | | | | | A, saddr | 1001 1101 | + Saddr-offset → | | | | | A, sfr | 0000 0001 | 1001 1101 | + Sfr-offset + | | | | saddr,<br>saddr | 0111 1101 | + Saddr-offset → | + Saddr-offset → | (cont'd) | | | | | OP Code | | |--------------------------|---------------|-----------------|-----------------|-------------------|------------------| | Instruc- | Mne-<br>monic | Operand | в1 | B2 | в3 | | Group | | | В4 | в5 | | | 8-bit<br>opera- | XOR | A, mem | 000 mod | 0 mem 1101 | + Low Offset + | | tion<br>instruc- | İ | | + High Offset → | | | | tion (cont'd) | | mem, A | 0 0 0 mod | 1 mem 1 1 0 1 | + Low Offset + | | , , , , , | | | + High Offset + | | | | | CMP | A, #byte | 1010 1111 | + Data + | | | ! | | saddr,<br>#byte | 0110 1111 | + Saddr-offset + | + Data + | | | | sfr,<br>#byte | 0000 0001 | 0 1 1 0 1 1 1 1 | + Sfr-offset + | | | | # <i>D</i> усс | + Data + | | | | | | r, r1 | 1000 1111 | R3R2R1R0 0 R2R1R0 | | | | | A, saddr | 1001 1111 | + Saddr-offset + | | | | | A, sfr | 0000 0001 | 1001 1111 | + Sfr-offset + | | | | saddr,<br>saddr | 0 1 1 1 1 1 1 1 | + Saddr-offset + | + Saddr-offset + | | | | A, mem | 0 0 0 mod. | 0 mem 1 1 1 1 | + Low Offset → | | | 1 | | + High Offset → | | | | | | mem, A | | 1 mem 1 1 1 1 | + Low Offset + | | | | | + High Offset → | | | | 16-bit<br>opera-<br>tion | ADDW | AX,<br>#word | 0010 1101 | + Low Byte + | + High Byte → | | instruc- | | saddrp, | 0000 1101 | + Saddr-offset + | + Low Byte + | | | | | + High Offset → | 2.20. | | | | | sfrp, | 0000 0001 | 0 0 0 0 1 1 0 1 | + Sfr-offset + | | | | | + Low Byte + | + High Byte + | | (cont'd) | Instruc- | | | OP Code | | |--------------------------|---------------|-------------------|------------------------------------------------------------------------------------------------|--------------------| | tion<br>Group | Mne-<br>monic | Operand | B1 B2 | в3 | | | | | B4 B5 | | | 16-bit<br>opera- | ADDW | rp, rp1 | 1 0 0 0 1 0 0 0 P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> 0 1 Q <sub>2</sub> Q <sub>1</sub> | Qο | | tion<br>instruc-<br>tion | | AX,<br>saddrp | 0 0 0 1 1 1 0 1 + Saddr-offset | + | | (cont'd) | | AX, sfrp | 0000 0001 0001 110 | 1 + Sfr-offset + | | | | saddrp,<br>saddrp | 0 0 1 1 1 1 0 1 + Saddr-offset | + + Saddr-offset + | | | SUBW | AX,<br>#word | 0 0 1 0 1 1 1 0 + Low Byte | + + High Byte + | | | | saddrp,<br>#word | 0 0 0 0 1 1 1 0 + Saddr-offset | + + Low Byte + | | | | | + High Byte + | | | | | sfrp,<br>#word | 0 0 0 0 0 0 0 1 0 0 0 0 1 1 1 | 0 + Sfr-offset + | | | | | + Low Byte → + High Byte | + | | | | rp, rp1 | 1 0 0 0 1 0 1 0 P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> 0 1 Q <sub>2</sub> Q <sub>1</sub> | Qu | | | | AX,<br>saddrp | 0 0 0 1 1 1 1 0 + Saddr-offset | + | | İ | | AX, sfrp | 0000 0001 0001 111 | 0 + Sfr-offset + | | | | saddrp,<br>saddrp | 0 0 1 1 1 1 1 0 + Saddr-offset | → + Saddr-offset → | | | CMPW | AX,<br>#word | 0 0 1 0 1 1 1 1 + Low Byte | → + High Byte → | | | | saddrp,<br>#word | 0 0 0 0 1 1 1 1 + Saddr-offset | + Low Byte + | | | | | + High Byte + | | | | | sfrp,<br>#word | 0000 000 1 0000 111 | 1 + Sfr-offset + | | | | | ← Low Byte → + High Byte | + | | | | rp, rp1 | 1000 1111 P2P1P00 1 Q2Q1 | 20 | (cont'd) | | | | | _ | _ | | | | | _ | | | 0 | P | Co | de | | | | | | | | | | | | |---------------------|---------------|-------------------|-----|---|---|---|---|---|----|----------------|---|-----|------|-------|-----|-----|----------------|----------------|----------------|---|-----|-----|-----|-----|-----|-----|----------| | tion | Mne-<br>monic | Operand | | _ | | В | 1 | | | | | | | | в2 | | | | | | | | в3 | | _ | _ | | | Group | | | В4 | | | | | | | | | в5 | | | | | | | | | | | | | | | | | 16-bit<br>opera- | CMPW | AX,<br>saddrp | 0 0 | ) | 0 | 1 | 1 | 1 | 1 | 1 | + | S | ađ | dr | -0 | ff | se | t | + } | | | _ | | | | | | | tion<br>instruc- | | AX,<br>sfrp | 0 ( | ) | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | 1 | 1 | 1 | 1 | + | Sf | r- | of | fs | et | _ | ٠ | | (cont'd) | | saddrp,<br>saddrp | 0 ( | 0 | 1 | 1 | 1 | 1 | 1 | † | + | s | ad | dr | | ££ | se | t | <b>→</b> | + | Sac | ddr | ~-o | ff | set | ŧ - | ٠ | | Multiply<br>/divide | MULU | r1 | 0 ( | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | 1 | R <sub>2</sub> | R <sub>1</sub> | R <sub>0</sub> | _ | | | _ | | | _ | _ | | ) · | DIVUW | r1 | | | | | | _ | | | 0 | 0 | 0 | 1 | | 1 | R <sub>2</sub> | R | R <sub>0</sub> | | | | | _ | | | | | 11011 | MULUW | rp1 | L | | | | | | | | 0 | 0 | 1 | C | · | 1 | Q2 | Qı | Q٥ | | | | | _ | _ | | ╝ | | | DIVUX | rp1 | | , | | | | _ | Ļ | | 1 | 1 | 1 | 0 | _ | 1 | Q2 | Qı | Q٥ | | | | | | | | | | Incre- | INC | r1 | 1 | 1 | 0 | 0 | 0 | R | 2Ř | R <sub>0</sub> | L | | | | _ | | | | | | | | | _ | | | | | decre- | | saddr | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | + | s | ad | ldı | | off | se | ŧ | + | _ | | | _ | _ | | | | | instruc- | DEC | r1 | 1_ | 1 | 0 | 0 | 1 | R | 2R | R <sub>0</sub> | L | | _ | _ | | | | | | L | | | | | | | | | 21011 | | saddr | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | ŀ | · s | ad | lđi | :-: | off | se | et<br>— | + | | | | | _ | | _ | | | | INCW | rp2 | ٥ | 1 | 0 | 0 | 0 | 1 | s | ı So | L | | | | _ | _ | | | | L | | | | _ | | | | | | | saddrp | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | _ | _ | 1 | 0 | 0 | 0 | + | Şa | dd: | r-( | ff | se | t | <u>+</u> | | | DECW | rp2 | 0 | 1 | 0 | 0 | 1 | 1 | s | 1 S 0 | | | | | _ | _ | | | | | | | _ | | | _ | | | | | saddrp | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | _ | 1 | 0 | 0 | 1 | + | Sa | dd: | r-( | off | se | t | <u>→</u> | | Shift/<br>rotate | ROR | r1, n | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | N | 121 | 1 | Ŋ | R | 2R | R <sub>0</sub> | L | | | | | | | _ | | instruc- | ROL | r1, n | | | | | 0 | 0 | 0 | 1 | 0 | 1 | 1 15 | 121 | ¥ 1 | N | R | 2 R | 1 R0 | L | | _ | _ | _ | | | | | CION | RORC | r1, n | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 121 | 1 | N | R | 2R | 1 R 0 | L | | | | _ | | _ | _ | | | ROLC | r1, n | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 121 | N 1 | N | ) R | 2R | ıRo | L | | _ | | _ | | _ | | | | SHR | rt, n | | | | | 0 | 0 | 0 | 0 | 1 | ( | 1 | 121 | 1 | N | 0R | 2R | 1 R0 | L | | | _ | | | _ | _ | | | SHL | r1, n | | | | | 0 | 0 | 0 | 1 | 1 | | 1 | N 2 l | ¥ 1 | N | 0R | 2R | 1R0 | | | | | | | _ | | (cont'd) | | | | | | | | _ | _ | | | | | | | | | |-----------------------------------------|-------|----------------------|-----|---|---|---|---|---|---|---|---|---|------|-----|----------------------------------------------|------------------| | Instruc- | Mne- | | L | | | | | _ | | _ | | 0 | PC | bo: | e | | | tion<br>Group | monic | Operand | | | В | 1 | | | | L | | | В | 2 | | в3 | | | | | | | В | 4 | | | | | | | В | 5 | | | | Shift/<br>rotate | SHRW | rp1, n | 0 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | N | 2N1 | N | 0Q2Q1Q0 | | | instruc- | SHLW | rp1, n | 0 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | N | 2N 1 | N | 0Q2Q1Q0 | | | | ROR4 | [rp1] | 0 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | Q2Q1Q0 | | | <u></u> | ROL4 | [rp1] | 0 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | Q2Q1Q0 | | | BCD ad-<br>justment<br>instruc-<br>tion | ADJ4 | | 0 0 | 0 | O | 1 | 0 | 0 | 0 | | | | | | _ | | | Bit<br>manipu-<br>lation<br>instruc- | MOV1 | CY,<br>saddr.<br>bit | 0 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + Saddr-offset + | | tion | | CY,<br>sfr.bit | | | | 1 | 0 | 0 | 0 | | | | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + Sfr-offset + | | | | CY,<br>A.bit | | | | 0 | 0 | 1 | 1 | | | | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | CY,<br>X.bit | | | | 0 | 0 | 1 | 1 | | | | | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | CY,<br>PSWH.bit | | | | 0 | 0 | 1 | 0 | | | | | 1 | B2 B1 B0 | | | | | CY,<br>PSWL.bit | | | | 0 | 0 | 1 | 0 | | | | | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | saddr.<br>bit, CY | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + Saddr-offset + | | | | sfr.bit,<br>CY | | | | 1 | 0 | 0 | 0 | | | | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + Sfr-offset → | | | | A.bit,<br>CY | | | | 0 | 0 | 1 | 1 | | | | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | X.bit,<br>CY | | | | 0 | 0 | 1 | 1 | | | | | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | (cont'd) | Instruc- | | | | | | | | | | | | | O | P | ode | e | | | | | | | | |------------------------------|---------------|-----------------------|---|---|---|---|---|---|---|---|---|---|---|---|-----|------------------|------------------|---|------|------|-------|----|----------| | tion | Mne-<br>monic | Operand | | | | В | 1 | | | | | | | 1 | 32 | | | | | вЗ | 3 | | | | | | | | | | В | 4 | | | | | | | 1 | 35 | | | | | | | | | | Bit<br>manipu-<br>lation | MOV1 | PSWH.<br>bit, CY | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | B <sub>2</sub> B | 1 Bo | | | | | | | | instruc-<br>tion<br>(cont'd) | | PSWL.<br>bit, CY | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | B <sub>2</sub> B | 1 Bo | | | | • | | | | (cont u) | AND1 | CY,<br>saddr.<br>bit | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | B <sub>2</sub> B | 1 B0 | + | Sado | ir-c | offse | ŧ | + | | | | CY,/<br>saddr.<br>bit | | | | | | | | | 0 | 0 | 1 | 1 | 0 | B <sub>2</sub> B | 1 Bo | + | Sadó | ir-c | offse | et | + | | | | CY, sfr.<br>bit | | | | | | | | | 0 | 0 | 1 | 0 | 1 | B2B | 1 B <sub>0</sub> | + | Sfr | ~of | fset | : | <b>→</b> | | | | CY,/<br>sfr.bit | | | | | | | | | 0 | 0 | 1 | 1 | 1 | B <sub>2</sub> B | 1 B0 | + | Sfr | -of | fset | : | + | | | | CY,<br>A.bit | | | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | B <sub>2</sub> B | 1 Bo | | | | | | | | | | CY,/<br>A.bit | | | | | | | | | 0 | 0 | 1 | 1 | 1 | B <sub>2</sub> B | 1 B0 | | | | | | | | | | CY,<br>X.bit | | | | | | | | | 0 | 0 | 1 | 0 | 0 | B <sub>2</sub> B | 1 B0 | | | | | | | | | | CY,/<br>X.bit | | | | | | | | | 0 | 0 | 1 | 1 | 0 | B <sub>2</sub> B | 1 Bo | | | | | | | | | | CY,<br>PSWH.bit | | | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | B <sub>2</sub> B | 1B0 | | | | | | | | | | CY,/<br>PSWH.bit | | | | | | | | | 0 | 0 | 1 | 1 | 1 | B <sub>2</sub> B | 1B0 | | | | | | | | | | CY,<br>PSWL.bit | | | | | | | L | | 0 | 0 | 1 | 0 | 0 | B <sub>2</sub> B | 1B0 | | | | | | | | | | CY,/<br>PSWL.bit | | | | | _ | | | | 0 | 0 | 1 | 1 | 0 | B <sub>2</sub> B | 1B0 | | | | | | | (cont'd) | Instruc- | | | | | | | | | | | | | | - | OP | C | ođ | e | | | | | | _ | | |------------------------------|---------------|-----------------|---|---|---|---|---|---|-----|---|----|---|----|----|-----|-----|-----|----------------------------------------------|---|-----|-----|-----|------|---|---| | tion | Mne-<br>monic | Operand | | | | E | 1 | | | | | | | | | В | 2 | | | | | вз | | | _ | | | | | | | | E | 4 | | | | | | | | | В | 5 | | | | | | | | | | Bit<br>manipu-<br>lation | XOR1 | CY,<br>A.bit | 0 | 0 | 0 | 0 | 0 | C | ) 1 | 1 | 1 | 0 | 1 | | 1 | 0 | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | | instruc-<br>tion<br>(cont'd) | | CY,<br>X.bit | | | | | 0 | C | 1 | | 1 | | | | | | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | | , , , , | | CY,<br>PSWH.bit | | | | | 0 | 0 | 1 | | 0 | | | | | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | | | | CY,<br>PSWL.bit | | | | | 0 | 0 | 1 | | 0 | | | , | | | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | | | SET1 | saddr.<br>bit | 1 | 0 | 1 | 1 | 0 | В | 28 | 1 | Во | + | s | a | dd | r-0 | of | fset + | | | | | | | | | | | sfr.bit | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 1 | 0 | ( | ) | 0 | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + | S | fr- | -of | fset | : | + | | | | A.bit | | | | | 0 | 0 | 1 | | 1 | | | | _ | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | | | | X.bit | | | | | 0 | 0 | 1 | | 1 | | | | | | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | | | | PSWH.bit | | | | | 0 | 0 | 1 | | 0 | | | | | | 1 | B2B1B0 | | | | | | | | | | | PSWL.bit | | | | | 0 | 0 | 1 | | 0 | | | , | | | 0 | B2B1B0 | | | _ | | | | _ | | | CLR1 | saddr.<br>bit | 1 | 0 | 1 | 0 | 0 | В | 2B | 1 | Вο | + | s | ac | id: | r-0 | ofi | fset + | | | | | | | | | | | sfr.bit | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 1 | 0 | 0 | ) | 1 | 1 | B2B1B0 | + | Si | Ēr- | of | fset | | + | | | | A.bit | | | | | 0 | 0 | 1 | | 1 | | | | | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | | | | X.bit | | | | | 0 | 0 | 1 | | 1 | | | | | | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | | | | PSWH.bit | | | | | 0 | 0 | 1 | | 0 | | | | | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | | | | PSWL.bit | | | , | | 0 | 0 | 1 | | 0 | | | | | | 0 | B2B1B0 | | | | | | | | | | NOT1 | saddr.<br>bit | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | 1. | 1 | , | 1 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + | Sac | ldr | -01 | ffse | t | + | | | | sfr.bit | | | | | 1 | 0 | 0 | | 0 | | | | | | 1 | B2B1B0 | + | Sf | r | of | set | | + | | | | A.bit | | - | | | 0 | 0 | 1 | | 1 | | | | | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | | (cont'd) | Instruc- | | | | | | | | | | | OI | P C | ođe | 8 | _ | | | |--------------------------------------|---------------|-----------------------|-----|---|----|-----|---|---|---|---|----|-----|-----|----------------------------------------------|---|--------------|-----| | tion<br>Group | Mne-<br>monic | Operand | | | В1 | | | | | | | В | 2 | | | вЗ | | | | | | | | в4 | | | | | | | В | 5 | | | | | | Bit<br>manipu-<br>lation<br>instruc- | OR1 | CY,<br>saddr.<br>bit | 0 0 | 0 | 0 | 1 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + | Saddr-offset | · + | | tion (cont'd) | | CY,/<br>saddr.<br>bit | | | | | | | 0 | 1 | 0 | 1 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + | Saddr-offset | · + | | | | CY,<br>afr.bit | | | | | | | 0 | 1 | 0 | 0 | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + | Sfr-offset | + | | | | CY,/<br>sfr.bit | | | | | | | 0 | 1 | 0 | 1 | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + | Sfr-offset | + | | | | CY,<br>A.bit | | | | 0 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | CY,/<br>A.bit | | | | | | | 0 | 1 | 0 | 1 | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | CY,<br>X.bit | | | | | | | 0 | 1 | 0 | 0 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | CY,/<br>X.bit | | | | | | | 0 | 1 | 0 | 1 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | CY,<br>PSWH.bit | | | | 0 0 | 1 | 0 | ٥ | 1 | 0 | 0 | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | | CY,/<br>PSWH.bit | | | | | | | 0 | 1 | 0 | 1 | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | - | | | | | CY,<br>PSWL.bit | | | | | | | ٥ | 1 | 0 | 0 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | - | CY,/<br>PSWL.bit | | | | | | | 0 | 1 | 0 | 1 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | | | | | | XOR1 | CY,<br>saddr.<br>bit | 0 0 | 0 | 0 | 1 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + | Saddr-offset | + | | | | CY,<br>sfr.bit | | | | 1 0 | 0 | 0 | | | | | 1 | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | + | Sfr-offset | + | (cont'd) | Timetruction Group | | | | - | _ | | | _ | _ | | | | _ | _ | _ | _ | _ | | - | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------|-----|---|----|---|-----|---|-----|---|----------|---|----|----|-----|-----|-----|-----|----------------|-----------------------------|----------|------|-----|-----|----|---|-----------| | B1 | Instruc- | Mne- | - | L | | _ | _ | | _ | | | _ | _ | | _ | OP | , | :od | e | _ | | _ | | | | | | | | Bit manipulation instruction (cont'd) SET1 CY | | F | Operand | L | | _ | | B1 | | | _ | | L | | | | E | 32 | | | | 1 | | 1 | 33 | | | | | Manipulation instruction (cont'd) PSWH.bit 0 0 1 0 1 B2B1B0 | | | | | | | 1 | 94 | | | | | | | | | E | 15 | | | | | | | | | | | | Lation instruction | 1 | NOT 1 | X.bit | 0 | 0 | 0 | 0 | 0 | | 0 | t | 1 | 0 | 1 | 1 | 1 | 1 | 0 | E | 2 E | 1B0 | ī | | | | | | | | tion (cont'd) PSWL.bit | lation | | PSWH.bit | | | | | 0 | | 0 | 1 | o | | _ | | | | 1 | B | 2 B | 1B0 | T | | | | | | | | SET1 | tion | | PSWL.bit | | | Γ | | 0 | ( | 0 | 1 | o | Γ | _ | | Γ | | 0 | В | 2 B | 1B0 | $\top$ | | | | | | _ | | Call/ return instruction CALL [addr16] 0 0 1 0 1 0 0 0 + Low Addr. + + High Addr. + CALLF [addr11] 1 0 0 1 0 + fa + + CALLF [addr5] 1 1 1 1 + ta + + CALL [addr5] 1 1 1 1 + ta + + CALL [rp1] 0 0 0 0 0 0 1 0 1 0 1 1 1 1 1 2 2 2 1 2 0 BRK | (cone a) | SET1 | CY | 0 | 1 | 0 | 0 | 0 | ( | 0 | ) | 1 | | | | _ | _ | _ | | | | 1 | | _ | | _ | | _ | | Call/return instruction CALL | | CLR1 | CY | Г | | | | 0 | ( | ) ( | ) | 0 | | | _ | | | _ | | | | T | | | | _ | | | | Teturn instruction CALLF [addr11 | | NOT1 | CY | | | | | 0 | ( | ) 1 | ı | 0 | | _ | _ | | | | | | | <u> </u> | - | _ | | | _ | | | Instruction CALLF [addr11 1 0 0 1 0 + fa | ſ | CALL | !addr16 | 0 | 0 | 1 | 0 | 1 | ( | 0 | ) | 0 | + | | L | w | A | dd | r. | | + | + | High | 1 P | dđ | r. | _ | <b>→</b> | | CALL rp1 | instruc- | CALLF | laddr11 | 1 | 0 | 0 | 1 | 0 | • | + | | | 1 | fa | | _ | _ | | | | + | T | | _ | | | - | _ | | [rp1] | £10n | CALLT | [addr5] | 1 | 1 | 1 | + | | t | a | | + | | | | | | | | | - | T | | _ | | | | | | BRK | | CALL | rp1 | 0 | 0 | 0 | 0 | . 0 | 1 | 1 0 | ) | 1 | 0 | 1 | 0 | ) 1 | 1 | 1 | Q | <sub>2</sub> Q | 1 Q0 | T | | | | | _ | | | RET | | | [rp1] | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | Q | <sub>2</sub> Ω | <sub>1</sub> Ω <sub>0</sub> | | | | | • | | | | RETI | | BRK | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | _ | 0 | | | | | | | | | | T | | | _ | | _ | | | Stack operation instruction PUSHU post | | RET | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | 0 | | | | | | | | | | T | | | | | _ | | | PSW 0 1 0 0 1 0 0 1 | | RETI | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | 1 | | | | _ | | | | _ | | Γ | | | | _ | _ | _ | | PSW 0 1 0 0 1 0 0 1 | | PUSH | post | 0 ( | 0 | 1 | 1 | 0 | 1 | 0 | | 1 | + | | Po | st | : ' | By: | te | | + | | | | | | | | | POP post 0 0 1 1 0 1 1 1 + Post Byte + POP post 0 0 1 1 0 1 0 0 + Post Byte + PSW 0 1 0 0 1 0 0 0 POPU post 0 0 1 1 0 1 1 0 + Post Byte + MOVW SP, #word 0 0 0 1 0 1 1 1 1 1 1 1 1 0 0 + Low Byte + High Byte + | tion | | PSW | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | 1 | | | | _ | | | - | | • | | | _ | | | | | | PSW 0 1 0 0 1 0 0 0 POPU post 0 0 1 1 0 1 1 0 + Post Byte + MOVW SP, #word 0 0 0 0 1 0 1 1 1 1 1 1 1 0 0 + Low Byte + | | PUSHU | post | 0 ( | ) | 1 | 1 | 0 | 1 | 1 | | 1 | + | | Po | st | : | Byt | te | - | + | | | _ | | | | | | POPU post 0 0 1 1 0 1 1 0 + Post Byte + MOVW SP, | | POP | post | 0 ( | ) | 1 | 1 | 0 | 1 | 0 | , | 0 | + | • | Po | st | : : | Byt | t.e | _ | + | | | | | | _ | | | MOVW SP, 0 0 0 0 1 0 1 1 1 1 1 1 1 0 0 + Low Byte + High Byte + | | | PSW | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | 0 | | | | | | | | _ | | Γ | | | | _ | | | | #word<br>← High Byte → | | POPU | post | 0 ( | ) | 1 | 1 | 0 | 1 | 1 | | 0 | + | : | Po | st | : 1 | Byt | te | | + | | | | | _ | | ĺ | | ← High Byte → | | MOVW | | 0 ( | ) | 0 | 0 | 1 | 0 | 1 | _ | 1 | 1 | 1 | 1 | 1 | | 1 | 1 | 0 | 0 | + | Low | В | yte | | | <b>→</b> | | SP, AX 0 0 0 1 0 0 1 1 1 1 1 1 1 0 0 | | | #word | + | Н | ig | h | Byt | e | | | <b>,</b> | | | | | _ | | _ | | | | | | | | | | | , , , , , , , , , , , , , , , , , , , , | | | SP, AX | 0 0 | ) | 0 | 1 | 0 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | | 1 | 1 | 0 | 0 | Г | | | | | | $\exists$ | (cont'd) | Instruc- | | | | | OP Code | | |--------------------|---------------|----------|-------|-----------|--------------------------------------------------------|----------------| | tion<br>Group | Mne-<br>monic | Operand | | в1 | в2 | В3 | | Group | | | | В4 | В5 | | | Stack<br>opera- | MOVW | AX, SP | 0 0 0 | 1 0 0 0 1 | 1111 1100 | | | tion<br>instruc- | INCW | SP | 0 0 0 | 0 0 1 0 1 | 1 1 0 0 1 0 0 0 | | | tion<br>(cont'd) | DFCW | SP | 0 0 0 | 0 0 1 0 1 | 1100 1001 | | | Uncondi-<br>tional | BR | !addr16 | 0 0 1 | 0 1100 | ← Low Addr. → | + High Addr. → | | branch<br>instruc- | | rp1 | 0 0 0 | 0 0 1 0 1 | 0 1 0 0 1 Q <sub>2</sub> Q <sub>1</sub> Q <sub>0</sub> | | | tion | | [rp1] | 0 0 0 | 0 0 1 0 1 | 0 1 1 0 1 Q <sub>2</sub> Q <sub>1</sub> Q <sub>0</sub> | | | | | \$addr16 | 0 0 0 | 1 0 1 0 0 | + jdisp → | | | Condi-<br>tional | вс | \$addr16 | 100 | 0 0 0 1 1 | + jdisp + | | | branch<br>instruc- | BL | | | | | | | tion | BNC | \$addr16 | | 0 0 1 0 | + jdisp + | | | | BNL | | | | | | | | вz | \$addr16 | | 0 0 0 1 | + jdisp + | | | | BE | | | | | | | | BNZ | \$addr16 | | 0 0 0 0 | + jdisp + | | | | BNE | | | | | | | | BV | \$addr16 | | 0 1 0 1 | + jdisp + | | | ļ | BPE | | | | | | | | BNV | \$addr16 | | 0 1 0 0 | + jdisp + | | | : | BPO | | | | | | | | BN | \$addr16 | | 0 1 1 1 | + jdisp → | | | | вР | \$addr16 | | 0 1 1 0 | + jdisp + | | | | BGT | \$addr16 | 0 0 0 | 0 0 1 1 1 | 1111 1011 | + jdisp → | (cont'd) | Tastrug | | | | | | | | | | | | | 0 | PC | od | e | _ | _ | _ | | | | |--------------------|---------------|----------------------------|---|---|---|-----|----|---|---|----------------|---|----|-----|-----|----|---|----------------|----|----------|---|--------------|---| | Instruc- | Mne-<br>monic | Operand | | | | E | 11 | | | | | | | E | 32 | | | | | | в3 | | | Group | | | | | | E | 4 | | | | | | | Ē | 35 | | _ | | | | | | | Condi-<br>tional | BGE | \$addr16 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ( | 0 | 0 | 1 | + | jdisp | + | | branch<br>instruc- | BLT | \$addr16 | | | | | | | | | | | | | 1 | | 0 | 0 | 0 | + | jdisp | + | | tion (cont'd) | BLE | \$addr16 | | | | | | | | | | | | | 1 | _ | 0 | 1 | 0 | + | jdisp | + | | (cone a) | вн | \$addr16 | | | | | | | | | | | | | 1 | | 1 | 0 | 1 | + | jdisp | + | | | BNH | \$addr16 | | | | | | | ļ | | | | Ţ | | 1 | _ | 1 | 0 | 0 | + | jđisp | + | | | вт | saddr.<br>bit,<br>\$addr16 | 0 | 1 | 1 | 1 | | В | В | B <sub>0</sub> | + | Sa | ado | dr- | of | f | se | t | <b>+</b> | + | jdisp | + | | | | sfr.bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 3 | B <sub>2</sub> | В | В | + | Sfr-offset | + | | | | şaddr 16 | + | | : | jđi | sp | | | + | | | | | | _ | | | | | | | | | | A.bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | B 2 | Bı | Во | + | jdisp | + | | | | X.bit,<br>\$addr16 | | | | | 0 | 0 | 1 | 1 | | | | | 0 | 1 | 8 2 | Bı | Во | + | jdisp | + | | : | | PSWH.<br>bit,<br>\$addr16 | | | | | 0 | 0 | 1 | 0 | | | | | 1 | 1 | 82 | В | Bo | + | jdisp | + | | | | PSWL.<br>bit,<br>\$addr16 | | | | | 0 | 0 | 1 | 0 | | | | | 0 | I | 3 2 | В | Во | + | jdisp | + | | | BF | saddr. | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 3 2 | Bı | Во | + | Saddr-offset | + | | | | bit,<br>\$addr16 | ₹ | | | jđ | is | P | | + | | | | | | | | | | | | | | | | sfr.bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | I | 32 | В | Bo | + | Sfr-offset | + | | | | Yadar 10 | + | | : | jđi | sp | | | + | | | | | | | | | | | | | | | | A.bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | I | 32 | В | Во | + | jdisp | + | | | | X.bit,<br>\$addr16 | | | | | 0 | 0 | 1 | 1 | | | | | 0 | I | 32 | Bı | Во | + | jdisp | + | (cont'd) | Instruc- | | | | | | | | | | | | | 01 | PC | ode | е | | | | | | |----------------------------------------|---------------|---------------------------|---|---|---|-----|-----|---|---|---|---|---|----|----|-----|---|-------|----------------|---|--------------|----------| | tion | Mne-<br>monic | Operand | Γ | | | В | 1 | | | | | | | В | 2 | | | | | В3 | | | Group | | | Γ | | | В | 4 | | | | | | | В | 5 | | | | Γ | - | | | Condi-<br>tional<br>branch<br>instruc- | BF | PSWH.<br>bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | В | 2 B | B <sub>0</sub> | + | jđisp | + | | tion (cont'd) | | PSWL.<br>bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | В | 2 B | B <sub>0</sub> | + | jdisp | + | | | BTCLR | saddr. | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | В | 2 B 1 | Во | + | saddr-offset | . + | | | | \$addr16 | + | | | jđ | isp | , | | + | | | | | | | | | | | | | | | sfr.bit, | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | В | 2 B | Во | + | Sfr-offset | + | | | | şaddi 10 | + | | | jdi | sp | | | + | | | | | | | | | | | | | | | A.bit,<br>\$addr16 | ٥ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | В | 2 B 3 | Во | + | jdisp | + | | | | X.bit,<br>\$addr16 | | | | | 0 | 0 | 1 | 1 | | | | | 0 | В | 2 B 1 | Во | + | jdisp | + | | | | PSWH.<br>bit,<br>\$addr16 | | | | | 0 | 0 | 1 | 0 | | | | | 1 | В | 2 B 3 | Во | + | jdisp | + | | | | PSWL.<br>bit,<br>\$addr16 | | | | | 0 | 0 | 1 | 0 | | | | | 0 | В | 2 B 3 | B <sub>0</sub> | + | jdisp | + | | | BFSET | saddr.<br>bit, | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | B | 2 B | Во | + | Saddr-offset | . + | | | | \$addr16 | + | | | jđ | is | ? | | + | | | | | | | | | | | | | | | sfr.bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | В | 2 B 1 | Во | + | Sfr-offset | + | | | , | , | + | | : | jdi | sp | | | + | | | | | | | | | | | | | | | A.bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | В | 2 B 3 | Во | + | jdisp | + | | | | X.bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | В | 2 B 1 | Bo | + | jdisp | <b>→</b> | (cont'd) | Instruc- | | | Ţ | | | _ | | | | | | | ( | ΟP | C | ode | 2 | _ | _ | _ | | | | |----------------------------------------|---------------|---------------------------|---|---|---|---|----|---|---|----------------|---|---|----|-----|-----|-----|----------------|----------------|----------------|---|---------|------|---| | tion | Mne-<br>monic | Operand | | | | E | 31 | | | | | | | | В | 2 | _ | | - | | в3 | | | | | | | | | | E | 34 | | | | | | | | В. | 5 | | _ | | | | | | | Condi-<br>tional<br>branch<br>instruc- | BFSET | PSWH.<br>bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | ( | ) | 0 | 1 | В | Bı | Во | + | jdis | p | + | | tion<br>(cont'd) | | PSWL.<br>bit,<br>\$addr16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | C | ) ( | 0 | 0 | В2 | Bı | B <sub>0</sub> | + | jđis | , | + | | | DBNZ | r2,<br>\$addr16 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | C <sub>0</sub> | + | | | j | lis | P | | | + | | | | | | | | saddr,<br>\$addr16 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | + | s | ad | ld | ~-0 | ff | se | t · | + | + | jdisp | , | + | | Context<br>switch- | BRKCS | RBn | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | i | 1 | N <sub>2</sub> | N <sub>1</sub> | N <sub>0</sub> | | | | | | ing<br>instruc-<br>tion | RETCS | !addr16 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | + | 1 | ما | w | Ad | dr | • | | + | + | High Ad | ldr. | + | | String<br>instruc- | | [DE+], A | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | ) | 0 | 0 | 0 | 0 | | | | | | tion | | [DE-], A | | | | | | | | | 0 | 0 | 0 | 1 | | | | | 7 | _ | | | | | | MOVBK | [DE+],<br>[HL+] | | | | | | | | | 0 | 0 | 1 | 0 | | | 1 | | | | | | | | | | [DE-],<br>[HL-] | | | | | | | | | 0 | 0 | 1 | 1 | | | Ţ | | | | | | | | | хснм | [DE+], A | | | | | | | | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | | | | | | | | [DE-], A | | | | | | | | | 0 | 0 | 0 | 1 | | | | | | | | | | | | хснвк | [DE+],<br>[HL+] | | | | | | | | | 0 | 0 | 1 | 0 | | | | | | | | | | | | | [HL-], | | | | | | | | | 0 | 0 | 1 | 1 | | | Ţ | | | | | | | | | CMPME | [DE+], A | | | | | | | | | 0 | 0 | 0 | 0 | ( | ) 1 | 1 ( | 0 | ) | | | | | | | i | [DE-], A | | J | | | | ļ | | $\int$ | 0 | 0 | 0 | 1 | Ċ | ) 1 | ( | 0 | | | | | | (cont'd) | Instruc- | | | | | | | | | | | | | C | ₽ | Со | de | | _ | _ | | | | | | | |----------------------------|---------------|-----------------|---|---|---|-----|----|---|---|---|---|---|---|---|----|-----|--------------|---|---|---|---|-----|---|---|---| | tion<br>Group | Mne-<br>monic | Operand | | | | В | 1 | | | | | | | | В2 | | | _ | | | | вЗ | , | | | | | | | | | | В | 4 | | | | | | | _ | в5 | i | | | | | | | | | | | String<br>instruc-<br>tion | CMP<br>BKE | [HL+] | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | ( | ) | 0 | 1 | 0 | 0 | | | | | | | | (cont'd) | | [DE-], | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | | | | _ | | | | CMP<br>MNE | [DE+], A | Γ | | | | | | | | 0 | 0 | 0 | ( | ) | 0 | 1 | 0 | 1 | | _ | | | | | | | , AND | [DE-], A | | | | | | | | | 0 | 0 | 0 | 1 | ı | | | | _ | | | | | | | | | CMPB<br>KNE | [DE+], | | | | | | | | | 0 | 0 | 1 | C | ) | | | _ | | | | | | _ | | | | | [DE-], | | | | | | | | | 0 | 0 | 1 | 1 | | | Ţ | | | | | | | | | | | СМРМС | [DE+], A | | | | | | | | | 0 | 0 | 0 | 0 | , | 0 | 1 | 1 | 1 | | | | | | | | | | [DE-], A | | | | | | | | | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | CMP<br>BKC | [DE+],<br>[HL+] | | | | | | | | | 0 | 0 | 1 | 0 | | | | | | | | | | | | | | | [DE-], | | | | | | | | | 0 | 0 | 1 | 1 | | | | | | | | | | | _ | | | CMP<br>MNC | [DE+], A | | | | | | | | | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 0 | | | | | | | | | PARÇ | [DE-], A | | į | | | | | | | 0 | 0 | 0 | 1 | | | $oxed{oxed}$ | | | | | | | | | | | CMPB<br>KNC | [DE+],<br>[HL+] | | | | | | | | | 0 | 0 | 1 | 0 | 1 | | | | | | | | | | | | | | [DE-], | | | | | | | | | 0 | 0 | 1 | 1 | | | ļ | | | | | | | | | | CPU<br>control | моч | STBC,<br>#byte | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | ( | 0 1 | 1 ( | ) | 0 | + | ] | Dat | ã | | + | | instruc- | | | + | | | Dat | ta | | | + | | | | | | | | | | | | | | | | | | | WDM,<br>#byte | 0 | 0 | 0 | ٥ | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | ( | 0 0 | | | ٥ | + | i | Dat | ā | | + | | | | | + | | | Dat | ta | | | + | | | | | | | | | | | | | | | | | | SWRS | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | | | | | | | | | | | # (cont'd) | Instruc- | | | | | | | | | | | | | ( | OP | C | ođe | e | | | | | |----------------|---------------|----------|---|---|---|---|---|---|---|---|---|---|---|----|---|-----|--------|--|----|---|--| | tion | Mne-<br>monic | Operand | | | | В | 1 | | | | Π | | | | В | 2 | | | В3 | 3 | | | Group | | | | | | В | 4 | | | | | | | | В | 5 | | | | | | | CPU<br>control | SEL | RBn | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | | 1 | 0 | 1 | N2N1No | | | | | | instruc- | | RBn, ALT | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | , | 1 | 1 | 1 | N2N1N0 | | | | | | CION | NOP | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | EI | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | | | | | | | | | | | | | DI | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | | | | | | | | | | | #### 10.4 INSTRUCTION ADDRESS ADDRESSING The contents of the program counter (PC) determine the instruction address and the address is usually incremented (by one for one byte) automatically according to the byte count of the instruction fetched each time an instruction is executed. However, when an instruction with a branch is executed, the branch destination address information is set in the PC and the program is branched by the addressing described below. #### 10.4.1 RELATIVE ADDRESSING The sum of the 8-bit immediate data (displacement: jdisp) of the OP code and the start address of the next instruction is transferred to the program counter (PC) and the branch is executed. The displacement is treated as two's complement data (-128 to +127). Bit 7 is the sign bit. Relative addressing is performed when executing a BR \$addrl6 instruction or conditional branch instruction. ## 10.4.2 IMMEDIATE ADDRESSING The immediate data in the instruction word is transferred to the program counter (PC) and the branch is executed. Immediate addressing is performed when executing a CALL laddrl6, BR laddrl6, or CALLF laddrll instruction. For a CALLF laddrll instruction, the program branches to the fixed address determined by the high-order 5 bits address. ### 10.4.3 TABLE INDIRECT ADDRESSING The contents (branch destination address) of the table of the specific location addressed by the immediate data of the low-order 5 bits of the OP code are transferred to the program counter (PC) and the branch is executed. Table indirect addressing is performed when executing a CALLT [addr5] instruction. #### 10.4.4 REGISTER ADDRESSING The contents of the register pair (RP7 to RP0) specified by the instruction word are transferred to the program counter (PC) and the branch is executed. Register addressing is performed when executing a BR rpl or CALL rpl instruction. ### 10.4.5 REGISTER INDIRECT ADDRESSING The continuous 2 byte data of the memory addressed by the contents of the register pair (RP7 to RP0) specified by the instruction word are transferred to the program counter (PC) and the branch is executed. Register indirect addressing is performed when executing a BR [rpl] or CALL [rpl] instruction. ### 10.5 OPERAND ADDRESS ADDRESSING When executing an instruction, the objective registers and memory can be addressed by the methods described below. ### 10.5.1 REGISTER ADDRESSING This addressing accesses the general register specified by the register set select flag (RSS) in the register bank specified by the register bank select flag (RBS2 to RBS0) and the register select code (Rn, Pn, Qn) in the instruction word as the operand. Register addressing is performed when executing an instruction having the operand format shown below. When addressing an 8-bit register, 8 is specified by 3 bits in the OP code and 16 is specified by 4 bits. When addressing a 16-bit register pair, 8 are specified by 3 bits in the OP code. | | | | _ | _ | | |----|--------|-----|---|---|------------| | та | $\sim$ | - 4 | _ | | er | | 10 | еп | | _ | 1 | <b>e</b> r | | | | | _ | _ | | ### Description | r | RO, | R1, | R2, | R3, | R4, | R5, | R6, | R7, | R8, | R9, | R10, | |---|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|------| | | | | | | R14, | | - | - | | | • | rl RO, R1, R2, R3, R4, R5, R6, R7 r2 C, B rp RPO, RP1, RP2, RP3, RP4, RP5, RP6, RP7 rp1 RPO, RP1, RP2, RP3, RP4, RP5, PR6, RP7 rp2 DE, HL, VP, UP r, rl, rp, and rpl can be described by function name (X, A, C, B, E, D, L, H, AX, BC, DE, HL, VP, UP) as well as absolute name (RO to R15, RPO to RP7). The function name corresponding to each absolute name is shown in Table 10-1 and Table 10-2. ## Example 1: MOV A, rl OP code 1 1 0 1 0 R2 R1 R0 When the R2 register is selected as rl, it is described as shown below. (When RSS = 0, the R2 register becomes the C register.) MOV A, R2 The OP code for this is: OP code 1 1 0 1 0 0 1 0 ## Example 2: INCW rp2 OP code 0 1 0 0 0 1 S<sub>1</sub> S<sub>0</sub> When the DE register pair is selected as rp2, it is described follows: INCW DE The OP code for this is: OP code 0 1 0 0 0 1 1 0 #### 10.5.2 IMMEDIATE ADDRESSING This addressing has 8-bit data and 16-bit data as the operation objective in the OP code. Immediate addressing is performed when executing an instruction having the operands shown below. Identifier Description byte Label, numerical value within 8 bits word Label, numerical value within 16 bits Example 1: ADD A, #byte OP code 1 0 1 0 1 0 0 Data When 77H is taken as byte, it is described as follows: ADD A, #77H The OP code for this is: OP code 1 0 1 0 1 0 0 0 0 1 1 1 0 1 1 1 #### 10.5.3 DIRECT ADDRESSING With this addressing, the immediate data in the instruction word becomes the operand address and the memory to be manipulated is accessed. Direct addressing is performed when executing an instruction having the following operands: Identifier Description addrl6 Label, numerical value within 16 bits Example 1: MOV A, laddr16 OP code 0 0 0 0 1 0 0 1 1111'0000 Low Addr. High Addr. When FE00H is taken as addrl6, it is described as follows: MOV A, 10FE00H The OP code for this is: OP code 0 0 0 0 1 0 0 1 1111'0000 0000'0000 11111110 ### 10.5.4 SHORT DIRECT ADDRESSING This addressing directly accesses the objective memory of the fixed space by the 8-bit immediate data in the instruction word. The addressing is applicable to the FE20H to FF1FH 256byte space. The internal RAM (short direct memory) is mapped to FE20H to FEFFH and the special function register (SFR) is mapped to FF00H to FF1FH. When the 8-bit immediate data is 20H to FFH, bit 8 of the effective address becomes 0 and when the 8-bit immediate data is 00H to 1FH, bit 8 of the effective address becomes 1. This addressing is performed when executing instructions with saddr, saddrp in the operand. For an instruction with saddrp, the 2-byte data (data of even number minus odd number address, disregarding the least significant bit of the effective address) of the memory addressed by effective address and the memory of the next address is accessed. Identifier Description Label, numerical value within FE20H to FF1FH saddr Label, numerical value within FE20H to FF1EH saddrp (even number) # Example 1: MOV saddr, saddr OP code 0 0 1 1 1 0 0 0 Saddr-offset Saddr-offset When FE30H is taken as saddr of the first operand and FE50H is taken as saddr of the second operand, they are described as follows: MOV OFE20H, OFE50H The OP code for this is: OP code 0 0 1 1 1 0 0 0 0010'0000 0110'0000 ### 10.5.5 SPECIAL FUNCTION REGISTER (SFR) ADDRESSING This addressing addresses the special function register (SFR) memory mapped by the 8-bit immediate data in the instruction word. The mapping space of the SFR which can be addressed by this addressing is the 256 bytes from FF00H to FFFFH. However, the SFR mapped to FF00H through FF1FH is accessed by short direct addressing instead of SFR addressing. Identifier Description sfr Special function register abbreviation sfrp 16-bit handleable special function register abbreviation Example 1: MOV sfr, A OP code 0 0 0 1 0 0 1 0 Sfr-offset When PMO is specified as sfr, it is described as follows: MOV PMO, A The OP code for this is: OP code 0 0 0 1 0 0 1 0 0010'0000 ### 10.5.6 MEMORY INDIRECT ADDRESSING This addressing addresses the objective memory with the contents of the 2-byte continuous short direct memory addressed by the 8-bit immediate data in the instruction word as the operand address. This addressing is performed when executing an instruction with [saddrp] in the operands. Identifier Description [saddrp] [Label, numerical value within FE20H to FF1FH (even number)] # Example 1: XCH A, [saddrp] OP code 0 0 1 0 0 0 1 1 Saddr-offset When FEAOH is taken as sddrp, it is described as follows: XCH A, [OFEAOH] The OP code for this is: OP code 0 0 1 0 0 0 1 1 1010 0000 ### 10.5.7 REGISTER INDIRECT ADDRESSING This addressing addresses the objective memory with the contents of the register set select flag (RSS) in the register bank specified by the register bank select flag (RBS2 to RBS0) and the register pair specified by the register pair code in the instruction word as the operand address. This addressing is performed when executing an instruction having the operand format shown below. Identifier Description mem [DE], [HL], [DE+], [HL+], [DE-], [HL-], [VP], [UP] [rp1] [RP0], [RP1], [RP2], [RP3], [RP4], [RP5], [RP6], [RP7] Register indirect addressing by register pair DE, HL is addressing with a function which prepares for the next addressing by incrementing/decrementing the contents of the register pair by one after memory is addressed. In this case, [DE+], [HL+], [DE-], [HL-] is described at mem of the operand field. Example 1: MOV A, mem OP code . When register indirect mode [DE], [HL], [DE+], [HL+], [DE-], [HL-] described as mem 0 1 0 1 1 mem . When a register indirect mode other than the above described as mem 0001'0110 0 mem '0000 When [DE] is specified as mem, the instruction is described as follows: MOV A, [DE] The OP code for this is: OP code 0 1 0 1 1 1 0 0 Example 2: ROR4 [rpl] OP code 0 0 0 0 0 1 0 1 1 0 0 0 1 Q<sub>2</sub> Q<sub>1</sub> Q<sub>0</sub> When RPO is selected as rpl, it is described as follows: ROR4 [RPO] The OP code for this is: OP code 0 0 0 0 0 1 0 1 1000'1000 Example 3: ADD A, mem OP code (when register indirect mode described) 0 0 0 1 0 1 1 0 0 mem | 1 0 0 0 When [HL+] is specified as mem, it is described as follows: ADD A, [HL+] The OP code for this is: OP code 0 0 0 1 0 1 1 0 0001 1000 #### 10.5.8 BASE ADDRESSING This addressing addresses the objective memory with the sum of the contents of the 16-bit register and register pair (DE, SP, HL, UP, VP) specified by the register set select flag (RSS) in the register bank specified by the register bank select flag (RBS2 to RBS0) and the addressing code (mem) in the instruction word and the 8-bit immediate data of the operand as the operand address. This addressing is performed when executing an instruction having the operand format shown below. Identifier Description mem [DE+byte], [SP+byte], [HL+byte], [UP+byte], [VP+byte] Example 1: AND A, mem OP code (when base mode described) When base addressing of the sum of register pair VP and 10H is selected as mem, it is described as follows: AND A, [VP+10H] The OP code for this is: OP code 0 0 0 0 0 1 1 0 010011100 00010000 ### 10.5.9 INDEX ADDRESSING This addressing addresses the objective memory with the sum of the contents of specified by the register set select flag (RSS) in the register bank specified by the register bank select flag (RBS2 to RBS0) and the 8-bit register and 16-bit register pair (A, B, DE, HL) specified by the addressing code (mem) in the instruction word and the 16-bit immediate data of the operand as the operand address. This addressing is performed when executing an instruction having the operand format shown below. Identifier Description mem word[DE], word[A], word[HL], word[B] Example 1: ADDC A, mem OP code (when index mode described) 0 0 0 0 1 0 1 0 Low Offset High Offset When index addressing of the sum of register pair DE and 4010H is selected as mem, it is described as follows: ADDC A, 4010H[DE] The OP code for this is: OP code 0 0 0 0 1 0 1 0 0000'1001 00010000 0100,0000 # 10.5.10 BASE INDEX ADDRESSING This addressing addresses the objective memory with the sum of the contents of the 16-bit register (DE, HL, VP) specified by the register set select flag (RSS) in the register bank specified by the register bank select flag (RBS2 to RBS0) and the addressing code (mem) in the instruction word and the 8/16 bit register (A, B, DE, HL) as the operand address. This addressing is performed when executing an instruction having the operand format shown below. Identifier Description mem [DE+A], [HL+A], [DE+B], [HL+B], [VP+DE], [VP+HL] Example 1: OR A, mem OP code (when base index mode described) 0001 0111 0 mem 1 0 0 1 When base index addressing of the sum of register pair HL and register B is selected as mem, it is described as follows: SUBC A, [HL+B] The OP for this is: OP code 0 0 0 1 0 1 1 1 0011 1011 #### 10.6 DESCRIPTION OF INSTRUCTIONS ### 10.6.1 8-BIT DATA TRANSFER INSTRUCTIONS MOV rl, #byte Function: r1 + byte byte = 00H to FFH Transfers the 8-bit immediate data specified by the second operand to the 8-bit register addressed by the first operand. Flag operation: Unchanged Coding example: MOV R1, #4DH; Set 4DH in register R1. MOV saddr, #byte Function: (saddr) + byte saddr = FE20H to FF1FH byte = 00H to FFH Transfers the 8-bit immediate data specified by the second operand to the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddr of the first operand. Flag operation: Unchanged Coding example: MOV OFE40H, #40H; Store 40H in address FE40H. MOV sfr, #byte Function: sfr + byte byte = 00H to FFH Transfers the 8-bit immediate data specified by the second operand to the special function register sfr specified by the first operand. NOTE: When STBC, WDM is described as sfr, a dedicated OP code different from this instruction is generated. (See paragraph 10.6.16 CPU control instructions.) Flag operation: Unchanged Coding example: MOV PMO, #OH; Specifies port 0 as an output port. MOV r, rl Function: r + rl Transfers the contents of the 8-bit register specified by the second operand to the 8-bit register specified by the first operand. Flag operation: Unchanged Coding examples: SEL RBO ; Select bank O. MOV R15, R1; Transfer contents of the R1 (A) register to the R15 (H) register. MOV A, rl Function: A + rl Transfers the contents of the 8-bit register specified by the second operand to the A register. Flag operation: Unchanged Coding example: MOV A, saddr Function: A + (saddr) saddr = FE20H to FF1FH Transfers the contents of the short direct memory addressed by the second operand to the A register. Describe the short direct memory address or label directly at saddr of the second operand. Flag operation: Unchanged Coding example: MOV A, OFE40H; Transfer the contents of address FE40H to the A register of the specified bank. MOV saddr, A Function: (saddr) + A saddr = FE20H to FF1FH Transfers the contents of the A register to the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddr of the first operand. Flag operation: Unchanged Coding examples: SEL RB2 ; Select bank 2. MOV R1, R0 ; Transfer the contents of the X register to memory MOV OFE30H, A address FE30H. MOV saddr, saddr Function: (saddr) + (saddr) saddr = FE20H to FF1FH Transfers the contents of the short direct memory (source) addressed by the second operand to the short direct memory (destination) addressed by the first operand. Describe the short direct memory address or label directly at saddr of the first and the second operands. Flag operation: Unchanged Coding example: MOV OFE18H, OFEC2H; Transfer the contents of address FEC2H to address FE18H. MOV A, sfr Function: A + sfr Transfers the contents of the special function register specified by the second operand to the A register. Flag operation: Unchanged Coding example: MOV A, ADCR; Transfer the A/D converted result to the A register of the currently selected register bank. MOV sfr, A Function: sfr + A Transfers the contents of the A register to the special function register specified by the first operand. Flag operation: Unchanged Coding examples: MOV PM1, #00H; Specify port 1 as output port mode. MOV Pl, A ; Output the contents of the A register from port MOV A, mem Function: A + (mem) Transfers the contents of memory addressed by the memory addressing specified in the second operand to the A register. When auto increment ([DE+]), [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after data transfer. Flag operation: Unchanged Coding examples: MOVW RP6, #3000H; DE (RP6) ← 3000H MOV A, [DE+] ; Transfer the contents of memory address 3000H to the A register. (After transfer, increment the contents of DE by one.) MOV mem, A Function: (mem) + A Transfers the contents of the A register to the memory addressed by the memory addressing specified in the first operand. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented/decremented by one after data transfer. Flag operation: Unchanged Coding examples: MOV R2, #0FFH ; Set FFH into the C (R2) register. MOVW RP6, #3000H; Set 3000H into register pair DE. MOV R1, #0H ; Set OH into the A (R1) register. LOOP: MOV [DE+], A ; Set the contents of the A register into address 3000H. (After transfer, increments the contents of DE by one.) DBNZ C, \$LOOP ; Initialize the contents of memory addresses 3000H to 30FFH to OH. MOV A, [saddrp] Function: A + ((saddrp)) saddrp = FE20H to FF1EH Transfers the contents of memory addressed by the contents of short direct memory addressed by the second operand to the A register. Describe the short direct memory address or label directly at saddrp of the second operand. However, this is limited to even numbered addresses. Flag operation: Unchanged MOV [saddrp], A Function: ((saddrp)) + A saddrp = FE20H to FF1EH Transfers the contents of the A register to the memory addressed by the contents of the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddrp of the first operand. However, this is limited to even numbered addresses. Flag operation: Unchanged Coding example: MOV A, !addr16 Function: A $\leftarrow$ (addrl6) addrl6 = 0000H to FFFFH Transfers the contents of memory addressed by the 16-bit immediate data specified by the second operand to the A register. Flag operation: Unchanged Coding example: MOV A, EXAM; Transfer the contents of memory indicated by label EXAM to the A register. MOV !addrl6, A Function: (addr16) + A addr16 = 0000H to FFFFH Transfers the contents of the A register to the memory addressed by the 16-bit immediate data specified by the first operand. Flag operation: Unchanged MOV PSWL #byte Function: PSW<sub>L</sub> + byte byte = 00H to FFH Transfers the 8-bit immediate data specified by the second operand to the low-order 8-bits of the PSW. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | х | х | х | х | Coding example: MOV PSWH, #byte Function: PSW<sub>H</sub> + byte byte = 00H to FFH Transfers the 8-bit immediate data specified by the second operand to the high-order 8 bits of the PSW. Flag operation: Unchanged Coding operation: MOV PSWL, A Function: PSW<sub>T.</sub> + A Transfers the contents of the A register to the low-order 8 bits of the PSW. Flag operation: S Z AC P/V SUB CY Coding example: MOV PSWH, A Function: PSWH + A Transfers the contents of the A register to the high-order 8 bits of the PSW. Flag operation: Unchanged MOV A, PSWL Function: A + PSWL Transfers the contents of the low-order 8 bits of the PSW to the A register. Flag operation: Unchanged Coding example: MOV A, PSWH Function: A + PSWH Transfers the contents of the high-order 8 bits of the PSW to the A register. Flag operation: Unchanged Coding example: XCH A, rl Function: A ↔ rl Swaps the contents of the A register and the contents of the 8-bit register specified by the second operand. Flag operation: Unchanged Coding example: XCH r, rl Function: $r \leftrightarrow rl$ Swaps the contents of the 8-bit register specified by the first operand and the contents of the 8-bit register specified by the second operand. Flag operation: Unchanged XCH A, mem Function: A ↔ (mem) Swaps the contents of the A register and the contents of the memory addressed by the memory addressing specified in the second operand. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the data is swapped. Flag operation: Unchanged Coding examples: MOV R2, #OFH ; C (R2) + 10H MOVW RP7, #FE10H; HL (RP7) + FE10H MOV R1, #OH ; A (R1) + OOH LOOP:XCH [HL-], A ; Swap the contents of the A register and the contents of address FE10H. (Decrement the contents of HL after data transfer.) DBNZ C, \$LOOP ; Shift the contents of FE01H to FE10H forward one address at a time. (Address FE10H: 00H) XCH A, saddr Function: A ↔ (saddr) saddr = FE20H to FF1FH Swap the contents of the A register and the contents of the short direct memory addressed by the second operand. Describe the short direct memory address or label directly at saddr of the second operand. Flag operation: Unchanged XCH A, sfr Function: A ↔ sfr Swaps the contents of the A register and the contents of the special function register specified by the second operand. Flag operation: Unchanged Coding example: XCH A, RXB; Swap the contents of the A register and the contents of the serial receive buffer. XCH A, [saddrp] Function: A ↔ ((saddrp)) saddrp = FE20H to FF1EH Swaps the contents of the A register and the contents of memory addressed by the contents of the short direct memory addressed by the second operand. Describe the short direct memory address or label directly at saddrp of the second operand. However, this is limited to even numbered addresses. Flag operation: Unchanged Coding example: XCH saddr, saddr Function: (saddr) ↔ (saddr) saddr = FE20H to FF1FH Swaps the contents of the short direct memory addressed by the first operand and the contents of the short direct memory addressed by the second operand. Describe the short direct memory address or label directly at saddr of the first and second operands. Flag operation: Unchanged ### 10.6.2 16-BIT DATA TRANSFER INSTRUCTIONS MOVW rpl, #word Function: rpl + word word = 0000H to FFFFH Transfers the 16-bit immediate data specified by the second operand to the 16-bit register pair specified by the first operand. Flag operation: Unchanged Coding example: MOVW RPO, #OAA55H; Transfer AA55H to the AX register pair. MOVW saddrp, #word Function: (saddrp) + word saddrp = FE20H to FF1EH word = 0000H to FFFFH Transfers the 16-bit immediate data specified by the second operand to the 2-byte area of the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddrp of the first operand. However, this is limited to even numbered addresses. Flag operation: Unchanged Coding example: MOVW sfrp, #word Function: sfrp + word word = 0000H to FFFFH Transfers the 16-bit immediate data specified by the second operand to the 16-bit special function register specified by the first operand. Flag operation: Unchanged Coding example: MOVW PWMO, #OFFOOH; Set FFOOH into the PWM0 register. MOV1 PSWH.bit, CY Function: $PSW_H$ .bit + CY bit = 0 to 7 Transfers the contents of the carry flag to the bit addressed by the 3-bit immediate data of the first operand of the high-order 8 bits of the program status word (PSW). Flag operation: Unchanged Coding example: MOV1 PSWL.bit, CY Function: PSWL.bit + CY bit = 0 to 7 Transfers the contents of the carry flag to the bit addressed by the 3-bit immediate data of the first operand of the low-order 8 bits of the program status word (PSW). Flag operation: The flag addressed by the first operand becomes the same value as the carry flag. Coding example: AND1 CY, saddr.bit Function: CY + CYA(saddr.bit) saddr = FE20H to FF1FH bit = 0 to 7 ANDs the contents of the short direct memory bit addressed by the second operand and the contents of the carry flag and places the result into the carry flag. Specify the short direct memory bit address or label directly in the saddr.bit operand. Flag operation: P/V SUB CY AC S х AND1 CY, /saddr.bit Function: $CY + CY \Lambda (saddr.bit)$ saddr = FE20H to FF1FH bit = 0 to 7 ANDs the inverted contents of the short direct memory bit addressed by the second operand and the contents of the carry flag and places the result into the carry flag. Specify the short direct memory bit address or label directly at the saddr.bit operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: AND1 CY, sfr.bit Function: $CY + CY \land sfr \cdot bit$ bit = 0 to 7 ANDs the contents of the bit addressed by the 3-bit immediate data of the second operand of the special function register specified by the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | MOV1 CY, X.bit Function: CY + X.bit bit = 0 to 7 Transfers the contents of the bit addressed by the 3-bit immediate data of the second operand of the X register to the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | _ | | | | x | Coding example: MOV1 CY, PSWH.bit Function: $CY + PSW_{H}$ .bit bit = 0 to 7 Transfers the contents of the bit addressed by the 3-bit immediate data of the second operand of the high-order 8 bits of the program status word (PSW) to the carry flag. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: MOV1 CY, PSWL bit Function: $CY + PSW_L$ .bit bit = 0 to 7 Transfers the contents of the bit addressed by the 3-bit immediate data of the second operand of the low-order 8 bits of the program status word (PSW) to the carry flag. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | × | MOV1 saddr.bit, CY Function: (saddr.bit) + CY saddr = FE20H to FF1FH bit = 0 to 7 Transfers the contents of the carry flag to the bit of the short direct memory addressed by the first operand. Describe the short direct memory bit address or label directly at saddr.bit of the operand. Flag operation: Unchanged Coding example: MOV1 sfr.bit, CY Function: sfr.bit + CY bit = 0 to 7 Transfers the contents of the carry flag to the bit addressed by the 3-bit immediate data of the special function register specified by the first operand. Flag operation: Unchanged Coding example: MOV1 A.bit, CY Function: A.bit + CY bit = 0 to 7 Transfers the contents of the carry flag to the bit addressed by the 3-bit immediate data of the first operand of the A register. Flag operation: Unchanged Coding example: MOV1 X.bit, CY Function: X.bit + CY bit = 0 to 7 Transfers the contents of the carry flag to the bit addressed by the 3-bit immediate data of the first operand of the X registers. Flag operation: Unchanged Coding example: MOV A, #88H ADD A, #79H; A = O1H, CY = 1, AC = 1 ADJ4 ; A + A+66H, A = 67H, CY = 1 ; 88+79 = 167 # 10.6.9 BIT MANIPULATION INSTRUCTIONS MOV1 CY, saddr.bit Function: CY + (saddr.bit) saddr = FE20H to FF1FH bit = 0 to 7 Transfers the contents of the short direct memory bit addressed by the second operand to the carry flag. Specify the short direct memory bit address or label directly in the saddr.bit operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: MOV1 CY, sfr.bit Function: CY + sfr.bit bit = 0 to 7 Transfers the contents of the bit addressed by the 3-bit immediate data of the special function register specified by the second operand to the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: MOV1 CY, A.bit Function: CY + A.bit bit = 0 to 7 Transfers the contents of the bit addressed by the 3-bit immediate data of the second operand of the A register to the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | # ROR4 [rpl] Function: A<sub>3</sub> to A<sub>0</sub> + (rpl)<sub>3</sub> to (rpl)<sub>0</sub>, (rpl)<sub>7</sub> to (rpl)<sub>4</sub> + A<sub>3</sub> to A<sub>0</sub>, (rpl)<sub>3</sub> to (rpl)<sub>0</sub> + (rpl)<sub>7</sub> to (rpl)<sub>4</sub> Rotates the low-order 4 bits of the A register and the high-order 4 bits and low-order 4 bits of the memory addressed by the operand to the right in 4 bit units. Bits 7 to 4 of the A register are not affected. Flag operation: Unchanged Coding example: ROR4 [HL]; A (HL) ## ROL4 [rpl] Function: $A_3$ to $A_0$ + (rpl), to (rpl), (rpl), to (rpl), + $A_3$ to $A_0$ , (rpl), to (rpl), + (rpl), to (rpl), Rotates the low-order 4 bits of the A register and the high-order 4 bits and low-order 4 bits of the memory addressed by the operand to the left in 4 bit units. Bits 7 to 4 of the A register are not affected. Flag operation: Unchanged #### 10.6.8 BCD ADJUSTMENT INSTRUCTION #### ADJ4 #### Function: Judges the contents of the A register, carry flag (CY), auxiliary carry flag (AC), and subtraction flag (SUB) and performs decimal adjustment as shown below. This instruction is meaningful only after operation between decimal (BCD) data was executed. | | Cond | lition | Operation | |---------|---------------------------------------|------------------------------------|-----------------| | SUB = 0 | A <sub>3</sub> to A <sub>0</sub> ≤ 9 | $A_7$ to $A_4 \leq 9$ and $CY = 0$ | A + A | | } | AC = 0 | $A_7$ to $A_4 \ge 10$ or $CY = 1$ | A + A+01100000B | | | A <sub>3</sub> to A <sub>0</sub> ≥ 10 | $A_7$ to $A_4$ < 9 and CY = 0 | A + A+00000110B | | | AC = 0 | $A_7$ to $A_4 \ge 9$ or $CY = 1$ | A + A+01100110B | | | AC = 1 | $A_7$ to $A_4 \leq 9$ and $CY = 0$ | A + A+00000110B | | | | $A_7$ to $A_4 \ge 10$ or $CY = 1$ | A + A+01100110B | | SUB = 1 | AC = 0 | CY = 0 | A + A | | | | CY = 1 | A + A-01100000B | | | AC = 1 | CY = 0 | A + A-00000110B | | | | CY = 1 | A + A-01100110B | Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | х | P | | x | SHRW rpl, n Function: $(CY + rpl_0, rpl_{15} + 0, rpl_{m-1} + rpl_m) \times n \text{ times}$ $$n = 0 to 7$$ Shifts the contents of the 16-bit register pair specified by the first operand to the right the number of bits specified by the 3-bit immediate data given as the second operand. The contents of the LSB of the 16-bit register pair are shifted to the carry flag and 0 is set in the MSB. However, when n = 0, the above operation is not performed. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | x | 0 | P | 0 | ж | ## SHLW rpl, n Function: $(CY + rpl_{15}, rpl_{0} + 0, rpl_{m+1} + rpl_{m}) \times n \text{ times}$ $$n = 0 to 7$$ Shifts the contents of the 16-bit register pair specified by the first operand to the left the number of bits specified by the 3-bit immediate data given as the second operand. The contents of the MSB of the 16-bit register pair are shifted to the carry flag and 0 is set in the LSB. However, when n = 0, the operation above is not performed. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | 0 | P | 0 | х | Coding example: SHLW RPO, 1; Double the contents of the AX register pair. ROLC rl, n Function: $(CY + rl_7, rl_0 + CY, rl_{m+1} + rl_m) \times n \text{ times}$ $$n = 0 to 7$$ Rotates the contents, including the carry flag, of the 8-bit register specified by the first operand to the left the number of bits specified by the 3-bit immediate data given as the second operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | P | 0 | х | Coding example: SHR rl, n Function: $(CY + rl_0, rl_7 + 0, rl_{m-1} + rl_m) \times n$ times $$n = 0$$ to 7 Shifts the contents of the 8-bit register specified by the first operand to the right the number of bits specified by the 3-bit immediate data given as the second operand. The contents of the LSB of the 8-bit register are shifted to the carry flag and the 0 is set in the MSB. However, when n=0, the above operation is not performed. Flag operation: Coding example: SHR Rl, 1; Half the contents of the A register. (Remainder is placed into CY.) SHL rl, n Function: $(CY + rl_7, rl_0 + 0, rl_{m+1} + rl_m) \times n$ times $$n = 0 \text{ to } 7$$ Shifts the contents of the 8-bit register specified by the first operand to the left the number of bits specified by the 3-bit immediate data given as the second operand. The contents of the MSB of the 8 bit register are shifted to the carry flag and the 0 is set in the LSB. However, when n=0, the operation above is not performed. Flag operation: | 5 | Z | 'AC | P/V | SUB | CY | |---|---|-----|-----|-----|----| | х | х | 0 | P | 0 | x | Coding example: SHL R14, 3; Shift the contents of the L register 3 bits to the left. Set the contents of bit 5 before the shift into the carry flag. ## 10.6.7 SHIFT/ROTATION INSTRUCTIONS ROR rl, n Function: (CY, $rl_7 + rl_0$ , $rl_{m-1} + rl_m$ ) x n times n = 0 to 7 Rotates the contents of the 8-bit register specified by the first operand to the right the number of bits specified by the 3-bit immediate data written as the second operand. The contents of the LSB of the 8-bit register are transferred to the MSB and are set in the carry flag. However, when n = 0, the operation above is not performed. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | P | 0 | × | ROL rl, n Function: $(CY, rl_0 + rl_7, rl_{m+1} + rl_m) \times n \text{ times}$ $$n = 0 to 7$$ Rotates the contents of the 8-bit register specified by the first operand to the left the number of bits specified by the 3-bit immediate data written as the second operand. The contents of the MSB of the 8-bit register are transferred to the LSB and are set in the carry flag. However, when n = 0, the operation above is not performed. Flag operation: Coding example: RORC rl, n Function: $(CY + rl_0, rl_7 + CY, rl_{m-1} + rl_m) \times n$ times Rotates the contents, including the carry flag, of the 8-bit register specified by the first operand are shifted to the right the number of bits specified by the 3-bit immediate data given as the second operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | P | 0 | х | DEC saddr Function: (saddr) + (saddr)-1 saddr = FE20H to FF1FH Decrements the contents of the short direct memory addressed by the operand. Specify the short direct memory address or label directly in the saddr operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | ж | ж | V | 1 | | Coding example: INCW rp2 Function: rp2 + rp2+1 Increments the contents of the 16-bit register pair specified by the operand. Flag operation: Unchanged Coding example: INCW DE; DE DE+1 INCW saddrp Function: (saddrp) + (saddrp)+1 saddrp = FE20H to FF1EH Increments the contents of the 2-byte area of the short direct memory addressed by the operand. Specify the short direct memory address or label directly in the saddrp operand. However, this is limited to even numbered addresses. Flag operation: Unchanged DECW rp2 Function: rp2 + rp2-1 Decrements the contents of the 16-bit register pair specified by the operand. Flag operation: Unchanged Coding example: DECW HL; HL + HL-1 DECW saddrp Function: (saddrp) + (saddrp)-1 saddrp = FE20H to FF1EH Decrements the contents of the 2-byte area of the short direct memory addressed by the operand. Specify the short direct memory address or label directly in the saddrp operand. However, this is limited to even numbered addresses. Flag operation: Unchanged DIVUX rpl Function: AXDE, rpl + AXDE + rpl Divides the contents (32-bit data) of register pair AX (high-order 16 bits) and register pair DE (low-order 16 bits) by the contents of the 16 bit register pair specified by the operand and places the quotient into register pair AX (high-order 16 bits) and register pair DE (low-order 16 bits) and the remainder into the 16-bit register specified by the operand. Flag operation: Unchanged ### 10.6.6 INCREMENT/DECREMENT INSTRUCTIONS INC rl Function: rl + rl+l Increments the contents of the 8-bit register specified by the operand. Flag operation: Coding example: INC saddr Function: (saddr) + (saddr)+1 saddr = FE20H to FF1FH Increments the contents of the short direct memory addressed by the operand. Specify the short direct memory address or label directly in the saddr operand. Flag operation: | s | z | AC | P/V | SUB CY | _ | |---|---|----|-----|--------|---| | x | ж | ж | V | 0 | _ | Coding example: INC TB1; Increments by 1 the contents of the label TB1 short direct memory. DEC rl Function: r1 + r1-1 Decrements the contents of the 8-bit register specified by the operand. Flag operation: CMPW saddrp, saddrp Function: (saddrp)-(saddrp) saddrp = FE20H to FF1EH Subtracts the contents of the 2-byte area of the short direct memory addressed by the second operand from the contents of the 2-byte area of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the short direct memory are unchanged. Specify the short direct memory address or label directly in the first and second saddrp operands. However, this is limited to even numbered addresses. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | ж | ж | V | 1 | × | #### 10.6.5 MULTIPLY/DIVIDE INSTRUCTIONS MULU rl Function: $AX + A \times rl$ Multiplies the contents of the A register and the contents of the 8-bit register specified by the operand and places the product into register pair AX. Flag operation: Unchanged Coding example: DIVUW rl Function: AX, rl + AX+rl Divides the contents of register pair AX by the contents of the 8-bit register specified by the operand and places the quotient into register pair AX and the remainder into the register specified by the operand. Flag operation: Unchanged Coding example: MULUW rpl Function: AX, rpl + AX x rpl Multiplies the contents of register pair AX and the contents of the 16-bit register pair specified by the operand and places the high-order 16 bits of the product into register pair AX and the lower-order 16 bits into the 16-bit register pair specified by the operand. Flag operation: Unchanged CMPW sfrp, #word Function: sfrp-word word = 0000H to FFFFH Subtracts the 16-bit immediate data specified by the second operand from the contents of the 16-bit special function register specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the 16-bit special function register specified by the first operand are unchanged. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | × | ж | V | 1 | × | Coding example: CMPW rp, rpl Function: rp-rpl Subtracts the contents of the 16-bit register pair specified by the second operand from the contents of the 16-bit register pair specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the register pair specified by the first and second operands are unchanged. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | x | × | V | 1 | × | CMPW AX, saddrp Function: AX-(saddrp) saddrp = FE20H to FF1EH Subtracts the contents of the 2-byte area of the short direct memory addressed by the second operand from the contents of the register pair AX. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of register pair AX and the short direct memory are unchanged. Specify the short direct memory address or label directly in the second saddrp operand. However, this is limited to even numbered addresses. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | x | ж | V | 1 | × | Coding example: CMPW AX, sfrp Function: AX-sfrp Subtracts the contents of the 16-bit special function register specified by the second operand from the contents of register pair AX. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of register pair AX and the 16-bit special function register specified by the second operand are unchanged. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | × | ж | V | 1 | × | SUBW AX, sfrp Function: AX, CY + AX-sfrp Subtracts the contents of the 16-bit special function register specified by the second operand from the contents of register pair AX. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | × | ж | V | 1 | ж | Coding example: SUBW saddrp, saddrp Function: (saddrp), CY + (saddrp)-(saddrp) saddrp = FE20H to FF1EH Subtracts the contents of the 2-byte area of the short direct memory addressed by the second operand from the contents of the 2-byte area of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Specify the short direct memory address and label directly in the first and second saddrp operands. However, this is limited to even numbered addresses. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | ж | x | V | 1 | × | CMPW AX, #word Function: AX-word word = 0000H to FFFFH Subtracts the 16-bit immediate data specified by the second operand from the contents of register pair AX. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of register pair AX are unchanged. Flag operation: | S | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | × | × | v | 1 | ж | Coding example: CMPW saddrp, #word Function: (saddrp)-word saddrp = FE20H to FF1EH word = 0000H to FFFFH Subtracts the 16-bit immediate data specified by the second operand from the contents of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the short direct memory are unchanged. Specify the short direct memory address or label directly in the first saddrp operand. However, this is limited to even numbered addresses. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | ж | ж | V | 1 | × | Coding example: CMPW OFE50H, #8000H BGT \$JMP ; When the contents of memory addresses FE51H, FE50H are greater than those branch of 8000H to the address indicated by label JMP. SUBW saddrp, #word Function: (saddrp), CY + (saddrp)-word saddrp = FE20H to FF1EH word = 0000H to FFFFH Subtracts the 16-bit immediate data specified by the second operand from the contents of the 2-byte area of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Specify the short direct memory address or label directly in the first saddrp operand. However, this is limited to even numbered addresses. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | ж | ж | V | 1 | ж | Coding example: SUBW sfrp, #word Function: sfrp, CY + sfrp-word word = 0000H to FFFFH Subtracts the 16-bit immediate data specified by the second operand from the contents of the 16-bit special function register specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | ж | x | V | 1 | ж | SUBW rp, rp1 Function: rp, CY + rp-rpl Subtracts the contents of the 16-bit register pair specified by the second operand from the contents of the 16-bit register pair specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | x | x | ٧ | 1 | × | Coding example: SUBW AX, saddrp Function: AX, CY + AX-(saddrp) saddrp = FE20H to FF1EH Subtracts the contents of the 2-byte area of the short direct memory addressed by the second operand from the contents of register pair AX. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Specify the short direct memory address or label directly in the second saddrp operand. However, this is limited to even numbered addresses. Flag operation: | s | z | <sup>1</sup> AC | P/V | SUB | CY | |---|---|-----------------|-----|-----|----| | ж | х | ж | V | 1 | ж | ADDW AX, saddrp Function: AX, CY + AX+(saddrp) saddrp = FE20H to FF1EH Binary adds the contents of the 2-byte area of the short direct memory addressed by the second operand to the contents of register pair AX. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Describe the short direct memory address or label directly in the saddrp second operand. However, this is limited to even numbered addresses. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | ж | ж | V | 0 | ж | Coding example: ADDW AX, sfrp Function: AX, CY + AX+sfrp Binary adds the contents of the 16-bit special function register specified by the second operand to the contents of register pair AX. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | ж | × | V | 0 | ж | ADDW saddrp, saddrp Function: (saddrp), CY + (saddrp)+(saddrp) saddrp = FE20H to FF1EH Binary adds the contents of the 2-byte area of the short direct memory addressed by the second operand to the contents of the 2-byte area of the short direct memory addressed by the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Specify the short direct memory address or label directly in the first and second saddrp operands. However, this is limited to even numbered addresses. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | × | × | ٧ | 0 | × | Coding example: SUBW AX, #word Function: AX CY + AX-word word = 0000H to FFFFH Subtracts the 16-bit immediate data specified by the second operand from the contents of register pair AX. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | ж | × | V | 1 | × | ## 10.6.4 16-BIT OPERATION INSTRUCTIONS ADDW AX, #word Function: AX, CY + AX+word word = 0000H to FFFFH Binary adds the 16-bit immediate data specified by the second operand to the contents of register pair AX. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | ж | ж | ٧ | 0 | × | Coding example: ADDW saddrp, #word Function: (saddrp), CY + (saddrp)+word saddrp = FE20H to FF1EH word = 0000H to FFFFH Binary adds the 16-bit immediate data specified by the second operand to the contents of the 2-byte area of the short direct memory addressed by the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Specify the short direct memory address or label directly in the saddrp first operand. However, this is limited to even addresses. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | × | × | ٧ | 0 | ж | ADDW sfrp, #word Function: sfrp, CY + sfrp+word word = 0000H to FFFFH Binary adds the 16-bit immediate data specified by the second operand to the contents of the 16-bit special function register specified by the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | ж | × | V | 0 | ж | Coding example: ADDW rp, rp1 Function: rp, CY + rp+rp1 Binary adds the contents of the 16-bit register pair specified by the second operand to the contents of the 16-bit register pair specified by the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | × | V | 0 | × | CMP A, sfr Function: A-sfr Subtracts the contents of the special function register specified by the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the A register and special function register are unchanged. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | x | V | 1 | x | Coding example: CMP saddr, saddr Function: (saddr)-(saddr) saddr = FE20H to FF1FH Subtracts the contents of the short direct memory addressed by the second operand from the contents of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the short direct memory are unchanged. Specify the short direct memory address or label directly in the first and second saddr operands. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | x | v | 1 | × | CMP A, mem Function: A-(mem) Subtracts the contents of the memory addressed by the addressing memory described at the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by 1 after the operation is executed. After instruction execution, the contents of the A register and memory are unchanged. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | х | V | 1 | х | Coding example: CMP mem, A Function: (mem)-A Subtracts the contents of the A registers from the contents of the memory addressed by the memory addressing given as the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by 1 after the operation is executed. After instruction execution, the contents of the A register and memory are unchanged. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | х | v | 1 | х | CMP saddr, #byte Function: (saddr)-byte saddr = FE20H to FF1FH byte = 00H to FFH Subtracts the 8-bit immediate data specified by the second operand from the contents of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the short direct memory are unchanged. Described the short direct memory address or label directly at saddr of the first operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | х | V | 1 | × | Coding example: CMP sfr, #byte Function: sfr-byte byte = 00H to FFH Subtracts the 8-bit immediate data specified by the second operand from the contents of the special function register specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the special function register are unchanged. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | × | × | V | 1 | × | CMP r, rl Function: r-rl Subtracts the contents of the 8-bit register specified by the second operand from the contents of the 8-bit register specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of 8-bit registers r and rl are unchanged. Flag operation: | s | Z | AC | P/V | SUB | ÇY | |---|---|----|-----|-----|----| | x | x | x | V | 1 | х | Coding example: CMP A, saddr Function: A-(saddr) saddr = FE20H to FF1FH Subtracts the contents of the short direct memory addressed by the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the A register and the short direct memory are unchanged. Describe the short direct memory address or label directly at saddr of the second operand. Flag operation: | S | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | х | v | 1 | x | XOR saddr, saddr Function: (saddr) + (saddr) + (saddr) saddr = FE20H to FF1FH EXCLUSIVE-ORs the contents of the short direct memory addressed by the first operand and the contents of the short direct memory addressed by the second operand and places the result into the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddr of the first and second operands. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | × | | P | 0 | | | | | | | | | Coding example: XOR A, mem Function: A + A\(\pi\)(mem) EXCLUSIVE-ORs the contents of the A register and the contents of the memory addressed by the memory addressing specified in the second operand and places the result into the A register. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the operation is executed. Flag operation: | s | z | AC | P/V | SUB CY | _ | |---|---|----|-----|--------|---| | × | × | | P | 0 | _ | XOR mem, A Function: (mem) + (mem) +A EXCLUSIVE-ORs the contents of the memory addressed by the memory addressing specified in the first operand and the contents of the A register and places the result into the memory addressed by the first operand. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-],) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the operation is executed. Flag operation: | s | z | AC | P/V | SUB CY | |---|---|----|-----|--------| | х | х | | P | 0 | Coding example: CMP A, #byte Function: A-byte byte = 00H to FFH Subtracts the 8-bit immediate data specified by the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. After instruction execution, the contents of the A register are unchanged. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | x | х | V | 1 | x | XOR saddr, #byte Function: (saddr) + (saddr) + byte saddr = FE20H to FF1FH byte = 00H to FFH EXCLUSIVE-ORs the contents of the short direct memory addressed by the first operand and the 8-bit immediate data specified by the second operand and places the result into the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddr of the first operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | x | | P | 0 | | Coding example: XOR sfr, #byte Function: sfr + sfr\byte byte = 00H to FFH EXCLUSIVE-ORs the contents of the special function register specified by the first operand and the 8-bit immediate data specified by the second operand and places the result into the special function register specified by the first operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | | P | 0 | | XOR r, rl Function: r + r\rl EXCLUSIVE-ORs the contents of the 8-bit register specified by the first operand and the contents of the 8-bit register specified by the second operand and places the result into the 8-bit register specified by the first operand. Flag operation: | s | z | AC | P/V | SUBC | Y | |---|---|----|-----|------|---| | x | x | | P | 0 | | Coding example: XOR A, saddr Function: A + A\(\pi(saddr) saddr = FE20H to FF1FH EXCLUSIVE-ORs the contents of the A register and the contents of the short direct memory addressed by the second operand and places the result into the A register. Describe the short direct memory address or label directly at saddr of the second operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | | P | 0 | | Coding example: XOR A, sfr Function: A + A\sfr EXCLUSIVE-ORs the contents of the A register and the contents of the special function register specified by the second operand and places the result into the A register. Flag operation: | s | z | AC | P/V | SUB C | Y_ | |---|---|----|-----|-------|----| | х | x | | P | 0 | | OR saddr, saddr Function: (saddr) + (saddr) V(saddr) saddr = FE20H to FF1FH ORs the contents of the short direct memory addressed by the first operand and the contents of the short direct memory addressed by the second operand and places the result into the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddr of the first and second operands. Flag operation: | | 4 | AC | P/V | SUB | ÇY | |---|---|----|-----|-----|----| | х | x | | P | 0 | | Coding example: OR A, mem Function: A + AV(mem) ORs the contents of the A register and the contents of the memory addressed by the memory addressing specified in the second operand and places the result into the A register. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the operation is executed. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | × | | P | 0 | | OR mem, A Function: (mem) + (mem) VA ORs the contents of the memory addressed by the memory addressing specified in the first operand and the contents of the A register and places the result into the memory specified by the first operand. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the operation is executed. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | | P | 0 | | Coding example: XOR A, #byte Function: A + A\u00a4byte byte = 00H to FFH EXCLUSIVE-ORs the contents of the A register and the 8-bit immediate data specified by the second operand and places the result into the A register. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | | P | 0 | | Coding example: XOR A, #OFFH: Invert the contents of the A register. OR saddr, #byte Function: (saddr) + (saddr) V byte saddr = FE20H to FF1FH byte = 00H to FFH ORs the contents of the short direct memory addressed by the first operand and the 8-bit immediate data specified by the second operand and places the result into the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddr of the first operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | | P | 0 | | Coding example: OR sfr, #byte Function: sfr + sfrVbyte byte = 00H to FFH ORs the contents of the special function register specified by the first operand and 8-bit immediate data specified by the second operand and places the result into the special function register specified by the first operand. Flag operation: | s | 'z | AC | P/V | SUB | CY | |---|----|----|-----|-----|----| | × | х | | P | 0 | | Coding example: MOV PM1, #00H OR P1, #F0H ; Output 1 from the highorder 4 bits of port 1. (Low-order 4 bits are unchanged) OR r, rl Function: r + rVrl ORs the contents of the 8-bit register specified by the first operand and the contents of the 8-bit register specified by the second operand and places the result into the 8-bit register specified by the first operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | | P | 0 | | Coding example: OR A, saddr Function: A + AV(saddr) saddr = FE20H to FF1FH ORs the contents of the A register and the contents of the short direct memory addressed by the second operand and places the result into the A register. Describe the short direct memory address or label directly at saddr of the second operand. Flag operation: | s | Z | AC | P/V | SUBCY | |---|---|----|-----|-------| | × | x | | P | 0 | Coding example: OR A, sfr Function: A + AVsfr ORs the contents of the A register and the contents of the special function register specified by the second operand and places the result into the A register. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | | P | 0 | | AND saddr, saddr Function: (saddr) + (saddr) A(saddr) saddr = FE20H to FF1FH ANDs the contents of the short direct memory addressed by the first operand and the contents of the short direct memory addressed by the second operand and places the result into the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddr of the first and second operands. Flag operation: | s | z | AC | P/V | SUBCY | |---|---|----|-----|-------| | x | х | | P | 0 | Coding example: AND A, mem Function: $A + A \Lambda(mem)$ ANDs the contents of the A register and the contents of the memory addressed by the memory addressing specified in the second operand and places the result into the A register. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the operation is executed. Flag operation: | s | Z | AC | P/V | SUBCY | |---|---|----|-----|-------| | × | х | | P | 0 | AND mem, A Function: $(mem) + (mem)\Lambda A$ ANDs the contents of the memory addressed by the memory addressing specified in the first operand and the contents of the A register and places the result into the memory specified by the first operand. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the operation is executed. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | x | | P | 0 | | Coding example: OR A, #byte Function: A + AVbyte byte = 00H to FFH ORs the contents of the A register and the 8-bit immediate data specified by the second operand and places the result into the A register. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | x | | P | 0 | | AND sfr, #byte Function: sfr + sfrAbyte byte = 00H to FFH ANDs the contents of the special function register specified by the first operand and the 8-bit immediate data specified by the second operand and places the result into the special function register specified by the first operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | | P | 0 | | Coding example: AND MM, #OFH; Reset only the high-order 4 bits of the MM register. > (Low-order 4 bits are not changed.) AND r, rl Function: r + rArl ANDs the contents of the 8-bit register specified by the first operand and the contents of the 8-bit register specified by the second operand and places the result into the 8-bit register specified by the first operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | × | | P | 0 | | AND A, saddr Function: $A + A\Lambda(saddr)$ saddr = FE20H to FF1FH ANDs the contents of the A register and the contents of the short direct memory addressed by the second operand and places the result into the A register. Describe the short direct memory address or label directly at saddr of the second operand. Flag operation: | s | Z | AC | P/V | SUB | Y | |---|---|----|-----|-----|---| | x | х | | P | 0 | | Coding example: AND A, sfr Function: A + AAsfr ANDs the contents of the A register and the contents of the special function register specified by the second operand and places the result into the A register. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | x | | P | 0 | | SUBC A, mem Function: A, CY + A-(mem)-CY Subtracts the contents, including the carry flag, of the memory addressed by the memory addressing specified in the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the subtraction is executed. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | х | v | 1 | х | Coding example: SUBC mem, A Function: (mem), CY + (mem) - A - CY Subtracts the contents, including the carry flag, of the A register from the memory addressed by the memory addressing specified in the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the subtraction is executed. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | х | v | 1 | x | AND A, #byte Function: A + Albyte byte = 00H to FFH ANDs the contents of the A register and the 8-bit immediate data specified by the second operand and places the result into the A register. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | x | | P | 0 | | Coding example: AND saddr, #byte Function: (saddr) + (saddr) Abyte saddr = FE20H to FF1FH byte = 00H to FFH ANDs the contents of the short direct memory addressed by the first operand and the 8-bit immediate data specified by the second operand and places the result into the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddr of the first operand. Flag operation: | S | Z | 'AC | P/V | SUB' | CY | |---|---|-----|-----|------|----| | х | x | | P | 0 | | SUBC r, rl Function: r, CY + r-rl-CY Subtracts the contents, including the carry flag, of the 8-bit register specified by the second operand from the contents of the 8-bit register specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | z | AC | ¹P/V | SUB | CY | |---|---|----|------|-----|----| | × | x | х | V | 1 | х | Coding example: SUBC A, saddr Function: A, CY + A-(saddr)-CY saddr = FE20H to FF1FH Subtracts the contents, including the carry flag, of the short direct memory addressed by the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the second operand. Flag operation: | s | z | AC | P/V | SUB | ÇY | |---|---|----|-----|-----|----| | x | x | x | V | 1 | x | SUBC A, sfr Function: A, CY + A-sfr-CY Subtracts the contents, including the carry flag, of the special function register specified by the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | ж | ж | х | v | 1 | x | Coding example: SUBC saddr, saddr Function: (saddr), CY + (saddr)-(saddr)-CY saddr = FE20H to FF1FH Subtracts the contents, including the carry flag, of the short direct memory addressed by the second operand from the contents of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the first and second operands. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | х | V | 1 | x | SUB mem, A Function: (mem), CY + (mem) - A Subtracts the contents of the A register from the contents of the memory addressed by the memory addressing specified in the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the subtraction is executed. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | x | V | 1 | x | Coding example: SUBC A, #byte Function: A, CY + A-byte-CY byte = 00H to FFH Subtracts the 8-bit immediate data, including the carry flag, specified by the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | z | AC | P/V | SUB | CY | |----|---|----|-----|-----|----| | _x | х | ж | v | 1 | × | SUBC saddr, #byte Function: (saddr), CY + (saddr)-byte-CY saddr = FE20H to FF1FH byte = 00H to FFH Subtracts the 8-bit immediate data, including the carry flag, specified by the second operand from the contents of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the first operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | х | V | 1 | х | Coding example: SUBC sfr, #byte Function: sfr, CY + sfr-byte-CY byte = 00H to FFH Subtracts the 8-bit immediate data, including the carry flag, specified by the second operand from the contents of the special function register specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | x | х | V | 1 | х | SUB A, saddr Function: A, CY + A-(saddr) saddr = FE20H to FF1FH Subtracts the contents of the short direct memory addressed by the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the second operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | x | х | v | 1 | х | Coding example: SUB A, sfr Function: A, CY + A-sfr Subtracts the contents of the special function register specified by the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | х | v | 1 | x | SUB saddr, saddr Function: (saddr), CY + (saddr)-(saddr) saddr = FE20H to FF1FH Subtracts the contents of the short direct memory addressed by the second operand from the contents of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the first and second operands. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | x | v | 1 | х | Coding example: SUB A, mem Function: A, CY + A-(mem) Subtracts the contents of the memory addressed by the memory addressing specified in the second operand from the contents of the A register. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after subtraction is executed. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | х | v | 1 | x | SUB A, #byte Function: A, CY + A-byte byte = 00H to FFH Subtracts the 8-bit immediate data specified by the second operand from the contents of the A register. If a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | x | х | V | 1 | х | Coding example: SUB saddr, #byte Function: (saddr), CY + (saddr)-byte saddr = FE20H to FF1FH byte = 00H to FFH Subtracts the 8-bit immediate data specified by the second operand from the contents of the short direct memory addressed by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the first operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | х | v | 1 | х | SUB sfr, #byte Function: sfr, CY + sfr-byte byte = 00H to FFH Subtracts the 8-bit immediate data specified by the second operand from the contents of the special function register specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | х | V | 1 | x | Coding example: SUB r, rl Function: r, CY + r-rl Subtracts the contents of the 8-bit register specified by the second operand from the contents of the 8-bit register specified by the first operand. When a subtraction result borrow occurs, the carry flag is set. When a borrow does not occur, the carry flag is reset. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | х | ٧ | 1 | x | ADDC A, sfr Function: A, CY + A+sfr+CY Binary adds the contents, including the carry flag, of the special function register specified by the second operand to the contents of the A register. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | S | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | x | х | V | 0 | x | Coding example: ADDC saddr, saddr Function: (saddr), CY + (saddr)+(saddr)+CY saddr = FE20H to FF1FH Binary adds the contents, including the carry flag, of the short direct memory addressed by the second operand to the contents of the short direct memory addressed by the first operand. When an additional result carry out occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the first and second operands. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | х | v | 0 | x | ADDC A, mem Function: A, CY + A + (mem) + CY Binary adds the contents, including the carry flag, of the memory addressed by the memory addressing specified in the second operand to the contents of the A register. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the addition is executed. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | х | V | 0 | х | Coding example: ADDC mem, A Function: (mem), CY + (mem) + A + CY Binary adds the contents, including the carry flag, of the A register to the contents of the memory addressed by the memory addressing specified in the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the addition is executed. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | x | v | 0 | х | ADDC saddr, #byte Function: (saddr), CY + (saddr)+byte+CY saddr = FE20H to FF1FH byte = 00H to FFH Binary adds the 8-bit immediate data, including the carry flag, specified by the second operand to the contents of the short direct memory addressed by the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the first operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | x | V | 0 | ж | Coding example: ADDC sfr, #byte Function: sfr, CY + sfr+byte+CY byte = 00H to FFH Binary adds the 8-bit immediate data, including the carry flag, specified by the second operand to the contents of the special function register specified by the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | x | v | 0 | х | ADDC r, rl Function: r, CY + r+rl+CY Binary adds the contents, including the carry flag, of the 8-bit register specified by the second operand to the contents of the 8-bit register specified by the first operand. When an addition result carry occurs, the carry flag is set. When a carry flag does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | x | v | 0 | х | Coding example: ADDC A, saddr Function: A, CY + A+(saddr)+CY saddr = FE20H to FF1FH Binary adds the contents, including the carry flag, of the short direct memory addressed by the second operand to the contents of the A register. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the second operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | х | V | 0 | × | ADD saddr, saddr Function: (saddr), CY + (saddr)+(saddr) saddr = FE20H to FF1FH Binary adds the contents of the short direct memory addressed by the second operand to the contents of the short direct memory addressed by the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the first and second operands. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | х | V | 0 | х | Coding example: ADD A, mem Function: A, CY + A + (mem) Binary adds the contents of the memory addressed by the memory addressing specified in the second operand to the contents of the A register. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the addition is executed. Flag operation: | S | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | x | x | V | 0 | x | ADD mem, A Function: (mem), CY + (mem) + A Binary adds the contents of the A register to the contents of the memory addressed by the memory addressing specified in the first operand. When an addition result carry out occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. When auto increment ([DE+], [HL+])/auto decrement ([DE-], [HL-]) was specified as mem, the contents of register pair DE or register pair HL are automatically incremented or decremented by one after the addition is executed. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | x | × | V | 0 | x | Coding examples: MOV R2, #0FH ; C + 0FH MOV RP7, #FE20H; HL + FE20H LOOP:MOV A, #10H ADD [HL+80H], A; Add 10H to the contents of FEAOH to FEAFH. DBNZ C, \$LOOP ADDC A, #byte Function: A, CY + A+byte+CY byte = 00H to FFH Binary adds the 8-bit immediate data, including the carry flag, specified by the second operand, to the contents of the A register. When an additional result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | x | x | v | 0 | х | ADD sfr, #byte Function: sfr, CY + sfr+byte byte = 00H to FFH Binary adds the 8-bit immediate data specified by the second operand to the contents of the special function register specified by the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | x | V | 0 | x | Coding example: ADD CROOL #1H; Binary add the low-order 8 bits of the CR00 register and 1H and place the result into the CR00 register. ADD r, rl Function: r, CY + r+rl Binary adds the contents of the register specified by the second operand to the contents of the register specified by the first operand. When an additional result carry occurs, the carry flag is set. When a carry out does not occur, the carry flag is reset. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | х | v | 0 | х | ADD A, saddr Function: A, CY + A+(saddr) saddr = FE20H to FF1FH Binary adds the contents of the short direct memory addressed by the second operand to the contents of the A register. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Describe the short direct memory address of label directly at saddr of the second operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | x | х | v | 0 | х | Coding example: ADD A, sfr Function: A, CY + A+sfr Binary adds the contents of the special function register specified by the second operand to the contents of the A register. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | x | х | x | ٧ | 0 | x | XCHW AX, sfrp Function: AX ↔ sfrp Swaps the contents of register pair AX and the contents of the 16-bit special function register specified by the second operand. Flag operation: Unchanged Coding example: XCHW AX, PWMOL; Swap the contents of the PWM0 register and the AX register pair. XCHW saddrp, saddrp Function: (saddrp) ++ (saddrp) saddrp = FE20H to FF1EH Swaps the contents of the 2-byte area of the short direct memory addressed by the first operand and the contents of the 2-byte area of the short direct memory addressed by the second operand. Describe the short direct memory address or label directly at saddrp of the first and second operands. However, this is limited to even numbered addresses. Flag operation: Unchanged Coding example: XCHW rp, rpl Function: rp ↔ rpl Swaps the contents of the 16-bit register pair specified by the first operand and the contents of the 16-bit register pair specified by the second operand. Flag operation: Unchanged #### 10.6.3 8-BIT OPERATION INSTRUCTIONS ADD A, #byte Function: A, CY + A+byte byte = 00H to FFH Binary adds the 8-bit immediate data specified by the second operand to the contents of the A register. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Flag operation: | s | Ż | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | ж | ж | V | 0 | ж | Coding example: ADD A, #40H; Binary add 40H to the contents of the A register. ADD saddr, #byte Function: (saddr), CY + (saddr)+byte saddr = FE20H to FF1FH byte = 00H to FFH Binary adds the 8-bit immediate data specified by the second operand to the contents of the short direct memory addressed by the first operand. When an addition result carry occurs, the carry flag is set. When a carry does not occur, the carry flag is reset. Describe the short direct memory address or label directly at saddr of the first operand. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | ж | ж | V | 0 | × | MOVW saddrp, saddrp Function: (saddrp) + (saddrp) saddrp = FE20H to FF1EH Transfer the 2-byte area of the short direct memory addressed by the second operand to the contents of the 2-byte area of the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddrp of the first and second operands. However, this is limited to even numbered addresses. Flag operation: Unchanged Coding example: MOVW AX, sfrp Function: AX + sfrp Transfers the contents of the 16-bit special function register specified by the second operand to register pair AX. Flag operation: Unchanged Coding example: MOVW AX, CPTO; Transfer the contents of the CPTO register to register pair AX. MOVW sfrp, AX Function: sfrp + AX Transfers the contents of register pair AX to the 16-bit special function register specified by the first operand. Flag operation: Unchanged MOVW rp1, !addr16 Function: rp1 + (addr16) addr16 = 0000H to FDFEH (enable to any address) addr16 = FE00H to FFFEH (limited to even address) Transfers the contents of the 2-byte area of the memory addressed by the second operand to the 16-bit register pair specified by the first operand. Describe the address or label directly at addr16 of the second operand. Flag operation: Unchanged Coding example: MOVW DE, !TST; Transfer the contents of the memory indicated by label TST to the DE register pair. MOVW !addrl6, rp1 Function: (addr16) + rpl addr16 = 0000H to FDFEH (enable to any address) addr16 = FE00H to FFFEH (limited to even address) Transfers the contents of the 16-bit register pair specified by the second operand to the 2-byte area of the memory addressed by the first operand. Describe the address or label directly at addr16 of the first operand. Flag operation: Unchanged Coding example: MOVW !TABLE, DE; Transfer the contents of the DE register pair to the memory indicated by label TABLE. XCHW AX, saddrp Function: AX ↔ (saddrp) saddrp = FE20H to FF1EH Swaps the contents of register pair AX and the contents of the 2-byte area of the short direct memory addressed by the second operand. Describe the short direct memory address or label directly at saddrp of the second operand. However, this is limited to even numbered addresses. Flag operation: Unchanged ### 10.6.2 16-BIT DATA TRANSFER INSTRUCTIONS MOVW rpl, #word Function: rpl + word word = 0000H to FFFFH Transfers the 16-bit immediate data specified by the second operand to the 16-bit register pair specified by the first operand. Flag operation: Unchanged Coding example: MOVW RPO, #OAA55H; Transfer AA55H to the AX register pair. MOVW saddrp, #word Function: (saddrp) + word saddrp = FE20H to FF1EH word = 0000H to FFFFH Transfers the 16-bit immediate data specified by the second operand to the 2-byte area of the short direct memory addressed by the first operand. Describe the short direct memory address or label directly at saddrp of the first operand. However, this is limited to even numbered addresses. Flag operation: Unchanged Coding example: MOVW sfrp, #word Function: sfrp + word word = 0000H to FFFFH Transfers the 16-bit immediate data specified by the second operand to the 16-bit special function register specified by the first operand. Flag operation: Unchanged Coding example: MOVW PWMO, #OFFOOH; Set FFOOH into the PWM0 register. AND1 CY, /sfr.bit Function: CY + CYAsfr.bit bit = 0 to 7 ANDs the inverted contents of the bit addressed by the 3bit immediate data of the second operand of the special function register specified by the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | Coding example: AND1 CY, A.bit Function: CY + CYAA.bit bit = 0 to 7 ANDs the contents of the bit addressed by the 3-bit immediate data of the second operand of the A register and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: AND1 CY, /A.bit Function: CY + A A.bit bit = 0 to 7 ANDs the inverted contents of the A register bit addressed by the 3-bit immediate data of the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | AND1 CY, X.bit Function: $CY + CY \wedge X$ . bit = 0 to 7 ANDs the contents of the X register bit addressed by the 3-bit immediate data of the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | | | | | | | | Coding example: AND1 CY, /X.bit Function: CY + CYAX.bit bit = 0 to 7 ANDs the inverted contents of the X register bit addressed by the 3-bit immediate data of the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | Coding example: AND1 CY, PSWH.bit Function: $CY + CYAPSW_H$ .bit bit = 0 to 7 ANDs the contents of the bit addressed by the 3-bit immediate data of the second operand of the high-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | S | z | AC | 'P/V | SUB | CY | |---|---|----|------|-----|----| | | | | | | х | AND1 CY, /PSWH.bit Function: $CY + CY \wedge \overline{PSW_H}$ . bit = 0 to 7 ANDs the inverted contents of the bit addressed by the 3bit immediate data of the second operand of the high-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | _ | | × | Coding example: AND1 CY, PSWL.bit Function: $CY + CY\Lambda PSW_L$ .bit bit = 0 to 7 ANDs the contents of the bit addressed by the 3-bit immediate data of the second operand of the low-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: AND1 CY, /PSWL.bit Function: $CY + CY \wedge \overrightarrow{PSW}_L \cdot bit = 0$ to 7 ANDs the inverted contents of the bit addressed by the 3bit immediate data of the second operand of the low-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | OR1 CY, saddr.bit Function: CY + CYV(saddr.bit) saddr = FE20H to FF1FH bit = 0 to 7 ORs the contents of the short direct memory bit addressed by the second operand and the contents of the carry flag places the result into the carry flag. Specify the short direct memory bit address or label directly in the saddr.bit operand. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | Coding example: OR1 CY, /saddr.bit Function: CY + CYV(saddr.bit) saddr = FE20H to FF1FH bit = 0 to 7 ORs the inverted contents of the short direct memory bit addressed by the second operand and the contents of the carry flag and places the result into the carry flag. Specify the short direct memory bit address or label directly in the saddr.bit operand. Flag operation: ORl CY, sfr.bit Function: CY + CYVsfr.bit bit = 0 to 7 ORs the contents of the bit addressed by the 3-bit immediate data of the second operand of the special function register specified by the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: OR1 CY, /sfr.bit Function: CY + CYVsfr.bit bit = 0 to 7 ORs the inverted contents of the bit, addressed by the 3-bit immediate data of the second operand, specified by the second operand of the special function register and the contents of the carry flag, and places the result into the carry flag. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | | | | | | | | Coding example: OR1 CY, A.bit Function: CY + CYVA.bit bit = 0 to 7 ORs the contents of the A register bit addressed by the 3-bit immediate data of the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | 'P/V | SUB | CY | |---|---|----|------|-----|----| | | | | | | x | OR1 CY, /A.bit Function: CY + CYVA.bit bit = 0 to 7 ORs the inverted contents of the A register bit addressed by the 3-bit immediate data of the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: OR1 CY, X.bit Function: CY + CYVX.bit bit = 0 to 7 ORs the contents of the X register bit addressed by the 3bit immediate data of the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | S | z | AC | 'P/V | SUB | CY | |---|---|----|------|-----|----| | - | | | | | х | Coding example: OR1, CY, /X.bit Function: CY + CYVX.bit bit = 0 to 7 ORs the inverted contents of the X register bit addressed by the 3-bit immediate data of the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | OR1, CY, PSWH.bit Function: $CY + CYVPSW_{H}.bit$ bit = 0 to 7 ORs the contents of the bit addressed by the 3-bit immediate data of the second operand of the high-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | Coding example: OR1 CY, /PSWH.bit Function: $CY + CYVPSW_{H}.bit$ bit = 0 to 7 ORs the inverted contents of the bit addressed by the 3bit immediate data of the second operand of the high-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | Coding example: OR1 CY, PSWL.bit Function: $CY + CYVPSW_L$ .bit bit = 0 to 7 ORs the contents of the bit addressed by the 3-bit immediate data of the second operand of the low-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | 'P/V | SUB | CY | |---|---|----|------|-----|----| | | | | | | х | | | | | | | | OR1 CY, /PSWL.bit Function: $CY + CYV \overline{PSW_L.bit}$ bit = 0 to 7 ORs the inverted contents of the bit addressed by the 3bit immediate data of the second operand of the low-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | х | Coding example: XOR1 CY, saddr.bit Function: CY + CY\(\pi(saddr.bit)\) saddr = FE20H to FF1FH bit = 0 to 7 EXCLUSIVE-ORs the contents of the short direct memory bit addressed by the second operand and the contents of the carry flag and places the result into the carry flag. Specify the short direct memory bit address or label directly in the saddr.bit operand. Flag operation: | s | z | AC | 'P/V | SUB | CY | |---|---|----|------|-----|----| | | | | | | х | XOR1 CY, sfr.bit Function: CY + CY + sfr.bit bit = 0 to 7 EXCLUSIVE-ORs the contents of the bit addressed by the 3bit immediate data of the second operand of the special function register specified by the second operand addressed and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: XOR1 CY A.bit Function: $CY + CY \neq A$ .bit bit = 0 to 7 EXCLUSIVE-ORs the contents of the A register bit addressed by the 3-bit immediate data of the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: XOR1 CY, X.bit Function: CY + CY\X.bit bit = 0 to 7 EXCLUSIVE-ORs the contents of the X register bit addressed by the 3-bit immediate data of the second operand and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | 'P/V | SUB | CY | |---|---|----|------|-----|----| | | | | | | × | XOR1 CY, PSWH.bit Function: CY + CY\PSWH.bit bit = 0 to 7 EXCLUSIVE-ORs the contents of the bit addressed by the 3bit immediate data of the second operand of the high-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | x | Coding example: XOR1 CY, PSWL.bit Function: $CY + CY + PSW_L$ .bit bit = 0 to 7 EXCLUSIVE-ORs the contents of the bit addressed by the 3bit immediate data of the second operand of the low-order 8 bits of the program status word (PSW) and the contents of the carry flag and places the result into the carry flag. Flag operation: | CY | SUB | P/V | 'AC | z | s ' | |----|-----|-----|-----|---|-----| | x | | | | | | Coding example: SET1 saddr.bit saddr = FE20H to FF1FH Function: (saddr.bit) + 1 bit = 0 to 7 Sets the short direct memory bit addressed by the operand to l. Specify the short direct memory bit address or label directly in the saddr.bit operand. Unchanged Flag operation: SET1 sfr.bit Function: sfr.bit + 1 bit = 0 to 7 Sets the bit of the special function register specified by the operand, addressed by the 3-bit immediate data of the operand to 1. Flag operation: Unchanged Coding example: SET1 A.bit Function: A.bit + 1 bit = 0 to 7 Sets the A register bit addressed by the 3-bit immediate data of the operand to 1. Flag operation: Unchanged Coding example: SET1 X.bit Function: X.bit + 1 bit = 0 to 7 Sets the X register bit addressed by the 3-bit immediate data of the operand to 1. Flag operation: Unchanged Coding example: SET1 PSWH.bit Function: $PSW_H$ .bit + 1 bit = 0 to 7 Sets the bit addressed by the 3-bit immediate data of the operand of the high-order 8 bits of the program status word (PSW) to 1. Flag operation: Unchanged SET1 PSWL.bit Function: $PSW_L$ .bit + 1 bit = 0 to 7 Sets the bit addressed by the 3-bit immediate data of the operand of the low-order 8 bits of the program status word (PSW) to 1. Flag operation: Flag addressed by the operand is set to (1). Coding example: CLR1 saddr.bit Function: (saddr.bit) + 0 saddr = FE20H to FF1FH bit = 0 to 7 Clears the short direct memory bit addressed by the operand to 0. Specify the short direct memory address or label directly in the saddr.bit operand. Flag operation: Unchanged Coding example: CLR1 sfr.bit Function: sfr.bit + 0 bit = 0 to 7 Clears the bit of the special function register specified by the operand, addressed by the 3-bit immediate data of the operand to 0. Flag operation: Unchanged Coding example: CLR1 A.bit Function: A.bit + 0 bit = 0 to 7 Clears the A register bit addressed by the 3-bit immediate data of the operand to 0. Flag operation: Unchanged CLRl X.bit Function: X.bit + 0 bit = 0 to 7 Clears the X register bit addressed by the 3-bit immediate data of the operand to 0. Flag operation: Unchanged Coding example: CLR1 PSWH.bit Function: $PSW_{H}$ .bit + 0 bit = 0 to 7 Clears the bit addressed by the 3-bit immediate data of the operand of the high-order 8 bits of the program status word (PSW) to 0. Flag operation: Unchanged Coding example: CLR1 PSWL.bit Function: $PSW_L$ .bit + 0 bit = 0 to 7 Clears the bit addressed by the 3-bit immediate data of the operand of the low-order 8 bits of the program status word (PSW) to 0. Flag operation: The flag addressed by the operand is cleared to 0. Coding example: NOT1 saddr.bit Function: (saddr.bit) + (saddr.bit) saddr = FE20H to FF1FH bit = 0 to 7 Inverts the contents of the short direct memory bit addressed by the operand. Specify the short direct memory address or label directly in the saddr.bit operand. Flag operation: Unchanged NOT1 sfr.bit Function: $sfr.bit + \overline{sfr.bit}$ bit = 0 to 7 Inverts the contents of the bit addressed by the 3-bit immediate data of the operand of the special function register specified by the operand. Flag operation: Unchanged Coding example: NOT1 A.bit Function: A.bit + $\overline{A.bit}$ bit = 0 to 7 Inverts the contents of the A register bit addressed by the 3-bit immediate data of the operand. Flag operation: Unchanged Coding example: NOT1 X.bit Function: $X.bit + \overline{X.bit}$ bit = 0 to 7 Inverts the contents of the X register bit addressed by the 3-bit immediate data of the operand. Flag operation: Unchanged Coding example: NOT1 PSWH.bit Function: $PSW_{H}.bit + \overline{PSW_{H}.bit}$ bit = 0 to 7 Inverts the contents of the bit addressed by the 3-bit immediate data of the operand of the high-order 8 bits of the program status word (PSW). Flag operation: Unchanged NOT1 PSWL.bit Function: $PSW_L$ .bit + $\overline{PSW_L}$ .bit bit = 0 to 7 Inverts the contents of the bit addressed by the 3-bit immediate data of the operand of the low-order 8 bits of the program status word (PSW). Flag operation: The contents of the flag addressed by the operand are inverted. Coding example: SET1 CY Function: CY + 1 Sets the carry flag to 1. Flag operation: | S | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | 1 | Coding example: CLR1 CY Function: CY + 0 Clears the carry flag to 0. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | | | | | | 0 | NOT1 CY Function: $CY + \overline{CY}$ Inverts the contents of the carry flag. Flag operation: S Z AC P/V SUB CY # 10.6.10 CALL/RETURN INSTRUCTIONS CALL !addr16 Function: $(SP-1) + (PC+3)_H$ , $(SP-2) + (PC+3)_L$ , PC + addr16, SP + SP-2 addr16 = 0000H to FEFFH After saving the start address (return address) of the next instruction to the memory (stack) addressed by the stack pointer (SP) and decrementing the SP, branches to the location addressed by the 16-bit immediate data specified by the operand. NOTE: Addresses FF00H to FFFFH cannot be instruction-fetched. Therefore, do not write them in addr16. Flag operation: Unchanged #### CALLF !addrll Function: $(SP-1) + (PC+2)_H$ , $(SP-2) + (PC+2)_L$ , $PC_{15}$ to $PC_{11} + 00001$ , $PC_{10}$ to $PC_0 + fa$ , SP + SP-2 addrll = 0800H to OFFFH After saving the start address (return address) of the next instruction to the memory (stack) addressed by the stack pointer (SP) and decrementing the SP, branches to the location addressed by the effective address consisting of 11-bit immediate data fa in the OP code. The range which can be called is limited to addresses 0800H to 0FFFH. Consider the entry address range and write the branch destination address directly in the addrll operand by label or numeric. Flag operation: Unchanged ### CALLT [addr5] Function: $(SP-1) + (PC+1)_H$ , $(SP-2) + (PC+1)_L$ , $PC_H + (TPF, 000000001, ta, 1)$ $PC_L + (TPF, 000000001, ta, 0)$ , SP + SP-2 addr5 = 40H to 7EH After saving the start address (return address) of the next instruction to the memory (stack) addressed by the stack pointer (SP) and decrementing the SP, sets the contents of the memory (branch destination address table) addressed by the effective address consisting of the 5-bit immediate data ta in the OP code into the program counter (PC) and branches to the address specified by its contents. The branch destination address table must be located at addresses 0040H to 007FH. Write the branch destination address table directly in the addr5 operand by label or numeric. Remarks: The branch destination address table can be installed at external memory area (8040H to 807FH) by setting the TPF flag to 1. Flag operation: Unchanged Coding example: CALL [TBL1]; Branch to the location addressed by the contents of the table specified by label TBL1. CALL rpl Function: $(SP-1) + (PC+2)_H$ , $(SP-2) + (PC+2)_L$ , $PC_H + rpl_H$ , $PC_L + rpl_L$ , SP + SP-2 After saving the start address (return address) of the next instruction to the memory (stack) addressed by the stack pointer (SP) and decremeting the SP, sets the contents of the 16-bit register pair specified by the operand into the program counter (PC) and branches. Flag operation: Unchanged Coding example: CALL [rpl] Function: $$(SP-1) + (PC+2)_H$$ , $(SP-2) + (PC+2)_L$ , $PC_H + (rpl+1)$ , $PC_L + (rpl)$ , $SP_L + SP-2$ After saving the start address (return address) of the next instruction to the memory (stack) addressed by the stack pointer (SP) and decrementing the SP, sets the contents of the 2-byte area of memory addressed by the contents of the 16-bit register pair specified by the operand into the program counter (PC) and branches. Flag operation: Unchanged Coding example: BRK Function: $$(SP-1) + PSW_H$$ , $(SP-2) + PSW_L$ , $(SP-3) + (PC+1)_H$ , $(SP-4) + (PC+1)_L$ , $PC_L + (OO3EH)$ , $PC_H + (OO3FH)$ , $SP + SP-4$ , $IE + O$ Saves the start address (return address) of the next instruction and the program status word (PSW) to the memory (stack) addressed by the stack pointer (SP) and decrements the SP sets the contents of the BRK instruction branch destination address table (003EH, 003FH) in the program counter (PC) and branches. The IE flag is reset to 0 and subsequent maskable interrupts are disabled. The BRK instruction is also accepted in the DI state (IE = 0). Flag operation: Unchanged RET Function: $PC_L + (SP)$ , $PC_H + (SP+1)$ , SP + SP+2 Restores the contents of the memory (stack) addressed by the stack pointer (SP) to the program counter (PC) and increments the SP. Flag operation: Unchanged Coding example: RETI Function: $PC_{L}$ + (SP), $PC_{H}$ + (SP+1), $PSW_{L}$ + (SP+2), $PSW_{H}$ + (SP+3), SP + SP+4, EOS + 0 Restores the contents of the memory (stack) addressed by the stack pointer (SP) to the program counter (PC) and the program status word, then increments the SP. It also clears the EOS flag. This instruction is used when returning from an interrupt service routine. NOTE: When returning from an interrupt service routine by BRK instruction, always set the EOS flag by SET1 EOS instruction immediately before the RETI instruction. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | R | R | R | R | R | R | ## 10.6.11 STACK MANIPULATION INSTRUCTIONS PUSH post Function: $\{(SP-1) + post_H, (SP-2) + post_L, SP + SP-2\}$ x n times (n; number of register pairs described as post) Saves the contents of the 16-bit register pair specified by the operand to memory (stack) and decrements the SP. Multiple register pairs can be specified in the post operand. The save operation is performed sequentially from the register pair assigned to bit 7 of the 8-bit immediate data of the second byte (Post Byte). The high-order side of the register pair is saved to the stack addressed by $(SP-2_{n+})$ and the low-order side is saved to the stack addressed by $(SP-2_{n})$ . Flag operation: Unchanged Coding example: PUSH PSW Function: $(SP-1) + PSW_H$ , $(SP-2) + PSW_L$ , SP + SP-2 Saves the contents of the program status word (PSW) to the memory (stack) addressed by the stack pointer (SP) and decrements the SP. Flag operation: Unchanged PUSHU post Function: $\{(UP-1) + post_H, (UP-2) + post_L, UP + UP-2\}$ x n times (n; number of register pairs written as post) Saves the contents of the 16-bit register pair specified by the operand to the memory addressed by the user stack pointer (UP) and decrements the UP. Multiple register pair names can be specified in the post operand. Save operation is performed sequentially from the register pair assigned to bit 7 of the 8-bit immediate data of the second byte (Post Byte). The high-order side of the register pair is saved to the memory addressed by (UP- $2_{n+1}$ ) and the low-order side is saved to the memory addressed by (UP- $2_n$ ). Flag operation: Unchanged Coding example: POP post Function: {post<sub>L</sub> + (SP), post<sub>H</sub> + (SP+1), SP + SP+2} x n times (n; number of register pairs written as post) Restores the contents of the memory (stack) addressed by the stack pointer (SP) to the 16-bit register pair specified by the operand and increments the SP. Multiple register pair names can be specified in the post operand. Transfer is performed sequentially from the register pair assigned to bit 0 of the 8 bit immediate data of the second byte (Post Byte). The contents of the stack addressed by $(SP+2_{n-2})$ are restored to the low-order side of the register pair and the contents of the stack addressed by $(SP+2_{n-1})$ are restored to the high-order side. Flag operation: Unchanged #### POP PSW Function: $PSW_L + (SP)$ , $PSW_H + (SP+1)$ , SP + SP+2 Restores the contents of the memory (stack) addressed by the stack pointer (SP) to the program status word (PSW) and decrements the SP. Flag operation: | S | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | R | R | R | R | R | R | ### Coding example: POPU post Function: {post<sub>L</sub> + (UP), post<sub>H</sub> + (UP+1), UP + UP+2} $\times$ n times (n; number of register pairs written as post) Restores the contents of the memory (stack) addressed by the user stack pointer (UP) to the register pair specified by operand and increments the UP. Multiple register pair names can be specified in the post operand. Transfer is performed sequentially from the register pair assigned to bit 0 of the 8-bit immediate data of the second byte (Post Byte). The contents of the stack addressed by $(UP+2_{n-2})$ are restored to the low-order side of the register pair and the contents of the stack addressed by $(UP+2_{n-1})$ are restored to the high-order side. Flag operation: Unchanged Coding example: MOVW SP, #word Function: SP + word word = 0000H to FDFEH (enable to any data) word = FE00H to FFFEH (limited to even data) Transfers the 16-bit immediate data specified by the second operand to the stack pointer (SP). Flag operation: Unchanged MOVW SP, AX Function: SP + AX Transfers the contents of the 16-bit register pair AX to the stack pointer (SP). Any data is possible when the contents of AX are 0000H to FDFEH, but only even data is possible when the contents are FEOOH to FFFEH. Flag operation: Unchanged Coding example: MOVW AX, SP Function: AX + SP Transfers the contents of the stack pointer (SP) to the 16-bit register pair AX. Flag operation: Unchanged Coding example: INCW SP Function: SP + SP+1 Increments the contents of the stack pointer (SP). Flag operation: Unchanged Coding example: DECW SP Function: SP + SP-1 Decrements the contents of the stack pointer (SP). Flag operation: Unchanged # 10.6.12 UNCONDITIONAL BRANCH INSTRUCTIONS BR !addr16 Function: PC + addr16 addr16 = 0000H to FEFFH Transfers the 16-bit immediate data specified by the operand to the program counter (PC) and branches to the location addressed by the PC. Branching to memory addresses 0000H to FEFFH is possible. Flag operation: Unchanged NOTE: Since addresses FF00H to FFFFH cannot be instruction-fetched, do not write them at addr16. Coding example: BR BLK3; Branch to the address specified specified by label BLK3. BR rpl Function: PCH + rplH, PCL + rplL Transfers the contents of the 16-bit register pair specified by the operand to the program counter (PC) and branches to the location addressed by the PC. Branching to memory addresses 0000H to FEFFH is possible. Flag operation: Unchanged NOTE: Since addresses FF00H to FFFFH cannot be instruction-fetched, do not set them are rpl. BR [rpl] Function: $PC_H + (rp1+1), PC_L + (rp1)$ Transfers the contents of the 2-byte area addressed by the contents of the 16-bit register pair specified by the operand to the program counter (PC) and branches to the location addressed by the PC. Branching to memory addresses 0000H to FEFFH is possible. Flag operation: Unchanged NOTE: Since addresses FF00H to FFFFH cannot be instruction-fetched, do not set them at the memory addressed by rpl. Coding example: BR \$addr16 Function: PC + PC+2+jdisp addr16 = (PC-126) to (PC+129) Transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to 127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged #### 10.6.13 CONDITIONAL BRANCH INSTRUCTIONS BC \$addr16 BL \$addr16 Function: PC + PC+2+jdisp if CY = 1 addr16 = (PC-126) to (PC+129) When the carry flag is 1, transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the addr16 operand by label or numeric. Flag operation: Unchanged Coding example: BNC \$addr16 BNL \$addr16 Function: PC + PC+2+jdisp if CY = 0 addr16 = (PC-126) to (PC+129) When the carry flag is 0, transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly the addr16 operand by label or numeric. Flag operation: Unchanged BZ \$addr16 BE \$addr16 Function: PC + PC+2+jdisp if Z = 1 addrl6 = (PC-126) to (PC+129) When the zero flag is 1, transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination directly in the addrl6 operand by label or numeric. Flag operation: Unchanged Coding example: DEC OFE20H BZ \$JMP ; Decrement by 1 the contents of the memory addressed by FE20H and when the contents reach 0, branch to the address indicated by the label JMP. (However, the branch destination is limited to the (-128 to +127) range from the start address of the next instruction.) BNZ \$addr16 BNE \$addr16 Function: PC + PC+2+jdisp if Z = 0 addr16 = (PC-126) to (PC+129) When the zero flag is 0, transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and write the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged Coding example: BV \$addr16 BPE \$addr16 Function: PC + PC+2+jdisp if P/V = 1 addr16 = (PC-126) to (PC+129) When the parity/overflow flag is 1, transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged BNV \$addr16 BPO \$addr16 Function: PC + PC+2+jdisp if P/V = 0 addr16 = (PC-126) to (PC+129) When the parity/overflow flag is 0, transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and write the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged Coding example: BN \$addr16 Function: PC + PC+2+jdisp if S = 1 addr16 = (PC-126) to (PC+129) When the sign flag is 1, transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addresses by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and written the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged BP \$addr16 Function: PC + PC+2+jdisp if S = 0 addr16 = (PC-126) to (PC+129) When the sign flag is 0, transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and written the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged Coding example: BGT \$addr16 Function: PC + PC+3+jdisp if (P/V + S) VZ = 0 addr16 = (PC-125) to (PC+130) EXCLUSIVE-ORs the contents of the parity/overflow flag and the contents of the sign flag and when the OR of the result and the contents of the zero flag is 0, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and write the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged Coding example: CMP A, #0FH; If the two's complement data BGT \$MR2 in the A register is larger than FH, branch to the address specified by the label MR2. BGE \$addr16 Function: PC + PC+3+jdisp if P/V + S = 0 addr16 = (PC-125) to (PC+130) EXCLUSIVE-ORs the contents of the parity/overflow flag and the contents of the sign flag and when the result is 0, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the addrl6 operand by label or numeric Flag operation: Unchanged Coding example: BLT \$addr16 Function: PC + PC+3+jdisp if P/V = 1 addr16 = (PC-125) to (PC+130) EXCLUSIVE-ORs the contents of the parity/overflow flag and the contents of the sign flag and when the result is 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged BNH \$addr16 Function: PC + PC+3+jdips if ZVCY = 1 addr16 = (PC-125) to (PC+130) ORs the contents of the zero flag and the contents of the carry flag and when the result is 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged Coding example: BT saddr.bit, \$addr16 Function: PC + PC+3+jdisp if (saddr.bit) = 1 addr16 = (PC-125) to (PC+130) saddr = FE20H to FF1FH bit = 0 to 7 When the contents of the short direct memory bit addressed by the first operand are 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Specify the short direct memory bit address or label directly at saddr.bit of the first operand and consider the branch range and specify the branch destination directly in the second operand addr16 by label or numeric. Flag operation: Unchanged BLE \$addr16 Function: PC + PC+3+jdisp if (P/V + S)VZ = 1 addrl6 = (PC-125) to (PC+130) EXCLUSIVE-ORs the contents of the parity/overflow flag and the contents of the sign flag and when the OR of the result and the contents of the zero flag is 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged Coding example: BH \$addr16 Function: PC + PC+3+jdisp if ZVCY = 0 addr16 = (PC-125) to (PC+130) ORs the contents of the zero flag and the contents of the carry flag and when the result is 0, transfers the sum of the 8-bit displacement value of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the addrl6 operand by label or numeric. Flag operation: Unchanged BT sfr.bit, \$addr16 Function: PC + PC+4+jdisp if sfr.bit = 1 addr16 = (PC-124) to (PC+131) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the special function register specified by the first operand are 1, transfers the sum of the 8-bit displacement value jdisp of the fourth bit of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the program counter. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the second operand addr16 by label or numeric. Flag operation: Unchanged Coding example: BT A.bit, \$addr16 Function: PC + PC+3+jdisp if A.bit = 1 addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the A register bit addressed by the 3-bit immediate data of the first operand are 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged Coding example: BT A.3, ; If A register bit 3 is "1", \$JMPl branch to the address specified by the label JMPl. BT X.bit, \$addrl6 Function: PC + PC+3+jdisp if X.bit = 1 addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the X register bit addressed by the 3-bit immediate data of the first operand are 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged Coding example: BT PSWH.bit, \$addr16 Function: PC + PC+3+jdisp if PSWH bit = 1 addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the high-order 8 bits of the program status word are 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged BT PSWL.bit, \$addr16 Function: PC + PC+3+jdisp if PSWL.bit = 1 addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the low-order 8 bits of the program status word are 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand address by label or numeric. Flag operation: Unchanged BF saddr.bit, \$addr16 Function: PC + PC+4+jdisp if (saddr.bit) = 0 addrl6 = (PC-124) to (PC+131) saddr = FE20H to FF1FH bit = 0 to 7 When the contents of the short direct memory bit addressed by the first operand are 0, transfers the sum of the 8-bit displacement value of the fourth byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Specify the short direct memory bit address or label directly at saddr.bit of the first operand and consider the branch range and specify the branch destination address directly in the second operand address by label or numeric. Flag operation: Unchanged Coding example: BF sfr.bit, \$addr16 Function: PC + PC+4+jdisp if sfr.bit = 0 addr16 = (PC-124) to (PC+131) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the special function register specified by the first operand are 0, transfers the sum of the 8-bit displacement value of the fourth byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged BF A.bit \$addr16 Function: PC + PC+3+jdisp if A.bit = 0 addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the A register bit addressed by the 3-bit immediate data of the first operand are 0, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged Coding example: BF X.bit, \$addr16 Function: PC + PC+3+jdisp if X.bit = 0 addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the X register bit addressed by the 3-bit immediate data of the first operand are 0, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand address by label or numeric. Flag operation: Unchanged BF PSWH.bit, \$addr16 Function: PC + PC+3+jdisp if PSWH.bit = 0 addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the high-order 8 bits of the program status word are 0, transfers the sum of the 3-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged Coding example: BF PSWL.bit, \$addr16 Function: PC + PC+3+jdisp if PSWL.bit = 0 addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the low-order 8 bits of the program status word are 0, transfers the sum of the 8-bit displacement value jdisp of third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addrl6 by label or numeric. Flag operation: Unchanged BTCLR saddr.bit \$addr16 Function: PC + PC+4+jdisp if (saddr.bit) = 1 then clear When the contents of the short direct memory bit addressed by the first operand are 1, transfers the sum of the 8-bit displacement value jdisp of the fourth byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Specify the short direct memory bit address or label directly at saddr.bit of the first operand and consider the branch range and specify the branch destination address directly in the second operand addrl6 by label or numeric. Flag operation: Unchanged BTCLR sfr.bit, \$saddrl6 Function: PC + PC+4+jdisp if sfr.bit = 1 then clear addr16 = (PC-124) to (PC+131) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the special function register specified by the first operand are 1, transfers the sum of the 8-bit displacement value jdisp of the fourth byte of the OP code and the start address of the next address to the program counter (PC) and branches to the location addressed by the program counter and clears that bit to 0. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged Coding example: BTCLR A.bit, \$addrl6 Function: PC + PC+3+jdisp if A.bit = 1 then clear addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the A register bit addressed by the 3-bit immediate data of the first operand are 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC and clears that bit to 0. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged BTCLR X.bit, \$addr16 Function: PC + PC+3+jdisp if X.bit = 1 then clear addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the X register bit addressed by the 3-bit immediate data of the first operand are 1, transfers the sum of the 8-bit displacement value of the third byte of the OP code and the start address of the next address to the program counter (PC) and branches to the location addressed by the PC and clears that bit to 0. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged Coding example: BTCLR PSWH.bit, \$addr16 Function: PC + PC+3+jdisp if PSWH.bit = 1 then clear addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the high-order 8 bits of the program status word are 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the program counter and clears that bit to 0. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged BTCLR PSWL.bit, \$addr16 Function: PC + PC+3+jdisp if PSWL.bit = 1 then clear addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the low-order 8 bits of the program status word are 1, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) adn branches to the location addressed by the program counter and clears that bit to 0. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addrlf by label or numeric. Flag operation: If the specified flag is "l", it is reset (0). Coding example: BTCLR PSWL.3, \$0F6EH; If the UF flag is "1", reset (0) and branch to address F6EH. BFSET saddr.bit, \$addr16 Function: PC + PC+4+jdisp if (saddr.bit) = 0 then set addrl6 = (PC-124) to (PC+131) saddr = FE20H to FF1FH bit = 0 to 7 When the contents of the short direct memory bit addressed by the first operand are 0, transfers the sum of the 8-bit displacement value jdisp of the fourth byte of the OP code and the start address of the next address to the program counter (PC) and branches to the location addressed by the PC and sets the addressed bit to 1. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged Coding example: BFSET sfr.bit, \$addr16 Function: PC + PC+4+jdisp if sfr.bit = 0 then set addr16 = (PC-124) to (PC+131) bit = 0 to 7 When the contents of the bit addressed by the 3-bit immediate data of the first operand of the special function register specified by the first operand are 0, transfers the sum of the 8-bit bit displacement value jdisp of the fourth byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the program counter and sets that bit to 1. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged BFSET A.bit, \$addr16 Function: PC + PC+3+jdisp if A.bit = 0 then set addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the A register bit addressed by the 3-bit immediate data of the first operand are 0, transfers the sum of the 8-bit displacement value of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC and sets the addressed bit to 1. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addrl6 by label or numeric. Flag operation: Unchanged Coding example: BFSET X.bit, \$addr16 Function: PC + PC+3+jdisp if X.bit = 0 then set addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the X register bit addressed by the 3-bit immediate data of the first operand are 0, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC and sets the addressed bit to 1. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged DBNZ r2, \$addr16 Function: r2 + r2-1, then PC + PC+2+jdisp if $r2 \neq 0$ addr16 = (PC-126) to (PC+129) bit = 0 to 7 Decrements the contents of the 8-bit register specified by the first operand and if the result is not 0, transfers the sum of the 8-bit displacement value jdisp of the second byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the program counter. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged Coding example: DBNZ saddr, \$addr16 (saddr) + (saddr)-1, then PC + PC+3+jdisp if Function: $(saddr) \neq 0$ addr16 = (PC-125) to (PC+130) saddr = FE20H to FF1FH Decrements the contents of the short direct memory addressed by the first operand and if the result is not 0, transfers the sum of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the program counter. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Unchanged Flag operation: BFSET PSWH.bit, \$addr16 Function: PC + PC+3+jdisp if PSWH.bit = 0 then set addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the bit specified by the 3-bit immediate data of the first operand of the high-order 8 bits of the program status word are 0, transfers the contents of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC and sets the addressed bit to 1. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addr16 by label or numeric. Flag operation: Unchanged Coding example: BFSET PSWL.bit, \$addr16 Function: PC + PC+3+jdisp if PSWL.bit = 0 then set addr16 = (PC-125) to (PC+130) bit = 0 to 7 When the contents of the bit specified by the 3-bit immediate data of the first operand of the low-order 8 bits of the program status word are 0, transfers the contents of the 8-bit displacement value jdisp of the third byte of the OP code and the start address of the next instruction to the program counter (PC) and branches to the location addressed by the PC and sets the addressed bit to 1. jdisp is treated as signed two's complement data (-128 to +127). Bit 7 is the sign bit. Consider the branch range and specify the branch destination address directly in the operand addrl6 by label or numeric. Flag operation: If the specified flag is "0", it is set (1). RETCS |addr16 Function: $PC_H + R5$ , $PC_L + R4$ , $R5 + addr16_H$ , $R4 + addr16_L$ , $PSW_H + R7$ , $PSW_L + R6$ , EOS + 0 addrl6 = 0000H to FEFFH Transfers the contents of 8-bit registers R7, R6, R5, R4 in the register bank specified at execution of this instruction to each program status word (PSW) and the program counter (PC) and returns to the address set at R5, R4. The 16-bit immediate data specified by the operand is then transferred to R5, R4 and the EOS flag is cleared to 0. The RETCS instruction is used when returning from branch processing by context switching. addrl6 specified at the operand becomes the branch destination address when the same register bank was specified again by the context switch function. NOTE: At return from an interrupt by BRKCS instruction, always set the EOS flag by SET1 EOS instruction immediately before the RETCS instruction. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | R | R | R | R | R | R | NOTE: Since addresses FF00H to FFFFH cannot be instruction-fetched, do not specify them at addr16. # 10.6.14 CONTEXT SWITCH INSTRUCTIONS BRKCS RBn Function: RBS2 to RBS0 + n, $PC_H \leftrightarrow R5$ , $PC_L \leftrightarrow R4$ , $R7 + PSW_H$ , $R6 + PSW_L$ , RSS + 0, IE + 0 n = 0 to 7 Sets 3-bit immediate data $N_2$ to $N_0$ in the OP code into the register bank select flag (RBS2 to RBS0) and selects the register bank n specified in the operand and swaps the contents of 8-bit registers R5, R4 of that register bank and the contents of the program counter (PC) and saves the contents of the program status word (PSW) to 8-bit registers R7, R6 and branches to the address set at R5, R4 and then clears the RSS flag and IE flag. Flag operation: Unchanged ### 10.6.15 STRING INSTRUCTIONS MOVM [DE+], A MOVM [DE-], A Function: $\{(DE) + A, DE + DE+1/-1, C + C-1\}$ End if C = 0 Transfers the contents of the A register to the memory addressed by register pair DE and increments/decrements the contents of register pair DE. Then it decrements the contents of the C register and repeats the operation above until the contents of the C register reach 0. Flag operation: Unchanged Coding example: MOV R2, #00H ; C + 00H MOV R1, #00H ; A + 00H MOVW RP6, #FEOOH; DE + FEOOH MOVM [DE+], A ; Clear the FEOOH to FEFFH RAM. MOVBK [DE+], [HL+] MOVBK [DE-], [HL-] Function: {(DE) + (HL), DE + DE+1/-1, HL + HL+1/-1, C + C-1} End if C = 0 Transfers the contents of memory addressed by register pair HL to the memory addressed by register pair DE and increments/decrements the contents of register pairs DE and HL. Then it decrements the contents of the C register and repeats the operation above until the contents of the C register reach O. Flag operation: Unchanged Coding example: MOV R2, #10H ; C + 10H MOVW RP6, #3000H; DE + 3000H MOVW RP7, #5000H; HL + 5000H MOVBK [DE+], [HL+]; Transfer the contents of memory 5000H to 500FH to memory 3000H to 300FH. XCHM [DE+], A XCHM [DE-], A Function: $\{(DE) \leftrightarrow A, DE + DE+1/-1, C + C-1\}$ End if C = 0 Swaps the contents of the A register and the contents of the memory addressed by register pair DE and increments/ decrements the contents of register pair DE. Then it decrements the contents of the C register and repeats the operation above until the contents of the C register reach O. Flag operation: Unchanged Coding example: MOV R2, #10H ; C + 10H MOV R1, #00H ; A + 00H MOVW RP6, #3050H; DE + 3050H XCHM [DE+], A ; Shift the contents of memory 3050H to 305FH back one address at the time. (Contents of address 3050H become 0.) XCHBK [DE+], [HL+] XCHBK [DE-], [HL-] Function: $\{(DE) \leftrightarrow (HL), DE + DE+1/-1, HL + HL+1/-1, C + C-1\}$ End if C = 0 Swaps the contents of the memory addressed by register pair HL and the contents of memory addressed by register pair DE and increments/decrements the contents of register pairs DE and HL. Then it decrements the contents of the C register and repeats the operation above until the contents of the C register reach 0. Flag operation: Unchanged CMPME [DE+], A CMPME [DE-], A Function: $\{(DE)-A, DE + DE+1/-1, C + C-1\}$ End if C = 0 or Z = 0 Compares the contents of the A register and the contents of the memory addressed by register pair DE and increments/decrements the contents of register pair DE and decrements the contents of the C register. This operation is repeated until the result of comparison is not a match or the contents of the C register become 0. The contents of the A register and the contents of the memory address of register pair DE are not changed by execution of this instruction. Flag operation: | S | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | x | V | 1 | х | Coding example: CMPBKE [DE+], [HL+] CMPBKE [DE-], [HL-] Function: $\{(DE)-(HL), DE + DE+1/-1, HL + HL+1/-1, C + C-1\}$ End if C = 0 or Z = 0 Compares the contents of the memory addressed by register pair HL and the contents of the memory addressed by the register pair DE and increments/decrements the contents of register pairs DE and HL and decrements the contents of the C register. This operation is repeated until the result of comparison is not a match or the contents of the C register become 0. The contents of the memory addressed by register pairs DE and HL are not changed by execution of this instruction. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | x | х | v | 1 | х | CMPMNE [DE+], A CMPMNE [DE-], A Function: $\{(DE)-A, DE + DE+1/-1, C + C-1\}$ End if C = 0 or Z = 1 Compares the contents of the A register and the contents of the memory addressed by register pair DE and increments/decrements the contents of register pair DE and decrements the contents of the C register. This operation is repeated until the result of comparison is a match or the contents of the C register become 0. The contents of the A register and the contents of the memory addressed by register pair DE are not changed by execution of this instruction. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | х | V | 1 | х | Coding example: MOV R2, #00H ; C + 00H MOVW RP6, #3000H; DE + 3000H CMPMNE [DE+], A ; If the contents of \$JMP BZ 3000H to 30FFH are the same value as the A registers, branch to the address indicated by the label JMP. CMPBKNE [DE+], [HL+] CMPBKNE [DE-], [HL-] Function: $\{(DE)-(HL), DE + DE+1/-1, HL + HL+1/-1, C + C-1\}$ End if C = 0 or Z = 1 Compares the contents of the memory addressed by register pair HL and the contents of the memory addressed by register pair DE and increments/decrements the contents of register pairs DE and HL and decrements the contents of the C register. This operation is repeated until the result of comparison is a match or the contents of the C register become 0. The contents of the memory addressed by register pairs DE and HL are not changed by execution of this instruction. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | х | х | х | ٧ | 1 | х | Coding example: CMPMC [DE+], A CMPMC [DE-], A Function: $\{(DE)-A, DE + DE+1/-1, C + C-1\}$ End if C = 0 or CY = 0 Compares the contents of the A register and the contents of the memory addressed by pair register DE and increments/decrements the contents of register pair DE and decrements the contents of the C register. This operation is repeated until the result of comparison is that the contents of the memorty addressed by register pair DE are larger or the contents of the C register become 0. The contents of the A register and the contents of the memory addressed by register pair are not changed by execution of this instruction. Flag operation: | x x x V 1 x | s | Z | AC | P/V | SUB | CY | |-------------|---|---|----|-----|-----|----| | | x | х | х | ٧ | 1 | х | CMPBKC [DE+], [HL+] CMPBKC [DE-], [HL-] Function: $\{(DE)-(HL), DE + DE+1/-1, HL + HL+1/-1, C + C-1\}$ End if C = 0 or CY = 0 Compares the contents of the memory addressed by register pair HL and the contents of the memory addressed by register pair DE and increments/decrements the contents of register pairs DE and HL and decrements the contents of the C register. This operation is repeated until the result of comparison is that the contents of the memory addressed by register pair DE are larger or the contents of the C register become 0. The contents of the memory addressed by register pairs DE and HL are not changed by execution of this instruction. Flag operation: | s | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | x | V | 1 | x | CMPMNC [DE+], A CMPMNC [DE-], A Function: $\{(DE)-A, DE + DE+1/-1, C + C-1\}$ End if C = 0 or CY = 1 Compares the contents of the A register and the contents of the memory addressed by register pair DE and increments/decrements the contents of register pair DE and decrements the contents of the C register. This operation is repeated until the result of comparison is that the contents of the A register are larger or the contents of the C register become 0. The contents of the A register and the contents of the memory addressed by register pair DE are not changed by execution of this instruction. Flag operation: | Ş | Z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | х | х | v | 1 | x | Coding example: MOV R2, #00H ; C + 00H MOVW RP6, #8000H; DE + 8000H CLR1 CY ; CY + 0 CMPMNC [DE+], A BC \$JMP ; If the value of 8000H to 80FFH is larger than the contents of the A register, jump to the address indicated by the label JMP. CMPBKNC [DE+], [HL+] CMPBKNC [DE-], [HL-] Function: {(DE)-(HL), DE + DE+1/-1, HL + HL+1/-1, C + C-1} End if C = 0 or CY = 1 Compares the contents of the memory addressed by register pair HL and the contents of the memory addressed by register pair DE and increments/decrements the contents of register pairs DE and HL and decrements the contents of the C register. This operation is repeated until the result of comparison is that the contents of the memory addressed by register pair HL are larger or the contents of the C register become 0. The contents of the memory addressed by register pairs HL and DE are not changed by execution of this instruction. Flag operation: | s | z | AC | P/V | SUB | CY | |---|---|----|-----|-----|----| | × | x | х | V | 1 | x | SEL RBn, ALT Function: RBS2 to RBS0 + n, RSS + 1 n = 0 to 7 Selects the register bank specified at the operand by setting the 3-bit immediate data $N_2$ to $N_0$ in the OP code into the register bank select flag (RBS2 to RBS0) and sets the register set selection flag (1). Flag operation: Unchanged Coding example: NOP Function: Expends three states without performing any operation. Flag operation: Unchanged Coding example: ΕI Function: IE + 1 Sets (1) the interrupt request enable flag (IE). Reception of maskable interrupts is controlled by each interrupt request control register. Flag operation: Unchanged Coding example: DI Function: IE + 0 Clears the interrupt request enable flag (IE). Reception of maskable interrupts is disabled. Flag operation: Unchanged #### 10.6.16 CPU CONTROL INSTRUCTIONS MOV STBC, #byte Function: STBC + byte byte = 00H to FFH Sets the 8-bit immediate data specified by the second operand into the standby control register (STBC). This instruction is a special OP code for setting the STBC register. Flag operation: Unchanged Coding example: MOV STBC, #01H; Set the HALT mode. MOV WDM, #byte Function: WDM + byte byte = 00H to FFH Sets the 8-bit immediate data specified by the second operand into the watchdog timer mode register (WDM). This instruction is a special OP code for setting the WDM register. Flag operation: Unchanged Coding example: SWRS Function: RSS + RSS Inverts the contents of the register set flag (RSS). Flag operation: Unchanged Coding example: SEL RBn Function: RBS2 to RBS0 + n, RSS + 0 n = 0 to 7 Selects the register bank specified at the operand by setting the 3-bit immediate data $N_2$ to $N_0$ in the OP code into the register bank select flag (RBS2 to RBS0) and clears (0) the register set selection flag (RSS). Flag operation: Unchanged #### CHAPTER 11. SPECIFICATIONS ## 11.1 ELECTRICAL SPECIFICATIONS (uPD78310A, uPD78312A) Absolute Maximum Ratings (Ta = 25°C) | Parameter | Symbol | Test Conditions | Rating | Unit | |------------------------|------------------|-----------------------|----------------------------------|------| | Power supply | V <sub>DD</sub> | | -0.5 to +7.0 | v | | voltage | AVREF | | -0.5 to V <sub>DD</sub><br>+0.3 | v | | | AVSS | | -0.5 to +0.5 | V | | Input voltage | v <sub>I</sub> | | -0.5 to +V <sub>DD</sub><br>+0.5 | v | | Output voltage | v <sub>o</sub> | | -0.5 to +V <sub>DD</sub><br>+0.5 | v | | Output current | IOL | 1 pin | 4.0 | mA | | low | | All output pins total | 100 | mA | | Output current | тон | 1 pin | - 2 | m.A | | high | | All output pins total | -25 | mA | | Operating temperature | Topt | | -10 to +70 | °c | | Storage<br>temperature | <sup>T</sup> stg | | -65 to +150 | °c | ## Recommended Operating Conditions | Oscillation<br>Frequency | Parameter | Та | v <sub>DD</sub> | |--------------------------|-----------|--------------|---------------------| | 4 MHz ≤ f <sub>XX</sub> | ≤ 12 MHz | -10 to +70°C | +5.0 V <u>+</u> 10% | ## Capacitance (Ta = $25^{\circ}$ C, $V_{DD}$ = $V_{SS}$ = 0 V) | Parameter | Symbol | Test<br>Conditions | MIN. | TYP. | MAX. | Unit | |--------------------|-----------------|-----------------------------|------|------|------|------| | Input capacitance | cI | f = 1 MHz | | | 10 | pF | | Output capacitance | co | Unmeasured<br>pins returned | | | 20 | рF | | I/O capacitance | c <sub>IO</sub> | to 0 V | | | 20 | pF | Oscillator Characteristics (Ta = -10 to +70 $$^{\rm O}$$ C, $\rm V_{DD}$ = +5.0 V $\pm$ 10%, $\rm V_{SS}$ = AV $_{SS}$ = 0 V, 4.0 V $\leq$ AV $_{REF}$ $\leq$ V $_{DD}$ ) | Oscillator | Recommended<br>Circuit | Parameter | MIN. | TYP. | MAX. | Unit | |------------------------------------|------------------------|------------------------------------------------------------------------------|------|------|------|------| | Ceramic<br>or crystal<br>resonator | | Oscillation frequency (f <sub>XX</sub> ) | 4 | | 12 | MHz | | External<br>clock | | X1 input frequency (f <sub>X</sub> ) | 4 | | 12 | MHz | | | X1 X2 | X1 input rise and fall times $(t_{XR}, t_{XF})$ | 0 | | 30 | ns | | | HCMOS<br>Inverter | X1 input high, low-<br>level width (t <sub>WXH</sub> ,<br>t <sub>WXL</sub> ) | 30 | | 130 | ns | NOTE 1: Place the oscillator circuit as close to the X1, X2 pins as possible. Do not pass other signals within a range of dotted area. #### Recommended Oscillator Constants #### Ceramic Resonator | Manufacturer | Product Name | Frequency | External Capacitance [pl | | | | |--------------------------|-------------------------------------|---------------------|--------------------------|---------|--|--| | | | [MHz] | C1 | C2 | | | | Murata Mfg.<br>Co., Ltd. | CSA8.00MT<br>CSA10.0MT<br>CSA12.0MT | 8.0<br>10.0<br>12.0 | 30 | 30 | | | | | CST10.0MT<br>CST10.0MT<br>CST12.0MT | 8.0<br>10.0<br>12.0 | On-chip | On-chip | | | | Kyocera<br>Corp. | KBR-8.0M<br>KBR-10.0M<br>KBR-12.0M | 8.0<br>10.0<br>12.0 | 33 | 33 | | | | TDK | FCR10.OMC<br>FCR12.OMC | 10.0<br>12.0 | On-chip | On-chip | | | ## Crystal Resonator | Manufacturer | Product Name | Frequency | External Ca | apacitance [pF] | |--------------|--------------|---------------------|-------------|-----------------| | | | [MHz] | C1 | C2 | | Kinseki Ltd. | нс-490 | 8.0<br>10.0<br>12.0 | 22 | 22 | DC Characteristics (Ta = -10 to $+70^{\circ}$ C, $V_{DD}$ = $+5.0 \text{ V} \pm 10\%$ , $V_{SS}$ = 0 V) | Parameter | Symbol | Tes | t Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|-------------------|---------------------------|---------------------------------------------------|-----------------|------|-----------------|------| | Input voltage | V <sub>IL1</sub> | Excep | t for EA | 0 | | 0.8 | v | | 10₩ | V <sub>IL2</sub> | ĒĀ | | 0 | | 0.5 | V | | Input voltage high | V <sub>IH1</sub> | _ | t for P20/NMI,<br>2, RESET | 2.2 | | v <sub>DD</sub> | v | | | V <sub>IH2</sub> | P20/NI<br>RESET | MI, X1, X2, | 3.8 | | v <sub>DD</sub> | v | | Output<br>voltage low | v <sub>ol</sub> | IOL - | 2.0 mA | | | 0.45 | v | | Output<br>voltage high | v <sub>OH</sub> | IOH = | -1.0 mA | V <sub>DD</sub> | | | ٧ | | Input current | ıı | P20/N<br>0.45 | MI, RESET<br>V < V <sub>I</sub> < V <sub>DD</sub> | | | <u>+</u> 10 | uA | | Input leakage current | ILI | | | | | <u>+</u> 10 | uA | | I/O leakage<br>current | ILO | | | | | <u>+</u> 10 | ·uA | | AV <sub>REF</sub> current | AIREF | fCLK | = 6 MHz | | 1.5 | 5 | mA | | V <sub>DD</sub> power<br>supply<br>current | I <sub>DD1</sub> | Opera<br>f <sub>CLK</sub> | ting mode,<br>= 6 MHz | | 30 | 60 | mA | | Current | I <sub>DD2</sub> | HALT I | mode,<br>= 6 MHz | | 5 | 15 | mA | | Data hold<br>voltage | v <sub>DDDR</sub> | STOP | mode | 2.5 | | | V | | Data hold | IDDDR | STOP | v <sub>DDDR</sub> = 2.5 v | | 3 | 15 | uA | | current | • | шосе | V <sub>DDDR</sub> = 5.0 V<br>+10% | | 10 | 50 | uA | #### AC Characteristics Read/Write Operation (Ta = -10 to $+70^{\circ}$ C, $V_{DD}$ = +5.0 V $\pm 10\%$ , $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |-------------------------------------|-------------------|----------------------------------------------------------|------|------|------| | Internal system clock cycle time *1 | t <sub>CYK</sub> | | 166 | 1000 | ns | | Address setup time (to ALE+) | t <sub>SAL</sub> | | 150 | | ns | | Address hold time (from ALE+) | <sup>t</sup> HLA | $C_{L} = 100 \text{ pF},$ $R_{L} = 2 \text{ k}\Omega *4$ | 30 | | ns | | RD+ delay time from address | t <sub>DAR</sub> | | 233 | | ns | | Address float time<br>from RD↓ | t <sub>FRA</sub> | | | 0 | ns | | Data input time<br>from address | tDAID | | | 413 | ns | | Data input time<br>from ALE+ | t <sub>DLID</sub> | | | 233 | ns | | Data input time<br>from RD↓ | tDRID | | | 180 | ns | | RD+ delay time from<br>ALE+ | t <sub>DLR</sub> | | 63 | | ns | | Data hold time (from RD+) | t <sub>HRID</sub> | | 0 | - | ns | | Address active time from RD+ | <sup>t</sup> DRA | | 53 | | ns | | ALE+ delay time<br>from RD+ | t <sub>DRL</sub> | | 116 | | ns | | RD low-level width | twRL | | 200 | | ns | | ALE high-level width | twLH | | 126 | | ns | | WR+ delay time from address | t <sub>DAW</sub> | | 233 | | ns | (to be continued) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |-------------------------------|-------------------|-----------------|------|------|------| | Data output time<br>from ALE+ | t <sub>DLOD</sub> | | | 193 | ns | | Data output time<br>from WR+ | t <sub>DWOD</sub> | | | 100 | ns | | WR+ delay time from ALE+ *2 | tDLW | | 63 | | ns | | ALEY ~2 | | Refresh mode | 116 | | ns | | Data setup time (to WR+) | tSODWR | | 150 | | ns | | Data setup time (to WR+) *3 | tSODWF | Refresh mode | 33 | | ns | | Data hold time (from WR+) | tHWOD | | 20 | | ns | | ALE+ delay time from WR+ | t <sub>DWL</sub> | | 116 | | ns | | WR low-level width | twwL | | 200 | | ns | | | | Refresh mode | 116 | | ns | - \*1: Internal system clock ( $f_{CLK}$ ) is the oscillation clock ( $f_{XX}$ ) divided by 2 or 8 as specified by STBC register. The value in this table is the value when $f_{XX}$ = 12 MHz, $f_{CLK}$ = $f_{XX}/2$ . - At pulse refresh operation, t<sub>DLW</sub> is one stage lower because WR signal falls after a 1/2 clock delay. - 3: For a pseudo-static RAM (uPD428128 etc.) of a type that reads data by the falling edge of the WR signal, the data setup time is not t<sub>SODWR</sub>, but t<sub>SODWF</sub>. - 4: The hold time includes the time for holding $V_{OH}$ and $V_{OL}$ at $C_L$ = 100 pF, $R_L$ = 2 k $\Omega$ load conditions. Remarks: This table shows the AC characteristics when the number of wait cycles is 0. Serial Operation (Ta = -10 to +70 °C, $V_{DD}$ = +5.0 V $\pm$ 10%, $V_{SS}$ = 0 V) | Parameter | Symbol | Test C | onditio | ons | MIN. | MAX. | Unit | |-----------------------------------|--------------------|--------|---------|-----|------|------|------------------| | Serial clock cycle | t <sub>CYSK</sub> | Output | SCK | *1 | 1.33 | | us | | CIME | | | CTS | *2 | 1.33 | | us | | | | Input | CTS | *3 | 1 | | us | | Serial clock low-<br>level width | twskl | Output | SCK | *1 | 580 | | ns | | TOVOL WIGHT | | | CTS | *2 | 580 | | ns | | | | Input | CTS | *3 | 420 | | ns | | Serial clock high-<br>level width | twskh | Output | SCK | *1 | 580 | | ns | | TEACT ATOM | | | CTS | *2 | 580 | | ns | | | | Input | CTS | *3 | 420 | | ns | | CTS high, low-level width | twcsh, | | | *4 | 3 | | <sup>t</sup> CYK | | RxD setup time (to CTS+) | t <sub>SRXSK</sub> | | | | 80 | | ns | | RxD hold time (from CTS+) | t <sub>HSKRX</sub> | | | | 80 | | ns | | TxD delay time from SCK+ | t <sub>DSKTX</sub> | | | | | 210 | ns | \*1: I/O interface mode transmission, data transfer speed 750 kbps 2: I/O interface mode reception, data transfer speed 750 kbps 3: I/O interface mode reception, data transfer speed 1 Mbps 4: Asynchronous mode A/D Converter Characteristics (Ta = -10 to +70 $^{\rm O}$ C, $\rm V_{DD}$ = +5 V +10%, 4.0 V $\leq$ AV\_{REF} $\leq$ V\_DD, AV\_SS = V\_SS = 0 V) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------|-----------------|----------------------------------------------------------------------------------|------|------|-------------------|------------------| | Resolution | | | 8 | | | bit | | Total error* | | 4.0 V ≤ AV <sub>REF</sub> ≤ V <sub>DD</sub> , 166 ns ≤ t <sub>CYK</sub> ≤ 500 ns | | | 0.4 | 8 | | Quantization<br>error | | | | | <u>+</u> 1/2 | LSB | | Conversion time | tCONV | 166 ns ≤ t <sub>CYK</sub> ≤ 250 ns | 180 | - | | tCYK | | | | 250 ns ≤ t <sub>CYK</sub> ≤ 500 ns | 120 | - | | t <sub>CYK</sub> | | Sampling time | tSAMP | 166 ns ≤ t <sub>CYK</sub> ≤ 250 ns | 36 | | | † <sub>CYK</sub> | | | ! | 250 ns ≤ t <sub>CYK</sub> ≤ 500 ns | 24 | | | <sup>t</sup> CYK | | Analog input<br>voltage | VIAN | | -0.3 | | AV <sub>REF</sub> | V | | Analog input impedance | R <sub>AN</sub> | | | 1000 | | МΩ | | Reference<br>voltage | AVREF | | 4.0 | | v <sub>DD</sub> | V | | AV <sub>REF</sub> current | AIREF | f <sub>CLK</sub> = 6 MHz | | 1.5 | 5.0 | mA | <sup>\*:</sup> Quantization error not included. Expressed as a percentage of the full-scale value. Count Unit Operation (Ta = -10 to $+70^{\circ}$ C, $V_{DD}$ = +5.0 V $\pm 10\%$ , $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |---------------------------------------|---------------------|--------------------------------------------------------------------------------|------|------|------------------| | CIO, CI1 high, low-<br>level width | twCIH, | | 3 | | tCYK | | CTRLO, CTRL1 high,<br>low-level width | twcth, | | 3 | | tCYK | | CTRLO, CTRL1 setup<br>time (to CI+) | <sup>t</sup> SCTCI | Specifies count unit operation mode 3, and CI pin input rising edge effective. | 2 | | † <sub>CYK</sub> | | CTRLO, CTRL1 hold<br>time (from CI+) | <sup>t</sup> HCICT | Specifies count unit operation mode 3, and CI pin input rising edge effective. | 5 | | † <sub>CYK</sub> | | CLRO, CLR1 high,<br>low-level width | twcrh, | | 3 | | t <sub>CYK</sub> | | CIO, CI1 setup time (to CI+) | ts4ctci | Specifies count<br>unit operation<br>mode 4 | 6 | | <sup>t</sup> CYK | | CIO, CI1 hold time<br>(from CI+) | t <sub>H4CICT</sub> | Specifies count unit operation mode 4 | 6 | | † <sub>CYK</sub> | | CIO, CI1, CTRLO,<br>CTRL1 cycle time | t <sub>CYC4</sub> | Specifies count<br>unit operation<br>mode 4 | 4 | | us | Other Operations (Ta = -10 to $+70^{\circ}$ C, $V_{DD}$ = $+5.0 \text{ V} \pm 10\%$ , $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |--------------------------------------------------|--------------------|-----------------|------|------|------------------| | NMI high, low-level width | twnih, | | 10 | | us | | INTEO high, low-<br>level width | twioh, | | 3 | | t <sub>CYK</sub> | | INTEl high, low-<br>level width | twilH, | | 3 | | t <sub>CYK</sub> | | INTE2 high, low-<br>level width | twi2H, | | 3 | | t <sub>CYK</sub> | | RESET high, low-<br>level width | twrsh, | | 10 | | us | | V <sub>DD</sub> rise time<br>(for using SBF bit) | tROVD | | 4 | | ms | | V <sub>DD</sub> rise, fall time | t <sub>RVD</sub> , | | 200 | | us | External Clock Timing (Ta = -10 to $+70^{\circ}$ C, $V_{DD}$ = +5.0 V $\pm 10$ %, $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |---------------------------|------------------|-----------------|------|------|------| | X1 input high-level width | t <sub>WXH</sub> | | 30 | 130 | ns | | X1 input low-level width | twxL | | 30 | 130 | ns | | X1 input rise time | t <sub>XR</sub> | | 0 | 30 | ns | | X1 input fall time | t <sub>XF</sub> | | 0 | 30 | ns | | X1 input cycle time | tCYX | | 83 | 250 | ns | t<sub>CYK</sub> Dependent Bus Timing Definition | Parameter | Expression | MIN./MAX. | Unit | |--------------------|---------------------------------|-----------|------| | t <sub>SAL</sub> | 1.5 T-100 | MIN. | ns | | tDAR | 2 т-100 | MIN. | ns | | tDAID | (3.5+n) T-170 | MAX. | ns | | t <sub>DLID</sub> | (2+n) T-100 | MAX. | ns | | tDRID | (1.5+n) T-70 | MAX. | ns | | t <sub>DLR</sub> | 0.5 T-20 | MIN. | ns | | t <sub>DRL</sub> | T-50 | MIN. | ns | | t <sub>DRA</sub> | 0.5 T-30 | MIN. | ns | | twRL | (1.5+n) T-50 | MIN. | ns | | t <sub>WLH</sub> | T-40 | MIN. | ns | | t <sub>DAW</sub> | 2 T-100 | MIN. | ns | | t <sub>DLOD</sub> | 0.5 T+110 | MAX. | ns | | t <sub>DLW</sub> | 0.5 T-20 (normal operation) | MIN. | ns | | | T-50 (refresh mode) | MIN. | ns | | tsodwr | (1.5+n) T-100 | MIN. | ns | | <sup>t</sup> sodwf | 0.5 T-50 | MIN. | ns | | t <sub>DWL</sub> | T-50 | MIN. | ns | | twwL | (1.5+n) T-50 (normal operation) | MIN. | ns | | | (1+n) T-50 (refresh mode) | MIN. | ns | Remarks 1: n is the number of wait cycles inserted by MM register specification. - 2: T = t<sub>CYK</sub> = 1/f<sub>CLK</sub> (f<sub>CLK</sub>: Internal system clock frequency) - 3: Items not in this table does not depend on the internal system clock frequency ( $f_{CLK}$ ). #### AC Timing Test Point #### Timing Waveform #### Read operation: #### Write operation: ## Serial Operation #### I/O interface mode transmission: #### I/O interface mode reception: ## Transmit enable input timing (asynchronous mode): ## Count Unit Input Timing ## Interrupt Input Timing ## Reset Input Timing ## External Clock Timing ## Power On Timing ## Data Hold Timing ## 11.2 ELECTRICAL SPECIFICATIONS (uPD78P312A) ## Absolute Maximum Ratings (Ta = 25°C) | Parameter | Symbol | Test Conditions | Rating | Unit | |-------------------------|------------------|--------------------------|----------------------------------|------| | Power supply<br>voltage | v <sub>DD</sub> | | -0.5 to +7.0 | V | | | AVREF | | -0.5 to V <sub>DD</sub><br>+0.3 | V | | | AVSS | | -0.5 to +0.5 | v | | | V <sub>PP</sub> | | -0.5 to +13.5 | v | | Input voltage | v <sub>11</sub> | Except for RESET | -0.5 to +V <sub>DD</sub><br>+0.5 | V | | | v <sub>I2</sub> | RESET | -0.5 to +13.5 | v | | Output voltage | v <sub>o</sub> | | -0.5 to +V <sub>DD</sub><br>+0.5 | v | | Output current low | v <sub>OL</sub> | 1 pin | 4.0 | mA | | 10₩ | | All output pins<br>total | 60 | mA | | Output current | IOH | 1 pin | -2 | mA | | high | | All output pins<br>total | -15 | mA | | Operating temperature | <sup>T</sup> opt | | -10 to +70 | °c | | Storage<br>temperature | <sup>T</sup> stg | | -65 to +150 | °c | ## Recommended Operating Conditions | Oscillation<br>Frequency | Ta | v <sub>DD</sub> | |----------------------------------|--------------|---------------------| | 4 MHz ≤ f <sub>XX</sub> ≤ 12 MHz | -10 to +70°C | +5.0 V <u>+</u> 10% | ## Capacitance (Ta = $25^{\circ}$ C, $V_{DD} = V_{SS} = 0 V$ ) | Parameter | Symbol | Test<br>Conditions | MIN. | TYP. | MAX. | Unit | |--------------------|-----------------|-----------------------------|------|------|------|------| | Input capacitance | cI | f = 1 MHz | | | 10 | рF | | Output capacitance | co | Unmeasured<br>pins returned | | | 20 | pF | | I/O capacitance | c <sub>IO</sub> | to 0 V | | | 20 | pF | Oscillator Characteristics (Ta = -10 to +70 $^{\rm O}$ C, $\rm V_{DD}$ = +5.0 v $\pm 10$ , $\rm V_{SS}$ = AV\_{SS} = 0 V, 4.0 V $\leq$ AV\_{REF} $\leq$ V\_DD) | Oscillator | Recommended<br>Circuit | Parameter | MIN. | TYP. | MAX. | Unit | |------------------------------------|------------------------|------------------------------------------------------------------------------|------|------|------|------| | Ceramic<br>or crystal<br>resonator | | Oscillation frequency (f <sub>XX</sub> ) | 4 | | 12 | MHz | | External<br>clock | | X1 input frequency (f <sub>X</sub> ) | 4 | | 12 | MHz | | | X1 X2 | X1 input rise and fall times (t <sub>XR</sub> , t <sub>XF</sub> ) | 0 | | 30 | ns | | 1 / | HCMOS<br>Inverter | X1 input high, low-<br>level width (t <sub>WXH</sub> ,<br>t <sub>WXL</sub> ) | 30 | | 130 | ns | NOTE 1: Place the oscillator circuit as close to the X1, X2 pins as possible. 2: Do not pass other signals within a range of dotted area. #### Recommended Oscillator Constants #### Ceramic Resonator | Manufacturer | Product Name | Frequency | External ( | Capacitance [pF] | |--------------------------|-------------------------------------|---------------------|------------|------------------| | | | [MHz] | C1 | C2 | | Murata Mfg.<br>Co., Ltd. | CSA8.00MT<br>CSA10.0MT<br>CSA12.0MT | 8.0<br>10.0<br>12.0 | 30 | 30 | | | CST10.0MT<br>CST10.0MT<br>CST12.0MT | 8.0<br>10.0<br>12.0 | On-chip | On-chip | | Kyocera<br>Corp. | KBR-8.OM<br>KBR-10.OM<br>KBR-12.OM | 8.0<br>10.0<br>12.0 | 33 | 33 | | TDK | FCR10.OMC<br>FCR12.OMC | 10.0 | On-chip | On-chip | ## Crystal Resonator | Manufacturer | Product Name | Frequency [MHz] | External Ca | apacitance [pF] | |--------------|--------------|---------------------|-------------|-----------------| | | | [miz] | C1 | C2 | | Kinseki Ltd. | HC-49U | 8.0<br>10.0<br>12.0 | 22 | 22 | DC Characteristics (Ta = -10 to +70°C, $V_{DD}$ = +5.0 V $\pm$ 10%, $V_{SS}$ = 0 V) | Parameter | Symbol | Tes | t Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|-------------------|----------------------------------------|---------------------------------------------------|-----------------|------|-----------------|------| | Input voltage | V <sub>IL1</sub> | Othe | er than EA | 0 | | 0.8 | V | | 10# | V <sub>IL2</sub> | ĒĀ | | 0 | | 0.5 | V | | Input voltage<br>high | V <sub>IH1</sub> | | ot for P2O/NMI,<br>12, RESET | 2.2 | | v <sub>DD</sub> | V | | | V <sub>IH2</sub> | P20/N<br>RESET | MI, X1, X2, | 3.8 | | v <sub>DD</sub> | V | | Output<br>voltage low | VOL | I <sub>OL</sub> = | 2.0 mA | | | 0.45 | V | | Output<br>voltage high | v <sub>OH</sub> | I <sub>OH</sub> = | -1.0 mA | V <sub>DD</sub> | | | V | | Input current | ıI | P20/N<br>0.45 | MI, RESET<br>V < V <sub>I</sub> < V <sub>DD</sub> | | | <u>+</u> 10 | uA | | Input leakage<br>current | ILI | | | | | <u>+</u> 10 | uA | | I/O leakage<br>current | ILO | | | | | <u>+</u> 10 | uA | | AV <sub>REF</sub> current | AI <sub>REF</sub> | f <sub>CLK</sub> | = 6 MHz | | 1.5 | 5 | mА | | V <sub>DD</sub> power<br>supply<br>current | I <sub>DD1</sub> | | ting mode,<br>= 6 MHz | | 30 | 60 | mA | | Carrent | I <sub>DD2</sub> | HALT mode,<br>f <sub>CLK</sub> = 6 MHz | | | 5 | 15 | mА | | Data hold<br>voltage | v <sub>DDDR</sub> | STOP mode | | 2.5 | | | V | | Data hold | IDDDR | STOP<br>mode | V <sub>DDDR</sub> = 2.5 V | | 3 | 15 | uA | | current | | шоче | V <sub>DDDR</sub> = 5.0 V<br>+10% | | 10 | 50 | uA | #### AC Characteristics Read/Write Operation (Ta = -10 to +70 $^{\rm o}$ C, $\rm V_{DD}$ = +5.0 V $\pm 10 \, ^{\rm s}$ , $\rm V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |-------------------------------------|-------------------|-----------------|------|------|------| | Internal system clock cycle time *1 | t <sub>CYK</sub> | | 166 | 1000 | ns | | Address setup time (to ALE+) | tSAL | | 150 | | ns | | Address hold time<br>(from ALE+) | t <sub>HLA</sub> | | 30 | | ns | | RD+ delay time from address | tDAR | | 233 | | ns | | Address float time<br>from RD+ | t <sub>FRA</sub> | | | 0 | ns | | Data input time<br>from address | t <sub>DAID</sub> | | | 413 | ns | | Data input time<br>from ALE+ | t <sub>DLID</sub> | | | 233 | ns | | Data input time<br>from RD+ | tDRID | | | 180 | ns | | RD+ delay time from<br>ALE+ | t <sub>DLR</sub> | | 63 | | ns | | Data hold time (from RD+) | tHRID | | 0 | | ns | | Address active time from RD+ | t <sub>DRA</sub> | | 53 | | ns | | ALE+ delay time<br>from RD+ | t <sub>DRL</sub> | | 116 | | ns | | RD low-level width | twRL | | 200 | | ns | | ALE high-level width | t <sub>WLH</sub> | | 126 | | ns | | WR↓ delay time from address | t <sub>DAW</sub> | | 233 | | ns | (to be continued) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |---------------------------------------|-------------------|-----------------|------|------|------| | Data output time<br>from ALE↓ | t <sub>DLOD</sub> | | | 193 | ns | | Data output time<br>from WR↓ | t <sub>DWOD</sub> | | | 100 | ns | | WR + delay time from<br>ALE + *2 | tDLW | | 63 | | ns | | ADE 7 - Z | | Refresh mode | 116 | | ns | | Data setup time (to WR <sup>†</sup> ) | tSODWR | | 150 | | ns | | Data setup time (to WR+) *3 | tsodwf | Refresh mode | 33 | | ns | | Data hold time (from WR+) | tHWOD | | 20 | | ns | | ALE+ delay time from WR+ | t <sub>DWL</sub> | | 116 | | ns | | WR low-level width | twwL | | 200 | | ns | | | | Refresh mode | 116 | | ns | - \*1: Internal system clock $(f_{CLK})$ is the oscillation clock $(f_{XX})$ divided by 2 or 8 as specified by STBC register. The value in this table is the value when $f_{XX} = 12$ MHz, $f_{CLK} = f_{XX}/2$ . - 2: At pulse refresh operation, $t_{DLW}$ is one stage lower because $\overline{WR}$ signal falls after a 1/2 clock delay. - 3: For a pseudo-static RAM (uPD428128 etc.) of a type that reads data by the falling edge of the WR signal, the data setup time is not t<sub>SODWR</sub>, but t<sub>SODWF</sub>. Remarks: This table shows the AC characteristics when the number of wait cycles is 0. Serial Operation (Ta = -10 to $+70^{\circ}$ C, $V_{DD}$ = $+5.0 \text{ V} \pm 10\%$ , $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | | | MIN. | MAX. | Unit | |-----------------------------------|--------------------|-----------------|-----|-----|------|------|------| | Serial clock cycle | tcysk | Output | SCK | *1 | 1.33 | | us | | CIME | | | CTS | *2 | 1.33 | | us | | | | Input | CTS | *3 | 1 | | us | | Serial clock low- | twskl | Output | SCK | *1 | 580 | | ns | | level width | | | CTS | *2 | 580 | | ns | | | | Input | CTS | *3 | 420 | | ns | | Serial clock high-<br>level width | twskh | Output | SCK | *1 | 580 | | ns | | | | | | CTS | *2 | 580 | | | | | Input | CTS | *3 | 420 | | ns | | CTS high, low-level width | twcsh, | | | *4 | 3 | | †CYK | | RxD setup time (to CTS+) | tsrxsk | | | | 80 | | ns | | RxD hold time (from CTS+) | t <sub>HSKRX</sub> | | | | 80 | | ns | | TxD delay time from SCK+ | t <sub>DSKTX</sub> | | | | | 210 | ns | - \*1: I/O interface mode transmission, data transfer speed 750 kbps - 2: I/O interface mode reception, data transfer speed 750 kbps - 3: I/O interface mode reception, data transfer speed 1 Mbps - 4: Asynchronous mode A/D Converter Characteristics (Ta = -10 to +70 $^{\rm O}$ C, $\rm V_{DD}$ = +5 V $\pm 10 \,^{\rm e}$ , 4.0 V $\leq$ AV\_{REF} $\leq$ V\_DD, AV\_SS = V\_SS = 0 V) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------|-------------------|----------------------------------------------------------------------------------|------|------|-------------------|------------------| | Resolution | | | 8 | | | bit | | Total error* | | 4.0 V ≤ AV <sub>REF</sub> ≤ V <sub>DD</sub> , 166 ns ≤ t <sub>CYK</sub> ≤ 500 ns | | | 0.4 | 8 | | Quantization error | | | | | <u>+</u> 1/2 | LSB | | Conversion time | tconv | 166 ns ≤ t <sub>CYK</sub> ≤ 250 ns | 180 | | | <sup>t</sup> CYK | | | | 250 ns ≤ t <sub>CYK</sub> ≤ 500 ns | 120 | | | tCYK | | Sampling time | tSAMP | 166 ns ≦ t <sub>CYK</sub> ≦<br>250 ns | 36 | | | tCYK | | | | 250 ns \( \frac{t}{CYK} \( \frac{5}{2} \) | 24 | | | tCYK | | Analog input<br>voltage | VIAN | | -0.3 | | AV <sub>REF</sub> | V | | Analog input impedance | R <sub>AN</sub> | | | 1000 | | MΩ | | Reference<br>voltage | AV <sub>REF</sub> | | 4.0 | | v <sub>DD</sub> | v | | AV <sub>REF</sub> current | AIREF | f <sub>CLK</sub> = 6 MHz | | 1.5 | 5.0 | mA | <sup>\*:</sup> Quantization error not included. Expressed as a percentage of the full-scale value. Count Unit Operation (Ta = -10 to +70 $^{\rm o}$ C, ${\rm V_{DD}}$ = +5.0 V $\pm 10 {\rm ^{\rm s}}$ , ${\rm V_{SS}}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |---------------------------------------|---------------------|--------------------------------------------------------------------------------|------|------|------------------| | CIO, CI1 high, low-<br>level width | twCIH, | | 3 | | t <sub>CYK</sub> | | CTRLO, CTRL1 high,<br>low-level width | twcth, | | 3 | | t <sub>CYK</sub> | | CTRLO, CTRL1 setup<br>time (to CI+) | <sup>t</sup> sctci | Specifies count unit operation mode 3, and CI pin input rising edge effective. | 2 | | † <sub>CYK</sub> | | CTRLO, CTRL1 hold time (from CI+) | <sup>t</sup> HCICT | Specifies count unit operation mode 3, and CI pin input rising edge effective. | 5 | | † <sub>CYK</sub> | | CLRO, CLR1 high,<br>low-level width | twcrh, | | 3 | | † <sub>CYK</sub> | | CIO, CI1 setup time (to CI+) | ts4CTCI | Specifies count unit operation mode 4 | 6 | | †CYK | | CIO, CI1 hold time<br>(from CI+) | t <sub>H4CICT</sub> | Specifies count<br>unit operation<br>mode 4 | 6 | | † <sub>CYK</sub> | | CIO, CII, CTRLO,<br>CTRL1 cycle time | t <sub>CYC4</sub> | Specifies count<br>unit operation<br>mode 4 | 4 | | us | Other Operations (Ta = -10 to $+70^{\circ}$ C, $V_{DD}$ = $+5.0 \text{ V} \pm 10\%$ , $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |--------------------------------------------------|--------------------|-----------------|------|------|------------------| | NMI high, low-level width | twnih, | | 10 | | us | | INTEO high, low-<br>level width | twiOH, | | 3 | | tCYK | | INTEl high, low-<br>level width | twilH, | | 3 | | <sup>t</sup> CYK | | INTE2 high, low-<br>level width | twi2H, | | 3 | | <sup>t</sup> CYK | | RESET high, low-<br>level width | twrsh, | | 10 | | us | | V <sub>DD</sub> rise time<br>(for using SBF bit) | t <sub>ROVD</sub> | | 4 | | ms | | V <sub>DD</sub> rise, fall time | t <sub>RVD</sub> , | | 200 | | us | External Clock Timing (Ta = -10 to $+70^{\circ}$ C, $V_{DD}$ = +5.0 V $\pm 10\%$ , $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |---------------------------|-----------------|-----------------|------|------|------| | X1 input high-level width | twxH | | 30 | 130 | ns | | X1 input low-level width | twxL | | 30 | 130 | ns | | X1 input rise time | t <sub>XR</sub> | | 0 | 30 | ns | | X1 input fall time | t <sub>XF</sub> | | 0 | 30 | ns | | X1 input cycle time | tCYX | | 83 | 250 | ns | t<sub>CYK</sub> Dependent Bus Timing Definition | Parameter | Expression | MIN./MAX. | Unit | |-------------------|---------------------------------|-----------|------| | tSAL | 1.5 т-100 | MIN. | ns | | t <sub>DAR</sub> | 2 T-100 | MIN. | ns | | tDAID | (3.5+n) T-170 | MAX. | ns | | t <sub>DLID</sub> | (2+n) T-100 | MAX. | ns | | t <sub>DRID</sub> | (1.5+n) T-70 | MAX. | ns | | t <sub>DLR</sub> | 0.5 T-20 | MIN. | ns | | t <sub>DRL</sub> | T-50 | MIN. | ns | | t <sub>DRA</sub> | 0.5 T-30 | MIN. | ns | | t <sub>WRL</sub> | (1.5+n) T-50 | MIN. | ns | | t <sub>WLH</sub> | T-40 | MIN. | ns | | t <sub>DAW</sub> | 2 T-100 | MIN. | ns | | t <sub>DLOD</sub> | 0.5 T+110 | MAX. | ns | | t <sub>DLW</sub> | 0.5 T-20 (normal operation) | MIN. | ns | | | T-50 (refresh mode) | MIN. | ns | | tsodwr | (1.5+n) T-100 | MIN. | ns | | tsodwr | 0.5 т-50 | MIN. | ns | | t <sub>DWL</sub> | T-50 | MIN. | ns | | t <sub>WWL</sub> | (1.5+n) T-50 (normal operation) | MIN. | ns | | | (1+n) T-50 (refresh mode) | MIN. | ns | Remarks 1: n is the number of wait cycles inserted by MM register specification. - 2: T = t<sub>CYK</sub> = 1/f<sub>CLK</sub> (f<sub>CLK</sub>: Internal system clock frequency) - 3: Items not in this table does not depend on the internal system clock frequency ( $f_{CLK}$ ). #### AC Timing Test Point ## Timing Waveform #### Read operation: #### Write operation: #### Serial Operation #### I/O interface mode transmission: #### I/O interface mode reception: Transmit enable input timing (asynchronous mode): ## Count Unit Input Timing ## Interrupt Input Timing ## Reset Input Timing ## External Clock Timing ## Power On Timing ## Data Hold Timing DC Programming Characteristics (Ta = 25 $\pm$ 5°C, $V_{IP}$ = 12.0 $\pm$ 0.5 V, $V_{SS}$ = 0 V) | Parameter | Symbol | Symbol* | Test Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------|------------------|-----------------|----------------------------------------------------------------------------------------|-----------------------|------------------|--------------------------|------| | Input voltage<br>high | VIH | VIH | | 2.2 | | V <sub>DDP</sub><br>+0.3 | V | | Input voltage low | v <sub>IL</sub> | V <sub>IL</sub> | | -0.3 | | 0.8 | ٧ | | Input leakage<br>current | ILIP | ILI | O ⊈ V <sub>I</sub> ⊈ V <sub>DDP</sub> | | | 10 | uА | | Output voltage<br>high | v <sub>OH</sub> | v <sub>OH</sub> | I <sub>OH</sub> = -1.0 mA | V <sub>DD</sub><br>-1 | | | V | | Output voltage<br>low | V <sub>OL</sub> | v <sub>OL</sub> | I <sub>OL</sub> = 2.0 mA | | | 0.45 | V | | Output leakage<br>current | ILO | | $\frac{O \leq V_O \leq V_{DDP}}{OE} = V_{IH}$ | | | 10 | uА | | PROG pin input<br>current high | I <sub>IP</sub> | | | | | <u>+</u> 10 | uA | | V <sub>DDP</sub> supply<br>voltage | V <sub>DDP</sub> | v <sub>DD</sub> | Program memory<br>write mode | 5.75 | 6.0 | 6.25 | V | | | | | Program memory read<br>mode | 4.5 | 5.0 | 5.5 | V | | Vpp supply<br>voltage | V <sub>PP</sub> | V <sub>PP</sub> | Program memory<br>write mode | 12.2 | 12.5 | 12.8 | V | | | | | Program memory read<br>mode | v <sub>P</sub> | <sub>P</sub> = V | DDP | ٧ | | V <sub>DDP</sub> supply current | IDD | IDD | Program memory<br>write mode | | 10 | 30 | mA | | | | | Program memory read<br>mode<br>CE = V <sub>IL</sub> , V <sub>I</sub> = V <sub>IH</sub> | | 10 | 30 | mА | | V <sub>pp</sub> supply<br>current | I <sub>PP</sub> | I <sub>PP</sub> | Program memory<br>write mode<br>CE = V <sub>IL</sub> , OE = V <sub>IH</sub> | | 10 | 30 | mA | | | | | Program memory read<br>mode | | 1 | 100 | uA | <sup>\*:</sup> Symbol of corresponding uPD27C256A AC Programming Characteristics (Ta = $25 \pm 5^{\circ}$ C, $V_{IP}$ = $12.0 \pm 0.5$ V, $V_{SS}$ = 0 V) | Parameter | Symbol | Symbol* | Test Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------|-------------------|------------------|----------------------|------|------|-------|------| | Address setup<br>time (to CE+) | t <sub>SAC</sub> | t <sub>AS</sub> | | 2 | | | us | | OE+ delay time<br>from data | t <sub>DDOO</sub> | t <sub>OES</sub> | | 2 | | | us | | Input data setup time (to $\overline{\text{CE}} +$ ) | tSIDC | t <sub>DS</sub> | | 2 | | | us | | Address hold time (from CE+) | t <sub>HCA</sub> | t <sub>AH</sub> | | 2 | | | us | | Input data hold time (from CE†) | tHCID | t <sub>DH</sub> | | 2 | | | us | | Output data hold time (from OE+) | t <sub>HOOD</sub> | t <sub>DF</sub> | | 0 | | 130 | ns | | V <sub>pp</sub> setup time<br>(to CE+) | t <sub>SVPC</sub> | t <sub>VPS</sub> | | 2 | | | us | | V <sub>DDP_setup</sub> time (to CE+) | <sup>t</sup> SVDC | t <sub>VDS</sub> | | 2 | | | us | | Initial program pulse width | <sup>t</sup> WL1 | t <sub>PW</sub> | | 0.95 | 1.0 | 1.05 | ns | | Additional pro-<br>gram pulse width | t <sub>WL2</sub> | t <sub>OPW</sub> | | 2.85 | | 78.75 | ns | | PROG high-<br>voltage input<br>setup time (to<br>CE+) | t <sub>SPC</sub> | | | 2 | | | us | | Data output time<br>from address | <sup>t</sup> DAOD | tACC | OE = V <sub>IL</sub> | | | 2 | us | | Data output time<br>from OE↓ | <sup>t</sup> DOOD | t <sub>OE</sub> | | | | 1 | us | | Data hold time (from OE+) | tHCOD | tDF | | 0 | | 130 | ns | | Data hold time<br>(from address) | <sup>t</sup> HAOD | <sup>t</sup> OH | ŌĒ = V <sub>IL</sub> | 0 | | | ns | <sup>\*:</sup> Symbol of corresponding uPD27C256A #### PROM Write Mode Timings NOTE 1: Apply VDDP before Vpp and cut it off after Vpp. 2: Set $V_{\mbox{\footnotesize{pp}}}$ to +13 V or less including an overshoot. #### PROM Read Mode Timings # 11.3 ELECTRICAL SPECIFICATIONS (upd78310A(A), upd78312A(A)) ## Absolute Maximum Ratings (Ta = 25°C) | Parameter | Symbol | Test Conditions | Rating | Unit | |------------------------|------------------|-----------------------|----------------------------------|------| | Power supply | v <sub>DD</sub> | | -0.5 to +7.0 | v | | voltage | AVREF | | -0.5 to V <sub>DD</sub><br>+0.3 | v | | | AVSS | | -0.5 to +0.5 | V | | Input voltage | v <sub>I</sub> | | -0.5 to +V <sub>DD</sub><br>+0.5 | V | | Output voltage | v <sub>o</sub> | | -0.5 to +V <sub>DD</sub><br>+0.5 | V | | Output current low | IOL | 1 pin | 4.0 | mA | | 10# | | All output pins total | 100 | mA | | Output current high | IOH | 1 pin | - 2 | mA | | g.i | | All output pins total | -25 | , mA | | Operating temperature | Topt | | -40 to +85 | °c | | Storage<br>temperature | <sup>T</sup> stg | | -65 to +150 | °С | #### Recommended Operating Conditions | Oscillation<br>Frequency | Ta | v <sub>DD</sub> | | |----------------------------------|--------------|---------------------|--| | 4 MHz ≤ f <sub>XX</sub> ≤ 12 MHz | -40 to +85°C | +5.0 V <u>+</u> 10% | | ### Capacitance (Ta = $25^{\circ}$ C, $V_{DD}$ = $V_{SS}$ = 0 V) | Parameter | Symbol | Test<br>Conditions | MIN. | TYP. | MAX. | Unit | |--------------------|-----------------|-----------------------------|------|------|------|------| | Input capacitance | cı | f = 1 MHz | | | 10 | pF | | Output capacitance | co | Unmeasured<br>pins returned | | | 20 | pF | | I/O capacitance | c <sub>IO</sub> | to 0 V | | | 20 | pF | Oscillator Characteristics (Ta = -40 to +85 $^{\rm O}$ C, $\rm V_{DD}$ = +5.0 V $\pm 10$ , $\rm V_{SS}$ = AV $_{SS}$ = 0 V, 4.0 V $\leq$ AV $_{REF}$ $\leq$ V $_{DD}$ ) | Oscillator | Recommended<br>Circuit | Parameter | MIN. | TYP. | MAX. | Unit | |------------------------------------|------------------------|------------------------------------------------------------------------------|------|------|------|------| | Ceramic<br>or crystal<br>resonator | X1 | Oscillation frequency (f <sub>XX</sub> ) | 4 | | 12 | MHz | | External<br>clock | X1 X2 | X1 input frequency (f <sub>X</sub> ) | 4 | | 12 | MHz | | | | X1 input rise and fall times $(t_{XR}, t_{XF})$ | 0 | | 30 | ns | | | HCMOS<br>Inverter | X1 input high, low-<br>level width (t <sub>WXH</sub> ,<br>t <sub>WXL</sub> ) | 30 | | 130 | ns | - NOTE 1: Place the oscillator circuit as close to the X1, X2 pins as possible. - 2: Do not pass other signals within a range of shaded area. DC Characteristics (Ta = -40 to +85°C, $V_{DD}$ = +5.0 V $\pm$ 10%, $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|-------------------|-------------------------------------------------------------|-----------------|------|-----------------|------| | Input voltage low | V <sub>IL1</sub> | Except for EA | 0 | | 0.8 | ٧ | | | V <sub>IL2</sub> | EX | 0 | | 0.5 | V | | Input voltage high | A <sup>IH‡</sup> | Except for P20/NMI,<br>X1, X2, RESET | 2.2 | | v <sub>DD</sub> | V | | | V <sub>IH2</sub> | P20/NMI, X1, X2,<br>RESET | 3.8 | | v <sub>DD</sub> | V | | Output<br>voltage low | v <sub>OL</sub> | I <sub>OL</sub> = 2.0 mA | | | 0.45 | V | | Output<br>voltage high | v <sub>OH</sub> | I <sub>OH</sub> = -1.0 mA | V <sub>DD</sub> | | | V | | Input current | II | P20/NMI, RESET<br>0.45 V < V <sub>I</sub> < V <sub>DD</sub> | | | <u>+</u> 10 | uA | | Input leakage<br>current | ILI | | | | <u>+</u> 10 | uA | | I/O leakage<br>current | ILO | | | | ±10 | uA | | AV <sub>REF</sub> current | AIREF | f <sub>CLK</sub> = 6 MHz | | 1.5 | 5 | mA | | V <sub>DD</sub> power<br>supply<br>current | I <sub>DD1</sub> | Operating mode, f <sub>CLK</sub> = 6 MHz | | 30 | 60 | mA | | Carrent | I <sub>DD2</sub> | HALT mode,<br>f <sub>CLK</sub> = 6 MHz | | 5 | 15 | mA | | Data hold<br>voltage | V <sub>DDDR</sub> | STOP mode | 2.5 | | | V | | Data hold<br>current | IDDDR | STOP V <sub>DDDR</sub> = 2.5 V | | 3 | 30 | uA | | | | V <sub>DDDR</sub> = 5.0 V<br>+10% | | 10 | 100 | uA | ### AC Characteristics Read/Write Operation (Ta = -40 to +85 $^{\rm O}$ C, ${\rm V_{DD}}$ = +5.0 V $\pm 10 {\rm ^{\circ}}$ , ${\rm V_{SS}}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |-------------------------------------|-------------------|----------------------------------------------------------|------|------|------| | Internal system clock cycle time *1 | t <sub>CYK</sub> | | 166 | 1000 | ns | | Address setup time (to ALE+) | t <sub>SAL</sub> | | 150 | | ns | | Address hold time (from ALE+) | t <sub>HLA</sub> | $C_{L} = 100 \text{ pF},$ $R_{L} = 2 \text{ k}\Omega *4$ | 30 | | ns | | RD | t <sub>DAR</sub> | | 233 | | ns | | Address float time<br>from RD+ | t <sub>FRA</sub> | | | 0 | ns | | Data input time<br>from address | t <sub>DAID</sub> | | | 413 | ns | | Data input time<br>from ALE+ | t <sub>DLID</sub> | | | 233 | ns | | Data input time<br>from RD+ | tDRID | | | 180 | ns | | RD+ delay time from<br>ALE+ | t <sub>DLR</sub> | | 63 | | ns | | Data hold time (from RD+) | t <sub>HRID</sub> | | 0 | | ns | | Address active time from RD+ | t <sub>DRA</sub> | | 53 | | ns | | ALE+ delay time<br>from RD+ | t <sub>DRL</sub> | | 116 | | ns | | RD low-level width | twRL | | 200 | | ns | | ALE high-level width | t <sub>WLH</sub> | | 126 | | ns | | WR + delay time from address | t <sub>DAW</sub> | | 233 | | ns | | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |-------------------------------|--------------------|-----------------|------|------|------| | Data output time<br>from ALE+ | t <sub>DLOD</sub> | | | 193 | ns | | Data output time<br>from WR+ | t <sub>DWOD</sub> | | | 100 | ns | | WR+ delay time from ALE+ *2 | tDLW | | 63 | | ns | | ALEY ~2 | | Refresh mode | 116 | | ns | | Data setup time (to WR+) | t <sub>SODWR</sub> | | 150 | | ns | | Data setup time (to WR+) *3 | tSODWF | Refresh mode | 33 | | ns | | Data hold time (from WR+) | t <sub>HWOD</sub> | | 20 | | ns | | ALE+ delay time<br>from WR+ | t <sub>DWL</sub> | | 116 | | ns | | WR low-level width | t <sub>WWL</sub> | | 200 | | ns | | | | Refresh mode | 116 | | ns | - \*1: Internal system clock $(f_{CLK})$ is the oscillation clock $(f_{XX})$ divided by 2 or 8 as specified by STBC register. The value in this table is the value when $f_{XX} = 12$ MHz, $f_{CLK} = f_{XX}/2$ . - 2: At pulse refresh operation, $t_{DLW}$ is one stage lower because $\overline{WR}$ signal falls after a 1/2 clock delay. - 3: For a pseudo-static RAM of a type that reads data by the falling edge of the WR signal, the data setup time is not t<sub>SODWR</sub>, but t<sub>SODWF</sub>. - 4: The hold time includes the time for holding $V_{OH}$ and $V_{OL}$ at $C_L$ = 100 pF, $R_L$ = 2 k $\Omega$ load conditions. Remarks: This table shows the AC characteristics when the number of wait cycles is 0. Serial Operation (Ta = -40 to +85°C, $V_{DD}$ = +5.0 V $\pm$ 10%, $V_{SS}$ = 0 V) | Parameter | Symbol | Test C | onditio | ns | MIN. | MAX. | Unit | |-----------------------------------|--------------------|--------|---------|----|------|------|------------------| | Serial clock cycle | t <sub>CYSK</sub> | Output | SCK | *1 | 1.33 | | us | | CIRE | | | CTS | *2 | 1.33 | | us | | | | Input | CTS | *3 | 1 | | us | | Serial clock low-<br>level width | twskL | Output | SCK | *1 | 580 | | ns | | Tevel width | | | CTS | *2 | 580 | | ns | | , | | Input | CTS | *3 | 420 | | ns | | Serial clock high-<br>level width | twskH | Output | SCK | *1 | 580 | | ns | | 16061 MIGCH | | | CTS | *2 | 580 | | ns | | | | Input | CTS | *3 | 420 | | ns | | CTS high, low-level width | twcsh, | | | *4 | 3 | | <sup>t</sup> CYK | | RxD setup time (to CTS+) | t <sub>SRXSK</sub> | | | | 80 | | ns | | RxD hold time (from CTS+) | t <sub>HSKRX</sub> | | | | 80 | | ns | | TxD delay time from SCK+ | t <sub>DSKTX</sub> | | | | | 210 | ns | \*1: I/O interface mode transmission, data transfer speed 750 kbps 2: I/O interface mode reception, data transfer speed 750 kbps 3: I/O interface mode reception, data transfer speed 1 Mbps 4: Asynchronous mode # A/D Converter Characteristics (Ta = -40 to +85 $^{\rm O}$ C, V<sub>DD</sub> = +5 V $\pm$ 10%, 4.0 V $\leq$ AV<sub>REF</sub> $\leq$ V<sub>DD</sub>, AV<sub>SS</sub> = V<sub>SS</sub> = 0 V) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------|-------------------|------------------------------------|------|------|-----------------|------------------| | Resolution | | | 8 | | | bit | | Total error* | | | | | 0.4 | 8 | | Quantization<br>error | | | | | <u>+</u> 1/2 | LSB | | Conversion time | t <sub>CONV</sub> | 166 ns ≤ t <sub>CYK</sub> ≤ 250 ns | 180 | | | t <sub>CYK</sub> | | | | 250 ns ≤ t <sub>CYK</sub> ≤ 500 ns | 120 | | | tCYK | | Sampling time | t <sub>SAMP</sub> | 166 ns ≤ t <sub>CYK</sub> ≤ 250 ns | 36 | | | † <sub>CYK</sub> | | | | 250 ns ≤ t <sub>CYK</sub> ≤ 500 ns | 24 | | | <sup>t</sup> CYK | | Analog input<br>voltage | VIAN | | -0.3 | | AVREF<br>+0.3 | v | | Analog input impedance | R <sub>AN</sub> | | | 1000 | | MΩ | | Reference<br>voltage | AVREF | | 4.0 | | v <sub>DD</sub> | v | | AV <sub>REF</sub> current | AIREF | f <sub>CLK</sub> = 6 MHz | | 1.5 | 5.0 | mA | <sup>\*:</sup> Quantization error not included. Expressed as a percentage of the full-scale value. Count Unit Operation (Ta = -40 to +85°C, $V_{DD}$ = +5.0 V $\pm$ 10%, $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |--------------------------------------------------|---------------------|--------------------------------------------------------------------------------|------|------|------------------| | CIO, CI1 high, low-<br>level width | twCIH, | | 3 | | t <sub>CYK</sub> | | CTRLO, CTRL1 high,<br>low-level width | twoTH, | | 3 | | t <sub>CYK</sub> | | CTRLO, CTRL1 setup<br>time (to CI <sup>†</sup> ) | <sup>t</sup> scTCI | Specifies count unit operation mode 3, and CI pin input rising edge effective. | 2 | | †CYK | | CTRLO, CTRL1 hold<br>time (from CI+) | t <sub>HCICT</sub> | Specifies count unit operation mode 3, and CI pin input rising edge effective. | 5 | | <sup>t</sup> CYK | | CLRO, CLR1 high,<br>low-level width | twcrh, | | 3 | | t <sub>CYK</sub> | | CIO, CI1 setup time (to CI+) | ts4CTCI | Specifies count unit operation mode 4 | 6 | | <sup>t</sup> CYK | | CIO, CI1 hold time<br>(from CI+) | t <sub>H4CICT</sub> | Specifies count unit operation mode 4 | 6 | | † <sub>CYK</sub> | | CIO, CI1, CTRLO,<br>CTRL1 cycle time | t <sub>CYC4</sub> | Specifies count unit operation mode 4 | 4 | | us | Other Operations (Ta = -40 to +85°C, $V_{DD}$ = +5.0 V $\pm$ 10%, $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |--------------------------------------------------|--------------------|-----------------|------|------|------------------| | NMI high, low-level width | twnih, | | 10 | | us | | INTEO high, low-<br>level width | twiOH, | | 3 | | <sup>t</sup> CYK | | INTEL high, low-<br>level width | twilh, | | 3 | | t <sub>CYK</sub> | | INTE2 high, low-<br>level width | twi2H, | | 3 | | t <sub>CYK</sub> | | RESET high, low-<br>level width | twrsh, | | 10 | | us | | V <sub>DD</sub> rise time<br>(for using SBF bit) | t <sub>ROVD</sub> | | 4 | | ms | | V <sub>DD</sub> rise, fall time | t <sub>RVD</sub> , | | 200 | | us | External Clock Timing (Ta = -40 to +85°C, $V_{DD}$ = +5.0 V $\pm$ 10%, $V_{SS}$ = 0 V) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |---------------------------|------------------|-----------------|------|------|------| | X1 input high-level width | t <sub>WXH</sub> | | 30 | 130 | ns | | X1 input low-level width | t <sub>WXL</sub> | | 30 | 130 | nş | | X1 input rise time | t <sub>XR</sub> | | 0 | 30 | ns | | X1 input fall time | t <sub>XF</sub> | | 0 | 30 | ns | | X1 input cycle time | tCYX | | 83 | 250 | ns | t<sub>CYK</sub> Dependent Bus Timing Definition | Parameter | Expression | MIN./MAX. | Unit | |-------------------|---------------------------------|-----------|------| | tSAL | 1.5 T-100 | MIN. | ns | | t <sub>DAR</sub> | 2 T-100 | MIN. | ns | | t <sub>DAID</sub> | (3.5+n) T-170 | MAX. | ns | | t <sub>DLID</sub> | (2+n) T-100 | MAX. | ns | | tDRID | (1.5+n) T-70 | MAX. | ns | | t <sub>DLR</sub> | 0.5 T-20 | MIN. | ns | | t <sub>DRL</sub> | T-50 | MIN. | ns | | tDRA | 0.5 т-30 | MIN. | ns | | twrL | (1.5+n) T-50 | MIN. | ns | | twih | T-40 | MIN. | ns | | tDAW | 2 T-100 | MIN. | ns | | t <sub>DLOD</sub> | 0.5 T+110 | MAX. | ns | | tDLW | 0.5 T-20 (normal operation) | MIN. | ns | | | T-50 (refresh mode) | MIN. | ns | | tsodwr | (1.5+n) T-100 | MIN. | ns | | tsodwf | 0.5 T-50 | MIN. | ns | | t <sub>DWL</sub> | T-50 | MIN. | ns | | twwL | (1.5+n) T-50 (normal operation) | MIN. | ns | | | (1+n) T-50 (refresh mode) | MIN. | ns | Remarks 1: n is the number of wait cycles inserted by MM register specification. - 2: T = t<sub>CYK</sub> = 1/f<sub>CLK</sub> (f<sub>CLK</sub>: Internal system clock frequency) - 3: Items not in this table does not depend on the internal system clock frequency ( $f_{\rm CLK}$ ). ### AC Timing Test Point ### Timing Waveform ### Read operation: ### Write operation: ### Serial Operation ### I/O interface mode transmission: ### I/O interface mode reception: ### Transmit enable input timing (asynchronous mode): ### Count Unit Input Timing ### Interrupt Input Timing ### Reset Input Timing ### External Clock Timing ### Power On Timing ### Data Hold Timing ### 11.4 PACKAGE INFORMATION 64-pin plastic shrink DIP (750 mil) (unit: mm) 64-pin plastic QUIP (unit: mm) P64GQ-100-36 P64GF-100-3B8,3BE,3BR-1 68-pin plastic QFJ (☐ 950 mil) (unit: mm) P68L-50A1-2 ### 64-pin ceramic shrink DIP (750 mil) (unit: mm) P64DW - 70 - 750A 64-pin ceramic QUIP (with window) (unit: mm) P64RQ-100-A #### CHAPTER 12. PRECAUTIONS FOR USE ## 12.1 PRECAUTIONS REGARDING SERIAL COMMUNICATION INTERFACE FUNCTION When transmitting data in asynchronous mode, be sure not to change the CTS pin input signal level or the TXRDY bit (bit 7) in the serial communication mode register. When the CTS pin input level changes from low to high, or when the TXRDY is set (1), extra transmission complete interrupt may be generated, resulting in duplicate writing of data to the transmit buffer register (TxB) and loss of the transmit data. The following procedure is recommended to avoid this problem. #### [Remedies] - (1) Fix the CTS pin input level low and leave the TXRDY bit set (1) during serial communication. - (2) Perform polling of the transmission complete interrupt by software. Figure 12-1 Flowchart of Polling Processing #### 12.2 PRECAUTIONS FOR EXPANSION BY THE USE OF EXTERNAL DEVICES In an access to an external memory using uPD78310A, 78312A or 78P312A, a glitch output of around 2.0 V max. may come out of the ALE pin depending upon the type of the application system. #### (1) Glitch output The glitch output is likely to occur at a timing at which the address/data multiplexed bus (port 4) changes from the output state of address FFH to that of data 00H. Due to this glitch, the address latch circuit may malfunction to latch in the data as the low-order address part, thus causing a defect in the application product. Figure 12-2 Glitch Output of ALE Pin #### (2) Measures In order to suppress the glitch output down to a nonproblematic level for the application system, care should be paid to the following points in device installation. (1) Reinforcement of power supply grounding pattern (e.g. use of multilayer board) - ② Direct installation of device to board, not socket insertion - 3 Reduction of load capacitance on bus What is more, as the most direct measure, use of a countermeasure circuit as shown in Figure 12-3 is effective to avoid any malfunctioning. Figure 12-3 Example of Countermeasure Circuit #### (3) Possible causes A glitch becomes more likely to occur mainly on account of following factors. Factor due to device Switching noise becomes more likely to occur due to higher operation speed. - ② Factor due to system - . The greater the load capacitance on the bus, the more the momentary charge shift. Thus, glitch becomes more likely to occur. - . The higher the impedance of the power line, the more likely the glitch output. ### 12.3 Precautions Regarding Instruction Combinations If an instruction which accesses an saddr area is executed immediately after a specific special function register(SFR) has been manipulated by an arithmetic/logic operation instruction, the SFR area(FF20H to FFFFH) is accessed instead of the saddr area(FE20H to FEFFH) specified by the operand. This operation is not caused by a specific condition such as the supply voltage or operating frequency, but only by a combination of instructions. For instance, if instructions are structured as shown in the example, an access is made to OFF21H.OH, and not to OFE21H.OH. To avoid this problem, an NOP instruction must be inserted after an arithmetic/logic operation instructions. As one remedy, use of a Ver. 4.10 or later assembler is recommended. Ver. 4.10 and later assemblers detect the instruction combination, and insert an automatically generated NOP instruction after an arithmetic/logic operation instruction (see the example below). Example: Source file ADDW CR11, #01H BF OFE21H.OH, \$JMP JMP: Assembler (Ver.4.10) Object module file ADDW CR11, #01H NOP ; Automatically inserted BF OFE21H.OH\$JMP NOP instruction JMP: When the assembler executes this remedial action, a message is displayed which indicates that an NOP instruction has been inserted in the assembly list file(\*.PRN). An indication is also given of the total number of NOP instructions inserted. Tables 12-1 to 12-3 show the SFRs, arithmetic/logic operation instructions, and saddr instructions concerned. Table 12-1 Relevant sfr's and sfrp's | sfr | CR11L<br>UDC1L<br>CCW<br>MD1L<br>EXTSFR14*<br>TMICO<br>STIC | (OFFOEH)<br>(OFF1EH)<br>(OFF4EH)<br>(OFF8EH)<br>(OFFBEH)<br>(OFFCEH)<br>(OFFDEH) | |------|-------------------------------------------------------------|----------------------------------------------------------------------------------| | sfrp | CR11<br>UDC1<br>MD1 | (OFFOEH)<br>(OFF1EH)<br>(OFF8EH) | ### \*: External SFR Remarks: Addresses are shown in ( ). Table 12-2 Relevant Instructions | Mnemonic | Operands | |------------------------------|-------------| | хсн | A, sfr | | ADD ADDC SUB SUBC AND OR XOR | sfr, #byte | | XCHW | AX, sfrp | | ADDW<br>SUBW | sfrp, #word | Table 12-3 saddr Instructions | Mnemonic | Operand | |---------------------------------------------------------------------|---------------| | MOV<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | saddr, #byte | | MOV<br>XCH<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | A, saddr | | MOV | saddr, A | | MOV<br>XCH<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | saddr, saddr | | MOV | A, [saddrp] | | MOV | [saddrp], A | | MOVW<br>ADDW<br>SUBW<br>CMPW | saddrp, #word | | Mnemonic | Operand | |--------------------------------------|-------------------------| | MOVW<br>XCHW<br>ADDW<br>SUBW<br>CMPW | AX, saddrp | | MOVW | saddrp, AX | | MOVW<br>XCHW<br>ADDW<br>SUBW<br>CMPW | saddrp, saddrp | | INC<br>DEC | saddr | | INCW | saddrp | | MOV1<br>AND1<br>OR1<br>XOR1 | CY, saddr. bit | | AND1<br>OR1 | CY,/saddr. bit | | MOV1 | saddr. bit, CY | | SET1<br>CLR1<br>NOT1 | saddr. bit | | BT<br>BF<br>BTCLR<br>BFSET | saddr. bit,<br>\$addr16 | | DBNZ | saddr, \$addr16 | #### 12.4 POP PSW INSTRUCTION RELATED CAUTION If an interrupt is generated (an interrupt is acknowledged and an interrupt request is issued to the CPU) immediately after execution of the POP PSW instruction, and the next instruction is of 2 bytes or more, the CPU may overrun. In order to avoid this, insert a 1-byte instruction such as an NOP instruction after the POP PSW instruction. Whether or not this bug occurs depends on the internal state of the instruction prefetch queue before execution of the POP PSW instruction. #### Example: : MOVW RP2, #1234H POP PSW —— Even if an interrupt request is generated, the interrupt is not serviced. CLR1 CRIC11.6 --- An illegal sfr address is generated and executed without accessing CRIC11 (FFC6H). $\bigcup$ <Remedy> • MOVW RP2, #1234H POP PSW --- If an interrupt request is generated, the interrupt is serviced. NOP A 1-byte instruction such as an NOP instruction is inserted. CLR1 CRIC11.6 --- Normal sfr access is performed. : : #### CHAPTER 13. CAUTIONS IN CHAPTERS This chapter puts together the cautions described in each chapter. Please use this for application product design. The page number in the parentheses indicates the page relevant to each caution. #### 13.1 CHAPTER 3 "CPU ARCHITECTURE" RELATED CAUTION (1) Any of addresses FF00H to FFFFH to which SFR is not allocated cannot be accessed. Attempting to access it may cause misoperation. (3-13) ### 13.2 CHAPTER 4 "PERIPHERAL HARDWARE FUNCTIONS" RELATED CAUTION - (1) When the digital input/output port is used in the input mode or control signal input/output mode, writing to the output latch by a bit manipulation instruction makes the output latch contents undefined for all bits. (4-11) - (2) When using the system clock oscillator, wiring should be performed as follows to avoid effects of wiring capacitance, etc. (4-16) - . Use the shortest possible wiring. - . Wiring should not cross other signal lines or be placed close to a varying high current. - . The grounding point potential of the oscillator capacitor should always be the same as $V_{\rm SS}$ . It should not be grounded to a ground pattern where a varying high current flows. - . Do not fetch a signal from the oscillator. - (3) The STOP mode should not be set in a system using the external clock. (4-16) - (4) The CR00 (CR10) register and CR01 (CR11) register can be set to the compare preset mode/capture mode independently by specification of the capture/compare register control register (CRC). (4-27) - (5) Timer operation external trigger control by the timer control register (TMCO) TRG bit is valid only in the interval timer mode. The one-shot timer cannot be started by an external trigger. (4-51) - (6) When the TMCO (TMC1) register TSO (TS1) bit is set (1), if the TSO (TS1) bit is set again, the MDO (MD1) register value is set in the TMO (TM1) register again and the timer is restarted. (4-54) - (7) When the TMO (TM1) register is used as an interval timer, if the timer is started with 0000H written to the TMO (TM1) register, the following operation occurs in the first countdown. - . Generation of a timer underflow interrupt request - . Inversion of the output level of the TOO (TO1) pin (ENTOO (ENTO1) = 1) Therefore, when setting intervals, it is necessary to write a value other than 0000H to the timer register (TMO, TM1) before the timer is started. Note that after RESET input, the TMO (TM1) register is undefined. (4-55) - (8) If port 0 is specified as an 8-bit real-time output port, 8-bit data is written to POH or POL by accessing either POH or POL. (4-65) - (9) If the serial interface transfer mode is switched from the I/O interface mode to the asynchronous mode, or from the asynchronous mode to the I/O interface mode, ensure that the reception is disabled (RXE bit = 0) before switching the mode. (4-69) - (10) If the serial interface transfer mode is set to the asynchronous mode, be sure to set the CTS/P27 pin to the control mode (set port 2 mode control register (PMC2) bit 7 (PMC27) to 1). If it is set to the port mode, the serial communication interface cannot be achieved. (4-70) - (11) When the serial communication mode register (SCM) (in the I/O interface mode) RSCK bit is O (external clock reception mode), do not set the reception clock output trigger bit (TSK) to 1. If the TSK bit is set to 1, the reception clock counter is reset unconditionally, preventing a normal count of the external clock. (4-71) - (12) If the serial interface transfer mode is set to the I/O interface mode, set two or more values in the baud rate generator (BRG). (The transfer baud rate is 750 Kbps with the internal system clock of 6 MHz, BRG = 2). (4-77) - (13) Ensure that a voltage outside the range of $AV_{SS}$ to $AV_{REF}$ is not applied to pins AN3 to AN0 irrespective of whether A/D conversion is used or not. (4-87) (14) Connect a capacitor to the analog input pins (AN3 to ANO) and reference voltage input pin (AV<sub>REF</sub>) to avoid misoperation due to noise. (4-87) (15) The time immediately after the time base mode register (TBM) setting until generation of the first interrupt request is undefined. (4-95) #### 13.3 CHAPTER 6 "STANDBY FUNCTION" RELATED CAUTION - (1) If the supply voltage rise time upon powering-on exceeds the specified range, the standby control register (STBC) SBF bit may not be cleared. Therefore, when using the SBF bit, ensure that the supply voltage rise time is within the specified range. (6-4) - (2) If the STOP mode is set, the Xl pin is internally shorted to $V_{SS}$ (ground potential) in order to suppress the leakage in the clock generator. Therefore, the use of the STOP mode is prohibited in a system using the external clock. (6-6) #### 13.4 CHAPTER 8 "LOCAL BUS INTERFACE" RELATED CAUTION (1) When setting the power down self refresh mode, ensure that the pseudo-static RAM CE pin is not activated. (8-11) (2) In the internal hardware, the RFLV bit is set (1) in synchronization with the time base counter tap output even if the refresh mode register (RFM) RFLV bit is set (1). Therefore, when restoring from the power down refresh operation, the following operation by software is required. (8-12) #### 13.5 CHAPTER 9 "uPD78P312A PROGRAMMING" RELATED CAUTION - (1) Extend a shielding cover film over the uPD78P312A with an erasure window except for EPROM erasure. (9-1) - (2) UV erasure cannot be applied to the one-time PROM version uPD78P312A which is not provided with an erasure window. (9-1) - (3) Driving both CE and OE low is prohibited if $V_{\rm PP}$ and $V_{\rm DD}$ are set to +12.5 V and +6 V, respectively during PROM programming. (9-2) ### 13.6 CHAPTER 10 "INSTRUCTION SET" RELATED CAUTION - (1) If both the source and destination are registers or saddr, saddrp in an operand field such as MOV r, rl or ADD saddr, saddr, the code is as follows. (10-40) - . In the case of registers, a destination specification code comes first, followed by a source specification code (the same applies to a register pair). #### Example: . In the case of saddr, saddrp, the code comprises offset data whose first 1-byte data specifies a source, and second 1-byte, a destination. #### Example: (2) If the special function register (SFR) mapped at FF00H to FF1FH is written as operand sfr, sfrp, not the SFR addressing but the short direct addressing is applied and the operation code generated is the one for an instruction whose operand is saddr, saddrp. (10-40) ### Example: In this case, the short direct addressing is applied to the AND A, P5 instructions and therefore the operation code is shorter than that in the SFR addressing. #### 13.7 CHAPTER 11 "SPECIFICATIONS" RELATED CAUTION - The oscillator should be located as close as possible to the X1 and X2 pins. (11-2, 11-18, 11-37) - (2) No other signal lines should cross the area enclosed by a dotted line. (11-2, 11-18, 11-37) - (3) In the PROM write mode, $V_{\rm DDP}$ should be applied before $V_{\rm PP}$ and cut after $V_{\rm PP}$ . (11-35) - (4) In the PROM write mode, V<sub>PP</sub>, including overshoot should not exceed +13 V. (11-35) APPENDIX A. INSTRUCTION INDEX (ALPHABETIC ORDER) | ADD | | | | | Page | |------|----------------|--------|-------|----------------------|--------| | ADD | A. mem | 10-99 | BE | \$addr16 | 10-189 | | ADD | A, saddr | 10-98 | BF | A.bit, \$addr16 | 10-200 | | ADD | A, sfr | 10-98 | BF | PSWH.bit, \$addr16 | 10-201 | | ADD | A, #byte | 10-96 | BF | PSWL.bit. \$addr16 | 10-201 | | ADD | mem, A | 10-100 | BF | saddr.bit, \$addr16 | 10-199 | | ADD | saddr, saddr | 10-99 | BF | sfr.bit, \$addr16 | 10-199 | | ADD | saddr, #byte | 10-96 | BF | X.bit, \$addr16 | 10-200 | | ADD | sfr. #byte | 10-97 | BFSET | | 10-207 | | ADD | r, ri | 10-97 | BFSET | PSWH.bit, \$addr16 | 10-208 | | ADDC | A, mem | 10-104 | BFSET | PSWL.bit, \$addr16 | 10-208 | | ADDC | A, saddr | 10-102 | BFSET | saddr.bit, \$addr16 | 10-206 | | ADDC | A, sfr | 10-103 | BFSET | sfr.bit, \$addr16 | 10-206 | | ADDC | A, #byte | 10-100 | BFSET | X.bit, \$addr16 | 10-207 | | ADDC | mem. A | 10-104 | BGE | \$addr16 | 10-193 | | ADDC | saddr, saddr | 10-103 | BGT | \$addr16 | 10-192 | | ADDC | saddr, #byte | 10-101 | BH | \$addr16 | 10-194 | | ADDC | sfr. #byte | 10-101 | BL | \$addr16 | 10-188 | | | | 10-102 | BLE | \$addr16 | 10-194 | | ADDC | r, rl | 10-133 | BLT | \$addr16 | 10-193 | | ADDW | AX, saddrp | 10-133 | BN | \$addr16 | 10-191 | | ADDW | AX, sfrp | 10-131 | BNC | \$addr16 | 10-188 | | ADDW | AX, #word | | BNE | \$addr16 | 10-190 | | ADDW | saddrp, saddrp | 10-134 | 1 | \$addr16 | 10-195 | | ADDW | saddrp, #word | 10-131 | BNH | \$addr16 | 10-188 | | ADDW | sfrp, #word | 10-132 | | | 10-191 | | ADDW | rp, rp1 | 10-132 | | \$addr16<br>\$addr16 | 10-190 | | ADJ4 | | 10-154 | | \$addr16 | 10-192 | | AND | A, mem | 10-117 | | _ | 10-190 | | AND | A, saddr | 10-116 | | \$addr16 | 10-191 | | AND | A, sfr | 10-116 | | \$addr16 | 10-191 | | AND | A, #byte | 10-114 | BR | rp1 | 10-186 | | AND | mem, A | 10-118 | BR | !addr16 | 10-187 | | AND | saddr, saddr | 10-117 | | \$addr16 | | | AND | saddr, #byte | 10-114 | BR | [rp1] | 10-187 | | AND | sfr, #byte | 10-115 | | <b>DD</b> . | 10-180 | | AND | r, r1 | 10-115 | | RBn | 10-210 | | AND1 | CY, A.bit | 10-161 | | A.bit, \$addr16 | 10-196 | | AND1 | CY, PSWH.bit | 10-162 | | PSWH.bit, \$addr16 | 10-197 | | AND1 | CY, PSWL.bit | 10-163 | | PSWL.bit, \$addr16 | 10-198 | | AND1 | CY, saddr.bit | 10-159 | | saddr.bit, \$addr16 | 10-195 | | AND1 | CY, sfr.bit | 10-160 | | sfr.bit, \$addr16 | 10-196 | | AND1 | CY, X.bit | 10-162 | | X.bit, \$addr16 | 10-197 | | AND1 | CY,/A.bit | 10-161 | | | 10-203 | | AND1 | CY,/PSWH.bit | 10-163 | | | 10-204 | | AND1 | CY,/PSWL.bit | 10-163 | 1 | _ | 10-205 | | AND1 | CY,/saddr.bit | 10-160 | BTCLR | | 10-202 | | AND1 | CY./sfr.bit | 10-161 | BTCLR | | 10-203 | | AND1 | CY,/X.bit | 10-162 | BTCLR | X.bit, \$addr16 | 10-204 | | | | | BV | \$addr16 | 10-190 | | BC | \$addr16 | 10-188 | BZ | \$addr16 | 10-189 | (cont'd) | Ir | nstruction | Page | | Instruction | Page | |------------|----------------|--------|-------|------------------------------|--------| | CALL P | 01 | 10-180 | DECW | saddrp | 10-146 | | CALL ! | addr16 | 10-177 | DECW | SP | 10-185 | | CALL [r | rp1] | 10-180 | DI | | 10-221 | | CALLF ! | addr11 | 10-178 | DIVUW | r1 | 10-142 | | CALLT [a | addr5] | 10-179 | DIVUX | rp1 | 10-143 | | _ | bit | 10-172 | | - | | | CLR1 CY | 7 | 10-175 | EI | j | 10-221 | | CLR1 PS | SWH.bit | 10-173 | | i | | | 1 | SWL.bit | 10-173 | INC | r1 | 10-144 | | CLR1 se | addr.bit | 10-172 | INC | saddr | 10-144 | | | r.bit | 10-172 | INCW | гр2 | 10-145 | | , | bit | 10-173 | INCW | saddrp | 10-145 | | I | , mem | 10-130 | INCW | SP | 10-185 | | | saddr | 10-128 | | | | | | sfr | 10-129 | MOV | A. !addr16 | 10-86 | | | #byte | 10-126 | MOV | A, mem | 10-84 | | | em, A | 10-130 | MOV | A, PSWH | 10-88 | | | addr, saddr | 10-129 | MOV | A, PSWL | 10-88 | | | addr, #byte | 10-127 | MOV | A, r1 | 10-82 | | | fr, #byte | 10-127 | MOV | A, saddr | 10-82 | | I . | , r1 | 10-128 | MOV | A, sfr | 10-83 | | | E+], [HL+] | 10-217 | MOV | A, [saddrp] | 10-85 | | | E-], [HL-] | 10-217 | MOV | mem, A | 10-85 | | CMPBKE [D | = = = | 10-214 | MOV | PSWH, A | 10-87 | | . = | DE-], [HL-] | 10-214 | | PSWH, #byte | 10-87 | | | [DE+], [HL+] | | MOV | PSWL, A | 10-87 | | | DE-], [HL-] | 10-219 | | PSWL, #byte | 10-87 | | | DE+], [HL+] | - | MOV | r1, #byte | 10-81 | | | DE-], [HL-] | 10-216 | MOV | r, r1 | 10-82 | | CMPMC [D | | | MOV | saddr. A | 10-83 | | CMPMC [D | | 10-216 | MOV | saddr, saddr | 10-83 | | CMPME [D | = . | 10-214 | MOV | saddr, #byte | 10-81 | | CMPME [D | = - | 10-214 | MOV | sfr, A | 10-84 | | CMPMNC [D | <del>-</del> - | 10-218 | MOV | sfr, #byte | 10-81 | | CMPMINC [D | | _ | MOV | STBC, #byte | 10-220 | | CMPMNE [D | = - | | MOV | WDM, #byte | 10-220 | | CMPMNE [D | = - | - 1 | MOV | !addr16, A | 10-86 | | - | K, saddrp | | MOV | [saddrp], A | 10-86 | | | k, sfrp | | MOVBK | | 10-212 | | 1 | K, #word | 10-138 | | | 10-212 | | | addrp, saddrp | 10-141 | MOVBR | [DE+], A | 10-212 | | , | addrp, #word | _ | MOVM | [DE-], A | 10-212 | | | rp, #word | | MOVW | AX, saddrp | 10-92 | | | o, rp1 | 10-139 | MOVW | AX, sfrp | 10-93 | | Orac W | ' | 10 139 | MOVW | AX, SP | 10-185 | | DBNZ r2 | 2, \$addr16 | 10-209 | MOVW | rp, rp1 | 10-105 | | | addr, \$addr16 | - | MOVW | rp1, #word | 10-91 | | DEC r1 | | | MOVW | rp1, !addr16 | 10-94 | | | addr | | MOVW | saddrp, AX | 10-92 | | | 2 | 10-146 | MOVW | saddrp, AX<br>saddrp, saddrp | 10-92 | | DEAW PP | | 10-140 | NOVN | saddip, saddip | *O-33 | (cont'd) | | Instruction | Page | | Instruction | Page | |---------|---------------|--------|-------|--------------|-------| | MOVW | saddrp, #word | 10-91 | OR1 | CY,/X.bit | 10-16 | | WVOM | sfrp, AX | 10-93 | | | | | WVOM | sfrp, #word | 10-91 | POP | post | 10-18 | | WVOM | SP, AX | 10-185 | POP | PSW | 10-18 | | MOVW | SP. #word | 10-184 | POPU | post | 10-18 | | MOVW | taddr16, rp1 | 10-94 | PUSH | post | 10-18 | | MOV1 | A.bit, CY | 10-158 | PUSH | PSW | 10-18 | | MOV1 | CY, A.bit | 10-156 | PUSHU | post | 10-18 | | MOV1 | CY, PSWH.bit | 10-157 | | • | | | MOV1 | CY, PSWL.bit | 10-157 | RET | | 10-18 | | MOV1 | CY, saddr.bit | 10-156 | RETI | | 10-18 | | MOV1 | CY, sfr.bit | 10-156 | RETCS | !addr16 | 10-21 | | MOV1 | CY, X.bit | 10-157 | ROL | r1, n | 10-14 | | MOV1 | PSWH.bit, CY | 10-159 | ROLC | r1, n | 10-14 | | MOV1 | PSWL.bit, CY | 10-159 | ROL4 | [rp1] | 10-15 | | MOV1 | saddr.bit, CY | 10-158 | ROR | r1, n | 10-14 | | MOV1 | - | 10-158 | RORC | r1, n | 10-14 | | | sfr.bit, CY | 10-158 | ROR4 | [rp1] | 10-15 | | MOV1 | X.bit, CY | 10-150 | NON-4 | [LPI] | 10-19 | | MULU | r1 | 10-142 | SEL | RBn | 10-22 | | MULUW | rp1 | 10-142 | | | 10-22 | | · · · · | | 10 221 | SEL | RBn, ALT | I | | NOP | | 10-221 | SET1 | A.bit | 10-17 | | NOT1 | A.bit | 10-174 | SET1 | CY | 10-17 | | NOT1 | CY | 10-176 | | PSWH.bit | 10-17 | | NOT1 | PSWH.bit | 10-174 | ı | PSWL.bit | 10-17 | | NOT1 | PSWL.bit | 10-175 | ı | saddr.bit | 10-17 | | NOT1 | saddr.bit | 10-173 | ı | sfr.bit | 10-17 | | NOT1 | sfr.bit | 10-174 | ı | X.bit | 10-17 | | NOT1 | X.bit | 10-174 | SHL | rl, n | 10-15 | | | | 1 | SHLW | rp1, n | 10-15 | | OR | A, mem | 10-121 | [ | rl, n | 10-14 | | OR | A, saddr | 10-120 | | rp1, n | 10-15 | | 0R | A, sfr | 10-120 | 1 | A, mem | 10-10 | | OR | A, #byte | 10-118 | | A, saddr | 10-10 | | OR | mem, A | 10-122 | | A, sfr | 10-10 | | OR | saddr, saddr | 10-121 | | A, #byte | 10-10 | | OR | saddr, #byte | 10-119 | | mem, A | 10-10 | | OR | sfr, #byte | 10-119 | SUB | saddr, saddr | 10-10 | | OR | r, r1 | 10-120 | SUB | saddr, #byte | 10-10 | | QR1 | CY, A.bit | 10-165 | SUB | sfr, #byte | 10-10 | | OR1 | CY, PSWH.bit | 10-167 | SUB | r, rl | 10-10 | | OR1 | CY, PSWL.bit | 10-167 | SUBC | A, mem | 10-11 | | OR1 | CY, saddr.bit | 10-164 | SUBC | A, saddr | 10-11 | | OR1 | CY, sfr.bit | 10-165 | SUBC | A, sfr | 10-11 | | OR1 | CY, X.bit | 10-166 | SUBC | A, #byte | 10-10 | | OR1 | CY,/A.bit | 10-166 | | mem, A | 10-11 | | OR1 | CY,/PSWH.bit | 10-167 | 1 | saddr, saddr | 10-11 | | OR1 | CY,/PSWL.bit | 10-168 | 1 | saddr, #byte | 10-11 | | OR1 | CY./saddr.bit | 10-164 | 1 | sfr, #byte | 10-11 | | ~ | ,, | | | <del>-</del> | 10-11 | (cont'd) | | Instruction | Page | | Instruction | Page | |-------|----------------|--------|------|----------------|--------| | SUBW | AX, saddrp | 10-136 | XCHW | AX, saddrp | 10-94 | | SUBW | AX, sfrp | 10-137 | XCHW | AX, sfrp | 10-95 | | SUBW | AX, #word | 10-134 | XCHW | rp, rp1 | 10-95 | | SUBW | saddrp, saddrp | 10-137 | XCHW | saddrp, saddrp | 10-95 | | SUBW | saddrp, #word | 10-135 | XOR | A, mem | 10-125 | | SUBW | sfrp, #word | 10-135 | XOR | A, saddr | 10-124 | | SUBW | rp, rp1 | 10-136 | XOR | A, sfr | 10-124 | | SWRS | | 10-220 | XOR | A, #byte | 10-122 | | | | | XOR | mem, A | 10-126 | | XCH | A. mem | 10-89 | XOR | saddr, saddr | 10-125 | | хсн | A, r1 | 10-88 | XOR | saddr, #byte | 10-123 | | XCH | A, saddr | 10-89 | XOR | sfr, #byte | 10-123 | | XCH | A, sfr | 10-90 | XOR | r, r1 | 10-124 | | XCH | A, [saddrp] | 10-90 | XOR1 | CY, A.bit | 10-169 | | XCH | r, ri | 10-88 | XOR1 | CY, PSWH.bit | 10-170 | | XCH | saddr, saddr | 10-90 | XOR1 | CY, PSWL.bit | 10-170 | | хснвк | [DE+], [HL+] | 10-213 | XOR1 | CY, saddr.bit | 10-168 | | XCHBK | [DE-], [HL-] | 10-213 | XOR1 | CY, sfr.bit | 10-169 | | XCHM | [DE+], A | 10-213 | XOR1 | CY, X.bit | 10-169 | | XCHM | [DE-], A | 10-213 | | | | ### APPENDIX B. DEVELOPMENT TOOLS The following development tools are available for system development using the uPD78310A, 78312A and 78P312A. #### Hardware | IE-78310A-R | The IE-78310A-R is an in-circuit emulator which can be used for application system development and debugging. Debugging is performed with the IE-78310A-R by connecting to a host machine. Object file transfer to/from the host machine is possible, enabling debugging to be performed efficiently. | | | |---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | EP-78310CW<br>EP-78310GF<br>EP-78310GQ<br>EP-78310L | Emulation probe for connecting the IE-78310A-R to the user's system. | | | | PG-1500 | The PG-1500 is a PROM programmer which allows programming, in standalone or via operation from a host computer, of a single-chip microcomputer with on-chip PROM by connection of the board provided and a separately available PROM programmer adapter. It can also program typical 256K-bit to 4M-bit PROMs. | | | | PA-78P312CW<br>PA-78P312GF<br>PA-78P312GQ<br>PA-78P312L | PROM programmer adapter for writing a program to the uPD78P312A with a general-purpose PROM program such as the PG-1500. PA-78P312CW For uPD78P312ACW & 78P312ADW PA-78P312GF For uPD78P312AGF-3BE PA-78P312GQ For uPD78P312AGQ-36 & 78P312AR PA-78P312L For uPD78P312AL | | | ### Other PROM Programmer The following PROM programmer can also be used to uPD78P213A programming. | Manufacturer | Product Name | |---------------|--------------| | Data IO Japan | UNISITE 2900 | #### Software | IE-78310A-R<br>control program<br>(IE controller) | Host Machine | os | Supply<br>Medium | Ordering Code<br>(Product Name) | |---------------------------------------------------|-------------------|----------------------|------------------|---------------------------------| | | PC-9800 | MS-DOS <sup>TM</sup> | 8-inch 2D* | uS5A1IE78310-P01 | | | series | | 3.5-inch 2HD | uS5A13IE78310 | | | | | 5-inch 2HD | uS5A10IE78310-P01 | | | IBM PC/ATTM | PC DOS <sup>TM</sup> | 5-inch 2HC | uS7B10IE78310 | | 78K/III Series<br>relocatable | Host Machine | os | Supply<br>Medium | Ordering Code<br>(Product Name) | | assembler | PC-9800<br>series | MS-DOS | 8-inch 2D* | uS5A1RA78K3 | | | | | 3.5-inch 2HD | uS5A13RA78K3 | | | | | 5-inch 2HD | uS5A10RA78K3 | | | IBM PC/AT | PC DOS | 5-inch 2HC | uS7B10RA78K3 | | PC-1500<br>controller | Host Machine | os | Supply<br>Medium | Ordering Code<br>(Product Name) | | | PC-9800 | MS-DOS | 3.5-inch 2HD | uS5A13PG1500 | | | series | | 5-inch 2HD | uS5A10PG1500 | | | IBM PC/AT | PC DOS | 5-inch 2HC | uS7B10PG1500 | \*: No new shipments are currently being made on 8-inch 2D medium. Either 5-inch 2HD or 3.5-inch 2HD should be selected. If you have already purchased 8-inch 2D software, future version upgrades will be issued on 5-inch 2HD floppies. Remarks: Software operation is guaranteed only with the host machines and operating systems listed above. ### Reference Materials on Development Tools | Refere | Document Number | | |----------------------------------------------------|---------------------------------------|---------| | IE-78310A-R | Hardware | EEU-645 | | User's Manual | Software | EEU-637 | | IE-78310-R<br>System Software | stem Software (CP/M-86, MS-DOS based) | | | Instruction Manual | IBM PC series<br>(PC DOS based) | EEM-756 | | RA78K Series<br>Assembler Package<br>User's Manual | Operation | EEU-809 | | | Language | EEU-815 |