LC78681KE, 78681KE-L # Digital Signal Processor for Compact Disc Players ## Overview The LC78681KE and LC78681KE-L are signal processing and servo control CMOS LSIs for compact disk players, laser disk players, CD-V, CD-I and similar applications. These products provide a rich set of signal processing functions, including demodulation of the EFM signal from the optical pickup, de-interleaving, error detection and correction, and digital filter functions that can contribute to end product cost reduction. These LSIs also process servo system commands sent from a control microprocessor. They can be directly interfaced to a serial input DAC (such as the Sanyo LC78835K or LC78855K) that provides built-in dedicated digital filters. No. 4969 ## **Functions** - Input signal processing: The LC78681KE takes an HF signal as input, digitizes (slices) that signal at a precise level, converts that signal to an EFM signal, and generates a PLL clock with an average frequency of 4.3218 MHz by comparing the phases of that signal and a VCO output. - Precise reference clock and necessary internal timing generation using an external 16.9344 MHz crystal oscillator - Disk motor speed control using a frame phase difference signal generated from the playback clock and the reference clock - Frame synchronization signal detection, protection and interpolation to assure stable data readout - EFM signal demodulation and conversion to 8-bit symbol data - Subcode data separation from the EFM demodulated signal and output of that data to an external microprocessor - Subcode Q signal output to a microprocessor over the serial interface after performing a CRC error check (An LSB first output format can be selected.) - Demodulated EFM signal buffering in internal RAM to handle up to ±4 frames of disk rotational jitter - Demodulated EFM signal reordering in the prescribed order for data unscrambling and de-interleaving - Error detection, correction, and flag processing (error correction scheme: dual C1 plus dual C2 correction) - The LC78681KE sets the C2 flags based on the C1 flags and a C2 check, and then performs signal interpolation or previous value hold depending on the C2 flags. The interpolation circuit uses a quadruple interpolation scheme. The output value is locked at zero when four or more consecutive C2 flags occur. - Support for command input from a control microprocessor: commands include track jump, focus start, disk motor start/stop, muting on/off and track count (8 bit serial input) - · Built-in digital output circuits. - Arbitrary track counting to support high-speed data access - · Zero cross muting - · Double speed dubbing support - Supports most D/A converters - · Built-in digital level and peak meter functions - Support for bilingual applications #### **Features** - 64-pin QFP (miniature, reduced space package) - Silicon gate CMOS process (low power) - Provision of a DEMO pin eases the manufacturing processes associated with adjustment steps. - Low voltage operation (LC78681KE-L) ## **Package Dimensions** unit: mm #### 3159-QFP64E ## **Equivalent Circuit Block Diagram** ## Pin Assignment ## **Specifications** Absolute Maximum Ratings at Ta = 25°C, $V_{SS} = 0 \text{ V}$ | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|----------------------|------------|------------------------------------------------|------| | Maximum supply voltage | V <sub>DD</sub> max | | V <sub>SS</sub> - 0.3 to +7 | v | | Maximum input voltage | V <sub>IN</sub> max | | V <sub>SS</sub> - 0.3 to V <sub>DD</sub> + 0.3 | ٧ | | Maximum output voltage | V <sub>OUT</sub> max | | V <sub>SS</sub> - 0.3 to V <sub>DD</sub> + 0.3 | V | | Allowable power dissipation | Pd max | | 300 | mW | | Operating temperature | Topr | | -30 to +75 | °C | | Storage temperature | Tstg | · | -40 to +125 | •c | - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. # Allowable Operating Ranges at Ta = 25°C, $V_{SS} = 0$ V | Parameter | Symbol | Conditions | min | typ | max | Unit | |------------------------------|---------------------|------------------------------------------|---------------------|-------------|---------------------|------| | Supply voltage | V <sub>DD</sub> | V <sub>DD</sub> | | | 5.5 | V | | , | V <sub>IH</sub> (1) | TEST1 to 5, AI, FZD, HFL, DEMO, M/L, RES | 0.7 V <sub>DD</sub> | <del></del> | V <sub>DD</sub> | v | | Input high level voltage | V <sub>IH</sub> (2) | SBCK, RWC, COIN, COCK, CS | 2.2 | | V <sub>DD</sub> | v | | input tiigit ievel voltage | V <sub>IH</sub> (3) | EFMIN | 0.6 V <sub>DD</sub> | | V <sub>DD</sub> | V | | | V <sub>IH</sub> (4) | TES | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | | | V <sub>IL</sub> (1) | TEST1 to 5, AI, FZD, HFL, DEMO, M/L, RES | V <sub>SS</sub> | ĺ | 0.3 V <sub>DD</sub> | v | | input low level voltage | V <sub>IL</sub> (2) | SBCK, RWC, COIN, COCK, CS | V <sub>SS</sub> | | 0.8 | v | | input iow level voltage | V <sub>IL</sub> (3) | EFMIN | V <sub>SS</sub> | | 0.4 V <sub>DD</sub> | V | | | V <sub>IL</sub> (4) | TES | V <sub>SS</sub> | | 0.2 V <sub>DD</sub> | V | | Data setup time | t <sub>setup</sub> | COIN, RWC: Figure 1 | 400 | | | ns | | Data hold time | lhold | RWC: Figure 1 | 400 | | 1 | ns | | High level clock pulse width | t <sub>Wa</sub> H | SBCK, CQCK: Figures 1, 2 and 3 | 400 | | | ns | | Low level clock pulse width | tweL | SBCK, CQCK: Figures 1, 2 and 3 | 400 | | | ns | | Data read access time | <sup>t</sup> RAC | Figures 2 and 3 | 0 | | 400 | ns | | Command transfer time | t <sub>RWC</sub> | RWC: Figure 1 | 1000 | | | ns | | Subcode Q read enable time | tsae | Figure 2, with no RWC signal | | 11.2 | | ms | | Subcode read cycle | t sc | Figure 3 | | 136 | | μs | | Subcode read enable time | t se | Figure 3 | 400 | | | ns | | Crystal oscillator frequency | fX'tal | XIN, XOUT | | 16.9344 | | MHz | | Operating from long, reach | fop (1) | Al | 2.0 | | 20 | MHz | | Operating frequency range | fop (2) | EFMIN: V <sub>IN</sub> ≥ 1 Vp-p | | | 10 | MHz | Note: \* This value differs between the LC78681KE and the LC78681KE-L. The only difference between these products is the minimum value of the supply voltage V<sub>DD</sub>, as listed in the table below. | | Normal speed playback | Double speed playback | | |-------------|-----------------------|-----------------------|--| | LC78681KE | 4.5 V | 4.5 V | | | LC78681KE-L | 3.0 V | 3.3 V | | # Electrical Characteristics at Ta = 25°C, $V_{SS}$ = 0 V, $V_{DD}$ = 5 V | Parameter | Symbol | Conditions | min | typ | max | Unit | |----------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|------|------| | Supply current | I <sub>DD</sub> | | | 17 | 30 | mA | | Input high level current | l <sub>IH</sub> (1) | AI, EFMIN, FZD, TES, SBCK, COIN, CQCK, RES,<br>HFL, RWC, M/L: V <sub>IN</sub> = V <sub>DD</sub> | | | 5 | μА | | | l <sub>85</sub> (2) | TEST1 to 5, DEMO, $\overline{CS}$ : $V_{IN} = V_{DD} = 5.5 \text{ V}$ | 25 | | 75 | μА | | Input low level current | l <sub>IL</sub> (1) | AI, EFMIN, FZD, TES, SBCK, COIN, CQCK, RES,<br>HFL, RWC, M/L: V <sub>IN</sub> = V <sub>SS</sub> | -5 | | | μА | | - | V <sub>OH</sub> (1) | AO, PDO,EFMO, EFMO, CLV+, CLV-, FOCS, FSEQ, PCK, TOFF, TGL, THLD, JP+, JP-, EMPH, EFLG, FSX, V/P: I <sub>OH</sub> = -1 mA | V <sub>DD</sub> ~ 1 | | | v | | Output high level voltage | V <sub>OH</sub> (2) | DOUT: I <sub>OH</sub> = -12 mA | V <sub>DD</sub> - 0.5 | | | V | | Colput high level voltage | V <sub>OH</sub> (3) | LASER, SQOUT, 16M, 4.2M, CONT, LRCLK, WRQ,<br>C2F, DACLK, SFSY, LRSY, SBSY, CK2, PW, ROMOUT,<br>C2FCLK, DFOUT, TEST7, WCLK:<br>IOH = -0.5 mA | V <sub>DD</sub> – 1 | | | v | | | V <sub>OL</sub> (1) | AO, PDO, EFMO, EFMO, CLV+, CLV-, FOCS, FSEQ, PCK, TOFF, TGL, THLD, JP+, JP-, EMPH, EFLG, FSX, V/P: I <sub>OL</sub> = 1 mA | | | 1 | v | | | V <sub>OL</sub> (2) | DOUT: I <sub>OL</sub> = 12 mA | | | 0.5 | V | | Output low level voltage | V <sub>OL</sub> (3) | LASER, SQOUT, 16M, 4.2M, CONT, LRCLK, WRQ, C2F, DACLK, SFSY, LRSY, SBSY, CK2, PW. ROMOUT, C2FCLK, DFOUT, TEST7, WCLK: lol = 2 mA | | | 0.4 | v | | | V <sub>OL</sub> (4) | FST: I <sub>OL</sub> = 5 mA | | | 0.75 | v | | Output off leakage current | l <sub>OFF</sub> (1) | PDO, FST: V <sub>OH</sub> = V <sub>DD</sub> | | | 5 | μА | | Output on leanage content | l <sub>OFF</sub> (2) | PDO, FST: V <sub>OL</sub> = V <sub>SS</sub> | -5 | | | μА | ## Waveform Figure 1 Command Input Figure 2 Subcode Q Output Figure 3 Subcode Output ## LC78681KE, 78681KE-L ## **Pin Functions** | No. | Name | 1/0 | Description | |----------|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TEST1 | 1 | LSI test pin. Normally left open. | | 2 | AO | 0 | | | 3 | Ai | | Inputs for the LA9210 internal VCO output, (8.6436 MHz) | | 4 | PDO | 0 | Set up PDO so that the frequency increases when the EFM signal and the phase output are positive. | | 5 | V <sub>SS</sub> | | GND | | 6 | EFMO | 0 | | | 7 | EFMO | 0 | Supply an HF signal with a 1 to 2 Vp-p level to EFMIN. EFMO and EFMO output EFM signals with opposite phases | | 8 | EFMIN | 1 | that passed through an amplitude limiter circuit. These are used for slice level control. | | 9 | TEST2 | ! | LSI test pin. Normally left open. | | 10 | CLV+ | 0 | Ciel makes analysis and | | 11 | CLV- | 0 | Disk motor control output. | | 12 | V/P | 0 | Outputs a high level during CLV rough servo and a low level during phase control. | | 13 | FOCS | 0 | | | 14 | FST | 0 | FOCS outputs a high level when the focus servo is off. The lens is lowered by FST, and when FOCS is high the lens is raised gradually. FOCS is reset when an FZD input occurs. These are used for focus pull-in. | | 15 | FZD | 1 | 20 mpst occurs. Those are ased for focus pulling. | | 16 | HFL | 1 | The LC78681KE outputs a kick pulse from JP+ and JP- in response to a track jump command. A track jump of the | | 17 | TES | 1 | specified number of tracks (1, 2, 4, 16, 32, 64, and 128) is performed. | | 18 | PCK | 0 | PCK is the 4.3218 MHz monitor pin. | | 19 | FSEQ | 0 | FSEQ outputs a high level when the synchronization (positive FS) detected from the EFM signal matches the counter synchronization (interpolation FS). (The output is latched for a single frame.) | | 20 | TOFF | 0 | | | 21 | TGL | 0 | The LC78681KE outputs a kick pulse from JP+ and JP- in response to a track jump command. A track jump of the | | 22 | THLD | 0 | specified number of tracks (1, 2, 4, 16, 32, 64, and 128) is performed. | | 23 | TEST3 | 1 | LSI test pin. Normally left open. | | 24 | V <sub>DD</sub> | | +5 V | | 25 | J₽÷ | 0 | The LC78681KE outputs a kick pulse from JP+ and JP- in response to a track jump command. A track jump of the specified number of tracks (1, 2, 4, 16, 32, 64, and 128) is performed. | | 26 | JP- | 0 | | | 27 | DEMO | | Sound output function for end product adjustment manufacturing steps. | | 28 | TEST4 | | LSI test pin. Normally left open. | | 29 | EMPH | 0 | De-emphasis is required when high. | | 30 | NC | | No connection | | 31 | WCLK | 0 | Signal used for signal output to the D/A converter, fatch signal and L/R switching, and sample and hold. | | 32 | TEST7 | 0 | LSI test pin. Normally left open. | | 33 | LRCLK | 0 | Signal used for signal output to the D/A converter, latch signal and L/R switching, and sample and hold. | | 34<br>35 | NC | <del> </del> | No connection | | | DFOUT | 0 | Signals used for signal output to the D/A converter, latch signal and L/R switching, and sample and hold. | | 36<br>37 | DACLK<br>TEST6 | 0 | I Stront nig. Normaliu left noon | | 38 | LRSY | 0 | LSI test pin. Normally left open. | | 39 | CK2 | . 0 | | | 40 | ROMOUT | 0 | CD-ROM application output signals | | 41 | C2FCLK | - | and the state of t | | 42 | C2F | 0 | | | 43 | DOUT | 0 | Digital output | | 44 | SBSY | 0 | Subcode block synchronization signal | | 45 | EFLG | 0 | C1, C2, single and double error correction monitor pin | | 46 | PW | 0 | | | 47 | SFSY | 0 | SFSY is the subcode frame synchronization signal. The P, Q, R, S, T, U, V and W subcodes can be read out by | | 48 | SBCK | <del></del> | applying 8 clock cycles to SBCK. | | 49 | FSX | Ö | 7.35 kHz synchronization signal output | | | | | The system of the series | Continued on next page. ## Continued from preceding page. | No. | Name | 1/0 | Description | |-----|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 50 | WRQ | 0 | | | 51 | RWC | 1 | WRQ goes high when the subcode Q data passes the CRC check. An external controller can read out data from | | 52 | SQOUT | 0 | SQOUT by monitoring this pin and applying a CQCK signal. Set M/L to low when data is required LSB first. The control microprocessor can send commands to the LC78681KE by setting RWC high and then sending command. | | 53 | COIN | 1 | data synchronized with COCK. | | 54 | COCK | ı | | | 55 | RES | ı | This pin must be set low briefly after power is first applied. | | 56 | M/L | 1 | Similar to pins number 50, 51, 52, 53 and 54 described above. | | 57 | LASER | 0 | Output pin controllable by serial data sent from the microprocessor. | | 58 | 16M | 0 | 16.9344 MHz output pin | | 59 | 4.2M | 0 | 4.2336 MHz output pin | | 60 | CONT | 0 | Output pin controllable by serial data sent from the microprocessor. | | 61 | TEST5 | 1 | LSI test pin. Normally left open. | | 62 | ĊS | ï | Chip select pin. The LC78681KE becomes active when this pin is low. (A pull-down resistor is built-in.) | | 63 | X <sub>IN</sub> | ı | | | 64 | X <sub>OUT</sub> | 0 | Connections for a 16.9344 MHz crystal oscillator | ## Pin Applications HF signal input circuit; Pin 8: EFMIN, pin 7: EFMO, pin 6: EFMO An EFM signal (NRZ) with an optimal slice level can be acquired by inputting the HF signal to EFMIN. 2. PLL clock generation circuit; Pin 4: PDO, Pin 3: AI, Pin 2: AO A VCO can be constructed by combining the LC78681KE with the Sanyo LA9210. The PDO pin swings in the positive direction when the VCO phase lags. 3. 1/2 VCO; Pin 18: PCK PCK is a monitor pin that outputs an average frequency of 4.3218 MHz, which is the VCO frequency divided by two. 4. Synchronization detection monitor; Pin 19: FSEQ Pin 19 goes high when the frame synchronization (a positive polarity synchronization signal) from the EFM signal read in by PCK and the timing generated by the counter (the interpolation synchronization signal) agree. This pin is a synchronization detection monitor. (It is held high for a single frame.) Servo command function; Pin 51: RWC, pin 53: COIN, pin 54: CQCK, pin 62: CS Commands are input to the LC78681KE by setting RWC high and sending commands to the COIN pin in synchronization with the CQCK clock. Focus start Track jump Mute control Disc motor control Other control commands 1-byte commands Track count 2-byte command · 1-byte commands #### · 2-byte commands Command execution starts on the falling edge of the RWC signal. #### · Command noise exclusion | MSB LSB | Command | RES = low | |-----------------|------------------------------------|-----------| | 1 1 1 0 1 1 1 1 | COMMAND INPUT NOISE EXCLUSION MODE | | | 1 1 1 0 1 1 1 0 | RESET NOISE EXCLUSION MODE | | This command allows the noise on the CQCK clock signal to be excluded. ## 6. Focus servo circuit; Pin 13: FOCS, pin 14: FST, pin 15: FZD, pin 57: LASER | MSB LSB | Command | RES = low | |-----------------|----------------|-----------| | 00001000 | FOCUS START #1 | | | 1 0 1 0 0 0 1 0 | FOCUS START #2 | | | 00001010 | LASER ON | | | 10001010 | LASER OFF | | | 0000000 | NOTHING | İ | #### · Laser control AD1444 #### · Focus start When a focus start instruction (either FOCUS START #1 or FOCUS START #2) is input as a servo command, first the charge on capacitor C1 is discharged by FST and the objective lens is lowered. Next, the capacitor is charged by FOCS, and the lens is slowly raised. FZD falls when the lens reaches the focus point. When this signal is received, FOCS is reset and the focus servo turns on. After sending the command, the microprocessor should check the in-focus detection signal (the LA9210 DRF signal) to confirm focus before proceeding to the next part of the program. If focus is not achieved by the time C1 is fully charged, the microprocessor should issue another focus command and iterate the focus servo operation. - Note: 1. Values in parentheses are for the FOCUS START #2 command. The only difference is in the FST low period. - 2. An FZD falling edge will not be accepted during the period that FST is low. - After issuing a focus start command, initialization will be performed if RWC is set high. Therefore, do not issue the next command during focus start until the focus coil drive S curve has completed. - When focus cannot be achieved (i.e., when FZD does not go low) the FOCS signal will remain in the high state, so the microprocessor should initialize the system by issuing a NOTHING command. - 5. When the RESET pin is set low, the LASER pin is set high directly. - 6. Focus start using the DEMO coil executes a mode #1 focus start. ## 7. CLV servo circuit; Pin 10: CLV+, pin 11: CLV-, pin 12: V/P | MSB L\$B | Command | RES = low | |-----------------|-------------------------------|-----------| | . 00000100 | DISC MOTOR START (accelerate) | | | 00000101 | DISC MOTOR CLV (CLV) | | | 0 0 0 0 0 1 1 0 | DISC MOTOR BRAKE (decelerate) | | | 0 0 0 0 0 1 1 1 | DISC MOTOR STOP (stop) | 0 | The CLV+ pin provides the signal that accelerates the disk in the forward direction and the CLV- pin provides the signal that decelerates the disk. Commands from the control microprocessor select one of four modes; accelerate, decelerate, CLV and stop. The table below lists the CLV+ and CLV- outputs in each of these modes. | Mode | CLV+ | CLV- | |------------|------|------| | Accelerate | High | Low | | Decelerate | Low | Hìgh | | CLV | * | * | | Stop | Low | Low | Note: CLV servo control commands can set the TOFF pin low only in CLV mode. That pin will be at the high level at all other times. #### · CLV mode In CLV mode the LC78681KE detects the disk speed from the HF signal and provides proper linear speed using several different control schemes by switching the DSP internal modes. The PWM period is 7.35 kHz. V/P outputs a high level during rough servo and a low level during phase control. | Internal mode | CLV- | CLV- | V/P | |---------------------------------|------|------|------| | Rough servo (velocity too low) | High | Low | High | | Rough servo (velocity too high) | Low | High | High | | Phase control (PCK locked) | PWM | PWM | Low | ## · Rough servo gain switching | MSB LSB | Command | RES = low | |-----------------|-------------|-----------| | 10101000 | DISC 8 SET | | | 1 0 1 0 1 0 0 1 | DISC 12 SET | 0 | For 8 cm disks, the rough servo mode CLV control gain can be set about 8.5 dB lower than the gain used for 12 cm disks. ## · Phase control gain switching | MSB | LSB | Command | RES = low | |-------|-----------|--------------------------------------|-----------| | 1 0 1 | 1 0 0 0 1 | CLV PHASE COMPARATOR DIVISOR: 1/2 | | | 1 0 1 | 1 0 0 1 0 | CLV PHASE COMPARATOR DIVISOR: 1/4 | | | 1 0 1 | 1 0 0 1 1 | CLV PHASE COMPARATOR DIVISOR: 1/8 | | | 1 0 1 | 10000 | NO CLV PHASE COMPARATOR DIVISOR USED | 0 | The phase control gain can be changed by changing the divisor used by the dividers in the stage immediately preceding the phase comparator. A02633 ## · CLV three state output | MSB | LSB | Command | RES = low | |-------|-----------|--------------------------------------------------------------|-----------| | 1 0 1 | 1 0 1 0 0 | CLV THREE STATE OUTPUT | | | 1 0 1 | 1 0 1 0 1 | CLV TWO STATE OUTPUT<br>(the scheme used by former products) | 0 | The CLV three state output command allows the CLV to be controlled by a single pin. #### Internal brake mode | MSB | LSB | Command | RES ≈ low | |---------|---------|---------------------------------|-----------| | 1 1 0 0 | 0 1 0 1 | INTERNAL BRAKE ON | | | 1 1 0 0 | 0 1 0 0 | INTERNAL BRAKE OFF | 0 | | 1010 | 0 0 1 1 | INTERNAL BRAKE CONT | | | 1 1 0 0 | 1 0 1 1 | INTERNAL BRAKE CONTINUOUS MODE | | | 1 1 0 0 | 1 0 1 0 | RESET CONTINUOUS MODE | 0 | | 1 1 0 0 | 1 1 0 1 | TOFF OUTPUT DISABLED MODE | | | 1 1 0 0 | 1 1 0 0 | RESET TOFF OUTPUT DISABLED MODE | 0 | - Issuing the internal brake on (C5H) command sets the LC78681KE to internal brake mode. In this mode, the disk deceleration state can be monitored from the WRQ pin when a brake command (06H) is executed. - In this mode the disk deceleration state is determined by counting the EFM signal in a single frame to determine the density, and when the EFM signal count falls under four, the CLV- pin is dropped to low. At the same time the WRQ signal, which functions as a brake completion monitor, goes high when the microprocessor detects a high level on the WRQ signal, it issues a STOP command to complete the disk stop operation. In internal brake continuous mode, the CLV- pin high level output braking operation continues even after the WRQ brake completion monitor goes high. Note that if errors occur in deceleration state determination due to noise in the EFM signal, the problem can be rectified by changing the EFM signal count from four to eight with the internal brake control command (A3H). — In TOFF output disabled mode the TOFF pin is held low during internal brake operations. Note: 1. If focus is lost during the execution of an internal brake command, the pickup must be refocussed and then the internal brake command can be reissued. - 2. Since incorrect deceleration state determination is possible depending on the EFM signal playback state (e.g., disk defects, access in progress), we recommend using these functions in combination with a microprocessor. - 8. Track jump circuit; Pin 16: HFL, pin 17: TES, pin 20: TOFF, pin 21: TGL, pin 22: THLD, pin 25: JP+, pin 26: JP- | MSB LSB | Command | RES = low | |-----------------|-----------------------------------------------------|-----------| | 0 0 1 0 0 0 1 0 | NEW TRACK COUNT (using the TES/HFL combination) | 0 | | 0 0 1 0 0 0 1 1 | FORMER TRACK COUNT (directly counts the TES signal) | | • The LC78681KE supports the two track jump commands listed below. The former track count function uses the TES signal directly as the internal track counter clock. To reduce counting errors resulting from noise on the rising and falling edges of the TES signal, the new track count function prevents noise induced errors by using the combination of the TES and HFL signals, and implements a more reliable track count function. However, dirt and scratches on the disk can result in HFL signal #### · Track jump commands | MSB | LSB | Command | RES = low | |-----------|---------|------------------------------------|-------------| | 10100 | 000 | FORMER TRACK JUMP | 0 | | 10100 | 0 0 0 1 | NEW TRACK JUMP | | | 0 0 0 1 0 | 0 0 0 1 | 1 TRACK JUMP IN #1 | | | 0 0 0 1 0 | 0 1 0 | 1 TRACK JUMP IN #2 | | | 0 0 1 1 0 | 0 0 1 | 1 TRACK JUMP IN #3 | | | 0 1 0 1 0 | 0 1 0 | 1 TRACK JUMP IN #4 | | | 0 0 0 1 0 | | 2 TRACK JUMP IN | | | 0 0 0 1 0 | 0 1 1 | 4 TRACK JUMP IN | | | 0 0 0 1 0 | 100 | 16 TRACK JUMP IN | | | 0 0 1 1 0 | 000 | 32 TRACK JUMP IN | | | 0 0 0 1 0 | 101 | 64 TRACK JUMP IN | | | 0 0 0 1 0 | 111 | 128 TRACK JUMP IN | | | 0 0 0 1 1 | 0 0 1 | 1 TRACK JUMP OUT #1 | | | 0 0 0 1 1 | 0 1 0 | 1 TRACK JUMP OUT #2 | | | 0 0 1 1 1 | 0 0 1 | 1 TRACK JUMP OUT #3 | | | 0 1 0 1 1 | 0 1 0 | 1 TRACK JUMP OUT #4 | | | 0 0 0 1 1 | 0 0 0 | 2 TRACK JUMP OUT | | | 0 0 0 1 1 | 0 1 1 | 4 TRACK JUMP OUT | | | 0 0 0 1 1 | 1 0 0 | 16 TRACK JUMP OUT | | | 0 0 1 1 1 | 0 0 0 | 32 TRACK JUMP OUT | | | 0 0 0 1 1 | 1 0 1 | 64 TRACK JUMP OUT | | | 00011 | 1 1 1 | 128 TRACK JUMP OUT | | | 0 0 0 1 0 | 1 1 0 | 256 TRACK CHECK | | | 0 0 0 0 1 | 1 1 1 | TOFF | | | 1 0 0 0 1 | 1 1 1 | TON . | 0 | | 10001 | 1 0 0 | TRACK JUMP BRAKE | | | 0 0 1 0 0 | 0 0 1 | THLD PERIOD TOFF OUTPUT MODE | <del></del> | | 0 0 1 0 0 | 0 0 0 | RESET THLD PERIOD TOFF OUTPUT MODE | 0 | A01449 When the LC78681KE receives a track jump instruction as a servo command, it first generates accelerating pulses (period a) and next generates deceleration pulses (period b). The passage of the braking period (period c) completes the specified jump. During the braking period, the LC78681KE detects the beam slip direction from the TES and HFL inputs. TOFF is used to cut the components in the TE signal that aggravate slip. The jump destination track is captured by increasing the servo gain with TGL. In THLD period TOFF output mode the TOFF signal is held high during the period when THLD is high. Note: Of the modes related to disk motor control, the TOFF pin only goes low in CLV mode, and will be high during start, stop, and brake operations. Note that the TOFF pin can be turned on and off independently by microprocessor issued commands. However, this function is only valid when disk motor control is in CLV mode. · Track jump modes The table lists the relationships between acceleration pulse output, deceleration pulse output, and the braking period. | Command | Former track jump mode | | | New track jump mode | | | |--------------------------|--------------------------------------------------------------------------------|---------------|-----------------------------------------|---------------------|---------------------------------------------|-----------------------------------------| | Command | a | b | С | а | b | С | | 1 TRACK JUMP IN (OUT) #1 | 233 μs | 233 μs | 60 ms | 233 μs | 233 μs | 60 ms | | 1 TRACK JUMP IN (OUT) #2 | 0.5-track jump | 233 µs | 60 ms | 0.5-track jump | a period | 60 ms | | 1 TRACK JUMP IN (OUT) #3 | 0.5-track jump | 233 μs | Does not occur | 0.5-track jump | a period | Does not occur | | 1 TRACK JUMP IN (OUT) #4 | 0.5-track jump | 233 μs | 60 ms,TOFF ≈ low<br>during the c period | 0.5-track jump | a period | 60 ms,TOFF = low<br>during the c period | | 2 TRACK JUMP IN (OUT) | None | None | None | 1-track jump | a period | Does not occur | | 4 TRACK JUMP IN (OUT) | 2-track jump | 466 μs | 60 ms | 2-track jump | a period | 60 ms | | 16 TRACK JUMP IN (OUT) | 9-track jump | 7-track jump | 60 ms | 9-track jump | a period | 60 ms | | 32 TRACK JUMP IN (OUT) | 18-track jump | 14-track jump | 60 ms | 18-track jump | 14-track jump | 60 ms | | 64 TRACK JUMP IN (OUT) | 36-track jump | 28-track jump | 60 ms | 36-track jump | 28-track jump | 60 ms | | 128 TRACK JUMP IN (OUT) | 72-track jump | 56-track jump | 60 ms | 72-track jump | 56-track jump | 60 ms | | 256 TRACK CHECK | TOFF goes high after 256 tracks are jumped. The a and b pulses are not output. | | 60 ms | | after 256 tracks are<br>nd b pulses are not | 60 ms | | TRACK JUMP BRAKE | There are no a ar | id b periods. | 60ms | There are no a ar | nd b periods. | 60 ms | Note: 1. As indicated in the table, actuator signals are not output during the 256 TRACK CHECK function. This is a mode in which the TES signal is As indicated in the table, actuator signals are not output outing the 250 FRACK CHECK function. This is a mode in which the TES signal is counted in the tracking loop off state. Therefore, feed motor forwarding is required. The servo command register is automatically reset after the track jump sequence (a, b, c) completes. If another track jump command is issued during a track jump operation, the content of that new command will be executed starting immediately. A01450 ### • JP three state output | MSB LSB | Command | RES = low | |-----------------|-------------------------------------|-----------| | 1 0 1 1 0 1 1 0 | JP THREE STATE OUTPUT | | | 1 0 1 1 0 1 1 1 | JP TWO STATE OUTPUT (former scheme) | 0 | The JP three state output allows the track jump operation to be controlled from a single pin. · Track check mode | MSB | LSB | Command | RES = low | |---------|-----------|------------------------|-----------| | 1 1 1 1 | 10000 | TRACK COUNT IN | | | 1 1 1 1 | 11000 | TRACK COUNT OUT | | | 1 1 1 1 | ! 1 1 1 1 | TWO BYTE COMMAND RESET | 0 | The LC78681KE will count the specified number of tracks when the microprocessor sends an arbitrary binary value in the range 16 to 254 after issuing either a track count in or a track count out command. Note: 1. Once the desired track count has been input in binary, the track count operation is started by the fall of RWC. - 2. During a track count operation the TOFF pin goes high and the tracking loop is turned off. Therefore, feed motor forwarding is required. - 3. When a track count in/out command is issued the function of the WRQ signal switches from the normal mode subcode Q standby monitor function to a track count monitor function. This signal goes high when the track count is half completed, and goes low when the count finishes. The control microprocessor should monitor this signal for a low level to determine when the track count completes. - 4. If a two-byte reset command is not issued, the track count operation will be repeated. That is, to skip over 20,000 tracks, issue a track count 200 command once, and then count the WRQ signal 100 times. - 5. After performing a track count operation, use the brake command to have the pickup lock onto the track. 9. Error flag output; Pin 45: EFLG, pin 49: FSX A01452 The FSX signal is generated by dividing the crystal oscillator clock, and is a 7.35 kHz frame synchronization signal. The error correction state for each frame is output from EFLG. The playback OK/NG state can be easily determined from the extent of the high level that appears here. 10. Subcode P, Q, and R to W output circuit; Pin 46: PW, pin 44: SBSY, pin 47: SFSY, pin 48: SBCK PW is the subcode signal output pin, and all the codes P, Q, and R to W can be read out by sending eight clocks to the SBCK pin within 136 µs after the fall of SFSY. The signal that appears on the PW pin changes on the falling edge of SBCK. If a clock is not applied to SBCK, the P code will be output from PW. SFSY is a signal that is output for each subcode frame cycle, and the falling edge of this signal indicates standby for the output of the subcode symbol (P to W). Subcode data P is output on the fall of this signal. A01453 SBSY is a signal output for each subcode block. This signal goes high for the S0 and S1 synchronization signals. The fall of this signal indicates the end of the subcode synchronization signals and the start of the data in the subcode block. (EIAJ format) 11. Subcode Q output circuit; Pin 50: WRQ, pin 51: RWC, pin 52: SQOUT, pin 54: CQCK, pin 56: M/L, pin 62: CS | MSB | LSB | Command | RES = low | |-----------|-------|--------------|-----------| | 0 0 0 0 1 | 0 0 1 | ADDRESS FREE | | | 1 0 0 0 1 | 0 0 1 | ADDRESS 1 | 0 | Subcode Q can be read from the SQOUT pin by applying a clock to the CQCK pin. Of the eight bits in the subcode, the Q signal is used for song (track) access and display. The WRQ will be high only if the data passed the CRC error check and the subcode Q format internal address is 1\*. The control microprocessor can read out data from SQOUT in the order shown below by detecting this high level and applying $\overline{CQCK}$ . When $\overline{CQCK}$ is applied the DSP disables register update internally. The microprocessor should give update permission by setting RWC high briefly after reading has completed. WRQ will fall to low at this time. Since WRQ falls to low 11.2 ms after going high, $\overline{CQCK}$ must be applied during the high period. Data can be read out in an LSB first format if the M/L pin is set low, and in an MSB first format if that pin is set high. Note: \* That state will be ignored if an address free command is sent. This is provided to handle CDV applications. Note: 1. Normally, the WRQ pin indicates the subcode Q standby state. However, it is used for a different monitoring purpose in track count mode and internal brake mode. (See the item on track counting and internal braking for details.) ## 12. Level meter (LVM) data and peak meter (PKM) data readout | MSB | LSB | Command | RES = low | |---------|---------|---------------------|-----------| | 0 0 1 0 | 1 0 1 1 | PKM SET (LVM Reset) | | | 0 0 1 0 | 1 1 0 0 | LVM SET (PKM Reset) | 0 | | 0 0 1 0 | 1 1 0 1 | PKM MASK SET | | | 0 0 1 0 | 1 1 1 0 | PKM MASK RESET | 0 | <sup>2.</sup> The LC78681KE becomes active when the CS pin is low, and data is output from the SQOUT pin. When the CS pin is high, the SQOUT pin goes to the high impedance state. ### · Level meter (LVM) - The LVM set (2CH) command sets the LC78681KE to LVM mode. - LVM data is a 16-bit word in which the MSB indicates the L/R polarity and the low order 15 bits are absolute value data. A one in the MSB indicates left channel data and a zero indicates right channel data. - LVM data is appended after the 80 bits of SubQ data, and can be read out from the SQOUT pin by applying 96 clock cycles to the CQCK pin. Each time LVM data is read out the left/right channel state is inverted. Data is held independently for both the left and right channels. In particular, the largest value that occurs between readouts for each channel is held. #### · Peak meter (PKM) - The PKM set (2BH) command sets the LC78681KE to PKM mode. - --- PKM data is a 16-bit word in which the MSB is always zero and the low order 15 bits are absolute value data. This functions detects the maximum value that occurs in the data, whichever channel that value occurs in. - PKM data is read out in the same manner as LVM data. However, data is not updated as a result of the readout operation. - PKM mode SubQ data absolute time is computed by holding the absolute time (ATIME) detected after the maximum value occurred and sending that value. (Normal operation uses relative time.) - It is possible to set the LC78681KE to ignore values larger than the already recorded value by issuing the PKM mask set command, even in PKM mode. This function is cleared by issuing a PKM mask reset command. (This is used in PK search in a memory track.) #### 13. Mute control circuit | MSB | LSB | Command | RES = low | |---------|---------|--------------|-----------| | 0 0 0 0 | 0 0 0 1 | MUTE: 0 dB | | | 0000 | 0 0 1 0 | MUTE: -12 dB | | | 0000 | 0 0 1 1 | MUTE: ∞ dB | 0 | An attenuation of 12 dB (MUTE -12 dB) or full muting (MUTE $\infty$ dB) can be applied by issuing the appropriate command from the table. Since zero cross muting is used, there is no noise associated with this function. Zero cross is defined for this function as the top seven bits being all ones or all zeros. #### 14. Bilingual function | MSB | LSB | Command | RES = low | |---------|---------|----------|-----------| | 0 0 1 0 | 1000 | STO CONT | 0 | | 0 0 1 0 | 1 0 0 1 | Lch CONT | | | 0 0 1 0 | 1 0 1 0 | Rch CONT | | - Following a reset or when a stereo (28H) command has been issued, the left and right channel data is output to the left and right channels respectively. - When an Lch set (29H) command is issued, the left and right channels both output the left channel data. - When an Rch set (2AH) command is issued, the left and right channels both output the right channel data. #### 15. De-emphasis on/off; Pin 29: EMPH The preemphasis on/off bit in subcode Q control information is output from the EMPH pin. De-emphasis should be performed when this signal is high. 16. D/A converter interface; pin 31: WCLK, pin 33: LRCLK, pin 35: DFOUT, pin 36: DACLK Data for the D/A converter is output MSB first from DFOUT synchronized with the falling edge of DACLK. | MSB LSB | Command | RES = low | |-----------------|--------------------------|-----------| | 1 0 0 0 1 0 0 0 | CD-ROM XA | | | 1 0 0 0 1 0 1 1 | CONT AND CD-ROM XA RESET | 0 | When the CD-ROM XA command described above is issued, data that is neither interpolated nor muted will be output from the DFOUT and DOUT pins. (This command is used for CD-ROM XA applications.) The CD-ROM XA reset command also functions as a pin 60 CONT reset, so caution is required. LC78681KE D/A converter interface 17. CD-ROM outputs; Pin 39: CK2, pin 37: LRSY, pin 40: ROMOUT, pin 42: C2F, pin 41: C2FCLK Data is output MSB first from the ROMOUT pin in synchronization with the LRSY signal. This data is appropriate for input to a CD-ROM LSI, since it is not interpolated, previous value held, or processed by the digital filter circuits. CK2 is a 2.1168 MHz clock, and data is output on the CK2 rising edge. C2F is the flag information for data in 8-bit units. C2FCLK is the synchronization signal for that flag. Interface between the LC89510 and the LC78681KE or LC78681KE-L ### 18. Digital output circuit; Pin 43: DOUT This is an output pin for use with a digital audio interface. Data is output in the EIAJ format. This signal has been processed by the interpolation and muting circuits. This pin has a built-in driver circuit and can directly drive a transformer. | MSB LSB | Command | RES = low | |-----------------|----------|-----------| | 0 1 0 0 0 0 1 0 | DOUT ON | 0 | | 0 1 0 0 0 0 1 1 | DOUT OFF | | | 0 1 0 0 0 0 0 0 | UBIT ON | 0 | | 0 1 0 0 0 0 0 1 | UBIT OFF | | - The DOUT pin can be locked at the low level by issuing a DOUT OFF command. - The UBIT information in the DOUT data can be locked at zero by issuing a UBIT OFF command. ## 19. CONT pin: Pin 60: CONT | MSB LSB | Command | RES = low | |-----------------|--------------------------|-----------| | 0 0 0 0 1 1 1 0 | CONT SET | Low | | 1 0 0 0 1 0 1 1 | CONT AND CD-ROM XA RESET | 0 | The CONT pin goes high when a CONT SET command is issued. ## 20. Crystal clock oscillator; Pin 63: XIN, pin 64: XOUT | MSB | LSB | Command | RES = low | |---------|---------|-------------------|-----------| | 1 0 0 0 | 1110 | OSC ON | 0 | | 1 0 0 0 | 1 1 0 1 | OSC OFF | 1 | | 1 1 0 0 | 0 0 0 1 | DOUBLE SPEED MODE | | | 1 1 0 0 | 0010 | NORMAL MODE | 0 | | 0 1 1 0 | 0000 | VCO 8M | 0 | | 0 1 1 0 | 0 0 0 1 | VCO 16M | | The clock that is used as the time base is generated by connecting a 16.9344 MHz crystal oscillator between these pins. The OSC OFF command turns off both the VCO and crystal oscillators. Also, the LC78681KE can be set up to handle double speed playback simply by issuing a command. The table below lists the relationships between the crystal and VCO oscillators. | VCO playback speed | Mode 8M | | Mode 16M | | |---------------------------------|-------------------|-------------------|-------------------|-------------------| | | Normal speed mode | Double speed mode | Normal speed mode | Double speed mode | | When reset | 0 | _ | _ | | | Al pin external input (8M VCO) | 8.6436 MHz | | | | | Al pin external input (17M VCO) | | | 17.2872 MHz | 17.2872 MHz | | Al pin external input (LA9210) | 8.6436 MHz | 17.2872 MHz | | | | PCK monitor output | 4.3218 MHz | 8.6436 MHz | 4.3218 MHz | 8.6436 MHz | Recommended crystal clock oscillator component values | Manufacturer | Oscillator | Cin/Cout | |-------------------------|--------------------------|-------------------------------| | CITIZEN WATCH CO., LTD. | CSA-309<br>(16.9344 MHz) | 6 pF to 10 pF<br>(Cin = Cout) | ### 21. 4.2M and 16M pins; Pin 59: 4.2M, pin 58: 16M The 16.9344 MHz external crystal oscillator 16.9344 MHz buffer output signal is output from the 16M pin. That frequency divided by four (a 4.2336 MHz frequency) is output from the 4.2M pin. When the oscillator is turned off both these pins will be fixed at either high or low. These frequencies are not changed by issuing the double speed command. #### 22. Reset circuit; Pin 55: RES When power is first applied, this pin should be briefly set low and then set high. This will set the muting to $-\infty$ dB and stop the disk motor. | Constant linear velocity servo | START | STOP | BRAKE | CLV | |--------------------------------|-----------|--------------|-------|-------------| | Muting control | 0 dB | -12 dB | 00 | | | Subcode Q address conditions | Address 1 | Address free | | | | Laser control | ON (low) | OFF (high) | ) | | | CONT | High | Low | | | | osc | ON | OFF | · | | | Track jump mode | Former | New | | | | Track count mode | Former | New | | <del></del> | Setting the RES pin low sets the LC78681KE to the settings enclosed in boxes in the table. #### 23. Adjustment process sound output function; Pin 27: DEMO By setting this pin high, muting can be set to 0 dB, the disk motor can be set to CLV, and a focus start operation can be performed, even without issuing any commands from the control microprocessor. Also, since the LASER pin becomes active, if the mechanism and servo systems are complete, an EFM signal can be acquired with only this equipment, and an audio signal can be produced without the presence of a microprocessor. 24. Other pins; Pin 1: TEST1, pin 9: TEST2, pin 23: TEST3, pin 28: TEST4, pin 61: TEST5, pin 37: TEST6, pin 32: TEST7 These pins are used for testing the LSI's internal circuits. Since the pins TEST1 to TEST5 have built-in pull-down resistors, they can be left open in normal operation. ### Circuit Block Operating Descriptions #### 1. RAM address control The LC78681KE incorporates an 8-bit $\times$ 2 k-word RAM on chip. This RAM is used as a buffer memory, and has an EFM demodulated data jitter handling capacity of $\pm 4$ frames. The LC78681KE continuously checks the remaining buffer capacity and controls the data write address to fall in the center of the buffer capacity by making fine adjustments to the PCK side of the CLV servo circuit and the frequency divisor. If the $\pm 4$ frame buffer capacity is exceeded, the LC78681KE forcibly sets the write address to the $\pm 0$ position. However, since the errors that occur due to this operation cannot be handled with error flag processing, the IC applies muting to the output for a 128 frame period. | Position | | Division ratio or processing | |------------|-------------|------------------------------| | -4 or less | Force to ±0 | | | -3 | 589 | | | -2 | 589 | Increase ratio | | <b>–1</b> | 589 | | | ±0 | 588 | Standard ratio | | +1 | 587 | | | +2 | 587 | Decrease ratio | | +3 | 587 | | | +4 or more | Force to ±0 | | #### 2. C1 and C2 error correction The EFM demodulated data is written to internal RAM to compensate for jitter, and the LC78681KE performs the following processing with a constant timing based on the crystal oscillator clock. First, the LC78681KE performs C1 error checking and correction in the C1 block, determines the C1 flags, and writes the C1 flag register. Next, the LC78681KE performs C2 error checking and correction in the C2 block, determines the C2 flags, and writes data to internal RAM. | C1 flag | Error correction and flag processing | |------------------|--------------------------------------| | No errors | No correction required · Flag reset | | 1 error | Correction · Flag reset | | 2 errors | Correction · Flag set | | 3 errors or more | Correction not possible - Flag set | | C2 flag | Error correction and flag processing | |------------------|--------------------------------------| | No errors | No correction required · Flag reset | | 1 error | Correction · Flag reset | | 2 errors | Depends on C1*1 | | 3 errors or more | Depends on C1*2 | - Note: 1. If the positions of the errors determined by the C2 check agree with the those specified by the C1 flags, the correction is performed and the flags are cleared. However, if the number of C1 flags is 7 or higher, C2 correction may fail. In this case correction is not performed and the C1 flags are taken as the C2 flags without change. Error correction is not possible if one error position agrees and the other does not. Furthermore, if the number of C1 flags is 5 or under, the C1 check result can be seen as unreliable. Accordingly, the flags will be set in this case. Cases where the number of C1 flags is 6 or more are handled in the same way, and the C1 flags are taken as the C2 flags without change. When there is not even one agreement between the error positions, error correction is, of course, impossible. Here, if the number of C1 flags was 2 or under, data that was seen as correct after C1 correction is now seen as incorrect data. The flags are set in this case. The other C1 flags are taken as the C2 flags without change. - When data is determined to have three or more errors and be uncorrectable, correction is, of course, impossible. Here, if the number of C1 flags was 2 or under, data that was seen as correct after C1 correction is now seen as incorrect data. The flags are set in this case. The other C1 flags are taken as the C2 flags without change. ## Differences between the LC78681E and the LC78681KE/LC78681KE-L ## 1. New functions - CLV phase comparator divisor function (divisors of 2, 4, and 8) - CLV three state output - JP three state output ## 2. New commands • Command input | MSB | LSB | Command | RES = low | Function | |---------|-----------|----------------------------------------------------|-----------|--------------------------------------| | 1 1 1 ( | 0 1 1 1 1 | COMMAND INPUT NOISE EXCLUSION MODE | | Excludes noise from the COCK signal. | | 1 1 1 ( | 0 1 1 1 0 | RESET NOISE EXCLUSION MODE (former product scheme) | 0 | - | ## • CLV servo | MSB | | | | | | | LSB | Command | RES = low | Function | | |-----|---|---|---|---|---|---|-----|--------------------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------|--| | 1 ( | 0 | 1 | 1 | 0 | 0 | 0 | 1 | CLV PHASE COMPARATOR DIVISOR: 1/2 | <u> </u> | | | | 1 ( | 0 | 1 | 1 | 0 | 0 | 1 | 0 | CLV PHASE COMPARATOR DIVISOR: 1/4 | | The former product compared the phase for | | | 1 ( | 0 | 1 | 1 | 0 | 0 | 1 | 1 | CLV PHASE COMPARATOR DIVISOR: 1/8 | | each 7.35 kHz cycle. A new frequency divisor function has been added. | | | 1 ( | 0 | 1 | 1 | 0 | 0 | 0 | 0 | NO CLV PHASE COMPARATOR DIVISOR USED (former product scheme) | 0 | | | | 1 ( | 0 | 1 | 1 | 0 | 1 | 0 | 0 | CLV THREE STATE OUTPUT MODE | | CLV servo can be controlled from a single | | | 1 ( | 0 | 1 | 1 | 0 | 1 | 0 | 1 | RESET THREE STATE OUTPUT MODE (former product scheme) | 0 | pin since a three state output function has<br>been added to the CLV+ pin (and to the<br>CLV- pin as well). | | ## · Track jump | MSB | LSB | Command | RES = low | Function | |-----|-----------------|-----------------------------------------------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 0 1 1 0 | JP THREE STATE OUTPUT RESET THREE STATE OUTPUT MODE (former product scheme) | 0 | The track jump function can be controlled from a single pin since a three state output function has been added to the JP+ pin (and to the JP- pin as well). | | - | 0 0 1 0 1 0 1 0 | 1 TRACK JUMP IN #4<br>1 TRACK JUMP OUT #4 | | TOFF is set low during the track jump "c" period. | | · · | 0 0 0 1 | THLD PERIOD TOFF OUTPUT MODE RESET THLD PERIOD TOFF OUTPUT MODE (former product scheme) | 0 | TOFF is set high during the track jump THLD period. | ## · Internal brake mode | MSB | | LSB | Command | RES = low | Function | |-------|-------|-------|------------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------| | | 0 1 ( | | INTERNAL BRAKE CONTINUOUS MODE<br>RESET CONTINUOUS MODE<br>(former product scheme) | 0 | The LC78681KE remains in continuous brake operation mode even after WRQ goes high. | | 1 1 0 | 0 1 | 1 0 1 | TOFF OUTPUT DISABLED MODE | | T | | 1 1 0 | 0 1 - | 1 0 0 | RESET TOFF OUTPUT DISABLED MODE (former product scheme) | 0 | TOFF goes low during internal brake operation. | ## 3. Changed specification • The "c" periods (braking periods) during track jump operations have all been changed from 24 ms to 60 ms.