### TC8565P/F ### (Floppy Disk Controller) ### 1 INTRODUCTION TC8565P/F is a single chip LSI for Floppy Disk Controller. This LSI has circuits and control functions for interfacing a processor to floppy disk drives. This LSI has a capability of executing 15 different commands. Each of these commands require multiple 8-bit bytes to accomplish the operation which the processor wishes the FDC to perform. ### 2 FEATURES o Si-Gate CMOS Single Chip LSI o Single +5V Power Supply o Low Power Consumption (Max.10mA at 8MHz 5V) o 40 pin Plastic DIP, 44 pin Plastic mini FP o Compatible with 8080 System Data & Control Buses o Single-phase Clock 8MHz (for Standard Floppy Disk) 4MHz (for Mini Floppy Disk) o FM,MFM Recording Formats (Specified by Command) o Multi-sector Data Transfer o Multi-track Data Transfer o Up to Four Floppy Disk Drives o Parallel Seek Operation Up to Four Floppy Disk Drives o Programmable Step Rate Time o Write Pre-compensation Control Signal Outputs o Compatible with IBM Diskette 1 (one-side 128,256,512 byte/sector) o Compatible with IBM Diskette 2 (one-side 256 byte/sector) o Programmable Data Record Lengths (128,256,512,1024,2048,4096 and 8192 byte/sector) o Capability of Read/Write to the Middle of the Sector When the Record Length is Programmed to 128 Bytes o Including CRC Check Function $(X^{0} + X^{0} + X^{0} + X^{0} + X^{0})$ o Programmable Head Load Time and Head Unload Time o Data Scanning Function (Detection of Equal, High or Low) o DMA/Non-DMA (Interrupt ) Data Transfer ## 3 PIN DESCRIPTION 3.1 PIN CONFIGURATION ### TC8565P | PIN | | | PiN | | | |-----|----|------|-----|----|---------| | NO. | 10 | NAME | Ю. | io | NAME | | П | I | RST | 2 1 | I | WCK | | 2 | I | -RD | 22 | 1 | DW | | 3 | I | -WR | 23 | 1 | RDT | | 4 | I | -CS | 24 | 0 | SYNC | | 5 | I | RS | 25 | 0 | WE | | 6 | 10 | D0 | 26 | 0 | MFM | | 7 | 10 | D1 | 27 | 0 | HS | | 8 | 10 | D2 | 28 | 0 | DS1 | | 9 | 10 | D3 | 29 | 0 | DS0 | | 10 | 10 | D4 | 30 | 0 | WDT | | 11 | 10 | D5 | 3 1 | 0 | PS1 | | 12 | 10 | D6 | 32 | 0 | PS0 | | 13 | 10 | D7 | 33 | I | FLT/TKO | | 14 | 0 | DRQ | 34 | I | WP/2S | | 15 | 1 | -DAC | 35 | l | RDY | | 16 | l | TC | 36 | 0 | HL | | 1 7 | 1 | 1 DX | 37 | 0 | FR/STP | | 18 | 0 | INT | 38 | 0 | LC/DR | | 19 | 1 | CLK | 39 | 0 | -RW/SK | | 20 | G | VSS | 40 | ٧ | VDD | ### TC8565F | PIN | | | PIN | | | |-----|----|---------|-----|----|-------| | NO. | 10 | NAME | ж. | 10 | NAME | | 1 | | NC | 23 | | NC | | 2 | 0 | MFM | 24 | 10 | D0 | | 3 | 0 | HS | 25 | 10 | Dl | | 4 | 0 | DS1 | 26 | 10 | D2 | | 5 | 0 | DS0 | 27 | 10 | D3 | | 6 | 0 | WDT | 28 | 10 | D4 | | 7 | 0 | PS1 | 29 | 10 | D5 | | 8 | 0 | PS0 | 30 | 10 | D6 | | 9 | 1 | FLT/TKO | 3 1 | 10 | D7 | | 10 | 1 | WP/2S | 32 | 0 | DRQ | | 1 1 | I | RDY | 33 | 1 | -DAC | | 12 | | NC | 3 4 | I | TC | | 13 | 0 | HL | 35 | ı | IDX | | 14 | 0 | FR/STP | 36 | 0 | INT | | 15 | 0 | LC/DR | 37 | I | CLK | | 16 | 0 | -RW/SK | 38 | G | (VSS) | | 17 | ٧ | (VDD) | 39 | V | (VDD) | | 18 | I | RST | 40 | I | WCK | | 19 | 1 | -RD | 4 1 | Ì | DW | | 20 | l | -WR | 42 | 1 | RDT | | 2 1 | I | -cs | 43 | 0 | SYNC | | 22 | 1 | RS | 44 | 0 | WE | #### 3.2 Description of Pin Function - o RST [Reset] Input "High level" on this pin makes the FDC idle state, and makes outputs on the FDD side except [WDT], [PSO] and [PS1] to "Low level". - o -RD [Read] Input Control signal to transfer data from the FDC to the Data-Bus. - o -WR [Write] Input Control signal to transfer data from the Data-Bus to the FDC. - o -CS [Chip Select] Input "Low level" on this pin selects the FDC, and allows [-RD] and [-WR] to be effective. - o RS [Register Select] Input "High level" on this pin selects Data Register. "Low level" selects Status Register. - o DO-7 [Data Bus] [nput/Output Bidirection 8-bit Data Bus. - o DRQ [DMA Request] Output Request signal for DMA transfer. This pin requires to connect pulled up resistance. - o -DAC [DMA Acknowledge] Input When data are transferred in DMA mode, "Low active" DMA acknowledge signal from DMA controller is applied. - o TC [Terminal Count] Input "High active" signal is applied to indicate the termination of the data transfer. - o 1DX [Index] Input "High active" Index signal from FDD is applied to indicate the beginning of a disk track. - o INT [Interrupt] Output "High active" interrupt request signal. - o CLK [Clock] input FDC's system clock input. 8MHz for Standard Floppy(data transfer rate is 500kbps) 4MHz for Mini Floppy (data transfer rate is 250kbps) o WCK [Write Clock] Input Clock signal to write data. Clock is necessary for all read/write operations. The rising edge of WCK must match with that of CLK. Standard Floppy MFM mode 1 MHz Mini Floppy FM mode 500KHz 500KHz py Min me FM mode 250KHz o DW [Data Window] Input Data Window signal is for separating the read data into "data bits" and "clock bits". This signal is usually generated by a PLL circuit. o RDT [Read Data] Input This signal indicates read data from a FDD. This signal contains clock bits and data bits. o SYNC [VFO Sync] Output This signal indicates to the PLL that data are read out. o WE [Write Enable] Output This signal indicates the write timing of the write data. o MFM [MFM data] Output "High level" of this pin indicates MFM mode, "Low level" FM mode. o HS [Head Select] Output "Low level" of this pin indicates Head O, and "High level" Head 1. o DS1,DS0 [Drive Select 1,0] Output ${\tt DS1}$ and ${\tt DS0}$ are multiplexed drive select signal. FDC selects one of four connected disk drives. o WDT [Write Data] Output This signal is for FDD's Write Data including clock bits and data bits. o PS1,0 [Preshift] Output These signal indicate the write precompensation information to the FDD in MFM mode. | PS0 | PS1 | MEANING | |------|------|---------| | Low | Low | Normal | | Low | High | Late | | High | Low | Early | o FLT/TKO [Fault/Track 0] Input Sense input. In read/write mode, sensing the FDD fault condition. In Seek mode, sensing the Track 0 condition. o WP/2S [Write Protect/Two Side] Input Sense input. In read/write mode, sensing the FDD Write Protect status. In Seek mode, sensing the Two Side condition. - o RDY [Ready] Input This pin senses the FDD ready status signal. - o HL [Head Load] Output This is the control signal of the Head Load of the FDD. - o FR/STP [Fault Reset/Step] Output This signal resets fault status in the FDD in read/write mode. Provides the step pulses to move head to the another cylinder in Seek mode. - o LC/DR [Low Current/Direction] Output In the read/write mode, this signal indicates that read/write head is inner the forty-third track. In Seek mode, shows direction that the head will step. - o -RW/SK [Read:Write/Seek] Output "Low" shows that read/write mode is selected, and "High" shows that Seek mode is selected. - o VDD [DC Power] Power supply terminal. - o VSS [Ground] LSI's ground terminal. ## 4 FDC APPLICATION SYSTEM ## 4.1 TC8565P/F BLOCK DIAGRAM ### 4.2 SYSTEM CONFIGURATION ### 4.3 OPERATION SUMMARY #### 4.3.1 FDC's REGISTER and CPU INTERFACE FDC has two 8-bit registers accessible by the main system processor. One is a Main Status Register, and the other is a Data Register. The Main Status Register indicates the status information of the FDC and is always accessible. The Data Register is used for data transfer between the FDC and the main processor. Command bytes are written into the Data Register in order to program the FDC, and also Status bytes are read out of the Data Register in order to obtain the result after execution of the commands. Main Status Register may be read and is used to facilitate the data transfer between the processor and the FDC. The relationship between Main Status Register and [-RD], [-WR] and [RS] signals is shown below. | [-CS] | [RS] | [-RD] | [-WR] | i | FUNCTION | |-------|------|-------|-------|----|---------------------------| | Н | . X | 1 X | X | | Non Select | | L | L | L | L | 1 | Illegal | | L | L | L [ | Н | Ī. | Read Main Status Register | | L | L | j H ! | L | | Illegal | | L | H | L | H | i | Illegal | | 1. | Н | . L | Н | | Read from Data Register | | I. | Н | Н | J. | | Write into Data Register | Each bit in the Main Status Register are defined as TABLE 1. The RQM and DIO bits in the Main Status Register indicate whether Data Register is ready or not and in which direction data will be transferred on Data Bus. FIG.1 Main Status Register Timing A: (DIO="Low" and RQM="High") The processor may write the data in Data Register. B: (RQM="Low") Data Register is not ready. C: (DIO="High" and RQM="High") In data register, data byte which will be read out by processor is already prepared. ## TABLE 1 Main Status Register | BIT | SYMBOL | NAME | MEANING | |-----|----------|----------|--------------------------------------------------| | D7 | RQM | REQUEST | Indicates that Data Register is ready to send | | | | for | the data to or to receive the data from the | | | | MASTER | processor. | | D6 | DIO | DATA | Indicates the direction of data transfer between | | | ] | INPUT/ | Data Register and the processor. | | i | | OUTPUT | When DIO is a "High", transfer is from Data | | | | ! | Register to the processor. When DIO is a "Low", | | | İ | L | transfer from the processor to Data Register. | | D5 | NDM | Non-DMA | Indicates that the FDC is Non-DMA mode. It is | | | | mode | set only during Execution-Phase in Non-DMA mode. | | D4 | CB | FDC | Indicates that FDC is in Execution-Phase of a | | | | BUSY | read/write command, in Command-Phase, or in | | | | <u> </u> | Result-Phase . | | D3 | D3B | FDD 3 | FDD number 3 is in the Seek mode. | | | <u> </u> | BUSY | | | D2 | D2B | FDD 2 | FDD number 2 is in the Seek mode. | | L | | BUSY | | | D1 | D1B | FDD 1 | FDD number 1 is in the Seek mode. | | L | | BUsy | | | DO | DOB | FDD 0 | FDD number 0 is in the Seek mode. | | L | | BUSY | | FDC supports fifteen different commands. Each of commands is initiated by a multi-byte transfer from the processor, and the result after executing of the command is a multi-byte transfer to the processor. Because the multi-byte information is interchanged between the FDC and the Processor, it is regarded that each command consists of following three phases. Commands-Phase : The FDC receives the necessary information to perform a particular operation from the processor. The FDC performs the specified operation. Execution-Phase : Result-Phase : After the operation Result Status information or other information is sent to the processor. In the Command-Phase or the Result-Phase, the processor must read out the Main Status Register before each byte of information is written into or read out from the Data Register. When each byte of the command and the parameter is written into the FDC, bit D7 and D6 in the Main Status Register must be in high level and low level ,respectively. Because most of the Commands need multiple bytes, the Main Status Register must be read out before each byte is transferred to the FDC. In the Result-phase, the bit D7 and D6 in Main Status Register must be both in high levels before each byte is read out from the Data Register. The reading out of the Main Status Register before each byte transfer to the FDC is necessary only in the Command-Phase and the Result-Phase, but it is not always necessary in the Execution-Phase. When the FDC is in Non-DMA mode, the receipt of each data byte (if the FDD is now reading out data from the FDD) is indicated by the Interrupt signal on the eighteenth pin. The generation of the Read signal ([-RD]=0) will not only output the data on the data bus but also reset the INT signal. If the processor can not deal with interrupts fast enough (within 13us for MFM mode.), then it examines the Main Status Register, and then bit 7 (RQM) functions just like the Interrupt signal. Similarly in the Write command, Write signal resets the Interrupt signal. If the FDC is in the DMA mode, then the Interrupt signal is not generated during the Execution-Phase. When the each data byte is available, the FDC generates DRQ(DMA request) signal. Then the DMA controller generates both DMA Acknowledge signal and Read signal ([-DAC]=0 and [-RD]=0). In a Read command, when the DMA acknowledge signal becomes low level, the FDC automatically resets the DRQ. In a Write command, [-WR] is substituted for [-RD]. If the Execution-Phase is terminated (Terminal Count has been inputted), the Interrupt request is generated. This means the beginning of the Result-Phase. When the first data byte is read during the Result-Phase, Interrupt signal is automatically reset. During the Result-Phase, all data bytes shown in the COMMAND TABLE must be read. For example, the READ DATA COMMAND has seven data bytes in the Result-Phase. All seven data bytes must be read out in order to complete the READ DATA COMMAND. This FDC will not accept the next command until all these seven data bytes are read out. In the same way, all the data bytes of the other commands must be read out during the Result-Phase. The FDC has five Status Registers. The Main Status Register mentioned above can always be read out by the processor. The Other four Result Status Register (STO,ST1,ST2,ST3) is available only in the Result-Phase, and read out only after the termination of the command. The specified command determines how many the Result Status Registers will be read. The COMMAND TABLE shows the data bytes that are sent to the FDC in the Command-Phase and read out from the FDC in the Result-Phase. That is, the command code must be sent first, and the other bytes must be sent in order. So the Command-Phase and the Result-Phase can not be shorten. When the last data byte in the Command-Phase is sent to the FDC, the Execution-Phase automatically starts. Similarly, when the last byte in the Result-Phase is read out, the command is automatically terminated, and then the FDC is ready for a new command. ### 4.3.2 Polling Feature of the FDC After the SPECIFY COMMAND has been sent to the FDC, the drive select signals, the DS1 and DS0, are automatically in the polling mode. Between the commands (and between the step pulses in the Seek mode), the FDC checks the four FDDs looking for a change of the ready signals from drive units. If the Ready signal is changed, then the FDC generates the Interrupt signal. After the processor has issued the SENSE INTERRUPT STATUS COMMAND, the Result Status Register 0 (ST0) is read out, and the Not Ready bit (NR) in STO shows the present status. Because of the polling of Ready signal between the Commands, the processor can notice which drives are on line or which drives are off line. ### 4.3.3 Track Format (IBM Format) (\*1) Programmable ### Missing Clocks in Address Marks | | F | М | MFM | | | | | | |------|------|-------|------|-------|--|--|--|--| | AM - | Data | Clock | Data | Clock | | | | | | IAM | FC | D 7 | C 2 | 1 4 | | | | | | IDAM | FE | C 7 | A 1 | 0 A | | | | | | DAM | FB | C 7 | A 1 | 0 A | | | | | | DDAM | F 8 | C 7 | A 1 | 0 A | | | | | #### 4.3.4 MFM rules The data bit is written where the each bit will correspond to the center of the bit sell with "1". The clock bit is written at the head of the bit cell with "0" whose previous bit cell has "0". FIG. 2 MFM Rules | Bit Cell | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | |----------|---|---|---|---|---|---|-----|---|---|---|-----|---|--| | | D | D | ( | : | D | ( | . ( | 0 | D | C | . ( | C | | | MFM | | | | | | | | | | | | | | D : Data Bit C : Clock Bit ## 5 COMMAND 5.1 COMMAND TABLE (x:Don't care) READ DATA COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|-----|----|-----|----|----|----|----|-----|-----|-------------------------------------| | | 1 | MT | MFM | SK | 0 | 0 | 1 | 1 | 0 | Command code | | | | х | х | х | х | Х | HS | DS1 | DSO | | | | Ì | L | | | С | | | | | * ID information of | | | İ | L | | | Н | | | | i | <ul><li>* starting sector</li></ul> | | С | W | L | | | R | | | | | <pre>* of command</pre> | | | į | | | | N | | | | | <pre>* execution</pre> | | | ĺ | Ĺ | | | EO | Т | | | | | | i | İ | | | | GP | L | | | | | | Ĺ | i | | | | DT | 'L | | | | | | E | | L | | | | | | | | Data transfer | | | i | | | | ST | 0 | | | | | | | 1 | | | | ST | '1 | | | | | | | İ | | | | ST | 2 | | | | | | R | R | | | | C | : | | | | * ID information | | | 1 | | | | H | | | | | <ul><li>of end sector</li></ul> | | | ŀ | | | | R | : | | | | <pre>* of command</pre> | | | 1 | | | | N | | | | | * execution | ### WRITE DATA COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|-----|----------|-----|----|----|-----------|----|-----|-----|--------------------------------| | | İ | MT | MFM | 0 | 0 | 0 | 1 | 0 | 1 | Command code | | Ì | ĺ | X | x | х | х | х | HS | DS1 | DS0 | | | i | ĺ | L | | | С | | | | | * ID information of | | Ì | ĺ | L | | | Н | | | | | <pre>* starting sector</pre> | | С | W | L | | | Ŕ | | | | | <ul><li>* of command</li></ul> | | ĺ | 1 | L | | | N | | | | | * execution | | Ì | ĺ | L | | | EC | T | | | | | | Ì | | | | | GP | L | | | | | | | | | | | DT | L L | | | | | | E | | L | | | | | | | 1 | Data transfer | | i | [ | <u> </u> | | | ST | ,0 | | | | | | i | i | | | | ST | <u>'1</u> | | | | | | l | 1 | | | | ST | 2 | | | | | | j R | R | | | | С | | | | | * ID information | | I | ! | L | | | H | | | | | <pre>* of end sector</pre> | | 1 | 1 | | | | R | | | | | <ul><li>of command</li></ul> | | L | 1 | | | | N | | | | i | * execution | ### WRITE DELETED DATA COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|----------|----|-----|----|----|------------|----|-----|-----|-------------------------------------| | | | MT | MFM | 0 | 0 | 1 | 0 | 0 | 1 | Command code | | į | İ | x | х | X | x | x | HS | DS1 | DS0 | | | İ | İ | | | | С | | | | | * ID information of | | İ | Ì | Ī | | | H | | | | | <ul><li>* starting sector</li></ul> | | i c | W | | | | R | | | | | * of command | | i | İ | | | | N | | | | | <pre>* execution</pre> | | į | ĺ | | | | EO | T | | | | | | İ | ĺ | | | | GP | L | | | | | | i | İ | | | | DT | 'L | | | | | | E | 1 | i | | | | | | | | Data transfer | | Ī | 1 | Ī | | | ST | <b>'</b> 0 | | | | | | İ | į | | | | ST | <b>'</b> 1 | | | | | | İ | ĺ | Ĺ | | | ST | '2 | | | | | | R | R | Ĺ | | | C | : | | | | * ID information | | İ | İ | | | | Н | | | | | <ul><li>* of end sector</li></ul> | | İ | İ | | | | R | | | | | <ul><li>of command</li></ul> | | Ĺ | <u> </u> | | | | N | I | | | | * execution | ## READ DELETED DATA COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|-----|----------|-----|----|----|-----------|--------------|-----|-----|-------------------------------------| | | | MT | MFM | SK | 0 | 1 | 1 | 0 | 0 | Command code | | Ì | 1 | x | х | х | х | х | HS | DS1 | DS0 | | | ĺ | ĺ | L | | | С | | | | | * ID information of | | İ | ĺ | | | | Н | | | | | <ul><li>* starting sector</li></ul> | | C | W | | | | R | | | | | <ul><li>of command</li></ul> | | | 1 | | | | N | | | | | <ul><li>execution</li></ul> | | ı | 1 | Ĺ | | | EO | T | | | | | | İ | İ | | | | GP | L | | | | | | L | L | Ī | | | DT | 'L | | | | | | E | L | L | | | | | | | | Data transfer | | | 1 | | | | ST | 0' | | | | | | 1 | 1 | | | | ST | <u>'1</u> | | | | | | 1 | 1 | L | | | ST | 2 | | | | | | R | R | L | | | C | : | | | | * ID information | | ĺ | i | L | | | H | | | | | <pre>* of end sector</pre> | | İ | į | L | | | R | 1 | * of command | | | | | | | <u> </u> | | | N | | | | | * execution | ### READ DIAGNOSTIC COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Remarks | |----------|-----|----------|-----|----|----|----|----|-----|-----|---------------------| | | 1 | 0 | MFM | 0 | 0 | 0 | 0 | 1 | 0 | Command code | | ļ | 1 | х | х | х | х | Х | HS | DS1 | DS0 | | | İ | 1 | <u> </u> | | | С | | | | | * ID information of | | ļ. | 1 | L | | | Н | | | | | * starting sector | | С | W | L | | | R | | | | | * of command | | ŀ | - | | | | N | | | | | * execution | | [ | i | | | | EO | T | | | | i | | İ | i | | | | GP | L | | | | İ | | <u> </u> | 1 | | | | DT | L | | | | | | E | i | Ľ | | | | | | | | Data transfer | | İ | ] | | | | ST | 0 | | | | | | ŀ | į | | | | ST | 1 | | | | | | ì | 1 | | | | ST | 2 | | | | į | | R | R | <u></u> | | | C | | | | | * ID information | | t | Ì | | | | Н | | | | | * of end sector | | 1 | ì | | | | R | | | | | * of command | | <u> </u> | | | | | N | | | | | * execution | ### READ ID COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Remarks | |-------|-----|-----|-----|----|----|----|----|-----|-----|---------------------| | С | W | _ 0 | MFM | 0 | 0 | 1 | 0 | 1 | 0 | Command code | | | | X | х | х | Х | х | HS | DS1 | DSO | | | E | | l | | | | | | | | Data transfer | | | | | | | ST | 0 | | | | | | | | | | | SI | 1 | | | | | | | | | | | ST | 2 | | | | | | R | R | Ĺ | | | С | | | | | * The first correct | | | | | | | H | | | | | * ID information | | | | | | | R | | | | | * read out during | | | İ | | | | N | [ | | - | | * Execution-Phase | ### FORMAT COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|-----|----|-----|----|----|----------|----|-----|-----|-----------------| | | 1 | 0 | MFM | 0 | 0 | 1 | 1 | 0 | _1 | Command code | | İ | İ | x | х | х | X | х | HS | DS1 | DSO | J | | С | W | | | | N | Ī | | | | <b>j</b> | | | l | | | | SC | ; | | | | j | | ĺ | İ | | | | GF | L | | | | j l | | Į | Ì | | | | E | ) | | | | <u> </u> | | E | | | | | | | | | | Data transfer | | | į | Ĺ | | | ST | '0 | | | | ] | | | į | | | | ST | `1 | | | | ا | | | 1 | L | | | ST | `2 | | | | j | | R | R | | | | ( | ; | | | | * No meaning in | | ĺ | İ | Ĺ | | | H | [ | | | | * this case | | İ | İ | L | | | F | <u> </u> | | | | <b>*</b> | | İ | ĺ | | | | N | 1 | | | | * | ## SCAN EQUAL COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|----------|----|-----|----|----|----------|----|-----|----------|--------------------------------------| | | | MT | MFM | SK | 1 | 0 | 0 | 0 | 1 | Command code | | | İ | х | х | X | х | х | HS | DS1 | DS0 | | | | i | | | | C | : | | | | * ID information of | | ĺ | Ì | | | | Н | | | | J | <ul><li>* starting sector</li></ul> | | C | W | | | | R | | | | <u> </u> | <ul><li>of command</li></ul> | | ĺ | i | | | | N | | | | | <pre>* execution</pre> | | į | i | Ē | | | EC | T | | | | | | ĺ | Ì | Ξ. | | | GF | L | | | | | | | Ì | | | | SI | 'P | | | | | | E | | | | | | | | | | Data transfer | | - | | | | | ST | 0 | | | | | | 1 | | L | | | ST | `1 | | | | | | ĺ | | L | | | ST | '2 | | | | | | R | R | | | | C | ) | | | | * ID information | | Ì | Ì | | | | F | <u> </u> | | | | <ul><li>* of last compared</li></ul> | | 1 | 1 | L | | | F | } | | | | * sector | | | <u> </u> | | | | | 1 | | | | * | ### SCAN LOW or EQUAL COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|-----|----------|-----|----|----|----------|----|-----|-----|-------------------------------------| | | | MT | MFM | SK | 1 | 1 | 0 | 0 | 1 | Command code | | | | X | X | х | Х | х | HS | DS1 | DSO | | | | | | | | C | ; | | | | * ID information of | | 1 | | | | | Н | ĺ | | | | <ul><li>* starting sector</li></ul> | | ( C | W | | | | R | <b>t</b> | | | | <ul><li>* of command</li></ul> | | | | | | | N | 1 | | | | <pre>* execution</pre> | | 1 | | | | | EC | T | | | | | | | | L | | | GF | ,r | | | | | | | | | | | ST | 'P | | | | | | E | | L | | | | | | | | Data transfer | | | | | | | ST | 0 | | | | | | | ĺ | L | | | S1 | 1 | | | | | | | | L | | | ST | `2 | | | | | | R | R | L | | | C | ; | | | | * ID information | | | | <u> </u> | | | Н | <u> </u> | | | | * of last | | | | | | | R | 2 | | | | <ul><li>* compared sector</li></ul> | | | | | | | N | 1 | | | | * | ## SCAN HIGH or EQUAL COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|-----|----|-----|----|----|----|----|-----|-----|------------------------------| | - | | MT | MFM | SK | 1 | 1 | 1 | 0 | 1 | Command code | | 1 | | _x | х | х | x | Х | HS | DSI | DS0 | | | | | | | | C | | | | | * ID information of | | | | | | | H | | | | | <pre>* starting sector</pre> | | C | W | Ī | | | R | : | | | | * of command | | | | | | | N | | | | | * execution | | İ | | | | | ΕO | T | | | | | | İ | | Ī. | | | GP | L | | | | | | Ĺ | | L | | | ST | Р | | | | | | E | | L | | | | | | | | Data transfer | | | | L | | | ST | 0 | | | | | | | | | | | ST | 1 | | | | | | | | | | | ST | 2 | | | | | | R | R | L | | | С | | | | | * ID information | | İ | | L | | | Н | | | | | * of last | | Ì | | | | | R | | | | | * compared sector | | | | | | | N | | | | | * | ### SERK COMMAND | Ī | Phase | R/W | D | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Remarks | |---|-------|-----|---|----|----|----|----|----|-----|-----|--------------| | Γ | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | Command code | | İ | C | W | X | x | X | х | X | х | DS1 | DS0 | | | ĺ | | | | | | NC | N | | | | | | ī | E | | 1 | | | | | | | | Seek | ### RECALIBRATE COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Remarks | |-------|-----|-----|----|----|----|----|----|-----|-----|--------------| | C | W | _0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Command code | | i | l | _x_ | Х | X | x | х | Х | DS1 | DSO | | | E | | L | | | | | | | | Recalibrate | ### SENSE INTERRUPT STATUS COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|-----|-----|----|----|----|----|----|----|----|--------------| | C | W | _ 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Command code | | R | R | Ĺ | | | ST | 0' | | | | | | Ĺ | | Ī | | | PC | N | | | | | ### SPECIFY COMMAND | ī | Phase | R | /W | D7 | D6 | D5 | D4 | DЗ | D2 | D1 | DO | Remarks | |---|-------|---|----|----|----|----|-----|----|----|----|----|--------------| | Ī | | ī | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Command code | | i | C | Ĺ | W | | SR | T | 1 | | HU | T | | J | | i | | i | ī | | | | HLT | | | | ND | <u></u> | ### SENSE DEVICE STATUS COMMAND | Ī | Phase | ī | R/W | Ī | D7 | D6 | <b>D</b> 5 | D4 | DЗ | D2 | D1_ | DO | Remarks | |---|-------|---|-----|---|----|----|------------|----|----|----|-----|-----|--------------| | ī | С | Ī | W | L | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Command code | | i | | İ | | Ī | x | х | х | х | х | HS | DS1 | DS0 | | | Ĩ | R | Ī | R | ī | | | | ST | '3 | | | | | ### INVALID COMMAND | Phase | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Remarks | |-------|-----|----|----|-----|------|-----|----|----|----|----------| | C | W | | | Inv | alid | cod | es | | | <u> </u> | | R | R | ì | | | ST | 0 | | | | ST0=80H | TABLE 2 Symbols in the COMMAND TABLE | SYMBOL | NAME | DESCRIPTION | |--------|----------|------------------------------------------------------------------| | C | Cylinder | Indicates the cylinder number. | | L | Number | | | D | Data | Indicates the data pattern which is going to | | i<br>i | L | be written into data field. | | D7-D0 | Data Bus | 8 bit data bus , D7 is MSB and D0 is LSB. | | DS1,0 | Drive | Indicates the drive number(0,1,2,3). | | L | Select | | | DTL | DATA | IF N=00, indicates the data length per | | | Length | sector which is going to be processed. | | EOT | End of | Indicates the last Sector of a cylinder. | | | Track | | | GPL | Gap | Indicates the length of Gap 3 (see 4-3-3 | | | Length | Track Format ). | | Н | Head | Indicates the logical head address. | | | Address | | | НS | Head | Indicates the physical head address. | | | Select | | | HLT | Head | Indicates the head load time of FDD defined | | | Load | by Specify Command. | | | Time | | | HUT | Head | Indicates the head unload time after a read | | | Unload | or write operation has completed which is | | | Time | defined by Specify Command . | | MFM | MFM | If "Low" , FM mode is selected. If "High", | | | mode | MFM mode is selected. | | MT | Multi | If "High" , multi track operation is to be | | | Track | performed. | | N I | Number | $\mid$ N is the code which indicates the number $\mid$ of $\mid$ | | | | data bytes written in a sector. | | NCN | New | Indicates the new cylinder number to be | | | Cylinder | reached as a result of the seek operation. | | | Number | | | ND | Non-DMA | Indicates the Non-DMA mode. Defined by the | | | | Specify Command. | | PCN [ | Present | Indicates the cylinder number when the Sense | | | Cylinder | Interrupt Status Command has completed. | | | Number | | | R | Record | Indicates the sector number. | | R/W | Read/ | Indicates whether Read or Write. | | | Write | | | SC | Sector | Indicates the number of sector per cylinder. | | SK ! | Skip | Indicates the skip of the sector which has | | CD.T. | | DDAM or DAM. | | SRT | Step | Indicates the step rate of FDD which is | | ļ | Rate | defined by Specify Command. | | | Time | | | SYMBOL | NAME | DESCRIPTION | |--------|------|----------------------------------------------| | STP | Step | During the Scan operation, if STP is "1", | | i | i ` | then data in contiguous sector is compared | | i | i | byte by byte with data sent from the | | i | i | processor ,and if STP is "2" ,then alternate | | i | ì | sectors are read and compared. | #### 5.2 Command Description During the Command-Phase, the CPU must examine the Main Status Register before the writing of the each data byte into the Data Register. The DIO and RQM in the Main Status Register must be in a low level and a high level, respectively, before each byte is written into the FDC. #### 5.2.1 READ DATA COMMAND The FDC needs nine data bytes in order to execute the READ DATA COMMAND. After the READ DATA COMMAND has been issued, the FDC loads the head (if it is in unload state), and waits the specified head load time. After the head load time has passed, the FDC begins to search ID Address Marks and read ID fields. If ID information stored in the ID Register agrees with ID information in ID field read from the diskette, then the FDC outputs data from the data field byte-by-byte to the main system via the data bus. After the read operation of the current sector has been completed, the Sector Number (R) is incremented by one , the FDC reads the data from the next sector , and outputs the data on the data bus. This continuous read function is called a "Multi-Sector Read Operation". The READ DATA COMMAND may be terminated by receiving a Terminal Count (TC) signal. If the FDC receives a TC signal, the FDC stops outputting data to processor, but continues to read data from the current sector, and checks the CRC(Cyclic Redundancy Code) bytes, and then terminates the READ DATA COMMAND at the end of the sector. The amount of data which can be handled with a single command to the FDC depends on MT(Multi-Track), MFM(MFM/FM), and N(Number of bytes/sector). The Transfer Capacity is shown in TABLE 3 below. | | 1 | | Maximum Transi | fer Capacity | J | | |----|-----|-----|----------------|--------------|--------|--------------| | MT | MFM | N I | Bytes/Sector | Number of | Final | Sector | | | l | | | Sector | L | | | 0 | 0 | 001 | 128 | 26 | SIDE 0 | SECTOR 26 or | | | 1 | 01[ | 256 | | SIDE 1 | SECTOR 26 | | 1 | 0 | 00] | 128 | 52 | SIDE 1 | SECTOR 26 | | | 1 | 01 | 256 | | | | | 0 | 0 | 01 | 256 | 16 | SIDE 0 | SECTOR 15 or | | | 1 | 02 | 512 | | SIDE 1 | SECTOR 15 | | 1 | 0 | 01 | 256 | 30 | SIDE 0 | SECTOR 15 | | | 1 | 02] | 512 | | 1 | | | 1 | 0 | 02 | 512 | 8 | SIDE 0 | SECTOR 8 or | | | 1 | 03 | 1024 | | SIDE 1 | SECTOR 8 | | 1 | 0 | 02 | 512 | 16 | SIDE 1 | SECTOR 8 | | | 1 | 031 | 1024 | | 1 | | TABLE 3 Transfer Capacity This FDC can read out the data from both sides of the diskette by the Multi-Track function. Data transfer will be performed from the Sector 1 of Side 0 to the last Sector of Side.1 for a particular cylinder at a time. But this function is effective to only one cylinder of the diskette. After the reading out of the last sector, the FDC must receive the Terminal Count. If the FDC does not receive the Terminal Count signal, then the FDC sets the EN(end of cylinder) flag of ST1 to a high level and terminates the READ DATA COMMAND (bits 7 and 6 of ST0 is also set to a low level and a high level respectively: abnormal termination). When N=0, DTL defines the data length which the FDC must treat as a sector. IF DTL is smaller than the actual data length in a sector, the data beyond DTL in the sector is not sent to the data bus, but the FDC reads the whole sector internally, and then checks CRC bytes. When N $\neq$ 0 DTL has no meaning. When the READ DATA COMMAND has been completed, the head is not unloaded until the Head Unload Time(specified in the Specify Command) has passed. When the processor issues the next command (a read/write command) before head is unloaded, the head load time of the command is saved. If the FDC can not find out the right sector until the FDC detects the Index Hole twice, and the FDC sets the ND(No Data) flag in ST1 to a high level, and the READ DATA COMMAND will be abnormal terminated (bit 7 and bit 6 in ST0 set to a low level and a high level respectively). After the reading of the ID field and the data field of the each sector, the FDC checks the CRC bytes. If a read error (incorrect CRC bytes in the ID field) is detected, the FDC sets the DE(Data Error) flag of ST1 to a high level, and if data error in the data field is detected, the DD(Data Error in Data Field) flag in ST2 is set to a high level, and then the READ DATA COMMAND is abnormal terminated. IF the FDC read a Deleted Data Address Mark in the diskette, and SK bit (D5 bit in the Command code) is not set, then the FDC sets CM (Control Mark) flag to a high level after reading out all the data in the sector, and terminates the READ DATA COMMAND. When SK=1, the FDC skips the Sector that has DDAM, and reads out the next sector. During the data transfer between the FDC and the processor, the FDC must receive the service from the processor within 25us in FM mode, and 13 us in MFM mode. If the FDC does not receive this service, the FDC sets OR (Over Run) flag to a high level, and terminates the READ DATA COMMAND (abnormal termination). If a read (or write) operation is terminated by inputting the Terminal Count signal, the information of Result-Phase is defined by MT bit and EOT byte. TABLE 4 shows the value for C,H,R and N when the command is normally terminated. TABLE 4 ID Information at Normal Termination | МТ | EOT | Final Transferred Sector | ID Info | ormation | in Resul | lt Phase | |----------|---------------|--------------------------|----------|----------|----------|------------| | | l 1 | | C | H H | R | N | | | 1A | Sector 1 to 25 at Side 0 | | 1 | i | | | | OF | Sector 1 to 14 at Side 0 | l NC | NC | R+1 | NC | | | 08 | Sector 1 to 7 at Side 0 | l | 1 | | | | | 1A | Sector 26 at Side 0 | i | ļ | İ | | | | OF | Sector 15 at Side 0 | C+1 | NC | ] R≈01 | NC | | 0 | 08 | Sector 8 at Side 0 | İ | | | L | | | 1A | Sector 1 to 25 at Side 1 | | | | | | | OF | Sector 1 to 14 at Side 1 | NC | NC | R+1 | NC | | ! | 08 | Sector 1 to 7 at Side 1 | l | | L | | | | 1A | Sector 26 at Side 1 | | | | ! | | | OF | Sector 15 at Side 1 | C-1 | NC | R=01 | NC | | | 08 | Sector 8 at Side 1 | 1 | | <u> </u> | | | ĺ | 1A | Sector 1 to 25 at Side 0 | 1 | İ | [ | 1 | | İ | 0F | Sector 1 to 14 at Side 0 | NC | NC NC | R+1 | NC | | ! | _08_ <u> </u> | Sector 1 to 7 at Side 0 | <u> </u> | | | | | | 1A | Sector 26 at Side 0 | | | [ | | | | 0F | Sector 15 at Side 0 | l NC | LSB | R=01 | NC | | 1 | 08 | Sector 8 at Side 0 | l | ! | | | | ] | 1A | Sector 1 to 25 at Side 1 | | ļ | | | | 1 | OF 1 | Sector 1 to 14 at Side 1 | l NC | l NC | R ± 1 | NC | | 1 | 08 | Sector 1 to 7 at Side 1 | L | L | l | | | 1 | 1A | Sector 26 at Side 1 | ! | l | | <b>i</b> i | | 1 | OF | Sector 15 at Side 1 | C + 1 | LSB | R=01 | NC | | <u> </u> | 08 ] | Sector 8 at Side 1 | L | L | İ | L | Notes: NC(No Change): The same value as the one at the beginning of command execution. LSB(Least Significant Bit): The least significant bit of H is complemented. #### 5.2.2 WRITE DATA COMMAND The FDC needs nine data bytes in order to execute the WRITE DATA COMMAND. If the WRITE DATA COMMAND has been issued, the FDC loads the head (if the head is in the unload state). After the specified head load waiting time(defined in the SPECIFY COMMAND) has passed, the FDC begins to read the ID field. If the sector number stored in ID Register (IDR) matched with the sector number read from the diskette, then the FDC takes data from the processor byte-by-byte via the data bus, and outputs to the FDD. After the writing the data into the current sector, the FDC increments the sector number stored in R by one, and then the FDC writes the next data field. The FDC continues this Multi-Sector write operation until the Terminal Count signal is issued. Even if the FDC has received the Terminal Count signal, the FDC continues writing for the sector, and the data field will be completed. If the FDC receives the Terminal Count signal while the FDC is writing data in data field, then the remained data field will be filled with 00. The FDC reads out the each sector of ID field, and checks the CRC bytes. If the FDC finds out the Read Error in ID field (incorrect CRC bytes), the FDC sets DE (Data Error) of ST1 to a high level, and terminates the WRITE DATA COMMAND(Abnormal termination). The rules of the WRITE COMMANDs are much similar to the rules of the READ DATA COMMAND. The following items are same; see the previous section (5.2.1). Transfer Capacity EN flag Head unload time ID information at the normal termination Meaning of DTL when N=0 and when N≠ 0 During the execution of the WRITE DATA COMMAND, the data transfer between the processor and the FDC must be performed within 31us in FM mode, and 15us in MFM mode. If it is not performed, the FDC sets OR flag of ST1 to a high level, and terminates the command (Abnormal Termination). #### 5.2.3 WRITE DELETED DATA COMMAND This command is the same command as the WRITE DATA COMMAND except that the FDC writes the DDAM (Deleted Data Address Mark) at the beginning of the Data Field instead of the normal DAM (Data Address Mark). #### 5.2.4 READ DELETED DATA COMMAND This command is the same as the READ DATA COMMAND except that the FDC reads the sectors with DDAM instead of those with DAM at the beginning of a Data Field. If the FDC detects DAM and SK=0 ,then the FDC will read the whole sector and set CM flag in ST2 to a high level and terminate the command (Normal Termination). If the FDC finds out DAM and SK=1 then the FDC will skip the sector with DAM and read the next sector. #### 5.2.5 READ DIAGNOSTIC COMMAND This command is the same as the READ DATA COMMAND except that the FDC reads all the data continuously from each sector of a track. Just after the FDC receives the Index signal, the FDC begins to read out all the data field on the track as a continuous block. Even if the FDC finds out the CRC error in ID or data field, the FDC continues to read data from the track. The FDC compares the ID information read out from each sector with the value stored in IDR, and if there is no comparison, the FDC sets ND flag to a high level. This command has neither the Multi-Track function nor the skip function. This command will be terminated when EOT number of sectors have been read out. When ID Address Mark on the diskette is not found out until the FDC finds out the Index Hall twice, MA (Missing Address Mark) in ST1 is set to a high level, and the command is terminated(Abnormal Termination). #### 5.2.6 READ ID COMMAND This command is used to inform the processor of the current head point. The FDC stores the first ID information to be read out. If the right ID Address Mark is not found on the diskette until the FDC finds out the Index Hall twice, the FDC sets MA flag in ST1 to a high level, and if there is no ID field without CRC error, ND flag in ST1 is set to a high level, and the command is terminated(Abnormal Termination). #### 5.2.7 FORMAT COMMAND The Format Command allows an entire track to be formatted. After the Index Hall is detected, the FDC writes data on the Diskette. Gaps, Address Marks, ID fields and Data fields in IBM System34 (double density) or IBM System3740 (single density) Format are recorded. The particular format is controlled by the values programmed in N,SC,GPL and D during the Command-Phase. The data byte stored in D is written into the data field. The data bytes of ID field in each sector is provided by the processor. That is, the FDC requests four data bytes per sector for C, H, R and N. This function allows the diskette to be formatted with nonsequential sector numbers. After the each sector is formatted, the processor must send the new values of C.H.R and N to the FDC for the next sector on the track. After a sector is formatted, the contents of the R-register is incremented by one. Thus, when the R register is read out during the Result-Phase, it contains a value of R+1. This incrementing and formatting continues for the track until the FDC detects the Index Hall for the second time. When the FDC finds the Index Hall twice, the command is terminated. When the FDC received the Fault signal from the FDD at the end of the write operation, the FDC sets the EC flag in STO to a high level, and sets bit 7 and bit 6 in STO to a low level and a high level respectively, and terminates the command. If the Ready signal changes to a low level at the beginning of the command execution, then the command is terminated. TABLE 5 shows the relationship of N. SC and GPL for various Sector sizes. | FORMAT | SECTOR SIZE | N | SC | GPL | REMARKS | |--------|-------------|------|------|------|-----------------| | | byte/sector | (16) | (16) | (16) | | | FM | 128 | 00 | 1A | 1B | IBM Diskette 1 | | mode | 256 | 01 | OF 1 | 2A | IBM Diskette 2 | | | 512 | 02 | 08 | 3A | | | | 1024 | 03 | 04 | | | | | 2048 | 04 | 02 | - 1 | | | | 4096 | 05 | 01 | | | | MFM | 256 | 01 1 | 1A [ | 36 | IBM Diskette 2D | | mode | 512 | 02 | 0F | 54 | | | | 1024 | 03 | 08 | 74 | IBM Diskette 2D | | | 2048 | 04 | 04 | - 1 | | | | 4096 | 05 | 02 | ] | | | | 1 8192 | 06 | 0.1 | 1 | | TABLE 5 Relationship of Sector Sizes #### 5.2.8 SCAN COMMAND The SCAN COMMANDs allow the data read from the diskette to be compared with the data sent from the Main System (the processor in Non-DMA mode, and the DMA controller in DAM mode). The FDC compares the data byte-by-byte, and searches the sector which meets the condition(equal, low or equal, high or equal). After a entire sector is compared ,if the condition is not met, the sector number is incremented (R+STP>R), and the scan operation is continued. The scan operation is continued until the following conditions occur ; - o The conditions for scan are met (equal, high or equal, low or equal). - o The last sector on the track (EOT) is reached. - o The Terminal Count signal is received. If the scan equal condition are met, the FDC sets SH(Scan Hit) flag in ST2 to a high level, and then the SCAN COMMAND is terminated(Normal termination). If the condition for scan is not met between the starting sector (specified by R ) and the last sector (EOT) on the same cylinder, the FDC sets the SN (Scan Not Satisfied) flag in ST2 to a high level, and then terminates the command. If the FDC receives the Terminal Count from the processor or the DMA controller during the scan operation, the FDC completes the comparison of the data byte in process, and then terminates the command. TABLE 6 shows the status of bit SN and SH under the scan conditions. #### TABLE 6 Scan Status Codes | COMMAND | S' | r2 <u> </u> | COMMENTS | |---------|----|---------------|-------------| | Ī | SN | SH | | | SCAN | 0 | 1 1 | DISK = MAIN | | EQUAL | 1 | 0 | DISK ≠ MAIN | | SCAN | 0 | 1 1 | DISK = MAIN | | LOW or | 0 | 0 | DISK < MAIN | | EQUAL | 1 | 0 | DISK > MAIN | | SCAN | 0 | 1 1 | DISK = MAIN | | HIGH or | 0 | 0 [ | DISK > MAIN | | EQUAL | 1 | i o i | DISK < MAIN | If the FDC finds out the DDAM on the sector and SK=0, then the FDC regards the sector as the last sector on the cylinder, and sets the CM flag in ST2 to a high level, and terminates the command (Normal Termination). If SK=1, the FDC skips the sector with DDAM, and reads out the next sector. Then the FDC sets CM flag in ST2 to a high level in order to show that the DDAM is found out. When either STP or MT is programmed, the FDC must read out the last sector on the track. For example, if STP=02, MT=0 and the sectors are numbered in sequence 1 to 26, and SCAN COMMAND is started from the 21 Sector, then the FDC reads out the sector 21,23,25 and skips the next sector 26, and finds out the ladex Hall before reading the EOT value of 26. This result causes the abnormal termination of the command. If EOT is set at 25 or the scanning is started at the sector 20, then the command will be normal termination. During the SCAN COMMAND, it is necessary to transfer the data which will be compared with the data read out from the diskette to the FDC by whether the processor or the DMA controller. If the data are not transferred within 27us in FM mode and 13us in MFM mode, the FDC sets the OR (Over Run) flag in ST1, and terminates the command (Abnormal Termination). #### 5.2.9 SEEK COMMAND This command is used to move the Read/Write Head from cylinder to cylinder. The FDC compares the PCN which is current head position with the NCN. If there is a difference, the FDC performs the following operation. PCN < NCN: Direction signal to the FDD is set to a high level, and the Step Pulses are issued (Step In). PCN > NCN: Direction signal to the FDD is set to a low level, and the Step Pulses are issued (Step Out). The rate of outputting the step pulses is controlled by the SRT (Step Rate Pulse) in the SPECIFY COMMAND. The FDC compares NCN with PCN at outputting the step pulses, and if NCN=PCN, then SE (Seek End ) flag in STO is set to a low level, and the command is terminated. The FDC is in FDC Busy state during the Command-Phase of this command, but the FDC is in Non-Busy state during the Execution-Phase of this command. If the FDC is in Non-Busy state, the FDC accepts another SEEK COMMAND. This function allows the FDC to do the parallel seek operation for up to 4 FDDs at a time. $\blacksquare$ If the FDD is in the Not Ready state at the beginning of the Execution-Phase of this command or during the seek operation, the NR (Not Ready) flag in STO is set to a high level and the command is terminated. #### 5.2.10 RECALIBRATE COMMAND The Read/Write Head within the FDD is moved to the Track O position under control of the RECALIBRATE COMMAND. The FDC clears the contents of PCN register, and checks the Track O signal. If the Track O signal is in a low level, the FDC sets the Direction signal to a low level, and issues the Step Pulses. When the Track O signal changes to a high level, the FDC sets SE (Seek End) flag to a high level, and terminates the command. If the Track O signal is still low after the FDC has issued the 77 Step Pulses, SE flag and EC flag in STO are set to both high levels, and the command is terminated. The RECALIBRATE COMMAND is the same as the SEEK COMMAND about the function to overlap the operation to multiple FDDs and about the loss of the Ready signal. #### 5.2.11 SENSE INTERRUPT STATUS COMMAND The FDC generates the Interrupt signal by the following reasons. - 1 The beginning of Result-Phase in the Following commands: - a READ DATA COMMAND - b READ DIAGNOSTIC COMMAND - C READ ID COMMAND - d READ DELETED DATA COMMAND - e WRITE DATA COMMAND - f FORMAT COMMAND - g WRITE DELETED DATA COMMAND - h SCAN COMMANDS - 2 The change of Ready line of FDD. - 3 At the end of the SEEK or RECALIBRATE COMMAND. - 4 During the Execution-Phase in the Non-DMA mode. Interrupts caused by reason 1 and 4 occur during the normal command operation, and the processor can notice the interrupts easily. But the interrupts caused by the reason 2 and 3 may be identified with the request of issuing the SENSE INTERRUPT STATUS COMMAND. When this command is issued, Interrupt signal is reset, and bit 5, bit 6 and bit 7 in STO indicate the reason of the interrupt. Neither the SEEK nor the RECALIBRATE COMMAND has a Result-Phase. Therefore, it is necessary to use the SENSE INTERRUPT COMMAND after these commands in order to terminate them effectively and confirm the head position (PCN). #### TABLE 7 SEEK . INTERRUPT CODES | INTERN | RUPT CODE | SEEK END | MEANING | |--------|-----------|----------|----------------------------------------------------------| | BIT 7 | BIT 6 | BIT 5 | | | 1 | 1 | 0 | Changing of the state of the READY LINE | | 0 | 0 | 1 | Normal Termination of the SEEK and RECALIBRATE COMMAND | | 0 | : 1 | 1 | Abnormal Termination of the SEEK and RECALIBRATE COMMAND | #### 5.2.12 SPECIFY COMMAND This SPECIFY COMMAND initializes the values of three internal timers. The HUT (Head Unload Time) defines the time from the end of the Execution-Phase of the read/write commands to the unloading of the head. This timer is programmable from 16 to 240 ms at intervals of 16 ms (01=16ms, $02-32ms, \ldots, 0F-240ms$ ). The SRT defines the time interval between step pulses. This timer is programmable from 1 to 16ms in increments of 1ms (F=1ms,E=2ms,...,0=16ms). The HLT defines the time from the rising of the Head Load signal to the starting of the read/write operation. This timer is programmable from 2 to 254 ms in increments of 2ms (01=2ms, 02=4ms, 03=6ms,...,7F=254ms). The interval times mentioned above are a direct function of the clock. The times indicated above are for a 8MHz clock. If the clock frequency is 4MHz (mini floppy), all the times are twice as long as the times indicated above. The ND bit is a flag to select the DMA operation or Non-DMA operation. If ND is in a high level then Non-DMA mode is selected, and if ND is in a low level then DMA mode is selected. ### 5.2.13 SENSE DEVICE STATUS COMMAND The processor may use this command whenever it wishes to know the status of the FDDs. The drive status information is contained in ST3. ### 5.2.14 INVALID COMMAND If an invalid command (a command not defined above) is send to the FDC, the FDC terminates the command. The FDC does not generate the Interrupt signal during the Result-Phase. Bit 6 and bit 7 in the Main Status Register set to both high levels indicates to the processor that the FDC is in the Result-Phase and that the contents of STO must be read out. STO is set to a 80H showing that an invalid command was received. The SENSE INTERRUPT STATUS COMMAND must be sent after an interrupt of the SEEK COMMAND or RECALIBRATE COMMAND has occurred, otherwise the FDC TC8565P/F regards this command as invalid. The users may use this command as a Non-Op command to place the FDC in a stand-by or non-operation state. ## 5.3 RESULT STATUS REGISTER ## 5.3.1 RESULT STATUS REGISTER 0 (STO) | BIT | SYMBOL | NAME | DESCRIPTION | |-----|----------|-----------|--------------------------------------| | D7 | | Interrupt | D7=0 and D6=0 | | | IC | | Normal Termination of Command (NT), | | D6 | 1 | Code | Command was completed and properly | | | i | | executed. | | | | | D7=0 and D6=1 | | | İ | | Abnormal Termination of Command(AT). | | | | | Command execution was started, but | | | | j { | was not successfully completed. | | | İ | | D7=1 and D6=0 | | | | | Command was Invalid Command(IC). | | | i | | The command which has been issued | | | 1 | į į | was not started. | | | 1 | | D7=1 and D6=1 | | | } | | Abnormal Termination because of the | | | İ | | changing of the Ready Line from the | | | <u>i</u> | <u> </u> | FDD during the execution of command. | | D5 | SE | Seek | This flag is set to a "1", when the | | | <u> </u> | End | SEEK COMMAND was completed. | | D4 | EC | Equipment | | | | | Check | signal from the FDD, or when the | | | } | i i | Track O signal was not set to a "1" | | | ì | | after 77 step pulses during the | | | İ | | RECALIBRATE COMMAND, this flag is | | | | Li | set to a "1". | | DЗ | NR | Not | When the FDD is in the Not-Ready | | | t . | Ready | state and a read/write command is | | | | | issued, this flag is set. For | | | | | example, when a read/write command | | | ! | ! | is issued for Side 1 of a single | | | | <u> </u> | sided drive, this flag is set. | | D2 | HD | Head | This flag indicates the state of | | | DO: | Address | the head at interrupt. | | D1 | DS1 | Drive | These flags indicate the drive | | ро | DSO | Select | number at interrupt. | | | <u> </u> | 0,1 | | ## 5.3.2 RESULT STATUS REGISTER 1 (ST1) | BIT | SYMBOL | NAME | DESCRIPTION | |---------|----------|-------------------|----------------------------------------------------------| | D7 | EN | End of | This flag is set when the FDC tries | | İ | İ | Cylinder | to access a sector beyond the last | | | | ii | sector of a cylinder. | | D6 | - | <u> </u> | | | D5 | DE | Data | This flag is set when the FDC finds | | : | | Error | the CRC Error either in the ID | | | | | field or the data field. | | D4 | OR | 0ver | This flag is set when the FDC does | | | - | Run | not receive the service from the | | I | 1 | į į | main system during data transfers | | | <u> </u> | 1 | within a certain time interval. | | _D3 | <u>L</u> | <u> </u> | | | D2 | ND | No | o This flag is set when the FDC can | | | İ | Data | not find out the sector specified | | i | - | i | in the IDR during the execution of | | : | | | following commands: | | | 1 | 1 1 | READ DATA | | 1 | 1 | | READ DELETED DATA | | | i | | WRITE DATA | | i | | | WRITE DELETED DATA | | İ | | | SCAN | | - | i | | o This flag is set when the FDC can | | | ! | | not find the ID field without the | | ! | İ | | CRC error during the execution of | | 1 | i | | the READ ID COMMAND. o This flag is set when the | | | į | | O 111.10 2.2.35 | | 1 | 1 | | | | : | ! | 1 | | | <u></u> | . NYEst | No. t | DIAGNOSTIC COMMAND. This flag is set if the FDC detects | | D1 | NW | Not<br> Writable | | | i | ŧ | MILICADIE | FDD during the executing following | | į | 1 | | commands: | | 1 | i<br>, | ! | WRITE DATA | | | 1 | ! | WRITE DELETED DATA | | ! | 1 | | FORMAT | | DO | MA | Missing | o This flag is set if IDAM cannot | | 1 00 | 1 110 | Address | be found out until the FDC finds | | 1 | | Mark | the Index Hall twice. | | i | | - MAAR | o This flag is set if the FDC can | | 1 | | ! | not find the DAM or DDAM. The MD | | 1 | - | ; | flag of ST2 is also set in this | | i | 1 | 1 | | | 1 | | | case. | ## 5.3.3 RESULT STATUS REGISTER 2 (ST2) | BIT | SYMBOL | NAME | DESCRIPTION | |---------|----------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _D7 | | | | | D6 | CM | Control | While executing the READ DATA or | | | | Mark | the SCAN COMMAND, this flag is set | | 1 | l | i I | when the FDC finds out the sector | | i | | ! ! | with the DDAM. During executing the | | į | İ | 1 | READ DELETED DATA COMMAND, this | | , | İ | 1 | flag is set when the FDC finds out | | L | <u> </u> | <u>, </u> | the Sector with the DAM. | | D5 | DD | Data | This flag is set when the FDC | | | i | Error in | detects a CRC Error in data field. | | | İ | Data | | | <u></u> | <u> </u> | Field | | | D4 | NC | No | This flag is set when the contents | | į | | Cylinder | of C on the medium is different | | į. | ļ | | from that stored in the IDR. This | | | | | flag is related with the ND flag. | | D3 | SH | Scan | This flag is set if the condition | | | | Equal | of "equal" is satisfied during the | | | ON | Satisfied | execution of the SCAN COMMAND. | | D2 | SN | Scan | This flag is set if the FDC cannot | | 1 | 1 | Not | find out the sector which satisfies | | | | Satisfied | and the same of th | | D1 | BC | Bad | of the SCAN COMMAND. | | וען ו | טם | Cylinder | This flag is set if the content of | | | | Cylinder | C on the medium is FF and differs | | : | !<br>! | | from that stored in IDR. This bit | | DO | MD | Missing | is related with the ND bit. This flag is set if the FDC cannot | | | 1117 | Address | find out the DAM or DDAM while the | | , i | | Mark in | data are read from the medium. | | | | Data | data are read from the medium. | | 1 | i | Field | | | | | 41034 | The second secon | ## 5.3.4 RESULT STATUS REGISTER 3 (ST3) | BIT | SYMBOL | NAME | DESCRIPTION DESCRIPTION | |-----|----------|----------|-------------------------------------| | D7 | FLT | Fault | This bit indicates the state of the | | | | i | Fault signal from the FDD. | | D6 | WP | Write | This bit indicates the state of the | | | 1 | Protect | the Write Protect signal from the | | | | 1 | FDD. | | D5 | RDY | Ready | This bit indicates the state of the | | | | | Ready signal from the FDD. | | D4 | TKO | Track 0 | This bit indicates the state of the | | | <u> </u> | | Track O signal from the FDD. | | DЗ | 28 | Two | This bit indicates the state of the | | | | Side | Two Side signal from the FDD. | | D2 | HD | Head | This bit indicates the state of the | | | | Address | Head Select signal to the FDD. | | D1 | DS1 | Drive | This bit indicates the state of the | | | 1 | Select 1 | Drive Select 1 signal to the FDD. | | DO | DS0 | Drive | This bit indicates the state of the | | | 1 | Select 0 | Drive Select 0 signal to the FDD. | ### 6 ELECTRICAL CHARACTERISTICS ### 6.1 ABSOLUTE MAXIMUM RATING | PARAMETER | SYMBOL | RATING | UNIT | |-----------------------|--------|--------------|------| | Power Supply | VDD | -0.5 to +7.0 | V | | Input Voltage | VIN | -0.5 to +7.0 | V | | Operating Temperature | Topr | -10 to + 70 | OC | | Storage Temperature | Tstg | -40 to +125 | ОС | ### 6.2 DC CHARACTERISTICS $Ta = -10^{\circ}C \text{ to } +70^{\circ}C \text{ VDD} = 5V \pm 5\%$ | PARAMETER | SYMBOL | MAX | MIN | UNIT | CONDITION | |-------------------------|--------|----------|-----|------|-----------| | Input Low Voltage | VIL | 0 | 0.8 | V | 1 | | Input High Voltage | VIH | 2.2 | VDD | V | | | Output Low Current | IOL | 2.0 | | mA | VOL=0.4V | | Output High Current | IOH | -2.0 | | mA | VOH=4.6V | | Input Low Leak Current | IIL | -10 | +10 | uA | Vin=0V | | Input High Leak Current | IIH | -10 | +10 | uA | Vin=Vdd | | Supply Current | IDD | <u> </u> | 10 | mA | <u> </u> | ### 6.3 AC CHARACTERISTICS ### 6.3.1 AC CHARACTERISTICS $Ta = -10^{\circ} C \text{ to } +70^{\circ} C \text{ VDD} = 5V \pm 5\%$ | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | NOTE | |--------------------------------------|--------|------|------|------|------|-----------| | Clock Cycle Time | tCY | 120 | | | ns | 1 | | Clock "High" Period | tCH | 40 | | | ns | | | -RS,-CS,-DAC Setup Time to -RD | tsr | 0 | | | ns | J | | -RS,-CS,-DAC Hold Time from -RD1 | tRS | 0 | | | ns | 1 | | -RD Pulse Width | trr | 250 | | | ns | 1 | | Data Delay Time from -RD↓ | tDR | | | 200 | ns | 1 | | Data Float Delay Time from -RD↑ | tRD | 20 | | 100 | ns | | | -RS,-CS,-DAC Setup Time to -WR↑ | tsw | 0 | | | ns | <u> </u> | | -RS,-CS,-DAC Hold Time from -WR1 | tWS | 0 | | | ns | | | -WR Pulse Width | tWW | 250 | | | ns | | | Data Setup Time to -WR↑ | tDW | 30 | | | ns | *3 | | Data Hold Time from -WR <sup>†</sup> | tWD | 30 | | | ns | <u>*3</u> | | INT Delay Time from -RD1 | tRI | | | 500 | ns | *1 | | INT Delay Time from -WR1 | tWI | | | 500 | ns | *1 | | DMA Cycle Time | tDRQCY | 13 | l | | us | *1 | | -DAC to DQR1 | tACDRQ | | L | 200 | ns | | | DRQ↑ to -RD↓ | tDRQR | 800 | | | ns | *1 | | DRQ↑ to -WR↓ | tDRQW | 250 | l | | ns | *1 | | DRQ↑ to -RD↑/WR↑ | tDRQRW | | l | 12 | us | *1 | | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | NOTE | |--------------------------------|--------|---------|--------|------|------|------| | TC Pulse Width | tTC | 1 | | | tCY | 1 | | RST Pulse Width | tRST * | 14 | | | tCY | 1 | | WCK Cycle Time FM mode | tWCY | | 2 or 4 | | us | *2 | | MFM mode | tWCY | | 1 or 2 | _ | us | *2 | | WCK "High" Period | tWCH | 100 | 250 | 350 | ns | 1 | | PSO,PS1 Delay Time from WCK↑ | tCP | 11 | | 100 | ns | l | | WDT Delay Time from WCK↑ | tCD | 11 | | 100 | ns | l | | WE Delay Time from WCK1 | † tcwE | | L | 100 | ns | 1 | | WDT "High" Pulse Width | tWDD | tWCH-50 | | | ns | 1 | | RDT "High" Pulse Width | tRDD | 40 | | | ns | i | | DW Cycle Time FM mode | tWWCY | | 2 or 4 | - | us | *2 | | MFM mode | tWWCY | | 1 or 2 | | us | *2 | | DW Setup Time to RDT↑ | tWRD | 15 | | | ns | | | DW Hold Time from RDT↓ | tRDW | 15 | 1 | | ns | 1 | | DS0,DS1 Setup Time to -RW/SK↑ | tDSS | 12 | | | us | *1 | | -RW/SK Hold Time from LC/DR | tSD | 7 | | | us | *1 | | LC/DR Setup Time to FR/STP↑ | tDST | 1 | | | us | *1 | | DSO,DS1 Hold Time from FR/STP↓ | tSTDS | 5 | | | us | *1 | | STP "High" Pulse Width | tSTP | | 7 | | us | *1 | | FR "High" Pulse Width | tFR | 8 | 1. | 10 | us | *1 | | -RW/SK Hold Time from LC/DR | tDS | 30 | | | us | *1 | | LC/DR Hold Time from FR/STP, | tSTD | 24 | | | us | *1 | | STP Cycle Time | tsc | 33 | | | us | *1 | | IDX "High" Pulse Width | tIDX | | 625 | | us | *1 | NOTE: \*1 <sup>\*1 8</sup>MHz Clock <sup>\*2</sup> The former is for standard floppy The latter is for mini floppy <sup>\*3</sup> PRELIMINARY ### 6.3.2 AC Test Waveform ### 6.3.3 External Loading Condition for Terminal ## 6.3.4 Read Operation ### 6.3.5 Write Operation ### 6.3.6 DMA Operation ### 6.3.7 Clock Waveform ### 6.3.8 FDD Write Operation ### 6.3.9 Seek Operation ### 6.3.10 Fault Reset ## 6.3.11 Index ## 6.3.12 FDD Read Operation ### 6.3.13 Terminal Count ## 6.3.14 Reset ## 7 PACKAGE OUTLINE DIP 40 PIN (PLASTIC PACKAGE) Unit: mm mini FP 44 PIN (PLASTIC PACKAGE) Unit: mm