## YAMAHA'L 5 I # YM3439 Software-Controlled Sound Generator (SSGC) ### OUTLINE YM3439 (SSGC) is a sound source LSI that controlled by micro-processor. This LSI incorporates three square-wave generators, one noise generator and a envelope generator, which enables melody and effect sound generation. The LSI is made by CMOS process, and is compatible with YM2149 (SSG). #### ■ FEATURES - Low power consumption of CMOS process. - Register compatible with YM2149 (SSG). - Sound source with three square-wave generators and one noise generator. - 8-octave wide sound range. - Smooth feeling sound decay is possible with 5-bit envelope generator. - Built-in 3-channel 5-bit DAC. - CPU parallel interface using 8-bit data bus. - Built-in 2 channel 8-bit I/O ports enables interface with external systems. - 5V single power supply. - 40 pin plastic DIP or 44 pin plastic QFP. ## ■ PIN CONFIGURATION #### ■ BLOCK DIAGRAM ## ■ PIN DESCRIPTION | Pin name | I/O | Function | |----------|------|-------------------------------------------------| | VSS | | Ground | | СНВ | O | CHANNEL B DAC OUTPUT | | CHA | 0 | CHANNEL A DAC OUTPUT | | IOB7 | I+/O | I/O PORT B MSB | | IOB6 | I+/O | I/O PORT B bit6 | | IOB5 | I+/O | I/O PORT B bit5 | | IOB4 | I+/O | I/O PORT B bit4 | | IOB3 | I+/O | I/O PORT B bit3 | | IOB2 | I+/O | I/O PORT B bit2 | | IOB1 | I+/O | I/O PORT B bit1 | | IOB0 | I+/O | I/O PORT B LSB | | IOA7 | I+/O | I/O PORT A MSB | | IOA6 | I+/O | I/O PORT A bit6 | | IOA5 | I+/O | I/O PORT A bit5 | | IOA4 | I+/O | I/O PORT A bit4 | | IOA3 | I+/O | I/O PORT A bit3 | | IOA2 | I+/O | I/O PORT A bit2 | | IOA1 | I+/O | I/O PORT A bit1 | | 10.A0 | I+/O | I/O PORT A LSB | | CLOCK | I | Clock input for master clock | | /RESET | 1+ | Reset input (low active) | | /A9 | I - | CPU interface address input | | A8 | 1+ | CPU interface address input | | /SEL | +1 | Master clock setting ('L'; CLOCK/2, 'H'; CLOCK) | | BDIR | 1 | CPU interface data bus control input | | BC2 | I | CPU interface data bus control input | | BC1 | I | CPU interface data bus control input | | DA7 | I/O | CPU interface data bus (MSB) | | DA6 | I/O | CPU interface data bus | | DA5 | I/O | CPU interface data bus | | DA4 | I/O | CPU interface data bus | | DA3 | 1/O | CPU interface data bus | | DA2 | I/O | CPU interface data bus | | DAI | I/O | CPU interface data bus | | DA0 | I/O | CPU interface data bus (LSB) | | СНС | О | CHANNEL C DAC output | | TEST1 | О | LSI test terminal (Normally disconnected) | | VDD | | +5V power supply | Note) I+; input terminal with pulled-up resistor I-; input terminal with pulled-down resistor #### FUNCTION DESCRIPTION All functions of this LSI are controlled by 16 built-in registers. The CPU only writes data to these registers, upon which the LSI generates sound. The sound is generated by the following blocks. • Sound generator: This generates a square wave with different frequencies for each channel (A. B and C). • Noise generator: This generates a pseudo-random wave. (Frequency is variable.) • Mixer: This mixes the sound and noise output of each channel (A, B and C). Sound volume control: This provides constant sound volume and variable sound volume for each channel (A, B and C). The constant sound volume is controlled by the CPU and the variable sound volume is controlled by the envelope generator. • Envelope generator: This generates various envelopes (Single decay, repeat decay, etc.) D/A converter: The output level is determined by the sound volume control of each chan- nel (A, B and C). The CPU can read the register contents without affecting the sound. #### 1. CPU interface Bi-directional data bus control of DA0 to DA7 of this LSI is carried out by the terminals; BDIR. BC1 and BC2. CPU interface is set to the following modes depending on the settings of each terminal; BDIR, BC1 and BC2. | BDIR | BC2 | BC1 | Mode | | | | |------|-----|-----|-----------------|--|--|--| | L | .1 | L | Inactive mode | | | | | L | L | H | Address mode | | | | | L | Н | L | Inactive mode | | | | | L | Н | Н | Data read mode | | | | | H | L | L | Address mode | | | | | H | L | H | Inactive mode | | | | | Н | H | L | Data write mode | | | | | H | Н | Н | Address mode | | | | Note) All modes can be set by fixing BC2 to "H" because bus control is redundant. #### (1) Inactive mode DA7 to DA0 terminals become high-impedance. #### (2) Address mode This mode reads the register address to be set. DA7 to DA0 terminals become input terminals. DA7 to DA0 are used together with A9 and A8 for address designation. | Upper address (Chip select) | | | | | | | Lower | address | | |-----------------------------|------------------------|--|--|--|--|--|-------|---------|-----| | /A9 | /A9 A8 DA7 DA6 DA5 DA4 | | | | | | | DA1 | DA0 | | L | L H L L L L | | | | | | | address | | ## (1) Sound frequency setting (Controlled by registers Ro to R5) The frequency of the square wave generated by the 3-channel (A, B and C) sound generator is set by the registers $R_0$ to $R_5$ . $R_0$ and $R_1$ control channel A; $R_2$ and $R_3$ control channel B; and $R_4$ and $R_5$ control channel C respectively. Oscillating frequency $f_1$ is determined as follows from the set value TP. $l_1 = \frac{l_1}{16 \text{ T I}}$ for refers to the master clock frequency. ### (2) Noise frequency setting (Controlled by register R6) Noise frequency for is determined as follows from the set value NP. $$K = \frac{f_{M}}{16NP}$$ (A is the master clock frequency) ## 5-bit noise frequency set value (NP) #### (3) Mixer, I/O port setting (Controlled by register R7) The mixer mixes sound and noise. B<sub>5</sub> to B<sub>0</sub> of R<sub>7</sub> determine the mixing sources. Sound with 0 written to the register will be output. Therefore, if 0 is written for both noise and sound, the mixed product will be output, and if 0 is written to only one of them, only the one with 0 will be output. If 1 is written to both, nothing will be output. Input and output of the I/O port is determined by B<sub>7</sub> and B<sub>6</sub> of R<sub>7</sub>. If 0 is written to the register, it denotes input. I/O port and mixer setting register R7 | | | B; | B <sub>n</sub> | $B_5$ | Ві | Bı | B <sub>2</sub> | Bi | Bo | | | |---------|---|----|----------------|-------|-------|----|----------------|------|----|------|---| | | | , | | | | | | | | | | | | ı | () | | | Noise | | | | | Tone | | | 10 port | В | Α | Chan- | С | B | Α | Cha | nnel | C | В | Α | (0 enables I/O port input and 0 enables noise and tone output.) ## (4) Sound volume control (Controlled by Rs to RA) The 3-channel (A, B and C) sound volume is controlled by the registers Rs to RA. Mode M selects whether the fixed sound volume (M=0) or the variable sound volume (M=1) is set. When M=0, it selects one of 16 levels (4-bit level select signal L<sub>3</sub>, L<sub>2</sub>, L<sub>1</sub> and L<sub>0</sub>) and generates sounds. L<sub>3</sub>, L<sub>2</sub>, L<sub>1</sub> and L<sub>0</sub> can be changed to change the sound volume. When M=1, the sound volume is determined by a 5-bit signal generated by the built-in envelope generator, and sound is generated. #### (5) Envelope frequency setting (Controlled by RB and Rc) The envelope repeat frequency $f_{E}$ is determined as follows from the envelope cycle set value EP: $$f_{\rm h} = \frac{f_{\rm h}}{256{\rm EP}}$$ (/h is the master clock frequency) 16-bit envelope cycle set value (EP) The actual cycle of the frequency f(x) used with the envelope generator is 1/32 of the envelope repeat cycle (1/f(x)). ## (6) Envelope shape control (controlled by register RD) The envelope generator counts the envelope frequency $f_{\rm EA}$ 32 times per cycle of the envelope pattern. The envelope level is determined by this 5-bit counter output. The envelope shape is determined by increasing or decreasing this counter value, or stopping or repeating after one cycle. The shape is controlled by the registers B<sub>3</sub> to B<sub>0</sub> of R<sub>D</sub>. | 3: | В., | Bs | В, | Bi | B <sub>2</sub> | Bi | Bo | |----|-----|------|----|------|----------------|-----|------| | l | Vot | used | i | 1 | 1 | Ţ | 1 | | | | | | CONT | ATT | ALT | HOLD | The envelope can be shaped in various ways as shown in table 4 by CONT, ATT, ALT and HOLD. | Bi | B: | Bı | Ba | Envelope shape | |------|-----|-----|------|----------------------------| | CONT | ATT | ALT | HOLD | Envelope shape | | 0 | 0 | × | × | | | 0 | 1 | × | × | | | 1 | 0 | 0 | 0 | | | 1 | 0 | 0 | 1 | | | 1 | 0 | 1 | 0 | | | 1 | 0 | 1 | 1 | 7 | | 1 | 1 | 0 | 0 | | | 1 | 1 | 0 | 1 | | | 1 | 1 | I | 0 | | | 1 | 1 | 1 | 1 | | | | | | | 1 J. Envelope repeat cycle | ## (7) I/O port (Register RE and RE) Registers RE and RF are used for storage of data that is to be written from the CPU into the I/O. RE is the register for IOA and RF is for IOB. ## 3. D/A converter The D/A converter converts to the following outputs when the maximum amplitude is normalized to 1V. This is a linear logarithmic conversion, which has wide dynamic range and gives a natural feeling decay to the sound. D/A converter output level #### (Notes) The numbers on the left half of the figure are the fixed sound volume select signals; $L_3$ , $L_2$ , $L_1$ and $L_0$ in decimals and the numbers in the right half is envelope counter output in decimals. #### (4) Sound volume control (Controlled by Rs to RA) The 3-channel (A, B and C) sound volume is controlled by the registers Rs to RA. Mode M selects whether the fixed sound volume (M=0) or the variable sound volume (M=1) is set. When M=0, it selects one of 16 levels (4-bit level select signal L<sub>3</sub>, L<sub>2</sub>, L<sub>1</sub> and L<sub>0</sub>) and generates sounds. L<sub>3</sub>, L<sub>2</sub>, L<sub>1</sub> and L<sub>0</sub> can be changed to change the sound volume. When M=1, the sound volume is determined by a 5-bit signal generated by the built-in envelope generator, and sound is generated. #### (5) Envelope frequency setting (Controlled by RB and Rc) The envelope repeat frequency f is determined as follows from the envelope cycle set value EP: $$f_{\rm E} = \frac{f_{\rm M}}{256{\rm EP}}$$ (/M is the master clock frequency) 16-bit envelope cycle set value (EP) The actual cycle of the frequency f(x) used with the envelope generator is 1/32 of the envelope repeat cycle (1/fi.). #### (6) Envelope shape control (controlled by register RD) The envelope generator counts the envelope frequency $f_{\rm EA}$ 32 times per cycle of the envelope pattern. The envelope level is determined by this 5-bit counter output. The envelope shape is determined by increasing or decreasing this counter value, or stopping or repeating after one cycle. The shape is controlled by the registers B<sub>3</sub> to B<sub>0</sub> of R<sub>D</sub>. ## ■ ELECTRICAL CHARACTERISTICS ### 1. Absolute Maximum Ratings | Parameter | Symbol | Rating | Unit | |-----------------------|--------|-----------------------|------| | Power supply voltage | VDD | -0.5 ~ 7.0 | V | | Input voltage | Vı | $-0.5 - V_{DD} + 0.5$ | V | | Operating temperature | Тор | 0 ~ 70 | °C | | Storage temperature | Tstg | -50 - 125 | · °C | ## 2. Recommended Operating Conditions | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-----------------------|--------|------|------|------|------| | Power supply voltage | VDD | 4.75 | 5.00 | 5.25 | V | | Operating temperature | TOP | 0 | 25 | 70 | °C | #### 3. DC Characteristics (Conditions; $Ta=0 \sim 70^{\circ}\text{C}$ , $VDD=5.0 \pm 0.25\text{V}$ ) | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |-------------------------------|--------|-----------------------|------|------|------|-----------| | Power consumption | W | VDD=5.0V, *1 | | 8.0 | 10.0 | mW | | Input voltage H level | VIII | *2 | 2.2 | | | V | | Input voltage L level | VIL | *2 | | | 0.8 | V | | Input pulled-up resistance | RU | *3 | 60 | | 600 | $K\Omega$ | | Input pulled-down resistance | RD | Applied to /A9 | 60 | | 600 | $K\Omega$ | | Input leakage current | Itt | *4 | - 10 | | 10 | μΑ | | Output voltage H level | Von | $IOH = 100 \mu A, *5$ | 2.5 | | | V | | Output voltage L level | Vol | Iot.=1.6 mA, *5 | | | 0.4 | V | | Output leakage current | 11.0 | *6 | - 10 | | 10 | μΑ | | Analog maximum output voltage | Voa | $RL=1K\Omega$ , *7 | 0.96 | 1.00 | 1.35 | Vpp | <sup>\*1)</sup> When /SEL='H' and fc=2MHz. <sup>\*2)</sup> Applied to all input terminals. Applied to the terminals; IOA7 to IOA0, IOB7 to IOB0 and DA7 to DA0 during input mode. <sup>\*3)</sup> Applied to the terminals: /RESET, /SEL and A8. Applied to the terminals; IOA7 to IOA0 and IOB7 to IOB0 during input mode. <sup>\*4)</sup> Applied to the terminals: CLOCK, DBIR, BC1 and BC2. Applied to the terminals DA7 to DA0 during input mode. <sup>\*5)</sup> Applied to the output terminals except for CHA, CHB and CHC. Applied to the terminals IOA7 to IOA0, IOB7 to IOB0 and DA7 to DA0 during the output mode. <sup>\*6)</sup> Applied to DA7 to DA0 during high impedance. <sup>\*7)</sup> Applied to CHA, CHB and CHC. | 1 | 1 1 | 1 | Chana | tomistics | (Caralitiana | $Ta = 0 - 70^{\circ}C$ . | Vinne | 0+00=17 | |----|------|---|--------|-----------|--------------|--------------------------|------------|--------------------------| | 1. | . 11 | | Unarac | Teristics | (Conditions: | $1a = 0 - 10^{\circ}$ | (1)(1) = 5 | $(1 \pm 0.25 \text{ V})$ | | | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-----------|----------------------|--------|------|------|------|-------------| | CLOCK | Frequency *1 | fc | 1.0 | | 4.0 | MHz | | | Rise time | tr | | | 50 | ns | | | Fall time | tr | | | 50 | ns | | | Duty | | 40 | 50 | 60 | C.C | | BDIR, BC1 | and BC2 transit time | tBD | | | 30 | ns | | RESET | Reset pulse width | tRW | 500 | | | ns | | Reset + | Bus control | | | | | | | | Wait time | trB | 100 | | | ns | | Address 1 | node | | | | | | | | Setup time | tAS | 300 | | | ns | | | Hold time | tAH | 80 | | | ns | | Data writ | e mode | | | | | | | | Write time | trw | 0.3 | | 10 | μS | | | Setup time | tos | 0 | | | $\mu$ S | | | Hold time | ton | 80 | | | μS | | Data read | mode | | | | | | | | Access time | tDA | | | 400 | <i>J</i> LS | | High imp | edance delay time | tts | | | 100 | μS | <sup>\*1)</sup> Max. 2MHz when /SEL='H'. ## 5. Timing Chart Fig. 1 Clock timing Fig. 2 Bus control timing Fig. 3 Reset timing Note) Must carry out reset in inactive mode. The time TRB is needed until the mode is changed after reset. Fig. 4 Address mode timing Fig. 5 Data write mode timing Fig. 6 Data read mode timing