August 1987 ## Z80<sup>®</sup> CPU Central Processing Unit #### TABLE OF CONTENTS | Chapt | ter | e | |-------|----------------------------------|---| | 1 | Introduction | 1 | | 2 | Architecture. | 3 | | 3 | Pin Description | 6 | | 4 | Timing | 9 | | 5 | Instruction Set | 7 | | 6 · | Interrupt Response | 3 | | 7 | Hardware Implementation Examples | 7 | | 8 | Software Implementation Examples | 1 | #### Chapter 1 INTRODUCTION The Zilog Z80 family of components can be configured with any type of standard semiconductor memory to generate computer systems with an extremely wide range of capabilities. For example, as few as two LSI circuits and three standard TTL MSI packages can be combined to form a simple controller. With additional memory and I/O devices a computer can be constructed with capabilities that only a minicomputer could previously deliver. This wide range of computational power allows standard modules to be constructed by a user that can satisfy the requirements of an extremely wide range of applications. The major reason for MOS LSI domination of the microcomputer market is the low cost of these few LSI components. For example, MOS LSI microcomputers have already replaced TTL logic in such applications as terminal controllers, peripheral device controllers, traffic signal controllers, point of sale terminals, intelligent terminals and test systems. In fact the MOS LSI microcomputer is finding its way into almost every product that now uses electronics and it is even replacing many mechanical systems such as weight scales and automobile controls. The MOS LSI microcomputer market is already well established and new products using them are being developed at an extraordinary rate. The Zilog Z80 component set has been designed to fit into this market through the following factors: - 1. The Z80 is fully software compatible with the popular 8080A CPU offered from several sources. Existing designs can be easily converted to include the Z80 as a superior alternative. - 2. The Z80 component set is superior in both software and hardware capabilities to any other micro-computer system on the market. These capabilities provide the user with significantly lower hardware and software development costs while also allowing him to offer additional features in his system. - 3. A complete line of software support with strong emphasis on high level languages and a disk-based development system with advanced real-time debug capabilities is offered to enable the user to easily develop new products. Microcomputer systems are extremely simple to construct using Z80 components. Any such system consists of three parts: - 1. CPU (Central Processing Unit) - 2. Memory - 3. Interface Circuits to peripheral devices The CPU is the heart of the system. Its function is to obtain instructions from the memory and perform the desired operations. The memory is used to contain instructions and in most cases data that is to be processed. For example, a typical instruction sequence may be to read data from a specific peripheral device, store it in a location in memory, check the parity and write it out to another peripheral device. Note that the Zilog component set includes the CPU and various general purpose I/O device controllers, while a wide range of memory devices may be used from any source. Thus, all required components can be connected together in a very simple manner with virtually no other external logic. The user's effort then becomes primarily one of software development. That is, the user can concentrate on describing his problem and translating it into a series of instructions that can be loaded into the microcomputer memory. Zilog is dedicated to making this step of software generation as simple as possible. A good example of this is our assembly language in which a simple mnemonic is used to represent every instruction that the CPU can perform. This language is self documenting in such a way that from the mnemonic the user can understand exactly what the instruction is doing without constantly checking back to a complex cross listing. #### Chapter 2 ARCHITECTURE A block diagram of the internal architecture of the Z80 CPU is shown in figure 2.1. The diagram shows all of the major elements in the CPU and it should be referred to throughout the following description. Z-80 CPU BLOCK DIAGRAM FIGURE 2.1 #### 2.1 CPU REGISTERS The Z80 CPU contains 208 bits of R/W memory that are accessible to the programmer. Figure 2.2 illustrates how this memory is configured into eighteen 8-bit registers and four 16-bit registers. All Z80 registers are implemented using static RAM. The registers include two sets of six general purpose registers that may be used individually as 8-bit registers or in pairs as 16-bit registers. There are also two sets of accumulator and flag registers and six special purpose registers. #### Special Purpose Registers **Program Counter (PC).** The program counter holds the 16-bit address of the current instruction being fetched from memory. The PC is automatically incremented after its contents have been transferred to the address lines. When a program jump occurs the new value is automatically placed in the PC, overriding the incrementer. Stack Pointer (SP). The stack pointer holds the 16-bit address of the current top of a stack located anywhere in external system RAM memory. The external stack memory is organized as a last-in first-out (LIFO) file. Data can be pushed onto the stack from specific CPU registers or popped off of the stack into specific CPU registers through the execution of PUSH and POP instructions. The data popped from the stack is always the last data pushed onto it. The stack allows simple implementation of multiple level interrupts, unlimited subroutine nesting and simplification of many types of data manipulation. | MAIN REG SET | | ALTERNATE | ` | | |------------------|------------|-------------------|-------------|---------------------------------| | ACCUMULATOR<br>A | FLAGS<br>F | ACCUMULATOR<br>A' | FLAGS<br>F' | | | В | С | 8' | C' | | | D | · E | D' | E' · | GENERAL<br>PURPOSE<br>REGISTERS | | н | L | н | Ľ | | | INTERRUPT<br>VECTOR | MEMORY<br>REFRESH<br>R | ] | |---------------------|------------------------|---| | INDEX REGISTE | SPECIAL | | | INDEX REGISTE | PURPOSE | | | STACK POINTER | ]] . | | | PROGRAM COU | ]] | | ### Z80 CPU REGISTER CONFIGURATION FIGURE 2.2 Two Index Registers (IX & IY). The two independent index registers hold a 16-bit base address that is used in indexed addressing modes. In this mode, an index register is used as a base to point to a region in memory from which data is to be stored or retrieved. An additional byte is included in indexed instructions to specify a displacement from this base. This displacement is specified as a two's complement signed integer. This mode of addressing greatly simplifies many types of programs, especially where tables of data are used. Interrupt Page Address Register (I). The Z80 CPU can be operated in a mode where an indirect call to any memory location can be achieved in response to an interrupt. The I Register is used for this purpose to store the high order 8-bits of the indirect address while the interrupting device provides the lower 8-bits of the address. This feature allows interrupt routines to be dynamically located anywhere in memory with absolute minimal access time to the routine. Memory Refresh Register (R). The Z80 CPU contains a memory refresh counter to enable dynamic memories to be used with the same ease as static memories. Seven bits of this 8 bit register are automatically incremented after each instruction fetch. The eighth bit will remain as programmed as the result of an LD R, A instruction. The data in the refresh counter is sent out on the lower portion of the address bus along with a refresh control signal while the CPU is decoding and executing the fetched instruction. This mode of refresh is totally transparent to the programmer and does not slow down the CPU operation. The programmer can load the R register for testing purposes, but this register is normally not used by the programmer. During refresh, the contents of the I register are placed on the upper 8 bits of the address bus. #### Accumulator and Flag Registers The CPU includes two independent 8-bit accumulators and associated 8-bit flag registers. The accumulator holds the results of 8-bit arithmetic or logical operations while the flag register indicates specific conditions for 8 or 16-bit operations, such as indicating whether or not the result of an operation is equal to zero. The programmer selects the accumulator and flag pair with a single exchange instruction so that it is possible to work with either pair. #### General Purpose Registers There are two matched sets of general purpose registers, each set containing six 8-bit registers that may be used individually as 8-bit registers or as 16-bit register pairs One set is called BC, DE and HL while the complementary set is called BC', DE' and HL'. At any one time the programmer can select either set of registers to work with through a single exchange command for the entire set. In systems where fast interrupt response is required, one set of general purpose registers and an accumulator/flag register may be reserved for handling this very fast routine. Only a simple exchange command need be executed to go between the routines. This greatly reduces interrupt service time by eliminating the requirement for saving and retrieving register contents in the external stack during interrupt or subroutine processing. These general purpose registers are used for a wide range of applications by the programmer. They also simplify programming, especially in ROM based systems where little external read/write memory is available. #### 2.2 ARITHMETIC & LOGIC UNIT (ALU) The 8-bit arithmetic and logical instructions of the CPU are executed in the ALU. Internally the ALU communicates with the registers and the external data bus on the internal data bus. The type of functions performed by the ALU include: Add Left or right shifts or rotates (arithmetic and logical) Subtract Increment Logical AND Decrement Logical OR Set bit Logical Exclusive OR Reset bit Compare Test bit #### 2.3 INSTRUCTION REGISTER AND CPU CONTROL As each instruction is fetched from memory, it is placed in the instruction register and decoded. The control sections performs this function and then generates and supplies all of the control signals necessary to read or write data from or to the registers, control the ALU and provide all required external control signals. #### Chapter 3 PIN DESCRIPTION The Z80 CPU I/O pins are shown in figure 3.1 and the function of each is described below. #### **PIN DESCRIPTIONS** **A<sub>0</sub>-A<sub>15</sub>.** Address Bus (output, active High, 3-state). A<sub>0</sub>-A<sub>15</sub> form a 16-bit address bus. The Address Bus provides the address for memory data bus exchanges (up to 64K bytes) and for I/O device exchanges. **BUSACK.** Bus Acknowledge (output, active Low). Bus Acknowledge indicates to the requesting device that the CPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR have entered their high-impedance states. The external circuitry can now control these lines. BUSREQ. Bus Request (input, active Low). Bus Request has a higher priority than NMI and is always recognized at the end of the current machine cycle. BUSREQ forces the CPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR to go to a high-impedance state so that other devices can control these lines. BUSREQ is normally wired-OR and requires an external pullup for these applications. Extended BUSREQ periods due to extensive DMA operations can prevent the CPU from properly refreshing dynamic RAMs. **D<sub>0</sub>-D<sub>7</sub>.** Data Bus (input/output, active High, 3-state). D<sub>0</sub>-D<sub>7</sub> constitute an 8-bit bidirectional data bus, used for data exchanges with memory and I/O. HALT. Halt State (output, active Low). HALT indicates that the CPU has executed a Halt instruction and is awaiting either a nonmaskable or a maskable interrupt (with the mask enabled) before operation can resume. While halted, the CPU executes NOPs to maintain memory refresh. **INT.** Interrupt Request (input, active Low). Interrupt Request is generated by I/O devices. The CPU honors a request at the end of the current instruction if the internal software-controlled interrupt enable flip-flop (IFF) is enabled. INT is normally wired-OR and requires an external pullup for these applications. IORQ indicates that the lower half of the address bus holds a valid I/O address for an I/O read or write operation. IORQ is also generated concurrently with M1 during an interrupt acknowledge cycle to indicate that an interrupt response vector can be placed on the data bus. M1. Machine Cycle One (output, active Low). M1, together with MREQ, indicates that the current machine cycle is the opcode fetch cycle of an instruction execution. M1, together with IORQ, indicates an interrupt acknowledge cycle. MREQ. Memory Request (output, active Low, 3-state). MREQ indicates that the address bus holds a valid address for a memory read or memory write operation. NMI. Non-Maskable Interrupt (input, negative edgetriggered). NMI has a higher priority than INT. NMI is always recognized at the end of the current instruction, independent of the status of the interrupt enable flip-flop, and automatically forces the CPU to restart at location 0066H. **RD.** Read (output, active Low, 3-state). RD indicates that the CPU wants to read data from memory or an I/O device. The addressed I/O device or memory should use this signal to gate data onto the CPU data bus. **RESET.** Reset (input, active Low). RESET initializes the CPU as follows: it resets the interrupt enable flip-flop, clears the PC and Registers I and R, and sets the interrupt status to Mode 0. During reset time, the address and data bus go to a high-impedance state, and all control output signals go to the inactive state. Note that RESET must be active for a minimum of three full clock cycles before the reset operation is complete. **RFSH.** Refresh (output, active Low). RFSH, together with MREQ, indicates that the lower seven bits of the system's address bus can be used as a refresh address to the system's dynamic memories. WAIT. Wait (input, active Low). WAIT indicates to the CPU that the addressed memory or I/O devices are not ready for a data transfer. The CPU continues to enter a Wait state as long as this signal is active. Extended WAIT periods can prevent the CPU from properly refreshing dynamic memory. WR. Write (output, active Low, 3-state). WR indicates that the CPU data bus holds valid data to be stored at the addressed memory or I/O location. CLK. Clock (input). Single -phase MOS-level clock. #### Chapter 4 TIMING The $Z80\,$ CPU executes instructions by stepping through a very precise set of a few basic operations. These include: Memory read or write I/O device read or write Interrupt acknowledge All instructions are merely a series of these basic operations. Each of these basic operations can take from three to six clock periods to complete or they can be lengthened to synchronize the CPU to the speed of external devices. The basic clock periods are referred to as T (time) cycles and the basic operations are referred to as M (machine) cycles. Figure 4.1 illustrates how a typical instruction is merely a series of specific M and T cycles. Notice that this instruction consists of three machine cycles (M1, M2 and M3). The first machine cycle of any instruction is a fetch cycle which is four, five or six T cycles long (unless lengthened by the wait signal which will be fully described in the next section). The fetch cycle (M1) is used to fetch the OP code of the next instruction to be executed. Subsequent machine cycles move data between the CPU and memory or I/O devices and they may have anywhere from three to five T cycles (again they may be lengthened by wait states to synchronize the external devices to the CPU). The following paragraphs describe the timing which occurs within any of the basic machine cycles. BASIC CPU TIMING EXAMPLE FIGURE 4.1 During T2 and every subsequent Tw, the CPU samples the WAIT line with the falling edge of Clock. If the WAIT line is active at this time, another wait state will be entered during the following cycle. Using this technique the read can be lengthened to match the access time of any type of memory device. #### INSTRUCTION FETCH Figure 4.2 shows the timing during an M1 (OP code fetch) cycle. The PC is placed on the address bus at the beginning of the M1 cycle. One half clock cycle later the MREQ signal goes active. At this time the address to the memory has had time to stabilize so that the falling edge of MREQ can be used directly as a chip enable clock to dynamic memories. The RD line also goes active to indicate that the memory read data should be enabled onto the CPU data bus. The CPU samples the data from the memory on the data bus with the rising edge of the clock of state T<sub>3</sub> and this same edge is used by the CPU to turn off the $\overline{ ext{RD}}$ and $\overline{ ext{MREQ}}$ signals. Thus the data has already been sampled by the CPU before the $\overline{ ext{RD}}$ signal becomes inactive. Clock state $T_3$ and $T_4$ of a fetch cycle are used to refresh dynamic memories. (The CPU uses this time to decode and execute the fetched instruction so that no other operation could be performed at this time). During $T_3$ and $T_4$ the lower 7 bits of the address bus contain a memory refresh address and the RFSH signal becomes active to indicate that a refresh read of all dynamic memories should be accomplished. Notice that a RD signal is not generated during refresh time to prevent data from different memory segments from being gated onto the data bus. The MREQ signal during refresh time should be used to perform a refresh read of all memory elements. The refresh signal can not be used by itself since the refresh address is only guaranteed to be stable during MREQ time. INSTRUCTION OP CODE FETCH FIGURE 4.2 #### MEMORY READ OR WRITE Figure 4.3 illustrates the timing of memory read or write cycles other than an OP code fetch cycle. These cycles are generally three clock periods long unless wait states are requested by the memory via the $\overline{WAIT}$ signal. The $\overline{MREQ}$ signal and the $\overline{RD}$ signal are used the same as in the fetch cycle. In the case of a memory write cycle, the $\overline{MREQ}$ also becomes active when the address bus is stable so that it can be used directly as a chip enable for dynamic memories. The $\overline{WR}$ line is active when data on the data bus is stable so that it can be used directly as a R/W pulse to virtually any type of semiconductor memory. Furthermore the $\overline{WR}$ signal goes inactive one half T state before the address and data bus contents are changed so that the overlap requirements for virtually any type of semiconductor memory type will be met. MEMORY READ OR WRITE CYCLES FIGURE 4.3. #### INPUT OR OUTPUT CYCLES Figure 4.4 illustrates an I/O read or I/O write operation. Notice that during I/O operations a single wait state is automatically inserted. The reason is that during I/O operations, the time from when the IORQ signal goes active until the CPU must sample the WAIT line is very short and without this extra state sufficient time does not exist for an I/O port to decode its address and activate the WAIT line if a wait is required. Also, without this wait state it is difficult to design MOS I/O devices that can operate at full CPU speed. During this wait state time the WAIT request signal is sampled. During a read I/O operation, the $\overline{RD}$ line is used to enable the addressed port onto the data bus just as in the case of a memory read. For I/O write operations, the $\overline{WR}$ line is used as a clock to the I/O port. INPUT OR OUTPUT CYCLES FIGURE 4.4 \* Automatically inserted WAIT state #### BUS REQUEST/ACKNOWLEDGE CYCLE Figure 4.5 illustrates the timing for a Bus Request/Acknowledge cycle. The BUSREQ signal is sampled by the CPU with the rising edge of the last clock period of any machine cycle. If the BUSREQ signal is active, the CPU will set its address, data and 3-state control signals to the high impedance state with the rising edge of the next clock pulse. At that time any external device can control the buses to transfer data between memory and I/O devices. (This is generally known as Direct Memory Access [DMA] using cycle stealing). The maximum time for the CPU to respond to a bus request is the length of a machine cycle and the external controller can maintain control of the bus for as many clock cycles as is desired. Note, however, that if very long DMA cycles are used, and dynamic memories are being used, the external controller must also perform the refresh function. This situation only occurs if very large blocks of data are transferred under DMA control. Also note that during a bus request cycle, the CPU cannot be interrupted by either an NMI or an INT signal. BUS REQUEST/ACKNOWLEDGE CYCLE FIGURE 4.5 #### INTERRUPT REQUEST/ACKNOWLEDGE CYCLE Figure 4.6 illustrates the timing associated with an interrupt cycle. The interrupt signal (INT) is sampled by the CPU with the rising edge of the last clock at the end of any instruction. The signal will not be accepted if the internal CPU software controlled interrupt enable flip-flop is not set or if the BUSREQ signal is active. When the signal is accepted a special M1 cycle is generated. During this special M1 cycle the IORQ signal becomes active (instead of the normal MREQ) to indicate that the interrupting device can place an 8-bit vector on the data bus. Notice that two wait states are automatically added to this cycle. These states are added so that a ripple priority interrupt scheme can be easily implemented. The two wait states allow sufficient time for the ripple signals to stabilize and identify which I/O device must insert the response vector. Refer to Chapter 6 for details on how the interrupt response vector is utilized by the CPU. INTERRUPT REQUEST/ACKNOWLEDGE CYCLE FIGURE 4.6 10 #### NON MASKABLE INTERRUPT RESPONSE Figure 4.7 illustrates the request/acknowledge cycle for the non maskable interrupt. This signal is sampled at the same time as the interrupt line, but this line has priority over the normal interrupt and it can not be disabled under software control. Its usual function is to provide immediate response to important signals such as an impending power failure. The CPU response to a non maskable interrupt is similar to a normal memory read operation. The only difference being that the content of the data bus is ignored while the processor automatically stores the PC in the external stack and jumps to location 0066<sub>H</sub>. The service routine for the non maskable interrupt must begin at this location if this interrupt is used. #### HALT EXIT Whenever a software halt instruction is executed the CPU begins executing NOPs until an interrupt is received (either a non maskable or a maskable interrupt while the interrupt flip flop is enabled). The two interrupt lines are sampled with the rising clock edge during each $T_4$ state as shown in figure 4.8. If a non maskable interrupt has been received and the interrupt enable flip-flop is set, then the halt state will be exited on the next rising clock edge. The following cycle will then be an interrupt acknowledge cycle corresponding to the type of interrupt that was received. If both are received at this time, then the non maskable one will be acknowledged since it has highest priority. The purpose of executing NOP instructions while in the halt state is to keep the memory refresh signals active. Each cycle in the halt state is a normal M1 (fetch) cycle except that the data received from the memory is ignored and a NOP instruction is forced internally to the CPU. The halt acknowledge signal is active during this time to indicate that the processor is in the halt state. #### POWER DOWN ACKNOWLEDGE CYCLE When the clock input to the CMOS Z80 CPU is stopped at either a High or Low level, the CMOS Z80 CPU stops its operation and maintains all registers and control signals. However, $I_{CC2}$ (standby supply current) is guaranteed only when the system clock is stopped at a Low level during $T_4$ of the machine cycle following the execution of the HALT instruction. The timing diagram for the power-down function, when implemented with the HALT instruction, is shown in figure 4.9. FIGURE 4.9 POWER-DOWN ACKNOWLEDGE #### POWER DOWN RELEASE CYCLE The system clock must be supplied to the CMOS Z80 CPU to release the power-down state. When the system clock is supplied to the CLK input, the CMOS Z80 CPU restarts operations from the point at which the power-down state was implemented. The timing diagrams for the release from power-down mode are shown in figure 4.10. 2) When the HALT instruction is executed to enter the power-down state, the CMOS Z80 CPU will also enter the Halt state. An interrupt signal (either NMI or INT) or a RESET signal must be applied to the CPU after the system clock is supplied in order to release the power-down state. FIGURE 4.10b FIGURE 4.10c POWER-DOWN RELEASE #### Chapter 5 Z80 CPU INSTRUCTION SET #### 5.0 Z80 ASSEMBLY LANGUAGE PROGRAMMING MANUAL #### 5.1 INTRODUCTION: The assembly language provides a means for writing a program without having to be concerned with actual memory addresses or machine instruction formats. It allows the use of symbolic addresses to identify memory locations and mnemonic codes (opcodes and operands) to represent the instructions themselves. Labels (symbols) can be assigned to a particular instruction step in a source program to identify that step as an entry point for use in subsequent instructions. Operands following each instruction represent storage locations, registers, or constant values. The assembly language also includes assembler directives that supplement the machine instruction. A pseudo-op, for example, is a statement which is not translated into a machine instruction, but rather is interpreted as a directive that controls the assembly process. A program written in assembly language is called a source program. It consists of symbolic commands called statements. Each statement is written on a single line and may consist of from one to four entries: A label field, an operation field, an operand field and a comment field. The source program is processed by the assembler to obtain a machine language program (object program) that can be executed directly by the Z80-CPU. Zilog provides several different assemblers which differ in the features offered. Both absolute and relocatable assemblers are available with the Development and Microcomputer Systems. The absolute assembler is contained in base level software operating in a 16K memory space while the relocating assembler is part of the RIO environment operating in a 32K memory space. #### 5.2 Z80 STATUS INDICATORS (FLAGS) The flag register (F and F') supplies information to the user regarding the status of the 280 at any given time. The bit positions for each flag is shown below: | | - | _ | | _ | 2 | | | |---|---|---|---|---|-------|---|---| | S | Z | Х | Н | х | P / V | N | С | #### WHERE: C = CARRY FLAG N = ADD/SUBTRACT FLAG P/V = PARITY/OVERFLOW FLAG H = HALF-CARRY FLAG Z = ZERO FLAG S = SIGN FLAG X = NOT USED Each of the two Z-80 Flag Registers contains 6 bits of status information which are set or reset by CPU operations. (Bits 3 and 5 are not used.) Four of these bits are testable (C,P/V,Z and S) for use with conditional jump, call or return instructions. Two flags are not testable (H,N) and are used for BCD arithmetic. #### CARRY FLAG (C) The carry bit is set or reset depending on the operation being performed. For 'ADD' instructions that generate a carry and 'SUBTRACT' instructions that generate a borrow, the Carry Flag will be set. The Carry Flag is reset by an ADD that does not generate a carry and a 'SUBTRACT' that generates no borrow. This saved carry facilitates software routines for extended precision arithmetic. Also, the "DAA" instruction will set the Carry Flag if the conditions for making the decimal adjustment are met. For instructions RLA, RRA, RLS and RRS, the carry bit is used as a link between the LSB and MSB for any register or memory location. During instructions RLCA, RLC s and SLA s, the carry contains the last value shifted out of bit 7 of any register or memory location. During instructions RRCA, RRC s, SRA s and SRL s the carry contains the last value shifted out of bit 0 of any register or memory location. For the logical instructions AND s, $\mbox{\rm OR}$ s $\mbox{\rm and}$ XOR s, the carry will be reset. The Carry Flag can also be set (SCF) and complemented (CCF). #### ADD/SUBTRACT FLAG (N) This flag is used by the decimal adjust accumulator instruction (DAA) to distinguish between 'ADD' and 'SUBTRACT' instructions. For all 'ADD' instructions, N will be set to an 'O'. For all 'SUBTRACT' instructions, N will be set to a 'l'. #### PARITY/OVERFLOW FLAG This flag is set to a particular state depending on the operation being performed. For arithmetic operations, this flag indicates an overflow condition when the result in the Accumulator is greater than the maximum possible number (+127) or is less than the minimum possible number (-128). This overflow condition can be determined by examining the sign bits of the operands. For addition, operands with different signs will never cause overflow. When adding operands with like signs and the result has a different sign, the overflow flag is set. For example: The two numbers added together has resulted in a number that exceeds +127 and the two positive operands has resulted in a negative number (-95) which is incorrect. The overflow flag is therefore set. For subtraction, overflow can occur for operands of unlike signs. Operands of like sign will never cause overflow. For example: | +127 | 0111 | 1111 | MINUEND | |---------|------|------|------------| | (-) -64 | 1100 | 0000 | SUBTRAHEND | | +191 | 1011 | 1111 | DIFFERENCE | The minuend sign has changed from a positive to a negative, giving an incorrect difference. Overflow is therefore set. Another method for predicting an overflow is to observe the carry into and out of the sign bit. If there is a carry in and no carry out, or if there is no carry in and a carry out, then overflow has occurred. This flag is also used with logical operations and rotate instructions to indicate the parity of the result. The number of 'l' bits in a byte are counted. If the total is odd, 'ODD' parity (P=0) is flagged. If the total is even, 'EVEN' parity is flagged (P=1). During search instructions (CPI,CPIR,CPD,CPDR) and block transfer instructions (LDI,LDIR, LDD,LDDR) the P/V flag monitors the state of the byte count register (BC). When decrementing, the byte counter results in a zero value, the flag is reset to 0, otherwise the flag is a Logic 1. During LD A,I and LD A,R instructions, the P/V flag will be set with the contents of the interrupt enable flip-flop (IFF2) for storage or testing. When inputting a byte from an I/O device, IN r,(C), the flag will be adjusted to indicate the parity of the data. #### THE HALF CARRY FLAG (H) The Half Carry Flag (H) will be set or reset depending on the carry and borrow status between bits 3 and 4 of an 8-bit arithmetic operation. This flag is used by the decimal adjust accumulator instruction (DAA) to correct the result of a packed BCD add or subtract operation. The H flag will be set (1) or reset (0) according to the following table: | Н | ADD | SUBTRACT | |---|---------------------------------------|----------------------------------| | 1 | There is a carry from Bit 3 to Bit 4 | There is<br>borrow from<br>bit 4 | | 0 | There is no carry from Bit 3 to Bit 4 | There is no borrow from Bit 4 | #### THE ZERO FLAG (Z) The Zero Flag (Z) is set or reset if the result generated by the execution of certain instructions is a zero. For 8-bit arithmetic and logical operations, the Z flag will be set to a 'l' if the resulting byte in the Accumulator is zero. If the byte is not zero, the Z flag is reset to '0'. For compare (search) instructions, the Z flag will be set to a 'l' if a comparison is found between the value in the Accumulator and the memory location pointed to by the contents of the register pair HL. When testing a bit in a register or memory location, the Z flag will contain the complemented state of the indicated bit (see Bit b,s). When inputting or outputting a byte between a memory location and an I/O device (INI;IND;OUTI and OUTD), if the result of B-l is zero, the Z flag is set, otherwise it is reset. Also for byte inputs from I/O devices using IN r,(C), the Z Flag is set to indicate a zero byte input. #### THE SIGN FLAG (S) The Sign Flag (S) stores the state of the most significant bit of the Accumulator (Bit 7). When the Z80 performs arithmetic operations on signed numbers, binary two's complement notation is used to represent and process numeric information. A positive number is identified by a '0' in bit 7. A negative number is identified by a '1'. The binary equivalent of the magnitude of a positive number is stored in bits 0 to 6 for a total range of from 0 to 127. A negative number is represented by the two's complement of the equivalent positive number. The total range for negative numbers is from -1 to -128. When inputting a byte from an I/O device to a register, IN r,(C), the S flag will indicate either positive (S=0) or negative (S=1) data. #### 5.3 Z80 INSTRUCTION SET NOTE: Execution time (E.T.) for each instruction is given in microseconds for an assumed 4 MHZ clock. Total machine cycles (M) are indicated with total clock periods (T States). Also indicated are the number of T States for each M cycle. For example: M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 indicates that the instruction consists of 2 machine cycles. The first cycle contains 4 clock periods (T States). The second cycle contains 3 clock periods for a total of 7 clock periods or T States. The instruction will execute in 1.75 microseconds. Register format is shown for each instruction with the most significant bit to the left and the least significant bit to the right. 8 BIT LOAD GROUP • ## \_D r, r' Operation: $r \leftarrow r'$ #### Format: | Opcode | Operands | |----------|----------| | LD | r,r' | | 0 1 - r- | | #### Description: The contents of any register r' are loaded into any other register r. Note: r,r' identifies any of the registers A, B, C, D, E, H, or L, assembled as follows in the object code: ## Register r,r' A = 111 B = 000 C = 001 D = 010 E = 011 H = 100L = 101 M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.0 Condition Bits Affected: None #### Example: If the H register contains the number 8AH, and the E register contains 10H, the instruction LD H, E would result in both registers containing 10H. Operation: $r \leftarrow n$ #### Format: #### Description: The eight-bit integer n is loaded into any register r, where r identifies register A, B, C, D, E, H or L, assembled as follows in the object code: #### Register r - A = 111 - B = 000 - C = 001 - D = 010 - E = 011 - H = 100 - L = 101 M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None #### Example: After the execution of LD E, A5H the contents of register E will be A5H. ## LD r, (HL) Operation: $r \leftarrow (HL)$ #### Format: | Opcode | Operands | s | |--------------------|----------|---| | LD | r, (HL) | | | 0 1 <del>- r</del> | 1 1 0 | | #### Description: The eight-bit contents of memory location (HL) are loaded into register r, where r identifies register A, B, C, D, E, H or L, assembled as follows in the object code: #### Register r A = 111 B = 000 C = 001 D = 010 E = 011 H = 100 L = 101 M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None #### Example: If register pair HL contains the number 75A1H, and memory address 75A1H contains the byte 58H, the execution of LD C, (HL) will result in 58H in register C. ## LD r, (IX+d) Operation: $r \leftarrow (IX+d)$ #### Format: | <u>Opcode</u> | <u>Operands</u> | |---------------|-----------------| | LD | r, (IX+d) | | 1,1,0,1,1 | 1 0 1 DD | | 0 1 r | 1 1 0 | | <del>-</del> | | #### Description: The operand (IX+d) (the contents of the Index Register IX summed with a two's complement displacement integer d) is loaded into register r, where r identifies register A, B, C, D, E, H or L, assembled as follows in the object code: #### Register r A = 111 B = 000 C = 001 D = 010 E = 011 H = 100 L = 101 M CYCLES: 5 T STATES: 19(4,4,3,5,3) 4 MHZ E.T.: 4.75 Condition Bits Affected: None #### Example: If the Index Register IX contains the number 25 AFH, the instruction #### LD B, (IX+19H) will cause the calculation of the sum $25 \mathrm{AFH} + 19 \mathrm{H}$ , which points to memory location $25 \mathrm{C8H}$ . If this address contains byte $39 \mathrm{H}$ , the instruction will result in register B also containing $39 \mathrm{H}$ . ## LD r, (IY+d) Operation: $r \leftarrow (IY+d)$ #### Format: | <u>Opcode</u> | <u>Operands</u> | |---------------|-----------------| | LD | r, (IY+d) | | | | | 1 1 1 1 1 | 1 0 1 FD | | 0 1 r | 1 1 0 | | <u> </u> | | #### Description: The operand (IY+d) (the contents of the Index Register IY summed with a two's complement displacement integer d) is loaded into register r, where r identifies register A, B, C, D, E, H or L, assembled as follows in the object code: # Register r A = 111 B = 000 C = 001 D = 010 E = 011 H = 100 M CYCLES: 5 T STATES: 19(4,4,3,5,3) 4 MHZ E.T.: 4.75 Condition Bits Affected: None ### Example: If the Index Register IY contains the number 25AFH, the instruction ${\bf r}$ LD B, (IY+19H) will cause the calculation of the sum 25AFH + 19H, which points to memory location 25C8H. If this address contains byte 39H, the instruction will result in register B also containing 39H. # LD (HL), r Operation: $(HL) \leftarrow r$ #### Format: | <u>Opcode</u> | Operands | |---------------|-----------------| | LD | (HL), r | | 0 1 1 | 1 0 <del></del> | #### Description: The contents of register r are loaded into the memory location specified by the contents of the HL register pair. The symbol r identifies register A, B, C, D, E, H or L, assembled as follows in the object code: | Register | | r | |----------|---|-----| | A | - | 111 | | В | = | 000 | | · C | = | 001 | | D | Ė | 010 | | E | = | 011 | | H | = | 100 | | L | = | 101 | M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None ### Example: If the contents of register pair HL specifies memory location $2146\mathrm{H}_1$ , and the B register contains the byte $29\mathrm{H}_1$ , after the execution of LD (HL), B memory address 2146H will also contain 29H. # \_D (IX+d), r Operation: $(IX+d) \leftarrow r$ ### Format: | Орс | od | e<br> | | | | 0 p | er | ands | |-----|----|-------|-----|---|---|------|-----|-------| | LD | | | | | | (I | X+0 | i), r | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | םם י | | 0 | 1 | 1 | 1 | 0 | | - r- | _ | | | | | · · | d - | | | | | | ### Description: The contents of register r are loaded into the memory address specified by the contents of Index Register IX summed with d, a two's complement displacement integer. The symbol r identifies register A, B, C, D, E, H or L, assembled as follows in the object code: # A = 111 B = 000 C = 001 D = 010 E' = 011H = 100 L = 101 M CYCLES: 5 T STATES: 19(4,4,3,5,3) 4 MHZ E.T.: 4.75 Condition Bits Affected: None # Example: If the C register contains the byte 1CH, and the Index Register IX contains 3100H, then the instruction LD (IX+6H), C will perform the sum 3100H + 6H and will load 1CH into memory location 3106H. # LD (IY+d), r Operation: $(IY+d) \leftarrow r$ #### Format: | Opc | od | e<br>_ | | | | <u>0 p</u> | era | ands | |-----|----|--------|-----|-----|---|------------|----------|-------| | LD | | | | | | (I | Y+c | i), r | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | 0 | 1 | 1 | 1 | 0 - | | r - | | , | | - | | | d - | | | r<br> | <b>-</b> | | ### Description: The contents of register r are loaded into the memory address specified by the sum of the contents of the Index Register IY and d, a two's complement displacement integer. The symbol r is specified according to the following table. | Register | r | | | |----------|---|-----|--| | A | = | 111 | | | В | * | 000 | | | С | = | 001 | | | D | = | 010 | | | E | = | 011 | | | н | = | 100 | | | L | = | 101 | | M CYCLES: 5 T STATES: 19(4,4,3,5,3) 4 MHZ E.T.: 4.75 Condition Bits Affected: None # Example: If the C register contains the byte 48H, and the Index Register IY contains 2AllH, then the instruction LD (IY+4H), C will perform the sum 2AllH + 4H, and will load 48H into memory location 2Al5. # ) (HL), n Operation: (HL) ← n #### Format: ### Description: Integer n is loaded into the memory address specified by the contents of the HL register pair. T STATES: 10(4,3,3) 4 MHZ E.T.: 2.50 M CYCLES: 3 Condition Bits Affected: None #### Example: If the HL register pair contains 4444H, the instruction LD (HL), 28H will result in the memory location 4444H containing the byte 28H. # LD (IX+d), n Operation: $(IX+d) \leftarrow n$ ### Format: | Opcod | e | | | | 0 p | era | and s | |-------|---|-----|---|---|-----|----------|-------| | LD | | | | | (I | X+c | i), n | | 1 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | 0 0 | 1 | 1 | 0 | 1 | 1 | 0 | 36 | | - | | d - | | l | l | - | r | | | 1 | n - | | | | <u> </u> | | ### Description: The n operand is loaded into the memory address specified by the sum of the contents of the Index Register IX and the two's complement displacement operand d. M CYCLES: 5 T STATES: 19(4,4,3,5,3) 4 MHZ E.T.: 4.75 Condition Bits Affected: None #### Example: If the Index Register IX contains the number 219AH the instruction $% \left( 1\right) =\left( 1\right) +\left( 1\right)$ LD (IX+5H), 5AH would result in the byte 5AH in the memory address $219\,\mathrm{FH}_{\star}$ # LD (ľY+d), n Operation: $(IY+d) \leftarrow n$ #### Format: ### Description: Integer n is loaded into the memory location specified by the contents of the Index Register summed with the two's complement displacement integer d. M CYCLES: 5 T STATES: 19(4,4,3,5,3) 4 MHZ E.T.: 4.75 Condition Bits Affected: NONE ### Example: If the Index Register IY contains the number $A940\mathrm{H}$ , the instruction LD (IY+10H), 97H would result in byte 97 in memory location A950H. # LD A. (BC Operation: $A \leftarrow (BC)$ #### Format: | Opcode | Operands | |-----------|----------| | LD | A, (BC) | | 0 0 0 0 1 | 0 1 0 0A | #### Description: The contents of the memory location specified by the contents of the BC register pair are loaded into the Accumulator. M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None #### Example: If the BC register pair contains the number 4747H, and memory address 4747H contains the byte 12H, then the instruction LD A, (BC) will result in byte 12H in register A. # LD A. (DE) Operation: $A \leftarrow (DE)$ #### Format: ### Description: The contents of the memory location specified by the register pair DE are loaded into the $\Lambda$ ccumulator. M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None ### Example: If the DE register pair contains the number $30\Lambda2\, H$ and memory address $30\Lambda2\, H$ contains the byte $22\, H$ , then the instruction LD A, (DE) will result in byte 22H in register A. # LD A, (nn) Operation: $A \leftarrow (nn)$ Opcode #### Format: | L D | - | | | | Δ | ( r | n) | |-----|---|-------|---|---|--------|------|----| | 10 | | | | | α, | ( 1. | , | | 0 0 | 1 | 1 | 1 | 0 | 1 | 0 | зА | | | | - n - | | | r | | | | | | | | | | | | | | 1 | n - | | | ;<br>I | | | #### Description: The contents of the memory location specified by the operands on are loaded into the Accumulator. The first operand after the op code is the low ordder byte of a two-byte memory address. Operands M CYCLES: 4 T STATES: 13(4,3,3,3) 4 MHZ E.T.: 3.25 Condition Bits Affected: None #### Example: If the contents of nn is number $8832\mathrm{H}$ , and the content of memory address $8832\mathrm{H}$ is byte $04\mathrm{H}$ , after the instruction LD A, (nn) byte 04H will be in the Accumulator. # LD (BC), A Operation: $(BC) \leftarrow A$ #### Format: | Opcode | Operands | |-----------|----------| | LD | (BC),A | | 0 0 0 0 0 | 1 0 02 | #### Description: The contents of the Accumulator are loaded into the memory location specified by the contents of the register pair BC. M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None #### Example: If the Accumulator contains 7AH and the BC register pair contains $1212\mathrm{H}$ the instruction LD (BC),A will result in 7AH being in memory location 121211. # LD (DE), A Operation: $(DE) \leftarrow A$ Format: Opcode Operands LD (DE),A 0 0 0 1 0 0 1 0 12 #### Description: The contents of the Accumulator are loaded into the memory location specified by the contents of the DE register pair. M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None ### Example: If the contents of register pair DE are 1128H, and the Accumulator contains byte AOH, the instruction LD (DE),A will result in AOH being in memory location 1128H. # LD (nn), A Operation: $(nn) \leftarrow A$ #### Format: ### Description: The contents of the Accumulator are loaded into the memory address specified by the operand nn. The first n operand after the op code is the low order byte of nn. M CYCLES: 4 T STATES: 13(4,3,3,3) 4 MHZ E.T.: 3.25 Condition Bits Affected: None #### Example: If the contents of the Accumulator are byte D7H, after the execution of $% \left\{ 1\right\} =\left\{ =\left\{$ LD (3141H),A D7H will be in memory location 3141H. # LD A, Operation: $A \leftarrow I$ Opcode #### Format: LD A, I 1 1 1 0 1 1 0 1 ED 0 1 0 1 0 1 1 1 57 #### Description: The contents of the Interrupt Vector Register I are loaded into the Accumulator. M CYCLES: 2 T STATES: 9(4,5) 4 MHZ E.T.: 2.25 ### Condition Bits Affected: S: Set if I-Reg. is negative; reset otherwise Z: Set if I-Reg. is zero; Operands reset otherwise H: Reset P/V: Contains contents of IFF2 N: Reset C: Not affected #### Note: If an interrupt occurs during execution of this instruction, the Parity flag will contain a 0. Operation: #### Format: ### Description: The contents of Memory Refresh Register R are loaded into the Accumulator. M CYCLES: 2 T STATES: 9(4,5) 4 MHZ E.T.: 2.25 #### Condition Bits Affected: S: Set if R-Reg. is negative; reset otherwise **Z**: Set if R-Reg. is zero; reset otherwise H: Reset P/V: Contains contents of IFF2 N: Reset C: Not affected #### Note: If an interrupt occurs during execution of this instruction, the Parity flag will contain a 0. LD I, A Operation: $I \leftarrow A$ ### Format: | Орс | 00 | <u>ie</u> | | | | 2 | )pe | ran | <u>ds</u> | |-----|-------|-----------|---|---|---|---|-----|-----|-----------| | LD | | | | | | I | , A | | | | | 1 | 1 | 1 | 0 | 1 | 1 | 0 ' | 1 | ED | | | )<br> | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 47 | # Description: The contents of the Accumulator are loaded into the Interrupt Control Vector Register, I. M CYCLES: 2 T STATES: 9(4,5) 4 MHZ E.T.: 2.25 Condition Bits Affected: None # $_{-}$ D R, A Operation: $R \leftarrow A$ ### Format: # Description: The contents of the Accumulator are loaded into the Memory Refresh register $R_{\:\raisebox{1pt}{\text{\circle*{1.5}}}}$ M CYCLES: 2 T STATES: 9(4,5) 4 MHZ E.T.: 2.25 Condition Bits Affected: None -16 BIT LOAD GROUP- # \_D dd, nn $\underline{\texttt{Operation}}\colon\;\; \mathbf{dd} \leftarrow \mathbf{nn}$ #### Format: | Opcode | Operands | |-------------|----------| | LD | dd, nn | | 0 0 d d 0 0 | 0 1 | | n | | | → n | | #### Description: The two-byte integer nn is loaded into the dd register pair, where dd defines the BC, DE, HL, or SP register pairs, assembled as follows in the object code: | Pair | <u>d d</u> | |------|------------| | ВС | 00 | | DE | 01 | | HL | 10 | | SP | 11 | The first n operand after the op code is the low order byte. M CYCLES: 3 T STATES: 10(4,3,3) 4 MHZ E.T.: 2.50 Condition Bits Affected: None #### Example: After the execution of LD HL, 5000H the contents of the HL register pair will be 5000H. # LD IX, nr Operation: $IX \leftarrow nn$ #### Format: ### Description: Integer nn is loaded into the Index Register IX. The first n operand after the op code is the low order byte. M CYCLES: 4 T STATES: 14(4,4,3,3) 4 MHZ E.T.: 3.50 Condition Bits Affected: None ### Example: After the instruction LD IX, 45A2H the Index Register will contain integer 45A2H. # LD IY, nn Operation: IY ← nn ### Format: ### Description: Integer nn is loaded into the Index Register IY. The first n operand after the op code is the low order byte. M CYCLES: 4 T STATES: 14(4,4,3,3) 4 MHZ E.T.: 3.50 Condition Bits Affected: None ### Example: After the instruction: LD IY,7733H the Index Register IY will contain the integer 7733H. # LD HL, (nn) Operation: $H \leftarrow (nn+1)$ , $L \leftarrow (nn)$ #### Format: | Opcode | Operands | |---------|------------| | LD | HL,(nn) | | 0 0 1 0 | 1 0 1 0 2A | | n - | | | | | ### Description: The contents of memory address (nn) are loaded into the low order portion of register pair HL (register L), and the contents of the next highest memory address (nn+1) are loaded into the high order portion of HL (register H). The first n operand after the op code is the low order byte of nn. M CYCLES: 5 T STATES: 16(4,3,3,3,3) 4 MHZ E.T.: 4.00 Condition Bits Affected: None # Example: If address 4545H contains 37H and address 4546H contains AlH after the instruction LD HL, (4545H) the HL register pair will contain Al37H. # $_{\mathsf{D}}$ dd, (nn) <u>Operation</u>: $dd_{H} \leftarrow (nn+1) \quad dd_{L} \leftarrow (nn)$ #### Format: | Opcode | Operands | |-------------|----------| | LD | dd,(nn) | | 1 1 1 0 1 | 1 0 1 ED | | 0 1 d d 1 ( | 0 1 1 | | n | | | n | | ### Description: The contents of address (nn) are loaded into the low order portion of register pair dd, and the contents of the next highest memory address (nn+1) are loaded into the high order portion of dd. Register pair dd defines BC, DE, HL, or SP register pairs, assembled as follows in the object code: | Pair | <u>d d</u> | |------|------------| | ВС | 00 | | DE | 01 | | ΗL | 10 | | SP | 11 | The first n operand after the op code is the low order byte of (nn). M CYCLES: 6 T STATES: 20(4,4,3,3,3,3) 4 MHZ E.T.: 5.00 Condition Bits Affected: None ### Example: If Address 2130H contains $65\mathrm{H}$ and address 2131M contains $78\mathrm{H}$ after the instruction LD BC, (2130H) the BC register pair will contain 7865H. # \_D IX, (nn) Operation: $IX_H \leftarrow (nn+1)$ , $IX_L \leftarrow (nn)$ ### Format: | 0 p | pcode | | | | <u>Operands</u> | | | | | |-----|-------|---|---|-----|-----------------|---|----|------|----| | LD | | | | | | I | Χ, | (nn) | | | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | . | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 2A | | | - | | 1 | - n | | I | 1 | | | | | + | | | - n | | 1 | | - | | #### Description: The contents of the address (nn) are loaded into the low order portion of Index Register IX, and the contents of the next highest memory address (nn+1) are loaded into the high order portion of IX. The first n operand after the op code is the low order byte of nn. M CYCLES: 6 T STATES: 20(4,4,3,3,3,3) 4 MHZ E.T.: 5.00 Condition Bits Affected: None #### Example: If address 6666H contains 92H and address 6667H contains DAH, after the instruction LD IX, (6666H) the Index Register IX will contain DA92H. # LD IY, (nn) Operation: IYH ← (nn+1), IYL ← (nn) #### Format: | Opco | <u>de</u> | | | | 0 | ре | ran | ds | |------|-----------|---|-----|---|---|----|-----|----| | LD | | | | | 1 | Υ, | (nn | ) | | . 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | 0 | 0 | 1 | O | 1 | 0 | 1. | 0 | 2A | | - | | | - n | | 1 | * | - | | | - | | | - n | | | | - | | #### Description: The contents of address (nn) are loaded into the low order portion of Index Register IY, and the contents of the next highest memory address (nn+1) are loaded into the high order portion of IY. The first n operand after the op code is the low order byte of nn. M CYCLES: 6 T STATES: 20(4,4,3,3,3,3) 4 MHZ E.T.: 5.00 Condition Bits Affected: None #### Example: If address 6666H contains 92H and address 6667H contains DAH, after the instruction LD IY, (6666H) the Index Register IY will contain DA92H. # LD (nn), HL Operation: $(nn+1) \leftarrow H$ , $(nn) \leftarrow L$ Opcode #### Format: LD (nn), HL 0 0 1 0 0 0 1 0 22 ### Description: The contents of the low order portion of register pair $\operatorname{HL}$ (register L) are loaded into memory address (nn), and the contents of the high order portion of $\operatorname{HL}$ (register H) are loaded into the next highest memory address (nn+1). The first n operand after the op code is the low order byte of nn. Operands M CYCLES: 5 T STATES: 16(4,3,3,3,3) 4 MHZ E.T.: 4.00 Condition Bits Affected: None ### Example: If the content of register pair HL is $483\mathrm{AH}$ , after the instruction LD (B229H), HL address B229H) will contain 3AH, and address B22AH will contain 48H. # LD (nn), dd Operation: $(nn+1) \leftarrow dd_H$ , $(nn) \leftarrow dd_L$ #### Format: | <u>0 p</u> | cod | <u>e</u> | | Operands | | | | | | | |------------|-----|----------|---|----------|---|---|-----|-----|----|---| | LD | | | | | | ( | nn) | , d | i | | | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ΕI | ) | | • | 0 | 1 | ď | d | 0 | 0 | 1 | 1 | | | | | _ | | | - n | | | | | | | | | - | | | - n - | | | | + | | | ### Description: The low order byte of register pair dd is loaded into memory address (nn); the upper byte is loaded into memory address (nn+1). Register pair dd defines either BC, DE, HL, or SP, assembled as follows in the object code: | Pair | <u>d d</u> | |------|------------| | | | | ВC | 0.0 | | DE | 01 | | ΗL | 10 | | SP | 11 | The first n operand after the op code is the low order byte of a two byte memory address. M CYCLES: 6 T STATES: 20(4,4,3,3,3,3) 4 MHZ E.T.: 5.00 Condition Bits Affected: None ### Example: If register pair BC contains the number $4644\mathrm{H}$ , the instruction LD (1000H), BC will result in $44\mathrm{H}$ in memory location 1000H, and $46\mathrm{H}$ in memory location 1001H. # LD (nn), IX Operation: $(nn+1) \leftarrow IX_H$ , $(nn) \leftarrow IX_L$ #### Format: | <u>upcode</u> | Operands | |---------------|----------| | LD | (nn),IX | | 1 1 0 1 1 | 1 0 1 DD | | 0 0 1 0 0 | 0 1 0 22 | | - n | | | n | | #### Description: The low order byte in Index Register IX is loaded into memory address (nn); the upper order byte is loaded into the next highest address (nn+1). The first n operand after the op code is the low order byte of nn. M CYCLES: 6 T STATES: 20(4,4,3,3,3,3) 4 MHZ E.T.: 5.00 Condition Bits Affected: None #### Example: If the Index Register IX contains 5A30H, after the instruction LD (4392H), IX memory location 4392H will contain number 30H and location 4393H will contain 5AH. # LD (nn), IY Operation: $(nn+1) \leftarrow IY_H$ , $(nn) \leftarrow IY_L$ #### Format: # Description: The low order byte in Index Register IY is loaded into memory address (nn); the upper order byte is loaded into memory location (nn+1). The first n operand after the op code is the low order byte of nn. M CYCLES: 6 T STATES: 20(4,4,3,3,3,3) 4 MHZ E.T.: 5.00 Condition Bits Affected: None #### Example: If the Index Register IY contains $4174\mathrm{H}$ after the instruction LP (8838H), IY memory location 8838H will contain number 74H and memory location 8839H will contain 41H. # LD SP, HL Operation: SP ← HL # Format: | Opcode | Operands | | | | |-----------|----------|--|--|--| | LD | SP, HL | | | | | 1 1 1 1 0 | 0 1 F9 | | | | ### Description: The contents of the register pair HL are loaded into the Stack Pointer SP. M CYCLES: 1 T STATES: 6 4 MHZ E.T.: 1.50 Condition Bits Affected: None #### Example: If the register pair HL contains 442EH, after the instruction LD SP, HL the Stack Pointer will also contain 442EH. # LD SP, IX Operation: $SP \leftarrow IX$ #### Format: | Opcode | | | | | | <u>0 p</u> | era | ands | |--------|---|---|---|---|---|------------|-----|------| | LD | | | | | | SP | , I | X. | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | . DD | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | F9 | ### Description: The two byte contents of Index Register IX are loaded into the Stack Pointer SP. M CYCLES: 2 T STATES: 10(4,6) 4 MHZ E.T.: 2.50 Condition Bits Affected: None #### Example: If the contents of the Index Register IX are 98DAH, after the instruction LD SP, IX the contents of the Stack Pointer will also be 98DAH. Operation: $SP \leftarrow IY$ # Format: | Opcode | | | | | | <u>0 p</u> | era | ands | | |--------|----|---|---|---|---|------------|-----|------|----| | | LD | | | | | | sp | , I | r | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | F9 | # Description: The two byte contents of Index Register IY are loaded into the Stack Pointer SP. M CYCLES: 2 T STATES: 10(4,6) 4 MHZ E.T.: 2.50 Condition Bits Affected: None ### Example: If Index Register IY contains the integer A227H, after the instruction LD SP, IY the Stack Pointer will also contain A227H. # PUSH qq PUSH qq Operation: (SP-2) ← qqL (SP-1) ← qqH Format: | Opcode | | | | | | 0 | per | an | d s | |--------|----|---|---|---|------------|---|-----|----|-----| | PU | SH | | | | | P | P | | | | | 1 | 1 | q | q | <b>'</b> 0 | 1 | 0 | 1 | ]- | #### Description: The contents of the register pair qq are pushed into the external memory LIFO (last-in, first-out) Stack. The Stack Pointer (SP) register pair holds the 16-bit address of the current "top" of the Stack. This instruction first decrements the SP and loads the high order byte of register pair qq into the memory address now specified by the SP; then decrements the SP again and loads the low order byte of qq into the memory location corresponding to this new address in the SP. The operand qq identifies register pair BC, DE, HL, or AF, assembled as follows in the object code: | Pair | <u>9 9</u> | |------|------------| | ВС | 00 | | DE | 01 | | HL | 10 | | AF | 11 | M CYCLES: 3 T STATES: 11(5,3,3) 4 MHZ E.T.: 2.75 Condition Bits Affected: None #### Example: If the AF register pair contains 2233H and the Stack Pointer contains 1007H, after the instruction PUSH AF memory address 1006H will contain 22H, memory address 1005H will contain 33H, and the Stack Pointer will contain 1005H. # PUSH IX Operation: $(SP-2) \leftarrow IX_L$ , $(SP-1) \leftarrow IX_H$ ### Format: | Opcode | Operands | |---------|------------| | PUSH | IX | | 1 1 0 1 | 1 1 0 1 DD | | 1 1 1 0 | 0 1 0 1 E5 | ### Description: The contents of the Index Register IX are pushed into the external memory LIFO (last-in, first-out) Stack. The Stack Pointer (SP) register pair holds the 16-bit address of the current "top" of the Stack. This instruction first decrements the SP and loads the high order byte of IX into the memory address now specified by the SP; then decrements the SP again and loads the low order byte into the memory location corresponding to this new address in the SP. M CYCLES: 3 T STATES: 15(4,5,3,3) 4 MHZ E.T.: 3.75 Condition Bits Affected: None #### Example: If the Index Register IX contains 2233H and the Stack Pointer contains 1007H, after the instruction PUSH IX memory address 1006H will contain 22H, memory address 1005H will contain 33H, and the Stack Pointer will contain 1005H. # PUSH IY Operation: $(SP-2) \leftarrow IY_L$ , $(SP-1) \leftarrow IY_H$ ### Format: | Opcode | | Operande | | | | | |--------|-------|----------|---|----|--|--| | PUSH | | IY | - | | | | | 1 1 | 1 1 1 | 1 0 | 1 | FD | | | | 1 1 | 1 0 0 | 1 0 | 1 | E5 | | | # Description: The contents of the Index Register IY are pushed into the external memory LIFO (last-in, first-out) Stack. The Stack Pointer (SP) register pair holds the 16-bit address of the current "top" of the Stack. This instruction first decrements the SP and loads the high order byte of IY into the memory address now specified by the SP; then decrements the SP again and loads the low order byte into the memory location corresponding to this new address in the SP. M CYCLES: 4 T STATES: 15(4,5,3,3) 4 MHZ E.T.: 3.75 Condition Bits Affected: None #### Example: If the Index Register IY contains 2233H and the Stack Pointer contains 1007H, after the instruction PUSH IY memory address 1006H will contain 22H, memory address 1005H will contain 33H, and the Stack Pointer will contain 1005H. # POP qq Operation: $qq_H \leftarrow (SP+1), qq_L \leftarrow (SP)$ Format: Opcode Operands POP qq 1 1 9 9 0 0 0 1 ### Description: The top two bytes of the external memory LIFO (last-in, first-out) Stack are popped into register pair qq. The Stack Pointer (SP) register pair holds the 16-bit address of the current "top" of the Stack. This instruction first loads into the low order portion of qq, the byte at the memory location corresponding to the contents of SP; then SP is incremented and the contents of the corresponding adjacent memory location are loaded into the high order portion of qq and the SP is now incremented again. The operand qq identifies register pair BC, DE, HL, or AF, assembled as follows in the object code: | <u>Pair</u> | <u>r</u> | |-------------|----------| | ВС | 00 | | DΕ | 01 | | ΗL | 10 | | AF | . 11 | M CYCLES: 3 T STATES: 10(4,3,3) 4 MHZ E.T.: 2.50 Condition Bits Affected: None # Example: If the Stack Pointer contains 1000H, memory location 1000H contains 55H, and location 1001H contains 33H, the instruction POP HL will result in register pair HL containing 3355H, and the Stack Pointer containing 1002H. Operation: $IX_{H} \leftarrow (SP+1)$ , $IX_{L} \leftarrow (SP)$ #### Format: | Opcode | Operands | | | | | | |-----------|----------|--|--|--|--|--| | POP | IX | | | | | | | 1 1 0 1 1 | 1 0 1 DD | | | | | | | 1 1 1 0 0 | 0 0 1 E1 | | | | | | ### Description: The top two bytes of the external memory LIFO (last-in, first-out) Stack are popped into Index Register IX. The Stack Pointer (SP) register pair holds the 16-bit address of the current "top" of the Stack. This instruction first loads into the low order portion of IX the byte at the memory location corresponding to the contents of SP; then SP is incremented and the contents of the corresponding adjacent memory location are loaded into the high order portion of IX. The SP is now incremented again. M CYCLES: 4 T STATES: 14(4,4,3,3) 4 MHZ E.T.: 3.50 Condition Bits Affected: None #### Example: If the Stack Pointer contains 1000H, memory location 1000H contains 55H, and location 1001H contains 33H, the instruction POP IX will result in Index Register IX containing 3355H, and the Stack Pointer containing 1002H. # POP IY Operation: $IY_H \leftarrow (SP+1)$ , $IY_L \leftarrow (SP)$ #### Format: | Opo | | | <u>0 p</u> | era | ands | | | | |-----|---|---|------------|-----|------|----|---|----| | POI | P | | | | | IY | | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | 1 | 1 | 1 | 0 | 0 | ່າ | 0 | 1 | E1 | #### Description: The top two bytes of the external memory LIFO (last-in, first-out) Stack are popped into Index Register IY. The Stack Pointer (SP) register pair holds the 16-bit address of the current "top" of the Stack. This instruction first loads into the low order portion of IY the byte at the memory location corresponding to the contents of SP; then SP is incremented and the contents of the corresponding adjacent memory location are loaded into the high order portion of IY. The SP is now incremented again. M CYCLES: 4 T STATES: 14(4,4,3,3) 4 MHZ E.T.: 3.50 Condition Bits Affected: None #### Example: If the Stack Pointer contains 1000H, memory location 1000H contains 55H, and location 1001H contains 33H, the instruction POP IY will result in Index Register IY containing 3355H, and the Stack Pointer containing 1002H. -EXCHANGE, BLOCK TRANSFER AND SEARCH GROUP- # EX DE, HL Operation: DE ↔ HL ### Format: | Opcode | | | | | | Operands | | | | |--------|----|---|---|---|---|----------|----|------|----| | I | EX | | | | • | | DE | , HL | | | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | EB | # Description: The two-byte contents of register pairs DE and HL are exchanged. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 Condition Bits Affected: None #### Example: If the content of register pair DE is the number 2822H, and the content of the register pair HL is number 499AH, after the instruction EX DE, HL the content of register pair DE will be 499AH and the content of register pair HL will be 2822H. # EX AF, AF' Operation: AF ↔ AF # Format: | Opcode | Operands. | | | | |-----------|-----------|--|--|--| | EX | AF, AF | | | | | 0 0 0 0 1 | 0 0 0 08 | | | | # Description: The two-byte contents of the register pairs AF and AF' are exchanged. (Note: register pair AF' consists of registers A' and F'.) M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 Condition Bits Affected: ▶ None #### Example: If the content of register pair AF is number 9900H, and the content of register pair AF is number 5944H, after the instruction EX AF, AF' the contents of AF will be $5944\mathrm{H}$ , and the contents of AF' will be $9900\mathrm{H}$ . Operation: (BC) $\leftrightarrow$ (BC'), (DE) $\leftrightarrow$ (DE'), (HL) $\leftrightarrow$ (HL') ### Format: | Opcode | | Operands | | | | |---------|-----|----------|--|--|--| | EXX | • | | | | | | 1 1 0 1 | 1 0 | 0 1 DS | | | | #### Description: Each two-byte value in register pairs BC, DE, and HL is exchanged with the two-byte value in BC', DE', and HL', respectively. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 Condition Bits Affected: None #### Example: If the contents of register pairs BC, DE, and HL are the numbers 445AH, 3DA2H, and 8859H, respectively, and the contents of register pairs BC', DE', and HL' are 0988H, 9300H, and 00E7H, respectively, after the instruction EXX the contents of the register pairs will be as follows: BC: 0988H; DE: 9300H; HL: 00E7H; BC': 445AH; DE': 3DA2H; and HL': 8859H. # EX (SP), HL Operation: $H \leftrightarrow (SP+1)$ , $L \leftrightarrow (SP)$ #### Format: | Opcode | , | 0 | pera | ands | |--------|-----|-----|------|------| | EX | | ( | SP) | ,HL | | 1 1 1 | 0 0 | 0 1 | . 1 | E3 | ### Description: The low order byte contained in register pair HL is exchanged with the contents of the memory address specified by the contents of register pair SP (Stack Pointer), and the high order byte of HL is exchanged with the next highest memory address (SP+1). M CYCLES: 5 T STATES: 19(4,3,4,3,5) 4 MHZ E.T.: 4.75 Condition Bits Affected: None #### Example: If the HL register pair contains 7012H, the SP register pair contains 8856H, the memory location 8856H contains the byte 11H, and the memory location 8857H contains the byte 22H, then the instruction EX (SP), HL will result in the HL register pair containing number 2211H, memory location 8856H containing the byte 12H, the memory location 8857H containing the byte 70H and the Stack Pointer containing 8856H. # EX (SP), IX Operation: $IX_H \leftrightarrow (SP+1)$ , $IX_L \leftrightarrow (SP)$ ### Format: | Opcode | Operands | | |--------|----------|--------| | EX | (SP),IX | | | 1 1 | 0 1 1 1 | 0 1 DD | | 1 1 | 1 0 0 0 | 1 1 E3 | ### Description: The low order byte in Index Register IX is exchanged with the contents of the memory address specified by the contents of register pair SP (Stack Pointer), and the high order byte of IX is exchanged with the next highest memory address (SP+1). M CYCLES: 6 T STATES: 23(4,4,3,4,3,5) 4 MHZ E.T.: 5.75 Condition Bits Affected: None # Example: If the Index Register IX contains 3988H, the SP register pair contains 0100H, the memory location 0100H contains the byte 90H, and memory location 0101H contains byte 48H, then the instruction EX (SP), IX will result in the IX register pair containing number 4890H, memory location 0100H containing 88H, memory location 0101H containing 39H and the Stack Pointer containing 0100H. # EX (SP), IY Operation: $$IY_H \leftrightarrow (SP+1)$$ , $IY_L \leftrightarrow (SP)$ ### Format: | Opcode | Operands | | | |--------|----------|------|------| | EX | (SP) | , IY | | | 1 1 1 | 1 1 1 | 0 1 | . FD | | 1 1 1 | 0 0 0 | 1 1 | E3 | ### Description: The low order byte in Index Register IY is exchanged with the contents of the memory address specified by the contents of register pair SP (Stack Pointer), and the high order byte of IY is exchanged with the next highest memory address (SP+1). M CYCLES: 6 T STATES: 23(4,4,3,4,3,5) 4 MHZ E.T.: 5.75 Condition Bits Affected: None # Example: If the Index Register IY contains 3988H, the SP register pair contains 0100H, the memory location 0100H contains the byte 90H, and memory location 010lH contains byte 48H, then the instruction will result in the IY register pair containing number 4890H, memory location 0100H containing 88H, memory location 0101H containing 39H, and the Stack Pointer containing 0100H. Operation: (DE) ← (HL), DE ← DE+1, HL ← HL+1, BC ← BC-1 ### Format: | Opcod | <u>e</u> | 0 p | era | ands | | | | |-------|----------|-----|-----|------|---|---|----| | LDI | | | | | | | | | 1 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED | | 1 0 | 1 | 0 | 0 | · | 0 | 0 | AO | # Description: A byte of data is transferred from the memory location addressed by the contents of the HL register pair to the memory location addressed by the contents of the DE register pair. Then both these register pairs are incremented and the BC (Byte Counter) register pair is decremented. M CYCLES: 4 T STATES: 16(4,4,3,5) 4 MHZ E.T.: 4.00 ### Condition Bits Affected: S: Not affected Z: Not affected H: Reset P/V: Set if $BC-1\neq 0$ ; reset otherwise N: Reset C: Not affected ### Example: If the HL register pair contains 1111H, memory location 1111H contains contains the byte 88H, the DE register pair contains 2222H, the memory location 2222H contains byte 66H, and the BC register pair contains 7H, then the instruction #### . LDI will result in the following contents in register pairs and memory addresses: HL: 1112H (1111H): 88H DE : 2223H (2222H) : 88H BC : 6H LDIR Operation: (DE) ← (HL), DE ← DE+1, HL ← HL+1, BC ← BC-1 Operands #### Format: Opcode | LI | ) I R | | | | | | | | · | |----|-------|---|---|---|---|---|---|---|----| | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 80 | ### Description: This two byte instruction transfers a byte of data from the memory location addressed by the contents of the HL register pair to the memory location addressed by the DE register pair. Then both these register pairs are incremented and the BC (Byte Counter) register pair is decremented. If decrementing causes the BC to go to zero, the instruction is terminated. If BC is not zero the program counter is decremented by 2 and the instruction is repeated. Interrupts will be recognized and two refresh cycless will be executed after each data transfer. Note that if BC is set to zero prior to instruction execution, the instruction will loop through 64K bytes. For BC ≠0: M CYCLES: 5 T STATES: 21(4,4,3,5,5) 4 MHZ E.T.: 5.25 For BC=0: M CYCLES: 4 T STATES: 16(4,4,3,5) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Not affected Z: Not affected H: Reset P/V: Reset N: Reset C: Not affected ### Example: If the HL register pair contains 1111H, the DE register pair contains 2222H, the BC register pair contains 0003H, and memory locations have these contents: (1111H): 88H (2222H): 66H (1112H): 36H (2223H): 59H (1113H): A5H (2224H): C5H then after the execution of LDIR the contents of register pairs and memory locations will be: HL: 1114H DE: 2225H BC: 0000H (1111H): 88H (2222H): 88H (1112H): 36H (2223H): 36H (1113H): A5H (2224H): A5H Operation: (DE) $\leftarrow$ (HL), DE $\leftarrow$ DE-1, HL $\leftarrow$ HL-1, BC $\leftarrow$ BC-1 # Format: | Opcode | | | | | | | | er | ands | |--------|----|---|---|---|---|---|---|----|------| | L | DD | | | | | | | | | | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | EC | | | 1 | 0 | 1 | 0 | 1 | 0 | ŋ | 0 | 8А | # Descripttion: This two byte instruction transfers a byte of data from the memory location addressed by the contents of the HL register pair to the memory location addressed by the contents of the DE register pair. Then both of these register pairs including the BC (Byte Counter) register pair are decremented. M CYCLES: 4 T STATES: 16(4,4,3,5) 4 MHZ E.T.: 4.00 ### Condition Bits Affected: S: Not affected Z: Not affected H: Reset P/V: Set if $BC-1\neq 0$ ; reset otherwise N: Reset C: Not affected ### Example: If the HL register pair contains llllH, memory location llllH contains the byte 88H, the DE register pair contains 2222H, memory location 2222H contains byte 66H, and the BC register pair contains 7H, then the instruction LDD will result in the following contents in register pairs and memory addresses: HL : 1110H (1111H) : 88H DE : 2221H (2222H) : 88H BC : 6H Operation: (DE) $\leftarrow$ (HL), DE $\leftarrow$ DE-1, HL $\leftarrow$ HL-1, BC $\leftarrow$ BC-1 #### Format: Opcode Operands LDDR #### Description: This two byte instruction transfers a byte of data from the memory location addressed by the contents of the HL register pair to the memory location addressed by the contents of the DE register pair. Then both of these registers as well as the BC (Byte Counter) are decremented. If decrementing causes the BC to go to zero, the instruction is terminated. If BC is not zero, the program counter is decremented by 2 and the instruction is repeated. Interrupts will be recognized and two refresh cycless will be executed after each data transfer. Note that if BC is set to zero prior to instruction execution, the instruction will loop through 64K bytes. For BC≠0: 4 MHZ E.T.: 5.25 M CYCLES: 5 T STATES: 21(4,4,3,5,5) For BC=0 4 MHZ E.T.: 4.00 M CYCLES: 4 T° STATES: 16(4,4,3,5) Condition Bits Affected: s: Not affected Not affected Z: H: Reset P/V: Reset N: Reset #### Example: If the HL register pair contains 1114H, the DE register pair contains 2225H, the BC register pair contains 0003H, and memory locations have these contents: ``` (1114H): A5H (2225H): C5H (1113H): 36H (2224H): 59H (1112H): 88H (2223H): 66H ``` then after the execution of #### LDDR the contents of register pairs and memory locations will be: HL: 1111H DE: 2222H BC: 0000H (1114H): A5H (2225H): A5H (1113H): 36H (2224H): 36H (1112H): 88H (2223H): 88H Operation: A - (HL), $HL \leftarrow HL+1$ , $BC \leftarrow BC-1$ #### Format: | <del>opcode</del> | | | | | | _ | ре | ran | as | |-------------------|---|---|---|---|---|---|----|-----|----| | C P | I | | | | | , | | | | | [ | 1 | 1 | 1 | 0 | 1 | 1 | ŋ. | 1 | ED | | | 1 | 0 | 1 | 0 | 0 | | 0 | 1 | A1 | # Description: The contents of the memory location addressed by the HL register pair is compared with the contents of the Accumulator. In case of a true compare, a condition bit is set. Then HL is incremented and the Byte Counter (register pair BC) is decremented. M CYCLES: 4 T STATES: 16(4,4,3,5) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if A=(HL); reset otherwise H: Set if borrow from Bit 4; reset otherwise P/V: Set if $BC-1 \neq 0$ ; reset otherwise N: Set C: Not affected ### Example: If the HL register pair contains 1111H, memory location 1111H contains 3BH, the Accumulator contains 3BH, and the Byte Counter contains 0001H, then after the execution of ### CPI the Byte Counter will contain 0000H, the HL register pair will contain 1112H, the Z flag in the F register will be set, and the P/V flag in the F register will be reset. There will be no effect on the contents of the Accumulator or address 1111H. Operation: A-(HL), HL ← HL+1, BC ← BC-1 Opcode #### Format: | C F | IR | | | | | _ | • | | | |-----|----|---|---|---|---|---|---|---|----| | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | В1 | Operands ### Description: The contents of the memory location addressed by the HL register pair is compared with the contents of the Accumulator. In case of a true compare, a condition bit is set. The HL is incremented and the Byte Counter (register pair BC) is decremented. If decrementing causes the BC to go to zero or if A=(HL), the instruction is terminated. If BC is not zero and A±(HL), the program counter is decremented by 2 and the instruction is repeated. Interrupts will be recognized and two refresh cycles will be executed after each data transfer. Note that if BC is set to zero before instruction execution, the instruction will loop through 64K bytes, if no match is found. For BC≠0 and A≠(HL): M CYCLES: 5 T STATES: 21(4,4,3,5,5) 4 MHZ E.T.: 5.25 For BC=0 or A=(HL): M CYCLES: 4 T STATES: 16(4,4,3,5) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if A=(HL); reset otherwise H: Set if borrow from Bit 4; reset otherwise P/V: Set if BC-1 #0; reset otherwise N: Set C: Not affected #### Example: If the HL register pair contains 1111H, the Accumulator contains F3H, the Byte Counter contains 0007H, and memory locations have these contents: (1111H): 52H (1112H): 00H (1113H): F3H then after the execution of CPIR the contents of register pair HL will be 1114H, the contents of the Byte Counter will be 0004H, the P/V flag in the F register will be set and the Z flag in the F register will be set. Operation: A-(HL), HL ← HL-1, BC ← BC-1 #### Format: | <u>opcode</u> <u>operar</u> | ids | |-----------------------------|-----| | CPD | | | 1 1 1 0 1 1 0 1 | ED | | 1 0 1 0 1 0 0 1 | A9 | ### Description: The contents of the memory location addressed by the HL register pair is compared with the contents of the Accumulator. In case of a true compare, a condition bit is set. The HL and the Byte Counter (register pair BC) are decremented. M CYCLES: 4 T STATES: 16(4,4,3,5) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if A=(HL); reset otherwise H: Set if borrow from Bit 4; reset otherwise P/V: Set if $BC-1 \neq 0$ ; reset otherwise N: Set C: Not affected ### Example: If the HL register pair contains llllH, memory location llllH contains 3BH, the Accumulator contains 3BH, and the Byte Counter contains 000lH, then after the execution of the Byte Counter will contain 0000H, the HL register pair will contain 1110H, the Z flag in the F register will be set, and the P/V flag in the F register will be reset. There will be no effect on the contents of the Accumulator or address 1111H. Operation: A - (HL), HL ← HL-1, BC ← BC-1 #### Format: | <u>0 p</u> | coc | i e | | | | 0 | per | an | <u>ds</u> | |------------|-----|-----|---|-----------|---|---|-----|----|-----------| | CP | DR | | | | | , | | | | | | 1 | 1 | 1 | 1 0 1 1 0 | | | | | ED | | 4 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | В9 | ### Description: The contents of the memory location addressed by the HL register pair is compared with the contents of the Accumulator. In case of a true compare, a condition bit is set. The HL and BC (Byte Counter) register pairs are decremented. If decrementing causes the BC to go to zero or if A=(HL), the instruction is terminated. If BC is not zero and A=(HL), the program counter is decremented by 2 and the instruction is repeated. Interrupts will be recognized and two refresh cycless will be executed after each data transfer. Note that if BC is set to zero prior to instruction execution, the instruction will loop through 64K bytes, if no match is found. for $BC \neq 0$ and $A \neq (HL)$ : M CYCLES: 5 T STATES: 21(4,4,3,5,5,) 4 MHZ E.T.: 5.25 For BC=0 or A=(HL): M CYCLES: 4 T STATES: 16(4,4,3,5) 4 MHZ E.T.: 4.00 # Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if A=(HL); reset other,wise H: Set if borrow from Bit 4; reset otherwise P/V: Set if $BC-1 \neq 0$ ; reset otherwise N: Set C: Not affected #### Example: If the HL register pair contains 1118H, the Accumulator contains F3H, the Byte Counter contains 0007H, and memory locations have these contents: (1118H): 52H (1117H): 00H (1116H) : F3H then after the execution of CPDR the contents of register pair HL will be 1115H, the contents of the Byte Counter will be 0004H, the P/V flag in the F register will be set, and the Z flag in the F register will be set. -8 BIT ARITHMETIC AND LOGICAL GROUP- # ADD A, r Operation: $A \leftarrow A + r$ ### Fornat: | ( | Орс | od | e | | Operands | |---|-----|----|---|---|--------------------| | 4 | ADD | | | | A,r | | [ | 1 | 0 | 0 | 0 | 0 <del>- r -</del> | ## Description: The contents of register r are added to the contents of the Accumulator, and the result is stored in the Accumulator. The symbol r identifies the registers A,B,C,D,E,H or L assembled as follows in the object code: | Register | <u>r</u> | |----------|----------| | A | 111 | | В | 000 | | C | 001 | | D | 010 | | E | 011 | | H · | 100 | | L | 101 | M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 ## Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if carry from Bit 3; reset otherwise P/V: Set if overflow; reset otherwise N: Reset C: Set if carry from Bit 7; reset otherwise ## Example: If the contents of the Accumulator are 44H, and the contents of register C are 11H, after the execution of ADD A,C the contents of the Accumulator will be 55H. # ADD A, n Operation: $A \leftarrow A + n$ ### Format: ## Description: The integer n is added to the contents of the Accumulator and the results are stored in the Accumulator. M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 # Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if carry from Bit 3; reset otherwise P/V: Set if overflow; reset otherwise N: Reset C: Set if carry from Bit 7; reset otherwise # Example: If the contents of the Accumulator are 23H, after the execution of ADD A,33H the contents of the Accumulator will be 56H. # ADD A, (HL) Operation: $A \leftarrow A + (HL)$ #### Format: | Opcode | Operands | | | | |-----------|----------|--|--|--| | ADD | A,(HL) | | | | | 1 0 0 0 0 | 1 1 0 86 | | | | ### Description: The byte at the memory address specified by the contents of the HL register pair is added to the contents of the Accumulator and the result is stored in the Accumulator. M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if carry from Bit 3; reset otherwise P/V: Set if overflow; reset otherwise N: Reset C: Set if carry from Bit 7; reset otherwise ## Example: If the contents of the Accumulator are AOH, and the content of the register pair HL is 2323H, and memory location 2323H contains byte O8H, after the execution of ADD A, (HL) the Accumulator will contain A8H. # ADD A, (IX+d) Operation: $A \leftarrow A + (IX+d)$ ### Format: | Opco | pcode Operands | | | | | | | ds | |------|----------------|-----|-------|----------|---|------|-------|--------------| | ADD | | | | | A | ., ( | I X + | <b>d</b> ) · | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 86 | | - | 1. | I : | - d - | <u> </u> | | | | | #### Description: The contents of the Index Register (register pair IX) is added to a two's complement displacement d to point to an address in memory. The contents of this address is then added to the contents of the Accumulator and the result is stored in the Accumulator. M CYCLES: 5 T STATES: 19(4,4,3,5,3) 4 MHZ E.T.: 4.75 #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if carry from Bit 3; reset otherwise P/V: Set if overflow; reset otherwise N: Reset C: Set if carry from Bit 7; reset otherwise # Example: If the Accumulator contents are 11H, the Index Register IX contains 1000H, and if the content of memory location 1005H is 22H, after the execution of ADD A,(IX+5H) the contents of the Accumulator will be 33H. # ADD A, (IY+d) Operation: $A \leftarrow A+(IY+d)$ #### Format: | Opcode Operand | | | | | | | ds | | | |----------------|----|---|---|-------|----------|---|-------|----------|-----| | Al | σc | | | | | | A , ( | ΙYΗ | ⊦d) | | į | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1: | FD | | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 86 | | | - | , | 1 | - d - | <u> </u> | | T | <b>-</b> | , | #### Description: The contents of the Index Register (register pair IY) is added to a two's complement displacement d to point to an address in memory. The contents of this address is then added to the contents of the Accumulator and the result is stored in the Accumulator. M CYCLES: 5 T STATES: 19(4,4,3,5,3) 4 MHZ E.T.: 4.75 #### Condition Bits Affected: s: Set if result is negative; reset otherwise Set if result is zero: reset otherwise H: Set if carry from Bit 3; reset otherwise P/V: Set if overflow; reset otherwise N: Reset C: Set if carry from bit 7; reset otherwise #### Example: If the Accumulator contents are 11H, the Index Register pair IY contains 1000H, and if the content of memory location 1005H is 22H, after the execution of ADD A,(IY+5H) the contents of the Accumulator will be 33H. # ADC A, s Operation: $A \leftarrow A + s + CY$ ### Format: Opcode Operands ADC A,s The s operand is any of r,n,(HL),(IX+d) or (IY+d) as defined for the analogous ADD instruction. These various possible opcode-operand combinations are assembled as follows in the object code: \*r identifies registers B,C,D,E,H,L or A assembled as follows in the object code field above: | Register | r | |----------|-----| | В | 000 | | С | 001 | | D | 010 | | E | 011 | | Н | 100 | | L | 101 | | A | 111 | The s operand, along with the Carry Flag ("C" in the F register) is added to the contents of the Accumulator, and the result is stored in the Accumulator. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |---------------|----------|---------------|------------| | ADC A,r | 1 | 4 | 1.00 | | ADC A, n | 2 | 7(4,3) | 1.75 | | ADC A, (HL) | 2 | 7(4,3) | 1.75 | | ADC A,(IX+d) | 5 | 19(4,4,3,5,3) | 4.75 | | ADC A, (IY+d) | . 5 | 19(4,4,3,5,3) | 4.75 | ## Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if carry from Bit 3; reset otherwise P/V: Set if overflow; reset otherwise N: Reset C: Set if carry from Bit 7; relet otherwise #### Example: If the Accumulator contains 16H, the Carry Flag is set, the HL register pair contains 6666H, and address 6666H contains 10H, after the execution of ADC A, (HL) the Accumulator will contain 27H. # 3UB s Operation: $A \leftarrow A - s$ ## Format: Opcode Operands SUB s The s operand is any of r,n,(HL),(IX+d) or (IY+d) as defined for the analogous ADD instruction. These various possible opcode-operand combinations are assembled as follows in the object code: | SUB | r | 1 | 0 | 0 | 1 | 0 | <u> </u> | - r- | | , . | |-----|--------|----|----|---|-------|---|----------|------|---|-----| | SUB | n | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | D6 | | | | _ | 1 | | - n - | | | | - | | | SUB | (HL) | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 96 | | SUB | (IX+d) | .1 | 1 | 0 | 1 | 1 | 1 | ် | 1 | DD | | | • | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 96 | | | • | _ | | | - d - | | | | - | | | SUB | (IY+d) | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 96 | | | | | I. | | -d - | | | | | | <sup>\*</sup>r identifies registers B,C,D,E,H,L or A assembled as follows in the object code field above: | Register | r | |----------|-----| | В | 000 | | C | 001 | | D | 010 | | E | 011 | | Н | 100 | | L | 101 | | . A | 111 | The s operand is subtracted from the contents of the Accumulator, and the result is stored in the Accumulator. | INST | TRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |------|----------|----------|---------------|------------| | SUB | r | 1 | 4 | 1.00 | | SUB | n | 2 | 7(4,3) | 1.75 | | SUB | (HL) | 2 | 7(4,3) | 1.75 | | SUB | (IX+d) | 5 | 19(4,4,3,5,3) | 4.75 | | SUB | (IY+d) | 5 | 19(4,4,3,5,3) | 4.75 | # Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if borrow from Bit 4; reset otherwise P/V: Set if overflow; reset otherwise N: Set C: Set if borrow; reset otherwise ### Example: If the Accumulator contains $29\,\mathrm{H}$ and register D contains $11\,\mathrm{H}\,\text{,}$ after the execution of SUB D the Accumulator will contain 18H. # SBC A, s Operation: A - A - s - CY ## Format: | Opcode | Operands | |--------|----------| | SBC | A,s | The s operand is any of r,n,(HL),(IX+d) or (IY+d) as defined for the analogous ADD instructions. These various possible opcode-operand combinations are assembled as follows in the object code: <sup>\*</sup>r identifies registers B,C,D,E,H,L or A assembled as follows in the object code field above: | Register | r | |----------|-----| | В | 000 | | C · | 001 | | D | 010 | | E | 011 | | Н | 100 | | L | 101 | | A | 111 | The s operand, along with the Carry Flag ("C" in the F register) is subtracted from the contents of the Accumulator, and the result is stored in the Accumulator. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-----------------|----------|---------------|------------| | SBC A,r | 1 | 4 | 1.00 | | SBC A, n | 2 | 7(4,3) | 1.75 | | SBC A, (HL) | 2 | 7(4,3) | 1.75 | | SBC A, $(IX+d)$ | 5 | 19(4,4,3,5,3) | 4.75 | | SBC A, (IY+d) | 5 | 19(4,4,3,5,3) | 4.75 | #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if borrow from Bit 4; reset otherwise P/V: Set if overflow; reset otherwise N: Set C: Set if borrow; reset otherwise #### Example: If the Accumulator contains 16H, the carry flag is set, the HL register pair contains 3433H, and address 3433H contains 05H, after the execution of SBC A, (HL) the Accumulator will contain 10H. # AND s Operation: $A \leftarrow A \land s$ Format: Opcode Operands AND s The s operand is any of r,n,(HL),(IX+d) or (IY+d), as defined for the analogous ADD instructions. These various possible opcode-operand combinations are assembled as follows in the object code: | AND | r | 1 | 0 | 1 | 0 | 0 - | • | r | - | | |-----|--------|---|---|----|------------|-----|---|---|---|------| | AND | n . | 1 | 1 | 1 | 0 | 0 | 1 | 1 | n | E6 | | | • | _ | L | | - n - | | | | - | , i | | VND | (HL) | 1 | 0 | .1 | 0 | Ŋ | 1 | 1 | 0 | A6 | | AND | (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | ŋ | 1 | DD . | | | | 1 | ŋ | 1 | ŋ | 0 | 1 | 1 | 0 | A6 | | | | - | | l | <b>d</b> - | | | | - | | | AND | (IY+d) | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | | | 1 | 0 | 1 | ŋ | n | 1 | 1 | 0 | A6 | | | • | - | | | - g | | | | - | | <sup>\*</sup>r identifies registers B,C,D,E,H,L or A assembled as follows in the object code field above: | Register | <u>r</u> | |----------|----------| | В | 000 | | C | 00 i | | D . | 010 | | E | 011 | | Ħ ·. | 100 | | L | 101 | | A | 111 | A logical AND operation is performed between the byte specified by the s operand and the byte contained in the Accumulator; the result is stored in the Accumulator. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-------------|----------|---------------|------------| | AND r | 1 | 4 | 1.00 | | AND n | 2 | 7(4,3) | 1.75 | | AND (HL) | 2 | 7(4,3) | 1.75 | | AND (IX+d) | 5 | 19(4,4,3,5,3) | 4.75 | | AND (IX+d) | 5 | 19(4,4,3,5,3) | 4.75 | ### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set P/V: Set if parity even; reset otherwise N: Reset C: Reset #### Example: If the B register contains 7BH (0111 1011) and the Accumulator contains C3H (1100 0011) after the execution of AND B the Accumulator will contain 43H (01000011). # DR s Operation: $A \leftarrow A \lor s$ Format: Opcode Operands OR s The s operand is any of r,n,(HL),(IX+d) or (IY+d), as defined for the analogous ADD instructions. These various possible opcode-operand combinations are assembled as follows in the object code: | OR | <b>r</b> | 1 | 0 : | 1 | 1 | 0 - | | r - | - | | |----|----------|---|-------|-----|----------|-----|-----|-----------|---|-----------------| | OR | n | 1 | 1 : | 1 | 1 | 0 ' | 1 | 1 | 0 | F6 | | | | | | — I | 1 — | | | | | | | OR | (HL) | 1 | 0 . | 1 . | 1 | 0 [ | 1 | 1 | 0 | B6 <sub>.</sub> | | OR | (IX+d) | 1 | 1 ( | ) | 1 | 1 | 1 | 0 | 1 | DD | | | | 1 | 0 : | l i | l | 0 | 1 | 1 | 0 | B6 | | | • | - | | | -<br>d — | | ī | | | | | OR | (IY+d) | 1 | 1 1 | l : | l | 1 | 1 ' | 0 | 1 | FD | | | e e e | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | В6 | | | | | | | d — | | . T | <br><br>L | | | <sup>\*</sup>r identifies registers B,C,D,E,H,L or A assembled as follows in the object code field above: | Register | <u>r</u> | |----------|----------| | В | 000 | | С | 001 | | D | 010 | | E | 011 | | Н | 100 | | L | 101 | | Α | 111 | A logical OR operation is performed between the byte specified by the s operand and the byte contained in the Accumulator; the result is stored in the Accumulator. | INS | STRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-----|-----------|----------|---------------|------------| | OR | r | 1 | 4 | 1.00 | | OR | n | 2 | 7(4,3) | 1.75 | | OR | (HL) | 2 | 7(4,3) | 1.75. | | OR | (IX+d) | 5 | 19(4,4,3,5,3) | 4.75 | | OR | (IY+d) | 5 | 19(4,4,3,5,3) | 4.75 | #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Reset P/V: Set if parity even; reset otherwise N: Reset C: Reset #### Example: If the H register contains $48\mathrm{H}$ (010001000) and the Accumulator contains $12\mathrm{H}$ (00010010) after the execution of OR H the Accumulator will contain 5AH (01011010). # XOR s Operation: $A \leftarrow A \oplus s$ Format: Opcode Operands XOR s The s operand is any of r,n, (HL),(IX+d) or (IY+d), as defined for the analogous ADD instructions. These various possible opcode-operand combinations are assembled as follows in the object code: <sup>\*</sup>r identifies registers B,C,D,E,H,L or A assembled as follows in the object code field above: | Register | <u>r</u> | |----------|----------| | В | 000 | | C : | 001 | | D | 010 | | E | 011 | | H | 100 | | L | 101 | | Α | 111 | A logical exclusive-OR operation is performed between the byte specified by the s operand and the byte contained in the Accumulator; the result is stored in the Accumulator. | INST | RUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |------|---------|----------|---------------|------------| | XOR | r | 1 | 4 | 1.00 | | XOR | n | 2 . | 7(4,3) | 1.75 | | XOR | (HL) | 2 | 7(4,3) | 1.75 | | XOR | (IX+d) | 5 | 19(4,4,3,5,3) | 4.75 | | XOR | (IY+d) | 5 | 19(4,4,3,5,3) | 4.75 | ### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Reset P/V: Set if parity even; reset otherwise N: Reset C: Reset ### Example: If the Accumulator contains 96H (10010110), after the execution of XOR 5DH (Note: 5DH = 010111101) the Accumulator will contain CBH (11001011). # SP s Operation: A-s #### Format: | Opcode | Operands | | | |--------|----------|--|--| | CP . | s | | | The s operand is any of r,n,(HL),(IX+d) or (IY+d), as defined for the analogous ADD instructions. These various possible opcode-operand combinations are assembled as follows in the object code: | CP | <b>r</b> - | 1 | 0 | 1 | 1 | 1 | | - r | | | |----|------------|---|---|----------|-------|---|---|-----|---|----| | CP | n | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | | | - | | | - n - | | | | | | | СP | (HL) | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | BE | | СP | (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | BE | | | | | | <u>1</u> | - d - | | | | | | | CP | (IY+d) | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | BE | | | • | | 1 | | - d - | | | | - | | \*r identifies registers B,C,D,E,H,L or A assembled as follows in the object code field above: | Register | <u>r</u> | |----------|----------| | В | 000 | | C | 001 | | D | 010 | | E | 011 | | · H | 100 | | L | 101 | | A | 111 | The contents of the s operand are compared with the contents of the Accumulator. If there is a true compare, the Z flag is set. The execution of this instruction does not affect the contents of the Accumulator. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-------------|----------------|---------------|------------| | CP r | 1 | 4 | 1.00 | | CP n | 2 | 7(4,3) | 1.75 | | CP (HL) | 2 | 7(4,3) | 1.75 | | CP (IX+d) | 5 | 19(4,4,3,5,3) | 4.75 | | CP (IY+d) | 5 <sup>,</sup> | 19(4,4,3,5,3) | 4.75 | #### Condition Bits Affected: s: Set if result is negative; reset otherwise Set if result is zero; **Z**: reset otherwise H: Set if borrow from Bit 4; reset otherwise P/V: Set if overflow; reset otherwise N: Set Set if borrow: C: reset otherwise #### Example: If the Accumulator contains 63H, the HL register pair contains 6000H and memory location 6000H contains 60H, the instruction #### CP (HL) will result in the P/V flag in the F register being reset. # NC r Operation: $r \leftarrow r + 1$ ### Format: | Opcode | Operands | | | |--------------------------------------------|----------|--|--| | INC | r | | | | $0 0 \longrightarrow r \longrightarrow 1$ | 0 0 | | | # Description: Register r is incremented. r identifies any of the registers $A,B,\ C,D,E,H$ or L, assembled as follows in the object code. | Register | r | |----------|-----| | | | | A | 111 | | В | 000 | | С | 001 | | D | 010 | | E | 011 | | H | 100 | | L | 101 | M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 ### Condition Bits Affected: s: Set if result is negative; reset otherwise Set if result is zero; Z: reset otherwise Set if carry from H: Bit 3; reset otherwise P/V: Set if r was 7FH before operation; reset otherwise N: Reset C: Not affected # Example: If the contents of register D are 2811, after the execution of $% \left\{ 1\right\} =\left\{ =\left\{$ INC D the contents of register D will be 29H. # NC (HL) Operation: (HL) ← (HL)+1 #### Format: | Opcode | | Operands | | | | |--------|-----|----------|----|--|--| | INC | | (HL | ) | | | | 0 0 1 | 1 0 | 1 0 0 | 34 | | | #### Description: The byte contained in the address specified by the contents of the HL register pair is incremented. M CYCLES: 3 T STATES: 11(4,4,3) 4 MHZ E.T.: 2.75 #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if carry from Bit 3; reset otherwise P/V: Set if (HL) was 7FH before operation; reset otherwise N: Reset C: Not Affected #### Example: If the contents of the HL register pair are 3434H, and the contents of address 3434H are 82H, after the execution of INC (HL) memory location 3434H will contain 83H. # INC (IX+d) Operation: $(IX+d) \leftarrow (IX+d)+1$ #### Format: | Opcode | | | | 0 p | Operands | | | | |------------|---|---|-------|-----|----------|-------|---|----| | INC (IX+d) | | | | 1) | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 34 | | - | 1 | 1 | - d - | 1 | 1 | · · · | - | | ### Description: The contents of the Index Register IX (register pair IX) are added to a two's complement displacement integer d to point to an address in memory. The contents of this address are then incremented. M CYCLES: 6 T STATES: 23(4,4,3,5,4,3) 4 MHZ E.T.: 5.75 #### Condition Bits Affected: Set if result is negative; reset otherwise Set if result is zero: reset otherwise Set if carry from Bit 3; reset otherwise Set if (IX+d) was 7FH before P/V: operation; reset otherwise N: Reset C: Not affected ### Example: If the contents of the Index Register pair IX are 2020H, and the memory location 2030H contains byte 34H, after the execution of INC (IX+10H) the contents of memory location 2030H will be 35H. # INC (IY+d) Operation: $(IY+d) \leftarrow (IY+d)+1$ ### Format: #### Description: The contents of the Index Register IY (register pair IY) are added to a two's complement displacement integer d to point to an address in memory. The contents of this address are then incremented. M CYCLES: 6 T STATES: 23(4,4,3,5,4,3) 4 MHZ E.T.: 5.75 ## Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if carry from Bit 3; reset otherwise P/V: Set if (IY+d) was 7FH before operation; reset otherwise N: Reset C: Not Affected ## Example: If the contents of the Index Register pair IY are 2020H, and the memory location 2030H contain byte 34H, after the execution of INC (IY+10H) the contents of memory location 2030H will be 35H. # DEC m Operation: $m \leftarrow m-l$ #### Format: Opcode Operands DEC m The m operand is any of r, (HL),(IX+d) or (IY+d), as defined for the analogous INC instructions. These various possible opcode-operand combinations are assembled as follows in the object code: | DEC r | $0 0 \longrightarrow r \longrightarrow 1 0 1$ | | |------------|--------------------------------------------------|----| | DEC (HL) | 0 0 1 1 0 1 0 1 | 35 | | DEC (IX+d) | 1 1 0 1 1 1 0 1 | DD | | | 0 0 1 1 0 1 0 1 | 35 | | | d | ` | | DEC (IY+d) | 1 1 1 1 1 0 1 | FD | | | 0 0 1 1 0 1 0 1 | 35 | | | d | | \*r identifies registers B,C,D,E,H,L or A assembled as follows in the object code field above: | Register | r | |------------|-----| | В | 000 | | C | 001 | | , <b>D</b> | 010 | | E | 011 | | н` | 100 | | L | 101 | | A | 111 | The byte specified by the m operand is decremented. | INSTRUCTI | ON M CYCLES | T STATES | 4 MHZ E.T. | |-----------|-------------|---------------|------------| | DEC r | 1 | 4 | 1.00 | | DEC (HL) | 3 | 11(4,4,3) | 2.75 | | DEC (IX+d | 1) 6 | 23(4,4,3,5,4, | 3) 5.75 | | DEC (IY+d | 1) 6 | 23(4,4,3,5,4, | 3) 5.75 | ## Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if borrow from Bit 4, reset otherwise P/V: Set if m was 80H before operation; reset otherwise N: Set C: Not affected #### Example: If the D register contains byte 2AH, after the execution of DEC D register D will contain 29H. -GENERAL PURPOSE ARITHMETIC AND CPU CONTROL GROUPS- Operation: - Format: Opcode DAA ## Description: This instruction conditionally adjusts the Accumulator for BCD addition and subtraction operations. For addition (ADD, ADC, INC) or subtraction (SUB, SBC,DEC,NEG), the following table indicates the operation performed: | OPERATION | C<br>BEFORE<br>DAA | HEX<br>VALUE<br>IN<br>UPPER<br>DIGIT<br>(bit<br>7-4) | H<br>BEFORE<br>DAA | HEX<br>VALUE<br>IN<br>LOWER<br>DIGIT<br>(bit<br>3-0) | NUMBER<br>ADDED<br>TO<br>BYTE | C<br>AFTER<br>DAA | |--------------------------|--------------------------------------|------------------------------------------------------|--------------------------------------|-------------------------------------------------------------|----------------------------------------------|--------------------------------------| | ADD ADC INC | 0<br>0<br>0<br>0<br>0<br>0<br>1<br>1 | 0-9<br>0-8<br>0-9<br>A-F<br>9-F<br>A-F<br>0-2<br>0-2 | 0<br>0<br>1<br>0<br>0<br>1<br>0<br>0 | 0-9<br>A-F<br>0-3<br>0-9<br>A-F<br>0-3<br>0-9<br>A-F<br>0-3 | 00<br>06<br>06<br>60<br>66<br>66<br>60<br>66 | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>1 | | SUB<br>SBC<br>DEC<br>NEG | 0<br>0<br>1<br>1 | 0-9<br>0-8<br>7-F<br>6-F | 0<br>1<br>0<br>1 | 0-9<br>6-F<br>0-9<br>6-F | 00<br>FA<br>A0<br>9A, | 0<br>0<br>1<br>1 | M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 - - - #### Condition Bits Affected: S: Set if most significant bit of Acc. is 1 after operation; reset otherwise Z: Set if Acc. is zero after operation; reset otherwise H: See instruction P/V: Set if Acc. is even parity after operation; reset otherwise N: Not affected C: See instruction #### Example: If an addition operation is performed between 15 (BCD) and 27 (BCD), simple decimal arithmetic gives this result: $\frac{15}{+27}$ But when the binary representations are added in the Accumulator according to standard binary arithmetic, the sum is ambiguous. The DAA instruction adjusts this result so that the correct BCD representation is obtained: $\begin{array}{ccc} 0011 & 1100 \\ +0000 & 0110 \\ \hline 0100 & 0010 & = 42 \end{array}$ Operation: $A \leftarrow \overline{A}$ #### Format: Opcode CPL #### Description: The contents of the Accumulator (register A) are inverted (1's complement). M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 #### Condition Bits Affected: S: Not affected Z: Not affected H: Set P/V: Not affected N: Set C: Not affected #### Example: If the contents of the Accumulator are 1011 0100, after the execution of CPL the Accumulator contents will be 0100 1011. 1./ / ## NEG Operation: $A \leftarrow 0-A$ ### Format: Opcode NEG #### Description: The contents of the Accumulator are negated (two's complement). This is the same as subtracting the contents of the Accumulator from zero. Note that 80H is left unchanged. M CYCLES: 2 T STATES: 8(4,4) 4 MHZ E.T.: 2.00 #### Condition Bits Affected: H: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise Set if borrow from Bit 4; reset otherwise P/V: Set if Acc. was 80H before operation; reset otherwise N: Set C: Set if Acc. was not 00H before operation; reset otherwise ## Example: If the contents of the Accumulator are | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | |---|---|---|---|---|---|---|---|--| after the execution of NEG the Accumulator contents will be | ! | | | _ | | . ! | _ | _ | |---|-----|---|----|-----|-----|---|---| | 0 | 1 1 | 1 | 10 | 1 1 | 10 | 0 | 0 | | | | | | _ | - | _ | _ | Operation: $CY \leftarrow \overline{CY}$ ## Format: Opcode CCF ## Description: The Carry flag in the F register is inverted. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 ## Condition Bits Affected: S: Not affected Z: Not affected H: Previous carry will be copied P/V: Not affected N: Reset C: Set if CY was 0 before operation; reset otherwise Operation: $CY \leftarrow 1$ Format: Opcode SCF ## Description: The Carry flag in the F register is set. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 ## Condition Bits Affected: S: Not affected Z: Not affected H: Reset P/V: Not affected N: Reset C: Set ## Operation: \_\_\_ ## Format: Opcode NOP ## Description: The CPU performs no operation during this machine cycle. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 # HALT Operation: - #### Format: Opcode HALT #### Description: The HALT instruction suspends CPU operation until a subsequent interrupt or reset is received. While in the halt state, the processor will execute NOP's to maintain memory refresh logic. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 Operation: IFF $\leftarrow 0$ #### Format: Opcode DI ## Description: DI disables the maskable interrupt by resetting the interrupt enable flip-flops(IFF1 and IFF2). Note that this instruction disables the maskable interrupt during its execution. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 Condition Bits Affected: None #### Example: When the CPU executes the instruction DI the maskable interrupt is disabled until it is subsequently re-enabled by an EI instruction. The CPU will not respond to an Interrupt Request (INT) signal. Operation: IFF ← 1 #### Format: Opcode ΕI #### Description: The enable interrupt instruction will set both interrupt enable flip flops (IFFI and IFF2) to a logic 'l' allowing recognition of any maskable interrupt. Note that during the execution of this instruction and the following instruction, maskable interrupts will be disabled. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 Condition Bits Affected: None #### Example: When the CPU executes instruction EI RETI the maskable interrupt will be enabled after the execution of the RETI instruction. #### Operation: - #### Format: | Opcode | | | | | | Operands | | | | |--------|---|----|---|---|---|----------|---|---|----| | I | 1 | | | | | , | | 0 | | | | 1 | 1. | 1 | 0 | 1 | 1 | 0 | 1 | ED | | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 46 | #### Description: The IM O instruction sets interrupt mode O. In this mode the interrupting device can insert any instruction on the data bus for execution by the CPU. The first byte of a multi-byte instruction is read during the interrupt acknowledge cycle. Subsequent bytes are read in by a normal memory read sequence. M CYCLES: 2 T STATES: 8(4,4) 4 MHZ E.T.: 2.00 # IM 1 ## Operation: - ## Format: | Opcod | Opcode | | | | | <u>Operands</u> | | | | |-------|--------|---|---|---|---|-----------------|----|--|--| | IM | | | | | | 1 | , | | | | 1 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED | | | | 0 1 | 0 | 1 | 0 | 1 | 1 | 0 | 56 | | | ## Description: The IM instruction sets interrupt mode l. In this mode the processor will respond to an interrupt by executing a restart to location 0038H. M CYCLES: 2 T STATES: 8(4,4) 4 MHZ E.T.: 2.00 Operation: - #### Format: #### Description: The IM 2 instruction sets the vectoreed interrupt mode 2. This mode allows an indirect call to any memory location by an 8 bit vector supplied from the peripheral device. This vector then becomes the least significant 8 bits of the indirect pointer while the I register in the CPU provides the most significant 8 bits. This address points to an address in a vector table which is the starting address for the interrupt service routine. M CYCLES: 2 T STATES: 8(4,4) 4 MHZ E.T.: 2.00 -) -16 BIT ARITHMETIC GROUP- 100 • . ## ADD HL. ss Operation: HL ← HL+ss #### Format: | Opcode | | | | | | | Operands | | | | |--------|---|---|---|---|---|----|----------|---|--|--| | ADD | ) | | | | | НL | , s | s | | | | 0 | 0 | S | S | 1 | 0 | 0 | 1 | | | | ### Description: The contents of register pair ss (any of register pairs BC,DE,HL or SP) are added to the contents of register pair HL and the result is stored in HL. Operand ss is specified as follows in the assembled object code. | Register | | |----------|-----| | Pair | ss | | ВС | 00 | | DE. | 01 | | ΗL | .10 | | SP | 1.1 | M CYCLES: 3 T STATES: 11(4,4,3) 4 MHZ E.T.: 2.75 ## Condition Bits Affected: S: Not affected Z: Not affectedH: Set if carry out of Bit 11; reset otherwise P/V: Not affected N: Reset C: Set if carry from Bit 15; reset otherwise ## Example: If register pair HL contains the integer 4242H and register pair DE contains 1111H, after the execution of ADD HL, DE the HL register pair will contain 5353H. ## ADC HL, ss Operation: HL-HL+ss+CY #### Format: | - | Opcode | | | | | | Operands | | | | |---|--------|---|---|---|---|---|----------|-----|----|--| | | ADC | | | | | | ΗL | , 5 | 5 | | | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED | | | | 0 | 1 | S | S | 1 | 0 | 1 | 0 | | | #### Description: The contents of register pair ss (any of register pairs BC,DE,HL or SP) are added with the Carry Flag (C flag in the F register) to the contents of register pair HL, and the result is stored in HL. Operand ss is specified as follows in the assembled object code. | Register | | |----------|----| | Pair | SS | | | | | ВC | 00 | | DE | 01 | | HL | 10 | | SP | 11 | M CYCLES: 4 T STATES: 15(4,4,4,3) 4 MHZ E.T.: 3.75 ``` Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Set if carry out of Bit 11; reset otherwise P/V: Set if overflow; reset otherwise N: Reset C: Set if carry from Bit 15; reset otherwise ``` #### Example: If the register pair BC contains 2222H, register pair HL contains $5437\mathrm{H}$ and the Carry Flag is set, after the execution of ADC HL, BC the contents of HL will be 765AH. ## SBC HL, ss Operation: $HL\leftarrow HL-ss-CY$ #### Format: | Opcode | | | | | | Operands | | | | | |--------|---|---|---|---|---|----------|---|---|----|--| | SBC | | | | | | HL,ss | | | | | | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED | | | | 0 | 1 | S | S | | 0 | 1 | 0 | | | #### Description: The contents of the register pair ss (any of register pairs BC,DE,HL or SP) and the Carry Flag (C flag in the F register) are subtracted from the contents of register pair HL and the result is stored in HL. Operand ss is specified as follows in the assembled object code. | Register | | |------------|-----| | Pair | SS | | В <b>С</b> | 0.0 | | DE | 01 | | ΗL | 10 | | SP | 11 | M CYCLES: 4 T STATES: 15(4,4,4,3) 4 MHZ E.T.: 3.75 #### Condition Bits Affected: s: Set if result is negative; reset otherwise Set if result is zero; **Z**: reset otherwise Set if a borrow from н: Bit 12; reset otherwise P / V: Set if overflow; reset otherwise N: Set **C**: Set if borrow; reset otherwise #### Example: If the contents of the HL register pair are 9999H, the contents of register pair DE are 1111H, and the Carry Flag is set, after the execution of SBC HL, DE the contents of HL will be 8887H. # ADD IX, pp Operation: $IX \leftarrow IX + pp$ #### Format: | Opcode | Operan'ds | | |--------|-----------|----------| | ADD | IX,pp | | | 1 1 0 | 1 1 | 1 0 1 DD | | 0 0 p | p 1 | 0 0 1 | #### Description: The contents of register pair pp (any of register pairs BC,DE,IX or SP) are added to the contents of the Index Register IX, and the results are stored in IX. Operand pp is specified as follows in the assembled object code. | Register | | |----------|----| | Pair | PP | | | | | ВC | 00 | | DE | 01 | | IX. | 10 | | SP | 11 | M CYCLES: 4 T STATES: 15(4,4,4,3) 4 HHZ E.T.: 3.75 #### Condition Bits Affected: S: Not affected Z: Not affected H: Set if carry out of Bit 11; reset otherwise P/V: Not affected N: Reset C: Set if carry from Bit 15; reset otherwise ## Example: If the contents of Index Register IX are 333H and the contents of register pair BC are 5555H, after the execution of ADD IX, BC the contents of IX will be 8888H. ## ADD IY, rr Operation: IY←IY+rr #### Format: | Opcode | Operands | |---------|------------| | ADD | IY,rr | | 1 1 1 1 | 1 1 0 1 FD | | 0 0 r r | 1 0 0 1 | #### Description: The contents of register pair rr (any of register pairs BC,DE,IY or SP) are added to the contents of Index Register IY, and the result is stored in IY. Operand rr is specified as follows in the assembled object code. | rr | |----| | 00 | | 01 | | 10 | | 11 | | | M CYCLES: 4 T STATES: 15(4,4,4,3) 4 MHZ E.T.: 3.75 ## Condition Bits Affected: S: Not affected Z: Not affected H: Set if carry out of Bit 11; reset otherwise P/V: Not affected N: Reset C: Set if carry from Bit 15; reset otherwise ### Example: If the contents of Index Register IY are 333H and the contents of register pair BC are 555H, after the execution of ADD IY, BC the contents of IY will be 8888H. ## INC ss Operation: ss ← ss + 1 #### Format: | Opcodes | Operands | | |-------------|----------|--| | INC | s s | | | 0 0 s s 0 0 | 1 1 | | ### Description: The contents of register pair ss (any of register pairs BC, DE, HL or SP) are incremented. Operand ss is specified as follows in the assembled object code. | Register | | |----------|----| | Pair | SS | | ВС | 00 | | DE | 01 | | HL | 10 | | SP | 11 | M CYCLES: 1 T STATES: 6 4 MHZ E.T. 1.50 Condition Bits Affected: None #### Example: If the register pair contains $1000\mathrm{H}$ , after the execution of INC HL HL will contain 1001H. ## INC IX Operation: $IX \leftarrow IX + 1$ #### Format: | Opcode | Operands | | | |-------------|----------|--|--| | INC | IX | | | | 1 1 0 1 1 1 | 0 1 DD | | | | 0 0 1 0 0 0 | 1 1 23 | | | ## Description: The contents of the Index Register IX are incremented. M CYCLES: 2 T STATES: 10(4,6) 4 MHZ E.T.: 2.50 Condition Bits Affected: None #### Example: If the Index Register IX contains the integer 3300H after the execution of INC IX the contents of Index Register IX will be 3301H. # INC. IY Operation: $IY \leftarrow IY + 1$ #### Format: | Opcode | Oper | Operands | | | |--------|-----------|----------|--|--| | INC | IY | , | | | | 1 1 1 | 1 1 1 0 1 | FD | | | | 0 0 1 | 0 0 1 1 | 23 | | | ### Description: The contents of the Index Register IY are incremented. M CYCLES: 2 T STATES: 10(4,6) 4 MHZ E.T.: 2.50 Condition Bits Affected: None #### Example: If the contents of the Index Register are 2977H, after the execution of INC IY the contents of Index Register IY will be 2978H. # DEC ss Operation: ss ← ss -1 #### Format: | Орс | od | e . | | ٠ | | <u>0p</u> | era | and | s | |-----|----|-----|---|---|---|-----------|-----|-----|---| | DEC | | | | | | s s | | | | | | | | | | | | | t | | | 0 | 0 | s | s | 1 | 0 | 1 | 1 | | | #### Description: The contents of register pair ss (any of the register pairs BC,DE,HL or SP) are decremented. Operand ss is specified as follows in the assembled object code. | Pair | ss | | | |------------|----|--|--| | ВС | 00 | | | | DE | 01 | | | | $_{ m HL}$ | 10 | | | | SP | 11 | | | M CYCLES: 1 T STATES: 6 4 MHZ E.T.: 1.50 Condition Bits Affected: None #### Example: If register pair HL contains $1001\mathrm{H}$ , after the execution of DEC HL the contents of HL will be 1000H. # DEC IX Operation: $IX \leftarrow IX -1$ ## Format: | Opcode | Operands | | | |-------------|----------|--|--| | DEC | IX | | | | 1 1 0 1 1 1 | O 1 DD | | | | 0 0 1 0 1 0 | 1 1 2B | | | ## Description: The contents of Index Register IX are decremented. M CYCLES: 2 T STATES: 10(4,6) 4 MHZ E.T.: 2.50 Condition Bits Affected: None ## Example: If the contents of Index Register IX are 2006H, after the execution of DEC IX the contents of Index Register IX will be 2005H. Operation: $IY \leftarrow IY -1$ ### Format: | Opcode | | <u>Opera</u> | nds | |--------|-------|--------------|-----| | DEC | | IY | | | 1 1 1 | 1 1 1 | 0 1 | FD | | 0 0 1 | 0 1 0 | 1 1 | 2B | ### Description: The contents of the Index Register IY are decremented. M CYCLES: 2 T STATES: 10 (4,6) 4 MHZ E.T.: 2.50 Condition Bits Affected: None #### Example: If the contents of the Index Register IY are $7649\mathrm{H}$ , after the execution of DEC IY the contents of Index Register IY will be 7648H. -ROTATE AND SHIFT GROUP- #### Format: #### Description: The contents of the Accumulator (register A) are rotated left one bit position. The sign bit (bit 7) is copied into the Carry Flag and also into bit 0. Bit 0 is the least significant bit. M CYCLES: 1 T STATES 4 4 MHZ E.T.: 1.00 #### Condition Bits Affected: S: Not affected Z: Not affected H: Reset P/V: Not affected N: Reset .C: Data from Bit 7 of Acc. If the contents of the Accumulator are | 7 | 6 | 5 | 4 | 3 | 2 | 1 | - 0 | |---|---|---|---|---|---|---|-----| | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | |---|---|---|---|---|---|---|---| after the execution of RLCA the contents of the Accumulator and Carry Flag will be C 7 6 5 4 3 2 1 0 | 1 | 1 | 0 | 0 | 0 | l | 0 | 0 | 0 | 1 | | |---|---|---|---|---|---|---|---|---|---|--| #### Format: Opcode Operands RLA #### Description: The contents of the Accumulator (register A) are rotated left one bit position through the Carry Flag. The previous content of the Carry Flag is copied into bit 0. Bit 0 is the least significant bit. M.CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 #### Condition Bits Affected: S: Not affected Z: Not affected H: Reset P/V: Not affected N: Reset C: Data from Bit 7 of Acc. If the contents of the Accumulator and the Carry Flag are C 7 6 5 4 3 2 1 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | |---|---|---|---|-----|---|---|---|---| | | | | | L - | | | | | after the execution of RLA the contents of the Accumulator and the Carry Flag will be C 7 6 5 4 · 3 2 1 0 | _ | | | | _ | | | | | | |-----|-----|---|---|---|---|---|---|---|---| | 0 1 | 1 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | | | 1 1 | | | | 1 | | | | _ | Ĺ | Format: Opcode Operands RRCA ### Description: The contents of the Accumulator (register A) are rotated right one bit position. Bit 0 is copied into the Carry Flag and also into bit 7. Bit 0 is the least significant bit. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 #### Condition Bits Affected: S: Not affected Z: Not affected H: Reset P/V: Not affected N: Reset C: Data from Bit O of Acc. If the contents of the Accumulator are | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|---|---|--| | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | After the execution of RRCA the contents of the Accumulator and the Carry Flag will be | 7 | 6 | 5 | 4 | 3 | 2 | 1 | . 0 | С | |---|---|---|---|---|---|---|-----|---| | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Opcode Operands RRA #### Description: The contents of the Accumulator (register A) are rotated right one bit position through the Carry Flag. The previous content of the Carry Flag is copied into bit 7. Bit 0 is the least significant bit. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 #### Condition Bits Affected: S: Not affected Z: Not affected . H: Reset P/V: Not affected N: Reset C: Data from Bit O of Acc. If the contents of the Accumulator and the Carry Flag | 7 | 6 | 5 | .4 | 3 | 2 | 1 | 0 | С | |---|---|---|-----|---|---|---|---|---| | 1 | 1 | 1 | . 0 | 0 | 0 | 0 | 1 | 0 | after the execution of RRA the contents of the Accumulator and the Carry Flag will be | | | | | | | | | C | | |-------|---|---|---|---|---|---|---|---|--| | <br>0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | | #### Format: | <del>opcode</del> | Operan | <u>us</u> | |-------------------|--------|-----------| | RLC | r | | | 1 1 0 0 1 | 0 1 1 | СВ | | 0 0 0 0 0 | | | #### Description: The contents of register r are rotated left one bit position. The content of bit 7 is copied into the Carry Flag and also into bit 0. Operand r is specified as follows in the assembled object code: | Register | r | |----------|-----| | В | 000 | | C | 001 | | D | 010 | | E | 011 | | Н | 100 | | L | 101 | | · A | 111 | M CYCLES: 2 T STATES: 8(4,4) 4 MHZ E.T.: 2.00 ### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise II: Reset P/V: Set if parity even; reset otherwise N: Reset C: Data from Bit 7 of source register #### Example: If the contents of register r are | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | after the execution of RLC r the contents of register r and the Carry Flag will be | С | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|---|---|---|---| | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | # LC (HL) #### Format: #### Description: The contents of the memory address specified by the contents of register pair HL are rotated left one bit position. The content of bit 7 is copied into the Carry Flag and also into bit 0. Bit 0 is the least significant bit. M CYCLES: 4 T STATES: 15(4,4,4,3) 4 MHZ E.T.: 3.75 #### Condition Bits Affected: S: Set if result is negative; reset otherwise **Z**: Set if result is zero; reset otherwise H: Reset P/V: Set if parity even; reset otherwise N : Reset C: Data from Bit 7 of source register If the contents of the HL register pair are 2828H, and the contents of memory location 2828H are 7 6 5 4 3 2 1 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | |---|---|---|---|---|---|---|---| | | | | | | | | | after the execution of RLC (HL) the contents of memory location 2828H and the Carry Flag will be $\,$ C 7 6 5 4 3 2 1 0 | 1 | ١٢ | 0 | 0 | 0 | 1 | . 0 | 0 | 0 | 1 | | | |---|----|---|---|---|---|-----|---|---|---|---|--| | * | | • | • | 0 | 1 | U | | ١ | | l | | # RLC (IX+d) | Орсо | d e | | | | Operands | | | | | | | |------|-----|----|------|---|----------|----|-----|-----|--|--|--| | RLC | | | | | ( | ΙX | +d) | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | | | | | | T | 1 | - d- | | | 1 | | , | | | | | 0 | 0 | ່ງ | 0 | 0 | 1 | 1 | 'n | ,06 | | | | #### Description: The contents of the memory address specified by the sum of the contents of the Index Register IX and a two's complement displacement integer d, are rotated left one bit position. The content of bit 7 is copied into the Carry Flag and also into bit 0. Bit 0 is the least significant bit. M CYCLES: 6 T STATES: 23(4,4,3,5,4,3) 4 MHZ E.T.: 5.75 #### Condition Bits Affected: - S: Set if result is negative; - reset otherwise - Z: Set if result is zero; - reset otherwise - H: Reset - P/V: Set if parity even; - reset otherwise - N: Reset - C: Data from Bit 7 of source register If the contents of the Index Register IX are 1000H, and the contents of memory location $1022\mathrm{H}$ are 7 6 5 4 3 2 1 0 | 1 " 1 " 1 " 1 " 1 " 1 " 1 " 1 " 1 " 1 " | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | |-----------------------------------------|---|---|---|---|---|---|---|---| |-----------------------------------------|---|---|---|---|---|---|---|---| after the execution of RLC (IX+2H) the contents of memory location 1002H and the Carry Flag will be C 7 6 5 4 3 2 1 0 | | _ | | | | | | , | | | |---|---|---|---|---|---|---|---|---|----| | 1 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | -1 | # RLC (IY+d) | Opco | de_ | | | | 0 | рe | ran | ds_ | |------|------------|-----|-------|---|---|-----|-----|-----| | RLC | | | | | ( | ΙY· | +d) | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | | - | T | I : | _ d _ | 1 | | | - | | | 0 | <b>'</b> ೧ | 'n | 0 | 0 | 1 | ĺ | n | 06 | #### Description: The contents of the memory address specified by the sum of the contents of the Index Register IY and a two's complement displacement integer d are rotated left one bit position. The content of bit 7 is copied into the Carry Flag and also into bit 0. Bit 0 is the least significant bit. M CYCLES: 6 T STATES: 23(4,4,3,5,4,3) 4 MHZ E.T.: 5.75 ### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Reset P/V: Set if parity even; reset otherwise N: Reset C: Data from Bit 7 of source register If the contents of the Index Register IY are 1000H, and the contents of memory location 1002H are $\,$ 7 6 5 4 3 2 1 0 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | |------|---|---|---|---|---|---|---| | <br> | | | | | | | | after the execution of RLC (IY+2H) the contents of memory location $1002\mbox{H}$ and the Carry Flag will be C 7 6 5 4 3 2 1 0 | 1 | 0 | 0 | 0 | 1 | . 0 | 0 | 0 | 1 | | |---|---|---|---|---|-----|---|---|---|--| $\mathsf{RL}$ m Format: | Opcode | Operands | 5_ | |--------|----------|----| | | | | | RL | · m | | The m operand is any of r,(HL), (IX+d) or (IY+d), as defined for the analogous RLC instructions. These various possible opcode-operand combinations are specified as follows in the assembled object code: | RL | - | 1 | 1 | ŋ | 0 | 1 | <u></u> | 1. | 1 | СВ | |----|--------|---|---|---------|-----|---|----------|----|---|----| | KL | | Ĺ | | <u></u> | | | <u> </u> | | | CB | | * | | 0 | 0 | 0 | 1 | 0 | | -r | | | | RL | (HL) | 1 | 1 | 0 | 0. | 1 | 0 | 1 | 1 | СВ | | | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 16 | | RL | (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | | | | | | | d - | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 16 | \*r identifies registers B,C,D,E,H,L or A specified as follows in the assembled object code above: | Register | <u>r</u> | |----------|----------| | В | 000 | | С | 001 | | D | 010 | | E | 011 | | Н | 011 | | L | 101 | | <b>A</b> | 111 | #### Description: The contents of the m operand are rotated left one bit position. The content of bit 7 is copied into the Carry Flag and the previous content of the Carry Flag is copied into bit $0. \$ | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-------------|----------|-----------------|------------| | RL r | 2 | 8(4,4) | 2.00 | | RL (HL) | 4 | 15(4,4,4,3) | 3.75 | | RL (IX+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | | RL (IY+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | | | | | | #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Reset P/V: Set if parity even; reset otherwise N: Reset C: Data from Bit 7 of source register ## Example: If the contents of register D and the Carry Flag are C 7 6 5 4 3 2 1 0 O 1 0 0 0 1 1 1 1 1 after the execution of RL D the contents of register D and the Carry Flag will be C 7 6 5 4 3 2 1 C 1 0 0 0 1 1 1 0 ## RRC m Format: Opcode Operands RRC m The m operand is any of r,( $\mathrm{HL}$ ), ( $\mathrm{IX+d}$ ) or ( $\mathrm{IY+d}$ ), as defined for the analogous RLC instructions. These various possible opcode-operand combinations are specified as follows in the assembled object code: | RRC r | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | |------------|---|---|---|-------|---|---|-----|----------|----| | | 0 | 0 | 0 | 0 | 1 | | -r- | | | | RRC (HL) | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | n | 0E | | RRC (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | CB | | · | | | | - d - | | | | <b>-</b> | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0E | \*r identifies registers B,C,D,E,H,L or A specified as follows in the assembled object code above: | Register | r | |----------|-----| | В . | 000 | | C | 001 | | Ď | 010 | | E, | 011 | | Н | 100 | | L . | 101 | | A | 111 | #### Description: The contents of operand m are rotated right one bit position. The content of bit 0 is copied into the Carry Flag and also into bit 7. Bit 0 is the least significant bit. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-----------------------------------------------|-------------|-------------------------------------------------------------|------------------------------| | RRC r<br>RRC (HL)<br>RRC (IX+d)<br>RRC (IY+d) | 2<br>4<br>6 | 8(4,4)<br>15(4,4,4,3)<br>23(4,4,3,5,4,3)<br>23(4,4,3,5,4,3) | 2.00<br>3.75<br>5.75<br>5.75 | #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Reset P/V: Set if parity even; reset otherwise N: Reset C: Data from Bit O of source register ## Example: If the contents of register A are 7 6 5 4 3 2 1 0 | 0 0 | 1 1 | 0 | 0 | 0 | 1 | | |-----|-----|---|---|---|---|--| after the execution of RRC A the contents of register A and the Carry Flag will be 7 6 5 4 3 2 1 0 C | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | |---|---|---|---|---|---|---|---|---| # $\exists R$ m Format: Opcode Operand RR m The m operand is any of r, (HL), (IX+d), or (IY+d), as defined for the analogous RLC instructions. These various possible opcode-operand combinations are specified as follows in the assembled object code: | RR | • | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | C | СВ | |----|--------|---|------|---|-----|-----|---|-----|---|-----|----| | | | 0 | 0 | 0 | 1 | 1 - | | -r- | | | | | RR | (HL) | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | ( | СВ | | | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | . 1 | 1E | | RR | (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | [ | סכ | | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | . ( | СВ | | | * 1 | _ | <br> | | -d- | | | | - | | | | | | ó | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1E | \*r identifies registers B,C,D,E,H,L or A specified as follows in the assembled object code above: | Register | <u>r</u> | |----------|----------| | В | 000 | | C · | 001 | | D | 010 | | E | 011 | | Н | 100 | | L × | 101 | | Α | 1.1.1 | #### Description: The contents of operand m are rotated right one bit position through the Carry flag. The content of bit 0 is copied into the Carry Flag and the previous content of the Carry Flag is copied into bit 7. Bit 0 is the least significant bit. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-------------|----------|-----------------|------------| | RR r | 2 | 8(4,4) | 2.00 | | RR (HL) | 4 . | 15(4,4,4,3) | 3.75 | | RR (IX+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | | RR (IY+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | ### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Reset P/V: Set if parity is even; reset otherwise N: Reset C: Data from Bit 0 of source register #### Example: If the contents of the HL register pair are $4343\mathrm{H}$ , and the contents of memory location $4343\mathrm{H}$ and the Carry Flag are | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | С | |---|---|-------------|-----|---|---|---|---|---| | | | · · · · · · | | | | | · | | | 1 | 1 | 0 | 1 1 | 1 | 1 | 0 | 1 | 0 | after the execution of RR (HL) the contents of location $4343\mathrm{H}$ and the Carry Flag will be | 7 | 6 | 5 | 4 | 3 | 2 | . 1 | 0 | С | |---|---|---|---|---|---|-----|---|---| | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | ~~. . 1 • • ## SLA m Format: Opcode Operands SLA m The m operand is any of r, (HL), (IX+d) or (IY+d), as defined for the analogous RLC instructions. These various possible opcode-operand combinations are specified as follows in the assembled object code: | SLA r | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | |---------------------------------------|---|-----|---|---|-----|---|-----|-----|------------| | · · · · · · · · · · · · · · · · · · · | 0 | 0 | 1 | 0 | 0 - | | -r- | - | | | SLA (IIL) | 1 | 1 | | 0 | 1 | 0 | 1 | 1 | СВ | | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 26 | | SLA- (IX+d) | | | | 1 | 1 | 1 | 0 | 1 | DD | | SLA (IX+d) | 1 | _ l | 0 | 1 | | | U | | | | SLA (IXTU) | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | | SLA (IXTU) | | 1 | | | | | | لت. | l <u>.</u> | \*r identifies registers B,C,D,E,H,L or A specified as follows in the assembled object code field above: | Register | <u>r</u> | |----------|----------| | В | 000 | | С | 001 | | D | . 010 | | Ε | 011 | | H | 100 | | L | 101 | | Α . | 111 | #### Description: An arithmetic shift left one bit position is performed on the contents of operand m. The content of bit 7 is copied into the Carry Flag. Bit 0 is the least significant bit. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-------------|----------|-----------------|------------| | SLA r | 2 | 8(4,4) | 2.00 | | SLA (HL) | 4 | 15(4,4,4,3) | 3.75 | | SLA (IX+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | | SLA (IY+d) | . 6 | 23(4,4,3,5,4,3) | 5.75 | ### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise II: Reset P/V: Set if parity is even; reset otherwise N: Reset C: Data from Bit 7 ## Example: If the contents of register L are | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | after the execution of SLA L the contents of register L and the Carry Flag will be C 7 6 5 4 3 2 1 0 1 0 1 1 0 0 0 1 0 • • # SRA m Opcode Operands SŔA $\Box$ The m operand is any of r, (HL), (IX+d) or (IY+d), as defined for the analogous RLC instructions. These various possible opcode-operand combinations are specified as follows in the assembled object code: \*r identifies registers B,C,D,E,H,L or A specified as follows in the assembled object code field above: | Register | <u>r</u> . | |----------|------------| | В | 000 | | С | 001 | | D | 010 | | E | 011 | | Н. | 100 | | L | 101 | | Α . | 111 | An arithmetic shift right one bit position is performed on the contents of operand m. The content of bit 0 is copied into the Carry Flag and the previous content of bit 7 is unchanged. Bit 0 is the least significant bit. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-------------|----------|-----------------|------------| | SRA r | 2 | 8(4,4) | 2.00 | | SRA (HL) | | 15(4,4,4,3) | 3.75 | | SRA (IX+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | | SRA (IY+d) | | 23(4,4,3,5,4,3) | 5.75 | #### Condition Bits Affected: S: Set if result is negative; reset otherwise Z: Set if result is zero; reset otherwise H: Reset P/V: Set if parity is even; reset otherwise N: Reset C: Data from Bit 0 of source register ### Example: If the contents of the Index Register IX are 1000H, and the contents of memory location 1003H are 7 6 5 4 3 2 1 0 | 1 | 0 | 1 | 1 | , | _ | ا م ا | _ | |---|---|-----|-----|---|---|-------|---| | | | 1 1 | L T | I | U | U | U | | | | | | | | | | after the execution of SRA (IX+3H) the contents of memory location 1003H and the Carry Flag will be | | , | | | | | | | | |---|---|---|---|---|------------|---|----|----| | 7 | - | | , | 2 | ^ | 1 | 0 | | | / | מ | 7 | 4 | 1 | <i>L</i> . | 1 | () | ١. | | • | • | _ | | _ | - | - | • | • | | | | | | | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | |---|---|---|---|---|---|---|---|---| # SRL m Operation: $$0 \rightarrow 7 \rightarrow 0 \rightarrow CY$$ Format: | Opcode | Operands | | | | | |--------|----------|--|--|--|--| | | , | | | | | | SRL | m | | | | | The operand m is any of r, (HL), (IX+d) or (IY+d), as defined for the analogous RLC instructions. These various possible opcode-operand combinations are specified as follows in the assembled object code: | SRL | r | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | |-----|--------|---|---|---|----|---|---|-----|----------|----| | | | 0 | 0 | 1 | 1 | 1 | 4 | -r- | <b>-</b> | | | SRL | (HL) | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 3E | | SRL | (IX+d) | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | | | | E | | | d- | | | · · | - | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 3E | \*r identifies registers B,C,D,E,H,L or A specified as follows in the assembled object code fields above: | Register | <u>r</u> | |----------|----------| | В | 000 | | С | 001 | | D | 010 | | E | 011 | | н Н | 100 | | L | 101 | | A | 111 | # Description: The contents of operand m are shifted right one bit position. The content of bit 0 is copied into the Carry Flag, and bit 7 is reset. Bit 0 is the least significant bit. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-------------|----------|-----------------|------------| | SRL r | 2 | 8(4,4) | 2.00 | | SRL (HL) | 4 | 15(4,4,4,3) | 3.75 | | SRL (IX+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | | SRL (IY+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | # Condition Bits Affected: S: Reset Z: Set if result is zero; reset otherwise H: Reset P/V: Set if parity is even; reset otherwise N: Reset C: Data from Bit O of source register # Example: If the contents of register B are 7 6 5 4 3 2 1 0 | 1 | 0 | 0 | 0 | 1 | l | 1 | 1 | |---|---|---|---|---|---|---|---| after the execution of SRL B the contents of register B and the Carry Flag will be 7 6 5 4 3 2 1 0 c | 0 1 | 0 | 0 | 0 | 1 | 1 | l | 1 | |-----|---|---|---|---|---|---|---| ## Format: | Opcode | Operands | | |--------|----------|--------| | RLD | | | | 1 1 1 | 0 1 1 | 0 1 ED | | 0 1 | 1 0 1 1 | 1 1 6F | # Description: The contents of the low order four bits (bits 3,2,1 and 0) of the memory location (HL) are copied into the high order four bits (7,6,5 and 4) of that same memory location; the previous contents of those high order four bits are copied into the low order four bits of the Accumulator (register A); and the previous contents of the low order four bits of the Accumulator are copied into the low order four bits of memory location (HL). The contents of the high order bits of the Accumulator are unaffected. Note: (HL) means the memory location specified by the contents of the HL register pair. M CYCLES: 5 T STATES: 18(4,4,3,4,3) 4 MHZ E.T.: 4.50 ### Condition Bits Affected: S: Set if Acc. is negative after operation; reset otherwise Z: Set if Acc. is zero after operation; reset otherwise H: Reset P/V: Set if parity of Acc. is even after operation; reset otherwise N: Reset C: Not affected # Example: If the contents of the HL register pair are 5000H, and the contents of the Accumulator and memory location 5000H are after the execution of RLD the contents of the Accumulator and memory location 5000H will be ## Format: | Opcode | | | | | 0 p | er. | ands | | | |--------|-----|---|---|---|-----|-----|------|---|----| | | RRD | | | | | | | | | | | 1 | 1 | 1 | 0 | 1 | 1 | ŋ | 1 | ED | | | 0 | 1 | 1 | 0 | ŋ | 1 | 1 | 1 | 67 | ## Description: The contents of the low order four bits (bits 3,2,1 and 0) of memory location (HL) are copied into the low order four bits of the Accumulator (register A); the previous contents of the low order four bits of the Accumulator are copied into the high order four bits (7,6,5 and 4) of location (HL); and the previous contents of the high order four bits of (HL) are copied into the low order four bits of (HL). The contents of the high order bits of the Accumulator are unaffected. Note: (HL) means the memory location specified by the contents of the HL register pair. M CYCLES: 5 T STATES: 18(4,4,3,4,3) 4 MHZ E.T.: 4.50 ## Condition Bits Affected: S: Set if Acc. is negative after operation; reset otherwise Z: Set if Acc. is zero after operation; reset otherwise H: Reset P/V: Set if parity of Acc. is even after operation; reset otherwise N: Reset C: Not affected # Example: If the contents of the HL register pair are 5000H, and the contents of the Accumulator and memory location 5000H are after the execution of #### RRD the contents of the Accumulator and memory location 5000H will be -BIT SET, RESET AND TEST GROUP- 000 . t · 1 # BIT b, r Operation: $Z \leftarrow \overline{r}_b$ # Format: | Opcode | | | | | 0 | per | and | is | | | |--------|-----|-----|---|--------------|---|-----|-----|----|---|----| | вІ | T . | | | | | | ь, | r | | • | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | СВ | | - | 0 | 1 - | - | <b>-</b> b - | _ | _ | -r- | | - | | # Description: This instruction tests Bit b in register r and sets the Z flag accordingly. Operands b and r are specified as follows in the assembled object code: | Bit Tested | <u>b</u> | Register | <u>r</u> | |------------|----------|----------|----------| | 0 | 000 | В | 000 | | 1 | 001 | C | 001 | | 2 | 010 | D | 010 | | 3 | 011 | E | 011 | | 4 | 100 | Н + | 100 | | 5 | 101 | L | 101 | | 6 | 110 | A | 111 | | 7 . | 111 | | | M CYCLES: 2 T STATES: 8(4,4) 4 MHZ E.T.: 2.00 # Condition Bits Affected: S: Unknown Z: Set if specified Bit is 0; reset otherwise H: Set P/V: Unknown N: Reset C: Not affected # Example: If bit 2 in register B contains 0, after the execution of # BIT 2,B the Z flag in the F register will contain l, and bit 2 in register B will remain 0. Bit 0 in register B is the least significant bit. # BIT b, (HL) Operation: $Z \leftarrow \overline{(HL)}_b$ # Format: | Opcode Operand | | | | |----------------|----------|--|--| | BIT | b,(HL) | | | | 1 1 0 0 1 | 0 1 1 CB | | | | 0 1 - b | 1 1 0 | | | ## Description: This instruction tests bit b in the memory location specified by the contents of the HL register pair and sets the Z flag accordingly. Operand b is specified as follows in the assembled object code: | Tested | <u>b</u> | |--------|----------------------------| | | | | 0 - | 000 | | 1 | 001 | | 2 | 010 | | 3 | 011 | | 4 | 100 | | 5 | 101 | | 6 | 110 | | 7 | 111 | | | 0<br>1<br>2<br>3<br>4<br>5 | M CYCLES: 3 T STATES: 12(4,4,4) 4 MHZ E.T.: 3.00 # Condition Bits Affected: S: Unknown Z: Set if specified Bit is 0; reset otherwise H: Set P/V: Unknown H: Reset C: Not affected # Example: If the HL register pair contains 4444H, and bit 4 in the memory location 444H contains 1, after the execution of BIT 4, (HL) the Z flag in the F register will contain 0, and bit 4 in memory location 4444H will still contain 1. (Bit 0 in memory location 4444H is the least significant bit.) # BIT b, (IX+d) Operation: $$Z \leftarrow \overline{(1X+d)}_b$$ # Format: | Opcode Opera | | | | ran | ds | | | | | |--------------|---|---|------|-------|----|----------|-----|-----|-----| | В | T | | | | | | b,( | IX+ | -d) | | | 1 | 1 | _ () | 1 | 1 | 1 | | 1 | סח | | | 1 | 1 | 0 | Ŋ | 1 | 0 | 1 | 1 | СВ | | | | | 1 | _ d- | ı | <u> </u> | | - | | | | 0 | 1 | - | _ b - | 1 | +1 | 1 | 0 | | # Description: This instruction tests bit b in the memory location specified by the contents of register pair IX combined with the two's complement displacement d and sets the Z flag accordingly. Operand b is specified as follows in the assembled object code. | Bit | Tested | <u>b</u> | |-----|--------|----------| | | | | | | 0 . | 000 | | | .1 | 001 | | | 2 | 010 | | | 3 | 011 | | | 4 | 100 | | | 5 | 101 | | | 6 | 110 | | | 7 | 111 | M CYCLES: 5 T STATES: 20(4,4,3,5,4) 4 MHZ E.T.: 5.00 # Condition Bits Affected: - S: Unknown - Z: Set if specified Bit is 0; reset otherwise ### Condition Bits Affected: S: Unknown Z: Set if specified Bit is 0; reset otherwise H: Set P/V: Unknown N: Reset C: Not affected # Example: If the contents of Index Register IX are 2000H, and bit 6 in memory location 2004H contains 1, after the execution of BIT 6, (IX+4H) the Z flag in the F register will contain 0, and bit 6 in memory location 2004H will still contain 1. (Bit 0 in memory location 2004H is the least significant bit.) # BIT b, (IY+d) BIT b,(IY+d) Operation: $Z \leftarrow \overline{(IY+d)_b}$ ## Format: | Opco | d e | | | | - | рe | ran | ds | |------|------------|---|-------|-----|---|-----|-----|-----| | BIT | | | | | ŧ | , ( | IY+ | ·d) | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | 1 | . 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | | - | г <u> </u> | | - d - | | I | | - | | | 0 | 1 | 1 | -b- | T . | 1 | 1 | 'n | | # Description: This instruction tests bit b in the memory location specified by the contents of register pair IY combined with the two's complement displacement d and sets the Z flag accordingly. Operand b is specified as follows in the assembled object code: | Bit | Tested | · <u>ъ</u> | |-----|--------|------------| | | | | | | 0 | 000 | | | 1 | 001 | | | 2 | 010 | | | 3 | 011 | | | 4 | 1,00 | | • | 5 | 101 | | | 6 | 110 | | | 7 | 111 | | | | | M CYCLES: 5 T STATES: 20(4,4,3,5,4) 4 MHZ E.T.: 5.00 # Condition Bits Affected: S: Unknown Z: Set if specified Bit is 0; reset otherwise . H: Set P/V: Unknown N: Reset C: Not affected # Example: If the contents of Index Register are 2000H, and bit 6 in memory location 2004H contains 1, after the execution of # BIT 6, (IY+4H) the Z flag in the F register sill contain 0, and bit 6 in memory location 2004H will still contain 1. (Bit 0 in memory location 2004H is the least significant bit.) # SET b, r Operation: $r_b \leftarrow 1$ # Format: # Description: Bit b in register r (any of registers B,C,D,E,H,L or A) is set. Operands b and r are specified as follows in the assembled object code: | Bit | <u>b</u> | Register | r | |-----|----------|----------|------| | 0 | 000 | В | 000 | | 1 | 001 | C | 001 | | 2 | 010 | D | 010 | | 3 | 011 | E | 01.1 | | 4 | 100 | H | 100 | | 5 | 101 | L, | 101 | | 6 | 110 | A | 111 | | 7 | 111 | | | M CYCLES: 2 T STATES: 8(4,4) 4 MHZ E.T.: 2.00 Condition Bits Affected: None # Example: After the execution of SET 4,A bit 4 in register A will be set. (Bit 0 is the least significant bit.) # SET b, (HL) Operation: $(HL)_{h} \leftarrow 1$ ### Format: | <u>Opcode</u> | Operands | |---------------|----------| | SET | b,(HL) | | 1 1 0 0 1 | 0 1 1 CB | | 1 1 - b | 1 1 0 | ### Description: Bit b in the memory location addressed by the contents of register pair HL is set. Operand b is specified as follows in the assembled object code: | Bit | Tested | <u>b</u> | |-----|--------|----------| | | | | | | 0 | 000 | | | 1 | 001 | | | 2 | 010 | | | 3 | 011 | | | 4 | 100 | | | 5 | 101 | | | 6 | 110 | | | 7 | 111 | | | | | M CYCLES: 4 T STATES: 15(4,4,4,3) 4 MHZ E.T.: 3.75 Condition Bits Affected: None ### Example: If the contents of the HL register pair are 3000H, after the execution of $% \left\{ 1\right\} =2000$ SET 4, (HL) bit 4 in memory location 3000H will be l. (Bit 0 in memory location 3000H is the least significant bit.) # SET b, (IX+d) Operation: $(IX+d)_b \leftarrow 1$ # Format: | Opcode | | | <u>Operands</u> | | | | | | | |--------|----|----------|-----------------|-----|---|----|----|-------|-----| | SE | ΕT | , | | | | b | ,( | I X + | ·d) | | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD. | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ | | | - | <u> </u> | | _d_ | | | r | | | | | 1 | 1 | | -b- | | -1 | 1 | 0 | | ### Description: Bit b in the memory location addressed by the sum of the contents of the IX register pair and the two's complement integer d is set. Operand b is specified as follows in the assembled object code: | Birt | Tested | <u>b</u> | |------|--------|----------| | | | | | | 0 | 000 | | | 1 | 001 | | | 2 | 010 | | | 3 | 011 | | | 4 | 100 | | | 5 | 101 | | | 6 | 110 | | | 7 | 111 | M CYCLES: 6 T STATES: 23(4,4,3,5,4,3) 4 MHZ E.T.: 5.75 Condition Bits Affected: None # Example: If the contents of Index Register are 2000H, after the execution of $% \left\{ 1\right\} =2000$ SET 0, (IX+3H) bit 0 in memory location 2003H will be 1. (Bit 0 in memory location 2003H is the least significant bit.) # SET b, (IY+d) Operation: $(IY+d)_b \leftarrow 1$ # Format: | Opcode | Operands | |-----------|----------| | SET | b,(IY+d) | | 1 1 1 1 1 | 1 0 1 FD | | 1 1 0 0 1 | 0 1 1 CB | | d | | | 1 1 - b | 1 1 0 | ## Description: Bit b in the memory location addressed by the sum of the contents of the IY register pair and the two's complement displacement d is set. Operand b is specified as follows in the assembled object code: | Bit | Tested | <u> b</u> | |-----|--------|-----------| | | | - | | | 0 | 000 | | | 1 | 001 | | | 2 | 010 | | | 3 | 011 | | | 4 | 100 | | | 5 | 101 | | | 6 ' | 110 | | | 7 | 111 | M CYCLES: 6 T STATES: 23(4,4,3,5,4,3) 4 MHZ E.T.: 5.75 Condition Bits Affected: None ### Example: If the contents of Index Register IY are 2000H, after the execution of SET 0, (IY+3H) bit 0 in memory location 2003H will be 1. (Bit 0 in memory location 2003H is the least significant bit.) # RES b, m Operation: $s_b \leftarrow 0$ Format: Opcode Operands RES b.m Operand b is any bit (7 through 0) of the contents of the m operand, (any of r, (HL), (IX+d) or (IY+d)) as defined for the analogous SET instructions. These various possible opcode-operand combinations are assembled as follows in the object code: | Bit | Reset | <u>b</u> | Register | <u>r</u> | |-----|-------|----------|----------|----------| | | 0 | 000 | В | 000 | | | 1 | 001 | C | 001 | | | 2 | 010 | D | 010 | | | 3 | 011 | E | 011 | | | 4 | . 100 | H | 100 | | | 5 | 101 | L · | 101 | | | 6 | 110 | A | 111 | | | 7 | 111 | • | • | # Description: Bit b in operand m is reset. | INSTRUCTION | M CYCLES | T STATES | 4 MHZ E.T. | |-------------|----------|-----------------|------------| | RES r | 4 | 8(4,4) | 2.00 | | RES (HL) | 4 | 15(4,4,4,3) | 3.75 | | RES (IX+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | | RES (IY+d) | 6 | 23(4,4,3,5,4,3) | 5.75 | # Condition Bits Affected: None # Example: After the execution of RES 6,D bit 6 in register D will be reset. (Bit 0 in register D is the least significant bit.) -JUMP GROUP- • # JP nn Operation: PC ← nn ## Format: Note: The first operand in this assembled object code is the low order byte of a 2-byte address. # Description: Operand nn is loaded into register pair PC (Program Counter). The next instruction is fetched from the location designated by the new contents of the PC. M CYCLES: 3 T STATES: 10(4,3,3) 4 MHZ E.T.: 2.50 Condition Bits Affected: None . # JP cc, nn Operation: IF cc TRUE, PC ← nn ### Format: | Opcode | Operands | |--------|----------| | JP | cc,nn | | 1 1 cc | 0 1 0 | | - n | | | nn | | Note: The first n operand in this assembled object code is the low order byte of a 2-byte memory address. ### Description: If condition cc is true, the instruction loads operand nn into register pair PC (Program Counter), and the program continues with the instruction beginning at address nn. If condition cc is false, the Program Counter is incremented as usual, and the program continues with the next sequential instruction. Condition cc is programmed as one of eight status which corresponds to condition bits in the Flag Register (register F). These eight status are defined in the table below which also specifies the corresponding cc bit fields in the assembled object code. | c c | CONDITION | RELEVANT<br>FLAG | |-----|-----------------|------------------| | 000 | NZ non zero | Z | | 001 | Z zero | Z | | 010 | NC no carry | С | | 011 | C carry | C | | 100 | PO parity odd | P / V | | 101 | PE parity even | P / V | | 110 | P sign positive | S . | | 111 | M sign negative | S | M CYCLES: 3 T STATES: 10(4,3,3) 4 MHZ E.T.: 2.50 Condition Bits Affected: None ### Example: If the Carry Flag (C flag in the F register) is set and the contents of address 1520 are 03H, after the execution of JP C,1520H the Program Counter will contain 1520H, and on the next machine cycle the CPU will fetch from address 1520H the byte 03H. Operation: $PC \leftarrow PC + e$ # Format: ## Description: This instruction provides for unconditional branching to other segments of a program. The value of the displacement e is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. This jump is measured from the address of the instruction opcode and has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC. M CYCLES: 3 T STATES: 12(4,3,5) 4 MHZ E.T.: 3.00 Condition Bits Affected: None ### Example: To jump forward 5 locations from address 480, the following assembly language statement is used: JR \$+5 The resulting object code and final PC value is shown below: | Location | Instruction | |----------|-----------------| | 480 | 18 | | 481 | 0 3 | | 482 | · | | 483 | | | 484 | | | 485 | ← PC after jump | # JR C, e Operation: If C = 0, continue If C = 1, $PC \leftarrow PC + e$ Format: | Opcode | <u>Operands</u> | |-------------|-----------------| | JR | С,е | | 0 0 1 1 1 0 | 0 0 38 | | e-2 | | ## Description: This instruction provides for conditional branching to other segments of a program depending on the results of a test on the Carry Flag. If the flag is equal to a '1', the value of the displacement e is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction opcode and has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC. If the flag is equal to a '0', the next instruction to be executed is taken from the location following this instruction. If condition is met: M CYCLES: 3 T STATES: 12(4,3,5) 4 MHZ E.T.:3.00 If condition is not met: M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None #### Example: The Carry Flag is set and it is required to jump back 4 locations from 480. The assembly language statement is: JR C, \$-4 The resulting object code and final PC value is shown below: | Location | Instruction | | |----------|-----------------------|--| | 4.7C | ← PC after jump | | | 47D | | | | 47E | | | | 47F | | | | 480 | 38 | | | 481 | FA (2's complement-6) | | # JR NC, e Operation: If C = 1, continue If C = 0, $PC \leftarrow PC + e$ #### Format: | Opcode Operand: | | |-----------------|--------| | JR | NC,e | | 0 0 1 1 0 0 | 0 0 30 | | e-2 | | ## Description: This instruction provides for conditional branching to other segments of a program depending on the results of a test on the Carry Flag. If the flag is equal to '0', the value of the displacement e is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction opcode and has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC. If the flag is equal to a 'l', the next instruction to be executed is taken from the location following this instruction. If the condition is met: H CYCLES: 3 T STATES: 12(4,3,5) 4 HHZ E.T.: 3.00 If the condition is not met: M CYCLES: 7 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None #### Example: The Carry Flag is reset and it is required to repeat the jump instruction. The assembly language statement is: JR NC,\$ The resulting object code and PC after the jump are shown below: | Location | Instruction | | |----------|---------------------|------| | 480 | 30 ← PC after<br>00 | jump | # JR Z, e Operation: If Z = 0, continue If Z = 1, $PC \leftarrow PC + e$ ### Format: | Opcode | | Oper | ands | |---------|-----|------|------| | JR | V | Z,e | | | 0 0 1 0 | 1 0 | 0 0 | 28 | | e-2- | 1 | | | ### Description: This instruction provides for conditional branching to other segments of a program depending on the results of a test on the Zero Flag. If the flag is equal to a 'l', the value of the displacement e is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction opcode and has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC. If the Zero Flag is equal to a '0', the next instruction to be executed is taken from the location following this instruction. If the condition is met: M CYCLES: 3 T STATES: 12(4,3,5) '4 MHZ E.T.: 3.00 If the condition is not net: M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None ### Example: The Zero Flag is set and it is required to jump forward 5 locations from address 300. The following assembly language statement is used: JR Z,\$ +5 The resulting object code and final PC value is shown below: | Location | Instruction | |----------|-----------------| | 300 | 28 | | 301 | 03 | | 302 | | | 303 | <del></del> | | 304 | <u> </u> | | 305 | ← PC after jump | # JR NZ, e Operation: If Z = 1, continue • If Z = 0, $PC \leftarrow PC + e$ Format: . | Opcode | Operands | |-------------|----------| | JR | NZ,e | | 0 0 1 0 0 0 | 0 0 20 | | e-2 | | ### Description: This instruction provides for conditional branching to other segments of a program depending on the results of a test on the Zero Flag. If the flag is equal to a '0', the value of the displacement e is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction opcode and has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC. If the Zero Flag is equal to a 'l', the next instruction to be executed is taken from the location following this instruction. If the condition is met: M CYCLES: 3 T STATES: 12(4,3,5) 4 MHZ E.T.: 3.00 If the condition is not met: M CYCLES: 2 T STATES: 7(4,3) 4 MHZ E.T.: 1.75 Condition Bits Affected: None #### Example: The Zero Flag is reset and it is required to jump back 4 locations from 480. The assembly language statement is: JR NZ,\$-4 The resulting object code and final PC value is shown below: | Location | Instruction | |----------|----------------------| | 47C | ← PC after jump | | 47D | <del></del> | | 47E | <del></del> | | 47F | | | 480 | 20 | | 481 | FA (2' complement-6) | # JP (HL) Operation: PC ← HL ### Format: | <u>Opcode</u> | | | | 0 p | er | ands | |---------------|---|---|---|-----|-----|------| | JP | | | | ( H | lL) | | | 1 1 1 | 0 | 1 | 0 | 0 | 1 | E9 | ### Description: The Program Counter (register pair PC) is loaded with the contents of the HL register pair. The next instruction is fetched from the location designated by the new contents of the PC. M CYCLES: 1 T STATES: 4 4 MHZ E.T.: 1.00 Condition Bits Affected: None ### Example: If the contents of the Program Counter are 1000H and the contents of the HL register pair are 4800H, after the execution of JP (HL) the contents of the Program Counter will be 4800H. ## JP (IX) Operation: $PC \leftarrow IX$ ### Format: | <u>0 p</u> | 000 | i e | | | | 0 | pe | ran | <u>ds</u> | |------------|-----|-----|---|---|----|-----|----|-----|-----------| | JF | • | | | | ×. | . ( | IX | ) | | | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | DD | | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | E9 | ### Description: The Program Counter (register pair PC) is loaded with the contents of the IX Register Pair. The next instruction is fetched from the location designated by the new contents of the PC. M CYCLES: 2 T STATES: 8(4,4) 4 MHZ E.T.: 2.00 Condition Bits Affected: None ### Example: If the contents of the Program Counter are $1000\,\mathrm{H}_{2}$ , and the contents of the IX Register Pair are $4\,800\,\mathrm{H}_{2}$ , after the execution of JP (IX) the contents of the Program Counter will be 4800H. # JP (IY) Operation: PC ← IY ### Format: | Opcode | Operands | |--------|----------| | JP | (IY) | ### Description: The Program Counter (register pair PC) is loaded with the contents of the IY Register Pair. The next instruction is fetched from the location designated by the new contents of the PC. M CYCLES: 2 T STATES: 8(4,4) 4 MHZ E.T.: 2.00 Condition Bits Affected: None ### Example: If the contents of the Program Counter are $1000\mathrm{H}$ and the contents of the IY Register Pair are $4800\mathrm{H}$ , after the execution of JP (IY) the contents of the Program Counter will be 4800H. ## DJNZ, e ### Operation: - ### Format: ### Description: This instruction is similar to the conditional jump instructions except that a register value is used to determine branching. The B register is decremented and if a non zero value remains, the value of the displacement e is added to the Program Counter (PC). The next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction opcode and has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC. If the result of decrementing leaves B with a zero value, the next instruction to be executed is taken from the location following this instruction. ### If $B \neq 0$ : M CYCLES: 3 T STATES: 13(5,3,5) 4 MHZ E.T.: 3.25 If B=0: M CYCLES: 2 T STATES: 8(5,3) 4 MHZ E.T.: 2.00 Condition Bits Affected: None #### Example: A typical software routine is used to demonstrate the use of the DJNZ instruction. This routine moves a line from an input buffer (INBUF) to an output buffer (OUTBUF). It moves the bytes until it finds a CR, or until it has moved 80 bytes, whichever occurs first. | | LD<br>LD<br>LD | B,80<br>HL,Inbuf<br>DE,Outbuf | ;Set up counter;Set up pointers | |-------|----------------|-------------------------------|------------------------------------------| | LOOP: | LD | A,(HL) | ;Get next byte from | | | LD | (DE),A | ;input buffer<br>;Store in output buffer | | | CP | ODH | :Is it a CR? | | • | JR · | Z, DONE | Yes finished | | | INC | HL | ;Increment pointers | | | INC | DE | • | | | DJNZ | LOOP | ;Loop back if 80 | | | | | ; bytes have not | | | • | | ;been moved | DONE: -CALL AND RETURN GROUP- 000 , : 8 ### CALL nn Operation: $(SP-1) \leftarrow PC_H$ , $(SP-2) \leftarrow PC_L$ , $PC \leftarrow nn$ ### Format: Note: The first of the two n operands in the assembled object code above is the least significant byte of a two-byte memory address. ### Description: The current contents of the Program Counter (PC) are pushed onto the top of the external memory stack. The operands nn are then loaded into the PC to point to the address in memory where the first opcode of a subroutine is to be fetched. (At the end of the subroutine, a RETurn instruction can be used to return to the original program flow by popping the top of the stack back into the PC.) The push is accomplished by first decrementing the current contents of the Stack Pointer (register pair SP), loading the high-order byte of the PC contents into the memory address now pointed to by the SP; then decrementing SP again, and loading the low-order byte of the PC contents into the top of stack. Note: Because this is a 3-byte instruction, the Program Counter will have been incremented by 3 before the push is executed. M CYCLES: 5 T STATES: 17(4,3,4,3,3) 4 MHZ E.T.: 4.25 Condition Bits Affected: None ### Example: If the contents of the Program Counter are 1A47H, the contents of the Stack Pointer are 3002H, and memory locations have the contents: | Location | Contents | |-----------|----------| | 1 A 4 7 H | CDH | | 1A48H | 35H | | 1 A 4 9 H | 2 l H | then if an instruction fetch sequence begins, the three-byte instruction CD352lH will be fetched to the CPU for execution. The mnemonic equivalent of this is ### CALL 2135H After the execution of this instruction, the contents of memory address 3001H will be 1AH, the contents of address 3000H will be 4AH, the contents of the Stack Pointer will be 3000H, and the contents of the Program Counter will be 2135H, pointing to the address of the first opcode of the subroutine now to be executed. # CALL cc, nn Operation: IF cc TRUE: (SP-I) $\leftarrow$ PC<sub>H</sub> (SP-2) $\leftarrow$ PC<sub>L</sub>, PC $\leftarrow$ nn Opcode CALL cc, nn 1 1 $\leftarrow$ cc $\rightarrow$ 1 0 0 Note: The first of the two n operands in the assembled object code above is the least significant byte of the two-byte memory address. ### Description: If condition cc is true, this instruction pushes the current contents of the Program Counter (PC) onto the top of the external memory stack, then loads the operands nn into PC to point to the address in memory where the first opcode of a subroutine is to be fetched. (At the end of the subroutine, a RETurn instruction can be used to return to the original program flow by popping the top of the stack back into PC.) condition cc is false, the Program Counter is incremented as usual, and the program continues with the next sequential instruction. The stack push is accomplished by first decrementing the current contents of the Stack Pointer (SP), loading the high-order byte of the PC contents into the memory address now pointed to by SP; then decrementing SP again, and loading the low-order byte of the PC contents into the top of the stack. Note: Because this is a 3-byte instruction, the Program Counter will have been incremented by 3 before the push is executed. Condition cc is programmed as one of eight status which corresponds to condition bits in the Flag Register (register F). These eight status are defined in the table below, which also specifies the corresponding cc bit fields in the assembled object code: | c c | Condition | Relevant<br>Flag | |-----|-----------------|------------------| | 000 | NZ non zero | Z | | 001 | Z zero | Z | | 010 | NC non carry | C | | 011 | C carry | С | | 100 | PO parity odd | P/V | | 101 | PE parity even | P/V | | 110 | P sign positive | S | | 111 | M sign negative | S | If cc is true: M CYCLES: 5 T STATES: 17(4,3,4,3,3) 4 MHZ E.T.: 4.25 . If cc is false: M CYCLES: 3 T STATES: 10(4,3,3) 4 MHZ E.T.: 2.50 Condition Bits Affected: None ### Example: If the C Flag in the F register is reset, the contents of the Program Counter are 1A47H, the contents of the Stack Pointer are 3002H, and memory locations have the contents: | Location | Contents | |----------|----------| | 1A47H | D 4 H | | 1A48H | 3511 | | 1A49H | 21H | then if an instruction fetch sequence begins, the three-byte instruction D43521H will be fetched to the CPU for execution. The mnemonic equivalent of this is CALL NC.2135H After the execution of this instruction, the contents of memory address 3001H will be 1AH, the contents of address 3000H will be 4AH, the contents of the Stack Pointer will be 3000H, and the contents of the Program Counter will be 2135H, pointing to the address of the first opcode of the subroutine now to be executed. Operation: PCL-(SP), PCH-(SP+1) Format: Opcode RET ### Description: The byte at the memory location specified by the contents of the Stack Pointer (SP) register pair are moved to the low order eight bits of the Program Counter (PC). The SP is now incremented and the byte at the memory location specified by the new contents of the SP are moved to the high order eight bits of the PC. The SP is now incremented again. The next op code following this instruction will be fetched from the memory location specified by the PC. This instruction is normally used to return to the main line program at the completion of a routine entered by a CALL instruction. M CYCLES: 3 T STATES: 10(4,3,3) 4 MHZ E.T.: 2.50 Condition Bits Affected: None ### Example: If the contents of the Program Counter are 3535H, the contents of the Stack Pointer are 2000H, the contents of memory location 2000H are B5H, and the contents of memory location 2001H are 18H, then after the execution of RET the contetns of the Stack Pointer will be 2002H and the contents of the Program Counter will be 1885H, pointing to the address of the next program opcode to be fetched. ### RET cc Operation: IF cc TRUE: $PC_{L} \leftarrow (SP)$ , $PC_{H} \leftarrow (SP+I)$ ### Format: | <u>Opcode</u> | 0 | e r | and | 1 | |---------------|---|-----|-----|---| | RET | | СС | | | | 1 1 -cc | 0 | 0 | 0 | | ### Description: If condition cc is true, the byte at the memory location specified by the contents of the Stack Pointer (SP) register pair are moved to the low order eight bits of the Program Counter (PC). The SP is now incremented and the byte at the memory location specified by the new contents of the SP are moved to the high order eight bits of the PC. The SP is now incremented again. The next op code following this instruction will be fetched from the memory location specified by the PC. instruction is normally used to return to the main line program at the completion of a routine entered by a CALL instruction. If condition cc is false, the PC is simply incremented as usual, and the program continues with the next sequential instruction. Condition cc is programmed as one of eight status which correspond to condition bits in the Flag Register (register F). These eight status are defined in the table below, which also specifies the corresponding cc bit fields in the assembled object code. | cc | Condition | Relevant<br>Flag | |-------------|-----------------|------------------| | <del></del> | | | | 000 | NZ non zero | Z | | 001 | Z zero | Z | | 010 | NC non carry | C , , | | 011 | Ccarry | С | | 100 | PO parity odd | P / V | | 101 | PE parity even | P/V | | 110 | P sign positive | S | | 111 | M sign negative | S | If cc is true: M CYCLES; 3 T STATES: 11(5,3,3) 4 MHZ E.T.: 2.75 If cc is false: M CYCLES: 1 T STATES: 5 4 MHZ E.T.: 1.25 Condition Bits Affected: None ### Example: If the S flag in the F register is set, the contents of the Program Counter are 3535H, the contents of the Stack Pointer are 2000H, the contents of memory location 2000H are B5H, and the contents of memory location 2001H are 18H, then after the execution of ### RET M the contents of the Stack Pointer will be 2002H and the contents of the Program Counter will be 18B5H, pointing to the address of the next program opcode to be fetched. ## $\exists \mathsf{ETI}$ Operation: Return from interrupt ### Format: ### Description: This instruction is used at the end of a maskable interrupt service routine to: - Restore the contents of the Program Counter (PC) (analogous to the RET instruction) - 2. To signal an I/O device that the interrupt routine has been completed. The RETI instruction also facilitates the nesting of interrupts allowing higher priority devicess to temporarily suspend service of lower priority service routines. Note: This instruction does not enable interrupts which were disabled when the interrupt routine was entered. Before doing the RETI instruction, the enable interrupt instruction (EI) should be executed to allow recognition of interrupts after completion of the current service routine. M CYCLES: 4 T STATES: 14(4,4,3,3) 4 MHZ E.T.: 3.50 Condition Bits Affected: None ### Example: Given: Two interrupting devices, A and B connected in a daisy chain configuration with A having a higher priority than B. B generates an interrupt and is acknowledged. (The interrupt enable out, IEO, of B goes low, blocking any lower priority devices from interrupting while B is being serviced). Then A generates an interrupt, suspending service of B. (The IEO of A goes 'low' indicating that a higher priority device is being serviced.) The A routine is completed and a RETI is issued resetting the IEO of A, allowing the B routine to continue. A second RETI is issued on completion of the B routine and the IEO of B is reset (high) allowing lower priority devices interrupt access. # RETN Operation: Return from non maskable interrupt ### Format: Opcode RETN ### Description: This instruction is used at the end of a non-maskable interrupt service routine to restore the contents of the Program Counter (PC) (analogous to the RET instruction). The state of IFF2 is copied back into IFF1 so that maskable interrupts are enabled immediately following the RETN if they were enabled before the non-maskable interrupt. M CYCLES: 4 T STATES: 14(4,4,3,3) 4 MHZ E.T.: 3.50 Condition Bits Affected: None ### Example: If the contents of the Stack Pointer are 1000H and the contents of the Program Counter are 1A45H when a non maskable interrupt (NMI) signal is received, the CPU will ignore the next instruction and will instead restart to memory address 0066H. That is, the current Program Counter contents of 1A45H will be pushed onto the external stack address of OFFFH and OFFEH, high order-byte first, and 0066H will be loaded onto the That address begins an interrupt Program Counter. service routine which ends with RETN instruction. Upon the execution of RETN, the former Program Counter contents are popped off the external memory stack, low-order first, resulting in a Stack Pointer contents again of 1000H. The program flow continues where it left off with an opcode fetch to address 1A45H. order-byte first, and 0066H will be loaded onto the Program Counter. That address begins an interrupt service routine which ends with RETN instruction. Upon the execution of RETN, the former Program Counter contents are popped off the external memory stack, low-order first, resulting in a Stack Pointer contents again of 1000H. The program flow continues where it left off with an opcode fetch to address 1A45H. # RST p Operation: $(SP-1) \leftarrow PC_H$ , $(SP-2) \leftarrow PC_L$ , $PC_H \leftarrow 0$ , $PC_L \leftarrow P$ ### Format: | Opcode | Operand | | | | |--------------------------------------------------------------------------------|---------|---|--|--| | RST | | P | | | | $\begin{array}{c c} 1 & 1 & \longrightarrow t & \longrightarrow 1 \end{array}$ | 1 | 1 | | | ### Description: The current Program Counter (PC) contents are pushed onto the external memory stack, and the page zero memory location given by operand p is loaded into the PC. Program execution then begins with the opcode in the address now pointed to by PC. The push is performed by first decrementing the contents of the Stack Pointer (SP), loading the high-order byte of PC into the memory address now pointed to by SP, decrementing SP again, and loading the low-order byte of PC into the address now pointed to by SP. The ReSTart instruction allows for a jump to one of eight addresses as shown in the table below. The operand p is assembled into the object code using the corresponding T state. Note: Since all addresses are in page zero of memory, the high order byte of PC is loaded with OOH. The number selected from the "p" column of the table is loaded into the low-order byte of PC. | <u>p</u> | t | |----------|------| | ООН | 000 | | 08H | 001 | | 10H | 010 | | 18H | 011 | | 20H | 100 | | 28H | 101 | | 3 O H | 110 | | 38H | 1.11 | | | | M CYCLES: 3 T STATES: 11(5,3,3) 4 MHZ E.T.: 2.75 ### Example: If the contents of the Program Counter are 15B3H, after the execution of RST 18H (Object code 1101111) the PC will contain $0018\mathrm{H}$ , as the address of the next opcode to be fetched. -INPUT AND OUTPUT GROUP- # IN A, (n) Operation: $A \leftarrow (n)$ ### Format: ### Description: The operand n is placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of the Accumulator also appear on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written into the Accumulator (register A) in the CPU. M CYCLES: 3 T STATES: 11(4,3,4) 4 MHZ E.T.: 2.75 Condition Bits Affected: None ### Example: If the contents of the Accumulator are 23H and the byte 7BH is available at the peripheral device mapped to I/O port address 01H, then after the execution of IN A, (01H) the Accumulator will contain 7BH. # IN r, (C) Operation: $r \leftarrow (C)$ ### Format: | Opcode | ode Operands | | | |--------------------------------------------|--------------|----|--| | IN | r,(C) | | | | 1 1 1 0 1 1 | 0 1 | ED | | | $0 1 \xrightarrow{r} r \xrightarrow{r} 0$ | 0 0 | | | ### Description: The contents of register C are placed on the bottom half (AO through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of Register B are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written into register r in the CPU. Register r identifies any of the CPU registers shown in the following table, which also shows the corresponding 3-bit "r" field for each. The flags will be affected, checking the input data. | Reg. | r | |------|-----| | В | 000 | | C | 001 | | D | 010 | | E | 011 | | Н | 100 | | L · | 101 | | A | 111 | M CYCLES: 3 T STATES: 12(4,4,4) 4 MHZ E.T.: 3.00 ### Condition Bits Affected: S: Set if input data is negative; reset otherwise Z: Set if input data is zero; reset otherwise H: Reset P/V: Set if parity is even; reset otherwise N: Reset C: Not affected ### Example: If the contents of register C are 07H, the contents of register B are 10H, and the byte 7BH is available at the peripheral device mapped to I/O port address 07H, then after the execution of IN D, (C) Operation: $(HL) \leftarrow (C)$ , $B \leftarrow B-1$ , $HL \leftarrow HL + 1$ ### Format: Opcode INI | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED | |---|---|---|---|---|---|---|----|----| | 1 | n | 1 | 0 | 0 | ŋ | 1 | 'n | A2 | ### Description: The contents of register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B may be used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to the CPU. The contents of the HL register pair are then placed on the address bus and the input byte is written into the corresponding location of memory. Finally the byte counter is decremented and register pair HL is incremented. M CYCLES: 4 T STATES: 16(4,5,3,4) 4 MHZ E.T.: 4.00 ### Condition Bits Affected: S: Unknown Z: Set if B-1=0; reset otherwise H: Unknown P/V: Unknown N: Set C: Not affected ### Example: If the contents of register C are 07H, the contents of register B are 10H, the contents of the HL register pair are 1000H, and the byte 7BH is available at the peripheral device mapped to $\rm I/O$ port address 07H, then after the execution of INI memory location 1000H will contain 7BH, the HL register pair will contain 1001H, and register B will contain 0FH. Operation: $(HL) \leftarrow (C)$ , $B \leftarrow B-1$ , $HL \leftarrow HL + 1$ #### Format: #### Opcode INIR #### Description: The contents of register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B is used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to the CPU. The contents of the HL register pair are placed on the address bus and the input byte is written into the corresponding location of memory. Then register pair HL is incremented, the byte counter is decremented. If decrementing causes B to go to zero, the instruction is terminated. If B is not zero, the PC is decremented by two and the instruction repeated. Interrupts will be recognized and two refresh cycles will be executed after each data transfer. Note that if B is set to zero prior to instruction execution, 256 bytes of data will be input. #### If B≠0: M CYCLES: 5 T STATES: 21(4,5,3,4,5) 4 MHZ E.T.: 5.25 If B=0: M CYCLES: 4 T STATES: 16(4,5,3,4) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Unknown Z: Set H: Unknown P/V: Unknown N: Set C: Not affected #### Example: If the contents of register C are 07H, the contents of register B are 03H, the contents of the HL register pair are 1000H, and the following sequence of bytes are available at the peripheral device mapped to I/O port of address 07H: 51H A9H 03H then after the execution of INIR the HL register pair will contain 1003H, register B will contain zero, and memory locations will have contents as follows: | Location | Contents | |----------|----------| | 1000Н | 51H | | 1001H | A9H | | 1002H | 03Н | Operation: (HL) $\leftarrow$ (C) B $\leftarrow$ B-1, HL $\leftarrow$ HL-1 #### Format: Opcode IND #### Description: The contents of register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B may be used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to the CPU. The contents of the HL register pair are placed on the address bus and the input byte is written into the corresponding location of memory. Finally the byte counter and register pair HL are decremented. M CYCLES: 4 T STATES: 16(4,5,3,4) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Unknown Z: Set if B-1=0; reset otherwise H: Unknown P/V: Unknown N: Set C: Not affected #### Example: If the contents of register C are 07H, the contents of register B are 10H, the contents of the HL register pair are 1000H, and the byte 7BH is available at the peripheral device mapped to $\ensuremath{\mathrm{I}}/0$ port address $0.7\ensuremath{\mathrm{H}}$ , then after the execution of IND memory location 1000H will contain 7BH, the HL register pair will contain OFFFH, and register B will contain OFH. Operation: $(HL) \leftarrow (C)$ , $B \leftarrow B-1$ , $HL \leftarrow HL-1$ #### Format: <u>Opcode</u> INDR #### Description: The contents of register C are placed on the bottom half (AO through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B is used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to the CPU. The contents of the HL register pair are placed on the address bus and the input byte is written into the corresponding location of memory. Then HL and the byte counter are decremented. If decrementing causes B to go to zero, the instruction is terminated. If B is not zero, the PC is decremented by two and the instruction repeated. Interrupts will be recognized and two refresh cycles will be executed after each data transfer. Note that if B is set to zero prior to instruction execution, 256 bytes of data will be input. If B≠0: M CYCLES: 5 T STATES:21(4,5,3,4,5) 4 MHZ E.T.: 5.25 If B=0: M CYCLES: 4 T STATES: 16(4,5,3,4) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Unknown Z: Set H: Unknown P/V: Unknown N: Set C: Not affected #### Example: If the contents of register C are 07H, the contents of register B are 03H, the contents of the HL register pair are 1000H, and the following sequence of bytes are available at the peripheral device mapped to I/O port address 07H: 51H A 9 H 03H then after the execution of INDR the HL register pair will contain OFFDH, register B will contain zero, and memory locations will have contents as follows: | Contents | |----------| | 03н | | А9Н | | 51H | | | ## OUT (n), A Operation: $(n) \leftarrow A$ #### Format: #### Description: The operand n is placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of the Accumulator (register A) also appear on the top half (A8 through A15) of the address bus at this time. Then the byte contained in the Accumulator is placed on the data bus and written into the selected peripheral device. M CYCLES: 3 T STATES: 11(4,3,4) 4 MHZ E.T.: 2.75 Condition Bits Affected: None #### Example: If the contents of the Accumulator are $2\,\mathrm{3H}$ , then after the execution of OUT (OlH),A the byte 23H will have been written to the peripheral device mapped to I/O port address 01H. ## OUT (C), r Operation: $(C) \leftarrow r$ #### Format: | Opcode | Operands | |-----------|----------| | OUT | (C),r | | 1 1 1 0 1 | 1 0 1 ED | | 0 1 | 0 0 1 | #### Description: The contents of register C are placed on the bottom half (AO through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of Register B are placed on the top half (A8 through A15) of the address bus at this time. Then the byte contained in register r is placed on the data bus and written into the selected peripheral device. Register r identifies any of the CPU registers shown in the following table, which also shows the corresponding 3-bit "r" field for each which appears in the assembled object code: | Register | r | |----------------|-----| | | | | В | 000 | | С | 001 | | D | 010 | | E | 011 | | H . | 100 | | L | 101 | | $\mathbf{A}$ . | 111 | M CYCLES: 3 T STATES: 12(4,4,4) 4 MHZ E.T.: 3.00 Condition Bits Affected: None Example: If the contents of register C are 01H and the contents of register D are 5AH, after the execution of OUT (C),D the byte 5AH will have been written to the peripheral device mapped to I/O port address OlH. ## OUTI Operation: (C) $\leftarrow$ (HL), B $\leftarrow$ B-1, HL $\leftarrow$ HL + 1 #### Format: # Opcode OUTI 1 1 1 0 1 1 0 1 ED 1 0 1 0 0 0 1 1 A3 #### Description: The contents of the HL register pair are placed on the address bus to select a location in memory. The byte contained in this memory location is temporarily stored in the CPU. Then, after the byte counter (B) is decremented, the contents of register C are placed on the bottom half (AO through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B may be used as a byte counter, and its decremented value is placed on the top half (A8 through A15) of the address bus. The byte to be output is placed on the data bus and written into selected peripheral device. Finally the register pair HL is incremented. M CYCLES: 4 T STATES: 16(4,5,3,4) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Unknown Z: Set if B-1=0; reset otherwise H: Unknown P/V: Unknown N: Set C: Not affected #### Example: If the contents of register C are 07H, the contents of register B are 10H, the contents of the HL register pair are 1000H, and the contents of memory address 1000H are 59H, then after the execution of OUTI register B will contain OFH, the HL register pair will contain 1001H, and the byte 59H will have been written to the peripheral device mapped to I/O port address 07H. ## OTIR Operation: (C) $\leftarrow$ (HL), B $\leftarrow$ B-1 \| HL $\leftarrow$ HL + 1 #### Format: Opcode OTIR #### Description: The contents of the HL register pair are placed on the address bus to select a location in memory. The byte contained in this memory location is temporarily stored in the CPU. Then, after the byte counter (B) is decremented, the contents of register C are placed on the bottom half (AO through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B may be used as a byte counter, and its decremented value is placed on the top half (A8 through Al5) of the address bus at this time. Next the byte to be output is placed on the data bus and written into the selected peripheral device. Then register pair HL is incremented. If the decremented B register is not zero, the Program Counter (PC) is decremented by 2 and the instruction is repeated. If B has gone to zero, the instruction is terminated. Interrupts will be recognized and two refresh cycles will be executed after each data transfer. Note that if B is set to zero prior to instruction execution, the instruction will output 256 bytes of data. If B≠0: M CYCLES: 5 T STATES: 21(4,5,3,4,5) 4 MHZ E.T.: 5.25 If B=0: M CYCLES: 4 T STATES: 16(4,5,3,4) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Unknown Z: Set H: Unknown P/V: Unknown N: Set C: Not affected #### Example: If the contents of register C are 07H, the contents of register B are 03H, the contents of the HL register pair are 1000H, and memory locations have the following contents: | Location | Contents | |----------|----------| | 1000Н | 5 1 H | | 1001H | A9H | | 1002H | 03H | then after the execution of OTIR the HL register pair will contain 1003H, register B will contain zero, and a group of bytes will have been written to the peripheral device mapped to I/O port address 07H in the following sequence: 51H A9H 03H Operation: (C) $\leftarrow$ (HL), B $\leftarrow$ B-1, HL $\leftarrow$ HL-1 #### Format: Opcode OUTD #### Description: The contents of the HL register pair are placed on the address bus to select a location in memory. The byte contained in this memory location is temporarily stored in the CPU. Then, after the byte counter (B) is decremented, the contents of register C are placed on the bottom half (AO through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B may be used as a byte counter, and its decremented value is placed on the top half (A8 through A15) of the address bus at this time. Next the byte to be output is placed on the data bus and written into the selected peripheral device. Finally the register pair HL is decremented. M CYCLES: 4 T STATES: 16(4,5,3,4) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Unknown Z: Set if B-l=0; reset otherwise H: Unknown P/V: Unknown N: Set C: Not affected #### Example: If the contents of register C are O7H, the contents of register B are 10H, the contents of the HL register pair are 1000H, and the contents of memory location 1000H are 59H, after the execution of OUTD register B will contain OFH, the HL register pair will contain OFFFH, and the byte 59H will have been written to the peripheral device mapped to I/O port address 07H. Operation: (C) $\leftarrow$ (HL), B $\leftarrow$ B-1, HL $\leftarrow$ HL-1 #### Format: Opcode OTDR #### Description: The contents of the HL register pair are placed on the address bus to select a location in memory. The byte contained in this memory location is temporarily stored Then, after the byte counter (B) is in the CPU. decremented, the contents of register C are placed on the bottom half (AO through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B may be used as a byte counter, and its decremented value is placed on the top half (A8 through Al5) of the address bus at this time. Next the byte to be output is placed on the data bus and written into the selected peripheral device. Then register pair HL is decremented and if the decremented B register is not zero, the Program Counter (PC) is decremented by 2 and the instruction is repeated. If B has gone to zero, the instruction is terminated. Interrupts will be recognized and two refresh cycles will be executed after each data transfer. Note that if B is set to zero prior to instruction execution, the instruction will output 256 bytes of data. If B≠0: M CYCLES: 5 T STATES: 21(4,5,3,4,5) 4 MHZ E.T.: 5.25 If B=0: M CYCLES: 4 T STATES: 16(4,5,3,4) 4 MHZ E.T.: 4.00 #### Condition Bits Affected: S: Unknown Z: Set H: Unknown P/V: Unknown N: Set C: Not affected #### Example: If the contents of register C are 07H, the contents of register B are 03H, the contents of the HL register pair are 1000H, and memory locations have the following contents: offents. Location Contents OFFEH 51H OFFFH A9H 1000н 03н then after the execution of OTDR the HL register pair will contain OFFDH, register B will contain zero, and a group of bytes will have been written to the peripheral device mapped to I/O port addres O7H in the following sequence: 0 3 н A 9 H 51H ### **Z80 CPU INSTRUCTION SET** | ALPHABETICAL<br>ASSEMBLY MNEMO | NIC OPERATION | PAGE | |--------------------------------|------------------------------------|-------| | _1_1 | · | | | ADC HL,ss | Add with Carry Reg. pair ss to HL | | | ADC A,s | Add with carry operand s to Acc | | | ADD A,n | Add value n to Acc | | | ADD A,r | Add Reg. r to Acc | | | ADD A, (HL) | Add location (HL) to Acc | | | ADD A, (IX+d) | Add location (IX+d) to Acc | | | ADD A, (IY+d) | Add location (IY+d) to Acc | | | ADD HL,ss | Add Reg. pair ss to HL | | | ADD IX,pp | Add Reg. pair pp to IX | | | ADD IY, rr | Add Reg. pair rr to IY | | | AND s | Logical 'AND' of operand s and Acc | | | BIT b,(HL) | Test BIT b of location (HL) | 225 | | BIT b, (IX+d) | Test BIT b of location (IX+d) | 227 | | BIT b,(IY+d) | Test BIT b of location (IY+d) | | | BIT b,r | Test BIT b of Reg. r | 223 | | CALL cc,nn | Call subroutine at location nn if | 005 | | CALL | condition cc is true | 265 | | CALL nn | | | | CCF | at location nn | 263 | | CP s | Complement carry flag | | | CPD | Compare location (HL) and Acc. | 12/ | | CFD | decrement HL and BC | 101 | | CPDR | Compare location (HL) and Acc. | | | CIDA | decrement HL and BC, | | | | repeat until BC=0 | 100 | | CPI | Compare location (HL) and Acc. | 103 | | | increment HL and decrement BC | 97 | | CPIR | Compare location (HL) and Acc. | | | | increment HL, decrement BC | | | | repeat until BC=0 | QQ | | CPL | Complement Acc. (1's comp) | | | DAA | Decimal adjust Acc | | | DEC m | Decrement operand m | | | DEC IX | Decrement IX | 173 | | DEC IY | Decrement IY | | | DEC ss | Decrement Reg. pair ss | | | DI | Disable interrupts | | | DJNZ e | Decrement B and Jump | , , , | | - <b>-</b> | relative if B#0 | 250 | | EI | Enable interrupts | 159 | | EX (SP), HL | Exchange the location (SP) | 152 | | | and HL | 86 | | EX (SP), IX | Exchange the location (SP) | | |-------------|-------------------------------------|-----| | | and IX | 87 | | EX (SP), IY | Exchange the location (SP) | | | | and IY | | | EX AF, AF' | Exchange the contents of AF and AF' | | | EX DE, HL | Exchange the contents of DE and HL | 83 | | EXX | Exchange the contents of | | | | BC,DE,HL with contents of | | | | BC', DE', HL' respectively | | | HALT | HALT (wait for interrupt or reset) | 150 | | IM 0 | Set interrupt mode 0 | | | IM 1 | Set interrupt mode 1 | 154 | | IM 2 | Set interrupt mode 2 | 155 | | IN A, (n) | Load the Acc. with | | | | input from device n | 281 | | IN r,(C) | Load the Reg. r with | | | | input from device (C) | 283 | | INC (HL) | Increment location (HL) | 131 | | INC IX | Increment IX | 170 | | INC (IX+d) | Increment location (IX+d) | 133 | | INC IY | Increment IY | 171 | | INC (IY+d) | Increment location (IY+d) | 135 | | INC r | Increment Reg. r | | | INC ss | Increment Reg. pair ss | | | IND | Load location (HL) with | | | | input from port (C), | | | | decrement HL and B | 289 | | INDR | Load location (HL) with | | | | input from port (C), | | | | decrement HL and decrement B, | • | | | repeat until B=0 | 291 | | INI | Load location (HL) with | | | | input from port (C); | | | | and increment HL and decrement B | 285 | | INIR | Load location (HL) with | | | | input from port (C), | | | • | increment HL and decrement B, | | | | repeat until B=0 | 287 | | JP (HL) | Unconditional Jump to (HL) | 255 | | JP (IX) | Unconditional Jump to (IX) | 256 | | JP (IY) | Unconditional Jump to (IY) | 257 | | JP cc,nn | Jump to location nn | | | | if condition cc is true | 243 | | JP nn | Unconditional jump to location nn | 241 | | JR C,e | Jump relative to | | | 4 | PC+e if carry=1 | 247 | | JR e | Unconditional Jump | | | | relative to PC+e | 245 | | JR NC, e | Jump relative to | | | ÷ | PC+e if carry=0 | 249 | | | · | | | |----------|-----------------------------------------|-------------------------------------|------| | | | | • | | | | | | | | | | | | | | | | | | | | | | JR | R NZ,e | Jump relative to | | | | | C+e if non zero (Z=0) | 253 | | JR | l Z,e | Jump relative to | | | | • | PC+e if zero (Z=1) | 251 | | LI | A, (BC) | oad Acc. with location (BC) | | | LI | A, (DE) | Load Acc. with location (DE) | | | | ) A, I | load Acc. with I | | | LD | ) A,(nn) | oad Acc. with location nn | | | LD | A,R | oad Acc. with Reg. R | 51 | | | (BC),A | oad location (BC) with Acc | 47 | | LD | (DE),A | oad location (DE) with Acc | 48 | | LD | (HL),n | oad location (HL) with value n | 41 | | LD | dd,nn | oad Reg. pair dd with value nn | 57 | | LD | dd,(nn) | oad Reg. pair dd with location (nr | | | | HL, (nn) | oad HL with location (nn) | | | | (HL),r | load location (HL) with Reg. r | | | | I,A | oad I with Acc | | | | IX,nn | oad IX with value nn | | | _ | IX, (nn) | oad IX with location (nn) | | | LD | | oad location (IX+d) with value n | 42 | | | (IX+d),r | oad location (IX+d) with Reg. r | 37 | | | IY,nn | oad IV with value nn | | | | IY,(nn) | oad IY with location (nn) | • • | | _ '_ | (IY+d),n | oad location (IY+d) with value n | | | LD | | oad location (IY+d) with Reg. r | | | LD | | oad location (nn) with Acc. | | | LD | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | oad location (nn) with Reg. pair of | | | LD<br>LD | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | oad location (nn) with HL | | | LD | | oad location (nn) with IY | | | | R, A | oad R with Acc. | | | | r,(HL) | oad Reg. r with location (HL) | • | | | r,(IX+d) | oad Reg. r with location (IX+d) | | | _ | r,(IY+d) | oad Reg. r with location (IY+d) | | | | r,n | oad Reg. r with value n | | | | r,r' | oad Reg. r with Reg. r' | | | | SP,HL | oad SP with HL | 71 | | | SP, IX | oad SP with IX | 72 | | | SP, IY | oad SP with IY | 73 | | LD | | oad location (DE) with location (F | | | | • | ecrement DE, HL and BC | 93 | | LD | DR | oad location (DE) with location (F | IL), | | | | ecrement DE, HL and BC; | | | • | | epeat until BC=0 | 95 | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | 007 | | | | | | | | LDI | Load location (DE) with location (HL), | |----------------------|--------------------------------------------------------| | '. D.T.D | increment DE, HL, decrement BC | | LDIR | Load location (DE) with location (HL), | | | increment DE, HL, decrement BC and repeat until BC=091 | | NEG | Negate Acc. (2's complement)145 | | NOP | No operation | | OR s | Logical 'OR' of operand s and Acc | | OTDR | Load output port (C) with location (HL) | | OIBR | decrement HL and B. | | | repeat until B=0 | | OTIR | Load output port (C) with location (HL), | | | increment HL, decrement B, | | | repeat until B=0 | | OUT (C),r | Load output port (C) with Reg. r | | OUT (n),A | Load output port (n) with Acc293 | | OUTD | Load output port (C) with location (HL), | | | decrement HL and B | | OUTI | Load output port (C) with location (HL), | | | increment HL and decrement B | | POP IX | Load IX with top of stack | | POP IY | Load IY with top of stack 80 | | POP qq | Load Reg. pair qq with top of stack | | PUSH IX | Load IX onto stack | | PUSH IY | Load IY onto stack | | PUSH qq | Load Reg. pair qq onto stack | | RES b,m | Reset Bit b of operand m | | RET | Return from subroutine | | RET cc | Return from subroutine if condition | | | cc is true | | RETI | Return from interrupt 273 | | RETN | Return from non maskable interrupt 275 | | RL m | Rotate left through carry operand m 193 | | RLA | Rotate left Acc. through carry | | RLC (HL) | Rotate location (HL) left circular | | RLC (IX+d) | Rotate location (IX+d) left circclar 189 | | RLC (IY+d) | Rotate location (IY+d) left circular 191 | | RLC r | Rotate Reg. r left circular 185 | | RLCA | Rotate left circular Acc 177 | | RLD | Rotate digit left and right | | | | | תמ | between Acc. and location (HL) | | RR m | Rotate right through carry operand m 201 | | RR m<br>RRA<br>RRC m | | . | RRCA | Rotate right circular Acc | 182 | |---------------|----------------------------------|-----| | RRD | Rotate digit right and left | | | | between Acc. and location (HL) | 219 | | RST p | Restart to location p | 277 | | SBC A,s | Subtract operand s | | | | from Acc. with carry | 119 | | SBC HL,ss | Subtract Reg. pair ss from | | | | HL with carry | 163 | | SCF | Set carry flag (C=1) | 148 | | SET b, (HL) | Set Bit b of location (HL) | 232 | | SET b, (IX+d) | Set Bit b of location (IX+d) | 233 | | SET b, (IY+d) | Set Bit b of location (IY+d) | | | SET b,r | Set Bit b of Reg. r | 231 | | SLA m | Shift' operand m left arithmetic | 205 | | SRA m | Shift operand m right arithmetic | 209 | | SRL m | Shift operand m right logical | 213 | | SUBs | Subtract operand s from Acc | 117 | | XOR s | Exclusive 'OR' operand s and Acc | | | | | | | | | | #### APPENDIX B #### 5.5 INSTRUCTION SET ALPHABETICAL ORDER OLER VERSION 1.06 OF 06/18/76 OPCODE LISTING 7 Z80 CRUSS ASSEMBLER 07/09/76 10:22:47 OBJ CODE STMT SOURCE STATEMENT OBJ CODE STAT SOURCE STATEMENT LOC LUC 007C C856 70 BIT ADC 0000 A. (HL) 007F DDC80556 71 811 2, (IX+IND) ADC A, (IX+IND) 0001 DUSE05 2 0004 FD8EU5 ADC A, (IY+IND) 0082 FDCBU556 72 HIT 2,(IY+IND) BIT ADC A . A 0086 CB57 73 2.4 0007 8 F C850 BIT 74 2 . B 0008 88 5 ADC A , 8 0088 BIT 75 ADC A.C A800 CB51 2.0 0009 6 20 0086 CB52 76 811 2,0 000A 7 ADC A,D 8 A 0008 88 8 ADC A,E 008E C853 77 AIT 2 . E 0090 CB 54 78 BIT 2 .H Q. ADC UOOC 80 A,H 79 BIT 0000 8D 10 ADC A.L 0092 CB55 2 . L C E 2 O ADC A,N 0094 CBSE 80 BIT 3, (HL) DOOF 1.1 . 817 0096 DDC8055E 81 3,(1X+[NO) 0010 ED4A 12 ADC HL, BC ADC 0012 ED5A 13 HL,DE 009A FDC BU55 E 82 BIT 3, (IY+[ND] C85F BIT ADC HL,HL 009E 83 3,A 0014 FD64 14 BIT 84 0016 ED7A 15 ADC HL, SP 00 40 CBSA 3,B 81T 81T A, (HL) C859 85 0018 16 ADD UOAZ 3,C 86 CB5A 86 3.0 0019 DD8605 17 ADD A, (IX+IND) 0044 0046 C858 н7 BIT 3,E OOLC FD8605 18 ADD A, (IY+IND) CBSC 88 811 3,H 001F 87 19 Ann Α,Α 0048 BIT 0020 80 20 ADU A,B OOAA CB5D 89 3.L 90 ADD A,C OOAC C866 TIR 4, (HL) 0021 81 21 4, ([X+[ND] DDC80566 91 BIT 0022 82 22 ADD A,D OOAE FDC80566 92 BIT 4.(IY+IND) 0023 23 AUD A , E 0082 83 81T 24. . C86.7 93 4 . A 0086 0024 84 ADD A,H CB60 0025 85 25 ADD A,L 0088 94 4,8 95 OOBA CB61 BIT 4,C C620 ADD A,N 0026 26 96 AIT 4,0 0028 09 27 ADD · HL , BC OOBC C862 HL, DE 97 BIT 28 ADD OOBE CB63 4,E 0029 19 C864 98 811 4 , H HL,HL 0000 002A 29 29 ADD , 00C2 002B 39 30 ADD HL, SP CB65 99 BIT 4 . L IX,BC 0004 CB6E 100 RIT 5, (HL) 0020 0009 ADD 31 5.( [X+[ND] 0019 DDC8056E BIT 002E 32 ADD [X,DE 000.6 101 F0C8056E BIT 5 . ( 1Y + IND ) ADD IX, IX OOCA 102 0030 0029 33 OOCE C86F 103 BIT 5 , A 0032 DD39 34 ADD IX,SP ADD IY,8C 0000 C 86 8 104 BIT 5,B 0034 FD09 35 IY,DE 0002 CB69 105 BIT 5 . C ADD 0036 F019 36 C 86 A 5,0 0004 106 BIT 0038 FD29 37 ADD IY, IY ADD IY, SP 0006 CB6B 107 BIT 5, E 003A FD39 3 H CBGC 0008 108 BIT 5.11 003C 39 AND (HL) A6 0030 DDA 605 . 40 AND (IX+IND) OODA CB6D 109 BIT 5,L AND (IY+IND) OODC CB 76 110 BIT 6, (HL) 0040 F04605 41 DDC80576 111 BIT . 6. (IX+IND) 0043 Α7 42 AND A OODE FDCB0576 112 0044 A O 43 AND А 00F2 BIT 6, (IY+[ND) віт CB77 0045 A 1 44 AND C 0066 113 6 . A 00E8 C870 114 BIT 0046 Δ2 45 AND D 6.8 OOEA CB71 115 BIT 0047 Α3 46 AND E 6,0 118 0048 A4 47 AND UOFC CB72 116 6 . D CB73 AND OOFF 117 BIT 6.E 0049 A 5 48 1 OOFO CB74 BIT 120 004A E620 49 AND Ν 6,H .00F2 C875 119 004C CB46 50 BIT 0, (HL) 6 . L 0. [ IX+INU] 00F4. 7.(HL) CB7E DDC80546 004F 51 BIT 00F6 DDC8057E 0052 FDCB0546 52 811 0,(IY+IND) 121 7. (IX+[ND] 0 , A 122 BIT 7 . ( IY + IND ) 0056 CB47 53 BIT OOFE 817 CR7F 0058 CB40 54 811 0 , B 123 7.A 0100 **CB78** 124 BIT 55 BIT 0,0 7,B 005A CR41 0102 **CB79** 125 RIT 7.C 0050 CB42 56 BIT 0.0 005E C843 57 811 0104 CB7A 126 BIT 7.D 0,8 7,E 0060 **CB44** 58 BIT 0,H 0106 C878 127 ВІТ BIT CB7C 0062 CB45 59 BIT 0 . L 0108 128 7.H 1, (HL) 010A CB7D 129 811 0064 CB4E 60 BIT 7,L 1.(IX+IND) 0100 DC 8405 130 CALL C.NN 0066 DDCB054F 61 BIT 62 006A FOCB054E 811 1, (IY+IND) 010F FC8405 131 CALL M.NN 006E 0112 D48405 132 CALL NC . NN CB4F 63 811 1 , A CD8405 CALL 0070 C848 64 BIT 1.8 0115 133 NN 0072 CB49 65 911 1,0 0118 C48405 134 CALL NZ . NN 0074 CB4A 0118 F48405 135 CALL P,NN 66 BIT 1,0 0076 CB4B 67 118 1.E 011E EC8405 136 CALL PE .NN 0078 CHAC 6.8 BIT 1,H 0121 E48405 137 CALL PO.NN 0074 C840 69 RIT 1.1 0124 CC8405 138 CALL Z . NN Z80 CROSS ASSEMBLER VERSION 1.06 OF 06/18/76 | = | | | | | 06/18/76 | | | | |--------|---------------------|--------------------|--------------------------|-------------------|------------|-------|-----------|-------------| | U7/0 | 9/76 10:<br> OBJ CO | 22:47<br>ne stmt s | OPCODE<br>OURCE STATEMEN | LISTING<br>NT LOC | ORT CODE | STMT | SOURCE ST | ATEMENT | | LUC | 000 00 | NE 2141 2 | DURCE STATEMEN | | 003 0005 | 31111 | SUURCE ST | AIEMENI | | 0127 | 3F | 139 | CCF | 018F | . 2C | 208 | INC | L | | 0128 | BE | 140 | CP (HL) | 0190 | 33 | 209 | INC | SP | | 0129 | DDB EOS | 141 | CP (1X+1 | | EDAA | 210 | IND | • | | 012C | FOBE 05 | 142 | CP (IY+I | | EDBA | 211 | INDR | | | 012F | BF | 143 | CP A | 0195 | EDA2 | 212 | INI | | | 0130 | 88 | 144 | CP B | .0197 | ED82 | 213 | INIR | | | 0131 | 89 | 145 | CP C | 0199 | E9 | 214 | JP | (HL) | | 0132 | BA | 146 | CP D | 0194 | DDE9 | 215 | JP | (IX) | | 0133 | BB | 147 | CP E | 0190 | FDE 9 | 216 | JP | (IY) | | 0134 | BC | 148 | CP H | 019E | DA8405 | 217 | JP | C+NN | | 0135 | BD | 149 | CP L | OlAL | FA8405 | 218 | JP | M. NN | | 0136 | FE20 | 150 | CP N | 0144 | 028405 | 219 | JP | NC , NN | | 0138 | EDA9 | 151 | CPD | OLAT | C38405 | 220 | JP | NN | | 013A | ED89 | 152 | CPDR | OLAA | C28405 | 221 | JP | NZ, NN | | 013C | EDA 1 | 153 | CPI | OLAU | F28405 | 222 | ĴΡ | P.NN | | 013E | EDB1 | 154 | CPIR | 0180 | EA8405 | 223 | JP | PE, NN | | 0140 | 2F. | 155 | CPL | 0183 | E28405 | 224 | JP | PO, NN | | 0141 | 27 | 156 | DAA | 0186 | CA8405 | 225 | JP | Z,NN | | 0142 | 35 | 157 | DEC (HL) | | 382E | 226 | JR | C.DIS | | 0143 | 003505 | 158 | | IND) 01BB | 182E | 227 | JR | 210 | | 0146 | F03505 | 159 | | IND) 018D | 302E | 228 | JR | NC . DIS | | 0149 | 30 | 160 | DEC A | 01BF | 202E | 229 | JR | NZ,DIS | | 014A | 05 | 161 | DEC B | 0101 | 282E | 230 | JR | Z.DIS | | 0148 | 08 | 162 | DEC BC | 0103 | 02 | 231 | LD | (BC),A | | 014C | 0D | 163 | DEC C 14 | 0104 | 12 | 232 | ĹĎ | (DE),A | | 0140 | 15 | 164 | DEC D | 0105 | 77 | 233 | LD. | (HL),A | | 014E | 18 | 165 | DEC DE | 0106 | 70 | 234 | LD | (HL),B | | 014F | 10 | 166 | DEC E | 0167 | 71 | 235 | ĹĎ | (HL),C | | 0150 | 25 | 167 | DEC H | OLCB | 72 | 236 | ĹĎ | (HL).D | | 0151 | 28 | 168 | DEC HL | 0109 | 73 | 237 | ĹĎ | (HL) ·E | | 0152 | 0028 | 169 | DEC IX | OLCA | 74 | 238 | ĹĎ | (HL),H | | 0154 | FD2B | 170 | DEC IY | OLCB | 75 | 239 | ĹD | (HL),L | | 0156 | 20 | 171 | DEC L | 0100 | 3620 | 240 | ίĎ | (HL) N | | 0157 | 38 | 172 | DEC SP | OICE | 007705 | 241 | ĹĎ | (IX+IND),A | | 0158 | F3 | 173 | 01 | OlDi | 007005 | 242 | ĹĎ | (IX+IND),8 | | 0159 | 102E | 174 | DJNZ DIS | | 007105 | 243 | ĹĎ | (IX+IND),C | | . 015B | FB | 175 | EI | 0107 | 007205 | 244 | ĹĎ | (IX+IND),D | | 015C | E3 | 176 | EX (SP), | | 007305 | 245 | ĹĎ | (IX+IND),E | | 015D | DDE 3 | 177 | EX (SP) | | DD7405 | 246 | LD | H. (ONI+XI) | | 015F | FDE3 | 178 | EX (SP) | | 007505 | 247 | LD | (IX+IND),L | | 0161 | 08 | 179 | EX AF, AF | | 00360520 | 248 | LD | (IX+IND),N | | 0162 | EB | 180 | EX DE,HL | | FD7705 | 249 | LD | (IY+IND),A | | 0163 | 09 | 181 | EXX | OLEA | F07005 | 250 | LD | (IY+IND),B | | 0164 | 76 | 182 | HALT | Oled | F07105 | 251 | LD | (IY+IND),C | | 0165 | ED46 | 183 | IM O | _ 01F0 | FD7205 | 252 | LD | (IY+IND),D | | 0167 | ED56 | 184 | IM I | 01F3 | FD7305 | 253 | LD | (IY+IND),E | | 0169 | EDSE | 185 | IM 2 | 0166 | F07405 | 254 | LD | (IY+[ND]+H | | 0168 | ED78 | 186 | IN A, (C) | 01F9 | FD7505 | 255 | LO | (IY+IND).L | | 0160 | DB20 | 187 | IN A (N) | OlfC | - FD360520 | 256 | LD | (IY+IND),N | | 016F | ED40 | 188 | IN B, (C) | | 328405 | 257 | LD | (NN) .A | | 0171 | ED48 | 189 | IN C.(C) | | ED438405 | 258 | LD | (NN),BC | | 0173 | ED50 | 190 | IN D. (C) | | ED538405 | 259 | LD | (NN) DE | | 0175 | ED58 | 191 | IN E.(C) | | 228405 | 260 | LD | (NN),HL | | 0177 | ED60 | 192 | IN H, (C) | | DD228405 | 261 | LD | (NN),IX | | 0179 | ED68 | 193 | IN L.(C) | | F.D228405 | 262 | LD | (NN), IY | | 017B | 34 ` | 194 | INC (HL) | | ED738405 | 263 | LD | (NN),SP | | 017C | 003405 | 195 | | IND) 021A | QA. | 264 | , LD | A. (BC) | | 017F | F03405 | 196 | | (ND) 021B | 14 | 265 | LD | A. (DE) | | 0182 | 3C | .197 | INC A | 0210 | 7 E | 266 | LD | A, (HL) | | 0183 | 04 | 198 | INC B | 0210 | 007E05 | 267 | LD | A, (IX+IND) | | 0184 | 03 | 199 | INC BC | 0220 | FD7E05 | 268 | LD . | A+(IY+IND) | | 0185 | oc | 200 | INC C | 0223 | | 269 | LD | A, (NN) | | 0186 | 14 | 201 | INC D | 0226 | 7 <b>F</b> | 270 | | A,A | | 0187 | 13 | 202 | INC DE | . 0227 | 78 | 271 | LD | A . B | | 0188 | ic | 203 | INC E | 0228 | 79 | 272 | LD | A . C | | 0189 | 24 | 204 | INC H | 0229 | 7A | 273 | LD | A,D | | 018A | 23 | 205 | INC HL | 022A | 78 | 274 | LD | A . E | | 0188 | 0023 | 206 | INC IX | 0228 | | 275 | LD | A . H | | 0180 | F023 | 207 | INC IY | 0220 | ED57 | 276 | LD | A, I | | | | - | - ' | | | | | | . . . Z80 CROSS ASSEMBLER VERSION 1.06 OF 06/18/76 OPCODE 07/09/76 10:22:47 LISTING OBJ CODE STAT SOURCE STATEMENT LDC OBJ CODE STAT SOURCE STATEMENT LOC L, (IX+IND) 022E 70 271 LD 02A8 DD6E05 LD 346 022F 3E20 278 LD A,N 02AB FD6E05 LD L.(IY+IND) 347 LD B, (HL) 0231 46 279 02AE LD 6F 348 L,A 280 DD4605 LD B, (IX+IND) 02AF 68 349 LD L,B FD4605 281 LD B, (IY+IND) 0280 LD L.C 49 350 282 LD 47 B,A 0281 6 A 351 LD L.D 40 283 LD B . B 02B2 68 352 LD L,E 41 284 LD 8.C LD 0283 60 353 L,H 42 285 LD B.D 0284 60 354 LD L.L 43 286 LD ₿,Е 0285 2E20 355 LD L.N 287 44 LD B,H,NN 0287 ED788405 356 LD SP.(NN) 45 288 LD B,L 028B F9 357 LD SP, HL 0620 289 LD B,N DDF9 0280 358 LD SP, IX ED488405 290 LD BC, [NN] 028E FDF9 359 LD SP. IY 018405 291 LD BC.NN 0200 318405 360 LD SP.NN 4E 292 LD C, (HL) 02C3 EDA8 361 LDD DD4E05 293 LD C. (IX+IND) 0205 ED88 362 LDDR C, (IY+IND) FD4E05 294 LD 02C7 EDAO 363 LDI 295 LD EDBO LDIR 4F C,A 0209 364 C.8 296 LD 48 02CB **ED44** 365 NEG 49 297 LD C,C **02CD** 00 366 NOP 4A 298 LD C.D 367 OR (HL) 02CF 86 (IX+IND) **DDB605** OR 4 B 299 LD C,E 02CF 368 300 FDB605 OR (IY+IND) 4C LD C.H 02D2 369 LD ΩR 40 301 C.L 0205 B 7 370 371 0E20 302 LD C.N 0206 BO OR В OR C 56 303 LD D, (HL) 02D7 **B**1 372 D. (IX+IND) DD5605 304 LD 02D8 **B2** 373 OR D D. (IY+IND) E FD5605 305 LD 0209 В3 374 OR OR 57 306 LD D,A 02DA 84 375 н 50 307 LD D.B 02DB **B**5 376 OR OR 51 308 LD D,C 02DC F620 377 N 52 309 LD D,D 02DE **ED8B** 378 OTOR 53 LD D.E 02E0 EDB3 379 OTIR 310 (C),A **ED79** OUT 54 311 LD D,H 02E2 380 OUT (C) .B 55 312 LD D.L 02E4 ED41 381 OUT 101.0 ED49 382 313 LD D.N 02E6 0232 0235 0238 0239 0234 0238 0230 0230 023E 023F 0241 0245 0248 0249 024C 024F 0250 0251 0252 0253 0254 0255 0256 0258 0259 025C 025F 0260 0261 0262 0263 0264 0265 1620 0266 0268 ED588405 314 LD DE. (NN) 02E8 ED51 383 OUT (C),D **ED59** 384 out (C),E 0260 118405 315 10 DE . NN 02FA 0267 LD E, (HL) 02EC ED61 385 OUT (C),H 5 E 316 0270 DD5E05 317 LD E, (IX+IND) 02EE **ED69** 386 DUT (C),L E,(IY+IND) OUT (N),A 0273 FD5E05 318 LD 02F0 D320 387 0276 5F 319 LD E.A 02F2 EDAB 388 OUTD 58 LD 02F4 EDA3 389 OUTI 0277 320 E,B 0278 59 321 LD E.C 02F6 Fl 390 PUP AF Cī POP BC 5 A LD E,D 02F7 391 0279 322 POP ΩE 027A 5B 323 LD E,E 02F8 DI 392 027B 5 C 324 LD E,H 02F9 El 393 PNP HL POP 02FA DDEL 394 IX 027C 50 325 LD E.L POP FDE1 IY 0270 1E20 326 LD E.N 02FC 395 396 PUSH 02FE F5 AF 027F 66 327 LD H, (HL) 397 PUSH BC 02FF C5 02'80 DD6605 328 LD H, (IX+IND) 0283 FD6605 329 LD H. (IY+IND) 0300 D5 398 PUSH DE 399 PUSH HL 0301 E5 0286 67 330 LD H,A PUSH 0287 60 331 LD H.B 0302 DDE5 400 1 X PUSH 0304 FDE 5 401 IY LD 0288 61 332 H,C RES 0,(HL) **CB86** 333 H.D 0306 402 0289 62 LD O, (IX+IND) DDCB0586 403 RES H, E 0308 334 10 0284 63 O, (IY+IND) 030C FDCB0586 RES 404 0288 64 335 LD H.H RES 0280 65 336 LD H.L 0310 **CB87** 405 0,A RES 0312 **CB80** 406 0, B 2620 337 10 H,N 028D RES 0,0 248405 338 LD HL, (NN) 0314 **CB81** 407 028F 408 RES 0, D 218405 LD HL.NN 0316 **CB82** 339 0292 0 , E **CB83** 409 RES 0295 ED47 340 LD I,A 0318 DD2A8405 0297 341 LD IX, (NN) 031A **CB84** 410 RES 0.H DD218405 031C 411 RES 0.L 342 LD IX,NN CR85 029B 029F FD2A8405 343 LD IY, (NN) 031E CB8E 412 RES 1,(HL) IY.NN 0320 DDC B 058E 413 RES 1,(IX+IND) 02A3 FD218405 344 t D 1, (IY+IND) RFS 6E 345 LD L,(HL) 0324 FDC8058F 414 02A7 Z80 CRUSS ASSEMBLER VERSION 1.06 OF 06/18/76 U7/09/76 10:22:47 UPCODE LISTING LOC 08J CODE STMT SOURCE STATEMENT LOC OBJ CODE STMT SOURCE STATEMENT 1 . A 03C8 F8 484 0328 CARE 415 RES RET CB88 RES no 485 RET NC 032A 416 1 , B 0309 032C **CB89** 417 RES 1,0 U3CA CO 486 RET NZ 032E CBBA 418 RES 1,0 03CB FO 487 **KET** ρ PE 0330 **CB88** 419 RES 1, 8 03CC E 8 488 RET 0332 CBBC 420 RES 1.H 03CD E0 489 RET PO CBBD 03CE 490 RET 0334 421 RES 1,1 C.A 7 0336 C896 422 RES 2, (HL) 03CF EU40 491 RETI DDC86596 423 RES 2, (1x+IND) 03D1 ED45 492 RETN 0338 2,(1Y+[ND) 493 RL -033C FDC80596 424 RES 0303 CB16 (HL) RES 0305 DDC B 0 5 1.6 494 RL 0340 **CB97** 425 2 . A ([X+]ND) **CB90** 495 RL RES 2,B 0309 FDCR0516 LIY+IND I 0342 426 0344 **CB91** 427 RES U3DD CB17 496 RL 2,C 0346 **CB92** 428 RES 2.0 U3DF CBIO 497 RL В RL 498 c 0348 **CB93** 429 RES 2,E 03E1 CBII **CB94** 430 034A RES 2.H 03E3 **CB12** 499 RL n 500 RL Ε RES 2,L 0365 **CB13** 034C C 895 43L 3, (HL) 034E CB9E KES 03E7 **C814** 501 RL н 432 0350 DDC 8059E RES 3.([X+[ND] **03E9** C815 502 RL 413 3, (1Y+IND) RES 503 RLA 0354 FDCB059E 434 03EB 17 0358 CB9F 435 RES 3,A 03EC **CB06** 504 RLC (HL) 3,8 DDC80506 505 RLC (IX+IND) CRUR RES 03FF 035A 436 (IY+IND) 035C **CB99** 437 RES 3,C 03F2 FUCBUSO6 506 RLC 035E CB9A 438 RES 3,0 03F6 CBO7 507 RLC RES 03FA CROD 508 RIC B 0360 **CB98** 439 3,E 8000 0362 CBYC 440 **KES** 3,H 03FA CBOI 509 RLC C 0364 **CB90** 441 RES 3 . L 03FC **CBU2** 510 RLC D 0366 CbA6 442 RES 4, (HL) 03FE CBO3 511 RLC Ε 4,([X+[ND] 0400 512 RLC 0368 DUC805A6 443 RES CBU4 4, ( [Y+[ND] RES 513 RLC U36C FDCB05A6 444 0402 CBOS t. 0370 CBA7 445 RES 4,A **Ú404** 07 514 RLCA CBAO RES 0405 EU6F 515 RLD 0372 446 4,B RR (HL) 4,0 CBIE 0374 CBAL 447 RES 0407 516 0376 CBA2 448 RES 4,0 u409 OUC BOSIE 517 RR (IX+IND) **U378** CBA3 449 RES 4,E 040D FOC BUSIE 518 RR (IY+IND) RES CBA4 450 4 . H RR 037A 0411 CBIF 519 037C CBA5 451 RES 4, L 0413 CBI8 520 RR В 037E CBAE 452 KES 5, (HL) 0415 CB19 521 ĸĸ c RES 5, (IX+IND) 0380 DDC BOSAE 453 0417 CBIA 522 RR 0 FDCBU54E 454 RES 5, ( IY + IND) 0384 0419 **CB18** 523 RR Ε CBAF 455 RES 5 , A 0388 RR 041B CBIC 524 н 038A CBA8 456 RES 5,8 0410 RR CBID 525 038C CBA9 457 RES 5,0 041F 1 F 526 RRA 038E CRAA 458 RES 5,0 U420 CBUE 527 RRC (HL) 0390 CHAB 459 RES 5 **,** E 0422 DDC B050E 528 RRC (IX+IND) 460 RES 5 . H RRC 0392 CBAC 0426 FOCBOSOE (IY+IND) 524 0394 CBAD 461 RES 5.L 042A CBUF 530 RRC Α 0396 C886 462 RES 6. (HL) U42C CBOB 531 RRC В 6 . (IX+INU) RES RRC **u398** DDCB0586 463 042E **CB09** 532 С FDC80586 RES 6,(IY+[ND) RRC υ 039C. 464 0430 CBUA 533 03 AO **CBB7** 465 RES 6 . A 0432 CHOR 534 RRC £ RES 6 **,** 8 03A2 CBBO 466 0434 CBOC 535 RRC 0344 **CB81** 467 RES 6,0 536 RRC 0436 CBUD RES 6.0 0346 **CBB2** 468 **0438** UΕ 537 RRCA 03A8 CBB3 469 RES 6 , £ 0439 E D 6 7 538 RRD U3AA **CBB4** 470 RES 6.H U43B C 7 534 RST Λ RES 03AC CBB5 471 6,1 **U7** RST 10H 043C 540 03AE CBBE 472 RES 7, (HL) DF 541 RST 18H 0430 RES 7, ( IX+ IND) **0380** DDCBOSHE 473 043E E 7 542 RST 20H FDC BUSB E 474 RES 7, (IY+[ND) 0384 043F EF 543 RST 28H 475 RES 7 . A RST CRRE 544 0388 0440 F 7 30H 038A CB88 476 RES 7,8 545 RST 38H 0441 FF 03BC **CBB9** 477 RES 7.0 546 RST CF 8 0442 RES 7 . D 03BE CBBA 478 0443 9E 547 SBC A, (HL) СВВВ 479 RES 03C0 7,E 0444 D09E05 548 SBC A. (IX+IND) сввс 480 RES 7,H A,(IY+IND) 03C2 0447 FU9F05 549 SBC 03C4 CRRD 481 RES 7. L 550 SBC 044A 4F A . A RET 0306 C 9 482 0448 98 551 SBC 4,8 0307 D.B 483 RFT ٢ 044C 99 552 SBC A,C Z80 CROSS ASSEMBLER VERSION 1.06 OF 06/18/76 01/09/16 10:22:47 OPCODE LISTING LOC OBJ CODE STMT SOURCE STATEMENT LOC OBJ CODE STMT SOURCE STATEMENT 044Ď 553 SBC 04FA CBED 622 SET 044E 9B 554 SBC A,E U4 EC CBF6 623 SET 6. (HL) DUCB05F6 6,([X+IND] 044F 90 . 555 SBC · A , H 04EE 624 SET 0450 9D 556 SBC A.L 04F2 FDC805F6 625 SET 6, (IY+ [ND) SBC 04F6 CBF7 SET 0451 DE20 557 A,N 626 6 . A . CBFO 0453 ED42 558 SBC HL,BC 04F8 627 SET 6,8 04FA CBF1 SET 559 SBC HL,DE 628 6,0 0455 FD52 CBF2 04FC 629 SET 0457 ED62 560 SBC HL,HL 6.0 SBC HL , SP 04FE CBF3 630 SET 6,E 0459 FD72 561 0500 CBF4 631 SET 6,H 0458 37 562 SCF O. (HL) 0502 CBF5 632 SET 045C CBC6 563 SET 6 . L 0.(IX+IND) 0504 CBFE 633 SET 7, (HL) 045E 00080506 564 SET (UNI+YI),0 DDC805FE SET 0462 FOCBO5C6 0506 634 7, (IX+IND) 565 SET CBC7 SET U50A FDCB05FE 635 SET 7, (IY+IND) 0466 566 0.4 050E CBFF 636 SET 7,A 0468 CBCO 567 SET 0 . B 7,8 046A CBC1 568 SET 0,C 0510 CBF8 637 SET 0512 CBF9 638 SET 7 . C 046C CBC2 569 SET 0,0 CBFA SET 0514 639 7.0 046F CBC3 570 SET 0 . E 0470 CBC4 0516 CBFB 640 SET 7,E 571 SET 0.H CBFC 7,H 0518 641 SET 0472 CBC5 572 SET 0,L 0474 CBCE 573 SET 1.(HL) 051A CBFD 642 SET 7,L 1,(IX+IND) 051C **CB26** 643 SLA (HL) 0476 DOCHOSCE 574 SET 1,(IY+IND) 00080526 SLA (IX+IND) 04 7A FDCBU5CE 051E 644 575 SET 0522 FDC80526 645 SLA (IY+IND) CRÉE SE T 047E 576 1 . A 0526 · C827 646 SIA U480 CBCB 577 SET 1,8 0482 CBC9 SET 0528 CB20 647 SLA В 578 1.0 052A CB21 648 SLA С 0484 CHCA 579 SET 1.0 n 0486 CBCB SET 052C CB22 649 SLA 580 1.8 **CB23** 650 SLA E 0488 CRCC SET 0528 581 1,H · CB24 SLA 048A CBCD SET 0530 651 н 582 1.1 0480 C B D 6 583 SET 2. (HL) 0532 **CB25** 652 SLA 2,(1X+IND) 0534 CBZE 653 SRA (HI) 048E DDC80506 584 SET SRA 2, (IY+IND) (IX + IND)0492 FDC8U5D6 585 SET 0536 DDCB052E 654 053A FOCBO52E 655 SRA (IY+IND) 0496 CBD7 586 SET 2 . A 053E 656 SRA CB2 F 0498 CBDO 587 SET 2,8 SRA А 049A CBD1 588 SET 2.C 0540 C828 657 SRA 0542 **CB29** 658 C. 049C CBU2 589 SET 2,0 659 SRA n 0544 CB2A 049E CBD3 590 SET 2.8 0546 CB2B 660 SRA Ε 591 SET 0440 CBD4 2.H 0548 CB2C 661 SRA Н 0442 CBU5 592 SET 2.L 0444 CBD8 593 SET 3 B 054A **CB2D** 662 SRA 054C SRL (HL) CB3F 663 3, (HL) 04A6 CBDE 594 SET 054E DDC8053E 664 SRL (IX+IND) DOC8050E 3,(IX+INO) 0448 545 SET 0552 FDCB053E 665 SKL (IY+IND) 596 SET 3. ( [ Y+ [ ND ] 04AC EDCR05DE 0556 CB3F 666 SRL 0480 CBDF 597 SET 3,4 SRL **CB38** в 0482 CBD9 598 SET 3,0 0558 667 055A **CB39** 668 SRL С CADA 599 SET 0484 3,0 U486 055C CB3A 669 SRL Ω CBDB 6**Ú**0 SET 3,E 0488 CBDC 601 SET 3 ,H 055E CB3B 670 SRL Ε 0560 CB3C 671 SRL 0484 CHUD 602 SET 3 . L 048C CBE6 603 SET 4, (HL) 0562 CB3D 672 SRL 4,(IX+IND) 0564 048E DDC BOSEA 604 SET 96 673 SUB (HI) 009605 4, (IY+IND) 0565 04C2 FDC805E6 605 SET 674 SUB { IX+IND } SET 0568 FD9605 0466 CBE7 606 4 , A 675 SHA (IY+IND) SET 0568 97 0468 CREO 607 4,8 676 SUB Δ 608 SET 056C a۸ 677 04CA CBEL 4.C SUB 8 4 % D 0560 91 678 0400 CBE2 609 SET SHA C 056E 92 04CE CBE3 610 SFI 4 • E 679 SUB ٥ SET 056F 93 0400 CBE4 611 4,H 680 SUB F SET 0570 94 681 4 . L 0402 CBE 5 612 SUB н 0571 0404 613 SET 5, (HL) 95 682 CREE SUB ~L 5, (1X+INO) 0572 0406 ODC BOSEE 614 SET 0620 683 SUH N 5, (IY+IND) 0574 ΑE 0404 FDC BOSEE 615 SFT 684 XOR (HL) DDAEOS 0575 04UE CBEF 616 SET 5 , A 685 XOR (IX+IND) 04 F G CRER 0578 FDAE05 686 XOR 617 SET 5 , B (IY+IND) **U578** 04E2 CBE9 618 SET ΔF 687 XOR 5 . C Α 057C **8** A 04E4 CBEA 619 688 XOK A SET 5,0 0570 A9 04E6 CBEB 620 SET 5 . E 689 XOR С 057E ΔΔ 690 UAER CBEC 621 SET XUR 0 5 . H | 07/0 | | : CROSS ASS | | VERSION | | 06/18/76 | |-------------|----------|-------------|------|---------|---|----------| | LÚC | OR1 CODE | | | TEMENT | • | • | | 057F | AB | 691 | XOR | ε | | | | 0580 | AC | 692 | XOR | н | | | | 0581 | AD | 693 | XOK | L | | | | 0582 | EE20 | 694 | XOR | N | | | | <b>0584</b> | | 695 NN | DEFS | 2 | | | | | | 696 IND | EQU | 5. | • | | | | | 697 M | EQU | 10H | | | | | | 698 N | EQU | 20H | | | | | | 699 DIS | EQU | 30H | | | | | | 700 | END | | | | #### APPENDIX C #### 5.6 INSTRUCTION SET NUMERICAL ORDER | | Z80 | CROSS AS | | OF 06 | /18/76 | | | |--------------|-------------------------|------------|------------------------------|--------------|------------|------------|------------------------| | 07/09<br>LOC | 776 10:20:5<br>OBJ CODE | | OPCODE LISTING RCE STATEMENT | LOC | OBJ CODE | STMT. SOUR | CE STATEMENT | | 0000 | υo | 1 | NOP | 0063 | 45 | 70 | LD B,L | | 0001 | 018405 | 2 | LD BC+NN | 0064 | 46 | 71 | LD B. (HL) | | 0004 | 02 | 3 | LD (BC).A | 0065 | 47 | 72 | LD B.A | | 0005 | 03 | . 4<br>5 | INC BC | 0066<br>0067 | 48<br>49 | 73<br>74 | LO C.B<br>LD C.C | | 0006<br>0007 | 04<br>05 | 6 | INC B<br>DEC B | 0068 | 4A | 75 | LD C.D | | 0008 | 0620 | 7 | LD B.N | 0069 | 48 | 76 | LD C.E | | UOOA | 07 | 8 | RLCA | 006A | 4C | 77 | LD C.H | | 0008 | 0.8 | 9 | EX AF.AF! | 006B | 40 | 78 | LD C.L | | 0000 | 09 | 10 | ADD HL.BC | 0060 | 4E | 79 | LD C. (HL) | | OOOD | 0 <b>A</b><br>0B | 11<br>12 | LD A.(BC)<br>DEC BC | 006D<br>006E | 4F<br>50 | 80<br>81 | LD C+A<br>LD D+B | | 000F | oc . | 13 | INC C | 006F | 51 | 82 | LD D.C | | 0010 | OD · | 14 | DEC C | 0070 | 52 | . 83 | LD D.D | | 0011 | 0E20 | 15 | LD C.N | 0071 | 53 | 84 | LD D.E | | 0013 | OF | 16 | RRCA | 0072 | 54 | 85 | LD D.H | | 0014 | 102E | 17 | DJNZ DIS | 0073<br>0074 | 55<br>56 | 86<br>87 | LD D,L<br>LD D,(HL) | | 0016<br>0019 | 118405<br>12 | 18<br>19 | LD DE,NN<br>LO (DE),A | 0075 | 57 | 88 | LD D.A | | 001A | 13 | 20 | INC DE | 0076 | 58 | 89 | LD E.B | | 001B | 14 | 21 | INC D | 0077 | 59 | 90 | LO E.C | | 001C | 15 | 22 | DEC D | 0078 | 5A | 91 | LO E.O | | 0010 | 1620 | 23 | LD D.N | 0079 | 58 | 92 | LD E,E | | 001F<br>0020 | 17<br>182E | 24<br>25 | RLA<br>JR DIS | 007A<br>007B | 5C<br>5D | 93<br>94 | LD E,H<br>LD E,L | | 0022 | 19 | 26 | ADD HL.DE | 007C | 5 E | 95 | LD E. (HL) | | 0023 | LA | 27 | LD A.(DE) | 0070 | 5F | 96 | LD E.A | | 0024 | 18 | 28 | DEC DE | 007E | 60 | 97 | LD H.B | | 0025 | 10 | 29 | INC E | 007F | 61 | 98 | LD H.C | | 0026 | 10 | 30 | OEC E | 0080<br>0081 | 62<br>63 | 99<br>100 | LD H.D<br>LD H.E | | 0027<br>0029 | 1E20<br>1F | . 31<br>32 | LD E.N<br>Rra | 0082 | 64 | 101 | LD H.H | | 002A | 202E | 33 | JR NZ+DIS | 0083 | 65 | 102 | LD H.L | | 002C | 218405 | 34 | LD HL NN | 0084 | 66 | 103 | LD H.(HL) | | 002F | 228405 | 35 | LD (NN).HL | J085 | 67 | 104 | LD H+A | | 0032 | 23 | 36 | INC HL | 0086<br>0087 | 68<br>69 | 105<br>106 | LD L,8 | | 0033<br>0034 | 24<br>25 | 37<br>38 | INC H<br>DEC H | 0088 | 6A | 107 | LD L.C<br>LD L.D | | 0035 | 2620 | 39 | LD H.N | 0089 | 68 | 108 | LD L.E | | 0037 | 27 | 40 | DAA | 008A | 6Ċ | 109 | LD L.H | | 0038 | 282E | 41 | JR Z.DIS | 0088 | 6D | 110 | LO L.L | | 003A | 29 | 42 | ADD HL,HL | 008C | 6E | 111 | LD L.(HL) | | 003B<br>003E | 2A8405<br>2B | 43<br>44 | LD HL.(NN)<br>DEC HL | 008D<br>008E | 6F<br>70 | 112<br>113 | LD L,A<br>LD (HL),B | | 003F | 20 | 45 | INC L | 008F | 71 | 114 | LD (HL),C | | 0040 | 2D | 46 | DEC L | 0090 | 72 | 115 | LD (HL).D | | 0041 | 2E20 | 47 | LD L.N | 0091 | 73 . | 116 | LO (HL),E | | 0043 | 2F | 48 | CPL | 0092 | 74<br>75 | 117 | LD (HL),H<br>LD (HL),L | | 0044<br>0046 | 302E<br>318 <b>4</b> 05 | 49<br>50 | JR NC.DIS<br>LD SP.NN | 0093<br>0094 | 75<br>76 | 118<br>119 | HALT | | 0049 | 328405 | 51 | LD (NN),A | 0095 | 77 | 120 | LD (HL),A | | 004C | 33 | 52 | INC SP | 0096 | 78 | 121 | LD A.B | | 004D | 34 | 53 | INC (HL) | 0097 | 79 | 122 | LD A.C | | 004E | 35 | 54 / | OEC (HL) | 0098 | 7 A | 123<br>124 | LD A.D<br>LD A.E | | 004F<br>0051 | 3620<br>37 | 55<br>56 | LO (HL),N<br>SCF | 0099<br>009A | 78 ·<br>7C | 125 | LD A,H | | 0052 | 382E | 57 | JR C.DIS | 0098 | 7D | 126 | LD A.L | | 0054 | 39 | 58 | ADD HL.SP | 009C | 7E | 127 | LD A. (HL) | | 0055 | 3 484 05 | 59 | LD A. (NN) | 009D | 7F | 128 | LD A,A | | <b>0058</b> | 38 | 60 | OEC SP | 009E | 80 | 129 | ADD A.B | | 0059 | 3C | 61 | INC A | 009F<br>00A0 | 81<br>82 | 130<br>131 | ADD A,C<br>ADD A,D | | 005A<br>005B | 30<br>3E20 | 62<br>63 | DEC A<br>LD A.N | OUAL | 83 | 132 | ADD A.E | | 0050 | 3F | 64 | CCF | 00A2 | 84 | 133 | ADD A.H | | 005E | 40 | 65 | LD B.B | 00A3 | 85 | 134 | ADD A+L | | 005F | 41 | 66 | LD 8 +C | 0044 | 86 | 135 | ADD A. (HL) | | 0060 | 42 | 67 | LD 8,D | 00A5<br>00A6 | 87<br>88 | 136<br>137 | ADD A+A<br>ADC A+B | | 0061<br>0062 | 43<br>44 | 68<br>69 | LO B.E<br>LD B.H.NN | 00A7 | 89 - | 138 | ADC A.C | | 0002 | ** | • • | | | | | ·- | | | Z80 | | | OF 06/18/76 | | | | |--------------|-------------------------|------------|------------------------------|--------------|----------------|---------------------|--------------------------| | 07/0<br>LOC | 9/76 10:20:<br>OBJ CODE | STMT SOU | OPCODE LISTING RCE STATEMENT | LOC | OBJ CODE | SIMI SOL | IRCE STATEMENT | | 8A00 | 8 A | 139 | ADC A+D | OOFB | DO | 208 | RET NC | | 00A9 | 88 | 140 | ADC A.E | OOFC | DI . | 209 | POP DE | | OOAA | BC | 141 | ADC A.H | 00F D | D28405 | 210 | JP NC.NN | | OOAB | 8D<br>8E | 142<br>143 | ADC A.L<br>ADC A.(HL) | 0100<br>0102 | D320<br>D48405 | 211<br>212 | OUT N,A<br>CALL NC,NN | | OOAD | 8F | 144 | ADC A.A | 0105 | 05 | 213 | PUSH DE | | OOAE | 90 | 145 | SUB B | 0106 | 0620 | 214 | SUB N | | OOAF | 91 | 146 | SUB C | 0108 | 07 | 215 | RST 10H | | 0080 | 92 | 147 | SUB D | 0109 | 08 | 216 | RET C | | OOBL | 93 | 148 | SUB E | 010A | D9 | 217 | EXX | | 00B2<br>00B3 | 94<br>95 | 149<br>150 | SUB H<br>SUB L | 010B<br>010E | DA8405<br>DB20 | 218<br>219 | JP C.NN | | 0084 | 96 | 151 | SUB (HL) | 0110 | DC8405 | 220 | IN A,N<br>CALL C,NN | | 0085 | 97 | 152 | SUB A | 0113 | DE20 | 221 | SBC A.N | | 00B6 | 98 | 153 | SBC A.B | 0115 | DF | 222 | RST 18H | | <b>00B7</b> | 99 | 154 | SBC A,C | 0116 | E0 | 223 | RET PO | | 0088 | 9 A | 155 | SBC A.D | 0117 | EI | 224 | POP HL | | 0089 | 98 | 156 | SBC A+E | 0118 | E 28405 | 225 | JP PO,NN | | 00BA<br>00BB | 9C<br>9D | 157<br>158 | SBC A.H | 0118<br>011C | E3<br>E48405 | 226<br>227 | EX (SP),HL<br>CALL PO,NN | | 00BC | 9E | 159 | SBC A, (HL) | 011F | E5 | 228 | PUSH HL | | 0080 | 9F | 160 | SBC A.A | 0120 | E620 | 229 | AND N | | OOBE | AO | 161 | AND 8 | 0122 | E 7 | 230 | RST 20H | | 00BF | Al | 162 | AND C | 0123 | E 8 | 231 | RET PE | | 0000 | A 2 | 163 | AND D | 0124 | E9 | 232 | JP (HL) | | 0001 | A3 | 164 | AND E | 0125 | EA8405 | 233 | JP PE,NN | | 00C2<br>00C3 | A4<br>A5 | 165<br>166 | AND H<br>AND L | 0128<br>0129 | EB<br>EC 8405 | 234<br>235 | EX DE,HL<br>CALL PE,NN | | 0004 | A6 ' | 167 | AND (HL) | 0120 | EE20 | 236 | XOR N | | 00C5 | A7 ' | 168 | AND A | 012E | EF | 237 | RST 28H | | 0006 | A8 | 169 | XOK 8 | 012F | FO | 238 | RET P | | 00C7 | A 9 | 170 | XOR C | 0130 | F1 | 239 | POP AF | | 00C8 | AA | 171 | XOR D | 0131 | F28405 | 240 | JP P+NN | | 00CA | A B<br>A C | 172<br>173 | XOR E<br>. XOR H, | 0134<br>0135 | F3<br>F48405 | 241<br>242 | DI<br>Call P.NN | | OUCB | AD | 174 | XOR L | 0138 | F5 | 243 | PUSH AF | | 0000 | AE | 175 | XOR (HL) | 0139 | F620 | 244 | OR N | | OOCD | AF | 176 | XOR A | 0138 | F 7 | 245 | RST 30H | | OOCE | во . | 177 | OR B | 013C | £в | 246 | RET M | | 00CF | 81 | 178 | OR C | 0130 | F9 | 247 . | LD SP,HL | | 0000 | 82 | 179 | OR D | 013E | FA8405 | 248 | JP M,NN | | 00D1 | 83<br>84 | 180<br>181 | OR E<br>OR H | 0141<br>0142 | FB<br>FC8405 | 249<br>250 | EI<br>Call M.NN | | 0003 | 85 | 182 | OR L | 0145 | FE20 | 251 | CP N | | 0004 | 86 | 183 | OR (HL) | 0147 | FF | 252 | RST 38H | | 0005 | 87 | 184 | OR A | 0148 | C B O O | 253 | RLC 8 | | 0006 | 88 | 185 | CP B | 014A | CBOL | 254 | RLC C | | 0007 | 89 | 186 | CP C | 0140 | C802 | 255 | RLC. D | | 0008<br>0009 | 8 A<br>8 B | 187<br>188 | CP E | 014E<br>0150 | CB03<br>CB04 | 256<br>257 | RLC E<br>RLC H | | 00D4 | BC BC | 189 | CP H | 0152 | C B O 5 | 258 | RLC L | | OODB | BD | 190 | CP L | 0154 | CB06 | 259 | RLC (HL) | | OODC | 8 E | 191 | CP (HL) | 0156 | CB07 | 260 | RLC A | | 0000 | 8F | 192 | CP_A | 0158 | CB08 | 261 | RRC B | | OODE | CO . | 193 | RET NZ | 015A | CB09 | 262 | RRC C | | 00DF | C1 | 194 | POP BC | 0150 | CBOA | 263 | RRC D | | 00E0<br>00E3 | C28405<br>C38405 | 195<br>196 | NA.ZN 9L<br>UN 9L | 015E<br>0160 | CBOB<br>CBOC | 264<br>265 | RRC E<br>KRC H | | 00E6 | C48405 | 197 | CALL NZ, NN | 0162 | CBOD | 266 | RRC L | | 00E9 | C5 | 198 | PUSH BC | 0164 | CBOE | 267 | RRC (HL) | | UUEA | C620 | 199 | ADD A,N | 0166 | CBOF | 268 | RRC A | | OOEC | C 7 | 200 | RST_0 | 0168 | CBIO | 269 | RL B | | OOED | C8 | 201 | RET Z | 0164 | CB11 | 270 | RL C | | 00EE | C 9 . | 202 | RET | 016C<br>016E | CB12<br>CB13 | 271 | RL D | | 00EF<br>00F2 | CA84U5<br>CC84O5 | 203<br>204 | JP Z,NN<br>CALL Z,NN | 0170 | CB14 | 272<br>2 <b>7</b> 3 | RL E<br>RL H | | 00F2 | CD8405 | 205 | CALL NN | 0172 | CB15 | 274 | RLL | | 00F8 | CE20 | 206 | ADC A.N | 0174 | C816 | 275 | RL (HL) | | OUFA | CF | 207 | RST 8 | 0176 | CB17 | 276 | RL A | Z80 CROSS ASSEMBLER VERSION 1.06 OF 06/18/76 | | | | | ION 1.06 OF | - 06/18/ | 76 | | |--------------|--------------|------------|-----------------------------------------------------|-------------|--------------------------------------------|-------------|--------------------| | 07/09<br>LOC | | 10:20:50 | OPCODE LIS | , L | oc os | LI CODE STM | SOURCE STATEMENT | | LUC | 003 | | | | | | | | 0178 | CB18 | 277 | RR B | | 202 CB6<br>204 CB6 | | | | 017A | CB19 | 278<br>279 | RR C<br>RR D | | 206 CB6 | | • • • • • | | 017C<br>017E | CBIB | 280 | KR E | | | 8 34 | | | 0180 | CBIC | 281 | RR H | | OA CBO | | | | 0182 | CBID | 282 | RR L | | CBC CBC | | | | 0184 | CBIE | 283 | RR (HL) | | OE CB | | | | 0186 | CBIF | 284 | RR A | | 210 CB6<br>212 CB6 | | | | 0188<br>018A | CB20<br>CB21 | 285<br>286 | SLA B<br>SLA C | | 214 CB6 | | | | 0180 | CB22 | 287 | SLA D | 02 | 216 CB6 | | | | 018E | C823 | 288 | SLA E | 02 | 218 CB | | | | 0190 | CB24 | 289 | SLA H | . 02 | | | | | 0192 | C825 | 290 | SLA L | | 21C CB:<br>21E CB: | | | | 0194 | CB26<br>CB27 | 291<br>292 | SLA (HL)<br>SLA A | | 220 CB | | | | 0196<br>0198 | C828 | 293 | SRA B | | 222 CB | | | | 019A | C829 | 294 | SRA C | | 224 CB | | | | 0190 | CBZA | 295 | SRA D | | 226 CB | | | | 019E | CRSB | 296 | SRA E | | 228 CB | | BIT 7.8<br>BIT 7.C | | OLAO | CB2C | 297 | SRA H | | 22A C87<br>22C C87 | | | | 01A2<br>01A4 | CB2D<br>CB2E | 298<br>299 | SRA L<br>SRA (HL) | | 22E CB | | | | 0146 | CB2F | 300 | SRA A | 02 | 230 CB | | | | OLAS | C838 | 301 | SRL B | 0.2 | | | | | OLAA | C839 | 302 | SRL C | - 02 | | | | | OLAC | CB3A | 303 | SRL D | | 236 CB7 | | | | OLAE | CB3B<br>CB3C | 304 | SRL E | . 02 | 238 CB6<br>23 <b>A</b> CB6 | | | | 0180<br>0182 | CB3D | 305<br>306 | SRL H<br>SRL L | | 236 686 | | | | 0184 | CB3E | 307 | SRL (HL) | | 23E CB | | | | 0186 | CB3F | 308 | SRL A | | | 34 - 37 | | | 0188 | C840 | 309 | BIT O.B | 02 | | | | | OIBA | CB41 | 310 | BIT 0,C<br>BIT 0,D<br>BIT 0,E<br>BIT 0,H<br>BIT 0,L | | 244 CB8<br>246 CB8 | | | | 01BC<br>01BE | CB42<br>CB43 | 311 | 811 O-E | | 248 CB | | | | 0100 | CB44 | 313 | BIT O.H | | ZAA CBI | | | | 0102 | CB45 | 314 | BIT O.L | | 24C CB6 | | | | 0104 | C846 | 315 | BIT O,(HL) | 02 | | | | | 0106 | CB47 | 316 | BIT O.A | | 250 CBI<br>252 CBI | | | | 01C8<br>01CA | CB48<br>CB49 | 317<br>318 | 817 1.8<br>BIT 1.C | 02 | | | | | OICC | CB4A | 319 | 8IT 1.0 | | 256 CB | | | | OICE | CB4B | 320 | BIT 1.E | | 258 CB | | | | 0100 | CB4C | 321 | BIT 1.H | | 25A CB | | | | 0102 | CB4D | 322 | BIT 1,H<br>BIT 1,L<br>BIT 1,(HL) | 02 | 25C CB | | | | 01D4<br>01D6 | CB4E<br>CB4F | 323 | | 0.4 | 25E CB | | | | 0108 | C850 | 324<br>325 | BIT 1,A<br>BIT 2,B | | 262 CB | | | | OLDA | C851 | 326 | BIT 2.C | | 264 CB | | | | OLDC | CB52 | 327 | BIT 2.0 | | 266 CB | | | | 010E | CB 53 | 328 | BIT 2.E | | 268 CB | | | | 01 E0 | C854 | 329 | BIT 2,H | 02 | 26A CB <sup>4</sup><br>26C CB <sup>4</sup> | | | | 01E2<br>01E4 | C855<br>C856 | 330<br>331 | BIT 2,L<br>BIT 2,(HL) | | 26E CB | | | | 01E6 | C857 | 332 | BIT 2.A | | 270 CB | - | | | 01E8 | C858 | 333 | BIT 3.8 | 02 | 272 CB | | RES 3,L | | OLEA | CB59 | 334 | BIT 3+C | | 274 CB | | | | OLEC | CB5A | 335 | 81T 3.0 | | 276 CB | | | | OLEE | CB5B<br>CB5C | 336<br>337 | BIT 3.E<br>BIT 3.H | | 278 CB/<br>274 CB/ | | | | 01F2 | CBSD | 338 | BIT 3,L | | 276 68 | | | | OLF4 | CBSE | 339 | BIT 3, (HL) | | 27E CB/ | | | | 01F6 | CBSF | 340 | BIT 3.A | | 280 CB | | | | 01F8 | CB60 | 341 | B1T 4.8 | | 282 C84 | | RES 4.L | | OLFC | CB61 | 342<br>343 | 817 4,C<br>817 4,D | | 284 CB/<br>286 CB/ | | | | OIFE | CB62<br>CB63 | 344 | BIT 4.E | | 288 CB | | | | 0200 | CB64 | 345 | BIT 4.H | | ZBA CB | | | | | | | • | | | | | Z80 CRUSS ASSEMBLER VERSIÓN 1.06 OF 06/18/76 | 07/06 | | | | 1.06 OF 06 | /18/76 | | | |---------------|--------------|----------------------|--------------------|--------------|-----------------------|-----------------------------------------|----------------------------------| | 07/09<br>LOC | 08J | U:20:50<br>CODE STMT | SOURCE STATEMENT | LOC | OBJ CODE | STMT | SOURCE STATEMENT | | 028C | CBAA | 415 | RES 5.D | 0316 | CBEF | 484 | SET 5,A | | 028E | CBAB | 416 | RES 5,E | 0318 | CBFO | 485 | SET 6.8 | | 0290 | CBAC | 417 | RES 5.H | 031A | CBFL | 486 | SET 6.C | | 0292 | CBAD | 418 | RES 5,L | 031C | CBF2 | 487 | SET 6.D | | 0294 | CBAE | 419 | RES 5, (HL) | 031E | CBF3 | 488 | SET 6.E | | 0296 | CBAF | 420 | RES 5.A | 0320 | CBF4 | 489 | SET 6.H | | 0298 | CBBO | 421 | RES 6.B | 0322 | CBF5 | 490 | SET 6.L | | 029A | CBB1 | 422 | RES 6.C | 0324 | CBF6 | 491 | SET 6,(HL) | | U29C | CBB2 | 423 | RES 6.D | 0326 | CBF7 | 492 | SET 6,A | | 029E | CBB3 | 424 | RES 6,E | 0328 | CBF8 | 493 | SET 7.8 | | UZAQ | CBB4 | 425 | RES 6.H | 032A | CBF9 | 494 | SET 7.C | | 02A2 | CBB5 | 426 | RES 6.L | 032C | CBFA | 495 | SET 7.0 | | 0244 | C886 | 427 | RES 6.(HL) | 032E | CBFB | 496 | SET 7.E | | 0246 | CBB7 | 428 | RES 6.A | 0330 | CBFC | 497 | SET 7.H | | 02A8 | CBBa | 429 | RES 7.B | 0332 | CBFD | 498 | SET 7,L | | 0244 | C889 | 430 | RES 7.C | 0334<br>0336 | CBFE | 499<br>500 | SET 7, (HL)<br>SET 7,A | | UZAC | CBBA | 431<br>432 | RES 7.D | 0338 | υQ09 | 501 | 4DD 1X,8C | | 02 AE<br>02B0 | CBBB | 433 | RES 7,E<br>RES 7,H | U33A | 0014 | 502 | ADD IX, DE | | 0282 | CBBO | 434 | RES 7,L | 033C | 00218405 | 503 | LD IX, NN | | 0284 | CBBE | 435 | RES 7, (HL) | 0340 | DD228405 | 504 | LD (NN), IX | | 0286 | CBBF | 436 | RES 7,A | 0344 | UD23 | 505 | INC IX | | 0288 | CBCO | 437 | SET O.B | 0346 | <b>υ</b> D29 ` | 506 | ADD IX, IX | | 0284 | CBCI | 438 | SET O.C | 0348 | DD248405 | 507 | LD IX,(NN) | | 02BC | CBC2 | 439 | SET O.D | 034C | DDSR | 508 | DEC IX | | 02bE | <b>CBC3</b> | 440 | SET O.E | U34E | DU3405 | 509 | INC (IX+IND) | | 0200 | CBC4 | 441 | SET O.H | 0351 | 003505 | 510 | DEC ([X+IND) | | 0202 | CBC5 | 442 | SET O.L | 0354 | 00360520 | 511 | LD (IX+IND) N | | 02C4 | CBC6 | 443 | SET O, (HL) | 0358 | DD39 | 512 | ADD IX, SP | | 0206 | CBC7 | 444 | SET O.A | U35A | DD4605 | 513 | LD B.(IX+IND) | | 0208 | CBCB | 445 | SET 1.B | 035D<br>0360 | DD4E05 | 514 | LD C,([X+[ND] | | 02CA<br>02CC | CBC9<br>CBCA | 446<br>447 | SET 1,C<br>SET 1,D | . 0363 | 005605<br>005605 | 515<br>516 | LD D.(IX+IND) | | 02CE | CBCB | 448 | SET 1,E | 0366 | D06605 | 517 | LD H. ([X+IND] | | 0200 | CBCC | 449 | SET 1,H | 0369 | DU6EU5 | 518 | LD L. (IX+IND) | | 0202 | CBCD | 450 | SET 1.L | 0360 | JD 7005 | 519 | LD (IX+IND),B | | 0204 | CBCE | 451 | SET 1, (HL) | 036F | 007105 | 520 | LD (IX+IND),C | | 0206 | CBCF | 452 | SET 1.A | 0372 | 007205 | 521 | LD (IX+IND),D | | 0208 | CBUU | 453 | SET 2.8 | 0375 | 007305 | 522 | LD (IX+IND),E | | 020A | CBUI | 454 | SET 2.C | . 0378 | 007405 | 523 | LD ([X+[ND],H | | 0200 | CBD2 | 455 | SET 2.0 | 037B<br>037E | 007505<br>007705 | 524<br>525 | LD (IX+IND),L | | 02DE<br>02E0 | CB03 | 456<br>457 | SET 2.E<br>SET 2.H | 0381 | 007E05 | 526 | LD (IX+IND),A<br>LD A,(IX+IND) | | 02E2 | CBU4<br>CBD5 | 458 | SET 2,L | 0384 | 008605 | 527 | ADD A. (IX+IND) | | 02E4 | C806 | 459 | SET 2,(HL) | 0387 | DD8 E05 | 528 | ADC A. (IX+IND) | | 02E6 | CBU7 | 460 | SET 2,A | 038A | 009605 | 529 | SUB (IX+IND) | | 02E8 | CBD8 | 461 | SET 3 B | 0380 | DD9E05 | 530 | SBC A. ([X+INO) | | 02EA | CBD9 | 462 | SET 3,C | 0390 | DDA605 | 531 | AND (IX+IND) | | OZEC | CBDA | 463 | SET 3,D | 0393 | UDAE05 | 532 | XOR (IX+[ND) | | OZEE | CBDB | 464 | SET 3.E | 0396 | DDB605 | 533 | OR ([X+[NU] | | 02F0 | CBDC | 465 | SET 3.H | 0399 | DOBEOS | 534 | CP (IX+IND) | | UZFZ | CBUD | 466 | SET 3.L | 0390 | DDE 1 | 535 | POP IX | | 02F4 | CBDE | 467 | SET 3,(HL) | 039E | 0063 | 536 | EX (SP),IX | | 02F6 | CBOF | 468 | SET 3.A | 03AU<br>03A2 | 00E5<br>00E9 | 537<br>538 | JP (IX) | | 02F8 | CBEO | 469<br>470 | SET 4,B<br>SET 4,C | 03 44 | DDF9 | 539 | LD SP, IX | | 02FA<br>02FC | CREI | 471 | SET 4.0 | 0346 | 00080506 | 540 | RLC (IX+IND) | | 02FE | CBE2 | 472 | SET 4.6 | 0344 | DDC BO 50E | 541 | RRC (IX+IND) | | 0300 | CBE4 | 473 | SET 4.H | 03AE | DUC80516 | 542 | RL (IX+IND) | | 0302 | CBE5 | 474 | SET 4.L | 0382 | DDCB051E | 543 | RR (IX+IND) | | U304 | CBE6 | 475 | SET 4, (HL) | 0386 | DDC80526 | 544 | SLA (IX+IND) | | 0306 | CBE 7 | 476 | SET 4.A | 038A | DDC8052E | 545 | SRA (IX+IND) | | 0308 | CREB | 477 | SET 5.B | 0386 | DUC8053E | 546 | SRL (IX+IND) | | 030A | CBEY | 478 | | 0302 | DDCBU546 | 547 | BIT O. (IX+IND) | | 030C | CREV | 479 | SET 5.D | 0366 | DDCB054E | 548 | BIT 1,(IX+IND) | | 030E | CREB | 480 | SET 5.E | 03CA | 0DCB0556 | 549 | BIT 2, (IX+[ND) | | 0310 | CBEC | 481 | SET 5,H | 03CE | 0008055E.<br>00080566 | 550<br>55: | BIT 3.(IX+[ND) | | 0312 | CRED | 482 | SET 5.L | 03D2<br>03D6 | DUC8056E | 551<br>552 | BIT 4,([X+INO)<br>BIT 5,([X+IND) | | 0314 | CBEE | 483 | SET 5, (HL) | 0,00 | 30000000 | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 5 3, | VERSION 1.06 OF 06/18/76 Z80 CROSS ASSEMBLER .OPCODE LISTING 07/09/76 10:20:50 LOC **OBJ CODE STAT SOURCE STATEMENT** OBJ CODE STAT SOURCE STATEMENT LOC O 3 DA 0494 **ED89** 622 CPDR DDC80576 553 BIT 6.(IX+IND) 0496 EDBA 623 INDR 03DE DDCB057E 554 BIT 7, (IX+IND) 03E2 DDC B 0586 555 RES O. ([X+IND) 0498 EDAR 624 OTOR ADD IY,8C RES 1.(IX+IND) U49A F009 625 03E6 DDC8058E 556 ADD IY.DE 0490 03EA ODCB 0596 557 RES 2.(IX+IND) F019 626 RES 3.([X+[ND) 049E FD218405 627 LD IY, NN DDC8059E 558 03EE 04A2 FD228405 628 LD (NN). IY 03F2 DDC B 05 A 6 559 RES 4, (IX+IND) INC IY 04A6 FD23 629 DOC BOSAE 560 RES 5, (IX+IND) 03F6 ADD IY.IY 0448 FD29 630 03FA DDC80586 561 RES 6. (IX+(ND) LD IY+(NN) 0444 FD2A8405 631 03FF ODC BOSSE 562 RES 7, (IX+IND) SET O. (IX+IND) 04AE FD2B 632 DEC IY 0402 DDCB05C6 563 0480 FD3405 633 INC (IY+IND) 0406 DDC B O 5C E 564 SET 1,(IX+IND) F03505 634 DEC (IY+IND) 0483 SET 2,([X+IND) 040A DDC805D6 565 F0360520 LD (IY+IND),N SET 3,(IX+IND) 0486 635 040E DDCBOSDE 566 ADD IY.SP 04 RA Fn39 636 DDC805E6 SET 4.(IX+IND) 0412 567 SET 5, (IX+IND) 048C F04605 637 LD B.(IY+IND) 0416 ODC805EE 568 048F FD4E05 638 LD C.(IY+IND) SET 6, (IX+IND) 041A DDC805F6 569 LD D, (IY+IND) **04C2** F05605 639 DDC805FE SET 7, (IX+IND) 041E 570 0405 LD E, (IY+IND) IN B, (C) F05E05 640 0422 ED40 571 LD H. ( IY+IND) OUT (C),B 0468 FRAARS 641 ED41 572 0424 SBC HL,BC 04CB FD6E05 642 LD L, (IY+IND) ED42 0426 573 04CE FD7005 643 LD (IY+IND).8 ED438405 574 LD (NN), BC 0428 0401 F07105 644 LD (IY+IND).C NEG 0420 E044 575 LD (IY+IND),D 0404 F07205 645 042E ED45 576 RETN LO (IY+IND),E 0407 FD7305 646 0430 E046 577 IM O LD I,A 04DA FD7405 647 LD (IY+IND),H 0432 ED47 578 0400 FD7505 648 LD (IY+IND).L ED48 IN C. (C) 0434 579 LD (IY+IND).A OUT (C),C 04E0 FD7705 649 **FD49** 580 0436 04E3 FD7E05 650 LD A. (IY+IND) ADC HL.BC 0438 ED4A 581 ADD A. (IY+IND) FD8605 651 ED488405 582 LD BC. (NN) 04E6 0434 04 E 9 F08E05 652 ADC A. (IY+IND) 583 RETI 043E ED 40 04EC F09605 653 SUB (IY+IND) 0440 ED50 584 IN D.(C) SBC A. (IY+IND) 04EF F09F05 654 0442 ED51 585 OUT (C),D 04F2 FDA605 655 AND (IY+IND) 0444 ED52 586 SBC HL, DE XOR (IY+IND) 04F5 FDAF05 656 0446 ED538405 587 LD (NN), DE 04F8 FD8605 657 OR (IY+IND) IM 1 044A ED56 588 04FB FDBE05 658 CP (IY+IND) ED57 589 LD A.I 0440 POP IY 04FE 659 FDE 1 044 E **FD58** 590 IN E.(C) 0500 FDE3 660 EX (SP), IY OUT (C),E 0450 **ED59** 591 0502 FOF5 661 PUSH IY 592 ADC HL.DE 0452 ED5A 0504 FOE9 662 (YI) QL ED588405 LD DE,(NN) 593 0454 0506 FDF9 663 LD SP.IY 594 IM 2 0458 **EDSE** RLC (IY+IND) FDC80506 0508 664 595 IN H.(C) 045A ED60 050C FDC B 050E 665 RRC (IY+IND) 045C ED61 596 OUT (C),H 0510 FDC80516 666 RL (IY+IND) 597 SBC HL,HL ED62 045E 0514 FDCB051E 667 RR (IY+IND) 598 RRD 0460 ED6 7 SLA (IY+IND) 0518 F0CB0526 668 599 0462 ED68 IN L.ICI 051C FDC8052F 669 SRA (IY+IND) 600 OUT (C),L **FD69** 0464 0520 FDCB053E 670 SRL (IY+IND) ED6 A 601 ADC HL, HL 0466 BIT O. (IY+IND) 0524 FDCR0546 671 602 RLD 0468 ED6F 0528 FDCB054E 672 BIT 1.(IY+IND) SBC HL.SP 046A ED72 603 FDCB0556 673 BIT 2, (IY+IND) LD (NN),SP 052C 046C ED738405 604 BIT 3.(IY+IND) 605 IN A. (C) 0530 FDC BOSSE 674 **FD78** 0470 4. ( I Y+I ND ) 0534 FDC80566 675 BIT **ED79** 606 OUT (C),A 0472 BIT 5. (IY+IND) FDCB056E 676 0474 ED7A 607 ADC HL.SP 0538 053C FDC80576 677 BIT 6,(IY+IND) 6,08 LD SP.(NN) 0476 ED788405 0540 FDC8057E 678 BIT 7, (IY+IND) 047A FDAO 609 LDI RES O. (IY+IND) 0544 FDC80586 679 FDA1 610 CPI 0470 680 RES 1.(IY+IND) 0548 FDCB058E 047E EDA 2 611 INI RES 2.(IY+IND) 054C FDC80596 186 0480 EDA3 612 OUTI 0550 FOC BOSSE 682 RES 3,(IY+IND) 0482 EDA8 613 1.00 0554 FDCB05A6 683 RES 4.(IY+IND) CPD 0484 EDA9 614 684 RES 5, (IY+IND) 0558 FDC BOSAE IND 0486 EDAA 615 685 RES 6, (1Y+IND) 055C FDCB0586 0488 EDAB OUTD 616 FDC8058E **RES 7.([Y+[ND)** 0560 686 0484 **ED80** 617 LDIR 0564 F0C805C6 687 SET O, (IY+IND) CPIR 048C ED81 618 FDC805CE 688 SET 1, (IY+IND) 0568 ED82 INIR 048E 619 OTIR 056C FDC80506 689 SET 2,(IY+IND) 0490 **EDB3** 620 0570 FOC805DE 690 SET 3, (IY+IND) 0492 ED88 LDDR 621 ``` Z80 CROSS ASSEMBLER VERSION 1.06 OF 06/18/76 O7/09/76 10:20:50 OPCODE LISTING LOC OBJ CODE STMT SOURCE STATEMENT FOCBOSE6 FOCBOSEE SET 4,(1Y+1ND) SET 5,(1Y+1ND) 69 L 0574 692 0578 SET 6, (IY+IND) SET 7, (IY+IND) DEFS 2 057C FDCB05F6 693 FDCBU5FE 694 0580 0584 695 NN 696 IND 697 M EQU 5 EQU 10H 698 N EQU 20H 699 015 EQU 30H 700 END ``` ## Chapter 6 INTERRUPT RESPONSE The purpose of an interrupt is to allow peripheral devices to suspend CPU operation in an orderly manner and force the CPU to start a peripheral service routine. Usually this service routine is involved with the exchange of data, or status and control information, between the CPU and the peripheral. Once the service routine is completed, the CPU returns to the operation from which it was interrupted. #### INTERRUPT ENABLE - DISABLE The Z80 CPU has two interrupt inputs, a software maskable interrupt (INT) and a non-mask interrupt (NMI). The non-maskable interrupt can not be disabled by the programmer and will be accepted whenever a peripheral device requests it. This interrupt is generally reserved for very important functions that can be enabled or disabled selectively by the programmer. This allows the programmer to disable the interrupt during periods where his program has timing constraints that do not allow interrupt. In the Z80 CPU there is an interrupt enable flip flop (IFF) that is set or reset by the programmer using the Enable Interrupt (EI) and Disable Interrupt (DI) instructions. When the IFF is reset, an interrupt can not be accepted by the CPU. There are two enable flip flops, IFF, and IFF, IFF<sub>1</sub> IFF<sub>2</sub> Actually disables interrupts from being accepted. Temporary storage location for IFF<sub>1</sub>. The state of $IFF_1$ is used to inhibit interrupts while $IFF_2$ is used as a temporary storage location for $IFF_1$ . A reset to the CPU forces both the IFF<sub>1</sub> and IFF<sub>2</sub> to the reset state so that interrupts are disabled. They can then be enabled at any time by an EI instruction by the programmer. When an EI instruction is executed, any pending interrupt request is not accepted until after the instruction following EI has been executed. This single instruction delay is necessary when the following instruction is a return instruction and interrupts must not be allowed until the return has been completed. The EI instruction sets both IFF<sub>1</sub> and IFF<sub>2</sub> to the enable state. When a maskable interrupt is accepted by the CPU, both IFF<sub>1</sub> and IFF<sub>2</sub> are automatically reset, inhibiting further interrupts until the programmer wishes to issue a new EI instruction. Note that for all of the previous cases, IFF<sub>1</sub> and IFF<sub>2</sub> are always equal. The purpose of $IFF_2$ is to save the status of $IFF_1$ when a non maskable interrupt occurs. When a non maskable interrupt is accepted, $IFF_1$ is reset to prevent further interrupts until reenabled by the programmer. Thus, after a non maskable interrupt has been accepted, maskable interrupts are disabled but the previous state of $IFF_1$ has been saved so that the complete state of the CPU just prior to the non maskable interrupt can be restored at any time. When a Load Register A with Register I (LD A, I) instruction or a Load Register A with Register R (LD A, R) instruction is executed, the state of $IFF_2$ is copied into the parity flag where it can be tested or stored. A second method of restoring the status of IFF<sub>1</sub> is thru the execution of a Return From Non Maskable Interrupt (RETN) instruction. Since this instruction indicates that the non maskable interrupt service routine is complete, the contents of IFF<sub>2</sub> are now copied back into IFF<sub>1</sub>, so that the status of IFF<sub>1</sub> just prior to the acceptance of the non maskable interrupt will be restored automatically. Table 2 is a summary of the effect of different instructions on the two enable flip flops. | Action | IFF <sub>1</sub> | IFF <sub>2</sub> | Comments | |------------------------------|------------------|------------------|---------------------------------------------------------------------| | CPU Reset | , 0 | 0 | Maskable interrupt INT disabled | | DI instruction execution | . 0 | 0 | Maskable interrupt INT disabled | | El instruction execution | 1 | 1 | Maskable interrupt INT enabled | | LD A,I instruction execution | • | • | IFF <sub>2</sub> → Parity flag | | LD A,R instruction execution | • | • | IFF <sub>2</sub> → Parity flag | | Accept NMI | 0 | • | Maskable interrupt INT disabled | | RETN instruction execution | IFF <sub>2</sub> | • | IFF <sub>2</sub> → IFF <sub>1</sub> at completion of an NMI service | | "•" indicates no | change | | routine. | Table 2 INTERRUPT ENABLE/DISABLE FLIP FLOPS #### **CPU RESPONSE** ## Non Maskable A non-maskable interrupt is accepted at all times by the CPU. When this occurs, the CPU ignores the next instruction that it fetches and instead does a restart to location 0066H. Thus, it behaves exactly as if it had received a restart instruction but, it is to a location that is not one of the 8 software restart locations. A restart is merely a call to a specific address in page 0 of memory. The CPU can be programmed to respond to the maskable interrupt in any one of three possible modes. ## Mode 0 This mode is similar to the 8080A interrupt response mode. With this mode, the interrupting device can place any instruction on the data bus and the CPU executes it. Thus, the interrupting device provides the next instruction to be executed. Often this will be a restart instruction since the interrupting device only need supply a single byte instruction. Alternatively, any other instruction such as a 3 byte call to any location in memory could be executed. The number of clock cycles necessary to execute this instruction is 2 more than the normal number for the instruction. This occurs since the CPU automatically adds 2 wait states to an interrupt response cycle to allow sufficient time to implement an external daisy chain for priority control. Figures 4.6 and 4.7 illustrate the detailed timing for an interrupt response. After the application of RESET the CPU will automatically enter interrupt Mode 0. ## Mode 1 When this mode has been selected by the programmer, the CPU responds to an interrupt by executing a restart to location 0038H. Thus the response is identical to that for a non-maskable interrupt except that the call location is 0038H instead of 0066H. The number of cycles required to complete the restart instruction is 2 more than normal due to the two added wait states. #### Mode 2 This mode is the most powerful interrupt response mode. With a single 8 bit byte from the user an indirect call can be made to any memory location. With this mode the programmer maintains a table of 16 bit starting addresses for every interrupt service routine. This table may be located anywhere in memory. When an interrupt is accepted, a 16 bit pointer must be formed to obtain the desired interrupt service routine starting address from the table. The upper 8 bits of this pointer is formed from the contents of the I register. The I register must have been previously loaded with the desired value by the programmer, i.e. LD I, A. Note that a CPU reset clears the I register so that it is initialized to zero. The lower eight bits of the pointer must be supplied by the interrupting device. Actually, only 7 bits are required from the interrupting device as the least significant bit must be a zero. This is required since the pointer is used to get two adjacent bytes to form a complete 16 bit service routine starting address and the addresses must always start in even locations. The first byte in the table is the least significant (low order) portion of the address. The programmer must obviously fill this table in with the desired addresses before any interrupts are to be accepted. Note that this table can be changed at any time by the programmer (if it is stored in Read/Write Memory) to allow different peripherals to be serviced by different service routines. Once the interrupting devices supplies the lower portion of the pointer, the CPU automatically pushes the program counter onto the stack, obtains the starting address from the table and does a jump to this address. This mode of response requires 19 clock periods to complete (7 to fetch the lower 8 bits from the interrupting device, 6 to save the program counter, and 6 to obtain the jump address.) Note that the Z80 peripheral devices include a daisy chain priority interrupt structure that automatically supplies the programmed vector to the CPU during interrupt acknowledge. Refer to the Z80 PIO, Z80 SIO and Z80 CTC manuals for details. ## Chapter 7 HARDWARE IMPLEMENTATION EXAMPLES This chapter is intended to serve as a basic introduction to implementing systems with the Z80-CPU. ## MINIMUM SYSTEM Figure 7.1 is a diagram of a very simple Z80 system. Any Z80 system must include the following elements: Five volt power supply Oscillator Memory devices I/O circuits CPU FIGURE 7.1 MINIMUM Z80 COMPUTER SYSTEM Since the Z80-CPU requires only a single 5 volt supply, most small systems can be implemented using only this single supply. The external memory can be any mixture of standard RAM, ROM, or PROM. In this simple example we have shown a single 8K bit ROM (1K bytes) being utilized as the entire memory system. For this example we have assumed that the Z-80 internal register configuration contains sufficient Read/Write storage so that external RAM memory is not required. Every computer system requires I/O circuits to allow it to interface to the real world. In this simple example it is assumed that the output is an 8 bit control vector and the input is an 8 bit status word. The input data could be gated onto the data bus using any standard 3-state driver while the output data could be latched with any type of standard TTL latch. For this example we have used a Z80 PIO for the I/O circuit. This single circuit attaches to the data bus as shown and provides the required 16 bits of TTL compatible I/O. (Refer to the Z80 PIO manual for details on the operation of this circuit.) Notice in this example that with only three LSI circuits, a simple oscillator and a single 5 volt power supply, a powerful computer has been implemented. ## ADDING RAM Most computer systems require some amount of external Read/Write memory for data storage and to implement a stack. Figure 7.2 illustrates how 256 bytes of static memory can be added to the previous example. In this example the memory space is assumed to be organized as follows: FIGURE 7.2 ROM & RAM IMPLEMENTATION In this diagram the address space is described in hexidecimal notation. For this example, address bit A<sub>10</sub> separates the ROM space from the RAM space so that it can be used for the chip select function. For larger amounts of external ROM or RAM, a simple TTL decoder will be required to form the chip selects. #### MEMORY SPEED CONTROL For many applications, it may be desirable to use slow memories to reduce costs. The WAIT line on the CPU allows the Z80 to operate with any speed memory. By referring back to Chapter 4, you notice that the memory access time requirements are most severe during the M1 cycle instruction fetch. All other memory accesses have an additional one-half clock cycle to be completed. For this reason it may be desirable in some applications to add one wait state to the M1 cycle so that slower memories can be used. Figure 7.3 is an example of a simple circuit that will accomplish this task. This circuit can be changed to add a single wait state to any memory access as shown in figure 7.4. FIGURE 7.3 ADDING ONE WAIT STATE TO AN M1 CYCLE FIGURE 7.4 ADDING ONE WAIT STATE TO ANY MEMORY CYCLE ## INTERFACING DYNAMIC MEMORIES This section is intended to serve as a brief introduction to interfacing dynamic memories. Each individual dynamic RAM has varying specifications that require minor modifications to the description given here and no attempt will be made in this document to give details for any particular RAM. Separate application notes showing how the Z80-CPU can be interfaced to most popular dynamic RAM. Figure 7.5 illustrates the logic necessary to interface 8K bytes of dynamic RAM using 18 pin 4K dynamic memories. This figure assumes that the RAM's are the only memory in the system so that $A_{12}$ is used to select between the two pages of memory. During refresh time, all memories in the system must be read. The CPU provides the proper refresh address on lines $A_0$ through $A_6$ . To add additional memory to the system it is necessary to replace only the two gates that operate on $A_{12}$ with a decoder that operates on all required address bits. For larger systems, buffering for the address and data bus is also generally required. 1 FIGURE 7.5 INTERFACING DYNAMIC RAMS ## Chapter 8 SOFTWARE IMPLEMENTATION EXAMPLES ## 8.1 SOFTWARE FEATURES OFFERED BY THE Z80-CPU The Z80 instruction set provides the user with a large and flexible repetoire of operations with which to formulate control of the Z80-CPU. The main alternate and index registers can be used to hold the arguments of arithmetic and logical operations, or to form memory addresses, or as fast-access storage for frequently used data. Information can be moved directly from register to register, from memory to memory, from memory to registers, or from registers to memory. In addition, register contents and register/memory contents can be exhanged without using temporary storage. In particular, the contents of main and alternate registers can be completely exchanged by executing only two instructions, EX and EXX. This register exchange procedure can be used to separate the set of working registers between different logical procedures or to expand the set of available registers in a single procedure. Storage and retrieval of data between pairs of registers and memory can be controlled on a last-in first-out basis through PUSH and POP instructions which utilize a special stack pointer register, SP. This stack register is available both to manipulate data and to automatically store and retrieve addresses for subroutine linkage. When a subroutine is called, for example, the address following the CALL instruction is placed on the top of the push-down stack pointed to by SP. When a subroutine returns to the calling routine, the address on the top of the stack is used to set the program counter for the address of the next instruction. The stack pointer is adjusted automatically to reflect the current "top" stack position during PUSH, POP, CALL and RET instructions. This stack mechanism allows pushdown data stacks and subroutine calls to be nested to any practical depth because the stack area can potentially be as large as memory space. The sequence of instruction execution can be controlled by six different flags (carry, zero, sign, parity/overflow, add-subtract, half-carry) which reflect the results of arithmetic, logical, shift and compare instructions. After the execution of an instruction which sets a flag, that flag can be used to control a conditional jump or return instruction. These instructions provide logical control following the manipulation of single bit, eight-bit byte (or) sixteen-bit data quantities. A full set of logical operations, including AND, OR, XOR (exclusive - OR), CPL (NOR) and NEG (two's complement) are available for Boolean operations between the accumulator and all other eight-bit registers, memory locations, or immediate operands. In addition, a full set of arithmetic and logical shifts in both directions are available which operate on the contents of all eight-bit primary registers or directly on any memory location. The carry flag can be included or simply set by these shift instructions to provide both the testing of shift results and to link register/register or register/memory shift operations. ## 9.2 EXAMPLES OF USE OF SPECIAL Z80 INSTRUCTIONS A. Assume that a string of data in memory starting at location "DATA" is to be moved into another area of memory starting at location "BUFFER" and that the string length is 737 bytes. This operation can be accomplished as follows: | LD | HL, DATA | ; START ADDRESS OF DATA STRING | |------|-------------|-----------------------------------------------| | LD | DE , BUFFER | ; START ADDRESS OF TARGET BUFFER | | LD | BC, 737 | ; LENGTH OF DATA STRING | | LDIR | | ; MOVE STRING – TRANSFER MEMORY POINTED TO | | | | ; BY HL INTO MEMORY LOCATION POINTED TO BY DE | | | | ; INCREMENT HL AND DE, DECREMENT BC | | | | PROCESS LINTIL BC = 0 | <sup>11</sup> bytes are required for this operation and each byte of data is moved in 21 clock cycles. B. Assume that a string in memory starting at location "DATA" is to be moved into another area of memory starting at location "BUFFER" until an ASCII \$ character (used as string delimiter) is found. Also assume that the maximum string length is 132 characters. The operation can be performed as follows: | LD | HL, DATA | ; STARTING ADDRESS OF DATA STRING | |---------|----------------|------------------------------------------| | LD | DE, BUFFER | STARTING ADDRESS OF TARGET BUFFER | | LD | BC,132 | ; MAXIMUM STRING LENGTH | | LD. | A ,'\$' | ; STRING DELIMITER CODE | | LOOP:CP | (HL) | ; COMPARE MEMORY CONTENTS WITH DELIMITER | | JR | Z, END - \$ | ; GO TO END IF CHARACTERS EQUAL | | LDI | | ; MOVE CHARACTER (HL) to (DE) | | | | ; INCREMENT HL AND DE, DECREMENT BC | | JР | PE, LOOP | ; GO TO "LOOP" IF MORE CHARACTERS | | END: | | ; OTHERWISE, FALL THROUGH | | | | ; NOTE: P/V FLAG IS USED | | | and the second | , TO INDICATE THAT REGISTER BC WAS | | | | ; DECREMENTED TO ZERO. | 19 bytes are required for this operation. C. Assume that a 16-digit decimal number represented in packed BCD format (two BCD digits/byte) has to be shifted as shown in the figure 9.1 in order to mechanize BCD multiplication or division. The operation can be accomplished as follows: | LD | HL, DATA | ; ADDRESS OF FIRST BYTE | |------------|------------|-----------------------------------------| | LD | B, COUNT | ; SHIFT COUNT | | XOR | Α | ; CLEAR ACCUMULATOR | | ROTAT: RLD | | ; ROTATE LEFT LOW ORDER DIGIT IN ACC | | | | ; WITH DIGITS IN (HL) | | INC | HL | ; ADVANCE MEMORY POINTER | | DJNZ | ROTAT - \$ | ; DECREMENT B AND GO TO ROTAT IF | | | | ; B IS NOT ZERO, OTHERWISE FALL THROUGH | 11 bytes are required for this operation. FIGURE 9.1 D. Assume that one number is to be subtracted from another and that they are both in packed BCD format, that they are of equal but varying length, and that the result is to be stored in the location of the minuend. The operation can be accomplished as follows: ``` LD HL, ARG1 ; ADDRESS OF MINUEND LD DE, ARG2 ; ADDRESS OF SUBTRAHEND LD B, LENGTH : LENGTH OF TWO ARGUMENTS AND Α ; CLEAR CARRY FLAG SUBDEC: LD A , (DE) : SUBTRAHEND TO ACC SBC ; SUBTRACT (HL) FROM ACC A , (HL) ; ADJUST RESULT TO DECIMAL CODED VALUE DAA LD (HL), A ; STORE RESULT INC HL ; ADVANCE MEMORY POINTERS INC DE DJNZ SUBDEC - $ ; DECREMENT B AND GO TO "SUBDEC" IF B , NOT ZERO, OTHERWISE FALL THROUGH ``` 17 bytes are required for this operation. #### 9.3 EXAMPLES OF PROGRAMMING TASKS A. The following program sorts an array of numbers each in the range (0,255) into ascending order using a standard exchange sorting algorithm. \_\_\_\_ | 01/22/76 11:14:37<br>LOC OBJ CODE STMT | | | SOURCE | BUBBLE LISTING PAGE 1 SOURCE STATEMENT | | | | | |----------------------------------------|----------------------------------------|----------------------|-------------------|----------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------|--| | | | 1 ; | *** STAN | NDARE | EXCHANGE (B | UBBLE) SORT ROUTINE | *** | | | | | 2 ;<br>3 ;<br>4 5 | ;<br>; AT ENTR | С | | DRESS OF DATA<br>BBER OF ELEMENTS TO | BE SORTED | | | | | 6 ;<br>7 ; | ;<br>; AT EXIT: | : DATA | SORTED IN AS | CENDING ORDER | | | | | | 8 ;<br>9 ;<br>10 : | ;<br>USE OF F | REGIST | TERS | | | | | | | 11 ; | REGISTE | R C | ONTENTS | | | | | | | 13 ;<br>14 ;<br>15 ; | A<br>B<br>C | C LI | OUNTER FOR D<br>ENGTH OF DAT | | IONS | | | | | 17 ; | , E | SI | ECOND ELEMEN | T IN COMPARISON | | | | | • | 18 ;<br>19 ; | ; H<br>: L | | LAG TO INDICA<br>NUSED | TE EXCHANGE | | | | | | 20 ; | IX<br>IY | PO | DINTER INTO D<br>NUSED | ATA ARRAY | | | | 0000<br>0003<br>0005<br>0006<br>0007 | 222600<br>CB84<br>41<br>05<br>DD2A2600 | 23 | LOOP: F<br>L<br>I | LD<br>RES<br>LD<br>DEC<br>LD | (DATA), HL<br>FLAG, H<br>B, C<br>B<br>IX, (DATA) | ; SAVE DATA ADDRES<br>; INITIALIZE EXCHAN<br>; INITIALIZE LENGTH<br>; ADJUST FOR TESTIN<br>; INITIALIZE ARRAY | GE FLAG<br>COUNTER<br>IG | | | 000B | DD7E60 | | | LD | A, (IX) | FIRST ELEMENT IN C | | | | 000E<br>000F | 57<br>DD5E01 | 29<br>30 | | LD<br>LD | D, A<br>E, (IX+1) | ; TEMPORARY STORA<br>; SECOND ELEMENT I | | | | 0012<br>0013<br>0015 | 93<br>3008<br>DD7300 | 31<br>32<br>33 | J. | SUB<br>IR<br>LD | E<br>NC, NOEX-\$<br>(IX), E | ; COMPARISON FIRST<br>; IF FIRST > SECOND,<br>; EXCHANGE ARRAY | NO JUMP | | | 0018 | DD7201 | 34 | L | LD | (IX+1), D | | | | 001B 001F 0021 0023 0025 0026 0026 001D CBC4 DD23 10EA CB44 20DE C9 35 36 37 38 39 40 41 42 43 44 45 NOEX: FLAG: DATA: SET INC BIT JR. RET EQU DEFS **END** DJNZ FLAG, H NEXT-\$ FLAG, H NZ, LOOP-\$ IX 0 ; RECORD EXCHANGE OCCURRED ; POINT TO NEXT DATA ELEMENT ; REPEAT IF MORE DATA PAIRS ; DESIGNATION OF FLAG BIT ; STORAGE FOR DATA ADDRESS ; OTHERWISE, EXIT COUNT NUMBER OF COMPARISONS ; DETERMINE IF EXCHANGE OCCURRED ; CONTINUE IF DATA UNSORTED B. The following program multiplies two unsigned 16 bit integers and leaves the result in the HL register pair. | 01/22/7<br>LOC | 76 11:32::<br>OBJ CODE | 36<br>STM | T SOURC | MULT<br>E STATI | IPLY LISTING<br>EMENT | P | AGE 1 | |----------------|------------------------|------------------|-------------|-----------------|-----------------------|--------------------------------------------------------|-------| | 0000 | | 1<br>2<br>3<br>4 | MULT:;;;;;; | | TRANCE: MULT | T INTEGER MULTIPLY.<br>IPLIER IN DE.<br>IPLICAND IN HL | | | | | 5 | ; | ON EX | IT: RESULT IN F | łL. | | | | | 7<br>8 | ; | REGIS | TER USES: | | | | | | 9 | • | | | | | | | | 10 | ; | Н | HIGH ORDER P | ARTIAL RESULT | | | | | 11 | ; | L | | ARTIAL RESULT | | | | | 12 | ; | D | HIGH ORDER M | IULTIPLICAND | | | | | 13 | .; | E | LOW ORDER M | ULTIPLICAND | | | | | 14 | ; | В | COUNTER FOR | NUMBER OF SHIFTS | | | | | - 15 | ; | C | HIGH ORDER B | ITS OF MULTIPLIER | | | | | 16 | ; | A | LOW ORDER BI | TS OF MULTIPLIER | | | | | 17 | ; | | | | | | 0000 | 0610 | 18 | | LD | B, 16; | NUMBER OF BITS- INITIALI | ZE | | 0002 | 4A | 19 | | LD | C, D; | MOVE MULTIPLIER | | | 0003 | - 7B | 20. | • | LD | A, E; | | | | 0004 | EB · | 21 | | EX | DE, HL; | MOVE MULTIPLICAND | | | 0005 | 210000 | 22 | | LD | HL, 0; | CLEAR PARTIAL RESULT | | | 8000 | CB39 | 23 | MLOOP: | SRL | C; | SHIFT MULTIPLIER RIGHT | | | 000A | 1 <b>F</b> | 24<br>25 | ; | RRA | | LEAST SIGNIFICANT BIT IS IN CARRY. | | | 000B | 3001 | 26 | | JR | NC, NOADD-\$; | IF NO CARRY, SKIP THE AD | D. | | 000D | 19 | 27 | | ADD | HL, DE; | ELSE ADD MULTIPLICAND | го | | | | 28 | ; | | | PARTIAL RESULT. | | | 000E | EB | 29 | NOADD: | EX | DE, HL; | SHIFT MULTIPLICAND LEFT | Γ | | 000F | 29 | 30 | | ADD | HL, HL; | BY MULTIPLYING IT BY TW | | | 0010 | EB | 31 | | EX | DE, HL; | | | | 0011 | 10F5 | 32 | | DJNZ | MLOOP-\$; | REPEAT UNTIL NO MORE B | ITS. | | 0013 | C9 | 33 | | RET; | | | , | | | | 34 | | END; | | • | | | Notes | | | |-------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | \_\_\_\_\_ | Notes | • | | | | | | |-------|---|---|--|---------------------------------------|---|--| | | · | | | e, i | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | | | | | | | • | | . • 1 | | | - | |--|--|---| | | | | ## ZILOG DOMESTIC SALES OFFICES AND TECHNICAL CENTERS ## CALIFORNIA · Agoura.....818-707-2160 Campbell.......408-370-8016 Costa Mesa......714-261-1281 COLORADO Boulder......303-494-2905 FLORIDA Largo......813-585-2533 GEORGIA Atlanta......404-451-8425 ILLINOIS Schaumburg......312-885-8080 MASSACHUSETTS MINNESOTA Edina......612-831-7611 NEW JERSEY Hasbrouck Heights......201-288-3737 Mt. Lairel......609-778-8070 Seven Hills......216-447-1480 TEXAS Richardson......214-231-9090 ## INTERNATIONAL SALES OFFICES | CANADA | |-----------------------| | Toronto416-673-063 | | GERMANY | | Munich49-89-612-604 | | JAPAN | | Tokyo81-3-587-052 | | HONG KONG | | Kowloon852-3-723-897 | | R.O.C. | | Taiwan886-2-731-242 | | UNITED KINGDOM | | Maidenhead44-628-3920 | Z80 is a registered trademark of Zilog, Inc. 1977, 1987 by Zilog, Inc. All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, without the prior written permission of Zilog. The information contained herein is subject to change without notice. Zilog assumes no responsibility for the use of any circuitry embodied in a Zilog product. No other circuit patent licenses are implied. All specifications (parameters) are subject to change without notice. The applicable Zilog test documentation will specify which parameters are tested. Zilog, Inc. 210 Hacienda Ave., Campbell, California 95008-6609 Telephone (408) 370-8000 TWX 910-338-7621