# Dual Port Buffer Controller **PRELIMINARY** - 16-bit Buffer Addressing - DMA Handshake Logic - Overrun Control - Dual Port Circular FIFO Buffer Control - Buffer Sizes from 256 to 64K Locations - Port Priority Resolver - 2-wire Arbitration Logic - Optimized for Use with AIC-100 Winchester Disk Controller Chip - Single +5V Power #### **DESCRIPTION** The Adaptec AIC-300 Dual Port Buffer Controller is specifically designed to simplify the buffering and increase throughput of block-oriented high-performance peripheral controllers. Its primary functions are to: allow low cost static RAM to be utilized as a dual port circular FIFO, supervise data transfers to the buffer, reduce the possibility of host overruns of the peripheral, and allow for high speed DMA transfers. The device contains logic for resolving peripheral/host requests by giving priority to the peripheral and placing effectively a hold request to the host. The AIC-3OO also implements a two wire arbitration circuit and provides DMA handshaking. This device represents a significant savings in component count for high performance, block oriented device controllers and provides performance capabilities that previously had not been cost effective for microcomputers. The AIC-3OO is intended for use in intelligent controllers utilizing a low cost microprocessor for supervision of the controller function. The device is software configurable via a multiplexed microprocessor I/O bus as provided by the Intel 8O85 family of microprocessors and is adaptable to other microprocessor I/O techniques. The AIC-3OO is optimized for use with the Adaptec AIC-1OO Winchester disk controller chip in the design of a low-cost high-performance disk controller. ## **Dual Port Buffer Controller** ### AIC-300 PIN DESCRIPTION | SYMBOL | PIN | TYPE | NAME AND FUNCTION | |------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | 1 | IN | CHIP SELECT: Asserting CS allows the microprocessor to access the registers of the AIC-300. | | AO-A7 | 2-9 | OUT | BUFFER ADDRESS LINES: Bits O-7 for addressing low-order address of buffer in applications with less than 10-bits of addressing. In applications with more than 10-bit addressing these lines are multiplexed low and high order addresses. | | SHP Or A8 | 10 | OUT | STROBE HOST POINTER: Buffer address bit 8 in applications with buffer size of 10 or less bit addressing. This is the clocking signal for loading high-order address bits into an external host address register in applications using more than 10-bit addressing. | | SDP Or A9 | 11 | OUT | STROBE DEVICE POINTER: Buffer address bit 9 in application with buffer size of 10 or less bit addressing. This is the clocking signal for loading high-order address bits into external disk address register in applications using more than 10-bit addressing. | | ALE | 12 | IN | ADDRESS LATCH ENABLE: This control signal latches the address on the A/DO-A/D7 lines and identifies the bits as register address. | | RST | 13 | IN | RESET: This line, when asserted, resets all registers in the AIC-300 and sets bit 0 of Register 59. | | Port A Req | 14 | IN | PORT A REQUEST: Requests a Port A data transfer into or out of the buffer. | | CLK | 15 | IN | CLOCK: This is the primary clock for the part. Its period should be greater than RAM access time + 250 ns. | | RD | 16 | IN | READ: $\overrightarrow{RD}$ and CS active causes the data on the A/D lines to be read from the specified register. | | WR | 17 | IN | WRITE: WR and CS active causes the data on the A/D lines to be written into the specified register. | | A/DO-7 | 18-19<br>21-26 | I/O | MULTIPLEXED ADDRESS/DATA: These are 3-state Address/Data lines which interface with a multiplexed microprocessor Address/Data bus. | | GND | 20 | | GROUND. | | MS | 27 | OUT | MEMORY SELECT: Chip select for the buffer memory RAM chips. | | WE | 28 | OUT | WRITE ENABLE: $\overline{\text{WE}}$ enables data to be written into the RAM buffer and deasserting WE enables data to be read from the RAM buffer. | | BSY OUT | 29 | OUT | BUSY OUT: Either set directly by the microprocessor or in an arbitration request mode the Busy Out will be activated when Busy In and Select In are inactive. The arbitration mode assures an arbitration phase. | | BSY IN | 30 | IN | BUSY IN: Active when other devices are actively accessing the bus. | | SEL OUT | 31 | OUT | SELECT OUT: Set by the microprocessor as bit 6, Register 52 (Channel Control). | | SEL IN | 32 | IN | SELECT IN: Active indicates a bus select status. Sel In will reset the arbitration latch. | | ET | 33 | OUT | ENABLE TARGET: A microprocessor settable signal to identify slave status. | | ĒĪ | 34 | OUT | ENABLE INITIATOR: A microprocessor settable signal to identify master status. | | BIE | 35 | OUT | BUS IN ENABLE: Used to clock data into external latches from the bus for writing into the buffer. | #### AIC-300 PIN DESCRIPTION (Continued) | SYMBOL | PIN | TYPE | NAME AND FUNCTION | |-----------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------| | BOE | 36 | OUT | BUS OUT ENABLE: Used to clock data out of external latches for transfer onto the bus. Asserted when arbitration latch is set. | | LO | 37 | OUT | LATCH OUT: Used to gate data into external latches after reading from buffer via Port B. | | PORT B ACK | 38 | IN | PORT B ACKNOWLEDGE: Used to acknowledge data has been received or sent from the buffer via Port B (DMA Handshake). | | PORT B REQ | 39 | OUT | PORT B REQUEST: The request for a data transfer via Port B (DMA Handshake). | | V <sub>CC</sub> | 40 | | +5 Volt Supply. | # FUNCTIONAL DESCRIPTION The AIC-300 is divided into four basic sub-functions: - □ Buffer Control - □ Priority Resolver - □ DMA Control - □ Arbitration The AIC-3OO when used in a CPU environment will work well with the DMA control devices available to provide host processor memory addressing or it may be used in an external I/O bus system such as SCSI. BUFFER CONTROL: The buffer control function provides read and write address registers as well as Memory Select (MS) and Read/Write (WE) signaling. These signals are used to read or write data from the RAM buffer. PRIORITY RESOLVER: The priority resolver allows the typically synchronous peripheral to have priority over the host requests. This is fairly crucial in disk controller applications, where in a 10 MB/sec system, a data byte has to be transferred exactly once every 800 nsecs. DMA CONTROL: The DMA control generates a request to the host (Port B Rea) gates into or out of the buffer the appropriate data, and waits for a correctly timed acknowledge (Port B ACK). ARBITRATION: The arbitration logic of the AIC-3OO provides for a two-wire arbitration scheme where either Select In or Busy In indicate a bus busy state. The device allows for stacking a request for arbitration when the bus is in the bus busy state. The arbitration logic will request the bus for arbitration when both Select In and Busy In are inactive for a period of 1OO ns. #### FUNCTIONAL OPERATION The AIC-3OO is capable of handling buffer sizes from 256 bytes to 64K bytes. The chip provides up to 16 buffer address signals necessary for this, along with a Memory Select (MS) signal and a Read/Write (WE) signal. All of the buffer addressing is done by eight lines (AO-A7) and two dual purpose lines (A8/SHP and A9/SDP). In the 10 bit or less addressing mode, the two special lines supply the A8 and A9 address lines. An example is shown in Figure 1. In the 16 bit addressing mode, the higher order lines (A8-A15) and the lower order lines (AO-A7) are multiplexed coming out of the chip, on pins AO-A7. Two external TRI-STATE registers are required for the high order address lines A8-A15. These registers hold a copy of the internal counters, Registers 5B and 5D. These registers are updated on the CLK cycle following an increment of the internal counters (5B or 5D), if a Port A cycle is not required or on the CLK cycle following a write of 5B or 5D by the microprocessor. A word of caution: The microprocessor update of these external registers is not prioritized and therefore should only be done when Port A and B operations have quiesced. The AIC-300 updates the external registers by emitting the appropriate A8 through A15 on address lines AO through A7 and then pulses either SHP or SDP appropriately. In normal operation these updates will occur after every 256 bytes transferred by either port. Note that an "AND" gate of SHP and CLK is required for proper operation of microprocessor updates of the host pointer. When slow microprocessors are used, double pulsing of SHP and SDP will occur because of the internal syncronization circuit; however, the address for both pulses is valid. The CLK cycle determines the access time requirement for the buffer RAMs, along with the address valid time for the AIC-3OO. For a 4OO ns CLK period 15O ns access-time RAM is needed for proper operation. For proper interleaved Port A-Port B operation, the maximum rate at which Port A requests should occur is once for every two CLK cycles. This will allow Port B REQ/ACK cycles to occur at one-half the CLK rate. Note that Port A cycles always have priority over Port B and high order address register updates. With a very fast DMA interface and a CLK period of 333 ns and 85 ns access buffer rams a 1.5 Mbyte transfer rate is possible in this mode. FIGURE 1. 10-BIT ADDRESSING APPLICATION EXAMPLE #### **Dual Port Buffer Controller** An example of the 16-bit addressing mode is shown in Figure 2. Figure 3 shows an internal block diagram of the AIC-3OO buffer addressing section. The AIC-300 buffer controller chip is viewed as 10 internal registers and 3 external registers by the support processor. The table shows each register and their function. A more detailed graphical breakdown of the registers follows. FIGURE 2. 16-BIT ADDRESSING APPLICATION EXAMPLE FIGURE 3. AIC-300 BUFFER ADDRESSING BLOCK DIAGRAM ## **Dual Port Buffer Controller** #### AIC-300 REGISTER TABLE | INTERNAL REGISTERS | DESCRIPTION/FUNCTION | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Register 52 | Control register for the host bus, for arbitration control. | | Register 53 | DMA control register, starts DMA operations, and defines data direction for bus and device data transfers. | | Register 54 | Buffer size register defines the size of the buffer to determine the roll over point, creating a circular buffer. | | Register 59 | Only bit O is used. When bit O is set, all registers in AIC-300 will be reset. Any write to this Register will reset WAP, RAP, and SP. | | Register 5A & 5B | 16 bit Read Address Pointer, used to address the buffer on read cycles. | | Register 5C & 5D | 16 bit Write Address Pointer, used to address the buffer on write cycles. | | Register 5E & 5F | 16 bit Stop Pointer used to prevent the host from overrunning the peripheral device. The Stop Pointer is compared with the Host Pointer by a comparator whose high-order bits are enabled by the contents of Register 54. When the two pointers are equal, DMA REQ/ACK cycles are halted and the done bit is set. If a new high-order stop point is set, DMA REQ/ACK cycles will begin again if the appropriate READ latch or WRITE latch is still on. | | EXTERNAL REGISTERS | DESCRIPTION/FUNCTION | | Register 50 | Register 5O decode is used to allow the support processor access to the host data bus. Register 5O decode and WR asserts LO. | | Register 51 | Register 51 decode is used to allow the support processor to access the high order byte of the data bus in 16 bit applications. RD and WR operates the same as Register 50. | | Register 70 | Register 7O decode is used to allow the support processor to access the buffer. A read will cause MS to be active. A write will cause MS and WE to be active. | ## Internal Register Description # 52 HOST INTERFACE CONTROL (READ/WRITE) (Example: Set Register 54 to O3 for a 1 Kbyte buffer.) # Data Transfer Description In the AIC-3OO dual port buffer controller, data transfer can take place in two possible ways: (1) synchronously with the peripheral (Port A transfer) or (2) asynchronously with the host (Port B transfer). In the case of Port A transfers, a byte is transferred after every time pin 14 (Port A Req) is asserted. This line is sampled on the trailing edge of the signal on pin 15 (CLK), and the data transfer takes place on the next cycle after Port A Req is asserted. The direction of the transfer is determined by the value of bit 4 in Register 53. If it is set, then a Read Operation is performed from the peripheral. The contents of the WAP Registers (5C and 5D) are used to select a buffer address, and Memory Select (MS) and Write Enable (WE) are used to write the information into the buffer. If Register 53, bit 4, is reset, a write operation to the peripheral is performed. The RAP Registers (5A and 5B) are used to generate a buffer address, and the data is read when Memory Select (MS) is active. The ideal time for the peripheral to sample the data from the buffer RAM in this case is at the falling edge of CLK following the Port A REQ. In the case of Port B transfers, data is transferred under the control of the AIC-3OO chip. Again the direction of the transfer is controlled by the contents of the ROP/WOP bit (Reg 53, bit 4), and either Write Latch or Read Latch (Reg 53, bit 1 or bit 2). If the ROP/WOP bit is set, and Read Latch is on then data is transferred from the buffer to host. The contents of the RAP Registers (5A and 5B) are used to generate the addresses. The data is latched into an external latch using the output signal on pin 37 (LO). Bus Out Enable (BOE) is also asserted and the data is made available to the host. A Port B request is sent to the host, and the data is placed on the bus. After an acknowledge is received, BOE is deasserted. If bit 4 in Register 53 is reset, and Write Latch is on then data is transferred from the host bus to the buffer. The contents of the WAP Registers (5C and 5D) are used to generate the buffer address. BIE is asserted to enable the external receiver. A point to note here: During a host data transfer, the top buffer address that can be accessed is controlled by the stop pointer (Registers 5E and 5F). # OP COMMAND SEQUENCES A detailed description of the data transfers in two fundamental AIC-300 operations follows: Read — Single Block and Multiple Block Write — Single Block and Multiple Block #### Initialization Initialization is done after power on reset. It is not required thereafter: - Reset chip by strobing pin 13 and set Register 59 to OO (clear Reset). - Set maximum size of RAM buffer by loading Register 54 with buffer size. ## Single Block Read - Clear all pointers (set Register 59 to O).\* - 2. Set-up for read operation (set Register 53, bit 4). - 3. Transfer data to buffer (WAP will increment on each transfer). - At completion of transfer from device, set SP to (WAP-1) and set read latch for DMA read operation (Register 53, bit 3). RAP will increment for each Request Acknowledge cycle. - Monitor DMA Done bit (Register 53, bit 5) to determine when the DMA transfer is complete (RAP equals SP). \*In the 16-bit addressing mode, after setting Register 59 to O, also set RAPH (Register 5B) and WAPH (Register 5D) to O. ## Multiple Block Read - 1. Do the same first four operations as single block read. - 2. Read RAP to ensure that next block may be transferred from the device without overrunning the RAP. - Begin transfer of next block to buffer (WAP will increment on each transfer). - At end of transfer, set SP to new (WAP-1) address. - If DMA Done occurred, a restart of the DMA transfer will occur when the new SP address is set. - 6. Return to step two if more blocks are to be transferred. - 7. Wait for DMA Done and clear Read Latch. ## Single Block Write - Clear all pointers (set Register 59 to O).\* - 2. Reset Read OP in DMA control (Register 53, bit 4). - 3. Set SP to the address at the end of the block to be transferred. - Set the Write Latch (Register 53, bit This causes the DMA cycles to begin. - 5. Monitor DMA Done bit (Register 53, bit 5) to determine when DMA transfer is complete (WAP equals SP). - 6. Transfer to the peripheral may now begin. \*In the 16-bit addressing mode, after setting Register 59 to O, also set RAPH (Register 5B) and WAPH (Register 5D) to O. #### Multiple Block Write - 1. Do the same first five operations as single block write. - 2. Begin block transfer to peripheral. - Check that there is enough buffer for the next block without overrunning the RAP. If buffer space is available, set SP to end of next block. - If DMA Done was on, setting the new SP address will clear it and renew DMA transfers. ### **External Registers** In addition to these data transfer operations, certain data transfers are possible that happen external to the AIC-3OO chip. These have to do with accesses to external Register 5O, 51, and 7O. A Read/Write to Register 5O by the support processor is used to directly access the host data bus. During a read to Register 5O, if bit 2 of Register 52 (BIE) was previously set, the BIE line (pin 35) will be asserted. The host data latch contents will then be placed on the data bus. During a write to Register 5O, if bit 3 of Register 52 (BOE) was previously set, the LO line (pin 37) will first be asserted allowing the support processor data to be latched. This will be followed by BOE (pin 36) being asserted, allowing the latched data to become available on the host data bus. Typical configurations were shown in Figures 1 and 2. An access to Register 7O is used by the support processor to access the data in the buffer. The address is generated by the AIC-3OO chip, and is based on the contents of RAP (Registers 5A and 5B) if Register 53, bit 4, is reset (WOP); and on the contents of WAP (Registers 5C and 5D) if Register 53, bit 4, is set (ROP). The address pointer (RAP or WAP) is not incremented by a Register 7O access. In the 16-bit addressing mode, to ensure proper operation during a Register 7O access, both RAP Registers (5A and 5B) and both WAP Registers (5C and 5D) must be loaded with the same value. #### **USE OF ARBITRATION** The Arbitration circuit is designed to allow rapid arbitration in two-wire arbitration systems. Setting Register 52, bit O, sets a request for arbitration. The circuit monitors the Busy In and Select In pins, waiting for both to be deactivated. After a 100 ns bus-free condition, the circuit will begin arbitration support. The Bsy Out signal will be activated until Sel Out, Sel In, or Bsy In is active, or Bsy Out is reset by the microprocessor. External circuitry must be used to set or determine priority (for SCSI applications). ### **Dual Port Buffer Controller** ### **ABSOLUTE MAXIMUM RATINGS** | Ambient Temperature Under Bias | 2°C to 70°C | |-------------------------------------------|--------------| | Storage Temperature −65 | °C to 150°C | | Voltage on Any Pin with Respect to Ground | | | Power Dissipation | . 0.475 watt | | Power Supply Voltage | | NOTE: Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### D.C. CHARACTERISTICS | SYMBOL | PARAMETER | MIN | MAX | UNITS | CONDITIONS | |------------------|---------------------|------|-----------------------|-------|------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | -O.5 | O.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 2.0 | V <sub>CC</sub> + O.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | 0.40 | ٧ | $I_{OL} = 2mA$ | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | $I_{OH} = -400 \mu A$ | | lcc | Supply Current | | 85 | mA | | | I <sub>IL</sub> | Input Leakage | -10 | 10 | μΑ | $O < V_{IN} < V_{CC}$ | | loL | Output Leakage | -100 | 100 | μΑ | $\mathrm{O.45} < \mathrm{V_{OUT}} < \mathrm{V_{CC}}$ | | C <sub>IN</sub> | Input Capacitance | | 10 | рF | | | C <sub>OUT</sub> | Output Capacitance | | 5 | рF | | ## **BUFFER RAM INTERFACE** | SYMBOL | PARAMETER | MIN | MAX | UNITS | |-----------------|--------------------------|-----|-----|-------| | T/2 | CLK Half Cycle | 165 | | ns | | Bs | CLKB ↓ to CLKA ↓ (Setup) | 150 | - | ns | | B <sub>H</sub> | CLKA ↓ to CLKB ↑ (Hold) | 50 | | ns | | A <sub>V</sub> | CLKA ↓ to ADRS Valid | | 235 | ns | | A <sub>H</sub> | CLKA ↓ to ADRS Valid | 90 | | ns | | M <sub>V</sub> | CLKA ↑ to MS ↓ | | 50 | ns | | M <sub>H</sub> | CLKA ↓ to MS ↑ | 70 | 120 | ns | | W <sub>V</sub> | CLKA ↑ to WE ↓ | | 130 | ns | | W <sub>H</sub> | CLKA ↓ to WE ↑ | 40 | 80 | ns | | D <sub>WM</sub> | WE ↑ to MS ↑ | 20 | | ns | ## **READ/WRITE REGISTER 70** | SYMBOL | PARAMETER | MIN | MAX | UNITS | |-----------------|---------------------------------------------------------------------------------|-----|-----|-------| | $M_{CL}$ | $\overline{WR}$ or $\overline{RD}$ $\downarrow$ to $\overline{MS}$ $\downarrow$ | | 105 | , ns | | M <sub>C</sub> | WR or RD ↑ to MS ↑ | | 110 | ns | | W <sub>w</sub> | WR ↓ to WE ↓ | | 110 | ns | | W <sub>WH</sub> | WR ↑ to WE ↑ | | 115 | ns | ## **BUFFER TO HOST INTERFACE** #### READ OPERATION | SYMBOL | PARAMETER | MIN | MAX | UNITS | |----------------|----------------------|-----|-----|-------| | A <sub>V</sub> | CLKA ↓ to ADRS Valid | | 235 | ns | | A <sub>H</sub> | CLKA ↓ to ADRS Valid | 90 | | ns | | $M_V$ | CLKA ↑ to MS ↓ | | 50 | ns | | M <sub>H</sub> | CLKA ↓ to MS ↑ | 70 | 120 | ns | | L <sub>V</sub> | CLKA ↑ to LO ↑ | | 130 | ns | | L <sub>H</sub> | CLKA ↓ to LO ↓ | 40 | 80 | ns | | B <sub>A</sub> | CLKA ↓ to BREQ ↑ | 90 | 200 | ns | | $B_R$ | BOE ↓ to BREQ ↑ | 45 | | ns | | A <sub>C</sub> | BACK ↓ to CLKA ↑ | | 70 | ns | | A <sub>R</sub> | BACK ↑ to BREQ ↓ | | 225 | ns | **NOTE:** A Port A Req cycle has priority over a DMA cycle; i.e., if Port A Req is not active during the falling edge of CLK, the following cycle is available for DMA. If Port A Req is active, BIE will be disabled for one CLK cycle. ## HOST TO BUFFER INTERFACE #### WRITE OPERATION | SYMBOL | PARAMETER | MIN | MAX | UNITS | |----------------|----------------------|-----|-----|-------| | B <sub>I</sub> | CLKA ↓ to BIE ↓ | 25 | 60 | ns | | B <sub>H</sub> | CLKA ↓ to BREQ ↓ | | 225 | ns | | B <sub>S</sub> | BACK ↑ to CLKA ↑ | 80 | | ns | | A <sub>V</sub> | CLKA ↓ to ADRS Valid | | 235 | ns | | A <sub>H</sub> | CLKA ↓ to ADRS Valid | 90 | | ns | | M <sub>V</sub> | CLKA ↑ to MS ↓ | | 50 | ns | | M <sub>H</sub> | CLKA ↓ to MS ↑ | 70 | 120 | ns | | W <sub>V</sub> | CLKA ↑ to WE ↓ | | 130 | ns | | W <sub>H</sub> | CLKA ↓ to WE ↑ | 40 | 80 | ns | | A <sub>B</sub> | BACK ↓ to BREQ ↑ | | 125 | ns | ## MICRO-PROCESSOR INTERFACE | SYMBOL | PARAMETER | MIN | MAX | UNITS | |-----------------|--------------------------------|-----|-----|-------| | T <sub>A</sub> | ALE Width | 150 | | ns | | T <sub>A</sub> | ALE ↓ to WR ↓ | 90 | | ns | | T <sub>AR</sub> | ALE ↓ to RD ↓ | 90 | | ns | | T <sub>W</sub> | WR Width | 160 | | ns | | T <sub>R</sub> | RD Width | 215 | | ns | | A <sub>S</sub> | ADRS Valid to ALE $\downarrow$ | 90 | | ns | | A <sub>H</sub> | ALE ↓ to ADRS Valid | 10 | | ns | | Cs | CS Valid to ALE ↓ | 15 | | ns | | Сн | RD or WR ↑ to CS ↓ | 10 | | ns | | W <sub>DS</sub> | Write Data Valid to WR ↑ | 70 | | ns | | W <sub>DH</sub> | WR ↑ to Write Data Valid | 60 | | ns | | R <sub>TS</sub> | RD ↓ to AD(O-7) Out Active | 50 | | ns | | R <sub>DH</sub> | RD ↓ to Read Data Valid | | 275 | ns | | R <sub>DH</sub> | RD ↑ to Read Data Valid | | 110 | ns - | ## PACKAGING INFORMATION 40-Lead Plastic Dual-in-line Package