## Notes on IWM interface: The IWM interface is a PAL which has several functions. It monitors the write data lines of the IWM's of both the host and Nisha. It also monitors the state of the phase lines coming from the host IWM. It produces read data pulses based on the phase lines' state and based on transitions seen on either of the write data lines. The PAL also produces controller reset and two handshaking lines: CMD and HOLDOFF. In order to produce read data pulses, the PAL sees the transitions on the write data lines and outputs a high going pulse of a duration of two clock periods. This pulse is output on the read data line. Read data is enabled when the signal /ENABLE is asserted low. The read data line is held high unless the phase lines are in the following states: ## 03 02 01 00 read data level | 1 | 0 | X | X | read data | |---|---|---|---|-----------| | 0 | 1 | 0 | 1 | 0 | In order to read data the phase lines must be in the correct state (as indicated above-10XX). The PAL produces the signal /DEV when both /DS and /F8X are asserted. Thus /DEV follows /DS when the correct address (F8X) is asserted on the address bus. Shown below is timing for a write to the IWM: td (/DS to /DEV delay time) = 10 ns tdh (/DEV to write data not valid delay) = 60 ns tdv (write data valid to /DEV) = 60 ns The signal /RESET is asserted low when the phase lines are 1100 and the signal /ENABLE is asserted low. The signal /CMD is asserted low when the phase lines are 10X1 and the signal /ENABLE is asserted low. The signal /HOLDOFF is asserted low when the phase lines are 101X and the signal /ENABLE is asserted low. Because /RESET, /CMD, and /HOLDOFF are signals which are gated through flip-flops internally within the PAL, they are synchronized with the clock. | | 00 01 | 11 10 | |---|-------|-------| | 0 | 0 1 | 3 2 | | 1 | 4 5 | 76 | ## Phase Line Control for Renee | Mac to PAL | | | | PAL | to Zi | PAL to Mac | | | |---------------|---------------|---------------|---------------|----------------|---------------|---------------|---------------------|--| | <u>Phase3</u> | <u>Phase2</u> | <u>Phasel</u> | <u>PhaseO</u> | <u>Reset E</u> | <u>loldOf</u> | <u>f Host</u> | <u>Data to Host</u> | | | . ! | 0 | 0 | 0 | 0 - | 0 | 0 | | | | 1 | 0 | 0 | 1 | 0 | O | 1 | | | | 1 | 0 | 1 | 0 | 0 | İ | 0 | | | | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | | | 1 | 1 | · O | 0 | 1 | 0 | 0 | | | | Û | 1 | 0 | 1 | | | | 0 | | | 0 | 1 | 1 | 0 | | | | 1 | | | 0 | 1 | 1 | 1 | | | | 1 | | | NISHA | | | | | |---------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | 12/13/84 | | | | | | 7 SCLK WDIN WDOUT PH3 PH2 PH1 PH0 /DS | /F8X GND | | | | | /ENBL /DEV /CMD /QO /Q1 /Q2 /RESET /H | OLDOFF /WD VCC | | | | | RESET: = PH3*PH2*/PH1*/PH0 | | , 110 | O -PHASE LINES | | | CMD: = PH3*/PH2*PH0 | | ; 10X | ing the state of | | | CHD. — THEOTHER HO | | 7 107 | | | | HOLDOFF: = PHG*/PH2*PH1 | | ; 101 | X | | | _DEV = F8X*D8 | | : MAK | E DEVICE EN | | | | | | | • | | WD = WDIN*/WDOUT | | | B + | | | + /WOIN*WDOUT | | ; /A# | B = EXOR! | · | | Q2:= /PH3*PH2*/PH1*PH0 | | ; 010 | 1 -PHASE LINES | | | + PH3#/PH2#Q2#/C1#/QO#WD | | ; 100 | - STATE NO. | | | + PH3*/PH2*Q2*Q1*/Q0*/WD | | ; 110 | | | | + PH3*/PH2*/Q2*Q1*Q0 | | ; 011 | | | | + PH3*/PH2*/Q2*/G1*Q0 | | ; 001 | | | | Q1:= /Q2*/Q1*Q0 | | ; 001 | | | | + 024014/00 | | 110 | | | | + /02*01*/00 | | ; 010 | | | | QO: = /G2*/Q1*/QO | | ; 000 | | | | + /02*01*/00 | | ; 010 | | | | DESCRIPTION | | e no processor designation and the first that the same the second considerate designation of cons | | riged gelf makens, a process con convergent construction and property designation of contracts. | | THIS PAL HANDLES READ DATA EXTRACTION | I AND GENERATES CMC | , HOLDOFF | , AND RESET. | | | END | · · · · · · · · · · · · · · · · · · · | | | |