## CONTROL DATA® 6675 **Data Set Controller** EQUIPMENT DIAGRAMS CIRCUIT DESCRIPTIONS CARD PLACEMENT MAINTENANCE PARTS LIST | ************************************** | | RECOR | D OF REVISIONS | |----------------------------------------|--------------|----------|-----------------------------------------------------------| | REVISION | DATE ENTERED | INITIALS | NOTES | | А | 1-30-67 | | ECO number CF373, update and correct pages 1-1, 1-3, 1-4, | | | | | 1-6, 1-7, 1-9, 1-10, 1-11, 1-15, 1-17, 1-18, and 1-30. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ` | | | <u> </u> | | | | | <b> </b> | | | | | | | | | | <u> </u> | | | | | | | | | Publication number 38700400 February 1967 © 1967, Control Data Corporation Printed in the United States of America Control Data Corporation Special Systems Division Special Systems Publications 4201 North Lexington Avenue St. Paul, Minnesota 55112 ## **CONTENTS** - PART 1 EQUIPMENT DIAGRAMS AND CIRCUIT DESCRIPTIONS\* - PART 2 MAINTENANCE - PART 3 PARTS LIST <sup>&</sup>quot;Includes card placement | PART 1 EQUIPMENT DIAG | RAMS | Assembly/Disassembly Register | 1-12 | Data Set | Simulator | 1-24 | | | |----------------------------|--------|----------------------------------------------------------------|---------|-------------------------------------------------------|----------------------------------|-------|--|--| | AND CIRCUIT DESCRIPTIONS | | I/O and A/D Control | 1-12 | Transm | it Timing Diagram | 1-26 | | | | Introduction | 1 - 1 | Timing | 1 - 1 4 | | Timing Diagram | 1-27 | | | | Symbol Index | 1-2 | Counter Control | 1-14 | Cyclic E | Encoder/Decoder Operation | 1-28 | | | | Block Diagram | 1-4 | Cyclic Encoder/Decoder Control | 1-14 | Cyclic E | Encoder/Decoder Function | 1-29 | | | | Transmit Mode | 1 - 4 | A/D Counter | 1-14 | Card Pla | acement Chart | 1-30 | | | | Receive Mode | 1-4 | Timing Chain | 1 - 1 4 | Key to L | logic Symbols | 1-31 | | | | Interrupt | 1-4 | Communication Signals from the | 1 - 1 4 | PAR | T 2 MAINTENANCE | | | | | Status-All | 1 - 4 | Data Set | | Introduc | | 2-1 | | | | Input Lines | 1 - 6 | Status All | 1-14 | Testing | | 2-1 | | | | Multiplexer Clear | 1 - 6 | Full and Receive | 1-14 | 9 | al-to-Remote Station Testing | 2-2 | | | | Controller Select | 1 - 6 | Empty and Transmit | 1-14 | | Data Set Simulator | 2-3 | | | | Control Signals from DCA | 1 - 6 | Error | 1-14 | OSC OF E | vata set simulator | 2-0 | | | | Function Select | 1 - 6 | Status Bits | 1-16 | PAR | T 3 PARTS LIST | | | | | Status | 1 - 6 | Interrupt Word Received | 1 - 1 6 | Introduc | tion | 3-1 | | | | Request Status-All | 1 - 6 | Busy | 1 - 1 6 | Ordering | g of Parts | 3-1 | | | | Request Status N 1-6 | | Sync Word Acknowledge | 1 - 1 6 | | ta Set Controller, | 3-2 | | | | Output Lines 1-8 | | Cyclic Error | 1 - 1 6 | • | olexer Chassis Assembly | 3-3 | | | | Communication Signals from | 1-8 | Receive and COO FF | 1 - 1 6 | Printed Circuit Card Assembly,<br>Multiplexer Chassis | | | | | | Controller | | Transmit and CS | 1 - 1 6 | * | a Set Controller, Controller | 3-3 | | | | Control Signals to DCA | 1-8 | Error Indicator | 1 - 1 6 | Chassis | | | | | | Full | 1-8 | Operations Indicators | 1 - 1 6 | | Circuit Card Assembly | 3-4 | | | | Empty | 1-8 | Communications Signals to<br>Multiplexer | 1 - 1 6 | | oller Chassis | | | | | Active | 1-8 | Status/Data Output Lines | 1-16 | 6675 Dat<br>Assem | a Set Controller, Final | 3-4 | | | | Inactive | 1-8 | • | 1-18 | 1100011 | | | | | | Transmit Control | 1 - 10 | Transmit Response (for Sync Word Detected during Receive Mode) | 1 = 10 | | FIGURES | | | | | No Data Flow | 1 - 10 | Receive Response (for Sync Word | 1-18 | Figure | Title | Page | | | | Receive Control | 1-10 | Sent during Transmit Mode) | | 1 - 1 | 6675 Simplified Block<br>Diagram | 1 - 1 | | | | Clear Circuit | 1-10 | Disassembly Circuit | 1 - 20 | 2-1 | Simulator Cable Connections | n 9 | | | | Select | 1-10 | Interrupt Word (7622) Detector | 1-20 | 2-1 | | 2-3 | | | | Communication Signals from | 1 - 10 | Sync Word (4257) Detector | 1-20 | | TABLES | | | | | Multiplexer | | Cyclic Encoder/Decoder | 1-22 | <u>Table</u> | Title | Page | | | | Input/Output Register | 1-12 | Error Detector | 1-22 | | DCA Control Signals | 1 - 6 | | | | I/O Full for Transmit FF | 1-12 | Encoder Clear | 1-22 | 1 - 2 | External Function Codes | 1 - 6 | | | | I/O Empty for Receive FF | 1-12 | Encoder/Decoder Controls | 1 - 22 | | | | | | ## PART 1 # EQUIPMENT DIAGRAMS AND CIRCUIT DESCRIPTIONS ## INTRODUCTION The CONTROL DATA: 6675 Data Set Controller enables remote computers to communicate with a Control Data 6000 Series Computer System over leased telephone transmission lines. The remote computers may be any computers using data sets compatible with the 6675. The Control Data 6675 consists of a Data Channel Adaptor (DCA), a multiplexer, up to four data set controllers (DSC's), and a DATA-PHONE\*\* Data set for each controller. Each installation, job performed, and the software operating system determines the number of DSC's and type of data sets used. Figure 1-1. 6675 Simplified Block Diagram An identifying letter designates the number of DSC's in each 6675 configuration. These letters are: | 6675 V | includes one DSC | |--------|----------------------| | 6675 B | includes two DSC's | | 6675C | includes three DSC's | | 66750 | includes four DSC's | ${\rm DATA}$ -PHO All of Data Set 301B is the standard data set for the 6675 although a volid like 11 sted cata sets may be used or intermixed as long as the remote Busy A data set is the same as the local data set. Maximum transmission rate for the 6675 is 240 kilobits/second. | Bell System Data Set | Serial bit transfer rate | | | | | | | |----------------------|--------------------------|--|--|--|--|--|--| | 301 B | 40.8 kilobits/second | | | | | | | | 201 A | 2.0 kilobits/second | | | | | | | | 201 B | 2.4 kilobits/second | | | | | | | | X303A10 | 19.2 kilobits/second | | | | | | | | X303A20 | 50.0 kilobits/second | | | | | | | | X303 A30 | 230 4 kilohits/second | | | | | | | Figure 1-1 shows a 6675 equipped with four DSC's. The multiplexer assigns individual DSC's to transmit or receive. Each DSC converts 12-bit parallel words from the computer (via the DCA) to serial bits for the data set. The data set transmits serial data from the DSC's over a leased transmission line. Customer engineering information contained in this publication covers the multiplexer and the DSC. Since all DSC's are identical, only one DSC is described in this manual. The Data Channel Adaptor (DCA) is described in the QSE 649 Data Channel Adaptor Reference/Customer Engineering Manual, publication number CDC 38700100. Control Data Peripheral Controller Cabinets CE Manual, publication number 60097300, discusses the cabinet cooling system, power supply, control wiring and temperature monitoring. The chassis maps, equation summary, and wire tabs for the 6675 are included in publication number CDC 38710000. Bell System Data Communication reference manuals describe the data sets. This manual includes the following for the multiplexer and data set controller (DSC): - 1) Circuit theory and diagrams - 2) Card placement - 3) Cable connections and pin assignments - 4) Applicable tests and maintenance - 5) Parts list The equipment diagrams on pages 1-7 and 1-9 illustrate the multiplexer circuitry; the remaining diagrams relate to the DSC. Programming information for the 6675 is given in the 6675 Data Set Controller Reference Manual, publication number 38701400. Regist-red tracemark of Control Data Corporation. Registers Etracemark of Bell Telephone System. SYMBOL LIST | A000 | C20A | 1-13 | C133 | F34C | 1-23 | 1005 | Bl5C | 1-11 | I067 | DllC | 1-15 | 1150 | E17 A | 1-23 | |--------------|--------------|------|--------|-------|------|-------|-------|------|-------------|-------|------|-------|-------|------| | A001 | C20C | 1-13 | C134 | F35A | 1-23 | 1006 | Al4B | 1-11 | 1071 | El8C | 1-15 | II 51 | E17B | 1-23 | | A002 | C21A | 1-13 | C135 | F35C | 1-23 | 1007 | El6B | 1-11 | 1075 | Dl4A | 1-15 | I152 | E18 D | 1-23 | | A003 | C21C | 1-13 | C136 | F36A | 1-23 | 8001 | D15 D | 1-11 | 1076 | E19B | 1-15 | I153 | E20B | 1-23 | | A004 | C22 A | 1-13 | C137 | F36C | 1-23 | 1009 | B04B | 1-11 | 1077 | Dl8B | 1-15 | 1154 | El7C | 1-23 | | A005 | C22 C | 1-13 | C138 | F37 A | 1-23 | 1010 | D41A | 1-11 | 1078 | B36A | 1-15 | 1155 | E19 C | 1-23 | | A006 | C23A | 1-13 | C139 | F37 C | 1-23 | 1011 | D06B | 1-11 | 1079 | B35D | 1-15 | 1156 | E21B | 1-23 | | A007 | C23C | 1-13 | C140 | | | 1012 | Al2C | 1-11 | 1080 | D22B | 1-15 | 1157 | E18 A | 1-23 | | A008 | C24A | 1-13 | | F38A | 1-23 | I013 | B04C | 1-11 | 1081 | D23B | 1-15 | I158 | D21B | 1-23 | | A009 | C24C | 1-13 | C141 | F38C | 1-23 | I014 | D15C | 1-11 | 1082 | D24B | 1-15 | 1159 | D20A | 1-23 | | A010 | C25A | 1-13 | C142 | F39A | 1-23 | 1015 | D13B | 1-11 | 1082 | D25B | 1-15 | 1160 | E26C | 1-23 | | A010<br>A011 | | | C143 | F39C | 1-23 | 1015 | D16B | 1-11 | | D26B | 1-15 | 1161 | E23B | 1-23 | | | C25C | 1-13 | C144 | F40A | 1-23 | | | | 1084 | | | | | 1-23 | | A 012 | C26A | 1-13 | C145 | F40C | 1-23 | 1017 | B12B | 1-11 | 1085 | D27B | 1-15 | П62 | E27A | | | A013 | C26C | 1-13 | C146 | F41A | 1-23 | I018 | Al3B | 1-11 | 1086 | D28B | 1-15 | 1163 | E24B | 1-23 | | A014 | C27A | 1-13 | C147 | F41C | 1-23 | 1019 | AllB | 1-11 | 1087 | E25A | 1-15 | 1164 | E27C | 1-23 | | A015 | C27 C | 1-13 | C148 | F42 A | 1-23 | 1020 | D12 B | 1-11 | 1100 | B32 A | 1-17 | 1165 | E25C | 1-23 | | A016 | C28A | 1-13 | C149 | F42 C | 1-23 | 1021 | D15 A | 1-11 | 1101 | B32B | 1-17 | 1166 | E28A | 1-23 | | A017 | C28C | 1-13 | | | | 1022 | DllA | 1-11 | П02 | B32C | 1-17 | 1167 | B04D | 1-23 | | A018 | C29A | 1-13 | F'900 | A19B | 1-7 | 1023 | B03A | 1-11 | П03 | B33A | 1-17 | I168 | E28C | 1-23 | | A019 | C29C | 1-13 | F901 | A19 C | 1-7 | 1024 | C35A | 1-13 | <b>n</b> 04 | B33B | 1-17 | 1169 | DlOA | 1-II | | A020 | C30A | 1-13 | F902 | A22 A | 1-7 | I025 | C32A | 1-13 | 1105 | B33C | 1-17 | 1170 | D09C | 1-11 | | A021 | C30C | 1-13 | F903 | A20A | 1-7 | 1026 | C33A | 1-13 | П06 | B34A | 1-17 | 1171 | E22B | 1-23 | | A022 | C31A | 1-13 | F904 | A20C | 1-7 | 1027 | C34A | 1-13 | 1107 | B35A | 1-17 | 1172 | E26A | 1-23 | | A023 | C31C | 1-13 | F905 | A21B | 1-7 | 1028 | C35B | 1-13 | по8 | B35B | 1-17 | 1173 | E31B | 1-23 | | | | | F906 | A22B | 1-7 | 1029 | C32 C | 1-13 | П09 | B35C | 1-17 | 1174 | E29B | 1-23 | | C100 | F18 A | 1-23 | F908 | A23A | 1-7 | 1030 | C33C | 1-13 | П10 | B34B | 1-17 | 1175 | E30B | 1-23 | | C101 | F18 C | 1-23 | F909 | A23B | 1-7 | 10 31 | C34C | 1-13 | nn | B34C | 1-17 | 1176 | E38 D | 1-23 | | C102 | F19 A | 1-23 | F910 | A23C | 1-7 | 1032 | C17B | 1-13 | n12 | B36B | 1-17 | 1177 | B06B | 1-11 | | C103 | F19C | 1-23 | F911 | A23D | 1-7 | 1033 | Bl7C | 1-13 | П13 | B36C | 1-17 | П79 | B03C | 1-11 | | C104 | F20A | 1-23 | F920 | Bl4A | 1-7 | 1034 | C18 A | 1-13 | 1114 | Al5 C | 1-17 | П80 | E32B | 1-23 | | C105 | F20C | 1-23 | F921 | Bl4B | 1-7 | I035 | Cl8C | 1-13 | П15 | B37A | 1-17 | I181 | E33B | 1-23 | | C106 | F21A | 1-23 | F922 | Al8 A | 1-7 | 1036 | Cl9 A | 1-13 | 1116 | B37B | 1-17 | 1182 | E34B | 1-23 | | C107 | F21C | 1-23 | | | | 1037 | Cl9C | 1-13 | n17 | B04A | 1-17 | 1183 | E19 A | 1-23 | | C107 | F21C<br>F22A | 1-23 | F923 | Al9 A | 1-7 | 1038 | E36A | 1-13 | П23 | D34A | 1-17 | П84 | Bl4C | 1-11 | | C108 | F22A<br>F22C | | F924 | Al8 C | 1-7 | 1038 | Bl6B | 1-13 | 1123 | D34C | 1-19 | П85 | D14C | 1-11 | | | | 1-23 | F925 | A28A | 1-7 | 1040 | B17 A | 1-13 | | | | | | | | C110 | F23A | 1-23 | F930 | A25A | 1-7 | | | | 1125 | D38 A | 1-19 | 1186 | D38 C | 1-11 | | C111 | F23C | 1-23 | F931 | A25C | 1-7 | 1041 | B18 A | 1 13 | 1126 | D09A | 1-19 | П87 | BIID | 1-11 | | C112 | F24A | 1-23 | F932 | A26B | 1-7 | 1042 | B18 C | 1-13 | 1127 | D38B | 1-19 | П88 | DI0B | 1-11 | | CH3 | F24C | 1-23 | F933 | B32 A | 1-7 | I0 43 | B19A | 1-13 | П28 | D09B | 1-19 | 1189 | D10C | 1-11 | | C114 | F25A | 1-23 | F934 | A27B | 1-7 | IO44 | Bl9C | 1-13 | П29 | D39B | 1-19 | П90 | D31A | 1-11 | | C115 | F25C | 1-23 | F940 | B01A | 1-7 | IO-15 | E36B | 1-13 | 1130 | D40B | 1-19 | 1191 | D15B | 1-17 | | C116 | F26A | 1-23 | F941 | B01C | 1-7 | 1046 | B13A | 1-13 | П31 | D41C | 1-19 | 1192 | B36D | 1-11 | | C117 | F26C | 1-23 | F942 | B02 A | 1-7 | 1047 | Bl4A | 1-13 | 1137 | E35A | 1-21 | 1200 | E02 A | 1-25 | | C118 | F27A | 1-23 | F943 | B02 C | 1-7 | I048 | B15 A | 1-13 | П38 | E35C | 1-21 | I2 01 | E02 C | 1-25 | | C119 | F27C | 1-23 | F950 | B38A | 1-7 | 1049 | Al6 D | 1-13 | 1139 | E36C | 1-21 | 12 02 | E08A | 1-25 | | C120 | F28A | 1-23 | F951 | B03B | 1-7 | I050 | Bl3C | 1-13 | I140 | E37A | 1-21 | 1203 | E08 C | 1-25 | | Cl21 | F28C | 1-23 | F952 | B15 A | 1-7 | IO 51 | D19 A | 1-13 | 1141 | E35B | 1-21 | I2 04 | E02 D | 1-25 | | C122 | F29A | 1-23 | F953 | B04B | 1-7 | I052 | D19 C | 1-13 | 1142 | E35D | 1-21 | 1800 | B34A | 1-9 | | C123 | F29C | 1-23 | F954 | B05B | 1~7 | I053 | D206 | 1-13 | 1143 | E36D | 1-21 | 1801 | B34B | 1-9 | | C124 | F30A | 1-23 | F955 | B06B | 1-7 | I054 | A12 A | 1-15 | П44 | E37 C | 1-21 | 1802 | B34C | 1-9 | | C125 | F30C | 1-23 | F956 | B07B | 1-7 | 1055 | D31B | 1-15 | П45 | D29B | 1-21 | I803 | B35A | 1-9 | | C126 | F31A | 1-23 | F957 | B08B | 1-7 | 1057 | D31C | 1-15 | П46 | D30B | 1-21 | I804 | B35B | 1-9 | | C120 | F31C | 1-23 | 1, 201 | 1301 | - ' | 1058 | B37C | 1-15 | D47 | D31D | 1-21 | 1805 | B35C | 1-9 | | C121 | F32A | 1-23 | 1000 | Al6A | 1-11 | 1059 | B37 D | 1-15 | П48 | D32B | 1-21 | 1806 | B37A | 1-9 | | C128 | F32 C | 1-23 | 1001 | A15 A | 1-11 | 1060 | D33A | 1-15 | 1149 | D32B | 1-21 | 1807 | B36B | 1-9 | | C129 | | | 1002 | Al6B | 1-11 | 1061 | C07B | 1-15 | 1140 | Dasc | 1-21 | 1001 | DOD | 1.0 | | | F33A | 1-23 | 1002 | A16C | 1-11 | 1062 | C07B | 1-15 | | | | | | | | C131 | F33C | 1-23 | 1004 | C35C | 1-11 | 1062 | El8B | 1-15 | | | | | | | | C132 | F34A | 1-23 | 1004 | 2002 | * ** | 1003 | E10D | 1-13 | | | | | | | ## SYMBOL LIST CONTINUED | 1:00 | F7.47.E1 | 3 - 11 | To 47 | Blá€ | 1-9 | K087 | C42B | 1-15 | 1.201 | E09C | 1-25 | S012 | B11A | 1-17 | |--------|----------|---------|---------------|-----------|--------|-------|--------------|------|--------------|-------|-------|---------|--------|---------| | Dist. | F37( | {-71 | £94 | B1+D | I-9 | K088 | C40A | 1-15 | 1.202 | EHC | 1-25 | S013 | B11B | 1-17 | | [8]0 | K334: | [ - 51 | | | | K089 | C40C | 1-15 | 1,203 | F11A | 1-25 | S014 | A98A | 1-17 | | 1311 | D33C | 1.9 | 8,000 | A01A | t-11 | K090 | C42C | 1-15 | 1.204 | E10 A | 1-25 | S015 | 208C | 1-17 | | BHZ | 1816 A | 1-19 | E001 | A01C | j - 11 | K091 | C42D | 1-15 | 1,205 | E10 C | 1-25 | | | | | 10.13 | Eirob | 1~9 | K003 | B01A | 1-11 | K096 | C36A | 1-13 | L206 | E13 A | 1-25 | X001 | E08 | 1-11 | | 1814 | Bint | 5-9 | <.003 | B01C | 1-11 | K097 | C36C | 1-13 | 1.207 | E13C | 1-25 | | | | | B33 - | Blc D | 1 - 31 | K004 | B02 A | 1-11 | K098 | C37A | 1-13 | 1.000 | 1110 | | Y000 | B05 | 1 - 1 1 | | fic FG | BIS A | 1-9 | K005 | B02C | 1-11 | K099 | C37C | 1-13 | M100 | B39A | 1-15 | Y001 | C01 | 1 - 11 | | 8017 | F605-16 | j = () | K0J0 | D01A | 1-11 | K100 | D35A | 1-19 | M101 | B39C | 1-15 | Y002 | B05 | 1-11 | | fo la | BLC | - 19 | K011 | D01C | 1-11 | K101 | D35C | 1-19 | M102 | B40A | 1-15 | Y003 | D07 | 1-11 | | 10010 | B15 D | \$ - 31 | K012 | D02 A | 1-11 | K102 | | 1-19 | W103 | B40C | 1-15 | Y004 | D07 | 1 - 1 1 | | In se | BlaA | 3 - 59 | K013 | D02 C | 1-11 | K102 | D36A | 1-19 | м10-3 | B41A | 1-15 | Y005 | D07 | 1-11 | | [82] | Birts | 1-9 | K013 | D03A | 1-11 | K103 | D36B | | M105 | B41C | 1-15 | | C01 | 1-15 | | 1822 | Blac | 1=5 | K015 | D03C | | | D37A | 1-10 | | | | Y006 | | | | 1823 | BigD | 1-41 | K016 | | 1-11 | K105 | D37C | 1-19 | M 200 | E12 A | 1-25 | Y007 | C02 | 1 - 15 | | 182.1 | BOOA | 1-9 | | D0+A | 1-11 | K106 | D36C | 1-19 | M201 | E12 A | 1-25 | Y008 | C02 | 1-15 | | In the | BUGB | | K017 | D04C | 1-11 | K107 | D36D | 1-19 | Al 3 0 2 | E14 A | 1-25 | Y010 | C01 | 1-15 | | | | 1-9 | K <b>01</b> 8 | 1005 A | 1-11 | K108 | E39A | 1-19 | M203 | E14C | 1-25 | Y011 | D07 | 1 - 15 | | 1826 | Birc | 1 - 9 | K019 | D05C | 1-11 | K109 | E39C | 1-19 | | | | Y012 | D07 | 1 - 15 | | Tr. 43 | Blisto | 1-11 | K020 | D08A | 1-11 | K110 | E40A | 1-19 | €0000 | B20A | 1-13 | Y013 | D07 | 1~15 | | Miren | B2uA | j = 59 | K021 | D08C | 1-11 | K111 | £40B | 1-19 | ()001 | B20C | 1-13 | Y014 | D07 | 1 - 15 | | 1879 | 13/2/013 | 1 = 53 | K042 | B07A | 1-15 | K112 | E41A | 1-19 | ()002 | B21A | 1-13 | Y015 | D07 | 1 - 15 | | fi:30 | Bacc | 1-9 | K043 | B07C | 1-15 | K113 | E41C | 1-19 | O003 | B21C | 1-13 | Y016 | B05 | 1 - 17 | | 18.34 | B20D | 3 - 9 | K044 | B08A | 1-15 | K114 | E40C | 1-19 | O004 | B22 A | 1-13 | Y017 | A09B | 1 - 17 | | 13.3 1 | B21A | 1-9 | K045 | B08C | 1-15 | Kl15 | E40D | 1-19 | O005 | B22C | 1-13 | Y020 | B05 | 1 - 19 | | 18/3/3 | 132115 | 1 - 13 | K046 | B09A | 1-15 | K116 | E42A | 1-10 | O006 | B23A | 1-13 | Y021 | C02 | 1 - 15 | | 10131 | BEIC | 1 - 13 | K047 | B09C | 1-15 | K117 | E42C | 1-19 | O007 | B23C | 1-13 | Y022 | C01 | 1 - 15 | | BS⊀⇒ | 182110 | 1 = 13 | K048 | B10A | 1-15 | K118 | C41C | 1-19 | ()008 | B24A | 1-13 | Y023 | C02 | 1~15 | | [1400 | B22 A | 1 - 7 | K049 | BloC | 1-15 | K119 | C41D | 1-19 | O009 | B24C | 1-13 | Y 0 2 4 | C01 | 1-15 | | 1.00) | BP2 C | 5 - 2 | K050 | C03A | 1-15 | K120 | D42A | 1-19 | O010 | B25A | 1-13 | Y025 | C02 | 1-13 | | 1902 | B3%A | 1 - 7 | K051 | C03C | 1-15 | K121 | D42C | 1-19 | O011 | B25C | 1-13 | Y026 | C01 | 1-11 | | [SH03] | P.330 | : -5 | K05+ | $c_{04A}$ | 1-15 | K130 | E38A | 1-23 | O012 | B26A | 1-13 | Y027 | C01 | 1 - 15 | | E(0) | E4.5 4 N | 1 - 7 | K053 | C04C | 1-15 | К131 | E38C | 1-23 | O013 | B26C | 1-13 | Y028 | C01 | 1-15 | | [90.4 | B014 C1 | 1 - 7 | K051 | C05A | 1-15 | K200 | E01C | 1-25 | O014 | B27A | 1-13 | Y029 | D07 | 1-17 | | 1996 | 332 - A | 1 -77 | K055 | C05C | 1-15 | K201 | E01C | 1-25 | O015 | B27C | 1-13 | Y030 | B05-1 | 1-17 | | 1997 | BBSC | 1 - 7 | K056 | C06A | 1-15 | K203 | E07C | 1-25 | O016 | B28A | 1-13 | Y 200 | E04 | 1-25 | | Pios | 30:6A | 1-7 | K057 | C06C | 1-15 | K900 | A30A | 1-7 | O017 | B28C | 1-13 | Y 201 | E03 | 1-25 | | P(09) | B27B | 3-7 | K060 | C09A | 1-15 | K901 | A30C | 1-7 | O018 | B29A | 1-7., | Y 20 2 | E03 | 1 - 25 | | 1910 | B28 B | 1-7 | K061 | C09C | 1-15 | K902 | B09A | 1-7 | O019 | B29C | 1-13 | Y 20 4 | E06 | 1 - 25 | | 1941 | B293 | 1-7 | K062 | Cl0 A | 1-15 | K903 | B09C | 1-7 | O020 | B30 A | 1-13 | Y205 | E06 | 1 - 25 | | 1012 | 417C | 1-7 | (306) | C10 C | 1-15 | K904 | BloA | 1-7 | O021 | B30 C | 1-13 | Y 20 6 | E03 | 1-25 | | 1913 | B2 6 C | 1-7 | K061 | CllA | 1-15 | K905 | BIOC | 1-7 | O022 | B31A | 1-13 | Y 207 | E03 | 1 - 25 | | 1914 | B30B | 1-7 | K 065 | CHC | 1-15 | K906 | BITA | 1-7 | O023 | B31C | 1-13 | Y900 | B42 | 1-9 | | 1915 | B31B | 1-7 | K066 | Cl2 A | 1-15 | K907 | BIIC | 1-7 | 7,021) | 2012 | 2 20 | Y901 | B42 | 1-9 | | 1916 | B32D | 1-7 | K067 | C12 C | 1-15 | K908 | B12A | 1-7 | S000 | A02 A | 1-17 | Y902 | B42 | 1-9 | | 1917 | B33C | 1-7 | K068 | Cl3A | 1-15 | K909 | B12C | 1-7 | S001 | A02 C | 1-17 | Y903 | B42 | 1-9 | | f918 | A23 D | 1-7 | K069 | CI3C | 1-15 | K910 | B12C<br>B39A | 1-9 | S002 | A03A | 1-17 | Y904 | B42-3 | 1-7 | | 1919 | B32 B | 1.7 | K070 | Cl4 A | 1-15 | K911 | B39C | 1-9 | S002<br>S003 | BILC | 1-17 | 1004 | D42-0 | 1-7 | | 1921 | A2 4 B | . 7 | K071 | Cl4 C | 1-15 | K912 | | 1-9 | | | | F935 | A22C | 1 - 7 | | 1926 | V58 C | 1.7 | K072 | CI5A | 1-15 | | B40A | | S004 | A04A | 1-17 | | | | | 1927 | A29B | 1-7 | K073 | Cl5C | 1-15 | K913 | B40B | 1-9 | S005 | A04C | 1-17 | F936 | A17C | 1 - 7 | | 1939 | . A3113 | 1-7 | K074 | Cl6A | 1-15 | FC914 | B41A | 1-9 | S006 | A05A | 1-17 | F937 | B32C | 1-7 | | | | | | | | K915 | B41C | 1-9 | S007 | A05C | 1-17 | | | | | 19(3) | A32 B | : 7 | K075 | Cl6C | 1-15 | K916 | B40C | 1-9 | S008 | A06A | 1-17 | | | | | 1932 | \33B | 1-7 | K080 | C38A | 1 -15 | K917 | B40D | 1-9 | S009 | A06C | 1-17 | | D 6 | | | 1933 | A34B | 1.7 | K081 | C38 C | 1-15 | | | | S010 | A07 A | 1-17 | | Rev. A | | | 1934 | B33A | 1-7 | K082 | C41A | 1-15 | 1.000 | B38A | 1-17 | S011 | A07 C | 1-17 | | | | | [940 | B13 \ | 1 6 | K083 | C41B | 1-15 | 1,001 | B38B | 1-17 | | | | | | | | 1942 | B13 B | 1-9 | K084 | C39V | 1-15 | 1.002 | B38C | 1-17 | | | | | | | | | | | | | | | | | | | | | | | 1.101 L200 B42 C E09A 1-11 1-25 1944 1946 FRRC [3] #C\* ] - () 1-9 K085 K086 C39C C42A 1-15 1-15 ## **BLOCK DIAGRAM** The Control Data 6675 interfaces the Control Data 6000 Series with up to four DATA-PHONE\* Data Sets. The DCA uses 12-bit parallel words to communicate with the computer; communication with the data set is by serial bits. Each DSC in the 6675 communicates with a similar DSC at a remote station. A leased transmission line connects the stations through terminating data sets. The DSC operates in half-duplex to send data, but utilizes the full-duplex capability of the transmission line for response and control signals. When one DSC is in the Transmit mode, the other must be in the Receive mode; to exchange data in the opposite direction, both DSC's must reverse modes. ## TRANSMIT MODE When the local computer desires to transmit data, the external function (EXF) code translated by the multiplexer selects the desired DSC. The DSC originates the Send Request signal and the local data set responds with a Clear-to-Send signal. The DSC then sends out a sync word (4257) to the receiving controller. The receiving DSC detects the sync word and returns a 3-bit response (100 $_2$ code). This response disables the Sync Word Not Acknowledged status bit. When the DSC is selected to transmit and the Input/Output (I/O) register is empty, the DSC enables the Transmit and Empty status-all bit. The status-all bit Transmit and Empty is recognized by the computer, enabling it to output a data word to the DSC via the multiplexer. The data word is loaded into the DSC's I/O register. Before processing this data word the DSC gates a 12-bit sync word out to the data set. After transfer of the sync word (approximately 295 usec) the data word in the I/O register transfers to the Assembly/Disassembly (A/D) register. The Serial Clock Transmit (SCT) pulses from the data set enable the $\rm A/D$ counter to gate each data bit in the $\rm A/D$ register onto the line serially, highest order bit first. Each clock pulse (24.8 usec) enables one serial data bit. Each bit of serial data gated out on the Send Data (SD) line is also gated the Cyclic Encoder/Decoder (E/D). This enables the E/D circuitry to generate a code word which is used by the data set controller at the remote site for transmission error checking. Between transmission of each data word the computer samples status-all. Whenever the status-all bits for the selected DSC indicate a Transmit and Empty (I/O empty) condition, the computer outputs another data word. Registered trademark of Bell Telephone System. After the last word of the data block is sent out as serial data, the DSC automatically sends out the Cyclic code word. Upon completion of code word transmission, the Transmit operation terminates, and the Clear-to-Send and Send Request signals drop. ### RECEIVE MODE To receive data from a remote station the computer outputs an external function code that is translated by the multiplexer. The multiplexer then selects the designated DSC to receive. The selected DSC monitors idle pattern (0111 $_2$ ) transmission and waits for a sync word (4257). The local data set is providing a Carrier On/Off signal all this time. When the DSC recognizes a sync word, it enables the receive circuitry and sends a 3-bit response (100 code) to the remote station. Serial data received from the remote station is gated to the A/D register and to the Cyclic E/D. The A/D register assembles data into 12 bit words and transfers it to the I/O register. The Serial Clock Receive (SCR) pulses from the data set enable the A/D counter to assemble data words. If the I/O register contains a data word, the status-all bits for the selected DSC indicate a Full and Receive condition. When the computer samples status-all and detects this condition, it inputs the data word contained in the I/O register. After the last data word transfers to the computer, the next $A/O \rightarrow I/O$ transfer loads the code word from the remote DSC into the I/O register. The code word also enters by Cyclic E/D and drives it to zero. The cyclic code error status bit sets if it is not driven to zero. When the code word is loaded in the I/O register and data block transmission is complete, the Receive operation terminates. ## INTERRUPT When the DSC is not in the Receive mode or the Transmit mode, it constantly monitors idle bit pattern on the Receive Data (RD) line. If an interrupt word (7622) is detected, the Interrupt word Received status bit sets. ### STATUS-ALL The computer samples the status-all word until it detects that a DSC requires service. The multiplexer assembles the status-all word, three bits from each DSC. The three bits from each DSC indicate whether that DSC is in the Transmit mode and the I-O register is empty, if the DSC is in Receive mode and the I/O register is full, or if an error is detected. ## INPUT LINES The input lines receive data and function codes from the DCA. Toggle switches $S^0$ , $S^1$ , and $S^2$ permit changing bits 9 through 11 of the EXF code. The switches assign the 6675 an equipment number on the Data Channel. ## MULTIPLEXER CLEAR Activating the multiplexer Clear circuit clears selected circuits in the multiplexer and generates a clear to the DSC's. An S5XX EXF code activates the Clear circuit if the Function signal from the DCA is On. A Master Clear signal from the DCA also activates the multiplexer Clear circuit. ## **CONTROLLER SELECT** The controller select inverters translate the DSC designator portion of the EXF code. The controller select inverters monitor bits 0 through 2 of the input lines. ## CONTROL SIGNALS FROM DCA The control signals from the DCA are designated in the same manner as standard 6000 Series I/O control signals. The 6600 Computer I/O Specifications manual, CDC publication number 60045100, defines these control signals. TABLE 1-1. DCA CONTROL SIGNALS | SIGNAL | DEFINITION | |--------------|----------------------------------------------------------------------------------------------------------------------------------------| | Master Clear | A static "1" signal clears both the multiplexer and the DSC's. | | Active | A static "1" signal is produced when the data channel is activated. | | Inactive | A static "1" signal indicates that the computer has de-<br>activated the data channel. | | Full | A static "1" accompanies each word of output data. The signal indicates that output data is present on the lines. | | Empty | A static "I" signal indicates that the DCA has accepted an input word. | | Function | A static "1" signal is produced on the line when an EXF code is present on the data lines for examination and translation by the 6675. | ## **FUNCTION SELECT** The function select inverters translate the function portion of the $\pm \mathbb{NF}$ code. These inverters monitor bits 3 through 5 of the input lines. The 6675 codes are listed on the following page. TABLE 1-2. EXTERNAL FUNCTION CODES | DEFINITION | CODE | NOTES | |---------------------------------------------|-------|-------------------------------------------------------------------------------------------------------| | Request Status-All | S504 | Enables three status-all bits from each of the 4 DSC's. | | Request Status | S51N | Enables a status word (12 bits) from DSC "N". "N" represents the number assigned to the selected DSC. | | Select | S52N | Selects DSC "N". | | Clear | S53N | Clears DSC "N". | | Select Transmit | S54N | Selects DSC "N" for data transmission. | | Select Receive | S55 N | Selects DSC "N" to receive data from the Data Set for transfer to the computer. | | Clear Interrupt Word<br>Received Status bit | S56N | Clears Interrupt Word Received FF and status bit $2^0$ in controller "N" (interrupt word = 7622). | ## STATUS The Request Status circuits consist of a Request Status-All circuit and the individual DSC Request Status flip-flops. ## REQUEST STATUS-ALL The Request Status-All FF sets when the 6675 receives an S504 EXF code. With this FF set, terms I931 and I933 enable three status-all bits from each DSC to the multiplexer output lines and terms I930 and I932 lock out the data inputs to the multiplexer output lines. When this flip-flop is clear, the status inputs are locked out and the data inputs are enabled if the active signal is up. Term 1921 has a "0" output when the Active signal from the DCA is On (data channel is activated). When the Active signal drops, 1921 has a "1" output and 1930-1933 disable the status and data gates in the multiplexer output lines. When the computer accepts the status-all word, the DCA returns an Empty signal. This clears the Request Status-All FF. ### REQUEST STATUS N An individual Request Status FF sets when the 6675 receives an S51N ENF code. ("N" represents the number assigned to the selected DSC.) Setting a Request Status FF enables the status word from the selected DSC to the multiplexer output lines. When the computer accepts the status word, the Empty signal returned by the DCA enables 1914 to clear the Request Status "N" FF. ## **OUTPUT LINES** The output lines transfer data and status information from the four DSC's, through the multiplexer, to the DCA. The I932 or I930 gates enable data to the output inverters; the I931 or I933 gates enable status-all information. When one set of gates is enabled, the other set is disabled. Thus, a word gated to the DCA is either data or status-all information. Terms I930 - I931 are in the Status-All circuit shown on page 1-7. The four gates to the output inverter of bit 7 indicate whether the selected DSC is disconnected physically or is in the Test mode during a Status operation. The K90- term enables the gate from the selected DSC for a status response (page 1-7). ## COMMUNICATION SIGNALS FROM CONTROLLER The I94- inverters (page 1-17) receive communication signals from the individual DSC's. These communication signals permit the multiplexer to send control signals to the DCA. For example, if DSC #2 is full and selected to receive, an S522 EXF code (Select DSC #2) enables the gate to I116 (page 1-17). This causes I942 to have a "1" output if the Active signal from the DCA is On. ## CONTROL SIGNALS TO DCA The control signals to the DCA are: Full, Empty, Active, and Inactive. These static signals are developed as follows: ## FULL The Full signal to the DCA indicates that the status/data output lines of the selected DSC contain a status or data word. The Full FF sets when a data word is loaded in the I/O register of the selected DSC or a status or status-all word is requested. In either case, the Active signal from the DCA must be On. An Empty signal from the DCA clears the Full FF (Full signal turns Off). The DCA turns on the Empty signal when it accepts the input word from the 6675. A Master Clear signal or an S5XX EXF code also clears the Full FF. ## EMPTY The Empty signal to the DCA indicates that the 6675 has accepted the data word from the DCA. The Empty FF sets when the I/O register of the selected DSC is empty and the Full signal from the DCA is On. The Full signal from the DCA indicates that the DCA has placed an output word on the lines. The Empty FF clears when the Full signal from DCA is turned Off. ## ACTIVE The Active signal to DCA indicates that 6675 is prepared to accept data. The Active FF sets when one of the DSC's has been selected and the DCA Active signal is On, or when a status or status-all word is requested, or the DCA Active signal is On. The Active FF clears upon receipt of an Inactive signal from DCA or by a multiplexer clear. ### INACTIVE The Inactive signal to DCA indicates that a DSC is selected and not busy in response to an EXF select code. The Inactive FF sets upon receipt of an $S5XX\ EXF$ select code. This code selects an individual DSC if it is not busy. The Inactive FF clears when the Function signal from the DCA is turned Off. | TERM | LOC'N | PAGE | E DESCRIPTION TERM LOC'N PAGE DESCRIPTION T | | TERM | LOC'N | PAGE | DESCRIPTION | | | | |------|-------|-------|---------------------------------------------|------|--------|-------|----------------------------------|-------------|------|-------|------------------| | F940 | В01А | 1-7 | XXX0 | 1919 | B32B | 1 - 7 | Full | K902 | B09A | 1-7 | Request Status 0 | | F941 | B01C | 1-7 | XXX1 | 1921 | A24B | 1 - 7 | Active | К903 | B09C | 1-7 | Request Status 0 | | F942 | B02A | 1-7 | XXX2 | 1927 | A 20B | 1 - 7 | (MC) + $(\overline{S5XX})$ (FCT) | K904 | B10A | 1 - 7 | Request Status 1 | | F943 | B02C | 1-7 | XXX3 | 1930 | ASIB | 1-7 | (Req. Status All) (Active) | K905 | B10C | 1 - 7 | Request Status 1 | | F950 | B38A | 1-7 | (XX4X) + (XX5X) | 1931 | A32B | 1 - 7 | (Req. Status All) (Active) | K906 | B11A | 1 - 7 | Request Status 2 | | I915 | B31B | 1 - 7 | Active | 1932 | A33B | 1 - 7 | (Req. Status All) (Active) | K907 | B11C | 1 - 7 | Request Status 2 | | 1916 | B32D | 1-7 | Inactive | 1933 | A 34 B | 1 - 7 | (Req. Status All) (Active) | K908 | B12A | 1-7 | Request Status 3 | | 1913 | A22D | 1-7 | Function | K900 | A30A | 1-7 | Request Status All | K909 | B12C | 1-7 | Request Status 3 | ## TRANSMIT CONTROL The Transmit Control circuit enables the various transmit functions (Transmit Sync Word, Transmit Data, and Transmit Code Word) during Transmit mode. The circuit also enables the transmit response during the Receive mode. An ENF code received by the multiplexer sets the Select Transmit FF if the DSC is not busy or in the Test mode. Positioning the Transmit Test switch to any of the four test positions also sets the flip-flop. Setting the Select Transmit FF enables the Transmit Sync FF and the Transmit FF. When the Transmit Sync FF sets, I007 forces the sync word into the E/D shift register. I007 has a "1" output for 1 usec and clears. The No Data Flow circuit and E/D Control (page 1-23) enable serial transmission of the sync word. When the A/D counter equals 12 (page 1-15) the Transmit Sync FF clears. (Sectransmit timing, page 1-26). The Transmit FF must be set to send out the sync word, transmit data, and the code word. The transmit response (3 bit code = 100) is sent out when K121/122 sets. The latter occurs during a Receive operation and utilizes the full duplex capability of the transmission line. When the Transmit FF sets, L101 sends a Send Request (SR) signal to the remote data set. Turning on the SR signal notifies the data set that the DSC is ready to transmit data. The data set responds with a CS signal. The Transmit Code FF sets when the multiplexer completes the data transfer and the I/O register is empty. The No Data Flow circuit activates when the FF sets and enables the code word (page 1-23). The Complete Code FF is used if a 24-bit code is used. When using the 12-bit code that is described in this text, the Complete Code FF is bypassed. The Clear Transmit FF sets when the code word is transmitted. The Clear Transmit FF clears when the Transmit FF clears. ## NO DATA FLOW This circuit enables the code or sync word when the respective Transmit flip-flop is set. ## RECEIVE CONTROL The Receive Control circuit provides the enabling pulses used during the Receive mode. The Select Receive FF sets when an S55X EXF code selects the DSC to receive and the DSC is not busy or in the Test mode. Receipt of the sync word from the transmitting data set and activation of the carrier signal (COO) enable the gate to the Receive FF. Setting the Receive FF clears the Select Receive FF. (See receive timing, page 1-27). When the computer has accepted the entire block of data, the last $A/D \rightarrow I/O$ transfer loads the cyclic code word into the I/O register and the Receive FF clears. ## **CLEAR CIRCUIT** CONTROLLER CLEAR: This circuit clears all major circuits in the DSC. The circuit is activated by the manual pushbutton on the DSC chassis, by a clear (\$53N) EXF code, or by a Master Clear signal when the DSC in not in the Test mode. SELECT CONTROLLER CLEAR: This circuit clears the Select Nflip-flop. The circuit is activated by a controller clear, by a request status-all, or by functioning another device on the data channel. A DSC request for a status word disables the 1013 function. ## **SELECT** The Select "N" FF must be set before the corresponding DSC can perform operations in the Transmit or Receive mode. The Select "N" FF sets when the multiplexer detects an S52X EXF code, where "2" is translated as the select function and "X" as the respective DSC (0, 1, 2, or 3). The Select "N" FF clears when the computer selects another DSC or upon receipt of a signal from the Controller Clear circuit (1013). ## COMMUNICATION SIGNALS FROM MULTIPLEXER Communication signals from the multiplexer select the individual DSC's (page 1-7). These signals also enable status or status-all responses. | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC' N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | |------|-------|------|------------------------------|------|--------|--------|-----------------|------|-------|------|-------------------| | 1054 | A12A | 1-15 | XX00 A/D Counter Translation | K044 | B08A | 1-15 | | K098 | C37A | 1-13 | I/O Empty For Rec | | 1080 | D22B | 1-15 | | K045 | B03C | 1-15 | | K120 | D42A | 1-19 | TX Resp. | | 1087 | E25A | | 11XX | K046 | B09A | 1-15 | Timing Chain | K121 | D42C | 1-19 | TX Resp. | | 1114 | A15C | 1-17 | Busy | K047 | B09C | 1-15 | Timing Chain | М100 | B39A | 1-15 | SCT | | 1128 | D09B | 1-19 | Count = 3 | K048 | B10A | 1~15 | | M104 | B41A | 1-15 | C00 | | 1144 | E37C | 1-21 | Sync Wd Rec | K049 | B10C | 1 - 15 | J | M105 | B41C | 1-15 | CS | | K043 | B07C | 1-15 | Timing Chain | К096 | C36A | 1-13 | I/O Full For TX | | | | | ## INPUT/OUTPUT REGISTER This 12-stage register holds input and output data to and from the DSC. The multiplexer gates transmit data into the I/O register; the A/D register gates receive data into the I/O register. Transmit data is gated out of the I/O to the A/D register. The I/O and A/D control enables the gates. The SIC-12 or SIC-6 inputs to the set side of the FFs apply a forced input during the Test mode. The four Transmit Test switch positions (page 1-11) enable the following words: | Position 1 | 000 000 000 000 | |------------|-----------------| | Position 2 | 111 111 111 111 | | Position 3 | 000 001 101 101 | | Position 4 | 111 110 010 010 | ## I/O FULL FOR TRANSMIT FF This FF indicates when data is transferred in and out of the I/O register during the Transmit mode. During the Test mode, one-shot X001 enables the gate to the set side of the I/O Full for Transmit FF provided the Transmit Test switch is turned to any of the positions 1 through 4. ## I/O EMPTY FOR RECEIVE FF This FF indicates the transfer of data into and out of the I/O register during Receive mode. ## ASSEMBLY/DISASSEMBLY REGISTER The Assembly/Disassembly (A/D) register holds data that is counted out serially by the Disassembly circuit during the Transmit mode. In the Receive mode, counter translations (page 1-15) gate serial data received by the DSC into $\Lambda/D$ register FFs. Inverters I158 and I159 represent the serial data received (page 1-23). ## I/O AND A/D CONTROL These control terms regulate I/O and A/D register transfers and clearing. The timing chain (page 1-15) enables transferring and clearing. | TERM | LOC'N | PAGE | | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | |------|-------|---------|--------|---------------------|------|-------|---------|--------------------|------|-------|------|---------------------------| | 1015 | D13B | 1-11 | Contro | ller Clear | 1158 | D21B | 1-23 | Serial Data Rec'd. | K010 | D01A | 1-11 | Sel TX | | 1016 | D16B | 1-11 | TX | ΓX | | D20A | 1-23 | Serial Data Rec'd. | K042 | B07A | 1-15 | 7 | | IO17 | B12B | 1 - 1 1 | Contro | ller Clear | 1167 | B04D | 1-11 | Sel. Rec. | K043 | B07C | 1-15 | | | 1080 | D22B | 1-15 | XX00 | | 1179 | B03C | 1-11 | Rec. | K044 | 1308A | 1-15 | Timing Chain | | 1081 | D23B | 1-15 | XX01 | | 1185 | D14C | 1-11 | тx | K045 | B08C | 1-15 | Timing Cham | | 1082 | D24B | 1-15 | XX10 | | 1187 | B11D | 1-11 | Sel. N | K047 | B09C | 1-15 | | | 1083 | D25B | 1-15 | XX11 | >A/D Counter Trans. | I192 | B36D | 1 - 1 1 | Sel. TX | К049 | B10C | 1-15 | | | 1084 | D26B | 1-15 | 00XX | in bound in and | K001 | A01C | 1 - 1 1 | Sel. N | K083 | C41B | 1-15 | (Full) (Rec.) | | 1085 | D27B | 1-15 | 01XX | | K002 | B01A | 1 - 1 1 | Sel. Rec. | K087 | C42B | 1-15 | (Empty) (TX) | | 1086 | D28B | 1-15 | 10XX | | K003 | B01C | 1 - 1 1 | Sel. Rec. | X001 | D17C | 1-11 | One Shot = (Sel. TX) (CS) | | 1087 | E25A | 1-15 | 11XX | | | | | | | | | | ## TIMING #### COUNTER CONTROL. This circuit provides the Advance and Transfer signals for the counter. During Transmit mode the SCT Data Set signal functions as the master timing source. During the Receive mode the SCR signal supplies the clock pulses. Three gates start counter control: the receive gate, the transmit gate and the transmit gate. The SCT signal from the data set pulses the transmit gate. The SCT triggers one counter advance and one transfer each time it makes a logic "0" to "1" transition (every 24.8 µsec) as observed at M100. Transmission of the transmit code word enables the transmit gate. Enabling at least 12 bits of idle pattern assures detection of a break between two separate data blocks. The receive gate enables the control during the Receive mode by SCR. ### CYCLIC ENCODER/DECODER CONTROL This circuit provides timing signals to Encode: /Decoder Controls on page 1-23. The timing signals enable the cyclic encoder/decoder (E/D) Shift and Transfer operations. Three gates start the E/D control: generate transmit code, generate receive code, and check for sync word or interrupt word. During the Transmit mode, the transmit gate enables timing signals (SCT) from Counter control to start the cyclic E/D control. The receive gate requires receipt of a sync word and setting of the Receive FF (page 1-11). The SCR signal from the data set enables the gate. When the DSC is not in the Receive or Transmit mode, SCR signals enable the third gate. This gates idle pattern, a sync word, or an interrupt (the RD signals from the data set) into the exche E/D. ### A/D COUNTER The counter provides clocking pulses that count the 12 serial bits of each word in or out of the 6675. The A/D counter translator translates counter status. On the count of 12, the counter enables the last bit (bit 12) of serial data, starts the timing chain, and clears the counter. ## TIMING CHAIN The timing chain starts each time the counter equals 12. The chain provides 7 timing pulses that enable various Control. Transfer, and Clear operations. The AT&T 301B data set communicates via the following signals: Serial Clock Transmit (SCT), Serial Clock Receive (SCR), Receive Data (RD), Carrier On-Off (COO), Interlock (fT), and Clear-to-Send (CS). The 6675 Data Set Controller Reference Manual, publication number 38701400, describes these signals. ### STATUS ALL When the multiplexer requests status-all, each DSC transmits three bits to form the status-all word at the multiplexer. The Status-All FFs set and clear during DSC Transmit and Receive operations. Term 1004 indicates a Request Status-All from the multiplexer (page 1-11) and gates the content of FF Lto FF LL #### FULL AND RECEIVE An A/D ±1/O transfer (page 1-13) sets the Full and Receive FF. This transfer occurs at time T3 if the Receive FF is set, the 1/O register is empty, and the Select Receive FF is clear. An I/O ± multiplexer transfer clears the Full and Receive FF. With the respective DSC selected and an Active signal on the line, the data word in the 1-O register transfers from the DSC and the Full and Receive FF clears. #### EMPTY AND TRANSMIT One-shot N001 sets the Empty and Transmit FF at the beginning of a Transmit operation. The one-shot also clears the FO register at this time. This enables loading the first data word into the I/O register. During each Transmit operation the Empty and Transmit FF sets at T6. At T5 an I/O $\pm$ A/D transfers data out of the FO register. Transferring data into the FO register (Multi $\pm$ I/O) clears the FF. #### ERROR The Error FF sets if S012 (page 4-7) indicates that the Transmit and $\overline{\text{CS}}$ FF, or Receive and $\overline{\text{COO}}$ FF, or the Cyclic Error FF is set. Reselecting the Transmit or Receive modes or enabling a controller clears the Error FF. | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | |-------|--------|--------|-------------------|------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|---------|-------------| | :004 | C35C | 1-11 | (Status Req. All) | 1020 | D12B | 1-11 | $(\overline{TN} \hookrightarrow \overline{Rec})$ | 905 | 1)]4( | 1 11 | TN. | | 1007 | 1.1613 | 1-11 | Set Sanc Word | 1027 | €34 \ | 1 - 1 3 | t/O : Malu | 1888 | 010B | 1-11 | TN Code | | 10014 | B04B | 1-11 | Rec (Delaced) | 9031 | C340 | 1 - 13 | Abite 1 - O | 111.0 | D100 | 1-11 | TX Code | | 1015 | D13B | 1-11 | Costroller Clear | :044 | G19C | 1-13 | A (1) 17 (-C) | 004 | B02 \ | 1 11 | Rec | | 1016 | D15B | 1 - 11 | TX | F169 | 010 \ | 1 -13 | 下 | F,00 v | B020 | 1-11 | Rec | | 1018 | 1133 | 1-11 | Clest Mode) | 1179 | B03C | 1 11 | Rec | 1.01. | 10040 | 1 - 1 1 | TX Code | | 1019 | 3118 | 1 11 | CLR Enror | 1104 | 314C | 1 - 1.1 | New Control of the Co | -012 | 311. | 1 17 | rrror | ## STATUS BITS ## INTERRUPT WORD RECEIVED (0001) The Interrupt Receive FF sets when an interrupt word (7622) is detected by the Interrupt circuit (page 1-21) and the 6675 is not in Transmit or Receive modes. The interrupt word indicates that the remote station requires attention. ## BUSY (0002) The S003 supplies a "1" to the status/data output lines if the DSC is selected to transmit or receive, or if a Transmit or Receive operation is in process. Term K018 is present only in installations utilizing a 24-bit code word. K018 assures that the output of S003 remains a "1" until transmission of the second 12-bit code word. ## SYNC WORD ACKNOWLEDGE (0004) The Sync Word Acknowledge FF sets when the transmit sync word is sent out. If the receiving data set does not return a response ( $100_2$ code), the FF remains set and enables the Sync Word Acknowledge status bit. ### CYCLIC ERROR (0010) The cyclic Error FF sets at T1 when the DSC is in Receive mode, the Keeper FF in the cyclic E/D error detection circuit is set, and the I/O register is full. The Keeper FF (page 1-23) sets before the last Receive operation. During the last Receive operation an I/O $\rightarrow$ Multi transfer does not occur because the entire data block has been transferred and the I/O register presently contains the code word. During testing procedures, when the S2B manual switch is positioned at 1-4, the Cyclic Error FF sets if the Error Detection circuit does not equal 0 when the Receive FF clears. ## RECEIVE AND $\overline{COO}$ FF (0020) This FF sets when the DSC is in the Receive mode and COO (the Transmission Line Carrier signal) is not present. ## TRANSMIT AND CS (0040) This FF sets when the DSC is in the Transmit mode and the Clear-to-Send (CS) signal is not present at the data set. Reselecting the DSC clears the FF. ## **ERROR INDICATOR** Any one of three status FFs enables the Error Indicator circuit. If the Transmit and $\overline{\text{CS}}$ FF, or the Receive and $\overline{\text{COO}}$ FF, or the Cyclic Error FF is set, it disables the gate to S012 and S012 sets flip-flop S014/015. When the flip-flop sets, error indicating lights DS1 and DS2 go On. After 200 ms, one-shot Y017 clears the FF and the lights turn Off. The Y017 delay circuit is non-inverting in relation to the input, but changes from "1" to "0" are delayed at the output. When the gate to S012 disables, S012 enables the Error FF (K088/089) in the Status-All circuits (page 1-15). ## **OPERATIONS INDICATORS** The Transmit or Receive indicating lights go On when the DSC is in the Receive or Transmit mode. The lights are mounted on the DSC control panel. ## COMMUNICATION SIGNALS TO MULTIPLEXER These signals indicate the operational status of the respective DSC. The multiplexer utilizes these signals to form the transmit and empty, full and receive, and active and inactive indications. ## STATUS/DATA OUTPUT LINES The DSC output lines transfer data and status information to the multiplexer. The I/O register gates data onto the lines. The respective FF or inverter gates status information out onto the lines if the Request Status FF for this DSC (at the multiplexer) is set. | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC' N | PAGE | DESCRIPTION | |----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | 1001<br>1006<br>1008<br>1009<br>1015<br>1016<br>1017<br>1018<br>1019<br>1020<br>1023<br>1025<br>1026<br>1027<br>1058 | A15A<br>A14B<br>D15D<br>B04B<br>D13B<br>D16B<br>B12B<br>A13B<br>A11B<br>D12B<br>B03A<br>C32A<br>C33A<br>C34A<br>B37C<br>B37D | 1-11<br>1-11<br>1-11<br>1-11<br>1-11<br>1-11<br>1-11<br>1-1 | XXXN Status Req. N TX Sync (Delayed) Rec. (Delayed) Controller Clear TX Controller Clear Test Mode CLR Error (TX) (Rec.) Status Req. N I/O → Multi I/O → Multi I/O → Multi | 1075<br>1078<br>1079<br>1131<br>1140<br>1176<br>1177<br>1184<br>1192<br>K001<br>K003<br>K011<br>K018<br>K046<br>K083<br>K087 | D14A<br>B36A<br>B35D<br>D41C<br>E37A<br>D38D<br>B06B<br>B14C<br>B36D<br>A01C<br>B01C<br>D01C<br>D05A<br>B09A<br>C41-B | 1-15<br>1-15<br>1-15<br>1-19<br>1-21<br>1-23<br>1-11<br>1-11<br>1-11<br>1-11<br>1-11<br>1-11 | Timing Chain (Full) (Rec.) (Empty) (TX) Sync Word Response Received Interrupt Word Received Error Detected Rec Rec Sel. TX Sel. N Sel. Rec. Sel. TX Complete Code Timing Chain (Full) (Rec.) (Empty) (TX) | K098<br>K131<br>M102<br>M104<br>Q001<br>Q005<br>Q007<br>Q009<br>Q011<br>Q013<br>Q015<br>Q017<br>Q019<br>Q023 | C37A<br>E38C<br>B40A<br>B41A<br>B20C<br>B21C<br>B22C<br>B23C<br>B24C<br>B25C<br>B25C<br>B25C<br>B25C<br>B27C<br>B28C<br>B29C<br>B31C | 1-13<br>1-23<br>1-15<br>1-15<br>1-13<br>1-13<br>1-13<br>1-13<br>1-13<br>1-1 | I/O Empty For Receive Error Detected IT COO Bit 0 Bit 1 Bit 2 Bit 3 Bit 4 Bit 5 Bit 6 Bit 7 Bit 8 Bit 9 Bit 10 Bit 11 | ## TRANSMIT RESPONSE (FOR SYNC WORD DETECTED DURING RECEIVE MODE) The Transmit Response circuit supplies a 3-bit response when the DSC is in the Receive mode and detects a sync word. It also supplies a response when it detects an interrupt word. If the DSC is in the Receive mode, the Transmit Response FF sets when I144 (page 1-21) indicates that the detection circuit recognizes a sync word. Thereupon, the SCT signals from the data set pulse the Transmit Response counter. The counter supplies three pulses, and clears the Transmit Response FF on the third count. When this FF clears, it disables Transmit Response. During the time Transmit Response FF is set, the 3-bit response code (100<sub>2</sub>) is gated to I183 (page 1-23) and transmitted at the SCT rate. When the DSC is not in the Transmit or Receive mode and the Interrupt Detection Circuit (page 1-21) recognizes an interrupt word, the Transmit Response FF sets. This enables the 3-bit response code in the manner described above. ## RECEIVE RESPONSE (FOR SYNC WORD SENT DURING TRANSMIT MODE) When the DSC is in the Transmit mode, the Receive Response circuit activates at the time the transmit sync word is enabled and the Sync Word Acknowledge FF sets. With this FF set, SCR signals shift the response code on the RD line through the Receive Response flip-flops. Receiving the response code (100<sub>2</sub>) in the register causes I131 to have a "1" output and clear the Sync Word Acknowledge FF. When this FF clears it disables the Receive Response FFs. | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | |------|-------|------|------------------|------|-------|------|-------------------------|------|-------|------|---------------| | 1015 | D13B | 1-11 | Controller Clear | I140 | E37A | 1-21 | Interrupt Word Received | M100 | B39A | 1-15 | SCT | | 1022 | D11A | 1-11 | No Data Flow | I144 | E37C | 1-21 | Sync Wd. Received | M103 | B40C | 1-15 | RD | | 1054 | A12A | 1-15 | SCT (Inverted) | 1179 | B03C | 1-11 | Rec. | S004 | A04A | 1-17 | Sync Wd. Ack. | | 1057 | D31C | 1-15 | RD (Inverted) | 1185 | D14C | 1-11 | TX | S005 | A04C | 1-17 | Sync Wd. Ack. | | 1060 | D33A | 1-15 | SCR (Inverted) | | | | | | | | | ## TRANSMIT RESPONSE (FOR SYNC WORD PRECEDING RECEIVE DATA OR INTERRUPT WORD) ## TRANSMIT RESPONSE COUNTER ## RECEIVE RESPONSE (FOR SYNC WORD PRECEEDING TRANSMIT DATA) TRANSFER 039B 1055 → 1129 SYNC WORD TRANSMIT AND RECEIVE RESPONSE CIRCUITS 6675 DSC 3:ZE DRAWING NO C 38700400 SHEET 10 1-19 Ť ## DISASSEMBLY CIRCUIT The A/D counter enables the 12 input gates to the circuit. Each count gates an A/D Register FF into the serial data stream. The highest-order bit (bit 11) is gated first. The II48 and II49 deliver each bit read out of the A/D register to E/D logic for cyclic encoding and to C148/149 for output to the data set (page 1-23). Terms I148 and I149 function during both Transmit and Receive modes. During the Transmit mode, I147 gates serial data to these inverters; during the Receive mode, M103 gates receive serial data. ## INTERRUPT WORD (7622) DETECTOR When the 6675 is not in the Receive or Transmit mode, the interrupt circuit monitors the cyclic E/D FFs for a 7622 interrupt word. When the interrupt circuit detects a 7622 among the idle bit-pattern, I140 sets status bit 0001, Interrupt Receive FF (page 1-17). The interrupt word also enables transmission of a 3-bit response by setting the Transmit Response FF (page 1-19). ## SYNC WORD (4257) DETECTOR This circuit monitors the cyclic E/D FFs for a 4257 sync word. When a sync word is detected among the idle bit pattern, I144 enables the gate to the Receive FF (page 1-11). Thereupon, the Receive FF and I144 enable the gate to the Transmit Response FF (1-19). The response circuit acknowledges receipt of the sync word with a 3-bit response. | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | |------|-------|------|------------------------|------|-------|------|--------------------------|------|-------|------|-------------------------| | A001 | C20C | 1-13 | Bit 0 7 | C110 | F23A | 1-23 | ٦ | C143 | F39C | 1-23 | 7 | | A003 | C21C | 1-13 | Bit 1 | C113 | F24C | 1-23 | | C145 | F40C | 1-23 | Cyclic Encoder/Decoder | | A005 | C22C | 1-13 | Bit 2 | C114 | F25A | 1-23 | | C147 | F41C | 1-23 | J | | A007 | C23C | 1-13 | Bit 3 | C116 | F26A | 1-23 | | 1022 | D11A | 1-11 | No Data Flow | | A009 | C24C | 1-13 | Bit 4 | C119 | F27C | 1-23 | | 1080 | D22B | 1-15 | XX00 ] | | A011 | C25C | 1-13 | Bit 5 A/D Register | C121 | F28C | 1-23 | | 1081 | D23B | 1-15 | XX01 | | A013 | C26C | 1-13 | | C122 | F29A | 1-23 | | 1082 | D24B | 1-15 | XX10 | | A015 | C27C | 1-13 | Bit 7 | C124 | F30A | 1-23 | > Cyclic Encoder/Decoder | 1083 | D25B | 1-15 | XX11 A/D Counter Trans. | | A017 | C28C | 1-13 | Bit 8 | C126 | F31A | 1-23 | | 1084 | D26B | 1-15 | 00XX | | A019 | C29C | 1-13 | Bit 9 | C129 | F32C | 1-23 | | 1085 | D27B | 1-15 | 01XX | | A021 | C30C | 1-13 | Bit 10 | C131 | F33C | 1-23 | | 1086 | D28B | 1-15 | 10XX | | A023 | C31C | 1-13 | Bit 11 | C132 | F34A | 1-23 | | 1087 | E25A | 1-15 | 11XX | | C101 | F18C | 1-23 | 7 | C135 | F35C | 1-23 | | 1170 | D09C | 1-11 | Rec | | C102 | F19A | 1-23 | | C136 | F36A | 1-23 | | 1179 | B03C | 1-11 | Rec | | C105 | F20C | 1-23 | Cyclic Encoder/Decoder | C139 | F37C | 1-23 | | i185 | D14C | 1-11 | TX | | C107 | F21C | 1-23 | | C140 | F38A | 1-23 | J | 1 | | | | | C109 | F22C | 1-23 | <b>ا</b> ر | | | | | | | | | ## INTERRUPT WORD (7622) DETECTOR ## SYNC WORD (4257) DETECTOR CONTROL DATA INTERRUPT, SYNC WORD, AND DISASSEMBLY CIRCUITS 6675 DSC 312E DRAWING NO C 38700400 SHEET | 1-21 SYSTEM SCIENCES DIVISION ## CYCLIC ENCODER/DECODER An efficient method of detecting errors utilizes what is called a cyclic code. The encoder of the transmitting DSC performs a computation on the data bits and uses the results as a 12-bit code added to the end of the data transmission. The decoder at the receiving DSC performs the identical computation on the data plus code bits. The mathematics of the system are such that the decoder derives a result of all zeros for a correct transmission. The cyclic encoder/decoder (E/D) consists basically of a 12-stage shift register with special feedback logic. The Cyclic E/D performs the following functions. Two are associated with cyclic codes, two are not. Refer to page 1-29 for a flow chart of Encoder/Decoder functions. - It transmits a sync word (preset by I007) preceding a data transfer in Transmit mode. This word is shifted out at the SCT rate. - It generates a 12-bit cyclic code word during a Transmit operation and shifts it out as the last 12 bits of the message. - 3) It checks whether the code word received as the last word of the string during a Receive operation compares with the code word generated in the Cyclic E/D. If the words compare, the E/D is driven to zero; if the words do not compare, the error detection circuit sets the Keeper FF. - 4) It monitors idle-pattern from the remote data set when the DSC is neither transmitting nor receiving. When the respective monitor circuit (page 1-21) detects a sync word (4257), the Receive FF sets (page 1-11); when it detects an interrupt word (7622), the Interrupt Received FF sets (page 1-17). If C146/147 (Bit 11) is set, the serial data is toggled (complemented) as it enters C100/101. If C146/147 is clear, serial data enters unchanged with C100/101. Refer to page 1-28 for a flow chart of Encoder/Decoder internal operation. FF C148/149 receives serial data from the Disassembly circuit and gates it out to the A/D register (receive data) or to the data set (transmit data). Serial transmit data is gated out through L100. Receive data is gated to the A/D register by 1062. Since 1062 enables the rank II transfer in the A/D counter (page 1-15), 1062 synchronizes the gating of data with the counter advance. Receipt of a sync word by the DSC in Receive mode sets the Receive FF (page 1-11), sets the Transmit Response FF (page 1-19), and enables a 3-bit response word. The full duplex nature of the Telpak transmission line permits transmission of the response while serial data is being received. The Transmit Response FF disables the gate from C148/149, sets the Transmit FF (page 1-11), and enables a 1002 code. ## ERROR DETECTOR The Error Detection circuit checks the E/D Shift register for all zeros after each word transfer. The Keeper FF sets if the circuit detects a "1". If the Keeper FF is set after the last data word transfers to the multiplexer during the Receive mode and the I/O register contains the code word, the Keeper FF enables the Cyclic Error FF (page 1-17). ## ENCODER CLEAR Selection of the Transmit mode or the Receive mode, or shifting the transmit sync word out of the 12-stage shift register enables the Clear circuit. A Controller Clear also enables the Clear circuit. ## ENCODER/DECODER CONTROLS This control provides the shift and transfer pulses for the Cyclic E/D. The Cyclic Encoder/Decoder control (page 1-15) triggers the circuits. | TERM | LOC 'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | TERM | LOC'N | PAGE | DESCRIPTION | |------|--------|------|-------------------|--------------|-------|------|-----------------------------|------|-------|------|------------------------------| | 1007 | E16B | 1-11 | Set Sync Word | 1062 | C08B | 1-15 | A/D Counter Rank 1 → Rank 2 | K042 | B07A | 1-15 | Timing Chain | | 1008 | D15D | 1-11 | TX Sync (Delayed) | 1075 | D14A | 1-15 | Timing Chain | K054 | C05A | 1-15 | Cyclic Encoder/Decoder Cont. | | 1014 | D15C | 1-11 | TX Sync | I125 | D38A | 1-19 | Count = 1 | K055 | C05C | | Cyclic Encoder/Decoder Cont. | | 1015 | D13B | 1-11 | Controller Clear | I148 | D32B | 1-21 | Serial Data | K056 | C06A | 1-15 | Cyclic Encoder/Decoder Cont. | | 1016 | D16B | 1-11 | TX | <b>I14</b> 9 | D33C | 1-21 | Serial Data | K057 | C06C | | Cyclic Encoder/Decoder Cont. | | 1017 | B12B | 1-11 | Controller Clear | I169 | D10A | 1-11 | TX | K120 | D42A | 1-19 | TX Resp. | | 1020 | D12B | 1-11 | (TX) (Rec.) | I177 | B06B | 1-11 | Rec. | K121 | D42C | 1-19 | TX Resp. | | 1022 | D11A | 1-11 | No Data Flow | I186 | D38C | 1-11 | Sel. TX | M103 | B40C | 1-15 | RD | | 1057 | D31C | 1-15 | RD (Inverted) | K003 | B01C | 1-11 | Sel. Rec. | M104 | B41A | 1-15 | COO | ## DATA SET SIMULATOR The data set Simulator circuit, built into each DSC, enables maintenance personnel to checkout two DSC's without the use of data sets. To use the simulator, certain DSC cables must be disconnected and others must be connected. Part 2, Maintenance, describes the test operation. The simulator circuitry includes the 40.8~kc Clock shown at the top of page 1-25. The 40.8~kc oscillator simulates 301B data set timing signals. If the 6675 uses a data set having higher or lower transmission rates, the oscillator is modified accordingly. ## DATA SET SIMULATOR DATA SET SIMULATOR 6675 DSC 3122 DRAWING NO C 38700400 SHEET 13 1-25 | CONTROL DATA | THE | RECEIVE TIMING CHART | | CONTROL DATA CON 1 Logic diagrams represent a symbolic approach to electronic schematics. By using symbols to represent building block circuits, the schematic becomes easy to read if the reader understands the function of the symbols. In CONTROL DATA Corporation logic, two signals, a logical "0" and a logical "1", are the possible input or output conditions of a circuit. A circuit with an output of "1" is "up" and a circuit with an output of "0" is "down". Detailed descriptions of logic symbols and their associated building block circuit cards are contained in the Printed Circuit Card Manual (Pub. No. 60042900). #### STANDARD LOGIC SYMBOLS Standard logic diagram symbols for CONTROL DATA equipment using 1604or 3600-type cards are invertors, flip-flops, control delays, and capacitive and inductive delays. ### Inverters An inverter is a logic element which provides an output that is an inversion of its input. When more than one input is provided to an inverter, 1's take precedence over 0's and drive the output of the inverter to "0". Because any "1" input of several inputs drives the output to a "0", an inverter may be considered an inverting OR (or NOR) gate when more than one input is present Inverters are shown in the logic diagrams as rectangles (Figure 1). J001 and J002 are arbitrarily-assigned term numbers which designate these specific inverters. Note that the output of J002 is "0" if input A, or input B or input C is a "1". Figure 1. Inverter Symbols Acceptable conventions for showing multiple OR inputs are given in Figure 2. Figure 2. OR Circuit Conventions ### Flip-Flops (FF) The flip-flop (FF) is a storage device with two stable states - designated as Set and Clear - and is composed of two or more inverters. The logic symbols (Figure 3) are formed by the combination of inverter symbols. By convention, Set inputs and outputs are shown in the upper part of the symbol and Clear inputs and outputs are shown in the lower part of the symbol. Figure 3. Flip-Flop Symbols ## KEY TO LOGIC SYMBOLS (STANDARD 1604 OR 3600 CARD TYPES) Figure 4 illustrates the interconnection of inverter symbols to form a flip-flop symbol. The term numbers assigned to each flip-flop are the term numbers of the internal inverters as seen by comparing the terms in Figure 3 with those in Figure 4. Notice that the Set output is the output of inverter K001, and the Clear output is the output of inverters K000 and K002. Figure 4. Internal Inverter Connections for a Flip-Flop ### AND Gate An AND gate requires that all its inputs be 1's in order that its output be a "1". If one or more of the inputs to an AND gate are "0", the output is a "0". Figure 5 illustrates conventions for showing AND gates feeding an inverter. Figure 5. AND Circuit Conventions #### Control Delay A control delay is a timing device consisting of an H term which receives the input and one or more V, Y, or N terms to provide the cutputs. The H term is essentially a flip-flop with controlled feedback and occupies an entire printed circuit card. The output term(s) are inverter(s) located elsewhere on the logic chassis. The "1" outputs from a control delay are clocked pulses which are delayed one phase time from the "1" inputs. Clock inputs are not shown on the logic diagrams for any H, V, Y, or N terms; these terms, which control the start and duration of the delayed output pulses, may be found in the Equation Summary. Figure 6 illustrates two representative forms of the control delay symbol, with possible inputs and outputs labelled. Figure 7 shows the electrical connections for the two forms. #### STANDARD CONTROL DELAY Figure 6. Control Delay Symbols Figure 7. Electrical Connections for Control Delay Control delays may have multiple inputs and/or multiple outputs. When a centrol delay has multiple output terms (i.e., more than one V, Y, or N term), each output term may have a separate conditioning input. ### Capacitive Delays A capacitive delay is used to delay the input to a logic element. Capacitive delays may be active or passive, depending upon whether or not transistors are used as part of the delaying circuit. Delay periods are checked by using a cual-trace scope connected to the input and output of the delay-producing element. The actual connection points for the scope probes will vary for different cards and should be determined by referring to the Printed Circuit Manual, Pub. No. 60042900 (Volume 2). Figure 8. Active Capacitive Delays Active delays may be recognized by the circuit letter always present as part of the card location. Pin numbers are also shown when external wiring is needed to connect the proper capacitance. In Figure 8, the pluggable delay uses this wiring to connect to capacitors on the same card. In the third example, this wiring connects to capacitors located on two separate capacitor cards. Figure 9. Passive Capacitive Delays All passive capacitive delays (Figure 9) are formed by wiring grounded capacitors, located on one or more capacitor cards, as an AND input to the affected logic element. For this reason, all passive delays show pin numbers to provide this external wiring data. Figure 10. Adjustable Capacitive Delays Capacitive delays may be adjustable or non-adjustable, depending on the card type and/or the external wiring connections on the card. When it is necessary to adjust the delay period in order to obtain specified circuit operation (usually done by varying a potentiometer in the RC network), a diagonal arrow is added to the delay symbol as shown in Figure 10. ### Inductive Delays An inductive delay is used to delay the input to a logic element or as a tapped delay line for timing of operations. The symbol for this delay is an elongated oval with a double vertical line just within the input end of the oval. When used as a tapped delay line, the inductive delay is terminated in its characteristic impedance. Inductive delays are identified in the same manner as capacitive delays (except for the vertical lines) unless they are used as delay lines. On multi-section cards where no identifying circuit letters are present, pin numbers are shown adjacent to the input and output arrows. Figure 11 shows both kinds of inductive delays. TAPPED INDUCTIVE DELAY Figure 11. Inductive Delays ## Line Drivers/Receivers Voltage levels used to represent 1's and 0's on cables are different from those used for internal logic. The level shift to and from internal logic is made by line drivers and line receivers. These cards may be considered as inverting the signal electrically, but not logically. The letters commonly associated with these cards are L & M (1604) and R & T (3000 Series). A 3000 Series Receiver may also be used to perform a logical inversion by swapping the twisted pair wires. This usage is indicated by a circle on the input side of the symbol. In Figure 12, 1's and 0's have been added to clarify the logic states - they are not part of the symbol. Figure 12. Typical Line Driver/Receiver Symbols #### NON-LOGIC CONVENTION The use of the double vertical bar, as in Figure 12, denotes a shift in signal voltage level from that used in internal logic. The double bar appears on the input or output side of the symbol, depending on which side connects to the non-logic-level signal. No particular voltage level is implied by the double bar; only that it is non-logic. #### JACK ASSIGNMENTS Each numbered term in the logic diagrams contains a jack assignment showing the physical location of hat hardware element, and the test point (circuit section) associated with it. For some card types, the test point letter is replaced by a pin number. For these cases, a card extender must be used in order to test that section of the card. Also, some single inverters show no test point - test point A is assumed in these cases. Figure 13 illustrates the inverter J001, with 2D12A representing its jack assignment. \* When most or all jack assignments are located on one chassis, the chassis numbers for that chassis are omitted. Figure 13. Jack Assignment Scheme ## CABLE IDENTIFICATION Cable connections are represented by the MIL STD-15 symbol and identified as to connector location and pins used, as shown in Figure 14. TWISTED - PAIR TRANSMISSION LINE Figure 14. Cable Connections ## PART 2 MAINTENANCE ## INTRODUCTION This section contains testing information for checking out the DSC's. The manuals listed on this page describe general maintenance information for cabinet, logic and power components. Since maintenance personnel are familiar with Control Data logic diagrams, cabling information contained in the equipment diagrams is not repeated in tabulated form. ## INFORMATION Cabinet Cooling System, Control Wiring and Temperature Monitoring, and Power Supply. 6675 Equation File, Wire Tabs, and Chassis Map. ## AVAILABLE PUBLICATION Control Data Peripheral Controller Cabinets, Customer Engineering Instruction Manual, publication number 60097300 CDC publication number 38710000 ## TESTING The 6675 has a number of built-in testing features to facilitate quick and easy checkout of DSC circuitry. These features include test switches and circuitry to simulate a data set. ### LOCAL-TO-REMOTE STATION TESTING The following tests enable checkout of a 6675 installation that includes one or more DSC's. The tests check local-to-remote transmit and receive functions. The test operation requires the use of the Test and Clear switches on the DSC console. ## Transmit Test This transmit test does not require the use of a DSC at the remote station. - 1) Use the Clear switch to clear the local DSC. - 2) Turn the Transmit Test switch to one of the four test positions. This enables the following: - a) Enables Transmit circuit (page 1-11) - b) Transmits sync word - c) Transmits one data word (transmits test word selected by Test switch) - d) Transmits code word After transmission of the code word, the Select Transmit FF sets again and the operation repeats. The DSC continues to cycle and simulate a one word transmission until the Transmit Test switch is positioned at Off. The four Transmit Test switch positions enable the following test words: | TRANSMIT TEST | TEST WORD | TEST | |-------------------|-----------------|---------------------------------| | Switch Position 1 | 000 000 000 000 | Checks for constant "1" on line | | Switch Position 2 | 111 111 111 111 | Checks for constant "0" on line | | Switch Position 3 | 000 001 101 101 | Checks 7622 interrupt code | | Switch Position 4 | 111 110 010 010 | Complement of interrupt code | - 3) The transmit section and the cyclic encoder/decoder may be checked out while the DSC is cycling in the Transmit mode. Since the remote DSC is not used for this test, the Sync Word Acknowledge status bit cannot be checked. - 4) Upon completion of the test, clear the DSC. ### Receive Test - 1) Clear DSC. - 2) Position Receive Test switch at REC. - Have Transmit Test switch on the DSC at the remote station position at one of the four test positions. - 4) DSC at local station will receive a sync word, the selected data word and a code word. Check the Receive operation, response, and check cyclic code for error (Check cyclic code error status bit). - 5) Clear the DSC. - 6) Position Receive Test switch at INT. - Position Transmit Test switch at DSC at the remote station to Position 3 (interrupt word). - 8) This checks the Interrupt Detection circuit of the local DSC. - 9) Clear the DSC. ## Transmit and Receive Test - 1) Clear DSC (both at the local and at the remote stations). - Position Transmit Test switches at both the local and remote DSC's to one of four test positions and the Receive test switches to REC. - 3) Each DSC alternately transmits and receives (one data word) and keeps cycling. Check the operation by observing the TX and REC indicators on the control console. - 4) Clear DSC when test is complete. ## **USE OF DATA SET SIMULATOR** The data set simulator enables maintenance personnel to checkout two DSC's in the same cabinet. This permits testing without the use of data sets, a transmission line, or a remote station on 6675B-D. To use the simulator, disconnect the cable leading from J0 on the DSC to the data set. Then connect J0 to the Local connector (J3) as shown in Figure 2-1. A cable is provided with the DSC for this purpose. Make this cable change on both DSC's. Connect another cable from the Remote connector (J4) on one DSC to the Remote connector (J4) on the other DSC. Perform Transmit and Receive test described previously. When testing is complete, disconnect test cables and reconnect data set cables. Figure 2-1. Simulator Cable Connections ## PART 3 PARTS LIST ## INTRODUCTION The parts list provides the identification and ordering data necessary for the replacement of electrical and hardware parts for The CONTROL DATA 6675 Data Set Controller. Electrical Contents: All chassis and final assembly items are included except lead wires and bulk wire. Hardware Contents: All chassis and final assembly items are included except standard hardware such as screws, nuts, bolts, washers and raw material. The chassis a sembly and subassemblies are broken down into individual parts. Listed in alphabetical rather than disassembly order. Parts listing for the Data Channel Adaptor chassis assembly are contained in Publication Number CDC 38700100, SSD-SQ5003 Data Channel Adaptor. The following publications contain information on printed circuit card assemblies, peripheral cabinets, and power supplies necessary to complete a total parts listing of the equipment: | Printed Circuit Card Assemblies | Pub. No. 60040800 Vols. I & II | |------------------------------------------------------------------------------|--------------------------------| | CDC Power Supply Manual | Pub. No. 60120700 | | Peripheral Controller Cabinets<br>Customer Engineering<br>Instruction Manual | Pub. No. 60097300 | | Peripheral Equipment<br>Cabinets Manual | Pub. No. 60097300 | ## ORDERING OF PARTS When ordering Control Data parts, include the following information: CDC drawing number, description, quantity needed, equipment used on. When ordering vendor parts use the procedure indicated by that vendor. ## 6675 DATA SET CONTROLLER CDC Dwg. No. 38616200 PARTS LIST Multiplexer Chassis Assembly DATE: PARTS LIST Multiplexer Cont'd. DATE: | | Multiplexer Chassis Assembly DAT | E: | | Multiplexer Cont <sup>1</sup> d. | DATE: | |----------------------------|---------------------------------------------------|-----------------------------|-------------------------|----------------------------------|-----------------------------| | CDC - DRAWING<br>NUMBER | DESCRIPTION | QUANTITY<br>EACH<br>MACHINE | CDC - DRAWING<br>NUMBER | DESCRIPTION | QUANTITY<br>EACH<br>MACHINE | | 25152900 | Bar, Mounting, Connector | | 25153200 | Strip, Marker, Narrow, 22-42 | | | 30008700 | Bracket, Angle, Chassis Frame | | 30103900 | Stud, Extension | | | 30116600 | Bracket, Mounting, Shield | - | 30104600 | Support, Connector Assembly | | | 1 <b>002</b> 8 <b>6</b> 03 | Cable Assembly, 30 inch, 24 pin connectors | | 24515900 | Switch, Toggle, SPDT | | | 10028604 | Cable Assembly, 36 inch, 24 pin connectors | | 24526700 | Terminal Block, 20 Contacts | | | 10028609 | Cable Assembly, 72 inch, 24 pin connectors | | 00856604 | Thumbscrew | | | 10028618 | Cable Assembly, 54 inch, 24 pin connectors | | 38710000 | Wire Tabs | | | 38614900 | Cable Assembly, Test, 24 inch | 1 | | | | | <b>3</b> 8615000 | Cable Assembly, Test, Long, 12 feet | | | | | | 30002201 | Capacitor, Fixed, Electrolytic, 10-10 UF, 50 WVDC | | | | | | 38710000 | Card Placement | | | | | | 31531200 | Card Spacer Assembly - | | | | | | 31531300 | Card Spacer Assembly + | | 11 | | | | 10001800 | Connector, Receptacle, 30 Sockets | İ | | | | | 24512001 | Connector, Receptacle, 24 Sockets | | | | | | 24531800 | Connector, Receptacle, 14 Sockets | | 11 | | | | 24513901 | Connector, Plug, 24 Pin | | | | | | 24531701 | Connector, Plug, 14 Pin | | | | | | 38614500 | Shield, Connector, Lettered | | | | | | 30104800 | Hinge, Input/Output Connector Panel | | | | | | 38697900 | Identification Plate, SSD, Small | | | | | | 25159700 | Latch, Connector, Panel | | | | | | 25153701 | Member, Frame, Bottom | | | | | | 38613100 | Member, Frame, Chassis, right | | | | | | 38613200 | Member, Frame, Chassis, left | | | | | | 38613300 | Panel, Switch, Multiplexer | | | | | | 2 <b>5</b> 156802 | Plate, Retainer, Connector | | | | | | 30103800 | Plate, Retaining, Cable | | | | | | 38614800 | Plate, Retaining, Connector | | ! ] | | | | 30013802 | Spacer, Strip, Marker | | | | | | 10031700 | Strip, Marker, Wide 01-21 | | | | | | 10040900 | Strip, Marker, Wide 22-42 | | | | | | 22201900 | Strip, Marker, Narrow 01-34 | | | | | | 25153100 | Strip, Marker, Narrow 01-21 | | i J | | | ## PRINTED CIRCUIT CARD ASSEMBLY, MULTIPLEXER CHASSIS PARTS LIST | DΔ | TE | | |----|----|--| | | | | ## 6675 DATA SET CONTROLLER PARTS LIST CDC Dwg. No. 38616300 CDC Dwg. No. 38616301 Controller Chassis DATE: \_\_\_\_ | CDC - DRAWING<br>NUMBER | DESCRIPTION | QUANTITY<br>EACH<br>MACHINE | CDC - DRAWING<br>NUMBER | DESCRIPTION | QUANTITY<br>EACH<br>MACHINE | |-------------------------|-----------------------------------------|-----------------------------|-------------------------|-------------------------------------------------------|-----------------------------| | 176788 <b>00</b> | Printed Circuit Card Assembly; Type E11 | | 21331600 | Bar, Mounting, Connector | | | 10201801 | Printed Circuit Card Assembly; Type 11 | | 25152900 | Bar, Mounting, Connector | | | 10201901 | Printed Circuit Card Assembly; Type 12 | | 30002201 | Capacitor, Fixed, Electrolytic, 10-10 UF, 50 WVDC | | | 10202501 | Printed Circuit Card Assembly; Type 14 | | 38710000 | Card Placement, Controller Chassis | | | 10202701 | Printed Circuit Card Assembly; Type 16 | | 31531200 | Card spacer assembly - | | | 10232201 | Printed Circuit Card Assembly; Type 20 | | 31531300 | Card spacer assembly * | | | 10202801 | Printed Circuit Card Assembly; Type 21 | | 38614200 | Card spacer assembly (used on 38616301 only) | , | | 10203401 | Printed Circuit Card Assembly; Type 22 | | 10001800 | Connector, Receptacle. 30 socket | | | 10203501 | Printed Circuit Card Assembly; Type 23 | | 24512001 | Connector, Receptacle, 24 socket | | | 10203601 | Printed Circuit Card Assembly; Type 24 | | 24531801 | Connector, Receptacle, 4 hole panel mount, 14 sockets | | | 10232501 | Printed Circuit Card Assembly; Type 28 | | 38697900 | Identification plate. SSD small | | | 10232301 | Printed Circuit Card Assembly; Type 29 | | 00827900 | Jack, Banana | | | 10354401 | Printed Circuit Card Assembly; T be 30 | | 00815701 | Knob, with pointer, 1 1/4" long | | | 10203801 | Printed Circuit Card Assembly; Type 32 | { | 24511601 | Lampholder, horizontal | | | | | | 24516803 | Lamp, Incandescent-slide type base, 24 volts | | | | | | 24511747 | Lens, Indicator, light. "Error" | | | | | | 24515607 | Lens, Indicator, light, divided "TX/REC" | | | | | | 38612900 | Member, Frame, right, controller chassis | | | | | | 38613000 | Member, Frame, left, controller chassis | | | | | į | 38612400 | Panel, connector, bottom, controller chassis | | | | , | | 38613600 | Panel, switch, Controller | | | | | | 38614300 | Panel, connector. Controller | | | | | | 30013802 | Spacer, strip, marker | : | | | | | 10031700 | Strip, Marker, Wide, 01-21 | | | î<br>Î | | | 10040900 | Strip, Marker, Wide, 22-42 | | | | | | 22315800 | Strip, Marker, Narrow, 01-16 | | | | | | 25153100 | Strip, Marker, Narrow, 01-21 | i | | | | | 25153200 | Strip. Marker. Narrow, 22-42 | | | | | | 24527400 | Switch, Rotary 8 pole, 2-5 positions | | | | | | 24541002 | Switch, Pushbutton, Momentary, Normally Closed, black | | | | | | 38710000 | Wire Tabs, Controller chassis | | | | | | | | | | : | | | | | | | | | | | | | ## PRINTED CIRCUIT CARD ASSEMBLIES, CONTROLLER CHASSIS PARTS LIST | 6675 | DATA | SET | CONTROLLER | |------|------|-----|------------| | | | | PARTS LIST | CDC Dwg. No. 38616100 thru. 38616103 DATE: \_\_\_\_\_ \*Final Assembly DATE: \_\_\_\_ | 50007400<br>17678200<br>17678800<br>23445201<br>23445501<br>17683900<br>17684200<br>17684500<br>10335201<br>10201801 | Printed Circuit Card Assembly; | Type UAB Type E08 Type E11 Type M63 Type M64 Type P14 Type P15 Type P16 Type 73A Type 11 | QUANTITY<br>EACH<br>MACHINE | CDC - DRAWING<br>NUMBER 38612800 25163000 25151800 38606100 38616200 38616300 | Angle, Mounting, Plate (2 used on 38616102 and 38616103) Angle, Mounting, Plate, chassis lower (3 used on 38616102 and 38616103) Cabinet, Assembly, Type B (2 used on 38616102 and 38616103 - see Publication No. 60097300) Chassis Assembly, D.C.A. (see Publication No. 38700100) Chassis Assembly, Multiplexer (see Page 3-2) | QUANTITY<br>EACH<br>MACHINE | |----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | 17678200<br>17678800<br>23445201<br>23445501<br>17683900<br>17684200<br>17684500<br>10335201<br>10201801 | Printed Circuit Card Assembly; | Type E08 Type E11 Type M63 Type M64 Type P14 Type P15 Type P16 Type 73A | | 25163000<br>25151800<br>38606100<br>38616200 | 38616103) Angle, Mounting, Plate, chassis lower (3 used on 38616102 and 38616103) Cabinet, Assembly, Type B (2 used on 38616102 and 38616103 - see Publication No. 60097300) Chassis Assembly, D.C.A. (see Publication No. 38700100) | | | 17678800<br>23445201<br>23445501<br>17683900<br>17684200<br>17684500<br>10335201<br>10201801 | Printed Circuit Card Assembly; | Type E11 Type M63 Type M64 Type P14 Type P15 Type P16 Type 73A | | 25151800<br>38606100<br>38616200 | Angle, Mounting, Plate, chassis lower (3 used on 38616102 and 38616103) Cabinet, Assembly, Type B (2 used on 38616102 and 38616103 - see Publication No. 60097300) Chassis Assembly, D.C.A. (see Publication No. 38700100) | | | 23445201<br>23445501<br>17683900<br>17684200<br>17684500<br>10335201<br>10201801 | Printed Circuit Card Assembly; | Type M63 Type M64 Type P14 Type P15 Type P16 Type 73A | | 38606100<br>38616200 | Cabinet, Assembly, Type B (2 used on 38616102 and 38616103 - see Publication No. 60097300) Chassis Assembly, D.C.A. (see Publication No. 38700100) | | | 17683900<br>17684200<br>17684500<br>10335201<br>10201801 | Printed Circuit Card Assembly; Printed Circuit Card Assembly; Printed Circuit Card Assembly; Printed Circuit Card Assembly; Printed Circuit Card Assembly; Printed Circuit Card Assembly; | Type P14 Type P15 Type P16 Type 73A | | 38616200 | Chassis Assembly, D.C.A. (see Publication No. 38700100) | | | 17684200<br>17684500<br>10335201<br>10201801 | Printed Circuit Card Assembly; Printed Circuit Card Assembly; Printed Circuit Card Assembly; Printed Circuit Card Assembly; Printed Circuit Card Assembly; | Type P15<br>Type P16<br>Type 73A | | 38616200 | | | | 17684500<br>10335201<br>10201801 | Printed Circuit Card Assembly;<br>Printed Circuit Card Assembly;<br>Printed Circuit Card Assembly;<br>Printed Circuit Card Assembly; | Type P16 Type 73A | | 1 | Chassis Assembly, Multiplexer (see Page 3-2) | | | 103352 <b>0</b> 1<br>10201801 | Printed Circuit Card Assembly; Printed Circuit Card Assembly; Printed Circuit Card Assembly; | Type 73A | | 38616300 | | | | 10201801 | Printed Circuit Card Assembly;<br>Printed Circuit Card Assembly; | * - | | | Chassis Assembly, Control (2 used on 38616101, 3 used on 38616102, 4 used on 38616103 - see Page 3-3) | | | 10201901 | 1 | | | 38695600 | Data Set (2 used on 38616101, 3 used on 38616102, 4 used on 38616103) (Specify Model No.) | | | 1 | Drinted Cinquit Cond Aggembles | Type 12 | | 38614600 | Emblem | | | 10202000<br>102025 <b>01</b> | Printed Circuit Card Assembly; | Type 13<br>Type 14 | | 38613700 | Member, Frame, Left Hand (used on 38616102 and 38616103 only) | | | 10232201 | Printed Circuit Card Assembly; | Type 20 | | 38613800 | Member, Base, Full (used on 38616102 and 38616103 only) | | | 10202801 | Printed Circuit Card Assembly; | Type 21 | | 38613900 | Member, Frame, Right Hand | | | 10203401 | Printed Circuit Card Assembly; | Type 22 | | 38613901 | Member, Frame, Right Hand (used on 38616102 and | | | 10203501 | Printed Circuit Card Assembly; | Type 23 | | | 38616103 only) | | | 10203601 | Printed Circuit Card Assembly; | Type 24 | | 38614400 | Member, Frame, Panel, Top, Full (used on 38616102 and 38616103 only) | | | 10232501 | Printed Circuit Card Assembly; | Type 28 | | 38614000 | Panel, Filler (used on 38616100 and 38616102 only) | | | 10232801<br>10334401 | Printed Circuit Card Assembly; Printed Circuit Card Assembly; | Туре 29<br>Туре 30 | | 38612500 | Plate, Mounting, Shelf, Long (used on 38616102 and 38616103 only) | | | 10203701 | Printed Circuit Card Assembly; | Type 31 | | 38612600 | Plate, Mounting, Shelf, short | | | 10203801 | Printed Circuit Card Assembly; | Type 32 | | 38612700 | Plate, Mounting (used on 38616102 and 38616103 only) | | | 10203901 | Printed Circuit Card Assembly; | Type 33 | | 25162800 | Plate, Mounting, Chassis | | | 10339201 | Printed Circuit Card Assembly; | Type 50 | | 38616000 | Power Supply | | | 10005900 | Printed Circuit Card Assembly; | Type 62 | | 25151702 | Power Supply (used on 38616102 and 38616103 only) | | | 10213501 | Printed Circuit Card Assembly; | Type 77 | | 38695300 | Serial Plate; SSD, Large | | | Į | | | | 38613500 | Shelf (3 used on 38616102 and 4 used on 38616103) | | | | | | | 38710000 | Wire Tabs | | | | | | | | *These items are used in conjunction with the<br>Controller and Multiplexer Chassis | |