# ENGINEERING SPECIFICATION | INO. | 37100 | 1670 | |------|-------|------| | DATE | Janı | | | PAGE | 1 OF | 176 | | REV. | A | | SUPER COMPUTER OPERATIONS. CDC {R} CYBER 200 MODEL INDEPENDENT INSTRUCTION SPECIFICATION Advanced Product CPU Desgin I Design Engineering Engineering Manager Manager Director R. C. KORT, L.K.STEINER D.AAHAMDY L.F.GLAESER R.C. Kort IK Sterry Fall Day CONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE !! REV. A ----- SUPER COMPUTER OPERATIONS ----- | | | | • | ** | | | PAG | |--------------------|------------------------------|--------------|----------|----------|---------|-----|-----| | | | | • | | | | | | 1.0 | SCOPE | | | | | | 1 | | 1.1 | Definition o | of Radix and | l Power | Notation | • • • • | • • | 1 - | | 2.0 | APPLICABLE ( | OCCUMENTS . | | | | | 1 | | Z • U | ALLETONOLE E | JOGONERIS . | • • • • | • • • • | • • • • | • • | 1 | | 3.0 | PERFORMANCE | | | | | | 1 | | 3.1 | General Desc | | | | | | _ | | 3.1.1 | Instruction | | • . | | | • • | 2 | | 3.1.1.1 | Instruction | Formats - a | ill fiel | ds are 8 | bits | | | | | unless other | wise specif | ied | | | | 2 | | 3.1.1.1.1 | Format 1 | | | | | | 2 | | 3.1.1.1.2 | Format 2 | | | | | | 2 | | 3 • 1 • 1 • 1 • 3 | Format 3 | | | | | | 2 | | 3-1-1-1-4 | Format 4 | | | | | | 2 | | 3-1-1-1-5 | Format 5 | | | | | | | | 3.1.1.1.6 | Format 6 | | | | | | 3 | | 3-1-1-1-7 | Format 7 | | | | | | 3 | | 3.1.1.1.8 | Format 8 | | | | | | 3 | | 3.1.1.1.9 | Format 9 | | | | | | 3 | | 3.1.1.1.10 | Format A | | | | | | 3 | | 3.1.1.1.11 | Format B | | | | | | 3 | | 3.1.1.1.12 | Format C | | | | | | 4 | | 3.1.1.2 | Instruction | | | | | | 4 | | 3.1.1.2.1 | Register Ins | | | | | | 4 | | 3 • 1 • 1 • 2 • 2 | Index Instru | | | | | | 4 | | 3.1.1.2.3 | Branch Instr | | | | | | 4 | | 3.1.1.2.4 | Vector Instr | | | | | | • | | 3-1-1-2-5 | Vector Macro | | | | | | 9 | | 3.1.1.2.6 | Sparse Vecto | | | | | | _ | | 3.1.1.2.7 | String Instr | | | | | | | | 3.1.1.2.8 | Logical Stri | | | | | | | | 3.1.1.2.9 | Monitor Inst | | | | | | | | 3 • 1 • 1 • 2 • 10 | Non-Typical | | | | | | | | 3.1.2 | Operand Size | | | | | | | | 3.1.3 | Termination | | | | | | | | 3•1•3<br>3•1•3•1 | Vector Instr | | | | | | | | 3 • 1 • 3 • 2 | Vector Macro | | | | | | 19 | | 3·1·3·2 | Sparse Vector | | | | | | | | | | | | | | | 19 | | 3 • 1 • 3 • 4 | String Instr<br>Tables of Te | | | | | • • | 20 | | 3-1-3-5 | | | | • | | | 2.0 | | 7 4 l. | Field Type . | | | | | | | | 3 • 1 • 4 | Definitions | | | | | | | | 3 • 1 • 4 • 1 | Overlap of O | | | | • • • • | • • | 23 | | 3 • 1 • 4 • 2 | Self-Modifyin | | | | | | | | | Instructions | | | | | | | | 3 • 1 • 4 • 2 • 1 | Self-Modifyin | na rroarams. | | | | | 23 | ICONTROL DATA I ENGINEERING . . . . . . . . . . . . . . . . NO. 37100670 DATE Jan., 1980 PAGE III : Corporation : SPECIFICATION ----- SUPER COMPUTER OPERATIONS ----- REV. A | | | PAGE | |-------------------|----------------------------------------------------|------------------| | 3 • 1 • 4 • 2 • 2 | Illegal Instructions | . 23 | | 3.1.4.2.3 | Undefined Instructions | | | 3.1.4.2.5 | No op Instructions | | | 3 • 1 • 4 • 3 | Floating Point Format | _ | | 3.1.4.3.1 | 32-Bit Floating Point Format | | | 3 • 1 • 4 • 3 • 2 | 64-bit Floating Point Format | | | 3.1.4.4 | End Cases | | | 3.1.4.5 | Floating Point Compare Rules | | | 3.1.4.5.1 | One or Both Operands Indefinite | | | 3.1.4.5.2 | Neither Operand Indefinite but One or | . • | | 0010.000 | Both Operands Machine Zero | . 29 | | 3.1.4.5.3 | Neither Operand Indefinite Nor Machine Zero | | | 3.1.4.6 | Upper and Lower Results | | | 3.1.4.6.1 | Right Normalization | | | 3.1.4.6.2 | Floating Point Add | | | 3.1.4.6.3 | Floating Point Subtract | | | 3.1.4.6.4 | Results of the Floating Point Multiply | • • | | 34144334 | Instruction | . 35 | | 3.1.4.6.5 | The Floating Point Divide Instruction | | | 3.1.4.6.6 | Normalized Upper Results | _ | | 3.1.4.6.7 | Double Precision Results | | | 3.1.4.7 | Floating Point Square Root | _ | | 3.1.4.8 | Significant Results | | | 3.1.4.9 | Sign Control | | | 3.1.5 | Item Count (field lengths, offsets, | • 35 | | 3.1.2 | indices, etc.) | 1. 7 | | 3.1.6 | Data Flag Branch Register | • <del>+</del> 3 | | 3.1.6.1 | General Description | | | 3.1.6.2 | Register Description | | | 3.1.6.2.1 | Data Flag Bits | | | 3.1.6.2.2 | Mask Bits. | | | 3.1.6.2.3 | Product Bits | | | 3.1.6.2.4 | Data Flag Branch Enable Bit | | | 3.1.6.2.5 | Data Flag Register Bit Assignments | | | 3.1.6.2.6 | Free Data Flags | 49 | | 3.1.6.3 | Data Flag Branch (DFB) | 56 | | 3.1.7 | Register File | 57 | | 3.1.8 | Real Time Counters | 67 | | 3.1.8.1 | Free Running Clock | 67 | | 3.1.8.2 | Monitor Interval Timer | 67 | | 3.1.8.3 | Job Interval Timer | 67 | | 3.1.9 | Virtual Addressing Mechanism | 68 | | 3.1.9.1 | Definitions Associated with Virtual Addressing | | | 3.1.9.1.1 | Monitor Mode and Job Mode | | | 3.1.9.1.2 | Page | | | 3.1.9.1.4 | Associative Words | _ | | | Associative Registers (AR) and Space Table | | | 3.1.9.1.5 | ASSOCIATIVE KEGISTERS (AK) and Space lable • • • • | 12 | CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE iv REV. A ----- SUPER COMPUTER OPERATIONS ----- | | | | | | | PAGE | |----------------------------------|----------|------|----------|-----------------------------------------|------------------------------------------|------------| | 3.1.9.1.6 | Pac | ne 1 | [ah] | <b>.</b> | | . 73 | | 3-1-9-1-7 | | - | | | ess • • • • • • • • • • • • • • • | | | 3.1.9.1.8 | | | | | | | | 3.1.9.1.9 | | | | | | | | 3.1.9.2 | • | | | | the Virtual Addressing | | | 3010302 | | | | | • • • • • • • • • • • • • • • • • • • | . 75 | | 3.1.9.3 | | | | | upts | | | 3.1.10 | Exc | har | ae ( | pera | ations and Invisible Package | 77 | | 3 • 2 | | | | | haracteristics | | | 3 • 2 • 1 | | | | | escriptions | | | 3 • 2 • 1 • 1 | | | NA | | | | | 3.2.1.2 | 01 | • | | | ILLEGAL | | | 3 • 2 • 1 • 3 | 02 | | | | ILLEGAL | | | 3.2.1.4 | 03 | | | | KEYPOINT - MAINTENANCE | | | 3.2.1.5 | 04 | 4 | 64 | NT | | | | 3.2.1.6 | 05 | 4 | 64 | NT | VOID STACK AND BRANCH | | | 3.2.1.7 | 06 | 7 | NA | MN | FAULT TEST - MAINTENANCE | | | 3.2.1.8 | 07 | • | | | ILLEGAL | | | 3.2.1.9 | ე 8 | 4 | NA | MN | INPUT/OUTPUT PER R | - | | 3.2.1.10 | 09 | 4 | 64 | BR | | | | 3.2.1.11 | OΑ | 4 | 64 | MN | TRANSMIT (R) TO MONITOR INTERVAL | 0. | | 3.5.1.11 | 0.7 | • | • | • • • • • • • • • • • • • • • • • • • • | TIMER | 8.8 | | 3 • 2 • 1 • 12 | gВ | | | | ILLEGAL | | | 3.2.1.13 | 0 C | 4 | 64 | MN | STORE ASSOCIATIVE REGISTERS | | | 3.2.1.14 | 00 | 4 | 64 | MN | LOAD ASSOCIATIVE REGISTERS | | | 3.2.1.15 | Œ | 4 | 64 | MN | TRANSLATE EXTERNAL INTERRUPT | | | 3.2.1.16 | 0F | 4 | 64 | MN | LOAD KEYS FROM(R), TRANSLATE | 0 3 | | 2.5.1.10 | 0, | • | <b>5</b> | 1114 | ADDRESS(S) TO (T) | o n | | 3.2.1.17 | 10 | Α | 64 | RG | CONVERT BDC TO BINARY, | 30 | | 2.5.1.11 | To | ~ | 04 | 1, 0 | FIXED LENGTH | 94 | | 3.2.1.18 | 11 | Α | 64 | RG | CONVERT BINARY TO BCD, | , , , | | 3.5.1.10 | 11 | ~ | 34 | ΛĠ | FIXED LENGTH | 0.4 | | 3.2.1.19 | 12 | 7 | 64 | NT | LOAD BYTE; (T) PER (S), (R) | | | 3.2.1.20 | 13 | 7 | 64 | NT | STORE BYTE; (T) PER (S), (R) | 91 | | 3-2-1-21 | 14 | 7 | 1 | NT | | 92 | | 3 • 2 • 1 • 22 | 15 | 7 | 1 | NT | BIT COMPRESS | 92 | | 3.2.1.23 | 16 | 7 | 1 | NT | BIT MASK | 94 | | 3.2.1.24 | 17 | , | T | 14 1 | | 9 <b>5</b> | | 3.2.1.27 | 18 | | | | ILLEGAL | 95 | | · · · · · · | | | | | | | | 3 · 2 · 1 · 26<br>3 · 2 · 1 · 27 | 19<br>1A | | | | ILLEGAL | 95<br>95 | | 3.2.1.28 | | | | | | 95 | | 3.2.1.29 | 18 | 7 | | МŦ | | フフ | | 2. 4. 1. 4. | 1C | 7 | 1 | NT | | 05 | | 7 2 4 70 | 4.0 | 7 | 4 | MT | LEADING ZEROS | 95 | | 3.2.1.30 | 10 | 7 | 1 | NT | FORM REPEATED BIT MASK WITH LEADING ONES | 06 | | 7 2 4 74 | 4 = | 7 | | NT | COUNT LEADING EQUALS | 96 | | 3 • 2 • 1 • 31 | 1E | 7 | 1 | NT | COOM! FEMOTIAR EMONES | 96 | ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE V ----- SUPER COMPUTER OPERATIONS ----- | | | | | | • | PAGE | |----------------------------------|------------|---|----|----|---------------------------------------------------------------------------------|---------------------| | 3 • 2 • 1 • 32 | <b>1</b> F | 7 | 1 | NT | COUNT ONES IN FIELD R, | 0.7 | | 3 • 2 • 1 • 33 | 20 | 8 | 32 | BR | COUNT TO (T) | • 97<br>• 97 | | 3 • 2 • 1 • 34 | 21 | 8 | 32 | BR | BRANCH IF (R) NE (S) | • 97 | | 3 • 2 • 1 • 35 | 22 | 8 | 32 | BR | BRANCH IF (R) GE (S) | • 97 | | 3 • 2 • 1 • 36 | 23 | 8 | 32 | BR | (32 BIT FP.) | • <i>91</i><br>• 98 | | 3 • 2 • 1 • 37 | 24 | 8 | 64 | BR | BRANCH IF (R) EQ (S) | 98 | | 3.2.1.38 | 25 | 8 | 64 | BR | BRANCH IF (R) NE (S) | 98 | | 3 • 2 • 1 • 39 | 26 | 8 | 64 | BR | BRANCH IF (R) GE (S) (64 BIT FP.) | 98 | | 3 • 2 • 1 • 40 | 27 | 8 | 64 | BR | BRANCH IF (R) LT (S) (64 BIT FP.) | 98 | | 3 · 2 · 1 · 41<br>3 · 2 · 1 · 42 | 28<br>29 | 7 | 8 | NT | SCAN EQUAL | 98 | | 3.2.1.43 | 2A | 6 | 64 | RG | ENTER LENGTH OF (R) WITH I (16 BITS) | 99 | | 3 • 2 • 1 • 44 | 28 | 4 | 64 | RG | ADD TO LENGTH FIELD | | | 3.2.1.45 | 2C | 4 | 64 | RG | LOGICAL EXCLUSIVE OR (R),(S), TO (T) | | | 3.2.1.46 | SD | 4 | 64 | RG | LOGICAL AND | 99 | | 3.2.1.47 | SE | 4 | 64 | RG | LOGICAL INCLUSIVE OR (R),(S), | 99 | | 3.2.1.48 | 2F | 9 | 1 | BR | REGISTER BIT BRANCH AND ALTER | | | 3.2.1.49 | 30 | 7 | 64 | RG | | 100 | | 3.2.1.50 | 31 | 7 | 64 | BR | <pre>INCREASE(R) AND BRANCH IF(R) ≠ 0 · · · · · · · · · · · · · · · · · ·</pre> | 101 | | 3.2.1.51 | 32 | 9 | 1 | BR | BIT BRANCH AND ALTER | 101 | | 3.2.1.52 | 33 | В | 1 | BR | DATA FLAG REGISTER BIT BRANCH<br>AND ALTER | 102 | | 3-2-1-53 | 34 | 4 | 64 | RG | SHIFT(R) PER (S) TO (T) | | | 3.2.1.54 | 35 | 7 | 64 | BR | DECREASE (R) AND BRANCH IF (R) ≠ 0 · · · · · · · · · · · · · · · · · · | | | 3 • 2 • 1 • 55 | 36 | 7 | 64 | BR | BRANCH AND SET(R) TO NEXT INSTRUCTION | | | 3.2.1.56 | 37 | A | 64 | NT | TRANSMIT JOB INTEVAL TIMER TO (T) | | | 3.2.1.57 | 38 | A | 64 | IN | TRANSMIT (R BITS (00-15) TO T BITS (00-15) | | | 3.2.1.58 | 39 | A | 64 | NT | TRANSMIT REAL-TIME CLOCK TO (T) | | ENGINEERING NO. 37100670 DATE Jan., 1980 PAGE VI SPECIFICATION | Corporation | ICONTROL DATA I REV. A ----- SUPER COMPUTER OPERATIONS ----- | | | | | | | PAGE | |-----------------|------------|----|-----------|-----|----------------------------------------|-------| | 3 • 2 • 1 • 5 9 | <b>7</b> A | ۸ | c 1. | MT | TRANSMIT ARE TO THE THIRD | | | | 3A<br>3B | A | 64 | NT | TRANSMIT (R) TO JOB INTEVAL TIMER . | | | 3.2.1.60 | _ | Α. | 64 | BR | DATA FLAG REGISTER LOAD/STORE | | | 3.2.1.61 | 3C | 4 | 32 | NT | HALF WORD INDEX MULTIPLY(R)*(S) TO (T) | 106 | | 3.2.1.62 | 30 | 4 | 64 | NT | INDEX MULTIPLY (R)*(S) TO (T) | | | 3.2.1.63 | 3E | 6 | 64 | IN | ENTER(R) WITH I (16 BITS) | | | 3.2.1.64 | 3F | 6 | 64 | IN | INCREASE(R) BY I (16 BITS) | | | 3.2.1.65 | 40 | 4 | 32 | RG | ADD U; (R)+(S) TO (T) | | | 3 • 2 • 1 • 66 | 41 | 4 | 32 | RG | ADD L; (R)+(S) TO (T) | | | 3.2.1.67 | 42 | 4 | 32 | RG | ADD N; (R)+(S) TO (T) | | | 3 • 2 • 1 • 68. | 43 | | _ | | ILLEGAL | | | 3 • 2 • 1 • 69 | 44 | 4 | 32 | RG | SUB U; (R)-(S) TO (T) | | | 3.2.1.70 | 45 | 4 | 32 | RG | SUB L; (R)-(S) TO (T) | | | 3.2.1.71 | 46 | 4 | 32 | RG | SUB N; (R)-(S) TO (T) | | | 3.2.1.72 | 47 | | - | | ILLEGAL | _ | | 3.2.1.73 | 48 | 4 | 32 | RG | MPY U; (R)*(S) TO (T) | | | 3.2.1.74 | 49 | 4 | 32 | RG | MPY L; (R)*(S) TO (T) | | | 3.2.1.75 | 4 A | | | • - | ILLEGAL | | | 3.2.1.76 | 48 | 4 | 32 | RG | MPY S; (R)*(S) TO (T) | | | 3.2.1.77 | 4C | 4 | 32 | RG | DIV U; (R)/(S) TO (T) | | | 3.2.1.78 | 40 | 6 | 32 | IN | HALF WORD ENTER R WITH | 101 | | | | _ | •• | | I(16 BITS) | 107 | | 3.2.1.79 | 4E | 6 | 32 | IN | HALF WORD INCREASE R BY | 10, | | | | _ | 72 | | I(16 BITS) | 107 | | 3.2.1.80 | 4F | 4 | 32 | RG | DIV S; (R)/(S) TO (T) | | | 3 • 2 • 1 • 81 | 50 | À | 32 | RG | TRUNCATE; (R) TO (T) | 108 | | 3.2.1.82 | 51 | A | 32 | RG | FLOOR; (R) TO (T) | 108 | | 3.2.1.83 | 52 | A | 32 | RG | CEILING; (R) TO (T) | 109 | | 3-2-1-84 | 53 | A | 32 | RG | SIGNIFICANT SQUARE ROOT; | 103 | | | - 0 | •• | <b>J.</b> | | (R) TO (T) | 109 | | 3 • 2 • 1 • 85 | 54 | 4 | 32 | RG | ADJUST SIGNIFICANCE; | 100 | | | | - | - | | (R) PER (S) TO (T) | 1 1 0 | | 3.2.1.86 | 55 | 4 | 32 | RG | ADJUST EXPONENT; (R) PER (S) | 110 | | _ | | | • • | .,_ | TO (T) | 110 | | 3.2.1.87 | 56 | 7 | 32 | NT | SELECT LINK | | | 3.2.1.88 | 57 | | | | ILLEGAL | 114 | | 3.2.1.89 | 58 | A | 32 | RG | | 114 | | 3.2.1.90 | 59 | Α | 32 | RG | | 114 | | 3-2-1-91 | 5 <b>A</b> | Α | 32 | RG | | 114 | | 3-2-1-92 | 58 | 4 | 32 | RG | PACK; (R), (S) TO (T) | 114 | | 3.2.1.93 | 5C | À | 8 | RG | EXTEND; 32 BIT(R) TO 64 | TIA | | <u>-</u> - | - | | - | | 0.77.47. | 115 | | 3 • 2 • 1 • 94 | 5D | A | В | RG | INDEX EXTEND; 32 BIT(R) | 110 | | - <del>-</del> | | | = | = | TO 64 BIT(T) | 115 | | 3.2.1.95 | 5E | 7 | 32 | NT | LOAD; (T) PER (S), (R) | 115 | | 3.2.1.96 | 5F | 7 | 32 | NT | STORE; (F) PER (S), (R) | 115 | | 3 • 2 • 1 • 97 | 60 | 4 | 64 | RG | ADD U; (R)+(S) TO (T) | 116 | CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE vii REV. A ----- SUPER COMPUTER OPERATIONS ----- | | | | | | · • | PAGE | |------------------------|------------------|----|----------|----------|-------------------------------------|------------| | | | | | | | | | 3.2.1.98 | 61 | 4 | 64 | RG | ADD L; (R)+(S) TO (T) | | | 3.2.1.99 | 62 | | 64 | RG | ADD N; (R)+(S) TO (T) | | | 3.2.1.100 | 63 | 4 | 64 | RG | ADD ADDRESS; (R)+(S) TO (T) | | | 3.2.1.101 | 64 | 4 | | RG | SUB U; (R)-(S) TO (T) | | | 3.2.1.102 | 65 | 4 | | RG | SUB L; (R)-(S) TO (T) | | | 3.2.1.103 | 66 | 4 | 64 | RG | SUB N; (R)-(S) TO (T) | | | 3.2.1.104 | 67 | 4 | 64 | RG | SUB ADDRESS; (R) - (S) TO (T) | | | 3.2.1.105 | 68 | 4 | 64 | RG | MPY U; (R)*(S) TO (T) | | | 3.2.1.106 | 69 | 4 | 64 | RG | MPY L; (R)*(S) TO (T) | | | 3.2.1.107 | 6A | | <i></i> | 20 | ILLEGAL | - | | 3 • 2 • 1 • 108 | 6B | 4 | 64 | RG | MPY S; (R)*(S) TO (T) | | | 3.2.1.109 | 6C | 4 | 64 | RG | DIV U; (R)/(S) TO (T) | | | 3 • 2 • 1 • 110 | 60 | 4 | 64 | RG | INSERT BITS; (R) TO (T) PER (S) | | | 3 • 2 • 1 • 111 | 6E | 4 | 64 | RG | EXTRACT BITS; (R) TO (T) PER (S) | | | 3.2.1.112 | 6F | 4 | 64 | RG | DIV S; (R)/(S) TO (T) | | | 3.2.1.113 | 70 | A | 64 | RG | - | | | 3 • 2 • 1 • 114 | 71 | A | 64 | RG<br>RG | CEILING; (R) TO (T) | | | 3.2.1.115 | 72 | A | 64<br>64 | RG | SIGNIFICANT SQUARE ROOT; (R) | 120 | | 3.2.1.116 | 73 | A | 04 | KG | TO (T) | 121 | | 3 • 2 • 1 • 117 | 74 | 4 | 64 | RG | ADJUST SIGNIFICANCE; (R) PER | | | 5.5.1.11 | • • | • | ٠. | | (S) TO (T) | 121 | | 3 • 2 • 1 • 118 | 7 <b>5</b> | 4 | 64 | RG | ADJUST EXPONENT; (R) PER | | | 0.0.1.1.1 | | ٠. | - , | .,, | (S) TO (T) | 122 | | 3 • 2 • 1 • 119 | 76 | A | В | RG | CONTRACT; 64 BIT (R) TO 32 BIT (T). | | | 3.2.1.120 | 77 | Α. | | RG | ROUNDED CONTRACT; 64 BIT (R) TO | | | | | | | | 32 BIT (T) | 123 | | 3 • 2 • 1 • 121 | 78 | A | 64 | RG | TRANSMIT; (R) TO (T) | 124 | | 3 • 2 • 1 • 122 | 79 | A | 64 | RG | ABSOLUTE; (R) TO (T) | 124 | | 3.2.1.123 | 7 A | A | 64 | RG | EXP.; (R) TO (T) | 124 | | 3 • 2 • 1 • 124 | 78 | 4 | 64 | RG | PACK; (R), (S) TO (T) | | | 3 • 2 • 1 • 125 | 7C | A | 64 | RG | · | 124 | | 3-2-1-126 | 70 | 7 | 64 | NT | · | 125 | | 3.2.1.127. | 7E | 7 | 64 | NT | | 125 | | 3-2-1-128 | 7F | 7 | 64 | NT | | 125 | | 3.2.1.129 | 80 | 1 | Ε | VT | <u>.</u> | 125 | | 3.2.1.130 | 81 | 1 | E | VT | | 125 | | 3 • 2 • 1 • 131 | 82 | 1 | Ε | VT | | 126 | | 3-2-1-132 | 83 | 1 | 64 | VT | | 126 | | 3 • 2 • 1 • 1 3 3 | 84 | 1 | Ε | VT | | 126 | | 3 • 2 • 1 • 134 | 85 | 1 | Ε | VT | | 126 | | 3 • 2 • 1 • 1 3 5 | 86<br>97 | 1 | E | VT | · | 126 | | 3.2.1.136 | 87 | 1 | 64 | VT | SUB ADDRESS; A-B>C | | | 3 • 2 • 1 • 137 | 88 | 1 | E | VT<br>VT | MPY U; A*B>C | 127<br>127 | | 3 • 2 • 1 • 138 | 89<br>8 <b>A</b> | 1 | 64 | VT | • | 127 | | 3.2.1.139<br>3.2.1.140 | 88 | 1 | 64<br>E | VT | | 128 | | 7 • C • T • T 4 A | 00 | T | C | A 1 | III 1 39 M-U | 170 | CONTROL DATA I ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation I SPECIFICATION PAGE VIII REV. A ----- SUPER COMPUTER OPERATIONS----- | | | | | | PAGE | |------------------------|------------|---|----|-----|----------------------------------| | | | | | | PAGE | | | | | | | | | 3 • 2 • 1 • 141 | 8C | 1 | Ε | VT | DIV U; A/B>C | | 3.2.1.142 | 8D | - | _ | ٠. | ILLEGAL | | 3.2.1.142 | 8E | | | | ILLEGAL | | | | | c | UT | | | 3 • 2 • 1 • 144 | 8F | 1 | E | VT | DIV S; A/B>C | | 3.2.1.145 | 90 | 1 | Ε | VT | TRUNCATE; A>C | | 3.2.1.146 | 91. | 1 | Ε | VT | FLOOR; A>C | | 3 • 2 • 1 • 1 4 7 | 92 | 1 | Ε | VT | CEILING; A>C | | 3-2-1-148 | 93 | 1 | Ε | VT | SIGNIFICANT SQUARE ROOT; | | | | | | | A>C | | 3 - 2 - 1 - 149 | 94 | 1 | Ε | VT | ADJUST SIGNIFICANCE; | | | | _ | | | A PER B>C | | 3 • 2 • 1 • 150 | 95 | 1 | Ε | VT | ADJUST EXPONENT; A PER B>C . 132 | | 3.2.1.151 | 96 | | 8 | VT | • | | | | 1 | | | CONTRACT; 64 BIT A>32 BIT C 132 | | 3 • 2 • 1 • 152 | 97 | 1 | В | VT | ROUNDED CONTRACT; 64 BIT | | | | | _ | _ | A>32 BIT C 133 | | 3 • 2 • 1 • 153 | 98 | 1 | Ε | VT | TRANSMIT;A>C | | 3 • 2 • 1 • 154 | 99 | 1 | Ε | VT. | ABSOLUTE; A>C | | 3 • 2 • 1 • <b>155</b> | 94 | 1 | Ε | VT | EXP.; A>C | | 3 • 2 • 1 • 156 | 98 | 1 | Ε | VΤ | PACK; A, B>C | | 3 • 2 • 1 • 157 | 9C | 1 | В | VT | EXTEND; 32 BIT A>64 BIT C 134 | | 3.2.1.158 | 90 | ī | Ē | VT | LOGICAL; A, B> C | | 3.2.1.159 | 9E | _ | _ | • • | ILLEGAL | | | 9F | | | | | | 3-2-1-160 | | _ | _ | | ILLEGAL | | 3 • 2 • 1 • 161 | AO | | Ε | SV | ADD U; A+B>C | | 3.2.1.162 | A1 | 2 | Ε | SV | ADD L; A+B>C 135 | | 3 • 2 • 1 • 163 | A 2 | 2 | Ε | SV | ADD N; A+B>C | | 3 • 2 • 1 • 164 | A 3 | | | | ILLEGAL | | 3 • 2 • 1 • 165 | A4 | 2 | Ε | SV | SUB U; A-B>C | | 3-2-1-166 | <b>A</b> 5 | 2 | Ε | SV | SUB L; A-B>C | | 3 • 2 • 1 • 167 | A6 | 2 | Ε | SV | SUB N; A-B>C | | 3.2.1.168 | A7 | _ | _ | | ILLEGAL 135 | | 3.2.1.169 | A8 | 2 | Ε | SV | MPY U; A*B>C | | 3.2.1.170 | A9 | 2 | Ē | SV | MPY L; A*B>C | | 3.2.1.171 | AA | ۷ | - | | ILLEGAL | | | | _ | _ | CU | | | 3 • 2 • 1 • 172 | | 2 | | | MPY S; A*B>C | | 3 • 2 • 1 • 173 | AC | 2 | Ε | SV | DIV U; A/B>C | | 3-2-1-174 | AD | | | | ILLEGAL | | 3 • 2 • 1 • 175 | AE - | | | • | ILLEGAL | | 3 • 2 • 1 • 176 | AF | 2 | Ε | SV | DIV S; A/B>C | | 3 • 2 • 1 • 177 | 80 | С | Ε | BR | COMPARE INTEGER, BRANCH IF (A) | | _ | - | | | | + (X) EQ (Z) 140 | | 3 • 2 • 1 • 178 | Вı | C | Ε | BR | COMPARE INTEGER, BRANCH IF (A) | | - w/ m/ m/ | - 4 | • | _ | , | + (X) NE (Z) 140 | | 3-2-1-179 | B2 | С | Ε | BR | COMPARE INTEGER, BRANCH IF (A) | | 2.C.T.T.3 | ے ت | U | Ľ. | 57. | | | 7 2 4 490 | ۵. | C | = | D.C | + (X) GE (Z) | | 3 • 2 • 1 • 180 | B3 | С | Ε | BR | COMPARE INTEGER, BRANCH IF (A) | | | | | | | + (X) LT (Z) 140 | | | | | | | | ICONTROL DATA I ENGINEERING 1 Corporation 1 NO. 37100670 DATE Jan., 1980 PAGE IX REV. A ----- SUPER COMPUTER OPERATIONS ----- SPECIFICATION. | | | | | • | | PAGE | |------------------------|-----------|-------|----------|-----------------------------------------|---------------------------------------------|-------| | 3.2.1.181 | 84 | С | Ε | BR | COMPARE INTEGER, BRANCH IF (A) | | | 3.5.1.1.1.1 | | | _ | | + (X) LE (Z) | | | 3.2.1.182 | 85 | С | Ε | BR | COMPARE INTEGER, BRANCH IF (A) + (X) GT (Z) | 1 4 0 | | 3.2.1.183 | В6 | 5 | NA | BR | BRANCH TO IMMEDIATE ADDRESS; | | | 7 2 4 496 | 87 | 1 | Ε | VM | (R)+I(48 BITS) | | | 3.2.1.184<br>3.2.1.185 | 88 | 1 | E | VM | TRANSMIT REVERSE; A>C | _ | | 3.2.1.186 | 89 | 1 | _ | • • • • • • • • • • • • • • • • • • • • | ILLEGAL | | | 3.2.1.187 | BA | 1 | Ε | MV | TRANSMIT INDEXED LIST>C | | | 3.2.1.188 | 88 | ž | Ē | NT | MASK; A, B>C PER Z | | | 3.2.1.189 | BC | 2 | Ē | NT | COMPRESS; A>C PER Z | | | 3.2.1.190 | 80 | 2 | Ē | NT | MERGE; A, B> C PER Z | | | 3.2.1.191 | BE | 5 | 64 | IN | ENTER (R) WITH I (48 BITS) | | | 3.2.1.192 | BF | 5 | 64 | IN | INCREASE (R) BY I(48 BITS) | 156 | | 3-2-1-193 | CO | 1 | Ε | VM | SELECT EQ; A EQ B, ITEM COUNT | | | | | | | | To (C) | 156 | | 3 • 2 • 1 • 194 | C1 | 1 | Ε | VM | SELECT NE; A NE B, ITEM COUNT | | | | | | | | TO (C) | 156 | | 3-2-1-195 | CS | 1 | Ε | VM | SELECT GE; A GE B, ITEM COUNT | • | | | | | _ | | TO (C) | 156 | | 3-2-1-196 | C3 | 1 | Ε | MV | SELECT LT; A LT B, ITEM COUNT | | | | | | | | TO (C) | 156 | | 3 • 2 • 1 • 197 | C4 | 1 | Ε | NT | COMPARE EQ; A EQ B ORDER | 4.53 | | <b>-</b> | 0.5 | | <b>_</b> | | VECTOR> Z | 15/ | | 3-2-1-198 | C5 | 1 | ε | NT | COMPARE NE; A NE B ORDER VECTOR> Z | 157 | | 3-2-1-199 | C6 | 1 | Ε | NT | COMPARE GE; A GE B ORDER | 191 | | 2.5.1.133 | CO | T | <b>L</b> | | VECTOR> Z | 157 | | 3-2-1-200 | <b>C7</b> | 1 | Ε | NT | COMPARE LT; A LT B ORDER | | | 2.5.1.5.00 | ٠. | • | • | ••• | VECTOR> Z | 157 | | 3.2.1.201 | C8 | 1 | Ε | NT | SEARCH EQ; INDEX LIST>C | | | 3.2.1.202 | C9 | ī | | | SEARCH NE; INDEX LIST>C | | | 3 • 2 • 1 • 203 | | | | NT | SEARCH GE; INDEX LIST>C | | | 3-2-1-204 | CB. | 1 | Ε | NT | SEARCH LT; INDEX LIST>C | 158 | | 3 - 2 - 1 - 285 | CC | | 64 | | MASKED BINARY COMPARE; A | | | | | | | | EQ/NE (B) PER (C) | 160 | | 3.2.1.206 | CD | 5 | | IN | | | | n,40% <u>3</u> \$ | . 5 | 13.11 | | | I(24 BITS) | 160 | | 3 • 2 • 1 • 207 | CE | , 5 | 32 | IN | HALF WORD INCREASE (R) BY | | | | ` | | _ | | I(24 BITS) | 161 | | 3-2-1-208 | CF | 1 | Ε | NT | | 464 | | 3 A 4 5 A 5 A | 200 | ٠. | _ | \1 \4 | A>C PER B | | | 3 - 2 - 1 - 209 | 00 | 1 | E | V M<br>V M | | 103 | | 3.2.1.210 | U1 | 1 | C | 71 V | C(N) | 167 | | 3 • 2 • 1 • 211 | D2 | | | | ILLEGAL | | | O = C = T = C T T | ے د | | | | | ¥ 0 Ŧ | CONTROL DATA: ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE x ----- SUPER COMPUTER OPERATIONS ----- REV. A | | | | | • | | | PAGE | |------------------------|----------|---|--------|---------|----------------------------------------|---|------------| | 3.2.1.212 | D3 | | | | ILLEGAL | | 164 | | 3.2.1.213 | 04 | 1 | Ε | VM | AVE. DIFF. (A(N)-B(N))/ | | • • | | | | - | | | 2>C(N) | • | 164 | | 3.2.1.214 | 05 | 1 | Ε | VM | DELTA (A(N+1)-A(N))>C(N) | • | 164 | | 3.2.1.215 | D6 | | | | ILLEGAL | • | 164 | | 3.2.1.216 | 07 | | | | ILLEGAL | • | 164 | | 3.2.1.217 | 80 | 1 | Ε | NT | MAX. OF A TO (C), ITEM COUNT | | | | 7 7 4 540 | 00 | | | | TO (B) | • | 164 | | 3-2-1-218 | 09 | 1 | Ε | NT | MIN. OF A TO (C), ITEM COUNT<br>TO (B) | | 4 6 1. | | 3.2.1.219 | DA | 1 | Ε | ٧M | SUM (A0+A1+A2AN) TO C AND C+1. | | 164 | | 3 • 2 • 1 • 220 | DB | 1 | Ē | VM | | | 166 | | 3.2.1.221 | OC | ī | Ē | , AM | | | 167 | | 3.2.1.222 | 00 | • | _ | • • • • | ILLEGAL | | 167 | | 3.2.1.223 | DE | | | | ILLEGAL | | 167 | | 3.2.1.224 | DF | 1 | Ε | VM | INTERVAL; A PER B>C | _ | 168 | | 3.2.1.225 | En | _ | _ | • • • | ILLEGAL | - | 168 | | 3.2.1.226 | E1 | | | | ILLEGAL | - | 168 | | 3.2.1.227 | EZ | | | | ILLEGAL | | 168 | | 3.2.1.228 | E3 | | | | ILLEGAL | | 168 | | 3.2.1.229 | E4 | | | | ILLEGAL | | 168 | | 3.2.1.230 | ٤5 | | | | ILLEGAL | | 168 | | 3 • 2 • 1 • 231 | E6 | | | | ILLEGAL | | 168 | | 3.2.1.232 | E7 | | | | ILLEGAL | • | 168 | | 3 • 2 • 1 • 233 | E8 | | | | ILLEGAL | • | 168 | | 3 • 2 • 1 • 234 | E9 | | | | ILLEGAL | - | 168 | | 3 • 2 • 1 • 235 | EA | | | | ILLEGAL | - | 168 | | 3.2.1.236 | EB | | | | ILLEGAL | | | | 3 • 2 • 1 • 237 | EC | | | | ILLEGAL | | 168 | | 3.2.1.238 | ED | | | - | ILLEGAL | | 168 | | 3.2.1.239 | EE | | | | ILLEGAL | | 168 | | 3.2.1.240 | EE | | | | ILLEGAL | | 168 | | 3.2.1.241 | FO | 3 | 1 | LS | LOGICAL EXCLUSIVE OR A, B>C . | | 168 | | 3.2.1.242 | F1 | | | | | | 169 | | 3-2-1-243 | F2 | 3 | 1 | LS | LOGICAL INCLUSIVE OR A, B>C . | | 169 | | 3 • 2 • 1 • 244 | F3 | 3 | 1 | FS | LOGICAL STROKE A, B>C . | | 169 | | 3 • 2 • 1 • 245 | F4 | 3 | 1 | LS | LOGICAL PIERCE A, B>C . | | 169 | | 3 • 2 • 1 • 246 | F5 | 3 | 1 | LS | LOGICAL IMPLICATION A, B>C . | | 169 | | 3 • 2 • 1 • 247 | F6 | 3 | 1 | LS | LOGICAL INHIBIT A, B>C . | | 169 | | 3.2.1.248 | F7<br>F8 | 3 | 1<br>8 | LS | LOGICAL EQUIVALENCE A, B>C . | | 169 | | 3.2.1.249<br>3.2.1.250 | F9 | 3 | 0 | ST | MOVE BYTES LEFT; A>C | | 169 | | 3.2.1.250 | FA | | | | ILLEGAL | | 170 | | 3.2.1.251 | FB | | | | ILLEGAL | | 178 | | 3.2.1.252 | FC | | | | | | 170 | | 3.2.1.254 | FD | | | | ILLEGAL | | 170<br>170 | | 3.2.1.255 | FE | | | | T = 0 | | 170 | | U + C + I + E / / | | | | | ILLEGAL | , | TIG | | CONTROL | | DA | TA | : | | | Ε | Ν | G | I | Ν | Ε | Ε | R | Ι | N | G | | | | 1 | NO | • | 37 | 7100 | 67 D | | |----------|----|----|----|---|---|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|---|-----|----|----|------|------|---| | | | | | | | | | | | | | | | | | | | | | | 1 | DA: | TE | Ĵź | an | 1980 | 3 | | 1 Corpoi | a. | ti | on | : | | S | P | Ε | С | I | F | I | С | A | T | I | 0 | N | | | | | | x | | | • | | | | | | | | | | | | | | | | | | | | | • | | 8 | RE | ٧. | A | | | | | | | | | | | | | | | | | | • | | | | | | - | | | | | | | | | | | S | U | P | Ε | R | С | 0 | M | P | U | T | Ε | R. | | 0 | P | Ε | R | Α | T | I | 0 | N | S | | | | | | | PAGE | |----------------|-------------------------------------------|------| | 3.2.1.256 | FF ILLEGAL | 170 | | 4 • 0 | TEST REQUIREMENTS (not applicable) | 170 | | 5 <b>.</b> 0 | PREPARATION FOR DELIVERY (not applicable) | 170 | | 5 • Q<br>5 • 1 | NOTES | | CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 1 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 1.0 SCOPE This is a model independent CPD specification for the CYBER 200 line. Section 2.0 lists specification numbers for each model where information that is model dependent can be obtained from the functional specification. This is NOT a reference manual for user's groups. This document is written expressly for logic designers and diagnostic programmers. 1.1 Definition of Radix and Power Notation FORTRAN notation is used to indicate numbers raised to a power. For example, 2 raised to the 47th power would be written $2^{**}47$ . The following method is used to indicate the radix of numbers. The number will be followed by a radix indicator enclosed in brackets with "B" indicating binary or base 2, "D" indicating decimal or base 10, and "H" indicating hexadecimal or base 16. For example: 100[D] = 64[H] = 1100100[B] 2.0 APPLICABLE DOCUMENTS Model 205 - 10358025 Functional Computer Specification - 10358026 Timing Specification - 3.0 PERFORMANCE REQUIREMENTS - 3.1 General Description | CONTROL DATA : | - | N G I N E | | | DATE | 37100670<br>Jan., 1980 | |-----------------------------|-----------|---------------------|---------------|----------|--------------|------------------------| | : Corporation : | SPE | CIFI | CAT | ION . | PAGE<br>REV. | | | S U P E R | C 0 1 | 1 P U T E | R O | PERA | TION | S | | 3.1.1 Instru | iction F | ormats a | and Type | S | | | | 3.1.1.1 Instru | | ormats -<br>cified. | | elds are | 8 bits | unless | | 3.1.1.1.1 Format | 1 | | | | | | | I F I G<br>!Function! Sub- | | | | | | | | : :Function | | | | | | base <br> address | | 3.1.1.1.2 Format | 2 | | | | | | | | | | | | | | | <pre>F</pre> | :0.V. | : base | 1 0.V. | base | : 0.V. | iresult i | | | | ! | | | | | | 3•1•1•1•3 Format | 3 | | | | | | | 1 F 1 G | | | | | | | | | | | | | | | | 3.1.1.1.4 Format | 4 | | | | | | | I F I R<br>Ifunctionisource | | | <b>-</b><br>! | | | | | | | nation | | | | | | 3.1.1.1.5 Format | 5 | | _ | | | | | F R Functionidesti- | <br> <br> | | I48 | | | ;<br>;<br>; | | <del></del> | L | <del></del> | | | | | | CONTROL | | | • | | | | | | | | | | | | | | | | | | | | | | 70<br>1980 | |-------------------|----------|--------------|-------------|--------------|----------|----|---------------|------------------|---------------------------------------|--------|-----|----|---------|---------------|---|--------------|-----|-----|----|------------|-----|------|----------|-----|------------| | : Corpora | tior | | | S | Р | Ε | С | I | F | I | C | Α | T | I | 0 | N | • | | | PA(<br>RE) | | | | | | | S | U P | E | R | С | C | М | Ρ | U | T | Ε | Ŗ | | 0 | P | Ε | R | A | T | I | 0 | N | S | | | | | 3.1.1.1.6 | F | or | mat | 6 | | | | | | | | | | | | | | | | | | | | | | | F I | | | | | | | T 4 | . <del>-</del> - | | | | | . — — | ! | • | | | | | | | | | • | | | 1 1 | | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | | | ;<br>; | | | | | | | | | | | | | 3.1.1.1.7 | F | or | mat | 7 | | | | | | | | | | | | | | | | | | | | | | | Function! | | | | <br>! | S | | | : | <b></b> | | T | | | 1: | | | | | | | | | | | | | | | | | 1 | | | · <del></del> | : | | | | - | | ;<br> | | | | | | | | | | | | | 3 • 1 • 1 • 1 • 8 | F | orı | ma <b>t</b> | 8 | | | | | | | | | | | | | | | | ` | | | | | | | F<br>Function | | | | | gi | st | | : | ba | se | | | - | - : : : : | | | | | | | | | | | | | | <u>.</u> | | | · <b>-</b> | | | | • | | | | | | <b>.</b> | | | | | | | | | | | | | 3.1.1.1.9 | F | ori | nat | 9 | | | | | | | | | ر ·<br> | _ | | | | | | | | | | | | | F<br>Function | : 50 | ıb- | | : | \$<br>* | | | : | | T<br>* | | | | : | | | | | | | | | | | | | 3.1.1.1.10 | Fo | ) ( u | nat | Α | | | | | | | | | | <u>.</u> | | | | | | | | | | | | | F<br>Function | | | | | *- | * | | | ₹e | - | ste | er | | :<br>: | | | | | | | | | | | | | .1.1.1.11 | i | · | | i | | | | i | | | | | | <u>.</u><br>* | | D e : | SCI | ~it | эe | d i | ٠h٠ | er e | e us | sec | d | | | r ( | , | | | <b>-</b> | | | <b>-</b> | | | | | | *:<br>- | | Uni<br>c I e | | | | | | | ist<br>S | bе | • | | F<br>Function | Su | ı b <b>-</b> | | <b>;</b> * * | 1 | I | | t | as | se | | 5 | ; | : | | | | | | | | | | | | ICCNTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 4 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.1.1.12 Format C # 3.1.1.2 Instruction Types # 3.1.1.2.1 Register Instructions (RG) In the register instructions, all operand sources and all result destinations are registers. R, S, and T each designate the contents of one of 256 registers. A register may be used to hold one or both source operands as well as the result. Special case: if register 00 is designated as a source or result register, see A.2 Section 3.1.7. Unless stated differently in the instruction description in all register-to-register operations, the contents of the source registers are unchanged and the destination register is cleared before the result is transferred into it. #### 3.1.1.2.2 Index Instructions (IN) The index instructions are used primarily in performing numerical calculations on field lengths and addresses. The term, <u>replace</u>, means replace only the specified bits. The phrase, <u>replace the right-most 48 bits</u>..., implies that the left-most 16 bits are not altered. #### 3.1.1.2.3 Branch Instructions (BR) Branch conditions may be determined by examining single bits, a 24-bit or 48-bit integers, 32-bit or 64-bit integers, 32-bit floating point operands or 64-bit floating point operands. A special branch is provided to enter and leave the Monitor program. All item counts in branch instructions are in half-words. CONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation : SPECIFICATION PAGE 5 REV. A ----- SUPER COMPUTER OPERATIONS ----- # 3.1.1.2.4 Vector Instructions (VT) The vector instructions perform operations on ordered scalars. Referring to format 1 under section 3.1.1.1.1, the vector instruction designators are defined as follows: - F eight-bit instruction code - G eight-bit sub-operation code - X,Y eight-bit designators, each specifying one of 256 registers holding address offsets for the source operand fields. - A,B eight-bit designators, each specifying one of 256 registers holding base addresses and field lengths of the source operand fields. - Z eight-bit designator specifying one of 256 registers holding the base address of the control vector. - eight-bit designator specifying one of 256 registers holding the base address and the field length of the destination field. If C+1 is used by the instruction, C must be even, since C+1 is formed by using the left-most seven bits of the C designator and forcing the right-most bit to a one. If C+1 is used and C is odd, the reference to C and C+1 is undefined. - C+1 eight-bit designator specifying a register which holds the offset for both the control vector and the destination field. C+1 always references an odd register. See the preceding paragraph. Note that the usage of C+1 is dependent upon bit 2 of the G designator. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 6 REV. A ------ SUPER COMPUTER OPERATIONS ----- # 3.1.1.2.4 (Cont\*d) The bits of the G field (numbered from left to right as are all fields) are interpreted as follows: | Bit No. | State | <u>Description</u> | |---------|-------|------------------------------------------------------| | 1 | | | | : 0 | 0 | 64-bit operands (words) | | | 11 | 32-blt operands (half-words) | | 1 1 | 0 | <pre>*control vector operates on binary ones :</pre> | | 1 | 1 | *control vector operates on binary zeros : | | 2 | 0 | do not offset destination field and | | : | | control vector | | . : | 1 | l offset destination field and control | | 1 | | <u>vector</u> : | | 1 3 | 0 | I normal source stream A | | ! | 1 | **broadcast repeated (A) | | : 4 : | 0 | normal source stream B | | 1 | 11 | **broadcast repeated (b) | | 1 5 1 | | These bits are used for sign control for l | | 6 ; | : | some of the Vector and Vector Macro : | | 7 1 | : | instructions. See Section 3.1.4.9 for t | | : | i | a description of the use of these bits : | | : | i | for sign control. The G bit charts in 1 | | 1 : | : | the Table of Contents provide a quick : | | : | ł | reference to which instructions provide: | | 1 1 | • | this feature. | | 1 | | | - \*If the eight-bit designator Z is zero, no control vector is used, so bit 1 of G is undefined. - \*\*If bit 3 and/or 4 of G is a 1, then either the A and/or B source field is a constant used as each element of the respective vector stream and the associated offsets are ignored. These constants are found in the registers specified by A and B, respectively. If bit 3 and/or 4 is a one and bit 0 of G is a one, register A and/or B is a 32-bit register. The result of broadcasting both repeated constants A and B is undefined for instructions which do not terminate due to filling the result field, i.e., the Select instructions, CO, C1, C2, and C3. CONTROL DATA! ENGINEERING DATE Jan., 1980 Corporation! SPECIFICATION PAGE 7 REV. A 3.1.1.2.4 (cont d) The base address (which defines the location of the first operand of vector) and the vector field lengths are obtained in the manner shown below. The registers addressed by A and X contain the following: | A or B | ; F | leld | Length | 1 | Base Address | | | : | |--------|-----|------|--------|-------|--------------------------------|----|--------|---------| | X or Y | : | Not | Used | | 32 sign bits<br>for the offset | 1 | offset | -;<br>; | | bit | 0 | | | 15 16 | ********** | 47 | 48 | <br>63 | If the offset does not contain 32 leading sign bits, the instruction is undefined. The portion of the vector which would be included in vector stream A is as follows: | | <br> < | Field Length | > | 21 10 21 21 | |--------------|----------|---------------------------|-------------|-------------| | | Not Used | ;<br>! P | ortion Used | - | | Bas <b>e</b> | Address | A I Base Address + Offset | - Vector A> | | The operation of subtracting the offset from the fleid length must result in a vector length which is positive and less than (2\*\*16) in magnitude. If the resulting vector length is not positive and less than (2\*\*16) in magnitude, it will be treated as a zero vector length. CONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation : SPECIFICATION PAGE 8 REV. A ------SUPER COMPUTER OPERATIONS----- #### 3.1.1.2.4 (cont'd) The register addressed by C contains the following: | С | I<br>I Fleid Length | : | Base | Address | : | |-----|---------------------|-------|------|---------|-----| | bit | 0 | 15 16 | | 63 | . • | If vector C is specified as having an offset (bit 2 of the G designator is a one), register C+1 contains the offset. If C+1 is used in the execution of an instruction, C should be specified as an even register. If C is odd, the reference to C and C+1 is undefined. #### Control Vector When control vectors are specified (Z designator ≠ n), a single unique bit from the control vector is associated with the storing of each result element in the output field and the setting of the data flag for that result. When a bit within a control vector prohibits the storing of a result element, the previous contents of the associated result vector element are not altered nor is the data flag register modified. The nth bit read from the control vector prohibits or allows the storing of the nth result into the result vector. Bit one of the G designator selects whether a zero or a one control vector bit allows the storing of a result. If bit one of the G designator is a zero/one, store the nth result if the nth bit of the control vector was a one/zero, respectively. ICONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 9 REV. A # 3.1.1.2.4 (Cont'd) Registers Z and C+1 contain the following information relating to the control vector: (Z) Not Used Base Address Control vector Z uses the same field length as result vector C. The starting address of the control vector is obtained by adding the offset and the base address. Since offsets are item counts, the same offset is used for both the result vector and for the control vector. The offset indicates a bit offset when used with the control vector. ## 3.1.1.2.5 Vector Macro Instructions (VM) Vector macro instructions perform in much the same manner as vector Instructions. Some vector macro instructions do not form result vectors but store their result in one or two registers which are specified by the instructions. For these instructions, the control vector has neither length nor offset and controls the use of element(s) of the source vector(s); also, bit 2 of the G field is undefined and must be set to zero. Note that C and C+1 designate 32-bit registers when bit 0 of the G designator specifies 32-bit operands. For the other vector macro instructions (those having result vectors), the control vector has the same connotation as in vector instructions. The B7 and BA instructions do not use control vectors. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 10 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.1.2.6 Sparse Vector Instructions (SV) Due to arithmetic reduction, many elements of a vector may be reduced to zero; therefore, except for their positional significance, they need not be carried along as floating point numbers. In order to conserve both storage space and calculating time, a group of instructions make possible the expansion and compression of vectors of this type; i.e., sparse vectors. A sparse vector consists of a vector pair, one of which is a bit string, identified as the order vector, and the other is a floating point array identified as the data vector. A sparse vector is typically formed by first using the Compare instructions to generae an order vector. A normal vector with "near zero" elements in it is then reduced to a sparse vector with the Compress instruction. The Compress uses the generated order vector as a means to throw out all "near zero" elements. See the instruction descriptions for BC, C4, C5, C6 and C7. BC is the Compress and C4-C7 are Compare instructions. A sparse data vector, being simply an ordered set of floating point scalars, is indistinguishable in format from any other vector. However, a sparse data vector has an associated sparse order vector which determines the positional significance of the elements of the sparse data vector. For example, a sparse data vector A and its associated sparse order vector X may be represented as follows: ----- SUPER COMPUTER OPERATIONS ----- # 3.1.1.2.6 (Cont d) The sub-operation code and eight-bit designators have the following meanings for sparse vector instructions (see Section 3.1.1.1.2 for sparse vector format): F - eight-bit instruction code G - eight-bit sub-operation code - bit 0 of the G field is used in this set of instructions as follows: | State | <u>Interpretation</u> | |-------|-----------------------| | 0 | 64-bit operands | | 1 | 32-bit operands | Bits 5, 6 and 7 of the G field are used for sign control. See Section 3.1.4.9 for descriptions of the use of these bits with the above instructions. G bits 1 and 2 are used to select the logical operation to be performed on the order vectors X and Y to form order vector Z. Bits 3 and/or 4 of the G field, when set to one, are used to broadcast A and/or B, respectively. - A,B eight-bit designators, each specifying one of the 256 registers holding the base address of a source sparse data vector. - X,Y eight-bit designators, each specifying one of the 256 registers containing the base address and the field length of the source sparse order vectors associated with source sparse data vectors A and B, respectively. - C eight-bit designator specifying one of the 256 registers containing the base address of the result sparse data vector. - Z eight-bit designator specifying one of the 256 registers containing the base address and the field length of the result sparse order vector associated with result sparse data vector C. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 12 REV. A ------SUPER CCMPUTER OPERATIONS----- # 3.1.1.2.6 (Cont d) | (A),(B)<br>or (C) | ! Not Used* | l Base Address | | |-------------------|----------------|----------------|-----| | | 0 | 15 16 | 63 | | (X),(Y)<br>or (Z) | I Field Length | : Base Address | ; 1 | | | 0 | 15 16 | 63 | \* At the completion of these instructions, the length of the resulting sparse data vector is placed in the left-most 16 bits of register C. Neither offsetting nor indexing is performed by the sparse vector instructions. The field lengths associated with source sparse data vectors A and B are not used. These lengths are determined by the number of ones in their sparse order vectors. The field lengths of the source sparse order vectors X and Y and the result sparse order vector Z are item counts in bits. ## 3.1.1.2.7 String Instructions (ST) The string instructions perform manipulations on strings of eight-bit bytes. #### Instruction Format The string instructions use Format 3 (see Section 3.1.1.3). F - eight-bit instruction code G - eight-bits unused X.Y.Z A,B,C - eight-bit register designators; the registers contain addressing information for the fields to be used. | CONTROL DAT | <b>A</b> : | | Ε | N | G | I | N | ε | Ε | R | I | N | G | | | | | | | | 710 | | | 3 ^ | |-------------------|------------|------|-----|-----|------------------|-------|-------|---|----------------|---|-----------------|----|-------|---|---|----|----|--------|----|---|---------|---|------------|-----| | ! Corporation | n : | S | P | Ε | С | I | F | I | С | A | T | I | 0 | N | ę | | 1 | PA | GΕ | | 3 | • | 198 | , u | | S U I | PE | R C | С | М | Р | U | T | Ε | R <sup>,</sup> | | 0 | P | Ε | R | Α | T | I | 0 | N | S | | | | • | | 3 • 1 • 1 • 2 • 7 | (Con | t°d) | | | | | | | | | | • | | | | | | | | | | | | | | (A),(B),<br>& (C) | | Fie | l d | Le | ing | g † † | 1 | | | | : | | | | | | | | | | | | : | , | | (X),(Y),<br>& (Z) | | No | · | Jse | . <del>-</del> - | | • • • | • | | | . – -<br>:<br>: | | | | | In | de | <br>ex | | | • •• •• | | <br>;<br>; | | | bit | 0 | | | | - | - | - | | | 1 | 5 | 16 | <br>> | | | | | | | | | ( | 63 | | If any of the eight-bit designators, X, Y, or Z, are set to zero, indexing is not used for that stream and the address of the initial byte is obtained from the base address. | | | }<br>} | <field length<="" th=""><th>;<br/>; &lt; -</th></field> | ;<br>; < - | |----------|----------|--------|---------------------------------------------------------|------------| | : | Not Used | | Data Field Used | : | | ۸<br>ا | | /<br>1 | | | | Base | Address | | Address<br>Index | | | !<br>! < | Index | ·>! | · • | | Note that the length of the data field used is the same as the field length found in the register containing the base address. Indexing does not affect the field length used whereas offsetting does (see offsetting in vectors 3.1.1.2.4) The string instructions do not have offsetting and the vector instructions do not have indexing. # 3.1.1.2.8 Logical String (LS) The LS (logical string) instructions have indices and fields identical to those of the ST (string) instructions except that the item counts and indices are in bits instead of bytes. The LS operations are performed as bit operations on bit boundaries while the ST operations are performed as byte operations on byte boundaries. CONTROL DATA! ENGINEERING DATE Jan., 1980 Corporation! SPECIFICATION PAGE 14 REV. A ----- SUPER COMPUTER OPERATIONS ----- # 3.1.1.2.9 Monitor Instructions (MN) Monitor instructions perform as described only when in Monitor Mode. When not in Monitor Mode, the Monitor instructions perform as an Illegal instruction would (see Section 3.1.4.2.2). # 3.1.1.2.10 Non-Typical Instruction (NT) The format and operation of these instructions are completely described under the individual instruction write-ups. # 3.1.2 Operand Size Definition and Addressing The following operand definitions are implied throughout the specification. - Word A 64-bit quantity, the address of the left-most bit always being a multiple of 64 base 10. - Half-word A 32-bit quantity, the address of the left-most bit always being a multiple of 32 base 10. - Byte An 8-bit quantity, the address of the left-most bit always being a multiple of 8 base 10. Groups of bits in an address should be thought of as addressing various units of storage as illustrated in the chart below. ICONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 15 REV. A 3.1.2 (Cont'd) Within a word, bits, bytes, and half-words are always numbered from left to right. The lowest addressed bit, byte, or half-word is always the left-most bit, byte, or half word in the word. All addresses are 48-bit quantities and contain enough information to reference a specific bit. Depending on the usage of an address, a certain number of the right-most bits in the address are ignored. For example, if a byte is being read, the right-most three bits of the address being used to reference it are ignored. Depending on the instruction, operands are counted on a bit, byte, half-word or word basis. The above figure illustrates the relative location of each bit, byte and half-word within a 64-bit word. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 16 REV. A #### 3.1.2 (Cont'd) If it is necessary to add addresses and item counts (indices or offsets), the item count is shifted left end off until it is properly aligned with the address. Binary zeros are attached to the right end of the quantity being shifted. The result of the addition always addresses a quantity having the same unit as the item count. for instance, if a byte count is added to any address, the result references a byte. This means that the right-most three bits of the address will be ignored. The following chart summarizes the process of adding an item count to an address and shows which bits are ignored in the resulting address. | | | | | | | 1 | 6 | 57 | 58 | 59 | 60 | 61 | 6 | 2 63 | |----------------------------|--------|----------------|-----|-------|-------|--------|------|-----|-----|----|----|----------|---|------| | Base | Add | ress | | | | >¦ | | 1 | : | | ; | : | : | 1 : | | | ; | | 16 | | , | 22 | | 63: | : | | | : | | : | | | | words | ; * | *<br> | | lwords | | ! | 0: | 0 | 0 | . 0 | 0 | 0 : | | item<br>counts<br>(indices | ;<br>; | | | 16 | | 21 | | | 631 | | | :<br>: | | : | | or off-<br>sets) / | :₿. | half-<br>words | | : ** | | lhalf- | ords | | : | 0 | 0 | 0 | 0 | 0 | | \ | : | | | | 16 | 19 | | | | | 63 | !<br>- | | : | | | C. | bytes | | | 1 * * | ibytes | | | | | | 0 | 0 | 0 | | | : | | | | | 16 | | | | | | <b>.</b> | | 631 | | | D. | bits | | | | lbits | | | | | | | | 1 | | | ` | | | | | | | | | | | | | | CONTROL DATA I ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 17 REV. A ----- SUPER COMPUTER OPERATIONS ----- | 3.1.2 | (Cont*d) | 16 | | 58 | 59 | 60 | 61 | 62 | 63 | |------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|---------|-----|------------|-------|-----| | ; | | 1 | | · | : | : | <br>! | <br>! | : : | | Α. | words | !<br>! <bits< th=""><th>used-&gt;</th><th>\<br/>\<br/>\</th><th>:<br/>:</th><th>* _</th><th>!<br/>!</th><th></th><th>-&gt;:</th></bits<> | used-> | \<br>\<br>\ | :<br>: | * _ | !<br>! | | ->: | | result- <br>ant | | <bits< td=""><td>used</td><td>&gt;</td><td> <br/> &lt;</td><td></td><td>:<br/></td><td>*</td><td>-&gt;:</td></bits<> | used | > | <br> < | | :<br> | * | ->: | | es ! | bytes | !<br>! <bits< td=""><td>used</td><td></td><td></td><td>&gt;</td><td>&lt; <b>-</b></td><td>*</td><td>-&gt;!</td></bits<> | used | | | > | < <b>-</b> | * | ->! | | : | bits | <br> | -Bits us | sed- | | | | | ->: | - \* These bits in the resultant address are ignored. - \*\* These bits in the index or offset are shifted off and do not enter the address calculation. The registers associated with any job or the monitor reside in the first 256 64-bit words of its associated virtual space or absolute memory, respectively. References to these portions of memory will cause the instruction to be treated as illegal in either monitor or job mode. The only exceptions to this rule are the 87 and 8A instructions with G-bit 7 set. In this case the output vector C (for the 87 instruction) or the input vector 8 (for the 8A instruction) must be contained in bit addresses 0 through 3FFF. Instructions are addressed on full word and half-word boundaries. The instruction address counter will, therefore, be incremented by a half-word after executing a 32-bit instruction and by a full word after executing a 64-bit instruction. This allows instructions to be packed contiguously in storage. The following chart illustrates the various ways instructions may be packed within 64-bit words. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 18 REV. A ----- SUPER COMPUTER OPERATIONS ----- # 3.1.2 (Cont\*d) | D 31 | . 32 63 | |----------------------|------------------------| | : 32-bit inst. | 1 64-bit inst. upper 1 | | 64-bit inst. lower | 64-bit inst. upper | | 1 64-bit inst. lower | 32-bit inst. | | 64-bit in | struction | | 32-bit inst. | : 32-bit inst. | Note that a branch is possible to any of the instructions. The lower 5 bits in any branch address will always be interpreted as zeros. #### 3.1.3 Termination Rules For instructions which terminate upon exhausting the <u>length</u> of a data field, data string or vector: if that Item is exhausted prior to the first operand fetch, the instruction becomes a no op; no data is fetched and no data flags are altered. 1. Exhausting a vector which has an offset. A vector is deemed exhausted prior to the first operand fetch if the result of subtracting the offset from the field length is zero or negative. For cases of zero field length, the resulting vector length used is the right-most 16 bits of the two\*s complement of the offset. If this 16-bit quantity is zero or negative, the vector is deemed exhausted prior to the first operand fetch. A vector is exhausted when the result of subtracting both the offset and the number of operands encountered thus far ... from the field length zero. CONTROL DATA ! E N G I N E E R I N G DATE Jan., 1980 Corporation ! S P E C I F I C A T I O N PAGE 19 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.3 (Cont<sup>\*</sup>d) 2. Exhausting a vector which has no offset and exhausting other data fields or data strings. The string, field or vector is deemed exhausted prior to the first operand fetch if its length is zero or if the result of subtracting the offset from the field length is zero or negative. These strings, fields and vectors are exhausted when the result of subtracting the number of elements encountered thus far from the field length is zero. # 3.1.3.1 Vector Instruction Termination Vector instructions terminate when the result vector, vector C, is exhausted. Source vectors which are exhausted before the result vector is exhausted are extended, as required, with machine zeros in additive operations or normalized ones in multiplication or division operations. # 3.1.3.2 Vector Macro Instruction Termination Vector macro instructions with result fields (as opposed to result registers) extend short source fields with machine zeros or normalized ones and terminate in a fashion identical to the vector instructions. The B7 and BA instructions do not use extension and terminate upon exhaustion of the index field. The other vector macro instructions do not extend short source fields, but instead, terminate when either source field is exhausted. For vector macro instructions of this type, i.e., the Select instructions CO, C1, C2 C3, and DC broadcasting both source fields cause an undefined condition to exist. #### 3.1.3.3 Sparse Vector Instruction Termination Sparse vector instructions terminate when order vector Z (the result <u>order</u> vector) is exhausted. If the Z designator is zero or if the Z length is zero, no data flags are set and the instruction is a no op. Zero length or short source order vectors are extended, as required, with zero bits. If order vector Z has a non-zero length and the C designator is zero, the results of the instruction are undefined and an illegal operand will occur if a store into C vector is required. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 20 REV. A ----- SUPER COMPUTER OPERATIONS ----- # 3.1.3.4 String Instruction Termination String instructions terminate when the result string C is exhausted, source strings that are shorted than the result string C are extended with zeros unless otherwise specified. # 3.1.3.5 Tables of Termination/Instruction Type/Field Type M-Zero = Machine Zero, N-One = Normalized One No-Op = No Operation NA = Not Applicable I = Input 0 = Output ## String Instruction Terminating Conditions | Instruction | A field ( | C Field (O) | | | |-------------|------------------------|--------------|--------------------------------------|--------------| | Code | extension | length init- | Result if<br>C field is<br>exhausted | length init- | | Få | B design-<br>ator Byte | | Terminate | No-Op | #### Logical String Instruction Terminating Conditions | Instruction<br>Code | A Field (I) | | | B Field {I} | | | C Field {0} | | |-------------------------------|--------------------------------------|--------------|--------------|--------------------------------------|--------------|--------------|--------------------------------------|--------------| | | Result if<br>A field is<br>exhausted | extension | length init- | Result if<br>B field is<br>exhausted | extension | length init- | Result if<br>C field is<br>exhausted | length init- | | F0.F1.F2<br>F3.F4.F5<br>F6.F7 | Extend | Zero<br>Bits | Extend | Extend | Zero<br>Bits | Extend | Terminate | No-Op | # Sparse Vector Instruction Terminating Conditions | Instruction<br>Code | A field (I) | | | | 8 Field {I | ( Field {0} | | | |---------------------|----------------------------------|--------------|--------|----------------------------------------|--------------------------|--------------|--------------|-----------------------------------------| | | Result if A/X field is exhausted | | | Result if<br>B/Y field is<br>exhausted | Type of extension if any | length init- | C/Z field is | C/Z field<br>length init-<br>ially zero | | SALIALDA | NA | A4-A5-A6 | x Field (I) | | | Y field {I} | | | Z Field (0) | | | AB AA 9 AB<br>AC AF | Extend | Zero<br>Bits | Extend | Extend | Zero<br>Bits | Extend | Terminate | No-Op | ICONTROL DATA I ENGINEERING NO. 37100670 DATE Jan., 1980 ! Corporation ! SPECIFICATION PAGE 21 REV. A ----- SUPER COMPUTER OPERATIONS ----- 3.1.3.5 (cont\*d) # VECTOR INSTRUCTION TERMINATING CONDITIONS | Instruction | | A Field | {I} | | B Field | (1) | | C Field {0} | | | |---------------------------------------|--------------------------------------|--------------------------|---------------------------------------|--------------------------------------|--------------------------|---------------------------------------|--------------------------------------|---------------------------------------|-------------------|--| | Code | Result if<br>A field is<br>exhausted | Type of extension if any | A field<br>length init-<br>ially zero | Result if<br>B field is<br>exhausted | Type of extension if any | B field<br>length init-<br>ially zero | Result if<br>C field is<br>exhausted | C field<br>length init-<br>ially zero | Control<br>Vector | | | 80, 81, 82<br>83, 84, 85<br>86, 87 8A | Extend | M-Zero | Extend | Extend | M-Zero | Extend | Terminate | No-Op | Yes | | | 88, 89, 8B<br>8C & 8F | Extend | N-One | Extend | Extend | N-One | Extend | Terminate | No-Op | Yes | | | 90, 91, 92<br>& 93 | Extend | M-Zero | Extend | NA | NA | NA | Terminate | No-Op | Yes | | | 94 & 95 | Extend | M-Zero | Extend | Extend | M-Zero | Extend | Terminate | No-Op | Yes | | | 96, 97, 98<br>99 & 9A | Extend | M-Zero | Extend | NA | NA | NA | Terminate | No-Op | Yes | | | 9B & 9D | Extend | M-Zero | Extend | Extend | M-Zero | Extend | Terminate | No-Op | Yes | | | 9C | Extend | M-Zero | Extend | NA | NA | NA | Terminate | No-Op | Yes | | ## VECTOR MACRO INSTRUCTION TERMINATING CONDITIONS | Instruction<br>Code | A Field {I} | | | | B Field | {I} | C Field {0} | | | |---------------------|--------------------------------------|--------------------------|---------------------------------------|--------------------------------------|--------------------------|---------------------------------------|--------------------------------------|---------------------------------------|-------------------| | | Result if<br>A field is<br>exhausted | Type of extension if any | A field<br>length init-<br>ially zero | Result if<br>B field is<br>exhausted | Type of extension if any | B field<br>length init-<br>ially zero | Result if<br>C field is<br>exhausted | C field<br>length init-<br>ially zero | Control<br>Vector | | в7 | Terminate | NA | No-Op | NA | NA | NA | NA | NA | No | | B8 | Extend | M-Zero | Extend | NA | NA | ,NA | Terminate | No-Op | Yes (0) | | ВА | Terminate | NA | No-Op | NA | NA | NA | NA | NA | No | | C0, C1, C2<br>& C3 | Terminate<br>* | NA | No-Op<br>≉ | Terminate | NA | No-Op | NA | NA | Yes (I) | | D0 & D4 | Extend | M-Zero | Extend | Extend | M-Zero | Extend | Terminat <b>e</b> | No-Op | Yes (0) | | D1 & D5 | Extend | M-Zero | Extend | NA | NA | NA | Terminate | No-Op | Yes (0) | | DA & DB | Terminate | NA | No-Op | NA | NA | NA ' | NA | NA | Yes (I) | | DC | Terminate | NA | No-Op | Terminate | NA | No-Op | NA | NA | Yes (I) | | DE | Extend | N-One | Extend | Exit Loop | NA | No-Op | Terminate | No-Op | Yes (0) | | DF | NA | NA | NA | NA | NA | NA | Terminate | No-Op | Yes (0) | <sup>\*</sup>These instructions may terminate for reasons other than the exhausting of field length. :CONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 | Corporation | SPECIFICATION PAGE 22 REV. A ----- SUPER COMPUTER OPERATIONS ----- # 3.1.3.5 (Cont'd) # TERMINATING CONDITIONS FOR NONTYPICAL (32-81T FORMAT) INSTRUCTIONS HAVING MULTIPLE OPERANDS | Instruction | RF | ield {I} | S | Field (I) | T Field {0} | | | |--------------|-------------------------------------------------|---------------------------------------|--------------------------------------|---------------------------------------|--------------------------------------------------|------------------------------------------|--| | Cod <b>e</b> | Result if<br>R Field is<br>exhausted | R Field<br>length init-<br>ially zero | Result if<br>S Field is<br>exhausted | S Field<br>length init-<br>ially zero | Result if<br>T Field is<br>exhausted | T Field<br>length init-<br>ially zero | | | 14 | Exit Loop | No-Op | Exit Loop | Zero R bits<br>Skipped | Terminat <b>e</b> | No-Op | | | 15 & 16 | Exit Loop | No-Op | Exit Loop | No-Op | Terminate | No-Op | | | 17 | NA | No-Op | NA | No-Op | NA | No-Op | | | 18, 1A & 1B | NA | NA | NA | NA | Terminate | No-Op | | | 19 | NA | NA | NA | NA | .Terminate* | No-Op | | | 1C & 1D | Exit Loop | String of all | Exit Loop | No-Op | Terminate | No-Op | | | 1 E | Terminate* | No-Op | NA | NA | NA | NA | | | 1F | Terminate | No-Op | NA | NA | NA | NA | | | 28 | NA | NA | NA | NA | Terminate* | No-Op | | | 7D | Terminate<br>data Trans-<br>fer to Reg<br>file. | No Data<br>Transfer to<br>Reg file | NA | NA | Terminate<br>data Trans-<br>fer from<br>Reg file | No Data<br>Transfer<br>from Reg.<br>file | | <sup>\*</sup> These instructions may terminate for reasons other than the exhausting of the field length. ## NONTYPICAL (64-BIT FORMAT) INSTRUCTION TERMINATING CONDITIONS | Instruction<br>Code | | A Field | (I) | B Field {I} | | | Z Field (0) | | | | |---------------------|--------------------------------------|--------------------------|---------------------------------------|--------------------------------------|--------------------------|---------------------------------------|--------------------------------|---------------------------------------|------------------|--| | | Result if<br>A field is<br>exhausted | Type of extension if any | A field<br>length init-<br>ially zero | Result if<br>B field is<br>exhausted | Type of extension if any | B field<br>length init-<br>ially zero | Result if Z field is exhausted | Z field<br>length init-<br>ially zero | Contro<br>Vector | | | В9 | NA No | | | BB, BC<br>& BD | NA | N <b>A</b> | NA | NA, | NA | NA . | Terminate {I} | No-Op | No | | | C4, C5,<br>C6 & C7 | Extend | M-Zero | Extend | Extend | M-Zero | Extend | Terminate {0} | No-Op<br>{0} | No | | | C8, C9<br>CA, CB | Terminate | NA | No-Op | Exit Search<br>Iteration | NA | Exit Search<br>Iteration | NA | NA | Yes(O) | | | cc | Terminate | NA | NO-0P | NA | NA | NA | N <b>A</b> | NA | No | | | CF | Terminate | NA | No-Op | Extend | M-Zero | Extend | NA | NA | No | | | D8 & D9 | Terminate | ΝA | No-Op | NA | NA | NA | NA | NA | Yes (I) | | CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 23 REV. A ----- SUPER COMPUTER OPERATIONS ----- # 3.1.4 Definitions and Rules # 3.1.4.1 Overlap of Operand and Result Fields If the result field overlaps a source field such that elements of the result are stored in the source field before elements in this portion of the source field are read, <u>undefined results may occur</u>. That is, the source elements may be the original elements or they may be the newly-stored elements. The instruction's results may become undefined. Note that some specific instructions prohibit any overlap of source and destination fields. This restriction is included in the appropriate instruction descriptions. 3.1.4.2 Self-Modifying Programs, Undefined Instructions and Undefined Operands # 3.1.4.2.1 Self-Modifying Programs As a general rule, self-modifying programs are not allowed. For further details and limitations see the individual model specification listed under section 2.0. Programmer note: The 05 instruction "void stack and branch" should be used to ensure proper execution when utilizing self-modifying code. #### 3.1.4.2.2 Illegal Instructions An instruction with an unused function code is termed an illegal instruction and causes the following: - A. If in Monitor Mode, an automatic branch to the address specified by the contents of absolute register 4 is executed. - B. If in Job Mode, an exchange to Monitor Mode is performed with execution beginning at the address specified by the contents of absolute register 3. - C. Any reference to the monitor or job's register file via an absolute or virtual bit address will be treated as if an illegal instruction had been performed. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 24 REV. A ----- SUPER COMPUTER OPERATIONS ----- # 3.1.4.2.3 Undefined Instructions The instructions with a defined F code but which either have undefined bits set or specify an undefined operation cause undefined results. Note, that in Job Mode, the key-lock-virtual storage mechanism cannot be overcome even by an undefined instruction. Thus the only storage areas which can be affected are the pages assigned to the current job for which the write lockout bits are not set. Of course, in Monitor Mode no such memory protection exists. # 3.1.4.2.5 No op Instructions The instructions that are defined as No op instructions do not fetch data and do not alter data flags. 3.1.4.3 Floating Point Format ICONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 25 REV. A # 3.1.4.3.1 32-Blt Floating Point Format There are two 32-bit half-words in every 64-bit word. A 32-bit floating point number occupies a half-word. A zero is a positive sign bit and a one is a negative sign bit for both the exponent and the coefficient. Both the exponent and the coefficient are expressed as two's complement signed integers. Numbers are of the form (2\*\*X)\*c where c is the 24-bit signed coefficient, X is the 8-bit signed exponent, and the base is 2. The range of coefficients is from 800000 to 7FFFFF base 16 which is from minus 8,388,608 to plus 8,388,607 base 10. ENGINEERING NO. :CONTROL DATA ! DATE Jan., 1980 -----SPECIFICATION PAGE 26 | Corporation | REV. A ----- SUPER COMPUTER, OPERATIONS ----- #### (cont'd) 3.1.4.3.1 The range of useful exponents is from 90 to 6F base 16 which is from minus 112 to plus 111 base 10. The values of 70 through 8F base 16 all fall into a special end case range as defined by the following table. X is any hexadecimal digit. 37100670 | Element | <u>Representation</u> | |--------------|-----------------------| | Machine Zero | 8XXXXXXX(H) | | Indefinite | 7X | Examples of 32-bit floating point format represented in base 16. | +1 | 00 | 000001 | |---------------|----|--------| | +1 normalized | EA | 400000 | | -1 | 00 | FFFFF | | -1 normalized | E9 | 800000 | | +256[0] | 00 | 000100 | A floating point number is normalized if the coefficient sign bit is different from the next bit to the right. This condition implies that the coefficient has been shifted to the left as far as possible. Note that an all zero coefficient requires special attention for normalized operations (see 3.1.4.7). 3.1.4.3.2 64-bit Floating Point Format A 64-bit floating point number is contained in a 64-bit word. A zero is a positive sign bit and a one is a negative sign bit for both the exponent and the coefficient. Both the exponent and the coefficient are expressed as two's complement signed integers. Numbers are of the form (2\*\*X)\*c where c is the 48-bit signed coefficient, X is the 16-bit signed exponent, and the base is 2. CONTROL DATA : \_\_\_\_\_ ENGINEERING NO. 37100670 DATE Jan., 1980 | Corporation | SPECIFICATION PAGE 28 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.4.3.2 (cont d) The range of useful coefficients is from 8000 0000 0000 to 7FFF FFFF FFFF base 16 which is minus 140,737,488,355,328 to plus 140,737,488,355,327 base 10. The range of useful exponents is from 9000 to 6FFF base 16 which is from minus 28,672 to plus 28,671 base 10. The values of 7000 through 8FFF base 16 all fall into a special end case range as defined by the following table. X is any hexadecimal digit. #### Element #### Representation Machine Zero Indefinite 8XXXXXXXXXXXXXXX(H) 7XXXXXXXXXXXXXXX(H) Examples of floating point format represented in base 16 | +1 | 0000 | 0000 | 0000 | 0001 | |---------------|-------|------|------|------| | +1 normalized | FFD2 | 4000 | 0000 | 0000 | | -1 | 0000 | FFFF | FFFF | FFFF | | -1 normalized | FF D1 | 8000 | 0000 | 0000 | | +256[0] | 0000 | 0000 | 0000 | 0100 | A floating point number is normalized if the coefficient sign bit is different from the next bit to the right. This condition implies that the coefficient has been shifted to the left as far as possible. Note that an all zero coefficient requires special attention for normalized operations (see 3.1.4.7). ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.4.4 End Cases If indefinite is used as an operand in a floating point instruction, both the upper and the lower results are indefinite. For the cases listed below, 0 represents machine zero and N represents an operand which is neither machine zero nor indefinite. | 0 | <u>+</u> | 0 | = | | 0 | 0 | 0 | 0 | = | 0 | 0 | / | 0 | = | Indefinite | |---|----------|---|---|----------|---|---|---|---|---|---|---|---|---|---|------------| | 0 | ± | Ν | = | <u>+</u> | N | 0 | 0 | N | = | 0 | 0 | / | Ν | = | 0 | | N | <u>+</u> | 0 | = | | Ν | N | 0 | 0 | = | 0 | N | / | 0 | = | Indefinite | #### 3.1.4.5 Floating Point Compare Rules Several of the instructions compare two floating point operands for: | a. | equality | | (r) = (s) | |----|-----------------------|----|----------------| | b. | non-equality | | (r) ≠ (s) | | c. | greater than or equal | to | $(r) \geq (s)$ | | d. | less than | | (r) < (s) | For these examples, the first operand is represented by (r) and the second operand by (s). #### 3.1.4.5.1 One or Both Operands Indefinite If one operand is indefinite, no compare condition is met since indefinite is not: <u>qreater than</u>, <u>less</u> than, <u>equal to</u>, nor <u>not equal</u> to any other operand. If both operands are indefinite, the (r) = (s) and the $(r) \ge (s)$ conditions are met since indefinite is defined equal to indefinite. ## 3.1.4.5.2 Neither Operand Indefinite but One or Both Operands Machine Zero Any non-indefinite, non-machine zero operand with a positive, non-zero, coefficient is strictly greater than machine zero. Any non-indefinite, non-machine zero operand with a negative coefficient is strictly less than machine zero. ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.4.5.2 (Cont'd) Machine zero is equal only to itself and any number having a non-indefinite exponent and an all zero coefficient. #### 3.1.4.5.3 Neither Operand Indefinite Nor Machine Zero - A. If the signs of the coefficients of the two operands are unlike, the operands are unequal and the operand with the positive coefficient is the larger of the two. - B. If the signs of the two coefficients are alike, a floating point subtract upper is performed; operand r minus operand s. Condition met criteria are analyzed as follows for 64/32 bit compares: - a. If the upper 48/24 bits of the result coefficient are all zeros (r) = (s) - b. If the upper 48/24 bits of the result coefficient are not all zeros (r) ≠ (s) - c. If the result coefficient is positive $(r) \ge (s)$ - d. If the result coefficient is negative . (r) < (s)</p> The above criteria (a and b) for equality and non-equality do not guarantee that if r = s, then s = r when the following is true: - a. The operands have unequal exponents. - b. "1" bits exist in any of the right-most bit positions of the coefficient which will be shifted off the right during alignment of the smaller exponent. For example: | | | 0 16 | | 63 | |---|---|--------|-------------|-------| | r | = | 100041 | (12 digits) | : | | s | = | 100001 | (11 diglts) | 1 x l | Exponent difference = 4 If x = 0 then r = s Implies s = r CONTROL DATA : ENGINEERING SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 31 REV. A ----- SUPER COMPUTER, OPERATIONS ----- #### 3.1.4.5.3 (Cont\*d) : Corporation ! If $$x \neq 0$$ then if $r = s, s \neq r$ or if $s = r, r \neq s$ The order of events of the floating point subtract upper is first to complement the subtrahend, then align the coefficient associated with the smaller exponent and finally to perform a floating point add operation. The following is an example of r = s but $s \neq r$ . | Operand r = s = | 0100<br>0104 | 0 0 0 <b>0</b><br>0 0 0 <b>0</b> | 0000 | 1001<br>0100 | | |---------------------------------|--------------|----------------------------------|--------------|--------------|---| | Complement s<br>Align r | 0104<br>0104 | FFFF<br>0000 | FFFF<br>0000 | FF00<br>0100 | 1 | | Add aligned rand complemented s | 0104 | 0000 | 0000 | 0000 | 1 | Since the upper 48 bits of the result coefficient are all zeros, the pair of operands are considered equal. However, if the operands are interchanged, the following happens: | Operand r = s = | 0104<br>0100 | 0000 | 0000 | 0100<br>1001 | | |-----------------------------------|----------------------|-----------------------------|----------------------|-----------------------------|------------| | Complement s<br>Align s | 0100<br>0104 | FFFF<br>FFFF | FFFF<br>FFFF | EFFF<br>FEFF | F | | Add r and complemented, aliqued s | 0104<br>0104<br>0104 | 0000<br><u>FFFF</u><br>FFFF | 0000<br>FFFF<br>FFFF | 0100<br><u>FEFF</u><br>FFFF | . <u> </u> | Since the upper 48 bits of the result coefficient are not all zeros, the pair of operands are considered unequal. #### 3.1.4.6 Upper and Lower Results The floating point add, subtract and multiply instructions generate a result coefficient twice the length of the source operands coefficients. The left and right halves of this result are called the upper result (U) and the lower result (L), respectively. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 32 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.4.6 (Cont\*d) The sign bit of the lower result's coefficient is not affected in a lower operation and remains at zero in two's complement arithmetic. The other bits of the lower coefficient receive no special treatment. Remember that a lower result is not meaningful alone, but it must be used in conjunction with its associated upper result. The data flags resulting from the lower result pertain only to the lower result. #### 3.1.4.6.1 Right Normalization When the result coefficient overflows its register, a right shift of one place is necessary. In this case, the entire 95-bit (47-bit for 32 bit operands) result is shifted right one place with sign extension and one is added to the exponent. This operation is known as right-normalization and it is done, when necessary, even if normalization is not explicitly specified by the instruction. This may cause exponent overflow; if so, the result is set to indefinite and data flag bit 42 may be set. #### 3.1.4.6.2 Floating Point Add Regardless of their signs, both operands coefficients are extended to 94 bits (46 bits for 32 bit operands) in length, not including sign, by adding 47 (23 for 32 bit operands) zeros to the right of their binary points. The exponents of the two operands are compared and the 94-bit (46-bit for 32 bit operands) coefficient of the operand having the smaller exponent is effectively shifted right one bit and its exponent increased by one, successively until the two exponents are equal. The sign of the shifted coefficient is extended from the left to the right during the shift. Negative coefficients approach a minus one and positive coefficients approach zero as they are shifted. The add is a 94-bit (46-bit for 32 bit operands) operation, not including sign. Right normalization takes place, if necessary. The coefficient for the U result is the left-most 47 bits (23 bits for 32 bit operands) and the coefficient for the L result is the ----- SUPER COMPUTER, OPERATIONS ----- #### 3.1.4.6.2 (Cont'd) right-most 47 bits (25 bits for 32 bit operands) of the 94-bit (46-bit for 32 bit operands) result. The exponent for the U result is equal to the larger of the two operand exponents. Right-normalization will increase this value by one, if it occurred. The exponent for the L result is 47 (23 for 32 bit operands) base 10 less than the U result's exponent for all cases except three: - a. Right-normalization causes the U exponent to overflow; the U result is set to indefinite; the L exponent will be 6FD1 (59 in the 32-bit case) base 16. - b. If the U result's exponent minus 47 (23 for 32 bit operands) base 10 causes exponent underflow, machine zero is stored as the L result. - c. If either or both operands were indefinite, the U and L results are indefinite. ### 3.1.4.6.3 Floating Point Subtract The floating point subtract operation is performed by complementing the coefficient of the subtrahend and performing a floating point addition operation. The complementation is a 48-bit (24-bit for 32 bit operands), two\*s complement operation and is performed before the operands are extended to 94 bits (46 bits for 32 bit operands). Note that the subtract operation is not always commutative. In other words it is not always true that A-B=-(B-A). This characteristic will be observed if the following is true of A and B: - a. The exponents of A and B are not equal. - b. "1" bits exist in any of the right most bit positions of the coefficient which will be shifted off the right during alignment of the smaller exponent. ``` CONTROL DATA: ENGINEERING DATE Jan., 1980 CORPORATION: SPECIFICATION PAGE 34 REV. A ``` 3.1.4.6.3 (cont\*d) Example of A-B $\neq$ -(B-A): A = 0104 6FCB 807E 89F2 B = 0100 6FAC 3F50 A5FA <-- These two 1 bits will be shifted off during exponent alignment. Complement B: -B = 0100 9053 C0A2 5A06Align B: -B = 0104 F905 3C0A 25A0 6 A-B: 807E 89F2 6FCB A = 0104-8 = 010425A0 F905 3C0A \_5 6 AF92 68D**0** 3C88 0104 AF 92 A-8 = 0104 6800BC88 Align B: B = 0104 06FA C3F5DASF Α Complement A: 7F81 760E -A = 0104 9034-(B-A): 06FA C3F5 DASF 8 = 01047F81 <u> 761E</u> 9034 -A = 01040104 972F 4377 506D -(8-A) = 0104 6800 BC88 AF93 This differs from A-B in the last bit position. 37100670 NO • DATE Jan., 1980 Corporation: SPECIFICATION PAGE 35 REV. A ------SUPER COMPUTER, OPERATIONS ----- Results of the Floating Point Multiply Instruction 3.1.4.6.4 > When two floating point numbers are multiplied, the lower result retains the 47 (23 for 32 bit operands) least significant product bits generated. The sign bit of the lower result is always set to zero and the exponent of the lower result is the sum of the two source operands exponents with the exceptions listed below: > The upper result retains the 47 (23 for 32 bit operands) product bits immediately to the left of the bits retained by the lower product. The sign of the upper product's coefficient follows the normal rules of algebra. The exponent of the upper result is the sum of the two source operands\* exponents plus 47 (23 for 32 bit operands) with the following exceptions: - The sum of the source operands exponents (plus a . 47 (23 for 32 bit operands) base 10, if upper result) exceed 6FFF (6F for 32 bit operands) base 16 for which case the result exponent is set to indefinite. - The sum of the source operands exponents (plus 47 (23 for 32 bit operands) base 10, if upper result) is less than 9000 (90 for 32 bit operands) base 16 for which case the result exponent is set to machine zero. - c. Either or both operands are indefinite for which case the result exponent is set to indefinite. - Neither operand is indefinite but either or both d. operands are machine zero, for which case the result exponent is set to machine zero. Except for the calculation of significance, if either operand has a coefficient of 8000 0000 0000 (800000 for 32 bit operands) base 16 and an exponent of X, the operand will be treated as though its coefficient were C000 0000 0000 (C00000 for 32 bit operands) base 16 and its exponent were X+1. The Floating Point Divide Instruction 3.1.4.6.5 > The quotient from the divide operation is the result of dividing the prenormalized, integer coefficient of the divisor into the integer coefficient of the dividend generating a 47-bit (23-bit for 32-bit operand quotients). Except for the calculation of CONTROL DATA : ENGINEERING SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 36 REV. A -----SUPER COMPUTER, OPERATIONS----- ## 3.1.4.6.5 (cont\*d) : Corporation : ----- significance, if either operand has a coefficient of 8000 0000 0000 (800000 for 32 bit operands) base 16, the operand will be handled as though its coefficient were C000 0000 0000 (C00000 for 32 bit operands) base 16 and its exponent increased by one. When the divide hardware normalizes the divisor coefficient, the number of places shifted left is added to the exponent of the quotient as defined below. The exponent of the result will be given by the following equation: Exponent of Quotient = (Exponent of Dividend) - (Exponent of Divisor) - (constant - NC) where the constant is 46 (22 for 32 bit operands) base 10 and NC is the number of places shifted left to prenormalize the divisor. The right-most blt of the quotient is neither rounded nor adjusted. The remainder is not retained. The sign of the quotient's coefficient follows the normal rules of algebra. ## 3.1.4.6.6 Normalized Upper Results The normalized add and subtract instructions generate an intermediate result identical to the final result of the add U and the subtract U instructions. Normalization of the intermediate, 48-bit (24-bit for 32 bit operands) coefficient result then takes place as follows: The coefficient is shifted left one bit and its exponent is decreased by one, successively, until the sign bit and the bit immediately to the right of the sign bit are different. During this shift, zeros are attached to the right end of the coefficient. If reducing the exponent by one causes exponent underflow, the result of the normalization operation is defined as machine zero. CONTROL DATA: ENGINEERING DATE Jan., 1980 PAGE 37 REV. A -----SUPER COMPUTER, OPERATIONS ----- ## 3.1.4.6.7 Double Precision Results Several Instructions DA SUM (A0 + A1 + A2 ... + AN) TO C AND C + 1 DC VECTOR DOT PRODUCT TO C AND C + 1 produce double precision results. The double precision add operation is nothing more than a floating point add producing both an upper and lower result simultaneously and retaining both of these results for the next floating point add operation. Thus the partial result in 64-bit arithmetic consists of 94 coefficient bits plus sign information and in 32-bit arithmetic consists of 46 bits plus sign information. The DOT PRODUCT instructions add both the upper and lower results of the multiply operations to the partial results of the add operations as described above. Because of speed consideration, the accumulative results for double precision are order dependent and may vary from model to model. Precautions will be taken to insure that results do not vary on a particular model due to interrupts. ## 3.1.4.7 Floating Point Square Root Except for the calculation of significance, if the operand has a coefficient of 8000 0000 0000 (800000) for 32 bit operands) base 16 the operand will be handled as though its coefficient were C000 0000 0000 (C00000 for 32 bit operands) base 16 and its exponent increased by one. The result of a floating point square root operation is produced by performing the following steps: - Determine and record the significance of the coefficient of the input operand. - Transform the input operand into its positive form. - 3. If the exponent of the input operand is odd, reduce it by one and multiply the coefficient from step 2 by two. If the exponent is even, do not modify it. SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 38 REV. A ----- SUPER COMPUTER: OPERATIONS ----- #### 3.1.4.7 (cont\*d) | Corporation | - 4. Obtain the square root of the coefficient from step 3. Attach enough "D" bits to the right end of the coefficient to allow 47 answer bits to be produced (23 answer bits for the 32-bit square root). - 5. If the original input operand was negative, complement the 47 (23 for 32 bit operands) answer bits produced in step 4. If the original input operand was positive, do not modify the answer bits from step 4. - 6. Form a result exponent by dividing the exponent from step 3 by two and subtracting 23 from it (subtract 11 for the 32-bit square root). - 7. Adjust the answer bits from step 5 so that they produce a coefficient with the same significance as that recorded from the input operand in step 1. Adjust the exponent obtained in step 6 so as to compensate for the change in magnitude of the result coefficient. - 8. A source operand having an all-zero coefficient will produce a result with an all-zero coefficient whose exponent has been effectively divided by two by being right shifted one place with sign extension. If the source operand is negative, data flag bit 45 is set. If the source operand is indefinite or machine zero, the result will be indefinite or machine zero, respectively. In these two cases, data flag bit 45 is not set. ## 3.1.4.8 Significant Results The significant bit count for a floating point number is equal to the number of bit positions in the coefficient (excluding the sign bit) minus the left shift count necessary to normalize that number. An all zero (or an all one) coefficient has a significant bit count of zero. Note that for a non-zero coefficient that is an exact power of two, the positive form of the coefficient has a significant bit count that is one greater than the NO. 37100670 DATE Jan., 1980 | Corporation | SPECIFICATION PAGE 39 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.4.8 (Cont\*d) significant bit count of the negative form of the coefficient. The significance of an input operand is determined from the operand as originally read from a register or from central storage before any operations such as sign control, the handling of a coefficient of 8000 0000 0000 (800000 for 32 bit operands) or the left shift for odd exponents in square root are performed. Significant arithmetic determines which of the source operands has the smaller significant bit count and records that count; and then, after the arithmetic operation, determines the significant bit count of the result after any necessary sign correction. The input significant bit count and the result significant bit count are then compared. If the result significant bit count is less than the input significant bit count, the result coefficient is left shifted (with zeros shifted in) by the difference in significant bit counts and the exponent is reduced accordingly. If the result and input significant bit counts are equal, the coefficient is not shifted nor the exponent adjusted. If the result significant bit count is greater than the input significant bit count, the result coefficient is right shifted (end-off with sign extenson) and the exponent increased accordingly. Note that for multiply, the entire 95 bit result (47 bits for 32-bit multiply) is shifted as required. Exponent overflow, exponent underflow and divide fault cause forced results as usual. Adjusting for significance can cause exponent overflow or underflow or it can take a result out of exponent overflow or underflow. #### 3.1.4.9 Sign Control Certain vector, sparse vector and non-typical instructions provide an operation called sign control on the input operands. For these insructions, pits 5, 6, and 7 of the G field have the following significance. #### Bit 5 Bit 6 g Use the operands from the A stream in the normal manner. CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 40 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.4.9 (Cont\*d) - Complement the coefficients of the operands from the A stream before using them. - 1 Use the magnitude of the coefficients of the operands from the A stream. - 1 Complement all positive coefficients of the operands from the A stream before using them. Negative operands will not be altered. #### Bit 7 - Use the operands from the B stream in the normal manner. - 1 Use the magnitude of the coefficients of the operands from the B stream. Any complementation necessary to achieve the required operand state is a two\*s complement operation and is performed before operands are used in the specified arithmetic operation. Complementation in sign control is as described in section 3.1.4.6.3 "Floating Point Subtract". Any significance calculation necessary in performing an instruction is made before the above mentioned complementation occurs. CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 41 REV. A ----- SUPER COMPUTER, OPERATIONS ----- #### 3.1.4.9 (Cont'd) The following Instructions have sign control: | | | A Operands | • | |--------------|--------------------|-----------------|-----------------------| | Instruction | | (Bit 5 & Bit 6) | B Operands<br>(Bit 7) | | THRITIARITAN | | | | | 80,81,82 | Vector Add | x x | X | | 84,85,86 | Vector Subtract | X X | X | | 88,89,88 | Vector Multiply | X X | X | | 8C,8F | Vector Divide | X X | X | | 93 | Vector Square Root | X X | 0 | | A0, A1, A2 | Sparse Vector Add | X X | X | | A4,A5,A6 | Sparse Vector | X X | X | | | Subtract | | | | A8,A9,AB | Sparse Vector | X X | X | | | Multiply | | | | AC,AF | Sparse Vector | X X | X | | | Divide | | | | CF | Arithmetic | X X | X | | | Compress | | | | D8 | Maximum of A to C | X O | . 0 | | 09 | Minimum of A to C | X O | 0 | | | | | | X - 0 or 1 bit is legal 0 - This bit must always be set to zero The Operand Flow Chart on the following page illustrates the order of operations when sign control is selected. CONTROL DATA! ENGINEERING DATE Jan., 1980 PAGE 42 REV. A The state of stat ## OPERAND FLOW FOR INSTRUCTIONS HAVING SIGN CONTROL ----- SUPER COMPUTER OPERATIONS ----- 3.1.5 Item Count (field lengths, offsets, indices, etc.) All field lengths, offsets, Indices, shift counts, etc., are item counts which specify a number of bits, bytes, half-words or words. #### String Indices In <u>all</u> string instructions indices are item counts in bytes. Indices are different from the offsets in the vector instructions. Offsets are limited to (2\*\*16) -1 while string indices are limited to (2\*\*45) -1 for byte item counts and (2\*\*42) -1 for word item counts). Since byte indices are left—shifted three places before they are added to a base address, the left-most three bits of a string index are not used and must consist of extended sign. In a similar manner the left-most six bits of word index must consist of extended sign. Overflows are ignored when adding indices to base addresses. Where an item count other than an index is contained in a 48-bit field, there shall be at least 32 consecutive and identical sign bits. Sign bits must always be extended to the left to fill the 16-bit or 48-bit field containing it. The item count unit is specified by the instruction title line code (see arrow). # Example ; v ; 3.2.1.249 F8 3 8 ST MOVE BYTES LEFT; A->C The 8 indicates that field lengths and indices are expressed in bytes. Any deviation from this method of specifying the units for the various item counts would be indicated in the instruction description or in the description of the instruction type. The instruction type refers to ST (string), VT (vector), etc. An <u>index</u> may be either positive or negative in sign. The maximum magnitude of an index is a function of its usage. The index is shifted to the left end-off CONTROL DATA! ENGINEERING DATE Jan., 1980 Corporation! SPECIFICATION PAGE 44 REV. A ------ SUPER CCMPUTER OPERATIONS ----- #### 3.1.5 (Cont\*d) zero/three/five/six places before the addition to the base address when the unit for the index is bits/bytes/half-words/words. An <u>offset</u> may be either positive or negative in sign and must have a magnitude of less than (2\*\*16). A <u>field length</u> must be positive in sign and have a magnitude of less than (2\*\*16); the use of a negative field length causes that length to become strictly undefined. Offsets are subtracted from the field length in vector instruction, but note that for a negative offset, this amounts to increasing the length specification since subtracting a negative quantity is addition. 3.1.6 Data Flag Branch Register #### 3.1.6.1 General Description The data flag register is designed to give the programmer an automatic branch to a special routine for certain operands, results, conditions, etc., without his having to pay the time penalty of explicitly checking these conditions in his program. If a condition which has been previously selected to cause an automatic branch occurs during an instruction, the address of the next instruction which would have been executed is stored into the address portion of register 01 and a branch is made to the address contained in register 02. Zero, one or several more instructions may be executed before an automatic branch actually takes place. The amount varies from model to model. The data flag register is stored into word four of the invisible package. CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 45 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.6.2 Register Description | PRODUCT<br>FIELD | MASK<br>FIELD | DATA FLAGS | FREE FLAGS | |------------------|---------------|------------------|------------| | 1 | 16 bits i | 16 bits | 16 bits ! | | 1 * 13 151 | * 119 311 | <b>*</b> 135 471 | * 151 631 | | 0 2 1 | 6 18 32 | 2 34 48 | 3 50 63 | \*Bits 0 through 2, 16 through 18, 32 through 34, and 48 through 50 of the data flag register are undefined. Any attempt to sample, set or clear these bits is meaningless and the result of any instruction trying to do so is undefined. #### 3.1.6.2.1 Data Flag Bits Data flags 35-47 indicate conditions that have occurred; i.e, bit 37 is set at the end of a CC instruction if no match is found. Note that another CC Instruction which finds a match will not clear bit 37. Bits 35-47 are <u>cleared</u> only by the Data Flag Register Bit Branch and Alter, and the Data Flag Register Load/Store instructions. For data flags 41 through 46, inclusive, if a control vector is being used, the current control vector bit must be permissive in order to set any of the data flags; i.e., if a divide fault occurred, but the control vector bit for that result element was not permissive, the divide fault data flag would not be set by that result element. #### 3.1.6.2.2 Mask Bits A mask bit is associated with each of the data flags. The mask bits have the function of selecting the conditions for which the programmer wishes an automatic data flag branch. CONTROL DATA: ENGINEERING DATE Jan., 1980 PAGE 46 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.6.2.2 (Cont'd) It is important to note that the associated mask bit need NOT be set in order to set a data flag bit. The mask function is solely one of enabling a particular data flag to cause a bit to set in the product field. The order in which the mask bit and its associated data flag bit are set is immaterial, as the result is the same; that is, their associated product bit is set. #### 3.1.6.2.3 Product Bits Each product bit is the dynamic logical product of a data flag bit and its associated mask bit. Data flag branches are performed when there is at least one one in the product register and the data flag branch enable bit is set. #### 3.1.6.2.4 Data Flag Branch Enable Bit The data flag branch enable bit, bit 52, must be set for an automatic data flag branch (DFB) to occur. Bit 52 is automatically cleared by the hardware when a DFB takes place. It must be reset with a Data Flag Register Bit Branch and Alter or a Data Flag Register Load/Store Instruction to re-enable the DFB. #### 3.1.6.2.5 Data Flag Register Bit Assignments Product 8it | Mask 8it | | Oata 8it | | V V V 3-19-35 Soft Interrupt. Monitor software can set bit 35 of a job's Data Flag Branch register while the register is stored in the job's Invisible Package. If, after exchanging back to job mode, bit 35 and its corresponding mask bit (bit 19) are set, a normal Data Flag Branch occurs. CONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 PAGE 47 REV. A ----- SUPER COMPUTER, OPERATIONS ----- SPECIFICATION 3.1.6.2.5 (Cont\*d) : Corporation : 4-20-36 Job Interval Timer 5-21-37 Select, condition not met. Instructions CO through C3. No match on CC instruction. 6-22-38 Unused. 7-23-39 The binary result exceeds the range of +((2\*\*47)-1) to -(2\*\*47) for the 10 instruction. 8-24-40 Bit 40 is the inclusive OR of bits 37, 38 and 39. Bit 24 masks bit 40. Bit 8 is the logical product of bits 24 and 40. 9-25-41 Floating point divide fault: The divisor has an all zero coefficient or the divisor as read from the register file or from central storage is machine zero. If the divisor and/or the dividend is indefinite, no divide fault exists. If a divisor causes a divide fault, the quotient is set to indefinite. The exponent overflow and result machine zero data faults are not set by a divide whose divisor caused a divide fault. 10-26-42 Exponent overflow: The exponent of the result is larger than 6FFF (6F for 32-bit arithmetic) base 16. Results are not checked for exponent overflow until after the exponent adjustment for normalization or significance has taken place. In the adjust exponent instructions, if a left shift exceeds the number of | CONTROL DATA | E ENGINEERING NO. 37100670 DATE Jan., 1980 PAGE 48 REV. A : Corporation : ----- SPECIFICATION -----SUPER COMPUTER OPERATIONS----- #### 3.1.6.2.5 (Cont'd) places required for normalization, this data flag is set. Exponent overflow causes the result to be set to indefinite; therefore, the indefinite flag will always be set on a exponent overflow. This exponent overflow data flag is not set if either source operand from central storage or the register file is indefinite or by a divide instruction whose divisor causes a divide fault. 11-27-43 Result Machine Zero: The exponent of the result returned to central storage or to the register file is less than 9000 (90 for 32-bit arithmetic) base 16. Result Machine Zero may be caused by exponent underflow or by one or more of the input operands being machine zero. The Result Machine Zero data flag bit is not set by a divide whose divisor causes a divide fault. 12-28-44 Bit 44 is the inclusive OR of bits 41, 42 and 43. Bit 28 masks bit 44. Bit 12 is the logical product of bits 28 and 44. 13-29-45 A negative source operand was encountered in a square root instruction. The square root of the absolute value of the operand is formed; and the two's complement of this square root is stored as the result. 14-30-46 An indefinite result was placed into central storage or into the register file... or ... either or both operands of a floating point compare were indefinite. An indefinite result may be caused by one or both operands of a floating point arithmetic operaton being indefinite or by the occurrence of either a divide fault or an exponent overflow. 15-31-47 A breakpoint bit has occurred. (See the O4 Instruction description). CONTROL DATA : ------ 1 Corporation: SPECIFICATION PAGE 49 NO. 37100670 DATE Jan., 1980 PAGE 49 REV. A -----SUPER COMPUTER, OPERATIONS ----- #### 3.1.6.2.6 Free Data Flags - Bit 51 is the dynamic inclusive OR of the product field. This bit is set if any of bits 4 through 15 are set. Bit 51 cannot be cleared directly. - Bit 52 is the data flag branch enable bit. If bit 52 is a one and bit 51 becomes a one (or vice versa) a data flag branch occurs at the end of the current instruction. See 3.1.6.3 for additional information. Bit 52 is automatically cleared by the execution of a data flag branch. - Bits 53, 54 and 55 There are no product or mask pits associated with bits 53, 54, and 55. Bits 53, 54, and 55 are initialized during the initial phases of the instructions (unless the instruction is a no op -- see Section 3.1.3) which may set any of them. Thus, if pertinent, these bits must be sampled before executing another instruction which would alter their previous state. The setting of bits 53, 54, and 55 does not cause a data flag branch. #### · Bits 56 through 63 There are no product or mask bits associated with bits 56 through 63. The purpose of bits 58 through 63 is to assist software in determining what operation caused data flag bits 41, 42, 43, 45 and 46 to go set. For instance, if after an automatic data flag branch bit 58 was set it would indicate that the operation causing the fault was issued early in the program because of the execution time of divide/square root is much longer than say a multiply or add. Because of possible parallel operation between scalar and vector bits 59 through 63 being set would Indicate that bit 41, 42, 43, 45 and/or 46 was set by the vector operation but could have also been set by a scalar operation. If bits 59 through 63 are not set and yet 41, 42, 43, 45 and/or 46 are set indicates that they were set only by a scalar operation. Example, if a vector operation generates a divide fault ``` CONTROL DATA! ENGINEERING DATE Jan., 1930 Corporation! SPECIFICATION PAGE 50 REV. A ``` ----- SUPER COMPUTER, OPERATIONS ----- #### 3.1.6.2.6 (Cont d) both bits 41 and 59 will-set as a divide fault but a scalar instruction alone will only set bit 41. | Bit 53 - Result field all zeros<br>Bit 54 - Result field mixed<br>Bit 55 - Result field all ones | <pre>\ logical string / instructions / F0 through F7</pre> | |--------------------------------------------------------------------------------------------------|------------------------------------------------------------| | Bit 53 - Ones were counted<br>Bit 54 - Undefined<br>Bit 55 - Undefined | <pre>\ 1E count / leading equals /</pre> | | Bit 53 - Undefined<br>Bit 54 - Multiple hits<br>Bit 55 - Undefined | \ D8 and D9<br>/ Maximum and<br>/ minimum | | Bit 53 - Whole field scan, no hit<br>Bit 54 - Undefined<br>Bit 55 - Undefined | \ 28, scan equal | - Bit 56 A CPU gate associated with the Maintenance Station monitoring counters (See Functional Computer Specification listed in Section 2.0) - Bit 57 A CPU gate associated with the Maintenance Station monitoring counters (See Functional Computer Specification listed in Section 2.0) - Bit 58 A scalar divide/square root operation set bits 41, 42, 43, 45 and/or 46. - Bit 59 Vector box floating point divide fault, duplicate of bit 41 caused by a vector. - Bit 60 Vector box Exponent overflow, duplicate of bit 42 caused by a vector. - Bit 61 Vector box machine zero result, duplicate of bit 43 caused by a vector. CONTROL DATA I ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation I SPECIFICATION PAGE 51 REV. A -----SUPER COMPUTER OPERATIONS ## 3.1.6.2.6 (Cont\*d) Bit 62 - Vector box square root result imaginary, duplicate of bit 45 caused by a vector. Bit 63 - Vector box indefinite result, duplicate of bit 46 caused by a vector. 1 1 1 1 1 1 1 X 113E1 1 1 1 1 1 1 1 11E1 CONTROL DATA ! ------: Corporation : ----- E N G I N E E R I N G NO. 37100670 DATE Jan., 1980 PAGE 53 ----- SUPER COMPUTER, OPERATIONS----- | | | | | | | | | | | | | | | | • | | | | | | | | | | | | |--------------------------|---------------------------------------|-----------------|-------|-----------------------------------------|-------------|-------------------|-----------------------------------------|--------------|-----------------|-------------------|-----------------------------------------|----------------|-----------------------------------------|-----------------------------------|-------------------|-----------------------------------------|--------|--------------|-----------------------------------------|------------|----------|-------------------|----------|-------------------------------|-----|-----------------------------------------| | 0P<br>C00<br>I<br>V | E<br>37 | 38 | D A 1 | T A<br>9 | F1<br>41 | L A G<br>4 2 | | 3 I 1<br>4 3 | rs<br>45 | 46 | 47 | 53<br>54<br>55 | | 0P<br>C0<br>1<br>V | | | D<br>8 | A T⊲<br>3 9 | A F | FLA<br>L 4 | G<br>2 | BI<br>43 | TS<br>45 | 46<br> | 47 | 53<br>54<br>55 | | 140<br>141<br>142<br>143 | : | | : | : | | : X<br>: X | 1) | X<br>X | :<br>: | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | : | : ;<br>: ;<br>: ; | 60<br>61<br>62<br>63 | : | | : | | : | : X<br>: X | 1 | X | 1 | : X<br>: X<br>: X | : | : : | | 144<br>145<br>146 | : | <br>:<br>:<br>: | : | | | : X<br>: X<br>: X | : | X | : | : X<br>: X<br>: X | : | • | ; ;<br>; ; | 64<br>65<br>66 | : | | : | | ;<br>;<br>; | ŧ | <b>(</b> | X | 1 | : X<br>: X<br>: X | : | : : : : : : : : : : : : : : : : : : : : | | : 48<br>: 49<br>: 48 | 1 | <br>:<br>:<br>: | : | : | | : | : | X | <br>:<br>:<br>: | : X<br>: X<br>: X | : | : | : : | 68<br>69<br>6A<br>6B | : | : | : | · <b>-</b> - | ** | ; > | <b>(</b> | : X<br>: X<br>: X | : | X<br>X<br>X | *** | : : : : : : : : : : : : : : : : : : : : | | :4C<br>:4C<br>:4E<br>:4F | - | <br>:<br>:<br>: | | | X | : X<br>:<br>: | : | ·<br>х<br>х | <br>:<br>:<br>: | : X<br>: | : : : : : : : : : : : : : : : : : : : : | | : : | 60<br>60<br>6E<br>6F | 1 | : | 1 | | : X | : | <<br>< | X | : | X<br>: | : | : : : : : : : : : : : : : : : : : : : : | | 150<br>151<br>152 | : | : | | - : : : : : : : : : : : : : : : : : : : | | | - : : : : : : | <br> | :<br>:<br>: X | : : X : X : X : X | ! | :<br>:<br>: : | : | 70<br> 71<br> 72<br> 73 | 1 | | | | | - : : | | : | : | :<br>: X<br>: X<br>: X<br>: X | : | | | 154<br>155<br>156 | -<br> -<br> -<br> -<br> -<br> -<br> - | : : : : | : | | | : X<br>: X<br>: : | : : : : : : : : : : : : : : : : : : : : | X | : | IX<br>IX<br>I | : | : | : | :<br>: 74<br>: 75<br>: 76<br>: 77 | 51 | | | | : : : : : : : : : : : : : : : : : : : : | 1: | X<br>X | : X<br>: X<br>: X | !<br>: | X<br> X<br> X<br> X | : | : : : : : : : : : : : : : : : : : : : : | | 158<br>158<br>158 | } | : | : | | <br>:<br>: | X | : : | X | : | X | : | ! | : : : : : : : : : : : : : : : : : : : : | | 9 1<br>3 1<br>3 1 | :::- | | :<br>:<br>: | : | : | x<br> | : X | | X | ! | : : : : : : : : : : : : : : : : : : : : | | 150<br>150<br>150 | ) | : | : | | :<br>:<br>: | : | | | : | : X<br>: X | : | : | : | 170<br>170<br>170<br>170 | ) !<br>E : | : : : : : : : : : : : : : : : : : : : : | | !<br>!<br>! | : | : | • | : | : | : | : | ; ;<br>; ;<br>; ; | CONTROL DATA: ENGINEERING Corporation! SPECIFICATION PAGE 54 REV. A NO. 37100670 DATE Jan., 1980 PAGE 54 ----- SUPER COMPUTER, OPERATIONS ----- | OP<br>COD<br>!<br>V | 37 | | DAT#<br>39 | \ FL<br>41 | AG<br>42 | BI1 | rs<br>45 | 46 | 47 | 53<br>54<br>55 | 1 | DE | | DA.1 | A F | L 42 | 5 B] | TS 45 | 5 46 | 5 47 | 53<br>54<br>55 | |-------------------------------|-----------------|------------------|-------------|---------------|----------------------|----------------------|----------|------------------------|--------------|----------------|-----------------------------------------|-----------------|-----------------------|-------------|-------------|-------------|------------------|------------------|-------------|----------|----------------| | :80<br>:81<br>:82 | : | | | : : | | X<br>X<br>X | : : | X<br>X | | | A01<br>A1<br>A2<br>A3 | : | | | : : | X | X<br>X<br>X | ; | X<br>X<br>X | | - 4 | | 1<br>184<br>185<br>186<br>187 | : | <br>! | | : | X | X<br>X<br>X | :<br>: | X | | | A4<br>A5<br>A6 | 1 | | | }<br> ; | X | X | ; | X<br>X<br>X | | | | : 88<br>: 89<br>: 8A | : | | : | ! | X | X | :<br>: | X | | ;<br>; | 1 A 8<br>1 A 9<br>1 A A | i 1 | | | <b>i</b> | X<br>I | X<br>X | | X | | | | :<br>:8C<br>:8D<br>:8E | :- | !<br>!<br>! | :<br>:<br>: | :<br>: X<br>: | :<br>: X<br>:<br>: X | :<br>: X<br>:<br>: X | | !<br>! X<br>!<br>! | !!<br>!<br>! | :<br>: | I AC<br>I AC<br>I AE<br>I AF | | | | X | X | X | | X | | | | ;<br>;<br>;90<br>;91 | : -<br>: -<br>: | :<br>!<br>! | <br> <br> | !<br>! | :<br>: | :<br>:<br>: | : | :<br>: X<br>: X | !<br>!<br>! | t | | : : | : | <br> | | :<br>:<br>: | !<br>!<br>! | <br> <br> <br> | :<br>:<br>: | | : | | 192<br>193<br>1<br>194 | :<br>:- | :<br>:<br>:<br>: | :<br>: | : | : X | : X<br>:<br>: X | : X<br>: | : X<br>:<br>! X<br>! X | :<br>: | :<br>:<br>: | 183<br> 1<br> 184<br> 185 | | | :<br>: | :<br>: | : | : | :<br>: | : | | | | 196<br>197<br>1 | :- | :<br>: | | !<br>! | | : X<br>: X<br>: | !<br>! | : X<br>: X<br>: | :<br>:<br>: | !<br>! | : 186<br>: 187<br>: 1<br>: 188<br>: 189 | :<br>: -<br>: | :<br>:<br>:<br>:<br>: | :<br>:<br>: | : | ;<br>; | :<br>:<br>:<br>: | : | : | : : | | | 19A<br>19B<br>1 | :- | :<br>: | :<br>: | !<br>!<br>! | !<br>!<br>! | :<br>:<br>: X | :<br>: | :<br>:<br>:X | :<br>: | :<br>: | : :BA<br>: :BB<br>: :BC<br>: :BD | :<br>: - :<br>: | :<br>:<br>: | :<br>:<br>: | :<br>:<br>: | :<br>:<br>: | :<br>:<br>:<br>: | :<br>:<br>:<br>! | :<br>!<br>! | !<br>! ! | | | 190<br>196<br>19F | : | :<br>:<br>: | 1 | : | :<br>:<br>: | : | : | i<br>:<br> | : | : | 11BE<br>11BF | : | !<br>!<br> | :<br>:<br> | :<br>:<br> | :<br>:<br> | :<br>:<br> | :<br>:<br> | :<br>:<br> | : | : : | CONTROL DATA: Corporation: SPECIFICATION SPECIFICATION PAGE 55 REV. A NO. 37100670 DATE Jan., 1980 PAGE 55 -----SUPER COMPUTER OPERATIONS | OP CODE DATA FLAG BITS V 37 38 39 41 42 43 45 46 47 55 V 37 38 39 41 42 4 | 53<br>BITS 54<br>+3 45 46 47 55 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | CO:X! | | | 1C2 X | | | 1C31X1 | - | | 1C4 | | | 1051 1 1 1 1 1 1 1 X 1 1 1 1 1 1 1 1 1 1 1 | !!!!!! | | 1C61 | | | 1071 1 1 1 1 X 1 1 1 1 | - | | C81 | | | 1091 1 1 1 1 1 X 1 1 1 E91 1 1 1 1 X | | | TUAL TIER THE TERM THE TERM THE TERM | | | C8 | - | | ICCIXI I I I I I I I I I I I I I I I I I | | | ICOI I I I I I I I I I I I I I I I I I I | | | ICE: X I IEF | | | - | - | | - | | | | 1 1 1 X 1 | | 101 X X X IF2 IF2 X X X X X X X X X | 1 1 X | | 1031 | | | | X | | 1041 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | ; ; ; ; X ; | | 1061 1 1 1 1 1 1 1 1 1 | 1 1 1 X 1 | | 1071 | _!!! | | 108! | 1 1 1 1 | | 1091 | | | IDALL LIXIX LIXI LIFAL | 1 1 1 1 1 | | DB: | | | iDC: | | | inni i i i i i i i i i i i i i i i i i | | | IDE: | | | IOF: I I IX IX I X I I IIFF: I I I I | | NO. 37100670 DATE Jan., 1980 -----SUPER COMPUTER OPERATIONS----- #### Data Flag Branch (DFB) 3.1.6.3 If a bit in the mask field is set and its associated masked data flag bit is set, the associated bit in the product field becomes a one. Bit 51 in the free flag field also becomes a one since it is the dynamic inclusive OR of bits 4 through 15 of the product field. If bit 51 is a one from above and if bit 52 is also set (this is the DFB enable bit), an automatic DFB occurs. The DFB takes place sometime following the termination of the instruction which caused the DFB condition to exist. The execution of the DFB sets the bit address of the next instruction into the right-most 48 bits of register 01 and a branch is made to the bit address contained in the right-most 48 bits of register 02. The DFB enable bit in the flag mask register (bit 52) is automatically cleared at this time. The left-most 16 bits of register 01 are cleared to zero by a DFB. The address in register 01 points to zero, one or more instructions removed from the instruction causing the DFB. ## Programmer Note: DFB's are disabled when bit 52 is cleared. But if bit 52 is reset before eliminating all the DFB conditions, another DFB will occur which will change the return address in register 01 and the machine may wind up in a "tight loop" if proper caution is not taken. Sampling bit 51 for a zero before setting bit 52 will prevent this situation for all cases except those involving the Job Interval Timer. When using the Job Interval Timer, it should be remembered that the setting of bit 36 in the DFR occurs asynchronously with respect to instruction execution once the Job Interval Timer is loaded. Thus the timer may set bit 36 after the check of bit 51 and before the branch to the contents of register 01. One method of handling this situation is to examine the contents of register 01 upon entering the routine for handling Data Flag Branches. If register 01 indicates that the branch occurred outside the DFB routine, then register 01 could be copied to a temporary location. -----SUPER COMPUTER, OPERATIONS----- #### 3.1.6.3 (cont\*d) If register 01 indicated that the branch had occurred within the DFB routine, then register 01 would not be copied to the temporary location. At the conclusion of the DFB routine, a branch would always be taken to the contents of the temporary location. A simpler method is to combine the setting of bit 52 and the branch to the contents of register 01 into a single 33 instruction (33603401). ## 3.1.7 Register File For register operations, the 8-bit instruction designators directly address the 256[D] registers of the register file. During program execution (monitor or job), these registers reside in the CPU's register file. When an exchange operation occurs, the registers are stored into the first 256[D] memory locations of the particular job or monitor mode program beginning at bit address zero (absolute address if in monitor mode and virtual address if in job mode). The registers may not be referenced as memory by their associated monitor or job program. The only exceptions to this rule are the B7 and BA instructions with G-bit 7 set. (See the B7 and BA instructions in this specification). Figure 1 shows a map of the register file and the relationship between the register, its storage address and its 8-bit designator. The number on the right represents the bit address and the number on the left is the value of the 8-bit designator for the 64-bit register case. The number inside the register represents the value of the 8-bit designator for the 32-bit operand case. Note that any reference to 32-bit register one is undefined. ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 58 REV. A ----- SUPER COMPUTER, OPERATIONS -----3.1.7 (cont'd) Bit Address virtual in a lob: absolute in a Monitor Bit 63 0 31 32 [-----2 : 3 :0...0040(H) -----2 : 4 : 5 :0...0080(H) 7F! FE16 | FF16 | 0...1FC0(H) (n...2000(H) 8 n : 1 :0...3FCO(H) FF : #### Figure 1 Register File #### Register File Restrictions - A. Register Zero (Job or Monitor Mode) - Ouring an exchange operation the contents of the trace register (register zero) and the appropriate memory location for register zero are exchanged (swapped). | | Exchange | After <br>Exchange | |-----------------------|----------|---------------------| | | 1 A : | C ; | | !Virtual Address Zero | : в | 8 ; | | Trace Register | | В | CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 59 REV. A ----- SUPER COMPUTER, OPERATIONS ----- #### 3.1.7 (cont\*d) Job to Monitor: | • | | | |-----------------------|----------|---------------------| | | Exchange | After <br>Exchange | | | : A | Α . | | :Virtual Address Zero | : в | C | | | | Α : | If monitor and job mode share a common register file (see E this section), the following will occur upon an exchange operation (monitor to job or job to monitor): | | :Exchange | After <br>Exchange | |----------------------|-----------|---------------------| | 140301010 4001000 | : A | 8 | | Virtual Address Zero | i A | - B | | ITrace Register | • | 8 | During a 7D (Swap) instruction involving register zero as part of the register field, note a required peculiarity. Although the current contents of the trace register are sent to the appropriate memory location for register zero, the current contents of the trace register are not altered. | | Contents<br>Before 7D | - | tents<br>er 7D | : | |----------------------------------------|-----------------------|---|----------------|-------------| | IMemory location for<br>Iregister zero | A | : | 8 | :<br>:<br>: | | Trace register | 8 | ! | B | <u>:</u> | | | | | | | -----SUPER COMPUTER OPERATIONS----- ## 3.1.7 (cont\*d) Register Zero when referenced by a designator 2. will provide machine zero as an operand except when used as a source register for a base address or other description for a vector or string instruction, in which case register zero will appear to contain 64-zero bits. The use of a zero address may cause the instruction to be treated as an illegal instruction as defined in Section 3.1.10. If register zero is specified as the destination register, the instruction typically performs normally with data flags being set, if warranted, but no data is stored. Some instructions become undefined if register zero is specified as a destination register. The table 3.1.7-1 is intended to define what operand is obtained when register zero is specified for a source operand. To simplify this chart, the use of register zero as a destination register has been ignored. A blank in the chart indicates where it is either not possible to specify register zero or it may only be specified as a destination register. The designators R, S, T, G, X, A, Y, B, Z and C are used for convenience although they do not apply to all instructions. Utilization of the following symbols is made. | 3, | · | |------------|-------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Result When Register Zero Is Referenced for an Operand | | М | Machine zero is provided.<br>8000 0000 0000 0000(H) 64-bit mode<br>8000 0000(H) 32-bit mode | | <b>A</b> - | All zero is provided. | | Z | All zero in the used portion. In this instance the left-most bit is not used thus machine zero and all zeros are indistinguishable. | | N | Instruction performs as a no-op. | -----SUPER COMPUTER OPERATIONS----- ## 3.1.7 (cont\*d) - C No control vector is used. - O A mask of all ones is provided. - 3. The BA instruction can read register zero for data. See the respective instruction descriptions for details. - B. 64-Bit Registers One and Two (32-bit registers 2 through 5) If data flag branches are being used, 64-bit registers one and two must be reserved exclusively for that use. Register one is the data flag branch exit address and register two holds the data flag branch entry address. C. Monitor's 64-Bit Registers 0-F[H] (32-bit registers 0-1F[H] Registers zero, one and two have the restrictions listed in A and B above. Registers 3 through 7 are used for the illegal instruction, exit force, external interrupt and storage access interrupt entry points. D. 32-Bit Register One (right-most half of 64-bit register D) Any reference to 32-bit register one is undefined. E. Common Register File for Monitor and Job Modes Monitor and job modes will have perfectly overlapping register files if monitor executes an Exit Force instruction (19) with either designator S or the contents of register S equal to zero. In an exchange from monitor to job mode, the monitor's register file is stored starting at absolute bit address zero, while the job's register file is loaded from the first 256 locations of its virtual page zero. Register S contains the absolute address of the jobs virtual page zero (see Exit Force instruction). When register S specifies an address of zero, the CONTROL DATA: ENGINEERING DATE Jan., 1930 PAGE 62 REV. A ----- SUPER COMPUTER OPERATIONS----- 3.1.7 (cont\*d) register file contents are not changed. This applies to exchange in both directions. Also, since the right-most 15 bits of register S must contain zeros (see Exit Force instruction), only a perfect overlap may occur. CONTROL DATA : ENGINEERING | Corporation | SPECIFICATION PAGE 63 NO. 37100670 DATE Jan., 1980 PAGE 63 REV. A -----SUPER COMPUTER OPERATIONS----- Table 3.1.7-1 | 0 0 | o<br>ode | Inst<br>Desi<br>R | ruction<br>gnator<br>S | Ť | | )p<br>Code | Instruc<br>Designa<br>R | tion<br>ator<br>S | T | • | |-------------|--------------------------------------|----------------------------|---------------------------|-------------------|---|------------------------------|-------------------------|-------------------|------------------|-----------------------------------------| | : : : | 00 | | <br>: : :<br>: : : | ! | : | 20 <br>21 <br>22 <br>23 | M :<br>M :<br>M : | M :<br>M :<br>M : | Z<br>Z<br>Z | | | | 04<br>05<br>06 | Z<br> | : : | Z | | 24 1<br>25 1<br>26 1<br>27 1 | M : M : M : | M <br>M <br>M | Z<br>Z<br>Z<br>Z | | | : : : : : : | 08<br>09<br>0A | :<br>:<br>: Z | : Z | :<br>! Z | | 28 1<br>29 1<br>2A 1<br>2B 1 | ;<br>;<br>; | Z<br>I | Α | | | : | 0C<br>0D<br>0E<br>0F | ;<br>;<br>;<br>;<br>;<br>; | :<br>:<br>:<br>: Z<br>: A | <br>!<br>!<br>! | | 2C 2D 2E 2F | M<br>M | M<br>M<br>M<br>Z | Z | | | | 10<br>11<br>12<br>13 | M | ;<br>;<br>; Z<br>; Z | <br> | | 32 | M . Z . | Z<br>Z | :<br>: Z<br>: Z | | | | 14<br>15<br>16 | : A<br>: A<br>: A | 1<br>1 A<br>1 A<br>1 A | : A<br>: A<br>: A | | 34<br>35<br>36<br>37 | ! M ! Z ! ! | Z<br>Z<br>Z | !<br>! Z<br>! Z | - | | | 1 18<br>1 19<br>1 1A | • | <br> | : | | 1 39<br>1 3A | • | <br> | !<br>!<br>! | -: | | | : 1C<br>: 1C<br>: 1D<br>: 1E<br>: 1F | i A | i A i A i Z i Z | <br> A<br> A | : | | ; Z<br>; Z | : Z<br>: Z | !<br>:<br>:<br>: | : : : : : : : : : : : : : : : : : : : : | CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 64 REV. A -----SUPER CCMPUTER OPERATIONS----- Table 3.1.7-1 | I:<br>O:<br>R | nstructi<br>esignato<br>S | lon<br>ors<br>T | Op<br>Code | R | nstructi<br>esignato<br>S | lon<br>ors<br>T | |--------------------------|---------------------------|------------------|---------------------------------------|---------------------------|------------------------------------------------|----------------------------------------------------------------------------------------| | M :<br>M :<br>M : | M !<br>M !<br>M ! | | 160 <br>161 <br>162 <br>163 | M : | M : M : Z : | <br> <br> | | i<br>M i<br>M i | i<br>M :<br>M : | :<br>:<br>: | 64<br>165<br>166<br>167 | м<br>м<br>м | M 1 M 1 Z 1 | :<br>:<br>: | | :<br>M : | ;<br>M 1<br>M 1 | | 168<br>169 | <br> M | M I<br>I M | ; | | | M<br> <br> M | | :<br>:6C<br>:6D<br>:6E | !<br>! M<br>! M | <br> M<br> Z<br> Z | | | M<br> <br> | M<br> | | 1 | M<br> <br> <br> M<br> M | | | | : M<br>: M | !<br>!<br>! | | 172<br>173<br>1 | : M<br>: M<br>: | !<br>!<br>Z | <br> <br> | | : M<br>: M<br>: | i M | :<br>:<br>:<br>: | 175<br>176<br>177<br>1 | : M<br>: M<br>: M | : Z<br>:<br>: : | : | | 1 M<br>1 M<br>1 M<br>1 Z | i Z | | 179<br>17A<br>17B | i M<br>i M<br>i Z | Z - | | | ! M ! M ! Z ! Z | <br> Z<br> Z | ; | 17C<br>17D<br>17E<br>17F | : M<br>: A<br>: Z | ! * | : A | | | R | Designator S M | M M M M M M M M M M M M M M M M M M M | Designators Code M | Instruction Operators Operators Code R | Designators Op Code R S S T Code R S S S S S S S S S | <sup>\*</sup>See Section 3.1.7 paragraph A.1 CONTROL DATA 1 ENGINEERING NO. 37100670 DATE Jan., 1980 PAGE 65 SPECIFICATION : Corporation : REV. A OPERATIONS ----- #### Table 3.1.7-1 ----- SUPER COMPUTER | Instruction Op Designators Code G X A Y B Z C | Instruction Op Designators Code G X A Y B Z C | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | 1801 Z A* Z A* C A | 1A01 | | 1841 | 1A41 | | 1881 Z A* Z A* C A | A8 | | 18C1 Z A* Z A* C A | AC! A Z* A Z* A Z | | 190 | BO | | 1941 IZ A* Z A* C A 1951 IZ A* Z A* C A 1961 IZ A* I C A 1971 | 1841 | | 1981 IZ 1A*1Z 1A*1C 1A 1 | 1881 | | 1901 IZ 1A*IZ 1A*IC 1A 1 | BC | <sup>\*</sup> If Register Zero is selected to broadcast a constant, machine zero will be that constant. <sup>\*\*</sup> See Section 3.1.7 paragraph A.3 ROL DATA I ENGINEERING DATE DOTATION PAGE 66 REV. A --- SUPER COMPUTER OPERATIONS ------ Table 3.1.7-1 | Instruction Op Designators Code G X A Y B Z C | Instruction Op Designators Code G X A Y B Z C | |-----------------------------------------------|-----------------------------------------------| | CO Z A + Z A + C | E0 | | C41 | E4 | | C8 | E8 | | CC | EC | | 1001 Z A* Z A* C A | FO | | 1041 Z A* Z A* C A 1051 Z A | F4 | | 1081 Z A | F8 | | OC Z A* Z A* C | FC | CONTROL DATA I ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation I SPECIFICATION PAGE 67 REV. A ----- SUPER COMPUTER OPERATIONS ----- - 3.1.8 Real Time Counters - 3.1.8.1 Free Running Clock This clock consists of a free-running 47-bit counter and a positive sign bit for a total of 48 bits. It can be stored into register T using a "Transmit Real-Time Clock to T" (39) instruction. This counter increments at a one MHz rate. 3.1.8.2 Monitor Interval Timer The "Monitor Interval Timer" is a 32-bit timer that decrements at a one MHz rate. This timer can be loaded from Register R using the Transmit (R) to Monitor Interval Timer (DA) instruction, when the computer is in Monitor Mode. The timer can be activated by loading it with anything but all zeros. Once it is activated, it will decrement until it reaches zero or is deactivated. When the timer is decremented to zero, it will cause an external interrupt on channel 17 which must be processed like any other external interrupt. The timer is deactivated by the following methods: - :. 1. Master Clear - 2. Loading with all zeros - 3. Decremented to all zeros (when it is decremented to all zeros and caused an external interrupt, it will be inactive until loaded with some value other than zero). #### 3.1.8.3 Job Interval Timer The Job Interval Timer is a 32-bit counter decrementing at a one MHz rate. This clock can be loaded (in Job Mode only) from register R using a 3A (Transmit R to Job Interval Timer) instruction. Once loaded, the timer continues to decrement until either an exchange to monitor mode occurs, the timer decrements to zero, or the timer is loaded with a value of zero. If an exchange to monitor mode occurs, 'the decrementing of the Job CONTROL DATA! ENGINEERING NO. 37100670 Corporation! SPECIFICATION PAGE 68 REV. A ------ SUPER COMPUTER OPERATIONS----- #### 3.1.8.3 (cont\*d) Interval Timer is stopped and the current contents of the timer are stored in the Invisible Package. When the execution of that job is resumed, the Job Interval Timer is loaded from the invisible package and resumes decrementing. When the timer decrements to zero, bit 36 of the Data Flag Branch Register will be set. Thus, if the corresponding mask bit is set, a data flag branch would then occur during the next RNI. The timer may be deactivated by loading it with a value of zero. This does not cause bit 36 of the Data Flag Branch Register to be set. Master clear will also deactivate the Job Interval Timer. The Timer is deactivated by the following methods: - 1. Master Clear - 2. Loading with a value of zero - 3. Decrementing to zero The contents of the Job Interval Timer may be sampled by use of the 37 instruction (TRANSMIT JOB INTERVAL TIMER TO T). This does not deactivate the counter. 3.1.9 Virtual Addressing Mechanism The virtual addressing mechanism provides a method of allotting central storage to jobs in the system. - 3.1.9.1 Definitions Associated with Virtual Addressing - 3.1.9.1.1 Monitor Mode and Job Mode The CPU automatically goes into a hardware state called Monitor Mode at the time an interrupt is honored or at the time an Exit Force from a job is performed. CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 69 REV. A ------SUPER COMPUTER, OPERATIONS----- ### 3.1.9.1.1 (cont\*d) When in Monitor Mode, interrupts and the virtual addressing mechanism are disabled. This causes CPU addresses to be absolute addresses. Any interrupts which occur are saved until the Monitor program executes either an Idle or an Exit Force instruction. The Idle instruction enables the interrupts and merely idles until an interrupt occurs. The Exit Force instruction actually causes the hardware state to change to Job Mode and the Job execution to start. During Job Mode, the interrupts are enabled and the virtual addressing mechanism is used by the CPU. #### 3.1.9.1.2 Page A page consists of a block of contiguous words of central storage. All the words in a page are identified by a common page identifier. This identifier is an absolute address which locates a page in absolute storage. The following table identifies the page sizes. ### Page Sizes (64-bit words) | <u>Small</u> | <u>Large</u> | |--------------|--------------| | 512[0] | 65,536[D] | | 2,048[D] | | | 8.192[D] | | The size of the small page is selected by bits () and 16 (bit () of Key () and 1) in the 3rd word (keys) of the invisible package. The bits are interpreted as follows: ICONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 PAGE 70 REV. A 3.1.9.1.2 (cont'd) #### Bits | n | 16 | | |---|----|-----------------------------------------------------------------| | 0 | 0 | All small pages will be interpreted by the job as 512[D] words. | | 1 | 0 | Small pages are 2,048[D] words. | | 1 | 1 | Small pages are 8,142[D] words. | | n | 1 | Undefined | #### Virtual Address Addresses originating in the central processor (when not in Monitor Mode) are virtual addresses whose bits have the following interpretation: Virtual Address - 48 bits Virtual Word Address - 42 bits | CONTROL DATA | ENGINEERING | | 37100670<br>Jan., 1980 | |-----------------|---------------|--------|------------------------| | ! Corporation ! | SPECIFICATION | PAGE 7 | . = | ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.9.1.2 (cont\*d) where m and n are defined as shown in the following table: | Page Size<br><u>(64-bit_words)</u> | m<br>(bits) | n<br><u>(bits)</u> | |------------------------------------|-------------|--------------------| | 512[0] | 33 | 9 | | 2,048[D] | 31 | 11 | | 8, 192[0] | 29 | 13 | | 65,536(D) | 26 | 16 | #### 3.1.9.1.4 Associative Words Associative words contain the information necessary to map a virtual address into an absolute address. They have one of the following three formats, depending on the page size: | Absolute | | Virtual | | | |---------------|---------------|------------|--------------|---| | Page Address | Lock | Page Ident | ifier<br>- | • | | 116 bits | | | | | | | | | | | | 114 bits 1/1 | 112 blts 31 | bits 1/ | 1 2,048 word | | | | | | : page | | | 112 bits 1//1 | | | | | | | | | | | | 1 9 bits:///! | | | | | | | | | - page | | | 0 8 15 | 19 30 31 | 56 63 | ~ | | Bits 14-15 and 62-63 are not used in associative word defining a 2,048 word pages. Bits 12-15 and 60-63 are not used in associative word defining a 8,192 word pages. Bits 9-15 and 57-63 are not used in associative word defining 65,536 word pages. CONTROL DATA I ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation | SPECIFICATION PAGE 72 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.9.1.4 (cont'd) \* Bits 16, 17, and 18. | 3 bit code | Interpretation | |------------|------------------------------------------------| | 000<br>001 | end of the page table null associative word | | 010 | small page, has not been referenced by the CPU | | 011 | large page, has not been referenced by the CPU | | 100 | small page, has been referenced<br>by the CPU | | 101 | large page, has been referenced by the CPU | | 110 | small page, has been altered by | | 111 | large page, has been altered by the CPU | In the above table, the word <u>referenced</u> means that a job has made a storage reference to the page defined by the associative word. The record of references and alterations contained in bits 16, 17 and 18 of associative word for page zero refer only to the upper half of the page. Altered means that a CPU Job Mode program has done a write operation on at least one bit on the page defined by the associative word. When in Monitor Mode, the CPU does not use the associative hardware and alteration or referencing by the Monitor program is not recorded in the associative words. ### 3.1.9.1.5 Associative Registers (AR) and Space Table Each computer has a fixed number of hardware associative registers which hold associative words for faster accessibility. The remainder of the associative words are in central storage starting at a fixed address. The portion of the total list of associative words which are in central storage is referred to as the space table. The contents of the hardware associative registers, when in storage, are stored beginning at absolute 4000(H). CONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 CORPORATION: SPECIFICATION PAGE 73 REV. A 3.1.9.1.5 (cont'd) Absolute Starting Number of Address of Space Associative Registers Table 16 4400[H] ## 3.1.9.1.6 Page Table The page table is the complete table of associative words and includes both the AR and the space table. These associative words define the pages currently allotted space in central storage. ### 3.1.9.1.7 Absolute Address The absolute address is the combination of the absolute page address from the associative word in the page table and the word, byte and bit identifiers from virtual addresses. The following figure illustrates the construction of the abolute address for each page size. | Absolute<br>Page Address | Word<br>Identifie | | | | | | |--------------------------|-------------------|-----|-----|---------|------|------| | 116 bits 9 | bits ! | 6 b | its | 512 | word | page | | 114 bits 11 | bits : | 6 b | its | : 2,048 | word | page | | 112 bits 13 | bits : | 6 b | its | 1 8,192 | word | page | | 9 bits 16 | bits | 6 b | its | 65,536 | word | page | The maximum storage address capacity of each computer limits the number of bits used for storage reference. Consequently, a number of left-most bits of the absolute page address are ignored and must be set to zero. The following table shows the number of left-most bits that are ignored for various storage size. -----SUPER COMPUTER OPERATIONS----- ## 3.1.9.1.7 (cont\*d) | Maximum Storage Capacity<br>(64-bit words) | Number of Left-Most Bits<br>of Absolute Page Address<br>Ignored | |--------------------------------------------|-----------------------------------------------------------------| | FOL 298 | 6 | | 524,288 | 5 | | 1,048,576 | 4 . | | 2,097,152 | 3 | | 4,194,304 | 3 | | 8,388,608 | 6 | | | | When in Monitor Mode, all CPU addresses are absolute addresses. #### Lock 3.1.9.1.8 A lock is a 12-bit quantity contained in an associative word used to associate a page of central storage with a job or jobs which will reference the page. #### Keys 3.1.9.1.9 Each Job has four 12-bit keys assigned to it by the Monitor. If a job is to use a virtual page, the job must have the key matching the lock associated with that page. | _ | _ | 9.16 | _ | | * | 4 | IKev | 1 | : | ¥ | 2 | 1 | Key | 2 | i | _ | 3 | · VE A | 3 | :<br> | |---|---|------|---|-----------|---|---|------|---|---|---|---|---|-----|---|---|---|---|--------|---|-------| | | | 4 | | <b></b> · | | | 20 | | | | | | 36 | | | | | 52 | _ | | \*0, \*1, \*2, and \*3 are four 4-bit usage lockout codes associated with Keys 0, 1, 2, and 3, respectively. These 4-bit codes have the following significance: bit 0 - bit 0 of key 0 and 1 (bit 0 and 16) are used to define small page size (see Sec. 3.1.9.1.2) bit 0 of key 2 and 3 (bit 32 and 48) must be set to zero bit 1 - if set, locks out CPU write operations bit 2 - if set, locks out CPU read operations bit 3 - if set, locks out CPU instruction references ENGINEERING :CONTROL DATA : ------ Corporation: SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 75 REV. A ------ -----SUPER COMPUTER, OPERATIONS ----- #### (cont\*d) 3.1.9.1.9 If a key matches the lock of an associative word, but the usage attempted is locked out by that key's lockout bits, an access interrupt will occur. See Section 3.1.10 for the location of a job's keys within the Invisible Package. #### Operation of the Virtual Addressing Mechanism 3.1.9.2 A virtual address is sent from the central processor to the storage virtual addressing mechanism. The virtual addressing mechanism compares the virtual page identifier from the address against the virtual page identifier of each entry in the page table. If a match is found, and if the lock associated with the matching virtual page identifier is matched by one of the four keys possessed by the requesting job, a hit has been made. If a hit is made, the absolute page address associated with the hit-producing page table entry is attached to the word identifier from the central processor address. This combination forms the absolute address used to reference storage. If the end of the page table is found and no hit has been made, a storage access interrupt occurs. If a hit is made, but the operation is prohibited by the usage lockout bits, a storage access interrupt occurs. For a more detailed description of the page table search, see individual model specification as listed in Section 2.0. #### Access Interrupts 3.1.9.3 A storage access interrupt occurs whenever a page referenced by a CPU job does not have its associative word in the page table or If an attempt is made by a CPU job to violate the usage code of a page as defined by the key matching the lock. An access interrupt may be caused by any storage reference made by the CPU, even in the middle of a vector or string instruction. The virtual address causing the interrupt and information bits as to the CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 76 REV. A ----- SUPER COMPUTER OPERATIONS ----- ## 3.1.9.3 (cont'd) reason for the access interrupt are stored (along with the current contents of the invisible flags and invisible registers) into the Invisible Package. An access interrupt will generate the following entry in word address E(H) of the job's Invisible Package: | Unused:Cause:Virtual address causing |//////| | | bits:Interrupt |//////| | 0 | 11 | 12 | 15 | 16 | 54 | 55 | 63 Bits 0 through 11 are not used and will be set to zeros. Definition of cause bits: | Bit_12<br>0<br>1 | Bit 13<br>1<br>0<br>1 | Write operand violation attempted Associative word not in the page table *Associative word not in the page table and reference attempted was a | |--------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 14 = 1<br>Bit 15 = 1 | | write operation Read operand violation attempted Read instruction violation attempted | \*Note that that is the only case where more than one of the cause bits would be set. Bits 55 through 63 are undefined and may not always be zero. Bits 16 through 54 contain the virtual sword address which caused the access interrupt. The CPU then reverts to Monitor Mode and a branch is made to the absolute address contained in the right-most 48 bits of the Monitor's register 7. The Monitor program takes care of allocating space for and/or procuring the requested page. After this is done, the Monitor can start the job exactly where it left off via an Exit Force instruction. ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.10 Exchange Operations and Invisible Package The purpose of the exchange is to change the prime role of the CPU from Monitor Mode to Job Mode and from Job Mode back to Monitor Mode. The exchange operation from Monitor to a Job is always accomplished with an Exit Force instruction. This causes the contents of the Invisible Package to be loaded into the appropriate registers; the mode to be changed from Monitor to Job enabling the virtual address mechanism and interrupts; and execution to be begun as specified by the Invisible Package. Note that this may be the restarting of a previously interrupted program. The Exit Force instruction, the channel interrupt and the access interrupt are the three normal ways of getting from a job in Job Mode to the Monitor program in Monitor Mode. Attempting to execute a Monitor-type instruction in Job Mode or attempting to execute an undefined op-code comprises the fourth way to get into the Monitor mode. Except for the starting point in the Monitor program, the operation performed in getting to the Monitor are identical for the four. Sufficient information to restart this job is stored into the Invisible Package and the mode is changed from Job to Monitor. The Monitor program is executed starting at the absolute address contained in the right-most 48 bits of the Monitor's register 3, 5, 6, or 7. | | hod of getting<br>the Monitor | Monitor register, the contents of which is used to set P | |-----|------------------------------------------------------------------------------------|----------------------------------------------------------| | 1 • | Attempt to perform an illegal instruction or a | Register 3 | | 2• | Monitor-type instruction in Job Mode* Attempt to perform an illegal instruction in | Register 4 | | • | Monitor Mode* Exit Force External Interrupt Storage Access Interrupt | Register 5<br>Register 6<br>Register 7 | <sup>\*</sup>See section 3.1.4.2.2 CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 78 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.1.10 (cont\*d) The right-most ten bits of the absolute starting address of the Invisible Package must be zeros. The Monitor must set up an invisible package for each job. There is NO invisible package for the Monitor program itself. To start a Job Initially, the Monitor must clear the entire Invisible Package area except for the Keys and the Program Address areas. If a job is to be re-entered, the Monitor <u>should</u> not alter any of the Invisible Package except for possibly the Keys. For a more detailed description of the exchange operation, and the size of the invisible package (which may vary from model to model) see the applicable computer specification as listed in Section 2.0. ENGINEERING NO. 37100670 CONTROL DATA : DATE Jan., 1980 SPECIFICATION PAGE 79 : Corporation : REV. A COMPUTER OPERATIONS --------- S U P E R 3 • 1 • 1 0 (cont'd) Absolute INVISIBLE PACKAGE Word Address 1XXX--Xnn 1///////// Program Address : XXX--X01 1/////////// Breakpoint :XXX--X02 Kevs Data Flag Register :XXX--Xn4 :ASCII Mode Bit (Clear bit for ASCII Mode - Set bit for EBCDIC Mode) Each of the computers returns the same information in the non-crosshatched areas. The definition of the cross-hatched areas and size of the package are model dependent. For specific detail see the applicable machine specification as listed in Section 2.0. ``` NO. 37100670 ENGINEERING CONTROL DATA 1 DATE Jan., 1980 _____ SPECIFICATION PAGE 80 1 Corporation 1 REV. A _____ ----- SUPER COMPUTER OPERATIONS ----- Performance Characteristics 3 • 2 Instruction Descriptions 3.2.1 The instruction titles (3.2.1.1 - 3.2.1.256) are written in the following format: AA B CC DD NAME OF INSTRUCTION [AX] 3.2.1.XXX where AA = the function code 00-FF[H] B = the format types, 1-C CC = the number of bits in the operand single bit 1 bytes 8 32 half-words 64 words either 32 or 64-bit B both 32 and 64-bit operand size not applicable NA DD = the instruction type Blank Undefined BR Branch IN Index LS Logical String MN Monitor Non-Typical NT RG Register ST String SV Sparse Vector VM Vector Macro VT Vector The G bit usage charts in the table of contents use the following symbols. Positions in the G bit usage charts without symbols are undefined and must be set to zero. G bit 0 E - Either 32 or 64-bit operands C - Control vector 1 ``` (continued) 0 - Offset B - Broadcast S - Sign Control X - Defined in Instruction 2 3, 4 Any 5, 6, 7 ----- SUPER COMPUTER, OPERATIONS ----- 3.2.1 (cont'd) | - 1 | Func1 | li | on | | | G- | BIT | S | ' ÷. | | | |-----|-------|----|----|----------|-----|----------|-----------|-----------|------------|----------|-----| | ! | Code | | 0_ | _1_ | 2_ | 3_ | 4 | 5_ | 6 | 7 | _ | | 1 | 8 n | 1 | E | C | 0_ | 8 | 8 | <u> </u> | <u>S</u> | S | _ ; | | 1 | 81 | 1 | Ε | C | 00 | В | В | <u></u> | S | S | _ ; | | 1 | 82 | 1 | E | C | Q | 8 | 8 | S | <u> </u> | S | _ { | | • | 83 | 1 | | C | 00 | 8 | В | | | | _ { | | 1 | 84 | 1 | Ē | C | Q | В | В | <u> </u> | <u>S</u> | S | _ ; | | 1 | 85 | 1 | E | C | Q | 8_ | _B_ | <u> </u> | <u>_S_</u> | | _ { | | 1 | 86 | ; | Ε | C | 0 | <u> </u> | 8 | S | <u>S</u> | <u> </u> | _ { | | 1 | 87 | 1 | | _ C | 0 | <u> </u> | _8_ | | | | _ 1 | | ; | 88 | 1 | E | C | Q | 8 | <u>_8</u> | <u>S_</u> | <u>S</u> | <u> </u> | _ { | | ! | 89 | 1 | E | _C | 0 | | <u>B</u> | \$ | <u> </u> | S | _ : | | 1_ | 8 A | 1 | | _C | Q | <u> </u> | _B | | | | _ : | | ! | 88 | 1 | E | C | 0 | 8_ | 8 | S | <u> </u> | <u></u> | _ | | 1 | 8 C | 1 | E_ | <u>C</u> | _Q | <u>8</u> | <u> </u> | <u></u> | <u> </u> | <u> </u> | _ ; | | 1 | 80 | 1 | | | | | | | | | . : | | 1 | 8E | 1 | | | | | | | | | _ ; | | : | _8E | : | E | _C_ | _0_ | В | 8 | S | <u>_S</u> | S | _ : | | Funci | l i | on | | | G <b>-</b> | Bits | 5 | | | |-------|-----|----|------------|----------|------------|----------|----------|----------|---| | Code | | 0 | _1_ | 2 | 3_ | 4 | 5 | 6_ | 7 | | 90 | : | E | C | Q | _8_ | | | | | | 191 | 1 | E | C | 0 | <u> </u> | | | | | | 1_92 | 1 | Ē | C | Q | B_ | | | | | | 193_ | 1 | Ε_ | Q | <u>Q</u> | B | | <u> </u> | <u> </u> | | | 1 94 | 1 | E | _C_ | 0 | <u>B</u> | В | | | | | 95 | 1 | E | _C_ | 0 | <u>B</u> | В | | | | | 96 | 1 | | C | Q | В | | | | | | 97 | 1 | | C | 0 | <u>B</u> | | | | | | 98 | 1 | Ε | C | <u> </u> | В | | | | | | 199 | 1 | E | C | <u> </u> | <u>B</u> | | | | | | :9A | 1 | E | _ C | 0 | _B_ | | | | | | 98 | 1 | E | _ <u>C</u> | 00 | B | <u>B</u> | | ·<br>• | | | 9C | 1 | | <u>C</u> | Q | В | | | · | | | :90 | : | E | _C | 0_ | В | В | _X_ | X | X | | 19E | 1 | | | | | | | | | | !9F | 1 | | | | | | | | | NO. 37100670 DATE Jan., 1980 COMPUTER OPERATIONS ----- S U P E R (cont\*d) 3 • 2 • 1 | F | unct | i | an. | | | G - | Bits | ; | | ÷ | |--------------|----------|--------------------------------------------------|------------------|-----------------|----------------|-------------|-------------|-------------|--------------|---------------| | | | • | n | 1 | 2 | _3 | 4 | _5 | <u>_6</u> | | | على | ode | _ | -#- | - <del></del> - | X | В | В | S | <u>_S_</u> | <u> </u> | | !- | _An_ | ٠. | | _ <u>X</u> | <del></del> | B | В | S | S_ | <u> </u> | | 1_ | _A1_ | <u>. i</u> . | <u>-</u> - | | <del></del> \$ | 8 | В | S | S | S1 | | 1_ | _A2_ | 1. | <u>_</u> E_ | _X | X | | | | | | | 1_ | _A3_ | . 그. | | | | | | | <u> </u> | S | | • | A4 | 1. | E_ | X | X | <u>B</u> | _ <u>B</u> | <u> </u> | <u></u> | <del></del> ; | | : | A5 | 1 | E | X | X | <u>B_</u> | _ <u>B</u> | S | - <u>-</u> ₹ | | | ` <u>'</u> - | A6 | | F | X | _X | B | _3 | S | <u>S</u> | <u>S</u> ! | | <u>'</u> - | A7 | _ <u>.</u> | | | | | | | | ; | | <u>'</u> - | | | - <del>-</del> - | <del>-</del> X | X | 8 | 8 | S | <u></u> | S! | | · _ | A 8 | <u> </u> | 로- | | <u>X</u> | <del></del> | B | S | S | S | | 1_ | <u> </u> | | ᆂ_ | X | | <u> </u> | | | | | | 1_ | AA | | | | | | | | s | S | | 1 | AB | ; | <u> </u> | <u> </u> | X_ | <u>B</u> _ | <u>B</u> | <u>s_</u> _ | | | | ! | AÇ | - | Ε | X | X_ | <u>B</u> _ | <u>_B</u> _ | <u> </u> | <u>S_</u> | s | | - | AD | | | | | | | | | | | , - | AE | | | | | | | | | | | ١- | AF | <del>- </del> | F | X | X | В | В_ | S_ | <u> </u> | S! | | ٠, | AF | | | | | | | | | | | ~ <b>.</b> | | | | | G- | Bits | • | | | | |-------------|----------------|-----------------|----------------|--------------|------------|-----------------|-------------|-------------|--------------|-----| | Funct | 10 | | | 2 | 3 | 4 | 5 | 6 | 7 | | | Code | | _1_ | _1 | <del>2</del> | | - <del></del> - | X | Y | X | 1 | | 1Bn_ | 1_ | _X_ | _X | X | <u>X</u> _ | | <del></del> | | | • | | : B1 | 1 | _X_ | _X_ | X | X_ | <u>_X</u> | | <del></del> | <del></del> | • | | : B2 | • | X | _X | X | | <u> X</u> | X | _ <u>_</u> | <del>\</del> | • | | B3 | 1 | X | X | _X | | _×_ | X | X | | i | | : B4 | <del>-</del> | X | X | X | | _X | X | _X_ | X | i | | · | | - <u>-</u> - | - <del>X</del> | X | | X | Χ | X | X | 1 | | <u>85</u> | <del>-</del> | | | | | | | | | 1 | | 1 <u>B6</u> | <u>.i</u> . | | | | | В | | | X | ŀ | | :B7 | ᅶ. | _E_ | | | | | | | | • | | : B8 | 1. | E. | <u>C_</u> | 0_ | | | | | | • | | : B9 | 1 | E. | | X_ | X_ | <u>_X</u> _ | | | | • | | BA | : | F | | | | | | X_ | <u>X</u> | • | | 88 | | = | | | В | В | | | | i | | | | _ <del></del> _ | X | | | | | | | . • | | 1BC | <del>-</del> + | | | | В | В | | _ | X | . 1 | | <u> BO</u> | | <u> </u> | | | 12 | | | | | ; | | !BE | | | | | | | | | | • | | BF. | | | | | | | | | | • | CONTROL DATA: Corporation: SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 83 REV. A -----SUPER COMPUTER OPERATIONS----- ## 3.2.1 (cont\*d) | Function | | G-B | its | _ | | ~ 7 | |------------------------------------------------|----------------|------------|------------|----|------------|-----| | Code 1 1 | _2 | 3_ | _4 | _5 | <u>_b_</u> | | | CO I E C | | <u>B_</u> | _B | | | ! | | · | | В | В | | | | | 1 | | B | В | | | i | | - C2 1 E C | | <u>B</u> _ | В | | | 1 | | 1C3_1_EC | | | | | | | | 1 C4 1 E | | B_ | <u>_B</u> | | | | | : C5 E | | <u>B_</u> | _8 | | | ; | | C6 ! E | | B_ | _ <u>B</u> | | | ! | | . C7 E | | В | _B | | | ! | | 1 <u>\</u> | $\overline{x}$ | | - | | | | | 1 | - <u>X</u> - | | | | | | | 1L | | | | | | 1 | | 1 <u>CA_1_EC</u> | _ <u>X</u> _ | | | | | | | : <u>CB </u> | <u>_X</u> _ | | | | | | | : CC 164 | | | | | | : | | CD i | | | | | | : | | I CE I | | | | | | i | | | | | В | S | <u> </u> | S! | | CEiE | | | | | | | | Function | G-Bits | |------------------|-------------| | | 2 3 4 5 6 7 | | Loge | n B B | | i | ¥ | | 1 D1 1 E C | 0 | | 1 02 1 | | | ! 03 ! | i | | | 0 B B | | · | 0 | | i <u>UZ_i_L_</u> | ¥ | | :D <u>6_!</u> | | | 1_07 1 | | | 1 D8 1 E C | <u> </u> | | 1 D9 ! E_C | \$ | | DA LE C | | | DB E C | | | DC E C | | | DD . | | | | | | !DE | | | : DF : E C | 0 | ## 3.2.1.1 08 4 NA MN IDLE When in Monitor Mode, enable the external interrupts and idle until an external interrupt occurs. The R, S and T designators are undefined and must be set to zero. | :CONTROL DA | <br>TA ! | | | | G | | | | | | | | | | | | C | AT | Ε | 37100<br>Jan•,<br>84 | 67 <b>0</b><br>1980 | ) | |-------------|----------|---|---|---|---|----|----|-----|----|------------|---|---|-----|---|---|---|---|-----|---|----------------------|---------------------|---| | : Corporati | on I | | | | | | | | | | | | 0 | | | | F | REV | | Α | | | | S U | PER | С | 0 | М | Р | U | T | Ε | R | | 0 | P | Ε | R | A | T | Ĭ | 0 | N | s | | • | | 3.2.1.2 | 01 | | | | | | LE | | | | | | | | | | | | | | | | | 3.2.1.3 | 02 | | | | | IL | LE | G A | L | | | | | • | • | | | | | | | | | 3.2.1.4 | 03 | | | | | ΚE | ΥP | 01 | NT | · <b>-</b> | | | NT. | | | | | ha | | | | | This instruction is for use only with the Instrumentation Monitoring System. This operation is model dependent, see applicable machine specification listed under section 2.0. 3.2.1.5 04 4 64 NT BREAKPOINT-MAINTENANCE The breakpoint instruction transfers R to the breakpoint register. The breakpoint register is a maintenance and program debugging aid and is saved in the job's invisible Package. | 0 15 16 | 58 | 3 59<br> | 60 | 61<br> | 62 | 63 | |-----------------------------|---------|----------------------|------|--------|-----|---------------------------| | ://///: !UNUSED! BREAKPOINT | ADDRESS | :///<br>:UNU<br>:/// | SED! | 8 | ITS | / / <br> / / <br> / / | | | | | UNL | JSE | 0 | ^<br>: | The breakpoint function compares the addresses of specified categories of requests with the breakpoint address. If a match occurs, bit 47 of the Data Flag Branch register is set. Usage bits 61 and/or 62 may be set to specify the breakpoint function for CPU write operands and/or CPU read operands respectively. ### USAGE BITS 61 - BREAKPOINT ON CPU WRITE OPERANDS 62 - BREAKPOINT ON CPU READ OPERANDS | Corporation | ENGINEERING DATE Jan., 1980 PAGE 86 REV. A Corporation: SPECIFICATION ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.7 (cont\*d) This Instruction is only enabled during Monitor Mode. In Job Mode it becomes a no op. The modes are set up by executing this instruction with a "1" in the appropriate R designator bit and are cleared by executing the instruction with a "0" in the same bit location. The R designator bits are defined below: #### R DESIGNATOR BIT 8 Disable error correction on all Read buses. 9-15 Checkword bits to be complemented. Programmer Note: These bits must be set to zero before any Monitor to Job exchange Operation. If these bits are not set to zero via an 06 instruction, the connection network could produce invalid data on the Read and Invalid data could be written into memory. The S and T designators are undefined. A description of each of these faults can be found in applicable model specification under section 2.0. Test Operation #### SECDED FAULTS The test is initiated by executing an 06 instruction with bits 9 through 15 selected of the R designator to complement the respective checkword bits of half-words 0, 1, 2, and 3 on the Write Scalar bus to central memory. By appropriate selection of data bits and complementation of checkword bits when writing in memory, one should be able to generate SECOED faults on all Read buses. This should allow CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 87 REV. A -----SUPER COMPUTER OPERATIONS ----- ### 3.2.1.7 (cont\*d) complete checking of the Read SECDED hardware and also the fault recording hardware for type and address of the fault. The forced complementing of the checkword bits is discontinued by executing an 06 instruction with bits 9 through 15 of the R designator. 3.2.1.8 07 ILLEGAL ## 3.2.1.9 08 4 NA MN INPUT/OUTPUT PER R When In Monitor Mode: Activate the channel flag designated by the R designator and exit to the next sequential instruction. If the R designator specifies a non-existent channel, the operation of this instruction is undefined. The S and T designators are undefined and must be set to zero. ## 3.2.1.10 09 4 64 BR EXIT FORCE From a lob to the Monitor: Exchange to the Monitor program. A hardware branch is then taken to the address defined by the right-most 48 bits of the Monitor's register 5. For this case, the R, S and T designators are undefined and must be set to zero. From the Monitor to a job: Exchange to the job whose Invisible Package is located starting at the absolute bit address contained in register I and whose virtual page zero (equivalent to starting address of register file to be loaded) starts at the absolute bit address contained in register S. For this case, the R designator is undefined and must be set to zero. If either the S designator or the contents of register S are equal to zero, the job's register file and the monitor's register file are identical. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 88 REV. A ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.10 (cont\*d) Register S - T Bits 0-15 are not used - \* These bits must always be set to zero or this instruction is undefined. - \*\*The amount of central storage actually on a system will determine the number of useful bits on a given system. The number of useful and unused bits is model dependent and related to memory size. See applicable model specification listed in section 2.0. 3.2.1.11 OA 4 64 MN TRANSMIT (R) TO MONITOR INTERVAL TIMER When in Monitor Mode, transmit bits 32 through 63 of 64-bit register R to the Monitor Interval Timer (see Section 3.1.8). The left-most 32 bits of register R are ignored. The S and T designators are undefined and must be set to zero. - 3.2.1.12 08 ILLEGAL - 3.2.1.13 OC 4 54 MN STORE ASSOCIATIVE REGISTERS - 3.2.1.14 OD 4 64 MN LOAD ASSOCIATIVE REGISTERS When in Monitor Mode, Store/Load the contents of the associative registers into/from absolute addresses 4000(H), etc. The R, S and T designators are undefined and must be set to zero. The contents of the associative registers are undefined following the execution of the STORE ASSOCIATIVE REGISTERS instruction. CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 89 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.15 DE 4 64 MN TRANSLATE EXTERNAL INTERRUPT Each bit in the External Interrupt Register (EIR) is associated with an external I/O channel, or the Monitor Interval Timer. | External Interrupt Register | Bit | Assi | ignme | ent | | |-----------------------------|---------|------|-------|--------|----| | 0 | | Not | Avai | ilable | | | 1 | | 1/0 | Char | nnel | 1 | | 2 | | | : | | 2 | | 3 | | | 1 | | 3 | | 4 | | | ; | | 4 | | 5 | | | i | | 5 | | 6 | | | ; | | 6 | | 7 | | | | | 7 | | 8 | | | 1 | | 8 | | 9 | | | 1 | | 9 | | 10 | | | í | | 10 | | îi | | | 1 | | 11 | | 12 | | | 1 | | 12 | | 13 | | | ; | | 13 | | 14 | | | 1 | | 14 | | 15 | | | V | | 15 | | 16 | | I/0 | Char | nel | 16 | | 17 | Monitor | | | | | Translate the lowest numbered bit set in the EIR into its associated five-bit code and transmit this code to the right-most five bits of register T. The left-most 59 bits of register T are cleared to zero. Examine the EIR and if only one bit is set, the branch condition is met. The branch, if taken, is to (S) + (R) where (S) is an index in half-words and (R) is the base address. The exit, be it a branch or not, clears the bit (and only that bit) in the EIR corresponding to the channel designator which was transmitted to register T. If the T and S designators are equal, the interrupting channel designator will also be the branch index. Bit zero of the EIR will <u>never</u> be set as it is reserved for maintenance purposes. If no bit in the EIR is set, this instruction sets I to all zeroes and no branch is taken. Control of the second of the second second of the second of ICONTROL DATA : ENGINEERING NO. 37100670 ------DATE Jan., 1980 SPECIFICATION: 1 Corporation 1 PAGE 90 REV. A ----- SUPER COMPUTER OPERATIONS -----OF 4 64 MN LOAD KEYS FROM(R), TRANSLATE ADDRESS(S) 3.2.1.16 TO (T) When in Monitor Mode load the four keys found in register R Into the virtual address key registers. The virtual address found in register S is then translated into an absolute bit address using the four keys just loaded and the associative words of the page table. This absolute bit address is stored in the right-most 48 bits of register T. If no translation is possible before the end of the page table is encountered, the right-most 48 bits of T are set to zero. The associative word actually used to make the translation is left in the top associative register (associative register zero). The page table is dynamically pushed down, if necessary, when searching for the associative word used to make the translation. This instruction uses the page table as contained in the Associative Registers and the Space table in memory. The locations in memory corresponding to the Associative Reg Isters (see the OC and OD The 3-bit size, alteration and reference code in the associative word is not changed by this instruction. Instructions) will not be re ferenced during the execution of the OF instruction. The left-most 16 bits of register S are transmitted to the correspond- ing position in register T. The entire address range (including bit addresses 0 through 3FFF base 16) are acceptable inputs to the OF instruction. !//!Key 0:///!Key 1:///!Key 2:///!Key 3: Register R bit 0 4 15 20 31 36 47 52 63 Blts 1-3, 17-19, 32-35, and 48-51 of register R are not used by this instruction. l absolute bit address : Register T bit 0 15 16 63 l virtual address : Register S bit 0 15 16 63 (continued) For a second of the CONTROL DATA! ENGINEERING NO. Corporation! SPECIFICATION PAGE NO. 37100670 DATE Jan., 1980 PAGE 91 REV. A ----- SUPER COMPUTER, OPERATIONS ----- 3.2.1.16 (cont\*d) Bits 0 and 16 of the key word must be appropriately set/clear to indicate the desired small page size. 3.2.1.17 10 A 64 RG CONVERT BDC TO BINARY, FIXED LENGTH Convert the packed BCD number in register R to a signed (two's complement) binary number and place the result into the right-most 48 bits of register T. The conversion is undefined for binary results greater than +(2\*\*47)-1) or less than -((2\*\*47); thus the largest decimal number that may be converted is $\pm 140,737,488,355,327$ . The ASCII/E3DIC sign code for the BCD number is in bits 60-63 of register R. Data flag bit 39 will be set for numbers outside this range. If the input number is not a valid BCD number, the results are undefined. Bits 0-15 of Register T will be cleared to zero. 3.2.1.18 11 A 64 RG CONVERT BINARY TO BCD, FIXED LENGTH Convert the right-most 48 bits (two's complement binary number) of register R to a packed BCD number and place the result in register T. The result is a number having 15 digits (4 bits per digit plus the sign in the lower bits - bits 60-63). The binary range is + ((2\*\*47)-1) too -(2\*\*47). During job mode, the sign bits generated are conditioned by the ASCII/EBCDIC bit in the job's invisible package. During monitor mode, only ASCII codes will be generated. - 3.2.1.19 12 7 64 NT LOAD BYTE; (T) PER (S), (R) - 3.2.1.20 13 7 64 NT STORE BYTE; (T) PER (S), (R) Load/store a byte from/into the address specified by (R) + (S), where (R) is the base address and (S) is an item count of bytes into/from bits 56 through 63 of register T. The remaining bits of T are cleared on a load and Ignored on a store. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 92 REV. A #### 3.2.1.21 14 7 1 NT BIT COMPRESS Compress bit field R per length S into bit field T. The length in bits of segments in the source field to be transmitted to the destination field and the base address of the source field are found in the left-most 16 bits and the right-most 48 bits of register R, respectively. The length in bits of segments in the source field to be skipped is found in the left-most 16 bits of register S. The length and base address of the destination field are found in the left-most 16 bits and the right-most 48 bits of register T, respectively. Transmit from left to right a portion of the R field equal to length R to the T field and skip the number of R field bits equal to length S. This operation is repeated until the T field is exhausted. If the field length specified by R or T is zero, the instruction is treated as a no op. ----BASE ADDRESS R R Field ! R1 | S1 ; R2 | S2 | R3 |////| llength Rilength Silength Rilength Silength R : i : 1 T Field ----BASE ADDRESS T Only this portion of R3 is transmit-V ted due to length !<---->! #### 3.2.1.22 15 7 1 NT BIT MERGE Merge bit fields R and S into bit field T. The length in bits of segments of the R field to be merged and the base address of the R field are found CONTROL DATA: ENGINEERING NO. 37100670 DATE Jan., 1980 PAGE 93 REV. A -----SUPER COMPUTER, OPERATIONS (cont\*d) in the left-most 16 bits and the right-most 48 bits of register R, respectively. The length in bits of segments of the S field to be merged and the base address of the S field are found in the left-most 16 bits and the right-most 48 bits of the S register, respectively. The length in bits and the base address of the destination field are found in the left-most 16 bits and the right-most 48 bits of register T, respectively. Transmit from left to right a segment of the R field equal to length R followed by a segment of the S field equal to length S to field T. This operation is repeated until the T field is exhausted. If bits 16 thru 63 of S are zero, logical zeros will be placed in their respective fields in the T field. If the field length specified by R, S or T is zero, the instruction is treated as a no-op. ICONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 94 REV. A 3.2.1.23 16 7 1 NT BIT MASK Mask bit fields R and S into bit field T. The length in bits of segments of the R field to be masked and the base address of the R field are found in the left-most 16 bits and the right-most 48 bits of register R, respectively. The length in bits of segments of the S field to be masked and the base address of the S field are found in the left-most 16 bits and the right-most 48 bits of the S register, respectively. The length in bits and the base address of the destination field are found in the left-most 16 bits and the right-most 48 bits of register T, respectively. Transmit from left to right a segment equal to length R starting at the base address of field R to field T. Next transmit to field T a segment of Field S equal to length S starting at the base address of S plus length R. The next segment of R is transmitted to field T from address R plus length R plus length S. I This operation is repeated until the T field is exhausted. If bits 16 thru 63 of S are zero, logical zeros will be placed in their respective fields in the T field. If the field length specified by R, S, or T is zero, this instruction is treated as a no-op. | | :BASE ADDRESS | | | |---------|----------------------------------|----------------|---------------------------------------------------------------| | FIELD R | 1 R1 1 | 1 R2 | ! \ | | | !<-length->! ! R ! !BASE ADDRESS | <- eng<br> R | th-> Only this portion of S2 is transmitted due to Length T. | | FIELD S | 1 S1 | | 1 S21///1 | | | <-lengt <br> S | n->1 | <pre>!&lt;-length-&gt;! ! S !</pre> | 37100670 NO. ENGINEERING CONTROL DATA I DATE Jan., 1980 -----SPECIFICATION PAGE 95 : Corporation ! REV. A -----SUPER COMPUTER OPERATIONS----- (Cont'd) 3.2.1.23 BASE ADDRESS | | | | V | | | | | <br> | | |----------------------------------------------------------|-----------|-------------|----|---|------------------------------------------|--------|----|--------|------------| | FIELD | т | : | R1 | ; | S1 | 1 | R2 | <br>S2 | : | | | | ! <- | | | | gth T | | <br> | · > !<br>: | | 3.2.1.24<br>3.2.1.25<br>3.2.1.26<br>3.2.1.27<br>3.2.1.28 | 1 1 1 1 1 | 8<br>9<br>A | | ] | (LLEGAL<br>(LLEGAL<br>(LLEGAL<br>(LLEGAL | -<br>- | | | | 1C 7 1 NT FORM REPEATED BIT MASK WITH LEAGING 3.2.1.29 ZEROS > Form a repeated mask in field T. The mask is a string of zeros followed by a string of ones. The length (in bits) of the string of zeros is found in the left-most 16 bits of register R. The length (in bits) of the repeated mask is found in the leftmost 16 bits of register S. The length (in bits) and the starting address of field T are found in the left-most 16 bits and the right-most 48 bits of register T, respectively. The instruction terminates when the T field is exhausted. If length R is greater than length S, the instruction is undefined. If length R is equal to length S, a string of zeros is formed. ### STARTING BIT ADDRESS | | SIARITUR BIL MOUKESS | |---------------------|----------------------------------| | 10 10 10 10 10 10 1 | 1 11 11 11 10 10 10 10 10 10 11 | | | < R>!<br> length | | < length S | | | For length R equ | ual to zero, a string of ones is | formed. For length S equal to zero, the instruction Is performed as a no-op. ICONTROL DATA! ENGINEERING DATE Jan., 1980 PAGE 96 REV. A -----SUPER COMPUTER OPERATIONS----- 3.2.1.30 10 7 1 NT FORM REPEATED BIT MASK WITH LEADING ONES Form a repeated mask in field T. The mask is a string of ones followed by a string of zeros. The length (in bits) of the string of ones is found in the left-most 16 bits of register R. The length (in bits) of the repeated mask is found in the left-most 16 bits of register S. The length (in bits) and the starting address of field T are found in the left-most 16 bits and the right-most 48 bits of register T, respectively. The instruction terminates when the T field is exhausted. If the field length specified by S is zero, the instruction performs as a no-op. If length R is greater than length S, the instruction is undefined. If length R is equal to length S, a string of ones is formed. For length R equal to zero, a string of zeros is formed. | 11:1:1 :0:0 :0 :0 :0 :0 :0 | 11111 1010 10 10 10 10 10 11111 | | |----------------------------|---------------------------------|------------| | | ! !!ength!!<-R-> | : | | (- K->i | <br> <br> | ;<br>; | | <br> | ngth T | :<br>; < · | ## 3.2.1.31 1E 7 1 NT COUNT LEADING EQUALS The bits of field R, starting with the bit to the immediate right of the left-most bit of the field, are scanned from left to right until a bit unequal to the left-most bit is encountered. The count of the number of bits equal to the left most bit is stored in the right-most bits of register T. The length (in bits) and the base address of the field are contained in the left-most 16 bits and the right-most 48 bits of register R, respectively. Register S contains an index in bits which is added to the base address to form the starting bit address CONTROL DATA : ENGINEERING 1 Corporation: SPECIFICATION . PAGE 97 NO. 37100670 DATE Jan., 1980 PAGE 97 REV. A -----SUPER COMPUTER OPERATIONS----- ## 3.2.1.31 (Cont'd) ------ of the field. The instruction terminates when either a bit unequal to the left-most field bit is encountered, or when the entire field has been scanned. In the latter case, the count stored will be the field length minus one. :-- STARTING ADDRESS : (left-most bit) :<--the count stored->: (T) = !0 0 0 0!0 -----> 0 0 BI 0 16 63 The entire T register is cleared before the count is stored into it. Data Flag bit 53 is cleared during initiation of this instruction and then set to a one if the left-most bit was a one. # 3.2.1.32 1F 7 1 NT COUNT ONES IN FIELD R, COUNT TO (T) The bits of field R are scanned from left to right and the number of binary one bits counted. This count is stored in the right-most bits of register T. The length (in bits) and the base address of the field are contained in the left-most 16 bits and the right-most 48 bits of register R, respectively. Register S contains an index in bits which is added to the base address to form the starting bit address of the field. The instruction terminates when the entire field has been scanned. The entire T register is cleared before the count is stored into it. 3.2.1.33 20 8 32 BR BRANCH IF (R) EQ (S) (32 BIT FP.) 3.2.1.34 21 8 32 BR BRANCH IF (R) NE (S) (32 BIT FP.) 3.2.1.35 22 8 32 BR BRANCH IF (R) GE (S) (32 BIT FP.) -----SUPER COMPUTER OPERATIONS----- 3.2.1.36 23 8 32 BR BRANCH IF (R) LT (S) (32 BIT FP.) Conditionally branch to the address in 64-bit register $T_{\bullet}$ R and S are 32-bit registers containing floating point operands. The S operand is subtracted from the R operand. The branch decision is made on the result of this subtract according to the "floating point compare rules" in 3.1.4.5. Data flag: bit 46. | 3.2.1.38 25 | 8 | 64 | BR | BRANCH<br>BRANCH<br>BRANCH<br>BRANCH | 11 | (K) | GE | (5) | (64 | BIT | FP.) | |-------------|---|----|----|--------------------------------------|----|-----|----|-----|-----|-----|------| |-------------|---|----|----|--------------------------------------|----|-----|----|-----|-----|-----|------| Conditionally branch to the address in 64-bit register T. R and S are 64-bit registers containing floating point operands. The S operand is subtracted from the R operand. The branch decision is made on the result of this subtract according to the "floating point compare rules" in 3.1.4.5. Data flag bit 46. 3.2.1.41 28 7 8 NT SCAN EQUAL Scan field T indexed by S, from left to right until the first byte equal to byte R is found. Stop the scan and increment index S by the number of unequal bytes scanned. If no byte is found equal to byte R, the S index is incremented by the number of bytes in the T field. The length in bytes of the operation and base address of the operation are found in the left-most 16 bits and the right-most 48 bits of register T, respectively. The right-most 48 bits of register S contains a signed index. Byte R is found in the instruction word. Index S is an item count in bytes # CONTROL DATA: ENGINEERING NO. 3/1000.0 DATE Jan., 1980 PAGE 99 Corporation: SPECIFICATION REV. A ----- SUPER COMPUTER OPERATIONS----- 3.2.1.41 (Cont'd) and is left-shifted three places before it is added to the base address. Data flag bit 53 is set if no equal is found. 3.2.1.42 29 ILLEGAL 3.2.1.43 2A 6 64 RG ENTER LENGTH OF (R) WITH I (16 BITS) Transfer the right-most 16 bits of this instruction to the left-most 16 bits of register R. Leave the right-most 48 bits of register R unchanged. 3.2.1.44 29 4 64 RG ADD TO LENGTH FIELD Add bits 00 through 15 of register R to bits 48 through 63 of S and store the result in bits 00 through 15 of register T. Bits 16 through 63 of register R are transferred to bits 16 through 63 of register T. 3.2.1.45 2C 4 64 RG LOGICAL EXCLUSIVE OR (R),(S), TO (T) 3.2.1.46 2D 4 64 RG LOGICAL AND (R),(S), TO (T) 3.2.1.47 2E 4 64 RG LOGICAL INCLUSIVE OR (R),(S), TO (T) These instructions perform the indicated logical functions listed below. The function occurs bit by bit on the 64-bit operands contained in the registers designated by R and S. The result in each case is stored in the register designated by T. | R | <u>\$</u> | EXCLUSIVE ORR-S | AND<br>R.S | INCLUSIVE OR R+S | |---|-----------|-----------------|------------|------------------| | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 0 | 1 | | 1 | 0 | 1 | 0 | 1 | | 1 | 1 | 0 | 1 | 1 | If the R or S designators equal zero, register zero will contain machine zero. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION REV. A ----- SUPER COMPUTER OPERATIONS ----- ### 3.2.1.48 2F 9 1 BR REGISTER BIT BRANCH AND ALTER This Instruction examines bit 63 of register T. As specified by the G designator a branch is made to the address contained in the right-most 48 bits of register S. The branch is made according to G bits Q and 1 as follows: G0 G1 - 0 0 do not branch - 0 1 branch unconditionally - 1 0 branch if the object bit was a one - 1 1 branch if the object bit was a zero After the branch decision has been made and regardless of what that decision was, the object bit is altered according to G bits 2 and 3 as follows: G2 G3 - O do not alter the object bit - 1 toggle the object bit to the other state - 1 0 set the object bit to a one - 1 1 clear the object bit to a zero If the branch is to be taken, the branch address will be determined as follows: - G bit 5 = 0 Register S contains the branch address. - G bit 5 = 1 Branch to the address formed by adding (G bit 6 = 0) or subtracting (G bit 6 = 1) the S designator (used as a half-word item count) shifted left 5 places to the program address register. ### 3.2.1.49 30 7 64 RG SHIFT (R) PER S TO (T) This instruction shifts the 64-bit operand from the register designated by R and stores the result into the register designated by T. The S designator specifies the type and amount of the shift. If the S designator is in the range from 0 through 3F base 16 (0 through 63 base 10), the operand from register R Is shifted left end-around the number of specified CONTROL DATA: ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 101 ----- SUPER COMPUTER OPERATIONS ----- ### 3.2.1.49 (Cont<sup>a</sup>d) places and then stored in register T. If the S designator is in the range from FF through C1 base 16 (-1 through -63 base 10), the operand from register T is shifted right with sign extension and then stored into register T. For this case, bit zero of the operand from register R is considered to be the sign bit of the shifted operand. The number of right shifts is equal to the two's complement of the S designator. If for example, S is equal to FE base 16, the operand from register R shifts right two places. If the S designator is greater than 3F base 16 or less than C1 base 16, the results of this instruction are undefined. REV. A If the R designator is equal to zero, register zero will provide machine zero. This instruction does not test for machine zero or indefinite or set any data flags. ### 3.2.1.50 31 7 64 BR INCREASE(R) AND BRANCH IF(R) $\neq 0$ Increment the contents of the right-most 48 bits of register R by one. The upper 16 bits of register R are not altered and arithmetic overflow is Ignored. If the result from above is 48 zeros, go to the next sequential instruction. If the 48-bit result from above is non-zero, branch to (S) + (T) where (S) is an item count of half-words and (T) is the base address. The resulting address for the branch is undefined if the R designator is equal to either the S designator or the T designator. ### 3.2.1.51 32 9 1 BR BIT BRANCH AND ALTER Register S contains the address of the object bit. This instruction reads up the word containing the object bit and examines the bit. The branch is then made according to G bits 0 and 1: G0 G1 g do not branch 0 1 branch unconditionally 1 0 branch if the object bit was a one 1 1 branch if the object bit was a zero ----- SUPER COMPUTER: OPERATIONS ----- ### 3.2.1.51 (Cont'd) After the branch decision has been made and regardless of what that decision was, the object bit is altered according to G bits 2 and 3 as follows: G2 G3 - 0 0 do not alter the object bit - 1 toggle the object bit to the other state - 1 0 set the object bit to a one - 1 clear the object bit to a zero NOTE: If GO and G2 and G3 = 0, do not reference the object bit at all. If (G0 = 1) and (G2 and G3 = 0) read, but do not write the object bit. If the branch is to be taken, the branch address will be determined as follows: G bit 5 = 1 Branch to the address formed by adding (G bit 6 = 0) or subtracting (G bit 6 = 1) the T designator. (used as a half-word item count) shifted left 5 places to the program address register. # 3.2.1.52 33 B 1 BR DATA FLAG REGISTER BIT BRANCH AND ALTER I is a six-bit designator specifying an object bit in the data flag register. The object bit in the data flag register is examined and the decision to branch is made according to G bits 0 and 1. G0 G1 - 0 do not branch - n i branch unconditionally - 1 g branch if the object bit was a one - 1 branch if the object bit was a zero CONTROL DATA I ENGINEERING NO. 37100670 DATE Jan., 1930 Corporation: SPECIFICATION PAGE 103 REV. A ----- SUPER COMPUTER OPERATIONS ----- ### 3.2.1.52 (Cont'd) After the branch decision has been made and regardless of what that decision was, the object bit is altered according to G bits 2 and 3 as follows: Programmer Note: It is meaningless to try to <u>alter</u> bits in the product field (bits 0-15) since the product field is strictly a function of the appropriate data flag and flag mask bits. If the branch is to be taken, the branch address will be determined as follows: G bit 5 = 0 Register T contains the branch address G bit 5 = 1 Branch to the address formed by adding (G bit 6 = 0) or subtracting (G bit 6 = 1) the T designator (used as a half-word item count) shifted left 5 places to the program address register. Since the 33 instruction may begin execution without waiting until the machine has completed all operations (for example, the scalar divide's data flags may not have reached the Data Flag Register), the data flag bits may set on any minor cycle during or after execution of the 33 instruction. Consequently, any data flag bits that set after the object bit is sampled will not affect the operation of the 33 instruction, but will be retained in the Data Flag Register for follow on sampling. ### 3.2.1.53 34 4 64 RG SHIFT(R) PER (S) TO (T) This instruction shifts the 64-bit operand from the register designated by R and stores the result into the register designated by T. The register designated by S specifies the type and amount of the ENGINEERING SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 104 REV. A -----SUPER COMPUTER OPERATIONS----- ## 3.2.1.53 (Cont°d) CONTROL DATA 1 ------ | Corporation | shift. If the right-most byte of register S is in the the range from 0 through 3F base 16 (0 through 63 base 10), the operand from register R is shifted left end-around the number of specified places and then stored into register T. If the right-most byte of register S is in the range from FF through C1 base 16 (-1 through -63 base 10), The operand from register R is shifted right with sign extension and then stored into register T. For this case, bit zero of the operand from register R is considered to be the sign bit of the shifted operand. The number of right shifts is equal to the two's complement of the right-most byte of register S. If the right-most byte of register S is greater than 3F or less than C1 base 16, the results of this instruction are undefined. The left-most seven bytes of register S are ignored. If the R designator is equal to zero, register zero will provide machine zero. This instruction does not cause a test for machine zero or indefinite or set any data flags. 3.2.1.54 35 7 64 BR DECREASE (R) AND BRANCH IF (R) $\neq$ 0 Decrement the contents of the right-most 48 bits of register R by one. The upper 16 bits of register R are not altered and arithmetic overflow is ignored. If the result from above is 48 zeros, go to the next sequential instruction. If the 48-bit result from above is non-zero, branch to (S) + (T) where (S) is an item count of half-words and (T) is the base address. The resulting address for the branch is undefined if the R designator is equal to either the S designator or the T designator. 3.2.1.55 36 7 64 BR BRANCH AND SET(R) TO NEXT INSTRUCTION After storing the address of the next sequential instruction into register R, branch to (S) + (T) instruction into register R, branch to (S) + (T) where (S) is an item count of half words and (T) is the base address. Bits 0 through 15 of register R are forced to zeros. Bits 59 through 63 of register R are forced to zeros. Bits 59 through 63 of register R are undefined. If the R designator is equal to the S designator the results of this instruction are undefined. \_\_\_\_\_ : Corporation : NO. 3/1000.0 DATE Jan., 1980 PAGE 105 REV. A ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.55 (Cont'd) NOTE: If S=0, and R=T, this instruction sets register R to the half-word address of the next instruction and the program continues at the next instruction. This is a way to sample the program address register (P). 3.2.1.56 37 A 64 NT TRANSMIT JOB INTEVAL TIMER TO (T) Transmit the contents of the Job Interval Timer into bits 32-63 of register T. Bits 0-31 are cleared to zero. The R and S designators are undefined and must be set to zero. This instruction does not deactivate the timer. When executed in Monitor Mode, the operation of this instruction is undefined. 3.2.1.57 38 A 64 IN TRANSMIT (R BITS (00-15) TO T BITS (00-15) Replace the left-most 16 bits of register T with the left-most 16 bits of register R. 3.2.1.58 39 A 64 NT TRANSMIT REAL-TIME CLOCK TO (T) Transmit the contents of the Real-Time Clock to bits 16 through 63 of register T. Bits 00 through 15 are cleared. R and S must be zero. 3.2.1.59 3A A 64 NT TRANSMIT (R) TO JOB INTEVAL TIMER When executed In Job Mode, this instruction transmits bits 32 through 63 of 64-bit register R to the Job Interval Timer. S and T must be zero. (See Sections 3.1.6.3 and 3.1.8.3). When executed in Monitor Mode, this instruction performs as a no-op. 3.2.1.60 38 A 64 BR DATA FLAG REGISTER LOAD/STORE Transfer the contents of register R to the data flag register and the original contents of the data flag register to register T. The transfer to and from the data flag register will not occur until all outstanding operations that affect the data flags are ENGINEERING CONTROL DATA 1 ------ Corporation: SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 106 REV. A ----- ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.60 (Cont'd) completed. This is not true for the job interval timer and breakpoint inputs. The S designator is undefined and must be set to zero. The R and T designators may be the same and this will swap data flag packages. NOTE: An immediate data flag branch results at the termination of this instruction if the new contents of the data flag register meet the appropriate conditions. 3.2.1.61 3C 4 32 NT HALF WORD INDEX MULTIPLY(R)\*(S) TO (T) > The right-most 24 bits of register R and S contain signed, two's complement integers. Their product is formed and stored into the right-most 24 bits of register T. The left-most 8 bits of register T are cleared to zeros. If the product or either operand exceeds the value, $\pm((2^{**}23)-1)$ the result is undefined. 3.2.1.62 3D 4 64 NT INDEX MULTIPLY (R)\*(S) TO (T) > The right-most 48 bits of registers R and S contain signed, two's complement integers. Their product is formed and stored into the right-most 48 bits of register T. The left-most 16 bits of register T are cleared to zeros. If the product of either operand exceeds the value, $\pm$ ((2\*\*47)-1) the result is undefined. 3.2.1.63 3E 6 64 IN ENTER(R) WITH I (16 BITS) > Clear register R and transfer the right-most 16 bits of this instruction to the right-most 48 bits of register R (the sign of the 16-bit immediate operand is extended through bit 16). 3.2.1.64 3F 6 64 IN INCREASE(R) BY I (16 BITS) > Replace the right-most 48 bits of register R by the sum of those bits and the right-most 16 bits of this instruction (the sign of the 16-bit immediate operand CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 107 REV. A ----- SUPER COMPUTER OPERATIONS ----- ### 3.2.1.64 (Cont'd) is extended through bit 16 for the addition). Arithmetic overflow is ignored. | 3 • 2 • 1 • 65 | 40 | 4 | 32 | RG | ADD U; (R)+(S) TO (T | ) | |----------------|-----|---|----|----|-----------------------|---| | 3.2.1.66 | 41 | 4 | 32 | RG | ADD L; (R)+(S) TO (T | ) | | 3.2.1.67 | 42 | 4 | 32 | RG | ADD N; (R)+(S) TO (T | ) | | 3.2.1.68 | 43 | | | | ILLEGAL | | | 3.2.1.69 | 44 | 4 | 32 | RG | SUB U; (R)-(S) TO (T) | ) | | 3.2.1.70 | 45 | 4 | 32 | RG | SUB L; (R)-(S) TO (T) | ) | | 3.2.1.71 | 46 | 4 | 32 | RG | SUB N; (R)-(S) TO (T) | ) | | 3.2.1.72 | 47 | | | | ILLEGAL | | | 3 • 2 • 1 • 73 | 48 | 4 | 32 | RG | MPY U; (R)*(S) TO (T) | ) | | 3 • 2 • 1 • 74 | 49 | 4 | 32 | RG | MPY L; (R)*(S) TO (T) | ) | | 3.2.1.75 | 4 A | | | | ILLEGAL | | | 3 • 2 • 1 • 76 | 4B | 4 | 32 | RG | MPY S; (R)*(S) TO (T) | ) | | 3.2.1.77 | 4C | 4 | 32 | RG | DIV U; (R)/(S) TO (T) | ļ | These instructions perform the indicated floating point arithmetic operation on the 32-bit floating point operands contained in the registers designated by R and S. The result in each case is stored in the register designated by T. U signifies that the Upper Result of the opeation is returned; L signifies the Lower Result; S signifies the Significant Result; and N signifies the Normalized Upper Result. Data flags: bits 41, 42, 43 and 46 ### 3.2.1.78 4D 6 32 IN HALF WORD ENTER R WITH I(16 BITS) Clear register R and transfer the right-most 16 bits of this instruction to the right-most 24 bits of register R (the sign of the 16-bit immediate operand is extended through bit 8). ### 3.2.1.79 4E 6 32 IN HALF WORD INCREASE R BY I(16 BITS) Replace the right-most 24 bits of register R by the sum of those bits and the right-most 16 bits of this instruction (the sign of the 16-bit immediate operand is extended through bit 8 for the addition). Arithmetic overflow is ignored. ENGINEERING NO. 37100670 DATE Jan., 1980 ! Corporation ! SPECIFICATION PAGE 108 REV. A ------ SUPER COMPUTER, OPERATIONS ------ 3.2.1.80 4F 4 32 RG DIV S; (R)/(S) TO (T) > This instruction performs a Divide Significant operation on the 32-bit floating point operands contained in the registers designated by R and S. The result is stored in the register designated by T. Data flags: bits 41, 42, 43 and 46 3.2.1.81 50 A 32 RG TRUNCATE; (R) TO (T) > Transmit to destination register T the nearest integer whose magnitude is less than or equal to the 32-bit floating point operand in origin register R. This integer is represented as an unnormalized 32-bit floating point number having a positive exponent. If the exponent of the source operand is positive (greater than or equal to zero), the operand is transmitted directly to the destination register. If the exponent of the source operand is negative, the magnitude of the coefficient is shifted right end off, and the exponent is increased by one for each bit position shifted until the exponent becomes zero. Zeros are extended on the left during the shift. If the coefficient of the source operand is positive, the shifted coefficient with zero exponent is entered into the destination register. If the coefficient of the source operand is negative, the two's complement of the shifted coefficient with zero exponent is entered into the destination register. If machine zero is used as an operand, 32 zeros are returned as a result. Data flag: bit 46 3.2.1.82 51 A 32 RG FLOOR; (R) TO (T) > Transmit to destination register T the nearest integer less than or equal to the 32-bit floating point operand in origin register R. This integer is represented as an unnormalized 32-bit floating point number having a positive exponent. If the source operand's exponent is positive (greater than or equal to zero), the operand is transmitted directly to the destination register. CONTROL DATA ! ENGINEERING NO. 31100---DATE Jan., 1980 Corporation : SPECIFICATION PAGE 109 REV. A ----- SUPER COMPUTER OPERATIONS----- #### 3.2.1.82 (Cont'd) If the exponent of the source operand is negative, the coefficient is shifted right end off and the exponent is increased by one for each bit position shifted until the exponent becomes zero. Sign bits are extended on the left during the shift. The shifted coefficient with zero exponent is entered into the destination register. If machine zero is used as an operand, 32 zeros are returned as a result. Data flag: bit 46 #### 3.2.1.83 52 A 32 RG CEILING; (R) TO (T) Transmit to destination register T the nearest integer greater than or equal to the 32-bit floating point operand in origin register R. This integer is represented as an unnormalized 32-bit floating point number having a positive exponent. If the source operand's exponent is positive (greater than or equal to zero), the operand is transmitted directly to the destination register. If the exponent of the source operand is negative, the two's complement of the coefficient is shifted right end off and the exponent is increased by one for each bit position shifted until the exponent becomes zero. Sign bits are extended on the left during the shift. The two's complement of the shifted coefficient with zero exponent is entered into the destination register. If machine zero is used as an operand, 32 zeros are returned as a result. Data flagt bit 46 #### 3.2.1.84 53 A 32 RG SIGNIFICANT SQUARE ROOT; (R) TO (T) Transmit to 32-bit register T the square root of a 32-bit floating point operand in register R. Data flags: bits 43, 45 and 46 DATE Jan., 1980 REV. A ----- SUPER COMPUTER OPERATIONS ----- 54 4 32 RG ADJUST SIGNIFICANCE; (R) PER (S) 3 • 2 • 1 • 85 TO (T) > Adjust the significance of the floating point operand in register R and transmit it to result register T. 4 A signed, two's complement, integer is contained in the right-most 24 bits of register S. The absolute value of this integer is a shift count. If the shift count is positive, shift the operand's coefficient left the number of places specified by the shift count or by the number of shifts needed to normalize the coefficient, whichever is smaller. In either case, the exponent of the operand is reduced by one for each place actually shifted. An all zero coefficient will be shifted left the number of places specified. If the shift count is negative, shift the operand's coefficient right the number of places specified by the shift count and increase the exponent of the operand by one for each place shifted. If R is indefinite, T will be indefinite and data flag bit 46 is set. If R is machine zero. T will be machine zero and data flag bit 43 will be set. This Instruction is undefined if the absolute value of the shift count is greater than 23 base 10. Note that the addition of the shift count can cause either exponent overflow or exponent underflow. Data flags: bits 42, 43 and 46 3.2.1.86 55 4 32 RG ADJUST EXPONENT; (R) PER (S) TO (T) > Transmit the adjusted operand from register R to result register T. The exponent of the result is set equal to the exponent of the operand in register S. The coefficient of the result is formed by shifting the coefficient of the operand from register R. The shift count used is the difference between the exponents in registers R and S. If the exponent in register R is greater/less than the exponent in register S, the shift is to the left/right, respectively. For zero coefficients in register R, the exponent from register S is copied to register T with an all-zero coefficient. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 111 REV. A ------ SUPER COMPUTER OPERATIONS ------ ### 3.2.1.86 (Cont'd) If a left shift exceeds the number of places required for normalization, the result is set to indefinite, and data flag bit 42 is set. If either or both operands are indefinite or machine zero, the result is set to indefinite. In this case, data flag bit 46 is set and data flag bit 42 is not set. Data flags: bits 42 and 46 ### 3.2.1.87 56 7 32 NT SELECT LINK For certain vector operations (See Table 1), this instruction provides the ability to combine two vector operations into one single operation. The link instruction accomplishes this by chalning the output of the first vector's function to one of the inputs for the second vector's function. The link instruction must be followed immediately by the two vector instructions to be linked such as: The entire operation will be done as one vector with function F1 preceding function F2. Designators Z2, C2, (C+1)2 and G2 bits 1, 2 will be used to specify the output stream and designators Z1, C1, (C+1)1 and G1 bits 1, 2 will be ignored. Between the two vectors there can only be two input streams (one A and one B) with one broadcast value or one input stream with two broadcast values (one A and one B). Which streams and which broadcast values are selected are specified by G1 bits 3, 4; G2 bits 3, 4 of the vector instructions and R bits 3, 4 of the link instruction. See Table 2 for possible combinations. The two inputs to the first function F1 are A1 (selected by designators X1, A1 and G1 bit 3) and B1 (selected by designators Y1, B1 and G1 bit 4). The two inputs (I2 and J2) to the second function (F2) are the output of F1 and either input A2 (selected by designators X2, A2 and G2 bit 3) or input B2 CONTROL DATA! ENGINEERING NO. 3/1000/0 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 112 REV. A ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.87 (Cont\*d) (selected by designators Y2, B2 and G2 bit 4). The input configuration to F2 is determined by R bits 3 and 4 of the link instruction. | ! R bits | State | Interpretations | |----------|-------|-------------------------------------------------| | • | 100 | | | • | • | | | • | | Select B2->J2, F1->I2 and ignore A2 | | • | 111 | Select F1->I2 and F1->J2 and ignore<br> B2 & A2 | | 0-2 | | Undefined and must be set to zero | Stream B CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 113 REV. A 3.2.1.87 (Cont'd) - o G1 bit 0 and G2 bit 0 must be equal. - o G1 bits 5-7 apply to F1. - o G2 bits 5-7 apply to F2. - o S and T designators of link are undefined and must be set to zero. ### TABLE 1 Instructions that can be used in a link operation. | | SECOND VECTOR (F2) | |-----------------------|-----------------------------------------------------------| | | * !Instruction : | | | 1 18A | | 1 2 190 | 2 190 | | · | 3 188,89,88 | | 180,81,82,83,84,85,86 | 180,81,82,83,84,85,86;<br>4 187,90,91,92,C4,C5,<br>1C6,C7 | - \* Functional unit number where: - 1. Array shift - 2. Pack, Exponents, Array Logical - 3. Array Multiply - 4. Array Add - o The operation is undefined if the instructions selected for F1 and F2 have the same functional unit number. CONTROL DATA: ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 114 REV. A ----- SUPER COMPUTER, OPERATIONS,----- 3.2.1.87 (Cont d) ### TABLE 2 Combinations of R, G1, and G2 bits 3 and 4 that can be selected. | G1 Blt 3 = O 1 1 1 0 0 0 0 1 1 0 0 1 1 G1 Blt 4 = O 0 0 1 1 0 1 1 1 1 0 0 1 0 1 0 1 G2 Blt 3 = 1 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | :R | Bit | s 3 | <b>,</b> 4 = | 01 | R | Bit | s 3 | ,4= | 10 | R | Bit | s 3 | ,4=11 | |------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|-----|-----|--------------|----|-----|-----|-----|-----|----|-----|-----|-----|-------| | G1 Bit 4 = 0 0 0 1 1 0 1 1 1 0 0 1 0 1 1 1 | | • 0 | | 4 | 4 | n: | : n | Ω | 0 | 1 | 1 | 0 | Ü | 1 | 1 | | 1020i + 7 = 14 0 4 0 110 0 0 0 0 0 0 0 0 0 0 0 0 0 | 1 C 4 D 1 + 1 | • 0 | n | n | 4 | 1 | 0 | 1 | 1 | 1 | 0 | : 0 | 1 | U | 1 | | | 100 Dit 7 = | 1 4 | n | 1 | n | 1 | n | 0 | 0 | 0 | 0 | : 0 | U | U | u | | iG2 Bit 4 = 10 0 0 0 0:1 0 1 0 1:0 0 0 | 1G2 Bit 4 = | 10 | 0 | Ω | 0 | 0 | 1 | 0 | 1 | 0 | 1 | • 0 | U | IJ | U | - Combinations other than above produce undefined results. - 3.2.1.88 57 ILLEGAL - 3.2.1.89 58 A 32 RG TRANSMIT; (R) TO (T) Transmit the operand in 32-bit register R to 32-bit register T. 3.2.1.90 59 A 32 RG ABSOLUTE; (R) TO (T) Transmit the absolute value of the 32-bit floating point operand in register R to register $T_{\bullet}$ 3.2.1.91 5A A 32 RG EXP.; (R) TO (T) Transmit the exponent from the left-most 8-bit positions of the origin register R to the right-most 8-bit positions of destination register T. The sign of the exponent is extended through bit 8 of destination register T, the left-most 8 bits of the destination register are cleared to zeros. 3.2.1.92 58 4 32 RG PACK; (R), (S) TO (T) Transmit a 32-bit floating point number to the destination register T. The exponent of the number is obtained from the right-most 8-bit positions of register R and the coefficient is obtained from the right-most 24-bit positions of register S. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 115 REV. A -----SUPER COMPUTER, OPERATIONS 3.2.1.93 5C A B RG EXTEND; 32 BIT(R) TO 64 BIT(T) Extend the floating point number from 32-bit register R into a 64-bit floating point number and transmit the result to 64-bit register T. The value of the resulting 16-bit exponent is 24 less than that of the origin operand's exponent. The coefficient is obtained by transmitting the right-most 24 bits of the origin register into bits 16 through 39 of the destination register are cleared to zero. If R is indefinite, T will be indefinite and data flag bit 46 will be set. If R is machine zero, T will be machine zero and data flag bit 43 will be set. Data flag: bit 43 and 46 3.2.1.94 5D A B RG INDEX EXTEND; 32 BIT(R) TO 64 BIT(T) Extend the floating point number from 32-bit register R into a 64-bit floating point number and transmit the result to 64-bit register T. The value of the resulting 16-bit exponent is the same as the origin operand's exponent. The coefficient is obtained by transmitting the right-most 24 bits of the origin register into bits 40 through 63 of the destination register. Bits 16 through 39 of the destination register are set to the sign of the origin coefficient. If R is indefinite, T will be indefinite and data flag bit 46 will be set. If R is machine zero, T will be machine zero and data flag bit 43 will be set. Data flag: bit 43 and 46 3.2.1.95 5E 7 32 NT LOAD; (T) PER (S), (R) 3.2.1.96 5F 7 32 NT STORE; (F) PER (S), (R) Load/store 32-bit register T from/into the address specified by (R) + (S) where (R) is the base address and (S) is an item count of half-words. Note that S and R are 64-bit registers and that the item count is shifted left five places before the addition. Overflow from this addition is ignored, if it occurs. | CONTROL DATA I | ENGINEERING | DATE Jan., 1980 | |----------------|---------------|-----------------| | Corporation : | SPECIFICATION | PAGE 116 | | , | | REV. A | ----- SUPER COMPUTER OPERATIONS ----- | 3.2.1.97 | 60 | 4 | 54 | RG | ADD U | (R)+(S) | TO | (T) | |----------|----|---|----|----|-------|---------|----|-----| | 3.2.1.98 | | | | | | (R)+(S) | | | | 3.2.1.99 | 62 | 4 | 64 | RG | ADD N | (R)+(S) | TO | (T) | These instructions perform the indicated floating point arithmetic operation on the 64-bit floating point operands contained in the registers designated by R and S. The result in each case is stored in the register designated by T. U signifies that the upper result of the operation is returned; L signifies the lower result; and N signifies the normalized upper result. Data flags: bits 42, 43 and 46 3.2.1.100 63 4 64 RG ADD ADDRESS; (R)+(S) TO (T) This instruction adds bits 16 through 63 of register R to bits 16 through 63 of register S and stores the result in bits 16 through 63 of register T. Bits 16 through 63 are treated as 48-bit, positive, unsigned integers. Arithmetic overflow is ignored. Bits 0 through 15 of register R are transferred without modification to bits 0 through 15 of register T. ``` 3.2.1.101 64 4 64 RG SUB U; (R)-(S) TO (T) 3.2.1.102 65 4 64 RG SUB L; (R)-(S) TO (T) 3.2.1.103 66 4 64 RG SUB N; (R)-(S) TO (T) ``` These instructions perform the indicated floating point arithmetic operation on the 64-bit floating point operands contained in the registers designated by R and S. The result in each case is stored in the register designated by T. U signifies that the upper result of the operation is returned; L signifies the lower result; and N signifies the normalized upper result. Data flags: bits 42, 43 an 46 3.2.1.104 67 4 64 RG SUB ADDRESS; (R)-(S) TO (T) This instruction subtracts bits 16 through 63 of register S from bits 16 through 63 of register R and stores the result in bits 16 through 63 of register T. Bits 16 through 63 are treated as 48-bit, positive unsigned integers. Arithmetic overflow is ignored. Bits 0 through 15 of register R are transferred without modification to bits 0 through 15 of | LCONTROL DA | | ENGINE | E O T N C | NO. 37100670 | |------------------------|------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | CONTROL DA | | | | DATE Jan., 1980 | | : Corporati | | PECIFI | CATION | PAGE 117<br>REV. A | | S U | PER C | OMPUTE | ROPERAT | I O N S | | 3.2.1.105 | 68 4 64 | | (R)*(S) TO (T) | | | 3.2.1.106<br>3.2.1.107 | 69 4 64<br>6A | RG MPY L;<br>ILLEGAL | (R)*(S) TO (T) | | | 3.2.1.108 | 6B 4 64<br>6C 4 64 | = | (R)*(S) TO (T)<br>(R)/(S) TO (T) | | | | point ari<br>point ope<br>by R and | thmetic opera | rform the indicated to the following the following the register in each case is the transfer of the following | olt floating<br>ters designated | | | returned; | | pper result of the lower result | | | | Data flag | si bits 41, | 42, 43 and 46 | | | 3.2.1.110 | 60 4 64 | RG INSERT | BITS; (R) TO (T) | PER (S) | | | | designated by | ts the right-mos<br>R into the regi | | | - 1 | | | | i m : | | Reg R : | | · . | : | bits | | - | | | INSERT | ^ i | | _ | | !<br>V | | | | / Reg T : | * | m | * | ! | | <b>-</b> | | ۸ * | These bits are u | naltered | (continued) bit n | :CONTROL D | ATA : | E N | GINE | ERING | | | |------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------| | : Corporat | ion ! | SPE | CIFI | CATION | | | | S | UPER | C O M | PUTE | R OPERI | ATION | S | | 3.2.1.110 | | | | | | | | Reg S | : 00 | | : 0 | | 0 | | | | 0 9 | 10 | | | | 58 63 | | | contain inserted the the most bit introde undefine If the R zero will | the number of the ghost and mand and and and and and and and and | mber (m) right-mo mber (n) e insert i 16 thr must be hator is | the register of right-mos st 6 bits of in register ed data will ough 57 of re set to zero. equal to zer ine zero. If if m is equa | t bits to<br>register<br>T where t<br>be placed<br>gister S<br>o, then r<br>m plus n | be S specify he left- | | 3•2•1•111 | results | of this | instru | etion are und BITS; (R) TO | efined. | | | | This ins<br>designat<br>portion | tructio<br>ed by R<br>of the | n extraction extractions and storage to the contraction of contrac | cts bits from<br>ores them into<br>specified bo<br>ving the exte | the regis<br>o the righ<br>y T. Regi | ster<br>nt-most<br>Ister T | | Reg R | <br> <br> <br> | !< | m ; | | | 1 | | | | blt<br>n | ^ 1 | EXTRACT | | | | | | | | | | :<br>V | | | | | | | | | CONTROL DATA : ENGINEERING DATE Jan., 1980 Corporation : SPECIFICATION PAGE 119 REV. A -----SUPER COMPUTER OPERATIONS ## 3.2.1.111 (Cont'd) Reg S | 0---0 | m | 0-----0 | n | 0 | 9 10 15 16 | 57 58 63 Bits 10 through 15 of the register specified by S contain the number (m) of bits to be extracted from register R. The right-most 6 bits of register S specify the left-most bit number of the extracted bits. Bits 0 through 9 and 16 through 57 of register S are undefined and must be set to zero. If the R designator is equal to zero, register zero will provide machine zero. If m plus n is greater than 64[D], or if m is equal to zero, the results of this instruction are undefined. ## 3.2.1.112 6F 4 64 RG DIV S; (R)/(S) TO (T) This instruction performs a Divide Significant operation on the 64-bit floating point operands contained in the registers designated by R and S. The result is stored in the register designated by T. Data flags: bits 41, 42, 43 and 46 ## 3.2.1.113 70 A 64 RG TRUNCATE; (R) TO (T) Transmit to destination register T the nearest integer whose magnitude is less than or equal to the magnitude of the 64-bit floating point operand in origin register R. The integer is represented as an unnormalized 64-bit floating point number having a positive exponent. If the exponent of the source operand is positive (greater than or equal to zero), the operand is transmitted directly to the destination register. If the exponent of the source operand is negative, the magnitude of the coefficient is shifted right end off and the exponent is increased by one for each bit position shifted until the exponent becomes zero. Zeros are extended on the left during the shift. If the coefficient of the source operand is positive, ENGINEERING CONTROL DATA : SPECIFICATION PAGE 120 ------: Corporation ! 37100670 NO. DATE Jan., 1980 REV. A -----SUPER COMPUTER OPERATIONS----- ### (Cont d) 3.2.1.13 the shifted coefficient with zero exponent is entered into the destination register. If the coefficient of the source operand is negative, the two s complement of the shifted coefficient with zero exponent is entered into the destination register. If a machine zero is used as an operand, 64 zeros are returned as a result. Data flag: bit 46 ### 71 A 64 RG FLOOR; (R) TO (T) 3.2.1.114 Transmit to destination register T the nearest integer less than or equal to the 64-bit floating point operand in origin register R. This integer is represented as an unnormalized 64-bit floating point number having a positive exponent. If the source operand's exponent is positive (greater than or equal to zero), the operand is transmitted directly to the destination register. If the exponent of the source operand is negative, the coefficient is shifted right end off and the exponent is increased by one for each bit position shifted until the exponent becomes zero. Sign bits are extended on the left during the shift. The shifted coefficient with zero exponent is entered into the destination register. If a machine zero is used as an operand, 64 zeros are returned as a result. Data flag: bit 46 ### 72 A 64 RG CEILING; (R) TO (T) 3.2.1.115 Transmit to destination register T the nearest integer greater than or equal to the 64-bit floating point operand in origin register R. This integer is represented as an unnormalized 64-bit floating point number having a positive exponent. If the source operand's exponent is positive (greater than or equal to zero), the operand is transmitted directly to the destination register. ENGINEERING CONTROL DATA : \*\*\*\*\* 37100670 NO. DATE Jan., 1980 REV. A | Corporation : SPECIFICATION PAGE 121 ----- SUPER COMPUTER OPERATIONS ----- #### (Cont'd) 3.2.1.115 If the exponent of the source operand is negative, the two's complement of the coefficient is shifted right end off and the exponent is increased by one for each bit position shifted until the exponent becomes zero. Sign bits are extended on the left during the shift. The two's complement of the shifted coefficient with zero exponent is entered into the destination register. If machine zero is used as an operand, 64 zeros are returned as a result. Data flag: bit 46 73 A 64 RG SIGNIFICANT SQUARE ROOT; (R) TO (T) 3.2.1.116 Transmit to register T the square root of the 64-bit floating point operand in register R. Data flags: bits 43, 45 and 46 74 4 64 RG ADJUST SIGNIFICANCE; (R) PER (S) TO (T) 3.2.1.117 Adjust the significance of the floating point operand in register R and transmit it to result register T. A signed, two's complement integer is contained in the right-most 48 bits of register S. The absolute value of this integer is a shift count. The leftmost 16 bits of register S are ignored. If the shift count is positive, shift the operand's coefficient left the number of places specified by the shift count or by the number of shifts needed to normalize the coefficient, whichever is smaller. In either case, the exponent of the operand is reduced by one for each place actually shifted. An all zero coefficient will be shifted left the number of places specified. If the shift count is negative, shift the operand's coefficient right the number of places specified by the shift count and increase the exponent of the operand by one for each place shifted. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 122 REV. A ----- SUPER COMPUTER OPERATIONS ----- ### 3.2.1.117 (Cont'd) This instruction is undefined if the absolute value of the shift count is greater than 47[D]. Note that the addition of shift count can cause either exponent overflow or exponent underflow. If R is indefinite, T will be definite and data flag bit 46 will be set. If R is machine zero, T will be machine zero and data flag bit 43 will be set. Data flags: bits 42, 43 and 46 ### 3.2.1.118 75 4 64 RG ADJUST EXPONENT; (R) PER (S) TO (T) Transmit the adjusted operand from register R to result register T. The exponent of the result is set equal to the exponent of the operand in register S. The result is formed by shifting the coefficient of the operand from register R. The shift count used is the difference between the exponents is register R and S. If the exponent in register R is greater/less than the exponent in register S, the shift is to the left/right, respectively. For zero coefficients in register R, the exponent from register S is copied to register T with an all-zero coefficient. If a left shift exceeds the number of places required for normalization, the result is set to indefinite and data flag 42 is set. If either or both operands are indefinite or machine zero, the result is set to indefinite. In this case, data flag bit 46 is set and data flag bit 42 is not set. ### 3.2.1.119 76 A B RG CONTRACT; 64 BIT (R) TO 32 BIT (T) Contract the 64-bit floating point number from register R into a 32-bit floating point number and transmit the result to 32-bit register T. ENGINEERING CONTROL DATA ! -----SPECIFICATION PAGE 123 : Corporation : NO. 37100670 DATE Jan., 1980 REV. A ----- SUPER COMPUTER, OPERATIONS ----- ## 3.2.1.119 (Cont d) . . . ----- | Input Exponent | Result | |-----------------------------|-------------------------------------------------------------------------------------------------------| | 7FFF<br>:<br>7000 | Result Indefinite<br>Indefinite Data Flag 46 | | 6FFF<br>:<br>0058 | Result Indefinite<br>Data Flag 42, 46 | | 0057<br>:<br>:<br>:<br>FF78 | Result exponent 24[D] larger<br>than input exponent<br>Copy left-most 24 bits of<br>input coefficient | | FF77<br>1<br>8000 | Result machine zero<br>Data Flag 43 | The 24-bit result coefficient is copied from the left-most 24 bits of the 48-bit source coefficient (bits 16 through 39). This has the effect of contracting all negative source coefficients, whose absolute values (neglecting the exponent) were less than or equal to (2\*\*24), to a minus one. Data flags: bits 42, 43 and 46 ### 77 A B RG ROUNDED CONTRACT; 64 BIT (R) TO 32 BIT 3.2.1.120 (T) Perform a rounded contract operation on the 64-bit floating point number in register R and transmit the 32-bit floating point result to 32-bit register T. A positive one is added to the origin operand in bit position 40. If overflow occurs the exponent is increased by one and the coefficient is shifted right one place. The left-most 24 bits of this 48-bit sum ENGINEERING NO. 37100670 DATE Jan., 1980 PAGE 124 REV. A . . . . . . . . . . . . . . . . . . . CONTROL DATA : Corporation: SPECIFICATION ----- SUPER COMPUTER OPERATIONS ----- #### (Cont'd) 3 • 2 • 1 • 120 are then transmitted to the 24-bit coefficient portion of register T. Each non-endcase result element's 8-bit exponent is 24[D] (25[D] If overflow occurred) greater than the corresponding source element's exponent. Data flags: bits 42, 43 and 46 78 A 64 RG TRANSMIT; (R) TO (T) 3 • 2 • 1 • 121 > Transmit the 64-bit operand in register R to register T. 79 A 64 RG ABSOLUTE; (R) TO (T) 3.2.1.122 > Transmit the absolute value of the 64-bit floating point operand in register R to register T. Data flags: bits 42, 43 and 46 7A A 64 RG EXP.; (R) TO (T) 3.2.1.123 > Transmit the exponent from the left-most 16-bit positions of origin register R to the right-most 16-bit positions of destination register T. The sign of the exponent is extended through bit 16 of destination register T. The left-most 16 bits of the destination register are cleared to zeros. 78 4 64 RG PACK; (R), (S) TO (T) 3.2.1.124 > Transmit a 64-bit floating point number to destination register T. The exponent of the number is obtained from the right-most 16-bit positions of register R, and the coefficient is obtained from the right-most 48-bit positions of register S. 7C A 64 RG LENGTH; (R) TO (T) 3 • 2 • 1 • 125 > Transmit the left-most 16-bit positions of origin register R to the right-most 16-bit positions of destination register T. The left-most 48 bits of the destination register are cleared to zeros. CONTROL DATA : : Corporation : \_\_\_\_\_ SPECIFICATION DATE Jan., 1980 PAGE 125 REV. A ----- SUPER COMPUTER OPERATIONS ----- ### 3.2.1.126 7D 7 64 NT SWAP; S---->T AND R---->S Move to destination field T, a portion of the register file beginning at the 64-bit register specified by the right-most eight bits of register S. Transmit source field R to the register file beginning at the 64-bit register specified by the right-most eight bits of register S. The left-most 16 bits of register R and T specify the field length in words for the source and destination fields, respectively. The field lengths of the source and destination fields may be different but each must be even. A zero field length indicates no transfer for that field. Any transfer of words into or out of the register file that becomes exhausted of registers (i.e., beyond the bounds of the register file), causes the instruction to become undefined. The right-most 48 bits of registers R and T specify the base address of the source and destination fields, respectively. These addresses must specify an even 64-bit word in central storage. Bits 57 through 63 of register R and T are undefined and must be set to zero. Overlap of the source and destination fields is allowed only if the base addresses for both fields are equal. Registers R, S, or T, may be in the range of the registers being swapped. The starting register in the file specified by the right-most eight bits of the register specified by S must be an even register or this instruction will be treated as an undefined instruction. For additional material see Section 3.1.7 on the Register File. 3.2.1.127 7E 7 64 NT LOAD; (T) PER (S), (R) 3.2.1.128 7F 7 64 NT STORE; (T) PER (S), (R) Load/store 64-bit register T from/into the address specified by (R) + (S) where (R) is the base address and (S) is an item count of words. 3.2.1.129 80 1 E VT ADD U; A+B---->C 3.2.1.130 81 1 E VT ADD L; A+B---->C CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 126 REV. A ------ SUPER COMPUTER OPERATIONS ------ 3.2.1.131 82 1 E VT ADD N; A+B---->C These instructions perform the indicated floating point arithmetic operations on elements of vectors A and B. The results are stored into vector C. U Signifies that the upper result of the operation is returned; L signifies the lower result and N signifies the normalized upper result. Sign Control Is permitted, see 3.1.4.9 for details. Data flags: bits 42, 43 and 46 3.2.1.132 83 1 64 VT ADD ADDRESS; A+B---->C This Instruction adds bits 16 through 63 of the elements of the B vector to bits 16 through 63 of the elements of the A vector and stores the results in bits 16 through 63 of the elements of the C vector. Bits 16 through 63 are treated as 48 bit, positive, unsigned integers. Arithmetic overflow is ignored. Bits 0 through 15 of the elements of the A vector are transferred without modification to bits 0 through 15 of the elements of the C vector. Bit 0, 5, 6, and 7 of the G designators must be set to zero. 3.2.1.133 84 1 E VT SUB U; A-B---->C 3.2.1.134 85 1 E VT SUB L; A-B---->C 3.2.1.135 86 1 E VT SUB N; A-B---->C These operations perform the indicated floating point arithemtic operations on elements of vectors A and B. The results are stored into vector C. U signifies that the upper result of the operation is returned; L signifies the lower result; and N signifies the normalized upper result. Sign Control is permitted, see 3.1.4.9 for details. Data flags: bits 42, 43 and 46 CONTROL DATA : ENGINEERING \_\_\_\_\_ | Corporation | NO. 37100670 DATE Jan., 1980 PAGE 127 REV. A ----- SUPER COMPUTER OPERATIONS ----- SPECIFICATION 3.2.1.136 87 1 64 VT SUB ADDRESS; A-B---->C This instruction subtracts bits 16 through 63 of the elements of the B vector from bits 16 through 63 of the elements of the A vector and stores the results in bits 16 through 63 of the elements of the C vector. Bits 16 through 63 are treated as 48 bit, positive, unsigned integers. Arithmetic overflow is ignored. Bits 0 through 15 of the elements of the A vector are transferred without modification to bits 0 through 15 of the elements of the C vector. Bit 0, 5, 6 and 7 of the G designator must be set to zero. 3.2.1.137 88 1 E VT MPY U; A\*B---->C 3.2.1.138 89 1 E VT MPY L; A\*B---->C These instructions perform the indicated floating point arithmetic operations on elements of vectors A and B. The results are stored into vector C. U signifies that the upper result of the operation is returned; L signifies the lower result; and S signifies the significant result. Sign Control is permitted, see 3.1.4.9 for details. Data flags: bits 41, 42, 43 and 46 3.2.1.139 8A 1 64 VT SHIFT; A PER B----> C This instruction shifts the 64-bit elements from source vector A by corresponding elements from source vector B and stores them into result vector C. the rightmost byte of the element in vector B is in the range from 0 through 3F base 16 (0 trhough 63 base 10), the element from vector A is shifted left end-around the number of specified places. If the rightmost byte of the element in vector B is in the range from FF through C1 base 16 (-1 through -63 base 10), the element from vector A is shifted right with sign extension. Bit 0 of operands in vector A is the sign bit for extension and the number for right shifts is equal to the two's complement of the rightmost bytes of operands in vector B. If the rightmost byte of elements from vector B is greater than 3F or less than C1 base 16, the results are undefined. The leftmost seven bytes of elements in vector 3 are ignored. CONTROL DATA : E N G I N E E R I N G DATE Jan., 1980 Corporation : S P E C I F I C A T I O N PAGE 128 REV. A ----- SUPER COMPUTER OPERATIONS ----- ### 3.2.1.139 (Cont\*d) G bits 0 and 5-7 are undefined and must be set to zero. | 3.2.1.140 | 8B | 1 | Ε | VT | MPY S; A*B>C | |-------------------|-----|---|---|----|--------------| | 3 • 2 • 1 • 1 4 1 | 8 C | 1 | Ε | VT | DIV U; A/B>C | | 3.2.1.142 | 80 | | | | ILLEGAL | | 3 • 2 • 1 • 1 4 3 | 8E | | | | ILLEGAL | | 3.2.1.144 | 8F | 1 | Ε | VT | DIV S; A/B>C | These instructions perform the indicated floating point arithmetic operations on elements of vectors A and B. The results are stored into vector C. U signifies that the upper result of the operation is returned; L signifies the lower result; and S signifies the significant result. Sign Control is permitted, see 3.1.4.9 for details. Data flags: bits 41, 42, 43 and 46 ### 3.2.1.145 90 1 E VT TRUNCATE; A---> C Each element of result vector C is the nearest integer whose magnitude is less than or equal to the magnitude of the corresponding floating point element of source vector A. This integer is represented by an unnormalized floating point number having a positive exponent. If the source element's exponent is positive (greater than or equal to zero), the element is transmitted directly to the result field. If the exponent of the source element is negative, the magnitude of the coefficient is shifted right end off and the exponent is increased by one for each bit position shifted until the exponent becomes zero. Zeros are extended on the left during the shift. If the coefficient of the source element is positive, the shifted coefficient with zero exponent is transferred to the result field. If the coefficient of the source element is negative, the two's complement of the shifted coefficient with zero exponent is transferred to the result field. The Y and B designators and bits 4-7 of the G designator are undefined and must be set to zeros. CONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 129 REV. A -----SUPER COMPUTER OPERATIONS----- 3.2.1.145 (Cont'd) If machine zero is used as an operand element, the result element will be all zero. Data flag: Bit 46 ## 3.2.1.146 91 1 E VT FLOOR; A--->C Each element of result vector C is the nearest integer less than or equal to the corresponding floating point element of source vector A. This integer is represented by an unnormalized floating point number having a positive exponent. If the source element's exponent is positive (greater than or equal to zero), the element is transmitted directly to the result field. If the exponent of the source element is negative, the coefficient is shifted right end off and the exponent is increased by one for each bit position shifted until the exponent becomes zero. Sign bits are extended on the left during the shift. The shifted coefficient with zero exponent is transferred to the result field. The Y and B designators and bits 4-7 of the G designator are undefined and must be set to zeros. If machine zero is used as an operand element, the resulting element will be all zero Data flag: bit 46 ## 3.2.1.147 92 1 E VT CEILING; A--->C Each element of result vector C is the nearest integer greater than or equal to the corresponding floating point element of source vector A. This integer is represented by an unnormalized floating point number having a positive exponent. If the source element's exponent is positive (greater than or equal to zero), the element is transmitted directly to the result field. ICONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 130 REV. A ------ SUPER COMPUTER OPERATIONS ------ ### 3.2.1.147 (Cont\*d) If the exponent of the source element is negative, the two's complement of the coefficient is shifted right end off and the exponent is increased by one for each bit position shifted until the exponent becomes zero. Sign bits are extended on the left during the shift. The two's complement of the shifted coefficient with zero exponent is transferred to the result field. The Y and B designators and blts 4-7 of the G designator are undefined and must be set to zeros. If machine zero is used as an operand element, the resulting element will be all zero. Data flag: bit 46 3.2.1.148 93 1 E VT SIGNIFICANT SQUARE ROOT; A--->C This instruction forms the square root of each element of vector A and places the result in vector C. The Y and B designators and bits 4 and 7 of the G designator are undefined and must be set to zero. Sign Control is permitted, see 3.1.4.9 for details. Data flag: bits 43, 45 and 46 3.2.1.149 94 1 E VT ADJUST SIGNIFICANCE; A PER B--->C Adjust the significance of the floating point elements from vector A and transmit them to result vector C. Signed, two's complement integers are contained in the rightmost 48 (24) bits of the elements from vector 8. The absolute value of these integers are shift counts. If a shift count is positive, shift the coefficient from vector A left the number of places specified by the shift count or by the number of shifts needed to normalize the coefficient, whichever is smaller. In either case, the exponent of the element is reduced \_\_\_\_\_ ENGINEERING CONTROL DATA 1 -----SPECIFICATION - PAGE 131 1 Corporation 1 NO. 37100670 DATE Jan., 1980 REV. A -----SUPER COMPUTER OPERATIONS----- #### (Cont d) 3.2.1.149 \_\_\_\_\_ by one for each place shifted. An all zero coefficient will be shifted left the number of places specified. If the shift count is negative, shift the element's coefficient right the number of places specified by the shift count and increase the exponent of the element by one for each place shifted. The result stored in vector C is undefined if the absolute value of the shift count is greater than 47[D] (23[D] for 32-bit operands). Note that the addition of the shift count to the exponent can cause either exponent overflow or exponent underflow. If A is indefinite, C will be indefinite and data flag bit 46 is set. If A is machine zero, C will be machine zero and data flag bit 43 will be set. Bits 5-7 of the G designator are undefined and must be set to zeros. Data flags: bits 42, 43 and 46 CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 132 REV. A -----SUPER COMPUTER, OPERATIONS----- ## 3.2.1.150 95 1 E VT ADJUST EXPONENT; A PER B--->C Transmit adjusted elements from vector A to result vector C. The exponent of a result element is set equal to the exponent of the associated element from vector B. The coefficient of the result elements are formed by shifting the coefficients of the operand elements from vector A. The shift count used is the difference between the exponents of associated elements from A and B. If the exponent of the element from A is greater/less than the exponent of the element from B, the shift is to the left/right, respectively. For zero coefficients in vector A, the exponent from vector B is copied to vector C with an all-zero coefficient. If a left shift exceeds the number of places required for normalization, the result is set to indefinite, and data flag bit 42 is set. If either or both operands are indefinite or machine zero, the result is set to indefinite. In this case, data flag bit 46 is set and data flag bit 42 is not set. Bits 5-7 of the G designator are undefined and must be set to zeros. Data flags: bits 42 and 46 ## 3.2.1.151 96 1 B VT CONTRACT; 64 BIT A--->32 BIT C Each 32-bit floating point element of result vector C is formed by contracting the corresponding 64-bit floating point element of source vector A. Each non-endcase 8-bit result element's exponent is 24[D] greater than its source element's exponent. See the 76 instruction (Register Contract) for detail. Each 24-bit result coefficient is copied from the left-most 24 bits of its 48-bit source coefficient (bits 16 through 39). This has the effect of contracting all negative source coefficients, whose absolute values (neglecting the exponent) were less than or equal to (2\*\*24), to a minus one. The Y and B designators and bits 0, 4, 5, 6 and 7 of the G designator are undefined and must be set to zero. Data flags: bits 42, 43 and 46. ENGINEERING NO. 37100670 DATE Jan., 1980 | Corporation | CONTROL DATA ! SPECIFICATION PAGE 133 REV. A ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.152 97 1 B VT ROUNDED CONTRACT; 64 BIT A--->32 BIT C Each 32-bit floating point element of result vector C is formed by performing a rounded contract operation on the corresponding 64-bit floating point element of source vector A. A positive one is added to the origin operand in bit position 40. If overflow occurs, the exponent is increased by one and coefficient is shifted right one place. The left most 24 bits of this 48-bit sum are then transmitted to the 24-bit coefficient portion of the result vector element. Each non-endcase result element's 8-bit exponent is 24[D] (25[D] if overflow occurred) greater than the corresponding source element's exponent. The Y and B designators and bits 0, 4, 5, 6 and 7 of the G designators are undefined and must be set to zero. Data flags: bits 42, 43 and 46 3.2.1.153 98 1 E VT TRANSMIT; A--->C Transmit source vector A to result vector C. The Y and B designators and bits 4-7 of the $\hat{G}$ designator are undefined and must be set to zeros. 3.2.1.154 99 1 E VT ABSOLUTE; A--->C Each element of result vector C is the absolute value of the corresponding element of vector A. The vectors contain floating point elements. The Y and B designators and bits 4-7 of the G designator are undefined and must be set to zeros. Data flag: bits 42, 43 and 46 3.2.1.155 9A 1 E VT EXP.; A--->C The elements of result vector C are formed by storing the exponents from input vector A into the right-most portion of the coefficients of vector C. The sign of CONTROL DATA! ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation! SPECIFICATION PAGE 134 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.155 (Cont'd) the exponent is extended left to the coefficient sign bit position. The exponent portion of each element of vector C is cleared to zero. The Y and B designators and bits 4-7 of the G designator are undefined and must be set to zeros. #### 3.2.1.156 98 1 E VT PACK; A, B--->C Transmit to result vector C a 64/32 bit floating point number produced as follows. The result is formed by transmitting the right-most 16/8 bit positions of an element of source vector A (exponent) to the left-most 16/8 bit positions of result vector C and the right-most 48/24 bit positions of an element of source vector B (coefficient) to the right-most 48/24 bit positions of result vector C. #### 3.2.1.157 9C 1 B VT EXTEND; 32 BIT A--->64 BIT C The elements of result vector C are formed by extending the 32-bit floating point operands of vector A into 64-bit floating point operands. The value of each of the resulting 16-bit exponents is 24[D] less than that of the corresponding source element's exponent. The coefficient of each result is obtained by transmitting the right-most 24 bits of the corresponding source element into bits 16 through 39 of the result element. The right-most 24 bits of each result are cleared to zeros. If bit 3 of the G designator is set, indicating broadcast of the A register, the 8-bit A designator will be interpreted as a 32-bit register designator. If an element of vector A is indefinite, the corresponding element of vector C will be set to indefinite and data flag bit 46 set. If an element of vector A is machine zero, machine zero will be stored in vector C and data flag bit 43 will be set. The Y and 8 designators and bits 0, 4-7 of the G designator are undefined and must be set to zeros. Data flag: bit 43 and 46 ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.158 90 1 E VT LOGICAL; A, B----> C This instruction performs the bit by bit logical operation selected by G bits 5-7 between source vectors A and B with results stored in vector C. | G567= | 1 | 000 | 1 | 00 | 1: | 010 | 1 | 011 | ; | 100 | 1 | 101 | : | 110 | : | 111 | | |------------|-----|------|-----|-------|------------|-------|-----|-------|-----|------|-----|-------|-------|-------|-------|-------|----| | | !E) | (CL. | OR: | AN | ) <b>:</b> | OF | 21 | STROK | EIP | IERC | EI | IMPLI | . ! . | INHIB | ; T ; | EQUIV | ٠. | | A B | | A-B | | A - ! | 3 : | A + E | 3 : | (A.B) | 1 ( | (8+A | | A+B | | A . B | | 8-A | | | o <b>o</b> | : | 0 | : | 0 | : | 0 | ŧ | 1 | : | 1 | : | 1 | 1 | 0 | ; | 1 | | | 0 1 | • | 1 | : | 0 | : | 1 | : | 1 | : | 0 | : | 0 | 1 | 0 | : | 0 | | | 1 0 | ; | 1 | t | 0 | ŧ | 1 | 1 | 1 | 1 | 0 | - 1 | 1 | : | 1 | I | . 0 | | | 1 1 | ; | 0 | ; | 1 | i | 1 | 1 | 0 | : | 0 | : | 1 | i | 0 | ; | 1 | | | 3.2.1.159 | 9E | | | | ILLEGAL | |-----------------|-----|---|---|----|--------------| | 3 • 2 • 1 • 160 | 9F | | | | ILLEGAL | | 3.2.1.161 | ΑO | 2 | Ε | SV | ADD U; A+B>C | | 3.2.1.162 | A 1 | 2 | Ε | SV | ADD L; A+B>C | | 3.2.1.163 | AZ | 2 | Ε | SV | ADD N; A+B>C | | 3.2.1.164 | A 3 | | | | ILLEGAL | | 3.2.1.165 | A4 | 2 | ε | SV | SUB U; A-8>C | | 3.2.1.166 | A5 | 2 | Ε | SV | SUB L; A-B>C | | 3.2.1.167 | A6 | 2 | Ε | SV | SUB N; A-B>C | | 3.2.1.168 | A7 | | | | ILLEGAL | | 3.2.1.169 | A 8 | 2 | Ε | SV | MPY U; A*B>C | | 3.2.1.170 | A9 | 2 | Ε | SV | MPY L; A*8>C | | 3.2.1.171 | AA | _ | | | ILLEGAL | | 3.2.1.172 | AB | 2 | Ε | SV | MPY S; A*B>C | | 3.2.1.173 | AC | 2 | Ε | SV | DIV U; A/B>C | | 3.2.1.174 | AD | _ | | | ILLEGAL | | 3.2.1.175 | AE | | | | ILLEGAL | | 3.2.1.176 | AF | 2 | Ε | sv | DIV S; A/B>C | | | | | _ | | | These instructions perform the indicated floating point operation on elements of sparse vectors A and B and return the results to sparse vector C. An element is read from sparse vector A whenever a one bit is encountered in order vector X. An element is read from sparse vector B whenever a one bit is found in order vector Y. A zero bit in source order vector causes machine zero (normalized one for multiplies and divides) to be used as the associated A and/or B element. | CONTROL DATA | | | Ε | N | G | I | N | Ε | Ε | R | I | Ν | G | | | 37100670<br>Jan., 198 | n | |---------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--------------|-----------------------|---| | ! Corporation | 1 | S | ρ | Ε | С | I | F | I | С | A | T | I | 0 | N | PAGE<br>REV. | 136 | U | ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.176 (Cont'd) Output order vector Z is a bit by bit logical function specified by G bits 1 and 2 as follows: | Z equals the logical or of X and for add/subtract operations. Z equals the logical and of X and Y for multiply/divide operations 1 Z equals the logical and of X and Y for add/subtract operations. Z equals the logical or of X and Y for multiply/divide operations 1 Q Z equals the logical exclusive of X and Y for all operations. 1 Z equals the logical implication of X and Y for all operations | bit 1 | <u>b</u> | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------| | Y for multiply/divide operations I Z equals the logical and of X and Y for add/subtract operations. Z equals the logical or of X and Y for multiply/divide operations I Z equals the logical exclusive of X and Y for all operations. I Z equals the logical implication | 0 | 0 | | Y for add/subtract operations. Z equals the logical or of X and Y for multiply/divide operations 1 | | | | Y for multiply/divide operations 1 | 0 | 0 | | of X and Y for all operations. 1 Z equals the logical implication | | | | • | 1 | 1 | | | 1 | 1 | | X Y OR AND EXCLUSIVE OR IMPLICATION | Y | | | 0 0 0 0 0 1<br>0 1 1 0 1 0<br>1 0 1 0 1 | 1<br>0 | | An output element of sparse vector ${\tt C}$ is generated for each 1 bit in order vector ${\tt Z}_{\bullet}$ These instructions follow the rules for Sparse Vector Termination. The resulting length of sparse vector C is transferred to the length specification portion of register C. U signifies that the Upper Result of the operation is returned; L signifies the Lower Result; N signifies the Normalized Upper Result and S signifies the significant result. Sign Control is permitted, see 3.1.4.9 for details. NOTE: Data flags are set only for output elements of sparse vector C. G bits 3 and/or 4 are used to broadcast A and/or B, respectively. Data flags: blts 41, 42, 43 and 46 Sparse Vector Floating Add Example F G X A Y B Z C IA 018 010 310 410 510 610 710 81 ----- Before Execution Register 03 = 000700000000300004 = 0000000000000400005 = 0008000000005000 06 = 00000000000000000007 = 000900000000700008 = 00000000000008000 Address 4000 - 4040 ----- 3000 - 3006 1 1 1 1 : 11101011101011 6000 - 60A0 1011121314151 32 bits ENGINEERING CONTROL DATA : NO. 37100670 DATE Jan., 1980 | Corporation | SPECIFICATION PAGE 138 REV. A ----- SUPER COMPUTER OPERATIONS -----3.2.1.176 (Cont'd) Address 5000-5007 1011101111111111 1 bit After Execution Registers 03, 04, 05, 06 and 07 are unchanged. Register 08 = 000700000008000Address 8000 - 80C0 1 A 1 B 1 A + B 1 B 1 B 1 A 1 + B 1 B 1 10:0:1 1:2:3:2 4:5: 32 bits 7000 - 7008 ٠., ``` ENGINEERING CONTROL DATA ! NO. 37100670 DATE Jan., 1980 1 Corporation 1 SPECIFICATION PAGE 139 REV. A ----- SUPER COMPUTER, OPERATIONS ----- 3.2.1.176 (Cont'd) Sparse Vector Floating Point Multiply Example: F G X A Y B Z C 1A 818 010 410 510 610 710 810 91 Before Execution: Register 04 = 00080000000001000 05 = 00000000000002000 06 = 0008000000003000 07 = 00000000000004000 08 = 0009000000005000 09 = 00000000000006000 Address 2000 - 2060 IAIAIAI 101112131 1000 - 1007 11:0:0:1:0:0:1:1: 4000 - 40A0 18 18 18 18 18 1011121314151 3000 - 3007 1011101111111111 After execution: 1 bit Register 04, 05, 06, 07, and 08 are not changed. Register 09 = 00030000000006000 Address 6000 - 6040 5000 - 5008 ``` 1010:011:0:0:1:1:0: IA \* B IA \* B I A \* B I 11 112 413 51 | CONTROL DAT | [ A ] | | | | G I N E E R I N G NO. 37100670 DATE Jan., 1980 | |---------------|------------|---|---|----|------------------------------------------------| | : Corporation | | | | | CIFICATION PAGE 148 REV. A | | S U | PΕ | R | C | МС | PUTER OPERATIONS | | 3.2.1.177 | В0 | С | Ε | BR | COMPARE INTEGER, BRANCH IF (A)<br>+ (X) EQ (Z) | | • - | | | | | COMPARE INTEGER, BRANCH IF (A) + (X) NE (Z) | | 3.2.1.179 | 82 | С | Ε | BR | COMPARE INTEGER, BRANCH IF (A)<br>+ (X) GE (Z) | | 3.2.1.180 | В3 | С | Ε | ВR | COMPARE INTEGER, BRANCH IF (A) + (X) LT (Z) | | 3.2.1.181 | 84 | С | ε | BR | COMPARE INTEGER, BRANCH IF (A)<br>+ (X) LE (Z) | | 3.2.1.182 | B <b>5</b> | С | Ε | BR | COMPARE INTEGER, BRANCH IF (A) + (X) GT (Z) | If bit 0 of the G designator is cleared/set, registers A, X, C and Z are 64/32 bits respectively. Registers B and Y are always 64 bits. G bits 1 and 2 must be set to zero. These instructions are executed in the following 5 steps: - 1. Form the sum of the 48-bit (24-bit if G bit 0 = 1) integers from the rightmost portion of registers A and X, ignoring overflows. If designators A and/or X equal zero, machine zero will be supplied. - 2. Read register Z. If the Z designator is equal to zero, 48 zeros (24 zeros if G bit 0 = 1) are read as right-most bits. - 3. Store the following in register C: - o The sum from step 1 is stored into the rightmost 48 bits (24 bits if G bit 0 = 1) of register C. - o The leftmost 16 bits (8 bits if G bit 0 = 1) of register A are copied into the leftmost portion of register C. ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.182 (Cont\*d) - 4. Compare the sum formed in step 1 with register Z as follows: - o G bit 3 = 0 The integers compared are the 48-bit (24 bits if G bit 0 = 1) result of step 1 and the rightmost 48 bits (24 bits if G bit 0 = 1) read from register Z in step 2. - o G bit 3 = 1 The integers compared are the 64 bits that are stored into register C in step 3 and 64 bits read from register Z in step 2. This compare is defined only for the Bg and Bi instructions (EQ and NE). When both G bit 0 and G bit 3 are 1 the instructions are undefined. - o G bit 4 = 0 The integers compared are interpreted as signed two's complement numbers. - o G bit 4 = 1 The integers compared are interpreted as unsigned numbers. The following table indicates the ordering of numbers from largest to smallest as controlled by G bit 4. | | 1 | 0 | 1 | 1 | : | |----------|------|--------------|------|---|------| | | | | | | | | llargest | : 71 | FF | 1 FF | | FF : | | | : 71 | FE | : FF | | FE : | | : : | 1 | • | 1 | • | 1 | | : : | ; | . • | • | • | : | | : | : | • | ; | • | : | | ; ; | : 00 | ] 01 | : 80 | | 31 ; | | 1 1 | 1 01 | ) 00 | : 80 | | 0 : | | : : | ; FF | | 1 7F | | FF ! | | | : | • | ; | • | ; | | | 1 | • | : | • | ; | | i v | : | • | ; | • | : | | Smallest | : 81 | ] 01 | : 00 | | 31 : | | 1 | 1 8 | <del>-</del> | 1 00 | | 00 : | | | | | | | | SPECIFICATION DATE JULY PAGE 142 REV. A ---- SUPER COMPUTER OPERATIONS----- #### 2.1.182 (Cont\*d) propration ! - 5. If the specified compare condition <u>is</u> met the instruction performs as follows: - o G bit 5 = 0 Branch to the address formed by adding the halfword item count from register Y left shifted 5 places to the base address from register B. - o G bit 5 = 1 Branch to the address formed by adding (G bit 6 = 0) or subtracting (G bit 6 = 1) the halfword item counts from the B and Y designators (16 bits), left shifted 5 places, to the program address of this instruction. If the specified compare condition <u>is not</u> met, the instructions will continue execution at the next sequential instruction. If any of the following conditions occur, the operation of these instructions is undefined. - o G bit 0 = 1 and G bit 3 = 1 - o G bit 3 = 1 for B2, B3, B4 and B5 - o G bit 5 = 0 and G bit 6 = 1 - o G bit 7 = 1 80 C Ε NT COMPARE INTEGER, SET CONDITION IF (A) + (X) EQ (Z) 81 C E COMPARE INTEGER, SET CONDITION IF (A) + (X) NE (Z) NT COMPARE INTEGER, SET CONDITION IF (A) + (X) GE (Z) С Ε 82 NT B3 C Ε NT COMPARE INTEGER, SET CONDITION IF (A) + (X) LT (Z) C E 84 NT COMPARE INTEGER, SET CONDITION IF (A) + (X) LE (Z) COMPARE INTEGER, SET CONDITION IF (A) + (X) GT (Z) 35 C E NT If bit 0 of the G designator is cleared/set, registers A, X, Y, C and Z are 64/32 bits respectively. Register B is not used and must be set to zero. G bit 1 = 0 and G bit 2 = 1 ENGINEERING ICONTROL DATA I ----- SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 143 REV. A ----- SUPER COMPUTER OPERATIONS----- #### (Cont'd) 3.2.1.182 : Corporation : ----- These instructions are executed in 5 steps of which the first four (compare) steps are identical to the first four steps described for BD through B5 instructions with G bits 1 and 2 equal to zero (Compare Branch) If the specified compare condition is, met the instruction performs as follows: > Store into register Y and 64-bit quantity (32-bit if G bit 0 = 1) 000---001 andcontinue execution at the next sequential instruction. • If the specified compare condition <u>is not</u> met, the instruction performs as follows: > Store into register Y and 64-bit quantity (32-bit if G bit 0 = 1) 000---000 andcontinue execution at the next sequential instruction. - Compare the sum formed in step 1 with register Z as follows: - o G bit 3 = 0 The integers compared are the 48-bit (24 bits if G bit 0 = 1) result of step 1 and the rightmost 48 bits (24 bits if G bit 0 = 1) read from register Z in step 2. - o G bit 3 = 1 The integers compared are the 64 bits that are stored into register C in step 3 and 64 bits read from register Z in step 2. This compare is defined only for the Bg and Bi instructions (EQ and NE). When both G bit 0 and G bit 3 are 1 the instructions are undefined. o G bit 4 = 0 The integers compared are Interpreted as signed two's complement numbers. ``` CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 144 REV. A ``` ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.182 (Cont\*d) o G bit 4 = 1 The integers compared are interpreted as unsigned numbers. The following table indicates the ordering of numbers from largest to smallest as controlled by G bit 4. | | 0 | 1 1 | |--------------------|--------------------|---------| | Largest | 0 7F | 1<br>FF | | V<br> Smallest<br> | : 80 01<br>: 80 00 | 00 01 | If any of the following conditions occur, the operation of these instructions is undefined: - o G bit 0 = 1 and G bit 3 = 1 - o G bit 3 = 1 for B2, B3, B4 and B5 - o G bit 5 = 1, G bit 6 = 1 or G bit 7 = 1 - o The C designator is equal to the Z designator ``` BO C E BR COMPARE F.P., BRANCH IF (A) EQ (X) BR COMPARE F.P., BRANCH IF (A) NE (X) C Ε B1 BR COMPARE F.P., BRANCH IF (A) GE (X) B2 C Ε BR COMPARE F.P., BRANCH IF (A) LT (X) B3 C Ε BR COMPARE F.P., BRANCH IF (A) LE (X) B4 C E BR COMPARE F.P., BRANCH IF (A) GT (X) CE B5 ``` If bit 0 of the G designaor is cleared/set, registers A and X are 64/32 bits respectively. Registers B and Y are always 64 bits. Registers C and Z are not used and must be set to zero. G bit 1 = 1 and G bit 2 = 0 CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 145 REV. A ----- SUPER COMPUTER OPERATIONS ----- # 3.2.1.182 (Cont'd) These instructions compare the two floating point operands from registers A and X according to the floating point compare rules in Section 3.1.4.5. If the specified compare condition <u>is</u> met, the instructions perform as follows: - o G bit 5 = 0 Branch to the address formed by adding the halfword Item count from register Y, left shifted 5 places, to the base address from register B. - o G bit 5 = 1 Branch to the address formed by adding (G bit 6 = 0) or subtracting (G bit 6 = 1) the halfword item counts from the B and Y designators 16 bits), left shifted 5 places, to the program address of this instruction. If the specified compare condition is <u>not</u> met, the instructions will continue execution at the next sequential instruction. If any of the following conditions occur, the operation of these instructions is undefined: - o G bit 3 = 1, G bit 4 = 1 or G bit 7 = 1 - o Designaor Z and/or C not equal to zero - o G bit 5 = 0 and G bit 6 = 1 Data Flag: bit 46. COMPARE F.P, SET CONDITION IF (A) EQ (X) NT Ba C Ε COMPARE F.P, SET CONDITION IF (A) NE (X) Bi C NT COMPARE F.P, SET CONDITION IF (A) GE (X) Ε 82 C Ε NT COMPARE F.P. SET CONDITION IF (A) LT (X) Ε 83 C COMPARE F.P, SET CONDITION IF (A) LE (X) Ε NT COMPARE F.P, SET CONDITION IF (A) GT (X) 84 C 85 C E NT If bit 0 of the G designator is cleared/set, registers A, X, and Y ae 64/32 bits respectively. Registers B, C and Z are not used and must be set to zero. CONTROL DATA: ENGINEERING SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 146 REV. A ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.182 (Cont'd) : Corporation ! --------- G bit 1 = 1 and G bit 2 = 1' - These instructions compare the two floating point operands from registers A and X according to the floating point compare rules in Section 3.1.4.5. If the specified compare condition <u>is</u> met the instruction performs as follows: Store into register Y and 64-bit quantity (32-bit if G bit 0 = 1) 000 -- 001 and continue execution at the next sequential instruction. If the specified compare condition <u>is not</u> met, the instruction performs as follows: Store into register Y the 64-bit quantity (32-bit if G bit 0 = 1) 000---000 and continue execution at the next sequential instruction. If any of the following conditions occur, the operation of these instructions is undefined: - o Any one of G bits 3 through 7 is set - Data Flag: bit 46. # 3.2.1.183 B6 5 NA BR BRANCH TO IMMEDIATE ADDRESS; (R)+I(48 BITS) The right-most 48 bits of register R contain an item count of half-words. The right-most 48 bits of the instruction word contain an immediate operand which is used as a base address. An unconditional branch is taken to the branch address formed by adding the item count to the base address (the item count is shifted left 5 places before the addition and overflow, if any, is ignored). A direct branch is taken to the base address from the instruction word if the R designator is zero or if the right-most 43 bits of register R are zeros. NO. 37100670 DATE Jan., 1980 REV. A 3.2.1.184 Corporation: SPECIFICATION PAGE 147 ----- SUPER COMPUTER, OPERATIONS ----- B7 1 E VM TRANSMIT LIST--->INDEXED C This instruction scatters groups of elements from vector B into vector C. The locations of the element groups in vector C are specified by the item counts contained in the right-most 48 bits of each element of vector A. The first group of elements from vector B is transmitted to vector C beginning at the address formed by adding the first item count from vector A to the base address in register C. The second group of elements from vector B is then transmitted to vector X beginning at the address formed by adding the second item count from vector A to the base addressin register C. This continues until vector A is exhausted. The elements of vector A are always 64-bit elements, while the elements of vectors B and C are 64-bit or 32-bit as a function of G-bit 0. Before the addition of the item count from A to the base address in register C, the item count is left-shifted 5 places for 32-bit operands and 6 places for 64 bit operands. When G bit 5=1 vector A is replaced by a fixed increment specified by the rightmost 48 bits of register A. The addressing of vector C is then; C,CA,C+2A...,C+(N-1)A where N is the field length specified by the leftmost 16 bits of register A and still determines the total number of groups. The fixed increment A is shifted left 6 (G bit 0=0) or 5 (G bit 0=1) places before it is added to C. The Y and Z designators are undefined and must be set to zero, thus there can be no offset for the B field nor control vector fo the C field. There are no field lengths for vectors B and C. The left-most 16 bits of register C are ignored except when used, as described below, to specify the number of elements in each group to be transmitted. Note that all groups contain the same number of elements. ``` CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 148 REV. A ``` ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.184 (Cont\*d) | IG-BIT | ISTATE | INTERPRETATION | |--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 0 | I Elements of vectors B and C are 64-bit. | | 1-3 | 1 | Elements of vectors B and C are 32-bit. Undefined and must be set to zero. | | *4 | • 0 | No broadcast of vector B. Broadcast vector B; permitted only with G-bit 6 set to zero. | | 5 | : 0 | Use Vector A | | | 1 1 | Use fixed Increment A (x designator must = 0) | | ***6 | | The number of elements in each group to be transmitted is fixed at one. Thus a single lelement from vector B is transmitted to lector C for each element of vector A. For this case, the left-most 16 bits of register C are ignored. | | | | The number of elements in each group to be transmitted is specified by the left-most 16 bits of register C. If the left-most 16 bits of register C are zero, this instruction is a no-op. (No Broadcast B if G-bit 6=1.) | | ! **7 | 0 | Vector C resides in central memory. | | | 1 | All elements of output vector C must reside within the range of absolute or virtual addresses O through 3FCO. Reference to the register file as central memory in this case is therefore allowed. This instruction and the BA instruction are the only instructions which permit this type of reference to occur. If all addresses for vector C are not contained in the register file, this instruction is undefined. | <sup>\*</sup> If both G-bit 4 and 6 are set, this instruction is undefined. <sup>\*\*</sup> If both G-bit 6 and 7 are set, this instruction is undefined. CONTROL DATA! ENGINEERING DATE Jan., 1980 PAGE 149 REV. A ----- SUPER COMPUTER, OPERATIONS ----- # 3.2.1.185 B8 1 E VM TRANSMIT REVERSE; A--->C Transmit, in reverse order, vector A to vector C. The last element of vector A is the first element of vector C, the next to 1st element of vector A is the second element of vector C, etc. Any overlap causes this instruction to be undefined. The Y and B designators and bits 3-7 of the G designator are undefined and must be set to zeros. This instruction terminates when vector C is exhausted. # Transmit Reverse Example | : | <length o<="" th=""><th>f vector A</th><th>&gt; </th><th></th><th></th></length> | f vector A | > | | | |-----|----------------------------------------------------------------------------------|-----------------|----------|-----------|-----------| | 1 | not used | 101112131415161 | 718;<br> | | | | ::: | <a offset=""></a> | 11 | : | | | | : | | 1 | !<br>! | | | | : | <c offset<="" td=""><td>! v</td><td>,<br/>v</td><td>Machine</td><td></td></c> | ! v | ,<br>v | Machine | | | : | not altered | 18171615141 | 3 2 1 0 | * * *<br> | * * ;<br> | | : | < | length of ve | ctor C | | > <br> | \* Vector A is exhausted before vector C, so machine zeros are transferred to fill out the remainder of vector C. For the above example, assume the Z designator was zero (no control vector used). 3.2.1.186 B9 ILLEGAL CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 150 REV. A ----- SUPER COMPUTER OPERATIONS ----- # 3.2.1.187 BA 1 E VM TRANSMIT INDEXED LIST--->C This instruction gathers groups of elements from vector B into vector C. The locations of the element groups in vector B are specified by the Item counts contained in the right-most 48 bits of each element of vector A. The first group of elements transmitted to vector C come from vector B beginning at the address formed by adding the first Item count from vector A to the base address in register B. The second group of elements transmitted to vector C come from vector B beginning at the address formed by adding the second Item count from vector A to the base address in register B. The groups of elements are stored in vector C in consecutive order. This continues until vector A is exhausted. The elements of vector A are always 64-bit elements, while the elements of vectors B and C are 64-bit or 32-bit as a function of G-bit 0. Before the addition of the item count from A to the base address in register B, the item count is left-shifted 5 places for 32-bit operands and 6 places for 64-bit operands. When G bit 5=1 vector A is replaced by a fixed increment specified by the rightmost 48 bits of register A. The addressing of vector B is then; B,B+A,B+2A,...,B+(N-1)A where N is the field length specified by the leftmost 16 bits of register A and still determines the total number of groups. The fixed increment A is shifted left 6 (G bit 0=0) or 5 (G bit 0=1) places before it is added to B. The Y and Z designators are undefined and must be set to zero, thus there can be no offset for the B field nor control vector for the C field. There are no field lengths for vectors B and C. The left-most 16 bits of register B are ignored except when used, as described below, to specify the number of elements In each group to be transmitted. Note that all groups contain the same number of elements. Broadcasting is not used by this instruction. -----SUPER COMPUTER OPERATIONS----- # 3.2.1.187 (Cont d) | | INTERPRETATION | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | G-BITISTATE | INIEN NETN | | • = | Elements of vector B and C are 64-bit. Elements of vector B and C are 32-bit. | | 1-4 | Undefined and must be set to zero. | | 1 1 | Use vector A Use fixed increment A (x designator must = 0) | | | The number of elements in each group to be transmitted is fixed at one. Thus a single element from vector B is transmitted to vector C for each element of vector A. For this case, the left-most 16 bits of register B are ignored The number of elements in each group to be transmitted is specified by the left-most 16 bits of register B. If the left-most 16 bits of register B are zero, this instruction is a no-op. | | +7 | Vector B resides in central memory. All elements of input vector B must reside within the range of absolute or virtual bit addresses 0 through 3FCD. Reference to the register file as central memory is therefore allowed. This instruction and the B7 are the only instructions which permit this type of reference to occur. If all addresses for vector B are not contained in the register file, this instruction is undefined. All references to Register Zero are to the Trace Register. | <sup>\*</sup> If both G-bit 6 and 7 are set, this instruction is undefined. Experience of the second th NO. 37100670 DATE Jan., 1980 ! Corporation ! SPECIFICATION PAGE 152 REV. A -----SUPER COMPUTER, OPERATIONS ----- #### B3 2 E NT MASK; A, B----> C PER Z 3.2.1.188 Elements of vector A and elements of vector B are merged to form result vector C as directed by order vector Z. When a binary one is encountered in order vector Z, the next element of vector A is inserted Into result vector C and an element of vector 8 is skipped. When a binary zero is encountered in order vector Z, the next element of vector B is inserted into result vector C and an element of vector A is skipped. The resulting length of vector C is transmitted to the length specification portion of register C. If bit 0 of the G designator is cleared/set, the operand size is 64/32, respectively. The X and Y designators and bits 1, 2, 5, 6, and 7 of the G designator are undefined and must be set to zero. Bits 3 and 4 of G are used to broadcast the constants (A) and (B) respectively. This instruction terminates when order vector Z is exhausted. No lengths are recognized on vectors A and B. #### 2 E NT COMPRESS; A----> C PER Z BC 3.2.1.189 Vector A is compressed by forming sparse data vector C which is composed of the elements of vector A associated with binary ones in sparse order vector Z, i.e., those elements of vector A in positions of binary ones (G bit 1 equal D) in sparse order vector Z are selected and inserted, in order, into sparse data vector C. If G bit 1 is set, the elements of vector A in positions which correspond to the positions of binary zeros in sparse order vector Z are inserted in sparse data vector C. The resulting length of sparse data vector C is transferred to the length specification portion of register C. If bit 0 of the G designator is cleared/set, the operand size is 64/32 bits, respectively. The X, Y and B designators and bits 2-7 of the G designator are undefined and must be set to zero. ENGINEERING CONTROL DATA 1 ~~~~~~~ SPECIFICATION PAGE 153 | Corporation | ----- NO. 37130670 DATE Jan., 1980 REV. A -----SUPER COMPUTER ,OPERATIONS ----- (Cont'd) 3.2.1.189 > This instruction terminates when sparse order vector Z is exhausted. The length specification portion of registers A and C is ignored. BD 2 E NT MERGE; A, B--->C PER Z 3.2.1.190 > Elements of vector A and elements of vector B are merged to form result vector C as directed by order vector Z. When a binary one is encountered in order vector Z, the next element of vector A is inserted into result vector C. When a binary zero is encontered in order vector Z, the next element of vector B is inserted into result vector C. Note that no elements of A or B are skipped if G bit 7 is a zero. If G bit 7 is a one, the corresponding operand of B is skipped for each A operand stored, but A is not skipped on B stored. The resulting length of vector C is transmitted to the length specification portion of register C. If bit 1 of the G designator is cleared/set, the operand size is 64/32, respectively. The X and Y designators and bits 1, 2, 5 and 6 of the G designator are undefined and must be set to zero. Bits 3 and 4 of G are used to broadcast the constants (A) and (B), respectively. If G-bit 7 is a zero, the operation is called merge. If G-bit 7 is a one, the operation is called decompress. If G-bit 3 or 4 is a one, the operation is called expand. This instruction terminates when order vector Z is exhausted. No lengths are recognized on vectors A and B. ENGINEERING NO. 37100670 CONTROL DATA 1 DATE Jan., 1980 S P E C I F I C A T I O N PAGE 154 : Corporation : REV. A ----- SUPER COMPUTER, OPERATIONS -----(cont\*d) 3 • 2 • 1 • 190 BD Merge Instruction Examples -The Z-bit string is used for all three examples. G-bits not indicated are zeroes. Z : 0 : 0 : 1 : 1 : 0 : 1 : 0 : 1 : 0 : Example 1 BD Merge A | A0 | A1 | A2 | A3 | : : 1 C : B0 : B1 : A0 : A1 : B2 : A2 : B3 : A3 : B4 : 1 B | B0 | B1 | B2 | B3 | B4 | ENGINEERING NO • 37100670 CONTROL DATA DATE Jan., 1980 SPECIFICATION . PAGE 155 : Corporation ! REV. A ------SUPER COMPUTER OPERATIONS-----Example 2 BD Decompress G-bit 7=1 1 AO 1 A1 1 A2 1 A3 1 1 : BO : B1 : A0 : A1 : B4 : A2 : B6 : A3 : B8 : С : 80 : 81 : 82 : 83 : 84 : 85 : 86 : 87 : 88 : Example 3 BD Expand G-bit 3=1 Broadcast (A) 1 80 1 81 1(A) 1(A) 1 82 1(A) 1 83 1(A) 1 84 1 B : 80 : 81 | 82 | 83 | 84 | - Marie - 1 . . . . -----SUPER COMPUTER, OPERATIONS----- 3.2.1.191 BE 5 64 IN ENTER (R) WITH I (48 BITS) Clear register r and transfer the right-most 48 bits of this instruction to the right-most 48 bits of register R. 3.2.1.192 BF 5 64 IN INCREASE (R) BY I (48 BITS) Replace the right-most 48 bits of register R by the sum of those bits and the right-most 48 bits of this instruction word. Arithmetic overflow is ignored. | 3.2.1.193<br>3.2.1.194<br>3.2.1.195<br>3.2.1.196 | C1<br>C2 | 1<br>1 | E | VM | SELECT<br>SELECT<br>SELECT<br>SELECT | NE; | A | NE<br>GE | в,<br>В, | ITEM | COUNT | TO | (C) | |--------------------------------------------------|----------|--------|---|----|--------------------------------------|-----|---|----------|----------|------|-------|----|-----| |--------------------------------------------------|----------|--------|---|----|--------------------------------------|-----|---|----------|----------|------|-------|----|-----| Each element of vector A is compared with its associated element of vector B. This operation proceeds until the compare condition $(A=,\neq,\geq,<$ B) is met or until the shorter of the two vectors is exhausted. If broadcast is selected for field A or field B (but not both) the instruction will terminate when the non-broadcast field terminates. If the compare condition is met, the item count is equal to the number of pairs of elements encountered up to (but not including the pair meeting the condition). If the compare condition is not met, the item count is equal to the length of the shorter vector (where the shorter vector's length is determined after the offset adjustment). The item count is stored into the right-most 48 bits of a cleared register C. The control vector, if used, determines which pairs of elements are compared. The item count, as described above, includes all pairs of elements encountered, not only those which were compared. If a control vector is used and either vector A or B is exhausted before a permissive control vector element is encountered, no compares are made. In this case, the item count stored is the length of the shorter vector minus its offset. ------SUPER COMPUTER, OPERATIONS ----- #### 3.2.1.196 (Cont'd) Each element of vector B is subtracted from the corresponding element of vector A. The operational decision is made on the result of this subtract according to the "floating point compare rules" in 3.1.4.5 Bits 2, and 5-7 of the G designator are undefined and must be set to zero. If the C designator is zero, the results of this instruction are undefined. Data flags: bits 37 and 46. | 3.2.1.197 | C4 | 1 | ε | NT | COMPARE EQ; | A | EQ | В | ORDER | VECTOR | |-----------|----|---|---|----|---------------------------|---|----|---|-------|--------| | 3.2.1.198 | C5 | 1 | ε | NT | COMPARE NE; | A | NE | В | OROER | VECTOR | | 3.2.1.199 | C6 | 1 | Ε | NT | > Z<br>COMPARE GE; | A | GE | 8 | ORDER | VECTOR | | 3.2.1.200 | C7 | 1 | ٤ | NT | > Z<br>COMPARE LT;<br>> Z | A | LT | В | ORDER | VECTOR | Successive elements of vector A are compared with successive elements of vector B. If the compare condition (A =, $\neq$ , $\geq$ , < B) specified by the instruction is met, the corresponding bit of the result order vector A is set. If the compare condition is not met, the corresponding bit of Z is cleared. The instruction terminates when the Z field is filled. The bits of the G designator are interpreted as follows: | Bit | State | <u>Interpretation</u> | |-----|--------|--------------------------------------------------------------------------| | 0 | 0<br>1 | operands are 64 bits long (words) operands are 32 bits long (half words) | | 3 | 0 | normal vector A broadcast the constant in register A | | 4 | 0<br>1 | normal vector B<br>broadcast the constant in register B | The C designator and bits 1, 2, 5, 6 and 7 of the G designator are undefined and must be set to zero. (continued) and the second of o ENGINEERING CONTROL DATA : -----SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 158 REV. A ----- SUPER COMPUTER . OPERATIONS ----- #### (Cont d) 3.2.1.200 | Corporation | \_\_\_\_\_ Registers X and Y contain offsets for vectors A and B, respectively. When a constant is broadcast for either vector, that vector has no length and the offset is ignored. The lengths and base addresses of vectors A, B and Z are contained in registers A, B, and Z, respectively. The lengths of vectors A and B are in words or halfwords. The length of vector Z is in bits. Each element of vector B is subtracted from the corresponding element of vector A. The operational decision is made on the result of this subtract according to the "floating point compare rules" in 3.1.4.5. Data flag: bit 46 | | Ç9 | 1 | E | N I<br>N T | SEARCH EQ;<br>SEARCH NE;<br>SEARCH GE;<br>SEARCH LT; | INDEX LIST | >C | |--|----|---|---|------------|------------------------------------------------------|------------|----| |--|----|---|---|------------|------------------------------------------------------|------------|----| For each element of vector A, search and compare against the successive elements of vector B. Terminate each search iteration when a Hit (A =, $\neq$ , ≥, < B) is made or when vector B has been exhausted. After each iteration, clear the element in result vector C and transmit to it the index of the element in vector 8 which caused the search iteration to terminate. Regardless of whether 32 or 64-bit operands are used, the resulting index is a 64-bit word with the index in the right-most 48 bits. The left-most 16 bits are cleared to zero. For example, the sixth index in vector C appropriately shifted and added to the address of the first element of vector B will form the address of that element of vector B which caused the search iteration associated with the sixth element of A to terminate. The instruction terminates when vector A is exhausted. # G Designator Bits | 31 <b>1</b> | State | | | | Intern | reta | 110 | <u>on</u> | | |-------------|--------|---|------------|--------|----------------------|------------|----------|--------------|----------------| | 0 | 0<br>1 | A | and<br>and | В<br>В | operands<br>operands | are<br>are | 64<br>32 | bits<br>bits | long.<br>long. | ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.204 (Cont'd) | 811 | State | Interpretation | |-----|-------|------------------------------------------------------------------------------------------------| | 1 | 0 | Control vector operates (allows store into the C vector) on binary ones. | | | 1 | Control vector operates on binary zeros. | | 2 | 0 | Start each search iteration at the beginning of vector 3. | | | 1 | Start each search iteration at the location of the hit found in the previous search iteration. | A control vector (see Section 3.1.1.2.4) may be specified by the Z designator with each bit of the control vector associated with a single element of vector C (thus controlling the storage of an index into that specific element). No length nor offset is recognized for the control vector. This instruction performs as if a search iteration is performed for each element of vector A regardless of the control vector. The end of vector B acts like a hit, thus the index stored for a search iteration which exhausts vector B will be equal to the length of vector B. Note that if G bit 2 = 1, all following search iterations will start and end at the end of vector B. If the length of vector B is initially zero, all indices stored will be zero. For either the case of vector B being exhausted with G bit 2 = 1 or the length of vector B being initially zero, search iterations for each element of vector A will continue to be performed until vector A is exhausted. Thus, an indefinite element anywhere in vector A will always cause Data Flag Bit 46 to be set. The X and Y designators and bits 3-7 of the G designator are undefined and must be set to zero. No lengths nor offsets are recognized on vectors C and Z. Each element of vector B is subtracted from the corresponding element of vector A. The operational CONTROL DATA: ENGINEERING 1 Corporation 1 ----- SPECTETCATTON NO. 37100670 DATE Jan., 1980 PAGE 160 REV. A SPECIFICATION ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.204 (Cont'd) decision is made on the result of this subtract according to the "floating point compare rules"2 in 3.1.4.5. Data flags: bit 46 3.2.1.205 CC 3 64 NT MASKED BINARY COMPARE; A EQ/NE (8) PER (C) This instruction searches source field A (Reference Field) for a match with the contents of the register specified by the B designator. The contents of the register specified by the C designator serves as a word mask such that the instruction makes a word-by-word comparison only when there are ones in the corresponding bit positions of the mask. Bits of the reference field and the contents of B are considered to match wherever there is a zero bit in the mask word. The Y and Z designators and G-Bits $\mathfrak{g}$ -6 are not used and must be zeroes. G-Bit 7 = 0 and 1 to search for equality and inequality, respectively. Registers B and C are 64-bit quantities. The A index is incremented by one after each word searched not resulting in a match. However, if no match is found, the A index is increased by the length of the A field. When a match is found, the A index provides a means of locating the word of the reference field matching the contents of B. Index increments for mask binary compare. | Fleld | Data Flag Bit 37 | Index Increment | |-------|------------------|------------------------------| | A | 1 | Full Increment (No<br>Match) | | A | 0 | Partial Increment (Match) | Data flag: bit 37 3.2.1.206 CD 5 32 IN HALF WORD ENTER (R) WITH I(24 BITS) Clear register R and transfer the right-most 24 bits of this instruction to the right-most 24 bits of register R. ------ SUPER COMPUTER OPERATIONS ----- 3.2.1.207 CE 5 32 IN HALF WORD INCREASE (R) BY I(24 BITS) Replace the right-most 24 bits of register R by the sum of those bits and the right-most 24 bits of this instruction word. Arithmetic overflow is ignored. 3.2.1.208 CF 1 E NT ARITH. COMPRESS; A----> C PER B Sparse data vector C and its associated sparse order vector Z are formed by performing a floating point compare operation between elements of vector A and elements of vector B. For elements of vector A whose value is greater than or equal to the associated element of vector B, the element of vector A becomes an element of sparse data vector C and the associated sparse order vector bit is made a one. For elements of vector A whose value is less than the associated element of vector B, no element is stored (or skipped) in sparse data vector C and the associated sparse order vector bit is cleared to zero. Note that the sign control bits of the G field may specify operations on the elements of vector A and/or B before the "floating point compare" is made; however, the element of A, if stored into C, will be the original element as read from vector A. Registers X and Y contain offsets for the A and B vectors respectively. If bit g of the G designator is cleared/set, the operand size is 64/32 bits, respectively. If bit 4 of the G designator is set, register B contains a constant which is broadcast for vector B. In this case, the Y designator is ignored. Bits 5, 6 and 7 of the G designator specify sign control; see section 3.1.4.9 for details. Bits 1, 2, and 3 of the G designator are undefined and must be set to zero. This instruction terminates when vector A is exhausted. Upon termination, the number of operations performed (the bit length of the generated sparse order vector) is stored into the length portion of register Z and the number of operands copied into sparse data vector C is stored into the length portion of register C. The Z and C register results are undefined if the Z and C designators are equal. The B field is extended with machine zero when the B fleld length is exhausted. CONTROL DATA : ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation: SPECIFICATION PAGE 162 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.208 (Cont\*d) Each element of vector B is subtracted from the corresponding element of vector A. The operational decision is made on the result of this subtract according to the "floating point compare rules" in 3.1.4.5. Data flag: bit 46 Arithmetic compress example (broadcast B) | F | G | X | А | Υ | 8 | Z | С | |------|----|-----|-----|--------------|-------|-------|------| | | | | | | | | | | 1 CF | 10 | 8:0 | 510 | 6 <b>:</b> g | 0:0 7 | :0 8: | 0 9: | | | | | | | | | | Before execution 0000000000000000000 Bit address 10000 - 10180 where :A : is not examined due to the offset of 1 : 0: from register 05 IA : > B iA : < 8 1 21 :A : > B 1 31 - 1A 1 < B 41 :A : > B 15: - CONTROL DATA: ENGINEERING Corporation: SPECIFICATION NO. 37100670 DATE Jan., 1980 PAGE 163 REV. A ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.208 (Cont\*d) :A : > 8 After execution Register 05, 06 and 07 are unchanged. 08 = 0006000000020000 09 = 000400000030000 Bit address 30000 - 300C0 | a | a | a | a | | 1 | 3 | 5 | 6 | | \_\_\_/ | 64 bits #### 3.2.1.209 D0 1 E VM AVERAGE (A(N)+B(N))/2---->C(N) The Nth element of result vector C is the normalized sum of the Nth elements of vectors A and B divided by two. Dividing by two is accomplished by reducing the exponent of the sum by one. Bits 5-7 of G designator are undefined and must be set to zero. Data flags: Bits 43 and 46 #### 3.2.1.210 D1 1 E VM ADJ. MEAN (A(N+1)+A(N))/2---> C(N) The Nth element of result vector C is the normalized sum of the Nth and Nth + 1 elements of vector A divided by two. Dividing by two is accomplished by reducing the exponent of the sum by one. The Y and B designators and bits 3-7 of the G designator are undefined and must be set to zero. Data flags: bits 43 and 46 ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.211 D2 ILLEGAL 3.2.1.212 D3 ILLEGAL 3.2.1.213 D4 1 E VM AVE. DIFF. (A(N)-B(N))/2---->C(N) The Nth element of result vector C is the normalized difference of the Nth elements of vectors A and B divided by two. Dividing by two is accomplished by reducing the exponent of the difference by one. Bits 5-7 of the G designator are undefined and must be set to zeros. Data flag: bits 43 and 46 3.2.1.214 D5 1 E VM DELTA (A(N+1)-A(N))=-->C(N) The Nth element of result vector C is formed by subtracting the Nth element of vector A from the Nth + 1 element of vector A. Normalized arithmetic is used. The Y and B designators and bits 3-7 of the G designator are undefined and must be set to zero. 3.2.1.215 D6 ILLEGAL 3.2.1.216 D7 ILLEGAL 3.2.1.217 D8 1 E NT MAX. OF A TO (C), ITEM COUNT TO (B) 3.2.1.218 D9 1 E NT MIN. OF A TO (C), ITEM COUNT TO (B) Search and compare (using floating point compare rules) the successive elements of vector A for the maximum element and transmit it to register C. The number of elements in vector A before (but not including) the maximum element is the item count which is stored into the right-most 48 bits of a cleared register B. The instruction terminates when vector A is exhausted. In the event of multiple maximum elements, data flag 54 will be set and the first of the multiple maximum elements examined will be the one recorded. In this case these elements, although equal, are not necessarily identical. If an indefinite element is encountered and examined, register C is set to indefinite and data flag bit 46 is set. In this case, the contents of register B and data flag bit 54 are undefined. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 165 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.218 (Cont'd) #### G Designator Bits | Bit | State | Interpretation | |-----|--------|---------------------------------------------------------------------------------| | 0 | 0<br>1 | A operands and register C are 64 bit<br>A operands and register C are 32 bit | | 1 | 0 | Control vector operates (causes the element of A to be examined) on binary ones | | | 1 | Control vector operates on binary zeros | | 5 | 0<br>1 | Sign control (see section 3.1.4.9) | A control vector may be specified by the Z designator with each bit of the control vector associated with a single element of vector A (thus controlling the elements of vector A which are examined). No offset nor length is defined for the control vector. If the control vector is used and it has no permissive elements in it, no elements of vector A are examined and the contents of register C are undefined. In this case, the item count in register B is the length of vector A minus the A offset. The length and base address of vector A are in register A. Register X contains the offset for vector A. One of the Sign Control (section 3.1.4.9) operations is available by the use of G-bit 5. By setting this bit, the magnitude of the elements of vector A are compared. The unaltered element as read from vector A will be stored into register C. The Y designator and bits 2, 3, 4, 6 and 7 of the G designator are undefined and must be set to zero. The B and C Register results are undefined if the B and C designaors are equal. The D9 (Minimum of A to C) instruction is identical to the preceding description with the word minimum substituted for maximum. Data flags: bits 46 and 54. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 166 REV. A ----- SUPER COMPUTER OPERATIONS ----- 3.2.1.219 DA 1 E VM SUM (A0+A1+A2...AN) TO C AND C+1 The double precision unnormalized floating point sum of all the elements of vector A is placed into the registers designated by C and C+1. The Upper Result and the Lower Result are stored into registers C and C+1, respectively. The instruction terminates when vector A is exhausted. Register C must be even. If register C is odd or zero, the instruction results are undefined. Data flag bit 43 is determined only by the final result and will be set if the Lower Result is machine zero, regardless of the value of the upper result. If the Upper Result is indefinite, the Lower Result is undefined. Data flag bits 42 and 46 will be set normally as required on any one of the Add operations. If a control vector is specified and contains no permissive elements, the result is machine zero and Data Flag 43 is set. The Y and B designators and bits 2-7 of the G designator are undefined and must be set to zero. There is no length specification nor offset for control vector A. Data flags: bits 42, 43 and 46 3.2.1.220 DB 1 E VM PRODUCT; (A0, A1, A2...AN) TO C This instruction forms the Significant Product of the successive elements of vector A and stores it into register C. The number of significant bits in the partial product is adjusted after each multiplication. Data flag bits 43 and 46 are determined only by the final result. Data flag bit 42 will be set if any multiply operation overflows. The Y and B designators and bits 2-7 of the G designator are undefined and must be set to zero. There is no length specification for control vector Z. The instruction terminates when vector Z is exhausted. ! Corporation ! SPECIFICATION PAGE 167 REV. A #### ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.220 (Cont'd) If the C designator is equal to zero, the results of this instruction are undefined. If the control vector contains no permissive elements the result is a normalized one. Data flags: bits 42, 43 and 46 #### 3.2.1.221 DC 1 E VM DOT PRODUCT TO (C) AND (C+1) Multiply vector A by vector B and form the sum of the products. Double precision, unnormalized arithmetic is performed. Bits 2-7 of the G designator are undefined and must be set to zero. The Upper Result and the Lower Result are stored in the registers designated by C and C+1, respectively. Data flag bits 43 and 46 are determined only by the final Upper and Lower Result. If the Upper Result is indefinite, the Lower Result is undefined. Data flag bit 43 will be set if the Lower Result is machine zero, regardless of the value of the upper result. Data flag bit 42 will be set if any multiply or addition operation overflows. There is no length specification for control vector Z. Register C <u>must</u> be even. If register C is odd or zero, the instruction results are undefined. If the control vector contains no permissive elements the result is machine zero and Data flag 43 is set. Data flags: bits 42, 43 and 46 3.2.1.222 DD ILLEGAL 3.2.1.223 DE ILLEGAL ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.224 DF 1 E VM INTERVAL; A PER B---->C This instruction forms a result vector C whose initial element is the constant from register B and whose succeeding elements are greater than the preceding element of vector C by the constant contained in register B. Thus, the second element equals the first element of C plus the contents of B; the third element equals the second element plus the contents of B, etc. Arithmetic is unnormalized. If a control vector is used, the "last element" is the last element formed even though it was not stored into the destination field. If a non-permissive bit in the control vector is encountered, the addition operation is performed and the result retained but not stored in the result vector. If the result of this operation is indefinite, the appropriate data flag will not be set until a permissive bit is encountered in the control vector thus allowing a result to be stored in the result vector. Overflow will be set on the next permitted store even if the iterative step which overflowed was not stored. If the A designator is zero, this is treated as a broadcast register and 8000---0 is read from the register zero. The X and Y designators and bits 3 through 7 of the G designator are undefined and must be set to zero. Data flags: bits 42, 43 and 46 | 3.2.1.225 | ΕO | | | | ILLEGAL | | | | | |-----------------|----|---|---|----|---------|-----------|----|----|-----| | 3.2.1.226 | E1 | | | | ILLEGAL | | | | | | 3.2.1.227 | E2 | | | | ILLEGAL | | | | | | 3.2.1.228 | E3 | | | | ILLEGAL | | | | | | 3 • 2 • 1 • 229 | E4 | | | | ILLEGAL | | | | | | 3.2.1.230 | E5 | | | | ILLEGAL | | | | | | 3 • 2 • 1 • 231 | E6 | | | | ILLEGAL | | | | | | 3.2.1.232 | E7 | | | | ILLEGAL | | | | | | 3.2.1.233 | E8 | | | | ILLEGAL | | | | | | 3.2.1.234 | E9 | | | | ILLEGAL | | | | | | 3 • 2 • 1 • 235 | EA | | | | ILLEGAL | | | | | | 3.2.1.236 | EB | | | | ILLEGAL | | | | | | 3.2.1.237 | EC | | | | ILLEGAL | | | | | | 3.2.1.238 | ΕD | | | | ILLEGAL | | | | | | 3 • 2 • 1 • 239 | EE | | | | ILLEGAL | | | | | | 3 • 2 • 1 • 240 | EE | | | | ILLEGAL | | | | | | 3.2.1.241 | F0 | 3 | 1 | LS | LOGICAL | EXCLUSIVE | OR | А, | B>C | | | | | | | | | | | | | ~~~~~~~ | | | | | | | | | | | | | | | | | | | | | | | | | | | |-----------------|------|---|---|---|---|----|---|-------|----|------|-----|-----|-----|------|------|-----|---|----|-----|-------|---|-------|----|-----|-----|---| | ICONTROL D | ATA | ŧ | | | Ε | N | G | I | N | Ε | Ε | R | 1 | N | G | | | | | | | | 10 | | | • | | | · | | | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | | | | | | | n. | , 1 | .98 | U | | 1 Corporat. | ion | i | | S | P | E | С | 1 | F | I | C | А | 1 | I | 0 | Ν | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | Ę | . 1 | RE \ | • | Α | | | | | | S ( | J P | F | R | C | n | м | Р | IJ | Т | F | R | | . n | p | F | R | Δ | r | T | Ω | N | 5 | | | | _ | | | , | _ | | • | • | •• | • | • | • | _ | • • | | | • | _ | , , | , | • | • | | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | L | S | L | 00 | IC | : AL | . / | INE | ) | | | | | Α, | 8 | 3 | | - > C | | | | | | 3 • 2 • 1 • 243 | F2 | 2 | 3 | 1 | L | S | L | . O G | IC | AL | . 1 | [NC | LU | IS I | EV E | 0 | R | Α, | 8 | 3 – – | | · > C | | | | | | 3 • 2 • 1 • 244 | F3 | 5 | 3 | 1 | L | S | L | OG | IC | AL | . s | STR | ROK | Έ | • | ÷. | | Α, | 5 | 3 | | · > C | | | | | | 3.2.1.245 | F4 | } | 3 | 1 | L | S | L | OG | IC | AL | . F | PIE | RC | Έ | | | | Α, | 8 | 3 | | · > C | | | | | | 3.2.1.246 | . F5 | ; | 3 | 1 | L | S | L | OG | IC | AL | . I | MF | LI | CA | TI | ON | | Α, | 8 | } | | · > C | | | | | | 3.2.1.247 | F6 | • | 3 | 1 | L | S | L | OG | IC | AL | . I | NH | IB | IT | • | | | Α, | E | } | | ->C | | | | | | 3.2.1.248 | F7 | , | 3 | 1 | L | S | L | OG | IC | AL | . Ε | QU | IV | AL | EN. | ICE | | Α, | 8 | 3 – – | | > C | | | | | The above instrucions perform the indicated bit by bit logical functions on binary fields A and B and store the result into field C. #### TRUTH TABLE | <u> </u> | |----------| | 8 : | | | | ; | | ŀ | | : | | ; | | : | | | Binary field A, B and C are strings of bits. The operation proceeds from left to right and terminates when the C field is exhausted. Item counts are bit counts. Fields A and/or B are extended automatically with binary zeros if they are shorter than field C. The G designator is undefined and must be set to zeros. Data flags: Result field all zeros bit 53, result field mixed bit 54, and result field all ones bit 55. #### 3.2.1.249 F8 3 8 ST MOVE BYTES LEFT; A---->C This instruction moves source field A to result field C. The bytes in the field are considered from left to right. Thus, the most significant byte of the source field is moved to the most significant byte position of the result field. CONTROL DATA: ENGINEERING DATE Jan., 1980 Corporation: SPECIFICATION PAGE 170 REV. A ----- SUPER COMPUTER OPERATIONS ----- #### 3.2.1.249 (Cont'd) The Y and G designators are not used and must be zeroes. If the origin field is shorter than the destination field, the destination field is filled in with the repeated byte found in the B designator of the instruction. If the origin field is longer than the destination field, the operation is truncated when the destination field is exhausted. | 3.2.1.250 | F9 | ILLEGAL | |-----------------|----|---------| | 3.2.1.251 | FA | ILLEGAL | | 3.2.1.252 | FB | ILLEGAL | | 3.2.1.253 | FC | ILLEGAL | | 3 • 2 • 1 • 254 | FO | ILLEGAL | | 3 • 2 • 1 • 255 | FE | ILLEGAL | | 3.2.1.256 | FF | ILLEGAL | - 4.0 TEST REQUIREMENTS (not applicable) - 5.0 PREPARATION FOR DELIVERY (not applicable) - 6.0 NOTES - 6.1 ASCII/EBCDIC Reference Charts ICONTROL DATA I ENGINEERING NO. 37100670 DATE Jan., 1980 Corporation I SPECIFICATION PAGE 171 REV. A -----SUPER COMPUTER OPERATIONS ----- The following table defines the control characters used in the ASCII Reference Chart. | ASCII | Reference Chart. | | |------------|--------------------------|------------------------------------| | INUL | NUII | DLE Data Link Escape (CC) | | SOH | Start of Heading (CC) | DC1 Device Control 1 | | :<br>:STX | Start of Text (CC) | DC2 Device Control 2 | | :<br>:ETX | End of Text (CC) | DC3 Device Control 3 | | !<br>!EOT | End of Transmission (CC) | DC4 Device Control 4 (Stop) | | ; | | NAK Negative Acknowledge (CC) | | :<br>:ACK | Acknowledge (CC) | SYN Synchronous Idle (CC) | | 1 | | ETB End of Transmission Block (CC) | | :<br>BS | Backspace (FE) | CAN Cancel | | HT | foreshed card skin (FE) | EM End of Medium SUB Substitute | | :LF | line Feed (FE) | ESC Escape | | ;<br>; v T | Vertical Tabulation (FE) | IFS File Separator (IS) | | FF | Form Feed (FE) | IGS Group Separator (IS) | | :<br>:CR | Carriage Return (FE) | RS Record Separator (IS) | | !<br>!S0 | Shift Out | I<br>IUS Unit Separator (IS) | | SI | Shift In | 1<br>IDEL Delete | | : | | | NOTE: (CC) Communication Control <sup>(</sup>FE) Format Effector <sup>(</sup>IS) Information Separator i In the strict sense, DEL is not a control character. | Corporation | ENGINEERING SPECIFICATION . NO. 37100670 DATE Jan., 1980 PAGE 172 REV. A ----- SUPER COMPUTER OPERATIONS # ASCII REFERENCE CHART | | | <del>-</del> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | |------------|---------------|--------------|-----|------|----|---|---|-----|---|-----|----|---|-----|-----|-----|-----|----------|-----| | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | o' | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | b8 b7 b6 b | 5 64 63 62 61 | COL. | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | | | ROW | | • | - | | | | | | | | (A) | (B) | (C) | (D) | (E) | (F) | | ſ | 0000 | 0 | NUL | DLE | SP | 0 | @ | Р | \ | Р | | | | | | | | | | } | 0001 | 1 | SOH | DCI | ! | 1 | Д | Q | a | q | | | | | | | | | | | 0010 | 2 | STX | DC 2 | 11 | 2 | В | R | b | г | | | | | | | | | | - | 0 0 1 1 | 3 | ETX | DC3 | # | 3 | С | S | С | s | | | | | | | <u> </u> | | | | 0 1 0 0 | 4 | EOT | DC4 | \$ | 4 | D | T | d | + | | | | | | | | | | | 0 1 0 1 | 5 | ENQ | NAK | % | 5 | Ε | U | е | u | | | | | | | | | | | 0110 | 6 | ACK | SYN | 8. | 6 | F | ٧ | f | ٧ | | | | | | | | | | | 0 1 1 1 | 7 | BEL | ЕТВ | , | 7 | G | . W | g | w | | | | | | | | | | | 1 0 0 0 | 8 | BS | CAN | ( | 8 | Н | X | h | х | | | | | | | | | | | 1 0 0 1 | 9 | нт | EM | ) | 9 | I | Y | i | у | | | | | | | | | | | 1 0 1 0 | 10 (A) | LF | SUB | * | : | J | Z | j | z | | | | | | | | | | | 1 0 1 1 | 11 (B) | VT | ESC | + | ; | к | ] | k | { | | | | | | | ļ | | | | 1 1 0 0 | 12 (C) | FF | FS | , | < | L | ١ | 1 | ! | | | | | | | | | | | 1 1 0 1 | 13 . (D) | CR | GS | - | = | М | ] | m | } | | | | | | | | | | | 1 1 1 0 | 14 (E) | 50 | RS | | > | N | ٨ | n | ~ | | | | | ļ , | | | | | - | 1 1 1 1 | 15 (F) | SI | us | / | ? | 0 | _ | 0 | DEL | | | | | | | | EO | | | 1 | 1 | | 1 | | | | | | | | | | | | | | | CONTROL DATA ! ENGINEERING NO. 37100670 DATE Jan., 1980 PAGE 173 1 Corporation 1 SPECIFICATION ----- SUPER COMPUTER OPERATIONS ----- #### EBCDIC REFERENCE CHART | _ | 0 | 0 | 0 | 0 | Γ | 0 | 0 | 0 | 1 | 1 | • | | 1 | 1 | 1 | 1 | |------------------------------|-----|-----|-----|-------------|-----|----|---|----|---|---|------------|-----------|-----------|-----------|-----------|-----------| | | ļ | | ] | ] | 0 | 1 | ſ | | 1 | | 1 | 1 | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | • 1 | | b8 b7 b6 b5 b4 b3 b2 b1 COL. | | | | _ | | | | | | _ | | | | | | | | ROW | 0 | ] 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 1 O<br>(A) | 11<br>(B) | 12<br>(C) | 13<br>(D) | 14<br>(E) | 15<br>(F) | | 0000 | NUL | DLE | | | SP | 8 | _ | | | | | | { | } | ١ | 0 | | 00011 | son | DC1 | | | | | 1 | | a | j | ~ | | Α | J | | 1 | | 0010 2 | STX | DC2 | | SYN | | | | | b | k | s | | В | К | S | 2 | | 0 0 1 1 3 | ETX | DC3 | | | | | | | С | 1 | 1 | | С | L | Т | 3 | | 0100 4 | | | | | · | | | | d | m | u | | D | М | U | 4 | | 0 1 0 1 5 | нт | | LF | | | | | | е | n | v | | Ε | N | ٧ | 5 | | 0110 6 | | 35 | ETB | | | | | | f | 0 | w | | F | 0 | w | 6 | | 0 1 1 1 7 | DEL | | ESC | EOT | | | | | g | р | х | | G | Р | X | 7 | | 1000 8 | | CAN | | | | | | | h | q | у | | Н | Q | Υ | 8 | | 1 0 0 1 9 | | EM | | | | | | ` | i | r | Z | | I | R | Z | 9 | | 1 0 1 0 IO (A | | | | | [ | ] | - | : | | | | | | | | | | 1 0 1 1 11 (8 | VT | | | | • | \$ | , | # | | | | | | | | | | 1 1 0 0 12 (0 | FF | FS | | DC4 | < | * | % | @ | | | | | | | | | | 1 1 0 1 13 (D | CR | GS | ENQ | NAK | · · | ) | | , | | | | | | | | | | 1 1 1 0 14 (E | so | RS | ACK | | + | ; | > | = | | | | | | | | | | 1 1 1 1 15 (F | SI | US | BEL | SU <b>B</b> | ! | ^ | ? | '' | | | | | | | | EO | | AMERICAN NATIONAL STANDARD CODE FOR INFORMATION INTERC<br>(ASCII) WITH PUNCHĘD CARD CODES AND EBCDIC TRANSLATION | S C P M R | Corporation ! | | |------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|---| | C Z Z | C | S | | | H (4 | 0 | m or | | | 7 0 | x | m z | | | OZ | סר | ဂ ၈ | | | RE | C | SPECIFICATION | | | õ | - | ηz | | | 000 | m | HE | | | 300 | 70 | c m | | | > 77 | | D 70 | | | NO. | 0 | - H | | | <b>5</b> 20 | ס־ | H Z | | | B | m | ဝ ၈ | ı | | 0 0 | 70 | z | | | E & C | Þ | | | | 7 7 | - | | | | RAI | H | | | | S | 0 | PAGE<br>REV. | | | ÞZ | z | DATE Jan. PAGE 174 REV. A | | | TE | S | Jan<br>174<br>A | | | 20 | 1 | 4.2<br>4.5<br>4.7 | | | A<br>A | 1 | • c | | | INFORMATION INTERCHANGE EBCDIC TRANSLATION | COMPUTER OPERATIONS | Jan., 19<br>174<br>A | | | ~ D | SUPER | 1 noiterodro | NTROL DATA : | |--------------------------------------------------------------------|------------|---------------------|--------------| | MER<br>ASO | (0) | E J O | 2 | | RIC | <i>~</i> | + i | Ö | | CA | | 101 | 7 | | x | <i>-</i> | 1 3 1 | • | | A | 771 | 1 1 | | | AMERICAN NATIONAL STANDARD CODE<br>(ASCII) WITH PUNCHED CARD CODES | ~ | | | | NO. | C | S | | | T ( | 0 | סד | m | | D H | x | m | z | | OZ | 70 | C | G | | R | C | H | H | | õ | - | TI | z | | 000 | Ð | H | m | | 330 | COMPUTER | SPECIFICATION | ENGINEERING | | | | D | 70 | | A OR | 0 | - | H | | | ס־ | H | z | | BZ | m | 0 | G | | 0 0 | 70 | z | | | U K | Þ | | | | 77 | - | | | | RAI | H | | | | S | 0 | PAGE<br>V• | 20 | | AZ | z | • m m | • | | INFORMATION INTERCHANGE | OPERATIONS | Jan<br>174<br>A | C | | Z Ĉ | 1 | 743 | ۲ | | 1 A | | Jan., 1<br>174<br>A | 01 LUUU1. | | ģ | | <u>س</u> م | | | 1 1 0 0 | 12<br>(C) | ff<br>12-9-8-4<br>Ff OC | FS<br>11-9-8-4<br>IFS IC | 0-8-3<br>. 68 | 12-8-4<br>< 4C | L<br>11 3<br>1 03 | 0-8-2<br>E0 | 1<br>12 11-3<br>1 93 | 12-11<br>1 GA | 0-9 8-4<br>2C | 1 | |---------|-----------|---------------------------|--------------------------|---------------|--------------------|-------------------|---------------------|----------------------|-------------------------|--------------------|----| | 1 1 0 1 | 13<br>(D) | CR<br>17-9-8-5<br>CR 0D | GS<br>11-9-8-5<br>IGS 1D | 11 60 | 8-6<br>/E | M<br>11 4<br>MU4 | 1<br>11 8-2<br>1 5A | 12-11 4<br>10 94 | 11 0 | 17-9-8-1<br>RLF 09 | | | 1 1 1 0 | 14<br>(E) | S()<br>12-9-8-6<br>5Ο υε | RS<br>11-9-8-6<br>IHS IE | 12-8-3 | ><br>0-8-6<br>> 6E | N<br>11-5<br>N U5 | 1187<br>7 5F | n<br>12-11-5<br>n 95 | 11-0-1<br>A1 | 12-9 8-2<br>SMM 0A | 9 | | 1111 | 15<br>(F) | \$1<br>12-9-8-7<br>\$1 OF | US<br>11-9-8-7<br>IUS 1F | 0-1 | 0-8-7<br>6F | 0<br>11-6<br>0 06 | 0-8-5<br>60 | 0<br>12-11 G<br>0 96 | DEL<br>12-9-7<br>DEL 07 | 11-9-8-3<br>CU1 18 | ١, | | LEGEND | A | SCII Character | | | | | | | | | ۱ | | | | Card Cod | le | | | | | | | | | | | | 11-8-2<br>5A | | | | | | | | | | | | EBCD | DIC FB | CDIC | | | | | | | | | | | Charac | | ode | | | | | | | | | | | | (Hexa | decim <b>a</b> i) | | | | | | | | | COL 12-0 9 8 1 12-11-9 8-1 12 9-1 11 9-1 SOH 01 | OC1 STX 02 DC2 DC3 DCI DC2 11-9-3 DC4 NAK SYN CAN 11-9-8-1 16 CAN 12-9-5 EM 05 EM 25 SUB FS VT ESC 12-9-8-3 0-9-7 37 DC4 20 NAK 0985 9-8-5 ACK ZE SYN 0 9-8-7 ETB 0 9-8-7 | 0-9 6 BEL 2F ETB YUL SIX EOT EOI ENG ENU ACK 12.9-2 ROW 64 by by b1 0 0 0 0 0 0 0 0 0 1 0 0 0 1 1 0 1 0 0 0 1 0 1 0 1 1 0 0 1 1 1 1 0 0 0 1 0 0 1 1 0 1 0 1 0 1 1 0 8-1 12-11-9-8-1 no-punch 0 8-4 11-7 00 DLE 10 SP 40 0 F0 647C P DI 8-3 0-8-4 12-8-5 11-8-5 1 12-1 11-8 7F 2 B R R 11-9 12-0-2 17 B C2 R D9 U 82 ( S 11-8-3 4 0 T d 12-0-4 11-0-3 3C 5 58 4 F4 D C4 T E3 d 84 1 A3 EU 18 1 40 8 F8 HC8 X E7 h 88 A7 19 1 50 9 F9 1 C9 Y E8 12-0-9 11-0 8 19 1 50 9 F9 1 C9 Y E8 89 Y A8 0-8-4 5 F5 E C5 U E4 V 85 U A4 8 V 85 U A4 8 50 6 F6 F C6 V E5 1 86 V A5 LC 8-5 7 7 12.7 0-6 12-0-7 11 0-6 11-9-7 7D 7 F7 GC7 W E6 9 87 W A6 IL ١, 4F 1 F1 A C1 Q D8 4 81 4 98 SOS 21 E U e u 12-5 0 4 12-0-5 11-0 4 J Z 1 11-1 0-9 12-11-1 11-0-9 7A J D1 Z E9 1 91 / A9 SM 2A 12-8-6 11-8-6 11-2 12-8-2 12-11-2 12-0 0.9-8-3 9-8-3 1-4E 5E KU2 4-4A 8 92 C0 CU2 28 CU3 7E MO4 1 5A m 94 1 DO RIF 09 RES C S C 12-3 0-2 12-0-3 11-0-2 0 9-3 78 3 F3 CC3 S E2 C 83 N A2 0 9-3 H X 12-8 0-7 12-0-8 11-0-7 0 9-8 12 11 -7 11 0 9 8 1 11.9-5 11-9-8-3 11-0-9-1 9 - 5 15 RS 79 μ 97 OS 20 12 0-1 12-11-8 0-9-1 12-0-2 12-11-9 0 9 2 ٥ 12-11 0-9 8 1 12 0 9 1 12 11 9 8 10 41 58 11 12 0 ·9 J 11 ·0 ·9 2 43 62 12-0 9-5 11-0-9-4 12 0-9-8 11-0 9-7 12-11-9-2 12-11-0 56 /4 12-8-1 49 12 12-0 9-6 11-0 9-5 12 0-8 3 11 0-8 5 12 0 9 / 11-0 9 6 12 0 8 4 11-0-9-8 46 65 88 AD 12-11-9-4 12-11-0-9-2 12-11-8 3 12-11-0-4 12-11 9-5 12 11 0-9 3 12 11 8-4 12 11 0 5 12 11 9 6 12 11 0 9 4 12 11 8 5 12 11 0 6 12 11 0 9 6 12 11 8 7 12 11 0 8 18 12 11 0 9 7 11 0 8 1 12 11 0 9 8C AE 12-11-9 3 | 12-11 0 9 1 | 12-11 8 2 | 12 11 0 3 | 12-0 9 8-5 | 12-11-0-9-8-3 | 53 | 71 | 9A | 83 | CU | FB 90 86 12 11-9 / 12 11 0-9.5 12 11 8 6 12-11 0 / 12 11 9 8 3 12-11-0 9 8-7 57 9L 8/ DB FF AG | 12-0-8 2 | 11 0 8 4 | 12 11 0-8 4 | 11-0-9 8-2 12-0-8-5 11-0-8-7 12-11-0-8-7 11-0-9-8-5 12-0-8-6 | 12-11-0-8-1 | 12-0-9-8-2 | 11-0-9-8-6 | EA 12 0 8 / 12 11 0 1 12 0 9 8 3 11 0 9 8 7 12-11-8 1 12-11-0-2 12-0-9-8-4 12-11-0-9-8-2 13 CC 13LVMi FA 12 11 0 8 6 11 12 0 9 8 6 12 11 0-9-8 4 12 11 9-8 2 12 11 0 9 8 6 12 0 9 8 7 UA " 12 11 9 8 4 | SUPER | Corporation 1 | CONTROL DATA : | |---------------------|---------------|-----------------------------------------| | C | S | | | 0 | σ | m | | 3 | m | z | | סי | SPECIFICATION | ENGINEERING | | C | H | H | | - | т, | Z | | m | H | m | | 70 | ဂ | m | | | Þ | 70 | | ``` | -4 | H | | ס | H | Z | | · m | 0 | 9 | | 70 | z | | | Þ | | | | 7 | ∤ <b>%</b> | | | H | | ) Z | | 0 | RAGE OF I | 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | Z | • m ı | η | | S | 175<br>A | 37 | | COMPUTER OPERATIONS | ν | NO. 37100670 | # EXTENDED BINARY CODED (EBCDIC) WITH PUNCHED TRANSLATION DECIMAL INTERCHANGE CARD CODES AND ASCII CODE | | BITS 2 | 0 | 0 | 0 | 0<br>0<br>1 | 0<br>1<br>0 | 0 | 0<br>1<br>1<br>0 | 0<br>1<br>1 | 1<br>0<br>0 | 1<br>0<br>0<br>1 | 1<br>0<br>1<br>0 | 1<br>0<br>1 | 1<br>1<br>0 | 1<br>1<br>0 | 1<br>1<br>0 | 1, | |--------------|-------------------|-----------------------------|------------------------------|----------------------------|-----------------------|-------------------------|-----------------------|--------------------|--------------------|---------------------|----------------------|---------------------|-------------------|---------------------|-------------------|--------------------|-------------------------------| | BITS 4 5 6 7 | 1ST<br>HEX<br>2ND | 0 | 1 | 2 | · 3 | 4 | 5 | 6 | 7 | В | 9 | A<br>(10) | 8<br>(11) | C<br>(12) | O (13) | E<br>(14) | f<br>(15) | | 0000 | o | NUL<br>12-0-9-8 1<br>NUL 00 | DIE<br>12-11-9 8-1<br>DIE 10 | | 12-11-0-9-8-1<br>90 | SP<br>no punch<br>SP 20 | | 11<br>- 20 | 12-11-0<br>BA | 12-0-8-1<br>C3 | 12-11-8-1<br>CA | 11 0-8 :<br>D1 | 12-11-0-8-1<br>O8 | (12 0<br>/ 78 | )<br>}<br>}<br>} | 0-8-2<br>\ 5C | 0<br>0<br>0<br>30 | | 0001 | , | SOH<br>12 9-1<br>SOH 01 | 001<br>11-9-1<br>001 11 | 5O\$<br>0-9 1 | 9-1 | 12-0-9-1<br>A0 | 12-11-9-1<br>A9 | /<br>0-1<br>/ 2F | 12-11-0-9-1<br>88 | | 12~11-1<br>1 6A | 11-0-1<br>- 7E | 12-11-0-1<br>09 | A<br>12-1<br>A 41 | J<br>11-1<br>J 4A | 11-0-9-1<br>9F | 1 31 | | 0010 | 2 | STX<br>12-9-2<br>STX 02 | DC2<br>11-9-2<br>DC2 12 | FS<br>0-9-2<br>82 | SYN<br>9-7<br>SYN 16 | | 17-11-9-2<br>AA | 11-0-9-2<br>82 | 12-11-0-9-2<br>BC | | k<br>12-11-2<br>k 68 | 11-0-2<br>5 73 | 12-11-0-2<br>DA | B<br>12-2<br>B 42 | K 48 | S<br>0-2<br>S 53 | 2 32 | | 0011 | 3 | ETX<br>12-9-3<br>ETX 03 | 1M<br>11-9-3<br>DC3 13 | 0~9~3 | 9-3 | 12-0-9-3<br>A2 | 12-11-9-3<br>AB | 11-0-9-3<br>B3 | 12-11-0-9-3<br>8D | c<br>12-0-3<br>c 63 | 12-11-3<br> 6C | 1<br>11-0-3<br>1 74 | 12-11-0-3<br>D8 | C<br>12-3<br>C · 43 | 1<br>11-3<br>1 4C | 7<br>0-3<br>7 54 | 3 33 | | 0100 | 4 | PF<br>12-9-4<br>9C | RES<br>11-9-4<br>9D | BYP<br>0-9-4<br>84 | PN<br>9-4<br>94 | | 12-11-9-4<br>AC | 11-0-9-4<br>84 | 12-11-0-9-4<br>BE | | m<br>12-11-4<br>m 6D | 11-0-4<br>u 75 | 12-11-0-4<br>DC | D<br>12-4<br>D 44 | M<br>11-4<br>M 4D | U<br>0-4<br>U 55 | 4 34 | | 0101 | 5 | HT<br>12-9-5<br>H3 D9 | NL<br>11-9-5<br>85 | LF<br>0-9-5<br>LF 0A | RS<br>9~6<br>95 | | 12-11-9-5<br>AD | 11-0-9-5<br>B5 | 12-11-0-9-5<br>BF | | n<br>12-11-5<br>n 6€ | 11-0-5<br>v 76 | 12-11-0 5<br>DD | E<br>12-5<br>E 45 | N<br>11-5<br>N 4E | V<br>0-5<br>V 56 | 5<br>5<br>5 35 | | 0110 | 6 | LC<br>12-9-6<br>86 | 85<br>11-9-6<br>85 08 | ETB<br>0-9-6<br>ETB 17 | UC<br>9-6<br>96 | | 12-11-9-6<br>AE | 11-0-9-6<br>B6 | 12-11-0-9-6<br>CO | | 0<br>12-11 6<br>0 6F | w<br>11-0-6<br>w 11 | 12-11-0-6<br>DE | f<br>12-6<br>f 46 | О<br>11-ь<br>О 4F | W<br>0-6<br>W 57 | 6<br>6<br>6 | | 0111 | , | DEL<br>12-9-7<br>DEL 7F | 119-7<br>87 | ESC<br>0-9-7<br>ESC 18 | EOT 04 | | 12-11-9-7<br>AF | 11-0-9-7<br>B7 | 12-11-0-9-7<br>C1 | 9<br>12-0-1<br>9 67 | | *<br>11-0-7<br>* 78 | 12-11-0-7<br>DF | G<br>12-7<br>G 41 | P 50 | X<br>0 - 7<br>X 58 | 7 37 | | 1000 | 8 | GE<br>12-9-8<br>97 | CAN<br>11-9-8<br>CAN 18 | 0-9-8 | 9-8 | | | | 12-11-0-9-8<br>C2 | | q<br>12-11-8<br>q 71 | 11-0-8<br>Y | 12-11-0-8<br>E0 | H<br>12-8<br>H 48 | Q<br>11-8<br>Q 51 | Y<br>0-8<br>Y 59 | 8<br>8<br>8 38 | | 100 | 9 | | EM<br>11-9-8-1<br>EM 19 | 0-9-8-1 | 9-8-1 | 12-8-1<br>A8 | 11-8-1 | | 8-1 | 12-0-9<br>, 69 | | 11-0-9<br>2 7A | 12-11-0-9<br>£1 | 12-9 | R<br>11-9<br>R 52 | 2<br>0-9<br>2 5A | | | 101 | (10 | SMM<br>12-9-8-7<br>8E | | SM<br>0-9-8-2<br>8A | 9-8-2 | 12-8-2<br>58 | 11-8-2<br>1 50 | 12-11 | 6-2<br>3A | | | | | | | | 1(LVM)<br>12-11-0-9-8-2<br>FA | | 101 | 1 B | VT<br>12-9-8-3<br>VT 08 | | C∪2<br>0×9-8~3<br>88 | 9-8-3<br>9-8-3 | | \$<br>11-8-3<br>\$ 24 | 0-8-3 | #<br>6-3<br># 23 | | | | | | | | 12-11-0-9-8-3<br>FB | | 110 | 0 (1)2 | | IFS<br>11-9-8-4<br>FS 10 | 0-9-8-4 | DC4<br>9-8-4<br>DC4 1 | 12-8-4<br>4 < 30 | 11~8~4<br>2A | 0-8-4<br>% 25 | ω<br>8-4<br>5 @ 40 | | | | | | | | 12-11-0-9-8-4<br>FC | | 110 | 1 113 | | IG\$<br>11-9-8-5<br>GS 10 | ENG<br>0-9-8-5<br>ENG 05 | NAK<br>9-8-5<br>NAK 1 | 12-8-5<br>5 ( 28 | 1<br>11-8-5<br>1 29 | Ō-8-5 | 8-5<br>7 21 | | | | | | | | 12-11-0-9-8-5<br>FO | | 111 | 0 E | | IRS<br>11-9-8-6<br>RS 1 | ACK<br>U-9-8-6<br>E ACK 06 | 9-8-6 | 12-8-6<br>E • 28 | | ><br>0-8-6<br>> 30 | 8-6 | | | | | | | | 12-11-0-9-6-6<br>FE | | 111 | 1 (15 | | 1US<br>11-9-8-7<br>US 1 | BEL 0 | SUB<br>9-8-7<br>SUB 1 | 12-8-7<br>A 1 2 | | 7<br>0-8-7<br>7 3 | F B-7 | | | 11 0-8-7 | 12-11-0-8-<br>E | 12-0-9-8-1<br>EC | | | 12-11-0-9-8-7<br>EO FF | (Hexadecimal) # ENGINEERING NO. 37100670 DATE JAN 1980 PAGE 176 REV. A SUPER COMPUTER OPERATIONS \* | EV P | PAGE | PARAGRAPH | DATA Class A Release. | E•C•0 | АРР | DAT<br>L/80 | |------|------|-----------|-----------------------|-------|-----|-------------| | A | | | Class A Release. | | | 1/80 | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | [ | 1 | | | | | | | | I | | | | | | | | 1 | | | | | | | | | | | | | | | | j | | | | | | | ł | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | l | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | l | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | Ì | İ | | | | | | | | Ì | | | | | | | | | | | | | | | | | | | | | | | | | | | | l | |