Control Data® 7600 Computer System Hardware Features DAVID & LEC 7600 the system for the 70's | | RECORD of REVISIONS | | | | | | |----------------|-----------------------------------------------------|--|--|--|--|--| | REVISION NOTES | | | | | | | | 01 | Initial printing. | | | | | | | 12-1-68 | | | | | | | | 02 | Manual revised. This edition obsoletes all previous | | | | | | | 3-20-69 | editions. | | | | | | | A | Manual released. | | | | | | | 3-1-70 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Pub. No. 60258500 © 1968, 1969, 1970 by Control Data Corporation Printed in United States of America Address comments concerning this manual to: Control Data Corporation Technical Publications Department 4201 North Lexington Avenue St. Paul, Minnesota 55112 # **CONTENTS** | | Page | |-------------------------------------------------------|--------| | Introduction | 1 | | 7600 System | 2 | | Central Processing Unit (CPU) CPU Computation Section | 3<br>3 | | CPU Small Core Memory | 4 | | CPU Large Core Memory | 5 | | CPU Input/Output Section | 6 | | Peripheral Processing Units (PPU) | 7 | | Peripheral Equipment Configurations | 8 | | Central Processing Unit Instructions | 9 | | Peripheral Processing Unit Instructions | 16 | | Exchange Package | 21 | | Input/Output Buffer Areas in SCM | 22 | | Input/Output Exchange Packages in SCM | 23 | | Program Status Designation Register (PSD) | 24 | | Glossary | 25 | | | | # INTRODUCTION This booklet presents the salient hardware features of the CONTROL DATA® 7600 Computer System. For complete information on the 7600 Computer System, refer to the Control Data 7600 Computer System Reference Manual, Publication number 60258200. ## **7600 SYSTEM** #### CENTRAL PROCESSING UNIT (CPU) - 60-bit Computation Section - 60-bit Small Core Memory (65,536 words) plus parity - 60-bit Large Core Memory (512,000 words) plus parity - CPU Input/Output Multiplexer (15 channels) #### PERIPHERAL PROCESSING UNITS (PPU) - 12-bit computation section - 8 fully duplex data channels - 12-bit memory (4,096 words) plus parity # CENTRAL PROCESSING UNIT (CPU) CPU COMPUTATION SECTION - 60-bit internal word - binary computation in fixed and floating point format - 12-word (60 bits) instruction stack - 24 operating registers 8 18-bit A registers 8 18-bit B registers 8 60-bit X registers - nine independent functional units - Long Add Floating Add Floating Multiply Floating Divide Boolean Shift Normalize Population Count Increment - Synchronous internal logic with 27.5 nanosecond clock period ## CPU SMALL CORE MEMORY (SCM) - 65,536 words of coincident current memory (60 bits plus parity) - 32 independent banks; sequential addresses in separate banks - 2048 words per bank - 275 nanosecond read/write cycle time - 27.5 nanosecond per word maximum transfer rate ## CPU LARGE CORE MEMORY (LCM) - 512,000 words of linear select memory (60 bits plus parity) - 8 independent banks, each with an 8-word operand holding register - 64,000 words per bank - 1760 nanosecond read/write cycle time - 8 words read simultaneously into bank operand register each reference; if addressed word is in bank operand register, no memory access is required - 27.5 nanosecond per word maximum transfer rate - operands directly accessible by CPU # CPU INPUT/OUTPUT SECTION - 15 independent channels (asynchronous) - each channel fully duplex - buffer areas of 128 words each channel; buffer area sizes can be changed by wiring change - 55 nanoseconds per 60-bit word maximum transfer rate to SCM #### COMPUTATION SECTION - 12-bit internal word - · binary computation in fixed point - synchronous internal logic with 27.5 nanosecond clock period #### CORE MEMORY - 4096 words of coincident current memory (12 bits plus parity) - two independent banks; consecutive addresses to alternate banks - 2048 words per bank - 275 nanosecond read/write cycle time # INPUT/OUTPUT SECTION - 8 independent channels (asynchronous) - each channel fully duplex (12-bit) - 137.5 nanoseconds per 12-bit word maximum transfer rate # PERIPHERAL EQUIPMENT CONFIGURATIONS Peripheral equipments are attached to a cluster of interconnected PPU's to form an I/O station. Such a station can communicate with the multiplexer in the CPU directly or via another PPU. A representative configuration is shown below. This diagram is necessarily simplified to basic data paths. # CENTRAL PROCESSING UNIT # EXPLANATION OF SYMBOLS USED IN CENTRAL PROCESSOR INSTRUCTION LISTINGS - A One of eight address registers (18 bits) - B One of eight index registers (18 bits) - gh Instruction code (6 bits) - i Specifies which of eight designated registers (3 bits). Is also used in some instructions as part of the operation code. - j Specifies which of eight designated registers (3 bits) - k Specifies which of eight designated registers (3 bits) - K Constant, indicating branch - X One of eight operand registers (60 bits) #### CENTRAL PROCESSOR TIMING NOTES Times given include clock periods known to occur before instruction issue, but do not consider register conflict conditions that might delay issue. Except for the multiply and divide units, all functional units permit new instructions to enter them every clock period. A new instruction may enter the multiply unit in any clock period, provided there was no operation initiated in the preceding clock period. A new instruction can enter the divide unit two clock periods prior to completion of a previous divide operation. Once an instruction issues to a functional unit, it is executed in a fixed amount of time. No delays are possible. Times given for instructions 01 to 07 and 50 to 57 do not consider memory conflict conditions or SAS back-up conditions caused by bank conflicts. - 2. Execution of Block Copy instructions (011 and 012) will be delayed until the following conditions are satisfied: - a. All operating registers are free. - b. No SCM bank conflicts exist. - c. LCM is not busy. - 3. A delay will occur during instructions 011 and 012 when an I/O section word request is made. A minimum delay of one clock period is required to enter the I/O word address in the address stream to the SAS. An additional delay will occur if the I/O reference causes a bank conflict in SCM. - 4. A delay will occur in the execution of the Exchange Exit instruction (013) until two conditions are satisfied: - a. All operating registers are free. - No SCM bank conflicts exist. - The Read LCM and Write LCM instructions (014 and 015) will not issue until three conditions are satisfied. - LCM is not busy. - b. Xj register is free. - c. Xk register is free. - 7. The Reset Buffer instructions and Read Channel Status instructions (016 and 017) will not issue and begin execution until the required B registers are free. - 8. Jump instruction 02i0K will not begin execution until the Bi register is free. Instruction execution will also be delayed if an instruction fetch is in process. - 9. The execution of a branch instruction (030 to 037, 04ijk, 05ijk, 06ijk and 07ijk) will be delayed if an instruction fetch is in process. - 10. Instructions 10 to 47 and 60 to 77 will not issue until the following conditions are satisfied: - a. The required A, B, and X registers are free. - b. X and B register input paths will be free during the required clock period. - c. No SAS backup condition exists. - d. The multiply unit is free (instructions 40, 41, and 42 only). - e. The divide unit is free (instructions 44 and 45 only). - 11. Instructions 50 to 57 will not issue until the following conditions are satisfied: - a. The required A, B, and X registers are free. - b. No SAS backup condition exists. - 12. A delay may occur in the execution of the Return Jump instruction (0100K) if the instruction stack control has requested one or more instruction words that have not arrived at the instruction stack (likely to occur in straight line coding). CENTRAL PROCESSOR INSTRUCTIONS | | CEI | NTRAL PROCESSOR INST | | | |-------|-----------------|-------------------------------------------------|------------------------------------------------------------------------|--------------| | MNE- | IN -<br>STRUC - | | EXECU-<br>TION | FUNC- | | MONIC | TION<br>CODE | NAME | TIME<br>(Clock<br>Periods) | TIONAL | | ES | 00000 | Error exit to EEA | - | - | | RJ | 0100K | Return jump to K | Min 13* | - | | RL | 011jK | Block copy K +<br>(Bj) words from<br>LCM to SCM | Min = N<br>+ 15** | | | WL | 012jK | Block copy K +<br>(Bj) words from<br>SCM to LCM | Min = N<br>+ 11** | | | MC | 01300 | Exchange exit to<br>NEA if exit flag | | | | ME | 013jK | clear Exchange exit to K +(Bj) if exit flag | Min = 28 | - | | RX | 014jk | set<br>Read LCM at (Xk) | Min = 28 | - | | | - | to Xj | 3,17*<br>3 | - | | WX | 015jk | Write (Xj) into LCM<br>at (Xk) | 3 | _ | | RI | 0160k† | Reset channel (Bk)<br>input buffer if j = 0 | 4 | - | | IB . | 016jk | Read channel (Bk) input status to Bj if j # 0 | . 3 | - | | TB | 016j0 | Set Bj to current<br>clock time | | | | RO | 0170k† | Reset channel (Bk) output buffer if j = 0 | 16 | - | | ОВ | 017jk | Read channel (Bk)<br>output status to Bj | | - | | JP | 02i0K | if j # 0<br>Jump to K + (Bi) | 3<br>Min 3 (in<br>stack | | | ZR | 030jK | Branch to K if (Xj) ± 0 | jump) Min 11 (out of stack jump) Min 2 (branch fall through) | <del>-</del> | | | | | Min 3<br>(branch in<br>stack)<br>Min 11<br>(branch<br>out of<br>stack) | | | NZ | 031jK | Branch to K if (Xj) #± | : 0 | | | PL | 032jK | Branch to K if (Xj)<br>positive | | - | | NG | 033jK | Branch to K if (Xj)<br>negative | Same as | - | | ĮR | 034jK | Branch to K if (Xj) in range | | - | | *Refe | r to Timin | Notes | | - | <sup>\*</sup>Refer to Timing Notes \*\*N = Number of words in the block † Privileged to programs in monitor mode | | MNE<br>MONIC<br>CODE | IN-<br>STRUC-<br>TION<br>CODE | NAME | EXECU-<br>TION<br>TIME<br>(Clock<br>Periods) | FUNC-<br>TIONAL<br>UNIT | |--------------|----------------------|-------------------------------|-------------------------------------------------------------|----------------------------------------------------------|-------------------------| | | OR | 035jK | Branch to K if (Xj) | Same as | _ | | | DF | 036jK | not in range Branch to K if (Xj) definite | above | | | | ID | 037jK | Branch to K if (Xj) | | _ | | | EQ | 04ijK | Branch to K if (Bi) = (Bj) | Min 2<br>(branch<br>fall<br>through)<br>Min 3<br>(branch | - | | | | | | in stack) Min 11 (branch out of stack) | | | | NE | 05ijK | Branch to K if (Bi) / | | _ | | | GE | 06ijK | Branch to K if (Bi) | Same as | | | | LT | 07ijK | <pre></pre> | above | - | | | $_{\mathrm{BX}}$ | 10ij0 | Copy (Xj) to Xi | | Boo-<br>lean | | | BX | 11ijk | Logical product of | _ | Boo- | | | BX | 12ijk | (Xj) and (Xk) to Xi<br>Logical sum of (Xj) | 2 | lean<br>Boo- | | | BX | 13ijk | plus (Xk) to Xi<br>Logical difference<br>of (Xj) minus (Xk) | 2 | lean<br>Boo-<br>lean | | | BX | 14i0k | to Xi<br>Copy complement | 2 | Boo- | | | BX | 15ijk | of (Xk) to Xi Logical product of (Xj) and comp (Xk) | 2 | lean<br>Boo-<br>lean | | | BX | 16ijk | to Xi<br>Logical sum (Xj)<br>plus comp (Xk) to | 2 | Boo-<br>lean | | | BX | 17ijk | Xi<br>Logical difference<br>of (Xj) minus comp | 2 | Boo-<br>lean | | <i>(</i> **) | LX | 20ijk | (Xk) to Xi<br>Left shift (Xi) by jk | 2 | Shift | | | AX | 21ijk | Right shift (Xi) by | 2 | | | - | LX | 22ijk | jk<br>Left shift (Xk) by | 2 | Shift | | | AX | 23ijk | (Bj) to Xi<br>Right shift (Xk) by | 2 | Shift | | | NX | 24ijk | (Bj) to Xi<br>Normalize (Xk) to | 2 | Shift<br>Nor- | | | ZX | 25ijk | Xi and Bj Round and normal- | 3 | malize<br>Nor- | | | UX | 26ijk | ize (Xk) to Xi and<br>Bj<br>Unpack (Xk) to Xi<br>and Bj | 3<br>2 | malize<br>Boo-<br>lean | | | | | | | | | MNE-<br>MONIC<br>CODE | IN-<br>STRUC-<br>TION<br>CODE | NAME | EXECU-<br>TION<br>TIME<br>(Clock<br>Periods) | FUNC-<br>TIONAL<br>UNIT | |-----------------------|-------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------| | PX | 27ijk | Pack (Xk) and | | Boo- | | FX | 30ijk | (Bj) to Xi<br>Floating sum of | 2 | lean<br>Float- | | FX | 31ijk | (Xj) plus (Xk) to Xi<br>Floating difference | 4 | ing Add | | 1.21 | 5 <b>J</b> | of (Xj) minus (Xk)<br>to Xi | 4 | Float -<br>ing Add | | DX | 32ijk | Floating DP sum of | 4 | Float- | | DX | 33ijk | (Xj) plus (Xk) to Xi<br>Floating DP differ- | 4 | ing Add | | RX | 34ijk | ence of (Xj) minus<br>(Xk) to Xi<br>Round floating | 4 | Float -<br>ing Add | | RХ | 35ijk | sum of (Xj) plus<br>(Xk) to Xi<br>Round floating dif- | 4 | Float -<br>ing Add | | n.a | 301JK | ference of (Xj) mi-<br>nus (Xk) to Xi | 4 | Float-<br>ing Add | | IX | 36ijk | Integer sum of (Xj) | | Long | | IX | 37ijk | plus (Xk) to Xi<br>Integer difference | 2 | Add | | | · · | of (Xj) minus (Xk)<br>to Xi | 2 | Long<br>Add | | FX | 40ijk | Floating product of (Xj) times (Xk) to Xi | 5 | Multiply | | RX | 41ijk | Round floating product of (Xj) | | | | DX | 42ijk | times (Xk) to Xi<br>Floating DP prod-<br>uct of (Xj) times | 5 | Multiply | | MX | 43ijk | (Xk) to Xi<br>Form mask of jk | 5 | Multiply | | | =" | bits to Xi | 2 | Shift | | FX | 44ijk | Floating divide (Xj)<br>by (Xk) to Xi | 20 | Divide | | RX | 45ijk | Round floating di-<br>vide (Xj) by (Xk) to | | | | NO | 46000 | Xi<br>Pass | 20 | Divide | | CX | 47i0k | Population count | | Popu- | | | | of (Xk) to Xi | 2 | lation<br>Count | | SA | 50ijK | Increment (Aj)<br>plus K to Ai | Min 2 (no<br>storage<br>reference)<br>Min 8<br>(storage<br>reference) | Incre-<br>ment | | SA | 51ijK | Increment (Bj)<br>plus K to Ai | • | Incre- | | SA | 52ijK | Increment (Xj) | Same as<br>above | ment<br>Incre-<br>ment | | SA | 53ijk | Increment (Xj)<br>plus (Bk) to Ai | | Incre-<br>ment | | SA | 54ijk | Increment (Aj) plus (Bk) to Ai | Min 2 (no<br>storage<br>reference)<br>Min 8 | Incre-<br>ment | | | | | (storage<br>reference) | | | | MNE-<br>MONIC<br>CODE | IN-<br>STRUC-<br>TION<br>CODE | NAME | EXECU-<br>TION<br>TIME<br>(Clock<br>Periods) | FUNC-<br>TIONAI<br>UNIT | |-----|-----------------------|-------------------------------|-----------------------------------------------------|----------------------------------------------|-------------------------| | | sA | 55ijk | Increment (Aj) mi- | | Incre- | | | SA | 56ijk | nus (Bk) to Ai<br>Increment (Bj)<br>plus (Bk) to Ai | Same as<br>above | ment<br>Incre- | | | SA | 57ijk | Increment (Bj) mi- | above | ment<br>Incre- | | | SB | 60ijK | nus (Bk) to Ai<br>Increment (Aj)<br>plus K to Bi | 2 | ment<br>Incre- | | | SB | 61ijK | Increment (Bj) | | ment<br>Incre- | | | SB | 62ijK | plus K to Bi<br>Increment (Xj) | 2 | ment<br>Incre- | | | SB | | plus K to Bi | 2 | ment | | 120 | | 63ijk | Increment (Xj)<br>plus (Bk) to Bi | 2 | Incre-<br>ment | | | SB | 64ijk | Increment (Aj)<br>plus (Bk) to Bi | 2 | Incre-<br>ment | | | SB | 65ijk | Increment (Aj) mi- | | Incre- | | | SB | 66ijk | nus (Bk) to Bi<br>Increment (Bj) plus | 2 | ment<br>Incre- | | | SB | 67ijk | (Bk) to Bi<br>Increment (Bj) minus | 2 | ment<br>Incre- | | | | - | (Bk) to Bi | 2 | ment | | | SX | 70ijK | Increment (Aj)<br>plus K to Xi | 2 | Incre-<br>ment | | | SX | 71ijK | Increment (Bj)<br>plus K to Xi | 2 | Incre- | | | SX | 72ijK | Încrement (Xj) | | ment<br>Incre- | | | sx | 73ijk | plus K to Xi<br>Increment (Xj) | 2 | ment<br>Incre- | | | sx | 74ijk | plus (Bk) to Xi | 2 | ment | | | | · · | Increment (Aj)<br>plus (Bk) to Xi | 2 | Incre<br>ment | | | SX | 75ijk | Increment (Aj) mi-<br>nus (Bk) to Xi | 2 | Incre-<br>ment | | | SX | 76ijk | Increment (Bj)<br>plus (Bk) to Xi | 2 | Incre- | | | sx | 77ijk | Increment (Bj) mi-<br>nus (Bk) to Xi | 2 | ment<br>Incre-<br>ment | # PERIPHERAL PROCESSING UNIT INSTRUCTIONS # EXPLANATION OF PERIPHERAL PROCESSOR INSTRUCTION FORMATS An instruction may have a 12-bit or a 24-bit format. The 12-bit format has a 6-bit operation code F and a 6-bit operand or operand address d. The 24-bit format uses the 12-bit quantity m, which is the contents of the next program address (P+1), with d to form an 18-bit operand or operand address. # EXPLANATION OF SYMBOLS USED IN PERIPHERAL PROCESSOR INSTRUCTION LISTINGS (d) Implies the contents of d. ((d)) Implies the contents of the location specified by d. m (m + (d)) The contents of d are added to m to form an operand (jump address). The contents of d are added to m to form the address of the operand. Implies an 18-bit quantity with d as the upper 6 bits and m as the lower 12 bits. Implies d itself. d #### PERIPHERAL PROCESSOR INSTRUCTIONS | MNE-<br>MONIC | INSTRUC-<br>TION CODE<br>(Octal) | NAME | EXECUTION<br>TIME | |---------------|----------------------------------|------------------------|-------------------| | CODE | (Octai) | NAME | (Clock | | 1737731 | 00 | | Periods) | | EXN | 00 | Error stop | | | LJM | 0100 | Long jump to m | 10 or 15 | | LJM | 01XX | Long jump to m + (d) | 15, 20, 25 | | RJM | 0200 | Return jump to m | 15 or 20 | | RJM | 02XX | Return jump to m + (d) | | | UJN | 03 | Unconditional jump d* | 8, 10 | | $z_{JN}$ | 04 | Zero jump d | 5 | | NJN | 05 | Nonzero jump d | 5<br>5 | | PJN | 06 | Positive jump d | 5 | | MJN | 07 | Negative jump d | 5 | | SHN | 10 | Shift d | Minimum 6, | | | | | Maximum 34 | | LMN | 11 | Logical difference d | 5 | | LPN | 12 | Logical product d | 5 | | SCN | 13 | Selective clear d | 5 | | LDN | 14 | Load d | 5 | | LCN | 15 | Load complement d | 5<br>5<br>5<br>5 | | ADN | 16 | Add d | 5 | | SBN | 17 | Subtract d | 5 | | LDC | 20 | Load dm | 10 | | ADC | 21 | Add dm | 10 | | LPC | 22 | Logical product dm | 10 | | LMC | 23 | Logical difference dm | 10 | #### NOTES - Where more than one time is given, the shorter time is obtained when full use of bank phasing (backto-back storage references to alternate banks) is made. - 2. Conditional jump instructions list times for the "jump not taken" case. Add 3 or 5 clock periods for the "jump taken" case, depending on the value of d. - For the 10 (shift) instruction: Minimum time is required if the shift count(3; for shift counts > 3, add 1 clock period per shift beyond 3 to the minimum time. | 24 | Pass | | |----|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | Pass | 5 | | 26 | Pass [ | ð | | 27 | Pass | | | 30 | Load (d) | 15 | | 31 | Add (d) | 15 | | 32 | Subtract (d) | 15 | | 33 | Logical difference (d) | 15 | | 34 | Store (d) | 15 | | 35 | Replace add (d) | 25 | | 36 | Replace add one (d) | 25 | | 37 | Replace subtract one (d) | 25 | | 40 | Load ((d)) | 15,25 | | 41 | Add ((d)) | 15,25 | | 42 | Subtract ((d)) | 15,25 | | 43 | Logical difference ((d)) | 15,25 | | | 25<br>26<br>27<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37<br>40<br>41<br>42 | 25 Pass Pass 26 Pass 27 Pass 27 Pass 27 Pass 27 Pass 27 Pass 28 | <sup>\*</sup>d must not be 00 or 77. | | | E | XECUTION | |-------|-----------|-----------------------------------|----------| | MNE- | INSTRUC- | | TIME | | MONIC | TION CODE | | (Clock | | CODE | (Octal) | NAME | Periods) | | STI | 44 | Store ((d)) | 15,25 | | RAI | 45 | Replace add ((d)) | 25,35 | | AOI | 46 | Replace add one ((d)) | 25,35 | | SOI | 47 | Replace subtract one ((d)) | 25,35 | | LDM | 5000 | Load (m) | 20 | | LDM | 50XX | Load (m + (d)) | 20,30 | | ADM | 5100 | Add (m) | 20 | | ADM | 51XX | Add (m + (d)) | 20,30 | | SBM | 5200 | Subtract (m) | 20 | | SBM | 52XX | Subtract (m + (d)) | 20,30 | | LMM | 5300 | Logical difference (m) | 20 | | LMM | 53XX | Logical difference (m + | | | | | (d)) | 20,30 | | STM | 5400 | Store (m) | 20 | | STM | 54XX | Store (m + (d)) | 20,30 | | RAM | 5500 | Replace add (m) | 30 | | RAM | 55XX | Replace add (m + (d)) | 30,40 | | AOM | 5600 | Replace add one (m) | 30 | | AOM | 56XX | Replace add one (m + | | | SOM | | (d)) | 30,40 | | | 5700 | Replace subtract one (m) | 30 | | SOM | 57XX | Replace subtract one<br>(m + (d)) | 30,40 | | FIM | 60 | Jump on input word flag | 10≄ | | EIM | 61 | Jump if no input word | | | | | flag | 10 | | IRM | 62 | Jump on input record | | | | | flag | 10 | | NIM | 63 | Jump if no input record | | | | | flag | 10 | | FOM | 64 | Jump on output word flag | 10 | | EOM | 65 | Jump if no output word | | | | | flag | 10 | | ORM | 66 | Jump on output record | | | | | flag | 10 | | NOM | 67 | Jump if no output record | | | | | flag | 10 | | IAN | 70 | Input to A from channel d | 9** | | | | | | <sup>\*</sup>Jump instruction times are for the "jump not taken" case. The "jump taken" execution time is identical if the jump is to an alternate bank. If the jump is taken to the same bank, add 5 clock periods. <sup>\*\*</sup>Assume input channel d word flag is set; if not set, add the time waiting for flag to set. | MNE-<br>MONIC<br>CODE | IN -<br>STRUC -<br>TION<br>CODE | NAME | EXECUTION<br>TIME<br>(Clock<br>Periods) | |-----------------------|---------------------------------|----------------------------------------|-----------------------------------------| | IAM | 71 | Input (A) words to m from<br>channel d | n + | | OAN | 72 | Output from A on channel d | 9++ | | OAM | 73 | Output (A) words from | + | | RFN | 74 | Output record flag on channel d | 5 | | PSN | 75 | Pass | 5 | | PSN | 76 | Pass | 5 | | ESN | 77 | Error Stop | - | | | | • | (restart | | | | | only by a | | | | | Dead Start) | <sup>+</sup>Timing for these instructions are sample times only for various cases. Assumptions made for each case are stated on the following page. <sup>++</sup>Assumes output channel d word flag is clear; if not clear, add the time waiting for flag to clear. #### 71 INSTRUCTION Case 1: Assume: - a block input terminated by a record flag rather than by decrementing (A) to zero. - a 2 clock period response time between the resume and the word flag. - c. a 3-word block followed by a record flag. - d. the channel d input word flag is set at instruction initiation, and - the first data reference is to the alternate storage bank. Execution Time = 42 clock periods. #### Case 2: Assume: - a. a block input terminated by reducing (A) to zero. - o. same response as in item b, Case 1. - c. a count of 2 in the A register, and - d. items d and e in Case 1 are true. Execution Time = 24 clock periods. #### Case 3: Assume: a. a block input initiated with (A) = zero. Execution Time = 10 clock periods. #### **73 INSTRUCTION** #### Case 1: Assume: - a. a count of 3 in the A register. - the device has a 2 clock period response time from receipt of word pulse to transmission of resume pulse. - c. the output channel d word flag is clear, and - d. the first word of the block is read from the alternate storage bank. Execution Time = 34 clock periods. #### Case 2: Assume: a. a block output initiated with (A) = zero. Execution Time = 10 clock periods. ## **EXCHANGE PACKAGE** #### BIT | | 59 | 53 36 | 35 18 | 17 0 | |--------|----|-------|-------|------| | n | | Р | A0 | BPA | | n + 1 | | RAS | A1 | B1 | | n + 2 | | FLS | A2 | B2 | | n + 3 | | PSD | A3 | B3 | | n + 4 | | RAL. | A4 | B4 | | n + 5 | | FLL | A5 | B5 | | n + 6 | | NEA | A6 | B6 | | n + 7 | | EEA | A7 | B7 | | n + 8 | | | X0 | | | n + 9 | | | X1 | | | n + 10 | | | X2 | | | n + 11 | | | Х3 | | | n + 12 | | | X4 | | | n + 13 | | | X5 | | | n + 14 | | | X6 | | | n + 15 | 1 | | ¥7 | | SCM LOCATION A0 - A7 A Registers B1 - B7 B Registers X0 - X7 X Registers P Program Address Register BPA Breakpoint Address RAS Reference Address - Small Core Memory FLS Field Length - Small Core Memory PSD Program Status Designations RAL Reference Address - Large Core Memory FLL Field Length - Large Core Memory NEA Normal Exit Address EEA Error Exit Address # INPUT/OUTPUT BUFFER AREAS IN SCM | | 20 | 00 | 400 | | 00 | 1000 | | |-------|---------------------------------|--------------------------------|----------|-------------------------------|--------------------------------|------|--| | 10000 | CHANNEL 16<br>INPUT<br>BUFFER | CHANNEL 16<br>OUTPUT<br>BUFFER | | CHANNEL 17<br>INPUT<br>BUFFER | CHANNEL 17<br>OUTPUT<br>BUFFER | | | | 7000 | CHANNEL 14 | CHANNEL 14 | | CHANNEL 15 | CHANNEL 15 | | | | | INPUT<br>BUFFER | OUTPUT<br>BUFFÉR | | INPUT<br>BUFFER | OUTPUT<br>BUFFER | | | | 6000 | CHANNEL 12<br>INPUT<br>BUFFER | CHANNEL 12<br>OUTPUT<br>BUFFER | | CHANNEL 13<br>INPUT<br>BUFFER | CHANNEL 13<br>OUTPUT<br>BUFFER | | | | 5000 | CHANNEL 10<br>INPUT<br>BUFFER | CHANNEL 10<br>OUTPUT<br>BUFFER | | CHANNEL 11<br>INPUT<br>BUFFER | CHANNEL 11<br>OUTPUT<br>BUFFER | | | | 4000 | CHANNE | LS 4 & 5<br>PUT BUFFER | T | CHANNE | LS 6 & 7<br>PUT BUFFER | | | | 3000 | CHANNEL 1<br>INPUT<br>BUFFER | CHANNEL 1<br>OUTPUT<br>BUFFER | | | _S 2 & 3<br>PUT BUFFER | | | | 2000 | AVAILABLE FOR A MONITOR PROGRAM | | | | | | | | 1000 | | INPUT/OUTPUT | EXC | HANGE PACKAGES | | | | | 0 | | 1 | 1<br>400 | | l<br>DO | 1000 | | # INPUT/OUTPUT EXCHANGE AREAS IN SCM | | CHANNEL 16 | CHANNEL 16 | CHANNEL 17 | CHANNEL 17 | |---|---------------|----------------|---------------|----------------| | 0 | INPUT PACKAGE | OUTPUT PACKAGE | INPUT PACKAGE | OUTPUT PACKAGE | | 0 | CHANNEL 14 | CHANNEL 14 | CHANNEL 15 | CHANNEL 15 | | | INPUT PACKAGE | OUTPUT PACKAGE | INPUT PACKAGE | OUTPUT PACKAGE | | 0 | CHANNEL 12 | CHANNEL 12 | CHANNEL 13 | CHANNEL 13 | | | INPUT PACKAGE | OUTPUT PACKAGE | INPUT PACKAGE | OUTPUT PACKAGE | | 0 | CHANNEL 10 | CHANNEL 10 | CHANNEL 11 | CHANNEL 11 | | | INPUT PACKAGE | OUTPUT PACKAGE | INPUT PACKAGE | OUTPUT PACKAGE | | 0 | CHANNEL 6 | CHANNEL 6 | CHANNEL 7 | CHANNEL 7 | | | INPUT PACKAGE | OUTPUT PACKAGE | INPUT PACKAGE | OUTPUT PACKAGE | | 0 | CHANNEL 4 | CHANNEL 4 | CHANNEL 5 | CHANNEL 5 | | | INPUT PACKAGE | OUTPUT PACKAGE | INPUT PACKAGE | OUTPUT PACKAGE | | | CHANNEL 2 | CHANNEL 2 | CHANNEL 3 | CHANNEL 3 | | | INPUT PACKAGE | OUTPUT PACKAGE | INPUT PACKAGE | OUTPUT PACKAGE | | | MCU | REAL TIME | CHANNEL 1 | CHANNEL 1 | | | PACKAGE | PACKAGE | INPUT PACKAGE | OUTPUT PACKAGE | (OCTAL ADDRESSES) # PROGRAM STATUS DESIGNATIONS REGISTER ## **GLOSSARY** BPA Clock Period CPU EEA FLLS LCM MCU NEA P PPU PSD RAS RAL SAS SCM SWS Breakpoint Address 27.5 nanoseconds Central Processing Unit Error Exit Address Field Length - LCM Field Length - SCM Large Core Memory Maintenance Control Unit Normal Exit Address Frogram Address Register Peripheral Processing Units Program Status Designations Reference Address - SCM Reference Address - LCM Storage Address Stack Small Core Memory Storage Word Stack