# CONTROL DATA® CYBER 170 COMPUTER SYSTEMS CODES | | RECORD of REVISIONS | |-----------|---------------------| | REVISION | NOTES | | A | Manual released. | | (8-15-76) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | Publication No. 60420010 © 1976 by Control Data Corporation Printed in the United States of America Address comments concerning this manual to: Control Data Corporation Publications and Graphics Division 4201 North Lexington Avenue St. Paul, Minnesota 55112 # LIST OF EFFECTIVE PAGES New features, as well as changes, deletions, and additions to information in this manual, are indicated by bars in the margins or by a dot near the page number if the entire page is affected. A bar by the page number indicates pagination rather than content has changed. | PAGI | E | REV | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------------------------------| | Cover<br>Title Pa<br>ii<br>iii/iv<br>v/vi<br>viii<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9/10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23 | ge | - A A A A A A A A A A A A A A A A A A A | | | | | | 24<br>25<br>26<br>27<br>28<br>29 | A<br>A<br>A<br>A<br>A<br>A | |----------------------------------|----------------------------| | 25<br>26<br>27<br>28<br>29 | A<br>A<br>A<br>A | | 27<br>28<br>29 | A<br>A<br>A | | 28<br>29 | A<br>A | | 29 | Α | | | | | | ΙΑ. | | 30 | | | 31 | A | | 32 | A | | 33 | A | | 34<br>35 | A<br>A | | 36 | A | | 36<br>37 | A | | 38 | A | | 39 | A | | 40 | A | | 41 | A | | 42 | A | | 43 | A | | 44 | A | | 45 | - A | | 46 | Α | | 47 | Α | | 48 | Α | | 49 | A | | 50 | A | | 51 | Α | | Cover | _ | | | | | 2.79 | | | | | | | | | | | 60420010 A iii/iv ## **PREFACE** This manual contains code and timing information for the CONTROL DATA®CYBER 170 Computer Systems, Models 172 through 175. Data is derived from the hardware reference manuals listed below. The information contained in this code book does not supplant information contained in the reference manuals; nor is the information contained in this book as complete as that in the reference manuals. In cases of conflict, consider the reference manuals more authoritative, reliable, and current. The following manuals provide detailed information. Refer to the CDC Literature and Distribution Services catalog for the latest revision levels and literature ordering procedures. | CDC Publication | Publication Number | |------------------------------------------------------------------------------------|--------------------| | CDC CYBER 170 Hardware<br>Reference Manual | 60420000 | | 7030-1XX ECS Subsystem and<br>6642-2 Distributive Data Path | 60430000 | | CC545-A/B Display Station<br>Hardware Reference/Customer<br>Engineering Manual | 62978200 | | CC545-C/D/E/F Display Station<br>Hardware Reference/Customer<br>Engineering Manual | 62952600 | ## **CONTENTS** | PERIPHERAL AND CONTROL<br>PROCESSOR INSTRUCTIONS | ,1 | |-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | Instruction Formats<br>Instruction Designator Descriptions<br>PP Instruction Listings | 1<br>2<br>3 | | CENTRAL PROCESSOR INSTRUCTIONS | 11 | | Instruction Formats CP Instruction Listings Exit Mode Unconditional Selected | 11<br>14<br>14<br>14<br>14 | | EXTERNAL FUNCTION CODES AND STATUS RESPONSES | 35 | | Status/Control Registers Descriptor Word Format Bit Assignments Display Station CC545 Keyboard Data Display Character Mode Dot Mode Codes | 35<br>35<br>35<br>48<br>48<br>50<br>50<br>50 | | | | ## **FIGURES** | 1 | 12-Bit Instruction Format (PP) | 1 | |---|---------------------------------------|----| | 2 | 24-Bit Instruction Format (PP) | 1 | | 3 | Central Processor Instruction Formats | 12 | | 4 | Relative Address Zero on Error Exit | 14 | | 5 | Status/Control Descriptor Word Format | 35 | | 6 | Display Station Function Word Format | 50 | | 7 | Display Station Coordinate Data Word | 51 | | 8 | Display Station Character Data Word | 51 | 60420010 A vii ## **TABLES** | 1 | Peripheral Processor Instruction Designators | 2 | |----|----------------------------------------------|----| | 2 | Peripheral Processor Instructions, | - | | | Numerical Sequence | 4 | | 3 | Peripheral Processor Instructions, | | | | Functional Groups | 7 | | 4 | Central Processor Instruction Designators | 13 | | 5 | Central Processor Instructions, Numeric | | | | Sequence; Models 172, 173, and 174 | 15 | | 6 | Central Processor Instructions, | | | | Functional Groups; Models 172, 173, | | | | and 174 | 20 | | 7 | Central Processor Instructions, Numeric | | | | Sequence; Model 175 | 24 | | 8 | Central Processor Instructions, | | | | Functional Groups; Model 175 | 30 | | 9 | Status/Control Register Bit Assignments | 37 | | 10 | Display Station Character Codes | 49 | # PERIPHERAL AND CONTROL PROCESSOR INSTRUCTIONS This segment of the manual describes the peripheral processor (PP) instructions identical for all models. ## INSTRUCTION FORMATS Two instruction formats are used. The 12-bit format (figure 1) has a 6-bit operation code f and a 6-bit operand or operand address d. The 24-bit format (figure 2) uses the 12-bit quantity m, the content of the next program address (P plus 1), with d to form an 18-bit operand address. | | OPERATION<br>CODE<br>f | | OPERAND OR<br>OPERAND ADDRESS<br>d | | |----------|------------------------|----|------------------------------------|---| | | 6 | | 6 | | | <u> </u> | | 65 | | 0 | Figure 1. 12-Bit Instruction Format (PP) Figure 2. 24-Bit Instruction Format (PP) ## INSTRUCTION DESIGNATOR DESCRIPTIONS Instruction designators are listed and described in table 1. TABLE 1. PERIPHERAL PROCESSOR INSTRUCTION DESIGNATORS | MOTROCTION DEDIGNATORS | | | | | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Designator | Use | | | | | A | A register | | | | | đ | 6-bit operand address, jump count, shift count, channel designator, or additional instruction code | | | | | f | 12-bit operand address, 12-bit jump ad-<br>dress, 12-bit function code, or 12-bit<br>quantity used with d to form an 18-bit<br>operand | | | | | m | 12-bit quantity used with d to form an<br>18-bit operand or operand address | | | | | P | Program address register | | | | | Q | Q register | | | | | () | Content of a register or location | | | | | (()) | Indirect addressing | | | | Designator use in the PP instruction listings is as follows. | d | Implies d itself | |-----------|----------------------------------------------------------------------------------| | (d) | Implies the contents of d | | ((d)) | Implies the contents of the location specified by $\ensuremath{\text{d}}$ | | m | Implies m itself used as an address | | m + (d) | The contents of d are added to m to form an operand (jump address) | | (m + (d)) | The contents of d are added to m to form the address of the operand | | dm | Implies an 18-bit quantity with d as the upper 6 bits and m as the lower 12 bits | ## PP INSTRUCTION LISTINGS The PP operates in a 1000-nanosecond (1X mode) major cycle time or in a 500-nanosecond (2X mode) major cycle time. Execution times are given in minor cycles (100 nanoseconds ir 1X mode, and 50 nanoseconds in 2X mode). The PP instructions are listed in table 2 (numeric sequence) and table 3 (functional groups). TABLE 2. PERIPHERAL PROCESSOR INSTRUCTIONS, NUMERICAL SEQUENCE | Instruction | | Execution | | |-------------|-----------------------------|-----------|-------| | Code | Description | Time | Notes | | 0000 | Pass | 10 | | | 01dm | Long jump to m + (d) | - | . 1 | | 02dm | Return jump to m + (d) | - | 2 | | 03d | Unconditional jump d | 10 | | | 04d | Zero jump d | 10 | | | 05d | Nonzero jump d | 10 | | | 06d | Plus jump d | 10 | | | 07d | Minus jump d | 10 | | | 10d | Shift d | 10 | 1 | | 11d | Logical difference d | 10 | 1 | | 12d | Logical product d | 10 | | | 13d | Selective clear d | 10 | | | 14d | Load d | 10 | | | 15d | Load complement d | 10 | | | 16d | Add d | 10 | | | 17d | Subtract d | 10 | | | 20dm | Load dm | 20 | | | 21dm | Add dm | 20 | | | 22dm | Logical product dm | 20 | | | 23dm | Logical difference dm | 20 | | | 2400 | Pass | 10 | | | 2500 | Pass | 10 | | | 260x | Exchange jump | | 3, 9 | | 261x | Monitor exchange jump | - | 3, 9 | | 262x | Monitor exchange jump to MA | - | 3, 9 | | 27x | Read program address | 10 | | | 30d | Load (d) | 20 | 1 | | 31d | Add (d) | 20 | 1 | | 32d | Subtract (d) | 20 | 1 | TABLE 2. PERIPHERAL PROCESSOR INSTRUCTIONS, NUMERICAL SEQUENCE (Contd) | Instruction | | Execution | | |-------------|---------------------------------------|---------------------------------------|-------| | Code | Description | Time | Notes | | | | | | | 33d | Logical difference (d) | 20 | | | 34d | Store d | 20 | | | 35d | Replace add (d) | 30 | | | 36d | Replace add one (d) | 30 | | | 37d | Replace subtract one (d) | 30 | | | 40d | Load ((d)) | 30 | | | 41d | Add ((d)) | 30 | | | 42d | Subtract ((d)) | 30 | 1.5 | | 43d | Logical difference ((d)) | 30 | 100 | | 44d | Store ((d)) | 30 | | | 45d | Replace add ((d)) | 40 | | | 46d | Replace add one ((d)) | 40 | | | 47d | Replace subtract one ((d)) | 40 | | | 50dm | Load (m + (d)) | - 1 | 2 | | 51dm | Add (m + (d)) | | 2 | | 52dm | Subtract (m + (d)) | - " | 2 | | 53dm | Logical difference (m + (d)) | - | 2 | | 54dm | Store (m + (d)) | | 2 | | 55dm | Replace add (m + (d)) | -, 1 | 4 | | 56dm | Replace add one (m + (d)) | 7 <u>4</u> . 1 | 4 | | 57dm | Replace subtract one (m + (d)) | - | 4 | | 60d | Central read from (A) to d | - L | 5, 8 | | 61dm | Central read (d) words to (A) from m | · · · · · · · · · · · · · · · · · · · | 6, 8 | | 62d | Central write to (A) from d | * * <u>-</u> | 5, 8 | | 63dm | Central write (d) words to (A) from m | | 6, 8 | | 64dm | Jump to m if channel d active | 20 | | | 65dm | Jump to m if channel d inactive | 20 | | TABLE 2. PERIPHERAL PROCESSOR INSTRUCTIONS, NUMERICAL SEQUENCE (Contd) | Instruction | | Execution | | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------| | Code | Description | Time | Notes | | | | | | | 66dm | Jump to m if channel d full | 20 | İ | | 67dm | Jump to m if channel d empty | 20 | | | 70d | Input to A from channel d | 20 | | | 71dm | Input (A) words to m from channel d | 1- | 7, 10 | | 72d | Output from A on channel d | 20 | i | | 73dm | Output (A) words from m on channel d | - | 7, 10 | | 74d | Activate channel d | 20 | | | 75d | Disconnect channel d | 20 | | | 76d | Function (A) on channel d | 20 | | | 77dm | Function m on channel d | 20 | } | | | And the second s | | 100 | #### Timing Notes: - Execution times in this table are expressed in minor cycles. - 1. - 30 cycles; if d = 0, 20 cycles. 40 cycles; if d = 0, 30 cycles. Executes in 10 cycles if no CMC conflict occurs. - 50 cycles; if d = 0, 40 cycles. - Minimum of 60 cycles. - 6. - 50 cycles plus 50 cycles per word. 50 cycles plus 10 cycles per word. Conflicts in CM cause indeterminate delays. 7. 8. - Following an exchange jump instruction, the CP must complete the exchange jump before further PPM references or exchange jump instructions can be executed. Instructions for input/output (I/O) and for PPM references - 10. can transfer a word every 10 cycles although the peripheral equipment seldom permits this rate for I/O operations. TABLE 3. PERIPHERAL PROCESSOR INSTRUCTIONS, FUNCTIONAL GROUPS | Instruction | | Execution | | | |--------------|--------------------|-----------|-------|--| | Code | Description | Time | Notes | | | No Operation | n | | | | | 0000 | Pass | 10 | | | | 2400 | Pass | 10 | | | | 2500 | Pass | 10 | | | | Data Transı | nission | | | | | 14d | Load d | 10 | | | | 15d | Load complement d | 10 | | | | 20dm | Load dm | 20 | | | | 30d | Load (d) | 20 | | | | 34d | Store d | 20 | | | | 40d | Load ((d)) | 30 | | | | 44d | Store ((d)) | 30 | | | | 50dm | Load (m + (d)) | - | 2 | | | 54dm | Store (m + (d)) | - 1 | 2 | | | Arithmetic | | | | | | 16d | Add d | 10 | | | | 17d | Subtract d | 10 | | | | 21dm | Add dm | 20 | | | | 31d | Add (d) | 20 | | | | 32d | Subtract (d) | 20 | | | | 41d | Add ((d)) | 30 | | | | 42d | Subtract ((d)) | 30 | | | | 51dm | Add (m + (d)) | - | 2 | | | 52dm | Subtract (m + (d)) | - | 2 | | | Shift | | | | | | 10d | Shift d | 10 | | | TABLE 3. PERIPHERAL PROCESSOR INSTRUCTIONS, FUNCTIONAL GROUPS (Contd) | Instruction<br>Code | Dogovintina | Exe | ecution | |---------------------|--------------------------------|-------------|----------| | | Description | Time | Note | | Logical | | | | | 11d | Logical difference d | 10 | | | 12d | Logical product d | 10 | | | 13d | Selective clear d | 10 | | | 22dm | Logical product dm | 20 | | | 23dm | Logical difference dm | 20 | | | 33d | Logical difference (d) | 20 | | | 43d | Logical difference ((d)) | 30 | | | 53dm | Logical difference (m + (d)) | _ | 2 | | Replace | | <del></del> | <u> </u> | | 35d | Replace add (d) | 30 | | | 36d | Replace add one (d) | 30 | | | 37d | Replace subtract one (d) | 30 | | | 45d | Replace add ((d)) | 40 | | | 46d | Replace add one ((d)) | 40 | | | 47d | Replace subtract one ((d)) | 40 | | | 55dm | Replace add (m + (d)) | _ | 4 | | 56dm | Replace add one (m + (d)) | _ | 4 | | 57dm | Replace subtract one (m + (d)) | - | 4 | | Branch | | | L | | 01dm | Long jump to m + (d) | - | 1 | | 02dm | Return jump to m + (d) | | 2 | | 03d | Unconditional jump d | 10 | · · - | | 04d | Zero jump d | 10 | | | 05d | Nonzero jump d | 10 | | | 06d | Plus jump d | 10 | | | 07d | Minus jump d | 10 | | TABLE 3. PERIPHERAL PROCESSOR INSTRUCTIONS, FUNCTIONAL GROUPS (Contd) | Instruction<br>Code | Description | Exec | ution | | | |---------------------|---------------------------------------|----------|-------|--|--| | Code | Description | Time | Notes | | | | CP and CM | | | | | | | 260x | Exchange jump | - | 3, 9 | | | | 261x | Monitor exchange jump | " | 3, 9 | | | | 262x | Monitor exchange jump to MA | - | 3, 9 | | | | 27x | Read program address | 10 | | | | | 60d | Central read from (A) to d | - | 5, 8 | | | | 61dm | Central read (d) words to (A) from m | _ | 6, 8 | | | | 62d | Central write to (A) from d | - | 5, 8 | | | | 63dm | Central write (d) words to (A) from m | - | 6, 8 | | | | Input/Output | | | | | | | 64dm | Jump to m if channel d active | 20 | | | | | 65dm | Jump to m if channel d inactive | 20 | | | | | 66dm | Jump to m if channel d full | 20 | | | | | 67dm | Jump to m if channel d empty | 20 | | | | | 70d | Input to A from channel d | 20 | | | | | 71dm | Input (A) words to m from channel d | - 1 | 7, 10 | | | | 72d | Output from A on channel d | 20 | | | | | 73dm | Output (A) words from m on channel d | 1_10 | 7, 10 | | | | 74d | Activate channel d | 20 | | | | | 75đ | Disconnect channel d | 20 | | | | | 76d | Function (A) on channel d | 20 | | | | | 77dm | Function m on channel d | 20 | | | | | Timing Note: | S: | | | | | | See appl | icable timing notes at the end of | table 2. | | | | ## CENTRAL PROCESSOR INSTRUCTIONS This segment of the manual describes the central processor (CP) instructions. Some differences exist in the CP instructions because of model differences. The instruction differences are identified with the applicable model numbers (172, 173, 174, and 175). #### INSTRUCTION FORMATS Program instruction words are divided into 15-bit fields called parcels. The first parcel (parcel 0) is the highest-oraer 15 bits of the 60-bit word. The second, third, and fourth parcels (parcels 1, 2, and 3) follow in order. An instruction may occupy one, two, or four parcels, depending on the type of instruction. When an instruction occupies two parcels, it must occupy two parcels within the same program word. Possible parcel arrangements are illustrated in figure 3. Instruction designators are listed and defined in table 4. A program word may be filled with a one-parcel pass instruction or an instruction acting as a two-parcel pass instruction. These instructions are used to fill a program word when necessary to place a particular instruction in the first parcel of a program word or to avoid starting a two-parcel instruction in the fourth parcel of a program word. Pass instructions may also be used for branch entry points because a branch instruction destination address must begin with a new word. One-parcel instructions are 460xx through 463xx. Instructions 60xxx through 62xxx may be used as two-parcel pass instructions by setting the i instruction designator to zero. Figure 3. Central Processor Instruction Formats TABLE 4. CENTRAL PROCESSOR INSTRUCTION DESIGNATORS | Designator | Use | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | fm | 6-bit instruction code | | fmi | 9-bit instruction code | | i | 3-bit code specifying one of eight registers | | j | 3-bit code specifying one of eight registers | | jk | 6-bit code specifying amount of shift or mask | | k | 3-bit code specifying one of eight registers | | К | 18-bit operand or address | | x | Unused designator | | <b>A</b> | One of eight 18-bit address registers | | В | One of eight 18-bit index registers; BO is fixed and equal to zero | | X | One of eight 60-bit operand registers | | () | Content of a register or location | | | Compare/Move (Models 172, 173, and 174) | | C1 | Offset (character address) of the first character in the first word of the source field | | C2 | Character address of the first character in the first word of the result field | | К1 | 18-bit address indicating the central<br>memory location of the first (leftmost)<br>character of the source field | | K2 | 18-bit address indicating the central<br>memory location of the first (leftmost)<br>character of the result field | | LL | Lower 4 bits of the field length (character<br>count) for a move or compare instruction;<br>used with LU to specify field length | | LU | Upper 9 bits of the field length (character count) for indirect move instruction or the upper 3 bits for direct instructions; used with LL to specify field length | #### CP INSTRUCTION LISTINGS Execution times for the CP instructions are given in tables 5 and 6 for models 172 through 174; tables 7 and 8 for model 175. The times listed in the execution time columns assume that no conflicts occur. Execution times are expressed in clock periods. Models 172 through 174 have 50-nanosecond clock periods. Model 175 has a 25-nanosecond clock period. #### **EXIT MODE** #### UNCONDITIONAL If the error is an illegal instruction, breakpoint, or an addressrange error on an RNI or branch, the program interruption is unconditional. #### SELECTED Mode selection bits determine program interruption for other types of errors. If the mode selection bit is set and the corresponding error condition is detected, the program is interrupted. Exit selection bits and the actual error condition bits set in RA are as follows: | EXI | CONTENTS OF P REGISTER DITION WHEN ERROR IS DETECTED | | |-----------|------------------------------------------------------|---------------------------------------------| | ZEROS | | ZEROS | | 59 54 53 | 48 47 30 29 | 0 | | 53 | 59 | error | | | | Double error or CMC→CPU data parity | | 52 | 58 | error at CMC | | | | Address and data parity | | 51 | 57 | Parity error on ECS flag register operation | | 50 | 50 | Indefinite mode | | 49 | 49 | | | 40 | 40 | Infinite mode | | 48 | 48 | Address range error | | Condition | Mode Bit Selection Bit | Error Condition | Figure 4. Relative Address Zero on Error Exit TABLE 5. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE; MODELS 172, 173, AND 174 | Instruction | | Execution Time | | | |-------------|---------------------------------------------|----------------|---------|--------------| | Code | Description | 172 | 173/174 | Notes | | 00xxx | Error exit to MA or pro-<br>gram stop | - | - | 9 | | 010xK | Return jump to K | 36 | 29 | - | | 011jK | Block copy (Bj) + K<br>words from ECS to CM | · _ · | - | 3 | | 012jK | Block copy (Bj) + K<br>words from CM to ECS | - | <br>- | 3 | | 013jK | Central exchange jump to (Bj) + K | 49 | 42 | - | | 02ixK | Jump to (Bi) + K | 29 | 22 | <del>-</del> | | 030jK | Branch to K if (Xj) = 0 | 29 | 22 | 1 | | 031jK | Branch to K if (Xj) ≠ 0 | 29 | 22 | 1 | | 032jK | Branch to K if (Xj) positive | 29 | 22 | 1 | | 033jK | Branch to K if (Xj) negative | 29 | 22 | 1 | | 034jK | Branch to K if (Xj) in range | 29 | 22 | 1 | | 035jK | Branch to K if (Xj) out of range | 29 | 22 | 1 | | 036jK | Branch to K if (Xj)<br>definite | 29 | 22 | 1 | | 037jK | Branch to K if (Xj) indefinite | 29 | 22 | 1 / | | 04ijK | Branch to K if (Bi) = (Bj) | 29 | 22 | 1 | | 05ijK | Branch to K if (Bi) ≠<br>(Bj) | 29 | 22 | 1 | | 06ijK | Branch to K if (Bi) $\geq$ (Bj) | 29 | 22 | 1 | | 07ijK | Branch to K if (Bi) < (Bj) | 29 | 22 | 1 | | 10ijx | Transmit (Xj) to Xi | 10 | 4 | - | | 11ijk<br> | Logical product of (Xj)<br>and (Xk) to Xi | 12 | 6 | | TABLE 5. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE; MODELS 172, 173, AND 174 (Contd) | Instruction | Description | Execution Time | | е | |-------------|---------------------------------------------------------------|----------------|---------|--------------| | Code | Dosor speron | 172 | 173/174 | Notes | | 12ijk | Logical sum of (Xj) and (Xk) to Xi | 12 | 6 | | | 13ijk | Logical difference of (Xj) and (Xk) to Xi | 12 | 6 | | | 14ixk | Transmit complement of (Xk) to Xi | 10 | 4 | - | | 15ijk | Logical product of (Xj)<br>and complement of (Xk)<br>to Xi | 12 | 6 | - | | 16ijk | Logical sum of (Xj) and complement of (Xk) to Xi | 12 | 6 | 1 | | 17ijk | Logical difference of (Xj)<br>and complement of (Xk)<br>to Xi | 12 | 6 | · . | | 20ijk | Left shift (Xi) by jk | 12 | 6 | - | | 21ijk | Right shift (Xi) by jk | 12 | 6 | - | | 22ijk | Left shift (Xk) nominally (Bj) places to Xi | 12 | 6 | | | 23ijk | Right shift (Xk) nomi-<br>nally (Bj) places to Xi | 12 | 6 | -1 | | 24ijk | Normalize (Xk) to Xi<br>and Bj | 13 | 7 | <b>.</b> | | 25ijk | Round normalize (Xk) to<br>Xi and Bj | 13 | 7 | - | | 26ijk | Unpack (Xk) to Xi and<br>Bj | 12 | 6 | -<br>- | | 27ijk | Pack (Xk) and (Bj) to<br>Xi | 12 | 6 | - | | 30ijk | Floating sum of (Xj) and (Xk) to Xi | 17 | 11 | - | | 31ijk | Floating difference of (Xj) and (Xk) to Xi | 17 | 11 | - * | | 32ijk | Floating DP sum of (Xj) and (Xk) to Xi | 17 | 11 | <del>,</del> | TABLE 5. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE; MODELS 172, 173, AND 174 (Contd) | Instruction | | Execution Time | | | |-------------|--------------------------------------------------|----------------|---------|------------------------| | Code | Description | 172 | 173/174 | Notes | | 33ijk | Floating DP difference<br>of (Xj) and (Xk) to Xi | 17 | 11 | - | | 34ijk | Round floating sum of (Xj) and (Xk) to Xi | 17 | 11 | <u>-</u> 11 | | 35ijk | Round floating difference of (Xj) and (Xk) to Xi | 17 | 11 | | | 36ijk | Integer sum of (Xj) and (Xk) to Xi | 12 | 6 | . <del>.</del> | | 37ijk | Integer difference of (Xj) and (Xk) to Xi | 12 | 6 | - 10 (44)<br>- 10 (44) | | 40ijk | Floating product of (Xj) and (Xk) to Xi | 64 | 58 | <u>.</u> | | 41ijk | Round floating product of (Xj) and (Xk) to Xi | 64 | 58 | - | | 42ijk | Floating DP product of (Xj) and (Xk) to Xi | 64 | 58 | j. | | 43ijk | Form mask of jk bits to<br>Xi | 12 | 6 | - | | 44ijk | Floating divide (Xj) by (Xk) to Xi | 64 | 58 | - | | 45ijk | Round floating divide (Xj) by (Xk) to Xi | 64 | 58 | - | | 460xx | No operation (pass) | 10 | 3 | - | | 464jK | Move indirect | - | - | 4,6 | | 465 | Move direct | - | | 4, 5 | | 466 | Compare collated | a- a * | - | 4, 8 | | 467 | Compare uncollated | | - | 4, 7 | | 47ixk | Population count of (Xk) to Xi | 73 | 67 | - | | 50ijK | Set Ai to (Aj) + K | - | - 1 | 2 | | 51ijK | Set Ai to (Bj) + K | - | _ | 2 | | 52ijK | Set Ai to (Xj) + K | - | - | 2 | | 53ijk | Set Ai to (Xj) + (Bk) | - | - | 2 | #### TABLE 5. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE: MODELS 172, 173, AND 174 (Contd) | Instruction<br>Code | | Exe | Execution Time | | | |---------------------|-----------------------|-----|----------------|-------|--| | | | 172 | 173/174 | Notes | | | 54ijk | Set Ai to (Aj) + (Bk) | - | - | 2 | | | 55ijk | Set Ai to (Ai) - (Bk) | _ | _ | 2 | | | 56ijk | Set Ai to (Bj) + (Bk) | | - | 2 | | | 57ijk | Set Ai to (Bj) - (Bk) | - | - ' | 2 | | | 60ijK | Set Bi to (Aj) + K | 11 | 5 | | | | 61ijK | Set Bi to (Bj) + K | 11 | 5 | | | | 62ijK | Set Bi to (Xj) + K | 11 | 5 | - | | | 63ijk | Set Bi to (Xj) + (Bk) | 11 | 5 | - | | | 64ijk | Set Bi to (Aj) + (Bk) | 11 | 5 | - | | | 65ijk | Set Bi to (Aj) - (Bk) | 11 | - 5 | - | | | 66ijk | Set Bi to (Bj) + (Bk) | 11 | 5 | - | | | 67ijk | Set Bi to (Bj) - (Bk) | 11 | 5 | - | | | 70ijK | Set Xi to (Aj) + K | 12 | 6 | - | | | 71ijK | Set Xi to (Bj) + K | 12 | 6 | - | | | 72ijK | Set Xi to (Xj) + K | 12 | 6 | | | | 73ijk | Set Xi to (Xj) + (Bk) | 12 | 6 | - | | | 74ijk | Set Xi to (Aj) + (Bk) | 12 | 6 | - | | | 75ijk | Set Xi to (Aj) - (Bk) | 12 | 6 | - | | | 76ijk | Set Xi to (Bj) + (Bk) | 12 | 6 | | | | 77ijk | Set Xi to (Bj) - (Bk) | 12 | 6 | - | | #### Timing Notes: - Execution times in this table are given in clock periods. Models 172, 173, and 174 have 50-nanosecond clock periods. - 5 clock periods if jump condition not present. If i = 0, model 172 12 clock periods; models 173 and 174 5 clock periods. 2. - 173 and 174 21 clock periods; models 173 and 174 21 clock periods. If i = 6 or 7, model 172 17 clock periods; models 173 - and 174 10 clock periods. - Refer to ECS timing information in volume 3 of publica-3. tion number 60347100. #### TABLE 5. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE; MODELS 172, 173, AND 174 (Contd) - Formulas for instruction execution times (given in notes 5 through 8) give only approximate times. The following assumptions make the formulas useful only as best-case calculations. - No offset in either the souce field or the destination field (C1=C2=zero). - b. No memory conflicts from the rest of the system (peripheral processors [ PPs ] , second central processor [ CP ] ,or extended core storage [ ECS ] subsystem). - No memory refresh conflicts or conflicts within the instruction. - d. All words compare for instruction 467. - e. 17 clock periods are required following compare/ move instructions to complete next instruction word RNL. #### NOTE Formula term explanations for notes 5 through 8 are: - T = Time required for instruction execution in nanoseconds - L = Number of characters in the operation - N = Word count, calculated as L/10 - X = Number of collate operations which - require two memory references Y = Number of collate operations which re- - quire one memory reference - Z = Number of collate operations which do not require memory references - 5. Execution time for model 172: - T = 1250 + 500N, for N greater than or equal to 5 T = 1750 + 300N, for N = 1 through 4 - Execution time for models 173 or 174: - T = 900 + 500N, for N greater than or equal to 5 - T = 1750 + 300N, for N = 1 through 4 Execution time for model 172, 173, or 174: - Execution time for model 172, 173, or 174: T = 1000 + move direct instruction execution time (re- - fer to note 5) 7. Execution time for model 172: - T = 1150 + 725N, if N is even - T = 1375 + 725N, if N is odd - Execution time for model 173 or 174: - T = 800 + 725N, if N is even - T = 1025 + 725N, if N is odd - 8. Execution time for model 172: T = 1150 + 725N + 1600X + 1350Y + 300Z, if N is even - T = 1375 + 725N + 1600X + 1350Y + 300Z, if N is odd - Execution time for model 173 or 174: - T = 800 + 725N + 1600X + 1350Y + 300Z, if N is even T = 1025 + 725N + 1600X + 1350Y + 300Z, if N is odd - 9. When used as error exit, 00 instructions take 52 clock periods. 60420010 A 19 TABLE 6. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODELS 172, 173, AND 174 | Instruction | | Execution Time | | ne | |-------------|----------------------------------|----------------|---------|---------| | Code | Description | 172 | 173/174 | Notes | | Program Sto | op and No Operation | | | | | 00xxx | Error exit to MA or program stop | - ' | - | 9 | | 460xx | No operation (pass) | 10 | 3 | - | | Increment | | | | | | 50ijK | Set Ai to (Aj) + K | - | - | 2 | | 51ijK | Set Ai to (Bj) + K | - | - | 2 | | 52ijK | Set Ai to (Xj) + K | - | - | 2 | | 53ijk | Set Ai to (Xj) + (Bk) | - | - ' | 2 | | 54ijk | Set Ai to (Aj) + (Bk) | - | | 2 | | 55ijk | Set Ai to (Aj) - (Bk) | - | - | 2 | | 56ijk | Set Ai to (Bj) + (Bk) | | | 2 | | 57ijk | Set Ai to (Bj) - (Bk) | - | - | 2 | | 60ijK | Set Bi to (Aj) + K | 11 | 5 | - | | 61ijK | Set Bi to (Bj) + K | 11 | 5 | | | 62ijK | Set Bi to (Xj) + K | 11 | 5 | - | | 63ijk | Set Bi to (Xj) + (Bk) | 11 | 5 | - | | 64ijk | Set Bi to (Aj) + (Bk) | 11 | 5 | - | | 65ijk | Set Bi to (Aj) - (Bk) | 11 | 5 | | | 66ijk | Set Bi to (Bj) + (Bk) | 11 | 5 | 1 - 1 | | 67ijk | Set Bi to (Bj) - (Bk) | 11 | 5 | - | | 70ijK | Set Xi to (Aj) + K | 12 | 6 | | | 71ijK | Set Xi to (Bj) + K | 12 | 6 | - | | 72ijK | Set Xi to (Xj) + K | 12 | 6 | n - n n | | 73ijk | Set Xi to (Xj) + (Bk) | 12 | 6 | - | | 74ijk | Set Xi to (Aj) + (Bk) | 12 | 6 | | | 75ijk | Set Xi to (Aj) - (Bk) | 12 | 6 | - | | 76ijk | Set Xi to (Bj) + (Bk) | 12 | 6 | - | | 77ijk | Set Xi to (Bj) - (Bk) | 12 | 6 | - | # TABLE 6. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODELS 172, 173, AND 174 (Contd) | Instruction | - | Exe | cution Tim | e | | | | |-------------|------------------------------------------------------------|-----|------------|----------|--|--|--| | Code | Description | 172 | 173/174 | Notes | | | | | Fixed Point | Fixed Point Arithmetic | | | | | | | | 36ijk | Integer sum of (Xj) and (Xk) to Xi | 12 | 6 | | | | | | 37ijk | Integer difference of (Xj) and (Xk) to Xi | 12 | 6 | | | | | | 47ixk | Population count of (Xk) to Xi | 73 | 67 | | | | | | Logical | | | | | | | | | 10ijx | Transmit (Xj) to Xi | 10 | 4 | - | | | | | 11ijk | Logical product of (Xj)<br>and (Xk) to Xi | 12 | 6 | - 1 | | | | | 12ijk | Logical sum of (Xj) and (Xk) to Xi | 12 | 6 | <u> </u> | | | | | 13ijk | Logical difference of (Xj) and (Xk) to Xi | 12 | 6 | - | | | | | 14ixk | Transmit complement of (Xk) to Xi | 10 | 4 | - | | | | | 15ijk | Logical product of (Xj)<br>and complement of (Xk)<br>to Xi | 12 | 6 | _ | | | | | 16ijk | Logical sum of (Xj) and complement of (Xk) to Xi | 12 | 6 | - | | | | | 17ijk | Logical difference of (Xj) and complement of (Xk) to Xi | 12 | 6 | | | | | | Shift | 1 | | | | | | | | 20ijk | Left shift (Xi) by jk | 12 | 6 | - | | | | | 21ijk | Right shift (Xi) by jk | 12 | 6 | - | | | | | 22ijk | Left shift (Xk) nomi-<br>nally (Bj) places to Xi | 12 | 6 | - | | | | | 23ijk | Right shift (Xk) nomi-<br>nally (Bj) places to Xi | 12 | 6 | - | | | | # TABLE 6. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODELS 172, 173, AND 174 (Contd) | Instruction | Decemination | Execution Time | | | |-------------|--------------------------------------------------|----------------|---------|--------| | Code | Description | 172 | 173/174 | Notes | | 24ijk | Normalize (Xk) to Xi and Bj | 13 | 7 | | | 25ijk | Round normalize (Xk)<br>to Xi and Bj | 13 | 7 | - | | 26ijk | Unpack (Xk) to Xi and Bj | 12 | 6 | _ | | 27ijk | Pack (Xk) and (Bj) to<br>Xi | 12 | 6 | | | 43ijk | Form mask of jk bits to<br>Xi | 12 | 6 | - | | Floating-Po | int Arithmetic | | | - | | 30ijk | Floating sum of (Xj) and (Xk) to Xi | 17 | 11 | - | | 31ijk | Floating difference of (Xj) and (Xk) to Xi | 17 | 11 | - | | 32ijk | Floating DP sum of (Xj) and (Xk) to Xi | 17 | 11 | | | 33ijk | Floating DP difference of (Xj) and (Xk) to Xi | 17 | 11 | _ | | 34ijk | Round floating sum of (Xj) and (Xk) to Xi | 17 | 11 | | | 35ijk | Round floating difference of (Xj) and (Xk) to Xi | 17 | 11 | _ | | 40ijk | Floating product of (Xj) and (Xk) to Xi | 64 | 58 | - | | 41ijk | Round floating product of (Xj) and (Xk) to Xi | 64 | 58 | _ | | 42ijk | Floating DP product of (Xj) and (Xk) to Xi | 64 | 58 | = | | 44ijk | Floating divide (Xj) by (Xk) to Xi | 64 | 58 | -<br>- | | 45ijk | Round floating divide (Xj) by (Xk) to Xi | 64 | 58 | | | | | . | | | # TABLE 6. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODELS 172, 173, AND 174 (Contd) | Instruction | | Execution Time | | | |-------------|---------------------------------------------|----------------|---------|-------| | Code | Description | 172 | 173/174 | Notes | | Branch/Jump | p | | | | | 010xK | Return jump to K | 36 | 29 | - | | 013jK | Central exchange jump<br>to (Bj) + K | 49 | 42 | - | | 02ixK | Jump to (Bi) + K | 29 | 22 | - | | 030jK | Branch to K if (Xj) = | 29 | 22 | 1 | | 031jK | Branch to K if (Xj) ≠ | 29 | 22 | 1 | | 032jK | Branch to K if (Xj) positive | 29 | 22 | 1 | | 033jK | Branch to K if (Xj) negative | 29 | 22 | 1 | | 034jK | Branch to K if (Xj) in range | 29 | 22 | 1 | | 035jK | Branch to K if (Xj) out of range | 29 | 22 | 1 | | 036jK | Branch to K if (Xj) definite | 29 | 22 | 1 | | 037jK | Branch to K if (Xj) indefinite | 29 | 22 | 1 | | 04ijK | Branch to K if (Bi) = (Bj) | 29 | 22 | 1 | | 05ijK | Branch to K if (Bi) ≠ (Bj) | 29 | 22 | 1 | | 06ijK | Branch to K if (Bi)≥ (Bj) | 29 | 22 | 1 | | 07ijK | Branch to K if (Bi) < (Bj) | 29 | 22 | 1 | | ECS Commu | ınication | · | | | | 011jK | Block copy (Bj) + K<br>words from ECS to CM | _ | - | 3 | | 012jK | Block copy (Bj) + K<br>words from CM to ECS | - | | 3 | #### TABLE 6. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODELS 172, 173 AND 174 (Contd) | Instruction | | Execution Time | | | |-------------|--------------------|----------------|---------|-------| | Code | Description | 172 | 173/174 | Notes | | Compare/M | ove | | | | | 464jK | Move indirect | - | - | 4, 6 | | 465 | Move direct | - | - | 4, 5 | | 466 | Compare collated | - | - | 4, 8 | | 467 | Compare uncollated | - | - | 4, 7 | TABLE 7. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE; MODEL 175 | Instruction | | Executio | n Time | |-------------|------------------------------------------------------------|--------------|-------------| | Code | Description | Model 175 | Notes | | 00xxx | Error edit to MA or<br>program stop | _ | - · | | 010xK | Return jump to K | 28 | 1, 2, 3 | | 011jK | Block copy (Bj) + K<br>words from ECS to CM | [(Bj) + K] 4 | 4, 5, 6, 7, | | 012jK | Block copy (Bj) + K<br>words from CM to ECS | [(Bj) + K] 4 | 4, 5, 6, 7, | | 013jK | Central exchange jump<br>to (Bj) + K (monitor<br>flag set) | 91 | 1, 2, 4 | | 013xx | Central exchange jump<br>to MA (monitor flag not<br>set) | 91 | 1, 2, 4 | # TABLE 7. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE; MODEL 175 (Contd) | Instruction | | Executi | on Time | |-------------|----------------------------------|-----------|------------------------| | Code | Description | Model 175 | Notes | | 02ixK | Jump to (Bi) + K | 26 | 1, 2, 3, 8,<br>18 | | 030jK | Branch to K if (Xj) = 0 | 26 | 1, 2, 3, 10,<br>11, 18 | | 031jK | Branch to K if (Xj) ≠ 0 | 26 | 1, 2, 3, 10,<br>11, 18 | | 032jK | Branch to K if (Xj) positive | 26 | 1, 2, 3, 10,<br>11, 18 | | 033jK | Branch to K if (Xj) negative | 26 | 1, 2, 3, 10,<br>11, 18 | | 034jK | Branch to K if (Xj) in range | 26 | 1, 2, 3, 10,<br>11, 18 | | 035jK | Branch to K if (Xj) out of range | 26 | 1, 2, 3, 10,<br>11, 18 | | 036jK | Branch to K if (Xj) definite | 26 | 1, 2, 3, 10,<br>11, 18 | | 037jK | Branch to K if (Xj) indefinte | 26 | 1, 2, 3, 10,<br>11, 18 | | 04ijK | Branch to K if (Bi) = (Bj) | 26 | 1, 2, 3, 10,<br>11, 18 | | 05ijK | Branch to K if (Bi) # (Bj) | 26 | 1, 2, 3, 10,<br>11, 18 | | 06ijK | Branch to K if (Bi) ≥ (Bj) | 26 | 1, 2, 3, 10,<br>11, 18 | | 07ijK | Branch to K if (Bi) < (Bj) | 26 | 1, 2, 3, 10,<br>11, 18 | | 100 | | | | TABLE 7. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE; MODEL 175 (Contd) | Instruction | | Execution Time | | | |-------------|---------------------------------------------------------------|----------------|-----------|--| | Code | Description | Model 175 | Notes | | | 10ijx | Transmit (Xj) to Xi | 2 | 8, 12, 13 | | | 11ijk | Logical product of (Xj)<br>and (Xk) to Xi | 2 | 8, 12, 13 | | | 12ijk | Logical sum of (Xj) and (Xk) to Xi | 2 | 8, 12, 13 | | | 13ijk | Logical difference of (Xj) and (Xk) to Xi | 2 | 8, 12, 13 | | | 14ixk | Transmit complement of (Xk) to Xi | 2 | 8, 12, 13 | | | 15ijk | Logical product of (Xj)<br>and complement of (Xk)<br>to Xi | 2 | 8, 12, 13 | | | 16ijk | Logical sum of (Xj) and complement of (Xk) to Xi | 2 | 8, 12, 13 | | | 17ijk | Logical difference of (Xj)<br>and complement of (Xk)<br>to Xi | 2 | 8, 12, 13 | | | 20ijk | Left shift (Xi) by jk | 2 | 8, 12, 13 | | | 21ijk | Right shift (Xi) by jk | 2 | 8, 12, 13 | | | 22ijk | Left shift (Xk) nominally (Bj) places to Xi | 2 | 8, 12, 13 | | | 23ijk | Right shift (Xk) nominal-<br>ly (Bj) places to Xi | 2 | 8, 12, 13 | | | 24ijk | Normalize (Xk) to Xi and Bj | 3 | 8, 12, 13 | | | 25ijk | Round normalize (Xk) to<br>Xi and Bj | 3 | 8, 12, 13 | | | 26ijk | Unpack (Xk) to Xi and<br>Bj | 2 | 8, 12, 13 | | | 27ijk | Pack (Xk) and (Bj) to<br>Xi | 2 | 8, 12, 13 | | | 30ijk | Floating sum of (Xj) and (Xk) to Xi | 4 | 8, 12, 13 | | | 31ijk | Floating difference of (Xj) and (Xk) to Xi | 4 | 8, 12, 13 | | # TABLE 7. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE; MODEL 175 (Contd) | Instruction | | Execution | Time | |-------------|-------------------------------------------------------------------|-----------|-----------------------| | Code | Description | Model 175 | Notes | | 32ijk | Floating double-precision<br>sum of (Xj) and (Xk) to<br>Xi | 4 | 8, 12, 13 | | 33ijk | Floating double-precision<br>difference of (Xj) and<br>(Xk) to Xi | 4 | 8, 12, 13 | | 34ijk | Round floating sum of (Xj) and (Xk) to Xi | 4 | 8, 12, 13 | | 35ijk | Round floating difference<br>of (Xj) and (Xk) to Xi | 4 | 8, 12, 13 | | 36ijk | Integer sum of (Xj) and (Xk) to Xi | 2 | 8, 12, 13 | | 37ijk | Integer difference of (Xj) and (Xk) to Xi | 2 - | 8, 12, 13 | | 40ijk | Floating product of (Xj)<br>and (Xk) to Xi | 5 | 8, 12, 13,<br>14 | | 41ijk | Round floating product of (Xj) and (Xk) to Xi | 5 | 8, 12, 13,<br>14 | | 42ijk | Floating double-precision product of (Xj) and (Xk) to Xi | 5 | 8, 12, 13,<br>14 | | 43ijk | Form mask of jk bits to<br>Xi | 2 | 8, 12, 13 | | 44ijk | Floating divide (Xj) by (Xk) to Xi | 20 | 8, 12, 13,<br>15 | | 45ijk | Round floating divide (Xj) by (Xk) to Xi | 20 | 8, 12, 13,<br>15 | | 460xx | Pass | 1 | - | | 47ixk | Population count of (Xk) to Xi | 2 | 8, 12, 13 | | 50ijK | Set Ai to (Aj) + K | 23 | 2, 3, 8, 16<br>17, 18 | # TABLE 7. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE; MODEL 175 (Contd) | Instruction | Documents. | on Time | | |-------------|-----------------------|-----------|------------------------| | Code | Description | Model 175 | Notes | | 51ijK | Set Ai to (Bj) + K | 23 | 2, 3, 8, 16,<br>17, 18 | | 52ijK | Set Ai to (Xj) + K | 23 | 2, 3, 8, 16,<br>17, 18 | | 53ijk | Set Ai to (Xj) + (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 54ijk | Set Ai to (Aj) + (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 55ijk | Set Ai to (Aj) - (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 56ijk | Set Ai to (Bj) + (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 57ijk | Set Ai to (Bj) - (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 60ijK | Set Bi to (Aj) + K | 2 | 8, 12, 13 | | 61ijK | Set Bi to (Bj) + K | 2 | 8, 12, 13 | | 62ijK | Set Bi to (Xj) + K | 2 | 8, 12, 13 | | 63ijk | Set Bi to (Xj) + (Bk) | 2 | 8, 12, 13 | | 64ijk | Set Bi to (Aj) + (Bk) | 2 | 8, 12, 13 | | 65ijk | Set Bi to (Aj) - (Bk) | 2 | 8, 12, 13 | | 66ijk | Set Bi to (Bj) + (Bk) | 2 | 8, 12, 13 | | 67ijk | Set Bi to (Bj) - (Bk) | 2 | 8, 12, 13 | | 70ijK | Set Xi to (Aj) + K | 2 | 8, 12, 13 | | 71ijK | Set Xi to (Bj) + K | 2 | 8, 12, 13 | | 72ijK | Set Xi to (Xj) + K | 2 | 8, 12, 13 | | 73ijk | Set Xi to (Xj) + 9Bk) | 2 | 8, 12, 13 | | 74ijk | Set Xi to (Aj) + (Bk) | 2 | 8, 12, 13 | | 75ijk | Set Xi to (Aj) - (Bk) | 2 | 8, 12, 13 | | 76ijk | Set Xi to (Bj) + (Bk) | 2 | 8, 12, 13 | | 77ijk | Set Xi to (Bj) - (Bk) | 2 | 8, 12, 13 | | | | | 100 | ## TABLE 7. CENTRAL PROCESSOR INSTRUCTIONS NUMERIC SEQUENCE: MODEL 175 (Contd) #### Timing Notes: - Execution times in this table are given in clock periods. Model 175 has a 25-nanosecond clock period. - . All previous instruction fetches are completed. - No CM conflicts or SAS backup caused by CM conflicts exist. - 3. No PPS request occurs. - 4. All operating registers are free. - 5. ECS is not busy. - All ECS banks have completed previously initiated read/write cycles. - 7. Time does not include startup time. - 8. The requested operating register(s) is free. - 9. Time assumes no ECS record gaps. - If the address is in the IAS, the execution time is 3 clock periods. - If the branch conditions are not met, the execution time is 2 clock periods. The requested destination register(s) input data path is free - during the required clock period. 13. After the instruction has issued to the functional unit, no - further delay is possible. - The multiple unit is free. The divide unit is free. - 16. If i = 0, execution time is 2 clock periods, and no storage - reference is required. If i=1 through 5, execution time is 23 clock periods, and - a storage reference is required. If i = 6 or 7, execution time is 2 clock periods, and a storage reference continues after instruction execution. - 17. After the instruction has issued to the increment unit, no further delays are possible in the delivery of data to the Ai register. However, CM conflicts may delay the resulting storage reference. - If memory enable is present when the address is gated into SAS, additional clock period is required. 60420010 A 29 TABLE 8. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODEL 175 | Instruction | | Execution | Time | |-------------|---------------------------------------|-----------|------------------------| | Code | Description | Model 175 | Notes | | Program Sto | op and No Operation | | | | 00xxx | Error exit to MA or pro-<br>gram stop | <u> </u> | = ' | | 460xx | Pass | 1 | - | | Increment | | | | | 50ijK | Set Ai to (Aj) + K | 23 | 2, 3, 8, 16,<br>17, 18 | | 51ijK | Set Ai to (Bj) + K | 23 | 2, 3, 8, 16,<br>17, 18 | | 52ijK | Set Ai to (Xj) + K | 23 | 2, 3, 8, 16,<br>17, 18 | | 53ijk | Set Ai to (Xj) + (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 54ijk | Set Ai to (Aj) + (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 55ijk | Set Ai to (Aj) - (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 56ijk | Set Ai to (Bj) + (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 57ijk | Set Ai to (Bj) - (Bk) | 23 | 2, 3, 8, 16,<br>17, 18 | | 60ijK | Set Bi to (Aj) + K | 2 | 8, 12, 13 | | 61ijK | Set Bi to (Bj) + K | 2 | 8, 12, 13 | | 62ijK | Set Bi to (Xj) + K | 2 | 8, 12, 13 | | 63ijk | Set Bi to (Xj) + (Bk) | 2 | 8, 12, 13 | | 64ijk | Set Bi to (Aj) + (Bk) | 2 | 8, 12, 13 | | 65ijk | Set Bi to (Aj) - (Bk) | , 2 | 8, 12, 13 | | 66ijk | Set Bi to (Bj) + (Bk) | 2 | 8, 12, 13 | | 67ijk | Set Bi to (Bj) - (Bk) | 2 | 8, 12, 13 | | 70ijK | Set Xi to (Aj) + K | 2 | 8, 12, 13 | | 71ijK | Set Xi to (Bj) + K | 2 | 8, 12, 13 | # TABLE 8. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODEL 175 (Contd) | Instruction | | Execution Time | | |-------------|---------------------------------------------------------------|----------------|-----------| | Code | Description | Model 175 | Notes | | 72ijK | Set Xi to (Xj) + K | 2 | 8, 12, 13 | | 73ijk | Set Xi to (Xj) + (Bk) | 2 | 8, 12, 13 | | 74ijk | Set Xi to (Aj) + (Bk) | 2 | 8, 12, 13 | | 75ijk | Set Xi to (Aj) - (Bk) | 2 | 8, 12, 13 | | 76ijk | Set Xi to (Bj) + (Bk) | 2 | 8, 12, 13 | | 77ijk | Set Xi to (Bj) - (Bk) | 2 | 8, 12, 13 | | Fixed Point | Arithmetic | | | | 36ijk | Integer sum of (Xj) and (Xk) to Xi | 2 | 8, 12, 13 | | 37ijk | Integer difference of (Xj) and (Xk) to Xi | 2 | 8, 12, 13 | | 47ixk | Population count of (Xk) to Xi | 2 | 8, 12, 13 | | Logical | | | | | 10ijx | Transmit (Xj) to Xi | 2 | 8, 12, 13 | | 11ijk | Logical product of (Xj) and (Xk) to Xi | 2 | 8, 12, 13 | | 12ijk | Logical sum of (Xj) and (Xk) to Xi | 2 | 8, 12, 13 | | 13ijk | Logical difference of (Xj) and (Xk) to Xi | 2 | 8, 12, 13 | | 14ixk | Transmit complement of (Xk) to Xi | 2 | 8, 12, 13 | | 15ijk | Logical product of (Xj)<br>and complement of (Xk)<br>to Xi | 2 | 8, 12, 13 | | 16ijk | Logical sum of (Xj) and<br>complement of (Xk) to<br>Xi | 2 | 8, 12, 13 | | 17ijk | Logical difference of (Xj)<br>and complement of (Xk)<br>to Xi | 2 | 8, 12, 13 | # TABLE 8. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODEL 175 (Contd) | Instruction | | Execution | on Time | |-------------|-------------------------------------------------------------|--------------|------------------| | Code | Description | Model 175 | Notes | | Shift | | The state of | | | 20ijk | Left shift (Xi) by jk | 2 | 8, 12, 13 | | 21ijk | Right shift (Xi) by jk | 2 | 8, 12, 13 | | 22ijk | Left shift (Xk) nominal-<br>ly (Bj) places to Xi | 2 | 8, 12, 13 | | 23ijk | Right shift (Xk) nominal-<br>ly (Bj) places to Xi | 2 | 8, 12, 13 | | 24ijk | Normalize (Xk) to Xi and Bj | 3 | 8, 12, 13 | | 25ijk | Round normalize (Xk) to<br>Xi and Bj | 3 | 8, 12, 13 | | 26ijk | Unpack (Xk) to Xi and Bj | 2 | 8, 12, 13 | | 27ijk | Pack (Xk) and (Bj) to<br>Xi | 2 | 8, 12, 13 | | 43ijk | Form mask of jk bits to<br>Xi | 2 | 8, 12, 13 | | Floating-Po | int Arithmetic | | | | 30ijk | Floating sum of (Xj) and (Xk) to Xi | 4 | 8, 12, 13 | | 31ijk | Floating difference of (Xj) and (Xk) to Xi | 4 | 8, 12, 13 | | 32ijk | Floating double-precision<br>sum of (Xj) and (Xk) to<br>Xi | 4 | 8, 12, 13 | | 33ijk | Floating double-precision difference of (Xj) and (Xk) to Xi | 4 | 8, 12, 13 | | 34ijk | Round floating sum of (Xj) and (Xk) to Xi | 4 | 8, 12, 13 | | 35ijk | Round floating difference of (Xj) and (Xk) to Xi | 4 | 8, 12, 13 | | 40ijk | Floating product of (Xj) and (Xk) to Xi | 5 | 8, 12, 13,<br>14 | ## TABLE 8. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODEL 175 (Contd) | Instruction | | Execution | n Time | |-------------|------------------------------------------------------|-----------|------------------------| | Code | Description | Model 175 | Notes | | 41ijk | Round floating product of (Xj) and (Xk) to Xi | 5 | 8, 12, 13,<br>14 | | 42ijk | Floating double-precision product of (Xj) and (Xk) | | | | | to Xi | 5 | 8, 12, 13,<br>14 | | 44ijk | Floating divide (Xj) by (Xk) to Xi | 20 | 8, 12, 13,<br>15 | | 45ijk | Round floating divide (Xj)<br>by (Xk) to Xi | 20 | 8, 12, 13,<br>15 | | Branch/Jum | ) | | | | 010xK | Return jump to K | 28 | 1, 2, 3 | | 013jK | Central exchange jump to (Bj) + K (monitor flag set) | 91 | 1, 2, 4 | | 013xx | Central exchange jump to MA (monitor flag not set) | 91 | 1, 2, 4 | | 02ixK | Jump to (Bi) + K | 26 | 1, 2, 4 | | UZIAN | bump to (bi) . K | 20 | 18 | | 030jK | Branch to K if (Xj) = 0 | 26 | 1, 2, 3, 10,<br>11, 18 | | 031jK | Branch to K if (Xj) ≠ 0 | 26 | 1, 2, 3, 10,<br>11, 18 | | 032jK | Branch to K if (Xj) positive | 26 | 1, 2, 3, 10,<br>11, 18 | | 033jK | Branch to K if (Xj) negative | 26 | 1, 2, 3, 10, 11, 18 | | 034jK | Branch to K if (Xj) in range | 26 | 1, 2, 3, 10<br>11, 18 | ## TABLE 8. CENTRAL PROCESSOR INSTRUCTIONS FUNCTIONAL GROUPS; MODEL 175 (Contd) | Instruction | | Execution | Time | |-------------|---------------------------------------------|----------------|------------------------| | Code | Description | Model 175 | Notes | | 035jK | Branch to K if (Xj) out of range | 26 | 1, 2, 3, 10,<br>11, 18 | | 036jK | Branch to K if (Xj) definite | 26 | 1, 2, 3, 10,<br>11, 18 | | 037jK | Branch to K if (Xj) indefinite | 26 | 1, 2, 3, 10,<br>11, 18 | | 04ijK | Branch to K if (Bi) = (Bj) | 26 | 1, 2, 3, 10,<br>11, 18 | | 05ijK | Branch to K if (Bi) # (Bj) | 26 | 1, 2, 3, 10,<br>11, 18 | | 06ijK | Branch to K if (Bi) ≥ (Bj) | 26 | 1, 2, 3, 10,<br>11, 18 | | 07ijK | Branch to K if (Bi) < (Bj) | 26 | 1, 2, 3, 10,<br>11, 18 | | ECS Commu | inication | | | | 011jK | Block copy (Bj) + K<br>words from ECS to CM | [(Bj) + K] 4 | 4, 5, 6, 7,<br>9 | | 012jK | Block copy (Bj) + K<br>words from CM to ECS | [(Bj) + K] 4 | 4, 5, 6, 7,<br>9 | | Timing Note | es:<br>Dicable timing notes at the e | nd of table 7. | | # EXTERNAL FUNCTION CODES AND STATUS RESPONSES ## STATUS/CONTROL REGISTERS #### DESCRIPTOR WORD FORMAT The descriptor word format shown in figure 5 has 12 bits. I defines a word or bit address and a function code; bit 8 is no used. | Fun | ction Code | Description | |-----|------------------------------------------------|-----------------| | | 0 | Read word | | | 1 | Test bit | | | 2 | Clear bit | | | 3 | Test/clear bit | | | 4 | Set bit | | | <b>5</b> * * * * * * * * * * * * * * * * * * * | Test/set bit | | | 6 | Clear all bits | | | 7 | Test error bits | Figure 5. Status/Control Descriptor Word Format #### BIT ASSIGNMENTS Table 9 lists the bit assignments. The significance of eac column is as follows: Column Description Word Register word listed in octal Rit Register bit listed in decimal and in octal Model CDC CYBER 170 models that the bit is applicable to. All = all models; 2=172; 3=173; 4=174: 5=175 S/C S = Status bit; C = Control bit Function Applicable programming functions: TE = Read, test, clear, test/clear, set, test/set, clear all, and test error (status bit included in test error) R = Read D = Read, test, clear, test/clear, test, test/set, and clear all Blank = Read, test, clear, test/clear, set test/set, and clear all Notes Applicable notes are at the end of the table. The channel 36 S/C register is available for 20 PPU systems and is applicable to bits 0, 6, 7, 12-35, 37, 38, 60-83, 85, 95, 120-126, 174, 175, 188, and 189. TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS | Word | Bit | No. | | | | Fune- | Ī | |------|------|-----|-------------------------------------------|-------|-----|-------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | 0 | 0 | 0 | Read pyramid parity error | All | s | TE | - | | | 1 | 1 | CSU-0 address parity<br>error | All | s | TE | - | | | 2 | 2 | CSU-1 address parity<br>error | All | s | TE | _ | | | 3 | 3 | SECDED error | All | s | TE | 1 | | | 4 | 4 | Not used | | | - | - | | | 5 | 5 | CMC parity error | All | s | TE | 2 | | | 6 | 6 | PE on data received from external channel | All | s | TE | - | | | 7 | 7 | PE on data trans-<br>mitted from external | | | | | | | | | PP | All | S | TE | 1- | | | 8 | 10 | CSU-0 fault | All | S | TE | | | | 9 | 11 | CSU-1 fault | All | S | TE | - | | | 10 | 12 | Error in second PPS | All | S | TE | 3 | | | 11 | 13 | ECS error | All | S | TE | 4 | | 1 | 12 | 14 | CP-0 P register<br>parity error | All | s | TE | - | | | 13 | 15 | CP-1 register<br>parity error | 4 | s | TE | - | | | 14 | 16 | PP0 memory parity error | All | s | TE | - 1 | | | 15 | 17 | PP1 memory parity error | All | s | TE | _ | | | 16 | 20 | PP2 memory parity error | All | s | TE | | | | 17 | 21 | PP3 memory parity error | All | s | TE | _ | | | 18 | 22 | PP4 memory parity error | All | s | TE | - | | | 19 | 23 | PP5 memory parity error | All | s | TE | _ | | | 20 | 24 | PP6 memory parity error | All | s | TE | - | ## TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) | Word | Bit N | lo. | | | | Fune- | | |------|-------|-----|----------------------------|-------|-----|-------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | | 21 | 25 | PP7 memory parity error | All | s | TE | | | | 22 | 26 | PP8 memory parity<br>error | All | s | TE | - | | | 23 | 27 | PP9 memory parity<br>error | All | s | TE | - | | 2 | 24 | 30 | Channel 0 parity<br>error | All | s | TE | 5 | | | 25 | 31 | Channel 1 parity<br>error | All | s | TE | 5 | | | 26 | 32 | Channel 2 parity<br>error | All | s | TE | 5 | | | 27 | 33 | Channel 3 parity<br>error | All | s | TE | 5 | | | 28 | 34 | Channel 4 parity<br>error | All | s | TE | 5 | | | 29 | 35 | Channel 5 parity<br>error | All | s | TE | 5 | | | 30 | 36 | Channel 6 parity<br>error | All | s | TE | 5 | | | 31 | 37 | Channel 7 parity<br>error | All | s | TE | 5 | | | 32 | 40 | Channel 10 parity<br>error | All | s | TE | 5 | | | 33 | 41 | Channel 11 parity<br>error | All | s | TE | 5 | | | 34 | 42 | Channel 12 parity<br>error | All | s | TE | 5 | | | 35 | 43 | Channel 13 parity<br>error | All | S | TE | 5 | | 3 | 36 | 44 | Mains power failure | All | s | TE | . 6 | | | 37 | 45 | Shutdown imminent | All | s | TE | 6 | | | 38 | 46 | Not used | - | - | TE | - | | | 39 | 47 | Not used | - | - | TE | - | | | 40 | 50 | Syndrome bit 0 | All | S | R | 7 | TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) | Word | Bit N | lo. | | | | Fune- | | |------|-------|-----|--------------------------------|-------|-----|-------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | | 41 | 51 | Syndrome bit 1 | All | s | R | 7 | | | 42 | 52 | Syndrome bit 2 | All | s | R | 7 | | | 43 | 53 | Syndrome bit 3 | All | s | R | 7 | | | 44 | 54 | Syndrome bit 4 | All | s | R | 7 | | | 45 | 55 | Syndrome bit 5 | All | S | R | 7 | | | 46 | 56 | Syndrome bit 6 | All | S | R | 7 | | | 47 | 57 | Syndrome bit 7 | All | S | R | 7 | | 4 | 48 | 60 | Syndrome address<br>bit 0 | All | S | R | 7 | | | 49 | 61 | Syndrome address<br>bit 1 | A11 | s | R | 7. | | | 50 | 62 | Syndrome address<br>bit 2 | All | s | R | 7 | | | 51 | 63 | Syndrome address<br>bit 16 | All | S | R | 7 | | | 52 | 64 | Syndrome address<br>bit 17 | All | s | R | 7 | | | 53 | 65 | Syndrome address bit 3 | All | s | R | 7 | | | 54 | 66 | Parity error port code bit 0 | All | S | R | 8 | | | 55 | 67 | Parity error port code bit 1 | All | s | R | 8 | | | 56 | 70 | Breakpoint port<br>code bit 0 | All | S | R | 9 | | | 57 | 71 | Breakpoint port<br>code bit 1 | All | s | R | 9 | | | 58 | 72 | Breakpoint function code bit 0 | All | S | R | 9 | | | 59 | 73 | Breakpoint function code bit 1 | All | s | R | 9 | | 5 | 60 | 74 | PPS P register<br>bit 0 | All | s | R | 10 | | | | - 1 | PPS P register | | 1 | | | ## TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) | Word | Bit N | ۹o. | | | | Fune- | | |------|-------|-----|-------------------------------|-------|-----|-------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | | 62 | 76 | PPS P register<br>bit 2 | All | s | R | 10 | | | 63 | 77 | PPS P register<br>bit 3 | All | s | R | 10 | | | 64 | 100 | PPS P register<br>bit 4 | All | s | R | 10 | | | 65 | 101 | PPS P register<br>bit 5 | All | s | R | 10 | | | 66 | 102 | PPS P register<br>bit 6 | All | s | R | 10 | | | 67 | 103 | PPS P register<br>bit 7 | All | s | R | 10 | | | 68 | 104 | PPS P register<br>bit 8 | All | s | R | 10 | | | 69 | 105 | PPS P register<br>bit 9 | All | S | R | 10 | | | 70 | 106 | PPS P register<br>bit 10 | All | s | R | 10 | | | 71 | 107 | PPS P register<br>bit 11 | All | s | R | 10 | | 6 | 72 | 110 | PP code bit 0 | All | S | R | 10 | | | 73 | 111 | PP code bit 1 | All | S | R | 10 | | | 74 | 112 | PP code bit 2 | Alí | S | R | 10 | | | 75 | 113 | PP code bit 3 | All | S | R | 10 | | | 76 | 114 | PPS breakpoint bit | All | S | - | - | | | 77 | 115 | CMC breakpoint match | All | s | | 11 | | | 78 | 116 | Clear central memory<br>busy | All | С | - | 12 | | | 79 | 117 | Set C5 full | A11 | С | - | 13 | | | 80 | 120 | Force zero parity on channels | All | С | D | 13 | | | 81 | 121 | Force zero parity<br>on PPM | All | С | D | | TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) | Word | Bit N | lo. | | | | Fune- | | |------|-------|-----|---------------------------------------|-----------|------|--------------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | | 82 | 122 | Not used | - | - | - | - | | | 83 | 123 | PPS breakpoint<br>mode select | All | С | D | 10 | | 7 | 84 | 124 | All PPs 500-nanosecond<br>major cycle | All | С | D | 14 | | | 85 | 125 | Inhibit PPS request<br>to CMC | All | С | D | - | | | 86 | 126 | Not used | - | - | - | - | | | 87 | 127 | Not used | · , - , · | - | - | - | | | 88 | 130 | Not used | - | - | - | - | | - | 89 | 131 | Not used | - | - | - | - | | | 90 | 132 | Not used | | - | - | - | | | 91 | 133 | Not used | - : | 1_ 1 | " | - 1 | | | 92 | 134 | Not used | -:- | | 1 - 1 | | | | 93 | 135 | Not used | - | - | , -, · | - | | | 94 | 136 | Not used | - 1 | - | - | - | | | 95 | 137 | Stop on PPM parity error | All | C | D | 15 | | 10 | 96 | 140 | Breakpoint address<br>bit 0 | All | C | 1 <u>1</u> 1 | 16 | | | 97 | 141 | Breakpoint address<br>bit 1 | All | C | | 16 | | - | 98 | 142 | Breakpoint address<br>bit 2 | All | С | | 16 | | | 99 | 143 | Breakpoint address<br>bit 3 | All | С | - | 16 | | | 100 | 144 | Breakpoint address<br>bit 4 | All | C | - " | 16 | | | 101 | 145 | Breakpoint address<br>bit 5 | All | С | | 16 | | | 102 | 146 | Breakpoint address<br>bit 6 | All | C | - | 16 | | 4. | 103 | 147 | Breakpoint address<br>bit 7 | All | С | - | 16 | #### TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) | Word | Bit N | ło. | | | | Func- | | |------|-------|-----|-------------------------------------|-------|-----|-------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | | 104 | 150 | Breakpoint address<br>bit 8 | All | С | - | 16 | | | 105 | 151 | Breakpoint address<br>bit 9 | All | С | - | 16 | | | 106 | 152 | Breakpoint address<br>bit 10 | All | С | - | 16 | | | 107 | 153 | Breakpoint address<br>bit 11 | A11 | С | - | 16 | | 11 | 108 | 154 | Breakpoint address<br>bit 12 | All | С | - | - | | | 109 | 155 | Breakpoint address<br>bit 13 | All | С | - | - | | | 110 | 156 | Breakpoint address<br>bit 14 | All | С | - | - | | | 111 | 157 | Breakpoint address<br>bit 15 | All | С | - | - | | | 112 | 160 | Breakpoint address<br>bit 16 | All | c | - | - | | | 113 | 161 | Breakpoint address<br>bit 17 | All | С | | - | | | 114 | 162 | Breakpoint condition<br>code bit 18 | All | C. | - | 17 | | | 115 | 163 | Breakpoint condition code bit 19 | All | С | - | 17 | | | 116 | 164 | Breakpoint condition code bit 20 | All | С | - | 17 | | | 117 | 165 | Breakpoint condition code bit 21 | All | С | - | 17 | | | 118 | 166 | Inhibit single error report | All | С | - | 29 | | | 119 | 167 | Not used | | - | 1 - | - | | 12 | 120 | 170 | PP select code bit 0 | All | ,C | D | 18 | | | 121 | 171 | PP select code bit 1 | All | С | D | 18 | | | 122 | 172 | PP select code bit 2 | All | С | D | 18 | | | 123 | 173 | PP select code bit 3 | All | С | D | 18 | #### TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) | Word | Bit 1 | ۱o. | | | | Func- | | |------|-------|-----|---------------------------------------------|-------|-----|-------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | | 124 | 174 | PP select auto/<br>manual mode | All | С | D | 19 | | | 125 | 175 | Force exit on selected PP | All | C | D | 13 | | | 126 | 176 | Force PP deadstart<br>on selected PP | All | С | D | 20 | | | 127 | 177 | CSU, CMC, CPU<br>master clear | All | С | D | - | | | 128 | 200 | Force zero SECDED code and parity CMC to CM | All | C | - | - | | | 129 | 201 | Force zero address<br>parity CMC to CM | All | C | | - | | | 130 | 202 | Not used | | - | - | - | | | 131 | 203 | Not used | l | | | - | | 13 | 132 | 204 | Force zero parity code 0 | All | C | - | 21 | | | 133 | 205 | Force zero parity code 1 | All | C | - | 21 | | | 134 | 206 | Refresh margin slow | All | С | - ' | - | | | 135 | 207 | Refresh margin fast | All | С | - 1 | - | | | 136 | 210 | ECS transfer error code 0 | All | s | R | 4 | | | 137 | 211 | ECS transfer error code 1 | All | s | R | 4 | | | 138 | 212 | ECS transfer error code 2 | All | s | R | 4 | | | 139 | 213 | CMC address/data<br>parity error | All | s | R | - | | | 140 | 214 | Not used | - 1 | - | - | - | | | 141 | 215 | Clock frequency<br>magnitude 0 | All | С | D | 22 | | | 142 | 216 | Clock frequency<br>magnitude 1 | All | С | D | 22 | | | 143 | 217 | Clock frequency<br>slow/fast | All | C | D | 23 | 43 TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) | Word | Bit N | lo. | | | | Fune- | 1 | |------|-------|-----|-----------------------------|-------|--------|--------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | 14 | 144 | 220 | RVM address<br>bit 0 status | 5 | s | - | 24 | | | 145 | 221 | RVM address<br>bit 1 status | 5 | s | _ | 24 | | | 146 | 222 | RVM address<br>bit 2 status | 5 | s | _ | 24 | | | 147 | 223 | RVM address<br>bit 3 status | 5 | S | · - | 24 | | | 148 | 224 | RVM address<br>bit 4 status | 5 | s | - | 24 | | | 149 | 225 | RVM address<br>bit 5 status | 5 | s | _ | 24 | | | 150 | 226 | RVM hi/lo | 5 | s | _ | 25 | | | 151 | 227 | RVM all/one | 5 | s | - | 26 | | | 152 | 230 | Clock pulse width | 5 | C | -<br>- | _ | | | 153 | 231 | Clock pulse width wide | 5 | С | _ | _ | | | 154 | 232 | Select hi/lo RVM | 5 | С | - | 25 | | | 155 | 233 | Select all/one RVM | 5 | С | - | 26 | | 15 | 156 | 234 | RVM quadrant 0 select | 5 | С | - | - | | | 157 | 235 | RVM quadrant 1 select | 5 | С | | _ | | | 158 | 236 | RVM quadrant 2 select | 5 | C | _ | - | | | 159 | 237 | RVM quadrant 3 select | 5 | С | - | - | | | 160 | 240 | RVM quadrant 4 select | 5 | С | - | - | | | 161 | 241 | RVM quadrant 5 select | 5 | ,<br>C | _ | - | | | 162 | 242 | RVM quadrant 6 select | 5 | С | | - | | | 163 | 243 | RVM quadrant 7 select | 5 | С | _ | _ | TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) | Word | Bit N | lo. | | | | Fune- | | |------|-------|-----|------------------------------------|-------|-----|--------------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | | 164 | 244 | RVM quadrant 8 select | 5 | С | - | - | | - | 165 | 245 | RVM quadrant 9<br>select | 5 | С | - | - | | | 166 | 246 | RVM quadrant 10<br>select | . 5 | С | - | - | | | 167 | 247 | RVM quadrant 11<br>select | 5 | С | _ | - | | 16 | 168 | 250 | RVM module address bit 0 | 5 | С | -," | - | | | 169 | 251 | RVM module address<br>bit 1 | 5 | С | - | - | | | 170 | 252 | RVM module address<br>bit 2 | 5 | С | | - | | | 171 | 253 | RVM module address<br>bit 3 | 5 | С | _ | - | | | 172 | 254 | RVM module address bit 4 | 5 | C | · | - | | | 173 | 255 | RVM module address<br>bit 5 | 5 | C | - | - 1 | | | 174 | 256 | PPS to CMC zero<br>address parity | All | C. | - · | - | | | 175 | 257 | PPS to CMC zero<br>data parity | All | С | , <u>-</u> . | - | | | 176 | 260 | Not used | - | - ' | | - | | | 177 | 261 | Not used | - 1 | | - | - | | | 178 | 262 | Not used | | - | - | - | | | 179 | 263 | Not used | - | | | | | 17 | 180 | 264 | Not used | - | - | - | - | | | 181 | 265 | Not used | - | - | - | - | | | 182 | 266 | Not used | - | - | | | | _ | 183 | 267 | Double error | All | S | - | - | | | 184 | 270 | CP-0 to CMC zero<br>address parity | 2,3,4 | С | | - | | | | | and the second | l | | | ľ | TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) | Word | Bit N | lo. | | | | Func- | | |------|-------|-----|------------------------------------|-------|-----|-------|-------| | (8) | (10) | (8) | Description | Model | S/C | tion | Notes | | | 185 | 271 | CP-1 to CMC zero<br>address parity | 4 | С | - | - | | | 186 | 272 | CP-0 to CMC zero<br>data parity | 2,3,4 | С | - | - | | | 187 | 273 | CP-1 to CMC zero<br>data parity | 4 | c | · - · | - | | | 188 | 274 | Software flag 0 | All | С | | 27 | | | 189 | 275 | Software flag 1 | All | С | | 27 | | | 190 | 276 | Not used | - | - | - | - ' | | | 191 | 277 | Not used | - | - | - | - | | 20 | 192 | 300 | CP-0 stopped | All | s | R | - | | | 193 | 301 | CP-1 stopped | 4 | s | R | - | | | 194 | 302 | ECS in progress | All | s | R | - | | | 195 | 303 | Monitor flag CP-0 | All | S | R | - 1 | | | 196 | 304 | Monitor flag CP-1 | 4 | S | R | - | | | 197 | 305 | PPM reconfiguration<br>bit 0 | All | s | R | - | | | 198 | 306 | PPM reconfiguration<br>bit 1 | All | s | R | - | | | 199 | 307 | PPM reconfiguration<br>bit 2 | All | s | R | - | | | 200 | 310 | PPM reconfiguration<br>bit 3 | All | s | R | - | | | 201 | 311 | PPM reconfiguration<br>bit 4 | All | s | R | 28 | | | 202 | 312 | Not used | - | - | - " | - | | | 203 | 313 | Not used | | - | - | - | #### TABLE 9. STATUS/CONTROL REGISTER BIT ASSIGNMENTS (Contd) #### Notes: - Loads and locks bits 40 through 53 1. - Loads and locks bits 54, 55, and 139 2. - Tests 0 through 39 of PPS-1 3. - Bit 11 loads and locks bits 136 through 138 4. For channel 36, channel numbers 20 through 33 (octal) 5. apply - Power/environmental abnormal condition 6. - Loaded and locked by bit 3 7. - From CMC, identifies port, loaded and locked by bit 5 Loaded and locked by bit 77 8. - 9. If bit 83 is clear, bits 60 through 71 display P of the PPU 10. selected by bits 120 through 123, and bits 72 through 75 display selected PP. If bit 83 is set, the content of the P register is latched and retained on every CM breakpoint If bit 76 sets when bit 83 is set, bits 60 through 75 are held until bit 76 is cleared. - Loads and locks bits 56 through 59 11. - Clear busy FF in PPS 12. - 13. One-shot operation - Controls PPS-0 and PPS-1 - 14. 15. Applies to all PPUs - Absolute 18-bit address (bits 96 through 113 are sent to 16. and used by CMC to establish a breakpoint address when bits 116 and/or 117 are set) - Select function RD/WT/RNI or all three to CMC for port 17. - selection Select 1 of 10 PPUs for forced exit, deadstart, or display 18. - Clear = manual 19. Set forces deadstart (PPU remains in deadstart condition 20. - until bit is cleared) 21. ECS coupler - Bits 141 through 143 are coded bits for selecting clock 22. - margins - 23. Clear = fast Indicates module with reference voltage margins (RVM) 24. - applied 25. Clear = lo - Clear = one 26. - Diagnostic aids 27. - 28. PPS select - Single errors are not recorded in SCR when set 29. ## **DISPLAY STATION CC545** #### KEYBOARD A PP must transmit a one-word function code (7020<sub>8</sub>) to request data from the keyboard of the display station. The code prepares the display controller for an input operation. The PP then checks for an active channel and receives one character from the keyboard. This character is entered as the lower six bits of the word. The upper bits are cleared. There is no status report by the keyboard. Table 10 lists the keyboard character codes. TABLE 10. DISPLAY STATION CHARACTER CODES | 6-Bit<br>Octal Code | Display Character | Keyboard Input | |---------------------|-------------------|----------------| | 00 | Space | No Data | | 01 | Α | Α | | 02 | В | В | | 03 | C | С | | 04 | D · | D | | 05 | E | E | | 06 | F | F | | 07 | G | G | | 10 | Н | Н | | 11 | I | I | | 12 | <b>J</b> | J | | 13 | K | K | | 14 | L | L | | 15 | M | M | | 16 | N | N | | 17 | 0 | 0 | | 20 | P | P | | 21 | Q | Q | | 22 | R | R | | 23 | S | S | | 24 | T | T | | 25 | U | Ü | TABLE 10. DISPLAY STATION CHARACTER CODES (Contd) | 6-Bit<br>Octal Code | Display Character | Keyboard Input | | | | |------------------------------------|----------------------------|----------------------|--|--|--| | | | | | | | | 26 | v | V | | | | | 27 | W | W | | | | | 30 | X | X | | | | | 31 | Y | Y | | | | | 32 | Z | Z | | | | | 33 | 0 | 0 | | | | | 34 | 1 | 1 | | | | | 35 | 2 | 2 | | | | | 36 | 3 | 3 | | | | | 37 | 4 | 4 | | | | | 40 | 5 | 5 | | | | | 41 | 6 | 6 | | | | | 42 | . <b>7</b> . 4 . 4 . 4 . 4 | 7 | | | | | 43 | 8 | 8 | | | | | 44 | 9 | 9 | | | | | 45 | + | + | | | | | 46 | <u>-</u> | | | | | | 47 | * | * | | | | | 50 | 1. | / | | | | | 51 | | ( | | | | | 52 | 2) | ) | | | | | 53 | Not Used | Clear (Note 1) | | | | | 54 | | = 1 | | | | | 55 | Not Used | Not Used (Note 2) | | | | | 56 | , (Comma) | , (Comma) | | | | | 57 | . (Period) | . (Period) | | | | | 60 | Not Used | CR (Carriage Return) | | | | | 61 | Not Used | BKSP (Backspace) | | | | | 62 | Not Used | Space (Space Bar) | | | | | Notes: 1. Eleventh key on top row. | | | | | | | 2. Thirteenth key on top row. | | | | | | 40 #### DATA DISPLAY The data display can be alphanumeric (character mode) or graphic (dot mode). #### Character Mode Large, medium, and small characters are provided; 16, 32, and 64 characters per line, respectively. Table 10 lists the display character codes. #### Dot Mode Display dots are positioned by X and Y coordinates. The X coordinates position dots horizontally; Y coordinates position dots vertically and unblank the CRT for each dot. #### Codes A single function word is transmitted to select the presentation, mode, and character size (character mode only). Figure 6 illustrates the function word format. The word following the function word specifies the starting coordinates for the display (for either mode). Figure 7 illustrates the coordinate data word. In character mode, the subsequent words are display character codes. Figure 8 illustrates the character data word. Figure 6. Display Station Function Word Format Figure 7. Display Station Coordinate Data Word Figure 8. Display Station Character Data Word DRATE HEADQUARTERS DX 0. EAPOLIS, MINNESOTA 55440 OFFICES AND SERVICE CENTERS JOR CITIES JGHOUT THE WORLD