# CONTROL DATA 6600 COMPUTER SYSTEM DATA CHANNEL EQUIPMENT <del>-6602 B/6612 A,</del> 6603-B, 6622-A, 6681-B, 6682-A/6683-A, 5.0.60022,60028,60029 DIAGRAMS & CIRCUIT DESCRIPTION Address comments concerning this manual to: Control Data Corporation Technical Publications Department Pub. No. 60125000 4201 North Lexington Avenue June, 1966 St. Paul, Minnesota 55112 © 1966, Control Data Corporation Printed in the United States of America or use Comment Sheet in back of this manual. 60125000 # RECORD OF REVISIONS | REVISION | NOTES | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | This printing includes material previously found in Pub. Nos. 60119700, 60119800, 60119900, 60120000, 60120100, and 60120800, which are made obsolete by this printing. | | А | Misc. corrections. Pages revised are listed per section. 6603 Disk System Controller, pgs. 3, 5, 7, 9, 11, 13, 15, 17, 19 21, 22, 23 and 29. 607-B Tape Transport Controller, pgs. 3, 5, 7, 9, 11, 13, 15, 17, 19 and 23. 626-B Magnetic Tape | | | Transport Controller, pgs. 3, 5, 9, 11, 13, 15, 17, 19 and 21. | | B<br>(5-18-65) | Misc. Corrections and addition of logic diagrams to Section 6602 and 6603. General Contents revised. Pages revised are listed per section. 6602 - Contents, 1, 3, 5, 11, 17, 19, 21, 23, 25, 27, 35, 37, 39 and addition of pages 43, 45, 47, 49, and 51. 6603 - Contents, 1, 3, 5, 7, 9, 11, 13, 15, 19, 21, 22, 23, 25, 27, and addition of page 31. 6622 (662-B) - | | | Divider, Title Page, Contents, 1, 3, 5, 15, 17, 19, and 21. Added Divider 6681. SPECIAL OPTION 60022 (1612) -Divider, Title Page, Contents, and page 1. SPECIAL OPTION 60022 (170) - Divider, Title Page and Contents. SPECIAL OPTION 60028 (607-B) - Divider, Title Page, Contents, 1, 3, 5, 9, 11, 15, 19, 21 and 23. SPECIAL OPTION 60029 (405-B) - | | | Divider, Title Page, Contents and page 1. Removed Dividers for 501-B and 415-B. | | C<br>(12-8-65) | Pages listed either revised or new pages added. General contents, ii, 6602 section: Contents, ii, 1, 2, 3, 5, 6, 7, 9, 10, 11, 12, 18, 28, 31, 33 and 35. 6603 section: Contents, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 13, 14, 15, 17, 18, 19, 21, 22, | | | 23, 24, 25, 27, 29, 31 and 33. 6622 section: Contents, 1, 2, 3, 5, 7, 8, 9, 11, 12, 13, 15, 16, 17, 19 and 21. 6681 section: Contents, ii, 1, 2, 3, 5, 7, 9 and 11. 6682 section: Contents, ii, 1, 2, 3, 5, 7 and 9. S.O. 60022 (1612): Content | | | and ii. S. O. 60022 (170): Contents and ii. S. O. 60029: Contents and ii. This printing obsoletes all previous editions. | | D<br>(6-2-66) | Field Change Order 12416, which advanced the revision level but did not affect this manual. | | E<br>(6-2-66) | Engineering Change Order 12988, which did not advance the Product Designation. Page 27 of 6603 section revised. | | F<br>(6-2-66) | Field Change Order 12874 which advanced the Product Designation to 6601-A21, 6601-B21, 6601-C21, 6601-D21, 6601-E21, 6601-F21, 6601-H29, 6604-A31, 6604-B22, 6603-A03, 6603-B03, 6603-C02, and 6605-A10. Table of Contents and pages 5, 11, 13, 17, 18, 19, 21, 23, 24, 25, 27, 29, 30. 1 and 33 of 6603 section revised. | | | | | (6-2-66) | Publications Change Order 13535 which did not affect the Product Designation. Key to Logic Symbols and Foreword added. Cover, Title Page and the 6602, 6682 index tabs revised. | | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | | | | | | | ## FOREWORD Logic diagrams contained in this manual do not attempt to show the entire device, nor even depict complete modules within that device. The purpose of the diagrams is to show the logical significance of circuits that may involve parts of many modules on several chassis. Logic hardware that is not pertinent to the particular logic sequence being illustrated is not included. Certain areas may not be shown at all, while others may appear on several drawings. These limitations are important to remember; the logic diagrams do not replace the 6000 Series chassis and cable tabs, but they are a valuable tool in understanding the tabs and the overall operation of the machine. # **GENERAL CONTENTS** | | Key to Logic Symbols | |-------------|-----------------------------------------------------| | 6602/6612 | Console Display Controller | | 6603 | Disk System Controller | | 6622 | Magnetic Tape Transport Controller (626) | | 6681 | Data Channel Converter (3000 Series Interface) | | 6682/6683 | Satellite Coupler | | S. O. 60022 | 6000 Series Data Channel Converter (1612 Printer) | | S. O. 60022 | 6000 Series Data Channel Converter (170 Card Punch) | | S. O. 60028 | 6000 Series 1 x 4 607 Tape Transport Controller | | S.O. 60029 | 6000 Series 405 Card Reader Controller | S. O. = Special Option ## KEY TO LOGIC SYMBOLS (Standard 6000 Series Card Types) Logic diagrams represent a symbolic approach to electronic schematics. By using symbols to represent building block circuits, the schematic becomes easy to read if the reader understands the function of the symbols. In CONTROL DATA\* logic, two signals, a logical "0" and a logical "1" are the possible input or output conditions of a circuit. For example, "1" is considered "up" and "0" is considered "down" on a timing chart. Detailed descriptions of logic symbols and their associated electronic representations are contained in the Printed Circuit Manual, Cordwood Modules (Pub. No. 60042700). ## STANDARD LOGIC SYMBOLS Standard logic diagram symbols for Control Data equipment using 6000 Series card types are inverters, test points, flip-flops, twisted pair line drivers, and coaxial cable line drivers. #### Inverters An inverter is a logic element which provides an output that is a negation of its input. When more than one input is provided to an inverter, "0's" take precedence over "1's" and therefore drive the output of the inverter to "1". Because all of the several inputs have to be "1" to drive the output of the inverter to a "0", the inverter may be considered an inverting AND (or NAND) gate when more than one input is present. The basic inverter is shown in the logic diagrams as an arrow into either a circle or a square (Figure 1). Both symbols represent the same electronic circuit and have the same logic interpretation. In a logic sequence of inverters, circle and square symbols are usually alternated as an aid in tracing signals, e.g., a "1" output from a square symbol implies a "1" output from subsequent squares in the logic chain. Figure 1. Inverter Symbols Certain card types employ variations of the standard inverter building block. These differences are indicated in the logic diagrams by a dot or a cross in the circle or square (Figure 2). Both the chassis tabs containing the card in question and the Printed Circuit Manual, Cordwood Modules (Pub. No. 60042700) contain electronic schematics of these special variations. Figure 2. Special Inverters Acceptable conventions for showing multiple inputs and outputs are given in Figure 3. Note that the output of inverter A is "0" only if inputs X, Y, and Z are all "1". The multiple outputs are identical. Figure 3. Multiple Inputs/Outputs Acceptable conventions for showing inverter networks are illustrated in Figure 4. As a general rule, circle inverters alternate with square inverters wherever possible. Because multiple outputs are identical, only one arrow is shown in cases where an inverter (A) serves as the single input to several succeeding inverters. In more complex inverter networks, multiple arrows are used (B to C and D; in this case because B is not the only input to C or D). Figure 4. Inverter Networks ## Test Points A test point has no logic function, but is shown in the logic diagrams as a triangle (Figure 5). They are numbered from 1 to 6. Figure 5. Test Point Symbols <sup>\*</sup>Registered trademark of Control Data Corporation ## Flip-Flops (FF) The flip-flop (FF) is a storage device with two stable states--designated as Set and Clear--and is composed of two inverters (Figure 6). The flip-flop is said to be set when the set output (B) is a "1", and clear when it is a "0". Note that the input (A) must be "0" to set the flip-flop and (C) must be "0" to clear it. Figure 6. Flip-Flop Symbol Logic signals are transmitted from one module to another by means of a line driver. Modules on the same chassis are connected with twisted pair lines, and those on separate chassis are connected by coaxial cable. ## Twisted Pair Drivers The twisted pair driver is represented by the standard square or circle. The output of the square or circle, however, is connected to a pin of the module in question and wired from there to a pin on another module (Figure 7). The ground wire of the pair is wired to the connector ground bus of each module. The pins are represented by small circles and are numbered from 1 to 28 (Pins 29 and 30 are ground and +6 volts, respectively, and generally are not shown in logic diagrams). The module location is shown above the card, and the module type is denoted in the upper right corner. Figure 7. Twisted Pair Line Driver ## Coaxial Cable Drivers The coaxial cable driver is a 25 nsec pulse circuit, and is represented as shown in Figure 8. The pins used are represented by a small double circle. Figure 8. Coaxial Cable Driver ## 6600 COMPUTER I/O CHARACTERISTICS #### GENERAL The computer includes 10 separate Peripheral and Control Processors, any one of which can exchange data connected to 12 separate and identical data channels. Each external equipment communicates with the computer via a controller. A controller changes the one-shot pulse signals used by the computer into the signals required by the particular external equipment and vice-versa. ## CHANNEL CHARACTERISTICS Each channel handles 12-bit words at varying rates up to a maximum of one word every usec, the equivalent of a one megacycle (mc) transfer rate. All channels may be in operation at the same time. Pulse communication is used on all the data and control lines of a channel, and all lines are synchronized to the processor clock system. Each channel has a 12-bit bi-directional register plus several bi-directional control designators which define the status of the register and the channel. A channel active designator (flag) is set from an internal source to reserve a channel for communication between a processor and controller. A channel inactive signal from an internal or external source clears the channel active flag to terminate communication. A channel full flag is set at the same time a word is entered in the channel register from internal or an external source. An internal or external channel empty signal clears the full flag, which in turn clears the channel register. The pulses on the data and control lines are one shot, non-repeated type transmissions, and all controllers must provide for storing the information. Other control includes two clock signals and one master clear signal for external devices. Clock signals are 10 mc (100 nsec period) and 1 mc usec period. Channel data and control lines are grouped into two cables, input and output (Fig. 2). The output cable carries processor signals to controllers; the input cable carries controller signals to the processor and also carries the two processor clock signals to controllers. All devices on a channel connect to the data and control lines in a series-parallel scheme. Each controller samples the lines and unconditionally relays all signals to the next in-line controller (which may be the processor). Each controller times the signal relay on the 10 mc clock signal from the processor so all controllers and the processor are synchronous and time displaced from each other one or more clock periods. The scheme provides for orderly, high-speed data exchange. For further information see 6600 I/O Specs. Pub. No. 60045100. Pub. No. 60125000 6600, Rev. C ii # 6603 DISK SYSTEM CONTROLLER # **CONTENTS** | Page | Title | Page | Title | | |------|-------------------------------|------------|----------------------------------------------------------------|--| | 1 | Block Diagram | 18 | Read Sample | | | 2 | Disk System Controller | 19 | Read Sample, Clock | | | 3 | Function Circuits | | Filter | | | 4 | Head Group Select | 21 | Write Fake Clock | | | 5 | Head Group Control | 22 | Read/Write Check Word | | | | Revolution Mark Control | 23 | Check Word Circuit | | | 6 | Track Select | 24 | Clock Control Timing | | | 7 | Track Control | | Chart | | | 8 | Cell & Sector Counters | <b>2</b> 5 | Clock Control | | | 9 | Cell & Sector Counters | 27 | Disk Cabinet Logic Write | | | 10 | Disk Write Operation | | Data, Clock, and Rev.<br>Mark | | | 11 | Write Control | <b>2</b> 9 | Disk Cabinet Logic Read | | | 12 | Write Sequence | | Data, Group Select,<br>Track Logic<br>Disk Cabinet Logic Clock | | | 13 | Write Data Flow | 30. 1 | | | | 14 | Disk Read Operation | 31 | | | | 15 | Read Control | | Clock | | | 16 | Read Sequ <b>e</b> nce | 33 | Data Organization | | | 17 | Read Data Flow Status Control | | | | ## DISK SYSTEM CONTROLLER # FUNCTION CODES # Function Word Equip Function Select Function 11 98 0 S0xx - S1xx Read Sector X S2xx - S3xx Write Sector X S4xx - S5xx Select Track X S60x Select Head Group X Status Reply Word S700 Status Request Pub. No. 60125000 6603 Rev. C 4 FLOW CHART TRACK SELECT ## CELL COUNTER The 9-bit cell counter is synchronized with disk rotation by the disk clock and is advanced every 1.4 $\mu$ sec (outer two disk zones) or 1.8 $\mu$ sec (inner two disk zones). Upon a carry out of the cell counter (count = 7778) and coincidence of sector address with sector count, the Read/Write is enabled. The counter is reset to 2408 to obtain a count of 35210 cells. ## SECTOR COUNTER This 8-bit counter is also synchronized with the disk; it is advanced with a carry out of the cell counter. For the two outer zones (1.4 $\mu$ sec clock) it counts $128_{10}$ sectors, and for the inner zones (1.8 $\mu \rm sec$ clock) it counts $100_{10}$ sectors. This counter is reset to $377_8$ by the disk revolution mark. ## COINCIDENCE CHECKER Upon placement of a sector address in the channel register, the coincidence checker compares it with the sector count. When the two are equal, the disk is at the start of the selected sector and the Read or Write is enabled. Pub. No. 60125000 6603 Rev. C 8 Pub. No. 60125000 6603 Rev. C 10 ## WRITE SEQUENCE The processor sends data to an external device in the following manner: - 1. The processor places a function word in the channel register and sets the full flag and the channel active flag. Coincidently, it sends the word and a function signal to all devices. The function signal tells all controllers to sample the word and identifies the word as a function code rather than a data word. The code selects a controller and a mode of operation. Non-selected controllers clear, leaving only the selected one turned on. - 2. The controller sends an inactive signal to the processor, indicating acceptance of the function code. The signal drops the channel active flag which in turn drops the full flag and clears the channel register. - 3. The processor sets the channel active flag and sends an active signal to the controller which signals the device that data flow is starting. - 4. The processor places a data word in the channel register and sets the full flag. Coincidently, it sends the word and a full signal to the controller. - 5. The controller accepts the word and sends an empty signal to the processor where it clears the channel register and drops the full flag. - 6. Steps 4 and 5 repeat for each processor word. - 7. After the last word is transferred and acknowledged by the controller empty signal, the processor drops the channel active flag and sends an inactive signal to the controller to turn it off. FLOW CHART DISC READ OPERATION ## READ SEQUENCE Ån external device sends data to the processor by way of the controller in the following manner. - 1. The processor places a function word in the channel register and sets the full flag and the channel active flag. Coincidently, it sends the word and a function signal to all controllers. The function signal tells all controllers to sample the word and identifies the word as a function code rather than a data word. The code selects a controller and a mode of operation. Non-selected controllers clear, leaving only the selected one turned on. - 2. The controller sends an inactive signal to the processor indicating acceptance of the function code. The signal drops the channel active flag which in turn drops the full flag and clears the channel register. - 3. The processor sets the channel active flag and sends an active signal to the controller which signals the device to start sending data. - 4. The device reads a word and then sends the word to the channel register with a full signal which sets the channel full flag. - 5. The processor stores the word, drops the full flag, and returns an empty signal indicating acceptance of the word. The device clears its data register and prepares to send the next word. - 6. Steps 4 and 5 repeat for each word transferred. - 7. At the end of the transfer, the controller clears its active condition and sends an inactive signal to the processor to indicate end of data. The signal clears the channel active flag to disconnect the controller and the processor from the channel. - 8. As an alternative, the processor may choose to disconnect from the channel before the device has sent all of its data. The processor does this by dropping the active flag and sending an inactive signal to the controller which immediately clears its active condition and sends no more data, although the device may continue to the end of its data record or cycle. ## STATUS REQUEST A status request is a special one word data input transfer in which an external device indicates a ready or error condition to a processor. - 1. The processor places a function word in the channel register and sets the full flag and the channel active flag. Coincidently, it sends the word and a function signal to all controllers. The function signal tells all controllers to sample the word and defines the word as a function code rather than a data word. The code selects a controller and places it in status mode. Non-selected controllers clear, leaving only the selected one turned on. - 2. The controller sends an inactive signal to the processor indicating acceptance of the status function code. The signal drops the channel active flag which in turn drops the full flag and clears the channel register. - 3. The processor sets the channel active flag and sends an active signal to the controller which signals the device to send the status word. - 4. The controller sends the status word to the channel register with a full signal which sets the channel full flag. - 5. The processor stores the word, drops the full flag, and returns an empty signal indicating acceptance of the word. - 6. The processor drops the channel active flag to disconnect the channel and sends an inactive signal to the controller to disconnect it. Pub. No. 60125000 6603 16 ## READ SAMPLE The Read Sample circuit allows the programmer to vary the time at which disk data is sampled during a Read operation. This is accomplished by presetting a 3-bit counter which produces the desired delay before sending a Clear/Set 16 /X line den he skifted in 80 mg stops reverse polarty 280 ms 1 280 ms 1 280 ms 1 2 200 ms 1 4 sampling pulse to the data input register. By changing the preset count, the sample pulse can be varied in 80 to 90 nsec intervals over a range of about 700 nsec. Normal sampling is when Y=0 in the head group select code 16 YX. READ CHECK WORD Pub. No. 60125000 6603 Rev. C 22 12-Bit Data Word Enter Data Word Exclusive OR Left Shift 1, End Around Gate In Next Data Word End of Data? Yes Write Check Word WRITE CHECK WORD No ## CLOCK CONTROL TIMING CHART #### NOTE: THE FORMATION OF OPE I & OPE 2 CLOCK PULSES IS SHOWN AS AN AVERAGE AND DEPENDS ON THE DISK TO COMPUTER CLOCK RELATIONSHIP. \*TIMING SHOWN IS FOR A READ OPERATION, OR A WRITE IN GROUPS O THRU 3. FOR WRITING IN GROUPS 4 THRU 7, THESE SIGNALS ARE DELAYED APPROX. 300 NANOSECONDS. CONTROL DATA CORPORATION COMPUTER DIVISION DISK SYSTEM CONTROLLER DISK CABINET LOGIC CLOCK 1= EVEN for the paint of and to nanose cither side fourter cade of 22 of little wide hack ## 6622 MAGNETIC TAPE TRANSPORT CONTROLLER ## CONTENTS | Page | Title | |------------|----------------------------------------| | 1 | Block Diagram | | 2 | End of File | | 3 | Function Circuits I | | 5 | Function Circuits II | | 7 | Unit Control | | 8 | Rewind Operation | | 9 | Motion Control | | 11 | Write Osc. | | 12 | Tape Read Operation | | 13 | Write Data Flow | | 15 | Read Sprocket Control | | 16 | Tape Read Operation | | 16. 1 | Read Parity Checking Circuits | | 17 | Read Data Flow | | 19 | Status Circuits | | 21 | Non-Stop, End of Operation, Busy/Ready | | 23 | Clock (Freon-Cooled Controllers) | | <b>2</b> 5 | Clock (Air-Cooled Controllers) | N Pub. No. 60125000 6622 Rev. C 2 FLOW CHART REWIND OPERATION Pub. No. 60125000 6622 Rev. C 16 25 6681 DATA CHANNEL CONVERTER is to convert from 6000 ## **CONTENTS** | Page | Title | |------|-----------------------------------| | ii | Description and Mode of Operation | | 1 | Block Diagram | | 2 | Module Index and Card Placement | | 3 | Data Flow | | 5 | Mode Selection and Status Review | | 7 | External Equipment Commands | | 9 | Function, Connect and Reply | | 11 | Clock | #### 6681 DATA CHANNEL CONVERTER The 6681 Data Channel Converter allows any 6000 Series Data Channel to communicate with any 3000 Series peripheral equipment. #### SYSTEM RESTRICTIONS - (i) While as many as eight converters may be used on a data channel, they must precede any other 6000 Series equipment. This avoids instruction conflicts since a selected converter does not relay information to the other equipment on the channel. - (ii) The converter must be deselected before other equipments on the channel can be used. - (iii) Deselecting the converter does not disconnect the equipment. #### SEQUENCE OF OPERATION Note that normal operation is with BCD conversion suppressed. Two modes of operation are available: MODE I This mode reduces programming steps but is limited to: (i) equipments numbered 4XXX-7XXX, and (ii) 3000 Series function codes which have zeros in the upper three bits. ### 6681 MODULE INDEX & CARD PLACEMENT Each module is shown by location and gives the card type and the drawing(s) on which it occurs. Example: At A6 is a ZR module which is shown on page 5. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|---|-------------|-------------|-------------|-------------|-----|-----|------|-------------|------|------|------| | | | | TI | ZR | ZR | ZR | ZR | ZR- | ZR | ZT | ZT | ZT | | A | | | p.7 | p.5 | p.5 | p.5 | p.5 | p.5 | p.5 | p.7, | p.7 | p.5, | | | | | TL | ZG | AB | AB | PJ | PJ | ZS | ZS | zs | ZS | | В | | | p.5,<br>7,9 | p.7 | p.3 | | | | ZF | TH | ZD | IV | TH | СВ | QI | QI | QI | QI | | С | | | p.5,<br>7 | p.5,<br>7,9 | p.5, | | p.5 | p.11 | p.5 | p.5 | p.3 | p.3 | | | | | ZB | TD | TT | IV | IV | TC | Óì | Ó | Óì | QI | | D | | | p.7,<br>9 | p.3,<br>7 | p.3,<br>5,7 | | | p.11 | p.3 | p.3 | p.7, | p.3 | | | | TD | XL | ZC | ZE ' | TG | TG | TG | ZA | ÓН | TD | HQ | | E | | <b>p.</b> 7 | p.7,<br>9 | p.7,<br>9 | p.5,<br>7,9 | p.3 | p.3 | p.3 | p.5,<br>7,9 | p.11 | p.11 | p.11 | NOTE: For information on 6681 cabinets see Control Data Peripheral Controller Cabinets, Pub. No. 60097300. CONTROL DATA CORPORATION COMPUTER DIVISION DATA CHANNEL CONVERTER DATA FLOW PRODUCT 6681 SIZE DRAWING NO. C 60125000 C SMEET PAGE 78 3 Enjety from 6100 to 6681 causes 2681 to send a Date level to 3000 which will send back uply which causes the 81 to renda full to 6600 full from 6600, canscold 81 to ear & data to 3000 which send reply to 6681 which in tunn wends an empty to blood # 6682 SATELLITE COUPLER # CONTENTS | Page | Title | |------|-----------------------------------| | ii | Description and Mode of Operation | | 1 | Block Diagram | | 2 | Module Index and Card Placement | | 3 | Part 1 | | 5 | Part 2 | | 7 | Part 3 | | 9 | Clock | #### DESCRIPTION AND MODE OF OPERATION ### 6682 MODULE INDEX & CARD PLACEMENT Each module is shown by location and gives the card type and the drawing(s) on which it occurs. Example: At A6 is an AE module which is shown on page 7. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|---|---|---|-------------|------|-----|------|-------------|------|------|-------------|--------------| | | | | | | | AE | TI | TB | AA | AA | ZR | ZT | | A | | | | | | p.7 | p.7 | p.3,<br>5,7 | | p.5, | p.3,<br>5,7 | p.3,<br>5,7 | | | | | | TH | AE | TH | TD | ZD | ZS | ZS | ZS | ZS | | В | | | | p.5, | p.5, | p.7 | p.5, | p.5, | p.3, | p.3, | p.3, | p.3, | | | | | | AE | PB | PB | PB | PB | QI | QI | QI | QI | | С | | | | p.3,<br>5,7 | p.5 | | | | | AE | TH | TC | TC | IV | ớı | Ø | Ø | QI | | D | | | | p.3,<br>5 | p.7 | p.9 | p.9 | | p.3 | p,3 | p.7 | p.5 | | | | | | TH | PJ | РJ | TE | TE | ÓН | HQ | то | HQ | | E | | | | p.3, | р.3 | p.3 | p.3 | p.3 | p.3, | p.9 | p.9 | p <b>.</b> 9 | NOTE: For information on 6682 cabinets see Control Data Peripheral Controller Cabinets, Pub. No. 60097300. ## S.O. 60022 6000 SERIES DATA CHANNEL CONVERTER (1612 PRINTER) ## CONTENTS | Page | Title | |------|-------------------------------| | ii | 1612 Line Printer Controller | | 1 | Function Circuits | | 2 | Basic Principles of Operation | | 3 | Data Control | | 4 | Resynchronization | | 5 | Data Flow | | 6 | 1612 Printer Characteristics | | 7 | Clock | #### 1612 LINE PRINTER CONTROLLER The CONTROL DATA 6600 Computer System operates the 1612 Line Printer via a peripheral controller which simulates a 160 computer I/O interface. The peripheral controller is discussed below and a brief description of the 1612 Line Printer may be found on page 6. #### 1612 SELECT INSTRUCTIONS | 0600 | Select | Printer | for | Output | operation. | |------|--------|---------|-----|--------|------------| |------|--------|---------|-----|--------|------------| - 0605 Print. This must follow each output buffer operation to initiate the print/advance cycle. - 0606 Suppress paper advance after next print. This function eliminates the automatic paper advance at the end of a print cycle. This function is cleared after one line has been printed. - O601 Advance paper one line. The advance is executed on receipt of the function, and the selection is cleared when the spacing operation terminates. - O602 Advance paper two lines. The advance is executed on receipt of the function, and the selection is cleared when the spacing operation terminates. - Advance to selected line. The advance is executed on receipt of the function, and the selection clears when the spacing operation terminates. Channel 7 of the format tape is selected, and a hole in the seventh level of the tape terminates the advance. - Advance to top of form. The advance is executed on receipt of the function, and the selection clears when the spacing operation terminates. Channel 8 of the format tape is selected and a hole in the eighth level of the tape terminates the advance. Level 8 of the format tape should have one hole punched, and paper is aligned with this when loaded in the printer. - O607 Status request. Select the printer for an input operation. Bit 2<sup>11</sup> of the input word signifies read/not ready. All other bits are zero. This is the only input word the printer can generate. Status Response 4000 - Ready 0000 - Not Ready - 061X Select format channel, where X = 1 through 6. Move paper after a print cycle until a hole is found in the selected channel. Selection remains until cleared by an 0610 function or a master clear. - 0610 Clear all format channel selections 1 through 6. FUNCTION FLOW CHART #### BASIC PRINCIPLES OF OPERATION Peripheral and Control Processors communicate with peripheral controllers via a data channel and co-axial signal lines. The controller accepts data and control bits from the data channel register, and one minor cycle later relays these bits to the next controller on that channel. It must also accept data and control bits from that controller, and one minor cycle later, relay these back to the data channel register. The 1612 controller communicates with the 1612 via two twisted pair cables. DESELECT. The 1612 controller is deselected when a function pulse is sent with a function word which does not contain a 1612 code. When not selected, the controller acts as a relay only. No commands are gated to, or accepted from, the 1612 printer. SELECT. Function code bits are taken from the QI modules to IV modules for translation. The Function pulse is taken two inversions away from the QI and combined with the 06XX translation. Since the only input word the 1612 can generate is status, the presence or absence of the Status Request code is used to select Input or Output. Function and Equipment code combine with status/status to set Input or Output, and Function and Select send the Function Ready signal to the 1612. The Function Ready remains up until the 1612 sends back an Output Resume. The 12 data bits from the QI modules go to the output register which directly feeds line drivers to the 1612, so that all data from the peripheral processor goes to the 1612. However, the 1612 will accept this data only when accompanied by a Function Ready or an Output Ready command. INPUT. If, on receipt of a function pulse, the controller translates the 1612 Status Request code, it sets itself for an Input operation. The controller combines Equipment Select and Function to send a Function Ready command to the 1612. The function code is in the output register, and the output register feeds directly to the 1612 data lines. The Function Ready command remains until the 1612 sends an Output Resume to the controller. Output Resume clears Function Ready, clears the output register, and sends an inactive pulse to the data channel. To input the status word from the 1612, the controller combines Input selected, channel Active, and channel Empty to send an Input Request command to the printer. The Input Request remains up until the printer sends the 12-bit status word and an Input Ready to the controller. Data from the 1612 goes directly into the input register. Input Ready causes the controller to drop the Input Request, which then causes the 1612 to drop Input Ready. Input selected, channel Active, channel Empty, and the trailing edge of Input Ready gate the 12-bit status word and a Full pulse to the data channel register. The input register is then cleared at time 25. (Status response is the only word the printer may generate.) OUTPUT. The controller unconditionally sets its output register with all of the output information from the data channel. The output register is fed directly to the 1612 data lines. If, on receipt of a function pulse, the controller translates select bits for the 1612, it sends a Function Ready command to the 1612. If the function code is not a Status Request. the controller sets itself for an output operation. The Function Ready command remains up until the printer sends an Output Resume. This clears the Function Ready command, and sends an Inactive pulse to the data channel. Function Ready dropping causes the 1612 to drop the Output Resume. The controller utilizes Output Selected, channel Full, and channel Active to generate an Output Ready signal for the printer. (Channel Full indicates data on the lines, and all channel data goes directly through the output register to the printer.) The Output Ready drops when the printer sends back an Output Resume, which then causes the printer to drop the Output Resume. Channel Full, channel Active, and Output Resume cause the controller to clear its output register and send an Empty pulse back to the data channel. This sequence continues until the channel goes Inactive. ### RESYNCHRONIZATION An asynchronous pulse from an external device is synchronized with the system clock by an XH module. Under static no-signal conditions, the first three flip flops are set. When the input signal goes to the logic "1" condition, it is gated by a clock pulse, a synchronizer pulse from the counter, and another clock pulse. The same gating occurs when the input goes to the "0" state. The last two flip-flops in the chain are staticly clear. When the input clears flip-flop C/D, test point 6 sets. This enables test point 5, and 5 sets when flip-flop C/D has been reset after the input returns to "0". Test point 6 clears with a 75 clock pulse, and cannot reset until the input makes another cycle. #### XF MODULE This module converts the signal levels of 160 equipment line drivers and receivers to the 6600 type logic in the controllers. A logic "0" on the line is -16 to -20 volts, and a logic "1" is ground level on the line. Threshold of the receiver is approximately -8 volts. Pub. No. 60125000 60022 (1612) 4 #### 1612 PRINTER CHARACTERISTICS Number of Characters 64 Including Blank Printing Rate Standard FORTRAN Set, 1000 lines per minute All Drum Characters, 500 lines per minute Line Length 120 Columns (Characters) Line Spacing 6 Lines Per Inch Character Spacing 10 Characters Per Inch Vertical Format Controlled by 8 Level Prepunched tape #### LINE PRINT OPERATION Each output word received by the 1612 contains a 6-bit code in the low-order bits which specifies one of the 64 different characters that may be printed. The 1612 stores each character to be printed in its own core storage unit. The first character received and stored will be printed in column one, the second character received and stored will be printed in column two, etc. The number of output words sent to the printer is the number of characters which will be printed on that line. If a line is to contain only 20 characters, only 20 words are sent to the printer. Any attempt to include more than the maximum of 120 characters in one line will result in a malfunction. A print operation is initiated by a Print function code 0605. The 1612 reads (and clears) its core memory, and prints that information. At the end of a print operation, the 1612 advances the paper, and is then ready to receive the next line of characters to be printed. #### LINE SPACING OPERATIONS A continuous loop of 8-level punched paper or Mylar tape in the printer controls variable spacing. This tape contains one frame for each line on a page, and is advanced one frame each time the paper advances one line. If a hole is sensed in the selected level or channel, paper motion stops. If no hole is sensed, paper advance continues until a hole is found. The levels on the tape may be separated into two groups, Format channels and Advance channels. Levels (or channels) 1 through 6 are Format, and levels 7 and 8 are Advance channels. If either Advance channel 7 or 8 is selected, paper motion immediately starts and continues until a hole is sensed in the selected channel. Sensing the hole stops paper motion and clears the channel selection. The channel function code must be re-issued to cause another paper movement. At the end of each print operation, a paper advance is automatically initiated. If none of the 6 Format channels have been previously selected, the paper will automatically advance one line. If a Format channel selection has been made, paper will advance until stopped by a hole sensed in the selected channel. (If more than one Format channel is selected at one time, the first hole sensed stops paper motion.) The Format channel remains selected until a Clear Format function code is received. The automatic advance may be prevented by sending a Suppress Line Advance on Next Print function code. This will prevent advancing paper on the next print operation, and will then clear. The suppress code must be sent before each Print function for which no line advance is desired. # S.O. 60022 6000 SERIES DATA CHANNEL CONVERTER (170 CARD PUNCH) ## CONTENTS | Page | Title | |------|---------------------------| | ii | 170 Card Punch Controller | | 1 | Function Circuits | | 2 | Punch Characteristics | | 3 | Data Control | | 5 | Data Flow | | 7 | Clock | #### 170 CARD PUNCH CONTROLLER The CONTROL DATA 6600 Computer System operates the 170 Card Punch Controller via a peripheral controller which simulates a 160 computer I/O interface. In this application, the 170 is connected to an IBM 544 punch. #### BASIC PRINCIPLES OF OPERATION Peripheral and Control Processors communicate with peripheral controllers via a data channel and co-axial signal lines. The controller accepts data and control bits from the data channel register, and one minor cycle later relays these bits to the next controller on that channel. It must also accept data and control bits from that controller and one minor cycle later relay these back to the data channel register. #### SELECT CODES | 3000 | DESELECT | Deselects the punch controller to prevent its responding to codes for other controllers on the same channel. This code should be used at the end of a punch program. | |------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3040 | STATUS | Selects the punch controller for an input operation, and the 170 for a status request. The peripheral processor then executes an input instruction to obtain the status reply. | | | REPLIES | 0000 Ready | | | | 2000 Not Ready | | | | 0200 Manual Switch in 1604 Position | | 3002 | PUNCH | Selects the punch controller for an output, and the 170 for a punch operation. The 170 immediately starts a card cycle in the 544 punch. The 170 punch selection is cleared at the end of the card cycle, and must be reselected to punch another card. | STATUS. The controller translates a 3040 code, and sends this code, with a Function Ready command, to the 170. The 170 translates the 3040 code and sets the Status flip flop. Status, with Not Punch Select, Punch Ready, and an Input Request from the controller sends the status response and an Input Ready to the controller. PUNCH SELECT. Translating the 3002 code sets the Punch Select flip-flop in the 170. This sends a clutch enable to the punch, (starting a card cycle) and enables the output gating control. The first output word is gated into positions 1 through 12 of the punch register, with bit 0 to position 12 and bit 11 to position 1. Positions of the punch register correspond to columns on the punch. Output Ready of the first word causes the 170 to send an Output Resume to the controller and advance the output gate to word two. Output word 7 locks the gating control so that no more resumes may be returned to the controller. This condition remains until a row pulse from the punch clears the lockout and resets gating control to word 1. After row 12, the punch sends a punch resume, which clears the punch selection in the 170, thereby dropping the clutch enable. The punch select flip-flop must be set again to reclutch the 544 and punch another card. #### PUNCH CHARACTERISTICS The 544 punches row by row at a maximum rate of 250 cards per minute rate. Cards are placed in the feed hopper face down, "nine" edge first. The Start switch should be pressed to position a card at the punch station before starting a program. A plugboard is clamped in the front of the 544 cabinet. This may be wired to operate the 544 with the 170 and controller, or to operate the 544 off-line as a gang punch. For details, refer to the IBM 544 manual. OPERATION. A peripheral and control processor determines the Ready condition by Status Request, selects the 170 for a punch operation, and outputs the data to be punched on one card. An 84-word block is normally established to allow punching one card, and the data sent out on a row-by-row basis. Selecting the 170 for a punch operation sends a Clutch Enable to the 544, starting a card cycle. Near the end of the card cycle, the 544 sends a Punch Resume to the 170. The Punch Resume clears the punch selection in the 170, and enables a Ready status response. The 170 must again be selected to punch another card. For continuous operation, the punch select should be sent as soon as possible after the Ready condition arises. TIMING. Each card requires 240 milliseconds to pass through the punch station. During each card cycle, the peripheral and control processor must send a select code as well as the data to be punched. The timing chart shows the correct spacing of data outputs, and time for the reselect for one card cycle. All time between row pulses is available for programming. # S.O. 60028 6000 SERIES I X 4 607 TAPE TRANSPORT CONTROLLER # CONTENTS | Page | Title | |------|----------------------------------------| | 1 | Block Diagram | | 3 | Function Circuits I | | 5 | Function Circuits II | | 7 | Unit Control | | 9 | Motion Control | | 11 | Write Osc. | | 13 | Write Data Flow | | 15 | Write Sprocket Control | | 17 | Read Data Flow, Sprocket Control | | 19 | Read Parity Check, End of Record | | 21 | Status Circuits | | 23 | Non-Stop, End of Operation, Busy/Ready | | 25 | Clock | # S.O. 60029 6000 SERIES 405 CARD READER CONTROLLER # CONTENTS | Page | Title | |------|-------------------| | ii | 405 Card Reader | | 1 | Function Circuits | | 3 | Data Circuits | | 5 | Clock | #### **405 CARD READER** #### Function Word #### Data Word | | Equip. Select | Function | | | | |----|---------------|----------|---|----|---| | 11 | 6 | 5 0 | • | 11 | 0 | 0700 De-select 0701 Gate Card to Secondary Bin 0702 Read Non-Stop 0704 Status Request Reply: 0000 = Ready 0001 = Not Ready 0002 = End of File 0004 = Compare Error To read one card, execute successive 0702 and 0704 functions. # CUT ALONG LII ### COMMENT SHEET # 6600 PERIPHERAL CONTROLLERS # Customer Engineering Diagrams Pub. No. 60125000 | FROM | NAME: | <del></del> | |--------|--------|---------------------------------------------------------------------------------| | | BUSINE | | | | | | | COMMEN | NTS: | (DESCRIBE ERRORS, SUGGESTED ADDITION OR DELETION AND INCLUDE PAGE NUMBER, ETC.) | CUT ALONG LINE FOLD FIRST CLASS PERMIT NO. 8241 FOLD MINNEAPOLIS, MINN. #### BUSINESS REPLY MAIL NO POSTAGE STAMP NECESSARY IF MAILED IN U.S.A. POSTAGE WILL BE PAID BY CONTROL DATA CORPORATION 8100 34TH AVENUE SOUTH MINNEAPOLIS 20, MINNESOTA ATTN: TECHNICAL PUBLICATIONS DEPT. COMPUTER DIVISION PLANT TWO FOLD STAPLE FOLD