# ENGINEERING SPEC 64709700 CD 5 REV 8 DATE 3/10/78 PAGE 1 of 67 MEMORY PRODUCTS ENGINEERING DIVISION - ### PRODUCT SPECIFICATION FOR THE MINI-MODULE DRIVE FAMILY 9730-12 9730-12F 9730-24F 9730-20F 9730-80P | RESPONSIBLE ORIGINATOR ORGANIZATION | UNIT<br>MANAGER | SECTION<br>MANAGER | DEPARTMENT<br>MANAGER | |-------------------------------------|-----------------|--------------------|-----------------------| | PRODUCT MANAGEMENT | D.V Temporto | J. J. Kilelar | 7/11 | | OEM ENGINEERING | R. P. Sais | Drawson | 1 CTim | | DISK DRIVE DEVELOPMENT | 60 Thom 414/2 | Lekuste | 16 Jele 2/12/21 | | CONTROLLER DEVELOPMENT | | | | | DIZK ZAZLEW DEAETO BWENL | | $\searrow$ | | | SOFTWARE DEVELOPMENT | | | | | MEDIA DEVELOPMENT. | | FULL 1-1-1 | | | HEAD DEVELOPMENT | | | rts allgal | | CIRCUIT DESIGN | | January | 7/1/2) | MAGNETIC PERIPHERALS INC. @Destroyof control data control # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 2 NORMANDALE OPERATIONS - ### TABLE OF CONTENTS | | · | | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | _ | | Page | | 1.0 | ZCOPE , | 4 | | 2.0 | APPLICABLE DOCUMENTS | ų | | 3.0<br>3.2<br>3.3<br>3.4 | GENERAL DESCRIPTION Equipment Definition Options and Variations Accessories Major Components | 4<br>9<br>10<br>11 | | 4.0<br>4.3<br>4.3<br>4.5<br>4.5<br>4.7 | PERFORMANCE Access-To-Data Characteristics Data Capacity Data Transfer Rate Error Rate Data Security Start Time Access Errors | 13<br>15<br>15<br>15<br>17<br>17 | | | | 17<br>17<br>17<br>17<br>20<br>29 | | 6-3<br>6-4 | Data Format and Data Control Timing Fixed Head | 55 | | 7.0<br>7.1<br>7.2<br>7.3<br>7.4 | CONTROLS AND INDICATORS Operator Panel Maintenance Switch and Indicators Channel Select and Reserve Switchers and Indicators Miscellaneous Switches and Indicators | 58<br>58<br>58<br>59<br>59 | | 8.0 | PHYSICAL SPECIFICATIONS . | 59 | | 9.0<br>9.1<br>9.2<br>9.3 | RELIABILITY AND SERVICE GOALS Mean Time Between Failure Mean Time to Repair Preventive Maintenance Time Service Life | 20<br>20<br>20<br>20<br>20 | | 10.0<br>10.1<br>10.2<br>10.3<br>10.4 | Environmental Limits | 61<br>64<br>64 | # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 3 NORMANDALE OPERATIONS - ### ILLUSTRATIONS | | Figure | | Page | |---|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | | 1<br>2<br>3<br>4<br>5<br>5<br>7<br>7<br>8<br>9 | Major Component Placement and Air Flow Module Component Placement and Air Flow Slide Mount Options for Rack or Cabinet Installation Paint Configuration Actuator Assembly MMD Maximum Seek Profile Head Configuration Head Configuration Block Diagram Typical Read/Write Data and Clock Transmitter | 5 67 82 4 18 14 18 12 1 | | • | 15<br>15<br>17<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10 | and Receiver Control Line Transmitter Control Line Receiver Unit Cabling I/O Connectors "A" Cable Tag/Bus I/O Interface Tag Bus Decode "B" Cable Tag/Bus I/O Interface Tag and Bus Timing Typical Read Timing with Address Mark Sample Priority Select Timing Index and Sector Timing Logic Number Select and Timing Diagram Sequence Power Lines Write Data and Servo Clock Timing Fixed Sector Format Variable Sector Format Control Timing Storage Addressing Fixed Head Tag/Bus Timing Outlet Pin Configuration Line Current Versus Start-Up Time Vibration Levels Plan View | 2222233345791447955566667 | | | Table 2 3 4 5 6 7 | Color Styling Details Accessories List I/O Cable Length and Tabs MMD/SMD Logical/Physical Addressing Primary Voltage and Frequency Requirements Maximum Mains Power Requirements Environmental Requirements | 10<br>10<br>55<br>61 | # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 4 NORMANDALE OPERATIONS - #### ZEVING BLUCOM-INIM DETP #### 1-0 SCOPE This document describes the MAGNETIC PERIPHERALS, INC. 9730 Mini-Module Drive {MMD} and its available configurations. ### 2.0 APPLICABLE DOCUMENTS DWG 73020700 - MMD Mechanical Interface PUBL 83322720 - Maintenance Manual PUBL 83322730 - Reference Manual UL 478 - Electronic Data-Processing Units and System {60 Hz Units} #### 3.0 GENERAL DESCRIPTION ### 3.1 Equipment Definition The MMD is a 3500 rpm, 9.577 MHz data rate, random-access, fixed-media device consisting of a drive motor and brake, power supply; electronic printed circuit boards with read/write, fault, transmitter/receiver electronics; a disk module containing disk, heads, actuator, and air filters, sealed to minimize the effects of environmental contamination, contained within a metal enclosure (see Figures 1, 2 and 32). Several features to enhance system integrity are included. They are phase-locked data separation, NRZ-to-MFM data conversion, variable sector (address mark), and daisy-chain interface capability. Various electrical and mechanical options are available to the user to select the optimum configuration. The MMD is designed to be rack mounted in either domestic or European enclosures (see Figure 3). There are three basic models: #### a. 9730-12 A one disk model containing two data heads and one servo head. This model has 320 cylinders with an unsectored capacity of 12.9 megabytes. #### b. 9730-24 A two disk model containing four data heads (on two surfaces) and one servo head. This model has 320 cylinders with an unsectored capacity of 25.8 megabytes. #### c. 9730-80 A four disk model containing ten data heads fon five surfaces and one servo head. This model has 823 cylinders with an unsectored capacity of 82.9 megabytes. This model addresses heads and cylinders the same as the 80 megabyte SMD. NORMANDALE OPERATIONS . SPEC CD REV DATE PAGE 64709700 5 GD CONTROL DATA CORPORATION ## ENGINEERING SPECIFICATION SPEC L4709700 CD 5 REV DATE PAGE 4 MEMORY PRODUCTS ENGINEERING DIVISION 12 MB DRIVE MODULE CONTAINS ONLY ONE DISK. 24 MB DRIVE MODULE SHOWN. 80 MB HODULE CONTAINS FOUR DISKS. FIXED HEAD OPTION ONLY FIGURE 2. MODULE COMPONENT PLACEMENT AND AIR FLOW GD A MASSAMY OF CONTRACTION ## MAGNETIC PERIPHERALS INC. ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 7 MEMORY PRODUCTS ENGINEERING DIVISION \* Figure 32 SLIDE MOUNT OPTIONS FOR RACK OR CABINET FIGURE 3. INSTALLATION # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE & NORMANDALE OPERATIONS - ### 3.1.1 Paint Configuration See Figure 4. | ITEM | DESCRIPTION | STANDARD COLOR | |------|----------------------------------|----------------| | ı. | Inserted Panel | Black | | 2 | Front Panel | Off-White | | . 3 | Product Identification<br>Emblem | CDC | | 4 | Switch/Indicator Frame | Black | | 5 | Switch/Indicator Buttons | White | | · b | Latch Handle | Black | TABLE 1- COLOR STYLING DETAILS F568 FIGURE 4. PAINT CONFIGURATION # ENGINEERING SPECIFICATION | SPEC<br>CD | 64709700<br>5 | |------------|---------------| | REV | | | DATE | | | DAGE | | - NORMANDALE OPERATIONS - - 3.2 Options and Variations - 3.2.1 9730-12F, 9730-24F, 9730-80F Fixed Head Models All models have the capability of being configured with a fixed head assembly which contains 48 heads and adds 967 680 bytes of unsectored capacity to the moving head configuration. As an alternate, the 9730-80 may be configured with a fixed head assembly which contains 96 heads and adds 1 935 360 bytes of unsectored capacity to the moving head configuration. This feature permits high speed head-per-track access. 8.3 ms average latency. The option is incorporated into the MMD by replacing the module assembly and is available as either a factory or field installed option. {See 6.4 for interface details, and Figure ? for head configuration.} ### 3.2.2 Dual Channel This feature permits two controllers to have access to the same device. The device is shared in the sense that either controller can select and reserve the MMD for that controller. The device then becomes busy to the other controller if it attempts to gain access. Release of the device by the controller is accomplished by issuing a release command, allowing the release timer to time out or the opposite controller can issue a priority select. {See b.2 for interface details.} All models are factory prewired for dual channel so that this feature can be factory or field installed by the addition of logic cards only. ### F.S.E Power {See LO.L.] The MMD will accommodate the following line voltages and frequencies: FO HZ 50 HZ 120 Vac 220 Vac 240 Vac Field options are available for converting between power configurations. The 50 Hz units are shipped wired for 220 Vac and can be converted to 240 Vac operation by changing tap on transformer. ### 3.2.4 Rack Mount Slides Rack mount slides are available as shown in Figure 1. # 3.2.5 Index and Sector in "8" Cable Option An option is available that places the index and sector pulses on the "B" Cable. See Figure 16. # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 10 - NORMANDALE OPERATIONS - #### 3.3 Accessories Accessory items that are required but not furnished with the units are shown in Table 2. Various cable lengths are shown in Table 3. These items must be purchased separately. | Description | Quantity Required | Note | Part No. | |-------------------------------|---------------------------------------------------------------------------------|-------|----------| | "A" Cable {Controller to MMD} | One per MMD in star-<br>one per multi-spindle<br>installation in Daisy<br>Chain | 2,4 | 775642XX | | "A" Cable {MMD to MMD} | One less than total MMD in the system | 1,2,4 | 775642XX | | "B" Cable {Controller to MMD} | One per MMD | Ч | 775643XX | | Terminator | One per MMD in star-<br>one per multi-spindle<br>installation in Daisy<br>Chain | Ц | 75841300 | | T83048 Field Exerciser | | 3 - S | 77449301 | | TB304C Field Exerciser | | 3 | 77449302 | - 1. Multiple, number of cables required depends on number of units in daisy chain. - 2. Last two digits denote length. {For cable length see Table 3.} - 3. Quantity as required for regional maintenence. - 4. In systems using the dual channel operation, twice the number of cables and terminators are required. - With head alignment features. The above accessories are required but not included with the units; they must be purchased separately. TABLE 2. ACCESSORIES LIST | 7.77 V | | | ( | able | Leng | th In | Feet | | . '. | | |-----------------------|------|----------|----|------|------|-------|------------|----|------|----| | PART NO.<br>TAB | 5 | <b>b</b> | 8 | 70 | 15 | 20 | . 52 | 30 | 40 | 50 | | 7A7 Cable<br>775642XX | 00 | 07 | 02 | 03 | | 05 | 05 | 07 | 08 | 20 | | 787 Cable<br>775643XX | - 00 | ינס | 02 | òз | 04 | 05 | 0 <b>L</b> | 07 | O& | P0 | ED A SUBSKHAPY OF CONTROL DATA CORPORATION MAGNETIC PERIPHERALS INC. ENGINEERING SPECIFICATION SPEC 64709700 CD REV. DATE PAGE 11 - MEMORY PRODUCTS ENGINEERING DIVISION - 3.4 Major Components 3.4.1 Logic Assembly The standard logic building blocks are dual-in-line, low power Schottky integrated circuits. The logic is packaged on modular removeable printed circuit boards which are housed in a logic chassis and mounted on the top of the MMD module. The cards are interconnected by a wire wrapped back plane and the I/O Cables attach to the out board edge of the I/O cards- 3.4.2 Module The MMD module is a sealed assembly that consists of a deck plate, spindle, disks, heads, positioner and closed loop air system - For component placement and air flow see Figure 2. 3.4.2.1 Positioner Head positioning is performed by a closed loop servo system. The heads are driven by a voice coil rotary actuator with position feedback provided from the disk servo surface. 3.4.2.2 Disks The MMD utilizes a coated, oriented magnetic oxide disk for the recording media. The surface is lubricated to allow the heads to start and stop in contact with the disk. 2.4.2.3 Heads Low mass- lightly loaded heads are utilized to allow start/ stop contact operation and low flying heights. 3.4.2.4 Closed Loop Air System A closed-loop system ensures continuous circulation of filtered air through the head and disk area. The air within the sealed module is isolated from the external environment with the exception of a small amount of filtered make-up air to allow for pressure differential (see Figure 2). 3.4.3 Drive Frame and Spindle Motor A rigid cast aluminum deck. 1/6 hp {1/2 hp for 80 MB} spindle motor and spindle preserve the dimensional and speed integrity necessary to the recording system. The module spindle is belt driven by the spindle mctor. 3.4.4 Open Cooling Air System Fans located in the front of the unit provide coarse filtered air to the device for cooling of the logic chassis, power supply and spindle motor (see Figure 1). GD CONTROLDATA CONTORATION MAGNETIC PERIPHERALS INC. ENGINEERING SPECIFICATION SPEC CD REV DATE PAGE 64709700 75 - MEMORY PRODUCTS ENGINEERING DIVISION - NOTE: 13 MB MODEL SHOWN FIGURE 5. ACTUATOR ASSEMBLY (POSITIONER) # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 13 - NORMANDALE OPERATIONS - - 4.0 PERFORMANCE - 4.1 Access-To-Data Characteristics - 4.1.1 Positioning Times All positioning times are measured from initiating a seek to the On Cylinder condition. The maximum positioning time is 65 ms for 12/24 MB, 55 ms for 80 MB. This is defined as the time to move the heads from track 0 to track 319 f0 to 822 for 80 MB). The maximum single track positioning time is 10 ms for 12/24 MB-7 ms for 80 MB. This is defined as the time to move between any pair of adjacent tracks. The average positioning time is 40 ms maximum (30 ms for 80 MB). This is defined as the time taken to make all possible moves divided by the number of all possible moves. {See Figure & for maximum seek time profile.} ### .4.1.2 Latency Time The average latency time is 8.33 ms, based on a nominal disk speed of 3600 rpm. The maximum latency time is $17.3 \text{ ms}_7$ based on a minimum disk speed of $3474 \text{ rpm } \{3500 - 3.5\%\}$ . Latency time is defined as the time required to reach a particular location on a track after positioning is complete. #### 4.1.3 Read Initialization Time Between the deselection of one head and the selection of another head, there is a 5.0 $\mu s$ delay within the MMD due to circuit characteristics. The time from the initiation of a head change until data can be read with a selected head without error, shall be 24.0 $\mu s$ , maximum $\{5.0~\mu s$ for head selection, $10~\mu s$ for read amplifier stabilization, and an additional 9 $\mu s$ to complete phase lock synchronization. ### 4.1.4 Write-to-Read Recovery Time Assuming head selection is stabilized, the time lapse before read gate can be enabled after switching the write gate off is LO ps, minimum (Figure 25). ### 4.1.5 Read-To-Write Recovery Time Assuming head selection is stabilized, the time lapse from dropping read gate to enabling write gate shall be 0.3 µs, minimum {Figure 2b}. # ENGINEERING SPECIFICATION SPEC 64709700 CD 7 REV . DATE PAGE 14 NORMANDALE OPERATIONS - NOTE: SEEK PROFILE FOR THE 80 MB UNIT WILL BE SUPPLIED. ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 15 - MEMORY PRODUCTS ENGINEERING DIVISION - ### 4.2 Data Capacity The data capacity specified is based on the number of bits that are recorded on a track. The unsectored capacity below does not include an allowance for tolerance gaps. | Data Capacity - Unsectored | | 15 | 18 | Hove | ab 1 | e Hea<br>MB | <u>ds</u> | 80 | <u> 18</u> | • | Fixe<br>{Opi | ed He | | |------------------------------------------------------------------------------|----|----|------------------------|------|------|-------------------------------|-----------|----|-------------------------------|-----------|--------------------------|-------|----------------------------| | Heads<br>Bytes/Track<br>Bytes/Cylinder<br>Cylinders/Spindle<br>Bytes/Spindle | 12 | | 5<br>02E<br>02E<br>00P | 25 | 80 | 4<br>150<br>540<br>320<br>800 | 82 | | 2<br>160<br>006<br>623<br>004 | 20<br>967 | 48<br>140<br>*<br>*<br>* | 3 | 150 A<br>150<br>250<br>250 | See 6.4 for head/cylinder addressing characterics. $\Lambda$ APPLIES TO AU MB ONLY. ### 4.3 Data Transfer Rate Nominal bit rate: 9.677 MHz. #### 4-4 Error Rate The following error rates assume that the MMD is being operated within this specification. Errors caused by media defects or equipment failures are excluded. ### 4.4.1 Read Errors Prior to determination of a read error rate, the data shall have been verified as written correctly and all media defects flagged. ### a. Recoverable Error Rate - 1 in 10<sup>10</sup> The recoverable error rate is the number of errors encountered which are recoverable within three retries as a function of the number of bits transferred. #### b. Unrecoverable Error Rate An unrecoverable read error is one which cannot be read correctly within 9 retries (three retries at each data strobe setting). Unrecoverable read errors shall be considered as failures affecting MTBF. ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 16 MEMORY PRODUCTS ENGINEERING DIVISION - #### 4.4.2 Write Errors Write errors can occur as a result of the following: write data not being presented correctly, media defects, or equipment malfunction. As such, write errors are not predictable as a function of the number of bits passed. For the case of an unrecoverable write error occurring because of a MMD equipment malfunction, the error is classified as a failure affecting MTBF. Unrecoverable write errors are those which cannot be corrected within three attempts at writing the record with a read verify after each attempt. #### 4.4.3 Environmental Errors When operating at low effective data transfer rate; e.g., random access of single short records, the effective error rate may be expected to exceed the above limits due to external environmental interference. The resulting recoverable read error rate shall be less than one error in eight hours of operation. #### 4.4.4 Media Errors The media utilized in the MMD has been certified under the assumption that the user has implemented error correction code {ECC} techniques and/or bad spot mapping methods for proper handling of media flaws. Media flaws are characterized as correctable and uncorrectable errors. A correctable error is one being equal to or less than ll bits in length and not exceeding one error of this type per track. An uncorrectable error is one greater than ll bits in length or two or more correctable errors per track. The allowable media error criteria for the MMD is: - a. No errors of either type at cylinder 000, head 00 and 01. {Also heads 02 and 03 on 9730-24}. - b. No errors of either type for 200 bytes following index on all tracks. - C. No errors of either type for all fixed head tracks. - d. Maximum correctable errors per drive will not exceed: 9730-12 6 51 42-067P 50 08-067P e. There are no uncorrectable errors. MAGNETIC PERIPHERALS INC. @Danderyor Control Data Corporation # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 17 - NORMANDALE OPERATIONS - ### 4.5 Data Security Under no circumstance of normal Controller I/O operation is it possible to write a pattern not corresponding to that on the write data lines. It is possible to alter the bit pattern only when the MMD signifies an On-Cylinder Status, and then only upon specific MMD selection. Data is protected by inhibiting Write Gate in all fault conditions including a loss of On Cylinder, or low voltage. Under any of the following conditions, an emergency retract of the heads is performed so that data is protected either by the above mentioned fault condition, or by switching off the voltage required to write. These conditions are: - a. Loss of ac line power. - b. Loss of speed. - c. Loss of a power supply voltages. #### 4-6 Start Time The time for the MMD to be in the Ready state after power has been turned on is 30 seconds. ### 4.7 Access Errors There shall be no more than one positioning error in $10^6$ seeks. ### 5.0 RECORDING CHARACTERISTICS | 5.1 | Recording | 12 MB | 24 MB | 8M D& | |-----|----------------------------------------------------------------------------------------------------------|------------------------------|------------------------------|------------------------------| | | Mode: MFM<br>Nominal BPI Density (inner<br>track: moving heads) | | | | | | Nominal BPI Density Sinner | • | FIBI | 6417 | | ר ח | track, fixed heads} | 6409 | 6409 | 6409 | | 5.2 | Disks (Figure ?) | 15 WB | 24 MB | 80 MB | | | Total number: Servo surface: Total recording surfaces: Active Tracks per surface: Nominal disk diameter: | | 2<br>2<br>640 | 4<br>1<br>5<br>822 | | | M = 7 : 7 · | 14 in.<br>0.00337 in.<br>296 | 14 in.<br>0.00337 in.<br>296 | 14 in.<br>0.00294 in.<br>340 | ### 5.3 Heads {Figure 7} | Servo head: | 7. | - | _ | |-------------------|------------|------------|------------| | Recording heads: | | j. | l. | | | < | ų | 7.0 | | Read/Write width: | 0.0023 in. | 0.0023 in. | 0.0020 in. | #### 5.4 Spindle The spindle speed is 3500 rpm (+2.5% -3.5%). The speed tolerance includes motor performance, pulley tolerances and the main power and frequency variations specified in 10.1.1. AA183 CD CONTROL DATA CORPORATION # MAGNETIC PERIPHERALS INC. ENGINEERING SPECIFICATION SPEC 64709700 CD REV MEMORY PRODUCTS ENGINEERING DIVISION FIGURE 7A. 12/24 HEAD CONFIGURATION # ENGINEERING SPECIFICATION SPEC 64709700 CD **REV** DATE PAGE 19 NORMANDALE OPERATIONS . TWO REQUIRED FOR 96 HEADS **3430A** MAGNETIC PERIPHERALS INC. ED CONTROL DATA CO # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 20 NORMANDALE OPERATIONS - **L.** INTERFACE - **L.l** Interface Definition The Standard "A" cable I/O is 60 pin configuration. The Standard "B" cable is 26 pin configuration. {See Table 2 and 3 for I/O cables.} All input and output signals are digital, utilizing industry standard transmitters and receivers to provide a terminated, balanced, transmission system for long distances and/or noisy electrical environment. Figure & is a block diagram of the MMD. The "A" cable is a twisted-pair flat cable. The "B" cable is a ribbon flat-cable with ground plane and drain wire. Twisted-pair and/or ground plane shielding is utilized to minimize cross-talk and reduce inductive coupling due to static discharges, as well as control impedance variations regardless of cable lay. 6.1.1 Terminated, Balanced Transmission System Transmitters and receivers of the industry standard type 75110A and 7510B or equivalent are used to provide a terminated balanced transmission system (see Figure 9). 6.1.2 Line Transmitter Characteristics The MMD Controller line transmitter (Figure 10) are compatible with the MPI line receiver described in 6.1.3. 1. Output Signal Levels Control Signals - See Figure 10. Data Signals - See Figure 9. MEMORY PRODUCTS ENGINEERING DIVISION (S) A MARKANY OF CONTROL CONTROL n n 12 709700 m TRANSHITTER/RECEIVER 24 a112 V 🛈 OPEN CABLE DET. 10 LINES CYLINDER ADDRESS POSITION COMMANDS ROTARY HEAD UNIT SELECT CYLINDER SELECT ANALOG SERVO REGISTER POSTTIONER -POSITION FEEDBACK UNIT SELECT 20 (TAG 1) SIGNAL SUBTRACTOR SERVO HEAD UNIT SELECT 21 UHIT 500 KHZ DIGITAL SELECT POSITION HOVEABLE HEADS 2,4 OR 10 UNIT SELECT 22 DIFFERENCE COUNTER AND UNIT SELECT 23 WRITE SERVO CONTROLS PHASE LOCKED 30 BUS OSCILLATOR (2) HEAD SELECT (TAG 2) 21 BUS 22 15 LINES BUS 4 LINES HEAD ADDRESS OPTION 23 REGISTER FIXED HEAD SELECT FIXED HEADS BUS 48 CHANNELS OR 94 BUS CHANNELS 25 BUS RECEIVER 26 BUS 27 (TAG 3) BUS (3) CONTROL SELECT 28 **8U**5 29 **BU**5 WRITE DATA 19.2 HHZ WRITE CLOCK TAG 1 0 SERVO CLOCK TAG 2 **②** WRITE DATA TAG 3 (1) WRITE CLOCK POWER PICK READ CLOCK POWER HOLD READ RECOVERY READ DATA READ AMP INDEX AND (PHASE LOCKED OSC.) 27 STROBE LATE SECTOR WRITE DRIVER 28 STROBE EARLY FAULT 20 WRITE SEEK ERROR READ GATE 25 AH ENABLE OH CYLINDER ADDRESS HARK FOUND UNIT READY TRANSMITTER ADR. MK. FOUND WRT. PROTECTED INDEX SECTOR SERVO CLOCK SECTOR INDEX READ DATA READ CLOCK WHIT SELECTED SEEK END B1858 FIGURE œ **BLOCK** DIAGRAM GD CONTROL DATA CORPORATION # MAGNETIC PERIPHERALS INC. ENGINEERING SPECIFICATION 64709700 SPEC 5 CD REV DATE PAGE 22 MEMORY PRODUCTS ENGINEERING DIVISION - - CABLE SHALL BE FLAT CABLE WITH CHARACTERISTIC IMPEDANCE 130 mlg unms, CDC P/N 77564300 OR EQUIVALENT. $\Delta$ - FOR LOGIC LEVELS AND TRUTH TABLE, REFER TO TRANSMITTER AND RECEIVER TEXT. - TERMINATOR RESISTORS ARE LOCATED ON DRIVE LOGIC CARD OR IN CONTROLLER. THESE SIGNALS MUST BE STAR CABLED. FIGURE 9. TYPICAL READ/WRITE DATA AND CLOCK TRANSMITTER AND RECEIVER # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 23 NORMANDALE OPERATIONS - | LOGIC<br>INPUTS | | | INHIBIT<br>INPUTS | | | | | |-----------------|--------|------|-------------------|---|----|--|--| | | a | F2 | F2 F1 | | | | | | L or H | L'or H | L | Lorb | н | Δ. | | | | LorH | LorH | LorH | L . | я | A | | | | | LorH | 8 | н | L | R | | | | LorH | F, | н | Я | L | H | | | | × | Н | Я | н | H | | | | TRUTH TABLE 5116A - CUTPUT LEVELS L = MOST NEGATIVE LEVEL H = LEAST NEGATIVE LEVEL - 2. INPUT LEVELS H = MOST POSITIVE LEVEL L = LEAST POSITIVE LEVEL - THIS IS AN INDETERMINATE INSTRUCTION WHEN SENSED BY AN ACTIVE (SELECTED) RECEIVER. - VOLTAGE RANGE INCLUDES TRANSHITTER OUTPUT SWING IN LOW STATE OF 11 ±3 MA, AND TERMINATING RESISTOR RANGE OF 56 ±5% OHMS. - TERMINATING RESISTORS ARE REQUIRED ON ALL "A" CABLE TRANSHITTERS. TRANSMITTERS IN THE DRIVE ARE TERMINATED BY THE TERMINATOR ASSEMBLY. REFER TO SINGLE AND DUAL CHANNEL INTERFACE ILLUSTRATION, AND THE TERMINATOR PARAGRAPH. - RECEIVER INPUTS A AND B ARE CONNECTED TO TRANSHITTER CUTPUTS Y AND Z RESPECTIVELY. # ENGINEERING SPEC 64709700 CD 5 REV DATE PAGE 24 MEMORY PRODUCTS ENGINEERING DIVISION ### 2. Output Line Polarity Control Signals - The MPI transmitter (Figure 10) shall be connected to the I/O line such that the output, labeled Z<sub>1</sub> shall correspond with the low order pin number of the pin assignments and in turn connect to receiver pin labeled B<sub>1</sub> except for the unit selected line which is connected in the opposite manner. When transmitter and receiver are connected in this manner, a logical 1 into the transmitter produces a logical 1 out of the receiver, except for the unit selected line where a logical 1 into the transmitter produces a logical 0 out of the receiver. ### . L.l.3 Input Amplifier {Receiver} Characteristics The MMD Controller input amplifier (Figure 11) is compatible with the MPT transmitter described in 6.1.2. ### 1. Receiver Propagation Delay The receiver propagation delay shall typically be 17 ns in the direction of the logical 1, and 17 ns in the direction of the logical 0. #### 2. Receiver Input Polarity Control Signals - The input {labeled "B"} of the receiver {Figure 11 } is connected to the lowest numbered pin of the pair in the cable and in turn connected to the transmitter pin labeled Z. Data Signals - See Figure 9. ### 6.1.4 Terminator ### 1. VAV Cable A terminator resistance as shown in Figures 10 and 11 is required at the transmitter and receiver end of each transmission line of the $\P A \P$ cable. This resistance is provided on the unit by the terminator assembly (see Table 2), which must be ordered separately (P/N 75841300). A termination resistance is required at the controller end of each line of the $\PA\P$ cable except for the Open Cable Detect line. See Paragraph 6.2.2-7. No termination resistance is used on the Power Sequence lines in the $\PA\P$ cable. #### Z. ♥B♥ Cable A termination resistance as shown in Figure 9 is required at the receiver end of each transmission line of the °B° cable. This resistance is provided at the unit's receiver logic card. GD A SUBSIGNATION CONFORMATION ## ENGINEERING SPECIFICATION SPEC 5 CD 5 REV DATE PAGE 25 MEMORY PRODUCTS ENGINEERING DIVISION - 5106B #### NOTES: - 1. 20K OHM RESISTORS ARE TYPICAL VALUES. - 2. ALL VALUES IN OHMS UNLESS INDICATED OTHERWISE. - A BIAS NETWORK SHOULD BE USED TO PREVENT FALSE STATUS OR INTERRUPT CONDITIONS WHEN DRIVE POWER IS OFF AT CONTROLLER END OF UNIT, SELECTED AND SEER END SIGNALS. - A TERMINATING RESISTORS ARE LOCATED; A. ON LOGIC CARD FOR "9" CABLE LINES. B. IN SEPARATE TERMINATOR ASSEMBLY FOR "A" CABLE. - SEE 6.2.2.7 FOR DESCRIPTION OF OPEN CARLE DETECT SIGNAL. DIFFERENTIAL INPUTS TIEIHMI OUTPUT VA-VB ≥ 2500 L or H Los H L VA-VB < 25mm L oz H Ħ H Ħ IND. L or H L Vg-VA ≥ 25= H LINE RECEIVER TRUTH TABLE FIGURE 11. CONTROL LINE RECEIVER # ENGINEERING **SPECIFICATION** SPEC 64709700 CD 5 **REV** DATE PAGE 26 NORMANDALE OPERATIONS #### NOTES - MAXIMUM INDIVIDUAL A CABLE LENGTHS = 100 FEET - HAZIMIN INDIVIDUAL & CABLE LENGTHS . 50 FEET #### HOTES - TERMINATION OF "A" CABLE LINES ARE REQUIRED AT CONTROLLER AND THE LAST UNIT OF THE DAISY CHAIN OR EACH UNIT IN A STAR. SEE 6.1.6.1. - 2. TERMINAT ON OF "9" CABLE RECEIVER LINES ARE REQUIRED AT THE CONTROLLER AND ARE ON THE UNIT'S RECEIVER-CARDS. SEE 6.1.4.2. - MAXIMUM CUMULATIVE A CABLE LENGTH PER CONTROLLER . 100 FEET . MAXIMUM INDIVIDUAL B CABLE LENGTH . 50 FEET. # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV . DATE PAGE 27 - NORMANDALE OPERATIONS - 6.1.5 I/O Cables {See Figure 13} 6-1-5-1 "A" Cable | 1.a Cont | DESCRIPTION | N\q IQM<br>14361115<br>14245603 | BERG P/N<br>65043-007<br>48048 | P/N SPECTRA-STRIP | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------|--------------------------------| | | Pr 30 pairs 28 AWG | 95043902 | | 3CT-6028-78-05-100 | | 6.1.5.2 | "A" Cable Mating R | eceptacle d | on Unit or | Controller | | | ITEM DESCRIP | | MPI P/N | AMP P/N | | | header L.b 50 pin- ver | _ | 408P4E4P | 3-86479-4 . | | | header | rical | P5128EPP | 3-87227-0 | | 6.1.5.3 | "B" Cable | | | | | ITEM | DESCRIPTION | MPI P | <u> </u> | 3M P/N | | l.a<br>.b<br>2. | Connector {25 pos. Connector Pull Tab Flat Cable {25 pos with ground plane drain wire. | 92004<br>85028 - 1• | 801 | 3399-3000<br>3490-2<br>3476-25 | | <b>L.I.5.4</b> | "B" Cable Mating Re | eceptacle o | n Unit or | Controller | | | ITEM DESCRIPTION TIGHT | ······································ | MPI P/N | AMP P/N | | | header<br>1.b 25 pin, vert | _ | 94369802 | 1-86479-0 | | | header | | 40128EPP | 1-87227-3 | E D NORMANDALE OPERATIONS FIGURE 13. I/O CONNECTORS MAGNETIC PERIPHERALS INC. GD CONTROL DATA CONTORATION # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 29 NORMANDALE OPERATIONS - ### 6.1.6 I/O Cable Characteristics "A" Cable Type: 30 twisted pair, flat-cable Twists per inch: 2 Impedance: LOO ±10 ohms Wire size: 28 AWG. 7 strands Propagation time: 1.6 to 1.8 ns/ft Maximum cable length: 100 ft cumulative Voltage Rating: 300 V rms "8" Cable (with ground plane) Type: 25 conductor, flat cable with ground plane and drain wire Impedance: 130 ±15 ohms {3M P/N 3476-25} Wire size: No. 25 AUG - ? strands Propagation velocity: 1.65 ns/ft {nominal} . Maximum cable length: 50 ft Voltage Rating: 300 V rms ### 6.2 Signal Lines 6.2.1 Address and Control Tag Functions (received by the unit) Address and control functions are transferred on 10 lines. The significance of the information on these lines is indicated by one of three tag lines (see Figures 14, 15 and 16). - 6.2.1.1 Cylinder Address (Tag 1) - A. MMD Moving Head Ten bus lines {Tag l} are used to carry the cylinder address to the MMD. Since the MMD is a direct addressing device, the Controller need only place the new address on the lines and strobe the lines with Tag 1 (see Figure 17). The unit must be On Cylinder before Tag 1 is sent. The bus lines should be stable throughout the tag time. # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 30 NORMANDALE OPERATIONS - B. MMD Fixed Head Tag and Bus Transfer of cylinder and head address information is controlled by the same timing requirements as the moving head sequence which is defined in Figure 17. Because no positioner move is involved and it would be expected that a head select would immediately follow a cylinder select the minimum Tag/Bus timing is as shown in Figure 28. The fixed heads may be used to either read or write data while the moveable head positioner is in motion. The normal sequence of events would occur in the following order: - The controller issues a cylinder select with the desired moveable head cylinder location on the bus-"On Cylinder" and "Seek End" will drop. - 2. The controller accesses the desired fixed head location with the appropriate cylinder select and head select signals. - 3. Conforming to the specified times for head select to read or write, the controller can read or write on the fixed head memory. The absence of "On Cylinder" and "Seek End" will not cause a "Fault" in the unit when reading or writing on the fixed head shoe. - 4. At the completion of the seek by the moveable head positioner, "On Cylinder" and "Seek End" will become true. - 5. When the read or write operation is complete on the fixed head, the controller may readdress the moveable heads by sending the appropriate cylinder select {zero track seek} and head select signals. The cylinder select command is required in order to clear the fixed head mode. # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 31 NORMANDALE OPERATIONS - 6.2.1.2 Head Select {Tag 2} 6.2.1.3 Control Select {Tag 3} This signal acts as an enable and must be true for the entire control operation. 1. Write Gate (Bit O) The Write Gate line enables the write driver (Figure 15). Read Gate {Bit ]} Enabling of the Read Gate (Figure 15), enables digital read data on the transmission lines. The leading edge of Read Gate triggers the read chain to syncronize on an all zeros pattern. {See Figure 18 for read gate and write splice relationship with Address Mark, and Figure 26 for Read Gate Timing with fixed sectors.} 3. Servo Offset Plus {Bit 2} When this signal is true, no physical movement of the heads is performed in the drive, used only to meet timing requirements of SMD Drive Family. {See Figure 17 for timing.} 4. Servo Offset Minus (Bit 3) When this signal is true, no physical movement of the heads is performed in the drive, used only to meet timing requirements of SMD Drive Family. {See Figure 17 for timing.} 5. Fault Clear (Bit 4) A pulse, 100 ns minimum, sent to the MMD will clear the fault flip-flop if the fault condition no longer exists. GD CONTROL DATA CONTORATION # ENGINEERING SPEC 54709700 CD 5 REV DATE PAGE 32 191 D MEMORY PRODUCTS ENGINEERING DIVISION -- | CONTROLLER | | ÇABLE | | DRIVE | |------------|------------------------|----------|------------------|-------------| | · | • | | LO, HI | | | • | UNIT SELECT TAG | | 22, 52 | • | | | UNIT SELECT 20 | | 23, 53 | | | • | UNIT SELECT 21 | | 24, 54 | | | | UNIT SELECT 22 | | 26, 56 | • | | | UNIT SELECT 23 | · | 27, 57 | * | | • | TAG 1 | A | 1, 31 | | | | TAG 2 | A | 2, 32 | | | | TAG 3 | A | 3, 33 | • | | • | BIT O | A | 4, 34 | | | | BIT 1 | À | 5, 35 | | | • | BIT 2 | A | 6; 36 | | | | BIT 3 | À | 7, 37 | | | • | 817 4 | A | 8, 38 | , | | • | SIT 5 | A | 9, 39 | • | | | BIT 6 | A | 10, 40 | - | | • | *B1: 7 | $\Delta$ | 11, 41 | | | • | BIT 8 | <u>A</u> | 12, 42 | | | | 1 817 9 | A | 13, 43 | • | | | OPEN CABLE DETECTOR | | 14, 44 | | | | INDEX | A | 18, 48 | • | | | SECTOR | A | 25, 55 | • | | | FAULT | | 15, 45 | · | | | SELK ERROR | A | 16, 46 | • . | | : | | A | 17. 47 | | | • | ON CYLINDER UNIT READY | A | 19, 49 | | | | | A | | | | | JRITE PROTECTED | A | 20, 50<br>28, 58 | | | | | <u> </u> | | | | | POWER SEQUENCE PICK | | 29 | ONE TWISTED | | ٠ | POWER SEQUENCE HOLD | A | <u> 59</u> | J | | | BUSY | | | | | | NOT USED (SPARE) | | 30, 60 | | NOTE: 60 POSITION 28 AWG, 30 PAIR, TWISTED-STRAIGHT FLAT CABLE MAXIMUM LENGTH - 100 FT ⚠ DUAL CHANNEL UNITS ONLY. A GATED BY UNIT SELECTED. FIGURE 14- "A" CABLE TAG/BUZ I/O INTERFACE MAGNETIC PERIPHERALS INC. BD CONTROL DATA CORPORATION ## ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 33 MEMORY PRODUCTS ENGINEERING DIVISION | | TAG 1<br>IN | TAG Z<br>IN | E DAT - | UNIT | |------------------|---------------------|----------------|-----------------------|---------------------| | 8 <b>nz</b><br>, | CYLINDER<br>ADDRESS | HEAD<br>SELECT | CONTROL<br>SELECT | | | Bit 0 | 50 | 50 | Write<br>Gate | | | 1 | 5, | 5, | Read<br>Gate | · | | 5 | 52 | 52 | Servo<br>Offset Plus | | | 3 | 23 | a³ <u>∕</u> î | Servo<br>Offset Minus | • | | ц. | 2 <sup>4</sup> | 24 <u>∕</u> 1 | Fault<br>Clear | | | 5 | 2 <sup>5</sup> | | AM<br>Enable | | | Ŀ | Sp | | RTZ | | | 7 | e <sup>7</sup> | • | Data<br>Strobe Early | | | a · | 28 | | Data<br>Strobe Late | | | 9 | 29 | | Release 🔕 | APriority<br>Select | ASSIGNED TO SMD FAMILY (9764/66) A DUAL CHANNEL ONLY FIGURE 15. TAG BUS DECÒDE # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 34 NORMANDALE OPERATIONS - | CONTROLLER | "B" CAB | LE | DRIVE | |------------|---------------------|-----------------|----------| | | | LO, HI<br>8, 20 | | | | WRITE DATA GROUND | 7 | -> | | | WRITE CLOCK | 6, 19 | | | | GROUND | 18 | <u></u> | | | SERVO CLOCK | 2, 14 | | | | GROUND | 1 | | | | READ DATA | 3, 16 | | | | GROUND | 15 | | | | READ CLOCK | 5, 17 | <u> </u> | | | GROUND | 4 | · | | | SEEK END | 10, 23 | | | | UNIT SELECTED | 22, 9 | • | | | GROUND | 21 | | | | RESERVED FOR INDEX | 12, 24 | | | | GROUND | 11 | | | | RESERVED FOR SECTOR | 13, 26 | | | | GROUND | 25 | | 1880 NOTES: 1. 26 CONDUCTOR FLAT CABLE. MAXIMUM LENGTH - 50 FT. 2. NO SIGNALS GATED BY UNIT SELECTED. FIGURE 14. "B" CABLE TAG/BUS I/O INTERFACE # ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE MAGNETIC PERIPHERALS INC. BD 1 SUBSEMINY OF CONTROL C ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 36 MEMORY PRODUCTS ENGINEERING DIVISION #### b. AM Enable {Bit 5} {See Note} The AM {Address Mark} Enable line; in conjunction with Write Gate or Read Gate; allows the writing or recovering of Address Marks {Figure 18}. When AM Enable is true while Write Gate is true; the writer stops toggling and erases the data; creating an Address Mark. Write Fault detection in the unit is inhibited by this signal. When AM Enable is true while Read Gate is true, an analog voltage comparator detects the absence of read signal. If the duration of the erased area is greater than 16 bits, an Address Mark Found signal will be issued. NOTE: If Address Mark is not used. Bit 5 must be held inactive during Control Select functions. #### 7. RTZ (Bit b) A pulse, 250 ns minimum, 1.0 ms maximum, sent to the MMD will cause the actuator to seek track 0, reset the Head Register and clear the Seek Error flip flop. This seek is significantly longer than a normal seek to track $\square_1$ and should only be used for recalibration, not Data acquisition. #### 8. Data Strobe Early (Bit ?) When this line is true, the MMD PLO Data Separator will strobe the data at a time earlier than nominal. Normal strobe timing will be returned when the line is false. #### 9. Data Strobe Late {Bit &} When this line is true, the MMD PLO Data Separator will strobe the data at a time later than nominal. Normal strobe timing will be returned when the line is false. NOTE: The Data Strobe signals are intended to be an aid in recovering marginal data. The data strobe position returns to nominal when the respective signals go false. A carriage offset will result in loss of On Cylinder and Seek End for a period of 2 ms maximum (see Figure 17). The maximum time from forward to reverse offset or vice versa will not exceed 4 ms. Data shall not be written while in the offset mcde. #### ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 37 MEMORY PRODUCTS ENGINEERING DIVISION - NOTES: A READ GATE MUST BE DROPPED PRIOR TO THE WRITE SPLICE. IT MUST BE REINITIATED AT LEAST ONE BIT AFTER THE WRITE SPLICE AND WITH AT LEAST 11 BYTES OF ZERO SITS RENATING IN THE SYNC FIELD. 12 BYTE (EXAMPLE) CONSISTS OF ONE BYTE FOR WRITE SPLICE AND 11-BYTES FOR PLO SYNC. ADDRESS MARK EMABLE SHOULD OCCUR SEMULTAMEDUSLY WITH READ GATE. FIGURE 18. TYPICAL READ/WRITE TIMING WITH ADDRESS MARK ### ENGINEERING SPECIFICATION SPEC 54709700 CD 5 REV DATE PAGE 38 MEMORY PRODUCTS ENGINEERING DIVISION - #### 10. Release {Bit 9} {Dual Channel Only} Enabling this line will release channel reserve and Channel Priority Select Reserve in the MMD, making alternate channel access possible after selection by the other channel ceases. If the unit is desired to function with "Reserve Timer" feature, release will occur 500 ms {nominal} following the deselection of the MMD. If a longer or shorter time is desired, the timer may be customer altered by changing a resistor and capacitor to obtain delays from 500 ns to 10 seconds. Enabling Release will always clear Reserve and allow alternate channel access independent of the Reserve Timer feature. The Reserve Timer is enabled by means of a switch in the logic chassis. Inhibiting the Reserve Timer causes the MMD to stay Reserved until specifically released by the operating channel. A unit is Reserved immediately upon selection, but may be released any time after 500 ns following selection. By means of a switch in the logic chassis, it is also possible to absolutely reserve an MMD to one or the other channels. #### 5.2.1.4 Unit Select Priority Select {Bit 9} {Dual Channel Only} When this line is true, the unit will be unconditionally selected and absolutely reserved by the respective channel providing both channels are enabled and a priority select condition does not exist on the opposite channel. Once the Priority Select function has been performed the respective channel has exclusive access to the drive. The opposite channel can gain access only after a release function has been performed on the selected channel (see 6.2.1.3.10). For timing see Figure 19. When a priority selection exist on one channel, all interface signals are inhibited on the opposite channel including UNIT SELECTED and BUSY. Ö mm 띰 64709700 5 FIGURE 19. SAMPLE PRIORITY SELECT TIMING MAGNETIC PERIPHERALS INC. ED CONTROL C ## ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 40 - NORMANDALE OPERATIONS - #### 5.2.2 Individual Lines #### 1. Sector Mark The Sector Mark is derived from the servo track. Timing integrity is maintained throughout seek operations (see Figure 20). The number of sectors per revolution is switch selectable and is determined by counting sector clocks. The switches are located on a card within the logic chassis. Each switch represents a fixed number of sector clocks when closed. To calculate the proper switch positions for the number of sectors desired, use the following formula: Example for 8 sectors: $$\frac{13 \, 440}{8} - 1 = 1679$$ close switch $10 = 1024$ 1 = 2 One sector clock for SM counter reset 1 1680 sector clocks/sector Each sector clock {80b kHz clock} is equivalent to 12 data bits. ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 41 MEMORY PRODUCTS ENGINEERING DIVISION - FIGURE 20. INDEX AND SECTOR TIMING MAGNETIC PERIPHERALS INC. @Discontrol on corporation ## ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 42 NORMANDALE OPERATIONS #### 2. Fault When this line is true, a fault condition exists in the MMD. The following types of faults may be detected by the MMD: DC Voltage Fault, Head Select Fault, Write Fault, Write or Read while Off Cylinder, and Write Gate during a Read operation. A fault condition will immediately inhibit the writer to prevent data destruction. The DC Voltage Fault indicates a below normal voltage from the positive or negative power supplies. The Head Select Fault indicates that more than one head is selected. The Write Fault indicates low for the absence of write current as well as the absence of write data. This line may be cleared by Control Select, or Fault Clear on the Operator Panel, or Master Fault Clear on the Fault card [providing the fault no longer exists]. Faults are stored in individual flip flops as a maintenance aid, and may be cleared only by powering down do power or clearing the fault by means of the switch on the fault card. #### 3. Seek Error When this line is true, a Seek Error has occurred. The error may only be cleared by performing a RTZ. This signal indicates that the carriage has moved to a position outside the recording field. NOTE: Because of the recording characteristics of the servo positioning tracks, some modules may not detect a Seek Error at cylinder address 320 fan illigal address}. In this case, a Seek Error will be detected at cylinder address 321 fl2 and 24 only}. The 12 and 24 MB MMD's will not decode a seek error for an illegal track address until the positioner moves the heads into a guard band area. This requires approximately 65 ms under worst case conditions. There is no seek error status for cylinders beyond the designated fixed head cylinders. The &O MB MMD will decode a seek error for an illegal track address of &23 to &95 for the moving head portion. A seek error will also be decoded at cylinder 916 and above for fixed heads. The device will not decode a seek error in units without fixed heads or units with only one fixed head assembly {48 heads} if the designated fixed head cylinders are addressed. Response time for an invalid cylinder is 250 µs max. A Return-to-Zero Seek Command will clear the Seek Error condition, return the heads to cylinder zero, and enable an On Cylinder signal to the Controller. SPEC 64709700 CD 5 REV DATE PAGE 43 NORMANDALE OPERATIONS - #### 4: On Cylinder This status indicates the servo has positioned the heads over a track. The status is cleared with any seek instruction causing carriage movement, or a zero-track seek. A carriage offset will result in loss of On Cylinder for a period of 2.75 ms {nominal}. For a zero track seek, on cylinder drops for 30 $\mu s$ nominal 12/24 MB, 150 $\mu s$ max. for 80 MB. #### 5. Index This signal occurs once per revolution, and its leading edge is considered the leading edge of the Sector Zero, typically 2.5 $\mu s$ (see Figure 20). Timing integrity is retained throughout seek operations. #### b. Unit Ready When true, and the unit is selected, this line indicates that the unit is up to speed, and the heads are over the recording tracks and no fault condition exists within the MMD. #### 7. Open Cable Detector The open cable detect circuit (see Figure 11) disables the interface in the event that the "A" interface cable is disconnected or controller power is lost. It is recommended that the controller circuitry have sufficient voltage margins and interlocks to prevent operation on the MMD before controller is Ready or prior to impending controller power failure. Relay logic and passive terminations sometimes aid this requirement. If 75LlOA transmitters are used to drive the Open Cable Detect line from the controller, two transmitters should be paralleled, and no 5b ohm termination resistance to ground should be used at the controller end. #### 8. Unit Select Tag This signal gates the desired logic number into the logic number compare circuit. The unit will be selected internally 600 ns {maximum} after leading edge of this signal. For timing see Figure 21. Note that this function must be edge triggered. In Dual-Channel Units: Unit Select tag also forces the MMD to be reserved to that channel: providing selection occurs. The reserve will not be cancelled unless by release command: Reserve Timer or dc power-down/power-up. If Bus Bit 9 and the desired logic number is present with Unit Select Tag: a Priority Select will be performed: refer to paragraph 6.2.1.4. The unit will be selected internally 600 ns {maximum} after leading edge of Unit Select Tag. For timing see Figure 21. If both controllers request access simultaneously: Channel A will be granted priority. SPEC 54709700 CD 5 REV DATE PAGE 44 NORMANDALE OPERATIONS - FIGURE 21. LOGIC NUMBER SELECT AND TIMING DIAGRAM SPEC 64709700 CD 5 REV DATE PAGE 45 - NORMANDALE OPERATIONS 9. Unit Select $\{2^0, 2^1, 2^2, \text{ and } 2^3\}$ These four lines are binary coded to select the logical number of 1 of 16 MMDs. The unit number (0 through 15) is selectable by means of switches located on a card in the logic chassis. #### 10. Address Mark Found Address Mark Found is a pulse which is sent to the controller following recognition of at least 16 missing transitions and the first zero of the zeros pattern. The controller must drop the Address Mark Enable line {Bit 5} upon receiving Address Mark Found {AMF} and valid data will be presented on the I/O lines following the AMF pulse. Upon sensing the dropping of Address Mark Enable line, the Address Mark Found pulse will be reset within &.O µs maximum {see Figure 1&}. NOTE: Under certain conditions it is possible that the MMD could issue a false Address Mark Found signal during an address mark search operation. This would occur if a media flaw existed which simulated the electrical characteristics of an address mark (at least 16 missing transitions followed by a zero). It is recommended provisions be made in system hardware or software to allow recovery from, or avoid the possibility of detecting false AMF signals. #### 11. Seek End Seek End is the combination of ON CYLINDER or SEEK ERROR indicating that a seek operation has terminated. In Dual Channel Drives, the Seek End Signal sent to the unselected channel will normally be a constant one. However, if while the Drive is selected on a channel, and the opposite channel receives a select, this action will be noted by circuitry within the Drive. Then, when the selected channels Select and Reserve Latches are cleared, the Seek End Signal sent to the waiting channel will go to a zero for 30 µs. For a zero track seek, "seek end" drops for 30 µs nominal 12/24 MB, 150 µs max. for 80 MB. #### 12. Unit Selected When the four Unit Select bit lines compare with the settings of the Unit Select switches in the logic chassis, and when the leading edge of Unit Select tag is received, the Unit Selected line becomes true and is transmitted to the controller on the "B" cable (see Figure 21). Multiple Unit Selected responses on a daisy-chain system indicate duplicate switch settings have been used. MAGNETIC PERIPHERALS INC. BD CONTROL DATA CO ## ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 46 NORMANDALE OPERATIONS - #### 13. Write Protected Enabling the Write Protect function inhibits the writer under all conditions, illuminates a LED located on logic cards, and sends a Write Protected signal to controller. Attempting to write while protected will cause a fault to be issued. The Write Protect function is enabled by a switch located on a card in the logic chassis. #### 14. Power Sequencing (Figure 22) Power Sequencing requires ac power on, and REMOTE START switch (switch selectable in MMD) in the Remote position. Applying ground to the Pick and Hold lines will cause the first MMD in sequence to power up. Once this MMD is up to speed, the Pick signal is transferred to the next active MMD and repeated until all active MMD's or SMD's are powered up. Individual MMD's may be started and stopped once power sequencing is completed. A power failure necessitates a new power up sequence. When in Local Start mode, each MMD is independently operated by its respective AC Power switch. In the Remote Mode a Pick or Hold is considered to be present from the Controller when a ground is present on $\PAP$ cable Pin 29 for Pick and Pin 59 for Hold. #### 15. Busy (Dual Channel Only) If the MMD is already reserved and/or selected, a Busy signal will be issued to the TAT cable and unit selected will be issued on the TBT cable to the channel attempting the select. This busy signal will be issued from the MMD at its I/O connector within 600 ns following the selection attempt, and will remain at this status until Unit Select tag is dropped or the unit is no longer busy. Unit Selected should be used to enable Busy in the Controller. GD CONTROL DATA CONFORATION ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 47 MEMORY PRODUCTS ENGINEERING DIVISION FIGURE 22. SEQUENCE POWER LINES ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 48 MEMORY PRODUCTS ENGINEERING DIVISION #### 6.2.3 Data and Clock Lines (Figure 23) 1. Write Data This line carries data which is to be recorded on the disk pack. 2. Servo Clock The servo clock is a phase-locked 9.677 MHz clock generated from the servo track quadbits. This phase-locked clock (Figure 23) is used to generate write data. Servo clock is available at all times (not gated with Unit Select). 3. Read Data This line transmits the recovered data in the NRZ form (Figure 23) data. 4. Read Clock The read clock defines the beginning of a data cell. It is an internally derived clock signal and is synchronous with the detected data as specified in Figure 23. This signal is transmitted continuously, and is in phase sync within 9 µs after Read Gate. 5. Write Clock This line transmits the Write Clock signal which must be synchronized to the NRZ data as illustrated in Figure 23. The Write Clock is the Servo Clock retransmitted to the MMD during a write operation. The Write Clock need not be transmitted continuously, but must be transmitted at least 250 ns prior to Write Enable. 6.3 Data Format and Data Control Timing The Record Format on the disk is under control of the controller. The index and sector pulses are available for use by the controller to indicate the beginning of a track or sector. Suggested formats for fixed and variable sector data records are shown in Figures 24 and 25. Some hardware-oriented constraints must be recognized when designing a format. The following is a list of those format parameters: 1. Beginning-of-Record Tolerance (See notes on Figures 24 and 25) This tolerance must be provided to allow for worst case conditions of head skew and circuit tolerances. This gap must be written with a minimum of 16 bytes of zeros. GD CONTROL DATA CORPORATION ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 49 MEMORY PRODUCTS ENGINEERING DIVISION NOTES: ALL TIMES IN NS. SIMILAR PERIOD SYMMETRY SHALL BE #2 NS. AT I/O CONNECTOR IN DRIVE, SPEED VARIATION TOLERANCE SHALL BE #5% OF PERIOD WHICH INCLUDES SPINDLE SPEED TOLERANCE AND DIBIT DROPOUT WHILE CARRIAGE IS MOVING. AT I/O CONNECTOR IN CONTROLLER. 1 ALL TIMES IN NS. NEGATIVE EDGE OF CLOCK PRECEDES SIGNIFICANT EDGE OF DATA AT I/O CONNECTOR. GD CONTROL DATA CONFORMTION ### ENGINEERING SPECIFICATION SPEC 54709700 CD 5 REV DATE PAGE 50 MEMORY PRODUCTS ENGINEERING DIVISION riangle these areas are examples only and hay be structured to suit individual customer requirements. FIGURE 24. FIXED SECTOR FORMAT SPEC 64709700 CD 5 REV DATE PAGE 51 NORMANDALE OPERATIONS EXAMPLE NO. 1. WHAT IS DATA FIELD LENGTH USING 64 SECTORS? DATA FIELD \_ TOTAL SYTES/TRACK \_MECHANICAL TOLERANCES \_ (SYNC FIELDS AND ADDRESS) DATA FIELD 20 160 TRACK 24 TRACK 39 SECTOR 275 SECTOR TRACK BYTES BYT \$ EFFICIENCY - 275 Y-64 X100 - 87X EXAMPLE NO. 7: WHAT IS MURBER OF SECTORS USING 256 DATA BYTES? N SECTORS 20 160 -24 = 68 SECTORS # EFFICIENCY - 256 X 68 X100 - 865 THESE AREAS ARE EXAMPLES ONLY AND HAY BE STRUCTURED TO SULT INDIVIDUAL CUSTOMER RECONSTRUCTORS. MAGNETIC PERIPHERALS INC. B) (SOUTHPLE DETAIL CONTRACTION) ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 52 MEMORY PRODUCTS ENGINEERING DIVISION - 2. Read PLO Synchronization The synchronization time needed to allow the phase-locked oscillator to synchronize is 9 µs of zeros. 3. Sync Pattern The Sync Pattern consists of "one" bits indicating the beginning of the address or data area fone "one" bit is the minimum required. 4. Write Driver Turn On The Write Driver Turn On time is about 0.8 µs or one byte. This time has to be accounted for in order to know where possible splice areas are located. 5. End-of-Record Tolerance {See notes on Figures 24 and 25} This tolerance is an eight byte pad of zeros which eliminates the possibility of destroying the end of a record written with a late displacement head. #### b.3.1 Write Format Procedure Provisions must be made within the Controller to format the disk-The following procedure is recommended for fixed sector formats: #### PROCEDURE - 1. Select desired unit, cylinder, head, and sector. - 2. The Controller must provide a 5 μs minimum delay between selecting a head and initiating a search for leading edge of sector. This delay will ensure that the unit will be ready to write when the sector leading edge is detected. - 3. Search for leading edge of desired sector. - 4. Detect leading edge of selected sector. - 5. Immediately bring up Write Gate and start writing zeros. - 6. Write all zeros for head scatter and PLO sync areas {27 bytes}. - 7. Write a sync pattern, the address, and the address checkword. - 8. Write all zeros for write splice gap and PLO sync field {12 bytes}. MAGNETIC PERIPHERALS INC. BD & MADISHING OF PORTON DATA CORPORATION ## ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE 53 NORMANDALE OPERATIONS - - 9. Write a sync pattern, the data field, the two byte data field checkword, and the one byte pad at the end of the checkword. The data field should be written with all ones or preferably a worst case pattern. - II. The end tolerance gap is the only part of the format where there may be erased areas with no write data. If erased areas occur in Gap 2 there may be problems in recovering the data following this gap. - II. If the next sector of the same track is to be formatted and the head is not deselected, the Write Gate may be left on. In this case, the Controller should write all zeros in the tolerance gap. ### 6-3-2 Control Timing (Figure 26) #### 1. Read The control line associated with a read command is the Read Gate line. The leading edge of Read Gate forces the phase locked oscillator to synchronize on an all zeros pattern. Read Gate also enables the output of the data separator onto the I/O lines after a lock-to-data internal time out. Read Gate must be dropped and raised again after going through a splice area. Read Gate may be enabled $\pm 0.24$ clock counts after the leading edge of index or sector. The sync pattern search may begin && servo clock counts after the leading edge of Read Gate, or after the trailing edge of Address Mark Found. Head switching and read amplifier stabilization (see Figure 26) shows the latest acceptable time at which a head can be selected in order to read the next successive sector (with the format described in 6.3). Data I/O lines may not have valid data until 9 $\mu s$ from leading edge of Read Gate, due to phase lock synchronizing time. Ensure that there will be no splice area after Read Gate is brought up. #### 2. Write Data Field The control line associated with a Write operation is Write Gate. The sector address must always be read and verified prior to writing the data field, except while formatting. GD CONTROL DATA CORPORATION ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 54 MEMORY PRODUCTS ENGINEERING DIVISION IF A READ OPERATION IS TO BE PERFORMED AFTER INDEX OR SECTOR, READ GATE MUST NOT OCCUR LATER THAN 6.0 ±0.5 µS AFTER THE LEADING EDGE OF INDEX OR SECTOR. #### A. TYPICAL READ CONTROL TIMING FIGURE 26. CONTROL TIMING SPEC 64709700 CD 5 REV DATE PAGE 55 - NORMANDALE OPERATIONS - Writing the data field must always be preceded by writing the PLO sync field and sync pattern. The Controller must provide a three bit internal delay fapproximately 0.3 $\mu$ s} between the trailing edge of the Read Gate signal and the leading edge of the Write Gate signal fsee Figure 26}. This delay will allow for signal propagation tolerances and prevent a possible overlap of the Read and Write Gate in the unit. Writing the data field must always be followed by writing the checkword and at least an eight bit pad at the end of the checkword. During formatting, Write Gate is raised immediately upon sensing index or sector. During a record update, Write Gate is raised within two bits of the last bit of an address. #### 6.4 Fixed Head {Optional} #### 6.4.1 Logical Addressing With the fixed head option incorporated in the MMD, the 48/96 physical fixed heads are addressed by the controller as logical cylinders. This addressing scheme allows maximum interface commonality with the moving head storage of the MMD and also with the MPI Storage Module family of removable media drives. The logical/physical addressing relationship for these devices is summarized in Table 4 and Figure 27. The remainder of fixed heads are addressed in the highest fixed head cylinder (see example below): | HEDIA DATA | MHD | HMD | MHD | SH0 | SHO | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------|--------------------------------|------------------------------------| | | 12 MB | 24 HB | BM 08 | 40/80 | 150/300 HB | | DATA SURFACES/DEVICE MOVEABLE HEADS/SURFACE FIXED HEADS/DEVICE HOVEABLE CYLINDERS/DEVICE FIXED CYLINDERS/DEVICE HOVEABLE HEADS/LOGICAL CYLINDER FIXED HEADS/LOGICAL CYLINDER HOVEABLE CYLINDER ADDRESSES FIXED CYLINDER ADDRESSES | 1<br>2<br>48<br>320<br>12<br>2<br>4<br>0-319<br>896/907 | 2<br>2<br>48<br>320<br>12<br>4<br>4<br>0-319<br>896/907 | 5<br>2<br>48/96<br>823<br>10/20<br>5<br>5<br>0-822<br>896/905/915 | 411/8<br>411/8<br>0<br>0-410/0 | 19<br>1<br>0<br>411/823<br>0<br>19 | 2 1.92 HB FIXED HEAD OPTION HAS 1 ADDRESSABLE HEADS IN CYLINDER 915. M369D SPEC 64709700 CD 5 REV DATE PAGE: 56 NORMANDALE OPERATIONS 12 MB ADDRESSING 24 MB ADDRESSING C112C FIGURE 27. STORAGE ADDRESSING SPEC 64709700 CD 5 REV DATE PAGE 57 **W380A** NORMANDALE OPERATIONS - NOTES: TIMING SHOWN IS AT THE INPUT TO THE TRANSMITTER. CYLINDER ADDRESSES 896-907 FOR FIXED HEAD (12 AND 24 MB). CYLINDER ADDRESSES 896/905/915 FOR FIXED HEAD (80 MB). A HEAD ADDRESSES 0 - 4 FOR FIXED HEAD. 4. TAG 1 and TAG 2 MAY BE ISSUED IN EITHER ORDER PROVIDING 1.0 $\mu$ S MINIMUM TIMING IS ALLOWED BETWEEN COMMANDS. 5. HEAD SELECT MUST BE REISSUED WHEN SWITCHING BETWEEN FIXED AND MCVEABLE STORAGE. FIGURE 28. FIXED HEAD TAG/BUS TIMING # ED CONTROL DATA CORPORATION ## MAGNETIC PERIPHERALS INC. ENGINEERING SPECIFICATION | SPEC<br>CD<br>REV | 647097<br>5 | àa | |-------------------|-------------|----| | DATE | Så· | • | - MEMORY PRODUCTS ENGINEERING DIVISION - #### 7.0 CONTROLS AND INDICATORS #### 7.1 Operator Panel The unit contains a front panel with a ready indicator and a fault/clear - switch/indicator. | NAME | TYPE<br>LIGHT SW | FUNCTION | |----------------|------------------|------------------------------------------------------------------------------------------------------------------------------| | READY | X<br>{Green} | Indicates Unit Ready status, i.e., pack is up to speed, the heads are loaded, and no fault condition exists within the unit. | | FAULT<br>CLEAR | X X<br>{Red} | Indicates any fault condition. The switch clears the fault flip-flop. | #### 7.2 Maintenance Switch and Indicators Fault conditions listed below are stored fin a flip-flop register with L.E.D. display for easy read out} on a card in the logic chassis and are visible only when the MMD is in the maintenance position. The indicators are cleared by the switch on the fault card or by removing dc power. | | TYPE | FUNCTION | |------------------------------|----------|-----------------------------------------------------------------------------------| | WRITE | × | Indicates that a write fault had occurred. | | HEAD SELECT | X | Indicates that a multiple head select had occurred. | | WRITE AND READ | x | Indicates write and read conditions existed simultaneously. | | WRITE OR READ<br>AND OFF CYL | <b>x</b> | Indicates write or read conditions existed during a seek operation foff cylinder. | | VOLTAGE | X | Indicates a below normal voltage had existed. | | FAULT CLEAR | X | Master clears all faults providing the fault no longer exists. | | SEEK ERROR | X | Indicates that a SEEK ERROR had | GD CONTROL DATA CONFORMTION ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 59 MEMORY PRODUCTS ENGINEERING DIVISION 7.3 Channel Select and Reserve Switches and Indicators {Located on logic circuit board.} | NAME | TYPE | FUNCTION | |------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Light Sw | | | DI/NRM . | × | Switch will disable Channel I or allow Channel I to be selected. | | DII/NRM | <b>X</b> | Switch will disable Channel II or allow Channel II to be selected. | | ABR/RTM | X, | In ABR position once drive is selected it must be released in order for reserve to drop. In RTM position once drive is deselected reserve will drop after 500 msec. | | Ch. I Sel | X | Indicates Channel I is selected. | | Ch. I Res | X | Indicates Channel I is reserved. | | Ch. II Sel | X | Indicates Channel II is selected. | | Ch. II Res | X | Indicates Channel II is reserved. | 7.4 Miscellaneous Switches and Indicators flocated on logic circuit board.} | NAME | TYPE | <u>.</u> | FUNCTION | |---------------|-------|-----------|------------------| | | Light | <u>Zw</u> | | | Write Protect | x | X | Inhibits writer. | #### 8.0 PHYSICAL SPECIFICATIONS Weight and dimensions are shown in the Plan View. Figure 32, and do not include the shipping container or packaging. ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 60 MEMORY PRODUCTS ENGINEERING DIVISION - 9.0 RELIABILITY AND SERVICE GOALS - 9.1 Mean Time Between Failure Applies to any MMD configuration defined in this specification. Following an initial period of 200 hours, the Mean Time Between Failure shall exceed 5500 hours for units manufactured in the first year of production and 7000 hours for units manufactured in the second year. For units manufactured after the second year, the MTBF shall exceed 8000 hours. The following expression defines MTBF: ## MTBF = Operating Hours No. of Equipment failures Operating hours means total time meter hours less any maintenance time recorded. Equipment failures means any stoppage or substandard performance of the equipment because of equipment malfunction, excluding stoppages or substandard performance caused by operator error, adverse environment, power failure, controller failure, cable failure, or other failure not caused by the equipment. To establish a meaningful MTBF, operation hours must be greater than 5200 hours and shall include field performance data from all field sites. For the purpose of this specification, equipment failures are defined as those failures necessitating repairs, adjustments or replacements on an unscheduled basis. Essentially, the term equipment failure implies that emergency maintenance is required because of hardware failure or substandard performance. 9.2 Mean Time to Repair The mean time to repair shall not exceed I-O hours; it is defined as the time for an adequately trained and competent servicemen to diagnose and correct a malfunction. 9.3 Preventive Maintenance Time No scheduled maintenance is required, other than course filter cleaning or replacement. 9.4 Service Life The Mini-Module Drive is designed and constructed to provide a useful life of five years before factory overhaul or replacement is required. Repair or replacement of major parts will be permitted during the MMD's lifetime. SPEC L4709700 CD 5 REV DATE PAGE L1 NORMANDALE OPERATIONS #### LO.O INSTALLATION AND MAINTENANCE Required connections to the device are power (dependent upon options selected), signal cables and a system ground consistent with normal peripheral equipment grounding practices. The only physical requirement is adequate clearances for maintenance and air intake/exhaust. Detailed instructions are found in the equipment maintenance manuals. #### 10.1 Power Requirements #### 10.1.1 Primary Power Requirements The primary voltage, frequency, and power requirements are shown in Tables 5 and 6. | VOLTAGE (VAC) | TOLERANCE {VAC} | FREQUENCY {HZ} | TOLERANCE (HZ) | |-------------------|---------------------------------------|----------------|-------------------------------------| | 120<br>220<br>240 | +8.0, -18<br>+15.0, -25<br>+17.0, -27 | 50<br>50 | +.5; -1.0<br>+.5; -1.0<br>+.5; -1.0 | TABLE 5. PRIMARY VOLTAGE AND FREQUENCY REQUIREMENTS | TINU<br>ZUTATZ | UNIT<br>TYPE | AC POWER | | KVA * | CONZUMP | TION * | |-------------------------------------|-----------------------------------------------------|----------------------------|---------------------|-------------------------|-------------------------|----------------------| | Disks and<br>Carriage<br>in Motion | 9730-12/24<br>9730-12/24<br>9730-12/24<br>9730-80 1 | 120-60<br>220-50<br>240-50 | 3.7<br>2.0<br>1.92 | 0.444<br>0.444<br>0.460 | 0.350<br>0.370<br>0.375 | 7590<br>75P2<br>7500 | | Disks not<br>in Motion<br>{Standby} | 9730-12/24<br>9730-12/24<br>9730-12/24<br>9730-80 🗘 | 120-60<br>220-50<br>240-50 | 1.2<br>0.74<br>0.77 | 0.144<br>0.154<br>0.184 | 0.10<br>0.140<br>0.160 | 345<br>480<br>550 | <sup>\*</sup> The numbers shown in this table are maximum values. 1 To be supplied for 80 MB configuration. # MAGNETIC PERIPHERALS INC. B a substituty of control data confrontation ### ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 62 MEMORY PRODUCTS ENGINEERING DIVISION - 10.1.2 AC Power Connector {See Figure 31} NOTE: The customer may elect to hardwire or use his own connector consistent with his system's ac distribution; connectors will be furnished with the 120 V, 60 Hz MMD's only. Description CDC P/N NEMA Configuration 120 V, 15 A, 60 Hz, 10 24531601 5-15 p 2 pole, 3 wire, male connector FIGURE 29. OUTLET PIN CONFIGURATION 220 V or 240 V. 50 Hz MMD's No connector furnished Cable color code is: Brown - Phase One Blue - Neutral Green and Yellow - AC Equipment Ground SPEC 64709700 CD REV DATE PAGE 63 MEMORY PRODUCTS ENGINEERING DIVISION - 10.1.3 Line Current Start up current is shown in Figure 30 below. MAXIMUM START-UP TIME (SECONDS) NOTE: TO BE SUPPLIED FOR AD MB CONFIGURATION M351A FIGURE 30. LINE CURRENT VERSUS START-UP TIME ED CONTROL DATA CORPORATION ### MAGNETIC PERIPHERALS INC. ENGINEERING SPECIFICATION SPEC 64709700 CD . REV DATE PAGE 64 - MEMORY PRODUCTS ENGINEERING DIVISION - #### 10.2 Grounding A ground strap shall be connected between the power supply do grounds of the controller and MMD (s). Detailed instructions are in the Equipment Maintenance Manual. #### 10.3 Environmental Limits See Table ? and Figure 31- #### 10.4 Air Flow The enclosure must provide an exhaust opening for the fan air flow across the electronics, motor and power supply. An open inlet and exhaust area of 40 sq. inches for each module can be used as nominal design figure for the enclosure. ideal location for the exhaust opening is a rear position on the top panel, the second choice would be a top position on the rear panel. The openings especially if on the top panel should be louvered, baffled or streened to prevent debris from being dropped onto the unit. An open bottom on the enclosure which allows air to enter around the base and be exhausted at the top of the cabinet will promote a natural air flow through the cabinet which will aid the air flow from the fan. MAGNETIC PERIPHERALS INC. @Danibaliny of control and conformion ## ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 65 NORMANDALE OPERATIONS | ENVERONMENTS | | STORAC | | | TRANSET | | | | STIL NO | 97210 | | | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------|-------------|-------------------------------------------|----------------------|----------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------| | TERPERATURE | TANK SE<br>STORYN<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY<br>TENENTY | e 122°F<br>e 50°C<br>AMCE<br>eus | | <del></del> | TAMES | | | | HONOPERATING SOPP to lumpP LUTC to MONC HAX CHANGE LAPP/HOUR LUTCHOUR GRADIENT | SIPP to 1040P 10°C to 40°C MAX CHANCE 14°F/HOUR 10°C/HOUR GRANDET | | | | <b>ЧТІСІПИ</b> Н | . TOX to | MR FUP<br>MENIATION | • | • | | logz RH<br>Harasatio | )N | i | 14°F - 10°C 202 to 402 RM NAX CHARGE - 1027HR NO CONDENSATION | 2DS<br>XAN | T. 10°C to 807 R CHANGE - CONSENSATI | 102/10 | | BAROMETRIC<br>PRESSURE<br>YAC GRACHATZ | | Hg to 23<br>to 8200 | | Н | 33, 134<br>-480 F | He to a | D-1 In | - Hg | 3% IN. He to 2%.7 IN. He -980 FT to \$200 FT | 33<br>-16 | IN. Hg te<br>O FT to i | 23-5 IN. Hg<br>SkG FT | | AIR CLEANLINESS | | IE AS OPE<br>I PROPER | | | SARE AS OPERATING<br>MITH PROPER PACEZING | | | | SARE AS OPERATING | PARTICL<br>HICK<br>71<br>71<br>72<br>75 | 240<br>2.5 | PARTICLES/NETER <sup>3</sup> 4 × 10 <sup>7</sup> 4 × 10 <sup>5</sup> 4 × 10 <sup>5</sup> | | · | | | | | | ~ | | | 1 | XAN PRO #1.D SCINCIC SUMPLEIZ | | | | VIERATION | | TEE C | AAC C | | | 202 ( | URVE C | | , SEE CURVE B | SEE CURVE A | | CURVE A | | 200CX | LBS<br>45-376 | 23-48 | 6': | 3.5 | LBS kg G'e ee<br>"\$-175 Z1-40 45 15 | | HALP SINE WAVE UP TO<br>I g'm FOR 10 mm<br>S mm BENVEIN SHOCKS | HALF SINE WAVE UP TO 2 O'N FOR 10 mm m 222C | | FOR 10 mm | | | | TRANSTERF<br>ZZOJ YSREND | * | OT APPLIC | MLE | | 201 | NOT APPLICABLE | | NOT APPLICABLE | ONE PHASE SUZ OF NOMENAL FOR 1/2 CY<br>ONCE IN 10 SEC | | NOMENAL FOR 1/2 CYCLI<br>10 SEC | | | , | | | | | | | • | , | | MASES | AUR OF | HONTHAL FOR ME CYCLE | EQUIPMENTS SHALL HEET THE FULL SPECIFIED PERFORMANCE WITH THE CONDITIONS INJECTED FROM THE FLOOR IN A VERTICAL DIRECTION. H127C # ED CONTROL DATA CONTORATION ## MAGNETIC PERIPHERALS INC. ENGINEERING SPECIFICATION SPEC 64709700 CD 5 REV DATE PAGE 66 - MEMORY PRODUCTS ENGINEERING DIVISION - FIGURE 31. VIBRATION LEVELS SPEC 64709700 CD 5 REV DATE PAGE 67 NORMANDALE OPERATIONS MHD WITH ENCLOSURE