# CONTROL DATA® 66X EXERCISER TB113 GENERAL DESCRIPTION OPERATION INSTALLATION AND CHECKOUT THEORY OF OPERATION DIAGRAMS MAINTENANCE MAINTENANCE AIDS PARTS | REVISION RECORD | | | | | | |----------------------|---------------------------------------------------------|--|--|--|--| | REVISION DESCRIPTION | | | | | | | Α | Initial Release | | | | | | £15/31/723 | · · · · · · · · · · · · · · · · · · · | | | | | | В | | | | | | | £30 JUN 73} | Incorporate changes per ECO #CFOONAO | | | | | | С | | | | | | | (18 OCT 76) | Incorporate changes per ECO #CEOOL38 | | | | | | D . | | | | | | | (1 JULY 78) | Incorporate changes per ECO #00160 Document corrections | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | <del></del> | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | ublication No. | | | | | | | SLALL400 | | | | | | © 1972, 1977 by Control Data Corporation Printed in the United States of America Address comments concerning this manual to: Control Data Corporation Customer Engineering Division Maintenance Equipment Engineering 2200 Berkshire Lane North PLY079 Plymouth, Minnesota 55441 or use Comment Sheet in the back of this manual. #### PREFACE This manual provides information pertaining to the CONTROL DATA® 66X Exerciser {TB113}. It is intended for use by Customer Engineering and other personnel involved in maintaining the CONTROL DATA® 66X1 34XXX1 and 92XXX Magnetic Tape Transports. The manual contains the following sections of information. General Description Section 1 Section 2 Operation and Programming Installation and Checkout Section 3 Section 4 Theory of Operation Section 5 Diagrams Section 6 Maintenance Section 7 Maintenance Aids Section 8 Parts Data Section 9. Wire Lists: is not included. Wiring information is included in Section 5. Diagrams. Section 10. Equation Summary: does not apply to this equipment. # TABLE OF CONTENTS | Paragraph | <u>Title</u> | | Page | |------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------| | | Section 1. General Description | | | | 3.0<br>3.0 | Functional and Operational Description<br>Equipment Specification<br>Interface Lines | e e e | 7-3<br>7-5<br>7-7 | | | Section 2. Operation | | | | 3 • O<br>2 • O | General<br>Operator Controls and Indicators<br>Operating Procedure | | 2-17<br>2-1<br>2-1 | | | Section 3. Installation and Checkout | | | | 1.0<br>2.0<br>2.1<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7 | General Installation Crating Uncrating Physical Limitations Power Requirements Cabling and Connectors Cooling Requirements Preparation For Use Checkout | | 3-1<br>3-1<br>3-1<br>3-1<br>3-3<br>3-3<br>3-3<br>3-4 | | | Section 4. Theory of Operation | | | | 1.0<br>2.0<br>3.1<br>3.1<br>3.3<br>3.4<br>3.5<br>3.5 | Introduction General Description Functional Description General Exerciser Operating Conditions Write Operation Read Operation Rewind Unload Error Detection Restrictions | | 4-1<br>4-2<br>4-4<br>4-6<br>4-1<br>4-1<br>4-1 | Section 5. Diagrams {Refer to List of Illustrations and Diagrams} # TABLE OF CONTENTS {cont'd} | Paragraph | <u>Title</u> | | | | |-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|--| | | Section L. Maintenance | | | | | 1.0<br>2.0<br>3.0<br>4.0 | Introduction<br>Preventive Maintenance Index<br>Preventive Maintenance Procedures<br>Removal and Replacement Procedures | ₽-73<br>₽-5<br>₽-7<br>₽-7 | | | | | Section 7. Maintenance Aids | | | | | | Introduction Circuit Elements Integrated Circuits General Logic Levels Integrated Circuits Common Industrial DTL Circuits Typical DTL Inverter Wired-0R and Wired-AND Gates Inverter Flip-Flops Normal Inverter Flip-Flop Wired-0R Flip-Flop Wired-0R Flip-Flop Type 122: Dual 4-Input Gate Type 128: Triple 3-Input Gate Type 128: Triple 3-Input Gate Type 129: Hex 1-Input Inverter Type 150: Dual J-K Flip-Flop Type 151: Dual J-K Flip-Flop Transistor - Transistor Logic Type 140: Quad 2-Input NAND Gate Type 149: Quad 2-Input Exclusive-0R Gate Type 149: Quad 2-Input Multiplexer Type 149: Quad 2-Input Multiplexer Type 189: Quad 2-Input Multiplexer Type 189: Dual Monostable Multivibrator Type 240: Dual J-K Flip-Flop Type 500: Synchronous 4-Bit Up/Down Counter Type 502: B-Bit Odd/Even Parity Generator/Checker | 7-112223446810777777777777777777777777777777777777 | | | | 2.1.4.10<br>2.1.5<br>2.1.5<br>2.1.5.1<br>2.1.5.2<br>2.2.2 | Type 514, 16-Bit Register File {Memory} Type 515, 5-Bit Shift Register DTL/TTL Compatible Interface Circuits Type 162, Dual Line Receiver Type 176, Dual Line Driver Discrete Component Circuits Type AALO Oscillator | 7-32<br>7-35<br>7-36<br>7-36<br>7-41<br>7-41 | | | 86816400 A # TABLE OF CONTENTS {cont'd} #### <u>Paragraph</u> Page <u>Title</u> # Section & Parts # LIST OF ILLUSTRATIONS AND DIAGRAMS | Figure | <u>Title</u> | Page | |------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------| | 3-1<br>2-1<br>1-1 | Interface Pin Assignments<br>Operator Controls and Indicators<br>Recommended Packing Procedure<br>Using Shipping Carton: CDC P/N 59322400 | 3-5<br>5-72<br>7-3 | | 4-3<br>4-2<br>4-3<br>4-4<br>4-5<br>4-6<br>4-7 | Exerciser Block Diagram General Operation Timing Diagram Write Timing Diagram Forward or Reverse Read Timing Diagram Write Jog Sequence Timing Diagram Rewind Timing Diagram Unload Timing Diagram Unload Timing Diagram Symbol Index Key to Logic Symbology Logic/Schematic Diagram, LBDF, Transmitters and Receivers, Location A2 | 4-3<br>4-5<br>4-6<br>4-8<br>4-7<br>4-1<br>5-1<br>5-7 | | | Logic/Schematic Diagram, LAZF, Display, Location A3 | 5-11 | | | Logic/Schematic Diagram, 1BCF, Skew and Tachometer, Location A4 | 5-17 | | | Logic/Schematic Diagram, LBAF, Read and End of Operation, Location A5 | 5-21 | | | Logic/Schematic Diagram, 2BAF, Write, Location B2 | 5-27 | | | Logic/Schematic Diagram, 1BGF, | 5-33 | | | Program Control, Location B3 Logic/Schematic Diagram, 2AZF, | 5-39 | | | Motion Control I, Location B4<br>Logic/Schematic Diagram, 1 BFF, | 5-43 | | 5-1<br>5-2<br>5-4<br>5-5<br>5-6<br>5-7<br>5-8<br>5-1 | Motion Control II. Location B5 Schematic Diagram. Control Panel Assembly Power Distribution Schematic Card Composite. LBDF Card Composite. LAZF Card Composite. LBCF Card Composite. LBAF Card Composite. LBAF Card Composite. 2BAF Card Composite. 2BGF Card Composite. LBGF Card Composite. LBGF Card Composite. PBFF Plug P2 on Baffle Plate | 5-51<br>5-57<br>5-60<br>5-61<br>5-63<br>5-64<br>5-65<br>6-15 | # LIST OF ILLUSTRATIONS AND DIAGRAMS (contid) 86816400 A vii # LIST OF TABLES | Table | <u>Title</u> | Page | | |--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--| | 1-1<br>1-2<br>2-1<br>2-1<br>2-1<br>2-1<br>2-1<br>2-1<br>2-1<br>2-1 | Equipment Specifications Interface Signal Description Switches: Controls: Indicators: and Jacks Type 122: Truth Table Type 150: Truth Table Type 151: Asynchronous Operation Truth Table Type 149: Truth Table Type 170: Truth Table Type 189: Truth Table Type 240: Asynchronous Operation Truth Table Type 240: Synchronous Operation Truth Table Type 502: Truth Table Type 514: Truth Table Type 514: Truth Table | 1-6<br>2-7-14<br>7-14<br>7-23<br>7-23<br>7-23<br>7-34<br>7-38 | | | 7-12 | Type 176. Truth Table | 7-40 | | Section 1 General Description #### Section 1 ### General Description #### 1.0 Functional and Operational Description The LLX Exerciser (hereinafter referred to as the exerciser) is a portable, hand-carried, tape transport maintenance aid. It is designed to provide maintenance capability for the Control Data B LLX, 92XXX, and 35XXX model Magnetic Tape Transports. The exerciser is approximately L inches high, LB inches wide, and LB inches deep and weighs approximately 25 pounds. It can easily be carried as on-board airline baggage as it fits under an airline seat, and can therefore be readily transported to wherever it is needed in support of tape transport maintenance. The exerciser is housed in a light-weight aluminum carrying case. Medium-scale integrated circuits and miniature components have been incorporated into its design, thereby effecting a compact, light-weight, easy-to-carry, yet highly functional testing capability which can greatly simplify and reduce the time required to perform maintenance on the tape transport. The exerciser receives status signals and read data from the tape transport and transmits control and write data signals to the tape transport. In this way, the tape transport may be operated while not connected to a computer or any other control device. The control signals and data are a simulation of the signals and data normally furnished by the controller, and provide a means of exercising the tape transport in order to isolate malfunctions and to perform routine preventive maintenance. The exerciser is completely self-contained and includes the necessary cables to provide both operating power for the exerciser and interface to the tape transport. Ruggedness and reliability have been incorporated into the exerciser design. The operator control panel contains the necessary switches controls and indicators to permit operator control of the unit. Exerciser logic is provided in a logic card rack under the operator panel. Program control is accomplished by a two-bit by eight-address memory. The operator stores the desired program in memory via the operator control panel switches. # 2.0 Equipment Specifications Refer to Table 1-1 for a detailed list of exerciser physical and electrical specifications. | CHARACTERISTICS | REQUIREMENT | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | PHYSICAL | | | Height<br>Width<br>Depth<br>Weight | 6.0 inches {15.24 cm} 18.0 inches {45.72 cm} 13.0 inches {33.02 cm} 25.0 pounds {11.34 kg} | | ENVIRONMENTAL | | | Temperature | Operating: 60° to 90° F<br>{15.6° to 32.2° C}<br>Non-operating: -30° to 150° F<br>{-34.4° to 65.6° C} | | Relative Humidity | Operating: 0% to 90% without condensation. Non-operating: 0% to 90% without condensation. | | Altitude | Maximum operating: 15,000 feet {4,921 meters} Minimum operating: -1,000 feet {304.8 meters} | | | Maximum non-operating: 40,000 feet<br>{12,192 meters} | | ELECTRICAL | | | Power Source | 120 volts AC at 50 to 60 Hertz;<br>or 220 volts AC at 50 to 60 Hertz;<br>2 wire plus ground: | | Line Current | 0.9 amperes at 120 volts AC | | L0GIC LEVELS<br>{Interface} | | | Logic Vl⊽ | +0.250 volts DC nominal when connected to the tape transport. +0.025 volts DC nominal when not connected to the tape transport. | Table 1-1 Equipment Specifications | CHARACTERISTICS | REQUIREMENT | |-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | L0GIC LEVELS {cont'd} {Interface} | | | Logic ♥□♥ | -0.250 volts DC nominal when connected to the tape transport0.025 volts DC nominal when not connected to the tape transport. | | LOGIC LEVELS {Internal} | | | Logic VlV (DTL) Logic VlV (DTL) Logic VlV (TTL) Logic VlV (TTL) | +5.0 volts DC nominal<br>+0.2 volts DC nominal<br>+3.3 volts DC nominal<br>+0.2 volts DC nominal | Table 1-1. Equipment Specifications {cont'd} #### 3.0 Interface Lines Figure 1-1 shows the interface lines between the exerciser and the tape transport. Refer to Table 1-2 for a definition of the interface signals. Figure 1-1 Interface Pin Assignments ``` TAPE EXERCISER TRANSPORT HARDWARE STATUS LINES FAILURE STATUS LINES Nb₁ P4 — Cooling Air Fault — Nb₁ P4 - G9₁ Hb — Loop Fault — G9₁ Hb - G9₁ Hb - M2₁ N9 — Pressure Fault — M2₁ N9 - F5₁ G3 — Erase Current Fault — F5₁ G3 - E1₁ E8 — Load Fault — E1₁ E8 - REQUEST LINES — L3, L9 -L3, L9 --- Forward - WRITE DATA - Al. A4 - Write 20 - A1. A4 - Write 21 - A7. B6 - Write 22 - A7. D1 - Write 23 - D8. E5 - Write 24 - A7. H4 - Write 25 - A7. H4 - Write 27 - A7. L3 - Write 28 Ala A4 - A9 Bb - C4 Dl - D8 E5 - F3 F9 - K7, L2 -K7, L2 -- Write 2<sup>8</sup> ``` Figure 1-1 Interface Pin Assignments {cont'd} Figure 1-1 Interface Pin Assignments {cont'd} 86876400 V | SIGNAL | PINS | ACTIVE<br>LEVEL | FUNCTION | |----------------------------------------------|--------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | TO THE EXERC | ISER | | Unit Designation<br>Number<br>21<br>22<br>23 | 83° Cl<br>HB° H9<br>J3° J4<br>J5° J6 | olo on alla<br>ala on alla<br>ala on alla<br>ala on alla | The four binary coded octal Unit Designation Lines from the tape transport indicate one of the unit numbers between O and 17, that has been selected on the tape transport operator control panel. | | Hold | J9₁ Kl | ₽Ţ₽ | Indicates the tape transport is in a stand-<br>by condition, that is, none of the sixteen<br>{D-17g} Unit Designation Numbers have<br>been selected. | | Write Enable | N5, NE | ΔΙΔ | Indicates that a write ring is present in<br>the mounted reel of tape and permits the<br>tape transport to accept and process a<br>write request. | | Write Reply | G7 <sub>1</sub> GL | △I △ | Indicates that write and erase current is<br>on in the tape transport. It is turned<br>on by a Write Request and off by a Reverse<br>Rewind, or Rewind-Unload request. | | Write Permit | L3, L4 | ▽፲▽ | Permits write data to be accepted by the tape transport. Remains low long enough to maintain the inter-record gap. | | Busy | Ll <sub>1</sub> L2 | ₫] ₫ | Indicates that tape is in motion. The tape transport will not respond to a new motion command when busy is high, except that the unit will respond to a forward or reverse command that is re-instated within 300 microseconds after it is dropped, regardless of the state of the Busy line at that time. | Table 1-2. Interface Signal Description | SIGNAL | PINS | ACTIVE<br>LEVEL | FUNCTION | |------------------------------------------|---------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | | · · · · · · · · · · · · · · · · · · · | TO THE EXERC | ISER | | Ready | M2, M3 | ٥μ٥ | Indicates that the tape transport is under remote control and will respond to requests from the exerciser. | | Beginning of<br>Tape | L9, Mi | <b>ሪ</b> ፲ ል | Indicates that a beginning of tape marker is detected by the tape transport. It is high when the reflective marker is under the sensor. | | End of Tape | G7. GB | ᄝᆚᇫᄝ | Indicates that an end of tape marker is<br>detected by the tape transport. It is high<br>when the reflective marker is under the sensor. | | Velocity | L7. L8 | ᇬᇫ | Indicates that tape is moving at full speed<br>{±4 percent} in the forward or reverse<br>direction. | | Density Status | N9. P1<br>P2. P3 | olo ou olo<br>olo ou olo | The two lines indicate the density at which the tape transport is operating. The code is as follows: 2 <sup>1</sup> 2 <sup>0</sup> | | | | | O O 55L BPI NRZI D L BOO BPI Phase Encoded L L NOT USED | | Tachometer Phase 1<br>Tachometer,Phase 2 | R7, S4<br>T2, T8 | old or old | The Phase 1 and Phase 2 outputs from the capstan electronics are Pulse trains with repetition rates proportional to the capstan speed. | | Last Motion Reverse | AB7 B5 | ۵], ۵ | Indicates that the last commanded direction of the transport was reverse or rewind. | Table 1-2 Interface Signal Description {cont'd} | SIGNAL | ZNIP | ACTIVE<br>LEVEL | FUNCTION | |-------------------------------------------------------------------|----------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | | · | TO THE EXERC | ISER | | Tape Speed | J9° K4<br>K8° L5<br>L4° M⊡ | old ou old<br>ald ou old<br>ald ou old | The three lines indicate tape speed. The code is as follows: {No other codes are accepted by the exerciser}. 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | Method of<br>Recording 2<br>Method of<br>Recording 2 <sup>1</sup> | Ma. N5<br>P3. P9 | olo ou ouo | The two lines indicate the recording method of the tape transport. The code is as follows: 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | Cooling Air Fault | N67 P4 | oΓo | Indicates that the transport cabinet temperature has reached a level such that an increase of 10 degrees will result in an automatic rewind unload. | | Loop Fault | G9₁ HL | οΓο | Indicates a loop has dropped, causing the tape transport to go not Ready. | | Pressure Fault | M2, N9 | ΔΓΔ | Indicates that the air bearing pressure has reached a value of 2.25 to 2.50 psi. | | Erase Current Fault | F51 G3 | δΓΔ | Indicates that the erase signal amplitude is less than 2% of standard while Write Reply is high. | | Load Fault | El, E8 | 집죠 | Indicates that the tape transport has failed to load tape automatically. | Table 1-2. Interface Signal Description {cont'd} | SIGNAL | PINS | ACTIVE<br>LEVEL | FUNCTION | |------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | TO THE TAPE TR | ANSPORT | | Read Data Diagram 21 22 22 22 22 22 22 22 22 22 22 22 22 | A7: B4 C2: CB D6: E3 F1: F7 G5: H2 H8: J3 J7: K2 K6: L1 L7: M4 | olo on olo olo olo olo olo olo olo olo o | In the NRZI format, the tape transport sends a °1° pulse to the exerciser any time there is a change in the direction of the write current. In the Phase Encoded format the tape transport sends a °1° voltage level to the exerciser whenever there is a change in write current in one direction and sends a °0° voltage level to the exerciser whenever there is a change in the write current in the opposite direction. | | Forward | L3, L9 | VlV or VUV | When Forward goes from a low to a high,<br>tape moves in the forward direction. When<br>Forward returns to a low, tape motion stops. | | Reverse | M6-1 N4 | ο].σ | When Reverse goes from a low to a high tape moves in the reverse direction. When Reverse returns to a low, tape motion stops. | | Rewind | Pl <sub>n</sub> Pa | ΔΤΦ | The Rewind signal is a one microsecond pulse. The tape transport will execute a rewind operation provided Busy is not present. | | Rewind-Unload | R5 | △1°A | The Rewind-Unload signal is a one micro-<br>second pulse. The tape transport executes<br>an Unload operation. If the tape is not<br>at load point: the unload operation is<br>automatically preceded by a rewind operation. | Table 1-2. Interface Signal Description {cont'd} | SIGNAL | PINS | ACTIVE<br>LEVEL | FUNCTION | |------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | TO THE TAPE TRA | ANSPORT | | Density Request | A2: A5<br>Bl: B8 | ATA OL ADA<br>ATA OL ADA | Two lines are used to request one of three conditions. A fourth condition, Local, permits the density to be selected at the operator control panel on the tape transport. The code is as follows: | | | | | O O 556 BPI NRZI<br>O 1 800 BPI NRZI<br>1 O 1600 BPI Phase Enabled<br>1 1 Local | | Low Clip Select | B27 B9 | ౸ౣౢౢౢౢౢౢ | Over-rides the standard tape transport<br>clipping level and commands a Low Read<br>Threshold. | | High Clip Select | СЬ, Д4 | 직접 | Over rides the standard tape transport<br>clipping level and commands a High Read<br>Threshold. | | Unit Select | Rl, Ra | ΔĪΔ | When this line is held high the unit select light is lit on the tape transport. | | Write Data | Al: A4 A9: B6 C4: D1 D8: E5 F3: F9 G7: H4 H9: J4 J8: K3 K7: L2 | ala </td <td>Seven or nine lines carry six or eight information bits and one parity bit. Odd parity is generated. In the NRZI formation the write current changes only when a *1* is written on the tape. If a zero is written there is no change in the write current. In the Phase Encoded format the write current changes for both zeros and ones.</td> | Seven or nine lines carry six or eight information bits and one parity bit. Odd parity is generated. In the NRZI formation the write current changes only when a *1* is written on the tape. If a zero is written there is no change in the write current. In the Phase Encoded format the write current changes for both zeros and ones. | Table 1-2. Interface Signal Description {cont'd} Section 2 Operation #### Section 2 #### Operation #### 1.0 General The following section provides the procedures necessary to operate the exerciser. Instructions are given for programming the memory prior to placing the exerciser in a program mode. Before operating the exerciser, insure that the procedures in Section 3. Installation and Checkout, have been performed to insure the exerciser is ready for operation. #### 2.0 Operator Controls and Indicators The controls and indicators on the operator control panel provide manual operation of the exerciser. Refer to Figure 2-1 for the location of all operator controls and indicators and to Table 2-1 for a description of each control or indicator. In Table 2-1, switch positions and control limits are indented under the component name. The index numbers on the illustration in Figure 2-1 correspond to the item numbers in the table. The reference designators in Table 2-1 correspond to the designators on the back side of the operator control panel. In the ID {Identification} column of Table 2-1, the following abbreviation definitions apply. | ABBREVIATION | DEFINITION | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | C<br>CB<br>D<br>ETI<br>F<br>I<br>J<br>PB<br>PB-I | Control Circuit-Breaker Display Elapsed Time Indicator Fuse Indicator Jack Pushbutton Pushbutton-Indicator Switch | | _ | -w·· | | ITEM | COMPONENT NAME | ID | REF .<br>DESIG . | FUNCTION | |------|----------------|----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ţ | AC POWER | J | JZ | A three prong male recessed connector that accepts the female end of the AC power cable. Input may be 120 or 220 volts. Normal operation is on 120 volts. If 220 volts is used, a wiring change must be made within the exerciser. | | 2 | AC POWER FUSE | F | XF1 | A 120 or 220 volt AC, one ampere,<br>SL0-BL0 fuse. | | 3 | TIMER | Т | XMT | A O to 2000 hour elapsed time indi-<br>cator: measuring the time AC power<br>has been applied to the exerciser: | | 4 | AC POWER | z | Zī | · | | | ON | | | Applies 120 or 220 volt AC power to exerciser AC components. Also Master Clears the exerciser, but not the tape transport. | | | OFF | | | Removes AC power from exerciser components. | | 5 | DISPLAY | D | DS3<br>r SZQ<br>DS3 | A bank of three light-emitting-diode<br>arrays which display octal digits<br>from OOO through 777. Data to be<br>displayed is selected by the DISPLAY<br>SELECT switch fitem 63. | | 6 | DISPLAY SELECT | z | 25 | The data to be routed to the DISPLAY fitem 5} is selected by this switch. | | | START | | | Displays the time the tape transport<br>takes to get up to required velocity<br>after a motion command is received.<br>The time is in terms of the number of<br>tachometer pulses from the raising of<br>a motion line to the raising of the<br>Velocity line. | | | STOP APP | | | Displays the time the tape transport<br>takes to stop after a motion command<br>is terminated. The time is in terms<br>of the number of tachometer pulses<br>from the lowering of a motion line<br>{Forward or Reverse} to the next<br>raising of a motion line. | Table 2-1. Switches: Controls: Indicators: and Jacks {contrd} | ITEM | COMPONENT NAME | ID | REF.<br>DESIG. | FUNCTION | |---------------|----------------|----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ₽<br>{cont,d} | DISPLAY SELECT | | | | | | TOA 90TZ | | | Similar to STOP APP except that the time is from the lowering of the Velocity line to the next raising of a motion line. | | | ZΚΕM | | | Operates in conjunction with the SIGNAL MONITOR switch fitem 311 to display the time in terms of 50 nanosecond pulses from the detection of the first data bit to the detection of the data bit selected by the SIGNAL MONITOR switch. Data bits 20 through 27 and the parity bit finine bits1 are selected by positions 1 through 7 respectively on the SIGNAL MONITOR switch. The display is updated every one-half second. | | | RECORD GAP | | | Displays the time between the last bit<br>before a record gap and the first bit<br>after a record gap. The time is in<br>terms of the number of tachometer<br>pulses between the End of Operation<br>and the next data pulse. | | | READ | | | Displays the octal value of the data on the Read lines. The right DISPLAY digit indicates the value of tracks 20, 20, and 20; the center digit indicates the value of 23, 24, and 25; and the left digit indicates the value of 26, 27, and P. The display changes directly as the data bits change. | | | ADDRESS | | | Displays the status of the four Unit Designation Number lines and the Hold line from the tape transport. Unit Designation Numbers may be 000 through 017 depending upon the setting of the Unit Number switch on the tape transport. The hold line will be 020 when it is high, indicating none of the 16 Unit Designation Numbers have been selected. | Table 2-1. Switches: Controls: Indicators: and Jacks {cont'd} | ITEM | COMPONENT NAME | ID | REF.<br>DESIG. | FUNCTION | |-------------|----------------|----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>cont'd | DISPLAY SELECT | | | | | | MODEL | | | Displays the status of the Tape Speed and Method of Recording lines from the tape transport. The first and second digits indicate tape speed: thus; 20 for 200 ips. 15 for 150 ips. and 10 for 100 ips. When the CDC-IBM switch is set to IBM: the first and second digits indicate 07 for 75 ips and 12 for 125 ips. The third digit indicates the method of recording: thus; 0 for 9 track phase encoded: 1 for 9 track dual mode: 2 for 9 track NRZI: and 3 for 7 track NRZI. | | | FAULT | | | Displays the status of the five FAULT lines from the 66%, as follows: | | | | ! | | DISPLAY FAULT | | | | | | DDL LOAD DD2 ERASE CURRENT DD4 VACUUM DDD LOOP DDD COOLING AIR | | | | | | The status of two or more fault lines may be added together; thus a display other than those listed above would indicate more than one fault. As an example; 037 would indicate all five faults active. | | 7 | 1/0 | J | 7] | A 160-pin female connector which receives either male plug of the input/output cable to the tape transport. | | B | READY ESTATUS | I | DZT3 | Indicates that the tape transport is ready to respond to requests from the exerciser. | | 9 | EUTATZ} YZUB | I | DZJS | Indicates that the tape is in motion. The tape transport will not respond to a new motion command when busy. | | | | | | | Table 2-1. Switches: Controls: Indicators: and Jacks {contrd} | ITEM | COMPONENT NAME | ID | REF.<br>DESIG. | FUNCTION | |------|--------------------------------------------------------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | CZUTATZ3 TOB | I | DZTT | Indicates that the tape transport<br>detected a Beginning of Tape marker. | | 77 | tzutatz} | I | DZIO | Indicates that the tape transport<br>detected an End of Tape marker. | | 15 | FWD {SUTATUS} | I | PZG | Indicates that the exerciser Forward motion signal is high. | | 13 | REV {STATUS} | I | BZd | Indicates that the exerciser Reverse motion signal is high. | | 1.4 | WRITE REPLY<br>{STATUS} | I | DS7 | Indicates that the tape transport write and erase current is on• | | 15 | DENSITY<br>REQUEST | z | 27. ZF | The two switches are used to select one of three densities. | | | $2^{1}$ and $2^{0}$ | ļ | | 2 <sup>1</sup> 2 <sup>0</sup> DENSITY | | | | | | 0 0 556 BPI<br>0 1 800 BPI<br>1 0 1600 BPI | | | | | | When both switches are set to 1 the density may be selected at the tape transport. | | 16 | DENSITY<br>STATUS<br>2 <sup>1</sup> and 2 <sup>0</sup> | I | D S1 5 7<br>D S1 4 | Indicates the density at which the tape transport is operating. The code is the same as for the Density Request above. | | 17 | WRITE PERMIT | PB-I | BZQ\Z | Indicates that the tape transport raised the Write Permit line before the Velocity line. The error may be cleared by pressing the pushbutton. | | 18 | FAULT {ERROR} | PB-I | 72 <b>0</b> /2 | Indicates that one or more of the tape transport Fault lines {Load; Erase Current; Vacuum; Loop; or Cooling Air} has been activated. The Fault line that has been activated may be displayed on the DISPLAY by setting the DISPLAY SELECT to FAULT. The error indication may be cleared by pressing the pushbutton. | Table 2-1. Switches: Controls: Indicators: and Jacks {cont'd} 86816400 A 2-5 | ITEM | COMPONENT NAME | ID | REF .<br>DESIG . | FUNCTION | |------|--------------------------|------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | VELOCITY<br>-{ERROR} | PB-I | Z\DZF | Indicates that the tape transport dropped the Velocity signal during the time that a Motion Request [Forward Reverse or Rewind] from the exerciser was active. The error indication may be cleared by pressing the pushbutton. | | 20 | PARITY<br>- LERROR J | PB-I | S/DS5 | Indicates that incorrect {even} parity was detected on the Read Data lines. The error indication may be cleared by pressing the pushbutton. | | 57 | PARITY ERROR<br>RESPONSE | z | ZŢЗ | | | | BACKSPACE | | | When a parity error is detected, the PARITY {ERROR} indicator lights. The tape transport stops, backs over the word where the error occured, and then attempts to re-execute the original instruction without a parity error. If successful, the PARITY {ERROR} indicator goes out and the tape transport continues executing the instructions in memory. If not successful, the tape transport will continue to back up and re-execute until it is successful or until the parity error is cleared by pressing the PARITY {ERROR} pushbutton. | | | OFF | | | When a parity error is detected, the PARITY {ERR0R} indicator lights but the tape transport continues to execute the program without interruption. If the PARITY {ERR0R} pushbutton is pressed, the indicator goes out and remains out unless another parity error is detected. | Table 2-1. Switches: Controls: Indicators: and Jacks (cont'd) | ITEM | COMPONENT NAME | ID | REF -<br>DESIG - | FUNCTION | |----------|--------------------------|----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | {cont'd} | PARITY ERROR<br>RESPONSE | | | | | | TRAP | | | When a parity error is detected, the PARITY {ERROR} indicator lights. The tape transport does not stop. The word containing the parity error is gated into a register. If the DISPLAY SELECT switch is set to READ, the octal value of the word is presented on the DISPLAY. Before parity can be checked again, the register must be cleared by either pressing the PARITY {ERROR} pushbutton or setting INT CONTROL switch to MC. | | 22 | PATTERN | z | Zī5 | | | | TRUE | | | The data output in a write operation are all true values of the settings of the DATA switches litem 24}. | | | TRUE/COMP | | | The data output for the first frame in a write operation are all true values of the settings of the DATA switches. The data in each subsequent frame are alternating complement and true values of the settings of the data switch. | | 23 | CLIPPING LEVEL | z | ZII | | | | ні | | | The high tape transport clipping<br>level is commanded. | | | NORMAL | | | The standard tape transport clipping level is commanded. | | , | LOW | | | The low tape transport clipping level is commanded. | Table 2-1. Switches: Controls: Indicators: and Jacks {contrd} | ITEM | COMPONENT NAME | ID | REF.<br>DESIG. | FUNCTION | |------|-----------------------------------|----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 | DATA<br>20 through 2 <sup>7</sup> | z | Sl7<br>thru<br>S24 | | | | I | | | A logic one is written on the respective track. | | | E | | | The data on the respective track is erased, that is, no flux changes occur in the write head. | | | ٥ | ] | · | A logic zero is written on the respective track. | | 25 | P DATA | z | S27 | | | | ON | | | Automatic odd parity is generated for each word being written. | | | 0FF | | · | Automatic parity generation is disabled. The output is a constant erase level. | | 5P. | PAUSE TIME | С | S/Rl | | | | OFF | | | The time between the execution of any two instructions is approximately b microseconds. | | | INCREASE | | , i | As the control is rotated from the OFF position to the furthest clock-wise position, the time between the execution of any two instructions is increased from approximately 1 to 100 milliseconds. | | 27 | RECORD LENGTH | С | S/R2 | | | | ONE WORD | | | When the exerciser is connected to an NRZI tape transport: the true value of the DATA switch settings is written twice for each record: once as a one word record and then as a simulated Longitudinal Redundancy Check {LRC} word. When connected to a Phase Encoded tape transport: the true value of the DATA switch settings is written once for each record. | Table 2-1. Switches: Controls: Indicators: and Jacks {cont/d} | I <b>T</b> EM | COMPONENT NAME | ID | REF .<br>DESIG . | FUNCTION | |----------------|----------------------------------------------------------------------|----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27<br>{cont'd} | RECORD LENGTH | | | | | | INCREASE | | | As the control is rotated from the ONE WORD position to the furthest clockwise position: the writing time; and therefore the number of words per record: is increased. The writing time is increased from 1 to 100 milliseconds. When writing in the NRZI format: an even number of words is always written. In the Phase Encoded format: the number of words may be odd or even. The number of words is dependent upon the tape speed and density. | | 28 | GND | J | J3 | A test point common to signal ground only - not AC power ground. | | 29 | SIGNAL MONITOR | J | J4 | Signals selected by the SIGNAL MONITOR switch fitem 311 are routed to this test point. The signals are not attenuated or delayed. | | 30 | SIGNAL MONITOR | I | DZJP | Signals selected by the SIGNAL MONITOR switch are displayed. The signals are extended by 25 milliseconds so they can be observed on the indicator. | | 31 | SIGNAL MONITOR | z | 25P | Signals selected by the switch are<br>displayed on the SIGNAL MONITOR<br>indicator and routed to the SIGNAL<br>MONITOR jack. | | | 1 through 9<br>{Read Data 2 <sup>0</sup><br>through 2 <sup>0</sup> } | | | Data bits 2 <sup>0</sup> through 2 <sup>8</sup> , being read<br>by the exerciser, are selected by<br>positions 1 through 9, respectively.<br>Bit 2 <sup>8</sup> is the parity bit. For seven<br>track transports, data at switch<br>positions 7 and 8 are always zero. | | | 10 {Parity<br>Error Pulse} | | | When a parity error is detected; a pulse sets the Parity Error flip flop. This pulse is available at this position. When the PARITY (ERROR) indicator is lit it remains on until cleared. A determination may be made as to whether or not more than one parity error is detected after the indicator is on by observing the signal at this switch position. | Table 2-1. Switches: Controls: Indicators: and Jacks {contid} | ITEM | COMPONENT NAME | ID | REF •<br>DESIG • | FUNCTION | |--------------|--------------------------------------|----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31<br>cont'd | SIGNAL MONITOR | | | | | | ll fWrite<br>Enable} | | | Write Enable signal from the tape<br>transport indicating that a write<br>ring is present in the mounted reel<br>of tape. | | | 12 {Velocity} | | | Velocity signal from the tape transport indicating that tape is moving within ±4 percent of full speed in either the forward or reverse direction. | | | 13 (Write<br>Permit) | | | Write Permit signal from the tape<br>transport indicating that the tape<br>transport is ready to accept write<br>data. | | | 14 and 15<br>{Tach I and<br>Tach II} | | | The two outputs from the tape trans-<br>port capstan tachometer electronics<br>are pulse trains and may be selected<br>at these two switch positions. The<br>two signals should be 90 degrees out<br>of phase with each other. | | | l6 (Busy) | | | The Busy signal from the tape trans-<br>port indicating that tape is in motion. | | | 17 (End of<br>Operation) | | | The End of Operation signal which is generated by the exerciser. | | | lå (Forward<br>I/0} | | | The Forward motion signal on the input/output lines. | | | 19 (Reverse | | | The Reverse motion signal on the input/output lines. | | | 20 (Time 1) | | | When the Busy signal goes from a °l° to a °0°, a timing chain is initiated. Time 1 of this chain is selected at this position. | | | 21 {Last<br>Motion<br>Reverse} | | | The Last Motion Reverse signal from the tape transport. | | | 22 <b>{</b> Go} | | | An internally generated signal which occurs when either a Forward motion signal or a Reverse motion signal is output by the exerciser. | | | | | | | Table 2-1. Switches: Controls: Indicators: and Jacks {contrd} | ITEM | COMPONENT NAME | ID | REF •<br>DESIG • | FUNCTION | |----------------|-------------------------|----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31<br>{cont'd} | SIGNAL MONITOR | | | | | | 23 (Write<br>Terminate) | | | The set output of the Write Terminate flip-flop. The flip-flop is used to provide the Write Jog sequence. | | | 24 fWrite<br>Data} | | | A 200-nanosecond pulse which occurs<br>when the Data flip-flop is set. The<br>Data flip-flop sets when a Write<br>instruction is commanded. | | 32 | TAPE CONTROL | z | S1-4 | A spring-loaded momentary-on switch<br>that returns to the OFF position when<br>released. | | | UNLOAD | | | An Unload request pulse is transmitted to the tape transport. Once the unload operation has started it cannot be stopped by the exerciser. | | | 0FF | | | Normal position of the switch and has no effect on exerciser operation. | | | REWIND | | | A Rewind request pulse is transmitted<br>to the tape transport. Once the<br>rewind operation has started it cannot<br>be stopped by the exerciser. | | 33 | INT CONTROL | Z | <b>S1</b> 5 | A spring-loaded momentary-on switch<br>that returns to the OFF position when<br>released. | | | LAMP TEST | | | Applies power to all operator panel indicators for as long as the switch is held in this position. The lamp test may be performed while a program is executing without affecting exerciser operation. | | | 0FF | | | Normal position of the switch and has no affect on exerciser operation. | | | мс | | | All input/output ceases and all exer-<br>ciser functions are returned to<br>initial conditions, including the<br>program address counter which returns<br>to 000. | Table 2-1. Switches: Controls: Indicators: and Jacks {cont'd} | ITEM | COMPONENT NAME | ID | REF.<br>DESIG. | FUNCTION | |------|----------------|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 34 | TRATZ | PB | ZIP | A spring-loaded momentary-on push-<br>button that returns to the OFF posi-<br>tion when released. If the MODE<br>switch fitem 37} is set to RUN or<br>STEP, pressing the pushbutton starts<br>the execution of the instruction<br>stored in memory at the address<br>indicated by the ADDRESS indicator.<br>If the MODE switch is set to LOAD,<br>pressing the pushbutton increments<br>the program address one count. | | 35 | INT TEST | Z | 82 | | | | ON | ;<br>; | | The responses from the tape trans- port which are necessary for suc- cessful completion of the instruc- tions in memory are simulated in order that proper operation of the exerciser may be determined. The length of each instruction including Rewind is determined by the setting of the RECORD LENGTH control. | | | 2/2 | | | The Ready, Busy, BOT, and EOT sig- nals are accepted from the tape unit and are used in their ordinary con- texts to control the Start/Stop {S/S} test; all other transport inputs are ignored. | | | OFF | i | | Normal position of the switch a <b>nd</b><br>does not affect exerciser operation. | | 36 | OPERATION | Z | <b>P</b> 2 | | | | CONTINUOUS | | | Write or read operations continue findependent of the RECORD LENGTH control? without generating or recognizing record gaps until the End of Tape or Beginning of Tape marker is sensed, at which time the next instruction is executed. Two forward or two Reverse instructions in succession would stop the operation at End of Tape, or Beginning of Tape, respectively. The operation will also stop if the INT CONTROL switch is set to MC. | Table 2-1. Switches, Controls, Indicators, and Jacks {cont'd} | ITEM | COMPONENT NAME | ID | REF.<br>DESIG. | FUNCTION | |----------------|----------------|----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 36<br>{cont'd} | OPERATION | | | | | | CONT REC | | | Write or read operations are performed in record segments. The instruction changes at End of Tape or Beginning of Tape. The length of a write is determined by the RECORD LENGTH control; the length of a read by the length of the record on tape. Operation stops at End of Tape or Beginning of Tape if there are two forward or two reverse instructions in succession. Operation also stops if INT CONTROL is set to MC. | | | RECOR⊅ | | | Write or read operations are performed in record segments. The instructions change after each record. The length of a write is controlled by the RECORD LENGTH control; the length of a read by the length of the record on tape. The operation stops if the INT CONTROL switch is set to MC. | | 37 | MODE | z | ZIO | | | | RUN | | | Storage of instructions in memory is inhibited. When the START pushbutton is pressed. program execution begins at the current memory location and continues to the breakpoint. cycles to zero. and then repeats. Repetition is halted by setting the switch to STEP or by setting INT CONTROL switch to MC. | | | STEP | | | Storage of instructions in memory is inhibited. When the START pushbutton is pressed: the instruction: whose indicator was lit: is executed and the program address counter is incremented by one count. | | | LOAD | | | Program execution is inhibited. When an INSTRUCTION pushbutton is pressed. the corresponding instruction is stored at the current memory location. The INSTRUCTION indicator lights. | Table 2-1. Switches, Controls, Indicators, and Jacks (control) | ITEM | COMPONENT NAME | ID | REF.<br>DESIG. | FUNCTION | |------|----------------------------------------------|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BE. | REWIND<br>LINSTRUCTION | PB-I | Z/DZI | Lights to indicate a Rewind instruction is to be executed or is currently being executed. When the pushbutton is pressed a Rewind instruction is stored at the current memory location if the MODE switch is set to LOAD. | | 39 | WRITE<br>- LINSTRUCTION: | PB-I | SZQ\Z | Lights to indicate a Write instruction is to be executed or is currently being executed. When the pushbutton is pressed a Write instruction is stored at the current memory location, if the MODE switch is set to LOAD. | | 40 | REVERSE<br>-CINSTRUCTION: | PB-I | EZU\Z | Lights to indicate a Reverse motion instruction is to be executed or is currently being executed. When the pushbutton is pressed a Reverse motion instruction is stored at the current memory location; if the MODE switch is set to LOAD. | | 41 | FORWARD<br>-CINSTRUCTION: | PB-I | S/DS4 | Lights to indicate a Forward motion instruction is to be executed or is currently being executed. When the pushbutton is pressed a Forward motion instruction is stored at the current memory location; if the MODE switch is set to LOAD. | | 42 | BREAKPOINT 2 <sup>D</sup> and 2 <sup>D</sup> | 2 | S3<br>thru<br>S5 | When the memory location represented<br>by the binary configuration of these<br>switches is reached; the instruction<br>at that address is executed and the<br>program address counter is returned<br>to zero. The position of the<br>switches does not affect memory<br>storage capability. | | | ı | | | When set to this position the memory address represented by the binary configuration of the switches is enabled for execution. | | | 0 | | | When set to this position the memory<br>address represented by the binary<br>configuration of the switches is<br>disabled for execution. | | 43 | ADDRESS 20, 21 and 22 | I | DS4<br>thru<br>DSL | Provide binary indication of the current memory address. | Table 2-1. Switches: Controls: Indicators: and Jacks {cont'd} ## 3.0 Operating Procedure - Insure that both the exerciser and the tape transport are in a power down condition. - 2. Disconnect the connector on the cable from the controller to the tape transport, at the tape transport. - 3. Open the exerciser and remove the input/output cable that is stored under the lid on the top cover. - 4. Connect the input/output cable to the I/O connector on the exerciser and to the connector on the tape transport where the controller cable was connected. - 5. Remove the AC power cable that is stored under the lid on the top cover of the exerciser. - 6. Connect the female end of the AC power cable to the recessed male AC POWER connector on the operator panel. - 7. Power up the tape transport. #### CAUTION Before applying power to the exerciser; insure that the exerciser is properly wired for the power source being used. Internal wiring changes are required to convert from 120 volt to 220 volt operation; or vice-versa. See Section 6: Maintenance; for input power change instructions. - Connect the AC power cable to the 120 or 220 volt AC outlet. - 9. Set the exerciser AC POWER switch to ON. - 10. Observe the exerciser ERROR indicators and if any are lital press the appropriate ERROR pushbutton and observe that the indicator goes out. - 11. Bring the tape transport up to a Ready condition. - 12. Insure that the INT TEST switch on the exerciser is set to OFF. 13. Set the DENSITY REQUEST 20 and 21 switches to the following positions, depending upon the desired read or write density. | <del>.</del> | DENS | 5, | 50 | |--------------------------|------|-------------|-------------| | he density may be | | 7<br>7<br>0 | 7<br>7<br>0 | | d on the tape transport. | sele | | | - 14. Observe that the DENSITY STATUS indicators light to indicate the density which has been selected either on the exerciser or at the tape transport. - 25. Set the PARITY ERROR RESPONSE switch to either BACKSPACE, OFF, or TRAP. When set to OFF, the PARITY {ERROR} indicator lights but the program continues when a parity error is detected. When set to BACKSPACE, the exerciser will continue trying to reread or rewrite until the parity error no longer exists. When set to TRAP, the exerciser program continues but the word with the parity error is trapped in a register and may be displayed on the DISPLAY when the DISPLAY SELECT switch is set to READ. - 16. Set the PATTERN switch to either TRUE or TRUE/COMP depending upon whether writing of the true value of the DATA switches or the true and alternating complement value of the DATA switches is desired. - 17. Set the CLIPPING LEVEL switch to either HI, NORMAL, or LOW depending upon whether the high, normal, or low clip level of the read data from the tape transport is desired. - 18. If a write operation is to be performed, set the $2^{\Omega}$ through $2^{7}$ DATA switches to 1 if a $^{9}$ 1° is to be written, to 0 if a $^{9}$ 0° is to be written, or to E if it is desired to erase the track. - 19. Set the P DATA switch to ON or OFF depending upon whether it is desired to generate automatic parity or to erase the parity track, respectively. - 20. Set the RECORD LENGTH control to either ONE WORD or to a position from just off the ONE WORD position to the fully clockwise position, depending upon whether a one word record or a record from 2 to 100 milliseconds long is desired. - 21. Set the PAUSE TIME control to either OFF or to a position from just off the OFF position to the fully clockwise position, depending upon whether a time between execution of program instructions from 6 microseconds in the OFF position to from 2 to 100 milliseconds is desired. - 22. Set the MODE switch to LOAD. - 23. Load the desired program into memory by pressing the START pushbutton to increment the program to the desired address as indicated by the ADDRESS indicators followed by pressing the appropriate INSTRUCTION pushbutton. Any of the four instructions (Forward Reverse Write or Rewind) may be programmed at any of the eight addresses. - 24. Set the 20, 21, and 22 BREAKPOINT switches to 1 or 0 depending upon the number of instructions to be executed. Refer to the following table. | 22 | 5,7 | 50 | INSTRUCTIONS | |------------------|------------------|-----------------------|--------------------------------------| | 7<br>7<br>7<br>0 | 7<br>7<br>0<br>0 | 7<br>0<br>7<br>0<br>7 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | - 25. Set the MODE switch to STEP or RUN depending upon whether the program is to be executed one instruction per depression of the START pushbutton or continuously in sequence after one depression of the START pushbutton, respectively. - 26. Set the OPERATION switch to CONTINUOUS, CONT REC, or RECORD. When set to CONTINUOUS, one instruction will be executed until either the Beginning of Tape or End of Tape is reached disregarding record gaps, then the program is incremented. When set to CONT REC one instruction will be executed until either the Beginning of Tape or End of Tape is reached, however record gaps will be written in the case of a Write operation or read in the case of a Read operation, then the program is incremented. When set to RECORD, an instruction is executed until a record gap is written or read, then the program is incremented. - 27. Set the DISPLAY SELECT switch to the appropriate position to display the desired information on the DISPLAY. Refer to the DISPLAY SELECT position definitions printed on the lid on the top cover of the exerciser. - 28. Set the IBM-CDC switch, located on logic card lBEF at location B2, to either IBM or CDC depending upon whether the exerciser is connected to an IBM or CDC subsystem tape transport. - 29. Press the START pushbutton to commence execution of the program instructions. - 30. The program will halt any time that the INT CONTROL switch is set to MC. - 31. When the TAPE CONTROL switch is set to REWIND or UNLOAD, the tape transport tape will rewind or unload as applicable. - 32. Set the SIGNAL MONITOR switch to position 1 through 24 to display any of the applicable signals on the SIGNAL MONITOR indicator and made available for monitoring on the SIGNAL MONITOR test point. Refer to the names of the SIGNAL MONITOR signals printed on the lid on the cover of the exerciser. - 33. Set the TAPE CONTROL switch to UNLOAD. - 34. Remove tape from and power down the tape transport. - 35. Set the AC POWER switch on the exerciser to OFF. 86876400 **A** Section 3 Installation and Checkout #### Section 3 #### Installation and Checkout #### 1.0 General This section provides detailed information pertaining to crating and uncrating, site installation, and preparation for use. #### 2.0 Installation # 2.1 Crating Perform the following procedure. Refer to Figure 3-1. - Coil AC power cable and input/output cable and insert behind hinged center partition. - Insure six thumb screws holding exerciser main assembly in aluminum case are secure. - Insure AC POWER fuse and TIMER are secure in place in operator panel. - 4. Close case cover and latch. - 5. Insert exerciser in place in shipping carton: CDC Part Number 59322400: which may be ordered from Customer Engineering Materials. Refer to Figure 3-1. - 6. Close carton covers and seal. # 2.2 Uncrating Perform crating procedure in reverse sequence. It is suggested that the cartons and packing be retained for future shipment. # 2.3 Physical Limitations When the cover case is opened completely, the exerciser requires an area approximately 18 inches high, 18 inches wide, and 18 inches deep. The exerciser weighs approximately 25 pounds. The input/output cable is ten feet long, therefore the exerciser must be placed on a workbench or other appropriate support which is within ten feet of the tape transport. Figure 3-1. Recommended Packing Procedure Using Shipping Carton: CDC PN 59322400 # 2.4 Power Requirements The exerciser requires either 120 volt AC, 60Hz, single phase, three wire power or 220 volt AC, 50Hz, single phase, two wire power. Normal operating power is 120 volt AC, 60Hz. If 220 volt AC, 50Hz is used, a wiring change must be made to the exerciser. Refer to Section 6, Maintenance, for procedures for wiring for either power source. # 2.5 Cabling and Connectors Two cables are supplied with the exerciser; an AC power cable and an input/output cable. The AC power cable is eight feet long and the input/output cable is ten feet long. The AC power cable has a female plug on one end to be inserted into the recessed male connector on the exerciser. The other end of the AC power cable has a two wire plus ground male plug to fit into a normal wall outlet. The AC power cable can be used for either 120 volts or 220 volts AC. The input/output cable has identical male 160-pin connectors on each end to mate with identical 160-pin female connectors on the exerciser and the tape transport. # 2.6 Cooling Requirements Operating temperature for the exerciser should be from $60^{\circ}$ F $\{15.56C\}$ to $90^{\circ}$ F $\{32.22C\}$ . Recommended operating temperature is $75^{\circ}$ F $\{23.89C\}$ . Maximum temperature gradient should be $5^{\circ}$ per hour. Permissable non-operating temperature is $-30^{\circ}$ F $\{-34.44C\}$ to $150^{\circ}$ F $\{65.56C\}$ . Permissable operating and non-operating relative humidity is non-condensing 0 to 90 percent. ### 2.7 Preparation For Use Perform the following before application of power. - 1. Uncrate the exerciser. - 2. Visually inspect the exterior of the case for dents or defects. - 3. Open the case and check the operator panel for loose or broken components. Replacement procedures for site replaceable components are given in Section 6. Maintenance. - 4. Remove the operator panel from the case by loosening the six knurled spring-loaded captive screws from the panel. Lift the panel straight up from the aluminum case. - 5. Inspect the underside of the panel for broken wire loose components or bent connector pins. - L. Remove and inspect the two fuses on the DC power supply. Replace if necessary. - 7. Insure that all the printed circuit cards are installed and are properly seated in the logic rack. Compare the logic card designator on the logic card with the card placement diagram printed on the bottom of the logic rack to insure that the cards are located properly. - 8. Insure that there is an Equipment Identification Plate on the plate on the bottom of the card rack and that an FCO Log: form AAl870: is affixed to the inside bottom of the case. - 9. Replace the panel in the case. If checkout procedure is to follow; the panel need not be replaced. #### 2.8 Checkout - 1. Open the case cover. - Remove the operator panel from the case by loosening the six knurled spring-loaded captive screws and lifting the panel straight up from the case. - 3. Remove and inspect the one ampere AC fuse. Replace if necessary. - 4. Insure a 2000 hour cartridge is installed in the TIMER. #### CAUTION Do not connect the AC power cable until the exerciser has been inspected to insure it is wired properly for the power source to be used. Internal wiring changes are required to convert from 120 volt to 220 volt operation; or vice-versa. - 5. Inspect terminal board TB1 under the operator control panel. Refer to Figure 6-5 for the location of TB1. If the exerciser is to be used for 120 volt operation one jumper should be connected between terminals 1 and 2 and one jumper should be connected between terminals 3 and 4. For purposes of identification, terminal 1 is closest to the underside of the operator panel. For 220 volt operation both jumpers should be connected between pins 2 and 3. - E. Remove the AC power cable from under the lid of the case cover. - 7. Insure the AC POWER switch is set to OFF. - 8. Insert the female plug on the AC power cable straight into the recessed, male AC POWER connection on the operator panel. - 9. Set the INT TEST switch to ON. - $10.\,\,\,\,\,\,\,\,\,$ Set the DENSITY REQUEST $2^0$ and $2^1$ switches to $0.\,\,\,\,\,\,\,\,\,\,\,\,\,\,\,\,\,$ - 11. Set the DISPLAY SELECT switch to START. - 12. Set the SIGNAL MONITOR switch to position 1. - 13. Rotate the PAUSE TIME and RECORD LENGTH controls to the fully clockwise position. - 14. Set the P DATA switch to ON. - 15. Set the $2^0$ through $2^7$ DATA switches to 1. - 16. Set the CLIPPING LEVEL switch to NORMAL. - 17. Set the PATTERN switch to TRUE. - 18. Set the PARITY ERROR RESPONSE switch to OFF. - 19. Set the OPERATION switch to RECORD. - 20. Set the MODE switch to LOAD. - 21. Set the BREAKPOINT $2^0$ , $2^1$ , and $2^2$ switches to 1. - 22. Install the internal test plug connector onto the I/O connector. - 23. Set the AC POWER switch to ON. - 24. Observe the ERROR indicators. If any are lit, press the appropriate pushbutton and observe that the indicator goes out. - 25. Observe that the READY {STATUS} indicator is lit, the DISPLAY indicates 000, and that one and only one of the INSTRUCTION indicators is lit. - 26. Set the SIGNAL MONITOR switch to positions 1 through 24 and observe that the SIGNAL MONITOR indicator is lit at positions 1 through 9, 11 and 21. - 27. Return the SIGNAL MONITOR switch to position 1. - 28. Set the INT CONTROL switch to LAMP TEST. - 29. Observe that all the indicators on the operator panel are lit and that the DISPLAY indicates 888. 86816400 C 3-5 - 30. Alternately press the START and appropriate INSTRUCTION pushbutton and load a Forward instruction at address 0, a Reverse instruction at address 1, a Write instruction at address 2, a Rewind instruction at address 3, a Forward instruction at address 4, a Reverse instruction at address 5, a Write instruction at address 6, and a Rewind instruction at address 7. - 31. Set the INT CONTROL switch to MC. - 32. Set the MODE switch to STEP. Observe that (INSTRUCTION) indicators toggle between WRITE and FORWARD in steps 33-36 when the START pushbutton is depressed. - 33. Press the START pushbutton one time and observe that when it is pressed that the BUSY and FWD {STATUS} indicators blink. Also observe that the program address incremented to 2 as observed on the ADDRESS indicators. - 34. Press the START pushbutton one time and observe that when it is pressed that the BUSY and REV {STATUS} indicators blink. Also observe that the program address incremented to 4. - 35. Press the START pushbutton one time and observe that when it is pressed that the WRITE REPLY {STATUS} indicator lights and remains lit. Also observe that the program address incremented to 6. - 36. Press the START pushbutton one time and observe that when it is pressed that the WRITE REPLY {STATUS} indicator remains lit. Also observe that the program address incremented to 0. - 37. Set the MODE switch to RUN. PAUSE TIME and RECORD LENGTH controls to minimum CCW. Observe that BUSY, FWD and WRITE REPLY {STATUS} indicators and all ADDRESS and INSTRUCTION indicators are lit and running. (NOTE: The PARITY ERROR indicator may intermittently come on.) - 38. Press the START pushbutton. Observe that the FORWARD, REVERSE, WRITE, and REWIND {INSTRUCTION} indicators are blinking in sequence. Also observe that the ADDRESS indicators are Lit, indicating the program is executing. Also observe that the BUSY, FWD, REV, and WRITE REPLY {STATUS} indicators are Lit and that the SIGNAL MONITOR indicator is Lit. - 39. Observe the DISPLAY. It should indicate between 004 and 010. - 40. Set the DISPLAY SELECT switch to RECORD GAP. Observe that the DISPLAY is changing values. - 41. Set the DISPLAY SELECT switch to READ. Observe that the DISPLAY indicates 777. - 42. Set the DISPLAY SELECT switch to ADDRESS. Observe that the DISPLAY indicates 020. - 43. Set the DISPLAY SELECT switch to MODEL and observe that the DISPLAY indicates 200. - 44. Set the DISPLAY SELECT switch to FAULT and observe that the DISPLAY indicates 000. - 45. Set the DISPLAY SELECT switch to READ. - 46. Set the P DATA switch to OFF. - 47. Set RECORD LENGTH to maximum CW and observe the DISPLAY. It should alternate between 377 and 777. - 48. Observe that the PARITY {ERROR} indicator is lit. - 49. Set the PARITY {ERROR} RESPONSE switch to BACKSPACE. - 50. Observe that the PARITY {ERROR} indicator is blinking and that the Program is executing as observed on the ADDRESS indicators and that the INSTRUCTION indicator are sequencing. Also observe that the BUSY, FWD, REV, and WRITE REPLY {STATUS} indicators are blinking. - 51. Set the PARITY ERROR RESPONSE switch to TRAP. Observe that the PARITY {ERROR} indicator is lit. - 52. Set the P DATA switch to ON. - 53. Set the $2^0$ through $2^7$ DATA switches to 0. - 54. Observe the DISPLAY. It should alternate between 400 and 777. - 55. Press the PARITY {ERROR} pushbutton and observe that the DISPLAY alternates between 400 and 777 and that the PARITY {ERROR} indicator blinks. - 56. Set the PARITY ERROR RESPONSE switch to OFF. - 57. Set the OPERATION switch to CONT REC. Observe that the program has stopped and that the WRITE {INSTRUCTION} indicator is lit. Also observe that the BUSY and FWD {STATUS} indicators are blinking and that the WRITE REPLY indicator is lit. - 58. Set the INT CONTROL switch to MC. Observe that the RDY and WRITE REPLY {STATUS} indicators are lit. Also observe that the FWD {INSTRUCTION} indicator is lit. - 59. Press the START pushbutton. - 60. Set the OPERATION switch to CONTINUOUS. Observe that the BUSY, FWD and WRITE REPLY {STATUS} indicators are lit. 86816400 C 3-7 Section 4 Theory of Operation #### Section 4 #### Theory of Operation #### 1.0 Introduction The theory of operation for the exerciser is divided into four levels. They are as follows: # Level 1 General Description This is a brief description of the operation of the major parts of the exerciser. The major parts are depicted in an overall exerciser block diagram. This description is intended for the person who needs only a brief understanding of the function and capabilities of the exerciser therefore no detailed description of the exerciser operation is included. The general description is included in this section. ### Level 2 Functional Description This is a detailed description of the operation of the exerciser. It is supported by appropriate timing diagrams and is supplemented by information in Section 1 including interface pin assignments and interface signal descriptions. It is also supplemented by information in Section 2 including the complete description of all operator controls and indicators. The functional description is intended for the person who needs to know in detail how the exerciser operates but who does not need to know how individual circuits and components work. The functional description is included in this section. #### Level 3 Circuit Descriptions The circuit descriptions are included in Section 5. Diagrams. They describe the operation of every logic circuit, power distribution diagram, and control panel schematic in the section and are located on the page facing the diagram. They are intended for use by the Customer Engineer in troubleshooting the exerciser. 4-1 ### Level 4 Circuit Element Description The circuit element descriptions are included in Section 7. Maintenance Aids. They describe the operation of every integrated circuit and discrete component circuit in the exerciser. They are supported by truth tables, logic diagrams: and timing diagrams. They are intended to be used by the Customer Engineer primarily for isolating malfunctions down to the individual integrated circuit and discrete component circuit level. ### 2.0 General Description The exerciser receives hardware status and address information from the tape transport. The hardware status indicates the speed of the tape transport and the method of recording, i.e., NRZI or Phase Encoded. The address indicates the unit number of the tape transport that is connected to the exerciser. The exerciser then transmits requests to the tape transport which have been programmed into the exerciser by the operator. The request may be motion commands, rewind or unload, write or read, density request, or read clip level. When the tape transport receives the requests it transmits back operation status, which includes such information as write status, busy, ready, beginning of tape, end of tape, velocity, density, and tachometer pulses. The exerciser then either transmits write data to the tape transport or receives read data from it depending upon the program instructions. Correct parity is either checked or generated depending upon whether the operation was read or write respectively. During the read or write operation error checking of the operation is continually performed. In addition, faults which may occur within the tape transport are transmitted to and displayed by the exerciser. All interface between the exerciser and the tape transport is through the input/output section of the exerciser, which consists of the input/output connector and cable and the transmitters and receivers. Refer to Figure 4-1 for a diagram depicting the relationships between the major sections of the exerciser and the tape transport. Control of exerciser operations and storage of instructions is accomplished by the program control and memory section. The operator control panel ADDRESS indicators. BREAKPOINT switches, and INSTRUCTION pushbutton-indicators are used to store up to eight instructions in a two-bit by eight-address memory. Tape Transport density is selected by the DENSITY REQUEST switches. The MODE switch, OPERATION switch, and START pushbuttons control the operation sequence of the exerciser. The length of time between execution of instructions and the length of a record are controlled by the PAUSE TIME and RECORD LENGTH controls, respectively. A non-programmed unload or rewind operation can be initiated by the TAPE CONTROL switch. The exerciser can be master cleared or a lamp test may be performed by the INT CONTROL switch. To check for proper operation of the exerciser, an internal test may be made by the INT TEST switch. Figure 4-1. Exerciser Block Diagram Writing data on the tape transport tape is accomplished by the write section. Ones or zeros may be written on any track by setting the DATA switches to the appropriate setting. The true or alternating true and complement output of the data switch settings can be selected by the PATTERN switch. Odd parity will be generated if enabled by the PDATA switch. Whenever a forward or reverse motion is commanded without a write command, a read operation will be performed. Odd parity will be checked if enabled by the P Data switch. A high or low read clip level may be selected by the CLIPPING LEVEL switch. When enabled by the P DATA switch, odd parity is generated by the exerciser during a write operation and checked during a read operation. When a parity error is detected the PARITY ERROR indicator lights. The exerciser will either backspace and attempt to re-execute without a parity error or will trap and display the word with the parity error, depending upon the setting of the PARITY ERROR RESPONSE switch. Errors in tape transport operation detected by the exerciser are displayed on the ERROR indicators. When the tape transport detects a fault or malfunction in its operation, an indication is transmitted to the exerciser and is displayed on the DISPLAY. The display section of the exerciser provides a visual indication of operational and hardware status. The STATUS indicators light to indicate the operational status of both the exerciser and the tape transport. The DISPLAY indicators provide both the operational status and the hardware status of the tape transport. The desired status may be selected by the DISPLAY SELECT switch. The SIGNAL MONITOR switch provides the ability to select different signals for display on the SIGNAL MONITOR indicator and for observation on an oscilloscope at the SIGNAL MONITOR jack. #### 3.0 Functional Description # 3.1 General Exerciser Operating Conditions Pressing the START pushbutton initiates exerciser operation. A Forward, Reverse, Write, or Rewind command is transmitted to the tape transport when START is pressed. The tape transport returns a Busy signal when it receives the motion command, indicating that tape is in motion. Write data is then transmitted to the tape transport if a write operation is to be performed, or read data is received by the exerciser if a read operation is to be performed. When a write operation is performed, read data is transmitted back to the exerciser for parity checking. Since the tape transport does not generate an End of Operation signal, the exerciser must determine when an operation has ended and then generate its own signal. This is done by the exerciser when it detects that there has been read data followed by a period of 50 microseconds when there has been no read data. An internal exerciser End of Operation signal is then generated. The End of Operation signal removes the motion command. An End of Tape or Beginning of Tape signal also generates an End of Operation signal and removes the rewind command. When the tape transport Busy signal goes low the exerciser timing chain is initiated. When the Time L pulse occurs, another motion command will be transmitted to the tape transport if the exerciser is in the RUN mode. If it is in the STEP mode another operation cannot be initiated until the START pushbutton is again pressed. Refer to the following timing diagram. Figure 4-2. General Operation Timing Diagram The exerciser read and write functions are conditioned by the recording mode {NRZI or PE}, tape speed {100, 150 or 200 IPS}, and number of tracks {7 or 9} information from the tape transport. ### 3.2 Write Operation The exerciser initiates a Write operation by raising the Forward line, then raising Write Request no later than 200 nanoseconds after Forward. When a write operation is initiated, the tape transport returns a Busy within 50 nanoseconds after the Forward and Write Request signals are activated by the Exerciser, indicating that tape is in motion. Write reply is activated by the tape transport within 50 nanoseconds after Busy, indicating that the tape transport has turned on the write current and erase heads. The Velocity signal is sent to the exerciser when the tape is up to speed. The tape transport sends the Write Permit signal after a given period of time has elapsed for inter-record gap generation. When Write Permit is received the exerciser begins outputting data. The exerciser cannot output data unless Write Permit is active. Figure 4-3. Write Timing Diagram The PATTERN switch permits the value selected by the DATA switches to be output as a true value {TRUE position} or as alternating true and complement words {not alternating records} beginning with a true word output. If TRUE/COMP is selected in conjunction with the ONE WORD position of the RECORD LENGTH control all output words will be true {one word record first word must be true}. The method and rate of recording {NRZI or PE} depends on the Density Status of the tape transport. The DATA switches for bits 2<sup>b</sup> or 2<sup>r</sup> are sampled or not sampled for automatic parity generation depending on the track information received from the tape transport. A seven-track tape unit does not require these bits, so the exerciser does not include these bits in automatic parity generation. Parity generation is automatically generated as a correct odd value when the °P° DATA switch is in the ON position. With this switch in the OFF position: the parity output line is held at logical °O° {i.e., erase}. This is not necessarily incorrect parity: since 20 through 27 may be set for an odd number of bits: thus not requiring the generation of a parity bit. When data are being output: they are also simultaneously being returned to the exerciser via the read heads and the Read lines and are continually being checked for proper parity. If an error is detected during a write: the exerciser will command a backspace with an attempt to re-execute without a parity error or will trap and display the word: depending upon the setting of the PARITY ERROR RESPONSE switch: The CLIPPING LEVEL switch is used by the exerciser to enable a higher {HI position} or lower {L0W position} Read Threshold at the tape transport. In the HI or L0W position, the High Clip Select or Low Clip Select line, respectively, is held at logical \*I\* by the exerciser, until the switch is moved to the NORMAL position, wherein both Clip Select lines are held at logical \*O\*. The length of a write operation is controlled by the RECORD LENGTH control if the OPERATION switch is in the RECORD position. The control provides the capability of varying the length of a record from 1 data word fin the detented position or from 2 millisecond fnominal; to approximately 100 millisecond fnominal; under potentiometer control. When the control knob is rotated to its fully counter-clockwise limit fin the detented position; the switch is OFF and the potentiometer is disabled. This position is labeled ONE WORD. When a write is initiated in the NRZI recording mode with this selection; two words are actually output. The exerciser; in this case; is simulating the fact that a one-word write from the Tape Control Unit fTCU; also consists of two words: a data word and an LRC fLongitudinal Redundancy Check; word. The two corresponding words from the exerciser; however; are identical to each other and consist of the pattern selected by the PATTERN switch. In the Phase Encoded recording mode; only one word is output. This value is also the same as the settings of the DATA switches. Rotating the RECORD LENGTH control clockwise turns the switch ON and enables the potentiometer. The exerciser outputs an even number of words in NRZI, regardless of the setting of the potentiometer. In the Phase Encoded mode, an odd or even number of words may be output, depending on the exerciser internal timing. With the OPERATION switch in the CONTINUOUS position: the Write Operation is terminated automatically when the exerciser senses End of Tape or Beginning of Tape or by manual operator intervention: but is continuous until one of these actions occurs. When the exerciser drops the Write Request and Forward lines, the tape transport should drop Write Permit within 50 nanoseconds. After a maximum of I millisecond. Velocity drops. Busy drops within the Stop time period, which varies depending upon the model tape transport. The exerciser prepares, during a write operation, to perform a Write Jog sequence. However, this Write Jog sequence is not performed until reverse motion is requested under program control. Write Jog is not performed for a manual Rewind or Unload as initiated by the TAPE CONTROL switch. The tape transport keeps Write Reply active until the Exerciser requests reverse motion. #### 3.3 Read A read operation is performed when the exerciser raises the Forward line or the Reverse line without raising the Write Request line. The inactive state of the Write Request line with the active state of a motion line is interpreted as a read by the tape transport. Figure 4-4. Forward or Reverse Read Timing Diagram Data are returned on the Read lines and are displayed in octal by the DISPLAY indicators, if the DISPLAY SELECT switch is in the READ position. These data are continually being checked for odd parity. The absence of data for 50 microseconds is interpreted by the exerciser as the end of a record gap, and the exerciser generates its own internal End of Operation. The Write Jog sequence is performed any time a Write operation is followed by either a Reverse Read operation or a Rewind operation while under program control. This sequence consists of a Forward signal which is 77g Tachometer pulses in duration. Although the absence of Write Request would normally mean a read operation. Write Reply is still active, signifying that the erase heads are still on. Thus, during the time that Busy is active for the Write Jog sequence, the erase heads are creating a one-inch record gap. The exerciser begins the reverse read by raising the Reverse line as soon as the tape transport drops Busy. The tape transport detection of the active state of the Reverse line drops Write Reply. Figure 4-5. Write Jog Sequence Timing Diagram #### 3.4 Rewind The rewind operation may be initiated by the exerciser under the control of the PROGRAM CONTROL section or by momentarily placing the TAPE CONTROL switch in the REWIND position. The Rewind signal is sent to the tape transport as a 1 microsecond pulse. Once this operation has been initiated, the exerciser cannot take further actions until the Beginning Of Tape {BOT} marker is sensed by the tape transport and returned to the exerciser via the BOT Status line. Figure 4-6. Rewind Timing Diagram #### 3.5 Unload The unload operation is initiated by the exerciser only when the TAPE CONTROL switch is momentarily placed in the UNLOAD position. The Unload signal is a 1 microsecond pulse. Once this operation has been initiated, the exerciser cannot take further actions until the tape has been reloaded and brought to the BOT marker. Figure 4-7. Unload Timing Diagram # 3.6 Error Detection Four errors are detected by the exerciser. They are Write Permit Error, Fault Error, Velocity Error, and Parity Error. These are defined below. Write Permit Error: The tape transport raised the Write Permit line before raising the Velocity signal. Fault: The tape transport has activated one of the five Fault lines. Velocity: The tape transport dropped the Velocity line for 100 nanoseconds minimum while a motion line was active. Parity: The exerciser has detected even fincorrect: parity during a Write or Read operation during the period when sampling is permitted. The sampling period which the Exerciser uses depends on the tape speed of the transport. The ERROR section consists of the WRITE PERMIT, FAULT, VELOCITY, and PARITY pushbutton/indicators. Write Permit; Fault; and Velocity Errors; once detected are retained until the associated pushbutton is pressed; provided the error is not steady state. An Error is cleared by pressing the associated pushbutton. Momentarily setting the INT CONTROL switch to the MC position will clear a Parity error only. The first parity sampling period begins upon the first detection of any bit on the Read Data lines and ends after a period which depends on the tape speed as shown in the chart below. # Tape Speed Sampling Period (nominal) | 100ips | {75ips for 34XXX} | 3.0 | microsecond | |--------|--------------------|-----|-------------| | 150ips | {l25ips for 34XXX} | 2.0 | microsecond | | 200ips | | 1.5 | microsecond | At the end of the sampling period, parity is checked. Following the check, the next bits on the Read Data lines trigger another sampling period. Thus, the sampling period is the word time and establishes the maximum skew period within which the exerciser can accurately detect parity errors. The PARITY ERROR RESPONSE switch determines how the exerciser will respond to a detected parity error. With the OFF position selected, no action, other than the indication, is taken by the exerciser. With TRAP selected, the exerciser halts parity detection on the word containing the error by retaining the erroneous word in an internal register. Motion signals continue to be generated. The value of a retained (trapped) word is displayed on the DISPLAY when the DISPLAY SELECT switch is set to READ. The operator's only indications that a word has been trapped are the illumination of the PARITY ERROR indicator, in conjunction with the fact that TRAP has been selected. Following a trapped parity error, pressing the PARITY pushbutton will clear the error indication and clear the trap register. When the PARITY ERROR RESPONSE switch is in the BACKSPACE position and a parity error is detected, the PARITY ERROR indicator lights and then immediately goes out. Tape motion momentarily stops and then starts, with tape motion in the opposite direction that it was in when the parity error occurred. When the tape has backed over the word where the parity error occurred it will again momentarily stop. The program address counter does not advance. The instruction is re-executed in an attempt to write or read without a parity error. If the parity error re-occurs the exerciser will continue trying to backspace and re-execute until the parity error does not occur. #### 3.7 Restrictions Certain restrictions are imposed on the operation of the Exerciser PROGRAM CONTROL section by design parameters of both the exerciser and the tape transport. These restrictions are discussed below. A Rewind instruction in the memory must be immediately followed by a command involving forward motion. If a Rewind is followed by a Rewind, the exerciser will recognize the transition of Busy to logical \*0\*, indicating the tape transport has reached Beginning of Tape following the first Rewind, and will output another Rewind pulse. However, the tape transport ignores Rewind commands while sensing BOT and will ignore the second Rewind command. Thus, the Exerciser will hang, waiting for the transition of Busy to logical \*0\*. If a Rewind is followed by a Reverse command, the Exerciser will not attempt to activate the Reverse line and will halt. Both of the two conditions just discussed involve attempts to initiate reverse motion, other than Unload, while BOT is being sensed. A write operation initiated by the exerciser while the B0T line from the tape transport is active does not begin outputting data until 377 Tachometer pulses from the tape transport have been counted by the Exerciser following the tape transport de-activation of B0T• A Write instruction in the memory must not be immediately followed by a Forward instruction. A reverse motion signal must be generated to allow the exerciser to generate a Write Jog sequence. The Forward instruction following a Write instruction would involve a read with Write Reply ferase heads on still active, and is an undefined operation. The exerciser will not attempt an operation involving forward motion while End of Tape {E0T} is being sensed. Thus, a Forward write or read must be followed by a Reverse or Rewind instruction; if the detection of E0T as a result of the forward operation is anticipated {OPERATION switch in the CONTINUOUS position}. The Exerciser is capable of detecting parity errors from Phase Encoded tapes only if the tape contains a pattern of all l's. Section 5 Diagrams SYMBOL INDEX | | | | | | e. | |--|--|--|-------|---|--------------| | | | | | | ÷ | | | | | | | | | | | | | | 2.5 | | | | | | | | | | | | | | | | | | | | | per 1 | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | er<br>Tiller | | | | | | | | | | | | | | | | | | | | | <i>*</i> · | | | | | | | ,m- | | | | | | | | | | | | N 244 | | er i | 6 THIS IS EITHER A NUMERIC OR ALPHA-NUMERIC IDENTIFIER WHICH REFERS TO THE TYPE OF CIRCUIT THE SYMBOL REPRESENTS. THE CIRCUIT TYPES USED IN THE EXERCISER ARE LISTED BELOW. REFER TO THE MAINTENANCE AIDS SECTION FOR DETAILED DESCRIPTIONS OF EACH TYPE. | | INDUSTRIAL DTL | | | | | | |-------------|------------------------------------------|--|--|--|--|--| | TYPE | GENERAL FUNCTION | | | | | | | 755 | DUAL 4-INPUT GATE | | | | | | | 756 | QUAD 2-INPUT GATE | | | | | | | 128 | TRIPLE 3-INPUT GATE | | | | | | | 129 | HEX 1-INPUT INVERTER | | | | | | | 150 | DUAL J-K FLIP-FLOP | | | | | | | 151 | DUAL J-K FLIP-FLOP | | | | | | | | TTL | | | | | | | TYPE | GENERAL FUNCTION | | | | | | | <b>1</b> 40 | QUAD 2-INPUT NAND GATE | | | | | | | <b>14</b> 6 | HEX INVERTER | | | | | | | 149 | QUAD 2-INPUT EXCLUSIVE-OR GATE | | | | | | | 170 | DUAL 4-INPUT MULTIPLEXER | | | | | | | 189 | QUAD 2-INPUT MULTIPLEXER | | | | | | | 1,95 | DUAL MONOSTABLE MULTIVIBRATOR | | | | | | | 240 | DUAL J-K FLIP-FLOP | | | | | | | 500 | SYNCHRONOUS 4-BIT BINARY UP/DOWN COUNTER | | | | | | | 502 | 8-BIT ODD/EVEN PARITY GENERATOR/CHECKER | | | | | | | 514 | 16-BIT REGISTER FILE | | | | | | | 515 | S-BIT SHIFT REGISTER | | | | | | | | DTL/TTL COMPATIBLE INTERFACE | | | | | | | TYPE | GENERAL FUNCTION | | | | | | | 725 | DUAL DIFFERENTIAL RECEIVER | | | | | | | 176 | DUAL LINE DRIVER | | | | | | THE LOGIC STATE INDICATOR IS A L-125 INCH DIAHETER CIRCLE LOCATED ADJACET TO THE LOGIC SYMBOL AND IN A LINE WITH THE INPUT OR OUTPUT. LOGIC "D" OUTPUT - THE PRESENCE OF A CIRCLE ON AN OUTPUT LINE INDICATES THAT THE LOGIC FUNCTION HAS AN OUTPUT OF LOGIC "C" WHEN THE FUNCTION IS SATISFIED. LOGIC "1" OUTPUT - THE ABSENCE OF A CIRCLE ON AN OUTPUT LINE INDICATES THAT THE LOGIC FUNCTION HAS AN OUTPUT OF LOGIC "1" WHEN THE FUNCTION IS SATISFIED. WITH INVERTER LOGIC THE USE OF & TO DENOTE "AND" IS ACTUALLY THE ABBREVIATION FOR "NAND" AND "J" IS ACTUALLY THE ABBREVIATION FOR "NOR", WITH A LOGIC "J" INPUT TO A "NOR" DEFINED AS +01.2 VDC. THUS, THE CIRCLE ON THE INPUT TO A LOGIC "NOR" FUNCTION DENOTES A STATE WHICH IS OPPOSITE TO THE STANDARD "- I.E., A CIRCLE INDICATES THAT THE SIGNAL IS AT +0.2 VDC WHEN AT LOGIC "J". THE CIRCLE ON THE INPUT OF A "NAND" DENOTES THE "INHIBIT" STATE -- I.E., IF THE INPUT BECOMES LOGIC "D", THE INDICATED FUNCTION OF THE "NAND" IS INHIBITED. THE STANDARD LOGIC LEVELS ARE LISTED BELOW: AND ARE DEFINED FOR STRAIGHT-LINE INPUTS TO A "NAND". +5. DVDC (NOMINAL) +D.2VDC {NOMINAL} **+3.3VDC {NOMINAL}** +D.2VDC (NOMINAL) ZNIG TUGTUO/TUGNI (4) THE NUMBER OF AN INPUT OR OUTPUT PIN IS NORMALLY LOCATED ABOVE THE ASSOCIATED SIGNAL LINE AND ADJACENT TO THE SYMBOL OUTLINE. DRAWING RELEASE D UNIFORM SHAPE (I.E., RECTANGULAR FORM) SYMBOLOGY IS USED FOR ALL INTEGRATED CIRCUIT ELEMENTS, INCLUDING MSI. THE SIZE OF THE SYMBOL IS DETERMINED BY THE NUMBER OF INPUT/ OUTPUT PINS WHICH MUST BE USED. #### LOGIC DIAGRAM TAGGING INFORMATION A CARD MAY REQUIRE MORE THAN ONE SHEET. INPUTS ARE SHOWN ON THE LEFT SIDE AND OUTPUTS ARE SHOWN ON THE RIGHT. | | | | | | · . | |--|--|--|--|--|-----| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | , | | | | | | | | | | | | | | ** | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | # TRANSMITTERS & RECEIVERS 1BDF CARD CROO1A The LBDF logic board at location A2 contains: six1 type 1621 dual line receivers; six1 type 1761 dual line drivers; and an oscillator circuit. There are two receivers and two drivers: or transmitters: on each integrated circuit chip for a total of 12 receivers and 12 transmitters. One transmitter is not used. Each receiver and transmitter has two 56-ohm terminator resistors. Nine receivers accept the nine Read bits $\{2^0 \text{ through } 2^7 \text{ and Read Parity}\}$ . When the differential voltage between the plus and minus receiver inputs is greater than +0.025 volt; the receiver outputs a logic ${}^{\circ}\text{L}^{\circ}$ . When the differential voltage is greater than -0.025 volt; the receiver outputs a logic ${}^{\circ}\text{L}^{\circ}$ . The Read 2<sup>b</sup> and 2<sup>7</sup> receiver outputs each have two diodes with the cathodes wired together with a pull up resistor to +5 volts DC. The anode of one diode is connected to the output of the receiver; the anode of the other diode to the 7 TRACK signal. The circuit is a positive AND gate. When the exerciser is connected to a nine track tape transport, the 7 TRACK signal is a logic VLV enabling the AND gate. The output of the AND gate will be a VLV when the output of the receiver is a VLV and it will be a VLV when the output of the receiver is a DOV. When the exerciser is connected to a seven track tape transport the 7 TRACK signal is a logic VDV and the positive AND gate is disabled. The output of the AND gate is then a constant VDV regardless of the receiver output. The Velocity signal from the tape transport is wired so the negative from the tape transport transmitter is connected to the exerciser receiver positive and the positive from the tape transport transmitter to the negative of the exerciser receiver. In this way, when the velocity input is a VIV the receiver output is a VIV. This is done so that when the exerciser is in Internal Test, the Internal Test signal to inverter JIO4 will provide a logic VOV to pin 8 on the receiver. When the input to pin 8 is a logic VOV the ZB output (Velocity I/O) will be a constant logic VIV, thus permitting generation of the Velocity signal, which is done on another board. The Tachometer Phase 1 and Tachometer Phase II signals from the tape transport are connected to receiver R103. They are connected positive to negative and negative to positive, the same as the Velocity signal. When the two tachometer pulses are logic vlv, the output from the receiver is a logic $^{\circ}$ O $^{\circ}$ . The logic $^{\circ}$ O $^{\circ}$ receiver output goes to inverters JLO5 and JLO6. The inverter outputs {Tachometer Phase 1 and 2} are a logic $^{\circ}$ O $^{\circ}$ . During Internal Test, when the Internal Test signal is a logic vlv the logic vlv will be applied through CR1 to pin 10 of AND gate JlO3. The Busy signal, which is also a logic vlv during internal test, is applied through CR2 to pin 10 of JlO3. Inverters JlOO, JlO1, and JlO2, in conjunction with C9, ClO, and Cll, constitute an oscillator. Capacitors ClO and Cll determine the oscillator frequency which is nominally loo microseconds. Capacitor C9 serves to stabalize the oscillator output. The oscillator output, ANDed with Internal Test and Busy, provides the Tachometer Phase 1 and Phase 2 pulses through OR gates JlO5 and JlO6. 5-6 86816400 A # TRANSMITTERS AND RECEIVERS LBDF CARD CROOLB The eight Write data bits {2<sup>0</sup> through 2<sup>7</sup>} are input through inverters JlO7 through Jll5 to transmitters TlOO, TlO1, TlO2, TlO4 and TlO5. The Write Parity bit goes directly to transmitter TlOO without first going through an inverter. The Rewind Unload signal goes through inverter Jll2 to transmitter TlO3. A +5 volts DC through R2l to AO of transmitter TlO3 is transmitted as the Unit Select signal to the tape transport and lights the UNIT SELECT switch. When the P DATA switch {CR009A} is set to OFF, the Write Parity signal to T100 is a logic ${}^{\circ}0{}^{\circ}$ {ground}. A steady state logic ${}^{\circ}0{}^{\circ}$ , which is a DC erase, is transmitted to the tape transport. When the P DATA switch is set to ON, odd Write Parity from the parity generator P500 {CR005B} to T100 is transmitted to the tape transport. When a DATA switch {CR009A} is set to E<sub>1</sub> there will be no Write data signals to the appropriate inverter {JL07 through JL15}. The +5 volts DC and the pull-up resistor supply a logic $^{\circ}$ L $^{\circ}$ to the input of the inverter. The resultant logic $^{\circ}$ O $^{\circ}$ output to the transmitter will provide a steady state logic $^{\circ}$ O $^{\circ}$ {DC erase} to the tape transport. When a DATA switch is set to 1. I's DATA from CROOSA will be input to the appropriate inverter. The output of the inverter will be 1's DATA to the transmitter. so 1's DATA will be transmitted to the tape transport. When the DATA switch is set to 0. O's DATA will be input to the inverter with O's DATA going to the transmitter and thus. O's DATA to the tape transport. The Rewind Unload signal, from CROOLB when the TAPE CONTROL switch {CROOTA} is set to UNLOAD, is a one microsecond logic $^{\circ}0^{\circ}$ pulse. The one microsecond pulse is provided by the one-shot circuit shown on CROOLB. The logic $^{\circ}0^{\circ}$ pulse to inverter Jll2 provides a logic $^{\circ}1^{\circ}$ pulse to TlO3, thus a one microsecond logic $^{\circ}1^{\circ}$ pulse is transmitted to the tape transport. 5-8 86816400 B # DISPLAY LAZF Diagram CROD2A contains eight receivers: the three static display logic gates faddress: model: and fault: and an inhibit for the eight receivers during Internal Test. When the INT TEST switch {CROO9A} is set to $0N_1$ a logic ${}^{\nabla}L^{\nabla}$ is present on the input of inverters J200 and J201. The logic ${}^{\nabla}D^{\nabla}$ output inhibits the eight receivers: therefore the LL receiver outputs all go to a logic ${}^{\nabla}L^{\nabla}$ . The Method of Recording 2<sup>0</sup> and 2<sup>1</sup> signals. Tape Speed 2<sup>2</sup> signal, and Hold signal are connected to the receivers positive to positive and negative to negative. All the other signals are connected positive to negative and negative to positive. When the Method of Recording 2<sup>0</sup> and 2<sup>1</sup> signals. Tape Speed 2<sup>2</sup> signal, and Hold signal are high the output from the receivers are high, and vice-versa. When the other signals are high the output of the receivers are low. An inverter on the output inverts these opposite polarity signals back to the correct polarity. When the INT TEST switch is set to 0N, a logic °0° is applied to the inhibit pin b of each receiver and so all the receivers output a logic °1°. The signals from those receivers that have an inverter on the output will all be inverted during Internal Test. In this way, those signals which should be active during an Internal Test to simulate inputs from the tape transport will be high. They are; Method of Recording 2<sup>0</sup> and 2<sup>1</sup>, Tape Speed 2<sup>0</sup>, and Hold. All the other signals will be low during Internal Test. The static display logic provides the signals to the multiplexers on CROOZB to route the address, model, and fault information to the DISPLAY. When the DISPLAY SELECT switch is set to ADDRESS, MODEL, or FAULT, a logic "O" is present on pin 9 or 10 of J202. Any logic "O" into J202 will give a logic "L" out, providing the Address or Model or Fault signal. When the switch S2 is set to ADDRESS or FAULT, a logic °D° is present on pin 13 or 12 of J2D5. When the switch is set to MODEL, diode CR2 prevents the logic °D° from being present on pin 13 of J2D5. Any logic °D° into J2D5 will give a logic °L° out, providing the Address or Fault signal. When J202 is made by S2 being set to ADDRESS or MODEL or FAULT, a logic %1% is present on pin 1 of J203. When the switch is set to Fault, a logic %0% is present on pin 2 of J203. The logic %1% out is the Address or Model signal. When switch S2 is set to ADDRESS: MODEL: or FAULT: a logic \*0\* is present on pin 9 or 10 of J202. Any logic \*0\* in to J202 will provide a logic \*1\* out to pin 4 of J204. When S2 is set to ADDRESS: a logic \*0\* is present on pin 5 of J204. The logic \*0\* in will provide a logic \*1\* out: which is the Model or Fault signal. 5-10 86816400 A # DISPLAY LAZF Diagram CROD2B contains four multiplexers: D200 through D203. The outputs of the four multiplexers are the nine bits to light the three DISPLAY indicators. The output may be either the dynamic display information or the static display information. Multiplexers D201, D202, and D203 output two display bits each, while D200 outputs three bits. The outputs of D200 are the three high order bits $\{2^{B_1}, 2^{7_1}\}$ and $2^{L_1}$ and the outputs of D201, D202, and D203 are the six lower order bits. The D200 multiplexer has a select {SEL} and an enable {EN} control input. Data input is either dynamic or static. When the multiplexer is outputting either Fault or Address information: the left indicator is always a zero since none of the addresses or faults have three digits. Therefore, the D200 multiplexer has fewer data inputs than the other three multiplexers. The outputs of the D200 multiplexer are either Fault, Address, Model, or Dynamic as indicated in the table below for each logic input on Q {Address or Fault or Model} and T {Address of Fault}. # D500 | INPUT | | <u> OUTPUT</u> | |------------|--------|----------------| | Q {SEL} | T (EN) | | | on or | ۵۲ ۵ | FAULT | | ala or ala | مآم | ADDRESS | | ۵ľ۵ | ۵۵۵ | MODEL | | ۵۵۵ | ۵۵۵ | DYNAMIC | On D201, D202, and D203 multiplexers, the AO through A3 and B0 through B3 inputs are as follows: | INPUT | INFORMATION | |--------|-------------| | AO- BO | MODEL | | Al- Bl | ADDRESS | | A2, B2 | FAULT | | EA rEA | DYNAMIC | The outputs of D201: D202: and D203 multiplexers are either Model: Address: Fault: or Dynamic as indicated in the table below for each logic input on R (Address or Model) and S (Model or Fault). | INPUT | | OUTPUT | |-----------|----------|---------| | R {SEL 2} | Z{ZEL 1} | | | ᇫ고ᇫ | ۵۵۵ | FAULT | | ۵0۵ | ᄭᇈ | ADDRESS | | ۵۵۵ | ۵0۵ | MODEL | | δΪ δ | ᄭᅩ | DYNAMIC | 5-12 86816400 A 86816400 C # SKEW AND TACHOMETER 1BCF CARD CROOSA #### TACH FLIP FLOP The Tach flip-flop {K30L/K307} permits gating of the Tach I and Tach II pulses from the tape transport to the C300 and C301 counters {CR003B} and then to the operator panel DISPLAY. The Tach flip-flop is set when: {1} the Skew signal from the DISPLAY SELECT switch {CRDD9A} is present on pin 2 of J325, and {2} the Clear Counter one microsecond pulse from K3D1 flip-flop and capacitor Cb is present on pin 1 of J325. The set output of the Tach flip-flop provides a logic V1V to pin 1 of J326. The Tach I and Tach II pulses are ANDed with the Tach flip-flop set output at J326 and provide the Gate Tachometer signal output to the counters and the DISPLAY. The Tach flip-flop is cleared by the one microsecond Clear Tach signal from K303 flip-flop and capacitor C9. That one-shot pulse is available when K303 is toggled by one of the outputs of AND gates J312, J314, J316, and J318 through a wired-OR. The J312 AND gate outputs a logic $^{\circ}$ O $^{\circ}$ to K303 when both a Velocity signal from B5{CR008A} is present and the Start Time signal from the DISPLAY SELECT switch {CR009A} through J311 is present. The J314 AND gate outputs a logic VOV to K303 when both the Go Pulse from B5{CRODAA} and either the Stop Act or Stop App signal from the DISPLAY SELECT switch {CROD9A} through J313 is present. The J316 AND gate outputs a logic VOV to K303 when both the Record Gap signal from the DISPLAY SELECT switch {CROD9A} and no data from A5{CROD4A} through J317 are present. The J318 AND gate outputs a logic \*D\* to K303 when the Skew, Stop App, Record Gap, Start Time, and Stop Act signals from the DISPLAY SELECT switch {CR009A} are present. In other words, when the switch is set between any two positions, the AND gate J318 is made and K303 flip-flop provides a Clear Tach pulse to the Tach flip-flop. #### SKEW I, SKEW II, AND SKEW III FLIP FLOPS Skew; as measured by the exerciser; is the time from the receipt of the first data bit to the time of the receipt of the data bit selected by the SIGNAL MONITOR switch; positions 1 through 9. The three Skew flip-flops are used to enable skew measurement during that period of time. The Skew I flip-flop {K304/K305} is set when the skew signal from the DISPLAY SELECT switch {CR009A} is present at pin 13 of AND gate J323 and when there is an absence of data for at least one microsecond. When this occurs a logic $^{\circ}$ 1° is present on pin 12 of J323. The purpose of the one microsecond delay, which is accomplished by capacitor ClO; is so that the Skew I flip-flop will get set between frames of data; not between two data bits in the same frame. When there is an absence of data: the input to J317 is a logic ♥1♥ from A5 {CROO4A}. The logic ♥0♥ out of J317 to J322 provides a logic old out of J322. If the data is absent for at least one microsecond, a logic VIV will be input to AND gate J323. If the data is absent for less than one microsecond, capacitor C10 will not charge up and the input to J323 will remain a logic VOV, therefore the Skew I flip-flop will not get set. The logic "I" out of the set side of the flip-flop through the wired-OR goes to the clear of the Skew III flip-flop, the clear of the Skew II flip-flop, and to pin 1 of AND-gate J310 and pin 2 of AND gate J309. When the first Data bit from A5 through J317 is present on pin 2 of AND gate J310, the AND gate is enabled and the Skew III flip-flop is set. The set output of the flip-flop goes to exclusive-OR gate J320. The Skew II flip-flop is cleared at this time so the set output to J320 is a logic ♥0♥. The logic ♥1♥ on pin 2 is output from J320 as the Gate Skew signal. When the Signal Monitor signal, which is the signal present at whatever position the switch is set to, comes in, a logic "l" is applied to pin 1 of AND gate J309. Since skew is a measurement of the time from the first data bit to the data bit selected by the SIGNAL MONITOR switch, positions 1 through 9, the Signal Monitor signal will normally be one of the read data bits on positions 1 through 9. 5-14 86816400 A The Skew I flip-flop, which is set, provides a logic "l" through the wired-OR to pin 10 of K308 and K310, removing the clear from the Skew II and Skew III flip-flops. The set output from the Skew I flip-flop also enables AND gates J309 and J310. The signal from the Signal Monitor is present on pin 1 of J309 so the Skew II flip-flop is set. When Data comes in from A5{CR004A} through J317, J310 is made and sets the Skew III flip-flop. The J320 exclusive-OR gate, which had a logic "l" output when the set output of Skew II flip-flop was present on pin 1, now has a logic "0" output when a logic "l" is present on pin 2. In this way, the Gate Skew signal is present only when one of the two flip-flops {Skew II and Skew III} is set and one is clear. Skew III flip-flop is set when Data comes in from A5 and Skew II flip-flop sets when Data selected by the SIGNAL MONITOR switch is present. When either Skew II or Skew III flip-flop sets: OR-gate J319 is made and the 0300 oscillator is started. Then: every one-half second: K301 flip-flop is toggled and the C300 and C301 counters are cleared to zero. Therefore: every one-half second the skew display is updated. The Skew I: Skew II: and Skew III flip-flops are cleared when the Clear Counter signal from K301 flip-flop is available through inverter J308 to K304: K310: and K308. # CLEAR COUNTER SIGNAL The Clear Counter signal is a one microsecond pulse formed by flip-flop K301 and capacitor CL. The K301 clear output clears C300 and C301 counters {CR0038} to zero. The Clear Counter pulse is provided any time one of the AND gates J301, J304, and J305 is made. The J301 AND gate is made when the DISPLAY SELECT switch {CR009A} is set to STOP ACT and when the Velocity signal goes low. The J304 AND gate is made when the End of Operation signal is present and when the DISPLAY SELECT switch is set to either RECORD GAP or STOP APP. 86816400 A 5-15 The J305 AND gate is made when the Go Pulse is present and the DISPLAY SELECT switch is set to START TIME. The J306 AND gate is made when the .5 second Q300 oscillator signal is present. The oscillator is enabled whenever the Skew II or Skew III flip-flop is set. Therefore, the counter is cleared and the skew is updated every one-half second. When the oscillator times out, after having been enabled by the clear output of the Skew II or Skew III flip-flop, the oscillator output pulse enables J306 and fires the K301 flip-flop. The one microsecond output pulse then clears the two counters, C300 and C301. #### SKEW AND TACHOMETER 1BCF CARD CR003B #### COUNTING The outputs from the D300 and D301 multiplexers and inverter J334 are the nine Data bits which go to the three DISPLAY segments on the operator panel. Bits $2^0$ , $2^1$ , and $2^2$ go to segment DS1; bits $2^3$ , $2^4$ , and $2^5$ go to segment DS2; and bits $2^6$ , $2^7$ , and $2^8$ go to segment DS3. The Data bits go to the DISPLAY when any of the dynamic displays have been selected by the DISPLAY SELECT switch. They include; Start Time, Stop Act and Stop App, Record Gap, Skew, and Read Data. The 2<sup>8</sup> Data Bit is displayed only when the Read Data is displayed. When the DISPLAY SELECT switch {CROO9A} is set to READ, a logic °O° is present on the input of inverter J332. The logic °L° out of J332 enables AND gate J333 when the Data 2<sup>8</sup> signal is present. When not in the READ position, a constant logic °O° is forced out of J334. In addition, when the DISPLAY SELECT switch is set to READ, a logic \*0° is present on pins 1 of D300 and D301 multiplexers. The Data 20 through 27 bits are thus selected by the multiplexers and are output to the DISPLAY. When the DISPLAY SELECT switch is not set to READ, a logic °L° is present on pin L of D300 and D301 multiplexers. The C300 and C301 counter outputs are then selected by the multiplexers. Counters C300 and C301 are both 4-bit counters. The CLR input to the counters is from either the MC {Master Clear} position of the INT CONTROL switch {CR009A} or the Clear Counter signal from CR003A. A logic °0° on either one to J330 will produce a logic °1° out and clear both counters. The two counters both function as up counters. After C300 has counted to $17_{B^1}$ the Z0<sub>1</sub> Z1<sub>1</sub> Z2<sub>2</sub> and Z3 outputs will all be 10gic °1°. On the 20<sub>B</sub> count, the CAR output will be a logic °1°. The C301 counter functions in the same way. When $17_B$ CAR pulses from C300 have been input to pin 5 of C301, the Z0<sub>1</sub> Z1<sub>2</sub> Z2 and Z3 outputs of C301 will all be logic °1.4°. The Gate Tachometer pulses; which are the AND of the Tach I and Tach II pulses; when present at pin 12 of OR gate J331; are gated through and are counted by C300 and then C301. When the Gate Skew signal is a logic $^{\circ}$ L $^{\circ}$ AND gate J329 is enabled and 50 nanosecond pulses from YL {20 millihertz oscillator} are gated to J331 and are then counted by C300 and C301. 5-18 AL816400 A # READ AND END OF OPERATION LBAF CARD # CROO4A # RUNNING TIME METER A +5 volts DC is provided through resistor R9 to the 2000 hour timer, XM1 (CR009A). READ The Read Data from the tape transport is input to this logic board, where the Data is inserted into a register so it can be displayed. The data is also checked for proper parity foddl. The nine Read Data signals into inverters J410 through J418 are 0R-ed together. If any Read Data signal is high, the output of the wired-0R will be low. The Data signal goes to logic board A4 fCR003A3 for skew measurement and also to CR004B for generation of an End of Operation signal. The $\overline{Data}$ signal goes to pin 5 of K411 one-shot and pin 11 of K413 one-shot. The time of the K411 one-shot is determined by the Tape Speed $2^{0}$ , $2^{1}$ , and $2^{2}$ inputs. The time is 3 microseconds for Tape Speed $2^{0}$ {100 IPS}, 2 microseconds for Tape Speed $2^{1}$ {150 IPS}, and 1.5 microseconds for Tape Speed $2^{2}$ {200 IPS}. The pulse out on pin 5 of one-shot K411 permits Read Data to be gated into D400 and D401 shift registers during the time that the pulse is high. Therefore, the first time a data bit comes in, the shift registers gate in data for a certain period of time, and then the data is latched into the register. This is referred to as the skew sampling time and varies depending upon tape speed. If the skew is greater than the time selected, the word will be latched into the register with the one skewed bit missing, resulting in a parity error. The two shift registers are cleared, to accept the new Read Data, by the output on pin 9 of K413 one-shot which fires when the Read Data bit comes in on pin 11. After the Read Data is latched into the register, it is output to logic board A4{CROD3B}, then to A3{CROD7B} where it is subsequently sent to the DISPLAY when READ is selected on the DISPLAY SELECT switch. The output of D400 and D401 also goes to parity checker P400. If the data coming in is even parity, a logic °1° is output on pin b. The logic °1° goes to AND gate J405. The trailing edge of the one-shot pulse out of K411 fires the one-shot circuit, composed of resistors R4 and R5 and capacitor C10, which provides a one microsecond pulse to AND gate J405. When AND gate J405 is made the pulse out sets the Parity Error flip-flop. When the Parity Error flip-flop sets: the logic °l° out on the set side through inverter J407 lights the PARITY ERROR indicator. The pulse output of J405 through inverter J406 is the Parity Error pulse which goes to the SIGNAL MONITOR switch. The pulse output from J405: rather than the steady logic output of the Parity Error flip-flop: is supplied to the SIGNAL MONITOR so that if more than one parity error occurs the errors can be observed as pulses on the SIGNAL MONITOR indicator. If the output of the Parity Error flip-flop went to the SIGNAL MONITOR: there would be no way of telling if more than one parity error occured. The Parity Error flip-flop is cleared by: {1} pressing the PARITY ERROR pushbutton {CROO9B}, or {2} setting the INT CONTROL switch to MC, and {3} a Clear signal which is generated by the Backspace flip-flop being set and an End of Operation signal being generated. The Backspace and End of Operation signals clear the Parity Error flip-flop so that parity errors are not detected during a backspace operation. 5-20 B6816400 A #### READ AND END OF OPERATION LBAF CARD #### CR004B #### DENSITY REQUEST TRANSMITTER The Density Request 2<sup>0</sup> and 2<sup>1</sup> signals are transmitted to the tape transport via T400 transmitter. The Density Request 2<sup>0</sup> and 2<sup>1</sup> lines are high or low depending upon the setting of switch SL and S7 {CR009A}, respectively. Resistors R21, R22, R23, and R24 serve as terminator resistors for the transmitter. #### CLIPPING LEVEL TRANSMITTER The High and Low Clipping Level signals are transmitted to the tape transport via T401 transmitter. The Clipping Level is selected by CLIPPING LEVEL switch S11. Resistors R25, R25, R27, and R28 serve as terminator resistors for the transmitter. #### TRAP FLIP-FLOP When the PARITY ERROR RESPONSE switch {CROO9A} is set to TRAP and a Parity Error signal is present, AND gate J427 is made and the Trap flip-flop sets. When set, the clear output goes to CROO4A and clears the two one-shots, K411 and K413. In this way, the two shift registers, D400 and D401, are disabled from gating any more Read Data in so that the registers will hold the previously detected parity error in order for it to be displayed. The Trap flip-flop is cleared by either setting the INT CONTROL switch {CROD9A} to MC or by pressing the PARITY ERROR pushbutton. #### BACKSPACE FLIP-FLOP The Backspace flip-flop is set when the PARITY ERROR RESPONSE switch is set to BACKSPACE, when a Parity Error signal is present, when Data is present, and when the OPERATION switch is not set to CONTINUOUS. The Backspace flip-flop is cleared by; {1} setting the INT CONT switch to MC, or {2} by the set output of the Backspace Clear flip-flop which sets on Time 3 of the timing chain and when the Backspace set output is present. In other words, the Backspace Clear flip-flop is set on Time 3 after the Backspace flip-flop is set. Time 3 is the third pulse of the internal timing chain which is initiated after the Busy signal drops. The next time Busy drops the timing chain is again initiated and so Time 1 and the Backspace Clear flip-flop set output clear the Backspace flip-flop and on Time 2 the Backspace Clear flip-flop clears. This is so that when a Backspace operation is being performed that another Backspace operation cannot be commanded. The set output of the Backspace flip-flop goes to logic board B3 {CROOLB} where it is used to perform a backspace operation. #### END OF OPERATION The End of Operation signal is used to increment the program address counter and also to drop the Forward, Reverse, and Write signals. One-shot K415 is designed to fire when a transition from a logic °D° to a logic °L° input is present on pin 4. When it fires, a logic °L° is output on pin 6 for 50 microseconds, at which time the one-shot times out. If another transition is applied to input pin 4 before the one-shot times out, the one-shot will retrigger and the output will remain high as long as inputs are applied. When there has been no transition for 50 microseconds, the one-shot times out and the output on pin 6 goes to a logic °D°. When Read Data {logic °D°} comes in to one-shot K4L5; the one-shot is enabled for firing when Read Data goes away {logic °L°}. As soon as Read Data goes away, a logic °L° is applied to pin 4 of K4L5 and it fires. A logic °D° is then applied to AND gate J433; pin LO. When there has been an absence of data for 50 microseconds; K4L5 times out and a logic °L° is output on pin 7 to J433. A logic °L° will also be present on pin LD of J433 200 nanoseconds after Read Data has gone away; therefore J433 will be made. When J433 is made; one-shot K4L7 provides a one microsecond logic °D° out to OR-gate J434; which outputs the End of Operation pulse. The J434 OR-gate is also made when the 10 microsecond one-shot composed of flip-flop K407 and capacitor C15 fires. This occurs whenever the Beginning of Tape or End of Tape signal arrives. It also occurs when the INT TEST switch {CR009A} is set to ON or S/S and the Stop Pulse from B2{CR005B} arrives. 5-22 86816400 B # WRITE 2BAF CARD The primary purpose of the write logic is to produce phase enabled and NRZI ones and zeros data. Two oscillators: K517 and K519: are always running. Oscillator K517 produces a 3.0 microsecond waveform output and K519 produces a 515 nanosecond waveform output. Oscillator K517 is used to produce a 556 BPI NRZI data pattern and oscillator K519 is used to produce a 1600 BPI phase enabled and an 800 BPI NRZI data pattern. The output of oscillator K517 is fed directly to multiplexer A500 on pins 4 and 7. The output of oscillator K519 is fed to pin 6 of A500 and to the 1600 RPI flip-flop. The output of the 1600 BPI flip-flop is fed to the 800 BPI flip-flop which is in turn fed to pin 5 of multiplexer A500. Multiplexer A500 is used to select the appropriate density. The Density status $2^{\circ}$ and $2^{\circ}$ signals from the tape transport gate one of the four inputs out to counter C500. When Density status $2^{\circ}$ and $2^{\circ}$ are both low, 556 BPI is output from A500. When Density status $2^{\circ}$ is high and $2^{\circ}$ is low, 800 BPI is output from A500. If Density status $2^{\circ}$ and $2^{\circ}$ were both high, 556 BPI would be output, however this Density status is not used. The output of A500 multiplexer, which is 556, 800, or 1600 BPI is input to C500 counter on pin 4. To obtain the correct write data clock rate, the C500 counter is loaded at the A0, A1, A2, and A3 inputs with a load factor which is dependent upon tape speed. The load factor is used to divide the count on pin 4. When switch S1 is set to CDC and when the Tape Speed 20 (100 IPS) signal is high, a factor of six (0110) is loaded into C500. When S1 is set to CDC and Tape Speed 21 (150 IPS) is high, a factor of four (0100) is loaded into C500. When S1 is set to CDC and Tape Speed 22 (200 IPS) is high, a factor of three (0011) is loaded into C500. When S1 is set to IBM and Tape Speed 20 is high (75 IPS), an eight (1000) is loaded into C500. When S1 is set to IBM and Tape Speed 21 is high, a three 10011 is loaded into C500 regardless of whether S1 was set to CDC or IBM. Counter C500 divides the input on pin 4 by a factor which is dependent upon what is loaded on AD, AL, AZ, and AJ. When the counter has counted to zero, a BOR output goes from pin 13 to Data flip-flop K505. The BOR output also goes back to the LD input on the counter. In this way, every time there is a BOR pulse the input at AD, AL, AZ, and A3 is again loaded into the counter. The BOR output toggles the Data flip-flop. The flip-flop output is a square wave representation of the BOR input. The clear output of the Data flip-flop is fed into the toggle input of the L's Data True/Complement flip-flop, K507. The L's Data True/Complement flip-flop divides the input in half for writing a true/complement pattern. The true/complement pattern is the same as the true pattern except the frequency is only one-half. The clear output of K505 also goes to inverter J514 and then to the one-shot circuit composed of resistors R7 and R8 and capacitor C7. The output of J515 is Write Data which goes to the SIGNAL MONITOR switch and also to CR005B where it is used with the End of Tape signal or the set output of the Stop Enable flip-flop to clear the Write flip-flop. The set output of the Data flip-flop after going through J511 and J5121 also goes to the toggle input of the D's Data True/Complement flip-flop, K509. Flip-flop K509 divides the frequency of the Data flip-flop in half for producing a true/complement pattern. The set output of Data flip-flop K505 goes to AND gate J517 and AND gate J520. AND gate J517 is enabled when the TRUE position of the PATTERN switch {CR009A} is selected. The wired-OR on the output of AND gates J516 and J517 outputs 1's data when either 1's Data is on pin 1 of J516 and TRUE/COMPLEMENT from the PATTERN switch is on pin 2 of J516 or when the TRUE signal from the PATTERN switch is on pin 5 of J517 and the set output of the Data flip-flop is on pin 4 of J517. The wired-OR on the output of AND gates J518 and J519 outputs a D's Data signal when the True/Complement signal is on pin 10 of J518 and D's Data is on pin 9 of J518 or when the True signal is on pin 11 of J519 and the set output of the Data flip-flop is on pin 9 through inverters J511, J512, and J513. Capacitor C8 eliminates crossover. In additionate set output of the Phase Enable flip-flop must be on pin 10 of J519. The Parity signal is output to P DATA switch S25 {CROD9A} from this logic card. The P500 parity generator {CRO05B} receives the eight Write Data bits from the DATA switches {CRO09A}. The setting of the DATA switches determines whether 0's or 1's parity will be generated. 1's Parity out of P500 is input to AND gate J520 {CRO05A} and 0's Parity from P500 is input to AND gate J520 is made when the Data flip-flop is 5-24 86816400 A set. AND gate J521 is made when; the output of the set side of the Data flip-flop; fed through three inverters; is present on pin 1; when the Phase Enable flip-flop is set; and the Odd Parity signal is present. The output of J520 or J521 through inverter J522 is the Parity bit. When the exerciser is connected to a seven track tape transport: the Write Data $2^5$ and $2^7$ signals into AND gate J523 and J524 {CROO5B} are disabled by the 7 Track signal. In this way: only Write Data $2^0$ through $2^5$ signals are input to parity generator P500. The Phase Enable flip-flop is set when Density status 2<sup>1</sup> is high; which indicates that the exerciser is connected to a phase enabled tape transport. When the Data flip-flop is set; the Data into J510 sets the Phase Enable flip-flop. The flip-flop set output enables either phase 0's Data or phase Parity bit. The Phase Enable flip-flop is cleared as soon as the Write Instruction goes low. # WRITE 2BAF CARD CROOSB #### WRITE FLIP FLOP The Write flip-flop is used to initiate sending of write data. When AND gate J525 is madenthe logic \*0° out to the Write flip-flop sets it. The one-shot circuit: composed of resistors R21 and R22 and capacitor C9: is used to provide a pulse to the set side of the Write flip-flop when J525 is made. This is done so that the flip-flop is set by a pulse and not a steady logic level so that when a clear signal comes back to the flip-flop it can be cleared. AND-gate J525 is made when a Write Permit signal: a Velocity signal: a Beginning of Tape and 377 count signal: and a Write Instruction are present. The Write Permit signal is high when the tape has moved far enough to insure generation of a record gap. The Velocity signal is high when the tape is moving at the proper speed. BOT and 377 is high when the tape has moved 377A counts from beginning of tape. When the Write flip-flop is set, the set output goes to the clear of the Phase Enable flip-flop, to the Clear Direct of the Data flip-flop, and to the L's Data flip-flop which removes the clear signal from those three flip-flops, permitting them to be set. When the Write flip-flop is set, the clear output through OR-gate J528 starts the Q500 oscillator. This oscillator is used to vary the length of a record being written. The oscillator frequency is variable from 2 to 100 milliseconds by the RECORD LENGTH control {CR009A}. Write data will be sent out until Q500 oscillator times out and then the Stop Enable flip-flop will get set. When the Stop Enable flip-flop is set, a logic VIV out on the set side goes to AND gate J535. When Write Data is present, J535 is made and the logic VDV output goes back and clears the Write flip-flop. The Write flip-flop is cleared in three ways; {1} when the Stop Enable flip-flop is set and Write Data is present; {2} when the End of Tape signal and Write Data are present; so no writing will occur after the end of tape is reached; even though @500 oscillator may not yet have timed out; and {3} by the Master Clear signal. ## STOP ENABLE FLIP-FLOP The Stop Enable flip-flop is set when the 0500 oscillator pulse is high. The oscillator starts when {1} the Write flip-flop is set, or {2} when Write is not selected and a Write Terminate is not being performed, but when the INT TEST switch is set to 0N and the Go flip-flop is set. The Stop Enable flip-flop is also set when a one-word write is performed and the OPERATION switch {CROO9A} is not set to CONTINUOUS. In this case, when doing a One-Word Write, the Stop Enable flip-flop is set when the first Write Data comes in. The Stop Enable flip-flop set output then clears the Write flip-flop. The Stop Enable flip-flop clears when a Go Pulse arrives. This is so that the Stop Enable flip-flop is initialized whenever the Go flip-flop sets. The Stop Enable flip-flop is also cleared when the OPERATION switch is not set to RECORD. The flip-flop is thus held cleared. The Write flip-flop is cleared in this case when the End of Tape signal arrives. When the Stop Enable flip-flop is set, the set output is ANDed at J535 with Write Data. The Write Data is present when the one-shot circuit, composed of resistors R7 and R8 and capacitor C3, has fired, which occurs every 200 nanoseconds or after every other flux change. The output of AND gate J535 clears the Write flip-flop which disables the Write clock. When the OPERATION switch is not set to RECORD, Q500 oscillator is disabled by the logic VOV through diode CR4. With Q500 disabled, the Stop Enable flip-flop cannot be set. The Stop Pulse, when generated, provides an End of Operation signal when doing a Read or Rewind operation in Internal Test. When doing a Write operation in Internal Test, the End of Operation signal is generated from having data followed by an absence of data. The Stop Pulse is only generated during a Read operation. The Stop Pulse is generated by the output from 0500 oscillator and also when a Write operation is not being performed and a Write Termination sequence is not being performed. # Q500 OSCILLATOR The Q500 oscillator is initiated; {1} when the Write flip-flop is set; or {2} when a Write instruction is not selected; and when a Write Terminate sequence is not being performed; when INT TEST switch is 0N; or in S/S and {3} after the Go flip-flop gets set. 5-28 86816400 B #### PROGRAM CONTROL #### CROOLA The exerciser PROGRAM CONTROL section permits Forward, Reverse, Write, and Rewind operations to be performed automatically, without requiring the operator to initiate each operation. The four instructions are loaded in memory and, depending upon the setting of the MODE switch, may be executed one per depression of the START pushbutton or in automatically repeated sequences after being initiated by pressing the START pushbutton. The PROGRAM CONTROL consists primarily of M600 memory: I600 and 0600 multiplexers; and the program address counter which is made up of Address 20; Address 21; and Address 2 (K603; K605 and K607) flip-flops. The program address counter and I600 multiplexer are used together to write instructions into memory. The program address counter and 0600 multiplexer are used together to read instructions out of memory. The location at which the memory stores or reads out instructions is determined by the program address counter. The information that is stored in memory is determined by the INSTRUCTION pushbuttons (CR009B) and the I600 multiplexer. Information read from memory is determined by the program address counter and 0600 multiplexer. The MbOO Memory is a 16-bit register file which is used as a 2-bit by 8-location memory. The memory is addressed on pins 14, 13, 4, and 5. The memory is enabled for writing by a logic \*O\* on pin 12. It is enabled for reading by a logic \*O\* on pin 11. Since pin 11 is always grounded {logic \*O\*} the memory reads out at all times the information stored at the selected address. Data is input to the memory on pins 15, 1, 2, and 3 and is output on pins 10, 9, 7, and 6. The memory operates as a 2-bit by 8-location device by the addressing and accessing method used. The output from Address 2<sup>0</sup> and Address 2<sup>1</sup> flip-flops determines the address in memory that the instruction will either be written into or read out from. The output from Address 2<sup>2</sup> flip-flop selects one of the two instructions that are being written into or read out of memory. Since the MEDO memory was designed as a 4-bit by 4-location devices two instructions are always input to or output from it. The program address counter {Address 2<sup>2</sup> flip-flop output} and the IEDO multiplexer select one of the two instructions to be input and the program address counter and OEDO multiplexer select one of the two instructions to be output. The program address counter, having three stages, has eight possible output states. Each time the counter goes through these eight states, which is one pass through the counter, the Address 2<sup>0</sup> and Address 2<sup>1</sup> flip-flops go through four states twice. That is, in one pass of the full counter from 000 through 111, the address 2<sup>0</sup> and address 2<sup>1</sup> flip-flops go from 00 through 11 twice. During the period the two flip-flops are going from 00 through 11 the first time, the Address 2<sup>2</sup> flip-flop is clear. During the second pass of Address 2<sup>0</sup> and 2<sup>1</sup> flip-flops from 00 through 11, the address 2<sup>2</sup> flip-flop is set. The output of the three flip-flops during one complete pass of the counter is as follows: | ADDRESS | sn | 0 | ŀ | | l | 0 | 1 | 0 | ŀ | |---------|----------------|---|---|---|---|---|---|---|---| | ADDRESS | $s_\mathtt{J}$ | 0 | 0 | ŀ | ŀ | 0 | 0 | ŀ | ŀ | | ADDRESS | 22 | 0 | 0 | 0 | 0 | ŀ | 1 | ŀ | 1 | There are four possible instructions; Rewind, Forward, Write, and Reverse. The instructions have the following binary value when inverter JLO3 is assigned bit position $2^{\circ}$ and JLO4 is assigned bit position $2^{\circ}$ . | | 50 | 5, | | | |---------|----------|--------|--|--| | | £ 7P 03} | £J604} | | | | Rewind | 0 | 0 | | | | Forward | Ţ | ŀ | | | | Write | ŀ | 0 | | | | Reverse | 0 | ŀ | | | Pressing one of the four INSTRUCTION pushbuttons, which have a ground to them when the MODE switch is set to LOAD, routs the ground to OR-gate JbO3 or JbO4, except REWIND which routs the ground only to JbOO. Since there is no input to JbO3 or JbO4 when REWIND is pushed, the +5 volts DC through R5 and Rb provides a logic OO out of JbO3 and JbO4. The ground from any of the four pushbuttons into JbOO provides a 25 millisecond delayed 1 microsecond Load pulse. The pulse is delayed 25 milliseconds by capacitor C5 to eliminate spikes on the output of the pushbutton. The 1 microsecond pulse is provided by Load flip-flop KbO1 and capacitor Cb. The 1 microsecond logic OO pulse into MbOO memory at pin 12 permits writing the appropriate instruction during that 1 microsecond period. 5-30 86816400 A When the set output from the Address 2<sup>2</sup> flip-flop is a logic °0°, which it will be for the first four program address counter counts, the logic °0° into pin 1 of ILOO multiplexer will gate through the information that is on inputs AO, BO, CO, and DO. The information on AO and BO will be the instruction from the INSTRUCTION pushbutton. The information that is on CO and DO is one of the two instructions being fed back from MLOO memory. When the set output of Address 2<sup>2</sup> is a logic °1°, which it is for the second four counts of the program address counter, the information on inputs C1, D1, A1, and B1 will be gated through. The information on C1 and D1 will be the instruction from the INSTRUCTION pushbutton and the information on A1 and B1 will be the other instructions fed back from memory. For one complete pass through the program address counter {eight counts}, eight instructions can be loaded in or read out. On the first count i.e., Address $2^0$ , $2^1$ , and 2<sup>2</sup> flip-flop set outputs are 000; the instruction from the INSTRUCTION pushbutton present on I600 input AO and BO and the instruction fed back from memory into CO and DO will be stored at the two addresses represented by logic O'so into memory pins 14, 13, 4, and 5. On the second count: the instruction present on the same pins will be stored at the address represented by a logic °1° from Address 20 flip-flop into Mb00, pins 14 and 5, and the address represented by a logic ♥O♥ from Address 21 flip-flop into pins 13 and 4. Every time a Load pulse enables the memory; four bits {two instructions} are stored at one address. One of the instructions is from the INSTRUCTION pushbutton. The other instruction is the one fed back from the memory. During the first four program address counter counts, the first half of the memory locations are stored with new instructions from the INSTRUCTION pushbuttons and the second half are stored with instructions fed back. During the second four counts, new instructions from the pushbuttons are stored in the second half and the four instructions fed back are stored in the first half. This is done because two instructions are always stored at one time. One instruction is the new one; the other one is a previously stored instruction; restored. 86816400 A 5-31 #### PROGRAM CONTROL 1BGF CARD #### CROOLB # INTERNAL WRITE REPLY FLIP-FLOP The Internal Write Reply flip-flop {K612/K613} provides a simulated Write Reply signal when the exerciser is in the Internal Test Mode. The signal normally comes from the tape transport indicating that the write and erase current is on. When the flip-flop is set, the logic \*O\* clear output through J636 and J618 {CROO6A} lights the WRITE REPLY light. The clear output also goes through J636 to AND gate J641 and, during Time 3 of the timing chain and also when the Direction flip-flop is cleared, sets the Write Terminate flip-flop. The Internal Write Reply flip-flop is set by the Write signal when AND gate J644 is made. This occurs when the INT TEST switch is set to ON, when a Write instruction is present, when the Direction flip-flop is set indicating a forward direction, and when the Go pulse signal is present from logic card B44CR007AJ. The Internal Write Reply flip-flop is cleared, providing a logic VLV output on pin L, when INT TEST is set to OFF, providing a ground on pin 5 of KLL2. When not in Internal Test, the flip-flop is held cleared. The Write Reply signal then comes from the tape transport through RLDD receiver. The flip-flop is also cleared when the Direction flip-flop is cleared, indicating a Reverse direction, and the Go pulse from B5fCRODAA; is present. #### FORWARD FLIP-FLOP The Forward Flip-Flop {KL11} provides a Forward or Reverse command to the tape transport. When the flip-flop is set the set output is a Forward command and when it is cleared the clear output is a Reverse command. The flip-flop is set when the Forward Direction signal is received from memory through JE38 and Backspace is present from the clear output of the Backspace flip-flop on logic card A5{CRDD4B} The flip-flop clears when a Reverse Direction signal is received from memory through J640 and the Backspace is again present. The flip-flop toggles when the Backspace signal is present from the Backspace flip-flop and Time 2 from the internal timing chain is present. When toggled by Backspace and Time 2 the flip-flop will provide a Forward signal out if it was Forward and vice versa. During Backspace operations the flip-flop is inhibited from being set or cleared. #### BREAKPOINT FLIP FLOP The Breakpoint flip-flop is used to increment or to clear to zero the program address counter {Address $2^{0}$ , $2^{1}$ , and $2^{2}$ flip-flops} on logic card B3{CROOLA}. The clear output of the flip-flop; in conjunction with other signals; performs this function through gates JL2B and JL29 and gates JL31 and JL33. The program address counter is incremented by a logic °D° out of AND gate JE28 or AND gate JE29. A logic °D° is output from JE28 when; {L} the Breakpoint flip-flop is cleared indicating we are not at breakpoint; {2} an End of Operation signal is present either from Load Point or End of Tape when not in the Record mode; or from the internally generated End of Operation signal from logic card A5{CROO4B} when in the Record mode; {3} the Backspace signal from A5{CROO4B} indicating a backspace operation is not in progress; is present. During a backspace operation the address should not be changed. A logic ${}^{\circ}0{}^{\circ}$ is output from JL29 when the START pushbutton is pressed and the MODE switch is set to LOAD. The program address counter can be cleared to zero by a logic "D" out of AND gate Jb31 or AND gate Jb33. A logic "D" is output from Jb33 when a Master Clear is present from the INT CONTROL switch. A logic "D" is output from Jb31 when; {1} the Breakpoint flip-flop is set indicating the exerciser is at breakpoint, {2} an End of Operation is present as described above, and {3} the Backspace signal is present. 5-34 BLB16400 A The Breakpoint flip-flop is set when the output of the Address $2^{0}$ , Address $2^{1}$ , and Address $2^{2}$ flip-flops {CROOLA}, routed through the three BREAKPOINT switches {CROOJA}, coincides with the setting of the three switches. The output of the switches {BP $2^{0}$ , BP $2^{1}$ , and BP $2^{2}$ } goes to AND gate JL19. When either Time 2 is present through JL21 and JL20 or when the START switch is pressed, the Breakpoint flip-flop sets. The Breakpoint flip-flop is cleared when; {1} the Master Clear signal is present from the INT CONTROL switch; or {2} during Time 1; or {3} when the MODE switch is set to LOAD. The flip-flop is held cleared during a Load sequence so the program address counter is not cleared to zero during the load. #### UNLOAD When the TAPE CONTROL switch {CROO9A} is set to UNLOAD, a ground is routed to the 1 microsecond one-shot circuit composed of R19, R20, and CA. The signal out is a 1 microsecond negative going Rewind Unload pulse through T103 Transmitter {CROO1B} to the tape transport to unload tape. # REWIND When the TAPE CONTROL switch is set to REWIND, a ground is routed to one-shot circuit composed of R17, R18, and C7. The signal out is a 1 microsecond negative going pulse through OR-gate J647, through T600 transmitter, to the tape transport to rewind tape. A rewind signal also is transmitted to the tape transport through TLOO when AND gate JL4L is made. This occurs when a Rewind instruction from memory is present, when the Go flip-flop {CROOBA} is set producing the Go Pulse, and when the Write Terminate flip-flop {KLL4/KLL5} is cleared. The tape transport is prevented from doing a Rewind during a write sequence until after a Write Jog sequence has been performed. 86816400 A 5-35 #### WRITE TERMINATE FLIP-FLOP The Write Terminate flip-flop {KL14/KL15} is used to provide a record gap after a record has been written {Write Jog sequence}. When the flip-flop is set; a forward is forced for approximately one inch of tape after a write operation before the first subsequent reverse operation. The Write Terminate flip-flop is set when AND gate Jb4L is made. This occurs when: {L} a Reverse command is given; as indicated by a logic olo out of the clear side of the Forward flip-flop {Kbll}; and {2} Write Reply signal is active; and {3} Time 3 from the timing chain. The Write Terminate flip-flop clears when the Busy pulse is received, indicating that tape motion has stopped. #### WRITE The Write signal is transmitted to the tape transport when AND gate J644 is made. This occurs when; {1} the direction is Forward as indicated by the Forward flip-flop being set; and {2} a Write instruction from memory is present; and {3} Write Enable is present from the tape transport indicating a write ring is installed; or from the INTERNAL TEST switch being in ON or S/S; and {4} GO from the Go flip-flop is present. # FORWARD The Forward signal to the tape transport is present when either the Write Terminate flip-flop is set or the Forward flip-flop is set, either one providing a logic $^{\circ}$ 0° into $^{\circ}$ 0R-gate Jb43. # MOTION CONTROL I 2AZF CARD CROO7A REPEAT FLIP FLOP Whenever the START pushbutton is pressed, a logic VDV pulse is applied to J700 with a logic VLV out to pin 5 of J701. Whenever the MODE switch {CR009A} is set to LOAD, a logic VLV is applied to pin 4 of J701 {when set to LOAD the AND-gate J701 is inhibited}. The two logic VLVsV into J701 provide a logic VDV out and the Repeat flip-flop is set. The logic VDV out of J701 also sets the Go flip-flop. When Go is set, the clear output {logic VDV} goes to J703. After a 1 microsecond delay caused by capacitor C11, a logic VLV is available on pin 10 of J704. If the MODE switch is set to STEP, J702 is enabled and a logic VLV is available at pin 9 of J704. With AND gate J704 being made, the Repeat flip-flop is cleared. In other words, when START is pressed with the MODE switch in STEP, the Repeat flip-flop is set and the Go flip-flop is set. One microsecond later the Repeat flip-flop is cleared, therefore only one operation will be performed. When the MODE switch is set to RUN and the START pushbutton is pressed the Repeat and Go flip-flops are set, however AND gate J704 is not made because of the logic VLV on the input to J702 and so the Repeat flip-flop does not get cleared. The Repeat flip-flop can only be cleared then by setting the MODE switch to STEP or setting the INT CONTROL switch to MC. # GO FLIP FLOP The Go flip-flop {K702/K703} is set whenever any instruction {Forward: Reverse: Write: or Rewind} is executed. No instruction can be executed until the flip-flop sets: The Go flip-flop sets whenever the START pushbutton is pressed, when MODE is not set to LOAD, by the logic ODO from J701. The set output goes to J709 and J710. When a Forward instruction from memory is present on pin 10 of J710, a Forward signal is output from J712 to the tape transport and also to the FORWARD (STATUS) indicator on the operator panel. When a Reverse instruction from memory is present on pin 1 of J709; and if a Write Terminate sequence is not in progress and a Rewind is not commanded; the Reverse signal is output from J711 to the tape transport and to the REVERSE {STATUS} indicator. The Rewind and Write Terminate inhibit a Reverse signal from being output. The Go flip-flop is also set when the Write Terminate flip-flop {CROOLB} is cleared. The set output {logic °0°} to J705 provides a logic °1° to J705 with a logic °0° out of J706. The one-shot circuit composed of R2, R3, and C12 provide a one microsecond negative going pulse to the set side of the Go flip-flop. This is done so that after a Forward Jog, the Go flip-flop is set to permit a Reverse signal output. The Go flip-flop is also set when AND-gate J708 is made. This occurs when the Repeat flip-flop is set and the Set Enable signal is present. The Set Enable signal may come from either J736 or J737 {CR0078}. AND-gate J737 is made when the PAUSE TIME switch {CR007A} is set to OFF and Time b from the timing chain is present. The timing chain is initiated after the Busy signal from the tape transport: indicating tape is in motion: rises and then falls. Time b is the sixth one microsecond pulse after the timing chain is initiated. In other words when PAUSE TIME is OFF and Time b comes up: the Go flip-flop sets. When PAUSE TIME is ON: J735 is made and a logic \*1\* is on pin 10 of J73b. When a logic \*1\* pulse from oscillator circuit 4700 is available on pin 9 of J73b: then that AND-gate is made and the Set Enable signal is output from J738. Oscillator 4700 is enabled when the Pause flip-flop is set. The Pause flip-flop is set when the Time b signal comes up and is cleared by the oscillator output signal. Oscillator 4700 may be adjusted by the PAUSE TIME control {CR0009A} from a two millisecond to a 100 millisecond output. The Go flip-flop is cleared as follows. - 1. When Ready is present. The Go flip-flop cannot be set when Ready is present. - 2. When INT CONTROL is set to MC. - 3. When an End of Operation signal is present which comes from Load Point: End of Tape: or generated internally after having received data followed by a period of at least 50 microseconds when no data is received. - 4. When a Reverse instruction is present and the tape transport is at $\frac{1}{2}$ Beginning of Tape. - 5. When a Forward instruction is present and the tape transport is at End of Tape and a Write Terminate is not present. This is to permit doing a Write Jog even though at end of tape. - When the Write Terminate signal and the End Write Terminate signal are both present. The End Write Terminate signal is present 77g tachometer pulses after Write Terminate starts. Therefore after 77g tachometer pulses after Write Terminate: the Go flip-flop is cleared. 5-38 86816400 A #### MOTION CONTROL I ZAZF CARD CROO7B # TIMING CHAIN The timing chain is developed by K707, K709, K711, K713, K715 and K717 flip-flops. The flip-flops are enabled when the Busy signal from the tape transport, through R701 receiver and J730, J732, and J733 gates, drops. During Write Terminate the timing chain is inhibited by a logic V1 on pin 10 of J732. #### INTERNAL TEST When the INTERNAL TEST switch is set to 0N<sub>1</sub> a logic °1° through R26 to J727 provides a logic °0° to J728. The logic °1° out of J728 is the Ready signal. When INTERNAL TEST is not on the Ready signal comes from the tape transport through R701 receiver. The logic °0° from J727 also goes to pin 6 of R700 and R701 receivers which inhibits their operation. When R700 is inhibited the output on pins 4 and 9 are the Beginning of Tape and End of Tape signals. When R701 is inhibited the output on pins 4 and 9 are the Ready and Busy signals. When INTERNAL TEST is set to 0N<sub>1</sub> a Busy signal will be output from J730 as soon as the Go flip-flop sets. When the Go flip-flop is cleared, AND-gate J731 outputs a logic VLV which is delayed 100 microseconds by CLB. This delay is so that Busy will not be dropped until 100 microseconds after motion (Go command) has been removed. When the INT TEST switch is set to S/S {START/STOP}, B4-38 is connected to ground, approximating a logic °D° input to J727. This forces a logic °L° output from J727 and provides a constant enable for receivers R700 and R701. The Ready, Busy, Bot, and E0T are thereby permitted to have the same effects as in normal operation; however, the remaining receivers are inhibited (see CR001A, CR002A, and CR001B). 86816400 B 5-40 # MOTION CONTROL II 1BFF CARD CRODBA #### END WRITE TERMINATE FLIP FLOP The End Write Terminate flip-flop {K&O4/K&O5} is used to terminate the Write Jog sequence after $100_{\rm B}$ tachometer pulses or 0.800 inch of tape has advanced since Write Jog sequence was initiated. The flip-flop is set when output Z2 of C801 counter goes to a logic $^{\rm O}1^{\rm O}$ . The Tachometer I and II pulses, together with a not Beginning of Tape condition, are ANDed at J801 and then counted at C800 counter. After $17_{\rm B}$ tachometer pulses, C800 outputs a logic $^{\rm O}1^{\rm O}$ from pin 12 to C801 counter, pin 5. C801 counter outputs a logic $^{\rm O}1^{\rm O}$ from Z2 on the $100_{\rm B}$ count. The logic $^{\rm O}1^{\rm O}$ from C801 counter through J803 sets the flip-flop. The End Write Terminate signal, which clears the Go flip-flop {CR007A}, stops motion. When the Busy signal from the tape transport, indicating that tape motion has stopped, is received on pin 13 of K801 flip-flop, it sets and the clear output clears the End Write Terminate flip-flop. The Busy signal from the set output of K801 is a one microsecond pulse created by capacitor C9. The clear output of K801 also clears C800 and C801 counters to zero. Flip-flop K807 sets when the Go signal from logic board B4{CR007A} is present on pin 1. A one microsecond pulse produced by capacitor C11 clears C800 and C801 counters to zero. # BOT AND 377 FLIP FLOP The B0T and 377 flip-flop {K802/K803} is used to provide a 3.20 inch distance at the beginning of tape before any writing is enabled. The flip-flop is set at Beginning of Tape. It is cleared by a logic \*l\* from pin 12 of C801 counter which occurs on the 400g tachometer pulse. The clear output, available after B0T and after 377g tachometer pulses, enables writing on the tape. # INTERNAL VELOCITY FLIP FLOP The Internal Velocity flip-flop {K&O&/K&O9} provides a Velocity signal when the INT TEST switch is set to ON. When INT TEST is set to 0N or $S/S_1$ a logic $^{\circ}L^{\circ}$ is present at pin 2 of J&O7. When the GO flip-flop {CROO7A} is set, a logic $^{\circ}L^{\circ}$ is present at pin 1 of J&O7. The logic $^{\circ}D^{\circ}$ out of J&O7 is delayed one millipsecond by capacitor CLO and then sets the Internal Velocity flip-flop. The clear output through J&L3 provides the Velocity signal in Internal Test. When not in Internal Test, the Velocity signal from the tape transport enables J&L3 and provides the Velocity signal out. The clear output of the Internal Velocity flip-flop is delayed one microsecond by capacitor Cl2 and then goes to AND gate J&ll. When the Go signal from the Go flip-flop is on pin l2 of J&ll, the AND gate is made and the Write Permit signal is output. One millisecond after the Go signal is present the Velocity signal is output and one microsecond after that the Write Permit signal is output. When not in Internal Test, the Write Permit signal from the tape transport is present on pin l3 of J&l2 and the Write Permit signal is output. The Internal Velocity flip-flop is cleared when the Go signal from the Go flip-flop goes to a logic ${}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{}^{\circ}{$ 5-42 #### MOTION CONTROL II LBFF CARD CROOAB #### TADO TRANSMITTER The I/O Forward and I/O Reverse signals from logic board B4 {CROO7A} are output to the tape transport through TBOO transmitter. #### RADO RECEIVER The four Density status lines from the tape transport are received on R&DO receiver and the status is then output to the DENSITY STATUS indicators {CROO9B} and to logic board B2. #### SIGNAL MONITOR FLIP FLOP The Signal Monitor flip-flop {K&l&/K&l9} is set whenever any signal is routed through the SIGNAL MONITOR switch {CROO9B} to J&22; with its resultant logic \*O\* out to pin l of the flip-flop. The set output lights the SIGNAL MONITOR indicator {CROO9B}. The clear output is delayed 25 milliseconds by capacitor Cl3 and then clears the flip-flop. In this manner, any pulse into the flip-flop will light the indicator for 25 milliseconds so it can be seen by the operator. If the signal that sets the flip-flop is a steady logic level, the indicator remains lit as long as the logic level is present. When the logic level is removed the flip-flop clears after 25 milliseconds and the indicator goes out. #### FAULT FLIP FLOP The Fault flip-flop {KBlb/KBl7} is set whenever one of the five fault lines from the tape transport is activated. The set output lights the FAULT indicator {CROD9B}. The flip-flop is cleared by a logic \*O\* {ground} from the FAULT pushbutton when it is pressed. If any of the Fault lines are active when the FAULT pushbutton is pressed the flip-flop will set and the FAULT indicator will light again as soon as the pushbutton is released. #### WRITE PERMIT ERROR FLIP FLOP A Write Permit Error occurs when a Write Permit signal is received without a Velocity signal being received. The Write Permit Error flip-flop {K&l4/K&l5} sets when the Write Permit signal from logic board B5 {CR008A} is received at AND gate J&l6 and the Velocity signal from B5 is not received at J&l6. When the Velocity signal is not present at inverter J&l4, a logic °L° is output from J&l4 to J&l6, the AND gate is made, and the logic °0° out sets the flip-flop. The set output lights the WRITE PERMIT ERROR indicator. The Write Permit Error flip-flop is cleared when the WRITE PERMIT ERROR pushbutton is pressed. When the flip-flop is cleared the indicator goes out. #### VELOCITY ERROR FLIP FLOP A Velocity Error occurs if after the Go signal and the Velocity signal are both high the Velocity signal goes low while the Go signal remains high. The Velocity Error flip-flop sets when the Go signal from B5{CRODBA} is high at pin 1 of AND gate J&15; the Velocity signal from B5 through inverter J&14 is a logic °1° on pin 2 of J&15; and the Velocity Resync flip-flop {K&10/K&11} is set and provides a logic °1° to pin 13 of J&15. When the Velocity Error flip-flop is set; the VELOCITY ERROR indicator lights. Whenever the Velocity signal is high and the Go signal is high, the Velocity Resync flip-flop is set. The set output provides a constant logic \*I\* to Jäl5. As long as the Velocity signal remains high; the logic \*O\* from Jäl4 prevents AND gate Jäl5 from being made. If the Velocity signal goes low; while the Go signal remains high; a logic \*I\* from Jäl4 enables AND gate Jäl5 and the Velocity Error flip-flop gets set. The Velocity Resync flip-flop is cleared after the Go signal goes low and the Velocity signal again goes high. The Velocity Error flip-flop may be cleared by pressing the VELOCITY ERROR pushbutton. The indicator then goes out. 5-44 86816400 A) #### CONTROL PANEL ASSEMBLY #### CROOSA #### DISPLAY SELECT A signal ground is input to the DISPLAY SELECT switch S2 on pin 10. When the switch is set to any of the nine positions, a ground is routed to the logic board and pin shown on the output line. Since a ground is actually a logic 00, the signal is the not representation of that which is labeled on the switch i.e., the signal to logic card A4, pin 73, is the $\overline{\text{START}}$ signal. The ground out of S2 causes the appropriate signal to be displayed at the DISPLAY on the operator control panel. ## DENSITY REQUEST When switch SL {2<sup>0</sup> DENSITY REQUEST} is set to $D_1$ a ground is routed to card A51 pin L5. There is no connection at the 1 position. Switch $S7\{2^{L}\}$ is similar to SL6. #### INT TEST When switch Så is set to OFF, a ground is applied to several boards to prohibit the internal test. There is no connection at the ON position. # OPERATION When switch S9 is set to RECORD, a ground is supplied to logic card B3, pin 59. When set to CONTINUOUS, a ground is supplied to logic cards at A5, pin 59, and at B2, pin 66. There is no connection at the CONT REC position. # MODE When SLO is set to LOAD, a ground is supplied through pins 2 and 1 of section A to: B4, pin 46; B3, pin 64; and to S/DS 1 (A). When set to STEP, the ground is present through pins 2 and 3 of section A to pins 2 and 1 of section B to B4, pin 28. The RUN position has no connection. #### BREAKPOINT The inputs to S3, S4, and S5 $\{2^{0}, 2^{1}, and 2^{2}, 2^{2}$ #### START The 2.7 megohm resistor and .Ol microfared capacitor on section B of switch Slb. in conjunction with 560 ohm resistor R9 on logic board B3 {CROOLB}. form a one-shot circuit and serve to eliminate noise when the pushbutton is pressed. When START is pressed. the .Ol microfared capacitor charges up at a relatively fast rate through the small 560 ohm resistor. providing a +5 volt DC output to logic card B3 and B4. When the pushbutton is released, the .Ol capacitor discharges through the 2.7 megohm resistor in approximately 27 milliseconds. Another one-shot through the 560 ohm resistor and the .Ol microfared capacitor cannot be effected until the capacitor has discharged through the 2.7 megohm resistor. In this way, only one pulse per depression of the pushbutton is assured. # INT CONTROL Switch S15 has two 27 microfared capacitors mounted on it. Capacitor C2 between pins 3 and 2 eliminates high frequency noise in the ground circuitry when in the LAMP TEST position. When the switch is set to MC1 a Master Clear signal is output as long as the switch is held in the MC position. Capacitor C1 between pins 1 and 21 in conjunction with resistor R7 on logic card B3{CROOLB31 provides a 20 millisecond delay of the Master Clear signal after the switch is released. 5-46 8636400 A #### TAPE CONTROL When S14 is set to REWIND or UNLOAD, a ground is supplied to logic card B3{CROOLB}. When set to REWIND, resistors R17 and R18 and capacitor C7 on B3 provide a one microsecond one-shot Rewind pulse. When set to UNLOAD, resistors R19 and R20 and capacitor C8 on B3 provide a one microsecond one-shot Unload pulse. ## PARITY ERROR RESPONSE When switch S13 is set to TRAP, a ground is output to logic card A5{CROO4B} to the input of inverter J425. When a Parity Error is present to inverter J427, the Trap flip-flop gets set. The parity error is ultimately displayed on the DISPLAY when the DISPLAY SELEÇT switch is set to READ. When switch S13 is set to BACKSPACE, a ground is routed to card A5{CROO4B} to inverter J423. If a Parity Error is present and the exerciser is in the Record mode, the Backspace flip-flop gets set. There is no connection to the OFF position of switch Sl3. #### PATTERN When switch S12 is set to TRUE/COMP, a ground is provided to logic card B2, pin 42 {CROO5}. Since a ground is considered a logic OD, the signal name on logic diagram CROO5A is called True, not True/Complement. There is no connection to the TRUE position of the switch. #### CLIPPING LEVEL When switch S11 is set to L0W or HI, a ground is supplied to logic card A5, pin 65 or 73, respectively {CROO4B}. There is no connection to the NORMAL position. 86836400 A 5-47 The D's Data and L's Data: from logic card B2{CROO5A}: pins 24 and 34 respectively: is input to the eight data switches {S17 through S24} at pins 1 and 3: respectively. When any of the switches is set to D: D's Data is output on pin 2 of that switch to the Write data transmitters on logic card A2 {CROO1B}. When any of the switches is set to 1: 1's Data is output on pin 2 of that switch to the Write data transmitter. There is no connection to the E {erase} position of the switches. Whenever a switch is set to E<sub>1</sub> a steady logic \*O\* {DC erase} is transmitted to the tape transport from the +5 volts DC and the pull-up resistor on the input to the inverter on the input to the transmitter on logic card A2{CROOLB}. On the B section of the eight switches; when the switch is set to position 1, a ground is output on pin 3 to logic card B2{CROO5B}, Parity Generator P500; for generation of odd parity. When P switch S25 is set to 0N<sub>1</sub> the °D° or °L° Parity bit from the parity generator on logic card B2{CRDD5A and CRDD5B} is routed through the switch to the transmitter on logic card A2{CRDD1B}. When the P switch is set to 0FF<sub>1</sub> a ground is routed to the transmitter on logic board A2{CRDD1B}, providing a constant logic °D° out to the tape transport. This is used to erase the parity track. When the exerciser is connected to a seven track tape transport. Write data is still transmitted from the exerciser to the tape transport. however it is not used by the tape transport. When the 2<sup>L</sup> and 2<sup>7</sup> Data switches {S23 and S24} are set to 1 when connected to a seven track tape transport: a ground is routed through S23B; pin 3; and S24B; pin 3; to 0R-gates J523 and J524 on logic card B2 {CR005B}. However the 7 Track signal which is a logic \*0\* when connected to a seven track unit provides a logic \*1\* out of J523 and J524 to parity generator P500. Since two \*1.5\* {an even number} are input to P500; the output of P500 is not effected. #### PAUSE TIME When R/Sl is set to OFF, an open circuit {logic ODV} exists between R/Sl and inverters J735 and J737 on logic card B4f(R007B). The oscillator circuit 4700 {CR007B} is bypassed and there will be no pause time between execution of program instructions. When R/Sl is moved from the OFF position, the ground to B4 is removed and the potentiometer becomes part of the 4700 oscillator circuit on card B5. The frequency determining elements of the oscillator circuit are the R14 potentiometer and C13 capacitor. As the control is rotated, the oscillator frequency varies from 2 milliseconds to 100 milliseconds. #### RECORD LENGTH This circuit is similar to the PAUSE TIME circuit described above. When set to ONE WORD, oscillator circuit &500 on logic card B2{CR005B} is by-passed. As the control is rotated, the frequency of &500 is varied from 2 milliseconds to 100 milliseconds. # RUNNING TIME The timer XMl is connected to +5 volts DC on logic card A5{CROO4A}. Any time the exerciser is on a +5 volts DC is available to operate XMl. #### CR009B #### INSTRUCTION The four INSTRUCTION indicators £S/DS1 through S/DS4} light when the appropriate instruction from memory MbDD on logic card B3£CRDDbA}, through multiplexer DbDD and through inverters Jbl through Jbl4; is routed to the indicator. The indicators also light when the pushbutton is pressed. When the MODE switch SLD £CRDD9A} is set to LOAD, a ground £A} is present on pin 2 of the instruction pushbutton. The ground is routed through the pushbutton to load the instruction in MbDD memory. The instruction is read out of memory, at the same time that the memory is loaded, and then returns to the INSTRUCTION indicator to light it. The indicators also light when the Lamp Test signal is received through diodes CR9 through CR12 on logic board B3. #### ADDRESS The three ADDRESS indicators {DS4, DS5, and DS6} light to indicate the status of the program address counter, which is composed of flip-flops K603, K605, and K607 on logic card B3{CR006A}. The set output of the flip-flops is inverted by J615, J616, and J617 and provides a logic ${}^{\circ}$ 0° to the indicators to light them. The indicators are also lit by the Lamp Test signal through diodes CR13, CR14, and CR15 on logic card B3. #### ERROR The four ERROR indicators {S/DS5 through S/DS6} light whenever the appropriate Error signal from logic card B5{CR008B} or A5{CR004A} is received. They also light whenever the Lamp Test signal is received from the same cards. The indicator goes out when the pushbutton is pressed, supplying a ground to logic card B5 or A5 which clears the flip-flop that provided the signal to light the indicator. #### **ZUTATZ YTIZNA** The two DENSITY STATUS indicators {DS14 and DS15} light when the appropriate Density Status signal from the tape transport is received at receiver R&DD on logic card B5{CRDD&B} and is routed through inverters on B5 to the indicators. They also light when the Lamp Test signal is received through diodes CR7 and CR8 on B5. **ZUTATZ** The seven STATUS indicators {DS7 through DSL3} light whenever the appropriate status signal from the tape transport; which is received on logic board B4{CR007B} or B3{CR00LB}; is routed through inverters on B4{CR007A} or B3{CR00LA} to the indicator. The Lamp Test signal; through diodes CR2 through CR7 on B4 and CR1L on B3; also lights the indicators. DISPLAY Whenever INT CONTROL switch S15{CRDD9A} is set to LAMP TEST, a ground is routed through pin 3 to pin E of DS1, DS2, and DS3. The ground in on pin E with +5 volts DC in on pin 7 lights the digit eight on each LED array. The data input to the three displays is from the multiplexers on logic card A3{CRDD2B}. The data that is displayed is determined by the setting of the DISPLAY SELECT switch. The ground on pin 3 of each display prohibits the digit nine from lighting since the display is used only as an octal read out. SIGNAL MONITOR The data in on pins 1 through 24 of S26 is routed through pin 25 to the SIGNAL MONITOR test point J4 and to logic card B5{CRODAB} and A4{CROD3A}. On logic card B5 the signal is extended by 25 milliseconds. Capacitor C13 delays the clearing of the Signal Monitor flip-flop for that period of time. The delayed signal is then routed to the SIGNAL MONITOR indicator DS16. The data is also routed from S2L to the Skew II flip-flop on logic card A4ECROD3AJ. In this way, the Read data bit selected by position 1 through 9 of S2L sets the flip-flop. The skew measurement, which is the time from the receipt of the first data bit to the data bit selected by the SIGNAL MONITOR switch positions 1 through 9, is thus effected. GND The ground jack J3 is signal, not AC power ground. 5-52 A6816400 A | | | , | | | |---|--|---|--|--| | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | # POWER DISTRIBUTION SCHEMATIC CR (1)(1) Connector J2; which is mounted on the operator control panel; is a combination male; three pin; recessed; AC power jack and a radio frequency interference {RFI} filter. The AC power cable is connected between J2 and either 120 or 220 volts AC. The connector is grounded to the exerciser by the screws which hold the connector to the operator panel. The ground wire is also connected to pin 5 on terminal board TB1; which is mounted on the baffle plate assembly. The hot line from J2 goes through a one-ampere SLO-BLO fuse to pin 2 of deck A on the AC POWER switch; S1. The neutral line goes from J2 to pin 2 of deck B on S1. When the AC POWER switch is set to ON; 120 or 220 volts AC is supplied to pins 1 and 4 of TB1. When the exerciser is connected to 120 volts; there should be a jumper between pins 1 and 2 of TB1 and a jumper between pins 3 and 4. When connected to 220 volts; both jumpers should be connected between pins 2 and 3. The output from TB1 will be 120 volts on each primary winding of transformer T1 regardless of whether the input is 120 or 220 volts. The two fans: B1 and B2: each operate on 120 volts. The output of two of the secondary windings goes to bridge rectifiers BR1 and BR2. The output of the third winding is not used. The negative output of BR1 is grounded. The positive output goes through three-ampere fuse F1 to two voltage regulators: VR1 and VR2. Each voltage regulator is capable of delivering approximately 1.5 amperes current. Since approximately three-amperes total current is required: two voltage regulators are needed. Capacitor C1 serves to filter the output of the bridge rectifier. The full-wave rectified output of the bridge rectifier normally goes from a low of zero volts to a high of approximately nine volts. Capacitor C1 changes the output to a low of approximately seven volts to a high of approximately nine volts. Voltage regulators VR1 and VR2 then regulate the seven to nine volt swing to a steady five volt DC output. The positive output of BR1 goes through three-ampere fuse F1 to the two voltage regulators. VR1 and VR2. Each voltage regulator is capable of delivering approximately 1.5 amperes current output. Capacitors C3 and C4 on the input to pin 3 of VR1 and VR2 eliminate high frequency noise on the regulator output. Without these capacitors the regulators would tend to oscillate with a resultant oscillation on the output. The +5 volts DC from VR1 goes to the logic cards at location A2 through A5 and also to the DISPLAY LEDs on the operator panel. The +5 volts DC from VR2 goes to the logic cards at locations B2 through B5 and also to the remaining LEDs on the operator panel. To obtain the -5 volts DC: the positive output of BR2 goes to the input of VR3 at pin 1. The negative output of BR2 goes through 0.5 ampere fuse F2 to pin 3 of VR3 and to the power supply -5 volt DC output jack. The normal output on pin 2 is grounded. With the positive output of BR2 to pin 1 of VR3: the input to VR3 is positive with respect to ground. This relationship is necessary for the voltage regulator to operate. The output on pin 3: which is normally grounded is now a regulated -5 volts DC. Capacitor C2 filters the output of BR2. Capacitor C5 eliminates high frequency noise on the regulator output. The -5 volts DC goes to all cards that require the -5 volts DC. 5-56 86816400 A Figure 5-1 Card Composite, 1BDF Figure 5-2 Card Composite, LAZF Figure 5-3 Card Composite, 1BCF 86816400 A 5-61 2-2003 SOLDER SIDE AND SOLDER SIDE Figure 5-4 Card Composite, 1BAF CE002-I SOLDER SIDE 86816400 FIGURE 5: Card Composite, 2BAF 5-63 Figure 5-6, Card Composite, 18GF Figure 5-7 Card Composite: 2AZF Figure 5-8 Card Composite, 18FF 5-66 Section b Maintenance ## Section L #### Maintenance ## 1.0 Introduction This section contains procedures necessary for maintenance of the exerciser. The recommended serviceability level is limited to replacement of switches, indicators, printed circuit cards, transistors, diodes, capacitors, transformer, and fans. Procedures for removing integrated circuit packages are given but should be used only in emergencies. ## 2.0 Preventive Maintenance Index This Preventive Maintenance Index is a chart reflecting preventive maintenance frequency and is cross-referenced to Preventive Maintenance Procedures. #### PREVENTIVE MAINTENANCE INDEX ## Equipment No. TB 113-A01 | Level | l. | Bimonthly or 300 | hours | |-------|----|----------------------|-------| | Level | 2 | Semi-annually or1000 | hours | | Level | 3 | Annually or 2000 | hours | | Number | <u>Level</u> | Title or Procedure | Time Est. Mins. | |------------|--------------|--------------------------------------------------------------|-----------------| | 7•5<br>7•7 | 7<br>7 | 515 Nanosecond Clock Check<br>3 Microsecond Clock Check | 5<br>5 | | 2.3<br>2.3 | 5<br>5<br>5 | Elapsed Time Indicator Check<br>Power Supply Output<br>Clean | 2<br>5<br>5 | | 3.1 | 3 | General Inspection | 5 | This PMI lists the recommended frequency of performing preventive maintenance on this equipment. Scheduling of this preventive maintenance is a site responsiblity. Scheduling may include variations in the recommended frequency due to individual site conditions five usage environment time etc.}. # 3.0 Preventive Maintenance Procedures The following procedures should be performed as specified in the Preventive Maintenance Index. Procedures for removal and replacement of parts are referenced in the action step RR-1, RR-2, etc.}. #### PM-1.1 515 Nanosecond Clock Check ## CHECK/conditions ## ACTION - Loosen & knurled springloaded captive screws and lift unit out from case. - 2. Connect female end of AC power cable to male recessed AC POWER connector on operator panel. ## CAUTION Insure Exerciser is properly wired for power source used. Refer to Changing Input Power Procedure in this section. - Connect male end of AC power cable to 115 or 220 volt power source. - Set AC POWER switch to on. - Connect oscilloscope Channel A test probe to TP5 on 2BAF card at location B2. Connect probe ground to card ground. CHECK: Does the oscilloscope display a 515 nanosecond waveform? **-** 1. YES NO-Troubleshoot and repair the 515 Nanosecond Clock Check complete. circuitry. ## PM-1.2 3 Microsecond Clock Check ## CHECK/conditions ## ACTION - Loosen six knurled springloaded captive screws on operator panel and lift unit out from case. - 2. Connect female end of AC power cable to male recessed AC POWER connector on operator panel. #### CAUTION Insure Exerciser is properly wired for power source used. Refer to Changing Input Power Procedure in this section. - 3. Connect male end of AC power cable to 115 or 220 volt power source. - 4. Set AC POWER switch to ON. - 5. Connect oscilloscope Channel A test probe to TP3 on 2BAF card at location B2. Connect probe ground to card ground. CHECK: Does the oscilloscope display a 3 microsecond waveform? Troubleshoot and repair 3 microsecond clock circuitry. . . # PM-2.1 Elapsed Time Indicator Check # CHECK/conditions ACTION new timer when 2000 hours has elapsed on old one. 1. Removed from operator control panel. CHECK: Does timer show fewer than 1900 hours? YES l. Order new timer, part number 58045205. Install Reinstall indicator 6-7 # PM-2.2 Power Supply Output ## CHECK/conditions ## ACTION - Loosen six knurled spring-loaded captive screws on operator panel and lift unit out from case. - Connect female end of AC power cable to male recessed AC POWER connector on operator panel. #### CAUTION Insure exerciser is properly wired for power source used. Refer to Changing Input Power procedure in this section. - 3. Connect male end of AC power cable to 120 or 220 volt power source. - 4. Set the INT TEST switch to 0N. - 5. Install the internal test plug connector on the I/O connector. - L. Set AC POWER switch to ON. - 7. Connect oscilloscope Channel A probe to pin 1 on card at location A5. Refer to card location diagram on the bottom of the logic card rack for the location of pin 1. Connect ground to card ground. CHECK: Does oscilloscope indicate +5 {±0.25} volts DC with less than 50 millivolts peak-to-peak ripple? YES NO — Repair or replace power supply {RR-1}. B. Connect oscilloscope Channel A probe to pin I on card at location B5. Connect ground to card ground. CHECK: Does oscilloscope indicate +5 {±0.25} volts DC with less than 50 millivolts peak-to-peak ripple? YES NO — L. Repair or replace power supply {RR-l}. 9. Connect oscilloscope probe to pin 40 on bottom of the card connector at location B5. Refer to card location diagram on the bottom of the logic card rack for the location of pin 40. Connect oscilloscope ground to GND test point on operator panel. CHECK: Does oscilloscope indicate -5 volts DC with less than 50 millivolts peak-to-peak ripple? YES NO———— 1. Repair or replace power supply {RR-1}. Check complete # PM-2.3 Clean # CHECK/conditions # ACTIONS - I. Insure exerciser power is off. - 2. Loosen six knurled spring-loaded captive screws on operator control panel and remove unit from case. - Using a dry cloth or kimwipe: clean dust and other residue from bottom of case: - 2. Blow dust and other residue from card rack and other exerciser components. - 3. Replace unit in case and tighten six captive screws. # PM-3.1 General Inspection # CHECK/conditions # ACTION - Insure exerciser power is off. - 2. Loosen six knurled spring-loaded captive screws on operator control panel and remove unit from case. - I. Inspect entire unit for loose or broken components. - Inspect all wiring for evidence of fraying. # 4.0 Removal and Replacement Procedures The following procedures describe removal and replacement of major exerciser Components. | NUMBER | <u>PROCEDURE</u> | |------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | RR-1<br>RR-2<br>RR-3<br>RR-4<br>RR-5<br>RR-6<br>RR-7 | Power Supply Baffle Plate Fan Transformer Printed Circuit Cards Integrated Circuits Broken Card Rack Wires | # REMOVAL/REPLACEMENT PROCEDURE # RR-1 Power Supply ## Removal - 1. Remove the round connector plug {see Figure b-1} from the baffle plate. - 2. Remove the four power supply mounting screws from the front side of the panel (see Figure 6-2). - 3. Move the power supply to one side. - 4. Disconnect the square connector from the baffle plate. # Replacement 1. Perform removal procedure in reverse order. Figure 6-1. Plug P2 on Baffle Plate Figure 6-2. Power Supply Mounting Screws ## REMOVAL/REPLACEMENT PROCEDURE ## RR-2 Baffle Plate # Removal - Unsolder the wires from the round connector jack on the baffle plate {see Figure L-1}. - 2. Disconnect terminal board leads. - 3. Remove the four baffle plate mounting screws {see Figure 6-3}. # Replacement 1. Perform removal procedure in reverse order. Figure 6-3. Baffle Plate Mounting Screws #### REMOVAL/REPLACEMENT PROCEDURE ## RR-3 Fan # Removal - Remove baffle plate assembly in accordance with procedure RR-2. - 2. Unsolder and disconnect fan wires. - 3. Remove four screws and nuts holding fan to baffle plate. Observe direction screws go through baffle plate to insure they are installed in the same direction in the replacement procedure. # Replacement Perform removal procedure in reverse order. Refer to Power Distribution Schematic. 59338500. when connecting wires. The fans are labeled B1 and B2 on the schematic. ### REMOVAL/REPLACEMENT PROCEDURE ### RR-4 Transformer ## Removal - Remove baffle plate assembly in accordance with procedure RR-2. - 2. Unsolder and disconnect wires from transformer. - 3. Remove four screws and nuts holding transformer to baffle plate. Observe direction screws go through baffle plate to insure they are installed in the same direction in the replacement procedure. ## Replacement Perform removal procedures in reverse order. Refer to Power Distribution Schematic, 59338500, when connecting wires. ## REMOVAL/REPLACEMENT PROCEDURES ### RR-5 Printed Circuit Card ## Removal - 1. Grasp the card to be removed and pull straight out. The connectors hold the board tightly and sometimes require the use of a long nose pliers in removal. - 2. A card extender: PN 59314900: may be ordered from Customer Engineering Materials for use in troubleshooting printed circuit cards. ## Replacement - Insure logic card to be inserted is oriented with components facing away from front panel as per Figure 6-4. - 2. Insert card into connector and push into place. Insure that card is well seated into the connector. Figure 6-4. Printed Circuit Card Location ## REMOVAL/REPLACEMENT PROCEDURE ## RR-L Integrated Circuits # Removal fl4 and 16 pin dual in-line packages: Figure 6-5 and 6-63. - 1. Cut each pin on the component side of the board. - 2. When all pins have been cut, lift the integrated circuit off and throw it away. - 3. Apply heat {25 watt iron} to the eyelets on the opposite {foil} side of the board. Heat each eyelet individually with the soldering iron. while pulling on the cut pin from the component side of the board. - 4. When all the cut pins have been removed: use either a solder sucker fCDC part number 122104363 or rapid movement of the soldering iron to open up the eyelets. ## Replacement - I. Insert pins through holes in board. Insure that the integrated circuit is installed in the correct position. - 2. Turn board over and insure that the integrated circuit is held in position up against the board. - Hold soldering iron in contact with one pin: the foil: and the solder until solder melts and flows around pin: - 4. When the solder has melted, first remove the solder, then the soldering iron. - 5. Continue by soldering all pins. ### REMOVAL/REPLACEMENT PROCEDURES ### RR-7 Broken Card Rack Wires ## Remova1 I. If wires are inadvertently broken on the card rackal it is advisable to replace the entire wire since there will not be enough left to provide the proper wrap on the connector. Remove broken wire. Use of long nose pliers may be helpful. The card rack is hinged and may be raised up for ease of maintenance. Remove two screws on end opposite hinge and two screws in center of rack. ## Replacement - 1. Strip the wire back approximately 1 inch. - 2. Insert the wire into the wire wrap tube all the way up to the insulation. The Gardner Denver model 14X142 wire wrap gun with size 24-26 gauge insert is recommended for this work. - 3. With the wire threaded in the wire wrap tube, place the insert down over the wire wrap pin. - 4. Energize the gun to the point at which the wire is firmly wrapped around the post. - 5. In emergencies only, solder the wire to the pin. - 5.0 Miscellaneous Maintenance Procedures - 5.1 Changing Input Power ### NOTE The terminal board at which input power changes are made is TB1 and is mounted on the baffle plate assembly. It is located near J3 which is the GND jack. Refer to Figure L-5. - 5.1.1 220 Volt Operation {Convert from 120 volt} - 1. Disconnect jumper between terminals 1 and 2. - 2. Disconnect jumper between terminals 3 and 4. - 3. Connect both jumpers between terminals 2 and 3. - 5.1.2 120 Volt Operation (Convert from 220 Volt) - 1. Disconnect the two jumpers between terminals 2 and 3. - Connect one of the jumpers removed in step 1 between terminals 3 and 4. - 3. Connect one of the jumpers removed in step 1 between terminals 1 and 2. Figure 6-5. Terminal Board TB1 Location Section 7 Maintenance Aids ### Section 7 ### Maintenance Aids - 1.0 Introduction - This section contains information concerning the operation of individual circuit elements which are used in the exerciser. - 2.0 Circuit Elements - 2.1 Integrated Circuits - 2.1.1 General There are three types of integrated circuit elements used in the exerciser. These are the common industrial Diode-Transistor Logic {DTL}, the Transistor-Transistor Logic {TTL}, and the DTL/TTL compatible interface circuits. The three types are described in this section and include the following circuits. ### INDUSTRIAL DTL Type 122 Dual 4-input gate Type 126 Quad 2-input gate Type 128 Triple 3-input gate Type 129 Hex 1-input inverter Type 150 Dual J-K flip-flop Type 151 Dual J-K flip-flop ### TTL Type 140 Quad 2-input NAND gate Type 146 Hex 1-input inverter Type 147 Quad 2-input exclusive-0R gate Type 170 Dual 4-bit digital multiplexer Type 187 Quad 2-input multiplexer Type 185 Dual monostable multivibrator Type 240 Dual J-K flip-flop Type 500 Synchronous 4-bit binary up/down counter Type 502 8-bit odd/even parity generator/checker Type 514 16-bit register file Type 515 5-bit shift register ### DTL/TTL COMPATIBLE INTERFACE Type 162 Dual Line Receiver Type 176 Dual Line Driver This section also includes a description of a typical DTL inverter, wired-OR and wired-AND gates, an inverter flip-flop, and a wired-OR flip-flop. #### Logic Levels 2.1.2 #### 2.1.2.1 Integrated Circuits Logic levels are as follows: +5.0VDC {nominal} Industrial DTL Logic ♥1♥ TTL Logic %10 +3.3VDC {nominal} DTL/TTL Compatible Interface Logic °1° Differential voltage greater than +.025VDC Industrial DTL Logic ♥□♥ +0.2VDC {nominal} TTL Logic ♥□♥ +0.2VDC {nominal} DTL/TTL Compatible Interface Differential voltage greater than -.025VDC Logic 707 #### 2.1.3 Common Industrial DTL Circuts #### 2.1.3.1 Typical DTL Inverter An integrated circuit common industrial DTL inverter is shown in Figure 7-1. This circuit is the basic building block for the exerciser logic functions. This diagram shows an extender input which most package types do not have. However, since this input merely expands a positive AND gate by allowing more diodes to be added, it is unimportant from a circuit operation viewpoint. Consider the input gate a positive AND gate. This can also be classed as a negative OR gate. Thus, the same inverter package can be assigned an AND or an OR function. The primary difference is in the output polarity which is considered active at any point in time. Assume a logic To input to any input pin. This forward-biases the respective input diode and places +0.8VDC on the base biases the respective input diode and places +0.8VDC on the base of Ql. Ql cuts off and since it is an emitter-follower, feeds a voltage of less than 0.8VDC to the base of Q2. Q2 cuts off and its collector approaches +5VDC. Thus, any logic \*0\* input yields a logic \*1\* output to provide the OR function. Next assume all inputs at logic \*1\*. All input diodes are reverse-biased and the base of Q1 approaches +1.75VDC. Q1 conducts and provides base current for Q2. Q2 conducts and its collector approaches ground. Thus, all logic ♥1♥ inputs yield a logic ♥0♥ output for the AND function. The maximum voltage which is observable with an oscilloscope on the extender input pin is approximately +1.75VDC. This voltage is present only when all inputs fincluding diode-extended inputs are at logic \*1\*. Figure 7-1. Typical DTL Inverter ## 2.1.3.2 Wired-OR and Wired-AND Gates The wired-OR and wired-AND functions are identical except that the polarity when the gate is considered active determines the name of the logic function. Since an inverter OR gate is enabled by logic OD fwith DTL elements; wiring the outputs of two or more inverters together as a gate and using the output signal of that gate when at logical OD makes up the wired-OR function. In Figure 7-2, assume the A, B, and C inputs to be logic OLO and input D at logical OD. The AND gate on the input to JWWW will be made and the AND gate on the input to JXXX will be broken. If the outputs of these two inverters were isolated from each other, JXXX would output logical OD and JYYY would output logical OLO. However, when these outputs are tied together, the logic OD takes precedence and both outputs go to logic OD. The wired-AND function requires that both JYYY and JZZZ have at least one logic OD input each. This causes the wired-AND to go to logic $^{\sigma_1\sigma_1}$ which is the desired active polarity into IYYY. Figure 7-2. Wired-OR and Wired-AND Gates ## 2.1.3.3 Inverter Flip-Flops ## 2.1.3.3.1 Normal Inverter Flip-Flop This flip-flop circuit is made up of two normal inverters. Refer to Figure 7-3. The set and clear inputs, when active, are logical The outputs when active, are logical The outputs when active, are logical The input to KXXL and logic The on the input to KXXL. Since KXXL is an OR, the set output goes to logic The The set output may feed some other logic function but also serves as a feedback path for the set state. With both the clear input and the feedback path at logic $^{\circ}\text{L}^{\circ}$ , KXXI outputs logic $^{\circ}\text{I}^{\circ}$ . This logic $^{\circ}\text{I}^{\circ}$ is fed back to KXXI and serves as a latch, holding KXXI at logic $^{\circ}\text{L}^{\circ}$ after the set input logic $^{\circ}\text{I}^{\circ}$ has been removed. The clear of the flip-flop is similar. With both set and clear inputs at logic ${}^{\circ}0{}^{\circ}$ simultaneously, both outputs go to logic ${}^{\circ}1{}^{\circ}$ because of the 0R function of each inverter. With both inputs at logic ${}^{\circ}1{}^{\circ}$ , the flip-flop will remain in its previous state. Figure 7-3. Normal Inverter Flip-Flop ## 2.1.3.3.2 Wired-OR Flip-Flops This flip-flop circuit is made up of two single input inverters. Refer to Figure 7-4. The set input is combined with the clear output in a wired-0R configuration. The clear input is combined with the set output in a wired-0R configuration. Assume a logic TT into both inputs A & B. If JXXX were not tied to the wired-0R on the set input of KXXII its output would be at logic TD and its duration would be the same as the B input Ishown by dotted lines. But because of the set input wired-0R, the pulse output from JXXX will not appear as a duplicate of the B ANDed input. It will appear only as an inversion of the set output. KXXl outputs logic $^{\circ}$ l $^{\circ}$ on the $^{\circ}$ l $^{\circ}$ to $^{\circ}$ l $^{\circ}$ transisitions of JXXX output. JYYY is not made on its input and cannot output logic $^{\circ}$ l $^{\circ}$ . The flip-flop latches with KXXl logic $^{\circ}$ l $^{\circ}$ output because of the wired-0R configuration. The output of KXXl is as shown in the diagram. This flip-flop has the advantages of speed and space saving. When the logic OD output from KXXD is used to perform some function: there is none of the normal inverter delay. The clear output goes to logic OD at the same instant as the set input. This arrangement also saves input pins. The normal inverter flip-flop requires at least 4 input pins. Since the number of inputs determines packaging density: fewer packages are necessary for a given number of wired-OR 2-input flip-flops. Figure 7-4. Wired-OR Flip-Flop ## 2.1.3.4 Type 122. Dual 4-Input Gate The type 122 consists of two expandable 4-input gate circuits. Figures 7-5 and 7-6 show pin assignments and a logic diagram. The gate is shown on logic diagrams with the circles on the output of AND gates and on the input of OR gates. The circle is drawn according to its logic function, however, the same basic inverter circuit is used on both applications. Each gate has an extended input. Figure 7-5. Type 122. Pin Assignments B5` Figure 7-6. Type 122. Logic Diagram The output of either the AND or the OR gate is high for all input combinations except when all the inputs are high, then the output is low. Refer to Truth Table 7-1. | А | В | С | D | E, etc. | OUTPUT | |---------|------------------|------------------|---|-----------------------|-----------------------| | L L L H | L<br>L<br>H<br>H | L<br>L<br>H<br>H | | L<br>H<br>H<br>H<br>H | H<br>H<br>H<br>H<br>L | Table 7-1. Type 122, Truth Table ## 2.1.3.5 Type 126, Quad 2-Input Gate Figure 7-7 shows a quad 2-input package. Its function is the same as a 122, except for the number of inputs and the fact that it has no diode extender. Figure 7-7. Type 126: Logic Diagram and Pin Assignments ## 2.1.3.6 Type 128. Triple 3-Input Gate Figure 7-8 shows a triple 3-input gate package. Its function is the same as a 1221 except for the number of inputs and the fact that it has no diode extender. Figure 7-8. Type 128. Logic Diagram and Pin Assignment ## 2.1.3.7 Type 129, Hex 1-Input Inverter Figure 7-9 shows a hex one-input inverter package. Each circuit performs the function of inversion only. The circular logic level indicator on the input or the output denotes the state, when active, of the signal feeding the 129 or the signal being output by the 129, respectively. 88 Figure 7-9. Type 129. Logic Diagram and Pin Assignments ## 2.1.3.8 Type 150. Dual J-K Flip-Flop The type 150 is a dual J-K flip-flop consisting of two separate flip-flops, each one incorporating a master slave design. Pin assignments and a logic diagram are shown in Figures 7-10 and 7-11. Data is accepted by the master flip-flop while the clock is high. Transfer of data from the master flip-flop to the slave flip-flop occurs on the high to low transition of the clock. When the clock is low, the J and K inputs are inhibited. The SD input provides a means of presetting the flip-flop. Figure 7-10. Type 150: Pin Assignments Figure 7-11. Type 150: Logic Diagram Truth Table 7-2 defines the next state of the flip-flop after a high to low transition of the clock pulse. The output of the flip-flop is a function of the previous state of the flip-flop and the conditions of the inputs prior to a high to low transition of the clock. | INP | UTS<br>K | OUTPUT BEFORE CLOCK GOES HIGH TO LOW | | K GOES HIGH TO | | OUTPUT AFTI | TO LOW | |-----|----------|--------------------------------------|------|----------------|------|-------------|--------| | ļ | | ONE | ZERO | ONE | ZER0 | | | | LM | x | L | н | L | Н | | | | Н⋈ | X | L | Н | Н | L | | | | X | LM | Н | L | н | L | | | | x | Ны | Н | L | L | н | | | Lm = defined as a low input that does not go high at any time while the clock is high. L = steady state low voltage output. H™ = defined as an input that is high at some time while the clock is high. H = steady state high voltage output. Table 7-2. Type 150, Truth Table ## 2.1.3.9 Type 151. Dual J-K Flip-Flop The type 151 is a dual J-K flip-flop. Refer to Figure 7-12 for pin assignments and to Figure 7-13 for a functional logic diagram. Figure 7-12. Type 151, Pin Assignments Figure 7-13. Type 151: Functional Logic Diagram The type 151 is similar to the type 150 dual J-K flip-flop, however the type 151 has a clear direct input which the type 150 does not. The asynchronous set and clear inputs provide the ability to control the state of the flip-flop independent of static conditions on the clock and synchronous inputs. Synchronous operation of the type 151 is the same as synchronous operation of the type 150. Refer to Table 7-2 for a truth table on synchronous operation of the type 150 and type 151. Refer to Table 7-3 for a truth table on asynchronous operation of the type 151. | INP | INPUTS | | ZTU | |-----|----------|--------------------------------------------------------|------| | ZD | CD | ONE | ZER0 | | L | L | Н | Н | | L | н | Н | L | | Н | L | L | Н | | Н | <b>H</b> | STATE DETERMINED BY SYNCHRONOUS INPUTS AND CLOCK INPUT | | Table 7-3. Type 151. Asynchronous Operation Truth Table ### 2.1.4 Transistor-Transistor Logic ## 2.1.4.1 Type 140, Quad 2-Input NAND Gate The type 140 is a quad 2-input NAND gate. The function of the TTL type 140 is the same as the DTL type 126 quad 2-input NAND gate. however it operates at a higher speed. Refer to Figure 7-14 for a logic diagram and pin configuration. Figure 7-14. Type 140, Logic Diagram and Pin Assignments ## 2.1.4.2 Type 146. Hex Inverter The type 146 is a hex inverter. It is similar to the DTL type 129, however it operates at a higher speed. Refer to Figure 7-15 for a logic diagram and pin assignments. Figure 7-15. Type 146. Logic Diagram and Pin Assignments ## 2.1.4.3 Type 149, Quad 2-Input Exclusive-OR Gate The type 149 is a quad 2-input exclusive OR gate. Each circuit performs the function $Y = \overline{A}B + A\overline{B}$ When the input states are complementary, the output goes to a logic $^{\circ}1^{\circ}$ . Refer to Table 7-4, Truth Table. | INP | ZTU | STUPTUO | |-----|-----|---------| | А | В | Y | | 0 | | 0 | | | ı | 1 | | ı | ٥ | ı. | | ľ | ī | 0 | Table 7-4. Type 149, Truth Table Refer to Figure 7-16 for a logic diagram and pin assignments. Figure 7-16. Type 149: Logic Diagram and Pin Assignments ## 2.1.4.4 Type 170, Dual 4-Input Multiplexer The 170 is a dual 4-input digital multiplexer. It consists of two multiplexing circuits with common input select logic {50 and 51}. Each circuit contains four inputs and two fully buffered complementary outputs. The 170 allows two bits of data to be switched in parallel to either the high or low outputs from four 2-bit data sources. Both polarities of outputs are available. The 170 is used to move data from up to four sources to a common output. The movement of the data is enabled by the select input. Refer to Figure 7-17 for pin assignments and to Figure 7-18 for a logic diagram of the 170. A truth table is shown in Table 7-5. Figure 7-17. Type 170, Pin Assignments Figure 7-18. Type 170: Logic Diagram 86816400 A 7-21 | SELECT | INPUTS | | | ZTUPNI | | OUTF | ZTU | |--------|--------|----|----|--------|----|------|-----| | SELO | SELI | EA | ΑZ | Αl | ΑП | ZA | ZA | | L. | L | Ľ | Х | Х | х | L | Н | | L | L | Н | Х | X | x | Н | L | | Н | L | х | L | X | x | L | Н | | Н | L | x | Н | X | x | Н | L | | L | Н | Х | X | L | x | L | Н | | L | Н | Х | X | Н | x | Н | L | | Н | Н | x | X | X | L | L | Н | | Н | Н | х | X | X | н | Н | L | | SELO | ZELI | ВЭ | B2 | BŢ | B0 | ZB | ZB | | L | L | L | Х | х | х | · L | Н | | L. | L | Н | Х | X | x | Н | L | | Н | L | X | L | X | х | L | Н | | Н | _ L | x | Н | X | x | Н | L | | L | Н | X | X | L | x | L | Н | | L | н | X | X | Н | х | Н | L | | Н | Н | X | X | X | L | L | Н | | Н | Н | X | X | X | Н | Н | L . | L = low voltage level H = high voltage level X = either high or low logic level Table 7-5. Type 170: Truth Table ## 2.1.4.5 Type 189, Quad 2-Input Multiplexer The type 189 is a quad 2-input multiplexer. It has a common enable factive low! input fEN!, a common select input fSEL!, and active high outputs fZA, ZB, ZC, and ZD). Refer to Figure 7-19. It allows four bits of data to be switched in parallel to the appropriate outputs from two 4-bit data sources fAD and Al, BD and Bl, CD and CL, and DD and Dl!. When the enable is not active flow!, all the outputs are held low. Refer to Table 7-b, Truth Table. | EN | SEL | AO thru DO | Al thru Dl | ZA thru ZD | |----|-----|------------|------------|------------| | Н | × | Х | X | L | | L | L | н | x | Н | | L | L | L | × | L | | L | Н | x | н | Н | | L | н | x | L | L | | 1 | | | | | H = high voltage level L = low voltage level X = either high or low voltage level Table 7-6. Type 189, Truth Table ## 2.1.4.6 Type 195, Dual Monostable Multivibrator The type 195 is a dual; retriggerable monostable multivibrator fone-shot}. The 195 provides an output pulse whose duration and accuracy is a function of external timing components. An active low reset input fCLR} allows the one shot to be reset. The inputs are DC coupled making triggering independent of input transition times. If the input signal is applied to an active high input; triggering will occur on the rising edge of the waveform. By applying the input signal to an active low input; triggering will occur on the falling edge of the waveform. The input conditions to be satisfied for triggering are indicated by external logic symbols in Figure 7-20. Each time the input conditions for triggering are met; the external capacitor is discharged and a new cycle is started. Successive inputs with a period shorter than the delay time retrigger the monostable resulting in a continuous true output. Refer to Figure 7-20. Figure 7-19. Type 189, Logic Diagram and Pin Assignments Figure 7-20. Type 195: Logic Diagram and Pin Assignments ## 2.1.4.7 Type 240, Dual J-K Flip-Flop The type 240 is a dual J-K flip-flop. It is of the master-slave design. The 240 is a dual edge triggered flip-flop which allows the inputs to change while the clock is low1 and changes state according to the input conditions present a short set up period before the clock transition from low to high. This information is transferred to the outputs after the clock transition from low to high. The clocking operation is independent of the rise and fall times of the clock waveform. When the clock is high1 the J and K inputs are inhibited. Refer to Figure 7-21 for pin assignments and a logic diagram of the 240. Figure 7-21. Type 240, Logic Diagram and Pin Assignments The 240 has asynchronous inputs {SD} and CD} which provide the ability to control the state of the flip-flop independent of static conditions of the clock and synchronous inputs. Refer to Table 7-7 for an asynchronous operation truth table. | INPUTS | | 2TU9TU0 | | |--------|----|---------------|-----------------------| | ZD | CD | Q | <u>a</u> | | L | L | Н | Н | | L | Н | н | L | | н | L | L | Н | | н | Н | Syncl<br>Inpu | hronous<br>ts Control | Table 7-7. Type 240, Asynchronous Operation Truth Table Truth Table 7-8 defines the next state of the flip-flop after a low to high transition of the clock pulse during synchronous operation. The next state is a function of the J and K inputs. | INF | ZTU | STUPTUO | |-----|-----|-----------| | J | К | a ā | | L | Н | NO CHANGE | | L | L | L H | | н | н | Н L | | н | L | TOGGLE | | | | | Table 7-8. Type 240, Synchronous Operation Truth Table ## 2.1.4.8 Type 500; Synchronous 4-Bit Binary Up/Down Counter The type 500 is a synchronous 4-bit binary up/down counter. The direction of counting is selected by the input on pins 4 and 5. Refer to Figure 7-22. Synchronous operation is provided by having the four flip-flops clocked simultaneously so that the outputs change coincidentally with each other. The outputs of the four master-slave flip-flops are triggered by a low-to-high transition of either the count down or count up input. Direction of counting is determined by which count input is pulsed while the other count input is high. The counter is programmable. That is, the outputs may be preset to any state by entering the desired data at the data inputs while the load input {pin ll} is low. The output will change to agree with the data inputs independently of the count pulses. The clear input forces all outputs to the low level when a high level is applied. The clear function is independent of the count and load inputs. The counter has look ahead borrow and carry pulses. The borrow output produces a pulse at the same time and equal in width to the count-down input when the counter underflows. The carry output produces a pulse equal in width to the count up input when an overflow condition exists. Figure 7-22. Type 500, Pin Assignments Figure 7-23. Type 500, Logic Diagram # typical clear, load, and count sequences Illustrated below is the following sequence: - 1. Clear outputs to zero. - 2. Load (preset) to BCD thirteen. - 3. Count up to fourteen, fifteen, carry, zero, one, and two. - 4. Count down to one, zero, borrow, fifteen, fourteen, and thirteen. NOTES: A. Clear overrides load, data, and count inputs. B. When counting up, count-down input must be high, when counting down, count-up input must be high. Figure 7-24. Type 500, Timing Diagram #### 2.1.4.9 Type 502. B-Bit Odd/Even Parity Generator/Checker The type 502 is a 8-Bit odd/even parity generator/checker. The eight data bits are input on pins 8 through 13. 1 and 2. To function as an even parity generator/checker: the input to pin 3 must be a $^{\circ}1^{\circ}$ and to pin 4 a $^{\circ}0^{\circ}$ . To function as an odd parity generator/checker: the input to pin 4 must be a $^{\circ}1^{\circ}$ and to pin 3 a $^{\circ}0^{\circ}$ . An even parity generator/checker will output a $^{\circ}1^{\circ}$ on pin 5 and a $^{\circ}0^{\circ}$ on pin 6 when the sum of the data inputs is even. An odd parity generator/checker will output a $^{\circ}1^{\circ}$ on pin 5 and a $^{\circ}0^{\circ}$ on pin 6 when the sum of the data inputs is odd. When the inputs to pins 3 and 4 are both $^{\circ}1^{\circ}$ the outputs on pins 5 and 6 will be $^{\circ}0^{\circ}$ regardless of data inputs. When the inputs to pins 3 and 4 are both $^{\circ}0^{\circ}$ the output on pins 5 and 6 will be $^{\circ}1^{\circ}$ regardless of data inputs. Refer to Figures 7-25 and 7-26. Refer to Table 7-9 for a truth table for the type 502. Figure 7-25. Type 502. Pin Assignments Figure 7-26. Type 502: Logic Diagram | ZTUPNI | | | OUTPUT: | 2 | |---------------|------|-----|---------|-----| | Σ of l's AT | EVEN | ODD | Σ | Σ | | 0 thru 7 | | | EVEN | ODD | | EVEN | Ţ | 0 | ľ | 0 | | $\Diamond DD$ | ŀ | ٥ | ٥ | Ţ | | EVEN | 0 | ı. | ٥ | Ţ | | ODD | 0 | ľ | ı | 0 | | x | Ţ | 1. | ٥ | 0 | | X | ٥ | ٥ | Ţ | ı | | | | | | | X = irrelevant Table 7-9. Type 502: Truth Table ### 2.1.4.10 Type 514. 16-Bit Register File {Memory} The type 514 is a 16-Bit register file {memory}. It is designed for four word, four bits each operation. Separate on-chip decoding is provided for addressing the word locations for either writing in or retrieving data. This permits simultaneous writing into one location and reading from another word location. The data inputs supply the word to be stored. Location of the word is determined by the write address inputs A and B in conjunction with the write enable signal. Data applied to the inputs will be the same as the data output for a particular location. That is, if a high level signal is desired at the output, a high level signal should be applied at the input. Refer to Figures 7-27 and 7-28. Refer to Table 7-10 for a truth table for the type 514. Figure 7-27. Type 514, Pin Assignments Figure 7-28. Type 514, Logic Diagram WRITE FUNCTION TABLE (See Notes A: B: and C) | WRITE INPUTS | | | | WORI | ) | | |--------------|-------------|------|----------------|----------------|----------------|----------------| | B<br>WRADRS | A<br>WRADRS | WREN | 0 | l | 2 | 3 | | L | L | L | Q=D | a <sub>n</sub> | ø <sub>n</sub> | a <sub>n</sub> | | L | н | L | a <sub>n</sub> | Q=D | a <sub>n</sub> | Q <sub>n</sub> | | Н | L | L | a <sub>n</sub> | a <sub>n</sub> | Q=D | Q <sub>n</sub> | | н | Н | L | a <sub>n</sub> | a <sub>n</sub> | ۵ <sub>n</sub> | Q=D | | х | Х | Н | a <sub>n</sub> | ø <sub>n</sub> | a <sub>n</sub> | a <sub>n</sub> | READ FUNCTION TABLE (See Notes A and D) | READ INPUTS | | | | OUTP | <b>בד</b> נו | | |-------------|--------------------|------|------|-------|--------------|------| | B<br>RDADRS | A<br>2 R D A D R S | RDEN | zo | Zl | Z2 | Z3 | | L | L | L | MOBT | WOB2 | WOB3 | WOB4 | | L | Н | L | MIBI | MT B5 | MTB3 | WlB4 | | н | L | L | MSBT | W2B2 | W2B3 | W2B4 | | Н | Н | L | M3BT | W3B2 | W3B3 | W3B4 | | X | x | н | Н | Н | Н | н | Table 7-10. Type 514. Truth Table NOTES: A. H = high level L = low level X = irrelevant > B. {Q=D} = The four selected internal flip-flop outputs will assume the states applied to the four external data inputs. - $C \cdot Q_n = No change \cdot$ - D. WOBL = The first bit of word On etc. #### 2.1.4.11 Type 515, 5-Bit Shift Register The 515 is a 5-bit shift register. It consists of five R-S master-slave flip-flops connected to form parallel-to-serial or serial-to-parallel conversion of binary data. Since both inputs and outputs to all flip-flops are accessible, parallel-in/parallel-out or serial-in/serial-out operation may be performed. The five flip-flops are simultaneously set to the logical TOT state by applying a logical TOT voltage to the clear input. This condition may be applied independent of the state of the clock input. The flip-flop may be independently set to the logic $^{\circ}l^{\circ}$ state by applying a logic $^{\circ}l^{\circ}$ to both the preset input of the specific flip-flop and the common preset input. The common preset input is provided to permit setting each flip-flop independently or setting two or more flip-flops simultaneously. Preset is also independent of the state of the clock input or clear input. Transfer of information to the output pins occurs when the clock input goes from a logic $^\circ \mathbb{I}^\circ$ to a logic $^\circ \mathbb{I}^\circ$ . Since the flip-flops are R-S master-slave circuits, the proper information must appear at the R-S inputs of each flip-flop prior to the rising edge of the clock input voltage waveform. The serial input provides this information to the first flip-flop while the outputs of the subsequent flip-flop provide information for the remaining R-S inputs. The clear input must be at a logic $^\circ \mathbb{I}^\circ$ and the preset input must be at a logic $^\circ \mathbb{I}^\circ$ when clocking occurs. Refer to Figure 7-29 for the logic symbol and to Figure 7-30 for pin assignments and a logic diagram. Figure 7-29. Type 515 Logic Symbol Figure 7-30. Type 515: Logic Diagram and Pin Assignments #### 2.1.5 DTL/TTL Compatible Interface Circuits # 2.1.5.1 Type 162. Dual Line Receiver The type 162 is a DTL/TTL compatible high speed dual line receiver. The receiver has two independent channels with common voltage supply and ground. The 162 is designed to detect low-level differential signals 625 millivolts or greater? and convert the polarity of the signal into appropriate TTL compatible output logic levels. Refer to Figure 7-31 for a logic symbol. 7-36 B6816400 A Figure 7-31. Type 162, Logic Symbol The receiver has a Strobe input to each channel fSTBA and STBB} and a common Strobe fSTBA,B} to both channels. Refer to Table 7-11. Truth Table. When the voltage differential between pins A and B {ID} is equal to or greater than ±25 millivolts. output Y will be high regardless of the Strobe inputs. If the differential input voltage {ID} is greater than -25 millivolts but less than +25 millivolts the output Y will be high for any Strobe input except when the Strobes are both high. then the output is indeterminate. If the differential input voltage is equal to or less than -25 millivolts. the output will be high for any Strobe input except when both the inputs are high. then the output is low. Refer to Figure 7-32 for a logic diagram and pin assignments. | DIFFERENTIAL INPUTS {ID} | STBA<br>or<br>STBB | B-ABTZ | OUTPUT<br>Y | |---------------------------------|--------------------|--------|---------------| | A-B | | | Ť | | _ V <sub>ID</sub> ≥ 25 mV | L or H | L or H | Н | | | L or H | L | Н | | -25 mV < V <sub>ID</sub> < 25mV | L | L or H | Н | | | Н | н | INDETERMINATE | | | L or H | L | Н | | V <sub>ID</sub> ≤ -25 mV | ٦ | L or H | Н | | | Н | Н | L | Table 7-11. Type 162: Truth Table Figure 7-32. Type 162. Logic Diagram and Pin Assignments #### 2.1.5.2 Type 176. Dual Line Driver The type 176 is a DTL/TTL compatible high speed dual line driver. The driver has two independent channels with common voltage supply and ground terminals. The 176 provides a constant output that is switched to either of the two output terminals, depending upon the logic level at the two input terminals. The output can be switched off finhibited by appropriate logic levels on the inhibited inputs. Refer to Table 7-12. Truth Table. If either the INHA or INHB or INHA.B are low, the output will be high foff state? regardless of the inputs. If an INHA or INHB and INHA.B are high, the ZAf+? and ZBf+? outputs will be low fon state? and the ZAf-? and ZBf-? outputs high if either or both input are low. If both an INHA or INHB and INHA.B are high and both the inputs are high, the ZAf+? and ZBf+? outputs will be high and the ZAf-? and ZBf-? output low. Refer to Figure 7-33 for a logic symbol. Refer to Figure 7-34 for a logic diagram and pin assignments. B33 Figure 7-33. Type 176 Logic Symbol Figure 7-34. Type 176: Logic Diagram and Pin Assignments | LOGIC | ZTUPNI | INHA<br>or<br>INHB | INHA-B | OUTP | ZTU | |---------------------------------------------------------------------------|--------|--------------------|--------|-------------|-------| | A | В | | | ZA{+},ZB{+} | ZA ZB | | L or H | L or H | L | L or H | Н | Н | | L or H | LorH | LorH | L | Н | н | | L | L or H | н | Н | L | н | | LorH | L | н | Н | L | н | | Н | Н | н | Н | н | L | | | | , | | | | | Low output represents the on state. High output represents the off state. | | | | | | Table 7-12. Type 176. Truth Table #### 2.2 Discrete Component Circuits # 2.2.1 Type AAlO Oscillator Figure 7-35. Type AALO: Schematic This circuit consists of a unijunction relaxation oscillator; a differentiator; and a pulse-shaping amplifier. The quiescent state of the circuit is with Q1 cut off and Q2 conducting. Refer to Figure 7-35. This causes the collector of Q2 to be clamped at a voltage close to ground. The RC circuit composed of R1 (front panel); R1 (logic board); and C1 is the frequency determining element of the oscillator. As Cl charges, a voltage is reached on the emitter of Ql which will fire Ql. When Ql fires, Cl discharges back through the Base l Emitter junction. While this discharge is occurring, a negative-going pulse of approximately 0.5 volts is formed on Base 2. C2 and R4 differentiate the Base 2 pulse. The negative portion of the differentiated waveform cuts off Q2. The collector of Q2 goes to +5VDC for nominally three microseconds. 86876400 A Section & Parts Section & Parts The following parts are replaceable by the Customer Engineer and are available from Customer Engineering Materials. | DESCRIPTION | CDC PART<br>NUMBER | REFERENCE<br>DE SIGNATOR | |---------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------| | Capacitor: •22 ufd: | 72407205 | C3, C4 | | Capacitor 9200 ufd | 58018802 | Cl, C2 | | Diode: Gernianium | 51001277 | | | Diode: Silicon | 51.007385 | | | Display Unit, 3 Digit | 59327300 | EZQ -5ZQ 1ZQ | | Fan | 58007101 | Bl | | Indicator: Light Emitting Diode: {LED} | 5931,5704 | D24: D25: D26:<br>D27: D28: D29:<br>D210: D211: D212:<br>D213: D214: D215:<br>D216 | | Integrated Circuit, CDC<br>Type 122 | 51577500 | · | | Motorola MCA30P<br>Fairchild SL4669<br>ITT NC 2520 | | · | | Integrated Circuit, CDC<br>Type 126 | 51577900 | | | Motorola MC 846<br>Fairchild SL 946 | | | | Integrated Circuit, CDC<br>Type 128<br>Motorola MC 862P<br>Fairchild SL 4675<br>ITT NC 2526 | 51578100 | | | | | | | DESCRIPTION | CDC PART<br>NUMBER | REFERENCE<br>DESIGNATOR | |------------------------------------------|--------------------|-------------------------| | T | F31 F144 GG | | | Integrated Circuit, CDC<br>Type 129 | 51654400 | | | ITT MIC-9936-5D | | | | Integrated Circuit, CDC<br>Type 140 | 50250600 | | | Texas Instruments 7400<br>Fairchild 9002 | , | | | Integrated Circuit,<br>CDC Type 146 | 51701800 | | | Texas Instruments 7404<br>Fairchild 9016 | | | | Integrated Circuit,<br>CDC Type 149 | 36188500 | | | Texas Instruments 7486 | | · | | Integrated Circuit,<br>CDC Type 150/154 | 51,71,7000 | | | Fairchild 9094 | | | | Integrated Circuit,<br>CDC Type 151/155 | 51717100 | | | Fairchild 9097 | | | | Integrated Circuit,<br>CDC Type 162 | 50252900 | | | Texas Instruments<br>75107 | , | | | Integrated Circuit,<br>CDC Type 170 | 51761700 | | | Fairchild 9309 | | | | Integrated Circuit,<br>CDC Type 176 | 50252800 | | | Texas Instruments<br>751100 | · | | | | | | | DESCRIPTION | CDC PART<br>NUMBER | REFERENCE<br>DE SIGNATOR | |----------------------------------------------------|--------------------|--------------------------| | Integrated Circuit,<br>CDC Type 189 | 51784000 | | | Texas Instruments<br>74157<br>Fairchild 9322 | | · | | Integrated Circuit,<br>CDC Type 195 | 59319800 | | | Fairchild 9602 | | | | Integrated Circuit,<br>CDC Type 240 | 51786700 | | | Fairchild 9024 | | | | Integrated Circuit,<br>CDC Type 500 | 17184200 | | | Texas Instruments<br>74193<br>Fairchild 9366 | | | | Integrated Circuit,<br>CDC Type 502 | 15105400 | | | Texas Instruments<br>74180 | | · | | Integrated Circuit,<br>CDC Type 514 | 15104000 | | | Texas Instruments<br>74170 | | | | Integrated Circuit,<br>CDC Type 515 | 15104100 | · | | Texas Instruments<br>7496<br>Fairchild 9396 | | | | Potentiometer, with Power<br>Switch, O to 250 ohms | 58045010 | R/S1/ R/S2 | | Power Supply Assembly | 59327700 | PZI | | Printed Circuit Card,<br>LAZF | 59329700 | | | DESCRIPTION | CDC PART<br>NUMBER | REFERENCE<br>DESIGNATOR | |--------------------------------------------------|--------------------|------------------------------| | Printed Circuit: Card<br>1BAF | 59330400 | | | Printed Circuit, Card | 86816900 | | | Printed Circuit, Card,<br>1 BCF | 59331000 | | | Printed Circuit Card,<br>1 BDF | 59331300 | | | Printed Circuit Card,<br>2 BAF | 86817200 | | | Printed Circuit Card,<br>1 BFF | 59331900 | | | Printed Circuit Card | 59332200 | | | Switch-Indicator, Light Emitting Diode {LED} | 5931.5604 | S/DSl thru S/DSA | | Switch, Pushbutton, DPDT | 58046151 | 21P | | Switch, Rotary, 1 Deck<br>9 position | 58006815 | S26 | | Switch, Rotary, 1 Deck<br>24 position | 59327500 | S16 | | Switch, Toggle, SPDT, ON-ON | 58008503 | S3 thru S7<br>S12, S25 | | Zwitch, Toggle, ZP3T<br>NO-3N0N-N0 | 58008504 | E12 .112 .P2 | | Switch, Toggle, SP3T<br>ON-ON-ON | 58008509 | ZB 2 ZIO | | Switch, Toggle, SP3T<br>ON :fmom.}OFF-ON-:fmom.} | 58008505 | S14, S15 | | Switch, Toggle, DPDT<br>ON-ON | 58008502 | ZI . | | Timer, 200 Hour | 58045205 | XMT | | Transistor: CDC DDI 106 | 51003059 | Q2 (1BCF)<br>Q3 (2BAF, 2AZF) | | Transistor, T1S43 | 51569300 | Q1 (1BCF) | | Transistor, 2N3414 | 38906100 | Q2 (2BAF, 2AZF) | | Transistor, Unijunction, 2N2647 | 51,569300 | Q1 (2BAF, 2AZF) | | Transformer, Step Down | 58007006 | ТЪ | | DESCRIPTION | CDC PART<br>NUMBER | REFERENCE<br>DESIGNATOR | |----------------------------------------|--------------------|-------------------------| | Rectifier, Bridge 25A | 59319700 | BR1, BR2 | | Regulator, Voltage<br>Type 352, LM309K | 15105300 | VR1 - VR3 | | Switch, Toggle, DP3T,<br>ON-OFF-ON | 58008500 | S17-S24 | # AA3419 REV. 11/69 PR # **COMMENT SHEET** | MANUAL TITLE | CONTROL DATA | 66X EXERCISER TB11 | 3-A01 | | | | |-----------------|-----------------------------|--------------------|-------|--|--|--| | | HARDWARE MAINTENANCE MANUAL | | | | | | | PUBLICATION NO. | 86816400 | REVISIONC | | | | | | FROM: | NAME: | | | | | | # **COMMENTS:** This form is not intended to be used as an order blank. Your evaluation of this manual will be welcomed by Control Data Corporation. Any errors, suggested additions or deletions, or general comments may be made below. Please include page number references and fill in publication revision level as shown by the last entry on the Record of Revision page at the front of the manual. Customer engineers are urged to use the TAR. FIRST CLASS PERMIT NO. 8241 MINNEAPOLIS, MINN. #### **BUSINESS REPLY MAIL** NO POSTAGE STAMP NECESSARY IF MAILED IN U.S.A. POSTAGE WILL BE PAID BY # **CONTROL DATA CORPORATION** Engineering Services Division P. O. Box 1903 55111 St. Paul, Minnesota Attn: Maintenance Equipment Engineering - PLY079 FOLD. )LD