

#### **FEATURES**

- □ Fully Buffered Z80A Processor
- □ STĎ-Z80 Bus Compatible
- 4 MHz Clock; Independent of Master CPU Speed
- □ 64K Bytes On-board Dual Ported Ram
- □ DMA to On-board RAM Supported
- □ Two Asynchronous RS-232-C Serial
- □ Supports Interrupt or Polled Operation
- □ Independent Hardware/Software Reset
- □ 4 MHz Operation
- □ Full 1 Year Warranty

## DESCRIPTION

The COLEX STD-SLAVE is a powerful multi-function processor board specifically designed to bring multi-processing to the industry standard STD Bus. It features a Z80 microprocessor, two asynchronous serial ports, and 64K bytes of onboard, dual ported, dynamic RAM. In addition, each serial port is driven by an independently programmable baud rate generator. The on-board dual ported RAM may be accessed by either the system Master CPU or the on-board Z80 CPU. This allows communication between the bus and the STD-SLAVE. DMA devices on the bus can also access the STD-SLAVE memory for high speed data transfers.

The concept of multi-processing provides that one or more slave processors are installed on the system bus, are supervised by the bus Master CPU, and operate independently according to instructions stored in on-board memory. The STD-SLAVE board contains all essential elements (CPU, I/O, and memory) of a stand alone microcomputer and is only dependent on the system Master CPU for downloading of programs and communication with shared system resources such as a hard disk.

One application of the STD-SLAVE board is in multi-user CP/M® systems. In this type of system, each user works at a terminal connected to one serial port of a STD-SLAVE board installed on the STD Bus. A serial printer can be connected to the other serial port as well. The operating system and applications programs are downloaded in the STD-SLAVE dual ported RAM from the system master CPU. The STD-SLAVE then operates out of this memory completely independent of any other STD-SLAVE.



When the STD-SLAVE requires access to a shared system resource such as a hard disk or special I/O, the system Master CPU directs bus communications. As a result, additional users can be installed on the bus until bus slots and/or power supply capacity is exceeded with no degradation of system performance or response time.

As an intelligent I/O controller, an STD-SLAVE could be used to operate two high speed printers and/or modems. In this application, the STD-SLAVE acts as a printer buffer for printers.

When teamed with a COLEX STD-68000 central processing board running the UNIX™ operating system, the hardware/ software Z80 emulator MIMIX™ can be installed to run the industry 8-bit standard operating system CP/M® as a UNIX applications program. This provides access to an enormous number and variety of existing, proven and inexpensive CP/M applications programs and data that can then be operated in the UNIX environment.

## **SPECIFICATIONS**

#### ELECTRICAL

□ System Bus: STD-Z80

□ System

Clock: 4.0 MHz

□ Signal

Loading: Inputs: One 74LS load

maximum

Outputs: -3mA min

@ 2.4 volts 24mA min

@ 0.5 volts

MIMIX is a trademark of TouchStone Software, Inc. CP/M is a registered trademark of Digital Research, Inc. UNIX is a trademark of Bell Laboratories.

□ On-Board

64K bytes dual ported Memory:

RAM

□ I/O: 2 serial ports

□ I/O Address: Any 4 sequential ports

□ Interrupts: Outputs maskable and nonmaskable interrupts to

master CPU

□ System Interrupt Units: 0 SIUs

□ Operating Temperature: 0° to 60° C

□ Power Requirements: @ 25° C

| Parameter         | Condition | Min    | Typ         | Max          | Units       |
|-------------------|-----------|--------|-------------|--------------|-------------|
| $V_{cc}$ $I_{cc}$ | _<br>@ 5V | 4.75   | 5.0<br>1.05 | 4.25<br>1.86 | volts<br>A  |
| $V_{cc}$          | _         | 11.4   | 12.0        | 12.6         | volts       |
| I <sub>cc</sub>   | @ 12V     | - 11.4 | 38          | 50           | mA          |
| $V_{cc}$ $I_{cc}$ | @ -12V    | -11.4  | -12.0<br>36 | -12.6<br>46  | volts<br>mA |

#### **MECHANICAL**

□ Card Dimensions:

| Form Factor | H    | W   | L   | Units  |
|-------------|------|-----|-----|--------|
| STD Bus     | 0.60 | 4.5 | 6.5 | inches |

□ PC Board Thickness: 0.062 inches

□ Connectors:

STD Bus: 56-pin dual readout;

0.125 inch centers

Serial: 26-pin dual readout;

0.100 inch grid

## ORDERING INFORMATION

| Part Number | Description                                          |  |  |
|-------------|------------------------------------------------------|--|--|
| STD-SLAVE   | 4 MHz Z80 Based<br>Multi-function SLAVE              |  |  |
| STM-SLAVE   | Processor Board<br>Technical Manual for<br>STD-SLAVE |  |  |

#### STD-SLAVE



- \* STD-BUS COMPATIBLE
- \* Z80A-CPU
- \* 64K BYTES RAM
- \* TWO RS-232C SERIAL PORTS (DCE)
- \* SOFTWARE PROGRAMMABLE BAUD RATES 50 TO 19.2K
- \* OPERATES IN ANY STD-BUS I/O MAPPED ENVIRONMENT
- \* DUAL PORTED MEMORY ACCESSED BY SLAVE OR MASTER
- \* 4MHz OPERATION
- \* 12 MONTH WARRANTY

#### DESCRIPTION

The COLEX SLAVE brings true multi-processor capability to the STD-Bus. The SLAVE is only dependent on a master CPU to download programs and to provide communication with shared system resources such as discs. Any number of SLAVE CPUs can exist with one master CPU, the number being limited only by the physical size of the backplane and available power. Each SLAVE provides for either polled or interrupt operation and can be reset independently by either hardware or under software control. Application areas for the SLAVE include multi-terminal systems with shared mass storage, intelligent peripheral controllers and communication interfaces.

#### STD-BUS INTERFACE

THE PROPERTY OF THE PROPERTY O

The master CPU communicates with the SLAVE CPU via a control word and a status word. There are four control bits in the SLAVE control word. Bit 0 is used to stop the slave processor while the master interrogates the SLAVE memory. Bitl is used to indicate to the SLAVE processor to restart by use of the SLAVE NMI line. Bit 2 will clear the RESET and SLVFLG flip-flops. Bit 3 issues a reset to the SLAVE processor. Each control bit requires to be pulsed to perform its particular function.

There are three status bits in the SLAVE status word. Bit 0 is the reset flag which indicates that an external reset has been initiated. Bit 1 indicates that the SLAVE internal busses are ready for the master to interrogate the SLAVE memory. Bit 7 indicates to the master that the SLAVE requires service.

Two preloadable address counters are used by the master CPU to determine the location of the SLAVE onboard memory into which it is required to read or write. These counters are loaded in two operations, first the lower byte is written to the MEMORY ADDRESS LOWER register then the upper byte is written to the MEMORY ADDRESS UPPER register. Then by reading or writing to READ MEMORY LOCATION or WRITE MEMORY LOCATION data is transferred to or from the address pointed to by the address counters. Each read to or write from the READ/WRITE MEMORY LOCATION register will increment the address pointer. This allows for ease in transferring blocks of data to or from the SLAVE memory.

The SLAVE Z80A CPU has 64K bytes of on-board dynamic memory. This memory is fully accessible by either the SLAVE or master CPU. A supplemental refresh counter is used to provide a refresh address when the master is controlling the SLAVE.

The SLAVE has two channels of RS-232C serial I/O. In addition each channel has an independently programmable band rate clock.

#### SOFTWARE PROGRAMMING

A STATE OF THE PERSON OF THE P

er en 1912 han die en de deutsche Beginne der Steine Beginne der Steine Beginne der Steine Beginne der Beginne

Upon startup the SLAVE operating system is down loaded by the MASTER CPU using the following sequence of steps:

Load the SLAVE address counters pointing to the destination address.

Output data bytes in sequence to the SLAVE memory. This could be performed by a DMA device.

For a system employing more than one SLAVE this operation must be performed for each in turn.

For the SLAVE CPU operating system to request an operation not resident on the SLAVE CPU card, the SLAVE software must set up a buffer readable by the master to indicate the desired external operation. When this has been done the slave executes a halt instruction to indicate to the master that the SLAVE needs service. When the master has completed the transfer operation is restarts the SLAVE by toggling first bit 2 and then bit 1 of the SLAVE control word.

When the MASTER gets a request (interrupt) from a SLAVE the following sequence must take place:

Read each SLAVE's status word

Check for status bit 7 set

If set check for status bit 0 set

If set then reload SLAVE with new operating system otherwise

Send stop command to SLAVE

Load the communication buffer pointer into SLAVE address counter

Read the communication buffer by using an INIR operation

Process request

To output data to the SLAVE the following operation is required:

Load the SLAVE address counter pointing to the destination address
Output data one byte at a time sequentially to the SLAVE

#### PORT DEFINITIONS

| PORT ADDR | READ                 | WRITE                 |
|-----------|----------------------|-----------------------|
| хон       | STATUS FLAGS         | CONTROL WORD          |
| х1н       | <del>-</del> ·       | MEMORY ADDRESS LOWER  |
| Х2H       | <del>-</del>         | MEMORY ADDRESS UPPER  |
| хзн       | READ MEMORY LOCATION | WRITE MEMORY LOCATION |

After a READ or WRITE to memory location at port X3H pointed to by the memory address counter, the counter is incremented to the next address location.

## STATUS BIT DEFINITIONS

DO 1 = Push button on SLAVE has been pushed

0 = BUS ACKNOWLEDGED and or any RESET has occurred

D2-D6 Not defined

D7 1 = Slave awaits service

## CONTROL WORD BIT DEFINITIONS

| D0  | 1 = STOP OPERATIONS (/BUS REQUEST)<br>0 = CONTINUE PROCESSING   | (O1H) |
|-----|-----------------------------------------------------------------|-------|
| D1  | 1 = RESTART SLAVE OPERATION (/NMI)<br>0 = NORMAL                | (О2Н) |
| D 2 | 1 = CLEAR SLAVE INTERRUPT FLAG<br>0 = NORMAL                    | (04日) |
| D3  | 0 = RESET SLAVE CMD WORD (07H) 1 = RELEASE RESET CMD WORD (0FH) | (08н) |

## INTERNAL PORT ASSIGNMENTS

| PORT ADDRESS             | DEVICE                                                                                                    |  |  |  |
|--------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|
| 00H<br>01H<br>02H<br>03H | SCC PORT B DATA (terminal) SCC PORT B CONTROL/STATUS SCC PORT A DATA (printer ) SCC PORT A CONTROL/STATUS |  |  |  |



## PORT ADDRESSING

The jumper header J6 allows the user to select at which I/O port the SLAVE is to be addressed. The following table shows how to determine the strapping for a particular port address.

NOTE: open = 1

| 1  | <u>*</u> | * | 2   | _ | A 4 4   |     | - |
|----|----------|---|-----|---|---------|-----|---|
| -  | i        |   | . – |   | Address |     |   |
| 3  | . *      | * | 4   | _ | Address | bit | 6 |
| 5  | *        | * | 6   | - | Address | bit | 5 |
| 7  | *        | * | 8   | - | Address | bit | 4 |
| 9  | *        | * | 10  |   | Address | bit | 3 |
| 11 | *        | * | 12  | - | Address |     |   |

## HEADER J6

# INTERRUPT SELECTION

The jumper header J7 determines whether or not and which of the interrupts will be provided to the master CPU.

#### HEADER J7

# SERIAL I/O CONNECTIONS

PIN No.

|          |    |          |   | •  |     |      |
|----------|----|----------|---|----|-----|------|
| GND      | 1  | <b>*</b> | * | 14 | _   |      |
| RX (BA)  | 2  | *        | * | 15 | _   |      |
| TX (BB)  | 3  | *        | * | 16 | _   |      |
| RTS (CA) | 4  | *        | * | 17 | _   |      |
| CTS (CB) | 5  | <b>*</b> | * | 18 | _   |      |
| DSR (CC) | 6  | *        | * | 19 | _   |      |
| AUX GND  | 7  | *        | * | 20 | DTR | (CD) |
| RSLD(CF) | 8  | *        | * | 21 | DIK | (CD) |
| _ ′      | 9  | *        | * | 22 | _   |      |
| _        | 10 | *        | * | 23 | -   |      |
| _        | 11 | *        | * | 24 | _   |      |
| _        | 12 |          | * |    | -   |      |
| _        | 13 |          | 1 | 25 | -   |      |
| _        | 12 | _ ×      |   | 26 | -   |      |

| TXD | (BA) | Transmit Data       |
|-----|------|---------------------|
| RXD | (BB) | Receive Data        |
| RTS | (CA) | Request to Send     |
| CTS | (CB) | Clear to Send       |
| DSR | (cc) | Data Set Ready      |
| DTR | (CD) | Data Terminal Ready |

## STD-BUS CONNECTOR

Bus connector: 56 pin dual edge connector, 0.125 inch centers

|             |    |              |     | _  |         |
|-------------|----|--------------|-----|----|---------|
| +5 <b>V</b> | 1  | $\mathbf{h}$ | [   | 2  | +5 V    |
| GROUND      | 3  | li           | Ĭ   | 4  | GROUND  |
| nc          | 5  | IJ           | Ī   | 6  | nc      |
| D3          | 7  | ĺ            | ĺ   | 8  | D 7     |
| D 2         | 9  | ]            | [   | 10 | D6      |
| D1          | 11 | 1            | E   | 12 | D 5     |
| DO          | 13 | ]            | [   | 14 | D4      |
| A7          | 15 | ]            | I   | 16 | A15     |
| `A6         | 17 |              | [   | 18 | A14     |
| <b>A</b> 5  | 19 | ]            | [   | 20 | A13     |
| A 4         | 21 | ]            | [   | 22 | A12     |
| A3          | 23 | ]            | [   | 24 | A11     |
| . A2        | 25 |              | I   | 26 | A10     |
| A1          | 27 | 1            | E   | 28 | A 9     |
| A0          | 29 |              | E   | 30 | 8 A     |
| WR          | 31 | ]            | Ĭ   | 32 | RD      |
| IORQ        | 33 | ]            | [   | 34 | MEMRQ   |
| IOEXP       | 35 | 1            | [   | 36 | MEMEX   |
| REFRESH     | 37 | ]            | [   | 38 | MCSYNC  |
| STATUS1     | 39 | ]            | [   | 40 | STATUSO |
| BUSAK       | 41 | ]            | [ ] | 42 | BUSRQ   |
| INTAK       | 43 | ]            | [ ] | 44 | INTRQ   |
| WAITRQ      | 45 | ]            | [ ] | 46 | NMIRQ   |
| SYSRESET    | 47 | ]            |     | 48 | PBRESET |
| CLOCK       | 49 | ]            | [ ] | 50 | CNTRL   |
| PCO         | 51 | ]            | [   | 52 | PCI     |
| AUXGND      | 53 | }            | [   | 54 | AUXGND  |
| +12V        | 55 | ]            |     | 56 | -12 V   |
|             |    |              |     |    |         |

## **ELECTRICAL SPECIFICATIONS**

System bus: STD-Z80

INPUTS one 74LS load

OUTPUTS IOH -3mA @ 2.4V

IOL 24mA @ 0.5V

System clock: Not used (4MHz internal)

Memory: 64Kb local

Data Bus: 8-bit bidirectional I/O Address: 4 sequential ports

I/O Capacity: 2 EIA RS-232C serial ports

Baud rates: 50 to 19.2K Baud

Interrupts: NMI or INT

Operating Temperature: 0 to 60 deg C

Power requirement @ 25 deg C:

1.86 A Max @ 5V dc + 5% 50 mA Max @ 12V dc 46 mA Max @ -12V dc

#### MECHANICAL SPECIFICATIONS

Card dimensions:

0.48 X 4.5 X 6.5 inches

PC Board Thickness:

0.062 inches

#### CONNECTORS

Ť.

STD-Z80 BUS:

56 pin, 0.125 inch centers

Serial:

26 pin, dual row. 0.100 inch grid

**AMERICA** 

EUROPE

ASIA

COLEX America 15028 Beltway Drive

Dallas

**TEXAS 75234** 

The state of the s

Ascot

COLEX (U.K.) Limited Index House

Berkshire

(0990) 23377

(214) 458-2779 tlx 703143 colex am

tlx 849426 loninf

3-696194

Kowloon

Hong Kong

tlx 40183 colex hx

623 Ocean Centre

COLEX Electronic Co Ltd





Δ3 ₽

E CH

THEFT

Ī