KL1Ø Student Guide ## TABLE OF CONTENTS | | <u>Page</u> | |---------------------------------------------|-------------| | E BOX | - 1 1 | | Block Diagrams | E 1-1 | | Basic Machine Cycle | E 1-2 | | Data Path | E 1-3 | | D-RAM | E 1-4 | | C-RAM | E 1-7 | | Micro Program Flow Chart | E 1-16 | | Instruction Cycle Overview | E 1-18 | | Page Fail Handling | E 1-27 | | Simplified Clock Control | E 1-29 | | Simplified PI System Block | E 1-39 | | PI Timing Chart | E 1-34 | | Meter Board Overview | E 2-1 | | M BOX | | | General Overview | 1-1 | | Cache Memory | 1-1 | | Memory Buffers | 1-1 | | Address Modification and Verification Logic | 1-1 | | Channel Logic | 1-4 | | Cycle Control Logic | 1-4 | | General Interface | 2-1 | | E/MBox Interface Lines | 2-1 | | SBus Interface Lines | 2-5 | | Channel Control to Cache Interface | 2-8 | | FUNCTIONAL DESCRIPTION | | | Data Flow | 3-1 | | Memory Buffer Input Mixer | 3-1 | | Memory Buffers | 3-1 | | Memory Buffer Output Mixer | 3-1 | | Cache Data Input Mixer | 3-3 | | Cache Memory | 3-3 | | Page Table Input Mixer | 3-3 | | Channel Data Input Mixer | 3-3 | | Channel Data Buffer | 3-3 | | CBus Output Buffer | 3-3 | | MB Channel Buffer | 3-3 | | Channel Data Reverse Mixer | 3-3 | | CCW Buffer | 3-4 | | CCW Input Mixer | 3-4 | | Cache Memory | 3-4 | | Functional Description | 3-4 | | Cache Read Operation | 3-6 | | Cache Write Operation | 3-9 | | Cache Use Logic | 3-9 | | Pager General Modes of Operation Pager Functional Descript Operation PMA Selection General Cache Addressing Address Selection Core Control Acknowledge Pulse Control Data Valid Pulse Control Error Checking and Reportin Address Parity Checking Data Parity Checking Timeout Errors Error Flags Diagnostic Logic MBox Functional Operation | 3-19<br>3-20<br>3-20<br>3-23<br>3-24<br>3-29<br>Logic 3-31 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | General Control Logic Detailed Description Cache Control MB Control Core Control EBOX Requests CSH EBOX Cycle MB REQ Generation MB Cycle Writeback Cycle Page Refill Cycle Cache Clearer Control Cache Clearer Request CCA Cycle Channel Cycle | 4-1<br>4-4<br>4-9<br>4-12<br>4-17<br>4-18<br>4-42<br>4-42<br>4-44<br>4-46<br>4-46<br>4-48<br>4-48<br>4-48 | | DTE-2Ø | | | General Introduction Basic Programming Overview Door bell function Byte Xfer function Error Overview Diagnostic Overview Interface Communication Data Xfer Signals DTE RAM RAM Load Sequence RAM READ Sequence DEX - Deposit DEX - Examine TO 11 Transfer TO 10 Transfer BR NPR KL10 PI Diagnostic Bus Operation KL10 CONO, CONI Formats EBus Parity | D 1-1 D 1-4 D 1-6 D 1-9 D 1-9 D 1-10 D 1-12 D 1-13 D 1-14 D 2-1 D 2-3 D 2-5 D 2-11 D 2-13 D 2-18 D 2-23 D 2-24 D 2-26 D 2-29 D 2-37 D 2-38 | #Ⅲ ## E BOX FUNCTIONS - A. EXECUTES INSTRUCTIONS. - B. PROVIDES ALL PROCESSOR CLOCKS. - C. HANDLES INTERRUPTS. - D. GENERATES A VIRTUAL MEMORY ADDRESS TO THE M BOX. - E. GENERATES I/O COMMANDS TO DEVICES. - F. PROVIDES A METER WHICH KEEPS TRACK OF SYSTEM PERFORMANCE. - G. SEQUENCES INSTRUCTIONS. - H. PROVIDES A DATA PATH BETWEEN THE DTE-20 AND KL MEMORY. - I. CONTAINS DIAGNOSTIC HARDWARE TO HELP THE 11/40 ISOLATE MALFUNCTIONS IN THE E BOX. # BASIC MACHINE CYCLE EBox Data Path Simplified ## DRAM -06 EROX D-16 Α В P J DRAM word found 0 1 2 0 1 2 P 1 2 3 4 5 6 78 9 10 on M8522 module in Slot 45. > Bits 5 & 6 always zero DRAM A Bit Functions - 0 Immediate - Immediate Prefetch 1 - Not Used - Write Test 3 - 4 Read - Read Prefetch 5 - 6 Read Write (separate cycles) - 7 Read - Pause - Write DRAM B Bit Functions B Store 0, 1, 2 BO Inverts SJC Tests 1 Double AC Double both 2 0 IF cry 0 = 0, PC SKIP1 IF cry 0 = 1, PC SKIP - 3 Self - 5 AС - 6 Memory - Both B/Skip/Jump/Comp E B - 1 - 2 Flt Store 0 SJC L, E 1 SJC - 2 SJC 1 AC L 2 3 SJC Never Memory 4 SJC G Both - SJC NOT EQUAL 5 - SJC G, E 6 - SJC Always Cannot use B & B-1-2 simultaneously Can use B & BO together ### A FIELD MICROCODE BASE ADDRESS | MICRO WORD POSITION | |---------------------| | SIGNAL NAME | | MODULE SLOT NUMBER | | MODULE PIN NUMBER | | CRAM PHYSICAL BIT | | | 47 | | | ( ) | PAM) | | | | | | | | |---|---------------------------------------|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|--------------| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7. | | | | | | | M // | 700 | | | | | 0 | | 8 | 9 | 10 | 11 | | | N.U. | J00 | J01 | J02 | J03 | J04 | J05 | J06 | J07 | J08 | J09 | J10 | | | | 50 | 50 | 50 | 44 | 44 | 44 | 44 | 42 | | | <del> </del> | | | <b>( )</b> | DV2 | CK2 | BP2 | | | | | 42 | 42 | 42 | 42 | | 1 | · · · · · · · · · · · · · · · · · · · | | CRE | BPZ | ED2 | DV2 | CK2 | BP2 | ED2 | DV2 | CK2 | BP2 | | ŧ | | 05 | 06 | 07 | 80 | 09 | 10 | 11 | 12 | 13 | 14 | 7.5 | | | 4.0 | | 1 | • | | | | | | 1.5 | 14. | 15 | MODEL B SAME ## B FIELD MAJOR DATA PATH DE FAULT or F.M. | | B FIELD MAJOR DATA TOTAL | | | | | | | | | | | | |--------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------|-----------------------------------------------------------|-----------------------------|-----|----------------------------|------|------|------------------------|------| | | | CONTRO | AD<br>OLS ALU | FUNCI | CIONS | | SI | ADA/ADALELECTS | | | ADB/AD: | | | MICROWORD POSITION | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | SIGNAL NAME | CARRY IN | BOOL | SEL8 | SEL4 | SEL2 | SELl | D15 | SEL2 | SEL1 | N.U. | SEL2 | SEL1 | | MODULE SLOT NUMBER | 42 | 50 | 52 | 52 | 52 | 52 | 50 | 50 | 50 | | 44 | 42 | | MODULE PIN NUMBER | CF2 | ES2 | ES2 | EP2 | CJ2 | BFl | EP2 | СЈ2 | BFl | | ES2 | ES2 | | CRAM PHYSICAL BIT | 74 | 24 | 20 | 21 | 22 | 23 | 25 | 26 | 27 | | 28 | 32 | | | 700<br>03<br>06<br>11<br>17<br>40<br>43<br>46<br>50<br>51 | A + A + A - A + A + A + A + A + A + A + | B - 1<br>1 | 01<br>02<br>44<br>05<br>07<br>52<br>53<br>15<br>16 | A + A<br>A + A<br>OR +<br>OR +<br>A + C<br>AND +<br>A + C | AND CE<br>DR OR CE<br>DR CB | BIT | AR ARX MQ PC 18 is A ENABI | ADA/ | PRE | FM<br>BR*<br>BR<br>AR* | 2 | | | 20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>30 | OR CORNEL COR | C (NOR) CB | 31<br>32<br>33<br>34<br>) 35<br>36<br>37<br>NCTION | XOR B OR O'S AND A A S S S S S S S S S S S S S S S S S | B. | | | | | | | SEC KL MAIN'S GUIDE 19.20 71 CRY 0 IF A GE B UNSTANTED 60 GEN CRY 0 IF A = 1's ### C FIELD FM BLOCK FM ADR BR BRX MQ **ARX/ARXM** AR/ARM 35 32 33 34 29 30 31 27 28 25 26 24 1 4 2 SEL LOAD SEL2 SEL1 LOAD SEL4 SEL2 SELl SEL4 40 42 40 40 40 44 42 44 50 50 40 50 FP2 FK2 AR2 AR2 ED2 CF2 ES2 FP2 DR2 DR2 CF2 FK2 57 58 52 54 16 56 70 45 64 66 36 68 0 0 0 BRX BR MQ O AR 0 ARX AC0 0 1 CACHE ARMM IF 1 AC1 1 1 1 SPEC 22 2 AD 2 XR SH ARX AR CACHE 3 MQ 3 VMA 4 SH 2 AD PROPERTY 4 AC2 5 ADX\*2 3 E BUS 5 AC3 IF SPEC/MQ SHIFT 6 ADX 4 SH 6 AC4 CURRENT 7 ADX\*.25 5 AD\*2 7 #B# ACS CUPMA 0 MQ\*2 6 ADX 1 MQ\*.25 7 AD\*.25 MODEL B 6 = Ac ## 7 = #8# FI DE COLI 7 IF COND/REG CTL 0 MQ SEL 1 MOM SEL APR4 & BEND A 18 9 12 1 (18 9-12) 4 8 2 160 ARY 19 VON 9 3 1 (18 9-12) +2 11/2 (18 9-12) +3 MC2/6 CURRINT BLOCK AST MODEL B 6 CURRINT BLACK ACT MAGIC # 7 BLOCK AND AC SELECTED BY # 1.16 EBOX/A-17 MICROWORD POSITION MODULE SLOT NUMBER MODULE PIN NUMBER CRAM PHYSICAL BIT SIGNAL NAME ## D FIELD MINOR THE PATH | | | SCAD | | ; | SCADA | | | SCADB | | | sc | FE | |--------------------|-----|------|---------------------|------------------------------|-----------------------------------------------------------------|----------------------------------|------|-------|----------------------------|------|-----------------------------------------------------------------|-----------------| | WIGDOWODD DOCUMEN | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | | MICROWORD POSITION | 4 | 2 | 1 | DISL | SEL2 | SELl | N.U. | SEL2 | SELl | N.U. | SEL2 | LOAD | | SIGNAL NAME | 52 | 52 | 52 | 52 | 52 | 52 | | 52 | 52 | | 52 | 50 | | MODULE SLOT NUMBER | | CK2 | BP2 | ED2 | FP2 | FK2 | | AR2 | DR2 | | CF2 | ED2 | | MODULE PIN NUMBER | DV2 | 02 | 03 | 00 | 40 | 41 | | 42 | 60 | | 62 | 04 | | CRAM PHYSICAL BIT | | 0 A | B -1<br>B<br>1<br>1 | 0<br>1<br>2<br>3<br>BI<br>EN | FE AR O AR EX # TT 39 = IABLES PYTE BI AP OI-00 < AR SIGN EX | P : 1 0's NTER D : 8> X o R 00 > | | 1 2 3 | SC<br>AR6-1:<br>AR0-8<br># | | 0 = SC<br>1 = SCAD<br>WITH SPEC<br>13, 0 = FE<br>1 = AR<br>SHIF | O = FE 1 = SCAD | MODEL B. SAME ### E FIELD MICROWORD POSITION SIGNAL NAME MODULE SLOT NUMBER MODULE PIN NUMBER CRAM PHYSICAL BIT | SH/ARMM | | | | VM | IA. | TIME | | | MEMORY | | | | | |-----------------------------------------------------------|--------|----------------------------|------|-------------------------------------------------|----------------------------------------------------|--------------------------------------------|-----------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--| | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 57 58 | | 58 | 59 | | | | N.U. | SEL2 | SELl | N.U. | SEL2 | SELl | т00 | TOl | 00 | 01 | 02 | 03 | | | | | 50 | 50 | | 50 | 42 | 40 | 40 <sup>-</sup> | 44 | 44 | 44 | 44 | | | | | AR2 | AV2 | | FP2 | DR2 | DR2 | CF2 | FP2 | FK2 | AR2 | AV2 | | | | | 46 47 | | | | 72 | 76 | 78 | 48 | 49 | 50 | 51 | | | | 1 AR<br>2 AR<br>3 AR<br>0 2<br>1 4<br>2 AI<br>3 AI<br>1 1 | IFT AR | ELD ARO AD CAD CAD CAD CAD | | 1 E 2 E 3 Z 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 | F X AD O AD 1 EA 2 LOA 3 LOA 4 REA WILL THE | DR FUNCTI CALCUL D AR D ARX D-WRIT AD-PAUS | ATION | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 01 2 3 1<br>F NOT<br>1 BY1<br>2 LOW<br>3 LOW<br>4 AD<br>5 BY'<br>6 WR'<br>7 RE.<br>7 RE.<br>8 AD<br>9 - EN<br>9 E | IND AIT O AD ITE H FUNCTI X ADDR IND TE IND AD AR AD ARX FUNCTI IE REAL ITE AD-PAUS ITE L B FUNCTI O FOR TO A O FOR TO O FOR TO O O O O O O O O O O O O O O O O O O | CON CON CON CON CON CON CON CON | | | EBOX/A-18 ### F FIELD MICROWORD POSTIION SIGNAL NAME MODULE SLOT NUMBER MODULE PIN NUMBER CRAM PHYSICAL BIT | COND | | | | | | MODEL | | SPEC | | | | |-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------|---------------| | 60 | 61 | 62 | 63 | 64 | 65 | 66 | 67 | 68 | 69 | 70 | 71 | | 00 | 01 | 02 | 03 | 04 | 05 | N.U. | 00 | 01 | 02 | 03 | 04 | | 40 | 40 | 40 | 42 | 42 | 40 | | 45 | 45 | 45 | 45 | 45 | | DV2 | CK2 | BP2 | FK2 | AV2 | AV2 | | DM2 | DT2 | EF1 | EM2 | ES2 | | 17 | 18 | 19 | 53 | 55 | 59 | | 91 | 92 | 93 | 94 | 95 | | NON-S 0 N 1 I 2 I 3 I 4 5 6 7 10 11 12 13 14 15 16 17 20 21 22 23 24 25 26 27 30 31 32 33 34 35 36 37 | SKIP FU NO OP LD AR CL AR CLR ARX CLI ARX CLI FF WRI FF SHR AD FLA LOAD I SPEC I SPEC WH DIAG F EBUS C MBOX C SPARE SPARE SPARE SPARE SPARE SPARE SPARE SPARE VMA VMA VMA VMA VMA LD VM LD VM | TNCT. 1-8 1-17 18-35 R 18-35 R 14 T 15 GS R 15 T 16 T 17 T 18 | \$\\\ 40\\ 41\\ 42\\ 43\\ 44\\ 45\\ 47\\ 50\\ 51\\ 52\\ 53\\ 54\\ 55\\ 61\\ 62\\ 63\\ 64\\ 65\\ 67\\ 77\\ 77\\ 77\\ 77\\ 77\\ 77 | SPARE EVEN BR 0 ARX 1 AR 0 AC 0 SCAD AD C AD SCAD AD FETCH USEI BRPW 1 FETCH USEI BRPW 1 FETCH B | PAR PAR T 36 O 7 E 90 ERY 0 E CH NEL REF CYCLE US GRA US XFE RPT ART | moal<br>B<br>20 STA | MODINE 2 3 4 5 6 7 30 31 32 33 34 35 36 31 NOI | DISPI<br>DIAG<br>DIAG<br>DRAM<br>DRAM<br>DRAM<br>PG F<br>SR<br>NICO<br>SH O<br>MUL<br>DIV<br>SIGN<br>BYTE<br>SIGN<br>DRAM<br>BYTE<br>SIGN<br>DRAM<br>DISPI<br>O NO H<br>SIGN<br>SIGN<br>SIGN<br>SIGN<br>SIGN<br>SIGN<br>SIGN<br>SIGN | J A REA RN AIL ND -3 IS A TCHES IN A REA RN AIL ND -3 IS A CHES IN CRY IN CRY IN CRY IN | D SEE G GS YCLE | FIELD | | 7= | - VM | A SER | ی | | | I | f XADR | . 20 | NODEL<br>STAC<br>SPARE | B U/<br>CK POIN | ODATE<br>ITER | ### MAGIC NUMBER FIELD MACROWORD POSITION SIGNAL NAME MODULE SLOT # MODULE PIN # CRAM PHYS BIT # | | MAGIC NUMBER FIELD | | | | | | | | | | | | | |--------|----------------------------------------|---------------------|---------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------|-------|--------|-------|----------------------------------------------------------------------|--------------------|--| | ITION | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 | 81 | 82 | 83 | | | | NOT | NOT<br>USED | CRAM<br>MARK | #00 | #01 | #02 | #03 | #04 | #05 | #06 | #07 | #08 | | | | | | 52 | 44 | 44 | 44 | 42 | 42 | 42 | 40 | 40 | 40 | | | | | | AV2 | EP2 | СЈ2 | BFl | EP2 | СЈ2 | BFl | EP2 | СЈ2 | BFl | | | # | | | 43 | 29 | 30 | 31 | 33 | 34 | 35 | 37 | 38 | 39 | | | • | | | | KL PAGE | rong | USED | TO AD | DRESS | FAST M | EMORY | | | | | 1F ( | | LD<br>6<br>22<br>1D | | ARO-8<br>1-LD | LOAD CLR ARL 1=ARR 11=ARR+MQ 2=ARL 13=AR+MQ 3=AR 14=ARX+MQ 4=ARX 16=ARL+ARX+MQ 6=ARL+ARX 7=AR+ARX 10=MQ 17=AR+ARX+MQ 1=CACHE 2=AD 3=EBUS 4=SH 5=AD*2 6=ADX 7=AD*.25 | | | | | | | | | | • | | D€co<br>REG C' | | 1=ARI<br>2=ARI<br>4=ARI | CTL<br>R LOAD<br>9-17 LO<br>Ø-8 LOA<br>L LOAD | | · · · · · · · · · · · · · · · · · · · | | | | | | | | THEN C | OND/R<br>AN<br>MQ/MQ<br>FIELD<br>OND/R | SEL BOOK | L = 0 - 2 / 1 | THE | | | | | | t. | MQ C<br>0=MQ<br>1=MQ<br>2=MQ<br>3=0'<br>0=SH<br>1=MQ<br>2=IS<br>3=AI | 2)*2<br>2)*.5<br>S | | | MAGIC NUMBER FIELD | | | | | | | | | | | | | | |---------------------------------------|----------------------------------------------------------------------------------------|-------------|------------|-----------------------------------------------------------|---------|-------------|-------------------|--------------------|-----------|-----|-----|-----|--| | MICROWORD POSITION | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 | 81 | 82 | 83 | | | SIGNAL NAME | NSED | NOT<br>USED | GRAM | #00 | #01 | #02 | #03 | #04 | #05 | #06 | #07 | #08 | | | MODULE SLOT # | | | 52 | 44 | 44 | 44 | 42 | 42 | 42 | 40 | 40 | 40 | | | MODULE PIN # | | | AV2 | EP2 | CJ2 | BF1 | EP2 | СЈ2 | BF1 | EP2 | СЈ2 | BF1 | | | CRAM PHYS BIT # | | | 43 | 29 | 30 | 31 | 33 | 34 | 35 | 37 | -38 | 39 | | | 3.63. 11.12. 22.2 (1 | L | L | | \ <del></del> | | <del></del> | PC FLA | | | | | 1 | | | F-FIELD - IF | 20=TRAP 1 424 DIV CHK<br>40=TRAP 2 620 FLOV<br>100=FPD 624 FDV CHK<br>420=AROV 630 FXU | | | | | | | | | | | | | | | | | | | | | FLAG C | | | | | | | | , , , , , , , , , , , , , , , , , , , | cope /= | T.C. CONT | | ı | ET FLA | | | PI DIS | MISS | | | 1 | | | F-FIELD- 1F | | | | 1 | ORTAL | AGS | 602<br>622 | JFCL+I | D FLAG | :5 | | 1 | | | • | FOR JA<br>DECO | DE 24 | 7 | 442=H | | AGS | 1- | OI CB. I | io i iino | | | | | | • | | | | | | | | | | | | | | | | | | | SPEC INSTR | | | | | | | | | | | - 16.0-16 | ל מואס | ב משמב | r Ni C m D | 4=INSTR ABORT 100=INH PC+1 10=INTRPT INH 200=KERNEL CYCLE | | | | | | | | . Ì | | | F-F1ELD-1F( | DEC | OPE ! | S INSTR | 10=0 | | 11411 | 302=HALT RUN FLOP | | | | | | | | | • | | | 20=PXCT 310=CONS XCT | | | | | | | | | | | | | | | 40=SXCT 704=SET PI CYCLE | | | | | | | | | | | | | | | FETCH A00-UNCONO | | | | | | | | | | | E-FIFLD IF | MEM/FE | тсн | | 201=COMP 400=UNCONO<br>202=SKIP 502=JUMP | | | | | | | | • | | | E-1112D | DECOS | DE 6 | | 1 | TEST | | | JFCL | • | , | | | | | | | | | | | | | | | | | | | | | | | | CD MEM | | | | | | | | | | | | | | | SP MEM 1=PAGING INH | | | | | | | | | | | | | | | l . | CHE IN | | 111= | EPT | | | | | | | F-FIELD - IF | SPEC/S | P MEM | CYCLE | 10=EF | T EN | ••• | | USER | | | | | | | , | DECO | DE 2 | ۵ | 20=UF | T EN | | 221= | | | | | | | | | | | | 31=P1 | | | | FETCH | | | | | | | | | | | 40=SE | | | | =PT FE?<br>=EPT FI | | | | | | | | | | | 1 | | EXEC | | UPT FI | | | | | | | | | | | | | | MREG E | | | | | | | | سدا ۱۰۰۰ مرد پر | | | _ | | BUS DI | AG | | WR RE | | AM. | | | | | E-FIELD-IF | MEM/RE | | : | 140=MAP 601=LOAD CCA<br>502=READ UBR 602=LOAD UBR | | | | | | | | | | | • | <b>~</b> | _ / | | 1 | READ EI | | | =LOAD | | | | į | | | | | | | 1 | CEAD EI | | | DEL E | _ | | | | | | • | | | | | | | • | 6=10 | | CA | | | | | | | | | | | | Ψυ | <b>€</b> | | • | | | | | | | | | <u> </u> | | | | | | | | | | FB0x/1-21 E1-14 ### MAGIC NUMBER FIELD MICROWORD POSITION SIGNAL NAME MODULE SLOT # MODULE PIN # CRAM PHYS BIT # | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | <del>************************************</del> | | | | | | | | | |------|------|-----------------------------------------|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----| | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 | 81 | 82 | 83 | | NOTO | NOTO | GRAM | #00 | #01 | #02 | #03 | #04 | #05 | #06 | #07 | #08 | | L | | 52 | 44 | 44 | 44 | 42 | 42 | 42 | 40 | 40 | 40 | | | | AV2 | EP2 | CJ2 | BF1 | EP2 | СЈ2 | BF1 | EP2 | СЈ2 | BF1 | | | | 43 | 29 | 30 | 31 | 33 | 34 | 35 | 37 | -38 | 39 | F-FIELD FCOND/MBOX CTL DECODE 23 MBOX CTL 00 NORMAL 21 CLR PT LINE 01 PT DIR CLR 10 PT WR 100 SET I/O PF ERR 200 SET PAGE FAIL 20 PT DIR WR F-FIELD - /F COND/EBUS CTL DECODE 22 O=REL EEBUS 26 DATA O. 1=INPUT 27 DATA I 30 I/O INIT 2=DATA I/O 4=DISABLE CS 60 EBUS DEMAND 100 REL EBUS 10=CTL ←IR 400 GRAB EBUS 20=EBUS NO DEMAND 200 REQ EBUS EBUS CTL F-FIELD -IF COND/DIAG FUNC DECODE 20 | ٠ | DIAG | FUNC | | |------------------|------|--------------------|---| | 400 .5 uSEC | ` | 511 DATAI PAG (L) | • | | 404 LD PA LEFT | | 511 RD PERF CNT | • | | 405 LD PA RIGHT | · | 512 CONI APR (L) 7 | | | 406 CONO MTR | | 512 RD EBOX CNT | | | 407 CONO TIM | | 513 DATAI APR | | | 414 CONO APR | | 513 RD CACHE CNT | | | 415 CONO PI | | 514 RD INTRVL | | | 416 CONO PAG | | 515 RD PERIOD | | | 417 DATAO APR | | 516 CONI MTR | | | 425 LD AC BLKS | | 517 RD MTR REQ | | | 426 LD PCS+CWSX | | 530 CONI PI (PAR) | | | 500 CONI PI (R) | | 531 CONI PAG | | | 501 CONI PI (L) | | 567 RD EBUS REG | | | 510 CONI APR (R) | | 620 DATAO PAG | | | 510 RD TIME | | | | F-FIELD - IF SPEC/MTR CTL DECODE 23 MEOX/A-22 ### MICROPROGRAM FLOWCHART REVISION 126 (GENERALIZED) IICROWORD POSITION TGNAL NAME DDULE SLOT # DDULE PIN # CRAM PHYS BIT # | | | | MAGIC NUMBER FIELD | | | | | | | | | |------|------|------|--------------------|-----|-----|-----|-----|-----|-----|-----|------| | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 | 81 | 82 | 83 | | NSED | NSED | GRAK | #00 | #01 | #02 | #03 | #04 | #05 | #06 | #07 | #08. | | | | 52 | 44 | 44 | 44 | 42 | 42 | 42 | 40 | 40 | 40 | | 4 | | AV2 | EP2 | CU2 | BF1 | EP2 | CU2 | BFl | EP2 | CU2 | BF1 | | • | | 43 | 29 | 30 | 31 | 33 | 34 | 35 | 37 | 38 | 39 | 1 6 = AC## 3 2 = JUSTAC# 3 3 = AC SOR > AC# MODEL B ONLY MEMIEA CALC EA CALC 400= LOAD AR 20 = PREV EN 200 = LOAD ARX 100 = PAUSE 040 = REW WRITE 620 = BYTE RD 621 = POP AR-ARX 610 = RYTE IND 621 = POP AR-ARX 610 = BYTE AD 621 = POP AR - ARX 041 = POP AR 421 = POP AR 402 = LD AR (EA) 440 = LD AR+WR 240 = LD ARX +WR 1F XADDR (ARX) IF NOT XADDR 630 = A WD INDPRECT AT 1ST. EA CALC TIME TO BOTH AR AND ARX AS IN MODEL A Basic Machine Cycle Overview (Sheet 1) chestal. UBJ : 0160,0001,0020,0000,0000,0036,0000 Instruction Cycle: NICOND DISPATCH - XCTGO Set Up and Make Indirect Word Request MBox Responds To Indirect Request E 1-21 Address Calculation Continues Box 2.011 E 1-22 A READ Dispatch Set Up Data Fetch $\mathcal{C}$ Rose 2-43 MBox Responds With Data Word Requests 6 Box -2.47 E 1-24 Executor Set Up For Store Cycle E. MON 2-51 E 1-25 Finish Store Cycle, Perform NICOND Dispatch Page Fail Handling (Sheet 1 of 2) Page Fail Handling (Sheet 2 of 2) #### PI SYSTEM INITIALIZATION - THROUGH THE PI SYSTEM - 2. THE IMMEDIATE POLITION OF THE CONDITIONS (18-35) IS PLACED ON THE ECUS (00-17). - 3. WHEN THE PT MODULE RECEIVES CON COND PT FROM THE ECON IT WILL DECODE EOUS UM-18 AS SIMULU IN THE COND PT DECODETABLE. - 4. THE PI ON REG WILL SPICIFY WHICH CHANNELS (1-7) WHILL PL NILOWED ID INTERCUPT THE SYSTEM. PI ON SET WHILL LOAD THE SELECTED CHANNEL HS REAM BITS 11-17 AT COMU PI TIME. - 5. WHEN A PI4 IDREQ 1-7 SIGNAL (INTREQ) IS ACTIVE, IF ITS COMISSIONDING (HAW # IS ON IN THE PS ON PLE AND PIL ACTIVE IS PRESENT, THE INT CHAW # WILL BE LOADED INTO THE PSI REQ REG SO THE MUT CAN BE PLOYESSED. NOTICE THAT CHAN BY IS NOT AFFECTED BY THIS. - 6. SOFTWALE CAN GENELATE INTERPORT VIA THE PT GEN REW. AS LONG AS PT 1 ACTIVE 13 PRESENT. PISYSTEM SH LOFY 1. THE PI SYSTEM HAS CEEN INITIALIZED AND ALL CHANNELS CAN INICAMPT. - 2. THE PI REDUCT REF WILL WAD ALL PI REQUESTING CHANNEL #'S WHEN CLK'D WITH PIS LOAD, WHICH IS ACTIVE WHEN THE PI SYSTEM IS NOT PROCESSING AN INTERMET. - 3. THE PRIORITY ENCOURE SELECTS THE HIGH-CST PI NEQ. LAPRELOY DIS CS IS NI, THEN PIRP, PIHL, PIRL, PIRZ, PIRZ, ETC.) - 4. THE PRI EUCODER GENERALES PIZ REQ (ANY REQ) AND THE OCTAL REPESENTATION OF THE HIPRI INT ON PE 4.2.1. - 5. PIS TRST ALLOWS FIZ REA TO BE "FELT" AT THIS GATE. IF THE ECCUS IS NOT HALTED, EBUS REQ WILL BE GENERATED. IF THE EBOX IS HALTED. ONLY PIB WILL PAUSE E BUS REQ AT THIS TIME. - 6. E BUS REQ EVANLES THE PI TIMER AND SETS PI GRANT, FOR EAT DEVICES THIS ALLOWS THE 17L AND CALL TO "LINK SUP" AND ALLOW COMMUNICATION ON TWICE THE DEVICES AND THE PI. - 7. PI GARNT ALSO CAUSES THE SELECTED CHARMELS CHARMET TO BE PLATED ON OS Ø4-Ø6 AND ENACLES FØØ (PI SCRED). WHEN DEMAND IS GENICATED AT TIME THIS PRISET INFO UNIL BE CLOCKED, INTO THE DEVICES PELOSNIFING THE CHARME. - 8. THE DEVICES ON THE SEL CHAN WILL RESPOND WITH THEIR PHYS CONT & ON EUS DOOD: 5 (ONE DIT / DEVICE) SEE TABLE 1. AT TIMB THESE #'S ALE WAVED WITH A REGENTY ENCORER. - 9. THE HIPRIPHYS CONT# ( 0 = HI) IS PRESENTED TO A MIXER AND AT TIMY IS GATED TO EGUS CS & W: & 3 (ALSO THE CHAN# IS PLACED ON ECUS CS & 400) TIMY. PT GRAMT CAUSES FAY. FAZ ( PT ADR IN). KEMAND IS ASSECTED AT TIMS. - 10. THE PULLY SELECTED DEVICE RESPONDS WITH E BUS XFER, AND PLACES AN APT WORD ON BITS BU :35 OF THE E BUS. EOUS XFER CAUSES THE TIME SIGNAL WHICH IN TIVEN GEN'S PIRDY TO THE E BOX. (ALLEIS THE E BOX.) PI SYSTEM SH 2 OP 4 DS 05 DS 06 DII D12 D13 D14 D15 D16 D<sub>1</sub>7 READ PT Ø PION 1 PION 2 PION3 PION4 PION5 DN REG PION6 PI ON 7 READ PI PI PI PI PI PI PI GEN REG GEN2 GEN L CEN3 GOVY GEN 5 GENIB GENT READ CS DJ. EPUS eeus CS 06 EEUS CS ØØ E BUS EBUS CSUZ EBUS EQUS 03,05,06 CS 05 CSØI LYMAND READ PI PT 2 STATE HOLD PIZ HDNOR INTWAL PI2 CTATE READY TO ALLOW THE INDICATED "BITS" TO BE CATED TOTHE E BUS LINES, THE PI SYCTEM MUST ECCEIVE "DIAG READ FUNC LOX " AND NOT(-) DIAG DY ... EBUS LINE USE XX API WORD FORMAT PISYSTEM SH YORY M | | | _ | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------|---| | APR OF MTR VECTOR | NT # | | | 11M 3 | 200.5 | | | 11M4 | 480 AS | | | TIM 5 | | | | 1 un 6 | WAIT FOR PS CYC | | | fia 7 | | | | comp | | | | PI LDY | | | | LAICH PHYS COUT # | | | | MUDE INTERNAL | THIS ELOCKS DEMAND AT TIMS, 6 THIS WILL GO ANAY AT THE WEST TIME 3 AS LONG AS THERE AREN'S ANY INTERNAL TYPE INTERNAPTS PRESENT THEN. | | PI SYSTEM TIMING 2012 # CHAPTER 1 OVERVIEW # 1.1 GENERAL INFORMATION The KL10 CPU has the following built-in program clocks, each providing a different timing or counting function: Interval Timer Time Base Performance Analysis Counter Accounting Meters The Interval Timer is similar to the DK10 Real-Time Clock in KA10/KI10 systems. It provides a program-mable source of $2^{12} - 1$ interrupts with 10 $\mu$ s resolution and a choice of two possible timing intervals ranging from 10 $\mu$ s to 40.95 ms. The readable *Time Base* is a long-term clock for measuring elapsed time with 1 $\mu$ s resolution. (Long-term power line frequency time base is provided by the front end processor.) It uses a 1.0 MHz (0.005%) frequency source, derived and down-counted from the basic machine clock, that gives less than 5 seconds of drift (gain or loss) over a 24-hour period. The Performance Analysis Counter is a tool for testing and evaluating the KL10 system. It monitors either the duration or the rate of occurrence of several hardware signals from various parts of the CPU. The signals, chosen for their usefulness in evaluating system performance, define machine states and conditions not easily measured by software techniques. Any number of the available signals can be monitored and they are selected by means of a Boolean expression loaded by the program. The Accounting Meters include an EBox Busy Meter that counts when the EBox is executing microcode and a Memory Cycle Meter that counts the number of EBox memory references. The two meters provide a reproducible measure of the processor resources used by a program. They are used for billing users and for benchmark or comparison purposes. The hardware associated with the program clocks is contained on the M8538 Meter Board, a hex-height module mounted in the CPU cabinet. # 1.2 INSTRUCTION SET SUMMARY Operations on the program clocks are performed by I/O instructions directed to internal devices TIM, MTR, and PAG. Device mnemonics TIM and MTR (device codes 020 and 024) are used exclusively for the clocks. TIM is used for operations on the Interval Timer, Time Base, and the Performance Analysis Counter. MTR is used for operations on the Accounting Meters and for miscellaneous clock control. In addition, a DATAO to the KL10 paging system, PAG (device code 010), optionally stores the current value of the Accounting Meters during a context switch. The I/O instructions are summarized in Table 1-1. Table 1-1 Instruction Set for Program Clocks | Instruction | Function | |---------------------|----------------------------------------------------------------------------------------------------------------------| | CONO TIM | Set Interval Timer On/Off, Period (12 bits); Clear Interval Timer Counter, Done, Overflow. | | CONI TIM | Read Interval Timer On, Period (12 bits), Counter (12 bits), Done, Overflow. | | DATAO TIM . | Not Used | | DATAI TIM* (RDTIME) | Read Time Base (60 bits) | | BLKO TIM (WRPAE) | Set Performance Analysis Counter Enables, Clocking Mode; Clear Performance Analysis Hardware Counter. | | BLKI TIM* (RDPERF) | Read Performance Analysis Counter (60 bits). | | CONO MTR | Set Accounting Meter On, Enables; Set Time Base On/Off;<br>Clear Time Base Hardware Counter; Set Interval Timer PIA. | | CONI MTR | Read Accounting Meter On, Enables; Read Time Base On, Read Interval Timer PlA. | | DATAO MTR | Not used | | *DATAI MTR (RDEACT) | Read EBox Busy Meter (60 bits). | | BLKO MTR | Not used | | *BLKI MTR (RDMACT) | Read Memory Cycle Meter (60 bits). | | DATAO PAG | Store Accounting Meters if bit 02 = 1 and bit 18 = 0. | <sup>\*</sup>Double-Precision Instructions # 1.3 BASIC OPERATION The Interval Timer consists of a 12-bit counter, a Period register, and circuitry to compare the contents of the two. A vector interrupt (to EPT location 514) is generated when the incrementing counter reaches a value equal to the Period register contents previously loaded by the program. When the match occurs, a DONE flag sets to generate the interrupt and the counter is automatically reset to 0 in preparation for timing the next interval. If the program loads a value into the Period register that is less than the current value of the Interval Timer counter (a programming error), an interrupt will occur. The interrupt request occurs when the counter, with no match to reset it to 0, increments to its maximum count and sets an OVERFLOW flag. The OVERFLOW and DONE flags, which indicate the nature of the PI requests generated, can be read by the CONI TIM instruction. The instruction also reads the up-counter contents. This allows the programmer to check the current value before loading the Period register, thereby preventing counter overflows from occurring. The CONO TIM instruction furnishes the main control for the Interval Timer. Besides loading the Period register, it turns the up-counter on or off and allows the counter to be cleared at the same time. It also allows the DONE and OVERFLOW flags to be cleared so that PI requests can be dismissed. The PI channel number assignment (PIA) is loaded by the CONO MTR instruction. While the counter associated with the Interval Timer is 12 bits and fully contained on the Meter Board, the counters associated with the other program clocks are 60 bits and (to save hardware) partially implemented in system memory. Memory is used in that each 60-bit clock has a corresponding double word in a process table (EPT/UPT). Only a clock's low order 16 bits are contained on the Meter Board. When a 16-bit hardware counter goes half-full (the high order bit = 1), the corresponding double word in memory is updated with that value; that is, the hardware counter is added to the contents of the EPT/UPT location associated with the clock. Thus, the double word in memory can be regarded as the value of the full clock at the most recent time that the hardware counter was half-full. Process table locations are listed in Table 1-2. Table 1-2 Process Table Locations for Program Clocks | * Clock | Process Table | Locations | |----------------------------------------------------|---------------|----------------------------------| | Time Base<br>EBox Busy Meter | EPT<br>UPT | 510, 511 | | Memory Cycle Meter<br>Performance Analysis Counter | UPT<br>EPT | 504, 505<br>506, 507<br>512, 513 | The 60-bit clocks are updated by the microprogram, not by the Meter Board hardware. When a hardware counter goes half-full, the Meter Board posts a request for service. At its next opportunity and using CPU hardware, the microprogram reads and clears the hardware counter and adds its value to the appropriate double word in the EPT/UPT. No PI level is assigned for the update; the addition (double-precision binary add) takes place regardless of the state or level of the PI system. The DATAO PAG instruction can also cause a 60-bit clock update by specifying that the current value of the Accounting Meters be stored (bit 18 = 0) when a new UBR address is loaded (bit 02 = 1). Operation is the same except that a hardware counter going half-full does not initiate the update (counters can be any value) and two hardware counters are read, cleared, and their values added to UPT locations. (There are two Accounting Meters.) Because the update operation occurs before the new UBR address is loaded, the UPT locations that are updated to the current value of the Accounting Meters are for the old user. Thus, during a context switch, the instruction saves the Accounting Meters for the old user and clears the hardware counters for the new user. The 60-bit clocks are read by double-precision DATAI and BLKI instructions to internal devices TIM and MTR. Although they have different operation codes, DATAI and BLKI are executed by the microprogram in the same fashion. In a process similar to the clock update, the appropriate hardware counter is read, but not cleared, and added to the corresponding double word in memory. The sum is then written in E and E+1, where E is the effective memory address specified by the DATAI or BLKI. The Time Base and Accounting Meters are controlled by the CONO MTR instruction. Provision is made to turn the clocks on or off, clear the Time Base's hardware counter, and set the Accounting Meter enables. When turned on, the Accounting Meters always count in user mode. Through the use of the enables, it can also be made to count in executive mode when the machine is at some PI level, at no PI level, or independent of PI level. Control information set by the CONO can be read by the CONI MTR instruction. The Performance Analysis Counter is controlled by the BLKO TIM instruction. It sets the clock's enable bits and clocking mode and it provides for clearing the 16-bit hardware counter. The enable bits are grouped to form the terms of a Boolean expression in which each term corresponds to a hardware signal or to a number of related signals. A single term will be true when the signals are in the state defined by the enables. Also, all of the terms must be true to satisfy the input gating to the clock. Thus each term must have a "don't care" bit or some other means to enable it when the machine state it represents is not to be monitored. The clocking mode set by the BLKO is either duration mode or event mode. In duration mode, the clock counts at one-half the basic machine clock rate as long as the Boolean expression is true. In event mode, it counts whenever the Boolean expression goes from false to true. # SECTION 1 OVERVIEW #### 1.1 GENERAL The M Box is the memory interface in the KL-10 system. The M Box contains a cache memory, four memory buffers (MBs), address modification and verification logic, channel logic, and cycle control logic (see Figure 1-1). The functional elements provide the E Box and channels with access to core memory. #### 1.2 CACHE MEMORY The Cache is a 2048 word data buffer where instructions and data are stored and maintained as the E Box issues memory reference requests. The purpose of Cache is to increase the efficiency of the machine by reducing memory access time and decreasing the number of main memory cycles. This is accomplished by recognizing that in the course of running a program, an individual instruction may be executed many times, i.e., a program loop. Therefore, once data has been moved from core to Cache, it can be stored or fetched very quickly (typically 125 ns) thus speeding up the program execution. Initially, as the E Box makes requests for words, memory cycles are granted by the M Box, core is accessed, and four words are received (the one requested plus the associated three) and stored in Cache. Considering that it is likely the E Box will request the next consecutive word, this word will already be in cache and will be readily available since a core cycle won't be required. When the E Box makes a request for a word that is not already in Cache, the M Box grants another core cycle that brings in four more words. Therefore, a program residing in less than 2048 locations would make references to the slower core memory only upon the first access of every fourth location, and thereafter all memory references would be made to the faster Cache memory. # 1.3 MEMORY BUFFERS (MBs) The MBs provide four words of intermediate storage between core and cache or core and the channel or vice versa. # 1.4 ADDRESS MODIFICATION AND VERIFICATION LOGIC This logic consists of a pager, physical memory address mixer (PMA), user and executive base registers, CCA register, and the necessary control logic. Its main purpose is to convert virtual memory addresses (VMA) received from the E Box into physical addresses for use by cache and core. A simplified form of this conversion is shown in Figure 1-2. The Pager contains a page table storage area that is filled as the E Box makes paged requests for words for which the page table has no valid physical page address. When in the KI paging mode a page refill mechanism is employed to automatically fetch page table entries from either the user on executive process tables located in core. When in the KL paging mode page refills are handled by the E Box. The PMA is assembled by the M Box to accommodate the type of request. All addresses that may be needed are made available to the PMA at all times. Depending on the type of request, the PMA is controlled to enable the Figure 1-2 Simplified VMA to PMA Conversion desired address mixture. The PMA gets the virtual section, page, and line address from the E Box VMA. The physical page address is selected from the page table, or from the CCW BUS if performing a channel operation. In addition, the PMA has access to the User Base Register (UBR), Executive Base Register (EBR) and the Cache Clearer Address register (CCA) which are loaded at some point with an appropriate address from the VMA. #### 1.5 CHANNEL LOGIC The M Box may also be equipped with eight integral data channels. These channels interface with the Cache and the MBs to form the data path between core memory and the Channel Bus. The channels interact with the Cache to maintain the integrity of the flow of data between core memory and mass storage. #### 1.6 CYCLE CONTROL LOGIC Contains Besides the functional elements introduced above, the M Box control logic to execute operations and maintain order. The controls are: - a. Cache Control - b. Channel Control - c. MB Control - d. Core Control - e. Cache Clearer Control These controls operate independently of each other until a requested operation is completed. Requests can be issued by the E Box, the C Bus, or by the controls themselves. This control structure increases the efficiency of the machine in that several operations can be going on at the same time. On a priority basis, the M Box grants and executes all memory requests made by the E Box and up to eight high-speed data channels. Once a request is granted the M Box will remain busy for a number of clock ticks. To assure the channels adequate service, they are provided with a higher priority than an E Box request. # SECTION 2 INTERFACE #### 2.1 GENERAL To interface the MBox with the system three sets of controls are employed. These controls interface the MBox to the EBox, SBus & Channel Control. # 2.2 E/MBOX INTERFACE LINES (See Figure 2-1) The interface lines that carry data, timing and control information between the EBox and MBox are listed, together with their function, below. CLK A 31.25 nanosecond timing signal that originates on the CLK module in the E Box and is distributed to all M Box boards. **CLK EBOX REQ** Issued by the E Box to request service (E-Box Cycle). **CSH EBOX TO IN** Asserted when the cache cycle control honors an E-Box request. This signal clears the CLK EBOX REQ line. VMA AC REF A Asserted by the E Box to abort the requested cycle should the request turn out to be an accumulator (fast memory) reference. MCL VMA READ Asserted by the E-Box to request the word specified by address lines VMA 13: 35. MCL VMA WRITE Asserted by the E-Box to request that the word contained on data lines AR 00-35 be written into the location specified by address lines VMA 13 35. MCL VMA PAUSE When asserted with MCL VMA READ, the Read-Pause portion of a Read- Pause-Write cycle is requested. When asserted with MCL VMA WRITE, a Write-Pause cycle is requested. APR EBOX LOAD REG Asserted by the E-Box when loading the user base register (UBR). executive base register (EBR), or the cache clearer address register (CCA). APR EBOX READ REG Asserted by the E-Box when reading the user base register (UBR). executive base register (EBR), cache clearer address register (CCA) or the error address register (ERA). The contents of the specified register is transferred to the E-Bus register where it can be read by executing DIAG READ FUNC 16X. This line is also asserted when loading the refill table and during an E-Box MAP request. M Box 2-10 This line requests a cycle that transforms the virtual page number con-MCL EBOX MAP > tained on address lines VMA13-35 into a physical page location. The physical page location and its assigned descriptor bits are transferred from the page table to the E-Bus register where they can be read by executing **DIAG READ FUNC 16X.** This function allows the E-Box to send a control word to the memory APR EBOX SBUS DIAG controllers (MA-20, DMA-20) and to receive a word of diagnostic infor- mation back. Asserted by the E-Box to indicate that the reference is paged. MCL EBOX MAY BE PAGED Indicates KI paging mode when asserted and KL paging made when CON KI10 PAGING MODE negated. Asserted by the E-Box when the reference is to the user address space. MCL VMA USER Asserted by the E-Box when a reference is made to the USER or MCL PAGE UEBR REF EXECUTIVE process table. Asserted by the E-Box when a reference is made to the user process table. MCL VMA UPT Asserted by the E-Box when a reference is made to the executive process MCL VMA EPT table. Asserted by the E-Box to force a page fail condition in the M-Box to abort MCL PAGE ILL ENTRY > the current request. This is necessary if the previous instruction was fetched from a concealed page and it was not a portal instruction. Asserted by the E-Box for a non-instruction reference in the public mode MCL PAGE TEST PRIVATE to check whether the referenced page is concealed. If the page is not concealed PAGED FAIL HOLD is asserted. Asserted along with MCL PAGE ILL ENTRY when the E-Box detects an MCL PAGE ADDRESS COND address break condition. This forces a page fail in the EBox. Asserted by the E-Box to allow references to cache. When negated all ref-MCL EBOX CACHE erences are to core. Is normally asserted by the E-Box to allow references to cache. Is negated CON CACHE LOOK EN during a one word read from core. Asserted by the E-Box when the user base register (UBR) is being loaded APR EBOX UBR or read. Asserted by the E-Box when the executive base register (EBR) is being APR EBOX EBR loaded or read. Asserted by the E-Box when the cache clearer address register (CCA) is APR EBOX CCA being loaded or read. Accumulator bits AC10 through AC12 and virtual memory address bits VMA 14 through VMA 26 contain the following control information when loading the CCA register. # APR EBOX CCA (cont) - AC10 is set when clearing only one page from cache and reset when the entire cache is to be cleared. - AC11 is set when the written words in cache are to be written back to core. - AC12 is set when the cache entries are to be invalidated. - VMA 14-26 contain the page number to be cleared when clearing only one page. #### APR EBOX ERA Asserted by the E-Box when the error address register (ERA) is being read. This register is loaded when a party or non-existent memory error is detected. # APR EN REFILL RAM WR This line is asserted to load the use bit refill table. When this signal is received by the M-Box, VMA lines 27-33 must contain the address into which the data contained on VMA lines 18-20 is to be loaded. # MBOX GATE VMA 27-33 Asserted by the M-Box when an E-Box cycle is granted to route VMA lines 27-33 directly to cache. #### VMA 13-35 These lines may contain a virtual memory address or data to be loaded into a register. #### VMA 27G-33G These address lines are gated to the cache whenever an E-Box cycle is started. # AR00-35 and SH AR PARITY ODD These lines contain data and parity from the E-Box. # CACHE DATA 00-35 and CSH PAR BIT A.B These lines carry data and parity from the M-Box to the IR, AR, and ARX registers in the E-Box. # CSH EBOX RETRY REQ This line is asserted by the M-Box when a read or write to core is required and core is busy, or when a refill or writeback cycle is required. This signal is also generated if the E-Box attempts to write into a cache location that a core cycle is in the process of filling. It forces the E-Box to set up the interface lines to retry the current request. #### MBOX RESP IN Asserted by the M-Box after the request has been processed to completion. #### CLK EBOX SYNC Asserted by the E-Box to reset MBOX RESP IN and to complete the handshaking procedure. # PAGE FAIL HOLD This signal is generated by the M-Box whenever a page table parity error is detected or when a page test fails. # PAGE FAIL HANDLE Asserted by the M-Box if the directory or page table does not contain a valid entry during a KL paging operation. # CLK PT DIR WRITE Asserted by the E-Box during KL paging to write or clear an entry in the page table directory. C' K PT WRITE Asserted by the E-Box during KL paging to write or clear an entry in the page table. APR WR PT SEL 0,1 These two lines are used to select the page table directory or a portion of the page table when clearing a specified location. DIAG READ FUNC 16X, 17X Asserted in conjunction with the DIAG04, 05, 06 lines to select the M-Box control signals to be placed on the E-Bus for diagnostic purposes. DIAG 04, 05, 06 These lines select a mixer input when performing a diagnostic read function. **DIAG LOAD FUNC 071** Asserted by the E-Box to set up the cache input mixer. The code presented on E-Bus 30-35 determines which input will be selected. MBOX NXM ERR The non-existent memory flag is set if all requested words have not been received from core 64 microseconds after SBUS START was asserted. MBOX SBUS ERR This flag is generated if the DMA-20 detects a data parity error during a core read or write or if one of the memories fails to send an acknowledge within 32 microseconds of the request. MBOX MB PAR ERR This flag is set when a memory buffer parity error is detected. Parity is checked whenever data is moved out of a MB. MBOX ADR PAR ERR This flag is set when the DMA-20 detects a parity error on ADR 14-35, RD RQ, WR RQ, and RQ 0-3 lines. CSH ADR PAR ERR FLG This flag is set when a cache directory parity error is detected. EBUS D00-D35 The E-Bus data lines allow the E-Box and DTE-20 to read diagnostic information from and send control information to the M-Box. # 2.3 SBUS INTERFACE LINES (See Figure 2-2) INTERNAC The interface between the DMA-20 and the M-Box provides the means to transfer data, commands, and status information between the two devices. The function of these lines is described below. SBUS 1 CLK EXT The SBus clock is a 125 ns square wave that drives the internal DMA-20 clock generator, which in turn provides phased (deskewed) 125 and 62 ns clock signals. The Phase A clocks are generated on the fall time of the external clock. Equivalent Phase B clocks are generated on the subsequent rise of the external clock. SBUS 1 D00-35 These 36 bidirectional data lines transfer data to the M-Box during a read cycle and the read portion of a read/modify/write cycle. Likewise, the lines transfer data to the DMA-20 during a write cycle and the write portion of a read/modify/write cycle. SBUS 1 DATA PAR This bidirectional line transfers odd parity for the associated data words during read/write cycles. The write data parity is checked in the DMA-20 and transferred to the storage module. The read parity is read out of memory, checked in the DMA-20, and transferred to the M-Box. Should a read parity error be detected the DMA-20 will set appropriate error flags and transfer the bad parity to the M-Box. 3,79 Figure 2-2 SBUS Interface SBUS 1 ADR 14-35 These address lines designate the specific address (physical location) to read/write in the selected storage module. Bits 14-35 address a quadword; bits 34-35 addresses the first word to be accessed within the quadword. SBUS 1 ADR PAR The address parity line transfers odd parity for the address (ADR 14-35), read request (RD RQ), write request (WR RQ), and the request 0 through 3 (RQ 0-3) lines. Should an address parity error be detected the cycle request is inhibited and an error (SBUS 1 ADR PAR ERR) is generated. SBUS 1 RD RO The M-Box asserts this line when it is requesting a memory read cycle. With both SBUS RD RQ and SBUS WR RQ asserted the M-Box is requesting a read/modify/write cycle from the addressed storage module. SBUS 1 WR RO The M-Box asserts this line when it is requesting a memory write cycle. With both SBUS WR RQ and SBUS RD RQ asserted the M-Box is requesting a read/modify/write cycle from the addressed storage module. word (s) SBUS 1 RQ 0-3 These four request lines specify which $\wedge$ in a quadword are to be accessed or written. SBUS 1 START A The M-Box asserts this line on Phase A of the clock to initiate a memory cycle. SBUS 1 START B This signal is identical to START A except it is received on Phase B of the clock. SBUS 1 ACKN A This signal is generated on Phase A of the clock and indicates the storage module has acknowledged receiving an address and request. An acknowledge pulse is returned to the M-Box for each word requested. SUBS 1 ACKN B This line is identical to SBUS ACKN A except it is returned to the M-Box coincident with the Phase B clock. SBUS 1 DATA VALID A This bidirectional line transfers a signal from the DMA-20 in sync with the Phase A clock that indicates data and parity are available to the M-Box during a read cycle or read portion of a read/modify/write cycle. A DATA VALID pulse is generated when each requested word becomes available. Only during the write portion of a read/modify/write cycle is DATA VALID sent to the DMA-20. In this case it represents an equivalent write restart signal which initiates the write portion of the cycle in the DMA-20. SBUS 1 DATA VALID B This line is identical to DATA VALID A except it is generated on Phase B of the clock. SBUS 1 ERROR When this line is true detection of a read or write parity error from a storage module or a 32 microsecond storage module time out is indicated. The E Box may retrieve the particular error flag by executing the appropriate diagnostic cycle. SBUS 1 ADR PAR ERR This line indicates a parity error on the ADR 14-35, RD RQ, WR RQ. and RQ 0-3 lines. SBUS 1 DIAG The diagnostic line requests the diagnostic function specified by the word on the data line word on th SBUS 1 MEM RESET Generates a power clear condition to initialize the logic in the DMA-2(). #### 2.4 CHANNEL CONTROL TO CACHE INTERFACE A summary of the channel control to cache interface is presented below. The interface signals the grouped according to their function. | a. | Control Commands | | |----|------------------|---| | a. | Control Commands | ı | **CSH CHAN CYC** CCL3 CHAN REQ Issued by the channels to request service. CCL2 HOLD MEM Asserted by the channels if the channels have requests backed up. By asserting this signal, the channel is assured of the next core cycle by inhibiting an EBox Request from initiating a core cycle. Asserted when the cache cycle control starts processing the CHAN request. This signal informs the channel that it can start writing the MBs in the case of channel write operation or start looking for words ready to be taken from the MBs in the case of channel read operations. CCL START MEM Asserted by the channel during channel write operations after the first word is loaded into the MBs. Subsequent words are moved into the MBs at 125 ns intervals assuring the core control has a word to move to core when it is ready. The core control moves words to core at 187 ns intervals. During channel read operations, the cache cycle control starts the core cycle when it is ready. CCL CH MB SEL 1-2 The channel places a two bit code on these lines to select the correct MB to be loaded during channel write operations or read during channel read operations. CCL CH LOAD MB Asserted by the channel to load the selected MB during channel write operations. MB 0-3 HOLD IN Asserted by the cache cycle control and/or the core cycle control during a channel read operation to load the MBs and to inform the channel that the corresponding word is ready to be taken. CCL CH MB TEST PAR Asserted by the channel to check the parity of the selected word before it is taken from the MB during channel read operations. b. Request Qualifiers CCL CHAN TO MEM Asserted by the channel to specify a channel write operation is to be executed. When negated, a channel read operation is executed. CCW CHAN WD0-3 RQ These four signals are asserted by the channel to specify the words to be read or written. # b. (cont) **CCL CHAN EPT** Asserted by the channel to read or write the executive process table. The EPT is read to fetch the initial CCW and is written to store the channel status at the end of a transfer. The cache cycle control will automatically select the correct address for referencing the EPT. # c. Error Reporting Commands **CHAN PAR ERR** Asserted for one clock period when the MB parity check fails during a channel read or channel write operation. During channel write operations, parity is checked when the channel asserts CCL CH MB TEST PAR and during channel read operations, parity is checked when the cache cycle control or the core cycle control loads the word into the MB. This signal informs the channel that a data parity error occurred during the transfer. CHAN ADR PAR ERR Asserted for one clock period when the SBus address parity check fails during channel read or channel write operations **CHAN NXM ERR** Asserted for one clock period when the NXM counter in the MBox times out (64 $\mu$ s). This counter times out if one of the ACKN pulses for the requested words is not received from the memory. d. Address Lines CCN CHA 14-35 Physical memory address from channel. e. Data Lines Data Buffer and path is an integral part of the MB modules. f. Clocks Clocks are distributed to the channels from the EBox. # SECTION 3 FUNCTIONAL DESCRIPTION # 3.1 DATA FLOW The data paths that are implemented to route data between the EBox, the CBus, and the SBus are shown in Figure 3-1. The desired path is selected by either the cache, core, or channel control logic depending on the request that is being executed. The components that make up the data path are listed and described below. # 3.1.1 Memory Buffer Input Mixer The MB IN mixer is a 36-bit, five-input mixer that provides a means for selecting the input to the memory buffers. The MB IN Mixer is controlled by the MB IN SEL 1-2-4 code. By adjusting the select code, the MBs can be loaded with data from the sources listed in Table 3-1. Table 3-1 MB IN Select Codes | Source | MB<br>4 | IN<br>2 | SEL<br>1 | |------------|---------|---------|----------| | CACHE | 0 | 0 | x | | AR | . 0 | 1 | 0 | | CH BUFFER | 0 | 1 | 1 | | SBUS | 1 | 0 | X | | CCW BUFFER | 1 | 1 | X | X = Don't Care # 3.1.2 Memory Buffers (MBs) The four MBs are 36-bit memory buffer registers for temporarily holding the data as it is moved from the source to the destination registers or RAMs. In effect the MBs serve as a buffer to normalize (compensate for the differences in speed) the transfer of data between the source and destination. The MBs are set up so that MB0 stores word 0 of a quad word group, MB1 stores word 1, and etc. # 3.1.3 Memory Buffer Output Mixer The MB SEL mixer is a 36-bit four-input mixer that selects the contents of one of the four MBs when transferring the data to the one of the following destinations. - a. Cache Data Input Mixer - b. Page Table Input Mixer - c. CCW Input Mixer - d. Channel Data Input Mixer - e. SBUS The output of the mixer is also checked for odd parity whenever the data is being transferred. FIGURE 3-1. MBOX DATA PATHS ### 3.1.4 Cache Data Input Mixer The MEM TO C mixer is a 36-bit, four-input mixer, that provides a means for adjusting the data source for the cache memory. The MEM TO C mixer is controlled by the MEM TO C SEL 1-2 code produced by the cache cycle control when a Cache cycle is started. Table 3-2 lists the paths that may be established by the mixer. Table 3-2 MEM TO C Select Codes | Data Path | MEM TO C<br>SEL 1-2<br>CODE | Function | |-------------------------|-----------------------------|--------------------------------| | AR → CSH | 0 | EBOX WRITE | | MB → CSH<br>MB → AR | 1 | EBOX READ | | SBUS → CSH<br>SBUS → AR | 2 | EBOX READ OR<br>EBOX SBUS DIAG | | 0 → CSH | 3 | DIAG Function | #### 3.1.5 Cache Memory The Cache memory contains storage for 2048 words (512 quad words) in four identical quarters (cache 0, 1, 2, and 3). There is also a bypass route around cache so that data can be sent from the MBs or SBUS directly to the AR. ### 3.1.6 Page Table Input Mixer The PT IN mixer is a 36-bit, two input mixer that is controlled by the -CON KI10 PAGING MODE line. If KI10 style paging is being performed, the input to the page table is from the MBs. If KL10 style paging is selected the input is from the AR. # 3.1.7 Channel Data Input Mixer The CH BUF IN mixer is a 36-bit, two-input mixer that manipulated by the channel control to move data into the CHAN BUF from the selected MB during a channel read operation or from the CBus data lines during a channel write operation. # 3.1.8 Channel Data Buffer The Channel Data Buffer (CH BUF) contains 16 locations of buffer storage for each channel; consequently, there are 128 locations in the CH BUF to accommodate all eight channels. The CH BUF is addressed by CH BUF ADR 00-06 which is a function of the selected channel and the buffer location to be read or written. This address is formed by the channel control. #### 3.1.9 CBUS output Buffer The CBUS OUT BUF is a 36-bit register that holds the word to be moved from the CH BUF to the CBUS. ### 3.1.10 MB Channel Buffer The MB CH BUF is a 36-bit register that holds the word to be moved from the CH BUF to the MB via the MB IN mixer during a channel write operation. # 3.1.11 Channel Data Reverse Mixer The CH REG mixer-latch is a 36-bit two-input mixer combined with a 36-bit register (Latch). This mixer-latch is controlled by the channel control to adjust the two half words coming in from the CBus (each half word is one word from the drive) in the correct order to accommodate both forward and reverse read operation of the drive before moving the word into the CH BUF. ## 3.1.12 CCW Buffer The channel CCW Buffer (CCW BUF) contains two locations of storage for each channel; consequently, there are 16 locations in the CCW BUF to accommodate all eight channels. This buffer contains the Word Count (WC), the Address, the Command List Pointer and status information for each channel. The CCW BUF is addressed by CCW BUF ADR 00-03 which is a function of the selected channel and the buffer location to be read or written. This address is formed by the channel control. # 3.1.13 CCW Input Mixer The CCW mixer is a 36-bit, two-input mixer that is controlled by the channel control in executing the following operations: - a. Transfer a newly fetched CCW that was placed into a MB by the core cycle control from the MB to the CCW BUF. - b. Transfer the Address (ADR) or the Command List Pointer (CLP) from the CCW BUF to the CCW register when the channel issues a request to read or write memory. - c. Transfer the status from the CCW BUF to the MBs when the channel issues a request to store the status words. #### 3.2 CACHE MEMORY ### 3.2.1 Functional Description The cache memory consists of solid-state, mandom access memory chips and control logic, that provides 2048 words of high-speed buffering between main memory (core) and the processor (E-Box). The Cache storage elements are logically divided into four identical quarters and are referred to as Cache 0, 1, 2, and 3 (see Figure 3-2). Each quarter is capable of storing 128 quadwords (512 words) thus providing a total storage capacity of 2048 words in a structure similar to core memory. At any given time, Cache may contain data whose distribution can range from up to four complete pages from anywhere in core, to four words from each of 512 different pages. To identify each quadword group the Cache contains a directory that stores the physical page number of the quadword. The directory also contains the following bits: - A valid bit for each of the four words within the quadword. A words valid bit is set when the word is fetched from core and stored in cache, or whenever the E-Box writes the word in cache. - A written bit for each of the four words in the quadword. A words written bit is set whenever the word is written into by the E-Box thus superseding the data contained in core. As the Cache is filled with data and instructions the associated locations of the directory are updated to specify the physical page address of the quadword and specify which words were fetched from core (valid bits). This continues until the Cache is filled. Thereafter, the least recently used quadwords are supplanted by new instructions and data as they are needed. Words that have been written into the Cache by the EBox are identified by updating the directory written bits accordingly so that they can be moved back to core before they are supplanted. The cache also contains a use table whose output is used to determine which of the cache quarters (cache 0, 1, 2, or 3) a quadword will be written into. This determination is based on the recency of the data contained in each of the quarters. A new quadword is always brought into the location that contains the least recently used data. This convention ensures that a given quadword location in each of the four cache quarters will never contain more than one quadword from a given page. Therefore, a conflict will never occur when comparing the address with the contents of the directory to determine if the desired word is in the cache. This feature of refilling the Cache also tends to keep data and instructions that are used more frequently in the Cache longer. Figure 3-2 Cache Functional Organization The Use table contains five bits of coded information for each of the 128 quadword locations. The five bit code is broken down as follows: | | MRU BI | rs | ORDER<br>BIT | LR | U BITS | |---|--------|----|--------------|----|--------| | Γ | | , | · | | | MRU Bits - These two bits contain the binary number of the cache quarter that was Most Recently Used. LRU Bits - These two bits contain the binary number of the cache quarter that was Least Recently Used. Order Bit — The order bit indicates the sequence in which the two remaining quarters were used. A 0 indicates they are in ascending order while a 1 indicates descending order. For example: | Cac | Cache Quarter | | | | Use Table Code | | Use Table Code | | | |-----|---------------|-----|-----|--|----------------|-------|----------------|--|--| | MR | U | | LRU | | MRU | ORDER | LRU | | | | 0 | 1 | 2 - | 3 | | 00 | 0 | 11 | | | | 0 | 2 | 1 | 3 | | 00 | 1 | 11 | | | | 1 | 0 | 3 | 2 | | 01 | 0 | 10 | | | | 1 | .3 | 0 | 2 | | 01 | 1 | 10 | | | Whenever data is fetched from or stored in cache, the use table is updated to reflect any changed status. When the system is initialized (powered on) a cache sweep operation is performed that resets all valid and written bits and places the code 00011 throughout the use table thus purging any illegal patterns. An illegal pattern is defined as one that has identical bits in the MRU and LRU fields. # 3.2.2 Cache Read Operation (See Figures 3-3 and 3-4) When a cache read operation is attempted, the cache is accessed and one of three conditions will exist. These conditions and the action taken by cache control is as follows: - a. The requested word is in cache. This is determined by comparing the physical memory address with the output of the addressed (quadword) location within each of the four cache directories. If a match is found a check is made to see if any of the four words, within the addressed quadword is valid. If so, the signal CSH (X) VALID MATCH is generated enabling that cache quarters data storage area and updating the Use bits. A further check is then made to see if the requested word (specified by PMA 34-35) is valid, and if it is, RD FOUND is generated. RD FOUND causes MBOX RESP to be generated to inform the EBox that the requested word (selected from the quadword by PMA 34-35) is available on the CACHE DATA 00-35 lines. - b. The requested word is not in cache but at least one of the associated words of the quadword is valid. In this case the signal RD FOUND is not generated as it was in example a. A. The condition ANY VALID MATCH and -RD FOUND generates a core read request to bring in all the non-valid words of the quadword, and to update the use bits. The requested word is the first one sent by core and it is routed directly to the EBox. It is then written into cache and its valid bit is set. Any other requested words will be received from core in ascending modulo four order. As they become available, they are written into cache (via the MBs) and their valid bits are set. 13 A Figure 3-3 Memory Reference Decision Paths c. The requested word and none of the associated words of the quadword are in cache. In this case a check is made to see if the addressed quadword in the least recently used (LRU) cache quarter has any of its four written bits set. If any written bits are set (LRU ANY WR) the EBox is told to retry the request (EBox RETRY REQ) and a cache writeback cycle is initiated. The writeback cycle writes the written words back into core and clears the written bits. If no written bits are set (-LRU ANY WR) a core read request for the entire quadword is issued. The physical page address of the quadword is written into the directory of the LRU cache quarter and the use bits are updated. The requested word is the first one sent by core and is routed directly to the EBox. It is then written into the LRU cache quarter and its valid bit set. The other three words of the quadword are received from core in ascending modulo four order. As they become available, they are written into cache (via the MBs) and their valid bits are set. # 3.2.3 Cache Write Operation (See Figures 3-3 and 3-5) When a cache write operation is attempted the cache is accessed and one of two conditions will exist. These conditions and the action taken by cache control is as follows: - a. One or more words belonging to the quadword group that the EBox is attempting to write into is in cache and is valid (ANY VALID MATCH is generated). In this case the word is written into the addressed location, the valid and written bits are set and the use table is updated. - b. If the Cache does not have a record of the quadword (address does not match and/or no valid bits are set) the least recently used (LRU) Cache Block is checked to see if any written bits are set. If none of the written bits are set, then the group is available for use. In this case the addressed word in the selected group is simply written, and the corresponding directory address and use bits are updated. The valid and written bit locations are also set. If one or more written bits are set, core must be updated before the LRU Cache Block can be used. Core is updated by initiating a writeback cycle. This cycle causes all written words in the LRU Block to be moved to the MBs and then to core. As each word is moved to the respective MB, the written bit for the word is cleared. After all words are on their way to core, the EBox request is retried. This time, no written bits will be set permitting this block to be used for the current request as described before. #### 3.2.4 Cache Use Logic (See Figure 3-6) The Cache Use Logic consists of two RAMs plus control logic. One RAM contains the use information while the other RAM contains update information for the use table and is named the refill table. The refill table contains entries for all possible history combinations as a function of the four Cache quarters which turns out to be 128 entries. After the Cache is initialized for full Cache service, only 96 out of the 128 locations are required to provide the use history update information because 32 combinations are illegal. The 32 illegal combinations will only The refill Table is three bits wide and is structured into the following two fields: a. ORDER: Bit 0 b. LRU: Bits 1 and 2 Collectively, the contents of the refill Table represents the refill algorithm of the Cache. The refill algorithm can be adjusted by changing the sequence of the bit patterns to bypass one, two, or three Cache quarters in any combination. Normally, the algorithm is set to use all four Cache quarters equally. Table 3-3 specifies the bit patterns and the sequence of these patterns for using all Cache quarters equally. Figure 3-5 Write Operation Simplified Flowchart Figure 3-6 Cache Use Table Logic Table 3-3 Cache Refill Algorithm (All Ca he Quanters) | _ | | | | | |------------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|------------------------------------------| | OLD CONTENTS | ADDRESS OF | CACHE QU | ARTER BEI | NG ACCESSED | | OF USE TABLE | 00 | 01 | 10 | 1 1 | | 0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0- | 0-0-0-0-1-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 0-000-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0- | M Rax 3-63 During normal operation the refill table is addressed by the contents of the use table in conjunction with a two bit code that specifies the cache directory that yielded a match or by a two bit code that specifies the LRU cache quarter if no match occurred. When the refill table is loaded (DIA EN REFILL WR RAM) the table is addressed by address bits 27-33 which are the same as those used to address the cache directory. After the refill table is loaded by the EBox at power up, a Cache SWEEP instruction to invalidate the entire cache must be executed by the EBox to initialize the directories and the use table. In the Cache Directory, all valid and written bits are cleared; in the Use Table all entries are initialized to reflect the refill algorithm for full Cache service. This purges all illegal bit patterns from the table. The illegal patterns for full cache service are those where the contents of the MRU field is the same as the contents of the LRU field of the use table. After the use table is initialized it will contain "00 0 11" in every location indicating that the order of use of each cache quarter is 3, 2, 1, and 0. 3.2.4.1 Use Table Operation (See Figure 3-6) — The use table is updated during a CSH EBOX CYC that is executing an EBOX READ or WRITE request for which the cache is to be used. If the cache contains a valid entry (ANY VALID MATCH), even though the desired word may not be in the cache (-RD FOUND) the Use Table is updated by asserting WR USE BITS. If the cache does not contain a valid entry (-ANY VALID MATCH), the use table is updated by asserting WR USE BITS one clock tack after CSH DATA CLR T2 is asserted. The major difference between these two cases, besides the timing, is the way the refill table is addressed and the data for the MRU field of the addressed use table location is derived. For the case where a valid entry is found, ANY VALID MATCH is asserted which causes ANY VAL HOLD latch to be set. This inhibits the CSH SEL LRU gate to make sure that the two high order bits of the refill table address and the data for the MRU field of the use table is a two bit code that identifies the cache that yielded the valid entry. For the case where a valid entry is not found in the cache, ANY VALID MATCH is not asserted which causes ANY VAL HOLD to remain cleared. This enables the CSH SEL LRU gate and selects the two high-order bits of the refill table address for the data for the MRU field of the Use Table. These two bits are a two-bit code that identifies the LRU Cache. #### 3.3 PAGER #### 3.3.1 General User programs reference instructions and data via virtual addresses. These addresses are not absolute (physical core addresses) since any given page can reside anywhere in core when the program is running. The monitor determines where the entire program will reside and will also, if a contiguous segment is not available, assign core on a page by page basis. Therefore, since user programs are allocated core dynamically, the transformation from virtual address to physical address must be performed dynamically. As the monitor assigns core to a user program, the user process table and associated page tables are created to specify where in physical core the user program resides. This information is specified on a page-by-page basis. Then, when a given user program is given time to run by the scheduler, paging data is transferred from the user process table to the hardware tables in the Pager. The hardware tables include a page table and a directory. The page table storage area contains 512 locations that store a 13 bit address plus five access bits. These storage locations are divided into four sets. Each set is identified as to section number, user or executive status, and validity by a 128 location directory. As the running programs reference memory the pager is filled. Eventually the pager will have enough entries to eliminate the need for further references to memory for paging information. At this point, all virtual addresses can be transformed by the entries in the hardware tables providing the running program confines itself to one section. #### NOTE Conflicts between User and Exec addresses or section addresses can cause thrashing when switching address space. When a given user program runs out of time, all entries in the hardware tables are invalidated by setting the NOT VALID bits in the directory table and the procedure is repeated for the next scheduled program. The Pager transforms the virtual page address into a physical page address and checks the page access bits every time the EBox makes a paged read or write request. The transformation, essentially, is the replacement of the virtual section and page address with the physical page address. Both pager tables are automatically filled as virtual addresses are referenced by the user program. These entries are then used to determine if the entries are valid and if so to use the desired entry (addressed entry) as a replacement for the virtual section and page number. If the Pager does not contain a valid entry, one of two courses of action can take place. With KI-10 Style Paging the MBox starts a page refill cycle to fetch four words (8 entries) from the process table and then retries the request. If after refilling the Page Table, the request cannot be honored because of the state of the access bits, the EBox is informed that a Page Fail condition occurred. The EBox must then take an alternate course of action and retry the request. With KL-10 Style Paging the MBox clears the addressed Page Table location and informs the EBox that a page fail condition occurred. The EBox must then calculate the physical page address, write the address into the Page Table and retry the request. #### 3.3.2 Modes of Operation The pager is designed to operate in either the KI or KL paging mode. The paging mode is selected by the EBox which asserts or negates the 'CON KI10 PAGING MODE' E/M Box interface line. When operating in the KI paging mode, the page refills are executed by the MBox. This is accomplished by using the page pointers that are contained in the user and executive base registers. Extended addressing (sectioning) is not implemented thus the users program is limited to 256K of core storage. In the KL paging mode, refills are handled by the EBox when requested by the MBox. The EBox calculates the physical page address, writes it into the page table, and then retrys the request. # 3.3.3 Pager Functional Description The pager consists of two hardware tables, associated address, enable, and write drivers, and logic for detecting illegal page references (See Figure 3-7). One table serves as a directory and the other as the page table entry storage area. The directory contains 128 locations for storing virtual section numbers and the page table contains 512 locations for storing physical page numbers. Each directory entry implicitly identifies four page table entries. These tables also contain status bits to identify valid entries and access privileges. If the virtual section address matches the contents in the directory and the NOT VALID bit is cleared, then the corresponding four entries in the page table are current for the running process and may be accessible and legal for transforming the virtual address into the physical address. 3.3.3.1 Addressing — When the EBox makes a paged memory reference the page table and its directory are addressed by a function of the virtual User/Executive section and page address. EBOX USER, and bit 17 of the virtual section address are Exclusive-ORed with bit 19 and 20 of the virtual page address. This modifies bits 19 and 20 of the PT address as a function of the section address and the User/Executive mode. This modified page address is used to distribute the entries in the table as is shown in figure 3-8 and prevents identical page entries from different sections from occupying the same table locations. In the KI Mode references outside of section 0 will not occur. The directory table is addressed by the seven high order bits of PT address (PT ADR 18-24) and the Page Table is addressed by all nine PT address bits (PT ADR 18-26). Therefore, for a given virtual address, one directory entry and one Page Table entry are selected. When the pager is addressed by the EBox a comparison is simultaneously made to determine if the directory entry (virtual section address) is valid, and the same as the virtual section address presented by the EBox. The User bit is also checked to see if it matches the current status of the processor. 3.3.3.2 Page Table Directory Entries – Each entry in the page table directory consists of 7 bits in the following format: | VMA 13-17 | MCL VMA<br>USER | PT DIR<br>CLR | |----------------|-----------------|---------------------| | VMA 13-17 | USER<br>BIT | NOT<br>VALID<br>BIT | | SECTION NUMBER | | | - SECTION NUMBER Each of the 128 directory entries identifies the section to which the four corresponding entries in the page table belongs. When operating in the KI paging mode, the section number is always zero. - USER BIT When the user bit is set, the corresponding entries in the page table are identified as belonging to the user program. When the user bit is cleared, the entries pertain to the executive program. - NOT VALID BIT The 128 not valid bits are set (two at a time) by the monitor whenever a new user is granted running time in the processor. As valid entries are brought in from the process tables in core and stored in the hardware page table, the NOT VALID BIT for those entries is cleared. Figure 3-7 Pager Simplified Logic | PAGE | AC | TUALADDRESSED | LOCATION (OCTAI | _) | |------------------|--------------------------------------|---------------|-----------------|------------------------| | TABLE<br>ADDRESS | EVEN SECTIONS<br>0, 2, 4, 6, 8, etc. | | * | CCTIONS<br>9, 11, etc. | | (OCTAL) | EXECUTIVE | USER | EXECUTIVE | USER | | 000-077 | 000-077 | 200-277 | 100-177 | 300-377 | | 100-177 | 100-177 | 300-377 | 000-077 | 200-277 | | 200-277 | 200-277 | 000-077 | 300-377 | 100-177 | | 300-377 | 300-377 | 100-177 | 200-277 | 000-077 | | 400-477 | 400-477 | 600-677 | 500-577 | 700-777 | | 500-577 | 500-577 | 700777 | 400-477 | 600-677 | | 600677 | 600677 | 400-477 | 700-777 | 500-577 | | 700-777 | 700-777 | 500-577 | 600-677 | 400-477 | 15,1-26 M. B. 04 Figure 3-8 Page Table Address Hash Functions 3.3.3.3 Page Table Entries — The first five bits (ACCESS, PUBLIC, WRITEABLE, SOFTWARE and CACHE) of each Page Table entry are page descriptor bits that specify what type of entry (what kind of page) it is. These bits along with the physical address are transferred from the core table to the hardware table when the user program references a page that does not have a valid entry in the directory. Each entry in the page table consists of 18 bits that are layed out in the following format: # PHYSICAL ADDRESS BITS (PT 14-26) These bits reference the actual page location that the virtual page number received from the E-Box has specified. DESCRIPTOR BITS M-119 3-4 These bits define the type of page, set up control functions and together with the request qualifiers from the E-Box determine whether a reference by the user or executive program is legal. The function of these bits is as follows: - ACCESS BIT (PT ACCESS) This bit is set by the Monitor when the user program is allocated running time and brought into core storage. If the bit is not set, the corresponding page is still in mass storage or not accessible at all. - PUBLIC BIT (PT PUBLIC) When this bit is set, the page is identified as being accessible from the public mode. If the bit is reset, the page is accessible from the concealed mode and access from the public mode will cause a page failure unless it is made via a portal instruction. Referencing a portal instruction causes the processor to switch from public to concealed mode. The concealed mode remains in effect until a reference is made to a public area. - WRITABLE BIT (PT WRITABLE) This bit must be set in order to write into the page. If a write operation is attempted while the bit is reset, a page fail will occur. The writable bit is typically used to protect programs shared between users. - SOFTWARE BIT (PT SOFTWARE) This bit is set when a page that is writable is written into. Therefore, absence of a software bit identifies pages that have not been written into and consequently do not have to be transferred to mass storage when the user is swapped out. - CACHE BIT (PT CACHE) When this bit is set, the page will be maintained in cache memory. When cleared all words from the page will be read from and stored in core memory. This bit is reset by the Monitor to permit two processors to share the data contained in a page. These bits along with the request qualifiers presented by the EBox are used to determine whether a given reference by the user program or executive program is legal. 3.3.3.4 Paging Checks — Each time the E-Box makes a paged reference to memory, the pager tests the request to see if it is legal and checks to see if there are any hardware failures. The signal PAGE OK is generated and sent to the cache control logic if any one of the following types of references are made under the given conditions. - A reference using either the user or executive base register is made and the previous instruction was not fetched from a proprietary area (not an illegal entry). - An executive or user paged reference is made and the page entry is located in the table. It is accessible, public, and is writable or not being written into. The previous instruction was not fetched from a proprietary area and the page table parity is correct (odd). - An executive paged reference is made and the page entry is located in the table. It is accessible, is not being written into, the previous instruction was not fetched from a proprietary area, and the page table parity is correct. This case applies to references to concealed (not public) pages. Remember the supervisor is allowed to read from concealed pages but not write into them. - An executive unpaged reference is made. Since unpaged executive references are no longer permitted, this gate is functionally inactive. Whenever a page test fails, the PAGE FAIL line is raised and five page fault bits (PF HOLD 01-05 IN) are assembled into a status word that describes the nature of the problem. If the pager is operating in the KL paging mode, the PF E-BOX HANDLE line may also be raised at this time. The PAGE FAIL signal is sent to the cache control logic where it enables the page fail time states. These time states transfer page fail status words, four control bits, plus the physical address to the EBus register. The EBox is then notified of the problem via the PAGE FAIL HOLD line. The EBox can examine the word in the EBus register, evaluate the failure, and take the appropriate remedial action. The page fail status word has the following format: MBOX 2-79 | 10 | 1. | | 6 | 7 | 8 | 9 13 | 14 35 | |------|----------------|--------------|-----|------|-----|----------------------------------------------|--------------------------------------------------| | USER | PAGE<br>STATUS | FAIL<br>BITS | 000 | COSH | PAG | NOT USED | PHYSICAL ADDRESS | | | | | | | | 0 = COR<br>0 = CAC<br>0 = CON<br>1 = PUB<br> | HE<br>CEALED<br>LIC<br>O OI THRU OS IN<br>CUTIVE | Table 3-4 Page Fail Conditions | PAGE FAIL CONDITION | PF EBOX | PF HOLD XI | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | HANDLE | OI THRU O | | A paged reference was made in the KL paging mode and the directory did not contain a valid entry. | · 1 | 10001 | | A paged reference was made and the access bit was cleared. This indicates that the page is not in core and a reference to mass storage is required. | х | 00WS1 | | The previous instruction was fetched from a proprietary area and was not a portal instruction. The E-Box is forcing a page fail by asserting MCL PAGE ILL ENTRY. | o | 10001 | | The E-Box has detected an address break condition and is forcing a page fail by asserting MCL PAGE ADDRESS COND and MCL PAGE ILL ENTRY. | 0 | 10011 | | The E-Box made a non-instruction paged write reference (PAGE TEST PRIVATE) to an executive page. If the page was concealed (-PT PUBLIC) page fail was generated. | х | 10001 | | The E-Box made a non-instruction paged reference to a user page (PAGE TEST PRIVATE). If the page was concealed (-PT PUBLIC) page fail was generated. | | And the state of t | | A refill error occurred during a paged reference. This condition is caused by a hardware failure. The paging hardware could not find the virtual page listed in the page table or the page map in core. | 0 | 10010 | | The E-Box attempted a write operation and the page was not writable. | х | 01001 | | During a paged reference a page table parity error was detected. | 0 | 10101 | X = 0 - KI Paging Mode 1 - KL Paging Mode S = 0 - Has not been written into 1 - Has been written into W = 0 - Not Writable 3-6 3-6 T = 0 - Read 1 - Writable 1 - Write 3.3.4 Operation 3.3.4.1 KI Style Paging — When the EBox issues a request to read or write paged memory it also asserts EBOX KI PAGING MODE. This allows the MBox to automatically refill the page table when required. The page table must be refilled when a valid entry is not found in the directory. When the page table needs to be refilled the Pager asserts PAGE REFILL and the cache control will then execute a Refill cycle. This cycle fetches eight page table entries (4 words) from the process table (executive or user depending on the EBox request qualifiers). If one or more of the needed words are in cache, these words will be taken from cache instead of core. In either case, the words are moved into the MBs. From the MBs the words are moved into the page table one at a time. During the Refill cycle the PT ADR bits 24–26 are modified to move the words from the MBs into the correct page table locations. VMA 26 is blocked to select both halves of the page table (PT RIGHT and LEFT EN are asserted). VMA 24 and 25 are blocked and are replaced with two bit codes that corresponds to which MB is selected (MB SEL 1-2). PT ADR 18–23 remains unchanged. The resulting PT address then changes only when another MB is selected to move another word into the page table. At the same time the page table is written, the directory is also updated. The directory is updated by storing the virtual section address and the state of EBOX USER and validating the entry. One entry is placed in the directory for every four words that are written into the page table. When all the words have been written into the page table the cache control retries the request. If the directory contains a valid entry and the EBox requested a legal operation, the Pager asserts PAGE OK. This signal informs the cache control to simply transform the virtual section and page address into the physical address by selecting the address from the page table. The directory contains a valid entry if the NOT VALID bit is cleared, and the USER bit and the virtual address in the table matches the address and EBOX USER signal presented with the request. The reference is legal if page descriptor bits allow the request. Refer to paragraph 3.3.3.3. If the directory contains a valid entry and the EBox requested an illegal operation, the Pager asserts PAGE FAIL. The page test logic of the Pager senses that the EBox requested an illegal operation by checking the page descriptor bits of the referenced page. When the Pager asserts PAGE FAIL, the cache control asserts PAGE FAIL HOLD to inform the EBox that the page test failed. The page fail status word is transferred into the EBus register (LOAD EBUS REG) to allow the EBox to read the word and evaluate the failure and take remedial action. The format of the page fail status word was discussed in paragraph 3.3.3.4. 3.3.4.2 KL Style Paging — When the EBox issues a request to read or write paged memory it issues the request with KI PAGING MODE negated. This prevents the MBox from exeucting the refill operation and forces the MBox to assert PF EBOX HANDLE and PAGE FAIL HOLD in the event a valid entry is not found in the page table. PF EBOX HANDLE is asserted by the MBox only when the EBox specifies the KL PAGING MODE. The MBox asserts PAGE FAIL HOLD but not PF EBOX HANDLE, only when an illegal reference in accordance with the page descriptor bits of the page table entry was made. #### NOTE The pager will never assert PAGE REFILL when the EBox specifies that the KL Paging Mode is to be used. The page table must be refilled when a valid entry is not found in the directory or when an entry in the page table is not accessible (ACCESS bit is cleared). To refill the page table the pager asserts PAGE FAIL and PF EBOX HANDLE. The cache control then asserts PAGE FAIL HOLD and transfers the Page fail status word into the EBus register. The EBox recognizes that the page test failed because a valid entry was not found in the page table because of the fact that both PF EBOX HANDLE and PAGE FAIL HOLD was asserted. The EBox then issues a request to read the EBus register and the page fail status word is evaluated to determine what kind of refill operation is required. If a valid entry is not found in the directory, the EBox will clear four entry locations in the page table. Bits 25 and 26 of the PT address are set up and EBOX PT WR is asserted by the EBox to select and clear the selected words. The EBox sets up the correct address by presenting a two bit code to the MBox via the EBOX PT WR SELO and 1 control lines. The codes and their functions are defined in Table 3-5. Table 3-5 Page Table Write Select Codes | EBOX PT | WR SEL | | |------------------|------------------|-------------------------------------------------------------------------------------| | 0 | 1 | Functions | | 0<br>1<br>0<br>1 | 0<br>0<br>1<br>1 | Select VMA address Clear even PT word Clear two directory entries Clear odd PT word | After the EBox has cleared the even and odd words in the page table, it issues process table read requests to fetch a valid page table entry. When a valid page table entry is found it is written (EBOX PT WR) into the page table. At the same time the page table entry is written, the virtual section address is written into the directory (EBOX PT DIR WRITE). During this operation the tables are addressed by virtual address bits 18—26 since the EBox presents a code of "00" on the EBOX PT WR SEL control lines. At this point, one of the four locations in the page table that corresponds to the validated entry in the directory will have an accessible entry so that the original request can be retried by the EBox. If a valid entry is found in the directory, but an accessible entry is not found in the page table, the EBox will fetch the entry and write it into the page table as described above. Before the EBox writes a page table entry it checks the W bit of the entry. If the EBox intends to read from this page and the W bit is set, it clears the W and sets the S bit before writing the entry into the page table. Consequently, a page fail condition will be sensed by the Pager if the EBox issues a write request for that page. When this occurs the EBox checks the PF code to see if the S bit is set. If the S bit is set the EBox clears the S bit, sets the W bit and writes the entry back into the page table. To indicate the page will be written the EBox also updates the core status table (CST). After these operations are done, the EBox retries the original request. This scheme speeds up swapping the program out to mass storage since only those pages that were written will be identified and swapped out. If the MBox presents a page fail code other than those indicating a refill operation is required or the write test failed, the EBox will evaluate the failure and take appropriate remedial action. The EBox can also clear the entire directory. This is done whenever another user program is started. To clear an entry in the directory the EBox sets up VMA address bits 18-23, places code "01" on the EBOX PT WR SEL0 and 1 control lines and asserted EBOX PT DIR WRITE. The EBox must execute this operation 64 times to clear the entire directory. #### 3.4 PMA SELECTION #### 3.4.1 General The address paths implemented in the MBox are shown in Figure 3-9. These paths are implemented to facilitate the formation of the appropriate cache and core addresses and to address the various RAMS in the MBox. The addressable RAMs include the page table, cache, use table, CCW buffer and CH buffer. Figure 3-9 PMA Selection Simplified Logic Any memory request, whether from the channel or from the EBox must be accompanied with an address. The address accompanying EBox Requests is supplied by the VMA. The CCW BUF provides the address when the channel makes a request. For EBox requests other than references to memory, the VMA serves as an address and/or data source. For example, the VMA serves as a data source when loading the UBR, EBR, or CCA and as an address and data source when loading the Cache refill table. The function of the elements involved in forming the physical memory address is as follows: #### a. Physical Memory Address Mixer (PMA) The PMA is a 22-bit eight-input mixer that receives various types of addresses for forming the desired physical memory address for a given cache cycle. The correct physical memory address is formed by the PMA under explicit control of the cache cycle control. The desired address mixture is selected and held when a particular cache cycle is started. This address is then used to address the cache, and core memory if a core cycle is started. #### b. Page Table (PT) and Page Table Directory (PT DIR) The page table contains 512 entries which are associated with (indexed by) entries in the page table directory. Each page table directory entry identifies four adjacent entries in the page table and therefore contains 128 entries. Both the page table and the directory are addressed by the virtual section and page address every time a cache EBox cycle is started. #### c. User and Executive Base Registers (UBR and EBR) and Cache Clearer Address Register (CCA) The UBR, EBR and CCA registers are loaded from the VMA. The contents of these registers are made available to the PMA so that the correct physical memory address can be formed by the PMA. ### d. PMA Hold Register 177 The PMA hold register is loaded when a core read cycle is started. This address is then used to move the words coming in from the MBs into the cache. This address is held since the EBox can issue another request for a cache cycle after the first word comes in from core. #### e. Cache Directory. The cache directory contains one physical memory page address location for each corresponding quadword location in the Cache data buffer. This address is made available to the PMA so that the correct physical memory address can be formed by the PMA for a write back operation. The cache directory is addressed by the VMA, PMA or the refill address from the PMA HOLD register depending on the particular cache cycle being executed as outlined in Table 3-6. Table 3-6 Cache Directory Address Sources m-130x | Cache Cycle | Address Source | |---------------------|----------------| | CSH MB CYC | PMA HOLD 27-33 | | CSH CHAN CYC | PMA 27-33 | | CSH EBOX CYC | VMA 27-33 | | CSH CCA CYC | PMA 27-33 | | CSH PAGE REFILL CYC | PMA 27-33 | | CSH WRITEBACK CYC | PMA 27-33 | #### f. Cache Address Mixer (CAM) The cache address mixer is a 13-bit four-input mixer that provides the means for distributing the address from the appropriate cache directory quarter to the PMA during a writeback operation. The mixer is controlled by the CAM SEL 1-2 code which is a function of the cache quarter in which the written words are located. ### g. Channel Command Word (CCW) Register and CCW Buffer The CCW buffer contains the word count, address command list pointer (CLP) and status bits. The CLP or the address is transferred to the CCW Register and held when the channel issues a request so that the address can be selected by the PMA for distribution to the SBus. #### 3.4.2 Cache Addressing The cache cycles that check the cache directory and/or the page table must allow for logic and RAM transit time. Approximately 90 nanoseconds (3 MBox clock ticks) are required from the time the address is presented to the page table and cache before their contents can be checked to decide the next step in the cache cycle. The page table is addressed by the VMA when the EBox issues the request. However, the cache address varies with the cycle to be executed and is presented to the cache when the cycle is started. A summary of the sources that contribute to forming the Cache address presented in Table 3-7. Table 3-7 Cache Address Combinations M-Box | | Address Source | | | | | |-----------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--| | Cycle | Cache Directory<br>(27-33) | Cache Data<br>(27-35) | | | | | MB CHAN EBOX CCA REFILL WRITEBACK | PMA HOLD PMA CHA VMA PMA CCA PMA QUADWORD POINTER | PMA HOLD + MB SEL 1-2 PMA CHA + CTOMB PMA VMA PMA CCA PMA QUADWORD WD POINTER + CTOMB | | | | | CCA REQ<br>EBOX REQ | PMA CCA<br>PMA VMA | PMA CCA<br>PMA VMA + CTOMB | | | | These bits point to a word within a page and are not subject to modification by the paging mechanism in the system since only entire pages can be relocated through the paging mechanism. All nine address bits are used to address the data portion of the cache while only the seven high order bits address the directory portion of the cache. This has the effect of addressing one data word in each cache and a directory entry for each cache. Consequently, if one of the directory entries matches the page address that was presented with the request and the valid bit for the word in the associated cache is set, then the desired word is in the cache. Note that only one word is addressed in each cache while the cache directory in conjunction with the valid bit of the word specifies which cache has the requested word. #### 3.4.3 Address Selection - 3.4.3.1 MB Cycle During the CSH MB cycle the cache address is provided by the PMA HOLD register and the MB control. The seven high order bits of the nine bit cache address are supplied by the PMA HOLD register and the two low order bits are a function of which MB is selected (MB SEL 1-2) at the time. The PMA HOLD register is loaded when a core read cycle is started and is held for the duration of the cycle (CORE RD IN PROGRESS). The MB control provides the two low order bits of the cache address (MB SEL 1-2) to move the word into the correct location of the data portion of the cache. The contents of the PMA HOLD register and the MB SEL 1-2 control lines are selected (REFILL ADR EN) to address the cache every time a cache MB cycle is executed. - 3.4.3.2 EBox Cycle During the CSH EBOX cycle the cache address is provided by the VMA. The seven high order bits of the cache address are not passed through the PMA to minimize the transit time, thereby, permitting the cache control to check the contents of the cache directory somewhat earlier than would otherwise be possible. This consequently speeds up the CSH EBOX cycle. For an unpaged memory reference, the PMA simply supplies the VMA address unchanged as shown below. In the case of a paged reference, the valid contents of the page table (the physical page address) is combined with (linked or concatinated) the virtual word address of the page as shown below. whether EBox UPT or EPT is asserted by the EBox is linked with the virtual word address of the referenced page as shown below. 3.4.3.3 Writeback Cycle — During a cache writeback cycle the cache address is provided by either the CCA or the VMA depending on which request was granted. If an EBox Request was granted the cache writeback cycle is entered from a cache EBox cycle and the PMA control selects the VMA to address the cache. If a CCA Request was granted the cache writeback cycle is entered from a cache clearer cycle and the PMA control selects the CCA register to address the Cache. Words written into cache by the EBox are written back to core before the contents of the LRU cache quarter is supplanted with a word(s) from another page. Written words in the cache are also written back to core when the EBox issues a command to clear the cache (SWEEP instruction to validate core). All words within the QUADWORD with their written bit set are written back to core in numerical order $(0 \rightarrow 1 \rightarrow 2 \text{ and then } 3)$ . This is because the new word to be stored there is from a different page. X The address for a writeback cycle is assembled by the PMA as follows: 3.4.3.4 Page Refill Cycle (KI Paging Mode) — During a page refill cycle the cache address is supplied by the PMA. The seven high order bits constitute a quadword pointer into the process table (EPT or UPT) and the two low order bits are a function of which words in the cache are not valid. If some of the words in the cache are valid, the low-order two address bits are used to move the valid words into the MBs; (refer to MB control description) otherwise, these address bits are not needed. The address mix depends on whether the memory reference is to the user or the executive address space. If the memory reference is to the executive address space, the specific address mix also depends on whether the reference is to the "per process area" to the upper executive area or to the lower executive area. Consequently, depending on the state of EBOX USER (1 = User space; 0 = Executive space), and virtual page address (VMA 18-26), one of four possible addresses will be configured. Figure 3-10 shows the layout of the user and executive address space and their relationship to the process tables. For the case where the EBox makes a memory reference to the user address space, all of which is paged, the SBUS address for the page refill cycle is configured as shown below. UBR 14-26 points to the physical page in core that contains the user process table; VMA 18-23 points to the quadword in the process table that contains the page table entry of the referenced virtual page and cache to MB 34-35 and cycled to get any valid words from cache. Bit 27 of the SBus address is jammed to "zero" to select the lower half (locations 0-377<sub>8</sub>) of the user process table which contain the 512 Page Table entries (two entries per location) for the user address space. For the case where the EBox makes a memory reference to the lower executive address space (pages 000-337<sub>8</sub>) the SBus address for the page refill cycle is configured as shown below. Figure 3-10 User and Executive Address Space Allotments EBR 14-26 points to the physical page in core that contains the executive process table; VMA 19-23 points to the quadword location in the process table that contains the page table entry of the referenced virtual page; and cache to MB 34-35 are cycled to get any valid words from cache. Bits 27 and 28 are jammed to "one" to select the upper quarter (locations 600-777) of the executive process table of which locations 600-757 contain the 224 page table entries (two entries per location) for the lower executive address space. For the case where the EBox makes a memory reference to the upper Executive address space (pages 400-777<sub>8</sub>) the SBus address for the page refill cycle is configured as shown below. EBR 14-26 O VA 18-23 SELECTS PAGE LOCATION OF SELECTS QUADWORD CYCLED TO GET THE EXECUTIVE PROCESS THAT CONTAINS THE VALID WORDS FROM TABLE VALID ENTRY CACHE AND NONVALID WORDS FROM CORE EBR 14-26 points to the physical page in core that contains the executive process table; VMA 18-23 points to the quadword location in the process table that contains the page table entry of the referenced virtual page; and cache to M3 34-35 are cycled to get any valid words from cache. Bit 27 of the SBus address is jammed to "zero" to select the lower half (locations 000-377<sub>8</sub>) of the executive process table of which location 200-377<sub>8</sub> contain the 256 page table entries (two entries per location) for the upper executive address space. For the case where the EBox makes a memory reference to the paged executive address space defined to be the "per process area" (pages 340-377<sub>8</sub>) the SBus address for the page refill cycle is configured as shown below. # DTE-20 #### 1.1 INTRODUCTION Each central processor in a KL10 system may have from one to four PDP-11 processors attached, each serving as a "front end" processor. Each PDP-11 is connected to the KL10 by a separate interface called the DTE20 Console Processor Interface, or simply the 10-11 Interface. The following are some of the possible front end functions: 1. Handling unit record equipment - 2. Handling asynchronous communications equipment - 3. Handling synchronous communications equipment 4. Providing a long term power line frequency clock 5. Diagnosing the KL10 Central Processor and other functional components in the system 6. Running a dedicated real-time data acquisition system 7. Bootstrapping the KL10 system. In terms of basic features, the DTE20 generates parity for Deposit data and detects parity errors for both Examine data and byte transfers over the EBus. The DTE20 connects to the PDP-11 as a standard Unibus peripheral and communicates via interrupt or device address. Up to four DTE20s may be connected to a PDP-11. In a system consisting of four KL10 Central Processors, there may be four PDP-11/40 processors, where each processor can communicate with all KL10s in the system. It is possible to have up to four DTE20s on each PDP-11 in the KL10 system, and each KL10 processor may have 1, 2, 3, or 4 DTE20s connected to it via the EBus. The DTE20 uses the NPR (Direct Memory Access) and BR (Vector Interrupt) features of the PDP-11. In addition, the DTE20 contains logic to detect PDP-11 core memory parity errors during NPR transfers, provided that the memory being accessed contains the parity option (MFU11 UP). The DTE20 provides the following capabilities: - 1. Console functions at Examine and Deposit, restricted or unrestricted. - 2. Doorbell function, where the PDP-11 can interrupt the KL10 Central Processor and vice versa. - 3. High speed simultaneous two-way transfer of variable byte data between the PDP-11 and KL10 memory. - 4. Diagnostic bus for the PDP-11 to diagnose the KL10. - 5. KL10-initiated bootstrap startup of the PDP-11 mechanism (diagnostic bus) to load the microcode into the CRAM, execute PDP-10 instructions, and start or stop the KL10 Cratral Processor. The following terminology will give some perspective on the front end and its relationship to the DTE20. PDP-11 Communication Region - This region consists of an area of KL10 core memory defined by the deposit relocation and protection word in the Executive Process Table (EPT). This area is written by the PDP-11 using protected deposits, and read by the KL10. It is used for coordination of status, preparing for byte transfer operations, and passing limited amounts of data. Each PDP-11 in the system has a separate communication region in the KL10 memory, which it alone can modify. KL10 Communication Region – This region is defined solely by the KL10 software and is separate from the PDP-11 communication region. It can be written by the KL10, but may be read by the PDP-11 using protected Examines. This area is used to coordinate status, prepare byte transfer operations, and pass limited amounts of data (Figure 1-1). DTE 1-2 gure 1-1 Overview Communications Region Restricted Front End – A restricted front end is a PDP-11 system with a DTE20 that does not have diagnostic privileges. A restricted front end is prevented from using the diagnostic bus. A restricted front end can only access KL10 memory after the KL10 has performed a CONO (Conditions Out) to allow use of DTE P10. After this has been done, the restricted front end can only examine or transfer bytes from the KL10 communication region and only deposit or transfer bytes to its own PDP-11 communication region. Privileged Front End – A privileged front end is a PDP-11 attached to a KL10 via a DTE20 that can use the diagnostic bus and perform unrestricted Deposits. Protected Examine or Deposit - A protected Examine or Deposit is an Examine or Deposit that is relocated and range checked by the KL10. The relocation and protection for Examine is separate from that of Deposit. A privileged front end can override the Examine and Deposit protection checks. A restricted front end cannot override these checks. For addressing purposes, each controller is permanently assigned a unique device, or Controller Select (CS) code. A total of four Controller Select codes has been assigned because up to four controllers (interfaces) can be implemented in a KL10 system. Each interface is also assigned a physical number according to the physical slots in which the interface module will reside. These are indicated below. Both of these are hard-wired on the KL10 backplane. The specific Controller Select (CS) codes and physical number (n) assignments are as follows: | Interface | Controller Select (CS) Codes | Physical Number n <sub>1</sub> | | | |-----------|------------------------------|--------------------------------|--|--| | 0 | 200 | 8 | | | | 1 | 204 | 9 | | | | 2 | 210 | . 10 | | | | 3 | 214 | 11 | | | The device code is used to address the interface and the physical number is used to identify the interrupting interface. Eight locations are assigned to each DTE20 in the KL10 Executive Process Table as follows: | Location | Name | • | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | | To 11 Byte Pointer To 10 Byte Pointer DTE20 Interrupt Instruction Reserved for DEC Hardware Examine Protect Word Examine Relocation Word Deposit Protect Word | TARLE MARS | | 147 + 8*n<br>NOTE: n = 0, 1, 2 or 3 | Deposit Relocation Word | | Figure 1-2, API Word Format, illustrates the basic format of this word. The DTE20 allows the software to set the following fields of this 36-bit word: Address Space Field 0-2 Unused bits 11-12 Address Field 13-35. Figure 1-2 API Word Format The Priority Interrupt (PI) board in the EBox supplies the physical controller number field [7-10]. The DTE20 asserts Qualifier (Q) bit 6, for all Examines and Deposits by a restricted front end, whether protected or not. The DTE20 asserts Qualifier for all protected Examines and Deposits by a privileged front end and does not assert it if the privileged front end makes an unprotected Examine or Deposit. #### 1.2 BASIC PROGRAMMING OVERVIEW To specify a 36-bit PDP-10 data word, three PDP-11 words are used. They are Deposit/Examine Data Word 1, Deposit/Examine Data Word 2, and Deposit/Examine Data Word 3. To specify a 23-bit PDP-10 address, two PDP-11 words are used. They are Ten Address Word 1 and Ten Address Word 2. The high order part of Ten Address Word 1 is used for control. Ten Address Word 1 specifies whether an Examine or Deposit is to be done. For a privileged front end, the protect off bit in the Ten Address Word 1 can be set by the software to allow an unprotected Examine or Deposit. On unprotected operations, the space field specifies the type of address: Executive Process Table (EPT), Exec Virtual, or Physical Address, which may refer to core memory or ACs. The Examine or Deposit function is started when the PDP-11 program writes the Ten Address Word. No program interrupts are generated on the KL10 or the PDP-11 side to signal completion of the Examine or Deposit. Therefore, the PDP-11 program must check for completion by looking at the status DEXDONE bit. The DTE20 clears DEXDONE when the PDP-11 writes Ten Address Word 2, so the software never needs to. Data in TENAD1, TENAD2, DEXWD1, DEXWD2, DEXWD3 remain intact after an operation. Therefore, the PDP-11 may perform repeated protected Examines or Deposits merely by writing the TENAD2 word each time. An Examine followed by a Deposit (changing only TENAD1 and TENAD2) will result in moving data from one KL10 core location to another. For unprotected operations, the PDP-11 must reload the protect off bit (PRTOFF) between each operation (Figures 1-3 and 1-4). Figure 1-3 Examine Overview Figure 1-4 Deposit Overview #### 1.3 DOORBELL FUNCTION TARLE/MAPS. 8 The doorbell function allows each KL10 to interrupt each PDP-11 connected by a DTE20 and vice versa. The doorbell consists of a programmable interrupt and a status bit. In order for the PDP-11 to interrupt the KL10, the PDP-11 sets the request 10 interrupt flip-flop (bit 08) in the PDP-11 status word. When this bit is set, the DTE20 generates an interrupt in the KL10 with a status bit set in the CONI word (bit 26) indicating that the PDP-11 CPU has programmed an interrupt of the KL10 (Figure 1-5). This procedure works in a reversed but identical manner for the KL10 interrupting the PDP-11. The KL10 sets the 10 requesting 11 interrupt by doing a CONO to the DTE20. The PDP-11 discovers the cause for the interrupt by looking at bit TO10DB (bit 11) in status. Communication is done via a word (or words) in the communication region in KL10 memory. A word (or words) is chosen and Deposit and Examine features are used by the PDP-11 to gain access to these words (Figure 1-6). This mechanism is used by either processor to indicate to the other processor that it is powering down. For example, if the KL10 determines that its power is disappearing, it will set a bit in a word that is assigned for power failure notification. The KL10 then interrupts the PDP-11. The PDP-11, as part of its standard routine, will always check for the KL10 power fail bit in the communication region. In this way, the PDP-11 is notified that the KL10 power is disappearing. In a similar way the PDP-11 could interrupt the KL10 on every tick of the power line clock (50 or 60 Hz). DTE. Figure 1-5 PDP-11 Rings KL10 Doorbell Figure 1-6 TO11 Byte Transfer Overview #### 1.4 BYTE TRANSFER FUNCTION During the byte transfer function, the DTE20 transfers fields of information between the PDP-11 and the EBox. On the KL10 side, the fields are of variable length and are accessed through a PDP-10 byte pointer. On the PDP-11 side, the fields are either 8 bits wide and are stored in consecutive bytes or are 16 bits wide and are stored in consecutive words. If the field into which the information is being stored is narrower than the field from which it was read, as many of the rightmost bits as will fit are stored. If the field into which the information is being stored is wider than the field from which it was read, the information is right-aligned and padded with zeroes on the left. To perform a transfer, the following actions must be done: - The PDP-11 should specify the transfer rate (delay between transfers) and address bits 17-16 (this can be done once at system startup). If it is not specified, an undetermined transfer rate will occur to one of the four 32K memory regions. - The PDP-11 must specify whether byte or word mode is to be used in the PDP-11. - The sender must specify the address of the source string. The KL10 controls the address of the data either to or from the KL10 via byte pointers in the EPT. The PDP-11 controls the address on its side via two locations in the DTE (one word for each direction of transfer). - The receiver must specify whether it alone (scatter write) or both CPUs are to receive normal termination interrupts (I bit = 1). Information in the form of bytes may be stored in the PDP-11 as either one variable sized byte per PDP-11 16-bit word (1 to 16 bits of data) or one variable sized byte per 8-bit PDP-11 byte (1 to 8 bits of data). Byte addresses are specified in the KL10 using regular KL10 byte pointers in the EPT. Byte pointers are interpreted in Exec Virtual Address space. #### **CAUTION** The index field of the byte pointers should be zero. Otherwise, the EBox will index using the current contents of the Executive or User Index register at the time of the transfer. Indirection should not be used because the indirect word will not be incremented as with all byte pointer operations. #### 1.5 ERROR OVERVIEW The DTE20 will generate/check parity on Deposit/Examine data (36 bits). It will not check or generate parity for CONI, CONO, DATAO, or API words. The software will check for errors by examining the termination words. The parity scheme also imposes one restriction on the byte pointer used for TO11 transfers. A byte size larger than 16 bits cannot be used unless the bits to the left of the rightmost 16 bits contain even parity. If a parity error occurs, the error termination bit status and the EBus parity error flag status will be set. If an Examine operation was in progress when a TO11 transfer operation has an error termination due to an EBus parity error, it is not possible for the software to determine if the Examine operation has a parity error. The EBus parity error is fatal, and is treated so by the Monitor. When a parity error occurs, the bad data is stored in the RAM and can be retrieved for error reporting. The DTE20 sometimes swaps the left and right bytes for byte mode prior to writing the bytes into the RAM. Therefore, the termination TO11 address word should be examined to determine if the left and right halves were swapped. If the termination address is even, the bytes were swapped. (This applies only to transfers in byte mode.) #### 1.6 DIAGNOSTIC OVERVIEW The interface contains many features that enable diagnosing of the interface. It is designed to be diagnosed using three basic methods: - 1. Without using or disturbing the EBus - 2. With loopback on the EBus but without the KL10 or without the KL10 running - 3. With the KL10 running. The interface is primarily checked out in a single-step manner. Full speed operation may only be checked with a running KL10; DIAG1 contains the Diagnose 10/11 Interface bit. When DIAG1 is set, the following occurs. The interface clock is disabled and single step operation commences. Interrupts are inhibited from being sent to the KL10. The interface operates in the normal manner except that EBus operations never complete because no interrupts are issued to the KL10. Therefore, a bit is provided that enables setting EBus Complete, allowing the operation to continue. The interface control is run by an up-counter and three decoders. The decoders are selected by the major state flip-flops. The up-counter is loadable by the rightmost four bits of DIAG Word 2. This enables any minor logic state to be executed. The major states are not loadable; however, they naturally cycle until a condition occurs that indicates the operation is ready to take place. These major state bits are readable. #### 1.6.1 Diagnosing the KL10 All KL10 diagnostic functions and console functions (except Deposit and Examine) are performed over the diagnostic portion of the EBus. This specification explains the operation of the diagnostic bus. The diagnostic bus contains the following ten signal lines: | DS00-06 | Diag | gnostic | Select | (DS) | Lines - | The | PDP-11 | sends | encoded | diagnostic | : | |---------|------|---------|--------|------|---------|-----|--------|-------|---------|------------|---| | | | | | | | | | | | | | functions to the KL10 on these lines. These lines can be read by the PDP-11 at any time, even while the rest of the EBus is active for other devices. DIAG STROBE Diagnostic Strobe - This line is asserted to indicate that the Diagnostic Select lines are stable, and that the indicated function should be performed. DFUNC Diagnostic Function - When true, this causes the KL10 to disable the (Actual basic CPU status from the DS lines, switch the translator (only for the Mnemonic is DS lines) to convert TTL to ECL, and put the EBus translator under Remove Status) control of DS bits 00 and 01. STE GENLINFO 52 - #### 1.6.1.1 Diagnostic Bus Control Diagnostic CPU Status Read - All bits in DIAG Word 1 must be loaded with zeros. The CPU status may then be read from the DS lines after 1 $\mu$ s has been allowed for the lines to settle (Figure 1-7). Diagnostic Functions Only (i.e., no 36-bit transfers) – The desired function code bits should be set along with DIAG Command Start (DIAG1 PDCOMST) and Remove Status (DIAG1 [DFUNC]). This will result in the function being sent to the KL10. When DIAG Command Start is a zero, the function has been sent. All function bits must be loaded with the desired value each time a new command is sent. The DIAG Send bit has no effect upon this operation. DIAG KL10 must not be set or a 36-bit data transfer will take place. This operation should not take more than 2.0 $\mu$ s. KLDCP ES #### NOTE: - 4 Loading ADR1 is not necessary but loading ADR2 is required to begin the deposit operation - 5 The clock and time state control loads and shifts DATAWORD 1, 2 and 3 into the EBUFFER which effectively discards ADR words 2 and 1 8 PDP-11 samples state, to determine when deposit is done; then may issue diagnostic function "LOADAR" causing EBOX to read the DATA from the EBUFFER into the AR. DIE UNIT DESCRIPTION Figure 1-7 Diagnostic Overview D 1-11 10-1792 ### 1.6.1.2 Diagnostic Functions with 36-Bit Data Transfer Sending Data to the KL10 - No other operations (i.e., byte string transfers) may be in progress while doing 36-bit diagnostic data transfers. The data should be loaced into DEX WD1-3 (same bit assignments as with a Deposit or Examine). DIAG KL10 should then be set and a Deposit operation should be started. When the transfer is complete (DEXDON SET), the diagnostic function should be loaded as described above, the DIAG KL10, DIAG Send, DIAG Command Start, and DIAG Function set. The operation is complete when DIAG Command Start is on a zero. Receiving Data From the KL10 - The diagnostic function should be loaded with DIAG KL10 set, DFUNC set (Remove Status), DIAG Send clear, and DIAG Command Start set. When DIAG Command Start is clear, the function is complete and the data is in DEX WD1-3. No other operations (i.e., byte string transfers) may be in progress during this operation. All the KL10 diagnostic functions are disabled when the privileged restricted mode switch is set to restricted mode. This bit can be tested by Reading Status (RM). When the switch is set to restricted mode, status (RM) is set (i.e., the device is restricted and cannot send diagnostic functions). #### 1.7 INTERFACE COMMUNICATION The DTE20 can communicate directly with three devices in the system: - EBox via EBus - 2. PDP-11 processor via Unibus - 3. - PDP-11 memory via Unibus. DIRG BUSS MBOX METER SOME REG This communication, when over the Unibus, is in a master-slave relationship (Figure 1-8). During any bus transfer, either the DTE20, the PDP-11 processor, or the PDP-11 memory has control of the bus. The controlling device is considered the bus master, and the device being controlled is considered the slave. Also, communication on the Unibus is interlocked between the DTE20 and either the PDP-11 processor or the memory. Each control signal issued by the master device must be acknowledged by a similar response from the slave device. Thus, communication is independent of bus length and of the response time between the master and the slave. When the DTE20 requests the bus, the handling of the request depends on the location of the interface in a priority structure. The following factors must be considered to determine the priority of the request: - The processor's priority is set under program control to one of eight levels using bits 7, 6, and 5 in the processor's Status register. These three bits set a priority level that inhibits granting bus requests (BR) on the same or lower levels. - Bus requests from external devices, i.e., DTE20 can be made on any one of five request lines. A non-processor request (NPR) has the highest priority and its request is granted by the processor between bus cycles of an instruction execution. - When more than one device is connected to the same bus request line, the one that is electrically closest to the PDP-11 processor has the higher priority. ### Data Transfer Signals | Name | Mnemonic | No. of Lines | |----------------|------------|--------------| | Data | D (00:35) | 36 DIE 1/17 | | Controller Sel | CS (00:06) | 7 | | Function | F (00:02) | 3 | | Demand | DEM | 1 | | Acknowledge | ACK | 1 | | Transfer | XFER | 1 | ## Priority Transfer Signals DTE 1/18 | Mnemonic | No. of Signals | | | |------------|-----------------------------------------|--|--| | CS (04:06) | 3 | | | | CS (00:03) | 4 | | | | F (00:02) | 3 | | | | DEM | 1 | | | | ACK | 1 | | | | XFER . | 1 | | | | | CS (04:06) CS (00:03) F (00:02) DEM ACK | | | ## Data Transfer Signals 576 1/14 | Name | Mnemonic | No. of Lines | |-------------|-----------|--------------| | Data | D (15:00) | 16 | | Address | A (17:00) | 18 | | Control | C0, C1 | 2 | | Master Sync | MSYN | 1 | | Slave Sync | SSYN | 1 | | Parity | PA, PB | 2 | | Interrupt | INTR | 11 | | | | Total: 41 | ## Data Transfer Commands DTE 1/18,19 | F00 | F01 | F02 | TABLE 1- Operation | | | |-----|------------|-----|--------------------|--|--| | 0 | 0 | 0 | CONO | | | | 0 | 0 | r | CONI | | | | 0 | 1 . | 0 | DATAO | | | | 0 | 1 | 1.1 | DATAI | | | | 1 | <b> </b> 0 | 0 | PI SERVED | | | | ı | 0 | 1 | PI ADDRESS IN | | | ## PDP-11 Device Registers DTE1/20 | Interface | Assignment | | | |-----------|------------|--|--| | 0 | 774400 | | | | 1 | 774440 | | | | 2 | 774500 | | | | 3 | 774540 | | | ## Data Transfer Operations 276 1//C | C1 | C0 | Operation | |----|----|---------------------| | 0 | 0 | DATI data in | | 0 | 1 | DATIP data in pause | | 1 | 0 | DATO data out | | I | 1 | DATOB data out byte | DTE 20 OPERATIONS DTE RAM 10F4-15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 11/40 ADDRESS ADDRESS 17 | 16 DELAY COUNT - BYTE 174 4 Ø Ø TRANSFERS DEX WORD 3 174 402 2ø 35 16×16 DEX WORD 2 **64** 19 174 404 DEX WORD 1 Ø3 ØØ 174 466 Address Space Q Ø Ø Ø Ø BDEX ADDRESS 1 174 410 19 DEX ADDRESS 2 174 412 35 ØØ Ø TOLE BYTE COUNT 174 414 Z BM Ø TO11 BYTE COUNT 174 416 TOIØ TRANSFER ADDRESS (-11) 174 420 T011 TRANSFER ADDRESS (-11) 174 422 TO10 DATA 174 424 T011 DATA 174 426 DIAGNOSTIC WORD 174 430 DIAGNOSTIC WORD 174 432 STATUS REGISTER 174 434 DIAG NOSTIC WORD 174 436 EPT DIE REGION IN KLIO N= Ø, 1, 2, 3 140 +8 N T011 BYTE POINTER BYTE POINTER TOIE 141 " DTE INTERRUPT INSTRUCTION 142 143 RESERVED EXAMINE 144 0/ PROTECTION EXAMINE RELOCATION 145 " PROTECTION " DEPOSIT 146 | PDP-II DTE# | Vector Appr of BR | DTE RAM S.A. | KLIØ DTE# | Duc Code | PHY# E | PT Lac. | |-------------|-------------------|--------------|-----------|------------|---------|---------| | Ø | 774 | 1744ØØ-36 | Ø | 200 | 10 (8) | 140-7 | | 1 | 770 | 174440-76 | 1 | 204 | 11 (9) | 150-7 | | 2 | 764 | 174 500-36 | Z | a 1ø | 12 (1%) | 160-7 | | 3 | 760 | 174546-76 | 3 | <b>Z14</b> | 13 (11) | 170-7 | DEPOSIT RELOCATION 147 " DTE /1-21 #### Addressable Register Summary | Register Name | Accessible By: | PDP-11 INSTR | DTE20 ADR | KL10 INSTR | FCN CODE | |-------------------|-------------------------|--------------|-----------|---------------|--------------| | DIAG3 | PDP-11 | DATO, DATI | XXX36 | | - | | STATUS | BOTH PDP-11<br>and KL10 | DATO, DATI | XXX34 | CONO, CONI | 1,0 | | DIAG2 | PDP-11 | DATO, DATI | XXX32 | | | | DIAGI | PDP-11 | DATO, DATI | XXX30 | <del>;-</del> | - | | IOH DA <b>T</b> A | PDP-11 | DATO, DATI | XXX26 | | | | TO10 DATA | PDP-11 | DATO, DATI | NXX24 | - | - | | TO11 ADR | PDP-11 | DATO, DATI | XXX22 | | | | TOIO ADR | PDP-11 | DATO, DATI | XXX20 | | · | | TOTI BYTE CNT | PDP-11 | DATO, DATI | XXX16 | <b></b> | | | TO10 BYTE CNT | BOTH PDP-11<br>and KL10 | DATO, DATI | XXX14 | DATAO | 2 | | ADDRESS WORD 2 | PDP-11 | DATO, DATI | XXX12 | | | | ADDRESS WORD 1 | PDP-11 | DATO, DATI | XXX10 | | <u>-</u> . ' | | DATA WORD 1 | PD <b>P-</b> 11 | DATO, DATI | XXX06 | | . •• | | DATA WORD 2 | PDP-11 | DATO, DATI | XXX04 | | ano i | | DATA WORD 3 | PDP-11 | DATO, DATI | XXX02 | | · <b>_</b> | | DELAY COUNT | PDP-11 | DATO, DATI | XXX00 | | | Each DTE has 2 PI Assignments on the E Bus. PI Ø - DEX, TOIØ, TOII Data Xters. PIA 1-7 - Door bell & Status. Each DTE Can Interrupt the PDP-11. BR (4) for DEX DONE, STATUS, DOCRBECC NPR for TOID, TOIL Data Klers. D1-15 RAM LOAD SEQUENCE #### Description: - 1) PDP-11 becomes master of Unibus and asserts BBUSY. - 2) PDP-11 places DATO command on CØ and C1; address on A15:ØØ, ADR17 and ADR16; data to be loaded to RAM on D15:ØØ and activates MSYN to begin operation. - 3) DPS M8552 decodes address bits 17:5 as the DTE select, and generates ADR SEL(H) to Control and INT Control if the address matches the wired option. - INT Control samples MSYN and ADR SEL and allows the DTE to decode CØ and Cl. In this case, the decoded command must equal DATO. - Control samples ADR SEL and ADR 4:3 to generate a RAM cycle. If ADR 4:3 are both present, this would not be a RAM cycle, but a register cycle. - Control generates "RAM CYCLE GO" to DPS which allows the selected RAM address (4:1) to be "gated" to the RAM address lines. - Ontrol determines that data is to be written to the RAM by "ANDING" DATO and RAM CYCLE SYNC and generates "WR PLS" (write pulse) to DPS M8552. - B) DPS M8552 seeing the "WR PLS" will now write the data from D15:00 into the RAM address specified by A4:1. - Ontrol recognizing that the RAM cycle is complete will generate "SSYN OUT" which is passed to the Unibus via interrupt control. This will cause the PDP-11/40 to drop MSYN and ultimately terminate this operation. SSYN will drop after MSYN drops. RAM READ SEQUENCE ### SEE D2-3 #### Description: - PDP-11 becomes master of Unibus and asserts BBUSY. PDP-11 places DATI command on CØ and Cl; address on Al5:00, ADR 17 and ADR 16 and activates MSYN to begin operation. - DPS M8552 decodes address bits 17:5 as the DTE select and generates ADR SEL(H) to control and interrupt control if the address matches the wired option. - INT control sensing both ADR SEL and MSYN will allow the DTE to decode CØ and Cl. In this case, the decoded command must equal DATI. - (5) Control samples ADR SEL and ADR 4:3 to generate a RAM cycle. - Control then generates "RAM CYCLE GO" which allows bits 4:1 to be "gated" to the RAM address circuitry. This will be the address of the desired word to be read from the RAM. "READ" is enabled due to the absence of write pulse which was generated in Figure 3 by DATO. - The RAM data 15:00 is presented to a mixer which allows various sources to provide information to the Unibus. In this case, due to the RAM access, UB MIX SEL (2) and (1) will be asserted low, allowing the mixer to pass RAM data. - 8) The data is enabled to the Unibus because of DATI and this not being a diagnostic register 1 sequence. - 9. Control recognizing that the RAM cycle is complete will generate SSYN OUT which is passed to the Unibus via interrupt control. This will ultimately terminate the READ RAM sequence. → 35 KL1Ø WORD DEPOSIT/EXAMINE WORDS 1, 2, & 3 SE6 DTE 2-9 SEE D1-14 2ø ← DIGITAL EQUIPMENT CORPORATION Ø=EPT 1=EXEC VIRTUAL # DTE 2-9 The F/F which this bit sets, is cleared after each DEX operation. Therefore, to do repetetive unprotected operations, ADR WD 1 must be loaded each time with bit l1=1. DEX ADDRESS WD 1 & 2 FIGURE 5 DEPOSIT OPERATION TO KLID SEE DIE/2-9 #### DESCRIPTION: - 1. When address word 1 is loaded to the RAM from the PDP-11/40, the select decoders on M8553 will generate SEL ADR1 which clocks Ubus Bit 12 into the deposit latch. (Bit 12=1 for deposit and therefore sets the latch.) This will set up the control circuitry to do a deposit. - 2. The loading of address word 2, will allow the select decodes to generate SEL ADR2, which sets the DEX start flop. DEX Start set locks the DTE into the DEX major state thereby enabling the DEX minor state decoder. Minor states ADR1 and ADR2 are generated and are used to pack ADR1 and 2 E Buffer. - 3. Minor state DEX ADR2 generates TRANS REQ which will force an interrupt to the E-Box on PI level Ø. This also halts the stepping of the minor states until the E-Bus interrupt sequence is complete. - 4. When the E-Box PI system establishes this interrupt as highest priority, it will assert: - a. FØØ:Ø2 = PI servied = 4 - b. $CS\emptyset4:\emptyset6 = Interrupting Chan# = \emptyset$ - c. Demand - 5. Control decodes CHAN# Ø with CNT4 TRANS REQ active. If the decode is satisfied, PI served and PI level generate "send control" to DPS M8552. "Send Control" is merely "Gated" through the DPS and onto the E-Bus as "E-Bus'D[8]" (This will represent the physical controller #.) Bit 8 will represent the PHYS CONT # for the DTE. - 6. The E-Box will examine this physical controller number and select the DTE as highest priority by asserting: - a. $F\emptyset\emptyset=\emptyset2=PI$ ADR IN = 5 - b. CSØ4=Ø6=INTERRUPTING CHAN# - c. CSØØ=Ø3=PHYSICAL CONTROLLER SELECTED - d. DEMAND - 7. If the PHY#, PI LEV, and PI ADR IN are all present in the DTE, E-Bus SEND OP is generated on Control Print 6 of 8. - 8. E-Bus send op will allow E-Bus ACKN, E-Bus Transfer, and E-Bus Enables to be generated which ultimately allow the API word to be passed to the E-Bus on the DØØ-35 lines. E-Bus ACKN de-selects the DIA for this transfer. E-Bus transfer "TELLS" the E-Box PI system to generate "PI READY". The API word is formed on DPS M8552 by packing ADR1 and ADR2 and other controlling signals into the E-Buffer. The first two minor states of the DEX major state will accomplish this (DEX ADR1, DEX ADR2). These signals will allow the proper RAM addresses to be generated to select the previously loaded ADR words. The API word formed in the E-Buffer is as shown below: 9. E-Box will drop demand, causing acceptance of the API word and Sets IOP SENT.\* The E-Box will then generate a DATAI command because the API FUNC code = deposit (58). To send the DATAI Command, the E-Box generates: The DATAI will only be accepted by the DTE that has "IOP SENT" active. "IOP SENT" indicates that the DTE is fully locked into the E-Bus. The CS lines aren't used in this case to select the DTE for the acceptance of the DATAI. "IOP SENT" releases the gated clocks via bus complete so that the minor states can be restarted from ADR2 and also resets trans req. - 10. The DATAI will generate the E-Bus SEL enables A, X, Y, and Z, to allow the 36 bit word packed from RAM WDl, WD2, WD3, to be gated to the E-Bus. The E-Buffer packing is accomplished during minor states DEX WD1, DEX WD2, and DEX WD3. E-Bus ACKN and transfer are generated for the word transfer at this time also. - 11. Demand dropping will ultimately terminate this operation. The minor state decoder will generate DEX Done which clears DEX Start. This will "unlock" the DTE from DEX major state. Control then begins toggling from state to state sampling conditions to lock into the next state desired. STATE FLOW= $$\longrightarrow$$ DEX $\longrightarrow$ T011 $\longrightarrow$ T01 $\emptyset$ The RAM locations are not changed, therefore to do a repetitive operation, the PDP-11/40 would simply have to reload DEX ADR2 into the RAM. For unprotected operations, the -11 must reload the protect off bit (ADR1 BIT11) each time. DTE 2-13 FIGURE 6 EXAMINE OPERATION #### DESCRIPTION: The first nine steps of the description of Figure 5, the deposit operation, are essentially identical with the first nine steps required here. Therefore, they are eliminated from this figure. The differences are described below. - Figure 5, Step 1 for the examine operation, Bit $12=\emptyset$ - Figure 5, Step 9 E-Box will generate a DATAO command because of the IOP FCN (4<sub>8</sub>). - 1. DEX, IOP SENT, and the deposit latch not set generate CNT6 SP DATAO. SP DATAO and DEMAND generate E-Buf CLK which gates the 36 bit word from E-Bus DØØ:35 into the E-Buffer. - 2. SP DATAO and DEMAND also generate CNT6 TRANS which in turn generates E-Bus XFER. E-Bus ACKN is generated due to IOP SENT and DEMAND. - 3. The minor state signal DEX WD1 generates an address of $3_8$ which is gated to the RAM. E-Buffer bits $\emptyset$ -3 are also presented to the RAM data lines at this time. When WR PLS is activated, the data is written to location 3 of the RAM. - 4. DEX WD2 and DEX WD3 will then follow in order to generate the appropriate RAM addresses and select the proper portions of the E-Buffer to be written to the RAM. WR PLS must therefore be activated two more times to accomplish this. - 5. The minor state decoder generates DEX DONE which clears the DEX Start Flip Latch. - The clearing of DEX START and UB Mixer SEL 2 and 1 being low will allow bit 2 to be asserted on the Unibus. - The looping program in the 11 has been sampling the DTE status and when it sees bit 2 finally active, the 11 program will proceed to an area that allows the 3 RAM locations just filled to be read into the 11 memory. - 8. Demand in the meantime from the E-Bus, has been dropped and the examine operation will terminate. - 9. The DTE will begin toggling from major state to major state. ## T011 TRANSFER RAM REQUIREMENTS: | RAM ADR | WORD | USAGE | PDP-11 LOC. | |---------|-------------------------|-------------------------------------------------------------------|-------------| | ØØ | T011 Delay<br>Count | Negative number used<br>to create delay between<br>byte transfer. | 164000+40*N | | Ø7 | TO11 Byte<br>Count (BC) | Negative count of the number of bytes to be transferred. | 164Ø16+4Ø*N | | 11 | TO11<br>(PDP-11) ADR | Initial PDP-11 ADR<br>to store data. | 164Ø22+40*N | #### WORD FORMATS 15\_\_\_\_\_\_\_ØØ T011 ADR Byte ADR in PDP-11 where to store the Byte received from the KLlØ. Other 2 bits for full 18 bit address come from 15, 14 of DLY count word. D 2-13 DTE 2-21 FIGURE 1, TOLL TRANS SHEET LOF4 D 2-14 TOIL TRWS SHECT 20F4 **D** 2-15 TOIL TRANS SHEET 40F4 D 2-17 ### TO1Ø TRANSFER REQUIREMENTS | RAM ADR | WORD | USAGE | PDP-11 LOC | |---------|-----------|----------------------------------|-------------| | ØØ | DLY COUNT | (See TOll<br>Xfer) | 164ØØØ+4Ø*N | | 1Ø | TOIØ ADR | PDP-11 Address<br>of Source Data | 164Ø2Ø+40*N | DIAG Register 3 Bit $\emptyset\emptyset$ specified byte or word mode and must be loaded accordingly via a register load sequence from the PDP-11. #### WORD FORMATS: TO1Ø - PDP-11 MEMORY ADDRESS TO1Ø AD Byte address of source string. Updated as each byte/word is transferred. At end of transfer points to byte which would have been transferred next... TO1Ø BYTE COUNT TO1Ø BC Negative byte count - readable and writable by the PDP-11. DTE-20 will not start transfer until 10 sets this register with a DATAO. # TOID TRANSFER DATO REQUIREMENTS FROM POPII DELAY (NT -> RAM ØØg 1010 ADR -> PAM 10g ESTARLISH BYTE OR WORD MODE VIA BIT Ø IN DIAG REG 3. DATAO REQUIREMENT FROM KLID TOLOBO - EB HOLD REG THE FIRST TIME THAT TOLD TRANS MAJOR STATE IS PASSED. THE DTE WILL NOT LOCK INTO IT BECAUSE THE TOLD BC IS NOT YET IN THE RAM. THEREFORE AN EE HOLD REG -> RAM CYCLE MUST OCCUR ### TOLO TRANS SET UP RAM ADR, INITIATE RAM WRITE CYCLE, TRANSFER EBH TO RAM LOCATION 68 CNT4 TOLOTRANSA CNTL EBH STORE: CNTL EBH CYCLE CNTL ADR 0:3 - DPS4 (RAM ADR=068) CNTL EBH CYCA CNT 4 GDWR CLK: CNTL WR PLS. STEP TO DEX MAJOR STATE CNT4 GD ST CLK ! CNT4 DEX EBH STORE CYCLE COMPLETE CUT L FRH STORE (6): CUTS TO 10 BC LD(1) STEP TO TO 11 TRANS MAJOR STATE CNT 4 GD ST OLK: CNT 4 TO 11 TRANS SH 1 OF 4 ) SH 1 OF 4 STEP TO TOLG TRANS MAJOR STATE. INITIATE MAJOR STATE LOCK-UP. CNT 4 GO ST CLK ! CNT 4 TO LO TRANS. CNT 4 TOLO TRANS A CNT 5 TOLO ADR LD A CNT 5 TO LO BC LD: CNT4 STATE HOLD (1). INITIATE TOLD TRANS MINOR STATES CNT4 TOID DLY RD + TOLG DLY INC GO THROUGH DLY RD/UPDATE CYCLE AS SPECIFIED IN THE TOIL TRANS FLOW CHARTS INCREMENT TO NEXT MINUR STATE CNT4 GD ST CLK : TOLK BC RD TOJU BCRD TRANSFER TOLD BC - ABC REG CUTI ADR Ø:3 - DPS4 (RAM ADR = DGE) CNIL BC RDACUT 4 GD SHPCLK: CNIL ABC LOAD SH 2 OF 4 RC=d DPS4 INCREMENT TO NEXT MINOR STATE CUT 4 GD ST CLK: CNT 4 TO LO BC ADD SH 2 OF 4 FIGURE 2. TOLO TRANS SHEET I OF 4 D 2-19 TOLD TRANS SHEET SOF 4 D 2-21 IØ INT OPGRATION FIG 5 SH YOFY RE ENTER MAJOR STARE PLUN TOLD TRANS SHEET 40F4 D 2-22 FIGURE 3. BR REQUEST OPERATION SHILOFILD Z-Z3 NPR OPERATION SHEET ZOFZ FIGURE 5, KLLØ INTERRUPT SHEET 1 0F3 D 2-26 KLIP INTERIRUPT SHEET 20F3 D 2-27 KLIP INTERMET SHEET SOFE D 2-28 DTE DIAGNOSTIC BUS THERE ARE 3 WAYS TO USE THE DIAGNOSTIC GJS. THEY ARE; ① DIAG CPU STATUS READ ② DIAG FUNCTION WITH 36 BIT DATA XFER. ② —> KLI Ø DOIAG CPU STATUS READ 3 SH 2 OF 3 PDP-11/40 DOES A LOAD REGISTER OPERATION IT DIAG I, WITH: UBUS DØ7=Ø=-EBUS REMOJE STATUS, ALL OTHER UBUS D BITS = Ø DPSG ADRY! : CNT2 SEL DIAGL! CNT2 DIAGI STRB; ENABLE UBUS DATA - DIAGI REG (CNT3) 2 DIAG FUNC ONLY THE DOP-11/40 LOADS DIAG I WITH THE DESIRED FUNCTION, (UBUS 15:199 -> DS 00:06) AND UBUS DOO = I (DIAG COMMAND START). DOJ=1 (BUMFOLSTATION 6) - POP-11/40 THE ENCODED FUNCTION IS PLACED ON THE EEUS DS LINES. E BUS DIAG STRUBE IS THEN ASSEMBLY TO INDICATE HAAT THE DS LINES ARE STABLE AND THE INDICATED FUNCTION SHOULD BE PERFORMED. CNT 3 DIAG DS ØØ:06 - EBUS DS ØØ:06 (BIT Ø7 = L) CNT 3 DIAG COM START (I) A CNT 7 WR CLK (I): CNT 3 SYNC (I) CNT 3 SYNC (I) A CNT 7 WR CLK (I): CNT 3 STROPE (I): EBUS DIAG STROPE AFTER INSEC, PDP. II CAN READ LINES WITH A DIAGREG L READ OP (DATI - DIAGL) TO ENABLE BASIC CPU STATUS - UNIBUS DIS:9. STATUS DISAGE (1) | $\nu$ S | ひかりつ レ | USAGE(1) | |---------|--------|-------------------| | DO | 15 | Ø 7 | | 01 | 14 | Ø ( NOT | | Ø2 | 13 | Ø (used | | 03 | 12 | Ø. ) | | 04 | 11 | KL CLK ERROR STOP | | Ø5 | 19 | KL RUN F/F | | 06 | 09 | HALT - MCODE IS | | | | IN HALT LOOP | II PROGLAM CAN EVALUATE DATA CLEAR DIAG REG I AND DROP STROBE CN13 STEORE(1) A CNT 7 WR CLKU); CNT3 DIAG CLR(1); CLRS DIAG CLG L CN13 DIAG COM START(0); ENT3 STROBE(0) DIAG CLR IS DROPPED AT WR CLK + L CNT T WE CLK+1 : CNT 3 DIAG CLK(W) DIAG-FUNCTION IS EXECUTED BY KL DTE/DIAGNOSTIC BUS DPENATION SHEET 1 0=3 D 2-30 DTE/DINGNOSTIC BUS OF SHEETZ OF 3 DEX MINOR STATE STEPS TO DEX DONE AND RESETS THE DEX START FLOP CN14 DEX DONE! CNTS DEX START O THE PDP LOOPING PROBRAM SEES THE DEX DONE STATUS AND LOADS DIAGLWINGTHE FOLLOWING: DIAG FUNC ON UNIBUS DISION (WHERE TO STORE DATA) - 2) SET DIAG KLLO (VEUS DUS) - 3) DIAG SEND (UBUS DOZ) - 4) DIAG COMM START (UBUS DOB) - 5) UBUS DØ7=1 THE EBUS DS LINES = DIAG FUNC. THE EBUS IS ENAMLED - EBUS THE DIAG PUNC IS STRUGED TO THE KLLD VIA DIAG STRUGE. CNTO DIAG KLIUM CNT3 DIAG SENP: DIAG REG I CLEARS ITSELF AT DIAG CLR TIME (CNT3) AND THERE. BY COMPLETES THE OPERATION KLIG LUADS THE DATA AS PER DIAG FUNC - DS07=1 FIGURE 1 - DIAGNOSTIC WORD 1 D 2 - 33 DTE 1-30,3/ FIGURE 2 DIAG WORD 2 DT6 1-32 FIGURE 3 DIAG WORD 3 D 2- 35 DT E/1-3 3, 14 EBUS PARTY LOGIO The DTE will generate and check parity on deposit examine data and byte string data. It will not generate parity for CONI's to the DTE and will not detect parity for CONO's or DATAO's for the DTE. The parity will be odd parity. When a parity error occurs, the bad data is in the RAM and can be retrieved by the 11/40 for error reporting. Turn to Figure 1, E-Bus parity logic. This figure will be used to help describe the generation and detection of E-Bus parity. First, the parity generation. The parity will be generated for 36 bits in a deposit operation and for 16 bits in a TOLØ transfer. If the TOLØ transfer specifies byte mode, the parity generation is on 16 bits, therefore to insure correct parity on the transmitted byte, the other 8 bits in the TOLØ data RAM location must equal Ø's. On Figure 1, locate the two 74180 parity generation chips. The data input to the chips is the 16 bit RAM output. Therefore, to generate parity for a 36 bit deposit operation, the parity is accumulated each time a DEX word is read from the RAM and placed into the E-Buffer. It is important to note that the unused bits in DEX word 1 must be zeroed or bad parity could occur. For TO10 byte transfers, the parity is generated at the time the byte or word is loaded to the E-Buffer to be transmitted. Assume a 16 bit transfer is going to take place and the word to be transferred is being read from the RAM to the E-Buffer. The RAM data is also felt by those two parity chips. Also, assume for simplicity, the 16 bits are all zeroes or even parity. Therefore all inputs, 15 through ØØ will be low to the chips. Pins 3 and 4 on the chips will also help These determine the chip output. A Signals come from the parity flip flop to the right of the parity chips. This parity flip flop is forced to a Ø condition at each control 4 con state clear time. This is generated each time a major state toggles. Therefore, the parity flip flop will always start in the Ø condition. That makes output 5 low and output 6 high. Following the signals back again to the leftmost parity chip, this allows the in Even signal at pin 3 to be high. With even data on 15 through Ø8 and the in even signal high, the chip will output a high on pin 5 and a low on pin 6. With even data on 7 through $\emptyset$ of the next parity chip and its in EVEN high, pin 6 of this chip will be asserted low. This low is presented to the D input of the parity flip flop. When it's clocked with control 2 parity clock, the flip flop will remain at a $\emptyset$ condition. This flip flop will now be used to generate the odd parity bit to the E-Bus. Follow pin 5 of the flip flop to the left and down to an "and" gate. This is at a low level When control 6 bus select Y is generated to gate the data to the E-Bus it will also be asserted low to this "and" gate. The high from this "and" gate is passed inverted to the E-Bus as E-Bus parity $\downarrow$ and thereby asserts the odd parity for the even data just sent out. In the case of a 36 bit deposit operation, control 6 bus Se Y is not generated until the entire 36 bit word has been packed to the E-Buffer from the RAM. Therefore, the parity bit generation is an accumulative process between the parity flip flop and the parity chips. The parity flip flop will be clocked with the parity chips output each time a DEX word is read from the RAM to the E-Buffer. After the 3 DEX words are read from the RAM, the bus select Y signal will allow the accumulated parity bit to be transmitted along with the data. The E-Bus parity line will be asserted low to represent a l condition for the parity bit. At this time, you should stop the tape and review the parity generation sequence. It may be helpful to you to associate Figure 1 with the parity logic in the prints. So stop the tape and do this. Let's take a look at the logic used in parity detection. Again, we'll assume a condition. Assume a TOll transfer is taking place, word mode is present, and the 16 bits contain an even number of 1's - thereby making the E-Bus parity bit active to force odd parity. On Figure 1, the E-Bus parity line will be asserted low, representing the active parity bit. This is inverted high and gated to the parity flip flop at demand and special DATAO time. Pin 4 of the parity flip flop, the preset pin, is asserted low. This forces the flip flop to the ones condition and therefore "captures" the parity bit from the E-Bus. When the 16 bits of data is written to the RAM from the E-Buffer, the RAM outputs will reflect the RAM inputs, therefore the data being written can be felt at the parity chips. Assume data lines 15 through 8 contain an even number of ones. Pin 3 on this chip is low and pin 4 is high, reflecting the parity flip flop outputs. Therefore, with the in odd line active and even data on the data lines, the leftmost parity chip with assert pin 6 at a high level. Assuming bits 7 through zero are even, the high level on this chip at pin 4 will force the chip to assert its pin 6 at a high level. The DPS4 parity odd signal being high when clocked into the parity flip flop will force the flip flop to a 1's condition, making pin 6 low and 5 high. Follow pin 6 to the right from the flip flop. If a parity error occured pin 6 would be high. In our case, the odd parity was computed correctly making pin 6 low. Let's assume that the parity was incorrect and pin 6 was asserted high at gated write clock time, making the "and" gate. "and" gate just before connection A will propagate the parity error signal for two different operations as can be seen by the inputs on the "or" gate here. One of the times is at TOll minor state ADR increment. This is the last thing to occur for a TOll transfer. The other condition for propagating the parity error is at DEX done time for an examine not occurring in KLlØ diagnostic mode. Therefore, a parity error is generating at the completion of a TOll trans or examine operation if the DPS 4 parity flip flop is in a Ø condition making pin 6 high. You should be able to follow the rest of the sequence for generating the appropriate interrupts on your own. # DTE-20 #### 1.1 INTRODUCTION Each central processor in a KL10 system may have from one to four PDP-11 processors attached, each serving as a "front end" processor. Each PDP-11 is connected to the KL10 by a separate interface called the DTE20 Console Processor Interface, or simply the 10-11 Interface. The following are some of the possible front end functions: 1. Handling unit record equipment - 2. Handling asynchronous communications equipment - 3. Handling synchronous communications equipment - 4. Providing a long term power line frequency clock - 5. Diagnosing the KL10 Central Processor and other functional components in the system - 6. Running a dedicated real-time data acquisition system - 7. Bootstrapping the KL10 system. In terms of basic features, the DTE20 generates parity for Deposit data and detects parity errors for both Examine data and byte transfers over the EBus. The DTE20 connects to the PDP-11 as a standard Unibus peripheral and communicates via interrupt or device address. Up to four DTE20s may be connected to a PDP-11. In a system consisting of four KL10 Central Processors, there may be four PDP-11/40 processors, where each processor can communicate with all KL10s in the system. It is possible to have up to four DTE20s on each PDP-11 in the KL10 system, and each KL10 processor may have 1, 2, 3, or 4 DTE20s connected to it via the EBus. The DTE20 uses the NPR (Direct Memory Access) and BR (Vector Interrupt) features of the PDP-11. In addition, the DTE20 contains logic to detect PDP-11 core memory parity errors during NPR transfers, provided that the memory being accessed contains the parity option (MFU11 UP). The DTE20 provides the following capabilities: - 1. Console functions at Examine and Deposit, restricted or unrestricted. - 2. Doorbell function, where the PDP-11 can interrupt the KL10 Central Processor and vice versa. - 3. High speed simultaneous two-way transfer of variable byte data between the PDP-11 and KL10 memory. - 4. Diagnostic bus for the PDP-11 to diagnose the KL10. - 5. KL10-initiated bootstrap startup of the PDP-11 mechanism (diagnostic bus) to load the microcode into the CRAM, execute PDP-10 instructions, and start or stop the KL10 Central Processor. The following terminology will give some perspective on the front end and its relationship to the DTE20. PDP-11 Communication Region – This region consists of an area of KL10 core memory defined by the deposit relocation and protection word in the Executive Process Table (EPT). This area is written by the PDP-11 using protected deposits, and read by the KL10. It is used for coordination of status, preparing for byte transfer operations, and passing limited amounts of data. Each PDP-11 in the system has a separate communication region in the KL10 memory, which it alone can modify. KL10 Communication Region – This region is defined solely by the KL10 software and is separate from the PDP-11 communication region. It can be written by the KL10, but may be read by the PDP-11 using protected Examines. This area is used to coordinate status, prepare byte transfer operations, and pass limited amounts of data (Figure 1-1). DT6 1-2 Figure 1-1 Overview Communications Region 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 TU: KL10 LIST, J. PARSLOW (200 FILE) TITLE: KL10 PAGING - REV 2 STATUS: FINISHED FILE: [EFS]CH2S08.SPC PDM #1 200-200-037-02 DATE: 5 DEC 75 SUPERSEDED MEMOS: KL10 PAGING PROPOSAL, D. MURPHY, 5 JUNE 73 NEW PAGING DESIGN, D. MURPHY, 31 MAY 74 SUPERSEDED SPECS: NONE ENGINEER: D. MURPHY, J. LEDNARD APPROVED: EDITOR: D. MURPHY TYPIST: J. MCCARTHY REVIEWED: 6 AUG 75 DISTRIBUTED: #### ABSTRACT THIS CHAPTER DESCRIBES THE KL10 PAGING FACILITIES. THESE FACILITIES ARE A CONSIDERABLE ADVANCE OVER KI10 PAGING, ALTHOUGH THE KL10 ALSO PROVIDES A KI10 PAGING MODE. KL10 PAGING PROVIDES FOR EFFICIENT PROGRAM WORKING SET MANAGEMENT AND DEMAND PAGING. IT ALSO PROVIDES FOR EXTENSIVE SHARING OF DATA AND PROGRAMS ON A PAGE-BY-PAGE BASIS. REVISION HISTORY REV DESCRIPTION 1 REVIEW CHANGES 2 CLEANUP CHG NO ORIG DATE APPD BY DATE 6 AUG 75 5 DEC 75 THE KL10 PAGING FACILITIES ARE INTENDED TO SUPPORT SOPHISTICATED OPERATING SYSTEM FEATURES, INCLUDING IN PARTICULAR: - EFFICIENT PROGRAM WORKING SET MANAGEMENT AND DEMAND PAGING. - 2. EXTENSIVE SHARING OF DATA AND PROGRAMS ON A PAGE-BY-PAGE BASIS. MUCH OF THE MECHANISM DESCRIBED HEREIN IS IMPLEMENTED BY KL10 MICROCODE RATHER THAN SPECIFIC HARDWARE. THE COMBINATION OF HARDWARE AND MICROCODE WHICH IMPLEMENTS THIS SPECIFICATION WILL BE REFERRED TO AS THE KL10 PAGER. THE KL10 ALSO SUPPORTS KI10 PAGING AS A SPECIAL MODE. KI10 PAGING IS NOT DESCRIBED IN THIS CHAPTER. THIS PAGING DESIGN ALSO SUPPORTS THE EXTENDED ADDRESSING FACILITIES OF THE KL10 PROCESSOR, AND IT IS EXTENDABLE BEYOND THE 32-SECTION IMPLEMENTATION OF THE KL10. THE PHYSICAL CORE ADDRESS FIELDS SUPPORT UP TO 27 BITS (134 MILLION WORDS) OF PHYSICAL CORE MEMORY; THE KL10 IMPLEMENTS 22 BITS (4 MILLION WORDS) OF. THIS. THERE IS ALSO AN IMPLICIT LIMIT OF 2\*\*23 (8 MILLION) PAGES PER DISK STRUCTURE (4 BILLION WORDS). N.B. "CORE" IN THIS DISCUSSION IS NOT MEANT TO SPECIFY A TECHNOLOGY, BUT A MEMORY SYSTEM WITH ACCESS TIME AND CAPACITY SIMILAR TO CORE. #### ADDRESS SPACES THE USER ADDRESS SPACE IS HOMOGENEOUS AND CONSISTS OF 32 EGUAL SECTIONS. SECTION O IS NOT TREATED IN ANY SPECIAL MANNER BY THE PAGING FACILITIES. THE SECTION TABLE FOR THE USER ADDRESS SPACE RESIDES IN THE UPT AND CONSISTS OF 32 SECTION POINTERS. THE EXEC ADDRESS SPACE ALSO CONSISTS OF 32 EQUAL SECTIONS. ITS SECTION TABLE RESIDES IN THE EPT AND CONSISTS OF 32 SECTION POINTERS. THE MONITOR SOFTWARE CAN EFFECTIVELY DIVIDE THE EXEC ADDRESS SPACE INTO PER-PROCESS AND PER-JOB AREAS THROUGH THE USE OF INDIRECT POINTERS (SEE APPENDIX), HENCE NO SUCH DIVISION NEED BE BUILT INTO THE PAGER. IN A MULTI-PROCESSING SYSTEM, EACH CPU HAS ITS OWN EPT AND HENCE ITS OWN EXEC SECTION TABLE. #### SECTION POINTERS A SECTION POINTER REPRESENTS AN ENTIRE SECTION, I.E., A 256K-WORD ADDRESS SPACE. IT POINTS TO A PAGE TABLE WHICH IN TURN CONTAINS POINTERS REPRESENTING EACH PAGE OF THAT SECTION. 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 PAGE 3 COMPANY CONFIDENTIAL - KL10 PAGING - REV 2 THE SECTION POINTER MAY BE IMMEDIATE, SHARED OR INDIRECT FORMAT: IN ANY CASE, IT MUST YIELD THE PHYSICAL CURE ADDRESS OF A PAGE CONTAINING A PAGE TABLE. #### PAGE TABLES A PAGE TABLE IS A PAGE CONTAINING PAGE POINTERS FOR ONE SECTION. THERE ARE 512 PAGES PER SECTION AND EACH POINTER IS ONE 36-BIT WORD. HENCE A PAGE TABLE IS A FULL PAGE. STORAGE ADDRESSES (PAGE ADDRESSES) A STORAGE ADDRESS IDENTIFIES A PAGE OF PHYSICAL STORAGE IN CORE OR ON SOME OTHER MEDIUM. THE FORMAT OF THE STORAGE ADDRESS DETERMINES BOTH THE MEDIUM AND THE ADDRESS WITHIN THAT MEDIUM. STORAGE ADDRESSES ARE FOUND IN PAGE POINTERS AND IN SPT ENTRIES (BELOW), AND ARE 24-BIT QUANTITIES. IF BITS 12-17 ARE O. THE ADDRESS REFERS TO CORE MEMORY. BITS 23-35 ARE THE PHYSICAL CORE PAGE NUMBER OF THE PAGE (B18-22 MBZ). UNLY VIRTUAL ADDRESS REFERENCES WHICH THANSLATE TO PHYSICAL CORE ADDRESSES CAN BE COMPLETED BY THE PROCESSOR. IF BITS 12-17 ARE NOT 0. THEN THE ADDRESS IS SOMETHING OTHER THAN PHYSICAL CORE (E.G., DISK OR DRUM). A VIRTUAL ADDRESS REFERENCE WHICH TRANSLATES TO A NUN-CORE ADDRESS CANNOT BE COMPLETED BY THE PROCESSOR, AND A TRAP TO THE MONITUR MUST BE INITIATED. THE FORMAT OF NON-CORE ADDRESSES IS IRRELEVANT TO THE PAGER BEYOND THE CONVENTION THAT HITS 12-17 ARE NOT 0. # PAGE POINTERS THERE ARE THREE TYPES OF PAGE POINTERS, IMMEDIATE, SHARED, AND INDIRECT. THE POINTER TYPE IS ENCODED IN BITS 0-2 OF THE PUINTER AS FOLLOWS: # 4-7 NOT USED, RESERVED. EACH PAGE POINTER CONTAINS ACCESS BITS WHICH DETERMINE WHAT TYPES OF REFERENCES MAY BE MADE TO THE PAGE. THE ACCESS BITS ARE HANDLED IN THE SAME WAY REGARDLESS OF WHICH OF THE THREE POINTER TYPES IS BEING INTERPRETED. P (PUBLIC, B3) IF THIS BIT IS OFF, THE PAGE MAY ONLY BE REFERENCED BY PROGRAMS RUNNING IN CONCEALED OR KERNEL MODE. SEE KI10 REFERENCE MANUAL FOR ADDITIONAL DETAILS. W (WRITE, B4) IF THIS BIT IS OFF, WRITE REFERENCES MAY NOT BE DONE TO THE PAGE. C (CACHE, B6) IF THIS BIT IS ON, DATA IN THIS PAGE MAY BE PLACED IN THE CACHE. B5,7-11 THESE BITS ARE NOT USED BY THE PAGER AND ARE RESRVED FOR FUTURE SPECIFICATION BY DEC. #### IMMEDIATE POINTER AN IMMEDIATE POINTER CONTAINS THE PHYSICAL ADDRESS OF THE ASSOCIATED PAGE IN BITS 12-35. THIS POINTER TYPE IS ALSO KNOWN AS PRIVATE SINCE THE PAGE IS PRIVATE TO THE PAGE TABLE WHICH CONTAINS THE POINTER. #### SHARED POINTER A SHARED POINTER CONTAINS AN INDEX WHICH POINTS INTO THE SPT (SPECIAL/SHARED PAGES TABLE). THE ASSOCIATED SPT ENTRY THEN CONTAINS THE PHYSICAL ADDRESS FOR THE PAGE. THE SPT ENTRY IS FOUND AT THE PHYSICAL CORE ADDRESS GIVEN BY THE SUM OF THE SPT BASE REGISTER AND THE SPT INDEX FROM THE SHARED POINTER. THIS IS KNOWN AS A SHARED POINTER BECAUSE MANY PAGE TABLES MAY CONTAIN SHARED POINTERS TO THE SAME PHYSICAL PAGE. REGARDLESS OF THE NUMBER OF PAGE TABLES HOLDING A PARTICULAR SHARED POINTER, THE PHYSICAL ADDRESS IS RECORDED ONLY ONCE IN THE SPT. HENCE THE MONITOR MAY MOVE THE PAGE WITH ONLY ONE ADDRESS TO UPDATE. # INDIRECT POINTER THE INDIRECT POINTER IDENTIFIES ANOTHER PAGE TABLE AND A POINTER WITHIN THAT PAGE TABLE. IT CAUSES THE NEW POINTER TO BE FETCHED AND INTERPRETED. HENCE, THE INDIRECT PUINTER IS USED TO MAKE A PAGE OF ONE ADDRESS SPACE EXACTLY EQUIVALENT TO A PAGE OF ANOTHER ADDRESS SPACE. THE INDIRECT POINTER IDENTIFIES THE OBJECT PAGE TABLE USING AN THE PHYSICAL ADDRESS OF THE PAGE TABLE IS FOUND IN THE ASSOCIATED SPT ENTRY JUST AS FOR A SHARED POINTER. THIS IS DONE SO THAT THE PHYSICAL ADDRESS OF A PAGE TABLE MAY BE KEPT IN ONE PLACE AND NEED NOT BE DUPLICATED IN ANY PAGE POINTERS. ONCE THE OBJECT PAGE TABLE HAS BEEN FOUND (AND DETERMINED TO BE IN CORE), THE PAGE NUMBER FIELD OF THE INDIRECT POINTER IS USED AS AN INDEX TO SELECT A NEW POINTER WORD FROM THE PAGE TABLE. THIS NEW POINTER MAY BE OF ANY OF THE THREE POINTEP TYPES OR IT MAY BE NO-ACCESS. THE ACCESS BITS OF THE NEW POINTER ARE "AND"ED WITH THOSE OF THE INDIRECT POINTER. THUS ACCESS TO A PAGE IS PROHIBITED IF EITHER POINTER WOULD PROHIBIT IT. THE PAGER WILL INTERPRET INDIRECT POINTERS TO AN ARBITRARY DEPTH BUT MUST BE ABLE TO TERMINATE INDIRECT POINTER INTERPRETATION TO SERVICE A PRIORITY INTERRUPT IN THE CASE OF LONG INDIRECT CHAINS OR INDIRECT LOOPS. #### SPT THE SPT (SPECIAL/SHARED PAGES TABLE) HOLDS PHYSICAL ADDRESSES FOR PAGES WHICH ARE SHARED AMONG MANY PAGE TABLES (PROCESSES) OR WHICH ARE USED IN SOME SPECIAL WAY, E.G., AS PAGE TABLES. A PAGER REGISTER (AC BLOCK 6, WORD 3) HOLDS THE BASE ADDRESS OF THE SPT. THE SPT INDEX FOUND IN POINTERS IS ADDED TO THE SPT BASE ADDRESS TO FORM THE PHYSICAL CORE ADDRESS OF THE ASSOCIATED ENTRY. THE SPT ENTRY CONTAINS A PHYSICAL ADDRESS IN BITS 12-35. BITS 0-11 ARE IGNORED BY THE PAGER AND ARE USED AS A SHARE COUNT BY THE MONITOR. # CURE STATUS TABLE IN ORDER TO DYNAMICALLY MANAGE CORE IN A VIRTUAL MEMORY ENVIRONMENT, IT IS EXTREMELY IMPORTANT FOR THE MONITOR TO BE ABLE TO OBTAIN INFORMATION ABOUT THE MEMORY REFERENCES GENERATED BY USER JOBS. THE CORE STATUS TABLE (CST) IS USED TO RECORD AND HOLD SUCH INFORMATION. THE BASE ADDRESS OF THE CST IS HELD IN A PAGER REGISTER (AC BLOCK 6, WORD 2). THIS IS ADDED TO THE PHYSICAL CORE PAGE NUMBER FROM A STORAGE ADDRESS TO FORM THE ADDRESS OF THE ASSOCIATED CST ENTRY. A CST ENTRY IS USED AND UPDATED IN THE FOLLOWING MANNER: - 1. FETCH THE CST ENTRY. - 2. IF BITS 0-5 ARE 0, THE PAGE IS INACCESSIBLE AND A TRAP TO THE MONITOR IS INITIATED. - 3. THE CST ENTRY IS "AND"ED WITH A MASK BEING HELD IN A PAGER REGISTER (CSTMSK, AC BLOCK 6, WORD 0). - 4. THE RESULT IS IORED WITH THE QUANTITY IN A SECOND PAGER REGISTER (CSTDATA, AC BLOCK 6, WORD 1). - 5. IF THE CURRENT VIRTUAL ADDRESS REFERENCE IS A WRITE REFERENCE (AND THE ACCESS BITS PERMIT A WRITE), A 1 IS IOPED INTO BIT 35. - 6. THE RESULT IS STORED BACK INTO THE CST. THIS PROCEDURE ALLOWS THE MONITOR TO SET CERTAIN FIELDS AND MERGE OTHERS. TYPICALLY, ONE FIELD IS SELECTED AS AN "AGE", AND A VALUE PEPRESENTING TIME IS SET INTO THIS FIELD. THUS PHYSICAL PAGES MAY BE ORDERED BY TIME OF LAST REFERENCE. ANOTHER FIELD IS TYPICALLY USED TO RECORD WHAT PROCESSES REFERENCE A PAGE. THIS IS DONE BY ASSIGNING A BIT POSITION TO EACH ACTIVE PROCESS AND PLACING A 1 IN THAT BIT POSITION IN THE PAGER DATA WORD. THUS THE CST WORD FOR A PAGE WILL HAVE ONES IN THE BIT POSITIONS OF EACH OF THE PROCESSES WHICH REFERENCED IT. ADDITIONALLY, THE MODIFIED BIT (B35) WILL BE SET IF THE PAGE HAS BEEN MODIFIED. THE MONITOR NEED NOT SWAP OUT PAGES TO WHICH ONLY READ REFERENCES HAVE BEEN DONE. # POINTER INTERPRETATION FLOW THE FOLLOWING IS A DESCRIPTION OF THE POINTER INTERPRETATION ALGORITHM. IN THE FOLLOWING FLOW, THE TERM "USER" REFERS TO WHETHER AN EXEC OR USER SECTION IS BEING REFERENCED. THIS IS THE SAME AS THE PROCESS STATE BIT, EXCEPT UNDER PXCT (WHERE THE PROCESSOR CAN BE IN EXEC MODE WHILE REFERENCING A USER SECTION). THIS FLOW IS ALSO REPRESENTED BY A FLOW CHART IN THE FIGURES SECTION OF THIS DOCUMENT - 1. INITIALIZE LOCAL PAGER VARIABLES P, W, AND C TO 1. - 2. FETCH SECTION POINTER. THE SECTION POINTER IS FOUND IN THE USER SECTION TABLE IN THE UPT (LOCATION USECT THROUGH USECT+37) IF THE REFERENCE IS TO A USER SECTION, AND THE EXEC SECTION TABLE IN THE EPT (LOCATION ESECT THROUGH ESECT+37) IF THE REFERENCE IS TO AN EXEC SECTION. (USECT=ESECT=440) - TRAP IF A NO-ACCESS SECTION POINTER. A SECTION MAY BE NON-EXISTENT FOR THE RUNNING PROCESS, IN WHICH CASE THE SECTION POINTER WILL BE O. BITS 0-2 OF THE SECTION POINTER ARE USED AS A CODE FIELD JUST AS WITH PAGE POINTERS. CODE 0 IS NO-ACCESS, CODE 1 IS IMMEDIATE, CODE 2 (SHARE) IS NURMAL SECTION POINTER, CODE 3 (INDIRECT) MAY ALSO BE USED, OTHER CUDES ARE NOT DEFINED. - 4. UPDATE ACCESS BITS. AND P, W, C (LOCAL PAGER VARIABLES) WITH SECTION POINTER BITS 3, 4, 6 RESPECTIVELY. - 5. IF THE CODE IN BITS 0-2 IS 1, BITS 23-35 CONTAIN THE PAGE TABLE ADDRESS. OTHERWISE, FETCH THE PAGE TABLE PHYSICAL ADDRESS. FETCH FRUM THE PHYSICAL CORE ADDRESS GIVEN BY THE SUM OF THE SPT BASE ADDRESS AND THE SPT INDEX. THE SPT INDEX IS BITS 18-35 OF THE LAST POINTER FETCHED (A SECTION POINTER OR AN INDIRECT POINTER). - TRAP IF THE PAGE TABLE IS NOT IN CORE. IF THE PHYSICAL ADDRESS OBTAINED IN STEP 5 DOES NOT CONTAIN 0 IN BITS 12-17, THEN THE PHYSICAL ADDRESS IS NOT A CORE ADDRESS AND A TRAP IS INITIATED. IF THE SECTION POINTER WAS INDIRECT, FETCH A NEW SECTION POINTER FROM THIS PAGE TABLE, THE ENTRY GIVEN BY BITS 9-17 OF THE INDIRECT POINTER, AND GO TO 3. - 7. CHECK AND UPDATE THE CST FOR THE PAGE TABLE. FETCH FROM THE PHYSICAL CORE ADDRESS GIVEN BY THE SUM OF THE CST BASE ADDRESS AND THE PHYSICAL CORE PAGE NUMBER. TRAP IF BITS 0-5 OF THE CST ENTRY ARE 0. OTHERWISE, AND CSTMSK, IOR CSTDATA, AND STORE THE RESULT BACK INTO CORE. THE MODIFIED BIT SHOULD NOT BE CHANGED HERE. - 8. FETCH THE PAGE POINTER. THE PAGE POINTER IS FETCHED FROM THE PHYSICAL CORE ADDRESS CONSISTING OF THE CORE PAGE NUMBER OF THE PAGE TABLE IN BITS 14-26. AND THE CURRENT VIRTUAL PAGE NUMBER IN BITS 27-35. THE CURRENT PAGE NUMBER CAME FROM VMA BITS 18-26 OR FROM BITS 9-17 OF THE LAST INDIRECT POINTER. - 9. UPDATE ACCESS BITS. THE P, W, AND C BITS ARE ANDED WITH THE RESPECTIVE PAGER VARIABLES. - 10. DISPATCH ON POINTER TYPE. IF A NO-ACCESS POINTER (CODE O), INITIATE A TRAP. IF AN INDIRECT POINTER, (CODE 3) TAKE BITS 9-17 AS THE NEW CURRENT PAGE NUMBER, AND TAKE BITS 18-35 AS AN SPT INDEX IDENTIFYING A NEW PAGE TABLE. LOOP BACK TO STEP 5. IF A SHARE POINTER, FETCH THE SPT ENTRY GIVEN BY THE SUM OF THE SPT BASE REGISTER AND BITS 18-35 OF THE SHARE POINTER. IF AN IMMEDIATE POINTER, CONTINUE TO STEP 11. - 11. TRAP IF PAGE NOT IN CORE. IF BITS 12-17 OF THE PHYSICAL ADDRESS ARE NOT 0, THE ASSOCIATED PAGE IS NUT IN CORE AND A TRAP TO THE MONITOR IS INITIATED. - 12. CHECK AND UPDATE THE CST FOR THE PAGE. FETCH FROM THE PHYSICAL CORE ADDRESS GIVEN BY THE SUM OF THE CST BASE ADDRESS AND THE PHYSICAL CORE PAGE NUMBER. IRAP IF BITS 0-5 OF THE CST ENTRY ARE 0. OTHERWISE, AND CSTMSK, IOR CSTDATA, AND IOR B35 IF A WRITE REFERENCE 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 7.8 PAGE 8 COMPANY CONFIDENTIAL - KL10 PAGING - REV 2 AND Wai. STORE THE RESULT BACK INTO CORE. 13. COMPLETE THE VIRTUAL ADDRESS REFERENCE AND/OR LOAD PAGING MEMORY. INITIATE ILLEGAL WRITE TRAP IF WRITE AND NOT-w. THE PHYSICAL ADDRESS FOR THE REFERENCE CONSISTS OF THE PHYSICAL CORE PAGE NUMBER IN BITS 14-26, AND VMA BITS 27-35 IN BITS 27-35. INSTRUCTIONS RELEVANT TO PAGING. SEE CHAP 2.6 OF KL10 FUNCTIONAL SPECS, KL10 INTERNAL IO INSTRUCTIONS, FOR ADDITIONAL INFORMATION. - 1. LUAD UBR (DATAO PAG,) LOAD EBR (CONO PAG,). - 2. CLEAR PAGING MEMORY (DATAO PAG, CONO PAG,). - 3. CLEAR PAGING MEMORY ENTRY FOR MUNITUR VIRTUAL ADDRESS E (CLRPT E). - 4. PAGING ON/OFF (CONO PAG,). - 5. DECLARE SPT BASE ADDRESS; CST BASE ADDRESS; CSIMSK; CSTDATA. (DONE AS DEPOSITS INTO RESERVED AC BLOCK.) PAGE FAIL DATA THE FOLLOWING DATA IS STURED WHEN A PAGE FAIL TRAP IS INITIATED: - 1. VIRTUAL ADDRESS OF REFERENCE - 2. USER BIT, PUBLIC BIT, WRITE REFERENCE BIT - 3. PAGE FAIL CODE SPECIFIC PAGE FAIL CODES ARE GENERATED AND STURED IN THE PAGE FAIL WORD FOR THE FOLLOWING CUNDITIONS: - 1. PROPRIETARY VIOLATION - 2. REFILL ERROR - 3. ADDRESS COMPARE - 4. PAGE TABLE PARITY ERROR - 5. MEMORY DATA PARITY ERROR 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 PAGE 9 CUMPANY CONFIDENTIAL - KL10 PAGING - REV 2 ALL OTHER PAGE FAIL CONDITIONS STORE ONLY THE DATA DESCRIBING THE REFERENCE (ADDRESS, USER, PUBLIC, WRITE) AND THE SOFTWARE WILL DETERMINING THE CAUSE OF THE PAGE FAIL AND THE PROPER ACTION. 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 PAGE 10 COMPANY CONFIDENTIAL - KL10 PAGING - REV 2 # KL10 PAGING - WORD FORMATS SECTION PUINTER THE SECTION POINTER IS FOUND IN THE USER OR EXEC SECTION TABLE. (PART OF UPT OR EPT.) SECTION POINTER PROVIDES (VIA THE SPT) THE PHYSICAL ADDRESS OF THE PAGE TABLE FOR THE GIVEN SECTION. | CODE: | 0 | NO-ACCESS (TRAP) | · | |---------|----------|--------------------|-----------------------------------------| | | 1 | IMMEDIATE | | | | 2 | SHARE | | | | 3 | INDIRECT | | | | 4-7 | UNUSED, RESERVED | | | 0 1 2 3 | 4 5 6 | 18 | 35 | | ICHUEIR | IMI ICIV | /////// PAGE TA | ABLE IDENTIFIER 1 | | | | | (SPT INDEX) | | ++- | +-+-+-+ | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | NORMAL S | ECTION PUINTER (CO | DE = 2) | | 0 2 3 | 4 5 6 | 9 18 | 35 | | ICODEIF | IMI ICIV | //ISECTION ISEC | TION TABLE IDENTIFIER | | 1011 1 | - | //!TABLE INDEX! | (SPT INDEX) | | | | | | INDIRECT SECTION POINTER (CODE = 3) 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 PAGE 11 COMPANY CONFIDENTIAL - KL10 PAGING - REV 2 # PAGE POINTERS # FOUND IN PAGE TABLES | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 12 | | | | | 35<br> | |----|-----|------------|-----|---|---|---------|---------------|----------|---------|----|------|--------| | 11 | วกเ | Œ | IP. | W | | ICI/ | ///1 | PHYSICAL | ADDRESS | OF | PAGE | į | | 1 | 001 | l<br>• • • | 1 | | | L / | ///\<br>==+== | | | | | +== | IMMEDIATE POINTER (CODE FIELD = 1) B12-35 GIVE PHYSICAL ADDRESS OF PAGE IF B12-17 >< 0, PAGE NOT IN CORE-TRAP IF B12-17 = 0, B23-35 GIVE CORE PAGE NUMBER OF PAGE, B18-22 MBZ | | 2 | | 6 | | | 18 | | | 35 | |-------|-----|--------------|----|------|---|----|-----|-------|----| | ICODE | 1 2 | SAME<br>IMME | AS | 1/// | ( | 1 | SPT | INDEX | 1 | SHARED POINTER (CODE FIELD = 2) B18-35 GIVE SPT INDEX (SPTX). SPTX + SPT BASE ADDRESS # PHYSICAL CORE ADDRESS OF WURD HOLDING PHYSICAL ADDRESS OF PAGE. 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 PAGE 12 COMPANY CONFIDENTIAL - KL10 PAGING - REV 2 0 1 2 3 6 9 17 18 35 !CODE!SAME AS 1//! PAGE ! PAGE TABLE IDENTIFIER! !011 ! IMMED. !//!NUMBER! (SPT INDEX) ! INDIRECT POINTER (CUDE FIELD = 3) THIS POINTER TYPE CAUSES ANOTHER POINTER TO BE FETCHED AND INTERPRETED. THE NEW POINTER IS FOUND IN WORD N (B9=17) OF THE PAGE ADDRESSED BY C(SPT + SPTX). SPT ENTRY FOUND IN THE SPT, I.E., WHEN FETCHING C(SPT +SPTX) 12 35 !////////////// PHYSICAL ADDRESS OF PAGE ! !//////// OR PAGE TABLE ! B12-35 GIVE PHYSICAL ADDRESS OF PAGE. THE BASE ADDRESS (PHYSICAL CORE ADDRESS) OF THE SPT - RESIDES IN UNE AC OF THE RESERVED AC BLOCK. 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 PAGE 13 COMPANY CONFIDENTIAL - KL10 PAGING - REV 2 PHYSICAL STORAGE ADDRESS FOUND IN B12-35 OF IMMEDIATE POINTERS AND SPT ENTRIES. | • • | 17 18 | | 35<br>+ | |-----|-------|--------|----------------| | 1 | 1MB2 | L CORE | E PAGE NUMBER! | | 1 | • | - | F 812-17 = 0 | IF B12-17 = 0, THEN B23-35 ARE CORE PAGE NUMBER (I.E., B14-26 OF PHYSICAL CORE ADDRESS) OF PAGE AND B18-22 MBZ. IF B12-17 >< 0, THEN ADDRESS IS NOT CORE AND PAGER TRAPS. CORE STATUS TABLE ENTRY FOUND WHEN FETCHING C(CBR + CDRE PAGENO) | 0 | 5 | 32 | 34 | 35 | |----|------|----|----|-----| | +- | | | | | | | CODE | i | | | | +- | | | | +-+ | BO-5 ARE CODE FIELD: O - UNAVAILABLE, TRAP 1-77 - AVAILABLE B32+34 RESERVED FOR FUTURE HARDWARE SPECIFICATION. B35 IS "MODIFIED" BIT, SET ON ANY WRITE REF TO PAGE. WHENEVER A CORE PAGE NUMBER (PHYS. ADR WITH 812-17=0) IS FOUND DURING POINTER INTERPRETATION, THE CST WORD AT CBR + CORE PAGENO IS UPDATED AS FOLLOWS: - 1. FETCH C(CBR+CORE PAGENO) - 2. TRAP IF B0-5 #0 - 3. AND WITH MASK FROM RESERVED AC BLOCK - 4. IOP WITH DATA FROM RESERVED AC BLOCK - 5. IOR B35 IF WRITE REFERENCE 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 PAGE 14 COMPANY CONFIDENTIAL - KL10 PAGING - REV 2 QUANTITIES IN HARDWARE REGISTERS (RESERVED AC BLOCK) SPT SPT BASE REGISTER 14 35 1 PHYSICAL CORE WORD ADDRESS 1 CBR CST BASE REGISTER 14 35 I PHYSICAL CORE WORD ADDRESS I CSTMSK CST UPDATE MASK ANDED WITH CST WORD DURING UPDATE (B32-35 MUST BE ALL 1'S TO PRESERVE EXISTING CSI INFORMATION) CSTDATA CST UPDATE DATA IORED WITH CST WORD DURING UPDATE (B32-35 MUST BE ALL O'S TO PRESERVE EXISTING CST INFORMATION) ALL UNSPECIFIED BITS AND FIELDS ARE RESERVED FOR FUTURE SPECIFICATION BY DEC. ``` HERE WHEN PAGING CACHE REQUIRES TRANSLATION INFORMATION MEANING SYMBOL •> "GOES TU" 1 VMA<13-17>->SECT NO! 1 • I VMA<18-26>->PAGE NO; I I1 -> P; I -> W; I -> CI "ANDED WITH" "ORED WITH" "CONCATENATED WITH" 1 "ADDED TO" 1 C() THE WORD WHOSE PHYSICAL V ADDRESS IS GIVEN BY THE EXPRESSION IN PARENTHESIS / USER \ NO YES ADDRESS \---+ .u====/ ? / EXEC! I C(UBR'USECT+ I I C(EBR'ESECT+ I I C(AR<23-35>'SECTNU) I ISECT NO) -> ARI ISECT NO) -> ARI I -> AR 1 AR<0-2> -> TYPE; 1 P ENABLES ACCESS BY PUBLIC I P - AR<3> -> P; | W ENABLES WRITE ACCESS I W - AR<4> -> W; I C ENABLES DATA INTO CACHE 1 C - AR<6> -> C1 TEST TYPE ITYPE=4-7 ITYPE=0 ITYPE=1 ITYPE=2 ITYPE=3 I IIMMEDIATE ISHARED ------ UNDEFINED 1 IAR<9-17> -> SECT NO!! 1 / INDIRECT \1 TRAP 1 \ PAGE /1 | C(SBR+AR<18-35>) | 1 -> AR C(SBR+AR<18=35>) ! NU / YES! 1 -> AR 1 +--/AR<12-17>\---1 \ = 0 ? / 1 TRAP ``` 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 PAGE 19 CUMPANY CONFIDENTIAL - KL10 PAGING - REV 2 APPENDIX I - EPT/UPT SYMBOLS USED ESECT = 440 SECTION TABLE FOR EXEC SECTIONS 0-37 USECT = 440 SECTION TABLE FOR USER SECTIONS 0-37 # APPENDIX II THE FOLLOWING DISCUSSES SOME OF THE DESIGN AND IMPLEMENTATION ISSUES OF THE PAGER. # CACHED PAGING DATA THE KL10 HAS A "PAGING MEMORY" WHICH HOLDS VIRTUAL-TO-PHYSICAL MAPPING INFORMATION. THIS IS EFFECTIVELY A CACHE OF PAGING DATA WHICH HAS BEEN FETCHED FROM MEMORY AND/OR DETERMINED BY POINTER INTERPRETATION. NOTE, HOWEVER, THAT IT IS TOTALLY DISTINCT FROM THE MEMORY CACHE, USUALLY REFERRED TO AS SIMPLY "THE CACHE". WHEN A VIRTUAL ADDRESS REFERENCE IS REQUESTED, THE PAGING MEMORY IS FIRST CHECKED TO SEE IF THE CORRESPONDING PHYSICAL ADDRESS IS PRESENT. IF IT IS, THE REFERENCE CAN PROCEED WITH NO DELAY. IF IT IS NOT, THE DATA MUST BE OBTAINED FROM CORE. THE KL10 PAGING MEMORY IS IMPLEMENTED AS A TABLE WITH ONE ENTRY FOR EACH OF THE 512 PAGES OF THE VIRTUAL ADDRESS SPACE. (THE KL10 IMPLEMENTED THE EQUIVALENT FUNCTION WITH ASSOCIATIVE MEMORY.) THE USER AND EXEC ADDRESS SPACES USE THE SAME 512 ENTRIES, BUT THE INDEX IS OFFSET DIFFERENTLY SO AS TO REDUCE CONFLICTS. AT ANY TIME THEN, THE PAGING MEMORY WILL BE HOLDING MAPPING INFORMATION FOR MOST OF THE PAGES ACTIVELY BEING USED BY THE RUNNING PROGRAM. WHEN THE MONITOR TAKES ANY ACTION WHICH WOULD INVALIDATE SOME EXISTING VIRTUAL-TO-PHYSICAL ADDRESS ASSOCIATIONS, THE PAGING MEMORY MUST BE PARTIALLY OR COMPLETELY CLEARED. SUCH CASES INCLUDE: - 1. CHANGE OF USER PROCESS THE ENTIRE USER ADDRESS SPACE CHANGES, SO THE ENTIRE PAGING MEMORY MUST BE CLEARED. - 2. REMOVAL OF ONE PAGE FROM CORE OR REMOVAL OF A PUINTER FROM THE USER PROCESS PAGE TABLE THE ENTIRE PAGING MEMORY MUST BE CLEARED SINCE SHARED AND INDIRECT POINTERS MAY HAVE CAUSED THE ONE PHYSICAL PAGE TO APPEAR IN SEVERAL VIRTUAL PAGES. - 3. IN SOME CASES, THE MONITOR WILL MAP A PAGE INTO THE EXEC MAP FOR LOCAL USE. WHEN THIS PAGE IS UNMAPPED, ONLY THAT ONE ASSOCIATION NEED BE CLEARED FROM THE PAGING MEMORY. THE PAGER PROVIDES A FUNCTION TO CLEAR THE ASSOCIATION FOR A PARTICULAR VIRTUAL ADDRESS. THIS MAY BE USED IN THIS CASE TO REDUCE SUBSEQUENT RELOAD #### OVERHEAD. IN KL10 PAGING MODE, WHEN THE PAGING MEMORY FAILS TO CONTAIN THE DATA FOR THE REQUESTED VIRTUAL ADDRESS, A SPECIAL TRAP IN THE MICROCODE OCCURS. AFTER SAVING VULNERABLE ACTIVE EBOX DATA, THE MICROCODE INVOKES THE POINTER TRACING AND INTERPRETATION ALGORITHM DESCRIBED ABOVE. IF THE POINTER INTERPRETATION YIELDS A VALID CURE ADDRESS, IT AND THE ACCESS INFORMATION ARE LOADED INTO THE PAGING MEMORY. THEN THE EBOX ACTIVE REGISTERS ARE RESTORED AND THE ORIGINAL MEMORY REFERENCE IS REQUESTED AGAIN. THE PAGER IS REQUIRED TO MAINTAIN THE MUDIFIED BIT IN THE CORE STATUS TABLE. THIS MEANS THAT THE FIRST WRITE REFERENCE TO A PAGE MUST BE DETECTED EVEN IF PREVIOUS READ REFERENCES HAVE BEEN MADE. THE MICROCODE IMPLEMENTS THIS AS FOLLOWS: ON A PAGING MEMORY RELOAD, THE WRITE ACCESS (W) BIT IS SET IN THE PAGING MEMORY ONLY IF THE CURRENT MEMORY REFERENCE IS A WRITE (AND WRITE IS LEGAL FOR THE PAGE). THUS IF THE FIRST REFERENCE TO A PAGE IS READ, THE WBIT IN THE CORRESPONDING PAGING MEMORY ENTRY WILL BE SET TO O, AND A SBSEQUENT WRITE REFERENCE WILL CAUSE ANOTHER TRAP TO THE MICROCODE. ON THIS SECOND TRAP, THE POINTER INTERPRETATION WILL BE REPEATED AND THE PAGING MEMORY RELOADED, THIS TIME WITH THE W BIT SET. IT HAS BEEN SUGGESTED THAT THE MICRUCODE COULD USE THE UNUSED BIT (FORMERLY THE S BIT) IN THE PAGING MEMORY TO RECORD WHETHER OR NOT THE PAGE IS WRITABLE AND THEREBY AVOID THE SECOND POINTER TRACE IN THE WRITE-AFTER-READ CASE. THE PERFORMANCE IMPROVEMENT APPEARS TO BE VERY SMALL HOWEVER AND AT PRESENT DUES NOT SEEM WORTH THE ADDITIONAL MICROCODE WHICH WOULD BE REQUIRED. #### CACHE CONSIDERATIONS IN A ONE-CPU CONFIGURATION, IT DOES NOT MATTER LOGICALLY WHETHER MICROCODE PAGING REFERENCES ARE CACHED. SINCE THE PAGING MEMORY IS AVAILABLE TO HOLD PAGING DATA, IT WOULD SEEM REDUNDANT TO ALSO HOLD PAGE POINTERS IN THE CACHE. ALSO, IT APPEARS UNLIKELY THAT REFERENCES ARE MADE TO PAGE POINTERS VERY OFTEN. ON THE OTHER HAND, THE SECTION O SECTION POINTERS (EXEC AND USER) AND THE ASSOCIATED SPT WORDS ARE REFERENCED ON EVERY PAGE MEMORY RELOAD. HENCE, IT IS UNCLEAR WHETHER A PERFORMANCE ADVANTAGE IS OBTAINED BY CACHING OR NOT CACHING PAGE REFILL REFERENCES. #### MULTI-CPU CONSIDERATIONS IN A MULTI-CPU CONFIGURATION USING KL108, EACH PROCESSOR WOULD HAVE ITS OWN PAGING MEMORY, AND IN GENERAL, ALL OF THEM MUST BE CLEARED ON ANY EVENT WHICH REQUIRES CLEARING ONE. THEREFORE THE MONITOR MUST HAVE A SIGNAL MECHANISM TO QUICKLY REQUEST THE OTHER PROCESSORS TO EXECUTE THE APPROPRIATE PAGER INSTRUCTIONS. THE CODE FIELD OF THE CORE STATUS TABLE MAY BE USED TO PREVENT ACCESS TO CERTAIN PAGES BY OTHER PROCESSORS WHEN ONE PROCESSOR BEGINS SOME HOUSEKEEPING FUNCTION ON THOSE PAGES (E.G., SWAPPING OUT TO DISK). IT DOES NOT, HOWEVER, PROVIDE ANY MECHANISM TO LIMIT ACCESS TO EXACTLY ONE PROCESSOR. IN A MULTI-CPU CONFIGURATION, THE SEVERAL PROCESSORS WILL BE UPDATING THE CORE STATUS TABLE SIMULTANEOUSLY, AND SOME MECHANISM (E.G., READ-PAUSE-WRITE) MUST BE USED TO ENSURE THAT DATA IS NOT LOST BECAUSE OF TWO PROCESSORS SIMULTANEOUSLY UPDATING THE SAME ENTRY. OBVIOUSLY, MICROCODE CST REFERENCES CANNOT BE CACHED, AND THE MONITOR MUST ENSURE THAT PROGRAM REFERENCES TO THE CST ARE ALSO NOT CACHED. IT IS DESIRABLE THAT ALL MICROCODE PAGING REFERENCES BE UNCACHED IN A MULTI-CPU CONFIGURATION, OTHERWISE THE SOFTWARE MUST DO A CACHE CLEAR ALSO EVERY TIME IT DOES A PAGING MEMORY CLEAR OF ANOTHER PROCESSOR. DIVISION OF EXEC ADDRESS SPACE TYPICALLY THE MONITOR USES AREAS OF THE EXEC ADDRESS SPACE IN DISTINCT WAYS: - 1. SYSTEM-WIDE CODE AND DATA. E.G., THE MONITOR CODE, SCHEDULER AND SWAPPER DATA BASES, ETC. - 2. PER-JOB DATA. E.G., OPEN FILE DATA, FORK STRUCTURE DATA, ETC. - 3. PER-PROCESS DATA. E.G., LOCAL STACK, LOCAL VARIABLES, ETC. IN ADDITION TO PERMANENT CONTENTS, EACH OF THESE AREAS WILL ALSO HAVE FILE OR PROCESS PAGES DYNAMICALLY MAPPED IN AS NEEDED. THE INDIRECT POINTER MECHANISM MAY BE USED TO CONFIGURE THE EXEC ADDRESS SPACE IN THIS MANNER, AND IT DOES NOT REQUIRE THAT ANY BUUNDARIES BE WIRED INTO HARDWARE (AS ON THE KI10, EXEC PAGES 340-377). TO IMPLEMENT THE DIVISION ABOVE, THE MUNITUR WOULD HAVE THREE PARTIAL PAGE TABLES: - 1. THE SYSTEM MONITOR MAP RESIDING IN RESIDENT STORAGE; - 2. THE JOB MAP RESIDING IN A PAGE SWAPPED WITH THE JUB; - 3. THE PROCESS MAP RESIDING IN A PAGE SWAPPED WITH THE PROCESS. 1080,2040,2060 ENGINEERING FUNCTIONAL SPEC - CHAP 2.8 PAGE 22 COMPANY CONFIDENTIAL - KL10 PAGING - REV 2 THE THREE MAPS WOULD COVER MUTUALLY EXCLUSIVE AREAS OF THE MONITOR ADDRESS SPACE. EACH WOULD HAVE AN SPT SLOT ASSIGNED TO HOLD ITS PHYSICAL CORE ADDRESS. ALL POINTER TRACES WOULD FIRST REFERENCE THE SYSTEM MONITOR MAP AFTER HAVING INTERPRETED THE EXEC SECTION O POINTER. FOR SYSTEM-WIDE PAGES, THE MAP WOULD CONTAIN A NORMAL PAGE POINTER TO THE APROPRIATE PAGE. FOR PER-JOB PAGES, THE MAP WOULD CONTAIN AN INDIRECT POINTER TO THE JOB MAP, AND FOR PER-PROCESS PAGES, THE MAP WOULD CONTAIN AN INDIRECT POINTER TO THE PROCESS MAP, IN ORDER TO AVOID CHANGING ALL OF THE PER-JOB AND PER-PROCESS POINTERS UN A CONTEXT SWITCH, TWO SPT ENTRIES WOULD BE RESERVED FOR THE "CURRENT" JOB MAP AND PROCESS ADDRESSES, AND THE JOB AND PROCESS POINTERS WOULD ALWAYS USE THESE RESERVED ENTRIES. THAT IS, WHEN ANY PROCESS IS STARTED, ITS JOB MAP CORE ADDRESS IS COPIED INTO THE RESERVED JUB SPT ENTRY, AND ITS PROCESS MAP CORE ADDRESS IS COPIED INTO THE RESERVED PROCESS SPT ENTRY. THESE SPT ENTRIES BECOME IN EFFECT TWO BASE REGISTERS FOR THE TWO MAPS, AND THE MONITOR MUST SET THEM JUST AS THOUGH THEY WERE IMPLEMENTED IN HARDWARE. [END OF KLPAG.SPC] THE GUIDE TO UNDERSTANDING MICRODE FLOWS IN KL BASED SYSTEMS Compiled by George Allen Tymshare Educational Servic ·BASIC M ACHINE CYCLE FIGURE 2-3A ೦ Ç # INSTRUCTION EXCUTION H | • | A | В | P | J | | |------------------------------------|--------|--------------------|-----------|------------------|------------------------| | DRAM word found<br>on M8522 module | 0 1 | 2 0 1 2 | P 1 2 -3 | 3 4 5 6 | 7 8 9 10 | | in Slot 45. | 1 | | ٠. | Bits 5<br>always | £ 6<br>zero | | DRAM A | _ | _ | | • | | | Bit Functions | 0 | Immedia | | | | | · · · · · · · | 1 2 | Immedia<br>Not Use | | • | | | | 3 | Write T | | | | | | 4 | Read | | | | | • | 5 | Read - | PF | | | | , | 6 | Read - | | | | | • | 7 | Read - | Pause | - Write | | | DRAM B<br>Bit Functions | в \$ | Store O, | | во | Inverts Tests | | D1 C 1 4110 C20114 | | | • | | • | | | 1 | Double | | 0 | cry 0 = 0 | | | 2 | Double | both | 1 | Cry 0 = 1 | | | 3 | Self | | | | | | 5 | AC | • | B / | Skip/Jump/Comp | | Q. | 6<br>7 | Memory<br>Both | | Δ, | skip, camp, co-p | | | , | Восп | | 0 | SJC L, E | | | В | - 1 - 2 | Flt Store | 1 | SJC E | | | _ | | | 2 | SJC L | | | 1 | AC | | 3 | SJC Never | | | 2 | Memory | | 4 | SJC G | | | 3 | Both | | 5 | SJC Never | | | • | | • | 6<br>7 | SJC G, E<br>SJC Always | | | | | | 1 | SOC MIMAY. | Cannot use B & B-1-2 simultaneously Can use B & BO together # MICROCORE ADDRESSING KL-GEA-1-2 # A FIELD # MICROCODE MICRO WORD POSITION SIGNAL NAME MODULE SLOT NUMBER MODULE PIN NUMBER CRAM PHYSICAL BIT | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7. | 8 | 9 | 10 | 11 | |------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | N.U. | J00 | J01 | J02 | J03 | J04 | J05 | J06 | J07 | J08 | J09 | J10 | | | 50 | 50 | 50 | 44 | 44 | 44 | 44 | 42 | 42 | 42 | 42 | | | DV2 | CK2 | BP2 | ED2 | DV2 | CK2 | BP2 | ED2 | DV2 | CK2 | BP2 | | | 05 | 06 | 07 | 08 | 09 | 10 | 11 | 12 | 13 | 14 | 15 | C FIELD | | AR/ARM | | | ARX/ARXM | | | BR | BRX | MQ | FM | ADR | | |--------------------|----------------------------|------------------------------------------|------|---------------------------------------|-------------------|--------------------------|-----------------------------------|----------|---------|--------------------------|-------------------------|-----| | MICROWORD POSITION | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | | SIGNAL NAME | SEL4 | SEL2 | SELl | SEL4 | SEL2 | SELl | LOAD | LOAD | SEL | 4 | 2 | 1 | | MODULE SLOTUNUMBER | 50 | 50 | 50 | 40 | 44 | 44 | 42 | 42 | 40 | 40 | 40 | 40 | | MODULE PIN NUMBER | FK2 | DR2 | CF2 | FF2 | DR2 | CF2 | FP2 | AR2 | ED2 | FP2 | FK2 | AR2 | | CRAM PHYSICAL BIT | 45 | 64 | 66 | 36 | 68 | 70 | 52 | 54 | 16 | 56 | 57 | 58 | | | 0 | AR | | 0 | ARX | | O<br>BR | 0<br>BRX | O<br>MQ | | | • | | | 0 | ARMM<br>SPEC<br>CACHI | 22 | 1<br>2<br>3 | CACHI<br>AD<br>MQ | 2 | l<br>AR | 1<br>ARX | 1<br>SH | 0<br>1<br>2<br>3 | ACO<br>AC1<br>XR<br>VMA | | | | 2<br>3<br>4<br>5<br>6<br>7 | AD<br>E BUS<br>SH<br>AD*2<br>ADX<br>AD*. | | 4 SH<br>5 ADX*2<br>6 ADX<br>7 ADX*.25 | | | IF SPEC/MQ SHIFT 0 MQ*2 1 MQ*.25 | | | AC2<br>AC3<br>AC4<br>#B# | | | | | | | | | 0 1 | OND/RE<br>MQ SE<br>MQM S | L | | | | | | آت E FIELD MICROWORD POSITION SIGNAL NAME MODULE SLOT NUMBER MODULE PIN NUMBER CRAM PHYSICAL BIT | SI | SH/ARMM | | | VM | <b>I</b> A | TI | ME | | MEMOI | RY | | |-----------------------------------------------------|---------|------------|------|---------------------------------------------------|------------------------------------------|-------------------------------------------------|--------------|---------------------------------|-------------------------------------------------------|----------------------------------------------------------------------|-----| | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | | N.U. | SEL2 | SELl | N.U. | SEL2 | SELl | T00 | TOl | 00 | 01 | 02 | 03 | | | 50 | 50 | | 50 | 42 | 40 | 40 | 44 | 44 | 44 | 44 | | | AR2 | AV2 | | FP2 | DR2 | DR2 | CF2 | FP2 | FK2 | AR2 | AV2 | | | 46 | 47 | | 44 | 72 | 76 | 78 | 48 | 49 | 50 | 51 | | 1 AR<br>2 AR<br>3 AR<br>0 #<br>1 EX<br>2 SO<br>3 SO | IFT AR | ARX<br>ELD | | 1 F 2 F 3 7 F 1 F 1 F 1 F 1 F 1 F 1 F 1 F 1 F 1 F | 1 EA<br>2 LOA<br>3 LOA<br>4 REA<br>5 REA | DR FUNCTICALCUL D AR D ARX D-WRIT D-PAUS ITE TE | ATION .<br>E | 1<br>1<br>1<br>1<br>1<br>1<br>1 | F NOT O A I 1 BYT 2 LOA 3 LOA 4 AD 5 BYT 6 WRI | IND AIT O AD ITE H FUNCTIO E IND D AR D ARX FUNCTI E READ TE AD-PAUS | ON | # MAGIC NUMBER FIELD MACROWORD POSITION SIGNAL NAME MODULE SLOT # MODULE PIN # CRAM PHYS BIT # | | | | | | . 110. | | | | | | | |------------------------|--------|--------------|-------|----------------------------------------|-----------------------------------------------|-----------------------------------------------------|------------------------------------------|--------------------------------------------------------------------|-------------|-------------------------------|----------------| | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 | 81 | 82 | 83 | | NOT | NOT | CRAM<br>MARK | #00 | #01 | #02 | #03 | #04 | #05 | #06 | #07 | #08 | | | | 52 | 44 | 44 | 44 | 42 | 42 | 42 | 40 | 40 | 40 | | | | AV2 | EP2 | CU2 | BFl | EP2 | CU2 | BF1 | EP2 | CU2 | BFl | | | | 43 | 29 | 30 | 31 | 33 | 34 | 35 | 37 | . 38 | 39 | | ENABLE | s requ | IRED | 1=CA1 | 1=CA11<br>ARO-8<br>1-LD | | | DRESS | FAST M | | OAD | | | | | | | 1-20 | | CLR | | | <del></del> | ARL | | | ARL IN | ND | e | | | 2=AR<br>3=AR<br>4=AR<br>6=AR<br>7=AR<br>10=MQ | RR 11<br>EL 13<br>R 14=<br>EX 16<br>EL+ARX<br>R+ARX | =ARR+MQ<br>=ARX+MQ<br>=ARX+MQ<br>5=ARL+A | 0=ARM<br>1=CAC<br>2=AD<br>3=EBC<br>4=SH<br>5=AD'<br>6=AD'<br>7=AD' | 3=EBUS | | | | | | | | CTL | | 4 | | EXPTS | 平 | | | | CONO/R | EG CTL | | 2=AR9 | R LOAD<br>9-17 LO<br>0-8 LOA<br>L LOAD | | | | AR -H | EXP | MQ C' | | | CONO/R<br>AN<br>MQ/MQ | | | | | | | | | | 0=MQ<br>1=MQ<br>2=MQ<br>3=0': | *2<br>*.5<br>s | | CONO/R<br>AN<br>MQ/MQM | | i | | | | | | | | 0=SH<br>1=MQ<br>2=IS<br>3=AD | *.25 | #### G FIELD #3 #### MAGIC NUMBER FIELD MICROWORD POSITION SIGNAL NAME MODULE SLOT # MODULE PIN # CRAM PHYS BIT # | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 | 81 | 82 | 83 | |-----------------------------------------|------|------|-----|-----|-----|------|-----|-----|-----|-----|-----| | NOT | NOTO | GRAM | #00 | #01 | #02 | #03 | #04 | #05 | #06 | #07 | #08 | | | | 52 | 44 | 44 | 44 | 42 | 42 | 42 | 40 | 40 | 40 | | | | AV2 | EP2 | CU2 | BF1 | EP2 | CU2 | BFl | EP2 | CU2 | BFl | | 1 | | 43 | 29 | 30 | 31 | 33 | 34 | 35 | 37 | 38 | 39 | | *************************************** | | | 1 | | | MBOX | CTL | | | | | CONO/MBOX CTL 00 NORMAL 21 CLR PT DIR LINE 01 PT DIR CLR 100 SET I/O PF ERR 200 SET PAGE FAIL 10 PT WR 20 PT DIR WR CONO/EBUS CTL CONO/DIAG FUNC | O=REL EEBUS | 26 DATA O, | |-------------------|----------------| | l=INPUT | 27 DATA I` | | 2=DATA I/O | 30 I/O INIT | | 4=DISABLE CS | 60 EBUS DEMAND | | 10=CTL -IR | 100 REL EBUS | | 20=EBUS NO DEMAND | 400 GRAB EBUS | | | | EBUS CTL 400 .5 uSEC 404 LD PA LEFT 405 LD PA RIGHT 406 CONO MTR DIAG FUNC ... 511 DATAI PAG (L) 511 RD PERF CNT 512 CONI APR (L) 7 407 CONO TIM 414 CONO APR 512 RD EBOX CNT 513 DATAI APR 513 RD CACHE CNT 415 CONO PI 416 CONO PAG 514 RD INTRVL 515 RD PERIOD 417 DATAO APR 425 LD AC BLKS 516 CONI MTR 517 RD MTR REQ 426 LD PCS+CWSX 500 CONI PI (R) 530 CONI PI (PAR) 531 CONI PAG 567 RD EBUS REG 501 CONI PI (L) 510 CONI APR (R) 620 DATAO PAG 510 RD TIME