SCHWEBER ELECTRONICS 25 WIGGINS AVENUE BEDFORD MASSACHUSETTS 01730 PHONE: 617/275-5100 # CIVOS DIGITAL DATA BOOK Part of the Harris Spectrum of Integrated Circuits # HARRIS # 12-Bit Microprocessors and Peripherals | Product Index | 4-2 | |---------------|-----| | | | Product Information 4-3 PERIPHERALS # **CMOS Microprocessor and Peripherals Product Index** | CI | MOS 12-BIT MI | CROPROCESSOR DATA SHEETS | Page | |----|---------------|----------------------------------------|------| | ٥. | | | | | | HD-6120 | 12 Bit High Performance Microprocessor | 4-3 | | | HD-6121 | I/O Controller | 4-22 | | | HM-6100 | 12 Bit Static Microprocessor | 4-30 | | | HD-6101 | Parallel Interface Element | 4-51 | | CI | MOS BUS DRIV | ERS DATA SHEETS | | | | HD-6431 | Hex Latching Bus Driver | 4-59 | | | HD-6432 | Hex Bi-directional Bus Driver | 4-62 | | | HD-6433 | Quad Bus Separator/Driver | 4-65 | | | HD-6434 | Octal Resettable Latch | 4-68 | | | HD-6436 | Octal Bus Buffer/Driver | 4-71 | | | HD-6440 | Latch Decoder/Driver | 4-74 | | | HD-6495 | Hex Bus Driver | 4-78 | | | 82C82 | CMOS Octal Latching Bus Driver | 4-81 | | | 82C83 | Octal Latching Inverting Bus Driver | 4-82 | | | 82C86 | Octal Bus Transceiver | 4-83 | | | 82C87 | Octal Bus Transceiver | 4-84 | # HD-6120 **CMOS HIGH SPEED** 12 BIT MICROPROCESSOR # Features - LOW POWER, 50 MW OPERATING, 2 MW STATIC SINGLE SUPPLY 5V - . OPERATION FROM DC TO 5.1 MHZ - INDUSTRIAL AND MILITARY TEMPERATURE RANGES ON-CHIP CRYSTAL OSCILLATOR CIRCUITRY - ON-CHIP EXTENDED MEMORY ADDRESSING—32K MAIN MEMORY, 32K CONTROL PANEL OPTIMIZED MICRO-CODE MINIMIZES THE NUMBER OF CLOCK CYCLES REQUIRED FOR - **ALL INSTRUCTIONS** - TWO ON-CHIP STACK POINTERS - SIMPLIFIED MEMORY AND I/O CONTROL SIGNALS FOR EASY HARDWARE INTERFACING VECTORED INTERRUPT CAPABILITY - SOFTWARE IS PAGE RELOCATABLE # Description The HD-6120 is a general purpose high speed, CMOS 12 bit microprocessor. It is designed to recognize the instruction set of Digital Equipment Corporation's PDP-8/E\* minicomputer. Many architectural, functional and processing enhancements have been designed into the 6120 such that it can provide much higher system performance than its predecessor, the 6100. The 6120 is targeted toward the experienced PDP-8\* or 6100 user. Twelve bit accuracy, rapid interrupt response, battery backup and low power (sealed enclosure) capability all equate to a processor ideally suited to real time control applications such as data acquisition, industrial control and harsh environment military systems. \* TRADEMARK OF DIGITAL EQUIPMENT CORP. # Specifications HD-6120 # ABSOLUTE MAXIMUM RATINGS Supply Voltage +8.0 VOLTS Operating Voltage Range +4V to +7V Input/Output Voltage Applied VSS-0.3V to VCC+0.3V Storage Temperature Range -65°C to +150°C Operating Temperature Range Industrial (-9, -9+) -40°C to +85°C Military (-2, -8) -55°C to +125°C Maximum Power Dissipation 1 Watt CAUTION: Stresses above those listed in the "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # D.C. ELECTRICAL CHARACTERISTICS; VCC=5.0V±5%; TA = Industrial or Military | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |----------|--------------------------------------------|---------|---------------|----------|------------------------------------------------------------------------------| | VIH | LOGICAL ONE<br>INPUT VOLTAGE | 70% VCC | | V, | | | VIL | LOGICAL ZERO<br>INPUT VOLTAGE | | 30% VCC | V | | | VIH(CLK) | LOGICAL ONE<br>CLOCK VOLTAGE | VCC-0.5 | | V | 50% duty cycle<br>tr, tr ≤ 20 ns | | AIT(CTŘ) | LOGICAL ZERO<br>CLOCK VOLTAGE | | VSS+0.5 | V | 50% duty cycle<br>tr, tr ≤ 20 ns | | VTH+ | SCHMITT TRIGGER<br>POSITIVE<br>THRESHOLD | 50% VCC | VCC-0.5 | v. | RESET, DMAREQ, CPREQ | | VTH- | SCHMITT TRIGGER<br>NEGATIVE<br>THRESHOLD | 0.5 | 30% VCC | V | RESET, DMAREQ, CPREQ | | VOH | LOGICAL ONE<br>OUTPUT VOLTAGE | VCC-0.5 | | V | IOH = -1.6mA | | VOL | LOGICAL ZERO<br>OUTPUT VOLTAGE | | 0.5 | ٧ | IOL = 1.6mA | | IIL | INPUT LEAKAGE<br>CURRENT | -10 | 10 | μΑ | OV≪VIN≪VCC | | 10 | OUTPUT LEAKAGE<br>CURRENT | 10.0 | 10.0 | μΑ | OV≤VO≤VCC | | ICC | POWER SUPPLY<br>STANDBY CURRENT | | 500 | μΑ | VIN=VCC or GND<br>VCC = 5.25 V<br>RESET STATE<br>OUTPUTS OPEN | | ICC* | POWER SUPPLY<br>OPERATING | | 10 | ma | VIN=VCC or GND<br>VCC = 5.25 V<br>F = 5.1 Mhz<br>OUTPUTS OPEN | | IOSH | HOLD CURRENT<br>DURING DMAGNT | -0.2 | -0.6<br>-10.0 | ma<br>μa | Vout = VCC-1.0V<br>Vout = OV<br>LXMAR, LXPAR, READ,<br>WRITE, OUT AND MEMSEL | | IOSS | HOLD CURRENT<br>DURING IOT<br>SAMPLE TIMES | -1.6 | -10.0 | ma | Vout = OV<br>C0, C1, AND SKIP<br>OUTPUTS | | IOSS | HOLD CURRENT<br>DURING IOT<br>SAMPLE TIMES | 50 | -250 | μа | Vout = OV<br>INTREQ OUTPUT | | CIN* | INPUT<br>CAPACITANCE | | 5 | pf | FREQ = 1 MHZ<br>TA=25°C<br>VIN=VCC or GND | | COUT* | OUTPUT<br>CAPACITANCE | | 15 | pf | FREQ = 1 MHZ<br>TA=25°C<br>VIN=VCC or GND | <sup>\*</sup> Guaranteed and sampled, but not 100% tested # A.C. ELECTRICAL CHARACTERISTICS; VCC=5.0V $\pm 5\%$ ; T\_A=Industrial or Military; C\_L=50 pf, FREQ=5.1 MHZ | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |--------|------------------------------------|-----|-----|-------|----------------------| | F | OPERATING FREQUENCY | 0 | 5.1 | Mhz | | | T | MINOR CYCLE PERIOD | 392 | 3.1 | ns | T = 2/F | | TL | LXMAR, LXPAR, LXDAR<br>PULSE WIDTH | 125 | | ns | F=5.1 Mhz | | TAS | ADDRESS SET UP<br>TIME | 60 | | ns | Ī | | TAH | ADDRESS HOLD TIME | 180 | | ns | | | TREAD | READ ACCESS TIME | 720 | | ns | | | TRS | READ SET UP TIME | 135 | | ns | | | TRH | READ HOLD TIME | 20 | | ns | MEMORY<br>OPERATIONS | | TRP | READ PULSE WIDTH | 425 | | ns | | | TRD | READ PULSE DELAY | 40 | | ns | | | TWPD | WRITE PULSE DELAY | 200 | | ns | | | TWS | WRITE SET UP TIME<br>(ALL NON IOT) | 375 | | ns | | | TWP | WRITE PULSE WIDTH<br>(ALL NON IOT) | 425 | | ns | | | TWH | WRITE HOLD TIME<br>(ALL NON IOT) | 200 | | ns | | | TWSIO | WRITE SET UP TIME<br>(IOT) | 200 | | ns | | | TWIO | WRITE PULSE WIDTH<br>(IOT) | 375 | | ns | | | TWHIO | WRITE HOLD TIME<br>(IOT) | 125 | | ns | | | TDA | READ ACK DELAY<br>FOR NO WAIT | | 150 | ns | | | TXA | WRITE ACK DELAY<br>FOR NO WAIT | | 150 | ns | F=5.1 Mhz | NOTE: All measurements are taken with input rise and fall times ≤ 20 nsec. # **DECOUPLING CAPACITORS** 1e transient current required to charge and discharge the 50 pF ad capacitance specified in the 6120 data sheet is determined by $$i = C_L (dv/dt)$$ ssuming that all DX outputs change state at the same time and at dv/dt is constant; $$i \approx C_L \frac{(VCC \times 80\%)}{t_R/t_F}$$ here th=20 ns, VCC=5.0 volts, CL=50 pF on each of twelve itputs. $$i \simeq (12 \times 50 \times 10^{-12}) \times (5.0v \times 0.8)/(20 \times 10^{-9})$$ ≃ 120 mA This current spike may cause a large negative voltage spike on VCC, which could cause improper operation of the device. To filter out this noise, it is recommended that a 0.1 $\mu\text{F}$ ceramic disk decoupling capacitor be placed between VCC and GND at each device, with placement being as near to the device as possible. It is recommended that for systems with greater than 50 pF loading on the DX outputs that Harris HD-6432 CMOS Hex Bi-directional bus drivers be used to buffer the 6120 from the rest of the system. The HD-6432 bus driver has guaranteed performance specifications up to a 300 pF load. MEMORY READ OPERATION NOTE 1: This cycle is deleted on PAC1, PAC2, PPC1, PPC2 and control panel interrupt writes. MEMORY WRITE OPERATION 4-7 # Pin Assignments | , ——, | PIN Assignments | | | | | | | | | | |-------|-----------------|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | I/O | Pin | Symbol | Active<br>Level | Description | | | | | | | | 0 | 1 | OUT | Low | Bus timing control output which is low during all bus write or addressing operations. This signal is used to enable outbound bus drivers. | | | | | | | | 0 | 2 | DMAGNT | High | Direct memory access grant output – DX, C0, C1, and EMA2 lines are high impedance. | | | | | | | | 1 | 3 | DMAREQ | Low | Schmitt trigger input. Direct memory access request—DMA is granted at the end of the current bus operation. Upon DMA grant, the 6120 suspends program execution until the DMAREQ line is pulled high. | | | | | | | | ı | 4 | SKIP | Low | Input which causes the 6120 to skip the next instruction if low during an I/O instruction. | | | | | | | | i | 5 | RUN/HLT | | Pulsing the RUN/HLT input causes the 6120 to alternately run and halt by changing the state of the internal RUNHLT flip flop on the positive transition of the RUN/HLT line. | | | | | | | | 0 | 6 | RUN | Low | This output indicates the operating state of the 6120. It is low at all times except during the reset and halt states. | | | | | | | | l | 7 | RESET | Low | Schmitt trigger input. Clears the AC and the memory extension registers and loads 7777 (octal) into the PC. RUNHLT is set. The STRTUP line controls whether execution starts in control panel or main memory. RESET must be held low at least 42 clock cycles after the clock starts running in order to initialize the timing generator. LXDAR is held low while RESET is low, and remains low until after the positive transition of RESET and IOCLR. | | | | | | | | ı | 8 | ACK | High | This input indicates that peripheral or external memory is ready to transfer data. The 6120 read or write state gets extended as long as ACK is low. During this time the 6120 is in the lowest power state with clocks running. | | | | | | | | | 9 | OSCIN | | Input to crystal oscillator amplifier. (Also external clock input.) | | | | | | | | 0 | 10 | OSCOUT | | Output of crystal oscillator amplifier. | | | | | | | | 0 | 11 | <b>IFETCH</b> | Low | Instruction fetch cycle output. | | | | | | | | 1/0 | 12-19,<br>21-24 | DXO-<br>DX11 | High | Multiplexed bidirectional data in, data out and address lines. (DX0=MSB, DX11=LSB.) | | | | | | | | | 20 | VSS | | Most negative supply voltage. | | | | | | | | 1/0 | 25 | C0/C0 | | Multiplexed extended memory address (EMA) active high output MSB and peripheral device control line active low input from the peripheral device during an I/O transfer. | | | | | | | | 1/0 | 26 | C1/C1 | | Multiplexed EMA bit 1 and peripheral control line. See C0. | | | | | | | | 0 | 27 | EMA2 | High | Low order extended memory address output. | | | | | | | | | 28 | STRTUP | | This input is tied to either VCC or VSS. If tied to VSS, the 6120 makes a panel request (caused by the PWRON flag) as soon as RESET goes to VCC. 7777 is stored in location 0000 of field O of panel memory. If STRTUP is tied to VCC, PWRON does not cause a panel request. Instead, the CPU starts running in location 7777 of field O of main memory. Location 0000 of main memory is not altered. | | | | | | | | 1 | 29 | CPREQ | Low | Schmitt trigger input. External control panel request – a dedicated interrupt which bypasses the normal device interrupt request structure. CPREQ causes a control panel interrupt reques by setting the bootstrap flag with the negative going transition of CPREQ. Therefore, this input is transition rather than level sensitive. | | | | | | | | ı | 30 | INTREQ | Low | Peripheral device interrupt request input. | | | | | | | | 0 | 31 | INTGNT | Low | Peripheral device interrupt grant output. | | | | | | | | 0 | 32 | DATAF | Low | Output which is low whenever the Data Field is placed on the C0, C1 and EMA2 lines. | | | | | | | | 0 | 33 | LXPAR | Low | Output which causes control panel memory address register to be loaded. Same as TXMAR, but for control panel memory operations. | | | | | | | | 0 | 34 | LXMAR | Low | Output which causes main memory <u>address</u> register to be loaded. Address is strobed into the main memory at the falling edge of <u>LXMAR</u> . | | | | | | | | 0 | 35 | LXDAR | Low | Output which causes device address register to be loaded. Same as LXMAR or LXPAR, except for IOT operations. Also used to distinguish between IOCLR signals. See IOCLR below. | | | | | | | | 0 | 36 | IOCLR | Low | Output which is low when RESET is low, or when CAF instruction is given. Used to clear I/C flags. If caused by RESET, LXDAR is low during and after the trailing edge of IOCLR. | | | | | | | | 0 | 37 | MEMSEL | Low | Memory select. During memory operations, this output pulses to VSS at bus read and write times. | | | | | | | | 0 | 38 | WRITE | Low | Write pulse. This output is low during all bus data write operations; memory, I/O, and write to switch register. | | | | | | | | 0 | 39 | READ | Low | Read pulse. This output is low during all bus read operations; memory, I/O and switch register. It also serves the function of enabling inbound bus drivers. | | | | | | | | L | 40 | VCC | | Positive supply voltage. | | | | | | | # **Major Registers** # ACCUMULATOR (AC) The AC is a 12-bit register with which arithmetic and logical operations are performed. Data words may be fetched from memory to the AC or stored from the AC into memory. Arithmetic and logical operations involve two operands, one held in the AC and the other fetched from memory. The result of the operation is left in the AC. The AC may be cleared, complemented, tested, incremented or rotated under program control. The AC also serves as an input-output register. All programmed data transfers pass through the AC. ### Link (L) L is a 1-bit flip flop that serves as a high-order extension of the AC. It is used as a carry flip flop for 2's complement arithmetic. A carry out of the ALU complements L. L can be cleared, set, complemented and tested under program control and rotated as a part of the AC. ### MQ REGISTER (MQ) The MQ is a 12-bit temporary register which is program accessible. The contents of AC may be transferred to the MQ for temporary storage. MQ can be OR'ed with the AC and the result stored in the AC. The contents of the AC and the MQ may also be exchanged. # **OUTPUT LATCH (OL)** While accessing memory or I/O, all data or addresses generated by the 6120 on the DX bus are held in the OL for the time required on the bus. This frees the 6120 internal bus for other uses during these operations. The output latch can also be read to the 6120 internal bus so that it can function as a temporary holding register for internal operations. # PROGRAM COUNTER (PC) The 12-bit PC contains the address of the memory location from which the next instruction is fetched. During an instruction fetch, the PC is transferred to OL and the PC is then incremented by 1. When there is a branch to another address in memory, the branch address is set into the PC. Branching normally takes place under program control. A skip (SKP, SMA, SZA, SNL, etc.) instruction increments the PC by 1 (again), thus causing the next instruction to be skipped. The skip instruction may be unconditional or conditional on the state of the AC and/or LINK. During an input-output operation, a device can also cause the next instruction to be skipped. # **TEMPORARY REGISTER (TEMP)** The 12-bit TEMP register latches the result of an ALU operation before it is sent to the destination register to avoid race conditions. The TEMP is also used as an internal register during instruction execution. ### INSTRUCTION REGISTER (IR) During an instruction fetch, the 12-bit IR contains the instruction that is to be executed by the 6120. ## STACK POINTERS (SP1 and SP2) The stack pointers are two twelve-bit registers which hold the address of the next stack storage location. PPCX or PACX instructions cause post-decrement of the contents of stack pointer SPX. RTNX or POPX cause a pre-increment of the contents of the stack pointer. Stack pointers are loaded from, and read into, the AC. They may also be used as program-controlled temporary registers. # **Memory Extension Control Registers** # **INSTRUCTION FIELD (IF)** The 3-bit Instruction Field holds the memory field from which all instructions, all indirect address pointers and all directly addressed operands are obtained. It may be read into the AC, and loaded from the IB. It is cleared by RESET. # **INSTRUCTION BUFFER (IB)** The 3-bit Instruction Buffer serves as a holding register for instructions which change the IF. Instead of changing the IF directly, field bits are loaded into the IB, and transferred to the IF at the next JMP, JMS, RTN1 or RTN2. The IB may be loaded from instruction bits, from the AC or from the ISF. The IB is cleared by RESET. # INSTRUCTION SAVE FIELD (ISF) The 3-bit ISF is loaded with the contents of the IF upon granting of an interrupt. The ISF may be read into the AC. It is cleared by $\overline{\text{RESET}}$ . # DATA FIELD (DF) The 3-bit Data Field holds the memory field from which all indirectly addressed operands are obtained. The DF may be loaded from instruction bits, from the AC or from the DSF. It may be read into the AC. It is cleared by RESET. # DATA SAVE FIELD (DSF) The 3-bit DSF is loaded with the contents of the DF upon granting of an interrupt. The DSF may be read into the AC. It is cleared by $\overline{\text{RESET}}.$ # **Basic Timing and State Control** A 15-bit address is sent on the C0, C1, EMA2 and DX lines for memory reference instructions. The LXMAR or LXPAR signals cause an external register to store the address information if required. When executing an input-output instruction, LXDAR causes an external register to be loaded with device address and control information. Memory data is read for an input transfer (READ). ACK controls the transfer duration. If <u>ACK</u> is low during input transfers, the 6120 waits with the <u>READ</u> line low. The high state of the ACK signal causes the 6120 to continue. Output transfers are similar to input transfers. The address is defined as given above. ACK controls the length of time for which the WRITE signal is low, similar to the READ line control. During an instruction fetch the instruction to be executed is retained internally and then executed. During the sequencing of the instruction the external request lines are sampled by the priority network. The state of this network decides whether the machine is going to fetch the next instruction in sequence or service one of the internal or external request lines. # Internal Priority Structure # **GENERAL DESCRIPTION** The external request lines and the internal request flags are sampled in an internal priority network. The internal priority is RESET, DMAREQ, RUN/HLT, CPREQ, INTREQ, and IFETCH. The state of the priority network determines the next operation. ### **IFETCH** If no external or internal requests are pending, the 6120 fetches the next instruction pointed to by the contents of the PC. The IFETCH line is low during the cycle in which the instruction is fetched. RESET initializes all internal flags and clears the AC, LINK and MQ. All memory extension bits (IF, IB, DF, ISF and DSF) are cleared. The interrupt enable and interrupt inhibit flip flops are cleared. RUNHLT is set to the run state. The RUN line is held high by RESET. The states of SP1 and SP2 are undefined at power up, and are unaffected by RESET. Upon application of power, the internal timing generator is completely initialized within 42 clock pulses after power is within limits with RESET held low. The 6120 remains in the reset state as long as the RESET line is low. LXMAR, LXPAR, READ, WRITE, MEMSEL, INTGNT and IFETCH are held high. IOCLR is held low. After RESET is changed from low to high, IOCLR is made high. LXDAR is held low for one minor cycle after IOCLR is high. DMAGNT and OUT are low. The first LXMAR or LXPAR occurs 5-1/2 minor cycles after IOCLR goes high. The PC is set to 7777 (octal) and execution commences in control panel or main memory, depending on whether the STRTUP input is low or high respectively. If execution commences in control panel memory, the FZ flag is set, the Panel Data flag is cleared, and 7777 is deposited in location 0000 of control panel memory before beginning instruction execution at location 7777. If execution commences in main memory, location 0000 of main memory is not modified. ### **RUN/HLT** The RUN/HLT line changes the state of the RUNHLT flip flop. This flip flop is initially placed in the run state by RESET. Pulsing RUN/HLT low causes the 6120 to alternately run and halt. This is true whether executing in main memory or dontrol memory. The RUN/HLT line is normally high. The 6120 recognizes the positive transition of the RUN/HLT signal. The HLT instruction (7402 octal) does not cause the RUNHLT flip flop to be cleared, but causes entry into panel mode with the HLTFLG set. # **Memory Organization** The 6120 has a basic addressing capacity of 4096 12-bit words. The addressing capacity is extended by the internal extended memory control hardware. The memory system is organized in 4096 word groups, called memory fields. The first 4096 words of memory are in field 0. If a full 32K block of memory is installed, the uppermost memory field will be numbered 7. Two 32K word blocks of memory may be connected to the 6120. One of these blocks is known as main memory and the other is known as panel memory. In any given memory field, every location has a unique 4 digit octal (12 bit binary) address, 0000 to 7777 (0000 to 4095 decimal). Each memory field is subdivided into 32 pages of 128 words each. Memory pages are numbered sequentially from page 00, containing octal addresses 0000-0177, to page 37 (octal), containing octal addresses 7600-7777. The most significant 5 bits of a 12-bit memory address denote the page number and the 7 low order bits specify the address of the memory location within the given page. During an instruction fetch cycle, the 6120 fetches the instruction pointed to by the IF, PC, and address strobes EXMAR or EXPAR. The contents of the PC are transferred to the OL. The PC is incremented by 1. The PC now contains the address of the 'next' sequential instruction. The OL now contains the address of the 'current' instruction which must be fetched from memory. Bits 0-4 of the OL identify the current page, that is, the page from which instructions are currently being fetched. Bits 5-11 of the OL identify the location within the current page. (Page zero, by definition, denotes the first 128 words of memory within a field, octal addresses 0000-0177.) # **Memory Reference Instructions (MRI)** The memory reference instructions operate on the contents of a memory location or use the contents of a memory location to operate on the AC or the PC. Bits 0-2 of a memory reference instruction specify the operation code, or opcode, and the 9 low-order bits specify the operand address. Bits 5-11, the page address, identify the location of the operand on a given page, but they do not identify the page itself. The page is specified by bit 4, called the page bit. If bit 4 is a 0, the page address is interpreted as a location on page 0. If bit 4 is a 1, the page address is interpreted to be on the current page. The entire 12-bit address, consisting of the 7 low-order bits from the instruction and either 0 or the contents of the OL in the 5 high-order bits is known as the instruction address, or IA. The IF provides the 3 high-order bits of the complete 15-bit Other locations are addressed by utilizing bit 3. When bit 3 is a 0, the operand is directly addressed, and IA is the location of the operand. When bit 3 is a 1, the operand is indirectly addressed, and the contents of IA specify the location of the operand. To address a location that is not on page 0 or the current page, the absolute address of the desired location is stored in one of the 256 directly-addressable locations as a pointer address. The instruction addresses the operand indirectly through this pointer. Upon execution, the MRI operates on the contents of the location identified by the address contained in the pointer location. The pointer is obtained from the current Instruction Field; the data is in the current Data Field. It should be noted that locations 0010-0017 (octal) in page 0 of any field are autoindexed. If these locations are addressed as Indirect pointers, the contents are incremented by 1 and restored before they are used as the operand address. These locations may, therefore, be used for indexing applications. During the memory write operation, the DF appears on CO, C2, and EMA2. Indirect reference to auto index registers from page 0 work as defined whether the page bit is "1" or "0" Data is represented in two's complement integer notation. In this system of notation, the negative of a number is formed by complementing each bit in the data word and adding "1" to the complemented number. The sign is indicated by the mostsignificant bit. In the 12-bit word used in the 6120, when bit 0 is a "0", it denotes a positive number and when bit 0 is a "1", it denotes a negative number. The number range for this system is +3777 to -4000 octal (+2047 to -2048 decimal). # **Microprogramming** Group 1, 2 and 3 instructions are all microprogrammable. This means that as many as five discrete instructions can be combined into one instruction which can execute in the same amount of time required for a single discrete instruction. Instructions listed under Groups 1, 2 and 3 represent the most commonly used microcoded instructions for these groups and are not a complete listing of all possible instructions. The general rule of thumb is that if an instruction can be rep- resented in machine code (using the "Microinstruction Format" templet), then it is a legal instruction. The logical sequence table which accompanies each "Microinstruction Format" templet shows the order in which the microcoded operations are performed. "Introduction to Programming" by Digital Equipment Corporation further explains the PDP-8 instruction set and the use of microprogramming. This handbook is also available from Harris Semiconductor. # **HD-6120 Oscillator Requirements** The HD-6120 has been designed to work with either a parallel resonant, fundamental mode crystal or an external frequency source. # **EXTERNAL CRYSTAL** When using an external crystal, two capacitors and a resistor are required to complete the oscillator circuit. Table 1 lists the required crystal characteristics and Figure 1 shows the correct circuit connections. TABLE 1 | Parameter | Typical Characteristic | |-------------------|----------------------------| | Frequency | 2.4 - 5.1 Mhz | | Type of Operation | Parallel resonant, AT cut, | | • | Fundamental mode | | Load Capacitance | CL = 20pf or 32pf | | Regries (Max.) | 200 Ω at 5.1 Mhz | The load capacitors C1, C2 are chosen such that the total (including stray) capacitance seen by the crystal matches the specified load capacitance ( $C_L$ ). For $C_L = 20$ pf, a value of C1 = C2 = 20pf. is normally used. For $C_L$ = 32pf. C1 and C2 would be approximately 47pf. The actual values are normally not critical unless an ultra precise frequency is desired. # **EXTERNAL FREQUENCY SOURCE** When using an external frequency source, the duty cycle should be 50/50 with rise and fall times less than 20ns. Input voltage levels should be $V_{H} \geqslant VCC - 0.5V$ and $V_{IL} \leqslant 0.5V$ . The OSCIN pin of the HD-6120 is used in this case with the OSCOUT pin left open. The Harris 82C84A CMOS Clock Generator is an excellent external frequency source which provides three outputs at different divide ratios (+1, +3, +6). # **Memory Reference Instructions** | Mne- | Opcode | Minor Cycles | | | Operation | |-------|--------|--------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | monic | | Dir | Ind | Auto | · | | AND | 0xxx | 7 | 10 | | LOGICAL AND: Causes a bit-by-bit boolean AND between the contents of the Accumulator and the contents of the effective address (xxx) specified by the instruction. The result is left in the AC and the data word in the referenced location is not altered. | | TAD | 1xxx | 7 | 10 | | TWO'S COMPLEMENT ADD: Performs a binary two's complement addition between the specified data word and the contents of the AC; the result is left in the AC. If a carry out occurs, the state of the Link is complemented. If the AC is initially cleared, this instruction acts as a load from memory. | | ISZ | 2xxx | 9* | 12* | | INCREMENT AND SKIP IF ZERO: The contents of the effective address is incremented by 1 and restored. If the result is zero, the next sequential instruction is skipped. | | DCA | 3xxx | 7 | 10 | | DEPOSIT AND CLEAR THE ACCUMULATOR: The contents of the AC are stored in the effective address and the AC is cleared. | | JMS | 4xxx | 7 | 10 | | JUMP TO SUBROUTINE: The contents of the PC is stored in the effective address and the effective address + 1 is stored in the PC. The Link, AC and MQ are unchanged. | | JMP | 5xxx | 4 | 7 | | JUMP: The effective address is loaded into the PC thus causing program execution to branch to a new location. | <sup>\*</sup> Add two Minor Cycles if a skip is taken. <sup>\*</sup> Trademark of Digital Equipment Corporation Group 1 Operate Instructions All group 1 instructions require 6 minor cycles, except those performing an RTR, RTL, or BSW instruction (8 minor cycles). # MICROINSTRUCTION FORMAT | 0 - | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |-------------|-----------|-------------|-----|-----|-----|-----|-----|----|----|----|------------| | 1 | 1 | 1 | 0 | CLA | CLL | СМА | CML | R1 | R2 | R3 | IAC | | Logical Sec | monoo. | | | | | | Bit | R1 | R2 | R3 | | | 1 – CLA, | | | | | | | | 0 | 0 | 0 | No Rotate | | | | | | | | | | 0 | 0 | 1 | BSW | | 2 - CMA | CML | | | | | | | Ó | 1 | 0 | RAL | | 3-IAC | | DT - DOW ! | 201 | | | | | ō | 1 | 1 | RTL | | 4 – RAH, | HAL, HIH, | RTL, BSW, F | H3L | | | | | 1 | Ó | 0 | RAR | | | | | | | | | | 1 | ŏ | 1 | RTR | | | | | | | | | | i | 1 | Ò | R3L | | | | | | | | | | 1 | i | Ĭ | Do Not Use | | Mne-<br>monic | Opcode | Logical<br>Sequence | Operation | |---------------|--------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NOP | 7000 | 1 | No operation. | | IAC | 7001 | 3 | Increment accumulator - the contents of the AC is incremented by 1. Carry out complements the LINK. | | BSW | 7002 | 4 | Byte swap – AC0-5 are exchanged with AC6-11 respectively. The LINK is not changed. | | RAL | 7004 | 4 | Rotate accumulator left—the contents of the AC and LINK are rotated one binary position to the left. ACO is shifted to LINK and LINK is shifted to AC11. | | RTL | 7006 | 4 | Rotate two left – equivalent to two RAL's. | | RAR | 7010 | 4 | Rotate accumulator right – the contents of the AC and LINK are rotated one binary position to the right. AC11 is shifted into the LINK, and LINK is shifted to AC0. | | RTR | 7012 | 4 | Rotate two right – equivalent to two RAR's. | | R3L | 7014 | 4 | Rotate AC (but not LINK) left 3 places. AC0 is rotated into AC9, AC1 into AC10, etc. | | CML | 7020 | 2 | Complement LINK - the contents of the LINK is complemented. | | CMA | 7040 | 2 | Complement accumulator - the contents of the AC is replaced by its 1's complement. | | CIA | 7041 | 2, 3 | Complement and increment accumulator - the contents of the AC is replaced by its 2's complement. | | CLL | 7100 | 1 | Clear LINK – the LINK is made 0. | | CLL RAL | 7104 | 1, 4 | Clear LINK, rotate left. | | CLL RTL | 7106 | 1, 4 | Clear LINK, rotate two left. | | CLL RAR | 7110 | 1, 4 | Clear LINK, rotate right. | | CLL RTR | 7112 | 1, 4 | Clear LINK, rotate two right. | | STL | 7120 | 1, 2 | Set the LINK load binary 1 into LINK. | | CLA | 7200 | 1 | Clear accumulator - load AC with 0000. | | CLA IAC | 7201 | 1,3 | Clear and increment accumulator - load AC with 0001. | | GLK | 7204 | 1, 4 | Get LINK - place LINK in AC11; clear AC0-10 and LINK. | | STA | 7240 | 1, 2 | Set accumulator – make AC=7777. | | CLA CLL | 7300 | 1 | Clear AC and LINK. | Group 2 Operate Instructions All group 2 instructions require 7 minor cycles, except OSR and LAS (8 minor cycles). # MICROINSTRUCTION FORMAT | 0 | 1 | 2 | 3 . | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|---|---|-----|-----|-----|-----|-----|---|-----|-----|----| | | | | | | SMA | SZA | SNL | 0 | | | | | 1 | 1 | 1 | 1 | CLA | SPA | SNA | SZL | 1 | OSR | HLT | 0 | Logical Sequence: 1 – (BIT 8=0) – SMA or SZA or SNL – (BIT 8=1) – SPA and SNA and SZL 2 – CLA 3 – OSR, HLT | Mne-<br>monic | Opcode | Logical<br>Sequence | Operation | |----------------|--------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NOP | 7400 | 1 . | No operation | | HLT | 7402 | 3 | Set the HLTFLG. Causes entry into panel mode instead of executing the next instruction provided IIFF is not set. If IIFF is set, panel mode is entered after the JMP, JMS, RTN1 or RTN2 which clears IIFF. This instruction in panel mode does not cause a re-entry into panel mode, but does set HLTFLG. | | OSR | 7404 | 3 | OR with switch register—the contents of an external device are "OR"ed with the contents of the AC, and the result stored in the AC. The contents of the DF are available for device selection. | | SKP | .7410 | 1 | Skip - the content of the PC is incremented by 1, to skip the next instruction. | | SNL | 7420 | 1 | Skip on non-zero LINK – skip if LINK one | | SZL | . 7430 | 1 | Skip if LINK zero | | SZA | 7440 | 1 | Skip on zero accumulator – skip if AC=0000 | | SNA | 7450 | 1 | Skip on non-zero accumulator | | SZA SNL | 7460 | 1 | Skip if AC=0000 or if LINK=1 | | SNA SZL | 7470 | 1 | Skip if AC not 0000 and if LINK is zero | | SMA | 7500 | 1 | Skip on minus accumulator (ACO=1) | | SPA | 7510 | 1 | Skip on positive accumulator (ACO=0) | | SMA SNL | 7520 | 1 | Skip if AC is minus or if LINK is 1 | | SPA SZL | 7530 | 1 | Skip if AC is plus and if LINK is 0 | | SMA SZA | 7540 | 1 | Skip if AC is minus or zero | | SPA SNA | 7550 | 1 | Skip if AC is positive and non-zero | | SMA SZA<br>SNL | 7560 | 1 | Skip if AC is minus or if AC is =0000 or if LINK is 1 | | SPA SNA<br>SZL | 7570 | 1 | Skip if AC is positive, nonzero and if LINK is zero | | CLA | 7600 | 2 | Clear accumulator. | | LAS | 7604 | 2, 3 | Load accumulator from switch register | | SZA CLA | 7640 | 1, 2 | Skip if AC=0000, then clear AC | | SNA CLA | 7650 | 1, 2 | Skip on non-zero accumulator, then clear AC | | SMA CLA | 7700 | 1, 2 | Skip on minus AC, then clear AC | | SPA CLA | 7710 | 1, 2 | Skip on positive AC, then clear AC | # **Group 3 Operate Instructions** If bits 6, 8, 9 or 10 are set to a one, instruction execution is not altered but the instruction becomes uninte<u>rruptable</u> by either panel or normal interrupts. That is, the next instruction is guaranteed to be fetched barring a reset, DMAREQ or RUN/HLT flip flop in the HLT state. # **Group 3 Operate Instructions** All group 3 instructions require 6 minor cycles. # MICROINSTRUCTION FORMAT | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|---|---|-----|-----|---|-----|--------------------------------------------------------------------------|--------------------------------------------|--------------------|----| | 1 | 1 | 1 | 1 | CLA | MQA | * | MQL | * | * | * | 1 | | | MQL | | | | | | віт | 4 5 7<br>0 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>1 0 0<br>1 1 0 1<br>1 1 0 | NOP AC→MG (MQ + A MQ→AC 0→AC (MQ→AC) MQ→AC | C)→AC<br>;<br>)→MQ | | | Mne-<br>monic | Opcode | Logical<br>Sequence | Operation | | |---------------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--| | NOP | 7401 | 3 | No operation | | | MQL | 7421 | 2 | MQ register load – the MQ is loaded with the contents of the AC and the AC is cleared. The original contents of the MQ is lost. | | | MQA | 7501 | | MQ "OR" with accumulator – the contents of the MQ is "OR"ed with the contents of the AC, and the result left in the AC. The MQ is not modified. | | | SWP | 7521 | 3 | Swap contents of AC and MQ - the contents of the AC and MQ are exchanged | | | CLA | 7601 | 1 | Clear accumulator | | | CAM | 7621 | 3 | Clear AC and MQ (actually a CLA MQL) | | | ACL | 7701 | 3 | Load AC with contents of MQ | | | CLA SWP | 7721 | 3 | Clear AC, then swap - the MQ is loaded into the AC; 0000 is loaded into the MQ | | # Stack Operation Instructions The following IOT instructions are internally decoded to perform stack operations using internal stack pointers SP1 and SP2. These are internal IOT instructions; the LXDAR signal is not generated. If instructions are being fetched from main memory, the stacks are located in field 0 of main memory. If instructions are being fetched from panel memory, the stacks are located in field 0 of panel memory, except for the case of a ReTurN from control panel memory via a RTN1 or RTN2 instruction. In this case, the main memory stack is accessed by the instruction fetched from panel memory. Two separate stacks may be maintained — one for the PC, the second for the AC. An increment of the stack pointer is defined as a pop off the stack. | Mne-<br>monic | Opcode | Operation | |---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PPC1 | 6205 | PUSH PC ON STACK. The contents of the PC are incremented by one and the result is loaded into the memory location pointed to by the contents of SP1. SP1 is then decremented by 1. | | PPC2 | 6245 | PUSH PC ON STACK. The same as PPC1 except that SP2 is used as the memory pointer. | | PAC1 | 6215 | PUSH AC ON STACK. The contents of the AC is loaded into the memory location pointed to by the contents of SP1. The contents of SP1 is then decremented by 1. | | PAC2 | 6255 | PUSH AC ON STACK. The same as PAC1 except that SP2 is used as the memory pointer. | | RTN1 | 6225 | RETURN. The contents of the stack pointer (SP1) is incremented by one. The contents of the Instruction Buffer (IB) is loaded into the Instruction Field (IF) register. If a prior PEX instruction was executed, the Control Panel Flip Flop (CTRLFF) is cleared. If the Interrupt Inhibit Flip Flop (IIFF) is set, then the Force Zero (FZ) flag is cleared. The contents of the memory location pointed to by SP1 is loaded into the PC. Prior PEX is cleared. | | RTN2 | 6265 | Same as RTN1 except that SP2 is used as the stack pointer. | | POP1 | 6235 | The contents of SP1 is incremented by 1. The contents of the memory location pointed to by SP1 is then loaded into the AC. | | POP2 | 6275 | Same as POP1 except that SP2 is used as the stack pointer. | | RSP1 | 6207 | The contents of SP1 is loaded into the AC. | | RSP2 | 6227 | The contents of SP2 is loaded into the AC. | | LSP1 | 6217 | The contents of the AC is loaded into SP1. The AC is cleared. | | LSP2 | 6237 | The contents of the AC is loaded into SP2. The AC is cleared. | | CAUTION | When switching | between main and control panel memory, the stack pointers must be saved and restored. | # Internal Control Instructions Note that these instructions apply if the 6120 is executing instructions from main memory or control panel. | Mne-<br>monic | Opcode | <b>Operation</b> | | | | | | |---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--| | ION | 6001 | Turn on interrupt system. The Interrupt Enable Flip Flop is set. Neither INTREQ or any control panel request will granted until after execution of the next instruction. (6 minor cycles.) | | | | | | | IOF | 6002 | Turn off interrupt. The interrupt enable flip flop is cleared immediately. If INTREQ is low while this instruction is being processed, the interrupt will not be recognized. (6 minor cycles.) | | | | | | | RTF | 6005 | Load the following fr | | | | | | | | | AC bit | То | | | | | | | | 0<br>1<br>4<br>6-8<br>9-11 | LINK<br>GT<br>IEFF<br>IB<br>DF | | | | | | | | The IIFF is set. The | The IIFF is set. The AC is cleared following the load operation. (8 minor cycles.) | | | | | | SGT | 6006 | Skip if the GT flag is set. (7 minor cycles.) | | | | | | | CAF | 6007 | The AC, LINK and G causing peripheral d | T flag are cleared. Interrupt enab<br>evices to clear their flags. (7 mind | ele flip flop is cleared. IOCLR is generated with LXDAR high, or cycles.) | | | | | WSR | 6246 | Write to switch regist | er. The contents of the AC are writ | tten to an external device using a special I/O transfer. The AC is device selection. DATAF is asserted. (7 minor cycles.) | | | | | GCF | 6256 | | ne following bits are loaded into th | | | | | | | | AC bit | Function | ] | | | | | | | 0<br>1<br>2<br>3<br>4<br>5<br>6-8<br>9-11 | LINK GT flag 1 if iNTREQ is low 0 if iNTREQ is high PWRON flag IEFF 0 IF 0-2 DF 0-2 | | | | | | | | (9 minor cycles.) | | • | | | | # Main Memory Control Instructions Note that these instructions apply only if the 6120 is executing instructions from main memory. | Mne-<br>monic | Opcode | · Operation | | | | | |--------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | SKON | 6000 | Skip If interrupt on, and turn off interrupt system. (7 minor cycles.) | | | | | | SRQ | 6003 | Skip if the device interrupt line is low. Note that this skip does not depend on the state of the memory extension control's interrupt inhibit flip flop. The SRQ merely tests the state of the INTREQ pin. (7 minor cycles.) | | | | | | GTF | 6004 | Get flags. The following bits are loaded into the AC: | | | | | | | | AC bit Function | | | | | | | | 0 | | | | | | PR0<br>PR1<br>PR2<br>PR3 | 6206<br>6216<br>6226<br>6236 | These four opcodes have the same effect. The PNLTRP is set, causing the 6120 to enter panel mode instead of executing the next instruction, provided the interrupt inhibit flip flop is not set. If the interrupt inhibit flip flop is set, the panel mode will be entered following the JMP, JMS, RTN1 or RTN2 which clears the interrupt inhibit flip flop. These instructions are a NOP in panel mode. (6 minor cycles.) | | | | | # Panel Memory Control Instructions The 6120's control panel is implemented in software. The software implementation of the control panel need not use any part of the main memory or change the processor state. This is an important feature, since the final version of the system may not have a control panel and the system designer would like to use the entire capacity of the main memory for the specific system application. Panel mode is entered because of the occurrence of any of four events. Each of these events sets a status flag, as well as causing the entry into panel mode. It should be noted that more than one event might happen simultaneously. | Set by | Cleared by | |------------------------------------------|------------------------------------------------------------------------------------------------------------------| | RESET low and | PRS and PE | | PRQ (main memory) | PRS and PE | | HLT instruction (or any OPR2 instruction | PGO | | High-to-low<br>transition of CPREQ | PRS if BTSTRP was set when status read | | | RESET low and STRTUP low PRQ (main memory) HLT instruction (or any OPR2 instruction with bit 10 a 1) High-to-low | Panel mode entry is functionally similar to the granting of an interrupt with some important differences. Entry into panel mode for any reason is inhibited by the Interrupt inhibit flip flop. Note that this means that a PRQ or HLT instruction executed when the interrupt inhibit flip flop is set will not be recognized until after the interrupt inhibit flip flop is cleared on the next JMP, JMS, RTN1 or RTN2. Entry into panel mode is also inhibited immediately following the ION instruction but will be recognized after the instruction following the ION is executed. When a panel request is granted, the PC is stored in location 0000 of the control panel memory and the 6120 resumes operation at location 7777 (octal) of the panel memory. During PC write, 0 appears on C0, C1 and EMA2. The states of the IB, IF, DF, ISF and DSF registers are not disturbed by entry into the control panel mode but execution is forced to commence in field zero. The panel memory would be organized with RAM in the lower pages and ROM or PROM in the higher pages of field zero. The control panel service routine would be stored in the nonvolatile ROMs, starting at 7777 (octal). A ConTRoL panel Filp Flop, CTRLFF, which is internal to the 6120, is set when the CPREQ is granted. The CTRLFF prevents further CPREQs from being granted, bypasses the interrupt enable system and redefines several of the internal control instructions. As long as the CTRLFF is set, LXPAR is used for all instruction, direct data and indirect pointer references. Also, while CTRLFF is set, the INTGNT line is held high but the interrupt grant flip flop is not cleared. IOTs executed while CTRLFF is set do not clear the interrupt grant flip flop. Indirectly addressed data references by control panel AND, TAD, ISZ or DCA instructions reference panel memory or main memory as controlled by a Panel Data Flag (PDF) internal to the 6120. If set, this flag causes indirect references from control panel memory to address control panel memory using LXPAR. If cleared, this flag causes indirect references from control panel memory to address main memory using LXMAR. The PDF is cleared unconditionally whenever the panel mode is entered for any reason. It is also cleared by an instruction called CPD (Clear Panel Data). The PDF is set by an instruction called SPD (Set Panel Data). The state of the Panel Data flag is ignored when not operating in panel mode. Extended memory operations are implemented for panel mode instructions by a 1-bit flag in the EMA logic (the Force Zero – FZ – flag). This flag is always set when panel mode is entered and before the first panel mode memory operation (the store of the PC at control panel memory location 0000). As long as the FZ flag is set, zero appears on C0, C1 and EMA2 in place of the IF except for special C0, C1, EMA2 contents defined during write intervals, which remain undisturbed by FZ being set. The IF remains unchanged, however, and may be read by the RIF instruction. The data field is unaffected by the FZ flag and functions as defined above, using the panel data flag to determine whether operands are in main or control panel memory. In particular if FZ=0: Control panel instruction fetch is to control panel field 0. Control panel indirect address fetch is to control panel Control panel current page or page zero direct data operations are to control panel field 0. Control panel indirect data operations are specified by DF. Main or control panel memory access is specified by the panel data flag. The FZ flag is cleared in panel mode simultaneously with the (IF) ← (IB) transfer following the first panel mode instruction which may change the IF. These instructions are CIF (62X2), CDF CIF (62X3), RTF (6005), and RMF (6244). The (IF) ← (IB) transfer (and hence the FZ clear) takes place during the first JMP, JMS, RTN1, or RTN2 following the instruction. Once the FZ flag is cleared, the EMA logic operates in control panel memory as it does in main memory with the exception that the panel data flag controls whether indirect data operations are to control panel or main memory. In particular: Control panel instruction fetch is specified by IF. Control panel indirect address fetch is specified by IF. Control panel current page or page zero data operations are specified by IF. Control panel indirect data operations are specified by DF. Main or control panel memory access is specified by the panel data flag. Once the FZ flag is cleared in panel mode, it is not set until panel mode is entered again. The state of the FZ flag when not in panel mode is a "don't care" Exiting from the control panel routine is normally achieved by executing the following sequence: PEX JMP I 0000 /location 0000 in control panel memory The second instruction in this sequence may be any JMP, JMS, RTN1 or RTN2 instruction. The use of JMS is not recommended, since the programmer has no means of preserving the FZ and panel data flags. The PEX instruction will cause the next JMP, JMS, RTN1 or RTN2 instruction to reset the CTRLFF. Location 0000 in the control panel memory contains either the original return address deposited by the 6120 when the control panel routine was entered or it may be a new starting address defined by the control panel routine. The IF and DF registers may also contain their original field designations or may have been altered by the control panel routine. If an exit is made from the control panel routine with the HLTFLG set, one instruction is executed in main memory before control panel mode is reentered due to the HLTFLG being set. Note that this allows a software-controlled single step operation of programs in main memory. Caution: Single step operation will not occur for any uninterruptable instructions or any instructions which set the IIFF. Exiting from a control panel routine can also be achieved by activating the RESET line, since reset has a higher priority than control panel request. If the RUN/HLT line is pulsed while the 6120 is in the panel mode, the 6120 will halt at the completion of the current instruction. # Panel Mode Control Instructions Note that these instructions apply only if the 6120 is executing instructions from Control Panel Memory | Mne-<br>monic | Opcode | Description | | | | | |---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--| | PRS | 6000 | Read panel status bits into AC0-4, 0 into remainder of AC.<br>The bits are read as follows: | - | | | | | | | AC bit Function | | | | | | | | 0 BTSTRP 1 PNLTRP 2 1 if INTREQ is low 0 if INTREQ is high 3 PWRON 4 HLTFLG 5-11 0 Following the reading of the flags into the AC, the flags are cleared, with the exception of HLTFLG. BTSTRP is cleared only if a 1 was read into ACO. (8 minor cycles). | S. | | | | | PG0 | 6003 | Reset the HLTFLG flip flop. (6 minor cycles). | | | | | | PEX | 6004 | Exit from panel mode into main memory at the end of the next JMP, JMS, RTN1 or RTN2 instruction. Clear PWRO and PNLTRP. (6 minor cycles). | N | | | | | CPD | 6266 | Clear Panel Data Flag (PDF). Clears the panel data flag so that indirect data operands of panel mode instructio<br>are obtained from main memory. The panel data flag is also cleared upon entry into panel memory. (5 minor cycles | ns<br>s). | | | | | SPD | 6276 | Set panel data flag. Sets the panel data flag so that indirect data operands of panel mode instructions are obtain<br>rom panel memory. (5 minor cycles). | ned | | | | # Memory Extension Instructions Most memory extension instructions require 6 minor cycles, except for RIB which requires 9 minor cycles. The internal memory extension control extends the basic 4K addressing structure of the 6120 to 32K. It does so by appending three high-order bits to the memory address. These bits, which appear on C0, C1 and EMA2 lines, apply to addresses within main memory or control panel memory. The changing of memory fields is accomplished via internal control instructions. The Instruction Field (IF) serves as an extension to the PC, providing three high-order bits during instruction fetches. Note that there is no carry from the most-significant PC bit into the IF. The IF is also used for directly-addressed operands, and for indirect address pointers. The Data Field (DF) serves to extend the address of indirectly addressed operands, external IOTs, OSR and WSR functions. The Instruction Save Field and Data Save Field are used to retain the contents of the IF and the DF which existed prior to an interrupt. | Mne-<br>monic Opcode | | Operation | | | | | |----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | CDF | 62X1 | Change Data Field to X. X is loaded into DF. | | | | | | CIF | 62X2 | Change instruction Field to X. X is loaded into IB, and the IIFF is set. (The set state IIFF causes the priority network to ignore interrupt requests). The contents of IB are loaded into the IF at the end of the next JMP, JMS, RTN1 or RTN2 instruction. At the same time the interrupt inhibit flip flop is cleared. | | | | | | CDF CIF | 62X3 | A microprogrammed combination of CDF and CIF. Both fields are set to X. | | | | | | RDF | 6214 | Load the contents of the Data Field register into bits 6-8 of the AC. DF0-2 goes to AC6-8 respectively. AC0-5 and 9-11 are unchanged. | | | | | | RIF | 6224 | Load the contents of the instruction Field register into bits 6-8 of the AC. IF0-2 goes to AC8-8 respectively, AC0-5 and 9-11 are unchanged. | | | | | | RIB | 6234 | Load the contents of the ISF and DSF into bits 6-11 of the AC. ISF0-2 goes to AC6-8 and DSF0-2 goes to AC9-11 respectively. AC0-5 are unchanged. | | | | | | RMF . | 6244 | Load the contents of ISF into IB, DSF into DF, and set the interrupt inhibit flip flop. This instruction is used to restore the contents of the memory field registers to their values before an interrupt occurred. | | | | | # Input/Output Instructions Input/output transfer instructions, which have an opcode of 6, are used to initiate the operation of peripheral devices and to transfer data between peripherals and the 6120. Three types of data transfer may be used to receive or transmit information between the 6120 and one or more peripheral I/O devices. Programmed data transfer provides a straight-forward means of communicating with relatively slow I/O devices, such as teletypes, cassettes, card readers and CRT displays. Interrupt transfers use the interrupt system to service several peripheral devices simultaneously, on an intermittent basis, permitting computational operations to be performed concurrently with I/O operations. Both programmed data transfers and program interrupt transfers use the accumulator as a buffer, or storage area, for all data transfers. # **IOT INSTRUCTION FORMAT** Bits 0-2 are always set to 6 (110) to specify an IOT instruction. The next six bits, 3-8, contain the device selection code that determines the specific I/O device for which the IOT instruction is intended. Device selection codes 00 and 2X specify internal operations, and may not be used by external devices. Up to 55 I/O devices can be specified. The last three bits, 9-11, contain the operation specification code that determines the specific operation to be performed. The nature of this operation for any given IOT instruction depends entirely upon the circultry designed into the I/O device interface (see the 6121 specification). Programmed data transfer begins when the 6120 fetches an instruction from the memory and recognizes that the current instruction is an external IOT. The 6120 sequences the IOT Instruction through an execute phase. Bits 0-11 of the IOT Instruction are placed on DX0-11; the data field is placed on C0, C1 and EMA2; and DATAF is asserted. LXDAR then falls, signalling the beginning of the IOT execute phase. These bits must be latched in an external register, since they are then removed to free the DX bus for I/O data exchanges. Following the fall of LXDAR, the 6120 generates a write signal. During the WRITE, the 6120 reads the SKIP, C0 and C1 lines. SKIP, CO, and C1 define the type of I/O operation. If C1 is pulled low during the write signal, then the 6120 adds one minor cycle and performs a read operation after the write. The control line SKIP, when low during the write portion of an IOT, causes the 6120 to skip the next instruction. This feature is used to sense the status of various signals in the device interface. The C0 and C1 lines are treated independently of the SKIP line. # Programmed I/O Control Lines External programmed data transfers require 10 minor cycles if there is a read, 9 if not. | Control Lines<br>C0 C1 | | Operation | Description | |------------------------|-----------------------|--------------------|-----------------------------------------------------------------------------------------------------| | High | High | (Device)←(AC) | The contents of the AC is sent to the device. | | Low | High | (Device)←(AC), CLA | The contents of the AC is sent to the device; then the AC is cleared. | | High | Low | (AC)←(AC)V(Device) | Data is received from a device, "OR"ed with the data in the AC, and the result is stored in the AC. | | Low | Low Low (AC)←(Device) | | Data is received from a device and loaded into the AC. | # Interrupt Transfer The program interrupt system may be used to initiate programmed data transfers in such a way that the time spent waiting for device status is greatly reduced. It also provides a means of performing programmed data transfers between the 6120 and peripheral devices while executing another program. This is accomplished by isolating the I/O handling routines from the mainline program and using the interrupt system to ensure that these routines are entered only when an I/O device is set, indicating that the device is actually ready to perform the next data transfer. The interrupt system allows external conditions to interrupt the computer program (which must be in main memory) by driving INTREQ low. If no internal higher priority requests are outstanding and the interrupt system is enabled, the 6120 grants the device interrupt at the end of the current instruction. After an interrupt has been granted, the interrupt enable flip flop in the 6120 is reset so that no more interrupts are acknowledged until the interrupt system is re-enabled under program control The interrupt inhibit flip flop prevents interrupts (both device and control panel) from occurring when there is a possibility that the IF is not equal to the IB. More specifically, the interrupt inhibit flip flop is set whenever the IB is loaded (i.e., by the instructions CIF, CDF CIF, RMF or RTF), and cleared whenever the IF is loaded from the IB (i.e., at the proper phase of JMP, JMS, RTN1 or RTN2 instructions). Device interrupts are recognized only if the interrupt system is enabled, the interrupt inhibit flip flop is cleared and INTREQ is low. Upon recognition of an interrupt, the 6120 stores the PC in location 0000 of field 0 and clears the interrupt enable flip flop. Zero appears on C0, C1 and EMA2 when the PC is stored. At the same time, INTGNT goes low. During the interrupt grant sequence, IF is loaded into ISF and DF is loaded into DSF. IF, IB and DF are then cleared. The next instruction is fetched from location 0001 of main memory field 0. INTGNT remains low until the trailing edge of the first LXDAR generated by a main memory IOT following the recognition of the interrupt. The granting of an interrupt requires 4 minor cycles. If a control panel interrupt is granted while INTGNT is low, INTGNT will be forced high as long as CTRLFF is set but will return to the low state when CTRLFF is cleared. # **Direct Memory Access** Direct memory access, sometimes called data break, is the preferred form of data transfer to use with high-speed storage devices such as magnetic disk or tape units. The DMA mechanism transfers data directly between memory and peripheral devices. The 6120 is involved only in setting up the transfer; the transfers take place with no 6120 intervention on a "cycle stealing" basis. The DMA transfer rate is limited only by the bandwidth of the memory and the data transfer characteristics of the device. The external device generates a DMA request when it is ready to transfer data. The 6120 grants the DMAREQ by pulling the DMAGNT signal high at any point in any of the instructions, or between instructions, when the 6120 is not using the DX bus in performing a bus read, write or read-modify-write operation. The 6120 suspends its internal timing until the DMAREQ line is high. The DX lines, EMA2, C0 and C1 lines are tristated. LXPAR, LXMAR, MEMSEL, OUT, READ and WRITE are all held high by a device on each of these lines which only has a very small pull-up drive. These lines can then be pulled down by an external device. In this way, these control lines are stable until the external device can gain control of them. IFETCH and LXDAR are both held high. RUN is held low. The states of DATAF and INTGNT are undisturbed. The external DMA device must not drive the bus until DMAGNT is high. The DMA device must: - a. Drive all signals with three-state devices. b. Provide all address, data, LXPAR, LXMAR, and other control signals with the proper timing. - c. Return all control lines to the high state before relinquishing the bus. - d. Three-state all drivers at or before DMAREQ is pulled high by the device. After the DMAREQ line is pulled high, the 6120 negates DMAGNT and re-establishes proper timing before proceeding. # Internal Flags | Name | Set<br>Conditions | Clear<br>Conditions | Load<br>Conditions | Comments | |---------|------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IEFF | ION inst. | 1. RESET=low 2. IOF inst. 3. During INTGNT sequence 4. SKON inst. | RTF inst. | INTERRUPT ENABLE FLIP FLOP: Tested by the SKON instruction. GCF inst. loads state of IEFF into AC4. INTREQ is honored only if IEFF is set (1). | | IIFF | 1. CIF inst.<br>2. CIF CDF<br>3. RMF<br>4. RTF | 1. RESET=low<br>2. JMP, JMS, RTN<br>inst. | none | INTERRUPT INHIBIT FLIP FLOP: Suppresses any INTREQ or Control Panel mode request. | | CTRLFF | Upon entry<br>into panel<br>mode | 1. RESET=low 2. Next JMP, JMS or RTN after PEX inst. | none | CONTROL PANEL FLIP FLOP: Indicates control panel operation. Interrupts are not honored when set. | | FZ | Upon entry<br>into panel<br>mode | First JMP, JMS<br>or RTN Inst.<br>executed with<br>IIFF set. | none | FORCE ZERO FLAG: Forces control panel instruction field access to field zero. Indirect data accesses are not affected. | | PDF | SPD inst. | Panel mode entry CPD inst. | none | PANEL DATA FLAG: When set causes indirect data operations executed in control panel to access CP memory. Otherwise they are to main memory. PDF is ignored when executing in main memory. | | RUNHLT | RESET=low | none | On the low<br>to high<br>transition<br>of the<br>RUN/HLT line | RUN HALT FLIP FLOP: When cleared the 6120 will halt after the first instruction in which this state is detected. The 6120 will respond to DMAREQ in this state. | | HLTFLG | HLT inst. | 1. RESET=low<br>2. PG0 inst. | none | HALT FLAG: When set, panel mode will be entered unless the IIFF is set or RESET is low. IIFF can be cleared on the next JMP, JMS or RTN instruction at which point panel mode will be entered. | | PNLTRP. | PR0, PR1,<br>PR2, PR3 inst.<br>(main only) | 1. RESET=low 2. PRS inst. 3. PEX inst. | none | PANEL TRAP FLAG: Same result as defined for HLTFLG. | | BTSTRP | High to low transition of CPREQ | 1. RESET=low<br>2. PRS inst. | none | BOOTSTRAP FLAG: Same result as defined for HLTFLG. | | PWRON | RESET and<br>STRTUP=low | 1. RESET and STRTUP=high 2. PRS inst. 3. PEX inst. | none | POWER-ON FLAG: Causes entry into, panel mode when RESET is released and this flag is set. | | gт | none | RESET=low | RTF inst. | GREATER THAN FLAG: General purpose flag which has no arithmetic significance. | # HD-6121 # **CMOS I/O CONTROLLER** # Features - LOW POWER, TYP. < 2 mW - SINGLE SUPPLY 5V - INDUSTRIAL AND MILITARY TEMPERATURE RANGES 6120 COMPATIBLE INTERFACE - CONTROLS ANY COMBINATION OF FIVE INPUT OR OUTPUT PORTS WITH HANDSHAKING - ELIMINATES GATED READ AND WRITE SIGNALS THROUGH THE CONTROLLER CONFORMS TO DEC\* CONVENTIONS REGARDING DEVICE ADDRESSING AND - COMMANDS - UNDEPENDENT PROGRAMMING OF EACH DEVICE'S ADDRESS AND DATA DIRECTION COMPLETE INTERRUPT AND SKIP LOGIC FOR EACH DEVICE INCLUDING PRIORITY - SUMPLE IE IN LERRIUF I ARU SRIP LOGIO FOR LACIT SECTION INTERRUPT VECTORING STROBE OUTPUTS ARE PROGRAMMABLE HIGH OR LOW TRUE SENSE INPUTS ARE PROGRAMMABLE FOR LEVEL OR EDGE SENSITIVITY ENABLE OUTPUTS FUNCTION AS USER PROGRAMMABLE CHIP SELECTS # Description The HD-6121 input/Output Controller (IOC) is a high performance, CMOS support circuit for the 6120 microprocessor. Fully programmable, this device offers independent control of any combination of five, 12 bit input or output ports. Used in conjunction with the 6120 microprocessor, the 6121 provides user programmable chip select decoding, priority vectored interrupt control, software readable status and I/O port handshaking signals. The Priority In $(\overline{PRI})$ and Priority Out $(\overline{PRO})$ control signals permit up to eleven 6121s to be used without any additional hardware. Industrial control and other I/O intensive systems can profit greatly from the highly hardware/software efficient capability provided by the 6120/6121 chip set. CAUTION: Electronic devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed. <sup>\*</sup> TRADEMARK of Digital Equipment Corp # Specification HD-6121 # ABSOLUTE MAXIMUM RATINGS Supply Voltage +8.0 VOLTS Operating Voltage Range | +4V to +7V | Input/Output Voltage Applied | VSS - 0.3V to VCC +0.3V | Storage Temperature Range | -65°C to +150°C | Maximum Power Dissipation | Temperature Range | Industrial (-9, -9+) | -40°C to +85°C | Military (-2, -8) | -55°C to +125°C | Maximum Power Dissipation | 1 Watt CAUTION: Stresses above those listed in the "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. D.C. ELECTRICAL CHARACTERISTICS; VCC=5.0V±5%; TA = Industrial or Military | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |--------|--------------------------------|---------|---------|-------|-----------------------------------------------------------------------| | VIH | LOGICAL ONE<br>INPUT VOLTAGE | 70% VCC | | V | | | VIL | LOGICAL ZERO<br>INPUT VOLTAGE | | 30% VCC | V | | | VOH | LOGICAL ONE<br>OUTPUT VOLTAGE | VCC-0.5 | | \ \ \ | IOH = -1.6mA Except for SKIP, INTREQ, C0 and C1 which are open drain. | | VOL | LOGICAL ZERO<br>OUTPUT VOLTAGE | | 0.5 | V | IOL = 1.6mA<br>Except for SKIP,<br>INTREQ, C0 and C1. | | VOL | LOGICAL ZERO<br>OUTPUT VOLTAGE | | 0.5 | V | IOL = 15 mA<br>SKIP, INTREQ, CO, C1<br>OUTPUTS | | IIL | INPUT LEAKAGE<br>CURRENT | -10 | 10 | μΑ | OV≪VIN≪VCC | | Ю | I/O, OUTPUT<br>LEAKAGE CURRENT | -10 | 10 | μΑ | OV≤VO≤VCC<br>NOTE 1 | | ICC | POWER SUPPLY<br>CURRENT | | 100 | μΑ | VIN=VCC or GND<br>VCC = 5.25 V<br>OUTPUTS OPEN | | CIN* | INPUT<br>CAPACITANCE | | 5 | pF | FREQ = 1 MHZ<br>TA=25°C<br>VIN=VCC or GND | | COUT* | OUTPUT<br>CAPACITANCE | | 15 | pF | FREQ = 1 MHZ TA=25°C VIN=VCC or GND | <sup>\*</sup> Guaranteed and sampled, but not 100% tested NOTE 1: APPLIES ONLY TO DX0 THROUGH DX11, CO, CI, SKIP, AND INTREQ WITH THE OUTPUT DRIVERS DISABLED OR OPEN DRAIN OUTPUTS OFF. # A.C. ELECTRICAL CHARACTERISTICS; VCC=5.0V $\pm$ 5%; Ta=Industrial or Military; CL=50 pf, | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |--------|--------------------------------|-------|------|-------|-----------------| | TAS | ADDRESS SET UP<br>TIME | 30 | | ns | | | TAH | ADDRESS HOLD TIME | 70 | | ns | | | TRWE | WRITE ENABLE DELAY | | 100 | ns | | | TRWD | WRITE DISABLE DELAY | | 100 | ns | | | TWS | WRITE SET UP TIME | 50 | | ns | | | TWH | WRITE HOLD TIME | 50 | | ns | • | | TPDE | ENABLE OUTPUT DELAY | | 125 | ns | | | TPDD | ENABLE OUTPUT DISABLE DELAY | 1 8 2 | 200 | ns | | | TRE | READ VECTOR ENABLE | | -100 | ns | | | TRD | READ VECTOR DISABLE | , i | 100 | ns | | | TWPD | WRITE PULSE DELAY | 100 | | ns | | | TLXH | RESET DELAY, IOCLR<br>TO LXDAR | 100 | | ns | | NOTE: ALL MEASUREMENTS ARE TAKEN WITH INPUT RISE AND FALL TIMES \< 20 NSEC # Specifications HD-6121 # **DECOUPLING CAPACITORS** The transient current required to charge and discharge the 50 pf load capacitance specified in the 6121 data sheet is determined by $$i = C_L (dv/dt)$$ Assuming that all DX outputs change state at the same time and that dv/dt is constant; $$i \cong C_L (VCC \times 80\%)$$ where $t_R\!=\!20$ ns, VCC=5.0 volts, CL=50 pF on each of twelve outputs. i $$\cong$$ (12 × 50 × 10<sup>-12</sup>) × (5.0v × 0.8)/(20 × 10<sup>-9</sup>) $\cong$ 120 mA This current spike may cause a large negative voltage spike on VCC, which could cause improper operation of the device. To filter out this noise, it is recommended that a 0.1 $\mu$ F ceramic disk decoupling capacitor be placed between VCC and GND at each device, with placement being as near to the device as possible. # EXTERNAL IOT and VECTORED INTERRUPT OPERATION **RESET TIMING** | I/O | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | | |-----|---------------------|----------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | 1 | INTGNT | Low | Interrupt grant signal from the 6120. | | | 1 | 2 | PRI | Low | Input for priority string. Low implies no higher priority up the string. Device #1 internally is the highest priority device. | | | 0 | 3, 6, 9,<br>12, 15 | STROBE<br>1-5 | High<br>or<br>Low | Output strobes set true by a transfer command. Cleared by a Set Flag command or by the corresponding sense input going true. Programmable polarity. | | | 1 | 4, 7, 10,<br>13, 16 | SENSE<br>1-5 | High<br>or<br>Low | Status inputs from an external device. Can cause IOT skips or interrupts. Programmable edge or level sense and polarity. | | | 0 | 5, 8, 11,<br>14, 17 | ENABLE<br>1-5 | Low | Bus transfer enable pulses for external devices. True during LXDAR. | | | 0 | 18 | PRO | Low | Output for priority string. Low implies enable for next device down the string. Device #5 internally is the lowest priority device and drives this output. | | | 0 | 19 | SKIP | Low | True during LXDAR and WRITE to indicate to the 6120 that a skip is to occur on the current IOT. N-Channel open drain. | | | | 20 | vss | | Power supply ground. | | | 0 | 21, 22 | <u>₹</u> 0, €1 | Low | Control signals to the 6120 which specify the type of transfer required for an I/O instruction. See Table 1. N-Channel open drain. | | | 0 | 23 | INTREQ | Low | Interrupt request to the 6120. N-Channel open drain output. | | | 1 | 24 | READ | Low | 6120 bus read pulse. | | | 1/0 | 25-36 | DX11-0 | High | 6120 data/address bus. (DXO=MSB, DX11=LSB) | | | ı | 37 | WRITE | Low | 6120 bus write pulse. | | | 1 | 38 | LXDAR | Low | 6120 I/O transfer enable signal. True during the execute phase of external IOT instruction. Also true during power on reset. | | | ı | 39 | IOCLR | Low | Reset from the 6120 generated by power on reset or CAF instruction. | | | 1 | 40 | vcc | | Positive supply voltage. | | # CONCEPT: The concept of the IOC is to provide basic control and enable signals for the devices which it controls but not be involved in the critical speed timing of the DX bus transfers to and from these devices. Each input or output port still has its own output latch or input driver interface which results in maximum flexibility with regard to I/O device characteristics. Because these latches and input drivers are not included in the 6121, this 40 pin device is able to provide complete handshaking for five I/O ports. Software programmable chip select decoding (ENABLE outputs) provides a means whereby I/O device addressing is readily changed with no change to the users PC board. This on-chip feature replaces the 2-5 IC's normally associated with chip select decoding. Another feature of the 6121 IOC is an on-chip priority interrupt controller. The interrupt logic includes software programma-ble vectors and complete interrupt request/grant handshaking for the 6120 microprocessor. This on-chip feature of the 6121 eliminates a separate interrupt controller IC. Up to eleven 6121 eliminates a separate interrupt controller IC. Of to elever 1712 IOCs can be daisy chained without the need for any interfacing logic. This results in vectored interrupt control of up to \$5 I/O ports. The Priority In (PRI) and Priority Out (PRO) control signals are used for this I/O expansion capability. Another major on-chip feature of the 6121 IOC is the Inclusion of I/O port handshaking signals. These signals provide the capability of polling the status of an Input port (SENSE inputs) and that of signaling an Output port that it has received data (STROBE outputs). These signals can be thought of as "Input Buffer Full" and "Output Buffer Full" status lines. The characteristics of these signals are software programmable which greatly increases their flexibility. # 6120 IOT INSTRUCTION SEQUENCING: The 6121 is designed to interface with the 6120 external IQT sequence. This sequence begins when the 6120 fetches an instruction from the memory and recognizes that the current instruction is an external IOT. An external IOT is any IOT (Bits 0-2=6) whose device code (Bits 3-8) is not 00 or 2X. # **EXTERNAL IOT COMMAND FORMAT** # Specification HD-6121 The 6120 sequences the IOT instruction through an execute phase. Bits 0-11 of the IOT instruction are available on DX0-11 as LXDAR falls near the start of the execute phase. The 6121 IOC accepts the IOT command on the falling edge of LXDAR and latches this information into an internal command latch. WRITE or READ is active low to enable data transfers between the 6120 and the peripheral device(s). The 6121 communicates with the 6120 through 3 control lines ... CO, C1 and SKIP. The type of data transfer during an IOT instruction is specified by the peripheral device by asserting the control lines as shown in Table 1 The control line SKIP, when low during an IOT, causes the 6120 to skip the next instruction. This feature is used to sense the status of various signals in the device interface. The Co and C1 lines are treated independently of the SKIP line. The input command signals, C0, C1 and SKIP, are sampled during LXDAR low • WRITE low. The data from the 6120 is available to the device(s) during LXDAR low • WRITE low. If C1 is low at LXDAR low • WRITE low, a read is also performed and data is read from the peripheral into the 6120 during LXDAR low • READ low # TABLE 1-PROGRAMMED I/O CONTROL LINES | CONTR<br>CO | CONTROL LINES OPERATION | | DESCRIPTION | |-------------|-------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------| | High | High | (Device) <b>◄</b> —(AC) | The contents of the AC is sent to the device. | | Low | High | (Device) <b>←</b> —(AC),<br>Clear (AC) | The contents of the AC is sent to the device, then the AC is cleared. | | High | Low | (AC) <del>◄</del> —(AC)V(Device) | Data is received from a device, "OR'ed" with the data in the AC and the result stored in the AC. | | Low | Low | (AC) <del>◄</del> —(Device) | Data is received from a device and loaded into the AC. | # INTERNAL DEVICE CONTROLLER FLIP FLOP DEFINITIONS: There are five device controllers within the 6121 IOC. Each controller has a set of control and status flip flops which are defined below: FLAG FLIP FLOP — Internal device control status flip flop which only has meaning if the IS programming bit is a 1. It is set by a SET FLAG IOT or by true going edge of sense input. It is cleared by the SKIP ON FLAG instruction only if it was sampled by that instruction as being set; by the interrupt vector operation; or by IOCLR. If the flag is set, interrupts can be generated if otherwise enabled. If the IS programming bit is 0, the flag flip flop is held in the cleared state. FLAG SAMPLE FLIP FLOP – Internal device control flip flop which samples the state of the flag flip flop at the falling edge of LXDAR. The set state of this flip flop causes the skip line to be pulled and the flag flip flop to be cleared during WRITE pulses of a skip IOT. STROBE FLIP FLOP – Internal device control flip flop which controls strobe output line. It is set by a transfer IOT at the trailing edge of the LXDAR pulse. It is cleared by IOCLR, the true going edge of the sense input (if the IS programming bit set) or the SET FLAG IOT command. The STROBE output reflects the state of this flip flop any time the strobe flip flop is cleared or at the end of LXDAR if the strobe flip flop is set. INTERRUPT ENABLE FLIP FLOP – Internal device control flip flop which allows program enable of interrupts. This bit is set by IOCLR. This bit is loaded by DX11 during WRITE of LOAD INTERRUPT ENABLE IOT. If this flip flop and the flag flip flop are both set, then the INTREQ pin is pulled low. INTERRUPT SAMPLE FLIP FLOP – Internal device control flip flop which samples the state of the interrupt condition at the falling edge of INTGNT. The falling edge of INTGNT sets the interrupt sample flip flop if the flag flip flop and interrupt enable flip flop are set and the priority input is true. If the flag flip flop is clear or the priority input is false at the fall of INTGNT, the state of the interrupt sample flip flop is not changed. The interrupt sample flip flop is cleared by the SKIP ON FLAG IOT, by the reset state of the interrupt enable flip flop or by IOCLR. If this flip flop is set, the device's priority output is false (high). # PROGRAMMING: immediately after power on reset, the five device controllers within the IOC are set to a state such that the first IOT command received with PRI low will be interpreted as a programming command to set up various IOC parameters. This is true only for power on reset and is not true for the reset generated by the 6120 CAF instruction. Power on reset from the 6120 is distinguished by LXDAR being low at the end of the IOCLR pulse. During the reset caused by the CAF instruction, LXDAR is high throughout the IOCLR pulse. Each of the five device controllers within the IOC are programmed independently by separate IOT commands. If PRI is low, the first IOT programs the highest priority device (Device #1). The second IOT programs the second highest priority device (Device #2). This continues until all the devices in the IOC are programmed, at which time PRO is made low so that programming can commence on the next IOC (if any) down the priority chain. The IOC will not accept any operational IOT commands to any of the five devices until all five devices have been programmed. The programming IOT writes data from the 6120 accumulator. The lower 9 bits of the IOT instruction itself perform no programming function. The IOT instruction must be an external IOT, not device #00 or 2X. The programming format from the accumulator is shown below: ## PROGRAMMING COMMAND FORMAT | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | . 8 | 9 | 10 | 11 | |----|----|----|---|---|--------|---------|---|-----|----|----|-----| | OP | IP | IS | - | | DEVICE | ADDRESS | | | EN | C | 1/0 | Output polarity 1=High true strobe output 0=Low true strobe output Input polarity 1 = High true sense polarity 0=Low true sense polarity Input edge sensitivity IS - 1 = Set flag flip flop and interrupt (if interrupts enabled) on true-going edge of sense input. Skip on flag flip flop set. - 0=Skip on sense line input level true. (No interrupt on DEVICE ADDRESS The 6 bit device address assigned to the device controller. Enable output control select. - 1=Enable output is true (low) whenever the device is addressed. (Except for programming and vector operations.) - 0=Enable is true only when a transfer command (4s or 68) is given. - C line control. - 0=Transfer commands do not cause C lines to be controlled. - 1 = Transfer commands cause C lines to be controlled. - Input or output port select. This programming bit has no meaning if the "C" programming bit is set to a "0". 1 = Transfer commands cause outputs to the device. - (C1 is not pulled low.) - 0=Transfer commands cause inputs from the device. (C1 is pulled low.) After all five devices of the IOC are programmed, they are ready to respond to IOT commands with their programmed addresses. Because of this, no operational IOT commands can be used until all system IOC's have been programmed. An additional constraint is that each device must have its own unique address. Note that unused devices must be turned off during programming simply by programming them with an internal IOT address (00 or 2X), and with the IS programming bit set to "0" to prevent interrupts. Also, sense inputs must be tied to ground. Internal 6120 IOT's do not generate LXDAR. The IOT controller is therefore made insensitive to all external IQT commands when programmed with an internal IOT address. Whenever a device controller within the IOC responds to its programming IOT, it pulls the $\overline{C0}$ line low so that the 6120 will perform an output operation from the AC followed by clearing the AC. ### IOC COMMANDS: Power on reset.—This is indicated by the IOCLR input low and LXDAR low at the end of the IOCLR pulse. This operation sets up the IOC to be programmed as discussed above. Also, all live flag filip flops are cleared as are the flag sample and interrupt sample flip flops. The interrupt enable flip flops are all set. The strobe flip flops are cleared, the STROBE outputs are set low and the ENABLE outputs are set high. Note that if a controller is programmed for a low true STROBE output, then there will be a low to high transition on the strobe output when this device is programmed. Also, care must be taken to assure that the state of the flag, flag sample, interrupt sample, Interrupt inhibit and strobe flip flops are not disturbed by the programming function. The 6120 Clear All Flags (CAF) Instruction – This instruction is indicated to the IOC by IOCLR going low and LXDAR staying high during the IOCLR pulse. This operation performs exactly the same operation as power on reset on the device flag, flag sample, interrupt sample, interrupt enable and strobe flip flops. It does not set up the IOC for programming, nor does it disturb the state of any of the programming information stored within the IOC. # **EXTERNAL IOT COMMAND FORMAT** | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----------------------------------------------|---|-----|------------|-----------------|---------|--------|-----|---|--------|-----| | 1 | 1 | 0 | • | 1 | DEVICE | ADDRESS | }<br>} | | | ÇOMMAN | p | | | | | | | | | | Bit | 9 | 10 | 11 | | | SET FLAG, CLEAR STROBE | | | | | | | | | 0 | 0 | | | | | SKI | P ON FLA | G CLEAR | FLAG | | | ō | Ō | 1 | | | SKIP ON FLAG, CLEAR FLAG<br>CLEAR ACCUMULATOR | | | | | | | | Ō | 1 | 0 | | | | | | | d for input) | | | | | | | | | | | NOF | | , a . o p a . , | | | | 0 | 1 | 1 | | | | | | A TRANS | FFR | | | | 1 | 0 | 0 | | | | | | not pulled | | | | | | | | | | LOAD INTERRUPT ENABLE | | | | | | | | 1 | 0 | 1 - | | | | | | m DX11) | | | | | | | | | | | | | A TRANS | | | | | 1 | 1 | 0 | | | | | | pulled lov | | | | | | | | | | | | NOI | | • • | | | | 1 | 1 | 1 | Each IOT is discussed below: SET FLAG, CLEAR STROBE – If the device is programmed for edge sensitive SENSE input, this IOT command causes the internal flag flip flop to be set and also clears the STROBE output to the programmed false state. If the device is programmed for level sensitive SENSE input, then the flag flip flop is not set by this instruction, but the STROBE output is cleared. SKIP ON FLAG, CLEAR FLAG – The skip on flag operation depends on whether the device is programmed for edge or level sensitivity. If programmed for level sensitivity and the SENSE input is logic true, then the SKIP line is pulled low during the IOT WRITE pulse; the clear flag operation has no meaning. If programmed for edge sensitivity, then the state of the flag flip flop is sampled to the flag sample flip flop at the falling edge of LXDAR. During the IOT WRITE pulse, the SKIP line will be pulled low if the flag sample flip flop is true. If the flag sample flip flop is set, then the flag flip flop will be cleared some time before or at the trailing edge of LXDAR. CLEAR ACCUMULATOR – This command only functions if the C line control programming bit (bit 10=1) has been programmed for the device to control the C lines and the device has been programmed as an input device (bit 11=0). When enabled by the above two programming conditions, this command will cause $\overline{C0}$ to be pulled low during the IOT WRITE pulse. This will cause the 6120 accumulator to be cleared. DATA TRANSFER ( $4_8$ or $6_8$ ) — Either transfer command will unconditionally set the STROBE output to its true state. If the "C" programming bit is set, the transfer commands will also cause the "C" lines to be controlled to specify the type of I/O transfer to be performed. If not, then the IOC device does not control the "C" lines. If the device "I/O" programming bit is 1, then $\overline{C1}$ is not pulled low and an output transfer is specified by either $4_8$ or $6_8$ . If the I/O programming bit is 0, then an input transfer is specified by pulling $\overline{C1}$ low during the $\overline{WRITE}$ pulse. Command $4_8$ does not pull $\overline{C0}$ low. For an output, this corresponds to "OE"ing" the input data with the AC. Command $6_8$ always pulls $\overline{C0}$ low. For an output, this causes the AC to be cleared following the output. For an input, this corresponds to the input data being loaded into the AC. The STROBE output is cleared when the flag flip flop is set by the SENSE transition or by a SET FLAG command. LOAD INTERRUPT ENABLE – This command causes a write of 6120 AC bit 11 to the addressed device's interrupt enable flip flop. This write holds neither $\overline{\text{C0}}$ nor $\overline{\text{C1}}$ low so that a write without a clear of the AC is performed. The device is incapable of generating interrupts if the interrupt enable flip flop is cleared. # INTERRUPT LOGIC: A device controller within the IOC is capable of generating an interrupt by pulling the INTREQ line low if all of the following conditions are true: - The device is programmed for edge sensitive SENSE input, and - 2. The device flag flip flop has been set, and - 3. The device interrupt enable flip flop is set, and - 4. The priority string input for that device is true. Normally, with no system interrupts outstanding, all device priority inputs and outputs are low. At the highest priority IOC, the PRI input must be tied to Vss. Whenever the interrupt conditions are met at any device on the IOC, the INTREQ line is pulled low and the following sequence of events occurs: - The 6120 INTREQ being low causes INTGNT low. All IOC driving device controllers which have the interrupt condition met set their interrupt sample flip flops. Note that this is an edge triggered set and is not a "load". All device controllers which have their interrupt sample flip flops set will hold their respective priority outputs high. All device controllers with a high priority input hold their priority outputs high and also are inhibited from driving the INTREQ bus low. - When the first IOT is executed with INTGNT low, one of two events occurs, depending on the IOT command: - a. If the command issued is a SKIP ON FLAG (1e) command, then the normal operation of the IOT command occurs in the addressed device. A SKIP ON FLAG (1e) instruction will clear the interrupt sample flip flop of the addressed device and will clear the flag flip flop if it is set. - b. If the command is not a SKIP ON FLAG (1e) command, then the fact that INTGNT is low causes special action. During the WRITE pulse CO and CT are both pulled low by the highest priority device with its interrupt sample flip flop set. No other device (not even the addressed device) will respond on this IOT. This IOT specifies a JAM read cycle. The 6120 then generates a READ pulse which causes the device address of the highest priority device with its interrupt sample flip flop set to put its device address on DX6-11 and all zeros on DX0-5. Also, the flag flip flop of that device is cleared, causing it to remove the INTREQ drive. The interrupt sample flip flop is not cleared at this time so that the priority output of that device continues to be held false (high). - c. Near the end of the interrupt service routine of that particular device, the software should (with the 6120 interrupts disabled) execute a SKIP ON FLAG IOT to the device. This will clear the interrupt sample flip flop of the device, which in turn will set the priority output of that device true, enabling interrupts from devices lower in the chain. # **SOFTWARE NOTES:** - When performing the interrupt vector operation from the 6120, the accumulator must be loaded with a "no interrupt" vector address (such as zero) before the vector IOT is issued. This vector is left in the accumulator if no internal vector is returned by a device controller. - Before a device's interrupts are turned off by resetting its interrupt enable flip flop with a 6XX5 command the 6120's interrupts must be turned off. Failure to do so can result in an unidentifiable interrupt from the device. - When turning on a device's interrupt with a 6XX5 command, an immediate interrupt will result if the device's flag is set and the 6120 interrupts are turned on. - 4. Because the IOC programming sequence relies on an exact sequence of IOT instructions to be executed and IOCLR enables interrupts, the programming instructions must be executed with the 6120's interrupts off. - Use of the level sensitive "Skip on Flag, Clear Flag" operation (6xx1), requires that a redundant skip instruction followed by a NOP be used to guarantee that the "Flag Sample Flip Flop" is reset. # **TESTING NOTE:** The PRO line cannot go true after any IOCLR true pulse (either in programming or in a CAF) until there is at least one READ pulse. In addition, no external IOT commands can be executed during an IOCLR true pulse. # SUMMARY OF 6120, 6121 CONDITIONS: The following table provides a brief summary of all the 6120 and 6121 Operations. | IOT COMMANDS<br>BIT BIT BIT | | PROGRAM | OUTPUTS | | 6120 | 6121 | | | | | |-----------------------------|---------|---------|---------|-----|------|------|-----------------------------------|-------------------------------------------------------------------------------------------|--|--| | 9 | 10 | 11 | С | I/O | 6011 | CT | OPERATION | OPERATION | | | | 0 | 1 | 0 | 1 | 1 | HiZ | HiZ | Output (AC) | NOP | | | | 1 | 0 | 0 | 1 | 1 | HiZ | HIZ | Output (AC) | Generate ENABLE. (Output to device.) Set STROBE output. | | | | 1 | 1 | 0 | 1 | 1 | Low | HIZ | Output (AC)<br>then (AC)← 0 | Generate ENABLE. (Output to device.) Set STROBE output. | | | | 0 | 1 | 0 | 1 | . 0 | Low | HIZ | Output (AC)<br>then (AC) ← 0 | NOP except for low $\overline{C0}$ output. Result is only to clede 120 AC. | | | | 1 | 0 | 0 | 1 | 0 | HiZ | Low | (AC) <del>◄</del> —Input<br>V(AC) | Generate ENABLE. (Input from device.) Set STROB output. | | | | 1 | 1 | 0 | 1 | 0 | Low | Low | (AC)- Input | Generate ENABLE. (Input from device.) Set STROBE output. | | | | 1 | 0 | 1 | × | X | HiZ | HIZ | Output (AC) | Load interrupt enable flip flop from DX11. | | | | 0 | 0 | 0 | X | × | HiZ | HiZ | Output (AC) | Set flag flip flop if its prog. bit is set. Clear STROBE output. | | | | 0 | 0 | 1 | х | X | HiZ | HiZ | Output (AC) | Pull SKIP low and clear Flag F.F. if flag sample flip flop is a 1 during the write pulse. | | | | х | 1 | 1 | Х. | X | HiZ | HiZ | Output (AC) | No operation. | | | | Ve | ctor Re | ad | х | Х | Low | Low | (AC) <del></del> ← Input | Place interrupt vector on DX bus, clear Flag F.F. | | | | Progr | ammin | ıg IOT | Х | X | Low | HiZ | Output (AC)<br>then (AC) ← 0 | Load programming information to device programming register from the DX bus during write. | | | # **BUFFERED BUS 6120/6121 INTERFACING EXAMPLE** NOTE: This simplified example does not show the extended Memory Addressing and other features of the 6120. # HM-6100 CMOS 12 BIT MICROPROCESSOR (CPU) # Features - LOW POWER TYP, < 5.0µW - SINGLE +5V POWER SUPPLY - FULL TEMPERATURE RANGE -55°C TO +125°C - STATIC OPERATION - SINGLE PHASE CLOCK, ON CHIP CRYSTAL OSC. - SOFTWARE COMPATIBLE WITH PDP-8/E - 12-BIT DATA WORD - OVER 90 SINGLE WORD INSTRUCTIONS - RELOCATABLE MEMORY ORGANIZATION - BASIC ADDRESSING TO 4K 12 BIT WORDS - PROVISION FOR DEDICATED CONTROL PANEL. - 128 GENERAL PURPOSE REGISTERS - 8 AUTOINDEXING REGISTERS - FLEXIBLE PROGRAMMED I/O TRANSFERS - VECTORED INTERRUPT CAPABILITY # Description The HM-6100 is a single address, fixed word length, parallel transfer microprocessor using 12-bit two's complement arithmetic. It is a general purpose processor which recognizes the instruction set of Digital Equipment Corporation's PDP-8/E Minicomputer. Standard features include indirect addressing and facilities for instruction skipping, program interrupts as a function of input/output device conditions, and auto-restart. Five 12-bit registers are used to control microprocessor operations, address memory, perform arithmetic or logical operations, and store data. The device design is optimized to minimize the number of external components required for interfacing with standard memory and peripheral devices. # Pinout Supply Voltage (VCC - GND) Input or Output Voltage Applied Storage Temperature Range Operating Temperature Range Industrial HM-6100-9 Military HM-6100-2 -0.3V to +8.0V (GND - 0.3V) to (VCC +0.3V) -65°C to 150°C > -40°C to +85°C -55°C to +125°C # **ELECTRICAL CHARACTERISTICS** VCC = $5.0 \pm 10\%$ Volts, $T_A$ = Industrial or Military | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS | |--------|--------------------------------|---------|-----|---------|-------|-----------------------------| | VIH | Logical "1" Input Voltage | 70% VCC | | | V | | | VIHC | Logical "1" Osc. Input Voltage | VCC5 | ł | | V | | | VIL | Logical "0" Input Voltage | 1 | | 20% VCC | V | | | VILC | Logical "0" Osc. Input Voltage | | | GND +.5 | V | | | IIL | Input Leakage (1) | -1.0 | | +1.0 | μΑ | ov≤vin≤vcc | | VOH | Logical "1" Output Volt.(2) | 2.4 | | | ٧ | IOH = -0.2mA | | VOL | Logical "0" Output Volt.(2) | | | 0.45 | ٧ | IOL = 2.0mA | | 10 | Output Leakage | -1.0 | | +1.0 | μΑ | 0∨ <b>≤</b> ∨o <b>≤</b> ∨cc | | ICC1 | Supply Current (Static) | | } | 400 | μΑ | VIN = VCC, Freq. = 0 | | ICC2 | Supply Current (Operating) | | | 2,5 | mA | VCC=5.5V, Freq=2.0MHz | | CI · | Input Capacitance (3) | | 5 | 7 | pF | | | co | Output Capacitance (3) | 1 | 8 | 10 | pF | | | CIO | Input/Output Capacitance (3) | | 8 | 10 | pF | | | cosc | Oscillator IN/OUT CAP. (3) | | 30 | | pF | | TA = 26°C VCC = 5,0V Notes: (1) Except pin 14 and 15 (2) Except pin 14 (3) Guaranteed and sampled, but not 100% tested. TA = Indust. VCC = TA = Military VCC = | | | (1) | | 5.0 ± 10%V | | 5.0 ± 10%V | | | · | |--------|-------------------------|-----|-----|------------|------|------------|-----|-------|--------------------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | TEST CONDITIONS | | fMAX | Max Operating Frequency | | 4.0 | | 3.33 | | 2.5 | MHz | CL = 50pF | | TS | Major State Time | 500 | | 600 | | 800 | | ns . | See Timing Diagram | | TLX | LXMAR Pulse Width | 220 | | 230 | | 355 | | ns | | | TAS | Address Setup Time | 80 | | 85 | | 200 | | ns | | | TAH | Address Hold Time | 150 | | 125 | | 175 | | ns | | | TAL | Access Time from LXMAR | | 450 | | 520 | | 745 | ns | | | TEN | Output Enable (Memory) | | 250 | | 300 | | 470 | ns | | | TEND | Output Enable (I/O) | | 300 | | 470 | | 655 | ns | | | TWP | Write Pulse Width | 200 | | 235 | | 330 | | ns | | | TDS | Data Setup (Memory) | 160 | | 135 | | 250 | | ns | | | TDSD | Data Setup (I/O) | 185 | | 225 | | 350 | | ns | | | TDH | Data Hold Time | 125 | İ | 125 | | 170 | | ns | | | TST | Status Signals Valid | | 250 | | 300 | | 325 | ns | | | TRS | Request Inputs Setup | 0 | 1 | 0 | | 0 | | ns | | | TRH | Request Inputs Hold | 200 | | 250 | | 300 | | ns | | | TWS | Wait Setup Time | 0 | | 50 | | 50 | l | ns | | | TWH | Wait Hold Time | 100 | | 100 | | 150 | | ns | | | TRHS | Run Halt Setup Time | 0 | | 50 | | 50 | 1 | ns | ' | | TRHP | Run Halt Pulse Width | 100 | | 100 | | 150 | | ns | | A.C. D.C. All devices guaranteed at worst case limits. Room temperature, $\,$ 5V $\,$ data provided for NOTE 1: information - not guaranteed, 4-31 # Specifications HM-6100C-9 # **ABSOLUTE MAXIMUM RATINGS** Supply Voltage Input or Output Voltage Applied Storage Temperature Range Operating Temperature Range Industrial HM-6100C-9 8.0V Gnd -0.3V to VCC +0.3V -65°C to 150°C -40°C to +85°C # **ELECTRICAL CHARACTERISTICS** VCC = $5.0 \pm 5\%$ Volts, $T_A$ = Industrial | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS | |--------|--------------------------------|---------|-----|---------|-------|---------------------------| | VIH | Logical "1" Input Voltage | 70% VCC | | | v | | | VIHC | Logical "1" Osc. Input Voltage | VCC5 | | | V | | | VIL | Logical "O" Input Voltage | | l | .8 | V | | | VILC | Logical "0" Osc. Input Voltage | | | GND +.5 | V | | | IIL | Input Leakage (1) | -10 | Ī | +10 | μΑ | ov≤vin≤vcc | | voн | Logical "1" Output Volt.(2) | 2.4 | | | · v | IOH = -0.2mA | | VOL | Logical "0" Output Volt.(2) | | | 0.45 | V | IOL = 1.6mA | | 10 | Output Leakage | -10 | | +10 | μΑ | ov≤vo <vcc< td=""></vcc<> | | ICC1 | Supply Current (Static) | | | 600 | μΑ | VIN = VCC, Freq. = 0 | | ICC2 | Supply Current (Operating) | | | 5.0 | mA | VCC=5.5V, Freq=2.0MHz | | CI | Input Capacitance (3) | | 5 | 7 | pF | | | co | Output Capacitance (3) | | 8 | 10 | рF | | | CIO | Input/Output Capacitance (3) | | 8 | 10 | рF | | | cosc | Oscillator IN/OUT CAP. (3) | | 30 | | рF | | D.C. - Notes: (1) Except pin 14 and 15 - (2) Except pin 14 - (3) Guaranteed and sampled, but not 100% tested. | | | | TA = 25°C<br>VCC=5.0V(1) | | TA = Indust.<br>VCC = 5.0 ± 5% | | | |--------|------------------------|-----|--------------------------|-----|--------------------------------|------|--------------------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | UNIT | TEST CONDITION | | fMAX | Max operating Freq. | | 3.33 | | 2.5 | MHz | CL = 50pF | | TS | Major State Time | 600 | | 800 | | ns | See Timing Diagram | | TLX | LXMAR Pulse Width | 270 | | 335 | | ns | | | TAS | Address Setup Time | 100 | | 120 | | ns | | | TAH | Address Hold Time | 150 | İ | 175 | | ns | | | TAL | Access Time from LXMAR | ĺ | 500 | | 650 | ns | | | TEN | Output Enable (Memory) | | 300 | | 400 | ns | | | TEND | Output Enable (I/O) | | 350 | | 575 | ns | | | TWP | Write Pulse Width | 250 | | 320 | | ns | | | TD\$ | Data Setup (Memory) | 180 | | 240 | | ns | | | TDSD | Data Setup (I/O) | 200 | | 275 | | ns | | | TDH | Data Hold Time | 130 | | 175 | | ns | | | TST | Status Signals Valid | | 300 | | 350 | ns | | | TRS | Request Inputs Setup | 0 | | 0 | | ns | | | TRH | Request Inputs Hold | 100 | | 130 | | ns | | | TWS | Wait Setup Time | 0 | | 0 | | ns | | | TWH | Walt Hold Time | 100 | | 130 | | ns | ↓ | | TRHS | Run Halt Setup Time | 0 | | 70 | | ns | ļ <b>7</b> | | TRHP | Run Halt Pulse Width | 100 | | 130 | 1 | ns | | A.C. Note 1: All devices guaranteed at worst case limits. Room temperature, 5V data provided for information – not guaranteed, # Timing and State Control The HM-6100 generates all the timing and state signals internally. A crystal is used to control the CPU operating frequency. The CPU divides the crystal frequency by two. With a 4MHz crystal, the internal states will be of 500ns duration. The major timing states are described in Figure 1. For memory reference instructions, a 12-bit address is sent on the DataX, DX, lines. The Load External Address Register, LXMAR, is used to clock an external register to store the address information externally, if required. When executing an Input-Output I/O instruction, the instruction being executed is sent on the DX lines to be stored externally. The external address register then contains the device address and control information. Various CPU request lines are priority sampled if the next cycle is an Instruction Fetch cycle. Current state of the CPU is available externally. Memory/Peripheral data is read for an input transfer (READ). WAIT controls the transfer duration. If T2 WAIT is active during input transfers, the CPU waits in the T2 state. The wait duration is an integral multiple of the crystal frequency - 250ns for 4MHz. For Memory reference instructions, the Memory Select, MEMSEL, lines are active. For I/O instruction the DEVSEL, line is active. Control lines, therefore, distinguish the contents of the external register as memory or device address. External device sense lines $\overline{C0}$ , $\overline{C1}$ , $\overline{C2}$ , and SKP are sampled if the instruction being executed is an I/O Control Panel Memory Select, CPSEL, and Switch Register Select, SWSEL, become active low for data transfers between the HM-6100 and Control Panel Memory and the Switch Register, respectively. # T3, T4, T5 ALU operation and internal register transfers. T6 This state is entered for an output transfer (WRITE). The address is defined during T1. WAIT controls the time for which the WRITE data must be maintained. The following illustrates the timing of the CPU when its operating frequency is low enough that propagation delays can be ignored. It effectively shows the timing of the CPU when it is single clocked. FIGURE 1 - Static Timing The dynamic or high frequency timing illustrates the propagation delays at specified operating frequencies. (Refer to specifications) It defines the interface requirements for memory and I/O devices on the bus. # Microprocessor Architecture The block diagram of the CPU architecture, shown on the front page, consists of the following major functional segments: - CPU Registers - Arithmetic and Logic Unit - Dx-Bus Multiplexer - Timing and Control Unit Each one is briefly described below. # **CPU REGISTERS** The CPU consists of five, 12-bit registers, of which three are user programmable; 1) Accumulator (AC), 2) Program Counter (PC), and 3) Multiply Quotient (MQ). The remaining two registers are the Instruction Register (IR) and the Memory Address Register (MAR) which are used exclusively for internal operations. The CPU registers are defined as follows. # ACCUMULATOR AND LINK (AC/L) All arithmetic and logical operations are performed in the AC. For any arithmetic operation, the AC data and memory data are combined in the ALU and the result is temporarily stored in the AC. Under software control, the AC can be cleared, set, complemented, incremented, tested or rotated. Using the Operate Microinstructions, a variety of register operate instructions can be derived. The link is a one-bit extension of the AC. It can be complemented with a carry out of the ALU or cleared, set, complemented, tested and rotated along with the rest of the AC. It also serves as the carry output for two's complement arithmetic. # MULTIPLY QUOTIENT (MQ) The MQ register can be used as a temporary storage for the AC. The MQ may be OR'ed with the AC and the result stored in the AC or the contents of the AC and MQ may be swapped. The MQ is used in conjunction with the AC to perform multiplication, division, and double-precision operations. # PROGRAM COUNTER (PC) The PC supports both memory and input-output device operations. For memory operations, the PC is controlled exclusively by internal logic and instructions fetched from memory. During an instruction fetch cycle the contents of the PC are transferred to the memory address register (MAR) while the current instruction is being decoded. The PC is then loaded with a new address or simply incremented for the next instruction depending upon the type of instruction. The next instruction obtained from memory is then loaded into the Instruction Register. For example, if the instruction is a JMP X, then the branch address X is loaded into the PC for program controlled branching. Branching can also be controlled by an external device during input-output operations. This feature allows I/O controlled vectored interrupts. # MEMORY ADDRESS REGISTER (MAR) The MAR contains the address of the memory location that is currently selected for memory or I/O read-write operations. It is also used for microprogram control during data transfers to and from memory and peripherals. ### **INSTRUCTION REGISTER (IR)** The Instruction fetched from memory is held in the IR while being interpreted by the Instruction Decoder. The IR specifies the initial step of the microprogram sequence for each instruction and is also used to store temporary data for microprogram control. # ARITHMETIC AND LOGIC UNIT (ALU) The ALU performs 12-bit arithmetic, logical and rotate operations. Its input is derived from the AC and any one of the other CPU registers. The type of operations performed by the ALU include: ADD Logical AND Left-right shifts and rotates Increment Logical ANI Logical OR Test AC Complement Set/Clear # **DX-BUS MULTIPLEXER** To keep the CPU pin count to a reasonable 40 and still maintain a 12-bit word structure, the address and data paths are multiplexed by the DX-Bus Multiplexer. It handles data, address and instruction transfers between the CPU and memory or peripheral devices on a time-multiplexed basis. # TIMING AND CONTROL UNIT The Timing and Control Unit generates the state and cycle timing signals from a single-phase clock and maintains the proper sequences of events required for any processing task. It also decodes the instruction obtained from the IR and combines the result with various timing signals and external control inputs to provide control and gating signals required by other functional units (both internal and external to the CPU). # . Memory Organization The HM-6100 has a basic addressing capacity of 4096 12-bit words. The addressing capacity may be extended to 32K words by Extended Memory Control hardware. Every location has a unique 4 digit cotal (12 bit binary) address, 0000g to 77778 (000010 to 409510). The Memory is subdivided into 32 PAGES of 128 words each. Memory Pages are numbered sequentially from Page 00g, containing addresses 0000-01778, to Page 378, containing addresses 7600g-77778. The first 5 bits of a 12-bit MEMORY ADDRESS denote the PAGE NUMBER and the low order 7 bits specify the PAGE ADDRESS of the memory location within the given Page. FIGURE 3 — Memory Organization #### Memory and Processor Instructions The HM-6100 instructions are 12-bit words stored in memory. The HM-6100 makes no distinction between instruction and data; it can manipulate instructions as stored variables or execute data as instructions. There are three general classes of HM-6100 instructions. They are Memory Reference Instructions (MRI), Operate Instructions (OPR), and Input/Output Transfer Instructions (IOT). During an instruction fetch cycle, the HM-6100 fetches the instruction pointed to by the PC. The contents of the PC are transferred to the MAR. The PC is incremented by 1. The PC now contains the address of the "current" instruction which must be fetched from memory. Bits 0-4 of the MAR identify the CURRENT PAGE, that is, the Page from which instructions are currently being fetched and bits 5-11 of the MAR identify the location within the Current Page. (PAGE ZERO (0), 00008-01778, by definition, denotes the first 128 words of memory and is called the Register Page.) Since the HM-6100 is a static design it can operate at any crystal frequency from 0 to 8MHz. State times required for execution are given for each instruction. Execution time can be calculated from the equation: $$T = N*(2*(1/F))$$ where N is the number of state times and F is the crystal or input clock frequency. #### MEMORY REFERENCE INSTRUCTIONS (MRI) The Memory Reference Instructions operate on the contents of a memory location or use the contents of a memory location to operate on the AC or the PC. The first 3 bits of a Memory Reference Instruction specify the operation code, or OPCODE, and the low order 9 bits, the OPERAND address, as shown in Figure 4. FIGURE 4 - Memory Reference Instruction Format Bits 5 through 11, the PAGE ADDRESS, identify the location of the OPERAND on a given page, but they do not identify the page itself. The page is specified by bit 4, called the CURRENT PAGE OR REGISTER PAGE BIT. If bit 4 is a 0, the page address is interpreted as a location on the Register Page. If bit 4 is a 1, the page address specified is interpreted to be on the Current Page. By this Method, 256 locations may be directly addressed, 128 on the REGISTER PAGE and 128 on the CURRENT PAGE. Other locations are addressed by using bit 3. When bit 3 is a 0, the operand address is a DIRECT ADDRESS. An INDIRECT ADDRESS (pointer address) identifies the location that contains the desired address (effective address). To address a location that is not directly addressable, not in the REGISTER PAGE or in the CURRENT PAGE, the absolute address of the desired location is stored in one of the 256 directly addressable locations (pointer address). Upon execution, the MRI will operate on the contents of the location identified by the address contained in the pointer location. Note that locations 00108-00178 in the Register Page are AUTOINDEXED. When these locations are used for index registers their contents are incremented by 1 and restored before they are used as the operand address. These locations are therefore convenient for indexing applications. Combinations of mode and page bits yield four (4) addressing modes: - Current Page, Direct - Current Page, Indirect - Register Page, Direct - Register Page, Indirect A fifth addressing mode results from use of the AUTOINDEX registers: • Register Page, Autoindexed TABLE 1 | | | NU | NUMBER OF STATES | | | |---------------|------------|----------|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MNE-<br>MONIC | OP<br>CODE | DIRECT | INDIRECT | AUTO-<br>INDEXED | OPERATION | | AND | 0XXX | 10 | 15 | 16 | LOGICAL AND: Causes a bit-by-bit boolean AND be-<br>tween the contents of the Accumulator and the contents of<br>the effective address (XXX) specified by the instruction.<br>The result is left in the AC and the data word in the refer-<br>enced location is not altered. | | TAD | 1XXX | 10 | 15 | 16 | TWO'S COMPLEMENT ADD: Performs a binary two's complement addition between the specified data word and the contents of the AC; the result is left in the AC. If a carry out occurs, the state of the Link is complemented. If the AC is initially cleared, this instruction acts as a LOAD from memory. | | ISZ | 2XXX | 16 | 21 | 22 | INCREMENT AND SKIP IF ZERO: The contents of the effective address are incremented by 1 and restored. If the result is zero, the next sequential instruction is skipped. | | DCA | зххх | 11 | 16 | 17 | DEPOSIT AND CLEAR THE ACCUMULATOR: The contents of the AC are stored in the effective address and the AC is cleared. | | JMS | 4XXX | 11 | 16 | 17 | JUMP TO SUBROUTINE: The contents of the PC are stored in the effective address and the effective address + 1 is stored in the PC. The link, AC, and MQ are unchanged. | | JMP | БХХХ | 10 | 15 | 16 | JUMP: The effective address is loaded into the PC thus causing program execution to branch to a new location. | | ЮТ | 6XXX | 17 | | , | INPUT/OUTPUT TRANSFER: Used to initiate the operation of peripheral devices and to transfer data between the peripherals and the CPU. | | ОРІ | 7XXX | 10<br>15 | : | | OPERATE Instructions: Used to perform logical operations on the contents of the major registers. 2 - Cycle OPERATE 3 - Cycle OPERATE | ## Operate Instructions The Operate Instructions, which have an OPCODE of 78(111), consist of 3 groups of microinstructions. Group 1 microinstructions, which are identified by the presence of a 0 in bit 3, are used to perform logical operations on the contents of the accumulator and link. Group 2 micro instructions, which are identified by the presence of a 1 in bit 3 and a 0 in bit 11, are used primarily to test the contents of the accumulator and then conditionally skip the next sequential instruction. Group 3 microinstructions have a 1 in bit 3 and a 1 in bit 11 and are used to perform logical operations on the contents of the AC and MQ. The basic OPR instruction format is shown in Figure 5. Operate microinstructions from any group may be microprogrammed with other operate microinstructions of the same group. The actual code for a microprogrammed combination of two, or more, microinstructions is the bitwise logical OR of the octal codes for the individual microinstructions. When more than one operation is microprogrammed into a single instruction, the operations are performed in a prescribed sequence, with logical sequence number 1 microinstructions performed first, logical sequence number 2 microinstructions performed second, logical sequence number 3 microinstructions performed third, and so on. Two operations with the same logical sequence number, within a given group of microinstructions, are performed simultaneously. | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|---|---|---|---|---|---|---|---|---|----|----| | 1 | 1 | 1 | А | | | | | | | | В | | MICROINSTRUCTION | A | В | |------------------|---|-----| | Group 1 | 0 | 0/1 | | Group 2 | 1 | 0 | | Group 3 | 1 | 1 | FIGURE 5 — Basic OPR Instruction Format #### **GROUP 1 MICROINSTRUCTIONS** Figure 6 shows the instruction format of a group 1 microinstruction. Any one of bits 4 to 11 may be set, loaded with a binary 1, to indicate a specific group 1 microinstruction. If more than one of these bits is set, the instruction is a microprogrammed combination of group 1 microinstructions, which will be executed according to the logical sequence shown in Figure 6. | - | • | _ | - | 4 | _ | _ | | _ | | | | | |---|---|---|---|-----|-----|-----|-----|-----|-----|-----|-----|--| | 1 | 1 | 1 | 0 | CLA | CLL | CMA | CML | RAR | RAL | 0/1 | IAC | | Logical Sequences: 1- CLA CLL 2-CMA CML 3 - IAC 4-RAR RAL RTR RTL BSW | BIT 8 | BIT 9 | BIT 10 | FUNCTION | | |-------|-------|--------|----------|--| | 0 | 0 | 1 | BSW | | | 0 | 1 | 0 | RAL | | | 0 | 1 | 1 | RTL | | | 1 | 0 | 0 | RAR | | | 1 | 0 | 1 | RTR | | FIGURE 6 - Group 1 Microinstruction Format Table 2-1 lists commonly used group 1 microinstructions, their assigned mnemonics, octal number, instruction format, logical sequence, the operation they perform, and the number of states. The same format is followed in Table 3 and 4 which corresponds to group 2 and 3 microinstructions, respectively. There are several commonly used microprogrammed combinations of group 1 microinstructions. These are listed in Table 2-2. When writing programs it is necessary to load various constants into the AC for such purposes as initiallizing counters and to provide comparisons. Table 2-3 lists those constants which can be loaded directly via microprogrammed combinations of group 1 instructions. **TABLE 2 - 1** | | OCTAL<br>CODE | | NUMBER<br>OF<br>STATES | OPERATION | |-----|---------------|---|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NOP | 7000 | 1 | 10 | NO OPERATION - This instruction causes a 10 state delay in program execution, without affecting the state of the HM-6100. It may be used for timing synchronization or as a convenient means of deleting an instruction from a program. | | CLA | 7200 | 1 | 10 | CLEAR ACCUMULATOR - The accumulator is loaded with binary 0's. | FIGURE 2 - 1 Continued | MNE-<br>MONIC | OCTAL<br>CODE | LOGICAL<br>SEQUENCE | NUMBER<br>OF<br>STATES | OPERATION | |---------------|---------------|---------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLL | 7100 | 1 | 10 | CLEAR LINK - The link is loaded with a binary 0. | | СМА | 7040 | 2 | 10 | COMPLEMENT ACCUMULATOR - The content of each bit of the AC is complemented. This has the effect of replacing the contents of the AC with its one's complement. | | CML | 7020 | 2 | 10 | COMPLEMENT LINK - The content of the link is complemented. | | IAC | 7001 | 3 | 10 | INCREMENT ACCUMULATOR - The content of the AC is incremented by one (1) and the carry out componments the Link (L). | | BSW | 7002 | 4 | 15 | BYTE SWAP - The right six (6) bits of the AC are exchanged or SWAPPED with the left six bits. AC(0) is swapped with AC(6), AC(1) with AC(7), etc. The link is not affected. | | RAL | 7004 | 4 | 15 | ROTATE ACCUMULATOR LEFT - The content of the AC and L are rotated one binary position to the left. AC(0) is shifted to L and L is shifted to AC(11). The ROTATE instructions use what is commonly called a circular shift, meaning that any bit rotated off one end of the accumulator will reappear at the other end. | | RTL | 7006 | 4 | 15 | ROTATE TWO LEFT - The contents of the AC and L are rotated two binary positions to the left. AC(1) is shifted to L and L is shifted to AC(10). | | RAR | 7010 | 4 | 15 | ROTATE ACCUMULATOR RIGHT - The contents of the AC and L are rotated one binary position to the right. AC(11) is shifted to L and L is shifted to AC(0). | | RTR | 7012 | 4 | 15 | ROTATE TWO RIGHT - The contents of the AC and L are rotated two binary positions to the right. AC(10) is shifted to L and L is shifted to AC(1). | TABLE 2 - 2 | MNE-<br>MONIC | OCTAL<br>CODE | LOGICAL<br>SEQUENCE | NUMBER<br>OF<br>STATES | OPERATION | |---------------|---------------|---------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLA CLL | 7300 | 1 | 10 | CLEAR ACCUMULATOR - CLEAR LINK | | CIA | 7041 | 2, 3 | 10 | COMPLEMENT AND INCREMENT ACCUMULATOR - The content of the AC is replaced with its two's complement. The carry out complements the link. This is a microprogrammed combination of CMA and IAC. | | STL | 7120 | 1, 2 | 10 | SET THE LINK - The LINK is loaded with a binary 1 corresponding with a microprogrammed combination of CLL and CML. | | STA | 7240 | 1, 2 | 10 | SET THE ACCUMULATOR - Each bit of the AC is set to 1 corresponding to a microprogrammed combination of CLA and CMA. | | ČLA IAC | 7201 | 1, 3 | 10 | Sets the accumulator to a 1. | TABLE 2 - 2 Continued | MNE-<br>MONIC | OCTAL<br>CODE | LOGICAL<br>SEQUENCE | NUMBER<br>OF<br>STATES | OPERATION | |---------------|---------------|---------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GLK | 7204 | 1, 4 | 15 | GET LINK - The AC is cleared and the content of the link is shifted into AC(11) while a 0 is shifted into the link. This is a microprogrammed combination of CLA and RAL. | | CLL RAL | 7104 | 1, 4 | 15 | CLEAR LINK - ROTATE ACCUMULATOR LEFT | | CLLRTL | 7106 | 1, 4 | 15 | CLEAR LINK - ROTATE TWO LEFT | | CLL RAR | 7110 | 1, 4 | 15 | CLEAR LINK - ROTATE ACCUMULATOR RIGHT | | CLL RTR | 7112 | 1, 4 | 15 | CLEAR LINK - ROTATE TWO RIGHT | **TABLE 2 - 3** | MNEMONIC | OCTAL<br>CODE | LOGICAL<br>SEQUENCE | NUMBER<br>OF<br>STATES | DECIMÀL<br>CONSTANT | INSTRUCTIONS COMBINED | |----------|---------------|---------------------|------------------------|---------------------|-----------------------| | NL0000 | 7300 | 1 | 10 | 0 | CLA CLL | | NL0001 | 7301 | 1, 3 | 10 | 1 | CLA CLL IAC | | NL0002 | 7305 | 1, 3, 4 | 15 | 2 | CLA CLL IAC RAL | | · NL0003 | .7325 | 1, 2, 3, 4 | 15 | 3 | CLA CLL CML IAC RAL | | NL0004 | 7307 | 1, 3, 4 | 15 | 4 | CLA CLL IAC RTL | | NL0006 | 7327 | 1, 2, 3, 4 | 15 | 6 | CLA CLL CML IAC RTL | | NL0100 | 7303 | 1, 3, 4 | 15 | 64 | CLA IAC BSW | | NL2000 | 7332 | 1, 2, 4 | 15 | 1024 | CLA CLL CML RTR | | NL3777 | 7350 | 1, 2, 4 | 15 | 2047 | CLA CLL CMA RAR | | NL4000 | 7330 | 1, 2, 4 | 15 | -0 | CLA CLL CML RAR | | NL5777 | 7352 | 1, 2, 4 | 15 | -1025 | CLA CLL CMA RTL | | NL6000 | 7333 | 1, 2, 3, 4 | 15 | -1024 | CLA CLL CML IAC RTR | | NL7775 | 7346 | 1, 2, 4 | 15 | -3 | CLA CLL CMA RTL | | NL7776 | 7344 | 1, 2, 4 | 15 | -2 | CLA CLL CMA RAL | | NL7777 | 7340 | 1, 2 | 10 | -1 . | CLA CLL CMA | ## **GROUP 2 MICROINSTRUCTIONS** Figure 7 shows the instruction format of group 2 microinstructions, Bits 4 – 10 may be set to indicate a specific group 2 microinstruction. If more than one of bits 4 – 7 or 9 – 10 is set, the instruction is a microprogrammed combination group 2 microinstructions, which will be executed according to the logical sequence shown in Figure 7. | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | |---|---|---|---|-----|-----|-----|-----|---|-----|-----|----|--| | 1 | 1 | 1 | 1 | CLA | SMA | SZA | SNL | * | osr | HLT | 0 | | Logical Sequences: 1 (BIT 8 = 0) -SMA or SZA or SNL (BIT 8 = 1) -SPA or SNA or SZL 2 -CLA 3 -OSR, HLT \* Reverse sensing BIT: Unconditional SKIP when BITS 5, 6, & 7 are 0's #### FIGURE 7 - Group 2 Microinstruction Format Skip microinstructions may be microprogrammed with CLA, OSR, or HLT microinstructions. Skip microinstructions which have a 0 in bit 8, however, may not be microprogrammed with skip microinstructions which have a 1 in bit 8. When two or more skip microinstructions are microprogrammed into a single instruction, the resulting condition on which the decision will be based is the logical OR of the individual conditions when bit 8 is 0, or when bit 8 is 1, the decision will be based on the logical AND. TABLE 3-1 | MNE-<br>MONIC | OCTAL<br>CODE | LOGICAL<br>SEQUENCE | NUMBER<br>OF<br>STATES | OPERATION | |---------------|---------------|---------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NOP | 7400 | 1 | 10 | NO OPERATION - See Group 1 microinstructions. | | CLA | 7600 | 2 | 10 | CLEAR ACCUMULATOR - The accumulator is loaded with binary O's. | | HLT | 7402 | 3 | 10 | HALT - Program stops at the conclusion of the current machine cycle. If HLT is combined with others in OPR 2, the other operations are completed before the end of the cycle. | | SKP | 7410 | 1 | 10 | SKIP - The content of the PC is incremented by 1, to skip the next instruction. | | SNL | 7420 | 1 | 10 | SKIP ON NON-ZERO LINK - The content of L is sampled; the next sequential instruction is skipped if L contains a 1. If L contains a 0, the next instruction is executed. | | SZL | 7430 | 1 | 10 | SKIP ON ZERO LINK - The instruction is skipped if the link contains a 0. | | SZA | 7440 | 1 | 10 | SKIP ON ZERO ACCUMULATOR - The content of the AC is sampled; the next sequential instruction is skipped if all AC bits are 0. If any bit in the AC is a 1, the next instruction is executed. | | SNA | 7450 | 1 | 10 | SKIP ON NON-ZERO ACCUMULATOR - The next instruction is skipped if any one bit of the AC contains a 1. If every bit in the AC is 0, the next instruction is executed. | | SMA | 7500 | 1 | 10 | SKIP ON MINUS ACCUMULATOR - If the content of AC(0) contains a negative two's complement number, the next sequential instruction is skipped. If AC(0) contains a 0, the next instruction is executed. | | SPA | 7510 | 1 | 10 | SKIP ON POSITIVE ACCUMULATOR - If the content of AC(0) contains a 0, indicating a positive two's complement number, the next sequential instruction is skipped. | | OSR | 7404 | 3 | 15 | OR WITH SWITCH REGISTER – The content of the Switch Registter is inclusively OR'ed with the content of the AC and the result stored in the AC. The HM-6100 sequences the OSR instruction through a 2-cycle execute phase referred to as OPR 2A and OPR 2B. This instruction provides the simplest way to input data to the HM-6100 from peripherals. | | LAS | 7604 | 1, 3 | 15 | LOAD ACCUMULATOR WITH SWITCH REGISTER - The content of the AC is loaded with the content of the SR, bit for bit. This is equivalent to a microprogrammed combination of CLA and OSR. | Table 3 - 2 lists every legal combination of skip microinstructions, along with the resulting condition upon which the decision to skip or execute the next sequential instruction is based. When these combinations include a CLA, the accumulator is cleared after the decision is made. This is a useful trick to save code when a new value will be TAD'ed into the AC. TABLE 3 - 2 | MNEMONIC | OCTAL<br>CODE | LOGICAL<br>SEQUENCE | NUMBÉR<br>OF<br>STATES | OPERATION | |-------------|---------------|---------------------|------------------------|----------------------------------------| | SZA SNL | 7460 | 1 | 10 | Skip if AC = 0 or L = 1 or both. | | SNA SZL | 7470 | 1 | 10 | Skip if $AC \neq 0$ and $L = 0$ . | | SMA SNL | 7520 | 1 | 10 | Skip if $AC < 0$ or $L = 1$ or both. | | SPA SZL | 7530 | 1 1 | 10 | Skip if AC $\geq$ 0 and L = 0. | | SMA SZA | 7540 | 1 | 10 | Skip if AC ≤0. | | SPA SNA | 7550 | 1 | 10 | Skip if AC >0. | | SMA SZA SNL | 7560 | 1 | 10 | Skip if $AC \le 0$ or $L = 1$ or both. | | SPA SNA SZL | 7570 | 1 | 10 | Skip if AC $>$ 0 and L = 0. | When writing an actual program, it is useful to think in terms of the FORTRAN relational operators – .LT., .EQ., etc.—when trying to compare numbers. The following method along with Table 3 – 3 will provide this. | 01.4.01.1 | / L 22 E AO LL22 | |-------------|-------------------------------------------------------| | CLA CLL | / Initialize AC and Link | | TAD B | /Fetch 2nd number | | CML CMA IAC | /Create "-B" (AC & L act like a 13 bit accumulator) | | TAD A | /Fetch 1st number | | Test CLA | /Use instructions from Table 3 – 3 to provide test | | | /The CLA is optional to provide a clear AC after test | | JMP FAIL | /Branch to FAIL routine if test failed | | | /Test passed, continue with program | **TABLE 3 - 3** | SKIP IF | UNSIGNED<br>COMPARE | SIGNED<br>COMPARE | |----------|---------------------|-------------------| | A. NE. B | SNA | SNA | | A. LT. B | SNL | SMA | | A. LE. B | SNL SZA | SMA SZA | | A. EQ. B | SZA | SZA | | A, GE. B | SZL | SPA | | A. GT. B | SZL SNA | SPA SAN | ### **GROUP 3 MICROINSTRUCTIONS** Figure 8 shows the instruction format of group 3 microinstructions which requires bits 3 and 11 to contain a 1. Bits 4, 5 or 7 may be set to indicate a specific group 3 microinstruction. If more than one of the bits is set, the instruction is a microprogrammed combination of group 3 microinstructions following the logical sequence listed in Figure 8. | 0 | 1 | 2 . | 3 | 4 | 5 | 6 | 7 . | 8 | 9 | 10 | 11 | _ | |---|---|-----|---|-----|-----|---|-----|---|---|----|----|---| | 1 | 1 | 1 | 1 | CLA | MQA | * | MQL | * | * | * | 1 | | Logical Sequences: \*Don't care 1 - CLA 2 - MQA, MQL 3 - NOP FIGURE 8 - Group 3 Microinstruction Format **TABLE 4** | MNE-<br>MONIC | OCTAL<br>CODE | LOGICAL<br>SEQUENCE | NUMBER<br>OF<br>STATES | OPERATION | |---------------|---------------|---------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NOP | 7401 | 3 | 10 | NO OPERATION - See group 1 microinstructions. | | CLA | 7600 | 1 | 10 | CLEAR ACCUMULATOR | | МQА | 7501 | 2 | 10 | MQ REGISTER INTO ACCUMULATOR - The content of the MQ is logical OR'ed with the content of the AC and the result is loaded into the AC. The original content of the AC is lost but the original content of the MQ is retained. This instruction provides the programmer with an inclusive OR operation. | | MQL | 7421 | 2 | 10 | MQ REGISTER LOAD - The content of the AC is loaded into the MQ, the AC is cleared and the original content of the MQ is lost. This is similar to a DCA instruction. | | ACL | 7701 | 1, 2 | 10 | CLEAR ACCUMULATOR AND LOAD MQ REGISTER INTO ACCUMULATOR - This is equivalent to a microprogrammed combination of CLA and MQA. It is similar to the two instruction combination of CLA and TAD. | | CAM | 7621 | 1, 2 | 10 | CLEAR ACCUMULATOR AND MQ REGISTER - The content of the AC and MQ are loaded with binary 0's. This is equivalent to a microprogram combination of CLA and MQL. | | SWP | 7521 | 2 | 10 | SWAP ACCUMULATOR AND MQ REGISTER - The content of the AC and MQ are interchanged by accomplishing a microprogrammed combination of MQA and MQL. | | CLA SWP | 7721 | 1, 2 | 10 | CLEAR ACCUMULATOR AND SWAP ACCUMULATOR AND MQ REGISTER - The content of the AC is cleared. The content of the MQ is loaded into the AC and the MQ is cleared. | ## Input Output Transfer Instructions (IOT) The input/output transfer instructions, which have an OPCODE of 6g are used to initiate the operation of peripheral devices and to transfer data between peripherals and the HM-6100. Three types of data transfer may be used to receive or transmit information between the HM-6100 and one or more peripheral I/O devices. PROGRAMMED DATA TRANSFER provides a straightforward means of communicating with relatively slow I/O devices, such as Teletypes, cassettes, card readers and CRT displays. INTERRUPT TRANSFERS use the interrupt system to service several peripheral devices simultaneously, on an intermittent basis, permitting computational operations to be performed concurrently with the data I/O operations. Both Programmed Data Transfers and Program Interrupt Transfers use the accumulator as a buffer, or storage area, for all data transfers. Since data may be transferred only between the accumulator and the peripheral, only one 12 bit word at a time may be transferred. DIRECT MEMORY ACCESS, DMA, Transfers variable-size blocks of data between high-speed peripherals and the memory with minimum of program control required by the HM-6100. ## IOT INSTRUCTION FORMAT The Input/Output Transfer instruction format is represented in Figure 9. | | 0 | 1 | 2 | 3 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|---|---|---|---|------------------------------------------|-----|--------|--------|-------|------|-----|--------|------| | | 1 | 1 | 0 | | | | ι | JSER D | EFIN/ | BLEB | ITS | | | | - | | | | | Basic IOT Instruction: 6XXX <sub>8</sub> | | | | | | | | | | | 0 | 1 | 2 | ; | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | | 1 | 1 | 0 | | - | DEV | ICE SE | LECTI | ON | | | CONTRO | OL _ | PDP-8/E Format: 6NNX8 FIGURE 9 - IOT Instruction Format The first three bits, 0 - 2, are always set to 68 (110) to specify an IOT instruction. The next 9 bits, 3 - 11, are user definable and can provide a minimal implementation when each bit controls one operation. When following PDP-8/E format, the next six bits, 3 - 8, contain the device selection code that determines the specific I/O device for which the IOT instruction is intended and, therefore, permit interface with up to 64 I/O devices. The last three bits, 9 - 11, contain the operation specification code that determines the specific operation to be performed. The nature of this operation for any given IOT instruction depends entirely upon the circuitry designed into the I/O device interface. #### PROGRAMMED DATA TRANSFER Programmed Data Transfer is the easiest, simplest, most convenient and most common means of performing data I/O. For microprocessor applications, it may also be the most cost effective approach. The data transfer begins when the HM-6100 fetches an instruction from the memory and recognizes that the current instruction is an IOT ②. This is referred to an IFETCH and consists of five (5) internal states. The HM-6100 sequences the IOT instruction through a 2-cycle execute phase referred to as IOTA and IOTB. Bits 0 - 11 of the IOT instruction are available on DX0 - 11 at IOTA ^ LXMAR ③. These bits must be latched in an external address register. DEVSEL is active low to enable data transfers between the HM-6100 and the peripheral device ④ & ⑤. Input-Output Instruction Timing is shown in Figure 10. The selected peripheral device communicates with the HM-6100 through 4 control lines - CO, C1, C2 and SKP. In the HM-6100 the type of data transfer, during an IOT instruction, is specified by the peripheral device(s) by asserting the control lines as shown in Tables 5-1 and 5-2. The control line $\overline{SKP}$ , when low during an IOT, causes the HM-6100 to skip the next sequential instruction. This feature is used to sense the status of various signals in the device interface. The CO, C1, and C2 lines are treated independently of the $\overline{SKP}$ line. In the case of a RELATIVE or ABSOLUTE JUMP, the skip operation is performed after the jump. The input signals to the HM-6100, DX0 - 11, $\overline{CO}$ , $\overline{C1}$ , $\overline{C2}$ and $\overline{SKP}$ , are sampled during IOTA on the rising edge of time state 3 (4). The data from the HM-6100 is available to the device during $\overline{DEVSEL} \land \overline{XTC}$ (5). The IOTB cycle is internal to the HM-6100 to perform the operations requested during IOTA. Both IOTA and IOTB consists of six (6) internal states. FIGURE 10 - Input-output instruction timing **TABLE 5 - 1** AC DATA TRANSFERS | CON | NTROL LINES | | ES | | | |-----|-------------|----|----|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | SKP | CO | C1 | C2 | OPERATION | DESCRIPTION | | Н | Н | Н | Н | DEV AC | The content of the AC is sent to the device. | | н | L | н | Н | DEV <del>→</del> AC; CLA | The content of the AC is sent to a device and then the AC is cleared. | | Н | н | L | Н | AC — AC V DEV;<br>DEV — AC | Data is received from a device OR'ed with the data in the AC and the result is stored in the AC. The new AC content is sent to the device. | | н | L | L | н | AC — DEV;<br>DEV — AC | Data is received from a device and loaded into the AC. The new AC content is sent to the device. | | L | Н | н | н | DEV — AC;<br>PC — PC + 1 | The content of the AC is sent to the device and the micro-processor skips the next sequential instruction. | | L | L | н | н | DEV AC; CLA;<br>PC PC + 1 | The content of the AC is sent to a device, the AC is cleared, and the microprocessor skips the next sequential instruction. | | L | н | L | Н | AC AC V DEV;<br>DEV AC;<br>PC PC + 1 | Data is OR'ed into the AC, the new AC sent to the device, and the microprocessor skips the next sequential instruction. | | L | L | L | н | AC - DEV;<br>DEV - AC<br>PC - PC + 1 | Data is loaded into the AC, the new AC contents sent to the device, and the next sequential instruction skipped. | **TABLE 5 - 2** PC VECTOR TRANSFERS | cor | NTROL LINES | | TROL LINES | | NTROL LINES | | TROL LINES | | ES | | | |-----|----------------|----|------------|---------------------------|---------------------------------------------------------------------------------------------------|--|------------|--|----|--|--| | SKP | <del>C</del> O | C1 | C2 | OPERATION | DESCRIPTION | | | | | | | | Н | * | Н | L | PC PC + DEV | Data from the device is added to the contents of the PC. This is referred to as a RELATIVE JUMP. | | | | | | | | Н | * | L | L | PC - DEV | Data is received from a device and loaded into the PC. This is referred to as an ABSOLUTE JUMP. | | | | | | | | L | * | H | L | PC PC + DEV;<br>PC PC + 1 | The RELATIVE JUMP is performed and then the microprocessor skips the next sequential instruction. | | | | | | | | L | * | L | L | PC DEV;<br>PC PC + 1 | The ABSOLUTE JUMP is executed and then the next sequential instruction is skipped. | | | | | | | <sup>\*</sup> Don't Care #### PROGRAM INTERRUPT TRANSFERS The program interrupt system may be used to initiate programmed data transfers in such a way that the time spent waiting for device status is greatly reduced or eliminated altogether. It also provides a means of performing concurrent programmed data transfers between the HM-6100 and the peripheral devices. This is accomplished by isolating the I/O handling routines from the mainline program and using the interrupt system to ensure that these routines are entered only when an I/O device status is set, indicating that the device is actually ready to perform the next data transfer, or that is requires some sort of intervention from the running program. TABLE 6 PROCESSOR IOT INSTRUCTIONS | MNE-<br>MONIC | OCTAL<br>CODE | OPERATION | | | | |---------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SKON | 6000 | SKIP IF INTERRUPT ON - If Interrupt system is enabled, the next sequential instruction is skipped. The Interrupt system is disabled. | | | | | ION | 6001 | INTERRUPT TURN ON - The internal interrupt acknowledge system is enabled. The interrupt system is enabled after the CPU executes the next sequential instruction. | | | | | IOF | 6002 | INTERRUPT TURN OFF - The interrupt system is disabled. Note that the interrupt system is automatically disabled when the CPU acknowledges an INT request. | | | | | SRQ | 6003 | SKIP IF INT REQUEST - The next sequential instruction is skipped if the INT request bus is low. | | | | | GTF | 6004 | GET FLAGS - The following machines states are read into the indicated bits of AC. bit 0 - Link bit 1 - Greater than flag* bit 2 - INT request bus bit 5 - User flag* bit 3 - Interrupt Inhibit FF* bit 6 - 11 - Save Field Register* * These bits are modified by external devices driving the DX bus and the C-lines (C0 = L, | | | | | RTF | 6005 | C1 = L). For example, bits 1 and 6 - 11 are part of the Extended Memory Control. RETURN FLAGS - Link is restored from AC (0). Interrupt system is enabled after the next sequential instruction is executed. All AC bits are available externally to restore external states. (ex. Extended memory control). (C0 = H, C1 = H) | | | | | SGT | 6006 | SKIP ON GREATER THAN FLAG - Operation is determined by external devices, if any. This flag is external and must control the skip line. | | | | | CAF | 6007 | CLEAR ALL FLAGS - AC and link are cleared. Interrupt system is disabled. | | | | The interrupt system allows certain external conditions to interrupt the computer program by driving the INTREO input to the HM-6100 low. If no higher priority requests are outstanding and the interrupt system is enabled, the HM-6100 grants the device interrupt at the end of the current instruction. After an interrupt has been granted, the Interrupt Enable Flip-Flop in the HM-6100 is reset so that no more interrupts are acknowledged until the interrupt system is re-enabled under program control. The current content of the Program Counter, PC, is deposited in location 0000g of the memory and the program fetches the instruction from location 0001g. The return address is available in location 0000g. This address must be saved, possibly in a software stack, if nested interrupts are permitted. The INTGNT signal is activated by the HM-6100 when a device interrupt is acknowledged. This signal is reset by executing any IOT instruction. The INTGNT is also useful in implementing an External Vectored Priority Interrupt network. The user program controls the interrupt mechanism of the HM-6100 by executing the processor IOT instructions listed in Table 6. Several of these interrupt IOT instructions are also used if the memory is extended beyond 4K words. ### DIRECT MEMORY ACCESS (DMA) Direct Memory Access, sometimes called data break, is the perferred form of data transfer for use with high-speed storage devices such as magnetic disk or tape units. The DMA mechanism transfers data directly between memory and peripheral devices. The HM-6100 is involved only is setting up the transfer; the transfers take place with no processor intervention on a "cycle stealing" basis. The DMA transfer rate is limited only by the bandwidth of the memory and the data transfer characteristics of the device. The device generates a DMA Request when it is ready to transfer data. The HM-6100 grants the DMAREQ by activating the DMAGNT signal at the end of the current instruction. The HM-6100 suspends any further instruction fetches until the DMAREQ line is released. The DX lines are tri-stated, all SEL lines are high, and the external timing signals XTA, XTB, and XTC are active. The device which generated the DMAREQ must provide the address and necessary control signals to the memory for data transfers. The DMAREQ line can also be used as a level sensitive "pause" line. ### Control Panel Interrupt Transfer The HM-6100 CPU provides a unique Control Panel (CP) feature through its CPREO input and CPSEL output lines. After acknowledging the control panel request, the CPU generates the necessary timing to execute program code in CP memory while also providing the capability to transfer data between CP memory and the user memory using the AC as a buffer. This allows the user memory to be examined and/or modified by the CP software. The CPU will output the MEMSEL signal for all user memory references while the CPSEL signal is generated for CP memory references as shown in Figure 11. FIGURE 11 - Control Panel Block Diagram The designer can make use of the control panel features to implement various functions that will be "transparent" to the user's (main) memory. Some of the more common functions include: - Binary Loader and Punch - Register Examination and Modification - Single Cycle - Octal Debug with Breakpoints - Octal listing - Auto Bootstrap When a CPREQ is granted the PC is stored in location 0000 of Panel Memory and the HM-6100 resumes operation at location 7777 of the Panel Memory. The CPREQ bypasses the interrupt enable system and the processor IOT instruction, ION and IOF, are ignored while the HM-6100 is in the Control Panel Mode. Once a CPREQ is granted, the HM-6100 will not recognize any DMAREQ or INTREQ until the CPREQ has been fully serviced. During Control Panel program execution access to the user memory is gained through use of indirect TAD, AND, DCA and ISZ instructions. The CPU will transfer control from CPSEL to MEMSEL during the execute phase of these instructions. The instructions are always fetched from control panel memory. Exiting from the control panel routine is achieved by executing the following sequence: - ION - JMP I 0000 /Exit via location 0000 in Panel Memory Location 0000 contains either the original return address deposited by the HM-6100 when the CP routine was entered, or it may be a new starting address defined by the CP routine. #### Internal Priority Structure After an instruction is completely sequenced, the major state generator scans the internal priority network as shown in in Figure 12. The state of the priority network decides the next sequence of the HM-6100. The CPU samples the RESET line, the request lines CPREQ, DMAREQ, and INTREQ, and the state of its internal RUN flip-flop during the last execute cycle of each instruction. The worst case response time of the HM-6100 to an external request is, therefore the time required to execute the longest instruction preceded by any 6-state execution cycle. For the HM-6100, this is an autoindexed ISZ, 22 states, preceded by any 6-state execution cycle instruction. The worst case response time is, therefore, 28 states, 14 $\mu$ s at 4MHz clock frequency. When the HM-6100 is initially powered up, the state of the timing generator is undefined. The generator is automatically initialized with a maximum of 34 clock pulses. The request inputs, as the HM-6100 is powered on, must span at least 58 clock pulses to be recognized, 34 clocks for the counter to initialize and a maximum of two HM-6100 cycles (20 to 24 clocks) for the state generator to sample the request lines. A positive transition of RUN/HLT should occur at least 10 clock pulses after RESET to be recognized. The priority hierarchy is: - RESET If the RESET line is asserted at the sample time, the processor immediately sets its program counter to 7777, clears the Accumulator and Link, and puts the processor in the HALT state. While halted, the processor continues to cycle and generate the timing signals XTA, XTB, and XTC. During reset the DX line is tristated and the SEL lines are high. - CPREQ If the RESET line is not found to be asserted, but the CPREQ line is, the processor grants the control panel interrupt request at the end of the current cycle. - RUN/HLT If neither of the foregoing lines are asserted, but the processor finds its internal RUN FF in the halt state, it enters the HALT cycle at the end of the last execute cycle. Pulsing the RUN/HLT line low causes the HM-6100 to alternately run and halt. The internal RUN FF changes state on the rising edge of the RUN/HLT line. While halted the processor continues to generate the timing signals XTA, XTB, and XTC. - DMAREQ DMA requests are granted at the end of the current cycle only if none of the above actions are pending. - INTREQ An interrupt request is granted at the end of the current cycle only if none of the higher priority lines preempts it. - IFETCH If none of the above actions are indicated, the processor will fetch the next sequential instruction in the next cycle. FIGURE 12 - Major processor states and number of clock cycles in each state. #### Use of Wait Input The HM-6100 samples the WAIT line during input-output data transfers. The WAIT line, if active low, controls the transfer duration. If WAIT is active during input transfers (READ), the CPU waits in the T2 state. For an output transfer (WRITE), WAIT controls the time for which the write data is maintained on the DX lines by extending the T6 state. When operating at the max frequency, the internal delay of the HM-6100 causes the falling edge select lines to be past the WAIT setup time for WRITE. The rising edge of the select line for READ can be used to activate WAIT for a WRITE. The wait duration is an integral multiple of the oscillator time period (Figure 13). FIGURE 13 - WAIT sequencing steps. ## HM-6100 Oscillator Requirements #### USING AN EXTERNAL CRYSTAL An inexpensive crystal can be used thereby eliminating the need for a clock generator. The crystal operates at parallel resonance, and thus is looks inductive in the circuit. An "AT" cut crystal should be used because it has a low temperature coefficient and can be used over a wide temperature range. The Feedback resistor and shunt capacitance are included internally. The crystal parameters needed are: - Frequency - Mod of Resonance Parallel (anti-resonant) - Maximum Power level 1 milliwatt - Load Capacitance 32pF - Series Resistance (max) 250 Ω For precise frequency determination the effect of the stray circuit capacitance and internal 30pF capacitance must be taken into account. FIGURE 14 — Oscillator input schematic ## USING AN EXTERNAL CLOCK GENERATOR When a system clock is needed, eg. for a baud rate generator for UARTs, the HM-6100 can be externally clocked, thus eliminating the need for separate crystals. The external clock can be connected to the oscillator output pin while grounding oscillator input. This has the effect of over driving the small internal oscillator inverter causing an increase in supply current. Duty cycle - 50/50 Trise, Tfall - 20ns ## PIN DEFINITIONS | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | |-----|---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 1 2 | VCC<br>RUN | н | Supply voltage. The signal indicates the run state of the CPU and may be used to power down the external circuitry | | 3 | DMAGNT | н | Direct Memory Access Grant—DX lines | | 4 | DMAREQ | L | Direct Memory Access Request—DMA is granted at the end of the current instruction. Upon DMA grant, the CPU suspends program execution until the | | 5 | CPREQ | L | DMAREQ line is released. Control Panel Request—a dedicated interrupt which bypasses the normal device interrupt request structure. | | 6 | RUN/HLT | L | Pulsing the Run/Halt time causes the CPU to alternately run and halt by changing the state of the internal RUN/RLT flip flop. | | 7 | RESET | L | Clears the AC and loads 77778 into the PC. CPU is halted. | | 9 | INTREQ<br>XTA | L<br>H | Peripheral device interrupt request. External coded minor cycle timing— signifies input transfers to the HM-6100. | | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | |----------------------|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | LXMAR | н | The Load External Address Register is used to store memory and peripheral address externally. | | 11 | WAIT | <b>L</b> | Indicates that peripherals or external memory is not ready to transfer data. The CPU state gets extended as long as WAIT is active. The CPU is in the lowest | | 12 | хтв | Н | power state with clocks running. External coded minor cycle timing— signifies output transfers from the HM-6100. | | 13 | хтс | н | External coded minor cycle timing— used in conjunction with the Select Lines to specify read or write operations. | | 14 | OSC OUT | | Crystal input to generate the internal timing (also external clock input). | | 15 | OSC IN | | See Pin 14—OSC OUT (also external clock ground) | | 16 | DX0 | | DataX—multiplexed data in, data out and address lines. | | 17<br>18<br>19<br>20 | DX1<br>DX2<br>DX3<br>DX4 | • | See Pin 16—DX0. See Pin 16—DX0. See Pin 16—DX0. See Pin 16—DX0. See Pin 16—DX0. | | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | |----------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31 | DX5<br>DX6<br>DX7<br>DX8<br>DX9<br>GND<br>DX10<br>DX11<br>LINK<br>DEVSEL<br>SWSEL | HLL | See Pin 16—DX0. See Pin 16—DX0. See Pin 16—DX0. See Pin 16—DX0. See Pin 16—DX0. See Pin 16—DX0. Ground See Pin 16—DX0. Link flip flop. Device Select for I/O transfers. Switch Register Select for the OR THE SWITCH REGISTER INSTRUCTION (OSR). OSR is a Group 2 Operate Instruction which reads a 12 bit external switch register and OR's it with the contents of the AC. Control line inputs from the peripheral device during an I/O transfer (Table 5). | | | | | | | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | |----------------|---------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 33<br>34<br>35 | C1<br>C2<br>SKP | L<br>L | See Pin 32—C0. See Pin 32—C0. Skips the next sequential instruction if active during an I/O instruction. (Table 5) | | 36<br>37<br>38 | IFETCH<br>MEMSEL<br>CPSEL | H<br>L<br>L | Instruction Fetch Cycle Memory Select for memory transfers. The Control Panel Memory Select be- comes active, instead of the MEMSEL, for control panel routines. Signal may be used to distinguish between control panel and main memories. | | 39<br>40 | INTGNT<br>DATAF | ΗI | Peripheral device interrupt Grant Data Field pin indicates the execute phase of indirectly addressed AND, TAD, ISZ and DCA instructions so that the data transfers are controlled by the Data Field, DF, and not the instruction Field, IF, if Extended Memory Control hardware is used to extend the address- ing space from 4K to 32K words. | ## HD-6101 CMOS PARALLEL INTERFACE ELEMENT (PIE) #### Features - HM=6100 COMPATIBLE - LOW POWER STANDBY -500 μW MAX - SINGLE SUPPLY 4-11 VOLTS - FULL TEMPERATURE RANGE ~55°C TO +125°C - . STATIC OPERATION - . 4 PROGRAMMABLE OUTPUTS (FLAGS) - 4 PROGRAMMABLE SENSE INPUTS - CONTROL FOR TWO 12 BIT INPUT PORTS - CONTROL FOR TWO 12 BIT OUTPUT PORTS - PRIORITY VECTORED INTERRUPTS - . UP TO 31 PIE'S PER SYSTEM - 16 INSTRUCTIONS FOR PIE CONTROL #### Description The HD-6101 Parallel Interface Elements (PIE) are high speed, low power, silicon gate CMOS general purpose devices which provide addressing interrupt and control for a variety of perlpheral functions, such as UARTs, FIFOs, Keyboards, etc. Data transfers between the HM-6100 CMOS Microprocessor and the HD-6101 are via Input-Output Transfer (IOT) instructions, control lines and DX bus. Data transfers between peripheral devices and the DX bus are controlled by the PIE via 2 read, 2 write, 4 sense and 4 flag functions. Internal PIE registers are programmed under software control for write polarities, sense levels or edges, flag values and interrupt enables. Another software controlled register stores the address for vectored interrupt operation. | Pinout | | |--------|--| | | | | | | ## Specifications HD-6101 ## **ABSOLUTE MAXIMUM RATINGS** Supply Voltage (VCC - GND) Input or Output Voltage Applied Storage Temperature Range Operating Temperature Range Industrial HD-6101-9 Military HD-6101-2 -0.3V to +8.0V (GND - 0.3V) to (VCC + 0.3V) -65°C to +150°C > -40°C to +85°C -55°C to +125°C ## **ELECTRICAL CHARACTERISTICS** VCC = 5.0V ±10%; TA = Industrial or Military | | SYMBOL | SYMBOL PARAMETER MINIMUM TYPICAL MAXIMUM | | UNITS | TEST CONDITIONS | | | |------|-------------------------------------------------------------|------------------------------------------|---------|-------|-----------------|--------|-----------------------------------| | | VIH Logical "1" Input Voltage VIL Logical "0" Input Voltage | | 70% VCC | | 20% VCC | V<br>V | | | | HL | Input Leakage | -1.0 | | +1.0 | μΑ | 0V € VIN € VCC | | D.C. | ∨он | Logical "1" Output Voltage(1) | 2.4 | | | ĺv | IOH = -0.2mA | | | VOL | Logical "0" Output Voltage | | | 0,45 | V | IOL = 2.0mA | | | 10 | Output Leakage | -1.0 | | +1.0 | μΑ | 0∨ <b>&lt;</b> ∨0 <b>&lt;</b> ∨cc | | | Icc | Supply Current (Static) | | 1.0 | 100 | μΑ | VIN = VCC, Freq. = 0 | | | CI | Input Capacitance (2) | | 5 | 7 | pF | | | | co | Output Capacitance (2) | | 8 | 10 | pF | | | | CIO | Input/Output Capacitance(2) | | 8 | 10 | pF | | NOTE: (1) Except pins 33, 34, 39(2) Guaranteed and sampled, but not 100% tested. | | | | TA = 25°C<br>VCC = 5.0V(1) | | VCC = 5V ±10% | | MILITARY<br>VCC = 5V ±10% | | | | |------|---------------------------|--------------------------|----------------------------|-----|---------------|-----|---------------------------|-----|-------|-----------------| | | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | TEST CONDITIONS | | | tDR Delay: DEVSEL to READ | | | 200 | | 300 | | 330 | ns | CL = 50pF | | | tDW | Delay: DEVSEL to WRITE | 100 | 220 | 140 | 300 | 150 | 330 | ns | See Timing | | | tDF | Delay: DEVSEL to FLAG | | 200 | | 375 | | 415 | ns | Diagram | | ۸. | tDC | Delay: DEVSEL to C1, C2 | | 160 | | 460 | | 510 | ns | | | A.C. | tDI | Delay: DEVSEL to SKP/INT | | 210 | | 460 | | 510 | ns | | | | tDA | Delay: DEVSEL to DX | | 350 | | 460 | | 510 | ns | | | | tLX | LXMAR Pulse Width | 200 | | 240 | | 265 | | ns | | | | tAS | Address Set-Up Time | 60 | | 80 | | 90 | | ns | | | | tAH | Address Hold Time | 100 | | 125 | | 140 | | ns | | | | tDS | Data Set-Up Time | 50 | | 80 | | 80 | | ns | | | | tDH | Data Hold Time | 100 | | 100 | | 110 | | ns | , † | NOTE (1): All devices guaranteed at worst case limits. Room temperature, 5V data provided for information — not guaranteed. ## Specifications HD-6101C-9 #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage (VCC - GND) Input or Output Voltage Applied Storage Temperature Range Operating Temperature Range Industrial HD-6101C-9 -0.3V to +8.0V(GND - 0.3V) to (VCC +0.3V) -65°C to +150°C -40°C to +85°C #### **ELECTRICAL CHARACTERISTICS** $V_{CC} = 5.0V \pm 5\%$ ; $T_A = Industrial$ | | SYMBOL | PARAMETER | MINIMUM | TYPICAL | MAXIMUM | UNITS | TEST CONDITIONS | |------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------|--------------------------------------------|----------------------|----------------------------------------------------------------------------------------| | D.C. | VIH VIL IIL VOH VOL IO ICC CI CO CIO | Logical "1" Input Voltage Logical "0" Input Voltage Input Leakage Logical "1" Output Voltage(1) Logical "0" Output Voltage Output Leakage Supply Current (Static) Input Capacitance(2) Output Capacitance(2) Input/Output Capacitance(2) | 70% VCC<br>-10<br>2.4<br>-10 | 1,0<br>5<br>8 | .8<br>+10<br>0.45<br>+10<br>800<br>7<br>10 | V V AA V AA AA PF PF | 0V ≤ VIN ≤ VCC<br>IOH = -0.2mA<br>IOL = 1.6mA<br>0V ≤ VO ≤ VCC<br>VIN = VCC, Freq. = 0 | NOTES: (1) Except pins 33, 34, 39 (2) Guaranteed and sampled, but not 100% tested. | | | | TA = | | TA =<br>INDUSTRIAL<br>VCC = 5V ±5% | | | | |------|--------|--------------------------|------|-----|------------------------------------|-----|-------|-----------------| | | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | UNITS | TEST CONDITIONS | | | tDR | Delay: DEVSEL to READ | | 230 | | 375 | ns | CL = 50pF | | | tDW | Delay: DEVSEL to WRITE | 100 | 240 | 125 | 375 | ns | See Timing | | | tDF | Delay: DEVSEL to FLAG | | 230 | | 475 | ns | Diagram | | | tDC | Delay: DEVSEL to C1, C2 | | 190 | | 560 | ns | | | A.C. | tDI | Delay: DEVSEL to SKP/INT | | 250 | | 560 | ns | | | | tDA | Delay: DEVSEL to DX | | 400 | | 560 | ns | | | | tLX | LXMAR Pulse Width | 230 | | 300 | ł | ns | | | | tAS | Address Set-Up Time | 80 | | 100 | | ns | | | | tAH | Address Hold Time | 120 | | 150 | | ns | | | | tDS | Data Set-Up Time | 60 | | 90 | | ns | | | | tDH | Data Hold Time | 120 | | 150 | | ns | <b>†</b> | NOTE (1): All devices guaranteed at worst case limits. Room temperature, 5V data provided for information — not guaranteed. #### Timing Diagram Timing for a typical transfer is shown below. During an instruction fetch the processor places the contents of the PC on the bus ① and obtains from memory an IOT instruction of the form 6XXX ② . During IOTA of the execute phase the processor places that instruction back on the DX lines ③ and pulses LXMAR transferring address and control information for the IOT transfer to all peripheral devices. A low going pulse on DEVSEL while XTC is high ④ is used by the addressed PIE along with the decoded control information to generate CPU control signals C1, C2, and SKP. Also at this time either the Control Register A or the Interrupt Vector Register are outputed on the DX lines, or control outputs READ1 and READ2 are generated to gate peripheral data to the DX lines. A low going pulse on DEVSEL while XTC is low (a) is used to generate WRITE 1 and WRITE 2 controls. These signals are used to latch accumulator data into peripheral devices. All PIE timing is generated from HM-6100 signals LXMAR, DEVSEL, and XTC. No additional timing signals, clocks, or one shots are required. Propagation delays, pulse width, data setup and hold times are specified for direct interfacing with the HM-6100. ## Pie Address and Instructions The HM-6100 communicates with the PIE and with peripherals through the PIE via IOT commands. During the IOTA cycle an instruction of the form 6XXX is loaded into all PIE instruction registers. The bits are interpreted as shown below. The 5 address bits (3-7) are compared with the pin programmable select inputs SEL3, SEL4, SEL5, SEL6, SEL7 to address 1 of 31 possible PIEs. Address zero is reserved for IOT's internal to the HM-6100. The four control bits are decoded by the PIE to select one of 16 instructions which are described below. #### PIE INSTRUCTION FORMAT | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|---|---|---|---|----|-----|-----|---|---|-----|-----|----| | Γ | 1 | 1 | 0 | | Αſ | DRE | ESS | | | COV | TRO | | | CONTROL | MNEMONICS | ACTION | |------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0000<br>1000 | READ1<br>READ2 | The READ instructions generate a pulse on the appropriate read outputs. This signal is used by the peripheral device to gate onto the DX bus to be "OR'ed" with the HM-6100 accumulator data. The HM-6100 accumulator is cleared prior to reading peripheral data when $\overline{CO}$ is asserted low. | | 0001<br>1001 | WRITE1<br>WRITE2 | The WRITE instructions generate a pulse on the appropriate write output. This signal is used by peripherals to load the HM-6100 accumulator data on the DX lines into peripheral data registers. The HM-6100 AC is cleared after the write operation when the $\overline{CO}$ input is asserted low. | | 0010<br>0011<br>1010<br>1011 | SKIP1<br>SKIP2<br>SKIP3<br>SKIP4 | The SKIP instructions test the state of the sense flip flops. If the input conditions have set the sense flip flop, the PIE will assert the SKP/INT output causing the HM-6100 to skip the next program instruction. The sense flip flop is then cleared. If the sense flip flop is not set, the PIE not assert the SKP/INT output and the HM-6100 will execute the next instruction. | | 0100 | RCRA | The Read Control Register A instruction gates the contents of CRA onto the DX lines during time 4 to be "OR" transferred to the HM-6100 AC. | | 0101<br>1101<br>1100 | WCRA<br>WCRB<br>WVR | The Write Control Register A, Write Control Register B and Write Vector Register instructions transfer HM-6100 AC data on the DX lines during time 5 of IOTA into the appropriate register. | | 0110<br>1110 | SFLAG1<br>SFLAG3 | The SET FLAG instructions set the bits FL1 and FL3 in control register A to a high level. PIE outputs FLAG1 and FLAG3 follow the data stored in bits FL1 and FL3 of CRA. | | 0111<br>1111 | CFLAG1<br>CFLAG3 | The CLEAR FLAG instructions clear the bits FL1 and FL3 in control register A to a low level. | | (6007)8 | CAF | HM-6100 internal IOT instruction CLEAR ALL FLAGS clears the interrupt requests by clearing the sense flip flops. | ## Programmable Outputs FLAGs (1-4) - The FLAGs are general purpose outputs that can be set and cleared under program control. GLAG1 follows bit FL1 in Control Register A and etc. FLAGs can be changed by loading new data into CRA via the WCRA commands. In addition, FLAG1 and FLAG3 can be set and cleared directly by the commands SFLAG1, CFLAG1, SFLAG3 and CFLAG3. ## Programmable Sense Inputs The sense inputs are used to set sense flip flops (SENSEFF) inside the PIE. For each sense input there are two FF's, one for skip and one for interrupt. Conditions for setting each SENSE FF, levels or edges and positive or negative polarities, are set by control bits SL and SP in CRB. The SENSE FF's are sampled when LXMAR is high. Interrupt requests are generated only when the sense flip flops are set by an edge and interrupts are enabled by writing to control reg A. Sense flip flops are reset on the following conditions. | | SENSE FLIP FLOPS | | | | | | | |-------------------------------|-------------------------|---------------------------------------------------------------------|--|--|--|--|--| | CONDITION | SKIP FF | INTERRUPT FF | | | | | | | CAF Instruction (60078) | Clears All | Clears All | | | | | | | SKIP Instruction | Clears Corresponding FF | Clears Corresponding FF | | | | | | | Vectored Interrupt | Not Cleared | Clears Highest Priority FF<br>on Selected PIE After<br>Vectoring | | | | | | | Interrupt Disabled (IE = "0") | Not Cleared | Disables Interrupt by Holding<br>Corresponding FF in Reset<br>State | | | | | | ## Controls for Input and Output Ports READ (1-2) — The READ outputs are activated by the read instructions and are used by peripheral devices to get data onto the DX lines for transfer to the HM-6100. Read lines are active low. WRITE (1-2) — The WRITE outputs are activated by the write instructions and are used by peripheral devices to load HM-6100 AC data from the DX lines into peripheral data registers. Output polarity is controlled by the WRITE POLARITY bits of CRA. A logic one causes pulses to be positive while a logic zero causes pulses to be negative. struction, is specified by the PIE's assertion of the $\overline{C1}$ and $\overline{C2}$ control lines as shown below. Interrupt and skip information are time multiplexed on the same line (SKP/INT). Since the HM-6100 samples skip and interrupt data at separate times there is no degradation in system performance. The PIE samples the sense flip flops and generates an interrupt request for enabled bits (IE1-4) when LXMAR is high. Interrupt requests are asserted by the PIE driving the INT/SKP line low. During IOTA of SKIP instructions the INT/SKP reflects the SENSE FF data when DEVSEL is low and XTC is high. If the SENSE flip flop is set, the INT/SKP line is driven low to cause the HM-6100 to skip the next instruction. All these outputs are open drain. | | CONTRO | L LINES | | | | |-----|--------|---------|----------------------------|---------------------|-----------------------------------------------------------------------------------------------------| | SKP | €0+ | сī | <u></u> <u></u> <u> 72</u> | OPERATION | DESCRIPTION | | н | н | Н | н | PIE - AC | The contents of the AC is sent to the PIE. | | н | н | L | н | AC AC V PIE | Data is received from the PIE,<br>OR'ed with the data in the AC<br>and the result stored in the AC. | | н | н | L | L | PC — Vector Address | Vector address received from<br>PIE and loaded into PC. This is<br>referred to as an absolute jump. | | L | н | н | н | PC PC + 1 | Forces Microprocessor to skip next sequential instruction. | NOTE: \*The $\overline{\text{C0}}$ line must be connected to VCC using a pull-up resistor. #### Programmable Registers #### **CONTROL REGISTER A (CRA)** The CRA can be read and written by the HM-6100 via the RCRA and WCRA commands. The format and meaning of control bits are shown below. FL (1-4) — Data on FLAG outputs corresponds to data in FL (1-4). Changing the FL bits under software control changes the corresponding FLAG outputs. <u>IE (1-4)</u> — A high level on INTERRUPT ENABLE enables interrupts for the SENSE inputs. Otherwise these inputs provide conditional skip testing as defined by the SKIP1-4 instructions. <u>WP (1-2)</u> — A high level on WRITE POLARITY bits causes positive pulses at the WRITE outputs. \* = Don't Care #### **CONTROL REGISTER B (CRB)** The CRB can be written by the HM-6100 via the WCRB instruction. It has no read back capability. The format and meaning of control bits are shown. <u>SL</u> (1-4) — A high level on the SENSE LEVEL bits causes the SENSE inputs to be level sensitive. A low level in the SL bits causes the SENSE inputs to be edge sensitive. An interrupt request is generated only if a sense line is set up to be edge sensitive and interrupts are enabled via the IE bits of CRA. <u>SP (1-4)</u> — A high level on the SENSE POLARITY bits causes the flip flop to be set by high level or positive going edge. A low level causes the flip flop to be set by a low level or negative going edge. \* = Don't Care #### **VECTOR REGISTER** A hardware priority network uniquely selects a PIE to provide a vectored address. The first IOT command of any type, after the HM-6100 signal INTERRUPT GRANT goes high, resets the INTGNT line to a low level. The INTGNT signal is used to freeze the priority network and enable vector generation. The highest priority PIE has PIN tied to $V_{CC}$ . The lowest priority PIE is the last one on the chain. Within the PIE, SENSE1 has the highest priority and SENSE 4 has the lowest. The vector address generated by the PIE consists of 10 bits from the vector register and two bits that indicate the sense input within the highest priority PIE that generated the interrupt. If PIN is tied to GND, then the PIE will respond as a non-vectored interrupt device. | 0 | 1 | 2 | 3 | 4 | 6 | 6 | 7 | 8 | 9 | 10 | 11 | |---|---|---|-----|-----|-------|-----|---|---|---|-----|----| | | | | VEC | TOR | REGIS | TER | | | | V P | RI | | VPRI | CONDITIONS | |------|------------| | 00 | SENSE 1 | | 01 | SENSE 2 | | 10 | SENSE 3 | | 11 | SENSE 4 | ## Pin Definitions | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | |-------------|-------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Vcc | | Positive voltage | | 2 | INTGNT | н | A high level on INTERRUPT GRANT inhibits recognition of new interrupt requests and allows the priority chain time to uniquely specify a PIE. | | 3 | PRIN | Н | A high level ON PRIORITY IN and an interrupt request will select a PIE for vectored interrupt. | | 4 | SENSE 4 | PROG | The SENSE input is controlled by the SL (sense level) and SP (sense polarity) bits of control register B. A high SL level will cause the sense flip flop to be set by a level while a low SL level causes then sense flip flop to be set by an edge. A high SP level will cause the sense flip flop to be set by a positive going edge or high level. A high IE (interrupt enable) level generates an interrupt request whenever the sense flip flop is set by an edge. | | 5<br>6<br>7 | SENSE 3<br>SENSE 2<br>SENSE 1 | PROG<br>PROG<br>PROG | See pin 4 - SENSE 4<br>See pin 4 - SENSE 4<br>See pin 4 - SENSE 4 | | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | |-----|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | SEL 3 | TRUE | Matching SELECT(3-7) inputs with PIE addressing on DX(3-7) during IOTA selects a PIE for progremmed input output transfers. | | 9 | SEL 4 | TRUE | See Pin 8 SEL 3 | | 10 | LXMAR | н | A positive pulse on LOAD EXTERNAL | | | | | ADDRESS REGISTER loads address and control data from DX(3-11) into the address register. | | 11 | SEL 5 | TRUE | See Pin 8 - SEL 3 | | 12 | SEL 6 | TRUE | See Pin 8 - SEL 3 | | 13 | XTC | H | The XTC input is a timing signal produced by | | | , | | the microprocessor. When XTC is high a low going pulse on DEVSEL initiates a "read" operation. When XTC is low, a low going pulse on DEVSEL initiates a write operation. | | 14 | SEL 7 | TRUE | See Pin 8 — SEL 3 | | 15 | DX 0 | TRUE | Data transfers between the microprocessor and PIE take place via these input/output pins. | | 16 | DX 1 | TRUE | See Pin 15 - DX 0 | | 17 | DX 2 | TRUE | See Pin 15 - DX 0 | | 18 | DX 3 | TRUE | See Pin 15 - DX 0 | | 19 | DX 4 | TRÚE | See Pin 15 - DX 0 | | 20 | DX 5 | TRUE | See Pin 15 DX 0 | | | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | | | | | | |---|-----|--------|-----------------|-------------------------------------------------|--|--|--|--|--| | | 21 | DX 6 | TRUE | See Pin 15 - DX 0 | | | | | | | ١ | 22 | DX 7 | TRUE | See Pin 15 - DX 0 | | | | | | | 1 | 23 | DX 8 | TRUE | See Pin 15 DX 0 | | | | | | | ı | 24 | DX 9 | TRUE | See Pin 15 - DX 0 | | | | | | | 1 | 25 | DX 10 | TRUE | See Pin 15 - DX 0 | | | | | | | 1 | 26 | DX 11 | TRUE | See Pin 15 - DX 0 | | | | | | | ١ | 27 | GND | | | | | | | | | 1 | 28 | DEVSEL | L | The DEVSEL input is a timing signal | | | | | | | ١ | | | i | produced by the microprocessor during IOT | | | | | | | 1 | | | | instructions. It is used by the PIE to generate | | | | | | | ı | | | | timing for controlling PIE registers | | | | | | | ı | | | | and "read" and "write" operations. | | | | | | | ١ | 29 | FLAG 4 | PROG | The FLAG outputs reflect the data stored in | | | | | | | ı | i | | | control register A. Flags (1-4) can be set or | | | | | | | I | | | | reset by changing data in CRA via a WRA | | | | | | | 1 | Į | | | (write control register A) command, FLAG1 | | | | | | | ١ | | | | and FLAG3 can be controlled directly by | | | | | | | ı | - 1 | | | PIE commands SFLAG1, CFLAG1, | | | | | | | ١ | | | | SFLAG3 and CFLAG3. | | | | | | | ı | 30 | FLAG 3 | PROG | See Pin 29 - FLAG 4 | | | | | | | ı | 31 | FLAG 2 | PROG | See Pin 29 - FLAG 4 | | | | | | | ١ | 32 | FLAG 1 | PROG | See Pin 29 – FLAG 4 | | | | | | | ı | 33 | C1 | L | The PIE decodes address, control and priority | | | | | | | ı | - 1 | 1 | i | information and asserts outputs C1 and C2 | | | | | | | ı | ı | | J | during the IOTA cycle to control the type of | | | | | | | ı | - 1 | İ | i | data transfer. These outputs are open drain | | | | | | | ١ | 1 | | | for bussing and require a pullup register | | | | | | | ı | - 1 | | | to VCC. | | | | | | | ١ | - 1 | | - 1 | C1(L), C2(L) - vectored interrupt | | | | | | | ۱ | - 1 | ľ | | C1(L), C2(H) READ1, READ2 or | | | | | | | ı | - 1 | - 1 | | RRA commands | | | | | | | L | . 1 | i | l l | C1(H), C2(H) - all other instructions | | | | | | | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | | | | |-----|---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 34 | C2 | L | See Pin 33 — C1 | | | | | 35 | READ1 | PROG | Outputs READ1 and READ2 are used to gate data from peripheral devices onto the DX bus for input to the HM-6100. Note the data does not pass through the PIE. | | | | | 36 | WRITE1 | PROG | Outputs WRITE1 and WRITE2 are used to gate data from the HM-6100 DX bus into peripheral devices. Data does not pass through the PIE. | | | | | 37 | READ2 | PROG | See Pin 35 - READ1 | | | | | 38 | WRITE2 | PROG | See Pin 36 WRITE1 | | | | | 39 | SKP/INT | L | The PIE asserts this line low to generate interrupt requests and to signal the HM-6100 when sense flip flops are set during SKIP instructions. This output is open drain. | | | | | 40 | POUT | H | A high level oh priority out indicates no higher priority PIE interrupt requests are outstanding. This output is tied to the PIN input of the next lower priority PIE in the chain. | | | | ## HD-6431 **CMOS HEX** LATCHING BUS DRIVER # Features - SINGLE POWER SUPPLY - HIGH NOISE IMMUNITY - INDUSTRIAL AND MILITARY GRADES - DRIVE CAPACITY - SOURCE CURRENT - SINK CURRENT - PROPAGATION DELAY 300pF 4mA 6mA 75nsec MAX. ## Description The HD-6431 is a self-aligned silicon gate CMOS Latching Three-State Bus Driver. This circuit consists of 6 non-inverting latching drivers with separate input and output. A high on the strobe line L allows data to go through the latches and a transition to low latches the data. A high on the Three-State control $\overline{\mathsf{E}}$ forces the buffers to the high impedance mode without disturbing the latched data. New data may be latched in while the buffers are in the high impedance mode. Outputs guaranteed valid at VCC 2.0V for Battery Backup Applications. #### Pinout ---- | TOP VIEW | | | | | | | | |----------|---------------------|--|--|--|--|--|--| | L [] 1 | 16 Vcc | | | | | | | | 1 A 🔲 2 | 15 ☐ Ē | | | | | | | | 1 Y 🔲 3 | 14 BA | | | | | | | | 2A ☐ 4 | 13 6 6 Y | | | | | | | | 2 | 12 5 <sub>A</sub> | | | | | | | | 3∧ 🗖 6 | 11 5 FY | | | | | | | | 3 Y 🔲 7 | 10 🗖 <sup>4</sup> A | | | | | | | | GND 8 | 9 4 4 | | | | | | | #### Truth Table | CONTROL<br>INPUTS | | DATA PORT<br>STATUS | | | |-------------------|----|---------------------|-------|--| | E | ĒL | | Y | | | н | L | × | HI-Z* | | | н | н | х | HI-Z | | | L | 1 | x | * | | | L | Н | L | L | | | L | н | н | н | | \* Data is latched to the value of the last input X = Don't Care HI-Z = High Impedance = Transition from High to Low level ## Functional Diagram 6Y 5A (14) (12) l (10) D D (3) (4) (6) (7) (2) (5) 2 3A 17 1Α 2<sub>A</sub> CAUTION: These devices are sensitive to electrostatic discharge. Users should follow IC Handling Procedures specified on pg. 1-6. ## Specifications HD-6431 #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage Input or Output Voltage Applied Storage Temperature Range Operating Temperature Range Industrial HD-6431-9 Military HD-6431-2/8 Operating Voltage Range +8.0V GND -0.3V to V<sub>CC</sub> +0.3V -65°C to +150°C > -40°C to +85°C -55°C to +125°C +4 to +7V #### **ELECTRICAL CHARACTERISTICS** $V_{CC} = 5.0V \pm 10\%$ ; $T_A = Industrial or Military$ SYMBOL PARAMETER MIN MAX UNITS TEST CONDITIONS 70% V<sub>CC</sub> Logical "1" Input Voltage $V_{1H}$ Logical "0" Input Voltage $v_{\mathsf{IL}}$ 20% V<sub>CC</sub> v HL Input Leakage -1.0 $ov \leq v_{IN} \leq v_{CC}$ 1.0 μΑ Logical "1" Output Voltage ۷он V<sub>CC</sub> -0.4 I<sub>OH</sub> = -4.0mA, E = Low I<sub>OL</sub> = 6.0mA VOL Logical "0" Output Voltage 0.4 ٧ E = Low 10 Output Leakage -1.0 1.0 μΑ $ov \leq v_O \leq v_{CC}$ $\overline{E}$ = High 1cc Supply Current 10 μΑ VIN = VCC or GND, $V_{CC} = 5.5V$ $c_{IN}$ Input Capacitance\* $V_{IN} = 0V; T_A = 25^{o}C;$ 5 рF f = 1MHz СО Output Capacitance\* 15 $V_{1N} = 0V; T_A = 25^{\circ}C;$ рF f = 1MHz $C_L = 300pF$ V<sub>CC</sub> = 5.0V 1 VCC = 5.0V ± 10% 25°C TA = Indus. or Mil. SYMBOL UNITS PARAMETER MIN MAX MIN MAX tPD Propagation Delay 65 75 Enable Time tEN 80 90 ns Disable Time tDIS 80 90 Input Setup Time <sup>t</sup>SET 15 15 ns Input Hold Time tHOLD 15 15 пŝ tpw Pulse Width 25 30 ns **Output Rise Time** 80 90 tR ns tբ Output Fall Time 70 ns A.C. D.C. NOTE (1) All devices guaranteed at worst case limits. Room temperature, 5V data provided for information-not guaranteed. <sup>\*</sup> Guaranteed and sampled, but not 100% tested. ### Switching Waveforms #### **DECOUPLING CAPACITORS** The transient current required to charge the load capacitance is given by $I_T = C \frac{dv}{dt}$ . Assuming that all outputs may change state at the same time and that $\frac{dv}{dt}$ is constant; $I_T = \left(\Sigma \ C_L\right) \left(\frac{V_{CC} \times 80\%}{t_R \ or \ t_F}\right)$ eg. $\left[t_R = 80 \text{ns}, V_{CC} = 5.0 \text{V}, \text{ each } C_L = 300 \text{pF}, I_T = (4) \left(300 \times 10^{-12}\right) \frac{5.0 \times 0.8}{80 \times 10^{-9}} = 90 \text{mA}.\right]$ This current spike may cause a large negative voltage spike on VCC, which if it becomes a diode drop less than any input, may cause the device to latch up. It is recommended that a 0.1 $\mu F$ ceramic disk decoupling capacitor be placed between VCC and GND at each device to filter out this noise. #### PROPAGATION DELAYS The above example will illustrate the calculation of a more useful propagation delay. The system on this example uses a 5 volt supply with a tolerance of ± 10%, an ambient temperature of as high as 125°C, and a calculated load capacitance of 150pF. This application requires the HD-6431-2. The table of A.C. specs shows the tpD at 4.5V and 125°C is 75nsec. Use the graph in Figure 1 to get the degradation multiple for 150pF. The number shown is 0.84. The adjusted propagation delay, to the 10% or 90% point, is therefore 75 x 0.84 or 63nsec. To obtain the rise and fall times check the A.C. specs for the rise and fall times at 4.5V and 125°C to obtain a worst case rise time of 90nsec. Use Figure 2 to find it's degradation multiple to be 0.65. The adjusted rise time is, therefore, 90 x 0.65 or 58nsec. To obtain the standard 50% to 50% propagation delay, add the adjusted propagation delay to half of the adjusted rise time to get a propagation delay of 92nsec. The rise time was used here because it is always the worst case. # HD-6432 18 □ Vcc 17 EAB 16 | EAB 15 🗌 8A 14 6B 13 ∐5<sub>A</sub> 12 5B 11 4A 10 🗆 4B **Pinout** ## **CMOS HEX BI-DIRECTIONAL BUS DRIVER** #### Features TOP VIEW SINGLE POWER SUPPLY HIGH NOISE IMMUNITY INDUSTRIAL AND MILITARY GRADES DRIVE CAPACITY 300pF SOURCE CURRENT 4mA SINK CURRENT 6mA PROPAGATION DELAY 55nsec MAX. ## Description The HD-6432 is a self-aligned silicon gate CMOS bi-directional bus driver. This circuit consists of 12 drivers organized as 6 bi-directional pairs. Four enable lines select drive direction or Three-State mode. Outputs guaranteed valid at VCC 2.0V for Battery Backup Applications. ## Truth Table | | CON | | PORT | | | |-----|-----|------|------------|------|------| | EAB | EAB | Α | В | | | | L | × | Н | L | 0 | 1 | | × | Н | Н | L | 0 | 1 | | н | L | Χ. | Н | 1 | 0 | | н | L | L | X | 1 | 0 | | L | X | L | × | ISOL | ATED | | × | Н | Х | н | ISOL | ATED | | L | Х | X. | н | ISOL | ATED | | × | Н | ISOL | ATED | | | | Н | L | | OT<br>OWED | | | I = Input, O = Output, X = Don't Care #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage Input or Output Voltage Applied Storage Temperature Range Operating Temperature Range Industrial HD-6432-9 Military HD-6432-2/8 Operating Voltage Range +8.0V GND -0.3V to V<sub>CC</sub> +0.3V -65°C to +150°C > -40°C to +85°C -55°C to +125°C +4 to +7V #### **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 5.0V $\pm$ 10%; $T_A$ = Industrial or Military | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |------------------|----------------------------|----------------------|---------------------|-------|----------------------------------------------| | VIH | Logical "1" Input Voltage | 70% V <sub>CC</sub> | | V | | | VIL | Logical "0" Input Voltage | | 20% V <sub>CC</sub> | V | | | կլ | Input Leakage | -1.0 | 1.0 | μΑ | ov≤vin≤vcc | | Voн | Logical "1" Output Voltage | V <sub>CC</sub> -0.4 | | V | I <sub>OH</sub> = -4.0mA | | VOL | Logical "0" Output Voltage | | 0.4 | V | I <sub>OL</sub> = 6.0mA | | lo | Output Leakage | -1.0 | 1.0 | μΑ | ov≤vo≤vcc, | | | | | | | EAB = EBA = Low | | Icc · | Supply Current | | 10 | μΑ | VIN = VCC or GND, | | | | | | | V <sub>CC</sub> ≠ 5.5V | | CIN | Input Capacitance* | | 5 | pF | V <sub>IN</sub> = 0V; T <sub>A</sub> = 25°C; | | | - | | | | f = 1MHz | | C <sub>I/O</sub> | I/O Capacitance* | | 20 | pF | $V_{1N} = 0V; T_A = 25^{\circ}C;$ | | , - | | | | | f = 1MHz | <sup>\*</sup> Guaranteed and sampled, but not 100% tested. CL = 300pF | | | V <sub>CC</sub> = 5.0V ①<br>25°C | | VCC = 5.0V <u>+</u> 10%<br>TA = Indus. or Mil. | | | | |-----------------|-------------------|----------------------------------|------|------------------------------------------------|-----|-------|--| | SYMBOL | PARAMETER | MIN | `MAX | MIN | MAX | UNITS | | | tpD | Propagation Delay | | 45 | | 55 | ns | | | tEN | Enable Time | | 65 | | 75 | ns | | | tDIS | Disable Time | | 100 | | 110 | ns | | | .t <sub>R</sub> | Output Rise Time | | 100 | | 110 | ns | | | tբ | Output Fall Time | | 70 | | 80 | ns . | | A.C. D.C. NOTE 1: All devices guaranteed at worst case limits. Room temperature, 5V data provided for information-not guaranteed. #### Switching Waveforms All inputs have $t_R$ , $t_F \le 20$ ns. OUTPUT TEST CIRCUIT FOR PROPAGATION DELAYS OUTPUT TEST CIRCUIT FOR THREE-STATE DELAYS #### **DECOUPLING CAPACITORS** The Transient current required to charge the load capacitance is given by $I_T = C \frac{dv}{dt}$ . Assuming that all outputs may change state at the same time and that $\frac{dv}{dt}$ is constant; $I_T = \left(\Sigma C_L\right) \left(\frac{V_{CC} \times 80\%}{t_{R} \text{ or } t_{F}}\right)$ eg. $\left[t_{R} = 100 \text{ns} \quad V_{CC} = 5.0 \text{ V} \quad \text{each} \quad T_{CC} = 5.0 \text{ V} \quad \text{or } t_{F} = 100 \text{ or 100$ $C_L = 300 pF$ $I_T = (6) (300 \times 10^{-12}) \frac{5.0 \times 0.8}{100 \times 10^{-9}} = 72 mA.$ This current spike may cause a large negative voltage spike on V<sub>CC</sub>, which if it becomes a diode drop less than any input, may cause the device to latch up. It is recommended that a 0.1 $\mu$ F ceramic disk decoupling capacitor be placed between V<sub>CC</sub> and GND at each device to filter out this noise. #### The above example will illustrate the calculation of a more useful propagation delay. The system on this example uses a 5 volt supply with a tolerance of $\pm$ 10%, an ambient temperature of as high as 125°C, and a calculated load capacitance of 150pF. This application requires the HD-6432-2. The table of A.C. specs shows the tpD at 4.5V and 125°C is 55nsec. Use the graph in Figure 1 to get the degradation multiple for 150pF. The number shown is 0.84. The adjusted propagation delay, to the 10% or 90% point, is there- fore $55 \times 0.84$ or 46nsec. To obtain the rise and fall times check the A.C. specs for the rise and fall times at 4.5 V and $125^{\circ}\text{C}$ to obtain a worst case rise time of 110nsec. Use Figure 2 to find it's degradation multiple to be 0.65. The adjusted rise time is, therefore, $110 \times 0.65$ or 72nsec. To obtain the standard 50% to 50% propagation delay, add the adjusted propagation delay to half of the adjusted rise time to get a propagation delay of 82nsec. The rise time was used here because it is always the worst case. # HD-6433 ## CMOS QUAD BUS SEPARATOR/DRIVER #### Features - SINGLE POWER SUPPLY - HIGH NOISE IMMUNITY - INDUSTRIAL AND MILITARY GRADES - DRIVE CAPACITY SOURCE CURRENT SINK CURRENT PROPAGATION DELAY 300pF 4mA 6mA 50nsec MAX. ## Description The HD-6433 is a self-aligned silicon gate CMOS bus separator/driver. This circuit consists of 8 drivers organized as 4 pairs of bus separators which allow a unidirectional input bus and a unidirectional output bus to be interfaced with a bi-directional bus. Outputs guaranteed valid at VCC 2.0V for Battery Backup Applications. ## **Pinout** #### Truth Table | | TROL<br>UTS | Fi | UNCTI | ON | |----|-------------------------------|----|-------|----| | ĒA | Ē <sub>A</sub> Ē <sub>B</sub> | | В | Y | | L | L | ı | 0 | 0 | | L | Н | 1 | D | 0 | | н | L | D | 0 | ì | | н | н | IS | OLAT | ED | I = Input, O = Output, D = Disconnected #### Functional Diagram CAUTION: These devices are sensitive to electrostatic discharge. Users should follow IC Handling Procedures specified on pg. 1-6. ## Specifications HD-6433 ## ABSOLUTE MAXIMUM RATINGS Supply Voltage Input or Output Voltage Applied Storage Temperature Range Operating Temperature Range Industrial HD-6433-9 Military HD-6433-2/8 Operating Voltage Range +8.0V GND -0.3V to VCC +0.3V -65°C to +150°C -40°C to +85°C -55°C to +125°C +4 to +7V #### **ELECTRICAL CHARACTERISTICS** VCC = 5.0V ± 10%; TA = Industrial or Military | SYMBOL | PARAMETER | MIN | MAX | UŅITS | TEST CONDITIONS | |------------------|----------------------------|----------------------|---------|-------|---------------------------------------------------------------------| | ViH | Logical "1" Input Voltage | 70% V <sub>CC</sub> | | v | | | VIL | Logical "0" Input Voltage | * . | 20% VCC | V | · · | | IIL | Input Leakage | ~1.0 | 1.0 | μΑ | 0V VIN VCC | | Voн | Logical "1" Output Voltage | V <sub>CC</sub> -0.4 | | V | 1 <sub>OH</sub> = -4.0mA | | $v_{OL}$ | Logical "0" Output Voltage | | 0.4 | V | IOL = 6.0mA | | 10 | Output Leakage | -1.0 | 1.0 | μΑ | $0V \leq V_O \leq V_{CC}$ $\overline{E}_A = \overline{E}_B = High$ | | lcc | Supply Current | | 10 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND,<br>V <sub>CC</sub> = 5.5V | | CIN | Input Capacitance* | | 5 | pF | V <sub>IN</sub> = 0V; T <sub>A</sub> = 25°C;<br>f = 1MHz | | C <sub>I/O</sub> | I/O Capacitance* | | 20 | pF | V <sub>IN</sub> = 0V; T <sub>A</sub> = 25°C;<br>f = 1MHz | | co | Output Capacitance* | | 15 | pF | V <sub>IN</sub> = 0V; T <sub>A</sub> = 25°C;<br>f = 1MHz | D.C. C<sub>L</sub> = 300pF | | | V <sub>CC</sub> = 5.0V ①<br>25°C | | VCC = 5.0V ± 10%<br>TA = Indust. or Mil. | | | |------------------|-------------------|----------------------------------|-----|------------------------------------------|-----|-------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | UNITS | | tPD | Propagation Delay | | 40 | | 50 | ns | | <sup>t</sup> EN | Enable Time | | 60 | | 70 | ns | | <sup>t</sup> DIS | Disable Time | | 90 | | 100 | ns | | <sup>t</sup> R | Output Rise Time | | 85 | 1 | 95 | ns | | tF | Output Fall Time | | 70 | | 80 | ns | A.C. NOTE ① All devices guaranteed at worst case limits. Room temperature, 5V data provided for information-not guaranteed. <sup>\*</sup> Guaranteed and sampled, but not 100% tested. ## DECOUPLING CAPACITORS The transient current required to charge the load capacitance is given by $I_T = C \frac{dv}{dt}$ . Assuming that all outputs may change state at the same time and that $\frac{dv}{dt}$ is constant; $I_T = \left( \Sigma C_L \right) \left( \frac{V_{CC} \times 80\%}{t_R \text{ or } t_F} \right)$ eg. $\left[ t_R = 85 \text{ns}, V_{CC} = 5.0 \text{V}, \text{ each } C_L = 300 \text{pF}, I_T = (4) \left( 300 \times 10^{-12} \right) \frac{5.0 \times 0.8}{85 \times 10^{-9}} = 56.5 \text{mA}. \right]$ This current spike may cause a large negative voltage spike on VCC, which if it becomes a diode drop less than any input, may cause the device to latch up. It is recommended that a 0.1 $\mu$ F ceramic disk decoupling capacitor be placed between VCC and GND at each device to filter out this noise. #### PROPAGATION DELAYS The above example will illustrate the calculation of a more useful propagation delay. The system on this example uses a 5 volt supply with a tolerance of $\pm$ 10%, an ambient temperature of as high as 125°C, and a calculated load capacitance of 150pF. This application requires the HD-6433-2. The table of A.C. specs shows the tpD at 4.5V and 125°C is 50nsec. Use the graph in Figure 1 to get the degradation multiple for 150pF. The number shown is 0.84. The adjusted propagation delay, to the 10% or 90% point, is there- fore $50 \times 0.84$ or 42 nsec. To obtain the rise and fall times check the A.C. specs for the rise and fall times at 4.5 V and 125 °C to obtain a worst case rise time of 95 nsec. Use Figure 2 to find it's degradation multiple to be 0.65. The adjusted rise time is, therefore, $95 \times 0.65$ or 62 nsec. To obtain the standard 50 % to 50 % propagation delay, add the adjusted propagation delay to half of the adjusted rise time to get a propagation delay of 73 nsec. The rise time was used here because it is always the worst case. ## HD-6434 ## **CMOS OCTAL RESETTABLE** LATCHED BUS DRIVER #### Features - SINGLE POWER SUPPLY - HIGH NOISE IMMUNITY - INDUSTRIAL AND MILITARY GRADES - DRIVE CAPACITY SOURCE CURRENT SINK CURRENT PROPAGATION DELAY 300pF 6mA 9mA 50nsec MAX. ### Description The HD-6434 is a self-aligned silicon gate CMOS latching Three State bus driver. This circuit consists of 8 non-inverting latching drivers with separate input and output. A low on both strobe lines (L) allows data to go through the latches and a transition to high latches the data. A high on either Three State control (E) forces the buffers to the high impedance mode without disturbing the latched data. A low on either reset line $(\overline{R})$ forces each of the latches to a low level. New data may be latched in while the buffers are in the high impedance mode. Qutputs guaranteed valid at VCC 2.0V for Battery Backup Applications. | Pinout | | | | | | | |---------------------------------------------------------------------------|--|--|--|--|--|--| | TOP VIEW | | | | | | | | 24 VCC 23 5 Y 22 6 Y 21 7 Y 20 8 Y 19 8 A 17 6 A 16 5 A 15 T2 14 T1 13 E2 | | | | | | | | | | | | | | | #### Truth Table | CONTROL INPUTS | | | | | D | ATA | | |----------------|----------------|-----|----|----------------|----------------|-----|------| | ₹ <sub>1</sub> | ₹ <sub>2</sub> | E1 | Ē2 | E <sub>1</sub> | Ē <sub>2</sub> | А | Y | | х | х | н | × | х | × | × | Hi-Z | | X | X | · x | н | X | X | × | Hi-Z | | L | × | L | L | X | X | × | L | | х | L | L | L | X | х | × | Ł | | н | н | L | L | L | L | L | L | | н | н | L | L | L | L | н | н | | н | н | L | L | + | L | × | * | | н | н | L | L | L | | l x | * | X = Don't Care Hi-Z = High Impedance L = Low H = High \*= Data is latched to the value of the last input † = Transition from a Low to High level ### Specifications HD-6434 #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage +8.0V Input or Output Voltage Applied GND -0.3V to V<sub>CC</sub> +0.3V Storage Temperature Range -65°C to +150°C Operating Temperature Range Industrial HD-6434-9 -40°C to +85°C Military HD-6434-2/8 -55°C to +125°C Operating Voltage Range +4V to +7V ## **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 5.0V $\pm$ 10%; $T_A$ = Industrial or Military | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |--------|----------------------------|----------------------|---------------------|-------|----------------------------------------------------------------------------------------| | VIH | Logical "1" Input Voltage | 70% V <sub>CC</sub> | | V | | | VIL | Logical "O" Input Voltage | | 20% V <sub>CC</sub> | v | | | ԿL. | Input Leakage | -1.0 | 1.0 | μΑ | 0∨≤VIN≤VCC | | Voн | Logical "1" Output Voltage | V <sub>CC</sub> -0.4 | | V | I <sub>OH</sub> = -6.0mA,<br>E <sub>1</sub> = E <sub>2</sub> = Low | | VOL | Logical "0" Output Voltage | | 0.4 | ٧ | 1 <sub>OL</sub> = 9.0mA<br><del>E</del> <sub>1</sub> = <del>E</del> <sub>2</sub> = Low | | lo | Output Leakage | -10 | 10 | μΑ | 0∨≤∨ <sub>0</sub> ≤∨ <sub>CC</sub> ,<br>Ē <sub>1</sub> = Ē <sub>2</sub> = High | | Icc | Supply Current | | 10 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND,<br>V <sub>CC</sub> = 5.5V | | CIN | Input Capacitance* | | 5 | pF | V <sub>IN</sub> = 0V; T <sub>A</sub> = 25°C;<br>f = 1MHz | | co | Output Capacitance* | | 15 | pF | V <sub>IN</sub> = 0V; T <sub>A</sub> = 25°C;<br>f = 1MHz | <sup>\*</sup> Guaranteed and sampled, but not 100% tested. | | | VCC = 5.0V<br>TEMP = 25°C<br>CL = 50pF ① | TEMP = IN | 0V ±10%<br>ID OR MIL<br>300pF | | |--------|-------------------|------------------------------------------|-----------|-------------------------------|-------| | SYMBOL | PARAMETER | TYP | MIN | MAX | UNITS | | tPD | Propagation Delay | 40 | | 50 | ns | | tEN | Enable Time | 45 | | 50 | ns | | tDIS | Disable Time | 45 | | 50 | ns | | tSET | Input Setup Time | 25 | 35 | | ns | | tHOLD | Input Hold Time | 40 | 45 | | ns | | tPW | Pulse Width | 45 | 65 | | ns | | tR . | Output Rise Time | 45 | | 50 | ns | | tF | Output Fall Time | 30 | | 50 | ns | | tRESET | Reset Delay Time | 75 | | 125 | ns | All devices guaranteed at worst case limits. Room temperature, 5V, CL = 50pF data provided for information only - not guaranteed. A.C. D.C. ## Switching Waveforms All inputs have $t_R$ , $t_F \le 20$ ns. OUTPUT TEST CIRCUIT FOR PROPAGATION DELAYS OUTPUT TEST CIRCUIT FOR THREE-STATE DELAYS #### **DECOUPLING CAPACITORS** The instantaneous current required to switch a large capacitance load may cause a voltage spike on VCC, which if it becomes a diode drop less than any input, may cause the device to latch up. It is recommended that a $0.1\mu F$ ceramic disk decoupling capacitor be placed between VCC and GND at each device to filter out this noise. #### PROPAGATION DELAYS TYPICAL CURVES ## HD-6436 ## CMOS OCTAL BUS BUFFER/DRIVER #### **Pinout** Features TOP VIEW 20 □ Vcc • SINGLE POWER SUPPLY 19 5 5Y 37 🗆 2 HIGH NOISE IMMUNITY 18 6<sub>Y</sub> 2ү□3 17 7Y INDUSTRIAL AND MILITARY GRADES 17□4 1⊿∐5 16 8 8 300pF DRIVE CAPACITY 15 8<sub>A</sub> 2⊿□6 SOURCE CURRENT 6mA 14 7<sub>A</sub> 3⊿□7 SINK CURRENT 9mA 13 6<sub>A</sub> 4⊿□8 PROPAGATION DELAY 55nsec MAX. 12 5<sub>A</sub> **E**1☐9 ## Description The HD-6436 is a self-aligned silicon gate CMOS Three State buffer driver. The circuit consists of 8 noninverting buffers with separate inputs and outputs which permit this driver to be used for bi-directional or uni-directional busing. A high on either Three State control line $\overline{E}_1$ or $\overline{E}_2$ will force the drivers to the high impedance mode. Outputs guaranteed valid at VCC = 2.0V for Battery Backup Applications. #### Truth Table 11 = E2 GND 10 | CONTROL<br>INPUTS | | INPUT | OUTPUT | |-------------------|----------------|-------|--------| | Ē <sub>1</sub> | Ē <sub>2</sub> | Α | Υ | | L | L | L | L | | L | L | н | н | | L | н | х | Hi-Z | | н | L | х | Hì-Z | | н | н | х | Hi-Z | L = Low, H = High X = Don't Care Hi-Z = High Impedance CAUTION: These devices are sensitive to electrostatic discharge. Users should follow IC Handling Procedures specified on pg. 1-6. 4-71 # Specifications HD-6436 #### ABSOLUTE MAXIMUM RATINGS | Supply Voltage | +8.0V | |---------------------------------|------------------------------------| | Input or Output Voltage Applied | GND -0.3V to V <sub>CC</sub> +0.3V | | Storage Temperature Range | -65°C to +150°C | | Operating Temperature Range | | | Industrial HD-6436-9 | -40°C to +85°C | | Military HD-6436-2/8 | -55°C to +125°C | | Operating Voltage Range | +4V to +7V | #### **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 5.0V $\pm$ 10%; $T_A$ = Industrial or Military | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |-----------------|----------------------------|----------------------|---------------------|-------|----------------------------------------------------------------------------------------| | VIН | Logical "1" Input Voltage | 70% V <sub>CC</sub> | | V | | | VIL | Logical "0" Input Voltage | | 20% V <sub>CC</sub> | V | | | ħL | Input Leakage | -1.0 | 1.0 | μΑ | 0V≤VIN≤VCC | | Voн | Logical "1" Output Voltage | V <sub>CC</sub> -0.4 | | V | $I_{OH} = -6.0 \text{mA},$<br>$\overline{E}_1 = \overline{E}_2 = \text{Low}$ | | VOL | Logical "0" Output Voltage | | 0.4 | ٧ | I <sub>OL</sub> = 9.0mA<br><del>E</del> <sub>1</sub> = <del>E</del> <sub>2</sub> = Low | | 10 | Output Leakage | -10 | 10 | μΑ | $0V \le V_0 \le V_{CC}$ ,<br>$\overline{E}_1 = \overline{E}_2 = High$ | | <sup>1</sup> cc | Supply Current | | 10 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND,<br>V <sub>CC</sub> = 5.5V | | CIN | Input Capacitance* | | 5 | pF | V <sub>IN</sub> = 0V;T <sub>A</sub> = 25°C;<br>f = 1MHz | | co | Output Capacitance* | | 15 | pF | V <sub>IN</sub> = 0V; T <sub>A</sub> = 25°C;<br>f = 1MHz | | | | | | | | D.C. <sup>\*</sup> Guaranteed and sampled, but not 100% tested. | | | VCC = 5.0V<br>TEMP = 25°C<br>CL = 50pF ① | VCC = 5.0V ±10%<br>TEMP = IND OR MIL<br>CL = 300pF | | |--------|-------------------|------------------------------------------|----------------------------------------------------|-------| | SYMBOL | PARAMETER | TYP | MAX | UNITS | | tPD | Propagation Delay | 35 | 55 | ns | | tEN | Enable Time | 50 | 65 | ns | | tDIS | Disable Time | 50 | 55 | ns | | tR | Output Rise Time | 30 | 55 | ns | | tF | Output Fall Time | 25 | 55 | ns | A.C. ① All Devices guaranteed at worst case limits. Room temperature, 5V, CL = 50pF data provided for information only - not guaranteed. #### Switching Waveforms All inputs have $t_{R}$ , $t_{F} \leq 20$ ns. 1KΩ 50pF OUTPUT TEST CIRCUIT FOR PROPAGATION DELAYS OUTPUT TEST CIRCUIT FOR THREE-STATE DELAYS #### **DECOUPLING CAPACITORS** The instantaneous current required to switch a large capacitance load may cause a voltage spike on $V_{CC}$ , which if it becomes a diode drop less than any input, may cause the device to latch up. It is recommended that a $0.1\mu F$ ceramic disk decoupling capacitor be placed between $V_{CC}$ and GND at each device to filter out this noise. #### PROPAGATION DELAYS TYPICAL CURVES # HD-6440 # CMOS LATCHED 3 TO 8 LINE DECODER-DRIVER #### Features - HIGH SPEED DECODING FOR MEMORY ARRAYS - INCORPORATES 3 ENABLE INPUTS TO SIMPLIFY EXPANSION - HIGH NOISE IMMUNITY - AVAILABLE IN BOTH MILITARY AND INDUSTRIAL TEMPERATURE RANGE - HIGH OUTPUT DRIVE . . . . . . . . . . . . . . . . . I<sub>OH</sub> = -2mA, I<sub>OL</sub> = 2.4mA - SINGLE POWER SUPPLY #### Description The HD-6440 is a self aligned silicon CMOS gate latched decoder. One of 8 output lines is decoded, and brought to a low state, from the 3 input lines. There are two latch enables $(\overline{L_1},\,L_2),$ one complemented and one not, to eliminate the need for external gates. The output is enabled by three different output enables $(\overline{G_1},\,\overline{G_2},\,G_3),$ two of them complemented and one not. Each output remains in a high state until it is selected, at which time it will go low. When using high speed CMOS memories, the delay time of the HD-6440 and the enable time of the memory is usually less than the access time of the memory. This assures that memory access time will not be lengthened by the use of the HD-6440 latched decoder driver. The latch is useful for memory mapping or for systems which use a multiplexed bus. Outputs guaranteed valid at VCC 2.0V for Battery Backup Applications. #### Truth Table | | | | | | | | | | | | s | PUT | IN | | | | |----------|----|----|----|----|-----|-----|-----|----|-----|----|----|-----|-----|-----|----|----| | | | | rs | PU | UT | 0 | | 1 | ESS | DR | AD | | BLE | NAE | E | | | FUNCTION | Y7 | Ye | Y5 | Y4 | ٧3 | ٧2 | ٧1 | Yo | Αo | A1 | A2 | L2 | T1 | G3 | G2 | G1 | | 1 | н | н | н | н | н | н | Н | н | х | X | X | x | х | L | Х | X | | DISABLE | н | н | н | н | н | н | н | н | X | × | × | х | × | X | н | X | | J | н | н | н | н | Н | н | н | н | x | х | х | х | x | X | х | н | | 1 | н | н | н | н | н | н | н | L | L | L | L | н | L | н | L | L | | 1 | н | н | н | н | н | н | L | н | н | L | L | н | L | H | L | L | | 1 | н | н | н | н | н | L | н | н | L | н | L | н | L | н | L | L | | DECODE | н | н | н | н | L | н | н | н | н | н | L | н | L | н | L | L | | Loscope | н | н | н | L | н | н | н | н | L | L | н | н | L | н | L | L | | | н | н | L | н | н | н | н | н | н | L | н | н | L | н | L | ٤ | | 1 | н | L | н | н | н | н | н | н | L | н | н | н | L | н | L, | L | | | L | н | н | н | н | н | н | н | н | н | н | н | L | н | L | Ļ | | 1 | ٧, | ٧6 | Y5 | Y4 | Y 3 | Y 2 | Y 1 | YO | x | x | × | L | × | н | L | L | | LATCHED | ٧7 | Yβ | Y5 | Y4 | Y 3 | Y 2 | ٧1 | YO | х | x | х | х | н | н | L | L | L = Low, H = High, X = Don't Care Yn = Data is latched to the value of the last input Specifications HD-6440 +8.0V GND -0.3V to VCC +0.3 -65°C to +150°C -40°C to +85°C -55°C to +125°C +4 to +7V #### **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 5.0V $\pm$ 10%; $T_A$ = Industrial or Military D.C. | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |--------|----------------------------|-----------|---------|-------|-------------------------------| | VIH | Logical "1" Input Voltage | 70% VCC | | V | | | VIL | Logical "0" Input Voltage | | 20% VCC | V | | | HL | Input Leakage | -1.0 | 1.0 | μΑ | 0V ≤ VIN ≤ VCC | | Voн | Logical "1" Output Voltage | VCC - 0.4 | | V | IOH = -2.0mA | | VOL | Logical "0" Output Voltage | | 0.4 | V | IOL = 2.4mA | | Icc | Supply Current | ŀ | 10 | μΑ | VCC = 5.5V | | CIN | Input Capacitance* | | 5 | pF | VIN = 0V; TA = 25°C; f = 1MHz | | СО | Output Capacitance* | | 15 | pF | VIN = 0V; TA = 25°C; f = 1MHz | \*Guaranteed and sampled, but not 100% tested. A.C. | CL = 200pF | = 200pF | | 5.0V ①<br>°C | VCC = 5.0<br>TA = Indu | | | |------------|-------------------|-----|--------------|------------------------|-----|-------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | UNITS | | tSET | Input Setup Time | 20 | | 20 | | ns | | tHOLD | Input Hold Time | 20 | | 20 | | ns | | tPD | Propagation Delay | | 65 | | 100 | ns | | tEN | Enable Time | | 50 | | 90 | ns | | tDIS | Disable Time | | 50 | | 90 | ns | | tpW | Pulse Width | 30 | | 30 | | ns | | tR | Output Rise Time | | 60 | | 90 | ns | | t⊭ | Output Fall Time | | 60 | | 80 | ns | NOTE: PERIPHER All devices guaranteed at worse case limits. Room temperature, 5V data provided for information not guaranteed. #### Switching Waveforms #### **DECOUPLING CAPACITORS** The Transient current required to charge the load capacitance is given by $I_T = C \frac{dv}{dt}$ . Assuming that all outputs may change state at the same time and that $\frac{dv}{dt}$ is constant; $I_T = \left(\Sigma C_L\right) \left(\frac{V_{CC} \times 80\%}{t_{R} \text{ or } t_{F}}\right)$ eg. $\left[t_{R} = 60\text{ns}, V_{CC} = 5.0V, \text{ each } C_L = 200\text{pF}, I_T = (2) (200 \times 10^{-12}) \frac{5.0 \times 0.8}{60 \times 10^{-9}} = 26.7\text{mA}.\right]$ This current spike may cause a large negative voltage spike on $V_{CC}$ , which if it becomes a diode drop less than any input, may cause the device to latch up. It is recommended that a $0.1\mu F$ ceramic disk decoupling capacitor be placed between $V_{CC}$ and GND at each device to filter out this noise. The above example will illustrate the calculation of a more useful propagation delay. The system on this example uses a 5 volt supply with a tolerance of $\pm$ 10%, an ambient temperature of as high as 125°C, and a calculated load capacitance of 150°pF. This application requires the HD-6440-2. The table of A.C. specs shows the tpD at 4.5V and 125°C is 100nsec. Use the graph in Figure 1 to get the degradation multiple for 150°pF. The number shown is 0.97. The adjusted propagation delay, to the 10% or 90% point, is therefore 100 x 0.97 or 97nsec. To obtain the rise and fall times check the A.C. specs for the rise and fall times at 4.5V and 125°C to obtain a worst case rise time of 90nsec. Use Figure 2 to find it's degradation multiple to be 0.85. The adjusted rise time is, therefore, $90 \times 0.85$ or 76.5nsec. To obtain the standard 50% to 50% propagation delay, add the adjusted propagation delay to half of the adjusted rise time to get a propagation delay of 135nsec. The rise time was used here because it is always the worst case. #### **Battery Backup Applications** The HD-6440 is especially well suited for use in battery backup systems in conjunction with low power CMOS RAM arrays. When designing a RAM array in conjunction with the HD-6440, the following criteria should be met: - 1. As RAM VCC drops, the inputs logical one voltages should follow so as not to exceed VCC +0.3V and logical zero voltages do not go below GND -0.3V. - 2. $\overline{\text{G}}_{1}$ or $\overline{\text{G}}_{2}$ must be held high at CMOS VCC, or $\text{G}_{3}$ held low. $\overline{L}_1$ , $\overline{L}_2$ and address inputs should be held at either GND or CMOS VCC. - 3. $Y_0$ $Y_7$ will maintain a VOH of VCC -0.3 or greater at IOH of 100 µA provided the HD-6440 VCC is ≥2.0V. - 4. When exiting from the battery backup mode, VCC should ramp without ring on discontinuities. - 5. The HD-6440 can begin operation when VCC reaches the minimum operating voltage. - 6. The HD-6440 should be disabled one tDIS before VCC reaches the minimum operating voltage. #### **TIMING DIAGRAM** # HD-6495 # CMOS HEX #### Features - SINGLE POWER SUPPLY - HIGH NOISE IMMUNITY - INDUSTRIAL AND MILITARY GRADES - DRIVE CAPACITY - SOURCE CURRENT - SINK CURRENT - PROPAGATION DELAY 300pF 4mA 6mA 45nsec MAX. #### Description The HD-6495 is a self aligned silicon gate CMOS Three-State buffer driver. The circuit consists of 6 non-inverting buffers with separate inputs and outputs which permit this driver to be used for bi-directional or uni-directional busing. A high on either Three-State control line $\overline{E}_1$ or $\overline{E}_2$ will force the drivers to the high impedance mode. Outputs guaranteed valid at VCC 2.0V for Battery Backup Applications. # TOP VIEW E1 1 16 Vcc 1A 2 15 E2 1Y 3 14 6A 2A 4 13 6Y 2Y 5 12 5A Pinout #### Truth Table GND 8 | ROL<br>JTS | INPUT | ОИТРИТ | |------------|---------------------------------|--------------------------------| | ₹2 | A | Y | | L | L | L | | L | н | н | | н | × | HI-Z | | L | × | HI-Z | | н | × | HI-Z | | | JTS<br>E <sub>2</sub><br>L<br>L | ITS INPUT E2 A L L H H X L X | X = DON'T CARE HI-Z = HIGH IMPEDANCE ## Functional Diagram CAUTION: These devices are sensitive to electrostatic discharge. Users should follow IC Handling Procedures specified on pg. 1-6. # Specifications HD-6495 #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage Input or Output Voltage Applied Storage Temperature Range Operating Temperature Range Industrial HD-6495-9 Military HD-6495-2/8 Operating Voltage Range +8.0V GND -0.3V to VCC +0.3V -65°C to +150°C -40°C to +85°C -55°C to +125°C +4 to +7V ### **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 5.0V $\pm$ 10%; $T_A$ = Industrial or Military | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |-----------------|----------------------------|----------------------|---------|-------|----------------------------------------------------------| | VIH | Logical "1" Input Voltage | 70% V <sub>CC</sub> | | V | | | VIL. | Logical "0" Input Voltage | 1 | 20% VCC | v | | | liL. | Input Leakage | -1.0 | 1.0 | μΑ | o∨≤∨ın≤∨cc | | V <sub>OH</sub> | Logical "1" Output Voltage | V <sub>CC</sub> -0.4 | | v | I <sub>OH</sub> = -4.0mA, | | | i | | | | E <sub>1</sub> = E <sub>2</sub> = Low | | VOL | Logical "0" Output Voltage | | 0.4 | V | IOL = 6.0mA | | | | } | | | E <sub>1</sub> = E <sub>2</sub> = Low | | 10 | Output Leakage | -1.0 | 1.0 | μΑ | ov≤vo≤vcc, | | 1 | | | | | E <sub>1</sub> = E <sub>2</sub> = High | | Icc | Supply Current | | 10 | μΑ | VIN = VCC or GND, | | | | | 1 _ | _ | V <sub>CC</sub> = 5.5V | | CIN | Input Capacitance* | | 5 | pF | V <sub>IN</sub> = 0V; T <sub>A</sub> = 25°C;<br>f = 1MHz | | | | | 4.5 | | | | co | Output Capacitance* | | 15 | PF | $V_{1N} = 0V; T_A = 25^{\circ}C;$<br>f = 1MHz | | | ì | i | | 1 | T = IIVIMZ | \* Guaranteed and sampled, but not 100% tested. CL = 300pF | | | | - 5.0V ①<br>.ºC | li . | .0V <u>+</u> 10%<br>lus. or Mil. | | |--------------------------------|------------------------------------------------------------------------------------------|-----|------------------------------------|------|----------------------------------|----------------------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | UNITS | | tPD<br>tEN<br>tDIS<br>tR<br>tF | Propagation Delay<br>Enable Time<br>Disable Time<br>Output Rise Time<br>Output Fall Time | | 35<br>90<br>90<br>85<br><b>6</b> 5 | | 45<br>100<br>100<br>95<br>75 | ns<br>ns<br>ns<br>ns | A.C. D.C. NOTE ① All devices guaranteed at worst case limits. Room temperature, 5V data provided for information-not guaranteed. #### Switching Waveforms OUTPUT TEST CIRCUIT FOR PROPAGATION DELAYS OUTPUT TEST CIRCUIT FOR THREE-STATE DELAYS #### **DECOUPLING CAPACITORS** The transient current required to charge the load capacitance is given by $I_T = C \frac{dv}{dt}$ . Assuming that all outputs may change state at the same time and that $$\frac{dv}{dt}$$ is constant; $I_T = \left( \Sigma \, C_L \right) \left( \frac{V_{CC} \times 80\%}{t_{R} \text{ or } t_F} \right) \text{ eg. } \left[ t_{R} = 85 \text{ns, } V_{CC} = 5.0 \text{V, each} \right]$ $$C_L = 300 \text{pF, } I_T = (6) \left( 300 \times 10^{-12} \right) \frac{5.0 \times 0.8}{85 \times 10^{-9}} = 84.7 \text{mA.}$$ This current spike may cause a large negative voltage spike on VCC, which if it becomes a diode drop less than any input, may cause the device to latch up. It is recommended that a 0.1 $\mu$ F ceramic disk decoupling capacitor be placed between VCC and GND at each device to filter out this noise. #### PROPAGATION DELAYS The above example will illustrate the calculation of a more useful propagation delay. The system on this example uses a 5 volt supply with a tolerance of $\pm$ 10%, an ambient temperature of as high as 125°C, and a calculated load capacitance of 150°pF. This application requires the HD-6495-2. The table of A.C. specs shows the tpD at 4.5V and 125°C is 45°nsec. Use the graph in Figure 1 to get the degradation multiple for 150°pF. The number shown is 0.84. The adjusted propagation delay, to the 10% or 90% point, is therefore 45 x 0.84 or 38nsec. To obtain the rise and fall times check the A.C. specs for the rise and fall times at 4.5V and 125°C to obtain a worst case rise time of 95nsec. Use Figure 2 to find it's degradation multiple to be 0.65. The adjusted rise time is, therefore, 95 x 0.65 or 62nsec. To obtain the standard 50% to 50% propagation delay, add the adjusted propagation delay to half of the adjusted rise time to get a propagation delay of 69nsec. The rise time was used here because it is always the worst case. REFERENCE PAGE 3-77 FOR COMPLETE SPECIFICATIONS Advance Information 82C82 ## CMOS OCTAL LATCHING **BUS DRIVER** ## Features - FULL EIGHT BIT PARALLEL LATCHING BUFFER - **BIPOLAR 8282 COMPATIBLE** - THREE STATE NON-INVERTING OUTPUTS - PROPAGATION DELAY 35nsec MAX. - A.C. CHARACTERISTICS GUARANTEED FOR: - ► FULL TEMPERATURE RANGE - ▶ 10% POWER SUPPLY TOLERANCE - ► CL = 300pF - SINGLE 5V POWER SUPPLY - POWER SUPPLY CURRENT 10µA MAX, STANDBY - OUTPUTS GUARANTEED VALID AT VCC = 2.0 VOLTS - COMMERCIAL, INDUSTRIAL AND MILITARY TEMPERATURE RANGES - 20 PIN PACKAGE ON 0.3" CENTERS #### Description The Harris 82C82 is an octal latching buffer manufactured using a selfaligned silicon gate CMOS process. This circuit provides an eight bit parallel latch/buffer in a 20 pin package. The active high strobe (STB) input allows transparent transfer of data and latches data on the negative transition of this signal. The active low output enable $(\overline{\text{OE}})$ permits simple interface to state-of-the-art microprocessor systems. #### Pinout # Functional Diagram #### PIN NAMES DIO - DI7 Data Input Pins DO<sub>0</sub> - DO<sub>7</sub> Data Output Pins Active High Strobe Input Active Low Output Enable #### Truth Table | | STB | ŌĒ | DI | DO | |---|-----|----|----|------| | | Х | Н | х | Hi-Z | | ĺ | н | L | L | L | | | н | L | н | н | | | + | L | Х | • | H = Logic One Hi-Z = High Impedance L = Logic Zero X = Don't Care ♦ = Negative Transition\* = Latched to value of last data CAUTION: Electronic devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed. # 82C83 CMOS OCTAL LATCHING INVERTING BUS DRIVER # Preview #### Features - FULL EIGHT BIT PARALLEL LATCHING INVERTING BUFFER - BIPOLAR 8283 COMPATIBLE - THREE STATE NON-INVERTING OUTPUTS - PROPAGATION DELAY 35nsec MAX. - A.C. CHARACTERISTICS GUARANTEED FOR: - ► FULL TEMPERATURE RANGE - ► 10% POWER SUPPLY TOLERANCE - ► C<sub>L</sub> = 300pF - SINGLE 5V POWER SUPPLY - POWER SUPPLY CURRENT 10 µA MAX. STANDBY - OUTPUTS GUARANTEED VALID AT VCC = 2.0 VOLTS - COMMERCIAL, INDUSTRIAL AND MILITARY TEMPERATURE RANGES - 20 PIN PACKAGE ON 0.3" CENTERS #### Description The Harris 82C83 is an octal latching buffer manufactured using a self-aligned silicon gate CMOS process. This circuit provides an eight bit parallel latch/buffer in a 20 pin package. The active high strobe (STB) input allows transparent transfer of data and latches data on the negative transition of this signal. The active low output enable ( $\overline{OE}$ ) permits simple interface to state-of-the-art microprocessor systems. The 82C83 provides inverted data at the outputs. #### Pinout | PIN NAMES | | | | | | |-----------------------------------|---------------------------|--|--|--|--| | DI0 - DI7 | Data Input Pins | | | | | | 00 <sub>0</sub> - 00 <sub>7</sub> | Inverted Data Output Pins | | | | | | STB | Active High Strobe Input | | | | | | ŌĒ | Active Low Output Enable | | | | | # 82C86 # **CMOS OCTAL BUS TRANSCIEVER** # Preview #### Features - FULL EIGHT BIT BIDIRECTIONAL BUS INTERFACE INDUSTRY STANDARD 8286 COMPATIBLE PINOUT THREE STATE NON-INVERTING OUTPUTS PROPAGATION DELAY A.C. CHARACTERISTICS GUARANTEED AT RATED CL 10 $\mu$ A MAX Standby 35 NSEC • A.C. CHARACTERISTICS GOARANTEED AT RATED C • A SIDE - C\_L = 100pF • B SIDE - C\_L = 300pF • SINGLE 5V POWER SUPPLY • POWER SUPPLY CURRENT • 20 PIN PLASTIC OR CERAMIC PACKAGE • COMMERCIAL, INDUSTRIAL AND MILITARY TEMPERATURE RANGES AVAILABLE #### **Description** The Harris 82C86 is an octal bus transceiver manufactured using a self-aligned silicon gate CMOS process (Scaled SAJI IV). This circuit provides a full eight bit bidirectional bus interface in a 20 pin package. The Transmit (T) control determines the data direction. The active low output enable $(\overline{OE})$ allows simple intermines. face to the 80C86 and other microprocessors. The outputs of the 82C86 are noninverting. #### PIN NAMES LOCAL BUS DATA I/O PINS A<sub>0</sub>-A<sub>7</sub> B<sub>0</sub>-B<sub>7</sub> SYSTEM BUS DATA I/O PINS TRANSMIT CONTROL INPUT T ACTIVE LOW OUTPUT ENABLE 0E CAUTION: Electronic devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed # 82C87 CMOS OCTAL INVERTING **BUS TRANSCEIVER** # Preview #### Features - FULL EIGHT BIT BIDIRECTIONAL BUS INTERFACE INDUSTRY STANDARD 8287 COMPATIBLE PINOUT THREE STATE INVERTING OUTPUTS - THREE STATE INVERTING OUTPUTS PROPAGATION DELAY A.C. CHARACTERISTICS GUARANTEED AT RATED CL A SIDE CL = 300pF B SIDE CL = 300pF SINGLE 5V POWER SUPPLY POWER SUPPLY CURRENT 20 PIN PLASTIC OR EFFORM OF A - 20 PIN PLASTIC OR CERAMIC PACKAGE COMMERCIAL, INDUSTRIAL AND MILITARY TEMPERATURE RANGES AVAILABLE #### Description The Harris 82C87 is an octal bus transceiver manufactured using a self-aligned silicon gate CMOS process (Scaled SAJI IV). This circuit provides a full eight bit bidirectional bus interface in a 20 pin package. The Transmit (T) control determines the data direction. The active low output enable (OE) allows simple interface to state of the art microprocessors. Data at the outputs of the 82C87 are inverted. #### PIN NAMES | A <sub>0</sub> -A <sub>7</sub> | LOCAL BUS DATA I/O PINS | |-------------------------------------|--------------------------| | $\overline{B}_0$ - $\overline{B}_7$ | SYSTEM BUS DATA I/O PINS | | Т | TRANSMIT CONTROL INPUT | | 0E | ACTIVE LOW OUTPUT ENABLE | 35 NSEC 10 µA MAX Standby CAUTION: Electronic devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed.