## DISTRIBUTED LOGIC CORPORATION # MODEL DQ132 TAPE COUPLER INSTRUCTION MANUAL ## MODEL DQ132 MAGNETIC TAPE COUPLER INSTRUCTION MANUAL December 1985 DISTRIBUTED LOGIC CORPORATION 1555 S. Sinclair Street P.O. Box 6270 Anaheim, California 92806 Telephone: (714) 937-5700 Telex: 6836051 Copyright ©1985 by Distributed Logic Corporation Printed in the United States of America. ## TABLE OF CONTENTS | Section | I I | Page | |---------|------------------------------------------------------------------|--------------| | 1 | DESCRIPTION | . 1-1 | | - | INTRODUCTION | . 1-1 | | | COUPLER CHARACTERISTICS | . 1-1 | | | LSI-11 Q BUS INTERFACE | . 1-1 | | | FORMATTER INTERFACE | . 1-4 | | | COUPLER SPECIFICATIONS | . 1-4 | | 2 | INSTALLATION | . <b>2-1</b> | | 2 | INSPECTION | . 2-1 | | | PRE-INSTALLATION CHECKS | . 2-1 | | | INSTALLATION | . 2-1 | | | CONFIGURING THE COUPLER | 2-4 | | | Controller Address Select Jumper | 2-4 | | | Interrupt Priority Level Select Jumpers | 2-4 | | | Software Selection of Tane Drive Density (800 BPI/1600 BPI) | | | | or Mode (Start-Ston/Streaming) | . 2-4 | | | Interrupt Vector, Extended Features, Drive Quality Select | . Z-5 | | | Interrupt Vector Address | . 2-5 | | | Number of Logical Units | . 2-5 | | | Extended Features | . <b>2-5</b> | | 3 | OPERATION | . 3-1 | | J | INTRODUCTION | . 3-1 | | | Tape Format | . 3-1 | | | Booting From Magnetic Tapes | . 3-1 | | | DIAGNOSTICS | . 3-1 | | 4 | PROGRAMMING | . 4-1 | | 7 | PROGRAMMING DEFINITIONS | 4-1 | | | PROGRAM SEQUENCES | 4-1 | | | REGISTERS AND PACKETS | . 4-3 | | | Bus Address Register (TSBA) | 4-4 | | | Data Buffer Register (TSDB) | . 4-4 | | | Status Register (TSSR) | . 4-4 | | | Extended Data Buffer Register (TSDBX)—TSV05 Only | . 4-6 | | | COMMANDS | 4-7 | | | Command Packet: Command Word Data Buffer Address, Byte Count | . 4-8 | | | Short Command Packet: Command Word and Count | 4-10 | | | WRITE CHARACTERISTICS COMMAND | 4-11 | | | MESSAGE PACKET | 4-13 | | | Message Packet Header Word | 4-13 | | | Message Packet Word Count | 4-13 | | | Residual Frame Count (RBPCR) Word | 4-14 | | | Word Three in the Message Packet | 4-14 | | | Extended Status 0 (XSTAT0) Word | 4-14 | | | Extended Status I (XSTATI) Word | 4-16 | | | Extended Status 1 (ASTAT1) Word Extended Status 2 (XSTAT2) Word | 4-10 | | | Extended Status 2 (ASTAT2) Word | \ | ## TABLE OF CONTENTS (Continued) | Section | Dans | |---------|----------------------------------------------------------| | Section | Page | | | Extended Status 3 (XSTAT3) Word | | | Extended Status 4 (XSTAT4) Word | | | BUFFER OWNERSHIP AND CONTROL 4-18 | | | BUFFER CONTROL ON ATTENTIONS (ATTN) | | | MISCELLANEOUS STATUS AND ERROR HANDLING 4-19 | | | MIDOBELANEOUS STATUS AND EMICON HANDLING4-15 | | 5 | TROUBLESHOOTING AND THEORY 5-1 | | | BASIC SYSTEM TROUBLESHOOTING | | | COUPLER SYMPTOMS | | | PHYSICAL LAYOUT | | | TERM LISTING | | | THEORY | | | Computer Interface 5-5 | | | Microprocessor | | | Peripheral Interface | | | Computer Interface | | | Address Decode Logic (Sheet 5) | | | Data/Address Register Receivers/Drivers (Sheets 2, 3, 4) | | | Bus Control Receivers/Drivers (Sheets 4, 5, 6, 7) 5-6 | | | Bus Status and Control Logic (Sheets 5, 6, 7, 8) | | | Bus Transfer Timing | | | Microprocessor Elements 5-10 | | | 256 x 8 RAM (Sheet 14) | | | 512 x 8-Bit ROM (Sheet 14) | | | Controller Test Logic (Sheet 9)5-12 | | | 2901B Microprocessor ALUs (Sheet 12) | | | Address Sequencer (Sheet 10) | | | Control Store (Sheet 11) | | | Microvector Address Register (Sheet 10) | | | Source, Desgination, and Pulse Decode Logic (Sheet 13) | | | Peripheral Interface | | | Tape Drive Configuration Switches (Sheet 14) 5-13 | | | Control, Command and Status Logic (Sheet 15) | | | FIFO Controller (Sheet 16) | | | FIFO Data Buffer (Sheet 17) | LOGICS ## **ILLUSTRATIONS** Tape System (Maximum Configuration) One Embedded Formatter Tape Drive with Three **Figure** 1-1 1-2 2-1 | 2-1 | Coupler Configuration | 2-3 | |-------------------|------------------------------------------------------------------|----------------------| | 2-2 | Typical Backplane Configuration | <u>4</u> -0 | | 4-1 | Typical Set Characteristics Command Sequence | 4-2 | | 4-2 | Pond/Write Command Sequence | 4-0 | | 4-3 | Magazara Dacket Summery of Registers | 4-41 | | 5-1 | Board Layout | 5-5 | | 5-2 | Simplified Block Diagram Tane Coupler | 0-0 | | 5-3 | Q Bus DATI Transfer (Coupler as Bus Slave) | છ-1<br>E O | | 5-4 | Q Bus DATO Transfer (Coupler as Bus Slave) | 0-0 | | 5-5 | Q Bus DATI Transfer (Coupler as Bus Master) | 5-0 | | 5-6 | O Pue DATO Transfer (Counter as Bus Master) | บ-ฮ | | 5-7 | Interrupt Vector Transfer | , , , <del>0-9</del> | | | | | | | TABLES | | | Table | | Page | | | Controller/Q Bus Interface Lines | 1-3 | | 1-1 | Coupler Connector J1 to Formatter Interface Lines | 1-5 | | 1-2 | Coupler Connector J2 to Formatter Interface Lines | 1-5 | | 1-3 | Coupler to Formatter Connector Correlation | 1-5 | | 1-4 | Controller Address Select | 2-4 | | 2-1 | Interrupt Priority Level Selection | 2-4 | | 2-2 | Maria Daire Dangity/Mode Select | 2-0 | | 2-3 | Total Martin # Tano Drives Extended Features (18/22-bit Address) | 2-0 | | 2-4 | TC11/TIIO/TCV05 Rootstran Routine | 0-2 | | $\frac{3-1}{3-2}$ | MOVAE Chart Poststron Positing | 0-1 | | 3-2<br>4-1 | Obstance Description Tormination Class Codes | 4-0 | | 4-1<br>4-2 | Ai-mod Commanda | 4-1 | | 4-2<br>4-3 | Command Code and Mode Field Definitions—Standard | 45-0 | | 4-3<br>4-4 | Command Code and Mode Field Definitions—Streaming | 4-9 | | 4-4<br>4-5 | Characteristics Command Packet | 4-11 | | 4-6 | Characteristics Mode Byte Bit Definitions | 4-12 | | 4-0<br>4-7 | Extended Characteristics Date Word Rit Definitions (TSV05 Only) | 4-12 | | 4-8 | Duffer Ournership Transfers | 4-18 | | 5-1 | Counter Symptoms | 0-2 | | 5-1<br>5-2 | Town Licting | 0-9 | | 5-3 | 956 y Q P A M Contents | 5-10 | | 5-4 | TCV05 Emulation Transport Context | 9-11 | | 5-5 | Control Inputs to 2001R ALU | 5-12 | | 5-6 | 2901B ALU Outputs | 5-12 | | | <del>-</del> | | Page # SECTION 1 DESCRIPTION #### INTRODUCTION This manual describes the installation, operation, programming, troubleshooting and theory of operation of Distributed Logic Corporation (DILOG) Model DQ132 Magnetic Tape Coupler. The coupler interfaces DEC\* LSI-11 based computer systems to Industry-Standard formatted magnetic tape drives. The complete coupler occupies one quad module in the backplane. The coupler emulates DEC TS11, TU80 and TSV05 tape subsystems. #### COUPLER CHARACTERISTICS A magnetic tape subsystem is comprised of a coupler, a formatter and up to four tape drives. The function of the coupler is to buffer data and status between the I/O bus and the formatter and to transfer commands from the I/O bus to the formatter. The formatter, which is embedded in the drive, establishes the data format, controls tape motion and performs error checking. The overall tape control function is a combination of the coupler functions, which are related to the LSI-11, and formatter functions, which are related to the tape drives. Figures 1-1 and 1-2 are simplified diagrams of magnetic tape systems. A microprocessor is the sequence and timing center of the coupler. The control information is stored as firmware instructions in Read Only Memory (ROM) on the coupler board. One section of the ROM contains a diagnostic program that tests the functional operation of the coupler. This self test is performed automatically each time power is applied or whenever a diagnostic command is issued. A green diagnostic indicator on the board lights if self test passes. If self test fails, the coupler has an automatic data feature that stops the computer from interacting with the tape formatter and thus prevents writing erroneous information into critical data base areas. #### LSI-11 Q BUS INTERFACE Commands, data and status transfers between the coupler and the computer are extended via the parallel I/O bus (Q Bus) of the computer directly to memory, via the DMA facility of the Q Bus. Coupler/Q Bus interface signals are listed in Table 1-1. <sup>\*</sup>DEC is a registered trademark of Digital Equipment Corporation. Figure 1-1. Tape System (Maximum Configuration) Four Embedded Formatter Tape Drives Figure 1-2. Tape System (Maximum Configuration) One Embedded Formatter Tape Drive with Three Slave Tape Drives Table 1-1. Coupler/Q Bus Interface Lines | Bus Pin | Mnemonic | Controller<br>Input/<br>Output | Description | |-----------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | AJ1, AM1, RT1, BJ1, BM1,<br>BT1, BC2, CJ1, CM1, CT1,<br>CC2, DJ1, DM1, DT1, DC2 | GND | 0 | Signal Ground and DC return. | | AN1 | BDMR L | 0 | Direct Memory Access (DMA) request from controller: active low. | | AP1 | BHALT L | N/A | Stops program execution. Refresh and DMA is enabled. Console operation is enabled. | | AR1 | BREF L | N/A | Memory Refresh. | | BA1 | врсок н | 1 | DC power OK. All DC voltages are normal. | | BB1 | врок н | N/A | Primary power OK. When low activates power fail trap sequence. | | BN1 | BSACK L | 0 | Select Acknowledge. Interlocked with BDMGO indicating controller is bus master in a DMA sequence. | | BR1 | BEVNT L | N/A | External Event Interrupt Request. | | BV1, AA2, BA2, CA2, DA2 | + 5 | ı | + 5 volt system power. | | AD2, BD2 | + 12 | N/A | + 12 volt system power. | | AE2 | BDOUT L | 1/0 | Data Out. Valid data from bus master is on the bus. Interlocked with BRPLY. | | AF2 | BRPLY L | 1/0 | Reply from slave to BDOUT or BDIN and during IAK. | | AH2 | BDIN L | 1/0 | Data Input. Input transfer to master (states master is ready for data). Interlocked with BRPLY. | | AJ2 | BSYNC L | 1/0 | Synchronize: becomes active when master places address on bus; stays active during transfer. | | AK2 | BWTBT L | 1/0 | Write Byte: indicates output sequence to follow (DATO or DATOB) or marks byte address time during a DATOB. | | AL2 | BIRQ L | 0 | Interrupt Request. | | AM2<br>AN2<br>GM2<br>CN2 | BIAK1I L<br>BIAK1O L<br>BIAK2I L<br>BIAK2O L | -0-0 | Serial Interrupt Acknowledge input and output lines routed from Q Bus, through devices, and back to processor to establish an interrupt priority chain. | | AT2 | BINIT L | l | Initialize. Clears devices on I/O bus. | | AU2, AV2, BE2, BF2, BH2,<br>BJ2, BK2, BL2, BM2, BN2,<br>BP2, BR2, BS2, BT2, BU2,<br>BV2 | BDAL0 L<br>through<br>BDAL15 L | 1/0 | Data/address lines, 0-15. | | AR2<br>AS2<br>CR2<br>CS2 | BDMG11 L<br>BDMG10 L<br>BDMG21 L<br>BDMG20 L | -0-0 | DMA Grant Input and Output. Serial DMA priority line from computer, through devices, and back to computer. | | AP2 | BBS7 L | 1 | Bank 7 Select. Asserted by bus master when address in upper 4K bank is placed on the bus. | | AC1, AD1, BC1, BD1, BE1,<br>BF1 | BDAL 16 L<br>-BDAL 21 L | 0 | Extended Address Bits 16-21. | #### FORMATTER INTERFACE The coupler interfaces with the formatted tape drives through two 50-pin flat cable connectors at the top of the coupler board. The maximum cable length between coupler and formatter is 25 feet. Coupler/formatter interface signals are listed in Tables 1-2 and 1-3. Table 1-4 lists the manufacturers and connector correlations. #### COUPLER SPECIFICATIONS #### Data Format - Industry standard non-return-to-zero (NRZ), Phase Encoded (PE), or GCR recording. - 9 tracks. - Recording densities: 800 characters per inch (NRZ) 1600 characters per inch (PE) 6250 characters per inch (GCR) #### Media Characteristics - Type: ½" wide mylar base, oxide coated, magnetic tape. - Reel Size: 7", $8\frac{1}{2}$ ", or $10\frac{1}{2}$ " diameter tape reels containing 600, 1,200 and 2,400 feet of tape, respectively. Data Capacity (megabytes): Assumes approximately 80% recording efficiency: | | | 800 CPI | 1600 CPI | 6250 CPI | |-----------|---|---------|----------|----------| | 600 Ft. | = | 5.75 | 11.5 | | | 1,200 Ft. | = | 11.5 | 23.0 | | | 2,400 Ft. | = | 22.0 | 44.0 | 172.0 | • Data Transfer Rate (Characters/Second): | | | 800 CPI | 1600 CPI | 6250 CPI | |-----------|---|---------|----------|----------| | 12.5 ips | = | 10,000 | 20,000 | | | 25.0 ips | = | 20,000 | 40,000 | | | 37.5 ips | = | 30,000 | 60,000 | | | 45.0 ips | = | 36,000 | 72,000 | 280,000 | | 75.0 ips | = | 60,000 | 120,000 | 470,000 | | 125.0 ips | = | 100,000 | 200,000 | 780,000 | #### Emulation: • TS11, TU80, TSV05 ### Register Address: - Data/Address Buffer (TSDB/TSBA) 772 520\* - Status (TSSR) 772 522\* - Extended Data Buffer (TSDBX) 772 523 - \*Addresses are for first unit; addresses for successive units are Modulo four higher than next-lower numbered unit. Alternate addresses are jumper-selectable. #### Computer I/O Interface: - Interrupt Vector Address 224 (first unit); switch-selectable for successive units. - Priority Level BR4 (jumper-selectable). - DMA data transfers. - Packet Processing type programming. - One std. bus load. ### Addressable Memory: • Switch-selectable: 18/22 bits (256KB/4.0MB) #### Coupler Formatter Interface: Coupler is compatible with tape formatters manufactured by CDC, Cipher, Digi-Data, Kennedy, Pertec, Ampex, S.E. Labs, Datum, and others. #### Packaging • The coupler is completely contained on one quad module 10.44 inches (26.51 cm) by 8.88 inches (22.55 cm). #### Documentation: One instruction manual is supplied with the coupler. #### Power: • +5, ±0.25 VDC at 4.0 amps, from computer backplane. #### **Environment:** Operating temperature 50 °F (10 °C) to 140 °F (60 °C). Operating humidity 10% to 95% non-condensing. NOTE: The quality of recording and reading information on magnetic tape is affected by temperature and humidity. The environment where the tape is used should be maintained within the following limits: Temperature: 60 °F (15 °C) to 85 °F (32 °C) Humidity: 20% to 80% non-condensing #### Shipping Weight: • Five pounds including documentation. Table 1-2. Coupler Connector J1 to Formatter Interface Lines | J1<br>Signal | J1<br>Return | Mnemonic | Description | |--------------|--------------|------------------|---------------------| | 2 | 1 | FFBY | Formatter Busy | | 2<br>4 | 3 | FLWD | Last Word | | 6 | 3<br>5<br>7 | FWD4 | Write Data 4 | | 8 | 7 | FGO | Initiate Command | | 10 | 9 | FWD0 | Write Data 0 | | 12 | 11 | FWD1 | Write Data 1 | | 14 | 13 | | Not Used | | 16 | 15 | FLOL | Load on Line | | 18 | 17 | FREV | Reverse/Forward | | 20 | 19 | FREW | Rewind | | 22 | 21 | FWDP | Write Data Parity | | 24 | 23 | FWD7 | Write Data 7 | | 26 | 25 | FWD3 | Write Data 3 | | 28 | 27 | FWD6 | Write Data 6 | | 30 | 29 | FWD2 | Write Data 2 | | 32 | 31 | FWD5 | Write Data 5 | | 34 | 33 | FWRT | Write/Read | | 36 | 35 | FRTH2<br>(FLGAP) | Read Threshold 2 | | 38 | 37 | FEDIT | Edit | | 40 | 39 | FERASE | Erase | | 42 | 41 | FWFM | Write File Mark | | 44 | 43 | FRTH1<br>(SPARE) | Read Threshold 1 | | 46 | 45 | FTAD0 | Transport Address 0 | | 48 | 47 | FRD2 | Read Data 2 | | 50 | 49 | FRD3 | Read Data 3 | Table 1-3. Coupler Connector J2 to Formatter Interface Lines | J2<br>Signal | J2<br>Return | Mnemonic | Description | |--------------|--------------|----------|----------------------| | 1 1 | | FRDP | Read Data Parity | | 2 | | FRD0 | Read Data 0 | | 3 | | FRD1 | Read Data 1 | | 2<br>3<br>4 | | FLDP | Load Point | | 6 | 5 | FRD4 | Read Data 4 | | 8 | 5<br>7 | FRD7 | Read Data 7 | | 10 | 9 | FRD6 | Read Data 5 | | 12 | 11 | FHER | Hard Error | | 14 | 13 | FFMK | File Mark | | 16 | 15 | FCCG/ID | CCG/IDENT | | 18 | 17 | FFEN | Formatter Enable | | 20 | 19 | FRD5 | Read Data 5 | | 22 | 21 | FEOT | End of Tape | | 24 | 23 | FOFL | Off Line | | 26 | 25 | FNRZ | NRZI | | 28 | 27 | FRDY | Ready | | 30 | 29 | FRWD | Rewinding | | 32 | Į. | FFPT | File Protect | | 34 | 33 | FRSTR | Read Strobe | | 36 | 35 | FDWDS | Demand Write Data | | 1 | Ì | | Strobe | | 38 | 37 | FDBY | Data Busy | | 40 | 39 | | Not Used | | 42 | 41 | FCER | Corrected Error | | 44 | 43 | FONL | On-Line | | 46 | 45 | FTAD1 | Transport Address 1 | | 48 | 47 | FFAD | Formatter Address | | 50 | 49 | FDEN | Speed/Density Select | Table 1-4. Coupler to Formatter Connector Correlation | Coupler Connector J1 to: | | | | | |-----------------------------------------|----------------------|------|--|--| | Manufacturer Model Connecto | | | | | | CDC | Keystone 9218X | J4 | | | | Cipher | F880<br>F100X, F900X | P1 | | | | | (Adapter required) | P4 | | | | Digi-Data | Formatted | )C | | | | IDT | 1012 | J1 | | | | | 1050 | J124 | | | | Kennedy | 6809 Streamer | J1 | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Formatted | J5 | | | | Pertec | Formatted (Embedded) | P4 | | | | | External Formatter | | | | | | (Adapter required) | P4 | | | | Manufacturer Model Connector | | | | | |------------------------------|-----------------------------------------|------|--|--| | CDC | Keystone 9218X | J5 | | | | Cipher | F880<br>F100X, F900X | P2 | | | | | (Adapter required) | P5 | | | | Digi-Data | Formatted | JD | | | | IDŤ | 1012 | J2 | | | | | 1050 | J125 | | | | Kennedy | 6809 Streamer | J2 | | | | , | Formatted | J1 | | | | Pertec | Formatted (Embedded) External Formatter | P5 | | | | | (Adapter required) | P5 | | | ## SECTION 2 INSTALLATION #### INSPECTION The padded shipping carton that contains the coupler board also contains an instruction manual and cables to the mag tape drives (if this option is exercised). The coupler is completely contained on the quad-size printed circuit board. The drive (or drives), if supplied, is contained in a separate shipping carton. Inspect the coupler and cable(s) for damage. #### **CAUTION** If damage to any of the components is noted, do not install. Immediately inform the carrier and DILOG. Installation instructions for the tape drive are contained in the tape drive manual. Before installing any components of the mag tape system, read Sections 1, 2 and 3 of this manual. Figure 2-1 illustrates the configuration of the coupler. ## PRE-INSTALLATION CHECKS There are various LSI-11 configurations for LSI-11 based systems. Certain configurations require minor modifications before operating the mag tape system. These modifications are as follows: - A. If the system contains a REV11-C module, it must be placed closer to the processor module (higher priority) than the coupler if the DMA refresh logic on the REV11-C is enabled. - B. If the 4K memory on the DK11-F is not used and the memory in the system does not require external refresh, the DMA refresh logic on the REV11-C should be disabled by removing jumper W2 on the REV11-C module. - C. If the system contains a REV11-A module, the refresh DMA logic must be disabled since the module must be placed at the end of the bus (REV11-A contains bus terminator). - D. If the REV11-C module is installed, cut the etch to pin 12 on circuit D30 (top of board) - and add a jumper between pin 12 and pin 13 of D30. - E. If the system requires more than one backplane, place the REV-11 terminator in the last available location in the last backplane. #### INSTALLATION To install the coupler module, proceed as follows: #### CAUTION Remove DC power from mounting assembly before inserting or removing the coupler module. Damage to the backplane assembly may occur if the coupler module is plugged in backwards. 1. Select the backplane location into which the coupler is to be inserted. There are several backplane assemblies available from DEC and other manufacturers. Figure 2-2 shows typical backplane configurations. Note that the processor module is always installed in the first location of the backplane or in the first location in the first backplane of multiple backplane systems. It is important that all option slots between the processor and the coupler be filled to ensure that the daisy chained interrupt (BIAK) and DMA (BDMG) signal be complete to the coupler slots. If there must be empty slots between the coupler and any option board, the following backplane jumpers must be installed: | FROM | то | SIGNAL | |------------------------------------------------|--------------------------------------|----------------------| | C0 × NS<br>C0 × S2<br>Last Full<br>Option Slot | C0 × M2<br>C0 × R2<br>↑ Coupler Slot | BIAK1/L0<br>BDMG1/L0 | 2. Insert the coupler into the selected backplane position. Be sure the coupler is installed with the components facing row one, the processor. Figure 2-1. Coupler Configuration #### DDV11-B BACKPLANE MODULE INSERTION SIDE OPTION OPTION 13 16 #### NOTE MEMORY CAN BE INSTALLED IN ANY SLOT; IT IS NOT PRIORITY DEPENDENT AND DOES NOT NEED TO BE ADJACENT TO THE PROCESSOR. CONTROLLERS ARE ALSO COMPATIBLE WITH H9273A MODULES. Figure 2-2. Typical Backplane Configuration The coupler module is equipped with handles on the side opposite the slot connectors. Gently position the module slot connectors into the backplane then press until the module connectors are firmly seated into the backplane. Both handles must be pressed simultaneously. When removing the module, apply equal pulling pressure to both handles. OPTION **OPTION** POWER TERMINAL BLOCK **PREFERRED** **COUPLER LOCATION** 14 15 3. Feed the module connector end of the tape drive cable(s) into the coupler module connector(s). Install the cable connector(s) into the module connector(s). Verify that the connector(s) are firmly seated. 4. Connect the drive end of the I/O cables to the drive I/O connectors. **USER DEFINED** SLOTS - 5. Refer to the mag tape manual for operating instructions and apply power to the drive and computer. - 6. Observe that the green diagnostic LED on the controller board is lit. - 7. The system is now ready to operate. Refer to Section 3 for operating instructions. 8 9 #### CONFIGURING THE COUPLER The coupler board contains five groups of jumper locations and a 10-switch switch pac that permit the user to configure a magnetic tape subsystem to meet specific requirements. Those configuration parameters that change infrequently are modified by jumpers; more frequently modified parameters are selected by switches. The coupler is shipped with jumpers installed and switches set to the "default" configuration, the configuration which is most commonly required. Figure 2-1 illustrates the locations of the jumpers and switch pac. Since the jumper positions are infrequently changed, the default configuration jumpers are etched on the PC board. Thus, to change jumpers, the board etch must be cut and jumpers added. The purpose of each jumper group and of the 10 switches is as follows: #### Controller Address Select Jumper Jumper positions JP1, JP2, permit the register addresses of the controller to be changed. This feature is useful if the computer system already has one TS11 compatible tape system installed. Table 2-1 illustrates the jumper-position possibilities and resultant register addresses. Default settings are TSDB/TSDA=772 520 and TSSR=772 522 for logical unit zero. #### **Interrupt Priority Level Select Jumpers** Jumper positions JP3, JP4, JP5 permit the interrupt priority level to be changed. Table 2-2 illustrates the jumper-position possibilities and resultant priority levels selected. Default setting is BR4. ## Software Selection of Tape Drive Density (800 BPI/ 1600 BPI) Or Mode (Start-Stop/Streaming) Software selection of density (800/1600 BPI) or mode (Start-Stop/Streaming) can be done via: 1) bit 4 (fifth bit) in the header word of the command packet (not currently supported by DEC software). 2) bit 5 (sixth bit) in the fifth word of a set characteristics data packet (TVS05 only). (Refer to Section 4.) Density selection can also be simulated through jumpers JP6, JP7, JP8, and JP9 by 1) restricting the number of physical tape drives connected on a coupler, 2) software selecting logical tape drive numbers no longer associated with physical tape drives, and 3) placing jumpers so that selecting logical tape drive numbers causes density or mode switching in the physical tape drive(s) attached to a coupler. Table 2-3 shows typical density and mode selection possibilities. Table 2-1. Controller Address Select | Register Ad | Register Addresses | | | Jumpers<br>Installed | | Jumper | | |-------------|--------------------|--------|------|----------------------|---------------|--------|--| | TSDB/TSBA | TSSR | Unit # | JP2 | JP1 | Configuration | | | | 772520 | 772522 | 0 | Yes | Yes | JP1 | JP2 | | | 772524 | 772526 | 1 | (Def | ault) | 口 | ₽ | | | 772530 | 772532 | 2 | | | | | | | 772534 | 772536 | 3 | | | | | | | 772720 | 772722 | 0 | Yes | No | JP1 | JP2 | | | 772724 | 772726 | 1 | | | | $\Box$ | | | 772730 | 772732 | 2 | | | | | | | 772734 | 772736 | 3 | | | | | | | 777360 | 777362 | 0 | No | Yes | JP1 | JP2 | | | 777364 | 777366 | 1 | | | 口 | | | | 777370 | 777372 | 2 | | | | | | | 777374 | 777376 | 3 | | | | | | | 777420 | 777422 | 0 | No | No | JP1 | JP2 | | | 777424 | 777426 | 1 | | | | | | | 777430 | 777432 | 2 | | | | | | | 777434 | 777436 | 3 | | | | | | Instructions for changing addresses: Remove any existing jumpers (including the one etched on the front of the board for the default setting) and install jumper shown for desired address. Diagram refers to the component side of the board. Table 2-2. Interrupt Priority Level Selection | Jump | er Config | uration | Interrupt<br>Priority Level | |----------|-----------|---------|-----------------------------| | JP3 | JP4 | JP5 | Note: RSTS requires | | <b>早</b> | $\Box$ | P | level 4. | | | | | LEVEL 4 (Default) | | JP3 | JP4 | JP5 | | | | $\Box$ | $\Box$ | LEVEL 5 | | | | | | | JP3 | JP4 | JP5 | | | 口 | | 口 | LEVEL 6 | | | | | | | JP3 | JP4 | JP5 | | | <b>早</b> | | | LEVEL 7 | | <u></u> | | | | Instructions for changing interrupt priority level: Remove any existing jumpers (including those etched on the front of the board for the default setting) and install jumpers for the desired priority level as shown. Diagram refers to the component side of the board. Table 2-3. Tape Drive Density/Mode Select | | 1 | Mode S | Selected | | |----------------|-------------------|--------------------------------------|------------|----------------------| | Logical Unit # | Drive<br>Selected | Dual Density Drives Streaming Drives | | Jumper Configuration | | 0 | Drive 0 | 800 BPI | Start/Stop | JP7 JP8 | | 1 | Drive 1 | 800 BPI | Start/Stop | | | 2 | Drive 2 | 800 BPI | Start/Stop | ] | | 3 | Drive 3 | 800 BPI | Start/Stop | (DEFAULT) | | 0 | Drive 0 | 800 BPI | Start/Stop | C B A JP7 JP8 | | 1 | Drive 1 | 800 BPI | Start/Stop | ] ULH YY LH | | 2 | Drive 0 | 1600 BPI | Streaming | JP9* | | 3 | Drive 1 | 1600 BPI | Streaming | | | 0 | Drive 0 | 800 BPI | Start/Stop | C B A JP7 JP8 | | 1 | Drive 0 | 1600 BPI | Streaming | | | 2 | Drive 1 | 800 BPI | Start/Stop | J <sub>P6</sub> | | 3 | Drive 1 | 1600 BPI | Streaming | | <sup>\*</sup>JP9B and JP9C are for factory use only. Instructions for changing the transport Address and Density/Mode Selection: Remove any existing jumpers except JP9 A to B (including the ones etched on the back of the board for the default setting) and install jumpers as shown in the table above for the desired configuration. Diagram refers to the component side of the board. ## Interrupt Vector, Extended Features, Drive Quantity Select The switch pac in board location 18B contains 10 two-position switches. Switches S1 through S7 select the starting address of an interrupt vector table for logical units 1, 2 and 3. Switch S8 enables Extended Features (18/22-bit addressing). Switches S9 and S10 define the number of logical units connected to the coupler. Table 2-4 shows the purpose of each switch position. #### **Interrupt Vector Address** If only one logical unit is connected to the coupler, switches S1 through S7 need not be set to any specific value, as the interrupt vector address for logical unit zero is PROM set to address 224. If the coupler connects with more than one logical unit, then switches S1-S7 must be set to one of the floating interrupt vector addresses. The vector address of the second unit is reflected in the switches. If the third and fourth units are enabled, their vector addresses are displaced four and eight addresses respectively above the address of unit two. For example, if floating vector address 300<sub>8</sub> was assigned to unit two, the vector address of unit three would be 304<sub>8</sub> and unit four would be 310<sub>8</sub>. Standard switch settings are 300<sub>8</sub>. #### **Number of Logical Units** Switches S9 and S10 must be set to define the number of logical units connected to the coupler. Default values are S9 and S10 ON (one drive connected). #### **Extended Features** Switch S8 selects between 18- and 22-bit addressing. Only the TSV05 software handler supports 22-bit addressing on the Q Bus. The TS11/TU80 handler may require modifications to support 22-bit addressing on the Q Bus. Default value is SØON, selecting 18-bit main memory addressing. Table 2-4. Interrupt Vector, # Tape Drives, Extended Features (18/22-bit Address) ### LOCATION 18B (Standard switch settings are shown) | INTERRUPT VECTOR | | | | | | | | |-----------------------------------------------------------|----|-----|-----|----|----|----|----| | Switch # | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | Bit Position | 8 | 7 | 6 | 5 | 4 | 3 | 2 | | Standard* | ON | OFF | OFF | ON | ON | ON | ON | | (Octal) 3 0 0 | | | | | | 0 | | | *Standard switch settings show start of floating vectors. | | | | | | | | | Logical Unit # | Interrupt Vector | |----------------|-----------------------------------------| | 0 | (Factory set at 224)<br>PROM Selectable | | 1 | Switches (Floating) | | 2 | Switches + #4 (Floating) | | 3 | Switches + #8 (Floating) | | #Logical<br>Units | 1<br>(Std) | 2 | 3 | 4 | |-------------------|------------|-----|-----|-----| | Switch #9 | ON | ON | OFF | OFF | | Switch #10 | ON | OFF | ON | OFF | | Extended<br>Features | Disabled | Enabled | |----------------------|----------|---------| | Switch #8 | ON | OFF | | Address Range | 18 Bit | 22 Bit | # SECTION 3 OPERATION ## INTRODUCTION Prior to operating the system, the instruction manual sections describing the controls and indicators on the tape drive and procedures for mounting and removing tape reels should be read. To prevent loss of data or damage to the magnetic tape, the following precautions should be observed: - a. Always handle a tape reel by the hub hole. Squeezing the reel flanges can cause damage to the tape edges when winding or unwinding tape. - b. Never touch the portion of tape between the BOT and EOT markers. Oils from fingers attract dust and dirt. Do not allow the end of the tape to drag on the floor. - c. Never use a contaminated reel of tape. This spreads dirt to clean tape reels and can affect tape drive operation. - d. Always store tape reels inside their containers. Keep empty containers closed so dust and dirt cannot get inside. - Inspect tapes, reels, and containers for dust and dirt. Replace take-up reels that are old or damaged. - f. Do not smoke near the tape drive or tape storage area. Tobacco smoke and ash are especially damaging to tape. - g. Do not place the tape drive near a line printer or other device that produces paper dust. - h. Clean the tape path frequently. Note that tape drives permit off-line or on-line operation. The off-line mode is controlled by switches on the tape drive. The on-line mode is controlled by programmed commands from the computer via the coupler and formatter. When system operation is desired, be sure the tape drive ON-LINE indicator is lit. On-line operation is a function of program commands described in Section 4 of this manual. ### **Tape Format** For detailed information on tape format characteristics see formatter and tape drive manuals. ## **Booting From Magnetic Tapes** - 1. Place the tape transport "ON LINE" and position the tape at "Beginning of Tape." - 2. If the CPU is equipped with a TS11 hardware bootstrap, simply type "MS0" (CR). If no hardware bootstrap is installed, boot as shown in Table 3-1 or Table 3-2. Table 3-1 is an abbreviated bootstrap routine. #### DIAGNOSTICS On-line and off-line diagnostics and switch settings for the tape drive are described in the tape drive manual. The green diagnostic LED on the coupler board indicates the coupler passed self test when lit. The controller is fully compatible with ZTSHCO, TS11 data reliability, and all TU80 diagnostics, except that errors can occur due to: - 1. Running 800 bpi (NRZI). - 2. System Memory Size - 3. Tape Reel Size - 4. Diagnostic Bugs - 5. Subtle Differences in Drive Formatters Table 3-1. TSV05 Short Bootstrap Routine | Address | Data | Code | |---------|--------|-------------------| | 001000 | 012701 | MOV #TSSR, R1 | | 001002 | 172522 | · | | 001004 | 012704 | MOV #NUM + 20, R4 | | 001006 | 001046 | | | 001010 | 112737 | MOV B200, 172523 | | 001012 | 000200 | • | | 001014 | 172523 | ' | | 001016 | 105711 | TSTB (R1) | | 001020 | 100376 | BPL. – 2 | | 001022 | 005000 | CLR R0 | | 001024 | 005007 | CLR PC | | 001026 | 046523 | NUM = MS (ASCII) | Table 3-2. TS11 / TU80 / TSV05 Bootstrap Routine | Address | Data | | | | Code | |---------|----------------|--------|--------|--------------|-----------------------------------------| | | | TSBA | = | 172520 | TS11 ADDRESS REGISTER ADDRESS | | | | TSSR | = | 172522 | TS11 STATUS REGISTER ADDRESS | | 001000 | 012700 172520 | START: | MOV | #TSBA, R0 | GET ADDRESS OF TSBA INTO RO | | 001004 | 012701 172522 | | MOV | #TSSR, R1 | GET ADDRESS OF TSSR INTO R1 | | 001010 | 005011 | | CLR | (R1) | INIT AND REWIND TAPE | | 001012 | 105711 | | TSTB | (R1) | TEST IF 'SSR' IS SET | | 001014 | 100376 | | BPL | . – 2 | AND WAIT UNTIL IT IS | | 001016 | 012710 001064' | | MOV | #PKT1, (R0) | ISSUE SET-CHARACTERISTICS COMMAND | | 001022 | 105711 | | TSTB | (R1) | TEST IF 'SSR' IS SET | | 001024 | 100376 | | BPL | . – 2 | AND WAIT UNTIL IT IS | | 001024 | 012710 001104' | | MOV | #PKT2, (R0) | | | 001020 | 105711 | | TSTB | (R1) | ISSUE READ OF FIRST RECORD ('MM:' BOOT) | | 001034 | 100376 | | BPL | . – 2 | TEST IF 'SSR' IS SET | | 001034 | 012710 001104 | | | | AND WAIT UNTIL IT IS | | 001030 | 105711 | | MOV | #PKT2, (R0) | SKIP OF SECOND RECORD (HEADER FILE) | | 001042 | 100376 | | TSTB | (R1) | TEST IF 'SSR' IS SET | | | | | BPL | . – 2 | AND WAIT UNTIL IT IS | | 001046 | 005711 | | TST | (R1) | ANY ERRORS ? ? ? ? | | 001050 | 100421 | | ВМІ | HLT | HALT IN FRONT OF MESSAGE IF ERRORS | | 001052 | 012704 001102' | | MOV | | ADDRESS OF 'NUM' →R4 | | 001056 | 005000 | | CLR | R0 | 0 →R0 (UNIT #0) | | 001060 | 005007 | | CLR | PC | RESUME EXECUTION AT ZERO IF NO ERRORS | | 001062 | 046523 | NUM: | 046523 | | | | | | | SET-C | HARACTERISTI | CS PACKET | | 001064 | 140004 | PKT1: | 140004 | | | | 001066 | 001074' | | PK | | | | 001070 | .000000 | | 0 | | | | 001072 | 0,00010 | | 8. | | | | ٠, | | | | | | | 001074 | 001116' | PK: | MES | | | | 001076 | 000000 | | 0 | | | | 001100 | 000016 | | 14. | | | | 001102 | 000000 | | 0 | | | | | | | | READ-DATA PA | CKET | | | 440004 | | | | | | 001104 | 140001 | PKT2: | 140001 | | | | | 000000 | | 0 | | | | | 000000 | | 0 | | | | 001112 | 001000 | | 512. | | | | 001114 | 000000 | HLT: | HALT | | | | 001116 | | MES: | HALI | | | | | | | | | | ## SECTION 4 PROGRAMMING #### PROGRAMMING DEFINITIONS FUNCTION: The expected activity of the tape system (read, write, rewind). COMMAND: The instruction which initiates a function. INSTRUCTION: One or more orders executed in a prescribed sequence that cause a function to be performed. ADDRESS: The binary code placed on the A00L-A17L lines by the bus master to select a register in a slave device. Note that "register" can be either discrete elements (flip-flops) or memory elements (core, solid state RAM or ROM). When addressing devices other than computer internal memory, i.e., peripheral device registers, the upper 4K words address space is used. REGISTER: An associated group of memory elements that react to a single address and store information (status, control, data) for use by other assemblies of the total computer system. ### PROGRAM SEQUENCES Commands, data, and status are sent between the coupler and the processor (CPU) in groups of bytes called "packets." There are four types of packets: - 1. Command packet - 2. Data packet - 3. Characteristics packet - 4. Message packet (also called end packet). A summary is shown at the end of this section. The packets are established in main memory by the CPU. Typically there are two main memory packet (buffer) areas: Data buffers and control/ status buffers. Both areas can be controlled by either the CPU or the coupler. The buffer contents and sources are as follows: | Data Buffer | Packet Buffer | Size | Source | |----------------|-----------------|-------------|---------| | | command | 8 bytes | CPU | | data from tape | | 1 byte to | Coupler | | - | | 65 Kbytes | | | data to tape | | 1 byte to | CPU | | - | | 65 Kbytes | | | | characteristics | 6-10 bytes | CPU | | | message | 14-16 bytes | Coupler | This packet technique for communicating between the CPU and the coupler improves computer system efficiency by reducing the number of information transfers to and from the tape system under processor control; in addition to data transfers, status and command information is transferred via the DMA facility. The coupler has two program-accessible registers: the status register (TSSR) and the combination bus address/data buffer register (TSBA/TSDB). Additional status reflecting the state of the tape subsystem is stored in the message packet buffer located in main memory. A typical read or write command sequence is as follows: - 1. CPU reads status register (TSSR). - 2. CPU loads (writes) data buffer register (TSDB) with starting address of a set characteristics command packet. - 3. The controller accesses the command packet, which is typically "set characteristics." Note that the set characteristics command packet comprises 3 to 5 successive memory locations (6-10 bytes) that contain (see Figure 4-1): - A. Command header word - B. Least significant bits of characteristic packet address - C. Most significant bits of characteristic packet address - D. Byte count of characteristics packet The contents of the characteristics packet are now accessed. The principle purpose of executing this command is to get the starting address of the message buffer. Upon conclusion of a read or write operation, the message buffer is loaded with status by the coupler. 4. CPU loads Data Buffer Register (TSDB) with the starting address of the command packet. Figure 4-1. Typical Set Characteristics Command Sequence - 5. The coupler accesses the command packet. Read/write command packets comprise four successive memory locations (eight bytes) that contain (see Figure 4-2): - A. Command header word. - B. Least significant bits of starting location in memory, where data is to be read from (write command) or written to (read command). - C. Most significant byte of starting memory location. - D. Number of bytes to be transferred (byte count). - 6. The coupler as bus master now begins the transfer of data between main memory and the selected tape drive. - Reading or writing of data continues until either the proper byte count is reached or until the end of a record (reading) is detected. - 8. Status information is now loaded into: - A. Register TSSR in the coupler - B. The message packet as defined by the last set characteristics command. - 9. If instructed, the coupler generates an interrupt to signal the end of a command. Figure 4-2. Read/Write Command Sequence A "set characteristics" command packet was mentioned in step 3 of the read/write command sequence. The purpose of this command is to load the starting address of the message buffer into the coupler, and to load a characteristics word into the coupler. The characteristics word defines certain options that are available to the software. #### REGISTERS AND PACKETS The following material describes the coupler registers and illustrates and describes the contents of the packets. #### **BUS ADDRESS REGISTER (TSBA)** 772 520 (Transport 0) 772 530 (Transport 2) 772 524 (Transport 1) 772 534 (Transport 3) 21/17 00 The lower 18 bits of this 18/22-bit register are parallel loaded from the TSDB each time the TSDB is loaded as a slave by the CPU. TSDB bits 15-2 load into TSBA bits 15-2; TSDB bits 1 and 0 load into TSBA bits 17 and 16. Zeros are loaded into TSBA bits 1 and 0, specifying a Modulo-4 address. TSBA bits 17-16 are displayed in status register (TSSR) bits 9 and 8 respectively. TSBA is a read-only register that contains the address of the last word read from or written into memory. The 22-bit version of this register is only supported by the TSV05 handler, and is enabled by the EXTENDED FEATURES switch. TSBA bits 18-21 are loaded via a write to the TSDBX register and are not displayed (cannot be read). ## DATA BUFFER REGISTER (TSDB) 772 520 (Transport 0) 772 530 (Transport 2) 772 524 (Transport 1) 772 534 (Transport 3) 15 00 This 16-bit register is parallel loaded from the Q Bus. This register, when loaded, provides the coupler with the memory location of a command packet. When the controller is bus slave, the TSDB can be loaded by three different transfers from a bus master; two transfers are for maintenance purposes (DAT0B to high byte and DAT0B to low byte); the third transfer is for normal word transfers (DAT0). This register is write-only and is not cleared by subsystem initialize, or bus initialize. The coupler responds with BRPLY any time the TSDB is written. ## STATUS REGISTER (TSSR) 772 522 (Transport 0) 772 526 (Transport 1) 772 532 (Transport 2) 772 536 (Transport 3) 15 14 13 11 10 09 08 07 06 05 04 03 02 01 00 SC RMR NXM NBA A17 A16 SSR **OFL** TC2 TC1 TC0 NOT **USED TERMINATION CLASS** NOT USED OFF LINE SUBSYSTEM READY **BUS ADDRESS BITS 16, 17 NEED BUFFER ADDRESS** NONEXISTENT MEMORY REGISTER MODIFICATION REFUSED **NOT USED** SPECIAL CONDITION In addition to this register, the coupler provides additional information in the Message Packets that it loads into main memory at the termination of each command. | Bit | Name | Termination<br>Class (TC)<br>Octal Code | Definition | |-----|------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 | | | Not Used. | | 01 | TC0 | _ | Termination Class Bit 00: See TC2 (bit 03) below. | | 02 | TC1 | _ | Termination Class Bit 01: See TC2 (bit 03) below. | | 03 | TC2 | <del>-</del> | Termination Class Bit 02: This bit, along with the TC1 and TC0 bits, acts as an offset value when an error or exception condition occurs on a command. Each of the eight possible values of this field represents a particular class of error or exceptions. The code provided in this field is expected to be utilized as an offset into a dispatch table for handling the condition. These bits are useful or ly when special condition (SC) bit 15 is set. See Table 4-1. | | 06 | OFL | _ | Off-Line: When set, this bit indicates that the transport is off-line and unavailable for any tape motion commands. | | 07 | SSR | _ | Subsystem Ready: When set, this bit indicates that the subsystem is not bus and is ready to accept a new command pointer. | | 08 | A16 | | Bus Address Bit 16: See A17 below (bit 09). | | 09 | A17 | _ | Bus Address Bit 17: A17 and A16 (bits 08 and 09) display the values of bits 1 and 16 in the TSBA register. | | 10 | NBA | | Need Buffer Address: When set, this bit indicates that the transport needs message buffer address. This bit is cleared after successful completion of a Se Characteristics command; it is always set after subsystem initialization. | | 11 | NXM | 4/5 | Nonexistent Memory: This bit is set by the controller when trying to transfe<br>to or from a memory location which does not exist. It may occur when fetching<br>the command packet, fetching or storing data, or storing the message packet | | 12 | RMR | · <u> </u> | Register Modifications Refused: This bit is set by the controller when a cormand pointer is loaded into TSDB and Subsystem Ready (SSR) is not set. The bit may set a bug-free system if ATTN interrupts are enabled. | | 13 | _ | | Not Used. | | 14 | | _ | Not Used. | | 15 | SC | _ | Special Conditions: When set, this bit indicates that the last command was n completed without incident. Specifically, either an error was detected or exception condition occurred. An exception condition could be a tape mark read commands, reverse motion at BOT, EOT while writing, etc. | | | | | | Table 4-1. Status Register Termination Class Codes | TSSR Bits 3, 2, 1 | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | | Normal termination. | | 001 | Attention Condition: Set by change in offline (bit 06) or a microdiagnostic failure defined by Extended Status 3 word. | | 010 | Tape Status Alert: Set by tape mark, short records, long records, or EOT bits in Extended Status 0 word. | | 011 | Function Reject: Set by off line, write lock error, illegal command, illegal address, on-line status change, or BOT in Extended Status 0 word. | | 100 | Recoverable error (tape position—one record down from start of function) | | 101 | Recoverable error (tape not moved) | | 110 | Unrecoverable error (tape position lost) | ## EXTENDED DATA BUFFER REGISTER (TSDBX)—TSV05 Only 772 523 (Transport 0) 772 527 (Transport 1) 772 533 (Transport 2) 772 537 (Transport 3) LSI-11 Bus Bits: High Byte Data Bits: | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | |----|----|----|----|-----|-----|-----|-----| | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 | | ВТ | 0 | 0 | 0 | A21 | A20 | A19 | A18 | TSDBX is supported only by the TSV05 handler and is a write-only hardware byte register located at the fourth byte address of the I/O register block; this address corresponds to the high-order byte of the TSSR register. The TSDBX is used to specify the most significant four bits of a 22-bit command pointer address and to allow an automatic tape boot sequence to be performed. TSDBX can be written only by a byte-access (DAT0B) cycle addressed to the high byte of TSSR. If the EXTENDED FEATURES switch is OFF when the TSDBX is written, only the Boot bit (07) is examined; the other bits are ignored. If the EXTENDED FEATURES switch is ON when TSDBX is written, the contents of the least significant four bits of TSDBX are transferred to bits 18 through 21 of the internal TSBA (bus address) register for use as a command pointer. The low order 18 bits of the command pointer are speci- fied by writing into the TSDB register, which starts an operation and then clears TSDBX. Therefore, a subsequent load of only the TSDB will specify a 22-bit command pointer address with the high-order four bits equal to zero. For the TSDBX register to be properly written, the SSR (Subsystem Ready) bit in TSSR must be set; if it is not, the RMR (Register Modification Refused) bit will be set and no modification to TSDBX will occur. When the TSDBX is written, the SSR bit is not cleared. Therefore, RMR should be checked, before TSDB is written. Writing the TSDB will begin processing on TSDBX. If the Boot bit is not set, the command pointed to by the 22-bit TSDB will be retrieved and command processing will begin. If the Boot bit is set, SSR will remain clear until the boot sequence is complete or until an error occurs. ## Extended Data Buffer Register (TSDBX) Bit Definitions | Bit | Name | Definition | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00-03 | A18-A21 | Command Pointer bits 18-21. When the TSDBX is written, and SSR=1, the data is loaded into bits 18-21 of the internal TSBA register. TSDBX is cleared after TSDB is written and is also cleared by Initialize. | | 04-06 | _ | Reserved. Should always be written to 0. | | 07 | ВТ | Boot Command Bit: When written to 1, with SSR=1, causes the tape to be rewound to BOT, the first tape record to be skipped, and the second record (only the first 512 bytes of it) to be loaded into CPU memory space starting at location 0. | #### **COMMANDS** The functions listed in Table 4-2 make up the Tape Subsystem Command Set. Some commands have various subcommands, termed "modes." The device registers are used to initiate command packet processing and retrieve basic status. Commands are not written to the coupler registers. Instead, command pointers, which point to a Command Packet somewhere in CPU memory, are written to the TSDB register. The Command Packet instructs the coupler about the function to be performed. These words contain function parameters such as bus address, byte count, record count, and modifier flags. Before the coupler begins a function, the CPU must assemble the command packet in main memory. The command packet is always four words long, although not all commands use all four of the words in the packet. The words in the command packet may be thought of as the contents of several registers. The first word in a command packet is called the Header-word. Command types are detailed in the following paragraphs. Table 4-2. Assigned Commands | Command Name | Mode Name/Description | |--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GET STATUS | Get Status (update the message buffer in memory). | | READ | Read Next (Forward)<br>Read Previous (Reverse)<br>Reread Previous (Space Reverse, Read Forward or Read Reverse, Space Forward)<br>Reread Next (Space Forward, Read Reverse or Read Forward, Space Reverse) | | WRITE<br>CHARACTERISTICS | Load Message Buffer Address and Set Device Characteristics | | WRITE | Write Data<br>Write Data Retry (Space Reverse, Erase, Write Data) | | POSITION | Space Records Forward<br>Space Records Reverse<br>Skip Tape Marks Forward<br>Skip Tape Marks Reverse<br>Rewind | | FORMAT | Write Tape Mark<br>Erase<br>Write Tape Mark Retry (Space Reverse, Erase, Write Tape Mark) | | CONTROL | Message Buffer Release<br>Rewind and Unload<br>Clean Tape (handled as a NO-OP)<br>Rewind with Immediate Interrupt (TSV05 only) | | INITIALIZE | Coupler/Drive Initialize | ## Command Packet: Command Word Data Buffer Address, Byte Count | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 80 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 | |----------------------|-----|-----|-----|----|------|-----------------|-------|-----------------------------|-------|-------------|-------------|-------------|-------------|-------------|-------------| | ACK | cvc | ОРР | SWB | С | OMMA | ND MOD | E | | FMT 1 | | HDS | сом | MAND ( | CODE | | | A<br>1 <b>←</b><br>5 | | | | | | DATA | | ORDER<br>ER ADD | RESS | | | | | | A 0 0 | | 0 🗲 | | | | | | — HIG<br>DATA B | | ER | - | A<br>2<br>1 | A<br>2<br>0 | A<br>1<br>9 | A<br>1<br>8 | A<br>1<br>7 | A<br>1<br>6 | | - | | | | | | | (BYTE | ER EXT<br>COUNT)<br>IVE INT | | | | | | | <b>-</b> | ## **Command Word Bit Definitions** | Bit | Name | Definition | |-------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0-3 | Command Code<br>Field | Used with command mode field to specify tape subsystem commands. See bits 8-11 and Tables 4-3 and 4-4. | | 4 | HDS | High density or streaming select = 1; low density or stop/start = 0. | | 5-7 | Format 1 | The following two values are defined in this field. If interrupt enable on, interrupt is generated when SC bit or ready bit (status register) sets. | | | | Bit Values Definition | | | | 000 Interrupt disable | | | | 100 Interrupt enable | | 8-11 | Command Mode<br>Field | Used with command code field to specify tape subsystem commands. See Tables 4-3 and 4-4. | | 12-14 | Device<br>Dependent Bits | These three bits are implemented as follows: | | | • | Bit Name Definition | | | | 14 CVC Clear volume check | | | | OPP opposite (reverse the execution sequence of the reread commands). | | | | SWB, Swap Bytes. SWB = 1 is the industry standard (beginning with an even byte). When SWB = 0, the swapping begins with an odd byte. | | 15 | Acknowledge | This bit is set when a command is issued by the CPU. States that the message buffer is now available to the coupler for any pending or subsequent message packets. Passes control of the message buffer to the coupler. | Table 4-3. Command Code and Mode Field Definitions—Standard | Command<br>Code Field | Command<br>Name | Command<br>Mode Field | Mode Name | |-----------------------|-----------------|-----------------------|--------------------------------------------------------------------------| | 00001 | Read | 0000 | Read next (forward) | | | | 0001 | Read previous (reverse) | | | | 0010 | Reread previous (space reverse, read forward or read reverse, space | | | | 0011 | forward) | | | | | Reread next (space forward, read reverse or read forward, space reverse) | | 00100 | Set | 0000 | Set status message buffer address and device characteristics word. | | | Characteristics | | | | 00101 | Write | 0000 | Write data | | | | 0010 | Write data retry (space reverse, erase, write data) | | 01000* | Position | 0000* | Space records forward | | | | 0001* | Space records reverse | | | | 0010* | Skip tape marks forward (space files) | | | | 0011* | Skip tape marks reverse (space files) | | | ļ | 0100** | Rewind | | 01001** | Format | 0000 | Write tape mark | | | | 0001 | Erase (erase 3 inches of tape) | | | | 0010 | Write tape mark retry (space reverse, erase, write tape mark) | | 01010** | Control | 0000 | Message buffer release | | | | 0001 | Rewind and unload | | | | 0010 | Clean (handled as a NO-OP) Rewind with immediate interrupt (TSV05 only) | | | 1 | 0100 | Hewing with immediate interrupt (13465 omy) | | 01011** | Initialize | 0000 | Drive initialize | | 01111** | Get status | 0000 | Get status | <sup>\*</sup>Two-word command packet Table 4-4. Command Code and Mode Field Definitions—Streaming\* | Command<br>Code Field | Command<br>Name | Command<br>Mode Field | Mode Name | |-----------------------|-----------------|-----------------------|---------------------------------------------------------------| | 10001 | Read | 0000<br>0001 | Read next (forward) Read previous (reverse) | | | Streaming | 0001 | Reread previous (space reverse, read forward) | | | | 0011 | Reread next (space forward, read reverse) | | 10101 | Write | 0000 | Write data | | | Streaming | 0010 | Write data retry (space reverse, erase, write data) | | 11000** | Position | 0000 | Space records forward | | | Streaming | 0001 | Space records reverse | | | | 0010 | Skip tape marks forward (space files) | | | | 0011 | Skip tape marks reverse (space files) | | | | 0100 | Rewind | | 11001*** | Format | 0000 | Write tape mark | | | Streaming | 0001 | Erase (erase 3 inches of tape) | | | | 0010 | Write tape mark retry (space reverse, erase, write tape mark) | <sup>\*</sup>Jumper JP6 to FDEN, JP7 to FTAD0, and JP8 to FTAD1. <sup>\*\*</sup>One-word command packet <sup>\*\*</sup>Two-word command packet <sup>\*\*\*</sup>One-word command packet ## TWO-WORD COMMAND PACKET: Command Word and Count | ACK CVC 0 0 COMMAND MODE FORMAT COMMAND CODE TAPE MARK/RECORD COUNT | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 80 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 | |---------------------------------------------------------------------------|-----|-------------|----|----|----|-------|--------|----|----|------------|----|----|-----|-------|------|----------| | TAPE MARK/RECORD COUNT | ACK | cvc | 0 | 0 | C | OMMAI | ND MOI | DE | 1 | ORMAT<br>0 | 0 | | COM | IMAND | CODE | V - 1441 | | (16 BIT POSITIVE INTEGER) | - | <del></del> | | | | - | | | | | • | | | | | | This command causes the tape to space records forward or reverse, skip tape marks forward or reverse, or to rewind to BOT. An exact tape mark/record count must be the second word of the packet for Skip Tape Mark and Space Record commands. A Space Records operation automatically terminates when a tape mark is traversed. Also, Record Length Short (RLS) is set if the record count was not decremented to zero. A Skip Tape Marks command terminates when it encounters a double tape mark and the Enable Skip Stop mode is specified (ESS bit set) in the characteristics word. Termination will also occur if a tape mark is the first record off BOT and ESS and ENB bits are set in the characteristics word. Record Length Short (RLS) is set if the record count is not decremented to zero. A Space Records Reverse or Skip Tape Marks Reverse, which runs into BOT, sets Reverse Into BOT (RIB) and causes a tape status alert termination. #### Note If the tape is positioned between BOT and the first record and a space reverse or skip reverse is done, RIB will set and the residual frame count will equal the specified count in the original command. #### WRITE CHARACTERISTICS COMMAND Table 4-5 illustrates the Write Characteristics Command and Data Packets. This command informs the coupler of the location and size of the message buffer in the CPU memory and also defines some specific controls required when executing other commands. If successfully completed, this command clears the Need Buffer Address (NBA) bit in TSSR. If the command is rejected because an illegal address was specified, NBA will be set. The second and third words of the Set Characteristics command give the address of the characteristics data buffer. This buffer must reside on an even address boundary in CPU memory. If bit 0 of the second packet word (low order characteristics data buffer address) or bits 2-15 (extended features disabled) or bits 6-15 (extended features enabled) of the third packet word (high order characteristics data buffer address) are not zero, the command is rejected and no message packet is sent. However, if the IE bit is set in the command packet header word, an interrupt will be generated. The fourth word of the Set Characteristics Command Packet specifies the number of bytes of the characteristics data buffer. Only values of decimal six, eight, or 10 (extended features enabled) are valid. If a byte count of less than 6 is specified, the command will be rejected. If too large a value is given, the default setting will be used; if extended features are disabled, default is decimal eight; if extended features are enabled, default is decimal 10. Note that only the TSV05 handler supports settings of 6 or 10 bytes. If extended features are disabled and the specified buffer size is six, then the characteristics mode data word portion of the characteristics data packet will not be fetched and the current value of the characteristics mode control bits will be retained. If extended features are enabled and the specified buffer size is either six or eight, the extended characteristics data word will not be fetched and the current values will be retained. If not specified, the characteristics mode data word and extended characteristics data word will default to zero. Table 4-5. Write Characteristics Command Format #### **Characteristics Command Packet** | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 | |-----|-----|--------|--------|----|-----------------|-------|--------------------|----|-------|-----|----|-------|-------|-----|-----| | CTL | DE | VICE D | EP. | | МС | DDE | | F | ORMAT | 1 | | С | OMMAN | ID | | | ACK | cvc | 0 | 0 | 0 | 0 | 0 | 0 | IE | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | A15 | | | | | СНА | | W ORD | | DRESS | | | | | A01 | 0 | | 0 | | CI | HARAC1 | | ORDER<br>C DATA | ADDRE | ss | | 0 | A21 | • | ONLY) | A18 | A17 | A16 | | | | | | | _ | | ER EXT<br>6-Bit Po | | | nt) | | | | | | #### **Characteristics Data Packet** | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 - | 06 | 05 | 04 | 03 | 02 | 01 | 00 | |-----|----|----|-------|--------|-----------------|-------|--------|---------------|--------------------|---------|----------|-------|--------------------|-----------|-----| | A15 | | | | | МЕ | | OW ORD | ER<br>ER ADDR | ESS | | | | | A01 | 0 | | 0 | | | MESSA | HIGH ( | ORDER<br>FER AC | DRESS | | | 0 | A21 | (TSV05 | ONLY) | A18 | A17 | A16 | | | | | | LEN | IGTH O | | | JFFER ( | At Least<br>teger) | 14 byte | es long) | | | | | | 0 | | | RESE | RVED | | | 0 | ESS | ENB | EAI | ERI | 0 | RESE<br>0 | RVED<br>0 | 0 | | | | | | NOT | USED | | | | | HDS | | | IOT ÜSE<br>SV05 ON | | | The first two words of the characteristics data packet give the address of the message buffer in CPU memory. The message buffer must reside on an even address boundary in CPU memory. If bit 0 of the first packet word (low order message buffer address) or bits 2-15 (extended features disabled) or bits 6-15 (extended features enabled) of the second packet word (high order message buffer address) are not zero, the command is rejected and no message packet is sent, However, if the IE bit was set in the command packet header word, an interrupt will be generated. The third word of the data packet specifies the number of bytes of the message buffer. Only values of either decimal 14 or 16 (extended features enabled) are valid. If a byte count of less than 14 is specified, the command will be rejected. If too large a value is given, the default setting will be used. Default is 14 if extended features are disabled; 16 if extended features are enabled. Note that only the TSV05 supports message buffer lengths of 16 bytes. Table 4-6 defines the control bits in the fourth word of the characteristics data packet—the characteristics mode data word. Table 4-7 defines the control bits in the fifth word—the extended characteristics data word—of the set characteristics data packet. Note that the fifth word is supported only by the TSV05 handler. Table 4-6. Characteristics Mode Byte Bit Definitions | Bit | Name | Definition | |-------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00-03 | | Not Used. | | 04 | ERI | Enable Message Buffer Release Interrupts to the CPU: If this bit is 0, interrupts will not be generated when a Message Buffer Release command is received by the coupler; upon recognition of the command, only Subsystem Ready (SSR) will be reasserted. If ERI is a 1, an interrupt will be generated. | | 05 | EAI | Enable Attention Interrupts: When this bit is a 0, attention conditions, such as off-line, and on-line will not result in interrupts to the CPU. If set to a 1, interrupts will be generated once the coupler owns the message buffer. | | 06 | ENB | Enable Skip Tape Marks Stop at BOT: This bit is meaningful only if the ESS bit is set. If the drive is at BOT, when a Skip Tape Marks command is issued and the first record seen is a tape mark, then the transport will set LET (XSTAT0) and stop after the first tape mark. If ENB is clear, the drive would not set LET but just count the tape mark and continue. | | 07 | ESS | Enable Skip Tape Marks Stop: When set, the transport stops during a Skip Tape Mark command when a double tape mark (two contiguous tape marks) is detected. If cleared, the Skip Tape Marks command will terminate only on Tape Mark Count Exhausted or if BOT is detected. | | 08-15 | <del></del> - | Not Used. | Table 4-7. Extended Characteristics Data Word Bit Definitions (TSV05 Only) | Bit | Name | Description | |------|------|--------------------------------------------------------------------------------------------| | 0-4 | _ | Not Used. | | 5 | HSD | High-Speed/High Density Select.<br>0 low density or start/stop<br>1 high density or stream | | 6-15 | _ | Not Used. | #### MESSAGE PACKET The message packet format in the message buffer is used for all messages, whether at the end of a command or for an Attention. The message consists of a Header word, a Data Field Length word, a Residual Byte/Record/Tape-Mark Count word, and either four or five extended status registers. Normally, only four extended status registers are provided. The fifth one (XSTAT4) is available only when the extended features function of the coupler is enabled. This feature is supported only by the TSV05. A summary of the message packet registers is shown at the end of ths section. ### Message Packet Header Word ### Message Header Word Bit Definitions | Bit | | | | Function | |-------|----------------------------------------------------------|------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0-4 | Termina<br>Code<br>(TSSR)<br>0,2<br>3<br>4,5,6,7<br>1,7 | tion | Message<br>Type<br>10000<br>10001<br>10010<br>10011 | Definition End—no errors Failure to execute Error during execution (1 or more) Attention. Interrupt caused by condition specified by error class codes. | | 5-7 | Always | Zero. | | | | 8-11 | MSG Class Type Code Defin ATTN 0000 Drive FAIL 0001 Othe | | <b>Defin</b> i<br>Drive<br>Other | bits define the class of failures found in the rest of the message buffer. ition went on- or off-line (termination code = 10011) error (ILC, ILA, NBA) (termination code = 10001) lock error no non-executable function (termination code = 10001) | | 12-14 | Always | rays Zero. | | | This bit is used by the coupler to inform the CPU that the command buffer is now available for any pending or subsequent command packets. On an ATTN message, this bit will not be set. #### Message Packet Data Field This value follows the message header word in the message packet. This byte count represents the number of bytes remaining in the message packet. These bits always contain an octal 12 or 14 repre- senting five or six words: The residual frame count and four or five status words as specified through a previous Set Characteristics command. ### Word Three in the Message Packet | Bits | Description | |------|-------------| | | | 00 O0-15 This word contains the octal count of residual bytes, records, tape marks for the Read, Space Records, and Skip Tape Mark commands. The contents are meaningless for all other commands. ## Extended Status 0 (XSTAT0) Word #### **Extended Status 0 Word Bit Definitions** | Bit | Name | Termination<br>Code (TC) | Definition | |-----|------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 | ЕОТ | 2 | End of Tape: This bit is set whenever the tape is positioned at or beyond the end-of-tape reflective strip. It is not reset until the tape passes over the reflective strip in the reverse direction under program control. Subsystem initialization always resets this bit (status on read, TC2 on a write). Manually moving the EOT strip over the EOT sensor will not set or reset the EOT bit. | | 01 | вот | 2/3 | Beginning of Tape: When set, this bit indicates that the tape is positioned at the load point as denoted by the BOT reflective strip on the tape. This causes TC2 if reversed to BOT, and TC3 if at BOT when a reverse command occurs. | | 02 | WLK | 3 | Write Locked: When set, this bit indicates that the mounted tape reel does not have a write enable ring installed. Therefore, the tape is write protected. | | 03 | PED | <del>-</del> | Phase Encoded Drive: When set, this bit indicates that the transport is capable of reading and writing 1600 bit phase encoded data. When 0, this bit indicates 800 bpi, NRZ data. | |----|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 04 | VCK | 3 | Volume Check: This bit is set when the transport changes state (on-line to off-<br>line and vice versa). It is always set after initialization. | | 05 | IE | _ | Interrupt Enable: This bit reflects the state of the Interrupt Enable bit in the last command. | | 06 | ONL | 1/3 | On-Line: When set, this bit indicates that the transport is on-line and operational. It causes a TC1 on ATTN interrupt or a TC3 or a non-executable function if rejected because the transport was off-line. | | 07 | MOT | _ | Motion: Attempted to move tape. | | 08 | ILA | 3 | Illegal Address: Address contains more than 18 bits or is an odd number. | | 09 | ILC | 3 | Illegal Command: This bit is set when a command is issued and either its command code field or its command mode field contains codes not supported by the transport. | | 10 | NEF | 3 | <ul> <li>Non-Executable Function: When set, this bit indicates that the command could not be executed due to one of following conditions:</li> <li>The command specified reverse tape direction but the tape was already positioned at BOT.</li> <li>A motion command was issued without the Clear Volume Check (CVC) bit being set while the Volume Check bit was set.</li> <li>A motion command was issued when the transport was off-line.</li> <li>A write command was issued when the tape did not contain a write enable ring (Write Lock Status [WLS]).</li> </ul> | | 11 | WLE | 3 | Write Lock Error: When set, a TC3 indicates that a write operation was issued but the mounted tape did not contain a write enable ring. | | 12 | RLL | 2 | Record Length Long: When set, this bit indicates that the record read was longer than the byte count specified. | | 13 | LET | 2 | Logical End of Tape: This bit is set only on the Skip Tape Marks command under two conditions: when either two contiguous tape marks are detected or when moving off BOT and the first record encountered is a tape mark. This bit will not set unless this mode of termination is enabled through use of the Set Characteristics command. LET will set only in the forward direction. | | 14 | RLS | 2 | Record Length Short: This bit indicates one of the following: 1) The record length was shorter than the byte count on read operations; 2) a space record operation encountered a tape mark or BOT before the position count was exhausted; 3) a Skip Tape Marks command was terminated by encountering BOT or a double tape mark (if Skip Tape Marks command is enabled (see LET, bit 13) before exhausting the position counter. | | 15 | ТМК | 2 | Tape Mark Detected: This bit is set when a tape mark is detected during a read, space, or skip command and as a result of the Write Tape Mark or Write Tape Mark Retry commands. | # Extended Status 1 (XSTAT1) Word ## **Extended Status 1 Word Bit Definitions** | Bit | Name | Termination<br>Class (TC)<br>Octal Code | Definition | |-------|-------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 | PARER | 4 | Read-Data Parity Error: When set, this bit indicates that the coupler has detected a parity error on the read-data lines coming from the transport. | | 01 | UNC | 4 | Uncorrectable Data: This bit is set when either a parity error occurs without a corresponding dead track indicator, or more than one dead track occurs in either the preamble or the data field. | | 02-07 | | | Always 0. | | 08 | RBP | 4 | Read Data Parity Error: When set, this bit indicates that the coupler has detected a parity error on the read-data lines coming from the transport (TU80/TSV05). | | 09-14 | | | Always 0. | | 15 | DLT | 4 | Data Late: This bit is set when the FIFO is full on a read or empty on a write. These conditions occur whenever the UNIBUS latency exceeds the transport's data transfer rate for a significant number of transfers. | # **Extended Status 2 (XSTAT2) Word** # OPERATION ATTEMPTED TO MOVE TAPE # **Extended Status 2 (XSTAT2) Bit Definitions** | Bit | Name | Termination<br>Class (TC)<br>Octal Code | Definition | |-------|------|-----------------------------------------|-------------------------------------------------------------------------------------------------------| | 00-05 | S | | Firmware Version Level: Valid if message is for a Set Characteristics command; zero otherwise. | | 06 | _ | | Not Used (ALWAYS 0). | | 07 | XFS | S | Extended Features Switch Setting | | 08-14 | _ | | ALWAYS 0. | | 15 | ОРМ | S | Operation Moved Tape: When set, this bit indicates that the last command caused the tape to be moved. | # Extended Status 3 (XSTAT3) Word # **Extended Status 3 (XSTAT3) Word Bit Definitions** | Bit | Name | Termination<br>Code (TC) | Definition | |-------|------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 | RIB | 2 | Reverse into BOT: This bit is set when a read, space, skip, or reverse command already in progress encounters the BOT marker when moving tape in the reverse direction. Tape motion will be halted at BOT. | | 01-02 | _ | _ | Not Used. | | 03 | DCK | 6 | When set, this bit indicates that an invalid Identification Burst (IDB), signifying that the tape was not written in PE, was sensed at BOT. However, the tape can still be read if the IDB is incorrect and the tape is actually written in PE. | | | | | Note | | | | | If a tape with a bad IDB is appended, a termination code 6 will not occur until a write is attempted. | | 04 | _ | _ | Not Used. | | 05 | REV | _ | Reverse: This bit is set when the direction of current tape operation is reverse. For multifunction retry commands, if at least one of the commands is reverse, the bit is set. | | 06 | OPI | 6 | Operation Incomplete: This bit is set when a read, space, or skip operation has moved 25 feet of tape without detecting any data on the tape. It is also set by a write command when the read head fails to see data transitions after four feet of tape have been moved. | | 07-15 | _ | | Not Used. | # Extended Status 4 (XSTAT4) Word—TSV05 Only | 15 | 14 | 00 | |-----|----|----------| | HSP | | NOT USED | # Extended Status Register 4 (XSTAT4) Bit Definition (TSV05 Only) | Bit | Name | Termination<br>Class (TC)<br>Octal Code | Definition | |------|---------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0-14 | <u></u> | _ | ALWAYS 0. | | 15 | HSP | S | High Speed: When set, this bit indicates that the transport is operating in high speed mode or high density. When this bit is clear, the transport is operating in low speed mode or low density. | ### BUFFER OWNERSHIP AND CONTROL To prevent the coupler from updating the Message Buffer while the CPU is reading it, or the CPU from updating the Command Buffer while the coupler is reading it, the concept of "ownership" is defined. Each buffer may be owned by either the coupler or the CPU, but not by both. Ownership of a buffer can be transferred only by the current owner. There are four different combinations of transferring the two buffers in the two directions: - 1. Command Buffer: CPU to Coupler, by the CPU. - 2. Command Buffer: Coupler to CPU, by the Coupler. - 3. Message Buffer: CPU to Coupler, by the CPU. - 4. Message Buffer: Coupler to CPU, by the Coupler. Table 4-8 describes the buffer transfer operations. A Subsystem Initialize aborts any current operation and gives ownership of both the Command Buffer and the Message Buffer to the CPU. ### **BUFFER CONTROL ON ATTENTIONS (ATTN)** An Attention (ATTN) is enabled by the CPU by setting up the appropriate Characteristics Mode word on the Write Characteristics command. It allows the coupler to flag exceptional conditions (change in transport on-line/off-line status) when the coupler is in the Idle state (not executing a command). If an ATTN condition occurs and the coupler does not own the Message Buffer, the coupler will queue the ATTN internally. Then, when the CPU releases the Message Buffer on the next command (with the ACK bit set), the coupler will output the ATTN message with the ACK bit 0 in the message header word to indicate that the command was lost (except for the transference of ownership of the Message Buffer to the coupler). In this case, the coupler refuses to accept ownership of the Command Buffer. The CPU will then still own the Command Buffer (because the coupler did not accept the command) and will also own the Message Buffer now filled with an ATTN message. If the CPU still wants to do the ignored command, the CPU must reissue the command (with the ACK bit set). Table 4-8. Buffer Ownership Transfers | Buffer | Direction | Transfer Method | |-------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Command<br>Buffer | CPU to<br>Coupler | The CPU transfers ownership of the Command Buffer to the coupler by writing the address of the Command Buffer into the TSDB register. This clears the SSR bit in TSSR. | | Command<br>Buffer | Coupler<br>to CPU | The coupler transfers ownership of the Command Buffer back to the CPU by depositing a Message Packet (in the Message Buffer) that has the Acknowledge (ACK) bit set in the message header word. After the message is deposited by the coupler, it sets the SSR bit in TSSR to indicate that the message is in the Message Buffer. If the message does not contain the ACK bit set, the CPU will know that the coupler did not see the last Command Buffer and that the CPU still owns the Command Buffer. The command may be reissued by the CPU (with the ACK bit set). | | Message<br>Buffer | CPU to<br>Coupler | The CPU transfers ownership of the Message Buffer to the coupler by setting the ACK bit in the Command Buffer and then initiating the command by writing into TSDB. If the Command Buffer does not contain the ACK bit, the coupler will know that the CPU did not see the last message buffer and the coupler still owns it. The coupler, in response to the CPU writing into TSDB, will set SSR and perform an Interrupt (if the IE bit is set) without sending out a message, since it does not own the buffer. | | Message<br>Buffer | Coupler<br>to CPU | The coupler transfers ownership of the Message Buffer to the CPU by writing the Message Buffer and setting the SSR bit. This can happen at one of two times: | | 1 | | 1. At the end of a command, or | | | | 2. By outputting an Attention (ATTN) message. In this case, SSR will already be 1 because<br>an ATTN only happens when the coupler is inactive. So the coupler clears SSR, out-<br>puts the message, then sets SSR again (and interrupts if the IE bit was set on the Mes-<br>sage Buffer Release command that gave control of the Message Buffer to the coupler).<br>Note that for an ATTN to occur, the EAI bit must have been set in the previous<br>Write Characteristics command. | During normal command processing, the ownership of both buffers passes simultaneously, first from CPU to coupler (at the start of command processing, when the CPU writes a Com- mand Pointer into the TSDB register), and then from coupler to CPU (upon completion of the command) when the coupler sets SSR in the TSSR. Now consider the case in which the CPU wants to be notified of a change in status while the coupler is inactive for a long period of time. To accomplish this, the coupler must own the Message Buffer for that entire period of time. Normally, the coupler gives up ownership of the Message Buffer at the end of a command. However, for enabling Attention messages, ownership of the Message Buffer is transferred to the coupler via the Message Buffer Release command. This is a special command that tells the coupler not to give ownership of the Message Buffer back to the CPU at the end of the command. The coupler does not output a message at the end of this command, but just updates the TSSR register (with the SSR bit set) and interrupts (if the IE bit was set in the command and such an interrupt was enabled by the ERI bit in the previous Write Characteristics command). The coupler then maintains ownership of the Message Buffer until an ATTN condition is seen and then immediately clears SSR, outputs the ATTN message (with the ACK bit. not set since the coupler is not responding to a command), and then sets SSR and interrupts the CPU (if the IE bit was set on the Message Buffer Release command). In this condition, the CPU owns the Command Buffer and the Coupler owns the Message Buffer. If the coupler outputs an Attention message, ownership of the Message Buffer is passed to the CPU. At that time the system is back to the state of the CPU owning both buffers. Another ATTN will not be done until the CPU does a command with the ACK bit set to release ownership of the Message Buffer containing the ATTN message. If the CPU has done a Message Buffer Release command, and wants to do another command but has not received an ATTN from the coupler (so that the coupler still owns the Message Buffer from the Message Buffer Release command), the CPU can do a command without the ACK bit set in the command buffer. At the time the command is issued, the CPU does not own the Message Buffer so the CPU cannot release the Message Buffer. If the CPU does set the ACK bit, nothing will happen except that the CPU might miss an ATTN if the coupler was sending out an ATTN message at the same time that the CPU was issuing the command. It is possible that the CPU may attempt to initiate a new command at or near the same time that the coupler attempts to output an Attention message. (The command must not have the ACK bit set since the CPU does not own the Message Buffer.) If the CPU writes the TSDB register while SSR is clear during an ATTN, the Register Modification Refused (RMR) error bit will be set and that command will be ignored. The ATTN message will not have the ACK bit set since the coupler does not own the Command Buffer. Note that RMR may set in this way on a bug-free system. All other settings of RMR indicate a software bug (the CPU tried to do a command before the previous command was finished). If the CPU command was lost because the coupler was outputting an ATTN message, Volume Check (VCK) and Interrupt Enable (IE) are not updated. If the CPU command was rejected (illegal command, etc.) and not ignored, VCK and IE are updated to the start of the rejected command. # MISCELLANEOUS STATUS AND ERROR HANDLING The following points should be noted in regard to status and error handling: - Error bits in the TSSR register (SC and RMR) are cleared by successfully loading a command pointer into the TSDB register and by successfully depositing an END message. - 2. All commands clear the internal copy of each error bit in the Extended Status registers. Therefore, a Get Status command will not return the error bits as set up by a previous tape operation. - 3. A read operation which encounters a tape mark will not transfer any data and will give a Tape Status Alert termination. The Tape Mark and Record Length Short status bits will be set, and the RBPCR word in the message buffer will contain the original byte count as specified in the command. - 4. A Space Records operation will automatically terminate when a tape mark is traversed, and the TMK status bit will be set. Also, Record Length Short (RLS) will be set if the record count was not decremented to zero. - 5. A Skip Tape Marks operation will automatically terminate when two consecutive tape marks are encountered and the "Enable Skip Stop" (ESS) mode is enabled via the Write Characteristics command. Record Length Short (RLS) will be set if the count was not decremented to zero. The same is also true if a tape mark is the first record off BOT and both the ESS and ENB bits were set in the previous Write Characteristics data word. - 6. Every Write, Write Retry, Write Tape Mark, Write Tape Mark Retry, and Erase command which is executed at or beyond the EOT marker will result in a Tape Status Alert termination. The internal EOT status bit will remain set until logically passed over in the reverse direction (Rewind, Reverse Read, - Reverse Space, etc.). The EOT status bit is not specifically identified with a particular record. - 7. A Read Reverse, Space Reverse, Reverse or Skip Tape Marks Reverse command which encounters BOT after the operation is underway will result in a Tape Status Alert termination (the RIB status bit will be set). - 8. If a Read Reverse, Space Records Reverse, or Skip Tape Marks Reverse command is issued while the tape is already at BOT, a Function Reject (NEF-Non-Executable Function) status will be returned. - 9. When a normal rewind command is issued, the termination message and interrupt will not occur until the tape reaches BOT and has stopped. If the tape is already at BOT when the command is issued, the transport will still be commanded to rewind to make sure the tape is properly positioned. - 10. When a Rewind with Immediate Interrupt command is issued, the coupler commands the transport to rewind, checks for proper status, and then issues an Interrupt and END message for normal termination. If a new tape motion command is issued to a rewinding unit, the coupler will wait until the tape has been rewound to BOT before proceeding with the new command. During execution of a Rewind with Immediate Interrupt, the Motion (MOT) bit in XSTAT0 will be set if a Get Status command is performed. - 11. Any write function issued at BOT (including Erase) which results in the Density Check bit (DCK) being set will cause a termination of that command with a TSSR Termination - Class code of 6 set to indicate an unrecoverable error. Normally, a write function causes the PE Identification (ID) burst to be written off BOT, and the coupler checks for the appropriate signal from the transport. Therefore, if DCK is set on a write off BOT, a serious transport or coupler problem exists. - 12. If a Density Check condition is detected during a read, space or skip function, the DCK bit will be set but the operation will not be aborted. If DCK is the only error status bit set during the operation, normal termination will be reported. This allows tapes with good data but bad density check (ID) areas to be read. If, in fact, a tape of the wrong density has been mounted, other errors will be reported and will stop the operation. - 13. Note that if you begin reading a tape, get a Density Check with no other errors, and then append data to the tape, the write command will get a Termination Class code of 6, indicating that tape position is lost, because Density Check will remain set. The whole tape should be copied over so that drives that depend on the ID burst will be able to read the tape. - 14. Certain failures can result in no interrupt even though the specified command had Interrupt Enable set. These failures include NXM (Non-Existent Memory Error), since the failure could have occurred before the Interrupt Enable bit was fetched from the command packet. - 15. The software should defend against unexpected interrupts, since the tape subsystem may not be useable, but the software should still not crash. Figure 4-3. Message Packet Summary of Registers # SECTION 5 TROUBLESHOOTING AND THEORY This section describes troubleshooting procedures at three levels of complexity: basic system, coupler symptoms and detailed analysis. Basic system troubleshooting procedures are visual checks not requiring test equipment and may be performed by the operator. Coupler symptom procedures may require a scope, meter, extender board or diagnostics and should be performed by a technician. Detailed analysis is troubleshooting at the IC level, and is presented for engineers or system analysts for coupler evaluation. The latter method may require the use of test equipment and the material presented here: board layout, term listing, theory of operation and logic diagrams. ### **CAUTION** Any troubleshooting requires a familiarity with the installation and operation procedures in this manual, the appropriate DEC manual, and the tape drive manufacturer's manual. Ensure power is off when connecting or disconnecting the board or plugs. ### BASIC SYSTEM TROUBLESHOOTING The following should be checked before power is applied: - 1. Verify that all signal and power cables are properly connected. Ribbon cable connectors are *not* keyed. The arrows on the connectors should be properly aligned. - 2. Verify that all modules are properly seated in the computer and are properly oriented. The following should be checked during or after application of power: - Verify that the computer and tape drive generate the proper responses when the system is powered up. - 2. Verify that the computer panel switches are set correctly. - Verify that the console can be operated in the local mode. If not, the console may be defective. - 4. Verify that the green diagnostic light on the coupler is on. #### **COUPLER SYMPTOMS** Coupler symptoms, possible causes and checks/ corrective action are described in Table 5-1. Voltage checks should be performed before troubleshooting more complex problems. The +5V source may be checked from any component shown on the other logic diagrams. ### PHYSICAL LAYOUT The physical layout of the board is shown in Figure 5-1. Column and row numbers on the layout correspond to the numbers on each IC on the logic diagrams. ### **TERM LISTING** The input and output terms for each logic diagram are described in Table 5-2. The sources and destinations refer to the sheet numbers of the logic diagrams. Table 5-1. Coupler Symptoms | Trouble | Possible Cause | Check/Replace | |------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GREEN DIAGnostic light on coupler is OFF. | 1. Microprocessor section of coupler inoperative. a. Short or open on board. b. Bad integrated circuit. c. No DC power. | 1. Coupler. Put board on extender. With scope look at pins of 2901. All pins except power and ground should be switching. Look for "stuck high", or "stuck low", or half-amplitude pulses. If no switching, either power or crystal bad. | | No communication between console and computer. | I/O section of coupler "hanging up" Q Bus. a. BREQ – always low. | Computer interface logic of coupler. a. Check signal BREQ – for constant | | | b. Shorted bus transceiver IC. | b. Check I/O IC's. Remove coupler board to see if trouble goes away. | | | c. Bad CPU board. | c. Run CPU diagnostics. | | No data transfers to/<br>from tape. | Tape not ready or bad cable connection. | 3. Check tape switches and cable connector. | | | <ul> <li>a. Improper communication<br/>with tape registers on<br/>coupler or bad IC in register<br/>section of coupler.</li> </ul> | a. Load and read tape registers from console with processor halted. Verify bits loaded can be read. | | Data transferred to/<br>from tape incorrect. | Bad memory board in backplane. | 4. Run memory diagnostics. | | | <ul> <li>a. Noise or intermittent source<br/>of DC power in computer.</li> </ul> | a. Check AC and DC power. | | | <ul> <li>Bad IC in tape I/O section of coupler.</li> </ul> | While operating, check lines from coupler to tape with a 'scope for short or open. | | | c. Run tape diagnostic, set<br>console to make system<br>'Halt On Error." | c. Analyze error halt. | | | d. Bad area on tape. | d Errors should always occur in the same sector of tape. | | | e. Head worn. | e. Replace head. | Figure 5-1. Board Layout # Table 5-2 Term Listing Table 5-2. Term Listing (Continued) | Term | | т | T | ٦ | | <del></del> | Torm Ensuing (Continued) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|-------------------------------------|-----|--------|-------------|-----------------------------------| | ADDOVFL 2 Bus Bank Select 7 Subs 8 Selec | | | | | Term | | | | BBSALU | | | | | FIFRD- | 16 | FIFO Read | | BDAL7L BDAL18L BDAL7L | 1 | | Address Overflow | 1 | | 16 | FIFO Write | | BDAL8L Significant Byte) Byt | l l | _ | | 1 | 1 | | · · | | BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL181_BDAL | | 2 | Bus Data/Address Lines 0-7 (Least | İ | | | | | BDAL16L BDAL | 1 | 1 3 | Bus Data/Address Lines 9 15 (Most | 1 | | | · · | | BOAL21L 3 Settended Bus Address Lines BOAL21L 3 Settended Bus Address Lines BUTS + BOCOKH 4 BUS DEAT IN COUNTY FOR ON BUS FRDP | | | | | | | | | BOAL21L 3 Extended Bus Address Lines BDO+ BDO+ Committer Read Data Address Lines FRDV | | | Joseph Joseph | | | | | | BD0+ BD15+ BD105+ BD10 | BDAL21L | 3 | Extended Bus Address Lines | | | | | | BD15+ BDC0KH BDC0KP BD | BD0+- | 2,3 | Buffered Data/Address Lines | 1 | | | | | Bus Du Power Ok Bus Du Power Ok Bus Du Power Ok Bus Direct Memory Grant 1 in BDMG10L BUS Direct Memory Grant 1 out 2 Direc | | | Internal to Coupler from Q Bus | 1 | FRDP | | Formatter Read Data Parity Bit | | BDMGIUL 6 Bus Direct Memory Grant 1 on BDMGIUL 6 Bus Direct Memory Request 6 Bus Direct Memory Request 7 Bus Interrupt Acknowledge in BIAK10L 7 Bus Interrupt Acknowledge in BIAK10L 7 Bus Interrupt Acknowledge in BIAK10L 7 Bus Interrupt Acknowledge in BIAK10L 7 Bus Interrupt Acknowledge of the Bus Direct Memory Request FWD0-7 17 Formatter Write Data Parity Bit FWD0-7 17 Formatter Write Data Parity Bit Bit 0-7 Bus Interrupt Request Plority Lines FWFM 15 Formatter Write Data Parity Bit FWD0-7 17 Formatter Write Data Parity Bit FWM 15 Formatter Write Data Parity Bit FWM 15 Formatter Write Data Parity Bit PWD0-7 17 Bi | | | | 1 | FREV | 15 | Formatter Reverse | | BDMRI DOUT 4 Bus Direct Memory Grant 1 Out BDMRI BDMRI BDWRI 4 Bus Data Output 4 Bus Data Output 4 Bus Data Output 4 Bus Data Output 4 Bus Data Output 4 Bus Data Output 6 Bus Data Output 7 Bus Interrupt Acknowledge In BIAK1IL 7 Bus Interrupt Acknowledge In Bus Interrupt Acknowledge Out Bus Interrupt Acknowledge Out Bus Interrupt Acknowledge Out Bus Interrupt Acknowledge In Request Profit Lines FWRT 1 Bus Interrupt Request Profit Lines FWRT 1 Bus Interrupt Request Profit Lines In Replace Replac | | 8 - | | 1 | | | | | BIDNUT Substitution Bus Direct Memory Request BIDNUT Substitution Bus Interrupt Acknowledge In BIAK10L Substitution Bus Interrupt Acknowledge In BIAK10L Substitution Bus Interrupt Acknowledge In Bus Interrupt Acknowledge In Bus Interrupt Acknowledge In Bus Interrupt Acknowledge In Bus Interrupt Acknowledge In Bus Interrupt Acknowledge In Bus Interrupt Request Profity Lines Bus Request From Microprocessor Bus Request From Microprocessor In Bus Interrupt Request Profity Lines Bus Request From Microprocessor In RACT + In In RACT + In | 1 | | Bus Direct Memory Grant 1 In | 1 | | | | | BOOUT A Bus Data Output BIAKIIL 7 Bus Interrupt Acknowledge In BIAKIIC 7 Bus Interrupt Acknowledge Out BINTTL 8 Bus Interrupt Acknowledge Out BINTTL 8 Bus Interrupt Acknowledge Out BINTTL 8 Bus Interrupt Acknowledge Out BINTTL 8 Bus Interrupt Acknowledge Out BINTTL 8 Bus Interrupt Acknowledge Out BINTTL 8 Bus Binterrupt Acknowledge Out BINTTL 8 Bus Binterrupt Acknowledge Out BINTTL 15 FWPMT 15 FOrmatter Write Data Bits 0-7 FWPMT 15 FORTATTL 16 FWPMT 15 FORTATTL 17 FOR | | | Rus Direct Memory Boguest | 1 | | | | | BIAK10L 7 Bus Interrupt Acknowledge Out FWDO-7 17 FORMATIVE Data Parity Bit Follows FWDO-7 17 FORMATIVE Data Parity Bit Follows FWDO-7 17 FORMATIVE Data Parity Bit Follows FWDO-7 FWFM 15 FWF | | | Bus Data Output | 1 | 1 '' | | Formatter Transport Address 0,1 | | BinkTick | | 1 | | | | | | | BINTL A Bus Initialize Bus Initialize FWFM 15 Formatter Write File Mark FWFM 15 Formatter Write File Mark FWFM 16 16 Formatter Write 16 Formatter Write 16 Formatter Write 16 Formatter Write 16 Formatter 16 Formatter 16 Formatter 16 Formatter 17 Formatter 17 Formatter Write 16 Formatter 17 Formatte | BIAK10L | 7 | Bus Interrupt Acknowledge Out | | | | Formatter Write Data Bits 0-7 | | BIRCQ 13 Bus Interrupt Request Plority Lines BREQ BREQ BREQ BREQ Bus Sequest from Microprocessor Bus Reply Bus Select Acknowledge Bus Synchronize Bu | | 4 | Bus Initialize | 1 | | | Formatter Write File Mark | | BRPLYL 13 Bus Request from Microprocessor INACT + 16 Inchement RAM 15 Bus Reply SYNCL 2 Bus Select Acknowledge Bus Select Acknowledge LCOUT + 2 Bus Write Byte LCOUT + 2 Bus Write Byte LCOUT + 2 Bus Write Byte LDDIR 6 Load Data Input Register LDROM Load Micro Vector Address LOROM LOAD Micro Cort Address LOROM LOAD Micro Cort Address LOROM LOAD Micro Cort Address | | | Bus Interrupt Request Piority Lines | į | FWRT | | | | BSACKL 5 Bus Heply Bus Seption Sacration Boundary Base B | | 1 | Bus Request from Microprocessor | l | INACT+ | 16 | | | BSYNCL 4 Bus Synchronize LCOUT + 5 Lached Carry Out CCG + 6 CCG + 15 16 CCG + 16 CCG + 16 CCG + 17 CCG + 17 CCG + 17 CCG + 18 | | | Bus Reply | 1 | | | Increment RAM | | BWTBTL 4 Bus Write Byte CCCE - 9 Condition Code Enable CORD 12 Condition Code Enable CORD 12 Condition Code Enable CORD 13 Colar (Reset) Signal for Coupler CLREOT 13 Colar (Reset) Signal for Coupler CRI-07 CRI-07 11 Control Register Three Bits 0-7 LXRD 13 Load BRM Address Load RAM Address Load RAM Address Load RAM Address Load CRM Ad | | | | | | | Data Being Read In | | CCG - 9 Condition Code Enable CCG + 15 PEINZI Dates Signal LORDM 15 Load Output of ROM | | | | 1 | | | Latched Carry Out | | CGC 15 | | | | 1 | | | Load Data Input Register | | CIN | | | | 1 | | | | | CLEAR 5 Clear (Reset) Signal for Coupler CLREOT 13 Clear End of Tape COUT 12 Carry Qut of 2901 CR9-07 11 Control Register One Bits 0-7 LXRB L3 Load DAM Address LARB | CIN | | Carry In to 2901 | | | | Load Self Test Flip-Flop (LITE) | | CLREOT 13 Clear End of Tape COUT 12 CORTO COUT 12 CORTO COUT CRI-0/7 CONTRO Register One Bits 0-7 LXRR 13 Load RAM Address Load DAM Dutput Register (MSB) Load Data Output Reg | CLEAR | 5 | Clear (Reset) Signal for Coupler | ] | | | Load ROM Address | | COUI | | | Clear End of Tape | 1 | | | | | CR2-0/7 11 Control Hegister One Bits 0-7 CR2-0/7 11 Control Register Two Bits 0-7 CR3-0/7 11 Control Register Two Bits 0-7 CR3-0/7 11 CR3-0/7 11 CR3-0/7 11 CR5-0/7 1 | | | | | | 13 | | | CR3-0/7 | | | Control Register One Bits 0-7 | i | | 13 | Load Data Output Register (MSB) | | CR4-07 11 Control Register Four Bits 0-7 CR5-07 11 Control Register Five Bits 0-7 CR5-07 11 Control Register Five Bits 0-7 Control Store Address Bits 2-7 CEXT) LXR3 13 Load DMA Address (EXT) LXR4 13 Load DMA Address (EXT) LXR5 12 LXR6 13 Load Than Address (EXT) Pot Control Register Exprise PARETH LARR 13 Load Transport Control Register LXR8 13 Load Transport Control Register Cexprise PARETH LARR | | 1 1 | Control Register Two Bits 0-7 | l | | | Load Data Output Register (LSB) | | CR5-0/7 11 Control Register Five Bits 0-7 Control Register Six Control Register Six Bits 0-7 Control Register Six Bits 0-7 Control Register Six Bits 0-7 Control Register Control Register Control Register Six Bits 0-7 Con | | , , | Control Register Three Bits 0-7 | ł | | | Load DMA Address (MSB) | | CR6-07 CSA0+ / 10 CSA9+ / 10 CSA9+ / 16 DATLAT - | | | Control Register Five Bits 0.7 | | | | Load DMA Address (LSB) | | CSA9+/ DATLAT - 16 DCOK+ 4 DEMAND+ 5 DMATIME - 6 DONE + 11,114,114,115,177 EADD - 6 EDATA EMPTY + 16 ENFIFO 16 ENFIFO 16 ENFIFO 16 ENFIFO 16 ENFIFO 17 EADD - 7 EADD - 7 EADD - 7 EADD - 7 EADD - 8 EMBLY - 18 E | | 11 | Control Register Six Bits 0-7 | İ | | | Load DMA Address (EXI) | | CSA9 + DATLAT - 16 Data Late Data Late Data Late DCOK + 4 DEMAND + 5 DMATIME - 6 DMA Transfer Time DMATIME - 6 DMA Transfer Time DMATIME - 6 DMA Transfer Done DMA | CSA0+/ | 10 | Control Store Address Bits | I | | | Load FIFO Buffer | | DATLAT - DCOK + 4 DC Power OK DC Power OK DEMAND + 5 DMA Transfer Time DNA Transfer Time DMA Transfer Time DMA Transfer Time DMA Transfer Time DMA Transfer Time DMA Transfer Done DMA Transfer Done DMA Transfer Time DMA Transfer Done DMA Transfer Done DMA Transfer T | | | Zero Through Nine | l | | | Load Transport Control Register | | DEMAND+ DMATIME- DONE+ DONE DMA Transfer DATA DEVELOPMENT DATA DATE DATA OUT (Received) Data In (Received) Data In (Received) Data Dout Out (Received) Data Dout Out (Received) Data Dout Out (Received) Data Dout Out (Received) Data Dout Out (Received) RESET REBUS SCLK SCLK System Clock: 166.6 nsec Set End of Tape Set End Oot Tape Set End Out Transmit Data In Transmit Data In Transmit Data In Transmit Data In Transmit Data Out D | DATLAT - | 16 | Data Late | l | LXR9 | | | | DMATIME— DONE + | | | | 1 | | 16 | Output of FIFO Active | | DONE + DOO + /DO7 + d | | | Demand Bus Cycle | | | 17 | | | D00+/D07+ 4,5,8, 11,14, 15,17 8-Bit D Bus Lines Input to 2901 Enable Address Enable Data Enable Interface to Q Bus EIFACE - 6 FIFO | | ١٥ | DMA Transfer Time | | _ | | Write Byte (Received) | | 11,14, 15,17 8-Bit D Bus Lines Input to 2901 Enable Address Enable Data Enable Data Enable Data Enable Data Enable Interface to Q Bus Enable Interface to Q Bus Enable FIFO En | | 458 | DWA Transfer Done | | | | | | EADD— EADD— EDATA— EDATA— EDATA— EIFACE— EIFACE— EMPTY + 16 ENTIFO 16 ENABLE FIFO 17 EADD/FAD9 16 EADD/FAD9 17 18 EADD/FAD9 18 EADD Address Bits 0-9 (10 Bits) EADD Address Bits | D00 17D01 + | 11 14 | | | | | Direct Memory Request (Received) | | EADD — 6 Enable Address Enable Data | | | 8-Bit D Bus Lines Input to 2901 | | | | Palassa Rus | | EIFACE – 6 EIFACE – 6 EMPTY + 16 EMPTY + 16 ENFIFO | | | | | | | Reset—BDCOK INIT or Power-Up | | EIFACE — 6 Enable Interface to Q Bus FIFO is Empty | | | | | | | Reply (Received) | | EMPTY + 16 ENFIFO | | | | | RSTR+ | - | | | EOTSTA+ ERASE + 15 FADD/FAD9 | | | | | | | Synchronize (Received) | | ERASE + 15 Fase Tape Interface Signal FIFO Address Bits 0-9 (10 Bits) FOCG/ID FORMATT | | | | | | | | | FAD0/FAD9 FCCG/ID FCCR FDBY FDBN FCER FDBN FFEN FFAD FFFN FFFN FFFN FFFN FFFN FFFN FFF | | | | | | | | | FCCG/ID FCER FCER FORMATT FORM | | | FIFO Address Bits 0.0 (10 Bits) | | | | | | FCER FDBY FDBY FDEN FDEN FDEN FORMATT FEBOR FEEN FERASE FEOT FFFN FFFN FFFN FFFN FFFN FFFN FFFN FF | | 15 | Formatter Identification Burst | | | - | | | FDBY | FCER | 15 | Formatter Corrected Error | | | - | | | FDEN | | 15 | Formatter Data Busy | | | | | | FEDIT FERASE 15 Formatter Edit TRPLY 5 Formatter Erase Transmit Reply Transmit Synchronize Transmit Write Transmit Write Transmit Write Transmit Write Transmit Write Transmit Write Byte VEC+ 15 Formatter Busy VEC+ 15 Formatter Enable Write Transmit Write Transmit Write Byte Vector Enable Write Transmit Write Byte Vector Enable Write Transmit Write Byte Vector Enable Write to Formatter Enable Write to Formatter Enable Write to Formatter External Source Literal Select External Source Switches 2 Select External Source ROM Select | | 15 | Formatter Density | | | - | | | FEMASE FEOT FEOT FEOT FFAD FFAD FFAD FFBY FFBY FFBN FFEN FFEN FFFN FFFN FFFN FFFN FFFN | | | | ŀ | TRPLY | 5 | Transmit Reply | | FFAD 15 Formatter End of Tape 15 Formatter End of Tape 15 Formatter Address 15 Formatter Busy 15 Formatter Enable 15 Formatter Enable 15 Formatter File Mark 15 Formatter File Mark 15 Formatter File Protect 15 Formatter File Protect 15 Formatter Go 15 Formatter Go 17 External Source Switches 2 Select 17 External Source Switches 2 Select 17 External Source ROM Select 18 External Source ROM Select 19 Sel | | | | | | 6 | | | FFBY 15 Formatter Busy VEC+ Vector Enable Vector Enable WRT Write to Formatter File Mark SDD 13 External Source Literal Select External Source Switches 2 Select FORD SUBSECTION SOURCE FORD SUBSECTION SOURCE FORD SUBSECTION SUBSECTI | | | | | | 3 | Transmit Write | | FFEN 15 Formatter Enable WRT Street Source Literal Select External Source Switches 2 Select External Source ROM S | | | | | | | | | FFPT 15 Formatter File Mark | 4 | | | İ | | 10 | | | FFPT 15 Formatter File Protect XSDD 13 External Source Switches 2 Select XSDE 13 External Source ROM Select 15 Formatter Go | | | | | | 12 | vyrite to Formatter | | FGO 15 Formatter Go XSDE 13 External Source ROM Select | FFPT | | | İ | | 13 | External Source Switches 2 Soloct | | | | 15 | Formatter Go | | | 13 | External Source ROM Select | | 1 ASDI 13 External Source HAM Select | FHER | 15 1 | Formatter Hard Error | . 1 | XSDF | 13 | External Source RAM Select | Table 5-2. Term Listing (Continued) | Term | Origin<br>Sheet | Description | |---------|-----------------|--------------------------------------------| | XSD0 | 13 | External Source Slave Address<br>Select | | XSD1 | 13 | External Source Data Input (MSB)<br>Select | | XSD2 | 13 | External Source Data Input (LSB)<br>Select | | XSD3 | 13 | External Source CPU Bus Status<br>Select | | XSD4 | 13 | External Source FIFO Buffer Select | | XSD7 | 13 | External Source Transport Status 1 Select | | XSD8 | 13 | External Source Transport Status 2 Select | | XSD9 | 13 | External Source Switches 1 Select | | Y00/Y07 | 12 | 8-Bit Y Bus from 2901 | | ZERO+ | 12 | Zero Result Output of 2901 | #### THEORY The coupler may be examined as three parts: computer interface, formatter interface and coupler internal functions. Signals from and to the computer are described in Section 1, Table 1-1. Signals from and to the formatter are described in Table 1-2. Figure 5-2 is a simplified block diagram illustrating the interfaces and listing the major functional components. Single lines in the illustration represent serial data and the wide lines represent parallel data. A detailed block diagram of the coupler is shown on Sheet 1 of the logic drawings. The numbers in the blocks on Sheet 1 refer to the sheet numbers of the other logic diagrams. ### Computer Interface The purpose of the computer interface is to (1) buffer lines between the Q Bus of the computer and the coupler and (2) synchronize information trans- fers. There are two major classes of lines connected to the computer interface: - a. Data/address lines - b. Control lines There are 16 bidirectional data/address lines and six extended address lines. Both device addresses and data are transferred over these lines. Address information is first placed on the lines by a bus master. The bus master then either receives input data from, or outputs data to, the addressed slave device, or memory, over the same lines. During initial control and status-transfer sequences, the coupler is a slave device. During data transfers, the coupler is a bus master and either receives data from, or outputs data to, the processor memory via the DMA facility. The control lines request information transfers, select the type and direction of transfers, and synchronize the transfers. The control lines are functionally unidirectional and originate either at the processor or at the coupler. The computer interface controls the synchronization, or "bus arbitration" sequence. Bus synchronization is done by a separate hardware state processor, rather than by the microprocessor, to minimize bus use by the coupler. This permits the tape coupler and many other devices to use the DMA channel efficiently on a time multiplexed basis. ### Microprocessor A bit-slice microprocessor with an internal 8-bit bus is the timing and control center of the coupler. The microprocessor is controlled by instructions stored in Programmable Read Only Memory (PROM). These instructions, called firmware, cause the microprocessor to operate in a prescribed sequence. Figure 5-2. Simplified Block Diagram Tape Coupler The Q Bus hardware registers (TSDB/TSBA and TSSR) reside in a 256-byte RAM which is also used by the microprocessor to buffer up to 8 bytes of data during DMA transfers, store command packets, and store status and errors used in assembling message packets. The DMA buffer in RAM, in conjunction with a 1024 x 8-bit FIFO RAM data buffer and two hardware byte registers in the peripheral interface, provide a total of up to 1034 bytes of data buffering between the drive interface and the Q Bus, all but completely eliminating the likelihood of errors (a byte of data can be considered the equivalent of a character). An on-board 512-byte table PROM increases overall efficiency by aiding the microprocessor in processing errors and status. ## Peripheral Interface The purpose of the peripheral interface is to permit communication between the coupler and tape drive. The peripheral interface comprises: - A. Line drivers and receivers that buffer the data, status, and control lines between the coupler and the tape drive formatter over cable lengths of up to 25 feet, - B. Jumpers and switches permitting flexibility in tape subsystem configurations, - C. A 1K x 8-bit FIFO data buffer between the coupler and the tape drive. ### Computer Interface The computer interface comprises the following logic elements: - A. Data/address registers and receivers/drivers - B. Extended address register and receivers/drivers - C. Address decode logic - D. Control receivers/drivers - E. Status and control logic - F. Jumpers and switches permitting flexibility in CPU system configuration The computer interface is a hard-wired logic section that buffers and synchronizes information transfers over the Q Bus between the coupler and another device. The address decode logic dynamically monitors the Q-Bus address lines. When the address of the TSDB/TSBA or TSSR/TSDBX register associated with the coupler is asserted or a bus request has been granted, the status and control logic is enabled, alerting the microprocessor to a bus cycle requiring immediate servicing. # Address Decode Logic (Sheet 5) The address decode PAL (16D) enables flip-flop 17D-9 to be set by RSYNC+ if one of the coupler addresses is detected. One of four possible blocks of addresses can be selected by the jumpers JP1 and JP2 connected to pins 1 and 19 of PAL 16D. (See Section 2 for address selection.) Up to four logical units (four pairs of registers) can be accessed within each address block, depending upon how many units are enabled by switches S9 and S10. Additional inputs to the address decode logic are the 13 least significant address bits from the Bus data/address register and receivers/drivers (Sheets 2 and 3) and the BBS7L signal from the Q Bus. The four least significant address bits are gated to the D Bus by XSD0— through circuit 14D, which is the "decode slave address" signal from the D-Bus source decode logic (Sheet 13). # Data/Address Register Receivers/Drivers (Sheets 2, 3, 4) The 16 data and least significant address bits are buffered between the Q Bus and the coupler Y Bus by circuits 16F, 14F, 12F and 13F shown on Sheets 1, 2 and 3; the six most significant address bits are buffered by circuits 15F and 20F (Sheet 3) and originate at output register 15E (Sheet 3). Signal EADD—connects address bits from the coupler Y Bus to the Q Bus. The byte-wide Y Bus is strobed into the 22-bit-wide address bus by signals LXR2, LXR3 and LXR4. Note that three of the four least significant Y-Bus bits are connected through up/down counter 18E to data/address bus transceiver circuit 16F. This up/down address counter automatically updates the address after each DMA. When the DMA address rolls over a quad-word boundary, signal ADD0VFL+ is activated, signaling the microprocessor to update the upper address bits. Received data/address lines are labeled BD0-BD15. The received data signals are latched into receiver registers 13D, 15D by LDDIR— and connected to the D Bus by XSD1— and XSD2—. Data from the Y Bus is stored in data driver registers by LXR0— and LXR1— and enabled onto the Q Bus by GDATA— and EIFACE—. # Bus Control Receivers/Drivers (Sheets 4, 5, 6, 7) The control lines of the Q Bus are buffered on the coupler by circuits 19F, 18F, 20F, 17F and 11F. Bus control drive circuit 19F is enabled by DMATIME— and circuit 11F is enabled by the BREQ— signal. # Bus Status and Control Logic (Sheets 5, 6, 7, 8) To minimize time on the bus, bus transfers are handled mostly by hard-wired logic with very little intervention by the microprocessor. Information transfers are of two kinds: programmed I/O and direct to memory (DMA). During programmed I/O transfers the processor is bus master with the coupler as slave. During DMA transfers the coupler is bus master with memory as slave. The bus status and control logic comprises: A) controller bus request/grant logic (Sheet 7), B) DMA logic (Sheet 6), C) timing, status and self-test logic (Sheet 8), and D) slave reply logic (Sheet 5). The crystal-controlled time base for the coupler is established by a 12 MHz oscillator (Sheet 8) whose output is divided by two by flip-flop 1E-9 to generate symmetrical 167-nanosecond clock signal SCLK—. Self-test latch IE-5 controls the diagnostic light and supplies the STLGOOD+ signal via the Q-Bus status register to the D Bus. A loss of power to the controller (DCOK+ goes false) immediately clears IE-5. Flip-flop IE-5 sets if the coupler passes self test (XLR0, YO0). Bus control lines to the coupler, as well as some internal status conditions, are stored by buffered register 12D and connected to the microprocessor D-Bus by XSD3—. The controller interrupt logic is shown on Sheet 7 and the DMA control logic is shown on Sheet 6. Note that both interrupts and DMA transfers must be preceded by a request sequence to permit the coupler to become bus master. For a detailed discussion of Q-Bus timing and control, review the LSI-11 Bus section of the DEC microcomputers handbook. ### **Bus Transfer Timing** Bus transfers are divided into the following operations: - Data Input Transfer (DAT1) as slave (Programmed I/O) - Data Output Transfer (DAT0) as slave (Programmed I/O) - Data Input Transfer (DAT1) as master (DMA) - Data Output Transfer (DAT0) as master (DMA) - Interrupt Vector Transfer Programmed I/O transfers are initiated with the coupler when the computer places the device address of the coupler on the BDAL00 through BDAL15 lines, asserts the BBS7L signal, and asserts signal BSYNCL. Within the coupler, BSYNCL converts to RSYNC. Address decoder 16D monitors the address lines. When the coupler address is decoded and RSYNC is asserted, the 17D-9 flip-flop sets. This informs the microprocessor of an I/O register transfer (programmed I/O) that needs servicing. The sequence for a DATI operation is shown in Figure 5-3. The coupler responds to input requests by asserting BRPLY within 10 microseconds of a DATI request. DATI operations read the coupler I/O registers. Figure 5-3. Q Bus DATI Transfer (Coupler as Bus Slave) The sequence for a DATO operation is shown in Figure 5-4. DATO operations write to the coupler I/O registers. DMA transfers are between the coupler and computer memory. The coupler is always bus master. There are two transfer types: data into the coupler (DATI) and data out of the coupler (DATO). Once the coupler has been granted DMA bus control, the transfer sequence is similar to I/O bus transfers, except that now it is bus master. Figure 5-4. Q Bus DATO Transfer (Coupler as Bus Slave) Figure 5-5 illustrates the DMA DATI timing (coupler as bus master); Figure 5-6 illustrates the DMA DATO timing. Interrupt vector transfer timing is illustrated by Figure 5-7. Interrupt requests are originated by control pulse BREQ. Figure 5-5. Q Bus DATI Transfer (Coupler as Bus Master) Figure 5-6. Q Bus DATO Transfer (Coupler as Bus Master) Figure 5-7. Interrupt Vector Transfer ## **Microprocessor Elements** The microprocessor comprises the following major elements: - A. 256 x 8 RAM - B. 512 x 8 ROM - C. Condition code and bit test multiplexers - D. 8-bit Arithmetic and Logic Unit (ALU) - E. 1K x 56-bit control store PROM - F. 2910 address sequencer - G. Vector register - H. Source, destination, and control pulse decode logic These elements are interconnected to form the "brain" of the controller. Information is transferred among the elements over internal buses (the Y and the D buses.). A microprocessor functions under control of instructions stored in the control store. These instructions are called microinstructions because most often a series of them is required to perform a function. All of the microinstructions are called firmware, since once stored in the PROM, they cannot be altered. To understand the function of a microprocessor, please refer to "The Microprogramming Handbook" from Advanced Micro Devices, Inc., 901 Thompson Place, Sunnyvale, California 94086. Detailed technical descriptions of the 2901 four-bit, bipolar microprocessor slice and of the 2901 control processor are given in Advanced Micro Devices "AM2900 Family Data Book." These two elements are the major components of the controller. #### 256 x 8 RAM (Sheet 14) This RAM is the dynamic storage section of the coupler. Table 5-3 shows the contents of the RAM. The first 16 locations are reserved for the TSBA and TSSR register contents for each of the four logical units that can be connected to the coupler. Also located in the RAM are the TSDBX registers, DMA DATA buffer and a context buffer for each of the four possible logical units. Each context buffer, shown in Table 5-4, contains internal drive status and an area reserved for assembling message packets. Address register/counter 6E and 7E controls the RAM address lines. The starting address of the section of RAM to be written/read is loaded into the address register from the Y Bus by LXRE—. Signal INCRAM increments the RAM address. The RAM consists of circuits 8E and 9E. The RAM data lines are connected to registers 10E and 10D. Signal LXRF— writes the contents of the Y Bus into the addressed RAM location. Signal XSDF—gates the contents of the addressed RAM location to the D Bus. Table 5-3. 256 x 8 RAM Contents | Table 5-3. 256 x 8 RAM Contents | | | | | | | | | |--------------------------------------------------------------|----------------------------------------------------------------------|------------------|----------------------------------------------|--|--|--|--|--| | RAM Address<br>(Hex) | Register | Unit | Bytes | | | | | | | 00 L*<br>01 H | TSBA | | | | | | | | | 02 L<br>03 H | TSSR | 0 | | | | | | | | 04 L<br>05 H | TSBA | | | | | | | | | 06 L<br>07 H | TSSR | 1 | | | | | | | | 08 L<br>09 H | TSBA | _ | 16 Bytes | | | | | | | 0A L<br>0B H | TSSR | 2 | | | | | | | | 0C L<br>0D H | TSBA | | | | | | | | | 0E L<br>0F H | TSSR | 3 | | | | | | | | 10 L<br>11 H<br>12 L<br>13 H<br>14 L<br>15 H<br>16 L<br>17 H | COMMAN<br>PACKET | D | 8 Bytes | | | | | | | 23<br>27<br>2B<br>2F | TSDBX<br>TSDBX<br>TSDBX<br>TSDBX | 0<br>1<br>2<br>3 | 4 Bytes | | | | | | | 30<br>37 | DATA DMA<br>BUFFER | | } 8 Bytes | | | | | | | 38<br>3F | BLANK TAPE<br>TIMEOUT COUNTER | | 8 Bytes | | | | | | | 80-9C<br>A0-BF<br>C0-DF<br>E0-FF | UNIT 0 CONTEXT<br>UNIT 1 CONTEXT<br>UNIT 2 CONTEXT<br>UNIT 3 CONTEXT | | 32 Bytes<br>32 Bytes<br>32 Bytes<br>32 Bytes | | | | | | | *L = Low Byte | e, H = High Byte | | | | | | | | Table 5-4. TSV05 Emulation Transport Context 15 14 13 12 11 10 9 7 6 5 4 3 2 1 | | | | 15<br>7 | 14<br>6 | 13<br>5 | 12<br>4 | 11<br>3 | 10<br>2 | 9 | 8 | BIT POSITION | |----------------------|--------|-----------------|------------|--------------|----------|------------|------------|--------------|--------------|------------|---------------------| | | L | ر 00 [ | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | ) | | MESSAGE | н | 01 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | | BUFFER<br>ADDRESS | ΕX | 102 | | | A21 | A20 | A19 | A18 | A17 | A16 | | | ADDITEGO | | L03 [ | | | | | | | | | SET | | LENGTH OF | L | ∫04 | | | | | | | | | > CHARACTERISTICS | | MESSAGE BUFFER | Н | 05 | | | | | | | | | DATA | | CHARACTERISTICS | | ∫06 | ESS | ENB | EAI | ERI | | | | | | | MODE DATA | | 07 | | | | | | | | | | | EXTENDED | | {08 | | | HSP | | | | | | | | FEATURES & | | (09 | | | | | | | | | | | BUFFERING<br>CONTROL | | 0A | | | | | | | | | | | | | 0B | | | | | | | | | <b>\</b> | | HEADER | L | {OC OD | | | | | | | | | | | • | Н | (OE | | | | | | | | | | | DATA FIELD<br>LENGTH | L<br>H | {oF | | | | | | | | | | | RBPCR | Ľ | (10 | | | | | | | | | | | RBFOR | Н | <b>{</b> 11 | | | | - | | | | | | | XST0 | L | \( \) 12 | MOT<br>S | ONL<br>S/1/3 | IE<br>S | VCK<br>S/3 | PED<br>S | WLK<br>S/3/6 | BOT<br>S/2/3 | EOT<br>S/2 | | | | н | 13 | TMK<br>S/2 | RLS<br>2 | LET<br>2 | RLL<br>2 | WLE<br>3/6 | NEF<br>3 | ILS<br>3 | ILS<br>3 | MEGGAGE | | XST1 | L | ſ <sup>14</sup> | | | | | | | UNC<br>4 | MTE<br>4 | MESSAGE<br> PACKET | | | | 1 | DLT | | | | | | | RBP | | | | Н | 15 | 4 | | | | | | | 8 | 4 1 | | XST2 | L | <b>∫</b> 16 | XFS<br>S | | | | | | | | 11 | | | Н | <b>1</b> 7 | OPM<br>S | | | | | | | | | | XST3 | L | ∫ 18 | | OPI<br>6 | REV<br>S | | DCK<br>S/6 | | | RIB<br>2 | ] | | | н | 19 | | | | | | | | | ] | | XST4 | L | (1A | | | | | | | | | 1 | | 7014 | Н | <b>₹</b> 1B | | | | | | | | | 」ノ | | | | 1C | | | | | | | | | | | | | 1D | | | | | ļ | | | <b> </b> | 4, | | | | 1E | | | | | | | DCK<br>ST | EOT<br>ST | INTERNAL<br>STATUS | | | | 1F | MBR | ONL<br>ST | ATTNQ | VCK<br>ST | RWDQ | RWDG | OLD<br>REV | CMD<br>WRT | | ## 512 x 8-Bit ROM (Sheet 14) ROM 11D is the "data look-up table" of the microprocessor. It contains constants and mask bits that permit rapid manipulation of tape subsystem information by the 2901 ALU. The ROM contents are typically used during A) command decoding, B) error logging, and C) command/interrupt queueing. ROM address register 11E is loaded from the Y Bus by LXRD—. The contents of the address location are gated to the D Bus by XSDE—. The self-test LED flip-flop (15) is tied to the Table ROM to enable accessing the upper half of the ROM. ## Controller Test Logic (Sheet 9) The purpose of this logic is to perform conditional tests during specific instructions and either enable or disable the CCE— input to the microsequencer. The seven conditions tested are gated to the CCE—output of test function multiplexer 2D by CR4-1 through CR4-3. The conditions tested for are: - A. Selected bits of the Y Bus - B. Zero - C. Nonzero - D. Carry - E. No carry - F. Slave response or interrupt grant received (DEMAND+) - G. DMA cycle complete (DONE) Y-Bus bits to be tested are selected by CR1-0 through CR1-2 which control multiplexer 4D. The selected bit is latched in register 2E by SCLK. Register 2E also stores the zero and carry conditions of the ALU. The flip-flops (3D) in both the DEMAND and DMA cycle DONE circuits guarantee that the external signals associated with these events are synchronized with the system clock. ## 2901B Microprocessor ALUs (Sheet 12) The microprocessor ALUs comprise two AM2901B, four-bit, bipolar, microprocessor bit-slice integrated circuits connected in cascade to perform data manipulation on 8-bit bytes. A description of the operation of this device is given in the "AM2900 Family Data Book." The D Bus supplies external data to the ALUs; data from the ALUs is on the Y Bus. Control inputs to the ALUs are from the control store and are shown in Table 5-5. Table 5-6 lists the outputs of the ALUs. ### Address Sequencer (Sheet 10) The address sequencer is an AM2910 microprogram control circuit described in "The AM2900 Family Data Book." It controls the sequence of execution of microinstructions stored in the control store. Control store output address lines CSA0 through CSA9 select one of 1024 locations in the control store. Bits 4 through 7 of CR4 supply instruction codes to the control processor. Any one of 16 instructions can be selected. The instructions can be Table 5-5. Control Inputs to 2901B ALU | ALU<br>Mnemonic | Signal<br>Source | Definition | |-----------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A3 | Control<br>Store<br>CR1-4 to<br>CR1-7 | Address inputs to the A port of the 16-byte ALU memory. | | B0-B3 | Control<br>Store | Address inputs to the B port of the B Bus 16-byte ALU memory. | | 10-18 | Control<br>Store | Instruction control lines: lines 0-2 select the data source to the ALU; lines 3-5 select the ALU function to be performed; lines 6-8 determine the destination of the output of the ALU (within the ALU) and the source of data supplied to the Y (output) Bus. | | CIN | Control<br>Register | Carry input to ALU. Used during arithmetic operations. | | СР | Crystal<br>Oscillator | 167 nanosecond clock to ALUs. | Table 5-6. 2901B ALU Outputs | Mnemonic | Definition | | |----------------|-------------------------------------------------------|--| | Zero + (F = 0) | Indicates result of ALU operation is Zero | | | COUT+ | Indicates a "carry out" of ALU | | | RAM0 | Least significant bit of RAM input shift multiplexer. | | | RAM3 | Most significant bit of RAM input shift multiplexer. | | | Q0, Q3 | Q Register shift ports | | | Y0-Y7 | 8-bit output of ALU, Y0 is the LSB. | | modified by the state of the CCE— input. The instructions select the next source of addresses to the control store. The primary sources of addresses are as follows: - A. A program counter/register within the control processor - B. A five-word stack within the control processor - C. Branch addresses directly from bits 0-7 of field five (CR5), CR4-0, and CR6-7 - D. Microvector Address Register ID ### Control Store (Sheet 11) The control store contains the firmware that controls the operation of the coupler. It comprises seven 1024 x 8-bit Programmable Read Only Memories (PROMs) identified as 1A, 2A, 3A, 4A, 5A, 6A and 7A. The PROMs have a pipeline register at the output. The seven PROMs produce a 56-bit instruction word divided into seven 8-bit fields. The contents of the control store are addressed by the address sequencer and strobed into the pipeline register by the SCLK—clock. The contents of the pipeline register (CR1-0/7 through CR6-0/7 and literal D00/07) are routed throughout the logic of the coupler. Signal VEC+ disables the CR5 PROM outputs while the microvector address register is connected to the control processor. Signal XSDA- connects the contents of literal PROM 7A to the D Bus. # Microvector Address Register (Sheet 10) This register is loaded with the contents of the Y Bus by signal LXRB—. If conditional testing makes the VEC output of the microsequencer True, the output of register ID supplants CR5 bits 0-7 as direct address inputs to the microsequencer. Note that VEC+ disables PROM 2A outputs. # Source, Destination, and Pulse Decode Logic (Sheet 13) This logic comprises multiplexers enabled by bits of control registers CR6 and CR3 and the SCLK signal. The multiplexer outputs synchronize interaction of the various elements of the coupler. Destination decode multiplexers 3E and 4E generate outputs that load registers with data from the Y Bus. Source decode multiplexers 6B and 6C connect the outputs of registers to the D Bus. The terms "source" and "destination" refer to the microprocessor ALUs: source of data to the ALU, destination of data from the ALU. Control pulse multiplexer 18A generates pulses that initiate or terminate a function. The pulses primarily clock, direct set, or direct clear control flip-flops. Note that the effect or function of each line of the registers is labeled on the logic drawing. ### Peripheral Interface The peripheral interface comprises the following logic sections: - A. Tape drive configuration switches and jumpers - B. Tape drive control, command, and status logic - C. FIFO data buffer controller D. FIFO data buffer and tape drive data I/O logic drivers and receivers # Tape Drive Configuration Switches (Sheet 14) Switch PAC 18B permits the operator to: A) select the interrupt vector addresses for logical units 1 through 3 (S1-S7), B) set Extended Features (Enable Address bits 10-21) (S8), and C) set the number of drives connected to the system (S9, S10, shown on Sheet 5). See Section 2 for a description of the switch settings. The vector address switches are gated to the D Bus by buffer 17B at the intervals determined by XSD9—. # Control, Command and Status Logic (Sheet 15) This logic comprises registers that store the control (13B) and command (12B) signals to the tape drives and gate status signals from the drives to the D Bus (15B, 16B, 17E). Signal LXR7 stores the contents of the Y Bus into 13B; LXR5 stores the contents of the Y Bus into 12B. Tape drive status is gated to the D Bus during XSD7 and XSD8 and XSDD times. Transitory signals, such as file mark, hard or corrected error, end-of-tape mark, etc., are stored by latches 14B-13, 14B-7, 16C-9, and 16C-5. The relationship among the control, command and status signals is described in the "Interface Description" section of the tape drive manual. ## FIFO Controller (Sheet 16) The FIFO controller supplies addresses and control signals to the FIFO data buffer. The FIFO is a buffer between the tape drive read/write data lines and the DMA buffer in the 256 x 8 RAM. All data between the CPU and tape drives passes through the FIFO buffer. The FIFO controller logic is enabled by the ENAFIFO signal (flip-flop 10C-9). FIFO address circuit 7D is basically two 10-bit, wrap-around counters used as pointers to produce the FAD0-FAD9 address lines to the FIFO buffer. An input-to-FIFO counter is advanced by S1; an output-from-FIFO counter is advanced by S0. After S1 is clocked, FIFWT— is asserted. After S0 is clocked, FIFRD— is asserted. FIFWT— means "write data into FIFO from either tape or the Y Bus." FIFRD— means "read data from FIFO to either tape or the D Bus." S-R latches are associated with the S0 and S1 inputs. Flip-flop 14B-9 and associated gates control S0; flip-flop 14B-4 and associated gates control S1. When reading data from tape, signal FRSTR causes 14B-4 to set and S1 to advance the associated address counter and generate FIFWT—LXR6—sets 14B-4 when the FIFO is loaded from the DMA data buffer. 14E-4 is cleared by FIFWT—delayed by C8 and R6. 14B-9 is set by either FDWDS (write to tape) or XSD4— and SCLK— (write to DMA data buffer). FIFRD— delayed by C7 and R5 clears 14B-9. Conditions OUTACT+, INACT+, FULL+, EMPTY+, and DATLAT- are FIFO status signals gated to the D Bus for monitoring by the microprocessor. Note that the S1 and S0 inputs are enabled after the trailing edge of the clock signals to the latches. The Data Late (DATLAT-) signal is generated if either 12C-5 or 12C-9 set. These flip-flops set if either write or read strobes are too close together. ## FIFO Data Buffer (Sheet 17) The 1024 x 8-bit FIFO (8C and 7C) buffers all data between the tape drive and the DMA buffer in the 256 x 8 microprocessor RAM. Circuit 9C is a parity generator/checker. Odd parity is generated to the output buffers; if even parity is detected at the input of the FIFO, PARER+ flip-flop 11C-9 sets. Signal WRT— sets flip-flop 11C-5, causing odd parity to be generated during data transfers to tape. During this time, the PARER+ flip-flop is disabled. The following sequence occurs during data transfers to tape: - A. ENAFIFO+ signal asserted: - B. LXR6-- clocks Y-Bus data into register 9B and clocks S1 input of FIFO controller 7D; - C. FIFWT— enables 9B outputs to FIFO data lines and writes data into the location addressed by FAD0-9; - D. Sequences B through C repeat until the sequence is terminated. - E. Before, or during, the preceding sequence, signal FG0 was issued to the addressed tape drive. Tape motion started and, after tape is up to speed (FDBY asserted), FDWDS strobe is received. - F. FDWDS clocks S0 input of FIFO controller 7D. - G. Address lines FAD0-FAD9 select the first location that had been loaded with data - H. Trailing edge of FIFRD— clocks FIFO data into register 8B and clocks parity bit flip-flop 11C-5. - Input and output transfers are alternated until 1) word count is zero, which terminates input transfers, and 2) EMPTY + is detected, which terminates output transfers. ### Note The total data buffer size in the coupler is actually 1034 bytes: 1024 FIFO buffer, input and output FIFO registers, and an eightbyte buffer in the 256 x 8 RAM. During data transfers from tape, RSTR—strobes tape data into register 10B. WRT+ is false in the read mode. Therefore, the output of 9B is disabled and the output of 10B is connected to the FIFO data lines and written into FIFO by FIFWT—. The addressed contents of the FIFO are connected to the D-Bus lines by XSD4—after register 7B is loaded with FIFO data by FIFRD—. #### MICRO SEQUENCER +5٧ (C\$A1Ø) (I) CR6-7-CSA9+ (1) CR4-Ø-CSA8+ CR5-7-CSA7+ CR5-6 -CSA6+ CR5-5-DØ5 CBA5+ Y04 1 CR5-4-DØ4 CSA4+ Y03 39 40 DØ3 CR5-3-CSA3+ 192 37 CR5-2-CEA2+ 36 DØ1 YØ1 35 CR5-1-C\$A1+ 34 DØØ (II) CR5-Ø-CSAØ+ (1) 14 cc (9) CCE -(II) CR4-7-FULL MAP 07 CR4-6-PL DE CR4-5-VECD5 (II) CR4-4-- VEC+ (1) 74504 13dCCEN MICRO VECTOR ADDRESS 150 RDL B REG. (2) YØ7+ ID YØ6+ LS374 YØ5+-YØ4+ YØ3+-14 YØ2+ 17 16 YØ1+-18 (B) YØØ+-3 LXRB-(8) 5CLK--DISTRIBUTED LOGIC CORP REVISED LOGIC DIAGRAM SHT 100F 17 853042 Corporate Headquarters 1555 S. Sinclair Street P.O. Box 6270 Anaheim, California 92806 Telephone: (714) 937-5700 Telex: 6836051 Eastern Regional Sales Office 64-A White Street Red Bank, New Jersey 07701 Telephone: (201) 530-0044 # **European Sales and Service** Chester House Chertsey Road Woking, Surrey GU21 5BJ ENGLAND Telephone: (04862) 70262/7 Telex: 859321 DILOGI G