# EUROCOM-17-5xx # **Dual 68040 CPU Board with Graphics** ## **Service Manual** Revision 1 A for EUROCOM-17-5xx Hardware Revision 1.A Revision History EUROCOM-17-5xx | Rev. | Changes | Date | |------|---------------------------------|----------------| | 1 A | valid for Hardware Revision 1.A | 31.01.95, T.K. | | | | | | | | | | | | | | | | | #### **WARNING!** This equipment generates and can radiate radio frequencies. If not installed in accordance with the instruction manual, it may cause interference to radio communications. The equipment has not been tested for compliance with the limits for class A computing devices, pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against such interference, but temporary usage is permitted as per regulations. Operation of this equipment in a residential area is likely to cause interference, in which case the user, at his own expense is required to take whatever measures may be required to shield the interference. #### **DISCLAIMER!** This service manual is compiled for a specific revision of the product covered. It is not guaranteed to cover the most recent revision. It is believed to be useful as an overview of the technical implementation, however. If service documents for another revision are required, please contact ELTEC - the revision-specific documentation is available on request. The information in this document has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. ELTEC reserves the right to make changes to any products to improve reliability, function or design. ELTEC does not assume any liability arising out of the application or use of any product or circuit described in this manual; neither does it convey any license under its patent rights nor the rights of others. ELTEC products are not authorized for use as components in life support devices or systems intended for surgical implant into the body or intended to support or sustain life. Buyer agrees to notify ELTEC of any such intended end use whereupon ELTEC shall determine availability and suitability of its product or products for the use intended. ELTEC points out that there is no legal obligation to document internal relationships between any functional modules, realized in either hardware or software, of a delivered entity. This document contains copyrighted information. All rights including those of translation, reprint, broadcasting, photomechanical or similar reproduction and storage or processing in computer systems, in whole or in part, are reserved. EUROCOM is a trademark of ELTEC Elektronik AG. Other brands and their products are trademarks of their respective holders and should be noted as such. © 1995 ELTEC Elektronik AG, Mainz EUROCOM-17-5xx Table of Contents # **Table of Contents** | | | Pa | ıge | |----------|--------------------|--------------------------------------------------------|-----------| | Li<br>Li | st of T<br>st of F | Contents | III<br>IV | | 1 | Signa | al Names | . 1 | | 2 | Desc | ription of Schematics | 13 | | | 2.1 | Connectors P1 and P2 | 13 | | | 2.2 | Connectors LEB and Memory Module | 13 | | | 2.3 | VIC | 14 | | | 2.4 | VMEbus Buffers and Comparators | 15 | | | 2.5 | CPUs | 15 | | | 2.6 | SCSI Interface | 15 | | | 2.7 | Serial Interface | 16 | | | 2.8 | Ethernet Interface | 16 | | | 2.9 | CIOs, Switches, Display | 16 | | | 2.10 | Video RAM | 17 | | | 2.11 | Address Generator, Address Multiplexer, Sync Generator | 17 | | | 2.12 | RAMDAC and Interface | 18 | | | 2.13 | IOC-2 and Bus Converter | 18 | | | 2.14 | Watchdog and Reset | 19 | | | | Clock Generation and Refresh | | | | 2.16 | EPROM, Flash EPROM, and SRAM | 20 | | | | | Page | |---|------|------------------------------------|------| | | 2.17 | Keyboard Controller, Control Logic | 21 | | | 2.18 | Address Decoding and Arbiter | 22 | | 3 | Hard | lware Selftest | 23 | | | 3.1 | Reset | 25 | | | 3.2 | System CIO Initialization | 25 | | | 3.3 | EPROM Checksum | 26 | | | 3.4 | First Access to VIC | 26 | | | 3.5 | Minimum VIC Initialization | 26 | | | 3.6 | RAM Test | 27 | | | 3.7 | VMEbus Address Decoder | 28 | | | 3.8 | Access to Video Controller | 28 | | | 3.9 | Test of CLUT. | 28 | | | 3.10 | Video RAM Test | 28 | | | 3.11 | MK48T12 Battery Test | 29 | | | 3.12 | MK48T12 RAM Test | 29 | | | 3.13 | Secondary CPU | 29 | | | 3.14 | Serial Controller Access | 29 | | | 3.15 | Serial Controller Register Test | 30 | | | 3.16 | SCSI Controller | 30 | | | 3.17 | Watchdog | 30 | | | 3.18 | Halt and Hang-up | 31 | | | 3.19 | Exceptions | 31 | | | 3.20 | Untested Peripherals | 31 | | | | | | Page | |---|------|---------|----------------------------------------------------|------| | 4 | Defa | ult Par | ameters for RMon | 33 | | | 4.1 | Group | A: I/O Initialization (\$0000.0800 - \$0000.0AEF) | 36 | | | | 4.1.1 | VIC Parameter | 36 | | | | 4.1.2 | Serial Channel 1 Parameter | 37 | | | | 4.1.3 | Serial Channel 2 Parameter | 37 | | | | 4.1.4 | Serial Channel 3 Parameter | 38 | | | | 4.1.5 | Serial Channel 4 Parameter | 38 | | | | 4.1.6 | CIO 1 Parameter | 39 | | | | 4.1.7 | CIO 2 Parameter | 39 | | | | 4.1.8 | SCSI Chip Parameter | 39 | | | 4.2 | Group | B: Address Information (\$0000.0AF0 - \$0000.0B47) | 40 | | | | 4.2.1 | ICF1 Address | 40 | | | | 4.2.2 | ICF2 Address | 40 | | | | 4.2.3 | VMEbus A24 Slave Address | 40 | | | | 4.2.4 | VMEbus A32 Slave Address | 40 | | | | 4.2.5 | VMEbus A24 Slave Size | 41 | | | | 4.2.6 | VMEbus A32 Slave Size | 41 | | | | 4.2.7 | VMEbus Enable Bits | 41 | | | 4.3 | Group | C: Hooks (\$0000.0B48 - \$0000.0B6F) | 42 | | | 4.4 | Group | D: Boot Parameters (\$0000.0B70 - \$0000.0C57) | 43 | | | | 4.4.1 | Autoboot Flag | 43 | | | | 4.4.2 | Operating System | 43 | | | | 4.4.3 | SCSI Controller ID | | | | | 4.4.4 | SCSI Controller Hardware | 44 | | | | 4.4.5 | SCSI Logical Unit Number | 44 | | | | 4.4.6 | Special Boot Flag | 44 | | | | 4.4.7 | Sector Size | 45 | | | | 4.4.8 | Base Address of RAM/ROM Boot | 45 | | | | 4.4.9 | Retry Counter for Network Boot | 45 | | | | | Page | |------|---------|--------------------------------------------------|------| | | 4.4.10 | Delay until Auto Starts | 45 | | | 4.4.11 | Logical Sector Offset | 46 | | | 4.4.12 | Device Command | 46 | | | 4.4.13 | Own Internet Address | 46 | | | 4.4.14 | Internet Boot File Name | 47 | | | 4.4.15 | BootP Flag | 47 | | | 4.4.16 | Network Boot Time-out | 47 | | | 4.4.17 | Server Name | 48 | | 4.5 | Group 1 | E: Board Information (\$0000.0C58 - \$0000.0C9B) | 49 | | | 4.5.1 | Character I/O Ports | 49 | | | 4.5.2 | Watchdog Enable Flag | 49 | | | 4.5.3 | Internal Board Information | 49 | | | 4.5.4 | CPU Board Identification | 50 | | | 4.5.5 | RMon Base Address | 50 | | | 4.5.6 | Number of CPUs | 50 | | | 4.5.7 | Size of Local Memory | 51 | | 4.6 | Group 1 | F: Video Descriptor | 52 | | | 4.6.1 | Graphic Mode | 52 | | | 4.6.2 | Graphic Bit Mode | 52 | | | 4.6.3 | Display Start Address | 52 | | | 4.6.4 | Size of Graphic Plane | 53 | | | 4.6.5 | Size of Display Window | 53 | | | 4.6.6 | Number of Fore- Background Color | 53 | | | 4.6.7 | Number of Columns and Lines | 53 | | | 4.6.8 | Video Descriptor Format | 54 | | | 4.6.9 | Position of Character Window | 54 | | | 4.6.10 | Video Timing Parameter | 55 | | 4.7 | Checks | um | 56 | | Part | s List | | 57 | 5 EUROCOM-17-5xx List of Tables # **List of Tables** | | | Page | |----------|----------------------------------------------------------|------| | Table 1: | Signal Names | 1 | | | Hardware Test Display Values | | | | Default Parameters of RMon 2.6 located on EUROCOM-17-5xx | | | Table 4: | Parts List, Hardware Rev. 1.A | 57 | **ELTEC** Service Manual V # **List of Figures** | | Page | |-------------------------------------|---------------------------------------------------------------------| | Figure 1:<br>Figure 2:<br>Figure 3: | Parts Location Diagram (Top View) | | Figure 4: | Jumper Location Diagram (Top View) | | Addition | al Drawings: | | Circuit Di | agram E27-B100.1 for Hardware Revision 1.A (68K/M/7148) (18 pages): | | Page 1 | VMEbus Connectors | | Page 2 | Connectors LEB and DRAM Module | | Page 3 | VIC | | Page 4 | VMEbus Buffers, Comparators | | Page 5 | CPUs | | Page 6 | SCSI Interface | | Page 7 | Serial Interface | | Page 8 | Ethernet Interface | | Page 9 | CIOs, Switches, Display | | Page 10 | Video RAM, Data Buffer, Swapper | | Page 11 | Sync Generator, Address Generator, Address Multiplexer | | Page 12 | RAMDAC and Interface | | Page 13 | IOC2 / Bus Converter | | Page 14 | Watchdog, Reset | | Page 15 | Clock, Refresh DC/DC Wandler | | Page 16 | EPROM, Flash EPROM, SRAM | | Page 17 | Keyboard Controller Control Logic | | Page 18 | Address Decoding Arbiter | | Circuit Di | agram E27-Z001.0 (68K/M/7149) (3 pages): | | Page 1 | DRAM Module 2/8/32 MB Connector | | Page 2 | DRAM Module 2/8/32 MB Address Multiplexer | | Page 3 | DRAM Module 2/8/32 MB DRAMs 32 MByte | | | | RAM Block (8x TC5116400FT) (1 page) EUROCOM-17-5xx Conventions # **Conventions** If not otherwise specified, addresses are written in hexadecimal notation and identified by a leading dollar sign ("\$"). Signal names preceded by a slash ("/"), indicate that this signal is either active low or that this signal becomes active with the trailing edge. b bitB byte K kilo, means the factor 400 in hex (1024 decimal) M mega, the multiplication with 100 000 in hex (1 048576 decimal) MHz 1 000 000 Hertz ### **Board-specific abbreviations:** | ASR | Address Substitution Register | |---------|-------------------------------------------------| | AUI | Attachment Unit Interface | | BLT | Block Transfer | | BTO | Bus Time-out | | CAS2 | Compare and Swap 2 Instruction | | CLUT | Color Look-up Table | | CPU | Central Processing Unit | | CPU2CON | Secondary CPU Control Register | | CSR | Control/Status Register | | CTS | Clear to Send | | DAC | Digital to Analog Converter | | DMA | Direct Memory Access | | DTE | Data Terminal Equipment | | ESR | Enable Slave Register | | FIFO | First In First Out | | IACK | Interrupt Acknowledge | | ICF | Interprocessor Communication Facility | | ICGS | Interprocessor Communication Global Switches | | ICMS | Interprocessor Communication Module Switches | | ILACC | Integrated Local Area Communications Controller | | IOC-2 | I/O Controller Asic | | LAN | Local Area Network | | LEB | Local Extension Bus | | LIRQ | Local Interrupt Request | | MAU | Medium Attachment Unit | | MBAR | Memory Base Address Register | MBLT Multiplexed Block Transfer MPC Multi-Protocol Controller PCB Printed Circuit Board PLL Phase Locked Loop RAM Random Access Memory RBF Receive Buffer Full RMC Read-Modify-Write Cycle RTC Real-time Clock RTS Request to Send SBR Slave Base Address Register SCSI Small Computer Systems Interface SCR System Control Register SILC Serial Interface Level Converter SRAM Static RAM SMR Slave Mask Register TBE Transmit Buffer Empty TTL Transistor Transistor Logic VIC VMEbus Interface Chip VRAM Video RAM VTG Video Timing Generator UAT Unaligned Transfer EUROCOM-17-5xx 1 Signal Names # 1 Signal Names The following is a listing of all signal names on the EUROCOM-17-5xx and an explanation of their meaning. Table 1: Signal Names | Name | Meaning | |------------|---------------------------------------------------------| | +12V | +12 volt power supply | | +3V3 | +3.3 volt power supply | | +5VSTBY | +5 V standby power supply | | -12V | -12 volt power supply | | 16MHZ | 16 MHz clock used for keyboard and ILACC | | 20MHZ | 20 MHz clock used for ILACC and MPC | | /2IPL(0:2) | Interrupt priority lines to secondary CPU | | 5MHZ | 5 MHz clock used for CIOs and local interrupt decoder | | A(1:31) | VMEbus address lines | | /ABEN | Address buffer enable for VMEbus | | /ACFAIL | VMEbus <b>ACFAIL</b> signal | | /ACLD | Address converter load of IOC-2 | | AGND | Analog ground for graphic CLUT | | ALE | Address latch enable of ILACC | | AM(0:5) | VMEbus address modifier | | ASCTRL | Address size control from System CIO to address decoder | | /ASIZ0 | Address size 0 from address decoder to VIC | | /ASIZ1 | Address size 1 from address decoder to VIC | | /ASV | Address strobe VMEbus | | /AVEC | Autovector signal of secondary CPU | | /BB | Bus busy signal of '040 bus | | /BBSY | VMEbus <b>b</b> us <b>b</b> usy signal | | BCLK | Bus clock | | BCLK/2 | Bus clock divided by 2 | | BCLK1 | Bus clock 1 | 1 Signal Names EUROCOM-17-5xx Table 1: Signal Names (Continued) | Name | Meaning | |----------|-------------------------------------------------| | BCLK2 | Bus clock 2 | | BCLK3 | Bus clock 3 | | BCLKD | Bus clock delayed | | /BCLKEN | Bus clock enable signal | | /BCLR | VMEbus <b>b</b> us <b>cl</b> ea <b>r</b> signal | | /BERRV | Bus error VMEbus | | /BG0IN | VMEbus bus grant 0 in | | /BG0OUT | VMEbus bus grant 0 out | | /BG1 | Bus grant 1 (primary CPU) | | /BG1IN | VMEbus bus grant 1 in | | /BG1OUT | VMEbus bus grant 1 out | | /BG2 | Bus grant 2 (secondary CPU) | | /BG20 | Bus grant for '020 bus | | /BG2IN | VMEbus bus grant 2 in | | /BG2OUT | VMEbus bus grant 2 out | | /BG3IN | VMEbus bus grant 3 in | | /BG3OUT | VMEbus bus grant 3 out | | /BGACK | Bus grant acknowledge for '020 bus | | /BGCONV | Bus grant for bus converter | | /BGILACC | Bus grant for ILACC | | /BGLEB | Bus grant for LEB | | /BGSCSI | Bus grant for SCSI (NCR53C720) | | /BGVME | Bus grant for VMEbus (VIC on '020 bus) | | BLK | Blank for hex display | | /BLT | Block transfer | | /BR(0:3) | VMEbus bus request 0-3 | | /BR1 | Bus request 1 (primary CPU) | | /BR2 | Bus request 2 (secondary CPU) | | /BRCONV | Bus request bus converter | | /BRILACC | Bus request ILACC | EUROCOM-17-5xx 1 Signal Names Table 1: Signal Names (Continued) | Name | Meaning | |------------|--------------------------------------------------| | /BRLEB | Bus request LEB | | /BRSCSI | Bus request SCSI | | /BRVME | Bus request VMEbus (VIC) | | C2CTS | Channel 2 clear to send | | C2DCD | Channel 2 data carrier detect | | C2DTR | Channel 2 data terminal ready | | C2RTS | Channel 2 request to send | | C2RXD | Channel 2 receive data | | C2TXD | Channel 2 transmit data | | C3CTS | Channel 3 clear to send | | C3DCD | Channel 3 data carrier detect | | C3DTR | Channel 3 data terminal ready | | C3GND1 | Channel 3 ground pin 1 | | C3GND4 | Channel 3 ground pin 4 | | C3RTS | Channel 3 request to send | | C3RXD | Channel 3 receive data | | C3TXD | Channel 3 transmit Data | | C4CTS | Channel 4 clear to send | | C4DCD | Channel 4 data carrier detect | | C4DTR | Channel 4 data terminal ready | | C4GND1 | Channel 4 ground pin 1 | | C4GND4 | Channel 4 ground pin 4 | | C4RTS | Channel 4 request to send | | C4RXD | Channel 4 receive data | | C4TXD | Channel 4 transmit data | | CACTRL | Cache control from system CIO to address decoder | | /CBLANK | Composite blank | | /CDIS | Cache disable | | /CHSYNC | Composite/horizontal sync signal | | CIOPA(0:7) | User CIO port A 0-7 | 1 Signal Names EUROCOM-17-5xx Table 1: Signal Names (Continued) | Name | Meaning | |------------|------------------------------------------------------| | CIOPC(0:3) | User CIO port C 0-3 | | CL1882 | Clear sync generator signal | | CLK40MHZ | Clock 40 MHz | | CLKI | Clock in (keyboard controller) | | CLKLEB | Clock for LEB | | CLKO | Clock out (keyboard controller) | | CPUID | CPU identification | | /CSFEPR | Chip select Flash EPROM | | /CSKBD | Chip select keyboard controller | | /CSLEB | Chip select LEB | | /CSMBX | Chip select mailbox | | /CSREV | Chip select revision register | | /CSRTC | Chip select real time clock | | /CSSCIO | Chip select system CIO | | /CSSCSI | Chip select SCSI | | /CSSER | Chip select serial interface (MPC) | | /CSUCIO | Chip select user CIO | | /CSUEPR | Chip select user EPROM | | /CSVCNTR | Chip select video controller | | /CSVDRES | Chip select video controller reset | | /CSVIC | Chip select VIC | | /CSWDG | Chip select watchdog | | /CVSYNC | Composite/vertical sync signal | | D(0:31) | VMEbus data lines | | DATI | Data in (keyboard controller) | | DATO | Data out (keyboard controller) | | /DENO | Data enable out for VMEbus buffers | | DIGCLK | Graphic <b>dig</b> ital <b>cl</b> oc <b>k</b> output | | DIRGR | Direction graphic data buffers | | DLE | Data latch enable signal of CPUs | EUROCOM-17-5xx 1 Signal Names Table 1: Signal Names (Continued) | Name | Meaning | | |-----------|--------------------------------------------------------|--| | /DS(0) | VMEbus data strobe 0 | | | /DS(1) | VMEbus data strobe 1 | | | DSCTRL0 | Data size control 0 from system CIO to address decoder | | | DSCTRL1 | Data size control 1 from system CIO to address decoder | | | DSF | Video RAM function select signal | | | /DTACK | VMEbus data acknowledge | | | /DTCL | Data acknowledge signal of CL-CD2401 | | | EN24 | Enable A24 slave decoder | | | EN32 | Enable A32 slave decoder | | | /ENADR | Enable address bus from '040 bus to '020 bus | | | /ENDIGO | Enable digital graphic output | | | /ENGR | Enable graphic data buffer | | | ENICF1 | Enable ICF 1 slave decoder | | | ENICF2 | Enable ICF 2 slave decoder | | | /ENLIACK | Enable local IACK on I/O bus | | | /ENSLSEL | Enable slave select | | | /ENSNOOP | Enable snoop control | | | EPRA(0:1) | EPROM address 0 and 1 on I/O bus | | | FC(0:2) | Function code 0-2 | | | /FCIACK | Function code for IACK | | | /FIRES | FIFO reset | | | FRAMEIN | Frame inactive | | | GA(0:8) | Graphic video RAM address bus | | | GD(0:31) | Graphic video RAM data bus | | | GND | Ground | | | GNDOSC | Ground for PLL oscillator | | | /GRST | Global reset | | | /GSEL | Group select output of I/O bus decoder | | | /HALT | HALT signal of '020 bus | | | HI10 | Pulled <b>hi</b> gh on page <b>1</b> 0 | | 1 Signal Names EUROCOM-17-5xx Table 1: Signal Names (Continued) | Name | Meaning | | |-------------|-------------------------------------------------------|--| | HI13 | Pulled high on page 13 | | | HIGH501 | Pulled <b>high</b> on page <b>5</b> | | | HIGH502 | Pulled <b>high</b> on page <b>5</b> | | | HIGH503 | Pulled high on page 5 | | | HIGH504 | Pulled high on page 5 | | | HIGH505 | Pulled <b>high</b> on page 5 | | | HIGH506 | Pulled <b>high</b> on page 5 | | | HIGH6 | Pulled high on page 6 | | | HIGH7 | Pulled high on page 7 | | | /HOLDA | Hold acknowledge for ILACC | | | HSYNC | Horizontal SYNC output | | | /HSYNC | Horizontal SYNC inverted | | | /I1IPL(0:2) | In 1 interrupt priority line 0-2 (from VIC to PAL 02) | | | I5MHZ | Inverted 5 MHz clock | | | IA(0:19) | I/O bus address 019 | | | /IACK | VMEbus interrupt acknowledge signal | | | /IACK6 | Interrupt acknowledge for level 6 | | | /IACKCLCD | Interrupt acknowledge for CL-CD2401 | | | /IACKIN | VMEbus interrupt <b>ack</b> nowledge <b>in</b> signal | | | /IACKLEB | Interrupt acknowledge for LEB | | | /IACKOUT | VMEbus interrupt acknowledge out signal | | | ICFD(0:7) | Interprocessor communication facility data 0-7 | | | /ICFSEL1 | Interprocessor communication facility select 1 | | | /ICFSEL2 | Interprocessor communication facility select 2 | | | ID(0:7) | I/O bus data 0-7 | | | /ILACC | Chip select for ILACC | | | INIT | Initialization LED | | | /IOAS | I/O bus address strobe | | | /IORD | I/O bus read signal | | | /IORDI | I/O bus read in (CIO reset workaround) | | EUROCOM-17-5xx 1 Signal Names Table 1: Signal Names (Continued) | Name | Meaning | | |-----------|--------------------------------------------|--| | /IOWE | I/O bus write enable | | | /IRESET | Internal RESET | | | /IRQ(1:7) | VMEbus interrupt request lines | | | /IRQ4 | Local interrupt request level 4 | | | /IRQ6 | Local interrupt request level 6 | | | /IRQCLI | Interrupt request CL-CD2401 | | | /IRQETH | Interrupt request from Ethernet | | | /IRQKBD | Interrupt request from keyboard controller | | | /IRQLEB | Interrupt request from LEB | | | /IRQSCIO | Interrupt request from system CIO | | | /IRQSCSI | Interrupt request from SCSI controller | | | /IRQUCIO | Interrupt request from user CIO | | | /ISPEN | In system programming enable | | | /JSEL | Boot select Flash/user EPROM | | | KBDCLK | Keyboard clock | | | KBDDATA | Keyboard data | | | LA(0:31) | Local address 0-31 ('040 bus) | | | /LADI | Latch address in (VMEbus to '020 bus) | | | /LADO | Latch address out ('020 bus to VMEbus) | | | LAEN | Local address enable (VIC) | | | LD(0:31) | Local data ('040 bus) | | | LD1882 | Load sync generator | | | LDP | Left decimal point of hex display | | | /LEDI | Latch enable data in (VMEbus to '020 bus) | | | /LEDO | Latch enable data out ('020 bus to VMEbus) | | | /LIACKO | Local interrupt acknowledge out | | | LIRQ2 | Local interrupt request 2 | | | /LLINE | Low line | | | /LOCK | LOCK signal of '040 bus | | | LR/W | Local read/write | | 1 Signal Names EUROCOM-17-5xx Table 1: Signal Names (Continued) | Name | Meaning | | |-------------|----------------------------------------|--| | LSIZ(0:1) | Local <b>size 0-1</b> ('040 bus) | | | /LWDENIN | Low word data enable in (VIC) | | | /LWORD | VMEbus long word signal | | | /MASTER | ILACC is master of '020 bus | | | /MDIS | MMU disable | | | /MI | Memory inhibit | | | /MIO | Memory inhibit out | | | /MPSEL | Select color look-up table | | | /MWB | Module wants bus | | | /O1IPL(0:2) | Out 1 interrupt priority lines 0-2 | | | ODD | Odd field signal | | | P(0:3) | Pixel port 03 | | | P(8:11) | Pixel port 811 | | | P(16:19) | Pixel port 1619 | | | P(24:63) | Pixel port 2463 | | | PAB(0:31) | Physical address bus ('020 bus) | | | /PABF | Port A burst flag | | | PAFIEN | Port A FIFO enable | | | /PAFIREQ | Port A FIFO request | | | PAFIRW | Port A FIFO read/write | | | PAMS | Port A master/slave | | | /PAS | Physical address strobe ('020 bus) | | | /PBDBCENI | Port B data buffer clock enable input | | | /PBDBCENO | Port B data buffer clock enable output | | | /PBDOEN | Port B data output enable | | | /PBERR | Physical bus error ('020 bus) | | | PBFIAF | Port B FIFO almost full flag | | | /PBFICEN | Port B FIFO clock enable | | | /PBFIRW | Port B FIFO read/write | | | /PBLANK | Complosite <b>blank</b> control output | | EUROCOM-17-5xx 1 Signal Names Table 1: Signal Names (Continued) | Name | Meaning | | |------------|---------------------------------------------|--| | PBMS | Port B master/slave | | | PBSW(0:4) | Port B swap 0-4 | | | /PBSWCEN | Port B swap clock enable | | | PCLK1 | Processor clock CPU 1 | | | PCLK2 | Processor clock CPU 2 | | | PDB(0:31) | Physical data bus 0-31 ('020 bus) | | | /PDS | Physical data strobe ('020 bus) | | | /PDSACK(0) | Physical data size acknowledge 0 ('020 bus) | | | /PDSACK(1) | Physical data size acknowledge 1 ('020 bus) | | | PI(32:35) | Pixel port internal 3235 | | | PI(40:43) | Pixel port internal 4043 | | | PI(48:51) | Pixel port internal 4851 | | | PIXDEL | Pixel delay signal | | | /PMI | Primary CPU memory inhibit | | | PSC0 | Primary CPU snoop control 0 | | | PSC1 | Primary CPU snoop control 1 | | | PSEL | Port select signal | | | PSIZ(0) | Physical size 0 ('020 bus) | | | PSIZ(1) | Physical size 1 ('020 bus) | | | PST(0) | Processor status 0 (primary CPU) | | | PST(2) | Processor status 1 (primary CPU) | | | PST(3) | Processor status 3 (primary CPU) | | | /PWR | Physical write ('020 bus) | | | PXCLK | Pixel clock | | | /RAMSEL | RAM select | | | RASADR | RAS address signal | | | /RDCIO | Read for CIOs (CIO reset work-around) | | | RDP | Right decimal point of hex display | | | /READYL | Ready LANCE (ILACC) | | | RESCYC | Reset cycle | | 1 Signal Names EUROCOM-17-5xx Table 1: Signal Names (Continued) | Name | Meaning | | |--------------|--------------------------------------------|--| | /RESET | Reset (main reset signal) | | | /RESOUT | Reset out | | | RFCLK | Refresh clock | | | /RMC | Read modify write cycle ('020 bus) | | | /RSTMAX | Reset from MAX695 | | | /RSTO1 | Reset out 1 (for Ethernet controller) | | | /RSTOO | Reset out output of primary CPU | | | /RSTSL | Reset slave CPU (secondary CPU) | | | /SAS | Synchronized address strobe | | | /SBGACK | Synchronized bus grant acknowledge | | | /SBRILA | Synchronized bus request from ILACC | | | /SBRLEB | Synchronized bus request from LEB | | | /SBRVME | Synchronized bus request from VMEbus (VIC) | | | SCLK | Serial clock for video RAM | | | /SCLKC | Serial clock control for video RAM | | | /SCON | System controller enable | | | /SCSIACK | SCSI acknowledge | | | /SCSIATN | SCSI attention | | | /SCSIBSY | SCSI busy | | | /SCSIC/D | SCSI control/data | | | SCSIDB(0:15) | SCSI data bus 0-15 | | | SCSIDP0 | SCSI data parity 0 | | | SCSIDP1 | SCSI data parity 1 | | | /SCSII/O | SCSI input/output | | | /SCSIMSG | SCSI message | | | /SCSIREQ | SCSI request | | | /SCSIRST | SCSI reset | | | /SCSISEL | SCSI select | | | SDCLK | Serial data clock output | | | SDIO | Serial data input/output | | EUROCOM-17-5xx 1 Signal Names Table 1: Signal Names (Continued) | Name | Meaning | | |-----------|------------------------------------------------|--| | /SDS | Synchronized data strobe | | | /SEL16G | Select 16 gated | | | /SEL20 | Select '020 bus | | | /SEL24 | Select 24 | | | /SEL24G | Select 24 gated | | | /SEL32 | Select 32 | | | /SEL32G | Select 32 gated | | | SEN- | Negative <b>sen</b> se signal for +3V3 voltage | | | /SERIACK | Serial interrupt acknowledge | | | /SLAVE | Slave select signal for bus converter | | | /SMI | Secondary CPU memory inhibit | | | SSC0 | Secondary CPU snoop control 0 | | | SSC1 | Secondary CPU snoop control 1 | | | STATUS | Primary CPU status LED | | | /SWTOUT | Switch out | | | SYNSWAP | Sync signal swap | | | SYSCLK | VMEbus <b>sys</b> tem <b>cl</b> oc <b>k</b> | | | /SYSFAIL | VMEbus <b>sys</b> tem <b>fail</b> signal | | | /SYSRESET | VMEbus <b>sys</b> tem <b>reset</b> signal | | | /TA | Transfer acknowledge | | | /TBI | Transfer bust inhibit | | | /TCI | Transfer cache inhibit | | | тск | Test clock | | | TDI | Test data in | | | TDO | Test data out | | | TDO01 | Test data output 1 | | | TDO02 | Test data output 2 | | | TDO03 | Test data output 3 | | | TDO04 | Test data output 4 | | | TDOBT | Test data output Bt445 | | 1 Signal Names EUROCOM-17-5xx Table 1: Signal Names (Continued) | Name | Meaning | | |-----------|---------------------------------|--| | TDOCP1 | Test data output CPU1 | | | /TEA | Transfer error acknowledge | | | THRCLK | Transmit holding register clock | | | /TIP | Transfer in progress | | | TM(0:2) | Transfer modifier 0-2 | | | TMS1 | Test mode select 1 | | | /TRST | Test reset | | | /TS | Transfer start | | | TT0 | Transfer type 0 | | | TT1 | Transfer type 1 | | | /UWDENIN | Upper word data enable in (VIC) | | | VA0 | Video RAM address 0 | | | VA1 | Video RAM address 1 | | | VCC | Supply voltage | | | vccosc | Supply voltage for oscillator | | | VICCLK | VIC clock | | | /VMESEL | VMEbus select | | | /VRESET | VIC reset output | | | /VROE | Video RAM output enable | | | VSYNC | Vertical sync | | | /WDGOUT | Watchdog output | | | WDS | Watchdog status | | | /WORD | Word select for VMEbus | | | /WRB(0:3) | Write byte 0-3 | | | /WRCOMP | Write VME slave comparator | | | /WRITE | VMEbus write signal | | # 2 Description of Schematics ### 2.1 Connectors P1 and P2 ### Circuit diagram, page 1. X101 carries all signals necessary for A24/D16 VMEbus. Most of the control signals are connected to the VIC on page 3. Row b of X102 carries the additional signals necessary for A32/D32 operation of the VMEbus. Rows a and c are used for serial, parallel and SCSI I/O. Several block capacitors provide a clean power supply for the various chips of the EUROCOM-17-5xx. D101 suppresses high voltage transients on the +5 V power supply. # 2.2 Connectors LEB and Memory Module #### Circuit diagram, page 2. X201 is the 32-bit version of ELTEC's Local Extension Bus. Several daughter boards can be fitted on the EUROCOM-17-5xx here. For detailed description of the LEB, see the LEB specification available from ELTEC. X202 is the EUROCOM-17-5xx memory module connector. Several memory modules can be installed via this connector without making any changes on the base board necessary. The connector covers all 32 data and 32 address lines of the CPU bus and additionally some control signal times. **ELTEC** Service Manual 13 ### **2.3 VIC** ### Circuit diagram, page 3. U301 is the VMEbus interface chip. Most of the VMEbus control signals are connected to the VIC. On the local side the VIC has a 68020/30 like asynchronous bus interface. Since the VIC requires additional buffers for interfacing the data and address lines from/to the VMEbus it also provides some signals for controlling these buffers (/LADO, /LADI, /LEDO, /LEDI, DDIR, /ABEN, /UWDENIN, /LWDENIN, /DENO, /SWDEN, /ISOBEN). Also the VIC contains the interrupt controller for VMEbus and the local interrupts. When one of the several interrupt conditions becomes true, the VIC requests interrupt service via /IPL(0:2) from the CPU. When the CPU performs the IACK-cycle the /FCIACK signal becomes low to indicate the interrupt-acknowledge read-cycle. Depending on the source of the interrupt the VIC performs a VMEbus IACK-cycle, or delivers the interrupt vector, or asserts the /LIACKO signal. /LIACKO is fed into U1701 that decodes which of the other devices shall deliver the interrupt vector. S3 enables the system controller functions of the VIC when it is set to position 2-3. U304 - U306 are used to synchronize several signals for the '020 arbiter. U302 is a special synchronizer for the /PDS signal. This signal may be high for less than one clock cycle. This short time cannot be captured by a normal synchronizer. U302 also gates the VMEbus slave select signals with the corresponding enable signals. Furthermore, the /PBDBC0 signal for the IOC-2 and the 5 MHz clock for the CIO timing state machine are generated in U302. The 64-bit VIC uses the /SCON pin to enable D64 function of the VMEbus buffers. To disable these functions when a 32-bit VIC is used J301 must be set to position 1-2. # 2.4 VMEbus Buffers and Comparators ### Circuit diagram, page 4. U401 - U403 are address/data buffers, counters, and comparators specially designed to support the VIC. Most of the control signals of U401-403 are connected with the corresponding outputs of the VIC. /WRCOMP and PAB(2) are used to initialize the VMEbus slave comparators. U401 is used for A32, U402 for A24, and U403 for A16 access. For full support of the VIC's ICF features, U404 and U405 form a second programmable A16 decoder. The /LCOUT, /VCOUT, /LCIN, and /VCIN pins of U401-403 are used to propagate the carry of the BLT address counters. ### **2.5 CPUs** ### Circuit diagram, page 5. U501 and U502 are the two CPUs. Most of their signals are connected together. U506 buffers address LA(0:7) for the I/O bus. The jumpers J501 - J506 are used for the separate CPU VCC plane. The jumpers must be closed on an EUROCOM-17-5xx. J507 is used for the boundary scan daisy chain. The jumper must be closed if no secondary CPU is installed, otherwise no PLDs can be programmed on the board. If a secondary CPU is installed, this jumper must be open, else TDI, TDO of the CPU2 JTAG port will be shortened. ## 2.6 SCSI Interface ### Circuit diagram, page 6. The SCSI controller U601 directly interfaces the '040 bus to a 16-bit SCSI bus. The SCSI controller performs DMA to the DRAM of the EUROCOM-17-5xx for fetching its program or for data transfer between the RAM and the SCSI bus. RN601-RN604 terminate the SCSI bus when the EUROCOM-17-5xx is located at the end of the SCSI bus. To be removable they are mounted on sockets. **ELTEC** Service Manual 15 ### 2.7 Serial Interface ### Circuit diagram, page 7. U701 is a four channel serial interface chip called Multiprotocol Controller (MPC). It is connected to the '020 bus of the EUROCOM-17-5xx. Channel 0 is interfaced to X703 via U703, and supports two wire handshake with RS 232 levels. Channel 1 has four wire handshake and RS 232 levels. Channels 2 and 3 may be adapted to various signal levels by using ELTEC's SILC modules. ## 2.8 Ethernet Interface ### Circuit diagram, page 8. U801 is the ILACC Ethernet Controller. The ILACC has a built-in DMA controller to access the main memory of the EUROCOM-17-5xx. Since the ILACC has a multiplexed address/data bus the registers U804 and U805 capture the address when the ILACC performs DMA. Some control signals of the ILACC are connected to the '020 bus (/PDS, /PWR, /PSIZ(0:1)) while others are interfaced via U1701 (/READYL, /PDSACK(0:1), /BGACK, /PAS, /HOLDA). The standard AUI interface of the ILACC is connected to X801. # 2.9 CIOs, Switches, Display #### Circuit diagram, page 9. U901 is used to read the hex switches on the front panel, to drive the hex display, and for board control functions. RN910 - RN916 ensure that the board control signals are high when the CIO is reset. U902 is the User CIO which is commonly used as printer port via ADAP and CONV boards. The CIOs share the /LIRQ6 input of the VIC with the MPC. The CIOs are connected to the I/O bus of the IOC-2. ### 2.10 Video RAM ### Circuit diagram, page 10. U1001-U1002 are used to buffer the data bus of the '040 bus. U1003-U1003 are 1 MB of video RAM, U1005 512 KB of overlay RAM accessible from the '040 bus via GD(0:31) and from the pixel port of the color look-up table BT445 via P(0:63). The overlay RAM is connected to the lower nibbles of either byte in a longword of the '040 bus. # 2.11 Address Generator, Address Multiplexer, Sync Generator ### Circuit diagram, page 11. U1104-U1108 are the address multiplexers for the video RAM which is either addressed by the '040 bus (LA(0:19)) or by the VRAM controller (TRA(2:19)). Input B of the multiplexer selects the VRAM controller when it is high. Input A selects RAS address when it is high. U1101 is used to realize the address generator and VRAM controller. The internal registers can be accessed via the I/O bus. U1102 implements the sync generator. U1109 is used to buffer the sync signals. If no graphic is installed on the EUROCOM-17-5xx, J1101 must be closed to bypass the boundary scan graphic devices. J1102 is an additional jumper which should be open. This jumper is assigned to bypass the BT445 and both CPUs in the boundary scan path if necessary. ### 2.12 RAMDAC and Interface ### Circuit diagram, page 12. The RAMDAC U1201 reads data from its pixel port P(0:63) and converts them to red, green and blue outputs. The internal registers of the Bt445 can be accessed via the I/O bus. RN1201 terminates the video cable at the beginning. D1201-D1206 protect the RAMDAC against over- or under voltage. A flat display can be connected via the VGA connector, too. Therefore, U1216 buffers the TTL data signals. J1202 is used to enable the digital outputs for the flat display. Via J1201 selects whether to supply normal or inverted clock at the VGA connector. U1205 is used as a reference for the pixel clock generator. U1202 is used to supply a reference voltage for the internal PCC. ### 2.13 IOC-2 and Bus Converter #### Circuit diagram, page 13. The IOC-2 U1301 interfaces all data and address lines between the '040 bus and the '020 bus. The control signals are translated by U1302. U1302 incorporates several state-machines to handle lots of different cycles in both directions of the bus converter. One highlight is the dynamic bussizing that is performed in conjunction with the IOC-2. '040 to '020 operation is started when either /SEL20 or /GSEL become low or when TT0 and TT1 indicate IACK cycles. When the '020 bus is occupied, identified by /BG20 low, or if the FIFOs in the IOC-2 are busy, identified by FIRES high, U1302 sends a retry acknowledge to the '040 bus. Otherwise, it drives PBMS low to enable the address buffers in the IOC-2 from the '040 bus to the '020 bus and enables several control signals. After that it drives /PAS and /PDS low. Then it waits for a reply on the /PDSACK(0:1) or /PBERR signals. When it got the reply it decides whether the transfer is complete or additional cycles are necessary (dynamic bus-sizing). In the first case it sends the appropriate data and reply to the '040 bus. In the second case it uses the PBSW(0:4) to control the data swapper and registers in the IOC-2 and generates a next bus cycle on the '040 bus. This happens until the size requested by the '040 bus is satisfied, which may be up to 16 cycles when a line access is performed to a byte slave on the LEB. '020 to '040 operation is started when /SLAVE and /SAS and /SDS become low. In this case the bus converter requests the '040 bus and performs the appropriate cycles. Highlight of the slave operation is block transfer where burst cycles are performed on the '040 bus with the aid of the FIFOs in the IOC-2. The IOC-2 also has an I/O bus where most of the peripheral devices and the EPROMs are connected. U1303 is used to enable the '020 address bus during IACK cycles, too. This work-around is used because some VMEbus boards need A4-A32 high during an IACK cycle. # 2.14 Watchdog and Reset ### Circuit diagram, page 14. U1402 contains the power monitor and the watchdog timer. When the power is below 4.65 V U1402 generates /RESOUT which resets the whole board via the VIC. S4 can also be used to generate reset. As long as the WDI input of the MAX695 is in high impedance state the watchdog timer is disabled. A positive edge on /CSWDG triggers one flip-flop of U1405 and enables the watchdog. From that on the WDI input of the MAX595 must toggle at least one time per watchdog period to prevent a watchdog reset. When a watchdog reset occurs the other flip-flop of U1405 is cleared. This indicates the watchdog reset to the System CIO (via WDS) and drives the left decimal point of the hex display (LDP). The watchdog indicator flip-flop is set with power-on reset or when the watchdog is triggered the next time. Half of U1406 and U1407 collect various reset signals and distribute them to the different devices. J1401 allows to select between two watchdog periods. The /GRST signal is used to force a reset state during in system programming of the PLDs. **ELTEC** Service Manual 19 ### 2.15 Clock Generation and Refresh ### Circuit diagram, page 15. U1504 is a PLL clock driver well suited for '040 systems. It generates PCLK and BCLK according the specification of the MC68040/MC68060. Since BCLK is needed for a lot of devices four BCLK outputs are available. This helps to keep the traces on the PCB short. J1501, J1502 are used to realize a EUROCOM-17-5xx version with 33 MHz PLCK and 33 MHz BCLK. Normally, BCLK is half of PCLK. So, the default jumper settings are 1-2. U1501 and U1502 generate 5 MHz and 20 MHz which are needed by the peripheral devices. U1505 delivers 64 MHz for the VIC. U1506 divides the 64 MHz by 4. This clock is used by the keyboard controller, the ILACC, and the refresh counter U1507. ## 2.16 EPROM, Flash EPROM, and SRAM ### Circuit diagram, page 16. The Flash EPROM U1601 is normally used to hold the basic initialization routines and the RMon monitor program. For programming a 28F02, J1611 must be closed. The soldering jumper J1603 allows also the use of a 29F04 which requires no programming voltage. U1602 is the user EPROM. J1605 can be set to position 1-2 for EPROMs that require +5 V at their pin 1 for read operation. To allow longword reads to the EPROMs the IOC-2 incorporates a byte collector. When the CPU reads the EPROMs the IOC-2 increments EPRA(0:1) until a longword is available for the CPU. U1603 is a 2, 8, or 32 KB battery buffered SRAM with real-time clock. It is used by the RMon to hold user configurable data. J1602, J1606 and J1607 allow adaption to the 2, 8, or 32 KB version of the SRAM/RTC. U1604 is a buffer for LA(8:19) required by the EPROMs. If a MK 48T18 is installed, J1602 must be changed from position 1-2 to 2-3. If a DS1644 is installed, J1602 must be changed from position 1-2 to 2-3. J1606, J1607 must be closed and R1602 must be removed. The Dallas timekeeper RAMs do not offer the feature to check the battery. The SGS Thomson devices allow to check an internal battery OK flag. # 2.17 Keyboard Controller, Control Logic ### Circuit diagram, page 17. X1701 is a 6-pin mini DIN connector for connection of PS/2 compatible keyboards. The EUROCOM-17-5xx communicates with the keyboard via two bidirectional signals KBDDATA and KBDCLK. The two capacitors C201 and C202 suppress cross talk between the two signals. The keyboard controller U1703 is connected to the I/O bus of the IOC-2. The revision EEPROM is U1704 which can be write-protected via J1702. The serial EPROM is connected to U1701 via SDIO and SDCLK. U1701 implements the control logic to interface the ILACC, CIOs and the serial revision EEPROM. U1701 also contains the CIO reset work-around which ensures that CIOs are not reset when Motorola bus protocol is used on the I/O bus. The IACK decoder that decodes which of the other devices shall deliver the interrupt vector is implemented in U1701, too. Also the slave CPU control, '040 buffer mode control and the IOC-2 configuration is realized in U1701. When /RSTL is set to high, the secondary CPU starts to run. The secondary CPU may be interrupted by three sources: the LEB via /IRQLEB, the VIC timer via LIRQ2 and the primary CPU by writing the secondary CPU control register. Furthermore, the appropriate VIC reset signals are generated by U1701. J1703 routes one of the VMEbus interrupts IRQ1, 3, 5, 7 to the secondary CPU. J1701 selects booting from the Flash EPROM or user EPROM. # 2.18 Address Decoding and Arbiter ### Circuit diagram, page 18. U1801 is the main address decoder. It also generates /TBI and /TCI for those regions not covered by the IOC-2. The decoder for the peripheral devices handled by the IOC-2 is implemented in U1801, too. The decoder becomes active when the IOC-2 drives /IOAS low. The device select signals are gated with the PAMS signal which is low when the bus converter is active from the '040 to the '020 bus. U1804 allows programming of the snoop mode for the two CPUs. U1805 is used to enable the VMEbus slave select signals. This is necessary because the comparators are undefined on power-on. U1802 is the '020 bus and '040 bus arbiter. U1802 also generates the STATUS signal which indicates activity of the primary CPU. The memory inhibit signals of the two CPUs are also combined in U1802. Since this introduces wait-states to the RAM cycles, this function can be switched off by J1801 for single processor operation. Furthermore, U1802 generates the /PBFIRW signal from /PRW and /FIRES to optimize BLT performance. X1801 is the JTAG port connector. It is used for on-board programming of the MACH445 and for the boundary scan test. EUROCOM-17-5xx 3 Hardware Selftest ## 3 Hardware Selftest After reset a selftest checks all vital parts of the EUROCOM-17-5xx. The status display on the front panel is used to signal which test is in progress, or what kind of exception occurred, with a unique number. The status display is updated at the beginning of each test (see Table 2: 'Hardware Test Display Values'). If a test fails or if an exception occurs during the test, the test of that device is repeated until it is successful. This description reflects version 2.6 of the RMon. While selftest is running the right decimal point of the display is on. Since the system CIO must be initialized before any value can be displayed, the first number that can normally be seen on the display is '2'. Some tests consist of more than one part. In this case the invisible upper nibble of the display value is used to distinguish between these parts. If such a test fails, it is vital to know the invisible part of the display value (subvalue). The easiest way to check this is to connect a storage oscilloscope to /CSSCIO and to inspect the I/O bus data lines ID(0:7). **ELTEC** Service Manual 23 3 Hardware Selftest EUROCOM-17-5xx **Table 2:** Hardware Test Display Values | Display | Subvalue 1) | Task in Progress | |---------|-------------|--------------------------------------------| | 1 | 0 | First access to the hex display | | 1 | 1 | Initialize Snoop Control Register | | 2 | 0 | System CIO initialization | | 3 | 0 | Calculate checksum of EPROM part | | 4 | 0 | First access to VIC | | 4 | 1 | VIC initialization | | 5 | 0 | RAM test: Long Word access to 0 | | 5 | 1 | RAM test: Byte write and long read | | 5 | 2 | RAM test: Word write and long read | | 5 | 3 | RAM test: Random test pattern | | 6 | 0 | VME Address Decoder access | | 7 | 0 | Graphic: Access to controller | | 7 | 1 | Graphic: Test of CLUT | | 7 | 2 | Graphic: Word test pattern to Frame Buffer | | 7 | 3 | Graphic: Random test pattern | | 8 | 0 | MK48T12/18: Check if battery empty | | 8 | 1 | MK48T12/18: RAM test | | 9 | 1 | Test secondary CPU present | | 9 | 2 | CL-CD2401: Access to GFRCR | | 9 | 3 | CL-CD2401: Test register access | | 9 | 4 | NCR53C720: Check if present | | 9 | 0 | Warmstart entry | | Α | 0 | Address error exception | | В | 0 | Bus error exception | | С | 0 | Illegal instruction exception | | D | 0 | Any other exception | <sup>1.</sup> Nibble not visible. EUROCOM-17-5xx 3 Hardware Selftest ### 3.1 Reset ### Display: undefined (disabled) If the display remains dark after reset, the following things should be checked: - PCLK, BCLK and /RESET at U501 - BCLK and /RESET at U1301 - about 4 µs after /RESET has gone high /BR1 should go low - the arbiter U505 drives /BG1 low - the CPU U501 asserts /BB, /TS, /TIP, ..., and LA(0:31) = \$0000.0000 - the IOC-2 generates /CSFEPR (or /CSUEPR if J1301 is closed) - the EPROM delivers the first byte of the initial stack pointer - after some 100 ns the IOC-2 increments EPRA(0:1) - after four bytes have been fetched the IOC-2 asserts the initial stack pointer at LD(0:31) and gives /TA - the CPU reads the initial program counter - the CPU reads the location where the initial program counter points to - the CPU tests ICR and IOALR registers of the IOC-2 for correct values - the CPU initializes some IOC-2 registers - the CPU writes 01 to the display - the CPU writes the Snoop Control Register (only if layout $\geq 2$ ) # 3.2 System CIO Initialization ### Display: 2 Subvalue: 0 (disabled or enabled) At the end of the initialization the display is enabled. The initialization is only repeated if an exception occurs. **ELTEC** Service Manual 25 3 Hardware Selftest EUROCOM-17-5xx ### 3.3 EPROM Checksum ### Display: 3 Subvalue: 0 If this test fails the address lines IA(0:19) and LA(0:19) should be checked whether there are shortcuts or interruptions (the data lines should be ok). ### 3.4 First Access to VIC ### Display: 4 Subvalue: 0 The only way to fail this test is that an exception occurs (normally bus error) or that the computer hangs. This is the first access from the '040 bus to the '020 bus. The following things should be checked: - the CPU reads ICFR1 of the VIC at \$FEC0.10AF - the IOC-2 generates /GSEL and /IOAS - U1302 generates PBMS and /ENADR low - the IOC-2 drives PAB(0:31) - U1801 generates /CSVIC - U1302 generates /PAS and /PDS - the VIC asserts PDB(0:7) and /DSACK(0:1) - U1302 deasserts /PAS and /PDS - U1302 deasserts PBMS, /ENADR and asserts /TA ### 3.5 Minimum VIC Initialization ### Display: 4 Subvalue: 1 This test fails if a value can't be stored in the appropriate VIC register (i.e. the value read differs from the value written). Check PAB(0:7), PDB(0:7) and PBSW(0:4) lines. EUROCOM-17-5xx 3 Hardware Selftest ### 3.6 RAM Test #### Display: 5 Subvalue: 0 Various test pattern are written to \$0000.0000 and read back. If they are not the same, the test is repeated. If the test fails, the following should be inspected: - $\bullet$ refresh is running (/RFACK is low for some 100 ns every 16 $\mu s,$ CAS before RAS refresh on DRAM and VRAM) - the CPU writes to \$0000.0000 - RAM controller generates /RAS(0) (early cycle start) - CASADR becomes high about 13 ns after /RAS(0) goes low - /RAMSEL becomes low - RAM controller drives /WRB(0:3) low and asserts /CAS(0) low - RAM controller drives /TA low - RAM controller deasserts /RAS(0) and /CAS(0) - on the read cycle B0D(0:31) have the same data pattern as during the write The test may hang if the DRAM controller fails to generate /TA. If the test is successful the data lines to bank 0 of the DRAM are all right. ### Display: 5 Subvalue: 1 and 2 If the test fails, there is normally something wrong with the /WRB(0:3) signals. ### Display: 5 Subvalue: 3 If this test fails, there is normally something wrong with the addressing of the DRAM. Inspect VRAD(2:8), RA(8:10) and IA(23:24). Also there may be something wrong with bank 1 of the DRAM (if present). **ELTEC** Service Manual 27 3 Hardware Selftest EUROCOM-17-5xx ### 3.7 VMEbus Address Decoder #### Display: 6 Subvalue: 0 Since the VMEbus decoders can't be read back, this only fails if an exception occurs. ### 3.8 Access to Video Controller ### Display: 7 Subvalue: 0 If the first access to the video controller ends in a bus error, it is assumed that the board has no graphic interface and none of the following graphic tests is performed. The board then uses the serial port for I/O. ### 3.9 Test of CLUT #### Display: 7 Subvalue: 1 The CLUT of the video controller is written with random values and then read back. If the values are not the same, the test is repeated. This tests the I/O bus to the color look-up table. Note that the CLUT registers are only 8 bits wide. A CLUT write cycle roughly runs in the following order: - the CPU writes to the CLUT - the IOC-2 generates /GSEL and /IOAS, ID(0:7), /IOROI - address decoder U1801 generates /MPSEL - U1301 deasserts /IOAS, /IOROI and asserts /TA Read cycles are performed in the correponding manner. ### 3.10 Video RAM Test #### Display: 7 Subvalue: 2 and 3 These tests are very similar to the RAM tests described in Section 3.6 'RAM Test'. EUROCOM-17-5xx 3 Hardware Selftest ### 3.11 MK48T12 Battery Test ### Display: 8 Subvalue: 0 If the battery of the MK48T12 is exhausted, the first write operation after power-on fails. If this happens, the RMon uses EPROM initialization values regardless of the setting of the hex switch S902 and a message is printed. ### 3.12 MK48T12 RAM Test ### Display: 8 Subvalue: 1 One byte of the SRAM is tested with some test pattern. ### 3.13 Secondary CPU #### Display: 9 Subvalue: 1 The presence of a secondary CPU is tested by trying to run a small program on it. If the secondary CPU is present, it alters a memory location. This can be detected by the primary CPU. ### 3.14 Serial Controller Access ### Display: 9 Subvalue: 2 This test fails if there is a bus error or if the Global Firmware Revision Code Register is zero. **ELTEC** Service Manual 29 3 Hardware Selftest EUROCOM-17-5xx ### 3.15 Serial Controller Register Test ### Display: 9 Subvalue: 3 Various test patterns are written to the A Receive Buffer Address Lower register of the CL-CD2401. The test fails if the values read are different from written values. ### 3.16 SCSI Controller #### Display: 9 Subvalue: 4 The NCR53C720 is reset and two registers are tested whether they have the correct initial values. If not, a flag is set which later prevents initialization of the NCR53C720 that would lead to a hang-up. If the NCR53C720 is not present booting and using the RMon scsi command also causes a hang-up, but at least RMon runs. ### 3.17 Watchdog During a test the watchdog may be triggered unintentionally. In this case the board is reset after the watchdog period has expired and the left decimal point on the display is set. Typically this happens periodically. Note that the watchdog input of the MAX695 has a rather high impedance, so that moisture or dirt on the board may trigger the watchdog. EUROCOM-17-5xx 3 Hardware Selftest ### 3.18 Halt and Hang-up There are several ways the computer can crash. - The CPU enters the HALT state when nested exceptions occur. In this case the LED near the reset button on the front panel goes off. - The CPU accesses an address where no /TA or /TEA occurs. In this case the LED near the reset button stays on and /BB and /TIP are low all the time. Normally no such holes exist in the address map of the EUROCOM-17-5xx, so that this only happens when the addressed device doesn't respond. - The CPU accesses an address where it always gets a retry acknowledge (/TA and /TEA low). This happens if FIRES gets stucks high or /BG20 gets stuck low. ### 3.19 Exceptions If an exception occurs during selftest, the exception handler writes one of the letters 'A', 'B', 'C', or 'D' onto the display (depending on the kind of exception) and enters a delay loop, so that the letter can be recognized. After that the faulty test is repeated. This typically leads to the next exception so that two altering letters can be seen on the display. There is a little trap in conjunction with the display because the upper nibble of port C of the CIO is used as write enable for the lower nibble (only those bits in the lower nibble are written where the corresponding bit in the upper nibble is clear). Alternating writes of \$14 and \$0B for example lead to alternating '5' and 'B' on the display. ### 3.20 Untested Peripherals The User CIO and the Ethernet Controller are not tested because they are not necessary for RMon. **ELTEC** Service Manual 31 3 Hardware Selftest EUROCOM-17-5xx ## **4 Default Parameters for RMon** **Table 3:** Default Parameters of RMon 2.6 located on EUROCOM-17-5xx | Beginning | End | Description | | | |----------------------------|----------------|-----------------------------|--|--| | Group A: I/O | Initialization | | | | | \$0800 | \$087F | VIC parameter | | | | \$0880 | \$088F | - reserved - | | | | \$0890 | \$08AF | Serial channel 1 parameters | | | | \$08B0 | \$08CF | Serial channel 2 parameters | | | | \$08D0 | \$08EF | Serial channel 3 parameters | | | | \$08F0 | \$090F | Serial channel 4 parameters | | | | \$0910 | \$092F | CIO1 parameters | | | | \$0930 | \$094F | CIO2 parameters | | | | \$0950 | \$0951 | SCSI chip parameter | | | | \$0952 \$0AEF - reserved - | | | | | | Group B: Add | dress Informat | ion | | | | \$0AF0 | \$0AF1 | ICF1 address | | | | \$0AF2 | | ICF2 address | | | | \$0AF3 | | VME A24 slave address | | | | \$0AF4 | \$0AF5 | VME A32 slave address | | | | \$0AF6 | | VME A24 slave size | | | | \$0AF7 | | VME A32 slave size | | | | \$0AF8 | | VME enable bits | | | | \$0AF9 | \$0B47 | - reserved - | | | | Group C: Hoo | oks | | | | | \$0B48 | \$0B4F | User hooks | | | | \$0B50 | \$0B63 | - Reserved - | | | | \$0B64 | \$0B67 | Company name | | | | \$0B68 | \$0B6B | Board name | | | | \$0B6C | \$0B6F | Portation | | | **Table 3:** Default Parameters of RMon 2.6 located on EUROCOM-17-5xx (Continued) | Beginning | End | Description | | | |--------------|----------------|------------------------------------------------------|--|--| | Group D: Boo | t Parameters | | | | | \$0B70 | | Autoboot flags | | | | \$0B71 | | Operating system | | | | \$0B72 | | SCSI controller ID | | | | \$0B73 | | SCSI controller Hardware | | | | \$0B74 | | SCSI logical unit number | | | | \$0B75 | | Special boot flag | | | | \$0B76 | | Sector size (unused) | | | | \$0B78 | | Base address for RAM/ROM boot | | | | \$0B7C | | Own SCSI ID | | | | \$0B7D | | Retry counter for NetBoot | | | | \$0B7E | | Delay until autoboot starts | | | | \$0B80 | \$0B87 | - reserved - | | | | \$0B88 | \$0BC7 | Drive command | | | | \$0BC8 | \$0BD7 | Own internet address | | | | \$0BD8 | \$0C17 | Internet bootfile name (incl. host internet address) | | | | \$0C18 | \$0C1B | Slave board address | | | | \$0C1C | \$0C1D | BootP flag | | | | \$0C1E | \$0C1F | Network boot time-out value | | | | \$0C20 | \$0C4F | Server name | | | | \$0C50 | \$0C57 | - reserved - | | | | Group E: Boa | rd Information | | | | | \$0C58 | | - reserved - | | | | \$0C59 | | Character I/O port number | | | | \$0C5A | \$0C5B | - reserved - | | | | \$0C5C | | Watchdog enable flag | | | | \$0C5D | \$0C67 | - reserved - | | | | \$0C68 | \$0C87 | Internal board information | | | | \$0C88 | \$0C8D | -reserved - | | | | \$0C8E | | Board ID | | | | \$0C90 | \$0C93 | RMon base address | | | | \$0C94 | | Number of CPUs installed | | | | \$0C95 | | - reserved - | | | | \$0C96 | | Memory size in MB | | | **Table 3:** Default Parameters of RMon 2.6 located on EUROCOM-17-5xx (Continued) | Beginning | End | Description | |--------------|--------------|------------------------------| | Group F: Vid | eo Descripto | r | | \$0CA0 | | Graphic Mode | | \$0CA1 | | Graphic Bit Mode | | \$0CA2 | | Display Start Address | | \$0CA6 | \$0CA9 | Size of Graphic Plane | | \$0CAA | \$0CAD | Size of Display Window | | \$0CAF | \$0CB0 | Fore- and Background color | | \$0CB1 | \$0CB2 | Number of Columns and Lines | | \$0CB3 | | Video Descriptor Format | | \$0CB4 | \$0CB7 | Position of Character Window | | \$0CC0 | \$0CFF | Video Timing Parameter | | \$0D00 | \$0DFB | -reserved - | | \$0DFC | \$0DFF | Checksum | Type declarations for the following definitions: ``` 1 struct io_data 2 { 3 unsigned char value; 4 unsigned char registerno; 5 }; ``` ### 4.1 Group A: I/O Initialization (\$0000.0800 - \$0000.0AEF) ### 4.1.1 VIC Parameter o Definition: struct io\_data vic[0x40]; o **Description:** Initialization values for VIC registers. First member is value, second member is VIC register number. Register number '-1' marks end. Some of these values may be overwritten, depending on the system configuration value 'ramsize'. Have a close look at the specification of this value first. o **RAM Address:** \$0000.0800 - \$0000.087F #### o Default Data: ``` {0x00, 0xab}, {0xf0, 0xaf}, {0x60, 0xb3}, {0x40, 0x57}, {0x01, 0xa7}, {0x46, 0xa3}, {0x00, 0xb7}, {0x12, 0xc3}, \{0x82, 0xc7\}, \{0x16, 0xcb\}, \{0x82, 0xcf\}, \{0x00, 0xd3\}, \{0x00, 0xd7\}, \{0x00, 0xdb\}, \{0x00, 0xdf\}, \{0x80, 0x7f\}, \{0x81, 0x07\}, \{0x82, 0x0b\}, \{0x83, 0x0f\}, \{0x84, 0x13\}, \{0x85, 0x17\}, \{0x86, 0x1b\}, \{0x87, 0x1f\}, \{0x1c, 0x53\}, {0x77, 0x47}, {0xff, 0xff}, 0xff} ``` Serial Channel 1 o **Definition**: 1 struct serial data { 4.1.2 ``` Parameter 2 unsigned long baud; 3 unsigned char bitchar; 4 unsigned char parity; 5 unsigned char stopb; 6 }; Initialization values for CD2401 Channel 1. o Description: o RAM Address: $0000.0890 - $0000.08AF o Default Data: 9600, 8, 0, 0, Oxff, 0xff, 4.1.3 Serial Channel 2 o Definition: 1 struct serial_data { 2 Parameter unsigned long baud; 3 unsigned char bitchar; 4 unsigned char parity; 5 unsigned char stopb; 6 }; o Description: Initialization values for CD2401 Channel 2. o RAM Address: $0000.08B0 - $0000.08CF o Default Data: 9600, 8, 0, 0, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, Oxff, ``` ``` 4.1.4 Serial Channel 3 O Definition: struct serial data { 1 Parameter 2 unsigned long baud; 3 unsigned char bitchar; 4 unsigned char parity; 5 unsigned char stopb; 6 }; Initialization values for CD2401 Channel 3. o Description: o RAM Address: $0000.08D0 - $0000.08EF o Default Data: 9600, 8, 0, 0, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, 0xff, 4.1.5 Serial Channel 4 o Definition: 1 struct serial_data { 2 Parameter unsigned long baud; 3 unsigned char bitchar; 4 unsigned char parity; 5 unsigned char stopb; 6 }; o Description: Initialization values for CD2401 Channel 4. o RAM Address: $0000.08F0 - $0000.090F o Default Data: 9600, 8, 0, 0, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, Oxff, 0xff, ``` ### 4.1.6 CIO 1 Parameter o Definition: struct io\_data cio1[0x10]; o **Description:** Initialization values for CIO 1. First member is value, second member is CIO register number. Register number '-1' marks end. o **RAM Address:** \$0000.0910 - \$0000.092F o Default Data: {0x89, 0x40}, {0x00, 0x41}, {0x00, 0x20}, {0x00, 0x28}, {0x80, 0x23}, {0xff, 0x2b}, {0xf0, 0x06}, {0x94, 0x01}, {0xff, 0xff}, {0 ### 4.1.7 CIO 2 Parameter o Definition: struct io\_data cio2[0x10]; o **Description:** Initialization values for CIO 2. First member is value, second member is CIO register number. Register number '-1' marks end. o **RAM Address:** \$0000.0930 - \$0000.096F o Default Data: {0xff, 0xff}, {0 ### 4.1.8 SCSI Chip Parameter o Definition: unsigned char ownid; unsigned char rstflag; o **Description:** Initialization values for the SCSI controller. The first byte holds the own SCSI ID. The second byte is used as flag. If set to a value not equal to zero, the RMon will generate a SCSI Reset at cold- and warmstart. o RAM Address: \$0000.0950 - \$0000.0951 o Default Data: 0x07, 0x01 ### **4.2 Group B: Address Information (\$0000.0AF0 - \$0000.0B47)** 4.2.1 ICF1 Address o Definition: unsigned short icf1\_addr; o **Description:** Slave address of ICMS in VMEbus short I/O range. Only bits 15-6 are used for A15-A6 of slave address. By default, RMon enables this slave access. o **RAM Address:** \$0000.0AF0 - \$0000.0AF1 o Default Data: \$8000 4.2.2 ICF2 Address o Definition: unsigned char icf2\_addr; o **Description:** Slave address of ICGS in VMEbus short I/O range. Only bits 7-0 are used for A15-A8 of slave address. By default, RMon disables this slave access. o RAM Address: \$0000.0AF2 o Default Data: \$00 4.2.3 VMEbus A24 o Definition: unsigned char std\_addr; Slave Address o **Description:** Slave address of VMEbus standard I/O range. Only bits 7-4 are used for A23-A20 of slave address. By default, RMon enables this slave access. o RAM Address: \$0000.0AF3 o Default Data: \$80 4.2.4 VMEbus A32 o Definition: unsigned short ext\_addr; Slave Address o **Description:** Slave address of VMEbus extended I/O range. Only bits 15-4 are used for A31-A20 of slave address. By default. RMon enables this slave access. o RAM Address: \$0000.0AF4 o Default Data: \$8000 **4.2.5 VMEbus A24** **Slave Size** Definition: unsigned char std\_size; o **Description:** Size of VMEbus slave standard address range in MB. o RAM Address: \$0000.0AF6 o Default Data: \$01 4.2.6 VMEbus A32 Slave Size o Definition: unsigned char ext\_size; o **Description:** Size of VMEbus slave extended address range in 16 MB. o RAM Address: \$0000.0AF7 o Default Data: \$10 Changing the VMEbus A24 or A32 slave size does not effect the hardware because the VMEbus A24 and A32 slave size is fixed to 4 MB. ### 4.2.7 VMEbus Enable Bits Definition: unsigned char vme\_enable; o **Description:** VMEbus slave access enable flags bit 3: ICF2, bit 2: ICF1, bit 1: standard, bit 0: extended o **RAM Address:** \$0000.0AF8 o **Default Data:** \$05 (enables ICF1, extended) ## 4.3 Group C: Hooks (\$0000.0B48 - \$0000.0B6F) o Definition: unsigned long user\_hook[6]; o **Description:** Pointer list to user hooks. hook[0]: init, hook[1]: entry, hook[2]: reserved, hook[3]: reserved, hook[4]: reserved, hook[5]: reserved, hook[7]: company name, hook[8]: board name hook[9]: portation. o **RAM Address:** \$0000.0B48 - \$0000.0B6F o Default Data: SFFFF.FFFF, SFFFF.FFFF, SFFFF.FFFF, SFFFF.FFFF, SFFFF.FFFF, SFFFF.FFFF, SFFFF.FFFF, SFFFF.FFFF ### 4.4 Group D: Boot Parameters (\$0000.0B70 - \$0000.0C57) 4.4.1 Autoboot Flag o Definition: unsigned char autoboot; o **Description:** Autoboot flags. Bit 7: Not autoboot, Bit 1: debug output, Bit 0: OS-9 debug enable This value is configurable by means of the setup utility. o **RAM Address:** \$0000.0B70 o Default Data: \$82 4.4.2 Operating System o Definition: unsigned char os; o **Description:** Operating system. \$FF: OS-9, \$FE: LynxOS This value is configurable by means of the setup utility. o **RAM Address:** \$0000.0B71 o Default Data: \$FF 4.4.3 SCSI **Controller ID** o Definition: unsigned char conid; o **Description:** Controller ID. This value is configurable by means of the setup utility. o **RAM Address:** \$0000.0B72 o Default Data: \$06 4.4.4 SCSI Controller **Hardware** o Definition: unsigned char conhard; o **Description:** Controller hardware. \$00: Omti, \$01: SCSI Harddisk, \$02: SCFL, \$03: TEAC SCSI Floppy \$04: TEAC FC-1-01 SCSI Floppy This value is configurable by means of the setup utility. o **RAM Address:** \$0000.0B73 o Default Data: \$01 4.4.5 SCSI Logical Unit Number o Definition: unsigned char lun; o **Description:** Logical unit number. Valid values: \$00, \$20, \$40, \$60. This value is configurable by means of the setup utility. o **RAM Address:** \$0000.0B74 o Default Data: \$00 4.4.6 Special Boot Flag o Definition: unsigned char specboot; o **Description:** Special bootstraps \$FF: None, \$FD: Streamer tape, \$FE: Ramdisk, \$FC: Ethernet, \$FB: ROM boot (wait for NMI), \$FA: Direct ROM boot, This value is configurable by means of the setup utility. o **RAM Address:** \$0000.0B75 o Default Data: \$FF 4.4.7 Sector Size o Definition: unsigned short secsize; o **Description:** OS-9 sector size. RMon does not use this value. o **RAM Address:** \$0000.0B76 o Default Data: SFFFF 4.4.8 Base Address of RAM/ROM **Boot** o Definition: unsigned long romkerneladdr; o **Description:** Base address of ROM kernel or RAM disk. This value is used for special bootstraps '\$FB' and '\$FA'. It is configurable by means of the setup utility. o **RAM Address:** \$0000.0B78 o Default Data: \$0000.0000 4.4.9 Retry Counter for Network **Boot** o Definition: unsigned char; o **Description:** Retry counter for network boot. This value is used as counter to call the network bootstrap port until the RMon is called again. o **RAM Address:** \$0000.0B7D o Default Data: \$00 4.4.10 Delay until Auto **Starts** o Definition: unsigned start autob; o **Description:** This value specifies the delay (seconds) before the autoboot sequence starts. o **RAM Address:** \$0000.0B7E o Default Data: \$0009 ### 4.4.11 Logical Sector Offset o Definition: unsigned long lsnoffset; o **Description:** Logical Sector Offset o **RAM Address:** \$0000.0B80 o Default Data: \$0000.0000 # 4.4.12 Device Command Definition: unsigned char drive\_cmd[0x40]; o **Description:** Drive commands. The command list for configurated drive will be copied here by the setup utility. o **RAM Address:** \$0000.0B88 - \$0000.0BC7 o Default Data: ## 4.4.13 Own Internet Address Definition: unsigned char internethost[0x10]; o **Description:** Internet host address. Notation: xxx.xxx.xxx 'xxx': address component (all values ASCII) This string must always be zero filled for a correct termination. It is configurable by means of the setup utility. o **RAM Address:** \$0000.0BC8 - \$0000.0BD7 o Default Data: ### 4.4.14 Internet Boot File Name Definition: unsigned char internetboot[0x40]; o **Description:** Boot file address/name. Notation: xxx.xxx.xxx.xxx:filename 'xxx': address component (all values ASCII) This string must always be zero filled for a correct termination. It is configurable by means of the setup utility. o RAM Address: \$0000.0BD8 - \$0000.0C17 o Default Data: #### 4.4.15 BootP Flag Definition: unsigned short bootp; o **Description:** This value specifies the network boot port number. 0x0000: TFTP 0x0001: BOOTP o RAM Address: \$0000.0C1C o Default Data: \$0000 ### 4.4.16 Network Boot Time-out o Definition: unsigned start nettaut; o **Description:** Time-out value for network boot. o **RAM Address:** \$0000.0C1E o Default Data: \$0010 ### 4.4.17 Server Name o Definition: unsigned char sname [0x30]; o **Description:** Server name. This string must always be zero filled for a correct termination. o **RAM Address:** \$0000.0C20 - 0C4F o Default Data: ### 4.5 Group E: Board Information (\$0000.0C58 - \$0000.0C9B) 4.5.1 Character I/O **Ports** o Definition: unsigned char portno; o **Description:** Character I/O port. Valid values: 1 - 2 for default SCC driver. o **RAM Address:** \$0000.0C59 o Default Data: \$00 4.5.2 Watchdog Enable Flag Definition: unsigned char wdog\_enable; o **Description:** Enable watchdog timer. Bit 0 = 0: watchdog disabled Bit 0 = 1: watchdog enabled o RAM Address: \$0000.0C5C o Default Data: \$00 4.5.3 Internal Board Information Definition: unsigned char board\_info[0x20]; o **Description:** ELTEC internal board information for service purposes This information is changed be the RMon during startup. #### These values should not be modified!!! o RAM Address: \$0000.0C68 - \$0000.0C87 o Default Data: 4.5.4 CPU Board Identification o Definition: unsigned char board\_id; o **Description:** Unique number for each hardware platform. Valid values: 13: E16 14: IBAM-30 15 E17 27 E27 or E17-500 ### This value should not be modified!!! o RAM Address: \$C8E o **Default Data:** 27 4.5.5 RMon Base Address o Definition: unsigned long rmon; o **Description:** Base address of RMon jump table for user-applicable routines. o **RAM Address:** \$0000.0C90 o Default Data: \$FE00.0000 4.5.6 Number of CPUs o Definition: unsigned char scpu; o **Description:** Holds the number of CPUs installed on the board. This value is changed by RMon during coldstart. Valid values: \$01: One CPU installed\$02: Two CPUs installed\$FF: Only one CPU installed o **RAM Address:** \$0000.0C94 o Default Data: \$01 4.5.7 Size of Local Memory o Definition: unsigned short memsize; o **Description:** Size of local memory in MB found during cold- or warmstart. This value is changed by RMon o **RAM Address:** \$0000.0C96 o Default Data: \$FFFF ### 4.6 Group F: Video Descriptor 4.6.1 Graphic Mode o Definition: unsigned char rto\_mode; o **Description:** Bits 0 - 3: Internal number used as index in the video descriptor table Bit 4: Enable Overlay Bit 5: Enable Digital output o RAM Address: \$0000.0CA0 o Default Data: \$02 4.6.2 Graphic Bit Mode Definition: unsigned char rto\_gbm; o **Description:** Number of bits per pixel. Valid values: \$03: 8 Bits per pixel\$02: 4 Bits per pixel\$01: 2 Bits per pixel\$00: 1 Bit per pixel o RAM Address: \$0000.0CA1 o Default Data: \$03 4.6.3 Display Start Address o Definition: unsigned char rto\_baseaddr; o **Description:** Start address of video frame buffer. Valid values: \$0FC0.0000: Start address of normal video mode \$0FE0.0000: Start address of overlay buffer ELTEC o RAM Address: \$0000.0CA2 o Default Data: \$0FC0.0000 4.6.4 Size of Graphic **Plane** O Definition: unsigned short rto\_plnsizx, rto\_plnsizy; o **Description:** Size of graphic plane in X and Y direction. o RAM Address: \$0000.0CA6 - \$0000.0CA9 o Default Data: 800, 600 4.6.5 Size of Display Window O **Definition:** unsigned short rto\_plnsizx, rto\_plnsizy; o **Description:** Size of window in X and Y direction. o RAM Address: \$0000.0CAA - \$0000.0CAD o Default Data: 800, 600 **4.6.6 Number of** Fore- Background Color o Definition: unsigned char rto\_fcol, rto\_bcol; o **Description:** Number of foreground and background color. Valid values: 0: black 8: grey 1: navy blue 9: blue 2: dark green 10: green 3: dark cyan 11: cyan 4: dark red 12: red 5: dark magenta 13: magenta 6: dark yellow 14: yellow 7: light grey 15: white o **RAM Address:** \$0000.0CAF - \$0000.0CB0 o Default Data: 0, 15 4.6.7 Number of Columns and Lines O Definition: unsigned char rto\_noofclms, rto\_nooflins; o **Description:** This values define the number of columns and lines of the character window. o **RAM Address:** \$0000.0CB1 - \$0000.0CB2 o Default Data: 80, 24 4.6.8 Video Descriptor Format Definition: unsigned char rto\_vdform; o **Description:** Format of video descriptor. Valid values: \$00: No position follows. The character window is placed in the center of the display window. \$01: The following two values specify the position of the character window within the display window. o RAM Address: \$0000.0CB3 o **Default Data:** 0 4.6.9 Position of Character Window O Definition: unsigned short rto\_wdworgx, rto\_wdworgy; o **Description:** Position of the left upper pixel of the character window within the display window. o RAM Address: \$0000.0CB4 - \$0000.0CB7 o Default Data: 0, 0 # 4.6.10 Video Timing Parameter o Definition: unsigned long rto\_param[0x38]; o **Description:** Video Timing description. The values within this array have the meaning: | RAM<br>Address | Mnemonic | Meaning | Unit | |----------------|----------|--------------------|---------| | \$0000.0CC0 | pfreq | Pixel Frequency | [Hz] | | \$0000.0CC4 | hres | Horiz. Resolution | [pixel] | | \$0000.0CC8 | hperiod | Horiz. Period | [pixel] | | \$0000.0CCC | hsync | Horiz. Sync width | [pixel] | | \$0000.0CD0 | hbporch | Horiz. Back Porch | [pixel] | | \$0000.0CD4 | vres | Vert. Resolution | [lines] | | \$0000.0CD8 | vperiod | Vert. Period | [lines] | | \$0000.0CDC | vsync | Vert. Sync width | [lines] | | \$0000.0CE0 | vbporch | Vert. Back Porch | [lines] | | \$0000.0CE4 | syncmode | Sync Mode | | | \$0000.0CE8 | eqlen | Equalization width | [pixel] | | \$0000.0CEC | serlen | Serration width | [pixel] | | \$0000.0CF0 | eqstart | Equalization start | [lines] | | \$0000.0CF4 | eqserin | Equ./Ser. interval | [lines] | | \$0000.0CF8 | vres[2] | reserved | | The bits of the 'syncmode' (\$0000.0CE4) have the following meaning: | Bit Position | Mnemonic | Meaning | |--------------|----------|-------------------------| | 0x0000 | HPOS | Horiz. sync is positive | | 0x0002 | VPOS | Vert. sync is positive | | 0x0004 | GSYNC | Sync on Green | | 0x0008 | CSYNC | Composite Sync | | 0x0010 | TSYNC | Tessellated Sync | | 0x0080 | DBLANKP | Disable blank pedestal | o **RAM Address:** \$0000.0CC0 - \$0000.0CFF o Default Data: 4000000, 800, 1056, 128, 88, 600, 628, 4, 23, 0x0000, 64, 128, 1, 8, 0, 0, ### 4.7 Checksum o Definition: unsigned long checksum; o **Description:** NVRAM checksum. This value is read only and is set or compared by the RMon commands re or we, respectively. o **RAM Address:** \$0000.0BFC - \$0000.0BFF o Default Data: \$FFFF.FFFF EUROCOM-17-5xx 5 Parts List ## **5 Parts List** Table 4: Parts List, Hardware Rev. 1.A | Part No. | Count | Part Type | Case | Socket | Comment | |----------|-------|----------------|------------------|--------|---------| | C100 | 1 | C,C,100NF-2R | C,1206-BOT-S-K | | | | C101104 | 4 | C,T,33/10-1/2R | CAP,TA-ETR3 | | | | C105 | 1 | C,T,10/16-SMD | CAP,TA-C/D-TOP | | | | C106 | 1 | C,T,10/25-1/2R | CAP,TA-ETR3 | | | | C107 | 1 | C,T,10/16-SMD | CAP,TA-C/D-TOP | | | | C108 | 1 | C,C,10NF-2R | C,1206-BOT-S-K | | | | D101 | 1 | DIO,TVS305 | DIODE,DO-35-5R | | | | X101 | 1 | X,P1 | CONN,VG96 | | | | X102 | 1 | X,P2 | CONN,VG96 | | | | X103104 | 2 | BOLZEN_106 | BOLZEN_106 | | | | 213 | 13 | R,1K-SMD | R,1206-BOT-S-K | | | | X201 | 1 | X,LEB,100-BAS | X,LEB,100-BAS | | | | X202 | 1 | X,2X50-F-SMD | X,2X50-F-SMD-BS | | | | J301 | 1 | J,1X3-DC12-SMD | J,1X3-DC12-SMD-L | | | | R301 | 1 | R,4K7-SMD | R,1206-BOT-S-K | | | | R302 | 1 | R,1K-SMD | R,1206-BOT-S-K | | | | R303 | 1 | R,150-SMD | R,1206-BOT-S-K | | | | U301 | 1 | VIC068-PQF-5 | PGA,145-PIN | Q | | | U302 | 1 | CE20V8-7-PLCC | PLCC,28-PIN | | E27_*06 | | U304306 | 3 | 74F5074-SO | SO,14-PIN | | | | U401403 | 3 | CY7C964-QFP | QFP,64-PIN | | | | U404 | 1 | 74F374-SO | SO,20-PIN | | | | U405 | 1 | 74F521-SO | SO,20-PIN | | | | J501507 | 7 | J,1X2-SMD | J,1X2-SMD-LS | | | | R501502 | 2 | R,1K-SMD | R,1206-BOT-S-K | | | | R503 | 1 | R,150-SMD | R,1206-BOT-S-K | | | | R504 | 1 | R,1K-SMD | R,1206-BOT-S-K | | | 5 Parts List EUROCOM-17-5xx Table 4: Parts List, Hardware Rev. 1.A (Continued) | Part No. | Count | Part Type | Case | Socket | Comment | |----------|-------|---------------|------------------|--------|---------| | R505510 | 6 | R,470-SMD | R,1206-BOT-S-K | | | | R512 | 1 | R,470-SMD | R,1206-BOT-S-K | | | | R513 | 1 | R,1K-SMD | R,1206-BOT-S-K | | | | R514 | 1 | R,470-SMD | R,1206-BOT-S-K | | | | R515523 | 9 | R,1K-SMD | R,1206-BOT-S-K | | | | T501504 | 4 | J,1X1-SMD | J,1X1-SMD | | | | U501502 | 2 | 68060-50-PGA | PGA,223-PIN-18-X | Q | | | U506 | 1 | 74F245-SO | SO,20-PIN | | | | R601602 | 2 | R,1K-SMD | R,1206-BOT-S-K | | | | RN601604 | 4 | RN,8X220/330 | RN,8xX/Y-1.1 | Q | | | U601 | 1 | NCR53C720-QFP | SQFP,208-PIN | | | | C701704 | 4 | C,C,100PF-2R | C,1206-BOT-S-K | | | | D701 | 1 | DIO,1N4148 | DIODE,DO-35 | | | | R701 | 1 | R,470-SMD | R,1206-BOT-S-K | | | | R702704 | 3 | R,2K2-SMD | R,1206-BOT-S-K | | | | R705712 | 8 | R,10-SMD | R,1206-BOT-S-K | | | | U701 | 1 | CL-CD2401-QFP | QFP,100-PIN | | | | U703704 | 2 | SN75C1406-SO | SO,16-PIN-DBL | | | | X701702 | 2 | X,SILC-RS232C | SILC,HYBRID-1.4 | Q | | | X703 | 1 | X,6-PIN-AMP+S | X,6-PIN-AMP+S | | | | C801 | 1 | C,T,47/10-SMD | CAP,TA-C/D-TOP | | | | C802 | 1 | C,C,100NF-2R | C,1206-BOT-S-K | | | | C803804 | 2 | C,V,10NF-1R | C,1206-BOT-S-K | | | | L801 | 1 | L,100UH | L,2-PIN-5R | | | | R801 | 1 | R,470-SMD | R,1206-BOT-S-K | | | | R802 | 1 | R,1K-SMD | R,1206-BOT-S-K | | | | R803806 | 4 | R,40.2-0805 | R,0805-BOT-S-K | | | | R807 | 1 | PTC425 | PTC425 | | | | R808811 | 4 | R,1K-SMD | R,1206-BOT-S-K | | | | U801 | 1 | AM79C900-PLCC | PLCC,84-PIN | | | | | - 1 | 1 | 1 | 1 | 1 | EUROCOM-17-5xx 5 Parts List Table 4: Parts List, Hardware Rev. 1.A (Continued) | Part No. | Count | Part Type | Case | Socket | Comment | |-----------|-------|------------------|------------------|--------|---------| | U804805 | 2 | 74ABT16374-SO | SO,48-PIN | | | | X801 | 1 | X,MD-F,15-GW/GND | CONN,15-PIN-DF | | | | R901 | 1 | R,330-SMD | R,1206-BOT-S-K | | | | R902916 | 15 | R,4K7-SMD | R,1206-BOT-S-K | | | | S901902 | 2 | S,HEX-H | SW,HEX,9-PIN-ALT | | | | U901902 | 2 | Z8536-PLCC | PLCC,44-PIN | | | | U903 | 1 | TIL311 | DIP,14-PIN,100 | | | | R1001 | 1 | R,470-SMD | R,1206-BOT-S-K | | | | R1002 | 1 | R,150-SMD | R,1206-BOT-S-K | | | | U10011002 | 2 | 74ABT16646-SO | SO,56-PIN | | | | U10031005 | 3 | TMS55166-70DGH | SOP64 | | | | U1006 | 1 | 74ACT257-SO | SO,16-PIN-BOT | | | | U1007 | 1 | 74F32-SO | SO,14-PIN-BOT | | | | U10081010 | 3 | 74ACT257-SO | SO,16-PIN-BOT | | | | J1101 | 1 | J,1X2-SMD | J,1X2-SMD-LS | | | | J1102 | 1 | J,1X3-SMD | J,1X3-SMD-LS | | | | R11011116 | 16 | R,22-SMD | R,1206-BOT-S-K | | | | U1101 | 1 | MACH445-15-QFP | QFP,100-PIN | | E27_*04 | | U1102 | 1 | LM1882CM-SO | SO,20-PIN | | | | U1103 | 1 | DELAY,SO,5X5 | SO,8-PIN-BOT | | | | U11041108 | 5 | 74ACT153-SO | SO,16-PIN | | | | U1109 | 1 | 74ABT125-SO | SO,14-PIN-BOT | | | | C12011204 | 4 | C,C,100NF-2R | C,1206-BOT-S-K | | | | C12051207 | 3 | C,C,10NF-2R | C,1206-BOT-S-K | | | | C12081209 | 2 | C,C,100NF-2R | C,1206-BOT-S-K | | | | C1210 | 1 | C,T,47/10-SMD | CAP,TA-C/D-TOP | | | | C1211 | 1 | C,C,10NF-2R | C,1206-BOT-S-K | | | | C1213 | 1 | C,C,10NF-2R | C,1206-BOT-S-K | | | | C1214 | 1 | C,T,4.7/25-SMD | CAP,TA-C/D-TOP | | | | C1215 | 1 | C,C,1NF-2R | C,1206-BOT-S-K | | | 5 Parts List EUROCOM-17-5xx Table 4: Parts List, Hardware Rev. 1.A (Continued) | Jacob | Part No. | Count | Part Type | Case | Socket | Comment | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|------------------|----------------|--------|---------| | J1202 | D12011206 | 6 | DIO,LL101A | MM-TOP | | | | L1201 | J1201 | 1 | J,1X3 | J,1X3 | | | | R1201 1 R,22-SMD R,1206-BOT-S-K R1202 1 R,10K-SMD R,1206-BOT-S-K R1203 1 R,523-MF R,1206-BOT-S-K R1204 1 R,1K-MF RES,1/4W R1205 1 R,40,2-MF RES,1/4W R1210 1 PTC425 PTC425 R1211 1 R,1K-SMD R,1206-BOT-S-K R1211 1 R,1K-SMD R,1206-BOT-S-K RN1201 1 RN,8X150 RN,8XXX-1.1 Q U1201 1 BT445-PQFP PGFP,160-PIN Q U1202 1 LM385 TO-92 U1203 1 74ABT125-SO SO,14-PIN U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1206 1 74ABT646-SO SO,24-PIN X1201 X,15/3-DF-G X,15/3-DF-G X15/3-DF-G X15/3-DF-G X15/3-DF-G X15/3-DF-G X15/3-DF-G X15/3- | J1202 | 1 | J,1X2 | J,1X2 | | | | R1202 1 R,10K-SMD R,1206-BOT-S-K R1203 1 R,523-MF R,1206-BOT-S-K R1204 1 R,1K-MF RES,1/4W R1205 1 R,40,2-MF RES,1/4W R1210 1 PTC425 PTC425 R1211 1 R,1K-SMD R,1206-BOT-S-K RN1201 1 RN,8X150 RN,8XXX-1.1 Q U1201 1 BT445-PQFP PGFP,160-PIN Q U1202 1 LM385 TO-92 U1203 1 74ABT125-SO SO,14-PIN U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1206 1 74ABT646-SO SO,24-PIN X1201 X,15/3-DF-G X,15/3-DF-G X15/3-DF-G | L1201 | 1 | FB,60MHZ | FB | | | | R1203 1 R,523-MF R,1206-BOT-S-K R1204 1 R,1K-MF RES,1/4W R1205 1 R,40,2-MF RES,1/4W R1210 1 PTC425 PTC425 R1211 1 R,1k-SMD R,1206-BOT-S-K R1211 1 RN,8X150 RN,8xXX-1.1 Q U1201 1 BT445-PQFP PQFP,160-PIN U1202 1 LM385 TO-92 U1203 1 74ABT125-SO SO,14-PIN U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1207 1 74AS1000-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G X1201 1 X,15/3-DF-G X,15/3-DF-G X1301 1 R,1K-SMD R,1206-BOT-S-K U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT E0 <tr< td=""><td>R1201</td><td>1</td><td>R,22-SMD</td><td>R,1206-BOT-S-K</td><td></td><td></td></tr<> | R1201 | 1 | R,22-SMD | R,1206-BOT-S-K | | | | R1204 1 R,1K-MF RES,1/4W R1205 1 R,40,2-MF RES,1/4W R1210 1 PTC425 PTC425 R1211 1 R,1K-SMD R,1206-BOT-S-K RN1201 1 RN,8X150 RN,8XX-1.1 Q U1201 1 BT445-PQFP PQFP,160-PIN Q U1202 1 LM385 TO-92 U U1203 1 74ABT125-SO SO,14-PIN U U1204 1 74AS1000-SO SO,14-PIN U U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U U1207 1 74AS1000-SO SO,14-PIN-BOT U U1216 1 74ABT646-SO SO,24-PIN X X1201 1 X,15/3-DF-G X,15/3-DF-G X R1301 1 R,1K-SMD R,1206-BOT-S-K U U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO< | R1202 | 1 | R,10K-SMD | R,1206-BOT-S-K | | | | R1205 1 R,40.2-MF RES,1/4W R1210 1 PTC425 PTC425 R1211 1 R,1K-SMD R,1206-BOT-S-K RN1201 1 RN,8X150 RN,8XXX-1.1 Q U1201 1 BT445-PQFP PQFP,160-PIN U1202 1 LM385 TO-92 U1203 1 74ABT125-SO SO,14-PIN U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT E27_*03 U1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 J,1X2-SMD R,1206-BOT-S-K R1401 | R1203 | 1 | R,523-MF | R,1206-BOT-S-K | | | | R1210 | R1204 | 1 | R,1K-MF | RES,1/4W | | | | R1211 1 R,1K-SMD R,1206-BOT-S-K RN1201 1 RN,8X150 RN,8xXX-1.1 Q U1201 1 BT445-PQFP PQFP,160-PIN U1202 1 LM385 TO-92 U1203 1 74ABT125-SO SO,14-PIN U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 J,1X2-SMD J,1X2-SMD-LS R1401 1 J,1X2-SMD R,1206-BOT-S-K R R1403 1 R,470-SMD R,1206-BOT-S-K | R1205 | 1 | R,40.2-MF | RES,1/4W | | | | RN1201 1 RN,8X150 RN,8XXX-1.1 Q U1201 1 BT445-PQFP PQFP,160-PIN U1202 1 LM385 TO-92 U1203 1 74ABT125-SO SO,14-PIN U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT U1303 1 T4ABT125-SO SO,14-PIN-BOT U1304 1 J,1X2-SMD SO,14-PIN-BOT U1305 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1307 1 T4ABT125-SO SO,14-PIN-BOT U1308 1 T4ABT125-SO SO,14-PIN-BOT U1309 1 R,1X2-SMD SO,14-PIN-BOT U1309 1 R,1X2-SMD R,1206-BOT-S-K U1309 1 R,22-SMD R,1206-BOT-S-K R1401 1 R,22-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K | R1210 | 1 | PTC425 | PTC425 | | | | U1201 1 BT445-PQFP PQFP,160-PIN U1202 1 LM385 TO-92 U1203 1 74ABT125-SO SO,14-PIN U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 J1401 1 J,1X2-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | R1211 | 1 | R,1K-SMD | R,1206-BOT-S-K | | | | U1202 1 LM385 TO-92 U1203 1 74ABT125-SO SO,14-PIN U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT E27_*03 C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J J1401 1 J,1X2-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | RN1201 | 1 | RN,8X150 | RN,8xXX-1.1 | Q | | | U1203 1 74ABT125-SO SO,14-PIN U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | U1201 | 1 | BT445-PQFP | PQFP,160-PIN | | | | U1204 1 74AS1000-SO SO,14-PIN U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | U1202 | 1 | LM385 | TO-92 | | | | U1205 1 OSC,25.175MZ-SMO OSC,4-PIN-SMO U1207 1 74AS1000-SO SO,14-PIN-BOT U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K R1404 R1404 < | U1203 | 1 | 74ABT125-SO | SO,14-PIN | | | | U1207 1 74AS1000-SO SO,14-PIN-BOT U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,14-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | U1204 | 1 | 74AS1000-SO | SO,14-PIN | | | | U1216 1 74ABT646-SO SO,24-PIN X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT E27_*03 C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403-S-K R1404 R,1206-BOT-S-K R1404-S-K R1404-S-MD R,1206-BOT-S-K R1404-S-K R1404-S-MD R,1206-BOT-S-K R1404-S-K R1404-S-MD R,1206-BOT-S-K R1404-S-K R1404-S-MD R,1206-BOT-S-K R1404-S-K R1404-S-MD R,1206-BOT-S-K R1404-S-K R1404-S-MD R,1206-BOT-S-K R1404-S-MD R,1206-BOT-S-K R1404-S-MD R1404-S-MD R,1206-BOT-S-K R1404-S-MD R1404-S-MD R1404-S-MD R1404-S-MD R1404-S-MD R1404-S-MD R1404-S-MD R140 | U1205 | 1 | OSC,25.175MZ-SMO | OSC,4-PIN-SMO | | | | X1201 1 X,15/3-DF-G X,15/3-DF-G R1301 1 R,1K-SMD R,1206-BOT-S-K U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,470-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | U1207 | 1 | 74AS1000-SO | SO,14-PIN-BOT | | | | R1301 | U1216 | 1 | 74ABT646-SO | SO,24-PIN | | | | U1301 1 IOC2 SQFP,208-IOC2 U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | X1201 | 1 | X,15/3-DF-G | X,15/3-DF-G | | | | U1302 1 MACH445-15-QFP QFP,100-PIN E27_*03 U1303 1 74ABT125-SO SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | R1301 | 1 | R,1K-SMD | R,1206-BOT-S-K | | | | U1303 1 74ABT125-SO SO,14-PIN-BOT C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | U1301 | 1 | IOC2 | SQFP,208-IOC2 | | | | C1402 1 C,T,10/25-1/2R CAP,TA-ETR3 J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | U1302 | 1 | MACH445-15-QFP | QFP,100-PIN | | E27_*03 | | J1401 1 J,1X2-SMD J,1X2-SMD-LS R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | U1303 | 1 | 74ABT125-SO | SO,14-PIN-BOT | | | | R14011402 2 R,3K3-SMD R,1206-BOT-S-K R1403 1 R,22-SMD R,1206-BOT-S-K R1404 1 R,470-SMD R,1206-BOT-S-K | C1402 | 1 | C,T,10/25-1/2R | CAP,TA-ETR3 | | | | R1403 | J1401 | 1 | J,1X2-SMD | J,1X2-SMD-LS | | | | R1404 1 R,470-SMD R,1206-BOT-S-K | R14011402 | 2 | R,3K3-SMD | R,1206-BOT-S-K | | | | | R1403 | 1 | R,22-SMD | R,1206-BOT-S-K | | | | R14051407 3 R,220-SMD R,1206-BOT-S-K | R1404 | 1 | R,470-SMD | R,1206-BOT-S-K | | | | | R14051407 | 3 | R,220-SMD | R,1206-BOT-S-K | | | EUROCOM-17-5xx 5 Parts List Table 4: Parts List, Hardware Rev. 1.A (Continued) | Part No. | Count | Part Type | Case | Socket | Comment | |-----------|-------|--------------|----------------|--------|---------| | R1408 | 1 | R,3K3-SMD | R,1206-BOT-S-K | | | | R1409 | 1 | R,100K-SMD | R,1206-BOT-S-K | | | | R14101411 | 2 | R,3K3-SMD | R,1206-BOT-S-K | | | | U1402 | 1 | MAX695-SO | SO,16-PIN-WP | | | | U1405 | 1 | 74LS74-SO | SO,14-PIN | | | | U1406 | 1 | 74ACT125-SO | SO,14-PIN | | | | U1407 | 1 | 74F125-SO | SO,14-PIN | | | | C15011506 | 6 | C,C,100NF-2R | C,1206-BOT-S-K | | | | C1507 | 1 | C,T,10/16-1R | C,TA-C-TOP | | | | C1508 | 1 | C,C,100NF-2R | C,1206-BOT-S-K | | | | C1509 | 1 | C,C,1NF-2R | C,1206-BOT-S-K | | | | C1510 | 1 | C,C,330PF-2R | C,1206-BOT-S-K | | | | C1511 | 1 | C,C,3.3NF-2R | C,1206-BOT-S-K | | | | C15121514 | 3 | C,E,220/10 | C,EKR05 | | | | D1501 | 1 | DIO,BYS21-45 | DIODE,A398a | | | | D15021505 | 4 | DIO,BYM10-50 | GL-41 | | | | J15011502 | 2 | J,1X3-SMD | J,1X3-SMD-LS | | | | L1501 | 1 | L,35UH | L,4-PIN-ALT | | | | Q1501 | 1 | SI-9430DY | SO,8-PIN-BOT | | | | Q1502 | 1 | SI-9410DY | SO,8-PIN-BOT | | | | R1501 | 1 | R,10-SMD | R,1206-BOT-S-K | | | | R1502 | 1 | R,22-SMD | R,1206-BOT-S-K | | | | R1503 | 1 | R,1K-SMD | R,1206-BOT-S-K | | | | R1504 | 1 | R,22-SMD | R,1206-BOT-S-K | | | | R1505 | 1 | R,47-SMD | R,1206-BOT-S-K | | | | R1506 | 1 | R,470K-SMD | R,1206-BOT-S-K | | | | R1507 | 1 | R,330-SMD | R,1206-BOT-S-K | | | | R1508 | 1 | R,47-SMD | R,1206-BOT-S-K | | | | R1509 | 1 | R,1K-SMD | R,1206-BOT-S-K | | | | R1510 | 1 | R,10-SMD | R,1206-BOT-S-K | | | 5 Parts List EUROCOM-17-5xx Table 4: Parts List, Hardware Rev. 1.A (Continued) | Part No. | Count | Part Type | Case | Socket | Comment | |-----------|-------|------------------|------------------|--------|---------| | R15111512 | 2 | R,22-SMD | R,1206-BOT-S-K | | | | R1513 | 1 | R,10-SMD | R,1206-BOT-S-K | | | | R1514 | 1 | R,22-SMD | R,1206-BOT-S-K | | | | R15151516 | 2 | R,10-SMD | R,1206-BOT-S-K | | | | R15171518 | 2 | R,22-SMD | R,1206-BOT-S-K | | | | R1519 | 1 | R,1K-SMD | R,1206-BOT-S-K | | | | R1520 | 1 | R,10K-SMD | R,1206-BOT-S-K | | | | R15211522 | 2 | R,100-SMD | R,1206-BOT-S-K | | | | R1523 | 1 | R,0.025-MF | L03-MEDIUM | | | | R1524 | 1 | R,180-SMD | R,1206-BOT-S-K | | | | U1501 | 1 | OSC,40MHZ-SMO | OSC,4-PIN-SMO | | | | U1502 | 1 | 74ACT161-SO | SO,16-PIN | | | | U1503 | 1 | OSC,33.33MHZ-SMO | OSC,4-PIN-SMO | | | | U1504 | 1 | MC88915FN100 | PLCC,28-PIN | | | | U1505 | 1 | OSC,64MHZ-SMO | OSC,4-PIN-SMO | | | | U1506 | 1 | 74ACT161-SO | SO,16-PIN | | | | U1507 | 1 | 74LS393-SO | SO,14-PIN | | | | U1508 | 1 | LTC1148CN-3.3 | SO,14-PIN-BOT | | | | U1509 | 1 | DELAY,SO,5X5 | SO,8-PIN | | | | C1603 | 1 | C,T,10/16-SMD | CAP,TA-C/D-TOP | | | | J1601 | 1 | J,1X2 | J,1X2 | | | | J16021603 | 2 | J,1X3-DC12-SMD | J,1X3-DC12-SMD-L | | | | J1605 | 1 | J,1X3 | J,1X3 | | | | J16061607 | 2 | J,1X2-SMD | J,1X2-SMD-LS | | | | R1601 | 1 | R,10K-SMD | R,1206-BOT-S-K | | | | R1602 | 1 | R,0-SMD | R,1206-BOT-S-K | | | | U1601 | 1 | 28F020-150-PLCC | PLCC,32-PIN | | | | U1602 | 1 | SOCKET,32-PIN | DIP,32-PIN | | | | U1603 | 1 | MK48T08B20@ | DIP,28-PIN | | | | U1604 | 1 | 74ACT16245-SO | SO,48-PIN | | | EUROCOM-17-5xx 5 Parts List Table 4: Parts List, Hardware Rev. 1.A (Continued) | Part No. | Count | Part Type | Case | Socket | Comment | |-----------|-------|------------------|------------------|--------|---------| | C17011702 | 2 | C,C,68PF-2R | C,1206-BOT-S-K | | | | J17011702 | 2 | J,1X2 | J,1X2 | | | | J1703 | 1 | J,2X3-SMD | J,2X3-SMD-LS | | | | R17011702 | 2 | R,3K3-SMD | R,1206-BOT-S-K | | | | R1703 | 1 | PTC425 | PTC425 | | | | R17041707 | 4 | R,2K2-SMD | R,1206-BOT-S-K | | | | R1708 | 1 | R,10K-SMD | R,1206-BOT-S-K | | | | R17091711 | 3 | R,2K2-SMD | R,1206-BOT-S-K | | | | U1701 | 1 | MACH445-15-QFP | QFP,100-PIN | | E27_*02 | | U1702 | 1 | 74F125-SO | SO,14-PIN-BOT | | | | U1703 | 1 | MACH210-20-PLCC | PLCC,44-PIN | | E27_*07 | | U1704 | 1 | FM24C04-SO | SO,8-PIN-BOT | | | | U1705 | 1 | 74F125-SO | SO,14-PIN | | | | X1701 | 1 | X,MINI-DIN-6-POL | X,MINI-DIN-6-POL | | | | J1801 | 1 | J,1X3-DC12-SMD | J,1X3-DC12-SMD-L | | | | R18011805 | 5 | R,1K-SMD | R,1206-BOT-S-K | | | | R1808 | 1 | R,220-SMD | R,1206-BOT-S-K | | | | R18091810 | 2 | R,1K-SMD | R,1206-BOT-S-K | | | | U1801 | 1 | MACH445-20-QFP | QFP,100-PIN | | E27_*01 | | U1802 | 1 | MACH210-10-PLCC | PLCC,44-PIN | | E27_*05 | | U18041805 | 2 | 74ACT174-SO | SO,16-PIN | | | | X1801 | 1 | X,2X5-F-SMD-BS | X,2X5-F-SMD-BS | | | 5 Parts List EUROCOM-17-5xx Figure 1: Parts Location Diagram (Top View) EUROCOM-17-5xx 5 Parts List Figure 2: Parts Location Diagram (Bottom View) 5 Parts List EUROCOM-17-5xx Figure 3: Jumper Location Diagram (Bottom View) 66 Service Manual ELTEC EUROCOM-17-5xx 5 Parts List Figure 4: Jumper Location Diagram (Top View)