# System 68000 VME SYS68K/CPU-32 High Performance 68030 Multiprocessor CPU Board with VSB Interface #### 1. General Description The SYS68K/CPU-32 is an ultra high speed CPU board using a 68030 with a clock frequency of up to 30 MHz. The SYS68K/CPU-32 is fully software compatible to the SYS68K/CPU-29 board. The SYS68K/CPU-32 uses only a single VMEbus slot. A static RAM of up to 1 Mbyte capacity can be accessed from the CPU (30 MHz clock frequency) without the insertion of wait states for all read and write cycles. A full 32 bit VSB interface including bus arbitration and Interrupt Handling is installed on all CPU-32 board versions. Two serial I/O inter- faces (RS232 compatible) provide asynchronous and synchronous data transfer rates of up to 38400 baud/2 Mbit/sec. The EPROM area consists of 4 devices supporting the 28 and 32 pin JEDEC standard providing a maximum capacity of 4 Mbyte. Two fully independent 24 bit timers, a Real Time Clock with an on-board battery backup and the full 32 bit VMEbus master interface complete the board. In addition, VMEPROM, the PDOS\* compatible multi-user real time monitor/debugger is installed on the SYS68K/CPU-32 boards. #### **BLOCK DIAGRAM OF THE CPU-32XC** #### 2. Features of the SYS68K/CPU-32 68030 CPU (16.7 MHz) on CPU-32X (20.0 MHz) on CPU-32XA (25.0 MHz) on CPU-32XB (30.0 MHz) on CPU-32XC • 68882 FPCP (16.7 MHz) on CPU-32X (20.0 MHz) on CPU-32XA, -32XB (25.0 MHz) on CPU-32XC 68561 Multi Protocol Communication Controllers (2x) for serial I/O data transfers (RS232 compatible) Parallel Interface and Timer devices (2x) for local control and timer function 68153 Bus Interrupter Modules (2x) for all local interrupt management 256 Kbyte or 1 Mbyte of constant zero wait state static RAM Up to 4 Mbyte of EPROM using 4 EPROMs (28 and 32 pin JEDEC standard) building a 32 bit data path VSB interface (full 32 bit) with single level arbiter A32, A24, A16: D(0), D8, D16, D32 Unaligned transfers Read-modify-write transfers Interrupt Handler VMEbus interface (full 32 bit) with single level arbiter A32, A24, A16: D(0), D8, D16, D32 Unaligned transfers Read-modify-write transfers Bus timer Power monitor SYSRESET generator - RUN/HALT/CACHE and TEST function switches - Status indication LEDs 2 HEX rotary switches - Fully software compatible to the SYS68K/CPU-21 series of boards - VMEPROM installed # 3. Hardware Description 3.1 The 68030 CPU The 68030 with its 32 bit address and data paths is installed on the SYS68K/CPU-32 board. The CPU includes a 256 byte instruction and 256 byte data cache which significantly reduces the number of bus cycles needed for program fetches. A CACHE switch on the front panel allows the user to enable or disable the on-chip cache for software debugging purposes. The 68030 CPU accesses the static RAM with 30 MHz clock frequency constantly without the insertion of wait states. This allows the design to take full advantage of the throughput of the CPU. The EPROM area, the Floating Point Coprocessor, the SRAM and the VSB interface are directly connected to the CPU data and address bus interface (as shown in the block diagram of the SYS68K/CPU-32). The clock frequency of the CPU ranges from 12.5 to 30 MHz. This offers, in combination with the SRAM, a real computing rate of 4-10 MIPs. ### 3.2 The Floating Point Coprocessor The SYS68K/CPU-32 is fitted with the enhanced 68882 Floating Point Coprocessor (FPCP). The FPCP conforms to the IEEE Floating Point standard 754 (draft 10.0). Easy floating point operation control to the coprocessor is provided because the intercommunication between the CPU and the FPCP is built in silicon An internal register set inside the FPCP of 8 general purpose registers (80 bit wide) yields fast execution times. #### **Features of the FPCP** - 8 general purpose registers (80 bit, 64 bit Mantissa, 15 bit exponent and one sign bit) - 67 bit on-chip ALU - 67 bit barrel shifter - 46 instruction types including 35 arithmetic operations - IEEE 754 standard (draft 10.0) - Full support of trigonometrical and logarithmic functions such as: SINE and COSINE TANGENT and COTANGENT Hyperbolic functions (tangent, arc tangent, sine and cosine) Logarithmic functions (4) Square root and exponential functions (4) The 68882 is fully software compatible to the 68881 FPCP #### 3.3 The Static RAM The SYS68K/CPU-32 contains a high speed static RAM offering constant no wait state access for CPU access cycles. This 32 bit wide memory allows to take full advantage of the CPU execution speed. An upgrade to 4 Mbyte RAM is possible, as the RAM is located on a memory module which can easily be replaced if higher density modules become available. The memory bandwidth of the SYS68K/CPU-32 reaches 40 Mbyte/sec in the 30 MHz version without any need for refresh because static RAMs are used. The low cost 16.7 MHz versions (SYS68K/CPU-32X) access the static RAM (1 Mbyte) constantly without the insertion of wait states. On the 20.0 MHz and 25.0 MHz version (SYS68K/CPU-32XA/-32XB) 100ns devices (32 K x 8) are installed providing a constant one wait state access to the RAM. The 30 MHz board version (CPU-32XC) uses 256 K $\times$ 1 oriented devices with an access time of 35 ns to guarantee the constant zero wait state operation of the CPU. The following table lists the CPU board type, the memory capacity as well as the required number of wait states for accessing the SRAM area. External battery backup is supported through the +5V STDBY line of the VMEbus on all CPU-32 boards excluding the CPU-32XC. | Board Type | CPU Clock<br>Frequency<br>(MHz) | SRAM<br>Capacity<br>(byte) | No. of<br>Wait States | |------------|---------------------------------|----------------------------|-----------------------| | CPU-32X | 16.7 | 1 M | 0 | | CPU-32XA | 20.0 | 1 M | 1 1 | | CPU-32XB | 25.0 | 1 M | 1 | | CPU-32XC | 30.0 | 1 M | 0 | # 3.4 The EPROM Area The SYS68K/CPU-32 contains four user EPROM sockets supporting 28 or 32 pin EPROM devices. #### PHOTO OF THE MEMORY MODULE Maximum data throughput to the 68030 CPU is provided through the fast decoding logic and separate data transceivers supporting one wait state operation if 100 ns devices are used. The following table lists the supported device types and the memory capacity. ### Supported Device Types in the User EPROM Area: | Device<br>Type | Pins | Organization | Total<br>Memory Capacity | |----------------|------|--------------|--------------------------| | 2764 | 28 | 8Kx8 | 32 Kbyte | | 27128 | 28 | 16Kx8 | 64 Kbyte | | 27256 | 28 | 32Kx8 | 128 Kbyte | | 27512 | 28 | 64Kx8 | 256 Kbyte | | 271024 | 32 | 128Kx8 | 512 Kbyte | | TBD | 32 | 256Kx8 | 1 Mbyte | | TBD | 32 | 512Kx8 | 2 Mbyte | | TBD | 32 | 1Mx8 | 4 Mbyte | #### 3.5 The Serial I/O Channels The SYS68K/CPU-32 contains two Multi Protocol Communication Controllers (MPCC 68561) which include the following protocol features: - Character oriented protocols BSC, DDCMP, X3.28, X.21, ECMA16 - Synchronous bit oriented protocols SDLC, HDLC, X.25 - CRC check selectable - Eight character receiver and buffer registers - Software programmable baud rate from 110 to 38400 baud - DC data rate of up to 2 Mbit/s The two RS232 compatible interfaces are installed on the front panel via two 9 pin D-Sub connectors. The following I/O signals are supported with onboard driver/receiver circuits: | Signal | Input | Out-<br>put | 9 Pin DSUB<br>Connector | Description | |--------|-------|-------------|-------------------------|------------------------| | DCD | Х | | 1 | Data Carrier<br>Detect | | RXD | X | | 2 | Receive Data | | TXD | 1.5 | X | 3 | Transmit Data | | DTR | | X | 4 | Data Terminal<br>Data | | GND | | | 5 | Signal GND | | DSR | X | X | 6 | Data Set Ready | | RTS | | X | 7 | Request to Send | | CTS | X | | 8 | Clear to Send | | 1 | - 50 | 276 | 9 | Not Connected | Each MPCC is able to interrupt the local CPU on a software programmable level. The interrupt vector is also software programmable. #### 3.6 The Local Control Devices The SYS68K/CPU-32 contains two independent Parallel Interface and Timer devices (PI/T 68230), for local control and status display. The clock frequency of each PI/T is 8.064 MHz on all different board versions. Eight control bits can be read via the PI/T port A. These control bits can be set via two HEX rotary switches available on the front panel for manipulation. In addition, 8 status bits can be read out via the second PI/T. The status bits can be used for setting different configurations, defining the slot number in a VMEbus multiprocessor system etc. The PI/T also allows to program the bus release functions such as: RAT = Release after Timeout ROR = Release on Request REC = Release every Cycle RBCLR = Release on Bus Clear In addition, the board type (CPU-32) and the installed memory capacity can be read out via a PI/T. The two fully independent 24 bit timers with their 5 bit prescaler can be used to interrupt the local CPU on a software programmable level. The interrupt vector is also software programmable inside the Bus Interrupter Module. All of the 7 interrupt request levels of the CPU can be separately enabled or disabled via port B of the first PI/T. For example, this allows you to disable all interrupts on a certain IRQ level by debugging the application software. The SYSFAIL and ACFAIL signals of the VMEbus are connected to the first PI/T to eventually interrupt the local CPU (if programmed) or to monitor the status of these signals. #### 3.7 The Real Time Clock A software programmable Real Time Clock (RTC-62421) with onboard battery backup is installed on the SYS68K/CPU-32 boards. The features of the Real Time Clock are listed below. #### **Features of the Real Time Clock** - Time of day and date counter included (year, month, week, day) - Built-in quartz oscillator - 12hr/24hr clock switchover - Automatic leap year setting - Interrupt masking - C-MOS design provides low power consumption during power down mode. The Real Time Clock is able to interrupt the local CPU on a software programmable level (1 to 7). #### 3.8 The Local Interrupt Sources Two Bus Interrupter Modules (BIM 68153) are installed on the SYS68K/CPU-32 to manage all the local interrupts. Each local interrupt source can be routed to one of the seven different IRQ levels of the CPU. The interrupt vector is also software programmable. #### **Local Interrupt Sources:** - 1) Test Switch - 2) MPCC 1 - 3) MPCC 2 - 4) PI/T 1 Timer - 5) PI/T 2 Timer - 6) RTC - 7) VSB-IRQ - 8) ACFAIL - 9) SYSFAIL #### 4. The VSB Interface The SYS68K/CPU-32 board is delivered with a full 32 bit VSB master interface. Maximum data throughput is provided on the VSB interface by supporting 32 bit of data via the 4 Gbyte address range. the VSB address range is decoded out of the 4 Gbyte address space of the 68030. The following data transfer types are supported: A32: D8, D16, D32 Unaligned Transfers Address Only Cycles Read Modify Write Transfers The VSB interface allows to build contiguous memory beyond the local SRAM. The local control logic provides an access cycle to the VSB interface before addressing the VMEbus. This technique allows an increase of the overall throughput of systems using the secondary bus. If the VSB interface is not required, a jumper setting allows to disable it and forces VMEbus accesses if there is no on-board access cycle detected. The serial arbiter and the IHP Interrupt Handler complete the VSB interface. #### 5. The VMEbus Interface The SYS68K/CPU-32 includes a full 32 bit VMEbus interface, thereby taking full advantage of the VMEbus specification. The Address Modifier codes for A16, A24 and A32 addressing are fully supported. The following data transfer types are supported: | Transfer Type | D31-D24 | D23-D16 | D15-D8 | D7-D0 | |---------------|---------|---------|--------|-------| | Byte | | | | Χ | | | | | Х | | | Word | | | Χ | X | | Long Word | Х | Х | Х | Х | | Unaligned | Х | Х | Х | | | Transfers | | Х | Χ | | | | | X | Χ | X | | Read Modify | | | | Х | | Write | | | Χ | X | | | X | X | Χ | Х | The SYS68K/CPU-32 includes the following bus arbitration modes: RWD Release when done ROR Release on request RBCLR Release on Bus Clear RAT Release after Timeout Each of the listed modes is software programmable inside the Gate Array. The bus request level of the SYS68K/CPU-32 is jumper selectable (BR0-3). A single level arbiter, a power monitor, a SYSRESET generator and support for ACFAIL and SYSFAIL complete the VMEbus interface. #### 6. The VMEPROM 6.1 General Description VMEPROM is an EPROM based real time monitor. The complete package resides in 128 Kbyte of EPROM and uses a minimum of 32 Kbyte of RAM. VMEPROM is composed of the powerful PDOS Real Time Kernel and the PDOS file manager. Thus the package provides support of a highly sophisticated Real Time Kernel and an interface to floppy and hard disk drives. The user interface contains more than 50 commands perfectly suited for program debugging, host computer communications, as well as task- and file management. In addition, it includes a powerful line assembler and disassembler for the 68030 and the 68882. #### **VMEPROM** features: - Real-Time Multitasking Kernel supporting up to 64 tasks - File management support for sequential, random and shared files. Up to 64 files may be opened at the same time. - Line assembler/disassembler with full support of all 68030/68882 instructions. - Over 20 commands for program debugging, including breakpoints, tracing, processor register display and modify. - S-record up/downloading from any port defined in the system. - Disk support for RAM-disk, floppy and Winchester disks. Either a SYS68K/WFC-1 or a SYS68K/ISCSI-1 mass memory controller may be used. VMEPROM also allows disk formatting and initialization. - Serial I/O support for up to two SIO-2 or ISIO-1/2 boards in the system. - EPROM programming utility using the SYS68K/ RR-2/3 boards. - Full screen editor. - I/O redirection to files or ports from the command line. - Over 100 system calls to the kernel are supported. # **6.2 Description of the User Interface of VMEPROM** The user interface of VMEPROM allows I/O redirection to files or to any port defined within the system. Multiple command lines may be entered on a single command line. The user console input is interrupt driven and allows type-ahead. Over 60 commands are built into the VMEPROM user interface and are directly accessible without destroying memory. The command set covers functions such as program execution, breakpoints, tracing and a powerful line assembler/disassembler. Also resident are file system functions such as append, delete, copy, rename and show file. These are applicable for RAM disk, floppy or hard disk. The task management functions cover create task, kill task, alter task priority and list tasks. #### 6.3 Description of the Kernel Functions The kernel of VMEPROM is written in 68030 assembly language for fast and efficient execution. It provides multitasking, system clock, event processing and memory management. Ready tasks are sched- uled with a prioritized round-robin method. Up to 64 tasks may be defined simultaneously. Semaphores and events provide a low overhead facility for one task to signal another. Messages and mailboxes are used in conjunction with task lock, unlock, suspend and event primitives. ## 6.4 Description of the File Manager Functions The file manager module provides sequential, random, read only and shared access to named files on RAM disk, floppy or hard disk. New files are automatically defined contiguously to improve access speed. ### 6.5 Supported VMEbus Hardware Upon power up, VMEPROM checks the VMEbus for the availability of several controller boards. Supported are up to two serial I/O boards and one disk controller. In addition, EPROM programming is supported by VMEPROM utilizing the SYS68K/RR-2/3 board family. #### **VMEPROM** #### 6.6 Target System Support VMEPROM can easily be used in target systems. For these systems, the application program can be put into EPROM with or without the user interface. The application programs can be started either by a command line or directly after reset without user input. The minimum EPROM space required by the VME-PROM kernel and file manager is about 40 Kbyte. Small romable applications can be put in EPROMS easily without the overhead of the user interface. #### **6.7 Development Systems** Currently either one of the FORCE PDOS\* or UNIX\* System V development stations may be used for software development for VMEPROM. Compilers, assemblers, and libraries are available together with utilities for program downloading. These tools are well suited to help in program development and debugging. The support of VMEPROM through other development systems like the IBM-AT or the VAX is under development. These crosssoftware development packages will include C-compiler, assemblers for the 68030 and libraries to generate codes to run under control of VMEPROM. #### 6.8 Licensing No license is required for VMEPROM. VMEPROM is delivered free of charge with every CPU-32 board. For more detailed information please refer to the SYS68K/VMEPROM Data Sheet. # 7. Specification of the SYS68K/CPU-32 Functions | 68030 CPU Clock Frequency on: | | |------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | CPU-32X<br>CPU-32XA<br>CPU-32XB<br>CPU-32XC | 16.7 MHz<br>20.0 MHz<br>25.0 MHz<br>30.0 MHz | | 68881 FPCP Clock Frequency on: | | | CPU-32X<br>CPU-32XA/-32XB<br>CPU-32XC | 16.7 MHz<br>20.0 MHz<br>25.0 MHz | | Local RAM Type<br>Data Path<br>Memory Capacity<br>No.of Wait States – CPU-32XA/-32XB<br>No.of Wait States – all others | SRAM 32 bit 1 Mbyte 1 (all cycles) 0 (all cycles) | | No. of EPROM Sockets Data Path Max. Capacity No. of Wait States (min/max) | 4<br>32 bit<br>4 Mbyte<br>1/8 | | Serial I/O Interfaces<br>Used Controller<br>RS232 compatible | 2<br>2×68561<br>Yes | | Real Time Clock<br>On-Board Battery Backup | 62421<br>Yes | | 24 bit Timer | 2 | # Specification (cont'd) | VSB Master Interface<br>A32 : D(0), D8, D16, D32<br>Arbiter<br>Interrupt Handler | Yes<br>Yes<br>Serial<br>IHP | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | VMEbus Master Interface<br>A32, A24, A16: D(0), D8, D16, D32<br>Unaligned Data Transfers<br>Read-Modify-Write Cycles<br>Single Level Bus Arbiter<br>VMEbus Interrupt Handler | Yes Yes Yes Yes Yes IH 1 to 7 | | RESET, TEST, CACHE, HALT<br>Function Switches | Yes | | VMEPROM Firmware on all Board Versions | 128 Kbyte | | Power Requirements + 5V typ/max +12V typ/max -12V typ/max | 4.9/5.9A<br>0.1/0.2A<br>0.1/0.2A | | Operating Temperature (Degrees C) | 0 to 50 | | Storage Temperature (Degrees C) | -40 to 85 | | Relative Humidity (noncondensing %) | 0 to 95 | | Board Dimensions (mm) (in) | 234 x 160<br>9.2 x 6.3 | | No. of Slots used | 1 | #### **Ordering Information** SYS68K/CPU-32X Part No. 101324 SYS68K/CPU-32XA Part No. 101321 SYS68K/CPU-32XB Part No. 101322 SYS68K/CPU-32XC Part No. 101333 SYS68K/VMEPROM/UM Part No. 800140 SYS68K/CPU-32/UM Part No. 800148 16.7 MHz 68030 CPU board with 1 Mbyte zero wait state SRAM, FPCP and VMEPROM. Documentation included. 20.0 MHz 68030 CPU board with 1 Mbyte one wait state SRAM, FPCP and VMEPROM. Documentation included. 25.0 MHz 68030 CPU board with 1 Mbyte zero wait state SRAM, FPCP and VMEPROM. Documentation included. 30.0 MHz 68030 CPU board with 1 Mbyte zero wait state SRAM, FPCP and VMEPROM. Documentation included. User's Manual of VMEPROM excluding documentation of the SYS68K/CPU-32. User's Manual for all SYS68K/CPU-32 board versions. VMEPROM documentation included. FORCE COMPUTERS reserves the right to make changes to the product herein to improve reliability, function or design. FORCE COMPUTERS does not assume any liability arising out of the application or use of product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others. © Copyright 1986 Design FORCE COMPUTERS FORCE COMPUTERS INC. 727 University Ave. Los Gatos, CA 95030 Phone (408) 354-3410 Telex 172465 Telefax (408) 3957718 FORCE COMPUTERS GMBH Daimlerstraße 9 D-8012 Ottobrunn Telefon (089) 60091-0 Telex 524 190 forc-d Telefax (089) 6097793 FORCE COMPUTERS GMBH Schulstraße 15 a D-2085 Quickborn Tel. (041 06) 5031 Telex 2180 624 frce-d Telefax (041 06) 688 28 FORCE COMPUTERS (UK) LTD. 3 Tring Road Wendover, Bucks HP22 6PE Tel. (0296) 625456 Telex 838033 Telefax (0296) 624027 FORCE COMPUTERS FRANCE 11, Rue Casteja F-92100 Boulogne Tel. (1) 46203737 Telex 206304 forc-f Telefax (1) 46213519