# **HP 12968A Asynchronous Communications Interface** Reference Manual HEWLETT-PACKARD COMPANY 11000 WOLFE ROAD, CUPERTINO, CALIFORNIA, 95014 Printed: APR 1978 Printed in U.S.A. # LIST OF EFFECTIVE PAGES Changed pages are identified by a change number adjacent to the page number. Changed information is indicated by a vertical line in the margin of the page. Original pages (Change 0) do not include a change number. Insert latest changed pages and destroy superseded pages. # **NOTICE** The information contained in this document is subject to change without notice. HEWLETT-PACKARD MAKES NO WARRANTY OF ANY KIND WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Hewlett-Packard shall not be liable for errors contained herein or for incidental or consequential damages in connection with the furnishing, performance or use of this material. This document contains proprietary information which is protected by copyright. All rights are reserved. No part of this document may be photocopied or reproduced without the prior written consent of Hewlett-Packard Company. Copyright @ 1978 by HEWLETT-PACKARD COMPANY Library Index Number 12968.320.12968-90001 This manual describes the Hewlett-Packard 12968A Asynchronous Communications Interface and provides installation instructions and programming information. We assume that you are using this manual to code driver subroutines for this interface kit. You should know the following: - HP 2100 Assembler Language programming, especially I/O programming, including interrupt and direct memory access (DMA) or dual channel port controller (DCPC) operations. Refer to the HP Assembler Reference Manual, part no. 24307-90014, for information. - Computer data communications concepts. - Your application, system organization, line protocol, and data communications equipment operation. You will find useful information in the following publications: - HP Assembler Reference Manual, part no. 24307-90014. (HP Assembler is the language you use to code the driver.) - HP Data Communications Training Manual, part no. 22999-90010. (This training manual presents the basic concepts of synchronous and asynchronous data communications.) - HP Data Communications Modems Training Manual, part no. 22999-90013. (This training manual presents the concepts of data communications modems.) - Data Sets 103A3, 103E, 103G, and 103H Interface Specification; Bell System Data Communications Technical Reference, publication no. 41102, October 1973. (This publication gives you information on the data set interface requirements.) - Data Set 113A Interface Specification; Bell System Data Communications Technical Reference, publication no. 41104, August 1973. (This publication gives you information on the data set interface requirements.) - Data Sets 202C and 202D Interface Specification; Bell System Data Communications Technical Reference, publication no. 41202, May 1964. (This publication gives you information on the data set interface requirements.) - EIA Standard RS-232-C: Interface Between Data Terminal Equipment and Data Communications Equipment Employing Serial Binary Data Interchange August 1969. (This publication describes the function of the control and status lines used in data communications and line protocol.) - Martin, James. Telecommunications and the Computer. Englewood Cliffs: Prentice-Hall, Inc., 1969. (This text gives a description of the world's telecommunications links and their uses for data transmission.) Martin, James. Teleprocessing Network Organization. Englewood Cliffs: Prentice-Hall, Inc., 1970. (This text explains the many types of devices and procedures for controlling and organizing the flow of data on telecommunications lines.) This manual is arranged in four sections. Section I describes the features of the 12968A and its specifications. Section II presents an overview of the principles of operation. Section III provides driver programming information. Section IV contains installation and checkout instructions. # **CONTENTS** | Section | | | Page | |---------|---------------------------|------------------------------------------------------|----------------| | I | INTR | RODUCING THE HP 12968A | | | | 1-1. | Features | . 1-1 | | | 1-2. | Kit Contents | | | | 1-3. | Standard Version | . 1-2 | | | 1-4. | Option 001 | . 1-2 | | | 1-5. | Option 002 | . 1-2 | | | 1-6. | Option 003 | . 1-2 | | | 1-7. | System Configuration | . 1-2 | | | 1-8. | Specifications | . 1-2 | | II | PRIN | CIPLES OF OPERATION | | | | 2-1. | Transmit Mode | . 2-2 | | | 2-2. | Receive Mode | | | | 2-3. | CPU — Device Interface Description | . 2-2 | | | 2-4. | CPU Interface | . 2-4 | | | 2-5. | Device Interface | | | Ш | PROG | GRAMMING | | | | 3-1. | Software Interface Characteristics | . 3-1 | | • | 3-2. | Word Formats | . 3-1 | | | 3-3. | CPU Output Word Format | . 3-2 | | | 3-3.<br>3-4. | Transmit Data Word (Word 0) | . 3-2 | | | 3- <del>1</del> .<br>3-5. | Enable Device Status Interrupt Word (Word 1) | . 3-2<br>. 3-3 | | | 3-6. | Device Status Reference Word (Word 2) | . 3-3<br>. 3-4 | | | 3-7. | Character Frame Control Word (Word 3) | . 3-4<br>. 3-5 | | | 3-8. | Interface Control Word (Word 4) | . 3-5<br>. 3-6 | | | 3-9. | Interrupt Status Reset Word (Word 5) | . 3-0 | | | 3-10. | CPIT Input Word Formet | . 3-7 | | | 3-10.<br>3-11. | CPU Input Word Format | . 3-8 | | | 3-11.<br>3-12. | Received Data Word (Control FF Set) | . 3-8 | | | 3-12.<br>3-13. | Status Word (Control FF Clear) | . 3-8 | | | 3-13.<br>3-14. | Effects of I/O Instructions | . 3-10 | | | 3-14.<br>3-15. | | . 3-10 | | | 3-15.<br>3-16. | Set Control (STC) Instruction | . 3-11 | | | 3-10.<br>3-17. | Clear Control (CLC) Instruction | . 3-11 | | | 3-17.<br>3-18. | Output A (OTA) Instruction | . 3-11 | | | | Load Into A (LIA) Instruction | . 3-11 | | | 3-19.<br>3-20. · | Set Flag (STF) Instruction | | | | 3-20. \<br>3-21. | 01001 1 100 (01111) 111011110111 1 1 1 1 1 1 1 1 1 1 | | | | o-21. | Sample Program | . 3-12 | | IV | | ALLATION AND SERVICING | | | | 4-1. | Unpacking and Inspection | . 4-1 | | | 4-2. | Preparation for Use | . 4-1 | | | 4-3. | Baud Rate Jumpers | . 4-1 | | | 4-4. | Cabling for HP 2752A Teleprinter | . 4-1 | # **CONTENTS** (continued) | Deciron | · · · · · · · · · · · · · · · · · · · | ige | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | | 4-6. Printed Circuit Assembly | I-1<br>I-1<br>I-2<br>I-3<br>I-3 | | HISTI | ATIONS | | | | | | | | Title Pa | ıge | | · | Data Transfer and Control Words2Transmit Mode Data Transfer2Receive Mode Data Transfer2Sample Program Flowchart3-Sample Program Listing3-Baud Rate Jumper Instructions4 | 1-3<br>2-1<br>2-3<br>2-3<br>13<br>15<br>1-2 | | ABLES | | | | | Title Pa | ıge | | | Transmit Data Word (Word 0) 3 Enable Device Status Interrrupt Word (Word 1) 3 Device Status Reference Word (Word 2) 3 Character Frame Control Word (Word 3) 3 Interface Control Word (Word 4) 3 Interrupt Status Reset Word (Word 5) 3 Receive Data Word 3 Status Word 3 Jumper Connections for Baud Transfer Rates 4 Interface Cable (HP 2600 and HP 2615 Terminals), part no. 4 Interface Cable (HP 2640 Terminal), part no. 12966-60008, Wire List 4 Interface Cable (Modem), part no. 12966-60006, Wire List 4 | 1-3<br>3-2<br>3-4<br>3-5<br>3-6<br>3-7<br>3-8<br>3-9<br>3-2<br>3-5<br>3-6<br>3-7 | # SECTION # **INTRODUCING THE HP 12968A** ı The HP 12968A Asynchronous Communications Interface is a hardware interface kit that provides half-duplex, asynchronous bit-serial data transfer between the CPU (HP 2116, HP 2100, or HP 21MX Computer) and asynchronous data sets or terminals which comply with Electronic Industries Association Standard RS-232-C. The interface kit and its options provide cabling to HP 2600, HP 2615, and HP 2640 Terminals, HP 2749B Teleprinter, and asynchronous modems. The interface kit can also be connected to an HP 2752A Teleprinter by rewiring its interface cable. Instructions for rewiring the cable are provided in Section IV. The interface kit cannot be used with HP 2644 Terminals. You can program the interface kit to transfer data under direct memory access (this is called "dual channel port controller" in the HP 21MX Computer), interrupt, or skip-on-flag program control. Note: The term "direct memory access" or "DMA" is used throughout this manual and includes the dual channel port controller (DCPC). The interface kit operates in character mode. In this mode, the interface kit accepts only one character at a time from the CPU (or device) before sending it to the device (or CPU). A detailed discussion of interface operation is presented in section II. The interface provides parity (if selected), start, and stop bits to each character sent to the device. When data is received from the device, the interface strips these bits from each character so that only the character data bits are sent to the CPU. ## 1-1. FEATURES The features of the interface include: - You can select one of 16 baud rates (from 50 to 9600 baud, including an externally-supplied x16 clock), either through your program or by hardwiring jumpers in the cable connector. - You can select character length (5 to 8 bits) and number of stop bits (1 or 2) through your program. (When a 5-bit character length is selected, the number of stop bits that you can select is either 1 or $1\frac{1}{2}$ .) - You can select parity (on/off) and parity sense (odd/even) through your program. - Interrupt Flags you can test for, indicating data buffer full, buffer empty, buffer overrun, and break condition. - Continuous monitoring of RS-232-C status lines which allows you to program the HP 12968A to interrupt when any of the lines that you select change state. #### 1-2. KIT CONTENTS # 1-3. Standard Version The standard interface kit provides connection to an HP 2600 or HP 2615 Terminal and contains the following items: - a. Asynchronous Communications Interface Printed Circuit Assembly (PCA), part no. 12968-60001. - b. Interconnecting Cable Assembly, 50 feet, part no. 12966-60004. - c. Test Connector, part no. 12966-60003. - d. This Reference Manual, part no. 12968-90001. # 1-4. Option 001 (Direct Cable to HP 2640) Option 001 replaces the standard cable assembly with Interconnecting Cable Assembly, 50 feet, part no. 12966-60008. This cable interfaces the HP 2640 Terminal. # 1-5. Option 002 (Modem Cable) Option 002 replaces the standard cable assembly with Interconnecting Cable Assembly, 50 feet, part no. 12966-60006. This cable interfaces the 103 and 202 Data Sets. # 1-6. Option 003 (Direct Cable to HP 2749B) Option 003 replaces the standard cable assembly with Interconnecting Cable Assembly, 25 feet, part no. 12966-60007. This cable interfaces the HP 2749B Teleprinter. ## 1-7. SYSTEM CONFIGURATION The interface printed circuit assembly (PCA) occupies one I/O slot and uses one I/O select code. An interface PCA is required for each communication channel. Two typical configurations are shown in figure 1-1. Connection to the computer is via the standard I/O bus. The interface PCA is driven by your coded software program which uses one of five control words, or one data word to transfer information from the CPU to the interface PCA. Information transfer from the interface PCA to your program is achieved with one status word or one data word. The interface PCA is byte oriented, inputting or outputting one byte of data per I/O transfer (LIA/B, OTA/B instructions). # 1-8. SPECIFICATIONS Specifications for the 12968A are given in table 1-1. Figure 1-1. System Configurations Block Diagram Table 1-1. Specifications | CHARACTERISTICS | SPECIFICATIONS | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Function: | Asynchronous interface operating in half duplex mode that converts parallel data to serial data for transmission and converts received serial data to parallel data. | | Compatibility: | Standard Kit:<br>Used with HP2600 or HP2615 Terminals. | | | Option 001:<br>Used with HP 2640 Terminals. | | | Option 002: Used with Bell Telephone System 103 or 202 type data sets. | | | Option 003:<br>Used with HP 2749B Teleprinter. | | Device Interface Requirements: | Conforms to Electronic Industries Association Standard RS-232-C. | Table 1-1. Specifications (Continued) | CHARACTERISTIC | SPECIFICATION | | | | | | | | |--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Data Transfer Rate to/from Data Set Modem or Terminal: | Adjustable by program selection or hardware jumpers to discrete rates between 50 and 9600 baud. The rates are: | | | | | | | | | | 50 134.5 600 1800 4800<br>75 150 900 2400 7200<br>110 300 1200 3600 9600 | | | | | | | | | | An external x16 clock line can also be selected by your program or by hardware jumpers. | | | | | | | | | Character Size:<br>(Input/Output of Computer) | Adjustable by program selection from five to eight bits (not including start, stop, and parity bits). | | | | | | | | | Stop Bits: | Adjustable by program selection to either 1 or 2 (when six, seven, or eight character bits are selected). | | | | | | | | | | When five character bits are selected, the selectable number of stop bits is either 1 or $1\frac{1}{2}$ . | | | | | | | | | Parity: | Programmable selection of parity function (on/off) and parity sense (odd/even). | | | | | | | | | Interrupt Flags: | Flag indication when:<br>Buffer is full. | | | | | | | | | | Buffer is empty. | | | | | | | | | | Buffer Overrun/Parity Error.<br>Break condition occurs. | | | | | | | | | | Device status line (CB, CC, CE, CF, SBB, or SCF) has changed state, if enabled by your program. | | | | | | | | | | | | | | | | | | | Power Consumption from Computer: | | | | | | | | | | +5 volt supply: | 1.32A nominal | | | | | | | | | +12 volt supply: | 12 mA nominal | | | | | | | | | -2 volt supply: | 52 mA nominal | | | | | | | | | -12 volt supply: | 35 mA nominal | | | | | | | | | / | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # SECTION 11 # PRINCIPLES OF OPERATION This section gives an overview of the principles of operation of the interface. The HP 12968A operates in either of two selectable modes; transmit or receive. Figure 2-1 shows the nine words used to transfer data and control the HP 12968A. These words are described in detail in section III, Programming. | | | 15 | 14 | 13 | 12 | 11 10 | 9 8 | 7 | 6 | 5 | 14 | 3 | 2 | 1 | 10 | |--------------------------|--------------------------------------|--------------|----|-----|-----|----------|--------------|-------------|-----------------|----------------------------------------|-------------------|---------------------|---------------------|------------|--------------------| | | WORD 0<br>TRANSMIT<br>DATA | MAST<br>RST | 0 | 0 | 0 | NOT | JSED | | | ************************************** | DATA | TUO | | | | | | WORD 1<br>ENABLE DEVICE | MAST | 0 | T 0 | T 1 | | NOT U | SED | | | EN | EN<br>CC | EN<br>CE | EN<br>CF | EN | | | STATUS INTERRUPT | RST | | | | | | | | | СВ | . cc | CE | CF | SBB/<br>SCF | | СРИ ОИТРИТ | WORD 2<br>DEVICE STATUS<br>REFERENCE | MAST<br>RST | 0 | 1 | 0 | | NOT USE | :D | | DIAG | REF<br>CB | REF<br>CC | REF<br>CE | REF<br>CF | REF<br>SBB/<br>SCF | | INFORMATION | WORD 3<br>CHARACTER FRAME<br>CONTROL | MAST<br>RST | 0 | 1 | 1 | | NOT USEC | ) | | 2<br>ST B<br>1 | ON<br>ECHO<br>OFF | ON<br>PAR<br>OFF | EVEN<br>PAR<br>ODD | CH<br>SI | AR<br>ZE | | | WORD 4<br>INTERFACE CONTROL | MAST<br>RST | 1 | 0 | 0 | NOT USED | XMI | T ON CA OFF | ON<br>CD<br>OFF | SBA/<br>SCA | ON<br>DMA<br>OFF | | BAUD F | RATE | <del></del> | | | WORD 5<br>INTERRUPT<br>STATUS RESET | MAST<br>RST | 1 | 0 | 1 | | | NOT USE | D | | | CLR<br>BUFF<br>FULL | CLR<br>BUFF<br>EMPY | CLR<br>BRK | CLR<br>OVR<br>PE | | · | • | <u> </u> | | | | L | | | | | | L | | <u>.</u> | 1 | | | | | | | | | | | | | | | | | | | 1 | RECEIVED DATA<br>(CONTROL SET) | VLID<br>DATA | | | NO | T USED | COUN | iT. | | | DATA | INPUT | | | | | CPU INPUT<br>INFORMATION | | | | | y | | | | | | | | | | | | | STATUS<br>(CONTROL CLEAR) | DEV | | | N | IOT USED | BUFF<br>FULL | BUFF | BRK | OVR/<br>PAR<br>ERR | СВ | сс | CE | CF | SBB/<br>SCF | Figure 2-1. Data Transfer and Control Words #### 2-1. TRANSMIT MODE In transmit mode data is transferred from the CPU to a terminal, either directly or through a modem. All data to be transmitted originates in the CPU. (You should refer to figure 2-2 while reading the discussion of the transmit mode.) Prior to transferring data to the interface PCA for transmission, you must configure the PCA for the appropriate character size, parity, number of stop bits, and baud rate. Control Words 3 and 4, which are described in section III, configure the PCA, as well as select the transmit operating mode. Once the PCA has been configured, data transfer can be initiated. Data transfer between the CPU and the interface PCA occurs in the form of 8-bit parallel bytes. No unpacking is provided by the PCA, that is, data cannot be sent to the PCA in the form of two data bytes in a 16-bit word because the PCA has no provision for separating the two bytes. Therefore, data must be transferred in the Word 0 format described in section III. The data transfer may occur under program control (either interrupt or skip-on-flag) or direct memory access control. The type of control is set by Control Word 4 when you configure the PCA. The data byte (contained in Word 0) from the CPU is entered into an input buffer on the PCA. The output of the input buffer is transferred to a Universal Asynchronous Receiver/Transmitter (UART) which converts the parallel data byte into a serial word that contains the data bits along with start, parity, and stop bits. When parity is enabled, the UART automatically computes the parity bit of the specified sense (either odd or even) and adds it to the serial data being transmitted. The UART operates at the baud rate selected by Control Word 4 when the PCA is configured. The Buffer Full Status Flag (bit 8 of the Status Word) is set when the data byte is transferred from the CPU to the UART. After the UART converts the parallel data byte to a serial word and transmits it to the device, the Buffer Empty Status Flag is set (bit 7 of the Status Word). Before transferring a data byte to the interface, the status flags should be cleared (by issuing Control Word 5 with bits 0 through 3 set) to ensure that an STC,C instruction will clear the interface prior to outputting the data byte. This will allow the Buffer Full Status Flag to set when the data byte is transferred from the CPU to the UART. Another Control Word 5 followed by an STC,C instruction should be issued to clear the interface and status flags to allow the Buffer Empty Status Flag to set when the data is transmitted to the device. ## 2-2. RECEIVE MODE In receive mode data is transferred from a terminal, or modem, to the CPU (see figure 2-3). As in the transmit mode, you must configure the interface PCA for the appropriate character size, number of stop bits, and baud rate. Control Words 3 and 4, which are described in section III, configure the PCA and select the receive operating mode. Once the PCA is configured, data transfer can be initiated. The PCA does not need to be reconfigured each time the operating mode is changed if the character size, parity, number of stop bits, and baud rate are the same for both receive and transmit modes. Data transfer between the PCA and the CPU occurs in the form of 8-bit parallel bytes. No packing is provided by the PCA, that is, data cannot be sent to the CPU in the form of two data bytes in a 16-bit word because the PCA has no provision for combining the two 8-bit bytes. Therefore, data is transferred in the Received Data Word format described in section III. Figure 2-2. Transmit Mode Data Transfer Figure 2-3. Receive Mode Data Transfer The data transfer may be accomplished under either program control (interrupt or skip-on-flag) or direct memory access control. The type of control is set by Control Word 4 when you configure the PCA. The serial data received by the PCA from the terminal, or modem, is transformed into a parallel byte by the receiving portion of the UART. If ECHO is on (bit 4 of Control Word 3), the received serial data is also routed back to the terminal, or modem, over the transmit data line. If parity check is enabled, the UART calculates the correct parity and compares it with the parity bit in the received character bit stream. If the calculated parity bit does not match the received parity bit, a parity error interrupt is generated. Also, the Overflow/Parity Error bit is set in the Status Word. The received parity is stripped from the data byte and therefore is not available to the program. In addition to parity, the UART also tests for stop bits. The absence of stop bits and all zero data will result in a break condition which will set the Break bit in the Status Word. After parity and stop tests, the parallel data byte from the UART is stored in a data buffer. The Buffer Full Status Flag is set, the Character Count bit of the Received Data Word is set, and the Valid Data bits of the Received Data and Status Words are set. The CPU reads the data byte out of the buffer by executing an LIA/B instruction (with the Control FF set). The data byte along with the Character Count, Valid Data bits are sent to the CPU in the Receive Data Word. The Buffer Empty Status Flag is set and the Character Count bit is cleared. If another data byte is received from the terminal, or modem, before an LIA or LIB instruction is executed with Control FF set, the Overrun/Parity Error bit of the Status Word is set indicating a buffer overrun condition. The setting of any one of the status flags or a change in the device status lines (specified by Control Words 1 and 2) will cause an interrupt or skip-on-flag condition. The status flags are: - a. Buffer Full - b. Buffer Empty - c. Buffer Overrun - d. Parity Error - e. Break When under DMA control (set by Control Word 4), Buffer Full and Buffer Empty Status Flags cannot cause an interrupt or skip-on-flag condition. However, they still may be tested by examining bits 7 and 8 of the Status Word. # 2-3. CPU-DEVICE INTERFACE DESCRIPTION # 2-4. CPU Interface The HP 12968A interfaces with the CPU via the I/O bus. You use standard I/O instructions to transfer information and control the interrupt protocol. Specific effects of each I/O instruction are discussed in section III, Programming. The types of information transferred between the CPU and the asynchronous communications interface are: - a. Commands and Transmit Data from the CPU to the interface. - b. Status and Receive Data from the interface to the CPU. Commands, transmit data, and receive data may be transferred under direct program control or direct memory access control. Status may be transferred under direct program control only. It is sent to the CPU with every LIA/B instruction whenever the Control FF is clear. #### 2-5. Device Interface The HP 12968A -to-device interface consists of two data transfer lines, four modem/terminal control lines, and six modem/terminal status lines. Note: The RS-232-C circuit designations appear in parenthesis after the signal line name. Line SBB is not connected to a device by the interface cables documented in tables 4-2 through 4-5. The two data transfer lines are: - a. Transmitted Data (BA) - b. Received Data (BB) The four modem/terminal control lines are: - a. Request to Send (CA) - b. Data Terminal Ready (CD) - c. Secondary Transmitted Data (SBA) - d. Secondary Request to Send (SCA) These lines, defined in RS-232-C, are under program control. Only three of the four are used at any one time (CA, CD, and either SBA or SCA), as dictated by hardware jumpers on the cable connector. (Refer to tables 4-2 through 4-5.) The six modem/terminal status lines are: - a. Clear to Send (CB) - b. Data Set Ready (CC) - c. Ring Indicator (CE) - d. Received Line Signal Detector (CF) - e. Secondary Received Line Signal Detector (SCF) - f. Secondary Received Data (SBB) Five of the six status lines (CB, CC, CE, CF, and either SCF or SBB) from the modem/terminal are available to your program in the Status Word. (SCF or SBB is selected by hardware jumpers in the cable connector — refer to tables 4-2 through 4-5.) Also, the HP 12968A monitors these status lines to generate an interrupt if a change occurs. This interrupt capability is controlled by two commands (Control Words 1 and 2, which are defined in section III) which enable or disable interrupts from each status line, and which define what line sense should cause an interrupt to occur. # **PROGRAMMING** SECTION This section provides you with the information necessary to code your driver program. Software interface characteristics are discussed first, followed by an explanation of various words used to control the PCA. A sample program flowchart and listing are given at the end of the section. ## 3-1. SOFTWARE INTERFACE CHARACTERISTICS The HP 12968A Asynchronous Communications Interface follows the standard software protocol with a few exceptions: - a. STC,C is not required to initiate a character transfer. - b. STC is required to enable status interrupts (buffer full, buffer empty, etc.). - c. The Status Flags are always set for the following conditions when under direct memory access or program control: | DIRECT MEMORY A | CCESS CONTROL | PROGRAM CONTROL | | | | | |------------------------------|------------------------------|------------------------------|------------------------------|--|--|--| | TRANSMIT MODE | RECEIVE MODE | TRANSMIT MODE | RECEIVE MODE | | | | | Device Status<br>Line Change | Device Status<br>Line Change | Device Status<br>Line Change | Device Status<br>Line Change | | | | | | Break | Buffer Empty | Break | | | | | | Buffer Overrun | Buffer Full | Buffer Overrun | | | | | | Parity Error | | Parity Error | | | | | | | | Buffer Empty | | | | | | | | Buffer Full | | | | - d. The Flag is not set on completion of a character output to the device or Input from the device. - e. When operating under direct memory access control, a Service Request (SRQ) is generated whenever a data character is ready for input or output, providing that an interrupt condition listed in "c" above is not pending. The Flag and SRQ functions are separated to permit interrupts to occur during a direct memory access data transfer. - f. The interface is controlled with six control words. # 3-2. WORD FORMATS # 3-3. CPU Output Word Format Information transfer from the CPU to the HP 12968A is implemented by six different words (five command words and one data word) in the following general format. The "information" and "not used" field lengths vary, depending upon the word type. Bit 15 in all information transfer from the CPU to the HP 12968A is designated the Master Reset bit. This means that any OTA/B instructions to the interface with a "1" in bit 15 will result in a Master Reset which is described in detail later in this section. The Master Reset function is executed first, followed by transfer of the information part of the word (bits 0-8) to the designated destination. If, for example, word 4 is transferred to the interface with bit 15 a "1", the interface is reset first, then the baud rate, modem control bits, etc, are shifted into the correct registers. The Master Reset function is not recommended when coding the Transmit Data Word (Word 0). Each command and data word is discussed in the following paragraphs. # 3-4. Transmit Data Word (Word 0) Word 0 is used to transfer one data byte from the CPU to the interface for transmission to the modem or terminal. The format of word 0 is as follows: Transmit Data Word (Word 0) | віт | DESIGNATION | DESCRIPTION | |---------|--------------|----------------------------------------------------------------------------------------| | 0 — 7 | Data Byte | Data byte to be transmitted to modem or terminal. | | 12 — 14 | Word Type | All three bits are "0" to designate the transmit data word (word 0). | | 15 | Master Reset | "0" = do not execute a master reset. | | | | "1" = execute a master reset. | | ı | | Note: Using Master Reset in Word 0 is not recommended; therefore, code "0" for bit 15. | # 3-5. Enable Device Status Interrupt Word (Word 1) Word 1 enables, or disables, the interface to generate an interrupt whenever a device status line changes to a signal state different from that referenced in the device status reference word (word 2). The format of word 1 is as follows: # Enable Device Status Interrupt Word (Word 1) | BIT | DESIGNATION | DESCRIPTION | |---------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Enable SBB/SCF | "0" = will not set the device interrupt flag if the<br>Secondary Receive Data line or the Secondary Received<br>Line Signal Detector line changes state. | | | | "1" = will set the device interrupt flag if the Secondary<br>Receive Data line or the Secondary Received Line Signal<br>Detector line changes state. | | 1 | Enable CF | "0" = will not set the device interrupt flag if the Receive<br>Line Signal Detector line changes state. | | | | "1" = will set the device interrupt flag if the Receive<br>Line Signal Detector line changes state. | | 2 | Enable CE | "0" = will not set the device interrupt flag if the Ring Indicator line changes state. | | | | "1" = will set the device interrupt flag if the Ring Indicator line changes state. | | 3 | Enable CC | "0" = will not set the device interrupt flag if the Data<br>Set Ready line changes state. | | · | | "1" = will set the device interrupt flag if the Data Set<br>Ready line changes state. | | 4 | Enable CB | "0" = will not set the device interrupt flag if the Clear to Send line changes state. | | | | "1" = will set the device interrupt flag if the Clear to<br>Send line changes state. | | 12 – 14 | Word Type | Bits are set to an octal "1" to designate the enable device status interrupt word (word 1). | | 15 | Master Reset | "0" = do not execute a master reset. | | · | | "1" = execute a master reset. | # 3-6. Device Status Reference Word (Word 2) Word 2 sets up the reference state to which the corresponding device status input lines are compared. If any of the status lines differ from the reference and it has been enabled by the enable device status interrupt word (word 1), an interrupt is generated. The format of word 2 is as follows: Device Status Reference Word (Word 2) | BIT | DESIGNATION | DESCRIPTION | |---------|-------------------|--------------------------------------------------------------------------------------| | 0 | Reference SBB/SCF | SBB (Secondary Received Data): | | | | "0" = binary "1" data. | | *, | | "1" = binary "0" data. | | | | SCF (Secondary Received Line Signal Detector): | | | | "0" = OFF. | | | | "1" = ON. | | 1 | Reference CF | "0" = Received Line Signal Detector OFF. | | | | "1" = Received Line Signal Detector ON. | | 2 | Reference CE | "0" = Ring Indicator OFF. | | | | "1" = Ring Indicator ON. | | 3 | Reference CC | "0" = Data Set Ready OFF. | | | | "1" = Data Set Ready ON. | | 4 | Reference CB | "0" = Clear to Send OFF. | | | | "1" = Clear to Send ON. | | 5 | Diagnostic | This bit is available at the interface connector for diagnostic test purposes. | | 12 — 14 | Word Type | Bits are set to an octal "2" to designate the device status reference word (word 2). | | 15 | Master Reset | "0" = do not execute a master reset. | | | | "1" = execute a master reset. | # 3-7. Character Frame Control Word (Word 3) Word 3, except for the ECHO bit, controls the operation of the Universal Asynchronous Receiver/Transmitter (UART) by specifying the character size, number of stop bits, and parity. The ECHO bit enables the echo function when the interface is in the receive mode. (That is, the character is displayed on the terminal when it is received by the interface.) The format of word 3 is as follows: | 15 | 14 | | 12 | 11 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----|---|----|----|----------|---|----------------|-------------------|------------------|--------------------|------------|---| | MAST<br>RST | 0 | 1 | 1 | | NOT USED | | 2<br>ST B<br>1 | ON<br>ECHO<br>OFF | ON<br>PAR<br>OFF | EVEN<br>PAR<br>ODD | CHA<br>SIZ | | # Character Frame Control Word (Word 3) | віт | DESIGNATION | DESCRIPTION | |---------|---------------------|----------------------------------------------------------------------------------------------------| | 0-1 | Character Size | Number of Bits/Character Bit Field (Not Including Parity, 1 0 Start, or Stop Bits) | | | · | $egin{array}{cccccccccccccccccccccccccccccccccccc$ | | 2 | Parity Odd/Even | "0" = odd parity. "1" = even parity. | | 3 | Parity On/Off | "0" = parity generator/checker is OFF. "1" = parity generator/checker is ON. | | 4 | Echo On/Off | "0" = echo is OFF. "1" = echo is ON. (Display the character at the terminal.) | | 5 | Number of Stop Bits | "0" = one stop bit. "1" = two stop bits (one and one-half stop bits when character size is five). | | 12 — 14 | Word Type | Bits are set to an octal "3" to designate character frame control word (word 3). | | 15 | Master Reset | "0" = do not execute a master reset. "1" = execute a master reset. | # 3-8. Interface Control Word (Word 4) Word 4 controls the RS-232-C output control lines, defines the baud rate, specifies DMA or program control for the upcoming data transfer, and places the interface in either transmit or receive mode. The format of word 4 is as follows: | 15 | 14 | | 12 | 11 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | | <u> </u> | |-------------|----|---|----|----------|---|-------------|-----------------|-----------------|-------------|------------------|---|-----------|----------| | MAST<br>RST | 1 | 0 | 0 | NOT USED | | XMIT<br>RCV | ON<br>CA<br>OFF | ON<br>CD<br>OFF | SBA/<br>SCA | ON<br>DMA<br>OFF | | BAUD RATE | | Interface Control Word (Word 4) | BIT | DESIGNATION | DESCRIPTION | |-----|-------------------------------|------------------------------------------------------------------------------| | 0-3 | Baud Rate | Bit Field | | | | 3 2 1 0 Baud Rate | | | | 0 0 0 0 External Clock (x16) | | | | 0 0 0 1 50 | | | | 0 0 1 0 75 | | | | 0 0 1 1 110 | | | · | 0 1 0 0 134.5 | | | | 0101 150 | | | | 0110 300 | | · | · | 0 1 1 1 600 | | | · | 1000 900 | | | | $egin{array}{cccc} 1001 & 1200 \ 1010 & 1800 \end{array}$ | | | | $egin{array}{cccc} 1010 & 1800 \ 1011 & 2400 \end{array}$ | | | | 1100 3600 | | | • | 1101 4800 | | | | 1110 7200 | | | : | 1111 9600 | | 4 | DMA (Direct Memory<br>Access) | "0" = program controlled data transfer. "1" = DMA controlled data transfer. | | | | - DMA controlled data transfer. | | 5 | SBA/SCA | SBA (Secondary Transmit Data): | | | | "0" = binary "0" data. | | | | "1" = binary "1" data. | | | | SCA (Secondary Request to Send): | | | | "0" = $OFF$ . | | | | "1" = ON. | | | | | | 6 | CD | "0" = Data Terminal Ready OFF. | | | | "1" = Data Terminal Ready ON. | | 7 | CA | "0" = Request to Send OFF. | | ' | OA . | "1" = Request to Send ON. | | | | 1 - Request to bella ON. | Interface Control Word (Word 4) - Continued | BIT | DESIGNATION | DESCRIPTION | |---------|------------------|--------------------------------------------------------------------------------| | 8 | Transmit/Receive | "0" = receive mode. "1" = transmit mode. | | 12 — 14 | Word Type | Bits are set to an octal "4" to designate the interface control word (word 4). | | 15 | Master Reset | "0" = do not execute master reset. "1" = execute master reset. | # 3-9. Interrupt Status Reset Word (Word 5) Word 5 permits the software driver to individually clear the source(s) of an interrupt. Once a condition on the interface results in an interrupt, the interrupt will remain until it is cleared by a specific bit in word 5, even if the causal condition may no longer be present. The format of word 5 is as follows: | 15 | 14 | | 12 | 11 | | 4 | 3 | 2 | 1 | 0 | |-------------|----|---|----|----|----------|---|---------------------|---------------------|------------|------------------| | MAST<br>RST | 1 | 0 | 1 | | NOT USED | | CLR<br>BUFF<br>FULL | CLR<br>BUFF<br>EMPY | CLR<br>BRK | CLR<br>OVR<br>PE | # Interrupt Status Reset Word (Word 5) | BIT | DESIGNATION | DESCRIPTION | |-------|-------------------------------------------|--------------------------------------------------------------------------------| | 0 | Clear Overrun/Parity<br>Error Status Flag | "0" = do not clear the flag. "1" = clear the flag. | | 1 | Clear Break Status Flag | "0" = do not clear the flag. "1" = clear the flag. | | 2 | Clear Buffer Empty<br>Status Flag | "0" = do not clear the flag. "1" = clear the flag. | | 3 | Clear Buffer Full<br>Status Flag | "0" = do not clear the flag. "1" = clear the flag. | | 12 14 | Word Type | Bits are set to octal "5" to specify the interrupt status reset word (word 5). | | 15 | Master Reset | "0" = do not execute master reset. "1" = execute master reset. | Programming 12968A # 3-10. CPU Input Word Format Information transfer from the interface to the CPU is implemented with two words. The Received Data Word is available whenever the Control FF is set, and the Status Word is available whenever the Control FF is clear. The interface supplies these two words in the formats described below. # 3-11. Received Data Word (Control FF Set) This word contains a character/data byte (up to 8 bits), a valid data bit, and a character count bit indicating if a data byte is currently in the buffer. | 15 | 14 | 9 | 8 : | 7 0 | |--------------|----|----------|------------|------------| | VLID<br>DATA | | NOT USED | C<br>COUNT | DATA INPUT | #### Received Data Word | BIT | DESIGNATION | DESCRIPTION | |-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0-7 | Received Data | A data byte (from 5 to 8 bits long) received from the modem or terminal. | | 8 | Character Count | "0" = No data byte in buffer. "1" = Data byte in buffer. | | 15 | Valid Data Marker | "0" = the character/data byte in bits 0 thru 7 is not a valid character/data byte. "1" = the character/data byte in bits 0 thru 7 is a valid character/data byte. | # 3-12. Status Word (Control FF Clear) The Status Word is input when the Control FF is clear. This word contains the real-time modem/terminal status lines values. In addition to the status lines, the word contains flags which identify the cause of the interrupt. These flags must be cleared after reading them. If not, they may not represent current status when checked by your program the next time. The format of the Status Word is described below. | 15 | 14 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|----|----------|---|---------------|-----|--------------------|----|----|----|----|-------------| | DEV<br>INT | | NOT USED | | BUFF<br>EMPTY | BRK | OVR/<br>PAR<br>ERR | СВ | СС | CE | CF | SBB/<br>SCF | # Status Word | BIT | DESIGNATION | DESCRIPTION | |-----|-------------------------|-------------------------------------------------------------------------------------------------------------------| | 0 | SBB/SCF | SBB (Secondary Received Data): | | | | "0" = binary "0" data. | | | | "1" = binary "1" data. | | | | SCF (Secondary Received Line Signal Detector): | | | · | "0" = $OFF$ . | | | | "1" = ON. | | 1 | CF | "0" = Received Line Signal Detector OFF. | | | | "1" = Received Line Signal Detector ON. | | | CD | (a) Di T I I I I I I I I I I I I I I I I I I | | 2 | CE | "0" = Ring Indicator OFF. | | | | "1" = Ring Indicator ON. | | 3 | CC | "0" = Data Set Ready OFF. | | | | "1" = Data Set Ready ON. | | 4 | СВ | "0" = Clear to Send OFF. | | | | "1" = Clear to Send ON. | | 5 | Overrun or Parity error | "0" = no data buffer overrun or parity error. | | | | "1" = data buffer overrun or parity error. | | 6 | Break | "0" = no break condition present. | | | | "1" = break condition has been detected, no data is | | | | present, and no stop bits have been received. | | 7 | Buffer Empty | "0" = buffer is not empty. | | | | "1" = buffer is empty. | | 8 | Buffer Full | "0" = buffer is not full. | | | | "1" = buffer is full. | | 15 | Device Interrupt | "0" = no device status line interrupt. | | | • . | "1" = a device status line (CB, CC, CE, CF, and | | | · | SBB/SCF in bit field 0 thru 4 of this word) that has been enabled, has changed and is causing a device interrupt. | ## 3-13. EFFECTS OF I/O INSTRUCTIONS #### 3-14. Master Reset Master Reset is generated as a result of various I/O instructions or functions: - a. At power ON, or a front panel PRESET. - b. Issuing a CLC 0 instruction (turning off all I/O devices). - c. Bit 15 being a "1" in any of the information words transferred from the CPU to the interface (word 0 through word 6, which are described earlier in this section). Master Reset places the interface in a known operating state as follows: - a. Receive operating mode. - b. Echo: OFF. - c. DMA: OFF. (DMA mode is not being used.) - d. Request to Send (CA): OFF. - e. Data Terminal Ready (CD): OFF. - f. Clears all data in the buffer. - g. Clears the Universal Asynchronous Receiver/Transmitter (UART), aborts transmission of any character immediately. - h. Clears the character count FF. - i. Clears Service Request (SRQ). - j. Clears Control FF. - k. Sets Flag. - l. Sets Lockout (inhibits any conditions on the interface to generate an interrupt). - m. Clears the Device Status Interrupt Enable register (which stores the conditions set forth in Control Word 1) thereby inhibiting any interrupt as a result of modem/terminal status change. - n. The following status flags are *not* affected: buffer empty, buffer full, buffer overrun, break, and parity error. (Word 5 must be issued to affect these status flags.) - o. The character size, number of stop bits, parity, and parity sense are *not* altered. (Word 3 must be issued to affect these.) - p. The baud rate is *not* affected. (Word 4 must be issued to affect baud rate.) - q. Clears the Device Status Reference register (which stores the conditions set forth in Control Word 2). ## 3-15. Set Control (STC) Instruction STC enables interrupts from the interface, as with other 2100 Series Computer interfaces. But it also has two other important effects. First, STC,C must be issued at the end of the service routine for each interface request (data or status), whether or not interrupts are being used. This is because of the interrupt interlock used by the interface to prevent interrupts occurring within interrupts (i.e., nested interrupts). In effect, the STC at the end of the service routine informs the interface that the current request has been serviced and that the program is ready to accept another request from the interface. Until the STC occurs, the interface will *not* be able to set its flag to request further service. If it is necessary to operate the interface in an interrupt environment, but you do not want to use the interrupt method for servicing the interface (i.e., interrupt system is on, but the interface is using "skip-on-flag" method of servicing), unwanted interrupts can be prevented by following the STC immediately with the Clear Control (CLC) instruction. Secondly, the STC is issued prior to requesting Received Data words. # 3-16. Clear Control (CLC) Instruction The CLC instruction is used to disable interrupts from the interface, as with other 2100 Series Computer interfaces. But it also affects the operation of the input word selector in the opposite manner as does the STC instruction. The Control FF must be clear in order to input the Status word. Note: Because of the interrupt interlock on the interface, it is not necessary to "clear control" following an interrupt; Once an interrupt has occurred, no more interrupts can occur until an STC is issued. However, the CLC may be used for conformance with standard programming technique with no adverse effects. # 3-17. Output A (OTA) Instruction The OTA instruction is used to transfer information (CPU output Words 0 through 6) from the CPU to the interface. Word outputs with bit 15 set to a "1" are interpreted as Master Reset by the interface. # 3-18. Load Into A (LIA) Instruction The LIA instruction is used to transfer information (the Received Data and Status words) from the interface to the CPU. Because the interface uses two types of input information (received data and status), the program and the interface must be able to know which type is to be supplied for any particular transfer. The selection is controlled by the program through the STC and CLC instructions. ## 3-19. Set Flag (STF) Instruction The STF instruction is used to "force" the interface to produce an interrupt request, providing that the interrupt system is on and that an STC instruction to the interface has been executed. This is the same function as with other 2100 Series Computer interfaces. # 3-20. Clear Flag (CLF) Instruction The CLF instruction clears the interface flag and disables the interrupt request from the interface, as with other 2100 Series Computer interfaces. # 3-21. Sample Program The sample program (see figures 3-1 and 3-2) demonstrates basic programming techniques for using the HP 12968A Asynchronous Data Communications Interface. This program can be used by the user as a test program to get started before writing his own program. The user enters a character from a remote terminal (an HP 2640A, or equivalent). The character is loaded into the buffer of the interface. When the Buffer Full Status Flag is set, the character is transferred to a CPU buffer. The interface is then placed in the transmit mode, and the character is loaded back into the interface buffer from the CPU buffer. After the character is transferred, the interface transmits the character in the interface buffer to the terminal. Data transfer to/from the terminal is at 1200 Baud, one stop bit, eight-bit ASCII, no parity, and Echo is on. The program assumes that the interface PCA is in select code 12<sub>8</sub>; however, this can be changed easily in the program to fit the user's equipment configuration. Figure 3-1. Sample Program Flowchart (Sheet 1 of 2) Figure 3-1. Sample Program Flowchart (Sheet 2 of 2) ``` ASMB . A . B . L . T 1000 ORG. 1008 4402 0003 ****12968 SAMPLE PRUGRAM **** 1404 *THE 12968 IS INITALIZED IN RECEIVE MODE, 1200 BAUD. THE USER 0005 *ENTERS A CHARACTER FROM THE REMOTE TERMINAL (HP2640 OR EQUIV) 4446 *THE CHARACTER IS SENT TO THE 12968 S BUFFER. THE CHAR IS NEXT 4407 *TRANSFERRED TO THE CPU BUFFER AND THE CPU HALTS(HLT 01).PRESS 8000 **PRESET AND *RUN! TO PLACE 12968 INTO THE TRANSMIT MODE. NNØ9 *THE CHAR IS SENT TO THE 12968 AND WHEN 'BUFFER FULL' IS SENSED 0010 *THE CHAR IS SENT TO THE TERMINAL. THE CPU THEN HALTS (HLT 02). 0011 *PRESSING *PRESET* AND *RUN* RESTARTS THE PROGRAM AGAIN. 2100 0113 0014 EQU Ø 0015 Α 2016 н EQU 1 SCT EQU 12B 12968 IS IN SELECT CODE 128 W17 6410 BUFF BSS 1 OCT 030023 Cw3 0413 6920 OCT 040011 CW4R UCT 140411 1500 CW4T 4455 CW5 OCT 050077 6500 PAI OCT 777 CLEAR OCT 060400 100/24 4025 4456 ORG 2008 0027 MASTER RESELF, INITIALIZE TRANSMIT 8500 START LUA CW4T OTA SCT NU29 LOAD WORD 5+CLEAR FLAGS LUA CW5 0030 OTA SCT 0031 LOAD WORD 3.1 STOP BIT.8 DATA BITS LDA CW3 SENN ECHO ON NO PARITY 0033 OTA SCT LOAD WORD 4. RECEIVE MODE . 1200 BAUD LUA CW4K vu34 OTA SCT 0435 CHECK STC SCT+C SET CONTROL 12968 4436 CHECK IF STATUS FLAG IS SET SFS SCT 0037 JMP #-1 BUFF FULL NOT YET SET M438 CLC SCT YES, FLAG HAS SET w#39 BF SET, CLEAR STATUS FLAGS ww40 LUA CW5 UTA SCT 1441 STC SCT+C SET CONTROL 12968 0042 GET CHARACTER FRUM 12968 043 LIA SCT MASK OUT UNWANTED BITS AND PAT 30144 STURE CHAR INTO CPU BUFFER STA BUFF w45 HLT 31 YES, CPU BUFFER IS FULL 4446 ***PRESS 'PRESET' AND 'RUN' TO PUT 12968 INTO TRANSMIT 0047 #MUDE. 0048 9049 NUP du50 LUA CW41 SETUP 12968 10 TRANSMIT W1200 BAUD ð051 OTA SUT Ø052 LUA CW5 CLEAR BUFFERS 8053 OTA SCT 1054 STC SCT.C W155 GET CHAR FROM CPU BUFFER LUA BUFF ⊌⊌56 PUT IT IN 12968 BUFFER OTA SCT 0057 YES, LOAD WORD 5 TO CLEAR BUFF LUA CW5 ww58 OTA SCT FULL UN59 SET CONTROL, START TRANSMIT STC SCT.C 6000 6461 SFS SCT IS BUFFER EMPTY? JMP #-1 NO, NOT YET!!! 8062 YES, IT IS EMPTY, HALT CPUIL HLT 02 NV63 4464 JMP START RESTART 12968 END 1465 ``` Figure 3-2. Sample Program Listing # **INSTALLATION AND SERVICING** SECTION IV #### 4-1. UNPACKING AND INSPECTION If the shipping carton is damaged upon receipt, request that the carrier's agent be present when the kit is unpacked. Inspect the kit for damage (cracks, broken parts, etc.). If the kit is damaged and fails to function properly, notify the carrier and the nearest HP Sales and Service Office immediately. (Sales and Service Offices are listed at the back of this manual.) Retain the shipping container and the packing material for the carrier's inspection. The HP Sales and Service Office will arrange for the repair or replacement of the damaged kit without waiting for any claims against the carrier to be settled. #### 4-2. PREPARATION FOR USE # 4-3. Baud Rate Jumpers Before installation of the kit it is necessary to determine if the baud rate should be selected by hardwiring in the cable connector, rather than selected by program control. If the hardwired method is preferred, disassemble the cable connector which fastens to the interface printed circuit assembly, and connect the jumpers for the required baud rate. Figure 4-1 and table 4-1 provide instructions to accomplish this. # 4-4. Cabling For HP 2752A Teleprinter The HP 2752A Teleprinter can be connected to the interface PCA by rewiring the existing teleprinter cable at its interface connector. The rewiring allows the teleprinter to operate in a current loop at 110 baud. To rewire the connector, unsolder the cable conductors from the interface connector, and resolder them, and jumper wires, as shown in figure 4-2. Figure 4-1 may be referred to for disassembling the connector. # 4-5. INSTALLATION ## 4-6. Printed Circuit Assembly The printed circuit assembly fits into an I/O slot of the computer's card cage. The I/O slots correspond to I/O select codes which are used during programming to address a particular I/O device. Further information on the computer's I/O system and select codes can be found in the following publications, as applicable: - HP 21MX Computer Series Reference Manual, part no. 02108-90002 - HP 2100A Computer Reference Manual, part no. 02100-90001 - HP 2100S Computer Reference Manual, part no. 02100-90160 Specific instructions for installing the printed circuit assembly into the computer are contained in the following manuals: - HP 21MX Computer Series Operator's Manual, part no. 02108-90004 - HP 2100A Computer Installation and Maintenance Manual, part no. 02100-90002 - HP 2100S Computer Installation and Maintenance Manual, part no. 02100-90161 Table 4-1. Jumper Connections for Baud Transfer Rates | BAUD<br>RATE | BIT<br>PATTERN | CONNECT<br>+5V (PIN 8)<br>TO PINS: | CONNECT<br>SIGNAL GROUND<br>(PINS 1, A, 24,<br>OR BB) TO PINS: | |----------------------------|----------------|------------------------------------|----------------------------------------------------------------| | External<br>Clock<br>(X16) | 0000 | _ | 12,13,14,15 | | 50 | 0001 | 14 | 12,13,15 | | 75 | 0010 | 13 | 12,14,15 | | 110 | 0011 | 13,14 | 12,15 | | 134.5 | 0100 | 12 | 13,14,15 | | 150 | 0101 | 12,14 | 13,15 | | 300 | 0110 | 12,13 | 14,15 | | 600 | 0111 | 12,13,14 | 15 | | 900 | 1000 | 15 | 12,13,14 | | 1200 | 1001 | 14,15 | 12,13 | | 1800 | 1010 | 13,15 | 12,14 | | 2400 | 1011 | 13,14,15 | 12 | | 3600 | 1100 | 12,15 | 13,14 | | 4800 | 1101 | 12,14,15 | 13 | | 7200 | 1110 | 12,13,15 | 14 | | 9600 | 1111 | 12,13,14,15 | _ | Figure 4-1. Baud Rate Jumper Instructions ## 4-7. Cable Installation Connector P1 on the cable assembly connects to the asynchronous communications interface PCA. Be sure to position the connector in the proper direction on the PCA as described in manuals referenced above for installing the PCA. Connector P2 on the cable assembly mates with a connector on the device for which the kit option is intended. The device connectors are located at the rear panel on the HP 2600 and HP 2615. For the HP 2640, the cable connector mates with a printed circuit assembly (PCA) edge connector inside the hinged rear panel of the terminal. The cable connector is polarized so that it can only be inserted onto the PCA connector in one direction. Wire lists of the four kit cables are given in tables 4-2 through 4-5. Note that not all of the conductors are used in each cable. The cable for the HP 2749B Teleprinter has four conductors, the others have 15 conductors. Figure 4-2. Interface Cable Connections for HP 2752A Teleprinter ## 4-8. Performance Test After installing the kit, proper operation should be verified by performing the diagnostic test. The test connector supplied with the kit replaces the device and device cable during diagnostic testing. Procedures for performing the diagnostic tests are contained in the *HP 12968A Asynchronous Communications Interface Diagnostic for HP 2100 Series Computers Reference Manual*, part no. 12968-90003. ## 4-9. Driver Configuration and Installation Refer to your operating system manual for driver configuration and installation. ## 4-10. SERVICING If the kit is not functioning properly, run the diagnostic to verify whether or not the cause is a hardware malfunction. If a hardware problem exists, call the nearest Hewlett-Packard Sales and Service Office and arrange for a board exchange. Continuity checks of the cable can be made using the appropriate wire list (see tables 4-2 through 4-5). Table 4-2. Interface Cable (HP 2600 and HP 2615 Terminals), part no. 12966-60004, Wire List | НООР | (PCA) | | (DEVICE) | | DO 000 0 | 0.00.0 | |-------------------------|-----------|--------------------------------------------|-----------|--------------------|---------------------|------------------| | CONNECTOR<br>P1 JUMPERS | P1<br>PIN | SIGNAL NAME<br>(SEE NOTE) | P2<br>PIN | WIRE<br>COLOR | RS-232-C<br>CIRCUIT | SIGNAL<br>SOURCE | | | A | Signal Ground (EIA) | 7 | GRN | AB | Common | | | В | F | | | | | | | C<br>D | CA Inhibit Transmit Data (EIA) | 3 | BRN | ВА | Intfc | | | Ε | Request to Send (EIA) | | | CA | | | | F | Data Terminal Ready (EIA) | | | CD | | | | H<br>J | Ext Freq<br>F/4 | | | | | | -> | ĸ | F/8 | | | | | | | L | F/16 | | | | | | | M | F/2<br>P/Ext | | | | , | | | P | BSBA | | | | | | | R | Ext Clock | 16 | WHT/BLK | | Device | | | S | Received Data (EIA) | 2 | BLK | BB<br>SCF | Device | | | T<br>U | Secondary Line Sig Det (EIA) (spare) (EIA) | | | 301 | | | | v | Secondary Receive Data (EIA) | | | SBB | | | -> | W | BSCA | | | | | | | X | Clear to Send (EIA) Data Set Ready (EIA) | | | CB<br>CC | | | | ż | Ring Indicator (EIA) | | | CE | | | | AA | Receive Line Sig Det (EIA) | · | | CF | | | | 8B<br>1 | Signal Ground<br>Signal Ground | | | | | | | 2 | CCNT 7 | | | | · · | | | 3 | SXX (Secondary Chan) (EIA) | | | SBA/SCA | | | | 4<br>5 | BSCF<br>SIN | | | | | | | 6 | Xmit Data In | • | | | | | | 7 | TTY OUT | | | | | | | 8<br>9 | +5 volts<br>TTY IN | | | | | | | 10 | +12 volts | 5,6 | ORN,YEL | | Intfc | | -> | 11 | UCLK0 | · | | | | | | 12 | CLKP2<br>CLKP1 | | | | | | | 13<br>14 | CLKP0 | | | | | | | 15 | CLKP3 | · | | | | | | 16 | Recd Data Out<br>BSBB | | | | | | | 17<br>18 | DIAG | | | | | | | 19 | Spare | | | | | | | 20 | Run Disable | | | | | | | 21<br>22 | B\$XX<br>UCLK | | 1 | | | | | 23 | -12 volts | | | | | | | 24 | Signal Ground | _ | | | | | [ ] | _ | + + | 8 | RED<br>BLU | | | | | _ | | 12 | VIO | , | | | | _ | | 15 | WHT | | | | | _ | | 17 | WHT/BRN | | | | [ | _ | | 19<br>20 | WHT/RED<br>WHT/ORN | | | | | | | 22 | WHT/YEL | | | Note: Signals identified by "(EIA)" after the signal name operate at signal levels specified by EIA Standard RS232C (i.e., OFF < -3V, ON > +3V). All other signals operate at TTL logic levels (i.e., approximately, OFF < +1V, ON > +1.5V). Table 4-3. Interface Cable (HP 2640 Terminal), part no. 12966-60008, Wire List | HOOD<br>CONNECTOR<br>P1 JUMPERS | (PCA)<br>P1<br>PIN | SIGNAL NAME<br>(SEE NOTE) | (DEVICE)<br>P2<br>PIN | WIRE<br>COLOR | RS-232-C<br>CIRCUIT | SIGNAL<br>SOURCE | |------------------------------------------|--------------------|--------------------------------------------------|-----------------------|---------------|---------------------|------------------| | | Α | Signal Ground (EIA) | Н | GRN | AB | Common | | | B<br>C | F<br>CA Inhibit | | | | | | | D | Transmit Data (EIA) | С | RED | BA | Intfc | | | E<br>F | Request to Send (EIA) Data Terminal Ready (EIA) | | | CA<br>CD | | | | Н | Ext Freq | | | | | | | J | F/4 | | | | | | 1-> | K<br>L | F/8<br>F/16 | | | | | | | M | F/2 | | | | | | | N | P/Ext | | | | ļ | | | P<br>R | BSBA<br>Ext Clock | L | BLU | | Device | | | S | Received Data (EIA) | В | BRN | BB | Device | | | T | Secondary Line Sig Det (EIA) | | | SCF | İ | | | U<br>V | (spare) (EIA) Secondary Receive Data (EIA) | | | SBB | | | <u> </u> | W | BSCA | | | 0.5 | | | | X<br>Y | Clear to Send (EIA) Data Set Ready (EIA) | | | CB | | | | Z | Ring Indicator (EIA) | D | BRN/WHT | CE | Device | | | AA | Receive Line Sig Det (EIA) | | | | | | | BB<br>1 | Signal Ground Signal Ground | | | | | | | 1<br>2 | CCNT 7 | | | | | | | 3 | SXX (Secondary Chan) (EIA) | E,J | ORN | SBA/SCA | Intfc | | | 4<br>5 | BSCF<br>SIN | | | | | | | 6 | Xmit Data In | | | | | | | 7 | TTY OUT | | | | | | | 8<br>9 | +5 volts<br>TTY IN | | | | - | | } | 10 | +12 volts | ļ | | | | | | 11<br>12 | UCLK0<br>CLKP2 | | | | | | <b>-</b> | 13 | CLKP1 | | | | | | · • - - | 14 | CLKP0 | | | | | | | 15<br>16 | CLKP3 Recd Data Out | | | | İ | | 1 | 17 | BSBB | | | | | | 1 1 1 | 18 | DIAG | | | | | | | 19<br>20 | Spare<br>Run Disable | | | | | | L- - | 21 | BSXX . | | | | | | <b>L</b> ▶ | 22 | UCLK | | | | | | | 23<br>24 | -12 volts<br>Signal Ground | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | Note: Signals identified by "(EIA)" after the signal name operate at signal levels specified by EIA Standard RS232C (i.e., OFF < -3V, ON > +3V). All other signals operate at TTL logic levels (i.e., approximately, OFF < +1V, ON > +1.5V). Table 4-4. Interface Cable (Modem), part no. 12966-60006, Wire List | HOOD<br>CONNECTOR<br>P1 JUMPERS | (PCA)<br>P1<br>PIN | SIGNAL NAME (SEE NOTE) | (DEVICE)<br>P2<br>PIN | WIRE<br>COLOR | RS-232-C<br>CIRCUIT | SIGNAL<br>SOURCE | |------------------------------------------------|--------------------|-------------------------------------------|-----------------------|----------------|---------------------|------------------| | FIJUNIFERS | | | | | | | | <b>—</b> | A<br>B | Signal Ground (EIA) | 7 | GRN | AB | Common | | | C | CA Inhibit | | ÷ | * | | | | Ď | Transmit Data (EIA) | 2 | BLK | BA · | Intfc | | | Ε | Request to Send (EIA) | 4 | RED | CA | Intfc | | | F | Data Terminal Ready (EIA) | 20 | WHT/ORN | CD | Intfc | | | H | Ext Freq<br>F/4 | .1 | ÷ | | | | | J<br>K | F/4<br>F/8 | | , | | | | | Ĺ | F/16 | | - | | | | | М | F/2 | | | | | | <del> </del> | N | P/Ext | | | | | | | Р | BSBA | | | | | | | R<br>S | Ext Clock<br>Received Data (EIA) | , | BRN | BB | Device | | | 5<br>T | Secondary Line Sig Det (EIA) | 3<br>12 | VIO | SCF | Device | | | ΰ | (spare) (EIA) | , 2 | | 55. | 200100 | | | V | Secondary Receive Data (EIA) | | | SBB | | | | w | BSCA | | | | | | | X | Clear to Send (EIA) | 5 | ORN | CB | Device | | | Y<br>Z | Data Set Ready (EIA) Ring Indicator (EIA) | 6<br>22 | YEL<br>WHT/YEL | CC<br>CE | Device<br>Device | | | AA | Receive Line Sig Det (EIA) | 22<br>8 | BLU | CF | Device | | | BB | Signal Ground | | | | | | | 1 | Signal Ground | | | | | | | 2 | CCNT 7 | | | | | | | 3 | SXX (Secondary Chan) (EIA) | | GRA | SBA/SCA · | | | | 4<br>5 | BSCF<br>SIN | | | | | | | 6 | Xmit Data In | | | | | | | 7 | TTY OUT | | | | | | | 8 | +5 volts | | | | | | | 9 | TTY IN | | | | | | | 10<br>11 | +12 volts<br>UCLK0 | | | | | | | 12 | CLKP2 | | | | | | | 13 | CLKP1 | | | | | | | 14 | CLKP0 | | ٠ | | | | | 15 | CLKP3 | | | | | | | 16 | Recd Data Out | | · | | | | | 17<br>18 | BSBB<br>DIAG | | | | | | ] | 19 | Spare | | | | , | | | 20 | Run Disable | | | ;<br>; | | | <del>' &gt;</del> | 21 | BSXX | · | | | | | <u> </u> | 22 | UCLK | | | | | | | 23<br>24 | -12 volts | | | | | | | | Signal Ground | 15 | WHT . | | | | | _ | | 16 | WHT/BLK | | | | | _ | | 17 | WHT/BRN | | | | | - | | 19 | WHT/RED | | | | [ | - 1 | · | | | | | | | | | | | | | | | ļ | | | | | | | | L | <u> </u> | l | | L | L | Note: Signals identified by "(EIA)" after the signal name operate at signal levels specified by EIA Standard RS232C (i.e., OFF < -3V, ON > +3V). All other signals operate at TTL logic levels (i.e., approximately, OFF < +1V, ON > 1.5V). Table 4-5. Interface Cable (HP 2749B Teleprinter), part no. 12966-60007, Wire List | HOOD<br>CONNECTOR<br>P1 JUMPERS | (PCA)<br>P1<br>PIN | SIGNAL NAME<br>(SEE NOTE) | (DEVICE)<br>P2<br>PIN | WIRE<br>COLOR | RS-232-C<br>CIRCUIT | SIGNAL<br>SOURCE | |---------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|---------------|----------------------|------------------| | | A<br>B | Signal Ground (EIA)<br>F | . 1,7 | BLK | AB | Common | | | C D E F H | CA Inhibit<br>Transmit Data (EIA)<br>Request to Send (EIA)<br>Data Terminal Ready (EIA)<br>Ext Freq | 3 | YEL | BA<br>CA<br>CD | Intfc | | | | F/4<br>F/8<br>F/16<br>F/2 | | · | | | | | N<br>P<br>R<br>S | P/Ext<br>BSBA<br>Ext Clock<br>Received Data (EIA) | 2 | RED | ВВ | Device | | | )<br> <br> <br> <br> | Secondary Line Sig Det (EIA)<br>(spare) (EIA)<br>Secondary Receive Data (EIA)<br>BSCA | | NED | SCF<br>SBB | Device | | | X<br>Y<br>Z<br>AA | Clear to Send (EIA) Data Set Ready (EIA) Ring Indicator (EIA) Receive Line Sig Det (EIA) | | | CB<br>CC<br>CE<br>CF | | | | BB<br>1<br>2<br>3 | Signal Ground Signal Ground CCNT 7 SXX (Secondary Chan) (EIA) | | | SBA/SCA | | | | 4<br>5<br>6 | BSCF<br>SIN<br>Xmit Data In | | | SBA/SCA | | | | 7<br>8<br>9<br>10 | TTY OUT<br>+5 volts<br>TTY IN<br>+12 volts | | | | · | | | 11<br>12<br>13<br>14<br>15 | UCLK0<br>CLKP2<br>CLKP1<br>CLKP0<br>CLKP3 | | · | | | | | 16<br>17<br>18<br>19<br>20 | Recd Data Out<br>BSBB<br>DIAG<br>Spare<br>Run Disable | | | | | | | 21<br>22<br>23<br>24 | BSXX<br>UCLK<br>-12 volts<br>Signal Ground | | | | _ | | | | | | | | | | | | | | | | | ote: Signals identified by "(EIA)" after the signal name operate at signal levels specified by EIA Standard RS232C (i.e., OFF < -3V, ON > +3V). All other signals operate at TTL logic levels (i.e., approximately, OFF < +1V, ON > +1.5V). # **INDEX** В | BA (Transmitted Data) | | | | | | | | | | | | | | | | | | | | | | | | | 2-3 | |----------------------------------------------------------------|------|------|-----|-----|-----|---|---|------|---|-----|-----|---|---|-----|-----|---|---|---|----|-----|-----|---------|---------------|-------------|-------------------| | baud rates | | | | | | | | | | | | | | | | | | | | | | 1-1 | , 2-3 | 3, 3 | -10 | | Baud Rate bits | | | | | | | | | | | | | | | | | | | | | | | | | 3-6 | | baud rate jumpers | | | | | | | | | | | | | | | • | | | | | | | | . 4 | -1, | 4-2 | | baud rate selector | | | | | | | | | | | | | | | | | | | | | | | | | 2-3 | | BB (Received Data) | | | | | | | | | | | | | | | | | | | | | | | | . : | 2-3 | | Break condition | | | | | | | | | | | | | | | | | | | | | | | | | 2-4 | | Break status bit | | | | | | | | | | | | | | | | | | | | | | | | | 3-9 | | Break status flag | | | | | | | | | | | | | | | | | | | | | | | . <b>3</b> -1 | 1. 3 | -10 | | Buffer Empty status bit | | | | | | | | | | • | | | | | | | | | | | | | | 3. | -10 | | Buffer Empty status flag | | | | | | | | | | | | | | | | | | _ | | 2-9 | 2. | 2-4 | . 3-1 | 1. 3 | -10 | | Buffer Full status bit . | | | | | | | | | | | | | i | | | | | į | | | _, | | | ., .<br>3. | -11 | | Buffer Full status flag . | | | | | | | | | | Ţ. | | | • | • | • | | • | • | | • | • | 2-4 | .3-¹ | 1.3 | -10 | | Buffer Overrun status flag | | | | | | · | | | | · | | • | • | | • | • | • | • | • | • | . ' | | . 3-1 | 1, 3. | -12 | | | | | | • | • | • | • | • | • | į | | | • | • • | • | • | • | • | • | • | • | • | | -, 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | C | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | CA (Request to Send). | | | | | | | | | | | | | | | _ | | | _ | | | | _ | 2-: | 3. 3. | -10 | | CA bit | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | 3-6 | | cable assembly: | | | - | - | | - | - | | • | | | • | - | • | • | • | • | • | • | • | • | • | • • | • | - | | 102 and 202 Data Sets | | | | | | | | | | | | | | | | | | | | | | | | - | 1-2 | | cable assembly:<br>102 and 202 Data Sets<br>HP 2640 Terminal . | | | | | | | Ċ | | | | | | | • | | • | • | • | • | • | • | • | • • | • | 1.2 | | HP 2749B Teleprinter | | | • | | | • | | | | · · | | | • | • | • | • | • | • | • | • | • | • | • • | • | 1.2 | | HP 2752A Teleprinter | | | | | | · | | | • | • | | • | • | • | • | • | • | • | • | • | • | • | <br>1 | . 1 4 | 4.3 | | installation | | | | | | · | | | • | • | • • | • | • | | • | • | • | • | • | • | • | • | | Ξ, | 1.2 | | wire lists | | | | | | | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 4-4 | to 4 | 1.7 | | CB (Clear to Send) | | | · | | | · | · | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | 2-3 | | CB status bit | | | | | | | • | | • | • | | • | • | • | • | • | • | • | • | • | • | • | • • | 3- | 10 | | CC (Data Set Ready) | | | | | | • | • | | • | • | | • | • | • • | • | • | • | • | • | • | • | • | • • | 9 | 2-3 | | CC status bit | | | · | | | • | • | • | • | • | • | • | • | • • | • | • | • | • | •. | • | • | • | | | 3.0 | | CD (Data Terminal Ready | ) . | | • | | | • | • | • | • | • | • | • | • | • • | • | • | • | • | • | • | • | • | 2-: | ₹ 3- | 10 | | CD bit | , · | | • | • | • • | • | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • | • | , <u>a</u> -c | , o- | 3-6 | | CE (Ring Indication) | | | • | • | • • | • | • | : • | • | • | | • | • | • • | • | • | • | • | • | • | • | • | • | | )-O | | CE status bit | | | Ť | | | • | • | • • | • | • | • | • | • | • • | • | • | • | • | • | • | • | • | • | | 3-0<br>3-9 | | CF (Received Line Signal | Dete | ctor | •) | • | · · | • | • | | | • | | • | • | • | • | • | • | • | • | • | • | • | • | | 2.3 | | CF status bit | | | | | | • | • | • | • | • | | • | • | • • | • | • | • | • | • | • | • | • • | • | | ₹.9 | | character buffering | • | | • | | | • | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • | • • | 1 | . 1 | )- <i>(</i> ) | | character count bit | | | · | | | • | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • | • | , .E. | Ξ, Ξ | 3-8 | | character counter | · | | • | • | | • | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • | • • | • | 3. | 10 | | Character Frame Control V | Nord | l (W | ord | 3) | • • | • | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • | • • | • | 9 | 3-5 | | character length | 010 | . ( | ora | Ο, | • | | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • | | • | | )-0<br>i_1 | | character mode | • | • • | • | • | • • | • | • | • • | • | • | • • | • | • | • • | • ′ | • | • | • | • | • | • | | 1.1 | 3_ | 1<br>10 | | character mode | • | | • | • | • • | • | • | • •. | • | • | • • | • | • | • • | • | • | • | • | • | • | • - | <br>1_1 | _0_0<br>T-T | ., o- | 10 | | character size bit | • | • • | • | | • • | • | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • 4 | L-4t, | , 4-2 | -ن, ر.<br>ب | 7-¤<br>TΩ | | character transfer | • | • • | • | • | • • | • | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • | • • | • | | <b>ァ</b> ひ<br>₹_1 | | character/data byte | • | • • | • | • • | • | • | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • | • • | • | | ) O<br>)-T | | CLC instruction | • | | • | • • | • | • | • | • • | • | • | • • | • | • | • • | ٠ | • | • | • | • | • | •. | • • | • | | )-8<br>11 | | OLO INGUI ECOIUII . , | • | • • | • | | • | • | • | • • | • | • | • • | • | • | • • | • | • | • | • | • | • | • | | • | ე- | ΤŢ | # C (continued) | CLC 0 instruction | • | | | | | | , ( | • | | | | | | | • | • | • | • | • | • | • | • | • | • | • | 3-10 | |-----------------------------------------|-----|----|-----|---|-----|---|-----|-----|---|----|---|----|---|-----|---|---|---|---|-----|---|------|-----|-----|------|--------------|--------| | Clear Break status flag | i | | | | | | | • . | | | | | | | • | • | • | | | • | • | • | • | • | • ( | . 3-7 | | Clear Buffer Empty status flag | š | | | | | | | | | | | | | , , | • | • | | | | | | | • | | | . 3-7 | | Clear Overrun/parity Error status flag. | | | | | , , | | | | | | | | | | | | | | | • | | | | | | . 3-7 | | Clear to Send (CB) | | | | | | | | | | | | | | | | | | | | | | | | | | . 2-5 | | CLF instruction | 1 | | | | | | | | | | | | | , | | | | | | | | . 1 | 2-2 | , 2 | -4, | 3-13 | | compatibility | | | | | | | | | | | | | | | | | | | | | | | | | | . 1-3 | | configuring the PCA | | | | | | | | | | • | | | | , | | | | | | | | | | | | . 2-2 | | Control FF | | | | | | | | | | | | | | | | | | | | | 2-4, | 3- | 8, | 3-3 | 10, | 3-11 | | Control Words | | | | | | | | | | | | | | | | | | | | | | | | | | . 1-2 | | Word 0 | | | | | | | | | | | _ | _ | | | | | | | | | | | | | 2-2 | 2, 3-2 | | Word 1 | | | | | | | | _ | | | _ | | | | | | | | | | | | | | 2-5 | 5, 3-3 | | Word 2 | | | | | | | | | | | | | | | | | | | | | | | | | 2-5 | 5, 3-4 | | Word 3 | | | | | | | | | | | | | | | | | | | | | | | | | 2-2 | 2, 3-5 | | Word 4 | • | | | • | | | | • | | • | | | _ | | _ | | | | | | | | | | 2-2 | 2, 3-6 | | Word 5 | | • | , | • | • | • | | • | • | • | | | | • | | - | | | | | | | | | | . 3-7 | | CPU-Device interface description | | | • | • | • | • | | • | • | • | • | • | • | • | | | | • | | - | _ | _ | | | | . 2-4 | | CPU input word format | • | • | • | • | • | • | | • | • | • | • | | | | • | | • | | | | | | | | | . 3-8 | | CPU output word format | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | | | . 3-2 | | Cr O output word format | ٠ ، | | • | • | • | • | • | •. | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | D | | | | | | ** | | | | | • | | | | | | | | | | | | | | | | | L | | | | | | | | | | | | | | | | | | | | | | data byte | | | | | | | | | | | | | | | | | | | | | | | | | | 3-2 | | Data Set Ready (CC) | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | . 0 Z | | Data Set Ready (CC) | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 2-4 | | data transfer | • | • | • | • | • | • | • . | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 2-9 | | data transfer and control words | • | • | • | • | • | • | • , | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 91 | | data transfer and control words | • | • | • | • | • | • | • . | • . | • | • | • | •. | • | • | • | • | • | • | • | • | • | • | • | • | • | 9 / | | data transfer lines | • | • | • | • | • | • | • , | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | ٠ | • | • | 1 / | | data transfer rate | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • . | • | • | • | • | • | • | . 1-4 | | data word | • | • | • | • | • | • | • . | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | . 1-2 | | device interface | | • | • | • | • | • | • . | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | . 2-4 | | Device Interrupt status bit | • | • | • | • | • | • | • , | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | ٠ | • | . ძ-წ | | Device Reference register | • | • | • | • | • | • | • . | • | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | 3-10 | | Device Status Interrupt Enable register | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | ٠ | ٠ | • | • | • | • | • | • | • | 3-10 | | Device Status Line Change status flag | • | • | • | • | • | • | • . | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | . 3-1 | | Device Status Reference Word (Word 2 | () | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | ٠ | • | ٠ | • | • | • | • | • | • | . 3-4 | | diagnostic tests | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | ٠. | • . | . 4-5 | | direct memory access (DMA) control | • | | | | | | • ; | • | | | | • | • | • | • | • | • | • | • | • | • | • | 2-2 | 2, 2 | <b>2-4</b> , | , 3-10 | | DMA bit | | | | | • | | | | • | • | | | | • | • | • | • | • | • | • | • | • | • | • | • | . 3-6 | | driver configuration and installation | • | • | | | | | • , | | | • | • | | | | • | • | • | • | • | • | • | • | • | • | • | . 4-8 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1. | | | | | | | | | | | | | | | | | | | | | | | | E | 3 | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Echo bit | | | | | | | • . | | | | | | | • | | | | | • | • | • | | • | . : | 3-5 | , 3-10 | | Enable CB bit | | | | | | | • | | | | | | | | | | | | | | | | • | | | . 3-8 | | Enable CC bit | | | | | | | | | | | | | | | | | | | | | | | | | • | . 3-8 | | Enable CE bit | | | | | | | | | | | | | | | | | | | | | | | | | • | . 3-3 | | Enable CF bit | | | | | | | | | | | | | | | | | | | | | | | | | | . 3-3 | | Enable Device Status Interrupt Word (\) | Nο | rd | 1) | | | | | | | | | | | | | | | | | • | | | | | • | . 3-3 | | Enable SBB/SCF bit | | | . ´ | | | | | | | | | | | | | | | | | | | | | • | | . 3-3 | | _ | |----| | | | | | ٠, | | features | | • | • | • | • | | • | • | • | • | • | • | •, | | • | • | • | | • | | | • | 3- | 10, | . 1<br>, 3-1 | -1<br>11 | |----------------------------------------------|------|-----|---|---|---|---|-----|---|---|---|---|---|----|---|-----------------------------------------|---|---|---|-----|---|---|---|----|-----|--------------------|-------------------------------------------------------------| | | | | | | | | Н | | | | | | | | | | | | | | | | | | | | | hardware jumpers | | | | | | _ | | | | | | | | | | | | | • | | • | • | • | • | . т | L-Z | | | | | | | | | I | | | | | | | | | | | | | | | | | | | | | I/O instructions, effects of I/O select code | | | | | | | | | | | | | | | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | 1- | 2, 4<br>2, 4<br>3 | 4-1<br>1-2<br>4-1<br>3-6<br>1-3<br>2-3<br>1-1<br>3-8<br>-11 | | jumper connections for baud rate | es . | • | • | • | • | • | • | • | | • | • | • | • | • | | | • | | | | | | • | • | | 4-2 | | kit contents | | | • | • | • | • | . K | • | • | | • | • | • | • | • | • | • | • | • • | | | | | | • | 1-2 | | LIA instruction LIA/B instructions | | • • | | | | | | | • | | | | | | | | | | • | • | • | | | . 1 | 3<br>L- <b>2</b> , | I-11<br>2-4 | | | | | | | | | ľ | M | | | | | | | | | | | | | | | | | | | | Master Reset | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | • | • | | | · · | • | 3-2<br>2-4<br>2-4 | | odd/even parity | | | | | | | | | | | | | | | | | | | | | | | | | | | | | . 1 | -4 | |---------------------------|------|------|-----|----|---|-----|---|-----|-----|-----|-----|-------|---|---|---|----|---|---|----|---|---|---|----|----|-----|-----|------|--------------|------------|----------| | option 001 kit | | | | | | | | | | | | | | | | | | | | | | | | | | | | | . 1 | -2 | | option 002 kit | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | option 003 kit | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OTA instruction | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OTA/B instructions | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Overrun or Parity Error s | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | •• | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | Ĭ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | P | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | "packing" | | | | | | | | | | | | | | | | | | | | | | | | | | | | | . 2 | -2 | | parity | | | | | | - | | | | | | | | · | | Ī | | | _ | | | | _ | 1- | 1. | 1-4 | 1. 5 | 2-2 | 3-1 | 0 | | parity error | | | | | | | | | • | | | | Ī | Ť | • | Ť | | Ī | • | • | • | · | | | _, | | -, - | ; | . 2 | -4 | | Parity Error status flag | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Parity Odd/Even bit . | • | • | • | | • | • | • | • | • | • | • • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | - | 3. | . 5 | | Parity On/Off bit | • • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | . 0 | -5<br>-5 | | parity sense | • | • | • | • | • | • | • | • | • | • | • . | | • | • | • | • | • | | • | • | • | • | • | • | • | 1.1 | | 1.1 | . 3-1 | 'n | | PCA | • • | • | • | • | • | • / | • | • | • | • | • | • • | • | • | • | • | • | • | • | • | • | • | • | • | • | T.T | ۱, ۱ | L-4 | , U-1<br>1 | .บ<br>_ค | | PCA installation | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | performance test | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | power consumption | • • | • . | . • | • | • | • | • | • | • | • | • | • . • | ٠ | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | . I. | -4 | | preparation for use | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | principles of operation | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | program control | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | programming | | • | • | • | • | • | • | • | | | ٠. | | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | . 3 | -1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | | . = | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | R | ٠ | | | | | | | | | | | | | | | | | | | | | Danier and the second | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | | Receive operating mode | • • | ٠ | • | • | • | • | • | • . | • | • | | • | • | • | ٠ | • | • | • | • | • | • | • | • | • | • 2 | 2-2 | 2, 2 | <b>2-3</b> , | , 3-1 | .0 | | Received Data (BB) | • • | • | • | • | • | • | • | • | • | • 1 | | • | ٠ | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | . 2 | -4 | | Received Data bit | | • | • | • | • | • | • | • | • | • | | • | • | • | • | •, | • | • | • | • | • | • | • | • | • | • | • | • | . 3 | -8 | | Received Data Word . | • • | • | • | • | • | • | • | • | • | • | | • | • | • | ٠ | • | • | • | • | • | • | • | | • | • : | 2-2 | 1, 8 | <b>3-8</b> , | , 3-1 | .1 | | Received Line Signal Det | ecto | r (S | SCF | ') | • | • | • | | | • ( | | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | . 2 | -5 | | Reference CB bit | | • | • | • | • | • | • | • | | • , | | | • | • | • | | • | • | • | • | • | | • | • | | • | | | . 3 | -4 | | Reference CC bit | | • | • | | • | • | • | • | | | | | | • | • | • | • | • | ٠. | | | | | | • | • | • | • | . 3 | -4 | | Reference CE bit | | • | • | • | • | | | | • . | • | | | | | | | • | | | | | | | • | • | • | | | . 3 | -4 | | Reference CF bit | | | • | | | | | | | | | | | | • | | | | | | | | | | | | | | . 3. | -4 | | Reference SBB/SCF bit | | • | | | | • | | | | | | | | | | | | | | | | | | | | | ٠. | | . 3. | -4 | | Request to Send $(CA)$ . | | | • | | | • | | | • | | | | | | | | | | | | | | | | | | | | . 2 | -4 | | Ring Indication (CE) . | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | . 2 | -5 | | RS-232-C interface contr | ol . | | | | | | | | | | | | | | | | | | | | | | | | | | | | . 2 | -3 | | RS-232-C output control | line | s. | | | | | | | | | | | | | | | | | | | | | | | | | | | . 3- | -6 | | RS-232-C status lines . | | | | | | | | | | | | | | | | | | | | | | | | | | | | | . 2- | -3 | | | • | - | - | | - | - | | | • | - ' | • | • | • | ٠ | ٠ | • | • | • | • | • | • | • | •• | - | • | - | - | - | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | S | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ۰. | _ | | sample program | | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 3-1 | .2 | | sample program flowchar | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | sample program listing. | | • | • | • | • | • | • | • | • | | • | • | • | • | | • | • | • | • | • | • | • | • | | | • | • | • | 3-1 | .5 | | SBA (Secondary Data) | | • | • | • | • | | • | • | • | | | • | • | • | | • | • | • | • | • | • | • | •, | • | • | | • | • | . 2 | .3 | | SBA/SCA bit | | | | | | | _ | | _ | | | _ | | | | _ | _ | _ | | _ | | _ | _ | _ | _ | | _ | | . 3. | -6 | ### S (continued) | SBB (Secondary Received SBB/SCF status bit SCA (Secondary Request SCF (Secondary Line Sign Secondary Received Data Secondary Data (SBA) Secondary Request to Ser Service Request (SRQ) servicing | to S nal D (SB nd (S | end<br>Deter<br>B) | . d) | . or) | | | • • • • • • • • • • • • • • • • • • • • | | | | | | | • • • • • • • • • • • • • | | | | | | | | | | | | | | . 3 | -1, | 2<br>2<br>2<br>2<br>3<br>3<br>4<br>3<br>3<br>1<br>3<br>3<br>1 | -3<br>-3<br>-5<br>-5<br>-5<br>-5<br>-1<br>-3<br>-1<br>-4<br>-2<br>-3 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|------|------------|---|---|-----------------------------------------|---|------|-----|---|---|------|---------------------------|-----|----|-----|---|---|---|-----|-----|------|-----|------|-----|-----|-----|------|---------------------------------------------------------------|----------------------------------------------------------------------| | receive mode | | • | • | <i>,</i> • | • | • | • . | • | •, - | • | • | • | •, ' | • | • | • | • | • | • | • | ٠ | • | • | ٠ | • | • | • | • | • | . • | 7-1<br>3-1 | | transmit mode | | • | • | • | | ٠ | • | • | • | • | • | ٠ | • | .• | • | • | .•. | • | • | • | • . | • | • | • | • | • | 2-5 | | }-8. | <br>3- | 11 | | Status Word status interrupts | • • | • | ٠ | ٠ | • | ٠ | • | • | •. | • | • | • | • | • | • 1 | • | • | • | • | • | • | • | • | • | • | | | | | . : | 3-1 | | STC instruction | | | | | | | | | | | | | | | | | | | | • | | • | • | • | 4- | ω, | 4-1 | , υ | ,-1, | · | | | | | | | | | | | | | | | | | | | | | | | | | | _ | _ | | | | • | | • | | | stan hits | | | | | | | | | ٠. | | | | ٠. | | | | | | • | • | | т-т | ., д | ·x, | , 4- | ω, | 4-4 | , υ | ,-U, | • | | | system configurations . | | | | | | • | | | | | , | • | • | | • | ٠. | • | • | • | | ٠ | • | • | • | • | • | • | • | ٠ | • | 1-3 | | test connector Transmit Data Word (Wo Transmitted Data (BA) | rd 0 | ) . | • | • | • | | ٠ | | ٠ | · • | • | • | • | • | • • | • | • | • | • | • | • | • | | | | • | | | | | 3- <i>2</i><br>2-4 | | transmit mode | | | | | | | | | | | | | | | | | | | | | | • | • | • | ٠ | • | • | • | • | • | 2-2 | | data transfer Transmit/Receive bit . | | | _ | | | | | | ٠. | | | | | | | | | | • | | ٠ | • | • | • | • | • | • | • | • | • | 2-3 | | | | | | | | | | | | | U | | | | | | | | | | | | | | | | | | | | | | UART | | | | | | | _ | | | | | | | • | | • | | | | | | | | | 2 | -2, | 2-3 | 3, | 3-5 | , 3 | -10 | | "unnacking" | | _ | _ | | | | | | | | | | | • | | • | | • | • | • | • | • | • | • | . • | • | • | • | • | • | | | unpacking and inspection | n . | • | • | • | • | • | • | • | ٠ | • | ٠ | • | • | • | • | • | • | ٠ | • | • | • | .• | • | • | • | • | • | • | • | • | 4-1 | | | | | | | | | | | | | V | | | | | | | | | | | | | | | | | | | | | | Valid Data Marker bit . | | | | | • | • | | | | | • | • | • | • | • | • | ٠ | • | • | | | ٠ | • | • | • | • | • | | • | • | 3-8 | | | | | | | | | | | | | W | | | | | | | | | | | | | | | | | | | | | | Words: | <br>d) . | | • | • | • | • | | | | | | | | • | | | • | • | • | | • | • | | • | | • | | | 2- | 2, | 2-1<br>3-2 | ## W (continued) | Words: (continued) | | | | | | | | | | | | | | | | | | | |-------------------------------------|----|-----|--|--|-----|----|----|-----|----|-----|--|--|--|-----|------|------|----------------|---| | 1 (Enable Device Status Interrupt V | Vo | rd) | | | | | | | | | | | | | | 2-5 | ś, <b>3</b> - | 3 | | 2 (Device Status Reference Word) | | | | | | | | • | | | | | | | | 2-6 | ś, 3- <i>4</i> | 4 | | 3 (Character Frame Control Word) | | | | | | • | | | ٠. | | | | | | | 2-2 | 2, 3- | 5 | | 4 (Interface Control Word) | | | | | | | | • . | | | | | | | | 2-2 | 2, 3-0 | 6 | | 5 (Interrupt Status Reset Word) | | | | | | •. | • | | | . • | | | | | | | . 3- | 7 | | formats | | | | | | • | | | | | | | | | | • | . 3-2 | 2 | | Received Data Word | | | | | • | | ٠. | | | | | | | 2-2 | 2, 3 | 3-8, | 3-1 | 1 | | Status Word | | | | | • : | | | | | | | | | 2-5 | 5, : | 3-8, | 3-1 | 1 | #### **READER COMMENT SHEET** #### HP 12968A Asynchronous Communications Interface Reference Manual #### 12968-90001 **APR 1978** We welcome your evaluation of this manual. Your comments and suggestions help us improve our publications. Please use additional pages if necessary. Is this manual technically accurate? Is this manual complete? Is this manual easy to read and use? Other comments? FROM: Name Company **Address** ### BUSINESS REPLY MAIL No Postage Necessary if Mailed in the United States Postage will be paid by Manager, Customer Engineering Publications Hewlett-Packard Company Data Systems Division 11000 Wolfe Road Cupertino, California 95014 FIRST CLASS PERMIT NO.141 CUPERTINO CALIFORNIA **FOLD** HEWLETT-PACKARD COMPANY 11000 WOLFE ROAD, CUPERTINO, CALIFORNIA, 95014 PART NO. 12968-90001 PRODUCT NO. 12968A Printed: APR 1978 Printed in U.S.A.