HP64000 Logic Development System Model 64100A Mainframe Service Manual ### CERTIFICATION Hewlett-Packard Company certifies that this product met its published specifications at the time of shipment from the factory. Hewlett-Packard further certifies that its calibration measurements are traceable to the United States National Bureau of Standards, to the extent allowed by the Bureau's calibration facility, and to the calibration facilities of other International Standards Organization members. #### WARRANTY This Hewlett-Packard system product is warranted against defects in materials and workmanship for a period of 90 days from date of installation. During the warranty period, HP will, at its options, either repair or replace products which prove to be defective. Warranty service of this product will be performed at Buyer's facility at no charge within HP service travel areas. Outside HP service travel areas, warranty service will be performed at Buyer's facility only upon HP's prior agreement and Buyer shall pay HP's round trip travel expenses. In all other cases, products must be returned to a service facility designated by HP. For products returned to HP for warranty service. Buyer shall prepay shipping charges to HP and HP shall pay shipping charges to return the product to Buyer. However, Buyer shall pay all shipping charges, duties, and taxes for products returned to HP from another country. HP warrants that its software and firmware designated by HP for use with an instrument will execute its programming instructions when properly installed on that instrument. HP does not warrant that the operation of the instrument, or software, or firmware will be uninterrupted or error free. ## **LIMITATION OF WARRANTY** The foregoing warranty shall not apply to defects resulting from improper or inadequate maintenance by Buyer, Buyer-supplied software or interfacing, unauthorized modification or misuse, operation outside of the environmental specifications for the product, or improper site preparation or maintenance. NO OTHER WARRANTY IS EXPRESSED OR IMPLIED. HP SPECIFICALLY DISCLAIMS THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. ### **EXCLUSIVE REMEDIES** THE REMEDIES PROVIDED HEREIN ARE BUYER'S SOLE AND EXCLUSIVE REMEDIES. HP SHALL NOT BE LIABLE FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, WHETHER BASED ON CONTRACT, TORT, OR ANY OTHER LEGAL THEORY. ## **ASSISTANCE** Product maintenance agreements and other customer assistance agreements are available for Hewlett-Packard products. For any assistance, contact your nearest Hewlett-Packard Sales and Service Office. Addresses are provided at the back of this manual. CW&A 2/81 ### SERVICE MANUAL MODEL 64100A MAINFRAME ## SERIAL NUMBERS This manual applies directly to MAINFRAMES with serial numbers prefixed 2336A. © COPYRIGHT HEWLETT-PACKARD COMPANY 1981, 1982, 1983 LOGIC SYSTEMS DIVISION COLORADO SPRINGS, COLORADO, U.S.A All Rights Reserved Manual Part No. 64100-90910 Microfiche Part No. 64100-90810 PRINTED: DECEMBER 1983 ## SAFETY SUMMARY The following general safety precautions must be observed during all phases of operation, service, and repair of this instrument. Failure to comply with these precautions or with specific warnings elsewhere in this manual violates safety standards of design, manufacture, and intended use of the instrument. Hewlett-Packard Company assumes no liability for the customer's failure to comply with these requirements. #### GROUND THE INSTRUMENT. To minimize shock hazard, the instrument chassis and cabinet must be connected to an electrical ground. The instrument is equipped with a three-conductor ac power cable. The power cable must either be plugged into an approved three-contact electrical outlet or used with a three-contact to two-contact adapter with the grounding wire (green) firmly connected to an electrical ground (safety ground) at the power outlet. The power jack and mating plug of the power cable meet International Electrotechnical Commission (IEC) safety standards. #### DO NOT OPERATE IN AN EXPLOSIVE ATMOSPHERE. Do not operate the instrument in the presence of flammable gases or fumes. Operation of any electrical instrument in such an environment constitutes a definite safety hazard. #### KEEP AWAY FROM LIVE CIRCUITS. Operating personnel must not remove instrument covers. Component replacement and internal adjustments must be made by qualified maintenance personnel. Do not replace components with power cable connected. Under certain conditions, dangerous voltages may exist even with the power cable removed. To avoid injuries, always disconnect power and discharge circuits before touching them. ### DO NOT SERVICE OR ADJUST ALONE. Do not attempt internal service or adjustment unless another person, capable of rendering first aid and resuscitation, is present. #### USE CAUTION WHEN EXPOSING OR HANDLING THE CRT. Breakage of the Cathode-ray Tube (CRT) causes a high-velocity scattering of glass fragments (implosion). To prevent CRT implosion, avoid rough handling or jarring of the instrument. Handling of the CRT shall be done only by qualified maintenance personnel using approved safety mask and gloves. ### DO NOT SUBSTITUTE PARTS OR MODIFY INSTRUMENT. Because of the danger of introducing additional hazards, do not install substitute parts or perform any unauthorized modification of the instrument. Return the instrument to a Hewlett-Packard Sales and Service Office for service and repair to ensure that safety features are maintained. #### DANGEROUS PROCEDURE WARNINGS. Warnings, such as the example below, precede potentially dangerous procedures throughout this manual. Instructions contained in the warnings must be followed. WARNING Dangerous voltages, capable of causing death, are present in this instrument. Use extreme caution when handling, testing, and adjusting. ## Table of Contents | Section | | Title | Page | |---------|------|--------------------------------------------------|------| | I | Gene | ral Information | .1-1 | | | 1-1 | Manual Introduction | .1-1 | | | 1-4 | Chapter Introduction | | | | 1-6 | Physical Description | .1-1 | | | 1-15 | Specifications | | | | | Instruments Covered In This Manual | | | | 1-20 | Related Documents | .1-4 | | II | Inst | allation | .2-1 | | | 2-1 | Introduction | .2-1 | | | 2-3 | Initial Inspection | | | | 2-4 | Packaging | | | | 2-5 | Original Packaging | | | | 2-9 | Installation and Removal of Mainframe Components | | | III | Oper | ation | .3-1 | | | 3-1 | General | .3-1 | | IV | Perf | ormance Verification | .4-1 | | | 4-1 | Introduction | .4-1 | | | 4-4 | Boot-Up Modes | .4-1 | | | 4-6 | Power-Up Sequence | | | | 4-9 | Power-Up ROM Test | | | | 4-10 | Power-Up RAM Test | | | | | Performance Verification Boot Procedure | | | | | Performance Verification Procedure | | | | | ROM Test Procedure | | | | | RAM Test Procedure | | | | 4-17 | I/O Write Test Procedure | 4-13 | | | 4-18 | I/O Read Test Procedure | 4-14 | | | | Time Interrupt Test Procedure | | | | | Keyboard Test Procedure | | | | | System Bus Test Procedure | | | | | RS232 Test Procedure | | | | 4-23 | PV On Existing Local Mass Storage Option | 4-17 | | | 4-24 | Floppy Disc Test Procedure | 4-18 | | | 4-25 | Tape Test Procedure | 4-19 | | | | Troubleshooting PV Failures Using SA | | | | 4-29 | Troubleshooting | 4-20 | # Model 64100A - Table of contents # Table of Contents (Cont'd) | Section | Title | | J | Page | |---------|-------------------------------|-----------------------------------------|-----|----------------------| | v | Adjustments | • • • • • • • • • • • • • | | .5-1 | | | 5-1 General | | . i | .5-1 | | VI | Replaceable Parts | · • • • • • • • • • • • • • • • • • • • | | .6-1 | | | 6-1 Introduction | | | .6-1<br>.6-1<br>.6-3 | | VII | Manual Backdating | • • • • • • • • • • • • | | .7-1 | | | 7-1 Introduction | | | | | VIII | Service | | | .8-1 | | | 8-1 Block Diagram Description | 1 | | . 8-1 | ## List of Illustrations | Figure | Title | Page | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | 1-1<br>1-2<br>1-3 | 64100A Mainframe | 1-4 | | 4-1<br>4-2<br>4-3<br>4-4<br>4-5 | Rear Panel Switch Locations Display Test Pattern Performance Verification Test Keyboard PV Test Sequence Mainframe Troubleshooting Guide | 4-9<br>4-11<br>4-16 | | 6-1<br>6-2 | Mainframe Component Locator (3 pages) | | | 8-1<br>8-2 | Mainframe Simplified Block Diagram | | | | List of Tables | | | Table | Title | Page | | 1-1<br>1-2 | Basic Power Current Drain | | | 4-1<br>4-2<br>4-3 | PV Boot Keys Performance Verification Soft Keys Failure Conditions and Routing | 4-10 | | 6-1<br>6-2<br>6-3<br>6-4 | List of Manufacturers' Codes | 6-5<br>6-6 | | 7-1 | Serial Number vs. Manual Change Number | 7-1 | | 8-1<br>8-2<br>8-3<br>8-4 | Card Type Vs. Supply Voltage Display Driver Connector J14 Signals Keyboard Connector J15 Signals | 8-4 | Figure 1-1. 64100A Mainframe. #### SECTION I #### GENERAL INFORMATION ### 1-1. MANUAL INTRODUCTION. - 1-2. This manual contains technical information to troubleshoot, install, and maintain the 64100A Logic Development Station. Each of the five chapters (Mainframe, CPU, Display Controller, I/O, and Power Supply) is seperated by a Tab. This allows the user to easily find any chapter. - 1-3. Each of the five chapters is organized into eight sections: Section I introduces the reader to the manual and gives a brief physical description of the product. Section II presents the installation and removal procedures for the system components. Section III covers operation and handling. Section IV describes how to troubleshoot and repair the system. Section V references those components that have adjustments. Section VI lists the replaceable parts and Section VII contains backdating information needed to make this manual applicable to older machines. Section VIII presents the theory-of-operation to the block diagram level and is intended to support the troubleshooting procedures. ## 1-4. CHAPTER INTRODUCTION. 1-5. This chapter contains technical information concerning the installation, maintenance, troubleshooting and theory-of-operation of the 64100A Mainframe. The information contained in the Mainframe Chapter describes the overall system and how the various components relate to each other with the emphasis on troubleshooting and repairing. More detailed information on the components can be found under the respective Chapter or the component in question (i.e., CPU, DISPLAY CONTROLLER and DRIVER, I/O, POWER SUPPLY, and OPTIONS). ### 1-6. PHYSICAL DESCRIPTION. 1-7. The 64100A Mainframe is a single enclosure similar to a CRT terminal (see figure 1-1). It weighs 34.02 Kg (75 pounds) and thus some care should be used in moving it. The Mainframe dimensions are given in figure 1-2. The five major areas of the development station mainframe are: - a. CRT Display - b. Keyboard - c. Rear Panel - d. Card Cage - e. Power Supply - 1-8. The four areas of display generation consist of the display controller board, display driver, the CRT and CRT bezel assembly. - 1-9. The four areas of the Rear panel are Power Control, HP-IB system interface bus, RS-232 serial interface, and system control source. The power functions are on the lower right-hand side of the rear panel. The model 64100A requires 110/220 VAC +/-15%, 48-66 HZ. The position of the LINE SELECTOR determines either 110 V (10 AT fuse) or 220 V (5 AT fuse) operation. The power ON/OFF switch is a rocker type. - 1-10. A card cable opening is provided to the outside of the mainframe through the space between the rear of the top cover and rear panel. Three slots with clamps are provided for access. Cable length for option boards is determined at the factory and are shipped at maximum length. - 1-11. There are 13 PC board slots (see figure 1-3). The first three slots have printed circuit boards installed at the factory. These PC boards must be installed in the order given for the 64000 system to operate. The three required boards are: slot A - I/O PC Board slot B - Display Control PC Board slot C - CPU PC Board - 1-12. For convenience, board identifier labels for the first three boards are located just above the cardcage on the left-hand side. The remaining ten option slots are numbered 0-9. - 1-13. The PC boards interface to the system through the motherboard on the bottom of the card cage. A cable from the Rear Panel PC board (on the rear panel) makes connection to the top center connector on the I/O board. - 1-14. There is a limit to the number and types of option boards that may be installed in the cardcage without exceeding the capability of the 400 watt Power Supply. This limit is determined by the amount of available current from the power supplies. Table 1-1 lists the power supply current drain for the mainframe with only the three mandatory boards installed. Table 1-1. Basic Power Supply Current Drain ## (NO OPTIONS INSTALLED) | ITEM | +12V | +5V | -5V | -12V | -3v | |-------------------------------|-----------------|------------------|-------------------|----------------|-------------------| | Processor,ROM<br>I/O | 0.595<br>0.164 | 1.429<br>0.708 | 0.0003 | 0.078 | 0.0003 | | Disp Control, RAM<br>Keyboard | 0.640 | 1.533 | 0.0064<br>0.239 | 0.010 | 0.0064<br>0.239 | | Display Driver<br>Rear Panel | 1.500 | 0.100<br>0.714 | 0.23 | | · · <b>- 3</b> / | | Bus Pullups | | 0.070 | | | | | Subtotal<br>Available Current | 2.899<br>4 Amps | 4.793<br>45 Amps | 0.2457<br>25 Amps | 0.078<br>1 Amp | 0.2457<br>30 Amps | #### 1-15. SPECIFICATIONS. 1-16. The environmental specifications and power requirements for the 64100A Mainframe are supplied in Table 1-2. Table 1-2. Power and Environmental Requirements (78 Deg F) Deg C (104 Deg F) OPERATING REQUIREMENTS 110/220, + or - 15% Single Phase Line Frequency 50/60 Hz +15% or -10% Operating Temperature 0 Deg C (32 Deg F) to 40 Deg C (104 Deg F) Operating Humidity 0% to 80% RH, non-condensing (max wet bulb temp: 26 Deg C ### Power Outlets: US, Canada, Japan NEMA 5-15 (15A) UK BS 1363 (13A) Australia, New Zealand AS C112 (7-5A) Europe (except UK and Switzerland) CEE 7-V11 (10/16A) ## 1-17. INSTRUMENTS COVERED BY THIS MANUAL. Switzerland 1-18. Attached to the instrument is a serial number plate. The serial number is in the form: 0000A 00000. It is in two parts; the first four digits and the letter are the serial prefix and the last five digits are the suffix. The prefix is the same for all identical instruments; it changes only when a change is made to the instrument. However, the suffix is assigned sequentially and is different for each instrument. The contents of this manual apply to instruments with serial number prefix(es) listed under SERIAL NUMBERS on the title page. SEV 1011 (10A) 1-19. An instrument manufactured after the printing of this manual may have a serial number prefix that is not listed on the title page. This unlisted serial number prefix indicates the instrument is different from those described in this manual. The manual for this modified instrument is accompanied by a yellow Manual Changes supplement. the supplement contains "change information" that explains how to adapt the manual to the newer instrument. - 1-20. In addition to change information, the supplement may contain information for correcting errors in the manual. To keep this manual as current and accurate as possible, Hewlett-Packard recommends that you periodically request the latest Manual Changes supplement. The supplement for this manual is identified with the manual print date and part number, both of which appear on the manual title page. - 1-21. For information concerning a serial number prefix that is not listed on the title page or in the Manual Changes supplement, contact your nearest Hewlett-Packard Sales/Service Office. #### 1-22 RELATED DOCUMENTS. 1-23. The following documents provide additional information pertaining to the use of the HP 64000 system. It is recommended that the System Overview Manual be referenced first. System Overview Manual System Software Reference Manual Installation and Configuration Manual Editor Manual Figure 1-2. Mainframe Dimensions Figure 1-3. Mainframe Configuration ## SECTION II #### INSTALLATION #### 2-1. INTRODUCTION. 2-2. This section contains information for unpacking, initial inspection, and installation and removal of the model 64100A mainframe components. For more information refer to paragraph 1-20 (related documents) for more information on installation and site selection instructions. ### 2-3. INITIAL INSPECTION. - a. Unpack the mainframe. - b. Keep the shipping carton and cushioning material until the contents have been checked. The carrier will want to inspect the shipping materials if a claim is made. - c. Check the mainframe mechanically and electrically. The electrical performance verification is given in Section IV. For initial inspection, the "CYCLE" softkey selection should be used. - d. If the contents are not complete, there is mechanical damage or defect, or it does not pass the performance verification test then notify the carrier as well as the Hewlett-Packard Sales/Service Office. They will arrange for repair or replacement at HP option without waiting for the claim against the carrier to be settled. ### 2-4. PACKAGING. ## 2-5. ORIGINAL PACKAGING. 2-6. Containers and packing materials identical to those used in factory packaging are available through Hewlett-Packard Sales/Service Offices. ### 2-7. OTHER PACKAGING - 2-8. The following general instructions should be used for repacking with commercially available materials: - a. Wrap the Model 64100A in heavy paper or plastic. - b. Use a strong shipping container. A double-wall carton made of 350-pound test material is adequate. - c. Use a layer of shock-absorbing material 70 to 100 mm (3 to 4 in) thick around all sides of the 64100A to provide firm cushioning and prevent movement inside the container. - d. Seal shipping container securely. - e. Mark shipping container FRAGILE to ensure careful handling. - f. In any correspondence, refer to the instrument by model number and full serial number. - 2-9. INSTALLATION AND REMOVAL OF THE MAINFRAME COMPONENTS. - 2-10. This section contains the installation and removal instructions for the Mainframe components excluding the Power Supply, CPU PC board, I/O PC board, Display Controller PC board, and the Display Driver PC board. The installation and removal instructions for these components are contained in Section II of the respective service tabs for these items. - 2-11. The removal and installation of Mainframe components is straight-forward since the mounting/attach scheme for the various components is obvious. As an aid, however, the number location and purpose of the mounting screws are shown in figure 6-2, sheets 1 through 7. ## SECTION III ## OPERATION - 3-1. GENERAL. - 3-2. Refer to paragraph 1-20 (related documents) for information on operating instructions for the Mainframe. #### SECTION IV #### PERFORMANCE VERIFICATION - 4-1. INTRODUCTION. - 4-2. This section describes the use of mainframe Performance Verification (PV), self test on Power-Up, Boot-Up and the use of PV, and troubleshooting PV using Signature Analysis (SA). - 4-3. Performance Verification (PV) is a series of tests, resident in the mainframe, that confirm the operation of the mainframe hardware and firmware. PV can be initiated at any time via the Rear-Panel switches or keyboard as explained in Performance Verification Boot procedure. ### NOTE PV can also be initiated from the Front Panel when a boot is from a hard disc or floppy disc if the operating system software has been loaded. To do this press the CNTL and RESET keys together. For more information, see section IV under System Chapter. ### 4-4. BOOY-UP MODES. 4-5. The mainframe Boot-Up mode is determined by the position of the control source switches on the Rear-Panel. The display at completion, with no errors, is determined by the boot source. The four control source options are described in this section. | BIT 1 | BIT 0 | CONTROL SOURCE | |-------|-------|--------------------------------| | 1 | 1 | PERFORMANCE VERIFICATION | | 1 | 0 | LOCAL MASS STORAGE ADDRESSABLE | | 0 | 1 | LOCAL MASS STORAGE TALK ONLY | | 0 | 0 | SYSTEM BUS | #### NOTE If the rear panel switches are set to "PERFORMANCE VERIFICATION", the system will boot up with the performance verification display test pattern appearing on the CRT. However, if the source switches are set to either of the "LOCAL MASS STORAGE" modes and the self test sequence was initiated, the display will read "SELF TEST COMPLETE". If the switches are in the "SYSTEM BUS" mode, the boot is from hard disc. Then, the system bus configuration will be displayed if a disc is properly connected on the system bus. ## 4-6. POWER-UP SEQUENCE. 4-7. The 64100A Mainframe executes a Power On ROM and RAM test every time the mainframe does a power on boot. The definition of a Power On Boot is when the power has been removed, or cycled. However, there are four other actions that will cause a boot sequence. These are: 1) pressing the SHIFT and RESET key together, 2) when the auto reset circuitry on the I/O board generates a Low Power ON Pulse (LPOP), 3) pressing the END TESTS key during PV, and 4) if the operator presses the processor reset switch located on the I/O board. The beeper is used to indicate the successful completion of certain tests upon power-up. The sequence is as follows: - a. BEEP hardware initiated Happens on Power On Boot only. Does not happen when the SHIFT and RESET keys are pressed together. or the END TESTS softkey is pressed. - b. BEEP software initiated After initialization sequence, the display is also enabled. - c. BEEP BEEP ROM test completed (approximately a 7 second delay before the next beep sequence). - d. BEEP BEEP successful completion of RAM test. #### NOTE The 64100A now boots up according to boot switch configuration. If the ROM or RAM test fails upon power up, a signature analysis loop is automatically entered for troubleshooting purposes. This will be indicated by a RAM or ROM error message on the screen. - 4-8. Upon power up, the following sequence of events occur under software Controll. - a. The operating system software checks for Power-On or cycled power by reading a reseverved location in RAM. - b. CRT controller chip (U33) is initialized. - c. Blank the screen. - d. ROM test is initiated; a failing ROM address range and byte will be displayed if the test fails. - e. RAM test is initiated; if a failure occurs an SA loop is entered and the failing RAM IC number is displayed. NOTE: The display may be unreadable due to a display RAM failure. If this occurs then go to the Display tab, section IV, SA loop E to troubleshoot. - f. Read rear panel dipswitches and boot accordingly. ## 4-9. POWER-UP ROM TEST. #### Purpose: The ROM test verifies that all of the firmware in ROM used for boot-up and performance verification is good. The test also checks that the CPU is able to access ROM memory via the bi-directional address and data busses. #### Area Tested: All ROMs, the multiplexed memory Address/Data bus to ROM, the address latches data buffers, the CPU and its associated timing and control circuitry, and the demultiplexed Address/data bus to/from ROM. #### Operation: - a. This test executes a checksum on each of the ROMs as long as the kernal of ROM needed to run the test is operational. - b. If an error is detected, then a bit is set in an error mask. - c. The error mask is then used to output an error message to the screen: stating a ROM failure, the address range of the failure, and the byte (0 or 1). - d. If a failure is detected, the test will loop continuously. See CPU section IV for more information. - e. On failures, the power up ROM test will display the following error message assuming that the kernal of ROM required to run the power up test is good: | SELF-TEST FAILURE < | [ blinking ] | |-----------------------|--------------| | ROM TEST: | | | FAILING ADDRESS RANGE | BYTE(S) | | | | | XXXX -XXXX | XX | f. Use the table below to determine which ROM unit number is failing. Note that the error message might give an address range that includes more than one ROM. SA might be necessary to isolate the fault. | Failed<br>Addresses | Byte | Failed<br>ROM # | |---------------------|------|-----------------| | 0020-1FFF | 0 | U9 | | 0020-1FFF | 1 | U10 | | 2000-3BFF | 0 | U9 | | 2000-3BFF | 1 | U10 | g. When the ROM test passes, the mainframe beeper will sound three times and begin the RAM test. #### 4-10. POWER-UP RAM TEST. ### Purpose: The RAM test verifies the ability to read and write from the upper 32K of RAM located on the Display Control board and checks refresh. Note that this test occurs only on Power-up. Another RAM test occurs during PV and has a different error message. ### Area Tested: Upper 32K of RAMs including refresh ability, the multiplexed memory Address/Data Bus from the CPU, motherboard connections between the CPU and Display Controller board, the demultiplexed Address/Data bus to/from RAM, and the timing and control circuitry. #### Operation: - a. The Power-Up Test is a different test than the one performed during PV. - b. The RAM test takes approximately 7 seconds. - c. All upper 32K RAM locations are toggled to insure READ/WRITE operation. - d. Refresh ability is verified. - e. The operation of the routine is as follows: - 1. Load RAM with a count, starting with zero. - 2. Read RAM and compare with count. - 3. Check for an error. If error occurs go to error sequence. - 4. If there is no previous error, wait one second. - 5. Read RAM and compare with count. - 6. Check for an error. If error occurs go to error sequence. - 7. If there is no previous error load RAM with compliment of count, starting at zero. - 8. Read RAM and compare with the compliment of the count. - 9. Check for an error. If error occurs go to error sequence. - 10. If there is no previous error, wait one second. - 11. Read RAM and compare with count. - 12. Check for an error. If error occurs go to error sequence. #### NOTE If there are no errors in the RAM error mask then the system will beep twice. But, if an error exists then the following error sequence occurs: - 1. Reset the delta timer to prevent auto restart. - 2. Set the SA latch. - 3. Write to and read from all of the upper 32K of RAM. - 4. Provide stimulus to CRT controller. - 5. Output RAM error display header information (including refresh error message if refresh error flag set). - 6. Reset SA latch. - 7. Output individual failing unit number for lower 16K RAM. - 8. Output individual failing unit number for upper 16K RAM. - g. When a failure occurs, the routine attempts to output an error message as follows: SELF-TEST FAILURE blinking RAM TEST: FAILING UNIT NUMBERS (S) XY "XY" corresponds to the U# of the failing RAM. Depending on which RAM is failing, the display could be affected. Evidence of this is a random pattern on the CRT or incorrect spelling of messages. For this reason the accuracy of a RAM test failure is always suspect. Because the RAMs are 1 bit wide, 16 of the 32 RAMs are used to store display information. U23-U30 and U38-U45 on the display controller board are used for display memory. Thus, if any of these 16 RAMs is failing, the display will be unintelligible to various degrees. If this occurs see display section IV, SA table E, to troubleshoot the outputs of the RAMs. #### 4-11. PERFORMANCE VERIFICATION BOOT PROCEDURE. - a. Place the control source switches in the Performance verification position shown on the control source label on the rear panel. See Figure 4-1 for the switch locations. - b. Turn power off and then back on. The display test pattern, figure 4-2, should be on screen after the boot tests. However, there are several steps that occur before the display test pattern is shown. - Suspend operation of the PHI chip (U20 on I/O board) and take it off line. - 2. Initialize the CRT chip (U33 on Display Control board). - 3. Enable the display and sound the beeper once. - 4. Disable interrupts. - 5. Disable CPU direct memory access. - 6. Clear base page RAM (F000- FFFF hex). - 7. Set up interrupt vector. - 8. Clear keyboard power up interrupts. - 9. Clear display screen. - Set up and enable keyboard interrupts for display test. - 11. move cursor off screen. - 12. Determine what local mass storage is present so the correct softkey will appear. - 13. Display the softkeys. - SA 14. Start SA interval. - 15. Write display test pattern to screen. - 16. Enable keyboard interrupts. - 17. Toggle I/O data lines. - 18. Service the delta time interrupt. - 19. Cycle through interrupt masks. - 20. Service the delta time interrupt. - 21. Read rear panel switches. - 22. Write to floppy control board. - 23. Toggle all even I/O address lines. - 24. Read keyboard. - 25. Send "move cursor" commands. - SA 26. Clear SA interval. - 27. Read and write from RAM. - 28. Read keyboard. - 29. Issue an I/O write. - 30. Begin SA interval again. - c. After the test pattern is displayed refer to table 4-2 and make the desired softkey selection. ### Table 4-1. PV Boot Keys. - PV TESTS Performance Verification Test First softkey on the left. Press this softkey to display the performance verification procedures. - Diagnostic-Third softkey from the left. Press this softkey to perform the Floppy Disc Diagnostic. Notice, that this softkey will not be shown if a cassette tape option 64100-64940 is installed. Refer to the local mass storage service manual for details on the use of this test. - END TEST End Test Eighth softkey from the left. Press this soft key to reboot. Notice that unless the rear panel source switches are in the system bus mode the reboot will be to the display test pattern. - B Pressing the "B" key causes the mainframe beeper to beep. This indicates that the CPU is able to recognize and process interupts. A failure to beep indicates the CPU is malfunctioning or the I/O or beeper circuitry is faulty. ### 4-12. PERFORMANCE VERIFICATION PROCEDURE. 4-13. The steps given below will enable the operator to gain access to any of the mainframe performance verification tests. - a. Perform the PV Boot procedure descibed in the previous paragraph. - b. The performance verification menu (figure 4-2) should be displayed at the bottom of the display test pattern. Press the "PV TESTS" softkey. - c. Press "NEXT TEST". Repeat as necessary, until the desired test is displayed in inverse video. The example in figure 4-3 shows that the FLOPPY tests are to be performed. - d. Refer to table 4-2 and make the desired softkey selection. - e. Press "END TEST" to exit the PV tests. Figure 4-1. Rear Panel Switch Locations. Figure 4-2. Display Test Pattern. #### NOTE If the rear panel control source switches are in the PV mode, the reboot will be to the display test pattern. Table 4-2. Performance Verification Soft Keys. NEXT TEST First soft key from the left. Press this soft key to go on to the next test. If pressed during the running of a test, that test will be completed before the next one is selected. START second soft key from the left. Press this key to begin the test shown in inverse video. While running, the # TESTS column will increment at each repetition of the test and the start label will be shown in inverse video. Pressing START while executing a test causes the test to complete and then stop. CYCLE third softkey from the left. Press this soft key to cycle through all tests, except the keyboard test. This is recommended as an initial test. DISPLAY fourth softkey from the left. Press this soft key to return to the display test pattern. If pressed during the running of a test, the system returns to the test pattern after completion of that test. END TESTS fifth softkey from the left. Press this key to reboot. If pressed during a test, the finishes and then rebooting occurs. - NOTES 1) If the configuration source switches are unaltered the reboot will be back to the display test pattern. - 2) The key being pressed is displayed in the lower left corner as: Key Down="X" 4-14. The following performance verification procedures allow the operator to verify all operations of the 64100A Logic System mainframe. Portions of the performance verification tests are used in conjunction with the signature analysis and troubleshooting in section IV of the appropriate manual. Figure 4-3. Performance Verification Test. #### 4-15. ROM TEST PROCEDURE. #### Purpose: The ROM test verifies that all of the firmware in ROM used for boot-up and performance verification is good. The test also checks that the CPU is able to access ROM memory via the bi-directional address and data busses. #### Area Tested: All ROMs, the multiplexed memory Address/Data bus to ROM, the address latches data buffers, the CPU and its associated timing and control circuitry, and the demultiplexed Address/data bus to/from ROM. ## Operation: - a. This test is simialar to the ROM test which is performed during power up. Although, there is a different error message. - b. Each test takes approximately 1/2 second. - c. A routine reads the ROM contents, computes a checksum and compares it with a checksum also located in ROM. - d. See CPU section IV for more information about this test. e. Assuming that the kernal of ROM required to run the ROM TEST is operating, the test will attempt to output an error mask if the test fails. The mask is a 16 bit word as follows: A "1" in any of the bits signifies a bad ROM where: ``` D = ROM # 0 = lower byte of lower 8K of ROM (U9) C = ROM # 1 = upper byte of lower 8K of ROM (U10) B = ROM # 0 = lower byte of upper 8K of ROM (U9) A = ROM # 1 = upper byte of upper 8K of ROM (U10) ``` f. Note that the error message might give an address range that includes more than one ROM. SA might be necessary to isolate the fault. 4-16. RAM TESTS. 4-17. POWER-UP RAM TEST. #### Purpose: This RAM test verifies the ability to read and write from the upper 32K x 16 locations of RAM (address 8002 HEX thru FFFF HEX) located on the Display Controller board. Note that this test occurs only on power up. The lower 32K x 16 locations of RAM (memory mapped address 4000 HEX thru 7FFF HEX) are tested under option test. The option test is initiated by pressing the "opt test" softkey. The upper and lower 32K of RAM have their own PV and display different error messages. #### Area Tested: All upper 32K x 16 locations of RAM including refresh ability, the multiplexed memory Address/Data bus from the CPU, Motherboard connections between CPU and Display Controller board, the demultiplexed Address/Data bus to/from RAM, and the timing and control circuitry. #### Operation: - a. The power up RAM test operates differently from the PV test. - b. The RAM test takes approximately 7 seconds. - c. All upper 32 x 16 locations of RAM are toggled to insure READ/WRITE operation. - d. Refresh ability is verified. - e. The operation of the routine is as follows: - 1. Load RAM with a pseudo random count, starting with zero. - 2. Read RAM and compare with count. - 3. Check for an error. If error occurs go to error sequence. - 4. If there is no previous error, wait one second. - 5. Read RAM and compare with count. - 6. Check for an error. If error occurs go to error sequence. - 7. If there is no previous error, load RAM with complement of count, starting at zero. - 8. Read RAM and compare with the complement of the count. - 9. Check for an error. If error occurs go to error sequence (see step f). - 10. If there is no previous error, wait one second. - 11. Read RAM and compare with count. - 12. Check for an error. If error occurs, go to error sequence. - f. If there are not any errors in either RAM error mask then the system will beep twice. But, if an error exists, then the following error sequence occurs for steps a thru e: - 1. Reset the delta timer to prevent auto restart. - 2. Set the SA latch. - 3. Write to and read from the upper 32K locations of RAM. - 4. Provide stimulus to CRT controller. - 5. Output RAM error display header information (including refresh error message if refresh error flag set). - 6. Reset SA latch. - 7. Output individual failing IC number for the upper 32K x 16 memory locations which are contained on all 16 RAM ICs. #### NOTE The Display Controller board has $64K \times 16$ memory locations on 16 RAM ICs. The older Display Controller boards (with serial prefix numbers less than on the title page of this manual) have $32K \times 16$ memory locations on 32 RAM ICs. When a RAM failure occurs, the failing unit number might display two failure RAM numbers. When the message is read, use the lower value number and disregard the larger number. The reason this occurs is the firmware has not changed and so the coded RAM failure message remains the same. g. When a failure occurs, the routine attempts to output an error message as follows: "XY" corresponds to the U# of the failing RAM. Depending on which RAM is failing, the display could be affected. Evidence of this is a random pattern on the CRT or incorrect spelling of messages. For this reason the accuracy of a RAM test failure is always suspect. Because each RAM is 1 bit wide, all 16 RAMs are used to store display information. Thus, if any of these 16 RAMs is failing, the display will be unintelligible to various degrees. If the error message displays two failing RAMs, use the lower IC number. #### 4-18. UPPER 32K RAM PV TEST. #### Purpose: The RAM test verifies the ability to read and write from the upper 32K addressable locations of RAM located on the Display Control board and checks for refresh. Note that this test only occurs during PV and is intended to troubleshoot intermittent problems. This test can be run in single step or continuous mode. It displays the number of tests run versus the number of tests failed. If a failure occurs, an error message code will be displayed on the same line. #### Area Tested: All upper 32K x 16 memory locations including refresh ability, the multiplexed memory Address/Data bus from the CPU, Motherboard connections between CPU and Display Controller board, the demultiplexed Address/Data bus to/from RAM, and the timing and control circuitry. #### Operation: - a. This test takes approximately eight seconds. - b. Data from ROM is written into RAM, and then read back and compared to the ROM contents. - c. The second step writes walking 1's and 0's to each RAM address and reads it back. The walking 1's and 0's are visable on the CRT as a blinking pattern with characters moving to the bottom of the screen. #### NOTE Since the display uses a portion of all 16 RAMs, a failure may affect the ability to display the failed RAM IC number. Example of PV ERROR MESSAGE. RAM TEST: BIT ERROR MASK UPPER BANK=XXXX LOWER BANK=XXXX The XXXX is the hexidecimal representation of the 16 bit error mask. Since there are $64K \times 16$ locations of RAM, each RAM IC is one data bit for the entire upper 32K address range. There is a one to one correlation between the data bit set in the error mask and the failing RAM. Table 4-3. PV ERROR CODE A "1" indicates a failure when the HEX error code is converted to BINARY. Example error: RAM TEST: BIT ERROR MASK UPPER BANK=2004 LOWER BANK=0000 | 2 | 0 | <br> 0<br> | <b>Ъ</b> | |-----------------------|-----------------|-----------------------|-----------------| | <br> U45 U44 U43 U42 | U41 U40 U39 U38 | <br> U30 U29 U28 U27 | U26 U25 U24 U23 | | 0 0 1 0 | 0 0 0 0 | 0 0 0 0 | 0 1 0 0 | U43 and U25 have failed. Example error: RAM TEST: BIT ERROR MASK UPPER BANK=0000 LOWER BANK=A010 | A | 0 | <br> 1<br> | 0 | |-----------------|-----------------|-----------------------|-----------------| | ՄԿ5 ՄԿԿ ՄԿ3 ՄԿ2 | U41 U40 U39 U38 | <br> U30 U29 U28 U27 | U26 U25 U24 U23 | | 1 0 1 0 | 0 0 0 0 | 0 0 0 1 | 0 0 0 0 | U45, U43, and U27 have failed. #### NOTE The error message display shows "UPPER BANK" and "LOWER BANK". There is only one bank of RAM on the Display Controller board for mainframes identified by the serial prefix number on the title page of this manual. The XXXX message is still valid. Ignore which BANK the message appears in. Table 4-3 should simplify the error message. ### 4-19. I/O WRITE TEST PROCEDURE. #### Purpose: This test provides audible feedback that the test is executing by beeping, and provides the following SA stimulus. The I/O WRITE TEST cycles the PHI chip register addresses, cycles the interrupt masks, cycles the slot select lines and stimulates the four rear panel BNC connectors. #### Area Tested: This test is not a pass/fail test. It provides stimulus for signature analysis for the following circuitry: Option slot select lines on the motherboard, all connections from option slots to the rear panel BNC connectors, the beeper circuitry, PHI register address latch, and the interrupt mask circuitry. ## Operation: - a. This test will not display a failure. The main purpose of the test is for signature analysis (SA). - b. The only noticeable failure will be the loss of the audible beeper. - c. See I/O section IV for more information about this test. ## 4-20. I/O READ TEST PROCEDURE. ### Purpose: This test reads the rear panel switches, the hardware configuration jumpers, the RS232 switch settings, and the master controller/non controller configuration ( SLAVE configuration ). It is also used with signature analysis. #### Area Tested: Rear panel dipswitches, the cable to the rear panel, I/O circuitry, and the RS232 dipswitches. ## Operation: a. Upon initiation of the I/O READ TEST, the PV menu displays the following in inverse video: I/O READ TEST: ADDR=XX BOOT=XX M=X RS232=XXXXXXXX HC=XX XXXXX N/A ADDR=XX is the HPIB address (0-1F) as set by the rear panel switches. BOOT=XX is the boot source set by the rear panel switches as follows: | Bit 1 | Bit 0 | Control Source | |-------|-------|--------------------------------| | 0 | 0 | System Bus | | 0 | 1 | Local Mass Storage Talk only | | 1 | 0 | Local Mass Storage Addressable | | 1 | 1 | Performance Verification | M=X X=1 for CONTROLLER (MASTER) X=0 for NON-CONTROLLER (SLAVE) RS232=XXXXXXXX Read from S4 on the I/O board. Bit 76543210 | Bit 0 | Term/Modem | 0= Terminal | 1= Modem | |-------|------------|-------------|----------| | Bit 1 | Baud rate | X1/X16 | | | Ri+ 1 | 2 Word | Length | Ri+ | 3 | Bit 2 | Word | Length | |-------|--------|--------|-----|---|-------|------|----------| | | | - | יבע | J | DIU | WOIG | nerre ou | | Bit ( | 3 Word | Length | | 0 | 0 | | 5 | | | | | | 0 | 1 | | 6 | | | | | | 1 | 0 | | 7 | | | | | | 1 | 1 | | 8 | - Bit 6 Number of stop bits - Bit 7 Number of stop bits | Bit 7 | Bit 6 | # of Stop Bits | | | |-------|-------|----------------|--|--| | 0 | 0 | INVALID | | | | 0 | 1 | 1 | | | | 1 | 0 | 1.5 | | | | 1 | 1 | 2 | | | HC=XX is the hexidecimal representation of the six hardware jumpers. They are not read in this test. ### 4-21. TIME INTERRUPT TEST PROCEDURE. #### Purpose: The TIME INTERRUPT TEST indicates proper operation of the 50 to 60 Hz line sync to the CPU via the delta time interrupt circuitry. #### Area Tested: LINE SYNC a 50 to 60 Hz signal from the power supply, the delta time interrupt circuitry on the I/O board, and interrupts to the CPU. #### Operation: - a. Upon initiation, the PV test counts and displays line sync interrupts to the CPU. - b. If a failure occurs, refer to I/O section IV for more information. ## 4-22. KEYBOARD TEST PROCEDURE. ## Purpose: The KEYBOARD TEST indicates proper keyboard switch closures and keyboard decoding. #### Area Tested: All 77 keyswitches, keyboard decoding electronics, keyboard cable, and the keyboard RAM/state machine. #### Operation: a. When initiated, the KEYBOARD TEST instructs the user to press all of the keyboard keys in a left-to-right top-tobottom sequence. - b. The sequence begins with the leftmost softkey and includes all display and cursor control keys. - c. The keyboard test requires this specific sequence. Furthermore, even if all keyswitches and the decoding circuitry are working, a key that is pressed out of sequence will cause a "FAILED TEST" message and end the test. - d. For more information, see I/O section IV. - e. The order in which the keys are pressed is given below in figure 4-4. - f. Note the KEYBOARD TEST is skipped while PV is in the cycle mode. Figure 4-4. Keyboard PV Test Sequence. ## 4-23. SYSTEM BUS TEST PROCEDURE. ### CAUTION THIS TEST SHOULD NOT BE RUN IF THE MAINFRAME IS CONNECTED TO A SYSTEM BUS AND IS THE MASTER CONTROLLER! ## Purpose: During the System Bus Test the PHI (U20 I/O board) chip is taken off line and the CPU writes to and reads from its internal registers. The circuitry on the input side of the PHI chip and most of the PHI chip itself is tested. None of the output circuitry to the system bus is tested. # Area Tested: Data, address, control and interrupt lines from the CPU to the PHI chip. ### Operation: - a. The SYSTEM BUS TEST takes the PHI chip off line and reads and writes to various registers in the PHI chip. - b. The transceiver lines and the cable to the rear panel HPIB connector are not presently being checked. - c. If a failure occurs, see section IV of the I/O tab. - d. This test may take up to two minutes if a failure occurs. # 4-24. RS232 TEST PROCEDURE. ### Purpose: This test checks proper operation of the USART (U28 I/O PCB) and the data and control circuitry associated with RS-232. # Area Tested: The 8251 USART, the baud rate generator, loop-back relays, line drivers, the interface to the CPU, and the rear panel cable. # Operation: - a. Energizes the loop back relays to loop transmit data, and handshake lines back on receive data. - b. Sends a character stream. - c. compares receive character stream to the transmit character stream. - d. Notes: 1. The voltage translators cannot be signaturized on the higher voltage side. - 2. This test may take up to two minutes for a failure to be detected. See section IV of the I/O tab for more information. # 4-25. PV ON THE EXISTING LOCAL MASS STORAGE OPTION. # NOTE If the mainframe under test contains a floppy disc option then PV for the floppy disc will be given and explained in the floppy service manual. If the mainframe contains the cassette tape option then the PV will be explained in the tape controller service manual. ### 4-26. FLOPPY DISC TEST PROCEDURE. ### NOTE A formatted disc must be used when performing the floppy PV. However, the WRITE electronics are not tested if a disc containing data on track 34 is present in the drive being tested. Furthermore, the floppy PV will only verify to an 85% confidence level that the mini drives are operational. In order to completely test the drives the floppy diagnostics must also be done. Refer to the local mass storage manual for more information regarding the floppy PV and the diagnostic tests. # Purpose: The FLOPPY DISC TEST tests several functions of the two floppy disc drives and the controller board electronics. ### Area Tested: CPU and I/O data lines, floppy controller board electronics, the cable from the controller board to the drives, drive READ/WRITE electronics and mechanics, and the CPU, I/O and interface circuitry. ### Operation: - a. Response from floppy controller chip is tested by writting a pattern to the track register and reading it back. - b. When initiated, each floppy drive is cycled through the following series of tests: - 1. The drive is selected. - 2. The drive is restored (head moved to track 00). - 3. Step inward to track 1 (check TRK00 indicator OFF) - 4. Step out to track 00, check track 0 indicator ON. - 5. Read all sectors on track 0, side 0; check for all errors. - 6. Step to track 34, read all sectors on both sides. - c. The PV routines now check to see if there is any data on track 34. Track 34 will be a spare track on a disc with no bad tracks. However, if there is a bad track on a disc, then track 34 is allocated as useable even though it may contain information. - d. If data exists on track 34, a READ/WRITE test is not performed and a message indicating this is displayed on the CRT. If track 34 is available, the following is performed: - 7. Known data on side 0, sector 0 is READ. - A random data pattern is written to side 0, sector 1. - 9. The pattern is read from side 0 sector 1 and compared with what was written. - 10. Steps 7,8 and 9 are repeated on track 34, side 1. # 4-27. TAPE TEST PROCEDURE. ### NOTE It is recommended that PV on the cassette tape option not be performed with a cassette with data stored on it. During PV read/write functions are done which will result in loss of existing data on the tape. Refer to the tape control and drive manual for more information. ### Purpose: The TAPE TEST will test every function of the tape system. ## Area Tested: The hole detectors, high speed reverse, high speed forward search, the record capabilities, read/write circuitry and servo fail detection. ### Operation: When executing the PV, The following sequence is performed: - a. Rewind tape to load point. - b. Write an ID file on track 0 - c. Write data file on track 0. - d. Write end of valid data gap on track 0. - e. Rewind tape to load point. - f. Write ID 1 file on track 1. - g. Write data 1 file on track 1. - h. Write ID 2 file on track 1. - i. Write data 2 file on track 1. - j. Write end of valid data gap on track 1. - k. Rewind tape to load point. - 1. Read data file on track 0 and compare. - m. Rewind tape to load point. - n. Search track 1 for data 2 file. - o. Read data 2 file on track 1 and compare. - p. Start again at beginning. - 4-28. TROUBLESHOOTING PV FAILURES USING SIGNATURE ANALYSIS. - 4-29. All PV tests set an SA interval at the beginning of the test and clear it at the end (except for the Keyboard Test and the Delta-Time Interrupt time). The tests will repeat as long as desired whether or not there is a failure. - 4-30. A unique "Vh" signature is also provided in the display pattern test. This allows you to verify that the CPU is operating properly even when failures such as the loss of high voltage render the CRT display useless. However, the "B" key may be pressed to determine if the CPU is servicing interrupts. The beeper will sound indicating proper operation of the CPU. - 4-31. TROUBLESHOOTING. - 4-32. The purpose of the information in this section is to guide you as quickly as possible to the functional area that is failing in the Mainframe. # NOTE If an error is detected while running PV, remove all PC boards from the cardcage except for the first three mainframe boards (I/O, DISP CNTL, and CPU) and repeat the mainframe PV tests before continuing. This narrows the failure down to either the mainframe or options. 4-33. Figure 4-5 is a troubleshooting diagnostic diagram that will serve as a guide when troubleshooting the 64100A mainframe. This diagram summarizes the troubleshooting routes and procedures that are detailed in the following paragraphs and in the other sections (Tabs) of this manual to which you may be directed. 4-34. Table 4-3 lists several types of failures that could occur, and will direct you either to one of five tabs (PWR SUPP, CPU, DISPLAY, I/O, FLOPPY or TAPE CONTROL). # Table 4-4. Failure Conditions and Routing | FAILURE CONDITION | ROUTING (GO TO) | |---------------------------------------------------------|-------------------------------------------------| | 1. Can not intiate PV | CPU Chapter (Section IV) | | 2. No Beeps or No Display or Wrong Test Display Pattern | Check +12 and +-5 Vdc and then go to table 4-3. | | <ol><li>NEXT TEST softkey doesn't work.</li></ol> | I/O Chapter (Section IV) | | 4. ROM TEST fails | CPU Chapter (Section IV) | | 5. RAM TEST fails | Display Chapter (Section IV) | | 6. I/O WRITE TEST: | I/O Chapter (Section IV) | | a) READ TEST | | | b) TIME INTERVAL TEST | | | c) KEYBOARD TEST | | | d) SYS BUS TEST | | | e) RS-232 BUS TEST | | | 7. TAPE TEST | Tape Control and Drive Chapter | (option) (Section IV). IV). Local Mass Storage and Flexible Drive Chapter (option) (Section 8. FLOPPY TEST #### 64100A MAINFRAME TROUBLESHOOTING GUIDE MAINFRAME TAB (SECTION IV) RUN MAINFRAME PV: PERFORMANCE TESTS 1. REMOVE ALL CARD CAGE PC BOARDS EXCEPT I/O, DISP CNTL CPU AND LOCAL MASS PV SOFTKEYS WRITE TEST YES KEYBOARD PV TEST PASSED TEST OK? STORAGE OPTION. RESENT TEST OK: 2. SET REAR PANEL CONTROL SOURCE SWITCHES (S1) TO P.V. 3. CYCLE MAIN POWER OFF/ON. NO NO YES NO NO I/O TAB (SEC IV) CHECK PWR SUP VOLTAGES 1. TROUBLESHOOT KEYBOARD CIF FLOPPY TEST OK? **CUITS USING SA LOOP F** 2. TROUBLESHOOT KEYPAD USING SCOPE AND LOGIC PROBE **DISPLAY CONTROL TAB (SECTION IV)** NO 1. IF A FAILURE OCCURS DURING THE RAM TEST, USE THE FOLLOWING TABLES TO IDENTIFY THE FAILED RAM: YES VOLTAGES TAPE TEST OK? A "1" IN ANY OF THE BITS SIGNIFIES A BAD RAM YES EXAMPLE: UPPER BYTE = 0201 HEX FLOPPY DISC DRIVE TAB HEX 0 2 0 1 BINARY 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 1 NO (SECTION IV) NO BAD RAM 45 44 43 42 41 40 39 38 30 29 28 27 26 25 24 23 POWER SUPPLY TAB 1. REFER TO FLOPPY DISC MANUAL (SECTION IV) 2. RUN DIAGNOSTIC TESTS ROM TEST PASS? EXAMPLE: LOWER BYTE = 3000 HEX 1. CHECK FUSE 3. USE FORMATTED DISC 2. CHECK POWER CORD HEX 3 0 0 0 0 0 0 BINARY 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 3. CHECK LINE VOLTAGE 4. SERVICE POWER SUPPLY BAD RAM 72 71 70 69 68 67 66 65 58 57 56 55 54 53 52 51 YFS FAILED NO ROM DISPLAYED? 2. IF A RAM FAILURE IS NOT FIXED BY REPLACING THE RAM CHIP INDICATED BY THE ERROR MESSAGE, REMOVE RAM U23 AND TROUBLESHOOT USING LOOPS A THRU H. YES PERFORM THE APPROPRIATE TESTS INDICATED BY THE S/A ERROR TACO TAB (SECTION IV) I/O TAB (SECTION IV) CODE: 1. REFER TO TABLE 4-1 IN THE TACO MANUAL FOR ERROR MESSAGES AND PERFORM THE APPROPRIATE S/A TEST LOOP: CPU TAB (SEC IV) REPLACE BAD ROW 1. USE SA LOOP A PROBABLE FAILURES. 2. FOLLOW TROUBLESHOOTING PROCE-S/A LOOP FAILED PV TEST NOTES 2. REPLACE BAD ROW DURE OUTLINE IN PARAGRAPH 4-9. PERFORM THE FOLLOWING TESTS AS IN I/O WRITE A & B 1. IF LOOP P IS OK, THEN USE AN OSCILLOSCOPE TO CHECK I/O READ OUTPUTS OF SHIFT REGISTERS U89, AND U90. DICATED IN PARAGRAPH 4-9: TIME INTERVAL (NOT APPLICABLE) 2. IF LOOP P AND THE SIGNAL PATHS FROM U89 AND U90 TO LIVD AND LIVID ARE OK, THEN CHECK HIGH VOLTAGE, HORIZONTAL KEYBOARD **CPU TAB (SECTION IV)** TACO PV **HPIB BUS** SYNC, AND VERTICAL SYNC ON DISPLAY DRIVER PCB. CLOCK CIRCUIT TEST. IF A FAILURE OCCURS DURING THE ROM TEST AN IC ERROR MASK WILL RS-232 BUS INITIALIZATION CIRCUIT TEST. BE DISPLAYED. D. SERVO TEST. NOTE: FOR HPIB OR RS-232 BUS PROBLEMS, THE FIRST STEP IS DISPLAY TEST PATTER PRESENT? TO REPLACE THE PHI OR USART CHIP, RESPECTIVELY. IC MASK = 00000000000ABCD F S/A LOOP B A "1" IN ANY OF THE BITS SIGNIFIES A BAD ROM WHERE -D \* ROM # 0 = LOWER BYTE OF LOWER 8K ROM (U8 OR U9) C = ROM # 1 = UPPER BYTE OF LOWER 8K ROM (U10 OR U11) RAM TEST PASS? B - ROM # 2 = LOWER BYTE OF UPPER 8K ROM (U18 OR U19) A = ROM # 3 = UPPER BYTE OF UPPER 8K ROM (U20 OR U21) 1. NOTE THAT THE ERROR MESSAGE MIGHT GIVE AN ADDRESS RANGE THAT INCLUDES MORE THAN ONE ROM. 2. SA MIGHT BE NECESSARY TO ISOLATE THE FAULT. FAILED YES IF NONE OF THE LISTED INDICATIONS OR S/A SIGNATURES ARE OBSERVED, THEN PERFORM THE FOLLOWING STEPS: DISPLAYED<sup>\*</sup> 1. CHECK DC VOLTAGES TO CPU CHIP U30. CHECK DISPLAY GENERATION CIRCUITRY 2. CHECK CLOCKS. YES 3. CONNECT A SIGNAL ANALYZER AS SHOWN IN CPU LOOP A. (BIG COUNT DISPLAY TAB (SEC IV) 4. TURN POWER ON AND VERIFY VH. 5. IF ROMS APPEAR FAULTY, ISOLATE PROBLEM BY REMOVING PAIRS OF ROMS UNTIL SIGNATURES ARE GOOD. REPLACE BAD RAM 1. USE SA LOOP E 2. REPLACE BAD RAM 6. IF VH IS BAD, THEN USE A DATA PROBE OR OSCILLOSCOPE TO CHECK THE TIMING LOGIC: USE THE RESET TEST SWITCH TO DISPLAY TEST PATTE NO YES # SECTION V # ADJUSTMENTS # 5-1. GENERAL. 5-2. There are no adjustments that apply strictly to the Mainframe structure. Refer to the Display Driver, CPU and Power Supply Chapter for adjustments that pertain to these PC boards and the CRT. ### Section VI ### REPLACEABLE PARTS ### 6-1. INTRODUCTION 6-2. This section contains information for ordering parts. Table 6-1 lists the names and addresses that correspond to the manufacturers' code numbers. Table 6-2 lists the abbreviations used in the parts list and throughout this manual. Table 6-3 lists all replaceable parts for the 64100A Mainframe in reference designator order. ## 6-3. ABBREVIATIONS 6-4. Table 6-2 lists abbreviations used in the parts list, the schematics, and elsewhere in this manual. In some cases, two forms of the abbreviation are used; one, all in capital letters, and two, partial or no capitals. This occurs because the abbreviations in the parts list are always all capitals. However, in the schematics and other parts of the manual, other abbreviation forms may be used with both lowercase and uppercase letters. ## 6-5. MAJOR COMPONENTS 6-6. The major components comprising the Model 64100A Mainframe are listed below. Figure 6-1 shows the location of the Mainframe components excluding the mounting/attach screws. The attach screws are shown in figure 6-2. Figure 6-2 is to be used in conjunction with the instructions presented in Section II (Installation and Removal) for replacing the various Mainframe parts when necessary. The reference designators shown on figure 6-1 (Mainframe Component Locator) refer to table 6-3 (Replaceable Parts). | | COMPONENT H-P | PART NUMBER | |-----|----------------------------|-------------| | 1. | Motherboard | 64100-66526 | | | Rear Panel PC Board | | | 3. | CPU PC Board | 64100-66532 | | 4. | I/O PC Board | 64100-66520 | | 5. | Disp. Cont. PC Board | 64100-66530 | | | | | | 7. | Keyboard Assy | 64100-66504 | | | Extender Board | 64100-66510 | | 9. | Display Extender Board | 64100-66512 | | 10. | Power Supply | 64100-62602 | | | Cathode Ray Tube/Yoke Assy | | | | Fan | 3160-0349 | Table 6-1. List of Manufactures' Codes | MFR NO. | MANUFACTURER NAME | ADDRESS | ZIP CODE | |---------|-------------------------------|------------------|----------| | 00000 | Any Satisfactory Supplier | | | | 00466 | Norelco N. Amer Phillips Corp | Los Angeles Ca | 90021 | | 01121 | Allen-Bradley Co | Milwaukee Wi | 53204 | | 01295 | Texas Instr Semicond Div | Dallas Tx | 75222 | | 01928 | RCA Corp Solid State Div | Somerville NJ | 08876 | | 03888 | KDI Pyrofilm Corp | Whippany NJ | 07981 | | 04713 | Motorola Semicond Products | Phoenix Az | 85062 | | 07263 | Fairchild Semicond Div | Mountain View Ca | 94042 | | 09023 | Cornell-Dubilier Eleck Div | Sanford NC | 27330 | | 13103 | Thermalloy Co | Dallas Tx | 75234 | | 19701 | Mepco/Electra Corp | Mineral Wells Tx | 76067 | | 20940 | Micro-Ohm Corp | El Monte Ca | 91731 | | 24546 | Corning Glass Wks | Bradford Pa | 16701 | | 26654 | Varadyne Inc | Santa Monica Ca | 90404 | | 27014 | National Semicond Corp | Santa Clara Ca | 95051 | | 27777 | Varo Semicond Inc | Garland Tx | 75040 | | 28480 | Hewlett-Packard Hq | Palo Alto Ca | 94304 | | 30983 | Mepco/Electra Corp | San Diego Ca | 92121 | | 32997 | Bourns Trimpot Div | Riverside Ca | 92507 | | 34344 | Motorola Inc | Franklin Park Il | 60131 | | 34649 | Intel Corp | Mountain View Ca | 95051 | | 56289 | Sprague Elect Co | North Adams Ma | 01247 | | 71590 | Centralab Eleck Div | Milwaukee Wi | 50501 | | 72136 | Electro Motive Corp | Willimantic Ct | 06226 | | 75042 | TRW Inc | Philadelphia Pa | 19108 | | 75382 | Kulka Elect Corp | Mt Vernon NY | 10550 | | 75915 | Littlefuse Inc | Des Plaines Il | 60016 | ## 6-7. ORDERING INFORMATION - 6-8. To order a part listed in the replaceable parts list (table 6-3), quote the Hewlett-Packard part number and check digit, indicate the quantity required, and address the order to the nearest HewlettPackard Office (refer to Sales and Service offices listed at the back of this manual). - 6-9. To order a part that is not listed in table 6-3, include the instrument model number, instrument serial number, the description and function of the part, and the number of parts required. Address the order to the nearest Hewlett-Packard office. # 6-10. DIRECT MAIL ORDER SYSTEM - 6-11. Within the USA, Hewlett-Packard can supply parts through a direct mail order system. Advantages of using this system are: - 1. Direct ordering and shipment from the HP Parts Center in Mountain View, California. - 2. No maximum or minimum on any mail order (there is a minimum order amount for parts ordered through a local HP office when the orders require billing and invoicing). - 3. Prepaid transportation (there is a small handling charge for each order). - 4. No invoices (to provide these advantages, a check or money order must accompany each order). - 6-12. Mail-order forms and specific ordering information are available through your local HP office. Addresses and phone numbers are located at the back of this manual. ### 6-13. PARTS LIST - 6-14. Table 6-3 lists the replaceable parts for the Model 64100A Mainframe and is organized as follows: - 1. Electrical assemblies and their components in alphanumerical order by reference designation. - 2. Miscellaneous parts. # Model 64100A - Replaceable Parts - 6-15. The information given for each part consists of the following: - 1. Hewlett-Packard part number and check digit. (for HP internal use). - 2. Total quantity (Qty). - 3. Description of the part. - 4. Typical manufacturer of the part in a five-digit code. - 5. Manufacturer's number for the part. # NOTE The total quantity for each part is given only at the first appearance of the part number in the list. Table 6-2. Reference Designators and Abbreviations | | | | REFERENC | E DESIGNAT | ORS | | | |-------|-------------------------------------------------|---------|-------------------------|------------|--------------------------|---------|------------------------| | 4 | = assembly | F | = fuse | MP | = mechanical part | U | = integrated circuit | | В | = motor | FL | = filter | P | = plug | V | = vacuum, tube, neon | | вт | = battery | IC | = integrated circuit | Q | = transistor | | bulb, photocell, etc | | С | = capacitor | J | = jack | R | = resistor | VR | = voltage regulator | | CP | = coupler | K | = relay | RT | = thermistor | w | = cable | | CR | = diode | L | = inductor | s | = switch | X | = socket | | DL | = delay line | LS | = loud speaker | т | = transformer | Υ | = crystal | | DS | = device signaling (lamp) | M | = meter | ТВ | = terminal board | Z | = tuned cavity network | | E | = misc electronic part | MK | = microphone | TP | = test point | | | | | | | АВВІ | REVIATIONS | | | | | A | = amperes | н | = henries | N/O | = normally open | RMO | = rack mount only | | AFC | <ul> <li>automatic frequency control</li> </ul> | HDW | = hardware | NOM | = nominal | RMS | = root-mean square | | AMPL | = amplifier | HEX | = hexagonal | NPO | = negative positive zero | RWV | = reverse working | | | | HG | = mercury | | (zero temperature | | voltage | | BFO | = beat frequency oscillator | HR | = hour(s) | | coefficient) | | | | BE CU | = beryllium copper | HZ | = hertz | NPN | = negative-positive- | S-B | = slow-blow | | вн | = binder head | | | | negative | SCR | = screw | | BP | = bandpass | | | NRFR | = not recommended for | SE | = selenium | | BRS | = brass | IF | = intermediate freq | | field replacement | SECT | = section(s) | | BWO | = backward wave oscillator | IMPG | = impregnated | NSR | = not separately | SEMICON | = semiconductor | | | | INCD | = incandescent | | replaceable | SI | = silicon | | CCW | = counter-clockwise | INCL | = include(s) | | | SIL | = silver | | CER | = ceramic | INS | = insulation(ed) | OBD | = order by description | SL | = slide | | СМО | = cabinet mount only | INT | = internal | ОН | = oval head | SPG | = spring | | COEF | = coeficient | | | ОХ | = oxide | SPL | = special | | СОМ | = common | K | = kilo=1000 | | | SST | = stainless steel | | COMP | = composition | | | | | SR | = split ring | | COMPL | = complete | LH | = left hand | P | = peak | STL | = steel | | CONN | = connector | LIN | = linear taper | PC | = printed circuit | | | | CP | = cadmium plate | LK WASH | = lock washer | PF | = picofarads= 10-12 | TA | = tantalum | | CRT | = cathode-ray tube | LOG | = logarithmic taper | | farads | TD | = time delay | | CW | = clockwise | LPF | = low pass filter | PH BRZ | = phosphor bronze | TGL | = toggle | | | | | • | PHL | = phillips | THD | = thread | | DEPC | = deposited carbon | М | = milli=10-3 | PIV | = peak inverse voltage | TI | = titanium | | DR | = drive | MEG | = meg=106 | PNP | = positive-negative- | TOL | = tolerance | | | | MET FLM | = metal film | | positive | TRIM | = trimmer | | ELECT | = electrolytic | MET OX | = metallic oxide | P/O | = part of | TWT | = traveling wave tube | | ENCAP | = encapsulated | MFR | = manufacturer | POLY | = polystyrene | | | | EXT | = external | MHZ | = mega hertz | PORC | = porcelain | U | = micro=10-6 | | | | MINAT | = miniature | POS | = position(s) | | | | F | = farads | MOM | = momentary | POT | = potentiometer | VAR | = variable | | FH | = flat head | MOS | = metal oxide substrate | PP | = peak-to-peak | VDCW | = dc working volts | | FIL H | = fillister head | MTG | = mounting | PT | = point | - | <u> </u> | | FXD | = fixed | MY | = "mylar" | PWV | = peak working voltage | W/ | = with | | | | | , | • | | w | = watts | | G | = giga (109) | N | = nano (10-9) | RECT | = rectifier | WIV | = working inverse | | GE | = germanium | N/C | = normally closed | RF | = radio frequency | | voltage | | GL | = glass | NE | = neon | RH | = round head or | ww | = wirewound | | GRD | = ground(ed) | NI PL | = nickel plate | •••• | right hand | W/O | = without | Table 6-3. Replaceable Parts List | Designation Number D | Table 0-3. Replaceable raits bist | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------|--|--| | ### A | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | | | | A3 | | | | | | | | | | | ## 6 #100-6850 | | | | | | | | | | | AS | | | | | | | | | | | ### A5 | | | | | | | | | | | ### A5 | | | | | | | 24402 20502 | | | | 6410-66831 2 1 REAL PARKET SOARD ASSEMBLY 2049 6410-66834 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 6410-66837 | | | | | | | | | | | Bit 153 153 154 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 155 | | | | | | | | | | | 100-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 101-1986 | , | | 1 1 | ' | | 1 | | | | | ## 1909-995 3 1 | | | | | | | | | | | ### ### ### ### ### ### ### ### ### ## | | | | | | | | | | | BIZ-1737 1 1 CABLE ASY 16NWS 3-CNDCT JOK-LIKT 28460 BIZD-1737 BIZD-1738 BI | | | | | | | | | | | ## 120-2218 5 1 REAR RINC CABLE 28460 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5193 8410-5 | | 8120-1378 | 1 1 | 1 | | 28480 | 8120-1378 | | | | ## ALTO STRIPE STATE | | | l | | (900, 901, 902, 906, OPT) | | | | | | ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 ## 100-01005 0 1 | | | | | | | | | | | 8120-3349 0 1 1 1 1 1 1 1 1 1 | | | | | | | | | | | S190-9369 3 | | | | | | | | | | | HI | | 3160-0349 | | 1 | FAN (AXIAL) | 28480 | 3160-0349 | | | | HI | | 64100 66510 | ا ا | | EVTENDED DOADD | 20400 | 64100-66510 | | | | HI 0380-0643 3 3 2 2 SIND INETRICO 315.IN-THK BLK 9480-0640 A 0480-0640 4 5 SHMER FOOT SOR IMP-OD 315.IN-THK BLK 9480-0640 A 0480-0640 4 5 SHMER FOOT SOR IMP-OD 315.IN-THK BLK 9480-0640 A 0480-0640 | | | | | | | | | | | H2 0409-0004 0 4 8 BUMBER POOT-SQR 14N-DD B12-N-THE BLK 28040 0 CHOPER BY DESCRIPTION 00000 0 CHOPER BY DESCRIPTION B | | | 1 1 | | | l : | OBDER BY DESCRIPTION | | | | HO 2200-0101 2 15 5 SCREW-MACH 4-40 31-21-N-15 PAN-H-D-POZI 00000 ORDER BY DESCRIPTION | | | | | | | | | | | Hel 2200-0111 0 1 SCREW-MACH 4-40 57-IN-LC PAN-HCP-OZI 00000 ORDER BY DESCRIPTION DE | | | | | | | | | | | H6 2880-0115 4 38 SCREW-MACH-8-32-3712-IN-LG PAN-HD-PDZI 00000 ORDER BY DESCRIPTION | | | | | | | | | | | H7 2380-0117 6 8 18 SCREW-MACH 6-32 375-IN-LQ PAN-HD-POZI 00000 GRDER BY DESCRIPTION ORDER | H5 | 2200-0151 | 0 | 1 | SCREW-MACH 4-40 .75-IN-LG PAN-HD-POZI | 00000 | ORDER BY DESCRIPTION | | | | H7 2380-0117 6 8 18 SCREW-MACH 6-32 375-IN-LQ PAN-HD-POZI 00000 GRDER BY DESCRIPTION ORDER | He | 2360-0115 | 4 | 38 | SCREW-MACH 6-32 312-IN-LG PAN-HD-POZI | 00000 | ORDER BY DESCRIPTION | | | | H9 2880-0123 4 17 SCREW-MACH 6-32 878-N-LQ PAN-HO-POZI 00000 ORDER BY DESCRIPTION DE | | | | | | | | | | | H10 2380-0125 6 4 SOREW-MACH 6-32 75-IN-LG PAN-HO-POZI 00000 ORDER BY DESCRIPTION DE | | | | | | | | | | | H11 | | | | | | | | | | | H12 2390-0197 | HIU | 2300-0125 | ° | 4 | SCHEW-MACH 6-32 :/5-IN-LG FAN-HD-FOZI | 00000 | onben br begonin from | | | | H13 | H11 | | | | | | | | | | H14 | | | | | | | | | | | H15 285-0054 1 4 NUT-HEX-DBL-CHAM 1/2-28-THD .125-IN-THK 00000 ORDER BY DESCRIPTION H16 305-0000 2 1 4 WASHER-FL MTLC NO. 10 :203-IN-ID 28480 3050-0002 3050-0006 6 6 6 WASHER-FL MTLC NO. 6 : 147-IN-ID 28480 3050-0006 3050-0006 1 WASHER-FL MTLC NO. 6 : 147-IN-ID 28480 3050-0006 3050-0006 1 WASHER-FL MTLC NO. 6 : 147-IN-ID 28480 3050-0006 3050-0006 1 WASHER-FL MTLC NO. 6 : 147-IN-ID 28480 3050-0006 2190-0005 1 WASHER-FL MTLC NO. 6 : 147-IN-ID 28480 3050-0006 2190-0007 1 WASHER-FL MTLC NO. 6 : 147-IN-ID 28480 3050-0006 2190-0007 1 WASHER-FL WASHER NO. 4 : 116-IN-ID 28480 3050-0006 2190-0007 1 WASHER-FL WASHER NO. 4 : 116-IN-ID 28480 3050-0006 2190-0007 1 WASHER-FL WASHER NO. 4 : 116-IN-ID 28480 2190-0007 1 WASHER-FL WASHER NO. 4 : 116-IN-ID 28480 2190-0007 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0007 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0007 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER-FL WASHER NO. 5 : 146-IN-ID 28480 2190-0008 1 WASHER WASH | | | | | | | | | | | H17 | | | | | | | | | | | H17 | | | | | WAR STORE OF THE S | | 2050 0002 | | | | H18 3055-0066 | | | | | | | | | | | H19 | | | | | | | | | | | H21 | H19 | | 3 | | | | | | | | H22 | H20 | 2190-0005 | 0 | 1 | WASHER-LK EXT T NO. 4 .116-IN-ID | 28480 | 2190-0005 | | | | H22 | H21 | 2190-0006 | 1 | 7 | WASHER-LK HLCL NO. 6 .141-IN-ID | 28480 | | | | | MP1 | H22 | | | | | | | | | | MP1 | | | | | | | | | | | MP2 | H24 | 2190-0068 | 5 | 4 | WASHER-LK INTE T 1/2 IN .505-IN-ID | 28480 | 2100 0000 | | | | MP3 | MP1 | 7101-0649 | 6 | 1 | CABINET BASE | 28480 | | | | | MP4 64100-00101 3 1 BOTTOM COVER 22440 64100-00101 MP6 64100-00206 9 1 REAR PANEL 28480 64100-00206 MP7 7101-0652 1 1 CRT BEZEL 28480 7101-0652 MP8 5041-1533 9 1 BLANK PANEL 28480 5041-1533 MP9 64100-00205 8 1 POWER INPUT PANEL 28480 64100-00205 MP10 64100-00601 7 2 FAN MAG SHIELD 28480 64100-00205 MP11 64100-04701 7 2 FAN SUPPORT 28480 64100-00205 MP12 3160-0092 3 1 FAN GUARD 28480 64100-01203 MP13 64100-01203 8 2 CABLE CLAMP 28480 64100-01203 MP14 1400-0611 0 2 CABLE CLAMP 28480 64100-01203 MP15 5041-1526 0 2 CARD GUIDE 28480 5041-1526 MP16 64100-65201 7 1 BLANK PROM PANEL ASSY 28480 5041-1526 MP17 64100-04703 9 1 REAR GUIDE SUPPORT 28480 5041-1526 MP19 64100-04703 0 1 FRONT GUIDE SUPPORT 28480 64100-04703 MP19 64100-04704 0 1 FRONT GUIDE SUPPORT 28480 64100-04704 MP19 64100-04704 0 1 FRONT GUIDE SUPPORT 28480 64100-04704 MP19 64100-01201 6 1 SUPPORT STRAP (FOR WIRE SUPPORTS) 28480 64100-01201 MP20 64100-01201 6 1 SUPPORT STRAP (FOR WIRE SUPPORTS) 28480 64100-01201 MP20 1460-1733 5 1 RIGHT SUPPORT WIRE 28480 1400-01201 MP20 1460-1734 6 1 CLIP-TENSION 0.38-IN RND CAPACITY 28480 1400-01201 MP22 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1400-01202 MP23 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1400-01404 MP26 64100-01201 7 8 IR GONDUCTIVE GASKET 28480 1400-0413 MP26 64100-01201 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP28 1600-01201 1 FRONT GUIDE SUPPORT WIRE 28480 1400-0173 MP28 1600-01201 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP28 1600-01201 1 FRONT GUIDE SUPPORT WIRE 28480 1400-0617 MP28 1600-01201 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP28 1600-01201 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP28 1600-01201 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP28 1600-01201 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP28 1600-01201 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP28 1600-01201 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP29 1400-061621 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP29 1400-061621 1 FRONT GUIDE SUPPORT 28480 1400-0617 MP29 1400-061621 1 FRONT GUIDE SUPPORT 284 | | | | | | | | | | | MP6 | | | | | | | | | | | MP7 7101-0652 1 1 CRT BEZEL 28480 7101-0652 MP8 5041-1533 9 1 BLANK PANEL 28480 5041-1533 MP9 64100-00205 8 1 POWER INPUT PANEL 28480 64100-00205 MP10 64100-04701 7 2 FAN SUPPORT 28480 64100-04701 MP12 3160-0092 3 1 FAN GUARD 28480 64100-04701 MP13 64100-01203 8 2 CABLE CLAMP 28480 64100-01203 MP14 1400-0611 0 2 CABLE CLAMP 28480 1400-0611 MP15 5041-1526 0 2 CARD GUIDE 28480 1400-0611 MP16 64100-65201 7 1 BLANK PROM PANEL ASSY 28480 64100-05201 MP17 64100-04703 9 1 REAR GUIDE SUPPORT 28480 64100-04703 MP29 64100-01201 6 1 SUPPORT STRAP (FOR WIRE SUPPORTS) | | | | | = - · · - · · · · - · · | | | | | | MP7 7101-0652 1 1 CRT BEZEL 28480 7101-0652 MP8 5041-1533 9 1 BLANK PANEL 28480 5041-1533 MP9 64100-00205 8 1 POWER INPUT PANEL 28480 64100-00205 MP10 64100-04701 7 2 FAN SUPPORT 28480 64100-04701 MP12 3160-0092 3 1 FAN GUARD 28480 64100-04701 MP13 64100-01203 8 2 CABLE CLAMP 28480 64100-01203 MP14 1400-0611 0 2 CABLE CLAMP 28480 1400-0611 MP15 5041-1526 0 2 CARD GUIDE 28480 1400-0611 MP16 64100-65201 7 1 BLANK PROM PANEL ASSY 28480 64100-05201 MP17 64100-04703 9 1 REAR GUIDE SUPPORT 28480 64100-04703 MP29 64100-01201 6 1 SUPPORT STRAP (FOR WIRE SUPPORTS) | MDC | 64100 00006 | | | DEAD DANIEL | 20400 | 64100.00206 | | | | MP8 | | | | | | | | | | | MP9 64100-00205 8 1 POWER INPUT PANEL 28480 64100-00205 64100-00601 MP10 64100-00601 8 1 FAN MAG SHIELD 28480 64100-00601 MP11 64100-04701 7 2 FAN SUPPORT 28480 64100-04701 MP12 3160-0092 3 1 FAN GUARD 28480 64100-01203 MP13 64100-01203 8 2 CABLE CLAMP 28480 64100-01203 MP14 1400-0611 0 2 CABLE CLAMP 28480 64100-01203 MP15 5041-1526 0 2 CARD GUIDE 28480 5041-1526 MP16 64100-65201 7 1 BLANK PROM PANEL ASSY 28480 64100-04703 MP18 64100-04703 9 1 REAR GUIDE SUPPORT 28480 64100-04703 MP19 64100-01201 6 1 SUPPORT STRAP (FOR WIRE SUPPORTS) 28480 64100-01201 MP20 64100-01202 7 <t< td=""><td></td><td></td><td>9</td><td></td><td>BLANK PANEL</td><td></td><td>5041-1533</td></t<> | | | 9 | | BLANK PANEL | | 5041-1533 | | | | MP11 64100-04701 7 2 FAN SUPPORT 28480 64100-04701 3160-0092 3 1 FAN GUARD 28480 3160-0092 3 1 FAN GUARD 28480 64100-01203 8 2 CABLE CLAMP 28480 64100-01203 8 2 CABLE CLAMP 28480 1400-0611 50 1 CABLE CLAMP 28480 1400-0611 50 1 CABLE CLAMP 28480 1400-0611 50 1 CABLE CLAMP 28480 1400-0611 50 1 CABLE CLAMP 28480 1400-0611 50 1 CABLE CLAMP 28480 5041-1526 50 1 CABLE CLAMP 28480 5041-1526 50 1 CABLE CLAMP 28480 5041-1526 50 1 CABLE CLAMP 28480 64100-04703 9 1 REAR GUIDE SUPPORT 28480 64100-04703 9 1 REAR GUIDE SUPPORT 28480 64100-04703 64100-04704 0 1 FRONT GUIDE SUPPORT 28480 64100-04704 64100-01201 6 1 SUPPORT 38480 64100-01201 6 1 SUPPORT 38480 64100-01201 6 64100-01202 7 2 BEZEL STRAP 28480 64100-01202 7 2 BEZEL STRAP 28480 64100-01202 7 2 CABLE CLAMP 28480 5041-1525 9 6 SUPPORT BRACKET 28480 5041-1525 9 6 SUPPORT BRACKET 28480 1400-0617 6 1 CLIP-TENSION 0.38-IN RND CAPACITY 28480 1400-0617 MP23 1460-1733 5 1 RIGHT SUPPORT WIRE 28480 1460-1733 1460-1733 6 1 LEFT SUPPORT WIRE 28480 1460-1733 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1734 6 1 LEFT SUPPORT WIRE 28480 64100-04113 6 1 CONDUCTIVE GASKET 28480 64100-04113 6 1 CONDUCTIVE GASKET 28480 64100-04113 6 1 CONDUCTIVE GASKET 28480 64100-04113 6 1 CONDUCTIVE GASKET 28480 64100-04113 6 1 CABLE ASSEMBLY 28480 64100-04113 6 64100-61620 6 64100-61620 6 64100-61620 6 64100-61620 6 64100-61620 6 64100-61620 6 64100-61620 6 64100-61620 6 64100-61620 6 64100-61621 8 1 CRT PLUG CABLE ASSEMBLY 28480 64100-61621 | MP9 | | | | | | | | | | MP12 3160-0092 3 1 FAN GUARD 28480 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0092 3160-0492 3160-0492 3160-0492 3160-0492 3160-0492 3160-0492 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3160-092 3 | MP10 | 64100-00601 | ° | 1 | FAN MAG SHIELD | 28480 | 04100°00001 | | | | MP12 3160-0092 3 1 FAN GUARD 28480 3160-0092 64100-01203 8 2 CABLE CLAMP 28480 64100-01203 64100-01203 64100-0611 2 CABLE CLAMP 28480 1400-0611 1400-0611 1400-0611 28480 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 5041-1526 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 64100-04703 6 | MP11 | 64100-04701 | 7 | 2 | FAN SUPPORT | 28480 | | | | | MP14 | MP12 | 3160-0092 | 3 | 1 | | | | | | | MP15 5041-1526 0 2 CARD GUIDE 28480 5041-1526 MP16 64100-65201 7 1 BLANK PROM PANEL ASSY 28480 64100-65201 MP17 64100-04703 9 1 REAR GUIDE SUPPORT 28480 64100-04703 MP18 64100-04704 0 1 FRONT GUIDE SUPPORT 28480 64100-04704 MP19 64100-01201 6 1 SUPPORT 38480 64100-01201 MP20 64100-01202 7 2 BEZEL STRAP 28480 64100-01202 MP21 5041-1525 9 6 SUPPORT BRACKET 28480 5041-1525 MP22 1400-0617 6 1 CLIP-TENSION 0.38-IN RND CAPACITY 28480 1400-0617 MP23 1460-1733 5 1 RIGHT SUPPORT WIRE 28480 1460-1733 MP24 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1734 MP25 8160-0442 7 8 ft CONDUCTIVE GASKET 28480 8160-0442 MP26 64100-04113 5 1 POWER SUPPLY ACCESS PORT 28480 64100-0413 MP27 64100-01204 2 STATE/TIMING GROUND LIPS 28480 64100-01204 MP28 1600-1231 1 KEYBOARD SHIELD 28480 64100-01201 W2 64100-61621 8 1 CRT PLUG CABLE ASSEMBLY 28480 64100-61621 | | | | | | | | | | | MP16 64100-65201 7 1 BLANK PROM PANEL ASSY 28480 64100-65201 MP17 64100-04703 9 1 REAR GUIDE SUPPORT 28480 64100-04703 MP18 64100-04704 0 1 FRONT GUIDE SUPPORT 28480 64100-04704 MP19 64100-01201 6 1 SUPPORT STRAP (FOR WIRE SUPPORTS) 28480 64100-01201 MP20 64100-01202 7 2 BEZEL STRAP 28480 64100-01202 MP21 5041-1525 9 6 SUPPORT BRACKET 28480 5041-1525 MP22 1400-0617 6 1 CLIP-TENSION 0.38-IN RND CAPACITY 28480 1400-0617 MP23 1460-1733 5 1 RIGHT SUPPORT WIRE 28480 1460-1733 MP24 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1734 MP26 8160-0442 7 8 ft CONDUCTIVE GASKET 28480 8160-0442 MP27 64100-01204 2 | | | | | | | | | | | MP17 64100-04703 9 1 REAR GUIDE SUPPORT 28480 64100-04703 64100-04704 0 1 FRONT GUIDE SUPPORT 28480 64100-04704 64100-01201 6 1 SUPPORT STRAP (FOR WIRE SUPPORTS) 28480 64100-01201 28480 64100-01202 7 2 BEZEL STRAP 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01202 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01204 28480 64100-01 | | | | | | | 64100_65201 | | | | MP18 64100-04704 0 1 FRONT GUIDE SUPPORT 28480 64100-04704 MP19 64100-01201 6 1 SUPPORT STRAP (FOR WIRE SUPPORTS) 28480 64100-01201 6 64100-01202 7 2 BEZEL STRAP 28480 64100-01202 9 28480 64100-01202 9 28480 64100-01202 9 28480 64100-01202 9 28480 64100-01202 9 28480 64100-01202 9 28480 64100-01202 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 28480 9 | | | | | | | | | | | MP19 64100-01201 6 1 SUPPORT STRAP (FOR WIRE SUPPORTS) 28480 64100-01201 MP20 64100-01202 7 2 BEZEL STRAP 28480 64100-01202 MP21 5041-1525 9 6 SUPPORT BRACKET 28480 5041-1525 MP22 1400-0617 6 1 CLIP-TENSION 0.38-IN RND CAPACITY 28480 1400-0617 MP23 1460-1733 5 1 RIGHT SUPPORT WIRE 28480 1460-1733 MP24 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1733 MP25 8160-0442 7 8 ft CONDUCTIVE GASKET 28480 8160-0442 MP26 64100-04113 5 1 POWER SUPPLY ACCESS PORT 28480 64100-04113 MP27 64100-01204 2 STATE/TIMING GROUND LIPS 28480 64100-01124 MP28 1600-1231 1 KEYBOARD SHIELD 28480 64100-0124 W2 64100-61621 8 1 CRT PLU | | | | | | | 64100-04704 | | | | MP21 5041-1525 9 6 SUPPORT BRACKET 28480 5041-1525 MP22 1400-0617 6 1 CLIP-TENSION 0.38-IN RND CAPACITY 28480 1400-0617 MP23 1460-1733 5 1 RIGHT SUPPORT WIRE 28480 1460-1733 MP24 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1734 MP25 8160-0442 7 8 ft CONDUCTIVE GASKET 28480 8160-0442 MP26 64100-04113 5 1 POWER SUPPLY ACCESS PORT 28480 64100-04113 MP27 64100-01204 2 STATE/TIMING GROUND LIPS 28480 64100-01204 MP28 1600-1231 1 KEYBOARD SHIELD 28480 1600-1231 W1 64100-61620 9 1 FAN CABLE W2 64100-61621 8 1 CRT PLUG CABLE ASSEMBLY 28480 64100-61620 | MP19 | | | | | | | | | | MP22 1400-0617 6 1 CLIP-TENSION 0.38-IN RND CAPACITY 28480 1400-0617 MP23 1460-1733 5 1 RIGHT SUPPORT WIRE 28480 1460-1733 MP24 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1734 MP25 8160-0442 7 8 ft CONDUCTIVE GASKET 28480 8160-0442 MP26 64100-04113 5 1 POWER SUPPLY ACCESS PORT 28480 64100-04113 MP27 64100-01204 2 STATE/TIMING GROUND LIPS 28480 64100-01204 MP28 1600-1231 1 KEYBOARD SHIELD 28480 1600-1231 W1 64100-61620 9 1 FAN CABLE 28480 64100-61620 W2 64100-61621 8 1 CRT PLUG CABLE ASSEMBLY 28480 64100-61621 | | | | | | | | | | | MP23 1460-1733 5 1 RIGHT SUPPORT WIRE 28480 1460-1733 1460-1733 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 1460-1734 | | | | 6 | | | | | | | MP24 1460-1734 6 1 LEFT SUPPORT WIRE 28480 1460-1734 MP25 8160-0442 7 8 ft CONDUCTIVE GASKET 28480 8160-0442 MP26 64100-04113 5 1 POWER SUPPLY ACCESS PORT 28480 64100-0413 MP27 64100-01204 2 STATE/TIMING GROUND LIPS 28480 64100-01204 MP28 1600-1231 1' KEYBOARD SHIELD 28480 1600-1231 W1 64100-61620 9 1 FAN CABLE 28480 64100-61620 W2 64100-61621 8 1 CRT PLUG CABLE ASSEMBLY 28480 64100-61621 | | | | | | | | | | | MP26 64100-04113 5 1 POWER SUPPLY ACCESS PORT 28480 64100-04113 64100-01204 2 STATE/TIMING GROUND LIPS 28480 64100-01204 1600-1231 1 KEYBOARD SHIELD 28480 1600-1231 1 KEYBOARD SHIELD 28480 64100-61620 9 1 FAN CABLE 28480 64100-61620 64100-61621 8 1 CRT PLUG CABLE ASSEMBLY 28480 64100-61621 | MP24 | 1460-1734 | 6 | 1 | LEFT SUPPORT WIRE | 28480 | 1 | | | | MP27 64100-01204 2 STATE/TIMING GROUND LIPS 28480 64100-01204 MP28 1600-1231 1' KEYBOARD SHIELD 28480 1600-1231 W1 64100-61620 9 1 FAN CABLE W2 64100-61621 8 1 CRT PLUG CABLE ASSEMBLY 28480 64100-61620 64100-61621 | | | | | | | | | | | MP28 1600-1231 1 KEYBOARD SHIELD 28480 1600-1231 W1 64100-61620 9 1 FAN CABLE 28480 64100-61620 W2 64100-61621 8 1 CRT PLUG CABLE ASSEMBLY 28480 64100-61621 | | | 5 | | | | | | | | W2 64100-61621 8 1 CRT PLUG CABLE ASSEMBLY 28480 64100-61621 | MP28 | 1600-1231 | | 11 | KEYBOARD SHIELD | 28480 | 1600-1231 | | | | | | | | | | | | | | | W3 64100-67301 4 1 CRT/YOKE ASSY 28480 64100-67301 | | | 8 | | | | | | | See introduction to this section for ordering information Figure 6-1. Mainframe Component Locator (Left View) Figure 6-1. Mainframe Component Locator (Rear View) Figure 6-1. Mainframe Component Locator (Bottom View) Figure 6-2. Mainframe Attach Screw Locator (Sheet 1 of 7) Figure 6-2. Mainframe Attach Screw Locator (Sheet 2 of 7) Figure 6-2. Mainframe Attach Screw Locator (Sheet 3 of 7) Figure 6-2. Mainframe Attach Screw Locator (Sheet 4 of 7) Figure 6-2. Mainframe Attach Screw Locator (Sheet 5 of 7) Figure 6-2. Mainframe Attach Screw Locator (Sheet 6 of 7) SYMBOL KEY: ▲- Screw, 16 • - Screw, 17 → - Screw, 2 Figure 6-2. Mainframe Attach Screw Locator (Sheet 7 of 7) Table 6-4. Attach Screw Index | Item (see figure 6-2) | Description and Quantity of Items | |-----------------------|-----------------------------------------------------------------------------------| | 1 | Top Cover attach screws (5) | | 2 | Power Supply attach screws (2) (plus 12 electrical connections; see PWR SUPP Tab) | | 3 | Bottom Cover attach screws (18) | | 4 | Prom Programmer hold-down thumbscrew (1) | | 5 | Display Bezel attach screws (8) | | 6 | Card cage attach screws (6) | | 7 | CRT mounting screws (4) | | 8 | Fan mounting screws (3) | | 9 | Tape Transport and Floppy Drive mounting screws (4) | | 10 | Power supply access port (2) | | 11 | Rear-panel PC board mounting screws (4) | | 12 | Fan Shroud attach screws (7) | | 13 | Support Spring attach screws (4) | | 14 | Keyboard mounting screws (6) | | 15 | Beeper Speaker mounting screws (3) | | 16 | Motherboard mounting screws (21) | | 17 | Motherboard Top Plate mounting screws (6) | | 18 | Rear-panel attach screws (10) | | 19 | State/Timing Grounding Clips (2 or 4) | ### SECTION VII ## MANUAL BACKDATING - 7-1. INTRODUCTION. - 7-2. This section contains information for adapting this manual to Mainframe units with earlier serial prefix numbers. - 7-3. MANUAL CHANGES. 7-4. This manual applies directly to the instrument having the same serial prefix shown on the manual title page. If the serial prefix of the instrument is not the same as the one on the title page, find your serial prefix in table 7-1 and make the changes to the manual that are listed for that serial prefix. When making changes listed in table 7-1, make the change with the highest number first. Example: if backdating changes 1, 2, and 3 are required for your serial prefix, do change 3 first, then change 2, and finally change 1. If the serial prefix of the instrument is not listed either in the title page or in table 7-1, refer to an enclosed MANUAL CHANGES sheet for updating information. Also, if a MANUAL CHANGES sheet is supplied, make all indicated ERRATA corrections. Table 7-1. Serial No. vs Manual Change No. Serial Prefix Make Changes Affects 7-5. This chapter has no backdating information for the mainframe at the publication date of this manual. ### SECTION VIII ### SERVICE - 8-1. BLOCK DIAGRAM DESCRIPTION. (see figure 8-1) - 8-2. The 64100A basic Mainframe is comprised of the following functional areas: - a. Power Supply - b. Keyboard and Softkeys - c. CRT Display - d. Cardcage - 1) Central Processor Unit PCB - 2) Input/Output PCB - 3) Display Controller and Driver PCB's - e. Rear Panel PCB - f. Bus Cabling - g. Motherboard (signal and power distribution) - 8-3. In addition to the above basic functions, the following options can be added: - a. Floppy Disc System - b. PROM Programmer - c. Emulation Memory - d. Emulation Memory Control - e. Emulation Control - f. Logic Analyzer - 8-4. The items listed in the first list are mandatory in order to have an operating system. These functions are shown on the left side of figure 8-1. The items listed in the second list (options) are shown on the right side of figure 8-1. A brief functional description of each of these items and how they interrelate is presented in the following paragraphs. - 8-5. CENTRAL PROCESSOR UNIT (CPU). The CPU PC board contains a 16-bit microprocessor that controls the execution of software/firmware instructions and also: (1) services interrupt requests from the various external peripheral devices (e.g., mass storage disc and line printer), (2) services interrupt requests from the I/O interface circuits (e.g., RS-232, HP-IB, floppy disc system, emulators, and time-interval monitoring circuits), (3) provides the basic timing for the overall 64100A system, and (4) controls the transfer of data and instructions along two independent 16-bit buses (I/O and the IDA buses). Additionally, the CPU board stores programs for "boot-up" and performance verification in an array of on-board ROM's. The CPU's scratch-pad memory is located on the Display Controller PC board. - 8-6. INPUT/OUTPUT (I/O). The I/O PC board contains the necessary circuits for: (1) processing the various interrupt requests and informing the CPU that an interrupt condition exists, (2) providing the necessary "hand-shake" operations with RS-232C and HP-IB peripheral devices (e.g., the mass storeage disc, line printer or teletype), (3) decoding instructions from the CPU and thereby providing a means by which the CPU can select specific circuits or peripheral devices to communicate with, and (4) providing an audible alarm to indicate when certain events have occurred. - 8-7. DISPLAY CONTROLLER, DRIVER AND CRT. The display section of the 64100A system consists of the Display Controller and Display Driver PC boards and the CRT. The Display Controller provides the CPU with "scratch-pad" memory capability via an array of random-access (RAM) read/write memory chips. In addition, it generates the various video control signals for displaying system operation on the CRT display. The Display Driver PC board develops the necessary sync, drive and high voltage signals for creating the CRT display. - 8-8. REAR PANEL. The Rear Panel PC board contains: (1) operator-controlled switches for controlling the mode of operation of the 64100A Mainframe, (2) two RS-232 interface connectors; one for when the Mainframe is serving as a "modem" and one for when it is serving as a "terminal", (3) two sets of RS-232 current loop (i.e., teletype) input/output terminals, (4) a HP-IB interface connector, and (5) a "loop-back" circuit for testing the RS-232 circuits. - 8-9. KEYBOARD. The 64100A Mainframe uses a keyboard that provides the operator with three basic means of communicating with the 64000 system: (1) a 77-character ASCI-II typewriter format basic keyboard, (2) a set of edit keys, and (3) a set of "softkeys" for increasing the versitility and "friendliness" of the system during system development operations and Mainframe self-testing. - 8-10. MAINFRAME SIGNAL DISTRIBUTION. Two methods are used to distribute and route the various power, control and data signals throughout the 64100A Mainframe: (1) a printed circuit Motherboard and (2) a system of ribbon cables. The Motherboard, however, is the primary vehicle for distributing power and most of the data and control signals to and from the various PC boards in the Mainframe cardcage. - 8-11. The Mainframe Power Supply is mounted directly to the Motherboard by means of 12 screws that also serve as electrical connections between the power supply and the Motherboard. The screw pattern and the associated electrical signals are shown below: ``` -12 Vdc o +17 Vdc o o -3 Vdc GSEN o o -5.2 Vdc +40 Vdc o o +12 Vdc LINE SYNC o o GND LPOP o o +5 Vdc LIR15 o ``` Power Supply Connections (Bottom View) 8-12. The appropriate power signals are routed to the Mainframe cardcage and also to the Display Drive PCB (via J14) and the Keyboard PCB (via J15). The Power Supply provides seven voltages (plus signal ground) and although all seven voltages are routed to each of the 13 PC boards in the cardcage, not all of the voltages are used by each card type that can be installed. The 64100A block diagram (figure 8-1) and table 8-1 show the voltages used by the various card types. Also, a component locator is given for the motherboard (figure 8-2). | Table | 8-1. | Card-Type | VS | Supply | Voltage | |-------|------|-----------|-----|--------|---------| | Table | U 1. | Cara rybe | V 3 | DUDDIA | VOLUME | | VDC | I/O | DISP | CPU | KYBD | DISP | TACO/ | PROM PRGR | EMUL | EMUL MEM | ANAL | EMUL | |-----|-----|------|-----|------|------|--------|-----------|------|----------|------|------| | | | CONT | | | DVR | FLOPPY | CONT | MEM | CONT | | CONT | | | | | | | | | | | | | | | -3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | +5 | X | X | X | X | 0 | X | X | X | X | X | X | | -5 | X | X | X | 0 | 0 | X | X | 0 | 0 | X | X | | +12 | X | X | X | 0 | X | X | X | 0 | 0 | 0 | X | | -12 | X | 0 | 0 | 0 | 0 | X | X | 0 | 0 | 0 | 0 | | +17 | 0 | 0 | 0 | 0 | 0 | X/0 | 0 | 0 - | 0 | 0 | 0 | | +40 | 0 | 0 | 0 | 0 | 0 | 0 | X | 0 | 0 | X | 0 | # NOTE: 8-13. As with the power supply signals, the control and data signals that are distributed to the cardcage are also (in most cases) routed to the same pin location (number) in each of the 13 card slots (see Table 8-5). Of course, not all signals are used by each cardtype. Thus, if a particular PC board does not use a certain signal that is tied to pin number 20, for example, this is handled by simply creating a dead-end at pin 20 (i.e. there is no conductive path on the PCB). In this manner the PC boards can be interchanged freely (except for the first three slots) without fear of the signals being incompatible with the board. Table 8-5 shows the signal distribution for the cardcage; it does not show the card-type vs. signal relationship since this can be found from the appropriate circuit schematics. 8-14. SIGNAL ROUTING OFF THE MOTHERBOARD. For signals that must leave the Motherboard or the PC boards loaded in the cardcage, a series of ribbon cables and connectors located on the Motherboard are used. 8-15. DISPLAY DRIVER CONNECTOR J14. The Display Driver PCB receives its signals by being plugged directly into J14 which is located on the Motherboard immediately in front of the power supply. The signal vs. pin number is shown in table 8-2. <sup>&</sup>quot;X" Indicates Voltage Used <sup>&</sup>quot;0" Indicates No Voltage Used Table 8-2. Display Driver Connector J14 Signals | Pin No. | Signal | Pin No. | Signal | |---------|-----------|---------|---------| | | | | | | 1 | Sig. Gnd. | 16 | LVID | | 2 | Sig. Gnd. | 17 | NC | | 3 | Sig. Gnd. | 18 | NC | | 4 | Sig. Gnd. | 19 | LVSYN | | 5 | +5 Vdc | 20 | LVSYN | | 5<br>6 | -5 Vdc | 21 | NC | | 7 | -5 Vdc | 22 | NC | | 8 | -5 Vdc | 23 | LHSYN | | 9 | NC | 24 | LHSYN | | 10 | NC | 25 | NC | | 11 | LIVID | 26 | NC | | 12 | LIVID | 27 | +12 Vdc | | 13 | HDE | 28 | +12 Vdc | | 14 | HDE | 29 | +12 Vdc | | 15 | LVID | 30 | +12 Vdc | 8-16. KEYBOARD CONNECTOR J15. The Keyboard receives its signals via a ribbon cable plugged into J15 (on the Motherboard) directly below the neck of the CRT. The signal vs. pin number is shown in table 8-3. Table 8-3. Keyboard Connector J15 Signals | Pin No. | Signal | Pin No. | Signal | |---------|--------|---------|-----------| | 1 | LPST | 9 | Gnd. | | 2 | NC | 10 | NC | | 3 | HKA2 | 11 | LKA3 | | 4 | нкаб | 12 | LKBCLK | | . 5 | HKA5 | 13 | HKA3 | | 6 | HKA4 | 14 | HKDN | | 7 | HKA1 | 15 | HKAO | | 8 | GND | 16 | (No Name) | 8-17. CONNECTOR J16. Four test signals from cardcage connector pins 73, 75, 77 and 78 are routed through J16 (at rear of Motherboard) to the four BNC connectors on the Rear-panel. Although all four like-numbered pins in all card slots are tied together, typically only the LTP and LMC signals, from the analyzer PCB, on pins 78 (BNC port 1) and 77 (BNC port 2), respectively, are used. Table 8-4 shows the pin assignment of J16. Table 8-4. BNC Connector J16 Signals | J16 Pin No. | Cardcage Pin No. | Destination | Signal | | | |----------------|------------------|-------------|----------|--|--| | 1 | 78 | BNC 1 | LTP | | | | 2 | 1,2 | | GND | | | | 3 | 7 <b>7</b> | BNC 2 | LMC | | | | Ĭ <sub>4</sub> | 1,2 | | GND | | | | 5 | 75 | BNC 3 | Not Used | | | | 6 | 1,2 | | GND | | | | 7 | 73 | BNC 4 | Not Used | | | | 8 | 1.2 | | GND | | | Figure 8-1. Mainframe Simplified Block Diagram MF 8-6 | SIGNAL | PIN# | J1 | J2 | J3 | J4 | J5 | J6 | J7 | J8 | J9 | J10 | J11 | J12 | J13 | |---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | NEMONIC<br>GND | 1 | X | X | X | X | X | X | X | X | X | X | X | X | X | | GND | 2 | X | Х | X | X | X | X | Х | X | Х | Х | X | X | X | | +5 | 3 | X | X | X | X | X | X | X | X | X | X | X | X | X | | +5 | 5 | X | X | X | X | X | X | X | X | X | X | X | X | X | | -5 | 6 | X | x | X | X | X | X | X | X | - x | x | X | X | X | | -5 | 7 | Х | X | Х | X | X | X | X | X | Х | X | X | X | X | | -5 | 8 | X | X | X | X | X | X | X | X | X | X | X | X | X | | -3<br>-3 | 9 | X | X | X | X | X | X | X | X | X | X | X | X | X | | -12 | 11 | Ŷ | x | X | Ŷ | 1 x | x | x | <del>Î</del> | <del> x</del> - | x | x | + ^ | 1 x | | -12 | 12 | Χ | Х | X | X | X | X | X | X | X | X | X | X | X | | +12 | 13 | X | -12 | X | X | X | X | Х | X | X | X | X | X | X | | +12<br>GND | 14 | X | -12<br>X | X | X | X | X | X | X | X | X | X | X | X | | +17 | 16 | x | x | X | X | x | x | Î | 1 x | - x | X | 1 x | x | Î | | +40 | 17 | X | X | X | X | X | X | X | X | X | X | X | X | X | | NC | 18 | Х | X | X | X | X | X | Х | Х | X | X | X | X | X | | LA0 | 19 | J15-10 | X | X | X | X | X | X | X | X | X | X | X | X | | LA2 | 20 | J15-11<br>J15-12 | X | X | X | X | X | X | X | x | X | X | X | X | | LA3 | 22 | J15-13 | Ŷ | X | X | X | X | X | X | x - | X | X | X | Î | | LA4 | 23 | J15-14 | X | X | X | X | X | Χ | Χ | X | X | X | X | X | | LA5 | 24 | J15-15 | X | X | X | X | X | X | X | X | X | X | X | X | | LA6<br>LA7 | 25<br>26 | J15-16<br>J15-1 | X | X | X | X | X | X | X | X - | X | X | X | X | | LA8 | 27 | J15-3 | x | x | x | x | Ŷ | X | 1 x | x - | x | Î | x | x | | LA9 | 28 | J15-4 | X | X | X | X | Χ | X | X | X | Χ | X | X | X | | LA10 | 29<br>30 | J15-5<br>J15-6 | X | X | X | X | X | X | X | X | X | X | X | X | | LA11 | 30 | J15-6 | Χ | | | X | | X | X | , x | Х | 1 X | X | X | | | | | | | | | | | | | | | | | | SIGNAL<br>NEMONIC | PIN# | J1 | J2 | J3 | J4 | J5 | J6 | J7 | J8 | J9 | J10 | J11 | J12 | J13 | | LA12 | 31 | J15-7 | X | X | X | X | Х | X | - х | X | X | X | X | X | | LA13 | 32 | X | X | X | X | X | X | X | X | X | X | X | X | X | | LA14 | 33 | X | X | X | X | X | X | X | X | X | X | X | X | X | | LA15 | 34 | X | X | X | X | X | X | X | X | X | X | X | X | X | | GND | 35<br>36 | X | X | X | X | X | X | X | X | - X - | X | X | X | X | | LDO | 37 | J4-72 | X | X | X | x | X | x | x | x - | x | Ŷ | - î | Ŷ | | LD1 | 38 | J5-72 | X | X | X | X | X | X | X | X | X | X | X | X | | LD2<br>LD3 | 39<br>40 | J6-72<br>J7-72 | X | X | X | X | X | X | X | <u> </u> | X | X | X | X | | LD4 | 41 | J8-72 | x | x | <del>x</del> | X | X | Ŷ | X | - x | X | X | X | X | | LD5 | 42 | J9-72 | X | X | X | X | X | X | X | - x - | X | X | X | X | | LD6 | 43 | J10-72 | X | X | X | X | Х | . Х | X | X | X | X | X | X | | LD7<br>LD8 | 44<br>45 | J11-72<br>J12-72 | X | X | X | X | X | X | X | X - | X | X | X | X | | LD9 | 46 | J13-72 | Ŷ | x | Ŷ | | x | Ŷ | x | x | - x | X | X | X | | LD10 | 47 | S | X | X | X | X | X | X | X | X | X | X | X | X | | LD11 | 48 | S | X | X | X | X | X | X | X | Х | X | X | Х | X | | LD12 | 49<br>50 | HDE | X | X | X | X | X | X | X | X | X | X | X | X | | LD13<br>LD14 | 51 | X | Ŷ | X | x | X | X | X | X | <u>x</u> | X | X | X | X | | LD15 | 52 | X | X | X | x | X | X | X | X | X | X | X | x | X | | GND | 53 | X | Χ | X | X | X | X | X | X | X | X | X | X | X | | GND | 54 | X | X | X | X | X | X 2711C 27 | X | . X | X | X | X | X | X | | _HSYN<br>_VSYN | 55<br>56 | | | | | J14 | PINS 23<br>PINS 19 | 8 20 | | | | | | | | L.V.ID<br>L.IVID | 57<br>58 | | HDE | JI4 PIN | 13 8 14 | J14<br>J14 | PINS 15<br>PINS 11 | & 16<br>& 12 | | | | | | | | GND<br>GND | 59<br>60 | X | X | X | X | X | X | X | X | X | X | X | X | X | | | | | | | | | | | | | | | | | | | PIN# | J1 | J2 | J3 | J4 | J5 | J6 | J7 | J8 | J9 | J10 | J11 | J12 | J13 | | | | | | X | X | X | X | X | X | x - | X | X | X | X | | EMONIC | | v . | | | _ ^ | | X | X | X | X | X | X | X | X | | EMONIC<br>BYTE | 61 | X | X | | X | | | | | - x | X | X | X | Ŷ | | EMONIC<br>BYTE<br>LUPB | 61<br>62 | X<br>X<br>X | X<br>X | X | X | X | X | X | X | | | | | X | | EMONIC<br>BYTE<br>LUPB<br>LSTM<br>LSTB | 61<br>62<br>63<br>64 | X<br>X<br>X | X<br>X | X<br>X<br>X | X | X | X | X | X | X | X | X | X | | | EMONIC<br>BYTE<br>LUPB<br>LSTM<br>LSTB<br>LWRT | 61<br>62<br>63<br>64<br>65 | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X | X | X | X | Х | X | Х | X | | EMONIC<br>BYTE<br>LUPB<br>LSTM<br>LSTB<br>LWRT<br>MSYN | 61<br>62<br>63<br>64<br>65<br>66 | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X | X | X | X | | EMONIC BYTE LUPB LSTM LSTB LWRT MSYN LID MAP1 | 61<br>62<br>63<br>64<br>65<br>66 | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X | X | X | X | Х | X | Х | X | | EMONIC BYTE LUPB LSTM LSTB LWRT MSYN LID MAP1 MAP2 | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69 | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | | EMONIC BYTE LUPB LSTM LSTB LWRT MSYN LID MAP1 MAP2 MAP3 | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70 | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | | EMONIC BYTE LUPB LSTM LSTB LWRT MSYN LID MAP1 MAP2 LMAP3 LIRI | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | | EMONIC BYTE LUPB LSTM LSTB LWRT .MSYN LID .MAP1 .MAP2 .MAP3 LIRI LSEL BNC1 | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72 | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-40 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-41 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-42 | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | | EMONIC BYTE LUPB LSTM LSTB LWRT MSYN LID MAP1 MAP2 MAP3 LIRI LSEL BNC1 DPCODE | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X X X X X X X X X X X X LIR15 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-40 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-41 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-42 | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | | EMONIC BYTE LUPB LSTM LSTB LWRT MSYN LID MAP1 MAP2 LMAP3 LIRI LSEL BNC1 DPCODE BNC2 | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X X X X X X X X X X X X X X X X X X X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-40<br>J | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-41<br>16 PIN 5 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>11-42 | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | | EMONIC BYTE LUPB LSTM LSTB LWRT MSYN LID MAP1 MAP2 MAP3 LIRI LSEL BNC1 DPCODE BNC2 LPOP | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>70<br>71<br>72<br>73<br>74<br>75<br>76 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X X X X X X X X X X X X X X X X X X X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-37 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-38 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-39 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-40<br>J | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-41<br>16 PIN 5 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-42 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-43 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-44 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-45 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-4 | | EMONIC BYTE LUPB LUPB LSTM LSTB LWRT MAP1 MAP1 MAP2 MAP2 LIRI LSEL BNC1 DPCODE BNC2 LPOP GND | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X X X X X X X X X X X X X X X X X X X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-37 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-38 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-39 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-40<br>J | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-41<br>16 PIN 5 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-42 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-43 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-44 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-45 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-4 | | EMONIC BYTE LUPB LSTM LSTB LWRT MSYN LID MAP1 MAP2 MAP2 MAP3 LIRI LSEL BNC1 BNC2 LPOP SCLK1 GND GND | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-40<br>J | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-41<br>16 PIN 5<br>X<br>16 PIN 3<br>16 PIN 3 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-42 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>J1-4 | | MAP1 MAP2 MAP3 LIRI LSEL BNC1 DPCODE BNC2 LPOP SCLK1 GND | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>80<br>81 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-40<br>J | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-41<br>16 PIN 5<br>X<br>16 PIN 3<br>16 PIN 3 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-42 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | | EMONIC BYTE LUPB LUPB LSTM LSTB LWRT MSYN LID MAP1 MAP2 MAP3 LIRI LSEL BNC1 LIRI LSEL BNC2 LPOP SCLK1 GND GND | 61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-40<br>J | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-41<br>16 PIN 5<br>X<br>16 PIN 5<br>16 PIN 1 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-42 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-43 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-44 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>1<br>X<br>1<br>1-45 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>J1-4 | NOTE: "X" INDICATES PIN CONNECTIONS BETWEEN J1 THROUGH J13, OTHERS ARE CONNECTED AS INDICATED. Figure 8-2. A2 Motherboard Component Locator MF 8-7 # SERVICE MANUAL MODEL 64100A CENTRAL PROCESSING UNIT (CPU) © COPYRIGHT HEWLETT-PACKARD COMPANY 1981, 1982, 1983 LOGIC SYSTEMS DIVISION COLORADO SPRINGS, COLORADO, U.S.A. All Rights Reserved Manual Part No.: Part of Mainframe Manual Microfiche Part No.: See Mainframe Manual # Table of Contents | Section | | Title | Page | |---------|--------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------| | I | Gene: | ral Information | 1-1 | | | 1-1<br>1-3<br>1-5<br>1-7 | Introduction | 1-1 | | II | Inst | allation and Removal | 2-1 | | | 2-1<br>2-3 | Introduction | | | III | Opera | ation | 3-1 | | ıv | Perf | ormance Verification and Troubleshooting | 4-1 | | | 4-11<br>4-13 | Introduction. CPU ROM Test. Power-Up ROM Test. ROM Test During PV. Troubleshooting. Loop A Signatures Counting Mode. | 4-1<br>4-2<br>4-3 | | v | Adju | stments | 5-1 | | | 5-1<br>5-3<br>5-5<br>5-7 | Introduction | 5-1 | | VI | Repla | aceable Parts | 6-1 | | | | Introduction | 6-1 | | VII | Manua | al Backdating | 7-1 | | | 7-1<br>7-3 | Introduction | | # Model 64100A - Table of Contents # Table of Contents (continued) | Section | Title | Page | |---------|-----------------------------------|------| | VIII | Service | 8-1 | | | 8-1 Introduction | 8-1 | | | 8-4 Block Diagram Theory | | | | 8-5 Theory Of Operation | | | | 8-6 General | | | | 8-8 CPU Power Supplies | | | | 8-10 Clock Generator | 8-4 | | | 8-12 Low Power On Pulse Generator | | | | 8-14 Low Byte Sync | | | | 8-16 Memory Timing Cycles | | | | 8-18 CPU Address Bus | - | | | 8-20 Address Buffers | 8-5 | | | 8-22 Chip Select | | | | 8-24 ROMs | | | | 8-26 CPU Data Bus | • | | | 8-28 Test/Reset | | | | 8-30 Input/Output Bus | 8-8 | | | 8-32 SA Latch | | | | 8-34 Mnemonics | | # List of Illustrations | Figure | Title | Page | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------| | 6-1 | Illustrated Parts Breakdown | 6-3 | | 8-1<br>8-2<br>8-3<br>8-4<br>8-5 | CPU Board Block Diagram Clock Generator Timing Typical Write Memory Cycle Typical Read Memory Cycle Typical I/O Read and Write Cycle | 8-1<br>8-6 | | 8-6<br>8-7<br>8-7 | CPU Component Locator | 8-15 | | | List of Tables | | | Table | Title | Page | | 4-1<br>4-2 | Loop A Signatures | | | 6-1<br>6-2<br>6-3 | Abbreviations | 6-4 | | 7-1 | Manual Changes | 7-1 | | 8-1 | CPU Mnemonics | 8-9 | #### SECTION I ### GENERAL INFORMATION #### 1-1. INTRODUCTION. 1-2. This Chapter contains the information for servicing the Central Processing Unit (CPU) in the Model 64100A Logic Development Station. The CPU cannot operate independently, and has no operator functions. Operation instructions for the Logic Development Station, and the System are provided in separate operating manuals supplied with the system. #### 1-3. INSTRUMENTS COVERED BY THIS MANUAL. 1-4. The CPU Board is not serialized, nor is it assigned a repair number. Because the CPU is a part of the Logic Development Station (Mainframe), some changes on the CPU Board can cause the serial number of the Logic Development Station (Mainframe) to change. The history of serial number prefix changes is recorded in Section VII of the Mainframe Chapter. The details of a change for a given assembly can be found in Section VII of the appropriate Tab, i.e., Mainframe, CPU, Display Control and Driver, Input/Output, or Power Supply. ### 1-5. RELATED DOCUMENTS. 1-6. The following documents provide additional information pertaining to the use of the HP 64000 system. It is recommended that the System Overview Manual be referred to. System Overview Manual System Software Reference Manual Installation and Configuration Manual Editor Manual #### 1-7. DESCRIPTION. - \* The CPU has no operator functions. - \* The CPU communicates directly with the Display Controller and Input/ Output boards. - \* The CPU's scratch pad memory is provided by the RAM located on the Display Controller board. - \* The path for the CPU to communicate with periphial devices is provided by the Input/Output board. - \* The programs for boot-up and Performance Verification are stored in the ROMs located on the CPU Board. - \* The CPU Board generates the timing and control signals for the Microprocessor and its associated bus circuits. - \* The Microprocessor is clocked at 6.25MHz. The clock originates on the Display Control board. - \* The CPU Board contains the CPU Bus, consisting of a 16-bit bi-directional data bus, a 16-bit address bus, and several control lines. - \* The CPU Board contains the I/O bus, consisting of a 16-bit bi-directional data bus, a 4-bit address bus, and several control lines. - \* The CPU bus and I/O bus are controlled independently by the Microprocessor. - \* The Microprocessor is located on the CPU Board. The microprocessor is a 16-bit machine with separate multiplexed instruction/data/address and I/O busses. - \* The SA latch located on the CPU board is used for determining that the ROM outputs are operational. To use this latch while troubleshooting, see section IV. # SECTION II #### INSTALLATION - 2-1. INTRODUCTION. - 2-2. The CPU Board is shipped from the factory installed in the Logic Development Station (Mainframe). The CPU Board can only be purchased as a replacement part and installation is described in the following paragraph. - 2-3. CARD CAGE LOCATION. - 2-4. When the CPU Board is removed from the Mainframe, it must always be reinstalled in the third position from the front of the Card Cage (identified by the blue board extractors and blue CPU label on the Card Cage). #### WARNING When removing or installing the CPU Board, the Mainframe A.C. line power must be turned off! # SECTION III # OPERATION # 3-1. GENERAL. 3-2. The CPU has no operator functions. The CPU is both physically and operationally part of the Mainframe. For the operation of the Mainframe, see section III of the Mainframe Chapter. # Model 64100A - Performance Verification and Troubleshooting #### SECTION IV ### PERFORMANCE VERIFICATION AND TROUBLESHOOTING - 4-1. INTRODUCTION. - 4-2. This section provides Performance Verfication for the CPU using Signature Analysis. - 4-3. In the event the ROM Test fails, you will be directed to this portion of the Performance Verification from the Mainframe Chapter. - 4-4. There is no separate Performance Verification available that will check the operation of the CPU Board alone. Refer to the Mainframe Chapter of this manual for an explanation of how to initiate the Performance Verification for the Mainframe. Optional models, i.e., PROM Programmer, Emulators, etc., have their own Performance Verifications. - 4-5. If the ROM Test fails, and replacing the ROM that was displayed as bad does not correct the problem, then the SA ROM loop (counting sequence) must be used to troubleshoot the CPU board. - 4-6. If a count sequence can not be produced then the Microprocessor or its control circuits are not operating correctly. They must be repaired by using an Oscilloscope and/or Logic Probe. - 4-7. CPU ROM TESTS. - 4-8. The ROM test sequence used during power-up and performance verification is the same. However, each test will display a ROM failure differently. The following ROM test procedures will describe each test and how to interpret the given failure. - 4-9. POWER-UP ROM TEST. #### Purpose: The ROM test verifies that all of the firmware in ROM used for boot-up and performance verification is good. The test also checks that the CPU is able to access ROM memory via the bidirectional address and data buses. #### Area Tested: All ROMs, the multiplexed memory Address/Data bus to ROM, the address latches and data buffers, and the CPU and its associated timing and control circuitry. #### Operation: - a. This test executes a checksum on each of the ROMs as long as the kernal of good ROM needed to run the test is operational. - b. If an error is detected then a bit is set in the error mask. - c. The error mask is then used to output an error message to the screen stating a ROM failure, the address range of the failure, and the byte (0 or 1). - d. If a failure is detected, the test will loop continuously. - e. On failures, the power up ROM test will display the following error message assuming that the kernal of ROM required to run the power up test is good: SELF-TEST FAILURE <----- blinking ROM TEST: FAILING ADDRESS RANGE BYTE(S) -----XXXX-XXXX XX f. Use the table below to determine which ROM unit number is failing. Note that the error message might give an address range that includes more than one ROM. SA loop A might be necessary to isolate the fault (see Table 4-2). | Failed<br>Addresses | Byte | Failed<br>ROM # | |---------------------|------|-----------------| | 0020-1FFF | 0 | U9 Lower 8K ROM | | 0020-1FFF | 1 | U10 | | 2000-3BFF | 0 | U9 Upper 8K ROM | | 2000-3BFF | 1 | U10 | g. When the ROM test passes, the mainframe will beep three times and begin the RAM test. # 4-10. ROM TEST DURING PV. ## Purpose: The ROM test verifies that all of the firmware in ROM used for boot-up and performance verification is good. The test also checks that the CPU is able to access ROM memory via the bi-directional address and data buses. #### Area Tested: All ROMs, the multiplexed memory Address/Data bus to ROM, the address latches and data buffers, and the CPU and its associated timing and control circuitry. ### Operation: - a. This test is the same ROM test which is performed during power-up, but will display a different error message. - b. Each test takes aproximately 1/2 second. - c. A routine reads the ROM contents, computes a checksum and compares it with a checksum also located in ROM. - d. Assuming that the kernal of ROM required to run the ROM TEST is operational, the test will attempt to output an error mask if the test fails. The mask is a 16 bit word as follows: ``` IC MASK = 000000000000ABCD 15-----0 ``` A "1" in any of the bits signifies a bad ROM where: ``` D = ROM # 0 = lower byte of lower 8K ROM (U9) C = ROM # 1 = upper byte of lower 8K ROM (U10) B = ROM # 0 = lower byte of upper 8K ROM (U9) A = ROM # 1 = upper byte of upper 8K ROM (U10) ``` e. Note that the error message might give an address range that includes more than one ROM. SA loop A might be necessary to isolate the fault (see Table 4-2). # 4-11. TROUBLESHOOTING. 4-12. In the event that a critical component has failed, and the performance Verification is not able to run at all, the Microprocessor will most likely be running in some unknown loop, or will be executing random code (lost). If this should happen the Microprocessor can be forced into a counting loop by changing the jumpers E4 and E5 to the test position, and removing CPU data bus buffers U27 and U28. When the CPU is in the counting mode and the Mainframe is powered up, the Microprocessor begins counting at 0020 Hex and counts to 3C00 Hex on the 16 bit address line. Stable signatures will then be on the data bus for troubleshooting. # 4-13. LOOP A SIGNATURES 4-14. The loop A signature analysis table given in this section should be used when a ROM failure is unreadable or no display is present. Follow the setup procedure as explained in table 4-1, loop A signature analysis. Using the CPU schematic as a reference and the signatures shown for loop A, begin checking the signatures on the ROM data buffer inputs. If a bad signature is found, begin pulling out the ROMs as indicated in table 4-2. 4-15. If any of these signatures were not obtained and the Microprocessor does not appear to be working, check the power supply voltages. If they are correct then force the Microprocessor address lines into the counting loop as described in paragraph 4-12. # 4-16. COUNTING MODE. - 4-17. Following are some things to look for with an Oscilloscope or Logic Probe, if "Vh" for LOOP A is incorrect. - 4-18. In the "counting" mode you should be able to observe data changing on the Low Instruction/Data/Address Bus (LIDA). High Address Latch (HADL) should be changing states. The falling edge of HADL can be used to trigger an oscilloscope to observe the Address Bus on the outputs of U32 and U33. HADL is derived from Low Start Memory which indicates the information on the LIDA Bus is valid. - \* The output of the Address Bus Inverters, U25, U26, and part of U34 can be observed using the falling edge of HADL for triggering. - \* Using Low ROM address (LRADDR) as a trigger for an Oscilloscope, you should be able to observe U1's outputs changing state. These are the ROM chip selects. - \* Using Low Data Buffer (LDBUF) as a trigger you can observe the outputs of the ROMs, and the outputs of the Data Bus Buffers, U27 and U28. - \* If the Microprocessor is not outputing a count sequence, then check the Timing, Control, and Clock Circuits using an oscilloscope. - \* The Clock is two nonoverlapping waveforms. Clock frequency is 6.25 MHz. - \* Low Power On Pulse (LPOP), pin 11 of the Microprocessor should be high. Push the processor reset switch on the I/O board and LPOP should go low momentarily. - \* Low Bus Request (LBR), pin 18 of the Microprocessor should be high. - \* Low Unsynchronized Memory Complete (LUMC) can be changing states but should never be high. A high state will cause the Microprocessor to "wait". - \* Low Memory Sync (LMSYN) should be high. - \* Check the following lines for the state indicated while LPOP is low. During initialization, the indicated states must occur to properly initialize the Microprocessor. If this does not happen correctly, the Microprocessor may not count correctly. Table 4-1. Loop A Signature Analysis PC Board: CPU/ROM Board Test failure or circuit: No recognizable display or fails power-up ROM test. Procedure: Remove Display Driver board. Move E4 and E5 jumpers to test position. Remove U27 and U28 (ROM data buffers). S/A hookup: START = NEG EDGE CPU BD TP5 (LDBUF) STOP = NEG EDGE CPU BD TP5 (LDBUF) CLOCK = POS EDGE CPU BD TP1 (LSTB) Vh = 15C8 \* = Probe Blinking | Node | Sig | Node | Sig | Node | Sig | | |------------------|---------------|------------------|--------------|-----------|---------------|--| | U1-1 | 0001 | U25-2 | U368 | U33-2 | 338C | | | U1-2 | 8A0H | U25-4 | 5127 | U33-5 | 2C4U | | | U1-3 | 0U39 | U25-6 | PUA1 | U33-6 | H2PC | | | U1-4 | H1C1 | U25-8 | 2F39 | U33-9 | 54H0 | | | U1-5 | FC30 | U25-10 | 476C | U33-12 | 9UC5 | | | U1-6 | 4P04 | U25-12 | 3927 | U33-15 | 1 <b>A</b> 81 | | | U1-7 | 413F | 02012 | 0021 | U33-16 | 15C8* | | | U1-11 | 15C8 | U26-2 | 8638 | U33-19 | 15C8* | | | U1-12 | 0001 | U26-4 | 1P06 | 033-19 | 1506 | | | U1-12<br>U1-13 | 0001 | U26-6 | 4168 | U34-5 | 2633 | | | U1-13<br>U1-14 | 0001 | U26-8 | F753 | U34-9 | 2000<br>8A0H | | | U1-14<br>U1-15 | 0000* | | | U34-9 | 8A0H | | | U1-15 | 0000* | U26-10 | 3PU7 | | | | | U2-5 | 15C8 | U32-2 | 3981 | | | | | | | U32-5 | UA19 | | | | | | | U32-6 | 449U | | | | | | | U32-9 | P6H0 | | | | | | | U32-12 | 52H3 | | | | | | | U32-15 | 2F9U | | | | | | | U32-16 | 9380 | | | | | | | U32-19 | 0CCP | | | | | ALL R | OMs | U8, 9, | 10 11 | TT9 11 | , 18, 20 | | | INSTA | | REMOVED | | REMOVED | | | | U27-2 | FH75 | U27-2 | 9P1C | U27-2 | 46H6 | | | U27-4 | H7CH | U27-4 | A9UA | U27-4 | 6CUU | | | U27-6 | HC41 | U27-6 | H7A0 | U27-6 | 1959 | | | U27-8 | 2UCU | U27-8 | 5910 | U27-8 | 6317 | | | U27-0 | F2H7 | U27-11 | 8571 | U27-11 | | | | U27-11<br>U27-13 | 5296 | U27-13 | 6969 | U27-11 | 521P | | | U27-13<br>U27-15 | | U27-15<br>U27-15 | | | 2P47 | | | U27-15<br>U27-17 | 97FC<br>456H | U27-15<br>U27-17 | HH4C<br>7HU1 | U27-15 | 5U38 | | | U27-17 | 45 <b>6</b> H | U27-17 | 7HU1 | U27-17 | 2H24 | | | U28-2 | РРНА | U28-2 | FCPH | U28-2 | 308U | | | U28-4 | 417P | U28-4 | 3HUC | U28-4 | 693H | | | U28-6 | 57F2 | U28-6 | H205 | U28-6 | 907U | | | U28-8 | 6917 | U28-8 | 9AP8 | U28-8 | P647 | | | U28-11 | 644F | U28-11 | C0U9 | U28-11 | F10H | | | U28-13 | 4862 | U28-13 | 7H98 | U28-13 | 2042 | | | U28-15 | A77P | U28-15 | CPFP | U28-15 | 0F08 | | | U28-17 | C13F | U28-17 | 09UH | U28-17 | AH79 | | | | ~-J. | | | O = O 1 1 | 11111 | | ALL ROMS INSTALLED NOTE 1: TAKE SA REMOVE U8, 9, 10, 11 PERFORM SA NOTE 2: REPLACE U8, 10 REMOVE U18, 20 PERFORM SA SA ON U27 SA ON U28 ALL SA GOOD BAD BAD POSSIBLY POSSIBLY STOP U8, 9, 18, 19 U10, 11, 20, 21 DO NOTE 1 DO NOTE 1 SA ON U27 SA ON U27 SA ON U28 SA ON U28 BAD GOOD GOOD BAD POSSIBLY POSSIBLY POSSIBLY POSSIBLY U18, 19 U8, 9 U20, 21 U10, 11 DO NOTE 2 DO NOTE 2 DO NOTE 2 DO NOTE 2 SA ON U27 SA ON U28 SA ON U28 SA ON U28 SA ON U27 SA ON U27 SA ON U27 SA ON U28 GOOD GOOD BAD BAD BAD GOOD BAD GOOD REPLACE U18 REPLACE U19 REPLACE U8 REPLACE U9 REPLACE U21 REPLACE U20 REPLACE U10 REPLACE U11 Table 4-2. ROM Signature Analysis Troubleshooting #### SECTION V #### **ADJUSTMENTS** - 5-1. INTRODUCTION. - 5-2. This section describes the adjustment required to return the +7 volt regulator to normal operating capability after repairs have been made on the CPU board. - 5-3. SAFETY REQUIREMENTS. - 5-4. Although this instrument has been designed in accordance with international safety standards, general safety precautions must be observed during all phases of operation, service, and repair of the instrument. Failure to comply with precautions listed in the Safety Summary at the front of this manual (Mainframe) or with specific warnings given throughout the manual could result in serious injury or death. Service adjustments should be performed only by qualified service personnel. - 5-5. EQUIPMENT REQUIRED. - 5-6. A Voltmeter capable of .01 Volt accuracy is required for this Adjustment Procedure. - 5-7. +7V ADJUSTMENTS. - 5-8. There is only one Adjustment on the Central Processing Unit Board. It is for the Regulator that provides +7V for the Microprocessor. - 5-9. The Test Point, labeled +7V, is located in the center of the top edge of the P.C. Board. - 5-10. The positive lead of the voltmeter is connected to the +7V Test Point, and the negative lead is connected to ground. R2 (located near the +7V Test Point) is adjusted for +6.7V to +7.3V. #### SECTION VI #### REPLACEABLE PARTS - 6-1. INTRODUCTION. - 6-2. This section contains information concerning replaceable parts. Table 6-1 lists abbreviations used in the parts list and throughout the manual. Table 6-2 lists all replaceable parts in reference designator order. Table 6-3 contains the names and addresses that correspond to the manufacturers' five digit code numbers. - 6-3. ABBREVIATIONS. - 6-4. Table 6-1 lists abbreviations used in the parts list, on the schematics and throughout the manual. In some cases, two forms of the abbreviations are used: one, all in capital letters, and two, partial or no capitals. This occurs because the abbreviations in the parts list are always capitals. However, in the schematics and other parts of the manual, other abbreviation forms are used with both lowercase and uppercase letters. - 6-5. REPLACEABLE PARTS LIST. - 6-6. Table 6-2 is the list of replaceable parts and is organized as follows: - a. Chassis-mounted parts in alphanumerical order by reference designation. - b. Electrical assemblies and their components in alphanumerical order by reference designation. - c. Miscellaneous parts. - 6-7. The information given for each part consists of the following: - a. The Hewlett-Packard part number and the check digit (CD). - b. The total quantity (Qty) in the instrument. - c. The description of the part. - d. A five-digit code that indicates the manufacturer. - e. The manufacturer's part number. - 6-8. The total quantity for each part is given only once at the first appearance of the part number in the list. - 6-9. For ordering information see Section VI of the Mainframe Tab. Table 6-1. Abbreviations | REFERENCE DESIGNATORS | | | | | | | | |-----------------------|---------------------------------------------------|-------------|-------------------------|------------|--------------------------------------|---------|------------------------------| | A | = assembly | F | = fuse | MP | = mechanical part | U | = integrated circuit | | В | = motor | FL | = filter | Р | = plug | V | = vacuum, tube, neon | | вт | = battery | IC | = integrated circuit | Q | = transistor | | bulb, photocell, etc | | С | = capacitor | J | = jack | R | = resistor | VR | = voltage regulator | | CP | = coupler | K | = relay | RT . | = thermistor | w | = cable | | CR | = diode | L | = inductor | s | = switch | X | = socket | | DL | = delay line | LS | = loud speaker | т | = transformer | Υ | = crystal | | DS | = device signaling (lamp) | M | = meter | ТВ | = terminal board | z | = tuned cavity netwo | | E | = misc electronic part | MK | = microphone | TP | = test point | | • | | | | | ABB | REVIATIONS | | | | | A | = amperes | н | = henries | N/O | = normally open | RMO | = rack mount only | | AFC | <ul><li>automatic frequency<br/>control</li></ul> | HDW | = hardware | NOM | = nominal | RMS | = root-mean square | | AMPL | = amplifier | HEX | = hexagonal | NPO | = negative positive zero | RWV | = reverse working | | | | HG | = mercury | | (zero temperature | | voltage | | BFO | = beat frequency oscillator | HR | = hour(s) | | coefficient) | | | | BE CU | = beryllium copper | HZ | = hertz | NPN | = negative-positive- | S-B | = slow-blow | | вн | = binder head | | | | negative | SCR | = screw | | BP | = bandpass | | | NRFR | = not recommended for | SE | = selenium | | BRS | = brass | IF | = intermediate freq | | field replacement | SECT | = section(s) | | BWO | = backward wave oscillator | IMPG | = impregnated | NSR | = not separately | SEMICON | = semiconductor | | | | INCD | = incandescent | | replaceable | SI | = silicon | | CCW | = counter-clockwise | INCL | = include(s) | | | SIL | = silver | | CER | = ceramic | INS | = insulation(ed) | OBD | = order by description | SL | = slide | | CMO | = cabinet mount only | INT | = internal | он | = oval head | SPG | = spring | | COEF | = coeficient | | | ОХ | = oxide | SPL | = special | | COM | = common | K | = kilo=1000 | | | SST | = stainless steel | | COMP | = composition | | | | | SR | = split ring | | COMPL | = complete | LH | = left hand | P | = peak | STL | = steel | | CONN | = connector | LIN | = linear taper | PC | = printed circuit | | | | CP | = cadmium plate | LK WASH | = lock washer | PF | = picofarads= 10-12 | TA | = tantalum | | CRT | = cathode-ray tube | LOG | = logarithmic taper | | farads | TD | = time delay | | CW | = clockwise | LPF | = low pass filter | PH BRZ | = phosphor bronze | TGL | = toggle | | | | | · | PHL | = phillips | THD | = thread | | DEPC | = deposited carbon | м | = milli=10-3 | PIV | = peak inverse voltage | TI | = titanium | | DR | = drive | MEG | = meg=106 | PNP | = positive-negative- | TOL | = tolerance | | | | MET FLM | = metal film | | positive | TRIM | = trimmer | | ELECT | = electrolytic | MET OX | = metallic oxide | P/O | = part of | TWT | = traveling wave tube | | ENCAP | = encapsulated | MFR | = manufacturer | POLY | = polystyrene | | | | EXT | = external | MHZ | = mega hertz | PORC | = porcelain | U | = micro=10-6 | | | | MINAT | = miniature | POS | = position(s) | • | | | F | = farads | MOM | = momentary | POT | = potentiometer | VAR | = variable | | FH | = flat head | MOS | = metal oxide substrate | PP | = peak-to-peak | VDCW | = dc working volts | | FIL H | = fillister head | MTG | = mounting | PT | = point | | 22 1101111119 10110 | | FXD | = fixed | MY | = "mylar" | PWV | = peak working voltage | W/ | = with | | <del>-</del> | | | yıaı | | poak working voitage | w | = watts | | G | = giga (109) | N | = nano (10-9) | RECT | = rectifier | WIV | = watts<br>= working inverse | | GE | = germanium | N/C | = normally closed | RF | = radio frequency | **** | voltage | | GL | = glass | NE<br>NE | = neon | RH | = radio frequency<br>= round head or | ww | = wirewound | | GRD | = ground(ed) | NE<br>NI PL | = nickel plate | N/I | = round nead or<br>right hand | W/O | = without | Figure 6-1. Illustrated Parts Breakdown Table 6-2. Replaceable Parts | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | | | П | | | | | | А3 | 64100-66532 | 2 | 1 | BOARD ASSEMBLY, CPU | 28480 | 64100-66532 | | C1<br>C2<br>C3<br>C4<br>C5 | 0160-2308<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | 5<br>8<br>8<br>8 | 1<br>18 | CAPACITOR-FXD 36PF ±5% 300VDC MICA CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF+80-20% 100VDC CER CAPACITOR-FXD .01UF+80-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-2308<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | | C6<br>C7<br>C8<br>C9<br>C10 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | 8<br>8<br>8<br>8 | | CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | | C11<br>C12<br>C13<br>C14<br>C15 | 0160-5321<br>0160-3470<br>0160-3470<br>0160-5321<br>0160-5321 | 8<br>4<br>4<br>8<br>8 | | CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 50 VDC CER<br>CAPACITOR-FXD .01UF +80-20% 50 VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-5321<br>0160-3470<br>0160-3470<br>0160-5321<br>0160-5321 | | C16<br>C17<br>C18<br>C19<br>C20 | 0140-0200<br>0140-0200<br>0160-5321<br>0160-5321<br>0160-5321 | 0<br>0<br>8<br>9<br>8 | 2 | CAPACITOR-FXD 390PF ±5% 300VDC MICA<br>CAPACITOR-FXD 390PF ±5% 300VDC MICA<br>CAPACITOR-FXD .01UF +60-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER | 72136<br>72136<br>28480<br>28480<br>28480 | DM15F391J0300WV1CR<br>DM15F391J0300WV1CR<br>0160-5321<br>0160-5321<br>0160-5321 | | C21<br>C22<br>C23<br>C24<br>C25 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0180-0347 | 8<br>8<br>8<br>8<br>3 | | CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD 10UF ±10% 20VDC TA | 28480<br>28480<br>28480<br>28480<br>56289 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>150D106X9020B2 | | C26<br>C27<br>C28<br>C29, C30 | 0180-0347<br>0180-0116<br>0160-5321<br>0180-0347 | 3<br>1<br>8<br>3 | | CAPACITOR-FXD 10UF ±10% 20VDC TA CAPACITOR-FXD 6.8UF ±10% 20VDC TA CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD 10UF ±10% 20VDC TA | 56289<br>28480<br>28480<br>56289 | 150D106X9020B2<br>0180-0116<br>0160-5321<br>150D106X9020B2 | | H1<br>H2<br>H3 | 2260-0009<br>2200-0143<br>0360-0679 | 3<br>0<br>3 | 7<br>1<br>6 | NUT-HEX-W/LKWR 4-40-THD .094-IN-THK<br>SCREW-MACH 4-40 .375-IN-LG PAN-HD-POZI<br>TERMINAL-STUD SPCL-STDF PRESS-MTG | 00000<br>00000<br>28480 | ORDER BY DESCRIPTION<br>ORDER BY DESCRIPTION<br>0360-0679 | | J2 | 1251-4388 | 9 | 1 | CONNECTOR 3-PIN M POST TYPE | 28480 | 1251-4388 | | ' L1 | 9140-0112 | 2 | 1 | COIL-MLD 4.7UH 10% Q=33 .155DX .375 LG-NOM | 28480 | 9140-0112 | | MP1<br>MP2<br>MP3<br>MP4<br>MP5<br>MP6 | 5040-6069<br>1480-0116<br>09825-67908<br>1205-0338<br>0340-0511<br>3050-0791 | 4<br>8<br>8<br>4<br>0<br>6 | 2<br>2<br>1<br>1<br>1 | EXTRACTOR, BLUE PIN-GRV.062-IN-DIA .25-IN-LG-STL GASKET, MICROPROCESSOR HEAD SINK SGL PLSTC-PWR-C8 INSULATOR-XSTR KAPTON INSULATOR-XSTR NYLON | 28480<br>28480<br>28480<br>28480<br>28480<br>28480 | 5040-6069<br>1480-0116<br>09825-67908<br>1205-0338<br>0340-0511<br>3050-0791 | | R1<br>R2<br>R3<br>R4<br>R5 | 0757-0282<br>2100-3350<br>0757-0422<br>0698-3446<br>0757-0200 | 5<br>5<br>5<br>3<br>7 | 1<br>1<br>1<br>3 | RESISTOR 221 1% .125W F TC=0±100 RESISTOR-TRMR 200 10% C SIDE-ADJ 1-TRN RESISTOR 909 1% .125W F TC=0±100 RESISTOR 383 1% .125W F TC=0±100 RESISTOR 383 1% .125W F TC=0±100 | 24546<br>28480<br>24546<br>24546<br>24546 | C4-1/8-T0-221R-F<br>2100-3350<br>C4-1/8-T0-909R-F<br>C4-1/8-T0-383R-F<br>C4-1/8-T0-5621-F | | R6<br>R7<br>R8<br>R9<br>R10 | 0757-0279<br>0698-3432<br>0757-0200<br>0757-0200<br>0698-3432 | 0<br>7<br>7<br>7<br>7 | 2<br>2 | RESISTOR 3.16K 1% .125W F TC=0±100<br>RESISTOR 26.1 1% .125W F TC±0±100<br>RESISTOR 5.62K 1% .125W F TC=0±100<br>RESISTOR 5.62K 1% .125W F TC=0±100<br>RESISTOR 26.1 1% .125W F TC=0±100 | 24546<br>03888<br>24546<br>24546<br>03888 | C4-1/8-T0-3161-F<br>PME55-1/8-T0-26R1-F<br>C4-1/8-T0-5621-F<br>C4-1/8-T0-5621-F<br>PME55-1/8-T0-26R1-F | | R11<br>R12<br>R13<br>R14<br>R15<br>TP1 thru 22 | 0757-0280<br>0757-0280<br>0757-0280<br>0757-0280<br>0757-0279<br>0757-0280<br>0360-0535 | 3<br>3<br>0<br>3 | 4 22 | RESISTOR 1K 1% .125W F TC=0±100 RESISTOR 1K 1% .125W F TC=0±100 RESISTOR 1K 1% .125W F TC±0±100 RESISTOR 3.16K 1% .125W F TC±0±100 RESISTOR 3.16K 1% .125W F TC=0±100 RESISTOR 1K 1% .125W F TC=0±100 TERMINAL TEST PONT PCB | 24546<br>24546<br>24546<br>2454 <u>6</u><br>24546<br>00000 | C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-3161-F<br>C4-1/8-t0-1001-F<br>ORDER BY DESCRIPTION | | U1<br>U2<br>U3<br>U4<br>U5 | 1820-1281<br>1820-1112<br>1820-0693<br>1820-0693<br>1820-2024 | 2<br>8<br>8<br>8<br>3 | 2<br>1<br>3<br>3<br>4 | IC DCDR TTL LS 2-TO-4-LINE DUAL 2-INP IC FF TTL LS D-TYPE POS-EDGE-TRIG IC FF TTL S D-TYPE POS-EDGE-TRIG IC FF TTL S D-TYPE POS-EDGE-TRIG IC FF TTL S D-TYPE POS-EDGE-TRIG IC DRVR TTL LS LINE DRVR OCTL | 01295<br>01295<br>01295<br>01295<br>01295 | 74LS139<br>74LS74<br>74S74<br>74S74<br>74LS244 | | U6<br>U7 | 1820-2024<br>1810-0275 | 3 | 4 | IC DRVR TTL LS LINE DRVR OCTL<br>NETWORK RES 10-SIP 1.0K OHM X 9 | 01295<br>01121 | 74LS244<br>210A102 | | U9<br>U10 | 64100-80028<br>64100-80029 | 1 2 | 1 1 | ROM 0<br>ROM 1 | 28480<br>28480 | 64100-80028<br>64100-80029 | | U12<br>U13<br>U14<br>U15 | 1820-1243<br>1820-0693<br>1820-1112<br>1820-1112 | 6<br>8<br>8<br>8 | 1 | IC GATE TTL LS AND TPL 3-INP IC FF TTL 8 D-TYPE POS-EDGE-TRIG IC FF TTL LS D-TYPE POS-EDGE-TRIG IC FF TTL LS D-TYPE POS-EDGE-TRIG IC FF TTL LS D-TYPE POS-EDGE-TRIG | 01295<br>01295<br>01295<br>01295<br>01295 | SN74LS15N<br>74874<br>74LS74<br>74LS74 | | | | | | | | | Table 6-2. Replaceable Parts (con't) | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |-------------------------------------------|---------------------------------------------------------------|-----------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------| | U16<br>U17 | 1820-1322<br>1810-0276 | 2 2 | 1 1 | IC GATE TTL 8 NOR QUAD 2-INP<br>NETWORK-RES 10-SIP 1.5K OHM X 9 | 01295<br>01121 | 74\$02<br>210A152 | | U22<br>U23<br>U24<br>U25 | 1820-1281<br>1810-0280<br>1810-0280<br>1820-1199 | 2<br>8<br>8<br>1 | 1<br>2<br>2 | IC DCDR TTL LS 2-TO-4-LINE DUAL 2-INP<br>NETWORK-RES 10-SIP 10.0K OHM X 9<br>NETWORK-RES 10-SIP 10.0K OHM X 9<br>IC INV TTL LS HEX 1-INP | 01295<br>01121<br>01121<br>01295 | 74LS139<br>210A103<br>210A103<br>74LS04 | | U26<br>U27<br>U28<br>U29<br>U30 | 1820-1199<br>1820-2024<br>1820-2024<br>1820-1204<br>5061-3011 | 1<br>3<br>3<br>9<br>4 | 1<br>1 | IC INV TTL LS HEX 1-INP IC DRVR TTL LS LINE DRVR OCTL IC DRVR TTL LS LINE DRVR OCTL IC GATE TTL LS NAND DUAL 4-INP MICROPROCESSOR W/HEAT SINK | 01295<br>01295<br>01295<br>01295<br>01295<br>28480 | 74LS04<br>74LS244<br>74LS244<br>74LS20<br>5080-3011 | | U31<br>U32<br>U33<br>U34<br>U35 | 1820-1288<br>1820-2102<br>1820-2102<br>1820-1917<br>1820-1198 | 9<br>8<br>8<br>1<br>0 | 1<br>2<br>1<br>1 | IC DRVR TTL CLOCK DRVR TTL-TO-MOS 1-INP IC LCH TTL LS D-TYPE OCTL IC LCH TTL LS D-TYPE OCTL IC BFR TTL LS LINE DRVR OCTL IC GATE TTL LS NAND QUAD 2-INP | 04713<br>01295<br>01295<br>01295<br>01295 | MMH0026CL<br>74LS373<br>74LS373<br>74LS240<br>74LS03 | | U36<br>U37<br>VR1 | 1820-0539<br>1820-1307<br>1826-0393 | 1<br>3<br>7 | 1<br>1<br>1 | IC BFR TTL NAND QUAD 2-INP IC SCHMITT-TRIG TTL S NAND QUAD 2-INP IC RGLTR.TO=220 MISCELLANEOUS PARTS | 01295<br>01295<br>27014 | 7437<br>745132<br>LM317T | | E1 thru E6<br>XU9<br>XU10<br>XU27<br>XU28 | 8151-0013<br>1200-0567<br>1200-0567<br>1200-0639<br>1200-0639 | 9 1 8 8 | 6<br>2<br>12 | JUMPER CLIP SOCKET-IC 24-CONT DIP DIP-SLDR SOCKET-IC 24-CONT DIP DIP-SLDR SOCKET-IC 20-CONT DIP DIP-SLDR SOCKET-IC 20-CONT DIP DIP-SLDR | 28480<br>28480<br>28480<br>28480<br>28480 | 8151-0013<br>1200-0567<br>1200-0567<br>1200-0639<br>1200-0639 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Table 6-3. Manufacturers' Codes | Mfr<br>No. | Manufacturer Name | Addre | SS | Zip<br>Code | |----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------| | 00000<br>01121<br>01295<br>03888<br>04713<br>24546<br>27014<br>28480<br>56289<br>72136 | ANY SATISFACTORY SUPPLIER ALLEN-BRADLEY CO TEXAS INSTR INC SEMICOND CMPNT DIV KDI PYROFILM CORP MOTOROLA SEMICONDUCTOR PRODUCTS CORNING GLASS WORKS (BRADFORD) NATIONAL SEMICONDUCTOR CORP HEWLETT-PACKARD CO CORPORATE HQ SPRAGUE ELECTRIC CO ELECTRO MOTIVE CORP SUB IEC | MILWAUKEE DALLAS WHIPPANY PHOENIX BRADFORD SANTA CLARA PALO ALTO NORTH ADAMS WILLIMANTIC | WI<br>TX<br>NJ<br>AZ<br>PA<br>CA<br>MA<br>CT | 53024<br>75222<br>07981<br>85062<br>16701<br>95051<br>94304<br>01247<br>06226 | # SECTION VII # MANUAL CHANGES - 7-1. INTRODUCTION. - 7-2. This manual has no backdating information for the CPU manual at the publication date of this manual. ### SECTION VIII ### SERVICE #### 8-1. INTRODUCTION. - 8-2. This section contains information for troubleshooting and repairing the Model 64100A's Central Processing Unit (CPU). - 8-3. The CPU Block Diagram (see figure 8-2), Component Locator (see figure 8-6), Schematic (see figure 8-7), and other service information are provided on fold-out service sheets to help you in servicing the CPU. # 8-4. BLOCK DIAGRAM THEORY. - a. Microprocessor U30 controls Data and Addresses on both the CPU bus and the Input/Output Bus. - b. Microprocessor Clock Generator U31, U37A,B,D develop LCLK1 and LCLK2. - c. Low Power On Pulse Generator U3A, U16A,B and part of U34 syncronize LPOP with LCLK1. The Generator also insures that any pulse from LPOP has a minimum pulse width of approximately 35nS. - d. Low Upper Byte, part of U34, indicates to the device being addressed if the information on the Data Bus is either the upper or lower byte of a word. - e. Low Byte part of U34, and U14B indicates to the device being addressed the length of the word on the Data Bus: eight or 16 bits. - f. Timing Circuits U4A, U12C, U13, U14A, U15, U16D, part of U34, U36B,C,D, and U37C develop the signals necessary for the Microprocessor to communicate with the devices connected to it, i.e., Display Controller, Prom Programmer, Proms. etc. - g. Addresses Latches U32 and U33 Latch the address from the Instruction/Data/Address Bus. The information in these Latches is routed out on the CPU multiplexed address/data Bus. - h. Address Buffers U25, U26, and P/O U34 provide the inversion for developing the ROM Addresses. - i. Chip Select U1 (NOT USED) decodes the CPU Address Bus allowing the CPU's Counter to select the ROM for execution of Software. NOTE: The 27128 ROMs presently used are jumpered to ground thru E6. If the 2764 ROMs (4) are used then jumper E6 must be moved to position A. - j. ROMs U9 and U10 contain utility routines for power up of the Mainframe, and Performance Verifications for the Mainframe including the Floppy and Tape Control and Drive Options. - k. Data Buffers U27 and U28 Provide isolation buffering between the ROMs outputs and the CPU Data Bus. - 1. Test/Reset Circuit U16C and U35 will cause the Microprocessor to count from 0020 Hex to 3C00 Hex when the Test Mode jumpers E4 and E5 are in the TEST position and U27 and U28 are removed. - m. SA latch U2 is used as an aid in taking signature analysis. - n. Input/Output Bus U3A,U4B,U5, and U6 is the path the Microprocessor uses to communicate with the I/O Board, which in turn communicates with the Periphial Devices (Disc, Printer, other Stations). Figure 8-1. CPU Board Block Diagram CPU 8-3 8-5. THEORY OF OPERATION. #### 8-6. GENERAL. 8-7. The Microprocessor used in the Model 64100A Mainframe CPU is made by The Microprocessor uses INMOS II Silicon on Sapphire Hewlett-Packard. The version being used in the Model 64100A does not have technology. Calculator Math Capability. The Microprocessor can be thought of as two Microprocessors combined on one substrate. (1) The basic Microprocessor, called the CPU Processor, has a 16 bit bi-directional bus with the Data and Address time multiplexed. The 16 bit bus is demultiplexed into a 16 bit Data Bus and a 16 bit Address Bus. The Data Bus, Address Bus, and some Control Lines, e.g., LWRT, LSTB, etc., are called the CPU Bus. The CPU Bus is distributed throughout the Mainframe over the Mother Board. (2) The second half of the Microprocessor is called the Input/Output Processor. Processor has a 16 bit bi-directional data bus, with a 4 bit address bus. Along with the 4 bit address bus, there are two other control lines that can be used to expand the I/O Address Bus. In addition there are control lines that are independent of the CPU Control Lines. The I/O Data Bus, Address Bus, and I/O Control Lines form the I/O Bus. ### 8-8. CPU POWER SUPPLIES. 8-9. The CPU operates on +5V, -5V, +12V, and +7V. The +7V supply is derived from an on board regulator (VR1) that is supplied by +12V on the CPU board. All other supplies are derived from the power supply assembly #### 8-10. CLOCK GENERATOR. 8-11. Clock Generators U31 and U37A,B,D develop LCLK1 and LCLK2 (see figure 8-1). The Clock is derived from LSCLK1 (from the Display Control Board). The frequency is 6.25 MHZ. LCLK1 and LCLK2 are non-overlapping signals. NOTE: TIMES ARE IN NS. THEY ARE TYPICAL OF THE PROP DELAY THROUGH U37. Figure 8-2. Clock Generator Timing - 8-12. LOW POWER ON PULSE GENERATOR. - 8-13. U3A, U16A,B and P/O U34 form the Low Power On Pulse Generator. The Pulse Generator synchronizes LPOP with LCLK1, and ensures LPOP has a minimum pulse width of approx. 35 nS. LPOP is generated by the Power Supply and the I/O board in the event the system software is not running correctly. In either case, LPOP will cause the Microprocessor to be initialized. - 8-14. LOW BYTE SYNC. - 8-15. U14B synchronizes Low Byte with LCLK2. - 8-16. MEMORY CYCLE TIMING. - 8-17. U4A, U12C, U13, U14A, U15, U16D, part of U34, U36B,C,D and U37C develop the signals necessary or the Microprocessor to communicate with the devices connected to it, i.e., ROM, PROM Programmer, Display Controller, etc. These signals are developed from LCLK1, LCLK2, and five signals from the Microprocessor; HRAL, LSTM, LPDR, HSYNC, and HRD. The timing relationship of the signals needed for the Microprocessor to communicate are shown in figure 8-3 and 8-4. These signals are listed in table 8-1. - 8-18. CPU ADDRESS BUS. - 8-19. Latches U32 and U33 capture the address from the Low Instruction/Data/Address Bus (LIDA) when High Address Latch (HADL) goes high. - 8-20. ADDRESS BUFFERS. - 8-21. Buffers U25, U26, and part of U34 inverts the Addresses for the ROMs. - 8-22. CHIP SELECT. - 8-23. Data selector U1 decodes the addresses for ROM chip selection. - 8-24. ROMS. - 8-25. U9 and U10 contain utility routines for power-up of the Mainframe, and Performance Verifications for the Mainframe and the floppy and tape Control and Drive options. Jumpers E1, E2 and E3 have several combinations to allow different storage capacity of ROMs to be used. Jumper information is given on the two CPU schematics. Figure 8-3. Typical Write Memory Cycle Figure 8-4. Typical Read Memory Cycle # 8-26. DATA BUS. 8-27. Buffers U27 and U28 provide buffering between the ROM outputs and the CPU Data Bus. Because the Data Bus has addresses multiplexed on it, the data can only be on the Data Bus at certain times. Therefore, the outputs of U27 and U28 are active only when Low Data Buffered (LDBUF) is true. # 8-28. TEST/RESET. 8-29. U16C and U35 will cause the Microprocessor to increment the address lines from 0020 HEX to 3C00 Hex, then reset to 0020 Hex and count to 3C00 Hex again. This will continue as long as Jumpers, E4 and E5, are in the Test mode and the buffers U27 and U28 are removed or disabled. The test mode is used by a service person when troubleshooting with signature analysis (see Section IV). ## 8-30. INPUT/OUTPUT BUS. 8-31. Activity on the Input/Output Bus is Software dependent. However, when there is activity, the timing sequence is predictable. Timing Diagrams for both Read and Write Cycles are shown in figure 8-5. ### 8-32. SA LATCH. 8-33. The SA latch U2 is used while taking signature analysis for setting up the intervals required to get valid signatures. See CPU section IV for information on the use of SA on the CPU board. Figure 8-5. Typical I/O Read and Write Cycle # 8-34. MNEMONICS. LA0-15 8-35. Signals on the CPU Board have been assigned Mnemonics that describe the active state and function of the signal line. Mnemonic functional definitions are listed alphabetically in table 8-1. # Table 8-1. CPU Mnemonics | CLKIN | Clock Input - not used in this system. | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HADL | High Address Latch - when high, latches the 16 bit address from the ID Address Bus (IDA) into two 8 bit latches, to be sent out on the Address Bus. | | HBG | High Bus Grant - when high, acknowledges Low Bus request has been received. However, the requesting device must wait until High External Bus Grant is true before using the IDA Bus. | | HCLKCNTL | High Clock Control - when high, allows HPCLK1 and 2 to be input directly, as opposed to inputing the clock into CLKIN and having the Microprocessor derive its own HPCLK1 and 2. | | HDOUTD | High Data Out Delayed - normally high. When low, indicates to the addressed peripheral device the Microprocessor will read data from it. | | HEXBG | High External Bus Grant - when high, indicates to the requesting device that it may use the ID Address Bus (IDA). | | HPCLK1-2 | High Processor Clock 1 and 2 - two complementary, nonoverlapping clocks; required by the Microprocessor Chip. | | HRAL | High Register Access Line - when an address on the ID Address Bus is within the range reserved for register designation, HRAL goes high to prevent external memory from responding to any memory cycle having the same address. | | HRD | High Read - when high, indicates the Microprocessor will read from devices external to it. When low, the Microprocessor will write to devices such as memory. | | HSEM | High Start External Memory - Goes high at the begining of an external memory cycle. There are also memory cycles for the Microprocessor's internal memory. | | HSYNC | High Sync - when high, indicates the Microprocessor is fetching an Opcode. | only from the Microprocessor. Low Address 0 through 15 - a 16 bit bus demultiplexed from the LIDAO-15 bus. Used by the Microprocessor to address various devices in the system, including ROM. The bus is send | | Table 8-1. CPU Mnemonics (Cont'd) | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LBL | Low Byte Left - when low, indicates the left or upper eight data bits of a memory cycle will be used, as opposed to the right or lower eight data bits and is used only when LBYTE is low. | | LBR | Low Bus Requested - provides the way for an external device to request uninterrupted use of the ID Address Bus (IDA). | | LBYTE | Low Byte - when low, indicates that a memory cycle is to involve an eight bit byte, rather than the full sixteen bits of the word. | | LCLK1-2 | Low Clock 1-2 - two complementary, nonoverlapping clocks; required by several devices on the CPU Board for timing. | | LCSO-3 | Low Chip Select 0-3 - goes low to select the desired ROM. Controlled by the Microprocessor's Address Bus. | | LD0-15 | Low Data 0 through 15 - a 16 bit bidirectional bus connected to the LIDAO-15 bus. Used to transfer data to and from the Microprocessor. When LSTB is low, data is present on the bus. | | LDBUF | Low Data Buffered - when low, enables two 8 bit buffers to transfer data from the ROMs to the Data Bus. | | LDMAR | Low Direct Memory Access Request - a peripheral device forces this line low when it wants direct access to memory. | | LDOUT | Low Data Out - when low, indicates to the addressed peripheral device, that the Microprocessor will write to it. LIOSB must also be low. | | LDOUTD | Low Data Out Delayed - normally low. When high, indicates to the addressed peripheral device that the Microprocessor will read data from it. | | LDSTM | Low Delayed Start Memory - not used in this system. | | LERA | Low Extended Register Addressing - when forced low by an external device, the internal registers have increased addressing range on the ID Address Bus (IDA). | | LFLG | Low Flag - can be tested by software. A hardware line used as a "Flag" by any peripheral device which is connected to the Microprocessor. They are wire ORed "Flags". | to the Microprocessor. They are wire ORed "Flags". Low Halt - can be tested by software. Used as a "Flag" to the LHLT Microprocessor by the System Bus Controller for interrupts. LIC1-2 Low Interface Control 1 and 2 - these two lines can provide up to four states used to control peripheral devices. How these lines are controlled is determined by software. # Table 8-1. CPU Mnemonics (Cont'd) LIDAO-15 Low Instruction/Data/Address 0 through 15 - a 16 bit bidirectional bus which the Microprocessor communicates over. Bus information is true low. The Bus is demultiplexed into separate address and data buses. LINT Low Interrupt - the Microprocessor pulls this line low in response to LIRH or LIRL to allow polling the Input/Output Bus to determine which peripheral requested the interrupt. LIOD0-15 Low Input/Output Data 0 through 15 - a 16 bit bidirectional bus. The Microprocessor uses this bus to communicate with I/O Ports. Information is true low, and is used in conjuction with LPAB0-3. LIORD Low Input/Output Read - when low, indicates that the CPU is reading information from the I/O bus. LIOSB Low Input/Output Strobe - when low, indicates the data on the Input/Output Bus is valid. LIOWRT Low Input/Output Write - when low, the CPU is writing information to the I/O bus. LIRH Low Interrupt Request High - an external device requests an interrupt by forcing this line low. LIRN has a higher priority than Low Interrupt Request Low (LIRL), and can preempt the lower priority even while it is in process. LPOP can preempt LIRH. LIRL Low Interrupt Request Low - an external device requests an interrupt by pulling this line low. LIRL is the lowest priority interrupt, and has no preempt abilities, therefore, must wait its turn. LIRH and LPOP can preempt LIRL. LMSYN Low Memory Sync - a signal from addressed devices. When low, forces the Microprocessor to wait until the addressed devices can complete the read or write operation. LOPCODE Low Opcode - for factory use only. LPAB0-3 Low Peripheral Address Bus 0 through 3 - identifies which one of 16 peripheral devices will be involved in an I/O operation. LPBE Low Processor Buffer Enable - Always low. Enables the internal Microprocessor buffers for the Instruction/Data/Address Bus. LPBO Low Processor Buffer Out - controls the direction of the Microprocessor's internal, bidirectional, ID Address Buffers. When low, information is transmitted from the Microprocessor. # Table 8-1. CPU Mnemonics (Cont'd) LPDR Low Processor Drive - when low, the Microprocessor is driving the Instruction/Data/Address Bus. LPOP Low Power On Pulse - when low, initializes and prevents the Microprocessor from running. When LPOP is released, the Microprocessor begins operation at address 20 Hex. LPOP is synchronized with LCLK2 before being input to the Microprocessor. LPOP can preempt LIRL and LIRH. LRADDR Low ROM Address - when low, indicates the microprocessor is addressing ROM (0000-4000 Hex). LSCLK1 Low System Clock 1 - a 6.25 MHz clock used throughout the System. LSMC Low Synchronized Memory Complete - a Microprocessor output, not used in this system. LSTB Low Strobe - when low, and in the write mode, indicates the data bus has valid information on it. When low, and in the read mode, indicates the Microprocessor is not driving the bus, and the device addressed can now drive it. LSTM Low Start Memory - used to initiate a memory cycle. When low, indicates that the information on the Address Bus is valid. LSTS Low Status - can be tested by software. Used as a "Flag" by any peripheral device connected to the Microprocessor. The peripheral devices are wire ORed to this line. LUMC Low Unsychronized Memory Complete - when low, allows the Microprocessor to complete its memory cycle. If the Memory needs to make the Microprocessor wait, due to long access times, it pulls LMSYN low, causing LUMC to go high. When LUMC is high the Microprocessor must wait. LUPB Low Upper Byte - when low, indicates the upper byte is being written or read and is used only when LBYTE is low. LWROM Low Write ROM - when low, this signal clocks the SA latch forcing an SA interval to occur. LWRT Low Write - when low, the Microprocessor will write to the addressed device. Figure 8-6. CPU Component Locator Figure 8-7. CPU Schematic 1 (1 of 2) CPU 8-15 CPU Component Locator # ICs ON THIS SCHEMATIC | REF. DES. | HP PART NO. | MFR. PART NO. | |-----------|-------------|---------------| | U1 | 1820-1281 | 74LS139N | | U2 | 1820-1112 | 74LS74N | | U7 | 1810-0275 | NET 1K x 9 | | U9 | 64100-80028 | ROM 0 | | U10 | 64100-80029 | ROM 1 | | U24.24 | 1810-0280 | NET 1K x 9 | | U25,26 | 1820-1199 | 74LS04N | | U27.28 | 1820-2024 | 74LS244N | | U29 | 1820-1204 | 74LS20N | | U34 | 1820-1917 | 74LS240N | | | | | # PARTS ON THIS SCHEMATIC E1-3,6 U1,2,7,9,10,23-29,34 TP9,10 # IC POWER SUPPLY CONFIGURATIONS TOM Two 128K ROMs are used on the 64100-66532 CPU Board. XU8 and XU11 are on the board to support the older 64K ROMs. O O denotes the 2764 ROMs (U8,9,10,11) O denotes the 27128 ROMs (U9,10) Board comes configured in this setting. 4 # SERVICE MANUAL MODEL 64100A DISPLAY CONTROLLER AND DRIVER © COPYRIGHT HEWLETT-PACKARD COMPANY 1981, 1982, 1983 LOGIC SYSTEM DIVISION COLORADO SPRINGS, COLORADO, U.S.A. All Rights Reserved Manual Part No. : Part of Mainframe Manual Microfiche Part No. : See Mainframe Manual # TABLE OF CONTENTS | Section | | Page | |---------|------------------------------------------------|------| | I | GENERAL INFORMATION | 1-1 | | | 1-1. Introduction | 1-1 | | | 1-3. Description | | | II | INSTALLATION AND REMOVAL | 2-1 | | | 2-1. Display Controller | 2-1 | | | 2-3. Display Driver | | | | 2-4. Removal | 2-1 | | | 2-5. Cathode Ray Tube | _ | | | 2-6. Removal | 2-3 | | | 2-7. Installation | 2-4 | | III | OPERATION | 3-1 | | | | | | | 3-1. General | 3-1 | | IV | PERFORMANCE VERIFICATION | 4-1 | | | 4-1. Introduction | 4-1 | | | 4-3. RAM Tests | 4-1 | | | 4-4. Power-up RAM Test | 4-1 | | | 4-5. Upper 32K RAM PV Test | | | | 4-6. Lower 32K RAM PV Test | 4-5 | | | 4-7. Performance Verification Tests | 4-5 | | | 4-9. Performance Verification Commands | 4-7 | | | 4-11. Total PV Test | 4-8 | | | 4-16. Operation Test | | | | 4-20. Data Test | 4-10 | | | 4-23. Address Test | 4-11 | | | 4-26. Byte Operation Test | 4-12 | | | 4-29. Pattern Test | | | | 4-32. Refresh Test | 4-12 | | | 4-36. Delay Test | 4-13 | | | 4-39. Timing Test | 4-14 | | | 4-42. Signature Analysis Test | | | | 4-45. Interaction Test | 4-14 | | | 4-50. Refresh Only Test | | | | 4-55. Troubleshooting Using Signature Analysis | 4-15 | | | 4-57. Service Tools | 4-15 | | | 4-59. SA Tables | | # TABLE OF CONTENTS (CONT'D) | Section | F | age | |---------|----------------------------------------------------------------------------------------------------------------------------------|--------------| | IV | 4-55. SA Tables4 4-58. Display Controller Troubleshooting4 4-59. RAM Troubleshooting4 4-61. RAM Refresh Failure Troubleshooting4 | 1-16<br>1-16 | | v | ADJUSTMENTS | 5-1 | | | 5-1. Display Driver and CRT Adjustments | 5-1 | | VI | REPLACEABLE PARTS | 6-1 | | | 6-1. Introduction | | | | 6-5. Ordering Information | | | | 6-8. Direct Mail Order System | 6-2 | | VII | MANUAL CHANGES | 7-1 | | | 7-1. Introduction | 7-1 | | | 7-3. Manual Backdating | | | VIII | SERVICE | 8-1 | | | 8-1. Block Diagram Theory | 8_1 | | | 8-3. The Display Controller Board | 8-1 | | | 8-8. Address and Data Latches | | | | 8-9. Refresh Mode | | | | 8-12. RAM Write Function | 8-2 | | | 8-13. RAM Read Function | 8-2 | | | 8-14. Display Setup | | | | 8-15. Display Operation | 8-2 | | | 8-22. Display Driver Board | | | | 8-25. Theory of Operation | | | | 8-26. Display Controller | | | | 8-28. RAM Write | | | | 8-29. Address Lines | 8-4 | | | 8-31. RAM Read | | | | 8-32. Display Function | | | | 8-35. Display Driver | 8-5 | | | 8-41. Horizontal Sweep and High Voltage | 8-6 | # LIST OF TABLES | Section | Table Number | Page | |---------|--------------------------------------------------------------------------------------------------|----------------------| | IV | 4-1. PV Error Code | 4-15<br>4-16<br>4-17 | | | 4-6. Display Troubleshooting | 4-21<br>4-23<br>4-24 | | | 4-11. SA Loop B. 4-12. SA Loop C. 4-13. SA Loop D. 4-14. SA Loop E. 4-15. SA Loop G. | 4-26<br>4-27<br>4-28 | | | 4-16. SA Loop H.<br>4-17. SA Loop I.<br>4-18. SA Loop K.<br>4-19. SA Loop L.<br>4-20. SA Loop M. | 4-31<br>4-32<br>4-33 | | | 4-21. SA Loop N. 4-22. SA Loop O. 4-23. SA Loop P. 4-24. SA Loop R. 4-25. SA Loop S. | 4-37<br>4-38<br>4-39 | | | 4-26. SA Loop T | | | VI | 6-1. Reference Designator Abbreviations | 6-4 | | VII | 7-1. Manual Changes | 7-1 | | VIII | 8-1. Truth Table for Video | 8-7 | # LIST OF ILLUSTRATIONS | Section | Figure Number | Page | |---------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------| | I | 1-1. Example of Display Format | | | II | 2-1. Locations of Connectors J1 and J2 | 2-3 | | IV | 4-1. System Awaiting Command Display | 4-7<br>4-8<br>4-9 | | v | 5-1. Location of Display Driver Adjustments | 5-3 | | VII | 7-1. Display Driver Component Locator | 7-3<br>7-11<br>7-13 | | | 7-3. Display Controller Schematic (Sheet 4 of 4) | 7-17 | | VIII | 8-1. Horizontal and Verticle Sync Waveforms | 8-12<br>8-13<br>8-13 | | | 8-4. Display Controller Schematic (Sheet 3 of 4) 8-4. Display Controller Schematic (Sheet 4 of 4) 8-5. Display Driver Block Diagram | 8-19<br>8-21<br>8-22 | | | 8-8. Display Driver Schematic (Sheet 2 of 2) 8-7. Display Driver Schematic | | ### SECTION I #### GENERAL INFORMATION ### 1-1. INTRODUCTION. 1-2. The following subsections provide the service information for the display section of the HP 64100A LOGIC DEVELOPMENT SYSTEM. Included are detailed removal and installation instructions, adjustments for the CRT, and a block diagram level theory-of-operation. Standard service information includes schematics, parts lists, component locators, signature analysis tables, troubleshooting guide, and a table of mnemonics. # 1-3. DESCRIPTION. - 1-4. The display section functions are handled by three electronic assemblies; the Display Controller assembly, the Display Driver assembly, and the cathode ray tube (CRT) assembly. The display screen format provides for 80 characters and 25 rows. The horizontal sweep sync runs at a frequency of 25 KHz; the vertical sweep sync runs at 60 Hz. The dot matrix size for each character is 7 dots wide by 9 dots high. To allow for a border around and between characters, each character is allotted a space 9 dots wide by 15 dots high. The horizontal scanning rate is 25 MHz, 40 nanoseconds per dot (see figure 1-1. Example of Display Format). - 1-5. The display controller board utilizes an Intel 8275A CRT controller to simplify display circuitry. The primary function of the 8275A is to refresh the display by buffering the information from RAM memory and keeping track of the display position of the screen. Figure 1-1. Example of Display Format Figure 1-2. Location of Display Components #### SECTION II ### INSTALLATION AND REMOVAL ### 2-1. DISPLAY CONTROLLER. #### CAUTION NEVER INSTALL OR REMOVE ANY CIRCUIT BOARD WITH THE POWER SWITCHED ON. COMPONENT DAMAGE WILL OCCUR! #### WARNING LETHAL VOLTAGES EXIST THROUGHOUT THE MAINFRAME. POWER LINE SWITCH OFF BEFORE SERVICING OR REMOVING CIRCUIT BOARDS. - 2-2. The Display Controller board must be installed in the second card cage slot from the front of the machine. The slot is labeled "DSPL CNTL". Be sure the card is aligned with the connector on the Motherboard before complete insertion. To remove the Display Controller board, first disconnect any cables that cross over the top of the Display Controller board. The board can now be removed by lifting on the two card extractor levers simultaneously. - 2-3. DISPLAY DRIVER. ### WARNING HAZARDOUS POTENTIALS EXIST ON THE DISPLAY DRIVER BOARD AND ON THE CRT. TO AVOID ELECTRICIAL SHOCK THE FOLLOWING PROCEDURE SHOULD BE CLOSELY ADHERED TO. WEAR SAFETY GLASSES!!! ### 2-4. REMOVAL: - 1. Switch power OFF and disconnect the AC power cord. - 2. Completely remove the five screws that secure the top cover. Also, remove the two (or four) screws that secure the state and timing ground clips to the rear panel. Lift and remove cover. #### CAUTION Discharge the post accelerator lead to the grounding strap only. Component damage will occur if discharged to other areas. #### NOTE THE CRT MAY CHARGE UP BY ITSELF EVEN WHILE DISCONNECTED. DISCHARGE THE CRT BY SHORTING THE POST ACCELERATOR TERMINAL OF THE CRT TO THE CRT GROUND STRAP WITH A JUMP LEAD, BEFORE HANDLING. - 3. Short out the charge on the CRT by connecting a jumper lead between the ground strap of the CRT and the shaft of the screwdriver. Slip the screwdriver under the protective rubber cup of the Post Accelerator lead and then momentarily touch the screwdriver to the metal clip of the Post Accelerator lead. - 4. Disconnect the Post Accelerator lead from the CRT . - 5. Disconnect the cables at J1 and J2 of the display driver, see figure 2-1. - 6. Pull the Display Driver board straight up from the Motherboard socket. The Display Driver can be installed by reversing the order of the removal procedure. Figure 2-1. Location of Connectors J1 and J2 # 2-5. CATHODE RAY TUBE. ### WARNING HAZARDOUS POTENTIALS EXIST ON THE CRT. TO AVOID ELECTRICAL SHOCK THE FOLLOWING PROCEDURE SHOULD BE CLOSELY ADHERED TO. SAFETY GLASSES SHOULD BE WORN WHILE WORKING WITH THE INTERIOR OF THE UNIT EXPOSED. # 2-6. REMOVAL: - 1. Switch power OFF and disconnect the AC power cord. - 2. Completely remove the five screws that secure the top cover. Also, remove the two (or four) screws that secure the state and timing ground clips to the rear panel. Lift and remove cover. ### CAUTION Discharge the post accelerator lead to the grounding strap only. Component damage will occur if discharged to other areas. 3. Short out the charge on the CRT by connecting a jumper lead between the ground strap of the CRT and the shaft of the screwdriver. Slip the screwdriver under the protective rubber cup of the Post Accelerator lead and then momentarily touch the screwdriver to the metal clip of the Post Accelerator lead. #### NOTE THE CRT MAY CHARGE UP BY ITSELF EVEN WHILE DISCONNECTED. DISCHARGE THE CRT BY SHORTING THE POST ACCELERATOR TERMINAL OF THE CRT TO THE CRT GROUND STRAP WITH A JUMPER LEAD. - 4. Disconnect the Post Accelerator lead from the CRT. - 5. Disconnect the cables at J2 of the Display Driver and the cable at the end of the CRT. - 6. Completely remove the four CRT mounting screws, then lift and remove CRT from chassis. # 2-7. INSTALLATION: The CRT can be installed by reversing the order of the removal procedure. Don't forget to replace the ground wire to the upper right CRT mounting screw. # SECTION III # OPERATION # 3-1. GENERAL. 3-2. The Performance Verification section of the Mainframe contains the procedure for testing the various functional areas of the processor to help in isolating malfunctions. There are no external user controls. #### SECTION IV #### PERFORMANCE VERIFICATION - 4-1. INTRODUCTION. - 4-2. If the Mainframe has failed in a display or RAM test, troubleshoot using this section. If there is some doubt as to the failure mode, return to section IV of the Mainframe chapter. - 4-3. RAM TESTS. - 4-4. POWER-UP RAM TEST. # Purpose: This RAM test verifies the ability to read and write from the upper 32K x 16 locations of RAM (address 8002 HEX thru FFFF HEX) located on the Display Controller board. Note that this test occurs only on power up. The lower 32K x 16 locations of RAM (memory mapped address 4000 HEX thru 7FFF HEX) are tested under option test. The option test is initiated by pressing the "opttest" softkey. The upper and lower 32K of RAM have their own PV and display different error messages. ### Area Tested: All upper 32K x 16 locations of RAM including refresh ability, the multiplexed memory Address/Data bus from the CPU, Motherboard connections between CPU and Display Controller board, the demultiplexed Address/Data bus to/from RAM, and the timing and control circuitry. # Operation: - a. The power up RAM test operates differently from the PV test. - b. The RAM test takes approximately 7 seconds. - c. All upper 32K x 16 locations of RAM are toggled to insure READ/WRITE operation. - d. Refresh ability is verified. - e. The operation of the routine is as follows: - 1. Load RAM with a pseudo random count, starting with zero. - 2. Read RAM and compare with count. - 3. Check for an error. If error occurs go to error sequence. - 4. If there is no previous error, wait one second. - 5. Read RAM and compare with count. - 6. Check for an error. If error occurs go to error sequence. - 7. If there is no previous error, load RAM with complement of count, starting at zero. - 8. Read RAM and compare with the complement of the count. - 9. Check for an error. If error occurs go to error sequence (see step f). - 10. If there is no previous error, wait one second. - 11. Read RAM and compare with count. - 12. Check for an error. If error occurs, go to error sequence. - f. If there are not any errors in either RAM error mask then the system will beep twice. But, if an error exists, then the following error sequence occurs for steps a thru e: - 1. Reset the delta timer to prevent auto restart. - 2. Set the SA latch. - 3. Write to and read from the upper 32K locations of RAM. - 4. Provide stimulus to CRT controller. - 5. Output RAM error display header information (including refresh error message if refresh error flag set). - 6. Reset SA latch. - 7. Output individual failing IC number for the upper 32K x 16 memory locations which are contained on all 16 RAM ICs. ### NOTE The Display Controller board has 64K x 16 memory locations on 16 RAM ICs. The older Display Controller boards (with serial prefix numbers less than on the title page of this manual) have 32K x 16 memory locations on 32 RAM ICs. When a RAM failure occurs, the failing unit number might display two failure RAM numbers. When the message is read, use the lower value number and disregard the larger number. The reason this occurs is the firmware has not changed and so the coded RAM failure message remains the same. g. When a failure occurs, the routine attempts to output an error message as follows: SELF-TEST FAILURE <----- blinking RAM TEST: FAILING UNIT NUMBER (S)</pre> \_\_\_\_\_\_ XY <--- older failing RAM numbers (U51-U58 or U65-U72 not used) XY <--- failing RAM number (U23-U30 or U38-U45) "XY" corresponds to the U# of the failing RAM. Depending on which RAM is failing, the display could be affected. Evidence of this is a random pattern on the CRT or incorrect spelling of messages. For this reason the accuracy of a RAM test failure is always suspect. Because each RAM is 1 bit wide, all 16 RAMs are used to store display information. Thus, if any of these 16 RAMs is failing, the display will be unintelligible to various degrees. If the error message displays two failing RAMs, use the lower IC number. ### 4-5. UPPER 32K RAM PV TEST. ## Purpose: The RAM test verifies the ability to read and write from the upper 32K addressable locations of RAM located on the Display Control board and checks for refresh. Note that this test only occurs during PV and is intended to troubleshoot intermittent problems. This test can be run in single step or continuous mode. It displays the number of tests run versus the number of tests failed. If a failure occurs, an error message code will be displayed on the same line. ### Area Tested: All upper 32K x 16 memory locations including refresh ability, the multiplexed memory Address/Data bus from the CPU, Motherboard connections between CPU and Display Controller board, the demultiplexed Address/Data bus to/from RAM, and the timing and control circuitry. ### Operation: - a. This test takes approximately eight seconds. - b. Data from ROM is written into RAM, and then read back and compared to the ROM contents. - c. The second step writes walking 1's and 0's to each RAM address and reads it back. The walking 1's and 0's are visable on the CRT as a blinking pattern with characters moving to the bottom of the screen. NOTE Since the display uses a portion of all 16 RAMs, a failure may affect the ability to display the failed RAM IC number. Example of PV ERROR MESSAGE. RAM TEST: BIT ERROR MASK UPPER BANK=XXXX LOWER BANK=XXXX The XXXX is the hexidecimal representation of the 16 bit error mask. Since there are $64K \times 16$ locations of RAM, each RAM IC is one data bit for the entire upper 32K address range. There is a one to one correlation between the data bit set in the error mask and the failing RAM. Table 4-1. PV ERROR CODE A "1" indicates a failure when the HEX error code is converted to BINARY. Example error: RAM TEST: BIT ERROR MASK UPPER BANK=2004 LOWER BANK=0000 | <br> <br> <br> _ | | 2 | | | | 0 | | | | 0 | | | | ) | 4 | | |------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------------|-----|-----|-----|-----|-----|-----|-----| | - | Մ45 | Մկկ | Մ43 | U42 | U41 | U40 | บ39 | บ38 | U30 | U29 | U28 | U27 | U26 | U25 | U24 | U23 | | - | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | <br> 0<br> | 0 | 0 | 0 | 0 | 1 | 0 | 0 | U43 and U25 have failed. Example error: RAM TEST: BIT ERROR MASK UPPER BANK=0000 LOWER BANK=A010 | <br> A<br> | 0 | 1 | 0 | |-----------------------|-----------------|-----------------------|-----------------------| | <br> U45 U44 U43 U42 | U41 U40 U39 U38 | <br> U30 U29 U28 U27 | <br> U26 U25 U24 U23 | | 1 0 1 0 | 0 0 0 0 | 0 0 0 1 | 0 0 0 0 | U45, U43, and U27 have failed. # NOTE The error message display shows "UPPER BANK" and "LOWER BANK". There is only one bank of RAM on the Display Controller board for mainframes identified by the serial prefix number on the title page of this manual. The XXXX message is still valid. Ignore which BANK the message appears in. Table 4-1 should simplify the error message. - 4-6. LOWER 32K RAM TEST. - 4-7. PERFORMANCE VERIFICATION TESTS. - 4-8. The Performance Verification for the lower 32K of memory is a software routine used by the mainframe to test about 99 % of the circuitry used by the RAM. ### Purpose: This RAM test verifies the ability to read and write from the lower 32K x 16 memory locations of RAM located on the Display Controller board and checks for refresh operation. #### Area Tested: All lower 32K x 16 memory locations of RAM including refresh ability, the multiplexed memory Address/Data bus from the CPU, Motherboard connections between the CPU and Display Controller boards, the demultiplexed Address/Data bus to/from RAM, and the timing and control circuitry. Signature analysis loops can also be tested. #### operation: a. With the operating system initialized and awaiting a command (figure 4-1), press the opt\_test softkey command. The display should show: option test .....press [RETURN] | STATUS: Awaiting Command userid | 14:18 | |---------------------------------------------|-----------| | option_test | | | userid date&time opt test terminal (CMDFIL) | BACKUPETC | | | | | | | Figure 4-1. System Awaiting Command Display | HP 64000 Option Performance Verification | | |------------------------------------------|-------| | Slot # ID # Module | | | 10 0402H 32K Memorv Expander | | | STATUS: Awaiting option_test command | 14:18 | | option_test | | | end (SLOT #) | print | | | | Figure 4-2. Card Cage Directory Display b. The PV now displays a directory of the installed option boards and their card slot numbers (figure 4-2). The lower 32K locations of memory are addressed as a "32K Memory Expander" option and is accessed through option slot 10 with an ID of 0402 HEX. ENTER: 10 .....press [RETURN] c. Bank 1 and Bank 2 refer to the upper 16K and lower 16K of the lower 32K locations of memory in RAM under test. See figure 4-3. # 4-9. PERFORMANCE VERIFICATION COMMANDS. 4-10. Each PV display provides prompting for the commands that can be executed. These commands are selected by "softkeys" which are defined on the following page. ### NOTE The BANK 1 and BANK 2 commands refer to the lower 32K addressable locations of RAM divided into two 16K MEMORY BANKs for PV. Both BANK 1 and BANK 2 operate identically except for the address range they occupy in RAM. Only one set of PV commands will be explained using BANK 1 as the model. cycle.....initiates highlighted test and continues through other tests until the end, next\_test, softkey is pressed. end......terminates test activity and returns display to next higher level. At Total PV Display (Figure 4-3), also resets failure counters to zero. next test.....moves highlight line to following test category. print.....outputs display to attached printer. # 4-11. TOTAL PV TEST. 4-12. Display. All test categories available are shown in this display. When one or more test categories have been executed the results are displayed. Use the display to choose the test categories to be performed or to review the overall results of the PV. | | Host Memory Performance Verificat | ion | | |-------------|-----------------------------------|--------|--------| | 32K Memor | y Expander in card slot #10 | | | | Test | | # Fail | # Test | | Bank 1 | Operation | 0 | 0 | | | Refresh | 0 | 0 | | | Signature Analysis | N/A | 0 | | ank 2 | Operation | 0 | 0 | | | Refresh | 0 | 0 | | | Signature Analysis | N/A | 0 | | (nteraction | n | 0 | 0 | | lefresh Onl | ly | N/A | 0 | | STATUS: Awa | niting option_test command | | 10:10 | | | | | | | end | cycle next test disp test | | print | Figure 4-3. Total PV Display - 4-13. Running the Total PV. To run all the tests shown on the display, press the "cycle" softkey. Each test category is executed and the results are displayed. A complete cycle requires approximately fifteen seconds. Press the "next text" softkey to halt the iterations. - 4-14. Using the Total PV Results. When the tests are complete, examine the # Fail column. All entries zero indicate that approximately 99% of the circuitry has been checked and no errors have been found. - 4-15. A non-zero value represents the number of errors detected in the test category. Determine the exact cause of the error by running the failed test category and viewing the results in detail. Do this by positioning the highlight line over the failed test category and pressing the "disp\_test" softkey. This places the display in the next lower level where the "start" initiates the PV test and the "exit test" ends the PV test. ### 4-16. OPERATION TEST. 4-17. Display. This display shows the four Operation test categories and the test results. Use the display to view test conditions in detail. | | Host Memory Performa<br>Bank 1 Operat | | | | |----------------|---------------------------------------|-------------------|--------|--------| | 32K Memory E | xpander in card slot #10 | | | | | Test | Results (cum | ulative) | # Fail | # Test | | Data | | Data= 0000 (0000) | 0 | 0 | | Address | Address=0000 (0000) | Data= 0000 (0000) | . 0 | | | Byte Operatio | n | | 0 | | | Pattern | | Data= 0000 (0000) | 0 | | | | | | | | | DTATUE. A | :: | | | 40.45 | | olhioo: Hwait. | ing option_test command | | | 10:12 | | | start | exit test | | print | | | | | | | Figure 4-4. Operation Test Display 4-18. Running the Operation Tests. The Operation tests are started by pressing "disp\_test" and then the "start" softkeys. To stop the tests and return to the Display, press the "exit\_test" softkey. Each iteration of the tests takes less than one second. 4-19. Using the Operation Test Results. The total number of errors detected during the tests is shown in the # Fail column. Each error code in the Results column represents a single failure encountered during the last iteration. Each error code in the (cumulative) column represents the sum of all errors detected during the test. Cumulative error codes that differ from Results error codes indicate multiple, or intermittent errors. When the error codes are the same, the errors are systematic. Refer to the appropriate test for an explanation of what the test does and how to decode the errors. # 4-20. DATA TEST. 4-21. Purpose. This test (figure 4-4) checks all data paths for signals LDO through LD15 by writing data to the memory RAMs and then reading it back. When a bit cannot be written and read back in both its high and low level, an error is flagged. During the test, data is written to only one address in each of the 16 RAMs, therefore, a successful test indicates that the data paths are functioning correctly, but it does not imply that all cells in all RAMs are operating properly. See Pattern Test for RAM cell check. Note that address bus failures generally do not affect the reliability of this test. 4-22. Decoding Data Test Errors. All errors found are formatted as a four character hexidecimal word. Each character represents four binary digits, each digit corresponding to a single data line. To decode an error word, convert each character to its binary equivalent and compare it with the chart shown below. If necessary, refer to Table 4-2. for hexidecimal-to-binary conversion. For example, if the error word is 0005, there are errors on the LDO and LD2 data paths. The U-number shown in the chart indicates the RAM that may have a failure. ### a. Data Test Errors. | Hex<br>xxxx= | Binary<br>0000 0000 0000 000<br>1<br>1 | None LD0 LD1 LD1 LD2 LD3 | in error/RAM U1 U17 U2 U18 U3 | |--------------|----------------------------------------|--------------------------|-------------------------------| | | 1 | / | U19 | | | 1 | | U4 | | | 1 | ·- LD7 | U20 | | | 1 | | <b>U</b> 5 | | | 1 | LD9 | U21 | | | 1 | LD10 | U6 | | | 1 | LD11 | U22 | | | 1 | - LD12 | U7 | | | 1 | - LD13 | U23 | | | -1 | - LD14 | <b>U</b> 8 | | | 1 | - LD15 | U24 | | | LD = Low Data | | | ### 4-23. ADDRESS TEST. 4-24. Purpose. Fourteen address lines are checked in this test (figure 4-4) to make certain they are intact. Data is written to selected addresses in the RAMs and read back. When each bit at the selected addresses cannot be written and read at its high and low state, an error is noted. 4-25. Decoding Address Test Errors. Because data errors can cause an address test to fail, both the address bits and data bits are flagged when a failure occurs. After the failure occurs, decode the four character "address error word" using the chart shown below. To decode the "data error word", use the chart shown in the Data Test. Refer to Table 4-2 for hexidecimal-to-binary conversion, if necessary. Significant error conditions follow. a. Address Test Errors. | Hex | Binary | Signal in e | error | |-------|---------------------|-------------|------------------------------| | xxxx= | 0000 0000 0000 0000 | None | | | | 001 | LAO | | | | 001- | LA1 | NOTE | | | 001 | LA2 | | | | 00 1 | LA3 | WhenLA15 = False | | | 001 | $LA^{1}$ | andLA1 $4$ = True | | | 001 | LA5 | then the Memory Mapped I/O | | | 001 | LA6 | is addressed. The lower 32K | | | 00 1 | LA7 | of RAM is addressed over the | | | 001 | LA8 | Memory Mapped I/O. | | | 001 | LA9 | | | | 001 | LA10 | WhenLMAP1 = False then | | | 00 1 | LA11 | BANK 2 is addressed | | | 00-1 | LA12 | | | | 001 | LA13 | WhenLMAP1 = True then | | | LA = Low Address | | BANK 1 is addressed | - b. Address Error = 3FFF. Indicates all address lines are failing. This is because there are only 14 address lines and an error of FFFF cannot be returned from the test. - c. Multiplexed Address Errors. When two address bits are in error, check to see if they are separated by seven bits. This may indicate a single line is failing that is carrying both bits in multiplexed form. Multiplexed address bits are shown below. # Multiplexed Address Bits | Bits | Node | Hex | |-----------|----------|------| | | | | | 0 and 7 | U37 - 11 | 0081 | | 1 and $8$ | U37 - 13 | 0101 | | 2 and 9 | U37 - 12 | 0204 | | 3 and 10 | U37 - 18 | 0408 | | 4 and 11 | U37 - 17 | 0810 | | 5 and 12 | U37 - 16 | 1020 | | 6 and 13 | U37 - 19 | 2040 | 4-26. BYTE OPERATION TEST. 4-27. Purpose. This test (figure 4-4) checks the module's ability to perform byte operations. When the upper and lower bytes cannot be written and read back correctly, an error condition is noted. 4-28. Decoding Byte Operation Errors. The errors found in this test are not decoded. When this test fails and all other tests pass, the failure is probably associated with signals LWRTL and LWRTU in the read/write control circuit. 4-29. PATTERN TEST. 4-30. Purpose. All of the cells in each RAM are checked by this test (figure 4-4). When both the high and low state cannot be written and read back from each cell, a failure is noted. 4-31. Decoding Pattern Test Errors. All errors found are formatted as a four character hexidecimal word. Each character represents four binary digits, each digit corresponding to a single bit. To decode an error word, convert each character to its binary equivalent and compare it with the chart shown below. If necessary, see Table 4-2 for hexidecimal-to-binary conversion. For example, if the error word is 0060, there are errors on the LD5 and LD6 data paths. The U-number shown in the chart indicates the RAM that may have a failure. ### a. Pattern Test Errors. | Hex | Binary | Signal in | error/RAM | |-------|---------------------|-----------|-----------| | xxxx= | 0000 0000 0000 0000 | None | | | | 1 | LDO U1 | | | | 1- | LD1 U1 | 7 | | | 1 | LD2 U2 | | | | 1 | LD3 U1 | 8 | | | 1 | LD4 U3 | | | | 1 | • | 9 | | | 1 | LD6 U4 | | | | 1 | LD7 U2 | 0 | | | 1 | LD8 U5 | | | | 1 | LD9 U2 | | | | 1 | LD10 U6 | | | | 1 | LD11 U2 | 2 | | | 1 | LD12 U7 | | | | 1 | LD13 U2 | 3 | | | -1 | LD14 U8 | | | | 1 | LD15 U2 | <b>կ</b> | | | LD = Low Data | | | # 4-32. REFRESH TEST. 4-33. Display. This display shows the two Refresh test categories available and their test results. Use the display to review test conditions. | | Host Memory Performance Verification<br>Refreshina - No Test | | | |------------|--------------------------------------------------------------|---------------|-------------| | 32K Memory | Expander in card slot #10 | | | | Test | | # Fail | # Test | | ank i | Operation<br>Refresh<br>Signature Analvsis | 0<br>0<br>N/A | 0<br>0<br>0 | | ank 2 | Operation<br>Refresh<br>Signature Analysis | 0<br>0<br>N/A | 0<br>0<br>0 | | nteraction | 1 | 0 | 0 | | efresh Onl | у | N/A | 0 | | TATUS: Awa | iting option_test command | ALCONO. | 10:12 | | | start exit test | | print | Figure 4-5. Refresh Test Display 4-34. Running the Refresh Tests. When this screen is displayed, the two tests are always running. Press the "exit\_test" softkey to stop the tests and return to the Total PV Display. Each iteration takes approximately ten seconds. 4-35. Using the Refresh Results. The total number of errors detected during the tests is shown in the # Fail column. Each error code in the Results column represents a single failure encountered during the last iteration. Each error code in the (cumulative) column represents the sum of all errors detected during the test. Cumulative error codes that differ from Results error codes indicate multiple, or intermittent errors. When the error codes are the same, the errors are systematic. Refer to the appropriate test for an explanation of what the test does and how to decode the errors. # 4-36. DELAY TEST. 4-37. Purpose. This test (figure 4-5) checks for hard failures in the refresh circuitry (a HARD FAILURE implies firmware failure). When data cannot be written to the RAMs and read back correctly after waiting several refresh cycles, an error is noted. When this test fails and all other tests pass, the problem lies in the refresh circuit. 4-38. Decoding Delay Test Errors. All errors found are formatted as a four character hexidecimal word. Each character represents four binary digits, each digit corresponding to a single bit. To decode an error word, convert each character to its binary equivalent and compare it with the chart shown below. See Table 4-2 for hexidecimal-to-binary conversion, if necessary. For example, if the error word is 0A00, there are errors on the LD9 and LD11 data paths. The U-number shown in the chart indicates the RAM that may have a failure. ## a. Delay Test Errors. | Hex | Binary | Signal in error/RAM | |-------|---------------------|---------------------| | xxxx= | 0000 0000 0000 0000 | None | | | 1 | LDO U1 | | | 1- | LD1 U17 | | | 1 | LD2 U2 | | | 1 | LD3 U18 | | | 1 | LD4 U3 | | | | LD5 U19 | | | | LD6 U4 | | | 1 | LD7 U20 | | | 1 | LD8 U5 | | | 1 | LD9 U21 | | | 1 | LD10 U6 | | | 1 | LD11 U22 | | | 1 | LD12 U7 | | | 1 | LD13 U23 | | | -1 | LD14 U8 | | | 1 | LD15 U24 | | | LD = Low Data | | #### 4-39. TIMING TEST. 4-40. Purpose. Soft failures of the refresh circuit are detected in this test (figure 4-5). A SOFT FAILURE implies a software failure. When the circuit refreshes memory more frequently than necessary, the power consumption on the +12 volt supply increases. Also, the mainframe CPU accesses may be delayed by this condition. The test detects statistically significant deviations from normal CPU access rates over a timed interval. When the access rate is not within the normal range, a failure is flagged. 4-41. Decoding Timing Errors. The errors found in this test are not decoded. When the test fails and all other tests pass, the failure is probably associated with refresh operation or the multiplexers U49, U50, or U79 - U82. ### 4-42. SIGNATURE ANALYSIS TEST 4-43. There is no separate display for this test. This test is not used. ### 4-44. INTERACTION TEST. 4-45. Display. There is no seperate display for this test. See the total PV Display, figure 4-3. 4-46. Running the Interaction Test. Position the highlight line over the words "Interaction" on the Total PV display and press the "disp\_test" softkey. Then press the "start" softkey which appears on the lower level display. To exit the test, press the "exit\_test" softkey. 4-47. Purpose. Tests whether BANK 1 and BANK 2 are operating independently. It will also test whether or not RAM is always enabled. The test writes 0000 HEX to BANK 1 and writes FFFF HEX to BANK 2. It then reads BANK 1 and writes 0000 to BANK 2 and then reads BANK 2. This test is repeated with the same data but with the BANKs switched. Any bits which do not have the expected values are flagged as errors. 4-48. Decoding the Errors. Any interacion where some or all of the data written to one BANK is found in the other will probably be associated with the address bus. If LMAP1 is true during the address cycle, then BANK 1, the lower 16K, is being addressed. If LMAP1 is false during the address cycle, then BANK 2, the upper 16K, is being addressed. The enable lines should be checked. 4-49. REFRESH ONLY TEST. 4-50. Display. There is no separate display for this test because this test is not used. | Hex = | Binary | Hex = | Binary | Hex = | Binary | Hex = | Binary | |-------|--------|-------|--------|-------|--------|-------|--------| | 0 | | 4 | -1 | 8 | 1 | С | 11 | | 1 | 1 | 5 | -1-1 | 9 | 11 | D | 11-1 | | 2 | 1- | 6 | -11- | A | 1-1- | E | 111- | | 3 | 11 | 7 | -111 | В | 1-11 | F | 1111 | Table 4-2. Error Code Conversion ### 4-51. TROUBLESHOOTING USING SIGNATURE ANALYSIS. 4-52. Signature Analysis (SA) offers a fast and convenient method of isolating hardware logic failures down to the component level. The basic concept is to utilize a known set of start, stop and clock signals that constantly repeat (loop) with the same timing relationships. When a suspect logic node is probed with a Signature Analyzer while using the start, stop, and clock signals as control inputs, the digital readout (signature) displayed on the analyzer can be compared with the normal signature of that node to determine if the timing relationships are proper. With the 64100A Mainframe, looping is provided by the PV software program and the normal signatures for various nodes are listed in the tables 4-10 thru 4-28. 4-53. SERVICE TOOLS. ### 4-54. SUGGESTED SERVICE TOOLS ARE: - 1. HP 5004A or 5005A Signature Analyzer - 2. Digital Voltmeter - 3. Oscilloscope - 4. Standard hand tools for electronic PC board repair. 4-55. SA TABLES. 4-56. The basic procedure is to refer to the appropriate table (i.e., the one that corresponds to the loop that PV was exercising when the failure was noted) and connect the Signature Analyzer to the Test Points called for in the table. Next, verify that the Vh signature indicated in the test set-up is proper. This signature is very important since it verifies that the start, stop and clock signals are normal. If this signature is good, proceed with the signatures listed in the table while referring to the appropriate schematic for guidance. If an improper signature is noted, check on both sides of the device to determine if it is causing the problem or if the problem has its origin further upstream. 4-57. If SA is taken using a 5004A Signature Analyzer, and loop S is good, it will be necessary to troubleshoot the shift registers U76 and U77 to the video output signals LIVID and LIVD with an oscilloscope and logic probe. However, if a 5005A Signature Analyzer is used, SA can be taken. The reason being, this circuitry is run by a 25 MHz signal called DOTCLK and the 5004A will not operate at that speed. If the signatures in loop S are good, and the circuitry from the shift registers U76 and U77 to the video output check good, then check the high voltage, the horizontal sync, and the vertical sync on the Display Driver board. Waveforms for the sync signals are provided in section VIII. 4-58. DISPLAY CONTROLLER TROUBLESHOOTING. 4-59. RAM TROUBLESHOOTING. 4-60. RAM troubleshooting is divided into simple RAM failure and RAM refresh failure. Different circuitry may be causing the different failure types. ### Table 4-3. RAM Troubleshooting REFRESH ERROR ON DISPLAY....go to RAM refresh failure trouble-shooting table. SIMPLE RAM ERROR ON DISPLAY....go to simple RAM failure trouble-shooting table. ILLEGIBLE DISPLAY....use signature analysis test loop determination table to discern failure type. REFRESH ERROR....go to RAM refresh failure troubleshooting table. SIMPLE RAM ERROR....go to simple RAM failure troubleshooting table. ### Table 4-4. Simple RAM Failure Troubleshooting #### STEP 1. LEGIBLE DISPLAY? YES....replace RAM(s) DOESN'T FIX PROBLEM....go to step 2. Since the RAM is used to store display information, the failure may be corrupting the displayed failure information. The SA RAM failure summary table will give you this information. NO....go to step 2. Since the RAM is used to store display information, the failure may be corrupting the displayed failure information. The SA RAM failure summary table will give you this information. STEP 2. RAM FAILURE SUMMARY....use the RAM failure summary SA setup table to find failing RAM IC(s) and replace. DOESN'T FIX PROBLEM....go to step 3. The failure may be due to a failure in the data path to the RAM, addressing or control. CPU RAM writes will allow you to check for this type of failure. STEP 3. CPU RAM WRITES....use signature analysis setup K table (CPU RAM writes setup). First, check the ability of the CPU to write information to the RAM. GOOD Vh....take signatures BAD SIGS ON RAM TIMING AND CONTROL SIGNALS....use signature analysis setup U table (RAM cycle selector/generator setup) to troubleshoot. If these signals are not correct information may not be written to or read from RAM correctly. Since these signals are mostly Vh and 0000, an error in these signals may not be detected. BAD SIGS ON MEMORY DATA OR ADDRESS BUS. These bad signatures indicate a failure of the CPU to write correct data to RAM. This could be due to the CPU, the connections from the CPU to the RAM, the pullups on the MB, the address latches on the CPU I/O board, any IC that connects to the buses, or the address multiplexers. NO BAD SIGNATURES....go to step 4. The addresses checked in CPU RAM writes was only during the CAS strobe portion of the address. A failure in the row/column multiplexers might not be detected. CPU RAS address check will let you find a failure of this type. BAD Vh....troubleshoot the signature analysis latch and the CPU timing and control circuitry on the CPU, I/O board using a scope. STEP 4. CPU RAS ADDRESS CHECK....use signature analysis setup L table (CPU RAS address check setup). BAD Vh....go to signature analysis setup U table (RAM cycle selector/generator setup) to troubleshoot. GOOD Vh. NO BAD SIGS....go to step 5. TIMING AND CONTROL SIGNATURE ERRORS....use signature analysis setup U table (RAM cycle select/generator setup) to troubleshoot. STEP 5. ADDRESS SIGNATURE ERRORS....use signature analysis setup M table (CPU RAM reads setup). Before signatures on the output of the RAM can be correct, addressing and data from the CPU must be correct. You should have already checked these functions using CPU RAM writes and CPU RAS address check. BAD Vh. NO CLOCK SIGNAL....go to signature analysis setup U table (RAM cycle selector/generator setup) to troubleshoot. NO START/STOP SIGNAL....go to ROM troubleshooting table. GOOD Vh. RAM or RAM ADDRESS TIMING AND CONTROL SIG ERRORS....go to signature analysis setup U table (RAM cycle selector/generator setup) to troubleshoot. DATA CONTROL AND DECODE SIG. ERRORS....use signature analysis setup N table (RAM access control and decode setup) to trouble-shoot. DATA OR ADDRESS SIGNATURE ERRORS....troubleshoot. - 4-61. RAM REFRESH FAILURE TROUBLESHOOTING. - 4-62. RAM refresh is accomplished by the display accesses to RAM. Circuitry in the display counters causes a RAS address for each of the 128 row addresses of both banks of RAM to be generated as the display accesses the RAM for display information. Troubleshooting in this section will allow you to isolate problems with individual RAM ICs or with the display address counters, CRT controller, and control circuitry. - 4-63. Retention of the RAM ICs may be greater than 1 sec. Even with refresh not operating, only a few RAM ICs may fail the RAM refresh test. Taking the key signatures in display RAS Address check will verify that the refresh circuitry is working. Table 4-5. RAM Refresh Failure Troubleshooting ### STEP 1. LEGIBLE DISPLAY? YES....replace failing RAM IC(s) DOESN'T FIX PROBLEM....go to step 2. Since the RAM is used to store display information, the failure may be corrupting the displayed failure information. The RAM failure summary SA setup table will give you this information. NO....go to step 2. Since the RAM is used to store display information, the failure may be corrupting the displayed failure information. The signature analysis RAM failure summary table will give you this information. STEP 2. RAM FAILURE SUMMARY....use the RAM failure summary SA setup table to find the failing RAM IC(s) and replace. DOESN'T FIX PROBLEM....go to step 3. Refresh is accomplished by the display accesses to RAM, CRT controller outputs-hardware setup will check to see that the CRT controller is operating correctly. STEP 3. CRT CONTROLLER OUTPUTS-HARDWARE....use signature analysis setup 0 table (CRT controller outputs-hardware loop setup). BAD Vh. NO CLOCK....troubleshoot. NO START/STOP....go to step 5. VALID Vh. CRT CONTROLLER IC PINS 1-5, 7-8 SIGNATURE ERRORS....go to step 5. The CRT controller is not operating correctly, CPU program of the CRT controller will allow you to verify that the CRT controller is being programmed correctly by the CPU. OTHER SIGNATURE ERRORS....troubleshoot NO BAD SIGNATURES....go to step 4. If the display address counters are not working correctly, refresh may not be done. Addresses are checked only during the RAS portion of the address since the RAS addressing is what does the refresh for the RAM. STEP 4. DISPLAY RAS ADDRESS CHECK....use signature analysis setup R table (display RAS address check setup). BAD Vh. NO CLOCK....use signature analysis setup U table (RAM cycle selector/generator setup) to troubleshoot. NO START/STOP....go to step 5. VALID Vh. ADDRESS TIMING AND CONTROL SIG ERRORS....use signature analysis setup U table (RAM cycle selector/generator setup) to troubleshoot. OTHER SIG ERRORS....troubleshoot. STEP 5. CPU PROGRAM OF CRT CONTROLLER....use signature analysis setup P table (CPU program of CRT controller setup). BAD Vh. NO CLOCK....use signature analysis setup N table (RAM access control and decode setup) to troubleshoot. NO START/STOP....go to ROM troubleshooting table, step 4. VALID Vh. BUFFER TIMING AND CONTROL SIG ERRORS....use signature analysis setup N table (RAM access control and decode setup) to troubleshoot. NO BAD SIGNATURES....check power supplies and clock to CRT controller. If outputs are bad and all inputs are good, replace the CRT controller. ## Table 4-6. Display Troubleshooting ARE THE DISPLAY AND CHARACTERS THE CORRECT SIZE AND INTENSITY?.... First, isolate the problem to the Display Controller or driver boards. YES....go to Display Controller troubleshooting table. The correct size indicates that the driver boards are operating correctly. If the display is wrong, it is because the display controller is sending the wrong video information. NO....are HSYN, VSYN, and VIDEO signals correct coming from the Display Controller board? YES....troubleshoot Display Driver NO....go to Display Controller troubleshooting table. ## Table 4-7. Display Controller Troubleshooting STEP 1. CRT CONTROLLER OUTPUTS-DISPLAY TEST....use signature analysis setup S table (CRT controller outputs-display test setup). BAD Vh. NO CLOCK....troubleshoot with scope NO START/STOP....go to step 3. VALID Vh. CRT CONTROLLER IC PINS 1-5, 7-8 SIGNATURE ERRORS....go to step 3. The CRT controller is not operating correctly, CPU program of the CRT controller will allow you to verify that the CRT controller is being programmed correctly by the CPU. CRT CONTROLLER IC HCCO-6 OUTPUT SIGNATURE ERRORS....go to step 2. If the character code outputs are wrong, it may be because the CRT controller is getting wrong information from RAM OTHER SIGNATURE ERRORS....troubleshoot. NO BAD SIGNATURES....use scope to troubleshoot video circuitry. The video circuitry runs at 25 MHz; this is too fast for signature analysis so a scope is required to troubleshoot. STEP 2. CRT CONTROLLER READ FROM RAM....use signature analysis setup T table (CRT controller read from RAM setup). BAD Vh. NO CLOCK....use signature analysis setup U table (RAM cycle selector/generator setup) to troubleshoot. NO START/STOP....use signature analysis setup O table (CRT controller outputs-hardware loop setup) to troubleshoot. VALID Vh. RAM TIMING AND CONTROL OR ADDRESS MUX CONTROL SIG ERRORS.. use signature analysis setup U table ( RAM cycle selectorgenerator setup) to troubleshoot. RAM DATA OUTPUT SIGNATURE ERRORS ONLY...use signature analysis setup R table (display RAS address check setup) to check RAS address to RAM. If no errors are found, suspect the RAM or any IC connected to the RAM memory data bus. OTHER BAD SIGNATURES....troubleshoot. NO BAD SIGNATURES....check power supplies and clock to CRT controller. If outputs are bad and all inputs are good, replace the CRT controller. STEP 3. CPU PROGRAM OF CRT CONTROLLER....use signature analysis setup P table (CPU program of CRT controller). BAD Vh. NO CLOCK....signature analysis setup N table (RAM access control and decode setup) to troubleshoot. NO START/STOP....go to ROM troubleshooting table, step 4. BUFFER TIMING AND CONTROL SIG ERRORS....use signature analysis setup N table (RAM access control and decode setup) and signature analysis setup U table (RAM cycle selector/generator setup) to troubleshoot. OTHER SIGNATURE ERRORS....troubleshoot. NO BAD SIGNATURES....check power supplies and clock to CRT controller. If outputs are bad and all inputs are good, replace the CRT controller. ### Table 4-8. SA Loop Determination ### LOOPNAME and SETUP NAME: TEST LOOP DETERMINATION The memory signature analysis latch is set and reset during the execution of the software tests. The interval is unique to the test being performed. In the event that the display is not functioning correctly, this test can be used to determine which of the tests the mainframe is executing. All option boards removed All jumpers in the NORMAL position ST/SP/START = pos. edge : CPU Bd. TP10 (MEM SA LATCH) QUAL/STOP = neg. edge : CPU Bd. TP10 (MEM SA LATCH) CLOCK = pos. edge : CPU Bd. TP1 (LSTB) ### Signatures Vh = CA27 POWER-ON RAM TEST LOOP - SIMPLE RAM FAILURE Go to simple RAM failure troubleshooting. Vh = AH68 POWER-ON RAM TEST LOOP - REFRESH FAILURE Go to RAM refresh failure troubleshooting. Vh = AU94 DISPLAY TEST If wrong or no display, go to display troubleshooting. Vh = XXXX NO RECOGNIZABLE Vh Go to ROM troubleshooting ## Table 4-9. RAM Failure Sumary ### LOOPNAME: POWER-ON RAM TEST FAILURE OR REFRESH FAILURE If a failure is detected during the power-on RAM self-test, the test enters a signature analysis loop that writes and reads RAM and stimulates the CRT controller. The loop also outputs the error mask onto the memory data bus and the CPU attempts to display the failing IC numbers. Since the display information is stored in RAM, the output to the display of the failing RAM IC numbers may be illegible. This setup allows the taking of signatures on the memory data bus during the time that the error mask are present. The value of the signatures and data bit may be decoded to isolate the failing RAM IC numbers. Executing power-on RAM test or refresh failure loop: ST/SP/START = pos. edge : CPU Bd. TP10 (MEM SA LATCH) QUAL/STOP = pos. edge : CPU Bd. TP10 (MEM SA LATCH) CLOCK = pos. edge : CPU Bd. TP9 Vh = 0007 ### Signature | | 0000 | 0002 | 0004 | 0006 | | |-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | Bit | | Failing RAM | on Display | Controller | Bd. | | LD0 LD1 LD2 LD3 LD4 LD5 LD6 LD7 LD8 LD9 LD10 LD11 LD12 LD13 | no failure | U23<br>U24<br>U25<br>U26<br>U27<br>U28<br>U29<br>U30<br>U38<br>U39<br>U40<br>U41<br>U42<br>U43 | U51<br>U52<br>U53<br>U54<br>U55<br>U56<br>U57<br>U58<br>U65<br>U66<br>U67<br>U68<br>U69 | U23,<br>U24,<br>U25,<br>U26,<br>U27,<br>U28,<br>U29,<br>U30,<br>U39,<br>U40,<br>U41,<br>U42, | U52<br>U53<br>U54<br>U55<br>U56<br>U57<br>U58<br>U65<br>U66<br>U67<br>U68<br>U69 | | LD14<br>LD15 | no failure<br>no failure | Ծ44<br>Ծ45 | U71<br>U72 | Ծ44,<br>Ծ45, | - | Table 4-10. Signature Analysis Loop A Test failure or circuit: Power-up RAM Test failure Procedure: S/A hookup: Start = Pos edge CPU Bd. TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Pos edge CPU Bd. TP1 (LSTB) VH = CA27 | Node | Sig | Node | Sig | |--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------| | U 65-2<br>U 65-11<br>U 66-2<br>U 66-14<br>U 66-14<br>U 67-2<br>U 67-14<br>U 68-14<br>U 68-11<br>U 68-11<br>U 68-14 | P29H<br>9CPU<br>6445<br>50C0<br>U94H<br>APH5<br>4534<br>A91A<br>U664<br>F8FF<br>5FAC<br>2838<br>4985<br>0128 | U 70 - 357<br>U 770 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - 120 - | P8UF<br>3963<br>PA14<br>U175<br>UU77<br>H56FA<br>F47H<br>F864<br>1A71<br>C5644<br>5CH1<br>H4A92<br>38HF<br>PUUF | Table 4-11. Signature Analysis Loop B PC Board: Display Controller Board Test failure or circuit: Power-up RAM failure - Data writes to RAM Procedure: S/A hookup: Start = Pos edge CPU Bd. TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Neg edge Disp Controller U21-10 (HWRT) VH = 40P9 \* = Probe Blinking | Node Sig | Node | ; S | Sig | |----------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------|-----| | U 70- 1 40P9<br>U 70- 3 CPP7<br>U 70- 5 F7C2<br>U 70- 7 H7H9<br>U 70- 9 07H2<br>U 70-12 1H3P<br>U 70-14 7C0C<br>U 70-16 0CC1<br>U 70-18 379A | | 71-1 0000<br>71-11 17F2<br>71-12 PCH0<br>71-13 643A<br>71-14 9A6A<br>71-15 PCSC<br>71-16 8658<br>71-17 A730<br>71-18 6U1A<br>71-19 40P9 | | Table 4-12. Signature Analysis Loop C Test failure or circuit: Power-up Ram failure Procedure: S/A hookup: Start = Pos edge CPU Bd. TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Pos edge Disp Controller TP11 (HPRAS) VM = 7M37 \* = Probe Blinking | No | de | Sig | Node | Sig | |----|---------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | | U 18- 7 U 48- 5 U 49- 4 U 49- 9 U 50- 4 U 50- 9 U 50-12 | 0000<br>7H37<br>2HP3<br>626H<br>170P<br>96CP<br>HACA<br>FH20<br>463H | U 65-2<br>U 65-4<br>U 65-7<br>U 65-7<br>U 65-11<br>U 68-2<br>U 68-4<br>U 68-11<br>U 68-11<br>U 68-12<br>U 68-14 | 2HP3<br>50H4<br>626H<br>1USA<br>6A339<br>170P<br>96CP<br>9C89<br>HACA<br>FH20<br>3C0A<br>463H | Table 4-13. Signature Analysis Loop D Test failure or circuit: Power-up RAM failure - Data write to RAM and column address Procedure: S/A hookup: Start = Pos edge CPU Bd. TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Neg edge Disp Controller TP6 (LPCAS) VH = 7H37 \* = Probe Blinking | Node | Sig | Node | Sig | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------| | U 18- 2<br>U 48- 3<br>U 49- 3<br>U 449- 3<br>U 550-12<br>U 550-12 | 5 0000<br>8 8C0C<br>7 38HU<br>4 0P 0<br>4 0P 0<br>4 0UH9<br>7 7143<br>2 0UH9<br>7 2PP<br>7 2PP<br>7 287<br>7 7143<br>2 0UH9<br>7 2PP<br>7 287<br>7 266<br>4 0US1<br>2 8C0C<br>4 U63F<br>3 8HU<br>4 3HU<br>4 3HH2 | U 70-357<br>90-40-10-10-10-10-10-10-10-10-10-10-10-10-10 | H495P8498U FF864795663 | Table 4-14. Signature Analysis Loop E Test failure or circuit: Power-up RAM failure, RAM outputs Procedure: S/A hookup: Start = Pos edge CPU Bd. TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Pos edge Disp Controller TP15 Vh = P000 | Node | Sig | Node | Sig | |--------------------|----------------|--------------------|--------------| | U 23-14 | BAAA | U 38-14 | AH28 | | U 31-3<br>U 71-11 | 8AAA<br>8AAA | U 70-3 | AH28 | | U 24-14<br>U 31-5 | P 444<br>P 444 | U 39-14<br>U 70-5 | 0211<br>0244 | | U 71-12 | P 4 4 4 | 0 70 5 | Coraci de de | | U 25-14<br>U 31-7 | 9838<br>9838 | U 40-14<br>U 70-7 | APH6<br>APH6 | | U 71-13 | 9838<br>9838 | , | 1911 111(4 | | U 26-14<br>U 31-9 | 4A2H<br>4A2H | U 41-14<br>U 70-9 | 6251<br>6251 | | U 21-14 | 4A2H | <i>,</i> | W 6 | | U 27-14<br>U 31-12 | PU53<br>PU53 | U 42-14<br>U 70-12 | CF46<br>CF46 | | Ü 71-15 | PUS3 | | | | U 28-14<br>U 31-14 | 4013<br>4013 | U 43-14<br>U 70-14 | FF7H<br>FF7H | | Ü 71-16 | 4013 | | | | U 29-14 | SAH3 | U 44-14<br>U 70-16 | F8AA<br>F8AA | | U 31-16<br>U 71-17 | 5AH3<br>5AH3 | | | | U 30-14 | A247 | U 45-14<br>U 70-18 | CUUU<br>CUUU | | U 31-18<br>U 71-18 | A247<br>A247 | | | | | | | | | | | | | | | | · | | | | | | | Table 4-15. Signature Analysis Loop G Test failure or circuit: Power-up RAM failure Procedure: S/A hookup: Start = Pos edge Disp Controller TP3 (Vert Sync) Stop = Neg edge Disp Controller TP3 (Vert Sync) Clock = Pos edge Disp Controller TP7 (HDRAS) Vh = P5H2 \* = Probe Blinking | Node | Sig | Node | Sig | | |---------|--------------|---------|-------------|--| | | | j | | | | U 17-3 | CP11 | U 58-11 | A775 | | | | | U 58-12 | 8H02 | | | U 18-7 | P 5H2* | U 58-13 | 2P42 | | | | | U 58-14 | 0963 | | | U 21-2 | SFC1 | U 58-15 | 52A | | | U 48-5 | PSH2* | U 65-4 | SCF3 | | | W 10 W | 1 (1 fa., 4) | U 65-7 | 4U2A | | | U 49-4 | CP11 | U 65-9 | AC8F | | | Ü 49-7 | AAU8 | 1.7 1.0 | 7 7 43 43 7 | | | U 49-9 | 4P5P | U 68-4 | 88UH | | | | | Ū 68-7 | 42A7 | | | U 50-4 | 6H2U | U 68-9 | 68H0 | | | U 50-7 | A775 | U 68-12 | FC90 | | | U 50-9 | 8H0i | | | | | U 50-11 | 1734 | | | | | U 56-11 | P2A0 | | | | | U 56-12 | AAU8 | | | | | U 56-13 | 4P5P | | | | | U 56-14 | 6H2U | | | | | U 56-15 | SUSF | | | | | | | | | | | | | | | | | | | | | | NOTE: If the signatures of U65 and U68 are unstable, use NEG clock edge for these two components. Table 4-16. Signature Analysis Loop H Test failure or circuit: Power-up RAM failure Procedure: S/A hookup: Start = Pos edge Disp Controller TP3 (Vert Sync) Stop = Neg edge Disp Controller TP3 (Vert Sync) Clock = Neg edge Disp Controller TP13 Vh = P5H2 \* = Probe Blinking | Node | Sig | Node | Sig | | |-------------------|----------------|--------------------|----------------|---| | U 1 -11 | PSH2* | U 57-11<br>U 57-12 | 6C86<br>8PS4 | • | | U 17-5<br>U 17-6 | P5H2*<br>0000* | U 57-13<br>U 57-14 | U2P6<br>73P7 | | | U 18-7 | P5H2* | U 66-4<br>U 66-7 | 8P54<br>6C86 | | | U 47-6 | P5H2* | U 66-9<br>U 66-12 | 1734<br>9635 | | | U 48-5 | *0000 | U 67-4 | P5H2* | | | U 49-4<br>U 49-7 | 0000*<br>0000* | U 67-7<br>U 67-9 | P5H2*<br>P5H2* | | | U 49-9<br>U 50-4 | 0000*<br>6086 | | | | | U 50-7 | 8P54 | | | | | U 50-9<br>U 50-12 | U2P6<br>73P7 | | | | | | | | | | | | | | | | Table 4-17. Signature Analysis Loop I Test failure or circuit: Any test - Arbitrator circuit - No clocks on TP6, TP7, or TP11. Procedure: Remove CPU Bd., I/O Bd., and Disp Driver Bd. Move TEST jumper to TEST position. S/A hookup: Start = Pos edge TP14 Stop = Pos edge TP14 Clock = Pos edge TP2 Vh = UP73 \* = Probe Blinking | Sig | Node | Sig | | |---------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 55H1 | U20-6 | UP73 | | | UP51 | U20-8 | H4C1 | | | 8135 | U22-1 | 0000 | | | 86F $1$ | U22-4 | 0000 | | | ACA2 | U22-13 | 669P | | | 8117 | U35-1 | 0022 | | | | U35-4 | 2275 | | | ACA2 | | | | | UP73* | U36-8 | UP73 | | | 55H1 | U36-11 | HF06 | | | 7U24 | U37-3 | 7U46 | | | | U37-6 | UP51 | | | | | | | | | | | | | UF74 | | | | | | U48-5 | 7U46 | | | | U48-9 | 7U06 | | | HF06 | U48-11 | 0022 | | | 2275 | | | | | | ĺ | | | | | 55H1<br>UP51<br>8135<br>86F1<br>ACA2<br>8117<br>ACA2<br>UP73*<br>55H1<br>7U24<br>UP73<br>UP73<br>UP73<br>UF74<br>UF74 | 55H1 U20-6<br>UP51 U20-8<br>8135 U22-1<br>86F1 U22-4<br>ACA2 U22-13<br>8117 U35-1<br>U35-4<br>ACA2<br>UP73* U36-8<br>55H1 U36-11<br>7U24 U37-3<br>UP73 U37-6<br>UP73 U37-6<br>UP73 U37-8<br>UF74 U48-5<br>U48-5<br>U48-9<br>U48-9<br>U48-11 | 55H1 U20-6 UP73<br>UP51 U20-8 H4C1 8135 U22-1 0000<br>86F1 U22-4 0000<br>ACA2 U22-13 669P 8117 U35-1 0022<br>U35-4 2275 ACA2 UP73* U36-8 UP73<br>55H1 U36-11 HF06 7U24 U37-3 7U46<br>UP73 U37-6 UP51<br>UP73 U37-8 7U46<br>UP73 U37-11 7U24 UF74 U48-5 7U46<br>U48-9 7U06<br>HF06 U48-11 0022 | ## Table 4-18. Signature Analysis Loop K LOOPNAME: POWER ON RAM TEST - SETUP NAME: CPU RAM WRITES If a failure is detected during the power-on RAM self test, the test enters a signature analysis loop that writes and reads RAM and stimulates the CRT controller. The loop outputs the error mask onto the memory data bus and the CPU attempts to display the failing IC number(s). This setup allows the checking of the CPU data path to the RAM during the write to RAM by the CPU. The CPU address path from the CPU to the multiplexers is also checked. The mainframe may be forced to execute the power-on RAM failure test by removing RAM IC A5U23. ST/SP/START = pos. edge : CPU TP10 (SA LATCH) [NORMAL MODE] QUAL/STOP = neg. edge : CPU TP10 (SA LATCH) CLOCK = pos. edge : CPU TP13 (LMWRT) VH = H37A | vn - n3(. | n | | | | | |-----------|-------|--|---|---------|----------| | บ 16- 6 | 0001 | | 1 | J 70- 3 | 728H | | U 16- 8 | 0001 | | | J 70- 5 | | | 0 10- 0 | 0001 | | | J 70- 7 | | | บ 23- 3 | 0001 | | | J 70- 9 | | | U 23- 4 | 0001 | | | J 70-12 | | | 0 23- 4 | 0001 | | | J 70-12 | | | | | | | J 70-14 | | | บ 37- 8 | 0001 | | | J 70-18 | | | 0 31- 0 | OOOT | | , | ) (0-TO | roor | | บ 38- 3 | 0001 | | 1 | J 71-11 | 7045 | | | 0001 | | | J 71-12 | | | บ 65- 2 | 63F3 | | | J 71-13 | | | บ 65- 5 | | | | J 71-14 | | | บ 65-11 | | | | J 71-15 | | | บ 65-14 | | | | 71-16 | | | , | | | | J 71-17 | - | | บ 66- 2 | U7H3 | | | J 71-18 | | | | на56 | | | , | <b>J</b> | | | 44P6 | | | | | | | 8A4P | | | | | | | | | | | | | บ 67- 2 | 0001 | | | | | | บ 67- 5 | 1A8F | | | | | | | F7PA | | | | | | บ 67-14 | 683U | | | | | | | | | | | | | บ 68- 2 | | | | | | | บ 68- 5 | | | | | | | บ 68-11 | 6019 | | | | | | 77 (0 1). | TTADA | | | | | U 68-14 U08C # Table 4-19. Signature Analysis Loop L LOOPNAME: POWER-ON RAM TEST - SETUP NAME: CPU RAS ADDRESS CHECK This setup checks CPU addressing during the RAS address to RAM. The mainframe may be forced to execute the RAM failure by removing RAM IC A5U23. ST/SP/START = pos. edge : CPU TP10 (SA LATCH) [NORMAL MODE] QUAL/STOP = neg. edge : CPU TP10 (SA LATCH) CLOCK = pos edge : DSP TP11 (HPRAS) VH = 7H37 | 12-3 | • | | | | | |---------|------|---------|------|--------|------| | บ 16- 6 | 7H37 | บ 65- 2 | 2HP3 | U68-11 | FH20 | | บ 16- 8 | 7н37 | ช 65- 4 | 50Н4 | U68-12 | 3COA | | | | บ 65- 5 | 626н | U68-14 | 463Н | | บ 18- 7 | 0000 | ช 65- 7 | 1U5A | | | | U 18-11 | 0000 | ช 65- 9 | 6A39 | | | | บ 18-12 | 0000 | ช 65-11 | 170P | | | | | | ช 65-12 | 7266 | | | | บ 23- 3 | 7H37 | ช 65-14 | 0051 | | | | ช 23- 5 | 463н | | | | | | บ 23- 6 | HACA | บ 66- 2 | 40P0 | | | | U 23- 7 | FH20 | บ 66- 4 | 3нн7 | | | | | 0U51 | บ 66- 5 | OUH9 | | | | บ 23-10 | 626н | บ 66- 7 | 72PP | | | | บ 23-11 | 170P | บ 66- 9 | 7P00 | | | | บ 23-12 | 96CP | U 66-11 | 0337 | | | | บ 23-13 | 2HP3 | U 66-12 | OF74 | | | | บ 23-15 | 7н37 | บ 66-14 | 7143 | | | | บ 38- 3 | 7Н37 | บ 67- 2 | 0000 | | | | | | บ 67- 4 | 7н37 | | | | Մ 48- 4 | 7H37 | ช 67- 5 | 8694 | | | | บ 48- 5 | 7H37 | ช 67- 7 | UCA3 | | | | | | ช 67- 9 | U63F | | | | บ 49- 4 | 2HP3 | บ 67-11 | 8coc | | | | บ 49- 7 | 626н | บ 67-12 | 45P8 | | | | บ 49- 9 | 170P | บ 67-14 | 38ни | | | | Մ 49-12 | 0U51 | | _ | | | | _ | | บ 68- 2 | 96CP | | | | ช 50- 4 | 96CP | บ 68- 4 | PC89 | | | | ช 50- 7 | HACA | บ 68- 5 | HACA | | | | ช 50- 9 | FH20 | บ 68- 7 | А78н | | | | บ 50-12 | 463н | บ 68- 9 | C017 | | | ## Table 4-20. Signature Analysis Loop M ## LOOPNAME: POWER-ON RAM TEST - SETUP NAME: CPU READS RAM This setup checks the data as it is being read from RAM by the CPU, addressing by the CPU, and CAS addressing to RAM. The mainframe may be forced to execute the RAM failure loop by removing RAM IC A5U23. ST/SP/START = pos. edge : CPU TP10 (SA LATCH) [NORMAL MODE] QUAL/STOP = neg. edge : CPU TP10 (SA LATCH) CLOCK = pos. edge : DSP TP15 (U31 ENABLE) VH = P000 | VH = POO | 0 | | | | | | |----------|-----------------------|--------|---------|------|--|--| | | | | | | | | | _ | | | | _ | | | | U 1-8 | P000 | | J 31- 3 | AAA8 | | | | | | | J 31- 4 | 5AH3 | | | | บ 7-3 | P000 | | J 31- 5 | Бййй | | | | | | | J 31- 6 | 4013 | | | | ช 15- 4 | H555 | | J 31- 7 | 9838 | | | | ช 15- 5 | high | Ţ | J 31- 8 | PU53 | | | | บ 15- 6 | high | Ţ | J 31- 9 | 4A2H | | | | ช 15- 8 | | Ţ | J 31-11 | 4A2H | | | | บ 15-10 | 3555 | Ţ | J 31-12 | PU53 | | | | | | | J 31-13 | 9838 | | | | บ 16- 1 | high | τ | J 31-14 | 4013 | | | | บ 16- 2 | 0000 | Į | J 31-15 | Р444 | | | | บ 16- 4 | P000 | Ţ | J 31-16 | 5AH3 | | | | บ 16- 5 | 0000 | Ţ | J 31-17 | 8AAA | | | | บ 16- 6 | P000 | Ţ | J 31-18 | A247 | | | | บ 16- 8 | P000 | Ţ | J 31-19 | 0000 | | | | | | r<br>· | | | | | | ช 18- 7 | 0000 | Ţ | J 35-10 | 0000 | | | | บ 18- 9 | P000 | | | | | | | | | Ţ | J 37- 8 | P000 | | | | U 21-8 | 3555 | τ | J 37-10 | 0000 | | | | U 21-10 | 0000 | Į | J 37-11 | P000 | | | | | | Ţ | 37-12 | 0000 | | | | บ 23- 3 | P000 | | | | | | | ប 23- 4 | P000 | Ţ | J 46- 1 | P000 | | | | ช 23- 5 | H555 | Ţ | J 46-11 | P000 | | | | บ 23- 6 | 9 <b>F</b> 7 <b>F</b> | | | | | | | ช 23- 7 | 5CCC | Ţ | J 48- 2 | P000 | | | | บ 23- 9 | 3C89 | Ţ | J 48- 4 | 0000 | | | | U 23-10 | 1PFH | Ţ | J 48- 5 | P000 | | | | U 23-11 | PAFA | | | | | | | บ 23-12 | CH21 | Ţ | J 49- 4 | C2F8 | | | | ប 23-13 | C2F8 | Ţ | J 49- 7 | 1PFH | | | | ช 23-15 | P000 | τ | J 49- 9 | PAFA | | | | | | Ţ | J 49-12 | 3C89 | | | | U 31- 1 | 0000 | | | | | | U 31- 2 A247 Table 4-20. Signature Analysis Loop M (Cont'd) | บ 50- 4<br>บ 50- 7 | CH21<br>9F7F | บ 69- 8 | P000 | |--------------------|--------------|---------|------| | บ 50- 9 | 5CCC | U 70- 1 | P000 | | U 50-12 | H555 | U 70- 2 | CUUU | | 0 70-12 | 11/// | U 70- 3 | AH28 | | บ 51- 6 | 0000 | U 70- 4 | F8AA | | บ 51- 8 | 955U | U 70- 5 | C211 | | 0 )1 0 | 9,7,70 | U 70- 6 | FF7H | | บ 65- 2 | C2F8 | U 70- 7 | арн6 | | ช 65- 4 | 52F8 | บ 70- 8 | CF46 | | ช 65- 5 | 1PFH | บ 70- 9 | 6251 | | ช 65- 7 | UPFH | U 70-11 | 6251 | | บ 65- 9 | OAFA | U 70-12 | CF46 | | บ 65-11 | PAFA | บ 70-13 | арн6 | | บ 65-12 | нс89 | U 70-14 | FF7H | | ช 65-14 | 3C89 | บ 70-15 | C211 | | - | • | บ 70-16 | F8AA | | บ 66- 2 | 3AP7 | U 70-17 | AH28 | | บ 66- 4 | HAP7 | U 70-18 | CUUU | | บ 66- 5 | U293 | | | | บ 66- 7 | 1293 | U 71- 1 | P000 | | บ 66- 9 | HPP0 | U 71-11 | 8AAA | | บ 66-11 | 3PP0 | U 71-12 | Р444 | | บ 66-12 | 2H70 | U 71-13 | 9838 | | บ 66-14 | FH70 | U 71-14 | 4A2H | | _ | | บ 71-15 | PU53 | | บ 67- 2 | 0000 | บ 71-16 | 4013 | | U 67- 4 | P000 | U 71-17 | 5AH3 | | ช 67- 5 | 955U | U 71-18 | A247 | | บ 67- 7 | 755U | U 71-19 | P000 | | บ 67- 9 | 3827 | | | | บ 67-11 | н827 | | | | U 67-12 | 3096 | | | | บ 67-14 | нс96 | | | | บ 68- 2 | CH21 | | | | บ 68- 4 | 5H21 | | | | บ 68- 5 | 9F7F | | | | บ 68- 7 | 7F7F | | | | บ 68- 9 | CCCC | | | | บ 68-11 | 5CCC | | | | | • | | | ## Table 4-21. Signature Analysis Loop N LOOPNAME: POWER-ON RAM TEST - SETUP NAME: RAM ACCESS CONTROL AND DECODE This setup is used to troubleshoot the control circuitry used to enable the RAM data buffers during CPU accesses to RAM and to the CRT controller. mainframe may be forced to execute the power-on RAM test failure loop by removing RAM ICA5U23. [NORMAL MODE] ST/SP/START = pos. edge : CPU TP10 (SA LATCH) QUAL/STOP = neg. edge : CPU TP10 (SA LATCH) CLOCK pos. edge : CPU TP1 (LSTB) VH = CA27 | U 1-8 | HC2U | บ 69- 1<br>บ 69- 2 | | |---------|------|-----------------------------|------| | ช 5-3 | 75FC | บ 69- 3 | 074H | | U 7-3 | 3785 | บ 69- 5<br>บ 69- 6 | | | บ 15-11 | 2347 | บ 69- 8<br>บ 69 <b>-</b> 10 | _ | | U 21- 3 | | บ 69-11 | | | U 21- 4 | | | | U 21-10 U869 U 21-11 424P U 35-10 8HA2 บ 47- 3 2347 U 64-1 U664 U 64-2 F8FF U 64-3 5FAC U 64- 4 APH5 U 64-5 A91A บ 64- 6 2838 U 64-7 4P85 U 64- 9 5HCA U 64-10 U94H U 64-11 6445 U 64-12 9CPU U 64-13 50C0 U 64-14 4534 U 64-15 P29H [NORMAL MODE] ## Table 4-22. Signature Analysis Loop 0 ## LOOPNAME and SETUP NAME: CRT CONTROLLER OUTPUTS-HARDWARE LOOP By moving jumpers A5J2 and A5J3 to the test position, the CRT accesses to RAM are disabled. The CRT controller still is still accessed by the CPU and configured. The CRT controller provides horizontal and vertical retrace signals to horizontal and vertical sync circuitry. This setup allows checking the horizontal and vertical sync circuitry for proper configuration of the CRT controller IC. ST/SP/START pos. edge : DSP TP16 (HVRTC) QUAL/STOP pos. edge : DSP TP16 (HVRTC) CLOCK pos. edge : DSP TP4 (HCHAR) VH = HU61 | U 3-3<br>U 3-7<br>U 3-9 | 745H<br>8C75<br>212H | ช 53- 6<br>ช 53- 9 | • | |-------------------------|----------------------|--------------------|------| | 0 3 9 | | บ 61-11 | P54H | | บ 11- 6 | 589н | | | | U 11-8 | 4179 | บ 62-15 | 268н | | บ 11- 9 | AC3F | _ | | | | | บ 63- 5 | | | บ 12- 9 | • | บ 63- 9 | 2A82 | | U 12-11 | FU65 | | | | | | บ 72- 8 | P54H | | บ 33- 1 | AC3F | | | | บ 33- 2 | 5414 | Մ 74-11 | 3A2F | | บ 33- 3 | _ | | | | ប 33- 4 | UP4F | ช 78- 5 | | | ช 33- 5 | 3763 | บ 78- 9 | P54H | | บ 33- 7 | HA1H | | | | บ 33- 8 | 2008 | | | | บ 33-30 | HU61 | | | ### Table 4-23. Signature Analysis Loop P LOOPNAME: POWER ON RAM TEST - SETUP NAME: CPU PROGRAM OF CRT CONTROLLER This setup allows the checking of the data path from the CPU to the CRT controller IC, addressing, and control. The mainframe may be forced to execute the RAM failure loop by removing RAM IC A5U23. [NORMAL MODE] ST/SP/START = pos. edge : CPU TP10 (SA LATCH) QUAL/STOP = neg. edge : CPU TP10 (SA LATCH) CLOCK = pos. edge : DSP TP17 (LCS) VH = H7P4U 5-3 0000 U 69-8 H7P4 U 5-6 AP7C U 69-11 0000 U 69-12 H7P4 U 7-3 0000 U 7-6 H7P4 U 71- 1 0000 U 71- 2 A391 U 15-11 H7P4 U 71- 3 2235 U 71- 4 8242 U 17-6 0000 U 71- 5 HPU1 บ 71- 6 A9A4 U 21- 3 H7P4 U 71- 7 AA06 U 21- 4 0000 U 71-8 H2A3 U 71-9 U898 U 31-1 H7P4 U 71-11 U898 U 71-12 H2A3 U 32- 1 H7P4 U 71-13 AA06 U 71-14 A9A4 U 33-12 U 71-15 HPU1 7172 U 33-13 0547 U 71-16 8242 U 33-14 F9F3 U 71-17 2235 U 33-15 OA5F U 71-18 A391 U 33-16 0915 U 71-19 0000 U 33-17 55A6 U 75-8 H7P4 U 33-18 U5H1 U 75-10 0000 U 33-19 7475 U 75-11 0000 U 35-13 12U8 U 46-1 H7P4 U 46-11 H7P4 U 47-8 H7P4 ## Table 4-24. Signature Analysis Loop R LOOPNAME: POWER-ON RAM TEST FAILURE - SETUP NAME: DISPLAY RAS ADDRESS CHECK The refresh of dynamic RAM is performed by a RAS to each row address of RAM as the CRT controller IC accesses RAM for display data. The display addressing and refresh circuitry are checked during RAS. Since the display is operated during the RAM failure loop, the mainframe may be forced into this loop by removing RAM IC A5U23. ST/SP/START = pos. edge : DSP TP16 (HVRTC) [NORMAL MODE] QUAL/STOP = pos. edge : DSP TP16 (HVRTC) CLOCK = pos. edge : DSP TP7 (HDRAS) VH = 279A | บ 5-8 | 279A | บ 35- 4 | low | U 58-11 | 0Н97 | |----------|--------|---------|--------------|----------|------| | ช 5-9 | 279A | 0 37 4 | IOM | U 58-12 | AH4P | | 0 7-9 | 2 Jh | | | U 58-13 | 861H | | II 7_11 | 2704 | 11 27 6 | h i ah | U 58-14 | F513 | | U 7-11 | 279A | U 37-6 | high | U 58-15 | 8447 | | U 7-12 | P5H2 | U 37-11 | 279A | 0 20-12 | 0441 | | TT 0 6 | 7000 | U 37-12 | 0000 | 77 (F ). | 0011 | | U 8-6 | 72P9 | | | บ 65- 4 | C811 | | U 8-8 | 0000 | 0 - | | บ 65- 7 | 12F0 | | บ 8-9 | 279A | บ 38- 3 | 279A | บ 65- 9 | 19A8 | | | | > 0 | | บ 65-12 | FCHU | | ช 15- 5ฺ | high | บ 48- 5 | 279A | | | | ช 15- 6 | high | | _ | บ 66- 4 | 279A | | บ 15- 8 | high | Ծ 49- 4 | 9U8C | บ 66- 7 | 8P54 | | | | ช 49- 7 | 355A | ช 66- 9 | Ծ424 | | บ 16- 2 | 0000 | ช 49- 9 | 3P32 | บ 66-12 | 4AHP | | บ 16- 6 | 279A | บ 49-12 | PF45 | | | | บ 16- 8 | 279A | | | บ 67- 4 | 279A | | U 16-10 | 0000 | ช 50- 4 | 46H1 | บ 67- 7 | 279A | | | | ช 50- 7 | 0H97 | บ 67- 9 | 279A | | บ 17- 3 | 9U8C | ช 50- 9 | AH4P | บ 67-12 | 279A | | | • | บ 50-12 | 861H | | . • | | บ 18- 7 | 279A | · | | บ 68- 4 | 614C | | • | ., | บ 56-11 | 7H02 | บ 68- 7 | 2A0H | | U 21- 2 | P289 | บ 56-12 | 355 <b>A</b> | บ 68- 9 | | | | , | บ 56-13 | 3P32 | บ 68-12 | A187 | | บ 23- 3 | 279A | บ 56-14 | 46H1 | | | | ช 23- 4 | 279A | บ 56-15 | 1355 | | | | ช 23- 5 | 861H | - )) | -377 | | | | บ 23- 6 | 0Н97 | U 57-11 | A9FP | | | | บ 23- 7 | AH4P | U 57-12 | НЗСР | | | | บ 23- 9 | PF45 | U 57-13 | 6н44 | | | | U 23-10 | 355A | U 57-14 | PF45 | | | | U 23-11 | 3P32 | 0 )1 14 | ** 7) | | | | U 23-11 | 46H1 | | | | | | U 23-12 | 9U8C | | | | | | | | | | | | | บ 23-15 | 279A | | | | | ## Table 4-25. Signaure Analysis Loop S LOOPNAME: DISPLAY TEST - SETUP NAME: CRT CONTROLLER OUTPUTS-DISPLAY TEST During the display test, signature analysis loops are set and reset around the repetitive display pattern. Control stimulus is provided to the CRT controller IC during the display loop. This setup allows the checking of the CRT controller IC outputs including the character code outputs and control signals. It also allows the checking of the character generator ROM and HSYN and VSYN circuitry. ST/SP/START = pos. edge : DSP TP16 (HVRTC) [NORMAL MODE] QUAL/STOP = neg. edge : DSP TP16 (HVRTC) CLOCK = pos. edge : DSP TP4 (HCHAR) VH = UA11 | U | 3- 3 | 676P | U 33- 1 | 9H7U | ช 54- 2 | 0000 | |---|-------|--------|---------|------|---------|---------------| | U | 3- 5 | 5HP8 | บ 33- 2 | - | ช 54- 6 | 0000 | | U | 3- 7 | 5312 | บ 33- 3 | | ช 54-10 | 0000 | | U | 3- 9 | C18H | บ 33- 4 | | ช 54-11 | UA11 | | U | 3-12 | 676P | บ 33- 7 | 8554 | • | | | U | 3-14 | 5312 | บ 33- 8 | UA11 | บ 60- 9 | 738F | | U | 3-16 | 4489 | บ 33-23 | A7U9 | U 60-10 | C67P | | U | 3-18 | C18H | U 33-24 | 731A | U 60-11 | 3930 | | | | | ប 33-25 | 1939 | บ 60-13 | 417H | | U | 4- 3 | U239 | บ 33-26 | 58н3 | U 60-14 | C8PU | | U | 4- 5 | P328 | U 33-27 | 73F8 | บ 60-15 | 56 <b>A</b> 6 | | U | 4- 7 | 890C | บ 33-28 | U239 | บ 60-16 | 2PP7 | | U | 4-9 | 7U45 | บ 33-29 | | U 60-17 | 0000 | | U | 4-12 | A2F2 | บ 33-35 | | | | | U | 4-14 | 89н9 | บ 33-36 | 0000 | บ 61-15 | 9 <b>FA1</b> | | U | 4-16 | 0828 | ช 33-37 | 0000 | _ | | | U | 4-18 | 0000 | | | บ 62-15 | 3F33 | | | | | V 53- 3 | 0000 | _ | | | U | 9- 1 | 0472 | ช 53- 6 | | ช 63- 5 | 06н6 | | | _ | | ช 53- 8 | UP63 | บ 63- 9 | 0520 | | | 11- 6 | 1091 | บ 53- 9 | | | | | U | 11- 8 | P1F7 | บ 53-11 | 0000 | บ 72- 8 | 127U | | | | | | | \ | -04- | | U | 12- 9 | UA11 | | | U 74-11 | P86P | | | 4 7 0 | A***** | | | ** =0 • | **** | | U | 17- 8 | 9H7U | | | U 78- 3 | UA11 | | | | | | | บ 78- 5 | . • | | | | | | | บ 78- 9 | 127U | ## Table 4-26. Signature Analysis Loop T LOOP NAME: DISPLAY TEST - SETUP NAME: CRT'CONTROLLER READ FROM RAM During the display test, signature analysis loops are set and reset around the repetitive display pattern. This setup checks circuitry associated with the CRT controller accesses to RAM which consists of address counters, data path, and control of the data buffers and data latch. ST/SP/START = pos. edge : DSP TP3 (VSYN) [NORMAL MODE] QUAL/STOP = neg. edge : DSP TP3 (VSYN) CLOCK = pos. edge : DSP TP13 (LDCAS) | VH = P5H | 12 | | | |----------|------|---------|---------------| | | | บ 19- 3 | A6FC | | บ 1-8 | P5H2 | บ 19- 6 | PUC9 | | U 1-11 | 5FC1 | บ 19- 8 | | | U 2-11 | 0000 | U 21- 2 | 5FC1 | | ช 5-6 | 0000 | บ 23- 3 | | | ช 5-8 | 0000 | ប 23- 4 | P5H2 | | | | ช 23- 5 | U2P6 | | บ 7-6 | P5H2 | บ 23- 6 | 6c86 | | U 7-11 | P5H2 | บ 23- 7 | 8P54 | | | | ช 23- 9 | 0000 | | บ 8-6 | 72P9 | U 23-10 | 0000 | | u 8-8 | 0000 | U 23-11 | | | บ 8-9 | P5H2 | U 23-12 | 0000 | | | | U 23-13 | | | บ 9-10 | H5AU | บ 23-15 | 0000 | | บ 12- 5 | P5H2 | บ 32- 2 | 75CF | | บ 12- 6 | 0000 | บ 32- 3 | 901U | | | | บ 32- 4 | CF87 | | U 13- 1 | 74P7 | บ 32- 5 | A454 | | Մ 13- 4 | 6179 | บ 32- 6 | 78AH | | U 13-10 | 4186 | บ 32- 7 | | | บ 13-13 | 75FН | บ 32- 8 | 2 <b>AF</b> 2 | | | | ช 32- 9 | 9135 | | ช 15-11 | P5H2 | U 32-11 | 5616 | | | | บ 32-12 | 0 <b>A</b> 6C | | บ 16- 6 | P5H2 | บ 32-13 | 7U21 | | บ 16- 8 | P5H2 | บ 32-14 | 307H | | | | บ 32-15 | 72CP | | | CP11 | บ 32-16 | 4319 | | บ 17- 6 | P5H2 | บ 32-17 | A164 | | | | บ 32-18 | 7328 | | | P5H2 | บ 32-19 | 5FC1 | | | P5H2 | | | | บ 18- 9 | 0000 | ช 33- 5 | 0000 | Table 4-26. Signature Analysis Loop T (Cont'd) | | | ช 57-11 | 6c86 | |--------------------|--------------|--------------------|--------| | บ 35-13 | 0000 | บ 57-12 | | | | | บ 57-13 | | | บ 37- 3 | low | U 57-14 | | | บ 37- 6 | high | ช 57-15 | high | | ช 37- 8 | P5H2 | | | | U 37-11 | 0000 | บ 58-11 | A775 | | 1 | | บ 58-12 | 8но2 | | บ 38- 3 | P5H2 | บ 58-13 | | | | _ | ช 58-14 | | | U 46- 2 | 7328 | ช 58-15 | 52A2 | | บ 46- 3 | 4657 | ( ) | | | U 46- 4 | | ช 65- 4 | | | U 46- 5 | | บ 65- 7 | | | U 46- 6 | 307Н | บ 65- 9 | | | U 46- 7 | СН8Н | บ 65-12 | 9635 | | U 46-8 | 2522 | 77 (C ). | DEUO | | U 46- 9 | | U 66- 4 | | | U 46-12 | | บ 66- 7<br>บ 66- 9 | | | U 46-13<br>U 46-14 | | บ 66-9<br>บ 66-12 | | | U 46-14<br>U 46-15 | 6U9U | 0 66-12 | 1734 | | U 46-15 | | บ 67- 4 | DEUO | | U 46-16 | | U 67- 7 | | | U 46-17 | | บ 67- 9 | | | U 46-19 | | U 67-12 | | | 0 40 19 | 9010 | 0 01-12 | בווע ד | | บ 47- 3 | P5H2 | บ 68- 4 | 88UH | | บ 47- 6 | | บ 68- 7 | | | บ 47- 8 | P5H2 | ช 68- 9 | | | , - | - , | บ 68-12 | FC90 | | Ծ 49- 4 | 0000 | | | | บ 49- 7 | | ช 69- 5 | P5H2 | | บ 49- 9 | | บ 69- 6 | | | บ 49-12 | 0000 | บ 69-11 | P5H2 | | | | บ 69-12 | P5H2 | | ช 50- 4 | 0000 | บ 69-13 | P5H2 | | ช 50- 7 | 6c86 | | | | บ 50- 9 | | ช 75- 8 | P5H2 | | บ 50-12 | U2P6 | | | | | | | | | บ 56-11 | P2A0 | | | | บ 56-12 | AAU8 | | | | U 56-13 | 4P5P | | | | U 56-14 | 6н2U | | | | บ 56-15 | 5U8 <b>F</b> | | | ## Table 4-27. Signature Analysis Loop U ## LOOPNAME and SETUP NAME: RAM CYCLE SELECTOR/GENERATOR This is a hardware loop. By moving the test jumper A5P4 from the normal (XU2) to the test (XU1) position, the RAM cycle selector/generator is forced to run at the RAM clock rate. This setup checks the RAM cycle selector/generator circuitry. ST/SP/START = pos. edge : DSP TP14 (RCARRY) [NORMAL MODE] QUAL/STOP = pos. edge : DSP TP14 (RCARRY) CLOCK = pos. edge : DSP TP2 (HRAMCLK) VH = UP73U 1-3 ACA2 U 1-8 UP51 U 22- 1 low U 22- 4 low U 2-11 8135 U 22-8 low U 2-12 86F1 U 22-9 high U 2-13 98PH U 22-10 low U 2-14 ACA2 U 22-13 669P U 5-11 8117 U 23-3 UF74 U 23- 4 7U46 U 9-11 ACA2 U 23-15 7U06 U 9-12 low U 9-13 55H1 U 35- 1 0022 U 15- 3 7U24 U 35-4 low U 15-5 high U 15-6 high U 36-3 high U 36-6 ACU7 U 15-8 high U 16-6 UF74 U 16-8 UF74 U 37-3 low U 37-6 high U 37-8 7U46 U 18-7 HF06 U 18- 9 2275 U 37-11 7U06 U 18-12 high U 38-3 UF74 U 20-6 high U 20-8 H4C1 U 48-5 7U46 U 48-8 8175 บ 48- 9 7006 U 21-3 high U 21- 4 low U 21-6 7U46 U 51-15 high U 21-8 low U 21-10 high U 73-13 0022 U 21-11 low #### SECTION V #### **ADJUSTMENTS** - 5-1. DISPLAY DRIVER AND CRT ADJUSTMENTS. - a. Completely remove the five screws that secure the top cover. Also, remove the two (or four) screws that secure the state and timing ground clips to the rear panel. Lift and remove cover. - b. Set the system control source switches (see figure 5-1), located on the back panel, to the Performance Verification position; top part of both rocker switches should be pressed in. - c. Set the main power switch OFF and then ON. Note, the display test pattern should now be on the screen, as shown in figure 5-2. - d. Adjust variable inductor L3, (H Gain) for a display width of between 22.0cm (8-1/2 in) and 23.0cm (9 in). - e. Adjust potentiometer R1(H POS) so that the display test pattern is centered in the bezel as close as possible. - f. Adjust potentiometer R26 (V GAIN) so that the display test pattern is from 14.0cm (5-1/2 in) to 15.0cm (5-3/4 in) high. #### NOTE There is no vertical position adjustment and pattern may be offset up to $.6 \,\mathrm{cm}$ $(1/4 \,\mathrm{in})$ . Magnetic fields from soldering irons, transformers, and other electromagnetic field producing electronics may cause a portion of the display to be off screen in the vertical direction. Reducing the vertical gain or removing the electromagnetic field producing device should fix this problem. - g. Adjust potentiometer R15 (FOCUS) for the best overall focus. - h. If the display is not level, loosen the yoke neck screw, rotate until the display is level, then retighten yoke neck screw (see figure 5-3). Figure 5-1. Location of Display Driver Adjustments | | | | | | | -0-00 | 40MCF | uron | TEAT | tou Tr | CTC | | | | | ſ | |----|-------|----------|-----------------------------------------|-----------------------------|-----------------|-------------|-----------------|-----------------------------|-------|--------|-------|----------------------------------------|-----------------------------------------|------------|-------|-----| | | | | | | Pt | CKFUKI | MANCE | VERIF | ICMI. | IUN IE | .515 | | | | | 8 | | 8 | | | | | | | DISF | LAY 1 | rest | | | | | | | ı | | 8 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 8 | | | ~ | | | | ***** | | | | | 00.150 | r 000 am am | | | 8 | | 8 | | ***** | 188589<br>Verencus | و بها چار پاید<br>معمد دردو | ነትዩ ካኒካ<br>ነጥጥጥ | ***** | <b>!.\$</b> {5} | 78.78 ± 1.77<br>∧ • • • • • | **X&' | '()*+, | /01 | .2345t | 0/89:; | (*)? | | | | 8 | | EMBUL | /Er un i | JKLM | uruk: | ) I U Y W / | (YZ[\] | ac | caets | luilki | mnopo | rstu | /wxyz ( | 3 % | | 8 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 8 | | 8 | | | | | | | | | | | | | | | | 8 | | | | | | | | | | | | | | | | | | | | 9 | | | | 8 | | | g | | | | | | | | | | | 8 | 8 | | | 8 | 8 | 8 | 8 | 8 | | 8 | 8 | 8 | 8 | | 8 | 8 | | | 8 | 8 | | 8 | 9 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | | | | | 0, | | | 0 | | | 0 | 8 | | 0 | 8 | | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _2 | YIESI | <u> </u> | *************************************** | | DIAG | | | | | | | ~************************************* | *************************************** | <b>E</b> b | D IES | MS. | | | | | | | | | | | | | | | | | | | Figure 5-2. Display Test Pattern Figure 5-3. Location of Yoke Neck Screw #### SECTION VI #### REPLACEABLE PARTS ### 6-1. INTRODUCTION 6-2. This section contains information for ordering parts for your 64100A Display circuitry. Table 6-1 lists abbreviations used in the parts list and throughout this manual. Table 6-2 lists all the replaceable parts for the Display circuitry. Table 6-3 contains the names and addresses that correspond to the manufacturers' code numbers. ### 6-3. REPLACEABLE PARTS LIST - 6-4. The organization of the parts list in table 6-2 is by electrical assemblies and their components in alphanumerical order by reference designation. The information given for each part consists of the following: - 1. The reference designation as used on component locators and schematics. - 2. The Hewlett-Packard part number. - 3. The check digit (CD), for HP internal use only. - 4. The quantity. The total quantity for each part is given only once, at the first appearance of the part number for each assembly. - 5. The part description. - 6. The manufacturer's code (a five digit number). - 7. The manufacturer's part number. ### 6-5. ORDERING INFORMATION - 6-6. To order a part listed in the replaceable parts table, quote the Hewlett-Packard part number and check digit, indicate the quantity required, and address the order to the nearest Hewlett-Packard office. - 6-7. To order a part that is not listed in the replaceable parts table, include the instrument serial number, the description and function of the part, and the number of parts required. Address the order to the nearest Hewlett-Packard office. ### 6-8. DIRECT MAIL ORDER SYSTEM - 6-9. Within the USA, Hewlett-Packard can supply parts through a direct mail order system. The advantages of using the system are as follows: - 1. Direct ordering and shipment from the HP parts center in Mountain View, California. - 2. No maximum or minimum on any mail order (there is a minimum order amount for parts ordered through a local HP when the order requires billing and invoicing). - 3. Prepaid transportation (there is a small handling charge for each order). - 4. No invoicing (to provide these advantages, a check or money order must accompany each order). - 6-10. Mail order forms and specific ordering information are available through your local Hewlett-Packard office. Table 6-1. Reference Designator Abbreviations | | | | REFERENC | CE DESIGNAT | ORS | | | |-------|-------------------------------------------------|---------|-------------------------|-------------|--------------------------|---------|-----------------------| | A | = assembly | F | = fuse | MP | = mechanical part | U | = integrated circuit | | В | = motor | FL | = filter | P | = plug | V | = vacuum, tube, neon | | BT | = battery | IC | = integrated circuit | Q | = transistor | | bulb, photocell, etc | | С | = capacitor | J | = jack | R | = resistor | VR | = voltage regulator | | CP | = coupler | K | = relay | RT | = thermistor | w | = cable | | CR | = diode | L | = inductor | s | = switch | X | = socket | | DL | = delay line | LS | = loud speaker | Т | = transformer | Υ | = crystal | | DS | = device signaling (lamp) | М | = meter | ТВ | = terminal board | Z | = tuned cavity networ | | E | = misc electronic part | MK | = microphone | TP | = test point | | | | | | | ABB | REVIATIONS | | | | | A | = amperes | н | = henries | N/O | = normally open | RMO | = rack mount only | | AFC | <ul> <li>automatic frequency control</li> </ul> | HDW | = hardware | NOM | = nominal | RMS | = root-mean square | | AMPL | = amplifier | HEX | = hexagonal | NPO | = negative positive zero | RWV | = reverse working | | | | HG | = mercury | | (zero temperature | | voltage | | BFO | = beat frequency oscillator | HR | = hour(s) | | coefficient) | | | | BE CU | = beryllium copper | HZ | = hertz | NPN | = negative-positive- | S-B | = slow-blow | | ВН | = binder head | | | | negative | SCR | = screw | | BP | = bandpass | | | NRFR | = not recommended for | SE | = selenium | | BRS | = brass | IF | = intermediate freq | | field replacement | SECT | = section(s) | | BWO | = backward wave oscillator | | = impregnated | NSR | = not separately | SEMICON | = semiconductor | | | | INCD | = incandescent | | replaceable | SI | = silicon | | CCW | = counter-clockwise | INCL | = include(s) | | | SIL | = silver | | CER | = ceramic | INS | = insulation(ed) | OBD | = order by description | SL | = slide | | CMO | = cabinet mount only | INT | = internal | он | = oval head | SPG | = spring | | COEF | = coeficient | | | ох | = oxide | SPL | = special | | COM | = common | K | = kilo=1000 | | | SST | = stainless steel | | COMP | = composition | | | | | SR | = split ring | | COMPL | = complete | LH | = left hand | P | = peak | STL | = steel | | CONN | = connector | LIN | = linear taper | PC | = printed circuit | | | | CP | = cadmium plate | LK WASH | = lock washer | PF | = picofarads= 10-12 | TA | = tantalum | | CRT | = cathode-ray tube | LOG | = logarithmic taper | | farads | TD | = time delay | | CW | = clockwise | LPF | = low pass filter | PH BRZ | = phosphor bronze | TGL | = toggle | | | | | | PHL | = phillips | THD | = thread | | DEPC | = deposited carbon | М | = milli=10–3 | PIV | = peak inverse voltage | TI | = titanium | | DR | = drive | MEG | = meg=106 | PNP | = positive-negative- | TOL | = tolerance | | | | MET FLM | = metal film | | positive | TRIM | = trimmer | | ELECT | = electrolytic | MET OX | = metallic oxide | P/O | = part of | TWT | = traveling wave tube | | ENCAP | = encapsulated | MFR | = manufacturer | POLY | = polystyrene | | | | EXT | = external | MHZ | = mega hertz | PORC | = porcelain | U | = micro=10-6 | | _ | | MINAT | = miniature | POS | = position(s) | | | | F | = farads | MOM | = momentary | POT | = potentiometer | VAR | = variable | | FH | = flat head | MOS | = metal oxide substrate | PP | = peak-to-peak | VDCW | = dc working volts | | FIL H | = fillister head | MTG | = mounting | PT | = point | | | | FXD | = fixed | MY | = "mylar" | PWV | = peak working voltage | W/ | = with | | _ | | | | | | W | = watts | | G | = giga (109) | N | = nano (10-9) | RECT | = rectifier | WIV | = working inverse | | GE | = germanium | N/C | = normally closed | RF | = radio frequency | | voltage | | GL | = glass | NE | = neon | RH | = round head or | ww | = wirewound | Table 6-2. Replaceable Parts | Reference<br>Designation | HP Part<br>Number | CD | Qty | Description | Mfr<br>Code | Mfr Part Number | |------------------------------------|----------------------------------------------------------------------------|---------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------| | A5 | 64100-66530 | 6 | 1 | DISPLAY CONTROLLER BOARD ASSEMBLY | 28480 | 64100-66530 | | C1<br>C2<br>C3<br>C4<br>C5 | 0160-5321<br>0160-5321<br>0160-4822<br>0160-5321<br>0160-5321 | 88288 | 28<br>1 | CAPACITOR-FXD .01uf +80-20% 100VDC CER CAPACITOR-FXD .01uf +80-20% 100VDC CER CAPACITOR-FXD 100pf +-5% 100VDC CER CAPACITOR-FXD .01uf +80-20% 100VDC CER CAPACITOR-FXD .01uf +80-20% 100VDC CER CAPACITOR-FXD .01uf +80-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-5321<br>0160-5321<br>0160-4822<br>0160-5321<br>0160-5321 | | C6<br>C7<br>C8<br>C9<br>C10 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | 8 8 8 8 | | CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | | Cii<br>Ci2<br>Ci3<br>Ci4<br>Ci5 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | 8888 | | CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | | C16<br>C17<br>C18<br>C19<br>C20 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 | | CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER | 28480<br>-28480<br>28480<br>28480<br>28480 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | | 021<br>022<br>023<br>024<br>025 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0180-0374 | 8 8 8 | i | CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD 10uf +-10% 20VDC TA | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0180-0374 | | C26<br>C27<br>C28<br>C29<br>C30 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | 8 8 8 8 | | CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER<br>CAPACITOR-FXD .01uf +80-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-5321<br>0160-5321<br>0160-5321<br>0160-5321<br>0160-5321 | | CR1<br>CR2<br>CR3<br>CR4<br>L1 | 1901-0535<br>1901-0535<br>1901-0535<br>1901-0535<br>9170-0029 | 9<br>9<br>9<br>9<br>3 | 2 | DIODE-SM SIG SCHOTTKY<br>DIODE-SM SIG SCHOTTKY<br>DIODE-SM SIG SCHOTTKY<br>DIODE-SM SIG SCHOTTKY<br>CORE-SHIELDING BEAD | 28480<br>28480<br>28480<br>28480<br>28480 | 1901-0535<br>1901-0535<br>1901-0535<br>1901-0535<br>9170-0029 | | MP1<br>MP2<br>P2<br>P3<br>P4 | 5040-6067<br>5040-6067<br>1258-0182<br>1258-0182<br>1810-0307 | 2<br>2<br>7<br>0 | 2 | PC-EXTRACTOR PC-EXTRACTOR TEST JUMPER TEST JUMPER NETWORK-CNDCT MODULE DIP:16 PINS: .1 | 28480<br>28480<br>28480<br>28480<br>28480 | 5040-6067<br>5040-6067<br>1258-0182<br>1258-0182<br>1810-0307 | | R1<br>R2<br>R3<br>R4<br>R5 | 0757-0280<br>0757-0280<br>0757-0280<br>0757-0280<br>0698-3438 | 3 3 3 3 3 | 12<br>1 | RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 14 7% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>28480 | C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>0698-3438 | | R6<br>R7<br>R8<br>R9<br>R10 | 0757-0280<br>0757-0280<br>0757-0280<br>0757-0280<br>0698-3444<br>0683-1015 | 3<br>3<br>3<br>7 | i. | RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 316 1% .125W F TC=0+-100<br>RESISTOR 100 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>28480 | C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-316-F<br>0683-1015 | | R11<br>R12<br>R13<br>R14<br>R15 | 0757-0280<br>0698-7028<br>0698-7028<br>0698-7028<br>0698-7028 | 3 5 5 5 5 | 7 | RESISTOR 1K 1% .125W F TC=-0+-100 RESISTOR 27 10% .125W CC TC=-270/+540 RESISTOR 27 10% .125W CC TC=-270/+540 RESISTOR 27 10% .125W CC TC=-270/+540 RESISTOR 27 10% .125W CC TC=-270/+540 | 28480<br>28480<br>28480<br>28480<br>28480 | 0698-7028<br>0698-7028<br>0698-7028<br>0698-7028<br>0698-7028 | | R16<br>R17<br>R18<br>R19<br>R20 | 0698-7028<br>0698-7028<br>0698-7028<br>0757-0280<br>0757-0280 | 5 5 5 5 5 | | RESISTOR 27 10% .125W CC TC=-270/+540 RESISTOR 27 10% .125W CC TC=-270/+540 RESISTOR 27 10% .125W CC TC=-270/+540 RESISTOR 1K 1% .125W F TC=0+-100 RESISTOR 1K 1% .125W F TC=0+-100 | 28480<br>28480<br>28480<br>24546<br>24546 | 0698-7028<br>0698-7028<br>0698-7028<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F | | R21<br>R22<br>R23<br>R24<br>TP1-13 | 0757-0280<br>0684-1211<br>0757-0280<br>0698-3633<br>0360-0535 | 3<br>7<br>3<br>0<br>0 | i<br>i<br>20 | RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 120 10% .25W FC TC=-400/+660<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 390 5% 2W MO TC=0+-200<br>TERMINAL TEST POINT PCB | 24546<br>01121<br>24546<br>28480<br>00000 | C4-1/8-T0-1001-F<br>CB1211<br>C4-1/8-T0-1001-F<br>0698-3653<br>ORDER BY DESCRIPTION | | TPGND<br>U1<br>U2<br>U3<br>U4 | 0360-0535<br>1820-0681<br>1820-1453<br>1820-1917<br>1820-1917 | 0<br>4<br>0<br>1 | 3 2 2 | TERMINAL TEST POINT PCB<br>IC GATE TTL S NAND GUAD 2-INP<br>IC CNTR TTL S BIN SYNCHRO POS-EDGE-TRIG<br>IC BFR TTL LS LINE DRVR OCTL<br>IC BFR TTL LS LINE DRVR OCTL | 00000<br>01295<br>01295<br>01295<br>01295 | ORDER BY DESCRIPTION<br>SN74S00N<br>SN74S163N<br>SN74LS240N<br>SN74LS240N | | US<br>U6<br>U7<br>U8 | 1820-1201<br>1820-1453<br>1820-0681<br>1820-1112 | 6<br>0<br>4<br>8 | <b>i</b><br>3 | IC GATE TTL LS AND QUAD 2-INP<br>IC CNTR TTL S BIN SYNCHRO POS-EDGE-TRIG<br>IC GATE TTL S NAND QUAD 2-INP<br>IC FF TTL LS D-TYPE POS-EDGE-TRIG | 01295<br>01295<br>01295<br>01295 | SN74LS08N<br>SN74S163N<br>SN74S0UN<br>SN74LS74N | Table 6-2. Replaceable Parts (continued) | Reference<br>Designation | HP Part<br>Number | CD | Qty | Description | Mfr<br>Code | Mfr Part Number | |--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | U9 | 1820-1322 | 2 | 2 | IC GATE TTL S NOR GUAD 2-INP | 01295 | SN74S02N | | U10<br>U11<br>U12<br>U13<br>U14 | 1820-0629<br>1820-1449<br>1820-0693<br>1820-1144<br>1820-0683 | 0<br>4<br>8<br>6<br>6 | 2<br>1<br>3<br>3<br>2 | IC FF TTL S J-K NEG-EDGE-TRIG IC GATE TTL S OR GUAD 2-INP IC FF TTL S D-TYPE POS-EDGE-TRIG IC GATE TTL LS NOR GUAD 2-INP IC INV TTL S HEX 1-INP | 01295<br>01295<br>01295<br>01295<br>01295 | SN74S112N<br>SN74S32N<br>SN74S74N<br>SN74LS02N<br>SN74LS02N | | U15<br>U16<br>U17<br>U18<br>U19 | 1820-1208<br>1820-0688<br>1820-1211<br>1820-0629<br>1820-1197 | 3<br>1<br>8<br>0<br>9 | 4<br>2<br>1 | IC GATE TTL LS OR GUAD 2-INP IC GATE TTL S NAND DUAL 4-INP IC GATE TTL LS EXCL-OR GUAD 2-INP IC FF TTL S J-K NEG-EDGE-TRIG IC GATE TTL LS NAND GUAD 2-INP | 01295<br>01295<br>01295<br>01295<br>01295 | SN74LS32N<br>SN74S20N<br>SN74LS86N<br>SN74S112N<br>SN74S10N | | U20<br>U21<br>U22<br>U23<br>U24 | 1820-0688<br>1820-0683,<br>1820-1322<br>1818-3005<br>1818-3005 | 1<br>6<br>2<br>7 | 16 | IC GATE TIL S NAND DUAL 4-INP<br>IC INV TTL S-HEX 1-INP<br>IC GATE TTL S NOR GUAD 2-INP<br>IC NMOS 64K DYNAMIC RAM 150-NS<br>IC NMOS 64K DYNAMIC RAM 150-NS | 01295<br>01295<br>01295<br>01295<br>28480<br>28480 | SN74S20N<br>SN74S04N<br>SN74S02N<br>1818-3005<br>1818-3005 | | U25<br>U26<br>U27<br>U28<br>U29 | 1818-3005<br>1818-3005<br>1818-3005<br>1818-3005<br>1818-3005 | ファファフ | | IC NMOS 64K DYNAMIC RAM 150-NS<br>IC NMOS 64K DYNAMIC RAM 150-NS<br>IC NMOS 64K DYNAMIC RAM 150-NS<br>IC NMOS 64K DYNAMIC RAM 150-NS<br>IC NMOS 64K DYNAMIC RAM 150-NS | 28480<br>28480<br>28480<br>28480<br>28480 | 1818-3005<br>1818-3005<br>1818-3005<br>1818-3005<br>1818-3005 | | U30<br>U31<br>U32<br>U33<br>U34<br>U35<br>U36<br>U37<br>U38<br>U39 | 1818-3005<br>1820-2024<br>1820-2024<br>1820-2191<br>1810-0536<br>1820-1144<br>1820-1208<br>1820-0681<br>1818-3005 | 7335763477 | 3<br>1<br>1 | IC NMOS 64K DYNAMIC RAM 150-NS IC DRVR TTL LS LINE DRVR OCTL IC DRVR TTL LS LINE DRVR OCTL IC MICROPROC-ACCESS NMOS 8-BIT NETWORK-RES 27 OHM 16 PIN DIP IC GATE TTL LS NOR QUAD 2-INP IC GATE TTL LS OR GUAD 2-INP IC GATE TTL S NAND QUAD 2-INP IC GATE TTL S NAND QUAD 2-INP IC NMOS 64K DYNAMIC RAM 150-NS IC NMOS 64K DYNAMIC RAM 150-NS | 28480<br>01295<br>01295<br>34649<br>28480<br>01295<br>01295<br>01295<br>28480 | 1818-3005<br>SN74LS244N<br>SN74LS244N<br>C8275<br>1810-0536<br>SN74LS02N<br>SN74LS32N<br>SN74S00N<br>1818-3005 | | U40<br>U41<br>U42<br>U43<br>U44 | 1818-3005<br>1818-3005<br>1818-3005<br>1818-3005<br>1818-3005 | ファファファ | | IC NMOS 64K DYNAMIC RAM 150-NS<br>IC NMOS 64K DYNAMIC RAM 150-NS<br>IC NMOS 64K DYNAMIC RAM 150-NS<br>IC NMOS 64K DYNAMIC RAM 150-NS<br>IC NMOS 64K DYNAMIC RAM 150-NS | 28480<br>28480<br>28480<br>28480<br>28480 | 1818-3005<br>1818-3005<br>1818-3005<br>1818-3005<br>1818-3005 | | U45<br>U46<br>U47<br>U48<br>U49 | 1818-3005<br>1820-1997<br>1820-1208<br>1820-0693<br>1820-1015 | 7<br>7<br>3<br>8<br>0 | 1 | IC NMOS 64K DYNAMIC RAM 150-NS IC FF TTL LS D-TYPE POS-EDGE-TRIG PRL_IN IC GATE TTL LS OR GUAD 2-INP IC FF TTL S D-TYPE POS-EDGE-TRIG IC MUXR/DATA-SEL S 2-TO-1 LINE DRVR | 28480<br>01295<br>01295<br>01295<br>01295 | 1818-3005<br>SN74LS374N<br>SN74LS32N<br>SN74S74N<br>SN74S158N | | U50<br>U51<br>U52<br>U53<br>U54 | 1820-1015<br>1820-1210<br>1820-1144<br>1820-1112<br>1820-1191 | 0<br>7<br>6<br>3<br>3 | i<br>3 | IC MUXR/DATA-SEL S 2-TO-1 LINE DRVR IC GATE TTL LS AND-OR INV DUAL 2-INP IC GATE TTL S NOR GUAD 2-INP IC FF TTL LS D-TYPE POS-EDGE-TRIG IC FF TTL S D-TYPE POS-EDGE-TRIG | 01295<br>28480<br>01295<br>01295<br>01295 | SN74S158N<br>1820-1210<br>SN74LS02N<br>SN74LS74N<br>SN74S175N | | U55<br>U56<br>U57<br>U58<br>U59 | 1820-0697<br>1820-1435<br>1820-1435<br>1820-1435<br>0960-0530 | 28887 | i<br>3 | IC DRVR TTL S NAND LINE DUAL 4-INP IC CNIR TTL LS BIN UP/DOWN SYNCHRO IC CNIR TTL LS BIN UP/DOWN SYNCHRO IC CNIR TTL LS BIN UP/DOWN SYNCHRO OSCILLATOR 25MHZ | 01295<br>01295<br>01295<br>01295<br>01295<br>28480 | SN74S140N<br>SN74LS669N<br>SN74LS669N<br>SN74LS669N<br>0960-0530 | | U60<br>U61<br>U62<br>U63<br>U64 | 1816-1496<br>1820-1432<br>1820-1432<br>1820-1112<br>1820-1130 | 3550 | i<br>2<br>1 | IC ROM 2K x 8 IC CNTR TTL LS BIN SYNCHRO POS-EDGE-TRIG IC CNTR TTL LS BIN SYNCHRO POS-EDGE-TRIG IC FT TTL LS D-TYPE POS-EDGE-TRIG IC GATE TTL S NAND 13-INP | 28480<br>01295<br>01295<br>01295<br>01295 | 1816-1496<br>SN74LS163N<br>SN74LS163N<br>SN74LS74N<br>SN74S133N | | U65<br>U66<br>U67<br>U68<br>U69 | 1820-1428<br>1820-1428<br>1820-1428<br>1820-1428<br>1820-1208 | 9<br>9<br>9<br>9<br>3 | 4 | IC MUXR/DATA-SEL TTL LS 2-TO-1 LINE GUAD IC MUXR/DATA-SEL TTL LS 2-TO-1 LINE GUAD IC MUXR/DATA-SEL TTL LS 2-TO-1 LINE GUAD IC MUXR/DATA-SEL TTL LS 2-TO-1 LINE GUAD IC GATE TTL LS OR GUAD 2-INP | 01295<br>01295<br>01295<br>01295<br>01295 | SN74LS158N<br>SN74LS158N<br>SN74LS158N<br>SN74LS158N<br>SN74LS32N | | U70<br>U71<br>U72<br>U73<br>U74 | 1820-2024<br>1820-2075<br>1820-1451<br>1820-1492<br>1820-1191 | 3<br>4<br>8<br>7<br>3 | i<br>i<br>i | IC DRVR TTL LS LINE DRVR OCTL<br>IC MISC TTL LS<br>IC GATE TTL L NAND QUAD 2-INP<br>IC BFR TTL LS INV HEX 1-INP<br>IC FF TTL S D-TYPE POS-EDGE-TRIG COH | 01295<br>01295<br>01295<br>21295<br>28480<br>01295 | SN74LS244N<br>SN74LS245N<br>SN74S38N<br>1820-1492<br>SN74S175N | | U75<br>U76<br>U77<br>U78<br>XU1 | 1820-0685<br>1820-1303<br>1820-1303<br>1820-0693<br>1200-0607 | 8<br>9<br>9<br>8<br>0 | 1<br>2<br>3 | IC GATE TTL S NAND TPL 3-INP IC SHF-RGTR TTL S R-S PRL_IN PRL_OUT IC SHF-RGTR TTL S R-S PRL_IN PRL_OUT IC FF TTL S D-TYPE POS-EDGE-TRIG SOCKET-IC 16 CONT DIP-SLDR | 01295<br>01295<br>01295<br>01295<br>28480 | SN74510N<br>SN745195N<br>SN745195N<br>SN74574N<br>1200-0607 | | XU2<br>XU33<br>XU34 | 1200-0607<br>1200-0654<br>1200-0607 | 0<br>7<br>0 | i | SOCKET-IC 16 CONT DIP-SLDR<br>SOCKET-IC 40 CONT DIP-SLDR<br>SOCKET-IC 16 CONT DIP-SLDR | 28480<br>28480<br>28480 | 1200-0607<br>1200-0654<br>1200-0607 | Table 6-2. Replaceable Parts (continued) | Reference<br>Designation | HP Part<br>Number | C<br>D | Oty | Description | Mfr<br>Code | Mfr Part Number | |-----------------------------------------------------------|----------------------------------------------------------------------------|-----------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------| | Designation | reamber | | | | Oode | | | ĀŽ | 64100-66531 | 9 | 1 | DISPLAY DRIVER ROARD ASSEMBLY | 26480 | 64100-66531 | | C1<br>C2<br>C3<br>C4<br>C5 | 0140-0149<br>0180-0229<br>0140-0149<br>0180-2913<br>0180-2881 | 6<br>7<br>6<br>0<br>1 | 23 11 12 | CAPACITOR-FXD 470PF +-5% 300VDC MICA CAPACITOR-FXD 33UF+=10% 10VDC TA CAPACITOR=FXD 470PF +-5% 300VDC MICA CAPACITOR=FXD 470UF+50=10% 50VDC AL CAPACITOR=FXD 10UF+50=10% 50VDC AL | 72136<br>56289<br>72136<br>28480<br>28480 | DM15F4NJ0300WV1CR<br>1500336X901082<br>DM15F471J0300WV1CR<br>0180-2913<br>0180-2881 | | C7<br>C8<br>C9<br>C10 | 0180-2880<br>0160-4740<br>0160-4706<br>0160-2902 | 0<br>3<br>1<br>5 | 2<br>1<br>1<br>1 | CAPACITOR-FXD 2200UF+50-10X 16VDC AL<br>CAPACITOR-FXD .015F +-5X 400VDC PDLYP<br>CAPACITOR-FXD 1.75UF +-5X 200VDC<br>CAPACITOR-FXD .01UF +-20X 1KVDC CER | 28480<br>28480<br>28480<br>28480 | 0180=2880<br>0160=4740<br>0160=4706<br>0160=2902 | | C11<br>C12<br>C13<br>C14<br>C15 | 0180-2881<br>0160-4230<br>0160-4230<br>0160-4230<br>0160-2055 | 1 6 6 6 9 | <b>3</b> | CAPACITOR-FXD 10UF+50-10X 50VDC AL CAPACITOR-FXD .01UF +80-20X 1KVDC CER CAPACITOR-FXD .01UF +80-20X 1KVDC CER CAPACITOR-FXD .01UF +80-20X 1KVDC CER CAPACITOR-FXD .01UF +80-20X 10VDC CER | 28480<br>71590<br>71590<br>71590<br>28480 | 0180=2881<br>GAP=103<br>GAP=103<br>GAP=103<br>0160=2055 | | C16<br>C17<br>C18<br>C19<br>C20 | 0160-0157<br>0160-0168<br>0180-0291<br>0180-0229<br>0160-3508 | 8<br>1<br>3<br>7<br>9 | 1<br>1<br>1<br>5 | CAPACITOR-FXD 4700PF +=10% 200VDC POLYE CAPACITOR-FXD .1UF +=10% 200VDC POLYE CAPACITOR-FXD 1UF+=10% 35VDC TA CAPACITOR-FXD 33UF +=10% 10VDC TA CAPACITOR-FXD 1UF +80-20% 50VDC CER | 28480<br>28480<br>56289<br>28480 | 0160-0157<br>0160-0168<br>1500105x9035A2<br>150D336X901082<br>0160-3508 | | C21<br>C22<br>C23<br>C24<br>C25 | 0180-2879<br>0180-2879<br>0160-2055<br>0180-2880<br>0180-0229 | 7<br>7<br>9<br>0<br>7 | | CAPACITOR-FXD 22UF+50-10% 25VDC AL CAPACITOR-FXD 22UF+50-10% 25VDC AL CAPACITOR-FXD .01UF +80-20% 10VDC CER CAPACITOR-FXD .200UF+50-10% 16VDC AL CAPACITOR-FXD 33UF +-10% 10VDC TA | 28480<br>28480<br>28480<br>28480<br>56289 | 0180=2879<br>0180=2879<br>0160=2055<br>0180=2880<br>150D336X901082 | | C26<br>C27<br>C28, C29 | 0180-2879<br>0160-2055<br>0160-2055 | 7<br>9<br>9 | | CAPACITOR-FXD 22UF+50-10% 25VDC AL<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER | 28480<br>28480<br>28480 | 0180=2879<br>0160=2055<br>0160=2055 | | CR1, CR2 | 1901-0050 | 3 | 12 | DIODE-SWITCHING BOV 200MA 2NS DO-35 | 28480 | 1901-0050 | | CR3<br>CR4<br>CR5 | 1901-0719<br>1901-0719<br>1901-0845 | 1 1 4 | 2 | DIODE-PWR RECT 400V 3A 300NS<br>DIODE-PWR RECT 400V 3A 300NS<br>DIODE-HV RECT 2KV 50MA 250NS | 28480<br>28480<br>27777 | 1901-0719<br>1901-0719<br>VG-2X | | CR6<br>CR7<br>CR8<br>CR9<br>CR10 | 1901-0050<br>1901-0050<br>1901-0050<br>1901-0022<br>1901-0022 | 3 3 9 9 | 4 | DIODE-SWITCHING 80V 200MA 2N8 DD-35<br>DIODE-SWITCHING 80V 200MA 2N8 DD-35<br>DIODE-SWITCHING 80V 200MA 2N8 DD-35<br>DIODE-SKABISTOR 10V 250MA<br>DIODE-SKABISTOR 10V 250MA | 28480<br>28480<br>28480<br>28480<br>28480 | 1901-0050<br>1901-0050<br>1901-0050<br>1901-0022<br>1901-0022 | | CR11<br>CR12<br>CR13<br>CR14 thru CR19<br>CR20, 21<br>D81 | 1901-0022<br>1901-0022<br>1901-0050<br>1901-0050<br>1901-0919<br>2140-0013 | 9 3 3 3 5 | 2 | DIODE-STABLISTOR 10V 250MA DIODE-STABLISTOR 10V 250MA DIODE-SWITCHING 80V 200MA 2NS DO-35 DIODE-SWITCHING 80V 200MA 2NS DO-35 DIODE-VOLTAGE SUPPRESSOR LAMP-GLOW 5AB-A 70/57VDC 300UA T-2-BULB | 28480<br>28480<br>28480<br>28480 | 1901=0022<br>1901=0022<br>1901=0050<br>1901=0050<br>1901-0050<br>5AB(NE=23) | | J2 | 2140-0013 | 5 | | LAMP-GLOW SAB-A 70/57VDC 300UA T-2-BULB | 00466 | 5AB (NE=23) | | L1<br>L2<br>L3<br>L4<br>L5 | 1251-5502<br>9100-2276<br>9140-0319<br>9140-0306<br>9140-0179<br>9140-0114 | 1 9 1 6 1 4 | 1 1 1 2 1 2 1 | CONNECTOR-MALE 4-PIN COIL-MLD 100UH 10% Q=50 ,095D%,25LG-NOM COIL-FIXED LINEARITY; DEFL CURRENT: 4 A COIL-VAR 20UH-80UH PC-MTG COIL-MLD 22UH 10% Q=75 ,155D%,375LG-NOM COIL-MLD 10UH 10% Q=55 ,155D%,375LG-NOM | 28480<br>28480<br>28480<br>28480<br>28480<br>28480 | 1251=5502<br>9100=2276<br>9140=0319<br>9140=0306<br>9140=0114 | | L6 | 9140-0179 | 1 | | COIL-MLD 22UM 10% G=75 .155D%.375LG-NOM | 28480 | 9140=0179 | | MP1 | 1251-3475<br>1400-0249 | 3<br>0 | 1 | CONNECTOR 10-PIN M POST TYPE CABLE TIE .062625-DIA .091-WD NYL | 27264<br>28480 | 1251-3475<br>1400-0249 | | 01<br>02<br>03<br>04<br>05 | 1854-0090<br>1854-0623<br>1853-0271<br>1854-0798<br>1853-0449 | 0<br>5<br>7<br>7 | 2<br>1<br>1<br>1 | TRANSISTOR NPN 2N4401 SI TO-92 PD=310MW TRANSISTOR NPN 2N6306 SI TO-3 PD=125W TRANSISTOR PNP 2N4403 SI TO-92 PD=310MW TRANSISTOR PNP S TO152 MPS U45 TRANSISTOR PNP SI DARL PD=1W | 04713<br>04713<br>04713<br>28480<br>04713 | 2N4401<br>2N6306<br>2N4403<br>1854-1798<br>MP8-U95 | | Q6<br>Q7<br>Q8 | 1854-0215<br>1854-0215<br>1854-0467 | 1<br>1<br>5 | 5 | TRANSISTOR NPN 2N3904 SI PD=350MW FT=300MHZ<br>TRANSISTOR NPN 2N3904 SI PD=350MW FT=300MHZ<br>TRANSISTOR NPN 2N4401 8I T0-92 PD=310MW | 04713<br>04713<br><b>04713</b> | 2N3904<br>2N3904<br>2N4401 | | R1<br>R2<br>R3<br>R4<br>R5 | 2100-3353<br>0683-2725<br>0698-3450<br>0683-1025<br>0683-1015 | 8<br>9<br>9<br>7 | 1 1 3 4 4 | RESISTOR=TRMR 20K 10% C 8IDE=ADJ 1=TRN RESISTOR 2.7K 5% .25W FC TC==400/+700 RESISTOR 42.2K 1% .125W F TC=0+00 RESISTOR 1K 5% .25W FC TC==400/+600 RESISTOR 100 5% .25W FC TC==400/+500 | 32997<br>01121<br>24546<br>01121<br>01121 | 3386X-Y46-203<br>CB2725<br>C4-1/8-T0-4222-F<br>CB1025<br>CB1015 | | | | | | | | | Table 6-2. Replaceable Parts (continued) | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |--------------------------------------|----------------------------------------------------------------------------|-------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------| | R6<br>R7<br>R8<br>R9<br>R10 | 0764-0016<br>0683-1015<br>0683-6825<br>2100-3892<br>0683-5645 | 8<br>7<br>7<br>0<br>7 | 2<br>1<br>2<br>6 | RESISTOR 1K 5% 2W MO TC=0+=200<br>RESISTOR 100 5% _25W FC TC==400/+500<br>RESISTOR 6.8K 10% .25W FC TC=0+-100<br>RESISTOR -TRMR 2.5M 10% C TDP-ADJ 1-TRN<br>RESISTOR 560K 5% .25W FC TC=800/+900 | 28480<br>01121<br>28480<br>28480<br>28480 | 0764-0016<br>CB1015<br>0683-6825<br>2100-3892<br>0683-5645 | | R11<br>R12<br>R13<br>R14<br>R15 | 0683-5645<br>0683-1055<br>0683-1055<br>0683-4745<br>2100-3892 | 7<br><b>5</b><br>6<br>0 | | RESISTOR 560K 5% .25W FC TC=800/+900 RESISTOR 1M 5% .25W FC TC==800/+900 RESISTOR 1M 5% .25W FC TC==800/+900 RESISTOR 470K 5% .25W FC TC==0+-100 RESISTOR-TRMR 2.5M 10% C TOP-ADJ 1-TRN | 28480<br>01121<br>01121<br>28480<br>28480 | 0683-5645<br>CB1055<br>CB1055<br>0683-4745<br>2100-3892 | | R16<br>R17<br>R18<br>R19<br>R20 | 0683-1055<br>0683-1045<br>0683-1045<br>0683-2215<br>0683-2225 | 5 3 1 3 | 4 | RESISTOR 1M 5% _25W FC TC==800/+900 RESISTOR 100K 5% _25W FC TC==400/+800 RESISTOR 100K 5% _25W FC TC==400/+800 RESISTOR 220 5% _25W FC TC==400/+600 RESISTOR 2,2K 5% _25W FC TC==400/+700 | 01121<br>01121<br>01121<br>01121<br>01121 | CB1055<br>CB1045<br>CB1045<br>CB2215<br>CB2225 | | R21<br>R22<br>R23<br>R24<br>R25 | 0683-2225<br>0683-2225<br>0683-1025<br>0683-1025<br>0686-2215 | 3 9 9 7 | 1 | RESISTOR 2.2K 5% .25W FC TC==400/+700<br>RESISTOR 2.2K 5% .25W FC TC==400/+700<br>RESISTOR 1K 5% .25W FC TC==400/+600<br>RESISTOR 1K 5% .25W FC TC==400/+600<br>RESISTOR 220 5% .5W CC TC=0+529 | 01121<br>01121<br>01121<br>01121<br>01121 | CB2225<br>CB2225<br>CB1025<br>CB1025<br>EB2215 | | R26<br>R27<br>R28<br>R29<br>R30 | 2100-3356<br>0683-1045<br>0683-1045<br>0683-1035<br>0757-0463 | 1<br>3<br>3<br>1<br>4 | 1<br>1<br>2 | RESISTOR-TRMR 200K 10% C SIDE-ADJ 1-TRN RESISTOR 100K 5% 25% FC TC=-400/+800 RESISTOR 100K 5% 25% FC TC=-400/+800 RESISTOR 10% 5% 25% FC TC=-400/+700 RESISTOR 82.5K 1% 125% F TC=0+-100 | 28480<br>01121<br>01121<br>01121<br>24546 | 2100-3356<br>CB1045<br>CB1045<br>CB1035<br>C4-1/8-T0-8252-F | | R31<br>R32<br>R33<br>R34<br>R35 | 0757-0470<br>0757-0463<br>0757-0280<br>0683-1015<br>0683-2235 | 3<br>4<br>3<br>7<br>5 | 1<br>2<br>1 | RESISTOR 162K 1% ,125W F TC=0+-100<br>RESISTOR 82,5K 1% ,125W F TC=0+-100<br>RESISTOR 1K 1% ,125W FTC=0+-100<br>RESISTOR 100 5% ,25W FC TC=-400/+500<br>RESISTOR 22K 5% ,25W FC TC=-400/+800 | 24546<br>24546<br>24546<br>01121<br>01121 | C4-1/8-T0-1623-F<br>C4-1/8-T0-8252-F<br>C4-1/8-T0-1001-F<br>CB1015<br>CB2235 | | R36<br>R37<br>R38<br>R39<br>R40 | 0698-3450<br>0698-3450<br>0683-3315<br>0686-0335<br>0684-1211 | 9<br>9<br>4<br>8<br>7 | 1<br>1<br>2 | RESISTOR 42.2K 1% .125W F TC=0+-100 RESISTOR 42.2K 1% .125W F TC=0+-100 RESISTOR 330 5% .25W FC TC=-400/+600 RESISTOR 3.3 5% .5W CC TC=0+412 RESISTOR 120 10% .25W FC TC=-400/+600 | 24546<br>24546<br>01121<br>01121<br>01121 | C4-1/8-T0-4222=F<br>C4-1/8-T0-4222=F<br>C833:5<br>E833G5<br>C8121: | | R41<br>R42<br>R43 | 0684-1211<br>0683-6815<br>0683-6815 | <b>7</b> 5 5 | 2 | RESISTOR 120 10% .25W FC TC=-400/+600<br>RESISTOR 680 5% .25 W FC TC=-400/+600<br>RESISTOR 680 5% .25 W FC TC=-400/+600 | 01121<br>28480<br>28480 | CB1211<br>0683-6815<br>0683-6815 | | R44<br>thru<br>R46 | 0683-8215 | 3 | 3 | RESISTOR 820 5% 25W FC TC=-400/+600 | | | | R47<br>R48<br>R49<br>R50<br>T1<br>T2 | 0764-0016<br>0683-1015<br>0757-0124<br>0683-1025<br>9100-4195<br>9100-0491 | 8<br>7<br>4<br>0<br>6 | 1 | RESISTOR 1K 5% 2W MO TC=0+-200 RESISTOR 100 5% _25W FC TC=-400/+500 RESISTOR 39 2K 1% 12W F TC=0+-100 RESISTOR 1K 5% .25W FC TC=-400/+600 TRANSFORMER-HORIZONTAL DRIVE TRANSFORMER FLYBACK, HI V 12.5 KV ±500V | 28480<br>01121<br>28480<br>01121<br>28480<br>28480 | 0764-0016<br>CB1015<br>0757-0124<br>CB1025<br>9100-4195<br>9100-0491 | | TP1-<br>TP7 | 0360-0535 | 0 | 7 | TERMINAL TEST POINT PCB | 00000 | ORDER BY DESCRIPTION | | U1<br>U2<br>U3<br>U4 | 1820=1437<br>1826=0120<br>1820=1451<br>1820=0471 | 0<br>8<br>8<br>0 | 1<br>1<br>1 | IC MV TTL LS MONOSTBL DUAL IC OP AMP GP GUAD 14-DIP-P IC GATE TTL S NAND GUAD 2-INP IC INV TTL HEX 1-INP | 01295<br>27014<br>01295<br>01295 | 8N74L9221N<br>LM3900N<br>8N74836N<br>8N7406N | | VR1<br>VR2<br>VR3<br>VR4 | 1902-0025<br>1902-0041<br>1902-0644<br>1902-0649<br>1902-3036 | 5 <b>4 3</b> 2 3 | 1<br>1<br>1<br>1 | DIODE=ZNR 10V 5% DO=7 PD=.4W<br>DIODE=ZNR 5.11V 5% DO=7 PD=.4W TC=009%<br>DIODE=ZNR 10.39-58 30V 5% PD=5W TC=+29MV<br>DIODE-ZNR 6.19V 5% DO 35 PD=.4W<br>DIODE-ZNR 3.16V 2% DO-7 PD=4W TC=-0.64% | 28480<br>28480<br>28480<br>28480<br>28480 | 1902-0025<br>1902-0041<br>1902-0644<br>1902-0049<br>1902-3036 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Table 6-3. Manufacturers' Codes | Mfr<br>No. | Manufacturer Name | Address | Zip<br>Code | |----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | 00000<br>0046G<br>01121<br>01295<br>04713<br>09023<br>24546<br>27014<br>27264<br>27777<br>28480<br>32997<br>50088<br>56289<br>71590<br>72136 | ANY SATISFACTORY SUPPLIER NORELCO NORTH AMER PHILIPS LTG CORP ALLEN-BRADLEY CO TEXAS INSTR INC SEMICOND CMPNT DIV MOTOROLA SEMICONDUCTOR PRODUCTS CORNEL-DUBILIER ELEK DIV FED PAC CORNING GLASS WORKS (BRADFORD) NATIONAL SEMICONDUCTOR CORP MOLEX PRODUCTS CO VARO SEMICONDUCTOR INC HEWLETT-PACKARD CO CORPORATE HQ BOURNS INC TRIMPOT PROD DIV MOSTEK CORP SPRAGUE ELECTRIC CO CENTRALAB ELEK DIV GLOBE-UNION INC ELECTRO MOTIVE CORP SUB IEC | LOS ANGELES CA MILWAUKEE WI DALLAS TX PHOENIX AZ SANFORD NC BRADFORD PA SANTA CLARA CA DOWNERS GROVE IL GARLAND TX PALO ALTO CA RIVERSIDE CA CARROLLTON TX NORTH ADAMS MA MILWAUKEE WI VILLIMANTIC CT | 90021<br>53204<br>75222<br>85062<br>27330<br>16701<br>95051<br>60515<br>75040<br>94304<br>92507<br>75006<br>01247<br>50501<br>06226 | ### SECTION VII ### MANUAL BACKDATING ### 7-1. INTRODUCTION. 7-2. This section contains information for adapting this manual to instruments with various serial prefix numbers. # 7-3. MANUAL CHANGES. 7-4. To adapt this manual to your instrument, refer to table 7-1 and make all of the manual changes listed under the serial prefix number for your instrument. Perform these changes in the sequence listed. Table 7-1. Manual Changes | Serial Prefix | Make Changes | Affects | |---------------|--------------|---------| | 2210A | 1, 2 | DSP | | 2212A | 1, 2 | DSP | NOTE: DSP is the abbreviation for Display Controller and Driver boards. ### CHANGE 1 #### NOTE The 64100-66523 Display Driver board is compatible with the 64100-66527 board with the following changes: Table 6-2 DSP, Replaceable Parts List, A7: Change HP Part No. to 64100-66523, CD=1. CR2: Change HP Part No. to 1901-0719, CD=1. T1: Change HP Part No. 9100-4075, CD=0. CR19: Delete. CR29: Delete. R50: Delete. VR5: Delete. Page 8-22 DSP, Figure 8-6, Display Driver Component Locator. Replace with component locator on page 7-4 DSP. Page 8-23 DSP. Figure 8-7, Display Driver Schematic. Replace with Display Driver schematic on page 7-5 DSP. ### CHANGE 2 ### NOTE The 64100-66519 Display Controller board is compatable with the 64100-66530 board. The newer 64100-66530 board has 64K x 16 memory locations of RAM while the 64100-66519 board has only 32K x 16 memory locations of RAM. The 64100-66519 Display Controller board experiences LMSYN PROBLEMS when several option cards (using LMYSYN) are loaded into the card cage. To correct this problem refer to SERVICE NOTE 64100A-12. Contact the nearest Sales/Service Office for additional information. Section IV Pages 4-1 thru 4-29 DSP, Section IV, Performance Verification and SA Tables, Change: Replace Section IV with Section IV pages 7-7 thru 7-23 DSP. Section VI Page 6-5 DSP, Replaceable Parts List, Change: Replace Display Controller Material list with material list on pages 7-25 DSP and 7-26 DSP. Section VIII Pages 8-13 DSP thru 8-19 DSP, Display Controller Schematics 4A - 4D, Change: Replace Schematics 4A - 4D with Display Controller Schematics on pages 7-27 DSP thru 7-34 DSP. Figure 7-1. Display Driver Block Diagram Figure 7-2. Display Driver Component Locator Display Driver Schematic MANUAL BACKDATING DSP 7-5/(7-6 blank) ### SECTION IV ### PERFORMANCE TESTS - 4-1. INTRODUCTION. - 4-2. If the mainframe has failed in a display or RAM test, proceed to use this section. This section on Performance Verification applies directly to the 64100-66519 Display Controller board. If there is some doubt as to the failure mode, return to section IV of the Mainframe chapter. - 4-3. RAM TESTS. - 4-4. POWER UP RAM TEST. ### Purpose: The RAM test verifies the ability to read and write from all RAM located on the Display Control board. Note that this test occurs only on power up. Another RAM test occurs during PV and has a different error message. Use SA table E to isolate a RAM failure. ### Area Tested: All RAMs including refresh ability, the multiplexed memory Address/Data Bus from the CPU, motherboard connections between CPU and Display Controller board, the demultiplexed Address/Data bus to/from RAM, and the timing and control circuitry. ## Operation: - a. This is a different test than the one performed during PV. - b. The RAM test takes approximately 7 seconds. - c. All RAM locations are toggled to insure READ/WRITE operation. - d. Refresh ability is verified. - e. The operation of the routine is as follows: - 1. Load RAM with a count, starting with zero. - 2. Read RAM and compare with count. - 3. Check for an error. If error occurs go to error sequence. - 4. If there is no previous error, wait one second. - 5. Read RAM and compare with count. - 6. Check for an error. If error occurs go to error sequence. - 7. If there is no previous error load RAM with complement of count, starting at zero. - 8. Read RAM and compare with the complement of the count. - 9. Check for an error. If error occurs go to error sequence. - 10. If there is no previous error, wait one second. - 11. Read RAM and compare with count. - 12. Check for an error. If error occurs go to error sequence. - f. If there are aren't any errors in either RAM error mask then the system will beep twice. But, if an error exists then following error sequence occurs: - 1. Reset the delta timer to prevent auto restart. - 2. Set the SA latch. - 3. Write to and read from all of RAM. - 4. Provide stimulus to CRT controller. - 5. Output RAM error display header information (including refresh error message if refresh error flag set). - 6. Reset SA latch. - 7. Output individual failing unit number for lower 16K RAM. - 8. Output individual failing unit number for upper 16K RAM. - g. When a failure occurs the routine attempts to output an error message as follows: SELF-TEST FAILURE blinking RAM TEST: FAILING UNIT NUMBERS (S) "XY" corresponds to the U# of the failing RAM. Depending on which RAM is failing, the display could be affected. Evidence of this is a random pattern on the CRT or incorrect spelling of messages For this reason the accuracy of a RAM test failure is always suspect. Because the RAMs are 1 bit wide, 16 of the 32 RAMs are used to store display information. U23-U30 and U38-U45 on the display controller board are used for display memory. Thus, if any of these 16 RAMs is failing, the display will be unintelligible to various degrees. ## 4-5. PV RAM TEST. ### Purpose: The RAM test verifies the ability to read and write from all RAM located on the display control board and checks for refresh. Note that this test occurs during PV. Another RAM test occurs during PV and has a different error message. Use SA table E to isolate a RAM failure. ### Area Tested: All RAMs including refresh ability, the multiplexed memory Address/Data Bus from the CPU, motherboard connections between CPU and Display Controller board, the demultiplexed Address/Data bus to/from RAM, and the timing and control circuitry. #### Operation: - a. This test takes approximately eight seconds. - b. Data from ROM is written into RAM, and then read back and compared to the ROM contents. - c. The second step writes walking 1's and 0's to each RAM address and reads it back. The walking 1's and 0's are visable on the CRT as a blinking pattern with characters moving to the bottom of the screen. - d. The RAM test is interpreted as follows: ### NOTE Since the display uses 16 of the 32 RAMs, a RAM failure may affect the ability to display the bad RAM number. RAM TEST: BIT ERROR MASK UPPER BANK=XXXX LOWER BANK=XXXX The XXXX is the hexidecimal representation of the 16 bit error mask. Since each RAM is 16K x 1 bit, each RAM IC is one data bit for the entire 16K address range of the upper or lower bank. There is a one to one correlation between the data bit set in the error mask and the failing RAM. If the error message reads, "UPPER BANK = 0201." The problem is with U39 and U23. If the error message reads, "LOWER BANK = 3000." The problem is with U70 and U69. ## 4-6. TROUBLESHOOTING USING SIGNATURE ANALYSIS. 4-7. Signature Analysis (SA) offers a fast and convenient method of isolating hardware logic failures down to the component level. The basic concept is to utilize a known set of start, stop and clock signals that constantly repeat (loop) with the same timing relationships. When a suspect logic node is probed with a Signature Analyzer while using the start, stop, and clock signals as control inputs, the digital readout (signature) displayed on the analyzer can be compared with the normal signature of that node to determine if the timing relationships are proper. With the 64100 Mainframe, looping is provided by the PV software program and the normal signatures for various nodes are listed in the tables 4-1 thru 4-13. ### 4-8. SERVICE TOOLS. ## 4-9. SUGGESTED SERVICE TOOLS ARE: - 1. HP 5004A or 5005A Signature Analyzer - 2. Digital Voltmeter - 3. Oscilloscope - 4. Standard hand tools for electronic PC board repair. ### 4-10. SA TABLES. 4-11. The basic procedure is to refer to the appropriate table (i.e., the one that corresponds to the loop that PV was exercising when the failure was noted) and connect the Signature Analyzer to the Test Points called for in the table. Next, verify that the Vh signature indicated in the test set-up is proper. This signature is very important since it verifies that the start, stop and clock signals are normal. If this signature is good, proceed with the signatures listed in the table while referring to the appropriate schematic for guidance. If an improper signature is noted, check on both sides of the device to determine if it is causing the problem or if the problem has its origin further upstream. 4-12. If SA is taken using a 5004A Signature Analyzer, and loop P is good, it will be necessary to troubleshoot the shift registers U89 and U90 to the video output signals LIVID and LIVD with an oscilloscope and logic probe. However, if a 5005A Signature Analyzer is used, SA can be taken. The reason being, this circuitry is run by a 25 MHz signal called DOTCLK and the 5004A will not operate at that speed. If the signatures in loop P are good, and the circuitry from the shift registers U89 and U90 to the video output check good, then check the high voltage, the horizontal sync, and the vertical sync on the display driver board. Waveforms for the sync signals are provided in section VIII. Table 4-1. SA Loop A Test failure or circuit: Power-up RAM Test failure Procedure: S/A hookup: Start = Pos edge CPU Bd. TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Pos edge CPU Bd. TP1 (LSTB) VH = CA27 | Node | Sig | Node | Sig | |----------------------------------------------------------------|--------------------------------------|---------------------------------------------------------|--------------------------------------| | U 79- 2<br>U 79- 5<br>U 79-11<br>U 80- 2<br>U 80- 5<br>U 80-11 | 9CPU<br>6445<br>50C0<br>U94H<br>APHS | 3 | 7 U175<br>2 0UU7<br>4 H5H2<br>5 C6FA | | U 80-14<br>U 81- 2<br>U 81- 5<br>U 81-11 | | <br>U 84-18<br>U 85-11<br>U 85-12<br>U 85-13<br>U 85-14 | F865<br>2 1471<br>6 C564<br>4 5041 | | U 02- 2<br>- U 82- 5<br>U 82-11<br>U 82-14 | SFAC<br>2030<br>4P85<br>0120 | Ü 85-15<br>U 85-14<br>U 85-17<br>U 85-16<br>U 85-16 | 5 H467<br>5 1A92<br>7 38HF | | | | | | Table 4-2. SA Loop B PC Board: Display Controller Board Test failure or circuit: Power-up RAM failure - Data writes to RAM Procedure: S/A hookup: Start = Pos edge CPU Bd. TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Neg edge Disp Controller U21-10 (HWRT) VH = 40F9 | Node | Sig | Node | Sig | |----------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------| | U 84-1<br>U 84-3<br>U 84-5<br>U 84-7<br>U 84-12<br>U 84-14<br>U 84-16<br>U 84-18 | 40P9<br>CPPP7<br>F7C2<br>H7H9<br>07H2<br>1H3P<br>7C0C<br>UCC1<br>379A | U 855-112<br>U 855-112<br>U 855-134<br>U U 0 855-115<br>U 0 855-115<br>U 0 855-117<br>U 0 855-119<br>U 0 855-119 | 0000<br>17F2<br>PCH0<br>043A<br>9A6A<br>PCSC<br>8658<br>A730<br>6U1A<br>40P9 | Table 4-3. SA Loop C Test failure or circuit: Power-up Ram failure Procedure: S/A hookup: Start = Pos edge CPU Bd. TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Pos edge Disp Controller TP11 (HPRAS) Vh = A6U4 \* = Probe Blinking | Node | Sig | Node | Sig | |--------|--------------|--------|------| | | | | | | U18-7 | 0000* | U79-5 | 4HC3 | | | | U79-7 | PC47 | | U48-5 | VH* | U79-9 | 472H | | | | U79-11 | P1H9 | | U49-4 | CF7U | U82-2 | H7Hf | | U49-7 | <b>4HC</b> 3 | U82-4 | 7128 | | U49-9 | P1H9 | U82-5 | 574F | | | | U82-11 | A41P | | U50-4 | H7HF | U82-12 | 6158 | | U50-7 | 574F | U82-14 | F7AF | | U50-9 | A41P | · | | | U50-12 | F7AF | | | | U79-2 | CF7U | | | | U79-4 | 1A8C | | | | | | | | | | | | | | | | | | Table 4-4. SA Loop D Test failure or circuit: Power-up RAM failure - Data reads from RAM and column address Procedure: S/A hookup: Start = Pos edge CPU Bd. TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Neg edge Disp Controller TP6 (LPCAS) Vh = A6U4 \* = Probe Blinking | Node | Sig | Node | Sig | | |--------|-----------------|--------|------|--| | U18-7 | 0000* | U84-3 | 9343 | | | | | U84-5 | 2A93 | | | U48-5 | 0000* | U84-7 | 03FP | | | | | U84-9 | 9H0U | | | U49-4 | 6173 | U84-12 | 008C | | | U49-7 | 1CPA* | U84-14 | 253C | | | U49-9 | 1F19 | U84-16 | 9316 | | | | | U84-18 | PCPP | | | U50-4 | UC32 | | | | | U50-7 | 66UP | U85-11 | A996 | | | U50-9 | 286P | U85-12 | 2CF3 | | | U50-12 | PA39 | U85-13 | 4U1F | | | | | U85-14 | 935P | | | U80-2 | UC32 | U85-15 | CP86 | | | U80-4 | 5HF6 | U85-16 | A0HC | | | U80-5 | $66\mathrm{UP}$ | U85-17 | PF69 | | | U80-7 | F00A | U85-18 | 5U76 | | | U80-11 | 1F19 | | | | | U80-12 | 4FFH | · · | | | | U80-14 | PA39 | | | | | U81-2 | 6173 | | | | | U81-4 | F787 | ł | | | | U81-5 | 1CPA | | | | | U81-7 | CH1P | | | | | U81-9 | CAPH | 1 | | | | U81-11 | 1F19 | | | | Table 4-5. SA Loop E Test failure or circuit: Power-up RAM failure, RAM outputs Procedure: S/A hookup: Start = Pos edge CPU Bd., TP10 (S.A. Interval) Stop = Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Pos edge Disp Controller TP15 Vh = P000 | Node | Sig | | Node | Sig | |--------|---------------|-----|--------|------| | U23-14 | 8AAA | | U38-14 | AH28 | | U31-3 | 8AAA | - | 00011 | | | U85-11 | 8AAA | | | | | U24-14 | P444 | | U39-14 | C211 | | U31-5 | P444 | | | | | U85-12 | P444 | | | | | U25-14 | 9838 | | U40-14 | APH6 | | U31-7 | 9838 | | | | | U85-13 | 9839 | | | | | U26-14 | 4A2H | | U41-14 | 6252 | | U31-9 | 4A2H | | | | | U85-14 | 4 <b>A</b> 2H | | | | | U27-14 | PU53 | | U42-14 | CF46 | | U31-12 | PU53 | | | | | U85-15 | PU53 | İ | | | | U28-14 | 4013 | | U43-14 | FF7H | | U31-14 | 4013 | I | | | | U85-16 | 4013 | | | | | U29-14 | 5 <b>AH</b> 3 | | U44-14 | F8AA | | U31-16 | 5 <b>AH</b> 3 | | 044-14 | FOAA | | U85-17 | 5 <b>AH</b> 3 | | | | | U30-14 | A247 | | U45-14 | CUUU | | U31-18 | A247 | | | | | U85-18 | A247 | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | . ] | | | | | | | | | | | | 1 | | | Table 4-6. SA Loop G Test failure or circuit: Power-up RAM failure Procedure: S/A hookup: Start = Pos edge Disp Controller TP3 (Vert Sync) Stop = Neg edge Disp Controller TP3 (Vert Sync) Clock = Pos edge Disp Controller TP7 (HDRAS) Vh = P5H2 | Node | Sig | Node | Sig | |--------|--------------|-----------------------|---------------------| | U17-3 | CP11 | U64-11 | A775 | | | | U64-12 | 8H02 | | U18-7 | P5H2* | U64-13 | 2P42 | | | | U64-14 | C963 | | U21-2 | 5FC1 | U64-15 | 52 <b>A</b> 2 | | U48-5 | P5H2* | U79-4 | 5CF3 | | | | U79-7 | 4U2A | | U49-4 | CP11 | U79-9 | AC8F | | U49-7 | AAU8 | | | | U49-9 | 4P5P | U82-4 | 88UH | | | | U82-7 | 42 <b>A</b> 7 | | U50-4 | 6H2U | U82-9 | 68H0 | | U50-7 | <b>A</b> 775 | U82-12 | FC90 | | U50-9 | 8H02 | | | | U50-11 | 1734 | | | | U62-11 | P2A0 | | | | U62-11 | AAU8 | NOTE: If the signatur | es of 1179 and 1189 | | U62-13 | 4P5P | are unstable, use NEG | | | U62-14 | 6H2U | these two components. | | | U62-15 | 5U8F | mese two components. | | Table 4-7. SA Loop H Test failure or circuit: Power-up RAM failure Procedure: S/A hookup: Start = Pos edge Disp Controller TP3 (Vert Sync) Stop = Neg edge Disp Controller TP3 (Vert Sync) Clock = Neg edge Disp Controller TP13 Vh = P5H2 \* = Probe Blinking | Node | Sig | Node | Sig | |--------|-------|--------|---------------| | U1-11 | P5H2* | U63-11 | 6C86 | | | | U63-12 | 8 <b>P</b> 54 | | U17-5 | P5H2* | U63-13 | U2P6 | | U17-6 | 0000* | U63-14 | 73P7 | | U18-7 | P5H2* | U80-4 | 8P54 | | | · | U80-7 | 6C86 | | U47-6 | P5H2* | U80-9 | 1734 | | | | U80-12 | 9635 | | U48-5 | 0000* | - | | | | | U81-4 | P5H2* | | U49-4 | 0000* | U81-7 | P5H2* | | U49-7 | 0000* | U81-9 | P5H2* | | U49-9 | 0000* | | | | U50-4 | 6C86 | | | | U50-7 | 8P54 | | | | U50-9 | U2P6 | | | | U50-12 | 73P7 | | | Table 4-8. SA Loop I Test failure or circuit: Any test - Arbitrator circuit - No clocks on TP6, TP7, or TP11. Procedure: Remove CPU Bd., I/O Bd., and Disp Driver Bd. Move TEST jumper to TEST position. S/A hookup: Start = Pos edge TP14 Stop = Pos edge TP14 Clock = Pos edge TP2 Vh = UP73 | Node | Sig | Node | Sig | | |-------|-------|--------|------|--| | U1-3 | 55H1 | U20-6 | UP73 | | | U1-8 | UP51 | U20-8 | H4C1 | | | U2-11 | 8135 | U22-1 | 0000 | | | U2-12 | 86F1 | U22-4 | 0000 | | | U2-14 | ACA2 | U22-13 | 669P | | | U5-11 | 8117 | U35-1 | 0022 | | | U9-13 | ACA2 | U35-4 | 2275 | | | 10-6 | UP73* | | • | | | U10-7 | 55H1 | U36-8 | UP73 | | | | | U36-11 | HF06 | | | U15-3 | 7U24 | | | | | U15-6 | UP73 | U37-3 | 7U46 | | | U15-8 | UP73 | U37-6 | UP51 | | | | | U37-8 | 7U46 | | | U16-6 | UF74 | U37-11 | 7U24 | | | U16-8 | UF74 | | | | | | | U48-5 | 7U46 | | | U18-7 | HF06 | U48-9 | 7U06 | | | U18-9 | 2275 | U86-11 | 0022 | | Table 4-9. SA Loop P Test failure or circuit: Display pattern Procedure: S/A hookup: Start = Neg edge Disp Controller TP3 (Vert Sync) Stop = Pos edge Disp Controller TP3 (Vert Sync) Clock = Pos edge Disp Controller TP4 Vh = UA11 | Node | Sig | Node | Sig | |--------|-------|--------|-------| | U1-6 | 0000 | U59-2 | UA10 | | | | U59-3 | 0000* | | U5-8 | 7P31 | U59-8 | UFF7 | | U7-11 | UA11* | U59-9 | 06H6 | | U9-1 | 06H6 | U60-2 | 0000* | | | | U60-6 | 0000* | | U11-8 | FHCF | U60-10 | 0000* | | | | U60-11 | UA11* | | U12-9 | UA11* | | | | | | U74-9 | P719 | | U33-1 | 34FH | U74-10 | 6FUF | | U33-2 | 5F34 | U74-11 | 7260 | | U33-3 | 7H30 | U74-13 | 82UA | | U33-4 | 990C | U74-14 | 71HU | | U33-5 | 8F61 | U74-15 | AH4F | | U33-7 | 049A | U74-16 | 5HFP | | U33-8 | UA10 | U74-17 | 0000* | | U33-23 | 4UU3 | | | | U33-24 | P635 | U75-11 | 24UU | | U33-25 | 3272 | | | | U33-26 | C1A6 | U76-15 | 7867 | | U33-27 | 0000* | | | | U33-28 | PA40 | U77-5 | 0HAH | | U33-29 | 1051 | U77-9 | 0472 | | U33-35 | UA11* | | | | U33-36 | 0000* | U91-5 | 0000* | | U33-37 | 0000* | U91-9 | 24UU | Table 4-10. SA Loop Q Test failure or circuit: Display pattern Procedure: S/A hookup: Start = Pos edge Disp Controller TP3 (Vert Sync) Stop = Neg edge Disp Controller TP3 (Vert Sync) Clock = Pos edge Disp Controller TP13 Vh = P5H2 | Node | Sig | Node | Sig | | |--------|-------|--------|---------------|--| | U9-10 | H5AU | U46-2 | 7328 | | | | | U46-5 | 4319 | | | U13-1 | 74P7 | U46-6 | 307H | | | U13-4 | 6176 | U46-9 | 0 <b>A6</b> C | | | U13-10 | 4186 | U46-12 | 9135 | | | U13-13 | 75FH | U46-14 | 6U9U | | | | | U46-15 | 84AC | | | U19-3 | A6FC | U46-16 | A454 | | | U19-6 | PUC9 | | | | | U19-8 | 96AU | U49-6 | 307H | | | | | U49-9 | 0A6C | | | U35-13 | 0000* | U49-12 | 9135 | | | | | U46-14 | 6U9U | | | | 1 | U46-15 | 84AC | | | | | U46-16 | A454 | | | | | U49-6 | 4U2A | | | | | | | | | | | | | | | | | | | | Table 4-11. SA Loop R Test failure or circuit: Display pattern Procedure: S/A hookup: Start = Pos edge Disp Controller TP3 (Vert Sync) Stop = Neg edge Disp Controller TP3 (Vert Sync) Clock = Pos edge Disp Controller U1-11 Vh = 1F8C | Node | Sig | Node | Sig | | |-----------------------------------------------------------------|------------------------------------------------------|--------|------|--| | U23-14 | F5U0 | U38-14 | 0HF9 | | | U24-14 | F88P | U39-14 | 1F61 | | | U25-14 | 260A | U40-14 | 3734 | | | U26-14 | H0H7 | U41-14 | 60PF | | | U27-14 | 6536 | U42-14 | 5448 | | | U28-14 | 2C74 | U43-14 | 06C6 | | | U29-14 | C71P | U44-14 | U5U9 | | | U30-14 | P8PH | U45-14 | 8H26 | | | U32-3<br>U32-5<br>U32-7<br>U32-12<br>U32-14<br>U32-16<br>U32-18 | 0HF9<br>1F61<br>3734<br>5448<br>06C6<br>U5U9<br>8H26 | | | | Table 4-12. SA Loop S PC Board: Display Controller Board Test failure or circuit: Display Pattern Procedure: S/A hookup: Start = Pos edge Disp Controller TP3 (Vert Sync) Stop = Neg edge Disp Controller TP3 (Vert Sync) Clock = Pos edge Disp Controller U47-6 Vh = 1F8C | Node | Sig | Comments | |------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | U23-14<br>U24-14<br>U25-14<br>U26-14<br>U27-14<br>U28-14<br>U29-14<br>U30-14 | U767<br>HA7H<br>175F<br>355A<br>9015<br>210U<br>U711<br>2HA7 | These signatures are at the RAM outputs. When looking at latched data from previous clock, they show that the refresh addressing and RAM output is OK and have nothing to do with U42 signatures. | | U46-2<br>U46-5<br>U46-6<br>U46-9<br>U46-12<br>U46-15<br>U46-16<br>U46-19 | P8PH<br>C71P<br>2C74<br>6535<br>H0H7<br>260A<br>F88P<br>F5U0 | These are the same as RAM output in loop R; RAM output is verified in loop R. | | | | | Table 4-13. SA Loop T PC Board: Display Controller Board Test failure or circuit: Display Pattern Procedure: S/A hookup: Start =Pos edge CPU Bd. TP10 (S.A. Interval) Stop =Neg edge CPU Bd. TP10 (S.A. Interval) Clock = Pos edge CPU Bd. TP1 (LSTB) Vh = AU94 | Node | Sig | Node | Sig | | |--------|------|----------------------------------------------------------------------------------------------------------------|-----------------------|--| | U5-3 | 1021 | U78-10 | 0UUP | | | U7-3 | 51P7 | U78-11<br>U78-12 | H98H<br>9UU9 | | | U15-11 | 4472 | U78-13<br>U78-14 | 5586<br>7F46 | | | U21-10 | PP52 | U78-15 | 859U | | | U33-21 | 90A9 | U83-1<br>U83-2 | AA21<br>UCF6 | | | U35-10 | UP73 | U83-3<br>U83-5<br>U83-6 | 51P7<br>AA21 | | | U47-3 | 4472 | U83-8<br>U83-10 | CA01<br>PP52<br>0000* | | | U78-1 | F99P | U83-10 | 51P7 | | | U78-2 | 7942 | | 011 ( | | | U78-3 | 5CH4 | la de la companya | | | | U78-4 | 5452 | | | | | U78-5 | 5452 | | | | | U78-6 | 9C8H | | | | | U78-7 | 6855 | | | | | U78-9 | 51P7 | | | | Table 7-1. Replaceable Parts List | Code | Ifr Part Number | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | C1,2 0160-2055 9 30 CAPACITOR-FXD 01µF +80-20% 100VDC CER 28480 0160-265 | | | C3 0160-4822 2 1 CAPACITOR-FXD 1000F +-59 1000FDC CER 28480 0160-205<br>C4,5 0160-2055 9 CAPACITOR-FXD .01µF +80-20% 100VDC CER 28480 0160-205<br>C6 0160-3622 8 42 CAPACITOR-FXD .1µF +80-20% 100VDC CER 28480 0160-362<br>C7 0160-2055 9 CAPACITOR-FXD .1µF +80-20% 100VDC CER 28480 0160-205<br>C8,9 0160-3622 8 CAPACITOR-FXD .1µF +80-20% 100VDC CER 28480 0160-362 | | | C6 0160-3622 8 42 CAPACITOR-FXD .1µF +80-20% 100VDC CER 28480 0160-362 | n | | C7 | | | C8,9 0100-0022 8 CALACITCH-LYD :1#1 100 20% 100 PC CEH 20400 0100-002 | 5 | | C10 0160-2055 9 CAPACITOR-FXD .01µF +80-20% 100VDC CER 28480 0160-205 | 5 | | C11 0160-3622 8 CAPACITOR-FXD .1μF +80-20% 100VDC CER 28480 0160-362 C12 0160-2055 9 CAPACITOR-FXD .01μF +80-20% 100VDC CER 28480 0160-205 | 5 | | C13,-15 0160-3622 8 CAPACITOR-FXD .1μF +80-20% 100VDC CER 28480 0160-362 | 2 | | C16 | 2 | | C17-22 0160-3622 8 CAPACITOR-FXD .1μF +80-20% 100VDC CER 28480 0160-362 C24,25 0160-3622 8 CAPACITOR-FXD .1μF +80-20% 100VDC CER 28480 0160-362 C24,25 0160-3622 8 CAPACITOR-FXD .1μF +80-20% 100VDC CER 28480 0160-362 C26,27 0160-2055 9 CAPACITOR-FXD .01μF +80-20% 100VDC CER 28480 0160-362 C26,27 0160-2055 9 CAPACITOR-FXD .01μF +80-20% 100VDC CER 28480 0160-205 | | | C36.37 | 5 | | C31 0160-2055 9 CAPACITOR-FXD 01 <sub>H</sub> F ±80-20% 100VDC CFR 28480 0160-205 | 5 | | C32-37 0160-3622 8 CAPACITOR-FXD .1μF +80-20% 100VDC CER 28480 0160-362 C38 0160-2055 9 CAPACITOR-FXD .01μF +80-20% 100VDC CER 28480 0160-205 | 5 | | C39,40 0160-3622 8 CAPACITOR-FXD 1μF +80-20% 100VDC CER 28480 0160-362 C41,42 0160-2055 9 CAPACITOR-FXD .01μF +80-20% 100VDC CER 28480 0160-205 | 2 | | C43-45 0160-3622 8 CAPACITOR-FXD 1µF +80-20% 100VDC CER 28480 0160-362 | · · | | C47-52 0160-3622 8 CAPACITOR-FXD .1µF +80-20% 100VDC CER 28480 0160-362 | 2 | | C53 0160-2055 9 CAPACITOR-FXD .01μF +80-20% 100VDC CER 28480 0160-205 C54,55 0160-3622 8 CAPACITOR-FXD .1μF +80-20% 100VDC CER 28480 0160-362 | | | C56.57 | 5 | | C58 0160-3622 8 CAPACITOR-FXD 1.μF +80-20% 100VDC CER 28480 0160-362<br>C59 0160-2055 9 CAPACITOR-FXD .01μF +80-20% 100VDC CER 28480 0160-205 | 5 | | C60-62 0160-3622 8 CAPACITOR-FXD .1µF +80-20% 100VDC CER 28480 0160-362<br>C63 0160-2055 9 CAPACITOR-FXD .1µF +80-20% 100VDC CER 28480 0160-362 | | | C64 0160-3622 8 CAPACITOR-FXD .1μF +80-20% 100VDC CER 28480 0160-362 | 2 | | C67.68 0180-0374 3 2 CAPACITOR-FXD 10µF +-10% 20VDC TA 56289 150D106 | (902082 | | C69 0160-2055 9 CAPACITOR-FXD .01µF +80-20% 100VDC CER 28480 0160-205<br>C70 0180-0116 1 1 CAPACITOR-FXD 6.8µF +-10% 35VDC TA 56289 150D685 | 5<br>(9035B2 | | C71-76 0160-2055 9 CAPACITOR-FXD .01µF +80-20% 100VDC CER 28480 0160-205 CR1-4 1901-0535 9 4 DIODE-SM SIG SCHOTTKY 28480 1901-053 | 5 | | L1 9170-0029 3 2 CORE-SHIELDING BEAD 28480 9170-002 | 9 | | MP1,2 5040-6067 2 2 PC EXTRACTOR 28480 5040-606 P2,3 1258-0182 7 2 TEST JUMPER 28480 1258-018 | 7 | | P4 1810-0307 0 1 NETWORK-CNDCT MODULE DIP; 16 PINS; 0.100 28480 1810-030 | 7 | | R5 0698-3438 3 1 RESISTOR 147 1% .125W F TC=0+-100 28480 0698-343 | 1 | | R6-9 0757-0280 3 RESISTOR 1K 1% .125W F TC=0+-100 24546 C4-1/8-T R10-15 0698-7028 5 6 RESISTOR 27 10% .125W CC TC=-270/+540 01121 BB2701 | | | R6-9 0757-0280 3 RESISTOR 1K 1% .125W F TC=0+-100 24546 C4-1/8-T R16-18 0757-0280 3 RESISTOR 27 10% .125W CC TC=-270/+540 01121 BB2701 RESISTOR 1K 1% .125W F TC=0+-100 24546 C4-1/8-T R19 0684-1211 7 1 RESISTOR 120 10% .25W FC TC=-400/+600 01121 CB1211 | )-1001-F | | TP1-13 0360-0535 0 20 TERMINAL TEST POINT PCB 00000 ORDER | BY DESCRIPTION | | TPGND 0360-0535 0 TERMINAL TEST POINT PCB 00000 ORDER U1 1820-0681 4 3 IC GATE TTL S NAND QUAD 2-INP 01295 SN74S00 | BY DESCRIPTION | | U2 1820-1453 0 2 IC CNTR TTL S BIN SYNCHRO POS-EDGE-TRIG 01295 SN74S15<br>1820-1457 1 2 IC CNTR TTL S BIN SYNCHRO POS-EDGE-TRIG 01295 SN74S152 | 10N | | U5 1820-1201 6 1 IC GATE TTL LS AND QUAD 2-INP 01295 SN74LS0 | BN. | | U5 1820-1201 6 1 IC GATE TTL LS AND QUAD 2-INP 01295 SN74LS0 U6 1820-1453 0 IC CNTR TTL S BIN SYNCHRO POS-EDGE-TRIG 01295 SN74S0 U7 1820-0681 4 IC GATE TTL S NAND QUAD 2-INP 01295 SN74S00 | oin<br>V | | U8 1820-1112 8 3 IC FF TTL LS D-TYPE POS-EDGE-TRIG 01295 SN74LS7 U9 1820-1322 2 2 IC GATE TTL S NOR QUAD 2-INP 01295 SN74S02 | 1N<br>N | | U10 | 2N | | U11 1820-1449 4 1 GATE TTL S OR QUAD 2-INP 01295 SN74S32 U12 1820-0693 8 3 IC FF TTL S D-TYPE POS-EDGE-TRIG 01295 SN74S74 | N . | | U13 1820-1144 6 2 IC GATE TTL LS NOR QUAD 2-INP 01295 SN74LS0 U14 1820-0683 6 2 IC INV TTL S HEX 1-INP 01295 SN74S04 | <u>2</u><br>N | | U15 1820-1208 3 4 IC GATE TTL LS OR QUAD 2-INP 01295 SN74LS3 U16 1820-0688 1 2 IC GATE TTL S NAND DUAL 4-INP 01295 SN74S20 | 2N | | U17 1820-1211 8 1 IC GATE TTL LS EXCL-OR QUAD 2-INP 01295 SN74LS8 | 5N | | U18 1820-0629 0 IC FF TTL S J-K NEG-EDGE-TRIG 01295 SN74S11 U19 1820-1197 9 1 IC GATE TTL LS NAND QUAD 2-INP 01295 SN74LS0 | ON . | | U20 1820-0688 1 IC GATE TTL S NAND DUAL 4-INP 01295 SN74S20<br>U21 1820-0683 6 IC INV TTL S HEX 1 INP 01295 SN74S04 | | | U22 1820-1322 2 IC GATE TTL S NOR QUAD 2-INP 01295 SN74S02 | 1 | | U31,32 | 14N | | U33 1820-2191 5 1 IC MICROPROC-ACCESS NMOS 8-BIT 34649 C8275 | | | U34 1810-0536 7 1 NETWORK-RES 270HM 16 PIN DIP 28480 1810-053<br>U35 1820-1144 6 IC GATE TTL LS NOR QUAD 2-INP 01295 SN74LS0 | | | U36 1820-1208 3 IC GATE TTL LS OR QUAD 2-INP 01295 SN74LS3 | 2N | | U37 | -3: | | U46 1820-1997 7 1 IC FF TTL LS D-TYPE POS-EDGE-TRIG PRL-IN 01295 SN/4LS3 | '4N | | U48 1820-0693 8 IC FF TTL S D-TYPE POS-EDGE-TRIG 01295 SN74S74 | 1 | | U49.50 | | | US9 1820-1112 8 IC FF TTL LS D-TYPE POS-EDGE-TRIG 01295 SN74LS7 U60 1820-1191 3 2 IC FF TTL S D-TYPE POS-EDGE-TRIG COM 01295 SN74S17. | , | | U61 1820-0697 2 1 IC DRVR TTL S NAND LINE DUAL 4-INP 01295 SN74S14 | N | | U62-64 1820-1435 8 3 IC CNTR TTL LS BIN UP/DOWN SYNCHRO 01295 SN74LS6 U65-72 1818-1396 5 32 IC NMOS 16384-BIT RAM DYN 200-NS 3-S 50088 MK4116N | | | U73 | | | U75,76 1820-1432 5 2 IC CNTR TTL LS BIN SYNCHRO POS-EDGE-TRIG 01295 SN74LS1 | 3AN | | U77 | | | U79-82 1820-1428 9 4 IC MUXR/DATA-SEL TTL LS 2-TO-1-LINE QUAD 01295 SN74LS1 | 8N | | U84 1820-2024 3 IC DRVR TTL LS LINE DRVR OCTL 01295 SN74LS2. | 4N | | U85 1820-2075 4 1 IC MISC TTL LS 01295 SN74LS2 U86 1820-1451 8 1 IC GATE TTL S NAND QUAD 2-INP 01295 SN74S38 | | | U87 1820-1191 3 IC FF TTL S D-TYPE POS-EDGE-TRIG COM 01295 SN74S175 | | Table 7-1. Replaceable Parts List (Cont'd) | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | U88<br>U89,90<br>U91<br>XU1,2<br>XU23-30<br>XU33<br>XU34<br>XU38-45<br>XU51-58<br>XU65-72<br>XU74 | 1820-0685<br>1820-1303<br>1820-0693<br>1200-0607<br>1200-0607<br>1200-0654<br>1200-0607<br>1200-0607<br>1200-0607<br>1200-0541 | 8<br>9<br>8<br>0<br>7<br>0<br>0<br>0<br>1 | 1<br>2<br>32<br>1 | IC GATE TTL S NAND TPL 3-INP IC SHF-RGTR TTL S R-S PRL-IN PRL-OUT IC FF TTL S D-TYPE POS-EDGE-TRIG SOCKET-IC 16-CONT DIP-SLDR SOCKET-IC 16-CONT DIP-SLDR SOCKET-IC 40-CONT DIP-SLDR SOCKET-IC 16-CONT 24 CONT DIP-SLDR | 01295<br>01295<br>01295<br>01295<br>28480<br>28480<br>24840<br>28480<br>28480<br>28480<br>28480 | SN74S10N<br>SN74S195N<br>SN74S74N<br>1200-0607<br>1200-0607<br>1200-0654<br>1200-0607<br>1200-0607<br>1200-0607<br>1200-0607<br>1200-0607 | | | | | | | | | | | | | | | | | | a de la companya l | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Display Controller Component Locator # MANUAL BACKDATING - Model 64100A Display Controller Schematic 4A (Sheet 1 of 4) MANUAL BACKDATING DSP 7-27 Display Controller Component Locator Display Controller Component Locator Display Controller Component Locator ### SECTION VIII ### SERVICE - 8-1. BLOCK DIAGRAM THEORY. - 8-2. The display section of the system consists of two circuit boards and a CRT (Cathode Ray Tube). The two boards are called the Display Controller and the Display Driver. All three of these components are represented on the Display Block Diagram in figure 8-1. Table 8-2 provides a list of mnemonics. - 8-3. THE DISPLAY CONTROLLER BOARD. - 8-4. The Display Controller A5 board serves two main functions, (1) provides the processor with a read/write (RAM) memory, and (2) generates the video control signals. - 8-5. There are 16 RAMs (HM4864) used on the Display Controller board. Each RAM is a Dynamic Random Access Memory IC with 65,536-word x 1-bit of memory locations. The HM4864 operates from +5 volts relative to ground. - 8-6. The use of the 16-pin package is made possible by multiplexing the 16 address bits (required to address 1 of the 64K bits) into the HM4864 on 8 address input pins. The two 8-bit address words are latched into the HM4864 by two TTL clocks, Low Row Address Strobe (LRAS) and Low Colomn Address Strobe (LCAS). Non-critical clock timing requirements allow use of the multiplexing technique while maintaining high performance. - 8-7. Data is stored in the HM4864 in single transistor, dynamic storage cells. The storage cells require refresh for data retention. Refreshing is accomplished by performing a memory read cycle at each of the 128 row addresses every 2 milliseconds. There are actually 256 row addresses (8-bit), but the RAMs are internally configured to 128 row (7-bit) addresses to be compatible with the Intel 2116 16K RAMs which were used on the earlier Display Controller board. A0 thru A6 are the refresh address pins. - 8-8. ADDRESS AND DATA LATCHES. The 8-bit row and colomn address words are latched into internal latches by the LRAS and LCAS signals respectively. Both the Data Input and Data Output information is latched by the HM4864. The input data is latched by the logical AND function of LRAS, LCAS, and Low Write Enable (LWE). When a Data Input cycle is being performed (LRAS low), the data will be latched by the falling edge of the last two control signals (LCAS or LWE). The Data Output latch and buffer is controlled by LCAS. The leading (falling) edge of LCAS in any cycle causes the Data Output to assume an opencircuit (HI-Z) state. At access time (a delay time after LCAS goes low), the Data Output will assume a data state (high or low) dependent upon the type of data cycle performed. The Data Output remains valid until the next cycle during which a LCAS occurs. - 8-9. REFRESH MODE. Read Cycle Refresh: A read cycle at each of the 128 row addresses (A0 A6) will refresh all the storage cells. Write cycles also fulfill the refresh requirements but the selected cell (determined by the column address) on the row being refreshed, will have new data written into it while the remaining 127 cells on the row are simply refreshed. - 8-10. There are $64\text{K} \times 16$ memory locations of RAM on the Display Controller board. The RAM is divided into two 32K $\times 16$ memory locations. The address range for the upper 32K memory locations of RAM are from 8002 HEX to FFFF HEX. A part of this memory (F9F0 HEX to FF00 HEX) is dedicated to storing display information. The lower 32K $\times 16$ memory locations of RAM are addressed over the Memory Mapped I/O and treated as if they were a Memory Expansion option in option slot 10. This method of addressing is used because the address range 0000 HEX to 3FFF HEX is dedicated to ROM and CPU memory. - 8-11. When the CPU needs additional memory, it will poll the Slot Select lines (LSSEL0-10) and check the option slots for the additional memory. The Display Controller board uses option slot 10 (imaginary) as the location where the additional RAM (lower 32K x 16) can be memory mapped into. When the CPU reads slot 10, the ID 0402 HEX is read back. It then treats slot 10 as having a 32K x 16 Memory Expansion option installed. - 8-12. RAM WRITE FUNCTION. The processor writes data into the RAM by placing the address of the location to be written on the address bus, selecting the memory and write functions by means of the arbitration and sequencer circuitry, and then presenting the data to be stored on the data bus. The arbitration and sequencer circuitry is responsible for gating the address through to the RAM address lines. Since the RAM address lines are multiplexed into two 8-bit segments, the sequencer must also control the byte select function (U50,U49). - 8-13. RAM READ FUNCTION. The processor reads data from the RAM by placing the address of the location to be read on the address bus, selecting the memory and read function and then gating the RAM data out to the data bus through buffers U31,U70, and U71. The arbitrator sequencer and the RAM data out routing are responsible for the correct selection of the RAM output buffers. - 8-14. DISPLAY SETUP. The CRT controller U33 must be programmed with display parameters, i.e. number of characters per row, number of rows, and number of lines per character row, before a display can be generated. The bi-directional buffer U71, allows the processor to directly load the display parameters into the CRT controller. This programming takes place very early in the system's operating program and is latched into the CRT controller, thus occurring only once during power up. - 8-15. DISPLAY OPERATION. A display operation is similar to a RAM read operation. However, the address for the display data is not taken from the address bus, but from the binary counters U56,U57,U58. When the binary counters are reset by the LLDCNT (Load Counter) signal, the address of the first display location (FA18 HEX) is loaded into the counters. The arbitration circuitry now gates the display address (FA18 HEX FDFF hex), instead of the address bus, through to the address input lines of the RAM. address input lines of the RAM. - 8-16. The 16-bit display data from RAM (ASCII code) is gated through Display Buffer U32 and Latch U46 to the CRT Controller U33. The least significant bit from the Display Address Counter U58 is used to enable the Buffer U32 or Latch U46. This bit is not used as an address bit to RAM. Since 16 bits of data are available from RAM and the CTR Controller U33 can only use 8 bits at a time, 8 bits are passed through the Buffer U32 and 8 bits are latched in U46. The next time the CRT Controller U33 requests RAM and increments the Display Address Counters (U56-U58), bit 0 changes state to enable the latch U46. Then the CRT Controller reads the data that was latched into U46 during the previous cycle. - 8-17. The very act of reading RAM refreshes the row that was accessed. When the CRT Controller U33 does a RAM access and reads the Buffer U32, it has refreshed a row of RAM. The next time it does an access, it reads the latched data in U46. But, the least significant bit has changed state and the row address that is going to RAM has been mapped by the XOR gate U17A causing a Read-Only-Refresh to be performed on another row of memory. In this manner the CRT Controller U33 reads at least 128 rows within 2 milliseconds required to guarantee that RAM is refreshed. - 8-18. Internal to the CRT Controller U33 are two 80 character buffers that have dual roles. While the CRT Controller is requesting data and filling one buffer, the other buffer is being emptied to the output port. Typically, the 80 character input buffer is filled by the time the output buffer has written two or three of the fifteen lines in each row of characters. When the input buffer is filled, the CRT Controller U33 no longer requests RAM. When the CRT Controller reaches the end of the row of characters, the filled input buffer becomes the output buffer and the CRT Controller does 80 more RAM requests. - 8-19. Every time a 80 character CRT controller buffer is reading the RAM for display information, a refresh operation occurs. It takes a little over three 80 character CRT controller buffer read operations to refresh all 128 rows in RAM. Each time a 80 character buffer is filled, 40 rows of RAM are refreshed. - 8-20. The CRT controllers (U33) primary function is to refresh the display by buffering the display data and to keep track of the character position. The CRT controller outputs a code to the character generating ROM at U60 that describes the character to be displayed and what horizontal line is to be sent to the video drive circuits. The character generating ROM parallel loads the display information into the shift registers U76 and U77, which serially output the display information to the Display Driver board. The CRT controller also generates the vertical and horizontal sync pulses used to trigger the sweep circuits of the Display Driver board. - 8-21. The Character Generater ROM is responsible for the correct dot pattern on the screen. It decodes the ASCII code into a dot pattern for each character of the 80 characters. The characters are placed on the screen one line of dots at a time for all 80 characters. It takes 15 lines to place the one row of 80 characters on the screen. - 8-22. DISPLAY DRIVER BOARD. - 8-23. The Display Driver board provides the video drive, voltage sweeps, and bias voltages to drive the CRT. The video drive circuit features two drive - levels, one for regular video, one for inverse video. The inverse video operates with half the intensity to reduce glare. - 8-24. The high voltage circuit generates grid voltage of -40v, +300 to 800v, and 0 to 500v necessary to provide intensity and focus adjustments. - 8-25. THEORY OF OPERATION. - 8-26. DISPLAY CONTROLLER. The Display Controller board contains a system clock, RAM, and display circuitry. The RAM is shared by both the CPU and CRT controller. The arbitrator sequencer circuitry controls timesharing of the RAM between the Display Controller board and the CPU. - 8-27. Information to be displayed on the screen is written into the RAM space by the CPU at the addresses that are addressed by the counters (FA18 HEX FDFF HEX) for the display circuitry. Sixteen address bits are required to decode one location in RAM. - 8-28. RAM WRITE. The CPU initiates a RAM write function to the upper 32K memory locations of RAM by pulling address bit 15 (LA15) low on U51 pin 3 and LSTM low on U51 pins 4, 5. The CPU initiates a write to the lower 32K memory location of RAM using LSSEL 10. LA15 must be high for a Memory Mapped I/O access, so LSSEL 10 is pulled low which places a low on U51 pin 2. When LSTM is true, a RAM write is initiated. The output of U51 is sent to the arbitrator sequencer circuitry producing a gating signal, output from U18, pin 7. This gating signal selects the CPU address lines LAO LA15 from the address select circuit. The address lines (LAO-15) are input to the byte select circuit and the upper or lower byte is selected by a gating signal from U48A, pin 5 to produce output address lines LMAO-7 to the RAM. - 8-29. ADDRESS LINES. The CPU addresses RAM over 17 address lines (LAO-15 and LMAP1). The upper 32K x 16 memory locations of RAM are addressed using LAO-14 with LA15 pulled low. The address range is from 8002 HEX to FFFF HEX. The lower 32K x 16 memory locations of RAM are addressed over the Memory Mapped I/O. The lower 32K of RAM is accessed as if it were in option slot 10 (imaginary) with an ID of 0402 HEX. LA14 must be pulled low and LA15 must be forced high to access the Memory Mapped I/O. LMAP1 acts as LA14 does in the upper 32K of RAM. If LMAP1 is high, then the address range is in the upper 16K x 16 of the lower 32K of RAM. If LMAP1 is low then the address range is in the lower 16K x 16 of the lower 32K of RAM. - 8-30. Address lines LMA0-7 are sent to the RAM circuit (see figure 8-4, sheet 4C), and determine where data (LD0-15) from the CPU will be stored in RAM. Control signals LWLB and LWUB determine whether data is written into the upper or lower byte or a READ operation is taking place. - 8-31. RAM READ. The CPU reads data from the upper 32K of RAM by placing the address of the location to be read on the address bus (LAO-15). If the READ operation is from the lower 32K of RAM, then access is over the Memory Mapped I/O Slot Select. LA15 must be high and LA14 low to access the Memory Mapped I/O. LAO-13 and LMAP1 are the address bus for lower 32K RAM read operation. - Data (LDO-15) is read from the RAM when signals LWLB and LWUB are inactive (high). Data LDO-15 is gated to the data bus through buffers U31, U71, and U70. - 8-32. DISPLAY FUNCTION. The CRT controller (U33) is loaded with display parameters (D0-7) directly from the CPU by means of U71. The display parameters are loaded once during power up. The CRT controller's primary function is to refresh the display and keep track of character position. - 8-33. The addresses for display information (FA18 HEX FDFF HEX) is taken from the character counter circuit (U56 thru 58). Signal Low Load Counter (LLDCNT) resets the address counters and the address of the first display location is loaded. This address is set to the address select circuitry. The arbitrator sequencer circuitry now gates the display address, instead of the address bus through the Row/Column Address MUX circuitry to the address input lines of the RAM. - 8-34. The output data (D0-7) is gated through the Display Controller (U33). Since the CRT controller (see figure 8-4, sheets 4B and 4D) can accept only 8 bits of data at a time, U46 latches half of the 16 bit output of the RAM. Data from U46 is accepted by the CRT controller after the data from U32 is accepted. The CRT controller then outputs an ASCII code which is sent to the character generator ROM circuit U60 describing the character to be displayed and what horizontal line is to be sent to the video drive circuits. The character generator ROM circuit then parallel loads the display information into the shift register circuit (U76 and U77). The character dot patterns are shifted to the output circuitry in serial form one row at a time. - 8-35. DISPLAY DRIVER. The Display Driver Board provides the video drive, voltage sweeps, and bias voltages to drive the CRT. - 8-36. Display Controller U33 on the Display Controller Board provides horizontal and vertical retrace signals and the low video and low inverse video signals. The Display Driver is enabled by high display enable HDE from the I/O Board. (See figure 8-8.) - 8-37. With no video signal applied, low inverse video (LIVID) and low video (LVID) are high, forcing the open-collector outputs of U3A and U3C low. Q8 is an emitter follower and supplies current necessary to keep the Q8 emitter voltage near 30V and the video off. - 8-38. If LVID goes low with LIVID high, the open-collector output of U3A releases the base of Q7 and allows it to turn on, CR15 and CR16 prevent it from saturating. When Q7 turns on, it holds the base voltage of Q8 low forcing the emitter voltage of Q8 low and the video full on. - 8-39. If LIVID were to go low while LVID was low, Q6 would be allowed to turn on. But since the base voltage of Q8 is being held low by Q7, it makes no difference what state Q6 is in. - 8-40. If LIVID is low while LVID is high, the open-collector input of U3C releases Q6 to turn on while U3A holds Q7 off. The voltage drop across VR2, CR13, and Q6 establishes an intermediate base voltage on the emitter follower, Q8, and the video is at an intermediate intensity level. Table 8-1. Truth Table for Video | LVID | LIVID | FUNCTION | |------|-------|-------------------| | L | Н | NORMAL BRIGHTNESS | | L | L | NORMAL BRIGHTNESS | | Н | L | HALF BRIGHTNESS | | Н | H | OFF | 8-41. HORIZONTAL SWEEP AND HIGH VOLTAGE. When low Horizontal Sync (LHSYN) occurs, the falling edge triggers the single shot U1A. By adjusting the pulse width of U1A, the falling edge of the output of U1A is being delayed in triggering U1B, thus providing horizontal position control (TP3). The pulse width of U1B is fixed (TP5). 8-42. The negative output of U1B gets reinverted by U4C (a high voltage output open-collector inverter). U4C switches Q1 off and on to drive current through T1. When T1 turns Q2 on, current is drawn from the 12V supply through the primary of T2 and the other secondary of T1. Q2 drives the current through the yoke for horizontal deflection. CR4 and C4 form the rectifier/filter for the +40V supply. The +12KV supply is internally rectified by the flyback, T2, with the "aquadag" of the CRT acting as the filter. The -40V supply is rectified and filtered by CR6 and C11, aided by clamp VR1. The intensity and focus voltages are formed by voltage divider networks supplied by CR5. 8-43. When low Vertical Sync (LVSYN) occurs, it's inverted through the high voltage, open-collector output, U4A to drive the inverting input of the current mode op-amp U2B which is configured as an integrator. Variable feedback from U2A provides a means of adjusting vertical gain. The threshold detector, U2C, drives the complimentary pair, Q4 and Q5, for Vertical Sweep (TP1). 8-44. LVSYN is also used to switch Q3 on and off. Q3, C22 and blocking diode CR8 form a voltage doubler circuit to double the voltage available to U2 and the pair, Q4 and Q5, during retrace (see signal on U2P14). ### Table 8-2. Mnemonics DOTCLK Dot Clock - 25 MHz clock for video circuitry. HCHAR High Character - active high, signal that is used to clock the CRT controller and the delay counters for HSYN. HCPURQ High CPU Request - active high, this signal along with LPCAS make LMSYN. HDCO High Display Counter Zero - active high, indicates least significant bit of the display address counter is logic low. HRAS High Display Row Address Strobe - active high, indicates display accessing RAM, used only for signature analysis troubleshooting. HDRQ High Data Request - active high, signal from CRT controller requesting data. HDISP/CPU High Display Low CPU Cycle - this signal enables the CYCLE address selectors and is used in strobing the display RAMs. HPRAS High BPC Row Address Strobe - active high, indicates processor accessing RAM, used only for Signature Analysis troubleshooting. HPWE High CPU Write Enable - active high, enables write operation either into RAM or CRT controller. HSCLK1 High System Clock 1 - Used in arbitrator sequencer circuitry to make LCPURQ signal. L25MHz Low 25 MHz Clock for general purpose bus use. LADDCLK Low Address Clock - active low, clock signal that increm- ents the display counters. LBYTE Low Byte - active low, indicates memory operation will involve only an eight bit data word; can be either the upper or lower part of the data bus. HRC High RAM Cycle in Process - active high, used to determine if the Display RAM is to be asserted by the CPU or the Display. Also, used by the HRAS/LCAS selector. LCHAR Low Character - active low, signal that synchronizes LVSYN with LHSYN. | Table | 8-2. | Mnemonics | (Cont'd) | |-------|------|-----------|----------| |-------|------|-----------|----------| LCPURQ Low CPU Request - active low, this signal is used in the arbitrator sequencer circuitry to determine if the sequence has gone to it's initial state. LCS Low Chip Select - active low, enables both the read and write functions for the CRT controller. LDCAS Low Display Column Address Strobe - active low, indicates data request from CRT controller is being serviced. LDD Low Disable Display - active low, this signal not used currently on enhancement bus. LDISP/HCPU Low Display High CPU Cycle - this signal is used in CYCLE writing to the display RAMs. LDRQ Low Data Request - active low. Used by Arbitrator Sequencer Circuitry to enable Address Select. LHSYN Low Horizontal Sync - active low, signal from display controller to Display Driver circuitry that enables the horizontal electron beam retrace function. LIVID Low Inverse Video - active low, signal from display controller to Display Driver circuitry that enables half-bright dot on CRT screen. LLDCNT Low Load Display Counter - active low, loads the first address of display memory into the display address counters. LMSYN Low Memory Sync - active low, indicates memory operation in process, puts microprocessor into wait state. LPCAS Low Processor Column Address Strobe - active low, indicates microprocessor is accessing Random Access Memory (RAM) in either read or write operation. LRAMCLK Low RAM Clock - 12.5 MHz RAM clock for display functions. LRC Low RAM Cycle in Process - active low signal used by the HRAS/ LCAS selector. HSCLK1 High System Clock 1 - 6.25 MHz clock for CPU board. LSTB Low Strobe - active low, during write operation, indicates data bus information is valid; during read operation indicates microprocessor is not driving the data bus and addressed device can drive data bus. ### Table 8-2. Mnemonics (Cont'd) LSTM. Low Start Memory - active low, indicates valid address bus and start of memory cycle. LUPB. Low Upper Byte - active low, indicates only upper eight bits of data bus involved in memory operation. When this signal is high, indicates lower eight bits being used. LUPB is gated by LBYTE. LVID. Low Video - active low, signal from Display Controller to Display Driver that enables full-bright dot on CRT screen. LVSYN. Low Vertical Sync - active low, signal from display controller to Display Driver circuitry that enables the vertical electron beam retrace function. LWRT. Low Write - active low, microprocessor writes to addressed device. RCARRY. Ripple Carry - indicates sequencer U2 has returned to initial state. 8-45. The following figure shows how the memory is sectioned by addresses. Table 8-3. Memory Map | ADDRESS | MEMORY FUNCTION | | |---------|--------------------------|-----------------------------------------------------------------------------------------| | FFFF | DACE DACE DAM (510) | | | FE00 | BASE PAGE RAM (512) | ]<br> <br> | | FDFF | DISPLAY (1040) | !<br> <br> | | FA18 | DISPURI (1040) | | | FA17 | BLANKED DISPLAY ROW | | | F9F0 | DISTRAL NOW | | | F9EF | HOST RAM (15,216) | | | C000 | | | | BFFF | HOST RAM (16K) | | | 8002 | | | | 8001 | DISPLAY CONTROL | | | 8000 | | | | 7FFF | MEMORY MAPPED I/O | THE LOWER 32K (OUT OF 64K) IS ACCESSED AS AN EXPANDED | | 4000 | SLOT SELECTED (16K) | MEMORY MODULE. THE LOWER <br>32K IS LOCATED ON THE DSP <br> CONTROLLER BOARD AND IS | | 3FFF | HOST ROM (16K) | ADDRESSED OVER THE MEMORY <br> MAPPED I/O USING LSSEL 10. | | 0020 | HOST NOW (TOV) | | | 001F | BPC REGISTERS (INTERNAL) | <br> | | 0000 | OLO NEGISIENS (INTERNAL) | | HORIZONTAL SYNC P1, PIN 55 VERTICAL SYNC P1, PIN 56 Figure 8-1. Horizontal and Vertical Sync Waveforms Figure 8-2. Display Controller Block Diagram DSP 8-12 ## ICs ON THIS SCHEMATIC | REF DES | HP PART NO. | MFR PART NO. | |---------|-------------|--------------| | U6 | 1820-1453 | 74s163n | | U7 | 1820-0681 | 74soon | | U10 | 1820-0629 | 74s112n | | U11 | 1820-1449 | 74s32n | | U14 | 1820-0683 | 74s04n | | U35,52 | 1820-1144 | 74ls02n | | U36 | 1820-1208 | 74ls32n | | U37 | 1820-0681 | 74s00n | | U51 | 1820-1210 | GATE AND-OR | | บ55 | 1820-0697 | 74S140N | | บ59 | 0960-0530 | OSC 25MHZ | | บ73 | 1820-1492 | BFR INV HEX | ## PARTS ON THIS SCHEMATIC P1 TP4,9 U6,7,10,11,14,35-37,51, U52,55,59,73 ## IC POWER CONFIGURATION Figure 8-4. Display Controller Schematic (Sheet 1 of 4) DSP 8-13 Figure 8-2. Display Controller Block Diagram Figure 8-3. Display Controller Component Locator # ICs ON THIS SCHEMATIC | REF DES HP PART NO. MFR PART NO | 0. | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | | | U1,7 1820-0681 74S00N U5 1820-1201 74LS08N U8 1820-1112 74LS74N U9,22 1820-1322 74S02N U17 1820-1211 74LS86N U18 1820-0629 74S112N U21 1820-0683 74S04N U34 1810-0536 NETWORK 27 U36 1820-1208 74LS32N U48 1820-0693 74S74N U49,50 1820-1015 74S158N U56-58 1820-1435 74LS669N U65-68 1820-1425 74LS158N | ОНМ | # PARTS ON THIS SCHEMATIC R10-15 TP1,8 U1,5,7-9,17,18,21,22,34 U36,48-50,56-58,65-68 ## IC POWER CONFIGURATION Figure 8-4. Display Controller Schematic (Sheet 2 of 4) DSP 8-15 Figure 8-2. Display Controller Block Diagram Figure 8-3. Display Controller Component Locator ## ICs ON THIS SCHEMATIC Figure 8-2. Display Controller Block Diagram Figure 8-3. Display Controller Component Locator Service - Model 64100A ICs ON THIS SCHEMATIC PARTS ON THIS SCHEMATIC Figure 8-4. Display Controller Schematic (Sheet 4 of 4) DSP 8-19/(8-20 blank) Figure 8-5. Display Driver Block Diagram Figure 8-6. A7 Display Driver Component Locator Figure 8-7. Display Driver Schematic DSP 8-23/(8-24 blank) ### SERVICE MANUAL ## MODEL 64100A ## INPUT OUTPUT/FUNCTIONS © COPYRIGHT HEWLETT-PACKARD COMPANY 1981, 1982, 1983 LOGIC SYSTEMS DIVISION COLORADO SPRINGS, COLORADO, U.S.A. All Rights Reserved Manual Part No.: Part of Mainframe Manual Microfiche Part No.: See Mainframe Manual ## TABLE OF CONTENTS | Section | | Page | |---------|-----------------------------------------------|------| | I | GENERAL INFORMATION | 1-1 | | | 1-1. Introduction | 1-1 | | | 1-4. Purpose | | | II | INSTALLATION and REMOVAL | 2-1 | | | 2-1. Removing the I/O PC Board | 2-1 | | | 2-2. Removing the Rear-Panel PC Board | | | | 2-3. Removing the Keyboard PC Board | | | | 2-4. Installing the I/O PC Board | | | *** | • | | | III | OPERATION | 3-1 | | | 3-1. Introduction | 3-1 | | IV | PERFORMANCE VERIFICATION | 4-1 | | | 4-1. PV Theory | 4-1 | | | 4-3. I/O Write Test Procedure | | | | 4-4. I/O Read Test Procedure | | | | 4-5. Time Interrupt Test Procedure | | | | 4-6. Keyboard Test Procedure | 4-4 | | | 4-7. System Bus Test Procedure | 4-6 | | | 4-8. RS-232 Test Procedure | 4-6 | | | 4-9. Troubleshooting Using Signature Analysis | | | | 4-10. Service Tools | | | | 4-13. SA Tables | 4-8 | | v | ADJUSTMENTS | 5-1 | | | 5-1. General | 5-1 | | VI | REPLACEABLE PARTS | 6-1 | | | 6-1. Introduction | 6-1 | | | 6-3. Abbreviations | | | | 6-5. Ordering Information | | | | 6-8. Direct Mail Ordering System | | | | 6-11. Replaceable Parts List | 6-3 | | VII | MANUAL BACKDATING | 7-1 | | | 7-1. Introduction | 7-1 | | | TABLE OF CONTENTS (Cont'd) | | |---------|--------------------------------------------------------------------------------|------------------------------| | Section | | Page | | VIII | SERVICE | 8-1 | | | 8-1. Introduction | 8-1<br>8-1 | | | 8-32. Keyboard Control Section. 8-38. Schematic Description. 8-43. I/O Control | 8-12<br>8-12<br>8-18<br>8-18 | | | LIST OF TABLES | | | | Table Number | Page | | I | 1-1. Power Supply Current Loading | 1-1 | | III | 3-1. I/O PCB Switch Functions | | | IV | 4-1. I/O Write Signature Analysis | 4-11<br>4-12<br>4-13 | | | 4-6. I/O Keyboard Signature Analysis | 4-15 | | VI | 6-1. List of Manufacturers' Codes | 6-4 | | VIII | 8-1. I/O Internal Addresses | 8-13<br>8-14 | | | 8-6. Interrupt Buffer Enable Truth Table | 8-17 | # LIST OF TABLES (Cont'd) | Section | Table Number | Page | |---------|------------------------------------------------|----------------------| | VIII | 8-10. RS-232 Interface Connector Pin Functions | 8-29 | | | LIST OF ILLUSTRATIONS | | | Section | Figure Number | Page | | III | 3-1. I/O PCB Switch Locations and Functions | | | IV | 4-1. Keyboard Test Sequence | 4-5 | | VIII | 8-1. I/O PCB Switch Locations and Functions | 8-10<br>8-11<br>8-20 | | | 8-6. RS-232C and Current Loop Schematic | 8-24<br>8-25<br>8-26 | | | 8-11. RS-232 Data Format | 8-28<br>8-40<br>8-41 | | | 8-14. I/O Schematic 3 | 8-47<br>8-49 | ### SECTION I ### GENERAL INFORMATION ## 1-1. INTRODUCTION. - 1-2. This Chapter contains the physical description, troubleshooting and theory-of-operation for the Input/Output, Rear-panel, and the Keyboard PC boards. - 1-3. The I/O, Rear-panel, and Keyboard PC boards comprise part of the set of mandatory circuit boards that are required for operation of the basic 64000 Logic Development Station. This means that all of these boards, (plus the CPU, Display Control and Display Driver PCB's), must be installed in every 64100A Mainframe before operation is possible. ### 1-4. PURPOSE. - 1-5. The I/O, Rear-panel, and Keyboard PC boards contain circuits required by the Mainframe CPU board to: (1) process data and instructions sent to and received from remote peripheral equipment (e.g., disc drives, printers, modems, etc.) via various buses, (2) process interrupts from remote peripherals and internal (Mainframe) circuits, (3) decode card select signals, (4) decode Keyboard status signals, and (5) generate a beeper tone when certain events occur. In addition, the I/O and Rear-panel boards contain many of the switches that allow the operator to select the system mode of operation (see Section III). - 1-6. Table 1-1 lists the power supply current loads for the I/O, Rear Panel and Keyboard PC boards. Table 1-1. Power Supply Current Loading | PC BOARD | +12V Supply | +5V Supply | -5V & -3V Supply | |-------------------------------|-------------|----------------------------------|------------------| | I/O<br>Rear panel<br>Keyboard | 0.164 Amps | 0.708 Amps<br>0.714 "<br>0.239 " | | ### SECTION II ### INSTALLATION AND REMOVAL ### 2-1. REMOVING THE I/O PC BOARD. - a. Shut off system power. - b. Remove the 50-pin I/O ribbon cable and the 50-pin Rearpanel ribbon cable. - c. Pull up on the two extractor levers until the board can be lifted from the Motherboard slot. ### 2-2. REMOVING THE REAR-PANEL PC BOARD. - a. Remove the 50-pin ribbon cable from the I/O PCB to the Rear-Panel PCB. - b. Remove two studs holding System Bus connector (J1 on Rear-Panel). - c. Remove two studs holding each RS232C connector (J2 and J4 on Rear-Panel). - d. Remove four screws holding Rear-Panel PCB to rear of Main-frame. ### 2-3. REMOVING THE KEYBOARD PC BOARD. - a. Tilt front panel bezel forward and disconnect keyboard ribbon cable from Motherboard connector J15. - b. Remove PROM Programmer Module and remove two screws securing Keyboard Assembly to Mainframe. - c. Carefully stand mainframe on the Rear-panel and remove the bottom cover. - d. Remove the six screws holding the Keyboard PCB to the Mainframe. Model 64100A - Installation and Removal - 2-4. INSTALLING THE I/O PC BOARD. - 2-5. To install the I/O PC board, perform the removal steps in reverse order being careful that the board is properly aligned with the Motherboard connector before seating the board. Be sure that the component-side of the PC board is facing the front of the Mainframe. ### CAUTION The I/O PC board is ALWAYS installed in the forward-most slot in the Mainframe card cage (identified as the "I/O" slot on the slot identification label). - 2-6. INSTALLING REAR-PANEL AND KEYBOARD PCB'S. - 2-7. To re-install the Rear-Panel and Keyboard PCB's, perform the removal steps in reverse order. ### SECTION III ### OPERATION ### 3-1. INTRODUCTION. 3-2. There are no special handling instructions for these PC boards. The only operating instructions concern defining the function of the various mode control switches on the I/O and Rear-panel PC boards. The functions of these switches are defined for the I/O and Rear-panel PC boards in tables 3-1 and 3-2 respectively. Refer to Section VIII of this manual for more information about their use. Table 3-1. I/O PCB Switch Functions | SWITCH | NAME | FUNCTION | |------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S1 | 20 MA/60 MA | Selects appropriate current level of 20 mA or 60 mA for peripherals such as a teletype (TTY). | | S2 | INT/EXT Clock | Selects either internal or external clock source for asynchronous operations. The internal clock frequency is determined by the baud rate dip switch S5 on the I/O PCB. | | <b>S</b> 3 | CUR LOOP/RS-232 | Selects current loop or RS-232 operation modes. In the current loop operation, a logic 1 is 20 mA/60 mA while a logic 0 is 0 mA. In the RS-232 operation, a logic 1 is any voltage between -3 and -25 volts while a logic 0 is any voltage between +3 and +25 volts. | | S4 | RS-232 MODE | Controls the parameters of the RS-232 mode by the position of the 8 bit dip switch S4. Bits 1 and bit 2 set the number of stop bits. Bit 3 sets the Even/Odd Parity line. Bit 4 sets the Parity Enable. Bits 5 and 6 set the Character | | | | Length. | S4 (cont'd) Bit 7 sets the baud rate factor (X1 or X16) which will configure the USART chip via the CPU to recieve transmission at a faster rate. This will give the CPU more time to perform other functions (see the 64100A operating manual). Bit 8 sets the terminal as either a Modem or Terminal. **S**5 BAUD RATE Is a 5 bit dip switch that controls the Baud rate and Duplex mode. Bit 1 sets the terminal in the Full or Half Duplex. The other four switches set the Baud rate from 50 to 19200 in 16 steps. NOTE: Refer to figure 3-1 for more information on the location and function of the I/O PCB dip switches S1 - S5. Table 3-2. Rear-Panel Switch Functions | SWITCH | NAME | FUNCTION | |---------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S2 & S3 | SYSTEM BUS | S2 and S3 are both 8 bit dip switches which control the main-frame as a controller or as a non-controller ( see the 64100A operating manual for description of how to set S2 and S3 ). | | S1 | CONTROL SOURCE | S1 is a 7 bit dip switch which controls the boot-up source and the mainframe's address. Bits 1 - 5 select the mainframe addresses. There are 32 addresses available, but only up to 6 mainframes are allowed on the the system bus. Bits 6 and 7 are Boot-up source addresses (System Bus, Local Mass Storage, etc.). | NOTE: Refer to figure 3-2 for more information on the locations and functions of Rear-panel dip switches S1 - S3. Figure 3-1. I/O PCB Switch Locations and Functions # BOOT-UP SOURCE ADDRESSES | MSB | | CONTROL | |-----|---|--------------------------------------------------------------------------------------------| | 0 | 0 | SYS BUS (DISC) | | 0 | 1 | LOCAL MASS STORAGE TALK ONLY | | 1 | 0 | LOCAL MASS STORAGE ADDRESSABLE | | 1 | 1 | LOCAL MASS STORAGE TALK ONLY<br>LOCAL MASS STORAGE ADDRESSABLE<br>PERFORMANCE VERIFICATION | | | | | # MAINFRAME ADDRESSES | NOT | | | | | | |------|-----|---|-----|---------|-----------| | USED | MSB | | LSB | ADDRESS | | | 00 | 0 | 0 | 0 | 0 | | | | | | | | NOT VALID | | 00 | 0 | 0 | 1 | 1 | | | | | | | | | | 00 | 0 | 1 | 0 | 2 | | | 00 | 0 | 1 | 1 | 3 | VALID | | 00 | 1 | 0 | 0 | 4 | MAINFRAME | | 00 | 1 | 0 | 1 | 5 | ADDRESSES | | 00 | 1 | 1 | 0 | 6 | | | 00 | 1 | 1 | 1 | 7 | | | | 1 | | | | | Figure 3-2. Rear-Panel Switch Locations and Functions #### SECTION IV #### PERFORMANCE VERIFICATION - 4-1. PV THEORY. - 4-2. The following paragraphs briefly describe the I/O circuits that are being exercised by the various I/O PV tests. #### NOTE Refer to section IV of the Mainframe tab for an explanation of PV initiation. 4-3. I/O WRITE TEST PROCEDURE. ### Purpose: This test provides audible feedback that the test is executing by beeping, and provides the following SA stimulus. The I/O WRITE TEST increments the PHI chip register addresses, accessess the interrupt masks, cycles the slot select lines, and stimulates the four Rear-panel BNC connectors. Use SA loops A and B for trouble isolation. # Area Tested: This test is not of the pass/fail type. It provides stimulus signature analysis for the following cicuitry: Option slot select lines on the Motherboard, all connections from option slots to the Rear-panel BNC connectors, the beeper circuitry, PHI register address latch, all LMAP lines, and the interrupt mask circuitry. ## Operation: - a. This test will not display a failure. The main purpose of the test is for signature analysis (SA). - b. The only noticeable failure will be the loss of the audible beeper. 4-4. I/O READ TEST PROCEDURE. #### Purpose: This test checks the Rear-panel switches, the hardware configuration jumpers, the RS-232 switch settings, and the master controller and non controller configuration and displays the information on the screen. If the information differs from the switch settings then use SA loop C for trouble isolation. #### Area Tested: Rear panel dipswitches, the cable to the Rear-panel, I/O circuitry, and the RS-232 dipswitches. # Operation: a. Upon initiation of the I/O READ TEST, the PV menu displays the following in inverse video: I/O READ TEST: ADDR=XX BOOT=XX M=X RS-232=XXXXXXXX HC=XX ADDR=XX is the HPIB address (0-1F) as set by the Rear-panel switches. BOOT=XX is the boot source set by the Rear-panel switches as follows: | Bit : | 1 | Bit | 0 | Control Source | |-------|---|-----|---|--------------------------------| | ı | 0 | | 0 | System Bus | | 1 | 0 | | 1 | Local Mass Storage Talk only | | | 1 | | 0 | Local Mass Storage Addressable | | | 1 | | 1 | Performance Verification | M=X X=1 for CONTROLLER (MASTER) X=0 for NON-CONTROLLER (SLAVE) RS232=XXXXXXXX Read from S4 on the I/O board. Bit 76543210 | | • | | |----------------|----------------------------|-------------------------------------------------| | Bit 1 | Baud rate | X1/X16 | | Bit 2<br>Bit 3 | Word Length<br>Word Length | Bit 3 Bit 2 Word Length 0 0 5 0 1 6 1 0 7 1 1 8 | | Bit 4 | Parity Enable | 0= Parity Disabled<br>1= Parity Enabled | | Bit 5 | Parity Odd/Even | 0= Odd Parity | 1= Even Parity Bit 0 Term/Modem 0= Terminal 1= Modem Bit 6 Number of stop bits Bit 7 Number of stop bits | ${\tt Bit}$ | 7 | Bit 6 | # of Stop Bits | |-------------|---|-------|----------------| | | 0 | 0 | INVALID | | | 0 | 1 | 1 | | | 1 | 0 | 1.5 | | | 1 | 1 | 2 | HC=XX The hexidecimal representation of the six hardware jumpers. HC is not used for this test. b. Use SA loop C for trouble isolation. # 4-5. TIME INTERRUPT TEST PROCEDURE. ## Purpose: The TIME INTERRUPT TEST checks the operation of the 50 to 60 Hz line sync to the CPU via the delta time interrupt circuitry. ## Area Tested: The LINE SYNC a 50 to 60 Hz signal from the power supply, the delta time interrupt circuitry on the I/O board, and interrupts to the CPU. # Operation: a. Upon initiation, the PV test counts and displays line sync interrupts to the CPU. The display will show the amount tests that have passed or failed. ## NOTE Since LINE SYNC is asynchronous with the CPU timing, SA cannot be used for troubleshooting. The circuit functions must be verified by checking the I/O "Write" and "Read" SA's (Loops A, B and C) and by using a scope or logic probe to confirm operation of other IC circuits. # 4-6. KEYBOARD TEST PROCEDURE. ## Purpose: The KEYBOARD TEST checks for keyboard switch closure and keyboard decoding. Use SA loop F for trouble isolation. #### Area Tested: All 77 keyswitches, keyboard decoding electronics, keyboard cable, and the keyboard RAM/state machine. ## Operation: - a. When initiated, the KEYBOARD TEST instructs the user to press all of the keyboard keys in a left-to-right top-to-bottom sequence. - b. The sequence begins with the left-most softkey and includes all display and cursor control keys. - c. The keyboard test requires this specific sequence. Furthermore, even if all keyswitches and the decoding circuitry are working, a key that is pressed out of sequence will cause a "FAILED TEST" message and end the test. - d. The order in which the keys are pressed is given on figure 4-1. - e. There is a second test that involves observing if the correct character is displayed on the CRT each time a key is depressed while the system is in the PV mode. This latter test can be observed any time during PV and is useful for checking intermittent operation of the keyboard. - f. Note the keyboard test is skipped while PV is in the cycle mode. #### NOTE Neither of the above tests is useful if the keyboard is completely dead since the keyboard must be working so that you can press NEXT TEST in the Display Pattern to get to the above tests. Figure 4-1. Keyboard Test Sequence ## 4-7. SYSTEM BUS TEST PROCEDURE. #### CAUTION THIS TEST SHOULD NOT BE RUN IF THE MAINFRAME IS CONNECTED TO THE SYSTEM BUS. IT WILL CAUSE THE OTHER MAINFRAMES ON THE BUS TO ABORT THERE SESSION. ## Purpose: During the System Bus Test, the PHI (U20 I/O board) chip is taken off line and the CPU writes to and reads from its internal registers. The circuitry on the input side of the PHI chip and most of the PHI chip itself is tested. None of the output circuitry to the system bus is tested. Use SA tables A, C and D to isolate a problem. #### Area Tested: The Data, address, control and interrupt lines from the CPU to the PHI chip. # Operation: - a. The SYSTEM BUS TEST takes the PHI chip off line and reads and writes to various registers in the PHI chip. - b. The transceiver lines and the cable to the Rear-panel HP-IB connector are not presently being checked. - c. If an error occurs, it may take up to 2 minutes to be detected. # 4-8. RS-232 TEST PROCEDURE. #### NOTE I/O switch S5 must be set to return to sender - grant aknowledgement "RTS" (right position). The baud rate select switches (S5) must be set to the fastest baud rate (left position). Switch S3 must must be set to the "RS-232" (down position) and S2 must be set to "INTERNAL" (unless external clocks are used) before tests can be run. ## Purpose: This test checks proper operation of the USART (U28 I/O PCB) and the data/control circuitry associated with RS-232. Use SA loop E for trouble isolation. #### Area Tested: The 8251 USART, the baud rate generator, loop back relays, line drivers, the interface to the CPU, and the Rear-panel cable. 1. The voltage translators cannot be signaturized on the higher voltage side. ## Operation: - a. Energizes the loop back relays to loop transmit data, and handshake lines back on receive data. - b. Sends a character stream. - c. compares receive character stream to the transmit character stream. - d. Notes: - 1. If an error occurs it may take up to two minutes to to be detected. - 2. If all previous PV tests have passed, a problem in this test will almost always indicate a failure in the mentioned circuits under RS-232 Test Procedure "Area Tested". Also, this test does not check the setting of the RS-232 mode switches on the I/O board (S1,S2, S3 and S4) or the baud rate select switch (S5). ## 4-9. TROUBLESHOOTING USING SIGNATURE ANALYSIS. 4-10. Signature Analysis (SA) offers a good method of isolating hardware logic failures down to the component level. The basic concept is to utilize a known set of start, stop and clock signals that constantly repeat (loop) with the same timing relationships. When a suspect logic node is probed with a Signature Analyzer while using the start, stop, and clock signals as control inputs, the digital readout (signature) displayed on the analyzer can be compared with the normal signature of that node to determine if the timing relationships are proper. With the 64100A Mainframe, looping is provided by the PV software program and the normal signatures for various nodes are listed in the tables 4-1 thru 4-6. # 4-11. SERVICE TOOLS. # 4-12. Suggested service tools are: - 1. HP 5004A or 5005A Signature Analyzer - 2. Digital Voltmeter - 3. Oscilloscope - 4. Standard hand tools for electronic PC board repair. 4-13. SA TABLES. 4-14. The I/O function signatures are categorized into 6 groups (loops) that are a result of the type of test the PV was performing at the time a failure or problem was noted. These loops are: - 1. I/O Write (Loops A and B) - 2. I/O Read (Loop C) - 3. Time Interrupt (SA does not apply) - 4. Keyboard (Loop F) - 5. System HP-IB Bus (Loop D) - 6. RS-232 Bus (Loop E) 4-15. The basic procedure is to refer to the appropriate table (i.e., the one that corresponds to the loop that PV was exercising when the failure was noted) and connect the Signature Analyzer to the Test Points called for in the table. Next, verify that the "Vh" signature indicated in the test set-up is proper. This signature is very important since it verifies that the start, stop and clock signals are normal. If this signature is good, proceed with the signatures listed in the table while referring to the appropriate schematic for guidance. If an improper signature is noted, check on both sides of the device to determine if it is causing the problem or if the problem has its origin further upstream. ## NOTE One of the first things that should be done when isolating System Bus (HP-IB) and RS-232 failures is to replace the PHI or USART chip. If this doesn't fix the problem, go back to I/O write and I/O read and verify the various signatures that show that the buffered bus is working properly. In I/O read, it is not necessary every time to take signatures; simply toggle the switches that are shown on the CRT display and verify that the display is correct. Table 4-1. I/O Write Signature Analysis Loop: A PC Board: I/O Board. Test failure: I/O S.A latch failure. Procedure: Execute I/O Write test (to disable the beeper, jumper Q5 base (center lead) to emitter (dot). S/A hookup: START = POS EDGE CPU BD TP10 (S.A. INTERVAL) STOP = POS EDGE CPU BD TP10 (S.A. INTERVAL) CLOCK = POS EDGE I/O BP TP1 (LIOSB) VH = 91C2 \* = Probe blinking | Node | Sig<br> | Node | Sig | |----------------|---------------|---------------|-----------------------| | U2-1 | 0021 | IIE O | A 1 4TT | | U2-1<br>U2-2 | 5807 | U5-2<br>U5-3 | A14H<br>0000* | | U2-2<br>U2-3 | FCU6 | U5-3<br>U5-4 | P405 | | U2-4 | 68P0 | U5-5 | 9 <b>A</b> 2U | | U2-5 | 1CPF | U5-6 | 9 <b>A</b> 20<br>0021 | | U2-6 | PP8H | U5-7 | 0858 | | U2-7 | H72H | | | | U2-7<br>U2-8 | 5 <b>A</b> 37 | U5-8 | 52F5 | | U2-8<br>U2-9 | 3FC8 | U5-9<br>U5-11 | 5 <b>A</b> 9H | | U2-9<br>U2-11 | AH0A | | 5 <b>A</b> 9H | | U2-11<br>U2-12 | FC85 | U5-12 | 52F5 | | U2-12<br>U2-13 | 469U | U5-13 | 0858 | | U2-13<br>U2-14 | 7U3U | U5-14 | 0021 | | | | U5-15 | 9A2U | | U2-15 | 8A5P | U5-16 | P405 | | U2-16 | U952 | U5-17 | 91C2 | | U2-17 | 5A44 | U5-18 | A14H | | U2-18 | F9C5 | U5-19 | 0000 | | U2-19 | 0000* | 770.0 | 04.00 | | TT4 1 | 0001 | U6-2 | 91C2 | | U4-1 | 0021 | U6-9 | 0000 | | U4-2 | 5C53 | U6-11 | 0021 | | U4-3 | F54C | U6-18 | 0000 | | U4-4 | 9CCP | 115.0 | o COLT | | U4-5 | P947 | U7-3 | 0C8U | | U4-6 | U639 | U7-6 | 91C2 | | U4-7 | 3H09 | U7-8 | 91C2 | | U4-8 | 0743 | U7-11 | OC8U | | U4-9 | CCA3 | 1111.0 | 0015 | | U4-11 | 2A11 | U11-2 | CC15 | | U4-12 | 96U1 | U11-7 | 7C65 | | U4-13 | AFCC | U11-11 | 6987 | | U4-14 | 678C | U11-15 | 96U3 | | U4-15 | 78U5 | TT4 4 C | 001111 | | U4-16 | 0A0F | U14-2 | 90UU | | U4-17 | 54U9 | U14-5 | P5P2 | | U4-18 | FAP1 | U14-6 | 3460 | | U4-19 | 0000* | U14-9 | 2153 | | | | U14-12 | 7756 | | | | U14-15 | 6C86 | | | | U14-16 | 2H0C | | | | U14-19 | 9P4F | Table 4-1. I/O Write Signature Analysis (Cont'd) Loop: A PC Board: I/O Board. Test failure: I/O S.A latch failure. Procedure: Execute I/O Write test (to disable the beeper, jumper Q5 base (center lead) to emitter (dot). S/A hookup: START = POS EDGE CPU BD TP10 (S.A. INTERVAL) STOP = POS EDGE CPU BD TP10 (S.A. INTERVAL) CLOCK = POS EDGE I/O BP TP1 (LIOSB) VH = 91C2 \* = Probe blinking | Node | Sig | Node | Sig<br> | |--------|---------------|---------|---------| | U16-8 | 0C9H | U43-8 | C363 | | U16-12 | 91C2 | U43-9 | 2A11 | | 01012 | 3102 | U43-10 | 22H1 | | U17-9 | F8U8 | 0.10.10 | | | U17-10 | F0C2 | U44-1 | 91C2 | | U17-12 | 9265 | U44-2 | AU70 | | U17-15 | 91C2 | U44-5 | F7HF | | | | U44-6 | CU1F | | U18-7 | 91C2 | U44-9 | HHU6 | | U18-10 | 91 <b>A</b> 0 | U44-11 | F0C2 | | U18-13 | 91C2 | U44-16 | 7HU0 | | U18-14 | 91C2 | U44-19 | C927 | | U18-15 | 0C8U | | | | | | U45-1 | 0000 | | U22-12 | 91C2 | U45-2 | 30UU | | | | U45-3 | HU55 | | U23-2 | 0000 | U45-4 | 85FF | | U23-3 | 91C2 | U45-5 | FC2C | | U23-5 | 0000 | U45-6 | 2481 | | U23-6 | 91C2 | U45-7 | UCH4 | | U23-8 | 91C2 | U45-9 | 9193 | | U23-10 | 0000 | U45-10 | F8H9 | | U23-11 | 91C2 | U45-11 | 91C2 | | U23-13 | 0000 | U45-12 | 91C2 | | U24-2 | 0000 | U53-1 | 91C2* | | U24-3 | 91C2 | U53-2 | 91C2* | | U24-6 | 91C2 | U53-3 | 91C2* | | U24-8 | 91C2 | U53-4 | 91C2* | | U24-10 | 0000 | U53-5 | 91C2* | | U24-11 | 91C2 | U53-6 | 91C2* | | U24-13 | 0000 | U53-7 | 91C2* | | | | U53-8 | 91C2* | | U30-6 | 91C2 | U53-9 | 91C2* | | U30-8 | 91C2 | U53-10 | 91C2* | | | | U53-11 | 91C2* | | U31-4 | 0021 | | | | U31-10 | 9193 | U54-3 | UCH4 | | U31-14 | 0000* | U54-5 | FC2C | | | | U54-14 | 85FF | | | | U54-16 | 2481 | Figure 4-2. I/O Write Signature Analysis Loop: B PC Board: I/O Board. Test failure or circuit: I/O WRITE TEST. Procedure: Execute I/O Write Test. (To disable the beeper, Q5 may be jumpered, base to emitter.) START = POS EDGE I/O BD TP2 (S.A. INTERVAL) STOP = NEG EDGE I/O BD TP2 (S.A. INTERVAL) CLOCK = POS EDGE CPU BD TP1 (LSTB) VH = 7468 | Node | Sig | Node | Sig | |-------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------| | U43-8<br>U43-9<br>U53-1<br>U53-2<br>U53-3<br>U53-4<br>U53-5<br>U53-6<br>U53-7 | C79A<br>CU6P<br>P291<br>U197<br>U4A1<br>CUOP<br>AC3A<br>C265<br>HO18 | U53-8<br>U53-9<br>U53-10<br>U53-11<br>U53-18<br>U53-19<br>U53-20<br>U53-21<br>U53-22<br>U53-23 | 53P5 FAC1 4AFC 6H3U C79A CC65 APH6 3UOP OU77 8UHP | Table 4-3. I/O Read Signature Analysis Loop: C PC Board: I/O Board. Test failure or circuit: I/O READ. Procedure: Execute I/O Read Test. S/A hookup: START = POS EDGE I/O BD TP2 (S.A. INTERVAL) STOP = NEG EDGE I/O BD TP2 (S.A. INTERVAL) CLOCK = POS EDGE I/O BD TP1 (LIOSB) VH = 0007 \* = Probe Blinking | Node | Sig<br> | Node<br> | Sig | Node | Sig | Node<br> | Sig | |--------------------|-------------------------|-------------|-------|---------------|-------------------------|-------------|-------| | ALL S4 S<br>SET TO | SET ON (RIG:<br>CL (UP) | HT), S3 SET | | | ET OFF (LE)<br>2 (DOWN) | FT), S3 SET | | | TT 1 0 | 0.00 | ***** | | | | | | | U4-2 | 0007* | U35-3 | 0003 | U4-2 | 0007* | U35-3 | 0007* | | U4-3 | 0001 | U35-5 | 0001 | U4-3 | 0005 | U35-5 | 0005 | | U4-4 | 0003 | U35-7 | 0003 | U4-4 | 0007 | U35-7 | 0007* | | U4-5 | 0001 | U35-9 | 0007* | U4-5 | 0005 | U35-9 | 0007* | | U4-6 | 0003 | U35-12 | 0003 | U4-6 | 0007* | U35-12 | 0007* | | U4-7 | 0003 | U35-14 | 0003 | U4-7 | 0007* | U35-14 | 0007* | | U4-8 | 0003 | U35-16 | 0003 | U4-8 | 0007* | U35-16 | 0007* | | U4-9 | 0003 | U35-18 | 0003 | U4-9 | 0007* | U35-18 | 0007* | | | | | | OW S3 OR S4 A | | | | | U5-3 | 000* | U14-2 | 0007* | U22-12 | 0007 | | | | U5-5 | 0006 | U14-5 | 0000 | | | | | | U5-7 | 0001 | U14-6 | 0000 | U23-2 | 0000 | | | | U5-8 | 0004 | U14-9 | 0000 | U23-3 | 0007 | | | | U5-9 | 0001 | U14-12 | 0000 | U23-5 | 0000 | | | | U5-11 | 0001 | U14-15 | 0000 | U23-6 | 0007 | | | | U5-12 | 0004 | U14-16 | 0000 | U23-8 | 0007 | | | | U5-13 | 0001 | U14-19 | 0000 | U23-10 | 0000 | | | | U5-15 | 0006 | | | U23-11 | 0007 | | | | U5-17 | 0007* | U17-9 | 0006 | U23-13 | 0000 | | | | | | U17-10 | 0007 | | | | | | U6-2 | 0007 | U17-12 | 0007* | U24-2 | 0000 | | | | U6-9 | 0000* | U17-15 | 0007 | U24-3 | 0007 | | | | U6-11 | 0007* | | | U24-5 | 0000* | | | | U6-18 | 0000 | U18-7 | 0007 | U24-6 | 0007 | | | | | | U18-10 | 0007* | U24-8 | 0007 | | | | U7-3 | 0007 | U18-13 | 0007 | U24-10 | 0000 | | | | U7-5 | 0005 | U18-14 | 0003 | U24-11 | 0007 | | | | U7-6 | 0005 | U18-15 | 0005 | U24-13 | 0000 | | | | U7-8 | 0007 | | | | | | | | | | U22-12 | 0007 | U31-4 | 0007* | | | | | | | | U31-10 | 0000* | | | | | | | | | 0000* | | | Table 4-4 I/O Bus Signature Analysis Loop: D PC Board: I/O Board. Test failure or circuit: I/O SYS BUS TEST. Procedure: Execute System Bus Test. S/A hookup: START = POS EDGE I/O BD TP2 (S.A. INTERVAL) STOP = NEG EDGE I/O BD TP2 (S.A. INTERVAL) CLOCK = POS EDGE I/O BD TP1 (LIOSB) VH = 9A4A \* = Probe blinking | Node | Sig | Node | Sig | Node | Sig | |----------|---------------|--------|-------------------------|--------|-----------------------------| | <br>U2-2 | 4F66 | U5-11 | 0001 | U16-2 | 0 <b>A</b> 63 | | U2-3 | 4PUH | U5-12 | 0000* | U16-3 | 9A4A* | | U2-4 | 5549 | U5-13 | 0001 | U16-4 | 0000* | | U2-5 | H32F | U5-15 | 9A4C | U16-10 | 0000* | | U2-6 | A18F | U5-17 | 9 <b>A</b> 4 <b>A</b> * | U16-11 | 9A4A* | | U2-7 | 8CP6 | | | | | | U2-8 | 574F | U6-2 | 9A4A* | U17-9 | 9A4C | | U2-9 | 61U6 | U6-9 | 0A63 | U17-10 | 9 <b>A</b> 4 <b>A</b> | | U2-11 | UCCF | U6-11 | 9029 | U17-12 | 9A4A* | | U2-12 | FH06 | U6-18 | 0000* | U17-14 | 9 <b>A</b> 4 <b>A</b> | | U2-13 | 11 <b>A</b> F | | | | | | U2-14 | 3CF6 | U7-2 | 9029 | U18-7 | 9 <b>A</b> 4 <b>A</b> | | U2-15 | 4966 | U7-3 | HU64 | U18-10 | 9 <b>A</b> 4 <b>A</b> * | | U2-16 | FU03 | U7-4 | 0 <b>A</b> 63 | U18-13 | 9 <b>A</b> 4 <b>A</b> | | U2-17 | H4C7 | U7-6 | 9 <b>A</b> 4 <b>A</b> | U18-14 | 9 <b>A</b> 4 <b>A</b> | | U2-18 | H62F | U7-9 | 452U | U18-15 | 0001 | | | | U7-11 | HU64 | | | | U4-2 | C415 | U7-12 | HU65 | U22-12 | 9A4A* | | U4-3 | 98 <b>A</b> 3 | U7-13 | 0001 | | | | U4-4 | 3A12 | | | U23-2 | 0000 | | U4-5 | 3C9P | U11-1 | 9 <b>A</b> 4 <b>A</b> | U23-3 | 9A4A* | | U4-6 | 3C9P | U11-2 | 2427 | U23-5 | 0000 | | U4-7 | 3C9P | U11-4 | C415 | U23-6 | 9A4A* | | U4-8 | ACC6 | U11-5 | 3 <b>A</b> 12 | U23-8 | 9 <b>A</b> 4 <b>A</b> * | | U4-9 | ACC6 | U11-7 | 17 <b>FA</b> | U23-10 | 0000* | | U4-11 | 31 <b>U</b> F | U11-11 | 9 <b>A</b> 4 <b>A</b> | U23-11 | 9 <b>A</b> 4 <b>A</b> | | U4-12 | 31UF | U11-12 | 3C9P | U23-13 | 9A4A | | U4-13 | A1H4 | U11-13 | 98 <b>A</b> 3 | | | | U4-14 | A1H4 | U11-15 | 07 <b>A</b> 8 | U24-2 | 0000 | | U4-15 | A1H4 | 01110 | 01110 | U24-3 | 9 <b>A</b> 4 <b>A</b> | | U4-16 | A058 | U14-2 | 0000* | U24-5 | 9 <b>A</b> 4 <b>A</b> /3951 | | U4-17 | 02P9 | U14-5 | 0000 | U24-6 | 9A4A | | U4-18 | 2P5U | U14-6 | 0000 | U24-8 | 9A4A | | 0410 | 21 00 | U14-9 | 0000 | U24-10 | 0000 | | U5-3 | 0000* | U14-12 | 0000 | U24-11 | 9A4A | | U5-5 | 9A4C | U14-15 | 0000 | U24-13 | 0000 | | U5-7 | 0001 | U14-16 | 0000 | 02410 | 3000 | | U5-8 | 0001 | U14-19 | 0000* | U31-4 | 9029 | | U5-9 | 0000 | 014-13 | 0000 | U31-13 | 0000* | Table 4-5. I/O RS232 Signature Analysis Loop: E PC Board: I/O Board. Test failure or circuit: RS-232 FAILURE. Procedure: Set S5 to half-duplex and fastest baud rate. Set S3 to RS-232. Set all switches on S4 to the left. Execute RS-232 Test. S/A hookup: START = POS EDGE I/O BD TP2 (S.A. INTERVAL) STOP = NEG EDGE I/O BD TP2 (S.A. INTEVAL) CLOCK = POS EDGE I/O BD TP1 (LIOSB) VH = 00UP \* = Probe blinking | Node | Sig | Node | Sig | | |--------|-----------------|--------|-----------------|--| | U2-2 | 0019 | U18-7 | 00UP | | | U2-3 | 005U | U18-10 | $00\mathrm{UF}$ | | | U2-4 | 001H | U18-13 | 009A | | | U2-5 | 001H | U18-14 | 00P6 | | | U2-6 | 001H | U18-15 | 007U | | | U2-7 | 001H | | | | | U2-8 | 003H | U22-12 | 00UP* | | | U2-9 | 005H | | | | | U2-11 | 00A $3$ | | U23-2 | | | U2-12 | 00F3 | U23-3 | 00UP | | | U2-13 | 00P3 | U23-5 | 0000* | | | U2-14 | 00P3 | U23-6 | 00UP* | | | U2-15 | 00P3 | U23-8 | $00\mathrm{UP}$ | | | U2-16 | 00P3 | U23-10 | 0000 | | | U2-17 | 00 <b>A</b> 1 | U23-11 | 00UP* | | | U2-18 | 00P7 | U23-13 | 0000* | | | U5-3 | 0000* | U24-2 | 0000 | | | U5-5 | 00UU | U24-3 | 00UP | | | U5-7 | 0003 | U24-5 | $00\mathrm{UH}$ | | | U5-8 | $001\mathbf{A}$ | U24-6 | 00UP | | | U5-9 | 0065 | U24-8 | 00UP | | | U5-11 | 0065 | U24-10 | 0000 | | | U5-12 | $001\mathbf{A}$ | U24-11 | 00UP | | | U5-13 | 0003 | U24-13 | 0000 | | | U5-15 | 00UU | | | | | U5-17 | 00UP* | U28-3 | 00UP* | | | | | U28-17 | 003U | | | U17-9 | 00UU | U28-19 | 00UP* | | | U17-10 | 00UP | U28-22 | 001U | | | U17-12 | 00UP* | U28-23 | 003U | | | U17-15 | 00UP | U28-24 | 001U | | | | | U31-4 | 0019 | | | | | U31-10 | 00P7 | | | | | U31-13 | 0000* | | Table 4-6. I/O Keyboard Signature Analysis Loop: F PC Board: I/O Board. Test failure or circuit: KEYBOARD FAILURE. Procedure: Set all test jumpers to "Test" position, Except E1 and E2. Executer Keyboard Test. S/A hookup: START = POS EDGE I/O BOARD TP7 STOP = POS EDGE I/O BOARD TP7 CLOCK = POS EDGE I/O BOARD TP8 VH = 8P54 \* = Probe Blinking | Node | Sig<br> | Node | Sig | |---------|-----------------------|--------|-------| | Hor c | CAED | U38-1 | OATLA | | U25-6 | C4FP | | 84H4 | | U25-8 | 3 <b>A</b> 9 <b>A</b> | U38-4 | 18A5 | | TT0.1.0 | 0000 | U38-8 | 2046 | | U34-3 | 0863 | U38-10 | AP12 | | U34-4 | HH53 | U38-13 | A492 | | U34-5 | H10F | | | | U34-6 | 3A9A | U39-1 | 0000* | | U34-8 | FCF2 | U39-5 | HH89 | | U34-9 | 2946 | U39-6 | 53HH | | U34-10 | F61C | U39-7 | 29PP | | U34-11 | 0108 | U39-9 | A7CA | | | | U40-5 | FCF2 | | | | | | | | | U40-6 | 0A80 | | | | U40-8 | 314C | # SECTION V # ADJUSTMENTS - 5-1. GENERAL. - 5-2. The I/O, Keyboard and Rear-Panel PC boards have no adjustments. #### SECTION VI #### REPLACEABLE PARTS ## 6-1. INTRODUCTION. 6-2. This section contains information for ordering parts. Table 6-1 lists the names and addresses that correspond to the manufacturers' code numbers. Table 6-2 lists the abbreviations used in the parts list and throughout this manual. Table 6-3 lists all replaceable parts for the I/O, Rear-panel, and Keyboard PC boards in reference designator order. #### 6-3. ABBREVIATIONS. 6-4. Table 6-2 lists abbreviations used in the parts list, the schematics, and elsewhere in this manual. In some cases, two forms of the abbreviation are used; one, all in capital letters, and two, partial or no capitals. This occurs because the abbreviations in the parts list are always all capitals. However, in the schematics and other parts of the manual, other abbreviation forms may be used with both lowercase and uppercase letters. ## 6-5. ORDERING INFORMATION. - 6-6. To order a part listed in the replaceable parts list (See table 6-3), quote the Hewlett-Packard part number and check digit, indicate the quantity required, and address the order to the nearest Hewlett-Packard Office (refer to Sales and Service offices listed at the back of the mainframe manual). - 6-7. To order a part that is not listed in table 6-3, include the HP Part Number for the part, the description and function of the part, and the quantity of parts required. Address the order to the nearest Hewlett-Packard office. Table 6-1. List of Manufacturers' Codes | MFR NO. | MANUFACTURER NAME | ADDRESS Z | IP CODE | |---------|------------------------------|------------------|---------| | 00000 | Any Satisfactory Supplier | | | | 00466 | Norelco N. Amer philips Corp | Los Angeles Ca | 90021 | | 01121 | Allen-Bradley Co | Milwaukee Wi | 53204 | | 01295 | Texas Instr Semicond Div | Dallas Tx | 75222 | | 01928 | RCA Corp Solid State Div | Somerville NJ | 08876 | | 03888 | KDI Pyrofilm Corp | Whippany NJ | 07981 | | 04713 | Motorola Semicond Products | Phoenix Az | 85062 | | 07263 | Fairchild Semicond Div | Mountain View Ca | 94042 | | 09023 | Cornell-Dubilier Eleck Div | Sanford NC | 27330 | | 13103 | Thermalloy Co | Dallas Tx | 75234 | | 19701 | Mepco/Electra Corp | Mineral Wells Tx | 76067 | | 20940 | Micro-Ohm Corp | El Monte Ca | 91731 | | 24546 | Corning Glass Wks | Bradford Pa | 16701 | | 26654 | Varadyne Inc | Santa Monica Ca | 90404 | | 27014 | National Semicond Corp | Santa Clara Ca | 95051 | | 27777 | Varo Semicond Inc | Garland Tx | 75040 | | 28480 | Hewlett-Packard Hq | Palo Alto Ca | 94304 | | 30983 | Mepco/Electra Corp | San Diego Ca | 92121 | | 32997 | Bourns Trimpot Div | Riverside Ca | 92507 | | 34344 | Motorola Inc | Franklin Park Il | 60131 | | 34649 | Intel Corp | Mountain View Ca | 95051 | | 56289 | Sprague Elect Co | North Adams Ma | 01247 | | 71590 | Centralab Eleck Div | Milwaukee Wi | 50501 | | 72136 | Electro Motive Corp | Willimantic Ct | 06226 | | 75042 | TRW Inc | Philadelphia Pa | 19108 | | 75382 | Kulka Elect Corp | Mt Vernon NY | 10550 | | 75915 | Littlefuse Inc | Des Plaines Il | 60016 | #### 6-8. DIRECT MAIL ORDER SYSTEM - 6-9. Within the USA, Hewlett-Packard can supply parts through a direct mail order system. Advantages of using this system are: - 1. Direct ordering and shipment from the HP Parts Center in Mountain View, California. - 2. No maximum or minimum on any mail order (there is a minimum order amount for parts ordered through a local HP office when the orders require billing and invoicing). - 3. Prepaid transportation (there is a small handling charge for each order). - 4. No invoices (to provide these advantages, a check or money order must accompany each order). - 6-10. Mail-order forms and specific ordering information are available through your local HP office. Addresses and phone numbers are located at the back of this manual. - 6-11. PARTS LIST - 6-12. Table 6-3 lists the replaceable parts for the I/O, Rear-panel, and Keyboard PC boards and is organized as follows: - 1. Electrical assemblies and their components in alphanumerical order by reference designation. - 2. Miscellaneous parts. - 6-13. The information given for each part consists of the following: - 1. Hewlett-Packard part number and check digit. (for HP internal use). - 2. Total quantity (Qty) on the PC board. - 3. Description of the part. - 4. Typical manufacturer of the part in a five-digit code. - 5. Manufacturer's number for the part. ## NOTE The total quantity for each part is given only at the first appearance of the part number in the list. Table 6-2. Reference Designators and Abbreviations | REFERENCE DESIGNATORS | | | | | | | | | | | | |-----------------------|---------------------------------------------------|----------------|--------------------------------------|------------|------------------------------------------|-----------|----------------------------|--|--|--|--| | A | = assembly | F | = fuse | MP | = mechanical part | U | = integrated circuit | | | | | | В | = motor | FL | = filter | Р | = plug | V | = vacuum, tube, neon | | | | | | вт | = battery | IC | = integrated circuit | Q | = transistor | | bulb, photocell, etc | | | | | | С | = capacitor | j | = jack | R | = resistor | VR | = voltage regulator | | | | | | CP | = coupler | K | = relay | RT | = thermistor | w | = cable | | | | | | CR | = diode | L | = inductor | s | = switch | X | = socket | | | | | | DL | = delay line | LS | = loud speaker | Т | = transformer | Y | = crystal | | | | | | DS | = device signaling (lamp) | М | = meter | тв | = terminal board | Z | = tuned cavity network | | | | | | E | = misc electronic part | MK | = microphone | TP | = test point | | | | | | | | | | | ABB | REVIATIONS | | | | | | | | | A FC | = amperes | Н | = henries | N/O | = normally open | RMO | = rack mount only | | | | | | AFC | <ul><li>automatic frequency<br/>control</li></ul> | HDW | = hardware | NOM | = nominal | RMS | = root-mean square | | | | | | AMPL | = amplifier | HEX | = hexagonal | NPO | = negative positive zero | RWV | = reverse working | | | | | | | | HG | = mercury | | (zero temperature | | voltage | | | | | | BFO | = beat frequency oscillator | HR | = hour(s) | | coefficient) | | | | | | | | BE CU | = beryllium copper | HZ | = hertz | NPN | = negative-positive- | S-B | = slow-blow | | | | | | BH | = binder head | | | | negative | SCR | = screw | | | | | | BP<br>BBC | = bandpass | | to the control of the control of | NRFR | = not recommended for | SE | = selenium | | | | | | BRS | = brass | IF | = intermediate freq | | field replacement | SECT | = section(s) | | | | | | BWO | = backward wave oscillator | IMPG | = impregnated | NSR | = not separately | SEMICON | = semiconductor | | | | | | ccw | — accorden als almost | INCD | = incandescent | | replaceable | SI | = silicon | | | | | | CCW | = counter-clockwise | INCL | = include(s) | 055 | | SIL | = silver | | | | | | CER | = ceramic | INS | = insulation(ed) | OBD | = order by description | SL | = slide | | | | | | CMO | = cabinet mount only | INT | = internal | ОН | = oval head | SPG | = spring | | | | | | COEF<br>COM | = coeficient | к | - kilo-1000 | ох | = oxide | SPL | = special | | | | | | COMP | = common | N. | = kilo=1000 | | | SST<br>SR | = stainless steel | | | | | | COMPL | = composition | 1 11 | - loft hand | Р | - pook | | = split ring | | | | | | COMPL | = complete<br>= connector | LH<br>LIN | = left hand | PC<br>PC | = peak | STL | = steel | | | | | | CONN<br>CP | = connector<br>= cadmium plate | LIN<br>LK WASH | = linear taper<br>= lock washer | PC<br>PF | = printed circuit<br>= picofarads= 10-12 | TA | = tantalum | | | | | | CRT | = cadmium plate<br>= cathode-ray tube | LK WASH | = lock wasner<br>= logarithmic taper | PF | = picotarads= 10-12<br>farads | TD | = tantaium<br>= time delay | | | | | | CW | = clockwise | LPF | = low pass filter | PH BRZ | = phosphor bronze | TGL | = toggle | | | | | | - ··· | Old Chwise | er. | - low pass litter | PHL | = phillips | THD | = thread | | | | | | DEPC | = deposited carbon | М | = milli=10-3 | PIV | = primps<br>= peak inverse voltage | TI | = titanium | | | | | | DR | = drive | MEG | = meg=106 | PNP | = positive-negative- | TOL | = tolerance | | | | | | | 31140 | MET FLM | = metal film | FINE | positive | TRIM | = trimmer | | | | | | ELECT | = electrolytic | METOX | = metallic oxide | P/O | = part of | TWT | = traveling wave tube | | | | | | ENCAP | = encapsulated | MFR | = manufacturer | POLY | = part of<br>= polystyrene | | | | | | | | EXT | = external | MHZ | = mega hertz | PORC | = porcelain | U | = micro=10-6 | | | | | | | | MINAT | = miniature | POS | = position(s) | - | | | | | | | F | = farads | MOM | = momentary | POT | = potentiometer | VAR | = variable | | | | | | FH | = flat head | MOS | = metal oxide substrate | PP | = peak-to-peak | VDCW | = dc working volts | | | | | | FIL H | = fillister head | MTG | = mounting | PT | = point | , | | | | | | | FXD | = fixed | MY | = "mylar" | PWV | = peak working voltage | W/ | = with | | | | | | | | | , | | F | w | = watts | | | | | | G | = giga (109) | N | = nano (10-9) | RECT | = rectifier | WIV | = working inverse | | | | | | GE | = germanium | N/C | = normally closed | RF | = radio frequency | | voltage | | | | | | GL | = glass | NE | = neon | RH | = round head or | ww | = wirewound | | | | | | GRD | = ground(ed) | NI PL | = nickel plate | | right hand | W/O | = without | | | | | Table 6-3. Replaceable Parts List | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | <b>A6</b> | 64100-66520 | 8 | 1 | I/O CIRCUIT BOARD ASSEMBLY | 28480 | 64100-66520 | | C1<br>C2<br>C3<br>C4<br>C5 | 0160=2055<br>0160=2055<br>0160=2055<br>0160=2055<br>0160=2055 | 00000 | 35 | CAPACITOR=FXD .01UF +80-20% 100VDC CER<br>CAPACITOR=FXD .01UF +80-20% 100VDC CER<br>CAPACITOR=FXD .01UF +80-20% 100VDC CER<br>CAPACITOR=FXD .01UF +80-20% 100VDC CER<br>CAPACITOR=FXD .01UF +80-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160=2055<br>0160=2055<br>0160=2055<br>0160=2055<br>0160=2055 | | C6<br>C7<br>C8<br>C9<br>C10 | 0140-0207<br>0140-0207<br>0140-0207<br>0180-0197<br>0160-2055 | 7<br>7<br>7<br>8<br>9 | 5 | CAPACITOR-FXP 330PF +-5% 500VDC MICA CAPACITOR-FXD 330PF +-5% 500VDC MICA CAPACITOR-FXD 330PF +-5% 500VDC MICA CAPACITOR-FXD 2.20F +-10% 20VDC TA CAPACITOR-FXD .01UF +80=20% 100VDC CER | 72136<br>72136<br>72136<br>56289<br>26480 | DM15F331J0500WV1CR<br>DM15F331J0500WV1CR<br>DM15F331J0500WV1CR<br>150D225X9020A2<br>0160-2055 | | C11<br>C12<br>C13<br>C14<br>C15 | 0160=2055<br>0140=0207<br>0140=0207<br>0160=2055<br>0160=2055 | 97799 | | CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD 330PF +-5% 500VDC MICA CAPACITOR-FXD 330PF +-5% 500VDC MICA CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER | 26480<br>72136<br>72136<br>28480<br>28480 | 0160-2055<br>DM15F331J0500WV1CR<br>DM15F331J0500WV1CR<br>0160-2055<br>0160-2055 | | C16<br>C17<br>C18<br>C19<br>C20 | 0160-2055<br>0160-2055<br>0160-2055<br>0160-2055<br>0160-2055 | 00000 | | CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-2055<br>0160-2055<br>0160-2055<br>0160-2055<br>0160-2055 | | C21<br>C22<br>C23<br>C24<br>C25 | 0160-2055<br>0160-2055<br>0160-2055<br>0160-2055<br>0160-2055 | 99999 | | CAPACITOR=FXD .01UF +80=20X 100VDC CER CAPACITOR=FXD .01UF +80=20X 100VDC CER CAPACITOR=FXD .01UF +80=20X 100VDC CER CAPACITOR=FXD .01UF +80=20X 100VDC CER CAPACITOR=FXD .01UF +80=20X 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-2055<br>0160-2055<br>0160-2055<br>0160-2055<br>0160-2055 | | C26<br>C27<br>C28<br>C29<br>C30 | 0140-0195<br>0160-0154<br>0160-2055<br>0160-2055<br>0160-2055 | 25000 | 1 | CAPACITOR-FXD 130PF +-5% 300VDC MICA<br>CAPACITOR-FXD 2200PF +-10% 200VDC POLYE<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER | 72136<br>26480<br>26480<br>26480<br>26480 | DM15F131J0300WV1CR<br>0160-0154<br>0160-2055<br>0160-2055<br>0160-2055 | | C31<br>C32<br>C33<br>C34<br>C35 | 0160=2055<br>0160=2055<br>0180=0197<br>0160=2055<br>0160=0161 | 99894 | 3<br>1 | CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD 2.2UF+-10% 20VDC TA CAPACITOR-FXD .01UF +80-20% 100VDC CER CAPACITOR-FXD .01UF +-10% 200VDC POLYE | 28480<br>28480<br>56289<br>28480<br>28480 | 0160-2055<br>0160-2055<br>1500225x9020A2<br>0160-2055<br>0160-0161 | | C36<br>C37<br>C38<br>C39<br>C40 | 0160=2055<br>0180=0197<br>0160=2055<br>0160=2055<br>0160=2055 | 98999 | | CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD 2.2UF+-10% 20VDC TA<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER | 28480<br>56289<br>28480<br>28480<br>28480 | 0160-2055<br>150D225x9020A2<br>0160-2055<br>0160-2055 | | C41<br>C42<br>C43<br>C44<br>C45 | 0160=2055<br>0160=2055<br>0160=2055<br>0180=0374<br>0180=0374 | 9 9 3 3 | 4 | CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD 10UF+-10% 20VDC TA<br>CAPACITOR-FXD 10UF+-10% 20VDC TA | 28480<br>28480<br>28480<br>56289<br>56289 | 0160=2055<br>0160=2055<br>0160=2055<br>1500106×902082<br>1500106×902082 | | C46<br>C47<br>C48 | 0180-0374<br>0160-2055 | 3 | | CAPACITOR-FXD 10UF+-10% 20VDC TA<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER | 56289<br>28480 | 150D106X9020B2 | | C49<br>C50 | 0160-2055<br>0160-2055 | 9 | | CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER | 28480<br>28480 | 0160-2055<br>0160-2055 | | C51 | 0180-0374 | 3 | | CAPACITOR-FXD 10UF+=10% 20VDC TA | 56289 | 150D106X902082 | | CR1<br>CR3<br>CR4<br>CM5<br>MP1<br>MP2<br>MP3<br>MP4<br>MP5 | 1901-0040<br>1901-0040<br>1901-0040<br>1901-0040<br>1901-030<br>5040-6073<br>8151-0013<br>1200-0475<br>1200-0539<br>1200-0638 | 1<br>1<br>1<br>9<br>0<br>4<br>0<br>7 | 1<br>1<br>1<br>6<br>1 | DIODE-SWITCHING 30V 50MA 2NS 00-35 DIODE-SWITCHING 30V 50MA 2NS 00-35 DIODE-SWITCHING 30V 50MA 2NS 00-35 DIODE-SWITCHING 30V 50MA 2NS 00-35 DIODE-SWISCHING 30V 50MA 2NS 00-35 DIODE-SMISG SCHOTTKY ZYTRACTOR (RED) WIRE 22AWG 1X22 CONNECTOR-SGL CONT SKT .016-IN-BSC-SZ SOCKET-IC 1A-CONT DIP-SLDR SOCKET-IC 14-CONT DIP-SLDR | 28480<br>28480<br>28480<br>28480<br>28480<br>28480<br>28480<br>28480<br>28480<br>28480 | 1901-0040<br>1901-0040<br>1901-0040<br>1901-0040<br>1901-0535<br>5040-6073<br>8151-0013<br>1200-0475<br>1200-0539<br>1200-0539 | | мр6<br>мр7<br>мр8<br>мр9 | 1200=0567<br>1200=0839<br>1251=4388<br>1480=0116 | 1 0 9 8 | 1<br>1<br>1 | SOCKET-IC 28-CONT DIP-SLOR<br>SOCKET-IC 48-PIN (FOR UZO, PHI)<br>CONNECTOR 3-PIN M POST TYPE :<br>PIN-GRY .062-IN-DIA .25-IN-LG STL | 28480<br>28480<br>28480<br>28480 | 1200-0567<br>1200-0839<br>1251-4388<br>1480-0116 | | 01<br>02<br>03<br>04<br>05 | 1853-0006<br>1854-0472<br>1854-0246<br>1854-0472<br>1854-0246 | 8 N 8 N 9 | 5 | TRANSISTOR PNP 2N3134 SI TO-5 PD=600MW TRANSISTOR NPN 3I DARL PD=500MW TRANSISTOR NPN 3I PD=350MW FT=250MMZ TRANSISTOR NPN 3I DARL PD=500MM TRANSISTOR NPN 3I PD=350MW FT=250MMZ | 04713<br>04713<br>04713<br>04713<br>04713 | 2N3134<br>MPS=A14<br>9PS 233<br>MPS=A14<br>9PS 233 | | | | | | | | | Table 6-3. Replaceable Parts List (continued) | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |---------------------------------|---------------------------------------------------------------|-----------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------| | R1<br>R2<br>R3<br>R4<br>R5 | 0757-0290<br>0757-0290<br>0757-1001<br>0757-0724<br>0757-0443 | 5 5 6 0 | 7<br>1<br>1<br>5 | RESISTOR 6,19K 1% .125W F TC=0+=100<br>RESISTOR 6,19K 1% .125W F TC=0+=100<br>RESISTOR 56,2 1% .5W F TC=0+=100<br>RESISTOR 392 1% .25W F TC=0+=100<br>RESISTOR 11K 1% .125W F TC=0+=100 | 19701<br>19701<br>28480<br>24546<br>24546 | MF4C1/8=T0=6191=F<br>MF4C1/8=T0=6191=F<br>0757=1001<br>C5=1/4=T0=392R=F<br>C4=1/8=T0=1102=F | | R6<br>R7<br>R8<br>R9<br>R10 | 0757-0720<br>0757-0796<br>0757-0460<br>0698-3629<br>0760-0024 | 6 6 1 4 0 | 1<br>1<br>1 | RESISTOR 243 1% .25W F TC=0+-100<br>RESISTOR 62.5 1% .5W F TC=0+-100<br>RESISTOR 61.9K 1% .125W F TC=0+-100<br>RESISTOR 270 5% 2W MO TC=0+-200<br>RESISTOR 100 5% 1W MO TC=0+-200 | 24546<br>28480<br>24546<br>28480<br>28480 | C5-1/4-T0-243R-F<br>0757-0796<br>C4-1/8-T0-6192-F<br>0698-3629<br>0760-0024 | | R11<br>R12<br>R13<br>R14<br>R15 | 0757-0443<br>0757-0443<br>0757-0280<br>0757-0717<br>0698-3159 | 0 0 3 1 5 | 4<br>1<br>1 | RESISTOR 11K 1% .125W F TC=0+=100 RESISTOR 11K 1% .125W F TC=0+=100 RESISTOR 1K 1% .125W F TC=0+=100 RESISTOR 162 1% .25W F TC=0+=100 RESISTOR 26.1K 1% .125W F TC=0+=100 | 24546<br>24546<br>24546<br>24546<br>24546 | C4-1/8-T0-1102=F<br>C4-1/8-T0-1102=F<br>C4-1/8-T0-1001=F<br>C5-1/4-T0-182R=F<br>C4-1/8-T0-2612=F | | R16<br>R17<br>R18<br>R19<br>R20 | 0757-0290<br>0757-0290<br>0757-0411<br>0757-0280<br>0757-0280 | 5 2 3 | 1 | RESISTOR 6.19K 1% .125W F TC=0+-100<br>RESISTOR 6.19K 1% .125W F TC=0+-100<br>RESISTOR 332 1% .125W F TC=0+-100<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 1K 1% .125W F TC=0+-100 | 19701<br>19701<br>24546<br>24546<br>24546 | MF4C1/8-T0-6191=F<br>MF4C1/8-T0-6191=F<br>C4-1/8-T0-332R=F<br>C4-1/8-T0-1001=F<br>C4-1/8-T0-1001=F | | R21<br>R22<br>R23<br>R24<br>R25 | 0757-0290<br>0757-0473<br>0698-3443<br>0698-3428<br>0757-0460 | 5 6 0 1 1 | 1<br>1<br>2 | RESISTOR 6.19K 1% .125W F TC=0+-100<br>RESISTOR 221K 1% .125W F TC=0+-100<br>RESISTOR 267 1% .125W F TC=0+-100<br>RESISTOR 14,7 1% .125W F TC=0+-100<br>RESISTOR 61.9K 1% .125W F TC=0+-100 | 19701<br>24546<br>24546<br>03888<br>24546 | MF4C1/8-T0-6191-F<br>C4-1/8-T0-2213-F<br>C4-1/8-T0-237R-F<br>PME55-1/8-T0-14R7-F<br>C4-1/8-T0-6192-F | | R26<br>R27<br>R28<br>R29<br>R30 | 0687=1001<br>0757=0443<br>0698=3447<br>0698=3157<br>0698=3157 | 9 0 4 3 3 | 1<br>2 | RESISTOR 10 10% .5W CC TC=0+412 RESISTOR 11K 1% .125W F TC=0+-100 RESISTOR 422 1% .125W F TC=0+-100 RESISTOR 19.6K 1% .125W F TC=0+-100 RESISTOR 19.6K 1% .125W F TC=0+-100 | 01121<br>24546<br>24546<br>24546<br>24546 | E81001<br>C4-1/8-T0-1102-F<br>C4-1/8-T0-422R-F<br>C4-1/8-T0-1962-F<br>C4-1/8-T0-1962-F | | R31<br>R32<br>R33<br>R34<br>R35 | 0757-0290<br>0757-0290<br>0757-0280<br>0757-0449<br>0757-0443 | 5 5 6 0 | 1 | RESISTOR 6,19K 1% ,125W F TC=0+-100<br>RESISTOR 6,19K 1% ,125W F TC=0+-100<br>RESISTOR 1K 1% ,125W F TC=0+-100<br>RESISTOR 20K 1% ,125W F TC=0+-100<br>RESISTOR 11K 1% ,125W F TC=0+-100 | 19701<br>19701<br>24546<br>24546<br>24546 | MF4C1/8-T0-6191-F<br>MF4C1/8-T0-6191-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-2002-F<br>C4-1/8-T0-1102-F | | R36 | 0757-0438 | 3 | 1 | RESISTOR 5,11K 1% ,125W F TC=0+=100 | 24546 | C4-1/8-T0-5111-F | | 8W1<br>8W2<br>8W3<br>8W4<br>8W5 | 3101-2370<br>3101-2363<br>3101-2179<br>3101-2371<br>3101-2372 | 0 1 7 1 2 | 1<br>1<br>1<br>1 | SWITCH-SL DPDT DIP-SLIDE-ASSY .1A 50VDC SWITCH-SL 2-SPDT DIP-SLIDE-ASSY .1A SWITCH-SL 4PDT DIP-SLIDE-ASSY .25A 30VDC SWITCH-SL 8-1A DIP-SLIDE-ASSY .1A 50VDC SWITCH-SL 5-1A DIP-SLIDE-ASSY .1A 50VDC | 28480<br>28480<br>28480<br>28480<br>28480 | 3101-2370<br>3101-2363<br>3101-2179<br>3101-2371<br>3101-2372 | | TP1-<br>TP6+ Gnds | 0360-0535 | 0 | 8 | TERMINAL TEST POINT PCB | 00000 | ORDER BY DESCRIPTION | | U1<br>U2<br>U3<br>U4<br>U5 | 1810-0276<br>1820-2206<br>1810-0276<br>1820-2206<br>1820-2024 | 3 3 3 | 5 | NETWORK-RES 10-SIP1.5K OHM X 9 IC MISC TIL L8 NETWORK-RES 10-SIP1.5K OHM X 9 IC MISC TIL L8 IC DRVR TIL L8 LINE DRVR OCTL | 01121<br>01295<br>01121<br>01295<br>01295 | 210A152<br>8n7AL8640N<br>210A152<br>8n74L8640N<br>8n74L8244N | | U6<br>U7<br>U8<br>U9<br>U10 | 1820-1917<br>1820-1208<br>1820-0509<br>1820-0990<br>1820-2024 | 1<br>3<br>5<br>8<br>3 | 2<br>2<br>2<br>2<br>2 | IC BFR TTL LS LINE DRVR OCTL IC GATE TTL LS OR QUAD 2=INP IC DRVR DTL LINE DRVR QUAD IC RCVR DTL NAND LINE QUAD IC OCT-BFRS-LINE DRVR | 01295<br>01295<br>04713<br>04713<br>04713 | 8N74L8240N<br>8N74L832N<br>MC1488L<br>MC1489AL<br>SN74LS244N | | U11<br>U12<br>U13<br>U14<br>U15 | 1820-1195<br>1820-2024<br>1810-0276<br>1820-1730<br>1820-1205 | 7<br>3<br>2<br>6<br>0 | 1<br>2<br>1 | IC FF TYL LS 0-TYPE POS-EDGE-TRIG COM<br>IC DRVR TTL L8 LINE DRVR OCTL<br>NETWORK-RES 10-SIP1.5K OHM X 9<br>IC FF TTL LS D-TYPE POS-EDGE-TRIG COM<br>IC GATE TTL L8 AND DUAL 4-INP | 01295<br>01295<br>01121<br>01295<br>01295 | 8N74L8175N<br>8N74L8244N<br>210A152<br>3N74L8273N<br>8N74L8273N | | U16<br>U17<br>U18<br>U19<br>U20 | 1820-1199<br>1820-1216<br>1820-1216<br>1820-0509<br>1846-6104 | 1<br>3<br>5<br>1 | 1 | IC INV TTL LS MEX 1-INP IC DCDR TTL LS 3-TD-8-LINE 3-INP IC DCDR TTL LS 3-TD-8-LINE 3-INP IC DRVR DTL LINE DRVR QUAD HP-IR INTERFACE CONTROLLER | 01295<br>01295<br>01295<br>01295<br>04713<br>28480 | 8N74L804N<br>8N74L8138N<br>8N74L8138N<br>MC1488L<br>1AA6-6104 | | U21<br>U22<br>U23<br>U24<br>U25 | 1820=1917<br>1820=1243<br>1820=1197<br>1820=1197<br>1820=1416 | 16995 | 1<br>4<br>2 | IC 8FR TTL LS LINE DRVR OCTL IC GATE TTL LS AND TPL 3-INP IC GATE TTL LS NAND QUAD 2-INP IC GATE TTL LS NAND QUAD 2-INP IC SCHMITT-TRIG TTL LS INV HEX 1-INP | 01295<br>01295<br>01295<br>01295<br>01295 | 8N74L8240N<br>8N74L815N<br>8N74L800N<br>8N74L800N<br>8N74L814N | | U26<br>U27<br>U28<br>U29<br>U30 | 1816-1092<br>1820-2024<br>1820-2289<br>1820-1112<br>1820-1208 | 4<br>3<br>2<br>8<br>3 | 1<br>1<br>3 | IC-256-BIT RAM IC DRVR TTL L8 LINE DRVR OCTL IC UART NMOB IC FF TTL L8 D-TYPE PO8-EDGE-TRIG IC GATE TTL L8 OR GUAD 2-INP | 28480<br>01295<br>34649<br>01295<br>01295 | 1816-1092<br>8N74L8244N<br>C6251A<br>SN74L874N<br>SN74L832N | | | | | | | | | Table 6-3. Replaceable Parts List (continued) | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |---------------------------------|---------------------------------------------------------------|-----------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------| | U31<br>U32<br>U33<br>U34<br>U35 | 1820-1144<br>1820-1112<br>1820-1423<br>1820-1989<br>1820-2024 | 68473 | 2 | IC GATE TTL LS NOR QUAD 2-INP IC FF TTL LS D-TYPE POS-EDEE-TRIG IC MY TTL LS MONOSTBL RETRIG DUAL IC CNTR TTL LS BIN DUAL 4-BIT IC DRYR TTL LS LINE DRYR OCTL | 01295<br>01295<br>01295<br>07263<br>01295 | 8N74L802N<br>8N74L874N<br>8N74L8123N<br>74L8393PC<br>8N74L8244N | | U36<br>U37<br>U38<br>U39<br>U40 | 1810-0276<br>1820-1989<br>1820-1144<br>1820-1212<br>1820-1112 | 2<br>7<br>6<br>9<br>8 | 1 | NETHORK-RES 10-SIP1.5K OMM X 9 IC CNTR TTL LS BIN DUAL 4-BIT IC GATE TTL LS NOR QUAD 2-INP IC FF TTL LS J-K NEG-EDGE-TRIG IC FF TTL LS D-TYPE POS-EDGE-TRIG | 01121<br>07263<br>01295<br>01295<br>01295 | 210A152<br>74L8393PC<br>8N74L802N<br>8N74L5112N<br>8N74L514N | | U41<br>U42<br>U43<br>U44<br>U45 | 1826-0180<br>1820-1415<br>1820-1197<br>1820-1730<br>1820-1281 | 04962 | 1 1 | IC TIMER TTL MONO/ASTBL IC SCHMITT=TRIG TTL LS NAND DUAL 4=INP IC GATE TTL LS NAND QUAD 2=INP IC FF TTL LS D=TYPE POS=EDGE=TRIG COM IC DCDR TTL LS 2=TO=4=LINE DUAL 2=INP | 04713<br>01295<br>01295<br>01295<br>01295 | MC1455P1<br>8N74L813N<br>8N74L800N<br>8N74L8273N<br>8N74L8139N | | U46<br>U47<br>U48<br>U49<br>U50 | 1820-0990<br>1810-0276<br>1813-0131<br>1820-1432<br>1820-1197 | 82459 | 1 1 | IC RCVR DTL NAND LINE GUAD NETWORK-RES 10-SIP1.5K OHM X 9 IC GEN DUAL IC CNTR TTL LS BIN SYNCHRO POS-EDGE-TRIG IC GATE TTL LS NAND GUAD 2-INP | 04713<br>01121<br>34344<br>01295<br>01295 | MC1489AL<br>210A152<br>K1135A<br>8N74L8163AN<br>8N74L8163AN | | U51<br>U52<br>U53<br>U54<br>U55 | 1820-0621<br>1820-1422<br>1820-0495<br>1820-2024<br>1820-1416 | 2<br>3<br>8<br>3<br>5 | 1<br>1<br>1 | IC BFR TTL NAND QUAD 2=INP IC MV TTL LS MONOSTBL RETRIG IC DCDR TTL 4=TO=16=LINE 4=INP IC DRVR TTL LS LINE DRVR OCTL IC SCHMITT=TRIG TTL LS INV HEX 1=INP | 01295<br>01295<br>01295<br>01295<br>01295 | 8N7438N<br>8N7418122N<br>8N74154N<br>8N7415244N<br>8N7418244N | | VR1<br>VR2 | 1902-3002<br>1902-3104 | 3 6 | 1 | DIODE-ZNR 2,37V 5% DD-7 PD=,4W TC=-,074% DIODE-ZNR 5,62V 5% DO-7 PD=,4W TC=+,016% | 28480<br>28480 | 1902-3002<br>1902-3104 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | } | | | | | | | | | | | | | | | | | | Table 6-3. Replaceable Parts List (continued) | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A4 C1 C2 C3 C4 C5 C6 C7 C6 C7 C10 C11 | 64100-66504<br>0180-0230<br>0160-0255<br>0160-0255<br>0160-0196<br>0160-0204<br>0160-0255<br>0160-0255<br>0160-02198<br>0160-0198 | 8 0 9 9 3 0 9 9 1 1 1 1 1 1 1 1 1 1 | 1 1 4 1 1 1 2 8 | KEYBOARD CIRCUIT BOARD ABBEMBLY CAPACITOR=FXD 1UF+=20X 50VDC TA CAPACITOR=FXD .01UF +80-20X 100VDC CER CAPACITOR=FXD .01UF +80-20X 100VDC CER CAPACITOR=FXD 150PF +=5X 300VDC MICA CAPACITOR=FXD 100PF +=5X 300VDC MICA CAPACITOR=FXD .01UF +80-20X 100VDC CER CAPACITOR=FXD .01UF +80-20X 50VDC CER CAPACITOR=FXD .01UF +80-20X 50VDC MICA CAPACITOR=FXD 20PF +=5X 300VDC MICA CAPACITOR=FXD 20PF +=5X 300VDC MICA CAPACITOR=FXD 20PF +=5X 300VDC MICA CAPACITOR=FXD 20PF +=5X 300VDC MICA CAPACITOR=FXD 20PF +=5X 300VDC MICA | 28480<br>56289<br>28480<br>28480<br>72136<br>28480<br>28480<br>28480<br>28480<br>28480<br>28480 | 64100-66504 150D105X0050A2 0160-2055 0160-2055 DM15F151J0300WV1CR 0160-2204 0160-22055 0160-2055 0160-2403 0160-2198 0160-2198 | | C15<br>C15<br>C16<br>C17<br>H1<br>MP1<br>Q1<br>Q2 | 0160-3443<br>0160-2198<br>0160-2198<br>0160-2198<br>0160-2198<br>2360-0113<br>3101-2137<br>1854-0246<br>1853-0015<br>1854-0215 | 1<br>1<br>1<br>1<br>2<br>7<br>8<br>7 | 6<br>77<br>1 | CAPACITOR-FXD 11UF +80-20X 50VDC CER CAPACITOR-FXD 20PF +-5X 300VDC MICA CAPACITOR-FXD 20PF +-5X 300VDC MICA CAPACITOR-FXD 20PF +-5X 300VDC MICA CAPACITOR-FXD 20PF +-5X 300VDC MICA SCREW-MACH 6-32 .25-IN-LG PAN-MD-POZI KEY SWITCH (INDUCTIVE) TRANSISTOR NPN 81 PD=350MW FT=250MMZ TRANSISTOR NPN 81 PD=350MW FT=500MMZ TRANSISTOR NPN 81 PD=350MW FT=500MMZ TRANSISTOR NPN 81 PD=350MW FT=500MMZ | 28480<br>28480<br>28480<br>28480<br>00000<br>28480<br>04713<br>28480<br>04713 | 0160-3443<br>0160-2198<br>0160-2198<br>0160-2198<br>0160-2198<br>ORDER BY DESCRIPTION<br>3101-2137<br>8P8 233<br>1853-0015<br>2N3904 | | 94<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>R8<br>R9<br>R10 | 1854-0215<br>0757-0889,<br>0757-0442<br>0757-0401<br>0757-0280<br>0757-0280<br>0757-0280<br>0757-0438<br>0698-3151<br>0698-3151<br>0757-0420<br>0757-0424 | 1<br>5<br>9<br>0<br>3<br>3<br>7<br>7<br>7 | 1 2 1 1 1 1 1 | TRANSISTOR NPN SI PD=350MW FT=300MMZ RESISTOR 33.2 1%.125W F TC=0+-100 RESISTOR 10K 1% ,125W F TC=0+-100 RESISTOR 10K 1% ,125W F TC=0+-100 RESISTOR 1K 1% ,125W F TC=0+-100 RESISTOR 1K 1% ,125W F TC=0+-100 RESISTOR 5,11K 1% ,125W F TC=0+-100 RESISTOR 2,87K 1% ,125W F TC=0+-100 RESISTOR 2,87K 1% ,125W F TC=0+-100 RESISTOR 750 1% ,125W F TC=0+-100 RESISTOR 511 1% ,125W F TC=0+-100 RESISTOR 511 1% ,125W F TC=0+-100 | 04713<br>28480<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546 | 2N3904<br>0757-0389<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-8-111-F<br>C4-1/8-T0-2871-F<br>C4-1/8-T0-2871-F<br>C4-1/8-T0-2811-F<br>C4-1/8-T0-1101-F | | U1<br>U2<br>U3<br>U4<br>U5 | 1820-0491<br>1820-0491<br>1810-0325<br>1821-0002 | 44255 | 2<br>1<br>2 | IC DCDR TTL BCD-TO-DEC 4-TO-10-LINE IC DCDR TTL BCD-TO-DEC 4-TO-10-LINE NETHORKARES 16-DIP150.0 OHM X 8 TRANSISTOR ARRAY TRANSISTOR ARRAY | 01295<br>01295<br>01121<br>01928<br>01928 | 8N74145N<br>8N74145N<br>3168151<br>CA3045<br>CA3045 | | U6<br>U7<br>H2<br>H3 | 1810-0275<br>1820-0622<br>64100-00606<br>00180-09104 | 3<br>3<br>6 | 1<br>1<br>5 | NETWORK-RES 10-81P1.0K OHM X 9 IC MUXR/DATA-SEL TTL 8-T0-1-LINE 8-INP KEYBOARD SHIELD KEYBOARD GROUNDING CLIPS | 01121<br>01295<br>28480<br>28480 | 210A102<br>8N74151AN<br>64100-00606<br>00180-09104 | | MP2<br>MP3<br>MP4<br>MP5 | 5001-2815<br>5001-2816<br>1530-1983<br>1460-1562 | 8968 | 1<br>2<br>2<br>1 | NOTE THE PARTS LISTED BELOW HAVE PART NUMBERS SEPARATE TO THE KEYBOARD ASSEMBLY. SPACE BAR RUBBER GROMMET SPACE BAR PLUNGER SPACE BAR HOUSING SPACE BAR TORSION SPRING | 28480<br>28480<br>28480<br>28480 | 5001-2815<br>5001-2816<br>1530-1983<br>1460-1562 | Table 6-3. Replaceable Parts List (continued) | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |--------------------------|---------------------------------------------------------------|-----------------------|------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------| | 8KI-8 | 0371-0544<br>0371-1134<br>0371-1363<br>0371-1364<br>0371-1365 | 4<br>0<br>7<br>8<br>9 | 1<br>8<br>1<br>1 | KEY CAP -BPACEBAR KEY CAP, BOFT KEY KEY CAP, A KEY CAP, B KEY CAP, B | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-0544<br>0371-1134<br>0371-1363<br>0371-1364<br>0371-1365 | | | 0371-1366<br>0371-1367<br>0371-1368<br>0371-1369<br>0371-1370 | 0 1 2 3 6 | 1<br>1<br>1<br>1 | KEY CAP, D<br>KEY CAP, E<br>KEY CAP, F<br>KEY CAP, G<br>KEY CAP, H | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-1366<br>0371-1367<br>0371-1368<br>0371-1369<br>0371-2370 | | | 0371-1371<br>0371-1372<br>0371-1373<br>0371-1374<br>0371-1375 | 7<br>8<br>9<br>0<br>1 | 1<br>1<br>1<br>1 | KEY CAP, I KEY CAP, J KEY CAP, K KEY CAP, K KEY CAP, L | 28480<br>28480<br>28480<br>28480<br>28480 | 0371+1371<br>0371-1372<br>0371-1373<br>0371-1374<br>0371-1375 | | | 0371-1376<br>0371-1377<br>0371-1378<br>0371-1379<br>0371-1380 | 2<br>3<br>4<br>5<br>8 | 1 1 1 1 1 | MEY CAP, N<br>MEY CAP, O<br>MEY CAP, P<br>MEY CAP, Q<br>MEY CAP, R | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-1376<br>0371-1378<br>0371-1378<br>0371-1379<br>0371-1380 | | | 0371-1381<br>0371-1382<br>0371-1383<br>0371-1384<br>0371-1385 | 9 0 1 2 3 | 1<br>1<br>1<br>1 | KEY CAP, 8 KEY CAP, T KEY CAP, U KEY CAP, V KEY CAP, W | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-1381<br>0371-1382<br>0371-1383<br>0371-1384<br>0371-1385 | | | 0371-1386<br>0371-1387<br>0371-1388<br>0371-1389<br>0371-1635 | 4<br>5<br>6<br>7<br>6 | 1<br>1<br>1<br>1 | KEY CAP, X<br>KEY CAP, Y<br>KEY CAP, Z<br>KEY CAP, BACK SPACE<br>KEY CAP, TAB | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-1386<br>0371-1387<br>0371-1388<br>0371-1388<br>0371-1635 | | | 0371-1636<br>0371-1637<br>0371-1638<br>0371-1639<br>0371-1640 | 7<br>8<br>9<br>0<br>3 | 1<br>1<br>1<br>1 | KEY CAP, RT BRACE<br>KEY CAP, LFT BRACE<br>KEY CAP, QUES MARK<br>KEY CAP, COMMA<br>KEY CAP, PERIOD | 28480<br>28480<br>28480<br>28480<br>28480 | 0371=1636<br>0371=1637<br>0371=1638<br>0371=1638<br>0371=1640 | | | 0371-1641<br>0371-1642<br>0371-1643<br>0371-1644<br>0371-1645 | 4<br>5<br>6<br>7<br>8 | 1<br>1<br>1<br>1 | KEY CAP, 8<br>KEY CAP, 7<br>KEY CAP, 6<br>KEY CAP, 5<br>KEY CAP, 4 | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-1641<br>0371-1642<br>0371-1643<br>0371-1644<br>0371-1645 | | | 0371-1646<br>0371-1647<br>0371-1648<br>0371-1649<br>0371-1650 | 9 0 1 2 5 | 1<br>1<br>1<br>1 | KEY CAP, 3<br>KEY CAP, 2<br>KEY CAP, 1<br>KEY CAP, DELETE CHAR<br>KEY CAP, INSERT CHAR | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-1646<br>0371-1647<br>0371-1648<br>0371-1649<br>0371-1650 | | | 0371-1651<br>0371-1652<br>0371-1653<br>0371-1654<br>0371-1655 | 6<br>7<br>8<br>9<br>0 | 1<br>1<br>1<br>1 | KEY CAP, TILDA<br>KEY CAP, B<br>KEY CAP, B<br>KEY CAP, BEL<br>KEY CAP, SEMICOL | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-1651<br>0371-1652<br>0371-1653<br>0371-1654<br>0371-1655 | | | 0371-1656<br>0371-1657<br>0371-1658<br>0371-1659<br>0371-1660 | 1<br>2<br>3<br>4<br>7 | 1<br>1<br>1<br>1 | KEY CAP, COLON KEY CAP, ROLL UP KEY CAP, NEXT PAGE KEY CAP, ROLL DOWN KEY CAP, PREV PAGE | 28480<br>28480<br>28480<br>28480<br>28480 | 0371=1656<br>0371=1657<br>0371=1658<br>0371=1659<br>0371=1660 | | | 0371-1661<br>0371-1662<br>0371-1663<br>0371-1664<br>0371-1665 | 8<br>9<br>0<br>1<br>2 | 1<br>1<br>1<br>1 | KEY CAP, SM ARROW MEY CAP, CNTL KEY CAP, / KEY CAP, / KEY CAP, ZERO KEY CAP, 9 | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-1001<br>0371-1002<br>0371-1003<br>0371-1004<br>0371-1005 | | | 0371-1666<br>0371-1667<br>0371-1668<br>0371-1669<br>0371-1670 | 3<br>4<br>5<br>6<br>9 | 1<br>1<br>1<br>1 | KEY CAP, RESET KEY CAP, CAPS LOCK KEY CAP, RECALL KEY CAP, CLR LINE KEY CAP, RETURN | 28480<br>28480<br>28480<br>28480<br>28480 | 0371-1866<br>0371-1867<br>0371-1868<br>0371-1869<br>0371-1870 | | | 0371-1671<br>0371-1672 | 0 | 1 | KEY CAP, LG ARROW<br>KEY CAP, SHIFT | 28480<br>28480 | 0371=1071<br>0371=1072 | | | | | | | | | Table 6-3. Replaceable Parts List (continued) | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |--------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | A8 | 64100-66524 | 2 | 1 | REAR PANEL CIRCUIT BOARD ASSEMBLY | 28480 | 64100-66524 | | C1<br>C2<br>C3<br>C4 | 0160-2055<br>0160-2055<br>0160-2055<br>0160-2055 | 9 9 9 | 3 | CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD .01UF +80-20% 100VDC CER<br>CAPACITOR-FXD 1UF+-20% 50VDC TAP | 28480<br>28480<br>28480<br>56289 | 0160-2055<br>0160-2055<br>0160-2055<br>1500105x0050A2 | | CR1 | 1901-0040 | 1 | 1 | DIODE-SWITCHING 30V 50MA 2NB DO-35 | 28480 | 1901-0040 | | J1<br>J2<br>J3<br>J4 | 1251-4040<br>1251-4946<br>0360-1946<br>1251-4946 | 0 5 9 5 | 1<br>2<br>1 | CONNECTOR, 24-PIN HP-IB<br>CONNECTOR 25-PIN F D BUBMIN (RS-232)<br>BARRIER BLOCK 4-TERM PC BOARD POLYP<br>CONNECTOR 25-PIN F D BUBMIN (RS-232) | 28480<br>28480<br>75382<br>28480 | 1251-4946<br>1251-4946<br>4693-4<br>1251-4946 | | K1<br>K2<br>K3 | 0490-0617<br>0490-0617 | 4 | 3 - | RELAY-REED IC 250MA<br>RELAY-REED IC 250MA | 28480<br>28480 | 0490-0617<br>0490-0617 | | P1 | 0490-0617<br>0360-1706 | 9 | 1 | RELAY-REED IC 250MA<br>TERMINAL, RIBBON CABLE | 28480<br>28480 | 0490-0617<br><b>0360-1706</b> | | Q1<br>Q2 | 1854-0215<br>1854-0472 | 1 | 1<br>1 | TRANSISTOR NPN SI PDB350MW FTB360MHZ<br>Transistor npn si darl pdb500mw | 04713<br>04713 | 2N3904<br>MP8-A14 | | R1<br>R2<br>R3<br>R4<br>R5 | 0757-0280<br>0757-0280<br>0757-0346<br>0757-0346<br>0757-0346 | 3 3 2 2 | 9 | RESISTOR 100 1% .125W F TC=0+-100<br>RESISTOR 100 .1% .125W F TC=0+-100<br>RESISTOR 10 1% .125W F TC=0+-100<br>RESISTOR 10 1% .125W F TC=0+-100<br>RESISTOR 10 1% .125W F TC=0+-100 | 24546<br>24546<br><b>24546</b><br>24546<br>24546 | C4-1/8-T0-1001-F<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-10R0-F<br>C4-1/8-T0-10R0-F<br>C4-1/8-T0-10R0-F | | R6<br>R7<br>R8<br>R9<br>R10 | 0757-0346<br>0757-0346<br>0757-0346<br>0757-0346<br>0757-0346 | 5 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | RESISTOR 10 1% ,125W F TC=0+=100<br>RESISTOR 10 1% ,125W F TC=0+=100<br>RESISTOR 10 1% ,125W F TC=0+=100<br>RESISTOR 10 1% ,125W F TC=0+=100<br>RESISTOR 10 1% ,125W F TC=0+=100 | 24546<br>24546<br>24546<br>24546<br>24546 | C4-1/8-T0-10R0-F<br>C4-1/8-T0-10R0-F<br>C4-1/8-T0-10R0-F<br>C4-1/8-T0-10R0-F<br>C4-1/8-T0-10R0-F | | R11 | 0757-0346 | 2 | | RESISTOR 10 1% .125W F TC=0+=100 | 24546 | C4-1/8-T0-10R0-F | | S2<br>S1 | 3101-1974<br>3101-2102 | 8 | i<br>1 | SWITCH-SL DPST DIP-SLIDE-ASSY .1A 50VDC<br>SWITCH-RKR DIP-RKR-ASSY 5-1A .05A 50VDC | 28480<br>28480 | 3101-1974<br>3101-2102 | | U1<br>U2<br>U3<br>U4<br>U5 | 1820-2058<br>1820-2058<br>1200-0607<br>1200-0607<br>1820-2058 | 3 0 0 3 | 4 | IC MISC TTL S QUAD IC MISC TTL S QUAD IC SOCKET, 16 PIN IC SOCKET, 16 PIN IC MISC TTL S QUAD | 28480<br>28480<br>28480 | 1820-2058<br>1820-2058<br>1200-0607<br>1200-0607<br>1820-2058 | | U6<br>U7<br>U8<br>U9<br>U40<br>U11<br>U12<br>U13 | 1820-2058<br>1810-0270<br>1810-0270<br>1810-0298<br>1810-0298<br>1200-0607<br>1200-0607<br>1820-1917 | 3<br>6<br>6<br>8<br>0<br>0 | <b>2 2</b> 1 | IC MISC TTL 8 QUAD NETWORK-RES 10-SIP680.0 OHM X 9 NETWORK-RES 10-SIP680.0 OHM X 9 NETWORK-RES 10-SIP240.0 OHM X 9 NETWORK-RES 10-SIP240.0 OHM X 9 IC SOCKET, 16 PIN IC SOCKET, 16 PIN IC SOCKET, 16 PIN IC SOCKET, 16 PIN IC SFORTTUL SE LINE DRIVE OCTL | 28480<br>01121<br>01121<br>01121<br>01121<br>28480<br>28480<br>01295 | 1820=2058<br>210A681<br>210A681<br>210A241<br>210A241<br>1200-0607<br>1200-0607<br>8N74LS240N | | Ŭ14<br>₩1 | 1810-0307<br>8120-3771 | 2 | 2 | CNDT JUMPER MODULE, 16 PIN RIBBON CABLE, REAR PANEL | 28480<br>28480 | 8120-3771 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | # SECTION VII # MANUAL BACKDATING - 7-1. INTRODUCTION. - 7--2. There is no backdating information for the I/O chapter at the publication of this manual. ## SECTION VIII #### SERVICE ## 8-1. INTRODUCTION. 8-2. This section contains the theory-of-operation for the I/O circuits. The first part discusses the block diagram functions while the second part elaborates on these functions by referring to detailed circuit schematics and other aids such as truth tables and timing diagrams. #### 8-3. BLOCK DIAGRAM DESCRIPTIONS. - 8-4. GENERAL. The I/O circuits are contained on the I/O Control, Keyboard and Rear-panel PC boards (see figure 8-3). The I/O Control PC board contains the control and handshake circuits for communicating over the HP-IB link to the disc and printer and the RS-232C link to the various peripheral devices connected to this bus. The I/O board also contains circuits necessary for: - 1. Processing the various interrupts from the keyboard, RS-232 and HP-IB circuits. - 2. Driving the beeper. - 3. Allowing the CPU to select and interchange data with any of the several PC boards in the card cage. - 4. Monitoring line sync and power fail status and providing such information to the CPU. - 8-5. The I/O circuits are divided into four major functional areas on Figure 8-3: (1) I/O Control (upper left on the block diagram), (2) Keyboard Control (lower left), (3) HP-IB Control (upper right), and (4) RS-232 Control (lower right). # 8-6. I/O CONTROL SECTION. 8-7. The I/O Control section provides most of the control functions for the other three I/O sections (i.e., HP-IB, RS-232 and Keyboard) and also serves as the data and interrupt service interface between the CPU and the other three I/O sections. Interfacing between the CPU and the I/O control circuits is accomplished via the I/O Bus and Motherboard connector J1. Interfacing with the internal I/O sections is accomplished via the internal buffered I/O bus and discrete lines (i.e., the peripheral addresses and interrupt signals shown on figure 8-3). 8-8. I/O BUS. The CPU communicates with the I/O circuits primarily via the I/O bus. This bus is a traditional bus in that it carries data, address and control information. The data bus is a 16-bit bi-directional bus that carries data to and from the HP-IB interface chip, the RS232 interface chip, and the Low Priority Interrupt circuit. This bus also receives data from the keyboard circuits and switch mode status from the RS-232 circuits. 8-9. The address portion of the I/O bus consists of 4-bits of peripheral address (LPAO-LPA3). These bits allow up to 16 peripheral addresses to be decoded (by the Peripheral Address Decoder) which allows the CPU to select the various I/O circuits it wants to talk to. However, only 9 of the possible 16 peripheral addresses are used in the 64000 system (see Table 8-1). Table 8-1. I/O Internal Addresses | MNEMONIC | FUNCTION | |-----------|---------------------------------------------| | LKYBD | Keyboard Address | | L(DELTA)T | Time Interval Address | | LRSWR | RS-232 Write Address | | LRSRD | RS-232 Read Address | | LHP-IB | HP-IB Select and Read/Write Control Address | | LBEEP | Beeper Select Address | | LSSEL | Card Slot Select Address | | LIMASK | Sets Interrupt Mask Latch Address | | LPFS | Power Fail Set Address | 8-10. BEEPER, SA INTERVAL, CARD ID ENABLE AND DISPLAY ENABLE. In addition to the nine peripheral addresses, there are two interface control addresses (LIC1 and LIC2) that the CPU uses to control the beeper, the signature analyzer start-stop signals (SA INT) and the card ID address decoder. This latter circuit produces the ID enable signal (LIDEN) that is distributed to each of the option card slots where it enables the various option PC boards to communicate their unique identification codes to the CPU. 8-11. The output of the Beeper Decoder is sent to the Display Enable Latch and the beeper circuits. When the first beeper signal is generated (by signals LBEEP, LDOUT, LIC1 and LIC2), a binary "1" is latched into the display enable latch and causes the CRT to be activated by HDE (display enable). This latch keeps the CRT display enabled until power is turned off or when a power failure is eminent as indicated by the high priority interrupt flag (LIR15). This flag resets the display enable latch causing the CRT to go blank and also sets the high priority interrupt latch (when interrogated by peripheral address Power Fail Set, LPFS). This in turn causes the high priority interrupt signal (LIRH) to be sent to the CPU (via the I/O bus). - 8-12. LOW PRIORITY INTERRUPT LOGIC. The low priority interrupt circuitry is a series of gates and latches. By generating a particular peripheral address (LKYB, LRSRD, LRSWR, or LBEEP), the CPU can turn on I/O Data Buffers U2/U4. It writes an interrupt mask into this logic, and then the low priority interrupt (LIRL) will only be generated when one of the enabled (unmasked) circuits requests an interrupt. When this happens, the CPU again enables I/O Data Buffers U2/U4 and reads the "Interrupt ID" to determine which circuits have requested the interrupts. Once it determines this, the CPU then writes out another peripheral address to the device which will service the circuit that requested the interrupt. - 8-13. DELTA TIME LATCH. This circuit monitors (counts) the 60Hz line sync pulses (LINE SYNC) from the power supply and simultaneously sends a low level interrupt (HIR2) to the CPU during each sync pulse. If the CPU becomes "lost" (i.e., loses track of time) and doesn't respond with peripheral address L(DELTA)T before 128 pulses have been counted (approx. 2.2 seconds), the Delta Time Latch circuit triggers the Auto Reset circuit which in turn generates the LPOP reset signal. LPOP is routed to the seven I/O circuits listed below where it serves as a reset pulse: - 1. SA Latch - 2. High Priority Interrupt Latch - 3. Power Fail Latch - 4. Delta-Time Counters - 5. Slot-Select Address Latch - 6. Interrupt Mask Latch - 7. PHI Address Latch - 8-14. HIGH PRIORITY INTERRUPT LATCH. Whenever power is about to fail, the Power Supply sends interrupt request signal LIR15 to the high priority interrupt latch. This produces high priority interrupt request LIRH which is sent to the CPU to inform it that power is failing. The CPU then responds with the appropriate address code for generating the power fail set peripheral address (LPFS). - 8-15. POWER FAIL SET LATCH. The power fail set address (LPFS) sets the power fail set latch thus producing the power fail signal LPFAIL. This signal is sent to the auto-reset circuits where it disables the output from the deltatime counters. The purpose of disabling the delta-time counters is to inhibit the generation of power-on pulse LPOP. This in turn prevents the CPU cicuits from being reset during a power-fail condition. - 8-16. AUTO RESET CIRCUIT. This circuit produces the power-on signal (LPOP) whenever either of two events occur: (1) when the delta-time counters are allowed to time-out due to the CPU taking too long to respond to the sync-pulse interrupts, and (2) when the processor reset switch is pressed. The delta-time feature is disabled by either the power-fail signal (LPFAIL) or by the Auto-Reset Enable jumper E8 (on the I/O board). - 8-17. I/O DATA BUFFERS. The I/O data buffers are bi-directional transceivers that interface the I/O bus with the buffered I/O bus. These transceivers allow communication between the CPU and the various I/O circuits. - 8-18. SLOT SELECT ADDRESS LATCH AND DECODER. This circuitry provides the ability to address up to 48K specific locations on each of the option cards occupying any of the 10 option card slots. This is accomplished by decoding four I/O address bits from the CPU (the other two bits indicated on figure 8-3 are for enabling the decoder chip) thus producing a total capability of selecting 1 of 16 outputs (only 11 are used). Each of these 11 card-slot select signals (LSSO thru LSS1O) is routed to a specific card slot in the cardcage where it causes that particular card slot to be enabled. Slot Select signal LSS1O is routed to the Display Controller and CPU card slots but has no function. ## 8-19. HP-IB CONTROL SECTION. - 8-20. GENERAL. This circuitry allows the CPU to communicate over the Hewlett-Packard Interface Bus (HP-IB) with peripheral devices that are designed to be compatible with the IEEE 488 general purpose interface bus. However, since the 64000 operating system (software) incorporates instruction code only for the HP 7910, 7906, 7920, 7908 and 7925 disc Drives and the HP 2631A and 2608 Line Printers. Thus, these are the only peripheral devices that can be driven from the HP-IB bus. - 8-21. CONTROL LOGIC, ADDRESS LATCH AND STATUS BUFFER. The Control Logic decodes four control signals (LIC1, LIC2, LDOUT, and LBEEP) and produces a set of outputs that control the selection of Status Buffer U12, Address Latch U11, and PHI chip U20. Address latch U11 stores I/O bits 8-11 which are used to select specific registers internal to the PHI chip. Status Buffer U12 reads (stores) the status of Rear-panel Switch S1. Switch S1 controls the system "boot-up" source (i.e., disc, local mass storage, or performance verification). Switch S1 also selects the desired ID address for the subject mainframe (see figure 8-2). Switches S2 and S3 determine controller (MASTER) or non-controller (SLAVE) station status. - 8-22. PHI CHIP U20. The acronym "PHI" stands for Processor to HP-IB Interface. This chip is a self-contained microcontroller that adapts a wide variety of microprocessor chips to the HP-IB bus. Some of the general characteristics of the PHI chip are: (1) data is sent at the rate of the slowest listener (up to one megabyte per second), (2) data transfer is asynchronous, and (3) more than one peripheral device can accept data simultaneously. To ensure that the transfer of data is accomplished in an orderly manner, a set of three "handshake" signals are used: Data Valid (DAV), Ready for Data (RFD), and Data Accepted (DAC). These three handshake signals ensure: (1) that each listener is ready to accept data, (2) that the data on the data bus in valid, and (3) that the data has been accepted by all listeners. BUFFERS/INVERTORS. HP-IB Data XCVRS, and Bus Loads. control signals from the PHI chip are buffered and inverted by U9 before being sent to the HP-IB Data Transceivers. These signals control channel selection and the direction of data flow thru the data transceivers. The HP-IB Data Transceivers are bi-directional and handle three types of signals: (1) HP-IB data. (2) handshake, and (3) bus management. The HP-IB data consists of instructions and data that are passed back and forth between the CPU and the peripheral devices on the HP-IB bus (i.e., printer or disc). signals were discussed above and are used to control and coordinate the transfer of data. The Bus Management signals consist of five control/status signals that are used for such things as activating all peripheral devices at the same time, clearing the interface, service request, etc. block represents a resistive load that can be applied or removed from the data The two states are controlled by switches S2 and S3. In one position, the subject Mainframe is configured as the "master" controller station and in the other position it is a "slave" non-controller station. #### 8-24. RS-232 CONTROL SECTION. 8-25. GENERAL. This circuitry allows the CPU to communicate over the RS-232C serial interface bus to peripheral devices that require this type of interface. In addition, this section also allows selecting the "current loop" mode of operation for interfacing with teletypes and other peripherals that require this type of electrical interface. 8-26. RS-232C STANDARD. Most voltage interfaces in North America conform to the EIA RS-232C Interface Standard (the corresponding European standard is CCITT V24). This standard specifies a 25-pin connector as the standard interface in datacomm networks, with lettered pin assignments for ground, data, control and timing circuits. The standard also specifies the mechanical and electrical requirements of an interface, within an operating range of 0 to 20,000 bps in bit-serial operation, synchronous or asynchronous. It provides interface compatibility between many types of equipment and manufacturers and thus provides great flexibility in the selection of equipment for datacomm networks. 8-27. BUFFER AND RS-232 MODE SWITCHES. Buffer U35 reads the status of RS-232 Mode Switches S4 and S3 on the I/O board. Switch S3 controls the selection of the RS-232 or current loop modes while S4 controls the following five parameters (see figure 8-1): - 1. The number of stop bits (1, 1.5 or 2) - 2. Type of parity (odd, even or none) - 3. Character length (5-8 bits) - 4. Baud rate factor (X1 or X16) - 5. Terminal or Modem - 8-28. BAUD RATE SWITCHES AND GENERATOR. Switch S5 on the I/O board allows the operator to select the baud rate at which the RS-232 data is transmitted and received by the RS-232 circuitry. Sixteen discrete rates can be selected within the range of 50 to 19200 baud (See figure 8-1). Switch S5 has five segments. The first of which selects full duplex or half duplex operation while the remaining four segments control the baud rate by selecting the operating frequency of Baud Rate Generator U48. The output of the Baud Rate Generator is applied to a divider circuit that is controlled by a segment of switch S4 to select the baud rate factor (X1 or X16). - 8-29. CLOCK SOURCE SWITCH AND JUMPERS. The 64100A RS-232 circuits have the capability to drive or receive both the TX and RX clocks independently. Control of these options is provided by switch S2, and jumpers E1 and E2, on the I/O board. This option allows the operator to select the source of transmit and receive clocks for the USART chip U28. The dual SPDT dip switch S2 selects, independently for TX and RX, whether the clock for the USART is supplied by the internal baud rate generator or from an external remote terminal or modem type equipment. The following is how the switch and jumpers must be configured to take advantage of this option: - a. When the RXCLK switch is set for internal clock, the E1 jumper does the following: - 1. If the RS-232 cable is connected to the PERIPHERAL connector, on the Rear-panel, placing a jumper from A to B will connect the TXCLK on J2, pin 15. - 2. If the RS-232 cable is connected to the MODEM connector, placing a jumper from B to C will supply the identical clock on the RXCLK output on J4, pin 17. - 3. If an output clock is not desired then no jumper is required. - b. When the TXCLK switch is set for internal clock, the E2 jumper does the following: - 1. With the RS-232 cable connected to the PERIPHERAL connector, on the Rear-panel board, placing a jumper from A to B supply the RXCLK on J2, pin 17. - 2. With the RS-232 cable connected to the MODEM connector, placing a jumper from A to C will supply the clock on the TXCLK output of J4, pin 15. - 3. If an output clock is not desired then no jumper is required. - c. If the RXCLK switch is in the external clock position then the E1 jumper does the following: - 1. With the RS-232 cable connected to the PERIPHERAL connector, a jumper from A to C is required to receive TXCLK from J2, pin 15. - 2. If the RS-232 cable is connected to the MODEM connector, no jumper is required to receive RXCLK from J4, pin 17. - d. With the TXCLK switch set to external clock then the E2 jumper does the following: - 1. With the RS-232 cable connected to the PERIPHERAL connector, a jumper from A to C is required to receive RXCLK from J2, pin 17. - 2. If the RS-232 cable is connected to the MODEM connector, a jumper is not required to receive TXCLK from J4, pin 15. ## NOTE The E1 jumper corresponds with the RX clock switch. The E2 E2 jumper corresponds with the TX clock switch. - 8-30. MODE SELECT AND DRIVE. The RS-232C transmit and receive data passes through the mode select switches and drive circuitry. The mode select switches allow the operator to select: (1) Current Loop or RS-232, (2) Full Duplex or Half Duplex, and (3) 20mA or 60mA (current loop) modes of operation. - 8-31. LOOP-BACK TEST FEATURE. To test the RS-232 circuits during performance verification, the transmitted data and handshake signals are "looped-back" to the RS-232 circuits as "receive" data. This feature is under software control and is used during the RS-232 segment of the PV test. - 8-32. KEYBOARD CONTROL SECTION. - 8-33. GENERAL. This circuitry allows the operator to interface with the CPU and Operating System Software via the Mainframe Keyboard. The Keyboard consists of four blocks of keys: (1) a 128-character ASCII main keyboard, (2) 10 edit keys, (3) four special function keys, and (4) eight softkeys. The function of these keys are described in the 64000 system operating manual. - 8-34. DATA BUFFER. This 8-line buffer connects the 7-bit key address code from the Keyboard Address Counter and the key status bit (bit 7) onto the internal I/O bus when the CPU produces peripheral address LKYBD. This is a uni-directional buffer and is enabled as a result of an interrupt request from the keyboard circuits (i.e., a change in key status). - 8-35. BASIC CONCEPT. The State Machine is clocked by HSTB from the CPU and sequentially generates a series of strobe signals that: (1) clock the Keyboard Strobe Generator, (2) clock the Keyboard Address Counter, (3) activate the Past State Memory and control the read/write functions, and (4) clock he interrupt Latches. The general concept is to sequentially step the Keyboard Address Counter through its entire counting range of 255 and applying this count code simultaneously to a one-bit wide RAM (Past State Memory) and also to a 1-of-16 column selector (U1/U2) and a 1-of-8 row selector (U7). - 8-36. The row and column selectors select a X-Y coordinate on the keyboard which in effect reads the status of a specific key for each step of the address code. This status information (i.e., key up or key down) is encoded in signal HKYDN which is sent to the interrupt latches where it is stored momentarily. The chip select signal from the state Machine causes the "present-state" key status to be stored in the RAM in a specific location that is a function of the address code of the current key being interrogated. When the Keyboard Address Counter completes a complete cycle, the address location that initially stored the "present state" data is now caused to read this data out of RAM as "past data. The past state status is compared with the present state status by the interrupt Latches. If the present state and past state are not the same, this indicates that the key status has changed and an interrupt request (HIRKB) is sent to the CPU. Simultaneously, a stop signal is sent to the State Machine which causes the Address Counter to stop on the address of the subject When it has time, the CPU responds with the keyboard peripheral address (LKYBD) which enables Data Buffer U27 and puts the address code on the I/O bus so that the CPU can determine which key is involved. LKYBD also resets the interrupt Latches thus enabling the State Machine and allowing the address cycling to begin again. - 8-37. An "n-key" scanning techinque is used when scanning the keyboard. This means that any number of keys can be depressed or released in any order or at any time and the keyboard interrupts will be processed rapidly enough to prevent missing any status changes. Figure 8-1. I/O PCB Switch Locations and Functions # BOOT-UP SOURCE ADDRESSES | MSB LSB CONTROL | | |------------------------------------------------------------------------------------------------------------|--------| | 0 0 SYS BUS (DISC) | | | 0 1 LOCAL MASS STORAGE TALK C | YINC | | 1 0 LOCAL MASS STORAGE ADDRE | SSABLE | | 0 0 SYS BUS (DISC) 0 1 LOCAL MASS STORAGE TALK C 1 0 LOCAL MASS STORAGE ADDRE 1 1 PERFORMANCE VERIFICATION | | ## MAINFRAME ADDRESSES | NOT | | | | | | |------|-----|---|-----|---------|-----------| | USED | MSB | | LSB | ADDRESS | | | 00 | 0 | 0 | 0 | 0 | | | | 1 | | | | NOT VALID | | 00 | 0 | 0 | 1 | 1 | | | | | | | | | | 00 | 0 | 1 | 0 | 2 | | | 00 | 0 | 1 | 1 | 3 | VALID | | 00 | 1 | 0 | 0 | 4 | MAINFRAME | | 00 | 1 | 0 | 1 | 5 | ADDRESSES | | 00 | 1 | 1 | 0 | 6 | | | 00 | 1 | 1 | 1 | 7 | | | | ı | | | | | Figure 8-2. Rear-panel Switch Locations and Functions Figure 8-3. I/O Block Diagram I/O 8-11 ## 8-38. SCHEMATIC DESCRIPTIONS. 8-39. This section provides additional detailed information concerning the I/O circuits that was not appropriate for the Block Diagram description. This includes more details on how the various circuits perform the specific functions. Logic truth tables and timing diagrams are used to illustrate some of the relationships. Schematics are provided on 5 sheets, figure 8-14. 8-40. LOGIC CONVENTION. The positive logic convention is used for logic variables and the circuits comprising the 64100A I/O circuits. This convention defines a logic 1 as the more positive voltage (high) and a logic 0 as the more negative voltage (low). Most integrated circuit logic devices in the 64100A are 7400 devices and ultilize transistor-to-transistor logic (TTL) levels. Ideally, the low and high voltage levels for 7400 devices are 0V and +5V, respectively. But due to voltage drops over the interconnecting PC board traces and other causes, the actual levels can vary from these ideal values. Therefore, the voltage levels for a logic 1 and 0 are defined as follows: #### TTL VOLTAGE LEVELS | ANTITY | VOLTAGE | LIMIT | |--------|-------------|-------------------------------| | 0 | < 0.8 | v | | 1 | > 2.0 | V | | 0 | < 0.4 | v | | 1 | > 2.4 | V | | | 0<br>1<br>0 | 0 < 0.8<br>1 > 2.0<br>0 < 0.4 | 8-41. MNEMONICS. Signals in the 64100A have been assigned mnemonics that describe the active state and function of the signal line (see table 8-12). A prefix letter (H or L) or superscript bar is used to indicate the active state of the signal and the remaining letters indicate its function. A "H" prefix or the absence of a bar indicates that the function is active in the "high" state; a "L" prefix or the presence of a bar above a mnemonic indicates that the function is active in the low state. 8-42. SIGNATURE ANALYSIS LOOPS. The letters on the I/O schematics identify circuit nodes where signature analysis "signatures" have been taken to aid in troubleshooting the logic circuits. Refer to Section IV for instructions on how to use signature analysis for troubleshooting. 8-43. I/O CONTROL. 8-44. BEEPER DECODER U45A (see figure 8-14, sheet 1) U45A is a 2-to-4 line decoder that decodes the LDOUT and LIC1 commands from the CPU for the purpose of generating the SA start-stop interval and activating the beeper circuits. Peripheral command LBEEP from U17 enables this decoder when the CPU Operating System has determined the proper conditions exist. Table 8-2 is the Truth Table for U45A. | Table 8 | 3-2. | Beeper | Decoder | U45A | Truth | Table | |---------|------|--------|---------|------|-------|-------| |---------|------|--------|---------|------|-------|-------| | G<br>LBEEP | F1<br>LIC1 | F2<br>LDOUT | C | Outpu | t Pi | ns | | |------------|------------|-------------|----|-------|------|----|--------------------| | Pin 15 | Pin 13 | Pin 14 | 12 | 2 11 | 10 | 9 | Function Activated | | 1 | x | Х | 1 | 1 | 1 | 1 | None | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | Beeper & Display | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | S/A Interval | 8-45. BEEPER START PULSE GEN U33. Monostable multivibrator U33 is triggered when LBEEP and LIC1 are true and LDOUT is false (see table 8-2). When triggered, U33 generates a pulse approximately 220 milliseconds in duration which turns Q3 on and causes C33 to rapidly charge up to +5 Vdc thru R24. When the U33 output pulse terminates, C33 exponentially discharges thru R25 thus creating a pulse that has a steep leading edge and a sloping trailing edge which causes the beeper to produce a "bell" sound. This pulse turns on Q4 thus providing +5 Vdc (HBON) to one side of the beeper speaker. 8-46. 2500 HZ TONE GENERATOR U41. Timer U41 is a monolithic timing circuit that is operated in the astable (free running) mode to generate a 2500 Hz tone. The tone frequency is determined by R29, R30 and C35. The output of U41 controls Q5 which in turn modulates the five volts, appearing across R27, with the 2500 Hz tone signal. 8-47. DISPLAY ENABLE LATCH U42. Latch U42 is set simultaneously with the activation of the Beeper Start Pulse Generator. When U42 is set, the Display On signal (HDE) is produced which is sent to the Display Driver PCB to activate the CRT display. U42 is reset whenever system power is cycled OFF and ON and whenever a power interrupt (LIR15) is generated by the mainframe power supply. 8-48. SA LATCH U32A. This is one-half of a D-type flip-flop that has interface command LIC2 as its D input and is clocked by the pin 9 output of Decoder U45A (see table 8-2). The output of U32A is fed to test point TP2 and serves as the SA start-stop signal for troubleshooting the I/O circuits. U32A is reset by power-on pulse LPOP. 8-49. CARD ID LATCH AND DECODER U44 AND U45B. Latch U44 is a D-type flipflop, a portion of which is used for storing interface commands LIC1 and LIC2 when the CPU causes peripheral address LSSEL to occur. The remaining segment of U44 is used for latching the address bits for generating the card slot select commands (see Slot Select circuit description). 8-50. The two outputs on pins 12 and 15 of U44 are fed to decoder U45B where they are decoded into four discrete signals: ID Enable (LIDEN) and MAP commands LMAP1 thru LMAP3. Signal LIDEN is output on pin 67 of J1 and enables the option card ID circuits for the PROM Controller, Emulation Memory Control, Logic Anayzer, and Emulation Control that may be located in any of the ten option card slots. The three MAP signals serve as address lines for future expansion of the option card memory capabilities. Table 8-3 is the truth table for U45B. Table 8-3. Card ID Decoder U45B Truth Table | LIC2 | LIC1 | LIDEN | LMAP1 | LMAP2 | LMAP3 | |------|------|-------|-------|-------|-------| | 0 | 0 | 0 | 1 | 1 | 1 | | 0 | 1 | 1 | 0 | 1 | 1 | | 1 | 0 | 1 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | 0 | 8-51. PERIPHERAL DECODER ENABLE LOGIC U5, U6, U31. The I/O strobe (LIOSB), Interrupt (LINT), Data Out Delayed (LDOUTD), and Data Out (LDOUT) commands from the CPU are ANDed by U31B and U31C and then ORed by U31D to produce an enable signal for enabling Peripheral Address Decoders U17 and U18. This enable signal appears at output pin 12 of U31D and is fed to gate input pin 5 of both U17 and U18 (Note, however, that the two other gate inputs to U17 and U18 must also be of the proper state). Table 8-4 is the truth table for the Decoder Enable Logic. Table 8-4. Decoder Enable Logic Truth Table | LIOSB | LDOUT | LINT | LDOUTD | U31D-13 OUTPUT | |-------|-------|------|--------|----------------| | 0 | 0 | Х | X | 0 | | X | X | 1 | 1 | 0 | U31D-13 = 1 for all other combinations 8-52. PERIPHERAL ADDRESS DECODERS U17, U18. Decoders U17 and U18 decode one-of-eight lines each (for a maximum capability of 16 lines) depending on the states of the three binary select inputs (pins 1, 2, and 3) and the three enable inputs (pins 4, 5 and 6). The same address inputs can be used for both decoder chips because only one chip is enabled at a time. This is implemented by feeding peripheral address signal LPA3 to the low true enable input of U18 and to the high true enable input of U17. This means that U17 and U18 are never enabled at the same time. Also, note that pin 4 of U17 is tied to ground thus requiring that only pins 5 and 6 be low for U17 to be enabled. 8-53. Although U17 and U18 have the capability of decoding up to 16 lines, only 9 are used in the current 64100A system application. Five of the peripheral addresses (LKYBD, L(delta)T, LRSWR, LRSRD, and LHPIB) are produced by U18 and the remaining four addresses (LBEEP, LSSEL, LIMASK, and LPFS) are produced by U17. Table 8-5 is the truth table for U17 and U18. Notice in this table that the address selected depends both on the state of the peripheral addresses binary outputs (LPAO thru LPA2) and also LPA3 which determines which decoder chip (U17 or U18) is enabled. Table 8-5. Peripheral Address Decoder U17/U18 Truth Table | U17/U18 | AI | DDRESS | | | | PERIPH | ERAL ADD | RESSES | |-------------------|---------------|------------------|--------|----------------|--------|--------|----------|-----------| | SELECT | | ROM CPT<br>L7 U1 | | U18 U17<br>V18 | U18 | U18 | U17 | U18 | | LPA3 | LPA2<br>LBEEP | LPA1<br>LKYBI | LPAO | HPIB/LPFS | LRSRD | LRSWR | LIMASK | L T/LSSEL | | O=HP-IB<br>1=LPFS | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 1<br>1 | 1<br>1 | 1<br>1 | 1<br>1 | | 0=LRSRD | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | 0=LRSWR | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | 1=LIMASK | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | 0=L T<br>1=LSSEL | 1<br>1 | 0<br>0 | 1<br>1 | 1<br>1 | 1 | 1<br>1 | 1<br>1 | 0<br>0 | | 1=LBEEP | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | O=LKYBD | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8-54. INTERRUPT BUFFER ENABLE LOGIC U16, U30. Inverters U16F and U16D together with gates U30A and U30B decode LPA3, LINT and LDOUTD to produce the Interrupt Buffer Enable signal (LIBE). Table 8-6 is the truth table for LIBE. Table 8-6. Interrupt Buffer Enable Truth Table | LPA3 | LINT | LDOUTD | LIBE | |------|------|--------|------| | 1 | 0 | 1 | 0 | LIBE = 1 for all other combinations 8-55. HIGH PRIORITY INTERRUPT LATCH U29A. This latch is a D-type flip-flop that is clocked by the negative-going edge of Power Fail Interrupt (LIR15) and set by either LPOP or peripheral address LPFS. - 8-56. Latch U29A is set by HPOP at system power-up (or by pressing the Reset Test switch). This is done by HPOP passing thru OR gate U30D, invertor U55F and on to the set input of U29A, pin 4. Latch U29A remains in the set state until a power fail interrupt (LIR15) occurs. When the power supply senses that a power failure is eminent, LIR15 goes low which is inverted by U55C before clocking U29A. The clocking of U29A causes output pin 6 (HLIRH) to go high which is inverted by U6G thus producing the high priority (unmaskable) interrupt signal LIRH. This signal is sent via the I/O bus to the CPU and informs the controller that power is failing. - 8-57. After receiving the message that power is failing, the CPU responds by writing to Peripheral Address Decoder U17/U18 to produce the Power Fail Set (LPFS) address. The LPFS bit performs two functions: (1) it sets Power Fail Latch U32B to disable the LPOP Pulse Generator U52, and (2) it sets High Priority Interrupt Latch U29A thus canceling the high priority interrupt caused earlier by LIR15. - 8-58. DELTA-T INTERRUPT LATCH U29B. The 60/50Hz LINE SYNC signal from the Power Supply enters on pin 75 of J1 and is buffered by U54F before being applied to D-type flip-flop U29B and modulo-16 counter U37A. Latch U29B is clocked by each positive-going edge of LINE SYNC thus causing the Q output at U29B-9 to latch high due to the D input of U29B being tied to +5 Vdc. The Q output of U29B is interrupt signal HIR(Delta). It is routed to the Low Priority Interrupt Logic and causes a low priority interrupt (LIRL) to be sent to the CPU via the I/O bus. After a nominal delay, the CPU responds with peripheral address L (Delta) T which resets latch U29B which in turn causes HIR (Delta) T to go low and reset counters U37A and U37B. - 8-59. If the CPU takes longer than 2.24 seconds (2.6 seconds for 50Hz line frequency) to respond with the L(Delta)T address, the Delta-T Interrupt Timers (U37A and U37B) will time-out thus producing a high output on U37B-8 which is fed to gate U51D. The output to U51D-11 then goes low and is routed thru U54 (assuming the Auto Reset Enable mode is selected) to the A2 trigger input of LPOP Pulse Generator U52. The triggering of U52 causes the LPOP signal to be produced which in turn resets all of the circuits to which it is tied. - 8-60. DELTA-T INTERRUPT COUNTERS U37A/B. Binary counters U37A and U37B are each modulo-16 counters that are a modulo-128 counter. Counter 37A is incremented one count by each occurrence of LINE SYNC. When this counter reaches a count of 8, pin 8 goes high. At a count of 16, pin 8 goes low at which time U37B is incremented. When U37B has been incremented 8 times, its pin 8 output goes high which corresponds to 16X8=128 pulses of LINE SYNC or about 2.2 seconds for a line frequency of 60Hz. If the output of U37B is allowed to go high (i.e., time out) before being reset by the occurrence of L(Delta)T, the LPOP reset signal is generated. - 8-61. POWER FAIL LATCH U32B. Latch U32B is a D-type flip-flop that is clocked by each occurrence of LPOP (i.e., at system power-on and any time the Mainframe is reset). LPOP causes output pin 8 to latch high which enables NAND gate U51D thus enabling the output from counter U37B. - 8-62. If a Power Fail Set (LPFS) address is received from the Peripheral Address Decoder as a result of the CPU responding to a power fail interrupt request (LIR15), latch U32B is set thus causing output pin 8 to latch low. - 8-63. MANUAL RESET DE-BOUNCE LATCH U43. This circuit is latched with the first contact closure of the Processor Reset Switch and thus prevents multiple triggering (due to contact bounce) of LPOP Generator U52 when the system is manually reset. - 8-64. LOW PRIORITY INTERRUPT LOGIC U22,23,23,14,21 (see figure 8-13, sheet 2). The eight, low priority interrupts are gated thru NAND gates U23 and U24. These gates can be disabled (masked) by the CPU as a result of latching the masking code into the Interrupt Mask Latch U14. Latching is under CPU control (i.e., enabled) by means of peripheral address LIMASK from U17. Latch U14 is cleared by LPOP. - 8-65. The unmasked interrupts are routed to Interrupt Data Buffer U21 and also are ORed by U22 to produce low priority interrupt signal LIRL. This signal is routed to the CPU and causes the CPU to initiate an interrupt poll to determine which peripheral device requested the interrupt. The interrupt poll consists of the CPU sending interrupt signals LINT and LDOUT to the 16-bit wide I/O Data Transceivers U2 and U4 via OR gate U15B. LINT enables the two transceivers while LDOUT controls the direction of data flow which in this case is back towards the CPU. LIBE enables buffer U21 to put the interrupt code on the I/O data lines. The format of the interrupt code sent to the CPU identifies the device that requested the interrupt (i.e., the location of the logic O in bits LIODO thru LIOD7 identifies the interrupting device). Table 8-7 shows the ID code for the eight interrupts. Table 8-7. Interrupt ID Codes | Interrupting Device | 7 | _ | | Dat<br>4 | | | | 0 | |---------------------|---|---|---|----------|---|---|---|---| | HP-IB | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | RS-232 Receive | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | RS-232 Transmit | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | (not used) | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | | Local Mass Storage | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | Delta Time | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | | Emulator | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | Keyboard | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | - 8-66. I/O DATA TRANSCEIVERS U2, U4. I/O data and instructions are routed thru transceivers U2 and U4 to the various I/O circuits that require communications with the CPU. This includes the Low Priority Interrupt Logic, Card Slot Select Logic, HP-IB Controller, RS-232 Transceiver, and the Keyboard. These two transceivers are bi-directional and are each 8 bits wide. The transceivers are enabled by either LDOUT or LINT or by any of the following peripheral addresses: LKYBD, LRSRD, LRSWR, or LBEEP. The direction of data flow is controlled by LDOUT where the flow is to the CPU when LDOUT = 1 and from the CPU to the I/O circuits when LDOUT = 0. - 8-67. SLOT SELECT LATCH U44. Latch U44 consists of six segments of an 8-element D-type flip-flop (the other two sections serve as the Card ID Latch). Its purpose is to latch (store) I/O address bits 8-13 and is under CPU control (i.e., enabled) via peripheral address LSSE1. When the CPU wants to store I/O bits 8-13, it causes the LLSEL perpheral address line to be pulsed. This causes I/O bits 8-13 to be latched at the positive-going edge of LLSEL. - 8-68. SLOT SELECT DECODER U53. Address bits 8-11 from latch U44 serve as the address input to Slot Select Decoder U53. Address bits 12 and 13 from U44 are combined with CPU addresses LA14 and LA15 to provide the chip select function of U53 as shown in truth table 8-8. Table 8-8. Slot Select Decoder U53 Enable Truth Table | I/O | Bits | CPU Addr | ess Bits | | |-----|----------|------------|----------|--------------| | 13 | 12 | LA15 | LA14 | U53 Selected | | 0 | 0 | 1 | 0 | Yes | | | All othe | r conditio | ns | No | 8-69. Decoder U53 is a 4-line to 16-line decoder that decodes the four input address lines (in the Model 64100A only eleven of the 16 outputs are wired). Each of the eleven outputs from U53 (LSSO-LSS10) is routed to pin 72 of each of the option card slots as follows: | LSS0 | J4-72 | LSS6 | J10-72 | |------|-------|-------|--------------------| | LSS1 | J5-72 | LSS7 | J11-72 | | LSS2 | J6-72 | LSS8 | J12-72 | | LSS3 | J7-72 | LSS9 | J13-72 | | LSS4 | J8-72 | LSS10 | J2/3-72 (not used) | | LSS5 | J9-72 | | | 8-70. A truth table for U53 is unnecessary since the ANSI chip symbol defines the input addresses and corresponding output line selected. ## 8-71. HP-IB CONTROL. 8-72. REAR-PANEL SWITCH BUFFER U12 (see figure 8-14, sheet 3). This is an uni-directional, 8 channel buffer that relays the status of the Rear-panel mode control switch S1 to the CPU. Control is provided by the PHI Control Logic. - 8-73. ADDRESS LATCH U11. This is a D-type flip-flop that is used to store four bits (HIOD8-HIOD11) of the I/O address data. Bits 9-11 control the selection of the PHI chip internal address registers while bit 8 serves to control the RS-232 loop-back test feature. - 8-74. PHI CONTROL LOGIC U7. This circuit is an array of four NAND gates (U7A-U7D) that decode five input control signals from the CPU. Its purpose is to control the selection of Rear-panel Switch Buffer U12, Address Latch U11, and PHI chip U20. The five input control signals are: HDOUTD, LIC1, LIC2, LDOUT and LHP-IB. Truth table 8-9 shows the control relationships. Table 8-9. PHI Control Logic Truth Table | | Input | Control | Signa | ls | Chi | p Select Sta | tus | |------|-------|---------|-------|--------|---------|--------------|---------| | LIC1 | LIC2 | LHP-IB | LDOUT | HDOUTD | BUF U14 | LTCH U11 | PHI U20 | | | | | | | | | | | X | 0 | 0 | X | 0 | Yes | No | No | | X | 0 | 0 | 0 | X | No | Yes | No | | 0 | X | 0 | X | X | No | No | Yes | X=Don't Care - 8-75. PROCESSOR TO HP-IB INTERFACE (PHI) U20. The PHI chip provides a high speed (up to 1 Mbyte/sec) interface to the HP Interface Bus (HP-IB) for processors and other state-oriented devices. It is compatible with nearly any 8 or 16-bit CPU and requires a minimum of external logic. Together with the four bipolar tri-state transceivers (U5-U8 on the Rear-panel), the PHI chip provides the complete logical and electrical interface between the CPU and the HP-IB. In addition, it provides buffering for inbound and outbound data transfer through two First-In-First-Out (FIFO) registers which can be addressed by the host CPU. - 8-76. The following I/O signals are provided by the PHI chip for CPU interfacing: - 1. An 8-bit wide bi-directional data bus (D8-D15). - 2. D0 and D1 are status bits that indicate which byte of the record is being transferred. - 3. A 3-bit address (A13-A15) for selecting one of eight internal registers - 4. A read/write control (R/W) that controls the direction of data flow. - 5. An interrupt line (INT) to alert the CPU of selected events. - 6. Three handshake lines RFD, DAC and DAV to cooridinate data transfer with the HP-IB. - 7. A Direct Memory Request line (DMARQ) for directly accessing the CPU memory (not used). - 8-77. HP-IB LINES AND OPERATIONS. The HP Interface Bus transfers data and commands between the components of the 64000 Logic Development System on 16 signal lines. The interface functions for each system component are performed within the component so only passive cabling is needed to connect the system. The cables connect all instruments, controllers, and other components of the system in parallel. 8-78. The eight Data I/O lines (DIO1 thru DIO8) are reserved for the transfer of data and other messages in a byte-serial, bit-parallel manner. Data and message transfer is asynchronous and is coordinated by the three handshake lines: Data Valid (DAV), Not Ready for Data (NRFD), and Not Data Accepted (NDAC). The other five lines are for management of bus activity (see figure 8-4). Figure 8-4. HP-IB Signal Lines - 8-79. Devices connected to the bus may be talkers, listeners, or controllers. The controlling Mainframe dictates the role of each of the other devices (disc or printer) by setting the ATN (Attention) line true and sending talk or listen addresses on the data lines. - 8-80. Addresses are set into each device by switches built into the device. While the ATN line is true, all devices must listen to the data lines. When the ATN line is false, only devices that have been addressed will actively send or receive data; all others ignore the data lines. - 8-81. Several listeners can be active simultaneously but only one talker can be active at a time. Whenever a talker address is put on the data lines (while ATN is true), all other talkers are automatically inhibited from talking. 8-82. Information is transmitted on the data lines under sequential control of the three handshake lines (DAV, NRFD and NDAC). No step in the sequence can be initiated until the previous step is completed. Information transfer can proceed as fast as devices can respond, but no faster than allowed by the slowest device presently addressed as active. This permits several devices to receive the same message byte concurrently (for timing, see figure 8-5). Figure 8-5. HP-IB Handshake Timing 8-83. The ATN line is one of the five bus management lines. When ATN is true, addresses and universal commands are transmitted on only seven of the data lines using the ASCII code. When ATN is false, any code of 8 bits or less understood by both the talker and listener(s) may be used. The IFC (Interface Clear) line places the interface system in a quiescent state via the abort message. The REN (Remote Enable) line is used with the Remote, Local and Clear Lockout/Set Local messages to select either local or remote control of each device. Any active device can set the SRQ (Service Request) line true. This indicates to the CPU that the device on the bus wants attention. The EOI (End or Identify) line is used by a device to indicate the end of a multiple-byte transfer sequence. When the controlling mainframe sets both the ATN and EOI lines true, each device capable of a parallel poll indicates its current status on the DIO line assigned to it. 8-84. RS-232 CONTROL. 8-85. RS-232 INTERFACE (see figure 8-14, sheet 4). The Electronic Industries Associations (EIA) standard RS-232C defines the electrical characteristics for an interface between Data Communication Equipment (DCE) and Data Terminal Equipment (DTE). A DCE is a modulator/ demodulator (modem) for encoding digital data for transmission on the telephone system. A DTE is a terminal for the time-share user. Normally, a male connector is used on the computer or terminal end; and a female connector is used on the modem end. The 64100A Mainframe has two identical female connectors labled: "TO MODEM" (J2) and "TO TERMINAL" (J4) that have the transmit and receive lines reversed so it can act like either as a modem or as a terminal (see figure 8-6). Figure 8-6. RS-232C and Current Loop Schematic 8-86. There are several wires (up to 25) used to provide the RS-232 interface but only 11 are used with the 64000 System. Two of these are the data-carrying wires: one each for transmitted and received data. In addition, there is a signal ground wire and many more that serve as control wires between the DTE and the DCE (see table 8-10). | Table 8 | 8-10. | RS-232C | Interface | Connector | Pin | Functions | |---------|-------|---------|-----------|-----------|-----|-----------| |---------|-------|---------|-----------|-----------|-----|-----------| | PIN TO FROM TO FROM | TO FROM | |-------------------------------------------------|---------| | 1 Chi. 1 3 Ch. 3 | | | 1 Shield Gnd | | | 2 Transmitted Data TXD X | | | 3 Received Data RXD X | | | 4 Request to Send RTS X | | | 5 Clear to Send CTS X | | | 6 Data Set Ready DSR X | | | 7 Signal Ground | | | 7 Signal Ground 8 Rec'd Line Sig. Det. CARDET X | | | 9 Data Set Testing N/U | | | 11 Unassigned | | | 12 Sec.Rec'd Line Sig.Det. N/U X | | | 13 Sec. Clear to Send N/U X | | | 14 Sec. Transmitted Data N/U X | | | 15 Xmtr Sig.Ele.Timing (CPU) TXCLK | X | | 16 Sec. Received Data N/U X | | | 17 Revr Sig.Ele.Timing(CPU) RXCLK | X | | 18 Unassigned | | | 19 Sec. Request to Send N/U X | | | 20 Data Terminal Ready DTR X | | | 21 Signal Quality Detector N/U X | | | 22 Ring Indicator N/U X | | | 23 Data Sig.Rate Selector(CPU) N/U X | | | 24 Xmtr Sig.Ele.Timing(DTE) N/U | X | | 25 Unassigned | | Legend: To = To CPU (Mainframe) From = From CPU (Mainframe) DTE = Data Terminal Device N/U = Not Used 8-87. Since the RS-232 interface involves bi-directional data flow (both half-duplex and full-duplex), it is important to know which device is acting as the DCE and which is acting like the DTE. In RS-232, all of the signal names are from the DTE's point of view: i.e., the DTE transmits on the Transmitted Data line (TXD, pin 2) and receives on the Received Data line (RXD, pin 3). The DCE, on the other hand, is just the opposite. Since a RS-232 peripheral device may be configured like either a modem or a terminal, the 64000 Mainframe Rearpanel has two connectors (J2 and J4) and a mode switch. This permits configuring the Mainframe as either a modem or terminal and makes it compatible with the peripheral. That is, if the peripheral equipment is a "terminal", use the J4 port ("To Terminal"); if the peripheral is a "modem", use the J2 port ("To Modem"). 8-88. Figures 8-7 through 8-10 illustrate the four functional situations that can exist: | 1. | Mainframe | as | "terminal talker" | (figure 8-7) | |----|-----------|----|---------------------|---------------| | 2. | Mainframe | as | "terminal listener" | (figure 8-8) | | 3. | Mainframe | as | "modem talker" | (figure 8-9) | | 4. | Mainframe | as | "modem listener" | (figure 8-10) | Figure 8-7. Terminal as Talker Figure 8-8. Terminal as Listener Figure 8-9. Modem as Talker Figure 8-10. Modem as Listener 8-89. Figure 8-11 illustrates the RS-232C bit-serial data format. The bit-serial transmission mode produces a waveform that is unique for each character. Figure 8-11 shows the letter "E" in ASCII (binary 01000101). Since RS-232C transmits the LSB first, you must read the 01000101 from left to right. Leading off is a start bit (at the left), then comes the character (LSB to MSB), then a parity bit (odd parity is shown), and finally the stop bit(s). Note the use of negative-true logic in which the negative level represents a logic one; the positive level a logic zero. Figure 8-12 shows the typical timing sequence when a terminal is talking to a modem. Figure 8-11. RS-232 Data Format ## TERMINAL TALKING TO MODEM Figure 8-12. Typical Sequence of Events for RS-232C Data Transfer 8-90. RS-232 INTERFACE VOLTAGES. Except for protective and signal grounds, all RS-232C circuits carry bi-polar, low-voltage signals. Also, these circuits are "failsafe"; that is, if power is lost at the transmitter, the receiver interprets the signal condition as OFF. Table 8-11 defines the voltage ranges vs. binary value for the RS-232C signals. Table 8-11. RS-232C Voltage Levels | TYPI<br>CIRC | E OF<br>CUIT | NEGATIVE VOLTS<br>(-3 TO -25 VDC) | POSITIVE VOLTS (+3 TO +25 VDC) | |--------------|--------------|-----------------------------------|--------------------------------| | Data | Binary | 1 | 0 | | Data | Signal | Mark | Space | | Conti | rol | OFF | ON | 8-91. RS-232 MODE CONTROL SWITCHES. The RS-232 mode of operation is controlled by five switches located on the I/O board. The function of these switches are described in table 3-1 and on figure 8-1. 8-92. SIGNAL MNEMONICS - Signals Mnemonics are listed on table 8-12. Table 8-12. I/O Signal Mnemonics NOTE: This table is divided into the following groups: Overall Mnemonics; Internal I/O Address Signals; Interrupt Signals; Low Priority Interrupts; I/O Data Bus; PHI I/O Signals; USART I/O Signals; Rear-Panel I/O Signals; Keyboard I/O Signals. | MNEMONIC | COMMON NAME | ACTIVE<br>STATE | CHARACTERISTIC AND FUNCTION | |----------------|-------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------| | | ov | TERALL MNEMO | NICS | | HBON | Beeper On | High | When high, activates the beeper. | | HDE | Display<br>Enable | High | When high, enables the CRT display. | | НРОР | Pwr. O<br>Pulse | High | Same as LPOP. | | LA14 &<br>LA15 | Peripheral<br>Address<br>Bits | Low | Generated by CPU to address various devices in the system; in the I/O these address bits enable Slot Select Decoder U53. | | LBRTN | Beeper<br>Return | Low | Return line for HBON signal. | Table 8-12. I/O Signal Mnemonics (Cont'd) | MNEMONIC | COMMON NAME | ACTIVE<br>STATE | CHARACTERISTIC AND FUNCTION | |--------------------|-----------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LDOUT | Data Out | Low | Generated by the CPU; when active low, indicates to the addressed peripheral device that the CPU is ready to write to it ( LIOSB must also be active). When high, indicates to addressed peripherial device that the CPU is ready to receive data; used by I/O to select peripherial address decoder and to control the I/O data transceivers. | | LDOUTD | Data Out<br>Delayed | Low | When low, indicates to the addressed peripheral device that the CPU is ready to receive data; used by I/O to select peripheral address decoders, to control the I/O data transceivers, and select the keyboard data. | | LHLT<br>or<br>HHLT | Halt | Low | Initiates direct memory access from CPU to PHI chip. | | LIBE | Interrupt<br>Buffer | Low | Enables Interrupt Buffer U21. | | LIC1 &<br>LIC2 | Interface<br>Commands | Low | Used in conjunction with each other to: (1) control the beeper, (2) generate the S/A start-stop interval, (3) select the PHI chip, and (4) select command or data mode for the USART chip. | | IDEN | Ident.<br>Enable | Low | When low, enables all PC boards in slots 0 thru 9 (option slots) to generate card-type ID codes after interrogated by the slot select (SS) command. | | LINE SYNC | Line Sync | | Generated by the Pwr. Supp.; the sync pulses are counted by Delta-T Counter U37 which reaches its terminal count in about 2 seconds. Then the time reset signal LPOP is generated if the CPU doesn't reset the counter before the terminal count is reached. | Table 8-12. I/O Signal Mnemonics (Cont'd) | MNEMONIC | COMMON NAME | ACTIVE<br>STATE | CHARACTERISTIC<br>AND FUNCTION | |-----------------|------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LIOSB | Input/Output<br>Strobe | Low | Indicates data on I/O bus is valid. | | LMAP1-<br>LMAP3 | Address<br>Map | Low | Extends address selection capability to 48K locations on each option card. | | LPA0-<br>LPA3 | Peripheral<br>Addresses | Low | Select one of nine peripheral address commands used for enabling or activating various I/O circuits. | | LPOP | Pwr. On<br>Pulse | Low | Initializes CPU, resets Interrupt Enable Latch U44, resets S/A Interval FF U32A, enables Pwr On Pulse One Shot U52, and generates high priority interrupt LIRH via FF U29. | | LSS0-<br>LSS10 | Slot<br>Select | Low | Goes to each of 9 card slots and causes each card to generate it's unique code (LIDEN must also be present). | | | INTERNAL I/ | O ADDRESS | SIGNALS | | LHP-IB | HP-IB<br>Address | Low | Used in conjunction with LIC1, LIC2, LDOUT, and LDOUTD to enable buffer U12 (reads Rear-panel sw. status), Latch U11 (register select address for PHI), and PHI chip select (U20). | | LIMASK | Interrupt<br>Mask<br>Address | Low | When low, enables Interrupt Mask<br>Latch (U14). | | LKYBD | Keyboard<br>Address | Low | Used in conjunction with LDOUTD to enable and select Keyboard data. | | LPFS | Power Fail | Low | When low, sets Power Fail Latch (U32B). | Table 8-12. I/O Signal Mnemonics (Cont'd) | MNEMONIC | COMMON NAME | ACTIVE<br>STATE | CHARACTERISTIC AND FUNCTION | |-----------|-------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LRSRD | RS-232<br>Read<br>Address | Low | When low, serves as Read command to RS-232 Transceiver (USART, U28). It acts the same as WR under USART Signal. | | LRSWR | RS-232<br>Write<br>Address | Low | When low, serves as write command<br>to RS-232 transceiver (USART, U28).<br>Same as WR under USART Signals. | | LSSEL | Slot<br>Select<br>Address | Low | When low, enables Slot Select Address Latch (P/O U44) and Card ID Latch (P/O U44). | | L(Delta)T | Time<br>Interval<br>Address | Low | When low resets Delta Time Interrupt Latch U29B as response to the CPU answering HIR(Delta)T Interrupt. | | | INTERRUP | T SIGNALS | | | LIBE | Interrupt<br>Enable<br>Buffer | Low | Enables the Interrupt Buffer U21. | | LINT | Interrupt | Low | The CPU pulls this line low in response to LIRH or LIRL to allow polling the I/O bus to determine which peripheral device requested the interrupt. | | LIR15 | Interrupt<br>15 | Low | Generated by Power Supply to indicate that a power failure is eminent and causes high level interrupt LIRH. | | LIRH | High<br>Priority<br>Interrupt | Low | When low, indicates that a high priority interrupt (power fail) has been requested. | | LIRL | Low<br>Priority<br>Interrupt | Low | When low, indicates that a low priorty interrupt has been requested by one of the seven circuits with interrupt service (see Low Priority Interrupt signals below). | | | LOW PRIORITY | INTERRUP | rs | | HIRIB | HP-IB<br>Interrupt | High | Goes high when PHI chip has an interrupt condition (see INT under PHI signals in this table). | Table 8-12. I/O Signal Mnemonics (Cont'd) | MNEMONIC | COMMON NAME | ACTIVE<br>STATE | CHARACTERISTIC AND FUNCTION | |------------------|---------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------| | HIRKB | Keyboard<br>Interrupt | High | Goes high when a Keyboard Key has had a change of state. | | HIRRX | RS-232<br>Receive<br>Interrupt | High | Goes high when RS-232 USART is ready to receive (see RXRDY under USART Signals). | | HIR(Delta)T | Time<br>Interval<br>Interrupt | High | Goes high on first neg. to pos. transition of LINE SYNC sent to Low Priority Interrupt Logic Gate U24B. | | HIRTX | RS-232<br>Transmit<br>Interrupt | High | Goes high when RS-232 USART is ready to transmit (see TXRDY under USART signals). | | LIR1 | Emulator<br>Interrupt | Low | Goes low when Emulators are in need of service. | | LIR3 | TACO<br>Interrupt | Low | Goes low when TACO is in need of service. | | LIR4 | | Low | (Not Assigned) | | | I/O DATA | BUS | | | HIODO-<br>HIOD15 | I/O Data | High | (Same LIODO-15) | | LIODO-<br>LIOD15 | I/O Data | Low | 16-bit bidirectional I/O bus used for transferring data between the CPU and the I/O circuits. Information is active Low. | | | PHI I/O | SIGNALS | | | A13-A15 | Address<br>bits 13-15 | High | Specifies the internal register being written to or read from. | | ATN | Attention | Low | Ties to HP-IB ATN line via transceiver; defines type of data on data bus (addresses/commands or data). | | CHSEL | Chip Select | Low | When low, allows PHI chip to respond to read or write cycles initiated by IOGO Line. | Table 8-12. I/O Signal Mnemonics (Cont'd) | MNEMONIC | COMMON NAME | ACTIVE<br>STATE | CHARACTERISTIC AND FUNCTION | |-----------|-----------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | CIC | Controller<br>in Charge | High | Asserted when host PHI is current controller in charge of HP-IB. Used as an enable for the ATN and SRQ line drivers (one of which is on at all times). | | D0 & D1 | CPU Data<br>bits 0-1 | High | Allows CPU to select internal PHI registers. | | D8-D15 | CPU Data<br>bits 8-15 | High | Carry bi-directional data during to or writes from PHI chip by CPU. | | DAC | Data<br>Accepted | High | Indicates acceptance of data by all devices. | | DAV | Data Valid | Low | Ties to HPIB DAV line via transceiver chip, indicates availabilty and validity of data on data bus. | | DI01-DI08 | Data I/O<br>Bits | High | Connected to HP-IB I/O lines via transceiver chips. | | DIOE | DIO Enable | High | When asserted enables the Data $I/O$ transceivers. | | DMARQ | Direct<br>Memory<br>Request | Low | Used to request direct memory access cycles to transfer data to the outbound FIFO or from the inbound FIFO (see LHLT). | | EOI | End of<br>Identify | Low | Bi-directional line that ties to HP-IB EOI line via transceiver chip. Indicates end of data transfer or identifies initiation of polling operation. | | HSE | High State<br>Enable | High | Asserted whenever DIO, DAV or EOI are required to have active pullup. Tied to high state enable inputs of transceivers. | | IFC | Interface<br>Clear | Low | Ties to HP-IB IFC line via transceiver chip. Places I/O system into know quiescent (idle) state. | Table 8-12. I/O Signal Mnemonics (Cont'd) | MNEMONIC | COMMON NAME | ACTIVE<br>STATE | CHARACTERISTIC AND FUNCTION | |----------|-----------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INT | Interrupt | Low | Alerts CPU that one of the following events has occured: Intrpt. pending, parity error, status change, handshake abort, poll response, service request, FIFO available, or device clear. | | IOEND | I/O End | Low | Not applicable for PHI used in synchonous mode. | | IOGO | I/O Go | Low | When low, causes a read from or write to a specific register in PHI. | | PON | Power ON | High | When high, causes internal circuits to be initiated. | | REN | Remote<br>Enable | Low | Ties to HP-IB REN Line via transceiver Enables alternate devices to provide programming data. | | RFD | Ready for<br>Data | High | Indicates that devices are ready to accept data. Ties to HP-IB NRFD line via transceiver chip. | | RS | Delay<br>Resistor | | Resistor load that controls internal propagation delay. | | R/W | Read/Write<br>Command | | When high specifies that the PHI perform a write function; when low specifies a Write function. | | SCTRL | System<br>Control | High | When high, provides PHI with system control capabilities. | | SRQ | Service<br>Request | Low | Ties to HP-IB SRQ Line via transceiver Indicates a need for service; causes interrupt of current sequence in CPU. | COMMON NAME MNEMONIC Table 8-12. I/O Signal Mnemonics (Cont'd) CHARACTERISTIC ACTIVE | MNEMONIC | COMMON NAME | STATE | AND FUNCTION | | | |-------------------|-----------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | USART I/O SIGNALS | | | | | | | C/D | Command/<br>Data | | When Low informs USART that the word on the data bus is a data character; a high indicates a control character (either WR or RD must also be active). | | | | CLK | Clock | | Controls internal timing of USART; must be at least 30% TXC or RXC. | | | | CS | Chip Select | Low | A Low enables the USART chip. | | | | CTS | Clear to<br>Send | Low | Enables USART to send serial data to external peripheral (if TXEN is also high). | | | | D0-D7 | Data | High | Parallel input/output data or control words to and from CPU. | | | | DSR | Data Set<br>Ready | Low | Used for testing status of modem data status. | | | | DTR | Data<br>Terminal<br>Read <b>y</b> | Low | Controlled by CPU; used for external peripheral control (e.g. data terminal ready or rate select). | | | | RD | Read | Low | A Low informs the USART that the CPU is reading status or data from the USART. | | | | RESET | Reset | High | A high forces USART into idle mode until a new set of control words is received from the CPU. | | | | RTS | Request<br>to Send | Low | Controlled by CPU; used for external peripheral control (e.g. request to send). | | | | RXC | Receiver<br>Clock | Low | Controls rate at which characters are received. | | | | RXD | Receive<br>Data | High | Serial data received from external RS-232 peripheral device. | | | Table 8-12. I/O Signal Mnemonics (Cont'd) | MNEMONIC | COMMON NAME | ACTIVE<br>STATE | CHARACTERISTIC AND FUNCTION | |------------|---------------------------|-----------------|---------------------------------------------------------------------------------------------------------| | RXRDY | Receive<br>Ready | High | Tells the CPU that USART contains a character that is ready to be input to CPU. Serves as an Interrupt. | | TXC | Transmitter<br>Clock | Low | Controls rate at which characters are are transmitted. | | TXD | Transmit<br>Data | High | Serial data sent to external RS-232 peripheral device. | | TXRDY | Transmit<br>Ready | High | Tells CPU that USART is ready to accept a data character. Serves as an interrupt. (See HIRTX). | | <b>W</b> R | Write | Low | A Low informs the USART that the CPU is outputting data or control words (i.e. writing to the USART). | | | REAR | PANEL I/O | SIGNALS | | MODRXCLK | Modem<br>Receive<br>Clock | | Modem receive clock to or from external Modem. | | MODTXCLK | Modem | | Modem transmit clock to or from | | MODRXCLK | Modem<br>Receive<br>Clock | Modem receive clock to or from external Modem. | |-----------|-------------------------------|---------------------------------------------------------| | MODTXCLK | Modem<br>Transmit | Modem transmit clock to or from external Modem. | | RCSC | Receive<br>Source<br>Current | Source current for receive signal. | | RCVSINK | Receiver<br>Current<br>Sink | Serves as return for receive source current. | | TERMRXCLK | Terminal<br>Receive<br>Clock | Terminal receive clock to or from peripheral terminal. | | TERMTXCLK | Terminal<br>Transmit<br>Clock | Terminal transmit clock to or from peripheral terminal. | Table 8-12. I/O Signal Mnemonics (Cont'd) | MNEMONIC | COMMON NAME | ACTIVE<br>STATE | CHARACTERISTIC AND FUNCTION | | |----------------------|----------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TXSC | Transmitter<br>Source<br>Current | | Source current for transmit signal. | | | TXSINK | Transmitter<br>Current<br>Sink | | Serves as return for transmit source current. | | | KEYBOARD I/O SIGNALS | | | | | | нкао-нкаб | Key<br>Addresses | High | Key address bits HKAO-HKA3 and LKA3 (see below) select one of the 16 vertical columns of keys, Address bits HKA4-HKA6 select one of the 8 horizontal rows of keys. | | | HKYDN | Key Down | High | When high, indicates that a key is depressed. | | | HSTB | Strobe | High | (Same as LSTB) | | | LKA3 | Key<br>Address | Low | (see HKA0-6 above) | | | LKBCLK | Keyboard<br>Clock | Low | Clocks the Current Ramp Generator which enables all 16 columns of keys. | | circuit. Clocks Keyboard Scan State Machine Low LSTB Strobe Figure 8-13. I/O Component Locator Figure 8-14. I/O Schematic 1 (Sheet 1 of 5) I/O 8-41 Figure 8-13. I/O Component Locator ICs ON THIS SCHEMATIC | REF DES | HP PART NO. | MFR PART NO. | |------------------|------------------------|----------------------| | U1,3,36 | 1810-0276 | 210A152 | | U2,4<br>U6,21 | 1820-2206<br>1820-1917 | 74LS640N<br>74LS240N | | U10 | 1820-2024 | 74LS244N | | U14,44<br>U15 | 1820-1730<br>1820-1205 | 74LS273N<br>74LS21N | | U22 | 1820-1203 | 74LS15N | | U23,24.43<br>U31 | 1820-1197 | 74LS00N<br>74LS02N | | U53 | 1820-1144<br>1820-0495 | 74LS02N<br>74LS04N | | USS | 1820-1416 | 74LS14N | # PARTS ON THIS SCHEMATIC | C | 25,36,<br>044 10 | 40,41,49,50<br>UF | . 0 1 U F | |-----|------------------|-------------------|-----------| | l R | 11,2 | 6.19K | | | LF | 319,20 | 6.19K<br>1K | | # IC POWER CONFIGURATION Figure 8-14. I/O Schematic 2 (Sheet 2 of 5) I/O 8-43 Figure 8-13. I/O Component Locator # Model 64100A - Service Figure 8-15. Rear-Panel Component Locator I/O 8-44 Figure 8-14 I/O Schematic 3 (Sheet 3 of 5) I/O 8-45 Figure 8-13. I/O Component Locator Figure 8-15. Rear-Panel Component Figure 8-14. I/O Schematic 4 (Sheet 4 of 5) I/O 8-47 — C1— SK8 SK1 SK2 SK7 SK6 -C2ѕкз SK4 SK5 CAPS LOCK RE-SET RE-CALL ● U2 DEL CHAR INS CHAR BACK SPC DEL NEXT PAGE G $\rightarrow$ х ROLL DOWN PREV PAGE R10 R11 -R8- -C13-SPC R9 R7 U4 NOTE ALL PARTS SHOWN ON SCHEMATIC U7 Figure 8-13. I/O Component Locator Figure 8-16. Keyboard Component Locator Figure 8-14. I/O Schematic 5 (Sheet 5 of 5) 8-49/(8-50 blank) SERVICE MANUAL MODEL 64100A POWER SUPPLY © COPYRIGHT HEWLETT-PACKARD COMPANY 1981, 1982, 1983 LOGIC SYSTEMS DIVISION COLORADO SPRINGS, COLORADO, U.S.A. All Rights Reserved Manual Part No.: Part of Mainframe Manual Microfiche Part No.: Part of Mainframe Manual # TABLE OF CONTENTS | Section | | Page | |---------|--------------------------|------------| | I | GENERAL INFORMATION | 1-1 | | | 1-1. Introduction | | | II | INSTALLATION | 2-1 | | | 2-1. Removal | | | III | OPERATION | 3-1 | | | 3-1. General | 3-1 | | IV | PERFORMANCE VERIFICATION | 4-1 | | | 4-1. Required Equipment | 4-1 | | v | ADJUSTMENTS | 5-1 | | | 5-1. Introduction | | | VI | REPLACEABLE PARTS | 6-1 | | | 6-1. Introduction | 6-1<br>6-1 | | VII | MANUAL CHANGES | 7-1 | | | 7-1. Introduction | 7-1 | # TABLE OF CONTENTS (Cont'd) | Section | | Page | |------------|--------------------------------------------------------------|-------| | VIII | SERVICE | 8-1 | | | 8-1. Introduction | 8-1 | | | 8-3. Block Diagram Theory | | | | | | | | | | | | 8-9. Filter Board and Primary Wiring | | | | 8-10. 110 Operation | 8-1 | | | 8-13. 220 Volt Operation | 8-2 | | | 8-16. Safety Considerations | 8-2 | | | 8-18. Primary Board | | | | 8-19. Description | | | | 8-21. Operation | | | | | | | | 8-25. Primary PCB Control Circuit Operation | | | | 8-32. Safety Considerations | | | | 8-33. Secondary Board | | | | 8-34. Operation | 8-4 | | | 8-40. Safety Considerations | 8-5 | | | 8-42. Control Board | 8-5 | | | 8-43. Operation | | | | | | | | 8-49. Safety and Handling Considerations | | | | 8-51. Mnemonics | 6-7 | | | LIST OF ILLUSTRATIONS | | | Figure | | Page | | 2-1. | Bottom Cover Screw Locations | 2-3 | | 2-2. | Motherboard Screw Locations | | | 2-3. | Locations of J1, J2 and LED Indicators | | | 2-4. | Rear-Panel Screw Locations | | | 2-4. | Real Famer Sciew Locations | 2-0 | | <b>-</b> 4 | | | | 5-1. | Access Port Location | - | | 5-2. | Current Limit Pot Locations | 5-3 | | | | _ | | 8-1. | Power Supply Block Diagram | | | 8-2. | Board Locator With Top Cover Removed | .8-11 | | 8-3. | Primary Filter Board Removal | .8-11 | | 8-4. | Timing Waveforms | | | 8-5. | Primary Filter Board Component Locator | | | 8-6. | Duimana Cumula Basad Commonast Lasatas | 0 10 | | | Primary Supply Board Component Locator | | | 8-7. | Primary Filter (A1) and Primary supply (A2) Board Schematics | .0-13 | # LIST OF ILLUSTRATIONS (Cont'd) | Figure | | Page | |--------------------------------------------------|-----------------------------------------------------------------|----------------------| | 8-8.<br>8-9.<br>8-10.<br>8-11.<br>8-12.<br>8-13. | Secondary Board Component Locator | 8-14<br>8-15<br>8-16 | | | LIST OF TABLES | | | Table | | Page | | 1-1. | Specifications | 1-1 | | 4-1.<br>4-2. | Power Supply Voltages on Motherboard Pins Troubleshooting Guide | | | 6-1.<br>6-2.<br>6-2.<br>6-2.<br>6-2.<br>6-3. | Reference Designators and Abbreviations | 6-4<br>6-6<br>6-9 | | 8-1.<br>8-2. | Mnemonics P2 Board Connections | | ## SECTION I #### GENERAL INFORMATION ## 1-1. INTRODUCTION. - 1-2. The 64100-62602 power supply is a switching supply designed for component level repair. It is modular in design and easily disassembled. The boards are all edge connected into sockets, except for the main filter board, and have solderless interconnections. LEDs have been placed in the circuitry to indicate strategic failure modes and probable causes. - 1-3. The 64100-62602 is a 400 watt power supply that contains three switching supplies, three linear supplies, and one unregulated supply. All of these are on four PC boards within the 64100-62602 container. These are: | a. Filter board and primary wiring | A1 | 64100-66514 | |------------------------------------|------------|-------------| | b. Primary board | <b>A</b> 2 | 64100-66515 | | c. Secondary board | <b>A</b> 3 | 64100-66517 | | d. Control board | <b>A</b> 4 | 64100-66528 | 1-4. In addition, the power supply provides three control signals for the mainframe LPOP, LIR15 and LINE SYNC. #### 1-5. SPECIFICATIONS. # Table 1-1. Specifications Weight: 13 lbs Size: 10.75 in X 7.25 in X 5.75 in Maximum Output Power: 400 watts Input Voltage: 110 VAC +-15% 220 VAC +-15% Maximum Input Power: 560 watts 640 VA Table 1-1.(cont'd) | Supply Volt | tage | Cui | rrent | Ratings | Type | |-------------|------|-----|-------------|-------------|-------------| | +5 | at | 45 | Amps | max | switching | | -5.25 | at | 25 | Amps | max | switching | | -3.25 | at | 30 | Amps | max | switching | | +12 | at | 1 | Amp | max | linear | | -12 | at | 1 | Amp | max | linear | | +40 | at | - | Amp<br>Amps | max<br>peak | linear | | +17 | at | 1 | Amp | max | unregulated | #### SECTION II ## INSTALLATION AND REMOVAL #### WARNING HAZARDOUS voltages are present in the power supply, the CRT, and on the CRT driver board, even with the main power switch set in the OFF position and power cord removed. Use extreme CAUTION while servicing the unit with the top cover removed. #### 2-1. REMOVAL. - a. Set the power switch to OFF. Disconnect the power cord. - b. Completely remove the five screws that secure the top cover. Lift and remove top cover. - c. Carefully stand the unit on the Rear-panel. Completely remove the 18 screws that secure the bottom panel to the main chassis (see Figure 2-1). - d. Completely remove the 12 screws and lockwashers that connect the power supply to the Motherboard (see Figure 2-2). - e. Completely remove the two screws and washers that connect the bottom of the power supply to the main chassis (see Figure 2-2). - f. Carefully lay unit on its bottom. # CAUTION Be sure area under unit is clear of screws or other matter which could damage the Motherboard or other circuitry. ## CAUTION Discharge the post accelerator lead to the grounding strap only. Component damage will occur if discharged to other areas. g. Short out the charge on the CRT by connecting a jumper lead between the ground strap of the CRT and the shaft of a screwdriver. Slip the screwdriver under the protective rubber cup of the post accelerator lead and then momentarily touch the screwdriver to the metal clip of the post accelerator lead. #### NOTE The CRT may charge up by itself even while disconnected. Discharge the CRT by shorting the post accelerator terminal of the CRT to the ground strap with a jumper lead, before handling. - h. Disconnect the post accelerator lead from the CRT. - i. Disconnect the cables at J1 and J2 of the Display driver (see Figure 2-3). - j. Pull the Display driver board straight up from the Motherboard socket. NOTE: The Display driver can be installed by reversing the order of the removal procedure. - k. Disconnect the fan power cable from the power supply. - 1. Completely remove the four screws that secure the power supply to the Rear-panel (see Figure 2-4). - m. Move power supply about half an inch toward the front of instrument and lift supply from chassis. #### 2-2. INSTALLATION. - a. Place the power supply into the chassis and secure it to the back panel. - b. Slide the Display driver board into the Motherboard slot just in front of power supply. - c. Connect CRT cables to J1 and J2 on the Display driver board. - d. Connect the fan cable to the power supply. - e. Carefully stand unit on the Rear-panel and secure the Motherboard to the main chassis. - f. Secure the bottom cover to the main chassis. - g. Carefully lay unit back to its proper bottom-down position. - h. Secure top cover onto chassis with the top cover screws. - i. Connect the power cable to Rear-panel jack. - j. Installation complete. Figure 2-1. Bottom Cover Screw Locations REMOVE THESE 14 SCREWS TO SEPARATE THE POWER SUPPLY FROM THE UNDER DECK. Figure 2-2. Motherboard Screw Locations Figure 2-3. Locations of J1, J2 and the LED Indicators Figure 2-4. Rear-Panel Screw Locations # SECTION III ## OPERATION - 3-1. GENERAL. - 3-2. The power supply operates by setting the power switch to the ON position. Be sure that the AC voltage select switch is in the proper setting for the available line voltage (110V/220V). - 3-3. The internal power supply fan must be operating after the mainframe has been tuned ON. The supply will overheat and cause permanent damage to components if the fan is not operating. Turn OFF mainframe if fan is not operating. ## SECTION IV ## PERFORMANCE VERIFICATION - 4-1. REQUIRED EQUIPMENT. - 4-2. The test equipment recommended to troubleshoot this power supply are: - 4-3. POWER SUPPLY VOLTAGES. - 4-4. Power supply voltages can be measured at the Motherboard pins listed in table 4-1 or on any card cage board that receives that voltage. - 4-5. The power supply can also be checked by using the following procedure. - 1. Set the power switch to the OFF position. - 2. Remove the five screws that secure the top cover. Lift and remove top cover. - Remove all the boards in the card cage. (Refer to Section II for the proper method to remove the Display driver board) ## CAUTION This supply does not need a minimum load to operate. Failure to remove all option and mainframe boards from the card cage could result in permanent damage to parts on these boards. - 4. Turn on the supply. - 5. Look at the indicator LEDs showing through the top cover of the supply (Figure 2-3). The -3.25V, -5.25V, +5V, +12V and -12V LEDs should only be ON. If this condition does not exist refer to table 4-2. Table 4-1. Power Supply Voltages on Motherboard Pins | Voltage | Range | Pins | Boards | |---------|--------------------------|-----------|----------------------------------------| | +5 | +4.75 +5.25 | 3,4,83,84 | ALL | | -5.25 | -4.94 -5.46 | 5,6,7,8 | Disp, CPU, TACO<br>Prom, Floppy | | -3.25 | -3.32 -3.18 | 10 | | | -12 | -11.4 -12.6 | 11,12 | I/O, TACO, Prom,<br>Floppy | | +12 | +11.4 +12.6 | 13,14 | ALL | | +17 | UNREGULATED ~27V no load | 16 | Floppy and Tape<br>Control boards only | | +40 | +38.8 +41.2 | 17 | Prom | Table 4-2. Troubleshooting Guide | LED. | ABNORMAL CONDITION | COMMENTS | |-------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | none | | If the +12V or the +5REF voltages are completely off then the following conditions will not exist. | | +5 | OFF | If the +5V LED is OFF, check the +5V switching circuitry. Refer to paragraphs 8-20 thru 8-29. The -5V supply must be working for this LED to be on. | | +5 OV | ON | If this LED is ON, the +5V supply has crowbarred, try a power reset. Check the +5V level and/or the +5 OV circuitry. Repeated firing of the SCR can damage the SCR. Refer to paragraphs 8-35 to 8-38 and 8-44. | | -5.25 | OFF | If the -5.25V supply is OFF, then all the supplies (including the +5V and -3.25V) will be OFF. Check the -5.25V switching circuitry. If the fans are not running, check the main fuse. Refer to paragraphs 8-20 thru 8-29. | | -5.25 OV | ON | If this LED is ON, the -5.25V supply has crowbarred. Try a power reset. Check the -5.25V level and/or the -5.25 OV circuitry. Repeated firing of the SCR can damage the SCR. Refer to paragraphs 8-35 thru 8-38 and 8-44. | |------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OVER-<br>TEMP<br>or TH | ON | If this LED is ON, the power supply is too warm to operate. Allow the supply to cool. If the TH LED stays ON with the supply being cool, try reseating the boards and P2 cable. Also, check the normally closed thermal switch. Refer to paragraph 8-30. | | RATIO | ON | This circuitry uses the sum of the +12V,-5.25V and +5V supplies. If the -5.25V is not present while any of the other two are, this circuit will generate SHUTDOWN. Check other failure LED's. Refer to paragraph 8-47. | | PCL | ON | Primary Current Limit detects an unlinear surge of current internal to the supply. If "PCL" comes ON, reseat the boards to get rid of possible intermittant connections. Check for unusual loading of the supply and/or the PCL circuitry. Check to see that the screws connecting the supply to the Motherboard are tight. Refer to paragraph 8-30. | | -3.25 | OFF | If the -3.25V LED is OFF, check the -3.25V switching circuitry. Refer to paragraphs 8-20 thru 8-29. The -5.25V supply must be working for this LED to be ON | | -3.25 OV | ON | When this LED is ON, it indicates that the -3.25V has crowbarred. Check the overvoltage/crowbar circuitry for the -3.25V supply. Refer to paragraphs 8-35 thru 8-38 and 8-44. | | -12 | OFF | This supply depends on the -5.25V switching circuitry. If the -5.25V is up, check the -12V circuitry. Refer to paragraphs 8-39. | | +12 | OFF | This supply depends on the -5.25V switching circuitry. If the -5.25V is up, check the +12V circuitry. Refer to paragraphs 8-39. | #### SECTION V #### **ADJUSTMENTS** - 5-1. INTRODUCTION. - 5-2 The power supply has three adjustments. These are all on the primary board and effect the +5, -5.25 and -3.25 volt current limits. - 5-3. CURRENT LIMIT ADJUSTMENT PROCEDURE. - a. Turn OFF the instrument and remove the top cover. - b. Remove all the boards from the card cage. - c. Remove top cover of the supply. #### WARNING Hazardous voltages are present in the power supply, even with the main power switch OFF and the power cord removed. Use extreme caution while servicing unit with the top cover removed. - d. Remove access port on the bottom cover and apply a 45 amp load (use the ET19705) on the +5V supply (see figure 5-1). - e. Locate the +5V current limit (+5CL) pot R2 as shown in Figure 5-2. - f. Turn ON the supply. - g. Monitor the voltage on the +5 volt supply and turn the pot clockwise until the +5 voltage just begins to drop. Turn the pot counterclockwise until the +5 volt supply is restored to full value and stop. - h. Check the +5V supply to see that it meets specifications. - i. Repeat the above procedure for the -5.25 and -3.25 volt supplies using the appropriate maximum loads for each. -3.25V = 30 Amps -5.25V = 25 Amps Figure 5-1. Access Port Location Figure 5-2. Current Limit Pot Locations #### SECTION VI #### REPLACEABLE PARTS # 6-1. INTRODUCTION. 6-2. This section contains information for ordering parts. Table 6-3 lists the names and addresses that correspond to the manufacturers' code numbers. Table 6-1 lists the abbreviations used in the parts list and throughout this manual. Table 6-2 lists all replaceable parts for the power supply. ## 6-3. ABBREVIATIONS. 6-4. Table 6-1 lists abbreviations used in the parts list, the schematics, and elsewhere in this manual. In some cases two forms of the abbreviation are used; one, all in capital letters, and two, partial or no capitals. This occurs because the abbreviations in the parts list are always all capitals. However, in the schematics and other parts of the manual, other abbreviation forms may be used with both lowercase and uppercase letters. ## 6-5. ORDERING INFORMATION. - 6-6. To order a part listed in the replaceable parts list (See table 6-2), quote the Hewlett-Packard part number and check digit, indicate the quantity required, and address the order to the nearest Hewlett-Packard Office (refer to Sales/Service Offices listed at the back of this manual). - 6-7. To order a part that is not listed in table 6-2, include the HP Part Number for the part, the description and function of the part, and the quantity of parts required. Address the order to the nearest Hewlett-Packard Office. Table 6-1. Reference Designators and Abbreviations | REFERENCE DESIGNATORS | | | | | | | | |-----------------------|-----------------------------|---------|-------------------------|------------|--------------------------|---------|---------------------------| | A | = assembly | F | = fuse | MP | = mechanical part | U | = integrated circuit | | В | = motor | FL | = filter | P | = plug | V | = vacuum, tube, neon | | вт | = battery | IC | = integrated circuit | Q | = transistor | - | bulb, photocell, etc | | C | = capacitor | j | = iack | R | = resistor | VR | = voltage regulator | | CP | = coupler | ĸ | = relay | RT | = thermistor | w | = cable | | CR | = diode | Ĺ | = inductor | s | = switch | x | = socket | | DL | = delay line | LS | = loud speaker | Ť | = transformer | Ŷ | = crystal | | os<br>Os | = device signaling (lamp) | M | = meter | TB | = terminal board | ż | = tuned cavity network | | E | = misc electronic part | MK | = microphone | TP | = test point | - | tanea davity notwork | | | | | АВВ | REVIATIONS | | | | | A | = amperes | н | = henries | N/O | = normally open | RMO | = rack mount only | | AFC | = automatic frequency | HDW | = hardware | NOM | = nominal | RMS | = root-mean square | | | control | | | | | | , | | AMPL | = amplifier | HEX | = hexagonal | NPO | = negative positive zero | RWV | = reverse working | | | | HG | = mercury | | (zero temperature | | voltage | | BFO | = beat frequency oscillator | HR | = hour(s) | | coefficient | | | | BE CU | = beryllium copper | HZ | = hertz | NPN | = negative-positive- | S-B | = slow-blow | | вн | = binder head | | | | negative | SCR | = screw | | BP | = bandpass | | | NRFR | = not recommended for | SE | = selenium | | BRS | = brass | IF | = intermediate freq | | field replacement | SECT | = section(s) | | вwо | = backward wave oscillator | IMPG | = impregnated | NSR | = not separately | SEMICON | = semiconductor | | | | INCD | = incandescent | | replaceable | SI | = silicon | | ccw | = counter-clockwise | INCL | = include(s) | | • | SIL | = silver | | CER | = ceramic | INS | = insulation(ed) | OBD | = order by description | SL | = slide | | СМО | = cabinet mount only | INT | = internal | ОН | = oval head | SPG | = spring | | COEF | = coeficient | | | OX. | = oxide | SPL | = special | | COM | = common | K | = kilo=1000 | <b>-</b> | 240 | SST | = stainless steel | | COMP | = composition | | | | | SR | = split ring | | COMPL | = complete | LH | = left hand | P | = peak | STL | = steel | | CONN | = connector | LIN | = linear taper | PC | = printed circuit | J | | | CP | = cadmium plate | LK WASH | = lock washer | PF | = picofarads= 10-12 | TA | = tantalum | | CRT | = cathode-ray tube | LOG | = logarithmic taper | • • • | farads | TD | = time delay | | CW | = clockwise | LPF | = low pass filter | PH BRZ | = phosphor bronze | TGL | = toggle | | - " | - CIUCKWISE | FLL | - low pass litter | PH BKZ | | THD | = toggle<br>= thread | | DEPC | - deposited earlier | M | = milli=10-3 | PHL | = phillips | TI | = tirread<br>= titanium | | DEPC | = deposited carbon = drive | | | | = peak inverse voltage | TOL | = titanium<br>= tolerance | | אט | - arive | MEG | = meg=106 | PNP | = positive-negative- | | | | ELECT | - alastrolytic | MET FLM | = metal film | D/C | positive | TRIM | = trimmer | | ELECT | = electrolytic | MET OX | = metallic oxide | P/O | = part of | TWT | = traveling wave tube | | ENCAP | = encapsulated | MFR | = manufacturer | POLY | = polystyrene | | - minus-10 e | | EXT | = external | MHZ | = mega hertz | PORC | = porcelain | U | = micro=10-6 | | _ | | MINAT | = miniature | POS | = position(s) | | | | =<br> | = farads | MOM | = momentary | POT | = potentiometer | VAR | = variable | | H | = flat head | MOS | = metal oxide substrate | PP | = peak-to-peak | VDCW | = dc working volts | | FIL H | = fillister head | MTG | = mounting | PT | = point | | | | FXD | = fixed | MY | = "mylar" | PWV | = peak working voltage | W/ | = with | | | | | | | | w | = watts | | G | = giga (109) | N | = nano (10-9) | RECT | = rectifier | WIV | = working inverse | | GE | = germanium | N/C | = normally closed | RF | = radio frequency | | voltage | | GL | = glass | NE | = neon | RH | = round head or | ww | = wirewound | | GRD | = ground(ed) | NI PL | = nickel plate | | right hand | W/O | = without | - 6-8. DIRECT MAIL ORDER SYSTEM. - 6-9. Within the USA, Hewlett-Packard can supply parts through a direct mail order system. Advantages of using this system are: - a. Direct ordering and shipment from the HP Parts Center in Mountain View, California. - b. No maximum or minimum on any mail order (there is a minimum order amount for parts ordered through a local HP office when the orders require billing and invoicing). - c. Prepaid transportation (there is a small handling charge for each order). - d. No invoices (to provide these advantages, a check or money order must accompany each order). - 6-10. Mail-order forms and specific ordering information are available through your local HP office. Addresses and phone numbers are located at the back of this manual. - 6-11. PARTS LIST. - 6-12. Table 6-2 lists the replaceable parts for the power supply. - 6-13. The information given for each part consists of the following: - a. Hewlett-Packard part number and check digit. (for HP internal use). - b. Total quantity (Qty) on the PC board. - c. Description of the part. - d. Typical manufacturer of the part in a five-digit code. - e. Manufacturer's number for the part. #### NOTE The total quantity for each part is given only at the first appearance of the part number in the parts list. Table 6-2. Replaceable Parts List A1 | Reference | HP Part | | | 6 6-2. Replaceable Parts List | Mfr | N46 D 4 21 1 | |---------------------------------------|--------------------------------------------------------------------------------|-----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------| | Designation | Number | C<br>D | Qty | Description | Code | Mfr Part Number | | A1 F1 | 64100-62602<br>2110-0010 | 9 | 1<br>1 | POWER SUPPLY (CHASSIS MOUNTED PARTS) FUSE 5A 250V NTD 1.25X.25 UL (FOR 220V OPERATION) | 28480<br><b>75915</b> | 64100-62602<br>312005 | | F1<br>MP1<br>MP2<br>MP3<br>MP4<br>MP5 | 2110-0528<br>64100-62101<br>9135-0143<br>2110-0565<br>2110-0566<br>64100-04707 | 3<br>8<br>9<br>0<br>3 | 1<br>1<br>1<br>1<br>1 | FUSE 10A 125V NTD 1.25X.25 (FOR 110V OPERATION) POWER SUPPLY-FAN ASSEMBLY FILTER-LINE FUSE CARRIER FUSE HOLDER BODY SUPPORT PC BOARD | 75915<br>28480<br>28480<br>28480<br>28480<br>28480 | 312010<br>64100-62101<br>9135-0143<br>2110-0565<br>2110-0565<br>64100-04707 | | H1<br>H2 | 64100-04115<br>2110-0569 | 7 | 1 1 | TOP COVER<br>NUT-FUSE HOLDER | 28480<br>28480 | 64100-04115<br>2110-0569 | | S1<br>S2 | 3101-0428<br>3101-2298 | 5<br>1 | i<br>1 | LINE SWITCH (OFF/ON)<br>LINE SELECT SWITCH | 28480<br>28480 | 3101-0428<br>3101-2298 | | | | | i | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | i | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | | | : | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Table 6-2. Replaceable Parts List A1 (Cont'd) | Reference<br>Designation | HP Part<br>Number | C | Qty | Description | Mfr<br>Code | Mfr Part Number | |----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Designation A1 C1 C2 C3 C4 C5 DS1 DS2 H1 H2 H3 H4 H5 H6 H7 RT1 RT2 RT3 H11 H12 H13 H14 H15 H16 H17 H19 H20 H21 H22 H23 H24 H25 H26 L1 | 64100-66514 0160-4048 0160-4962 0160-3126 0180-3126 1970-0050 1970-0050 0362-0449 0362-0449 0362-0449 0362-0449 0362-0449 0362-0172 0837-0172 0837-0172 0837-0172 12190-0011 2190-0011 2190-0011 2190-0011 2190-0011 2200-0121 2360-0117 2480-0129 2680-0129 2680-0129 2680-0129 2680-0129 2680-0129 2680-0103 3050-0003 3050-0003 3050-0003 | C 0 41399 88 99999 91222 88884 66888 83333 5 1 9 | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>2<br>4<br>4<br>2<br>4 | FILTER-PC ASSEMBLY CAPACITOR-FXD .022UF +-20% 250VAC(RMS) CAPACITOR-FXD 1.0UF 250VDC CAPACITOR-FXD 1.0UF 400VDC CAPACITOR-FXD 1280UF 200VDC CAPACITOR-FXD 1280UF 200VDC SPARK GAP VOLTAGE SPARK GAP VOLTAGE SPARK GAP VOLTAGE TERMINAL-CRIMP LUG TER | 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 28480 | 64100-66514 PME 271 N 522 0160-4962 0160-4962 0160-35347 0180-3126 0180-3126 1970-0050 1970-0050 0362-0449 0362-0449 0362-0449 0362-0449 0403-0285 0590-0076 SG-3 SG-3 2190-0011 2190-0011 2190-0011 2190-0011 2190-0011 CRDER BY DESCRIPTION ORDER | | H24<br>H25<br>H26<br>L.1 | 3050-0003<br>3050-0003<br>3050-0003<br>9140-0624 | 3<br>3<br>3 | | WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD INDUCTOR-270UH | 28480<br>28480<br>28480<br>28480 | 3050-0003<br>3050-0003<br>3050-0003<br>9140-0624 | | | | | | 4 | | | Table 6-2. Replaceable Parts List A2 | Table 6-2. Replaceable Parts List A2 Reference HP Part c Otto Description Mfr Mfr Pout Number | | | | | | | | |------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--| | Designation | Number | D | Qty | Description | Code | Mfr Part Number | | | | | | | | | | | | A2 C1 C2 C4 C6 C8 C5 C7 C11 C12 C15 C20 | 64100-66515<br>0180-0291<br>0180-0291<br>0160-4832<br>0180-0291<br>0160-4832<br>0160-4833<br>01160-4833<br>0180-0199<br>0160-4831 | 1<br>3<br>3<br>4<br>4<br>4<br>2<br>5<br>8<br>0<br>9 | 1<br>11<br>11<br>1<br>1<br>2 | PRIMARY PC ASSEMBLY CAPACITOR-FXD 1UF+-10% 35VDC TA CAPACITOR-FXD 1UF+-10% 35VDC TA CAPACITOR-FXD 1UF+-10% 35VDC TA CAPACITOR-FXD 1UF+-10% 100VDC CER CAPACITOR-FXD .01UF +-10% 100VDC CER CAPACITOR-FXD .01UF +-10% 100VDC CER CAPACITOR-FXD .220UF +-10% 100VDC CER CAPACITOR-FXD .022UF +-10% 100VDC CER CAPACITOR-FXD 2.2UF+-10% 20VDC TA CAPACITOR-FXD .6800FF +-10% 20VDC POLYE CAPACITOR-FXD 6800FF +-10% 20VDC CER CAPACITOR-FXD .6800FF +-10% 20VDC CER CAPACITOR-FXD .6800FF +-10% 20VDC CER CAPACITOR-FXD .6800FF +-10% 20VDC CER CAPACITOR-FXD .6800FF +-10% 20VDC CER CAPACITOR-FXD .6800FF +-10% 20VDC CER CAPACITOR-FXD .6800FF +-10% 20VDC CER | 28480<br>56289<br>56289<br>28480<br>56289<br>28480<br>28480<br>28480<br>28480<br>56259<br>28480 | 64100-66515<br>150D105X9035A2<br>150D105X9035A2<br>0160-4832<br>0160-4832<br>0160-4832<br>0160-4830<br>0160-4833<br>150D225X9020A2<br>0160-4811 | | | 021<br>022<br>023<br>024<br>025 | 0180-0291<br>0180-0291<br>0160-4846<br>0160-4846<br>0180-0291 | 3 0 0 3 | 6 | CAPACITOR-FXD 1UF+-10% 35VDC TA<br>CAPACITOR-FXD 1UF+-10% 35VDC TA<br>CAPACITOR-FXD 1500PF +-5% 100VDC CER<br>CAPACITOR-FXD 1500PF +-5% 100VDC CER<br>CAPACITOR-FXD 1UF+-10% 35VDC TA | 56289<br>56289<br>28480<br>28480<br>56289 | 150D105X9035A2<br>150D105X9035A2<br>0160-4846<br>0160-4846<br>150D105X9035A2 | | | C26<br>C27<br>C28<br>C29<br>C30 | 01800291<br>01604846<br>01604846<br>01800291<br>01800291 | 3 0 3 | | CAPACITOR-FXD 1UF+-10% 35VDC TA CAPACITOR-FXD 1500PF +-5% 100VDC CER CAPACITOR-FXD 1500PF +-5% 100VDC CER CAPACITOR-FXD 1UF+-10% 35VDC TA CAPACITOR-FXD 1UF+-10% 35VDC TA | 56269<br>28480<br>28480<br>56289<br>56289 | 150D105X9035A2<br>0160-4846<br>0160-4846<br>150D105X9035A2<br>150D105X9035A2 | | | C31<br>C32<br>C33<br>C34<br>C35 | 0160-4846<br>0160-4846<br>0180-0291<br>0160-4832<br>0180-2946 | 0<br>0<br>3<br>4<br>9 | í | CAPACITOR-FXD 1500PF +-5% 100VDC CER<br>CAPACITOR-FXD 1500PF +-5% 100VDC CER<br>CAPACITOR-FXD 1UF+-10% 35VDC TA<br>CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD 330UF+50-10% 35VDC AL | 28480<br>28480<br>56289<br>28480<br>28480 | 0160-4846<br>0160-4846<br>150D105X9035A2<br>9160-4832<br>0180-2946 | | | C36<br>C37<br>C3B<br>C39<br>C40 | 0160-5347<br>0160-5347<br>0160-5347<br>0160-5347<br>0160-5347 | 8 8 8 8 | 6 | CAPACITOR FXD 1.0UF 400VDC CAPACITOR FXD 1.0UF 400VDC CAPACITOR FXD 1.0UF 400VDC CAPACITOR FXD 1.0UF 400VDC CAPACITOR FXD 1.0UF 400VDC | 28480<br>28480<br>28480<br>28480<br>28480<br>28480 | 0160-5347<br>0160-5347<br>0160-5347<br>0160-5347<br>0160-5347 | | | C41<br>C42<br>C43<br>C44<br>C45 | 0160-5347<br>0140-0180<br>0140-0156<br>0140-0156<br>0180-1743 | 85555 | 1<br>2<br>1 | CAPACITOR-FXD 1.0UF 400VDC CAPACITOR-FXD 2000PF +-2% 300VDC MICA CAPACITOR-FXD 1500PF +-2% 300VDC MICA CAPACITOR FXD 1500PF +-2% 300VDC MICA CAPACITOR-FXD 1UF +-10% 35VDAC TC | 28480<br>72136<br>72136<br>72136<br>72136<br>56289 | 0160-5347<br>DM19F202G0300WV1CR<br>DM19F152G0300WV1CR<br>DM19F152G0300WV1CR<br>150D105X9035A2 | | | C46<br>C47<br>C48<br>C49<br>C50 | 0180-0229<br>0180-0291<br>0160-4832<br>0160-4822<br>0160-4832 | 73424 | 2 | CAPACITOR-FXD 33UF+10% 10VDC TA CAPACITOR-FXD 1UF+-10% 35VDC TA CAPACITOR-FXD 0.01UF +-10% 100VDC CER CAPACITOR-FXD 1000PF +-5% 100VDC CER CAPACITOR-FXD .01UF +10% 100VDC CER | 562 <b>89</b><br>562 <b>89</b><br>28480<br>28480<br>28480 | 150D336X9010B2<br>150D105X9035A2<br>0160-4832<br>0160-4822<br>0160-4832 | | | C51<br>C52<br>C53<br>C54<br>C55 | 0160-4832<br>0160-4822<br>0160-4832<br>0160-4832<br>0160-4811 | 4 2 4 4 9 | | CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD 1000PF +-5% 100VDC CER<br>CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD 270PF +-5% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-4832<br>0160-4822<br>0160-4832<br>0160-4832<br>0160-4811 | | | C56 | 0160-4832 | 4 | | CAPACITOR-FXD .01UF +-10% 100VDC CER | 28480 | 0160-4832 | | | CR1<br>CR2<br>CR3<br>CR4<br>CR5 | 1901-0050<br>1901-0050<br>1901-0050<br>1901-0050<br>1901-0029 | 33336 | 1.3 | DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-PWR RECT 600V 750MA DO-29 | 28488<br>28480<br>28480<br>28480<br>28480 | 1901-0050<br>1901-0050<br>1901-0050<br>1901-0050<br>1901-0029 | | | CR6<br>CR7<br>CR8<br>CR9<br>CR10 | 1901-0050<br>1901-0050<br>1901-0050<br>1901-0050<br>1901-0050 | 3<br>3<br>3<br>3 | | DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35 | 28480<br>28480<br>28480<br>28480<br>28480 | 1931-3950<br>1901-0050<br>1901-0050<br>1901-0050<br>1931-3950 | | | CR 12<br>CR 13<br>CR 17<br>CR 18<br>CR 19 | 1901-0050<br>1901-0050<br>1901-0050<br>1901-0050<br>1906-0051 | 33 33 34<br>4 | í | DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 30V 200MA 2NS DO-35<br>DIODE-FW BRDG 100V 1A | 28480<br>28480<br>28480<br>28480<br>28480 | 1901-0050<br>1901-0050<br>1901-0050<br>1901-0050<br>1901-0050<br>1906-0051 | | | CR20<br>GR21<br>GR22<br>GR23<br>GR24 | 1706-0006<br>1901-0719<br>1901-0719<br>1901-0719<br>1901-0719 | 9<br>1<br>1<br>1 | 1<br>& | DIODE-FW BRDG 400V 1A<br>DIODE-PWR RECT 460V 3A 306NS<br>DIODE-PWR RECT 400V 3A 306NS<br>DIODE-PWR RECT 460V 3A 306NS<br>DIODE-PWR RECT 400V 3A 306NS | 27777<br>04713<br>04713<br>04713<br>04713 | V548<br>MR854<br>MR854<br>MR854<br>MR854 | | | CR25<br>CR26<br>CR27<br>CR28<br>CR29 | 1901-0719<br>1701-0719<br>1902-3082<br>1701-0029<br>1901-0029 | 1<br>9<br>6<br>6 | 1 | DIODE-PWR RECT 400V 3A 300NS<br>DIODE-PWR RECT 490V 3A 300NS<br>DIODE-ZNR 4.64V 5X DO-35 PD=.4W<br>DIODE-PWR RECT 600V 750MA DO-29<br>DIODE-PWR RECT 600V 750MA DO-29 | 0 4713<br>0 4713<br>28480<br>28480<br>28480 | MR854<br>MR854<br>1902-3082<br>1901-0029<br>1901-0029 | | | | | | | | | 4 | | Table 6-2. Replaceable Parts List A2 (Cont'd) | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D51<br>D52 | 1990-0836<br>1990-0662 | 0 | 1<br>1 | LED-LAMP ARRAY LUM-INT=500UCD<br>LED-LAMP ARRAY LUM-INT=200UCD IF=5MA-MAX | 28480<br>28480 | 1990-0836<br>1990-0662 | | H1<br>H2<br>H3<br>H4<br>H5 | 0590-0076<br>0590-0076<br>0590-0076<br>2190-0469<br>2190-0469 | 1<br>1<br>1<br>0<br>0 | 3 | NUT HEX-PLSTC LKG 4-40-THD .143-TN-THK<br>NUT-HEX-PLSTC LKG 4-40-THD .143-TN-THK<br>NUT HEX-PLSTC LKG 4-40-THD .143-TN-THK<br>WASHER-LK INTL T NO. 4 .116-TN-ID<br>WASHER-LK INTL T NO. 4 .116-IN-ID | 28480<br>28480<br>28480<br>28480<br>28480 | 0590-0076<br>0590-0076<br>0590-0076<br>2190-0469<br>2190-0469 | | H6<br>H7<br>H8<br>H9<br>H10 | 2190-0469<br>2190-0469<br>2190-0469<br>2190-0469<br>2190-0469 | 0 0 0 0 0 0 0 0 0 0 | | WASHER-LK INTL T NO. 4 .116-IN-ID WASHER-LK INTL T NO. 4 .116-IN-ID WASHER-LK INTL T NO. 4 .116-IN-ID WASHER-LK INTL T NO. 4 .116-IN-ID WASHER-LK INTL T NO. 4 .116-IN-ID WASHER-LK INTL T NO. 4 .116-IN-ID | 28480<br>28480<br>28480<br>28480<br>28480 | 2190-0469<br>2190-0469<br>2190-0469<br>2190-0469<br>2190-0469 | | H11<br>H12<br>H13<br>H14<br>H15 | 2200-0139<br>2200-0139<br>2200-0139<br>2200-0139<br>2200-0139 | 4<br>4<br>4<br>4 | 7 | SCREW-MACH 4-40 .25-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 .25-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 .25-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 .25-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 .25-IN-LG PAN-HD-POZI | 00000<br>00000<br>00000<br>00000<br>00000 | ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION | | H16<br>H17 | 2200-0139<br>2200-0139 | 4 4 | | SCREW-MACH 4-40 .25-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 .25-IN-LG PAN-HD-POZI | 00000 | ORDER BY DESCRIPTION ORDER BY DESCRIPTION | | H21<br>H22<br>H23<br>H24<br>H25 | 2260-0009<br>2260-0009<br>2260-0009<br>2260-0009<br>2260-0009 | 4<br>4<br>4<br>4 | 7 | NUT-HEX-DBL-CHAM 4-40-THD .093-IN-THK<br>NUT-HEX-DBL-CHAM 4-40-THD .093-IN-THK<br>NUT-HEX-DBL-CHAM 4-40-THD .093-IN-THK<br>NUT-HEX-DBL-CHAM 4-40-THD .093-IN-THK<br>NUT-HEX-DBL-CHAM 4-40-THD .093-IN-THK | 28480<br>28480<br>28480<br>28480<br>28480 | 2260-0009<br>2260-0009<br>2260-0009<br>2260-0009<br>2260-0009 | | H26<br>H27<br>H28<br>H29<br>H30 | 2260-0009<br>2260-0009<br>3050-0003<br>3050-0003<br>3050-0003 | 4<br>4<br>3<br>3<br>3 | 3 | NUT-HEX-DBL-CHAM 4-40-THD .093-IN-THK<br>NUT-HEX-DBL-CHAM 4-40-THD .093-IN-THK<br>WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD<br>WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD<br>WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD | 28480<br>28480<br>28480<br>28480<br>28480 | 2260-0009<br>2260-0009<br>3050-0003<br>3050-0003<br>3050-0003 | | MP 1<br>MP 2<br>MP 3<br>MP 4<br>MP 5 | 64100-01104<br>64100-01104<br>64100-01104<br>64100-01104<br>64100-01104 | 8 8 8 8<br>8 8 | 7 | HEAT SINK SGL PLSTC-PWR-CS<br>HEAT SINK SGL PLSTC-PWR-CS<br>HEAT SINK SGL PLSTC-PWR-CS<br>HEAT SINK SGL PLSTC-PWR-CS<br>HEAT SINK SGL PLSTC-PWR-CS | 28480<br>28480<br>28480<br>28480<br>28480 | 64100-01104<br>64100-01104<br>64100-01104<br>64100-01104<br>64100-01104 | | MP6<br>MP7 | 64100-01104<br>64100-01104 | 8 | | HEAT SINK SGL PLSTC-PWR-CS<br>HEAT SINK SGL PLSTC-PWR-CS | 28480<br>28480 | 64100-01104<br>64100-01104 | | P3<br>P4<br>P5 | 1251-3192<br>1251-3195<br>1251-3195 | 1<br>4<br>4 | 1<br>2 | CONNECTOR 3-PIN M POST TYPE<br>CONNECTOR 4-PIN M POST TYPE<br>CONNECTOR 4-PIN M POST TYPE | 28480<br>28480<br>28480 | 1251-3192<br>1251-3195<br>1251-3195 | | ରୀ<br>ଘଟ<br>ଜ4<br>ଘଟ<br>ଜ6 | 1853-0036<br>1854-0827<br>1854-0827<br>1854-0827<br>1854-0827 | 2<br>1<br>1<br>1<br>1 | 1<br>6 | TRANSISTOR PNP SI PD=310MW FT=250MHZ TRANSISTOR NPN SI TO-220AB PD=100W TRANSISTOR NPN SI TO-220AB PD=100W TRANSISTOR NPN SI TO-220AB PD=100W TRANSISTOR NPN SI TO-220AB PD=100W TRANSISTOR NPN SI TO-220AB PD=100W | 28480<br>04713<br>04713<br>04713<br>04713 | 1853-0036<br>MJE-13009<br>MJE-13009<br>MJE-13009<br>MJE-13009 | | Q7<br>Q8 | 1854-0827<br>1854-0827 | 1 | | TRANSISTOR NPN SI TO-220AB PD=100W<br>TRANSISTOR NPN SI TO-220AB PD=100W | 04713<br>04713 | MJE13009<br>MJE13009 | | R1<br>R2<br>R3<br>R4<br>R5 | 21.00-2514<br>2100-2514<br>21.00-2514<br>0757-0424<br>0757-0447 | 1<br>1<br>7<br>4 | 3<br>3<br>1 | RESISTOR-TRMR 20K 10% C SIDE-ADJ 1-TRN<br>RESISTOR-TRMR 20K 10% C SIDE-ADJ 1-TRN<br>RESISTOR-TRMR 20K 10% C SIDE-ADJ 1-TRN<br>RESISTOR 1.1K 1% .125W F TC=0+-100<br>RESISTOR 16.2K 1% .125W F TC=0+-100 | 30933<br>30983<br>30983<br>24546<br>24546 | ET50W203<br>ET50W203<br>ET50W203<br>C4-1/8-T0-1101-F<br>C4-1/8-T0-1622-F | | R6<br>R7<br>RB<br>R9<br>R10 | 0757-0424<br>0757-0451<br>0757-0424<br>0757-0458<br>0757-0429 | 7<br>0<br>7<br>7<br>2 | i<br>i<br>3 | RESISTOR 1.1K 1% .125W F TC=0+-100<br>RESISTOR 24.3K 1% .125W F TC=0+-100<br>RESISTOR 1.1K 1% .125W F TC=0+-100<br>RESISTOR 51.1K 1% .125W F TC=0+-100<br>RESISTOR 1.82K 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>24546 | C4-1/8-T0-1101 ·F<br>C4-1/8-T0-2432-F<br>C4-1/8-T0-1101 ·F<br>C4-1/8-T0-5112-F<br>C4-1/8-T0-1821 ·F | | R11<br>R12<br>R13<br>R14<br>R15<br>R16<br>R17<br>R20<br>R21<br>R22<br>R23<br>R24<br>R25<br>R26<br>R27 | 0757-0429<br>0757-0409<br>0757-0445<br>0757-0445<br>0757-0442<br>0757-0442<br>0757-0283<br>0757-0280<br>0757-0469<br>0757-0469<br>0757-0442<br>0757-0488<br>0757-0458<br>0757-0458 | 28969996309251295 | 1<br>11<br>2<br>1<br>4<br>1<br>1<br>1<br>2 | RESISTOR 1.82K 1% .125W F TC=0+-100 RESISTOR 274 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 2K 1% .125W F TC=0+-100 RESISTOR 1K 1% .125W F TC=0+-100 RESISTOR 1K 1% .125W F TC=0+-100 RESISTOR 150K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 30K 1% .125W F TC=0+-100 RESISTOR 30K .1% .125W F TC=0+-100 RESISTOR 30K .1% .125W F TC=0+-100 RESISTOR 30K .1% .125W F TC=0+-100 RESISTOR 30K .1% .125W F TC=0+-100 RESISTOR 30K .1% .125W F TC=0+-100 RESISTOR 30K .1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 10K .1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546<br>24546 | C4-1/B-T0-1821-F C4-1/8-T0-274R-F C4-1/8-T0-1002-F C4-1/8-T0-1003-F C4-1/8-T0-1002-F C4-1/8-T0-1002-F C4-1/8-T0-1002-F C4-1/8-T0-1002-F C4-1/8-T0-1001-F C4-1/8-T0-1001-F C4-1/8-T0-1001-F C4-1/8-T0-1002-F C4-1/8-T0-1002-F C4-1/8-T0-1002-F C4-1/8-T0-1002-F C4-1/8-T0-3011-F C4-1/8-T0-3011-F C4-1/8-T0-3011-F C4-1/8-T0-3011-F C4-1/8-T0-1002-F 0698-4157 | Table 6-2. Replaceable Parts List A2 (Cont'd) | Table 6-2. Replaceable Parts List A2 (Cont'd) | | | | | | | |-----------------------------------------------|----------------------------------------------------------------------------|----------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | | R30<br>R31<br>R32<br>R37<br>R38 | 0698-4157<br>0757-0458<br>0757-0453<br>0757-0442<br>0757-0442 | 5<br>9<br>2<br>9 | | RESISTOR 10K .1% .125W F TC=0+-50 RESISTOR 51.1K 1% .125W F TC=0+-100 RESISTOR 30.1K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 | 28480<br>28480<br>24546<br>24546<br>24546 | 0698-4157<br>0757-0458<br>C4-1/8-T0-3012-F<br>C4-1/8-T0-1002-F<br>C4-1/8-T0-1002-F | | R39<br>R41<br>R43<br>R44<br>R45 | 0757-0436<br>0757-0481<br>0698-3432<br>0757-1090<br>0757-1090 | 1<br>6<br>7<br>5 | 1<br>1<br>1<br>4 | RESISTOR 4.32K 1% .125W F TC=0+-100<br>RESISTOR 475K 1% .125W F TC=0+-100<br>RESISTOR 26.1 1% .125W F TC=0+-100<br>RESISTOR 261 1% .5W F TC=0+-100<br>RESISTOR 261 1% .5W F TC=0+-100 | 24546<br>19701<br>03888<br>28480<br>28480 | C4-1/8-T0-4321-F<br>MF4C1/8-T0-4753-F<br>PME55-1/8-T0-26R1-F<br>0757-1090<br>0757-1090 | | R46<br>R47<br>R48<br>R49<br>R52 | 0757-0414<br>0757-0414<br>0757-1090<br>0757-1090<br>0757-0442 | 55559 | 2 | RESISTOR 432 1% .125W F TC=0+-100<br>RESISTOR 432 1% .125W F TC=0+-100<br>RESISTOR 261 1% .5W F TC=0+-100<br>RESISTOR 261 1% .5W F TC=0+-100<br>RESISTOR 10K 1% .125W F TC=0+-100 | 24546<br>24546<br>28480<br>28480<br>24546 | C4-1/8-T0-432R-F<br>C4-1/8-T0-432R-F<br>0757-1090<br>0757-1090<br>C4-1/8-T0-1002-F | | R53<br>R54<br>R55<br>R56<br>R57 | 0757-0280<br>0757-0442<br>0757-0199<br>0757-0401<br>0764-0013 | 3<br>9<br>3<br>0<br>5 | 1<br>1<br>1 | RESISTOR 1K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 21.5K 1% .125W F TC=0+-100 RESISTOR 100 1% .125W F TC=0+-100 RESISTOR 56 5% 2W MO TC=0+-200 | 24546<br>24546<br>24546<br>24546<br>28488 | C41/8-T01001-F<br>C41/8-T01002-F<br>C41/8-T02152-F<br>C41/8-T0101-F<br>07640013 | | R58<br>R59<br>R60<br>R61<br>R62 | 0761-0044<br>0698-3618<br>0757-0394<br>0757-0394<br>0757-0394 | 6<br>1<br>0<br>0 | 1<br>1<br>6 | RESISTOR 82 5% 1W MO TC=0+-200<br>RESISTOR 82 5% 2W MO TC=0+-200<br>RESISTOR 51.1 1% .125W F TC=0+-100<br>RESISTOR 51.1 1% .125W F TC=0+-100<br>RESISTOR 51.1 1% .125W F TC=0+-100 | 28480<br>27167<br>24546<br>24546<br>24546 | 0761-0044<br>FP42-2-T00-82R0-J<br>C41/8-T0-51R1-F<br>C41/8-T0-51R1-F<br>C41/8-T0-51R1-F | | R63 | 0757-0394 | a | | RESISTOR 51.1 1% .125W F TC=0+100 | 24546 | C4-1/8-T0-51R1-F | | R64 | 0757-0394 | 0 | 1 | RESISTOR 51.1 1% .125W F TC=0+-100 | 24546 | C4-1/8-T0-51R1-F | | R65<br>R66<br>R67<br>R68<br>R69<br>R70 | 0757-0394<br>0757-0280<br>0757-0280<br>0757-0429<br>0757-0428<br>0757-0417 | 3<br>3<br>2<br>1<br>8 | 1 1 | RESISTOR 51.1 1% .125W F TC=0+-100 RESISTOR 1K 1% .125W F TC=0+-100 RESISTOR 1K 1% .125W F TC=0+-100 RESISTOR 1.82K 1% .125W F TC=0+-100 RESISTOR 1.62K 1% .125W F TC=0+-100 RESISTOR 562 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>24546<br>24546 | C4-1/8-T0-51R1-F C4-1/8-T0-1001-F C4-1/8-T0-1001-F C4-1/8-T0-1821-F C4-1/8-T0-621-F C4-1/8-T0-562R-F | | R71 | 0757-0442 | 9 | 1. | RESISTOR 10K 1% .125W F TC=0+-100 | 24546 | C4-1/8-T0-1002-F | | RT1<br>RT2<br>RT3 | 0837-0180<br>0837-0180<br>0837-0180 | 5 2 | 3 | THERMISTOR 1K-OHM<br>THERMISTOR 1K-OHM<br>THERMISTOR 1K-OHM | 01295<br>01295<br>01295 | TSP102J<br>TSP102J<br>TSP102J | | T2<br>T10<br>T11<br>T12<br>T13 | 9100-4163<br>9100-4304<br>9100-4304<br>9100-4304<br>9100-4304 | 7<br>9<br>9<br>9 | 1<br>6 | TRANSFORMER TRANSFORMER-BASE DRIVE TRANSFORMER-BASE DRIVE TRANSFORMER-BASE DRIVE TRANSFORMER-BASE DRIVE TRANSFORMER-BASE DRIVE | 28480<br>28480<br>28480<br>28480<br>28480 | 9100-4163<br>9100-4304<br>9100-4304<br>9100-4304<br>9100-4304 | | T14<br>T15 | 9100-4304<br>9100-4304 | 9 | | TRANSFORMER-BASE DRIVE<br>TRANSFORMER-BASE DRIVE | 28480<br>28480 | 9100-4304<br>9100-4304 | | U1<br>U2<br>U3<br>U4<br>U5 | 1826-0718<br>1826-0565<br>1810-0279<br>1826-0565<br>1826-0565 | 0<br>5<br>5<br>5<br>5<br>5 | 1<br>3<br>2<br>3 | IC-SV REFERENCE<br>IC-TL494<br>NETWORK-RES 10-S1P4.7K OHM X 9<br>IC-TL494<br>IC-TL494 | 28480<br>28480<br>01121<br>28480<br>28480 | 1826-0718<br>1826-0565<br>2108472<br>1826-0565<br>1826-0565 | | U6<br>U7<br>U8<br>U9<br>U1 0 | 1820-2111<br>1820-2111<br>1826-0468<br>1826-0468<br>1810-0279 | 9<br>9<br>7<br>7<br>5 | 5<br>5 | IC DRVR TTL INV<br>IC DRVR TTL INV<br>IC COMPARATOR GP 8-DIP-P PKG<br>IC COMPARATOR GP 8-DIP-P PKG<br>NETWORK-RES 10-SIP4.7K OHM X 9 | 01295<br>01295<br>04713<br>04713<br>01121 | SN75468N<br>SN75468N<br>MC3423P1<br>MC3423P1<br>210A472 | | U11<br>U12<br>U13 | 1810-0273<br>1826-0346<br>1826-0345 | 9<br>0<br>9 | 1<br>1<br>1 | NETWORK-RES 10-SIP470.0 DHM X 9<br>IC OP AMP GP DUAL 8-DIP-P PKG<br>IC V RGLIR TO-220 | 01121<br>27014<br>07263 | 213A471<br>LM358N<br>UA78M12UC | | | | | | | | | | · | | | | | | | Table 6-2. Replaceable Parts List A3 | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |----------------------------------|----------------------------------------------------------------------------|-----------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------| | | | | | | | | | A3<br>C1<br>C2<br>C3<br>C4<br>C5 | 0170-0066<br>0180-3046<br>0180-3046<br>0180-3046<br>0160-0168<br>0180-3046 | 3 9 2 2 1 2 | 1 2 6 | SECONDARY-PC ASSEMBLY CAPACITOR-FXD .027UF +-10% 200VDC POLYE CAPACITOR-FXD 3300UF 6.3VDC CAPACITOR-FXD 3300UF 6.3VDC CAPACITOR-FXD .1UF +-10% 200VDC POLYE CAPACITOR-FXD .3300UF 6.3VDC | 28480<br>28480<br>28480<br>28480<br>28480<br>28480 | 64100-66517<br>0170-0066<br>0180-3046<br>0180-3046<br>0160-0168<br>0160-3046 | | C6<br>C7<br>C8<br>C9<br>C10 | 0180-3046<br>0160-0174<br>0160-0158<br>0180-2946<br>0180-0197 | 2<br>9<br>9<br>8 | 1<br>1<br>1: | CAPACITOR-FXD 3300UF 6.3VDC CAPACITOR-FXD .47UF +-10% 50VDC CER CAPACITOR-FXD 5600PF +-10% 200VDC POLYE CAPACITOR-FXD 330UF 35VDC CAPACITOR-FXD 2.2UF+-10% 20VDC TA | 28480<br>28480<br>28480<br>28480<br>56287 | 0180-3046<br>0160-0174<br>0160-0178<br>0180-2946<br>150D225X9020A2 | | C11<br>C12<br>C13<br>C14<br>C15 | 0180-0094<br>0170-0066<br>0180-3046<br>0180-3046<br>0160-0161 | 4<br>9<br>2<br>2<br>4 | 1 | CAPACITOR-FXD 100UF+75-10% 25VDC AL<br>CAPACITOR-FXD .027UF +-10% 200VDC POLYE<br>CAPACITOR-FXD 3300UF 6.3VDC<br>CAPACITOR-FXD 3300UF 6.3VDC<br>CAPACITOR-FXD .01UF +-10% 200VDC POLYE | 56289<br>28480<br>28480<br>28480<br>28480 | 30D107G025DD2<br>0170-0066<br>0180-3046<br>0180-3046<br>0160-0161 | | C16<br>C17 | 0160-4822<br>0160-0298 | 2<br>8 | 1<br>1 | CAPACITOR-FXD 1000PF +-5% 100VDC CER<br>CAPACITOR-FXD 1500PF +-10% 200VDC POLYE | 28480<br>28480 | 0160-4822<br>0160-0298 | | CR 1<br>CR2<br>CR3<br>CR4<br>CR5 | 1904-0079<br>1904-0079<br>1901-0028<br>1901-0050<br>1901-0050 | 6<br>5<br>3<br>3 | 3<br>1 1 | DIODE-FW BRDG 100V 10A<br>DIODE-FW BRDG 100V 10A<br>DIODE-PWR RECT 400V 750MA DO-29<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35 | 27777<br>27777<br>28480<br>28480<br>28480 | VJ148X<br>VJ148X<br>1901-0028<br>1901-0050<br>1901-0050 | | CR6 | 1901-0050 | 3 | , | DIODE-SWITCHING 80V 200MA 2NS DO-35 | 28480 | 1901-0050 | | CRB<br>CR9<br>CR10 | 1901-0727<br>1901-0727<br>1901-0727 | 1 1 1 | 6 | DTODE-PWR RECT 35V 60A 10NS DO-5<br>DIODE-PWR RECT 35V 60A 10NS DO-5<br>DTODE-PWR RECT 35V 60A 10NS DO-5 | 28480<br>28480<br>28480 | 1901-0727<br>1901-0727<br>1901-0727 | | CR11<br>CR12<br>CR13 | 1901-0727<br>1901-0727<br>1901-0727 | 1<br>1<br>1 | | DIODE-PWR RECT 35V 60A 10NS DO-5<br>DIODE-PWR RECT 35V 60A 10NS DO-5<br>DIODE-PWR RECT 35V 60A 10NS DO-5 | 28480<br>28480<br>28480 | 1901-0727<br>1901-0727<br>1901-0727 | | E1<br>E2<br>E3<br>E4<br>E5 | 0340-0473<br>0380-0339<br>0380-0339<br>0380-0741<br>0380-0741 | 3 4 4 2 2 | 1<br>2<br>2 | INSULATOR-XSTR THERMA-FILM STANDOFF-RVT-ON .25-IN-LG 4-40THD STANDOFF-RVT-ON .25-IN-LG 4-40THD STANDOFF-RVT-ON .187-IN-LG 6-32THD STANDOFF-RVT-ON .187-IN-LG 6-32THD | 28480<br>06000<br>99000<br>00060<br>00000 | 0340-0473 ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION | | E6 | 3050-0791 | 6 | 1 | INSULATOR-TRANSISTOR, NYLON | 28480 | 3050-0791 | | H1-17<br>H18<br>H19<br>H20 | 2190-0017<br>2200-0105<br>2200-0105<br>2200-0105 | 4<br>4<br>4<br>4 | 17<br>3 | WASHER-LK HLCL NO. 8 .168-IN-ID<br>SCREW-MACH 4-40 .312-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 .312-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 .312-IN-LG PAN-HD-POZI | 28480<br>00000<br>00000<br>00000 | 2190-0017 ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION | | H21<br>H22<br>H23<br>H24<br>H25 | 2200-0111<br>2200-0111<br>2200-0121<br>2200-0121<br>2200-0121 | 2 4 4 4 | 2 | SCREW-MACH 4-40 .5-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 .5-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 1.125-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 1.125-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 1.125-IN-LG PAN-HD-POZI | 00000<br>00000<br>00000<br>00000 | ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION | | H26<br>H27<br>H28<br>H29<br>H30 | 2200-0121<br>2200-0180<br>2200-0180<br>2200-0180<br>2360-0121 | 4 5 5 5 2 | 3 | SCREW-MACH 4-40 1.125-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 1.375-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 1.375-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 1.375-IN-LG PAN-HD-POZI<br>SCREW-MACH 6-32 .5-IN-LG PAN-HD-POZI | 00000<br>90000<br>00000<br>00000 | ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION | | H31<br>H32<br>H33<br>H34<br>H35 | 2340-0121<br>0590-0076<br>0590-0076<br>0590-0076<br>0590-0076 | 2<br>1<br>1<br>1<br>1 | 7 | SCREW-MACH 6-32 .5-IN-LG PAN-HD-POZI NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK | 00000<br>28480<br>28480<br>28480<br>28480 | ORDER BY DESCRIPTION<br>0590-0076<br>0590-0076<br>0590-0076<br>0590-0076 | | H36<br>H37<br>H38 | 0590-0076<br>0590-0076<br>0590-0076 | 1<br>1<br>1 | | NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK<br>NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK<br>NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK | 28480<br>28480<br>28480 | 0590-0076<br>0590-0076<br>0590-0076 | | н39-52 | 2510-0103 | 9 | 14 | SCREW-MACH 8-32 .375-IN-LG PAN-HD-POZI | 80000 | ORDER BY DESCRIPTION | | H53<br>H54<br>H55<br>H56<br>H57 | 2580-0004<br>2580-0004<br>2580-0004<br>3050-0003<br>3050-0003 | 6<br>6<br>3<br>3 | 3 | NUT-HEX-DBL-CHAM 8-32-THD .125-IN-THK<br>NUT-HEX-DBL-CHAM 8-32-THD .125-IN-THK<br>NUT-HEX-DBL-CHAM 8-32-THD .125-IN-THK<br>WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD<br>WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD | 00600<br>00000<br>00000<br>20480<br>28480 | ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION 3650-0003 | | H58<br>H59<br>H60<br>H61<br>H62 | 3050-0003<br>3050-0003<br>3050-0003<br>3050-0003<br>3050-0100 | 3<br>3<br>3<br>3 | 4 | WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD WASHER-FL MTLC NO. 6 .147-IN-ID | 28480<br>28480<br>28480<br>28480<br>28480 | 3050-0003<br>3050-0063<br>3050-0093<br>3050-0003<br>3050-0100 | | | | | | | | | Table 6-2. Replaceable Parts List A3 (Cont'd) | Table 6-2. Replaceable Parts List A3 (Cont d) | | | | | | | |-----------------------------------------------|-----------------------------------------------------------------------|-----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------| | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | | H63<br>H64<br>H65<br>H66<br>H67 | 3050-0100<br>3050-0100<br>3050-0100<br>3050-1049<br>3050-1049 | 1<br>1<br>1<br>9<br>9 | 3 | WASHER-FL MTLC NO. 6 .147-IN-ID WASHER-FL MTLC NO. 6 .147-IN-ID WASHER-FL MTLC NO. 6 .147-IN-ID WASHER-FLAT, INSL WASHER-FLAT, INSL | 28480<br>28480<br>28480<br>86928<br>86928 | 3050-0100<br>3050-0100<br>3050-0100<br>5620-35-31<br>5420-35-31 | | H68 | 3050-1049 | 9 | | WASHER-FLAT, INSL | 86928 | 5620-35-31 | | L1<br>L2<br>L3<br>L4<br>L5 | 9140-0618<br>9140-0623<br>9140-0617<br>9140-0619<br>9140-0625 | 3<br>0<br>2<br>4<br>2 | 1<br>2<br>2<br>1<br>1 | INDUCTOR-39UH<br>INDUCTOR-2UH<br>INDUCTOR-14UH<br>INDUCTOR-3UH<br>INDUCTOR-19UH | 28480<br>28480<br>28480<br>28480<br>28480 | 9140-0618<br>9140-0623<br>9140-0617<br>9140-0619<br>9140-0625 | | L6<br>L7 | 9140-0617<br>9140-0623 | 2 | | INDUCTOR-14UH<br>INDUCTOR-2UH | 28480<br>28480 | 9140-0617<br>9140-0623 | | MP 1<br>MP 2<br>MP 3<br>MP 4<br>MP 5 | 64100-61103<br>64100-61102<br>64100-61101<br>1205-0266<br>64100-01101 | 3<br>2<br>1<br>7<br>5 | 1<br>1<br>1<br>1 | HEAT SINK ASSY+5<br>HEAT SINK ASSY-3<br>HEAT SINK SASY-3<br>HEAT SINK SGL 10-3-CS<br>HEAT SINK-BRIDGE | 28480<br>28480<br>28480<br>28480<br>28480 | 64100-61103<br>64109-61102<br>64100-61101<br>1205-0266<br>64100-01101 | | MP 6<br>MP 7 | 64100-01103<br>64100-47501 | 7<br>5 | 1<br>1 | HEAT SINK+12<br>TERMINAL BLOCK | 28480<br>28480 | 64100-01103<br>64100-47501 | | P3<br>P4<br>P5 | 1251-3767<br>1251-3195<br>1251-3618 | 6<br>4<br>6 | 1<br>3<br>1 | CONNECTOR 7-PIN M POST TYPE<br>CONNECTOR 4-PIN M POST TYPE<br>CONNECTOR 2-PIN M POST TYPE | 28480<br>28480<br>28480 | 1251-3767<br>1251-3195<br>1251-3618 | | Q1<br>Q2<br>Q3 | 1854-0828<br>1884-0295<br>1884-0295 | 0 0 | 1<br>2 | TRANSISTOR NPN SI TO-220AB PD=65W<br>THYRTSTOR-SCR<br>THYRISTOR-SCR | 01295<br>04713<br>04713 | TIP122<br>MCR691<br>MCR69-1 | | R1<br>R2<br>R3<br>R4<br>R5 | 0698-0093<br>0811-3579<br>5080-1814<br>0757-0280<br>0698-0093 | 0<br>5<br>1<br>3 | 3<br>1<br>4<br>2 | RESISTOR 10 5% 1W MO TC=0+-200<br>SHUNT-DMS 25M<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 10 5% 1W MO TC=0+-200 | 28480<br>28480<br>28480<br>24546<br>28480 | 0698-0093<br>0811-3579<br>5080-1814<br>C4-1/8-T0-1001-F<br>0678-0093 | | R6<br>R7<br>R8<br>R9<br>R10 | 5080-1814<br>0757-0280<br>0757-0420<br>0698-3444<br>0757-0465 | 1<br>3<br>3<br>1<br>6 | 1<br>1<br>2. | SHUNT-DMS 25M<br>RESISTOR 1K 1X .125W F TC=0+-100<br>RESISTOR 750 1X .125W F TC=0+-100<br>RESISTOR 316 1X .125W F TC=0+-100<br>RESISTOR 100K 1X .125W F TC=0+-100 | 28480<br>24546<br>24546<br>24546<br>24546 | 5080-1814<br>C4-1/8-T0-1001-F<br>C4-1/8-T0-7501-F<br>C4-1/8-T0-316R-F<br>C4-1/8-T0-1003-F | | R11<br>R12<br>R13<br>R14<br>R15 | 0757-0795<br>0698-3132<br>0757-0274<br>0698-0093<br>5080-1814 | 5<br>4<br>5<br>0<br>1 | 1<br>1<br>1 | RESISTOR 75 1% .5W F TC=0+-100<br>RESISTOR 261 1% .125W F TC=0+-100<br>RESISTOR 1.21K 1% .125W F TC=0+-190<br>RESISTOR 10 5% 1W MO TC=0+-200<br>SHUNT-DMS 25M | 19701<br>24546<br>24546<br>28480<br>28480 | MF1/2T0-75R0-F<br>C4-1/8-T0-2610-F<br>C41/8-T0-1211-F<br>06/8-0093<br>5080-1814 | | R16<br>R17<br>R18<br>R19<br>R20 | 0757-1000<br>5080-1814<br>0757-0420<br>0757-0465<br>0757-0452 | 7<br>1<br>3<br>6<br>1 | 1<br>1<br>1 | RESISTOR 51.1 1% .5W F TC=0+-100<br>SHUNT-DMS 25M<br>RESISTOR 750 1% .125W F TC=0+-100<br>RESISTOR 100K 1% .125W F TC=0+-190<br>RESISTOR 27.4K 1% .125W F TC=0+-100 | 28480<br>28480<br>24546<br>24546<br>24546 | 0757-1000<br>5080-1814<br>C4-1/8-T0-751-F<br>C4-1/8-T0-1003-F<br>C4-1/8-T0-2742-F | | R21<br>R22<br>R23 | 0698-3401<br>0757-0409<br>0698-8812 | 0<br>8<br>7 | 1<br>1<br>1 | RESISTOR 215 1% .5W F TC=0+-100<br>RESISTOR 274 1% .125W F TC=0+-100<br>RESISTOR 1 1% .125W F TC=0+-100 | 28480<br>24546<br>28480 | 0678-3401<br>C4-1/8-T0-274R-F<br>0698-8812 | | S1 | 3103-0091 | 2 | 1 | THERMAL SWITCH | 28480 | 3103-0091 | | T7<br>T8<br>T9 | 9100-4161<br>9100-4160<br>9100-4152 | 5<br>4<br>4 | 1<br>1<br>1 | TRANSFORMER<br>TRANSFORMER<br>TRANSFORMER | 28480<br>28480<br>28480 | 9100-4161<br>9100-4160<br>9100-4152 | | U1<br>U2 | 1826-0346<br>1826-0677 | 0 | i<br>1 | IC OP AMP GP DUAL 8-DIP-P PKG | 27014<br>28480 | LM358N<br>1826-0677 | | | | | | | | | | | | | | | | ٠ | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | | | | | Table 6-2. Replaceable Parts List A4 | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | |----------------------------------|---------------------------------------------------------------|-----------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------| | A4 | 64100-66528 | 6 | 1 | CONTROL-PC ASSEMBLY | 28490 | 64100-66528 | | C1<br>C2<br>C3<br>C4<br>C5 | 0160-3622<br>0160-3622<br>0160-3508<br>0160-3622<br>0180-0197 | 8<br>8<br>9<br>8 | 3<br>1<br>5 | CAPACITOR-FXD .1UF +80-20% 100VDC CER CAPACITOR-FXD .1UF +80-20% 100VDC CER CAPACITOR-FXD 1UF +80-20% 50VDC CER CAPACITOR-FXD .1UF +80-20% 100VDC CER CAPACITOR-FXD 2.2UF+-10% 20VDC TA | 26654<br>26654<br>28480<br>26654<br>56289 | 2130Y5V100R104Z<br>2130Y5V100R104Z<br>0160-350B<br>2130Y5V100R104Z<br>150D225X9020A2 | | C6<br>C7<br>C8<br>C9<br>C10 | 0180-0197<br>0160-4822<br>0160-4833<br>0180-2946<br>0180-0197 | 8 2 5 9 B | 1<br>1<br>2 | CAPACITOR-FXD 2.2UF+-10% 20VDC TA CAPACITOR-FXD 1000PF +-5% 100VDC CER CAPACITOR-FXD .022UF +-10% 100VDC CER CAPACITOR-FXD 330UF+50-10% 35VDC AL CAPACITOR-FXD 2.2UF+-10% 20VDC TA | 56289<br>28480<br>28480<br>28480<br>56289 | 150D225X9020A2<br>0160-4822<br>0160-4833<br>0180-2946<br>150D225X9020A2 | | C11<br>C12<br>C13<br>C14<br>C15 | 0180-3127<br>0180-0141<br>0180-0197<br>0160-4832<br>0180-2946 | 0<br>2<br>8<br>4<br>9 | 1<br>1 | CAPACITOR-FXD 188UF 75VDC CAPACITOR-FXD 50UF+75-10% 50VDC AL CAPACITOR-FXD 2.2UF+-10% 20VDC TA CAPACITOR-FXD .01UF +-10% 100VDC CER CAPACITOR-FXD 330UF+50-10% 35VDC AL | 28480<br>56289<br>56289<br>28480<br>28480 | 0180-3127<br>30D506G050DD2<br>150D225X9020A2<br>0160-4832<br>0180-2946 | | C16 | 0180-0197 | 8 | | CAPACITOR-FXD 2.2UF+-10% 20VDC TA | 56289 | 150D225X9020A2 | | CR1<br>CR2<br>CR3<br>CR4<br>CR5 | 1901-0050<br>1901-0050<br>1901-0050<br>1901-0028<br>1901-0050 | 3 3 5 3 | 3 | DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-PWR RECT 400V 750MA DO-29<br>DIODE-SWITCHING 80V 200MA 2NS DO-35 | 28480<br>28480<br>28480<br>28480<br>28480 | 1901-0050<br>1901-0050<br>1901-0050<br>1901-0028<br>1901-0050 | | CR6<br>CR7<br>CR8<br>CR9<br>CR10 | 1901-0050<br>1901-0028<br>1901-0028<br>1901-0051<br>1901-0535 | 3<br>5<br>5<br>4<br>9 | i<br>1 | DIODE-SWITCHING 80V 200MA 2NS DO-35<br>DIODE-PWR RECT 400V 750MA DO-29<br>DIODE-PWR RECT 400V 750MA DO-29<br>DIODE-FW BRDS 100V 1A<br>DIODE-SW SIG SCHOTTKY | 28480<br>28480<br>28480<br>28480<br>28480 | 1901-0050<br>1901-0028<br>1901-0028<br>1906-0051<br>1906-0535 | | DS1 | 1990-0662 | 0 | 1 | LED-LAMP ARRAY LUM-INT=200UCD IF=5MA-MAX | 28480 | 1990-0662 | | H1<br>H2<br>H3<br>H4<br>H5 | 0590-0076<br>0590-0076<br>0590-0076<br>2200-0121<br>2200-0121 | 1<br>1<br>1<br>4<br>4 | 3 | NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK<br>NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK<br>NUT-HEX-PLSTC LKG 4-40-THD .143-IN-THK<br>SCREW-MACH 4-40 1.125-IN-LG PAN-HD-POZI<br>SCREW-MACH 4-40 1.125-IN-LG PAN-HD-POZI | 28480<br>28480<br>28480<br>00000 | 0590-0076<br>0590-0076<br>0590-0076<br>ORDER BY DESCRIPTION<br>ORDER BY DESCRIPTION | | H6<br>H7<br>H8<br>H9<br>H1 0 | 2200-0121<br>2360-0113<br>2360-0113<br>2420-0003<br>2420-0003 | 4 2 2 7 7 | 2 | SCREW-MACH 4-40 1.125-IN-LG PAN-HD-POZI<br>SCREW-MACH 6-32 .25-IN-LG PAN-HD-POZI<br>SCREW-MACH 6-32 .25-IN-LG PAN-HD-POZI<br>NUT-HEX-DBL-CHAM 6-32-THD .094-IN-THK<br>NUT-HEX-DBL-CHAM 6-32-THD .094-IN-THK | 00000<br>00000<br>00000<br>00000 | ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION ORDER BY DESCRIPTION | | H11<br>H12<br>H13 | 3050-0003<br>3050-0003<br>3050-0003 | 3<br>3<br>3 | 3 | WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD WASHER-FL NM NO. 6 .141-IN-ID .375-IN-OD | 28480<br>28480<br>28480 | 3050-0003<br>3050-0003<br>3050-0003 | | L1<br>L2<br>L3 | 9140-0622<br>9140-0620<br>9140-0621 | 9<br>7<br>8 | 1<br>1<br>1 | INDUCTOR-1200UH<br>INDUCTOR-683UH<br>INDUCTOR-680UH | 28480<br>28480<br>28480 | 9140-0622<br>9140-0620<br>9140-0621 | | MP 1<br>MP 2 | 1205-0373<br>1205-0373 | 7 7 | 2: | HEAT SINK SGL PLSTC-PWR-CS<br>HEAT SINK SGL PLSTC-PWR-CS | 13103<br>13103 | 6030B-TT<br>6030B-TT | | Q1<br>Q2<br>Q3<br>Q4<br>Q5 | 1853-0020<br>1854-0215<br>1854-0215<br>1853-0468<br>1853-0020 | 4<br>1<br>1<br>4<br>4 | 2 2 | TRANSISTOR PNP SI PD=300MW FT=150MHZ TRANSISTOR NPN SI PD=350MW FT=300MHZ TRANSISTOR NPN SI PD=350MW FT=300MHZ TRANSISTOR PNP SI DARL TO-220AB PD=45W TRANSISTOR PNP SI PD=300MW FT=150MHZ | 28480<br>04713<br>04713<br>01295<br>28480 | 1853-0020<br>2N3904<br>2N3904<br>TIP127<br>1853-0020 | | R1<br>R2<br>R3<br>R4<br>R5 | 0757-0415<br>0757-0426<br>0757-0280<br>0698-3405<br>0757-0402 | 6<br>9<br>3<br>4<br>1 | 1<br>2<br>8<br>1<br>2 | RESISTOR 475 1% .125W F TC=0+-100 RESISTOR 1.3K 1% .125W F TC=0+-100 RESISTOR 1K 1% .125W F TC=0+-100 RESISTOR 422 1% .5W F TC=0+-100 RESISTOR 110 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>28480<br>24546 | C4-1/B-T0-475R-F<br>C4-1/B-T0-1301-F<br>C4-1/B-T0-1001-F<br>0698-3405<br>C4-1/B-T0-111-F | | R6<br>R7<br>RB<br>R9<br>R10 | 0757-0426<br>0757-0286<br>0757-1090<br>0757-0402<br>0757-0280 | 9<br>3<br>5<br>1<br>3 | 1 | RESISTOR 1.3K 1% .125W F TC=0+-100 RESISTOR 1K 1% .125W F TC=0+-100 RESISTOR 261 1% .5W F TC=0+-100 RESISTOR 110 1% .125W F TC=0+-110 RESISTOR 1K 1% .125W F TC=0+-100 | 24546<br>24546<br>28480<br>24546<br>24546 | C4-1/8-T0-1301-F<br>C4-1/8-T0-1001-F<br>0757-1090<br>C4-1/8-T0-111-F<br>C4-1/8-T0-1001-F | | R11<br>R12<br>R13<br>R14<br>R15 | 0757-0280<br>0757-0438<br>0757-0283<br>0757-0280<br>0757-0418 | 33639<br>9 | 1<br>1 | RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 5.11K 1% .125W F TC=0+-100<br>RESISTOR 2K 1% .125W F TC=0+-100<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 619 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>24546 | C4-1/B-T0-1001-F<br>C4-1/B-T0-5111-F<br>C4-1/B-T0-2001-F<br>C4-1/B-T0-1001-F<br>C4-1/B-T0-619R-F | | R16<br>R18<br>R19<br>R20<br>R21 | 0757-0280<br>0757-0280<br>0757-0458<br>0757-0442<br>0757-0481 | 3<br>7<br>9<br>6 | 2<br><b>4</b><br>2 | RESTSTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 51.1K 1% .125W F TC=0+-100<br>RESISTOR 10K 1% .125W F TC=0+-100<br>RESISTOR 475K 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>19701 | C41/B-T0-1001-F<br>C4-1/B-T0-1001-F<br>C41/B-T0-5112-F<br>C4-1/B-T0-1002-F<br>MF4C1/B-T0-4753-F | | | · | | | | | | Table 6-2. Replaceable Parts List A4 (Cont'd) | | Table 6-2. Replaceable Parts List A4 (Cont'd) | | | | | | | |---------------------------------|---------------------------------------------------------------|-----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------|--| | Reference<br>Designation | HP Part<br>Number | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | | | R22<br>R23<br>R24<br>R25<br>R26 | 0757-0465<br>0757-0438<br>0757-0472<br>0757-0465<br>0757-0442 | 6<br>3<br>5<br>6<br>9 | 4<br>1<br>2 | RESISTOR 100K 1% .125W F TC=0+-100<br>RESISTOR 5.11K 1% .125W F TC=0 +-100<br>RESISTOR 200K 1% .125W F TC=0+-100<br>RESISTOR 100K 1% .125W F TC=0+-100<br>RESISTOR 10K 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>24546<br>24546 | C4-1/8-T0-1003-F<br>C4-1/8-T0-5111-F<br>C4-1/8-T0-2003-F<br>C4-1/8-T0-1003-F<br>C4-1/8-T0-1002-F | | | R27<br>R28<br>R29<br>R30<br>R31 | 0757-0280<br>0757-0413<br>0811-1659<br>0757-0284<br>0757-0465 | 3<br>4<br>8<br>7<br>6 | 1<br>1<br>1 | RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 392 1% .125W F TC=0+-100<br>RESISTOR .27 5% 2W PW TC=0+-900<br>RESISTOR 150 1% .125W F TC=0+-100<br>RESISTOR 100K 1% .125W F TC=0+-100 | 24546<br>24546<br>75042<br>24546<br>24546 | C4-1/8-T0-1001-F<br>C4-1/8-T0-392R-F<br>BWH2-27/100-J<br>C4-1/8-T0-151-F<br>C4-1/8-T0-1003-F | | | R32<br>R33<br>R34<br>R35<br>R36 | 0757-0452<br>0757-0458<br>0757-0465<br>0757-0281<br>0757-0448 | 1<br>7<br>6<br>4<br>5 | 1<br>1<br>1 | RESISTUR 27.4K 1% .125W F TC=0+-100<br>RESISTOR 51.1K 1% .125W F TC=0+-100<br>RESISTOR 100K 1% .125W F TC=0+-100<br>RESISTOR 2.74K 1% .125W F TC=0+-100<br>RESISTOR 18.2K 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>24546 | C41/8-T0-2742-F<br>C41/8-T0-5112-F<br>C41/8-T0-11003-F<br>C41/8-T0-2741-F<br>C41/8-T0-1822-F | | | R37<br>R38<br>R39<br>R40<br>R41 | 0698-0085<br>0757-0472<br>0757-0442<br>0757-0481<br>0761-0010 | 0<br>5<br>9<br>6 | 1 | RESISTOR 2.61K 1% .125W F TC=0+-100 RESISTOR 200K 1% .125W F TC=0+-100 RESISTOR 10K 1% .125W F TC=0+-100 RESISTOR 475K 1% .125W F TC=0+-100 RESISTOR 1.8K 5% 1W MO TC=0+-200 | 24546<br>24546<br>24546<br>19701<br>28480 | C4-1/8-T0-2611-F<br>C4-1/8-T0-2003-F<br>C4-1/8-T0-1002-F<br>MF4C1/8-T0-4753-F<br>0761-0010 | | | 01<br>U2<br>U3<br>U4<br>U5 | 1820-1577<br>1820-2019<br>1826-0346<br>1826-0680<br>1826-0680 | 9 6 0 5 5 | 1<br>1<br>1<br>4 | IC SCHMITT-TRIG CHOS NAND QUAD 2-INP<br>IC SCHMITT-TRIG CHOS HEX<br>IC OP AMP GP DUAL 8-DIP-P PKG<br>IC 8-DIP-P PKG<br>IC 8-DIP-P PKG | 01928<br>04713<br>27014<br>28480<br>28480 | CD4093BF<br>MC14584BCP<br>LM358N<br>1826-0680<br>1826-0680 | | | U&<br>U7<br>U8<br>U9 | 1926-0680<br>1926-0690<br>1926-0221<br>1818-0277 | 5 5 6 9 | 1<br>1 | IC 8-DIP-P PKG<br>TC 8-DIP-P PKG<br>IC -12 V RGLTR TO-220<br>RES NETWORK 2.2K X 9 | 28480<br>28480<br>04713<br>28480 | 1826-0680<br>1826-0680<br>MC7912CT<br>1810-0277 | | | XU4<br>XU5<br>XU6<br>XU7 | 1200-0796<br>1200-0796<br>1200-0796<br>1200-0796 | 8 8 8 | 4 | 8 PIN DIP SOCKET<br>8 PIN DIP SOCKET<br>8 PIN DIP SOCKET<br>8 PIN DIP SOCKET | 28480<br>28480<br>28480<br>28480 | 1200-0796<br>1200-0796<br>1200-0796<br>1200-0796 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | a a | | | | | | | | | | | | | | | | | Table 6-3. List of Manufacturers' Codes | MFR NO. | MANUFACTURER NAME | ADDRESS ZI | P CODE | |---------|------------------------------|------------------|--------| | 00000 | Any Satisfactory Supplier | | | | 00466 | Norelco N. Amer Philips Corp | Los Angeles Ca | 90021 | | 01121 | Allen-Bradley Co | Milwaukee Wi | 53204 | | 01295 | Texas Instr Semicond Div | Dallas Tx | 75222 | | 01928 | RCA Corp Solid State Div | Somerville NJ | 08876 | | 03888 | KDI Pyrofilm Corp | Whippany NJ | 07981 | | 04713 | Motorola Semicond Products | Phoenix Az | 85062 | | 07263 | Fairchild Semicond Div | Mountain View Ca | 94042 | | 09023 | Cornell-Dubilier Eleck Div | Sanford NC | 27330 | | 13103 | Thermalloy Co | Dallas Tx | 75234 | | 19701 | Mepco/Electra Corp | Mineral Wells Tx | 76067 | | 20940 | Micro-Ohm Corp | El Monte Ca | 91731 | | 24546 | Corning Glass Wks | Bradford Pa | 16701 | | 26654 | Varadyne Inc | Santa Monica Ca | 90404 | | 27014 | National Semicond Corp | Santa Clara Ca | 95051 | | 27777 | Varo Semicond Inc | Garland Tx | 75040 | | 28480 | Hewlett-Packard Hq | Palo Alto Ca | 94304 | | 30983 | Mepco/Electra Corp | San Diego Ca | 92121 | | 32997 | Bourns Trimpot Div | Riverside Ca | 92507 | | 34344 | Motorola Inc | Franklin Park Il | 60131 | | 34649 | Intel Corp | Mountain View Ca | 95051 | | 56289 | Sprague Elect Co | North Adams Ma | 01247 | | 71590 | Centralab Eleck Div | Milwaukee Wi | 50501 | | 72136 | Electro Motive Corp | Willimantic Ct | 06226 | | 75042 | TRW Inc | Philadelphia Pa | 19108 | | 75382 | Kulka Elect Corp | Mt Vernon NY | 10550 | | 75915 | Littlefuse Inc | Des Plaines Il | 60016 | # SECTION VII ## MANUAL CHANGES # 7-1. INTRODUCTION. 7-2. There is no backdating information for the power supply as of the publication of this manual. ### SECTION VIII #### SERVICE - 8-1. INTRODUCTION. - 8-2. This section contains the theory-of-operation for the power supply. The first part discusses the block diagram functions while the second part elaborates on these functions by referring to detailed circuit schematics. - 8-3. BLOCK DIAGRAM THEORY (Figure 8-1). - 8-4. PRIMARY RECTIFIER and FILTER BOARD (A1). This board provides the supply with a rectified and conditioned "plus and minus" primary DC rail, along with transformation for control power. The rails are used as the source for the switching supplies. The A1 board provides protection to the supply from AC input surge current and overvoltage conditions. Furthermore, this board supplies the power for the forward mainframe fan and the internal cooling fan. - 8-5. PRIMARY BOARD (A2). The -5.25, +5 and -3.25 volt supplies are generated on the Primary board along with some control and reference signals. LED failure indicators are installed for convenient troubleshooting references on the Primary board. - 8-6. SECONDARY BOARD (A3). The secondary board is responsible for filtering, rectification and feedback for the DC power supplies. Furthermore, the secondary board provides the -5.25V, +5V, -3.25V, +12V and GND outputs to the Motherboard. - 8-7. CONTROL BOARD (A4). LED failure indication and failure execution are the main functions of the control board. However, this board also creates LIR15, LINE SYNC, +40V, -12V, GSEN and +17V for the 64100A system. - 8-8. THEORY OF OPERATION. - 8-9. FILTER BOARD AND PRIMARY WIRING (Figure 8-7). - 8-10. 110 VOLT OPERATION. - 8-11. The primary side of T1 is stacked by S2 so there is effectively 220V across it. Outputs are in parallel. The varistors (RV1 and RV2) on the primary side of T1 are for transient suppression. - 8-12. Because of the way that the neutral line is wired to the primary output rails of the bridge rectifier (CR1), only two of the diodes are being used. These are the two that connect the hot AC line to the + and outputs. Configuratively, this produces ~315 VDC across the primary rails. Also notice that the neutral line does not have to be connected to the bridge diode for normal operation at 110V. - 8-13. 220 VOLT OPERATION. - 8-14. The windings on the primary side of T1 are wired in series by S2 so that there is still 220V across them. - 8-15. During 220 VAC operation, all four diodes of the bridge rectifier are in use and the output across the primary is still ~315 VDC. In this mode both AC inputs to the bridge rectifier must be connected. - 8-16. SAFETY CONSIDERATIONS. - 8-17. R2/C4 and R3/C5 have a time constant of 2 min. The primary bus has ~315V across it, + or 160VDC to ground. The main filter bank is a potential hazard to life, even with the supply off! - 8-18. PRIMARY BOARD (Figure 8-7). - 8-19. DESCRIPTION (See Figure 8-4 for timing waveforms). - 8-20. The Primary board consists of the three pulse width modulators PWM (U5, U2, U4) and the switching circuitry for the primary side of the switching transformers. It also includes some control circuitry. As an overview, each modulator requires four signals for proper modulation. A reference voltage, a feed back voltage from the output to compare to the reference voltage for error detection, feedback current from the output for output current limiting, and a predetermined switching frequency. The PWMs control the switching transistors that alternate the current through the primary side of the switching transformers (T10-T15). Since all three PWMs are similar in operation, the +5V PWM will be explained. - 8-21. OPERATION. - 8-22. The PWMs modulate the output pulse width according to the demands of the system. In this manner they can control the amount of current each switcher can deliver and therefore they control the power. In reference to the +5V PWM, if the +5V feedback voltage going to pin 1, U5, is higher than the reference voltage going to pin 2, U5, the PWM determines that the output voltage is too high and reduces the pulse width to return it to within limits. If the +5CL (Current Limit voltage determined by the voltage drop across L4, a coil in the current return path of the +5V supply) becomes more positive than it should, more current flows into pin 15, U5. The PWM detects this condition and reduces the output pulse width for current limiting. The thermister (RT2) is to compensate for the thermal characteristics of the coil in the current return path of the +5V supply output. The potentiometer (R2) provides a means for adjusting the current limit. 8-23. The open collector outputs, U5 pins 8 and 11, are complimentary and nonoverlapping. For zero on-time (zero modulation time), both outputs are As demand increases, each output stays low (at different times, nonoverlapping) for longer and longer until one is going high as the other is going low or until one of the feedback signals limits the pulse duration. Each output is inverted through U6, another open-collector device, and alternately causes changing current through the primaries of T10 and T11. transformers alternately turn Q6 and Q3 on and off which causes the current in the primary of T7 to alternate. The signals +5A and +5B are used to prevent or delay the switching of Q6 and Q3. For example, suppose the following condition exists. The power supply is experiencing a heavy demand and must allow close to 100% modulation to meet it. Q6 has turned on per the request of the PWM and has pulled the one node of T7 to the + primary rail voltage. Then the PWM tells Q6 to turn off and Q3 to turn on. Q3 can turn on immediately, but Q6 cannot turn off that quickly because of charge storage considerations. The +5B signal is a feedback signal from the secondary of T7 that senses this condition and and will not allow Q3 to turn on until Q6 turns off and the voltage on the secondary of T7 stabilizes. To allow Q3 to turn on sooner would have the effect of shorting the + primary rail to the - primary rail for a short period of time may damage other components. 8-24. Other signals that have to be present for the PWMs to operate are: U5 pin 3 (FEEDBACK control) must be allowed to float. It is pulled high by several error states to turn off the outputs. And U5 pin 4 (DEADTIME control) must be held low. It is forced high by several error states to turn off the outputs. The 20 KHz switching frequency of the PWMs is determined by a R/C time constant on pins 5 and 6 of U4. The 20 KHz clock is tied to all three PWMs to switch them syncronously. ## 8-25. PRIMARY PCB CONTROL CIRCUIT OPERATION. 8-26. As soon as the filter board is switched ON, CR20 rectifies the AC and starts charging C35, a ripple filter for the +12V regulator U13. The output of U13 lags the input by about 1V on power-up until it stabilizes at +12V. U13 is the power supply +12C (a control power supply used only in the power supply assembly). +12C supplies U1 which is the +5 REF source. Observe the sequence of events on power-up. As +12C first comes up (this happens very rapidly), C12 has not had time to develop a voltage drop across it and both sides are at 4.64V as determined by the zener diode CR27. The collector of Q1 also goes to pin 4 (DEADTIME control) of all three PWMs. As C12 charges through R32 and R13, the collector voltage of Q1 goes to 0v and allows the PWMs to gradually modulate to 100% or until limited by some other signal. 8-29. The SHUTDOWN signal (which can be generated in several places) enters this circuit between R13 and R32 and is used for the following purpose: Suppose there was a momentary power interruption that caused the power supply to start its shutdown procedure and then the power came back on. When SHUTDOWN was generated on powerfail, C12 was discharged immediately so that if power was quickly restored, DEADTIME would be high and would not allow the PWMs to attempt to draw a huge surge current to recover. Once again, as DEADTIME goes low (according to the time constant of C12 x [R32+R13]) the PWMs are allowed a greater and greater percent of modulation unless limited by some other signal. - 8-30. U8 and U9 are overvoltage sensors. Both of them will turn ON an LED if an error condition is detected and both of them will generate SHUTDOWN. work in the following manner: TH2 is a line that is normally grounded by a thermal switch on the Secondary board and travels through a jumper trace on the Control board to U8 on the Primary board. This is used to detect several errors; first, if the temperature of the heat sink on the secondary board exceeds 105 C then the thermal switch opens and an error is detected, second, if the control board is removed for service, an error is detected, third, if one of the boards is not plugged into the edge connector, an error is detected. If any of these three errors are detected by U8, it turns on the TH LED and sets SHUTDOWN high. U9 works in a similar fashion except that it detects its The primary side of T2 is in the return loop to the "Minus errors via T2. Primary Rail" for all three switchers. The change of current through the primary of T2 establishes a voltage drop in the secondary, rectified by CR19, divided by R43 and R71, and detected at pin 2, U9. If the voltage at pin 2, U9 is greater than ~+2.6V, (a slight delay is provided by C20), U9 latches and turns on the Primary Current Limit LED and sets SHUTDOWN high. - 8-31. The rest of the control circuitry on the Primary board has to do with the -5.25 CL which is slightly different than the other two PWMs. One of the considerations of this supply is that when the -5.25 supply is down, the others are also disabled. This is done to protect the Dynamic RAMs. So when -5.25 CL exceeds the limits set for it, pin 1, U12 goes high. This generates SHUTDOWN and also forces the FEEDBACK control high on all three PWMs. Notice also that if SHUTDOWN is generated elsewhere, it forces the FEEDBACK control high on all three PWMs. ## 8-32. SAFETY CONSIDERATIONS. The primary bus has ~315VDC across it and can supply 400 Watts of power. The main filter bank contains a lot of energy and is a potential hazard to life, even when the supply is off! - 8-33. SECONDARY BOARD (Figure 8-10). - 8-34. OPERATION. - 8-35. The three switching supply secondaries are relatively simple. The +5V supply will be used for an example of this boards' operation. - 8-36. The alternating voltage on the center tapped secondary of T7 is full wave rectified by two schottky diodes (CR8, CR9) mounted on a heat sink. The R5/C4 combination is a snubber network that limits the "dv/dt" to protect the diodes. +5A and +5B are taken from here to prevent both switching transistors from being on at the same time and shorting the + and primary rails together. L3, C5, and C6 are the filter for the supply. The voltage drop across L4, in the return path, provides the signal +5CL for current limiting. The gate current for the SCR Q3 is called +5CB (crowbar) and is generated on the Control board. - 8-37. Except for polarity and the lack of an SCR, the -3.25 supply is the same as the +5V supply. - 8-38. Except for polarity considerations and the addition of Q1 and U1, the -5.25V supply is the same as the +5V supply. - 8-39. Q1 and U1 combine to form an active minimum load for the -5.25V supply under the following conditions: Suppose that the -5.25V supply has an extremely light load on it. In this case the switcher for the -5.25V supply might have a very narrow duty cycle or indeed it might skip several cycles before it turns on again to supply the -5.25V. If this happens, because the -5.25V secondary also supplies the +12V,+17V, and +40V, these supplies can lose power and go out of regulation. The integrator, C7 and U1, detects that the switcher has been off for several cycles and causes Q1 to load the -5.25V supply causing the -5.25V switcher to increase its duty cycle. CR2/U2 is the rectifier/regulator for +12VDC. CR1 rectifies for the +17VDC supply and also for U1, a SHUTDOWN generator. There are also secondary windings for the +40VDC supply. ## 8-40. SAFETY CONSIDERATIONS - 8-41. The secondary circuits can supply high current. The three heat-sinks for the secondaries could be very warm. Also, the primary sides of the switching transformers (T10-T15) are connected to the primary rails. These rails are a potential hazard to life even with the supply off! - 8-42. CONTROL BOARD (Figure 8-10) - 8-43. OPERATION. - 8-44. U4, U5, and U7 are overvoltage protectors (OVP) that work in the following manner: when the voltage at pin 2 exceeds the voltage at pin 7 by +2.6V, the output pin 8 latches high to turn on the failure LEDs and, in the case of the +5 and -5.25 volt supplies, to supply current to crowbar the respective circuits. Also, whenever any one of the OVPs turn on, pin 6 goes low drawing current through R1, turning Q1 on and producing SHUTDOWN. The capacitors on pin 3 and pin 4 of the OVPs determine the minimum amount of time that the error has to exist before they turn on, a means of transient protection. - 8-45. U1 and U2 combine to provide the signal Low Interrupt Request 15 (LIR15) to the I/O board. This signal goes low to signal the CPU that a powerfail has been detected. U2 and Q2 provide Low Power On Pulse (LPOP) to the mainframe. This signal goes low for a short time during power-on to initialize circuitry. U2 and Q3 provide Line Sync (LINE SYNC). This signal enables a square wave at the same frequency as the line. U1 and U2 are CMOS devices. - 8-46. The signal THERMAL comes onto the power supply from the secondary board. There is a jumper trace installed in-line, and it leaves this board as TH2 to go to U8, OVP sensor, on the Primary board. In normal operation this line is at or near ground. If the thermal switch opens or the interconnect cable P2 is removed, SHUTDOWN will be generated on the Primary board and the TH LED will be ON. - 8-47. U6 provides voltage ratio protection in case of a loss or reduction of the +12, +5 and -5.25 volt supplies. For example: if the sum of the voltage drops between R10, 11, 12 should change, resulting in a +2.6V increase of pin 2 over pin 7, then pin 8 would turn on the RATIO LED and in turn produce SHUTDOWN. This is important because a loss of one of the the ratio voltages would cause substrate damage to mainframe memory. - 8-48. CR9 is the rectifier for the 40 VDC supply. Q4 is the regulator. Q5 and R29 form the high level current limiter that turns Q4 off if the current is too large. U3 is the overvoltage sensor that will turn Q4 off if the voltage formed by the voltage divider R36/37 goes too high. U3 and C13 form an integrator that limits the average current through Q4. - 8-49. SAFETY AND HANDLING CONSIDERATIONS. - 8-50. The power supply boards contain CMOS devices. C11 in the 40v supply will remain charged after the supply is shut off! # 8-51. MNEMONICS. ## Table 8-1. Mnemonics | Mnemonics | | Description | |-----------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | СВ | Crowbar | Used by the -5.25V and the +5V supplies. When crowbar goes high, the corresponding SCR conducts, and effectively puts a short across the supply, causing the supplies to shutdown. | | CL | Current Limit | Used by the +5V,-5.25V and -3.25V supplies. Current limit is used by the supply as feedback to the PWMs to determine if the maximum current of the individual supply is being exceeded. The current limit of each switching supply is adjustable. | | GSEN | Ground Sense | GSEN is used by the supply to determine the voltage drop of the high current carrying control ground, due to the parasitic resistance of the Motherboard. Then, this voltage drop is used to adjust the +5V REF regulator. | | LINE SYNC | Line Sync | LINE SYNC is processed from the line input and used for timing throughout the mainframe. | | LIR15 | Low Interrupt<br>Request 15 | This signal is used as a power fail indicator which is sent to the I/O board. | | LPOP | Low Power On<br>Pulse | LPOP is generated shortly after the power is turned on. This signal initializes several ICs throughout the mainframe. | | OV | Over Volt | Used by the +5V,-5.25V and -3.25V supplies. If any of the above supplies should increase enough to bring about a +2.6V difference between pin 2 and 7 of U4, U5, or U7 on the Control board then SHUTDOWN will be generated and the supplies will turn off. | | PCL | Primary Current<br>Limit | PCL detects an unlinear surge of current internal to the supply. If a surge is encountered then a shutdown is initiated. | Table 8-1. Mnemonics (Cont'd) | PON | Power On | PON is generated on a power up of the system. This signal is used for initializing the LIR15 circuitry. | |----------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RATIO | | The ratio signal is used in detecting loss or reduction in the +12V,-5.25V and +5V supplies and generating SHUTDOWN. | | SHUTDOWN | | SHUTDOWN is generated in several places and is responsible for turning off the PWMs by pulling U2, U4, U5 pin 3 high. | | SYNC | Sychronize | AC line frequency and sync are the same. | | TH | Thermal | Thermal, TH and TH2 all relate to the thermal switch located on the secondary board. The switch will open when the internal temperature of the supply is greater than 105 degrees C. Also, the TH LED will be indicating a problem. | | +5 REF | +5V Reference | This signal is used throughout the supply and provides a stable reference voltage for the PWMs. | | +12C | +12V Control | +12C is the control signal used throughout the supply. If +12C is not up the supply will not operate. | INTERNAL 1/82 Table 8-2. P2 Board Connections | Pin<br>Label | P2<br>Pin No. | A2<br>Primary Bd | A3<br>Secondary Bd | A4<br>Control Bd | | |--------------|---------------|------------------|--------------------|------------------|--| | | 1 | | | | | | +12C | 2 | X | X | X | | | SENSE GND | 3 | X | X | X | | | <b>-</b> 12R | 4 | | X | X | | | | 5 | | | | | | +17R | 6 | | X | X | | | | 7 | | | | | | +17R | 8 | | X | X | | | +5REF | 9 | X | X | X | | | +17R | 10 | | X | X | | | -5CB | 11 | | X | X | | | <b>-</b> 3CL | 12 | X | X | | | | -3A | 13 | X | X | | | | +12 | 14 | X | X | X | | | RETURN GND | 15 | | X | X | | | <b>-</b> 3B | 16 | X | X | X | | | RETURN GND | 17 | | X | X | | | <b>-</b> 5CL | 18 | X | X | | | | RETURN GND | 19 | | X | X | | | <b>-</b> 12 | 20 | X | | X | | | SHUTDOWN | 21 | X | X | X | | | TH2 | 22 | X | | X | | | +5CB | 23 | | X | X | | | THERMAL | 24 | | X | 77 | | | +5 | 25 | X | X | X | | | +12B | 26 | X | X | | | | CUR.SEN.GND | 27 | X | X | | | | +12 <b>A</b> | 28 | X | X | • | | | <b>-</b> 3 | 29 | X | X | X | | | | 30 | | | <b>T7</b> | | | <b>-</b> 5.2 | 31 | X | X | X | | | 40B | 32 | V | X | X | | | CONTROL GND | 33 | X | X | X | | | 40A | 34 | 77 | X | X | | | PON | 35 | X | 37 | X | | | +5B | 36 | X | X | $\mathbf{v}$ | | | SYNC | 37 | X | 3, | X | | | +5 <b>A</b> | 38 | X | X | | | | +5CL | 39 | 37 | 37 | | | | ±5(`\I | 40 | X | X | | | NOTE: An X on a given Pin Number denotes a line connection. # NOTE The waveforms below relate to the +5V switching supply. The numbered stars below represent the signals seen at the location of the numbered stars on the schematics (Figures 8-7 and 8-10). Note that the same signals can be seen on the corresponding parts on the -5.25V and -3.25V supplies. - Top waveform The primary of T7 with the +5V supply loaded; this signal 320V p-p. - Middle waveform The signal shown is the output of U5 pin 8 at 12V p-p. - 3 Bottom waveform This signal is the other output of U5 pin 11 at 12V p-p. - Top waveform The signal on the the left is the anode of CR8. - Note: These signals are with the +5V supply loaded. - Bottom waveform This signal is on the cathode of CR8. This waveform is the primary of T7 with the +5V supply unloaded. INTERNAL BOARD (A2) Figure 8-2. Board Placement and Partial Component Locator SECONDARY SUPPLY BOARD (A4) BOARD (A3) Figure 8-3. Primary Filter Board Removal Figure 8-6. Primary Supply Board Component Locator D C В | REF<br>DESIG | GRID<br>LOC | REF<br>DESIG | GRID<br>LOC | REF<br>DESIG | GRID<br>LOC | REF<br>DESIG | GRID<br>LOC | REF<br>DESIG | GRID<br>LOC | REF<br>DESIG | GRID<br>LOC | RE F<br>DESIG | GRID<br>LOC | REF<br>DESIG | GR! | |-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | C1<br>C2<br>C4<br>C5<br>C6<br>C8<br>C9<br>C11<br>C12<br>C15<br>C20<br>C21<br>C22<br>C23<br>C24<br>C25<br>C26<br>C27<br>C28<br>C29 | C-8<br>A-7<br>A-6<br>A-5<br>A-4<br>A-2<br>B-7<br>B-1<br>B-5<br>C-4<br>C-4<br>C-4<br>C-3<br>C-3<br>C-3 | C30<br>C31<br>C32<br>C33<br>C34<br>C35<br>C36<br>C37<br>C38<br>C39<br>C40<br>C41<br>C42<br>C43<br>C44<br>C45<br>C46<br>C47<br>C48<br>C49 | C-2<br>C-2<br>C-1<br>C-7<br>C-5<br>D-6<br>E-6<br>F-6<br>F-6<br>G-6<br>E-5<br>E-5<br>F-5<br>C-6<br>B-5<br>A-6 | C50<br>C51<br>C52<br>C53<br>C54<br>C55<br>C56<br>CR1<br>CR2<br>CR3<br>CR4<br>CR5<br>CR6<br>CR7<br>CR6<br>CR7<br>CR8<br>CR9<br>CR10<br>CR12<br>CR12<br>CR13 | A-6<br>B-3<br>A-4<br>B-3<br>B-2<br>B-1<br>C-8<br>C-8<br>C-8<br>C-8<br>C-8<br>C-8<br>C-7<br>B-7<br>B-7<br>B-7<br>B-5<br>B-5<br>B-5<br>C-7 | CR18<br>CR19<br>CR20<br>CR21<br>CR22<br>CR23<br>CR24<br>CR25<br>CR26<br>CR27<br>CR28<br>CR29<br>DS1<br>DS2<br>MP1<br>MP2<br>MP3<br>MP4<br>MP5<br>MP6 | B-6<br>C-6<br>C-5<br>E-4<br>E-2<br>F-3<br>F-2<br>C-6<br>C-5<br>C-8<br>L-5<br>E-4<br>E-3<br>E-4<br>F-3 | MP7 P1 P2 P3 P4 P5 Q1 Q3 Q4 Q5 Q6 Q7 Q8 R1 R2 R3 R4 R5 R6 R7 | F-2<br>E-1<br>E-8<br>D-7<br>E-7<br>C-6<br>E-4<br>E-3<br>E-2<br>F-4<br>F-3<br>F-1<br>A-8<br>B-8<br>B-8<br>B-8<br>B-8<br>B-8 | R8<br>R9<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>R16<br>R17<br>R18<br>R20<br>R21<br>R22<br>R23<br>R24<br>R25<br>R26<br>R27<br>R28 | B-8<br>B-8<br>B-8<br>B-8<br>B-8<br>C-6<br>A-6<br>A-6<br>A-6<br>A-5<br>A-5<br>A-5<br>A-5<br>A-5<br>A-5<br>A-6 | R30<br>R31<br>R32<br>R37<br>R38<br>R39<br>R41<br>R43<br>R44<br>R45<br>R46<br>R47<br>R48<br>R49<br>R52<br>R53<br>R54<br>R55<br>R56<br>R57<br>R58 | A-2<br>A-2<br>B-7<br>B-3<br>B-3<br>B-1<br>C-6<br>B-5<br>C-4<br>C-3<br>C-3<br>C-2<br>C-1<br>C-6<br>C-6<br>C-6<br>C-6<br>C-6<br>C-6<br>C-7<br>D-5<br>E-5 | R59<br>R60<br>R61<br>R62<br>R63<br>R64<br>R65<br>R66<br>R67<br>R68<br>R69<br>R70<br>R71<br>RT1<br>RT2<br>RT3<br>T2<br>T10L<br>T11U | F<br>E<br>E<br>F<br>C<br>A<br>A<br>A<br>B<br>D | | | | | | | | | | | | | | <u> </u> | · · · · · · · · · · · · · · · · · · · | | | T13U T14L T15U F-3 U3 F-2 U4 C-7 U5 C-6 U6 A-6 U7 A-5 U8 A-3 U9 B-6 U10 A-8 U11 A-7 U12 B-8 U13 D-5 D-4 D-4 D-3 Model 64100A - Service ---- R1 ---- Α В | | | | | <u> </u> | | |---|---|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--| | | | C1 / \ \ | 00005 | P2 | | | 4 | | | | 7000 | | | 7 | | | | C2 4 0 0 0 | | | | | | Т1 | | | | | | C3 | | | | | | | | | | | | 3 | | | 00001 | — RV1 — — RV2 — | | | | | | | | | | | | | | | | | | | ` | 1 / | \ - | | | | | | \ \(\frac{1}{4c}\) \(\f | \ | | | ! | | C4 | \ 11 \ 1 \ 1 | | | | | | | BAZOII | C5 | | | L | | | / | / | | | Γ | | | / <b>6</b> 4 4 6 7 | / - | | | | | C3 ——————————————————————————————————— | | | | | | | 6/100 6 | 1 1 | ROADD | | | | 1 | 04100-8 | USIA PRIMART FILIER | DUAKU | | | REF | GRID | REF | GRID | REF | GRID | |-------------------------------------------|-----------------------------------------------|--------------------------------------------|-----------------------------------------------|-----------------------------|---------------------------------| | DESIG | LOC | DESIG | LOC | DESIG | LOC | | C-1<br>C2<br>C3<br>C4<br>C5<br>DS1<br>DS2 | A-4<br>E-4<br>B-3<br>B-2<br>E-2<br>C-1<br>D-1 | R1<br>R2<br>R3<br>RV1<br>RV2<br>RT1<br>RT2 | E-5<br>B-3<br>B-3<br>E-3<br>F-3<br>L-2<br>C-1 | RT3<br>T1<br>T2<br>P1<br>P2 | D-1<br>D-4<br>D-2<br>D-5<br>F-4 | D C **A1** Α Figure 8-5. Primary Filter Board Component Locator Figure 8-7. Primary Filter (A1) and Primary Supply (A2) Board Schematics PS 8-13 | REF | GRID |----------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------|--------|--------------------------------------------------------------------|---------|-----------|------| | DESIG | LOC | C2<br>C3<br>C4<br>C5<br>C6<br>C7<br>C8 | E-3 +<br>B-3<br>B-3<br>E-4<br>C-3<br>A-2<br>C-1<br>E-3<br>G-1<br>E-1 | C11<br>C12<br>C13<br>C14<br>C15<br>C16<br>C17<br>CR1<br>CR2<br>CR3 | A-1<br>E-2++<br>B-2<br>B-4<br>E-3<br>B-1<br>E-3<br>F-1<br>B-1 | CR4<br>CR5<br>CR6<br>CR7<br>CR8<br>CR9<br>CR10<br>CR11<br>CR12<br>CR13<br>L1 | B-1<br>C-1<br>C-1<br>E-4<br>E-4<br>E-2††<br>E-2††<br>E-3†<br>C-2 | L2<br>L3<br>L4<br>L5<br>L6<br>L7<br>MP1<br>MP2<br>MP3<br>MP4 | C-3<br>D-3<br>B-4<br>G-1<br>D-2<br>B-3<br>E-4<br>E-3 †<br>E-2+†<br>D-2 | MP5<br>MP6<br>MP7<br>P1<br>P2<br>P3<br>P4<br>P5<br>Q1<br>Q2 | F-2<br>F-2<br>A-4<br>G-3<br>E-4<br>F-4<br>G-3<br>C-1 | Q3<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>R8<br>R9 | †These | R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>R16<br>R17<br>R18<br>R19 | unted o | n assembl | ý | Figure 8-8. Secondary Board Component Locator Figure 8-9. Control Board Component Locator Figure 8-10. Secondary (A3) and Control (A4) Board Schematics PS 8-15 Figure 8-11. Locations of MP1, MP2, and MP3 heatsink assemblies Note: Remove the screws and/or nut and lockwasher that go with the faulty MP assembly. Also, the faulty assembly must be ordered as a complete assembly. Each assembly P/N is given in section VI, table 6-2. Figure 8-12. MP1, MP2, and MP3 Heatsink Assembly Removal Note: The MP1 and MP3 assemblies are nearly identical in component locations. Figure 8-13. Separate MP1 Assembly