TACO (40-6350) EXTERNAL REFERENCE SPECIFICATION ## CONTENTS - OVERVIEW - REGISTERS - INSTRUCTIONS - ERROR CONDITIONS - GAP DETECTION - PRECOMPENSATION AND THRESHOLD UPDATING - SERVO CONTROL - EXTERNAL CIRCUITRY - PINOUT - SPECIFICATIONS - TIMING DIAGRAMS ## CHANGES AND PROBLEMS ON REV. A TACO STS Sense of STS will change Rev. A -- $\overline{\text{STS}}$ grounded is error condition Rev. B -- $\overline{\text{STS}}$ floating is error condition ERASE - Erase will not cause error on first hole Rev. A -- Erase declares an error on first hole Rev. B -- Erase declares an error on second hole. #### READ COMMANDS On Rev. A TACO, going from a read (G1=G3=1) to another command with G3=0 will cause WDT and WRT to glitch ### GOING TO WRITE GAP PAST HOLE On Rev. A TACO, if the hole bit is set and the command changes from a read or write (G1=1) command to a write gap, an error condition will occur. ### END OF VALID DATA On Rev. A TACO, EVD gaps can be declared during any instruction. The effect of this is that after rewinding over a blank tape or erasing a tape, the tape cannot be written because there is no way of clearing the EVD error. Rev. B TACO, only declares an EVD error on G1=1 or G5-G $\phi$ =000000, or 110000 instructions. #### OVERVIEW The TACO chip was designed to interface the IOC with the 09815-67901 transport. Additional circuitry is needed, however, to detect flux reversals, tach pulses, and to drive the motor. The TACO chip with this additional circuitry has the following capabilities: #### **SERVO** - The transport motor is controlled using simple commands: Fast/Slow, Forward/Reverse, Stop. - Controlled acceleration and deceleration at $1200 \text{ in/s}^2$ #### READ/WRITE - Reads and writes data on a 16 bit word basis using delta-distance coding. - Double buffering of words of data. - Capable of precompensating bits when writing - Synchronizes to the bit pattern during read with continuous tracking of the one/zero threshold - Calculation of checksum during read and write - Reads and writes standard interchange format - Reads and writes 9825 tapes - Reads 9815 tapes - Writes gaps of specified length. - Writes individual bits on tape #### OTHER - Measures distance on the tape - Counts gaps - Detects End of Valid Data Marks - Interfaces directly with the IOC - Capable of interfacing with other processors - Interrupts processor when instruction is completed or data is needed. ## TACO REGISTERS <u>DATA REGISTER</u> (IC1=IC2=0) This 16 bit register holds the data word when writing, each word to be written on tape is stored in this register. When reading, each word read from the tape can be loaded from this register. INSTRUCTION REGISTER (ICl=1, IC2=0) This register has 6 bits of status information which can be read only and 10 bits of instruction which can be read or written. The 6 bits of status are: | TRB | GAP | WPR | ESTS | CART | HOLE | |-----|-----|-----|------|------|------| |-----|-----|-----|------|------|------| - Bit 0: This is the hole bit. It becomes a one on the falling edge of the HOL pin, this should correspond to a hole to tape transition. A clear status instruction zeros this bit. - BIT 1: This bit becomes a one on a low level of the CIN pin. This should correspond to the cartridge being removed. A clear status instruction zeros this bit if CIN is high. - Bit 2: This bit becomes a one on a low level of the ESTS pin. This bit can be used for an external status condition such as servo failure. A clear status instruction zeros this bit if ESTS is high. - Bit 3: This bit corresponds to the level of the WPR pin. This should correspond to the cartridge being write protected. - Bit 4: This bit corresponds to whether we are in gap or not on the tape. (See section on Gap Detection) - Bit 5: This bit is the track bit. It assumes the value of the MOD bit in a set track instruction. The TRB pin corresponds to this bit. 15 14 13 12 11 10 9 8 7 6 | FWD | G5 | G4 | G3 | G2 | G1 | GO | FGAP | FST | MOD | |-----|----|----|----|----|----|----|------|-----|-----| | | | | | | | | | | | Bit 6: This is the mode bit. It is used to force a high threshold voltage level for flux reversal detection. (See section on external circuitry.) The MOD pin is related to this bit by the Boolean expression - Bit 7: This bit is the fast bit. When FST = 1 the servo will run at 90 in/s. When FST = 0 the servo will run at 22 in/s. The FST pin corresponds to this bit. (It is used to set a high threshold value for flux reversal detection at fast speed. See section on external circuitry). - Bit 8: This bit is the file gap bit. When FGAP = 1 gap search instructions will only recognize as a gap those gaps that are greater than 1.5 inches in length. When FGAP = 0 gap search routines will recognize as gaps, any gap greater than 0.016 inches in length. Bits: 9-14 These are the group qualifiers that determine the specific instruction to be executed. (See section on TACO instructions) Bit: 15 This is the forward direction bit. It should correspond to the tape on the cartridge moving away from the load point hole and toward the early warning hole. When FWD=1, SIGN will be zero when accelerating from a stop. TACH REGISTER (ICl=0, IC2-1) This register is incremented to zero to count gaps or tach pulses. To count N gaps or tach pulses, the twos-complement number -N is stored in this register. This register automatically counts tach pulses whenever the tape is being stopped. The count begins when the deceleration begins and ends when the GO pin goes low. ## CHECKSUM REGISTER (IC2=1, IC1=1, DOUT =0) This register holds the checksum calculated while reading or writing. It is cleared immediately after it is read. (This is a read-only register) THRESHOLD REGISTER (IC2=1, IC1=1, DOUT=1) (This is a write-only register) Into this register is stored a binary number giving the amount of precompensation and the value of the one/zero threshold. If t is the length of a zero bit in seconds, the least significant 13 bits of the threshold register should be a binary number equal to $5.586 \times 10^7 t$ . For a read instruction, bits 13-15 should be zero. For a write instruction bits 13-15 should be a binary number equal to the number of 2MHz clock periods a zero bit should be shortened if preceded by a zero and followed by a one. (See section on Precompensation and Threshold Updating). #### HOLDING REGISTER The Holding Register is an internal register which accepts the 16 bit word when a I/O cycle with $\overline{\text{DOUT}}$ grounded is performed. When the algorithm for each instruction permits, the 16 bit word is transferred from the holding register to the proper register. As long as the holding register is full $\overline{\text{FLG}}$ will be high. When the holding register is empty and ready for new data $\overline{\text{FLG}}$ will be low. The maximum time it takes to empty the holding register is dependent on the current instruction. This time is given below: | 1 | | | |-----|----------------------|-----------| | cui | RRENT INSTRUCTION | MAX. TIME | | Rea | ad type (G1=1,G3=1) | 10.5us | | Wr | ite type (G1=1,G3=0) | 9 us | | A1 | others | 2.5us | #### LOADING FROM A REGISTER Any of the registers can be read at any time. The $\overline{\text{FLG}}$ pin has no meaning in this case. #### WORKING REGISTER The working register is an internal register used in read and write instructions. #### TACO INSTRUCTION This section is arranged as follows: Name of the instruction. The bit pattern of the group qualifier bits G5 through $G\emptyset$ . A description of the instruction. A flowchart of how the instruction works. When an instruction is not being executed, TACO sits in a wait loop, looking to see whether the holding register is full. If it is full, the contents of the holding register are stored in the designated register (Data, Instruction, Tach, or Threshold). If the word was stored in the Instruction register, execution of that instruction begins. In the flowcharts, END means execution of that instruction is over and TACO returns to the wait loop. - SET TRACK (001100) The value of the MOD bit is transferred to the TRB bit and pin. - <u>CLEAR STATUS</u> (011]100) clears the hole, cartridge out, and external status bits of the instruction register. Asserts the <u>STS</u> pin and terminates the error condition interrupt mode. - MOVE TAPE (010100) The tape is set in motion in the specified direction and speed. - ERASE (000 00) The tape is set in motion in the specified direction and speed with the WRT pin set, the WDT pin clear. - WRITE FLUX REVERSAL (000101) TACO remains in the wait loop, but as long as this instruction is in the instruction register, each store into the data register, toggles WDT. - STOP (001000) Stops the tape. During deceleration, each tach pulse increments the tach register by one until the GO pin is grounded. - STOP AND INTERRUPT (001001) This is identical to STOP except that an interrupt is requested when the GO pin is grounded. - INTERRUPT ON N TACH (111100) The tach register has previously been loaded with -N. Each tach pulse increments the tach register by one. When the tach register equals zero, an interrupt is requested. - INTERRUPT ON N TACH AFTER 22 IN/S. (110100) This instruction is identical to INTERRUPT ON N TACH except that the servo must reach 22 in/s in the currently specified direction before tach pulses increment the tach register. - WRITE GAP OF N TACH (101100) This instruction is identical to INTERRUPT ON N TACH except that the WRT pin is set to a high level. - INTERRUPT AND STOP ON N TACH (11100x) The Tach register has previously been loaded with -N. Each tach pulse increments the tach register by one. When the tach register equals zero, a stop is sent to the servo. If $G\emptyset$ is zero, an interrupt is requested at this time. During deceleration each tach pulse continues to increment the tach register until the GO pin is grounded. If $G\emptyset$ is one, an interrupt is requested at this time. - OPPOSITE DIRECTION ON N TACH (011000) The Tach register has previously been loaded with -N. Each tach pulse increments the tach register by one. When the Tach register equals zero, the FWD bit of the instruction register is toggled telling the servo to go in the opposite direction. An interrupt is requested when the servo reaches 22 in/s. in the new direction - INTERRUPT ON GAP (000000) Interrupts on seeing a <u>new</u> gap of 0.012 or 1.5 inches (FGAP = 1 is 1.5 inches) Note: if this instruction is executed while in a gap, the interrupt will occur on the next gap. - STOP IN GAP (10000x) This instruction searches for a $\underline{\text{new}}$ gap of 0.012 or 1.5 inches (FGAP = 1 is 1.5 inches) When a gap is found, the tach register is loaded with -256. Each tach pulse increments the tach register by one. When the tach register equals zero, a stop is sent to the servo. Ā A If $G\emptyset=0$ , an interrupt is requested at this time. During deceleration each tach pulse increments the tach register by one. If G/p=1 on interrupt will be requested when the GO pin is grounded. INTERRUPT ON N GAPS (110000) The tach register has previously been loaded with -N. Each <u>new</u> gap of 0.012 or 1.5 inches (FGAP =1 is 1.5 inches) increments the tach register by one. When the tach register equals zero, an interrupt is requested. NOTE: The remaining instructions are read/write which is indicated by the fact that G1=1. Read instructions have G3 equal to one. Write instructions have G3 equal to zero. A preamble (15 zeros and a one) is written by write instructions whenever the previous instruction was not a read/write. A read instruction searches for a preamble whenever the previous instruction was not a read/write. - WRITE (000110) The threshold and data registers should have previously been loaded. The WRT pin is set and WDT cleared. After the tape reaches 22 in/s the preamble is written on tape. The data word is added to the checksum and then is stored in the working register to be written on tape, at this time an interrupt is requested to ask for another data word. This process is repeated for each data word. (Beginning at checksum addition). - WRITE SYNCHRONOUS (110010) The threshold and data registers should have previously been loaded. The WDT and WRT pins are cleared. After the tape reaches 22 in/s, the instruction waits for the tape to leave gap and enter data. The preamble is written with the WRT pin set at the same time WDT is first toggled. The data word is added to the checksum and then is stored in the working register to be written on tape. At this time an interrupt is requested to ask for another data word. This process is repeated for each word. (beginning at checksum addition) - WRITE CHECKSUM (110110) This instruction is identical to Write Synchronous except that the data word is not added to the checksum register. Note: the flowchart shows that all the write instructions leave the checksum in the data register when the interrupt request for a new data word is given. Thus whenever data is not stored in the data register the checksum will be written next. This instruction guarantees that the checksum will not be added to itself in the checksum register. - WRITE 9825 (000111) This instruction is identical to write except that after every 16 bit word, a 17th one bit is written. - WRITE SYNCHRONOUS 9825 (110011) This instruction is identical to write synchronous except that after every 16 bit word, a 17th one bit is written. - WRITE CHECKSUM 9825 (110111) This instruction is identical to write checksum except that after every 16 bit word, a 17th one bit is written. - READ NO UPDATE (101010) The Threshold Register should already contain the threshold value. The WRT pin is cleared. After the tape reaches 22in/s., the instruction waits for the tape to leave gap and enter data. The first 8 bits of the preamble are read and ignored. After this any one bit signals the end of the preamble and the start of data. Each data word is read, then added to the checksum, stored in the data register and an interrupt requested. This process is repeated for each data word. - READ 6% UPDATE (111010) This instruction is identical to read except: 1) The first 8 bits of the preamble are used to update the threshold at a 50% rate in order to synchronize to the bit pattern. 2) Each data bit is used to update the threshold by 6%. - READ 12% UPDATE (011010) This instruction is identical to Read 6% except that the threshold is continually updated by 12% each bit time. - READ CHECKSUM 6% (111110) This instruction is identical to Read 6% Update except that the data word is not added to the checksum register. - READ CHECKSUM 12% (011110) This instruction is identical to Read 12% Update except that the data word is not added to the checksum register. - READ 9825 6% UPDATE (111011) This instruction is identical to Read 6% Update except that for each data word, a 17th bit is read and discarded. - READ 9825 12% UPDATE (011011) This instruction is identical to Read 12% Update except that for each data word a 17th bit is read and discarded. - READ 9825 CHECKSUM 6% (111111) This instruction is identical to Read Checksum 6% except that for each data word, a 17th bit is read and discarded. - READ 9825 CHECKSUM 12% (011111) This instruction is identical to Read Checksum 12% except that for each data word, a 17th bit is read and discarded. - READ 9815 (101011) The Threshold Register already contains the Threshold value. The WRT pin is cleared. After the tape reaches 22 in/s, the instruction waits for the tape to leave gap and enter data. The first 8 bits of the preamble are read and ignored. The preamble ends in a one bit which starts the data. Nine bits are read for each byte of data on tape. An interrupt is requested after each byte is read, the data byte is located in bits 0-7 of the data register. This process is repeated for each data byte. The checksum register has no meaning for this instruction. # INSTRUCTION SUMMARY | SET TRACK | G5<br>0 | G4<br>0 | G3<br>1 | G2<br>1 | G1<br>0 | G0<br>0 | |------------------------------|---------|---------|---------|---------|---------|---------| | CLEAR STATUS | 0 | 1 | 1 | 1 | 0 | 0 | | MOVE TAPE | 0 | 1 | 0 | 1 | 0 | 0 | | ERASE | 0 | 0 | 0 | 1 | 0 | 0 | | WRITE FLUX REVERSAL | 0 | 0 | 0 | 1 | 0 | 1 | | STOP | .0 | 0 | 1 | 0 | 0 | 0 | | STOP AND INTERRUPT | 0 | 0 | 1 | 0 | 0 | 1 | | INTERRUPT ON N TACH | 1 | 1 | 1 | 1 | 0 | 0 | | INTERRUPT ON N TACH AFTER 22 | 1 | 1 | 0 | 1 | 0 | 0 | | WRITE GAP OF N TACH | 1 | 0 | 1 | 1 | 0 | 0 | | INTERRUPT AND STOP ON N TACH | 1 | 1 | 1 | 0 | 0 | Х | | OPPOSITE DIRECTION ON N TACH | 0 | 1 | 1 | 0 | 0 | 0 | | INTERRUPT ON GAP | 0 | 0 | 0 | 0 | 0 | 0 | | STOP IN GAP | 1 | 0 | 0 | 0 | 0 | Х | | INTERRUPT ON N GAP | 1 | 1 | 0 | 0 | 0 | 0 | | WRITE | 0 | 0 | 0 | 1 | 1 | 0 | | WRITE SYNCHRONOUS | 1 | 1 | 0 | 0 | 1 | 0 | | WRITE CHECKSUM | 1 | 1 | 0 | 1 | 1 | 0 | | WRITE 9825 | 0 | 0 | 0 | . 1 | 1 | 1 | | WRITE SYNCHRONOUS 9825 | 1 | 1 | 0 | 0 | 1 | 1 | | WRITE CHECKSUM 9825 | 1 | 1 | 0 | 1 | 1 | 1 | | READ NO UPDATE | 1 | 0 | 1 | 0 | 1 | 0 | | READ 6% UPDATE | 1 | 1 | 1 | 0 | 1 | 0 | | READ 12% UPDATE | 0 | 1 | 1 | 0 | 1 | 0 | | READ CHECKSUM 6% | 1 | 1 | 1 | 1 | . 1 | 0 | | READ CHECKSUM 12% | 0 | 1 | 1 | 1 | 1 | 0 | | READ 9825 6% UPDATE | 1 | 1 | 1 | 0 | 1 | 1 | | READ 9825 12% UPDATE | 0 | 1 | 1 | 0 | 1 | 1 | | READ 9825 CHECKSUM 6% | 1 | 1 | 1 | 1 | 1 | 1 | | READ 9825 CHECKSUM 12% | 0 | 1 | 1 | 1 | 1 | 1 | | READ 9815 | 1 | 0 | 1 | 0 | 1 | 1 | | | | | | | | | #### ERROR CONDITIONS There are five occurances which can cause an error: - 1) Hole detected - a) If the present instruction has G1=0 and G5-G $\emptyset \neq$ 101100, or 000100 (not a read or write and not erase or write gap) an error occurs if the HOLE bit of the instruction register is a one. - b) If the present instruction has G1=1 or G5-G $\phi$ =101100, or 000100 (Read, Write, Erase, or write gap) an error occurs if the HOLE bit of the instruction register is already a one and another falling edge is seen on the HOL pin - 2) Cartridge out. An error occurs if the CART OUT bit of the instruction register is a one. - 3) External Status. An error occurs if the ESTS bit of the instruction register is a one. - 4) End of Valid Data. An error occurs if a gap greater than 5.75 inches is encountered during an instruction which has G1=1, or G5-GØ=000000 or or 110000 (Read, Write interrupt on Gap, or interupt on N gaps) - 5) Gap in Read. If the present instruction has G3=1 and G1=1 (read), the tape has reached 22 in/s. and the tape has left gap, an error occurs if another gap is seen. (This error condition was created for blind duplication of tapes and will not normally be encountered.) If any of these errors are detected, and the current instruction is telling the servo to go, an error condition will commence. This error condition will: - 1) Start requesting an interrupt every 512 microseconds until the error condition is terminated. (This allows software routines to continue, only recognizing errors at the end of the routine). - 2) Release the $\overline{\text{STS}}$ pin until the error condition is terminated. - 3) For all errors except Gap in Read, the Servo is told to stop. During deceleration each tach pulse increments the Tach register by one until the GO Pin is grounded. No new instruction will be allowed to send GO to the Servo until the error condition is terminated. An error condition is terminated by a Clear Status instruction. In addition the Gap in Read error condition can be terminated by any new instruction, but $\overline{\text{STS}}$ will remain high. NOTE: If the HOLE bit = 1 or G5-G $\emptyset$ =101100 or 000100 (Read, Write, Erase, or Write Gap) and the new instruction has G1=0 or G5-G $\emptyset$ ≠ 101100, or 000100 (Not read or write and not erase or write gap) this instruction will cause an error condition and thus it will not be executed. ### GAP DETECTION TACO distinguishes between data and 3 types of gap: any gap, a file gap, and an end of valid data mark. Three signals are used to distinguish gaps from data: FR, the flux reversal pin; THR, the threshold pin; and FF, the frequency feedback or tach pulse pin. When the tape is moving at a speed less than or equal to 22 in/s. the FR pin is used by the gap detector to indicate data. When the tape is moving at a speed greater than 22 in/s. the THR pin is used by the gap detector to indicate data. This is because at high speed the flux reversal detection circuitry is outside its pass band of differentiation, but the threshold detection circuitry connected to the THR pin still functions. (See section on external circuitry). The rules for distinguishing gaps from data are: - TACO enters data (and leaves all 3 types of gap) if four flux reversals (as indicated by the FR or THR pin) are encountered within sixteen tach pulses. The GAP bit of the instruction register is cleared on this occurence. - 2) TACO declares a gap if sixteen tach pulses (approximately 0.016 inches of tape) are encountered without a flux reversal. The GAP bit of the instruction register is set on this occurence. - 3) TACO decleares a file gap if 1452 tach pulses (approximately 1.5 inches of tape) are encountered without a flux reversal. - 4) TACO declares an end of valid data mark if 5548 tach pulses (approximately 5.75 inches of tape) are encountered without a flux reversal. The EVD mark will only be declared if the 5548 tach pulses occurs during an instruction where G1=1 or G5-G0=000000 or 110000. #### PRECOMPENSATION AND THRESHOLD UPDATING #### PHYSICAL NATURE OF DATA BITS Information is stored on the tape by causing the magnetic alignment of the tape surface to change direction at specified points along the tape. These changes in magnetic alignment are called "flux reversals." TACO uses a delta distance coding scheme to distingush one bits from zero bits, a one bit is nominally 1.75 times the length of a zero bit, where the length of a bit is the distance between flux reversals. A threshold value to distinguish one bits from zero bits is set at 1.33 times the nominal length of a zero. PRECOMPENSATION Precompensation is a means of compensating for fringe effects encountered by the magnetic head during a read. Because of the high bit density written on the tape (up to 1600 flux reverslas per inch) the bit lengths approach the size of the magnetic head gap. Thus, when reading, the flux lines of the bits on either side of the current bit influence the apparent length of that bit. This effect is combatted during write by lengthening or shortening bits from their nominal length according to the following table: | Preceeding<br>Bit | Current<br>Bit | Following<br>Bit | Precompensation on Current Bit | |-------------------|----------------|------------------|--------------------------------| | 0 | 0 | 0 | None | | 0 | 0 | 1 | Shorten by △ | | 0 | 1 | 0 | Lengthen by $2 \triangle$ | | 0 | 1 | 1 | Lengthen by △ | | 1 | 0 | 0 | Shorten by△ | | 1 | 0 | 1 | Shorten by $2\triangle$ | | 1 | 1 | 0 | Lengthen by△ | | 1 | 1 | 1 | None | | | | | | $\Delta$ is defined as the number of clock periods specified in bits 13-15 of the threshold register. #### THRESHOLD UPDATING To further increase reliability the threshold value is being constantly updated based on the bit length of the bits currently being read. This allows TACO to track speed variations of the tape. The threshold is updated as follows: the length of a bit is normallized to the length of the threshold, i.e. one bit lengths are multiplied by 1.33/1,75; zero bit lengths, by 1.33/1.00. Then the following is executed Threshold = Threshold - (Threshold-Normalized Length) $\cdot$ U Where U = .5 if we have just left gap and are reading the first 8 zeros of the preamble U = .125 if a read 12% Update U = .0625 if a Read 6% Update. Thus 8 zeros of the preamble are used to initially synchronize TACO to the bit length written on the tape. This is accomplished by a 50% update rate. Thereafter TACO can track speed variations of the tape by using a 12% or 6% update rate. #### SERVO CONTROL TACO provides for controlled acceleration and deceleration from 2in/s to 90 in/s at 1200 in/s $^2$ with an external clock rate of 4MHz (2 MHz internal) The servo uses the FF pin (frequency feedback) to control the servo. There should be 968 tach pulses on this pin for every 1 inch of tape. At Slow speed FF=21276Hz, speed = 21.98 in/s. At Fast speed FF=87196Hz, speed = 90.08 in/s. At a 4MHz external clock rate the transfer function through TACO is F<sub>R</sub> = Frequency Reference F<sub>F</sub> = Frequency Feedback F<sub>CLK</sub> = Internal Clock Rate At Frequency Lock $$\frac{F_{CLK}}{F_{R}F_{F}} = \frac{2 \times 10^{6}}{(21,276\times10^{3})^{2}} = 4.418\times10^{-3}$$ The input to the servo control is the FF pin. Each rising edge is considered a tach pulse. The servo control has 7 pins as output. The GO pin is an open collector pin used to clamp the output drivers when the tape is stopped. The Servo control uses a controlled deceleration to stop the tape until the tape has reached 2 in/s. At this point the GO pin is grounded to stop the tape completely. It remains grounded until the Servo is told to go by an instruction. The other 6 pins are SIGN and DA4,3,2,1,0. These provide a sign magnitude form of error signal to the motor drivers. These error signals are as follows: | | | 21011 | DA4 | DAS | DAZ | DAT | DAU | |------|--------------|-------|-----|-----|-----|-----|-----| | Stop | FWD=1 | 1 | 0 | 0 | 0 | 0 | 0 | | Stop | FWD=0 | 0 | 0 | 0 | 0 | 0 | 0 | | FWD, | Initial ACC* | 0 | 0 | 1 | 1 | 0 | 0 | | REV, | Initial ACC* | 1 | 0 | 1 | 1 | 0 | 0 | | FWD, | too slow | 0 | | | ROR | | | | FWD, | too fast | 1 | | | ROR | | | | REV, | too slow | 1 | | ER | ROR | | | | REV, | too fast | 0 | | ER | ROR | | | | | | | | | | | | <sup>\*</sup> From a stopped position, this is the initial error signal given, until the tape reaches 2 in/s. ## EXTERNAL CIRCUITRY This section will attempt to explain the external circuitry necessary to have a workable tape system using TACO. This will be accomplished by using a currently existing system as an example. Some of the reasons behind the circuitry will be explained. (Remember that this is an example only, and each system should be tailored to its own needs). #### READ/WRITE CIRCUITRY - The Read/Write Control circuitry uses half the magnetic head during write and the full head during read. During write, the read circuitry is isolated from the magnetic head and the WDT line changes the direction of current. It is important that some circuitry prevent accidental writing during power-up and power-down. - The first stage amplifier has a gain of about 20 to increase signal strength. There are adjustable resistors to allow the same signal amplitude from both sides of the head and from one head to another. - The low pass amplifier provides a signal gain and also reduces high frequency noise. The 3dB point for this amplifier is 55KHz. Thus there is no reduction of the gain at Read/Write speed. At search speed, however, there is a gain reduction but simultaneously the incoming signal amplitude is greater. - The Threshold Detector detects when the signal from the head is greater than a threshold set by the TACO chip. This above threshold condition is used to enable the differentiator and to provide information to TACO. The threshold is nominally 0.10V; with MOD high, 0.44V; or with FST high, 0.42V. - The Differentiator differentiates the signal off the magnetic head in order to detect the peak of the signal. The threshold detector enables either the negative or positive-poing zero crossing detector to determine the exact point of the flux reversal. - The Flux Reversal Circuit creates an alternately positive or negativegoing edge on each flux reversal. Note: The anding with THR done by this circuit is not necessary, since TACO does the same thing internally. - TACO's FR and THR pins are designed internally to reject high frequency noise. Also THR must go high to allow FR to be accepted, then it must go low and high again before another FR will be detected. ## MOTOR CONTROL CIRCUITRY The complete motor control circuitry has a control loop as shown on the next page. The open loop gain should be 1.044 X $10^6$ for a $\lesssim =.707$ which will give maximum band width without peaking. $$K_{OL} = 1.044 \times 10^6 = (4.418 \cdot 10^{-3}) (K_{DA}) (K_F) (A) (5.76.10^8)$$ $K_{DA} K_F A = 0.410$ - The D to A converter takes the DA4 through DA0 outputs and converts it to a current. For this circuit each count on DA4 through DA0 results in $\frac{5.11V}{(32)(2.49K)}$ = 64uA of current. | | - | CAIR | CHECKLAND CHICAMANA | - | |----------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | A SECULATION A | ATROPED DATE | - | | | -8 | 9 | edicinamento a distance de la company | | | | | REVISIONS | | | - Continuentemental continuente de la del la continuente del la continuente de continue | | | SYM | | | | | | L | L | L | | | | 115 | 43 | L | | | | 14 | 38 | L | 4 | | | 11 12 14 15 | 33 | L | - | | SEPIA | 11 | 32 | L | | | SEP | H | 30 | H | | | | 6 | 28 | H | | | V | 8 | 3 25 | H | | | J VEI | - | 2 2 | - | | | ENGINEERING RESPONSIBILITY | 9 | 21 22 23 25 29 30 32 33 38 43 | H | | | ESPO | - | 14 | - | | | ING R | 3 | 6 | 33 | | | NEER | 2 | | 150 | | | ENG | _ | 17 | 46 | | | | | | | | 0 8 8 TYPE 1 (CCNSTANT VELOCITY) SYSTEM THIS IS A 112 TACO: FCLK = 4,418 × 103 AT LOCK (22 in/s) K<sub>DA</sub> IS THE TRAINSFER FUNCTION OF THE D TO A CONVERTER HZ V-Sec 2 Km of The MOTOR 15 S.76 × 108 IS THE OUTFUT AMP GAIN P2 = 1445 rad P, = 30 rod 4 | | Annual of the state stat | MAT'L. DWG. NO. MAT'L. SPEC | | HEWLETT OF PACKARD | TAR T | 6 | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------|-----------------------------|-------------------------------------------------|--------------------| | • | | MAT'L-PART NO. MA | _ | | 1 | SCALE BCALE | | | | MATERIAL-DESCRIPTION | TEANICEED EURITION | יודע איריס מיטודעם בייני | NEXT ASSEMBLY | FINISH | | | | MATERIAL | DATE | | | | | İ | | OTY. | BY | EK. | E TO PROD. | SUPERSEDES DWG. | | | | ITEM | DRAWN BY | ENGINEER | RELEAS | SUPERSI | | | | | DO NOT SCALE THIS DRAWING | UNLESS OTHERWISE SPECIFIED, | TOLERANCES XX ± .02 XXX ± .005 RELEASE TO PROD. | SEE CORP. STD. 608 | - The I to V Converter transforms the current from the D to A converter to a voltage level. The function is .17V per count of DA4 through DAO. - The polarity circuit looks at the SIGN output and either inverts the voltage level or leaves it the same. - The pole-zero circuit has the transfer function $$\frac{30K}{30K}$$ $\frac{S+(30K)1uF}{S} = \frac{S+33}{S}$ This zero at 33 rad/s cancels the motor pole at 30 rad/s - The drive circuitry drives the motor and has a gain of $$\frac{820 + 560}{560} = 2.46$$ Note that when $\overline{\text{INIT}}$ or GO is grounded the drive circuitry will turn off. This eliminates creeping of the tape during power-on, power-off, or when the tape is supposed to stop. - For this sample circuitry: $$K_{DA} K_F A = (.17)(1)(2.46) = .418$$ #### HOLE AND TACH DETECTORS - The hole and tach detectors amplify the signals of the phototransistors on the transport and add some degree of noise immunity to them . HOLE DETECTOR . (ON 09815-6654 BD) | | MAT'I DWG NO | $\vdash$ | HEWLETT NO PACKARD | | D - | |---|----------------------|---------------------------|-----------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | MAT'L-PART NO. | HOLE | ¥ 0 | | | | | MATERIAL DESCRIPTION | TACH AND HOLE | DETECTOR | NEXT ASSEMBLY | | | | MATERIAL | DATE | | | | | - | ITEM QTY. | ٨. | æ | RELEASE TO PROD. | en representation of the second secon | | | ITEM | DRAWN BY | ENGINEER | RELEASE | 100000 | | | | DO NOT SCALE THIS DRAWING | UNLESS OTHERWISE SPECIFIED, | TOLERANCES XX ± .02 XXX ± .005 | SEE CORP. STD. 608 | BAST COCE PRINTED ON DIEPO NO 1020-10 CLEARPRINT FADEOUT こので 東京あるまでは、これできる #### TACO CHIP PINOUT The pinout of the chip is shown on the following page. This section will define the use of each pin. The description format is: mnemonic, name, direction, type of output, additional explanation. - IOD(0-15) I/O data, input-output, 5V active pullup. These are the 16 data bit lines which are used to communicate with the registers. - $\overline{BD}$ Bus Drive, output, open-collector. When $\overline{BD}$ is grounded the TACO chip is driving the IOD bus. - FST Fast, output, 5V active pullup. This pin corresponds to the FST bit of the instruction register. It is used to set a high threshold for flux reversal detection at fast speed. - TRB Track B, output, 5V active pullup. This pin corresponds to the TRB bit of the instruction register. It is used to select track A or track B on the magnetic head. - MOD Mode, output, 5V active pullup. This pin corresponds to the Boolean equation $\text{MOD}_{\text{pin}} = \text{MOD}_{\text{bit}} + \overline{\text{FST}}$ · GAP of the bits in the instruction register. - GO Go, output, open-collector. GO is grounded by TACO's servo control to stop the tape when the tape speed is less than 2 in/s. It should ground the motor drivers to prevent creeping. - SIGN Sign of error, output, 5V active pullup. This pin indicates the sign of the error number to be given to the motor control circuitry. - DA(4-0) D to A, output, 5V active pullup. These pins give a count to the D to A converter indicating the magnitude of the error of the motor speed. DAO being the least significant bit. - CIN Cartridge in, input. This pin is tied to the CIN bit of the instruction register. It is used to indicate that a cartridge is currently in the transport. - HOL HOLE, input. This pin should be high whenever a hole is seen on the tape. A high to low transition of this pin will set the HOLE bit of the instruction register. - WPR Write prevent, input. This pin is connected to the WPR bit of the instruction register. It should be high when the cartridge is write protected. - CLK Clock, input. This is the external clock input to the chip. It needs to be a 4MHz, 4V square wave. - FF Frequency Feedback, input. This is the tach pulse input to the chip. It is used to control the motor, count tach pulses and detect gaps. There must be 968 rising edges for each 1 inch of tape. - THR Threshold, input. This pin is used to indicate that the signal off the magnetic head is above a specified threshold value. Internally high frequency noise will be rejected from this pin. Threshold is used to detect gaps when the tape is moving faster than 22 in/s and furnishes an enable signal for the FR pin - $\overline{\text{LTCH}}$ Latch, input. When this pin is grounded the levels on the $\overline{\text{PAO}}$ , $\overline{\text{PAI}}$ , $\overline{\text{PA2}}$ , $\overline{\text{PA3}}$ , $\overline{\text{ICI}}$ , and $\overline{\text{IC2}}$ pins are latched internally at their current levels. This allows for multiplexing the $\overline{\text{IOD}}$ lines with these addressing lines. - FR Flux reversal, input. This pin indicates that a flux reversal has been seen off the magnetic head. Internally high frequency noise is rejected and this signal will only be recognized after a low to high transition of the THR pin. There should be only one transition for each flux reversal seen. FR is used during read instructions to time the length of a bit and for gap detection when the tape speed is less than or equal to 22 in/s. - INIT Initialize, input. This initializes the TACO chip. Initialize should remain grounded until all power supplies are valid and the clock input is stable. - INT Interrupt, input. This pin indicates that an interrupt poll is in progress. (The chip will be unaddressed while INT is low) - $\overline{PAn}$ Peripheral Address, input. These are the address pins of TACO. TACO will be addressed when $\overline{PA3}$ through $\overline{PAO}$ are all grounded. These pins can be latched internally by the $\overline{LTCH}$ pin. - WDT Write Data, output, open-collector. This pin should be used to select the direction of current through the magnetic head. It is grounded when writing gaps, so all gaps have the same direction of flux. - WRT Write, output, open-collector. This pin should turn on the write current to the magnetic head when high. - $\overline{\text{STSEN}}$ Status enable, input. When this pin is grounded it allows the $\overline{\text{STS}}$ and $\overline{\text{FLG}}$ pins to pull low. - TOSB I/O Strobe, input. This is a timing signal for storing into a TACO register. Data is latched on the rising edge of this signal. This signal also answers an interrupt request when TACO is addressed. An IOSB will release the IR pin. - $\overline{\text{DOUT}}$ Data Out, input. This pin indicates the direction of data flow as referenced to the processor. $\overline{\text{DOUT}}$ going low will dump the addressed register on the IOD lines if TACO is addressed. - $\overline{\text{ICn}}$ input. These lines select a specified register in TACO to be read or written. These pins can be latched internally by the $\overline{\text{LTCH}}$ pin. - $\overline{\text{IR}}$ Interrupt request, output, open-collector. This pin is grounded whenever the chip is requesting an interrupt of the processor. Once grounded, the $\overline{\text{IR}}$ pin will remain grounded until an IOSB occurs with TACO addressed. - FLG Flag, output, open collector. This pin is grounded whenever TACO is addressed, STSEN is low, and the chip is ready to accept data from the processor. - STS Status, output, open-collector. This pin is grounded whenever TACO is addressed, STSEN is low, and the chip is not currently in an error condition. - PACK Poll acknowledge, output, open-collector. This pin acknowledges an interrupt poll. It will be grounded when INT is low, PA3 is low, and the chip is requesting an interrupt. ## TACO CHIP (6300) PRELIMINARY SPECIFICATIONS # II. AC CHARACTERISTICS ## 1. CLOCK | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-------------------------|------|------|------|------| | Frequency | 3.98 | 4.00 | 4.02 | MHz | | Rise Time | | | 25 | Nsec | | Fall Time | | | 25 | Nsec | | Positive Pulse Duration | 80 | 125 | 170 | Nsec | | | 1 | | | | ## 2. CAPACITANCE | SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | TEST CONDITION | |---------|------------------------------------------|-----|-----|-----|------|-------------------| | Cin (B) | Input Cap. on B:<br>DIRECTIONAL PINS | | | 10 | PF | | | Cin (I) | Input Cap. on input only pins | | | 8 | PF | | | Clp | Capacitive load on<br>IOD pins | | | 150 | PF | Worst case timing | | Clt | Capacitive load on transport output pins | | | 100 | PF | | ## 3. WRITE CYCLE TIMING (REF. TIMING DIAGRAM #1) | SYMBOL | PARAMETER | REF. POINT | MIN | TYP | MAX | UNITS | |--------|-------------------------------------------------------|---------------------|-----|-----|-----|-------| | TI | Peripheral Address Valid | IOSB going<br>false | 400 | | | NS | | T2 | Int Flase | false | 400 | | | NS | | Т3 | Leading Edge of Reg. Code<br>true (IC1-IC2) | false | 250 | | | NS | | T4 | Dout True | false | 200 | | | NS | | T5 | IOSB Pulse width | | 200 | | | | | Т6 | Leading Edge of IOD Data True | IOSB Going false | 50 | | | NS | | T7 | Trailing Edge of per.add.,<br>INT.and Reg. code true. | IOSB Going<br>false | 50 | | | NS | | T8 | Trailing Edge of IOD Data<br>true | IOSB Going<br>false | 80 | | | NS | | | | | | | | | # TACO CHIP (6300) PRELIMINARY SPECIFICATIONS Cont'd ## II. AC CHARACTERISTICS ## 4. READ CYCLE TIMING (REF. TIMING DIAGRAM #2) | SYMBOL | PARAMETER | Ref. Point | Min | Тур | Max | Units | |---------|------------------------------------------|-----------------------|-------|-----|-----|-------| | T20 | Peripheral Address Valid | Data Valid | 300 | | | Nsec | | T21 | Int. False | Data Valid | 300 | | | Nsec | | T22 | Leading Edge of Reg. Code True (IC1-IC2) | Data Valid | 300 | ø | | Nsec | | T23 | Dout False | Data Valid | 50 | | | Nsec | | T24 | Bus Drive True | Data Valid | 0 | | | Nsec | | T25 | Bus Drive True | Dout True | 10 | | 75 | Nsec | | T26 | Data Not Valid | Dout True | 10 | | 75 | Nsec | | 5. INTE | ERRUPT POLL TIMING, (REF. TIMING D | DIAGRAM #3) | | | | | | SYMBOL | PARAMETER | Ref. Point | Min | Тур | Max | Units | | Ta | IR True | Pack True | 85 | | | Nsec. | | Tb | INT true | Pack True | 75 | | | Nsec. | | Тс | PA3 true | Pack True | 75 | | | Nsec. | | Td | Dout False | Pack True | 40 | | | Nsec. | | Те | IR false | Pack Releas | e 20 | | 50 | Nsec. | | Tf | INT False | Pack Releas | se 20 | | 50 | Nsec. | | Tg | PA3 False | Pack Releas | e 20 | | 50 | Nsec. | | Th | Dout True | Pack Releas | se 10 | | 25 | Nsec. | | 6. FLG | AND STS TIMING (REF TIMING DIAGRA | AM #4) | | | | | | SYMBOL | PARAMETER | Ref. Point | Min | Тур | Max | Units | | Tu | Peripheral add true | STS or FLG<br>true | 200 | | | Nsec. | | Tv | Status enable true | STS or FLG<br>true | 100 | | | Nsec | | Tw | Peripheral add false | STS or FLG<br>release | | | 200 | Nsec | | Tx | Status enable false | STS or FLG<br>release | | | 100 | Nsec | | | | | | | | | | | | | | | | | | | | | 1 | | | 1 | | 7 | | | | | | | | |-------------------------------------------------------------|----------|------------------|-------------------|---------------------------------|----------------|----------------|-------------| | | ITEM | QTY. | MATERIAL-D | MATERIAL-DESCRIPTION | MAT'L-PART NO. | MAT'L-DWG. NO. | MAT'L-SPEC. | | DO NOT SCALE THIS DRAWING | DRAWN BY | | B THAKER 11-23-76 | 11-23-76 THO CHIP 40-6350 | 0589-04 | | | | UNLESS OTHERWISE SPECIFIED, | ENGINEER | BA | Bayer 11-23-76 | 11-23-76 INTERRUPT POIL TIMING. | 1 TIMING, | HEWLEIT | PACKARD | | DIMENSIONS ARE IN INCHES. TOLERANCES .XX ± .02 .XXX ± .005 | RELEASE | RELEASE TO PROD. | | NEXT ASSEMBLY | 6 # 3 | PART NUMBER | | SUPERSEDES DWG. SCALE FINISH