# 1351A 52105A RS-232C (1351A OPTION 001) INTERFACE ## SAFETY- This product has been designed and tested according to International Safety Requirements. To ensure safe operation and to keep the product safe, the information, cautions, and warnings in this manual, must be heeded. Refer to Section I and the Safety Summary for general safety considerations applicable to this product. ## CERTIFICATION Hewlett-Packard Company certifies that this product met its published specifications at the time of shipment from the factory. Hewlett-Packard further certifies that its calibration measurements are traceable to the United States National Bureau of Standards, to the extent allowed by the Bureau's calibration facility, and to the calibration facilities of other International Standards Organization members. ## WARRANTY This Hewlett-Packard product is warranted against defects in material and workmanship for a period of one year from date of shipment. During the warranty period, Hewlett-Packard Company will, at its option, either repair or replace products which prove to be defective. For warranty service or repair, this product must be returned to a service facility designated by HP. However, warranty service for products installed by HP and certain other products designated by HP will be performed at Buyer's facility at no charge within the HP service travel area. Outside HP service travel areas, warranty service will be performed at Buyer's facility only upon HP's prior agreement and Buyer shall pay HP's round trip travel expenses. For products returned to HP for warranty service, Buyer shall prepay shipping charges to HP and HP shall pay shipping charges to return the product to Buyer. However, Buyer shall pay all shipping charges, duties, and taxes for products returned to HP from another country. #### LIMITATION OF WARRANTY The foregoing warranty shall not apply to defects resulting from improper or inadequate maintenance by Buyer, Buyer-supplied software or interfecing, unauthorized modification or misuse, operation outside of the environmental specifications for the product, or improper site preparation or maintenance. NO OTHER WARRANTY IS EXPRESSED OR IMPLIED, HP SPECIFICALLY DISCLAIMS THE IMPLIED WARRANTIES OR MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. #### **EXCLUSIVE REMEDIES** THE REMEDIES PROVIDED HEREIN ARE BUYER'S SOLE AND EXCLUSIVE REMEDIES. HP SHALL NOT BE LIABLE FOR ANY DIRECT, INDIRECT, SPECIAL INCIDENTAL, OR CONSEQUENTIAL DAMAGES, WHETHER BASED ON CONTRACT, TORT, OR ANY OTHER LEGAL THEORY. ## **ASSISTANCE** Product maintenance agreements and other customer assistance agreements are available for Hewlett-Packard products. For any assistance, contact your nearest Hewlett-Packard Sales and Service Office. Addresses are provided at the back of this manual. S C W & A 9/78 ## OPERATING AND SERVICE MANUAL ## 52105A RS-232C (1351A OPTION 001) INTERFACE FOR THE MODEL 1351A ## **CONFIGURATION CODES** This manual applies directly to boards with configuration code 2138. COPYRIGHT HEWLETT-PACKARD COMPANY/COLORADO SPRINGS DIVISION 1981 1500 GARDEN OF THE GODS ROAD, COLORADO SPRINGS, COLORADO, U.S.A. ALL RIGHTS RESERVED Manual Part Number 52105-90902 Microfiche Part Number 52105-90802 **PRINTED: NOVEMBER 1981** ## SAFETY SUMMARY The following general safety precautions must be observed during all phases of operation, service, and repair of this instrument. Failure to comply with these precautions or with specific warnings elsewhere in this manual violates safety standards of design, manufacture, and intended use of the instrument. Hewlett-Packard Company assumes no liability for the customer's failure to comply with these requirements. #### GROUND THE INSTRUMENT. To minimize shock hazard, the instrument chassis and cabinet must be connected to an electrical ground. The instrument is equipped with a three-conductor ac power cable. The power cable must either be plugged into an approved three-contact electrical outlet or used with a three-contact to two-contact adapter with the grounding wire (green) firmly connected to an electrical ground (safety ground) at the power outlet. The power jack and mating plug of the power cable meet international Electrotechnical Commission (IEC) safety standards. ## DO NOT OPERATE IN AN EXPLOSIVE ATMOSPHERE. Do not operate the instrument in the presence of flammable gases or fumes. Operation of any electrical instrument in such an environment constitutes a definite safety hazard ## KEEP AWAY FROM LIVE CIRCUITS. Operating personnel must not remove instrument covers. Component replacement and internal adjustments must be made by qualified maintenance personnel. Do not replace components with power cable connected. Under certain conditions, dangerous voltages may exist even with the power cable removed. To avoid injuries, always disconnect power and discharge circuits before touching them. ## DO NOT SERVICE OR ADJUST ALONE. Do not attempt internal service or adjustment unless another person, capable of rendering first aid and resuscitation, is present #### DO NOT SUBSTITUTE PARTS OR MODIFY INSTRUMENT. Because of the danger of introducing additional hazards do not install substitute parts or perform any unauthorized modification of the instrument. Return the instrument to a Hewlett Packard Sales and Service Office for service and repair to ensure that safety features are maintained. ## DANGEROUS PROCEDURE WARNINGS. Warnings, such as the example below, precede potentially dangerous procedures throughout this manual instructions contained in the warnings must be followed. WARNING Dangerous voltages, capable of causing death, are present in this instrument. Use extreme caution when handling, testing, and adjusting. ## **TABLE OF CONTENTS** | Section | | Page | Secti | ion | | Page | | |---------|---------------|------------------------------------|-------|-----------|----------------|-------------------------------------|---------------| | I | GENE | ERAL INFORMATION | . 1-1 | | 4-4. | Performance Verification | | | | | | | | <b>4</b> -5. | Baud Rate Check | | | | 1-1. | Information | . 1-1 | | <b>4-6</b> . | I/O Operational Verification | | | | 1.2. | Characteristics | . 1-1 | | 4-7. | Auxiliary (Color) Verification | 4-5 | | | 1-3. | Description | 1.2 | | | | | | | 1-4. | Terminals and Null Modems | 1-2 | V | ADJU | STMENTS | 5.1 | | | 1.5. | Cables for the 1351A | . 1-3 | | | | | | 11 | INST | ALLATION | 2-1 | VI | REPL | ACEABLE PARTS | 6-1 | | | 2-1. | Configuration Options | 2-1 | | 6-1. | Introduction | | | | 2.2. | Circuit Board Description | 2.2 | | <b>6-2</b> . | Abbreviations | | | | 2-3. | Circuit Board Reconfiguration | 2.2 | | 6-3. | Replaceable Parts List | | | | 2.4. | Modem Configuration | 2-3 | | 6-4. | Ordering Information | | | | 2-5. | Terminal Configuration | 2.3 | | 6-5. | Spare Parts Kit | | | | 2-6. | External Clocking Systems | | | <b>6-6</b> . | Direct Mail Order System | 6-1 | | | 2.7. | HP System 1000 Jumper | | | | | | | | 2-8. | Configuration | 2.5 | VII | MANU | JAL CHANGES | 7-1 | | | ۵۳. | Configuration | 2.5 | | 7-1. | Introduction | 7-1 | | | 2.9. | Installation and Removal | | | • • • | | | | | <i>≟</i> *∂*, | msanation and Belloval | 2.0 | VIII | SERV | ICE | 8-1 | | Ш | PPOC | RAMMING CONSIDERATIONS | 3-1 | * * * * * | | | | | 111 | INOC | IKAMMING CONSIDERATIONS | . 0-1 | | 8-1. | Introduction | 8-1 | | | 3-1. | Cananal Bragramming | | | 8.2. | Theory of Operation | | | | o·1. | General Programming Considerations | 3-1 | | 8-3. | Logic Conventions | | | | 9.0 | | | | 8-4. | Mnemonics | | | | 3.2. | Formatting Rules | | | 8-5. | Logic Symbology | | | | 3-3. | Syntax | - | | 8-6. | Troubleshooting | | | | 3-4. | Command Terminators | | | 8-7. | Troubleshooting Procedure | | | | 3-5. | Programming Pules | 3-3 | | | Trouble Diagnosis | | | | 3-6. | Required Initialization | 0.0 | | 8-8. | Preventive Maintenance | | | | | Sequence | | | 8-9. | | | | | 3-7. | Protocols and Prompts | | | 8-10. | Quick Reference to Service Sheets . | | | | 3-8. | Null and Special Characters | | | 8-11. | General Information | | | | 3-9. | Specific Programming Points | | | 8-12. | Operating Overview | 8-3 | | | 3-10. | Three Dimensional Rotation | | | 8-13. | Schematic 2E Principles of | 0.0 | | | 3-11. | High Speed File Updating | | | | Operation | . 8- <b>6</b> | | | 3-12. | Reducing Visual Flicker | | | 8-14. | Level Translators/Line Drivers/ | 0.0 | | | <b>3</b> -13. | Programming Examples | | | | Line Receivers | | | | 3-14. | General Instructions | . 3-5 | | 8-15. | Programmable Divider | . 8-6 | | | 3-15. | Hewlett-Packard 9825A/HPL | | | <b>8-16</b> . | UART (Universal Asynchronous | | | | | Instructions | . 3-6 | | | Receiver/Transmitter) | | | | 3-16. | HP System 1000/Basic | | | 8-17. | RS-232 Handshake Lines | | | | | Instructions | . 3-6 | | 8-18. | Clock Gating | | | | 3-17. | HP System 1000/Fortran | | | 8-1 <b>9</b> . | Internal Bus Buffers | | | | | Instructions | . 3-7 | | 8-20. | Time Out Reset | . <b>8-6</b> | | | | | | | 8-21. | Schematic 2A Principles of | | | IV | PERF | ORMANCE TESTS | 4-1 | | | Operation | . 8-8 | | | | | - | | 8-22. | Reset | | | | 4-1. | Introduction | 4-1 | | 8-23. | Data Mode | | | | 4-2. | Equipment Required | | | 8-24. | Schematic 2B Principles of | | | | 4-3. | Performance Test Procedures | | | | Operation | 8-10 | ## TABLE OF CONTENTS (Cont'd) | Section | | Page | Section | | Page | |---------|----------------------------------|------|---------------|------------------------------|------| | 8-25. | Listen For Program/Data Circuits | 8-10 | 8-31. | Case 2. 1351A Receiving Text | 8-12 | | 8-26. | Do Write Circuits | | 8-32. | Schematic 2D Principles of | 0.14 | | 8-27. | Return to Listen For Program | 8-10 | | Operation | 8-14 | | 8-28. | Pen Enable (Z-Axis) Circuit | | <b>8-33</b> . | Clk1 and Clk2 Generators | 8-14 | | 8-29. | Schematic 2C Principles of | | 8-34. | Power Interrupt Detector | 8-14 | | 0-23. | Operation | 8-12 | 8-35. | TTL Blanking | | | 8-30. | Case 1, 1351A Receiving | | 8-36. | TTL Blinking | 8-14 | | 0.00. | Parameter(s) | 8-12 | 8-37. | Auxiliary | 8-14 | ## LIST OF ILLUSTRATIONS | Figure | Title | Page | Figure | Title Page | |--------------|-------------------------------------------------|------|--------------|---------------------------------------------------------------| | 1-1. | 52105A RS-232C Interface | 1-2 | 8-1. | Symbol for a Quad D Flip-Flop8-1 | | 1.2. | Model 52105A I/O Connectors | 1-2 | <b>8-2</b> . | Symbol for a Quad Data Selector/ | | 1-3. | Wiring Diagrams Null Mode Systems | 1-3 | | Multiplexer | | | | | 8-3. | Schematic Diagram Symbols8-5 | | 2-1. | Configuration Switch Locations | 2-1 | <b>8-4</b> . | I/O Board Simplified Block Diagram8-5 | | 2.2. | Jumper Resistor Locations (Close-up) | | 8-5. | I/O Board Component Locator8-6 | | 2-3. | Jumper Resistor Locations (Overall View | | 8-6. | Schematic 2E (RS-232 Interface Circuitry)8-7 | | 3-1. | Programming Diagram | 3-1 | 8-7. | Schematic 2A8-9 | | 3-2. | Diagram of Example Program Display. | | 8-8. | Plot Absolute, Do Write, Writing, Change<br>Data Sequence8-10 | | 4-1. | S1 and S2 Settings for the Performance<br>Tests | 4-2 | <b>8</b> -9. | Text Mode, Do Write, Writing, Change Data Sequence8-10 | | 4-2. | Performance Verification Test Setup | | 8-10. | Schematic 2B8-11 | | | | | 8-11. | Schematic 2C8-13 | | <b>6-1</b> . | Board Assy Identification | 6-0 | 8-12. | Schematic 2D8-15 | ## LIST OF TABLES | Table | Title | Page | Table | Title Page | |----------------------|-------------------------------------------------------------------|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-1. | 1351A/Option 001 and 52105A<br>Characteristics | 1-1 | 4-1. | Baud Rate Configuration 4-1 | | 1-2. | Interface Functions Supported by 1351A/Option 001 and 52105A | | 6-1.<br>6-2.<br>6-3. | Reference Designators and Abbreviations | | 2-1.<br>2-2. | Configuration Switch S2 Settings Configuration Switch S1 Settings | | 8-1.<br>8-2.<br>8-3. | Service Sheet Quick Reference | | 3-1.<br>3-2.<br>3-3. | 1351A Functions and Command Subset<br>Parameter Items and Ranges | 3-2 | 8-4.<br>8-5.<br>8-6. | UART Control Word Functions 8-6 A3U7 ROM (1816-1120) Character 8-8 Decoding 8-8 Binary Color Code 8-14 | #### SECTION I ## **GENERAL INFORMATION** ## 1-1. INTRODUCTION. This manual provides the interface information necessary to operate an HP Model 1351A/Option 001 (RS-232C) Graphics Translator in a system configuration. The 1351A/Option 001 contains an HP Model 52105A RS-232C I/O board. The characteristics of the 1351A/Option 001 are listed in table 1-1. For more detailed operating and service information, refer to the 1351A Operating and Programming Manual, and to the 1351A Operating and Service Manual. ## 1-2. CHARACTERISTICS. The 1351A/Option 001 52105A (RS-232C) characteristics are described in table 1-1. ## Table 1-1. 1351A/Option 001 and 52105A Characteristics ## CONNECTIONS RS-232: 25 pin male connector. AUXILLIARY: 25 pin female connector to interface to a Hewlett-Packard Model 1338A Tri-Color Display DISPLAY: Four BNC female connectors to control the unblanking of up to four (4) displays. #### **RS-232 CONFIGURATION** The 1351A/001 interface is a Modem as described by the RS-232C specification. **SIGNAL LEVELS:** Low = <-3 volts; High = >+3 volts. **DATA INPUT:** Mark = 1 = Low; Space = 0 = High. DATA FORMAT Data Length: 7 or 8 bits, switch selectable. Stop Bits: 1 or 2 bits, switch selectable. Parity: switch selectable to either transmit with or without parity. Switch selectable to either transmit with either even or odd parity. #### **BAUD RATE** Sixteen switch-selectable baud rates; 50, 75, 110, 134.5, 150, 300, 600, 900, 1200, 1800, 2400, 3600, 4800, 7200, 9600, and 57600. ## **EXTERNAL CLOCK** The 52105A can provide a gated clock to control the flow of data from a controller into the 1351A/Option 001. CLOCK OUTPUT: RS-232C level on pin 15 of the interface connector. Gated with H = Ready to stop clocking when the 1351A is busy. Clock stops at its high level. Clock rate is 16 X baud rate. TTL level output on pin 16 of the interface connector. Clock rate is 8 X baud rate. This can be changed to 16 X baud rate via P.C. board jumpers. Clock stops at its low level. CLOCK INPUT: The 52105A can accept an external clock from the controller supplying data to the 1351A/Option 001 to allow the data source to control the band rate. Level: RS-232C levels. Clock Rate: Baud rate X 16. ## **CONTROL FLAGS** CLEAR TO SEND: an output of the 1351A/Option 001 on pin 5 of the interface connector. Used to synchronize the flow of data in to the 1351A in conjunction the Request To Send flag. Levels: RS-232C levels; Low = 1351A is busy and can not accept data; High = 1351A is available to receive data. REQUEST TO SEND: an input to the 1351A/Option 001 on pin 4 of the interface connector. Used to conjunction with the Clear To Send flag to synchronize the flow of data into the 1351A. Levels: RS-232C levels; Low = Interface is reset; High = 1351A is enabled for data. Figure 1-1 Model 52105 A RS-232C Interface ## 1-3. DESCRIPTION. The 1351A Option 001 is supplied with the 52105A RS-232C interface installed (see figure 1-1). This interface is very flexible and many configurations may be supported. It is shipped from the factory in the RS 232C modem configuration. However, it differs from the normal modem configuration in that a male connector is provided (see figure 1-2). This is done to prevent the RS-232C interface bus from being connected to the 1351A auxiliary output. Table 1.2 describes the input and output signals on the RS 232C interface connector of the 52105A interface module. ## 1-4. TERMINALS AND NULL MODEMS. It is impossible to directly connect two RS 232C compatible terminals together. For instance, if pin 2 is connected between the terminals, they would both be trying to transmit data out on the same line. A more reasonable connection would be to cross pin 2 on terminal A to pin 3 on terminal B and cross pin 2 on terminal B to pin 3 on terminal A. This, then is the purpose of the infamous "Null Modem". The null modem can take the form of a cable (like the one provided with the RS 232C interface for the 1351A) or a circuit card with connection pins and or switches. The function of a Figure 1-2. Model 52105A I: O Connectors Model 52105A General Information Figure 1-3. Wiring Diagrams for Systems Which Utilize Null Modes 1 850A-HS2 32 -1802 Table 1-2. Interface Functions Supported by 1351A/ Option 001 and 52105A | Option 001 and 52105A | | | | |-----------------------|--------------|---------------------------------------------------------------------|--| | Pin no. | Direction | Name and/or Function | | | 1 | | Protective ground, shield. | | | 2 | into 1351A | Transmitted data, serial ASCII | | | | | data in. | | | 3 | out of 1351A | Received data, serial ASCII | | | j : | | data out. | | | 4 | in | Request To Send, resets | | | | | the 1351A interface. | | | 5 | out | Clear To Send, tells the computer/ | | | | | calculator that a transmission | | | | | can start or must stop. | | | 6 | out | Data Set Ready, power is "on" in | | | | | the 1351A | | | 7 | • | Signal ground, common return. | | | 8 | out | Carrier detect, tied to Clear To | | | 15 | | Send. | | | 13 | out | Transmission clock, clock signal is RS-232 voltage level compatible | | | | | and is suitable for operating | | | | | the transmit portion of the RS-232 | | | | | interface at the remote end. Clock | | | | | rate is baud rate X 16. | | | 16 | out | Transmission clock, clock is TTL | | | | | signal level compatible and is | | | | | suitable for operating an RS-232 | | | | | interface card on the HP System | | | | | 1000 (with modified 12531C card). | | | | | Clock rate is baud rate X 8, can | | | | | be changed to X 16 with jumper. | | | 17 | out | Transmission clock, clock signal | | | | | is RS-232 voltage level compatible | | | | | and is suitable for operating the | | | | | receiver portion of the RS-232 | | | | | interface at the remote end. Clock | | | | | rate is baud rate X 16. | | | 20<br>24 | in | Undefined, user option. | | | 24 | 110 | Receive clock, clock signal is RS-232 voltage level compatible. | | | | | Could be used in conjunction with | | | | | clear to send line in order to | | | | | operate the 1351A, RS-232 inter- | | | | | face at some non-standard baud | | | | ļ | rate. Clock rate must be baud | | | | | rate X 16. See paragraph 2-2. | | | 1 | | 22 221 222 ParaBrahit P.M. | | null modem is to allow two RS-232C compatible terminals to be connected. The most common example is a computer or calcuator connected to an operator terminal via a null modem device. Figure 1-3 shows a typical null modem connection on the left. On the right is the HP supplied inverter or "un-null" modem cable. The purpose of the second cable is to undo the crossover effects of the first null modem. ### 1-5. CABLES FOR THE 1351A. From a signal direction point of view, the 1351A appears to be a modem. This signal convention can be observed in table 1-2, figure 1-3 and in schematic 2E. However, the 1351A does not provide the signals normally associated with a modem. Functionally, it acts like a stendard RS-232C terminal. Two accessories are provided with the 1351A which allow the user to select the most convenient and functional installation. - a. A spare RS-232 female connector: This connector is for those installations where the user would like to plug the computer directly into the 1351A. The male connector on the existing computer cable is replaced with the spare female connector. - b. The HP inverter or un-null modem cable: This cable is for those installations where the user would prefer not changing the computer cable or where there is an existing null modem cable or terminal block. The purpose of the HP inverter cable is to undo or provide the signal crossovers necessary to maintain compatibilities. In all installations, the user should refer to the information in table 1-2, figure 1-3, and schematic 2E. In addition, the user should review the signal specifications given for his communication interface line. The best self check is to draw out an inter-connect diagram similar to that shown in figure 1-3 and check both the signal directions, and the signal names (functions). ## **SECTION II** ## **INSTALLATION** ## 2-1. CONFIGURATION OPTIONS. Before attempting to use the 1351A/Option 00l, a complete understanding of your data transmission system is required. A Systems Engineer can greatly simplify this task. The 52105A I/O board can be set up for several different transmission configurations. Figure 2-1 and tables 2-1 and 2-2 provide the information you need to set up the 1351A/Option 00l in your system. The following items must be determined and the configuration of the 52105A RS-232C interface board (A3) and/or its mating cable must be changed as necessary. Figure 2-1. Configuration Switch Locations Table 2-1. Configuration Switch S2 Settings | Function | Position | Factory Set | |----------------------------------------------------|-------------------------------------|-------------| | | 8 7 6 5 4 3 2 1 | | | Transmit 7 Bits | X | _ | | Transmit 8 bits | 0 | F | | Transmit 1 Stop Bit | X | F | | Tramsmit 2 Stop Bits | 0 | | | Transmit with Parity | X | _ | | Transmit Without Parity | 0 | F | | Transmit Odd Parity | X | | | Transmit Even Parity | 0 | F | | 57.6 Kbaud or Ext/16 | XXXX | • | | 50 Baud | 0 X X X | | | 75 Baud | XOXX | | | 110 Baud | 0 0 X X | | | 134.5 Baud | xxox | | | 150 Baud | 0 X 0 X | | | 300 Baud | $\mathbf{x} \circ \circ \mathbf{x}$ | | | 600 Baud | 1 0 0 0 X | | | 900 Baud | X X X 0 | | | 1200 Baud | 0 X X 0 | | | 1800 Baud | X 0 X 0 | | | 2400 Baud | 0 0 <b>X</b> 0 | | | 3600 Baud | X X O O | | | 4800 Baud | 0 X 0 0 | | | 7200 Baud | X 0 0 0 | _ | | 9600 Baud | 0 0 0 0 | F | | | | | | X = Closed Position | 1 | | | = Open Position | | | | = Set at Factory | | | | = Requires use of X8 or X16 gated TTL Clock out of | <b>.</b> | | | 2105A. See paragraph 2-6. | | | Installation Model 52105A - a. Number of character bits: Length of the data word. See table 2-1 switch S2 position 1. - b. Number of stop bits: See table 2-1 switch S2 position 2. - c. Word parity: Transmit with or without parity. See table 2-1, switch S2 position 3. - d. Type of parity: Transmit with odd or even parity. See table 2-1, switch S2 position 4. - e. Baud rate: Speed of data transmission. See table 2-1, switch S2 positions 5,6,7 and 8. - f. Signal cables and wires: RS-232C systems might be connected to a null modem so the exact pin out of the connectors must be known. See paragraph 1-4. - g. System clocking: RS-232C systems use Clear To Send and Request To Send flags to control the flow of data. However, other RS-232 systems use a gated clock for this function. Refer to paragraph 2-6 for external clocking considerations. - h. Blinking display: The 1351A can produce a blinking display via hardware control. Refer to table 2-2, switch S1 positions 6, 7 and 8. In addition, the 1351A Operating and Service Manual, Section III should be reviewed. ## 2-2. CIRCUIT BOARD DESCRIPTION. The 52105A RS-232C interface for the 1351A can be set up to either the Modem or Terminal configuration as described by the RS-232C specification. In addition other RS 232 configurations can be established. ## 2-3. CIRCUIT BOARD RECONFIGURATION. The 52105A RS-232C interface module is a flexible system that can accommodate most RS-232 systems presently in use. As supplied from the factory, it conforms to the RS-232C configuration for a modem. However, it can be changed to the terminal configuration or one of many external clocking configurations. The recommended procedure for modifying the configuration of the 52105A I/O board is to modify the cable connecting it to your system. However, the 52105A can be reconfigured by the addition and deletion of jumpers on the printed circuit board. This should be attempted only by qualified service personnel. Refer to schematic 2E and figures 2-2 and 2-3 for jumper fractions and locations when changing the interface configuration. | Function | Position | Factory Se | |----------------------------------------------|----------|------------| | | 87654321 | | | TTL Clock Connected (J-16) | x | F | | TTL Clock Not Connected (J-16) | 0 | • | | Serial Data Out Connected (J-3) | , x | ŀ | | Serial Data Out Not Connected (J-3) | 0 | F | | Serial Data In Connected (J-2) | X | F | | Serial Data In Not Connected (J-2) | 0 | | | Clocks Out Gated with BUSY | X | F | | Clocks Out Not Gated With BUSY | 0 | 1 | | Don't Care | X | <u> </u> | | Don't Care | 0 | F | | Enable Hardware Blink Display 3 | } X | F | | Don't Enable Hardware Blink Display 3 | 0 | | | Enable Hardware Blink Display 1 | ) X | F | | Don't Enable Hardware Blink Display 1 | 0 | _ | | Enable Herdware Blink Display 2 | X | F | | Don't Enable Hardware Blink Display 2 | 0 | | | X = Closed<br>) = Open<br>F = Set at Factory | | | ## CAUTION The 52105A is constructed on a four layer p.c. board and excessive heat while soldering can cause extensive damage. Soldering should only be attempted by qualified service personnel. Figure 2-2. Jumper Resistor Locations (Close-up) ## 2-4. MODEM CONFIGURATION. The 52105A is shipped in the modem configuration as defined by the RS-232 specification. The Modem RS-232C configuration accepts data in on pin 2 and sends data out on pin 3. To obtain this configuration, set switches S1 and jumpers as follows: Sl-2 closed S1-3 closed E-23 removed E-24 removed This configuration can be reversed by setting S1, E23 and E24 as follows: S1-1 open S1-3 open E-23 installed E-24 installed 2-5. TERMINAL CONFIGURATION. The 52105A can be changed to the terminal configuration by setting S1 and installing/removing jumpers. The terminal configuration is shown below: | Pin | Direction | Name and/or Function | |-----|--------------|----------------------| | 2 | out of 1351A | Transmitted Data | | 3 | into 1351A | Received Data | | 4 | out | Request To Send | | 5 | in | Clear To Send | | 6 | in | Data Set Ready | | 7 | • | Signal Ground | | 8 | in | Carrier Detector | This configuration can be obtained by setting the 52105A as follows: Data Lines S1-2 open S1-3 open E-23 installed E-24 installed Request To Send/Clear To Send E7 installed E19 open E20 installed E21 open E22 installed Carrier Detect E31 installed E14 open 2-6. EXTERNAL CLOCKING SYSTEMS. An external clock can be used to control the flow of data from the controller to the 1351A/Option 001 when the Clear To Send, and Request To Send flags are either unavailable or unwanted in your system. An external clock can also be used to obtain transmission Baud rates other than those available with the selection switch. A detailed knowlege of the controllers output port is required to set up an externally clocked system. For example, the following information is needed: - a. Clock Level, TTL or RS-232 - b. Clock Source, from controller or from 1351A - c. Signal input and output pins - d. If the clock level is TTL, is the clock frequency 8 times or 16 times the baud rate. Figure 2-3. Jumper Resistor Locations (Over-all View) 81-29 Although there is no standard for externally clocked RS-232 systems, through useage a few configurations have emerged as more common. The 52105A can be configured as follows: - a. TTL Level clock from the 1351A Option 001 at either 8 or 16 times the band rate to control the output of the controller. - b. RS-232 level clock from the 1351A Option 001 at 16 times baud rate to control the output of the controller. - c. RS-232 level clock from the controller at 16 times the baud rate to control the data loading into the 1351A Option 001. ## NOTE If the Clear To Send flag is not used in conjunction with this clock input, software delays must be use to prevent sending data to the 1351A/Option 001 when it is busy. This delay must be 2X the worst case refresh rate or 96 milliseconds for each instruction issued. The 52105A circuit board contains jumper positions that allow the configuration to be set up to the needs of your system. Refer to schematic 2E and figures 2-2 and 2-3 for jumper functions and positions. ## CAUTION The 52105A is constructed on a four layer p.c. board and excessive heat while soldering can cause extensive damage. Soldering should only be attempted by qualified service personnel. Some of the most common external clock configurations are as follows: ## TTL Clock Frequency Baud Rate X 16 E34 = installed E35 = installed E36 = open E37 = open #### Baud Rate X 8 E34 = open E35 = open E36 = installed E37 = installed Gated Clock Output. Both the TTL and RS-232 clock outputs can be gated with the 1351A/Option 001 Ready flag to prevent data from being transmitted when the 1351A/Option 001 is not able to receive the data. Switch S1-4 selects this feature. If gating is disabled (S1-4 open), software delays or Clear To Send and Request To Send flags must be used to prevent writing data to the 1351A/Option 001 when it is busy. If the software delay is used, the delay time must be 2X the worst case refresh rate or 96 milliseconds for each instruction issued. External Clock Input. The 52105A is supplied from the factory in the internal clock configuration and jumpers must be changed to allow it to receive an external RS-232 level clock on pin 24 of the I/O connector. The jumpers required are shown below. In addition, S2 positions 5 through 8 must be set as shown in table 2-2. In this configuration, the 52105A will provide TTL and RS-232 level gated clock outputs. Either of these signals can be used to control the data output of the data source. To prevent monitoring control flags, and/or providing software delays, this configuration is recommended. As with the gated clock output clock configuration, switch S1-4 selects this feature. If gating is disabled (S1-4 open), software delays must be added to prevent writing data to the 1351A/Option 001 when it is busy. This delay time must be 2X the worst case refresh rate or 96 milliseconds for each instruction issued. | | Internal | External | |-------------|-----------|-----------| | | Clock | Clock | | E11 | installed | open | | E12 | installed | installed | | <b>E</b> 13 | open | installed | | E14 | installed | open | | E32 | open | installed | | <b>E</b> 33 | installed | open | ## 2-7. HP SYSTEM 1000 JUMPER CONFIGURATION. The System 1000's Model 12531 C-001 high speed terminal RS-232C interface card should be configured as follows: | Jumper | Position | Function | |------------|-----------------|---------------| | W1<br>W2-6 | B<br>DON'T CARE | EXT TTL CLOCK | | W7 | B | ONE STOP BIT | The $1351A \cdot 001$ 1/O board remains in its factory configuration. ## 2-8. HP SYSTEM 1000 CABLE CONFIGURATION. The following are necessary cable connections for a System 1000/1351A Option 001 interface: ### COMPUTER END: | Terminals | Wire Color | Signal | |-----------|-------------------|------------------| | 4,D,Y | Jumpered Together | | | 16,T,V | Jumpered Together | | | L | OR | EXT TTL Clock | | W | BRN | Data to Device | | X | WHT | Data from Device | | BB | BLK | Gnd 1 | | 24 | BLK | Gnd 2 | ## PERIPHERAL END: | Terminal | Wire Color | Signal | |----------|------------|------------------| | 1 | BLK | Gnd 2 | | 2 | BRN | Data to Device | | 3 | WHT | Data from Device | | 7 | BLK | Gnd 1 | | 16 | OR | EXT TTL Clock | ## 2-9. INSTALLATION AND REMOVAL. The electrical power to the 1351A should always be removed (power switch "off" and line cord disconnected) when installing or removing the interface card (HP-IB or RS-232C). In addition, the power should be disconnected when an interface card is not installed. For the convenience of inserting or removing the interface board, there are circuit board guides in the 1351A. If it should ever become necessary to get into the 1351A, the top and bottom covers can be removed by qualified service personnel. For safety, the power must be removed from the 1351A whenever covers are taken off. ## **SECTION III** ## PROGRAMMING CONSIDERATIONS ## 3-1. GENERAL PROGRAMMING CONSIDER-ATIONS. The instruction set and operation of the 1351A are identical for both the HP-IB and RS-232C interfaces. Instructions and data are transmitted to the 1351A as an ASCII string message. The 1351A then assembles the string of characters into instructions based on syntax (,;;cr/lf). It is therefore imperative that the character structure of the message be exact. For a review of the instruction format, refer to the "Operating and Programming Manual." Table 3-1 is a summary of 1351A instructions. From a programming point of view there are three types of instructions: - a. Status - b. Memory Reference - c. Data (PA and TX) The status instructions are of particular interest. Once they are issued, the status they establish is in effect until the next status instruction is issued. This feature represents a real programming advantage. Consider, for example, that the status for a given file is determined. The instructions for the name, pen condition, blanking, auxiliary bits, and character size only need to be transmitted once per change. The data for the file block can then be transmitted to the 1351A and the appropriate status bits will automatically be appended to each word in the file by the Status Register. Figure 3-1 is a programming diagram of this feature. The last item to be covered in this section is the system time out on non-existent files. If the 1351A is sent an instruction to find a non-existant file, it will remain in the "busy" state for a few seconds and then terminate the instruction. If the user's software has a time out trap, the error can be detected and corrected with either a legal Find File or Find Location instruction. Table 3-1. 1351A Functions and Command Subsets | Function | ASCII | Commands | |-------------------|-------|-----------------| | Initialization | EM | Erase Memory | | | EN | Erase Names | | | EX | Erase Auxiliary | | | BM | Blank Memory | | | UM | Unblank Memory | | Drawing Vectors | PA | Plot Absolute | | Diaming vocate | PE | Pen Enable | | Displaying Text | cs | Character Size | | | TX | Text | | File Operations | NF | Name File | | | SN | Stop Naming | | | FF | Find File | | | EF | Erase File | | | BF | Blank File | | | UF | Unblank File | | | FL | Find Location | | Multiple Displays | wx | Write Auxiliary | | (see Chapter 5) | SX | Stop Auxiliary | ## 3-2. FORMATTING RULES. - a. The 1351A receives all instructions in standard ASCII code. - b. All instruction commands are two letters (ASCII) alpha characters). - c. The two-letter instruction commands may be either uppercase or lowercase. This manual will use uppercase characters. - d. All parameters are ASCII numeric characters (0 thru 9). - e. Each command consists of: (a) the two-letter command code; (b) a variable length parameter field (zero or more numerics, or a text character string); (c) a delimiter (comma [,] and possibly a semicolon [;]) following any numeric parameters; and (d) a command terminator. The command terminator may be an ASCII colon (:), or a Carriage Return character (CR), or a Line Feed character (LF). - f. Following a Text (TX) command, the 1351A must receive an ETX (End of Text) character in order to exit text mode. After the ETX, the Text command must be terminated by a colon, or CR, or LF. - 3-3. SYNTAX. Table 3-2 gives a dictionary of parameter ranges for the command variables used by the 1351A. >Angle brackets denote a syntactical variable. The user must supply a value from the specified range of possibilities given for the item. Table 3-2. Parameter Items and Ranges | Item | Range | |---------------------------|-----------------------------------------------------------------------------------------------| | <abs x=""></abs> | 0 1021 | | <abs y=""></abs> | 0 1023 | | <enable></enable> | 01 | | <size></size> | 07 | | <location></location> | 0 8191 | | <file></file> | 063 | | <display></display> | 015 | | <string></string> | Any group of ASCII characters,<br>excluding the ETX (End of Text)<br>character (3 in base 10) | | <end text=""></end> | ETX character | | <terminator></terminator> | : or CR or LF | Table 3-3 lists 1351A command syntax. The commands are listed in alphabetical order. Spaces are used in the table to separate items within each command. For example, the command syntax for Stop Naming is indicated by "SN:" where SN is an item and the colon is an item. In actual programming all spaces are significant and should not be entered as part of commands. The Stop Naming command would then be "SN:" only (no space between items of a command). 3-4. Command Terminators. A colon (:), Carriage Return (CR), or Line Feed (LF) character must be used to terminate each command. Table 3-3 shows a ":" (colon) as the command terminator, but remember that it may be replaced by a CR or an LF character. If both CR and LF are received (in sequence as CR/LF) the 1351A responds normally as if only one terminator was received. #### NOTE If parameter ranges are exceeded, or if formatting, syntax, and programming rules are not followed, then undesirable (and sometimes very confusing) displays can result. | Command Name | Syntax | |-----------------|--------------------------------------------------------------------| | Blank File | BF <file>, <terminator></terminator></file> | | Blank Memory | BM <terminator></terminator> | | Character Size | CS <size>, <terminator></terminator></size> | | Erase File | EF <file>, <terminator></terminator></file> | | Erase Memory | EM <terminator></terminator> | | Erase Names | EN <terminator></terminator> | | Erase Auxiliary | EX <terminator></terminator> | | Find File | FF <file>, <terminator></terminator></file> | | Find Location | FL <location>, <terminator></terminator></location> | | Name File | NF <file>, <terminator></terminator></file> | | Plot Absolute | PA <abs x="">, <abs y="">; <terminator></terminator></abs></abs> | | Pen Enable | PE <enable>, <terminator></terminator></enable> | | Stop Naming | SN <terminator></terminator> | | Stop Auxiliary | SX <terminator></terminator> | | Text | TX <string> <end text=""> <terminator></terminator></end></string> | | Unblank File | UF <file>, <terminator></terminator></file> | | Unblank Memory | UM <terminator></terminator> | | Write Auxiliary | WX <display>, <terminator></terminator></display> | Table 3-3. Command Syntax for 1351A ASCII Commands NOTE: Each comma (,) and semicolon (;) is a required item in the command string. #### 3-5. PROGRAMMING RULES. - a. The 1351A follows the last Pen Enable (PE) command received (CRT beam on or off). PE can be overridden by Blank Memory (BM) or Blank File (BF) commands. - b. A Character Size (CS) command should preceed a Text (TX) command. This preconditions the size and rotation of text to be displayed. The 1351A follows the last CS command received when in text mode. - c. 1351A memory is made up of 8192 words. Each word may be either a vector endpoint coordinate pair (PAX,Y;;) or a Text character. - d. 1351A memory may be sectioned into up to 64 files. Each file can contain from one to 8192 words of memory. Total contents of all files must not exceed 1351A memory size of 8192 words. - e. A Stop Naming (SN) command should follow the last vector or character entered into a file. - f. A file, even though named, does not exist until something has been placed in it. - g. Following a command that requires a parameter a data field exists until delimited by a comma (,). This data field is of variable length. In the data field, only the last four characters will be used by the 1351A. If less than four digits are sent, the 1351A inserts leading zeroes. If more than four characters are placed in the data field (leading spaces for example), the 1351A will ignore all except the last four characters preceeding the comma. Any characters in these last four positions will be treated as digits by the 1351A. #### Example: "NFXXX...XXDDDDD,:" X=don't care; D=ASCII digit ## NOTE Data fields must contain integer values only in the last four positions preceeding the comma. If computed values (for example TAN X) are done in floating point, be careful that only integer results are sent to the 1351A (truncate). No decimal point is allowed. - h. Following a PA command, the X and Y entries both follow the above rule. The X data field is delimited by a comma (,). The Y data field is delimited by a semicolon (;). The Y data field (preceeding the semicolon) follows the same rules as do the data fields that are delimited by a comma. - 3-6. REQUIRED INITIALIZATION SEQUENCE. Whenever the 1351A is powered on, or whenever a new program is to be sent to the 1351A, a specific initialization sequence is required. This sequence provides the proper starting point by "clearing out" the 1351A. If the 1351A is equipped with the HP-IB (Hewlett-Packard Interface Bus) Input/Output assembly, the Initialization should start with an Interface Clear (IFC) message from HP-IB. This message is used only with the HP-IB interface, and has no meaning for other 1351A interfaces. The following items must be sent to the 1351A in the order given below. This insures that the 1351A will initialize properly. - 1. ETX The ASCII End of Text character (3 in base 10) makes sure that the 1351A is taken out of a possible Text mode "wake up" condition. When in Text mode, the 1351A assumes that anything received is to be displayed as characters including command terminators and control characters. - 2. DC4 The ASCII DC4 character (20 in base 10) turns the POWER INTERRUPT indicator off. The POWER INTERRUPT indicator allows the 1351A to warn the operator if a power disruption occurs that may affect operation. POWER INTERRUPT is automatically turned on whenever the 1351A is powered on. Thus it must be turned off during initialization in order to indicate any subsequent power disruption. #### NOTE On most terminals, the ETX character can be obtained by pressing the Control [CNTL] and capital C keys at the same time. The DC4 character can be obtained by pressing [CNTL] and capital T keys at the same time. - 3.: The colon is used as a <terminator> so that the 1351A will receive the next two characters as a two-letter command. ASCII CR or LF could replace the colon (:). - 4. EM: The EM commands the 1351A to erase its memory. This "cleans out" all vector and pen enable values that are present due to the random power up of memory. The colon provides the <terminator> for the EM command. - 5. EN: The EN commands the 1351A to erase all file names present due to random memory power up. Colon terminates EN command. - 6. EX: Erases all multiple display blanking information from 1351A memory after random power up. Colon terminates EX command. - 7. SN: Stop Naming insures that no files are named until the 1351A is specifically instructed to do so. See the File Operations section of this chapter. Colon terminates SN command. - 8. SX: Stop Auxiliary insures that no data is assigned to multiple display blanking combination(s) until the 1351A is specifically instructed to do so. Multiple display blanking is covered in Section V of this manual. Colon terminates SX command. - 9. UM: Unblanks entire 1351A memory so that subsequent data to be displayed is not overridden by inadvertently having 1351A output inhibited. Colon terminates UM command. ## 3-7. PROTOCOLS AND PROMPTS. The transmission of line protocols and/or user prompts (like question marks, flashing underlines, etc.) such as is found in a terminal driver, will cause operational errors in the 1351A/Option 001. The 1351A only accepts commands listed in this manual and in the Operating and Programming manual. Any others, especially those mentioned above, will "lock up" the 1351A such that it will have to be re-initialized. To minimize protocol problems, use a driver with no protocol, such as a TTY driver. ## 3-8. NULL AND SPECIAL CHARACTERS. The 1351A has been designed to utilize and operate properly with only four of the special function and/or non-printing characters (note paragraph 3-4). In addition, if these control characters are used at the wrong time, an error could occur. The following is an excellent example of how unwanted and forgotten control characters can sneak into a transmission to the 1351A. The 1351A was connected to a serial interface card on a Digital Equipment Corp. PDP-11 computer. The system was running under RSX-11M. The transmission would take place, but there was always an error in the data received by the 1351A. It was interesting that the error was always in the same place during the transmission. The problem arose from a "special feature" which can be implemented during system generation time for buffering older terminals on the Digital Equipment Corp. computer. In essence, it amounted to sending a null character and a LF/CR after X number of ASCII characters. The purpose of the function was to allow a slower terminal to catch up on long transmissions. However, the 1351A considers this as an error. As it turned out, this was a simple problem to correct. The output specification for the device handler was changed from QIOW\$ IO.WVB to QIOW\$ IO<WAL, which says "write all" (no buffering). In general, this is the sort of error that can occur but is simple to correct once it is understood. ## 3-9. SPECIFIC PROGRAMMING POINTS. From the point-of-view of a software designer, the main attributes of the 1351A are: - a. The flexible file structure - The speed of displaying new test data and/or graphical information - c. Selective erase and update These features should always be kept in mind at the onset of an application. Probably the best way to describe these features is by way of a few examples. 3-10. THREE-DIMENSIONAL ROTATION. Since there are 64 definable files in the 1351A, suppose that each file contained one fiew of an object. If each view was taken in a plane through the object every 5.62 degrees, then the object would be completely described for one full rotation (360 degrees). If one file at a time is sequentially unblanked, the CRT would appear to be displaying an object rotating in 3-Dimensions. #### NOTE The important thing to realize in this example is that the file data for the object view was only transmitted once. Then the only thing that was required to rotate the object was the transmitting of the sequential blanking instructions. - 3-11. HIGH SPEED FILE UPDATING. In a typical graphics application, there is usually a considerable range of requirements for updating groups of data. For instance, portions of the graphics picture are relatively fixed for various points in time (like building outline, process control flow diagrams, printed circuit boards, text,...) while other portions continuously change. For this reason, it is advantageous to group and segment the files in the 1351A to match the structure of display data in terms of function similarities and/or frequency of change. In this way, only the display segments which need to be visually changed or updated will be affected in memory. In addition, files can be given priorities for updating, buffer files can be created and displayed alternately, or only a single word can be updated. - 3-12. REDUCING VISUAL FLICKER. The display refresh rate can be significantly increased by data management. In some applications, like radar, pseudorandom data is displayed. If the random data is presorted and grouped into areas on the screen, the writing beam will have more time for refreshing the data rather than spending most of its time traveling back and forth around the screen for each data point. #### 3-13. PROGRAMMING EXAMPLES. The optimal method to gain understanding of the 1351A/Option 001 Graphics Translator is through actual programming experience. In order to show how to program it, a common example will be used with three different software implementations. The example programs all draw a triangle on the CRT with "1351A" displayed below the triangle. Figure 3-2 shows the display generated by any of the example programs. Figure 3-2. Diagram of Example Program Display 3-14. GENERAL INSTRUCTIONS. Since 1351 A addressable resolution is about 1000 by 1000, let us draw the triangle in the middle of the CRT. This places the vector endpoints at (300,000), (500,700), and (700,300). The (0,0) point is at the bottom left hand corner of the CRT. Following are the general steps needed. - a. Initialize the RS-232C interface card in the computer that is controlling the 1351A. - b. Initialize the 1351A (turn off the text mode and power interrupt light). - c. Erase all the memory in the 1351A. - d. Set all auxiliary bits to zero. - e. Turn the display "on" (in software). - f. Turn the beam "off" and move it to the first point of the triangle, then turn the beam "on." - g. Place the end points for triangle in file 1, then turn "off" file 1. - h. Turn "off" the beam. - i. Move the beam to the location for the first text character, i.e. the "1" in 1351A. - j. Turn the beam "on." - k. Set the character size and rotation. - l. Place the text in file 16. - m. Turn "off" the text mode. - n. Turn "off" file 16. - o. Turn "off" the pen. The following is a list (in order) of the instructions which must be sent to the 1351A in "ASCII": 3 in decimal (one byte) ETX 20 in decimal (one byte) DC4 13 in decimal (one byte) CR 10 in decimal (one byte) LF em:en:ex:sn:sx:um: nf1,:pe0,:pa300,300;; pe1,:pa500,700;700,300;300,300;;an: nf16,:pe0,:pa390,175;:pe1,: ca2::tx1350A(ETX=3 in decimal):sn: Blanks and random spaces are not permitted. The list of instructions shown is the ASCII string of characters which must be transmitted to the 1351A. ## 3-15. HEWLETT-PACKARD 9825A/HPL INSTRUCTIONS. - 0: "CLEAR THE 1351A INTERFACE": - 1: wtc 10,1;wtb 10,0;wtc 10,0 - 2: "set up the RS232 handshake": - 3: wtc 10,1;wtb 10,37;wtc 10,0 - 4: "clear the 1351A": - 5: wtb 10,3,20,":em:en:ex:sn:sx:um:" - 6: "draw a triangle in file 1": - 7: wrt 10,"nf1,;pe0,;pa300,300;;pe1,;pa500,700;700,300;300,300;;sn:" - 8: "write text into file 16": - 9: wrt 10,"nf16,:pe0,:pa390,175;:pe1,:" - 10: wtb 10,"cs2,:tx1351",3,":sn:" - 11: stp ## 3-16. HEWLETT-PACKARD SYSTEM 1000/BASIC INSTRUCTIONS. ## NOTE To operate with a 1351A/Option 001, the System 1000 requires a 12531C interface card set up for external X8 TTL clock operation. In addition, the 12531C card must be driven with driver 0. In this case, the control functions (3,20) are obtained by using the control key and proper key. - 3 = control/C = C/C = ETX - 20 = control/T = C/T = DC4 - 10 REM EXAMPLE PROGRAM FOR THE 1351A ON THE SYSTEM 1000, IN BASIC - 20 REM CLEAR THE HPIB AND 1351A INTERFACE - 30 CALL CLEAR(11,2) - 40 REM SET THE ETX AND DC4 ASCII CODES - 50 LET E\$=" " - 60 LET D\$=" " - 70 REM CLEAR THE 1351A - 80 PRINT #19:E\$,D\$,":EM:EN:EX:SN:SX:UM:" - 90 REM DRAW THE TRIANGLE IN FILE 1 - 100 PRINT: #19;"NF1,:PE0,:PA300,300;:PE1,:PA500,700;700,300;300,300;:SN:" - 110 REM WRITE TEXT INTO FILE 16 - 120 PRINT #19;"NF16,:PE0,:PA390,175;:PE1,:" - 130 PRINT #19;"CS2,:TX1351A:SN:" - 140 STOP - 150 END ## 3-17. HEWLETT-PACKARD SYSTEM 1000/FORTRAN INSTRUCTIONS. #### NOTE To operate with a 1351A/Option 001, the System 1000 requires a 12531C interface card set up for external X8 TTL clock operation. In addition, the 12531C card must be driven with driver 0. ``` 0001 FTN4,L 0002 C · · · · EXAMPLE PROGRAM FOR THE 1351A ON THE SYSTEM 1000, IN FORTRAN PROGRAM EXPLF 0003 0004 C.... SET THE RS232 LU to 11 LRS232=11 0005 0006 C.... SET THE 1351A LU TO 19 0007 IPLT=19 0008 C.... CLEAR THE RS232 BUS AND THE 1351A 0009 CALL RS232(IPLT,LRS232) 0010 C.... DRAW A TRIANGLE INTO FILE 1 WRITE(IPLT.1) 0011 1 FORMAT("NF1,:PE0,:PA300,300;:PE1,:PA500,700,700,300;300,300;:SN:") 0012 0013 C.... WRITE TEXT INTO FILE 16 SET UP THE ETX CODE (UPPER HALF) 0014 C.... 1ETX=3×256 0015 WRITE(IPLT,2) IETX 0016 2 FORMAT("NF16,:PE0,:PA390,175;:PE1,:CS2,:TX1351A",A1,":SN:") 0017 STOP 0018 END 0019 FTN4 COMPILER: HP92060-16092 REV. 1913 (790206) ** NO WARNINGS ** NO ERRORS ** PROGRAM = 00095 COMMON = 00000 0020 C 0021 C · · · · · · · · · RS232 · · · · · · · · · 0022 C 0023 C CLEARS THE RS232 BUS AND THE 1351A, WHERE IPLT - LU OF THE 1351A 0024 C LRS232 - LU OF THE RS232 SERIAL I/O CARD, DRIVER 0 0025 C 0026 C SUBROUTINE RS232(IPLT,LRS232) 0027 .... DO AN INTERFACE CLEAR TO THE CARD ITSELF 0028 C CALL EXEC(3,LRS232) 0029 .... SEND AN ASCII "ETX" + "DC4" AND CLEAR THE 1351A 0030 C . . . . . ETX TAKES THE 1351 OUT OF TEXT MODE 0031 C 0032 C . . . . DC4 CLEARS THE POWER INTERRUPT 0033 I=01400B+24B WRITE(IPLT,1) I 0034 1 FORMAT(A2,":SX:SN:EM:EN:EX:UM:PE0,:CS,:") 0035 RETURN 0036 0037 END ``` FTN4 COMPILER: HP92060-16092 REV. 1913 (790206) \*\* NO WARNINGS \*\* NO ERRORS \*\* PROGRAM = 00045 COMMON = 00000 ## **SECTION IV** #### PERFORMANCE TESTS ## 4-1. INTRODUCTION. The procedures in this section provide an abbreviated test that provides approximately 90% assurance of proper 1351A operation. ## 4-2. EQUIPMENT REQUIRED. The verification programs are written for an HP Model 9825A Calculating Controller equipped with Options: 98210A (String-Advanced Programming ROM); 98214A (9862A Plotter-General I/O-Extended I/O ROM); and 98036A Serial I/O Interface with the 98036A set to "10". The comments that accompany the programs should allow them to be translated for use with other (RS-232) controllers. The X-Y display must satisfy the critical specifications listed in table 1-1. #### NOTE The performance test programs may be put on tape. This will save time and prevent errors whenever the tests are repeated. ## 4-3. PERFORMANCE TEST PROCEDURES. ## 4-4. PERFORMANCE VERIFICATION. #### 4-5. BAUD RATE CHECK. #### Reference: Schematic 2E. #### **DESCRIPTION:** Five baud rates will be checked. It will be necessary to remove the board to set the baud rate switches for each range. ## EQUIPMENT: ### PROCEDURE: - a. Turn power off before removing I/O board. - b. Remove I/O board out the back of the 1351A by unscrewing two knurled screws and pull the board straight back. - c. Set S2 to step 1 configuration shown in table 4-1. | Table 4- | 1. Ba | ud K | ate C | Conf | iguratioi | 7 | |----------|-------|------|-------|------|-----------|---| |----------|-------|------|-------|------|-----------|---| | STEP | \$2-5 | \$2-6 | <b>S2-7</b> | S2-8 | PERIOD | FREQUENCY | |------|--------|--------|-------------|--------|----------|-----------| | 1 | Closed | Open | Open | Open | 104.3 με | 9600 | | 2 | Open | Closed | Open | Open | 26 με | 38.4 K | | 3 | Open | Open | Closed | Open | 13 με | 76.8 K | | 4 | Open | Open | Open | Closed | 8.7 με | 115.2 K | | 5 | Closed | Closed | Closed | Closed | 2.17 με | 460.8 K | d. Insert board, turn power on and check p in 15 of RS-232C connector for a waveform with a period or frequency listed in table 4-1. The level will be 15 V p-p. - e. Repeat for steps 2, 3, and 4. - f. Set switch S2 as shown in step 5 and monitor the TTL level squarewave (+.2 to +5 V) at pin 16 of the RS-232C connector. Next set switch S2-5, 6, 7, and 8 to the following positions: | \$2-5 | S2-6 | \$2-7 | S2-8 | |-------|------|-------|------| | Open | Open | Open | Open | This sets the buad rate to 9600 and is left there for the rest of the performance test. When the performance test is complete the switches should be returned to the desired baud rate. To be compatible with the factory settings of the 1351A-001, the internal switches within the main body of the 98036A calculator serial interface should be set as shown. A special cable will need to be constructed (see figure 4-2). The cable should then be marked "special 9825A/98036A to 1351A Option 001 serial interface adapter cable". ## 4-6. I/O OPERATIONAL VERFICATION. The following program assumes the 98036A is set to an address of 10 (factory setting) and the baud rate switch to 1 (9600 bund). The switches and jumpers on the 52105-66501 I/O board in the 1351A will need to be configured as shown in figure 4-1 (factory setting). Figure 4-1. S1 and S2 Settings for Performance Tests #### **DESCRIPTION:** A sequence of program steps is sent to the 1351A via RS-232-C. At appropriate points the program stops and the 1351A front panel or display CRT is checked. These program steps exercise most 1351A functions. # EQUIPMENT: HP 9825A/98036A X-Y Display HP 1311A ## PROCEDURE: Figure 4.2. Performance Veritication Test Setup - a. Connect 1351A X, Y, and Z outputs to display X, Y, and Z inputs. - b. Make sure that display is in 50-ohm input configuration. Also, make sure that display TTL blanking input has shorting cap installed on postive-going input. - c. Connect interface cable 98036A through special adapter cable to rear of 1351A. Equipment should now be as shown in figure 4-2. - d. Cycle the LINE power switches for the 9825A, the 1351A, and the X-Y display being used. Verify that random vectors are displayed by the display CRT. - e. Enter the following program on the 9825A. - 0: wtc 10,1;wtb 10,37;wtc 10,0;wrt 10;beep;stp - 1: wtb 10,"PA";beep;stp - 2: wtb 10,3,20,13,10;beep;stp - 3: wrt 10,"EM";beep;stp - 4: wrt 10,"EM::EN::EX::SN::SX::UM::" - 5: wrt 10,"PE1,:PA1020,1020;";beep;stp - 6: wrt 10,"EM::EN::EX::SN::SX::UM::" - 7: wtb 10,"PE0,:PA400,300;:PE1,:CS0,:TXB",3,13,10 - 8: wtb 10,"CS7,:TX S",3,13,10;beep;stp - 9: wrt 10,"EM::EN::EX::SN::SX::UM::' - 10: wrt 10,"NF0,:PE1,:PA800,300;:SN" - 11: wrt 10,"NF31,:PA100,800;:SN";beep;stp - 12: wrt 10,"BF0,";wait 1000;wrt 10,"BF31,";beep;stp - 13: wrt 10,"EN::UF0,";beep;stp - 14: wrt 10,"BM";wait 1000;wrt 10,"UM";beep - 15: dsp "That's all FCLKS!!";wait 500;gto 14 - 16: end ## **PERFORMANCE TESTS** - f. Press 9825A RUN key. 9825A should make a "beep" sound. Verify that 1351A front-panel "LISTEN PROGRAM" LED is on. - Line 0: Initializes Interface - g. Press 9825A CONTINUE key. 9825A should beep. Verify that 1351A "LISTEN DATA" LED is on, "PROGRAM" LED is off. - line l: wtb 10,"PA"; addresses 1351A to "listen" and sends two "program" instruction bytes without a terminating ":" (colon) or CR (Carriage Return) or LF (Line Feed). This fools the 1351A into staying in "listen for data". - h. Press 9825A CONTINUE key. Verify that 1351A POWER INTERRUPT LED has been turned off. ("PROGRAM" LED will be on.) - line 2: 3 (base 10) = ASCII ETX (End of Text) value in decimal. This insures that the 1351A is not in Text mode. - 20 = ASCII DC4 character to turn off POWER INTERRUPT. - 13 = ASCII CR (Carriage Return) character. - 10 = ASCII LF (Line Feed) character. - i. Press 9825A CONTINUE key. Verify that CRT is now blank. - line 3: "EM" erases Pen Enable and vector values from 1351A memory following random power-up. - j. Press 9825A CONTINUE key. Verify that CRT displays a diagonal vector from lower left corner to upper right corner. - line 4: initializes 1351A. - line 5: turns beam on and causes 1351A to draw the vector. - k. Press 9825A CONTINUE key. Verify that the vector is no longer displayed. Verify that the CRT displays a small "B" (not rotated) and a large "S" (rotated 90 degrees). - line 6: initializes 1351A (removes vector). - line 7: blanks beam while it is positioned; sets character size and rotation; unblanks beam; instructs 1351A to output a "B", (Note: 3 = ETX, 13 = CR, 10 = LF). - line 8: changes character size and rotation; instructs 1351A to output a "S" (space-S). - 1. Press 9825A CONTINUE key. Verify that the CRT displays two vectors that are roughly a ">" shape. - line 9: initializes 1351A (removes text). - line 10: places the bottom vector in File "0". - line 11: places the top vector in File "31". - m. Press 9825A CONTINUE key. Verify that the bottom vector is blanked first, and the top vector is blanked about one second afterward. - line 12: blanks contents of File "0" (bottom vector); waits about one second and then blanks the contents of File "31" (top vector). - n. Press 9825A CONTINUE key. Verify that both vectors are now displayed (">" pattern). - line 13: erases all file names so that all vectors are defaulted to File '0'. Unblanks File "0" to display all vectors in 1351A memory. - o. Press 9825A CONTINUE key. Verify that ">" flashes on the CRT. The 9825A should display "That's all FOLKS!" and beep periodically. - line 14: blanks 1351A memory to inhibit CRT; waits about one second; unblanks 1351A memory to enable CRT - line 15: really not necessary. To get out of the loop, press 9825A STOP key. The "gto 14" causes CRT vector presentation to flash. ## **PERFORMANCE TESTS** ## 4-7. AUXILIARY (COLOR) VERIFICATION. #### **DESCRIPTION:** The following program is provided to quickly check 1351A color interface outputs when used with an HP 1338A Tricolor display. It should be used as an addition to the Performance Verification procedure shown above. #### **EQUIPMENT:** #### PROCEDURE: - a. Connect Auxiliary cable from 1338A to rear of 1351A. - b. Connect interface cable from 9825A to 1351A using special adapter of figure 4-2. - c. Connect 1351A X, Y, and Z to 1338A. - d. Make sure that 1338A X, Y, and Z inputs are in 50 ohm configuration. - e. Press 9825A [ERASE][a][EXECUTE] keys, if necessary, to clear 9825A memory. Enter the following program in the 9825A. - 0: wtc 10,1; wtb 10, 37; wtc 10,0 - 1: wtb 10,3,20,13,10,"EM::EN::EX::SN::SX::UM::" - 2: wrt 10, "NF1;:PE1;:PA1000,1000;:SN::" - 3: wrt 10,"NF16;:PE1,:PA1000,0;:SN::" - 4: wrt 10,"NF40,:PE1,:PA0,1000;:SN::" - 5: end - f. Press 9825A RUN key. Verify that 1338A displays: (1) a green vector from lower left corner to upper right corner; (2) a yellow vector from upper right to lower right corners; and (3) a red vector from lower right corner to upp. "left corner. - line 0: initializes 98036A Interface. - line 1: initializes 1351A - line 2: uses File "1" to create the green vector. - line 3: uses File "16" to create the yellow vector. - line 4: uses File "40" to create the red vector. ## SECTION V ADJUSTMENTS Adjustments for the Model 1351A/Option 001 (52105A) RS-232C interface are the same as those for the standard instrument. Refer to Section V in the 1351A Operating and Service Manual for complete adjustment procedures. Figure 6-1. Board Assy Identification Model 52105A Replaceable Parts ## **SECTION VI** #### REPLACEABLE PARTS #### 6-1. INTRODUCTION. This section contains information for ordering parts. Table 6-1 lists abbreviations used in the parts list. Table 6-2 lists all replaceable parts in reference designator order. Table 6-3 contains the names and addresses that correspond to the manufacturer's code numbers. Figure 6-1 shows the illustrated parts breakdown. #### 6-2. ABBREVIATIONS. Table 6-1 lists abbreviations used in the parts list, the schematics, and throughout the manual. In some cases, two forms of the abbreviations are used: one in all capital letters and one partial or no capitals. This occurs because the abbreviations in the parts list are always in capitals. However, in other parts of the manual other abbreviation forms are used with both lowercase and uppercase letters. ## 6-3. REPLACEABLE PARTS LIST. Table 6-2 is the list of replaceable parts and is organized as follows: - a. Electrical assemblies in alphanumerical order by reference designation. - b. Chassis-mounted parts in alphanumerical order by reference designation. - c. Electrical assemblies and their components in alphanumerical order by reference designation. The information given for each part consists of the following: - a. The Hewlett-Packard part number and check digit. - b. The total quantity (Qty) in the instrument. - c. The description of the part. - d. A typical manufacturer of the part in a five-digit code. - e. The manufacturer's number for the part. The total quantity for each part is given only once - at the first appearance of the part number in the list. #### 6-4. ORDERING INFORMATION. To order a part listed in the replaceable parts table, quote the Hewlett-Packard part number, indicate the quantity required and address the order to the nearest Hewlett-Packard Sales/Service Office. To order a part that is not listed in the replaceable parts table, include the instrument model number, instrument serial number, the description and function of the part, and the number of parts required. Address the order to the nearest Hewlett-Packard Sales/Service Office. ## 6-5. SPARE PARTS KIT. Stocking spare parts for an instrument is often done to ensure quick return to service after a mualfunction occurs. Hewlett-Packard has a Spare Parts Kit available for this purpose. The kit consists of selected replaceable assemblies and components for this instrument. The contents of the kit and the Recommended Spares List are based on failure reports and repair data, and parts support for one year. A recommended Spares List for this instrument may be obtained on request and the Spare Parts Kits may be ordered through your nearest Hewlett-Packard office. ## 6-6. DIRECT MAIL ORDER SYSTEM. Within the USA, Hewlett-Packard can supply parts through a direct mail order system. Advantages of using this system are: - a. Direct ordering and shipment from the HP Parts Center in Mountain View, California. - b. No maximum or minimum on any mail order (there is a minimum order amount for parts ordered through a local HP office when the orders require billing and invoicing). - c. Prepaid transportation (there is a small handling charge for each order). - d. No invoices. To provide these advantages, a check or money order must accompany each order. Mail order forms and specific ordering information is available through your local HP office. Addresses and phone numbers are located at the back of this manual. Table 6-1. Reference Designators and Abbreviations | | | | REFERENC | E DESIGNAT | ORS | | | |----------------|--------------------------------------------------------|-------------------|--------------------------------|------------|--------------------------------------------------------|-------------|--------------------------| | A | = assembly | F | tuse | MP | mechanical part | U | integrated circuit | | | - motor | FL | filter | P | · plug | ٧ | vacuum tube neon | | BT | = battery | IC | integrated circuit | 0 | transistor | | builb photocell etc | | C | - capacitor | ٠ ) | lack | R | resistor | VR | = voltage regulator | | CP | = coupler | K | relay | RT | - thermistor | ₩ | - cable | | CR | * diode | L | * inductor | 8 | switch | X<br>Y | : socket<br>- crystal | | DL | = delay line | LS | · loud speaker | 7 | transformer | ž | - tuned cavity network | | DS . | device signaling (lamp) | M<br>MK | meter<br>microphone | TB<br>TP | <ul> <li>terminal board</li> <li>test point</li> </ul> | • | - tones carry in incine | | E | : misc electronic part | | merophone | • | test point | | | | | | | ABBR | EVIATIONS | | | | | A | ∞ amperes | н | - henries | N/O | normally open | RMO | rack mount only | | AFC | <ul> <li>automatic frequency control</li> </ul> | HDW | hardware | NOM | nominal | RMS | - root-mean square | | AMPL | amplifier | HEX | - hexagonal | NPO | negative positive zero | RWY | reverse working | | | • | HS | mescury | | izero temperativie | | voltage | | BFO | beat frequency oscillator | HR | houris | | coefficient | | | | BE CU | beryllium copper | HZ | - hertz | NPN | negative-positive | 8-8 | : slow-blow | | BH | ∠ binder head | | | | negative | BCR | SCIEN | | BP | - bandpass | | | NAFA | not recommended for | 8E | - selenium | | BRS | brass | IF | intermediate freq | | field replacement | SECT | section(s) | | BWO | * backward wave oscillator | IMPG | impregnated | NSR | not separately | SEMICON | semiconductor | | | | INCD | · incandescent | | replaceable | \$1<br>\$1L | sticon<br>stiver | | CCM | counter-clock wise | INCL | include's | OBD | order by description | 8L | slide | | CER | ceramic | INS | insulationied | OH | oval head | SPG | spring | | CMO<br>COEF | cabinet mount only<br>coeficient | 1101 | · Internet | OX. | Oxide | SPL | special | | COM | ~ common | K | kilo 1000 | <b>-</b> | | SST | a stainless steel | | COMP | composition | | | | | SR | - split ring | | COMPL | complete | LH | - left hand | P | peak | STL | = steet | | CONN | connector | LIN | linear taper | PC | printed circuit | | | | CP | s cadmium plate | LK WASH | - lock washer | PF | ~ picofarads 10-12 | TA | tantalum | | CRT | <ul> <li>cathode-ray tube</li> </ul> | LOG | logalithmic taper | | farads | TD | time delay | | CW | clockwise | LPF | low pass litter | PH BRZ | phosphoi bronze | TGL | toggle | | | | | | PHL | » phillips | THD | • thread | | DEPC | deposited carbon | M | milli 10-3 | PIV | peak inverse voltage | TI<br>TOL | - titanium | | DR | . drive | MEG | meg 106 | PNP | positive-negative- | TRIM | ≈ tolerance<br>r-trimmei | | | -14-51 .4 . | MET FLM<br>MET OX | metal film | P/O | positive<br>part of | TWT | - traveling wave tube | | ELECT<br>ENCAP | <ul> <li>electrolytic</li> <li>encapsulated</li> </ul> | MFR | metallic oxide<br>manufacturer | POLY | - polystyrene | | | | EXT | enternal | MHZ | · mega hertz | PORC | porcelain | U ' | micro 10.4 | | | 9-19-11 <b>9</b> - | MINAT | miniature | POS | position(s) | | | | F | farads | MOM | momentary | POT | potentiometer | VAR | · variable | | FH . | flat head | MOS | metal oxide substrate | PP | peak to peak | VDCW | dc working volts | | FIL H | fillister head | MTG | mounting | PT | point | | | | FXD | fixed | MY | "mylat" | PWV | peak working voltage | ₩/ | with | | | | | | | | W | watts | | | g-ga 109 | N | nano (10 9 | RECT | rectifier | WIV | working inverse | | | | N/C | normally closed | RF<br>RH | radio frequency<br>round head or | ww | voltage<br>wirewound | | G<br>GE | - germanium | | | 80 | TOURGE HERO OF | | anemound . | | | - germanium<br>glass | NE | <b>ne</b> on | | | | | Table 6-2. Replaceable Parts | Reference<br>Designator | HP Part<br>Number | CD | Qty | Description | Mfr<br>Code | Mfr Part<br>Number | |-------------------------|-------------------------------------------------|--------|----------|--------------------------------------------------------------------------------------------------|------------------|----------------------------------| | A3 | 52105-66501 | | | | | | | A3C1 | | 6 | ' | I O BOARD ASSEMBLY OPT 001 NOT ASSIGNED | 28480 | 52105 66501 | | A3C2<br>A3C3<br>A3C4 | 0160 2201 | ' | 7 | CAPACITOR FXD 51PF +5% 300VDC MICA<br>NOT ASSIGNED | 28480 | 0160 2201 | | A3C5 | 0160 2201<br>0160 2201 | 1 7 | | CAPACITOR FXD 51PF 15% 300VDC MICA<br>CAPACITOR FXD 51PF 15% 300VDC MICA | 28480<br>28480 | 0160 2201<br>0160 2201 | | A3C6<br>A3C7 | 0160 2201<br>0160 2201 | 7 7 | | CAPACITOR FXD 51PF +5% 300VDC MICA CAPACITOR FXD 51PF +5% 300VDC MICA | 28480<br>28480 | 0160 2201<br>0160 2201 | | A3C8<br>A3C9<br>A3C10 | 0160 2201<br>0140 0220<br>0160 2055 | 7 4 | 1 29 | CAPACITOR FXD 51PF 15% 300VDC MICA CAPACITOR FXD 200PF 11% 300 VDC MICA | 28480<br>72136 | 0160 2201<br>DM15F201F0300WVICR | | A3C11 | 0160 2055 | | 29 | CAPACITOR FXD 01µF +80 20% 100VDC CER CAPACITOR FXD 01µF +80 20% 100VDC CER | 28480<br>28480 | 0160 2055 | | A3C12<br>A3C13 | 0160 2055<br>0180 0161 | 9 | , | CAPACITOR FXD 01µF +80 20% 100VDC CER<br>CAPACITOR FXD 3 3µF +10% 35VDC TA | 28480<br>00908 | 0160 2055<br>T1108335K035AS | | A3C14<br>A3C15 | 0180 0161<br>0160 3768 | 6 | , | CAPACITOR FXD 3 3µF +10% 35VDC TA<br>CAPACITOR FXD 01µF +10% 100VDC CER | 0.0908<br>2.8480 | T1108335K035AS<br>0160 3768 | | A3C16<br>A3C17 | 0160 2197<br>0180 0161 | 0 | 2 | CAPACITOR FXD 10PF 15% 300VDC MICA<br>CAPACITOR FXD 3 3µF 110% 35VDC TA | 28480<br>00908 | 0160 2197<br>T1108335K035AS | | A3C18<br>A3C19 | 0180 0228<br>0160 2055 | 6 | 3 | CAPACITOR FXD 22#F +10% 15VDC TA | 56289 | 150D226X9015B2 | | A3C20 | 0180 0228 | 6 | | CAPACITOR FXD 01 µF +80 20% 100VDC CER<br>CAPACITOR FXD 22 µF +10% 15VDC TA | 28480<br>56289 | 0160-2055<br>1500226x901582 | | A3C21<br>A3C22 | 0180 1714<br>0180 1714 | 7, | 2 | CAPACITOR FXD 330µF +10% 6VDC TA<br>CAPACITOR FXD 330µF +10% 6VDC TA | 56289<br>56289 | 1500337X9006S2<br>1500337X9006S2 | | A3C23<br>A3C24 | 0160 2055<br>0160 2055 | 9 | | CAPACITOR FXD 01µF -80 20% 100VDC CER<br>CAPACITOR FXD 01µF -80 20% 100VDC CER | 28480<br>28480 | 0160 2055<br>0160 2055 | | AJC25 | 0160 2055 | • | | CAPACITOR FXD 01, F +80 20% 100VDC CER | 28480 | 0160 2055 | | A3C26<br>A3C27 | 0160 2055<br>0160 2055 | 9 | | CAPACITOR FXD. 01 JF +80: 20% 100VDC CER<br>CAPACITOR FXD. 01 JF +80: 20% 100VDC CER | 28480<br>28480 | 0160 2055<br>0160 2055 | | A3C28<br>A3C29 | 0160 2055<br>0160 2055 | 9 | | CAPACITOR FXD. 01 #F +80 20% 100VDC CER<br>CAPACITOR FXD. 01 #F +80 20% 100VDC CER | 28480<br>28480 | 0160 2055<br>0160 2055 | | A3C30 | 0160 2055 | 9 | | CAPACITOR FXD 01µF +80 20% 100VDC CER | 28480 | 0160-2055 | | A3C31<br>A3C32 | 0160 2055<br>0160 2055 | 9 | | CAPACITOR FXD 01µF +80 20% 100VDC CER<br>CAPACITOR FXD 01µF +80 20% 100VDC CER | 28480<br>28480 | 0160 2055<br>0160 2055 | | A3C33<br>A3C34<br>A3C35 | 0160 2055<br>0160 2055 | 9 | | CAPACITOR FXD 01 #F +80 20% 100VDC CER<br>CAPACITOR FXD 01 #F +80 20% 100VDC CER<br>NOT ASSIGNED | 28480<br>28480 | 0160-2055<br>0160-2055 | | A3C36 | 0160 2055 | , | 1 | CAPACITOR FXD 01#F -80 20% 100VDC CER | 28480 | 0160 2065 | | A3C37<br>A3C38 | 0160 2055<br>0160 2055 | 9 | | CAPACITOR FXD. 01µF +80 20% 100VDC CER<br>CAPACITOR FXD. 01µF +80 20% 100VDC CER | 28480<br>28480 | 0160 2065<br>0160 2055 | | A3C39<br>A3C40 | 0160 2055<br>0160 2055 | 9 | | CAPACITOR FXD: 01µF +80 20% 100VDC CER<br>CAPACITOR FXD: 01µF +80 20% 100VDC CER | 28480<br>28480 | 0160 2055<br>0160 2055 | | A3C41<br>A3C42 | 0160 2055<br>0160 2055 | 9 | | CAPACITOR FKD 01µF +80 20% 100VDC CER<br>CAPACITOR FXD 01µF +80 20% 100VDC CER | 28480<br>28480 | 0160 2055<br>0160 2055 | | A3043<br>A3044 | 0160 2055<br>0160 2055 | 9 | | CAPACITOR FXD. 01#F -80-20% 100VDC CER<br>CAPACITOR FXD. 01#F -80-20% 100VDC CER | 28480<br>28480 | 0160 2055<br>0160 2055 | | A3C45 | 0160 0153 | 1 1 | 1 | CAPACITOR EXD 1000PF -10% 200VDC POLYE | 28480 | 0160 0153 | | A3C46<br>A3C47<br>A3C48 | 0160 2201 | 7 | | CAPACITOR FXD 51PF +5% 3(X)VDC MICA<br>NOT ASSIGNED | 28480 | 0160 2201 | | A3C49<br>A3C50 | 0160 0939 | | 3 | NOT ASSIGNED NOT ASSIGNED CAPACITOR FXD 430PF 15% 300VDC MICA | 28480 | 0160 0939 | | A3C51 | 0160 0939 | 4 | | CAPACITOR FXD 430PF +5% 300VDC MICA | 28480 | 0160 0939 | | 43C52<br>43C53 | 0160 <b>093</b> 9<br>01 <b>6</b> 0 <b>2</b> 066 | 9 | | CAPACITOR FXD 430PF -5% 300VDC MICA<br>CAPACITOR FXD 01µF +80 20% 100VDC CER | 28480<br>28480 | 0160 0939<br>0160 2055 | | A3C54<br>A3C55 | 0160 2055<br>0180 0228 | 9<br>6 | | CAPACITOR FXD. 01 HF -80, 20% 100VDC CER<br>CAPACITOR FXD. 22 HF +10% 15 VDC TA | 28480<br>56289 | 0160-2055<br>1500-226x9015B2 | | A3C56<br>A3C57 | 0160 2197<br>0160 0153 | 0 | 1 | CAPACITOR FXD 10PF +5% 300VDC MICA<br>CAPACITOR FXD 1000PF +10% 200VDC POLYE | 28480<br>28480 | 0160 2197<br>0160 0153 | | N3C58<br>N3C59 | 0180 0197<br>0180 1746 | 8 5 | 1 | CAPACITOR FXD 2 2µF +10% 20VDC TA CAPACITOR FXD 15µF +10% 20VDC TA | 56289 | 150D225X9020A2 | | 3060 | 0180 1746 | 5 | 1 | CAPACITOR FXD 15µF 110% 20VDC TA | 56289<br>56289 | 150D156X9020B2<br>150D156X9020B2 | | N3C61<br>N3C62 | 0160 2055<br>0160 2055 | 9 9 | l | CAPACITOR FXD 01.4F -80 20% 100VDC CER<br>CAPACITOR FXD 01.4F -80 20% 100VDC CER | 28480<br>28480 | 0160 2055 +<br>0160 2055 | | A3CR1 | 1901 0040 | 1:1 | 6 | DIODE SWITCHING 30V 50MA 2NS DO 35 | 28480 | 1901-0040 | | A3CR2<br>A3CR3 | 1901-0040<br>1901-0040 | 1:1 | 1 | DIODE SWITCHING 30V 50MA 2NS DO 35<br>DIODE SWITCHING 30V 50MA 2NS LO 35 | 28480<br>28480 | 1901 0040<br>1901 0040 | | 13CR4<br>13CR5 | 1901-0040<br>1901-0040 | ; | 1 | DIODE SWITCHING 30V 50MA 2NS DO 35<br>DIODE SWITCHING 30V 50MA 2NS DO 35 | 28480<br>28480 | 1901-0040<br>1901-0040 | | V3CB6 | 1901 0040 | , | | DIODE SWITCHING 30V 50MA 2NS DO 35 | 28480 | 1901 0040 | | 3F1 | 1258 0124<br>1358 0124 | 7 | NA | PIN PROGRAM JUMPER | 28480 | 1258-0124 | | 13F2<br>13E3 | 1258-0124<br>1258-0124 | 7 | NA<br>NA | PIN PROGRAM JUMPER PIN PROGRAM JUMPER | 28480<br>28480 | 1258-0124<br>1258-0124 | | 13E4<br>13E5 | 1258-0124<br>1258-0124 | 7 7 | NA<br>NA | PIN PROGRAM JUMPER<br>PIN PROGRAM JUMPER | 28480<br>28480 | 1258-0124<br>1258-0124 | Table 6-2. Replaceable Parts (Cont'd) | Reference<br>Designator | HP Part<br>Number | CD | Qty | Description | Mfr<br>Code | Mfr Part<br>Number | |-------------------------------|------------------------|-----|----------|------------------------------------------------------------------------------------------|----------------|------------------------| | | <b>}</b> | - | $\vdash$ | | 28480 | 1258-0124 | | A3E6<br>A3E7 | 1258-0124<br>1258-0124 | 17 | NA<br>NA | PIN PROGRAM JUMPER PIN PROGRAM JUMPER | 28480 | 1258 0124 | | A3E8 | 1258 0124 | 1 7 | NA | PIN PROGRAM JUMPER | 28480 | 1258-0124 | | A3E 9<br>A3E 10 | 1258-0124<br>1258-0124 | 7 | NA<br>NA | PIN PROGRAM JUMPER PIN PROGRAM JUMPER | 28480<br>28480 | 1258 0124<br>1258-0124 | | | 1 | 1 | NA. | PIN PROGRAM JUMPER | 28480 | 1258-0124 | | A3E11<br>A3E12 | 1258-0124<br>1258-0124 | 7 | NA NA | PIN PROGRAM JUMPER | 28480 | 1258-0124 | | A3E13 | 1258 0124 | 7 | NA | PIN PROGRAM JUMPER | 28480 | 1258-0124<br>1258-0124 | | A3E14<br>A3E15 | 1258 0124<br>1258 0124 | 7, | NA<br>NA | PIN PROGRAM JUMPER PIN PROGRAM JUMPER | 28480<br>28480 | 1258-0124 | | A3E16 | 0684 1031 | 9 | NA | RESISTOR 10K 10% 25W FC TC -400 +700 | 01121 | CB1031 | | A3E17 | 1258 0124 | 17 | NA | PIN PROGRAM JUMPER | 28480 | 1258-0124 | | A3E18 | 1258-0124 | 1 2 | NA<br>NA | PIN PROGRAM JUMPER PIN PROGRAM JUMPER | 28480<br>28480 | 1258-0124<br>1258-0124 | | A3E19<br>A3E20 | 1258 0124<br>1258 0124 | 7 7 | NA. | PIN PROGRAM JUMPER | 28480 | 1258 0124 | | A3E21 | 1258 0124 | 1, | NA. | PIN PROGRAM JUMPER | 28480 | 1258 0124 | | A3E22 | 1258 0124 | 7 | NA | PIN PROGRAM JUMPER | 28480 | 1258 0124 | | A3E23 | 1258 0124 | 17 | NA<br>NA | PIN PROGRAM JUMPER PIN PROGRAM JUMPER | 28480<br>28480 | 1258-0124<br>1258-0124 | | A3E24<br>A3E25 | 1258-0124<br>0684-1001 | 3 | NA. | RESISTOR 10 10% 25W FC TC- 400 - 500 | 01121 | CB1001 | | A3£2€ | 0160 2055 | 9 | NA. | CAPACITOR FXD 01µF +80 20% 100VDC CER | 28480 | 0160 2065 | | A3E27 | 0684 1001 | 3 | NA | RESISTOR 10 10% 25W FC TC - 400 +500 | 01121<br>28480 | CB1001<br>0160 2065 | | A3E2B | 0160 2055<br>0684 1001 | 3 | NA<br>NA | CAPACITOR FXD 01 <sub>H</sub> F +80 20% 100VDC CER<br>RESISTOR 10 10% 25W FC TC 400 +500 | 01121 | C81001 | | <b>A3E29</b><br><b>A3E3</b> 0 | 0160 2055 | 9 | NA. | CAPACITOR FXD 01 <sub>H</sub> F +80 20% 100VDC CER | 28480 | 0160 2065 | | A3E31 | 1258 0124 | 1, | NA | PIN PROGRAM JUMPER | 28480 | 1258-0124 | | A3E32 | 1258 0124 | 1? | NA<br>NA | PIN PROGRAM JUMPER | 28480<br>28480 | 1258-0124<br>1258-0124 | | A3E33<br>A3E34 | 1258 0124<br>0160 2207 | 1 7 | NA NA | PIN PROGRAM JUMPER CAPACITOR FXD 300PF +5% 300VDC MICA | 28480 | 0160 2207 | | A3E35 | 0757 0283 | 6 | NA | RESISTOR 2K 1% 125W FTC -01100 | 24546 | C4 1 8 TO 2001 F | | A3E36 | 0757 0283 | 6 | NA. | RESISTOR 2K 1% 125W FTC-0+100 | 24546 | C4 1 8 TO 2001 F | | A3E37 | 0160 2207 | 3 | NA<br>NA | CAPACITOR FXD 300PF +5% 300VDC MICA<br>RESISTOR 10 10% 25W FC TC 400 +500 | 28480<br>01121 | 0160 2207<br>CB1001 | | A3F38 | 0684 1001 | 1, | 1 1 | RESISTOR TO TOPE 25W PC TC 400 15W | 1 | | | A3H1 | 1251 0218<br>2190 0016 | 3 | 1 1 | LOCK SUBMIN D CONN WASHER LK INTL T 3 'B IN 377 IN ID | 28480<br>28480 | 1251 0218<br>2190 0016 | | A3H2<br>A3H3 | 2360 0113 | 1 2 | 7 | SCREW MACH 6 32 25 IN LG PAN HD POZI | 00000 | ORDER BY DESCRIPTION | | A3H4 | 2950 0001 | 8 | 4 | NUT HEX DBL CHAM 3 & 32 THD 094 IN THE | 00000 | ORDER BY DESCRIPTION | | A3J1 | 1251 5410 | 0 | , | CONNECTOR 25 PIN M D SUBMINIATURE | 28480<br>28480 | 1251 5410<br>1251 5409 | | A3J2 | 1251 5409<br>1250 0083 | 7 | 1 | CONNECTOR 25 PIN F.D. SUBMINIATURE CONNECTOR: RF BNC FEM SGL HOLE FR 60 OHM | 28480 | 1250 0083 | | A3J3<br>ALEA | 1250 0083 | 1 | | CONNECTOR RF BNC FEM SGL HOLE FR 60 OHM | 28480 | 1250 0083 | | A3J5 | 1250 0083 | ١, | | CONNECTOR - RF BN 1 FEM SGL HOLE FR 50 OHM | 28480 | 1250 0083 | | A3.)6 | 1250 0083 | ١, | i | CONNECTOR REBNC FEM SGL HOLE FR 50 OHM | 28480 | 1250 0083 | | A3L1 | 9100 3139 | 5 | ١, ١ | INDUCTOR 75µH 15% BDX B75LG | 28480 | 9100 3139 | | ABMPI | 52106 00301 | 1, | ١, ١ | DOOR PC | 28480 | 62102.00301 | | A3MP2 | 0690 0024 | 0 | ١, | PLUG HOLE FL-HD FOR 688 D HOLE NYL | 28480 | 6960 <b>0024</b> | | A3Q1 | 1854 0071 | , | 6 | TRANSISTOR NPN SLPD 300MW FT 200MHZ | 28480 | 1854 0071 | | A3Q2 | 1854 0071 | 7 | | TRANSISTOR NPN SI PD 300MW FT 200MHZ | 28480 | 1854 0071 | | A303<br>A304 | 1854 0071<br>1854 0071 | 7 7 | | TRANSISTOR NPN SI PD 300MW FT 200MHZ TRANSISTOR NPN SI PD 300MW FT 200MHZ | 28480<br>28480 | 1854 0071<br>1854 0071 | | A3Q5 | 1854 0071 | 7 | | TRANSISTOR NPN SI PD 300MW FT 200MHZ | 28480 | 1854-0071 | | A3Q6<br>A3Q7 | 1855 0367<br>1854 0071 | 6 7 | , | TRANSISTOR UJT P ON N<br>TRANSISTOR NPN SI PD 300MW FT 200MHZ | 28480<br>28480 | 1855-0367<br>1854-0071 | | A3R1 | | 1 . | | NOT ASSIGNED | | | | A3R2 | 0683-4715 | 0 | 5 | RESISTOR 470.5% 25W FC TC 400 +600 | 01121 | CB4715<br>CB4715 | | A3R3<br>A3R4 | 0683 4715<br>0683 4715 | ô | ( ) | RESISTOR 470 5% 25W FC TC - 400 +600<br>RESISTOR 470 5% 25W FC TC - 400 +600 | 01121 | CB4715 | | A3R5 | 0683 4715 | Ŏ | 1 | RESISTOR 470 5% 25W FC TC= 400 +600 | 01121 | CB4715 | | A3R6 | 0683 2225 | 3 | 9 | RESISTOR 2 2K 5% 25W FC TC: -400 +700 | 01121 | C82225 | | A3R7<br>A3R8 | 0683 2225<br>0683 2225 | 3 3 | 1 | RESISTOR 2 2K 5% 25W FC TC - 400 - 700<br>RESISTOR 2 2K 5% 25W FC TC - 400 - 700 | 01121 | CB2225<br>CB2225 | | A3R9 | 0683 2225 | 3 | | RESISTOR 2 2K 5% 25W FC TC: 400. +700 | 01121 | C82225 | | A3R10 | 0683 2225 | 3 | | RESISTOR 2 2K 5% 25W FC TC=-400 → 700 | 01121 | CB2225 | | A3R11 | 0683 2225 | 3 | 1 | RESISTOR 2 2K 5% 25W FC TC= 400 - 700 | 01121<br>01121 | CB2225<br>CB2225 | | A3R12<br>A3R13 | 0683 2225<br>0683 2225 | 3 | l | RESISTOR 2 2K 5% 25W FC TC - 400 - 700<br>RESISTOR 2 2K 5% 25W FC TC - 400 - 700 | 01121 | CB2225 | | A3R14 | 0684 4731 | 2 | 4 | RESISTOR 47K 10% 25W FC TC -400 -800 | 01121<br>01121 | CB4731 | | A3R15 | 0684 1811 | 3 | 6 | RESISTOR 180 10% 25W FC TC -400 +600 | i | CB1811 | | A3R16 | 0684 4731 | 2 | | RESISTOR 47K 10% 25W FC TC 400 4800 | 01121<br>01121 | CB4731<br>CB1811 | | A3R17<br>A3R18 | 0684 1811<br>0683 2725 | 3 | 1 | RESISTOR 180 10%, 25W FC TC: -400 +600<br>RESISTOR 2 7K 5%, 25W FC TC: -400 +700 | 01121 | CB2725 | | A3R19<br>A3R20 | 0683 2225 | 3 | 1 | RESISTOR 2 2K 5% 25W FC TC: 400 / 700<br>RESISTOR 2 7K L = 25W FC TC: 400 / 700 | 01121<br>01121 | CB2225<br>CB2725 | | | 0683 2725 | 18 | | E RESISTER 2 /K t a 25W Ft. ICS:=#CD/ * /CU | 2 (1121 | 1 | Table 6.2. Replaceable Parts (Cont'd) | Reference | HP Part | С | | | Mfr | Mfr Part | |-------------------|------------------------|------|-------|----------------------------------------------------------------------------------|----------------|-----------------------------------| | Designator | Number | D | Qty | Description | Code | Number | | A3R21 | 0683 2225 | 1. | | | | | | A3R22 | 0684 1001 | 3 | 10 | RESISTOR 2 2K 5% 25W FC TC -400 +700<br>RESISTOR 10 10% 25W FC TC -400 +500 | 01121 | CB2225<br>CB1001 | | A3R23 | 0684 1001 | 3 | | RESISTOR 10 10% 25W FC TC 400 +500 | 01121 | CB1001 | | A3R24 | 0684 1001 | 3 | 1 | RESISTOR 10 10% 25W FC TC 400 +500 | 01121 | CB1001 | | A3R25 | 0684 1001 | 3 | 1 1 | RESISTOR 10 10% 25W FC TC: 400 -500 | 01121 | CB1001 | | A3R26<br>A3R27 | 0684 1001 | 3 | l i | RESISTOR 10 10% 25W FC TC - 400 +500 | 01121 | CB1001 | | A3R28 | 0684 1001<br>0684 1001 | 3 3 | | RESISTOR 10 10% 25W FC TC -400 +500<br>RESISTOR 10 10% 25W FC TC -400 +500 | 01121 | CB 1001 | | A3R29 | 0683 4715 | 6 | | RESISTOR 470 5% 25W FC TC -400 +600 | 01121 | CB1001<br>CB4715 | | A3R30 | 0684 1021 | 7 | 6 | RESISTOR 1K 10% 25W FC TC: 400 +600 | 01121 | CB1021 | | A3R31 | 0684 1021 | , | | RESISTOR 1K 10% 25W FC TC 400 +600 | 01121 | CB1021 | | A3R32 | 0684 1001 | 3 | 1 | RESISTOR 10 10% 25W FC TC -400 +500 | 01121 | CB1001 | | A3R33<br>A3R34 | 0683 1045<br>0683 1045 | 1 3 | • | RESISTOR 100K 5% 25W FC TC 400 +800 | 01121 | CB1045 | | A3R35 | 0684 1011 | 3 5 | 2 | RESISTOR 100K 5% 25W FC TC 400 +800<br>RESISTOR 100 10% 25W FC TC 400 +500 | 01121 | CB1045<br>CB1011 | | A3R36 | 0604 4331 | 1. | 1 1 | | | } | | A3R37 | 0684 4731<br>0684 1811 | 3 | l i | RESISTOR 47k 10% 25W FC TC 400 +800<br>RESISTOR 180 10% 25W FC TC 400 +600 | 01121 | CB4731<br>CB1811 | | A3R38 | 0684 4721 | Ö | 4 | RESISTOR 4 7K 10% 25W FC TC - 400 +700 | 01121 | CB4721 | | A3R39 | 0684 4721 | 0 | | RESISTOR 4 7k 10% 25W FC TC 400 +700 | 01121 | CB4721 | | A3R40 | 0684 4721 | 0 | | RESISTOR 4 7K 10% 25W FC TC= 400 +700 | 01121 | CB4721 | | A3R41<br>A3R42 | 0684 4721<br>0684 1021 | 0, | | RESISTOR 4 7K 10% 25W FC 10 400 +700 | 01121 | CB4721 | | A3R43 | 2100 3214 | ó | 1 , 1 | RESISTOR 1K 10% 25W FC TC 400 +600<br>RESISTOR TRMR 100K 10% C TOP ADJ 1 TRN | 28480 | CB1021<br>2100 3214 | | A3R44 | 0683 1045 | 3 | 1 | RESISTOR 100K 54 25W FC TC 400 -800 | 01121 | CB 1045 | | A3R45 | 0683 1045 | 3 | | RESISTOR 100K 8% 25W FC TC 400 +800 | 01121 | CB1045 | | A3R46 | 0684 1001 | 3 | | RESISTOR 10 10% 25W FC TC 400 +500 | 01121 | CB1001 | | A3R47 | 0683 2725 | | 1 1 | RESISTOR 2 7k 5% 25W FC TC 400 +700 | 01121 | CB2725 | | A3R48<br>A3R49 | 0683 2225 | ] 3 | 1 . 1 | RESISTOR 2 24 8% 25W FC TC 400 -700 | 01121 | CB2225 | | A.IR50 | 0684 1031<br>C684 1001 | 3 | 3 | RESISTOR 10% 25W FC TC 400 +700<br>RESISTOR 10 10% 25W FC TC 400 +500 | 01121 | CB1031<br>CB1001 | | A3851 | j | | | | • | CONCO | | A3R52 | | 1 | 1 1 | NOT ASSIGNED NOT ASSIGNED | 1 | | | A3R53 | 0684 1011 | 5 | 1 1 | RESISTOR 100 10% 25W FC TC 400 +500 | 01121 | CB1011 | | A3R54<br>A3R55 | 0683 2725<br>0683 2225 | 8 | 1 | RESISTOR 2 7k 5% 25W FC TC 400 -700 | 01121 | CB2725 | | | 04.5777 | 1 ' | l i | RESISTOR 2 2K 5% 25W FC TC 400 +700 | 01121 | CB2225 | | A3R56<br>A3R57 | ł | | l 1 | NOT ASSIGNED NOT ASSIGNED | | | | A3R5R | 1 | | 1 | NOT ASSIGNED | 1 | | | A3R59<br>A3R60 | 0687 4701 | , | | NOT ASSIGNED | | ****** | | | į | 1 1 | | RESISTOR 47 10% BW CC TC -0+412 | 01121 | EB4701 | | A3R61<br>A3R62 | 0684 1031<br>0757-0469 | 0 | ١, ١ | RESISTOR 10K 10N 25W FC TC 400 -700 | 01121 | CB1031 | | A3R63 | 0684 1021 | 1 7 | ' ' | #ESISTOR 180K 1% 126W F TC=0+100<br>#ESISTOR 1K 10% 26W FC TC= 400 +600 | 28480<br>01121 | 0757-0469<br>CB1021 | | A3R64 | 0684 1811 | 3 | 1 | RESISTOR 180 10% 25W FC TC -400 +600 | 01121 | CB1811 | | A3R65 | 0684 2211 | 9 | ' | RESISTOR 220 10% 25W FC TC 400 +600 | 01121 | CB2211 | | A3R66 | 0684 1811 | 3 | | RESISTOR 180 10% 25W FC TC 400 +600 | 01121 | CB1811 | | A3R67<br>A3R68 | 0757 0488<br>0684 1031 | 3 9 | ' | RESISTOR 909K 1% 125W F TC 0:100 | 28480 | 0757 0488 | | A3R69 | 0684 1021 | 1, | 1 | RESISTOR 10% 10% 25W FC TC - 400 +700<br>RESISTOR 1K 10% 25W FC TC - 400 +600 | 01121 | CB1031<br>CB1021 | | A3RX <sup>1</sup> | 0684 1021 | 7 | | RESISTOR 1K 10% 25W FC TC 400 -600 | 01121 | CB1021 | | A3R71 | 0684 4731 | 2 | | RESISTOR 47K 10% 25W FC TC 400 +800 | 01121 | CB4731 | | A3R72 | 0684 1811 | 3 | 1 | RESISTOR 180 10% 25W FC TC 400 +600 | 01121 | CB1811 | | A3R73<br>A3R74 | 0683 2725<br>0683 2225 | 1 8 | | RESISTOR 2 7k 5% 25W FC TC 400 -700 | 01121 | CB2725 | | A3R75 | 1810 0275 | 3 1 | , | RESISTOR 2 2K 5% 25W FC TC 400 +700<br>NETWORK RES 10 SIP1 OK OHM + 9 | 01121 | CB2225<br>210A102 | | A351 | 2101.2004 | 1. 1 | i | | 1 1 | | | A352 | 3101 2094<br>3101 2094 | 5 5 | 2 | SWITCH RKR DIP RKR ASSY 8 1A 05A 30VDC<br>SWITCH RKR DIP RKR ASSY 8 1A 05A 30VDC | 28480<br>28480 | 3101 2094<br>3101 2094 | | A3S3 | 3101 2348 | | 1 | SPDT SMTCH | 28480 | 3101-2348 | | | | 1 | - 1 | | 1 | | | A3U1<br>A3U2 | 1820 1112 | 8 | i | IC FF TTL LS D TYPE POS EDGE TRIG<br>NOT ASSIGNED | 01295 | SN74LS74AN | | A3U3 | | 1 1 | 1 | NOT ASSIGNED | 1 1 | | | A3U4 | | 1 1 | l | NOT ASSIGNED | 1 1 | | | A3U5 | | | ļ | NOT ASSIGNED | 1 | | | A3U6 | 1016 1100 | 1 1 | | NOT ASSIGNED | 1 | NOTELIASE BEACE ALLEGE | | A3U7<br>A3U8 | 1816 1120<br>1820 1112 | 9 8 | ' | IC TIL S 1K ROM 50 NS O C<br>IC FF TIL ES D TYPE POS EDGE TRIG | 18324<br>01295 | NB2S126F PROGRAMMED<br>SN74LS74AN | | A3U9 | 1820 1201 | 6 | 5 | IC GATE TTL LS AND QUAD 2 INP | 01295 | SN74LSOBN | | A3U10 | 1820 1199 | 1 | 3 | IC INV TTL TS HEX 1-INP | 01295 | SN74LSO4N | | A3U11 | | 1 1 | 1 | NOT ASSIGNED | | | | A3U12 | | 1 1 | 1 | NOT ASSIGNED | 1 1 | | | A3U13<br>A3U14 | 1820 1216 | 13 | , 1 | NOT ASSIGNED IC DCDR TTL LS 3 TO 8 LINE 3 INP | 01295 | SN74LS138N | | A3U15 | 1820 1203 | 8 | 3 | IC GATE TTL LS AND TPL 3 INP | 01295 | SN74LS11N | | A3U16 | 1820 1197 | 9 | 2 | IC GATE TTL LS NAND QUAD 2 INP | 01295 | SN74LSOON | | A3U17 | 1820 1112 | 8 | - | IC FF TTL LS D TYPE POS EDGE TRIG | 01295 | SN74L S74AN | | A3U18<br>A3U19 | 1820 1202 | , | , | NOT ASSIGNED IC GATE TTL LS NAND TPL 3 INP | 01295 | SN74LS10N | | A3U20 | 1820 1281 | 2 | , I | IC DCDR TTL LS 2 TO-4-LINE DUAL 2-INP | 01295 | SN74LS139N | Table 6-2. Replaceable Parts (Cont'd) | Reference<br>Designator | HP Part<br>Number | C | Qty | Description | Mir<br>Code | Mfr Part<br>Number | |-------------------------|------------------------|--------------------------------------------------|-------|--------------------------------------------------------------------------------|----------------|---------------------------| | | <u> </u> | <del> </del> | | | | SN74LS175N | | A3U21 | 1820-1195 | 7 6 | 2 | IC FF TTL LS D-TYPE POS-EDGE TRIG COM IC GATE TTL LS AND QUAD 2-INP | 01295<br>01295 | SN74LS08N | | A3U22<br>A3U23 | 1820-1201<br>1820 1112 | | 1 1 | IC FF TTL LS D TYPE POS-EDGE TRIG | 01295 | SN74LS74AN | | A3U24 | 1820 1208 | 3 | 3 | IC GATE TTL LS OR QUAD 2-INP | 01295 | SN74LS32N | | A3U25 | 1820-1196 | | 6 | IC FF TTL LS D-TYPE POS EDGE-TRIG COM | 01295 | SN74LS174N | | A3U26 | 1820 1201 | 6 | i i | IC GATE TTL LS AND QUAD 2-INP | 01295 | SN74LSOON | | A3U27 | 1820-1208 | 3 | 1 1 | IC GATE TTL LS OR QUAD 2-INP | 01295<br>01295 | SN74LS32N<br>SN74LS175N | | A3U28<br>A3U29 | 1820 1195<br>1820 1112 | 7 | | IC FF TTL LS D-TYPE POS EDGE TRIG COM IC FF TTL LS D-TYPE POS EDGE TRIG | 01295 | SN74LS74AN | | A3U30 | 1820 1203 | 8 | | IC GATE TTL LS AND TPL 3-INP | 01295 | SN74LS11N | | A3U31 | 1820 0693 | | ١, ١ | IC FF TTL S D TYPE POS EDGE TRIG | 01295 | SN74S74N | | A3U32 | 1820 1196 | 1 1 | · 1 | IC FF TTL LS D TYPE POS EDGE TRIG COM | 01295 | SN74LS174N | | A3U33 | 1820 1112 | | ١. ١ | IC FF TTL LS D TYPE POS EDGE TRIG | 01295<br>01295 | SN74LS74AN<br>SN74LS153N | | A3U34<br>A3U35 | 1820 1244<br>1820 1112 | 7 8 | ۱ ' | IC MUXIR DATA SEL TTL LS 4 TO 1 L. IC FF TTL LS D-TYPE POS-EDGE TRIG | 01295 | SN74LS74AN | | | 1 | | ) ] | | 01704 | SN74LS02N | | A3U36 | 1820 1144 | 1 6 | 2 | IC GATE TTL LS NOR QUAD 2 INP<br>IC MY TTL TS HEX 1-INP | 01295<br>01295 | SN74LSO4N | | A3U37<br>A3U38 | 1820 1199<br>1820 1208 | 13 | | IC GATE TTL LS OR QUAD 2-INP | 01295 | SN74L S32N | | A3U39 | 1820 1300 | 6 | 4 | IC SHE RGTR TTL LS R S PRL IN PRL OUT | 01295 | SN74LS195AN | | A3U40 | 1820 1300 | • | j l | IC SHE RGTR TTL LS R-S PRL IN PRL-OUT | 01295 | SN74LS195AN | | A3U41 | 1820 1300 | 6 | , , | IC SHE RGTR TTL LS R S PRL IN PRI OUT | 01295 | SN74LS195AN | | A3U42 | 1820 1300<br>1820 1112 | 6 | 1 | IC SHE RGTR TTL LS R S PRL IN PRL DUT IC FE TTL LS D TYPE POS EDGE TRIG | 01295<br>01295 | SN74LS195AN<br>SN74LS74AN | | A3U43<br>A3U44 | 1820 1112 | | 10 | IC ADDR TTL LS BIN FUL - ADDR 4 BIT | 01295 | SN74LS283N | | A3U45 | 1820 1441 | 6 | | IC ADDR TTL LS BIN FULL ADDR 4-BIT | 01295 | SN74LS283N | | A3U46 | 1820 1441 | | 1 1 | IC ADDR TTL ES BIN FULL ADDR 4 BIT | 01295 | SN74LS283N | | A3U46<br>A3U47 | 1820 1441 | 6 | 1 | IC ADC.7 TTL LS BIN HULL ADDR 4 BIT | 01296 | SN74LS283N | | A3U48 | 1820 1441 | | | IC ADDR TTL LS BIN FULL ADDR 4-BIT | 01295<br>01295 | SN74LS283N<br>SN74LS283N | | A3U49 | 1820 1441 | 1 6 | | IC ADDR TTL LS BIN FULL ADDR 4-BIT IC GATE TTL LS AND QUAD 2 INP | 01295 | SN74LS08N | | A3U50 | 1820 1201 | 1 | 1 | IC GATE TILES AND GOAD E TH | | | | A3U51 | 1820 1441 | 6 | | IC ADDR TTL LS BIN FULL ADDR 4 BIT | 01295 | 5N74LS283N<br>SN74LS283N | | A3U52<br>A3U53 | 1820 1441 | 6 | | IC ADDR TTL LS BIN FULL ADDR 4 BIT IC ADDR TTL LS BIN FULL ADDR 4 BIT | 01295 | SN74L S283N | | A3U54 | 1820 1441 | 6 | 1 | IC ADDR TTL LS BIN FULL ADDR 4-BIT | 01295 | SN74LS283N | | A3U55 | 1820 1196 | • | | IC FF YTL LS D TYPE POS EDGE TRIG COM | 01295 | SN74LS174N | | A3U56 | 1820 1444 | | 1 2 | IC MUXR DATA SEL TTL LS 2 TO 1 LINE QUAD | 01295 | SN74LS298N | | A3U57 | 1820 1144 | 6 | | IC GATE TTL LS NOR QUAD 2 INP | 01295 | SN74LSO2N | | A3U58 | 1820 1204 | 1 : | 1 | IC GATE TTL LS NAND DUAL 4 INP IC MUYR DATA SEL TTL LS 2 TO 1 LINE QUAD | 01295<br>01295 | SN74LS20N<br>SN74LS257AN | | A3U59<br>A3U60 | 1820 1438<br>1820 1438 | 1; | , , | IC MUXIN DATA SEL TIL LS 2 TO 1 LINE QUAD | 01295 | SN74L S257AN | | A3U61 | 1820 1438 | 1 | 1 | IC MUXR DATA SEL TTL LS 2 TO 1 LINE QUAD | 01295 | SN74LS257AN | | A3U62 | 1820 1444<br>1820 1196 | | 1 | IC MUXR DATA SEL TTL LS 2 TO 1 LINE QUAD IC FF TTL LS D TYPE POS EDGE TRIG COM | 01295<br>01295 | SN74LS298N<br>SN74LS174N | | A3U63<br>A3U64 | 1820 1207 | 1 2 | 1 , 1 | IC GATE TTL LS NAND B INP | 01295 | SN74LS30N | | A3U65 | 1820 1112 | | | IC FF TTL LS D TYPE POS EDGE TRIG | 01295 | SN74LS74AN | | A3U66<br>A3U67 | 1820 1307<br>1820 1196 | 3 7 | 1; | IC SCHMITT TRIGITTLIS NAND QUAD 2 INP IC FFITTLIS DITYPE POS FOGE TRIGICOM | 01295 | SN74S132N<br>SN74(S176N | | A3U68 | 1820 1112 | 1 6 | ' | IC FF TTL LS D TYPE POS EDGE TRIG | 01295 | SN74LS74AN | | A3U69 | 1820 1201 | 6 | } | IC GATE TTL LS AND QUAD 2 INP | 01295<br>01295 | SN74LS08N<br>SN74LS174N | | A3U70<br>A3U71 | 1820 1196<br>1820 1196 | 8 | ] | IC FF TTL LS D TYPE POS EDGE TRIG COM IC FF TTL LS D TYPE POS EDGE TRIG COM | 01295 | SN74LS174N | | A3U72 | 1820 1197 | ; | | IC GATE TIL LS NAND QUAD 2 INP | 01295 | SN74L SOON | | A3U73 | 1820 1416 | 5 | 1 ; | IC SCHMITT TRIG TTL ES INV HEX 1-INP | 01295 | SN74LS14N<br>SN74128N | | A3U74<br>A3U75 | 1820 1074<br>1820 1074 | i ; | 2 | IC DRVR TTL NOR QUAD 2 INP IC DRVR TTL NOR QUAD 2 INP | 01295 | SN74128N | | | | 1 | 1 | | 01305 | SN74LS74AN | | A3U76<br>A3U77 | 1820 1112<br>1820 1423 | 8 | 2 | IC FF TTL LS D TYPE POS EDGE TRIG IC MV TTL LS MONOSTBL RETRIG DUAL | 01295<br>01295 | SN74LS123N | | A3U78 | 1820 1423 | ; | ' | IC MV TTL LS MONOSTBL RETRIG DUAL | 01295 | SN74LS123N | | A3U79 | 182C 1203<br>1820 1747 | 8 | 1. | IC GATE TTL LS AND TPL 3 INP | 01295<br>04713 | SN74LS11N<br>MC14011BCP | | A3U80 | 1820 1747 | 5 | ' | IC GATE CMOS NAND QUAD 2 INP | 1 | | | A3U81 | 1820 1918 | 2 | 1 | IC BER TIL LE UNE DRVA OCTL | 01295 | SN74LS241N<br>MM5307N | | A3U82 | 1820 1348<br>1820 2204 | 2 | 1 ! | IC GEN PMOS | 27014<br>32293 | 1M6402-11PL | | A3U83<br>A3U84 | 1820 0509 | 5 | ; | IC UART CMOS IC DRVR DTL LINE DRVR QUAD | 04713 | MC1488L | | A3U85 | 1820 0990 | 8 | 1 | IC ROVE DTL NAND LINE QUAD | 04713 | MC1489AL | | A3U86 | 1820 1199 | ١, | i | IC INV TTL TS HEX 1-INP | 01295 | SN74LSO4N | | A3U87 | 1820-1112 | | 1 | IC FF TTL LS D TYPE POS EDGE TRIG | 01295 | SN74LS74AN | | A3U88 | 1826 0282 | 3 | 1 1 | IC V RGLTR TO 92 | 04713<br>28480 | MC79L12ACP<br>1810-0076 | | A3U89<br>A3U90 | 1810 0076<br>1810-0076 | 8 | 2 | NETWORK RES 9 SIP1 BK OHM - 8<br>NETWORK RES 9 SIP1 BK OHM - 8 | 28480 | 1810 0076 | | | 1 | 1 | | | 39490 | 1902-3149 | | A3VR1<br>A3VR2 | 1902-3149<br>1902-3104 | 9 | 1 2 | DIODE ZNR 9 09V 5% DO 35 PD 4W DIODE ZNR 5 62V 5% DO 35 PD 4W | 28480<br>28480 | 1902 3104 | | A3VR3 | 1902 3104 | 6 | 1 1 | DIODE: ZNR 5 62V 5% DO 35 PD - 4W<br>DIODE: ZNR 5 62V 5% DO 35 PD - 4W | 28480 | 1902 3104 | | | 1 | | 1 | | 20400 | 1200 0628 | | A3XE1 | 1200-0638 | 1 % | 1 2 | SOCKET-IC 14-CONT DIP DIP-SLDR | 28480<br>28480 | 1200-0638<br>1200-0607 | | A3XE2<br>A3XE3 | 1200-0607<br>1200-0796 | 8 | 2 | SOCKET-IC 16-CONT DIP DIP SLDR SOCKET-IC 8-CONT DIP DIP SLDR | 28480 | 1200-0796 | | A3XE4 | 1200-0607 | 0 | 0 | SOCKET IC 16 CONT DIP DIP-SLDR | 28480 | 1200-0607<br>1200-0796 | | A3XE5 | 1200-0796 | 8 | 2 | SOCKET-IC B-CONT DIP DIP-SLDR | 28480<br>28480 | 1200-0796 | | A3XU83 | 1200 0654 | 7 | 1 | SOCKET-IC 40 CONT DIP DIP SLDR | ŀ | 1 | | A3Y1 | 0410 1004 | 7 | ١, | CRYSTAL-QUARTZ 1 8432 MHZ HC-33 /U HLDR | 28480 | 0410 1004 | Table 6-3. List of Manufacturers' Codes | MFR<br>NO. | MANUFACTURER NAME ANY SATISFACTORY SUPPLIER | ADDRESS | | CODE | |------------|----------------------------------------------|-------------|------|-------| | | | | | | | 00908 | KEMET | l l | | | | 01121 | ALLEN BRADLEY CO | MILWAIKEE | ₩ı | 53204 | | 01295 | TEXAS INSTR INC SEMICOND CMPNT DIV | DALLAS | ŦΧ | 75222 | | 04713 | MOTOROLA SEMICONDUCTOR PRODUCTS | PHOENIX | AZ . | 85062 | | 18324 | SIGNETICS CORP | SUNNYVALE | CA | 94086 | | 24546 | CORNING GLASS WORKS BRADFORD | BRADFORD | PA | 16701 | | 27014 | NATIONAL SEMICONDUCTOR CORP | SANTA CLARA | CA | 95051 | | 28480 | HEWLETT PACKARD CO CORPORATE HO | PALO ALTO | CA | 94304 | | 32293 | INTERSIL INC | CUPERTINO | CA | 95014 | | 56289 | SPRAGUE ELECTRIC CO | NORTH ADAMS | MA | 01247 | | 72136 | ELECTRO MOTIVE CORP SUB IEC | WILLIMANTIC | CT | 06226 | Model 52105A Manual Changes ## **SECTION VII** ## MANUAL CHANGES ## 7-1. INTRODUCTION. This section normally contains information for adapting this manual to instruments for which the content does not apply directly. Since this manual does apply directly to instruments having the serial number listed on the title page, no change information is given here. ## **SECTION VIII** ### SERVICE #### 8-1. INTRODUCTION. This section contains schematics and theory of operation for the 1351A/001 Model 52105A RS-232 interface. These are to be used in conjunction with the HP-IB trouble-shooting procedure outlined in the 1351A Operating and Service manual. Please refer to the 1351A Operating and Service manual for detailed explanations of the mnemonics and operation of the 1351A mainframe. ## 8-2. THEORY OF OPERATION. A brief "get acquainted" description of 1351A operation is provided with the Simplified Block Diagram (figure 8-5) on page 8-5 of the 1351A Operation and Service Manual. Figure 8-3 contains samples of the schematic symbols. ## 8-3. LOGIC CONVENTIONS. Positive logic convention is used in this manual, unless otherwise noted on the schematics. Positive logic convention defines a logic "1" as the more positive voltage (high) and a logic "0" as the more negative voltage (low). ## 8-4. MNEMONICS. Signals in the 1351A/Option 001 have been assigned mnemonics that describe the active state and function of the signal line. A prefix letter (H, L, P, or N) indicates the active state of the signal. The remainder of the signal name indicates the function of the signal. An H prefix indicates the function is active in the high state; an L prefix indicates the function is active in the low state. For edge-controlled devices, the prefix P indicates the function is active on the positive-going transition; prefix N indicates the function is active on the negative-going transition. #### 8-5. LOGIC SYMBOLOGY. A HIGH ON G2 GATES This manual uses logic symbols as per American National Standards Institute standard Y32.14-1973. The purpose of these symbols is to graphically represent device functions so that operation can be understood without having to "look up" how a device works. Examples of ANSI Y32.14 symbols are provided in Figures 8-1 and 8-2. CONTROL BLOCK ALL "2" DATA INPUTS TO OUTPUTS. INDICATES THAT A LOW ON G1-DEVICE IS A TRI-3 GATES ALL "1" STATE MULTIPLEXER STATE DATA INPUTS TO MUXI OUTPUTS F A HIGH ON F SETS F ALL OUTPUTS TO TRI-STATE (HIGH F IMPEDANCE OR F 'OFF": MODE DATA OUTPUT DATA > INDICATES THAT INPUTS OUTPUT IS DEPENDENT ON F INPUT INDICATES **INDICATES** DEPENDENCY **DEPENDENCY ON G1** ON G2 INPUT INPUT Figure 8-1. Symbol for a Quad D Flip-Flop Figure 8-2. Symbol for a Quad Data Selector/Multiplexer ## 8-6. TROUBLESHOOTING. # WARNING Maintenance and troubleshooting procedures described herein are performed with power applied to the instrument and protective covers removed. Service should be performed only by qualified personnel who are aware of hazards involved (such as fire or electrical shock). Read the Safety Summary at the front of this manual before trouble-shooting the instrument. #### 8-7. TROUBLESHOOTING PROCEDURE. Before troubleshooting in detail, try to perform the adjustment procedure in Section V of the 1351A Operating and Service Manual. Some apparent malfunctions may be corrected by these adjustments. Failure to obtain a correct adjustment may reveal the source of trouble. If trouble is suspected, visually inspect the instrument. Look for loose or burned components that might suggest a source of trouble. Verify that all circuit board connections are making good contact and are not shorting to an adjacent circuit. Sometimes a problem can be solved by cleaning printed circuit edge connectors with a non-abrasive pencil eraser and a clean cloth. Check instrument power supply voltages and external power source. The most important prerequisites for successful troubleshooting are: (a) an understanding of 1351A programming; and (b) a knowledge of 1351A circuit operation. An improper response to a programming command will often isolate the problem to a specific area. #### 8-8. TROUBLE DIAGNOSIS. Since the 1351A/Option 001 is used in systems along with an X-Y display and a computer, any suspected fault should first be isolated to a specific instrument in the system. Suspected 1351A malfunctions may actually be malfunctions in the X-Y display or in the computer. # 8-9. PREVENTIVE MAINTENANCE. Cleaning. Painted surfaces can be cleaned with a commercial, spray-type window cleaner or with a mild soap and water solution. # CAUTION Avoid using chemical cleaning agents that might damage the plastics used in this instrument. Recommended cleaning agents are isopropyl alcohol, kelite (1 part kelite, 20 parts water), or a solution of 1% mild detergent and 99% water. Corroded spots are best removed with soap and water. Stubborn residues can be removed with a fine abrasive. Protect such areas from further corrosion with an application of silicone resin such as GE DRIFILM 88. # 8-10. QUICK REFERENCE TO SERVICE SHEETS. Table 8-1 is a reference to figures contained in the Service Sheets. Table 8-1. Service Sheet Quick Reference | Figure<br>No. | Title | |---------------|-------------------------------------------| | 8-4 | I/O Board Simplified Block Diagram | | 8-5 | I/O Board Component Locator | | 8-6 | Schematic 2E (RS-232 Interface Circuitry) | | 8-7 | Schematic 2A | | 8-10 | Schematic 2B | | 8-11 | Schematic 2C | | 8-12 | Schematic 2D | # 8-11. GENERAL INFORMATION. Input Output Assembly A3 contains the input connector for information from the RS-232 controller and output connectors for Display TTL blanking and Auxiliary control of a 1338A Tri-Color Display. The Simplified Block Diagram (figure 8-4) for A3 shows major functional stages and their corresponding schematic locations. Detailed signal and stage descriptions are covered by the explanations of each of the five schematics. Schematic 2A contains ASCII instruction decoding and handshake timing circuits. Schematic 2B contains control and timing circuits. Schematic 2C contains BCD to Binary converter and data output circuits. Schematic 2D contains auxiliary interface and power interrupt detection circuits. Schematic 2E contains RS-232 interface circuitry. # 8-12. OPERATING OVERVIEW. The 1351A Option 001 listens in one of two modes: - 1) Program - 2) Data In the Listen For Program mode the 1351A receives two bytes from the RS-232 controller that define the 1351A instruction. These two-letter instructions are the Graphics Translator Machine Language (GTML) mnemonics. After two program bytes are received, the 1351A Option (00) is placed into the Listen For Data mode. The 1351A Option (00) now receives parameter (or text) bytes until a "!" (colon), a CR (Carriage Return), or a LF (Line Feed) byte is received. The "!" (or CR or LF) causes the 1351A to return to the Listen For Program mode. #### NOTE If text is being received, an ETX (END OF TEXT) character must precede the ":" (or CR or LF). #### Program Input Instruction Types. All two-byte Program instructions are one of two types: (1) an Input Output board instruction; or (2) a Control Board instruction. The four Input-Output (I/O) Board instructions are: - 1) Plot Absolute (PA) - 2) Character Size (CS) #### Data Types. In the Listen For Data mode, all bytes received are either parameter bytes or text bytes. Parameter bytes are converted to binary values on the I-O Board. Text bytes are not converted. Data (parameter or text) is sent to the Control Board from the I/O Board via the ID1-ID13 lines. # ID1-ID13 Information Definition. Information contained on IIII-ID13 is defines by: (a) type of instruction (I/O Board or Control Board); and (b) state of 1351A memory address line A0. Three cases will be used to show IDI-ID13 information content for different instruction types. Each case is divided into two parts to show ID line definitions for A0 both low and high. The three cases are: (1) I O Board instruction; (2) Control Board instruction other than Find Location (FL); and (3) Find Location Control Board instruction. The 1351A memory capacity is 8192 words of 32 bits. Each 32-bit word contains two 16-bit bytes. Byte content is defined by the state of memory address line A0. Refer to table 8-2. ## CASE 1. If an Input/Output Board instruction is detected, then ID1-ID10 are defined as follows. - a) When A0 = low: - 1. If ID1-ID10 = 1023 (all high), then $1351\mathbf{A}$ is in standard Text mode. - 2. If ID1-ID10 = 1022 and CHAR ROM SELECT is high then 1351A is in alternate Text mode. - 3. If ID1-ID10 < 1022, then 1351A is in Plot mode and ID1-ID10 is the binary X value. - b) When A0 = high: - 1. If Text mode, then ID1-ID7 = ASCII character, ID8 and ID9 = character size (1,2,4,8), ID10 = rotate bit (low = 0; high = 90 degrees). ## NOTE ## CASE 2. If a Control Board instruction other than Find Location (FL) is detected, then ID1-ID6 become PBO1-PBO6 and are defined as follows. ## a) When A0 = low: PBO1-PBO6 = file name (binary). PBO1-PBO5 are for Erase File (EF), Name File (NF), Find File (FF), Blank File (BF), or Unblank File (UF) parameter. ## b) When A0 = high: PBO1 = Z-axis (Pen Enable command and parameter detected on I/O Board and sent separately to Control Board as Z-axis bit to become PBO1). PBO2 = file blanking bit (used with BF and UF). PBO3-PBO6 = TTL blanking bits (used with WX). ## CASE 3. If the Control Board instruction Find Location (FL) is detected, then IDI-ID13 = binary value (0-8191) used when A0 = low as the next write pointer to address 1351A memory. Table 8-2. ID1-ID12 Definitions | A0<br>State | | O Instruction<br>WRITE) | CASES 2&3. Control<br>Board Instruction<br>(Get Busy) | |-------------|-----------------------------|-------------------------|-------------------------------------------------------| | | ID1-ID10 = | | Case 2. Not FL | | | | | ID1-ID6 become PBO1-6 | | 1 | | | $PBO1 \cdot PBO6 = file no.$ | | low | | Text flag | | | 10W | IDI.IDIO- | 1022 is bina | P1/ | | 1 | 11/1-11/10 < | X value | ı,y | | 1 | | (Plot mode) | | | l | | (1 too mout) | Case 3. FL instruction | | | | | ID1-ID13 = binary X | | l | | | value used as next | | 1 . | | | write pointer | | 1 | If Text mo | | Case 2. | | 1 | ID1-ID7 = | • • | PBO1 = Z-axis bit | | 1 | = 6(1138(II | character | PBO2 = file blank. | | l | | Bize | ing bit | | high | ***** | | | | l | ID10 = | character | | | | | rotation<br>bit | PB03-PB06 = TTL | | l | | DIE | blanking bits | | | If Plot mod | la: | planking bits | | 1 | 11 1300 moc<br>11)1-11)10 = | • • • | | | | *!\1.1!\\ | Y value | | | L | | 3 4 CE 1 M. | | Figure 8-3. Schematic Diagram Symbols Figure I/O Board A3 Simplified Block Diag Figure 8-4 I/O Board A3 Simplified Block Diagran Service # 8-13. SCHEMATIC 2E PRINCIPLES OF OPERATION. Input/Output Assembly A3 allows the 1351A to receive serial data by first converting it into a parallel form the 1351A will understand. Schematic 2E contains: (a) RS-232 to TTL, and TTL to RS-232 level translators/line receivers/drivers, (b) 1.8432 MHz oscillator, (c) switch programmable divider for baud-rate selection, (d) UART for serial data I/O, (e) RS-232 handshake lines, (f) clock gating, (g) internal bus buffers, and (h) Time-Out Reset circuitry. # 8-14. LEVEL TRANSLATORS/LINE DRIVERS/LINE RECEIVERS. U84 is a TTL to RS-232 level translator and line driver. U84A is used to drive H=Serial Data Out. S1-2 is normally open; serial data is generally not transmitted from the 1351A. U84B is used to output RS-232 Level Clock. U84D is used to output H=Clear To Send. U85 is an RS-232 to TTL level translator and line receiver. U85A is used to receive an external clock signal. U85B receives Serial Data In. U85D receives Request To Send. # 8-15. PROGRAMMABLE DIVIDER. Sections 5-8 of switch S2 (pins 8-11 of U82), allow the 50 select a number of different baud rates when g external clock or internal oscillator. The following table is frequency output as a function of switch settings. Table 8-3. Baud Rate Selection | U82 Pin | Output | Baud Rate | | | |---------|---------|--------------------|--|--| | 5 6 7 8 | Freq | (Output Freq ÷ 16) | | | | 0 0 0 0 | | Ext. Freq. | | | | 0 0 0 1 | 800 | 50 | | | | 0 0 1 0 | 1200 | 75 | | | | 0 0 1 1 | 1760 | 110 | | | | 0 1 0 0 | 2152 | 134.5 | | | | 0 1 0 1 | 2400 | 150 | | | | 0 1 1 0 | 4800 | 300 | | | | 0 1 1 1 | 9600 | 600 | | | | 1 0 0 0 | 14,400 | 900 | | | | 1001 | 19,200 | 1200 | | | | 1010 | 28,800. | 1800 | | | | 1 0 1 1 | 38,400 | 2400 | | | | 1 1 0 0 | 57,600 | 3600 | | | | 1 1 0 1 | 76,800 | 4800 | | | | 1 1 1 0 | 115,200 | 7200 | | | | 1 1 1 1 | 153,600 | 9600 | | | # 8-16. UART (UNIVERSAL ASYNCHRONOUS RECEIVER/TRANSMITTER). UART U83 serves as the controller for receiving functions of the interface. The receiver portion converts serial data to parallel data. Start, stop, parity, overrun, and framing errors are ignored by the 1351A/Option 001. Parallel data (7 bits) output is on pins 6-12. This 7-bit format is right-justified to RD1. When using 8-bit serial input format, the corresponding output (parallel) will be 7 bits wide with the most significant (RD8) truncated. Data on pin 20 (H=Serial Data In) is clocked in by the H=Trans/Rev Clock on pin 17. This clock is 16 times the data rate. Pin 21 is the UART H=Reset. A high level does not clear the receiver buffer register, but is required after power up. Approximately 18 clocks after H=Reset goes low, L=Talk (pin 24) goes high. H-Serial Data Out from the UART (pin 25) is gated through U84A. Pin 34 of the UART is tied high so the control signals at pins 35, 36, 38, 39 are continuously loaded into the internal control register. The control signals loaded into this register determines character length (7 or 8 bits), stop bit select (1 or 2 bits), parity enable, and parity type (even or odd). These control inputs are switch selectable by sections 1-4 of switch S2. The functions are described in table 8-4. Table 8-4. UART Control Word Functions | | UBS | Pin | | | | |--------------------------|-----------------------|-----------------------|-----------------------|----------------------------------------------------|---------------------------------| | 35 | 36 | 38 | 39 | Parity | No. of<br>Stop Bits | | L<br>L<br>L<br>H<br>H | L<br>L<br>H<br>H<br>L | L<br>L<br>L<br>L<br>L | L<br>H<br>L<br>H<br>X | Odd<br>Even<br>Odd<br>Even<br>Disabled<br>Disabled | 1<br>1<br>2<br>2<br>2<br>1<br>2 | | L = 0<br>H = 1<br>X = Do | n't Car | re | | | | ## 8-17. RS-232 HANDSHAKE LINES. U16A pin 1 is held high through CR4 (except during a time-out reset). H=Ready is gated through U16A (now H=Interface Busy) and inverted by U84D. This becomes H=Clear To Send and holds off any data transfer until the current data or instruction has been processed. L=Interface Reset is an external reset through U85D (H=Request To Send) that accomplishes a reset by pulling the L=Interface Reset line low through CR4. The status of H=Interface Busy remains unchanged. #### 8-18. CLOCK GATING. Both the RS-232 and TTL level clocks are gated only when H=Ready is true and is used with computers not having a seperate RS-232 clock on the transmission card. Such a configuration eliminates the new to transmit an H=Clear To Send command to the host computer. #### 8-19. INTERNAL BUS BUFFERS. U81 provides non-inverted (H=DIO1-7) drive for the instruction decoder (schematic 2A) and the BCD to Binary converter (2D). U86 provides inverted (L=DIO3-7) drive for the End Of Text decoder (2B). ## 8-20. U57D TIME-OUT RESET. Should H=READY remain low for more than approximately 2.5 seconds, the time-out circuit resets the interface. This keeps the 1351A from "hanging up" in case it receives a command it cannot execute, such as FF (Find File) when no such file exists. When the base of Q5 is low, Q5 will not conduct and C55 charges through R62. When C55 reaches the trigger voltage of unijunction Q6, Q6 will "fire" and a positive pulse is seen through U57D. U57D inverts the pulse and causes CR5 to forward bias. L=IFC pulls low through CR6 and clears U23A (schematic 2B). It also clocks Ready Latch to signal the controller H=Clear To Send. | | REF<br>DESIG | GRID<br>LOC | REF<br>DESIG | GRID<br>LOC | REF<br>DESIG | GRID | | GRID | REF<br>DESIG | GRID | RE | |-----|--------------|-------------|--------------|-------------|--------------|------|-----|-------|--------------|-------|-----| | | C2 | F-5 | C39 | J.6 | L1 | M-1 | R28 | M-8 | R68 | B-5 | U33 | | ı | C4 | H-6 | C40 | E-6 | Q1 | M-6 | | L.7 | R69 | B.5 | U34 | | - 1 | C5 | C-6 | C41 | E-7 | Q2 | M-6 | R30 | K-7 | R70 | D-3 | U35 | | - 1 | C6 | N-3 | C42 | H-7 | Q3 | N-6 | R31 | K-7 | R71 | L-6 | U36 | | - 1 | C7 | M-5 | C43 | L-8 | Q4 | N-6 | R32 | M-7 | R72 | L-6 | U37 | | - [ | C8 | G-3 | C44 | J-8 | Q5 | N-5 | R33 | D 7 | R73 | D.5 | U38 | | - 1 | C9 | N-5 | C45 | F-3 | Q6 | N-5 | R34 | D.7 | R74 | D.5 | U39 | | - 1 | C10 | D-5 | C46 | F-6 | Ω7 | L-5 | R35 | B-7 | R75 | C-4 | U40 | | - [ | C11 | L-7 | C50 | D-4 | R2 | E-1 | R36 | L-7 | S1 | C·5 | U41 | | - 1 | C12 | K-7 | C51 | D-4 | R3 | E-1 | R37 | N-6 | S2 | C-4 | U42 | | 1 | C13 | <b>U</b> .7 | C52 | C-4 | R4 | D-1 | R38 | J.8 | 53 | K-B | U43 | | - 1 | C14 | D-7 | C53 | D-3 | R5 | C-1 | R39 | J.B | บ้า | C-6 | U44 | | - 1 | C15 | B-7 | C54 | D-4 | R6 | F-5 | R40 | J-8 | U7 | C-1 | U45 | | | C16 | B-8 | C55 | M-5 | R7 | F-5 | R41 | J-8 | UB | D-6 | U46 | | | C17 | C·6 | C56 | L-7 | RB | H-7 | R42 | B · 8 | U9 | D-5 | U47 | | | C18 | B.7 | C57 | N 5 | R9 | H-7 | R43 | 8.8 | U10 | D.4 | U48 | | | C19 | B.5 | C58 | D-4 | R10 | C-6 | R44 | B-7 | U14 | D-1 | U49 | | | C20 | B-7 | C59 | N-4 | RII | C-6 | R45 | 8.7 | U15 | E-6 | U50 | | | C21 | N-2 | C60 | N-4 | R12 | G-1 | R46 | B-5 | U16 | E - 5 | U51 | | | C22 | E-7 | C61 | F-8 | R13 | G-1 | R47 | B-5 | U17 | E-4 | U52 | | | C23 | C-2 | C62 | E-8 | R14 | M-6 | R48 | B-5 | U19 | E-3 | U53 | | | C24 | E-2 | CR1 | K-7 | R15 | N-6 | R49 | B-5 | U20 | E-2 | U54 | | | C25 | F-2 | CR2 | B-7 | R16 | M-6 | R50 | M-7 | U21 | E-1 | U55 | | | C26 | G-1 | CR3 | B-5 | R17 | M-6 | R53 | F 3 | U22 | F-6 | U56 | | | C27 | K-1 | CR4 | B-5 | R18 | M-5 | R54 | F-7 | U23 | F-5 | U57 | | | C28 | L-1 | CR5 | B 5 | R19 | M-5 | R55 | F-7 | U24 | F-4 | U58 | | | 29 | K-3 | CR6 | B 5 | R20 | G-2 | R60 | N-6 | U25 | F-4 | U59 | | | 230 | F-3 | E16 | B-3 | R21 | G-3 | R61 | M 5 | U26 | F-3 | U60 | | | 231 | G-4 | E34 | G-7 | | N'-7 | R62 | N-5 | U27 | F-2 | U61 | | | 32 | C-5 | E35 | G-7 | | M 7 | R63 | N-5 | U28 | F-1 | U62 | | | 33 | F-4 | E36 | M-7 | R24 | M-7 | | N-5 | U29 | G-6 | U63 | | | 34 | D-4 | E37 | M-7 | | M-7 | | 1.7 | | G-5 | U64 | | | 36 | E-5 | E38 | E-3 | | M-8 | | M-5 | | G-4 | U65 | | | 37 | K-5 | | A-3 | R27 | M-B | R67 | L-7 | | G-4 | U66 | | L | 38 | K-6 | J2 | A-6 | | | | - 1 | | | | | | E F<br>SIG | GRID<br>LOC | RE F<br>DESIG | GRID<br>LOC | REF<br>DESIG | GRID | REF | GRID | REF | GRID | REF | GRID | REF | GRID | |-----|------------|-------------|---------------|-------------|--------------|-------|-------|-------|----------|------|-----|-------|-------|-------| | C2 | | F-5 | | | | | | + | <b>†</b> | + | - | 100 | DESIG | 100 | | C4 | | H-6 | C39 | , 1·6 | LI | ` M-1 | R28 | M 8 | R68 | `B.5 | U33 | ' G-3 | U67 | ' K-8 | | C5 | | C-6 | C40 | E-6 | Q1 | M-6 | R29 | L-7 | R69 | B-5 | U34 | G-2 | U68 | J.7 | | C6 | | N-3 | C41 | E-7 | Q2 | M-6 | R30 | K-7 | R70 | D-3 | U35 | G-1 | U69 | H-8 | | C7 | | N-3 | C42 | H-7 | Q3 | N-6 | R31 | K-7 | R71 | L-6 | U36 | H-6 | U70 | H-7 | | CB | | G 3 | C43 | L-8 | Q4 | N-6 | R32 | M-7 | R72 | L-6 | U37 | H-5 | U71 | G-8 | | Ce | | N-5 | C44 | J-8 | Q5 | N-5 | R33 | D-7 | R73 | D.5 | U38 | H-4 | U72 | G-7 | | CI | | D-5 | C45 | F-3 | Q6 | N-5 | R34 | D-7 | R74 | D-5 | U39 | H-4 | U73 | F-8 | | Ci | | U-5<br>L-7 | C46 | F-6 | Q7 | L·5 | R35 | B.7 | R75 | C-4 | U40 | H-3 | U74 | E 8 | | Ci | | L-7<br>K-7 | C50 | D-4 | R2 | E-1 | R36 | L-7 | S1 | C-5 | U41 | H-2 | U75 | Ē.7 | | Ci | | K-/<br>D-7 | C51<br>C52 | D-4 | R3 | E-1 | R37 | N-6 | S2 | C-4 | U42 | H-1 | U76 | D 8 | | Ci | - | D-7 | | C-4 | R4 | D-1 | R38 | J-8 | 53 | K-8 | U43 | J-6 | U77 | C.B | | Ci | | B-7 | C53 | D-3 | R5 | C-1 | H39 | J-8 | บา | C·6 | U44 | J-5 | U78 | C.7 | | Ci | - | B-8 | C54 | D-4 | R6 | F-5 | R40 | J-8 | U7 | C-1 | U45 | J-4 | U79 | F-7 | | Ci | - | C-6 | C55 | M-5 | R7 | F-5 | R41 | J-8 | U8 | D-6 | U46 | J.4 | U80 | Ĺ-7 | | Cit | - | B.7 | C56 | L-7 | R8 | H-7 | R42 | B · 8 | U9 | D-5 | U47 | J.3 | U81 | D-3 | | Cis | | B·5 | C57 | N-5 | R9 | H-7 | R43 . | B · 8 | U10 | D-4 | U48 | J.2 | UB2 | C-4 | | CZC | | B 7 | C58 | D-4 | R10 | C·6 | R44 | B 7 | U14 | D-1 | U49 | J.1 | U83 | C-2 | | CZ | | N-2 | C59 | N-4 | R11 | C-6 | R45 | B-7 | U15 | E-6 | U50 | K-6 | U84 | E-4 | | C22 | | E 7 | C60 | N-4 | R12 | G-1 | R46 | B-5 | U16 | E-5 | U51 | K-5 | U85 | D-4 | | C23 | | C 2 | C61 | F-8 | R13 | G-1 | R47 | B·5 | U17 | E-4 | U52 | K-4 | U86 | C-3 | | C24 | | | C62 | E-8 | R14 | M 6 | R48 | 8.5 | U19 | E-3 | U53 | K-4 | U87 | J 7 | | C25 | | E-2 | CR1 | K 7 | R15 | N-6 | R49 | B-5 | U20 | E-2 | U54 | K-3 | U88 | D-4 | | C26 | | F-2 | CR2 | B 7 | R16 | M-6 | R50 | M-7 | U21 | E-1 | U55 | K-2 | U89 | M-4 | | C27 | | G-1 | CR3 | B-5 | R17 | M 6 | R53 | F-3 | U22 | F-6 | U56 | K-1 | U90 | M-4 | | C28 | | K-1 | CR4 | B-5 | R18 | M 5 | R54 | F.7 | U23 | F-5 | U57 | L-6 | VR1 | L-7 | | C29 | | L-1 | CR5 | B-5 | R19 | M-5 | R55 | F-7 | U24 | F-4 | U58 | L-5 | VR2 | G 3 | | | | K-3 | CR6 | 85 | R20 | G-2 | R60 | N-6 | U25 | F-4 | U59 | 1.4 | VR3 | G.3 | | C30 | | F-3 | E16 | B-3 | R21 | G-3 | R61 | M-5 | U26 | F-3 | U60 | L-4 | XE1 | B 5 | | C31 | | G-4 | E34 | G-7 | | M-7 | R62 | N-5 | U27 | F-2 | U61 | L-3 | XE2 | B-4 | | 232 | | C-5 | E35 | G-7 | | M-7 | R63 | N-5 | U28 | F-1 | U62 | L.2 | XE3 | B 3 | | 333 | | F-4 | E36 | M 7 | | M 7 | R64 | N-5 | U29 | G 6 | U63 | i i | XE4 | B 7 | | C34 | - | 2.4 | E37 | M-7 | | M 7 | R65 | 1.7 | U30 | G-5 | U64 | B-1 | XE5 | N-1 | | C36 | - | 5 | E38 | E-3 | | M-B | R66 | M 5 | U31 | G-4 | U65 | L-8 | XE83 | C-2 | | C37 | | (-5 | J1 | A 3 | R27 | M-8 | R67 | L-7 | U32 | G-4 | U66 | 1.7 | Y1 . | N-7 | | C38 | K | (-6 | J2 | A-6 | | - 1 | | | | | | • 1 | • • | "" | Figure 8-5. I/O Board A3 Component Locator Model 52105A Component Locator Figure 8-6 Schematic 2E # 8-21. SCHEMATIC 2A PRINCIPLES OF OPERATION. Schematic 2A contains: (a) Reset; (b) Handshake circuits; (c) Instruction Decode and Latch; and (d) Control Get Busy control. #### 8-22. RESET. After the 1351A is powered on (or whenever a new program is sent to the 1351A) the Controller sets its H=Request To Send momentarily high. This RS-232 signal becomes the LO Board's L=Reset. L=Reset clears Control Get Busy Latch (U23A), Listen For Program Latch (2B-U1A) and Text Mode Latch (2B-U29A). L=Reset also clocks Ready Latch (U43A via 2B-U16B). Ready Latch signals H=Clear To Send and enables the clock gate (schematic 2E). #### 8-23. DATA MODE. Once reset, the 1351A will receive its device dependent commands (GTML mnemonics) and required parameters. First the 1351A goes to Listen For Program mode. Two bytes are received, decoded by Instruction Decoder U7, and latched into Instruction Latch U28 and U21. After two Program bytes, the Listen For Program Latch (2B-U1A) is clocked to Listen For Data. Parameter (or text) bytes are received until a ":" (colon), CR (Carriage Return) or a LF (Line Feed) byte is received. When this happens the Latch returns to Listen For Program. CR, LF, and ":" bytes are detected by U14 and U21B. Since U14 is disabled in Text mode, the 1351A must receive an ETX (End of Text) byte before it will be able to exit Text mode and return to Listen For Program. ETX is detected by U64. # Handshake Precision Timing Generator. After each byte is received from RS-232, whether instruction "program" or data, Read Latch U43 must be clocked by P=RNRC (Release Not Ready Condition). This allows the 1351A to signal RS-232 Clear To Send, gate the Transmit/Receive clock (if so configured) and receive the next serial byte. Approximately 250 ns after H=DAV goes high, U25 causes U43B to be clocked so that U32 is released to count. U32 produces clock signals for schematic 2B that control latching of DIO parameter (or text) byte on schematic 2C. Approximately 500 ns after H=DAV goes high, L=DAC is set low by U25. L=DAC returns high as soon as Service Model 52105A H=DAV is returned low by UART (2E-U83) indicating receive buffer empty. Ready Latch U43 must now be clocked by P=RNRC in order for the next serial byte to be sent. #### Control Board Instructions. Program instructions are either L.O Board or Control Board instructions. When a Control Board two-lyte instruction is detected, CTRL INST goes low. The negative edge of this level change is passed by C2 so that U23A sees a momentary low pulse on its set input. When set, U23A enables U36A. When a ":" (or CR or LF) delimiter is detected, U19C produces a positive edge that latches the instruction (I1-I5) on the Control Board. The ":" (or CR or LF) also allows U36A to enable U58C. Approximately 570 ns after the instruction latch clock (U19C), a negative edge is produced by U58C that tells the Control Board to act on the command (Control Get Busy). After sensing a Control Get Busy clock, the Control Board signals its "busy" status by setting CTRL BUSY low. When the Control Board has finished processing the command it returns CTRL BUSY high. This positive edge clocks U23A inverting output high. U36A and U58C are now disabled until the next Control Board instruction is detected. The positive edge of CTRL BUSY also causes a P-RNRC clock to be produced (schematic 2B) so that the 1351A can signal Ready For Data. If the Control Board never returns CTRL BUSY high, then P=RNRC will not set Ready Latch. The 1351A will "hang up" until a Time Out Reset (schematic 2E) is produced upon the system L=Reset line. This time out is approximately 2.5 seconds. This can occur when a file is addressed via FF, EF, BF, or UF that was not previously named (NF#). ## I/O Board Instructions. When an Input/Output Board "program" instruction is detected CTRL INST goes high. Latch Instruction clock and Control Get Busy clock are inhibited. I/O instruction Decoder U20 controls signals to I/O Board circuits on schematics 2B and 2C. I/O Board "program" instructions are: (1) Pen Enable (PE); (2) Character Size (CS); (3) Text (TX); and (4) Plot Absolute (PA). Table 8-5. A3 U7 ROM (1816-1120) Character Decoding | | | | | | | | | U7 ( | Outp<br>ins | out | | | |----|----|-----------------|---|----|---|----|---------|-------------|-------------|-----|----|-----| | | DI | 0 Address Lines | | | | • | Decimal | Char. | M: | SB | | LS | | 7 | 6 | 5 | 4 | 3 | 2 | _1 | Value | ASCI | | 10 | 1. | 1 1 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ETX | lo | 0 | 0 | ] | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 10 | LF | 0 | | 1 | ( | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 13 | CR | 0 | 1 | 1 | ( | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 20 | DC4 | 0 | 1 | 0 | 1 | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 44 | , | 0 | 1 | 0 | 0 | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 58 | : | 0 | 1 | 1 | 0 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 59 | 1 ; | 0 | 0 | 1 | 1 | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 65 | A | 0 | 1 | 1 | 1 | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 66 | В | 1 | 1 | 0 | () | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 67 | C | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 69 | E | 1 | 0 | 0 | 0 | | 1 | 0 | () | 0 | 1 | 1 | 0 | 70 | F | 1 | 1 | 1 | 0 | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 76 | L | 1 | 0 | 0 | 0 | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 77 | М | 0 | 1 | 0 | 0 | | 1 | 0 | 0 | 1 | 1 | l | 0 | 78 | N | 1 | 0 | 0 | 1 | | 1 | 0 | 1 | 0 | () | 0 | 0 | 80 | P | 0 | 0 | 1 | 1 | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 83 | S | 1 | 0 | 1 | 0 | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 84 | Т | 0 | 0 | 1 | 0 | | 1 | () | 1 | 0 | 1 | 0 | 1 | 85 | U | 1 | 0 | 1 | 1 | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 87 | W | 1 | 1 | 0 | 1 | | 1 | () | 1 | 1 | 0 | 0 | 0 | 88 | X | 0 | 0 | 0 | () | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 97 | а | 0 | 1 | 1 | 1 | | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 98 | ь | 1 | 1 | 0 | 0 | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 99 | С | 0 | 0 | 0 | 0 | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 101 | e | 1 | 0 | 0 | 0 | | 1 | 1 | () | 0 | 1 | 1 | 0 | 102 | f | 1 | 1 | 1 | 0 | | 1 | l | 0 | 1 | 1 | 0 | 0 | 108 | 1 | 1 | 0 | 0 | 0 | | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 109 | m | 0 | 1 | 0 | 0 | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 110 | n | l | 0 | 0 | 1 | | 1 | 1 | 1 | 0 | () | 0 | 0 | 112 | P | 0 | 0 | 1 | 1 | | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 115 | 8 | 1 | 0 | 1 | 0 | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 116 | ι | 0 | 0 | 1 | 0 | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 117 | u | 1 | 0 | 1 | 1 | | l | 1 | 1 | 0 | 1 | 1 | 1 | 119 | w | 1 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 120 | x | 0 | 0 | 0 | 0 | | ., | | | | | | | | <del></del> | | | - | ㅓ | Note: 0 = low; 1 - high. ) ) ) Figure 8-7. Schematic 2A # 8-24. SCHEMATIC 2B PRINCIPLES OF OPERATION. Schematic 2B is made up of circuits that: (a) determine whether the 1351A is in "listen for program" or "listen for data"; (b) indicate when the 1351A can signal that it is ready for the next byte from RS-232; (c) produce the DO WRITE signal; and (d) provide Pen Enable (Z-axis) status to the Control Board. # 8-25. LISTEN FOR PROGRAM/DATA CIRCUITS. #### Listen for Program. After the 1351A/Option 001 receives a Request To Send, U1B and U79A/B are enabled. Ready For Program Byte Latch U17A controls the handshaking of "program" bytes from RS-232 by producing P = RNRC (via U58A and U16B) to release the Not Ready condition on schematic 2A. U79A and U79B produce clock edges that latch the two instruction "program" bytes on schematic 2A. When Listen For Program/Data Latch U1A is first set to Listen For Program mode, the negative-going edge from U37D output is passed by C5. This sets Data Enable After Program Controller U8B, preventing the Ready For Data Byte sequence from occurring until after the 1351A has gone to Listen For Data. #### Listen For Data. When the second "program" byte is received, U1B inverting output (in the Instruction Latch Clock Generator) produces a positive edge. This clocks U1A, U29A, and U8B. Listen For Program/Data Latch U1A (Q = high), turns Q2 on and Q1 off. LDATAL (Low, Data Listen) goes low to turn on front-panel "LISTEN FOR DATA" LED. LPROGL goes high to turn off front-panel "LISTEN FOR PROGRAM" LED. U37F disables the Instruction Latch Clock Generator while in Listen For Data. Text Mode Latch U29A reports whether or not a Text (TX) instruction was received. Data Enable after Program Controller U8B now permits the Ready for Data Byte sequence if not in Text mode. This sequence allows the 1351A to capture parameter byte3 from RS-232 until the 1351A receives a ":" (or CR or LF). Ready For Data Byte Latch U8A Q output gets clocked high when a parameter byte is received from RS-232. This turns on 12.3 MHz CLK2 for four pulses (schematic 2D). Four State Counter U33A/B causes DI01-DI04 to be converted from parallel to serial and stored (schematic 2C). After the fourth state, U33B causes U8A to be reset (via U30C) and the 1351A can signal that it is ready for the next data byte from RS-232. The parameter binary value is latched for output to the Control Board by a "," (comma) from RS-232. This negative clock edge is produced by Data/Text Selector and Latch Clock Generator U57A. If Text Mode Latch U29A indicates that a Text (TX) instruction has been received, then text byte handshaking from RS-232 is controlled by Ready For Text Byte Latch U29B. ## 8-26. DO WRITE CIRCUITS. Service Low-going DO WRITE pulses are produced as a result of Plot Absolute (PA) or Text (TX) "program" instructions. DO WRITE tells the Control Board to write X and Y (or text) values to 1351A memory. The Control Board responds with a low-going WRITING signal and a negative-going CHANGE DATA clock. When A0 (1351A memory address line zero) is low, the Control Board writes X value to 1351A memory following DO WRITE. If Text mode, U50B causes X value to be output as 1023 (ID1-ID10 are high, schematic 2C). This is the Text flag to 1351A Character Generator. Generation of DO WRITE will be covered by two cases: (1) Plot Absolute; and (2) Text. ## CASE 1. Detection of a Plot Absolute by U27D allows U57C to produce a low-going DO WRITE signal when a ";" (semicolon) is received from RS-232. Prior to the ";" the 1351A should receive X and Y values separated by a "," (comma). Data byte acquisition from RS-232 is controlled by the Ready For Data Byte sequence for each parameter byte. Figure 8-8. Plot Absolute DO WRITE, WRITING, CHANGE DATA Sequence #### CASE 2. Detection of a Text command allows Ready For Text Byte Latch U29B and U22C in the DO WRITE Generator to produce a low-going DO WRITE pulse for each text byte received. Model 52105A Figure 8-9. Text Mode DO WRITE, WRITING, CHANGE DATA Sequence # 8-27. RETURN TO LISTEN FOR PROGRAM. If 1351A is in Text mode, an ETX (End of Text) is required in order to exit Text mode. To terminate any instruction (including a previously exited Text instruction) the 1351A requires a ":" (or CR or LF) character from RS-232. This causes U19B output to go low. Listen For Program/Data Latch U1A is reset to "program." Instruction (program) Latches U28 and U21 on schematic 2A are reset. #### 8-28. PEN ENABLE (Z-AXIS) CIRCUIT. Pen Enable (PE) "program" instruction is decoded by U20 on schematic 2A. The parameter is converted to binary and is latched on schematic 2C by a "," (comma) from RS-232 via Clock Generator U57A. This becomes the Pen Enable Data Bit which is applied to U27B. This Data Bit is clocked into Pen Enable Latch U35A when U19B output goes low to signal "return to listen for program." Pen Enable Latch U35A output defines Z-axis status for all 1351A vectors and characters. High = beam on; low = beam off. Z-axis status is sent via the Control Board to the Display Board. From the Display Board, Z-axis status is sent back to the Control Board as PBO1 when A0 = high. This enables/disables 1351A Z-axis output (unless overridden by file blank/unblank bit PBO2). # 8-29. SCHEMATIC 2C PRINCIPLES OF OPERATION. Schematic 2C contains: (1) Parameter Shift Register/ Text Latch; (2) BCD-to-Binary Converter (for parameters); (3) Parameter or Text Selector and Latch; (4) Character Size and Rotation Latch; and (5) Output Selector circuits. Operation of circuits on schematic 2C will be covered for two cases: (1) 1351A receiving parameter(s); and (2) 1351A receiving text. ## 8-30. CASE 1. 1351A RECEIVING PARAMETER(s). In "listen for data" mode, the four LSBs (DIO1-DIO4) of each parameter byte are converted from Binary Coded Decimal (BCD) to binary. This is because the four LSBs of the ASCII code for digits is in BCD. This conversion process continues for each digit in the parameter until a "," (comma) is received from RS-232. The "," delimits (bounds) the parameter value by latching the binary result of the conversion for output to the Control Board. If a Plot Absolute (PA) comand was received, then the "," latches the binary value of the X parameter and a CHANGE DATA signal (schematic 2B) from the Control Board latches the binary value of the Y parameter (in response to a ";" from RS-232). #### NOTE Several vectors may be entered following each PA command. For example, "PA100,300; 200,500; 300,800;400,1000;:". This draws four vectors. ## BCD TO BINARY CONVERSION. The Parameter Shift Register Text Latch (U39-U42) is placed in its shift register mode if Text Mode Latch U29A (schematic 2B) does not receive a text command. Data selector U34 converts DIO1-DIO4 from parallel to serial. Each serial DIO value is shifted through U42, U41, U40, and U39 by CLK2. CLK2 is turned on by Ready For Data Byte Latch U8A (schematic 2B). Four CLK2 pulses are produced for each digit in the parameter. Each digit in the parameter gets shifted down through the cascaded shift register by subsequent CLK2 bursts. For example, if a parameter contains three digits, the first digit will be in U40, the second in U41, and the third in U42. Parameter Shift Register (U39-U42) outputs are automatically converted to binary by the full-adder network of the BCD-to-Binary Converter (U44-U49, U51-U54). Binary parameter value (CD1-CD14) is selected at Parameter or Text Selector and Latch (U56, U62, U63) Service Model 52105A when Ready For Text Byte Latch U29B (schematic 2B) signals that the 1351A is NOT in Text mode. ## Latch Converted Parameter For Output. The binary value of the parameter is latched for output at the Parameter or Text Selector and Latch (U56, U62, U63). The latching clock signal comes from Clock Generator U57A on schematic 2B. This clock is produced when a "," (comma) is received from RS-232 or when the Control Board produces a CHANGE DATA signal (schematic 2B). For a Plot Absolute, the comma latches the X binary value and the CHANGE DATA latches the Y binary value. ## Character Size And Rotation. When a Character Size (CS) command is detected by U20 on schematic 2A, the input to U36B pin 5 goes low. This enables U36B. Next, the CS parameter is converted to binary and latched into U56 by a "," (comma) from RS-232. When the 1351A receives a ":" (or CR or LF) the CS command is delimited (completed). U36B clocks the CS parameter into Character Size and Rotation Latch U55 to preserve this preconditioning for any subsequent Text (TX) commands. ## 8-31. CASE 2. 1351A RECEIVING TEXT. In Text mode, ASCII DIO bytes (received from RS-232 while 1351A is in "listen for data" mode) are not converted to binary. Each unconverted ASCII byte is latched and presented to the Control Board (along with the character size and rotation bits) immediately following the text flag. The text flag is generated by setting ID1-ID10 lines all high (= 1023) when memory address line A0 is low. Following the text flag, ID1-ID10 are defined as follows when A0 goes high: ID1-ID7 = ASCII character ID8 & ID9 = character size (1,2,4,8) ID10 = rotation bit (low = 0; high = 90 degrees). ## Latch Unconverted Text Byte For Output. Parameter Shift Register/Text Latch (U39-U42) is placed in its parallel latch mode when Text Mode Latch U29A on schematic 2B receives a Text command. The 8 DIO bits are latched into U41 and U42 by Ready For Text Byte Latch U29B on schematic 2B. Unconverted ASCII (DIO1-8) is selected at Parameter or Text Selector and Latch (U56, U62) by Ready For Text Byte Latch U29B on schematic 2B. This is the same signal that clocks U41 and U42. After being selected, the unconverted ASCII byte is latched into the Parameter or Text Selector and Latch (U56, U62, U63) by a CHANGE DATA signal (schematic 2B). N=Latch Output Data is produced on 2B by U57A. #### **OUTPUT SELECTOR OPERATION IN TEXT MODE.** In Text mode, Ready For Text Byte Latch U29B on schematic 2B causes a DO WRITE signal to be sent to the Control Board. After the DO WRITE, the Control Board writes an X value from ID1-ID10 to 1351A memory when A0 is low. U50B on schematic 2B causes Output Selector U59-U61 to turn off when A0 is low in Text mode. The Output Selector is turned off by setting its "F" (tri-state) high. Since ID1-ID10 are pulled high via U89 and U90, the X value = 1023. This is the text flag. Following a CHANGE DATA signal from the Control Board, a Y value is written to memory when A0 goes high. In this case, the Y value is defined as ASCII plus character size and rotation since the X value was the text flag. U50B turns the Output Selector back on when A0 goes high. The ASCII character bits from U56 and U62, along with character size and rotation bits from U55, are selected for output on ID1-ID10 by Ready For Text Byte Latch U29B on schematic 2B. Figure 8-11. Schematic 2C 8-13 Schematic 2D contains: (1) CLK1 and CLK2 generators; (2) Power Interrupt detector; (3) TTL Blanking and TTL Blinking circuits; and (4) interface circuits for driving an HP 1338A Tri-color Display (AUXILIARY). # 8-33. CLK1 AND CLK2 GENERATORS. CLK1 runs all the time. U31A divides the 24.6 MHz clock from the Display Board down to 12.3 MHz. The 12.3 MHz CLK1 signal provides the reference for Color Valid Delay Generator U70 and for the Handshake Precision Timing Generator on schematic 2A. CLK1 has to be running for the 1350A to receive bytes from RS-232. CLK2 runs in four pulse bursts at a rate of 12.3 MHz. U31B produces a CLK2 burst for each parameter byte received from RS-232 via Ready For Data Byte Latch U8A on schematic 2B. CLK2 clocks both the Four State Counter U33 (schematic 2B) and the Parameter Shift Register/Text Latch (schematic 2C) when the 1351A is receiving a parameter byte. ## 8-34. POWER INTERRUPT DETECTOR. If a power interruption occurs, the front-panel POWER INTERRUPT LED will be turned on. This indicates a possible deviation from proper 1351A operation. Memory may have been altered or RS-232 instructions may have been misinterpreted. U68A and Q3 detect interruptions in the +5 V and +12 V power supplies that can occur as a result of line voltage variations. After power-on, U68A Q output is high, turning Q3 on. Q3 collector voltage goes low (Vce approaches 0) to turn on the POWER INTERRUPT LED. As part of its Initialization program the 1351A should receive an ASCII DC4 character (DC4=20) from RS-232. The DC4 character resets U68A via U14 on schematic 2A. With U68A Q output low, Q3 turns off and the POWER INTERRUPT LED is extinguished. # 8-35. TTL BLANKING. Up to four displays can be driven by the 1351A. These displays can be blanked or unblanked by 16 different combinations of 1351A TTL blanking outputs (DISPLAY 1-4). The parameter for a Write Auxiliary (WX) instruction determines the TTL blank/unblank combination. The binary value of the WX parameter is inverted on the Display Board and applied to TTL Blanking Latch U67 as PBO3-PBO6 when A0 = high. This blanking information is latched into U67 by the P=Y signal from the Control Board. Blanking information from U67 is gated with possible blinking signals and latched into TTL Blanking/Blinking Latch U71. U71 is clocked by U77A. U77A introduces an adjustable delay after the Display Board returns VECTOR BUSY signal high. This delay post ents changes in TTL blanking/blinking outputs while the 1351A is drawing a vector. U71 outputs are inverted by U74 and applied to AUXILIARY and DISPLAY TTL1-TTL4 rear-panel outputs. #### Example: Service For a "WX0,:" instruction, the binary value for the parameter is 0000. This is inverted so that PBO3-PBO6 value is 1111. U71 output of 1111 is inverted by U74 so that TTL1-4 output is 0000 (base 2). If four displays are connected, then they will all be unblanked. # 8-36. TTL BLINKING. For WX parameters 8 to 15, Display 4 will always be blanked and Displays 1-3 may be blinked according to settings of Blinking Switch S2. Displays 1-3 are only able to be blinked when unblanked by WX 8-15 combination. Selected displays (1-3) are blinked at approximately a 4 Hz rate by Blinking Oscillator U78B/U78A. The Blinking Oscillator is started shortly after power-on by a positive edge from U77B. The high level following this positive edge keeps U78A enabled. U72C output goes low at the 4 Hz rate when enabled by U72D. This 4 Hz signal is gated with selected blanking information to blink displays 1-3 by setting the appropriate TTL outputs high. ## 8-37. AUXILIARY. The AUXILIARY connector provides an interface whereby the 1351A can control the color output by an HP 1338A Tri-color Display. The 1351A must first place the 1338A under Remote control via Auxiliary Remote Enable Latch U76. Color bits C1 and C2 will now determine the color output of the 1338A. Color codes output by C1 and C2 binary combinations are determined by 1351A file names. C1 and C2 are latched into Color Bits Latch U65 as File Name bits PBO5 and PBO6. The latching is done by the P=X signal from the control Board. P=X is then delayed approximately 250 ns by Color Valid Delay Generator U70. After this delay U75A produces a positive edge that tells the 1338A that the color code on C1 and C2 is valid. The 1338A is prevented from changing colors while the 1351A is drawing a vector. After the 1351A has completed a vector, the Display Board returns VECTOR BUSY high. This causes U75D output to go high, releasing the 1338A to change color if necessary. The 1338A outputs a COLOR BUSY signal when its color change circuits are active. COLOR BUSY prevents the 1351A from outputting a new vector (U72A output = low) until the 1338A is ready. Table 8-6. Binary Color Code | File Name | Color | C1 = L8B<br>(Pin 7) | C2 = MSB<br>(Pin 8) | |-----------|--------|---------------------|---------------------| | 0-15 | Green | 1 | 1 | | 16-31 | Yellow | 0 | 1 | | 32-47 | Red | 1 | 0 | | 48-63 | Yellow | 0 | 0 | Figure 8-12. Schematic 2D 8-15