| <del>''''='''''</del> | | | | <del></del> | <br> | |-----------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * | | | | | | | | | | | | | | | | | | | | | | | | | | | | | į | HP 13255 | | | | | | PROCESSOR | (808UA-2) | MODULE | | | | | | | | | | | | Manual Par | rt No. 1325 | 5-91209 | | | | | | PRINTED | | | | | | | | | | | | | | NPR-26-78 | | | | | | | | | | | | | AND THE PARTY OF T | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | HP 13255 PROCESSOR (808UA-2) MODULE Manual Part No. 13255-91209 PRINTED APR-26-78 HP 13255 PROCESSOR (8080A-2) MODULE Manual Part No. 13255-91209 PRINTED APR-26-78 #### NOTICE The information contained in this document is subject to change without notice. HEWLETT-PACKARD MAKES NO WARRANTY OF ANY KIND WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Hewlett-Packard shall not be liable for errors contained herein or for incidental or consequential damages in connection with the furnishing, performance, or use of this material. This document contains proprietary information which is protected by copyright. All rights are reserved. No part of this document may be photocopied or reproduced without the prior written consent of Hewlett-Packard Company. Copyright c 1976 by HEWLETT-PACKARD COMPANY NOTE: This document is part of the 264XX DATA TERMINAL product series Technical Information Package (HP 13255). #### 1.0 INTRODUCTION. The Processor (8080A-2) wodule functions as the main controlling unit for the terminal. The processor fetches instructions from memory and performs I/O operations on other modules attached to the terminal data bus (Backplane Assembly). The 8080A-2 Processor Module has the capability of accessing either the standard backplane bus or a special top plane bus defined later in this section. # 2.0 OPERATING PARAMETERS. A summary of operating parameters for the Processor (8080A-2) Module is contained in tables 1.0 through 5.1. Table 1. Physical Parameters | 222222222223 | | ******************* | ====== | |------------------|-----------------------------------------|----------------------------------------|--------------------| | Part<br> Number | Nomenclature | • | eight <br> ounds) | | 1 | | 1 | | | 1 | !<br>1 | | ; | | 1 | •<br>• | ; | i | | 02640-60209 | Processor (8080A-2) PCA | 12.5 x 4.0 x 0.5 | į | | · ! | | | | | 1 | | ! | 1 | | ! | l | 1 | | | 2222222222 | ======================================= | | =====! | | • | | | | | 1 | Number of Backplane Slots Re | quired: 1 | 1 | | I | | | i | | #222222222 | | 12511111111111111111111111111111111111 | 222222 | Table 2.0 Reliability and Environmental Information | 1 | Environmental: (X) HP Class B ( ) Other: | 1 | |------------------|----------------------------------------------|------------| | !!! | Restrictions: Type tested at product level | 1 | | <br> <br> <br> = | | ,<br> <br> | | <br> | Failure Rate: 1.267 (percent per 1000 hours) | 1 | Table 3.0 Power Supply and Clock Requirements - Measured (At +/-5% Unless Otherwise Specified) | I I I I I I I I I I I I I I I I I I I | -12 voic Supply +42 voic Supply | |---------------------------------------|-----------------------------------| | @ 300 mA @ 60 mA | e 2 mA e mA | | i i | NOT APPLICABLE | | | | | 115 volts ac | 220 volts ac | | e A | e A | | NOT APPLICABLE | NOT APPLICABLE | | | | | Clock Frequency: | 5.000 MHz (+4%, -50%) | | | | | | <br> | Table 4.0 Jumper Definitions | PCA | Fund | ction | |-------------|---------------------------------------------|----------------------------------------------| | Designation | In<br> ==================================== | Out<br> ==================================== | | MSBI | Do Not Invert ADDR14 and ADDR15 | I Invert ADDR14 and ADDR15 | | CTUI | <br> Enable CTU Interrupts<br> | <br> Disable CTU Interrupts<br> | | DCI | Enable Datacomm Interrupts | <br> Disable Datacomm Interrupts<br> | | PAE | Enable PROC ACTIVE Driver | Disable PROC ACTIVE Driver | | HLTE | Allow RUN/Halt From RUN Line | i<br>I RUN Always, no Halt<br>I | | POLL ( | Allow Assertion of POLL | Do Not Allow Assertion of | 5.0 Connector Information | 5.0 Connector Information | | | | |----------------------------------------|-----------------------------------------|-----------------------------------------|--| | I Connector | | | | | I and Pin No | • • • • • • • • • • • • • • • • • • • | l Description | | | ====================================== | :== ================================= | ===================================== | | | P1, Pin 1 | +5V | +5 Volt Power Supply | | | -2 | g GND | Ground Common Return (Power and Signal) | | | -3 | SYS CLK | 1 4.915 MHz System Clock | | | -4 | -12V | 1 -12 Volt Power Supply | | | -5 | ADDRO | Negative True, Address Bit 0 | | | -6 | 1 | Negative True, Address Bit 1 | | | -7 | ADDR2 | Negative True, Address Bit 2 | | | -8 | ADDR3 | Negative True, Address Bit 3 | | | -9 | ADDR4 | Negative True, Address Bit 4 | | | -1 | O ADDR5 | Negative True, Address Bit 5 | | | -1 | ADDP6 | Negative True, Address Sit 6 | | | -1 | 2 ADDR7 | Negative True, Address Bit 7 | | | -1 | 3 ADDR8 | Negative True, Address Bit 8 | | | -1 | 4 ADDR9 | Negative True, Address Bit 9 | | | -1 | 5 ADDR10 | Negative True, Address Bit 10 | | | -1 | 6 ADDR11 | Negative True, Address Bit 11 | | | -1 | 7 ADDR12 | Negative True, Address Bit 12 | | | -1 | 8 ADDR13 | Negative True, Address Bit 13 | | | -1 | 9 ADDR14 | Negative True, Address Bit 14 | | | -2 | 0 ADDR15 | Negative True, Address Bit 15 | | | -2 | 1 1/0 | Negative True, Input Output/Memory | | | • | Z I GND | Ground Common Return (Power and Signal) | | | | | | | Table 5.0 Connector Information (Cont'd.) | | | Connector Information (Cont'd.) | |---------------|-------------|--------------------------------------------------------| | | <b>-</b> | | | Connector | | Signal | | I and Pin No. | | Description | | P1, Pin A | GND | Ground Common Return (Power and Signal) | | -B | POLL | Negative True, Polled Interrupt Identification Request | | -c | +12V | +12 Volt Power Supply | | -D | PWR ON | System Power On | | <b>-</b> E | BUSO | Negative True, Data Bus Bit 0 | | -F | 8051 | Negative True, Data Bus Bit 1 | | -н | BUS2 | Negative True, Data Bus Bit 2 | | -J | BUS3 | Negative True, Data Bus Bit 3 | | -к | BUS4 | Negative True, Data Bus Bit 4 | | -L | BUS5 | Negative True, Data Bus Bit 5 | | -M | BUS6 | Negative True, Data Bus Bit 6 | | - N | BUS7 | Negative True, Data Bus Bit 7 | | -P | WRITE | Negative True, Write/Read Type Cycle | | -R | ATN2 | Negative True, CTU and Polled Interrupt Request | | -s | <br> WAIT | Negative True, Wait Control Line | | -T | PRIOR IN | Bus Controller Priority In | | -0 | PRIOR OUT | Bus Controller Priority Out | | -v | PROC ACTIVE | Negative True, Processor Active (Controlling Bus) | | -W | BUSY | Negative True, Bus Currently Busy (Not Available) | | -x | RUN | Allow Processor to Access Bus | | -Y | REQ | Negative True, Request (Bus Data Currently Valid) | | -Z | ATN i | Negative True, Data Comm Interrupt Request | | 332222222222 | . VIU | negative irue, Data Comm interrupt Reduest i | | | | | Table 5.1 Connector Information | | | Table 5. | | |-----|--------------------------|-------------|---------------------------------------------------------------------------------------------------------------| | | Connector<br>and Pin No. | Name | Signal Description | | | P3, Pin 1 | GND | Ground | | | - 2 | ADDRO | Address Bit 0 | | | - 3 | ADDA1 | Address Bit 1 | | ĺ | - 4 | ADDR2 | Address 51t 2 | | | - 5 | ADDR3 | Address Bit 3 | | į | - 6 | ADDR4 | Address Bit 4 | | i | - 7 | ADDR5 | Address Bit 5 | | į | - 8 | ADDR6 | Address Bit 6 | | i | - 9 | ADDR7 | Address Bit 7 | | | -10 | ADDR8 | Address Bit 8 | | i | | ADDR9 | Address Bit 9 | | - 1 | -12 | ADDR10 | Address Bit 10 | | i | -13 | ADDR11 | Address Bit 11 | | į | -14 | ADDR12 | Address Bit 12 | | į | <b>+</b> 15 | ADDR13 | Address Bit 13 | | į | -16 | ADDR14 | Address Bit 14 | | į | -17 | ADDR15 | Address Bit 15 | | 1 | -18 | TOP ACTIVE | Negative True, (Low) Indicates Top Plane Module Address Recognition. (High Causes a Bottom Plane Bus Cycle) | | 1 | -19 | READ | High Indicates Top Plane Bus Data Should Be Gated On | | | -20 | WRITE | High Indicates Too Plane Bus Data is Valid | | ! | -21 | SYNC.PHASE1 | Positive Pulse of 100 nSec at Beginning of Processor Major Cycle | | į | -22 | GND | Ground | | | | | | Table 5.1 Connector Information (Cont'd.) Connector | Signal Signal SEEN and Pin No. I 1 Description P3, Pin A I GND 1 Ground -B DBITO Data Bit 0 -C DBIT1 Data Bit 1 -D DBIT2 Data Bit 2 •F DBIT3 Data Bit 3 DBIT4 Data Bit 4 -F DBIT5 Data Bit 5 DBIT6 Data Bit 6 -J DBIT7 - K Data Bit 7 -L INT60 Negative True, (Low) Causes Processor Interrupt Request to Address 60 (octal) - 14 B.S. Bank Select Bit from MODE latch . Allows paging in 64K blocks. -N TOP WAIT Negative True, (Low) Causes Processor Wait States to Synchronize Processor with Slow Memories 1/0 Negative True, (Low) Indicates (A15 A14 A13 A12) = (1000) Table 5.1 Connector Information (Cont'd.) | _ | ======================================= | Table 5.1 C | Onnector Information (Cont'd.) | |---------|-----------------------------------------|-------------|----------------------------------------------------------------------------------------------------------| | 1 | Connector <br>and Pin No. | Name | Signal Description | | | <b>-</b> Ŕ | SYNC | High Indicates Processor Status is Valid on Top Plane Data Bus | | į | <b>-</b> s | HLTA | High Indicates Processor is Halted | | į | - <b>T</b> | WO | High Indicates Write or Output Cycle | | 1 | -U | DISABLE ROM | High Indicates Future Read Cycles Should Be Acknowledged by RAM, not ROM | | | <b>-</b> ∨ | POLL | High Indicates That Devices With Inter- rupts Pending Should Assert Their ID | | i | ;<br>;<br>! | | Code on Data Bus During Next I/O . READ | | į | | | (Same as Bottom Plane POLL) | | į | -w | STACK | High Indicates Current Processor Cycle is a Stack Access, Either Read or Write | | 1 | -x | MEMR | High Indicates Current Cycle is a Memory Read | | 1 1 1 1 | <b>-</b> Y | TOP GO SLOW | Negacive True, (Low) Causes Current Processor Clock Cycle to be 500 nSec Instead of Usual 400 nSec Cycle | | i | -z | GND | Ground | | =: | <br> | | | 3.0 FUNCTIONAL DESCRIPTION. Refer to the block diagram (figure 1), schematic diagram (figure 2), the timing diagrams (figures 3, 4, and 5), the component location diagram (figure 6), and the parts list (02640-60209) located in the appendix. The 8080A-2 Processor PCA is the main controller in the terminal. It consists of a clock generator, bus controller, data and address hus drivers/receivers, priority interrupt, input/output, address bit invert, ready latch, and status latch functional blocks. - 3.1 CLOCK GENERATOR. - 3.1.1 The clock generator runs from the 4.915 MHz bus System Clock which is first doubled, then divided by either 4 or 5 (U211) to produce the 2-phase non-overlapping clock required by the 8080A-2. The clock generator divides by 4 to give a 400-nanosecond clock cycle, and by 5 to give a 500-nanosecond cycle. The decision to generate a long cycle is made at the beginning of PHASE2 by monitoring the TOP GO SLOW signal (P3, Pin Y). Top plane memories or devices with long access time may pull this line low when they desire access times of more than 400 but less than 500 nanoseconds. If a module wants more than 500 nanoseconds it must resort to use of the TOP WAIT line, which will cause access time to be stretched out by increments of 400 nanoseconds until the line is released. The clock generator will generate only 500 nanosecond cycles if test point 4 (labeled SLOW) is grounded. This is a convenience when the INTEL ICE-80 test chip is to be used with the processor since the ICE-80 is specified at 500 nanoseconds minimum clock period. 3.1.2 The bus System Clock (4.915 MHz) on P1, Pin 3 is buffered by U38, Pin 6 and goes to the clock doubler (U111, Pins 11, 12, and 13) and to U411, Pins 3, 4, 5, and 6. U411, Pin 4 drives discrete delay line Li-C6 which is puffered by U411, Pins 5 and 6. U411, Pin 6 drives exclusive OR U111, Pin 13 which compares the clock with the delayed (by 50 nanoseconds) clock to produce a 50 nanosecond pulse for every clock edge, either positive going or negative going. This doubled clock drives the clock divider U211, Pin 2 which is connected as a synchronous divider selectable between divide-by-4 and divide-by-5. The counter cycles up to state 9, then CARRY (U211, Pin 15) enables a synchronous load (U211, Pin 9) on the next clock. The parallel data inputs are set to either 5 or 6 depending upon the long/short select signal from U511, Pin 4, which is the AND of 8080A-2 SYNC and TOP GO SLOW (P3, Pin Y). The CARRY output U211, Pin 15 during state 9 is the TTL PHASE1 clock, and the complemented QD during all states expect 8 or 9 forms the TTL PHASE2 clock, both of which are stepped up to 12 volts by U51, the 75322 clock driver. - 3.2 BUS CONTROLLER. - 3.2.1 The bus controller request latch stretches the bus cycle request out of the 8080A-2, and is cleared when the cycle has been initiated. Since the keyboard does not pull WAIT and cannot withstand minimum REO cycles, the shortest REQ cycle generated by the processor board is 400 nanoseconds giving a minimum bus cycle of 800 nanoseconds. The RUN and PROC ACTIVE signals can be disabled by jumpers to allow multiple processors on the same bus, where only one can be the main system processor. 3.2.2 Memory or I/O accesses are ANDed with PHASE1 and TOP ACTIVE to request a backplane bus cycle. This request is latched by U49, Pins 4, 5, and 6 and U59, Pins 1, 2, and 8 through 13. The latch is cleared by PWR ON (U34, Pin 11) or Bus Request Acknowledge (U59, Pin 9 from U410, Pin 5). If RUN is enabled either by being high on P1, Pin X or if W1 is open, then the latch output is allowed to set U510, Pin 6 at the next negative bus clock edge. This pulls down on PRIOR OUT (U511, Pin 11 and P1, Pin U). As soon as PRIOR IN goes high, at the next clock U510, Pin 8 is set. This pulls BUSY on P1, Pin w and pulls on PROC ACTIVE (P1, Pin V) if W2 is installed. In addition, address is driven onto the bus and data if it is a write cycle. One clock later REQ is pulled low when U410, Pin 8 sets. This state is held as long as WAIT is held low. The input request latch has now been cleared (U59, Pin 12). When WAIT goes high U510, Pin 8 will go off at the next clock, ending request and latching read data (U49, Pin 11) to U21, Pin 11. One clock later the address and data are removed from the bus, PROC ACTIVE goes high, and the cycle has been completed. - 3.3 DATA AND ADDRESS BUS DRIVERS/RECEIVERS. - 3.3.1 The bottom bus data is latched at the end of REQ to hold it until the 8080A-2 is ready for it. This allows holding the bottom bus the minimum time and also provides the 200 nanoseconds address hold time required by the bottom bus protocol. All outputs are driven by 74LS38's (U22, U23, U45, U46, U52, U53, and U58). - 3.3.2 The backplane bus read data is latched at the end of REQ by U49, Pin 11 which generates a REQ signal in parallel with that put onto the bus by U58, Pin 11. This insures that the data has been latched up before the responding module can remove the data from the bus. During DBIN of a bottom bus read or input operation, the U21 data is driven onto the 8080A-2 data bus by U11 and U12. This also accomplishes the inversion required between the negative logic backplane bus and the positive logic 8080A-2 data bus. - 3.3.3 Since the standard 8080A-2 has an input voltage threshold of about 3. volts, the standard TTL high output voltage of about 3 volts does not provide any noise immunity. Therefore, all 8080A-2 pins which are used as driven inputs have been provided with pullup resistors (4.7K) to insure that the signals rise to a full 5.0 volts, thus providing about 1.5 volts of noise immunity. The driving gate is in some cases a TTL totem pole and the active pullup functions to rapidly drive the signal up to 3 volts, and the pullup resistor then pulls the signal more slowly up to 5 volts. Since U11 and U12 are open-collector gates, the pullups are always needed there. However, RESET, READY, and INT are driven by totem pole outputs, and the pullup resistors could be eliminated from those signals if an 8080A were to be used, since it would have an input threshold of about 1.6 volts, and thus acceptable noise immunity would be available without the extra resistors. - 3.4 PRIORITY INTERRUPT. - 3.4.1 The 8080A-2 supports hardware vectored priority interrupt on five levels. This has been allocated as follows: | PRIORITY | INTERRUPT AUDR | SOURCE | CAN | FIRMWARE | DISABLE? | |----------|----------------|-----------------|-----|----------|----------| | Lowest | | • | | | | | | 30 | 10 mSec Timer | | Yes | | | | 40 | Data Comm PC5 s | | Yes | | | | 50 | Cartriage Tape | | NO | | | | 60 | Top Plane | | No | | | Highest | 70 | Test Point | | NO | | The interrupts from data comm and the CTU have jumpers and can be disabled for multiprocessor applications. The timer, and data comm interrupts may be firmware disabled by an output instruction. The disables provide a method of masking undesired interrupts so that interrupts may be re-enabled during processing of interrupt of intermediate priority. Lower priority interrupts are masked off at entry to the interrupt processing routine, then interrupts are enabled, thus providing that higher priority (i.e., unmasked) interrupts may be acknowledged. Subsequent interrupts from the device currently being processed may be considered either higher or lower than the interrupt currently being processed, according to whether it itself is masked. The POLL line can be driven by firmware and indicates to pollable interrupting devices with bending interrupts that they should identify themselves during the next bus input operation. They do this by ANDing POLL, I/O, REQ, and WRITE and use this signal to pull one bus data line low. Interrupt requests are passed through the priority request holding latches (U310 and U311) to the priority encoder (U39) and then through U27, Pins 6, 3, and 8 drivers onto the 8080A-2 data bus bits 3, 4, and 5. The purpose of the request latches is to insure that the priority encoder output is stable during the INTA cycle when the request is interpreted as an address. The INTA (U25, Pin 2) signal disables the latch inputs, thus holding whatever requests were pending just previous to INTA. Whatever interrupts are pending at INTA time, the priority encoder puts out the code for the highest priority pending request, which is then gated by DBIN onto the 8080A-2 data bus. - 3.4.3 Two of the interrupt sources may be disabled (masked) by a firmware output instruction. Data bits 4, and 5 mask certain interrupts as shown in the MODE BIT coding table. The disable signals from the output data latch U26 go to U210 to prevent the interrupt requests from reaching the request latches U311, U310. - 3.4.4 U110, U19, and U18 form a divide-by-49152 circuit which divides the 4.9152 MHz SYS CLK down to 100 Hz (10 millisecond period). At PWR ON, U26, Pin 2 will be set low holding the timer reset by driving U110, Pin 4 and 10 and then through U28, Pin 3 and 4 to U18, Pin 2 and 12 and U19, Pin 2 and 12. When U26, Pin 2 is set high the timer begins counting CLK pulses. After 10 milliseconds have gone by U18, Pin 10 will go low, U28, Pin 6 will go high and U29, Pin 6 will set (go low) if U26, Pin 5 has been set high. The signal goes through interrupt disable gate U210, Pin 5 to U311, Pin 7 thus entering an interrupt request to the processor. After the interrupt is acknowledged it is necessary to set U26, Pin 5 low and then high to enable U29, Pin 6 to respond to the next period. If a precise single interval is desired, U26, Pin 2 must be driven low and then high. The interrupt will occur 10 milliseconds after U26, Pin 2 goes high. - 3.5 INPUT/OUTPUT. - 3.5.1 To provide strobes required by existing modules, I/O is mapped out of memory address space. Memory references between 32K and 36K (A15 through A12 = 1000) are interpreted by the hardware as I/O operations and cause the I/O bus line to be pulled during the bus cycle. This address space may be used for memory if the I/O disable bit is used ( see MODE BIT table in section 3.5.2 ) . For firmware writing simplicity, address bits 8 and 4 are interchanged during an I/O operation. This results in module address being mapped as follows: | FIRMWARE | BUS | BUS PIN | |------------|-----------|---------| | ADDRESS | SIGNAL | NAME | | ======= | 22222 | ======= | | | | | | A11 | 42 | ADDR11 | | | | | | A10 | <b>41</b> | ADDR10 | | | | | | A9 | MO | ADDR9 | | | | | | <b>8</b> A | 43 | ADDR4 | | | | | | A4 | STROBE | ADDR8 | | | | | ### 3.5.2 I/O input involves a memory read with a logical address of A15 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 1 0 0 0 M2 M1 M0 M3 X X X X X X X X where $\$ 1s module address and $\$ X is strobe pattern. I/O output involves a memory write analogous to the read. The 8080A-2 Input instruction is never used and the 8080A-2 Output instruction is used to set processor conditions. The 8080A-2 Out $\$ X> instruction puts the contents of the accumulator into the MODE latch. These bits are interpreted as follows: | MODE | BIT | MEANING | |------|-----|-----------------------------------------------------------------------------| | 0 | | 1 = Timer running | | 1 | | <pre>0 = Timer interrupt acknowledged 1 = Timer re-enable</pre> | | 2 | | 1 = Bank Select Bit | | 3 | | <pre>1 = I/O space disabled ( may be used for memory) 0 = I/O enabled</pre> | | 4 | | 1 = Data comm interrupt held off | | 5 | | 1 = Timer interrupt held off | | 6 | | <pre>1 = Poll interrupts (read with next input<br/>operation)</pre> | | 7 | | 1 = Disable top plane ROM | W6 controls whether A15 and A14 are inverted. The actual inversion is done by U111, Pins 1, 2, and 3, and U111, Pins 10, 9, and 8 if W6 is out. If W6 is in, then no inversion takes place. Ote that the inverted bits are also sent to the top plane. 3.5.3 The portion of memory space between 32K and 36K (decimal) is defined as I/O space. Memory operations referencing addresses within this range are translated into I/O operations by the hardware. The detection is done by U36, Pins 8, 9, and 10, U28, Pins 12 and 13, and U48, Pins 1, 2, 12, and 13. This signal (U48, Pin 12) is high for addresses falling within the I/O space and is used to drive the I/O line on both the backplane and the top plane (unless disabled by the MODE BIT 3). Additionally, the I/O signal causes exchanging of address bits ADDR4 and ADDR8 on the backplane only (no exchange on the top plane). This exchange is done by U31, controlled by U48, Pin 12 and is done to make firmware source code easier to read. This has the effect of putting I/O module addresses into logical address bits A11 A10 A9 A8. U26 is the MODE latch. It holds 1 byte which is settable from the firmware, to determine various operating modes of the processor board/top plane combination, to disable certain interrupts, select banks and to acknowledge timer interrupts. It is loaded during WR time of an Out instruction. Byte 2 of the Out instruction is not examined and can be considered a don't care condition. It should probably be set to "O". ADDRESS BIT INVERT. To maintain firmware compatibility with the 02640-60009 DMA PCA through the 8080A-2, the two most significant address bits (A15 and A14) may be inverted (if W5 is removed). This allows the top word of display memory to be addressed as though it were at the top of logical memory. This results in the following mapping: | LOGICAL MEMORY | PHYSICAL MEMORY | | | |-------------------|-----------------|--|--| | (PROGRAM ADDR) | (JUMPER ADDR) | | | | 0-16K | 48K-64K | | | | 16K-32K | 32K-48K | | | | 32K-36K (I/O) | 16K-20K | | | | 36K-48K | 20K-32K | | | | 48K-64K (DISPLAY) | 0-16K | | | If W5 is installed no inversion takes place and no unused mapping is done, but this assumes the 16-bit DMA PCA (02640-60124). - 3.7 READY LATCH. - 3.7.1 The READY signal is sampled at the beginning of PHASE2 to provide a suitable set-up interval. When a bus cycle is requester READY goes low at PHASE1 rise, and when the waiting condition is over, READY will go nigh at the next rise of PHASE2. With a minimum bottom bus cycle of 800 nanoseconds this will cause two 8080A-2 Wait states (1 microsecond). Top plane cycles may result in 0, 1, or more wait states. Top plane accesses which cause 0 wait states require memory access times of approximating 500 nanoseconds or less. - The ready latch U29, Pin 9 is used to hold off the 8080A-2 while slow responding devices catch up. The latch is set during PHASE1 either if the cycle is a bottom bus cycle (U48, Pins 10 and 11) or a slow top plane bus cycle (U48, Pin 9). Once the latch has been set, the TOP WAIT signal must go away during a PHASE2 so that the latch can clear, since it is sampled continuously while the 8080A-2 is in a wait state (U33, Pin 24). The latch is cleared at the beginning of PHASE2 of the next cycle after the wait condition is removed. The READY signal is pulled up by 4.7K (R2, Pin 8). - 3.8 STATUS LATCH. U25 holds the 8080A-2 status byte which is sent out during SYNC of each processor execution cycle (multiple clock cycles). These bits identify the type of cycle which is about to be done, whether memory, output, input, stack, interrupt, or halt. This information determines whether a bus cycle will be requested, or whether an opcode (FST) should be jammed, or whether the data output latch should be loaded. - 4.0 TOP PLANE BUS. - 4.0.1 To allow use of fast memory, provision is made for accessing memory through P3, over a top plane bus. The 8080A-2 puts valid addresses on the top plane less than 120 nanoseconds before the beginning of PHASE1. If no response has been received on TOP ACTIVE (P3, Pin 18) by the beginning of PHASE1, a pottom bus cycle is initiated. Thus top plane memories must recognize their addresses and pull on TOP ACTIVE within 120 nanoseconds to indicate their presence. The TOP WAIT signal functions analogously to the bottom bus wAIT. It is anticipated that this would be used during refresh of a dynamic RAM on the top plane. The TOP GO SIOk signal (P3, Pin Y) provides for slow ROM by allowing an addressed top plane module to ask for a 500 nanosecond processor clock cycle instead of a 400 nanosecond cycle. This means that 100 nanoseconds is added to the processor clock cycle in the cycle following the assertion of SYNC by the 8080A-2. Cycles following the first slow one will be 400 nanosecond cycles. Thus a slow top plane module has the choice of asking for a 100 nanosecond slowdown via TOP GO SLOW, or a 400 nanosecond slowdown via TOP WAIT. The top plane bus accessed through P3 of the 8080A-2 Processor PCA is intended as a high speed path to program memory, bypassing the 800 nanosecond minimum wait of the backplane bus. 4.0.2 To minimize the need for jumpers and fixed memory allocations, a handshake method is used allowing the processor to determine without loss of time, whether a given word of memory is accessible over the top plane bus. During processor cycle T1, PHASE1, the processor puts valid addresses onto the top plane. A memory module which recognizes its addresses must pull down the TOP ACTIVE line (P3, Pin 18) within 120 nanoseconds of address recognition. If TOP ACTIVE is still high by T2, PHASE1, the processor assumes the addressed memory is not accessible on the top plane and initiates a request for a backplane bus cycle at the same memory address. 4.0.2.1 Although the primary application of the top plane is program ROM access, it has provisions for I/O and RAM as well. The TOP WAIT line (P3, Pin N) can be used to cause an 8080A-2 wait state (or more than 1) if it is pulled low at the same time the address is recognized. This line is also sampled at T2, PHASE1 and uses the same ready latch as the backplane bus. Thereafter, TOP WAIT is sampled continuously as long as the 8080A-2 is in the Wait state. This permits processor holdoff dur- ing a refresh or slow I/O operation. The TOP GO SLOW line can be used by slow memory modules to force a longer than normal clock cycle during access. This gives a 500 nanosecond access time requirement instead of the usual 400 nanoseconds. The timing is the same as for TOP ACTIVE. 4.0.2.2 If refreshing is done immediately following memory access during M1 (processor Fetch cycle), no conflict will occur since a minimum of 1 microsecond is available. To enable refresh during Halt the HLTA status bit is available to switch refresh modes (P3, Pin S). For RAM, WO is brought to P3, Pin T indicating that a write is to be done. The WRITE signal on P3, Pin 20 is completely overlapped by address data and WO, and should be used to do the actual writing. The READ line on P3, Pin 19 indicates when data should be gated onto the data bus (P3, Pin B to P3, Pin K). In cases where a ROM loader is to load RAM in the same memory space, a DISABLE ROM line (P3, Pin U) is provided which can be set by firmware. When this line is high it is intended that read operations should be directed at RAM rather than ROM. There is one more programmable line, POLL on P1, pin B. Interrupt line, INT60 (P3, Pin L) is provided to allow future capability enhancements. 4.0.2.3 The I/O line (P3, Pin P) is the decoded high order address (A15 A14 A13 A12 = 1000) portion of memory space allocated to I/O operations and is provided to simplify decoding of I/O device addresses in the future. The end pins (P3, Pin 1, 22, A, and Pin Z) are grounded on the 8080A-2 Processor PCA. Top plane modules may monitor any of these pins to determine if the top plane is installed. If the top plane is removed, such modules should respond to accesses from the backplane instead. This allows a mode where all transfers take place over the backplane, for diagnostic purposes. Figure 1 Processor (8080A-2) Block Diagram APR-26-78 13255-91209 Figure 3 Clock Generator Timing at 400 nanoseconds APR-26-78 13255-91209 # Replaceable Parts | Reference<br>Designation | HP Part<br>Number | Qty | Description | Mfr<br>Code | Mfr Part Number | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------| | | n <b>264</b> 0-60209 | 1 | ASSEMPLY PROCESSOR<br>DATE CODE: A-1819-42 | | | | C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C6<br>C7<br>C8<br>C9<br>C10<br>C11<br>C12<br>C13<br>C14<br>C15<br>C15 | 0160-0229<br>0160-0174<br>0161-0174<br>0161-0121<br>0160-0174<br>0160-0174<br>0160-0205<br>0160-2055<br>0160-2055<br>0160-2055<br>0160-2055<br>0160-2055<br>0160-2055 | 111111111111111111111111111111111111111 | CAPACITOP 100PF 50 CAPACITOP 1470F-20-800 CAPACITOP 120F CAPACITOP 220F 10 CAPACITOP 220F 10 CAPACITOP 100PF 50 CAPACITOP 100PF 50 CAPACITOP 100PF 50 CAPACITOP 1010F 80 CAPACITOR 1010F 80 CAPACITOR 1010F 80 | | | | CR1 | 1902-3090 | 1 | DIODE 4.99Y | | | | £1<br>E2<br>E3<br>£4<br>E5<br>E6 | 0360-0124<br>0360-0124<br>0360-0124<br>0360-0124<br>0360-0124<br>0360-0124 | 6 | STUD SOLDER TERM<br>STUD SOLDER TERM<br>STUD SOLDER TERM<br>STUD SOLDER TERM<br>STUD SOLDER TERM<br>STUD SOLDER TERM | | | | i i | 9140-0114 | 1 | COIL-FIXED 100H | | | | P1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>R8<br>R9<br>R10 | 1917-0125<br>1917-0132<br>1917-0125<br>0683-1025<br>0683-1025<br>0583-1035<br>0683-4725<br>0683-4725<br>0683-1015 | 2 2 | RESISTOR "ETWORK 7.44.7P RESISTOR "ETWORK 8.6500 RESISTOR "ETWORK 8.47P RESISTOR 1K 5' .25 RESISTOR 1K 5' .25 RESISTOR 1K 5' .25 RESISTOR 4700 5' .25 RESISTOR 4700 5' .25 RESISTOR 0.700 5' .25 RESISTOR 100 5' .25 RESISTOR 100 5' .25 | | | | 51 | 3101-1974 | 1 | SWITCH TORGLE 7-14 NS | | | | 111 112 118 119 121 121 122 123 124 125 126 127 129 131 133 134 135 136 137 138 139 134 143 1441 145 146 147 148 149 151 159 161 162 110 171 171 171 171 171 171 171 171 171 | 1320-1461<br>1320-1209<br>1920-1464<br>1920-1464<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1112<br>1920-1112<br>1920-1112<br>1920-1113<br>1920-1114<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1201<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1209<br>1920-1211<br>1920-1211<br>1920-1211<br>1920-1211 | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | IC SY74273; IC SY74393; IC SY74393; IC SY74393; IC SY74193; IC SY741539; SY74153 | | |