# Field Engineering Maintenance Manual This information is furnished in accordance with requirements of Contract FA64WA-5223 and is subject to clause 24 thereof entitled "Reproduction and Use of Technical Data" which provides for its use, reproduction or disclosure by the Government for Governmental nurroses. 7201-02 Computing Element #### PREFACE This manual contains maintenance information for the IBM 7201-02 Computing Element. The manual is divided into six chapters and three appendices: Chapter 1. Maintenance Philosophy Chapter 2. Manual Controls and Maintenance Facilities Chapter 3. Preventive Maintenance Chapter 4. Checks, Adjustment, and Removals Chapter 5. Power Chapter 6. Locations Appendix A. Special Circuits Appendix B. Reference Data Appendix C. Voltmeter Calibration Chart Within this manual are references to "figures", "diagrams", and ALDs: Figure references pertain to illustrations in this manual. Diagram references pertain to illustrations contained in the companion FE Maintenance Diagrams Manual. ALD references pertain to engineering maintenance procedures and illustrations contained in a separate ALD volume(s). Prerequisite and companion manuals are: #### Prerequisite Manuals 9020E System Introduction, Theory of Operat Manual, Form SFN-0103 9020D System Introduction, Theory of Operation Manual, Form SFN-0104 Companion Manuals 7201-02 Computing Element, Theory of Operation Manual, Form SFN-0201 7201-02 Computing Element, Maintenance Diagrams Manual, Form SFN-0202 7201-02 Computing Element, Installation Manual, 7201-02 Parts Catalog, Form SFN-0205 9020 D/E Power Controls and Distribution, Theory of Operation Manual, Form SFN-0105 IBM 9020D and 9020E System Maintenance Monitor Manual, Part No. 5444417 Other Manuals Referenced: SLT Packaging FETOM, Form SY22-2800 First Edition (July, 1970) This manual has been prepared by IBM Product Publications, Kingston, N.Y. OInternational Business Machines Corporation, 1970 #### ONTENTS | CHAPTER 1. | MAINTENANCE PHILOSOPHY 1-1 | 2.2.23 | Clear Main Storage Procedure 2-16 | |------------|--------------------------------------------|--------------|-----------------------------------------| | | | 2.2.24 | Tape Drive Rewind Procedure 2-16 | | SECTION 1. | SYSTEM MAINTENANCE CONCEPTS . 1-1 | 2.2.25 | FLT Operation Procedure 2-17 | | 1.1 | On-Line Maintenance Facilities 1-1 | 2.2.26 | Requesting a Maintenance Subsystem 2-17 | | 1.2 | Off-Line Maintenance Facilities 1-1 | | | | | | CHAPTER 3. | PREVENTIVE MAINTENANCE 3-1 | | SECTION 2. | CE MAINTENANCE CONCEPTS 1-4 | | | | 1.3 | On-Line Maintenance 1-4 | | | | 1.3.1 | CE Check Handling 1-4 | CHAPTER 4. | CHECKS, ADJUSTMENTS, AND | | 1.3.2 | Interruption Action 1-4 | | REMOVALS 4-1 | | 1.3.3 | Logout 1-4 | | | | 1.4 | Off-Line Maintenance 1-4 | SECTION 1. | SERVICE CHECKS AND REPAIR | | 1.4.1 | Edited Logout 1-4 | | PROCEDURES 4-1 | | 1.4.2 | Maintenance Programs 1-5 | 4.1 | Main Storage Ripple Tests 4-1 | | 1.4.3 | Diagnose Instruction 1-5 | 4.1.1 | Write All Ones 4-1 | | 1.4.4 | Scan Operations 1-5 | 4.1.2 | Read All Ones 4-1 | | 1.4.5 | DE Wrap Bus 1-5 | 4.1.3 | Write/Read All Zeros 4-1 | | 1.4.6 | Microprogram Diagnostic 1-5 | 4.1.4 | Write/Read Alternate Pattern 4-2 | | 1.4.7 | CE Control Panel Functions 1-5 | 4.1.5 | No Parity Bit Pattern | | 1.4.8 | Circuit Levels 1-5 | 4.2 | Local Store Ripple Tests 4-2 | | 1.4.9 | Sync Signals and Locations 1-6 | 4.2.1 | Write All Ones | | 1.4.9 | Sync Signals and Locations 1-6 | 4.2.2 | Read All Ones | | CHAPTER 2. | MANUAL CONTROLS AND | 4.2.3 | Write/Read All Zeros | | CHAFTER 2 | MAINTENANCE FACILITIES 2-1 | 4.2.4 | Write/Read Alternate Pattern 4-2 | | 2.1 | CE Control Panel, Description of Controls | 4.2.5 | No Parity Bit Pattern | | 2.1 | | 4.3 | No Parity Bit Pattern 4-2 | | 2.1.1 | and Indicators | 4.3.1 | ROS Tests 4-2 | | 2.1.2 | | 4.3.1 | ROS Parity Checking 4-2 | | 2.1.2 | Panel B | 4.3.2 | ROS All Zeros, All Ones Word Tests 4-3 | | 2.1.4 | Panel C 2-3 | | ROS Word Tests 4-3 | | | Panel D 2-3 | 4.3.4 | ROS Hardcore Repair 4-3 | | 2.1.5 | Panel E | 4.3.5 | ROS Hardware Tests 4-4 | | | | 4.3.6 | ROS Hardware Repair 4-5 | | 2.1.7 | Panel G 2-12 | 4.3.6.1 | Weak Sense Amplifier Output 4-5 | | 2.2 | CE Control Panel Operating Procedures 2-12 | 4.3.6.2 | Distorted or Missing Sense Amplifier | | 2.2.1 | Turning On CE Power 2-12 | enterent and | Output 4-5 | | | Turning Off CE Power 2-13 | 4.3.6.3 | Extra or Missing Bits 4-9 | | 2.2.3 | Stopping and Restarting the CE 2-13 | 4.3.6.3.1 | Electrical Noise 4-9 | | 2.2.4 | Resetting CE Logic 2-13 | 4.3.6.3.2 | Troubleshooting Noise Problems 4-9 | | 2.2.5 | Resetting CE Error Logic 2-13 | 4.3.6.3.3 | Late ROS Branching 4-13 | | 2.2.6 | Emergency Power Off 2-13 | 4.3.6.3.4 | Multiple Drive Line Selection 4-13 | | 2.2.7 | System IPL 2-13 | 4.3.6.4 | ROS Parity Checks In Wait State 4-13 | | 2.2.8 | Subsystem IPL 2-13 | 4.3.6.5 | Intermittent ROS Failures 4-13 | | 2.2.9 | Manual Logout 2-14 | 4.4 | FLTs | | 2.2.10 | Display Current PSW 2-14 | 4.4.1 | FLT Hardcore Repair 4-14 | | 2.2.11 | System PSW Restart 2-14 | 4.4.2 | FLT Zero-Cycle Tests 4-14 | | 2.2.12 | Subsystem PSW Restart 2-14 | 4.4.3 | FLT Zero-Cycle Repair 4-14 | | 2.2.13 | Load Instruction Counter 2-14 | 4.4.4 | FLT One-Cycle Repair 4-15 | | 2.2.14 | Instruction Stepping 2-14 | 4.4.5 | SCOPEX Timines 4-17 | | 2.2.15 | Display LS General Register 2-15 | 4.5 | Diagnostics 4-17 | | 2.2.16 | Load LS General Register 2-15 | 4.5.1 | Manual Configuration of Maintenance | | 2.2.17 | Display LS Floating-Point Register 2-15 | | Subsystem 4-19 | | 2.2.18 | Load LS Floating-Point Register 2-15 | 4.5.1.1 | Manual Configuration of CE 4-19 | | 2.2.19 | Address-Compare Stop 2-15 | 4.5.1.2 | Manual Configuration of IOCE 4-19 | | 2.2.20 | Display Doubleword From Main Storage | 4.5.1.3 | Manual Configuration of SE 4-19 | | | (SE/DE) 2-15 | 4.5.1.4 | Manual Configuration of TCU 4-20 | | 2.2.21 | Store Doubleword Into Main Storage | 4.6 | Timing Checks | | | (SE/DE) | 4.7 | Lamp Tests | | 2.2.22 | Store Single Byte Into Main Storage | 4.8 | Signal to Frame Ground Shorts: | | | (SE/DE) 2-16 | 7-0 | Service Check 4-20 | | | (00,000) | | ончке спеск 4-20 | | SECTION 2. | ADJUSTMENTS 4-21 | 5.4 | Troubleshooting 5-7 | |------------|-----------------------------------------------------------------------------|--------------|---------------------------------------------| | SECTION 2. | ROS Optimization 4-21 | 5.4.1 | Power Supply Protection Circuits 5-7 | | 4.9.1 | | 5.4.1.1 | Voltage Sensing Circuits 5-7 | | 4.9.1 | Adjustment Procedure | 5.4.1.1 | Overcurrent Sensing Circuits | | 4.9.2 | Basic Clock Timine 4-21 | 5.4.1.3 | Thermal Sensing Circuits | | | | | | | 4.11 | 1052 Singleshot Adjustment 4-22 | 5.4.2 | Converter/Inverter 5-9 | | | - TING 19-1 | 5.4.3 | Regulators 5-9 | | SECTION 3. | REMOVALS 4-26 | 5.4.3.1 | SCR Regulators 5-12 | | 4.12 | Board Repair and Replacement 4-26 | 5.4.3.2 | Magnetic-Amplifier Regulator 5-12 | | 4.13 | ROS Bit Planes 4-26 | 5.5 | Replacement 5-12 | | 4.13.1 | Removal 4-26 | 5.5.1 | Converter/Inverter Replacement 5-12 | | 4.13.2 | Cleaning 4-26 | 5.5.2 | Regulator Replacement 5-13 | | 4.13.3 | Installation 4-26 | | | | | | SECTION 2. | CE BATTERY BACKUP POWER 5-19 | | SECTION 4. | SERVICE AIDS 4-29 | 5.6 | Battery Charge Requirements 5-19 | | 4.14 | Stop-Loop Failures 4-29 | 5.7 | Battery Charging Rate 5-19 | | 4.15 | CE Checks; Determining Failing ROS | 5.8 | Battery Charge Indicator 5-24 | | | Cycle 4-29 | 5.9 | Battery Pack Test Schedule 5-24 | | 4.16 | CE Troubleshooting Flowcharts 4-29 | 5.10 | Battery Pack Test 5-24 | | 4.17 | Repetition of Selected ROS Word 4-35 | 5.11 | Battery Tray Test 5-26 | | 4.18 | Clearing Wait Bit 4-35 | 5.12 | Major Battery Pack Maintenance 5-27 | | 4.19 | Determining Trigger Being Tested by FLT . 4-35 | 5.12.1 | Use of Special Tools 5-27 | | 4.20 | Repetitive Console Pushbutton Operation . 4-35 | 5.12.2 | Battery Pack Removal and Replacement . 5-27 | | 4.21 | I/O Scoping Loop 4-35 | 5.12.3 | Tray Removal and Replacement 5-28 | | 4.22 | Servicing Techniques Using Oscilloscope . 4-35 | 5.12.4 | Cell Removal and Replacement 5-28 | | 4.23 | Microprogram Diagnostic 4-37 | 5.13 | Battery Back-Up Cut-In 5-28 | | 4.24 | Analyzing Imprecise Interrupts 4-37 | 5.14 | Line Sense and Switching Circuits 5-28 | | 4.25 | ALD and CLD Index 4-37 | 5.15 | Bootstrap Power Supply 5-31 | | | | 5.15.1 | DC Voltages 5-31 | | CHAPTER 5. | POWER 5-1 | | | | SECTION 1. | CE PRIME POWER 5-2 | CHAPTER 6. | LOCATIONS 6-1 | | 5.1 | Visual Inspection and Cleaning 5-2 | CHAFIER O. | LOCATIONS | | 5.2 | Marginal Checking | A BRIDGING A | SPECIAL CIRCUITS | | 5.3 | Voltage Checks and Adjustments 5-2 | AFFERDIA A. | SPECIAL CIRCUITS | | | | APPENDIX R | | | 5.3.1 | Regulator Output Adjustments 5-2 | APPENDIX B. | REFERENCE DATA B-1 | | 5.3.2 | Regulator Overvoltage Trip Adjustment 5-7 Voltage Limit Stop Adjustment 5-7 | | | | | | APPENDIX C. | VOLTMETER CALIBRATION CHART . C-1 | | 5.3.4 | MARGIN ACTIVE Indicator Switch | | | | | Adjustment 5-7 | INDEX | | | | | | | | | | | | # ILLUSTRATIONS | 1-1 | System Maintenance Strategy 1-3 | 5-2 | Marginal Check Potentiometer Adjustment | |------|------------------------------------------------|--------|-----------------------------------------------| | 1-2 | CE Circuit Levels 1-6 | | Limits | | 4-1 | Test Number Comparison Circuit 4-6 | 5-3 | SCR Gate Signals (Converter/Inverter) 5-10 | | 4-2 | ROS Signals | 5-4 | Converter/Inverter 5-11 | | 4-3 | Sense Amplifier Input Resistances 4-10 | 5-5 | SCR Regulator Resistances 5-14 | | 4-4 | ROS E 1 Board 4-11 | 5-6 | Magnetic-Amplifier Regulator | | 4.5 | Overall ROS Layout 4-12 | | Resistances (4 Sheets) 5-15 | | 46 | Sync Points for FLT Zero-Cycle | 5-7 | Battery Back-Up Block Diagram 5-20 | | 40 | Troubleshooting 4-16 | 5-8 | Battery Back-Up Interconnections 5-21 | | 4.7 | FLT Timing 4-16 | 5-9 | Battery Package Tie-In 5-22 | | 4.8 | SCOPEX Timing 4-18 | 5-10 | Battery Charge Circuit 5-23 | | 4.9 | ROS Sense Amplifier 1 and 0 Bit | 5-11 | Battery Pack Component Locations S-25 | | 4.7 | Waveforms | 5-12 | Bootstrap Power Supply | | 4-10 | Typical Shmoo | 5-12 | Line Sense and Switching Circuit 5-30 | | 4-11 | | 6-1 | | | | Unacceptable Shmoo 4-24 | | CE Layout 6-2 | | 4-12 | Acceptable Shmoo 4-24 | 6-2 | Large Board Assignments (Functional) 6-3 | | 4-13 | ROS Sense Amplifier, Average/Weak/ | 6-3 | ROS Physical Layout 6-4 | | | Strong Waveshapes 4-25 | 6-4 | Laminar Bus Terminal Board Locations 6-5 | | 4-14 | ROS Pressure Spider and Torque Sequence 4-27 | 6-5 | Battery Charger With Bootstrap 6-6 | | 4-15 | CE Checks; Determination of Failing | 6-6 | Battery Package With Cover Removed 6-7 | | | ROS Cycle 4-30 | 6-7 | Battery Pack Components 6-8 | | 4-16 | E-Register Parity Check Troubleshooting . 4-31 | 6-8 | Large Board Pin Addresses 6-9 | | 4-17 | MPLR Decode Parity Check | 6-9 | Card Contact, Board-Pin Relationship 6-10 | | | Troubleshooting 4-32 | 6-10 | Switch Contacts (2 Sheets) 6-11 | | 4-18 | Serial Adder Full-Sum Check | R-1 | ROSAR and ROS Driver Location Chart . B-6 | | | Troubleshooting 4-33 | B-2 | Address Card Layout for 1052 Adapter B-7 | | 4-19 | Parallel Adder Half-Sum Check | B-3 | External Register Formats | | 4-17 | Troubleshooting 4-34 | C-1 | System Control Panel Voltmeter | | 4-20 | I/O Scoping Loop | 0.1 | Calibration Chart | | 5-1 | AC Power Distribution 5-3 | | Cameration Chart | | | | | | | | | | TABLES | | | | | INDEED | | 2-1 | Control Panel Switch Enabling 2-2 | B-3 | ROS Sense Amp Outputs B-3 | | 2-2 | Roller Indicator 24 | B-4 | ROS Sense Latch Outputs B-3 | | 3-1 | Preventive Maintenance Schedule 3-1 | B-5 | Diagnose Kernels | | 5-1 | DC Distribution (PDU 1 and PDU 2) 5-5 | B-6(a) | Diagnose Instruction I <sub>2</sub> Field Bit | | 5-2 | Bootstrap DC Voltage Measurements 5-31 | | Description B-4 | | 5-3 | Bootstrap AC Voltage Measurements 5-31 | B-6(b) | Diagnose Instruction MCW Bit | | B-1 | Conditions At End of I-Fetch | D-0(0) | | | | | B-7 | Description B-4 | | B-2 | Forced ROS Addresses B-2 | B-7 | 1052 Latches/Triggers B-5 | | | | | ABBREVIATIONS | | | | | | | ABC | AB register byte counter | BCD | binary-coded decimal | | ac | alternating current | BSM | basic storage module | | adr | address | | | | ALD | automated logic diagram | C | capacitor | | amp | ampere | CAS | control automation system | | ASC | address store compare | CB | circuit breaker | | ATC | air traffic control | CC | condition code | | ATN | alternate test number | CCR | configuration control register | | ATR | address translation register | CCW | channel command word | | | | | 7201-02 FEMM (7/70) v | 1-1 | C/I | converter/inverter | OFAP | operational error analysis program | |-------|-----------------------------------------|---------------|--------------------------------------------------------| | CLD | control automation system logic diagram | OP | operation | | cm | centimeter | OTC | out of tolerance check | | CW | Computing Element | ov | overvoltage | | | | | | | DAR | diagnose accessible register | P | parity | | de | direct current | PAA | parallel adder A-side | | DE | Display Element | PAB | parallel adder B-side | | DSBL | disable | PAL | parallel adder latch | | | | PDU | power distribution unit | | EPO | emergency power off | PN | part number | | | | PREV | previous | | F | fuse, also Fahrenheit | PROC | process | | FAA | Federal Aviation Agency | PROSAR A | previous read only storage address reg | | FEMDM | Field Engineering Maintenance Diagrams | PROSAR B | previous read only storage address reg | | | Manual | PS | power supply | | FEMM | Field Engineering Maintenance Manual | PSA | preferential storage area | | FETOM | Field Engineering Theory of Operation | PSBAR | preferential storage base address regis | | | Manual | PSW | program status word | | FLT | fault locating test | | | | | | RLR | roller | | GCT | gate control trigger | rms | root mean square | | gnd | ground | ROS | read-only storage register | | GT | gate | ROSAR | read-only storage address register | | | | ROSDR | read-only storage data register | | hex | hexadecimal | RPT | repeat | | HSS | high-speed storage | | | | Hz | Hertz (cycles per second) | SA | sense amplifier | | | | SAA | serial adder A | | IC | instruction counter | SAB | serial adder B, also storage address bu | | IDES | inhibit DE stop | SAL | serial adder latch | | ILC | instruction length code | SAP | storage address protect | | ILOS | inhibit logout stop | SATR | set address translation register | | IND | indicator | SBA | serial adder bus A | | INSN | instruction | SBB | serial adder bus B | | INTF | interface | SC | System Console | | 1/0 | input/output | SCI | storage control interface | | IOCE | Input/Output Control Element | SCON | set configuration | | IPL | initial program load | SCOPEX<br>SCR | scoping index | | KBD | | SCR | silicon-controlled rectifier | | KBD | keyboard | | storage data bus in | | | various and a second second | SDBO | storage data bus out | | LADS | logic automation documentation system | SDM | subsystem diagnostic monitor | | loc | location | SE | storage element | | LS | local storage | SEVA | system evaluation | | LSAR | local storage address register | | start input/output operation<br>solid logic technology | | LSWR | local storage working register | SLT | | | | 20 *** 200 222 | SMS | standard modular system | | ma | milliampere | STAT | status trigger | | MC | margin control | sync | synchronizing | | MCW | maintenance control word | _ | 100.00 | | MDM | Multiprocessing Diagnostic Monitor | T | transformer | | MPLE | multiple | | terminal binder | | MPLR | multiplier | TCU | tape control unit | | MPO | master power off | TIC | transfer in channel | | ms | millisecond<br>milliselt | TU | tape unit | | mv | millivoit | | microsecond | | | | usec | microsecona | | ns | nanosecond | v | volt | | oc | overcurrent | v | voit | | | | | | This chapter consists of two sections: Section 1 describes the overall maintenance concepts used by the 9020D/E System; Section 2 describes the maintenance concepts for the 7201-02 CE. The maintenance features of the 9020D/E System are divided into two general categories: - On-line Maintenance Those features used for error detection and isolation when the 9020D/E System is performing air traffic control functions. - Off-line Maintenance Those features used for diagnosis of the malfunctioning element after it has been removed (reconfigured) from the active 9020D/E System. #### SECTION 1. SYSTEM MAINTENANCE CONCEPTS This section describes the on-line and off-line maintenance facilities available to the 9020D/E System. #### 1.1 ON-LINE MAINTENANCE FACILITIES The basic maintenance strategy for the 90000/E Systems a between ir Figure 1. Midfractions within the 90000/E System are recognized by both buildre circuitry and on-line disposite contines. When an affunction is destrected, special circuitry within the Computing Element (ET), Insput Output Control Element (OCE), Sorage Element (ST), and Display Element (DE) recognized internative strategy Desput stra - Each of these malfunctions causes an entrance into the Operational Error Analysis Program (OEAP) which is a subprogram of the operational system. The purpose of the error analysis program is to: - Analyze the logout to determine the element or interface causing the malfunction. - Count the malfunctions and record the malfunction rate. Record the logout and other system environmental data - and immediately furnish an edited hard-copy printout. 4. Retry/restart on malfunctions where practical. 5. Request a system reconfiguration when the malfunction - Request a system reconfiguration when the malfunction is nonclearing so that the malfunctioning element can be excluded from the operational system. From an analysis of the edited hard-copy printout of a logout, maintenance personnel can localize the trouble area within the indicated element and request the operational program to provide the minimum maintenance subsystem that is required to run the off-time diagnostic programs. #### 1.2 OFF-LINE MAINTENANCE FACILITIES After a malfunctioning element has been removed from the active system, a maintenance subsystem is requested for testing that element. The request is made manually, via the 1052, with prior authorization from responsible FAA personnel. When a maintenance subsystem is available, diagnostic maintenance programs are loaded into storage from tapes and are executed by the CE or IOCE. The maintenance programs fall into two major categories: Fault Locating Tests (FLTs) and Checkout and Evaluation Tests. The Fault Locating Tests, which isolate malfunctions at the circuit level, are available only for the CE and IOCE. A complete set of FLTs is produced automatically from the same logic description as that used to manufacture the element. Thus, the FLTs should be performed before any other diagnostics to ensure that operation of the element conforms to its design. The Checkout and Evaluation Tests are used to localize malfunctions to a functional area within the element. In general, these tests have the following characteristics: Looping capabilities to aid in malfunction isolation. Options to run on various sizes of maintenance sub- Options to run all or portions of the program. A malfunctioning element is repaired primarily by removal and replacement of pluggable assemblies or subsemblies. An element that malfunctions because of a logic card failure is repaired by replacing the logic card. The following methods may be used to isolate the malfunctioning card: 1. Group replacement. One-for-one substitution. Scoping. After repair, the failing FLT or Checkout and Evaluation Test is repeated to verify that the error has been corrected. If it has, a request is made via the 1052 Keyboard to return the repaired element to a recallable state. Figure 1-1. System Maintenance Strategy Maintenance features for the IBM 7201-02 Computing Element fall into two general categories: 1. On-Line Maintenance — Those features used for error detection during normal operation, such as errordetecting logic and interruptions. 2. Off-Line Maintenance — Those features used to diagnose Off-Line Maintenance – Those features used to diagnose the cause of failures and for preventive maintenance. This category includes the CE control panel, logout, FLTs, ROS tests, Diagnose instruction, DE wrap bus, and a microprogram diagnostic. # 1.3 ON-LINE MAINTENANCE #### 1.3.1 CE Check Handling Check conditions are classified in two categories: (1) internal checks which are detected within the GF itself, and (2) external checks which are detected by the CF as a result of its operation with other elements. Any check condition sets an identifier bit on in check register 1 or 2, except out-of-follerance (OTC) condition or on-battery supply (OBS). These two conditions set identifier bits on in DAR and cause an external interrupt request. Check register bits are indicated on an edited logout printout and are described in Chapter 2. #### 1.3.2 Interruption Action The interruption system permits the CE to change its state as a result of conditions arising outside the system, in I/O units, or in the CE itself. The five classes of these conditions are input-output, program, supervisor call, external, and machine-check interruptions. An interruption consists of storing the current PSW as an old PSW and fetching a new PSW. Processing resumes in the state indicated by the new PSW. #### 1.3.3 Logout The logout feature of the CE records, in fixed storage locations, the state of the CE triggers. Recording is accomplished by storing binary bits that represent the states of the various triggers and registers in the CE. Logout its automatic following a CE machine check with machine checks enabled (PSW 13 on and CE Check switch in PROC), or it can be initiated manually by depressing the LOGOUT pushbutton. Logout is also initiated under program control by use of the Diagnose instruction (log on count option). The occurrence of a machine check with machine checks - enabled (PSW 13 on) forces the following sequence: 1. The CE clock is stopped (controlled clock). - 2. The logout is executed. - 3. The CE is reset, the controlled clock is started, and an interrupt sequence is initiated. This causes a fetch of the new machine check PSW and a store of the old PSW. Before the store, the old PSW is set with an interrupt code of all 0's, which denotes a CE internal machine check. The logout information is then processed, edited, recorded on tape for history, and printed. From the printed copy, maintenance personnel can diagnose the cause of the machine check. #### 1.4 OFF-LINE MAINTENANCE The surest means of trouble isolation is by running FLTs and Diagnostic programs on a maintenance subsystem which includes the mailfunctioning CE. However, many malfunctions can be localized and fixed by interpreting the error indications on the CE panel or by analyzing the printed logout for the mailfunctioning CE. #### 1.4.1 Edited Logout Status information logged out into the PSA is processed and edited by the OEAP for a hardcopy printout out 1403 High-Speed Printer. The 1403 is the primary printer; however, an option is provided to print on the OEAP for a hardcopy printout of Printer-Keyboard if the 1403 is not available. When the the 1403 is not available. When the the 1403 is available and used for loggorit, a message is injusticed on the 1052 to notify the operator that a logout has been initiated. This printout of the edited logout provides maintenance personnel with a detailed description of the status of all triggers, latches, and registers that are displayed on the CE console, at the time a check is detected. #### 1.4.2 Maintenance Programs There are two categories of maintenance programs for the - Fault Locating Tests (FLTs) These tests provide the best means of isolating solid CE failures and should be run first. The operating procedures for these tests are on LADS A6503. - Diagnostic Tests There are many maintenance diagnostic programs for the CE, each having unique functions and uses. For a description of these programs, refer to IBM 9020D and 9020E System Maintenance Monitor Manual, Part No. 5444417. #### 1.4.3 Diagnose Instruction The Diagnose instruction is provided as a maintenance tool and is used extensively by diagnostic programs (Refer to 7201-02 FETOM for a detailed description of the Diagnose instruction) From a maintenance viewpoint, troubleshooting of the CE can be reduced to one of the following situations: - 1. CE Panel Observation. The trouble is apparent from zeamination of error indication on the CE panel; e.g., a power malfunction. In such cates, the cause of the malfunction should be further isolated through suitable test equipment. After repair, the CE panel should be used to establish that the malfunction has been corrected. If the error still penists, further trouble isolation should be performed through analysis of the printed logout or by means of a maintenance subsystem. - 2. Logout Analysis, Malfunctions can be isolated to a functional area within the CE by studying the latest logout information for that CE and by comparing the information with previous logouts. The malfunctions revealed by logout analysis may fall into one of two categories: (a) those that can be fixed without the use of a maintenance subsystem and (b) those that require a maintenance subsystem for further troubleshooting. - 3. Analysis by Maintenance Subsystem. A maintenance subsystem is the ultimate mean for mulfunction isolation. It enables maintenance personnel to run FLTs and diagnostic programs on the mulfunctioning CE. Porgam loading, control functions, and code conversations between maintenance personnel and the diagnostic sets are effected via the diagnostic monitor programs available to a maintenance subsystem. The maintenance approach for the CE is shown in Diagram 1-1 of the 7201-02 FEMDM. This section describes, in general terms, a number of maintenance techniques used for fixing the CE. Whenever appropriate, this section refers to specific step-by-step procedures contained in this manual or to the related diagnostic documentation. #### 1.4.4 Scan Operations Scan logic and controls provide a means of implementing FLTs and logoust, Scanni-operation is a process of setting and creating register and control triggers with a predetermined bit pattern from main storage for check for and locate a falling component. Logout (scan-out) operation is a process of recording the status of triggers and registers by developing a bit pattern from the CE conole indicator logic and storing it in main storage. Refer to LADS pages A6521-A6541 for a description of storage locations for logoust and stan-in. #### 1.4.5 DE Wrap Bus The DE wrap bus is a maintenance feature that allows a CE to simulate display generator (DG) operations by executing a Diagnose instruction. It is a 16-bit bus from the DG interface of a DE and is gated alternately to K(0-15) and K(16-31) while being used. #### 1.4.6 Microprogram Diagnostic The microprogram diagnostic is a special ROS routine provided for maintenance personnel to use in locating a failure of CE registers or data flow paths. It is started by doing a ROS transfer to address FAA, and, once started, it will loop on itself. If the CHECK CONTROL switch on the CE control panel is in the STOP position, the routine is stopped by CE error-checking logic detecting an error. #### 1.4.7 CE Control Panel Functions The main functions provided by the CE control panel are the ability to store and display information in storage and in registers, to load initial program information, and to perform voltage bias testine. #### 1.4.8 Circuit Levels The CE uses the AOI (AND, OR, INVERT) family of high-speed circuits. The switching speeds of these circuits are approximately 5 to 15 ns. The maximum range of signal voltage levels in the system is 0 to +3V. To compare one standard level pulse to another or to measure a pulse width, an understanding of switching points is required. The switching points for high-speed circuits are shown in Figure 1-2, A. For the positive-going slope of a pulse, the switching point is +1.2V above ground (0V); for the negative-going slope of a pulse, the switching A. STANDARD LEVEL PULSE, SWITCHING POINTS A COMPAND SHEETING LINES Figure 1-2. CE Circuit Levels point is +1.9V above ground (0V). This applies to both + pulses and - pulses. A useful method to follow when scoping is: - Set vertical calibration to 1V/div. Ground the input to be used for scoping. - Set the vertical position (with free-running trace) until trace is 1.2 cm (volts) below center. - 4. Now, while scoping, any steady level below the center line is a good "down" level, any steady level in the 1-cm division above the center line is bad or doubtful, and any steady level in the second 1-cm division above center is a good "up" level (Figure 1-2, B). Actually, not all of the 1-cm division above center is in the bad level range; only 0.7 of it. #### 1.4.9 Sync Signals and Locations Main storage address compare sync is available whenever the CE is operating and su equal compare occurs between the storage address bus and MAIN STORAGE ADDRESS COMPARE switches (bits 9–28 of the ADDRESS switches). The ALD reference is MAJ01–321. ROS address compare yors is available whenever the CES operating and ADDRESS SWITCHES and ADDRESS COMPARE switches (bits 8–19 of the AD-DRESS switches). The ALD reference is RXOII—303. Both main storage and ROS address compare sync signals are available on coastal connection at the front of gate C. The IBM 9020D System and the 9020E System have two principal control facilities: (1) the Computing Element Control Panel and (2) the System Console (9020D System) or the Configuration Console (9020E System). The System Console (SC) is the central monitoring and control position in the 9020D System. It contains the switches and lights necessary to selectively operate and control each CE in the system. All critical console functions are duplicated on the CE Control Panel or elsewhere in the system. The Configuration Console (CC) provides a similar function for the 9020E System and, in addition, provides status indications for the display subsystem. All critical CC functions are duplicated on the CE Control Panel or elsewhere in the system. The CE Control Panel provides the facilities necessary to operate a comparing subsystem and also contains the controls and indicators required to diagnose and repair machine multimostors. This chapter describes the operation of all controls on the CE Control Panel only. However, if a control is an bod updicated on the System or Configuration Console, the operation of that control (at the SC or CC) is also discussed. For a detailed description of all controls and indicators on the SC or CC, refer to the appropriate documentation for these units. Those operator controls at the CE control Panel which could be inadvertisely used to disrupt the operation of the 9000DIE System are under control of a key-operated SYSTEM INTERLOCK switch. A separate SYSTEM IN TERLOCK switch. A separate SYSTEM IN THE CONTROL AND A CONTROL OF THE A Computing Element with its power on can be in one of four states: these, two, one, and zero. These states are displayed at the CE Centrel Panel. In addition to the four STATE indicators, a TEST switch is provided which is functional only in the zero state. The states are defined by setting the state bits (50, S1) of the Configuration Control Register (CCR) within the CE. The state bits and the SYSTEM INTERLOCK switch control the effect of all monula which can be the CE Control Panel. #### 2.1 CE CONTROL PANEL, DESCRIPTION OF CONTROLS AND INDICATORS The Comparing Element Control Panel contains the switches and indicators necessary to operate and control a subsystem. A subsystem is considered a combination of CES, SES, BES (2005 system only), 10CSE, control units, and I/O devices. The main function of the control panel is to provide the ability to store and diapley information in main storage, local stosage, some registers, part of the program status word (EWN); to allow the operator to rest the system; and to perform the initial program load (IFL) operations are considered to the control of contr The control panel is divided into seven panels (A-G) as shown in Diagram 6-1 of the 7201-02 FEMDM. The following headings discuss the function of the controls and indicators located on each panel. #### 2.1.1 Panel A - DC voltmeter. Indicates the voltage levels of the marginable power supplies in the CE. The power supply to be indicated is determined by the MARGIN/METER SEI switch - MARGIN/METER SEL switch. Enables selection of the power supply output voltage to be indicated on the meter. This switch has six positions: - a. GATE A Selects PS 16. b. GATE B - Selects PS 15. - c. GATE C Selects PS 8. - d. GATE E Selects PS 7. - e. GATE K AND L Selects PS 5 (Frame 02). f. ROS Selects PS 11. 3. MARGIN indicators: - a. ACTIVE: Indicates when any marginable power supply in the CE is varied from its nominal setting. - LOCATE: Indicates when the power supply selected by the MARGIN/METER SEL switch is varied from its nominal voltage. #### 4. POWER STATUS: a. MAIN LINE ON indicator: Indicates that 208V ac is being supplied to the CE, and CB1 in the prime power box of the CE is closed. Refer to ALD YA082. Table 2-1. Control Panel Switch Enabling | Switches | CE<br>Progr<br>State | | | | S | rst | | Witch | | DCI | K | | | |-------------------------------------|----------------------|---|---|-----|---|-----|---|-------|-----|-----|----|---|----| | | | | | | | OF | F | | ı | | ON | | | | | | | | 3 | 2 | 1 | 0 | 0 | 3 | 2 | 1 | 0 | • | | Address Compare | × | | | Т | | x | × | × | × | × | × | × | | | Address* | 1 | | | × | X | X | × | × | × | × | × | X | | | Backspace FLT | l x | × | X | | | | × | × | | | | X | | | Check Control | l x | × | x | 1 | | | × | x | | | | x | | | Check Reset | l x | × | × | 1 | | | × | x | 1 | | | x | | | Data* | | | | l x | × | × | × | x | l x | × | × | x | | | Defeat Interleaving | l x | | | 1 | | | × | × | - ^ | | | × | | | Disable Interval Timer | | × | | 1 | | | × | × | | | | × | | | Display | 1 | | × | 1 | | × | × | × | × | × | × | × | В | | Element MPO | × | × | × | l x | × | × | × | × | × | × | × | × | ı | | Frequency Alteration | × | × | × | 1.0 | | | | × | | | | | ij | | Indicate On Roller 1 Pos. 6 | l × | × | × | l x | × | × | × | × | l x | × | × | × | á | | Inhibit CE Hard Stop | × | × | × | 1 | | | × | × | | | - | × | ŝ | | Interrupt | l x | × | - | 1 | | × | × | × | × | × | × | × | | | Key (System Interlock) | l x | × | × | l x | × | | × | × | l û | × | × | × | | | Lamp Test/Allow Indicated | l x | × | × | | × | | × | × | l û | × | × | × | | | Lord | l x | × | | 1 ^ | - | × | × | × | l û | × | × | × | | | Load Unit* | 1 ^ | ^ | ^ | 1 | | Ŷ | Ŷ | Ŷ | l û | Ŷ | Ŷ | Ŷ | | | Logout | 1 | | × | 1 | | Ŷ | Ŷ | Ŷ | l û | â | â | x | | | Main Storage Select | 1 | | ^ | 1. | × | | Ŷ | x | l û | â | â | | | | Marginal Check and Voltage Controls | | × | × | | x | | | â | l û | â | â | | | | Power Off | l × | | | × | × | × | × | × | × | × | × | × | | | PSW Restart | | | × | | | | × | × | × | × | × | | | | | | | | | | × | × | | × | × | × | × | | | Pulse Mode | × | X | | | | | | × | | | | | Ė | | Rate | | | × | | | × | × | × | × | × | X | × | 3 | | Register Select* | | | | | | | | | | | | | : | | Register Set | | | × | | | | | × | | | | | 3 | | Repeat Instruction | | | × | 1 | | | × | × | | | | × | 1 | | Repeat ROS Address | × | × | × | 1 | | | × | × | | | | х | 3 | | ROS Transfer | | | × | 1 | | x | × | × | | | х | × | | | Scan Mode | X | × | X | 1 | | | × | × | | | | × | ; | | Set IC | | | x | 1 | | × | × | × | × | × | X | × | 1 | | Start | | | × | 1 | | | x | × | × | | × | | 1 | | Store | 1 | | × | 1 | | × | X | × | × | | X | × | 2 | | Stop | × | × | | 1 | | × | × | X | × | × | × | × | 1 | | Stop On ROS Address | × | × | × | 1 | | × | × | × | | | × | × | 2 | | Storage Select* | | | | | | × | x | × | X | x | × | × | , | | System Reset | × | × | × | 1 | | × | x | × | | | × | × | , | | Test Switch | | × | | 1 | | | x | x | | | | × | , | | 360 Mode | | × | | 1 | | × | × | × | | | × | × | | Legend: Control is functional. Static; requires use of other control. State 0 and Test mode. Allow indicate in Scan mode, state 1 and 0 only. - OBS (on battery signal) indicator: Indicates that the CE is being powered with its battery backup power. - THERMAL indicator: Indicates the presence of an excessive heat condition within one of the CE's logic gates or power panels. - d. POWER CHECK indicator: Indicates an incomplete power-up condition, a thermal condition, or an overcurrent/undervoltage condition at one of the do regulators. # 2.1.2 Panel B The six controls on this panel raise or lower the output voltage level of the six marginal regulators. #### 2.1.3 Panel C ELEMENT MPO PULL switch. Pulling this switch knob opens the master power off (MPO) switch which shuts off all power in the CE except the 24V ac supply and the battery power supply. #### 2.1.4 Panel D - 360 MODE indicating pushbutton. A back-lighted pushbutton that places the CE (and IOCE I if configured) in System/360 mode when depressed. When in 360 mode (light on), depression of the pushbutton restores to 9020 mode. - STATE indicators. These four lamps indicate the operational capability of the CE, defined by CE CCR bits 0 and 1 as follows: - a. THREE: Bits 0, 1 = 11. Most of the control panel controls are disabled. - b. TWO: Bits 0, 1 = 10. Most of the control panel controls are disabled. A CE in state two cannot execute a SCON instruction (specification exception). - execute a SCON instruction (specification exception). c. ONE: Bits 0, 1 = 01. Control panel operation controls are enabled. A CE in state one cannot execute a SCON instruction (specification exception). - d. ZERO: Bits 0, 1 = 00. All control panel controls are enabled if TEST switch is set to TEST position. TEST switch set to the normal position will disable power - on/off; frequency alteration; pulse mode, manual setting of CE CCR, ATR, and PSBAR; and external control signals (SCON and SATR). - 3. TEST switch. Switch is effective only in state zero. ## 2.1.5 Panel E - 1. Roller indicators. These indicators are arranged in six groups of thirty-six each, to provide a display of CE status information. The data displayed in each set of second to the contraction of CEL switch. The selector rotary switches also adjust a roller format to identify the information displayed. Fafer to Table 2.2 for a description of individual roller indicator continues. - DATA 0-31 and DATA 32-63 switches. These 64 switches, in hexadecimal groups, permit data to be entered manually as follows: - Main storage switches 0–63. - b. Local storage switches 32–63. - c. ATR switches 0-3. - d. CCR switches 32-63. Correct parity is generated. Switches 53-63 supply a count in pulse mode count operation. - ADDRESS switches. These 24 switches provide a means of manually selecting any location in storage. The operation is as follows: - Twenty-four switches, arranged in hexadecimal groups, permit manual storage addressing of main storage and local storage. - b. Correct parity is generated. c. ADDRESS switches 9-28 are used in conjunction with the ADDRESS COMPARE switch to cause an - address compare stop or address compare sync. d. ADDRESS switches 8-19 select the ROS address for a ROS address compare sync. A sync pulse is generated whenever there is a compare between the - ROS address and the switch setting. 4. CHECK REG 1 SUMMARY indicator. An error condition in the CE is indicated as defined in check register 1 - (roller 2, position 2). 5. CHECK REG 2 SUMMARY indicator. An error condition in the CE is indicated as defined in check register 2 (roller 6, position 5). Table 2.2 Balley Indiana | Roller<br>Number | Roller ,<br>Position | Bit<br>Position | Indicator<br>Name | ALD<br>Reference | Condition<br>Indicated | |------------------|----------------------|-----------------|------------------------------------|------------------|---------------------------------------------------------------------------| | 1 | 1 | 0=3 | CE SELECT ATR | KR 051 | SATR or SCON from CE 1-4. | | ; | î | 4 | TC STEP | KD 601 | Time clock step trigger. | | | 1 | 18-26 | G REGISTER (WRITE DIRECT) | RG 001 | Contents of G register. | | , | 1 | 27-35 | ATR-2 | FA 091 | Contents of G register. | | | 2 | 0-8 | F REGISTER (READ DIRECT) | RF 001 | Contents of F register. | | | | 9-35 | D REGISTER (READ DIRECT) | RP 001 | Contents of P register, Contents of D register. | | | 2 | | | | | | | 3 | 0-35 | SREGISTER | RS 001 | Contents of S register. | | | 4 | 0-11 | ADDRESS REGISTER | RX 021 | Contents of ROSAR, | | 1 | 4 | 12-23 | ROS PREVIOUS ADDRESS<br>REGISTER A | RX 211 | Contents of previous ROS address<br>register A, (PROSARA). | | 1 | 4 | 24-35 | ROS PREVIOUS ADDRESS<br>REGISTER B | RX 211 | Contents of previous ROS address<br>register B, (PROSARB), | | 1 | 5 | 0-35 | SELECT REGISTER | FS 001 | Contents of select register. | | | 6 | 0-35 | L or M REGISTER | XL 031 | Contents of L or M register<br>(selected by IND RLR 1 switch). | | 2 | 1 | . 0-35 | ADDRESS TRANSLATION<br>REGISTER 1 | FA 111 | Contents of ATR (0-31). | | 2 | 2 | 0 | E REG PTY | RE 181 | Parity error in E (0-15). | | 2 | 2 | 1-9 | PADD FULL SUM | AP 075 | Full-sum parity error. | | 2 | 2 | 18 | MLPR DECODE PTY | DP 091 | Parity error in multiplier (S register). | | 2 | | 19-26 | | AP 791 | | | 2 | 2 | | PADD HALF-SUM | | Half-sum parity error. | | 2 | 2 | 27 | ERROR TGR | AP 801 | Half-sum error. | | 2 | 2 | 31-33 | ROSPTY | DS 431 | ROS parity error. | | 2 | 2 | 34,35 | SADD | AS 095 | Half-sum or full-sum error in<br>serial adder. | | 2 | 3 | 0-35 | T REGISTER | RT 321 | T register contents. | | 2 | 4 | 2-5 | FAA CONTROLS | RY 015 | Miscellaneous control lines, | | 2 | 4 | 6-9 | AB, IC INGATES | RY 021 | Ingating to A.B.IC. | | 2 | 4 | 10.11 | LS-T, LS-S | RY 031 | Gate local store to S. T. | | 2 | 4 | 12-16 | ST, D, Q, G, PSW<br>INGATES | RY 041 | Ingeting to D,K,Q,S,T,PSW,N,G. | | 2 | 4 | 17-20 | F INGT AND EOP | RY 071 | End ops and gate serial adder to F. | | 2 | 4 | 21-24 | EMIT | BY 061 | Emit and ingating to E.R. | | 2 | 4 | 25-30 | MISC CONTROL PART 2 | BY 101 | Miscellaneous control lines. | | 2 | 4 | 31-35 | MISC CONTROL PART 1 | RY 081 | Set IC and miscellaneous control lines. | | 2 | 5 | 0-35 | X REGISTER | XX 031 | Contents of X register. | | 2 | 6 | 0-35 | K REGISTER | RK 001 | Contents of K register. | | | | | | MC 061 | | | 3 | 1 | 0-5 | STORAGE REQUEST | | Source of storage request. | | 3 | 1 | 6 | PAGE 1 LTH | MC 991 | Forced storage cycle for address of new pag | | 3 | 1 | 9-21 | MANUAL CONTROLS | KW 031 | CE control panel manual control functions. | | 3 | 1 | 22-35 | FLT CONTROLS | KU 211 | FLT control functions, | | 3 | 2 | 0-35 | Q REGISTER | RQ 001 | Contents of Q register. | | 3 | 3 | 0-35 | A REGISTER | RA 001 | Contents of A register, | | 3 | 4 | 0-6 | EXTD and LS LAR CONTROL | RY 131 | Local storage and special register controls. | | 3 | 4 | 7-10 | STOR REQ SET MARK | DR 191 | Memory request and mark setting. | | 3 | 4 | 11-20 | NEXT ROS BASE ADDRESS | DS 401 | ROSAR (0-9) for next ROS address. | | 3 | 4 | 21-25 | Y BRANCH | DS 411 | Conditional branch (ROSAR bit 10<br>for next ROS address). | | 3 | 4 | 26-32 | X or Z BRANCH | DS 421 | Conditional and functional branches (ROS<br>bit 11 for next ROS address). | | 3 | 4 | 34 | PREV ADR A | RX 201 | Contents of PROSARA addresses<br>previous ROS word. | | 3 | 4 | 35 | FLT MODE | KU 471 | Scan mode trigger. | | 3 | 5 | 0-2 | PERMIT IOCE | KM 321 | IOCE interrupt being processed. | | i | 5 | 3-5 | IOCE MACH CHK | KM 331 | IOCE machine check interrupt request. | | 3 | 5 | 6-8 | SEL IOCE | KX 111 | IOCE-CE operations in progress. | | | 5 | 9 | IOCE INTRPT REQ | KM 321 | IOCE interrupt request. | | 2 | 5 | 10 | IOCE INTRPT HEQ | KM 331 | IOCE interrupt request. IOCE machine check interrupt being processed. | | 3 | 10 | | | | | | | 5 | 11 | INTRPT GATE TGR | KX 181 | Allow interrupt (ROS). | able 2.2 Roller Indicators (continued | Roller<br>Number | Roller<br>Position | Bit<br>Position | Indicator<br>Name | ALD<br>Reference | Condition<br>Indicated | |------------------|--------------------|-----------------|--------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------| | 3 | 5 | 18-35 | N REGISTER | XN 091 | Contents of N register. | | 3 | 6 | 0-35 | Y REGISTER | XX 351 | Contents of Y register. | | 4 | 1 | 0-8 | SYSTEM MASK | RW 011 | I/O and external interrupts permitted. | | 4 | 1 | 9-13 | KEY | BW 0E1 | PSW storage protect key. | | 2 | 1 | 14 | ASCII | BW 121 | "USA Standard Code for Information | | | | *** | | | Interchanges" mode of operation. | | 4 | 1 | 15 | MC | BW 121 | Machini check interrupts permitted. | | 4 | 1 | 16 | WAIT | RW 121 | Wait mude of operation, | | 4 | 1 | 17 | PROB | RW 151 | Problem mode of operation. | | 4 | 1 | 18 | NO RETRY | KS 321 | Instruction retry not advisable<br>(programmer flag). | | 4 | 1 | 19 | IC IN LSWB | KS 321 | Contents of IC have been stored in LSWR. | | 4 | i | 20,21 | COND CODE | RW 351 | Current PSW condition code. | | 4 | 1 | 22-25 | PSW PROGRAM MASK | RW 361 | Current PSW condition code. Current PSW program mask. | | | 1 | | | | | | 4 | | 26 | MACH CHK INTRPT | KM 121 | Machine check interrupt is pending<br>or being processed. | | 4 | 1 | 27 | SUPV CALL INTRPT | KM 121 | Supervisor call interrupt is pending | | | | | | | (result of execution of "supervisor<br>call" instruction). | | 4 | 1 | 30-33 | PROGRAM INTRPT | KM 141 | Program old PSW interrupt code, bits 28-31 | | 4 | 1 | 34.35 | INTRPT PRI | KN 121 | Priority assignments of current interrupt, | | 4 | 2 | 0-35 | Q REGISTER | RQ 321 | | | 4 | 3 | | | | Contents of Q register. | | | | 0-35 | B REGISTER | RB 321 | Contents of B register. | | 4 | 4 | 0-4 | A SIDE CTL SERIAL ADDER | AR 301 | Ingating to serial adder, A side. | | 4 | 4 | 5-8 | B SIDE CTL SERIAL ADDER | AR 801 | Ingating to serial adder, B side. | | 4 | 4 | 9-11 | PADDL CONTROL | AP 821 | Ingating to parallel adder latches. | | 4 | 4 | 12 | EW EXTD | AP 743 | Block gating ST to serial adder B side. | | 4 | 4 | 13-15 | GATE ONES PA | AP 811 | Emit control for serial adder A side. | | 4 | 4 | 16 | P 43-68 | DS 411 | Parity for ROS bits 43-68. | | 4 | 4 | 17 | AB → F | AP 901 | Gate contents of F to serial adder A side. | | 4 | 4 | 18-21 | AB, IC, F →PB | RB 816 | Ingating to parallel adder B side<br>from A.B. and IC. | | 4 | 4 | 22 | P 69-99 | AP 901 | Parity for ROS bits 69–99. | | | | | | | | | 4 | 4 | 23-26 | ST, DA →PA | RT 822 | Ingating to parallel adder A side, | | 4 | 4 | 28-30 | E, Q → PB | RQ 822 | Ingating to parallel adder B side from E and | | 4 | 4 | 32 | RT DIG | KZ 321 | Right digit trigger set (edit control). | | 4 | 4 | 33 | S | KZ 321 | S'gnificant digit trigger set (edit control), | | 4 | 4 | 34 | LEAVE | KZ 201 | Character in edit control mask, | | 4 | 4 | 35 | STEP ABC | KZ 501 | Step ABC (edit control) | | 4 | 5 | 0-7 | STATUS TRIGGERS | KS 021 | Mic-oprogram control triggers. | | 4 | 5 | 8 | BLOCK | KD 501 | Block :-fetch. | | 4 | 5 | 9-11 | 123 | KD 111 | I-fetch control tripgers. | | 4 | 5 | 12 | EXEC | KD 601 | Execute instruction being performed. | | 2 | 5 | 14 | PS CMPR | KD 501 | | | | 5 | | | | Program store compare. | | 4 | 5 | 15<br>16 | IN STOR FETCH<br>BR INVLD ADDR | KD 701<br>KD 701 | I-fetch required.<br>Branch instruction execution developed | | | 25 | 724 | | | invalid instruction address. | | 4 | 5 | 17 | INVLD ADDR | KD 711 | I-fetch invalid address. | | 4 | 5 | 18 | IL NOT AVAIL | KM 85 | Instruction length not available because<br>of I-fetch storage protection check, | | 4 | 5 | 19-22 | CE 1, CE 2 | JA 211 | Write direct WD) and read direct (RD)<br>external interrupt signals from CEs 1 and 2 | | 4 | 5 | 23 | TC AT LIMIT | JA 201 | External interrupt signal resulting from<br>the contents of the internal timer (time<br>clock) being reduced to zero. | | 4 | 5 | 24 | CONS SIG | JA 201 | External interrupt signal resulting from the depression of INTERRUPT pushbutton. | | 4 | 5 | 25-28 | CE 3, CE 4 | JA 211 | Write direct (WD) and read direct (RD) external interrupt signals from CEs 3 and 4. | | 4 | 5 | 29 | PIR | ±1.261 | in except request from an IOCE. | | 4 | 5 | 30 | DAR | 14 251 | Exercal interrupt resulting from an ELC. | ----- | Roller | Roller | Bit | Indicator | ALD | Condition | |--------|----------|----------|-----------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------| | Number | Position | Position | Name | Reference | Indicated | | 4 | 5 | 31-33 | PIR | KM 381 | Interrupt request from an IOCE. | | 4 | 5 | 35 | TIME GATE TGR | KX 311 | Timing gate trigger for external | | . 1 | 6 | 0-35 | EXTERNAL REGISTER | FE 001 | interrupt timing. | | . | 1 | 0-35 | PHYSICAL RSBAR | MP 111 | Contents of external register. Contents of Physical PSBAR. | | 5 | 1 | 5-9 | PSBAR COUNTER | MP 301 | | | 5 | 1 | 10-22 | | MP 301<br>MP 201 | Contents of PSBAR Counter. | | | | | LOGICAL PSBAR | MP 201<br>MP 501 | Contents of Logical PSBAR. | | 5 | 1 | 23 | ALT PSBA | | PSBAR has been stepped to alternate. | | 5 | 1 | 28-31 | SYSTEM MASK | RW 161 | System mask for channels 7-A (allow I/O interrupt). | | 5 | 1 | 32 | SE STOP | KM 158 | Storage request to an SE or a DE that is stopped | | 5 | 1 | 33-35 | PSA LOCKOUT | KM 158 | PSA lockout signal from IOCE 1-3. | | 5 | 2 | 0 | KEY SABTP (Process<br>mode) | KU 001 | MCW bit 0, reverse SAB tag, parity<br>(SAB P1-5). | | 5 | 2 | 1 | LCMPR (Process mode) | KU 001 | MCW bit 1, start count on storage address compare (used with MCW bits 21-31). | | 5 | 2 | 2 | REV SAFSP (Process mode) | KU 001 | MCW bit 2, reverse serial adder full sum parity. | | . | 2 | 3 | REV MRKP (Process mode) | KU 011 | MCW bit 3, reverse mark parity. | | 5 | 2 2 | 0-3 | CE TEST ADDR (Scan mode) | KU 011 | MCW bits 03, address of ROS bit plane | | . | | | - 4 | | being tested (used for display only). | | 5 | 2 | 4 | REV SARPA (Process mode) | KU 011 | MCW bit 4, reverse storage address parity<br>for byte 1 (SAC P 8-15). | | 5 | 2 | 4 | LFTHF (Scan mode) | KU 011 | Left half of word being scanned out contains<br>the expected status of the trigger being tested. | | 5 | 2 | 5 | REV SARPB (Process mode) | KU 011 | MCW bit 5, reverse storage address parity<br>for byte 2 (SAB P16–20). | | 5 | 2 | 5 | UNCT (Scan mode) | KU 011 | Unconditional terminate at end of<br>current test. | | 5 | 2 | 6 - | LOG CNT (Process mode) | KU 021 | MCW bit 6, start logout when FLT counter steps to zero. | | 5 | 2 | 6 | CONDT (Scan mode) | KU 021 | Conditional terminate, stop at end of<br>current test if an error is encountered. | | 5 | 2 | 7 | ERSLT (Scan mode) | KU 021 | Expected result of the trigger being tested. | | 5 | 2 | 8 | DSBL TMR | KU 021 | MCW bit 20, disable internal timer (used<br>for display only in scan mode and indicates<br>a successful hardcore stoo). | | 5 | 2 | 9-13 | ADDR SEQUENCE | KU 101 | Contents of address sequence register, | | 5 | 2 | 14-17 | FLT COUNTER | KU 111 | Contents of FLT counter. | | 5 | 2 | 18,19 | FLT CHK | KU 271 | FLT clock. | | 5 | 2 | 21-23 | ROS TEST SEQ | KU 121 | ROS test sequence, controls scan<br>logic during a ROS test. | | 5 | 2 | 29 | PASS | KU 391 | An FLT or a ROS test has been completed<br>and the expected result was obtained. | | 5 | 2 | 30 | FAIL | KU 391 | An FLT or a ROS test has been completed and<br>the expected result was not obtained. | | 5 | 2 | 32 | FLT STG ERR | KU 471 | Any storage error detected while<br>performing an FLT or a ROS test. | | 6 | 2 | 34 | MMSC | KU 251 | Maintenance mode stop clock. | | 5 | 2 | 35 | BFR 1 | KU 531 | Buffer 1 (main storage 100—187) contains | | _ | | - | M | | control information for FLT or ROS<br>test being performed. | | 5 | 3 | 0-17 | R REGISTER | RR 001 | Contents of R register. | | 5 | 3 | 18-35 | | RF 001 | | | 5 | 4 | | E REGISTER | | Contents of E register. | | | | 0 | S 0-31 32-63 | RT 815 | Gate S (0-31) to parallel adder A (32-63). | | 5 | 4 | 1 | T 32-63 32-63 T | RT 807 | Gate T (32-63) to parallel adder A(32-63) true | | 5 | 4 | 2 | T 32-63 32-63 C | AP 731 | Gate T (32-63) to parallel adder A (32-63) complement. | | 5 | 4 | 3 | T32-63 31-62 TL 1 | RT 811 | Gate T (32-63) to parallel adder A (31-62) true | | 5 | 4 | 4 | T32-63 31-62 CL 1 | RT 811 | Gate T (32-63) to parallel adder A<br>(31-62) complement. | Toble 2.2 Relies testinases (see ) | Roller<br>Number | Roller<br>Position | Bit<br>Position | Indicator<br>Name | ALD<br>Reference | Condition<br>Indicated | |------------------|--------------------|-----------------|--------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 4 | 5 | T32-47 48-63 | BT 813 | Gate T (32-47) to parallel adder A (48-63). | | 5 | 4 | 6 | T48-63 48-63 | RT 815 | Gate T (48-63) to parallel adder A (48-63). | | 5 | 4 | 7 | K00-31 32-63 | BT 817 | Gate K (00-31) to parallel adder A (32-63). | | 5 | 2 | 8 | D8-31 8-31 T | BT 803 | Gate D (8-31) to parallel adder A (8-31) true | | 5 | | | | | | | | 4 | 9 | D8-31 8-31 C | RT 803 | Gate D (8-31) to parallel adder A (8-31) complement. | | 5 | 4 | 10 | DB-31 7-30 T | RT 805 | Gate D (8-31) to parallel adder A (7-30) true | | 5 | 4 | 11 | D8-31 7-30 C | RT 805 | Gate D (8-31) to parallel adder A<br>(7-30) complement. | | 5 | 4 | 12 | D8-31 40-63 T | RT 801 | Gate D (8-31) to parallel adder A (40-63) tru | | 5 | 4 | 13 | D8-31 40-63 C | AP 811 | Gate D (8-31) to parallel adder A<br>(40-63) complement. | | 5 | 4 | 14 | FMTO | RT 843 | Gate LM to XY per E 13-15 — used when<br>executing repack symbols instruction to<br>move history or current data from old<br>refresh memory to new refresh memory. | | 5 | 4 | 15 | FMTN | RT 843 | Gate LM to XY per E13—15 — used when<br>executing repack symbol instruction to<br>move new data from a sort bin to new<br>refresh memory. | | 5 | 4 | 16 | FMTW | RT 843 | Gate LM to XY per E14, 15 — used when<br>executing convert weather lines instruction<br>to assemble the correct doubleword<br>format in XY. | | 5 | 4 | 17 | IC 40-63 | RB 811 | Gate IC (8-31) to parallel adder B (40-63). | | 5 | 4 | 18 | A 0-31 32-63 | RB 805 | Gate A(0-31) to parallel adder B (32-63). | | 5 | 4 | 19 | A4-7 4-7 | BB 805 | Gate A(4-7) to parallel adder B(4-7), | | 5 | 4 | 20 | A8-31 8-31 | RB 757 | Gate A(8-31) to parallel adder B (8-31). | | 6 | 4 | 21 | B32-63 32-63 | RB 813 | Gate B (32-63) to parallel adder B(32-63). | | 5 | 4 | 22 | R 64-67 64-67 | RR 761 | Gate B (64–67) to parallel adder B (64–67). | | 5 | 4 | 23 | A6-31 4-29 | RB 811 | | | | | | | | Gate A (6-31) to parallel adder B (4-29). | | 5 | 4 | 24 | 832-67 30-65 | AP 745 | Gate B (32-67) to parallel adder B (30-65). | | 5 | 4 | 25 | 864-67 28-31 | RB 757 | Gate B (64-67) to parallel adder B (28-31). | | 5 | 4 | 26 | EXCS 6 28-63 | AP 737 | Generate excess 6 decimal correction<br>factor to parallel adder B (28–63), used while<br>executing convert to decimal instruction. | | 5 | 4 | 27 | F 4-7 60-63 | RR 807 | Gate F (4-7) to parallel adder B (60-63). | | 5 | 4 | 28 | HOT 1 60 | RB 807 | Generate a 1 bit to parallel adder B (60)<br>which effectively adds +8. | | 5 | 4 | 29 | F8-11 56-59 | 80 801 | Gate E(8-11) to parallel adder B (56-59). | | 5 | 4 | 30 | E 12-15 60-63 | RQ 801 | Gate E (12-15) to parallel adder B (60-63). | | 5 | 4 | 31 | F R-11 60-63 | RO 801 | | | 5 | : | 31 | | | Gate E(8-11) to parallel adder B (60-63). | | | | | Q 4-15 52-63 | RQ 815 | Gate Q (4-15) to parallel adder B (52-63). | | 5 | 4 | 33 | Q 20-31 52-63 | RQ 815 | Gate Q (20-31) to parallel adder B (52-63). | | 5 | 4 | 34 | Q 36-47 52-63 | RQ 815 | Gate Q (36-47) to parallel adder B (52-63). | | 5 | 4 | 35 | A52-63 52-63 | RQ 815 | Gate Q (52-63) to parallel adder B (52-63). | | 5 | 5 | 1.2 | STATE | FC 001 | Operational state of CE. | | 5 | 5 | 3-6 | SCON | FC 001 | Reconfiguration accepted from indicated CE. | | 5 | 5 | 7 | ILOS | FC 061 | CE will not issue logout stop signal<br>to SE or DE | | 5 | 5 | 10-20 | SE SE/DE | FC 071 | CE is able to communicate with indicated element. | | 5 | 5 | 23-26 | CE | FC 191 | CE is able to communicate with<br>indicated element. | | 5 | 5 | 33-35 | IOCE | FC 271 | CE is able to communicate with | | 5 | 6 | 0-35 | DIAGNOSE ACCESSIBLE<br>REGISTER MASK | FD 501 | Indicated element is allowed to cause an<br>external interruption in the CE. | | 6 | 1 | 0-35 | PARALLEL ADDER LATCHES | AP 321 | Contents of parallel adder latches (32–63). | | 6 | 2 | 0-8 | MASKS | CT 011 | Individual bytes of doubleword to be entered | | | | 0-0 | mnana | CI VII | into main storage on a store operation. | Table 2-2. Roller Indicators (continued) | Roller | Roller | Bit | Indicator | ALD | Condition | |--------|----------|------------|---------------------|-----------|---------------------------------------------------------------------------------| | Number | Position | Position . | Name | Reference | Indicated | | 6 | 2 | 10-14 | LS ADDRESS REGISTER | LS 851 | Contents of local storage address register. | | 6 | 2 | 15 | LS WRITE | LS 812 | CE is executing a micro-instruction to | | | - | | | 200.2 | write into local storage. | | 3 | 2 | 16 | INHIB STORE WRITE | RX 003 | Inhibit storing into local storage. | | 6 | 2 | 17 | TX TGB | DP 071 | Multiply control triager. | | 6 | 4 | 24-26 | TCUELC | FD 211 | An external interrupt request from a TC | | | 7 | 24-20 | TOURE | FUZII | 4 caused by an element check. | | 5 | 4 | 28 | отс | KT 291 | An external interrupt request caused by an | | | 20 | | 12.12 | | out-of-tolerance (heat) condition in the CE. | | 6 | 4 | 29 | OBS | KT 291 | An external interrupt request caused by an | | | | | | | on-battery condition in the CE. | | 6 | 4 | 31-34 | CE ELC | KT 291 | An external interrupt request caused by an | | | - | 0, 0, | 00.000 | 11.401 | element check in a CE. | | 6 | 5 | 1-4 | STOR UNIT | MC 961 | Binary identification of SE or DE gating data | | | | | CHECK ID | mc so. | to storage data bus out or causing time out | | | | | UNEUK ID | | pulse to be activated in the CE. | | 6 | 5 | 5 | 360 MODE | KM 201 | CE is in 360 mode of operation. | | 6 | 5 | 6 | TEST MODE | PX 331 | CE is in 360 mode of operation. CE is in state 0 and TEST switch is in TEST. | | 6 | 5 | 7 | SE STOP 360 | KM 201 | | | | 9 | , | SE STOP 360 | KM 201 | Select pulse has been sent to a SE that is | | 6 | 5 | 10 | SAB PTY CHK | MA 951 | stopped while the CE is operating in 360 mode | | 6 | 5 | 11 | SDBI PTY CHK | | Parity error is detected in SAB. | | 6 | 5 | 12 | | MB 273 | Parity error detected on SDBI. | | 6 | 5 | 12 | STG TO | MC 753 | SE or DE did not respond to a select signal | | 6 | _ | | | | within prescribed time. | | 6 | 5 | 13 | STG ADDR CHK | MC 756 | Storage address check signal received | | | _ | | | | from an SE or a DE. | | 6 | 5 | 14 | STG DATA CHK | MC 756 | Storage data check signal received from | | | | | | | an SE or a DE. | | 6 | 5 | 15 | FETCH CHK | MC 941 | Parity error detected on SDBO during | | | | 1100 | | | a fetch cycle. | | 6 | 5 | 16 | LOS SENT | MC 923 | Logout stop signal sent to an SE or a DE. | | 6 | 5 | 19 | IOCE CHK RESP | KX 311 | Check response signal received from | | | 000 | 600 | | | IOCE (error condition). | | 6 | 5 | 20 | LS BUS CHK | BF 441 | Parity error detected in local storage out bus. | | 6 | 5 | 21 | CCR PTY CHK | FC 361 | Parity error detected in CCR. | | 3 | 5 | 22 | ATR PTY CHK | FA 141 | Parity error detected in ATR. | | 6 | 5 | 23 | PSBAR PTY CHK | MP 441 | Parity error detected in PSBAR. | | 6 | 5 | 24 | PSBAR NOT CONF | MP 531 | CE does not have an SE available for its PSA. | | 6 | 5 | 25 | PSA ALT | MP 531 | 'Go to Alt PSBAR' signal and 'Rem | | | | | | | Alt' latch set. | | 6 | 5 | 26 | SPLIT LOGOUT | MC 791 | Invalid address or storage timeout detected | | 7 1 | | 1.00 | | | during logout causes CE to step PSBAR | | - 1 | | | | | to alternate and start new logout. | | 6 | 5 | 28 | LOG ROS CHK | KU 231 | ROS parity error detected during logout. | | 6 | 5 | 29 | LOG ADDR CHK | MA 901 | Address outside PSA detected on | | - 1 | | | EUG/HUUH UH | mor 901 | SAB during logout. | | | 5 | 30 | CE LOG REQ | KW 071 | Logout request signal received from a CE. | | . | 5 | 31 | RDD TO | KW 071 | Logout request signal received from a CE. Data not available on direct control | | | | 31 | HDD 10 | KN 201 | bus within prescribed time during | | - 1 | | | | | bus within prescribed time during<br>read direct operation. | | | 6 | 1-4 | LOGOUT OR WRAP | KU 041 | | | | | | SELECTED STG | KU 041 | Identify (binary) SE or DE selected | | | | | ID SELECTED STG | | during logout, wrap DE, or force DG | | s | 6 | 5-8 | | 1011004 | request operation, | | | | 9-8 | DG SELECTED | KU 061 | Identify (binary) DG specified during wrap | | 3 | 6 | 10-15 | | | DE or force DG request operations. | | | 0 | 10-15 | CVG SELECTED | KU 071 | Identify (numeric) CVG specified during wrap | | | | | | | DE or force DG request operation. | | | 6 | 16 | REV NORM OP | KU 081 | Reverse 'normal op'. | | | | 17 | FORCE DG REQ | KU 081 | Force DG request, | | | 6 | 19 | DIAG SE 1 | KU 091 | Blocks 'invalid address decoded' which | \*\*\*\*\* | Roller<br>Number | Roller<br>Position | Bit<br>Position | Indicator<br>Name | ALD<br>Reference | Condition<br>Indicated | |------------------|--------------------|-----------------|-------------------|------------------|-----------------------------------| | 6 | 6 | 20 | INV EXT PTY | KU 091 | Invert PO-7 of external register. | | 6 | 6 | 21 | RST CHKS | KU 091 | Reset check register bits. | | 6 | 6 | 22 | WRAP DE | KU 091 | Wrap DE operation in progress. | #### 2.1.6 Panel F - REPEAT switch. This switch causes the FLT or ROS test in storage to be repeated or allows searching for a particular test and repeating that test. The operation is as follows: - REPEAT switch in REPEAT position and depression of START pushbutton will cause the FLT or ROS test in storage to be executed repeatedly. - b. REPEAT switch in REPEAT position, test number in DATA switches (48-63), FLT tape rewound, and depression of STORE, then LOAD pushbuttons causes test number to be stored in T, FLT tape to be searched, and test to be loaded and executed repeatedly. - ROS/PROC/FLT switch. This switch provides two modes of testing. DISABLE INTERVAL TIMER switch must be in DISABLE position when running either test. - FLT position: CE is conditioned for running FLTs. PROC (process) position: normal position for CE - processing. c. ROS position: CE is conditioned for running ROS - tests. 3. DEFEAT INTERLEAVING switch. This three-position - lever switch performs the following functions: a. PROC position: Locations of consecutive doublewords are alternated between two basic storage - modules (BSM) within an SE or a DE (interleave mode). b. No REV position: Locations of consecutive - doublewords are within one BSM of an SE or a DE (defeat interleave mode). c. REV position: Locations of consecutive double- - words are within one BSM of an SE or a DE, and odd and even BSMs are interchanged. 4. INHIBIT CE HARD STOP switch. When this switch is - Intribit CE HARD STOP switch. When this switch is set to INIBIT CE HARD STOP position, conditions that cause the CE to enter hard-stop state are prevented from doing so. DISABLE INTERVAL TIMER switch. When this - switch is set to DISABLE INTERVAL TIMER position, the interval timer is not decremented. 6. STORAGE SELECT switch. This switch has three - a. MAIN: Main storage is selected for manually - storing or displaying data. b. LOCAL: Local storage (LS) is selected for man- - ually storing or displaying data. c. MAIN BYTE: Main storage is selected for manually storing or displaying data. The byte selected by ADDRESS switches 21-23 is the only byte affected by a manual store operation. - ADDRESS COMPARE switch. This switch has three positions: - a. PROC: A sync pulse is available on a coaxial connector at the front of gate C whenever there is an equal compare between storage address bus and ADDRESS switches 9-28. - STOP: The CE stops at the end of the instruction in progress whenever there is an equal compare between storage address bus and ADDRESS switches 9-28. - c. LOOP: The CE branches to the address set in DATA switches 40-63 when there is an equal compare between storage address bus and AD-DRESS switches 9-28. - 8. CHECK CONTROL switch. This switch has three positions: - a. PROC: The CE issues a pulsed element check upon detection of a failure. If the machine check mask bit, PSW bit 13, is on, logout of the CE occurs. If the machine check mask bit is off, processing continues, the check trigger is set, and the logout and machine check interruption is defered until - and machine check interruption is deferred until the PSW is loaded with bit 13 on. b. STOP: The CE is stopped upon detection of a failure. This stop occurs at the end of the cycle in which the check is detected and effectively freezes - CE status. No logout occurs. c. DSBL: Upon detection of a failure, the appropriate check trigger is set but no stop, logout, or interruption occurs. - 9. PULSE MODE. This switch provides a means of looping through a selected count of machine cycles starting at a selected address or when the interval timer is advanced. The starting address must be stored in bits 40 to 63 of location zero before beginning pulse mode. The operation is as follows: - PROC: This is the normal position for CE processing. - b. COLNT: The CE will proceed through a designated number of matchine cycles, execute a system reset, and restart at the address in main storage location zero, bit positions 40-63. The cycle count is designated by the values set in DATA switches 53-63 and cannot be greater than 2047 (decimal). - c. TIME: The CE will execute instructions until the interval timer advances (16 ms between advances), execute a system reset, and restart at the address in main storage location zero, bit positions 40-63. - REPEAT INSN switch. This switch provides a method of repeating a single instruction or a group of up to four halfword instructions. The operation is as follows: - a. PROC: Normal instruction stepping is executed. - SINGLE: The instruction set in DATA switches, beginning with byte zero, is executed repeatedly. - MPLE: The group of instructions set in DATA switches 0-63 are executed repeatedly (looping through the four halfwords). - The contents of DATA switches 0-63 are loaded into Q (one time); branching instructions change the instruction counter but do not change Q. - ROS ADDRESS switch. This switch provides a means of stopping at a specific ROS address and of repeatedly reading and performing the functions of a specific ROS word. The operation is as follows: - a. STOP: The CE stops when the ROS address specified by ADDRESS switches 8-19 is the same as the contents of ROSAR. - Broc: This is the normal processing position. RPT: The CE continuously reads out and performs the functions of the ROS word specified by - ADDRESS switches 8-19. 12. INDICATE RLR 1 POSITION 6 switch. This switch allows selection of either the L register or M register to - be displayed on status roller 1, position 6. 13. FREQUENCY ALTERATION switch. This switch has - two positions: a. DISABLE (normal position): Clock pulses are distributed from the oscillator to cause a 200-ns - machine cycle. b. ENABLE: Clock pulses are distributed from the oscillator to cause a 195-ns machine cycle. - REGISTER SELECT switch. This switch directs the manual loading of PSBAR, CCR, or ATR upon depression of the REGISTER SET pushbutton. - 15. RATE switch. The setting of the RATE switch indicates the manner in which instructions are to be performed. The four positions are: - PROCESS: CE runs in normal processing mode. INSN STEP: CE fetches and executes a single. - instruction with each depression of START pushbutton. c. SINGLE CYCLE: CE executes a single machine - cycle (one ROS cycle) with depression of START pushbutton, except that several cycles may be executed to prevent losing data from main storage. d. SINGLE CYCLE STORAGE INHIBIT: Same as - SINGLE CYCLE except that all storage references are blocked. 16. START pushbutton. Depression of this pushbutton - starts the operation defined by the RATE switch. 17. SYSTEM RESET pushbutton. Depression of this pushbutton initiates a subsystem reset which resets the CE and all IOCEs, SEs, and DEs configured to the issuing - CE. It does not alter any CCRs. 18. LAMP TEST/ALLOW IND pushbutton. Depression of this pushbutton causes all indicators on the CE control panel to light with the exception of MARGIN, POWER - STATUS, and roller indicators. When the CE hardstops during a logout, all the roller indicators are on. Depression of this pushbutton with this condition allows the roller indicators to display machine status. - CHECK RESET pushbutton. Depression of this pushbutton sets all CE check triggers to the non-error state. PSW RESTART pushbutton. This pushbutton has two modes of operation: - a. SYSTEM INTERLOCK switch off: Depression of PSW RESTART pushbutton causes the CE to issue a subsystem reset and load its PSW from the - doubleword at main storage location 0. SYSTEM INTERLOCK switch on: Depression of PSW RESTART pushbutton causes the CE to issue a system reset, configure a subsystem according to the setting of MAIN STORAGE SELECT and LOAD UNIT switches, and load its PSW from the - doubleword at main storage location 0. 21. REGISTER SET pushbutton. Depression of this pushbutton stores the data set in DATA switches into ATR, PSBAR, or CCR as selected by REGISTER SELECT mitch setting. - ROS TRANSFER pushbutton. Depression of this pushbutton stores the address set in ADDRESS switches 8–19 into read-only storage address register (ROSAR). - 23. SET IC pushbutton. Depression of this pushbutton stores the address set in ADDRESS switches 8-31 into IC and loads Q and R with instructions beginning with that address. - STORE pushbutton. This pushbutton has three modes of operation determined by the setting of STORAGE SELECT switch: a. MAIN: Depression of STORE pushbutton stores - data set in DATA switches 0-63 into main storage location specified by the setting of ADDRESS switches 8-28. b. LOCAL: Depression of STORE pushbutton stores - data set in DATA switches 32-63 into local storage location specified by the setting of AD-DRESS switches 27-31. c. MAIN BYTE: Depression of STORE pushbutton stores one byte of data, selected by ADDRESS switches 29-31 from DATA switches 0-63, into main storage location specified by ADDRESS - switches 8-31. 25. DISPLAY pushbutton. This pushbutton has three modes of operation determined by the setting of STORAGE SELECT switch: - STORAGE SELECT switch: a. MAIN: Depression of DISPLAY pushbutton loads ST from main storage location specified by the setting of ADDRESS switches 8-28. This data is displayed in roller switch 1 position 3 and roller switch 2 position 3. - b. LOCAL: Depression of DISPLAY pushbutton loads T from local storage location specified by the setting of ADDRESS switches 27-31. This data is displayed in roller switch 2 position 3. - c. MAIN BYTE: This position has the same operation as MAIN position. - STOP pushbutton. Depression of this pushbutton causes the CE to enter the stopped state at the end of instruction execution. - BACKSPACE FLT pushbutton. Depression of this pushbutton causes the tape drive designated by LOAD UNIT switch setting to backspace tape one record. - LOG OUT pushbutton. Depression of this pushbutton causes the CE to perform a complete logout, identical with that which occurs when a check condition is detected, and take a machine check interrupt. #### 2.1.7 Panel G - POWER ON/OFF switch. This switch initiates poweron and power-off sequence for the CE. - On any power-or sequence for the CE. SYSTEM INTERLOCK key switch. When this switch is operated to the ON position, all controls that are interlocked for states three and two are enabled (see Table 2-1): load and PSW restart operations are - changed from subsystem to system functions. 3. POWER SEQUENCE COMPLETE indicator. This indicator is lit when all dc voltages are present in the CE. 4. MAIN STORAGE SELECT switch. Setting this switch - specifies the PSA SE for a load or a PSW restart operation. 5. LOAD UNIT switches. Setting these three switches - specifies the channel and I/O unit for a load operation. 6. INTERRUPT pushbutton. Depressing this pushbutton causes a request for an external interrupt. - SYSTEM indicator. This indicator is lit while the CE is not stopped and is not in wait state. MANUAL indicator. This indicator is lit while the CE. - is stopped (executing the stop loop microprogram). 9. WAIT indicator. This indicator is lit while the CE is in - wait state (PSW bit 14 set to 1). 10. TEST indicator. This indicator is lit while any of the following conditions exist (CE must be in a state that - allows the condition to be effective): a. RATE switch is set to any position other than PROCESS. - CHECK CONTROL switch is set to any position other than PROC. - c. DISABLE INTERVAL TIMER switch is set to disable position. - ADDRESS COMPARE switch is set to any position other than PROC. - PULSE MODE switch is set to any position other than PROC. - f. SCAN MODE (ROS/PROC/FLT) switch is set to any position other than PROC. - g. REPEAT INSN switch is set to any position other than PROC. - DEFEAT INTERLEAVING switch is set to any position other than PROC. - ROS ADDRESS switch is set to any position other than PROC. - j. Diagnose instruction is being executed. - LAMP TEST pushbutton is depressed. LOAD indicator. This indicator is lit while a load - operation is being performed by the CE. 12. LOAD pushbutton. This pushbutton has two modes of operation: - operation: a. SYSTEM INTERLOCK switch off: Depression of LOAD pushbutton causes the CE to issue a subsystem rest, search for the FAS & (Eeganing with ATR slot 1 and looking for the first configured SSI, and read 24 bytes of data from the tape drive addressed with LOAD UNIT switch settling into main storage locations 0–23. The CE starts execution of the program by loading the - current F8W from main storage location 0. b. SYSTEM NITERLOCK within to Depression of LOAD publisheston causes the CE to issue a years on the control of th #### 2.2 CE CONTROL PANEL OPERATING PROCEDURES The following paragraphs describe operating procedures at the CE control panel which enable maintenance personnel to manually duplicate certain program operations and to exercise portions of the machine at a normal or reduced rate. #### 2.2.1 Turning On CE Power MAIN LINE ON indicator must be lit, indicating that main line power is being supplied to the CE. If either THERMAL or POWER CHECK indicator is lit, the condition being indicated must be corrected before CE can be powered up. - Set POWER ON switch on CE power panel to POWER ON position. - Set POWER ON/OFF switch on CE control panel to ON position. CE will perform a power-up sequence and will light POWER SEQUENCE COMPLETE indicator when all voltages are present. #### 2.2.2 Turning Off CE Power CE must be configured to state 0 and TEST switch set to - TEST position for power-off switches to be effective. - If MANUAL light is not lit, depress STOP pushbutton. Either one of two switches will start a power-down sequence. POWER ON/OFF switch on the CE control - sequence. POWER ON/OFF switch on the CE control panel set to OFF position of POWER ON switch on CE power panel set to OFF position (down) will cause the CE to power down. #### 2.2.3 Stopping and Restarting the CE The CE must be configured to state 1 or 0 to manually stop its operation. Depress STOP pushbutton. The CE will complete the instruction or I/O operation in progress and enter the stop microprogram loop. To restart the CE (from the point where it was stopped), depress START pushbutton. # 2.2.4 Resetting CE Logic SYSTEM RESET pushbutton provides a means of manually resetting CE logic and operates as follows: 1. CE must be in state 1 or 0. - 2. If MANUAL indicator is not lit, depress STOP pushbutton. - Depress SYSTEM RESET pushbutton. The CE sets all control logic to inactive condition, resets all error-check logic, and returns to stopped state. Initial program load, PSW restart, and power-on sequence operations include a reset of CE logic. # 2.2.5 Resetting CE Error Check Logic the results may be inaccurate. CHECK RESET pushbutton provides a means of manually setting all error-check logic in the CE to the non-error state and operates as follows: - 1. CE must be in state 0. - Depress CHECK RESET pushbutton. The CE sets all error-check logic to non-error state. Processing may be continued by depressing START pushbutton; however, #### 2.2.6 Emergency Power Off ELEMENT MPO PULL switch provides a means of powering down the CE when an emergency arises, such as fire or maintenance-personnel contact with high voltage. This switch is effective in all states and, when pulled, removes all power except battery power and 24V de prime. Power down is immediate: the CE does not so on battery. - After the emergency situation is corrected, power may - be restored to the CE as follows: 1. Set POWER ON/OFF switch to OFF position. - To obtain access to ELEMENT MPO PULL switch, open the right side cover of frame 02 and swing out gate E. Reset ELEMENT MPO PULL switch by releasing latch - on the switch and pressing against switch knob. 4. Set POWER ON/OFF switch to ON position to power up CE. # 2.2.7 System IPL - Set SYSTEM INTERLOCK switch to ON position (insert key and turn key clockwise). Set address of tape drive on which load tape is mounted - into LOAD UNIT switches. 3. Set address of SE desired for PSA location into MAIN - STORAGE SELECT switch. 4. Set all control switches to PROCESS position. - Depress LOAD pushbutton. The CE performs an initial program load operation as follows: - a. All CE control logic is set to inactive condition. b. All CE error-check logic is set to non-error condition. - c. Logical PSBAR is set to all 0's. d. ATR is set to all 0's. - e. ATR slot 1 is set with the value set in MAIN STORAGE SELECT switch. f. Physical PSBAR is set with the value set in ATR slot - g. CCR bits 0-5 (state and SCON bits) are set to 1's; all other CCR bits are set to 0. - All elements in the system that are not off-line are configured into a subsystem as defined by LOAD UNIT switches and MAIN STORAGE SELECT - switch. j. Twenty-four bytes of data are read from the load - tape into main storage locations 0-23. k. Current PSW is loaded with data from main storage locations 0-7. Processing proceeds under control of current PSW. #### 2.2.8 Subsystem IPL h. DAR mask is set to all 0's. - 1. CE must be in state 1 or 0. - Set SYSTEM INTERLOCK switch to OFF position (key removed). - 3. Set address of tape drive on which load tape is mounted into LOAD UNIT switches - 4. Set all control switches to PROCESS position. - 5. Depress LOAD pushbutton. The CE performs an initial program load operation as follows: a. All CE control logic is set to inactive condition. - b. All CE error-check logic is set to non-error condition. - c. Logical PSBAR is set to all 0's. - d. DAR mask is set to all 0's. e. ATR is searched, beginning with ATR slot 1, for a configured SE. - f. Twenty-four bytes of data are read from the load tape into main storage locations 0-23. - g. Current PSW is loaded with data from main storage locations 0-7. Processing proceeds under control of current PSW. #### 2.2.9 Manual Logout - 1. CE must be in state 1 or 0 if SYSTEM INTERLOCK - switch is set to OFF position. - 2. CE must be in stopped state. 3. Depress LOG OUT pushbutton. # 2.2.10 Display Current PSW When the CE is in the wait or stopped state, all but two parts of the current PSW are displayed on roller 4, position 1. The two exceptions are: (1) the instruction address which is displayed in the D-register (roller 1, position 2) and (2) the instruction length code which is displayed in E-register positions 0 and 1 (roller 5, position 3). # 2.2.11 System PSW Restart - 1. Set SYSTEM INTERLOCK switch to ON position (insert key and turn key clockwise). - 2. Set address of SE desired for PSA SE into MAIN STORAGE SELECT switch - 3. Set all control switches to PROCESS position. 4. Depress PSW RESTART pushbutton. The CE performs a PSW restart operation as follows: - a. All CE control logic is set to inactive condition. - b. All CE error-check logic is set to non-error condition. c. Logical PSBAR is set to all 0's. - d. ATR is set to all 0's. e. ATR slot 1 is set with the value set in MAIN - STORAGE SELECT switch. f. Physical PSBAR is set with the value set in ATR slot - g. CCR bits 0-5 (state and SCON bits) are set to 1's, and all other CCR bits are set to 0's. #### h. DAR mask is set to all 0's. - i. All elements in the system that are not off-line are configured into a subsystem. - i. Current PSW is loaded with data from main storage locations 0-7. Processing proceeds under control of current PSW. # 2.2.12 Subsystem PSW Restart - 1. CE must be in state 1 or 0. - 2. Set SYSTEM INTERLOCK switch to OFF position (key removed). - 3. Set all control switches to PROCESS position. - 4. Depress PSW RESTART pushbutton. The CE performs a PSW restart operation as follows: - a. All CE control logic is set to inactive condition. - b. All CE error-check logic is set to non-error condition. c. Logical PSBAR is set to all 0's. d. ATR is searched, beginning with ATR slot I for a - configured SE e. Current PSW is loaded with data from main storage locations 0-7. Processing proceeds under control of # current PSW. 2.2.13 Load Instruction Counter The instruction counter (bits 40-63 of the current PSW) is always dynamically displayed by roller 6, position 3. To alter these bits without affecting the rest of the PSW: - 1. CE must be in state 1 or 0 or have SYSTEM INTER-LOCK switch on - 2. Depress STOP pushbutton. - 3. Set desired address into ADDRESS switches 8-31. - 4. Depress SET IC pushbutton. (The contents of AD-DRESS switches are loaded into the address field of the current PSW.) - 5. Depress START pushbutton to resume processing. # 2.2.14 Instruction Stepping Instruction stepping enables the CE to process one instruction at a time, to service all interrupts, and to stop. Proceed as follows: - 1. CE must be in state 1 or 0 or have SYSTEM INTER- - LOCK switch on. 2. Depress STOP pushbutton. - 3. Set RATE switch to INSN STEP. - 4. Depress START pushbutton. The next instruction is processed, I/O operations are completed, and all pending interruptions are serviced. The program is run basically the same as during normal processing, except that the - CE returns to the stopped state when instruction execution is completed. The address of the next instruction to be processed is displayed in the instruction count rection of the PSW (Chemistra). - tion to be processed is displayed in the instruction couportion of the PSW (D-register). 5. Repeat step 3 for each instruction step. #### 2.2.15 Display LS General Register - CE must be in state 1 or 0 or have SYSTEM INTER-LOCK switch on. - 2. Depress STOP pushbutton. - Set STORAGE SELECT switch to LOCAL position. Set ADDRESS switch 27 to center ("0") position. - Set ADDRESS switches 28-31 to binary address of general register to be displayed. - general register to be displayed. 6. Depress DISPLAY pushbutton. The contents of the general register addressed are displayed in the T-register (roller 2, position 3). Any general register can be displayed by setting its address in ADDRESS switches 28–31 and depressing DISPLAY pushbutton. ### 2.2.16 Load LS General Register - 1. CE must be in state 1 or 0 or have SYSTEM INTER- - LOCK switch on. - Depress STOP pushbutton. Set STORAGE SELECT switch to LOCAL position. - Set STORAGE SELECT switch to LOCAL position. Set ADDRESS switch 27 to center ("0") position. Set ADDRESS switches 28-31 to binary address of - general register desired. 6. Set DATA switches 32-63 to generate the desired data. 7. Depress STORE pushbutton. The setting of DATA switches 32-63 is stored in the selected general register. # 2.2.17 Display LS Floating-Point Register - 1. CE must be in state 1 or 0 or have SYSTEM INTER- - LOCK switch on. - Depress STOP pushbutton. Set STORAGE SELECT switch to LOCAL position. - Set ADDRESS switch 27 to down ("1") position and ADDRESS switch 28 to center ("0") position. - Set ADDRESS switch 20 to center ( 0 ) position. Set ADDRESS switches 29-31 to binary address of floating-point register to be displayed. - Depress DISPLAY pushbutton. The contents of the floating-point register addressed are displayed in the T-register (roller 2, position 3). Any floating-point register may be displayed by setting its address in ADDRESS switches 29-31. #### 2.2.18 Load LS Floating-Point Register - CE must be in state 1 or 0 or have SYSTEM INTERLOCK switch on. - Depress STOP pushbutton. Set STORAGE SELECT switch to LOCAL position. - Set ADDRESS switch 27 to down ("1") position and - ADDRESS switch 28 to center ("0") position. 5. Set ADDRESS switches 29-31 to binary address of first word in floating-point register to be loaded: | Floating-Point Register | Switches 29-3 | |-------------------------|---------------| | 0 | 000 | | 2 | 010 | | 4 | 100 | | 6 | 110 | - 6. Set first word of data to be loaded into DATA switches - 32-63. (Place the exponent in byte 0.) Depress STORE pushbutton. Desired data is stored into first word of selected register. - Set ADDRESS switches 29-31 to binary address of second word in floating-point register to be loaded: Floating-Point Register | | | 3 | | | | | 001 | | | | |--------|--------|------|----|------|----|----|--------|------|------|--| | | | 5 | | | | | 101 | | | | | | | 7 | | | | | 111 | | | | | 9. Set | second | word | of | data | to | be | loaded | into | DATA | | Switches 29-31 switches 32-63. 10. Depress STORE pushbutton. Desired data is stored into second word of selected register. # 2.2.19 Address-Compare Stop This procedure compares the ADDRESS switch setting with - the address sent to main storage. When the two are the same, the CE enters the stopped state. 1. CE must be in state 1 or 0 or have SYSTEM INTER- - LOCK switch on. - Set ADDRESS switches 9-28 to the desired address. Set ADDRESS COMPARE switch to STOP position. - To resume processing after an address compare stop, depress START pushbutton. #### 2.2.20 Display Doubleword from Main Storage (SE/DE) To display any doubleword from main storage: 1. CE must be in state 1 or 0 or have SYSTEM INTER-LOCK switch on. - 2. Depress STOP pushbutton. - 3. Set ADDRESS switches 9-28 to desired doubleword address. - 4. Set STORAGE SELECT switch to MAIN position. 5. Depress DISPLAY pushbutton. The contents of main storage doubleword location addressed are displayed in the ST and AB registers (position 3 of rollers 1-4). Follow the above steps to display CAW or CCW: - 1. CAW displayed in roller 1, position 3. 2. CCW displayed in position 3 of rollers 1 and 4. #### 2.2.21 Store Doubleword into Main Storage (SE/DE) - To store into any doubleword location in main storage: 1. CE must be in state 1 or 0 or have SYSTEM INTER- - LOCK switch on 2. Depress STOP pushbutton. - 3. Set ADDRESS switches 9-28 to desired doubleword - 4. Set STORAGE SELECT switch to MAIN position. - 5. Set DATA switches 0-63 to generate desired data. - 6. Depress STORE pushbutton. - Follow the above steps to store a new CAW or CCW: 1. CAW stored from DATA switches 0-31. # 2. CCW stored from DATA switches 0-63. #### 2.2.22 Store Single Byte into Main Storage (SE/DE) - 1. CE must be in state 1 or 0 or have SYSTEM INTER-LOCK switch on. - 2. Depress STOP pushbutton. - 3. Set ADDRESS switches 9-31 to desired byte address. 4. Set STORAGE SELECT switch to MAIN BYTE posi- - tion. 5. Set the byte of desired data into its correct position - within the doubleword of DATA switches 0-63. 6. Depress STORE pushbutton. # 2.2.23 Clear Main Storage Procedure The following procedure may be used to clear (ripple) main storage of a subsystem as well as general-purpose and floating-point registers in local storage of a CE. CE must be in state 0. - 1. Depress STOP pushbutton. - 2. Place TEST switch in TEST position. - 3. Place REGISTER SELECT rotary switch in ATR position. - 4. Set DATA switches as follows: - a. If the subsystem includes an SE, set DATA switches 0-3 to select SE. - b. If the subsystem includes an SE and a DE, set DATA switches 0-19 to select SE, repeated five times, and set DATA switches 20-23 to select DE This results in rippling the SE five times for each time the DE is rippled, but it does not cause error conditions. An optional procedure is to set DATA switches 0-3 to select SE and DATA switches 4-7 to select DE. This allows DE to ripple but causes SAR checks during ripple of second half of DE addresses. - c. If the subsystem main storage consists of only one DE, set DATA switches 0-3 to select DE, SAR checks occur during ripple of second half of DE addresses. - 5. Depress REGISTER SET pushbutton. - 6. Place REGISTER SELECT rotary switch in PSBAR - 7. Depress REGISTER SET pushbutton. 8. Place REGISTER SELECT rotary switch in PROCESS - 9. If the subsystem includes an SE, proceed to step 10. If - the subsystem does not include an SE, remove card at CE location 02A-C3F7 and jumper pin at location 02A-B3 B3 D12 to ground. 10. Set ADDRESS switches 8, 21, and 22 to down ("1") - position and all other ADDRESS switches to center ("0") position. Address switches 21 and 22 cause writing into storage; if they are set to "0" position, storage may be rippled in a Read Only mode. - 11. Set STORAGE SELECT rotary switch to MAIN position. 12. Set DATA switches 0-63 to "0" position. - 13. Depress ROS TRANSFER pushbutton. Observe that D-register (roller 1, position 2) is stepping through all storage addresses. DATA switch setting is continuously - being stored throughout the SE or DE. 14. Set STORAGE SELECT rotary switch to local; Dregister stops stepping. - 15. Set STORAGE SELECT rotary switch to MAIN position. - 16. Depress SYSTEM RESET pushbutton. - 17. If card was removed and jumper was installed as described in step 9, replace card and remove jumper. # 2.2.24 Tape Drive Rewind Procedure - To cause a tape to rewind: - 1. Set TEST switch to TEST. 2. Set SCAN MODE switch to ELT - Set LOAD UNIT switches to address tape drive. Depress FLT BACKSPACE and CHECK RESET push-buttons at the same time. - 2.2.25 FLT Operating Procedure Refer to LADS page A6503 for FLT operating procedure. #### 2.2.26 Requesting a Maintenance Subsystem The operating ATC system can configure a maintenance subsystem. To obtain a maintenance subsystem, request operating personnel to initiate a reconfiguration procedure. Heading 4.5.1 contains a procedure for manual configuration of a subsystem. The preventive maintenance schedule (Table 3-1) provides a checkout routine designed to keep the CE performance at original specifications. Sveral of these procedures permit anticipation of a failure for some of the critical circuits, providing ample vanning for replacement planning. The accuracy of these predictions depends upon the frequency with which the checkout procedure is run. The frequency and thoroughness of each procedure should be increased if warranted by the conditions. Table 3-1. Preventive Maintenance Schedule | Item | Procedure | Freq<br>(wks) | | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--| | Diagnostics | Heading 4.5 | 4 | | | Marginal Checks*: | Heading 5.2 | | | | ROS Tests and FLTs | Headings 4.3 and 4.4 | 4 | | | Diagnostics | Heading 4.5 | 4 | | | SEVA | Heading 4.5 | 13 | | | Clock Timing and Distribution | Heading 4.6 | 26 | | | ROS Checks: | 3,000,000 | | | | Optimization | Heading 4.9 | 26 | | | Bit-plane pressure | Heading 4.13 | 26 | | | Visual checks and cleaning | Heading 5.1 | 26 | | | Voltage checks | Heading 5.3 | 13 | | | OV/OC checks | Heading 5.3.2 | 26 | | | Thermal checks | Heading 5.4.1.3 | 26 | | | Battery pack test | Heading 5,10 | 13 | | | Miscellaneous: | | | | | Lamp test | Heading 4,7 | 2 | | | Blowers and filters | Check filters for accumulation<br>of dust; vacuum or replace<br>filters when necessary. Check<br>for proper air flow through<br>the blowers; it should be suffi-<br>cient to hold a piece of<br>punch-card stock against the<br>air intake area of the blower<br>assembly. | 4 | | | Visual inspection | Check for loose screws, bolts,<br>nuts, and hardware; cable<br>wear, evidence of overheating;<br>and broken or loose connections.<br>Check for loose or improperly<br>adjusted cover hardware. | 26 | | | Manual controls | Verify operation of manual<br>controls and switches. Clean<br>switch contacts where necessary. | 26 | | | Cleaning | Vacuum and dust inside the CE.<br>Check air flow paths. | 52 | | <sup>\*</sup>These checks consist of running tests under bias. This chapter encompasses all procedures for troubleshooting and checkout with the exception of power. All procedures relating to power are in 9020 D/E Power Controls and Distribution Manual. #### SECTION 1. SERVICE CHECKS AND REPAIR PROCEDURES - 4.1 MAIN STORAGE RIPPLE TESTS - 4.1.1 Write All 1's - CE must be in state 0. - 1. Depress STOP pushbutton. - 2. Set TEST switch to TEST. - 3. Set REGISTER SELECT switch to ATR. - Set DATA switches as follows: a. If the subsystem includes an SE, set DATA - c. If the subsystem main storage consists of only one DE, set DATA switches 0-3 to select DE. SAR checks occur during ripple of second half of DE - addresses. 5. Depress REGISTER SET pushbutton. - 6. Set REGISTER SELECT switch to PSBAR. - 7. Depress REGISTER SET pushbutton. - Set REGISTER SELECT switch to PROCESS. If the subsystem includes an SE, proceed to step 10. If the subsystem does not include an SE, remove card at CE location 02A-C3F7 and jumper pin at location 02A-B3 B3 D12 to ground. - X"800 006" - Set ADDRESS switches 8,29, and 30 to down ("1") position and all other ADDRESS switches to center ("0") position. - 11. Set STORAGE SELECT switch to MAIN. - Set DATA switches 0-63 to 1. Depress ROS TRANSFER pushbutton. Observe that - D-register (roller 1, position 2) is stepping through all storage addresses. - 14. Run at nominal voltage for 1/2 minute. - To stop test, set STORAGE SELECT switch to LOCAL. - Depress SYSTEM RESET pushbutton. If card was removed and jumper installed in step 9, replace card and remove jumper. - 4.1.2 Read All 1's DATA switches set to 0. - CF must be in state 0. - Perform steps 1-9 in heading 4.1.1. Set ADDRESS switch 8 to 1. Set all other ADDRESS - switches to 0. X\*800000" 3. Set CHECK CONTROL switch to STOP. - Set CHECK CONTROL switch to STOP. Depress ROS TRANSFER pushbutton. - 5. Run at nominal voltage for 1/2 minute. 6. To stop test, set STORAGE SELECT switch to LOCAL. - Depress SYSTEM RESET pushbutton. If card was removed and jumper installed in step 9, replace card and remove jumper. - 4.1.3 Write/Read All 0's Perform procedures under headings 4.1.1 and 4.1.2 with 7201-02 FEMM (7/70) 4-1 #### 4.1.4 Write/Read Alternate Pattern - Repeat procedures under 4.1.1 and 4.1.2, with each byte of DATA switches set to 10101010 (AA in hex). - Repeat procedures under 4.1.1 and 4.1.2, with each byte of DATA switches set to 01010101 (55 in hex). #### 4.1.5 No Parity Bit Pattern Repeat procedures under 4.1.1 and 4.1.2, with each byte of DATA switches set to 00000001 (01 in hex). This test will determine whether the parity bit for all storage addresses can be reset. In all previous tests, the parity bit is set. #### 4.2 LOCAL STORE RIPPLE TESTS #### 4.2.1 Write All 1's - 1. Set ADDRESS switches 8, 29, and 30 to 1's. - 2. Set DATA switches 32-63 to 1's. - 3. Set STORAGE SELECT switch to LOCAL. - 4. Set RATE switch to PROCESS. - 5. Depress ROS TRANSFER. - 6. Run at nominal voltage for 15 seconds. - 7. To stop test, depress SYSTEM RESET. #### 4.2.2 Read All 1's - Set ADDRESS key 8 to 1. Set all other ADDRESS keys to 0. - 2. Set CHECK CONTROL switch to STOP. - 3. Depress ROS TRANSFER. - 4. Run at nominal voltage for 15 seconds. - 5. To stop test, depress SYSTEM RESET. #### 4.2.3 Write/Read All 0's Repeat procedures under 4.2.1 and 4.2.2, with DATA switches 32-63 set to 0. #### 4.2.4 Write/Read Alternate Pattern - Repeat procedures under 4.2.1 and 4.2.2, with DATA switches 32-63 set to 10101010 in bytes 4, 5, 6, and 7. - Repeat procedures under 4.2.1 and 4.2.2, with DATA switches 32-63 set to 01010101 in bytes 4, 5, 6, and 7. #### 4.2.5 No Parity Bit Pattern Repeat procedures under 4.1.5, making sure that the STORAGE SELECT switch is in LOCAL. #### 4.3 ROS TESTS The ROS tests are explained in Chapter 4 of CE Theory of Operation. Operating procedures are found on LADS page A6503. The ROS tests provide a thorough check of the ROS bit plane portion of the CE. These tests do not require the execution of a program; special hardware (hardcore) is used to run portions of the tests. This hardcore is tested first to ensure that hardware testing can proceed properly. To provide background information for troubleshooting, a discussion of ROS parity checking follows. #### 4.3.1 ROS Parity Checking The ROS word is divided into four groups: bits 0-1, 2-42, 43-68, and 69-99. Bit 0-1 are ignored and are not parity-checked. The remaining three groups are parity-checked independently. Bit 20 is the parity bit for bits 2-42; bit 85, for bits 43-68; and bit 91, for bits 69-99. If a parity error is detected, the reset to the part of the data register or indicator backup latches containing that self as the failing group is blocked. The new data is not gated into this group. The group or groups not in error are reset and have their part of the next ROS word gated in. For example, if bit 87 fails, the reset to bits 69–99 is blocked. The two groups, bits 6–42 and 43–68, receive their portion of the next ROS word. The group in error may be determined by observing follows with C<sub>2</sub> position 2, the first three of the late indicators (ROS PTY: 6-42, 48-68, and 69-99). The indicators() that is on indicates the failing groups() follows the failing story the failing story the failing story follows which so, 3, and 4, position 4) with the bits listed in the ROS address list (QZ loose) for that ROS word. The address of the failing ROS word may be found in the indicated Previous ROS Address Register (PROSAR), [Roller writch 3, position 4, the previous address indicator (PREV ADR A), provides the register indication. If the indicator is on, use PROSARA register; if off, use PROSARB register.] The alternate PROSAR Containts and address of the word that accessed the failing word, ROSAR containts the address of the next word. A ROS parity error prevents these registers from advancing from this state. The registers are indicated by voller wirds. I, position 4. #### 4.3.2 ROS All 0's, All 1's Word Tests Stored in ROS are four words that may be used to check the ROS sense amplifiers, sense latches, data registers, and indicators. Two words contain all 0's except for the three parity bits. The other two words contain all 1's except bit 91 (parity 69–99). All four words have correct parity. To - use these words, proceed as follows: 1. Depress SYSTEM RESET. - 2. Set CHECK CONTROL switch to STOP. - 3. Set REPEAT ROS ADDRESS switch. - Set REFEAT ROS ADDRESS switch. Set roller switches 2, 3, and 4 to position 4. - Set address F02 (hex) in ADDRESS switches 8-19. Depress ROS TRANSFER. - Observe indicators of rollers 2, 3, and 4; all indicators should be off except the three parity bits. - 8. Depress SYSTEM RESET. - 9. Repeat steps 5-8, using address F03. - Set address F00 (hex) in ADDRESS switches 8-19. Depress ROS TRANSFER. - Observe indicators of rollers 2, 3, and 4; all indicators should be on except bit 91. - 13. Depress SYSTEM RESET. - 14. Repeat steps 10-13, using address F01. Incorrect indications unique to one word may be due to bit plane, sense amplifier, or sense latch failures. Incorrect indications common to F00 and F01 or common to F02 and F03 may be due to sense latch, data register, or # indicator failures. 4.3.3 ROS Word Tests The ROS word tests check the ROS hardcore and each bit of each ROS word. Each ROS word bit is checked by comparing it with an expected value for it. The expected value was for the comparison is obtained from the manufacturing interface tape from which the ROS bit phanes are manufactured. To perform the comparison, the ROS address is loaded into ROSAR by way of S. Each address in used pertitively until each bit in the ROS word is checked. If there is no comparison, the test stops with root of the state of the ROSAR by the ROSAR of the ROSAR by the ROSAR of the ROSAR by the ROSAR of the ROSAR by the ROSAR of the ROSAR by the ROSAR of the ROSAR by th The operating procedure for the ROS tests using the ROS test tape is found on LADSpage A6503. If an error is encountered during steps 1–8, proceed in accordance with heading 4.3.4. If an error is encountered during steps 9–11, refer to heading 4.3.5 for additional information and proceed in accordance with 4.3.5. #### 4.3.4 ROS Hardcore Renair This repair procedure consists of a series of observations and tests to locate a failure in the ROS hardcore. The correct operation of the hardcore is necessary for successful testing of the ROS word bits. If any of the following failures occur, proceed as directed: 1. Failure to store I's successfully in ST. This failure may - be identified by inspecting the indicators (roller switches I and 2, position 3). a. Check that SCAN MODE switch is set to ROS: if it - a. Check that SCAN MODE switch is set to ROS; if i is not, set it, and restart the tests. - Trace the failing bit(s), using logic, and repair. Failure to complete IPL (first depression of LOAD). This failure may be identified by not finding the - This failure may be identified by not linding the indications specified in the test procedure (LADS page A6503) or by the LOAD indicator (panel G) or TIMING GATE indicator (roller switch 4, position 5) remaining on. - a. Check for the following: - LOAD UNIT switches are set to the correct channel and I/O unit address. - CE CHECK Control switch is set to DSBL. I/O unit is ready and not in Test mode. - (4) MAIN STORAGE SELECT switch is set to PSA SE. - b. Depress SYSTEM RESET and BACKSPACE FLT. BACK SPACE indicator (coller 3, position 1) should not come on; GAP indicator (roller 3, position 1) should come on. If BACK SPACE flashes, the tape is not at load point. If it stays no. the IOCE has a malfunction (press reset not loccomose) or the subsystem is not properly configured. - c. Inspect storage location 0-38 (hex) for correct IPL data. Compare display data with data specified on LADS page A6511. - d. If tape runs away, a failure of the test number compare operation is indicated. Either the test is not being performed at all or it is not successful. Depress BACK SPACE to stop runaway tape (will not change indications in the CE), and use the following procedure to sloate the troubles. - (1) Clear main storage. - (2) Store all ones in 100 and 200 of main storage. This will set up the buffers to scan in all bits to S and T. - (3) Store FF FF FF FF 03 00 00 00 (hex) at main storage locations 108 and 208. - (4) Jumper 02E-B3G7B10 to D08 ground (KU291 TIC LTH). - (5) Set the following switches: CHECK CONTROL to DSBL. - SCAN MODE to FLT with REPEAT on. (6) Set up ROS address 33F in ROS ADDRESS COMPARE switches and depress ROS TRANSFER. - (7) If the pass trigger comes on, the test number compare is functioning correctly. The trouble must be something which prevents the test from being performed e.g., a missing TIC - pulse. (8) If the fall trigger comes on, a missing bit from either S or T is indicated. Sync on ROS address 150 while observing "Scan out S + T" for reference. Scope "PAL—"0 which should be active during "Scan out S + T". Scope back to the falling bit. - Storage check. This failure may be identified by the FLT STG ERR indicator (roller 5, position 2) being on. Use the ripple tests (heading 4.1) with CHECK CONTROL switch set to STOP to locate the failing address. - 4. Failure to stop with the specified indications after each depression of LOAD. The indications are listed on LADS page A6503. (Tape must continue running.) This failure is caused by the inability to make test number comparison. The expected condition is all 1's in S and a 0 result from PAL. Use the following procedure to iolate the failure: - a. Disable interval timer. - b. Set CHECK Control switch to DSBL. c. Add the following jumpers to ground: - (1) 02B-C2G4B10 ('Enable scan bypass' signal on ALD AP821). - (2) 02E-B3F6D07 ('Scan Out ST' on KU491). - Depress SYSTEM RESET. e. With the data switches all up, depress STORE. Verify that S and T contain all 0's. PAL (32-63) should contain all 1's (roller 6, position 1). - f. Depress DATA switches 0-31 and depress STORE. Verify that S contains all 1's and that both T and PAL contain all 0's (except parity bits). - Note: While in the stop loop, ROS address B8A (and 893 if IC (21, 22) = 11) will be gating IC and a constant through the adder. This may cause some indicators to glow dimly and may generate a pulse at the output of the zero-detection circuits. To prevent confusion in steps f and g, eliminate these indications by setting all ADDRESS switches to zero and depressing SET IC. - g. Return DATA switches 0-31 to up position and depress DATA switches 32-63. Depress STORE and verify that S contains all 0's and T-contains all 1's. PAL should again contain all 0's. - During steps f and g, the output of the zerodetection circuits should indicate a zero result. - This may be verified by checking 02E-B3C6D07 for a minus level (net AZ4 on logic KU311). - i. If correct indications are not obtained, check zero-detection circuity. Figure 41 shows a representative bit position in the circuitry used for test and FLTs. Note that a bit in S (roller 1) or its and FLTs. Note that a bit in S (roller 1) or its corresponding bit position in T (roller 2) will result in a zero output from PAL. PAL is set to 1 only if S and T both contain of in that position. Also note that indicators are numbered 0 to 35: ex., S(31) and T(53) are roller bit 35. - j. Remove ground jumpers and return switches to - 5. Hardcore error stop. See LADS page A6511. #### 4.3.5 ROS Hardware Tests The ROS hardware tests provide for the isolation and repair of a failing ROS bit or bits if the failure is in the ROS hardware (up to and including the sense latches). To aid in understanding the adjustments and restrictions of ROS, the following background information is provided. The ROS uses the capacitive coupling between a drive line and a differential sense line pair to generate a signal. The nominal signal level from a sense line pair is on the order of 1 mv. To amplify this low-level signal to SLT levels, a sense amplifier is used; a clipping network squares. the signal and limits the amplitude. The sense amplifier is essentially two differential amplifiers, a linear amplifier, and a clipping network. Each amplifier differentially senses the signal from comparable sense line pairs on each gate (C and D). The two differential amplifiers are then dot-ORed into the linear amplifier. (Since only one side of one gate is driven at a time, only one of the two differential amplifiers senses a signal.) The output of the linear amplifier is then fed through the clipping network to the sense latch. Figure 4-2, A, shows a typical 1 and 0 at the output of the sense amplifier (after clipping). Reference time To may be found at location 02C-E3A2D06. Note that the output is always a bipolar signal; the difference between a 1 and a 0 is the sequence in which the positive and negative voltage swings occur. A I is first positive, then negative: a 0, negative, then positive. (The initial voltage swing is called the "signal"; the following kickback, the "recovery.") When observing a string of 1's and 0's while in a particular loop (e.g., the stop loop), the 1's may be distinguished from the 0's by looking at the fall time of the positive voltage swing. A 1 has a sharp rise and fall; a 0 has a sharp rise and a slower fall. See Figure 4-2, A and B. The drive line is driven by a transistor in a 1405 transistor are markers, 8th stransistors per bit places. One side of the matrix (the base of the transistors) is driven by 22 'select but hase drive (SBBD) 'gapla, common coal bit planes. The other side of the matrix (the emitter of the transistors) is driven by 64 'select but enter drive (SBED) signals, from per bit plane. The transistors in the matrix at the interestion of the active SBBD and SBED signals driven the matrix at the interestion of the active SBBD and SBED signals from from being gated on in each cycle, the SBBD precedes the SBBD precedes the #### 4.3.6 ROS Hardware Renair With the preceding background information in mind, the results of the ROS tests may be properly interpreted. The following discussion provides techniques for ROS hardware tests. The procedure on LADS page A693), steps 9–11, is used to run the tests and to set up scoping loops when failures occur. Additional troublethooting techniques and procedures, not based on the ROS tests, have been included in this discussion where they have been found to be of value to maintenance personnel. A flowchart for ROS troubleshooting is given in the Diagnostic Techniques section of the 7201-02 FEMDM. ROS timing information is found on LADS page A8004. A chart of sense amplifier and sense latch locations is provided on logic page EF501. Refer to heading 4.9 for strobe timing and bias ordimizing procedure. #### 4.3.6.1 Weak Sense Amplifier Output A low or weak signal that appears with slow transitions and low amplitudes (Figure 4-2, E) may be caused by low torque on the pressure plates, dirt on the bit plane, or a poor drive signal. Whenever a poor 1 or 0 is found, the first requirement is to substitute another sense amplifier card to be sure the card is not at fault. The card used, PN 5801524, has four amplifier channels on it. On a few occasions, poor sense amplifier operation has been traced to a missing -18V bias voltage. This causes the sense amplifier to behave as if it were biased at 7V. The bits appear much wider than normal. Check for poor solder connections to voltage buses and for loose voltage connectors. If the weak output is a result of low torque, the torque should be corrected, using the procedure under heading 4.13.3. Contamination on the bit plane may be sufficient to increase the distance between the drive line tabs and the sense lines causing reduced output. If this is the case, the bit plane must be cleaned. The procedure for this is under heading 4.13.2. A slow or low array drive transistor output results in reduced sense amplifier output. Figure 4-2, G, shows this condition. #### 4.3.6.2 Distorted or Missing Sense Amplifier Output A distorted or missing bit (Figure 4-2, F) may be caused by either an open or a short circuit. Either the sense line or the drive line could be open. If the drive line is open, the output of the driver transistor will appear as shown in Figure 4-2. H. Possible shorted conditions are: a sense line shorted to ground, to an adjacent sense line, or to a drive line. A sense line to drive line short is the most probable. A detailed troubleshooting procedure for this condition follows. The sense lines are isolated from the bit plane drive lines by a sheet of 1 mil Mylar\*. If this sheet is punctured or has a piece of conductive material embedded in it, a short may occur. When this happens, failures can occur in all bit planes but will be limited to one bit position in either the upper or lower word (assuming only one puncture). If a solid short exists, the input to the sense amplifier will be at approximately 6V. This can be scoped with the machine in SINGLE CYCLE after depressing START. - An alternative procedure, which allows a complete check for leakage between drive lines and sense lines or ground, is as follows: - Remove pressure bar from bottom of bit plane without removing pressure from pressure plates. This exposes the overlapped area of the bit plane tabs and the drive line tabs. - 2. A red wire supplying +6V is connected to each edge of the drive line area of the bit plane. Isolate these +6V tabs from their mating bit plane tabs by slipping a small piece of insulating material between them. A piece of punch card stock can be used. #### CAUTION Be very careful not to damage the bit plane when inserting the insulator. - 3. Check for infinite resistance between drive lines and ground. This is best done by connecting an ohnumeter across small bypass capacitor at top of plane. There are two capacitors, one for each half of the plane. Both must be checked. Connect + meter lead to + side of capacitor. The resistance should become infinite after 30 to 45 seconds when capacitor has fully changed. - 4. If reading is infinite, proceed to next plane and repeat steps 1 through 3 above. Continue until all planes are checked or defective plane is located. If a short is indicated, proceed to step 5. # \*Trademark of E. I. du Pont de Nemours & Co. (Inc.) Figure 4-1. Test Number Comparison Circuit 20ns/div; .5v/div. Top Trace = 1 Bit Bottom Trace = 0 Bit (A) Sense Amplifier Output, Typical 1 and 0 20ns/div; .5v/div. Top Trace = Bit Pattern (10010) Bottom Trace = Strobe (B) Sense Amplifier Output, Five Cycles Upper waveshape: Weak 1 Lower waveshape: Weak 0 Scope settings: V lv/cm H 20ns/cm (E) Sense Amplifier Output, Weak 1 and 0 Upper waveshape: Distorted Bit Lower waveshape: No Bit (Select Noise Present) Scope settings: V 1v/cm H 40ns/cm (F) Sense Amplifier Output, Distorted Bit Upper waveshape: Typical S88D Lower waveshape: Typical S8ED Scope settings: V 2v/cm H 20ns/cm (C) Signals to Array Drive Transistor Figure 4-2. ROS Signals Scope settings: V 2v/cm H 20ns/cm (D) Typical Array Drive Transistor Output Scope settings: V 2v/cm H 20ns/cm (G) Slow or Low Array Drive Transistor Output Scope settings: V 2v/cm H 20ns/cm (H) Array Drive Transistor with Open Drive Line Relax pressure on pressure plates one at a time. Meter should show a higher resistance when pressure is reduced near defect. Note: If the resistance does not change when the pressure plates are relaxed, examine the cabling from the 1/3 boards to the array. The short could also be in this - 6. Remove defective plane using procedure under heading 4.13.1. Inspect are indicated by failing bit position and pressure plate that affected resistance reading, 15 spice of foreign matterial is found, credibly remove it. 17 hole is found, check for a burr or foreign substance on sense plate, which might have caused bole. A new bit plane must be ordered to replace any found not to have complete ioslation from sense lines. Use steps I through 3 to verify condition of new bit plane when it is installed. - 7. A temporary repair may be made while availing parts by using a piece of plastic wrap or transparent wrapper from a cigarette package as an insulator. This additional hickness of insulating material will reduce the output from that plane, however. Often a defective bit plane will work for a time after having been removed and crientaled. This should not be considered a permanent If unable to isolate the cause of a distorted or missing bit using the preceding procedure, one of the less probable short or open conditions exists. The trouble may often be sloated by checking physically adjacent locations for signs of distortion. An example is shown in Figure 4-3. Assume that bit 87U is distorted. Bit 8171 is normal but bit activated, when the strength of the control of the strength s A complete resistance check of the ROS array may be made which will isolate any of the possible short or open conditions. Proceed as follows: - Remove the following from the area of concern: - Sense amplifier cards. Driver cards. - b. Driver cards. c. Bus-to-board voltage jumpers. - Bus-to-board voltage jumpers Select cables. - Make resistance readings between points indicated in the table of Figure 4-3. - 3. Isolate the trouble and make the repair. # 4.3.6.3 Extra or Missing Bits Extra (picked) or missing (dropped) bits can result from electrical noise, late ROS branching, or multiple drive line selection. Most of these problems will be intermittent. To determine which is the most probable cause, refer to 4.3.6.5. 4.3.6.3.1 Electrical Noise. Noise problems are usually characterized by intermittent extra or missing bits and by failure of the ROS unit to operate error-free to the full. 7V bias limit. Possible sources of electrical noise include: poor cable dress within the ROS unit; ground loops within the system: and defective switches. canacitors, and cooline fain. motors. A troubleshooting procedure is given in 4.3.6.3.2. Cable dress within the ROS unit is critical. Due to the high gain in the series emplifiers, our room gelded up through the result of the control of the room Noise can also result from ground loops within the system. To prevent ground loops, the ROS frame, including the spiders, is electrically isolated from the machine frame except for the single connection through ROS de result like to the common ground in frame D1. (ROS frame is connected to ROS de return line) If extraneous signal for frame grounds are present, they must be removed (see heading 4.8). Another source of noise may be open capacitors in the voltage crossovers on gate C, boards E1 and E2. The capacitors are needed only on the E1 and E2 boards. The susceptibility of the ROS unit to noise can be minimized by adjusting the strobe accurately. The following criteria should be met: - ROS strobe width, measured at the sense amplifier, should not exceed 30 ns at 50% amplitude. Strobe width as low as 20 ns is acceptable if the ROS bias limits can be reached. Since the strobes are generated by many - be reached. Since the strobes are generated by many drive signals, several sense amplifiers should be checked for minimum width. - 2. ROS strobe timing should fall in the center of a no-bit (negative) pulse. A bit position in the center of the plane should be used for this measurement. Measured at 50% amplitude, the no-bit pulse should overlap the strobe pulse by 8 no nr its and fall. Note: Noise problems are intensified by low humidity. The recommended humidity for proper operation is 45 to 50%. - 4.3.6.3.2 <u>Troubleshooting Noise Problems.</u> The following procedure should be used in troubleshooting noise problems: - Stop ROS clock by setting RATE switch to SINGLE CYCLE. Depress START. The sense amplifiers are now gated. Should an agen or a short occur, check the indicated areas (a short from bit 86L to 87U is indicated here). | Condition | From Sense Amp Input to | Resistance<br>16.5 ohms<br>33.0 ohms<br>Open | | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--| | Normal | DC return. Any other sense amp input. Any drive line. | | | | Sense = sense line short | DC return. Input of sense comp to which it is shorted. Any other sense comp input. Any drive line. | 8.25 ohms<br>0 ohm<br>24.75 ohms<br>Open | | | Sense - DC return short | DC return. Any other sense cmp input. Any drive line. | D ohm<br>16.5 ohms<br>Open | | | Sense -drive line short | OC return. Drive line to which it is shorted. Any drive line in some or opposite plane, except line to which it is shorted. Any drive line not in some or | 16.5 ohms<br>0 ohm **<br>200 ohms plus<br>short resistance | | | | many time time not in same or | 0 | | <sup>\*</sup> Remove sense amp and array drive cords and voltage jumpers in 1/3 boards. \*\* 0 ahm if dead short, may be a high impedance. Figure 4-3. Sense Amplifier Input Resistances riguie 44. ROS E1 Bour Figure 4-5. Overall ROS Layout - With bias at normal setting, observe failing sense amplifier outputs with an oscilloscope. Failing and non-failing bits can be compared. - Check for noise pulses of sufficient amplitude to sync the scope. Anything over 200 mv could indicate a shorted sense and drive line. - 5. Slowly reduce the bias toward -7V. Noise-resulting from incorrect cable dress usually shows up between .9V and -7V. It will appear as a 20-MHz signal having an amplitude of about .1/2V. The coaxial cables from the array to the sense amplifiers should be carefully dressel to correct this. Refer to the discussion in 4.0.5 cl. for correct cable dress. When correctly dressed, the cables should be learned into nosition so that the trouble when the late. recur. Noise from other sources must be found by systematically eliminating possible causes one at a time while observing the oscilloscope. Cooling fans can be disconnected one at a time, for example, Refer to the discussion in 4 3 6 3 1 for additional information 4.3.6.3.3 List ROS Branching. When the branch portion of the next ROS saddress is data-dependent, it is not available to the control of the control of the control of the control today of the control of the control of the control of the indicate the control of the control of the control of the decoded late. ROSAR will usually be set correctly but the ROS word will not be driven out of the army correctly. This condition is described as late ROS branching. It can produce ROS parity checks in patterns which are difficult to distinguish from those caused by electrical noise. The following method may be used to differentiate between the After the machine has stopped with a ROS parity check indication, one additional word will have been read out of ROS. The address of this additional ROS word will be indicated in ROSAR. It may or may not be in good parity. Since the ROS clock was stopped when this word was read out, no parity check indications pertaining to it will be on. The ROS word which caused the error will have its address in PROSARA or PROSARB, depending on the state of the PREV ADR A trigger. The section of this word which was out of parity will be saved in ROSDR. The remainder of ROSDR will contain bits from the word read out of the PREV ADR A trigger. Because electrical noise bursts are usually several milliseconds long, the second word will usually be out of parity as well as the first if noise is the cause. Look up the address of the last word read out (the address in ROSAR) in the ROS address is and determine whether it is in good parity, If it is in good parity, late ROS branching is the probable trouble; if not, noise should be suspected. 4.3.6.3.4 Multiple Drive Line Selection. Failures in which some bits are picked while others are dropped may result from more than one drive line being active at a time. When there is insufficient information to establish a pattern which might indicate an incorrect decode of plane, quarter plane, or drive, the following procedure may be used to find the second active drive line. ROS repeat an address that fails. Pull the voltage connectors from the driver boards one at a time (leaving the one for the plane being addressed) until the failure disappears. This will be the plane with the second conducting drive line. Reconnect all voltage connectors. 3. Set up the oscilloscope as follows: - a. Form a small coil of insulated wire. Use one or two turns only. Connect this coil between the probe tip and the probe ground connection. - Use a low-voltage setting on the oscilloscope. - 4. Move the coil slowly across the bottom of the plane near the drive lines. As the conducting drive line is approached, a voltage will be induced in the coil. This will isolate the trouble to about three drive lines which can then be scored normally. #### 4.3.6.4 ROS Parity Checks in Wait State When ROS parity checks are experienced in wait state, the ROS clock is operating when it should not. To verify this: 1. Disable interval timer. - 2. Replace system in wait state as follows: - a. Depress SYSTEM RESET. - b. Set DATA key bit 14 to a 1. - c. Set all ADDRESS keys to 0. - d. Depress STORE. e. Depress PSW RESTART. - Scope 02C-D3M6 (see logic RX003, net CD4 for pin location). There should be no clock pulses if machine is operating correctly. - Depress SYSTEM RESET; P0 clock pulses should be seen. # 4.3.6.5 Intermittent ROS Failures Intermittent ROS failures cannot always be resolved by card replacement. An effort should be made to gather information from logouts and indicator lights to establish the failing pattern. One of the following conditions may be found: Failures in one bit in either the upper or lower word: A short may exist between a drive line and a sense line. The shorted sense line can cause failures in all planes, but only the shorted bit line will fail. Refer to 4.3.6.2 for troubleshooting information. - 2. Failures in multiple bits in one plane: This is probably due to low sense amplifier output, usually caused by plane contamination or low torque problems. The same bit positions in good addresses and failing address should be compared for amplitude at the output of the sense amplifiers. Varying ROS bias voltage will usually make low output problems more apparent. Refer to 4.3.6.1 for troubsehooting information. - Failures in one bit in one plane: Contamination or a bad plane is indicated. When the plane must be replaced, bias should be tried as a temporary repair until parts arrive. This failure pattern could also be an early indication of step 2, above. - 4. Failures in multiple bits in multiple phases (extra bit): May be due to onice problems. Refer to 4.8.5.1 for additional information. Can be caused by gating both upper and lower word together, producing an effective ORing of the bits of the two words. This is usually a result of late ROS branching in which bit I of ROSAR is set too late to control gaining of the upper and lower word strobe. Commit CEDs and ROS address listing to verify this. Refer to 4.3.6.3 for additional information on late ROS branchine. - 5. Failures in multiple bits in multiple planes (missing and extra bits). May indicate ROS power supply irregularities. Multiple driver selection also causes both extra and missing bits. An analysis of addresses which fail and addresses which work usually isolates this problem to incorrect decode of either plane, quarter plane, or drive. The one which does not fail is the erromous decode. A more comprehensive procedure for troubleshooting this condition is given in 43.6.5.4. #### 4.4 FLTS The operating procedure for the Fault Location Tests is on LADS page A6503. If an error stop is encountered, proceed in accordance with the following: heading 4.4.1 for hardcore errors, 4.4.3 for zero-cycle errors, and 4.4.4 for one-cycle errors. ### 4.4.1 FLT Hardcore Repair This repair procedure consists of a series of observations and tests to locate a failure in the FLT hardcore. Correct operation of the hardcore is necessary for successful testing of the remainder of the CE hardware. Before proceeding - with the FLT hardcore repairs, be sure that ROS is operating properly (heading 4.3). If any of the following failures occur, proceed as directed: - Failure to store 1's successfully in ST. This failure may be identified by inspecting the indicators (roller switches 1 and 2, position 3): - a. Check that SCAN MODE switch is set to FLT position; if it is not, set it and restart the tests. - b. Trace the failing bit(s), using logic, and repair. 2. Failure to complete IPL (first depression of LOAD). - Refer to heading 4.3.4, failure 2, for further details. 3. Storage check. This failure may be identified by the FLT STG ERR indicator (roller 5, position 2) being on. Use the ripole tests (heading 4.1) with CHECK CONTROL. - switch set to STOP to locate the failing address. 4. Failure to stop with the specified indications after each depression of LOAD. Refer to heading 4.3.4, failure 4, for further details. - 5. Hardcore error stops. See LADS page A6511. ### 4.4.2 FLT Zero-Cycle Tests The zero cycle or "scan in-scan out" FLTs check each trigger by first resetting it, then setting it, and then resetting it again. The following areas are checked with these tests: Reset to triggers. Scan-in paths to triggers. Zero and one clock advance. Ability of triggers to retain their value in the absence of clock. Scan-out matrix. # 4.4.3 FLT Zero-Cycle Repair When an error stop occurs, the following information about the failure is available in the console indicators: - Test number of the failing test (89-15). This number refers to zero-cycle SCOPEX which gives the name of the trigger and its correct state, set or reset. Refer to logic page A6503 for an explanation of the notation used in SCOPEX. - Whether the trigger is actually set or reset. In some cases this is not possible; e.g., ROSAR and ST. Whether failure was solid or intermittent. - Whether the stop was caused by an I/O or storage error. - To isolate the trouble: 1. Set TEST MODE switch to REPEAT. - 2. Depress START. - 3. Sync the scope on the 'ROS address compare' signal with the address of the last micro-instruction (see Figure 4-6 for scan-in word and ROS sync address) before the test cycle count set in the ADDRESS switches and scope the point called out in the zero-cycle listin. - For use as a timing reference during the scan-out operation, display the 'enable scan bypass' signal on the - scope; refer to Figure 4-7. 5. SCOPEX indicates whether the trigger is set (S) or reset (R) and whether the point called out in the listing is a 0. - or a 1 (0 is minus, 1 is plus). 6. Divide the failure three ways: a. The trigger is not being scanned to the proper value. - The trigger is not being scanned to the proper value (step 7). - b. The trigger is being set or reset correctly at scan-in time but does not retain this value until scan-out time (step 8). c. The trigger is at the correct value during scan-out so - the error must occur during scan-out and result comparison (step 9). 7. If the trigger is not being scanned to the correct state. - . If the ringer is not eeing scanneo to the correct state, because could be bad scan-in or a faulty trigger. If so: a. Go to the ALDs at the page called out in SCOPEX and scope the inputs from scan (gate and bit). This is sometimes through normal data paths; e.g., R and E register triggers. If the gate and bit are present, replace the card(s) in the trigger. This applies also to a reset, except that it must be determined that none of - the inputs are present to override the reset. b. If the gate or the data bit is missing, trace back while syncing on the micro-instruction that scans into the trigger in question (Figure 4-6). The word containing the bit may be found in scanni- and logout bit may be found in scanni- and logout bit sassignments shown on LADS pages A6611—A6641 - and A6521-A6561. 8. If the failing trigger is initially set to the correct value and changes before it is scanned out, it could be caused by erroneous interaction between triggers. In all cases, where possible, random values have been placed in the - other triggers. a. Go the ALDs at the page called out in SCOPEX and scope the inputs and resets to the trigger. The time period of interest is after scan-out. - b. This is best done by syncing on the ROS address that performs the scan-in. This may be determined from scan-in and logout bit assignments shown on LADS pages A6521—A6641. - If the trigger is set to the correct state at scan-out, do the following: - Go to the logic page called out in SCOPEX and scope the output of the trigger. - Go to the KT page fed by the indicator driver and scope the AND fed by bit and roller position or scan - word. This scoping should be done with the roller containing the trigger in question turned to another position. - c. If the bit is not present, trace back through the circuitry to the indicator driver and make the repair. - d. If the gate is not present, trace back to the address sequencer. The address sequencer and left half bit are set from word 1 of the test data during scan-in with - address sequencer equal to zero. e. If the gate is present, go forward to the correct KT8XX page and check the output on the right side of the page. ### 4.4.4 FLT One-Cycle Repair When a one-cycle error occurs, the test number, shown in S(0-15), refers to the one-cycle listing of SCOPEX; see LADS page A6503. In addition, the nature of the test failure is indicated: - 1. CE failure. Continual (FAIL indicator on) or inter- - mittent (PASS and FAIL indicators on). 2. Storage failure. STOR CHK indicator on. - I/O failure. Channel (CCC indicator on) or I/O unit (UDC indicator on). - When a failure occurs, proceed as follows: - Locate test in SCOPEX and determine number of cards signified as G/F, G/FI, and those listed at end of test: a. If four or fewer cards are signified, replace them as - described in step 2 below. b. If five or more cards are signified, scoping is - required. The technique for scoping is described on LADS page A6503. c. If the timing information contains an \* or a ► in the value column, refer to the look because the - feedback loop of the trigger or latch involves two or more cards. 2. If four or fewer cards are involved, replace them as - follows: a. Determine part number of each card from ALD or - card. Obtain one new card of each type. b. Change each card, one by one: - Change each card, one by one: Do not turn off power. - (2) After changing a card, set REPEAT switch and depress START. This operation resets the pass and fail triggers and repeats the failing test. - (3) If the action taken in step (2) did not correct the trouble (PASS indicator on and FAIL indicator off), reset REPEAT switch and replace the original card. - (4) Repeat steps (2) and (3) until all suspected cards have been changed or the trouble is | Scon-In<br>Word | Register<br>Sconner | ROS Address<br>(Syne) | Comments | |-----------------|--------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------| | 15 | N | 326, QY015 | | | 34 | XY | 325, QY015 | | | 13 | LM | 9A9, QY015 | After third time. | | 12 | DAR and Misc | 323, QY015 | | | 11 | DAR Mosk | 310, QY015 | | | 10 | External Register | 707, QY015 | | | 9 | IOCE Machine Check<br>Interrupt, Select Register | 64D, QY015 | | | 8 | PIR, K-Register | 1D1, QY015 | | | 7 | R and E | 980, GY021<br>846, GY021<br>845, GY021<br>844, GY021 | Storage Request Q(0-15) — R R — E Q(16-31) — R Normal data path are used. | | 6 | PSW and IC | 845, QY021 | | | 5 | D, Stats and Misc | 844, QY021 | | | 4 | B and Misc | 843, QY021 | | | 3 | A and Misc | 842, QY021 | | | 2 | 0 | 842, QY021 | Two cycles before ingote, | | 1 | MCW | 840, QY021 | | | 0 | S and T | 150. QY021 | | Figure 4-6. Sync Points for FLT Zero-Cycle Troubleshooting Figure 4-7. FLT Timing corrected. If card replacement does not correct the trouble, proceed with step 3 below. If replacements made this test pass, restart FLTs from the beginning. 3. If from the Segiming. 3. If from the Segiming. 3. If from the Segiming. 4. If from the Segiming of the Segiming of the Tourish by outing the Soping technique described on LADS page ASOS. Note that the Examout operation occurs either at 800 ms after the bast codes cycle or after the clock has been strated and these cycles have passed. The latter is true for all triggers that are examed out by the district strate for the Segiming of the Segiming Segim ### 4.4.5 SCOPEX Timings This discussion is to facilitate maintenance personnels' understanding of the SCOPEX timings shown on LADS page A6503. It consists of an explanation of times A, B, C, and D with reference to what is actually happening in the machine. Throughout this writeup, the term "Data" means either a l or a clienter a l'or cli The 720102 works on the basic principle that class bows from trigger to lack to trigger, and that the triggers new set at clock time and inches at not-clock time. The FLT generally set a data path from one trigger, through an associated lacks, and into another trigger. From here, it as asceinted lacks, and into another trigger. From here, it are required to perform the function. One paids a period to set it into the first trigger and address some RGS word to set it may be a set of the set of the set of the set of trigger. The not-clock, pulse passes the data from the first trigger. The not-clock pulse passes the data from the first When syscot on ROS address 150 and displaying three clock pulses, the first pulse seen on the scope is actually the cost at address 150 and scare-in is just being completed. The micro-orders to scen into \$& T are in CAS block 150, but these triggers are not actually set until the next clock pulse; i.e., the second clock pulse is the next clock pulse; i.e., the second clock pulse is the one of interest. It is at this time that the first trigger in the path will have data set into it (as in the case of \$& T) unless it has been previously scanned into. Now the first timing in SCOPEX can be discussed. It is the last shown on LADS page A6503, time D. When SCOPEX states a line should be up during D, it must be up shortly into the second clock pulse and remain up until almost the same time in the third clock pulse. It may have been up solid at the start of the second clock pulse if it was scanned into previously, but it must remain up at least during the second clock and not-clock pulses to transfer the data to the latch. The second time is C. This is the time the data is passing through the latch. The data must be up at least by the second not-clock pulse and extend through the third clock pulse to allow it to gate into the next trigger. The third time is A. This means that the line should come up sometime during the third clock pulse and remain up. It is from here that the data will be scanned out. The fourth time is B. This is usually a gating line and may have a clock pulse associated with it, but it must be up during the third clock pulse. It is the gate which transfers the latch data into the trigger. Note that when working with certain tests there will be only two clock pulses showing. When this is true, times A and B pertain to the third pulse shown, time C to the first not-clock pulse, and time D to the first clock pulse. The CE should follow the SCOPEX with the ALDs open, whenever possible, so he may more intelligently decide what is correct. Figure 4-8, A, is a pictorial summary similar to that shown on LADS page A6503. It illustrates a typical FLT that will test the ability of the muchine to transfer bit 63 of A, through the parallel adder, into position 63 of T. To do this, bit 63 of B will be set on during the scan-in operation. When scan-in has been completed, the CPU clock will be permitted to run for two evokes. During the first clock cycle (Figure 4-8, B), the ROS word contains micro-orders necessary to gate bit 63 of B through the adder and into position 63 of T, where it will be decoded and executed. The second clock cycle is needed to accomplish ingating to T. During the second clock cycle, the ROS sense latches are held reset, thereby preventing decode of the second ROS word. This prevents destroying the data set up in the previous cycle. #### 4.5 DIAGNOSTICS CE diagnostic programs are loaded into the system from the System Maintenance Tape. For the most thorough testing, the diagnostics should be run under high, low, and no bias (refer to Chapter 5, heading 5.2, for marginal checking procedure). To run the CE diagnostics it is necessary to have configured a "maintenance subsystem" consisting of the following minimum number of elements: the CE to be tested, an IOCE, an SE, a TCU, and a tape drive. The subsystem may be configured by the operating ATC system or, if the elements are in state zero, it may be configured manually. Refer to heading 4.5.1 for manual configuration procedure. With a maintenance subsystem configured and the system maintenance tape mounted on one of the subsystem tape drives, a subsystem IPL of the diagnostic programs may be executed from the CE as follows: Turn the TEST switch off. Be certain that the SYSTEM INTERLOCK key is in the off position (counterclockwise). 3. Set the MAIN STORAGE SELECT switch to the number of the maintenance subsystem SE. Set the LOAD UNIT switches to the address of the system maintenance tape drive. IPL loads Go/No-Go which runs and subsequently calls in the Basic Storage Test which, in turn, calls in Hardcore. Hardcore attentionally loads the Subsystem Diagnostic Monitors (ESM), SDM goes into a wait state to permit entry of mput smeages in which SDM is the state to permit entry of mput smeages in which SDM is extended to be the primary monitor for running CE sections but will not accommodate multiprocessing or multiprogramming. The Multiprocessing Diagnostic Monitor (MDM) will accommodate these, MDM can be loaded by SDM if it is specified. by an operator's input message. For further information regarding Go/No-Go, Basic Storage Test, Hardcore, SDM, and MDM D/E refer to the Maintenance Monitor Manual (PN 5444417). In addition, detailed operating requirements for diagnostic section description. #### 4.5.1 Manual Configuration of Maintenance Subsystem 5. Depress LOAD. Manual configuration of a maintenance subsystem requires that the subsystem elements be in state zero. Further, consideration must be given to the IOCE to TCU channel connections so that the TCU chosen will be one which can actually communicate with the IOCE. Headings 45.11 through 45.14 provide procedures for manually. Configuring each of the elements in a minimum subsystem; namely, CE, IOCS, EE, and TCU. #### 4.5.1.1 Manual Configuration of CE The following procedure outlines the actions that must be taken at the CE control panel during the manual configuration of a maintenance subsystem. 1. Set the CCR: - a. Place TEST switch in TEST position. - Place REGISTER SELECT rotary switch in CCR position. c. Depress RESET (Force CE into the Stop Loop). d. DATA switches (32–63): set switches on for this CE's SCON and communications bits and the maintenance subsystem SE and IOCE communications bits (the format is indicated beneath the switches). e. Set roller 5 to position 5 (CCR). f. Depress REGISTER SET pushbutton and observe that the bits in the data switches are set into the CCR. 2. Set ATRs 1 and 2: Place REGISTER SELECT rotary switch in the ATR position. b. DATA switches (0-3): set the identifier of the subsystem SE into the data switches. c. Set roller 2 to position 1 (ATR). Depress REGISTER SET pushbutton and observe that the subsystem SE identifier is transferred into ATR slot 1. Set PSRAR: Place REGISTER SELECT rotary switch in the PSBAR position. b. DATA switches (41-51): set these data switches to c. Set roller 5 to position 1 (PSBAR). Depress REGISTER SET pushbutton and observe that logical PSBAR is set to zeros and physical PSBAR is set to the SE identifier from ATR slot 1. Set TEST switch to normal position. # 4.5.1.2 Manual Configuration of IOCE The following procedure outlines the actions that must be taken at the IOCE control panel during the manual configuration of a maintenance subsystem for testing of a CE. The following steps permit the manual setting of the IOCE CCE: 1. Place TEST switch in TEST position. Piace REGISTER SELECT switch in CCR position. DATA switches (0-31): set the controlling CE's SCON and communications bits and the subsystem SE communications bits into the data switches (the format is indicated beneath the data switches). Set roller 3 to position 7 (CCR). Depress REGISTER SET pushbutton and observe that the bits in the data switches are transferred to the CCR. Set the TEST switch to normal position. # 4.5.1.3 Manual Configuration of SE The following procedure outlines the actions that must be taken at the SE during the manual configuration of a maintenance subsystem for testing the CE. - 1. Set the CCR byte 1: - a. Place TEST SWITCH in the TEST position. - b. Depress RESET. c. Place INHIBIT CHECK STOP switch in OFF posi- - tion. d. Set MARK SWITCH 4 to select first CCR byte - (disregard Mark Parity). e. Set DATA SWITCHES to the desired bit pattern for the byte to be set. Use the format of the CCR indicators. The bit patterns should include the com- - munications bits for the subsystem CE and IOCE (byte 1) and the CE's SCON bit (byte 2). f. Depress SET CONFIG and observe that the data bits are transferred to the CCR. - g. Depress STOP. 2. Set the CCR byte 2: - a. Repeat steps d-g using MARK SWITCH 7 in step d. Note: Do not depress RESET. b. Set TEST switch to normal position. # 4.5.1.4 Manual Configuration of TCU The following procedure outlines the actions that must be taken at the TCU during the manual configuration of a maintenance subsystem for testing the CE. The procedure permits the configuring of either interface to the subsystem IOCE and includes steps to perform a Relasse command from the unused interface if it has been reserved by a previous operation. To set the TCU CCR, perform the following steps as the TCU mintenance small: - Plug the following jacks: - g the following jacks OFF LINE - TCU ADDRESS (plug a valid address observing odd parity) TU ADDRESS (plug a valid address observing odd - parity) 2. Determine whether primary or secondary interface is - to be configured (depends on IOCE to TCU channel cabling). Note: Primary = INTF B = Y OP Secondary = INTF A = X OP - If X or Y OP INTERFACE lamp is on for the channel to be configured (or if neither is on), perform configuration (steps 8-10); otherwise, it is necessary to perform a release on the opposite interface (steps - 4-7). 4. Plug: INTF A if X OP INTERFACE lamp is on; INTF B if Y OP INTERFACE lamp is on. - Plug OB hex (Release command) in COMMAND 1 and plug STOP for COMMAND 1. Depress MACH RESET. - Depress START and observe that the interface is released (X OP INTERFACE or Y OP INTERFACE lamp goes off). - Plug the following jacks: INTF B (if primary interface is to be configured) - INTF A (if secondary interface is to be configured) - COMMAND 1 03 hex (Set Configuration command) + STOP. - WR DATA 1 Desired configuration: Bits 0-3 correspond to CE 1-4 SCON bits; bits 5-7 correspond to IOCE 1-3 communications bits (observe odd parity for CE group of bits and IOCE group of bits separately; bit 4 is the parity bit for the IOCE group). Note: Be certain ALL ONES is not plugged. - Depress START and observe that configuration is set into CCR. - Remove all pins in "red area" (including OFF LINE). ### 4.6 TIMING CHECKS The timing procedure and checks for the CE delay lines and singleshots are found on LADS pages A8001, A8002. ROS timing procedure is on LADS page M8004. ### 4.7 LAMP TESTS All lamps on the CE control panel, associated with a particular roller switch, light when the roller switch is between detents. All lamps on the CE control panel not associated with the roller switches or power light when LAMP TEST ALLOW IND pushbutton is depressed. #### 4.8 SIGNAL TO FRAME GROUND SHORTS: SERVICE CHECK To make the CE less unexpitible to transient voltage problems, there should be a single frame ground connection for each CE. That is, all de returns in the CEs are brought to a common DC return bus which is located in the power wall. It is from this bus that a DC return to machine frame ground is made. The system should be checked for signal-to-frame ground shorts during installation. Additional frame grounds cause unexplained errors; for example, ROS purity checks or storage sheeks. #### 4.9 ROS OPTIMIZATION The ROS timing and bias are optimized by a procedure called "shmooting". A ROS shmoo is a two-dimensional plot (bias we time) of the failure points of ROS. The shmoo identifies the optimum operating point of both the bias voltage and the time of the leading edge of the strobe signal. #### 4.9.1 Adjustment Procedure 4-10. The adjustments and shmooing procedures are found on LADS pages A8004 and A8085. Figure 4-9 shows the waveshapes for a typical 1 and 0 bit. Basically, the - shmooing procedures is as follows: 1. Adjust timing in accordance with the procedure in steps 1 through VII on LADS page A8004. Prepare a plot of the bias vs time failure points while running diagnostic - program number D13CD. 2. Vary the strobe position about its initial time value in 5-ns increments while the ROS is being exercised. At each time setting, vary the ROS marginal panel control from "7 to -20%, recording both the upper and the lower 'vyg (-18 variable supply) values at which ROS errors occur. At each faluer point, also record the falling ROS address and bit. This data should be plotted on a graph (falmos). A typical almos is illustrated in Figure. - 3. The optimum value of strobe timing and V<sub>M</sub> is determined by placing a rectangle of area 60 by 15 ns within the area defined by the failure points of the shmoo. The rectangle should be vertically created within the shmoo while maintaining the rectangle area error-free. If may be to the left or right of creating depending on the available delay taps. See Figures 4-11 and 4-12. - 4. If the rectangle cannot be placed within an error-free area as defined above, the ROS must be debugged. This will require bit and sense plane cleaning. Heading 4.9.2 defines the prescribed debugging procedure. - 5. When the machine has been debugged satisfactorily to allow successful completion of steps 2 and 3, the optimum strobe timing and ROS marginal panel control setting will be the center point of the rectangle. If this point does not lie on a value of strobe timing attainable with the 5-ns increments of the delay line, the operating - point should be on an incremental value as close as possible to the indicated point. It may be to the left or right of center. - 6. With ROS set at optimum strobe timing, ROS marginal panel control is to be varied ±20% of its optimum value (all other logic voltages are left at nominal); the ROS, being again exercised in all addresses, will run error-free during this ROS marginal panel control variation. - If step 6 is successfully completed, return ROS marginal panel control to its optimum value. The optimized values of strobe timing and ROS marginal panel control are the new nominal operational settings for the ROS. If step 6 cannot be successfully completed, the optimization procedure must be repeated. ### 4.9.2 Debugging Procedure This procedure shall be followed if the conditions of steps 2 and 3 of heading 4.9.1 cannot be successfully met: - and a of heading 4.9.1 cannot be necessitally metalogated. It has those those in Figure 4.0 No. 6 that the recorded bits and addresses in error tend to be regative within the segments on either side of the peak of the shmoot. If only one or two bits are repeatedly causing failures and the segments of the side of the shmoot. If only one or two bits are repeatedly causing failures, one or two bits are repeatedly causing failures are mapping or the shmooth or prajeting or exactly engineering the same amplifier cards. If there or more bits appear to be same amplifier cards. If there or more bits appear to be same failures, or if replaining the cards (for one or two bits) does not sufficiently improve the shmoot, cope that the same properties of sam - 2. Remove the ROS planes indicated by the shmoo failure points and clean thoroughly according to 4.13.1, 4.13.2, and 4.13.3. When the cleaned planes have been replaced, re-evaluate the shmoo according to steps 2 and 3 of 4.9.1. If these steps are successful, continue with the remaining steps of the positionation procedure. - If the improvement obtained by the initial cleaning is not sufficient to meet the conditions of steps 2 and 3 of 4.9.1, repeat step 2 above. - 4. If, after the second cleaning, steps 2 and 3 of 4.9.1 cannot be successfully completed, again verify seating of the amplifiers. If all cards prove to be properly seated, and optimization still is not possible, replace the amplifier card(s) in the position(s) of the predominant failing bit(s), and repeat the entire optimization procedure. # 4 10 BASIC CLOCK TIMING defor to LADS pages A8001 and A8002 for CE clock draing procedure and to LADS page A8006 for storage control clock timing procedure. # 4.11 1052 SINGLESHOT ADJUSTMENTS Refer to ALD ZP090 for 1052 singleshot adjustments. Measure all time durations at the 1.5V level. Figure 4-9. ROS Sense Amplifier 1 and 0 Bit Waveforms Figure 4-10. Typical Shmoo Figure 4-11. Unacceptable Shmoo Figure 4-12. Acceptable Shmoo 20 ms/cm Figure 4-13. ROS Sense Amplifier, Average/Weak/Strong Waveshapes 0.5V/cm Observe the following general hints on removal and replacement of assemblies: - 1. Turn off power. - 2. Use the right tool for the job. - 3. Get help if the assembly is heavy. - 4. Pay attention to the order of parts (spacers, washers, - etc.) so that installation will be correct. 5. Tag wires as they are removed. Do not trust your memory. #### 4.12 BOARD REPAIR AND REPLACEMENT The procedure for repairing and replacing boards is detailed in SLT Packaging FETOM. #### 4.13 ROS BIT PLANES The following paragraphs discuss removal, cleaning, and installation of ROS bit planes. # 4.13.1 Removal The following procedure for removal of the ROS bit planes must be carefully followed: - Release pressure on the six pressure plates by loosening the 12 torque screws in the spider (Figure 4-14). Use standard bristol wrench or torque wrench (PN 461450). Do not remove torque screws; just relieve pressure. Do - Do not remove torque screws; just relieve pressure. Do not loosen retaining screws. 2. Release pressure on upper and lower drive connectors by loosening pressure hex screws (four per connector). Do - not remove pressure hex screws; just relieve pressure. 3. Remove the two retaining screws on both upper and lower drive connectors. - Remove the four corner hex screws on the spider. Remove the two knurled nuts on the spider. They may - be removed by hand. 6. Remove spider from two center studs. The six pressure - plates are held to spider by the 12 retaining screws. 7. Remove rubber pressure pad from the two center studs. - Wearing lint-free gloves (PN 461421), carefully remove bit plane from alignment pins and center studs by holding at center of each horizontal edge. Plane must be held and gently lifted without being allowed to bow or touch anything. #### CAUTION The bit plane must not be creased, folded, scratched, allowed to come in contact with oil (including skin oils), or subjected to dust. The same is true of the sense lines. # 4.13.2 Cleaning The following procedure for cleaning the ROS bit planes must be carefully followed just prior to installation of these - Wearing lint-free gloves (PN 461421), prepare a large flat surface, at least as large as bit plane, by washing it with lint-free cloth (PN 461622) thoroughly saturated with cleaner solution (PN 450608). Freon\* should not be - Clean sense plane and upper and lower connector tabs by washing them with lint-free cloth thoroughly saturated with cleaner solution. - Place bit plane on prepared surface, Mylar\* side up. Fold new lint-free cloth into pad about 3 or 4 inches square and saturate it with cleaner solution. - Rub the bit plane with pad over entire surface, starting at one end and rubbing back and forth over entire length. If pad begins to dry, reapply cleaner solution. # CAUTION Under no circumstances should the cleaner solution be applied directly to the bit plane or sense plane. 6. Immediately after drying, install bit plane. # 4.13.3 Installation The following procedure for the installation of clean ROS bit planes must be carefully followed: - Turn the 12 retaining screws on spider CCW until the six pressure plates are loose and flat against spider. Do not back screws out past this point. - Clean both bit and sense planes, as described in 4.13.2. ## CAUTION Under no circumstances should cleaning solution be applied directly to the bit plane or sense plane. Figure 4-14. ROS Pressure Spider and Torque Sequence - 3. Immediately place bit plane over the two center studs, Mylar side against sense plane, with alignment hole up and slot down. Gently press copper land around upper alignment hole flat against sense plane and then do same for lower slot. (Upper hole provides both horizontal and vertical alignment; lower slot provides only horizontal alignment.) Bit plane must be flat against sense plane. Check registration at top and bottom of bit plane. Drive line flag must completely cover sense line at both top and bottom of bit plane. (Use sense line for bit 0 upper and bit 90 upper for this check.) If the registration is not correct, push the bit plane up as far as possible. If the registration cannot be corrected, replace the bit plane and check registration again. If it is still incorrect, contact the plant through your area office. - your area office. A. Install both upper and lower drive connector pressure bars with the two retaining screws on each. Do not tighten pressure hex screws. Recheck that bit plane is flat against sense plane and that registration is correct. Note: Clean the rubber surface of the pressure bars before installation. - Install rubber pressure pad over the two center studs. While holding rubber pressure pad in position, place spider and pressure plate assembly over the two center. - studs. 7. With slight upward pressure on spider, align it with corner hex screw holes. Install the four corner hex screws, but do not overtighten them; just be sure they - are bottomed and snug. 8. Install the two knurled nuts, but tighten them no more than fingertight. #### CAUTION - The two knurled nuts must be installed before torqueing and must not be more than fingertight or the spider may fracture as it is loaded. - Using torque wrench (PN 461450), tighten the 12 torque screws to 2-inch pounds in the sequence shown in Figure 4-14. - In the same sequence, tighten torque screws 1–8, 11, and 12 to 4-1/2 inch-pounds and tighten torque screws 9 and 10 to 3-1/2 inch-pounds. In the same sequence, check that torque on torque - 11. In the same sequence, check that torque on torque screws 1-8, 11, and 12 is within 4 to 5 inch-pounds and that torque on 9 and 10 is within 3 to 4 inch-pounds. If any torque screw is not in required range, retorque in same sequence, and recheck. - Remove the two retaining screws on both upper and lower drive connector pressure bars. - 13. Check horizontal alignment of bit plane drive line connector tabs with tabs on terminating resistor card at top of plane and tabs of drive card at bottom of plane. Both cards may be shifted horizontally for alignment with bit plane tabs by loosening the two hold-down - screws in each. 14. Check vertical position of drive connector board. Drive tabs on board must be visible below bit plane. If tabs are completely covered by bit plane, drive board should be moved down as far as possible. If this adjustment cannot meet position requirements, board should be replaced. A temporary repair can be made by - placing tape over diagonal land patterns on drive board. 15. Install both upper and lower drive connector pressure - bars with the two retaining screws on each. 16. Tighten the four pressure hex screws on each pressure bar until they are bottomed and snug. Do not overtighten. This section contains a collection of miscellaneous service aids which may point out a troubleshooting approach to a particular problem when FLTs and diagnostics have not isolated the trouble. To help maintenance personnel work more effectively, some common troubleshooting pitfalls are called out here, together with positive suggestions for avoiding them: - Make full use of console indicators. Much time can be lost by scoping points which are already indicated on the console. Lamp test should be used often to avoid - being misled by burned out indicator lamps. 2. Determine early whether the trouble is broad or localized so that as much circuitry as possible can be eliminated. - Instead of proceeding block by block, choose scoping - points so that the suspected circuitry is cut in half. 4. Keep the approach to a trouble as simple as possible by seeking the simplest operation that will fail. Do not key in long instruction loops by hand if such loops are - available in the diagnostics. 5. When no progress is being made, recheck the most basic assumptions. For example, the original symptom may no longer be present or it may have been a result of an error in operating procedure. Some common operator errors are given here: - RATE switch not in PROCESS position. Incorrect parity in general-purpose or floating - point registers. - Wait bit on in current PSW. Program interrupt with no program new PSW stored. The IC contains 8 or A since the blank new PSW itself causes a program interrupt when no valid instructions are at location zero in storage. - Program interrupt commonly caused by specification error in instruction or by incorrect protect key in current PSW while executing store-type instructions. - 6. If trouble is difficult to isolate, consider the more remote possibilities. More than one trouble may be present or, less likely, more than one failing component may be responsible for a single symptom. 7. Several seemingly unrelated symptoms can result from - a loose card or a loose flat cable connector. 8. An intermittent problem may be caused more fre- - quently with voltage bias or frequency alteration. - If program looping is difficult because of a result from a failure, ground an appropriate pin to eliminate the result. To loop a program, use ADDRESS COMPARE, LOOP (heading 2.1.6, item 7) instead of modifying the program. # 4.14 STOP-LOOP FAILURES Failures which occur during the stop loop may be isolated while operating at machine speed, using the following procedure: - Set ROS ADDRESS switch to STOP position. Set ROS ADR COMPARE switches to address of first. - block of stop loop. (Refer to QY041.) 3. Depress SYSTEM RESET. PROSARA or PROSARB (depending on the PREV ADR A indicator) contains address stopped on. Address of next block to be executed is in ROSAR and must agree with next address. - shown in CLD. 4. If no error occurs, repeat steps 2 and 3 using sequential ROS addresses in stop loop until an error or wrong branch occurs. #### 4.15 CE CHECKS; DETERMINING FAILING ROS CYCLE ### 4.16 CE TROUBLESHOOTING FLOWCHARTS Refer to the following flowcharts for troubleshooting specific areas of the CR: Figure 4-16 E-Register Parity Checks Figure 4-17 Multiplier Decode Parity Checks Figure 4-18 Serial Adder Full-Sum Checks Figure 4-19 Parallel Adder Half-Sum Checks | To Find | PREV ADR A<br>Indicotor | Look In | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|--| | Next ROS Address | N/A | ROSAR | | | and the second s | ON | PROSARA | | | Current ROS Address | OFF | PROSARB | | | | ON | PROSARB | | | Previous ROS Address | OFF | PROSARA | | Figure 4-15. CE Checks; Determination of Failing ROS Cycle Figure 4-16. E-Register Parity Check Troubleshooting Figure 4-17. MPLR Decode Parity Check Troubleshooting Figure 4-18. Serial Adder Full-Sum Check Troubleshooting Figure 4-19. Parallel Adder Half-Sum Check Troubleshooting #### 4.17 REPETITION OF SELECTED ROS WORD When the CE is not in the stop loop, the ROS TRANSFER pushbutton is not operative. It is often useful to repeat a ROS word when not in the stop loop; e.g., after having single-cycled up to a specific ROS address. This would normally be done when the results from the ROS word to be repeated are dependent upon the functions of previous - ROS words. The following procedure may be used: 1. Set up address of desired ROS word in ROS ADDRESS - COMPARE switches. - 2. Place ROS ADDRESS switch in RPT position. - Place RATE switch in PROCESS. Depress START. Desired ROS word is now being repeated. #### 4 18 CLEARING WAIT BIT Three methods of clearing the wait bit in the current PSW are given here: - Store all zeroes in storage location zero and depress PSW RESTART. With zeroes in S. repeat ROS address 984 (PSW bit 0 to - 39). 3. The following method clears the wait bit without - executing any instructions: a. Depress STOP. - b. Place RATE switch in INSTRUCTION STEP. - a zero. - d. Depress PSW RESTART. e. Depress SYSTEM RESET. - f. Place RATE switch in PROCESS. #### 4.19 DETERMINING TRIGGER BEING TESTED BY FLT - To determine which buffer is being used, observe the BUFFER 1 indicator: - On = buffer at 100 Off = buffer at 200 - 2. Observe MASK and MCW (108 or 208): - a. MASK indicates which bit in scanned out word is being tested. - b. MSW (21-25) indicates which word will scan out to T. (The field is treated as a five-bit binary counter; e.g., 10011 = word 19.) Refer to LADS pages A6521-A6561 to determine which triggers will scan - c. MCW(4), the LETHF trigger, determines which word of doubleword will scan out to T: - On = bits 0-31 - Off = bits 32-63 #### d. MCW(7), ERSLT trigger, determines whether scanned out trigger should be on or off. - The test may be restarted, after examining buffers, as follows: - a. TEST MODE switch to FLT and REPEAT. - Set up ROS address AD2 in ROS ADDRESS COM-PARE switches. - c. Depress ROS TRANSFER. ### 4.20 REPETITIVE CONSOLE PUSHBUTTON OPERATION The operation of some console pushbuttons can be made repetitive by installing a jumper from 02C-B4L2D04 (logic page DS122) to ground and holding the pushbutton depressed. The following pushbuttons are affected: STORE, DISPLAY, SET IC, START, and ROS TRANS- A 16-ms pulsed operation can be obtained from these pushbuttons by adding a jumper from 02A-C2D6D04 (logic page ID601) to 02E-E2F7D04 (logic page KW011) and holding the pushbutton depressed. #### 4.21 I/O SCOPING LOOP The four-instruction loop shown in Figure 4-20 can be keyed into storage and is helpful in troubleshooting I/O problems. It provides a repetitive SIO. If more than one operation is desired, specify chaining in the CCWs. If the problem is a control unit hang condition, it is helpful to store the address of the first instruction at location zero and use PSW RESTART or PULSE MODE. In the example shown, this address is hex 20 # 4.22 SERVICE TECHNIQUES USING OSCILLOSCOPE \*Trademark of Tektronix, Incorporated, The Textronix\* 453 oscilloscope can be used in combination with the CE latch and (PM 500155) as an input to SLT logic. This is done by using the +GATE outputs from the scope as inputs to the high impedance legs of the latch card. There are two +GATE outputs, one for each trace (A and B). These gate are active during their associated weeps and produce 0 to 12V signals. The –Sync output of the CE latch card can be dotted with any normal SLT logic circuit (except long line emitter followers), permitting the 453 gate outputs to control SLT logic. Two typical examples of the use of this technique follow: | | | ssembly<br>ongueor | Mathine<br>Longuage | Convents | | |------|----------|--------------------|---------------------|--------------------------------------------------------|--| | | Operands | | | | | | 48 | DC | X.00001000. | 00001000 | CAW | | | 200 | TIO | XXX | 90000XXX | TIO to device XXX | | | 204 | BC | 7,200 | 47700200 | Loop on TIO till<br>evailable. | | | 206 | SIO | XXX | 9C000XXX | SIO to device XXX | | | 30C | 8 | 200 | 47F00200 | Unconditional branch | | | 1000 | ccw | | | CE may put any de-<br>sired CCW's at this<br>location. | | Figure 4-20. I/O Scoping Loop Example 1. To impulse an SLT line with a pulse of controlled frequency and duration. This can be used for simulating pushbuttons and resets, stepping counters, and triegering sineleshots. - triggering singleshots. 1. Wire output of +B gate to +high impedance input. - 2. Ground reset line of CE latch card. - Wire -Sync output of latch card to SLT line to be activated. Use as short a wire as possible for this connection. - Allow scope to auto-trace. - 5. Place scope in A Intensified By B mode. The frequency of the pulse will be determined by the A-sweep speed. The duration will be determined by B-sweep speed. Example 2. An output of a ROS field decode is found to be intermittently coming up when it logically should not. However, the same decode line occurs legitimately three other times while cycling the failing loop. The problem is to find which ROS address is producing the extra decode. - Allow original sync to continue to trigger A-sweep. Place scope in A Intensified By B mode. - Position bright spot on scope so it overlaps only the extra decode. - Wire output of B gate to +high impedance input of CE latch card. Wire decode line in question to another leg of AND - circuit. 6. Wire -Sync output to some point that will freeze the machine. The machine will stop when the extra decode occurs, and the ROS address backup register will indicate the ROS word that developed the extra decode. Another service technique is to use the Add Algebraic feature as an AND function for internal sync. ### 4.23 MICROPROGRAM DIAGNOSTIC The microprogram diagnostic may be used to locate a failure of CE registers or data flow paths. To start the program, ROS transfer to address FAA (CE must be in state 0 or 1 and in manual mode to ROS transfer). The program will loop on itself, alternately using an all 0's and an all 1's pattern to transfer from one register to another. Set ADDRESS key 2'o on to cause the program to load data microprogram of the control of the control of the control of the patterns. The control of the control of the control of the control patterns. Set CHECK CONTROL switch to STOP position to stop on an error (active only in state 0). Failures show up as adder checks, local store bus checks, SDBI checks, Eregister parity errors, ROS parity errors, or multiply decode parity errors. The following registers and functions are tested: S, T, A, B, Local Store, K, D, IC, F, G, Select, External, DAR Mask, M, N, Q, R, E, and multiple decode. If parity errors occur in Q, R, N, or E registers due to residual bad parity in Q or LM, set ADDRESS key 30 on to cause the program to load good parity. The CE must have an SE configured to use this option. Refer to CLD AAOOL. #### 4.24 ANALYZING IMPRECISE INTERRUPTS An imprecise interrupt can be defined as one which does not provide all the information pertinent to the interrupt. This is as mall under cream outlines. However, when interrupts considered in the information is sometime difficult to find the instruction which caused the interrupt. The following is a nexample. Given the following coding in which a store into a protected area is followed by an amondificult about the contract of | Location | Coding | |----------|------------| | 100 | ST1,200(2) | | 104 | BCF.300 | The program old PSW will contain: | System mask | N/A | |---------------------|-------------------| | Key | Greater than zero | | AMWP | N/A | | Interruption code | 00 04 | | ILC | 00 | | CC | N/A | | Prog Mask | N/A | | Instruction address | 300 | In this example, the instruction length code (ILC) is unknown, and the instruction address is not pointing to the instruction following the one which caused the interrupt. There is no way to trace the source of the problem from this information. The following service technique may be used: float pin The following service technique may be used: float pin 02E-C3F4D04 (logic page KM831). This will cause a storage address protect (SAP) delay (ROS address 02E) every time a store is executed. #### CAUTION Do not leave this condition on the CE as it will cause jobs to run slower than normal. # 4.25 ALD AND CLD INDEX LADS page A6011 is an index reference for ALDs, and LADS page A6021 is an index reference for CLDs. This Chapter is divided into two sections: Section 1 describes the maintenance procedures for the CE prime power; i.e., power supplies, regulators, converter/inverter. Section 2 describes the maintenance procedures for the CE to Chapul. battery battery power; i.e., battery charge circuits, line distributions of the CE and the control of sense and switching circuits, bootstrap power supply, and battery pack. Note: For a detailed theory discussion of CE power, refer to Chapter 2 of 9020 D/E Power Controls and Distribution Manual. Before making changes, resistance measurements, or replacements, be sure all power is off and all capacitors are fully discharged; do not rely on bleeder resistors. Never work alone, If in doubt: Don't! Figure 5-1 shows the ac power distribution for the CE. Note that normal power-off does not turn off the 28V ac, the 24V de sequencing and EPO power, the 25V de bias power, or the 115V ac to the convenience outlets. Set CBI off (primary input) or turn off the primary wall power switch to remove these volteaes. #### 5.1 VISUAL INSPECTION AND CLEANING # DANGER Before the CE primary power system is inspected or cleaned, the CE should be powered down and CBI tripped. Lethal potentials exist within the unit whenever power is on. - The CE power system is inspected for: - 1. Loose or damaged wiring. - 2. Burned or pitted contacts on relays and contactors. - Loose or maladjusted cams on the MC assemblies. Dust accumulation. (Dust should be removed with a - vacuum cleaner.) #### 5.2 MARGINAL CHECKING The marginal checks are performed by running the FLTs and disgnostic programs with all 6V marginable power supplies in the CE varied by 5.5V and 6.5V and with ROS voltage varied to 80% of nominal. The procedure is as follows: - With the CE in state 0 and the TEST switch in TEST position, and configured to a subsystem, load applicable FLT/ROS or diagnostic program. - Select a gate (GT) or select ROS with the MARGIN/ METER SEL rotary switch. Vary the selected voltage with RAISE-LOWER potentio- - Vary the selected voltage with RAISE-LOWER potentiometer to limits stated above. - 4. If FLT/ROS or diagnostic program does not reveal a malfunctions while operating under marginal voltages, return the power supply voltages to normal. Rotate FREQUENCY ALTERATION switch to ENABLE position and reru the tests. #### 5.3 VOLTAGE CHECKS AND ADJUSTMENTS With the CE in state 0 and the TEST switch in TEST position, measure the de voltages at the locations specified in Table 5-1(a and b), Use 0.5% precision meter. (The voltage readings at the power supply regulators will be higher than at the gates.) If any voltage is out of tolerance, readjust as described in 5.3.1 through 5.3.3. (These adjustments are applicable to all power supplies except ROS. For adjustment on the ROS supply, refer to heading After all voltages have been adjusted, the system control panel voltameter may be calibrated. Measure all marginal power supply voltages with the system control panel voltmeter, and record in Figure C-1 of Appendix C. This information is for future reference in interpreting the system control panel voltmeter readings and should be kept with the CE. ### 5.3.1 Regulator Output Adjustment Set the dc voltages by adjusting the potentiometer on the Amplifier Assembly card or on the associated panel control of the marginable regulators. All regulators with a single logic pin location listed in Table 5-1 are measured at that location. All regulators with more than one logic pin location listed in Table 5-1 are measured and adjusted accroding to the following formula: $$S = \left(\frac{H-L}{2}\right) + N$$ - where: N = listed nominal voltage - H = highest measured voltage - L = lowest measured voltage S = voltage to be set at the logic pin with the highest measured voltage - The adjustment procedure for regulators with multiple pin locations may be implemented (in Table 5-1) as - follows: 1. Measure voltage at each logic pin location. - Subtract lowest voltage reading (L) from highest (H). - Divide result of step 2 by 2. Add result of step 3 to nominal voltage listed (N). - Measure voltage at logic pin with highest voltage reading (H). Figure 5-1. AC Power Distribution Table 5-1 (a). DC Distribution, PDU 1 | | | 200000 | Laminar Bus<br>Pin | | | | |------------------|-------------------|-----------------------------------------|--------------------|----------------|------------------|---------------------------------| | Regulator Output | Nominal | Logic<br>Page | Gate | Voltage Return | | Voltage Measurement<br>Location | | negulator | Colput | raye | One | Voltage | recom | Cocetion | | PS1 | + 6V 25 amo | YA061 | C/D upper | 12 | 11 | 02C-E2G7B11 | | | | | E upper | 6 | 5 | 02E-A1G1E09 | | | | | | | | | | PS2 | + 3V 40 amp | YA062 | B lower | 8 | 7 | 028-D3G2D03 | | PS3 | + 3V 40 amp | YA061 | E lower | 8 | 7 | 02E-D3G2D03 | | PS4 | - 3V 40 amp | YA062 | C/D upper | 10 | 9 | 02C-E2G7806 | | | | | C/D lower | 10 | 9 | 02C-D3G2B06 | | PSS | + 3V 40 amp | YA062 | E upper | 8 | 7 | 02E-82G2D03 | | PS6 | + 3V 40 amp | YA062 | C/D upper | 4 | 3 | 02C-E2G7D03 | | | 5 X 5 5 5 7 7 5 8 | 0.0000000000000000000000000000000000000 | C/D lower | 8 | 7 | 02C-D3G2D03 | | PS7* | + 6V 40 amp | YA061 | E upper | 12 | - 11 | 02E-D2G6811 | | | | | E lower | 12 | 11 | 02E-B4G6B11** | | PS8* | + 6V 40 amp | YA062 | C/D lower | 12 | 11 | 02C-D3G2B11** | | PS91 | +48V 2 amp | YA141 | 01C BB 9A | | Capacitor<br>C2A | 01C 88 9A | | PS10 | - 3V 40 amp | YA072 | A upper | 10 | 9 | 02A-C1G2B06 | | | | | A lower | 10 | 9 | 02A-D3G2B06 | | | | | B upper | 10 | 9 | 02B-B1G2B06 | | | | | E upper | 10 | 9 | 02E-B1G2B06 | | | | | E lower | 10 | 9 | 02E-D3G2B06 | | PS11* | - 18V 11 amp | YA071 | C/D upper | 6 | 5 | Gate C/D upper - 6** | | PS12 | + 3V 40 amp | YA072 | A lower | 12 | 11 | 02A-C4G6D03 | | PS13 | + 3V 40 amp | YA071 | B upper | 8 | 7 | 02B-B1G2D03 | | PS14 | + 3V 40 amp | YA072 | A upper | 12 | 11 | 02A-C1G2D03 | | PS15* | + 6V 40 amp | YA071 | B upper | 12 | 11 | 028-A1G2811 | | | | 41.00 | B lower | 12 | 11 | 028-B4G6811** | | PS16* | + 6V 40 amp | YA072 | A upper | 8 | 7 | 02A-C1G2B11** | | | | | A lower | 8 | 7 | 02A-C4G6B11 | Table 5-1(b) DC Distribution PDU 2 | Nominal<br>Regulator Output | Logic<br>Page | Laminar Bus | | | | | |-----------------------------|---------------|-------------|---------|--------|---------------------|-------------| | | | | Pin | | Voltage Measurement | | | | | Gate | Voltage | Return | Location | | | PS1 | +3 40 amp | YA301 | Alower | 6 | 5<br>5 | 02A-B3G2D03 | | | | | 8 upper | 6 | 5 | 028-D1G2D03 | | | | | B lower | 6 | 5 | 028-D4G2D03 | | PS2 | - 3 40 amp | YA301 | B lower | 10 | 9 | 028-D4G2806 | | | | | K | 10 | 9<br>9<br>9 | 02K-C2G2B06 | | | | | L | 10 | 9 | 02L-C2G2B06 | | PS3 | +3 40 amp | YA301 | L | 8 | 7 | 02L-C2G2D03 | | PS4 | +3 40 amp | YA301 | к | 12 | 11 | 02K-C2G2D03 | | PS5* | +6 40 amp | YA301 | K upper | 8 | 7 | 02K-C2G2B11 | | | | | L upper | 12 | 11 | 02L-C2G2B11 | Marginable regulator. Use this point for voltage-limit measurement. PS9 may not be installed. - Adjust potentiometer on Amplifier Assembly card (of nonmarginable regulators) or on associated panel control (of marginable regulators) for voltage reading (step 5) equal to result of step 4 (S). - Perform adjustments 5.3.2 through 5.3.4 for all marginable regulators that require adjustment. It is advised that all steps be performed for one regulator before proceeding to the next regulator to avoid changing meter leads. ### 5.3.2 Regulator Overvoltage Trip Adjustment Overvoltage sensing internal to each regulator is executed by the Overvoltage/Overcurrent card. The marginal power supplies have an adjustable "ax" - The marginal power supplies have an adjustable "ax" assembly to permit an accurate overvoltage trip point. Adjust as follows: 1. Lossen setscrew of clockwise limit collar on associated - potentiometer (Figure 5-2, A). 2. Using voltmeter (0.5% or better), measure voltage at appropriate logic pin as listed in Figure 5-2, B. - appropriate logic pin as listed in Figure 5-2, B. Rotate panel control shaft until voltage listed in Figure 5-2. B. under "ax" is obtained. - Using a small screwdriver, very slowly decrease potentiometer setting of "ax" assembly on the regulator until power drops. - Turn panel control to a lower setting, and recycle power on. # 5.3.3 Voltage Limit Stop Adjustment Limit stops of voltage RAISE-LOWER potentiometers are set as follows: - Using voltmeter (0.5% or better), measure voltage at appropriate logic pin as listed in Figure 5-2, B. - Rotate panel control until voltage listed under "Limit Stop, Upper" is obtained. Losen setscrew of clockwise limit collar on associated potentiometer and rotate collar clockwise (as viewed - form front of panel) until pin on collar rests on collar stop. Tighten setscrew. 4. Rotate panel control until voltage listed under "limit - Rotate panel control until voltage listed under "limit Stop, Lower" is obtained. Loosen setscrew of counterclockwise limit collar and - rotate collar counterclockwise until pin on collar rests on collar stop. Tighten setscrew. # 5.3.4 MARGIN ACTIVE Indicator Switch Adjustment Adjust the margin control locate collar, shown in Figure 5-2, A, as follows: Using voltmeter (0.5% or better), measure voltage at appropriate logic pin as listed in Figure 5-2, B. - Loosen setscrew of margin control locate collar. - Rotate panel control potentiometer until a 46V reading or the nominal reading for ROS is obtained. (ROS nominal reading is determined by procedure in 4.9 and is recorded on chart of Figure C-1.) - Rotate margin control locate collar until MARGIN ACTIVE indicator goes out. (The follower falls into the notch on the collar and the switch opens.) Tighten setscrew on collar. # 5.4 TROUBLESHOOTING The troubleshooting procedures are described in three parts: Power Supply Protection Circuits, Converter/Inverter, and Regulators. ### 5.4.1 Power Supply Protection Circuits The following paragraphs describe the power supply protection circuits used in the CE: circuit interlocks, voltage sensing circuits, overcurrent sensing circuits, and thermal sensing circuits. #### 5.4.1.1 Voltage Sensing Circuits The voltage sense relayd (ALD VA111) are energized when all de voltage outputs from the regulaton are present. If one or more of the de regulaton on on them on others on output, one of the regulaton of not have an output, and power will be dropped approximately 10 seconds after power on was instituted. Use the UNDRE VOLTAGE CHECK workches on the CE power panel to locate the falling regulator. Each which isolates the indicated regulator from the undervoltage sense circuit. Switch off all UNDRE VOLTAGE CHECK witches and cycle power on Switch in one regulator at a time until power drops, indicating the falling wast. Near the switch to off and cregulator to ensure that the latter is not at failt. If it is at fault, refer to leading, 5-4.3 for reput procedures. Overvoltage sensing is internal to each regulator and is executed by the Overvoltage/Overcurrent card. Refer to heading 5.3.2. # 5.4.1.2 Overcurrent Sensing Circuits An overcurrent condition will cause a power-down sequence. An overloaded regulator will be indicated by the indicator lamp on its Overvoltage/Overcurrent card. Refer to heading 5.4.3. | | | | Voltage Setting | | | |---------------|-----------|----------------|-----------------|-------------|-------------| | Panel Control | Regulator | Logic Pin | ·a | Limit | Stop | | | | | . ax | Upper | Lower | | 16M A GT | PS16 | 02A-C1G2811 | 6.9V | 6.5V - 6.7V | 5.3V - 5.5V | | *6M 8 GT | P\$15 | 028 - 84G-6811 | 4.9V | 6.5V - 6.7V | 5.3V - 5.5V | | 16M C GT | P\$8 | 02C-D3G2811 | 6.9V | 6.5V - 6.7V | 5.3V - 5.5V | | HAM E GT | P57 | 02E -84G6811 | 6.9V | 6.5V - 6.7V | 5.3V - 5.5V | | | | | | | | \*Use pin 6 on gate C/D upper laminor bus. (8 Figure 5-2. Marginal Check Potentiometer Adjustment Limits ### 5.4.1.3 Thermal Sensing Circuits The CE gower panel has thermal trip indicators to signify the location of an overtemperature condition. When such a condition exists, check whether there is proper as if low though the area, lima are rouning. Bliest are clean and not obstructed, and the exhaust area is not blocked. If the arise of the condition The thermal indicators may be reset by depressing THERMAL RESET on the CE power panel. If any indicator does not reset, check the indicator relay and diode from the reset line (ALD YA022). ### 5.4.2 Converter/Inverter ### DANGER DANGER. The internal circuitry of the converter/inverter is not isolated from the power source; therefore, a lethal potential to ground is present whenever power is on. Exercise extreme caution. This potential exists on the SMS cards, heatsinks, and terminals to the regulators. - For the safety reasons stated above, maintenance is limited to the following: - Fuse and SMS card replacement. - 2. SCR gate signal frequency adjustment. - Cleaning and checking for loose connections. Air flow checks, including the fan. - 5. Replacement of the entire converter/inverter. - Converter/inverter failures almost always show one of the following symptoms: - The fuses blow immediately when power is applied. The input circuit breaker (C/I-CB2) trips almost im- - mediately when power is applied. - The fuses blow when the load is applied (as C/I-K3 picks). The fuses blow after operating briefly. - The first two symptoms imply an internal failure; the third, excessive regulator loading; and the fourth, a thermal condition. Upon the appearance of any of these symptoms, be sure the power is off and then replace the fuses. ### .... CAUTION Always replace both fuses at the same time with high-speed, 50-amp, form 101 fuses, PN 5261451. With power still off, check the SCR gate signals and verify that the fan is running, the air input is not obstructed, and the exhaust area is not blocked. The SCR gate signals are generated with the 28V ac bias power source and are observed with normal power off. Remove the cover over the SMS careb. Set the oscilloscope to add the inputs adjectivated year diversity input 8. (Input 8 becomes the reference,) Observe the wavenhapes shown in Figure 5-3 at the test points noted. The card in 3P3 drives SCR1, SCR3, and SCR6. The earth in 3P3 drives SCR3, SCR3, and SCR6. If the frequency is not 2200 ft p (400 meter on the Magnetic Oscillator card in 3P4-1; Replace the cards if the set of the set of the SCR5, and SCR6. If the SCR gate signals are normal and the symptoms still exist, remove the entire regulator load (P2, P3, P4, and P5) and then cycle power on. If the symptoms still exist, replace the entire converter/ inverter (heading 5.5.1). If symptoms do not exist, replace the regulator connectors, one at a time, cycling power each time, until the symptoms reappear. See Figure 5-4 to determine which regulators are powered by the connectors. Once the connector has been identified, disconnect the regulators supplied by it. Be sure all power is off. Reconnect the regulators, one at a time, cycling power each time, until the faulty regulator is isolated. Refer to heading 5.4.3 to isolate regulator malfunctions. If trouble cannot be traced to a regulator mullimetion, measure the 270 de loss voltage [C-Fl.Thi (Footitres) and 6 fengative). If the basis off, theck the 28V ac input, the acceptance with a contraction of the ### 5.4.3 Regulators DANGER The input terminals of the regulators are not isolated from the power source; therefore, a lethal potential to ground is present whenever power is on. Exercise extreme caution. The power supply regulators are floating supplies and must not be grounded to the frame. The regulators are isolated by two captive mounting screws in nylon standoffs on each regulator. If possible, limit maintenance to the following: 1. SMS card replacement. 2. Output voltage adjustment. Figure 5-3. SCR Gate Signals (Converter/Inverter) Figure 5-4. Converter/Inverter - 3. Cleaning and checking for loose connections. - 4. Air flow checks. - 5 Resistance measurements Be sure that all power is off and all capacitors are fully discharged; do not rely on the bleeder resistors. Two types of regulators are used in the CE. One is the SCR-controlled output; the other is the magnetic-amplifier-controlled output. The 18V dc ROS regulator (PS11) is of the first type; the others are of the second type. ### 5.4.3.1 SCR Regulator A regulator malfunction may be due to an undervoltage. overvoltage, or overcurrent condition. If an undervoltage condition exists within the regulator, proceed as follows: 1. Turn off power. 2. Replace Magnetic Amplifier card (socket A), cycle power, and check for normal output. 3. Replace Differential Amplifier card (socket B), cycle power, and check for normal output. 4. Turn off power and set CB1 off. for resistance measurements. 5. Remove the three SMS cards. 6. Remove all cables at output positive and negative terminals, including jumpers to TB1. 7. Make resistance measurements between points shown in Figure 5-5. Be sure capacitors are fully discharged by Note: Remember that a good diode has high resistance in one direction only, but a good SCR has high resistance in both directions. If an overvoltage or overcurrent condition exists within the regulator, proceed as follows: 1. Turn off power. 2. Replace Overcurrent/Overvoltage card, cycle power, and check for normal output. If power remains up and is normal, check reed relay on old card to see if improper seating and poor contact made card fail. If power drops, proceed as described for undervoltage condition above. Replace the regulator if the failing component(s) is not found. ### 5.4.3.2 Magnetic-Amplifier Regulator A regulator malfunction may be due to an undervoltage, overvoltage, or overcurrent condition. If an undervoltage condition exists within the regulator, proceed as follows: 1. Turn off power. 2. Replace Amplifier Assembly card, cycle power, and check for normal output. 3. Turn off power and set CB1 off. 4. Remove both SMS cards. 5. Remove all cables at output positive and negative terminals, including jumpers to TBI. 6. Remove cables to TB1-6 and -7. 7. Make resistance measurements between points shown in Figure 5-6. Use page that corresponds to type of regulator under test. Be sure capacitors are fully discharged by measuring voltages at these points first. Use If an overvoltage or overcurrent condition exists within the regulator, proceed as follows: R x 1 scale for resistance measurements. 1. Turn off power. 2. Replace Overcurrent/Overvoltage card, cycle power, and check for normal output. If power remains up and is normal, check reed relay on old card to see if improper seating and poor contact made card fail. If power drops, proceed as described for undervoltage condition above. Replace the regulator if the failing component(s) is not ### 5.5 REPLACEMENT #### measuring voltages at these points first. Use R x I scale 5.5.1 Converter/Inverter Replacement To replace the converter/inverter: 1. Turn off wall primary power switch. All power in CPU must be off. 2. As a precaution, set CB1 off. 3. Measure voltage across capacitors to be sure bleeder resistors have reduced voltage to a safe level, preferably 4. Remove P1 through P6. ## DANGER Inverter/converter power supply, PN 5703200, should not be installed or removed before partially disassembling the unit. The total weight of the supply is 153 pounds. Proper safety procedures require that the unit be disassembled to reduce the weight of each unit to be lifted to a safe amount. 5. Remove Converter section (left box) and inverter section (right box) from assembly by disconnecting necessary wiring, removing metal stops (one at each bottom and one at each top), and sliding section out of inverter/ converter assembly. Always remove inverter section (right side) before converter section. Always install converter unit before inverter unit. - Stand assembly on a dolly and roll it away from frame. Do not attempt to carry it. - Reverse this procedure to install converter/inverter assembly. - 5.5.2 Regulator Replacement - ---- - To replace the regulator: 1. Turn off wall primary power switch. - 2. As a precaution, trip CB1. - 3. Remove terminal strip safety shields. - Bleed filter capacitors. Disconnect jumper wires connected to filter capacitors. - Disconnect and tag each external cable lead for reinstallation. - Remove captive mounting screws from nylon standoffs. Remove bottom screw first, then top. Note that these mounting screws are located at rear of regulators. Lift out regulator. - 8. Reverse this procedure to install regulator assembly. Figure 5-5. SCR Regulator Resistances Figure 5-6. Magnetic-Amplifier Regulator Resistances (Sheet 1 of 4) Figure 5-6. Magnetic-Amplifier Regulator Resistances (Sheet 3 of 4) Figure 5-6. Magnetic-Amplifier Regulator Resistances (Sheet 4 of 4) Use extreme care when working in the area of the battery packs. Lethal voltages are present. Before performing any of the tests or procedures on this page, read DANGER notice at the start of this section. ### SECTION 2. CE BATTERY BACKUP POWER ### DANGER The full de potential of the batteries is available across the read and black boiling posts on the metal power-control box (midde the battery cobierty when metal power-bottery witches are on and 24V de in applied to the EPO contestor cost. This voltage ranges from 30V to the EPO contestor cost. This voltage ranges from 30V to the testing the entire that the power cost is sufficient to the contestor cost, itaming off both battery witches, or removal of the pull-type for bolder removes the battery potential from the binding posts. However, if J1 is connected and the langer is eatter, full-dauger potential (56V-500V &c) is present at the binding posts when the battery metals can include and the pull societies in contestor and contestor as instanties and pull societies. Internal to the battery packages beyond the protection of the OFFOM which, plattic shides PS-447517, 5447518, and 5447519 (see heading 5.12.1) must be used for assembly, and steading statement of the tening since nominal voltages in the range of 160V de are always present. The cation to be observed when the cells of the battery package are exposed cannot be overemphase. When using the installed nut driver, would bridging statement the cells of the battery package are exposed cannot be overemphase. When the installed nut driver, would bridging statement when the procedure described under heading 5.124, Herm 1. 2, and 5.10 reduce the potential between any two sulgicent trays to 25V. Safety glastes must be wont at all times. Battery backup power is provided by a battery package which includes two packs of nickel-endation cells, a battery charger, and an EPO contactor assembly. The batteries are designed to maintain the CE on battery power for 6.5 seconds after a mainline power failure. The battery charge provide a 150-ms charge current to maintain the batteries in a full-charge condition. The EPO contactor assembly isolates the battery power from the rest of the SE in the event of an EPO condition. The battery pack (PN 5713548) consists of 13 hattery taxty (PN 5713500) of 10 cell teach, the battery pack has all 31 of these trays writer in series; the other battery pack (PN 5713549) has 12 of the trays writer of in series. The unused trays may be used for spare cells if necessary. The bottom terminals of the OPF/DN witch connect to the external battery colles and are not at hattery potential when the switch is in the OPF position. Refer to Figures 5-7 through 5-9. ### 5.6 BATTERY CHARGE REQUIREMENTS For each period on-battery, a charge time equal to 300 times the on-battery time is required to recharge the batteries. The CE must not repeatedly be placed on-battery for more than a total time of 14 seconds without sufficient recharge time. Otherwise, battery damage may result. rectarge time. Utherwise, battery damage may result. If a battery pack a tray, or cells in the battery pack are replaced, the CE must not be placed on-battery until sufficient time has passed for all cells to reach a full charge. The recommended time is 24 hours. Failure to allow all cells to reach an equal state of charge can lead to their destruction, with a resultant lower level of charge. ### 5.7 BATTERY CHARGING RATE Refer to Figure 5-10 for a description of battery charge circuitry. The battery charging rate is adjusted as follows: ### DANGER High voltage is present on the cards in the charger. Battery charger circuits are not referenced to machine do or frame ground. Figure 5-8. Battery Backup Interconnections Figure 5-9. Battery Package Tie-In Use extreme care when working in the area of the battery packs. Lethal voltages are present. Before performing any of the tests or procedures on this page, read DANGER notice at the start of this section. - 1. Turn off unit power. - Turn off unit power. Remove battery package cover. - 3. Turn both battery pack toggle switches to OFF. - 4. Remove pull-type fuse holder. - Connect a dc voltmeter (at least ±1% accuracy) across 100-ohm, 25-watt resistor R2 (refer to logic page YA008). ### ■ DANGER Resistor R2 may have reached a high temperature because of battery charger operation. - Insert fuse holder, and turn battery-pack toggle switches to ON. - Bring up unit power. Adjust potentiometer on card PN 374863 (card socket - Adjust potentiometer on card PN 3/4863 (card socket B) for a reading of 16V on the voltmeter. This provides an average charging rate of 150 ma. - 9. Turn off unit power. - Turn both battery-pack toggle switches to OFF. Remove fuse holder. - 12. Remove voltmeter leads. - 13. Insert fuse holder. - 14. Turn battery-pack toggle switches to ON. - Bring up unit power. ### 5.8 BATTERY CHARGE INDICATOR Proper charger operation is indicated by the glow of the left electrode (as viewed through the Plexiglas\* window) on the neon indicator located below the SO-amp fuse. Improper operation is indicated as follows: - If only the right electrode glows, current flow is in wrong direction. Check CR1 through CR4 of the charger. - If both electrodes glow, alternating current is indicated. Check CR1 through CR4. - If neither electrode glows, no charge is indicated. Change charger circuit card, check CR1 through CR4, and check for open SCR 2. If indicator glows with extreme brightness, the charging - If indicator glows with extreme brightness, the chargin rate is too high. SCR 2 is shorted. Note: Nickel-cadmium cells lose some of their ability to deliver full load current on demand if they are not \*Trademark of Rohm and Haas Company loaded periodically. To prevent this loss of load capability, the CE should be placed on battery within 30 days after the last battery load requirement. ### 5.9 BATTERY PACK TEST SCHEDULE - 1. Perform battery pack test at four-week intervals. See - heading 5.10. 2. Perform individual tray test only when failure is ob- - served. See heading 5.11. 3. Check appearance of terminals every three months. If deposits appear around terminals, it is permissible to vacuum these deposits, using a plastic or rubber brush ## attachment. 5.10 BATTERY PACK TEST Figure 5-11 is provided for a component location reference. - Remove CE mainline power. Remove cover from battery assembly to expose bind- - ing posts on metal power control box (inside battery cabinet). - Turn toggle-switches on both battery packs to OFF. Using a voltmeter capable of measuring 500V dc, - connect positive lead to red terminal and negative lead to black terminal. - Turn toggle switches on ON. The voltage indicated should be within the range of - 289V to 350V dc. Note: The 289V minimum assumes that the batteries have - not been charged for any significant time. After batteries have been on charged 150 ms for 24 hours, the minimum no-load voltage must be 320V de. If the minimum voltage is below 320V, allow at least a 24-hour charge period and retest. Do not proceed until this requirement can be met. If, after a 24-hour charge period (see heading 5.8 for proper charge indication) the 320V de minimum cannot be met, proceed to heading 5.11. - 7. With meter remaining attached, turn on CE power. 8. Load and continuously execute any diagnostic routine. - Place TEST switch at normal position and, while executing routine, interrupt the 208V ac, 3-phase supply to the CE by flipping the main line CB off and leaving off. Notes: Numbers are for reference only. Tray 11 contains no cells. Figure 5-11. Battery Pack Component Locations Use extreme care when working in the area of the battery packs. Lethal voltages are present. Before performing any of the tests or procedures on this page, read DANGER notice at the start of this section. - 10. Observe that power stays up for 6.5 ± 0.5 seconds, as shown by ON BAT indicator on power control panel. - 11. Check that, after 6.5 ± 0.5 seconds power sequences down and ON BAT indicator turns off. Note: To change the on-battery time, rotate knob on K23 (on-battery timer) clockwise to increase on-battery time. Refer to ALD YA004 for the location of K23. - 12. Restore power to CE and wait for SEO COMP indicator to light. Observe voltage levels stated in step 6. - 13. Flip main line CB off and, quickly, on again. 14. Check that unit remains on-battery for the 6.5 ± 0.5-second timer duration, as indicated by ON BAT - indicator. Then switch back to main line power, 15. Observe meter indication during the on-battery sequence. The output of the assembly must not fall to less than 250V dc before timeout ends. Allow onbattery sequence to proceed to full timeout. A lesser voltage is an indication of improper or insufficient charging or of weak battery cells. If the minimum load output voltage is less than 250V dc, allow sufficient charge time (see heading 5.6) and repeat this test, If, upon repeating the test, a voltage less than 250V dc is again observed, proceed to heading 5.12. - 16. Turn off CE power and battery switches. Remove - 17. Turn on battery switches, and restore battery package - 18. Restore CE power. ### 5.11 BATTERY TRAY TEST Note: This procedure should be performed only if a failure is observed in the procedure described under heading 5.10. Read DANGER notice at the start of this section before proceeding with test. - 1. Turn off CE power. - 2. Remove battery package cover. - 3. Turn off battery pack switches, and remove the pull-type fuse holder. - 4. Remove battery-pack ground strap. - 5. Remove slide stop screw, if installed. - 6. Pull out battery pack until slides lock. - 7. Remove top cover from battery pack, using extreme caution to prevent shorting the battery terminals under the cover. ### DANGER Observe extreme caution. A live battery circuit voltage of about 160V dc exists beneath cover. - 8. Place plastic safety covers on top of the battery pack so only one battery tray is exposed (see use of plastic - covers under heading 5.12.1). 9. Remove the links connecting trays 2-9 and 6-13. This divides the pack so that the voltage between adjacent - trays is 25V dc. 10. With a voltmeter, measure the tray potentials across the extreme terminals of each tray of 10 cells each. The potential should not be less than 11.5V dc. (The trav that is not connected in the one battery pack will not conform to this.) If the tray potential is sufficient, individual cell measurement in the tray is neither necessary nor desirable. If the tray potential is lower than 11.5V dc, either the bad tray or bad cell may be replaced as described under headings 5.13.3 and 5.12.4. Cell voltage should be at least 1.15V dc. Note: To service the rear cells on a bottom pack, release the slide locks and slide the pack out an additional inch. Do not pull the assembly beyond the limitations of the slide. - 11. Replace battery pack cover. - 12. Unlock both slides, and return battery pack to operational position. - 13. Install ground strap. - 14. Install slide stop screw, if previously installed. - 15. Plug in the pull-type fuse holder. - 16. Turn on both battery switches. - 17. Replace battery package cover. 18. Turn CE power on. For cell removal procedure, see heading 5.12.4. Use extreme care when working in the area of the battery packs. Lethal voltages are present. Before performing any of the tests or procedures on this page, read DANGER notice at the start of this section. ### 5.12 MAJOR BATTERY PACK MAINTENANCE ### DANGER If the battery pack requires major maintenance, e.g., replacement of cells in several tray, the 13 trays, the 13 trays of cells in everal trays, the 13 trays of cells in cells each should be electrically disconnected from each other. This reduces the potential to 12.5V per trays ince there are no interconnections, this is the maximum voltage exposure. Follow the maintenance procedure described below when disconnecting any cell terminal. ### 5.12.1 Use of Special Tools four travs and 13 - The insulated 5/16-inch nutdriver (PN 5447531) is for use on the cell terminals inside the battery packs. Care should be exercised to prevent bridging adjacent terminals with the exposed metal end. - The three plastic covers are used to cover all but one tray inside the battery pack. Each plastic cover is designed to cover a specific number of trays: The 8-1/16 x 14-inch cover (PN 5447517) covers six trays. The 5-25/64 x 14-inch cover (PN 5447519) covers The 5-25/64 x 14-inch "L" cover (PN 5447518) covers three trays. The following description refers to these covers by the number of trays covered. Note: The six-tray cover also has a slot which is used to remove links between trays 2 and 9 and between trays 6 - a. Refer to Figure 5-11 for tray identification. - b. The six-tray cover contains a notch in one edge to clear the twist-lock fastener. The three-tray cover contains two notches in one side and one notch in the opposite side to clear the twist-lock fastener. - c. To gain access to trays 1, 2, 8, or 9, place the six-tray cover over trays 3, 4, 5, 10, 11, and 12 and the four-tray cover over trays 6, 7, 12, 13, and 14. The three-tray cover can be placed so that only one of the trays (1, 2, 8, or 9) is exposed. - d. To gain access to trays 6, 7, 13, or 14, interchange the four-tray cover with the three-tray cover of step - e. To gain access to trays 3, 4, 10, or 11, place the six-tray cover over trays 5, 6, 7, 12, 13, and 14 and the four-tray cover over trays 1, 2, 8, and 9. The three-tray cover can now be placed to expose only one tray (3, 4, 10, or 11). - f. To gain access to trays 4, 5, 11, or 12, place the six-tray cover over trays 1, 2, 3, 8, 9, and 10 and the four-tray cover over trays 6, 7, 13, and 14. The three-tray cover can now be placed to expose only one tray (4, 5, 11, or 12). ### 5.12.2 Battery Pack Removal and Replacement - Remove two screws holding front cover, and remove front cover from battery package. - Turn toggle switches on both battery packs to OFF position. - Remove twist-lock fastener, and remove top cover from pack. - Disconnect ground straps. Disconnect cable from toggle switch terminals, re- - cording polarity for later reconnection. 6. Replace top cover. - Release both slide locks, and pull battery pack out until it is clear of slides. DANGER - Battery pack weight exceeds 70 pounds. Normal safety practices must be adhered to. - Ensure that toggle switch is in OFF position in replacement pack. - Align slide assemblies and slide battery pack in until it locks. - Remove top cover. Connect cable to toggle switch terminals. Observe polarity. Make sure toggle switches are in OFF position. - Replace top cover. Replace pull-type fuse holder. - 14. Turn both toggle switches to ON position. - Replace front cover by means of two screws. Restore machine power. Use extreme care when working in the area of the battery packs. Lethal voltages are present. Before performing any of the tests or procedures on this page, read DANGER notice at the start of this section. If any cells have been replaced, batteries should be charged for 24 hours before performing an on-battery test. Battery damage may result by going on-battery with cells that are not fully charged. ### 5.12.3 Tray Removal and Replacement Note: An entire battery pack may be removed for tray or cell replacement. - 1. Perform steps 1 through 4 under heading 5.12.2. - To remove a tray, position plastic covers so that connecting trays are exposed one at a time. Remove the links from connecting trays. Lift entire tray clear of battery pack. Observe polarity for replacement later. - Replace tray by sliding tray into position in battery pack. Observe polarity. Bolt connecting links to connecting trays, using plastic covers to cover the other trays. ### 5.12.4 Cell Removal and Replacement Note: If several trays in one battery pack are found to be bad (see heading 5.11), it may be more desirable to replace the entire pack (see heading 5.12.2). If site limitations require that the pack be serviced, follow the procedure for individual cell removal and replacement. - Upon isolating a battery failure to a pack, place six-tray cover over trays 1, 2, 3, 8, 9, and 10 so that the slot is over the 2-9 link (Figure 5-12). Place other covers to - cover all other trays. Remove 2–9 link. 2. Reposition covers so that six-tray cover is over trays 5, 6, 7, 12, and 14 and the slot is over 6–13 link. Place other covers to cover all other trays. Remove 6–13 link. There is now no potential higher than 25V between any. - two adjacent trays. 4. Place plastic covers so that only the defective tray is - exposed. There is now only 12.5V exposed. 5. Measure individual cells of tray. They should not - measure less than 1.15V dc with no load. Remove any defective cell found from the previous test by unbolting connecting links from defective cell and sliding cell out of tray. Observe polarity. Replace removed cell by sliding in a new cell from the spare tray or from a tray in stock and bolting the links back in place. Observe polarity. Note: In the case of a rear cell on the bottom tray, it may be necessary to release the slide locks and slide the battery pack out an additional inch. Care should be exercised to prevent pulling the tray beyond the limitations of the slide assembly. ### 5.13 BATTERY BACKUP CUT-IN ### DANGER The secondary winding (end-to-end) of the charger transformer contains the highest voltage in the assembly, Unloaded, this can be as high as 897V ac rms. Other points in the circuitry are electrically "hot" with respect to chassis ground. Removal of both 12 and prime power ensures that the package is free from voltage. Battery "cut-in" is brought about by a prime power failure. Confirmation of battery cut-in is obtained by measuring continuity across TB-5, connections 9 and 10. (Reed relay contacts close.) Note: The sensing circuitry blocks battery backup cut-in during the following: - Power-on sequence. - CE in state 0 and TEST switch set to TEST position. Power-off sequence caused by a thermal, an OV/OC, or a # EPO/MPO power-off sequence. LINE SENSE AND SWITCHING CIRCUIT Refer to Figure 5-13 for a description of the line sense and switching circuit. This circuit is adjusted as follows: 1. Turn off unit power. regulator undervoltage condition. - Turn both battery-pack toggle switches to OFF. Remove pull-type fuse holder. - Remove sense card (PN 374862) from card socket A of battery charger box. Insert card extender in socket, and install card in extender. Figure 5-12. Bootstrap Power Supply Figure 5-13. Line Sense and Switching Circuit Use extreme care when working in the area of the battery packs. Lethal voltages are present. Before performing any of the tests or procedures on this page, read DANGER notice at the start of this section. ### DANGER High voltage is present on the cards in the battery charger and sense circuit. Sense circuits are not referenced to machine do or frame ground. - Connect a dc voltmeter (at least ±1% accuracy) across pins A and J of sense card (pin A to + terminal). - 6. Insert pull-type fuse holder. - 7. Turn battery-pack toggle switches to ON. - Turn battery-pack toggie switch Bring up unit power. - Adjust potentiometer on sense card for a meter reading - of 4.6V. This causes the sense circuit to switch in the battery package when prime power input drops to approximately 186V ac. - 10. Turn off unit power. - 11. Turn both battery-pack toggle switches to OFF. - 12. Remove pull-type fuse holder. 13. Remove card extender, and replace sense card in - socket. 14. Insert fuse holder. - Turn both toggle switches to ON. Bring up unit power. ### 5.15 BOOTSTRAP POWER SUPPLY The bootstrap power supply (Figure 5-12) receives its input as 2500 Hz, 137V rms power from the converter/inverter. This supply includes transformers and rectifying circuits which provide the necessary sense and control voltages - needed for: 1. Voltage sensing circuitry. - 2. 24V dc for prime/battery power sequencing and control. - 28V ac for converter/inverter bias. On-battery sense and switching circuit and service voltages. There is no adjustment to the bootstrap power supply. ### DANCER Most of the windings of the bootstrap power supply are at hazardous voltages with respect to chassis ground. The bootstrap supply is safe only when J1, J2, and prime power are removed. ### 5.15.1 DC Voltages Table 5-2 lists dc voltage values of the bootstrap power supply. Refer to Figure 5-12 and ALD page YA008 for voltage-measurement terminals. Table 5-3 lists ac voltages of the bootstrap power supply. Table 5-2 Bootstrap DC Voltage Measurement | Meter Across | Voltage Reading* | % Tolerance | |-------------------------------------------------------------------------------|------------------|-------------| | TB-3 and TB-4 | 24V | +10, -5 | | E4-1 and E4-6<br>(ALD page A008)<br>or TB5-1 and TB5-2<br>on assembly 5713610 | 24V | ±10 | | E3-6 and E3-1<br>(ALD page A008)<br>or TB5-3 and TB5-4 | 24V | ±10 | \*Prime power input voltage to converter is 208V. Table 5-3. Bootstrap AC Voltage Measurements | Terminals* | Voltage** | |------------|-----------| | TB1-1 | 95 | | TB1-2 | 95 | | TB1-3 | 100 | | TB2-1 | 32 | | TB2-2 | 0 | | TB2-3 | 32 | | TB2-4 | 32 | | TB2-5 | 0 | | T82-6 | 32 | | TB3-1 | 57 | | TB3-2 | 25 | \*Measure with oscilloscope referenced to machine (frame) ground. \*\*Voltages are peak to peak, ±10%. This chapter contains figures and references to aid maintenance personnel in locating components within the CE. Figure 6-1 identifies the frames and gates in the CE. Figure 6-2 shows the board locations within gates A. B. C, E, K, and L and gives the locations of the functional elements within each gate. Figure 6-3 shows the overall physical layout of the ROS unit, including parts of gate C and all of gate D. Figure 6-4 shows the location and numbering of the laminar bus terminal boards. Figure 6-5 shows battery charger terminal board locations and connector plug locations. Figure 6-6 shows the battery package with the front cover removed. Figure 6-7 shows the location of battery-pack components as viewed with pack extended and top cover Figure 6-8 shows the pin designations on a large board. Figure 6-9 shows the card contact, board-pin relationship, and voltage pins for the cards. Figure 6-10 shows the switch contact terminal locations for switches of the CE. Gate E, Cord Side Figure 6-2. Large Board Assignments (Functional) See ALD ED000-ED020 for detail of ROS layout. Figure 6-3. ROS Physical Layout Figure 6-5. Battery Charger with Bootstrap Figure 6-6. Battery Package with Cover Removed Figure 6-7. Battery Pack Components Figure 6-8. Large Board Pin Addresses Figure 6-9. Card Contact, Board-Pin Relationship Figure 6-10. Switch Contacts (Sheet 1 of 2) Figure 6-10. Switch Contacts (Sheet 2 of 2) The only special circuits in the CE are in ROS for the differential (sense) amplifiers, sense latches, and array driver circuits. Because these circuits are internal to the SLT pluggable cards, circuit schematics are not required for maintenance. The ROS hardware repair is effected at the card level as described in heading 4.3.6 of this manual. Tables B-1 through B-7 and Figures B-1 through B-3 are provided to aid in diagnosing and repairing the CE. Table B-1. Conditions at End of I-Fetch ``` RR FORMAT Instruction in E Reg (all instruction bits). R1 Operand in A, B, and D Reg. R2 Operand in S, T. For Branch Instr. STC = 4 R1 Operand in S, T Reg. R2 Operand in A. B and D Res. RX FORMAT Instruction in E Reg (first 16 bits of instruction). R1 Operand in S, T. Operand Address in D (C(B2) + C(X2) + D2). Storage Reg for Operand given on last I-Fetch Cycle. RS, SI FORMAT Instruction in E Reg (first 16 bits of instruction). R1 Operand (if applicable) in S, T. Operand Address in D(C(B) + D). Storage Req for Operand given on last I-Fetch Cycle. SS FORMAT Instruction in E Reg. Destination Operand in S. T. Destination Address in D Reg. Logical Operand Address - C(B1) + D1 Divide Operand Address - C(B1) + D1 Dec. & Not Div. Operand Address - C(B1) + D1 + L1 Storage Req for Source Operand given on last I-Fetch Cycle. Source Address in IC = (IC in local store working reg) Logical + Mult + Div Address = C(B2) + D2 Dec. (Mult + Div) Address = C(B2) + D2 + L2 ``` Program Store Compare (ASC) has been made. | Function | Forced<br>Address | CLD Page | Block | |-------------------------------------|-------------------|----------------|----------| | All Zeros Test | F02, F03 | QY061 | Q6, Q7 | | All Ones Test | F00, F01 | QY061 | Q8, Q9 | | External Interrupt | 006 | QU001 | E1 | | Force Padder Full Sum (Scan) | 687 | GJ031 | N2 | | Invalid Ins'n Address | 002 | QTQ41 | J1 | | Paging Spec | 007 | QU001 | A3 | | I/O Interrupt | 300 | QU001 | Q1 | | Machine Check Interrupt | 00C | QU001 | A1<br>N2 | | Manual Control Stop | 026 | QY041 | A1 | | Power On Reset<br>Program Interrupt | 900 | QY041<br>QU001 | Li | | Program Store Compare | 004 | QY041 | Na. | | Pulse Mode Reset | 005 | QY051 | 61 | | Q Refill RX Formet | 030 | QY041 | NB | | Q Refill RX Format | 032 | QT041 | 36 | | Q Retill RX Format | 022 | QTQ41 | L.S | | Q Refill RX Format | 03A | QTQ41 | 37 | | Q Refill RS-SI Format | 034 | QT041 | N6 | | Q Refill RS-SI Format | 024 | QT041 | 07 | | Refill Shift Instruction | 020 | QJ001 | C1 | | Repeat Instruction | 028 | QY051 | G | | ROSAR Test | 988 | QY021 | G7 | | SAP Interrupt Delay | 02E | QU001 | A9 | | SCAN - Logout | 019 | QY001 | C1 | | SCAN - PTSC (360) | 680 | QY011 | N2 | | SCAN - MCW4 | 009 | QY031 | A1 | | SCAN - MASK | 011 | QY031 | E1 | | End Op | 800 | QY041<br>QY051 | G5 | | Storage Ripple<br>SVC Interrupt | 800 | QV051 | G1 | | System Reset | 003 | QY041 | C3 | | Time Clock Step, Ext Start, | 003 | U+041 | 63 | | Receive ATR, Ext Stop | 014 | QT041 | AI | | Wait Exception | 07A | QY051 | 07 | | Wait | 784 | QY051 | 08 | | IPL-Wait For Release | BAO | QY061 | 37 | | Diagnose - Keys to MCW | | | | | Address +B | 580 | QY001 | 04 | | Ripples IC and PADDL | 5C7 | QY051 | A9 | | Ripples IC and PADDL | | | | | 40-63 | 500 | QS101 | A8 | | Ripples Serial Adder and | | | | | F Reg | 83A | QY041 | Q3 | | Rippies D Reg | 4C4 | QY051 | 02 | | Ripples E Reg 8-15 | 839 | QY041 | A2 | | Ones to PADDL 32-63 | 782 | QY461 | N4 | | Ones to PADDL, D Reg | 891 | QY041 | 19 | | Ones to D and T Regs | 88F | QY041 | A5 | | Ones to E Reg 8-15 | 008 | QY041 | A1 | | Zeros to A, B, Regs and<br>AB CTR | 545 | QS001 | FA. | | Set CPU Marks | 98F | QY051 | J5 | | Logout (All Indicators | | 4.001 | | | Should Light) | A15 | QY001 | N2 | | Read LS per E 12-15 | 200 | QT001 | C3 | | Read LS per E 11-15 | 7CE | QY051 | N6 | | Write LS per E 11-15 | 7CF | QY051 | LG | | Blank Cycle, No gates should | (0.00) | | - | | be up and all errors on | | | | | roller 2 position 2 should | - 1 | | | | be able to be reset by the | - 1 | | | | CHK RESET pushbutton. | 582 | QY061 | N3 | | Scan - SCNT (FAA) | AD2 | QY011 | Q2 | | No SATR RESPONSE | B9A | QY001 | G2 | | (IPL) | | | | | Micro Diagnostic | FAA | AA001 | E2 | Table B-3. ROS Sense Amp Outputs | Bit | 0 | 10 | 20 | 30 | 40 | 50 | 60 | 70 | 80 | 90 | |-----|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | 0u | E182G10 | E1G2G10 | E184G10 | E1G4G10 | E186G10 | E1G6G10 | E282G10 | E2G2G10 | E284G10 | E2G4G10 | | 01 | J10 | 1u | J12 | 11 | G12 | 20 | E1C2G10 | E1H2G10 | E1C4G10 | E1H4G10 | E1C6G10 | E1H6G10 | E2C2G10 | E2H2G10 | E2C4G10 | E2H4G10 | | 21 | J10 | 3u | J12 | 31 | G12 | 4u | E1D2G10 | E1J2G10 | E1D4G10 | E1J4G10 | E1D6G10 | E1J6G10 | E2D2G10 | E2J2G10 | E2D4G10 | E2J4G10 | | 41 | J10 | 5u | J12 | 51 | G12 | 6u | E1E2G10 | E1K2G10 | E1E4G10 | E1K4G10 | E1E6G10 | E1K6G10 | E2E2G10 | E2K2G10 | E2E4G10 | E2K4G10 | | 61 | J10 | 7u | J12 | 71 | G12 | 8u | E1F2G10 | E1L2G10 | E1F4G10 | E1L4G10 | E1F6G10 | E1L6G10 | E2F2G10 | E2L2G10 | E2F4G10 | E2L4G10 | | 81 | J10 | 9u | J12 | 91 | G12 Table B-4. ROS Sense Latch Outputs | Bit | 0 | 10 | 20 | 30 | 40 | 50 | 60 | 70 | 80 | 90 | |-----|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | 0 | E3E2J13 | E3H2J13 | E3D4J13 | E3H4J13 | E3E6J13 | E3J6J13 | E286J10 | E3H6J11 | E206J12 | E2H6J09 | | 1 | J10 | J12 | J10 | J12 | J10 | J12 | J12 | 109 | J09 | J10 | | 2 | J11 | J10 | J11 | J10 | J11 | J10 | 109 | J12 | J10 | J12 | | 3 | J12 | J11 | J12 | J11 | J12 | J11 | J11 | J10 | J11 | J13 | | 4 | J09 | J09 | 309 | J09 | 109 | J09 | J13 | J13 | J13 | J11 | | 5 | E3F2J10 | E3J2J10 | E3E4J10 | E3J4J10 | E3F6J10 | E3K6J10 | E3F4J12 | E2L6J13 | E2E6J13 | E2K6J11 | | 6 | J09 | J09 | 309 | J09 | 109 | 109 | J09 | J11 | J10 | J12 | | 7 | J13 | J12 | J13 | J12 | J13 | J12 | J13 | J12 | J09 | J13 | | 8 | J12 | J13 | J12 | J13 | J12 | J13 | J11 | J10 | J12 | J09 | | 9 | J11 | J11 | J11 | J11 | J11 | J11 | J10 | J09 | J13 | J10 | ## Table B-5. Diagnose Kernels ## Table B-6 (a). Diagnose Instruction I<sub>2</sub> Field Bit Description | ie Diagnose | Kernels may be used in states | 3, 2, 1, or 0: | |-------------|-------------------------------|----------------| | Address | Function | CAS Page | | FDO | Logout Storage | 00171 | | FD1 | Reset Checks | 00171 | | FD2 | Logout Local Storage | 00181 | | FD3 | Set DAR Mask | 00181 | | FD4 | Store DAR | 00181 | | FD5 | Define Storage | 00181 | | FD6 | Store PIR | 00181 | | FD7 | Logout Registers | 00181 | | Bit | Use | | |-----|----------------------------------|--| | 8 | Defeat interleaving. | | | 9 | Defeat interleaving and reverse. | | | 10 | Diagnose FLT. | | ble B-6 (b). Diagnose Instruction MCW Bit Description | Bit | Use | |-------|--------------------------------------------------------------------------------------------------------------| | 0 | Reverse SAB tag parity. | | 1 | Start count on address compare. | | 2 | Reverse serial adder full-sum parity. | | 3 | Reverse mark parity. | | 4 | Reverse SAB PA. | | 5 | Reverse SAB PR. | | 6 | Log on count (conditional terminate for FLT). | | 7 | Expected response for FLT. | | 8-19 | ROS address. | | 20 | Disable interval timer. | | 21-31 | Count (for DE wrap quadword count,<br>bits 29-31 must be 0) | | 32-35 | Select SE for logout or DE for DE wrap<br>and DE force request. | | 36-39 | Select DG for DE wrap or DE force request<br>(if this field is all zero, all eight<br>DGs will be selected). | | 40-45 | Select CVG for DE wrap or DE force request. | | 46 | Reverse 'Normal op'. | | 47 | Force DG request, | | 48 | Prevent SAB bit 8 from setting invalid address. | | 49 | Roverse external register P 0-7. | | 50 | Reset check register bits. | | Addres | ss Function | CAS Pag | |--------|--------------------------------------------------------------------|---------| | 580 | Store Data Keys | QYOO | | 680 | | QY01 | | ADI | Logout FAA | 0004 | | AD: | 2 Scan-In | QY01 | | AD3 | Wrap DE | 0017 | | 010 | NEOP Block Used<br>when setting MCW<br>on 1 <sub>2</sub> Field Bit | QT041 | | XXX | Branch to any ROS address | | Table 8-7. 1052 Latches/Triggers | Name | FETOM Figures<br>FEMDM Diagrams | ALD | |--------------------------|---------------------------------|--------| | Address In | 6-29, 6-32 | PG 10 | | Attention Status | 6-33 | PG 13 | | Binary Trigger | Figure C-14 | PG 70 | | Bus Out Check | 6-33 | PG 02 | | Busy Condition | 6-30, 6-31 | PG 12 | | Cam Control | Figure C-5 | PG 641 | | Cancel | | PG 42 | | Carrier Return | 6-31 | PG 63 | | Carrier In Motion | 7.25.20 | PG 64 | | CE Mode | | PG 701 | | Channel End | 6-31 | PG 13 | | Command Chaining | 1.0000 | PG 121 | | Command Reject | 6-33 | PG 141 | | Device End | 6-31 | PG 131 | | End of Line | 6-31 | PG 641 | | Enter | 100000 | PG 42 | | Equipment Check | 6-33 | PG 02 | | Inhibit Carrier Return | 6-31 | PG 15 | | Initial Select | 6-29 | PG 101 | | Upper/Lower Case | 6-31 | PG 611 | | Operational In | 6-29, 6-32 | PG 101 | | Operational In Interlock | 6-29 | PG 101 | | Printer Busy | 6-31 | PG 641 | | Printer Cycle | Viewer. | PG 641 | | Read Command | 6-29 | PG 15 | | Ready | 6-31.6-33 | PG 621 | | Request PB Interlock | 6-33 | PG 621 | | Sense Command | 6-29 | PG 151 | | Service In | 6-30, 6-32 | PG 111 | | Service Request | 6-29, 6-32 | PG 111 | | Shift Change | Figure C-8 | PG 611 | | Status In | 6-29 | PG 111 | | Status Stacked | 6-31 | PG 121 | | Ston | 6-31 | PG 121 | | Store Device In | 6-31 | PG 621 | | Store Request | 6-33 | PG 621 | | Test I/O | 6-29 | PG 141 | | Unit Check | 6-33 | PG 131 | | Unit Exception | 6-33 | PG 131 | | Write Command | 6-29 | PG 151 | Figure B-1. ROSAR and ROS Driver Location Chart (PLUG SIDE) Plug decode and generate sections for the same address. ALC ALD: PG 031 ZP 070-090 Jumper every bit for either 0 or 1. Plus for old sority. Example: For address 3 9 (hex) 0 0 1 1 1 0 0 1 1 (bloory) 0 1 2 3 4 5 6 7 P (bit number 0 1 2 3 4 5 6 7 P (bit number) Jumper center to 1 (right) for bits 2, 3, 4, 7, and P. Jumper center to 1 (right) for bits 2, 3, 4, 7, and F Jumper center to 0 (left) for bits 0, 1, 5, and 6. Figure B-2. Address Card Layout for 1052 Adapter | Unit Address | Phys PSBAR | PSBAR Channel<br>Address | Spore I, O Op<br>Code*** | | |------------------------------------------------|---------------------------------|--------------------------|--------------------------|--------------------------| | 0 | P 8 | P 16 19 20 | 23 P 24 28 29 3 | 1/O Op<br>1PL | | | | Chonnel | | , | | Unit Address * | Phys PSBAR** | PSBAR Address | Not Used | IPL | | | | | | _ | | Not Used | Phys PSBAR | PSBAR IOCE N | | Permit | | шшш | PIIIIII | , 1111 | , 111111 | I/O Internant and Lagour | | | | | | , | | Stote SCON 1 0 0 1 1 2 3 4 5 | SE SE<br>P 1 2 3 4 5 6 7 8 | P 9 10 1 2 3 | 4 P 1 2 | SCON<br>Mask | | † Spere bit on 90200 System, | Inhibit - DE - stop bit on 9020 | € System. | | | | SE 1 SE 2 | P _ SE3 SE4 | P SE 5 SE 6/DE | 1 P SE7/DE2 SE8/DE3 | ATR 1 | | | | 16 | 24 3 | 1 | | | | | - | 1 | | SE 9/DE 4 SE 10/DE 5 | | P Not Used | P Not Used | ATR 2 | | 0 | | 16 | 24 3 | ī | | Key | PSW | Address | 0 0 1 0 | Stort I/O | | | | P | PILITIE | Processor | Figure B-3. External Register Formats Figure C-1, below, is a removable chart that may be completed with applicable information and kept with the CE for future reference. | Marg/Meter Sel<br>Switch Position | Margin<br>Status | Actual +<br>Voltage | Measurement<br>Location | Indicated Voltage | |-----------------------------------|------------------------|---------------------|-------------------------|-------------------| | ROS LOCATE<br>[PS11] | Nominal<br>High<br>Low | 20V<br>7V | Gate C/D<br>Upper 6 | | | GATE A<br>[PS16] | Nominal<br>High<br>Low | 6.5V<br>5.5V | 02A C1G2 B11 | | | GATE B<br>[PS15] | Nominal<br>High<br>Low | 6.5V<br>5.5V | 02B B4G6 B11 | | | GATE C<br>[PS8] | Nominal<br>High<br>Low | 6.5V<br>5.5V | 02C D3G2 B11 | | | GATE E<br>[PS7] | Nominal<br>High<br>Low | 6.5V<br>5.5V | 02E 84G6 811 | | | GATE K and L<br>(PS5) | Nominal<br>High<br>Low | 6.5V<br>5.5V | 02K C2G2 B11 | | Calibrated by CE Serial Number Figure C-1. System Control Panel Voltmeter Calibration Chart <sup>+</sup>Measure according to test procedure, heading 6.3, ++Set by optimization procedure, heading 4.9. | AC Power Distribution 5-3 (Fig. 5-1) | CCW: | |------------------------------------------------------|---------------------------------------------------------------| | Address Card for 1052 Adapter B-7 (Fig. B-2) | Displaying 2-16 | | Address Compare Stop: | Manually Storing 2-16 | | Procedure 2-15 | CE Latch Card 4-35 | | Switch 2-11 | Channel Control Word (see CCW) | | Address Keys 2-3 | Charge Circuit, Battery 5-23 (Fig. 5-10) | | Adjustments: | Circuit Levels 1-5, 1-6 (Fig. 1-2) | | Battery Charging Rate 5-19 | CLD Index 4-37 | | Line Sense and Switching Circuit 5-28 | Cleaning ROS Bit Planes 4-26 | | On-Battery Time 5-26 | Clearing Main Storage 2-16 | | Regulator Output 5-2 | Clearing the Wait Bit 4-35 | | ROS Optimization 4-21 | Clock Timing, Basic 4-22 | | Voltage Limit Stop 5-7 | Command Address Word (see CAW) | | 1052 Singleshot 4-22 | Configuration, Manual 4-19 | | ALD Index 4-37 | Console Controls 2-1 | | Alignment of ROS Bit Plane 4-28 | Console Operating Procedure 2-12 | | "Ax". Overvoltage 5-7 | Console Pushbutton, Repetitive Operation 4-35 | | , | Control Panels 2-1 | | Battery Backup: | Control Panel Switch Enabling 2-2 (Table 2-1) | | Bootstrap Supply 5-29 (Fig. 5-12) | Control Words: | | Charge Circuit 5-23 (Fig. 5-10) | CAW 2-16 | | Charge Indicator 5-24 | CCW 2-16 | | Charger, Description 6-6 (Fig. 6-5) | Controls, Console 2-1 | | Cut-In Condition 5-28 | Controls, Console 2-1 Controls, Operating and Maintenance 2-1 | | Description 5-19, 5-20 (Fig. 5-7), 5-22 (Fig. 5-9) | Converter/Inverter: | | Interconnections 5-21 (Fig. 5-8) | | | Special Tools 5-27 | Connector Loading 5-11 (Fig. 5-4) | | Battery Pack: | Failures 5-9 | | Component Locations 5-25 (Fig. 5-11), 6-8 (Fig. 6-7) | Fuses 5-9 | | Removal and Replacement 5-27 | Layout 5-11 (Fig. 5-4) | | Test 5-24 | Replacement 5-12 | | Battery Package 5-19, 6-7 (Fig. 6-6) | SCR Gate Signals 5-9, 5-10 (Fig. 5-3) | | Battery Tray: | Data Keys 2-3 | | Removal and Replacement 5-28 | DC Power Distribution 5-5 (Table 5-1a), 5-6 (Table 5-1b) | | Test 5-26 | DC Return Bus 4-2 | | Bias, ROS (see ROS Optimization) | Debugging Procedure, ROS 4-21 | | Bit Plane, ROS: | DEFEAT INTERLEAVING Switch 2-10 | | Alignment 4-28 | Delay Line Timing 4-20 | | Cleaning 4-26 | | | Contamination 4-5 | DE Wrap Bus 1-5 | | Installation 4-26 | Diagnose Instruction: | | | Diagnose Kernels B-4 (Table B-5) | | Registration 4-28 | Discussion 1-5 | | Removal 4-26 | MCW Bit Description B-4 (Table B-6) | | Spider Torque 4-26, 4-27 (Fig. 4-14) | Diagnostic, Microprogram 1-5, 4-37 | | Board Assignments 6-3 (Fig. 6-2) | Diagnostic Programs 1-5, 4-17 | | Board Repair and Replacement 4-26 | DISABLE INTERVAL TIMER Switch 2-2 (Table 2-1), 2-10 | | Bootstrap Power Supply: | Display: | | Description 5-29 (Fig. 5-12), 5-31, 6-6 (Fig. 6-5) | CAW 2-16 | | Voltage Measurements 5-31 | CCW 2-16 | | Branching, Rate ROS 4-13 | Floating-Point Registers 2-15 | | Bus, Laminar, Locations 6-5 (Fig. 6-4) | General Registers 2-15 | | Cable Dress, ROS 4-9 | Main Storage 2-15 | | Calibration Chart, Voltmeter C-1 (Fig. C-1) | PSW 2-14 | | CAS (see CLD) | Distribution: | | | AC Power 5-3 (Fig. 5-1) | | CAS Logic Diagram (see CLD) CAW: | DC Power 5-5 (Table 5-1a), 5-6 (Table 5-1b) | | | | | Displaying 2-16 | Edited Logout 1-4 | | Storing Manually 2-16 | | | ELEMENT MPO Pull Switch:<br>Discussion 2-2 (Table 2-1), 2-3 | Large Board Assignment 6-3 (Fig. 6-2)<br>Large Board Pin Layout 6-9 (Fig. 6-8) | |----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | Reset 2-13 | Latch Card, CE 4-35 | | Emergency Power-Off 2-13 | Late ROS Branching 4-13 | | Enabling Control Panel Switches 2-2 (Table 2-1)<br>E-Register Parity Checks 4-31 | Layouts: | | | Address Cards for 1052 Adapter B-7 (Fig. B-2) | | External Register Formats B-8 (Fig. B-3) | Card Contact, Board-Pin Relationship 6-10 (Fig. 6-9) | | Floating-Point Register Loading and Display 2-15 FLT's (Fault Locating Tests): Determining Trigger Being Tested 4-35 | Laminar Bus Terminal Board 6-5 (Fig. 6-4)<br>Large Board Pin Addresses 6-9 (Fig. 6-8)<br>ROS 6-4 (Fig. 6-3) | | Discussion 4-14 General 4-14 | Levels, Circuit 1-5, 1-6 (Fig. 1-2)<br>Line Sense and Switching Circuit: | | Hardcore Repair 4-14 | Adjustment 5-28 | | One-Cycle Repair 4-15 | Description 5-30 (Fig. 5-13) | | Operating Procedure 2-17 | Loading Floating-Point Registers 2-8 | | Sync Points 4-16 (Fig. 4-6), 4-18 (Fig. 4-8) | Loading General Registers 2-7<br>Local Storage: | | Timing 4-16 (Fig. 4-7) | Displaying and Loading General Registers 2-7 | | Zero-Cycle Repair 4-14<br>Zero-Cycle Tests 4-14 | Displaying and Loading Floating-Point Registers 2-8 | | Forced ROS Addresses B-2 (Table B-2) | Ripple Tests 4-2 | | Frame Grounds 4-9 | Locations 6-2 (Fig. 6-1) | | Frequency Alteration Switch 2-2 | Log Data Indicators, Visual Display of 4-30 | | Full-Sum Checks, Serial Adder 4-33 (Fig. 4-18) | Logical Instructions 1-18 (Table 1-4) | | Gate Locations 6-2 (Fig. 6-1) | Logic Diagram Index 1-26 | | General Registers, Loading and Displaying 2-15 | Logout: | | Ground Loops: | Analysis 1-5 | | Check for 4-20 | Edited 1-4<br>Manual 2-14 | | Resulting in Noise 4-9 | | | Half-Sum Checks, Parallel Adder 4-34 (Fig. 4-19) | Magnetic-Amplifier Regulator: | | Hardcore Repair 4-3 | Discussion 5-12 | | Hardcore Tests (see also ROS Tests, FLT's) 4-2 | Overvoltage 5-12<br>Resistances 5-15 (Fig. 5-6) | | Hardware Repair, ROS 4-5 | Undervoltage 5-12 | | Hardware Tests, ROS 4-4 | Main Storage: | | Humidity, Effect on Noise 4-9 | Clear Procedure 2-16 | | IC, Manual Setting 2-14 | Display Procedure 2-15 | | 1-Fetch, Conditions at End of B-1 (Table B-1) | Ripple Tests 4-1 | | Imprecise Interrupts, Analyzing 4-37 | Store Procedure 2-16 | | Index: | Maintenance Concepts: | | ALD 4-37 | CE 1-4 | | CLD 4-37 | System 1-1<br>Maintenance Controls 2-1 | | Indicators and Switches (see also specific indicator or switch.) 2-1 Indicators, Roller 2-4 (Table 2-2) | Maintenance Facilities: | | Initial Program Load (see IPL) | Off-Line 1-1 | | Input/Output (see I/O) | On-Line 1-1 | | Inspection: | Maintenance Programs: | | PM 3-1 | FLT's (Fault Locating Tests) 1-1, 1-4 | | Power 5-2 | Diagnostic Tests 1-4 | | Instruction Counter (see IC) Instruction Stepping 2-14 | Maintenance Strategy, System 1-3 (Fig. 1-1)<br>Maintenance Subsystem: | | Interlocks, Power 5-7 | Manual Configuration 4-19 | | INTERLOCK Switch, SYSTEM 2-1 | Requesting 2-17 | | Interruption, Program 1-4 | Use of 1-5 | | Interrupts, Analyzing Imprecise 4-37 | Margin: | | INTERVAL TIMER Switch, DISABLE 2-2 (Table 2-1), 2-10 | Active Indicator Switch Adjustment 5-7 | | I/O Scoping Loop 4-36 (Fig. 4-20) | Controls 2-1, 2-2 (Table 2-1) | | IPC (Initial Program Load): | Indicators 2-1 | | Subsystem 2-13 | MARGIN/METER SEL Switch 2-1, 2-2 (Table 2-1) | | System 2-13 | Marginal Checking: | | Keys: | Discussion 5-2 | | Address 2-3 | Potentiometer Adjustment Limits 5-8 (Fig. 5-2)<br>ROS (see ROS Optimization) | | Data 2-3 | Microprogram Diagnostic 1-5, 4-37 | | Laminar Bus Locations 6-5 (Fig. 6-4) | Multiple Drive Line Selection 4-13 | | Lamp Test 4-20 | M. D. D. D. Dewellon T.13 | | Noise, Electrical 4-9 | Overcurrent Sensing 5-7 | |---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | OEAP (Operational Error Analysis Program) 1-1<br>Off-Line Maintenance: | Overvoltage Trip Adjustment 5-7 Protection Circuits 5-7 | | Discussion 1-4 | Regulator Output Adjustment 5-2 | | Facilities 1-1 | Thermal Sensing 5-9 | | On-Battery Time Adjustment 5-26 | Troubleshooting 5-7<br>Visual Inspection and Cleaning 5-2 | | On-Line Maintenance:<br>Discussion 1-4 | Voltage Sensing Circuits 5-7 | | Facilities 1-1 | Power-Off Procedure 2-13 | | Operating and Maintenance Controls 2-1 | Power-On Procedure 2-12 | | Operating Procedures: | PREV ADR A (Previous Address in PROSARA) 4-2<br>Preventive Maintenance 3-1 | | Address Compare Stop 2-15 | Program Interruption 1-4 | | Displaying CAW 2-16<br>Displaying CCW 2-16 | PSW (Program Status Word): | | Displaying Floating-Point Registers 2-15 | Display Procedure 2-14 | | Displaying General Registers 2-15 | Restart: | | Displaying PSW 2-7 | Subsystem 2-14<br>System 2-14 | | Emergency Power-Off 2-13 | PULSE MODE Switch 2-10 | | Loading Floating-Point Registers 2-15<br>Loading General Registers 2-15 | Pushbutton, Repetitive Operation 4-35 | | Manual IPL 2-13 | Pushbutton (see Switches and Indicators) | | Manually Storing CCW 2-16 | RATE Switch 2-11 | | PSW Restart 2-14 | Read All 1's: | | Resetting CPU Logic Checks 2-6 | Local Storage 4-2 | | Resetting the System 2-6<br>Restarting the CE 2-13 | Main Storage 4-1 | | Setting IC 2-14 | Read-Only Storage (see ROS)<br>Registers, Floating-Point (see Floating-Point Registers) | | Stopping the CE 2-13 | Registers, General (see General Registers) | | Storing CAW 2-16 | Registration of ROS Bit Planes 4-28 | | Turning CE Power Off and On 2-12, 2-13 | Regulators: | | Optimization, ROS 4-21 | Magnetic-Amplifier Type (see Magnetic-Amplifier Regulate | | Oscilloscope, Service Techniques 4-35<br>Overcurrent Sensing Circuits 5-7 | Maintenance 5-9 Output Voltage Adjustment 5-2 | | Overvoltage: | Overvoltage Trip Adjustment 5-7 | | In Magnetic-Amplifier-Type Regulators 5-7, 5-10 | Replacement 5-13 | | In SCR-Type Regulators 5-7, 5-10 | SCR Type (see SCR Regulator) | | Protection 5-7 | Troubleshooting 5-7 | | Regulator Trip Adjustment 5-7 | Voltage Limit Stop Adjustment 5-7<br>Removals: | | Panel Meter 2-1 | Battery Pack 5-27 | | Panels, Control 2-1<br>Parallel Adder Half-Sum Checks 4-34 (Fig. 4-19) | Battery Tray 5-28 | | Parity Checking, ROS 4-2 | Boards 4-26 | | Parity Checks: | Converter/Inverter 5-12 | | E-Register 4-31 (Fig. 4-16) | General 4-26 | | Multiplier Decode 4-32 (Fig. 4-17) | ROS Bit Plane 4-26<br>REPEAT INSN Switch 2-10 | | Parallel Adder Half-Sum 4-34 (Fig. 4-19)<br>ROS 4-2, 4-13 | Repeat ROS Address Switch (ROS ADDRESS Switch) 2-11 | | ROS, Intermittent 4-13 | Repetition of Selected ROS Word 4-35 | | Physical Layout (see Layout) | Repetitive Console Pushbutton Operation 4-35 | | PM (Preventive Maintenance) 3-1 | Replacement: | | Power: | Battery Pack 5-27 | | Bootstrap Supply 5-29 (Fig. 5-12) | Battery Tray 5-28 | | Block Diagram 5-20 (Fig. 5-12) | Boards 4-26<br>Converter/Inverter 5-12 | | Charge Indicator 5-24 | Resetting CE Error Checks 2-13 | | Component Locations 5-25 (Fig. 5-11) | Resetting the CE 2-13 | | Interconnections 5-21 (Fig. 5-8) | Restart from Initial PSW 2-14 | | Pack Test 5-24 | Restarting the CE 2-13 | | Special Tools 5-27<br>Tray Test 5-26 | Rewind Tape Drive Procedure 2-16 | | Prime: | Ripple Tests: | | AC Distribution 5-5 (Fig. 5-1) | Local Store 4-2<br>Main Storage 4-1 | | Converter/Inverter 5-9, 5-11 (Fig. 5-4) | Roller Switches 2-4 (Table 2-2) | | DC Distribution 5-5 (Table 5-1) | ROS: | | Layout 6-2 (Fig. 6-1) | Address Compare Stop (ROS ADDRESS Switch) 2-11 | | Augustinent Frocessie T-21 | marciothis +7 (1 ig. +2) | |-------------------------------------------------------------|---------------------------------------------------------------------------------| | All 0's, all 1's Word Test 4-3 | Sense Amplifier, ROS (see ROS Sense Amplifier) | | Array Driver Locations B-6 (Fig. B-1) | Sensing, Overcurrent 5-7 | | Array Resistance Checks 4-9, 4-10 (Fig. 4-3) | Sensing, Thermal 5-9 | | Array Shorts 4-9, 4-10 (Fig. 4-3) | Sensing, Voltage 5-7 | | Bit Plane: | Serial Adder Full-Sum Checks 4-33 (Fig. 4-18) | | Alignment 4-28 | Service Aids: | | Cleaning 4-26 | Analyzing Imprecise Interrupts 4-37 | | Contamination 4-5 | CE Checks, Determining Failing ROS Cycle 4-29 | | Installation 4-26 | Clearing the Wait Bit 4-35 | | Registration 4-28 | Determining Trigger Being Tested by FLT 4-35 | | Removal 4-26 | E-Register Parity Checks 4-31 (Fig. 4-16) | | | I/O Scoping Loop 4-35 | | Torque Sequence 4-27 (Fig. 4-14) | Multiplier Decode Parity Checks 4-32 (Fig. 4-17) | | Branching, Late 4-13 | | | Cable Dress 4-9, 4-11 (Fig. 4-4), 4-12 (Fig. 4-5) | Oscilloscope Service Techniques 4-35 | | Debugging Procedure 4-21 | Parallel Adder Half-Sum Checks 4-34 (Fig. 4-19) | | Drive Line Connector Board 4-12 (Fig. 4-5) | Repetitive Console Pushbutton Operation 4-35 | | Extra (Picked) Bits 4-9, 4-13 | Serial Adder Full-Sum Checks 4-33 (Fig. 4-18) | | Hardcore 2-17, 4-2 | Stop-Loop Failures 4-29 | | Hardcore Repair 4-3 | Stop on ROS Address Compare (ROS ADDRESS Switch) 2-11 | | Hardware Repair 4-5 | Troubleshooting Flowcharts 4-29 | | Intermittent Failures 4-13 | Service Techniques using the Oscilloscope 4-35 | | Late Branching 4-13 | Set Instruction Counter 2-14 | | Lead Dress 4-9, 4-11 (Fig. 4-4), 4-12 (Fig. 4-5) | Shmoo Graph (see also ROS Optimization) 4-23 (Fig. 4-10), 4-24 | | | (Fig. 4-11, 4-12) | | Missing (Dropped) Bits 4-5, 4-9 | Shmoo, ROS (see ROS Optimization) | | Multiple Drive Line Selection 4-13 | Signal to Frame Ground Shorts 4-20 | | Optimization 4-21 | Singleshot Adjustment, 1052 . 4-22 | | Parity Check, Intermittent 4-13 | | | Parity Checking 4-2, 4-13 | Singleshot Timing 4-20 | | Parity Checks in Wait State 4-13 | SLT Board Assignment 6-3 (Fig. 6-2) | | Repetition of Selected ROS Word 2-11, 4-35 | SLT Board Pin Layout 6-10 (Fig. 6-12) | | Resistance Chart 4-10 (Fig. 4-3) | SLT Board Repair and Replacement 4-26 | | Sense Amplifier: | SLT Card to Board Contact 6-10 (Fig. 6-9) | | Average/Weak/Strong Waveforms 4-25 (Fig. 4-13) | SLT Large Board Removal 4-26 | | Discussion 4-5 | Special Tools, Battery 5-27 | | Distorted Output 4-5 | Stop-Loop Failures 4-29 | | Input Resistances 4-10 (Fig. 4-3) | Stop on ROS Address Compare (ROS ADDRESS Switch) 2-11 | | Missing Output 4-5 | Stopping the CE 2-13 | | Waveforms 4-7 (Fig. 4-2), 4-23 (Fig. 4-9), 4-25 (Fig. 4-13) | oropping and CD 2 TV | | Weak Outputs 4-5 | Storage: | | | Clearing Main Storage 2-16 | | Strobe 4-5, 4-21 | Main, Displaying and Storing 2-16 | | Tests: | Ripple Tests 4-1 | | All 0's, all 1's Word Test 4-3 | Storage Checks 4-20 | | Discussion 4-2 | Storage, Local (see Local Storage) | | Hardware Tests 4-4 | | | Word Tests (see also Scan-In Operations, Logout) 4-3 | Storage, Read-Only (see ROS) | | Timing 4-20, 4-21 | Storage Ripple Tests: | | Torque Sequence 4-27 (Fig. 4-14) | Local Storage 4-2 | | Word Repetition 2-11, 4-35 | Main Storage 4-1 | | Word Tests 4-3 | Storing CCW 2-16 | | | Strobe, ROS (see also Timing Checks) 4-5, 4-21 | | OSAR (Read-Only Storage Address Register) 4-2 | Subsystem 1-5, 2-17 | | cope Sync Signals 1-6 | Switch Contacts 6-11 (Fig. 6-10) | | COPEX Timings 4-17, 4-18 (Fig. 4-8) | Switch Enabling, Control Panel 2-2 (Table 2-1) | | coping Loop for I/O 4-36 (Fig. 4-20) | Sync Points for FLT Zero-Cycle Tests 4-16 (Fig. 4-6) | | CR Gate Signals, Converter/Inverter 5-9, 5-10 (Fig. 5-3) | Sync Signals 1-6 | | CR Regulator: | | | | System Interlock Switch 2-1 | | Discussion 5-12 | System Maintenance Concepts 1-1 | | Overvoltage 5-12 | System Maintenance Strategy 1-3 (Fig. 1-1) | | Resistances 5-14 (Fig. 5-5) | | | | Tape Drive Rewind Procedure 2-16 | | Undervoltage 5-12 | | | elect Bus Base Drive: | Terminal Boards, Laminar Bus, Location 6-5 (Fig. 6-4) | | elect Bus Base Drive:<br>General 4-5 | Test Number Comparison 4-3 | | lelect Bus Base Drive: | Test Number Comparison 4-3 Test Sumber Comparison 4-3 Tests (see Specific Test) | | Select Bus Base Drive:<br>General 4-5 | Test Number Comparison 4-3 | | Delay Line 4-20 | |--------------------------------------------| | SCOPEX 4-18 (Fig. 4-8) | | Singleshot 4-20 | | 1052 Singleshot 4-22 | | TN (Test Number) 4-3 | | Forgue Sequence, ROS 4-27 (Fig. 4-14) | | Froubleshooting: | | Converter/Inverter 5-9 | | Flowcharts 4-29 | | Power Supply Protection Circuits 5-7 | | Regulators 5-9 | | Undervoltage: | | Check Switches 5-7 | | In Magnetic-Amplifier-Type Regulators 5-12 | | In SCR-Type Regulators 5-12 | Protection 5-7 Voltage: Adjustments 5-2 Checks 5-2 Timing: Limit Stop Adjustment 5-7 Marginal Orcheid, Johnson 5-2 Regulated Origin Adjustment 5-2 Violenter Callettania Chart Cl (Fig. Cl) Violenter, Paul 2-1 Weither, Paul 2-1 Weither, Paul 2-1 ROS Aury Dine 4-7 (Fig. 4-2) ROS Aury Dine 4-7 (Fig. 4-2) (Fig. 4-1) Weither, Paul 2-1 P Zero-Cycle Tests (see FLT's) Zero Detection 4-4, 4-6 (Fig. 4-1) 1052 Adapter: Address Card Layout B-7 (Fig. B-2) Latches/Triggers B-5 (Fig. B-7) Singleshot Adjustment 4-22 360 MODE Pushbutton 2-3