

SY34-0084-0 File No. S1-07

IBM Series/1 4966 Diskette Magazine Unit and Attachment Feature Theory Diagrams



# First Edition (February 1979)

Use this publication only for the purpose stated in the Preface.

Changes are periodically made to the information herein; any such changes will be reported in subsequent revisions or Technical Newsletters.

Publications are not stocked at the address given below. Requests for copies of IBM publications should be made to your IBM representative or the IBM branch office serving your locality.

This publication could contain technical inaccuracies or typographical errors. A form for readers' comments is provided at the back of this publication. If the form has been removed, address your comments to IBM Corporation, Systems Publications, Department 27T, P.O. Box 1328, Boca Raton, Florida 33432. IBM may use and distribute any of the information you supply in any way it believes appropriate without incurring any obligation whatever. You may, of course, continue to use the information you supply.

© Copyright International Business Machines Corporation 1979

This manual describes the IBM Series/1 4966 Diskette Magazine Unit and Attachment Feature.

This manual is designed to be used in the classroom as an aid in teaching those who are to be involved in the maintenance of the 4966. This manual may also be used in the field as a recall document.

This publication contains four chapters.

- Chapter 1 describes the:
- 4966 diskette unit
- Diskette magazine
- Data specifications
- Data flow
- Diskette format, which includes diskette tracks, cylinder, and sectors

Chapter 2 contains a description of the 4966 mechanical component operations.

Chapter 3 describes the circuits for the 4966 attachment diskette unit drive and diskette unit moveable carriage.

Chapter 4 contains a detailed description of the Series/1 machine-level language I/O programming for the 4966.

Sequence charts and diagrams are intended for instructional purposes only and are not to be used in troubleshooting procedures. The 4966 machine logic diagrams (MLDs) are to be used in diagnosing problems not found using the maintenance analysis procedures (MAPs) that accompany the 4966 Maintenance Information manual.

# **Related Publications**

- IBM Series/1 4953 Processor and Processor Features, 4959 Input/Output Expansion Unit, 4999 Battery Backup Unit Theory Diagrams, SY34-0042
- IBM Series/1 4955 Processor and Processor Features, 4959 Input/Output Expansion Unit, 4999 Battery Backup Unit Theory Diagrams, SY34-0041
- IBM Series/1 4966 Diskette Magazine Unit and Attachment Feature Maintenance Information, SY34-0085
- IBM Series/1 4966 Diskette Magazine Unit . Parts Catalog, S134-0035
- IBM Series/1 Model 5 4955 Processor and Processor Features Description, GA34-0021
- IBM Series/1 Model 3 4953 Processor and • Processor Features Description, GA34-0022
- IBM Series/1 4966 Diskette Magazine Unit Description, GA34-0052
- IBM Series/1 User's Attachment Manual, GA34-0033
- IBM Diskette General Information, GA21-9182



# Preface

SY34-0084 iv

Legend vii

Chapter 1. Introduction 1-1 General Description 1-2 Basic Data Flow 1-3 Maintenance 1-3 Specifications 1-3 Diskette 1-4 Magazine 1-4 Diskette Format 1-5 Cylinders 1-5 Sectors 1-5

# Chapter 2. Functional Units 2-1

Diskette Drive 2-2 AC Drive 2-2 Head/Carriage Stepper Drive 2-3

# Carriage Assembly 2-4

Picker/Cam Assembly 2-5
Picker Operating Sequence-Machines With the Stripper Assembly 2-6
Load Diskette 2-6
Unload Diskette 2-8
Picker Operating Sequence-Machines Without the Stripper
Assembly 2-10
Load Diskette 2-10
Load Diskette 2-10
Stepper Motor 2-11
Stepper Motor Operation 2-11
LED/PTX Assemblies 2-12
Read/Write Heads 2-12
Writing 2-12

# Bit Cells 2-13

Reading 2-13

Chapter 3. Circuit Functions 3-1

# Attachment and Diskette Unit 3-2

Attachment Feature Card 3-3 Processor I/O Channel to Attachment Lines 3-3 Data Bus (Bits 0-15) 3-3 Cycle-Steal Request In 3-3 Address Bus (Bits 0-15) 3-3 Request In Bus (Bits 0-15) 3-3 Address Gate 3-3 Address Gate Return 3-3 Data Strobe 3-3 System Reset 3-3 Power-On Reset 3-3

Halt or MCHK 3-5 Poll, Poll Prime, Poll Propagate 3-5 Poll Return 3-5 Poll ID (Bits 0-4) 3-5 Initiate IPL 3-5 IPL 3-5 Service Gate 3-5 Service Gate Return 3-5 Cycle-Steal Status Bus (Bits 0-3) 3-5 Cycle Input Indicator 3-5 Cycle Byte Indicator 3-5 Condition Code In (Bits 0-2) 3-5 Command Lines 0 through P 3-5 500K Hz Oscillator 3-5 Attachment Feature 3-6 Control Card and Driver Board 3-8 Multiplexing of Signal Lines 3-9 Attachment to Diskette Unit Lines 3-9 Status Lines A through D (From Device) 3-9 Access Lines 0 through 3 (To Device) 3-9 Switch Filter (To Device) 3-9

Inner Tracks (To Device) 3-9 Select Head (To Device) 3-9 Write Data (To Device) 3-9 Erase/Write Current Sense (From Device) 3-9 Diskette 2 Sense (From Device) 3-9 Index (From Device) 3-9 Erase Gate (To Device) 3-9 Write Gate (To Device) 3-9 File Data (From Device) 3-9 Autoloader Wrap (From Device) 3-9 Cover Open 3-9 VFO Card 3-10 Standardized Data 3-10 Standardized Clock 3-10 4F Clock Phase 1 3-10 VFO Data Sync 3-10 Stepper Motors 3-11

Operating Sequences3-12Moveable-Carriage Mode3-12Drive-Station Mode3-12

# Chapter 4. Operations 4-1

Operations 4-2 Direct Program Control (DPC) 4-3 Prepare 4-4 Read ID 4-4 Device Reset 4-4 Halt I/O 4-4 Cycle Steal 4-5 Start 4-6 DCB Word 0-Control Word 4-6 DCB Word 1-Parameter Word 1 4-15 DCB Word 2-Parameter Word 2 4-15 DCB Word 3-Parameter Word 3 4-15 DCB Word 4-Residual Status Block Address 4-15 DCB Word 5-Chaining Address 4-15 DCB Word 6-Byte Count 4-15 DCB Word 7-Data Address 4-15 Start Cycle Steal Status 4-16 Word 0-Residual Address 4-16 Word 1-Residual Count 4-16 Word 2-Retry Counts Word 1 4-16 Word 3-Retry Counts Word 2 4-16 Word 4-Retry Counts Word 3 4-16 Word 5-Special Diagnostic Word 4-16 Word 6-Error Status Word 1 4-16 Word 7-Error Status Word 2 4-17 Word 8-Moveable Carriage Status Word 1 4-17 Word 9-Moveable Carriage Status Word 2 4-17 Word 10-Last DCB Address 4-17 Word 11-Current Diskette Position/Head/Cylinder 4-17 Word 12-Previous Diskette Position/Head/Cylinder 4-17 Start Cycle Steal Diagnostic 4-17 Condition Codes and Status Information 4-18

Condition Codes 4-18 Operate I/O Instruction 4-18 Interrupt 4-18 Status 4-18 Interrupt Identification Word 4-18 Resets 4-18 IPL 4-20

Index X-1

# Contents

#### SY34-0084 vi





# Legend

信息的前提的正式问题



Output from controller.

Input to controller.

On-page connector

Indicates connection between two parts of the same page. Arrow leaving symbol points (line-of-sight) to correspondingly-numbered symbol.

Indicates connection between diagrams located on separate pages. Location of correspondingly-lettered symbol shown adjacent.

Terminal

Indicates beginning or end of event.

Process

Indicates a major function or event.

Annotation

Gives descriptive comment or explanatory note.

#### Decision

Indicates a point in a flowchart where a branch to alternate paths is possible.

Chapter 1. Introduction 1-1 General Description 1-2 Basic Data Flow 1-3 Maintenance 1-3 Maintenance 1-3 Specifications 1-3 Diskette 1-4 Magazine 1-4 Diskette Format 1-5 Cylinders 1-5 Sectors 1-5

.

# Chapter 1. Introduction

east

# **General Description**

The IBM 4966 Diskette Magazine Unit is a direct access, read/write, data storage device that uses the flexible magnetic diskette for data entry, data exchange, and data storage. It is compatible with existing IBM diskette units.

The 4966 attaches to the Series/1 with the 4966 Diskette Magazine Unit Attachment Feature. Location of the attachment feature card, which controls the transfer of information between the processor I/O channel and the 4966, may be in any of the following system units:

- IBM Series/1 Model 5, 4955 Processor
- IBM Series/1 Model 3, 4953 Processor
- IBM Series/1 4959 Input/Output Expansion Unit

The 4966 moveable carriage bed can hold two removeable magazines, each containing ten diskettes, and three diskettes in individual slots. The 23 diskettes can be read or written in any order as determined by the programming.

The diskette drive has a continuously turning spindle that engages the diskette. A stepper motor positions the read/write heads over the tracks.

Commands from the channel initiate the read, write, and seek operations in addition to performing various control functions. Records on the diskette are referenced from an index hole in the diskette.

Some typical uses include the temporary or permanent storage of:

- System control program
- Utility programs
- Diagnostic programs
- Application programs
- Data sets (groups of records)



SY34-0084 1-2

# **Basic Data Flow**

Data is transferred between the 4966 and the processor I/O channel via the attachment feature card. The attachment feature, mounted in either the processor or the I/O expansion unit, physically connects and logically adapts the 4966 to the processor I/O channel.

The 4966 diskette unit circuits provide control and data circuits for the diskette drive and moveable carriage.

Data read from a diskette is amplified and differentiated into file data pulses. These pulses are sent to the variable frequency oscillator (VFO) card where they are separated (clock from data) and transferred to the attachment card.

# Maintenance

The 4966 requires no scheduled maintenance. To repair the 4966, adjust internal components or replace field replaceable units (FRUs) as directed by the maintenance analysis procedures (MAPs).

For proper use of the MAPs and diagnostic programs, see the introductory pages of the MAPs and Diagnostic Users Guide.



Data format

# Specifications

• Data capacity—The chart below shows the capacity in formatted data bytes for the three diskette types in four formats.

| Bytes per<br>sector | Diskette 1 | Diskette 2 | Diskette 2D |
|---------------------|------------|------------|-------------|
| 128                 | 242,944    | 492,544    | _           |
| 256                 | 284,160    | 568,320    | 985,088     |
| 512                 | 303,104    | 606,208    | 1,136,640   |
| 1,024               | -          | _          | 1,212,416   |

- Data rate—62,500 bytes per second for single density recordings and 125,000 bytes per second for double density recordings.
- Cylinder-to-cylinder access time—40 ms. (Head/carriage settle time is 35 ms for the last cylinder accessed. Therefore, the total access time is the number of cylinder crossings multiplied by 5 ms plus the 35 ms settle time.)
- Cylinders per diskette side—77. (Cylinder 00 is the label cylinder, cylinder 01 through 74 are data cylinders, and cylinders 75 and 76 are reserved as alternate cylinders.)
- Records per track—8, 15, or 26 depending on the format scheme used.

# Diskette

The IBM diskette is a thin flexible disk permanently enclosed in a protective plastic jacket. The diskette surfaces are coated with a magnetic recording material. The jacket protects the surfaces from handling damage and the diskette rotates in the jacket. The diskette and the jacket together are referred to as a *diskette*.

There are three types of diskettes on which data can be recorded and retrieved:

- Diskette 1 can be formatted on side 0 only.
- Diskette 2 can be formatted on side 0 and side 1.
- Diskette 2D can be formatted on side 0 and side 1 with single density or double density recordings.

The 4966 can read or write on any of these diskettes.

The location of the index hole indicates to the system whether the diskette contains data on two sides or only one. When diskette 1 is inserted in a 4966 unit, the index sensing circuits prevent reading or writing on side 1.

For more information about the IBM diskette, see *IBM Diskette General Information*, GA21-9182.



# Magazine

The IBM magazine is a container that can hold up to ten diskettes. There are ten slots **(**numbered 1 through 10) in each magazine. The numbers **(** are on the back of the magazine, and begin with the number 1 on the left. There is also a viewing window **(**) on the back of the magazine through which the operator can see the diskettes. A spring retainer **(**) on the front of the magazine prevents the diskettes from falling out as the operator loads and unloads the magazine from the moveable carriage.



# **Diskette Format**

There are 77 tracks on a diskette surface. Of the 77 tracks, only 74 tracks can be used as data tracks. Track 00 is a label track and tracks 75 and 76 are reserved as alternates to be used in place of tracks that become defective. Each track is divided into sectors. The content of each sector is described under "Sectors". The data stored in one sector is called a record.

Because diskettes are formatted into tracks and sectors, each record on the diskette has a definite address consisting of a track and record address. Each record consists of two parts; the first part contains identification information and the second part contains data.



<sup>26</sup> Sector diskette

# Cylinders

On a diskette 2 or 2D, one or two tracks can be written or read without moving the heads. On one-sided diskettes, the terms cylinder and track are synonomous. On two-sided diskettes, a cylinder consists of the pair of tracks (one on each side) that can be read or written without moving the heads. Head 0 records or retrieves data from tracks on side 0 of the diskette, and head 1 records or retrieves data from tracks on side 1 of the diskette.

#### Sectors

A sector is a physical location on the diskette and can hold all or part of a record. If the record is shorter than the sector length, the unused bytes are filled with binary 0's. If a record is longer than the sector length, the record is written over as many sectors as its length requires.

Sector record length is specified in the sector ID. The ability to choose a sector record length is especially useful if record length requirements change from job to job or from diskette to diskette. The sector record length that provides the most efficient use of diskette space can be chosen from the following, depending on the record length required:

| Sector     | Sectors   | Track      |
|------------|-----------|------------|
| size       | per track | storage    |
| 128 bytes  | 26        | 3328 bytes |
| 256 bytes  | 15        | 3840 bytes |
| 512 bytes  | 8         | 4096 bytes |
| 256 bytes  | 26        | 6656 bytes |
| 512 bytes  | 15        | 7680 bytes |
| 1024 bytes | 8         | 8192 bytes |

*Note:* Each record size on a diskette must be the same.

Gaps are used to accomplish synchronization of the recordings. All gaps contain hex FF for single density and hex 4E for double density recordings. Each sector on a diskette has an identifier (ID) record and a data record. There is a sync field ahead of each ID and data field. An ID record consists of a sync field and an ID field. The data record consists of a sync field and a data field. The data field contains an address mark, 128, 256, 512, or 1024 data bytes, and two cyclic redundancy check bytes.



ID record

Data record

# ID Record

The ID record contains 13 bytes that are unique to each diskette sector for single density and 22 bytes for double density recordings.

| Sync field                     | Address<br>mark   | Sector ID        | CRC              |
|--------------------------------|-------------------|------------------|------------------|
|                                |                   |                  |                  |
| Logical<br>cylinder<br>address | Head<br>selection | Record<br>number | Record<br>length |

- Sync field. This field consists of 6 bytes of 0's for single density recording and 12 bytes of 0's for double density recording and is required for proper synchronization when reading from a diskette.
- Address mark. This field consists of one flag byte for single density recording or three bytes of hex A1 and one flag byte for double density recording. It is used to determine start and type of record.
- Logical cylinder address byte. This byte contains a right-adjusted binary number that designates a specific diskette cylinder location from 00 to 76 (decimal).
- Head selection byte. This byte contains the side number as hex 00 or hex 01.
- Record number byte. This byte identifies the sector number.
- Record length byte. This byte designates the byte length of each sector. It must be hex 00 (128 bytes), hex 01 (256 bytes), hex 02 (512 bytes), hex 03 (1024 bytes). Hex F indicates that this track has been formatted as a defective track. Hex 0 cannot be used for double density and hex 3 cannot be used for single density recordings.
- Cyclic redundancy check bytes. A field of two bytes is appended to the ID field. The cyclic redundancy check field is created by the file attachment as it writes data on the diskette. The field is checked on a read operation.

# Data Record

Records are stored in the data portions of the sectors. If a record is less than the number of bytes used on a sector, the remainder is padded with binary 0's before the data field cyclic redundancy check bytes are written. If a record is longer than the number of bytes available on a sector, it is written over as many sectors as are required to complete the record.

| Sync field | Address<br>mark | Data field | CRC |
|------------|-----------------|------------|-----|
|------------|-----------------|------------|-----|

- Sync field. This byte consists of 6 bytes of 0's for single density recording and 12 bytes of 0's for double density recording and is required for proper synchronization when reading from a diskette.
- Address mark. This field consists of one flag byte for single density recording or three bytes of hex A1 and one flag byte for double density recording.
- Data field. This field has 128, 256, 512, or 1024 bytes of data depending on the sector record length and format.
- Cyclic redundancy check bytes. A field of two bytes is appended to the data field. The cyclic redundancy check field is created by the attachment as it writes data on the diskette. The field is checked by the attachment on a read operation.

Chapter 2.

Chapter 2. Functional Units 2-1 Diskette Drive 2-2 AC Drive 2-2 Head/Carriage Stepper Drive 2-3 Carriage Assembly 2-4 Picker/Cam Assembly 2-5 Picker Operating Sequence-Machines With the Stripper Assembly 2-6 Load Diskette 2-6 Unload Diskette 2-8 Picker Operating Sequence-Machines Without the Stripper Assembly 2-10 Load Diskette 2-10 Unload Diskette 2-10 Stepper Motor 2-11 Stepper Motor Operation 2-11 LED/PTX Assemblies 2-12 Read/Write Heads 2-12 Writing 2-12 Reading 2-13 Bit Cells 2-13

of the second

.

# Functional Units

# **Diskette Drive**

Components of the diskette drive are:

- AC drive
- Head/carriage stepper drive

# AC Drive

Components of the ac drive are:

- Drive motor (
- Drive pulley 🕑
- Belt 🕤
- Hub/spindle 🖸
- Collet assembly (

The drive motor rotates when 4966 power is turned on. The drive motor, drive pulley , and belt rotate the hub/spindle . The diskette rotates when the collet assembly is actuated by the collet camming surface on the picker/cam pulley.

The diskette-in switch () and its associated circuitry signify that a diskette is loaded into the diskette drive unit.

*Note:* The diskette-in switch has been eliminated in machines without the stripper assembly, and the diskette-in position is sensed with the index sensor, through the diskette center hole.



# Head/Carriage Stepper Drive

Components of the head/carriage stepper drive are:

- Stepper motor A
- Stepper idler assembly 🕑
- Head/carriage assembly **C** •
- Stepper drive band **D**
- Guide rods 🗈
- Head load bail assembly **F**

The stepper motor  $\triangle$  turns in increments of  $1.8^{\circ}$ in either direction under control of access circuits. This motion, through the drive band **D** and idler pulley <sup>(2)</sup>, moves the head/carriage assembly <sup>(3)</sup> along the two guide rods (E), thereby moving the heads across the diskette surface a distance equal to one cylinder.

The head load bail assembly is actuated by the head load camming surface of the picker/cam pulley, thereby allowing the read/write heads to contact the diskette surface. The heads are loaded before a read or write operation. The heads are unloaded after one revolution if another write, read, or seek operation is not executed.







heads

# **Carriage Assembly**

Components of the carriage assembly are:

- Carriage bed 🗛
- Carriage bed stepper motor 🕑
- Drive belt C
- Idler pulleys **D**
- Carriage bed pulley 🗈

The carriage bed stepper motor **(2)**, drive belt **(C)**, and pulleys **(D)** and **(E)** move the carriage bed **(A)** so that a diskette can be selected from one of the 23 diskette positions. These positions are:

- Single diskette slots 1, 2, or 3
- Magazine 1, positions 1 through 10
- Magazine 2, positions 1 through 10

The bed orient switch (F) and its associated circuitry signify that the carriage bed is at single diskette slot 1.



.



SY34-0084 2-4

# **Picker/Cam Assembly**

Components of the picker/cam assembly are:

- Picker stepper motor A
- Drive pulley
- Belt G
- Picker/cam pulley **D**
- Idler pulley 🗈
- Picker carriage
- Picker finger assembly G
- Guide rods
- Jam removal wheel

Detent

dwell

• Stripper **D** 

The picker stepper motor A drives in either direction. The belt C has a pin that enters the belt pin slot in the picker carriage assembly (when the picker carriage is in its detented position at the rear of the unit). As the stepper motor continues to rotate, the belt pin drives the picker carriage assembly forward on the guide rods 🕀 unloading the diskette. As the picker carriage is driven to the rear of the unit, the picker finger assembly G pulls the diskette into the diskette drive station. When the picker carriage reaches its detented position, the belt pin leaves the belt pin slot in the picker carriage.

Belt

pin slot

C

Picker

finger

Belt pin-

Picker

carriage



# Picker Operating Sequence—Machines With the Stripper Assembly

# Load Diskette

1. The picker mechanism is at the *picker rest* position as the carriage bed is moved to select any one of the 23 diskette positions.



2. The picker enters the diskette slot at the *picker extended* position, where the picker finger assembly clamps onto the leading edge of the selected diskette.



Picker/cam pulley

SY34-0084 2-6

3. The picker stepper motor reverses direction, and the diskette is drawn into the diskette drive unit until it contacts the diskette stop.

# Diskette drawn



4. When the diskette contacts the diskette stop, the diskette-in switch is actuated; the picker carriage continues to move to its detented position.



Picker/cam pulley

- 5. The picker/cam pulley continues to rotate, the belt pin leaves the belt pin slot, and the collet camming surface on the picker/cam pulley clamps the collet against the spindle to spin the diskette.
- 6. With further rotation of the picker/cam pulley, the head load camming surface on the picker/cam pulley loads the read/write heads to the diskette surface, and the picker stepper motor stops. The loading of a diskette is complete.



# Unload Diskette

- 1. The picker stepper motor starts to rotate and the head load camming surface on the picker/cam pulley unloads the read/write heads.
- 2. As the picker/cam pulley continues to rotate, the collet camming surface on the picker/cam pulley unclamps the collet.



3. The drive belt pin enters the belt pin slot, and the picker carriage assembly is moved forward along the guide rods. The picker finger assembly again clamps onto the leading edge of the diskette.



# SY34-0084 2-8

4. The picker carriage assembly is moved to the picker extend position and the diskette is returned to its diskette slot.



- 5. When the diskette position is sensed, the stripper magnet is energized, thereby pivoting the stripper in front of the diskette.



6. The picker stepper motor rotation is reversed, and the picker carriage assembly is moved to the rear of the unit. Because the diskette path is blocked by the stripper, the picker fingers are "stripped off" the front edge of the diskette.





# Picker Operating Sequence—Machines Without the Stripper Assembly

# Load Diskette

The load diskette operation for machines without the stripper assembly is the same as for machines with the stripper assembly, except for the following:

- The diskette-in switch has been eliminated.
- The diskette-in position is sensed with the index sensor, through the diskette center hole.

# **Unload Diskette**

The unload diskette operation for machines without the stripper assembly is the same as for machines with the stripper assembly, except for the following:

- The stripper and stripper magnet have been eliminated.
- The picker carriage assembly has a spring-loaded ejector mounted to it. The ejector contacts a stud on the rear of the diskette drive casting assembly, detenting the ejector in position (a) to *push* the diskette back into the diskette slot.

The ejector contacts another stud on the front of the diskette drive casting assembly, rotating the ejector in detented position (2), allowing the picker fingers to clamp onto a selected diskette.



SY34-0084 2-10

# **Stepper Motor**

The 4966 uses three stepper motors:

- Head/carriage stepper motor
- Carriage bed stepper motor
- Picker stepper motor

The stepper motor is a sealed unit that is phase controlled by direct current.

- When not turning, the stepper motor locks in an electrically detented position.
- The sequence of the phase pulses from the logic circuits controls the direction of rotation.

The dc stepper motor consists of a permanent-magnet rotor (armature) and a pair of two-phase stator windings. The motor is a sealed unit having no gears or commutators and requiring no maintenance.

Shaft rotation is not continuous unless the stepper motor is continually pulsed. When current flows through the stator windings, a magnetic field set up in the stator pole acts on the permanent-magnet rotor to provide torque in the rotor shaft. This torque turns the rotor shaft only part of a revolution; then locks it in an electrically

detented position. Electrical detenting is due to direct current in the stator windings acting on the permanent-magnet rotor.

*Note:* The motor cannot be easily turned by hand with the power on. When the power is off, the residual detenting due to the permanent magnet may be felt as a drag or roughness and heard as a clicking sound when the shaft is turned.

# **Stepper Motor Operation**

The stepper motor turns 1.8 degrees per step. For ease of understanding, the motor used in this example turns nine degrees per step.

This simplified stepper motor consists of eight coilwound stator poles and a tenpole permanent-magnet rotor.







*Note:* Current flows only in one-half of the winding at a time. Polarity of the stator is determined by the half of the winding that has current.



If, instead of physically rotating the stator, its magnetic field is electrically rotated (by switching current in the stator winding), the stator remains stationary and the rotor turns until the closest opposite-polarity (shaded) magnet poles attract each other into alignment. Note that polarity of the stator poles has rotated one position clockwise from that shown in the first illustration.



Direction of rotation depends on the sequence of stator magnet switching.

# LED/PTX Assemblies

The light emitting diode (LED) (2) and phototransistor (PTX) (3) assemblies provide a means of detecting the diskette index and identifying the type of diskette inserted (a one-sided or a two-sided diskette).



# **Read/Write Heads**

# Writing

During a write operation, a 1 bit is recorded by reversing the direction of the current in the coil, thereby reversing the flux direction in the pole piece and reversing the flux in the gap. At the instant that the flux in the pole piece gap reverses, the direction of magnetization changes on the diskette surface. Each reversal represents a recorded 1 bit.



# SY34-0084 2-12

# Reading

During a read operation, with the recording surface magnetized in one horizontal direction, constant flux flows and the coil registers no output voltage. However, when a recorded bit (180 degrees horizontal flux reversal) passes the gap, the flux flowing through the ring and coil also reverses and produces a voltage output pulse.





Flux reversal (clock or 1 bit)

# **Bit Cells**

The length of a track that passes the read/write head between index pulses contains clock and data transitions. Bit of information are coded into serial bit cells (the time from one clock bit to the next clock bit). Each bit cell contains one possible clock transition and one possible data transition. A data transition occurs for a 1 bit, none for a 0 bit.

Each single-density bit cell contains a clock transition. The resulting code can have two or more adjacent 1 bits, but no more than one 0 bit between 1 bits.

In a double-density bit cell, no clock bits are written except when more than one 0 occurs. The resulting code cannot have adjacent 1 bits, and can have one, two, or three 0 bits between 1 bits.

The following diagram illustrates the difference in single-density and double-density bit cells.



# SY34-0084 2-14

Chapter 3.

Attachment and Diskette Unit 3-2 Attachment Feature Card 3-3 Processor I/O Channel to Attachment Lines 3-3 Data Bus (Bits 0-15) 3-3 Cycle-Steal Request In 3-3 Address Bus (Bits 0-15) 3-3 Request In Bus (Bits 0–15) 3-3 Address Gate 3-3 Address Gate Return 3-3 Data Strobe 3-3 System Reset 3-3 Power-On Reset 3-3 Halt or MCHK 3-5 Poll, Poll Prime, Poll Propagate 3-5 Poll Return 3-5 Poll ID (Bits 0-4) 3-5 Initiate IPL 3-5 IPL 3-5 Service Gate 3-5 Service Gate Return 3-5 Cycle-Steal Status Bus (Bits 0-3) 3-5 Cycle Input Indicator 3-5 Cycle Byte Indicator 3-5 Condition Code In (Bits 0-2) 3-5 Command Lines 0 through P 3-5 500K Hz Oscillator 3-5 Attachment Feature 3-6 Control Card and Driver Board 3-8 Multiplexing of Signal Lines 3-9 Attachment to Diskette Unit Lines 3-9 Status Lines A through D (From Device) 3-9 Access Lines 0 through 3 (To Device) 3-9 Switch Filter (To Device) 3-9 Inner Tracks (To Device) 3-9 Select Head (To Device) 3-9 Write Data (To Device) 3-9 Erase/Write Current Sense (From Device) 3-9 Diskette 2 Sense (From Device) 3-9 Index (From Device) 3-9 Erase Gate (To Device) 3-9 Write Gate (To Device) 3-9 File Data (From Device) 3-9 Autoloader Wrap (From Device) 3-9 Cover Open 3-9 VFO Card 3-10 Standardized Data 3-10 Standardized Clock 3-10 4F Clock Phase 1 3-10 VFO Data Sync 3-10 Stepper Motors 3-11 **Operating Sequences** 3-12 Moveable-Carriage Mode 3-12 Drive-Station Mode 3-12

Chapter 3. Circuit Functions 3-1

# Circuit Functions

# Attachment and Diskette Unit



This diagram represents the interconnecting signal lines between the processor I/O channel, the 4966 attachment feature card, and the diskette drive and moveable carriage circuits. The processor I/O

channel lines are common to all Series/1 attachment cards and are described in the appropriate Processor Theory Diagrams. The remaining lines are defined in the following diagrams and associated text. SY34-0084 3-2

# **Attachment Feature Card**

The attachment card is mounted in the processor card file or in an I/O expansion file. The attachment card provides data and control information between the 4966 diskette magazine unit and the processor I/O channel, and performs the following functions:

- Controls all 4966 moveable carriage functions
- Performs typical operations that are initiated via the Start command including read data, write data, seek to track, select diskette, and diagnostics
- Supports initial program load (IPL)
- Provides implied seeks and implied diskette selects
- Provides automatic error recovery and logging
- Provides a unique IPL diagnostic sequence
- Maintains a cycle-steal rate of 125,000 bytes/second

The following diagrams and associated line definitions are for instructional purposes. They illustrate the 4966 attachment feature card, control card and driver board, and VFO card.

# **Processor I/O Channel to Attachment Lines**

# Data Bus (Bits 0-15)

The data bus is an 18-bit bidirectional bus with 16 bits of data and two parity bits, odd parity by byte. It is used for the transfer of data and control information between the processor and I/O devices and between cycle-stealing devices and storage.

During a write operation, a full word, via cycle steal, is loaded into the cycle-steal data register. One byte at a time is loaded into the first in first out (FIFO) buffer. A byte from the FIFO is transferred into the data buffer where the data is serialized and transferred to the 4966.

During a read operation, data from the 4966 is sent to the data buffer. Data is transferred from the data buffer, one byte at a time, into the FIFO and then one byte at a time to the cycle-steal data register. The data is then sent, one word at a time, to the processor I/O channel.

# **Cycle-Steal Request In**

When a cycle-steal device requires access to storage, it activates 'cycle-steal request in'. Once activated, 'cycle-steal request in' must remain active until the device captures a poll or receives 'halt or MCHK', 'system reset', or 'power-on reset'.

# Address Bus (Bits 0-15)

The 'address bus' is used for direct program control (DPC) selection of I/O devices and address presentation by cycle-stealing devices. The address bus is 17 bits wide and is received by all resources. Bits 0–15 are driven by all I/O devices with cycle-steal capability.

# Request In Bus (Bits 0-15)

The 'request in' bus is a 16-bit bus used by an I/O device to request an interrupt. Bits 0–15 request interrupts on levels 0–15, respectively.

# **Address Gate**

The 'address gate' line is an outbound tag used to signal to a device that it may now respond to initial selection and begin execution of the command specified by bits 0–7 of the address bus.

# **Address Gate Return**

The 'address gate return' is raised by a device to signal reception of the address gate and that it has activated immediate status on the 'condition code in' bus; if bit 1 of the address bus is off, data is on the data bus.

# **Data Strobe**

The 'data strobe' line is an outbound tag to the I/O device presently selected or serviced (it has detected 'address gate' or it has detected the rise of 'service gate' following 'poll capture') on the attachment. It may be used by I/O devices to register the data on outbound transfers.

# System Reset

'System reset' is a tag from the channel to all I/O devices. It is singluar in nature and meaning; when detected, an I/O device will reset and clear any status, states, requests, registers, and attachment control circuits with the following exceptions:

- Residual address
- Output sensor points individually defined
- Timer values

# **Power-On Reset**

'Power-on reset', a control line from the power supply to all system components, is activated on all power on/off sequences. While it is active, all system components, including output sensor points, are held in a 'system reset' state. This page intentionally left blank.

SY34-0084 3-4

# Halt or MCHK

'Halt' or 'MCHK' is a tag from the channel to all I/O devices. It means that a 'halt' command (excluding processor storage parity check) has been issued by the program or that a machine check class interrupt has occurred. When detected by an I/O device, it will clear any status, requests, states, attachment control circuits, and registers, with the following exceptions:

- Residual address
- Prepare level and I-bit
- Output sensor points
- Timer values

# **Poll, Poll Prime, Poll Propagate**

The 'poll' is a serially propagated tag used to resolve contention between I/O devices requesting on the same interrupt level or cycle steal. Each I/O attachment card receives the 'poll' tag and redrives it to the next attachment card on the channel via its 'poll propagate'.

# **Poll Return**

The 'poll return' tag is an inbound tag sent by an I/O device to signal the channel that a poll capture has taken place. Poll return must be raised within 100 nanoseconds of the leading edge of the poll as seen at the output of the I/O device. This tag must remain active until the fall of the poll.

# Poll ID (Bits 0-4)

The 'poll ID' is a 5-bit bus used to indicate the nature of the poll presently being propagated over the attachment to the I/O devices. The poll ID is always recognized by I/O devices that are capable of cycle stealing and/or presenting interrupts to the processor.

# Initiate IPL

The 'initiate IPL' line is a tag from the channel to the IPL source on the system. The 'initiate IPL' tag is singluar in nature and meaning. It is a signal to the IPL source that the processor requires an IPL. It will be raised and held active until the IPL source responds with the IPL tag. Cycle-steal status bus bit 0 or 1 will be raised at the same time as 'initiate IPL' to designate the primary or alternate IPL source.

# IPL

'IPL' is a tag from the IPL source activated in response to the 'initiate IPL' tag or used to signal the processor that another processor is initiating the action. The storage load itself takes place via the cycle-steal mechanism.

The source device raises the IPL tag and keeps it active until the storage load has been completed. The device raises the tag, and following a system reset, begins the IPL.

# Service Gate

'Service gate' is an inbound tag used to signal the I/O device that has previously captured a poll that a transfer may now begin.

# Service Gate Return

'Service gate return' is an inbound tag sent by an I/O device to signal recognition of the 'service gate'. It indicates to the channel that the required inbound data and/or control information for the transfer has been placed on the attachment.

# Cycle-Steal Status Bus (Bits 0-3)

The 'cycle-steal status' bus is a 4-bit bus used by the channel to signal the device being serviced of any errors it has detected. The receivers for the cycle-steal status bus are always enabled. The bus is bit-significant and the bits have the following meaning:

# Bit Meaning

- 0 Storage data check
- I Invalid storage address
- 2 Protect check
- 3 Attachment data check

# **Cycle Input Indicator**

'Cycle input indicator' is used by a cycle-stealing device to signal the channel that the requested cycle steal is an input to storage instead of an output from storage.

# **Cycle Byte Indicator**

'Cycle byte indicator' is used by a cycle-stealing I/O device to signal the channel that the data to be transferred is a byte in length rather than a word.

# Condition Code In (Bits 0-2)

'Condition code in' is a 3-bit binary encoded bus used by an I/O device to pass status or protect key information to the channel. 'Condition code in' is passed to the channel with the return tags (address gate return, service gate return) on DPC, interrupt, and cycle-steal sequences.

# Command Lines 0 through P

The attachment places coded moveable carriage commands on these lines. The moveable carriage control circuits decode the commands and cause the moveable carriage to perform the desired operation.

# **500K Hz Oscillator**

This line provides the clocking signals to the moveable carriage circuits.

# **Attachment Feature**





# Control Card and Driver Board



This diagram represents the control card and driver board and their connectors. The multiplexed signal lines in control card connector A2 are also represented.

# **Multiplexing of Signal Lines**

The moveable carriage and drive station functions do not operate simultaneously. Some of the device lines serve both functions (these lines are multiplexed). The level of the 'enable autoloader' line determines which functions will be served.

| Drive           | _            | Moveable carriage |
|-----------------|--------------|-------------------|
| Write data      |              | Clock (500 kHz)   |
|                 | Erase gate*  |                   |
|                 | Write gate*  |                   |
| Inner tracks    |              | Command 5         |
| Select head     |              | Command P         |
| Diskette 2 sens | se           | Status B          |
| Erase current s | sense        | Status C          |
|                 | VFO data sy  | nc in*            |
|                 | MFM mode i   | in*               |
|                 | Cover open*  |                   |
| Wrap            |              | Status D          |
| Access 0        |              | Command 0         |
| Access 1        |              | Command 1         |
| Access 2        | 1            | Command 2         |
| Access 3        |              | Command 3         |
|                 | Enable autol | oader*            |
|                 | 4F clock 0 p | hase 1 out*       |
|                 | Ground*      |                   |
|                 | Standard clo | ck out*           |
|                 | Status A*    |                   |
| Switch filter   | Index        | Command 4         |

\*Lines not multiplexed

# Attachment to Diskette Unit Lines

# Status Lines A through D (From Device)

These lines provide feedback to the system as to the status of the moveable carriage.

# Access Lines 0 through 3 (To Device)

These lines cause the read/write heads to move to the selected cylinder.

# Switch Filter (To Device)

This line is used with the 'inner tracks' line to further compensate for bit shifting beyond cylinder 60 for single-density and double-density recordings.

# Inner Tracks (To Device)

In a write operation, this line is used to reduce the recording current at the inner cylinders.

# Select Head (To Device)

When this line is active, head 1 is selected. When it is inactive, head 0 is selected.

# Write Data (To Device)

For each change of the write data signal, the current switches in the read/write head. This current switching records the data on the diskette surface.

# Erase/Write Current Sense (From Device)

When this line is active, it indicates that either erase current or write current is flowing.

# Diskette 2 Sense (From Device)

An active level on this line indicates that a diskette 2 or 2D is being used. It is not activated by a diskette 1.

# Index (From Device)

This line, a 0.75 to 1.50-millisecond pulse, indicates the beginning of a track, and occurs every  $83.2 \pm 2.1$  milliseconds.

# Erase Gate (To Device)

An active level on this line activates the erase circuits as required for a write operation.

# Write Gate (To Device)

In a write operation, this line activates the write circuits and deactivates the read circuits.

# File Data (From Device)

File data is a series of clock and data pulses that represent the data read from the diskette. These pulses are sent to the VFO card for separation.

# Autoloader Wrap (From Device)

This line permits the 'enable autoloader' line status to be monitored during all operations other than sense. The level of 'autoloader wrap' corresponds with the level of 'enable autoloader'.

The 'autoloader wrap' line verifies that:

- The 4966 has +5 volt power when 'enable autoloader' is active.
- The attachment cable is connected properly.

# **Cover Open**

An inactive level on this line indicates that the 4966 cover is closed and operations may be executed. An active level on the 'cover open' line indicates the cover is open.

# **VFO** Card

The variable frequency oscillator (VFO) card receives input data from the control card. This input data stream is divided into clock pulses for both single-density and double-density recording. The clock pulses and data pulses along with a continuous 4F clock are sent to the attachment.

# **Standardized Data**

This line is the data channel output for the 4966 file. A pulse is produced on this line for each recorded magnetic transition that occurs during a data window.

# **Standardized Clock**

This line provides a clock pulse for each recorded magnetic transition that occurs during a clock window.

# 4F Clock Phase 1

This line provides a pulse to the attachment card that is coincident with a standardized data pulse or a standardized clock pulse. The period of these pulses is 500 nanoseconds for double-density mode and one microsecond for single-density mode.

# **VFO Data Sync**

When this line is active, the VFO card is in a high gain mode of operation, allowing fast synchronization to the input data stream.

When the 'VFO data sync' line is inactive, the VFO card is in a low-gain mode of operation. This mode is used after synchronization has been established to reduce the sensitivity to shifted data.



SY34-0084 3-10

# **Stepper Motors**

This diagram represents the carriage bed and picker/cam stepper motor circuits.



# **Operating Sequences**

The 4966 operates in two modes: moveable-carriage mode and drive-station mode.



# Moveable-Carriage Mode

The 'enable autoloader' line at an active level places the 4966 in moveable-carriage mode. The following operations take place in moveable-carriage mode:

- Moving the carriage bed
- Inserting a diskette into the drive station
- Removing a diskette from the drive station
- Clamping and unclamping the collet to bring the diskette up to speed
- Loading and unloading the read/write heads

# **Drive-Station Mode**

The 'enable autoloader' line at an inactive level places the 4966 in drive-station mode. In drive-station mode, the following operations take place:

- Reading
- Writing
- Moving the head/carriage assembly
- A typical operation takes place as follows:
- 1. The operator inserts up to 10 diskettes in a magazine (or as many as 23 in the unit).
- 2. The 'cover open' line at an inactive level signals the attachment that the cover is closed and that it is safe to begin moveable-carriage operations.
- 3. With the 4966 in the moveable-carriage mode, a moveable-carriage command (via the five command lines) causes the carriage bed to move so that the selected diskette slot is aligned with the drive station. The 4966 requires 162 milliseconds to move from one slot to the next adjacent slot.

Note: Not all slots are evenly spaced.

- 4. The picker mechanism draws the diskette into the drive station.
- 5. The picker/cam pulley loads the collet and the read/write heads.
- 6. The 4966 detects the index hole of the diskette every 83.3 milliseconds and provides an index signal to the attachment via the 'index' line. The 4966 senses the index hole position and provides a signal to the attachment, via the 'diskette 2' line, indicating the type of diskette installed (an active level indicates a two-sided diskette). The index signal is inactive if a diskette is installed backwards.

- 7. The 'enable autoloader' line, at an inactive level, places the 4966 in drive mode, and access lines cause the head/carriage to move to the selected cylinder. The two access lines used to move the read/write heads to the last cylinder selected remain active. Data is valid after 35 milliseconds (minimum time for the heads to settle) at the new cylinder.
- 8. The 'select head 1' line at an inactive level selects head 0; an active level selects head 1. Reading or writing does not begin until 125 microseconds after the 'select head 1' line changes levels.
- 9. The 4966 begins to read or write data (at 500,000 bits per second in single-density format or 1,000,000 bits per second in double-density format).
- 10. The attachment completes processing the data from the diskette and signals the 4966 to change from drive to moveable-carriage mode (the 'enable autoloader' line goes to an active level).
- 11. The five command lines cause the picker/cam mechanism to unload the heads and collet, and push the diskette back into the diskette slot.
- 12. The 4966 processes the remaining diskettes as directed by the attachment.

This diagram shows the relationship of the 4966 components in drive station and moveable-carriage operations.



\*Eliminated in machines without stripper assembly

~

•

# SY34-0084 3-14

Chapter 4. Operations 4-1 **Operations** 4-2 Direct Program Control (DPC) 4-3 Prepare 4-4 Read ID 4-4 Device Reset 4-4 Halt I/O 4-4 Cycle Steal 4-5 Start 4-6 DCB Word 0–Control Word 4-6 DCB Word 1-Parameter Word 1 4-15 DCB Word 2-Parameter Word 2 4-15 DCB Word 3-Parameter Word 3 4-15 DCB Word 4-Residual Status Block Address 4-15 DCB Word 5-Chaining Address 4-15 DCB Word 6-Byte Count 4-15 DCB Word 7-Data Address 4-15 Start Cycle Steal Status 4-16 Word 0-Residual Address 4-16 Word 1-Residual Count 4-16 Word 2–Retry Counts Word 1 4-16 Word 3-Retry Counts Word 2 4-16 Word 4-Retry Counts Word 3 4-16 Word 5-Special Diagnostic Word 4-16 Word 6-Error Status Word 1 4-16 Word 7–Error Status Word 2 4-17 Word 8-Moveable Carriage Status Word 1 4-17 Word 9-Moveable Carriage Status Word 2 4-17 Word 10-Last DCB Address 4-17 Word 11-Current Diskette Position/Head/Cylinder 4-17 Word 12-Previous Diskette Position/Head/Cylinder 4-17 Start Cycle Steal Diagnostic 4-17 Condition Codes and Status Information 4-18 Condition Codes 4-18 Operate I/O Instruction 4-18 Interrupt 4-18 Status 4-18 Interrupt Identification Word 4-18 Resets 4-18 IPL 4-20

# Chapter 4. **Operations**

# **Operations**

This chapter describes how the processor transfers data to and from the 4966. It includes descriptions of the Operate I/O instruction and its associated commands, status words, and condition codes. The processor initiates all 4966 diskette magazine unit operations by issuing an Operate I/O instruction, and then uses the processor I/O channel to transfer data to and from the 4966.

The Operate I/O instruction is a privileged instruction. Its effective address (the combination of the R2 and address fields) points to an immediate device control block (IDCB) in processor storage. The IDCB contains a command, a device address, and an immediate data field. The command defines the type of I/O operation. The device address identifies the device on which the operation is to be performed. The use of the information in the immediate data field depends on the mode of operation. For direct program control (DPC) operations, the immediate data field contains a data word; for cycle-steal operations, this field points to a device control block (DCB) that contains additional information needed to perform the operation. The IDCB must be on a fullword boundary. Refer to an appropriate processor description manual for a more detailed description.



\*Indirect addressing bit

# **Direct Program Control (DPC)**

A DPC operation causes an immediate transfer of data or control information to or from the 4966.

An Operate I/O instruction must be executed for each data transfer. Each execution causes the following events:

- 1. The Operate I/O instruction's effective address points the program to an IDCB in processor storage **1**.
- The I/O channel uses the IDCB's device address field 3 to select the 4966 and the command field 2 to determine the operation

to perform.

- 3. The processor transfers the contents of the immediate data field to the 4966, or transfers information from the 4966 to the immediate data field, depending on the command being executed 4.
- 4. The 4966 sends a condition code to the level status register (LSR) in the processor 5. Condition codes are explained under "Condition Codes" later in this chapter.



The following commands cause 4966 DPC operations:

# Prepare



This command loads the interrupt level and I bit into the 4966. The I bit (bit 31) defines whether the 4966 can present I/O interrupt requests. If the I bit equals 1, requests are presented on the level defined by the level field (bits 27-30); if the I bit equals 0, the 4966 cannot present interrupt requests.

# Read ID

|    | CE          | 3 (i | mm   | ned  | iate | e de | evic | e co                 | ont | rol | bl  | ock | () |   |    |
|----|-------------|------|------|------|------|------|------|----------------------|-----|-----|-----|-----|----|---|----|
| Ca | omi         | ma   | nd   | fiel | d    |      |      | Device address field |     |     |     |     |    |   |    |
| 0  | 0 1 0 0 0 0 |      |      |      |      |      |      |                      | Х   | Х   | Х   | Х   | Х  | Х | Х  |
| Q  |             |      |      |      |      |      | 7    | 8                    |     |     |     |     |    |   | 15 |
|    |             |      | 2    | 0    |      |      |      |                      |     | C   | 00- | -FF |    |   |    |
|    | mm          | ed   | iate | e da | ata  | fiel | d    |                      |     |     |     |     |    |   |    |
| D  | ata         | w    | ord  |      |      |      |      |                      |     |     |     |     |    |   |    |
| 16 |             |      |      |      |      |      |      |                      |     |     |     |     |    |   | 31 |

This command transfers the identification (ID) word for the 4966 to the immediate data field of the IDCB. After command execution, the immediate data field contains:

|   | In | nme | dia | ate | dat | ta f | field | 1 |   |   |   |   |   |   |   |    |
|---|----|-----|-----|-----|-----|------|-------|---|---|---|---|---|---|---|---|----|
| I | 0  | 0   | 0   | 0   | 0   | 0    | 0     | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0  |
|   | 16 | ;   |     |     |     |      |       |   |   |   |   |   |   |   |   | 31 |

# **Device Reset**

| ID | IDCB (immediate device control block) |    |    |      |   |  |   |                      |  |   |     |     |   |   |    |
|----|---------------------------------------|----|----|------|---|--|---|----------------------|--|---|-----|-----|---|---|----|
| Ca | m                                     | ma | nd | fiel | d |  |   | Device address field |  |   |     |     |   |   |    |
| 0  | 1 1 0 1 1 1 1                         |    |    |      |   |  |   | XXXXXXX              |  |   |     |     |   | Х | Х  |
| 0  |                                       |    |    |      |   |  | 7 | 8                    |  |   |     |     |   |   | 15 |
|    | 6F                                    |    |    |      |   |  |   |                      |  | ( | -00 | -FF | : |   | -  |

| In | nme | edia | ate | dat | ta f | ielo | 1 |   |   |   |   |   |   |   |    |
|----|-----|------|-----|-----|------|------|---|---|---|---|---|---|---|---|----|
| 0  | 0   | 0    | 0   | 0   | 0    | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  |
| 16 | 5   |      |     |     |      |      |   |   |   |   |   |   |   |   | 31 |

This command resets any pending interrupt request or busy condition in the 4966. The prepare level and the residual address are not affected. The immediate data field is not used.

# Halt I/O



This is a channel-directed command that halts all I/O activity on the I/O channel and resets all devices. The IDCB's immediate data field is not used. Any pending interrupt request or busy condition is reset. The prepare level and the residual address are not affected.

# **Cycle Steal**

Cycle-steal mode permits overlapping an I/O operation with processor operations and other I/O operations. The processor transfers the IDCB under direct program control from processor storage to the 4966 **1**, and after the 4966 accepts the IDCB, it sends a condition code back to the processor **2**. Then the processor is free to continue with other operations while the 4966 uses the information in the IDCB to execute the command. The IDCB's immediate data field contains the address of a DCB. This eight-word DCB contains parameters that define and control the I/O operation. The 4966 cycle steals the DCB words 3 and data 4 it needs to perform the operation. Each data transfer reduces a preset byte count in DCB word 6. When the data transfer ends (byte count equals 0), an interrupt request is sent to the processor. The processor then accepts the interrupt condition code and an interrupt ID word from the 4966.



.

The following commands cause cycle-steal operations:

# Start

| ID    | CE  | 3    |     |      |      |      |   |    |     |     |     |      |     | _   |    |
|-------|-----|------|-----|------|------|------|---|----|-----|-----|-----|------|-----|-----|----|
| Co    | omi | mai  | nd  | fiel | d    |      |   | De | vic | e a | ddi | ress | fie | eld |    |
| 0     | 1   | 1    | 1   | 0    | 0    | 0    | 0 | Х  | Х   | Х   | Х   | Х    | Х   | Х   | X  |
| 0     |     |      |     |      |      |      | 7 | 8  |     |     |     |      |     |     | 15 |
| 70    |     |      |     |      |      |      |   |    |     | 0   | 0-  | FF   | :   |     |    |
| In    | nme | edia | ate | dat  | ta f | iela | 1 |    |     |     |     |      |     |     |    |
| DCB a |     |      |     |      |      |      |   |    | ess |     |     |      |     |     |    |
| 16    | 5   |      |     |      |      |      |   |    |     |     |     |      |     | -   | 31 |

The Start command initiates I/O 4966 operations that transfer data to or from processor storage in cycle-steal mode. An interrupt request is sent to the processor when the I/O operation ends. The control information and parameters required for a particular 4966 operation must be stored in the DCB associated with that operation.

The eight words in the DCB and their bit configurations are explained here.



# DCB Word 0---Control Word

This is a 16-bit word that defines the cycle-stealing operation. This word contains two bytes of control parameters to be used with the particular Start command to be performed.

- Bit 0 Chaining flag. When this bit equals 1, the 4966 performs a chaining operation. Chaining means the 4966 completes the current operation but does not present an interrupt request to the processor. Instead, the 4966 fetches the next DCB in the chain and performs the next operation. DCB word 5 indicates where the next DCB is. Chaining continues until a DCB is fetched that has the chaining bit in the control word (DCB word 0) equal to 0, thus indicating the last operation in the chain. If an error occurs, chaining to succeeding DCBs is automatically suspended, and an interrupt request is sent to the processor. Normally, an interrupt is not requested until the 4966 has completed the last operation in the chain. DCB chaining for the 4966 is valid only for a Start command.
- Bit 1 This bit is not used and must be 0.
- Bit 2 Input flag. This bit indicates to the 4966 which direction the data is to be transferred. When this bit equals 1, the 4966 transfers data from the 4966 into processor storage. When this bit equals 0, the cycle-steal data transfer is from processor storage to the 4966.
- Bit 3 This bit is not used and must be 0.

#### Suppress exception. When this bit Bit 4 equals 1:

- It suppresses the reporting of exception conditions that otherwise would cause an exception interrupt.
- It allows certain 4966 operations to be retried (see individual operations in this chapter).
- The 4966 status is stored at the address specified by the residual status block address field of DCB word 4.

The residual status block is available at the end of the operation that uses suppress exception. The format and a description of the residual status words follow:

Residual status block

| Word |                             |
|------|-----------------------------|
| 0    | Residual count              |
| 1    | Residual status block flags |
| 2    | Retry counts word 1         |
| 3    | Retry counts word 2         |
| 4    | Retry counts word 3         |
| 5    | Error status word           |

Word 0-residual count-not used (Always 0's)

Word 1-residual status block flags

#### Meaning Bit

- End of chain 0
- Hardware retry
- Not used 2 - 14
- 15 No exception

Word 2-retry count word 1-temporary error retry counts

#### Bit Meaning

- Moveable carriage error count 0 - 1
- 2–7 Cyclic redundancy check or
- data verify error count
- 8-10 Seek error count
- 11-15 Control address markers encountered

Word 3-retry counts word 2-extension of the temporary retry counts

#### Bit Meaning

- 0-1 Not used
- 2–7 No record found error count
- 8-10 Not used
- 11 Parity check error count
- 12 Storage data check error count
- 13 Invalid storage address error count
- 14 Protect check error count 15
- Interface data check error count

Word 4-retry counts word 3-extension of the temporary retry counts

| Bit | Meaning |
|-----|---------|
|-----|---------|

- 0-1 Not used
- 2–7 No data found error count
- 8-9 Underrun/overrun error count
- 10-15 Equipment check error count

Word 5-error status word

#### Rif Meaning

|      | -          |
|------|------------|
| 0–14 | Not used   |
| 15   | Soft error |

- Bits 5-7 Address key. This is a three-bit key that the 4966 presents during data transfers to verify that the program has authorization to access processor storage. An incorrect address key causes an exception interrupt request (condition code 2).
- Bits 8-15 Modifier field. These bits are modifiers of the Start command. A bit configuration must be selected that represents the operation to be performed. The selected operation must be compatible with the setting of the input flag bit (2). The operation and its corresponding modifiers and input flag value is shown as follows:

| Operation                              | Input flag<br>bit (2) | Modifier bits<br>(8-15) |  |  |  |  |
|----------------------------------------|-----------------------|-------------------------|--|--|--|--|
| Seek                                   | 0                     | 0000 0000               |  |  |  |  |
| Recalibrate home                       | 0                     | 0000 0001               |  |  |  |  |
| Recalibrate head                       | 0                     | 0000 0010               |  |  |  |  |
| Recalibrate/unload                     | 0                     | 0000 0011               |  |  |  |  |
| Format track                           | 0                     | 0000 X100               |  |  |  |  |
| Format track defective                 | 0                     | 0000 X101               |  |  |  |  |
| Verify format track compare data       | 0                     | 0000 X110               |  |  |  |  |
| Read data                              | 1                     | 0001 X000               |  |  |  |  |
| Read verify cyclic<br>redundancy check | 0                     | 0001 X001               |  |  |  |  |
| Read verify/compare data               | 0                     | 0001 X010               |  |  |  |  |
| Read sector ID                         | 1 .                   | 0001 X100               |  |  |  |  |
| Read diagnostic record                 | 1                     | 0001 X110               |  |  |  |  |
| Write data data address<br>marker      | 0                     | 0010 X000               |  |  |  |  |
| Write data control address<br>marker   | 0                     | 0010 X001               |  |  |  |  |
| Write data with read verify            | 0                     | 0010 X010               |  |  |  |  |
| Read attachment storage                | 1                     | 0101 0000               |  |  |  |  |
| Write attachment storage               | 0                     | 0110 0001               |  |  |  |  |

Note: The "x" in bit 12 denotes automatic seek as an option and is explained in this chapter with the individual operations that support this option.

# DCB control word Addr key Modifier bits X 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td

The seek operation moves the moveable carriage to the diskette position, selects the diskette, moves the read/write heads to the cylinder, and selects the head designated by DCB word 2.

When another diskette is to be selected, the last diskette selected is returned to its position in the moveable carriage. The diskette is loaded and checked to determine the format and density. If the diskette contains no data, a no record found is set in cycle steal status word 7 (bit 4) and a count of 40 is stored in word 3 of the residual status block.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, and the 4966 posts a seek error, five retries are performed prior to posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. If the suppress exception bit equals 0, there are no retries attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command. When the suppress exception bit equals 0 and a defective track is encountered, an exception interrupt request is posted and bit 6 of cycle steal status word 6 is set to 1.

This operation supports DCB chaining.

Programming considerations—The diskette identification should be checked to ensure the correct diskette is positioned in the moveable carriage. This prevents the wrong diskette from being loaded and data on it altered.

# **Recalibrate** Home



This operation causes the read/write heads to seek to cylinder 0 if a diskette is selected, the heads are unloaded and the diskette is returned to its position in the moveable carriage. The moveable carriage then returns to diskette slot position 1.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 does three retries prior to posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. If the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

This operation supports DCB chaining:

# **Recalibrate Head**



This operation causes the read/write heads to seek to track 0 head 0 one track at a time.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 retries the operation three times prior to posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. If the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

This operation supports DCB chaining.

There is no automatic read sector ID associated with this operation.

Programming considerations—this operation is time consuming and not recommended for use other than in the error recovery procedure or diskette initialization routines.

# Seek

# **Recalibrate**/Unload



This operation moves the read/write heads one track at a time to cylinder 00. The diskette is unloaded and returned to its proper slot in the moveable carriage. No data is transferred to or from processor storage.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 retries the operation three times before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. When the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

This operation supports DCB chaining.

# Format Track



This operation is used to initialize the track format on the diskette.

For a diskette 1 or 2, the tracks are initialized into twenty-six 128-byte sectors, fifteen 256-byte sectors, or eight 512-byte sectors. On a diskette 2D, the tracks are initialized into twenty-six 256-byte sectors, fifteen 512-byte sectors, or eight 1024-byte sectors.

The DCB for this operation contains the density, sector record length, diskette position, head number, cylinder number, and residual status block address.

DCB word 1 (bits 4–7) specifies the sector record length.

DCB word 1 (bit 3) defines the recording density to be used. When this bit equals 0, single density is used. When this bit equals 1, double density is used.

DCB word 2 (bits 8–15) contains the cylinder number. The cylinder number must be a binary number from 00 to 76 (decimal). This number is written in the sector ID field of each sector formatted on the track.

DCB word 3 (bits 8–15) contains the data fill character that is propagated through all data fields. Each sector data field is written with an address marker 2.

When performing this operation, tracks are verified by reading the data and performing a cyclic redundancy check of each sector.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 retries the operation before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. If the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command. This operation supports the automatic seek option (bit 12) in the DCB control word. When bit 12 equals 0, the sector record length, diskette position, head number, and cylinder number are checked against the current location and a seek operation is initiated as required.

This operation supports DCB chaining.

Programming considerations:

- This operation must be preceded by a seek operation or automatic seek option when a change in cylinder location is required.
- A read sector ID operation can be used to check the cylinder location of the heads before each format track operation is performed. If automatic seek is indicated and the diskette has been previously formatted, a read sector ID operation is performed automatically. The cylinder byte value bits (8–15) of DCB word 2 must specify the address of the track to be formatted.

# Format Track Defective



This operation is similar to the format track operation (see "Format Track"). Unlike the format track operation, no cyclic redundancy checks are performed on the sectors. Instead, the only check performed is to ensure that at least one sector ID on the track is readable so as to identify the track as defective. If there are no readable sector IDs, bit 7 of cycle steal status word 7 is set to 1. The read sector ID operation should then be performed to search for a readable ID on the track. If a readable ID still cannot be found, the diskette must be replaced.

This operation supports the automatic seek option (bit 12) in the DCB control word. When bit 12 equals 0, the cylinder, head, sector record length, and sector number are checked against the current location and a seek operation is initiated as required.

This operation supports DCB chaining.

# Verify Format Track/Data Compare



This operation is used to validate format and data written on the diskette. It is similar to the read data operation except no data is transferred to processor storage while the operation is being performed. This operation:

- Verifies the byte patterns written on a track by the format track operation
- Compares the bytes of data in the data field of a selected track to the byte in bits 8–15 of DCB word 3

The DCB for this operation contains the density, sector record length, diskette position, head number, cylinder number, and residual status block address.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 retries the operation four times before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. If the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command. This operation supports the automatic seek option (bit 12) in the DCB control word. When bit 12 equals 0, the cylinder, head, sector size, and sector number are checked against the current location and a seek operation is initiated as required. When this bit equals 1, the 4966 returns a no record found error and no data transfer takes place if the proper cylinder and head are not selected.

This operation supports DCB chaining.

# Read Data



This operation causes data to be read from the 4966 into processor storage in cycle-steal mode. The DCB contains the density, sector record length, sector number, diskette position, head number, cylinder number, residual status block address, byte count, and data address needed by the operation. The records are transferred to processor storage as indicated by the data address field of the DCB. The byte count specifies the number of bytes to be transferred and must be an even number so as to indicate word boundaries. Data transfer ends when:

- The byte count is decremented to 0.
  - *Note:* If the byte count goes to 0 and the reading of the last sector is not completed, a cyclic redundancy check is performed on the full sector.
- The processor detects a hardware error.
- The 4966 detects the end of the selected track.
- A control address marker is detected. The control address marker (bits 0-1 in control word 1) define the condition.

Bits

- 00 Data transfer stops at the end of the sector being read. The 4966 reads data until the end of the sector containing the control address marker, ends the operation, and requests an interrupt. Bit 6 (control address marker found) of cycle steal status word 5 is set to 1.
- 01 Reading continues if the control address marker flag indicates deletion of a record.
- 10 Reading continues if the control address marker flag indicates deletion of a record. Reading continues if a sector is relocated to the next physical sector.
- 11 This bit value causes a DCB specification check. Sectors read are transferred to processor storage one after another in the order in which they are read from the diskette. If a control address marker is detected and the control address marker mask is set so as to allow reading to continue, the control address marker sector is ignored by the attachment. Reading and data transfer is resumed at the beginning of the next data sector.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 retries the operation 40 times before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the processor storage address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. When the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

This operation supports the automatic seek option (bit 12) in the DCB control word. When bit 12 equals 0, the cylinder number, head number, sector record length, and sector number are checked against the current location and a seek operation is initiated as required. When bit 12 equals 1, the 4966 returns a no record found error and no data transfer takes place if the proper cylinder and head are not selected.

This operation supports DCB chaining.

Programming considerations—If a sector ID matching the sector record length, sector number, head number, and cylinder number is not located after one revolution of the diskette, or if a sector ID error is detected, the operation ends immediately and an interrupt request is sent to the processor. An exception condition code and interrupt ID word containing status information are transferred to the processor when the interrupt is serviced.

# **Read Verify/Cyclic Redundancy Check**



This operation should be used after each write data operation to validate the previously written data. The operation is similar to the read data operation in that each sector specified is read completely (see "Read Data" in this chapter).

The cyclic redundancy check field is checked to verify the data. If the cyclic redundancy check results in an "unequal" compare, an exception interrupt request is posted and status is available to a Start Cycle Steal Status command. With the exception of the DCB control word, the DCB fields for this operation are the same as those used for the write operation. The required DCB fields are: control word, density, sector record length, sector number, diskette position, head number, cylinder number, residual status block address, and byte count.

Data read from the diskette is not transferred to processor storage during this operation.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 retries the operation 40 times before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the processor storage address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command.

This operation supports the automatic seek option (bit 12) in the DCB control word. When bit 12 equals 0, the diskette position, head number, cylinder number, sector record length, and sector number are checked against the current location and a seek operation is initiated as required. When bit 12 equals 1, the 4966 returns a no record found and no data transfer takes place if the proper cylinder and head are not selected.

This operation supports DCB chaining.

# Read Verify/Compare Data



This operation verifies and compares previously written data. The data is transferred from processor storage to the 4966 in cycle-steal mode. The data being read from the currently loaded diskette is compared bit for bit with the data from processor storage. If an error is found during this operation, the read verify error bit (12) in cycle steal status word 6 is set to 1. This operation ends when:

- The byte count is decremented to 0.
- The 4966 detects the end of the selected track.

- The processor detects a hardware error.
- A control address marker is found. The control address marker bit (6) of cycle steal status word 5 is set to 1.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 retries the operation 40 times before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. If the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

This operation supports the automatic seek option (bit 12) in the DCB control word. When bit 12 equals 0, the cylinder number, head number, sector record length, and sector number are checked against the current location and a seek operation is intiated as required. When bit 12 equals 1, the 4966 returns a no record found error and no data transfer takes place if the proper cylinder and head are not selected.

This operation supports DCB chaining.

# **Read Sector ID**



Beginning with the first sector encountered after index, this operation reads the sector ID and the first byte of the sector's data or control record within the data field into processor storage in the following format:





Word 2 0 0 0 X X X X X 0 0 0 0 0 0 X X 0 7 8 15 Sector number Sector record length



Words 1 through 3 are repeated for other sectors on the track. The byte count for this operation should be eight with additional multiples of six for each additional sector that is to be read.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 retries the operation 40 times before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command.

When the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

This operation supports the automatic seek option (bit 12) in the DCB control word. When bit 12 equals 0, the diskette position, head number, and cylinder number are checked against the current location and a seek operation is initiated as required.

This operation supports DCB chaining.

# **Read Diagnostic Record**



This operation is used to retrieve data on a diskette when read data operations are unable to do so. For this operation, DCB word 3 (bits 8–15) contains the physical offset timer value (see "DCB Word 3—Parameter Word3").

When searching for a sector on a given track, the 4966 senses the index and delays the operation until the physical offset timer value is decremented to 0. The timer value is decremented every 7.5  $\mu$ sec. The 4966 then searches the data being read from the track for a sync field followed by a control or data address marker. When this sequence is found, the information and the address marker is placed in processor storage in cycle-steal mode, beginning with the address specified in DCB word 7. The data transfer continues until the byte count in DCB word 6 goes to 0.

The read diagnostic record operation is not affected by defective diskette surfaces; however, termination of the operation occurs following the 4966's failure to detect a sync field after passing the index twice. If the above method for data retrieval fails, an additional step can be taken. By setting bit 0 in DCB word 3 equal to 1, the need for a data or control address marker is eliminated. Therefore, when a sync field is found, any character that is not a 0 acts as a control or data address marker and data transfer begins with that character.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1, the 4966 does 40 retries prior to posting a permanent error. When the operation is completed, status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command.

If the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

If a permanent cyclic redundancy error is encountered, the data record read from the diskette on the last retry is transferred in cycle-steal mode to processor storage before the end operation interrupt is posted.

This operation supports the automatic seek option (bit 12) in DCB word 0. When bit 12 equals 0, the cylinder number, head number, and diskette position are checked against the current location and a seek operation is initiated as required.

This operation supports DCB chaining.

Programming considerations:

- This operation is not intended for normal use. Depending upon the type of problem that exists, results can be unpredictable.
- The byte count must be an even number so as to indicate word boundaries.
- The density bit (3) in DCB word 1 must be specified.

# Write Data/Data Address Marker



This operation writes hex FB in the address marker 2 when the data field contains single density recorded data. A hex A1A1A1FB is written in the address marker 2 byte when the data field contains double density recorded data.

The DCB contains the density, sector record length, sector number, diskette position, head number, cylinder number, residual status block address, byte count, and data address needed by the operation. The records to be written are specified by the data address field of the DCB. The byte count specifies the number of bytes to be transferred. The byte count must be an even number so as to indicate word boundaries. If the record being written is not a full sector, the 4966 writes the data bytes and then pads the remainder of the sector with 0's. Records longer than one sector are written over as many sectors as are necessary to satisfy the byte count.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 0, the 4966 retries the operation four times before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. When the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

This operation supports the automatic seek option (bit 12) of DCB word 0. If this bit equals 0, the sector record length, cylinder number, head number, and sector number are checked against the current location and a seek operation is initiated as required. If the read/write heads are not positioned over the track and diskette position specified in the DCB, a read sector ID operation is initiated to assure the 4966 that the seek operation was correct.

When bit 12 equals 1, the 4966 returns a no record found error and no data transfer takes place if the correct track and head are not selected.

This operation supports DCB chaining.

# Write Data/Control Address Marker



This operation writes hex F8 in the address marker 2 when the data field contains single density recorded control information. A hex A1A1A1F8 is written when the data field contains double density recorded control information.

The first byte of data to be transferred should be one of the following:

- A hex C4 indicates the physical sector data has been logically deleted.
- A hex C6 indicates the sector data surface is defective and the data can be found on the next physical sector. Sector access depends upon the setting of bits 0 and 1 of the control address marker mask (see "DCB Word 1—Parameter Word 1").
- A hex 4B indicates the sector data surface is defective and the data is relocated to the sector designated by the program.

The DCB contains the density, sector record length, sector number, diskette position, head number, cylinder number, residual status block address, byte count, and data address needed by the operation. The records to be written are specified by the data address field of the DCB. The byte count specifies the number of bytes to be transferred. The byte count must be an even number so as to indicate word boundaries.

If the record being written is not a full sector, the 4966 writes the data bytes and then pads the remainder of the sector with 0's. Records longer than one sector are written over as many sectors as are necessary to satisfy the byte count.

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 0, the 4966 retries the operation four times before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. When the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

This operation supports the automatic seek option (bit 12) of DCB word 0. If this bit equals 0, the sector record length, cylinder number, head number, and sector number are checked against the current location and a seek operation is initiated as required. If the read/write heads are not positioned over the track and diskette position specified in the DCB, a read sector ID operation is initiated to assure the 4966 that the seek operation was correct.

When bit 12 equals 1, the 4966 returns a no record found error and no data transfer takes place if the correct track and head are not selected.

This operation supports DCB chaining.

# Write Data With Read Verify



This operation writes data and automatically reads back the data written with the cyclic redundancy check checked before the operation is completed.

It is recommended that the write data with read verify be used as one operation instead of separate operations so that automatic error recovery procedures can retry both the write and verify operations if the verify operation fails. The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 0, the 4966 retries the operation four times before posting a permanent error. When the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. When the suppress exception bit equals 0, no retries are attempted and any errors result in the end of the operation with status available to a Start Cycle Steal Status command.

This operation supports the automatic seek option (bit 12) of DCB word 0. If this bit equals 0, the sector record length, cylinder number, head number, and sector number are checked against the current location and a seek operation is initiated as required. When bit 12 equals 1, the 4966 returns a no record found error and no data transfer takes place if the correct cylinder and head are not selected.

This operation supports DCB chaining.

# **Read** Attachment Storage



This operation reads diagnostic data from attachment storage into processor storage. This operation is intended to be used only for diagnostic purposes. The byte count specifies the number of bytes to be transferred and must be an even number so as to reflect word boundaries.

A DCB specification check is posted and no data is transferred if any of the following conditions exist:

- The chaining bit (2), control word 0 is equal to 1
- The byte count is too large
- The value of DCB word 3 (attachment storage address) is not in the range from hex C00 to hex FFF

The error recovery procedure for this operation is determined by the suppress exception bit (4), control word 0. When this bit equals 1 and the operation is completed, the status is stored at the location indicated by the residual status block address in DCB word 4. If an exception interrupt request occurs, status is available to a Start Cycle Steal Status command. If the suppress exception bit equals 0, any errors result in the end of the operation with status available to a Start Cycle Steal Status command.



# Write Attachment Storage

This operation writes diagnostic data into attachment storage from processor storage. Except for the direction in which data flows, this operation is identical to the read attachment storage operation. Refer to the "Read Attachment Storage" operation for a further explanation.

# DCB Word 1—Parameter Word 1

This word (along with DCB word 2) provides the information for all operations except read attachment storage and write attachment storage. The information is used when seeking for an ID on the diskette surface prior to the transfer of data to or from processor storage. The format of this word is as follows:



# DCB Word 2—Parameter Word 2

This word (along with DCB word 1) provides the information for all operations except read attachment storage and write attachment storage. The information is used when seeking for an ID on the diskette surface prior to the transfer of data to or from processor storage. The format of this word is as follows:

| DCB word 2 |               |           |                |  |  |  |  |  |  |  |
|------------|---------------|-----------|----------------|--|--|--|--|--|--|--|
| XXXXX      | (X000         | XXXX      | <u>x x x x</u> |  |  |  |  |  |  |  |
| <u>و</u> 4 | 5 6 8         | y         | <u> </u>       |  |  |  |  |  |  |  |
|            |               | Cylinde   | r number       |  |  |  |  |  |  |  |
|            |               | — Not use | ed             |  |  |  |  |  |  |  |
|            | L             | — Head n  | umber          |  |  |  |  |  |  |  |
|            |               |           |                |  |  |  |  |  |  |  |
|            |               |           |                |  |  |  |  |  |  |  |
| Disk       | ette positior | 1         |                |  |  |  |  |  |  |  |
|            |               |           |                |  |  |  |  |  |  |  |
| Bits 0-4   | Magazine      | Slot      |                |  |  |  |  |  |  |  |
| 00001      | _             | 1 (single |                |  |  |  |  |  |  |  |
|            |               | slot)     |                |  |  |  |  |  |  |  |
| 00010      | _             | 2 (single |                |  |  |  |  |  |  |  |
|            |               | slot)     |                |  |  |  |  |  |  |  |
| 00011      | -             | 3 (single |                |  |  |  |  |  |  |  |
|            |               | slot)     |                |  |  |  |  |  |  |  |
| 00100      | 1             | 1         |                |  |  |  |  |  |  |  |
| 00101      | 1             | 2         |                |  |  |  |  |  |  |  |
| 00110      | 1             | 3         |                |  |  |  |  |  |  |  |
| 00111      | 1             | 4         |                |  |  |  |  |  |  |  |
| 01000      | 1             | 5         |                |  |  |  |  |  |  |  |
| 01001      |               | 6         |                |  |  |  |  |  |  |  |
| 01010      |               | /         |                |  |  |  |  |  |  |  |
| 01011      |               | 8         |                |  |  |  |  |  |  |  |
| 01100      | 1             | 9         |                |  |  |  |  |  |  |  |
| 01101      |               | 10        |                |  |  |  |  |  |  |  |
| 01110      | 2             | 2         |                |  |  |  |  |  |  |  |
| 10000      | 2             | 2         |                |  |  |  |  |  |  |  |
| 10001      | 2             | 4         |                |  |  |  |  |  |  |  |
| 10010      | 2             | 5         |                |  |  |  |  |  |  |  |
| 10011      | 2             | 6         |                |  |  |  |  |  |  |  |
| 10100      | 2             | 7         |                |  |  |  |  |  |  |  |
| 10101      | 2             | 8         |                |  |  |  |  |  |  |  |
| 10110      | 2             | 9         |                |  |  |  |  |  |  |  |
| 10111      | 2             | 10        |                |  |  |  |  |  |  |  |

# DCB Word 3-Parameter Word 3

This word has different meanings depending upon the 4966 operation to be performed.

• When the format track or format track defective operations are performed, bits 0–7 are not used. Bits 8–15 contain data fill characters for every sector to be written. A further explanation of these bits is under "Format Track" and "Format Track Defective" in this chapter.

| D | CB | WO | rd | 3 |   |   |   |   |   |     |      |      |     |   |    |
|---|----|----|----|---|---|---|---|---|---|-----|------|------|-----|---|----|
| 0 | 0  | 0  | 0  | 0 | 0 | 0 | 0 | х | х | х   | х    | х    | х   | х | х  |
| Q |    |    |    |   |   |   | 7 | 8 |   | _   |      |      |     |   | 15 |
|   |    |    |    | ĩ |   |   |   |   |   | C   | Data | a fi | eld |   |    |
|   |    |    |    |   | - | _ |   |   |   | - N | lot  | use  | be  |   |    |

• When the verify format track/data compare operation is performed, bits 0-7 are not used. Bits 8-15 contain data that is compared to the data being read. A further explanation of these bits is under "Verify Format Track/Data Compare" in this chapter.

| D | СВ | wo | rd | 3 |   | _ |   |   |   |   |     |      |      |   |    |
|---|----|----|----|---|---|---|---|---|---|---|-----|------|------|---|----|
| Û | Ū  | Ū  | Û  | Û | Û | Ō | Ō | х | х | х | х   | х    | х    | х | x  |
| 0 |    |    |    |   |   |   | 7 | 8 |   |   |     |      |      |   | 15 |
|   |    |    |    | ĩ |   |   |   |   |   | I | Dat | a fi | ield |   |    |
|   |    |    |    |   |   |   |   |   |   | - | Vot | us   | ed   |   |    |

When the read diagnostic record operation is performed, bit 0 is the sync field bit and bits 1-15 are the physical offset timer bits. A further explanation of these bits is under "Read Diagnostic Record" in this chapter.

| D | СВ | wo | rd | 3        |            |     |      |     |      |    |      |     |   |   |    |
|---|----|----|----|----------|------------|-----|------|-----|------|----|------|-----|---|---|----|
| x | 0  | 0  | 0  | 0        | 0          | 0   | 0    | х   | х    | х  | х    | х   | х | х | x  |
| 0 | 1  |    |    |          |            |     |      |     | -    |    |      |     |   |   | 15 |
|   |    |    |    | P<br>- S | hys<br>ync | ica | l of | fse | t ti | me | r Va | alu | 9 |   |    |

When performing the read attachment storage or write attachment storage operations, bits 0-3 are not used. Bits 4-15 contain the diskette's attachment storage address. The address is used when tailoring diagnostic programs for the 4966. A further explanation of these bits is under "Read Attachment Storage" and "Write Attachment Storage" in this chapter.



# DCB Word 4-Residual Status Block Address

The address contained in this word points to the beginning of a processor storage area where the residual status block is stored. The residual status block is stored only when the suppress exception bit equals 1 and a permanent error did not occur.

# DCB Word 5—Chaining Address

This is the location of the next DCB to be executed if the chaining flag bit (0) of control word 0 is equal to 1. If the chaining address is odd, an interrupt request is posted and the DCB specification check bit (3) is set to 1 in the ISB. The address should always be 0 unless the chaining flag bit (0) equals 1 in control word 0.

# DCB Word 6-Byte Count

This word contains a 16-bit unsigned integer representing the number of data bytes to be transferred for the current DCB. If the byte count equals 0, no data is transferred. When the byte count is greater than the maximum allowed for a particular operation, an interrupt request is posted and the DCB specification check bit (3) is set to 1 in the ISB.

# DCB Word 7-Data Address

This word contains the starting storage address for the data associated with the operation to be performed.

# Start Cycle Steal Status

| Сс | m   | mai  | nd  | fiel | d    |      |   | Device address field |   |   |   |    |   |   |   |  |
|----|-----|------|-----|------|------|------|---|----------------------|---|---|---|----|---|---|---|--|
| 0  | 1   | 1    | 1   | 1    | 1    | 1    | 1 | X                    | Х | Х | Х | Х  | Х | Х | Х |  |
| Q  |     |      |     |      |      |      | 7 | 8                    |   |   |   |    |   |   | 1 |  |
| 7F |     |      |     |      |      |      |   |                      |   | 0 | 0 | FF |   |   |   |  |
| În | nme | edia | ate | da   | ta f | iele | d |                      |   |   |   |    |   |   |   |  |
|    | D   | СВ   | ad  | dre  | SS   |      |   |                      |   |   |   |    |   |   |   |  |
| 16 |     |      |     |      |      |      |   |                      |   |   |   |    |   |   | 2 |  |

The Start Cycle Steal Status command initiates the transfer of up to 13 words of status information from the 4966 to processor storage in cycle-steal mode. This status information is used to determine why a given operation did not execute correctly. The processor storage address is specified in word 7 of the applicable DCB. This command causes the 4966 to generate an interrupt request when execution is complete.

The Start Cycle Steal Status command requires an Operate I/O instruction with the address of an IDCB, an IDCB with the address of the DCB, and a DCB. The format of the DCB is as follows:

# Word DCB (device control block)

| лu |    |                               | ·   | -  |    |    |       |    | <u> </u> |   |   |   |   |   |   |    |
|----|----|-------------------------------|-----|----|----|----|-------|----|----------|---|---|---|---|---|---|----|
| 0  | Co | nti                           | rol | wo | rd |    |       |    |          |   |   |   |   |   |   |    |
|    | 0  | 0                             | Х   | 0  | 0  | Ad | dr ke | ey | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0  |
|    | 0  |                               |     |    | 4  | 5  |       | 7  | 8        |   |   |   |   |   |   | 15 |
| 1  | No | Not used (zeros)              |     |    |    |    |       |    |          |   |   |   |   |   |   |    |
| 2  | No | Not used (zeros)              |     |    |    |    |       |    |          |   |   |   |   |   |   |    |
| 3  | No | Not used (zeros)              |     |    |    |    |       |    |          |   |   |   |   |   |   |    |
| 4  | No | Not used (zeros)              |     |    |    |    |       |    |          |   |   |   |   |   |   |    |
| 5  | No | Not used (zeros)              |     |    |    |    |       |    |          |   |   |   |   |   |   |    |
| 6  | By | Byte count                    |     |    |    |    |       |    |          |   |   |   |   |   |   |    |
| 7  | Da | Data address of status word 0 |     |    |    |    |       |    |          |   |   |   |   |   |   |    |

15

The 13 words of status information have the following format and meaning:



# Word 0-Residual Address

This address is the storage location of the last attempted cycle-steal transfer associated with a Start command. This address might be a DCB address, data address, or residual status block address. If an error occurs during a start-cycle-steal-status operation, this address is not altered. Only a power-on reset resets the residual address to hex 0001.

# Word 1-Residual Count

This word contains the residual byte count for data requested for the last DCB operation. The count reflects the number of bytes of data not transferred.

# Word 2-Retry Counts Word 1

This word contains temporary-error retry counts. The error conditions and their respective bit fields are:

#### Bit Meaning

- 0 1Moveable carriage error count
- 2-7Cyclic redundancy check error
- or data verify error count
- 8 10Seek error count
- 11-15 Control address markers encountered count

# Word 3—Retry Counts Word 2

This word is an extension of the temporary-error retry counts. The error conditions and their respective bit fields are:

| Bit  | Meaning                             |
|------|-------------------------------------|
| 0-1  | Not used                            |
| 2–7  | No record found error count         |
| 8-10 | Not used                            |
| 11   | Parity check error count            |
| 12   | Storage data check error count      |
| 13   | Invalid storage address error count |
| 14   | Protect check error count           |
| 15   | Interface data check error count    |
| Word | 4-Retry Counts Word 3               |

This word is an extension of the temporary-error retry counts. The error conditions and their respective bit fields are:

#### Bit Meaning

- 0-1 Not used
- No data found error count 2 - 7
- 8-9 Underrun/overrun error count
- 10-15 Equipment check error count

#### Word 5-Special Diagnostic Word

This word is used for special diagnostics only and the results are unpredictable.

# Word 6-Error Status Word 1

The following bit format and respective error conditions are described with the bit set to 1, unless otherwise specified.

- Bit 0 Permanent error. A permanent error condition exists. When the suppress exception bit is equal to 0, any error detected causes bit 0 to be set to 1.
- Bit 1 Attachment detected parity check. A parity error is detected.
- Bit 2 Attachment time-out. An operation has taken too long to perform.

Bit 3 Moveable carriage summary error. An error occurs while performing an moveable carriage operation. Status word 6 (bits 2, 3), status word 8, and status word 9 (bits 0-2) define the specific error. Bit 4 Not used. Bit 5 Wrong type of diskette selected. There are two conditions that can set this bit to 1. They are: • A command is issued to select head 1 of a diskette and a diskette 1 (side 0 only) is loaded. • The value of the density bit (3) in DCB word 1 does not match the density of the loaded diskette. Bit 6 Head seek error. Bit 7 Not used. Bit 8 Write gate. Circuit error condition. Erase gate. Circuit error condition. Bit 9 Bit 10 Attachment equipment check. A hardware error is detected by the attachment. Bit 11 Overrun/underrun. The processor I/O channel cannot accept the cycle-steal requests from the diskette unit due to a mismatch between the rate of cycle-steal data and the rate of the channel. Bit 12 Read verify error. One of the following operations fail to compare: • Read verify/cyclic redundancy check • Read verify/data compare Bits 13–14 Not used. Bit 15 Temporary error retry. The suppress exception bit must equal 1. A temporary error has been retried.

Status is stored in the residual status block if the error was resolved by the retries.

# Word 7-Error Status Word 2

The following bit format and respective error conditions are described with the bit equal to 1, unless otherwise specified.

- Bit 0 *Cyclic redundancy check.* A permanent cycle redundancy check has occurred during a sector ID or data record read function.
- Bits 1–3 Not used.
- Bit 4 No record found. A sector is addressed but cannot be found within two diskette revolutions. This error occurs if the suppress exception bit equals 0 or if the retry count ends.
- Bit 5 *No data found*. A sector is addressed, but the sector's data field cannot be found.
- Bit 6 Control address marker found.
- Bit 7 ID check failed after format track defective operation.
- Bit 8 Not used.
- Bit 9 Diskette not up to speed. The diskette is not up to its proper rotational speed.
- Bit 10 *Diskette not selected*. No diskette is detected in the read/write station.
- Bit 11 *End of track.* The logical end of a track is encountered before the end of the byte count.
- Bits 12–14 Not used.
- Bit 15 Diskette unit not ready. The 4966 has a not ready condition.

# Word 8-Moveable Carriage Status Word 1

The following bit format and respective error conditions are described with the bit equal to 1, unless otherwise specified.

- Bit 1 *Operation end.* This indicates the end of a moveable carriage operation.
- Bit 1 *Moveable carriage error*. A moveable carriage error is detected during a moveable carriage operation.
- Bit 2 *Parity check.* A parity error is detected during a moveable carriage operation.

- Bit 3 *Moveable carriage wrap.* The moveable carriage cable has been diagnosed error free.
- Bit 4 *Operation reject.* The previous moveable carriage operation cannot be performed. Additional status is available in the check modifier bits (8–11).
- Bit 5 *Motion check.* There is an error related to the motion of the moveable carriage. Additional status is available in the check modifier bits (8–11).
- Bit 6 *Invalid operation*. An invalid moveable carriage operation is requested and cannot be performed.
- Bit 7 Not used.
- Bits 8–11 *Check modifier bits.* This four-bit field defines the error condition that caused bits 4 or 5 to be set to 1.

| Bits 8 9 10 11 | Meaning                    |
|----------------|----------------------------|
| 0000           | Not used                   |
| 0001           | Carriage bed malfunction 1 |
| 0010           | Carriage bed malfunction 2 |
| 0011           | Picker malfunction 1       |
| 0100           | Picker malfunction 2       |
| 0101           | Failed to eject diskette   |
| 0110           | Failed to pick diskette    |
| 0111           | Window failed to close     |
| 1000           | Window failed to open      |
| 1001           | Carriage bed operation     |
|                | aborted                    |
| 1010           | Not used                   |
| 1011           | Operation out of sequence  |
| 1100           | Operation reject, improper |
|                | state 1                    |
| 1101           | Operation reject, improper |
|                | state 2                    |
| 1110           | Not used                   |
| 1111           | Not used                   |
| These hits and | wood for diagnostic        |

- Bits 12–14 These bits are used for diagnostic purposes only and results are unpredictable.
- Bit 15 *Moveable carriage recalibrate.* The moveable carriage is in the recalibrated or home position.

# Word 9—Moveable Carriage Status Word 2

The following bit format and respective error conditions are described with the bit equal to 1, unless otherwise specified.

- Bit 0 This bit is used for diagnostic purposes only and results are unpredictable.
- Bit 1 In orientation latch. The moveable carriage knows its current location.
- Bit 2 *Cover open.* The front door to the 4966 is open. This bit is set to 0 when the front door is shut.
- Bit 3 Not used.
- Bits 4–11 These bits are used for diagnostic purposes only and results are unpredictable.
- Bits 12,13 Not used.
- Bit 14 *Head at cylinder 0.* Following a recalibrate operation, the read/write heads are positioned at cylinder 0.
- Bit 15 *Home*. A successful recalibrate home operation is completed.

# Word 10—Last DCB Address

This word contains the starting address of the last DCB used by the 4966.

# Word 11—Current Diskette Position/Head/Cylinder

This word is the format of the current DCB word 2. When performing operations not requiring a seek, this word contains the previous diskette position, head number, and cylinder number (see cycle-steal status word 12).

# Word 12—Previous Diskette Position/Head/Cylinder

This word is the format of the previous DCB word 2. Word 12 is stored after the completion of the last operation performed. This word contains the current diskette position, head number, and cylinder number when the current operation was other than a seek (see cycle-steal status word 11).

# Start Cycle Steal Diagnostic

| IDCB (immediate device control block) |     |     |    |      |   |   |   |                      |       |   |   |   |   |   |    |
|---------------------------------------|-----|-----|----|------|---|---|---|----------------------|-------|---|---|---|---|---|----|
| Cc                                    | m   | mai | nd | fiel | ď |   |   | Device address field |       |   |   |   |   |   |    |
| 0                                     | 1   | 1   | 1  | 1    | 1 | 0 | 1 | Х                    | х     | Х | Х | Х | Х | Х | Х  |
| 0                                     | 0 7 |     |    |      |   |   |   |                      |       |   |   |   |   |   | 15 |
| 1                                     |     | _   |    | _    |   | _ | - | `                    | -     | - |   | - | _ | - | -  |
| 7D                                    |     |     |    |      |   |   |   |                      | 00-FF |   |   |   |   |   |    |

| Immediate data field |            |  |  |  |  |  |  |
|----------------------|------------|--|--|--|--|--|--|
|                      | CB address |  |  |  |  |  |  |
| 16                   | 31         |  |  |  |  |  |  |

The Start Cycle Steal Diagnostic command is used to diagnose the attachment feature card. Results from the usage of this command are unpredictable.





15

# **Condition Codes and Status Information**

# **Condition Codes**

A condition code is reported to the processor (1) after execution of every Operate I/O instruction and (2) upon presentation of a priority interrupt request. The condition code is available in the even, carry, and overflow bit positions of the level status register (LSR) in the processor. For information on the LSR, refer to an appropriate processor description manual. For operations that do not cause interrupt requests, the condition code reported after the instruction is executed is the only status information required or available.

# **Operate I/O Instruction**

# Condition Code 0-Device Not Attached

This code is reported by the channel when the addressed 4966 is not attached to the Series/1.

# Condition Code 1—Busy

This code is reported by the 4966 when it is unable to execute a command because it is in the busy state. The 4966 enters the busy state when performing an operation that generates an interrupt request after execution. The 4966 exits the busy state when the processor accepts the interrupt request.

# Condition Code 2-Busy After Reset

This code is reported by the 4966 when it is unable to execute a command because of a reset and the 4966 has not had sufficient time to return to the inactive state. There is no interrupt request to indicate termination of this condition.

## Condition Code 3-Command Reject

This code is reported by the 4966 or the channel when:

- A command is issued that is not part of the 4966 command set.
- The 4966 is not in the correct state to execute the command.
- The IDCB contains an incorrect parameter (for example, an odd-byte DCB address or an incorrect function-modifier combination).

When the 4966 rejects a command, the 4966 does not fetch the DCB.

# Condition Code 4-Not Used

# Condition Code 5—Interface Data Check

This code is reported by the 4966 or the channel when a parity error is detected on the I/O data bus during a data transfer.

# Condition Code 6-Not Used

# Condition Code 7-Satisfactory

This code is reported by the 4966 when it accepts a command.

#### Interrupt

# Condition Codes 0 and 1-Not Used

## Condition Code 2—Exception

This code is reported when an error or exception condition is associated with the priority interrupt request. This condition is described in the interrupt status byte (ISB) and further described in the 16 bytes of status information.

# Condition Code 3—Device End

This code is reported when no error exception or attention conditions occur during the I/O operation and a normal termination of the operation has occurred.

# Condition Code 4-Attention

This code is reported when the 4966 becomes ready after being in the not-ready state. Along with the interrupt condition code, the 4966 also transfers an interrupt ID word that provides additional information about the interruption conditions.

# Condition Codes 5-Not Used

#### Condition Code 6-Attention and Exception

This code is reported when attention and exception are both present.

#### Conditon Code 7—Attention and Device End

This code is reported when attention and device end are both present.

# Status

Status information is transferred from the 4966 to the processor as the result of:

- A start-cycle-steal-status operation (see "Start Cycle Steal Status" in this chapter)
- Storing a residual status block (see "DCB Word 0—Control Word" in this chapter)
- A priority interrupt request

# **Interrupt Identification Word**

Acceptance of an I/O interrupt request causes the 4966 to present an interrupt ID word to the processor. The interrupt ID word consists of an interrupt information byte (IIB) and the 4966 device address and is stored in processor register 7. The format is as follows:

| In        | teri | rup | t II | D w | /or | d |   |                |   |   |   |   |   |   |    |   |
|-----------|------|-----|------|-----|-----|---|---|----------------|---|---|---|---|---|---|----|---|
| IIB (ISB) |      |     |      |     |     |   |   | Device address |   |   |   |   |   |   |    |   |
| Х         | Х    | Х   | Х    | Х   | X   | Х | Х | Х              | Х | Х | Х | Х | Х | Х | Х  |   |
| 0         |      |     |      |     |     |   | 7 | 8              |   |   |   |   |   |   | 15 | 7 |

For attention interrupts, the IIB is always 0's. For device end and attention/device end interrupts, the IIB can have the following meanings:

- Bit 0 Permissive device end. When this bit is set to 1, it indicates that information about temporary errors is available in the residual status block. In the case of chained DCBs, this bit indicates that at least one of the residual status blocks stored contains information about temporary errors. When chaining DCBs, this bit is set to 1 only if at least one DCB in the chain uses the suppress exception bit option.
- Bits 1-7 *Reserved*. These bits are all 0's at interrupt time.

For exception and attention/exception interrupts, the eight-bit IIB takes on a different format called an interrupt status byte (ISB). The IIB contains 0's for all other condition codes.

# Resets

Several methods of resetting controls and registers are available.

**Power-on Reset.** This method resets the residual address register to hex 0001, prepare register, last sector register, data register (16 bits), and cycle-steal request.

System Reset. This method resets the prepare register, last sector register, and cycle-steal request.

*Initial Program Load (IPL).* This method resets the prepare register, last sector register, and cycle-steal request.

Halt I/O Command. This method resets the last sector register and cycle-steal request.

Device Reset Command. This method resets the last sector register.

# Interrupt Status Byte

The ISB stores accumulated status information.

The format of the ISB is:

- Bits
- 0 Device-dependent status available
- 1 Delayed command reject
- 2 Not used
- 3 DCB specification check
- 4 Storage data check
- 5 Invalid storage address
- 6 Protect check
- 7 Interface data check
- Bit 0 Device-dependent status available. This bit equals 1 when additional status information (residual address and status bits) is available from the 4966. A Start Cycle Steal Status command must be issued to get this information.
- Bit 1 Delayed command reject. This bit equals 1 when the 4966 cannot execute a command because of an incorrect parameter in the IDCB.
  - This bit is only set in the ISB when the 4966 is incapable of recording the condition with condition codes during the IO instruction execution. The operation in progress is terminated and an interrupt request is generated. Condition code 2 is reported when the request is accepted. The residual address is not relevant to error recovery (see cycle-steal status word 0).
- Bit 2 This bit is not used and is 0.
- Bit 3 DCB specification check. This bit equals 1 when the 4966 cannot execute the command because a parameter in the DCB is incorrectly specified to perform the desired operation.

*Examples:* An odd-byte chaining address, an odd address for a start-cycle-steal-status word, an invalid modifier in the control word, or an incorrect count. Condition code 2 is reported when the interrupt request is accepted. The residual address points to the rightmost byte of the DCB word where the DCB specification check was found. 4 Storage data check. This bit equals 1 during cycle-steal output operations only. It indicates that the storage location accessed during the current output cycle contained incorrect parity. The parity in processor storage is not corrected. The 4966 issues the status in the ISB and terminates the operation. Condition code 2 is reported when the interrupt request is accepted.

Bit 5 *Invalid storage address.* This bit equals 1 if, during a cycle-steal I/O operation, the main storage address presented by the 4966 for data or DCB access

exceeds the storage size specified on the system. The 4966 records the status and terminates the operation. Condition code 2 is reported when the interrupt request is accepted.

- Bit 6 Protect check. This bit equals 1 when the 4966 attempts to access a processor storage location without the correct storage-protect key. Refer to an appropriate processor description manual for a more detailed description. The operation is terminated and condition code 2 is reported when the interrupt request is accepted.
- Bit 7 *Interface data check.* This bit equals 1 when a parity error is detected on a cycle-steal data transfer. The condition can be detected by the 4966 or by the channel. In either case, the operation is terminated and an interrupt request is reported to the processor. Condition code 2 is presented when the interrupt request is accepted.

# Error Recovery Procedure

If an error occurs with the suppress exception bit (4) of DCB word 0 equal to 0, the following program events are recommended prior to posting a permanent error:

- A read operation is retried forty times
- A write/verify operation is retried four times
- A verify operation is retried forty times
- A seek operation is retried five times
- All operations necessitating a diskette carriage movement are retried three times

The 4966 initiates the required error-recovery procedures if all DCBs have the suppress exception bit equal to 1 with the exception of those listed in the following chart. The chart describes the conditions to be tested and the actions to be taken. Perform the action number indicated and continue sequentially until the problem is found. The conditions can be tested in the cycle-steal words 6, 7, and 9.

| Cycle-ste<br>status | al  | Condition                          | Action<br>number |  |  |
|---------------------|-----|------------------------------------|------------------|--|--|
| Word                | Bit |                                    |                  |  |  |
| 7                   | 15  | Diskette unit not ready            | 2                |  |  |
| 9                   | 2   | Diskette unit cover open           | 1                |  |  |
| 6                   | 2   | Attachment time-out                | 4                |  |  |
| 6                   | 10  | Attachment equipment check         | 4                |  |  |
| 6                   | 1   | Attachment detected parity check   | 4                |  |  |
| 6                   | 3   | Moveable carriage<br>summary error | 4                |  |  |
| 7                   | 0   | Cyclic redundancy check            | 4                |  |  |
| 7                   | 4   | No record found                    | 4                |  |  |
| 7                   | 5   | No data found                      | 4                |  |  |

# Bit 4

# Actions:

- 1. Shut the 4966 door.
- 2. Ensure that the 4966 is powered on and is prepared to allow interrupts. Wait for an attention interrupt. An operator message can be used here.
- 3. Initiate a recalibrate home operation.
- 4. Reseek to the original track.
- 5. Retry the original operation. If still unsuccessful, issue an operator message and exit the error recovery procedures.

# IPL

Following a successful IPL sequence, the 4966 presents a device end interrupt on priority level 0. At interrupt time, the interrupt ID contains the 4966 device address. Upon receiving the IPL select, the 4966 performs the equivalent of a recalibrate home, seek, and a recalibrate head operation. Upon the completion of the recalibrate head operation, the 4966 begins a read data operation with a byte count of hex 0100 (implying two sectors with data fields of 128 bytes each) and a storage data address of 0.

If the special code, hex 83C4 is detected in bytes 255 and 256, the byte count is augmented to hex 0C00 (24 more sectors to be read) for a total of 3,328 bytes. Bytes 255 and 256 now contain the interrupt I/O at the end of IPL. This option of loading 26 sectors at IPL time is used only as a tool for loading diagnostics into the processor from a diagnostic diskette.

Another form of IPL is extended IPL which allows up to one full track of additional information to be read into processor storage at the cylinder and head specified. To invoke this type of IPL, bytes 255 and 256 must have the following format:



SY34-0084 4-20

ac drive 2-2 access lines 0 through 3 3-9 access time cylinder-to-cylinder 1-3 total 1-3 address bus 3-3 address gate 3-3 address gate return 3-3 address kev 4-7 address mark 1-5 address marker, write data/data 4-13 assembly carriage 2-4 collet 2-2 head/carriage 2-3 head load bail 2-3 LED/PTX 2-12 picker/cam 2-5 picker finger 2-5 stepper idler 2-3 stripper 2-2, 2-6 attachment and diskette signal lines 3-2 attachment detected parity check 4-16 attachment equipment check 4-16 attachment feature card 1-3, 3-3 attachment signal lines 3-2 attachment time-out 4-16 attachment to diskette unit lines 3-9 attention 4-18 attention and device end 4-18 attention and exception 4-18 auto step 0 3-11 auto step 1 3-11 auto step 2 3-11 auto step 3 3-11 autoloader wrap 3-9 automatic seek 4-7 basic data flow 1-3 bed motor 3-11 bed orient switch 2-4 belt, ac drive 2-2 belt, picker/cam assembly 2-5 belt pin 2-5 belt pin slot 2-5 bezel, picker/cam 2-5 bidirectional bus 3-3 bit cells double density 2-13 single density 2-13 bus, bidirectional 3-3 busy 4-18 busy after reset 4-18

head selection 1-6 logical cylinder address 1-6 record length 1-6 record number 1-6 byte count (DCB word 6) 4-15 camming surface, collet 2-2 card, attachment feature 1-3, 3-3 carriage assembly 2-4 carriage bed 2-4 carriage bed pulley 2-4 carriage bed stepper motor 2-4 carriage error, moveable 4-17 carriage wrap, moveable 4-17 cells, bit 2-13 chain address (DCB word 5) 4-15 chaining flag 4-6 channel, I/O 1-2 channel-directed command 4-4 check, attachment equipment 4-16 check, motion 4-17 check, parity 4-17 check bytes, cyclic redundancy 1-5 circuits, stepper motor 3-11 clock, standardized 3-10 clock bit 2-12 clock transitions 2-13 collet assembly 2-2 command lines 0 through P 3-5 command reject 4-18 commands Device Reset 4-4, 4-18 Halt I/O 4-4 Prepare 4-4 Read ID 4-4 Start 4-6 Start Cycle Steal Diagnostic 4-17 Start Cycle Steal Status 4-16 components, diskette drive ac drive 2-2 carriage assembly 2-4 head/carriage stepper drive 2-3 picker/cam assembly 2-5 condition code in 3-5 condition codes instruction 4-18 interrupt 4-18 control address marker found 4-17 control card and driver board signal lines 3-8 control word (DCB word 0) 4-6 cover open 3-9, 4-17 CRC (cyclic redundancy check) 1-5 crossings, cylinder 1-3 current, write 2-12

bvte

current DCB word (status word 11) 4-17 cycle byte indicator 3-5 cycle input indicator 3-5 cycle-steal data register 3-3 cycle steal operation 4-6 cycle-steal request in 3-3 cycle-steal status bus 3-5 cycle steal status words 4-16 cyclic redundancy check, read verify 4-11 cvclic redundancy check (CRC) 1-5 cylinder crossings 1-3 cvlinder-to-cvlinder access time 1-3 cylinders 1-5 data, standardized 3-10 data address (DCB word 7) 4-15 data bus 3-3 data bytes, formatted 1-3 data capacity 1-3 data compare, verify format track 4-10 data field address mark 1-5 cyclic redundancy check bytes 1-5 data bytes 1-5 data flow 1-3 data not found 4-17 data record address mark (AM2) 1-5 CRC (cyclic redundancy check) 1-5 data field 1-5 sync field 1-5 data representation 2-2 data separator 3-10 data strobe 3-3 data sync, VFO 3-10 data transitions 2-13 DCB (device control block) 4-6 DCB specification check 4-19 defective track 1-6 delayed command reject 4-19 detent dwell 2-5 detented position, picker carriage 2-5 device control block (DCB) 4-6 device-dependent status available 4-19 device end 4-18 device not attached 4-18 Device Reset command 4-4, 4-18 diagnostic programs 1-3 direct program control (DPC) operation 4-3 diskette, jammed 2-5 diskette, load 1-10, 2-6 diskette, unload 2-8, 2-10 diskette drive 2-2 diskette format 1-5 diskette guide 2-4 diskette-in switch 2-2

# Index

diskette not selected 4-17 diskette not up to speed 4-17 diskette operation chart 4-7 diskette rotation 2-12 diskette selected, wrong type 4-16 diskette signal lines 3-8 diskette space 1-5 diskette stop 2-6 diskette types 1-3 diskette unit not ready 4-17 diskette 2 sense 3-9 diskettes 1, 2, and 2D 1-3 double density 1-4 double density (MFM) 2-13 double density bit cell 2-13 double density gaps 1-5 DPC (direct program control) operation 4-3 drive, diskette 2-2 drive belt, carriage assembly 2-4 drive motor 1-6 drive pulley 2-2 drive pulley, picker/cam assembly 2-5 drive station diskette guide 2-4 drive-station mode 3-12 driver board signal lines 3-8 dwell. detent 2-5

end, operation 4-17 end of track 4-17 equipment check, attachment 4-16 erase gate 3-9, 4-16 erase/write current sense 3-9 error, head seek 4-16 error, permanent 4-16 error, read verify 4-16 error recovery 4-19 error status word 1 (status word 6) 4-16 error status word 2 (status word 7) 4-17 events, direct program control 4-3 exception 4-18 extended IPL 4-20

field, data 1-5 field, sync 1-5 field replaceable unit (FRU) 1-3 FIFO (first in first out) buffer 3-3 file data 3-9 flag bits address mark 1-6 chaining 4-6 input 4-6 flux direction 2-12 flux reversal 2-13 format, diskette 1-5 format, IDCB Device Reset 4-4 Halt I/O 4-4 Prepare 4-4 Read ID 4-4 format, operate I/O instruction 4-2 format track defective operation 4-9 format track operation 4-9 formatted data bytes 1-3 FRU (field replaceable unit) 1-3 functions, attachment feature card 3-3

gaps

double density 1-5 single density 1-5 guide, diskette drive station 2-4 guide rods, ac drive 2-3 guide rods, picker/cam assembly 2-5

Halt I/O command 4-4 Halt I/O command reset 4-18 Halt or MCHK 3-5 head at cylinder 0 4-17 head/carriage assembly 2-3 head/carriage stepper drive 2-3 head load bail assembly 2-3 head load camming surface 2-5 head seek error 4-16 head selection byte 1-6 head slot 1-4 heads, read/write 2-6 hole, index 1-2, 1-4 home 4-17 hub/spindle 2-2 I/O channels 1-2 I/O interrupt request 4-4 IBM diskette 1-4 IBM magazine 1-4 ID check failed 4-17 ID record address mark (AM1) 1-5 cyclic redundancy check bytes 1-6 defective track 1-6 head selection byte 1-6 logical cylinder address byte 1-6 record length byte 1-6 record number byte 1-6 sync field 1-5 **IDCB** format Device Reset 4-4 Halt I/O 4-4 Prepare 4-4 Read ID 4-4 identifier ID, sector 1-5

idler pulley, carriage assembly 2-4 idler pulley, picker/cam assembly 2-5 IIB (interrupt information byte) 4-18 immediate device control block (IDCB) 4-4 in orientation latch 4-17 index, diskette 1-2, 1-4 index hole 1-2, 1-4 index line 3-9 index sensor 2-2 indicator cycle byte 3-5 cycle input 3-5 information byte, interrupt 4-18 initial program load (IPL) reset 4-18 initial program load (IPL) sequence 4-20 initiate IPL 3-5 inner tracks 3-9 input flag 4-6 input flag, diskette operation 4-7 instruction, Operate I/O 4-2 interconnecting signal lines 3-2 interface data check 4-19 interrupt identification word 4-18 interrupt information byte (IIB) 4-18 interrupt level 4-4 interrupt status byte (ISB) 4-18 invalid operation 4-17 invalid storage address 4-19 IPL (initial program load), initiate 3-5 IPL (initial program load) reset 4-18 IPL (initial program load) sequence 4-20 ISB (interrupt status byte) 4-18

jam removal wheel 2-5 jammed diskette 2-5

last DCB address (status word 10) 4-17 LED/PTX assembly 2-12 level, interrupt 4-4 level status register (LSR) 4-18 light emitting diode (LED) 2-12 lines, attachment to diskette unit 3-9 lines, processor I/O channel to attachment 3-3 load diskette 2-6, 2-10 logical cylinder address byte 1-6 LSR (level status register) 4-18

magazine 1-4 magnet 2-5, 2-12 magnetic field 2-11 magnetization, direction of 2-12 maintenance 1-3 maintenance analysis procedures (MAPs) 1-3 mark, address 1-5 mechanism, picker 2-6

mode, operating drive-station 3-12 moveable-carriage 3-12 modifier bits, diskette operation 4-7 modifier field 4-7 motion check 4-17 motor, carriage bed stepper 2-4 motor, drive 1-6 motor, stepper 2-3 moveable carriage 1-2 moveable carriage error 4-17 moveable-carriage mode 3-12 moveable carriage recalibrate 4-17 moveable carriage status word 1 (status word 8) 4-17 moveable carriage status word 2 (status word 9) 4-17 moveable carriage summary error 4-16 moveable carriage wrap 4-17 multiplexing signal lines 3-9 one-sided diskettes 1-5 open, cover 3-9, 4-17 Operate I/O instruction 4-2 operating sequence 3-12 operation, invalid 4-17 operation, read 2-13 operation, stepper motor 2-11 operation, write 2-12 operation end 4-17 operation reject 4-17 operations cycle steal 4-6 direct program control (DPC) 4-3 format track 4-9 format track defective 4-9 read attachment storage 4-14 read data 4-10 read diagnostic record 4-12 read sector ID 4-12 read verify/compare data 4-11 read verify/cyclic redundancy check 4-11 recalibrate head 4-8 recalibrate home 4-8 recalibrate/unload 4-8 seek 4-8 verify format track/data compare 4-10 write attachment storage 4-14 write data/data address marker 4-13 write data with read verify 4-14 option, automatic seek 4-7 overrun/underrun 4-16 parameter word 1 (DCB word 1) 4-15

parameter word 2 (DCB word 2) 4-15 parameter word 3 (DCB word 3) 4-15 parity check, attachment detected 4-16 parity check, moveable carriage 4-17 permanent error 4-16 permanent-magnet rotor 2-11 phototransistor (PTX) 2-12 picker/cam assembly 2-5 picker extended position 2-6 picker mechanism 2-6 picker motor 3-11 picker operating sequence machines with stripper assembly load diskette 2-6 unload diskette 2-8 machines without stripper assembly load diskette 2-10 unload diskette 2-10 picker rest position 2-6 polarity 2-11 pole piece 2-12 poles, stator 2-11 poll 3-5 position, picker extended 2-6 position, picker rest 2-6 power-on reset 3-3, 4-18 Prepare command 4-4 previous DCB word (status word 12) 4-17 processor I/O channel to attachment lines address bus 3-3 address gate 3-3 address gate return 3-3 command lines 0 through P 3-5 condition code in 3-5 cycle byte indicator 3-5 cycle input indicator 3-5 cycle-steal request in 3-3 cycle-steal status bus 3-5 data bus 3-3 data strobe 3-3 halt or MCHK 3-5 initiate IPL 3-5 IPL 3-5 poll 3-5 poll ID 3-5 poll prime 3-5 poll propagate 3-5 poll return 3-5 power-on reset 3-3 request in bus 3-3 service gate 3-5 service gate return 3-5 system reset 3-3 500K Hz oscillator 3-5 protect check 4-19 PTX (phototransistor) 2-12 pulley, drive 2-2 pulse, voltage output 2-13

read attachment storage operation 4-14 read data operation 4-10 read diagnostic record operation 4-12 Read ID command 4-4

read operation 2-13 read sector ID operation 4-12 read verify/compare data operation 4-11 read verify/cyclic redundancy check operation 4-11 read verify error 4-16 read/write heads 2-6, 2-13 recalibrate, moveable carriage 4-17 recalibrate operations 4-8 record, data 1-5 record, identification (ID) 1-5 record length byte 1-6 record not found 4-17 record number byte 1-6 recovery, error 4-19 reject, operation 4-17 request in bus 3-3 resets 4-18 residual address (status word 0) 4-16 residual count (status word 1) 4-16 residual status block (RSB) 4-7 residual status block address (DCB word 4) 4-15 retainer, spring 1-4 retry counts word 1 (status word 2) 4-16 retry counts word 2 (status word 3) 4-16 retry counts word 3 (status word 4) 4-16 rotation, diskette 2-12 rotor 2-11 sectors 1-5 seek, automatic 4-7 seek operation 4-8 select head 3-9 sequence of events, DPC 4-3 service gate 3-5 service gate return 3-5 signal lines, control card and driver board 3-8 signal lines, multiplexed 3-9 single density 1-4 single density (FM) 2-13 single density bit cell 2-13 single density gaps 1-5 size, sector 1-5 slot, head 1-4 slots, magazine 1-4 special diagnostic word (status word 5) 4-16 specifications access time 1-3 cylinders per diskette side 1-3 data capacity 1-3 data rate 1-3 records per track 1-3 spindle 2-2 spring retainer 1-4 standardized clock 3-10 standardized data 3-10 Start command 4-6 Start Cycle Steal Diagnostic command 4-17 Start Cycle Steal Status command 4-16

stator 2-11 status information 4-18 status lines A through D 3-9 status words, cycle-steal 4-16 stepper drive band 2-3 stepper idler assembly 2-3 stepper motor carriage bed 2-11 head/carriage 2-11 picker 2-11 stepper motor circuits 3-11 stepper motor detent voltage 3-11 stepper motor operating voltage 3-11 stepper motor operation 2-11 storage permanent 1-2 read attachment 4-14 temporary 1-2 write attachment 4-14 storage, track 1-5 storage data check 4-19 stripper, picker/cam assembly 2-5 stripper assembly 2-2, 2-6 summary error, moveable carriage 4-16 suppress exception 4-6 switch, bed orient 2-4 switch, diskette in 2-2 switch filter 3-9 sync field 1-5 system reset 3-3, 4-18 temporary error retry 4-16 time-out, attachment 4-16 total access time 1-3 track. defective 1-6 track storage 1-5 transitions, clock 2-13 transitions, data 2-13 two-sided diskettes 1-5 types of diskettes 1-3 underrun/overrun 4-16 unload diskette 2-8, 2-10 variable frequency oscillator (VFO) card 3-10 verify format track/data compare operation 4-10 VFO (variable frequency oscillator) card 3-10 VFO data sync 3-10 viewing window 1-4 voltage stepper motor, detent 3-11

stepper motor, operating 3-11

voltage output pulse 2-13

winding, stator 2-11 window, viewing 1-4 wrap, moveable carriage 4-17 write attachment storage operation 4-14 write current 2-12 write data/data address marker operation 4-13 write data line 3-9 write data with read verify operation 4-14 write gate 3-9, 4-16 write operation 2-12

4F clock phase 1 3-10

500K Hz oscillator 3-5

# SY34-0084 X-4

# **READER'S COMMENT FORM**

IBM Series/1 4966 Diskette Magazine Unit and Attachment Feature Theory Diagrams

.

SY34-0084-0

# Your comments, please ....

Your comments assist us in improving the usefulness of our publications; they are an important part of the input used in preparing updates to the publications. All comments and suggestions become the property of IBM.

Please do not use this form for technical questions about the system or for requests for additional publications; this only delays the response. Instead, direct your inquiries or requests to your IBM representative or to the IBM branch office serving your locality.

Corrections or clarifications needed:

Page Comment

IBM Series/1 4966 Diskette Magazine Unit and Attachment Feature Theory Diagrams

Your comments, please ....

walle fill date as paras

Your comments assist us in improving the usefulness of our publications; they are an important part of the input used in preparing updates to the publications. All comments and suggestions become the property of IBM.

Please do not use this form for technical questions about the system or for requests for additional publications; this only delays the response. Instead, direct your inquiries or requests to your IBM representative or to the IBM branch office serving your locality.

Corrections or clarifications needed:

Page Comment

What is your occupation? \_\_\_\_\_ Number of latest Technical Newsletter (if any) concerning this publication: \_ Please indicate your name and address in the space below if you wish a reply.

Thank you for your cooperation. No postage stamp necessary if mailed in the U.S.A. (Elsewhere, an IBM office or representative will be happy to forward your comments.)

ى <u>ى مىڭ مارىيى بى بىلە ئالىشارىمى بەر</u>قىلىغانىكى <u>ئەرىكى ئوتىك تۇرىكى بىلەر تەرىمى بەرىمىيە ئەلمارىمىيە ئەرمىكى بەرمىكى ب</u>

What is your occupation? \_\_\_\_ Number of latest Technical Newsletter (if any) concerning this publication: Please indicate your name and address in the space below if you wish a reply.

Thank you for your cooperation. No postage stamp necessary if mailed in the U.S.A. (Elsewhere, an IBM office or representative will be happy to forward your comments.)

A start While all solutions (in the start sta

# **READER'S COMMENT FORM**

SY34-0084-0

Your comments, please . . .

This manual is part of a library that serves as a reference source for IBM systems. Your comments on the other side of this form will be carefully reviewed by the persons responsible for writing and publishing this material. All comments and suggestions become the property of IBM.

Fold Fold Fold First Class Permit 40 Armonk New York **Business Reply Mail Business Reply Mail** No postage stamp necessar No postage stamp necessary if mailed in the U.S.A. **IBM** Corporation **IBM** Corporation Systems Publications, Systems Publications, Dept 27T P.O. Box 1328 P.O. Box 1328 Boca Raton, Florida 33432 Boca Raton, Florida 33432 Fold Fold Fold IBM IBM International Business Machines Corporation International Business Machines Corporation General Systems Division General Systems Division 4111 Northside Parkway N.W. 4111 Northside Parkway N.W. P.O. Box 2150, Atlanta, Georgia 30301 P.O. Box 2150, Atlanta, Georgia 30301 (U.S.A. only) (U.S.A. only) General Business Group/International General Business Group/International 44 South Broadway 44 South Broadway SY34-0084-0 White Plains, New York 10601 White Plains, New York 10601 (International nation

Your comments, please . . .

suggestions become the property of IBM.

This manual is part of a library that serves as a reference source for IBM systems.

Your comments on the other side of this form will be carefully reviewed by the

persons responsible for writing and publishing this material. All comments and

|                            | First Class<br>Permit 40<br>Armonk<br>New York |
|----------------------------|------------------------------------------------|
| ry if mailed in the U.S.A. |                                                |
| , Dept 27T                 |                                                |

Fold





|          |                   | * | (11)<br> |  |  |          |
|----------|-------------------|---|----------|--|--|----------|
| The pre- | The second states |   |          |  |  | 10.998cG |

International Business Machines Corporation

General Systems Division 4111 Northside Parkway N W. P. O. Box 2150 Atlanta, Georgia 30301 (U.S.A. only)

General Business Group/International 44 South Broadway White Plains, New York 10601 (International)

