# ISBC 337™ MULTIMODULE™ NUMERIC DATA PROCESSOR HARDWARE REFERENCE MANUAL Manual Order Number: 142887-001 | REV. | REVISION HIS | DATE | | |------|----------------|-------|---| | -001 | Original Issue | 11/80 | | | | | | ! | | | | | | | | | e. | | | | | | | | | | | | | | | | | Additional copies of this manual or other Intel literature may be obtained from: Literature Department Intel Corporation 3065 Bowers Avenue Santa Clara, CA 95051 The information in this document is subject to change without notice. Intel Corporation makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Intel Corporation assumes no responsibility for any errors that may appear in this document. Intel Corporation makes no commitment to update nor to keep current the information contained in this document. Intel Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in an Intel product. No other circuit patent licenses are implied. Intel software products are copyrighted by and shall remain the property of Intel Corporation. Use, duplication or disclosure is subject to restrictions stated in Intel's software license, or as defined in ASPR 7-104.9(a)(9). No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Intel Corporation. The following are trademarks of Intel Corporation and may be used only to identify Intel products: | BXP<br>CREDIT i<br>i i<br>iCE<br>iCS<br>im | Int <sub>e</sub> l<br>Intelevision<br>Intellec<br>iRMX<br>iSBC<br>iSBX<br>Library Manager | Megachassis<br>Micromap<br>Multibus<br>MULTIMODULE<br>PROMPT<br>Promware<br>RMX/80 | |--------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------| | Intel | MCS | UPI | | | | (Score | and the combination of ICE, iCS, iRMX, iSBC, iSBX, or MCS and a numerical suffix. ### **PREFACE** This manual provides general information, installation instructions, programming information, principles of operation, and service information for the iSBC 337 Multimodule Numeric Data Processor board. Additional information is available in the following documents. - MCS-86 User's Manual, Order No. 9800722. - iSBC 86/12A Single Board Computer Hardware Reference Manual, Order No. 9803074. - The 8086 Family User's Manual, Numeric Supplement, Order No. 121586. ## **CONTENTS** | CHAPTER 1 GENERAL INFORMATION PAGE Introduction | PAGE Status Format 3-5 Control Word 3-6 Status Word 3-6 Tag Word 3-8 Example Problem for Floating-Point 3-8 Program Detail 3-9 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CHAPTER 2 PREPARATION FOR USE Introduction 2-1 Unpacking and Inspection 2-1 Installation Considerations 2-1 Power Requirements 2-1 Cooling Requirements 2-1 Physical Dimensions 2-1 Connector Configuration 2-1 Jumper Configuration 2-1 Installation Procedure 2-1 | CHAPTER 4 THEORY OF OPERATION Introduction 4-1 The CPU/NDP Relationship 4-3 Bus Operations 4-3 Read Operation 4-3 Write Operation 4-3 8087 Architecture 4-3 Control Unit 4-3 Numeric Execution Unit 4-5 8087 Internal File 4-5 Deadlock 4-5 | | CHAPTER 3 PROGRAMMING INFORMATION Introduction 3-1 Programming Interface 3-1 Instruction Set 3-1 Data Formats 3-3 Real 3-3 Integer 3-5 Packed Binary Coded Decimal 3-5 | CHAPTER 5 SERVICE INFORMATION Introduction | ### **TABLES** | TABLE | TITLE | PAGE | TABL | E TITI | LE PAGE | |----------------------|---------------------------------------------------------------------------|--------------------------------|------------|-----------------------------------------|---------------------------------------| | 2-1 Conn<br>2-2 Conn | ficationsectors P1 and P2 Pin As ectors P1 and P2 Signal NDP Instructions | signments 2-3<br>Functions 2-3 | 3-3<br>5-1 | Stack Image Per St<br>Replaceable Parts | tings 3-7 ack 3-11 5-2 ers' Codes 5-2 | ### **ILLUSTRATIONS** | FIGUI | RE TITLE PAGE | FIGU | RE | TITLE | PAGE | |------------|----------------------------------------|------|---------|-------------------------|-------------| | 1-1 | iSBC 337™ Multimodule™ NDP Board . 1-2 | 4-1 | Reques | t/Grant Sequence Timi | ng 4-1 | | | Board Dimensions (Inches) 2-2 | 4-2 | 8087 B | ock Diagram | 4-2 | | | Mounting Clearances (Inches) 2-2 | 4-3 | 8087 In | ternal File Format | 4-4 | | | Status Information Format 3-5 | 5-1 | iSBC 3 | 37 Board Parts Location | Diagram 5-2 | | | Overall Programming Example | 5-2 | iSBC E | Soard Schematic Diagra | m | | 0 <b>2</b> | Flow Chart 3-9 | | (Shee | t 1 of 1) | 5-3/5-4 | | 3-3 | Detailed Programming Example | | • | | | | | Flow Chart 3-10 | | | | | # CHAPTER 1 GENERAL INFORMATION #### 1-1. INTRODUCTION The iSBC 337 Multimodule Numeric Data Processor (MNDP) board is a co-processor that performs arithmetic and comparison operations on a variety of numeric data types. It also executes numerous built-in trigonometric and transcendental functions (e.g., tangent and log functions). The iSBC 337 MNDP option will operate with all iSBC 86 and iSBC 88 based single board computers. The iSBC 337 MNDP effectively extends the register and instruction sets of the host CPU on these boards and adds several new data types as well. #### 1-2. DESCRIPTION The iSBC 337 Multimodule NDP board (figure 1-1) is based on the 8087 Numeric Data Processor. The 8087 provides powerful arithmetic operations on seven different data types including single and double precision floating point numbers, words, short and long integers, BCD format, and internal file precision. The co-processor interface of the 8087 to the 8086/8088 CPU allows concurrent operation of the two processors from a single inclusion of the 8087 on single board computers via the iSBC 337 Multimodule NDP board, which is simply a plug on option. The iSBC 337 MNDP board can also be utilized by other 8086/8088 based designs, due to the unique characteristics of the co-processor and Multimodule interface. #### 1-3. EQUIPMENT SUPPLIED The following is supplied with the iSBC 337 Multimodule NDP Board. Schematic Diagram, dwg. no. 142698. #### 1-4. SPECIFICATIONS Specifications for the iSBC 337 Multimodule NDP Board are listed in table 1-1. Figure 1-1. iSBC 337™ Multimodule™ NDP Board #### Table 1-1. Specifications #### PHYSICAL CHARACTERISTICS Width: 5.08 cm (2.00 inches). 5.334 cm (2.10 inches). Length: Height: 0.594 cm (0.234 inches) iSBC 337 Multimodule NDP Board only. 1.82 cm (0.718 inches) iSBC 337 Multimodule NDP Board and iSBC board. Weight: 17.33 gm (0.576 oz.) #### **ENVIRONMENTAL REQUIREMENTS** Operating Temperature: Relative Humidity: 0° to 55°C (32° to 131°F). To 90% without condensation. #### **POWER REQUIREMENTS (Maximum)** $Vcc = +5V \pm 5\%$ Icc = 475 mA ### **CHAPTER 2** PREPARATION FOR USE #### 2-1. INTRODUCTION This chapter provides instructions for installing the iSBC 337 Multimodule NDP Board. These instructions include unpacking and inspection, installation considerations, physical dimensions, and installation procedures. #### 2-2. UNPACKING AND INSPECTION Inspect the shipping carton immediately upon receipt for evidence of mishandling during transit. If the shipping carton is severly damaged or waterstained, request that the carrier's agent be present when the carton is opened. If the carrier's agent is not present when the carton is opened and the contents of the carton are damaged, keep the carton and packing material for the agent's inspection. For repairs to a product damaged in shipment, contact the Intel MCSD Technical Support Center to obtain a return authorization number and further instructions. A purchase order will be required to complete the repair. A copy of the purchase order should be submitted to the carrier with your claim. It is suggested that salvageable shipping cartons and packing material be saved for future use in the event the product must be shipped. #### 2-3. INSTALLATION CONSIDERATIONS The iSBC 337 Multimodule NDP board is designed to mount on an iSBC 86 or iSBC 88 single board computer. It also can be used on other component designs utilizing the 8086 or 8088 CPU. Installation considerations such as power, cooling, mounting, and physical size requirements, are outlined in the following paragraphs. #### 2-4. POWER REQUIREMENTS The board requires +5V (±0.25V) at 475 mA maximum. All power is drawn from the host board through the mounting connector. #### 2-5. COOLING REQUIREMENTS The iSBC 337 Multimodule NDP Board dissipates 35.3 gram-calories/minute (0.143 BTU/minute) and adequate circulation of air must be provided to prevent a temperature rise above 55°C (131°F). #### 2-6. PHYSICAL DIMENSIONS Physical dimensions of the iSBC 337 Multimodule NDP Board are as follows: Width: 5.08 cm (2.00 inches). b. Height: 5.334 cm (2.10 inches). Thickness: 0.594 cm (0.234 inches) iSBC 337 Multimodule NDP Board -only. 1.82 cm (0.718 inches) iSBC 337 Multimodule NDP Board and iSBC board. d. Weight: 17.33 gm (0.576 oz.). Figure 2-1 shows the physical dimensions and figure 2-2 shows clearances for an iSBC 337 Multimodule NDP Board mounted on a host iSBC microcomputer. The dimensions shown in figure 2-2 are maximum heights. #### 2-7. CONNECTOR CONFIGURATION Connectors P1 and P2 interface all input and output signals on the iSBC 337 Multimodule NDP Board. The signals found on each pin of the P1 and P2 connectors are listed in table 2-1 and descriptions of the signal functions are listed in table 2-2. #### 2-8. JUMPER CONFIGURATION There is only one jumper on the iSBC 337 Multimodule NDP Board. This jumper is connected only when the iSBC 337 Multimodule NDP board is installed on an iSBC 86/12 board or an iSBC 86/12A hoard that has a PWA number of 1003052. This jumper is installed between E1 and E2. #### 2-9. INSTALLATION PROCEDURE The iSBC 337 Multimodule NDP Board is designed to be mounted in the existing 8086/8088 CPU IC socket. The following steps describe the method of installing the iSBC 337 Multimodule NDP Board on any Intel iSBC 86 or iSBC 88 single board computer. If the Intel iSBC product is an iSBC 86/12 board or is an iSBC 86/12A board that has a PWA number of 1003052, use the installation instructions in Appendix A. Remove the 8086/8088 CPU from the base board. Figure 2-1. Board Dimensions (Inches) Figure 2-2. Mounting Clearances (Inches) iSBC 337 - 2. Insert the iSBC 337 Multimodule NDP Board mating pins into the CPU's IC socket and the other mating pin (P2) into the corresponding jack on the base board. (The mating of P2 and this jack will connect the interrupt output of the 8087 MNDP to the 8259A interrupt array on the base board.) - 3. After ensuring the seating is firm, insert the previously removed processor into the socket pins of the iSBC 337 Multimodule NDP Board. (Refer to figure 2-1.) - 4. An optional wire may be soldered between the iSBC 337 MNDP and the base board to secure the iSBC 337 MNDP to the base board. The solder pad is located between the two ICs mounted on the iSBC 337 MNDP. A matching solder pad is located on the base board directly below the solder pad on the iSBC 337 MNDP when it is mounted on the base board. - 5. The MINT signal (P2, pin 5) is connected to a matching receptacle on the base board (on all Intel iSBC 86 or 88 based products except iSBC 86/12 boards and iSBC 86/12A boards with a PWA number of 1003052). This receptacle supplies a path to the interrupt matrix. Table 2-1. Connectors P1 and P2 Pin Assignments | Connector P1 | | | | | Connector P1 | |--------------|----------|------------------------|----------|-----------|-----------------------------------| | PIN | Mnemonic | Description | PIN | Mnemonic | Description | | 1 | Vss | Signal Ground | 21 | RESET | Reset | | 2 | ADE | I/O Address and Data E | 22 | READY | Data Ready For Transfer | | 3 | ADD | I/O Address and Data D | 23 | TEST/BUSY | Busy status from 8087 | | 4 | ADC | I/O Address and Data C | 24 | QS1 | Instruction Queue Status 1 Output | | 5 | ADB | I/O Address and Data B | 25 | QS0 | Instruction Queue Status 0 Output | | 6 | ADA | I/O Address and Data A | 26 | S0 | Status 0 Output | | 7 | AD9 | I/O Address and Data 9 | 27 | S1 | Status 1 Output | | 8 | AD8 | I/O Address and Data 8 | 28 | S2 | Status 2 Output | | 9 | AD7 | I/O Address and Data 7 | 29 | LOCK | Lock Out System Bus | | 10 | AD6 | I/O Address and Data 6 | 30 | RQ/GT1 | Request Grant Signal 1 | | 11 | AD5 | I/O Address and Data 5 | 31 | RQ/GT0 | Request Grant Signal 0 | | 12 | AD4 | I/O Address and Data 4 | 32 | RD | Read Cycle | | 13 | AD3 | I/O Address and Data 3 | 33 | MN/MX | Minimum or Maximum mode | | 14 | AD2 | I/O Address and Data 2 | 34 | BHE/S7 | Byte High Enable/Status Bit 7 | | 15 | AD1 | I/O Address and Data 1 | 35 | A13/S6 | Address Line 13/Status Bit 6 | | 16 | AD0 | I/O Address and Data 0 | 36 | A12/S5 | Address Line 12/Status Bit 5 | | 17 | NMI | Non-Maskable Interrupt | 37 | S11/S4 | Address Line 11/Status Bit 4 | | 18 | INTR | Interrupt Request | 38 | S10/S3 | Address Line 10/Status Bit 3 | | 19 | CLK | Clock Input | 39 | ADF | I/O Address and Data F | | 20 | Vss | Signal Ground | 40 | Vcc | +5 Volts | | | C | onnector P2 | <u> </u> | | Connector P2 | | PIN | Mnemonic | Description | PIN | Mnemonic | Description | | 1 | MINT | Interrupt Output | 2 | RQ/GT1A | Request Grant to 8087 | Table 2-2. Connectors P1 and P2 Signal Functions | Signal | Description | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD0-ADF<br>(Input/Output<br>3-State) | Address/Data. These lines constitute the time multiplexed memory/IO address and data bus. AD0 is analogous to BHE/ for the lower byte of the data bus (AD0-AD7). AD0 is low during T1 when a byte is to be transferred on the lower portion of the bus during memory or I/O operations. Eight-bit oriented devices tied to the lower half would normally use AD0 to continue chip select functions. These lines are active high and float to tri-state off during interrupt acknowledge and local bus hold acknowledge. | Table 2-2. Connectors P1 and P2 Signal Functions (continued) | Signal | Description | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A10/S3-A13/S6<br>(Output 3-State) | Address/Status. During T1 these are the four most significant address lines for memory operations. During memory and I/O operations, status information is available on these lines during T2, T3, TW, and T4. These lines float to tri-state off during interrupt acknowledge and local bus hold acknowledge. The status of the interrupt enable flag bit (S5) is updated at the beginning of each CLK cycle. A 13/S6 is monitored by the 8087 to indicate when the 8086/88 has control of the local bus. A11/S4 and A10/S3 indicate which relocation register on the CPU is presently being used for data accessing. | | BHE/S7<br>(Output 3-State) | Byte High Enable/Status Bit 7. During T1 the byte high enable (BHE/) signal is used to enable data onto the most significant half of the data bus (AD8-ADF). Eight-bit oriented devices tied to the upper half of the bus, would normally use BHE/ to condition chip select functions. BHE/ is low during T1 for read, write, and interrupt acknowledge cycles when a byte is to be transferred on the high portion of the bus. The S7 status information is available during T2, T3, and T4. BHE/ is active low and floats to a tristate off condition when the CPU is in hold. BHE/ is low during T1 for the first interrupt acknowledge cycle. | | CLK<br>(Input) | Clock. The clock provides the basic timing for the processor and bus controller. It is asymmetrical with a 33% duty cycle. | | INTR<br>(Input) | INTERRUPT REQUEST. This pin is a level triggered input which is sampled during the last clock cycle of each instruction to determine if the processor should enter into an interrupt acknowledge operation. It is used only by the CPU. | | LOCK/<br>(Output 3-State) | $LOC\bar{K}$ . This output signal indicates that other system bus masters are not to gain control of the system bus while the signal is active. It is used only by the CPU. | | (MINT (P2)<br>(Output) | Math Interrupt. This signal is the interrupt output of the 8087. It represents mathematical errors or exceptions within the iSBC 337 Multimodule NDP Board. It is normally connected to the interrupt control circuits of the base board. | | MN/MX<br>(Input) | MINIMUM/MAXIMUM MODE. This pin determines whether the CPU is to operate in minimum or maximum mode. It is wired for maximum mode on the iSBC 337 MNDP. | | NMI<br>(Input) | Non-maskable Interrupt. This pin is an edge triggered input which causes a type 2 interrupt. It is used only by the CPU. | | QS0-QS1<br>(Output) | Queue Status. QS1, and QS0 provide status to allow external tracking of the internal 8086 instruction queue. QS0 and QS1 are encoded as follows: QS1 QS0 0 0 No Operation 0 1 First Byte of OP Code from Queue 1 0 Empty the Queue 1 1 Subsequent Byte from Queue The queue status is valid during the clock cycle after which the queue operation is performed. These pins are used by the 8087 are are not available for use elsewhere in the system. | | RD/<br>(Output 3-State) | READ. This signal indicates that the processor is performing a memory read or I/O read cycle. It is not used by the iSBC 337 MNDP. | | READY<br>(Input) | Ready For Data Transfer. This signal is the acknowledgement from the addressed memory or I/O device that it is ready for the data transfer. The RDY signal from memory/IO is synchronized by the 8284 Clock Generator to form READY. | Table 2-2. Connectors P1 and P2 Signal Functions (continued) | Signal | Description | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET<br>(Input) | RESET. The RESET input causes the 8087 and the processor to immediately terminate their present activities. The signal must be active high for at least four clock cycles. The CPU and the 8087 restart execution when the reset signal returns low. The reset signal is internally synchronized in the CPU. | | RQ/GT0<br>(Input/Output) | REQUEST/GRANT. This pin has the same function as RQ/GT1 but has a higher priority. It is used only by the CPU. | | RQ/GT1<br>(Input/Output) | REQUEST/GRANT. This pin is connected to the 8087's RQ/GT0 pin on the iSBC 337 Multimodule NDP Board. The request/grant signal is used by the CPU and the 8087 MNDP to exchange control of the local bus. This pin is not available for use elsewhere in the system. | | RQ/GT1A (P2)<br>(Input/Output) | REQUEST/GRANT ONE A. This pin has the same function as RQ/GT0 but has a lower priority. RQ/GT1A is connected to RQ/GT1 of the 8087. The 8087 passes the request and grant signals on to the 8086 via the 8087's RQ/GT0 pin (connected to the RQ/GT1 pin of the 8086). This allows other co-processors to acquire the local bus. | | S0-S2<br>(Output 3-State) | STATUS LINES. These three status lines furnish information to the 8288 Bus Controller and the 8289 Bus Arbiter. The status information is valid during T4, T1, and T2 and is returned to the passive state, during TW, when the ready signal is high. This status is used by the 8288 Bus Controller to generate all memory and I/O access control signals. A change in S2, S1, or S0 during T4 indicates the beginning of a bus cycle, and a return to the passive state in T3 or TW indicates the end of a bus cycle. This pin is used by the 8087 and is not available for use elsewhere in the system. | | TEST/BUSY<br>(Input) | TEST. This pin is connected to the 8087's BSY pin on the iSBC 337 Multimodule NDP Board. When this signal is high it causes the CPU to wait in an idle state when the CPU executes a wait instruction. This pin is used by the 8087 and is not available for use elsewhere in the system. | | Vcc | VOLTAGE SUPPLY. +5 volts dc. | | Vss | GROUND. Signal ground. | # CHAPTER 3 PROGRAMMING INFORMATION #### 3-1. INTRODUCTION This chapter describes the programming for the iSBC 337 Multimodule NDP Board. Included are sections on the instruction set, data formats, status format, and programming examples. #### 3-2. PROGRAMMING INTERFACE The combination of an iSBC 86 or iSBC 88 single board computer and an iSBC 337 MNDP generally appears to the programmer as a single machine. The iSBC 337 MNDP, in effect, adds new data types, registers, and instructions to the host iSBC. The programming languages and the co-processor architecture take care of most interprocessor coordination automatically. Computations in the 8087 are all done in the temporary real format (see paragraph 3-5). The numbers are translated to this format internally when loaded and are translated back to the original format when stored in memory. The computations in the 8087 are centered around the co-processor's register stack. These 80-bit registers provide the equivalent capacity of 40 of the 16-bit registers found in typical CPUs. The 8087 register set can be accessed both as a stack, with instructions operating implicitly on the top one or two stack elements, and as a fixed register set, with instructions operating on explicitly designated registers. Two features of the 8087 hardware further simplify numeric application programming. First, the 8087 is invoked directly by the programmer's instructions. There is no need to write instructions that address the 8087 as an I/O device, or to incur the overhead of setting up a DMA operation to perform data transfers. Second, the 8087 automatically detects exception conditions that can potentially cause a miscalculation at run-time. The 8087 exception handlers are automatically invoked by default to field these exceptions so that a reasonable result is produced and execution may proceed without program intervention. Alternately, the 8087 can interrupt the host CPU and thus trap to a user procedure when an exception is detected. #### 3-3. INSTRUCTION SET The 8087 instructions are intermixed with the host CPU instructions in a single instruction stream that is fetched by the host CPU. By monitoring the status signals emitted by the host CPU, the 8087 control unit can determine when an instruction is being fetched. When the instruction byte or word becomes available on the local bus, the 8087 control unit monitors the bus in parallel with the host CPU and obtains that portion of the instruction. Table 3-1 is an abbreviated description of the instructions that are performed by the 8087 on the iSBC 337 Multimodule NDP Board. A more detailed description of each instruction may be found in the 8086/8087 Macro Assembly Language Reference Manual. Table 3-1. 8087 NDP Instructions | Mnemonio | Instruction Description | Mnemonic | Instruction Description | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | | Data Transfer | | Basic Arithmetic and Operands | | FLD<br>FILD<br>FBLD | These instructions perform an 8087 load (push) of the source to the top of the floating-point stack. | FABS | This instruction changes the top element of the 8087 floating-point stack to its absolute value by making its sign a positive value. | | FST<br>FIST<br>FSTP<br>FISTP<br>FBSTP | These instructions perform an 8087 store of the top of the floating-point stack into the destination specified. | FADD<br>FIADD<br>FADDP | These instructions perform an 8087 floating-point (or integer) addition of the source to the destination leaving the result in the destination. | | FXCH | This instruction exchanges the floating-point stack top with a floating-point stack element. | FCHS | This instruction performs a sign change of the 8087 floating-point stack top. | Table 3-1. 8087 NDP Instructions (continued) | Table 3-1. 8087 NDP Instructions (continued) | | | | | | | | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Mnemoni | c Instruction Description | Mnemonic Instruction Description | | | | | | | | <b>Basic Arithmetic and Operands</b> | | Comparison | | | | | | FDIV<br>FIDIV<br>FDIVP | These instructions perform an 8087 floating-point (or integer) division of the destination by the source, leaving the result in the destination. | FCOM<br>FICOMP<br>FICOMP<br>FCOMPP | These instructions perform an 8087 floating-point (or integer) compare of the source operand and the top of the floating-point stack. The compare affects the 8087 status flags and stack | | | | | | FDIVR<br>FIDIVR<br>FDIVRP | These instructions perform a reverse 8087 floating-point (or integer) division, where the source is divided by the destination, and the result is left in the destination. | FTST | pointer. This instruction compares the top element of the 8087 floating-point stack to a floating-point zero (+0.0). | | | | | | FMUL<br>FIMUL<br>FMULP | These instructions perform an 8087 floating-point (or integer) multiplication of the destination by the source, leaving the result in the destination. | FXAM | This instruction examines the top element of the 8087 floating-point stack and sets the status bits. | | | | | | FPREM | This instruction calculates the remainder of the top two 8087 floating-point | ļ. | Transcendental | | | | | | | stack elements (i.e., stack top (ST(0)) modular next-to-top (ST(1)) stack element), returning the result to the stack top. The next-to-top stack element is left unchanged. | FPATAN | This instruction calculates the arctangent of Y/Z, where Z is the 8087 floating-point stack top (ST(0)) and Y is the next-to-top stack element (ST(1)). The stack is popped and the result | | | | | | FRNDINT | This instruction rounds the top stack<br>element of the 8087 floating-point stack<br>and returns it to the stack top. | FPTAN | returned on the (new) stack top. This instruction computes the function Y/X = tan Z, where Z is the 8087 | | | | | | FSCALE | This instruction adds the next-to-top element of the 8087 floating-point stack to the exponent of the stack top, leaving the result in the stack top. The | FYL2X | floating-point stack top. Y is returned to the stack top, then Z is pushed onto the stack. | | | | | | FSQRT | next-to-top element is left unchanged. This instruction returns the square root of the 8087 floating-point stack top to the stack top. | TIDEA | This instruction multiplies Y, the next-<br>to-top of stack element (ST(1)) times<br>log base 2 of X, the stack top. The stack<br>is popped and the result returned on<br>the (new) stack top. | | | | | | FSUB<br>FISUB<br>FSUBP | These instructions perform an 8087 floating-point (or integer) subtraction of the source from the destination leaving the result in the destination. | FYL2XP1 | This instruction multiplies Y, the next-<br>to-top of stack element (ST(1)) times<br>log base 2 of X, the (stack top) plus one.<br>The stack is popped and the result | | | | | | FSUBR<br>FISUBR<br>FSUBRP | These instructions perform a reverse 8087 floating-point (or integer) subtraction, where the destination is subtracted from the source, and the result is left in the destination. | F2XM1 | returned on the (new) stack top. This instruction raises two to the power of X, (stack top) minus one (e.g., $Y = 2^{X} - 1$ ). Where $X = 1$ the number that is at the top-of-stack. | | | | | | FXTRACT | This instruction extracts the exponent<br>and significand from the 8087 floating-<br>point stack top, returning the exponent<br>(in floating-point format) to the stack<br>top, then pushing the significand | FLDLG2 | Constants This instruction performs an 8087 load | | | | | | | (scaled between 1.0 and 2.0) onto the stack. | | (push) of the real constant log base 10 of two ( $\log_{10}$ (2.0)) to the top of the floating-point stack. | | | | | Table 3-1. 8087 NDP Instructions (continued) | Mnemonic | Instruction Description | Mnemonic | Instruction Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | DI DI NO | Constants | FINCSTP | This instruction increments the 8087 stack pointer by one. | | FLDLN2 | This instruction performs an 8087 load (push) of the real constant log base e of two (1n 2.0) to the top of the floating- | FINIT<br>FNINIT | These instructions initialize the 8087. | | FLDL2E | point stack. This instruction performs an 8087 load (push) of the real constant log base 2 of | FLDCW | This instruction loads the 8087 control word (2 bytes) from the memory source specified into the status word. | | | e (log <sup>2</sup> (e)) to the top of the floating-<br>point stack. | FLDENV | This instruction loads the 8087 status and recovery information (14 bytes) from the memory source specified. | | FLDL2T | This instruction performs an 8087 load (push) of the real constant log base 2 of ten (log <sub>2</sub> (10.0)) to the top of the floating-point stack. | FNOP | This instruction performs an 8087<br>NOP instruction. It is identical to<br>storing the floating-point stack top | | FLDPI | This instruction performs an 8087 load (push) of the real constant pi to the top of the floating-point stack. | FRSTOR | into itself (i.e., FST ST(0)). This instruction restores the 8087 context (status information, recovery | | FLDZ | This instruction performs an 8087 load (push) of the real constant zero (+0.0) to the top of the floating-point stack. | | information, and stack, 94 bytes) from<br>the memory source specified. | | FLD1 | This instruction performs an 8087 load (push) of the real constant one (+1.0) to the top of the floating-point stack. | FSAVE<br>FNSAVE | These instructions save the 8087 context (status information, recovery information, and stack, 94 bytes) into the memory location specified. | | | Processor Control | FENI<br>FNENI | These instructions clear the 8087 interrupt enable mask in the control word, thus enabling interrupts. | | FCLEX<br>FNCLEX | These instructions clear any 8087 exception flag bits that are set in the status word. | FSTCW<br>FNSTCW | These instructions store the 8087 control word (2 bytes) into the memory destination specified. | | FDISI<br>FNDISI | These instructions set the 8087 interrupt enable mask, thus disabling all 8087 interrupts. | FSTENV<br>FNSTENV | These instructions store the 8087 status and recovery information (14 bytes) into the memory destination specified. | | FDECSTP | This instruction decrements the 8087 stack pointer. | FSTSW<br>FNSTSW | These instructions store the 8087 status word (2 bytes) into the memory destination specified. | | FFREE | This instruction sets the tag bits, for<br>the register specified in the operand, to<br>one (register empty). This is a special<br>case of the load instruction. | FWAIT | This instruction performs an 8086 WAIT for the purpose of synchronization with the 8087. | #### 3-4. DATA FORMATS There are three data types supported by the iSBC 337 MNDP — real, integer, and BCD. #### 3-5. **REAL** Real numbers can be presented to the 8087 in three formats. The three formats are single precision, double precision, and file precision (temporary real). ### NOTE The 8087 stores all numbers internally as file precision numbers. They are converted back to their original format (or another format) when stored externally in memory. #### **Single Precision Data Format** #### Bit 31: S = Sign of the significand. 1 represents negative and 0 represents positive. Bits 23-30: E = These 8-bits represent a biased exponent. The bias is $2^7$ - 1 (127). The range of the exponent is -126 to +127. Bits 0-22: SI = 23-bit significand. Together with the sign bit, the significand represents a signed fraction in sign-magnitude notation. There is an implied binary point to the left of the most significant bit (bit 22) of the significand. In other words, the significand is assumed to be a 24-bit normalized quantity and the most significant bit, which will always be 1 due to normalization, is implied. The binary point is between the implied bit and bit 22 of the significand. #### **Double Precision Data Format** #### Bit 63: S = Sign of the significand. 1 represents negative and 0 represents positive. Bits 52-62: E = These 11-bits represent a biased exponent. The bias is $2^{10}$ - 1 (1023). The range of the exponent is -1022 to +1023. Bits 0-51: SI = 52-bit significand. Together with the sign bit, the significand represents a signed fraction in sign-magnitude notation. There is an implied binary point to the left of the most significant bit (bit 51) of the significand. In other words, the significand is assumed to be a 53-bit normalized quantity and the most significant bit, which will always be 1 due to normalization, is implied. The binary point is between the implied bit and bit 51 of the significand. #### **Temporary Real Data Format** Bit 79: S = Sign of the significand. 1 represents negative and 0 represents positive. Bits 64-78: E = These 15-bits represent a biased exponent. The bias is $2^{14} - 1$ (163883). The range of the exponent is -16382 to +16383. Bits 0-63: SI = 64-bit significand. Together with the sign bit, the significand represents a signed fraction in sign-magnitude notation. There is an implied binary point to the right of the most significant bit (bit 63) of the significand. In other words, the significand is assumed to be a 64-bit quantity. If bit 63 is 1, the number has been normalized. A file precision number inside the 8087 which has not been normalized is called un-normalized. A file precision number in memory which is not normalized is called a denormalized number. #### NOTE In file precision only, the implied binary point is located between bits 62 and 63 (the two most significant bits of the fraction) with a one always located at bit 63 if the number is normalized. The following is an example of how the single precision floating-point number 127.133H would be represented. The bit pattern is: 1 2 7 . 1 3 3 H 0001 0010 0111.0001 0011 0011 B The binary point is now moved to the right of the most significant bit whose value is equal to "1". The new bit pattern is 0001.0010 0111 0001 0011 0011 The binary point was moved eight places. This now equals 1.00100111000100110011x28 or 1.27133x28H To organize this number to load into the 8087 NDP, the bit pattern is: S EXPONENT SIGNIFICAND (23 bits) O 10000111 00100111000100110011000 The exponent is derived by adding the eight places the binary point was moved to the bias of 127. Example: 0111 1111 (127) 0000 1000 (8) 1000 0111 #### 3-6. INTEGER There are three forms of integer numbers that the iSBC 337 Multimodule NDP Board can handle. All three forms use 2's complement arithmetic. They are: WORD —16 bits SHORT —32 bits LONG —64 bits #### **Word Format** Bit 15: S = Sign of the integer. 1 represents negative and 0 represents positive. #### Bits 0-14: I = These 15-bits represent an integer value from 0 to 7FFF hexadecimal, in two's complement notation. #### **Short Format** Bit 31: S = Sign of the integer. 1 represents negative and 0 represents positive. Bits 0-30: I = These 31-bits represent an integer value from 0 to 7FFFFFF hexadecimal, in two's complement notation. Long Format Bit 63: S = Sign of the integer. 1 represents negative and 0 represents positive. Bits 0-62: #### 3-7. PACKED BINARY CODED DECIMAL Packed Binary Coded Decimal data can be manipulated directly with the iSBC 337 Multimodule NDP Board. This is useful for applications that require BCD numbers such as business applications. The 8087 accepts an 80 bit number representing a signed 18 digit packed BCD number. The format is: | S | 0000 | 0000 | | PACKED BCD | | |----|------|------|----|------------|---| | 79 | 78 | 72 | 71 | | 0 | Bit 79: S = Sign of the packed BCD number. 1 represents negative and 0 represents positive. Bits 72-78: Must be zero. Bits 0-71: I = These 72-bits represent a packed BCD value (4 bits per decimal digit) from 0 to $\pm$ (1X10<sup>19</sup>)-1. #### 3-8. STATUS FORMAT The environment of the iSBC 337 MNDP is stored in memory as 7 contiguous words. The first 3 words contain the status information (control, status, and tag words) and the last 4 words contain the recovery information. Figure 3-1 illustrates the form that the status information takes when stored in memory. \*Unassigned/Reserved Figure 3-1. Status Information Format #### 3-9. CONTROL WORD The control word specifies the mode of operation of the 8087, contains some special controls, and also contains the interrupt mask bits. The definition of the bits of the control word are as follows: Bits D-F: These bits are reserved. Bit C: IC = Infinity Control. The 8087 employs two methods of closing the number system. They are projective and affine closure. In the projective closure, infinity is unsigned. In affine closure, infinity carries a + or - sign. The infinity control bit setting has the following meaning: 0 = projective closure, 1 = affine closure (Default is 0.) Bits A-B: RC = The contents of the rounding control field determines the rounding algorithm to be used in producing a result. The most common setting will be round to even. Rounding down (toward negative infinity) or up (toward positive infinity) should be used when the result must be precisely controlled (internal arithmetic, elementary functions, etc.). | В | Α | | | |---|---|-----------------------|-----------| | 0 | 0 | Round to nearest even | (default) | | 0 | 1 | Round down | | | 1 | 0 | Round up | | | 1 | 1 | Chop (truncate) | | Bits 8-9: PC = The contents of the precision control field determines the number of bits of precision of the significand to retain in the arithmetic results. Each result is rounded to the appropriate precision. The precision of the results is thus independent of the precision of the operand. | 9 | 8 | | | |---|---|------------|-----------| | 0 | 0 | 24 bits | | | 0 | 1 | (Reserved) | | | 7 | 0 | 53 bits | | | 1 | 1 | 64 bits | (default) | Bit 7: IEM = The interrupt enable mask bit is the common mask bit that masks the IR bit in the status word from sending an interrupt to the processor. When set to zero, it allows the IR bit to indicate an exception to the processor if any unmasked exception bit is set. The master interrupt bit is set by the disable interrupt instruction and reset by the enable interrupt. The load control instruction can also set and reset these bits. The interrupt enable mask bit setting has the following meaning: ``` 0 = unmask, 1 = mask. (Default is 1.) ``` Bit 6: This bit is reserved. Bits 0 through 5: These bits mask the individual exception flag bits. The names and indication of each exception flag bit are as follows: Bit 5: PM = Precision exception flag bit. 0 = unmasks, 1 = masks. (Default is 1.) Bit 4: UM = Underflow exception flag bit. 0 = unmasks, 1 = masks. (Default is 1.) Bit 3: OM = Overflow Exception Flag Bit. 0 = unmasks, 1 = masks. (Default is 1.) Bit 2: ZM = Zero Divisor exception flag bit. 0 = unmasks, 1 = masks. (Default is 1.) Bit 1: DM = Denormalized Operand exception flag bit. 0 = unmasks, 1 = masks. (Default is 1.) Bit 0: IM = Invalid Operation exception flag bit. 0 = unmasks, 1 = masks. (Default is 1.) #### 3-10. STATUS WORD The status word holds the current status of the 8087. Some of the upper bits (8, 9, A, E, and F) will be used for conditional branching after the operands have been compared, and for polling the status of the 8087. The lower 8 bits (0 - 7) hold the exception information for the instruction being performed and will be used for exception handling information. The status word can be read into memory with the floating-point store status word (FSTSW) instruction. The exception flag bits can be cleared by the floatingpoint clear exceptions (FCLEX) instruction. The definition of the bits of the status word are as follows: | FE | _ | _ | _ | | _ | _ | | _ | - | - | - | _ | | _ | |----|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | ВС | 7 | S | Γ | С | С | С | 1 | * | Р | U | 0 | Z | D | Т | | | 1 | | | 2 | 1 | 0 | R | | ш | Е | Ε | E | E | Ε | Bit F: B = The busy (B) and interrupt (IR) flag bits denote the execution status of the 8087. When the 8087 begins executing an instruction, the B bit sets. Upon successful completion of the instruction (if any exception flags were encountered and they were masked) the B bit is reset. However, if an unmasked exception occured, the IR bit is set and the B bit remains set until the exception is reported through the interrupt system. Since the B bit has the same setting as the pin that is tested by the wait instruction that is inserted by the assembler, no iSBC 337 MNDP instruction can gain control of the 8087 until a FCLEX instruction (which clears the flags) is executed by an exception handler. The busy flag bit setting has the following meaning: 0 = not busy, 1 = busy. Bits E, A, 9, 8: C3,2,1,0 = Several 8086 instructions post their results to the condition code bits. The principal use of the condition codes is for conditional branching. Table 3-2 lists the meaning of the various settings of the condition codes. Table 3-2. Condition Code Setting | | Conditio | Interpretation | | | |-----|----------|----------------|----|------------------------------| | C3 | C2 | C1 | C0 | | | 0 | 0 | 0 | 0 | + Unnormal | | 0 | 0 | 0 | 1 | + NAN | | 0 | 0 | 1 | 0 | <ul> <li>Unnormal</li> </ul> | | 0 | 0 | 1 | 1 | - NAN | | 0 | 1 | 0 | 0 | + Normal | | 0 | 1 | 0 | 1 | + Infinity | | 0 | 1 | 1 | 0 | - Normal | | 0 | | 1 | 1 | - Infinity | | 1 | . 0 | 0 | 0 | + 0 | | 1 1 | 0 | 0 | 1 | Empty | | 1 | 0 | 1 | 0 | <b>– 0</b> | | 1 1 | 0 | 1 | 1 | Empty | | 1 1 | 1 | 0 | 0 | + Denormal | | 1 | 1 | 0 - | 1 | Empty | | 1 | 1 | 1 | 0 | - Denormal | | 1 | 1 | 1 | 1 | Empty | Bits B-D: ST = The top of stack pointer contains the address of the register that is the current top of the stack. During the power-on sequence this register (top of stack) is initialized to zero. Its manipulation beyond that point is user controlled. Bit 7: IR = The interrupt request flag bit is set at the end of execution of any instruction that caused an unmasked error bit to be set. If the IEM bit (interrupt-enable mask bit) is clear, bit 7 being set will cause an interrupt signal to be sent out on the INT (interrupt) line of the iSBC 337 Multimodule NDP Board to interrupt the CPU at the end of the instruction being executed. The interrupt request flag bit setting has the following meaning: 0 = no error, 1 = error. Bit 6: This bit is reserved. Bit 5 through Bit 0: Exception Flags. Each exception flag bit is set upon the detection of a specific variety of exception condition. The exception flags are cleared by the execution of the clear exception (FCLEX), load environment (FLDENV), restore all (FRSTOR), initialize (FINIT), and save all (FSAVE) instructions. If an exception flag is set to 1, it indicates that this exception has occured. All the exception flags are set to zero on power up. The names and explanation of each exception flag bit are as follows: Bit 5: PE = Precision. This exception flag indicates that the result of an operation is not exactly representable in the destination format. The 8087 will round the number and set this flag. Bit 4: UE = Underflow. This exception flag indicates that the result of an operation is too small to be represented in the destination format. Bit 3: OE = Overflow. This exception flag indicates that the result of an operation is too large to be represented in the destination format. Bit 2: ZE = Zero divide. This exception flag indicates that an attempt was made to divide zero into some number other than zero. (Dividing zero by zero results in the invalid operation exception flag being set.) Bit 1: DE = Denormalized Operand. This exception flag indicates that a denormalized number has been fetched. The meaning of the bits in the tags are as follows: 01 = register contains a zero. infinite number. 11 = register is empty. (default). 3-12. EXAMPLE PROBLEMS FOR example will solve a quadratic equation. **FLOATING POINT** 00 = register contains a valid, non-zero quantity. 10 = register contains an invalid, denormalized, or In the following paragraphs two sample programs will be illustrated. The first example will calculate the hypotenuse of a right triangle. The second :DECLARE THE DATA SEGMENT Bit 0: IE = Invalid Operation. This exception flag indicates that an attempt was made to perform an invalid operation. #### **3-11. TAG WORD** The tag word contains eight tags (two bits each). Each tag word describes the contents of internal register T<sub>x</sub>. The principal function of the tag word is to optimize the 8087 performance under certain conditions and programmers ordinarily will not be concerned with it. Example 1. :F1:WAYNE.ASM page NAME WAYNE\_SCHMIDT\_SAMPLE\_PROGRAM CGROUP GROUP CODE DGROUP GROUP DATA ASSUME CS:CGROUP,DS:DGROUP ;THIS IS A SAMPLE PROGRAM TO DEMONSTRATE THE USE OF THE 8087 NUMERIC DATA ;PROCESSOR. IT WILL CALCULATE THE HYPOTENUSE OF A RIGHT TRIANGLE. ;LET THE SIDES = a (opposite); b (adjacent); c (hypotenuse). ;THE PROGRAM WILL SOLVE FOR: $a^2 + b^2 = c^2$ . ;a, b, and c ARE DATA TERMS. a = 3, b = 4, and c = unknown 3.0 ĒQŪ 4.0 SEGMENT WORD PUBLIC 'DATA' DATA DEFINE A FLOATING POINT NUMBER THREE **SIDEa** DT a IN TEMPORARY REAL FORM DEFINE A FLOATING POINT NUMBER FOUR IN **SIDEb** DT b TEMPORARY REAL FORM; DEFINE A STORAGE AREA FOR THE RESULT; DEFINE A STORAGE AREA FOR THE CONTROL HYPOT DB 10 DUP(?) CONTROL\_WORD DW 1 DUP(?) WORD DEFINE A STORAGE AREA FOR THE STATUS STATUS\_WORD DW 1 DUP(?) WORD DATA **ENDS** CODE SEGMENT WORD PUBLIC 'CODE' PYTHAGOREAN\_THEOREM PROC **NEAR** FINIT INITIALIZE THE 8087 CONTROL\_WORD,3FFH MOV SET THE CONTROL WORD FOR FILE PRECISION. ROUND TO EVEN, AND MASK OFF THE INTERRUPTS **FLDCW** CONTROL\_WORD LOAD THE CONTROL WORD TBYTE PTR SIDEA ST,ST(0) TBYTE PTR SIDEb LOAD SIDE a FLD**FMUL** ;SQUARE SIDE a ;LOAD SIDE b FLD **FMUL** ST,ST(0)SQUARE SIDE b FADD ;ADD SIDES a AND b AND POP THE STACK ;THE RESULT IS NOW ON THE TOP OF THE STACK ;FIND THE SQUARE ROOT OF THE RESULT OF **FSQRT** $a^2 + b^2$ GET A COPY OF THE STATUS WORD COPY THE STATUS TO THE AX REGISTER **FSTSW** STATUS\_WORD MOV AX,STATUS\_WORD MASKS OFF BIT 6 AND AL,0BFH AL,AL ;CHECK FOR ERRORS OR EXCEPTIONS ERRORS ;IF ERRORS EXISTS, THEN HANDLE IT ;IF NOT, THEN GET THE RESULT TBYTE PTR HYPOT;RETRIEVE THE VALUE FROM THE 8087 AND ;PLACE IN MEMORY OR JNZ **FSTP** #### Example 1 (continued) PYTHAGOREAN\_THEOREM ENDP ERRORS PROC NEAR HLT ERRORS ENDP CODE ENDS **END** #### Example 2. For the second example, the following equation will be computed. $$ax^2 + bx + c = 0$$ Rearranging the equation to solve for x: $$x = \frac{-b \pm \sqrt{b^2 - 4ac}}{2a}$$ The equation can be solved in 5 major steps where - 1) N = 2(a) - 2) M = 4(a) (c) - 3) $L = b^2$ - 4) $K = \sqrt{L-M}$ 5) $$x = \frac{-b \pm K}{N}$$ The values of variables "a", "b", and "c" are as follows: The eight register stack files of the 8087 make it easy to do more than one calculation at a time without a memory reference. Figure 3-2 is an overall flow diagram of the steps to calculate the equation. Figure 3-3 is a detailed flow diagram of the steps to calculate the equation. Table 3-3 details the register stack after each operation. The step numbers running horizontally correspond to the step numbers in the flow chart of figure 3-3. :USER DEFINED ERROR HANDLER Figure 3-2. Overall Programming Example Flow Chart #### 3-13. PROGRAM DETAIL The step numbers in the following detailed program correspond with the step numbers in figure 3-3. The following is a detailed program of the routine to calculate the roots of the Quadratic Equation listed previously. The numbers depicted (a=1, b=3, c=2) will be used here. The program will use real numbers in a single precision form. #### Beginning Stack Image Figure 3-3. Detailed Programming Example Flow Chart Table 3-3. Stack Image Per Stack | Step | 1 | 2 | 3 | 4 | 5 | 6A | 6B | 7A | 7B | 8 | 9A | 9B | 10 | 11A | 11B | |-------|----|----|----|----|----|----|----|-----|----|----|------|------------------|----|------|------------------| | ST(0) | 2 | N | b | L | 4 | 4A | М | L-M | Κ | К | -b+K | <u>-b+K</u><br>N | -Þ | -b-K | <u>-b-K</u><br>N | | ST(1) | а | а | а | а | а | С | L | -b | -b | -b | -b | -b | N | N | К | | ST(2) | С | С | С | С | С | L | -b | N | N | Ν | N | N | к | K | | | ST(3) | 4 | 4 | 4 | 4 | L | -b | N | | | К | К | К | | | | | ST(4) | -b | -b | -b | -b | -b | N | | | | | | | | | | | ST(5) | b | b | N | N | N | | | | | | | | | | | | ST(6) | | | | | | | | | | | | | | | | | ST(7) | | | | | | | | | | | | | | | | :F1:SAMPLE.ASM PAGE NAME SAMPLE\_PROG\_2 CGROUP GROUP CODE DGROUP GROUP DATA ASSUME DS:DGROUP,CS:CGROUP ;THIS PROGRAM IS AN EXAMPLE OF HOW TO USE FLOATING POINT INSTRUCTIONS. ;WHILE A MORE EFFICIENT PROGRAM MAY BE WRITTEN, THIS ONE CAN INSTRUCT ;ONE ON THE USAGE OF FLOATING POINT NUMBERS AND MNEMONICS IN A PROGRAM. | FOUR | EQU | 4.0 | EQUATE A FLOATING POINT REAL 4 | |------|-----|-----|--------------------------------| | NO_a | EQU | 1.0 | EQUATE A FLOATING POINT REAL 1 | | NO_b | EQU | 3.0 | EQUATE A FLOATING POINT REAL 3 | | NO_c | RQU | 2.0 | EQUATE A FLOATING POINT REAL 2 | THE FOLLOWING IS THE DATA AREA WHERE THE RESULT WILL BE STORED #### DATA SEGMENT WORD PUBLIC 'DATA' | FP4 | DD | FOUR | ;DEFINE A SINGLE PRECISION 4 | |--------------|----|-----------|--------------------------------------| | FP2 | DD | NO_c | ;DEFINE A SINGLE PRECISION 2 | | FPa | DD | NO_a | ;DEFINE A SINGLE PRECISION "a" | | FPb | DD | NO_b | ;DEFINE A SINGLE PRECISION "b" | | FPc | DD | NO_c | ;DEFINE A SINGLE PRECISION "c" | | CONTROL_WORD | DW | 1 DUP (?) | ;DATA STORAGE FOR CONTROL_WORD | | RESULTA | DD | 1 DUP (?) | ;DATA STORAGE FOR RESULT X= -b + K/N | | RESULTB | DD | 1 DUP (?) | ;DATA STORAGE FOR RESULT X= -b - K/N | | | | | | #### DATA ENDS ;THE FOLLOWING IS THE CODE WHICH WILL PERFORM THE ROOT OF THE QUADRATIC ;EQUATION. CODE SEGMENT WORD PUBLIC 'CODE' :F1:SAMPLE.ASM PAGE 2 :ASSUME THE DS REGISTER IS ADDRESSING THE "DATA SEGMENT". MOV CONTROL\_WORD.0 ;LOAD THE CONTROL WORD ;BITS 0 THRU 5; INTERRUPTS AND EXCEPTION MASKS — NONE MASKED ;BIT 6: RESERVED — SET TO ZERO ;BIT &: INTERRUPT ENABLE MASK — NOT MASKED :BITS 8 AND 9: PRECISION CONTROL — SET TO 24 BITS (SINGLE PRECISION) BITS 10 AND 11: ROUNDING CONTROL — ROUND TO NEAREST OR EVEN :BIT 12: INFINITY CONTROL — SET FOR PROJECTIVE ;BITS 13 THRU 15: RESERVED — SET TO ZERO FLDCW **FCHS** CONTROL\_WORD :LOAD THE CONTROL WORD INTO THE 8087 **FLD** **FPb** ;LOAD THE NUMBER "b" (3) :CHANGE THE SIGN OF b TO NEGATIVE ;STEP 3:EXCHANGE "N" WITH 1st b @ ST(5) : SOLVE FOR X - WHERE X = b - K/N **FLD** FPb :LOAD ANOTHER b FLD FP4 ;LOAD A 4.0 FLD FPc ;LOAD THE NUMBER "c" (2) FLD FPa ;LOAD THE NUMBER "a" (1) **FLD** FP2 :LOAD A 2.0 ;AT THIS POINT, THE STACK SHOULD APPEAR AS DEPICTED IN STEP 1 OF TABLE 3-3. **FENI** **FXCH** ENABLE THE INTERRUPTS ; SOLVE FOR N **FMUL** ST,ST(1) STEP 2: MULTIPLY THE TOP STACK REGISTERS AND STORE THE RESULT IN THE TOP AND DO NOT POP THE STACK. ST(5) ;STEP 3: EXCHANGE "N" WITH 1st b @ ST(3) : SOLVE FOR L FMIII. ST,ST(0)FXCH ST(3) ;STEP 4: SQUARE THE 2nd b ;STEP 5: EXCHANGE "L" WITH 4 @ ST(3) ; SOLVE FOR M **FMUL** ;STEP 6A: MULTIPLY 4 TIMES a AND POP THE STACK. THE RESULT IS @ ST. **FMUL** ;STEP 6B: MULTIPLY RESULT IN 6A TIMES c AND POP STACK. THE RESULT IS @ ST. ; SOLVE FOR K **FSUBR** ;STEP 7A: SUBTRACT M FROM L. POP THE STACK. RESULT IS @ ST. **FSQRT** ;STEP 7B: RESOLVE SQUARE ROOT VALUE OF THE RESULT IN STEP 7A. FST ST(3) ;STEP 8: PUT A COPY OF K INTO ST(3). :F1:SAMPLE.ASM PAGE 3 ; SOLVE FOR X - WHERE X = -b + K/N FADD ST,ST(1) ;STEP 9A: SOLVE FOR -b+K. FDIV ST,ST(2) ;STEP 9B: DIVIDE RESULT IN 9A BY N. RESULT IS @ ST. STORE THE RESULT IN MEMORY FSTP RESULTA ;STEP 10: STORE THE RESULT OF 9B @ RESULTA IN MEMORY AND POP THE STACK. ; SOLVE FOR X - WHERE X = -b K/N FSUB ST,ST(2) FDIV ;STEP 11A: SOLVE FOR -b-K. ;STEP 11B: DIVIDE RESULT IN 11A BY N. POP THE STACK AND STORE IN ST. STORE THE RESULT IN MEMORY FSTP RESULTB ;STEP 12: STORE THE RESULT OF 11B @ RESULTB AND POP THE STACK. CODE ENDS **END** The answers to the computation reside at "RESULTA" and "RESULTB". The answers are: S EXPONENT FRACTI FRACTION (23 BITS) **RESULTA** = -1 = 1 01111111 00000000000000000000000B # CHAPTER 4 PRINCIPLES OF OPERATION #### 4-1. INTRODUCTION This chapter provides a functional description of the iSBC 337 Multimodule NDP Board. The functional description describes the operation of the 8087 Numeric Data Processor (NDP) since this is the only chip on the board. #### 4-2. THE CPU/NDP RELATIONSHIP The iSBC 337 Multimodule NDP Board uses the 8087 which performs as a co-processor to the 8086 or 8088 Central Processor Unit. This software transparent extension of the CPU improves system performance by off loading the arithmetic burdens onto the 8087. The 8087 shares the CPU's bus interface devices, thus requiring no additional circuitry. The 8087 operates on the CPU's local bus as an alternate bus master with status lines common to both processors. This co-occupancy of the local bus and status lines, permits sharing of the interface devices used by the master processor already provided on the base board. Figure 4-1 is a block diagram of the iSBC 337 MNDP. The 8087 tracks the instruction queue of the CPU by monitoring its status pins (QS1 and QS0). Thus any floating-point instructions are copied into its queue by tapping the data bus in parallel to the CPU fetch. When a floating-point instruction is fetched from the queue, the CPU will not execute it. When a non-memory referenced floating-point instruction is fetched, the CPU totally ignores it and proceeds on with its own activities while the 8087 acts upon it. This provides an overlapping of processor operations which enhances processing time of other software by the CPU. When the floating-point instruction is a memory referenced one, the CPU will calculate the effective address (EA) using its addressing modes and will then perform a "dummy read". This Figure 4-1. iSBC 337™ MNDP System Configuration is a normal read cycle for the CPU with the exception that the CPU will not accept the data into its execution unit. Instead the 8087 will capture the address of the operand during T1 and the data during T3 (or TWait) ANDed with ready ((T3-TWait) + READY). In this way the 8087 utilizes the CPU's addressing capabilities. At this point the 8087 can start execution unless more data is needed. If more data is needed the 8087 requests control of the local bus and status lines through the request/grant protocol. In the request/grant protocol, the control of the local bus is maintained through the request/grant mechanism. The RQ/GT0 Pin of the 8087 is connected to the RQ/GT1 pin of the CPU. When the 8087 needs the local bus to conduct memory transfers, it requests the bus by pulling the RQ/GT0 pin low for one clock cycle. (Refer to figure 4-2.) This action occurs only after the CPU has had a chance to perform its "dummy read". During the CPU's next T4 or T1 state, a pulse, one clock cycle wide, will be issued by the CPU on the RQ/GT1 line to indicate to the 8087 that the CPU has allowed the local bus and status lines to float and that it will enter a "hold acknowledge" state at the next clock cycle. At the completion of the 8087's use of the local bus and the status lines, the 8087 will lower the RQ/GT0 line once more for one clock cycle to indicate to the CPU that the "hold request" is about to end and that the CPU can reclaim the local bus and status lines at the next clock cycle. The 8087 will request the bus immediately after the "dummy read" when more data is required (typically for all load operations and memory priority instructions). In this case the request is made at the T4 state. When the data is to be written, the bus is requested as late as possible (at the T1 state). The RQ/GT0 signal from the CPU is returned to the base board via the P1 connector on the iSBC 337 board, for use on the base board. The RQ/GT1 signal from the CPU is also returned to the base board, but may not be used by the base board as the 8087 uses it. The RQ/GT1 signal from the iSBC 337 MNDP board is routed to the base board via the P2 connector on the iSBC 337 MNDP board. This signal may be used for applications which would normally use the CPU's RQ/GT1 signal. The interrupt output of the 8087 is handled by routing the interrupt request down through the P2 connector of the iSBC 337 MNDP base board interface. There the base board is responsible for manipulating and prioritizing the interrupt request and feeding it back to the CPU via the INT line. At that time, the CPU executes a software exception handling routine which is responsible for clearing the 8087's busy status and servicing the exceptions in a proper manner. If an iSBC 86/12 board or an iSBC 86/12A board that has a PWA number of 1003052, other routing methods of the interrupt are employed. (Refer to Appendix A.) The busy output pin of the 8087 is connected to the test pin of the CPU. A wait prefix is inserted, by the assembler, in front of each floating-point instruction. This will avoid overlapping of floating-point instructions. Prior to executing each floating-point instruction, the CPU will test the state of the 8087's busy pin and will mark time until the 8087's busy status and busy pin are reset indicating that the 8087 is ready for another floating-point instruction. If an exception is encountered by the 8087 and the interrupt is not #### NOTES - 1. THE CPU FLOATS S2, S1, S0, FROM 1.1 STATE ON THIS EDGE - 2. THE CPU FLOATS $A_X$ , $D_X$ , BUS, BHE, AND LOCK ON THIS EDGE 3. THE OTHER MASTER FLOATS $\overline{S}_2$ , $\overline{S}_1$ , $\overline{S}_0$ , FROM 1.1.1 STATE ON THIS EDGE - 4. THE OTHER MASTER FLOATS Ax. Dx. BUS. BHE. AND LOCK ON THIS EDGE TCLCL — CLOCK CYCLE PERIOD OF CPU TGVCH — RO/GT SET UP 30 #SEC MIN TCLGV — GRANT ACTIVE 85 #SEC MAX TCLGX — GRANT INACTIVE 85 #SEC MAX Figure 4-2. Request/Grant Sequence Timing masked off, an interrupt is issued and the busy status remans set until the CPU services the interrupt. If an interrupt occurs during the mark time, the CPU will return to the proper state in the interrupt return sequence. If the interrupt output is masked off and an exception occurs, then a condition known as deadlock will exist where the busy status remains set and the CPU continues to wait. This condition is avoided by the 8087 internally and explained in more detail in paragraph 4-10. #### 4-3. BUS OPERATIONS Each bus cycle consists of at least four clock cycles. These clock cycles are referred to as T1, T2, T3, and T4. The address is issued from the processor during T1 and data transfer occurs on the bus during T2 through T4. In the event that a ready indication is not received from the addressed device, wait states (TW) are inserted between T3 and T4. Each inserted wait state is of the same duration as a clock cycle. The 8087 sends status bits S2, S1, and S0 to provide type-of-cycle information to the 8288 Bus Controller. The 8288 Bus Controller generates the memory read and write commands, and issues control signals to the address latches and data transceivers. A multimaster system bus can be constructed with the use of the 8289 Bus Arbiter. The key bus arbiter inputs are the same as those for the 8288 Bus Controller (i.e., local status lines S2, S1 and S0.) The 8087 can operate on a 16-bit local bus (8086 processor) or on an 8-bit local bus (8088 processor). It detects the type of bus on the first cycle after power up by monitoring the status lines for a memory read and then checking the conditions of BHE/ for that first cycle. Since an 8086 processor always fetches a word on the first cycle, its BHE/ will be low. Likewise, the 8088 processor always does a byte fetch keeping that particular pin (called SSO/ on the 8088 processor) high. Therefore, if BHE/ is low on the first cycle, the 8087 will use the 16-bit mode and will use the 8-bit mode if BHE/ is high. When using a 16bit local bus, AD0-ADF are bidirectional address/ data lines. When using an 8-bit local bus, AD0-AD7 are bidirectional address/data lines and AD8-ADF become only bidirectional address lines. #### 4-4. READ OPERATION The read cycle begins in T1 when the address is sent out on the bus and the Address Latch Enable (ALE) signal is asserted. The trailing edge of ALE locks the address into the 8282/8283 octal latch (or compatible TTL latch). The byte high enable (BHE) and address zero (AD0) signals address the high, low, or both bytes. At T2 the address is removed from the local bus and the bus goes to a high impedance state. The memory read command signal (MRDC/) is also asserted at T2. This read command causes the addressed device to enable its data bus drivers to the system bus. Sometime later valid data will be available on the local bus and the addressed device will drive the ready line high. When the processor returns the read command to a high level, the addressed device will again place its data bus drivers in a high impedance state. If a transceiver (8286/8287) is required to buffer the local bus, the direction (DT/R) and enable (DEN) controls are provided by the 8288 Bus Controller. #### 4-5. WRITE OPERATION A write cycle begins when the address is sent out on the bus and the Address Latch Enable (ALE) signal is asserted. The BHE/ and AD0 signals select the proper byte(s) of memory to be written. This data remains valid at least until the middle of T4. During T2, T3, and TW the advanced memory write command (AMWTC/) is asserted, while the normal memory write command (MWTC/) is asserted during T3 and TW only. The normal memory write command is used by older style memories that require valid data prior to the write command. #### 4-6. 8087 ARCHITECTURE As shown in figure 4-3, the 8086 is internally divided into two processing elements, the control unit (CU) and the numeric execution unit (NEU). In essence, the NEU executes all numeric instructions, while the CU fetches instructions, reads and writes memory operands, and executes the processor control type of instructions. The two elements are able to operate independently of one another, allowing the CPU to maintain synchornization with the CU while the NEU executes numeric instructions. #### 4-7. CONTROL UNIT The CU keeps the 8087 operating in synchronization with its host CPU. The 8087 instructions are intermixed with the host CPU instructions in a single instruction stream that is fetched by the host CPU. By monitoring the status signals emitted by the host CPU, the 8087 control unit can determine when an instruction is being fetched. When the instruction byte or word becomes available on the local bus, the 8087 control unit taps the bus in parallel with the host CPU and obtains that portion of the instruction. Figure 4-3. 8087 Block Diagram The CU maintains a queue of pre-fetched instructions identical to that in the 8086/8088 processor. By monitoring the CPU's queue status lines, the CU is able to obtain and decode instructions from the queue in synchronization with the CPU. In effect, both processors fetch and decode the instruction stream in parallel. The two processors execute the instruction stream differently. The first five bits of all 8087 machine instructions are identical. These five bits (the escape code) designate that they are iSBC 337 MNDP instructions. The CU ignores all instructions that do not match these bits, since these instructions are directed to the CPU only. When the CU decodes an instruction containing the escape code, it either executes the instruction itself, or passes it to the NEU, depending on the type of instruction. The CPU distinguishes between escape code instructions that reference memory and those that do not. If the instruction refers to a memory operand, the CPU calculates the operand's address and then performs a read of the word at that location. This is a normal read cycle, except that the CPU ignores the data that is placed on the data bus. If the escape code instruction does not contain a memory reference, the CPU simply proceeds to the next instruction. A given iSBC 337 instruction will require loading an operand from memory into the 8087, or will require storing an operand from the 8087 into memory, or will not reference memory at all. In the first two cases, the CU makes use of the read cycle initiated by the CPU. The CU captures and saves the operand address that the CPU places on the bus early in the read cycle. If the instruction is an 8087 load, the CU additionally captures the first (and possibly the only) word of the operand when it becomes available on the bus. If the operand to be loaded is longer than one word, the CU immediately obtains the bus from the CPU and reads the rest of the operand in consecutive bus cycles. In a store operation, the CU captures and saves the operand address as in a load, and ignores the data word that follows. When the 8087 is ready to perform the store, the CU obtains the bus from the CPU and writes the operand at the saved address using as many consecutive bus cycles as are necessary to store the operand. #### 4-8. NUMERIC EXECUTION UNIT The NEU executes all instructions that involve the register stack. These instructions include arithmetic, comparison, transcendental, constant, and data transfer instructions. The data path in the NEU is 68 bits wide and allows internal operand transfers to be performed at very high speeds. #### 4-9. 8087 INTERNAL FILE The eight level internal file is treated as both a stack and a general register file. The TOP field in the 8087 status word identifies the register which is the current stack top. After a reset or power up the TOP field will contain all zero's. A push to the stack will cause the TOP field to decrement to 111. The 2-bit tag field in the tag word identifies whether each register is empty or contains an operand. The format for data within the files is shown in figure 4-4. #### 4-10. DEADLOCK The condition known as deadlock happens when all of the following conditions exist: The IEM bit is set masking off any interrupts due to errors or exceptions. - 2. The CPU is executing an escape code instruction with a wait prefix. - 3. The 8087 has issued an exception or an error. The CPU is waiting for the busy pin to become inactive in order to execute the next escape code instruction. When the 8087 issues an exception or an error, the B-bit remains set thereby keeping the busy pin in the active state. The busy state remains set until a clear error instruction has been executed. No interrupt is issued because the IEM bit is set masking off interrupts. Therefore, the CPU is waiting for the 8087 to deactivate its busy pin and the 8087 is waiting for a clear error instruction in order to clear the busy condition. The 8087 can detect a situation like this by continually monitoring the queue status and recognizing a wait prefix. When the IEM bit is set, a wait prefix has been detected, and an exception or error occurs, a deadlock signal is generated internally and logically ORed with the interrupt output circuitry to produce an interrupt to the CPU. Any user who chooses to run with the IEM bit set, must understand that the CPU's interrupt must be enabled or an eternal deadlock condition can exist between the two processors. | 0 | S | E | | SI | |---|----|----|----|------| | 1 | S | E | | SI | | 2 | S | E | | SI | | 3 | S | ΞE | | SI | | 4 | S | E | | SI | | 5 | S | Ε | | SI | | 6 | S | E | | SI | | 7 | S | E | | SI | | | 79 | 78 | 64 | 63 0 | Bit 79: S = Sign of the significand. 1 represents negative and 0 represents positive. #### Bits 64-78: E = These 14-bits represent a biased exponent. The bias is $2^{14}$ - 1 (16383). The range of the exponent is -16382 to +16383. #### Bits 0-63: M = 64-bit significand. Together with the sign bit, the significand represents a signed fraction in sign-magnitude notation. There is an implied binary point to the right of the most significant bit (bit 63) of the significand. Figure 4-4. 8087 Internal File Format # CHAPTER 5 SERVICE INFORMATION #### 5-1. INTRODUCTION This chapter provides a list of replaceable parts, service diagrams, and service and repair assistance instructions for the iSBC 337 Multimodule NDP Board. #### 5-2. REPLACEABLE PARTS Table 5-1 provides a list of replaceable parts for the iSBC 337 Multimodule NDP board. Table 5-2 identifies and locates the manufacturers specified in the MFR CODE column in figure 5-1. Intel parts that are available on the open market are listed in the MFR CODE column as COML. Every effort should be made to procure these parts from a local (commercial) distributor. #### 5-3. SERVICE DIAGRAMS The parts location diagram and schematic diagram are provided in figure 5-1 and 5-2, respectively. #### 5-4. SERVICE AND REPAIR ASSISTANCE United States Customers can obtain service and repair assistance by contacting the Intel Product Service Hotline in Phoenix, Arizona. Customers outside the United States should contact their sales source (Intel Sales Office or Authorized Distributor) for service information and repair assistance. Before calling the Product Service Hotline, you should have the following information available: - Date you received the product. - b. Complete part number of the product (including dash number). On boards, this number is usually silk-screened onto the board. On other MCSD products, it is usually stamped on a label. - c. Serial number of product. On boards, this number is usually stamped on the board. On other MCSD products, the serial number is usually stamped on a label. - d. Shipping and billing addresses. - e. If your Intel product warranty has expired, you must provide a purchase order number for billing purposes. - f. If you have an extended warranty agreement, be sure to advise the Hotline personnel of this agreement. Use the following numbers for contacting the Intel Product Service Hotline: All U.S. locations, exception Alaska, Arizona, & Hawaii Telephone: (800) 528-0595 All other locations telephone: (602) 869-4600 TWX Number: 910 - 951-1330 Always contact the Product Service Hotline before returning a product to Intel for repair. You will be given a repair authorization number, shipping instructions, and other important information which will help Intel provide you with fast, efficient service. If you are returning the product because of damage sustained during shipment or if the product is out of warranty, a purchase order is required before Intel can initiate the repair. In preparing the product for shipment to the Repair Center, use the original factory packing material, if possible. If this material is not available, wrap the product in a cushioning material such as Air Cap TH - 240, manufactured by the Sealed Air Corporation, Hawthorne, N.J. Then enclose in a heavy duty corrugated shipping carton, and label "FRAGILE" to ensure careful handling. Ship only to the address specified by Product Service Hotline personnel. Table 5-1. Replaceable Parts | Reference<br>Designation | Description | Mfr. Part No. | Mfr.<br>Code | Qty. | |--------------------------|------------------------|---------------|--------------|------| | C1,2 | Cap., 0.1 uF, Axial | CAM-Z59-7050A | Cor. | 2 | | U1 | I.C., INTEL i8087 | 104226-001 | Intel | 1 | | | Pin, Multimodule Sock. | GX49-79-1G1 | Aug. | 42 | Table 5-2. List of Manufacturers' Codes | Mfr.<br>Code | Manufacturer | Address | |--------------|---------------------|-----------------| | Aug. | Auget, Inc. | Attleboro, MA | | Cor. | Corning Electronics | Corning, N.Y. | | Intel | Intel Corp. | Santa Clara, CA | Figure 5-1. iSBC 337™ Board Parts Location Diagram Figure 5-2. iSBC 337™ Board Schematic Diagram (sheet 1 of 1) # APPENDIX A SPECIAL INSTALLATION INSTRUCTIONS Use the following installation instructions if the Intel iSBC product is an iSBC 86/12 board or is an iSBC 86/12A board that has a PWA number of 1003052. This procedure is different from other models because the mating socket for P2-1 of the iSBC 337 MNDP is not present. Instead the interrupt request line is routed down the READ pin of the 8086/8088 CPU to the base board after the host CPUs signal has been isolated (by cutting a pin from a chip carrier). At that point, a wire is used to connect the interrupt request line to the interrupt jumper matrix and the 8259A PIC. Additionally, pin 30 of the iSBC 337 MNDP must be disconnected as the RQ/GT line on these models of base board has them connected to +5V. With cutter pliers, snip off pin 30 of the interconnect pins as close as possible to the P.C. board on the solder side. - Install a shorting wire between terminals E1 and E2. - 3. On an AUGAT type 40 pin machine socket, remove pin 32 from the socket. - 4. Install the modified machine socket into the socket pins of the iSBC 337 MNDP board. - 5. Install a jumper wire on the iSBC 86/12 board from the processor socket A39 pin 32 to the desired interrupt pin in the interrupt matrix. - 6. Remove the 8086/8088 CPU from the base board. - 7. Insert the iSBC 337 Multimodule NDP Board mating pins into the CPU's machine socket. - 8. After ensuring the seating is firm, insert the previously removed processor into the socket pins of the iSBC 337 Multimodule NDP Board. (Refer to figure 2-1.) #### REQUEST FOR READER'S COMMENTS Intel Corporation attempts to provide documents that meet the needs of all Intel product users. This form lets you participate directly in the documentation process. Please restrict your comments to the usability, accuracy, readability, organization, and completeness of this document. | Please specify by page any errors you found in this manual. | |------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | <ol> <li>Does the document cover the information you expected or required? Please make suggestions for<br/>improvement.</li> </ol> | | | | | | 3. Is this the right type of document for your needs? Is it at the right level? What other types of documents are needed? | | | | | | | | 4. Did you have any difficulty understanding descriptions or wording? Where? | | | | | | 5. Please rate this document on a scale of 1 to 10 with 10 being the best rating | | NAME DATE | | TITLE | | COMPANY NAME/DEPARTMENT | | ADDRESS | | CITYSTATEZIP CODE | Please check here if you require a written reply. $\ \square$ #### WE'D LIKE YOUR COMMENTS . . . This document is one of a series describing Intel products. Your comments on the back of this form will help us produce better manuals. Each reply will be carefully reviewed by the responsible person. All comments and suggestions become the property of Intel Corporation. **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 79 BEAVERTON, OR POSTAGE WILL BE PAID BY ADDRESSEE Intel Corporation 3585 S.W. 198th Aloha, Oregon 97005 O.M.S. Technical Publications NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES INTEL CORPORATION, 3065 Bowers Avenue, Santa Clara, CA 95051 (408) 987-8080 Printed in U.S.A.