# ISBC 86/05™ SINGLE BOARD COMPUTER HARDWARE REFERENCE MANUAL Manual Order Number: 143153-001 | REV. | REVISION HISTORY | PRINT<br>DATE | |------|------------------|---------------| | -001 | Original Issue | 2/81 | | | | | | | ! | | | | | | | | | | Additional copies of this manual or other Intel literature may be obtained from: Literature Department Intel Corporation 3065 Bowers Avenue Santa Clara, CA 95051 The information in this document is subject to change without notice. Intel Corporation makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Intel Corporation assumes no responsibility for any errors that may appear in this document. Intel Corporation makes no commitment to update nor to keep current the information contained in this document. Intel Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in an Intel product. No other circuit patent licenses are implied. Intel software products are copyrighted by and shall remain the property of Intel Corporation. Use, duplication or disclosure is subject to restrictions stated in Intel's software license, or as defined in ASPR 7-104.9(a)(9). No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Intel Corporation. The following are trademarks of Intel Corporation and its affiliates and may be used only to identify Intel products: | Intel Intelevision Intellec iRMX iSBC iSBX Library Manager MCS | Megachassis<br>Micromap<br>Multibus<br>Multimodule<br>PROMPT<br>Promware<br>RMX/80<br>System 2000<br>UPI | |----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | | Intelevision<br>Intellec<br>iRMX<br>iSBC<br>iSBX<br>Library Manager | and the combination of ICE, iCS, iRMX, iSBC, iSBX, MCS, or RMX and a numerical suffix. #### **NOTE TO READERS** This hardware reference manual utilizes a visual scheme to denote section levels, rather than a numerical scheme used in many technical documents. This visual scheme allows you to more readily identify which section headings are subsections. Therefore, each section will have the same numbering convention throughout the manual (i.e., section 1-3, section 2-20, section 4-8). The visual distinction among the different sizes and the different fonts used for section headings indicate what level or order a particular section occupies. The following example illustrates how this system is used in this manual: **3-27. 8259A PIC PROGRAMMING** ...... 1st Order Heading **3-28. INTERRUPT PRIORITY MODES** ... 2nd Order Heading 3-29. FULLY NESTED MODE. In this .... 3rd Order Heading By glancing through this manual before you start reading, the visual method of section ordering will become apparent. You may also refer to the Table of Contents on page vii, to see how the sections compare to each other. By using a visual system rather than a cumbersome numerical system, we hope to improve the readability of this manual, and thereby increase its usefulness. ### **PREFACE** This manual provides general information, installation and setup instructions, programming guidelines for the on-board, programmable devices, board level principles of operation, and service information for the iSBC 86/05 Single Board Computer. Related information is provided in the following publications: - The 8086 Family User's Manual, Order No. 9800722. - The 8086 Primer, by Stephen P. Morse. Hayden Book Company, Inc., Rochelle Park, N.J., 1980. ISBN: 0-8104-5165-4. - iSBC Applications Manual, Order No. 142687. - Intel Multibus Specification, Order No. 9800683. - Intel Multibus Interfacing, Application Note AP-28A. - MCS-86 Assembly Language Programming Manual, Order No. 9800640. - PL/M 86 Programming Manual, Order No. 9800466. - Intel iSBX Bus Specification, Order No. 142686. - Designing iSBX Multimodule Boards, Application Note AP-96. - Using the iRMX 86 Operating System, Application Note AP-86. - iSBC 337 Numeric Data Processor Hardware Reference Manual, Order No. 142887. # **CONTENTS** | CHAPTER 1 | | CHAPTER 3 | |-------------------------------------------------------------|------|--------------------------------------------| | GENERAL INFORMATION | PAGE | PROGRAMMING INFORMATION | | Introduction | 1-1 | Introduction 3-: | | Description | 1-1 | Memory Addressing 3- | | Documentation Supplied | 1-3 | I/O Addressing 3-: | | Additional Equipment Required | 1-3 | System Initialization 3-2 | | Specifications | 1-3 | 8253 Interval Timer Programming 3-3 | | | | Mode Control Word & Count 3-3 | | | | Operation 3-3 | | | | Counter Read 3-6 | | | | Addressing | | | | Initialization 3-6 | | | | Clock Frequency/Divide Ratio Selection 3-7 | | CHAPTER 2 | | Rate Generator/Interval Timer 3-7 | | PREPARATION FOR USE | | Interrupt Timer 3- | | | 0.1 | 8251A PCI Programming 3-5 | | Introduction | | Mode Instruction Format 3-9 | | Unpacking and Inspection | | | | Installation Considerations | | Sync Characters | | Minimal Operating Requirements | | Command Instruction Format | | Power Requirements | | Reset 3-11 | | Cooling Requirements | | Addressing 3-11 | | ROM/PROM Installation | 2-1 | Initialization 3-11 | | iSBC 341 Module Installation | | Operation 3-11 | | iSBC 302 RAM Module Installation | | 8255A PPI Programming | | Line Driver's & I/O Terminators | | Control Word Format 3-14 | | Jumper Configurations | 2-5 | Addressing 3-15 | | Interval Timer Jumper Configurations | | Initialization 3-15 | | Serial Port Jumper Connections | 2-6 | Operation 3-15 | | Parallel Port Jumper Configurations | 2-7 | 8259A PIC Programming 3-17 | | Port C8 Transceiver Conversion | 2-8 | Interrupt Priority Modes 3-17 | | Interrupt Matrix Jumper Configurations. | | Nested Mode 3-17 | | Multibus Vectored Interrupts | | Fully Nested Mode 3-18 | | Page Select Jumper Configuration | 2-15 | Automatic Rotating Mode 3-18 | | System Clock Jumper Selection | | Specific Rotating Mode 3-18 | | Bus Clock & Constant Clock Selection | | Special Mask Mode 3-18 | | Wait State Generator Selection | | Poll Mode 3-18 | | Failsafe Timer Selection | | Status Read 3-18 | | iSBC Multimodule Board Mode Selection | | Initialization Command Words 3-18 | | Multibus Interface Arbitration | | Operation Command Words 3-20 | | Dual Port Ram Lock | | Addressing 3-20 | | Board Priority Resolution | | Initialization 3-20 | | Serial Priority Resolution | | Operation 3-23 | | Parallel Priority Resolution | | 8086 Interrupt Handling 3-26 | | Connector Information | | Non-Maskable Interrupt (NMI) 3-26 | | Multibus™ Signal Characteristics | | Maskable Interrupt (INTR) 3-26 | | Parallel I/O DC Characteristics | | Master PIC Byte Identifier | | AC Characteristics | | Slave PIC Byte Identifier | | Power Fail Battery Backup Provisions | | 5-20 | | Parallel I/O Cabling | | | | | | | | Serial I/O Cabling | 9.20 | CHADTED 4 | | | | CHAPTER 4 | | Multimodule Boards and the iSBX Bus iRMX 86 System Software | | PRINCIPLES OF OPERATION | | | | Introduction 4-1 | | Final Installation | z-33 | Functional Description 4-1 | | PAGE | PAGE | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | CPU Section 4-2 8086-2 Microprocessor 4-2 I/O & Memory Decode 4-2 Memory Decode PROM 4-3 I/O Decode PROM 4-3 | Replacement Parts5-1Service Diagrams5-1Internal Signals5-2Jumper Locations5-2 | | Memory 4-4 Interval Timer 4-4 Social I/O 4-5 | | | Serial I/O 4-5 Parallel I/O 4-5 Interrupts 4-5 On-Board I/O Timing 4-6 Multibus Interface 4-6 | APPENDIX A TELETYPEWRITER MODIFICATIONS | | iSBX Multimodule Interface 4-7 | APPENDIX B<br>CUSTOM PROGRAMMED PROMS | | CHAPTER 5<br>SERVICE INFORMATION | | | Introduction 5-1 | | | Service and Repair Assistance 5-1 | | # **TABLES** | TABL | E TITLE | PAGE | TABL | E TITLE | PAGE | |---------------|--------------------------------------|---------|------|-------------------------------------|----------| | 1-1 | Board Specifications | | 2-15 | Multibus Interface Connector P1 | | | 2-1 | ROM/PROM Configurations | | | Pin Assignments | 2-22 | | 2-2 | ROM/PROM Jumper Configurations | | 2-16 | Connector P2 Pin Assignments | 2-23 | | 2-3 | Line Driver and Terminator Circuits | 2-5 | 2-17 | Multibus Interface Signal Functions | 2-23 | | 2-4 | Jumper Connections | 2-5 | 2-18 | P2 Signal Definitions | 2-24 | | 2-5 | Interval Timer Input Jumper | | 2-19 | iSBC 86/05 Board DC Characteristics | s . 2-25 | | | Configurations | 2-6 | 2-20 | Auxiliary Signal (Connector P2) | | | 2-6 | Serial Port Jumper Configurations . | 2-6 | | DC Characteristics | 2-27 | | 2-7 | Connector J2 Pin Assignments | 2-7 | 2-21 | Parallel I/O DC Characteristics | | | 2-8 | Parallel Port Default | | 2-22 | AC Characteristics | 2-28 | | | Jumper Connections | 2-8 | 2-23 | Parallel I/O Connector J1 | | | 2-9 | Parallel Port CC Jumper | | | Pin Assignments | 2-31 | | | Configurations | 2-9 | 2-24 | Bulk Cable Types | 2-31 | | 2-10 | Parallel Port Jumpers & Restrictions | | 2-25 | Connector J2 Pin Assignments | 2-31 | | 2-11 | Interrupt Matrix Jumper | | 2-26 | RS232 Signals Pin Correspondence. | 2-31 | | | Configurations | 2-13 | 2-27 | iSBX Bus Connector Pin Assignment | s 2-32 | | 2-11 <b>A</b> | Multibus Interrupt Output Jumper | | 2-28 | iSBX Bus Signal Descriptions | 2-32 | | | Configurations | 2-13 | 3-1 | On-Board ROM Addresses | 3-1 | | 2-12 | Page Select Jumpers | 2-15 | 3-2 | On-Board RAM Addresses | 3-1 | | 2-13 | Wait State Generator Jumpers & Tim | es 2-16 | 3-3 | I/O Port Addresses | 3-2 | | 2-14 | 8289 Bus Arbiter Jumper | | 3-4 | PIT Counter Operations vs. | | | | Configurations | 2-17 | | Gate Inputs | 3-6 | | 2-14 <b>A</b> | User Furnished Connector Details . | 2-21 | 3-5 | PIT Register Addresses | 3-6 | | TABI | LE TITLE P | AGE | TABL | E TITLE | PAGE | |------|---------------------------------------|--------|------|--------------------------------|------------| | 3-6 | Typical PIT Control Word Subroutine | 3-7 | 3-25 | Typical PIC Initialization Sub | routine | | 3-7 | Typical PIT Count Value | | | (NBV Mode) | 3-22 | | | Load Subroutine | 3-7 | 3-26 | Typical Master PIC Initializa- | | | 3-8 | Typical PIT Counter Read Subroutine | 3-7 | | tion Subroutine (BV Mode) | 3-22 | | 3-9 | PIT Count Values & Rate | | 3-27 | Typical Slave PIC Initializa- | | | | Multipliers | 3-8 | | tion Subroutine (BV Mode) | 3-22 | | 3-10 | PIT Baud Rate Factors | | 3-28 | PIC Operation Procedures | 3-23 | | 3-11 | PIT Rate Generator Frequencies and | | 3-29 | Typical PIC Interrupt Request | | | | Timer Intervals | 3-9 | | Register Read Subroutine | 3-25 | | 3-12 | PIT Timer Intervals & Timer Counts | 3-9 | 3-30 | Typical PIC In-Service Registe | r | | 3-13 | PCI Address Assignments | . 3-11 | | Read Subroutine | 3-25 | | 3-14 | Typical PCI Mode or Command | | 3-31 | Typical PIC Set Mask Register | | | | Instruction Subroutine | . 3-12 | | Subroutine | 3-25 | | 3-15 | Typical PCI Data Character | | 3-32 | Typical PIC Mask Register | | | | Read Subroutine | . 3-13 | | Read Subroutine | 3-25 | | 3-16 | Typical PCI Data Character | • | 3-33 | Typical PIC End-Of-Interrupt | | | | Write Subroutine | . 3-13 | | Command Subroutine | 3-25 | | 3-17 | Typical PCI Status Read Subroutine | . 3-14 | 4-1 | Signal Notation | 4-1 | | 3-18 | Parallel Port Configurations | . 3-15 | 4-2 | Memory Decode PROM Output | ts 4-4 | | 3-19 | Parallel Port I/O Addresses | 3-15 | 4-3 | I/O Decode PROM Outputs . | 4-4 | | 3-20 | Typical PPI Initialization Subroutine | . 3-16 | 4-4 | Timing Notation For | | | 3-21 | Typical PPI Port Read Subroutine | 3-16 | | Chapter 4 Diagrams | 4-8 | | 3-22 | Typical PPI Port Write Subroutine | 3-16 | 5-1 | iSBC 86/05 Replacement Parts | s List 5-3 | | 3-23 | Parallel I/O Interface Configurations | . 3-17 | 5-2 | Manufacturers Names | | | 3-24 | Interrupt Vector Byte | 3-19 | 5-3 | List of Internal Signal Mnemo | onics 5-5 | # **ILLUSTRATIONS** | FIGU | RE TITLE PAGE | FIGU | RE | TITLE | PAGE | |------|------------------------------------------|------|-------|----------------------------|-------------| | 1-1 | iSBC 86/05 Single Board Computer 1-1 | 3-7 | PCI A | Asynchronous Mode | | | 1-2 | iSBC 86/05 Board With Optional | | Tra | nsmission Format | 3-10 | | | Multimodule Boards 1-2 | 3-8 | PCI ( | Command Instruction | | | 2-1 | ROM/PROM Device Insertion 2-3 | | Wor | d Format | 3-10 | | 2-2 | iSBC 341 Module Insertion 2-4 | 3-9 | Typic | al PCI Initialization & | | | 2-3 | iSBC 302 Module Insertion 2-4 | | Dat | a I/O Sequence | 3-11 | | 2-4 | Simplified Master/Slave PIC | 3-10 | PCI S | Status Read Format | 3-14 | | | Interconnect Example 2-15 | 3-11 | PPI ( | Control Word Format | 3-15 | | 2-5 | Serial Priority Resolution Schemes 2-18 | 3-12 | PPI I | Port C Bit Set/Reset | | | 2-6 | Parallel Priority Resolution Scheme 2-20 | • | Cor | trol Word Format | 3-16 | | 2-7 | Master AC Timing 2-30 | 3-13 | PIC I | nitialization Command | | | 3-1 | PIT Mode Control Word Format 3-4 | | Wor | rd Formats | 3-19 | | 3-2 | PIT Programming Sequence Examples . 3-5 | 3-14 | | Operation Control Word For | mats . 3-21 | | 3-3 | PIT Counter Register Latch | 4-1 | | 86/05 Simplified Block | | | | Control Word Format 3-6 | | Dia | gram | 4-1 | | 3-4 | PCI Synchronous Mode | 4-2 | T2 Re | ead & Write Timing | 4-2 | | | Instruction Word Format 3-10 | 4-3 | T3 & | T4 Timing | 4-3 | | 3-5 | PCI Synchronous Mode | 4-4 | Memo | ory Logic Block Diagram . | 4-4 | | | Transmission Format 3-10 | 4-5 | RAM | Timing | 4-5 | | 3-6 | PCI Asynchronous Mode | 4-6 | ROM | Timing | 4-5 | | | Instruction Word Format 3-10 | 4-7 | Inten | rupt Timing | 4-6 | | FIGU | RE TITLE | PAGE | FIGU | RE | TITLE | PAGE | |------|------------------------------------|----------|-------------|----------|----------------------|------| | 4-8 | Multibus Vector Interrupts | 4-6 | 5-6 | iSBC 302 | RAM Expansion Pa | arts | | 4-9 | I/O Timing | 4-6 | | Locatio | n Drawing | 5-35 | | 4-10 | Multibus Exchange Timing | 4-7 | 5-7 | | RAM Expansion M | | | 4-11 | iSBX Bus Timing | 4-8 | | Schema | itic Diagram | 5-37 | | 5-1 | iSBC 86/05 Board Parts | | A-1 | | Compnoent Layout | | | | Location Drawing | 5-7 | A-2 | | Source Resistor | | | 5-2 | iSBC 86/05 Board Jumper Post | | A-3 | | Block | | | | Location Drawing | 5-9 | A-4 | | vriter Modifications | | | 5-3 | iSBC 86/05 Board Schematic Diagram | ram 5-11 | A-5 | | cuit | | | 5-4 | iSBC 341 ROM Expansion Module | Parts | A-6 | | itch | | | | Location Drawing | 5-31 | <b>A</b> -7 | | or Trip Magnet | | | 5-5 | iSBC 341 ROM Expansion Module | | A-8 | | ptor Cabling | | | | Schematic Diagram | | | | | | # CHAPTER 1 GENERAL INFORMATION #### 1-1. INTRODUCTION The iSBC 86/05 Single Board Computer is an Intel Multibus and iSBX Multimodule compatible, 16-bit computer system on a single printed circuit assembly (Figure 1-1). The iSBC 86/05 board includes an 8 MHz 8086-2 microprocessor, 8K bytes of on-board static random access memory (RAM), 24 programmable parallel I/O lines, one serial I/O port, three programmable interval timers, and a programmable interrupt controller. Sockets are provided for a maximum of 32K bytes of read only memory (ROM). On-board memory expansion can be readily accomplished using plug-in memory expansion boards. Onboard RAM size may be doubled, to 16K bytes using the optional iSBC 302 RAM Expansion Module. Onboard ROM size may be increased to a maximum of 64K bytes, using the iSBC 341 ROM Expansion Module. Additional on-board I/O capabilities are provided via the two iSBX Multimodule connectors on the iSBC 86/05 board. These connectors allow any of the optional Multimodule boards to be used on the iSBC 86/05 board. This hardware reference manual provides the information you will need to promptly install and operate the iSBC 86/05 Single Board Computer. To optimize your application of this flexible board, we suggest reading the entire manual before attempting installation and operation. #### 1-2. DESCRIPTION The iSBC 86/05 board is controlled by an Intel 8086-2 microprocessor operating at 8 MHz. Processor support is provided by an Intel 8284A Clock Generator - Driver and an Intel 8288 Bus Controller. The board can be jumpered to operate at 5 MHz, if necessary. Up to 1 Megabyte of total system memory may be directly addressed by the iSBC 86/05 board. Of this amount, a maximum of 80K bytes may reside onboard (16K RAM + 64K ROM). The 8086 micro- Figure 1-1. iSBC 86/05™ Single-Board Computer General Information iSBC 86/05 processor can access either 8 or 16 bits of memory at a time, allowing maximum system compatibility. The 8K bytes of on-board static RAM is implemented with four Intel 2168 (4K X 4 bit) static RAM devices. These high-speed devices require only a +5 volt supply, and are therefore well suited for battery backup applications. The iSBC 302 RAM Expansion Module increases the on-board RAM array to 16K bytes, using an additional four 2168 devices. The board will accept a wide variety of ROM, PROM, and EPROM devices. Either 24 or 28-pin devices may be used. Four on-board sockets are provided, with expansion provided by the optional iSBC 341 ROM Expansion Module. Refer to Chapter 2 for complete information. The on-board 8253-5 Programmable Interval Timer provides three independent counter outputs which may be configured to a variety of applications, including frequency output, rate generator, interval timer and real-time interrupts. One of the counters serves as the baud rate clock for the on-board 8251A Programmable Communications Interface device. Serial I/O operation is handled by an Intel 8251 Programmable Communications Interface device. The board is configured to the RS 232C standard. However, this may be converted to a current loop TTY serial interface using optional equipment. Baud rates are software programmable using the on-board interval timer. The iSBC 86/05 board utilizes one Intel 8255A-5 Programmable Peripheral Interface device to control the three, 8-bit, parallel I/O ports. All 24 lines may be configured to a variety of dedicated or general purpose applications. One port is equipped with an Intel 8287 Bus Transceiver. The other two ports are equipped with sockets for line drivers or terminators. All interrupts, except the 8086-2 non-maskable interrupt (NMI), are handled by the on-board Intel 8259A Programmable Interrupt Controller device. System interrupts can be vectored to the interrupt controller via the Multibus lines, and additional interrupts may originate from one or two iSBX Multimodule boards. An on-board interrupt jumper matrix allows interrupt configuration flexibility and provides priority selection. Two iSBX bus connectors (J3 and J4) are provided on the iSBC 86/05 board. These connectors are designed to expand the board's I/O functions, using special purpose optional iSBX Multimodule boards, such as the iSBX 350 Parallel I/O Multimodule Board. The Multimodule boards reside directly on the iSBC 86/05 board (Figure 1-2). One or two Figure 1-2. iSBC 86/05™ Board with Optional iSBX™ Multimodule Boards iSBC 86/05 General Information Multimodules may be added, as required by your application. Off-board system access is provided by the Multibus connector (P1) and an auxiliary connector (P2). Off-board peripheral operations are handled through 24 parallel I/O lines (connector J1), a serial communications channel (connector J2), and two iSBX Multimodule connectors. The iSBC 86/05 board is designed to operate as a full master in any Intel Multibus compatible chassis or backplane. The board may also reside in your own custom chassis, using Multibus compatible connectors (refer to Chapter 2). #### 1-3. DOCUMENTATION SUPPLIED Each iSBC 86/05 board is shipped with a corresponding set of schematic diagrams. These drawings should be inserted into the back of this manual for future reference. Refer to Chapter 5 for related information. #### 1-4. ADDITIONAL EQUIPMENT REQUIRED The iSBC 86/05 board requires few optional components for basic operation. Depending on your application, you may need to purchase a parallel I/O connector, a serial I/O connector, and additional RAM if more than 8K bytes are required. Any onboard ROM must also be purchased separately. Chapter 2 provides information for selecting these items. #### 1-5. SPECIFICATIONS Specifications of the iSBC 86/05 board are provided in Table 1-1. Table 1-1. Board Specifications | CPU | Intel 8086-2 | | | | | |--------------------------------------------------|-------------------------------------------------------------------|--|--|--|--| | Operating Rate | 8 MHz (default) | | | | | | | 5 MHz (optional) | | | | | | Single Bus Cycle | 125 nanoseconds | | | | | | Minimum Processor Bus Cycle (four single cycles) | 500 nanoseconds | | | | | | MULTIBUS CLOCK | 9.830 MHz (BCLK/ & CCLK/) | | | | | | PCI Clock Input | 2.458 MHz | | | | | | PIT Input 0 & 2 | 1.229 MHz | | | | | | PIT Input 1 | 153.6 KHz | | | | | | RAM ACCESS TIME | 85 nsecs max, Address to Data | | | | | | ROM/PROM/EPROM ACCESS TIME | | | | | | | 8 MHz | 285 - 660 nsecs (0 - 3 Waits) | | | | | | 5 MHz | 520 - 1120 nsecs (0 - 3 Waits) | | | | | | MEMORY CAPACITY | 1M Byte (1,048,576 bytes) | | | | | | Maximum On-Board ROM/EPROM | 64K Bytes (65,536 bytes) | | | | | | Maximum On-Board RAM | 16K Bytes (16,384 bytes) | | | | | | Remaining Off-Board Expansion | 920K Bytes (966,656 bytes) | | | | | | MEMORY ADDRESSING | All notation in hexadecimal | | | | | | On-Board RAM | 0 - 1FFF | | | | | | With iSBC 302 | 0 - 3FFF | | | | | | On-Board ROM | FE000 - FFFFF using 2716 devices | | | | | | | FC000 - FFFFF using 2732 devices | | | | | | With iSBC 341 Expansion | F8000 - FFFFF using 2764 devices FC000 - FFFFF using 2716 devices | | | | | | With 1050 041 Expansion | F8000 - FFFFF using 2732 devices | | | | | | | F0000 - FFFFF using 2764 devices | | | | | General Information iSBC 86/05 Table 1-1. Board Specifications (Continued) | iCPC Connector 14 / 9 hit) | 00 05 5 5 1 | Onto | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------|--|--| | iSBC Connector J4 ( 8-bit) | 80 - 9F Even Bytes Only | | | | | | iSBX Connector J4 (16-bit) | 80 - 8F | | | | | | iSBX Connector J3(8-bit)<br>iSBX Connector J3 (16-bit) | A0 - BF Even Bytes Only | | | | | | Interrupt Controller | A0 - AF<br>C0 or C4 ICW1, OCW2, OCW3, Status, & Poll | | | | | | interrupt Controller | | W3, ICW4, & Masks | α Γυπ | | | | Parallel Interface | C8 PPI Port | | | | | | , arano, intoriaco | CA PPI Port E | | | | | | | CC PPI Port ( | | | | | | | CE PPI Contr | | | | | | Interval Timer | D0 Counter ( | | | | | | | D2 Counter 1 | | | | | | | D4 Counter 2 | | | | | | | D6 Counter ( | | | | | | Serial Interface | D8 or DC Data | | | | | | | DA or DEMode or | Status | | | | | TERFACES | | | | | | | Multibus | All signals TTL con | npatible | | | | | Parallel I/O | All signals TTL con | | | | | | Interrupt Requests | All signals TTL con | | | | | | Interval Timer | All signals TTL con | npatible | | | | | iSBX Bus | All signals TTL con | npatible | All signals TTL compatible | | | | | RS 232C compatible, data set | | | | | | Serial I/O | RS 232C compatibl | e, data set | | | | | | RS 232C compatibl | e, data set | | | | | ECTRICAL REQUIREMENTS | | | -12Vdc* | | | | ECTRICAL REQUIREMENTS CONFIGURATION | RS 232C compatibl +5Vdc 4.9A | e, data set<br>+ <b>12Vdc*</b><br>25mA | <b>-12Vdc*</b><br>23mA | | | | ECTRICAL REQUIREMENTS | + <b>5Vdc</b> | +12Vdc* | <b>-12Vdc*</b><br>23mA | | | | ECTRICAL REQUIREMENTS CONFIGURATION | +5Vdc | +12Vdc* | | | | | ECTRICAL REQUIREMENTS CONFIGURATION Standard Board, no ROM/EPROM | + <b>5Vdc</b><br>4.9A | +12Vdc* | | | | | ECTRICAL REQUIREMENTS CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices | + <b>5Vdc</b><br>4.9A<br>100mA | +12Vdc* | | | | | CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices | + <b>5Vdc</b><br>4.9A<br>100mA<br>150mA | +12Vdc* | | | | | ECTRICAL REQUIREMENTS CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices Add for iSBC 302 Option | + <b>5Vdc</b><br>4.9A<br>100mA<br>150mA<br>180mA | +12Vdc* | | | | | CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices Add for iSBC 302 Option Add for iSBC 341 Option | + <b>5Vdc</b><br>4.9A<br>100mA<br>150mA<br>180mA | +12Vdc* | | | | | ECTRICAL REQUIREMENTS CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices Add for iSBC 302 Option Add for iSBC 341 Option Add for each iSBX Multimodule | +5Vdc<br>4.9A<br>100mA<br>150mA<br>180mA | + <b>12Vdc*</b> 25mA | 23mA<br><br><br> | | | | CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices Add for iSBC 302 Option Add for iSBC 341 Option Add for each iSBX Multimodule Add for iSBC 337 Option | +5Vdc<br>4.9A<br>100mA<br>150mA<br>180mA<br>1.08A<br>1.80A<br>3.00A | + <b>12Vdc*</b> 25mA | 23mA<br><br><br> | | | | CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices Add for iSBC 302 Option Add for iSBC 341 Option Add for each iSBX Multimodule Add for iSBC 337 Option STANDBY CURRENT REQUIREMENTS | +5Vdc<br>4.9A<br>100mA<br>150mA<br>180mA<br>1.08A<br>1.80A<br>3.00A | + <b>12Vdc*</b> 25mA | 23mA<br><br><br> | | | | CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices Add for iSBC 302 Option Add for iSBC 341 Option Add for each iSBX Multimodule Add for iSBC 337 Option STANDBY CURRENT REQUIREMENTS Four 2716 | +5Vdc<br>4.9A<br>100mA<br>150mA<br>180mA<br>1.08A<br>1.80A<br>3.00A<br>475mA | + <b>12Vdc*</b> 25mA | 23mA<br><br><br> | | | | ECTRICAL REQUIREMENTS CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices | +5Vdc<br>4.9A<br>100mA<br>150mA<br>180mA<br>1.08A<br>1.80A<br>3.00A<br>475mA | + <b>12Vdc*</b> 25mA | 23mA<br><br><br> | | | | CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices Add for iSBC 302 Option Add for iSBC 341 Option Add for each iSBX Multimodule Add for iSBC 337 Option STANDBY CURRENT REQUIREMENTS Four 2716 Four 2732 | +5Vdc<br>4.9A<br>100mA<br>150mA<br>180mA<br>1.08A<br>1.80A<br>3.00A<br>475mA | + <b>12Vdc*</b> 25mA | 23mA<br><br><br> | | | | CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices Add for iSBC 302 Option Add for iSBC 341 Option Add for iSBC 337 Option STANDBY CURRENT REQUIREMENTS Four 2716 Four 2732 Four 2764 | +5Vdc<br>4.9A<br>100mA<br>150mA<br>180mA<br>1.08A<br>1.80A<br>3.00A<br>475mA | + <b>12Vdc*</b> 25mA | 23mA<br><br><br> | | | | CONFIGURATION Standard Board, no ROM/EPROM Add for four 2716 devices Add for four 2732 devices Add for four 2764 devices Add for iSBC 302 Option Add for iSBC 341 Option Add for iSBC 337 Option STANDBY CURRENT REQUIREMENTS Four 2716 Four 2732 Four 2764 SBC 302 Option | +5Vdc<br>4.9A<br>100mA<br>150mA<br>180mA<br>1.08A<br>1.80A<br>3.00A<br>475mA<br>25mA<br>30mA<br>30mA<br>180mA | + <b>12Vdc*</b> 25mA | 23mA<br><br><br> | | | iSBC 86/05 General Information #### Table 1-1. Board Specifications (Continued) | PHYSICAL CHARACTERISTICS | | | |-------------------------------|------------------------|--| | Width | 12.00 in. (30.48 cm) | | | Length | 6.75 in. (17.15 cm) | | | Thickness | 0.50 in. ( 1.27 cm) | | | Weight | 14 oz. (388 gram) | | | ENVIRONMENTAL CHARACTERISTICS | | | | Maximum Power Requirements | 115 Watts | | | Maximum Heat Dissipation | 1640 gcal/minute | | | | (6.63 Btu/minute) | | | Operating Temperature Range | 0°C - 55°C | | | Operating Humidity Range | 90% max non-condensing | | # CHAPTER 2 PREPARATION FOR USE #### 2-1. INTRODUCTION This chapter provides specific information enabling you to install the iSBC 86/05 Single Board Computer into your system, with minimal effort. The board's default or factory configuration for RAM addressing, ROM/PROM size, and other variables is described, followed by procedures for altering the default configuration. In this manner the board will accommodate a variety of applications. To completely familiarize yourself with the flexibility of the iSBC 86/05 board, we recommend reading the entire chapter before installation and use. #### 2-2. UNPACKING AND INSPECTION Inspect the shipping carton immediately upon receipt for evidence of mishandling during transit. If the shipping carton is severely damaged or waterstained, request that the carrier's agent be present when the carton is opened. If the carrier's agent is not present when the carton is opened and the contents are damaged, keep the carton and packing material for the agent's inspection. For repairs to a product damaged in shipment contact the Intel Product Service HOTLINE to obtain a return authorization number and further instructions (see Section 5-2). A purchase order will be required to complete the repair. A copy of the purchase order should be submitted to the carrier with your claim. #### 2-3. INSTALLATION CONSIDERATIONS There are several general requirements which should be considered prior to board installation and use. These requirements are discussed in Sections 2-4 through 2-6. # 2-4. MINIMAL OPERATING REQUIREMENTS The iSBC 86/05 board standard configuration is described in Chapter 1. In order to operate the board you may need additional equipment. For most applications this will typically be the following: a. CPU software, residing in on-board ROM/ PROM (Section 2-7). - I/O connectors and cables (Sections 2-28; 2-33; 2-34). - c. Additional on-board RAM, if more than 8K bytes are required (Section 2-9). - d. Line drivers or terminators for parallel I/O lines (Section 2-10). Instructions for installing these items are provided in the sections listed above. #### 2-5. POWER REQUIREMENTS Three voltages are required for operating the iSBC 86/05 board in most configurations: $+5\mathrm{Vdc}$ , $+12\mathrm{Vdc}$ , and $-12\mathrm{Vdc}$ . All must be within $\pm 5\%$ of absolute. However, some configurations do not require all voltages. Power requirements for the various board configurations are listed in Table 1-1. The table includes power required by any optional iSBX Multimodule boards which may be installed. #### 2-6. COOLING REQUIREMENTS Operating temperature range for the iSBC 86/05 board is 0°C to 55°C. If the board is installed into an Intel system chassis, adequate cooling is provided by the fans supplied. However, if the board is used in another chassis, ensure adequate cooling is provided by taking temperature readings inside the chassis at the site environment. #### 2-7. ROM/PROM INSTALLATION Sockets U33, U34 and U66, U67 are reserved for optional ROM/PROM devices. A maximum of 32K bytes may be installed in these four sockets, using four 16K byte 28-pin devices. A summary of compatible device types, capacity, and addressing is provided in Table 2-1. Device types may not be mixed, however empty sockets are allowed (provided they are not addressed). Notice that ROM/PROM space is arranged into two banks (0 and 1), with each bank having a low byte and a high byte. When the 8086-2 CPU addresses a full 16-bit word, the low (or even) byte and the high (or odd) byte comprise the word. The CPU also has the capability to address either byte separately. Table 2-1 correlates the banks, bytes, socket numbers and addresses. Before installing the devices on the board several jumper connections may be required to specify device size and power scheme. Table 2-2 specifies the board's factory default jumper configuration (set for 2716 devices) and summarizes the other possible ROM/PROM jumper connections. # CAUTION Never install any device onto a board when power is applied. Damage to the board, device, and power supply could result. # CAUTION The ROM/PROM sockets are 28-pin sockets which are used for both 24-pin and 28-pin devices. When inserting devices, ensure that pin 1 of the ROM/PROM device corresponds with pin 1 of the socket. Use the upper white dot for 28-pin devices and the lower white dot for 24-pin devices (Figure 2-1). The bottom half of Table 2-1 provides address ranges when the optional iSBC 341 ROM/PROM Expansion Module is installed on the iSBC 86/05 board. This Table 2-1. ROM/PROM Configurations | BANK NO:<br>SOCKET NO:<br>BYTE TYPE: | 0<br>U66<br>LOW (EVEN)<br>BYTES ONLY | 1<br>U67<br>LOW (EVEN)<br>BYTES ONLY | 0<br>U33<br>HIGH (ODD)<br>BYTES ONLY | 1<br>U34<br>HIGH (ODD)<br>BYTES ONLY | TOTAL<br>ROM<br>SPACE | |--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|-----------------------| | DEVICE TYPE<br>& SIZE: | | : | ADDRESS RANGE | S | | | 2716 (2K x 8) | FE000- | FF000- | FE000- | FF000- | FE000- | | | FEFFF | FFFFF | FEFFF | FFFFF | FFFFF | | 2732 (4K x 8) | FC000- | FE000- | FC000- | FE000- | FC000- | | | FDFFF | FFFFF | FDFFF | FFFFF | FFFFF | | 2764 (8K x 8) | F8000- | FC000- | F8000- | FC000- | F8000- | | | F8FFF | FFFFF | F8FFF | FFFFF | FFFFF | | 16K x 8 | F0000- | F8000- | F0000- | F8000- | F0000- | | | F7FFF | FFFFF | F7FFF | FFFFF | FFFFF | #### Address Ranges With iSBC 341 Module | BANK NO:<br>SOCKET NO:<br>BYTE TYPE: | 3<br>U 5<br>LOW (EVEN)<br>BYTES ONLY | 2<br>U 6<br>LOW (EVEN)<br>BYTES ONLY | 3<br>U 2<br>HIGH (ODD)<br>BYTES ONLY | 2<br>U 3<br>HIGH (ODD)<br>BYTES ONLY | TOTAL<br>ROM<br>SPACE | |--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|-----------------------| | DEVICE TYPE | ADDRESS RANGES | | | | | | <b>&amp; SIZE:</b> 2716 (2K x 8) | FD000- | FC000- | FD000- | FC000- | FC000- | | | FDFFF | FCFFF | FDFFF | FCFFF | FFFFF | | 2732 (4K x 8) | FA000- | F8000- | FA000- | F8000- | F8000- | | | FBFFF | F9FFF | FBFFF | F9FFF | FFFFF | | 2764 (8K x 8) | F4000- | F0000- | F4000- | F0000- | F0000- | | | F7FFF | F3FFF | F7FFF | F3FFF | FFFFF | | 16K x 8 | E8000- | E0000- | E8000- | E0000- | E0000- | | | EFFFF | E7FFF | EFFFF | E7FFF | FFFFF | Table 2-2. ROM/PROM Jumper Configurations | | | DEVICE TYPE & SIZE | | | |---------------------------|----------------------------|---------------------------|-----------------|--------------------------| | | 2716<br>2K x 8 | 2732<br>4K x 8 | 2764<br>8K x 8 | 16K x 8 | | U35<br>Jumpers | 1 - 14<br>2 - 13<br>3 - 12 | 1 - 14<br>3 - 12<br>6 - 9 | 1 - 14<br>6 - 9 | 1 - 14<br>6 - 9<br>7 - 8 | | Decode<br>PROM<br>Jumpers | None | 210 - 211 | 212 - 213 | 210 - 211<br>212 - 213 | Preparation for Use Figure 2-1. ROM/PROM Device Insertion option should be installed only when your total onboard ROM/PROM requirements exceed 32K bytes. The addresses listed include ROM/PROM space already on the iSBC 86/05 board. Refer to Section 2-9 for iSBC 341 board installation information. #### 2-8. iSBC 341 MODULE INSTALLATION The optional iSBC 341 ROM/PROM Expansion Module is designed to increase the amount of iSBC 86/05 on-board ROM/PROM. The size of the devices used on the module must match the size of the devices used on the board. For example, if the iSBC 86/05 board is equipped with 4K X 8 EPROM devices, the iSBC 341 module must also use 4K X 8 EPROM devices. The following procedure is recommended for iSBC 341 module installation: - a. Turn off power and remove iSBC 86/05 board from system. - b. Carefully remove ROM/PROM device from board socket U34 and install it into socket U1 on the iSBC 341 module. Similarly, remove the ROM/PROM device from board socket U67 and install it into socket U4 on the iSBC 341 module. Be sure to install these two devices in the sockets indicated. Byte order will be reversed if the ROM/PROM devices are incorrectly installed. Refer to CAUTION notice in Section 2-7 for related socket information. - c. Carefully insert all remaining ROM/PROM devices into the iSBC 341 module. Refer to CAU-TION notice in Section 2-7 for related socket information. - d. Using the hardware supplied with the iSBC 341 module install it onto the iSBC 86/05 board as shown in Figure 2-2. The module connector fits directly into ROM/PROM sockets U34 and U67, and board connector J6. - e. Install jumper connection 105 106 on the iSBC 86/05 board. - f. Installation is complete. The iSBC 86/05 board is now ready to be installed into your system cardcage. #### NOTE To avoid using two cardcage slots when the iSBC 341 module is installed, place the iSBC 86/05 board in slot J2 (top slot). # 2-9. ISBC 302 RAM MODULE INSTALLATION The iSBC 86/05 board is shipped with 8K bytes of static RAM in place. Intel 2168 RAM devices are used in this configuration. The only means of expanding on-board RAM is by installing the optional iSBC 302 RAM Expansion Module. This will double the on-board RAM to 16K bytes. The following procedure is recommended for installing the RAM module: - a. Turn power off and remove the iSBC 86/05 board from its system. - b. Carefully remove the RAM devices from board sockets U53 and U71. Save these devices for use on the iSBC 302 module. - c. Using the hardware supplied with the iSBC 302 module, install the module onto the iSBC 86/05 board as shown in Figure 2-3. The iSBC 302 module connector pins fit directly into board sockets U53 and U71, and board connector J7. Ensure that all pins fit correctly before tightening the hardware. - d. Install the two RAM devices removed in step (b) into module sockets U1 and U4. Ensure pin 1 of the device matches pin 1 on the socket. - e. Install jumper 104 105 on the iSBC 86/05 board. - f. On-board RAM space with 16K bytes will cover 0 3FFF (hexadecimal) with the board in the default configuration. - g. Installation is complete. The iSBC 86/05 board is now ready to be installed into your system cardcage. Preparation for Use iSBC 86/05 Figure 2-2. iSBC 341™ Module Insertion Figure 2-3. iSBC 302™ Module Insertion #### NOTE To avoid using two cardcage slots when the iSBC 302 module is installed, place the iSBC 86/05 board in slot J2 (top slot). # 2-10. LINE DRIVERS AND I/O TERMINATORS When using parallel ports CA and CC, line drivers or terminators are required for operation. The iSBC 86/05 board is equipped with a bidirectional bus transceiver on parallel port C8. Sockets U8 through U11 are provided for line driver/terminator devices. Table 2-3 lists the types of terminators and line drivers which are recommended for this purpose. #### 2-11. JUMPER CONFIGURATIONS Much of the flexibility of your iSBC 86/05 board is due to the use of jumper connections which may easily be altered from their factory configurations to suit your particular application. Sections 2-12 through 2-23 describe optional jumper connections for all of the iSBC 86/05 configurations. Table 2-4 lists the factory default jumper connections on the board. Physical location of jumper posts on the board are shown in Figure 5-2. Jumper connections are also shown schematically in Figure 5-3. Table 2-3. Line Driver and Terminator Circuits | Line Drivers | Current | I/O Terminators | | | | |-------------------|---------------------------------------------------------|-----------------|--|--|--| | 7400 I | 16 mA | iSBC 901 | | | | | 7403 I, OC | 16 mA | | | | | | 7408 NI | 16 mA | iSBC 902 | | | | | 7409 NI, OC | 16 mA | | | | | | I = inverting; NI | I = inverting; NI = non-inverting; OC = open collector. | | | | | Table 2-4. iSBC 86/05 Factory Default | Figure 5-3<br>Schematic Sheet | Jumper Pair | Function | |-------------------------------|--------------------|-----------------------------| | 1 | 177-178 | Battery Defeat | | 2 | 2-3 | Wait State Generator | | 2 | 6-7 | Wait State Generator | | 2 | 10-11 | Wait State Generator | | 2 | 14-15 | Failsafe Timer | | 2 | 19-20 | PROM BUSY | | 2 | 170-171 | TEST ONLY | | 2 | 181-182 | 8MHz Operation | | 4 | 179-180 | BCLK/ To Multibus | | 4 | 183-184 | CBRQ/ To Multibus | | 4 | 186-187 | BPRO/ To Multibus | | 4 | 188-189 | See Section 2-24 | | 4 | 191-192 | CCLK/ To Multibus | | 5 | 107-108 | Page Address | | 5 | 115-116 | Page Address | | 7 | 56-57 | PIT Input CLK 2 | | 7 | 58-59 | PIT Input CLK 0 | | 7 | 60-61 | PIT Input CLK 1 | | 7 | <del>79-</del> 80 | RxC Input | | 7 | 83-84 | TxC Input | | 7 | 8 <del>9-</del> 90 | OSC Output | | 7 | 91-92 | DSR/ Input | | 8 | 25-27 | PIT Gate 1 Control | | 8 | 28-29 | Port C8 Direction | | 8 | 32-33 | PIT Gate 0 Control | | 8 | 38-42 | Port CC Bit 5 | | 8 | 39-43 | Port CC Bit 6 | | 8<br>8<br>8 | 40-44 | Port CC Bit 7 | | 8 | 41-45 | Port CC Bit 4 | | 8 | 46-50 | Port CC Bit 0 | | 8 8 | 47-51<br>48-52 | Port CC Bit 1 | | 8 | 48-52<br>49-53 | Port CC Bit 2 Port CC Bit 3 | | ľ | | | | 9 | 120-121<br>123-124 | NMI Gate | | 9 | 123-124<br>125-132 | Timer 0 INTR to IR2 | | 9 | 125-132<br>145-146 | 51RxINTR to IR0 | | | 140-140 | Multibus Interrupt IR5 | # 2-12. INTERVAL TIMER JUMPER CONFIGURATIONS The 8253-5 Programmable Interval Timer (PIT) is configured at the factory with three jumpers installed, as shown in Table 2-5. These three jumpers select the input frequencies to each of the three independent counters within the PIT. Outputs 0 and 1 from the timer are routed directly to the interrupt matrix (Section 2-16). These outputs may then be jumpered to the desired on-board interrupt level, or routed off-board via the Multibus interrupt lines, by connection to one of the outbound posts (194 through 201). Output 2 is used for the 8251A Programmable Communications Interface (PCI) transmit and receive clocks. ### 2-13. SERIAL PORT JUMPER CONNECTIONS The iSBC 86/05 board serial port is configured at the factory to the RS 232C standard interface. The board assumes the data set role. The serial port uses I/O connector J2. Jumper connections associated with the serial port are summarized in Table 2-6. Connector J2 pin assignments are provided in Table 2-7. Table 2-5. Interval Timer Input Jumper Configurations | Function | Jumpers | Description | |------------------|----------|-------------------------------------------------------------------------------------------| | 2.46 MHz | 59 - 64 | Optional input to CLK 0 | | | 61 - 64 | Optional input to CLK 1 | | | 56 - 64 | Optional input to CLK 2 | | 1.23 MHz | 58 - 59* | Default input to CLK 0 | | | 56 - 57* | Default input to CLK 2 | | | 57 - 61 | Optional input to CLK 1 | | 153.6 KHz | 60 - 61* | Default input to CLK 1 | | Output 0 | 61 - 63 | Optional cascade mode (see text) | | Output 1 | 56 - 65 | Optional cascade mode (see text) | | Output 2 | 67 - XX | Optional cascade mode (see text) | | External | 62 - XX | Connect to 56, 59, 61 for external input (select one only) | | Power Line Clock | 66 - XX | Connect to 56, 59, 61 for 2X line frequency if using iSBC 665 Modular Chassi (select one) | Table 2-6. Serial Port Jumper Configurations | Function | Jumpers | Description | | |---------------|----------|------------------------------------------|--| | On Board TxC | 83 - 84* | Connects PIT outputs 2 to TxC | | | On Board RxC | 79 - 80* | Connects PIT output 2 to RxC | | | External TxC | 82 - 83 | Connects J2-7 to TxC | | | External RxC | 79 - 81 | Connects J2-7 to RxC | | | Secondary TxC | 72 - 73 | Use with on board or external TxC clock. | | | Secondary TxD | 73 - 74 | Use with parallel port CC bit and STxC | | | | 75 - 76 | Connects STxD/STxC to J2-26 | | | | 76 - 78 | Connects STxD/STxC to J2-5 | | | | 76 - 77 | Connects STxD/STxC to J2-21 | | | RTS/ to CTS/ | 87 - 88 | Straps on board RTS/ to CTS/ | | | Voltages | 68 - 69* | Connects +5 Vdc to J2- 23 | | | | 85 - 86* | Connects +12 Vdc to J2 - 22 | | | | 70 - 71* | Connects -12 Vdc to J2 - 19 | | | DSR Defeat | 91 - 92* | Disconnects DSR input when removed | | iSBC 86/05 Preparation for Use Table 2-7. Connector J2 Pin Assignments | Pin No. | ISBC 86/05 Signal | RS-232C Pin No. | PCI Function | |---------|-----------------------------------------|-----------------|-----------------| | J2 - 1 | Not Used | 14 | _ | | J2 - 2 | Protective Ground | 1 | Ground | | J2 - 3 | Not Used | 15 | <b> </b> | | J2 - 4 | Transmitted Data | 2 | RxD Input | | J2 - 5 | See J2 - 26 <sup>3</sup> | 16 | See J2 - 26 | | J2 - 6 | Received Data | 3 | TxD Output | | J2 - 7 | External Clock | 17 | TxC/RxC Input | | J2 - 8 | Request To Send | 4 | CTS/ Input | | J2 - 9 | Not Used | 18 | | | J2 - 10 | Clear To Send | 5 | RTS/ Output | | J2 - 11 | Not Used | 19 | - | | J2 - 12 | Data Set Ready | 6 | DSR/ Input | | J2 - 13 | Data Terminal Ready | 20 | DTR/ Output | | J2 - 14 | Signal Ground | 7 | GND | | J2 - 15 | Not Used | 21 | <b>-</b> | | J2 - 16 | Not Used | 8 | _ | | J2 - 17 | Not Used | 22 | _ | | J2 - 18 | Not Used | 9 | _ | | J2 - 19 | -12 Vdc <sup>3</sup> | 23 | _ | | J2 - 20 | Not Used | 10 | _ | | J2 - 21 | See J2 - 26 <sup>3</sup> | 24 | See J2 - 26 | | J2 - 22 | +12 Vdc <sup>3</sup> | 11 | _ | | J2 - 23 | +5 Vdc³ | 25 | - | | J2 - 24 | Not Used | 12 | _ | | J2 - 25 | Ground | _ | GND | | J2 - 26 | Secondary TxD or Clock Out <sup>3</sup> | 13 | STxD or TxC/TxD | #### Notes - 1. Odd numbered pins are on component side of board; even pins on solder side. - 2. Cable connector numbering convention may not correspond with J2 numbering. - 3. Not Connected at Factory. # 2-14. PARALLEL PORT JUMPER CONFIGURATIONS Parallel port CC has a jumper matrix between the 8255A-5 PPI device and the driver/terminator sockets U8 and U9. This arrangement allows a greater amount of flexibility when using these lines. Parallel port C8 has an 8287 Bus Transceiver installed in socket U7. The transceiver control line is configured at the factory for the output mode. Refer to Section 2-15 for instructions on converting this mode. Parallel port CA operation is determined entirely by software programming and the type of devices installed in sockets U10 and U11. Refer to Table 3-18 for a list of operating modes which are allowed for each parallel port. Table 2-8 provides the default connections for all parallel ports, and shows the corresponding input/output connector pin numbers. Table 2-9 provides jumper information and descriptions of the optional features associated with the port CC jumper matrix. Table 2-10 is a comprehensive guide to mode restrictions and jumper connections for all three parallel ports. Before configuring the parallel ports for your application, refer to Section 3-22 for 8255A-5 programming information. Table 2-8. Parallel Port Default Jumper Connections | Port CC Bit | Mode/Direction | Jumper Conn. | J1 Pin Number | |-------------|----------------|--------------|---------------| | 0 | 0 Input | 46 - 50 | J1 - 24 | | 1 | 0 Input | 47 - 51 | J1 - 22 | | 2 | 0 Input | 48 - 52 | J1 - 20 | | 3 | 0 Input | 49 - 53 | J1 - 18 | | 4 | 0 Input | 41 - 45 | J1 - 26 | | 5 | 0 Input | 38 - 42 | J1 - 28 | | 6 | 0 Input | 39 - 43 | J1 - 30 | | 7 | 0 Input | 40 - 44 | J1 - 32 | | Port C8 Bit | Mode/Direction | Jumper Conn. | J1 Pin Number | |-------------|----------------|--------------|---------------| | 0 | 0 Output | | J1 - 48 | | 1 | 0 Output | | J1 - 46 | | 2 | 0 Output | | J1 - 44 | | 3 | 0 Output | NONE | J1 - 42 | | 4 | 0 Output | | J1 - 40 | | 5 | 0 Output | | J1 - 38 | | 6 | 0 Output | | J1 - 36 | | 7 | 0 Output | | J1 - 34 | | Port CA Bit | Mode/Direction | Jumper Conn. | J1 Pin Number | |-------------|----------------|--------------|---------------| | 0 | 0 Input | NONE | J1 - 16 | | 1 | 0 Input | | J1 - 14 | | 2 | 0 Input | | J1 - 12 | | 3 | 0 Input | | J1 - 10 | | 4 | 0 Input | | J1 - 8 | | 5 | 0 Input | | J1 - 6 | | 6 | 0 Input | | J1 - 4 | | 7 | 0 Input | | J1 - 2 | # 2-15. PORT C8 TRANSCEIVER CONVERSION Port C8 is equipped with an 8287 Bus Transceiver installed in socket U7. The transceiver is default connected to operate in the output only mode, with jumper 28 - 29. Two other modes are possible for the transceiver: - a. Input only mode: remove 28 29 and install 27 28. - b. Programmable mode: remove 28 29 or 27 28 and install a jumper between post 28 and the bit you select from port CC. (Connect to post on device side of port CC matrix.) The transceiver's direction or mode is then controlled by outputting the appropriate bit state to the device. a. out = output only mode b. out = input only mode Table 2-9. Parallel Port CC Jumper Configurations | Function | Jumpers | Description | |-------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OUTPUTS: | | | | EXT CLK/ | 23 - XX | Connect to desired jumper post on connector side of parallel matrix; driver terminator socket must have terminator. See Table 2-5 for required timer jumper installation. | | OVERRIDE/ | 24 - XX | Software programmable Multibus override control. Connect to desired bit on device side of parallel matrix. | | SECONDARY TXD | 22 - XX | Software programmable transmit channel. Connect to desired bit on device side of parallel matrix. | | PA INTR | 34 - XX | Parallel port interrupt "A". Software programmable on board interrupt. Connect to desired bit on device side of parallel matrix. See Table 2-11 for associated required jumper connection. | | PB INTR | 30 - XX | Parallel port interrupt "B". Software programmable on board interrupt. Connect to desired bit on device side of parallel matrix. See Table 2-11 for associated required jumper connection. | | TEST/ | 35 - XX | Software programmable TEST/ input. When asserted, causes the 8086 to either execute WAIT states or become idle. | | BUS INTR OUT | 31 - XX | Software programmable Multibus (System) interrupt output. Requires additional connection from jumper post 193 to desired <b>output post</b> (194 through 201). See Schematic sheet 9 for levels. | | GATE 0 CNTRL | 33 - XX | Software programmable gate input for 8253A PIT. Connect to desired bit on device side of parallel matrix. | | GATE 1 CNTRL | 25 - XX | Software programmable gate input for 8253A PIT. Connect to desired bit on device side of parallel matrix. | | NMI MASK/ | 26 - XX | Software programmable means to switch the 8086 NMI input on or off. A low disables the NMI input gate. Connect to desired bit on device side of parallel matrix. | | DS1 | 54 - 55 | Software programmable indicator lamp. Lamp is connected to bit 3 of port CC. Install jumper to enable. | | PORT C8 DIRECTION | 28 - XX | Controls direction (input or output) of port C8. Refer to Section 2-15. | | INPUT: | | | | PFSN/ | 36 - XX | Power fail sense line. This line is an output from an off-board latch which indicates a power failure has occurred. PFSN/ may be ready by the parallel port, in conjunction with a battery backup power-on sequence. Refer to Section 2-32. Connect post 37 to one of the available input lines. | Table 2-10. Parallel Port Jumpers & Restrictions | Dord | Port Mode Driver (D)/<br>Terminator (T) | Driver (D) | Jumper Configuration | | | Restrictions | | |-------|-----------------------------------------|--------------------|----------------------|--------|------------------------|--------------|-----------------------------------------------------------------------------| | POR | | Delete | Add | Effect | Port | | | | C8 | 0 Input | 8287: U7 | *28-29 | 28-32 | 8287 = input enabled. | CA | None; can be mode 0 or 1, input or output. | | | | | | | | СС | None; can be in mode 0,<br>input or output, unless<br>Port CA is in Mode 1. | | C8 | 0 Output<br>(latched) | 8287: U7 | | *28-29 | 8287 = output enabled. | CA | None; can be in Mode 0 or 1, input or output. | | | | | | | | СС | None; can be in Mode 0,<br>input or output, unless<br>Port CA is in Mode 1. | | *Defa | ult jumper co | onnected at the fa | ctory. | | | | Port CA is in Mode 1. | Table 2-10. Parallel Port Jumpers & Restrictions (Continued) | | | | Jumper Configuration | | | | Restrictions | |--------|---------------------------|------------------------------|-------------------------|--------|---------------------------------------------------------------|------|------------------------------------------------------------------------------------------| | Port | Mode | Driver (D)<br>Terminator (T) | Delete | Add | Effect | Port | | | C8 | 1 Input<br>(strobed) | 8287: U7<br>T: U8<br>D: U9 | *28-29 | 28-32 | 8287 = input enabled. | CA | None; can be in mode 0 or 1, input or output. | | | | D. 09 | | *41-45 | Connects J1-26 to<br>STB <sub>A</sub> / input. | CC | Port CC bits perform the following: | | | | | *38-42<br>and<br>*49-53 | 42-49 | Connects IBF <sub>A</sub> output to J1-18. | | Bits 0, 1, 2 — Control<br>for Port CA if Port CA is<br>in Mode 1. | | | ; | | | 34-53 | Connects INT <sub>A</sub> output to | | Bit 3 — Port C8 interrupt jumper matrix. | | | | | | : | | | Bit 4 — Port C8 Strobe (STB/) input. | | : | | | | | | | Bit 5 — Port C8 Input Buffer Full (IBF) output. | | | | | | : | | | Bits 6, 7 — Port CC input or output (both, must be in same direction). | | C8 | 1 Output (latched) | 8287: U7<br>T: U8<br>D: U9 | | *28-29 | 8287 = output enabled. | CA | None; can be in Mode 0 or 1, input or output. | | | | <i>D</i> . 00 | | *39-43 | Connects J1-30 to<br>ACK <sub>A</sub> / input. | cc | Port EA bits perform the following: | | | | | *49-53<br>and<br>*40-44 | 44-49 | Connects OBF <sub>A</sub> output to J1-18. | | Bits 0, 1, 2 — Control<br>for Port CA if Port CA is<br>in Mode 1. | | | | | | 34-53 | Connects INTA output to interrupt matrix. | | Bit 3 — Port C8 inter-<br>rupt (PA INTR) to inter-<br>rupt jumper matrix. | | | | | | : | | | Bits 4, 5 — Port CC input or output (both must be in same direction). | | | | | | ÷ | | | Bit 6 — Port C8 Acknowledge (ACK/) input. | | | | | | : | | | Bit 7 — Port C8 Output<br>Buffer Full (OBF/)<br>output. | | C8 | 2<br>(bidirec-<br>tional) | 8287: U7<br>T: U8 | *28-29 | 39-29 | Allows ACK <sub>A</sub> / input to control 8287 in/out direc- | CA | None; can be in Mode 0 or 1, input or output. | | | tional) | D: U9 | | | tion. | СС | Port CC bits perform the following: | | | - | | | *41-45 | Connects J1-26 to STB <sub>A</sub> /input. | | Bit 0 — Can only be used for jumper option. | | | | | *38-42<br>and<br>*46-50 | 42-46 | Connects IBF <sub>A</sub> output to J1-24. | | <ul> <li>Bits 1, 2 — Can be used for input or output if Port CA is in Mode 0.</li> </ul> | | *Defau | ılt jumper co | nnected at the fac | ctory. | | | | | Table 2-10. Parallel Port Jumpers & Restrictions (Continued) | | | | | Jumpe | r Configuration | | Restrictions | |---------|-----------------------|-------------------------------|-------------------------|--------|-------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------| | Port | Mode | Driver (D)/<br>Terminator (T) | Delete | Add | Effect | Port | ] | | | | | | *39-43 | Connects J1-30 to ACK <sub>A</sub> /input. | | Bit 3 — Port C8 Inter-<br>rupt (PA INTR) to inter-<br>rupt jumper matrix. | | | | | *40-44<br>and<br>*49-53 | 44-49 | Connects OBF <sub>A</sub> / output to J1-18. | | Bit 4 — Port C8 Strobe (STB/) input. | | | | | · | 34-53 | Connects INT <sub>A</sub> output to interrupt matrix. | | Bit 5 — Port C8 Input<br>Buffer Full (IBF) output. | | | | | | | | | Bit 6 — Port C8 Acknowledge (ACK/) input. | | | | | | | | | Bit 7—Port C8 Output<br>Buffer Full (OBF/) output | | CA | 0 Input | T: U10, U11 | None | None | | C8 | None. | | | | | | | | CC | None; Port CC can be in<br>Mode 0, input or output,<br>if Port C8 is also in Mode<br>0. | | CA | 0 Output<br>(latched) | D: U10, U11 | None | None | | C8 | None | | | | | | | | СС | None; Port CC can be in<br>Mode 0, input or output,<br>if Port C8 is also in Mode<br>0. | | CA | 1 Input<br>(strobed) | T: U8, U10, U11<br>D: U9 | | *47-51 | Conencts IBF <sub>B</sub> output to J1-22. | C8 | None. | | | | | | | 01-22. | СС | Port CC bits perform the following: | | | | | *40-44<br>and<br>*48-52 | 40-52 | Connects J1-32 to STB <sub>B</sub> /input. | | Bit 0 — Port CA Interrupt (PB INTR) to interrupt jumper matrix. | | | | | | 30-50 | Connects INT <sub>B</sub> output interrupt matrix. | | Bit 1 — Port CA Input<br>Buffer Full (IBF) output. | | | | | | | | | Bit 2—Port CA Strobe (STB/) input. | | | | | | | | | Bit 3 — If Port C8 is in<br>Mode 0, bit 3 can be input<br>or output. Otherwise, bit<br>3 is reserved. | | | | | | | | | • Bits 4, 5, 6, 7 — Depends on Port C8 mode. | | CA | 1 Output<br>(latched) | T: U8<br>D: U9, 10, 11 | | *42-51 | Connects OBF <sub>B</sub> / output J1-22. | C8 | None. | | | | | | | | СС | Port CC bits perform the following: | | | | | *40-44<br>and<br>*48-52 | 40-52 | Connects J1-32 to ACK <sub>B</sub> /input. | | Bit 0 — Port CA inter-<br>rupt (PB INTR) to inter-<br>rupt jumper matrix. | | | | | *46-50 | 30-50 | Connects INT <sub>B</sub> output to interrupt matrix. | | Bit 1—Port CA Output<br>Buffer Full (OBF/) out-<br>put. | | *Defaul | t jumper con | nected at the fact | ory. | · | | | | | | | | | Jumper | Configuration | | Restrictions | | |---------------|-----------------------|-------------------------------|------------------------------------------------|----------------------------|--------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------|----| | Port | Mode | Driver (D)/<br>Terminator (T) | Delete | Add | Effect | Port | | | | | | | | | | | Bit 2 — Port CA Acknowlege (ACK/) input. | | | | | | | | | | Bit 3 — If Port C8 is in<br>Mode 0, bit 3 can be input<br>or output. Otherwise, bit<br>3 is reserved. | | | | | | · | | | | • Bit 4, 5, 6, 7 — Depends on Port C8 mode. | | | CC<br>(upper) | 0 Input | T: U8 | None 41-45 *38-42 *39-43 *40-44 | C8 | Port C8 must be in Mode 0 for all four bits to be available. | | | | | | | | | -40-44 | -40-44 Connects bit 7 to 3 | *40-44 | Connects bit 7 to J1-32. | CA | | CC<br>(lower) | 0 Input | T: U9 | None<br>*47-51 | *46-50<br>*47-51<br>*48-52 | *47-51 Connects bit 1 to J1-22. | | Port C8 mustbe in Mode 0 for all four bits to be available. | | | | | | | *49-53 | Connects bit 3 to J1-18. | CA | Port CA must be in Mode 0 for all four bits to be available. | | | CC<br>(upper) | 0 Output<br>(latched) | D: U8 | None Same as for Port CC (upper) mode 0 Input. | | C8 | Same as for Port CC (upper Mode 0 Input. | | | | CC<br>(lower) | 0 Output<br>(latched) | D: U9 | None | Same as<br>Input. | for Port CC (lower) Mode 0 | CA | Same as for Port CC (lower) Mode 0 Input. | | | *Defa | ult jumper c | onnected at the fa | ctory. | <u> </u> | | | | | Table 2-10. Parallel Port Jumpers & Restrictions (Continued) #### 2-16. INTERRUPT MATRIX JUMPER CONFIGURATIONS The iSBC 86/05 board provides jumper posts for 12 on-board interrupt sources and 11 off-board sources. Any eight of these sources can be interfaced to the 8259A Programmable Interrupt Controller (PIC) through the on-board interrupt matrix. The PIC provides eight interrupt levels. In addition the 8086 CPU can utilize its NMI input for high priority interrupt requests. In the factory default configuration, the following four interrupt matrix jumpers are installed: - a. 123-124 Timer 0 output to IR2 on PIC - b. 145-146 Multibus interrupt INT5/ to IR5 on PIC - c. 120-121 Disable NMI Mask gate - d. 125-132 RxRDY Interrupt Table 2-11 provides a complete list of possible interrupt jumper configurations on the iSBC 86/05 board. Refer to Section 3-27 for 8259A programming information. In addition, the iSBC 86/05 board will support Multibus vectored interrupts from off-board slave 8259A interrupt controllers. Refer to Section 2-17 for information on Multibus vectored interrupts. The following sections provide brief descriptions of all interrupt request lines which are part of the interrupt matrix or related to the iSBC 86/05 board interrupt structure. # $iSBX^{TM}$ Multimodule Interrupt (SBX1 INT0,1; SBX2 INT0,1) Two interrupt request lines are available for each iSBX Multimodule board installed on the iSBC 86/05 board. #### Interval Timer Outputs (TIMERO,1 INTR) These two lines come directly from the 8253A Interval Timer. The timer 0 line is jumpered at the factory to interrupt request line INT2 (123 - 124). The timer 1 output is not connected at the factory. **Table 2-11.** Interrupt Matrix Jumper Configurations | MATRIX INPUTS | DESCRIPTION | JUMPER | R POSTS | MATRIX OUTPUTS | |---------------|-------------------------|--------|---------|----------------| | | | IN | OUT | | | iSBX 2 INTO | J3 Multimodule INT 0 | 117 | 132 | INTO Input | | iSBX 2 INT1 | J3 Multimodule INT 1 | 126 | 1 | | | iSBX 1 INT0 | J4 Multimodule INT 0 | 137 | | | | iSBX 1 INT1 | J4 Multimodule INT 1 | 138 | | 1 | | 1 | | | 133 | INT1 Input | | TIMERO INTR | PIT Output 0 | 123 | | | | TIMER1 INTR | PIT Output 1 | 122 | | | | | | | | 1 | | PA INTR | Parallel Port INT A | 141 | 124 | INT2 Input | | PB INTR | Parallel Port INT B | 140 | 1 | · · | | 51TxINTR | PCI Transmit INT | 134 | | | | 51RxINTR | PCI Receive INT | 123 | 131 | INT3 Input | | | | | | | | PLC | Power Line Clock | 150 | | 1 | | MINT | 8087 Math Chip INT | 139 | İ | 1 | | PFIN/ | Power Fail INT | 118 | 130 | INT4 Input | | EXT INTR0 | External INT from J1-50 | 119 | 1 | İ | | EDGE INTR | Edge Sensitive Mode INT | 129 | | İ | | INTO/ | Multibus INT from P1-41 | 144 | 145 | INT5 Input | | INT1/ | Multibus INT from P1-42 | 136 | '." | intro in par | | INT2/ | Multibus INT from P1-39 | 142 | 1 | | | INT3/ | Multibus INT from P1-40 | 143 | 128 | INT6 Input | | INT4/ | Multibus INT from P1-37 | 147 | | 1 | | INT5/ | Multibus INT from P1-38 | 146 | | | | INT6/ | Multibus INT from P1-35 | 149 | 127 | INT7 Input | | INT7/ | Multibus INT from P1-36 | 148 | | | | GND | Ground | 121 | 120 | NMI Gate | Note. Connect the desired IN jumper post to the desired OUT post. The following jumpers are factory installed. 123 - 124; 145 - 146; 120 - 121; and 125 - 132. Table 2-11A. $Multibus^{TM}$ Interrupt Output Jumper Configurations | OUTPUT LINE | P1 PIN | JUMPER POST | BUS INTR OUT POST | |-------------|--------|-------------|-------------------| | INTO/ | P1-41 | 199 | | | INT1/ | P1-42 | 201 | | | INT2/ | P1-39 | 195 | | | INT3/ | P1-40 | 197 | 193 | | INT4/ | P1-37 | 194 | 130 | | INT5/ | P1-38 | 196 | | | INT6/ | P1-35 | 200 | | | INT7/ | P1-36 | 198 | | Note. Connect one jumper only from desired Multibus jumper post to the Bus Interrupt Output post (193). This option also requires a parallel port jumper matrix connection — see Section 2-16. # Parallel Port Interrupts A, B (PA INTR & PB INTR) Essentially these two lines are software programmable interrupt lines. Connect each line to the desired interrupt request input. Refer to Section 2-13 for instructions on installing the parallel port matrix jumpers required for this option. # Transmit and Receive Interrupts (51TxINTR & 51RxINTR) These signals originate at the 8251A Programmable Communications Interface (PCI) device. The signal 51TxINTR is equivalent to TxRDY on the PCI and when true indicates that the PCI is ready to accept a date character from the CPU. Likewise, 51RxINTR is equivalent to RxRDY and when true indicates that the PCI contains a data character to be read by the CPU. Refer to the Intel Component Data Catalog for additional PCI information. Preparation for Use iSBC 86/05 #### Power Line Clock (PLC) This external signal is supplied by the iSBC 665/666 Modular Chassis, or similar circuit. It enters the board via auxiliary connector pin P2-31 and is specified at 120 Hz (double the AC line frequency). #### Math Interrupt (MINT) This signal originates from the optional iSBC 337 Numeric Data Processor Multimodule board. This interrupt is used only in conjunction with this option. #### Power Fail Interrupt (PFIN/) Furnished by the iSBC Power Supply (or equivalent), this signal indicates that an AC line power failure has occurred and DC voltage loss is imminent. Typically, this signal is jumpered to the NMI input on the 8086 CPU and is used in conjunction with a user written power down routine and battery backup scheme. Refer to Section 2-32 for additional battery backup information. #### External Interrupt 0 (EXT INTRO) This external interrupt signal enters the board via parallel port connector P1-50. The incoming signal is inverted by the iSBC 86/05 board, therefore a low state will activate the interrupt request (level mode), or a high to low transition (edge sensitive mode). ## Single Request Edge Sensitive Feature (EDGE INTR) The iSBC 86/05 board is equipped with special circuitry which allows you to operate a single interrupt request line in the edge sensitive mode, while the 8259A Interrupt Controller is in the level or edge mode. This feature is extremely useful when you want the interrupt controller to operate in the level sensitive mode, but a critical request typically expires before the controller can acknowledge or service the request. For example, you could jumper the on-board failsafe timer output to this circuit, to call a specific time-out routine, or alarm. To enable EDGE INTR, two jumper connections are required: first install a jumper from the desired request line to jumper post 13 (edge converter circuit input); then install a jumper between interrupt matrix post 129 and the desired interrupt controller input post. To implement the failsafe timer example described above, install the first jumper between posts 14 - 15 and then install the jumper to the desired interrupt controller input. Refer to Section 2-22 for additional failsafe timer information. #### Non-Maskable Interrupt Input Mask The 8086 CPU NMI input may be configured to be software selectable. This is called the Non-Maskable Interrupt Input Mask on the iSBC 86/05 board. Two jumper connections are required to enable this option: first, remove jumper connection 120 - 121 and install a jumper between interrupt matrix post 120 and the desired interrupt source (i.e., PFIN/). Then install another jumper between post 26 and the desired parallel port CC bit post. A high state on this line will enable the mask gate. A low state will disable the mask gate, preventing any non-maskable interrupts from reaching the 8086 CPU. # Multibus Interrupt Output Option (BUS INTR OUT) The iSBC 86/05 board has an optional parallel port configuration which provides a software programmable interrupt output. This would allow you to issue an interrupt request on a system Multibus line with one of the parallel port CC bits. Two connections are required for this scheme: one jumper connection from the desired port CC bit to jumper post 31 and another jumper connection from jumper post 193 and the desired Mutibus Interrupt Line. Refer to Tables 2-9 and 2-11. #### 2-17. MULTIBUS VECTORED INTERRUPTS The iSBC 86/05 board has the capability to service interrupt requests which originate with a request to a slave, off-board 8259A Programmable Interrupt Controller (PIC). The slave INTR output is connected to the master PIC on the iSBC 86/05 board via the Multibus lines, as shown in Figure 2-4. This type of interrupt request is called a Bus Vectored Interrupt. In general, a bus vectored interrupt should be of lower priority than interrupt requests which are input directly to the master PIC. The iSBC 86/05 board is configured at the factory to accept bus vectored interrupts. To disable this feature, you must install jumper 168 - 169. Figure 2-4 shows, as an example, the on-board PIC (master) interfaced with two slave PIC devices. This arrangement leaves the master PIC with six inputs (IR2 through IR7) that can be used to handle the various on-board interrupt functions. The example scheme is implemented by programming the master PIC to handle IR0 and IR1 as bus vectored interrupts. Each interrupt input (IR0 through IR7) to the master PIC may be individually programmed to be bus vectored or non-bus vectored. In the bus vectored mode, the slave PIC generates the restart address, and in the non-bus vectored mode the master PIC generates the restart address. Figure 2-4. Simplified Master/Slave PIC Interconnect Example Slave PIC devices must be identified as such during their initialization sequences (with ICW3). The master PIC must also be initialized to support slave PIC devices. Section 3-27 describes 8259A programming and provides initialization examples. # 2-18. PAGE SELECT JUMPER CONFIGURATION The iSBC 86/05 board is configured at the factory to recognize two separate on-board 128K byte pages as valid memory addresses. All on-board RAM must reside in an EVEN page, and all on-board ROM/PROM must reside in an ODD page. Any address within either page is recognized as a valid memory address by the decoding circuitry. The first page range is from address 0 - 1FFFF (hexadecimal) and the second is from E0000 - FFFFF. These pages may be altered by jumper selection as shown in Table 2-12. #### 2-19. SYSTEM CLOCK JUMPER SELECTION The iSBC 86/05 board is configured at the factory to operate at 8 MHz. Alternatively, the board may be operated at 5 MHz, by jumper selection. To convert to 5 MHz operation, remove jumper 181 - 182. # 2-20. BUS CLOCK AND CONSTANT CLOCK SELECTION Bus Clock (BCLK/) and Constant Clock (CCLK/) are standard Multibus signals, common to most Intel iSBC boards. CCLK/ is the inverted version of BCLK/. Each signal operates at 9.83 MHz. The following table provides BCLK/ and CCLK/ jumper information: | Signal | Jumpers In | Multibus Pin | |--------|------------|--------------| | BCLK/ | 179 - 180* | P1 - 13 | | CCLK/ | 191 - 192* | P1 - 31 | Table 2-12. Page Select Jumpers | Function | Address Range | Jumper<br>Connection | |-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | M ONLY DM/PROM ONLY DM/PROM ONLY DM/PROM ONLY M ONLY DM/PROM ONLY DM/PROM ONLY M ONLY DM/PROM ONLY DM/PROM ONLY | 00000 - 1FFFF<br>20000 - 3FFFF<br>40000 - 5FFFF<br>60000 - 7FFFF<br>80000 - 9FFFF<br>A0000 - BFFFF<br>C0000 - DFFFF<br>E0000 - FFFFF | 108 - 107 * 110 - 107 or 115 109 - 107 or 115 112 - 107 or 115 111 - 107 or 115 114 - 107 or 115 113 - 107 or 115 116 - 115 * | Note: \* indicates factory default connection. Select any two pages; connect first page jumper post to post 107; second page to post 115. Either signal may be disabled by removing the appropriate jumper connections. #### 2-21. WAIT STATE GENERATOR SELECTION The iSBC 86/05 board utilizes a wait state generator to allow the 8086 processor to wait for on-board addressed devices. Wait states are generated for all PROM, I/O, and interrupt requests. The number of wait states for each function is jumper selectable, allowing maximum utilization of processor time according to your system configuration. Table 2-13 provides the possible jumper configurations for the wait state generator and provides the maximum address to data times for each function. #### 2-22. FAILSAFE TIMER SELECTION If non-existent off-board memory or I/O is accidently addressed by the 8086 CPU, the iSBC 86/05 board will execute wait states indefinitely, causing the board to cease processing. An on-board failsafe timer can be jumper selected to prevent this. The failsafe timer expires after a delay of approximately 10 milliseconds, giving the CPU a "false" READY signal so that it may resume processing. To enable the failsafe timer, install jumper connection 14 - 15. Notice that the failsafe timer applies *only* to Multibus (off-board) requests. If you want the failsafe timer to *interrupt* processing when asserted, refer to Section 2-15 (EDGE INTR paragraph) for additional information. # 2-23. iSBX™ MULTIMODULE BOARD MODE SELECTION The iSBC 86/05 board will support both 8-bit and 16-bit iSBX Multimodule expansion boards. There is a jumper connection for each iSBX connector, which specifies whether it is an 8-bit board or a 16-bit board. The jumper connections are as follows: | iSBX<br>Connector | Jumpers | 8-Bit | 16-Bit | |-------------------|-----------|-------|--------| | J3 | 208 - 209 | OUT* | IN | | J4 | 206 - 207 | OUT* | IN | Note: \* indicates factory default connection. # 2-24. MULTIBUS™ INTERFACE ARBITRATION The 8289 Bus Arbiter operates in conjunction with the 8288 Bus controller to interface the 8086 processor to the Multibus interface. The 8289 Bus Arbiter can operate in several modes, depending on how it is jumper wired and the status of Common Bus Request (CBRQ/). Common Bus Request. Common Bus Request (CBRQ/), a bidirectional Multibus interface signal, allows a bus master to retain control of the system bus without contending for it each transfer cycle, as long as no other master is requesting control of the bus. A bus master requesting control of the bus, but not currently controlling it, asserts CBRQ/. This causes the controlling bus master to relinquish control of the bus when the proper surrender conditions exist. (See Table 2-14 for surrender conditions.) The CBRQ/ pins of all the bus master devices that support CBRQ/ are connected together on the iSBC 604/614 modular backplane. When a bus master needs a bus resource, it informs the other bus masters that it is requesting the bus by activating CBRQ/, BREQ/, and/or BPRO/. When the controlling master releases the bus, the bus exchange operates the same as described in paragraph 4-14. Table 2-13. Wait State Generator Jumpers & Times | Function | Jumper Connection | Number of Waits | 8 MHz Time** | 5 MHz Time** | |--------------|-------------------|-----------------|--------------|--------------| | PROM Wait | 6 - 5 | 0 | 282 | 517 | | THOM Wan | 6 - 4 | , 1 | 407 | 717 | | | 6 - 7* | 2 | 532 | 917 | | | 6 - 8 | 3 | 657 | 1117 | | I/O Wait | 1 - 2 | 1 | 372 | 597 | | 1/O Wait | 2 - 3* | 2 | 497 | 797 | | INT ACK Wait | 9 - 10 | 2 | 497 | 797 | | IIII AON Wan | 10 - 11* | . 3 | 622 | 997 | Notes: \* indicates factory default connection. \*\* indicates all times specified in nanoseconds; Address to Data. CBRQ/ improves bus access time by allowing a bus master to retain control without contending for it each transfer cycle, as long as no other master is requesting control of the bus. There are typically two priority resolution schemes used on the system bus: Serial and parallel. When common bus request is used, it operates identically in parallel and serial priority resolution schemes. Any Request. The 8289 Bus Arbiter has a jumper option (ANYRQST) that controls, in conjunction with BPRN/ and CBRQ/, under what conditions the Multibus interface will be surrendered. The following paragraphs describe this option. When ANYRQST is jumpered to a low level (189-190), the bus arbiter that was in control of the Multibus interface will retain control unless one of the following conditions exist. - A higher priority bus master requests the Multibus interface (as indicated by the BPRN/ signal going high). - The next transfer cycle of the iSBC 86/05 board does not require the use of the Multibus interface, and CBRQ/ is low. When ANYRQST is jumpered to a high level (188-189), it permits the Multibus interface to be surrendered to a higher or lower priority bus master as though it were a bus master of high priority. A lower priority master indicates it is requesting the Multibus interface by activating CBRQ/. When this option is used, the bus master that is in control will surrender the bus as soon as possible. If the CBRQ/ pin on the 8289 Bus Arbiter is jumpered to ground (184 - 185) removing it from the Multibus interface, and ANYRQST is jumpered to a high level (188 - 189), the Multibus interface is surrendered after each transfer cycle. #### 2-25. DUAL PORT RAM LOCK This signal originates from the iSBC 86/05 board, and is used to prevent access to any system level dual port RAM. To use this feature, install a jumper between posts 214 - 215. The lock signal (LOCK/) is generated when a locked Multibus access (either by OVERRIDE or PROCESSOR LOCK) is requested. It exits the board on Multibus pin P1-25. | Table 2-14. 8289 Bus Arbiter | r Jumper Configurations | |------------------------------|-------------------------| |------------------------------|-------------------------| | Configuration<br>Number | Jumper<br>Conn | CBRQ/ | ANYRQST | Description | |-------------------------|--------------------------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | | Low | Low | The Bus Arbiter that has control of the Multibus interface will retain control unless a higher priority master activates CBRQ/ or if the next machine cycle does not require the use of the Multibus interface it will be relinquished to a lower priority device. | | • | 183 - 184<br>189 - 190 | High | Low | The Bus Arbiter that has control of the Multibus interface, retains control until another Bus Arbiter pulls CBRQ/ low. When CBRQ/ goes low, the conditions are as described above. | | 2 | | Low | High | The Bus Arbiter that has control of the Multibus interface will surrender control to the Bus Arbiter that is pulling CBRQ/low, regardless of its priority, upon completion of the current bus cycle. | | | 188 - 189*<br>183 - 184* | High | High | The Bus Arbiter that has control of the Multibus interface, retains control until another Bus Arbiter pulls CBRQ/ low. When CBRQ/ goes low, the conditions are as described above. | | 3 | 184 - 185<br>188 - 189 | Low | High | The Bus Arbiter that has control of the Multibus interface will surrender the use of the Multibus interface after each transfer cycle. | | *Factory default | wiring. | | | | Preparation for Use iSBC 86/05 #### 2-26. BOARD PRIORITY RESOLUTION Your iSBC 86/05 board has been designed as a "full master" board. This means the board is equipped with bus arbitration logic and can acquire and relinquish control of the common system Multibus lines (see Section 4-14). In order for this system to be effective, a board priority scheme should be established in your system. If your iSBC 86/05 board is the only master in the system, you must place it in the top cardcage slot (slot J2) or in a slot which has BPRN/ grounded. Normally, pin 15 (BPRN/) of the iSBC 604 backplane is grounded with a jumper between wirewrap posts B and N. (However, this connection should be verified if the factory configuration has been modified.) In this configuration, the remaining three slots can be used for any expansion boards or for lower priority master boards. If your system includes more than one master board (CPU board), you must establish a board priority scheme. There are two methods of priority resolution available: Serial and parallel. These are described in Sections 2-21 and 2-22. Another important consideration in setting up a multimaster system is the Multibus clock signal source. You must ensure only one of the master boards is supplying the BCLK/ and CCLK/ signals to the Multibus lines. All master boards have provisions for disabling the output of these two signals (i.e., preventing the signals from going off-board). The iSBC 86/05 board BCLK/ and CCLK/ signals can be disabled by removing to jumper connections. Refer to Section 2-11 for this information. #### 2-27. SERIAL PRIORITY RESOLUTION Serial priority is implemented by board placement. If your iSBC 86/05 board resides in slot J2, as previously described, the next lower priority will be assigned to slot J3. Slot J4 will have the lowest priority in this scheme. Due to the propagation delay of the BPRO/ signal path, this scheme is limited to a maximum of three master boards. In the configuration shown in Figure 2-5, the master board installed in slot J2 has the highest priority and is able to acquire control of the Multibus lines anytime the bus is not busy. This is because the BPRN/ input is always true (tied to ground via jumper connection B - N on the backplane). If the master board in slot J2 desires control of the Multibus lines, it drives its BPRO/ output high (false) and inhibits the BPRN/ inputs to the remaining lower priority master boards. The master board then takes control of the Multibus lines when the <sup>\*</sup>Pull-up resistor is supplied by the customer. NOTE: All non CBRQ/ devices must have higher priority. It a non CBRQ/ device is placed at a lower priority, it will not be able to gain control of the Multibus interface. Top Backplane In Stacked System Figure 2-5. Serial Priority Resolution Scheme \*Pull-up resistor is supplied by the customer. NOTE: All non CBRQ/ devices must have higher priority. If a non CBRQ/ device is placed at a lower priority, it will not be able to gain control of the Multibus interface. #### Single Backplane In Non-Stacked System Figure 2-5. Serial Priority Resolution Scheme (Continued) current bus cycle is completed. When finished using the Multibus lines, the J2 master board pulls its BPRO/ output low (true) and gives the J3 master board the opportunity to acquire Multibus line control. If the J3 master board does not want the Multibus lines, it pulls its BPRO/ output low (true) and gives the J4 master board the opportunity to assume control of the Multibus lines. #### Stacked Chassis If your system uses multiple stacked chassis, the jumper between posts B and N should be removed and placed between posts B and L on the top slot of the uppermost expansion backplane. This will ground BPRN/ as described above. Install the highest priority master in the uppermost slot. #### 2-28. PARALLEL PRIORITY RESOLUTION A parallel priority resolution scheme allows up to 16 bus masters in a single system to acquire and control the Multibus lines. Figure 2-6 illustrates one method of implementing such a scheme for resolving bus contention in a system using eight bus masters. Notice that the two highest and two lowest priority bus masters are shown installed in the master chassis. The other masters in this example are installed in the expansion chassis. In the scheme shown in Figure 2-6, the priority encoder is a Texas Instruments 74148 device, and the priority decoder is an Intel 8205 device. Input connections to the priority encoder determine the bus priority, with input 7 having the highest priority and input 0 having the lowest priority. In Figure 2-6, the master board in J3 has the highest priority and the master board in J5 has the lowest priority. #### NOTE In a parallel priority resolution scheme, the BPRO/ output must be disabled on all master boards. Refer to the appropriate hardware reference manual for instructions. #### 2-29. CONNECTOR INFORMATION For system applications the iSBC 86/05 board is designed for installation into a standard Intel Multibus cardcage assembly such as the iSBC 604 Cardcage or the iSBC 614 Expansion Cardcage. For OEM applications the board may be interfaced to other hardware by means of separately purchased Multibus compatible connectors. Table 2-14A lists recommended suppliers for such connectors. Parallel and serial I/O connector information is also supplied in Table 2-14. For related information on parallel I/O and serial I/O cabling, refer to Sections 2-23 and 2-24. \*Note: The user must implement logic, wire to mother board, and provide mounting. Figure 2-6. Parallel Priority Resolution Scheme # 2-30. MULTIBUS™ SIGNAL CHARACTERISTICS Multibus connector P1 and auxiliary connector P2 interface the iSBC 86/05 board signals and power lines to the other boards in your system and the power supply. Where applicable, these signals conform to the Intel Multibus Interface standard. Pin assignments for P1 and P2 are listed in Tables 2-15 and 2-17 respectively. Signal definitions are provided in Table 2-16 and 2-18. DC characteristics of the P1 signals used on the iSBC 86/05 board are provided in Table 2-19. P2 signal characteristics are listed in Table 2-20. The signal names indicate whether or not the signal lines on the MULTIBUS are active high or active low. If the signal name ends with a slash ("/"), then the logical-electrical state relationship for that signal is: | Logical<br>State | Electrical<br>Signal Level | At Receiver | At Driver | |------------------|-----------------------------------------|-------------|--------------------------| | 0 | H = TTL high state<br>L = TTL low state | | 5.25V≫H≫2.4V<br>.5V≫L≫0V | If the signal name has no slash (no "/"), then the logical-electrical state relationship for that signal is: | Logical<br>State | Electrical<br>Signal Level | At Receiver | At Driver | |------------------|-----------------------------------------|-------------|--------------------------| | | L = TTL low state<br>H = TTL high state | | .5V≽L≽0V<br>5.25V≽H≽2.4V | These specifications are based on TTL where the power source is 5 volts $\pm$ 5%, referenced to logic ground (GND). Table 2-14A. User Furnished Connector Details | Function | # of Pins | Centers<br>(Inches) | Connector Type | Vendor | Vendor Part No. | Intel<br>Part No. | |---------------------------------------------|-----------|---------------------|-----------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------| | Parallel I/O<br>Connector<br>J1 | 25/50 | 0.1000 | Flat Crimp | 3M<br>3M<br>AMP<br>ANSLEY<br>SAE | 3415-0001 W/ears<br>3415-0000 W/ears<br>88083-1<br>609-5015<br>S06750 Series | 102211-003<br>N/A | | | | | Soldered<br>Pierced tail | GTE<br>SYLVANIA<br>MASTERITE<br>MICRO<br>PLASTICS<br>VIKING | 6AD01-25-1A1-DD<br>NDD8GR25-DR-H-X<br>MP-0100-25-DP-1 | 102237-001 | | | | | Wire Wrap | VIKING<br>VIKING<br>TI<br>ITT CANNON | 3KH25/JND5<br>3KH25/JND5<br>H421011-25<br>EC4A050A1A | N/A | | | | | | | | | | Serial I/O<br>Connector<br>J2 | 13/26 | 0.100 | PCB Soldered<br>Mounting Holes | AMP<br>EDAC | 1-583715-1<br>345-026-520-202 | 102233-001 | | | | | Flat Crimp | 3M<br>AMP | 3462-0001<br>88373-5 | 102210-001 | | | | | Soldered<br>Pierced Tail | EDAC | 345-026-500-201 | N/A | | | | | Wire Wrap | EDAC | 345-026-540-201 | N/A | | iSBX Multi-<br>Module<br>Connector<br>J3/J4 | 44<br>36 | 0.100<br>0.100 | Soldered PCB<br>Soldered PCB | VIKING<br>VIKING | 293-001<br>292-001 | iSBC 961-5<br>iSBC 960-5 | | Multibus<br>Connector<br>(P1) | 43/86 | 0.156 | Soldered<br>PCB Mount | ELFAB<br>VIKING | BS1562043PBB<br>2KH43/9AMK12 | 102247-001 | | (1.7) | | | Wire Wrap<br>No Ears | EDAC<br>ELFAB | 337-086-0540-201<br>BW1562D43PBB | 102248-001 | | | | | Wire Wrap<br>With .128 Dia.<br>Mounting Holes | EDAC<br>ELFAB | 337-086-540-202<br>BW1562A43PBB | 102273-001 | | Auxiliary<br>Connector<br>(P2) | 30/60 | 0.100 | Wire Wrap | EDAC<br>ELFAB | 345-060-524-802<br>BS1020A30PBB | 102238-001 | | | | | With .128 Dia.<br>Mounting Holes | TI<br>VIKING | H421121-30<br>3KH30/9JNK | | | NOTES: | | | Wire Wrap<br>No Ear | EDAC<br>ELFAB | 345-060-540-201<br>BW1020D30PBB | 102241-001 | #### NOTES: - Connector heights are not guaranteed to conform to OEM packaging equipment. Wirewrap pin lengths are not guaranteed to conform to OEM packaging equipment. Connector numbering convention may not agree with board connector numbers. Table 2-15. Multibus™ Interface Connector P1 Pin Assignments. | | | (CO | IPONENT SIDE) | | (CIRCUIT SIDE) | | |----------------|------|----------|-----------------------|------------------|----------------|------------------| | | PIN¹ | MNEMONIC | DESCRIPTION | PIN <sup>1</sup> | MNEMONIC | DESCRIPTION | | | 1 | GND | Signal GND | 2 | GND | Signal GND | | | 3 | +5V | +5Vdc | 4 | +5V | +5Vdc | | POWER | 5 | +5V | +5Vdc | 6 | +5V | +5Vdc | | SUPPLIES | 7 | +12V | +12Vdc | 8 | +12V | +12Vdc | | SOFFLIES | 9 | -5V | -5Vdc | 10 | -5V | -5Vdc | | | 11 | GND | Signal GND | 12 | GND | Signal GND | | | 13 | BCLK/ | Bus Clock | 14 | INIT/ | Initialize | | | 15 | BPRN/ | Bus Priority In | 16 | BPRO/ | Bus Priority Out | | BUS | 17 | BUSY/ | Bus Busy | 18 | BREQ/ | Bus Request | | CONTROLS | 19 | MRDC/ | Mem Read Cmd | 20 | MWTC/ | Mem Write Cmd | | CONTROLS | 21 | IORC/ | I/O Read Cmd | 22 | IOWC/ | I/O Write Cmd | | | 23 | XACK/ | XFER Acknowledge | 24 | INH1/ | Inhibit RAM² | | | 25 | LOCK/ | Dual Port Lock | 26 | INH2/ | Inhibit ROM² | | BUS | 27 | BHEN/ | Byte High Enable | 28 | AD10/ | | | CONTROLS | 29 | CBRQ/ | Common Bus Request | 30 | AD11/ | Address | | | 31 | CCLK/ | Constant Clk | 32 | AD12/ | Bus | | AND<br>ADDRESS | 33 | INTA/ | Interrupt Acknowledge | 34 | AD13/ | | | 7,001,1200 | 35 | INT6/ | Parallel | 36 | INT7/ | Parallel | | | 37 | INT4/ | Interrupt | 38 | INT5/ | Interrupt | | INTERRUPTS | 39 | INT2/ | Requests | 40 | INT3/ | Requests | | INTERRUPTS | 41 | INTO/ | Tioquosio | 42 | INT1/ | | | | 43 | ADRE/ | | 44 | ADRF/ | | | | 45 | ADRC/ | | 46 | ADRD/ | | | | 47 | ADRA/ | Address | 48 | ADRB/ | Address | | ADDRESS | 49 | ADR8/ | Bus | 50 | ADR9/ | Bus | | ADDRESS | 51 | ADR6/ | | 52 | ADR7/ | | | | 53 | ADR4/ | | 54 | ADR5/ | | | | 55 | ADR2/ | | 56 | ADR3/ | | | | 57 | ADRO/ | | 58 | ADR1/ | | | | 59 | DATE/ | | 60 | DATF/ | | | | 61 | DATC/ | | 62 | DATD/ | | | | 63 | DATA/ | | 64 | DATB/ | | | DATA | 65 | DAT8/ | Data | 66 | DAT9/ | Data | | DAIA | 67 | DAT6/ | Bus | 68 | DAT7/ | Bus | | | 69 | DAT4/ | | 70 | DAT5/ | | | | 71 | DAT2/ | | 72 | DAT3/ | | | | 73 | DATO/ | | 74 | DAT1/ | | | | 75 | GND | Signal GND | 76 | GND | Signal GND | | | 77 | | Reserved | 78 | _ | Reserved | | POWER | 79 | -12V | -12Vdc | 80 | -12V | -12Vdc | | SUPPLIES | 81 | +5V | +5Vdc | 82 | +5V | +5Vdc | | SUFFLIES | 83 | +5V | +5Vdc | 84 | +5V | +5Vdc | | ı | 1 03 | 1 .04 | 1 .0100 | 1 " | 1 ** | 1 | <sup>1.</sup> All odd-numbered pins (1, 3, 5 . . . 85) are on component side of the board. Pin 1 is the left-most pin when viewed from the component side of the board with the extractors at the top. All unassigned pins are reserved. <sup>2.</sup> Not Used on the iSBC 86/05 board. iSBC 86/05 Preparation for Use Table 2-16. Connector P2 Pin Assignments | Pin Assignment | Signal Mnemonic | Description | |----------------------|-----------------|---------------------------| | P2-1, 2<br>P2-21, 22 | Signal GND | Battery Ground | | P2-3<br>P2-4 | +5V AUX | Battery +5V Power Input | | P2-6 | Reserved | Reserved | | P2-17 | PFSN/ | Power Fail Sense | | P2-19 | PFIN/ | Power Fail Interrupt | | P2-20 | MPRO/ | Memory Protect | | P2-31 | PLC | Power Line Clock | | P2-32 | ALE | Bus Master ALE | | P2-36 | BD RESET/ | Board Only Reset | | P2-38 | AUX RESET/ | System Reset Switch Input | Table 2-17. Multibus™ Interface Signal Functions | Signal | Functional Description | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADR0/-ADRF/<br>ADR10/-ADR13/ | Address. These 20 lines transmit the address of the memory location or I/O port to be accessed. For memory access, ADR0/ (when active low) enables the even byte (DAT0/-DAT7/) on the Multibus interface, i.e., ADR0/ is active low for all even addresses. ADR13/ is the most significant address ibt. | | BCLK/ | Bus Clock. Used to synchronize the bus contention logic on all bus masters. When generated by the iSBC 86/12A board, BCLK/ has a period of 108.5 nanoseconds (9.22 MHz) with a 35-65 percent duty cycle. | | BHEN/ | Byte High Enable. When active low, enables the odd byte (DAT8/-DATF/) onto the Multibus interface. | | BPRN/ | Bus Priority In. Indicates to a particular bus master that no higher priority bus master is requesting use of the bus. BPRN/ is synchronized with BCLK/. | | BPRO/ | Bus Priority Out. In serial (daisy chain) priority resolution schemes, BPRO/ must be connected to the BPRN/ input of the bus master with the next lower bus priority. | | BREQ/ | Bus Request. In parallel priority resolution schemes, BREQ/ indicates that a particular bus master requires control of the bus for one or more data transfers. BREQ/ is synchronized with BCLK/. | | BUSY/ | Bus Busy. Indicates that the bus is in use and prevents all other bus masters from gaining control of the bus. BUSY/ is synchronized with BCLK/. | | CBRQ/ | Common Bus Request. Indicates that a bus master wishes control of the bus but does not presently have control. As soon as control of the bus is obtained, the requesting bus controller raises the CBRQ/ signal. | | CCLK/ | Constant Clock. Provides a clock signal of constand frequency for use by other system modules. When generated by the iSBC 86/12A board, CCLK/ has a period of 108.5 nanoseconds (9.22 MHz) with a 35-65 percent duty cycle. | | DAT0/-DATF/ | Data. These 16 bidirectional data lines transmit and receive data to and from the addressed memory location or I/O port. DATF/is the most-significant bit. For data word operations, DAT0-DAT7/ is the even byte and DAT8/-DATF/ is the odd byte. | | LOCK | Dual Port RAM Lock. Disables system dual Port RAM when asserted and jumper is installed See section 2-25. | Preparation for Use iSBC 86/05 Table 2-17. Multibus™ Interface Signal Functions (Continued) | Signal | Functional Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INIT/ | Initialize. Resets the entire system to a known internal state. | | INTA/ | Interrupt Acknowledge. This signal is issued in response to an interrupt request. | | INTO/-INT7/ | Interrupt Request. These eight lines transmit Interrupt Requests to the appropriate interrupt handler. INTO has the highest priority. | | IORC/ | I/O Read Command. Indicates that the address of an I/O port is on the Multibus interface<br>address lines and that the output of that port is to be read (placed) onto the Multibus inter-<br>face data lines. | | IOWC/ | I/O Write Command. Indicates that the address of an I/O port is on the Multibus interface interface address lines and that the contents on the Multibus interface data lines are to be accepted by the addressed port. | | MRDC/ | Memory Read Command. Indicates that the address of a memory location is on the Multi-<br>bus interface address lines and that the contents of that location are to be read (placed) on<br>the Multibus interface data lines. | | MWTC/ | Memory Write Command. Indicates that the address of a memory location is on the Multi-<br>bus interface address lines and that the contents on the Multibus interface data lines are to<br>be written into that location. | | XACK/ | Transfer Acknowledge. Indictes that the addressed memory location has completed the specified read or write operation. That is, data has been placed onto or accepted from the Multibus interface data lines. | Table 2-18. P2 Signal Definitions | PFIN/ | Power Fail Interrupt. This input from the power supply interrupts the CPU when a power failure occurs. See section 2-33. | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PFSN/ | Power Fail Sense. This line is the output of a latch which indicates a power failure has occurred. It is reset by PFSR/ and must be powered by the standby power source. See section 2-33. | | MPRO/ | Memory Protect. When true, this externally generated signal prevents access to the on-board RAM during periods of uncertain DC power. See section 2-33. | | ALE | Address Latch Enable. Indicates the 8086 CPU is operating. Typically, this signal is used to drive a front panel RUN indicator. | | BD RESET/ | Board Reset. This signal resets the iSBC 86/05 board only. It will not reset other boards in the system. | | AUX RESET/ | Auxiliary Reset. Typically this RESET signal is generated by a front panel switch. The signal is functionally equivalent to INIT/. | Table 2-19. iSBC 86/05 $^{\text{TM}}$ Board DC Characteristics | Signals | Symbol | Parameter<br>Description | Test<br>Conditions | Min. | Max. | Units | |------------------------------|-----------------|--------------------------|----------------------------|------|-------|----------| | AACK/, XACK/ | Vol | Output Low Voltage | I <sub>OL</sub> = 16 mA | | .04 | V | | | Voн | Output High Voltage | $I_{OH} = -3 \text{ mA}$ | 2.0 | | V | | | VIL | Input Low Voltage | | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V | | | lic | Input Current at Low V | $V_{IN} = 0.4V$ | | -2.2 | mA | | | hн | Input Current at High V | $V_{IN} = 2.4V$ | | -1.4 | mA | | | *C <sub>L</sub> | Capacitive Load | | | 15 | pF | | ADRO/-ADRF/ | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 32 mA | | 0.55 | V | | ADR10/-ADR13/ | Voh | Output High Voltage | $I_{OH} = 3 \text{ mA}$ | 2.4 | | V | | | VIL | Input Low Voltage | 1 | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V | | | l <sub>IL</sub> | Input Current at Low V | $V_{IN} = 0.45V$ | | -0.50 | mA | | | lін | Input Current at High V | $V_{IN} = 5.25V$ | 1 | 50 | μΑ | | | ILH | Output Leakage High | $V_0 = 5.25V$ | | -0.50 | mA | | | ادر | Output Leakage Low | $V_0 = 0.45V$ | | -0.50 | mA | | | *CL | Capacitive Load | | | 18 | pF | | BCLK/ | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 59.5 mA | | 0.5 | V | | | Voн | Output High Voltage | $I_{OH} = -3 \text{ mA}$ | 2.7 | | V | | | VIL | Input Low Voltage | | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V | | | կլ | Input Current at Low V | $V_{IN} = 0.45V$ | | -0.5 | mA | | | Ин | Input Current at High V | $V_{IN} = 5.25V$ | ł | 40 | μΑ | | | *CL | Capacitive Load | | | 15 | pF | | BHEN/ | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | | 0.4 | V | | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -2.0 \text{ mA}$ | 2.4 | | V | | | VIL | Input Low Voltage | | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V | | | I <sub>IL</sub> | Input Current at Low V | $V_{IN} = 0.4V$ | | 1.6 | mA | | | Чн | Input Current at High V | $V_{IN} = 2.4V$ | i I | 40 | μΑ | | | *C <sub>L</sub> | Capacitive Load | | | 15 | pF | | BPRN/ | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | v | | | կլ | Input Current at Low V | $V_{IN} = 0.4V$ | | -0.5 | mA | | | liH | Input Current at High V | $V_{IN} = 5.25V$ | [ | 50 | μΑ | | | *C <sub>L</sub> | Capacitive Load | | | 18 | pF | | BPRO/ | V <sub>OL</sub> | Output Low Voltage | l <sub>OL</sub> = 5.0 mA | | 0.45 | V | | | Voн | Output High Voltage | $I_{OH} = -0.4 \text{ mA}$ | 2.4 | | V | | | *C <sub>L</sub> | Capacitive Load | | | 15 | pF | | BREQ/ | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 50 mA | | 0.45 | V | | | V <sub>ОН</sub> | Output High Voltage | $I_{OH} = -0.4 \text{mA}$ | 2.4 | | V | | | *CL | Capacitive Load | <b></b> | | 10 | pF | | BUSY/, CBRQ/, | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 20 mA | | 0.45 | <b>V</b> | | INTROUT/<br>(OPEN COLLECTOR) | V <sub>IL</sub> | Input Low Voltage | JL i | | 0.4 | v | | (OF EN COLLECTOR) | V <sub>IH</sub> | Input High Voltage | | 2.4 | | v ļ | | | l <sub>IL</sub> | Input Current at Low V | V <sub>IN</sub> = 0.45V | | -0.5 | mA | | | I <sub>IH</sub> | Input Current at High V | $V_{IN} = 5.25V$ | | 40 | μΑ | | | *CL | Capacitive Load | İ | 1 | 20 | pF | Table 2-19. iSBC $86/05^{\text{TM}}$ Board DC Characteristics (Continued) | Signals | Symbol | Parameter<br>Description | Test<br>Conditions | Min. | Max. | Units | |-------------------|------------------------------------|--------------------------|--------------------------|------|-------|------------| | CCLK/ | V <sub>OL</sub> | Output Low Voltage: | I <sub>OL</sub> = 60 mA | | 0.5 | V | | 002.0 | Voн | Output High Voltage | $I_{OH} = -3 \text{ mA}$ | 2.7 | | V | | | *CL | Capacitive Load | | | 15 | pF | | DAT0/-DATF/ | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 32 mA | | 0.45 | V | | | Voн | Output High Voltage | $I_{OH} = -5 \text{ mA}$ | 2.4 | | V | | | VIL | Input Low Voltage | | | 0.80 | V | | | ViH | Input High Voltage | | 2.0 | | V | | | lic | Input Current at Low V | V <sub>IN</sub> ~ 0.45V | | -0.20 | mA | | | I <sub>LH</sub> | Output Leakage High | V <sub>O</sub> 5.25V | | 100 | μ <b>Α</b> | | | *C <sub>L</sub> | Capacitive Load | | | 18 | pF | | LOCK/ | VoL | Output Low Voltage | I <sub>OL</sub> = 32 | | 0.8 | V | | | Voн | Output High Voltage | I <sub>OH</sub> = -2 | 2.0 | | V | | | *CL | Capacitive Load | | | 300 | pF | | INIT/ | V <sub>OL</sub> | Output Low Voltage | l <sub>OL</sub> 44 mA | | 0.4 | V | | (SYSTEM RESET) | V <sub>OH</sub> | Output High Voltage | OPEN | | | | | | ., | Input Low Voltage | COLLECTOR | | 0.8 | V | | | V <sub>IL</sub><br>V <sub>IH</sub> | Input High Voltage | | 2.0 | | V | | | I <sub>IL</sub> | Input Current at Low V | V <sub>IN</sub> 0.4V | | -4.2 | mA | | | l <sub>IH</sub> | Input Current at High V | V <sub>IN</sub> 2.4V | | -1.4 | mA | | | *CL | Capacitive Load | | | 15 | pF | | INTO/-INT7/ | VIL | Input Low Voltage | | | 0.8 | V | | 111 1 07-111 1 77 | VIH | Input High Voltage | | 2.0 | | V | | | l <sub>IL</sub> | Input Current at Low V | V <sub>IN</sub> 0.4V | | -1.6 | mA | | | l <sub>IH</sub> | Input Current at High V | V <sub>IN</sub> 2.4V | | 40 | μΑ | | | *CL | Capacitive Load | | | 18 | pF | | IORC/, IOWC/ | V <sub>OL</sub> | Output Low Voltage | lot 32 mA | | 0.45 | V | | 10/10/. 10 110/ | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -5 mA | 2.4 | | V | | | I <sub>LH</sub> | Output Leakage High | V <sub>O</sub> 5.25V | | 100 | μΑ | | | ILL | Output Leakage Low | V <sub>O</sub> 0.45V | | -100 | μΑ | | | *CL | Capacitive Load | | | 15 | pF | | INTA/, MRDC/. | V <sub>OL</sub> | Output Low Voltage | lot 30 mA | | 0.45 | V | | MWTC/ | VoL | Output High Voltage | I <sub>OH</sub> = -5 mA | 2.4 | | ٧ | | | VIL | Input Low Voltage | | | 0.95 | ٧ | | | V <sub>tH</sub> | Input High Voltage | | 2.0 | | V | | | lįĘ | Input Current at Low V | $V_{IN} = 0.45V$ | | -2.0 | mA | | | liH | Input Current at High V | $V_{IN} = 5.25$ | | 1000 | μΑ | | | *CL | Capacitive Load | | | 25 | pF | iSBC 86/05 Preparation for Use | Signals | Symbol | Parameter<br>Description | Test<br>Conditions | Min. | Max. | Units | |------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|---------------------------|--------------------------| | ALE | V <sub>OL</sub><br>V <sub>OH</sub><br>*С <sub>L</sub> | Output Low Voltage Output High Voltage | I <sub>OL</sub> = 8 mA<br>I <sub>OH</sub> = -1.0 mA | 2.4 | 0.45 | V | | PFIN/ | V <sub>IL</sub><br>V <sub>IH</sub> | Capacitive Load Input Low Voltage Input High Voltage | | 2.4 | 0.8 | pF<br>V<br>V | | | | Input Current at Low V Input Current at High V Capacitive Load | $V_{IN} = 0.4V$ $V_{IN} = 2.4V$ | | -0.4<br>20<br>20 | mA<br>μ<br>pF | | MPRO/ | V <sub>I</sub> L<br>V <sub>I</sub> H<br>I <sub>I</sub> H<br>*CL | Input Low Voltage<br>Input High Voltage<br>Input Current at Low V<br>Input Current at High V<br>Capacitive Load | V <sub>IN</sub> = 0.45V<br>V <sub>IN</sub> = 5.25V | 2.0 | 0.80<br>-6.0<br>250<br>15 | V<br>V<br>mA<br>μA<br>pF | | AUX RESET/ | V <sub>IL</sub><br>V <sub>IH</sub><br>I <sub>IL</sub><br>*C <sub>L</sub> | Input Low Voltage Input High Voltage Input Current at Low V Input Current at High V Capacitive Load | V <sub>IN</sub> = 0.45V<br>V <sub>IN</sub> = 5.25V | 2.6 | 0.8<br>-0.25<br>10<br>10 | V<br>V<br>mA<br>μΑ<br>μF | Table 2-20. Auxiliary Signal (Connector P2) DC Characteristics #### 2-31. PARALLEL I/O DC CHARACTERISTICS Parallel I/O DC characteristics of the iSBC 86/05 board are provided in Table 2-21. #### 2-32. AC CHARACTERISTICS AC characteristics of the iSBC 86/05 board are provided in Table 2-22. Refer to the board timing diagram (Figure 2-7) for parameter identification. ## 2-33. POWER FAIL BATTERY BACKUP PROVISIONS In an optional mode, the iSBC 86/05 board may be configured for battery backup operation. This means you may have a DC battery connected to the board, which is used to preserve memory during an AC power failure. In order for the battery backup scheme to function, your power supply must provide the following signals: - a. PFIN/ Power Fail Interrupt. Asserted at least 8 milliseconds before DC voltages are lost. - MPRO/ Memory Protect. Asserted at least 50 microseconds before DC voltages are lost. - c. PFSN/ Power Fail Sense. The output of an external, battery powered latch which indicates a power failure has occured. To implement a typical battery backup scheme on the iSBC 86/05 board, the following connections are required: - a. Connect +5 Volt battery positive leads to auxiliary connector pins P2-3 and P2-4. - b. Connect battery return leads to auxiliary connector pins P2-1 and P2-2. - c. Remove jumper connection 177 178. - d. Connect power supply PFIN/ line to auxiliary connector P2-19. - e. Remove interrupt jumper 120 121 and install jumper 118 120. This routes the PFIN/input to the 8086 NMI input. Table 2-21. Parallel I/O DC Characteristics | Signals | Symbol | Parameter<br>Description | Test<br>Conditions | Min. | Max. | Units | |-------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------|------|---------------------------|--------------------------| | Port C8<br>Bidirectional<br>Drivers | V <sub>OL</sub><br>V <sub>OH</sub><br>V <sub>IL</sub> | Output Low Voltage Output High Voltage Input Low Voltage | I <sub>OL</sub> = 32 mA<br>I <sub>OH</sub> = -5 mA | 2.4 | 0.45<br>0.95 | V<br>V<br>V | | | V <sub>IН</sub><br>I <sub>IL</sub><br>*С <sub>L</sub> | Input High Voltage<br>Input Current at Low V<br>Capacitive Load | V <sub>IN</sub> = 0.45V | 2.0 | -5.25<br>18 | mA<br>pF | | 8255A<br>Driver/Receiver | V <sub>OL</sub><br>V <sub>OH</sub> | Output Low Voltage<br>Output High Voltage<br>Input Low Voltage | I <sub>OL</sub> = 1.7 mA<br>I <sub>OH</sub> = -200 μA | 2.4 | 0.45<br>0.8 | V<br>V | | | V <sub>IL</sub><br>V <sub>IH</sub><br>I <sub>IL</sub><br>I <sub>IH</sub><br>*C <sub>L</sub> | Input High Voltage Input Current at Low V Input Current at High V Capacitive Load | $V_{IN} = 0.45$ $V_{IN} = 5.0$ | 2.0 | 10<br>10<br>18 | V<br>μA<br>μA<br>pF | | EXT INTR0/ | V <sub>IL</sub><br>V <sub>IH</sub><br>I <sub>IL</sub><br>I <sub>IH</sub><br>*CL | Input Low Voltage Input High Voltage Input Current at Low V Input Current at High V Capacitive Load | $V_{IN} = 0.4V$ $V_{IN} = 2.4V$ | 2.0 | 0.8<br>-1.0<br>-0.8<br>30 | V<br>V<br>mA<br>mA<br>pF | Table 2-22. AC Characteristics | Parameter | Description | Minimum | Maximum | Units | |--------------------|-----------------------------------------|-----------------------|-----------------------|-------| | tBCY | Bus Clock Period | 100 | D.C. | ns | | t <sub>BW</sub> | Bus Clock Width | 0.35 t <sub>BCY</sub> | 0.65 t <sub>BCY</sub> | | | | 1 | | (not restricted) | | | tskew | BCLK/skew | | 3 | ns | | t <sub>PD</sub> | Standard Bus<br>Propagation Delay | | 3 | | | tas | Address Set-Up Time<br>(at Slave Board) | 50 | | ns | | t <sub>DS</sub> | Write Data Set<br>Up Time | 50 | | ns | | tan | Address Hold Time | 50 | | ns | | tohw | Write Data Hold Time | 50 | | ns | | t <sub>DXL</sub> | Read Data Set<br>Up Time To XACK | 0 | | ns | | tohr | Read Data Hold Time | 0 | 65 | ns | | txah | Acknowledge Hold Time | 0 | 65 | ns | | txack | Acknowledge Time | 0 | 8 | μs | | tcmd | Command Pulse Width | 100 | 9.5 | μs | | tinta | INTA/ Width | 250 | | ns | | tCSEP | Command Separation | 100 | | ns | | tBREQL | 1BCLK/ to BREQ/<br>Low Delay | 0 | 35 | ns | | t <sub>BREQH</sub> | BCLK/ to BREQ/<br>High Delay | 0 | 35 | ns | | Parameter | Description | Minimum | Maximum | Units | |--------------------|--------------------------------------------|-----------------------|-----------|-------| | t <sub>BPRNS</sub> | BPRN/ to \$BCLK/<br>Setup Time | 22 | | ns | | tBUSY | BUSY/ delay from ↓BCLK/ | 0 | 70 | ns | | tBUSYS | BUSY/ to ↓BCLK/<br>Setup Time | 25 | | ns | | tBPRO | ↓BCLK/ to BPRO/<br>(CLK to Priority Out) | 0 | 40 | ns | | t <sub>BPRNO</sub> | BPRN/ to BPRO/<br>(Priority In to Out) | 0 | 30 | ns | | t <sub>CBRO</sub> | BCLK/ to CBRQ/ (CLK to Common Bus Request) | 0 | 60 | ns | | tcbros | CBRQ/ to \BCLK/<br>Setup Time | 35 | | ns | | txcp | XACK↓ to Command Delay | 0 | 1500 | ns | | t <sub>BSYO</sub> | CBRQ/↓ and BUSY/↓<br>to BUSY/↑ | | 12 | μs | | tccy | C-clock Period | 100 | 110 | ns | | tcw | C-clock Width | 0.35 t <sub>CCY</sub> | 0.65 tccy | ns | | tinit | INIT/Width | 5 | 1 | ms | | tinits | INIT/ to MPRO/ Setup Time | 100 | | ns | | tebo | Power Backup Logic Delay | 0 | 200 | ns | | tpfinw | PFIN/ Width | 2.5 | | ms | | tmpro | MPRO/ Delay | 2.0 | 2.5 | ms | Table 2-22. AC Characteristics (Continued) - f. Install a jumper between parallel port matrix post 26 and the desired port CC output bit. - g. Connect power supply MPRO/ line to auxiliary connector P2-20. - h. Connect the PFSN/ line to auxiliary connector P2-17. PFSN/ is the output of an external, battery powered latch which indicates that a power failure has occurred. This latch is reset by PFSR/, which can be implemented with an unused port CC bit. In this typical battery backup configuration, if a power failure occurs, the power supply asserts PFIN/ which in turn initiates the NMI interrupt, placing the board in an idle mode. Contents of various internal registers are stored in RAM, which is then locked up when MPRO/ is asserted. When power is restored, the PFSN/ signal is read by the parallel port, indicating a power failure has occurred. Your power on routine could then read contents of RAM before executing, thereby minimizing data loss. #### 2-34. PARALLEL I/O CABLING Parallel I/O C8, CA, and CC are controlled by the 8255A-5 Parallel Peripheral Interface (PPI) device in socket U22, and are connected to external equipment via edge connector J1. Pin assignments for edge connector J1 are provided in Table 2-23. Bit order for port CC may be altered by jumper connection. Refer to Section 2-13 for instructions. DC characteristics of the parallel I/O port lines are listed in Table 2-21. Connector information for edge connector J1 is provided in Table 2-14. For maximum reliability, the transmission path from the I/O source to the iSBC 86/05 board should be limited to a maximum of 3 meters (10 feet). Recommended bulk cable types are provided in Table 2-24. #### 2-35. SERIAL I/O CABLING Pin assignments and signal names for the serial I/O port interface connector (J2) are listed in Table 2-25. An Intel iSBC 955 Cable Set is recommended for RS 232C interfacing. One cable assembly consists of a 25 conductor flat cable with a 26-pin connector at one end and an RS 232C interface connector at the other end. A second cable assembly is included in the iSBC 955 set, which consists of an RS 232C connector on one end and spade lugs on the other end. The spade lugs are used to connect the cable to a teletypewriter. (Refer to Appendix B for ASR-33 TTY interface instructions.) Figure 2-7. Master AC Timing For OEM applications where cables will be made for the iSBC 86/05 board, it is important to note that the mating connector for J2 has 26 pins, whereas the RS 232C connector has 25 pins. Consequently, when connecting the 26-pin mating connector to 25-conductor flat cable, be sure that the cable makes contact with pins 1 and 2 of the mating connector and not pin 26. Table 2-26 provides pin correspondence between connector J2 and the RS 232C connector. When attaching the connector to J2 be sure that the PC connector is oriented properly with respect to pin 1 on the board. Refer to the footnote at the bottom of Table 2-25. If your application requires a 20 mA current loop (TTY) interface refer to Section 2-35 and Appendix B. #### 2-36. CURRENT LOOP (TTY) INTERFACE To adapt your iSBC 86/05 board to a 20 mA current loop (TTY) interface, optional jumper connections are required. In addition, the iSBC 530 Teletypewriter Adapter module must be installed between the board and the serial peripheral. Current limiting is not provided for these outputs. If improperly connected, damage to the board and power supply could result. The optional TTY interface module (iSBC 530 Tele-typewriter Adapter) converts iSBC 86/05 board RS 232C signal levels to an optically isolated 20 mA current loop interface. The adapter also provides signal translation for transmitted data, received data and a teletypewriter paper tape reader relay. Installation instructions for the adapter are provided in Appendix B. iSBC 86/05 Preparation for Use Table 2-23. Parallel I/O Connector J1 Pin Assignments Table 2-25. Connector J2 Pin Assignments | Pin <sup>1,2</sup> | Function | Pin <sup>1,2</sup> | Function | |--------------------|----------|--------------------|---------------| | 1 | Ground | 2 | Port CA bit 7 | | 3 | <b>A</b> | 4 | Port CA bit 6 | | 5 | | 6 | Port CA bit 5 | | 7 | | 8 | Port CA bit 4 | | 9 | i | 10 | Port CA bit 3 | | 11 | | 12 | Port CA bit 2 | | 13 | | 14 | Port CA bit 1 | | 15 | Ground | 16 | Port CA bit 0 | | 17 | Ground | 18 | Port CC bit 3 | | 19 | <b>A</b> | 20 | Port CC bit 2 | | 21 | | 22 | Port CC bit 1 | | 23 | | 24 | Port CC bit 0 | | 25 | | 26 | Port CC bit 4 | | 27 | | 28 | Port CC bit 5 | | 29 | \ | 30 | Port CC bit 6 | | 31 | Ground | 32 | Port CC bit 7 | | 33 | Ground | 34 | Port C8 bit 7 | | 35 | <b>.</b> | 36 | Port C8 bit 6 | | 37 | | 38 | Port C8 bit 5 | | 39 | | 40 | Port C8 bit 4 | | 41 | | 42 | Port C8 bit 3 | | 43 | | 44 | Port C8 bit 2 | | 45 | | 46 | Port C8 bit 1 | | 47 | Ground | 48 | Port C8 bit 0 | | 49 | Ground | 50 | EXT INTRO/ | All odd-numbered pins 1, 3, 5, ... 49) are on component side of board. Pin 1 is the right-most pin when viewed from the component side of the board with the extractors at the top. Table 2-24. Bulk Cable Types | Flat cable, 50 conductor w/o ground plane | 3M 3306-50 | |--------------------------------------------|------------| | Flat cable, 50 conductor with ground plane | 3M 3380-50 | | Woven cable, 25 pair | 3M 3321-25 | # 2-37. MULTIMODULE BOARDS AND THE ISBX BUS The iSBC 86/05 board is equipped with two iSBX (single board expansion) bus connectors (J3 and J4). This bus allows on-board I/O expansion, using optional iSBX Multimodule boards. These boards should not be confused with the optional RAM and ROM/PROM expansion boards which are interfaced to the on-board memory bus. Connectors J3 and J4 may be used only for iSBX Multimodule boards. | Pin No. | ISBC 86/05 Signal | PCI Function | |---------|--------------------------------------------|-----------------| | J2 - 1 | Not Used | <del>-</del> | | J2 - 2 | Protective Ground | Ground | | J2 - 3 | Not Used | _ | | J2 - 4 | Transmitted Data | RxD Input | | J2 - 5 | See J2 - 26 | See J2 - 26 | | J2 - 6 | Received Data | TxD Output | | J2 - 7 | External Clock | TxC/RxC Input | | J2 - 8 | Request To Send | CTS/ Input | | J2 - 9 | Not Used | _ | | J2 - 10 | Clear To Send | RTS/ Output | | J2 - 11 | Not Used | _ | | J2 - 12 | Data Set Ready | DSR/ Input | | J2 - 13 | Data Terminal Ready | DTR/ Output | | J2 - 14 | Signal Ground | GND | | J2 - 15 | Not Used | _ | | J2 - 16 | Not Used | _ | | J2 - 17 | Not Used | _ | | J2 - 18 | Not Used | _ | | J2 - 19 | -12 Vdc³ | _ | | J2 - 20 | Not Used | | | J2 - 21 | See J2 - 26 <sup>3</sup> | See J2 - 26 | | J2 - 22 | +12 Vdc³ | - | | J2 - 23 | +5 Vdc³ | _ | | J2 - 24 | Not Used | _ | | J2 - 25 | Ground | GND | | J2 - 26 | Secondary TxD or<br>Clock Out <sup>3</sup> | STxD or TxC/TxD | #### Notes: - 1. Odd numbered pins are on component side of board; even pins on solder side. - 2. Cable connector numbering convention may not correspond with J2 numbering. - 3. Not connected at factory. Table 2-26. RS232 Signals Pin Correspondence | PC Conn.<br>J2 | RS232C<br>Conn. | PC Conn.<br>J2 | RS232C<br>Conn. | |----------------|-----------------|----------------|-----------------| | 1 | 14 | 14 | 7 | | 2 | 1 | 15 | 21 | | 3 | 15 | 16 | 8 | | 4 | 2 | 17 | 22 | | 5 | 16 | 18 | 9 | | 6 | 3 | 19 | 23 | | 7 | 17 | 20 | 10 | | 8 | 4 | 21 | 24 | | 9 | 18 | 22 | 11 | | 10 | 5 | 23 | 25 | | 11 | 19 | 24 | 12 | | 12 | 6 | 25 | N/C | | 13 | 20 | .26 | 13 | Cable connector numbering convention may not agree with board connector numbering convention. Table 2-27 provides the iSBX bus connector pin assignments, and Table 2-28 provides signal descriptions. Each of the two connectors has identical pin assignments and physical layout. For installation instructions, refer to the specific iSBX Multimodule board hardware reference manual. When a Multimodule board is installed, the iSBC 86/05 board's power requirements will increase by the amount specified in the Multimodule board reference manual. Table 2-27. iSBX™ Bus Connector Pin Assignments | Pin | Mnemonic | Description | Pin | Mnemonic | Description | |-----|----------|------------------|-----|----------|-----------------| | 43 | MD8 | MDATA B | 44 | MD9 | MDATA 9 | | 41 | MDA | MDATA A | 42 | MDB | MDATA B | | 39 | MDC | MDATA C | 40 | MDD | MDATA D | | 37 | MDE | MDATA E | 38 | MDF | MDATA F | | 35 | GND | SIGNAL GROUND | 36 | +5V | +5 Volts | | 33 | MD0 | MDATA BIT 0 | 34 | _ | RESERVED | | 31 | MD1 | MDATA BIT 1 | 32 | _ | RESERVED | | 29 | MD2 | MDATA BIT 2 | 30 | OPT0 | OPTION 0 | | 27 | MD3 | MDATA BIT 3 | 28 | OPT1 | OPTION 1 | | 25 | MD4 | MDATA BIT 4 | 26 | _ | RESERVED | | 23 | MD5 | MDATA BIT 5 | 24 | _ | RESERVED | | 21 | MD6 | MDATA BIT 6 | 22 | MCS0/ | M CHIP SELECT 0 | | 19 | MD7 | MDATA BIT 7 | 20 | MCS1/ | M CHIP SELECT 1 | | 17 | GND | SIGNAL GROUND | 18 | +5V | +5 Volts | | 15 | IORD/ | IO READ COMMAND | 16 | MWAIT/ | M WAIT | | 13 | IOWRT/ | IO WRITE COMMAND | 14 | MINTR0 | M INTERRUPT 0 | | 11 | MA0 | M ADDRESS 0 | 12 | MINTR1 | M INTERRUPT 1 | | 9 | MA1 | M ADDRESS 1 | 10 | | RESERVED | | 7 | MA2 | M ADDRESS 2 | 8 | MPST/ | M PRESENT | | 5 | MRESET | M RESET | 6 | MCLK | M CLOCK | | 3 | GND | SIGNAL GROUND | 4 | +5V | +5 Volts | | 1 | +12V | +12 Volts | 2 | -12V | -12 Volts | Table 2-28. iSBX™ Bus Signal Descriptions | IORD/ | Commands the Multimodule board to perform the read operation. | |----------|-----------------------------------------------------------------------------------------------------------------------| | IOWRT/ | Commands the Multimodule board to perform the write operation. | | MRESET/ | Initializes the Multimodule board to a known internal state. | | MCS0/ | Chip select. Selects I/O addresses 80-8F on the J3 Multimodule board and addresses A0-AF on the J4 Multimodule board. | | MCS1/ | Chip select. Selects I/O addresses 90-9F on the J3 Multimodule board and addresses B0-BF on the J4 Multimodule board. | | MA0-2 | Least three bits of the I/O address. Used in conjunction with the chip select and command lines. | | MPST/ | Multimodule present indicator. Informs iSBC 86/05 board that a Multimodule board(s) is installed. | | MINTR0-1 | Interrupt request lines from the Multimodule board to the iSBC 86/05 board interrupt matrix. | | MWAIT/ | Causes iSBC 86/05 board to execute wait states until Multimodule board is ready to respond. | | MCLK/ | 9.68 MHz Multimodule board timing reference from iSBC 86/05 board. | | OPT0-1 | Optional use lines. May be used for additional interrupt request lines. | | MD0-F | Bidirectional data lines. | #### 2-38. iRMX 86 SYSTEM SOFTWARE The iSBC 86/05 board is compatible with Intel's iRMX 86 Real Time Multitasking Operating System. For more information about iRMX 86 features and capabilities, contact your local Intel Field Applications Engineer or Sales Office. #### 2-39. FINAL INSTALLATION Always turn off the system power supply before installing or removing the iSBC 86/05 board from its system, or before installing or removing any I/O cables. Failure to observe these precautions may result in damage to the board. In an iSBC Single Board Computer based system, install the iSBC 86/05 board in the cardcage slot which corresponds to your priority scheme or application. Ensure that an auxiliary connector is installed in the cardcage if any of the iSBC 86/05 board P2 signals are used in your system. # CHAPTER 3 PROGRAMMING INFORMATION #### 3-1. INTRODUCTION Several Intel programmable devices reside on the iSBC 86/05 board. This chapter provides programming information for these devices and gives typical examples for most applications. Memory and I/O addressing are provided in table form, for quick reference. #### 3-2. MEMORY ADDRESSING The iSBC 86/05 board may accommodate up to 32K bytes of on-board ROM. Four sockets are provided for ROM devices. The amount of on-board ROM may be doubled by adding the optional iSBC 341 ROM Expansion Module (refer to Section 2-7). Table 3-1 provides the addressing for the various ROM configurations possible on the iSBC 86/05 board. The factory configuration for 2716 devices (2K X 8) indicates an on-board ROM address range from FE000 to FFFFF (hexadecimal). From Table 3-1 you will notice that on-board ROM addressing always ends at the highest possible address (FFFFF), regardless of size. In the maximum configuration, without the iSBC 341 ROM Expansion Module, the address range would be from F8000 to FFFFF. Table 3-1. On-Board ROM Addresses | Device Type & Size | Address | Total Space | | | |-----------------------------------------|-----------------|-------------|--|--| | 2716 ( 2K X 8) | FE000 - FFFFF | 8K | | | | 2732 ( 4K X 8) | FC000 - FFFFF | 16K | | | | 2764 ( 8K X 8) | F8000 - FFFFF | 32K | | | | (16K X 8) | F0000 - FFFFF | 64K | | | | ROM Addresses \ | With ISBC 341 R | OM Module | | | | 2716 ( 2K X 8) | FC000 - FFFFF | 16K | | | | 2732 ( 4K X 8) | F8000 - FFFFF | 32K | | | | 2764 ( 8K X 8) | F0000 - FFFFF | 64K | | | | (16K X 8) | E0000 - FFFFF | 128K | | | | Notes: 1. Device sizes cannot be mixed. | | | | | In the factory configuration 8K bytes of RAM reside on-board. RAM addressing in this configuration is assigned from 0000 to 1FFF (hexadecimal). With the optional iSBC 302 RAM Expansion Module installed, RAM addressing becomes 0000 - 3FFF. Notice that on-board RAM always starts at the lowest possible address (0000). Table 3-2 summarizes on-board RAM addressing. Table 3-2. On-Board RAM Addresses | Configuration | Addresses | Total Size | |-----------------|-----------|------------| | Factory Default | 0 - 1FFF | 8K | | With iSBC 302 | 0 - 3FFF | 16K | If non-existent memory is addressed, the on-board failsafe timer will force the CPU to execute wait states for approximately 10 milliseconds. Following this an acknowledge signal will be sent to the CPU, allowing processing to resume. For failsafe timer jumper information, refer to Section 2-11. When the CPU is addressing on-board memory, an internal PROM or RAM Acknowledge signal is automatically generated to prevent imposing a CPU wait state. When the CPU is addressing off-board system memory via the Multibus lines, the CPU must first gain control of the Multibus lines and, after the Memory Read or Memory Write command is given, it must execute wait states until a Transfer Acknowledge signal is received from the addressed memory. #### 3-3. I/O ADDRESSING The on-board 8086 CPU communicates with the programmable devices through a sequence of I/O read and I/O write commands. Each device has a specific fixed (dedicated) address, or group of addresses, through which commands and or data are issued or accepted. All of these fixed on-board I/O addresses are listed in Table 3-3. In addition to the board's programmable I/O devices, certain other functions have specific addresses assigned to them. These addresses are also included in the table. Table 3-3. I/O Port Addresses | Address | Device | Input Function | Output Function | |----------|-----------|--------------------------|-----------------| | C0 or C4 | 8259A PIC | ICW1/OCW2/OCW3 | Status & Poll | | C2 or C6 | 8259A PIC | ICW2/ICW3/ICW4/OCW1 Mask | OCW1 Mask | | C8 | 8255A PPI | Port A | Port A | | CA | 8255A PPI | Port B | Port B | | cc | 8255A PPI | Port C | Port C | | CE | 8255A PPI | Control Word | None | | D0 | 8253 PIT | Counter 0 | Counter 0 | | D2 | 8253 PIT | Counter 1 | Counter 1 | | D4 | 8253 PIT | Counter 2 | Counter 2 | | D6 | 8253 PIT | Control Word | None | | D8 or DC | 8251A PCI | Data | Data | | DA or DE | 8251A PCI | Mode or Command Word | Status | iSBX™ Multimodule Connector I/O Port Addresses | Addresses | Connector | Mode | Select | Description | |----------------------------|-----------|--------|--------|-------------| | A0 A2 A4 A6<br>A8 AA AC AE | J3 | 8-bit | MCS0/ | SBX 2 CS0/ | | B0 B2 B4 B6<br>B8 BA BC BE | J3 | 8-bit | MCS1/ | SBX 2 CS1/ | | A1 A3 A5 A7<br>A9 AB AD AF | J3 | 16-bit | MCS1/ | SBX 2 CS1/ | | 80 82 84 86<br>88 8A 8C 8E | J4 | 8-bit | MCS0/ | SBX 1 CS0/ | | 90 92 94 96<br>98 9A 9C 9E | J4 | 8-bit | MCS1/ | SBX 1 CS1/ | | 81 83 85 87<br>89 8B 8D 8F | J4 | 16-bit | MCS1/ | SBX 1 CS1/ | #### 3-4. SYSTEM INITIALIZATION When power is initially applied to the board, the reset signal (RESET) is automatically generated by the 8284A Clock Generator/Driver. This clears the 8086 internal counters, instruction registers, and the interrupt enable circuitry. The first instruction is then executed from memory location FFFF0. This location should contain a JMP instruction which directs the processor to the actual program beginning. The RESET signal also is routed to all other iSBC boards in your system (as INIT/) via Multibus line P1 - 14. On-board, the RESET signal is routed to the 8255A parallel interface, the 8251A serial interface, the interrupt acknowledge circuitry, and the iSBX connectors. The RESET signal causes: - a. The 8251A serial interface device to idle and wait for a set of command words; and - b. Sets the 8255A parallel ports to mode 0, input. The reset/initialize signal can also be generated by an auxiliary reset switch, such as on a system front panel. This switch should be connected to P2 - 38 (AUX RESET/) on the auxiliary connector. Another switch may be used to generate an on-board only RESET. This switch should be connected to P2-36 (BD RESET/) on the auxiliary connector. ## 3-5. 8253 INTERVAL TIMER PROGRAMMING The on-board 8253 interval timer has three independent counter outputs. Each counter has its own input. Each counter may be programmed to operate in one of six different modes. In addition, the iSBC 86/05 board interval timer configuration provides several jumper selectable clock rates which can be used for counter inputs. Normally, the counter output 2 is used as the baud rate generator for the 8251A serial interface device. Jumper configurations for the interval timer clock inputs are summarized in Section 2-11. In the default configuration, the following frequencies are jumpered to the interval timer: > 1.23 MHz to CLK 0 Input 153.60 KHz to CLK 1 Input 1.23 MHz to CLK 2 Input Sections 3-6 through 3-9 describe interval timer mode control, addressing, initialization, and operation as implemented on the iSBC 86/05 board. #### 3-6. MODE CONTROL WORD & COUNT All three counters must be initialized separately prior to their use. The initialization for each counter consists of two steps: - A mode control word (Figure 3-1) is written to the control register for each individual counter. - b. A down-count number is loaded into each counter. One or two bytes must be sent to the PIT, as determined by the mode control word. - c. Load most-significant byte of count into Counter 0 at port D0. #### NOTE Be sure to enter the downcount in two bytes if the counter was programmed for a two-byte entry in the mode control word. Similarly, enter the downcount value in BCD if the counter was so programmed. d. Repeat steps a, b, and c for Counters 1 and 2. #### 3-7. OPERATION The following paragraphs describe operating procedures for a counter read, clock frequency divider/ratio selection, and interrupt timer count selection. **3-8. COUNTER READ.** There are two methods that can be used to read the contents of a particular counter. The first method involves a simple read of the desired counter. The only requirement with this method is that, in order to ensure a stable count reading, the desired counter must be *inhibited* by controlling its gate input. Only Counter 0 and Counter 1 can be read using this method because the gate input to Counter 2 is not controllable. The second method allows the counter to be read "on-the-fly." The recommended procedure is to use a mode control word to latch the contents of the count register; this ensures that the count reading is accurate and stable. The latched value of the count can then be read. #### NOTE If a counter is read during count, it is mandatory to complete the read procedure; that is, if two bytes were programmed to the counter, then two bytes *must* be read before any other operations are performed with that counter. The mode control word (Figure 3-1) does the following: - a. Selects counter to be loaded. - b. Selects counter operating mode. - c. Selects one of the following four counter read/load functions: - (1) Counter latch (for stable read operation). - (2) Read or load most-significant byte only. - (3) Read or load least-significant byte only. - (4) Read or load least-significant byte first, then most-significant byte. - d. Sets counter for either binary or BCD count. Before you can use one or all of the counters, they must be programmed for mode and count. The mode can be programmed at any time with the Mode Control Word (Figure 3-1). This word specifies which counters are selected, what their mode is, and the type of count byte which will subsequently be sent. Notice that the Read/Load sequence specified by the Mode Control Word with the RL bits (Figure 3-1) must be followed when these bytes are sent to the PIT. These bytes do not necessarily have to follow the associated Mode Control Word. For example, if you select RL1=0 and RL0=1, indicating Read/Load least significant byte only, your desired count must be placed in the least significant count byte. This is especially important when using counts which require two bytes. Figure 3-1. PIT Mode Control Word Format If this procedure is followed for each counter, the PIT can be programmed in any convenient sequence. For example, Mode control words for each counter can be loaded-first followed by the count byte. Figure 3-2 illustrates a typical PIT programming sequence. Since all PIT counters are downcounters, the values loaded into the count registers are decremented. Loading all zeros into a count register results in the maximum count possible: $2^{16}$ for binary numbers and $10^4$ for BCD numbers. The count mode selected in the control word controls the counter output. As shown in Figure 3-1, the PIT device can operate in any of six modes: - a. Mode 0: Interrupt on terminal count. In this mode, Counters 1 and 2 can be used for auxiliary functions such as generating real-time interrupt intervals. After the count value is loaded into the count register, the counter output goes low and remains low until the terminal count is reached. The output then goes high until either the count register or the mode control register is reloaded. - b. Mode 1: Programmable one-shot. In this mode, the output of Counter 1 and/or Counter 2 will go low on the count following the rising edge of the GATE input from Port CC. The output will go high on terminal count. If a new count value is #### **PROGRAMMING FORMAT** # 1 Mode Control Word Counter n 2 LSB Count Register Byte Counter n 3 MSB Count Register Byte Counter n #### **ALTERNATE PROGRAMMING FORMAT** | Step | | | |------|-----|------------------------------------| | 1 | | Mode Control Word<br>Counter 0 | | 2 | | Mode Control Word<br>Counter 1 | | 3 | | Mode Control Word<br>Counter 2 | | 4 | LSB | Counter Register Byte<br>Counter 1 | | 5 | MSB | Count Register Byte Counter 1 | | 6 | LSB | Count Register Byte<br>Counter 2 | | 7 | MSB | Count Register Byte<br>Counter 2 | | - 8 | LSB | Count Register Byte<br>Counter 0 | | 9 | MSB | Count Register Byte<br>Counter 0 | Figure 3-2. PIT Programming Sequence Examples loaded while the output is low, it will not affect the duration of the one-shot pulse until the succeeding trigger. The current count can be read at any time without affecting the one-shot pulse. The one-shot is retriggerable, hence the output will remain low for the full count after any rising edge of the gate input. - c. Mode 2: Rate generator. In this mode, the output of Counter 1 and/or Counter 2 will be low for one period of the clock input. The period from one output pulse to the next equals the number of input counts in the count register. If the count register is reloaded between output pulses, the present period will not be affected but the subsequent period will reflect the new value. The gate input, when low, will force the output high. When the gate input goes high, the counter will start from the initial count. Thus, the gate input can be used to synchronize the counter. When Mode 2 is set, the output will remain high until after the count register is loaded; thus, the count can be synchronized by software. - d. Mode 3: Square wave generator. Mode 3 is the primary operating mode for all three counters on the 8253. In this mode, the counter output remains high until one half of the count value in - the count register has been decremented (for even numbers). The output then goes low for the other half of the count. If the value in the count register is odd, the counter output is high for (N+1)/2 counts, and low for (N-1)/2 counts. - e. Mode 4: Software triggered strobe. After this mode is set, the output will be high. When the count is loaded, the counter begins counting. On terminal count, the output will go low for one input clock period and then go high again. If the count register is reloaded between output pulses, the present count will not be affected, but the subsequent period will reflect the new value. The count will be inhibited while the gate input is low. Reloading the count register will restart the counting for the new value. - f. Mode 5: Hardware triggered strobe. The counter will start counting on the rising edge of the gate input and the output will go low for one clock period when the terminal count is reached. The counter is retriggerable; the output will not go low until the full count after the rising edge of the gate input. Table 3-4 provides a summary of the counter operation versus the gate inputs. Table 3-4. PIT Counter Operation Vs. Gate Inputs | Signal<br>Status<br>Modes | Low<br>Or Going<br>Low | Rising | High | |---------------------------|----------------------------------------------------------------|---------------------------------------------------------------|------------------| | 0 | Disables counting | _ | Enables counting | | 1 | | Initiates counting Resets output after next clock | | | 2 | Disables counting Sets output high immediately | Initiates<br>counting | Enables counting | | 3 | Disables counting Sets output high immediately | Initiates<br>counting | Enables counting | | 4 | Disables counting | _ | Enables counting | | 5 | _ | Initiates<br>counting | _ | #### 3-9. ADDRESSING As listed in Table 3-5 the PIT uses the following four I/O addresses: D0, D2, D4, D6. Addresses D0, D2, and D4 respectively, are used in loading and reading the count in Counters 0, 1, and 2. Address D6 is used in writing the mode control word to the desired counter. Table 3-5. PIT Register Addresses | cs | RD | WR | <b>A</b> 1 | Ao | Activity | I/O<br>Address<br>(hex) | |----|--------------------------|----|------------|----|----------------------|-------------------------| | 0 | 1 | 0 | 0 | 0 | Load Counter No. 0 | D0 | | 0 | 1 | 0 | 0 | 1 | Load Counter No. 1 | D2 | | 0 | 1 | 0 | 1 | 0 | Load Counter No. 2 | D4 | | 0 | 1 | 0 | 1 | 1 | Write Mode Word | D6 | | 0 | 0 | 1 | 0 | 0 | Read Counter No. 0 | D0 | | 0 | 0 | 1 | 0 | 1 | Read Counter No. 1 | D2 | | 0 | 0 | 1 | 1 | 0 | Read Counter No. 2 | D4 | | 0 | 0 | 1 | 1 | 1 | No-Operation 3-State | D6 | | 1 | х | Х | x | х | Disable 3-STate | | | 0 | 1 | 1 | х | х | No-Operation 3-State | _ | | NO | NOTE: X = Irrelevant Bit | | | | | | #### 3-10. INITIALIZATION To initialize the PIT chips, perform the following: - a. Write mode control word for Counter 0 to port D6. Note that all mode control words are written to D6, since the mode control word must specify which counter is being programmed. (Refer to Figure 3-1). Table 3-6 provides a sample subroutine for writing a mode control word for Counter 0. - b. Assuming the mode control word has selected a 2-byte load, load least-significant byte of count into Counter 0 at port D0. Table 3-6 provides a sample subroutine for loading a 2-byte count value. - c. Load most-significant byte of count into Counter 0 at port D0. #### NOTE Be sure to enter the downcount in two bytes if the counter was programmed for a two-byte entry in the mode control word. Similarly, enter the downcount value in BCD if the counter was so programmed. d. Repeat steps a, b, and c for Counters 1 and 2. Table 3-7 shows another example of a subroutine for writing a mode control word to Counter 0. To read the count of a particular counter, proceed as follows (a typical counter read subroutine is given in Table 3-8): a. Write counter register latch control word (Figure 3-3) to port D6. Control word specifies desired counter and selects counter latching operation. Bits D0 - D3 are irrelevant. Figure 3-3. PIT Counter Register Latch Control Word Format Table 3-6. Typical PIT Control Word Subroutine ;INTTMR INITIALIZES COUNTERS 0,1,2. COUNTERS 0 AND 1 ARE INITIALIZED AS INTERRUPT TIMERS. COUNTER 2 IS INITIALIZED AS BAUD RATE GENERATOR. ALL THREE COUNTERS ARE SET UP FOR 16-BIT OPERATION. ;DESTROYS-AL. **PUBLIC** INTTMR INTTMR: MOV AL,30H ;MODE CONTROL WORD FOR COUNTER 0 OUT 0D6H,AL MOV AL,70H ;MODE CONTROL WORD FOR COUNTER 1 OUT 0D6H,AL MOV AL,B6H ;MODE CONTROL WORD FOR COUNTER 2 OUT 0D6H,AL RET **END** Table 3-7. Typical PIT Count Value Load Subroutine ;LOAD0 LOADS COUNTER 0 FROM CX, CH IS MSB, CL IS LSB. ;USES-D,E: DESTROYS-AL. **PUBLIC** LOAD0 LOAD0: MOV AL,C GET LSB OUT ODOH,AL MOV AL,CH GET MSB OUT 0D0H,AL RET **END** Table 3-8. Typical PIT Counter Read Subroutine ;READ1 READS COUNTER 1 ON-THE-FLY INTO CX. MSB IN CH, LSB IN CL. DESTROYS-AL,CX. **PUBLIC** READ1 READ1: MOV AL,40H ;MODE WORD FOR LATCHING COUNTER 1 VALUE OUT 0D6H,AL IN AL,0D2H :LSB OF COUNTER MOV CL,A AL,0D2H IN **;MSB OF COUNTER** MOV CH,AL RET **END** b. Perform a read operation of desired counter, refer to Table 3-5 for counter addresses. #### NOTE Be sure to read one or two bytes, whichever was specified in the initialization mode control word. For two bytes, read in the order specified. **3-11. CLOCK FREQUENCY/DIVIDE RATIO SELECTION.** Table 2-5 lists the default and optional timer input frequencies to Counters 0 through 2. The timer input frequencies are divided by the counters to generate the OITO Interrupt Clock (Counter 0), OIT1 Clock (Counter 1), and the 8251A Baud Rate Clock (Counter 2). Each counter must be programmed with a down-count number, or count value N. When count value N is loaded into a counter, it becomes the clock divisor. To derive N for either synchronous or asynchronous RS 232C operation, use the procedures described in the following paragraphs. Synchronous Mode. In the synchronous mode, the TXC and/or RXC rates equal the Baud rate. Therefore, the count value is determined by $$N = C/B$$ where N is the count value, B is the desired Baud rate, and C is 1.23 MHz, the input clock frequency. Thus, for a 4800 Baud rate, the required count value (N) is: $$N = \frac{1.23 \times 10^6}{4800} = 256.$$ If the binary equivalent of count value N = 224 is loaded into Counter 2, then the output frequency is 4800 Hz, which is the desired clock rate for synchronous mode operation. Asynchronous Mode. In the asynchronous mode, the TXC and/or RXC rates equal the Baud rate times one of the following multipliers: 16 or 64. Therefore, the count value is determined by: $$N = C/BM$$ where N is the count value, B is the desired Baud rate, M is the Baud rate multiplier (16, or 64,) and C is 1.23 MHz, the input clock frequency. Thus, for a 4800 Baud rate, the required count value (N) is: $$N = \frac{1.23 \times 10^6}{4800 \times 16} = 16$$ If the binary equivalent of count value N = 16 is loaded into Counter 2, then the output frequency is 4800 X 16 Hz, which is the desired clock rate for asynchronous mode operation. Count values (N) versus rate multiplier (M) for each Baud rate are listed in Table 3-9. A simplified version of this table, with hex notations is provided in Table 3-10. #### NOTE During initialization, be sure to load the count value (N) into the appropriate counter and the Baud rate multiplier (M) into the 8251A PCI. Table 3-9. Count Values & Rate Multipliers | Baud Rate: | *Count Value (N) For | | | | | | | | | |---------------------------------------------------------|---------------------------------------------|----------------------------------|-------------------------------|--|--|--|--|--|--| | (B) | M = 1 | M = 16 | M = 64 | | | | | | | | 75<br>110<br>150<br>300<br>600 | 16384<br>11171<br>8192<br>4096<br>2048 | 1024<br>698<br>512<br>256<br>128 | 256<br>175<br>128<br>64<br>32 | | | | | | | | 1200<br>2400<br>4800<br>9600<br>19200<br>38400<br>76800 | 1024<br>512<br>256<br>128<br>64<br>32<br>16 | 64<br>32<br>16<br>8<br>4<br>2 | 16<br>8<br>4 | | | | | | | \*Count Values (N) assume clock is 1.23 MHz. Double Count Values (N) for 2.46 MHz clock. Count Values (N) and Rate Multipliers (M) are in decimal. Table 3-10. PIT Baud Rate Factors | Output | Baud I | Rate (Hz | ) | 8253 PIT<br>Baud Rate | | | | |---------------------|-------------|----------|--------|-----------------------|-----|--|--| | Frequency<br>in kHz | Synchronous | Asynch | ronous | Factor<br>Nota | • | | | | | | ÷16 | ÷64 | MSB | LSB | | | | 153.6 | | 9600 | 2400 | 00 | 07 | | | | 76.8 | _ | 4800 | 1200 | 00 | 0E | | | | 38.4 | 38400 | 2400 | 600 | 00 | 1C | | | | 19.2 | 19200 | 1200 | 300 | 00 | 38 | | | | 9.6 | 9600 | 600 | 150 | 00 | 70 | | | | 4.8 | 4800 | 300 | 75 | 00 | E0 | | | | 2.4 | 2400 | 150 | _ | 01 | C0 | | | | 1.76 | 1760 | 110 | _ | 02 | 63 | | | Isosynchronous Mode. In some cases it is desirable to operate in a hybrid mode which involves transmitting data with the asynchronous format using a synchronous modem. This occurs when an increase in operating speed is required without a change in the basic protocol of the system. This hybrid technique is known as isosynchronous and involves the generation of the start and stop bits associated with the asynchronous format, while still using the modem clock for bit synchronization. In the asynchronous mode the PCI can be programmed to accept clock rates of 16 or 64 times the required baud rate. Isosynchronous operation is a special case of asynchronous with the multiplier rate programmed as one instead of 16 or 64. Note that X1 operation is only valid if the clocks of the receiver and transmitter are synchronized. 3-12. RATE GENERATOR/INTERVALTIMER. Table 3-11 shows the maximum and minimum rate | | Single Time | r¹ (Counter 0) | Single Time | r² (Counter 1) | Dual Timer³ (0 | and 1 in Series) | |--------------------------------|-------------------|----------------|-----------------|----------------|----------------|------------------| | | Minimum | Maximum | Minimum | Maximum | Minimum | Maximum | | Rate Generator (frequency) | 18.75 Hz | 614.4 kHz | 2.344 Hz | 76.8 kHz | 0.00029 Hz | 307.2 kHz | | Real-Time Interrupt (interval) | 1.63 <i>µ</i> sec | 53.3 msec | 13 <i>μ</i> sec | 426.67 msec | 3.26 µsec | 58.25 minutes | Table 3-11. PIT Rate Generator Frequencies and Timer Intervals #### NOTES: - 1. Assuming a 1.23-MHz clock input. - 2. Assuming a 153.6-kHz clock input. - 3. Assuming Counter 0 has 1.23-MHz clock input. generator frequencies and timer intervals for Counters 0 and 1 when these counters respectively, have 1.23-MHz and 1.53.6-kHz clock inputs. The table also provides the maximum and minimum generator frequencies and time intervals that may be obtained by connecting Counters 0 and 1 in series. 3-13. INTERRUPT TIMER. To program an interval timer for an interruption terminal count, program the appropriate timer for the correct operating mode (Mode 0) in the control word. Then load the count value (N), which is derived by: $$N = TC$$ where N is the count value for Counter 1. T is the desired interrupt time interval in seconds, and C is the internal clock frequency (Hz). Table 3-12 shows the count value (N) required for several time intervals (T) that can be generated for Counters 0 and 1. Table 3-12. PIT Timer Intervals & Timer Counts | T | N* | |----------|-------| | 10 μsec | 12 | | 100 μsec | 123 | | 1 msec | 1229 | | 10 msec | 12288 | | 50 msec | 61440 | \*Count Values (N) assume clock is 1.23 MHz. Count Values (N) are in decimal. #### 3-14. 8251A PCI PROGRAMMING The PCI converts parallel output data into virtually any series output data format (including IBM Bi- Sync) for half- or full-duplex operation. The PCI also converts serial input data into parallel data format. Prior to transmitting or receiving data, the PCI must be loaded with a set of control words. These control words, which define the complete functional operation of the PCI, must immediately follow a reset (internal or external). The control words are either a Mode instruction or a Command instruction. #### 3-15. MODE INSTRUCTION FORMAT The Mode instruction word defines the general characteristics of the PCI and must follow a reset operation. Once the Mode instruction word has been written into the PCI, sync characters or command instructions may be inserted. The Mode instruction word defines the following: - a. For Sync Mode: - (1) Character length - (2) Parity enable - (3) Even/odd parity generation and check - (4) External sync detect - (5) Single or double character sync - b. For Async Mode: - (1) Baud rate factor (X16 or X64) - (2) Character length - (3) Parity enable Instruction word and data transmission formats for synchronous and asynchronous modes are shown in Figures 3-4 through 3-8. #### 3-16. SYNC CHARACTERS Sync characters are written to the PCI in the synchronous mode only. The PCI can be programmed for either one or two sync characters; the format of the sync characters is at the option of the programmer. Figure 3-4. PCI Synchronous Mode Instruction Word Format Figure 3-5. PCI Synchronous Mode Transmission Format Figure 3-6. PCI Asynchronous Mode Instruction Word Format Figure 3-7. PCI Asynchronous Mode Transmission Format Figure 3-8. PCI Command Instruction Word Format #### 3-17. COMMAND INSTRUCTION FORMAT The Command instruction word shown in Figure 3-8 controls the operation of the addressed PCI. A Command instruction must follow the mode and/or sync words and, once the Command instruction is written, data can be transmitted or received by the PCI. It is not necessary for a Command instruction to precede all data transactions; only those transactions that require a change in the Command instruction. An example is a change in the enable transmit bit or enable receive bit. Command instructions can be written to the PCI at any time after one or more data operations. After initialization, always read the PCI status and check for the TxRDY bit prior to writing either data or command words to the PCI. This ensures that any prior input is not overwritten and lost. Note that issuing a Command instruction with bit 6 (IR) set will return the PCI to the Mode instruction format. #### 3-18. RESET To change the Mode instruction word, the PCI must receive a Reset command. This can be either a hardware reset or a reset generated by bit 6 of the Command Instruction. The next word written to the PCI after a Reset command is assumed to be a Mode instruction. Similarly, for sync mode, the next word after a Mode instruction is assumed to be one or more sync characters. All control words written into the PCI after the Mode instruction (and/or the sync character) are assumed to be Command instructions. #### 3-19. ADDRESSING The PCI device uses two consecutive pairs of addresses. The lower of the two addresses in each pair is used to read and write I/O data; the upper address in each pair is used to write mode and command words and to read the PCI status. (Refer to Table 3-13). Table 3-13. PCI Address Assignments | I/O Address<br>(hexadecimal) | Command | Function | Direction | |------------------------------|---------|----------|-----------| | DA or DE | OUTPUT | CONTROL | CPU → PCI | | D8 or DC | OUTPUT | DATA | CPU → PCI | | DA or DE | INPUT | STATUS | PCI → CPU | | D8 or DC | INPUT | DATA | PCI → CPU | #### 3-20. INITIALIZATION A typical PCI initialization and I/O data sequence is presented in Figure 3-7. The PCI device is initialized in four steps: - a. Reset PCI to Mode instruction format. - Write four sets of zeros to the PCI. This will prevent spurious operation. - Write Mode instruction word. One function of mode word is to specify synchronous or asynchronous operation. - d. If synchronous mode is selected write one or two sync characters as required. - e. Write Command instruction word. \*The second sync character is skipped if Mode instruction has programmed PCI to single character internal sync mode. Both sync characters are skipped if Mode instruction has programmed PCI to async mode. Figure 3-9. Typical PCI Initialization & Data I/O Sequence To avoid spurious interrupts during PCI initialization, disable the PCI interrupt. This can be done by either masking the appropriate interrupt request input at the 8259A PIC or by disabling the 8086 microprocessor interrupts by executing a CLI instruction. First, reset the PCI device by writing a Command instruction to Port 00DA (or 00DE). The Command instruction must have bit 6 set (IR = 1); all other bits are immaterial. #### NOTE This reset procedure should be used only if the PCI has been completely initialized, or the initialization procedure has reached the point wthat the PCI is ready to receive a Command word. For example, if the reset command is written when the initialization sequence calls for a sync character, then subsequent programming will be in error. Next write a Mode instruction word to the PCI. (See Figure 3-4 through 3-7.) A typical subroutine for writing both Mode and Command instructions is given in Table 3-14. If the PCI is programmed for the synchronous mode, write one or two sync characters depending on the transmission format. Finally, write a Command instruction word to the PCI. Refer to Figure 3-8 and Table 3-14. IMPORTANT: During initialization, the 8251A PCI requires a minimum recovery time of 6.5 microseconds (16 PCI clock cycles) between back-to-back writes in order to set up its internal registers. This recovery time can be satisfied by the CPU performing several dummy instructions between the back-to-back writes to the 8251A to create a minimum delay of 6.5 microseconds. The following example will create a delay of approximately 7.2 microseconds. | MOV | AL,04EH | ;PCI MODE WORD | |------|---------------------------|----------------------------------------------------| | OUT | 0DAH,AL | FIRST PCI WRITE | | MOV | CX,3 | ;DELAY | | LOOP | TAG | ;DELAY | | MOV | AL,037H | ;PCI COMMAND WORD | | OUT | 0DAH,AL | SECOND PCI WRITE | | | OUT<br>MOV<br>LOOP<br>MOV | OUT 0DAH,AL<br>MOV CX,3<br>LOOP TAG<br>MOV AL,037H | This precaution applies only to the PCI initialization and does not apply otherwise. #### 3-21. OPERATION Normal operating procedures use data I/O read and write, status read, and Command instruction write operations. Programming and addressing procedures for the above are summarized in following paragraphs. #### NOTE After the PCI has been initialized, always check the status of the TXRDY bit prior to writing data or writing a new command word to the PCI. The TXRDY bit must be true to prevent overwriting and subsequent loss of command or data words. The TXRDY bit is inactive until initialization has been completed; do not check TXRDY until after the command word, which concludes the initialization procedure, has been written. Prior to any operating change, a new command word must be written with command bits changed as appropriate. (Refer to Figure 3-8 and Table 3-14.) **Data Input/Output.** For data receive or transmit operations, perform a read or write, respectively, to the PCI. Tables 3-15 and 3-16 provide examples of typical character read and write subroutines. During a normal transmit operation, the PCI generates a Transmit Ready (TXRDY) signal that indicates that the PCI is ready to accept a data character for transmission. TXRDY is automatically reset when the CPU loads a character into the PCI. Similarly, during a normal receive operation, the PCI generates a Receive Ready (RXRDY) signal that indicates that a character has been received and is ready for input to the CPU. RXRDY is automatically reset when a character is read by the CPU. Table 3-14. Typical PCI Mode or Command Instruction Subroutine | | | NTROL WORD TO<br>STROYS-NOTHING | USART FROM AL REGISTER.<br>3. | |--------|---------------------------|---------------------------------|-------------------------------------| | | PUBLIC<br>EXTRN | CMD2,51INT<br>STAT0 | | | CMD2: | PUSH<br>PUSH | AX<br>F | | | LP: | CALL<br>AND<br>JZ<br>POPF | STATO<br>AL,1<br>LP | ;CHECK TXRDY<br>;TXRDY MUST BE TRUE | | 51INT: | POP<br>OUT<br>RET | AX<br>0DAH,AL | ENTER HERE FOR INITIALIZATION | | | END | | | Table 3-15. Typical PCI Data Character Read Subroutine ;RX1 READS DATA CHARACTER FROM USART INTO REG AL. ;USES-STAT0; DESTROYS-AL, FLAGS. **PUBLIC** RX1,RXA1 **EXTRN** STAT0 RX1: CALL STAT0 AND AL,2 CHECK FOR RXRDY TRUE .17 RX1 RXA1: IN AL,0D8H ENTER HERE IF RXRDY IS TRUE RET **END** Table 3-16. Typical PCI Data Character Write Subroutine TX1 WRITES DATA CHARACTER FROM REG AL TO USART. ;USES-AL, STAT0; DESTROYS-FLAGS. **PUBLIC** TX1,TXA1 **EXTRN** STAT0 TX1: **PUSH** AX TX11: CALL STAT0 AND AL,1 :CHECK FOR TXRDY TRUE JΖ **TX11** POP AX TXA1: OUT 0D8H,AL ENTER HERE IF TXRDY IS TRUE RET **END** The TXRDY and RXRDY outputs of the PCI are available at the priority interrupt jumper matrix. If, for instance, TXRDY and RXRDY are input to the 8259A PIC, the PIC resolves the priority and interrupts the CPU. TXRDY and RXRDY are also available in the status word. (Refer to paragraph 3-23.) Status Read. The CPU can determine the status of a serial I/O port by issuing an I/O Read Command to the upper port (00DA or 00DE) of the PCI. The format of the status word is shown in Figure 3-10. A typical status read subroutine is given in Table 3-17. #### 3-22. 8255A PPI PROGRAMMING The iSBC 86/05 board has a total of 24 parallel I/O lines, grouped into three ports: C8, CA, and CC. All lines exit the board via connector J1. One 8255A PPI device is used to control all three ports. Line identification is provided in Table 2-23. Each of the three parallel I/O ports may be programmed independently. However, as implemented on the iSBC 86/05 board, some lines have restricted use in certain modes. The modes allowed on the iSBC 86/05 board are listed in Table 3-18. Notice that each half of port CC may be programmed independently. These configurations are shown in Table 3-21, along with configurations for ports C8 and CA. Default jumpers set the port C8 bus transceivers to the output (transmit) mode. Optional jumper connections allow the bus transceivers to be set to either the input mode or a bit-programmable input/output mode. Refer to Table 2-9 for complete jumper information. Ports CA and CC do not have bus transceivers installed at the factory. Line drivers or terminators can be installed for these ports as described in Section 2-10. In order to use any of the parallel port lines, the 8255A PPI device must first be initialized and programmed for the desired mode and direction of data flow. Sections 3-23 through 3-26 provide this information. Figure 3-10. PCI Status Read Format Table 3-17. Typical PCI Status Read Subroutine #### 3-23. CONTROL WORD FORMAT The control word format shown in Figure 3-11 is used to initialize each PPI port. Group A (control word bits 3 through 6) defines the operating mode for port A and the upper four bits of port C. Group B (control word bits 0 through 2) defines the operating mode for port B and the lower four bits of port C. (Refer to Table 3-19 for port identification). Bit 7 of the control word controls the mode set flag. Control words are sent to port CE (Table 3-19). There are restrictions associated with the use of certain ports in modes 1 and 2. Refer to Table 2-6 for restrictions. **Table 3-18. Parallel Port Configurations** | Port C8 | |------------------------------------------------------------------| | Mode 0, input | | Mode 0, output (latched) | | Mode 1, input (strobed) | | Mode 1, output (latched) | | Mode 2, bidirectional | | Port CA | | Mode 0, input | | Mode 0, output (latched) | | Mode 1, input (strobed) | | Mode 1, ouput (latched) | | Port CC * | | Mode 0, 8-bit input | | Mode 0, 8-bit output (latched) | | Mode 0, split (4-bit input, 4-bit output) | | *Control mode may depend on mode of other ports; see table 2-10. | Figure 3-11. PPI Control Word Format Table 3-19. Parallel Port I/O Addresses | 8255A Device Port | Eight-Bit Address<br>(hexadecimal) | |-------------------|------------------------------------| | 8255A Port (A) | C8 | | 8255A Port (B) | CA | | 8255A Port (C) | cc | | 8255A Control | CE For I/O write only | #### 3-24. ADDRESSING The PPI uses four consecutive *even* addresses (00C8 through 00CE) for data transfer, obtaining the status of Port C (00CC), and for port control. (Refer to Table 3-19.) #### 3-25. INITIALIZATION To initialize the PPI, write a control word to port 00CE. Refer to Figure 3-11 and Table 3-20 and assume that the control word is 92 (hexadecimal). This initializes the PPI as follows: - a. Mode Set Flag active - b. Port A (00C8) set to Mode 0 Input - c. Port C (00CC) upper set to Mode 0 Output - d. Port B (00CA) set to Mode 0 Input - e. Port C (00CC) lower set to Mode 0 Output #### 3-26. OPERATION The primary considerations in determining how to operate each of the three I/O ports are: - a. Choice of operating mode (as defined in Table 3-18); - Direction of data flow (input, output or bidirectional), (see Table 3-23); and - c. Choice of driver/terminator networks. After the PPI has been initialized, the operation is completed by simply performing a read or a write to the appropriate port. A typical read subroutine for Port A is given in Table 3-21. A typical write subroutine for Port C is given in Table 3-22. As shown in Figure 3-13, any of the Port C bits can be selectively set or cleared by writing a control word to Port 00CE. Figure 3-12. PPI Port C Bit Set/Reset Control Word Format #### Single Bit Set/Reset Feature Any of the eight bits of Port C (board port CC) can be Set or Reset using a single output instruction (see Figure 3-12). This feature reduces software requirements in Control-based applications. When Port C is being used as status/control for Port A or B, these bits can be set or reset by using the Bit Set/Reset operation just as if they were data output ports. #### **Mode Combinations** Table 3-23 summarizes the various mode combinations possible with ports A and B of each PPI, and indicates how each port C bit can be used. This table can serve as a useful starting point for selecting your particular configuration. Once you select the desired mode combination and the port C bit assignments are made, refer to the jumper configuration table (2-6) for implementation details. Table 3-20. Typical PPI Initialization Subroutine ;INTPAR INITIALIZES PARALLEL PORT MODES. ;DESTROYS-AL. PUBLIC INTPAR INTPAR: MOV AL,92H ;MODE WORD TO PPI PORT A&B IN,C OUT OUT 0CEH, AL RET END Table 3-21. Typical PPI Port Read Subroutine ;AREAD READS A BYTE FROM PORT A INTO REG AL. ;DESTROYS-AL. AREAD AREAD AREAD: IN AL,0C8H ;GET BYTE RET END Table 3-22. Typical PPI Port Write Subroutine ;COUT OUTPUTS A BYTE FROM REG AL TO PORT C. ;USES-AL; DESTROYS-NOTHING. PUBLIC COUT COUT: OUT 0CCH,AL ;OUTPUT BYTE RET END | Configuration<br>Number | PPI<br>Port A<br>(C8) | PPI<br>Port B<br>(CA) | | Por<br>(C | PI<br>rt C<br>CC)<br>wer | | | Po<br>(C | PPI<br>rt C<br>CC)<br>oper | | |-------------------------|-----------------------|-----------------------|----|----------------|--------------------------|----|----------------|-----------------------|----------------------------|-----------------------| | | | | Ć₀ | C <sub>1</sub> | C <sub>2</sub> | C₃ | C <sub>4</sub> | <b>C</b> <sub>5</sub> | C <sub>6</sub> | <b>C</b> <sub>7</sub> | | 1 | MODE 0-IN | MODE 0-I/O | | — I | ′O — | | | — I/ | ′O — | | | 2 | MODE 0-OUT | MODE 0-I/O | | — I | ′O — | | | 1/ | ′O — | | | 3 | MODE 0-IN | MODE 1-I/O | R | R | R | 1 | 0 | 0 | 0 | U | | 4 | MODE 0-IN | MODE 1-I/O | R | R | R | 0 | 1 | 1 | . 1 | υ | | 5 | MODE 0-OUT | MODE 1-I/O | R | R | R | ı | 0 | 0 | 0 | U | | 6 | MODE 0-OUT | MODE 1-I/O | R | R | R | 0 | ı | 1 | 1 | υ | | 7 | MODE 1-IN | MODE 0-I/O | ŀ | ı | · I | R | R | R | 0 | 0 | | 8 | MODE 1-IN | MODE 0-I/O | 0 | 0 | 0 | R | R | R | 1 | 1 | | 9 | MODE 1-OUT | MODE 0-I/O | 1 | ł | ı | R | 0 | 0 | R | R | | 10 | MODE 1-OUT | MODE 0-I/O | 0 | 0 | 0 | R | 1 | 1 | R | R | | 11 | MODE 1-IN | MODE 1-I/O | R | R | R | R | R | R | 1 | 1 | | 12 | MODE 1-IN | MODE 1-I/O | R | R | R | R | R | R | 0 | 0 | | 13 | MODE 1-OUT | MODE 1-I/O | R | R | R | R | ı | ı | R | R | | 14 | MODE 1-OUT | MODE 1-I/O | R | R | R | .R | 0 | 0 | R | R | | 15 | MODE 2-B | MODE 0-I/O | U | I | ı | R | R | R | R | R | | 16 | MODE 2-B | MODE 0-I/O | U | 0 | 0 | R | R | R | R | R | | 17 | MODE 2-B | MODE 1-I/O | R | R | R | R | R | R | R | R | Table 3-23. Parallel I/O Interface Configurations #### NOTES: I - INPUT O - OUTPUT I/O - INPUT OR OUTPUT 3 - BIDIRECTIONAL R - RESERVED No unused drivers/terminators available. These bits may be used, however, to connect to the serial I/O interface or the Interval Timer. #### 3-27. 8259A PIC PROGRAMMING The 8259A PIC functions as an overall manager in an interrupt-driven system environment. It accepts requests from the peripheral equipment, determines which of the incoming requests is of the highest importance (priority), ascertains whether the incoming request has a higher priority value than the level currently being serviced, and may issue an interrupt to the CPU based on this determination. The on-board master 8259A PIC handles up to eight vectored priority interrupts and has the capability of expanding the number of priority interrupts by cascading one or more of its interrupt input lines with slave 8259A PIC's. (Refer to paragraph 2-14.) The basic functions of the PIC are to (1) resolve the priority of interrupt requests, (2) issue a single interrupt request to the CPU based on that priority, and (3) send the CPU a vectored restart address for servicing the interrupting device. #### 3-28. INTERRUPT PRIORITY MODES The PIC can be programmed to operate in one of the following modes: - a. Nested Mode - b. Fully Nested Mode - c. Automatic Rotating Mode - d. Specific Rotating Mode - e. Special Mask Mode - f. Poll Mode **3-29. NESTED MODE.** In this mode, the PIC input signals are assigned a priority from 0 through 7. The PIC operates in this mode unless specifically programmed otherwise. Interrupt IR0 has the highest priority and IR7 has the lowest priority. When an interrupt is acknowledged, the highest priority request is available to the CPU. Lower priority interrupts are inhibited; higher priority interrupts will be able to generate an interrupt that will be acknowledged if the CPU has enabled its own interrupt input through software. The End-Of-Interrupt (EOI) command from the CPU is required to reset the PIC for the next interrupt. **3-30. FULLY NESTED MODE.** This mode is used only when one or more PIC's are slaved to the master PIC, in which case the priority is conserved within the slave PIC's. The operation in the fully nested mode is the same as the nested mode except as follows: - a. When an interrupt from a slave PIC is being serviced, that particular PIC is not locked out from the master PIC priority logic. That is, further interrupts of higher priority within this slave PIC will be recognized and the master PIC will initiate an interrupt to the CPU. - b. When exiting the interrupt service routine, the software must check to determine if another interrupt is pending from the same slave PIC. This is done by sending an End-Of-Interrupt (EOI) command to the slave PIC and then reading its In-Service (IS) register. If the IS register is clear (empty), an EOI command is sent to the master PIC. If the IS register is not clear (interrupt pending), no EOI command should be sent to the master PIC. - 3-31. AUTOMATIC ROTATING MODE. In this mode, the interrupt priority rotates. Once an interrupt on a given input is serviced, that interrupt assumes the lowest priority. Thus, if there are a number of simultaneous interrupts, the priority will rotate among the interrupts in numerical order. For example, if interrupts IR4 and IR6 request service simultaneously, IR4 will receive the highest priority. After service, the priority level rotates so that IR4 has the lowest priority and IR5 assumes the highest priority. In the worst case, seven other interrupts are serviced before IR4 again has the highest priority. Of course, if IR4 is the only request, it is serviced promptly. The priority shifts when the PIC receives an End-Of-Interrupt (EOI) command. - 3-32. SPECIFIC ROTATING MODE. In this mode, the software can change interrupt priority by specifying the bottom priority, which automatically sets the highest priority. For example, if IR5 is assigned the bottom priority, IR6 assumes the highest priority. In specific rotating mode, the priority can be rotated by writing a Specific Rotate at EOI (SEOI) command to the PIC. This command contains the BCD code of the interrupt being serviced; that interrupt is reset as the bottom priority. In addition, the bottom priority interrupt can be fixed at any time by writing a command word to the appropriate PIC. 3-33. SPECIAL MASK MODE. One or more of the eight interrupt request inputs can be individually masked during the PIC initialization or at any subsequent time. If an interrupt is masked while it is being serviced, lower priority interrupts are inhibited. There are two ways to enable the lower priority interrupts: - a. Write an End-Of-Interrupt (EOI) command. - b. Set the Special Mask Mode. The Special Mask Mode is useful when one or more interrupts are masked. If for any reason an input is masked while it is being serviced, the lower priority interrupts are disabled. However, it is possible to enable the lower priority interrupt with the Special Mask Mode. In this mode, the lower priority lines are enabled until the Special Mask Mode is reset. Higher priorities are not affected. 3-34. POLL MODE. In this mode the CPU internal Interrupt Enable flip-flop is clear (interrupts disabled) and a software subroutine is used to initiate a Poll command. In the Poll Mode, the addressed PIC treats an I/O Read Command as an interrupt acknowledge, sets its In-Service flip-flop if there is a pending interrupt request, and reads the priority level. This mode is useful if there is a common service routine for several devices. #### 3-35. STATUS READ Interrupt request inputs are handled by the following three internal PIC registers: - Interrupt Request Register (IRR), which stores all interrupt levels that are requesting service. - In-Service Register (ISR), which stores all interrupt levels that are being serviced. - Interrupt Mask Register (IMR), which stores the interrupt request lines which are masked. These registers can be read by writing a suitable command word and then performing a read operation. #### 3-36. INITIALIZATION COMMAND WORDS The on-board master PIC and each slave PIC requires a separate initialization sequence to work in a particular mode. The initialization sequence requires three Initialization Command Words (ICW's) for a single PIC system and requires four ICW's for a master PIC with one to eight slaves. The ICW formats are shown in Figure 3-13. NOTE 1: SLAVED ID IS EQUAL TO THE CORRESPONDING MASTER IR INPUT. NOTE 2: X INDICATED "DON'T CARE". Figure 3-13. PIC Initialization Command Word Formats The first Initialization Command Word (ICW1), which is required in all modes of operation, consists of the following: - a. Bits 0 and 4 are both 1's and identify the word as ICW1 for an 8086 CPU operation. - b. Bit 1 denotes whether or not the PIC is employed in a multiple PIC configuration. For a single master PIC configuration (no slaves), bit 1=1; for a master with one or more slaves, bit 1=0. #### NOTE Bit 1=0 when programming a slave PIC. c. Bit 3 establishes whether the interrupts are requested by a positive-true level input or requested by a low-to-high input. This applies to all input requests handled by the PIC. In other words, if bit 3=1, a low-to-high transition is required to request an interrupt on any of the eight levels handled by the PIC. The second Initialization Command Word (ICW2) represents the vectoring byte (identifier) and is required by the 8086 CPU during interrupt processing. ICW2 consists of the following: - a. Bits D3-D7 (A11-A15) represent the five most significant bits of the vector byte. These are supplied by the programmer. - b. Bits D0-D2 represent the interrupt level requesting service. These bits are provided by the 8259A during interrupt processing. These bits should be programmed as 0's when initializing the PIC. #### NOTE The 8086 CPU multiplies the vector byte by four. This value is then used by the CPU as the vector address. Table 3-24 lists the vector byte contents for interrupts IR0-IR7. | | | | | | | _ | | | |-----|-----|-----|-----|-----|-----|----|----|----| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | IR7 | A15 | A14 | A13 | A12 | A11 | 1 | 1 | 1 | | IR6 | A15 | A14 | A13 | A12 | A11 | 1 | 1 | 0 | | IR5 | A15 | A14 | A13 | A12 | A11 | 1 | 0 | 1 | | IR4 | A15 | A14 | A13 | A12 | A11 | 1 | 0 | 0 | | IR3 | A15 | A14 | A13 | A11 | A10 | 0 | ī | 1 | | IR2 | A15 | A14 | A13 | A12 | A11 | 0 | 1 | 0 | | IR1 | A15 | A14 | A13 | A12 | A11 | 0 | 0 | 1 | | IR0 | A15 | A14 | A13 | A12 | A11 | 0 | 0 | | Table 3-24. Interrupt Vector Byte The third Initialization Command Word (ICW3) is required only if bit 1=0 in ICW1, specifying that multiple PIC's are used; i.e., one or more PIC's are slaved to the on-board master PIC. ICW3 programming can be in one of two formats: master mode format and slave mode format. a. For master mode, the D0-D7 (S0-S7) bits correspond to the IR0-IR7 bits of the master PIC. For example, if a slave PIC is connected to the master PIC IR3 input, code bit 3=1. b. For a slave PIC, the D0-D2 (ID0-ID2) bits identify the master IR line that the slave PIC is connected to. The slave compares its cascade input (generated by the master PIC) with these bits and, if they are equal, the slave releases an interrupt vector byte upon the reception of the second INTA during interrupt processing. For example, if a slave is connected to the master interrupt line IR5, code bits ID0-ID2=101. The fourth Initialization Command Word (ICW4), which is required for all modes of operation, consists of the following: - a. Bit D0 is a 1 to identify that the word is for an 8086 CPU. - b. Bit D1 (AEO1) programs the end-of-interrupt function. Code bit 1=1 if an EOI is to be automatically executed (hardware). Code bit 1=0 if an EOI command is to be generated by software before returning from the service routine. - c. Bit D2 (M/S) specifies if ICW4 is addressed to a master PIC or a slave PIC. For example, code bit 2=1 in ICW4 for the master PIC. If bit D3 (BUF) is zero, bit D2 has no function. - d. Bit D3 (BUF) specifies whether the 8259A is operating in the buffered or nonbuffered mode. For example, code bit 3=1 for buffered mode. - The master PIC in an iSBC 86/12A, with or without slaves, must be operated in the buffered mode. - e. Bit D4 (FNM) programs the nested or fully nested mode. (Refer to paragraph 3-29 and 3-30). In summary, three or four ICW's are required to initialize the master and each slave PIC. Specifically Master PIC — No Slaves ICW1 ICW2 ICW4 • Master PIC - With Slave(s) ICW1 ICW2 ICW3 ICW4 Each Slave PIC ICW1 ICW2 ICW3 ICW4 #### 3-37. OPERATION COMMAND WORDS After being initialized, the master and slave PIC's can be programmed at any time for various operat- ing modes. The Operation Command Word (OCW) formats are shown in Figure 3-14 and discussed in paragraphs 3-40. #### 3-38. ADDRESSING The master PIC uses Port 00C0 or 00C2 to write initialization and operation command words and Port 00C4 or 00C6 to read status, poll, and mask bytes. Addresses for the specific functions are provided in Table 3-3. Slave PIC's, if employed, are accessed via the Multibus interface and their addresses are determined by the hardware designer. #### 3-39. INITIALIZATION To initialize the PIC's (master and slaves), proceed as follows (Table 3-25 provides a typical PIC initialization subroutine for a PIC operated in the non-bus vectored mode; Table 3-26 and 3-27 are typical master PIC and slave PIC initialization subroutines for the bus vectored mode): - a. Disable system interrupts by executing a CLI (Clear Interrupt Flag) instruction. - b. Initialize master PIC by writing ICW's in the following sequence: - (1) Write ICW1 to Port 00C0 and ICW2 to Port 00C2. - (2) If slave PIC's are used, write ICW3 and ICW4 to Port 00C2. If no slave PIC's are used, omit ICW3 and write ICW4 only to Port 00C2. - c. Initialize each slave PIC by writing ICW's in the following sequence: ICW1, ICW2, ICW3, and ICW4. - d. Enable system interrupts by executing an STI (Set Interrupt Flag) instruction. #### NOTE Each PIC independently operates in the nested mode (paragraph 3-29) after initialization and before an Operation Control Word (OCW) programs it otherwise. Figure 3-14. PIC Operation Control Word Formats Table 3-25. Typical PIC Initialization Subroutine (NBV Mode) ``` ;INT59 INITIALIZES THE PIC. A 32-BYTE ADDRESS BLOCK BEGINNING WITH ;00020H IS SET UP FOR INTERRUPT SERVICE ROUTINES. PIC MASK IS SET, DISABLING ALL PIC INTERRUPTS. PIC IS IN FULLY NESTED MODE, NON-AUTO EOI. JUSES SMASK; DESTROYS-A. PUBLIC INT59 EXTRN SMASK AL,13H INT59: MOV ;ICW1 TO PIC 0C0H,AL OUT AL,08H MOV :ICW2 TO PIC 0C2H,AL OUT MOV AL,1DH 0C2H,AL ;ICW4 TO PIC OUT MOV AL,0FFH SMASK CALL RET END ``` Table 3-26. Typical Master PIC Initialization Subroutine (BV Mode) ``` INTMA INITIALIZES MASTER PIC WITH A SINGLE SLAVE ATTACHED TO THE 0 LEVEL INTERRUPT INPUT. PIC MASK IS SET WITH ALL PIC INTERRUPTS DISABLED. MASTER PIC IS FULLY NESTED, NON-AUTO EOI. USES SMASK; DESTROYS AL. PUBLIC INTMA EXTRN SMASK :ICW1 INTMA: MOV AL,11H OUT 0C0H,AL MOV AL,08H ;ICW2 OUT 0C2H,AL ;ICW3 AL,01H MOV OUT 0C2H,AL AL,1DH ;ICW4 MOV OUT 0C2H,AL AL,0FFH MOV SMASK CALL RET END ``` Table 3-27. Typical Slave PIC Initialization Subroutine (BV Mode) ``` INTSL INITIALIZES A SLAVE PIC LOCATED AT ADDRESS BLOCK :BEGINNING WITH 00040H. PIC IS FULLY NESTED, NON-AUTO EOI. PIC IS IDENTIFIED AS SLAVE 0. USES-SETI, DESTROYS-AL. PUBLIC INTSL ;ICW1 MOV AL.11H INTSL: OCOH,AL OUT MOV AL, 10H ;ICW2 0C2H,AL OUT ;ICW3 AL,00H MOV OUT 0C2H,AL ;ICW4 AL,19H MOV 0C2H,AL OUT RET END ``` #### 3-40. OPERATION After initialization, the master PIC and slave PIC's can independently be programmed at any time by an Operation Command Word (OCW) for the following operations: - a. Auto-rotating priority. - b. Specific rotating priority. - c. Status read of Interrupt Request Register (IRR). - d. Status read of In-Service Register (ISR). - e. Interrupt mask bits are set, reset, or read. - f. Special mask mode set or reset. Table 3-28 lists details of the above operations. Note that an End-Of-Interrupt (EOI) or a Special End-Of-Interrupt (SEOI) command is required at the end of each interrupt service routine to reset the ISR. The EOI command is used in the fully nested and autorotating priority modes and the SEOI command, which specifies the bit to be reset, is used in the specific rotating priority mode. Tables 3-29 through 3-30 provide typical subroutines for the following: - a. Read IRR (table 3-29). - b. Read ISR (table 3-30). - c. Set mask register (table 3-31). - d. Read mask register (table 3-32). - e. Issue EOI command (table 3-33). Table 3-28. PIC Operation Procedure | and rotate p | oriority | EOI co | mman | d (An | | | | | | | | | | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | | | | iu (AUI | 1) to P | ort 00 | To set:<br>In OCW2, write a Rotate Priority at EOI command (A0H) to Port 00C0. | | | | | | | | | Terminate interrupt and rotate priority: In OCW2, write EOI command (20H) to Port 00C0. | | | | | | | | | | | | | | Rotate Prior<br>0: | ity at | SEOI o | omma | ind in t | the foll | lowing | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | | 1 | 1 | 1 | 0 | 0 | L2 | L1 | LO | | | | | | | | SEOI com | D6 | D5 | followi<br>D4<br>0 | ng fori<br>D3 | D2 | Port (<br>D1<br>L1 | D0 | | | | | | | | BCD o | f ISR f | lip-flop | to be r | reset. | | | | | | | | | | | thout EOI: | vord in | the fo | llowin | g form | at to F | Port 00 | C0: | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | | ·1 | 1 | 0 | 0 | 0 | 12 | L1 | LO | | | | | | | | BCD o | f botto | m prior | ity IR li | ine. | | نَــ | | | | | | | | | t l | D7 1 BCD of and rotate SEOI common of thout EOI: command with thout EOI: command with thout EOI: command with thout EOI: command with thout EOI: command with thout EOI: command with thout EOI: common of thout EOI: command with comman | D7 D6 1 1 BCD of IR line of and rotate prior SEOI command D7 D6 0 1 BCD of ISR filter command word in D7 D6 1 1 | D7 D6 D5 1 1 1 BCD of IR line to be reported and rotate priority: SEOI command in the second of ISR flip-flop shout EOI: command word in the following word word word word word word wor | D7 D6 D5 D4 1 1 1 0 BCD of IR line to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the following section of ISR flip-flop to be reset and the flip-flop to be reset and the flip-flop to ISR f | D7 D6 D5 D4 D3 1 1 1 0 0 BCD of IR line to be reset and/or put and rotate priority: SEOI command in the following form D7 D6 D5 D4 D3 0 1 1 0 0 BCD of ISR flip-flop to be reset. Command word in the following form D7 D6 D5 D4 D3 1 1 0 0 0 | D7 D6 D5 D4 D3 D2 1 1 1 0 0 L2 BCD of IR line to be reset and/or put into lead and rotate priority: SEOI command in the following format to D7 D6 D5 D4 D3 D2 0 1 1 0 0 L2 BCD of ISR flip-flop to be reset. Command word in the following format to | D7 D6 D5 D4 D3 D2 D1 1 1 1 0 0 L2 L1 BCD of IR line to be reset and/or put into lowest point and rotate priority: SEOI command in the following format to Port Of D7 D6 D5 D4 D3 D2 D1 BCD of ISR flip-flop to be reset. Command word in the following format to Port Of D7 D6 D5 D4 D3 D2 D1 BCD of ISR flip-flop to be reset. | | | | | | | Table 3-28. PIC Operation Procedures (Continued) | Operation | The IRR stores a "1" in the associated bit for each IR input line that is requesting an interrupt. To read the IRR (refer to footnote): (1) Write 0AH to Port 00C0. (2) Read Port 00C0. Status is as follows: | | | | | | | | | |-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|----|----|----|----|----|----| | Interrupt Request<br>Register (IRR)<br>Status | | | | | | | | | | | | | | | | | | | | | | | | IR Line: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | In-Service<br>Register (ISR)<br>Status | The ISR stores a "1" in the associated bit for priority inputs that are being serviced. The ISR is updated when an EOI command is issued. To read the ISR (refer to footnote): | | | | | | | | | | | <ul><li>(1) Write 0BH to Port 00C0.</li><li>(2) Read Port 00C0. Status is as follows:</li></ul> | | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | IR Line: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Be sure to reset ISR bit at end-of-interrupt when in the following modes: | | | | | | | | | | | Auto-Rotating (both types) and Special Mask. To reset ISR in OCW2, write: | | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | | | | 0 | 1 | 1 | 0 | 0 | L2 | L1 | LO | | | BCD identifies bit to be reset. | | | | | | | | | | | | | | | | | | | | | Interrupt Mask<br>Register | To set mask bits in OCW1, write the following mask byte to Port 00C2: | | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | IR Bit Mask;<br>1 = Mask Set, 0 | M7<br>= Mask | M6<br>Reset | M5 | M4 | МЗ | M2 | M1 | MO | | | To read mask bits, read Port 00C2. | | | | | | | | | | Special Mask<br>Mode | The Special Mask Mode enables desired bits that have been previously masked; lower priority bits are also enabled. | | | | | | | | | | | To set, write 68H to Port 00C0. | | | | | | | | | | | To reset, write 48H to | Port 00 | )C0. | | | | | | | | NOTE: | | | | | | | | | | Table 3-29. Typical PIC Interrupt Request Register Read Subroutine ;RR0 READS PIC INTERRUPT REQUEST REG. ;DESTROYS-AL. PUBLIC RR0 RR0: MOV AL,0AH ;OCW3 RR INSTRUCTION TO PIC OUT 0C0H,AL IN AL,0C0H RET END # Table 3-30. Typical PIC In-Service Register Read Subroutine ;RISO READS PIC IN-SERVICE REGISTER. ;DESTROYS-A. PUBLIC RISO RISO: MOV AL,0BH ;OCW3 RIS INSTRUCTION TO PIC OUT 0C0H,AL IN AL,0C0H RET END # Table 3-31. Typical PIC Set Mask Register Subroutine ;SMASK STORES AL REG INTO PIC MASK REG. ;A ONE MASKS OUT AN INTERRUPT, A ZERO ENABLES IT. ;USES-AL, DESTROYS-NOTHING. PUBLIC SMASK SMASK: OUT 0C2H,AL RET END # Table 3-32. Typical PIC Mask Register Read Subroutine ;RMASK READS PIC MASK REG INTO AL REG. ;DESTROYS-AL. PUBLIC RMASK RMASK: IN AL,0C2H RET END # Table 3-33. Typical PIC End-Of-Interrupt Command Subroutine ;EOI ISSUES END-OF-INTERRUPT TO PIC. ;DESTROYS-AL. PUBLIC EOI EOI: MOV AL,20H ;NON-SPECIFIC EOI OUT 0C0H,AL RET END # 3-41. 8086 INTERRUPT HANDLING The 8086 CPU has two interrupt input request lines: Interrupt Request (INTR) and Non-Maskable Interrupt Request (NMI). All of the interrupt requests handled by the 8259A interrupt controller are connected to the INTR input. The NMI input on the iSBC 86/05 board is not used in the factory default configuration, but can be reconfigured for use with the parallel interface or iSBX Multimodule boards. Refer to Section 2-11 for complete jumper instructions. Section 3-41 provides a summary of the NMI input functions and Section 3-42 summarizes INTR functions. For a complete discussion of 8086 interrupt handling, refer to *The 8086 Family User's Manual*, order number 9800722. # 3-42. NON-MASKABLE INTERRUPT (NMI) The NMI input has the higher priority of the two interrupt inputs. A low-to-high transition on the NMI input will be serviced at the end of the current instruction or between whole moves of a block type instruction. The worst case response to NMI is during a multiply, divide, or variable shift instruction. When the NMI input is active, the CPU performs the following: - a. Pushes the flag registers into the stack (same as PUSHF). - b. Clears the Interrupt Flag (same as CLI). This disables all maskable interrupts. - c. Transfers control with an indirect call through vector location 00008. The NMI input is intended mainly for catastrophic error handling, such as a system power failure interrupt. Upon completion of the service routine, the CPU automatically restores the flags and returns to the main program. ## 3-43. MASKABLE INTERRUPT (INTR) The INTR input has the lower priority of the two interrupt inputs. A high level on the INTR input will be serviced at the end of the current instruction or at the end of a whole move for a block-type instruction. When INTR goes active, the CPU performs the following (assuming the Interrupt Flag is set): - a. Issues two acknowledge signals; upon receipt of the second acknowledge signal, the interrupting device (master or slave PIC) will respond with a one-byte interrupt identifier. - b. Pushes the Flag registers onto the stack (same as a PUSHF instruction). - Clears the Interrupt Flag, thereby disabling further maskable interrupts. - d. Multiplies by four (4) the binary value (X) contained in the one-byte identifier from the interrupting device. - e. Transfers control with an indirect call through location 4X. Upon completion of the service routine, the CPU automatically restores its flags and returns to the main program. 3-44. MASTER PIC BYTE IDENTIFIER. The master (on-board) PIC responds to the second acknowledge signal from the CPU only if the interrupt request from a non-slaved device; i.e., a device that is connected directly to one of the master PIC IR inputs. The master PIC has eight IR inputs numbered IR0 through IR7, which are identified by a 3-bit binary number. Thus, if an interrupt request occurs on IR5, the master PIC responds to the second acknowledge signal from the CPU by outputting the byte 00000101<sub>2</sub>(05<sub>H</sub>). The CPU multiplies this value by four and transfers control with an indirect call through 00010100<sub>2</sub>(14<sub>H</sub>). 3-45. SLAVE PIC BYTE IDENTIFIER. Each slave PIC is initialized with a 3-bit identifier (ID) in ICW3. These three bits will form a part of the byte identifier transferred to the CPU in response to the second acknowledge signal. The slave PIC requests an interrupt by driving the associated master PIC IR line. The master PIC, in turn, drives the CPU INTR input high and the CPU outputs the first of two acknowledge signals. In response to the first acknowledge signal, the master PIC outputs a 3-bit binary code to slaved PIC's; this 3-bit code allows the appropriate slave PIC to respond to the second acknowledge signal from the CPU. Assume that the slave PIC has the ID code $111_2$ assigned in ICW3, and that the device requesting service is driving the IR2 line (010). Thus, in response to the second acknowledge signal, the slave PIC outputs $00111010_23AH$ ). The CPU multiplies this value by four and transfers control with an indirect call through $11101000_2(E8_H)$ . # CHAPTER 4 PRINCIPLES OF OPERATION ### 4-1. INTRODUCTION This chapter provides a description of each major functional block on the iSBC 86/05 board. The purpose of the chapter is to show how the functional blocks interact during each mode of operation. The material in this chapter is intended to expand on the subject matter presented in the other chapters. This chapter does not provide detailed descriptions of the internal operation of each LSI device on the board. ### 4-2. FUNCTIONAL DESCRIPTION Conceptually, the iSBC 86/05 board may be divided into nine major functional blocks: CPU Section On Board Memory Interrupt Controller Interval Timer Control Parallel I/O Control I/O & Memory Decode iSBX Interface Multibus Interface Serial Communications Control These functional blocks are shown in Figure 4-1, and are described in subsequent sections in this chapter. Other functions such as buffering, and the data and address buses are mentioned when appropriate throughout this chapter. ### **Intel Single Board Computer Signal Notation** Throughout this manual, and particularly in this chapter, various signals are referred to by their mnemonic terms. Some of these terms end with a slash (/). Table 4-1 outlines the signal notation for mnemonic terms ending with a slash and for those without the slash. Table 4-1. Signal Notation | Function | Electrical | Logical | State | |----------|------------|---------|------------------| | No Slash | High | 1 True | Active, Asserted | | | Low | 0 False | Inactive | | Slash | Low | 1 True | Active, Asserted | | | High | 0 False | Inactive | Note: Electrical High is considered to be >2.0 V & < 5.25 V.Electrical Low is considered to be < 0.8 V & > -0.5 V. Figure 4-1. iSBC 86/05™ Simplified Block Diagram ### 4-3. CPU SECTION The CPU section consists of the 8086-2 Microprocessor, the 8284A Clock Generator & Driver, the 8224 Clock Generator & Driver, and two 8288 Bus Controllers. The 8284A Clock Generator is used to supply the clock input to the microprocessor. This can be either 8 MHz or 5 MHz. The 8224 Clock Generator is used primarily to generate RESET and READY signals for the microprocessor, when the signal BOARD RESET/ is asserted. 4-4. 8086-2 MICROPROCESSOR. This device is internally divided into two processors, the Bus Interface Unit (BIU) and an Execution Unit (EU). The BIU is used to constantly monitor the EU and an internal queue for memory or I/O operations. Each time the BIU accesses the iSBC 86/05 internal bus, the 8086-2 processor must execute at least four major cycles, called T-States. The timing required for each T-State is discussed in the following sub-sections. T1 State: The first T-State indicates the type of access and the location of the transfer participant. The processor first activates its status lines S0/, S1/, and S2/ indicating the type of operation to be performed for the bus cycle. When the status lines become active, the 8288 controller will activate its Address Latch Enable (ALE) signal, and enable the address buffers. When ALE is active, the address for the bus cycle is presented on the 8086-2 multiplexed address/data bus lines. Before the end of T1, ALE goes inactive, and the address is latched. ALE is also inverted and used to clear the wait state generator. The ALE/ term is used to disable commands from the 8288 controller until the rising edge of T2. The only exception to this sequence occurs if the board is executing an Interrupt Acknowledge (INTA/) cycle. In this case, the MCE output of the 8288 controller becomes active with ALE, and is used to generate the INTA LOCK/ signal for the Multibus request action. The MCE signal will become inactive early in T2. The following paragraphs briefly describe the relevant processor timing. Timing diagrams for T2, T3, and T4 are provided in Figures 4-2 and 4-3. Timing notation is given in Table 4-4 at the end of this chapter. **T2 State:** During T2 the address presented during T1 is removed from the processor's address/data bus. There are three types of subsequent bus cycles during T2 following address removal: read sequence, write sequence, and halt or passive cycles. Figure 4-2. T2 Read and Write Timing During a read, either MRDC/ or IORC/ becomes active. The processor removes its address from the bus, and sets the lines to the receive mode. The chip enable terms which come from the address, are generated if the address is a valid on-board location. After the rising edge of the processor clock, the commands become active. The 8288 controller enables the data buffers, by setting the DT/R line low and the DEN line high, after the clock's rising edge. During a write the processor drives the data lines. After the address is removed, the data is put on the multiplexed bus. The command, AMWTC/, and AIOWC/, and the chip enable terms become active as during a read cycle. The 8288 controller activates DEN for the transfer. Figure 4-3. T3 and T4 Timing If a HALT or PASSIVE state is indicated on the status lines, no commands will be issued. Chip enable terms will still be generated, though data integrity will be maintained. T3 State: During this state, the data transfer is consummated if the access time of the peripheral device has been met. This mechanism is called acknowledge signalling, and is indicated by the READY signal to the 8284A device. If the peripheral does not send the acknowledge by the rising edge of the clock, the processor enters a WAIT State. There are two sources for READY signals, one for on-board commands, which uses the wait state generator, and one for off-board using XACK/ and the bus timeout signals. When the processor receives the synchronized 8284A READY output, the status lines are forced to an inactive mode. **T4 State:** During the T4 state all command lines are placed in their inactive mode. All control and direction lines also become inactive, until the processor status lines are asserted. HOLD Sequences: A processor hold is initiated by pulsing the RQ/GT line. Typically this would only be done by a co-processor device such as the iSBC 337 Math Co-Processor device. The co-processor would pulse the RQ/GT line to obtain control of the local bus. The 8086-2 processor would then send a return pulse when it is ready to relinquish control of the local bus, and would place its address and data lines in the inactive state. When the co-processor is finished, it issues a third pulse which enables the 8086-2. ### 4-5. I/O AND MEMORY DECODE When the processor issues an address, the I/O and memory decode circuitry must determine which device or memory location is being addressed. This decoding is done with two 3625A-1 bipolar, preprogrammed PROMs and associated support circuitry. The address must also be decoded to determine if a Multibus (off-board) transfer is required. One decode PROM is used for I/O addresses, and the other is used for memory addresses. They are discussed in Sections 4-6 and 4-7. 4-6. MEMORY DECODE PROM. The memory decode PROM accepts six address line inputs: A12 through A17. The PROM size jumper configuration is also used to indicate how much memory is actually on-board. (Jumper tables are in Chapter 2.) Two additional inputs to the decode circuitry indicate whether the optional iSBC 302 RAM Expansion Module is present (302 PRES/) and/or whether the optional iSBC 341 ROM Expansion Module is present (341 PRES/). The page select demultiplexor is enabled by the MEM/IO cycle so that during I/O operations, the memory decode PROM outputs are inactive. The ALE input is used to prevent both decode PROMs from driving their output lines while the address and status is changing. The memory decode PROM outputs are pulled up and are therefore high when inactive. One of the outputs indicates if the address is on or off board (ON BD ADR/). The other three outputs are encoded to indicate the specific 16-bit bank of RAM or ROM to be enabled. Table 4-2 summarizes the output enabling signals. 4-7. I/O DECODE PROM. The I/O decode PROM is used to generate chip enable signals for the onboard I/O devices and the iSBX boards. Inputs to the decode PROM include address bits A3 through A7 and A0, MMPRES/, and two jumper select pins. The jumpers indicate whether iSBX boards are 8 or 16-bit devices (jumpers are described in Chapter 2). Table 4-2. Memory Decode PROM Outputs | PRO | PROM OUTPUTS | | Ohio Frahlas | |-----|--------------|----|------------------------| | 03 | 02 | 01 | Chip Enables | | 0 | 0 | 0 | PROM Bank 0 | | 0 | 0 | 1 | PROM Bank 1 | | 0 | 1 | 0 | PROM Bank 2 (iSBC 341) | | 0 | 1 | 1 | PROM Bank 3 (iSBC 341) | | 1 | 0 | 0 | RAM Bank 0 | | 1 | 0 | 1 | RAM Bank 1 (iSBC 302) | | 1 | 1 | 0 | No Select | | 1 | 1 | 1 | No Select | As with the memory decode PROM, the ALE signal is used to prevent contention on the OR tied PROM chip select. The other chip select is a NOR of address bits A8 through A15, and the MEM/IO cycle. This term is ANDed with INTA LOCK/ to prevent selecting the PROM during interrupt acknowledge sequences. The output from pin 11 is used for the on-board/off-board signal (ON BD ADR). The other three outputs (01-03) are encoded to derive the appropriate chip enable terms. Table 4-3 summarizes this output encoding. Table 4-3. I/O Decode PROM Outputs | I/O PRO | M OU | TPUTS | D | |---------|------|-------|-----------------------------------| | 03 | 02 | 01 | Device Selected | | 0 | 0 | 0 | 8251A | | 0 | 0 | 1 | 8253-5 | | 0 | 1 | 0 | 8255A-5 | | 0 | 1 | 1 | 8259A | | 1 | 0 | 0 | SBX <sub>1</sub> CS <sub>0</sub> | | 1 | 0 | 1 | SBX <sub>1</sub> QCS <sub>1</sub> | | 1 | 1 | 0 | SBX <sub>2</sub> CS <sub>0</sub> | | 1 | 1 | 1 | SBX <sub>2</sub> QCS <sub>2</sub> | ### **4-8. MEMORY** iSBC 86/05 board memory consists of RAM and ROM/PROM/EPROM. These can be used in various addressing schemes. Refer to Tables 3-1 and 3-2 for addressing information. Four 28-pin ROM sockets are provided for using either 28-pin or 24-pin devices. Additional ROM memory is available with the optional iSBC 341 ROM Expansion Module. Jumpers are used to configure the board to the ROM size being used. These are defined in Chapter 2. The board's default configuration is for 2716 (2K X 8) devices. Standard RAM consists of four 4K X 4 static devices. The amount of on-board RAM may be doubled to 16K bytes by installing the optional iSBC 302 RAM Expansion Module. A block diagram of the memory logic is shown in Figure 4-4. RAM timing is provided in Figure 4-5, and ROM/PROM/EPROM timing is given in Figure 4-6. Timing notations are provided in Table 4-4 at the end of this chapter. #### 4-9. INTERVAL TIMER The 8253A Programmable Interval Timer (PIT) includes three independently controlled counters which are used for on-board I/O and CPU interrupts. Each counter has its own input and output. Counter 0 is used as the CPU interrupt interval, connected to IR2 on the interrupt controller. It can also be used as an input to counter 1. Counter 1 can also be routed to the interrupt matrix or off-board via the parallel interface. Counter 2 is used exclusively for the baud rate timer, clocking the serial interface controller. Refer to Chapter 2 for interval timer jumper information, and Chapter 3 for interval timer programming information. Figure 4-4. Memory Logic Block Diagram Figure 4-5. RAM Timing Figure 4-6. ROM Timing #### 4-10. SERIAL I/O The 8251A Programmable Communications Interface (PCI) device provides RS 232C compatibility, and is configured with board jumpers as a data set. Synchronous or asynchronous mode, character size, parity bits, stop bits, and baud rates are all programmable (refer to Chapter 3). Data, clocks, and control lines to and from connector J2 are buffered with drivers and receivers. A second serial I/O channel may be derived by jumper connection, in conjunction with parallel port CC. Refer to Chapter 2 for jumper information. ### 4-11. PARALLEL I/O A single 8255A Programmable Peripheral Interface (PPI) device provides 24 programmable I/O lines. A bus transceiver is used to interface port C8 to connector J1. Sockets are provided for the other two ports which will accommodate either line drivers or terminators. Ports CA and CC can be programmed as simple I/O ports or strobed I/O ports with handshaking. One port may be programmed as a bidirectional port with control lines. The iSBC 86/05 board includes many features which can be controlled by the parallel interface. Refer to Chapter 2 for these optional jumper configurations. Chapter 3 provides parallel port programming information and lists certain restrictions which apply in some modes of operation. ### 4-12. INTERRUPTS All of the interrupt options are described in Section 2-16. The iSBC 86/05 board may respond to two basic types of interrupts, known as Multibus vectored and non-vectored interrupts. When either type of request is received by the on-board 8259A interrupt controller, an INTR is sent to the processor. If interrupts are enabled, the next bus cycle will be an interrupt acknowledge cycle. This causes INTA/ and MCE from the local 8288 controller to become active. When MCE becomes active, the INTA LOCK flip flop is set. If the Multibus Vectored Interrupt (BVI) disable jumper is not present (default), the Multibus lines will be requested during this cycle. If the on-board PIC has been programmed to accept slave requests (refer to Chapter 3), a Multibus vectored interrupt will occur. The INTA LOCK/ signal disables on-board decoding, and generates the LOCK/ signal for the 8289 bus arbitration controller. During the second INTA/ cycle the interrupt controller DEN signal will remain inactive and a cascade PIC address will be placed on the multiplexed bus (AD8-AD10). A local READY signal is used to generate a READY for the first INTA/ cycle, but local READY signals are inhibited during the second INTA/ cycle. The second READY is generated by XACK/ from the Multibus lines. The wait state generator is used to provide the response time interval during a bus vectored interrupt sequence. If the on-board PIC is not programmed for slave requests, a non bus vectored interrupt is generated. Jumpers provide two options for non bus vectored interrupt operation: no vectored interrupts and some vectored interrupts (refer to Chapter 2 for jumper information). If the jumpers are installed, the non bus vectored cycle will operate as a bus vectored one, except a local READY will be provided on the second INTA/ cycle. Multibus vectored and non bus vectored interrupt timing are compared in Figures 4-7 and 4-8. Timing notation is given in Table 4-4 at the end of this chapter. Figure 4-7. Interrupt Timing Figure 4-8. Multibus™ Vectored Interrupts ### 4-13. ON-BOARD I/O TIMING On-board I/O timing is shown in Figure 4-9. Timing notation is provided in Table 4-4 at the end of this chapter. #### 4-14. MULTIBUS™ INTERFACE This interface connects the iSBC 86/05 board to other boards in the system. The interface consists of address, data, and control lines, as shown in Table 2-15 (Chapter 2). Multibus circuitry consists of the 8289 Bus Arbiter device and several bus transceiver devices. Jumper options for the bus arbiter are given in Chapter 2. The falling edge of BCLK/ provides the timing reference for the 8289 device, which allows the iSBC 86/05 board to assume the role of bus master. When the ON BD ADR/ signal is false, and the S0-S2 processor status signals indicate a read or write operation, the bus arbiter drives CBRQ/ and BREQ/ low and BPRO/ high. Refer to Figure 4-10. The BREQ/ output, in conjunction with CBRQ/ from each bus master in the system is used by the Multibus interface when the bus priority is resolved by a parallel priority resolution scheme (refer to Section 2-27). If a serial priority resolution is used (Section 2-26), the BPRO/ output is used in conjunction with CBRQ/. Figure 4-9. I/O Timing Figure 4-10. Multibus™ Exchange Timing The iSBC 86/05 board gains control of the Multibus interface when the BPRN/ input to the bus arbiter is driven low and CBRQ/ is high. On the next falling edge of BCLK/, the bus arbiter drives BUSY/ and BUS AEN/ low. The BUSY/ output indicates the Multibus lines are in use and that the current bus master in control will not relinquish control until it raises its BUSY/ signal. The BUS AEN/ output, which can be thought of as the bus master control signal, is applied to the processor clock generator, Multibus transceivers, and the local INTA/ circuitry. The negative true ON BD ADR/ signal enables the bus command decoder, which decodes the S0-S2 status lines from the processor. This will drive the appropriate command low (true) on the Multibus interface when CLK from the clock generator goes low. The bus controller also drives BUS DEN high to enable the bus transceiver. The transceiver's mode is determined by the state of DT/R output from the 8288 controller. After the command is acknowledged the processor terminates the appropriate command. The bus arbiter terminates BUS AEN/ and the bus controller terminates BUS DEN. Depending on the board's jumper configuration, the bus arbiter will either retain or relinquish control of the Multibus lines. The iSBC 86/05 board may invoke a LOCK condition on the Multibus lines, after it has gained control. This prevents the board from losing control of the Multibus lines. It prevents bus contention after a command has been executed. This is done with the 8086-2 processor via the instruction LOCK XCHG; or by setting the appropriate bit in an optional parallel port configuration (refer to Section 2-14). The LOCK condition is automatically asserted during an interrupt cycle. ### 4-15. iSBX™ MULTIMODULE INTERFACE The iSBC 86/05 board is equipped with two iSBX Multimodule connectors (J3 and J4). iSBX signals and signal descriptions are given in Section 2-36. Multimodule boards are seen by the processor as onboard peripheral devices which require wait states. Multimodule circuitry is enabled by decoding the appropriate chip select signals (SBX1CS0-1 and SBX2CS0-1). These signals are decoded by the same I/O decoder used for other on-board I/O devices (refer to Section 4-7). Timing for the iSBX bus is provided in Figure 4-11. Timing notation is provided in Table 4-4, at the end of this chapter. Figure 4-11. iSBX™ Bus Timing Table 4-4. Timing Notation for Chapter 4 Diagram | | | | 5 MHz<br>Гур Max | @ 8 N<br>Min Typ | MHz<br>Max | |-----------------|-------------------------------------------------------------------|--------------------|------------------|------------------|------------| | t <sub>1</sub> | Clock Period | | 200 | 125 | 5 | | | Clock Low Time | 118 | 131 | 68 | 81 | | | $t_2 \text{ (min)} = \frac{2}{3}t_1 - 15$ | | | | | | | t <sub>2</sub> (max) = t <sub>1</sub> -t <sub>3</sub> (min) | | | | | | tз | Clock High Time | 69 | 82 | 44 | 57 | | | $t_3$ (min) = $1/3t_1+2$ | | | | | | | $t_3 \text{ (max)} = t_1 - t_2 \text{ (min)}$ | | | | | | t4 | Status Active Delay | 10 | 60 | 10 | 60 | | t <sub>10</sub> | Address Float Delay | 10 | 50 | 10 | 50 | | t <sub>11</sub> | Clock to 8288 CEN | | 12 | | 12 | | | t <sub>11</sub> = 74S04 + t(74S112) | | | | | | t121 | CEN to Command Active | 10 | 35 | 10 | 35 | | t <sub>13</sub> | Direction Control Active | | 50 | | 50 | | t <sub>14</sub> | CEN to DEN | | 20 | | 20 | | t <sub>15</sub> | Data Valid Delay | 10 | 60 | 10 | 60 | | t16 | Status Inactive Delay | 10 | 70 | 10 | 70 | | t <sub>17</sub> | 8284A Ready Setup | * | 35 | * | 35 | | t <sub>18</sub> | 8086 Ready Setup | 36 Ready Setup 118 | | 68 | | | t <sub>19</sub> | 8086 Ready Hold | 20 | | 20 | | | t20 | 8086 Data Setup | 20 | | 20 | | | t <sub>21</sub> | 8086 Data Hold on Read | 10 | | 10 | | | t22 | 8086 Data Hold on Write | 10 | | 10 | | | t23 | Peripheral Data Inactive | 200 | 260 | 125 | 185 | | t <sub>24</sub> | 8288 Command Inactive Delay | 10 | 35 | 10 | 35 | | t <sub>26</sub> | 8288 Control Inactive on Write | 10 | 45 | 10 | 45 | | t <sub>26</sub> | 8288 Control Inactive on Read | 10 | 45 | 10 | 45 | | t40 | Address Bus Valid<br>t <sub>40</sub> = t <sub>5</sub> + t(745373) | | 73 | | 73 | | t <sub>41</sub> | RAM Ready Delay<br>t <sub>41</sub> = t(74S00) + t(74S20) | | 20 | | 20 | | t42 | | | 21 | | 21 | Table 4-4. Timing Notation For Chapter 4 Diagram (Continued) | | | @ 5 MHz<br>Min Typ Max | @ 8 MHz<br>Min Typ Max | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------| | t43 | RAM Address to Data $t_{43} = 3t_1-t_{40}-t_{20}$ | 507 | 262 | | t44 | RAM Enable Time<br>t <sub>44</sub> = 2t <sub>1</sub> -t <sub>47</sub> -t <sub>20</sub> | 194 | 94 | | t45 | RAM Disable Time<br>t <sub>45</sub> = t <sub>1</sub> +t <sub>5</sub> -t <sub>12</sub> -t <sub>42</sub> | 154 | 79 | | t46 | Data Setup For RAM<br>t <sub>46</sub> = 2t <sub>1</sub> -t <sub>47</sub> | 214 | 114 | | t47 | RAM Enable From T <sub>2</sub><br>t <sub>47</sub> = t <sub>3</sub> +t <sub>11</sub> +t <sub>12</sub> +<br>2t(74S10) + t(74S139) | 207 | | | t48 | Data Buffer + Setup | 20 | 20 | | t49 | RAM Write Active<br>t <sub>49</sub> = t <sub>1</sub> + t(74S373) | 219 | 144 | | t <sub>50</sub> | RAM Write Inactive<br>t <sub>50</sub> = t <sub>2</sub> +t <sub>4</sub> | 191 | 141 | | t <sub>51</sub> | PROM Enable from CLK<br>t <sub>51</sub> = t <sub>35</sub> -2 | 16 | 16 | | t <sub>52</sub> | Turn-off Time<br>t <sub>52</sub> = t <sub>1</sub> -t <sub>24</sub> +t <sub>5</sub> | 175 | 100 | | t <sub>53</sub> | Turn-on Time<br>t <sub>53</sub> = 2t <sub>1</sub> -t <sub>1</sub> -t <sub>11</sub> +t <sub>19</sub><br>+nt <sub>1</sub><br>n = # of waits | 215<br>415<br>615<br>815 | 116<br>241<br>366<br>491 | | t <sub>54</sub> | PROM Ready Delay<br>t <sub>54</sub> = 3t(74S00) + t(74S08)<br>+ (74S175) | 44 | 44 | | t <sub>55</sub> | PROM Address to Data Valid t <sub>55</sub> = 3t <sub>1</sub> 5 <sub>40</sub> -t <sub>19</sub> + nt <sub>1</sub> | 507<br>707<br>907<br>1107 | 282<br>407<br>532<br>657 | | t <sub>56</sub> | PROM Enable to Data Valid t56 = 2t1-t51-t19 | 364<br>564<br>764 | 216<br>341<br>466 | | t <sub>60</sub> | I/O Select Delay<br>t <sub>60</sub> = t(74S138)-2 | 10 | 10 | | t61 | I/O Select Delay Enable t <sub>61</sub> = 2t <sub>1</sub> -t <sub>60</sub> -t <sub>48</sub> +nt <sub>1</sub> | 335<br>535<br>735<br>935 | 185<br>310<br>435<br>560 | Table 4-4. Timing Notation For Chapter 4 Diagrams (Continued) | | | @ 5 MHz<br>Min Typ Max | @ 8 MHz<br>Min Typ Max | |------------------|---------------------------------------------------------------------|------------------------|------------------------| | t <sub>62</sub> | I/O Data From Command | 210 | 60 | | | $t_{62} = 2t_1 - t_{28} - t_{48} + nt_1$ | 410 | 185 | | | | 610 | 310 | | | | 810 | 435 | | t <sub>63</sub> | I/O Data Setup | 265 | 115 | | | From Command | 465 | 240 | | | $t_{63} = t_{62} + t_{48}$ | 665 | 365 | | | | 865 | 490 | | t <sub>64</sub> | I/O Ready | 37 | 37 | | | t <sub>64</sub> =4 t(74S00) + t(74S08) + t(74S175) | | | | t <sub>65</sub> | Address to Command | 261 | 136 | | | t <sub>65</sub> = t <sub>1</sub> -t <sub>40</sub> +t <sub>28</sub> | | | | t <sub>66</sub> | Enable to Command | 124 | 74 | | | $t_{66} = t_{28} - t_{60}$ | | | | t <sub>67A</sub> | Command to Data | 410 | 310 | | | $t_{67A} = Xt_{1} - t_{28} - t_{48}$ | | | | | x=4a 8MHz 3 @ 8MHz | | | | | -3a 5MHz 2 @ 5MHz | | | | t <sub>67</sub> | MWAIT/ Active | 70 | 70 | | t68A | SBC Command Width | 475 | 375 | | | $t_{68A} = Xt_{1} - 5_{28} + t_{24}$ | | | | t68 | Ready Active | 42 | 42 | | | $t_{68} = 4t(74S00) +$ | | | | | t(74S175) + t(74S08) | | | | t <sub>69</sub> | MCE to INTA LOCK/ t <sub>69</sub> MCE to INTA LOCK/ | 24 | 24 | | | $t_{69} = t(74S74) + t_{69} = t(74S04) = t(74S112)$ | | | | | t(74LS74) t(74LS74) | | | | t70 | INTA/ to INTA <sup>2</sup> / | | | | | $t_{70} = t(74S74) +$ | | | | | 2t(74S00) | 19 | 19 | | t71 | INTA/ Local Width | | | | | t <sub>71</sub> = Xt <sub>1</sub> -t <sub>12</sub> +t <sub>24</sub> | 410 | 260 | | t72 | INTA/ to CAS Valid | 565 | 565 | | t73 | INTA/ Bus Width | 250 | 250 | | t74 | BCLK Clock Period | 100 | 100 | | t75 | BCLK High Width | 35 65 | 35 65 | | t <sub>76</sub> | BCLK to BREQ | 35 | 35 | | t77 | BCLK to BPRN | 40 | 40 | | t78 | BPRN to BCLK | 15 | 15 | | t <sub>79</sub> | BPRN to BPRO | 25 | 25 | Table 4-4. Timing Notation For Chapter 4 Diagrams (Continued) | 60<br>35 | 20 | 60 | |----------|----|----| | | 20 | | | | | | | | | 35 | | 15 | | 15 | | 80 | | 80 | | 40 | | 40 | | 65 | | 65 | | 15 | | 15 | | 80 | | 80 | | | 40 | | | | 20 | | | - | | | # CHAPTER 5 SERVICE INFORMATION ### 5-1. INTRODUCTION This chapter provides the following service related information: - a. Repair assistance information. - b. Replacement parts list and diagram. - c. Jumper post location diagram. - d. Schematic diagrams. ### 5-2. SERVICE AND REPAIR ASSISTANCE United States customers can obtain service and repair assistance by contacting the Intel Product Service Hotline in Phoenix, Arizona. Customers outside the United States should contact their sales source (Intel Sales Office or Authorized Distributor) for service information and repair assistance. Before calling the Product Service Hotline, you should have the following information available: - a. Date you received the product. - b. Complete part number of the product (including dash number). On boards, this number is usually silk-screened onto the board. On other MCSD products, it is usually stamped on a label. - c. Serial number of product. On boards, this number is usually stamped on the board. On other MCSD products, the serial number is usually stamped on a label. - d. Shipping and billing addresses. - If your Intel product warranty has expired, you must provide a purchase order number for billing purposes. - If you have an extended warranty agreement, be sure to advise the Hotline personnel of this agreement. Use the following numbers for contacting the Intel Product Service Hotline: #### **Telephone:** All U.S. locations, except Alaska, Arizona & Hawaii: (800) 528-0595 All other locations: (602) 869-4600 TWX Number: 910 - 951 - 1330 Always contact the Product Service Hotline before returning a product to Intel for repair. You will be given a repair authorization number, shipping instructions, and other important information which will help Intel provide you with fast, efficient service. If you are returning the product because of damage sustained during shipment or if the product is out of warranty, a purchase order is required before Intel can initiate the repair. In preparing the product for shipment to the Repair Center, use the original factory packing material, if possible. If this material is not available, wrap the product in a cushioning material such as Air Cap TH-240, manufactured by the Sealed Air Corporation, Hawthorne, N.J. Then enclose in a heavy duty corrugated shipping carton, and label "FRAGILE" to ensure careful handling. Ship only to the address specified by Product Service Hotline personnel. ### 5-3. REPLACEMENT PARTS A complete list of replacement parts is provided in Table 5-1. This list provides the part number, manufacturer, description and quantity of the item. Notice that each item is referenced in the parts location diagram. Table 5-2 provides the full name of the manufacturer which is abbreviated in Table 5-1. Some of the parts are available from any normal commercial source, and should be ordered by their generic description. These items are called out as CML, rather than listing a specific part number. Figure 5-1 shows the location of each iSBC 86/05 referenced part in Table 5-1. Figures 5-4 and 5-6 show the location of the iSBC 341 ROM Expansion Module parts and the iSBC 302 RAM Expansion Module parts. ### 5-4. SERVICE DIAGRAMS The following schematic diagrams are included in this chapter: Figure 5-3 iSBC 86/05 Board Figure 5-5 iSBC 341 ROM Expansion Module Figure 5-7 iSBC 302 RAM Expansion Module Notice that a functional description of each jumper connection on a particular schematic sheet is referenced to the left of the fold out sheet. The schematic diagrams are current when the manual is printed. However, minor revisions to the diagrams may occur between manual printings. Therefore, Intel provides photocopies of the current Service Information iSBC 86/05 schematic diagrams with the board, when it is shipped from the factory. These diagrams should be inserted into this manual for future reference. In most instances, the diagrams shipped with the board will be identical to those printed in the manual. ### 5-5. INTERNAL SIGNALS Internal board signals which traverse from one sheet to another in Figure 5-3 are identified by a single or double alpha character within a box (e.g., $\boxed{G}$ $\boxed{AN}$ ). The signal mnemonic is shown adjacent to the boxed character, along with the source or destination sheet number. Signals coming into the sheet are shown on the left side of the diagram. Conversely, signals leaving the sheet are shown on the right side. To follow a signal from one sheet to another, read the sheet number and boxed character, then look for the same boxed character on the indicated sheet. For example, if you are going to trace the path of MRDC/ when it exits sheet 4, the first step would be to turn to the indicated sheet. Since MRDC/ will be entering sheet 6, as indicated on sheet 4 look for the BH symbol on the left side of the sheet. Notice that the inputs on the sheet also list the source sheet number (sheet 4 in this example). Each signal will keep the same boxed character throughout Figure 5-3. This will enable you to trace the signal to any sheet with minimal effort. The internal board signal mnemonics are listed and defined in Table 5-3. The signals are listed according to boxed code alphabetical order. Signals which do not have boxed codes are either board inputs or outputs. These signals are described in Chapter 2. ### 5-6. JUMPER LOCATIONS Jumper post locations are shown in Figure 5-1. This drawing is provided for use as a quick reference in locating the physical location of a jumper post on the iSBC 86/05 board. Jumper locations are also listed on each schematic sheet, with a brief description of the jumper's function. Table 5-1. iSBC 86/05™ Replacement Parts List | Reference<br>Designator | Description | Mfr Part<br>No. | Mfr<br>Code | Qty | |------------------------------|------------------------------------------|-----------------|-------------|-----| | 5-1 | iSBC 86/05 Single Board Computer | 142879-002 | INTEL | 1 | | C1-6, 8-11, 14, 16-31, | 0 | 0.00 | | | | 33-44, 49-50, 52, 57 | Capacitor, cer. 0.1µf, 50V +80-20% | OBD | COML | 43 | | C12, 15, 32 | Capacitor mica 10pf, 500V 5% | OBD | COML | 3 | | C13, 45, 46, 54, 55 | Capacitor, cer. 10µf, 10V 20% | OBD | COML | 5 | | C47 | Capacitor, tant. 6.8µf, 35V 20% | OBD | COML | 1 | | C53, 56 | Capacitor, tant. 22µf, 15V, 10% | OBD | COML | 2 | | CR1, 2 | Diode, 1N 4148 | OBD | COML | 2 | | DS1 | Diode, LED, red low profile | 521-9180 | DIALIGHT | 1 | | J3, 4 | iSBX connector, 44-pin | 68-369 | VIKING | 2 | | J5, 6, 7 | Socket (20-pin strip) | 7195-295-5 | EMC | 1 | | R1, 10, 14,<br>17-19, 31, 32 | Resistor, 10K ohm, 1/4W, 5% | OBD | COML | 8 | | R2 | Resistor, 220K ohm, ¼W, 5% | OBD | COML | 1 | | R3-5, 7, 12, 26 | Resistor, 1K ohm, ¼W, 5% | OBD | COML | 6 | | R6, 11, 13, 16, 25, 30 | Resistor, 5.6K ohm, ¼W, 5% | OBD | COML | 6 | | R8, 29 | Resistor, 560 ohm, ¼W, 5% | OBD | COML | 2 | | R9, 20 | Resistor, 100K ohm, ¼W, 5% | OBD | COML | 2 | | R33, 34 | Resistor, 510 ohm, ¼W, 5% | OBD | COML | 2 | | RP1 | Resistor pack, 10K ohm, 6-pin, .75W 2% | OBD | | | | RP2 | Resistor pack, 10k ohm, 10-pin, 1.25W 2% | | COML | 1 | | RP3 | Resistor pack 1K ohm, 14-pin, 1.5W 2% | OBD | COML | 1 | | u1, 18, 36 | 1 | OBD | COML | 1 | | | NAND gate, 2 input | 74LS00 | TI | 3 | | U2, 28 | AND gate, 2 input | 74LS08 | TI | 2 | | U3, 55 | OR gate, 2 input | 74S32 | <u>Ti</u> | 2 | | U4 | Flip-flop, D-type | 74S175 | TI | 1 | | U5 | Multivibrator, mono. retrig. | 74LS123 | TI | 1 | | U6 | Inverter | 74LS04 | TI | 1 | | U7, 49, 64, 65 | Bus Transceiver | 8287 | INTEL | 4 | | U12 | Counter, sync. 4-bit | 74S163 | TI | 1 | | U13 | Counter, sync. 4-bit | 74LS163 | TI | 1 | | U14 | Line Receiver | 75188N | TI | 1 | | U15 | Line Receiver | 75189AN | TI | 1 | | U16, 17 | Clock Generator/Driver | 8224 | INTEL | 2 | | U19, 39 | NAND gate, 3 input | 74S10 | TI | 2 | | U20 | Flip-flop, D-type | 74LS74 | TI | 1 | | U21 | Prog Interrupt Controller | 8259A | INTEL | 1 | | U22 | Prog Peripheral Inteface | 8255A-5 | INTEL | 1 | | U23 | Prog Interval Timer | 8253-5 | INTEL | 1 | | U24 | Prog Comm. Interface | 8251A | INTEL | 1 | | U25, 48 | Bus Transceiver | 8286 | INTEL | 2 | | U26, 41 | Decoder, 3 to 8 | 74S138 | TI | 2 | | J27 | NOR gate, 2 input | 74S02 | TI | 1 | | J29, 38 | Inverter | 74S04 | TI | 2 | | J30, 50 | NAND gate, 2 input | 74LS00 | TI | 2 | | J31 | Bus Driver | DM8097N | NSC | 1 | | U32 | Microprocessor, 16-bit | 8086-2 | INTEL | 1 | | U36 | NOR gate, 5 input | 74S260 | TI | 1 | | U40, 54 | Decoder, 2 to 4 | 74S139 | TI | 2 | Service Information iSBC 86/05 Table 5-1. iSBC 86/05™ Replacement Parts List (Continued) | Reference<br>Designator | Description | Mfr Part<br>No. | Mfr<br>Code | Qty | |-------------------------|--------------------------------|-----------------|-------------|-----| | U42 | Inverter, OC High Voltage | 7406 | TI | 1 | | U43 | Flip-Flop, JK, Neg. Edge Trig. | 74S112 | TI | 1 | | U44, 59 | Bus Controller | 8288 | INTEL | 2 | | U45 | Clock Generator & Driver | 8284A | INTEL | 1 | | U46, 51, 68 | Latch, D-type | 74\$373 | TI | 3 | | U47, 56, 74 | AND gate, 2 input | 74S08 | TI | 3 | | U52, 53, 70, 71 | RAM, static 4K x 4 | 2168R | INTEL | 4 | | U57 | NAND buffer, 2 input | 74S37 | TI | 1 | | U58 | Bus Arbiter | 8289 | INTEL | 1 | | U60, 62, 63 | Buffer/Driver/Receiver | 74S240 | TI | 3 | | U61 | Buffer/Driver/Receiver | 74LS240 | TI | 1 | | U72 | Pre-programmed PROM (I/O) | 143635-001 | INTEL | 1 | | U73 | Pre-programmed PROM (Memory) | 143636-001 | INTEL | 1 | | XU7 | Socket, 20-pin DIP | DILB20P-108 | BURNDY | 1 | | XU8-11 | Socket, 14-pin DIP | DILB14P-108 | BURNDY | 4 | | XU32 | Socket, 40-pin DIP | 540-AG11D | AUGAT | 1 | | XU33, 34, 66, 67 | Socket, 28-pin DIP | 528-AG37D | AUGAT | 4 | | XU35 | Socket, 14-pin DIP | 514-AG37D | AUGAT | 1 | | XU52, 53, 70, 71 | Socket, 20-pin DIP | 520-AG37D | AUGAT | 2 | | Y1 | Crystal, 19.6608 MHz | OBD | CRYSTEK | 1 | | Y2 | Crystal, 15 MHz | M15A | CRYSTEK | 1 | | U3 | Crystal, 24 MHz | OBD | CRYSTEK | 1 | | | Plug, shorting, 2 position | 530153-2 | AMP | 30 | | _ | Plug, shorting, U35 | 8136-475G1 | AUGAT | 3 | Table 5-2. Manufacturers Names | Mfr. Code | Manufacturer | | |-----------|------------------------------------|--| | AMP | AMP Incorporated | | | AUGAT | Augat Incorporated | | | BURNDY | Burndy Corporation | | | CRYSTEK | Crystek Crystals Corporation | | | DIALIGHT | Dialight Corporation | | | EMC | EMC Controls Incorporated | | | NSC | National Semiconductor Corporation | | | TI | Texas Instruments Incorporated | | | VIKING | Viking Connectors Incorporated | | NOTE: OBD = Order by description; CML = Any commercial source iSBC 86/05 Service Information Table 5-3. List of Internal Signal Mnemonics | Code | Mnemonic | Description | |----------|--------------|----------------------------------------------| | A | BUS AEN/ | Bus address enable | | B | Not Used | 240 4447000 0114010 | | C | Not Used | · | | D | ON BD ADR/ | On-board address | | | | | | E | INTA LOCK/ | Interrupt acknowledge lock | | F | TEST/ | Test input to 8086, from parallel interface | | G | INTR | Interrupt request input to 8086 | | H | NMI | Non-maskable input to 8086 | | l l | RST/ | Inverted RESET | | J | RST | RESET | | K | LOCK/ | Bus lock from 8086 | | L | BHE/S7/ | Local bus high/status bit 7 output from 8086 | | М | A19/S6 | Address/status bit output from 8086 | | N | A18/S5/ | Address/status bit output from 8086 | | lo | A17/S4 | Address/status bit output from 8086 | | P | A16/S3 | Address/status bit output from 8086 | | Q | AD0-AD15 | Internal data/address bus lines | | R | S2/ | Status bit output from 8086 | | S | S1/ | Status bit output from 8086 | | T | S0/ | Status bit output from 8086 | | ľυ | ALE | Address latch enable output from 8086 | | | | · · | | l V | BHE/ | Local bus high enable | | W | A0-A19 | Internal extended address bus lines | | X | W/R | Write enable signal to RAM array | | Y | MEM/IO | Memory or I/O selector | | Z | D0-D7 | Low byte data lines | | AA | Not Used | | | AB | Not Used | | | AC | DEN | Data enable bit from 8288 | | AD | SYS CLK/ | Inverted 8MHz on-board clock from 8284 | | AE | MMPRES/ | Multimodule board present indicator | | AF | CLK | 8MHz on-board clock from 8284 | | AG . | RAMO HIGH/ | RAM array 0 high byte enable | | AH | RAM1 HIGH/ | RAM array 1 high byte enable | | 1 | RAMO LOW/ | | | Al | | RAM array 0 low byte enable | | AJ | RAM1 LOW/ | RAM array 1 low byte enable | | AK | PROM 0 LOW/ | PROM array 0 low byte enable | | AL | PROM 1 LOW/ | PROM array 1 low byte enable | | AM | PROM 2 LOW/ | PROM array 2 low byte enable | | AN | PROM 3 LOW/ | PROM array 3 low byte enable | | AO | PROM 0 HIGH/ | PROM array 0 high byte enable | | AP | PROM 1 HIGH/ | PROM array 1 high byte enable | | AQ | PROM 2 HIGH/ | PROM array 2 high byte enable | | AR | PROM 3 HIGH/ | PROM array 3 high byte enable | | AS | 8251A CS/ | PCI (USART) chip select | | AT | 8253A CS/ | PIT (Interval Timer) chip select | | AU | 8255A CS/ | PPI (Parallel Port) chip select | | AV | 8259A CS/ | PIC (Interrupt Controller) chip select | | AW | SBX2 CS0/ | Multimodule 1, chip select 0 | | AX | SBX2 UCS1/ | Unqualified chip select 1 | | AY | SBX1 CS0/ | Multimodule 1, chip select 0 | | | | Unqualified chip select 1 | | AZ<br>DA | SBX1 UCS1/ | | | BA | BCLK | Multibus clock | | BB | OVERRIDE/ | Multibus override | | BC | MCLK/ | iSBX Multimodule clock (same as BCLK/) | | BD | Not Used | | | BE | INTA/ | Interrupt Acknowledge | | BF | IORC/ | I/O Read Command from 8288 | | BG | AIOWC/ | Advanced I/O write command from 8288 | | J BH | MRDC/ | Memory read command from 8288 | | Ві | AMWTC/ | Advanced memory write command from 8288 | | BJ | DT/R | Data transmit/receive signal from 8288 | | BK | ALE/ | Address Latch Enable from 8288 | | BL | Not Used | | | BM | Not Used | | | BN | PU1 | Pull-up resistor | | BO | INTA LOCK | Interrupt acknowledge lock | | 1 60 | INTA LOOK | Interrupt dentiowieuge look | Table 5-3. iSBC 86/05 Internal Signal Mnemonics (Continued) | Code | Mnemonic | Description | |------|--------------|---------------------------------------| | ВР | 59 INTA/ | Interrupt acknowledge from PIC | | BQ | LOCAL INTA2 | Local interrupt acknowledge | | BR | MWAIT2/ | iSBX Multimodule 2 wait signal | | BS | MWAIT1/ | iSBX Multimodule 1 wait signal | | BT | RAM/PROM | RAM or PROM select from memory decode | | BU | BUSY/ | Memory busy | | BV | RDY/ | Memory ready | | BW | Not Used | | | BX | EXT CLK/ | External (off-board) clock for PIT | | BY | GATE0 CNTRL | Gate 0 line for PIT | | BZ | GATE1 CNTRL | Gate 1 line for PIT | | CA | STXD | Secondary Transmit data output | | CB | SITX | Serial Interface Transmit Interrupt | | CC | SIRX | Serial Interface Receive Interrupt | | CD | Not Used | | | CE | TIMERO INTR | PIT output 0 to PIC | | CF | TIMER1 INTR | PIT output 1 to PIC | | CG | PA INTR | Parallel port "A" interrupt to PIC | | CH | CB INTR | Parallel port "B" interrupt to PIC | | CI | BUS INTR OUT | Multibus interrupt output | | CJ | NMI MASK/ | Non-maskable interrupt mask | | CK | SBX2 INT0 | Multimodule 2, interrupt 0 | | CL | SBX2 INT1 | Multimodule 2, interrupt 1 | | CM | SBX1 INT0 | Multimodule 1, interrupt 0 | | CN | SBX1 INT1 | Multimodule 1, interrupt 1 | | CO | 59 DEN/ | Data bus enable from PIC | | SS/ | PLC | Power Line Clock from power supply | | UU | PU2 | Pull-up resistor number 2 | | XX | I/O CS/ | I/O data bus enable | | ZY | BUS INTA/ | Multibus interrupt acknowledge | | ZZ | BUS LOCK/ | Multibus lock | Figure 5-1. iSBC 86/05™ Board Parts Location Drawing Figure 5-2. iSBC 86/05™ Board Jumper Post Location Drawing Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 1 of 10) Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 2 of 10) Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 3 of 10) Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 4 of 10) Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 5 of 10) Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 6 of 10) Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 7 of 10) iSBC 86/05 Service Information Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 8 of 10) Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 9 of 10) Figure 5-3. iSBC 86/05™ Board Schematic Diagram (Sheet 10 of 10) "Service Information" chapter for details. may have been revised. See CAUTION: These schematic diagrams Figure 5-4. iSBC 341™ ROM Expansion Module Parts Location Drawing "Service Information" chapter for details. CAUTION: These schematic diagrams may have been revised. See Figure 5-5. iSBC 341™ ROM Expansion Module Schematic Diagram revised. See "Service Information" chapter for details. Figure 5-6. iSBC 302™ RAM Expansion Module Parts Location Drawing CAUTION: These schematic diagrams Figure 5-7. iSBC 302™ RAM Expansion Module Schematic Diagram CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details. # APPENDIX A TELETYPEWRITER MODIFICATIONS ### A-1. INTRODUCTION This appendix provides information required to modify a Model ASR-33 Teletypewriter for use with certain Intel iSBC 80 computer systems. ## A-2. INTERNAL MODIFICATIONS Hazardous voltages are exposed when the top cover of the teletypewriter is removed. To prevent accidental shock, disconnect the teleprinter power cord before proceeding beyond this point. Remove the top cover and modify the teletypewriter as follows: - a. Remove blue lead from 750-ohm tap on current source resistor, reconnect this lead to 1450-ohm tap. (Refer to figures A-1 and A-2.) - b. On terminal block, change two wires as follows to create an internal full-duplex loop (refer to figures A-1 and A-3): - 1. Remove brown/yellow lead from terminal 3; reconnect this lead to terminal 5. - 2. Remove white/blue lead from terminal 4; reconnect this lead to terminal 5. - c. On terminal block, remove violet lead from terminal 8; reconnect this lead to terminal 9. This changes the receiver current level from 60 mA to 20 mA. A relay circuit card must be fabricated and connected to the paper tape reader drive circuit. The relay circuit card to be fabricated requires a relay, a diode, a thyractor, a small 'vector' board for mounting the components, and suitable hardware for mounting the assembled relay card. A circuit diagram of the relay circuit card is included in figure A-4; this diagram also includes the part numbers of the relay, diode, and thyractor. (Note that a 470-ohm resistor and a 0.1 F capacitor may be substituted for the thyractor.) After the relay circuit card has been assembled, mount it in position as shown in figure A-5. Secure the card to the base plate using two self-tapping screws. Connect the relay circuit to the distributor trip magnet and mode switch as follows: - a. Refer to figure A-4 and connect a wire (Wire 'A') from relay circuit card to terminal L2 on mode switch. (See figure A-6.) - b. Disconnect brown wire shown in figure A-7 from plastic connector. Connect this brown wire to terminal L2 on mode switch. (Brown wire will have to be extended.) - c. Refer to figure A-4 and connect a wire (Wire 'B') from relay circuit board to terminal L1 on mode switch. # A-3. EXTERNAL CONNECTIONS Connect a two-wire receive loop, a two-wire send loop, and a two-wire tape reader control loop to the external device as shown in figure A-4. The external connector pin numbers shown in figure A-4 are for interface with an RS232C device. ### A-4. iSBC 530 TTY ADAPTER The iSBC 530 TTY adapter, which converts RS232C signal levels to an optically isolated 20 mA current loop interface, provides signal translation for transmitted data, received data, and a paper tape reader relay. The iSBC 530 TTY adapter interfaces an Intel iSBC 80 computer system to a teletypewriter as shown in figure A-8. The iSBC 530 TTY adapter requires +12V at 98 mA and -12V at 98 mA. An auxiliary supply must be used if the iSBC 80 system does not supply this power. A schematic diagram of the iSBC 530 TTY adapter is supplied with the unit. The following auxiliary power connector (or equivalent) must be procured by the user: Connector, Molex 09-50-7071 Pins, Molex 08-50-0106 Polarizing Key, Molex 15-04-0219 Figure A-1. Teletype Component Layout Figure A-2. Current Source Resistor Figure A-3. Terminal Block Figure A-4. Teletypewriter Modifications Figure A-5. Relay Circuit Figure A-6. Mode Switch Figure A-7. Distributor Trip Magnet Figure A-8. TTY Adapter Cabling # APPENDIX B DECODE PROM MEMORY MAPS ### **MEMORY DECODE PROM (U73)** The iSBC 86/05 board utilizes one Intel pre-programmed PROM in the memory decode circuitry. Decode PROM operation is discussed in sections 4-5 and 4-6 of the text. Table B-1 is the PROM memory map for the memory decode PROM. ### I/O DECODE PROM (U72) The iSBC 86/05 board utilizes one Intel pre-programmed PROM in the I/O decode circuitry. Decode PROM operation is discussed in sections 4-5 and 4-7 of the text. Table B-2 is the PROM memory map for the I/O decode PROM. Table B-1. Memory Decode PROM (U73) Map Part No. 143636-001 ``` 000 04 04 04 04 04 04 04 04 04 04 04 04 04 04 04 04 010 04 04 04 04 04 04 04 04 04 04 04 04 04 04 04 04 020 05 05 05 0.5 05 05 05 05 0F 0F 0F 0F 0F OF 0F 0F 030 05 05 05 05 05 05 05 05 0F 0F 0F 0F 0F 0F 0F 0F 040 0F 0F 0F 0F 0F 0F 0F 0F 0F OF 0F 0F 0F OF 0F 0F 050 0F 0F 0F 0F 0F 0F 0F OF 0F 0F 0F 0F 0F 0F 0F 0F 060 0F 070 0F 080 0F 090 0F 0 A O 0F 0F 0F 0F 0F 0F 0F OF 0F 0F 0F 0F 0F 0F 0F 0F 0B0 0F 0C0 0F 0D0 0F 0 E O 0F 0 F' O 0F 100 0F 110 0F 120 0F 130 0F 140 0F 150 0F 0F 0F 0F 0F 0F 0F 0F OF 0F OF 0F OF 0F 0F 0F 160 0F 0F 0F 0F 0F 0F 0F 0F OF 0F 0F 0F 0F 0F 0F 0F 170 0F 180 0F 0F 0F 0F 0F 0F 0F OF 0F 0F 0F 0F 0F 0F 0F 0F 190 0F 1A0 ·0F 0F 1B0 OF 0F OF 0F 0F 1C0 0F 0F 0F 0F 0F 0F 0F 0F OF 0F 0F 0F 0F 0F 0F OF 1D0 0F 1E0 0F 1F0 0F ``` (continued) Table B-1. Memory Decode PROM (U73) Map Part No. 143636-001 (Continued) ``` 0F 0F 0F OF OF OF OF OF 02 OF 0F 0F 0F 02 OF 200 0F 02 0F 210 02 OF 0F 02 0F 0F 0F 220 02 0F 0F 0F 0F 0F 0F 02 0F 0F 0F 0F 230 02 0F 02 0F 0F 0F 0F 0F 0F 0F 02 240 0F 0F 0F 0F 0F 0F 0F 0F 0F 02 0F 0F 0F 02 0F 0F 250 0F 0F 0F OF 0F 0F 0F 0F 02 0F 0F 0F 02 0F 0F 0F 260 0F 0F 02 0F 270 02 0F 0F 0F 0F 0F 0F 0F 0F 0F 03 0F 0F 0F 0F 0F 03 0F 0F 280 0F 0F 0F 0F 03 0F 0F 0F 0F 0F 0F 0F 0F 290 03 0F 03 2A0 03 0F 03 0F 0F 0F 03 0F 0F 0F 0F 0F 0F 2B0 0F 03 2C0 03 0F 0F 0F 0F 0F 0F 0F 0F 03 0F 0F 0F 0F 0F 0F 03 2D0 0F 0F 03 0F 2E0 03 0F 0F 0F 0F 0F 0F 0F 0F 03 0F 0F 0F 0F 0F 2F0 03 0F 0F 0F 0F 02 0F 0F 00 0F 00 0F 0F 300 00 02 0F 0F 00 0F 0F 00 0F 0F 00 02 0F 0F 02 0F 0F 00 0F 0F 310 00 0.0 0F 0F 0F 02 0F 0F 02 0F 0F 00 0F 0F 0F 00 320 00 0F 00 0F 0F 0F 0F 00 0F 0F 0F 00 02 0F 0F 02 330 00 0F 0F 0F 0F 00 03 0F 0F 00 0F 0F 0F 00 340 00 03 0F 03 0F 0F 00 0F 0F 0F 03 0F 0F 0F 00 0F 0F 00 350 00 0F 03 0F 0F 00 0F 0F 0F 0F 0F 00 360 0F 0F 00 00 03 0F 0F 00 0F 0F 0F 0F 00 03 0F 00 0F 0F 370 00 03 0F 0F 0F 0F 01 00 01 00 02 00 0F 0F 380 01 00 02 0F 01 0F 0F 02 0F 01 00 0F 01 00 390 01 00 02 0F 01 00 0F 00 0F 0F 0F 01 0F 01 00 0F 0F 01 00 0.3 00 03 3A0 01 00 0F 0F 00 0F 0F 01 00 03 0F 01 03 0F 01 3B0 01 00 0.0 0F 02 00 0F 01 01 00 02 01 01 01 01 01 00 01 3C0 0F 01 01 00 03 01 01 00 0F 00 01 01 3D0 01 01 00 03 01 00 01 01 01 00 01 01 01 01 01 00 3E0 01 01 00 01 01 01 01 01 01 01 01 01 01 01 01 3F0 01 01 01 01 01 ``` Table B-2. I/O Decode PROM (U72) Map Part No. 143635-001 ``` 000 06 0F 010 06 0F 06 0F 06 0F 06 0F 06 0F 0.6 0F 06 0F 06 0F 020 06 0F 06 0F 07 0F 07 0F 06 0F 06 0F 07 0F 07 0F 030 06 0F 06 0F 07 0F 07 0F 06 0F 06 0F 07 0F 07 0F 040 04 0F 04 0F 0F 0F 0F 0F 0F 0F 0F 0F 04 0F 04 0F 050 04 0F 04 0F 0F 0F 0F 0F 0F 0F 0F 04 0F 0F 04 OF 060 04 0F 04 0F 0F 0F 0F 0F 0F 0F 0F 0F 05 0F 05 0F 070 04 0F 04 0F 0F 0F 0F 0F 0F 0F 0F 0F 05 0F 05 0F 080 03 03 03 03 03 03 03 03 03 03 03 03 03 03 03 03 090 02 02 02 02 02 02 02 02 02 02 02 02 02 02 02 02 0A0 01 01 01 01 01 01 01 01 01 01 01 01 01 01 01 01 0B0 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0.0 0C0 0F 0D0 0F 0F 0F 0F 0F 0F 0F OF 0F 0F 0F 0F 0F 0F 0F 0F 0E0 0F OFO OF 0F 100 0F 110 0F 120 0F 130 0F 140 0F OF 0F 0F 150 0F 160 0F OF 0F 0F 170 0F 180 0F 190 0F 1A0 0F OF 1B0 0F 100 OF 0F 1D0 0F 1E0 0F 1F0 0F ``` (Continued) Table B-2. I/O Decode PROM (U72) Map Part No. 143635-001 (Continued) ``` 0F 0F 0F 0F 0F OF OF OF OF 07 0F 07 0F 200 07 0F 07 0F 0F 0F 07 0F 07 0F 0F 0F 0F 0F 0F 0F 0F 07 210 07 0F 0F 0F 07 0F 0F 0F 0F 07 0F 0F 0F 0F 220 07 0F 07 0F 0F 0F 0F 0F 07 0F 07 0F 07 0F 0F 0F 0F 0F 07 230 0F 05 240 05 0F 0F 0F 0F OF 0F 0F 0F 0F 0F 0F 0F 0F 05 05 0F 250 0F 05 260 05 0F OF 0F 05 0F 05 270 0F 0F 0F OF 0F 280 0F 0F 0F 0F 0F OF 0F 0F 0F 0F 0F 0F 0 F 0F 0F 0F 0F 0F 290 0F 2A0 0F 2B0 0F 2C0 0F 2D0 0F 0F 0F OF 0F 2E0 0F 2F0 0F 300 0F OF 0F 0F 0F 0F 0F 310 0F 320 0F OF 0F 330 OF 0F 340 0F 350 0F 360 0F 0F 0F 0F OF 0F 370 0F 380 0F 0F 0F OF 0F 390 0F 0F 0F 0F 0F 0F 0 F 0F OF 0F 0F 0F 0F 0F 0F 0F 3A0 0F 3B0 OF 0F 3C0 OF 0F 3D0 0F 3E0 0F 3F0 0F ``` # REQUEST FOR READER'S COMMENTS Intel Corporation attempts to provide documents that meet the needs of all Intel product users. This form lets you participate directly in the documentation process. Please restrict your comments to the usability, accuracy, readability, organization, and completeness of this document. 1. Please specify by page any errors you found in this manual. 2. Does the document cover the information you expected or required? Please make suggestions for improvement. 3. Is this the right type of document for your needs? Is it at the right level? What other types of documents are needed? 4. Did you have any difficulty understanding descriptions or wording? Where? 5. Please rate this document on a scale of 1 to 10 with 10 being the best rating. NAME \_\_\_ \_\_\_\_\_ DATE\_\_\_\_ TITLE \_\_ COMPANY NAME/DEPARTMENT \_\_\_\_\_ ADDRESS \_\_\_\_\_ CITY \_\_\_\_ \_\_\_\_\_ STATE\_\_\_\_ ZIP CODE\_\_\_\_\_ Please check here if you require a written reply. ### WE'D LIKE YOUR COMMENTS . . . This document is one of a series describing Intel products. Your comments on the back of this form will help us produce better manuals. Each reply will be carefully reviewed by the responsible person. All comments and suggestions become the property of Intel Corporation. NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES # **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 79 BEAVERTON, OR POSTAGE WILL BE PAID BY ADDRESSEE Intel Corporation 5200 N.E. Elam Young Pkwy. Hillsboro, Oregon 97123 O.M.S. Technical Publications INTEL CORPORATION, 3065 Bowers Avenue, Santa Clara, CA 95051 (408) 987-8080 Printed in U.S.A.