**METRIC** # VANGUARD I (10 MB) REMOVABLE CARTRIDGE DISK SYSTEM INSTALLATION AND MAINTENANCE MANUAL ### PERKIN-ELMER **Computer Systems Division** 2 Crescent Place Oceanport, N.J. 07757 ### PAGE REVISION STATUS SHEET ### PUBLICATION NUMBER 47-015 TITLE Vanguard I (10MB) Removable Cartridge Disk System Installation and Maintenance Manual REVISION R00 DATE December 1980 | PAGE | REV. | DATE | PAGE | REV. | DATE | PAGE | REV. | DATE | |-----------------------------------------|------|-------|------|------|------|------|------|------| | i/ii<br>iii | R00 | 12/80 | | | | | | | | thru<br>v/vi | R00 | 12/80 | | | | | | | | 1-1/<br>1-2 | R00 | 12/80 | | | | | | , | | 2-1<br>thru<br>2-5/<br>2-6 | R00 | 12/80 | | | | · | | | | thru<br>3-35/<br>3-36 | R00 | 12/80 | | | | | | | | Index-l<br>thru<br>Index-4 | | 12/80 | | | | | | | | 02-708C<br>Informa<br>Drawing<br>1 of 1 | tion | 11/80 | | | | | | | | 02-263D<br>Function<br>Schemat<br>1-6 | nal | 5/79 | | | | | | | | 35-438E<br>Assembly<br>1 of 1 | 03 | 5/79 | | | | | | | | | | | | | | | | | | | | | | | | | ÷ | | | | | | | | | | | | #### PREFACE This manual provides the required information to install and configure the Perkin-Elmer Vanguard I (10 Mb) Removable Cartridge Disk System. Chapter 1 contains a general description of the system. Chapter 2 describes the installation of the system, including configuration specifications. Power requirements are also contained in this chapter. Chapter 3 discusses the operation, programming instructions, and a detailed schematic analysis of each major section in the system. A mnemonics list is located at the end of the chapter. The readership level of this manual is geared to the people who require information to install and perform maintenance on the system assemblies. The following publications provide additional information on the Perkin-Elmer Vanguard I (10 Mb) Removable Cartridge Disk System: - Common 2.5 and 10 Megabyte Disk Test Program, Publication Number 06-173 - Common 2.5 and 10 Megabyte Disk Formatter Test Program, Publication Number 06-251 - Vanguard I Vendor Operation and Maintenance Manual, Vol. I Publication Number 29-738 - Vanguard I Vendor Operation and Maintenance Manual, Vol. II, Publication Number 29-739 - 2.5 and 10 Megabyte Removable Cartridge Disk Programming Manual, Publication Number 29-454 47-015 R00 12/80 ### TABLE OF CONTENTS | PREFACE | • | • • | • • | • | • | • | • | • * | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | i/ii | |---------|---|------------|------------|-------|-----|------------|-----|-----|-------------|-----|-----|-----|-----|-----|---|------------|-----|---|---|---|---|---|---|---------| | CHAPTER | 1 | GEN | ERA | LI | DES | SCR | II | PTI | 0 | N | • | • | • | • | • | • | • | • | • | • | • | • | • | 1-1/1-2 | | 1.1 | | INT | ROD | UCI | ric | N | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 1-1/1-2 | | CHAPTER | 2 | INS | TAL | LAI | ric | N | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 2-1 | | 2.1 | | MEC | H A N | IC! | ĄL | AS | SI | EMB | L | Y | • | • | • | • | • | • | • | • | • | • | • | • | • | 2-1 | | 2.2 | | AC | POW | ER | RE | EQU | II | REM | E | NT: | 5 | • | • | • | • | • | • | • | • | • | • | • | • | 2-1 | | 2.3 | | UNP | A C K | ING | ; I | NS | TI | RUC | T. | [0] | NS | • | • | • | • | , <b>•</b> | | • | • | • | • | • | • | 2-1 | | 2.4 | | MOU | NTI | NG | IN | ISI | 'RI | UCI | <b>'</b> I( | ON: | 3 | • | • | • | • | • | • | • | • | • | • | • | • | 2-1 | | 2.5 | | | | | | | | | | | | | | | | | | | • | • | • | • | • | 2-1 | | 2.5.1 | | Con | | ura | ati | Lon | ì | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 2-2 | | 2.5.2 | | 1x2<br>Con | Rei | | | | | | | | _ | | | | _ | - | | | | | | | | 2-2 | | 2.5.3 | | 1 x 3 | Re | m o t | val | <b>1</b> e | • ( | Car | t | ric | ige | • 1 | Dis | s k | S | y s t | ter | n | | | | | - | | | 2.5.4 | | | fig<br>Re: | | | | | | | | | | | | | | | | • | • | • | • | • | 2-3 | | | | | fig | | | | | | | | | | | | | | | | • | • | • | • | • | 2-3 | | 2 • 6 | | CAB | LES | • | • | • | • | • | • | • | • | • | • | ÷ | • | • | • | • | • | • | • | • | • | 2-4 | | 2.7 | | TES | TINC | 3 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 2-4 | | 2.8 | | DEV | ICE | A D | DR | ES | S | ST | R. | PI | PIN | G | • | • | • | • | • | • | • | • | • | • | • | 2-5/2-6 | | 2•9 | | ADJ | USTI | MEN | TS | ; | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 2-5/2-6 | | 2•10 | | MAI | NTE | n A n | CE | ; | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 2-5/2-6 | | CHAPTER | 3 | OPE | RATI | ION | Ī | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 3-1 | | 3.1 | | INT | RODI | UCI | 'IO | N | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | 3-1 | | 3.2 | | SCO | PE | | | | | | _ | | | _ | | | | | | _ | | | _ | | | 3-1 | ### TABLE OF CONTENTS (Continued) | 3.3 | SYSTE | em i | BLOC | K | DI | AG | RA | M | • | • | • | • | • | • | • | • | • | • | • | • | • | 3-1 | |----------|-------|--------|------------------|-----|-----|----|-----|-------------|-----|-----|----|----|-----|---|---|---|---|---|---|---|-------|-------| | 3.4 | PROGR | RAMI | MTNG | : т | NS | тR | UC | ŤΤ | ON | S | _ | | | | | | | | | | | 3-2 | | 3.4.1 | Contr | | | | | | | | | | | | | | | | | | | | | | | 3.4.2 | Contr | | | | | | | | | | | | | | | | | | | | | | | | Contr | | | | | | | | | | | | | | | | | | | | | | | 3.4.3 | | | | | | | | | | | | | | | | | | | | | | | | 3.4.4 | Contr | | | | | | | | | | | | | | | | | | | | | | | 3.4.5 | Disk | | | | | | | | | | | | | | | | | | | | | | | 3.4.6 | Disk | | | | | | | | | | | | | | | | | | | | | | | 3.4.7 | Disk | | | | | | | | | | | | | | | | | | | | | | | 3.4.8 | Disk | Sta | atus | s D | ef | in | it | 10 | ns | 1 | • | • | • | • | • | • | • | • | • | • | • | 3-9 | | 3.5 | FUNCI | IOI | NAL | sc | ΗE | MA | TI | C | AN | ΑL | YS | IS | ; | | • | | • | • | | | • | 3-10 | | 3.5.1 | Intro | | | | | | | | | | | | | | | | | | | | | | | | Compu | | | | | | | | | | | | | | | | | | | | | | | 3.5.2.1 | Contr | | | | | | | | | | | | | | | | | | | | | | | 3.5.2.2 | File | . O 1. | 1 2 2 2<br>T C T | nu | u L | -2 | a c | 12.1<br>12. | 1. | • ~ | • | • | • | | • | • | • | • | • | • | • | 3-11 | | | | | | | | | | | | | | | | | | | | | | | | | | 3.5.2.3 | Sense | | | | | | | | | | | | | | | | | | | | | | | 3.5.2.4 | Seek | | | | | | | | | | | | | | | | | | | | | | | 3.5.2.5 | Illeg | | | | | | | | | | | | | | | | | | | | | | | 3.5.2.6 | Inter | | | | | | | | | | | | | | | | | | | | | | | 3.5.2.7 | Disab | | | | | | | | | | | | | | | | | | | | | | | 3.5.2.8 | File | | | | | | | | | | | | | | | | | | | | | | | 3.5.2.9 | Inter | | | | | | | | | | | | | | | | | | | | | | | 3.5.3 | Data | Tra | ansf | er | • | • | • | • | • | • | • | • | • . | • | • | ė | • | • | • | • | • | 3-15 | | 3.5.3.1 | Data | Co | ntro | 11 | er | C | om | ma | nd | S | • | • | • | • | • | • | • | • | • | ٠ | • | 3-15 | | 3.5.3.2 | Norma | 11 | Mode | · I | ns | tr | uc | ti | on. | s | • | • | • | • | • | • | ٠ | • | • | • | • | 3-15 | | 3.5.3.3 | Track | c Ac | ddre | ss | es | | | • | • | | • | • | • | | • | • | | • | | | | 3-15 | | 3.5.3.4 | Read | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.5 | Addre | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.6 | Read | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.7 | Longi | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.8 | Write | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.9 | Read | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.10 | | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.10 | Write | | | | | | | | | | | | | | | | | | | | | | | | Forma | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.12 | Multi | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.13 | Read | | | | | | | | | | | | | | | | | | | | | | | | Write | | | | | | | | | | | | | | | | | | | | | | | | Autom | | | | | | | | | | | | | | | | | | | | | | | | Bit a | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.17 | Track | | | | | | | | | | | | | | | | | | | | | | | 3.5.3.18 | Error | | | | | | | | | | | | | | | | | | | | | | | 3.6 | MNEMO | NIC | CS | | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | ٠ | 3-31 | | INDEX | | | • - | | _ | _ | _ | _ | _ | _ | | | _ | _ | | | | | | 7 | r n d | 102-1 | ### TABLE OF CONTENTS (Continued) ### FIGURES | Figure 2-1 | | |------------|----------------------------------------------------| | | Configuration 2-2 | | Figure 2-2 | Expansion Cable Connections 2-2 | | Figure 2-3 | | | | Configuration 2-3 | | Figure 2-4 | | | | Configuration 2-3 | | Figure 2-5 | | | | Configuration 2-4 | | Figure 3-1 | Simplified Block Diagram 3-1 | | Figure 3-2 | Sector Timing 3-16 | | Figure 3-3 | Address Read and Compare Timing 3-18 | | Figure 3-4 | | | Figure 3-5 | | | Figure 3-6 | Write and Write Format Timing 3-25 | | Figure 3-7 | Multisector Read and Read Format Timing 3-28 | | Figure 3-8 | Multisector Write and Write Format Timing • • 3-29 | | Figure 3-9 | Read and Write Gate On-Off Timing 3-30 | | | | | | TABLES | | TABLE 1-1 | REMOVABLE CARTRIDGE DISK SYSTEM | | | CONFIGURATIONS | | TABLE 2-1 | CABLES | | TABLE 3-1 | CONTROLLER COMMAND, STATUS, AND DATA BYTES 3-2 | | TABLE 3-2 | DISK COMMAND, STATUS, AND DATA BYTES 3-7 | | TABLE 3-3 | DATA LINE BITS 8 AND 9 | | | | | | DRAWINGS | | Informatio | n Drawing, Installation and Voltage | | | Vanguard T | # CHAPTER 1 GENERAL DESCRIPTION ### 1.1 INTRODUCTION The Perkin-Elmer Vanguard I (10 Mb) Removable Cartridge Disk System consists of a single 381 mm (15") controller, interconnecting cables, and from one to four disk drives. Table 1-1 describes the relationship between hardware-related product numbers and part numbers for different configurations of the removable cartridge disk system. TABLE 1-1 REMOVABLE CARTRIDGE DISK SYSTEM CONFIGURATIONS 1600 | MARKETING<br>NUMBER | PART<br>NUMBER | QUANTITY | CONTENTS | DESCRIPTION | |-------------------------------|----------------|-------------|-----------------------------------------------|--------------------------------------------------------------------------------| | M46-710<br>115 V<br>System | 02-708F01 | 1<br>1<br>1 | 35-438F01M01<br>17-278<br>27-121F01<br>27-056 | Controller<br>Main cable<br>10 Mb disk<br>(115 V, ±10%, 47-63 Hz)<br>Cartridge | | M46-712<br>115 V<br>Expansion | 02-709F01 | 1<br>1<br>1 | 27-121F01<br>17-279<br>27-056 | 10 Mb disk<br>(115 V, ±10%, 47-63 Hz)<br>Expansion cable<br>Cartridge | | M46-711<br>230 V<br>System | 02-708F02 | 1<br>1<br>1 | 35-438F01M01<br>17-278<br>27-121F02<br>27-056 | Controller Main cable 10 Mb disk (230 V, ±10%, 47-63 Hz) Cartridge | | M46-713<br>230 V<br>Expansion | 02-709F02 | 1<br>1<br>1 | 27-121F02<br>17-279<br>27-056 | 10 Mb disk<br>(230 V, ±10%, 47-63 Hz)<br>Expansion cable<br>Cartridge | ### CHAPTER 2 INSTALLATION ### 2.1 MECHANICAL ASSEMBLY The Perkin-Elmer Vanguard I (10 Mb) Removable Cartridge Disk System consists of a single 381 mm (15") printed circuit controller (35-438F01M01), interconnecting cables (17-278 or 17-279), and one to four disk drives. Mounting and voltage conversion instructions of the disk drive are shown in Information Drawing 02-708C12, which is provided in this manual. ### 2.2 AC POWER REQUIREMENTS All removable cartridge disk drives are normally equipped for 115 V $\pm 10\%$ , 47-63 Hz operation. A jumper plug change is required in the disk power supply, which is internal to the disk drive itself for operation with 230 V $\pm 10\%$ , 47-63 Hz. (Refer to Information Drawing 02-708C12.) Start-up current is 3.5 A for 24 seconds with a drop to 2.5 A when disk speed is attained. ### 2.3 UNPACKING INSTRUCTIONS There are no special unpacking instructions for the Perkin-Elmer Vanguard I (10 Mb) Removable Cartridge Disk System; however, caution should be taken when handling the disk drive after it has been uncrated. ### 2.4 MOUNTING INSTRUCTIONS The removable cartridge disk drive can be mounted in any standard 483 mm (19") Retma cabinet or rack. All necessary hardware is included for mounting the drive in a Perkin-Elmer rack. For mounting instructions and procedures, refer to Information Drawing 02-708C12 in this manual, and to Vendor Maintenance Manual, Publication Number 29-738. ### 2.5 SYSTEM CONFIGURATION The removable cartridge disk controller may be installed in any standard 381 mm (15") I/O slot of a Perkin-Elmer processor or expansion card file. Remove the RACKO/TACKO strap between backpanel terminals 122-1 and 222-1 at the controller location. The controller device addresses are normally wired for X'B6', X'C6', C'D6', X'E6', and X'F6'. The address strapping at the controller must be altered if other than the normal set is desired. ### 2.5.1 1x1 Removable Cartridge Disk System Configuration Figure 2-1 shows the configuration and interconnecting cable connections for a 1x1 removable cartridge disk system. Figure 2-1 1x1 Removable Cartridge Disk System Configuration ### 2.5.2 1x2 Removable Cartridge Disk System Configuration Figures 2-2 and 2-3 show the configuration and interconnecting cable connections for a 1x2 removable cartridge disk system. The terminator must be moved to the last disk drive. Figure 2-2 Expansion Cable Connections Figure 2-3 1x2 Removable Cartridge Disk System Configuration ### 2.5.3 1x3 Removable Cartridge Disk System Configuration Figures 2-2 and 2-4 show the configuration and interconnecting cable connections for a 1x3 removable cartridge disk system. The terminators must be removed from the first and second disk drives. Figure 2-4 1x3 Removable Cartridge Disk System Configuration ### 2.5.4 1x4 Removable Cartridge Disk System Configuration Figure 2-5 shows the configuration and interconnecting cable connections for a 1x4 removable cartridge disk system. The terminators must be removed from the first, second, and third disk drives. Figure 2-5 1x4 Removable Cartridge Disk System Configuration ### 2.6 CABLES There are two different cables for the system. The cables required are determined by the number of disk drives per system. (Refer to Table 2-1.) | DISK DRIVES PER SYSTEM | CABLES PER SYSTEM | PART NUMBER | |------------------------|-------------------|------------------| | 1 | 1 | 17-278 | | 2 | 1 1 | 17-278<br>17-279 | | 3 | 1 2 | 17-278<br>17-279 | | 4 | 1 3 | 17-278<br>17-279 | TABLE 2-1 CABLES ### 2.7 TESTING Load Test Program 06-173 and run the tests as described in Test Program Description $06-173\lambda15$ . ### 2.8 DEVICE ADDRESS STRAPPING The preferred addresses for the removable cartridge disk controller are X'B6', X'C6', X'D6', X'E6', and X'F6'. Wirewrap stakes are available on the controller for address strapping. Refer to Functional Schematic 02-263D08 for details. ### 2.9 ADJUSTMENTS There are five adjustments required on the controller. They are: - 1. read delay - 2. write delay - 3. guard delay - 4. write switching delay - 5. sector mark ### Adjustment procedures are: - Load Test Program 06-173 and run Test 8 (Spiral Data Test). Set the LOOP option to FFFF and turn off the Teletype while Test 8 is running. - 2. Adjust potentiometer R59, associated with the sector mark, for a time period of 5±1 microseconds (pin 5 of A56). - 3. Adjust potentiometer R61, associated with the read delay, for a time period of 65±4 microseconds (pin 6 of A97). - 4. Adjust potentiometer R63, associated with the write delay, for a time period of 36±2 microseconds (pin 6 of A95). - 5. Adjust potentiometer R79, associated with the guard delay, for a time period of $5\pm1$ microseconds (pin 13 of A139). - 6. Adjust potentiometer R66, associated with the write switching delay, for a time period of $6\pm1$ microseconds (pin 5 of $\lambda$ 107). Counterclockwise rotation of the shaft decreases the resistance of these potentiometers. ### 2.10 MAINTENANCE No maintenance is required on the controller; however, there is preventive maintenance required on the disk drive. Refer to the Vendor Maintenance Manual, Publication Number 29-738, for maintenance procedures. # CHAPTER 3 OPERATION ### 3.1 INTRODUCTION The controller, which is used on the SELCH bus, handles all communication between the processor and the disk drives. Each controller can support from one to four disk drives with overlapping Seek and Data Transfer. ### 3.2 SCOPE This chapter provides the information necessary to maintain the Perkin-Elmer Vanguard I (10 Mb) Removable Cartridge Disk Controller. Included in this chapter are a simplified block diagram, device address strapping, timing information, functional schematic analysis, and a mnemonics list. ### 3.3 SYSTEM BLOCK DIAGRAM A simplified block diagram of the system is shown in Figure 3-1. Figure 3-1 Simplified Block Diagram ### 3.4 PROGRAMMING INSTRUCTIONS Table 3-1 summarizes the controller status byte. TABLE 3-1 CONTROLLER COMMAND, STATUS, AND DATA BYTES | r | τ | · | r | г | r | , | T | T | | |----------------------------|--------------|----------------------|------------|------------|-----------|-----------|--------------|---------------------------|-----------------| | INST BIT | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | х | х | х | Х | 0 | 0 | 0 | 1 | READ | | | Х | Х | Х | Х | 0 | 0 | 1 | 0 | WRITE | | CMD | Х | х | Х | Х | 0 | 0 | 1 | 1 | READ<br>CHECK | | Chb | Х | Х | х | Х | 0 | 1 | 0 | 1 | READ<br>FORMAT | | | Х | Х | X | X | 0 | 1 | 1 | 0 | WRITE<br>FORMAT | | | Х | Х | Х | Х | 1 | X | Х | х | RESET | | · | | | HEAD | SECT | SECT | SECT | SECT | SECT | | | WD | 0 | 0 | 0/1 | 16 | 8 | 4 | 2 | 1 | | | WD | CYL<br>128 | CYL<br>64 | CYL<br>32 | CYL<br>16 | CYL<br>8 | CYL<br>4 | CYL<br>2 | CYL<br>1 | | | RD<br>(CONTROLLER<br>IDLE) | 0 | 0 | 0 | SECT<br>16 | SECT<br>8 | SECT<br>4 | SECT<br>2 | SECT<br>1 | | | SS | OVER-<br>RUN | ADDR<br>COMP<br>FAIL | DEF<br>TRK | O.A. | BSY | EX | CONT<br>IDLE | DATA<br>TRANSFER<br>ERROR | | X = Don't care ### 3.4.1 Controller Command Definitions The controller contains interrupt circuits which are always enabled; therefore, the standard Enable/Disable command bits are not used. READ Enables the controller to perform a normal data read. The Selector Channel must be set up prior to the command, the heads must be positioned, and the sector address must be loaded in the controller. The data transfer from the controller delays for at least 90 microseconds after a sector match. The Selector Channel must be started before this time. If the last sector read is not a complete sector, the Selector Channel terminates after the last byte is read into core, but the controller continues reading until the longitudinal parity error check word is verified, and then sets CONT IDLE. WRITE Enables the controller to perform a normal write. The Selector Channel must be set up prior to the command, the heads must be positioned, and sector address must be loaded into the controller. Data transfer to the controller is delayed for at least 90 microseconds after a sector match. The Selector Channel must be If the last sector started before this time. written is not a complete sector, the Selector Channel terminates after the last data byte is written. The controller, however, continues and fills the remainder of the sector with the last data byte, writes the longitudinal parity error check word, and then sets CONT IDLE. READ CHECK Causes the controller to perform an off-line read of a single sector. The Selector Channel is not used, but the heads must be positioned and the sector address must be loaded before this command is issued. While in the READ CHECK mode, no data is passed to the Selector Channel, but the disk interface cannot be used until this mode is terminated (Controller Idle=1). The OVERRUN, ADDR COMP FAIL, DEF TRK, CONT IDLE, and LONGITUDINAL PARITY ERROR status bits have the same meaning as in the normal read. An interrupt is generated when the READ CHECK is completed (CONT IDLE—1). The Selector Channel can be used following the issue of the READ CHECK command. WRITE FORMAT This command, together with the FORMAT switch in the controller ON position, permits writing into the header field of the sector. This is normally used only when performing a surface analysis of a new cartridge. Normally, $270_{10}$ bytes are written in the FORMAT mode. This includes the sync field, header field, gap, data field, and longitudinal parity error check word field, in that order. READ FORMAT This command, together with the FORMAT switch in the controller ON position, permits reading from the header field of the sector. This is normally used only when performing a surface analysis of a new cartridge. RESET This command disarms all the files, resets the Attention flip-flop, Mode flip-flop, Head Select flip-flop, Data Input Register, OVERRUN, ADDR COMP FAIL, DEF TRK, CYL OV, LONGITUDINAL PARITY ERROR and WPV, and sets CONT IDLE and controller BUSY. In addition, it terminates any data transfers in progress and inhibits writing. This command does not affect a SEEK in progress and is normally required to reset status bits. ### NOTE If a nonvalid command is issued to the controller, or a format command is issued when the controller format switch is in the nonformat mode, the controller status becomes busy until a reset command or a system clear is received. ### 3.4.2 Controller Read Data Definition This read data must be issued when CONT IDLE=1 and causes the sector byte of the previously selected disk to be returned to the processor. This sector byte may be changing at the time of the RD. For this reason, it is necessary to issue consecutive RDs and verify that the bytes are the same; if not, another RD must be issued. ### 3.4.3 Controller Write Data Definition This byte represents the starting sector and head address for a data transfer and must be loaded before every data transfer. Only sector addresses between zero and $23_{10}$ are valid. Any out-of-range sector address results in an OVERRUN status. ### 3.4.4 Controller Status Definitions Table 3-1 summarizes the controller status byte. OVERRUN ADDRESS COMPARE FAILURE This status bit is set only in the NORMAL READ, NCRMAL WRITE, or READ CHECK modes if the cylinder address, head, and sector bytes from the processor do not agree with the cylinder address, head, and sector read from the header. (Refer to Figure 3-1.) The cylinder address and sector are tested only on the first sector of a record. The head bit, however, is tested on each sector of a record. ADDRESS COMPARE FAILURE causes the READ/WRITE/READ CHECK to abort (no further data transfers occur). EX is set and an interrupt is generated when this bit gets set. This bit is reset by INITIALIZE or a command to the controller. DEF TRK This status bit is set only in the NORMAL READ, NORMAL WRITE, or READ CHECK modes when a data transfer is attempted on a sector which is flagged as defective (DEF TRK bit in the header field is set). The data transfer is aborted and DEF TRK sets EX and generates a SELCH interrupt. This bit is reset by INITIALIZE or by a command to the controller. This bit is tested on each sector of a record. CYL OV Cylinder Cverflow is set when a data transfer is attempted across a cylinder boundary (head 1, sector 23). CYL OV is reset by INITIALIZE or a command to the controller. In the latter case, CYL OV is reset while CONT IDLE is being set. BSY This status bit is used only by the SELCH and should be ignored by programmers. ΕX EXAMINE is active while any of the following bits are set: OVERRUN, ADDR COMP FAIL, DEF TRK, or CYL OV. EX, when set, causes a SELCH interrupt. CONTROLLER IDLE This bit is zero when a command is sent to the controller or when a SEEK or RESTORE command is being initiated on a disk. It is set when the operation is complete, or by INITIALIZE, COMMAND RESET, or OVERRUN. In the case of SEEK or RESTORE, it is reset for approximately 40 microseconds after receipt of the command. DATA TRANSFER ERROR This status indicates that an error has occurred during data transfer. # LONGITUDINAL PARITY ERROR If the controller is in the READ, READ FORMAT, or READ CHECK mode, and if a longitudinal parity error occurs, this bit is set. For multisector read operations, this bit may be set at the end of any sector. In the case of a partial sector read operation, the SELCH interrupts after the last byte is read from the disk, but the controller continues reading until the end of sector and sets CONT IDLE. If this sector has a longitudinal parity error, this status bit is set before CONT IDLE—1. This status bit is reset by INITIALIZE or a command to the controller. # WRITE PROTECT VIOLATION (WPV) This bit is set when a write protected disk is addressed and the controller is commanded to the WRITE or WRITE FORMAT mode. This bit, when set, causes a SELCH interrupt. This status bit can be reset only by manually removing the WRITE PROTECT condition or by issuing a command to the controller which does not specify WRITE or WRITE FORMAT. WRITE PROTECT is optional on each physical disk. If this option is not provided, the WPV status is forced to zero. Any read operation is performed normally on a write protected disk. Note that each disk has a separate status byte which includes a bit to indicate that the disk is or is not write protected. ### DEVICE UNAVAILABLE (DU) If set (DU=1), this bit indicates any of the following conditions: - the selected disk drive is not supplied with proper power or is not loaded with a disk cartridge, - the LOAD/RUN switch is in the LOAD position, - the disk start-up cycle is not complete, - the write check flip-flop is set. The bit is reset (DU=0) when none of the above conditions are true. WRITE CHECK If set (WRITE CHECK—1), this condition indicates that during a write operation the Write Check flip-flop is set or the supplied voltage to the disk drive has dropped to less than a nominal voltage. If this occurs, it may be desirable to rewrite the affected record. It is reset by INITIALIZE or a command to the controller. DATA OVERFLOW This is set to indicate that the buffer register is loaded from the disk before the previous data has been transferred to the SELCH, or that the same data is transferred twice to the disk before the next data has been sent out from the SELCH. It is reset by INITIALIZE or a command to the controller. ### NOTE When system power is turned on, the controller may select any disk. If a nonexistent disk is selected, the Device Unavailable status bit cancels out any operation. Therefore, before sensing the controller status bits for the first time after power failure, an output command to the existent disk should be issued. For example: issue an OC DISARM. ### 3.4.5 Disk Command, Status, and Data Bytes Table 3-2 summarizes the disk command, status, and data bytes. TABLE 3-2 DISK COMMAND, STATUS, AND DATA BYTES | BITS<br>INST. | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | |---------------|-------------|------------|-------------|-----------------------|------|----|-------------|---------------|----------------------| | CMD | DIS | EN | X | Х | Х | X | SEEK | RESTORE | | | WD | | | | | | | | 256 | CYLINDER<br>ADDRESS* | | WD | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | ВУТЕ | | ss | WRT<br>PROT | WRT<br>CHK | ILL<br>ADDR | DISK<br>ADDR<br>INTLK | RSRW | EX | SEEK<br>INC | DISK<br>READY | | The command, status, and data bytes in Table 3-2 are valid for each disk. If a command is directed to an unequipped disk, the hardware responds as if the disk was equipped; i.e., a false sync does not result. If the command specifies SEEK or RESTORE, the controller locks up, waiting for control signals from a nonexistent disk. In this case, it is necessary to issue a controller command RESET. If a Write Data is directed to an unequipped disk, the hardware responds as if the disk was equipped. If a Sense Status is directed to an unequipped disk, the returned status byte is X\*09\*. ### 3.4.6 Disk Command Definitions DISABLE/ENABLE These bits contro These bits control the Enable/Disable/Disarm functions as follows: | BIT NUMBER | 0 | 1 | | |------------|---|---|-------------------------------------------------------------------| | | 1 | 1 | DISARM - Interrupts are not queued. | | | 1 | 0 | DISABLE - Interrupts are queued, but not passed to the processor. | | | 0 | 1 | ENABLE - Interrupts are passed to the processor as they occur. | | | 0 | 0 | NO CHANGE | SEEK This command is used to reposition the heads to a different cylinder. The user must issue a WD CYL ADDR prior to issuing a SEEK command. The status bits SEEK INC, RSRW, and DISK ADDR INTLK must be inactive (0) before issuing a SEEK. The success or failure of a SEEK is reflected in the RSRW and SEEK INC status bits. When attempting consecutive SEEK to more than one drive, the user must sense status of CONT IDLE and wait for CONT IDLE—1 (no interrupt is generated in this case). After a SEEK is issued to the first disk, it takes approximately 40 microseconds for CONT IDLE—1. RESTORE This command causes the heads to move to cylinder 000. A RESTORE command is required to clear the SEEK INC status. The RSRW bit need not be zero before issuing this command, but while a RESTORE is in progress, RSRW is active. DISK ADDR INTLK must be zero before issuing a RESTORE. Worst case RESTORE time is 1.75 seconds. ### 3.4.7 Disk Write Data Definition This write data is used to load the cylinder address prior to a SEEK or RESTORE. A cylinder address of 000 to $202_{10}$ is valid. Cylinder 000 is at the outer periphery of the disk and $202_{10}$ is at the inner periphery. An out-of-range cylinder address results in ILL ADDR when a SEEK or RESTORE is attempted. ### 3.4.8 Disk Status Definitions The following definitions are valid only when CONT IDLE=1: WRT PROT If the Write Protect option is equipped and activated (as indicated by the PROTECT lamp on the disk being on), the WRT PROT status bit is active. This status bit should be tested before attempting a WRITE or WRITE FORMAT operation. (Refer to WRITE PROTECT manual controls.) WRT CHK This status bit is active if the disk hardware detects a fault which affects reliable WRITE operations. This fault can be improper hardware head selection or DC voltages out of specification. A permanent fault latches WRT CHK and also activates DISK NOT READY to generate an interrupt. A voltage fluctuation can cause this bit to become momentarily active. If this bit is permanently active, the disk must be shut down to determine the fault. No software recovery is possible. ILL ADDR This status bit is active when a SEEK or RESTORE is attempted to an out-of-range cylinder address. SEEK does not occur if attempted to an out-of-range address. If a RESTORE is attempted to an out-of-range address, the operation continues normally. ILL ADDR is reset only by a legal (in-range) SEEK or a RESTORE. ### DISK ADDR INTLK This bit is active when CONT IDLE is inactive or when the disk is in the WRITE/WRITE FORMAT mode and is in the process of writing or tunnel erase. It is active for approximately 160 microseconds after CONT IDLE—1 at the termination of a WRITE/WRITE FORMAT. At the end of the above operation, the user must verify that DISK ADDR INTLK—0 before addressing any other disk. The bit also sets EX and allows the user to sense CONT IDLE status. ### 3.5 FUNCTIONAL SCHEMATIC ANALYSIS ### 3.5.1 Introduction The Perkin-Elmer Disk Controller is designed to connect one to four disk drives to a Ferkin-Elmer computer equipped with a Selector Channel. Refer to the timing diagrams, Figures 3-2 through 3-9, during this discussion. The location shown for a signal or device may refer to the location on the PC board or to the location on the drawings. In this manual, references are primarily to schematics. Occasionally, when further detail is necessary, the board pin number is also given. A reference such as 2A6 refers to Functional Schematic 02-263D08, Sheet 2, coordinate block A6. A particular pin is referred to as A19-8, shown at 2A6. Refer to Sheet 2 of the schematic at grid square A6 and locate pin 8 of logic element A19. ### 3.5.2 Computer Interface and File Control Section ### 3.5.2.1 Controller Addresses Each disk file has a unique address, and the controller has its address. These addresses must be consecutive. Of the eight address bits, five bits (0, 4, 5, 6, and 7) must be identical for the files. For example: | | | Bit | s | | |------------|---|-----|------|-----------------------------| | Data Lines | 0 | 123 | 4567 | | | X * B6 * | 1 | 011 | 0110 | Data Controller | | X ° C6 ° | 1 | 100 | 0110 | Disk File O, Removable Disk | | X • D6 • | 1 | 101 | 0110 | Disk File 1, Removable Disk | | X • E6 • | 1 | 110 | 0110 | Disk File 2, Removable Disk | | X • F6 • | 1 | 111 | 0110 | Disk File 3, Removable Disk | | X * C 7 * | 1 | 100 | 0111 | Disk File O, Fixed Disk | | X • D7 • | 1 | 101 | 0111 | Disk File 1, Fixed Disk | | X • E7 • | 1 | 110 | 0111 | Disk File 2, Fixed Disk | | X • F7 • | 1 | 111 | 0111 | Disk File 3, Fixed Disk | The three remaining bits must be as follows: | Bit 123 | | | |---------|------|------------| | 011 | Data | Controller | | 100 | Disk | File 0 | | 101 | Disk | File 1 | | 110 | Disk | File 2 | | 111 | Disk | File 3 | Controller addressing logic is shown on Sheet 2 of the schematic. The data lines from the computer enter at 2G1 to 2M1 and go to the address straps. The three data lines which distinguish between the five addresses of this controller are not strapped. The ADRSO signal from the computer enters at Sheet 2F1. If the controller or the file is addressed, CNTAD or FLAD (2M8) is set at the trailing edge of ADRS1; otherwise, both are reset. If the controller or the file is addressed, the decoded address gates ADRS1 to produce SYNO (2E9). The controller I/O function lines, SR, DA, DR, and CMD, enter Sheet 2 at C1 and D1. If CTLGT (2N8) is on, indicating that the data controller or one of the files was the last I/O device addressed, these I/O functions are gated into the controller as Gated Status Request (SRG), Gated Data Available (DAG), Gated Data Request (DRG), or Gated Command (CMG). ### 3.5.2.2 File Addressed and File Selected The File Addressed (FA) flip-flops are shown at 4C1. At every ADRS when the file is addressed and the write gate is not on or the controller is not busy, D101 and D111 are gated onto FA0 and FA1. FAs are decoded into FLSEL 0-3, which go to the files and select one of the four addresses. ### 3.5.2.3 Sense Status of File The multiplexors at 3K6 and 3K8 have two control inputs: Enable (E) and Select (S). Control input E is always enabled (grounded). Control input S is driven by CNTADO; thus, a status request to any file reads file status to the data lines and to the processor. The DDGRK signal (2D4) enables the buffer gates of the data lines, thus returning the address of the interrupting unit to the computer during an Acknowledge Interrupt instruction. Notice that some status lines from the files are gated in the files by File Select, while File Ready to Seek, Read, or Write, and Seek Incomplete come on separate lines from each file. Illegal Address is stored in this controller in a separate flip-flop for each file (3H2 to 3H4). Those signals gated in the file go directly to the multiplexor at 3K6 and 3K8, while the four signals which exist as a separate line for each file are gated by the multiplexor at 3G6 to 3G9, which are controlled by File Address (FA). A Sense Status instruction addressed to any of the four files reads the status of the file addressed to the data lines and to the computer. Note that Not File Ready and Not File Ready to Seek, Read, and Write are the signals actually sent to the multiplexors; the status bits are named File Not Ready and File Not Ready to Seek, Read, or Write. ### 3.5.2.4 Seek and Restore Commands The Seek and Restore controls are located between A and H of Sheet 3. When a CMD is addressed to one of the files, FLAD is set during the ADRS portion of the I/O operation. Then, when CMD is generated, D141 and D151 are gated into the Restore and Seek flip-flops, respectively (3B2 and 3B3). The Restore flip-flop sends Restore and Strobe to the file, while Seek sends Strobe only; thus, if Restore and Seek are both commanded, Restore governs. Strobe is delayed by a one-shot at 3F2 to enable Strobe is gated by Write Gate, so that if Restore to settle. head motion is commanded during Write Zero Fill, motion does not begin until Zero Fill is over. The Restore and Seek flip-flops also set Busy, causing a Controller Not Idle status. Acknowledge or Logical Address Interlock (Illegal Address) resets Restore and Seek, indicating that the Seek set-up is over. If the file is RSRW at this time, Seek is over; if the file is Not RSRW, Seek is in process. ### 3.5.2.5 Illegal Address Storage An Illegal Address (attempt to Seek to a cylinder greater than 202) is indicated by a Logical Address Interlock (LAI) pulse (3A5) from the file currently selected. The LAI pulse sets the IA flip-flop of the selected file. The Address Acknowledge signal (ADAWK), which indicates a good Seek (or Restore) address, resets the Illegal Address flip-flop; thus, Illegal Address is reset by a legal address or by General Clear. ### 3.5.2.6 Interrupt Controls Each file has its own interrupt controls and can be disarmed, enabled, or disabled independently of the other files. ### 3.5.2.7 Disable and Disarm Storage The Enable, Disable, and Disarm signals are stored in the flip-flops shown at Sheet 4, Area G-H. Note the signals Enable, a positive signal, and Disarm, a ground signal. If the file is addressed with an output command, data line bits 8 and 9 control these functions, as shown in Table 3-3. | DATA LINE BITS | 8 | 9 | 7475<br>ENABLE | INPUTS<br>ARM | FUNCTION | |----------------|---|---|----------------|---------------|-----------------| | Binary Bits | 0 | 0 | - | _ | No Change | | _ | 1 | 0 | Н | Н | Disable, Arm | | | 0 | 1 | L | Н | Enable, Arm | | | 1 | 1 | Н | L | Disable, Disarm | TABLE 3-3 CATA LINE BITS 8 AND 9 Here, Enable permits an interrupt attention, Disable prevents an interrupt attention, and Arm permits queuing interrupt requests. Thus, Arm and Enable enable the interrupt for the file, Disable and Disarm prevent interrupts from the file, and Disable and Arm prevent interrupts, but allow storage of interrupt requests in the Queue flip-flop. General Clear forces all Enable and Arm storage flip-flops to Disable, Disarm, which is the reset condition. ### 3.5.2.8 File Interrupt Each file can interrupt if: - 1. the file goes Not Ready, - 2. the file goes Ready to Seek, Read, or Write, or - 3. seek ends. Seek End is signaled by: - FRSRW going to 0, then back to 1, - Address Acknowledge if FRSRW stays 1 (seek the same address), - Illegal Address (FRSRW stays 1), and - FRSRW going to C followed by Seek Incomplete (FRSRW stays 0). Taking File 0 as typical of all four, when the file goes Not Ready, the signal FRDY01 (3K1) goes to ground, which sets the QF0 flip-flop at 3M1. If the file goes Ready to Seek, Read, or Write, the FRSRW01 signal (3J1) goes high, which sets the QF0 flip-flop. Before head motion begins in a Seek or Restore operation, FRSRW01 goes to ground. When head motion stops normally, FRSRW01 goes high and QFO sets as described previously. If head motion stops improperly and a Seek Incomplete occurs, the SKINCO1 signal (3J1) goes high and QFO sets. If the Seek called for does not involve head motion, FRSRWO1 stays high. An Address Acknowledge (ADAWKO) pulse (3A6) or a logical address interlock (LAIO) (3A5) occurs. These pulses are distributed to the IA flip-flops, 3H2-3H5. LAI for File O is ORed with ADAWK for File O by gate A35, shown at 3F3. The pulse from this gate goes to pin 12 of gate A36 at 3K1. If pin 13 of A36 is low, indicating that head motion occurs, pin 1 of A47 (3M1) stays high and the QFO1 flip-flop does not set. If pin 13 of A36 is high, indicating that the same address is seeking and head motion does not occur, pin 1 of A47 goes low and the QFO1 flip-flop sets. A flip-flop does not get set if held reset and pulsed at the set input; if DSARMOO is low (3K1), QFO1 flip-flop does not get set. If ENBLO1 (3M1) is high, the QFO signal becomes Interrupt Request File O (NTRQFO1) (3N1). If ENBLO1 is low, the QFO output is blocked. When the internal RACKO/TACKO circuits (Sheet 6) respond with an Interrupt Acknowledge (INAKFOO) (6N2), QFO is reset. General Clear resets all QF flip-flops. ### 3.5.2.9 Internal RACKO/TACKO If a RACKO (2B1) signal occurs and no interrupt request from the files or the data controller is pending, the TACKO enters at 2B1, passes through the contention circuit at 2A4, and leaves as TACKO at 2A6. An interrupt request from a file (NTRQFX1) or from the data controller (NTRQC1) enters at 6K1-6K4. If RACKO is not present, the T inputs to the 7475s (6K1-6K4) are high, and the interrupt request sets the appropriate 7475. The zero outputs from the 7475s are ORed together (6N1-6N3) to produce Attention (ATENO) to the processor and to furnish an input to the contention circuits (2A3). When a RACKO occurs and attention from this unit is present, TACKO does not occur. Instead, the T inputs to the 7475s go low to prevent any more interrupt requests from disturbing the pulse gating. After a short delay (6G1), gated RACKO pulses a priority circuit (6M1-6M4). When the delayed gated RACKO encounters the first gate whose 7475 is set, delayed gated RACKO becomes Interrupt Acknowledge (INAKCO or INAKFXO), which resets the flip-flop for that device (3L1-3L5). Interrupt Acknowledge also indicates which device is being acknowledged by sending signals IAD1, IAD2 (6S5), and INAKCO (6R1) to the multiplexors shown at 2K5-2M5. Delayed gated RACKO is delayed again producing double-delayed gated RACKO (DIGRKO) (6J2), which produces SYNO (2E4-2E9) and gates the device address (2E2-2M2) to the processor. ### 3.5.3 Data Transfer ### 3.5.3.1 Data Controller Commands Data controller commands are sent to the data controller, via CMD I/O instruction addresses, with the function desired as the output data. The command is set up in the command registers, shown at 4B5-4B7. The command is decoded and command functions are generated by subsequent gating (4E5) (4E7). Note that the format commands are disabled unless the format (FMT) switch is turned off (handle towards right). The CNTCM signal also sets the Data Controller Busy (CESY) flip-flop (5L1). ### 3.5.3.2 Normal Mode Instructions The normal mode instructions are: Read, Read-Check, and Write. Read and Read-Check are very similar and are discussed together. Normal mode assumes that the disk has been formatted. The format instructions are used to format the disk. ### 3.5.3.3 Track Addresses In the process of setting up for a normal mode data transfer, the program writes data to the file, giving the cylinder address. This operation sets the file address (4C1) and loads the cylinder address into the Data Input Register (DIR) (6K6-6K9). Next, the program writes data to the data control section, giving the sector address and head. This operation transfers the cylinder address from DIR to the Data Cutput Register (DCR) (6M6 and 6R8) and loads the sector number and head into the DIR. ### 3.5.3.4 Read Operation The program executes an output command to the data control section, with the data defining the function. Assume a read function. The output command sets CBSY (5L1). The sector comparator gates (5B8-5B9) are always operating, comparing the data from the file's internal sector counter with data from the DIR. CONTO (5D9) is described in the later sections of this chapter that deal with multisector operations; assume that it is high now. If the selected file is ready to Seek, Read, or Write (5E3) and if the data controller is Busy (5M2), a one-shot (5G3) is triggered on the trailing edge of each sector mark. Since the file's internal sector counter stops on the leading edge of sector mark, the counter has settled down by the trailing edge. This one-shot tests the output of the Sector Comparison gates, and if the sector counter and DIR agree, the Sector Comparison (SCCMF) (5H9) signal is generated. Refer to Figure 3-2 for the sector timing. Figure 3-2 Sector Timing ### 3.5.3.5 Address Read The operations Read, Read-Check, and Write should begin with an Address Read in order to verify that the sector selected is correct. Data from the disk is received by the In Data (INDTA) flip-flop (5M9).(RDTA) Read Data from the disk first passes through a noninverting amplifier $(5K9)_{\bullet}$ then direct sets the INDTA flip-flop (5M9).The trailing edge of Read Clock, slightly delayed, resets INDTA. The source of data from the disk controller is INDTA. If Read or Write (RDWT) is true Sector and Compare (SCCMP) occurs, the Address Read Gate (ARDGT) flip-flop (6B6) sets at the of SCCMP (65 microseconds). ARDGT turns on Read Gate (RDGT) (5R5), and clock pulses start coming from the disk. pattern is the SYNCH pattern and is written at the beginning of each The SYNCH detector gates (6A6) detect this pattern sector. Address Compare (ADCMP) (6D6) flip-flop at the trailing set the edge of the next Read Clock. ADCMP and Read Clock together to produce Read Count Bit Counter (RCBCT) (6G5). The reset side of the compare counter flip-flop at 6E6 is gated ADCMP and is called Compare First Byte (CMP1) (6G6). At the end of the first byte of address comparison, the trailing edge of the bit 7 signal complements the compare counter, removing CMP1. At end of the second byte of Address Compare, the compare counter is complemented again, triggering the Address Read (ARDCM) (6H7), which resets ARDGT and ADCMP, one-shot ending the address read operation. The address comparison is accomplished with an Exclusive-OR, shown at 6F4. One input to this comparison is from the Data Auxiliary Register bit 7 (DAR7) (4N8) which is the data just received from the disk. The other input, Check Data (CKDA) (6R6) comes from the DIR and the DOR. Two 8-bit multiplexors are shown on Sheet 6. One of them, shown at 6M9, takes data from the DIR. The other, at 6R6, takes data from the DOR. The multiplexor at 6R6 is selected at all times except during the first byte of address compare. Compare First Byte (CMP1) enters at 6N5 and cuts off one multiplexor at 6R6 and turns on the multiplexor at 6M9. Since the data input register contains the sector number and head, this data is compared against data from the disk during the first byte of address read. During the second byte, CMP1 goes to 0, and the multiplexor at 6R6 is selected. Since the DOR contains the cylinder address, data from the disk is compared with the cylinder address during the second byte of address read. If the data differs, the Address Compare Error flip-flop (6F4) is set. In addition, during the first byte of address read, the head and defective track bits from the disk are tested. At bit 3 time of CMP1 (6G6), the defective track bit is in DAR5 (4N8). If this bit is a 1, the Defective Track flip-flop (6D3) becomes set. Also at bit 3 time of CMP1, the head bit is in DAR6 (4N8). This bit is checked against the current Head Select flip-flop (HD) (4C4). If these bits differ, the Head Comparison Error flip-flop (6G4) becomes set. Note that these errors set Examine (6H3) and that Examine prevents writing on the disk (3E1). Refer to Figure 3-3 for address read and compare timing. ### 3.5.3.6 Read Data An address read ends with ARDCM (6H6); the trailing edge of ARDCM triggers the Data Start (DTST) one-shot (5H7) which starts Read Data. If Combined Read (Read or Read-Check) (CRD) is present, DTST sets the Data Read Gate (DRDGT) flip-flop (5J6) which turns on the Read Gate in the selected file (5R5). Once the Read Gate is on, the controller waits for SYNCH Detected (SYNDT) (6B6), which sets the Data Read Bit Counter Gate (DRBCG) flip-flop (5N8), which gates the Read Clock to count the bit counter (6F6, 4G5). DRDGT gates the Read Clock to produce Shift Data Input Register (SHDIR) (5N7), which shifts data from disk to the Data Input Register (DIR) (6K6, 6K8). At the end of each byte of data, bit 7 and RDGT generate Read Load Data Output Register (RLDDO1) (5N6), which shifts data from DIR to DOR (6R9, 6M6) and sets the Data Request (DTRQ) flip-flop (4F8). If this is a read operation, DTRQ passes through a gate at 4G6 and becomes DTARQ which is busy on the selector bus (3K6). If the operation is Read Check, the gate at 4G6 is closed, in which case no data request occurs. Figure 3-3 Address Read and Compare Timing The byte counter (4K5) has been counting the bytes and at the 256th byte (byte number 255), produces the signal Byte End (BYEND) (4R3). The RLDDO at the end of the last byte sets the Cyclic Check (CKCY) flip-flop (5K6). The next RLDDO sets the Cyclic Check 2 (CKCY2) flip-flop (5L6), and the next RLDDO triggers the Read End (RDEND) one-shot (5R6). RDEND triggers the Operation End (OPEND) one-shot (4M6). The OPEND pulse resets the five read control flip-flops (5J6-5N8). CKCYO prevents RLDDO from making a data request (4C9). If this is a single sector record, the Data Request flip-flop (4F8) should now be set, since the Selector Channel (SELCH) has not answered the last data request. The OPEND pulse passes through the gate shown at 4N7 and becomes the Operation Complete (OPCMP) pulse (4R7), which, in turn, becomes the Complete or General Clear (CMPCL) pulse (4R7), which resets CBSY (5L1), ending the Read or Read-Check operation. Refer to Figure 3-4 for read and read format timing. For the multisector record case, refer to Section 3.5.3.12. ### 3.5.3.7 Longitudinal Parity Check During a read or read-check, the longitudinal parity check circuits are operating. The longitudinal parity check shift register (6D8-6F8) is always being shifted by Write Cyclic Check (WCYCK) (6B8) except during read data, when it is shifted by the Shift Data Input Register (SHDIR) (6B8). Normally, zero is shifted through the register. During the Read Data Control (RDTAC) (6B8) time, which is between SYNCH detected and longitudinal parity check time, data from the disk, via Data Auxiliary Register 7 (DAR7), is gated into the Exclusive-OR at 6C7 and to the shift register. The other input to the Exclusive-OR is the Q output of the shift register. Through shift operations, two longitudinal parity bytes are generated. The first parity byte is an even longitudinal parity byte is an even longitudinal parity byte is an even longitudinal parity byte is an even longitudinal parity byte is an even longitudinal parity byte is an even longitudinal parity byte of odd-numbered data bytes; the second parity byte is an even longitudinal parity byte of Figure 3-5 for derivation of longitudinal parity bytes. During read longitudinal parity check time, the data from the disk is compared with the data from the shift register; they should agree. If they do not agree, the J input to the Longitudinal Parity Check Error (CYER) flip-flop (6C9) goes high. This flip-flop is clocked by each read clock during parity check time, so that the flip-flop sets on longitudinal parity check error. During write or write format operations, longitudinal parity check operates in a similar manner except that the data source is WTDTA (6B7); the shift register is shifted by WCYCK (6B8); the Longitudinal Parity Check Error (CYER) flip-flop (6C9) cannot set; and during write parity check time, the Longitudinal Parity Check Shift Register Out (CYOUT) (6F9) is written on the disk. Figure 3-4 Read and Read Format Timing \*NOTE: UPPER NUMBER IS FOR READ; LOWER NUMBER IS FOR READ FORMAT. Figure 3-4 Read and Read Format Timing (Continued) THE FIRST LONGITUDINAL PARITY BYTE EQUALS THE EVEN LONGITUDINAL PARITY BYTE OF ODD-NUMBERED DATA BYTE. THE SECOND LONGITUDINAL PARITY BYTE EQUALS THE EVEN LONGITUDINAL PARITY BYTE OF EVEN-NUMBERED DATA BYTE. Figure 3-5 Derivation of Longitudinal Parity Bytes ### 3.5.3.8 Write Data Write Data begins with Address Read. Address Read ends with Address Read Complete (ARDCM), which triggers the Data Start (DTST) one-shot (5G7). DTST and Write (WT) become Write Start (WTST) (5H8). WTST sets the Write Gate (WTGT) flip-flop (5K3) and produces a Write Load Data Output Register (WLDOR) pulse (5S4) which generates a data request (4G6), requesting the first byte from SELCH and loading it into the Data Input Register (DIR) (6K6-6K8). The Write Gate flip-flop turns on Write Gate (WTGT) to the file (3F1) and enables Write Zeros (5S4), thus writing a string of zeros on the disk. The write oscillator (2F8) produces pulses at 6.248 MHz. These pulses toggle a flip-flop at 2G8, which produces a 3.124 MHz square wave. This square wave (WTOSC) (2K8) toggles the Phase flip-flop (5J4). This flip-flop is reset during the Write Clock phase and is set during the Write Data phase. Each phase is 320 nanoseconds long, and a bit cell is 640 nanoseconds long. WTGT enables Write Phase to Write Clock and Data which is gated with WTOSC (5R4), producing pulses 160 nanoseconds long, which are sent to the file. WTST also triggers the Write Delay (WTDLY) one-shot (5G4). The trailing edge of WTDLY sets the Write Bit Counter Gate (WBTCG) flip-flop (5L3). WBTCG turns Erase Gate on (3E2) and gates Write Clock to form Write Count Bit Counter (WCBCT) (5S3), which is counted by the bit counter (4J5). Write Bit Counter Gate also enables the Enable SYNCH (ENSYN) signal (5S3). ENSYN and bit counters B2 and B4 (5J5), which are true only during bit counter times 6 and 7, pass through an OR gate (5M5). They are then gated by data phase (5M5) and ORed with Clock to produce Write Clock and Data, which are gated by WTOSC to produce Write Data and Clock (WTDAC) (5S4) for the file. This signal, present only during bit times 6 and 7 of Enable SYNCH, writes the ones of the SYNCH byte. During bit counter 7 time, the bit 7 signal occurs. This signal is gated with WTCLK to produce Write Gated Bit 7 (WGBT7) (5N4). WGBT7 shifts the shift register shown at 4B9, which is now shifting zeros. WGBT7 and WBTCG (5M2) produces Write Load Data Output Register (WLDOR) (5S4); WGBT7 and WBTCG also set the Data Out flip-flop (5N3), which removes ENSYN (5S3) and produces Enable Data (ENDTA) (5S2). WLDOR (5S4) shifts the byte in DIR to DOR (6M6-6R9) and sets Data Request (4F8). Data Request is sent to SELCH as Not Busy (3K6). SELCH responds with the next byte on the data lines and sends a DA signal, which is accepted as DAG and generates SYN (2E9). DAG also becomes CNTDT (2S7), which resets Data Request (4G6). The content of DOR is multiplexed to become Data Output Register Out (DOROT) (6R7). The multiplexor is driven by the bit counter bits (B1, B2, and B4) (6S9). DOROT is gated by ENDTA (5J6) to produce Write Data (WTDTA) (5L6), which becomes data to the disk. This process continues. Data is continually multiplexed from DOR to the disk. At the end of each byte, the next byte is moved from DIR to DOR, and the SELCH furnishes the third byte to DIR. The byte counter counts the bytes (4K5-4N5) and, at the 256th byte, (byte number 255) generates the signal BYEND into the last byte (LSTBY) flip-flop, which is the first flip-flop of the shift register shown at 4B9. The last byte circulates back to the input to the shift register sc that ones are now shifted down the shift register. At the end of the next byte, Write Last Byte (WLSBY) (4C7) goes to one. WLSBY turns off ENDTA (5S2), stopping data output to the disk, and turns on Enable Longitudinal Parity Check (ENCY), which feeds the output of the longitudinal parity check shift register (CYOUT) (5J5) to the disk. The next WGBT7 pulse shifts a one to the next flip-flop (4B9), whose output is not used. This flip-flop provides for two bytes of longitudinal parity check data. The next WGBT7 sets the Write End (WTED) flip-flop (4B8). WTED turns off ENCY; therefore, no more data is sent to the disk. Clock pulses continue to be written, however, filling the sector with zeros. WTED also triggers the Operation End (OPEND) one-shot (4L6). This results in CMPCLR (4R7), as previously explained in Read Data, and in Sector Mark, End, or General Clear (SECLR) (5K3), resetting all write control flip-flops except Write Gate, which is reset by Sector Mark or General Clear (SMCLR) (5H2). Since the Write Gate flip-flop stays on, Zero Fill continues until the next sector mark. Refer to Figure 3-6 for Write and Write Format timing. ### 3.5.3.9 Read Format Read Format is identical to Read Data except for starting and ending. Since Read Format does not include an Address Read operation, it is started by Sector Compare (SCCMP) (5H9). SCCMP sets the flip-flop shown at 5J7 while the Read Format (RDFOT) signal is present. The output from this flip-flop becomes Data Read Data Gate (DRDGT) (5L7). From this point, Read Format is the same as Read except that BYEND (5S2) occurs at the 270th byte (byte number 269). Refer to Figure 3-4 for Read and Read Format timing. Figure 3-6 Write and Write Format Timing Figure 3-6 Write and Write Format Timing (Continued) #### 3.5.3.10 Write Format Write Format is identical to Write Data except for starting and ending. Since Write Format does not include an Address Read operation, it is started by Sector Compare (SCCMP) (5H9). The Write Format command (WTFOT) (5G9) and SCCMP are ANDed together (5G9) and then ORed with the Write Normal Start to form the Write Start (WTST) signal (5G7). The remainder of Write Format is identical to Write, except that BYEND (5S2) is generated by the 270th byte (byte number 269). Refer to Figure 3-6 for Write and Write Format timing. ## 3.5.3.11 Format Mode Errors Since format mode operations do not include the Address Read operation, the errors associated with Address Read, Address Compare Error, and Defective Track cannot occur; however, longitudinal parity error can occur. ## 3.5.3.12 Multisector Records The disk controller can transfer data into records which extend over more than one sector. The end of data transfer is determined by the SELCH. The only way to determine if the SELCH has finished is by trying to transfer another byte. If the SELCH responds with DA or DR, it has not ended. There are three cases: - SELCH stops before the sector ends. - SELCH stops at the same time the sector ends. - SELCH has more data to transfer when the sector ends. The last case is the continue case; data remains after the sector is over and the data transfer operation must continue into the next sector. ## 3.5.3.13 Read Multisector At the beginning of Read Longitudinal Parity Check, near the end of a Read operation, CKCY1 (5L6) is set by RLDD01 (5N6). That same RLDD0 sets Data Request (4F8) and also sets CKCY2 (5M7). CKCY0 (4C9) prevents further data requests (4G6). If SELCH responds with DR, CNTDT resets Data Request (4F8). The O output of Data Request remains low until passing the sector boundary, so the J input of the Continue flip-flop (4H7) stays high. On the leading edge of CKCY20 (4C7), the Continue flip-flop is set, indicating that more data remains to be transferred. If CONT is set, Sector Compare is forced (5D9), Address Compare is disabled (6E5), and a Read or Read Format operation is started for the next sector. Operation continues in the new sector in the same manner as described for a one sector operation. Refer to Figure 3-7 for Read Multisector timing. Figure 3-7 Multisector Read and Read Format Timing #### 3.5.3.14 Write Multisector Near the end of a Write or Write Format operation, the signal Last Byte (LSTBY) (4C8) occurs during the last data byte before the parity check is written. It is set on the leading edge of WGBT71 (4A9). LSTBY1, ANDED with BYENDO (4C8), blocks further data requests. Data Request is set on the trailing edge of WLDOR (4D7). If SELCH has ended, it does not send a DA; therefore, DTRQ (4F7) does not reset. WTED (4K6) triggers OPEND (4M6) which, if DTRQ is set, becomes OPCMP (4R7), ending the operation. If SELCH has not ended, it responds with DA, which clears DTRQ (4F7). END1 (4K7) stays low and blocks OPEND (4N7) and CMPCL (4R7) does not occur. In this case WLSBY (4C7) sets Continue (CONT) (4H7). At the beginning of the next sector, SCCMP is forced (5H9) and address comparison is inhibited (6E5). Write or Write Format continues as described previously. Refer to Figure 3-8 for Write Multisector timing. Figure 3-8 Multisector Write and Write Format Timing ### 3.5.3.15 Automatic Head Switch When in a multisector record, it may be necessary to switch from head 0 to head 1. The Index Store (IDXST) flip-flop (5F1) is set by the Index Mark and reset by the trailing edge of the first Sector Mark (SM) after Index (5F2). The AND of IDXST, Sector Mark and Continue (XSMC) (4K8), sets the Head (HD) flip-flop (4C4). This can only occur if Continue is set, indicating more data, and at the first Sector Mark after Index. If HD is already set, it does not change; instead, the signal Index Store, Sector Mark, and Continue (IXSMC) (6A2) set the Cylinder Overflow (CYLOF) flip-flop (6D2). CYLOF appears as an error and sets Examine (6H2). Examine inhibits Write (3E1), so that data on the disk is not changed. ## 3.5.3.16 Bit and Byte Counters The bit and byte counters are combined in one 12-bit counter. The three least significant bits are the bit counter; the remainder is the byte counter. The counters are cleared by General Clear, Sector Mark, and Data Start (4G6); they count Write Count Bit Counter (WCECT) and Read Count Bit Counter (RCBCT) (4G5) pulses. The outputs of the bit counter flip-flops are named B1, B2, and B4 (4J2). The bit counter is decoded to give two signals, bit 3 (4L2) and bit 7 (4L2). The byte counter is decoded to give two signals, byte 269 (BY 269) (4L3) and byte 255 (4N3). These signals are used to signal the end of a sector. CNT5 (4M3), which indicates that a Format command is being executed, selects BY 269; otherwise, BY 255 is selected. #### 3.5.3.17 Track Address The Track Address (TA) drivers are shown at 5C5-5C7. Track Address comes from DIR (6K6-6K9). ## 3.5.3.18 Errors Errors associated with Address Read are discussed in the section on Address Read; Cylinder Overflow is discussed in the section on Automatic Head Switch. Overrun is the only other error. (6D4) is set whenever at least one full disk revolution has passed since a data controller command and no Sector Compare (SCCMP) has occurred. The two counter flip-flops (6D4) are held reset when the data controller is not busy (CBSY) (6B5).the data controller goes busy, the counters count Index Store (IDXST) (6C5), which goes true at index and false at the end of first sector mark after index. If Sector Compare occurs, it resets the counters. The second flip-flop can be set by but not reset. The usual cause of overrun is calling for a sector number which is too large for the disk. Refer to Figure 3-9 for Read and Write Gate on-off timing. Figure 3-9 Read and Write Gate On-Off Timing ## 3.6 MNEMONICS The following list identifies each mnemonic found in the Vanguard I (10 Mb) Removable Cartridge Disk System. The source of each signal on Functional Schematic 02-263D08 is also provided. | ACMPF1 Address compare failure 6H4 ADAWKO Address acknowledge 3A6 ADAWK1 Address acknowledge 3C6 ADRSO Address 2F1 ADRS1 Address 2F3 ARDCMO Address read complete 6H7 ARDGTO Address read gate 6B6 ATEN1 Attention 6N1 ATNO Attention 2A1 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADAWKO Address acknowledge 3A6 ADAWK1 Address acknowledge 3C6 ADRSO Address 2F1 ADRS1 Address 2F3 ARDCMO Address read complete 6H7 ARDGTO Address read gate 6B6 ATEN1 Attention 6N1 | | ADAWK1 Address acknowledge 3C6 ADRSO Address 2F1 ADRS1 Address 2F3 ARDCMO Address read complete 6H7 ARDGTO Address read gate 6B6 ATEN1 Attention 6N1 | | ADRSO Address 2F1 ADRS1 Address 2F3 ARDCMO Address read complete 6H7 ARDGTO Address read gate 6B6 ATEN1 Attention 6N1 | | ADRS1 Address 2F3 ARDCMO Address read complete 6H7 ARDGTO Address read gate 6B6 ATEN1 Attention 6N1 | | ARDCMO Address read complete 6H7 ARDGTO Address read gate 6B6 ATEN1 Attention 6N1 | | ARDGTO Address read gate 6B6 ATEN1 Attention 6N1 | | ATEN1 Attention 6N1 | | | | | | B11 Bit counter bit 1 4J2 | | B21 Bit counter bit 2 4J2 | | B41 Bit counter bit 4 4J1 | | BIT 31 Bit counter equals 3 4L2 | | BIT 71 Bit counter equals 7 4L2 | | BUSYO Busy 3G3 | | BUSY1 Busy 3E3 | | BYENDO Byte end 5S2 | | BYEND1 Byte end 4R3 | | CBSY1 Controller busy 5M2 | | CEXAMO Controller examine 6H2 | | CEXAM1 Controller examine 6H3 | | CKCYO Cyclic check 5S7 | | CKCY1 Cyclic check 5L6 | | CKCY20 Cyclic check two 5M7 | | CKDA1 Check data 6R6 | | CL070 Power failure clear 3E1 | | CMDO Command 2C1 | | CMGO Gated command 2C9 | | CMP11 Compare byte 1 6G6 | | CMPCLO Completed or general clear 4R7 | | CNT50 Control 5 (A format command) 4C5 | | CNT51 Control 5 (A format command) 4D5 | | CNTADO Controller addressed 2M8 | | CNTAD1 Controller addressed 2M7 | | CNTCMO Controller command 258 | | CNTCM1 Controller command 5M1 | | CNTDTO Controller data transfer 2S7 | | CONTO Continue 4H8 | | CRD1 Combined read command 4E6 (read or read check) | | CTLGT1 Control gate 2N8 | | CY2561 Cylinder address 256 6K5 | | CYLOF1 Cylinder overflow 6E2 | | CYOUT1 Cyclic out 6G9 | | D<080:150> Data lines 8:15 2M1,2G | | D<080A:150A> Data lines 8:15 2M4,2G | | D<081:151> Data lines 8:15 2M4,2G | | MNEMONIC | MEANING | LOCATION | |-----------------|------------------------------------------|--------------| | DAO | Data available | 2C1 | | DAGO | Gated data available | 2C9 | | DAR41 | Data auxiliary register bit 4 | 4 N 9 | | DAR51 | Data auxiliary register bit 5 | 4 N 8 | | DAR61 | Data auxiliary register bit 6 | 4N8 | | DAR71 | Data auxiliary register bit 7 | 4 N 8 | | DAT<081:151> | Data bits 8:15 | 3S6,3S8 | | DATAOV1 | Data overflcw | 4H9 | | DDGRKO | Double delayed gated RACKO | 6 <b>J</b> 2 | | DFTRK1 | Defective track | 6E3 | | DIR<001:031> | Data input register bits 0:3 | 6L8 | | DIR<041:071> | Data input register bits 4:7 | 6M8 | | DISARMOO | Disarm disk O | 4H 1 | | DISARM10 | Disarm disk 1 | 4H2 | | DISARM20 | Disarm disk 2 | 4H3<br>4H3 | | DISARM30 | Disarm disk 3 | 6N7 | | DOR<001:031> | Data output register bits 0:3 | 6R8 | | DOR<041:071> | Data output register bits 4:7 | 6R7 | | DCRCT1 | Data output register out<br>Data request | 2D1 | | DRO<br>DRBCGO | Data read bit counter gate | 5S8 | | DRBCG1 | Data read bit counter gate | 5S8 | | DRDGTO | Data read gate | 5L7 | | DRDGT 1 | Data read gate | 5L8 | | DRGO | Gated data request | 2D9 | | DSKSELO | Disk select | 4C2 | | DTARQO | Data request | 4G6 | | DTSTO | Data start | 5H <b>7</b> | | DTXFER1 | Data transfer error | 6C1 | | ENBLO1 | Interrupt enable disk 0 | 4H 1 | | ENBL11 | Interrupt enable disk 1 | 4H 2 | | ENBL21 | Interrupt enable disk 2 | 4H4 | | ENBL31 | Interrupt enable disk 3 | 4H3 | | END1 | End | 4G8 | | ENDTAO | Enable data | 5S 2 | | ENSYN1 | Enable SYNC | <b>5</b> S3 | | ERSGTO | Erase gate | 3F1 | | FÃOO | File address | 4C1 | | FA01 | File address | 4C1 | | FA10 | File address | 4C1 | | FA11 | File address | 4C1 | | FILE1 | File | 2K9 | | FLAD1 | File addressed | 2M8 | | FLSELOO | File selected disk 0 | 4E1 | | FLSEL10 | File selected disk 1 | 4E1 | | FLSEL20 | File selected disk 2 | 4E1 | | FLSEL30 | File selected disk 3 | 4E2 | | FRDYOC | File ready disk 0 | 3A7 | | FRDY10 | File ready disk 1 | 3A 7 | | FRDY20 | File ready disk 2 | 3A8<br>3A8 | | FRDY30 | File ready disk 3 File ready | 3H7 | | FRDYO<br>FRDYO1 | File ready File ready disk 0 | 3C7 | | EUDIOI | TTTE TEGRI ATSU A | 301 | | MNEMONIC | MEANING | LOCATION | |------------------|--------------------------------------------------|--------------| | FRDY21 | File ready disk 2 | 3C8 | | FRDY31 | File ready disk 3 | 3C8 | | FRSRWOO | File ready to seek, read, or write | | | | disk 0 | | | FRSRW10 | File ready to seek, read, or write | 3D6 | | | disk 1 | | | FRSRW20 | File ready to seek, read, or write | 3D6 | | | disk 2 | | | FRSRW30 | File ready to seek, read, or write | 3D <b>7</b> | | | disk 3 | | | FRSRW01 | File ready to seek, read, or write | <b>3F6</b> | | | disk 0 | | | FRSRW11 | File ready to seek, read, or write | 3F6 | | | disk 1 | | | FRSRW21 | File ready to seek, read, or write | 3F6 | | TD GDU 0 4 | disk 2 | 255 | | FRSRW31 | File ready to seek, read, or write | 3F7 | | PDCDU4 | disk 3 | 211.6 | | FRSRW1 | File ready to seek, read, or write | 3H 6 | | GCLRO | General clear | 256 | | GCMD1 | Gated command | 2R8 | | CONDI | | 2110 | | H D O | Head 1 selected | 4C4 | | HD1 | Head 1 selected | 4C3 | | HDSELO | Head select | 3C1 | | HIDENO | High density | 5F5 | | HIDEN 1 | High density | 5G5 | | T 3 A 4 | | | | IAO1 | Illegal address disk 0 | 3H 2 | | IA11 | Illegal address disk 1 | 3H 3 | | IA21<br>IA31 | Illegal address disk 2<br>Illegal address disk 3 | 3H 3<br>3H 4 | | IAADWKOO | Illegal address or address | 3F3 | | IAADWKOO | acknowledge disk 0 | 313 | | IAADWK10 | Illegal address or address | 3F3 | | 2111124 X ( ) | acknowledge disk 1 | 31 3 | | IAADWK20 | Illegal address or address | 3F4 | | | acknowledge disk 2 | <b>32</b> 4 | | IAADWK3O | Illegal address or address | 3F 4 | | | acknowledge disk 3 | | | IAD11 | Interrupt address 1 | 6S 5 | | IAD21 | Interrupt address 2 | <b>6</b> S5 | | IDXST1 | Index pulse store | 5 <b>G1</b> | | INAKCO | Interrupt acknowledge controller | 6R 1 | | INAKFCO | Interrupt acknowledge disk 0 | 6N2 | | INAKF10 | Interrupt acknowledge disk 1 | 6R 3 | | INAKF20 | Interrupt acknowledge disk 2 | 6 N 3 | | INAKF30 | Interrupt acknowledge disk 3 | 6R4 | | INDTA1 | In data | 5S 9 | | INDTA1A<br>INDXO | In data | 5N 9 | | INDXOA | Index mark<br>Index mark | 5A 1<br>5F 1 | | IXSMC | Index mark Index-sector mark-continue | 9F 1<br>4K8 | | IXSMCOA | Index-sector mark-continue | 6C2 | | ~ ~ | | 3 C Z | | MNEMCNIC | MEANING | LOCATION | |--------------------|---------------------------------------------------|----------------| | LAIO | Logical address interlock | 3 A 5 | | LSTBY1 | Last byte | 4C8 | | | | | | NTRQC1 | Interrupt request controller | 5R <b>1</b> | | NTRQF01 | Interrupt request disk 0 | 3 N 1 | | NTRQF11 | Interrupt request disk 1 | 3N2<br>3N4 | | NTRQF21<br>NTRQF31 | Interrupt request disk 2 Interrupt request disk 3 | 3 N 4<br>3 N 5 | | MINGESI | interrupt reguest dish 3 | 3113 | | OPCMPO | Operation ccmrleted | 4R7 | | OPENDO | Operation end | 4M7 | | OVERRUN | Overrun | 6 D 4 | | PREAM | Preamble | 5H 3 | | RACKO | Receive acknowledge | 2B1 | | RACKOA | Receive acknowledge | 286 | | RCBCTO | Read count bit counter | 6G5 | | RD256ENDO | Read 256 byte ended | 4J9 | | RDBLKO | Read block | 4K6 | | RDCLKO | Read clock | 5J9 | | RDCLK1 | Read clock | 5J9<br>5S6 | | RDENDO<br>RDFOT 1 | Read end<br>Read format | 4F4 | | RDGTO | Read gate | 3C1 | | RDGT1 | Read gate | 5R 5 | | RDRFT1 | Read or read format | 4F5 | | RDTAO | Read data | 5 <b>J</b> 9 | | RDTACO | Read data control | 5S <b>7</b> | | RDWI1 | Read or write | 4F7 | | RLDDOO | Read load data output register | 6K5 | | RLDDO1 | Read load data output register<br>Restore | 5N6<br>3D2 | | RSTRO | Restole | 302 | | SCCMPO | Sector compare | 5H9 | | SCCMP1 | Sector compare | 5H 9 | | SCLRO | System clear | 2E1 | | SCLROA<br>SEC10 | System clear Sector counter bit 1 | 2E4<br>5A2 | | SEC20 | Sector counter bit 2 | 5A2<br>5A2 | | SEC40 | Sector counter bit 4 | 5A3 | | SEC80 | Sector counter bit 8 | 5A3 | | SEC160 | Sector counter bit 16 | 5A4 | | SEC320 | Sector counter bit 32 | 5A4 | | SEC11 | Sector counter bit 1 | 5C2 | | SEC21 | Sector counter bit 2 | 5C2 | | SECLRO | Sector mark + operation completed | 5K3 | | SHDIRO | + general clear<br>Shift data input register | 5N7 | | SKINCOO | Seek incomplete disk 0 | 3D7 | | SKINC10 | Seek incomplete disk 1 | 3D8 | | SKINC20 | Seek incomplete disk 2 | 3D8 | | SKINC30 | Seek incomplete disk 3 | 3D8 | | SKINC01 | Seek incomplete disk 0 | 3F7 | | SKINC11 | Seek incomplete disk 1 | 3F8 | | SKINC21 | Seek incomplete disk 2 | 3F8 | | MNEMONIC | MEANING | LOCATION | |--------------|-----------------------------------|-------------| | SKINC31 | Seek incomplete disk 3 | 3F8 | | SKINC1 | Seek incomplete | 3K7 | | SMO | Sector mark | 5A2 | | SM1 | Sector mark | 5 <b>E3</b> | | SMCLRO | Sector mark + general clear | 5H2 | | SRO | Status request | 2D1 | | SREQO | SELCH request | 2 A 1 | | ST<081:151> | Status bits 8:15 | 3M8,3M6 | | STCLRO | Controller start or general clear | 5R 1 | | STRBO | Strobe | 3H 1 | | SYNO | SYNC to computer | 2E9 | | SYNDT1 | SYNC character detected | 6B6 | | SINDII | DING GRAZUOTOZ ZOOTOCOZ | | | TA10 | Track address 1 | 5C4 | | TA20 | Track address 2 | 5C5 | | TA40 | Track address 4 | 5C5 | | TASO | Track address 8 | 5C5 | | TA 160 | Track address 16 | 5C6 | | TA320 | Track address 32 | 5C6 | | TA640 | Track address 64 | 5C <b>7</b> | | TA1280 | Track address 128 | 5C7 | | TA2560 | Track address 256 | 5C7 | | TACKO | Transmit acknowledge | 2A6 | | THERMO | Terminate | 2B1 | | | | | | WAWFT1 | Write or write format | 4E6 | | WBTCG1 | Write bit ccunter gate | 5M2 | | WCBCTO | Write count bit counter | 583 | | WCYCK | Write clock | 585 | | WGBT71 | Write gated bit 7 | 5 N 4 | | WLDOR | Write load data output register | 5S4 | | WLDORO | Write load data output register | 5G8 | | WLSBY1 | Write last byte | 4C7 | | WRTCKO | Write check | 3A6 | | WRTCK1 | Write check | 3C6 | | WT1 | Write command | 4F6 | | WTCLK1 | Write clock | 5M3 | | WTDACO | Write data and clock | 5S4 | | WTDTAO | Write data | 5L6 | | WTEDO | Write end | 4D8 | | WTFOT1 | Write format | 4F5 | | WTGTO | Write gate | 3F1 | | WTGTOA | Write gate | 3G1 | | WTGTOA-CBSYO | Write gate + controller busy | 3K9 | | WTGT1 | Write gate | 5L2 | | WTPTO | Write protect | 3 A 6 | | WTPT1 | Write protect | 3C6 | | WTSTO | Write start | 5H8 | | V D D D A | Mman of a m | 207 | | XFER1 | Transfer | 2C <b>7</b> | | Y11 | Byte counter bit 1 | 4K 3 | | Y 2 1 | Byte counter hit 2 | 4K4 | | Y 4 1 | Byte counter bit 4 | 4K 4 | | Y 8 1 | Byte counter bit 8 | 4K 4 | | Y 161 | Byte counter bit 16 | 4M4 | | - 10 1 | | , | ## PERKIN-ELMER Computer Systems Division ROceanport, N.J. 07757 S | REVISIONS | | | | | |-------------------------------|-----|------|------------------|--| | PRE<br>PRODUCTION<br>APPROVAL | DEY | 7.Y. | 3/4/25<br>3/4/25 | | RELEASED FOR PRODUCTION MFG. ENG. J. Y. DATE # 6/23 REVISED SHT'S 4.5 BG MM 1963 1/14 1/19/73 RO3 REVISED SHT'S 2.3 5 4 6 35-438 MOI MAS ROS. 24 1(1/26/5 | 10-1-75 | POQ. REVISED SHT'S 1 THRU 6. 35-438 MOI WAS ROS. ALEA M9: ADDED MANUALS 27-89, 29-486 4 29-487. WTA (1) 36/3 | M 10-6-78 ROS REVISED SHT'S 1 (5 REVISED SHT'S 1 (5 SHT, I AREA S9 35-438 MOI WAS RO8 | WA. | S R | 8 | | | | • | |-----|-----|------|---|-----|------|---| | BP | AU | 3886 | R | 5-1 | 6-79 | R | | SHEET<br>LOCATION | R0W 2 | TERM.<br>NO. | ROW I | SHEET<br>LOCATION | |-------------------|---------|--------------|----------|-------------------| | 3A6 | WTPTO | 24 | *SKINCOO | 307 | | 3A6 | WRTCKO | 23 | * FRDYOO | 3 <i>A</i> 7 | | | GND | SS | RDGTO | 301 | | | GND | 15 | *FRSRW00 | 3D6 | | 3A6 | ADAWKO | 20 | LAIO | 3A5 | | | GND | 19 | RSTRO | 3 <i>D</i> 2 | | | GND | 18 | HDSELO | 301 | | 3F2 | ERSGTO | 17 | WTGTO | 3F1 | | | GND | 16 | STRB0 | 311 | | | GND | 15 | RDTAO | 519 | | | GND | 14 | INDXO | 5AI | | | GND | 13 | SMO | 5A2 | | | GND | 15 | SEC40 | 5 A 3 | | 5A2 | SEC10 | 11 | SEC 20 | 5A2 | | 5A4 | SEC320 | 10 | SEC80 | 5A3 | | | GND | 09 | SEC160 | 5A4 | | | GND | 08 | RDCLKO | 5J9 | | | GND | 07 | WDTACO . | 554 | | | GND | 06 | TA640√ | 5C7 | | 5C7 | TA2560V | 05 | TAIZBO | 5C7 | | <b>5</b> 05 | TA20 √ | 04 | TA40 | 5C 5 | | <b>5</b> C5 | TA80 √ | 03 | TAIO / | 564 | | | GND | 02 | TAI60 / | 506 | | 5F5 | HIDENO | 01 | TA320 / | 5C6 | | 4C2 | DSKSELO | 00 | # FLSELO | 4EI | # CONN 3 | SHEET<br>LOCATION | ROW 2 | TERM.<br>NO. | ROW I | SHEET<br>LOCATION | | |-------------------|-------|--------------|---------|-------------------|---| | | GND | 00 | FRSRWIO | 3D6 | | | | | 01 | FRDYIO | 3 <i>A</i> 7 | İ | | | | 20 | SKINCIO | 3 <i>D</i> 8 | | | | | 03 | FLSELIO | 462 | ĺ | | | | 04 | GND | | | | | | 05 | FRSRW20 | 306 | _ | | | | 06 | FRDYZO | 3A8 | | | | | 07 | SKINCZO | 308 | | | | | 08 | FLSEL20 | 3 <i>0</i> 8 | | | | | 09 | GND | | | | | | 10 | FRSRW30 | 307 | | | | | 11 | FRDY30 | 3 <i>A</i> 8 | | | | | 15 | SKINC30 | 3 <i>D8</i> | | | | | 13 | FLSEL30 | 4E2 | | | L I | GND | 14 | GND | | | CONN 2 | SHEET | | TERM. | 50.445 | Succ- | |----------|---------------------------------------|-------|-------------|-------------| | LOCATION | ROW 1 | NO. | ROW 2 | SHEET | | | P5 | 41 | GND | ECCATION | | | GND | 40 | GND | <del></del> | | | J., 0.1.0 | 39 | GND | | | | | 38 | * | | | | <del></del> | 37 | | | | | | 36 | <u> </u> | | | | | 35 | | | | | | 34 | | | | | <u> </u> | 33 | | | | | <del> </del> | 32 | | | | | <del> </del> | 31 | | | | | | 30 | | | | | <u> </u> | 29 | | | | | | 28 | | | | | | 27 | | <del></del> | | ZEI | SCLRO | 26 | | | | | JUENO | 25 | SREQO | 2AI | | ZDI | XFERO | 24 | TERMO | 281 | | 259 | SYNO | 23 | ATNO | 2A1 | | 281 | RACKO | 22 | TACKO | 2B7 | | 3E1 | CLO70 | 21 | DAO | 201 | | 201 | DRO | 20 | CMDO | 201 | | 201 | SRO | 19 | ADRSO | 2F1 | | SHI | D/40 | 18 | DI50 | 2GI | | 201 | DISO | 17 | D/30 | SHI | | STI | DIOO | 16 | DIIO | SKI<br>SHI | | SMI | 0080 | 15 | D090 | STI | | C/M1 | 2080 | 14 | 0090 | ELI | | | <del></del> | 13 | | | | | | 12 | | | | | | 11 | ···· | | | | · · · · · · · · · · · · · · · · · · · | 10 | | | | | | 09 | | | | | | 08 | | | | | | 07 | | | | | | 06 | | | | | · · · · · · · · · · · · · · · · · · · | 05 | | | | | | 04 | <del></del> | | | | | 03 | | | | | · · · · · · · · · · · · · · · · · · · | 02 | | | | | GND | 01 | GND | | | | GND<br>PS | 00 | GND | | | SHEET<br>LOCATION | ROW I | TERM.<br>NO. | ROW 2 | SHEET<br>LOCATION | |-------------------|-------|--------------|-------|-------------------| | | P5 | 41 | GND | | | | GND | 40 | GND | | | | GND | 01 | GND | | | | P5 | 00 | GND | | CONN O PRINTED CIRCUIT BOARDS AGREEING WITH THIS SCHEMATIC MUST BE AT LEAST THE FOLLOWING REVISION LEVEL DIEK CONTROLLER 35-428 MON ROS CONN I REV. LEVEL ROG ROLZ 202 RO4 ROG ROL SHEET NO. 1 2 3 4 5 6 29-289, 29-486 € 29-487 NOTE THE REVISION LEVEL OF THIS SHEET IS CONSIDERED TO BE THE REVISION LEVEL OF THE DOCUMENT K. LAFFERTY H. MATTER J. YANG N. MASS! J. IISARCIK | NOTES | | | | | |-----------|-----------|----------------|-----------|----------------| | 1. UNLESS | OTHERWISE | SPECIFIED, ALL | RESISTORS | ARE /4 W, 15%. | DWG 02-263 R06 D08 ### INDEX ``` AC power requirements, 2-1 Address Compare failure, 3-5 Read, 3-16 Read and compare timing, 3-18 Track, 3-30 Addresses Controller, 3-10 Track, 3-15 Adjustments, 2-5/2-6 Analysis, functional schematic, 3-10 Assembly, mechanical, 2-1 Automatic head switch, 3-29 Bit and byte counters, 3-29 Block diagram Simplified, 3-1 System, 3-1 BSY, 3-5 Bytes Controller command, status, and data, 3-2 Disk command, status, and data, 3-7 Cable connections, expansion, 2-2 Cables, 2-4 Check, write, 3-7 Commands Data controller, 3-15 Seek and restore, 3-12 Computer interface and file control section, 3-10 Configuration 1x1 Removable cartridge disk system, 2-2 1x2 Removable cartridge disk system, 2-2 1x3 Removable cartridge disk system, 2-3 1x4 Removable cartridge disk system, 2-3 System, 2-1 Configurations, removable cartridge disk system, 1-1/1-2 Controller Addresses, 3-10 Addressing logic, 3-11 Command definitions, 3-2 Command, status, and data bytes, 3-2 Idle, 3-5 Read data definition, 3-4 Status definitions, 3-4 Write data definition, 3-4 ``` ## INDEX (Continued) ``` Controls, interrupt, 3-12 Counters, bit and byte, 3-29 CYL OV, 3-5 Data Controller commands, 3-15 Overflow, 3-7 Read, 3-17 Transfer, 3-15 Transfer error, 3-5 Write, 3-23 DEF TRK, 3-5 Definition Controller read data, 3-4 Controller write data, 3-4 Disk write data, 3-9 Definitions Controller command, 3-2 Controller status, 3-4 Disk command, 3-8 Disk status, 3-9 Derivation of longitudinal parity bytes, 3-22 Description, general, 1-1/1-2 Device Address strapping, 2-5/2-6 Unavailable, 3-6 Disable and disarm storage, 3-12 Disable/enable, 3-8 DISK ADDR INTLK, 3-10 Disk Command definitions, 3-8 Command, status, and data bytes, 3-7 Status definitions, 3-9 Write data definition, 3-9 Error Data transfer, 3-5 Longitudinal parity, 3-6 Errors, 3-30 Format mode, 3-27 EX. 3-5 Expansion cable connections, 2-2 File Addressed and file selected, 3-11 Control section, computer interface, 3-10 Interrupt, 3-13 Selected, file addressed and, 3-11 Format Mode errors, 3-27 Read, 3-24 Write, 3-27 Functional schematic analysis, 3-10 ``` ``` General description, 1-1/1-2 Head switch, automatic, 3-29 ILL ADDR, 3-9 Illegal address storage, 3-12 Installation, 2-1 Instructions Mounting, 2-1 Normal mode, 3-15 Programming, 3-2 Unpacking, 2-1 Internal RACKO/TACKO, 3-14 Interrupt Controls, 3-12 File, 3-13 Introduction, 1-1/1-2, 3-1, 3-10 Logic, controller addressing, 3-11 Longitudinal parity Bytes, derivation of, 3-22 Check, 3-19 Error, 3-6 Maintenance, 2-5/2-6 Mechanical assembly, 2-1 Mnemonics, 3-31 Mounting instructions, 2-1 Multisector Read, 3-27 Read and read format timing, 3-28 Records, 3-27 Write, 3-28 Normal mode instructions, 3-15 Operation, 3-1 Read, 3-15 Overflow, data, 3-7 Overrun, 3-4 Parity check, longitudinal, 3-19 Programming instructions, 3-2 RACKO/TACKO, internal, 3-14 Read, 3-3 Address, 3-16 And read format timing, 3-20 And write gate on-off timing, 3-30 Check, 3-3 Data, 3-17 Data definition, controller, 3-4 Format, 3-3, 3-24 ``` #### INDEX (Continued) ``` Timing, read and, 3-20° Multisector, 3-27 Operation, 3-15 Records, multisector, 3-27 Removable cartridge disk system configurations, 1-1/1-2 Reset, 3-4 Restore, 3-9 Scope, 3-1 Sector timing, 3-16 Seek, 3-8 And restore commands, 3-12 Sense status of file, 3-11 Simplified block diagram, 3-1 Status definitions, controller, 3-4 Storage Disable and disarm, 3-12 Illegal address, 3-12 Strapping, device address, 2-5/2-6 System Block diagram, 3-1 Configuration, 2-1 Testing, 2-4 Timing Address read and compare, 3-18 Multisector read and read format, 3-28 Read and read format, 3-20 Read and write gate on-off, 3-30 Sector, 3-16 Write and write format, 3-25 Track Address, 3-30 Addresses, 3-15 Transfer, data, 3-15 Unpacking instructions, 2-1 Violation (WPV), write protect, 3-6 Write, 3-3 And write format timing, 3-25, 3-26 Check, 3-7 Data, 3-23 Data definition, controller, 3-4 Format, 3-3, 3-27 Format timing, write and, 3-25 Multisector, 3-28 Protect violation (WPV), 3-6 WRT CHK, 3-9 WRT PROT, 3-9 1x1 Removable cartridge disk system configuration, 2-2 1x2 Removable cartridge disk system configuration, 2-2 1x3 Removable cartridge disk system configuration, 2-3 1x4 Removable cartridge disk system configuration, 2-3 ``` ## **PUBLICATION COMMENT FORM** Please use this postage-paid form to make any comments, suggestions, criticisms, etc. concerning this publication. | From | Date | |-----------------------------|--------------------| | Title | Publication Title | | Company | Publication Number | | Address | | | | <del></del> | | | | | FOLD | FOLD | | Check the appropriate item. | | | Error Page No. — Drawing | No | | Addition Page No Drawing | No | | Other Page No Drawing | No | | Explanation: | | | | | FOLD FOLD Fold and Staple No postage necessary if mailed in U.S.A. **FOLD** FOLD ## **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 22 OCEANPORT, N.J. POSTAGE WILL BE PAID BY ADDRESSEE # PERKIN-ELMER Computer Systems Division 2 Crescent Place Oceanport, NJ 07757 NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES **TECH PUBLICATIONS DEPT. MS 322A** FOLD FOLD