## JE610 ASCII KEYBOARD ENCODER DESCRIPTION: THE JE610 ASCII ENCODED KEYBOARD KIT CAN BE INTERFACED INTO MOST ANY COMPUTER SYSTEM. THE KEYBOARD ASSEMBLY REQUIRES +5V @ 150MA AND -12V @ 10MA FOR OPERATION. INTERFACE WIRING CAN BE MADE WITH EITHER A 16 PIN DIP JUMPER PLUG OR AN 18 PIN (.156 SPACING) EDGE CONNECTOR. **FEATURES:** - 60 KEYS GENERATE THE FULL 128 CHARACTERS, UPPER AND LOWER CASE ASCII SET - 2 USER DEFINE KEYS PROVIDED FOR CUSTOM APPLICATIONS - OUTPUTS DIRECTLY COMPATIBLE WITH TTL/DTL OR MOS LOGIC ARRAYS - UTILIZES A 2376 (40 PIN) ENCODER MEMORY CHIP - FULLY BUFFERED - CAPS LOCK FOR UPPER CASE ONLY ALPHA CHARACTERS #### PARTS LIST: | REF | DESCRIPTION | QTY | REF | DESCRIPTION | QTY | |-------------|-----------------------------------|-----|------------|------------------------------|--------| | IC1 | 556 DUAL TIMER | 1 | KB1 | KEYBOARD, 62 KEYS, HI-TEK | 1 | | IC2 | 74LS02 QUAD GATE | 1 | R1-3 | RESISTOR, 560 OHMS, 1/4W | 3 | | IC3 | 74LS00 QUAD GATE | 1 | R4,6,13-23 | RESISTOR, 2.2K, 1/4W | 13 | | IC4 | 7425 DUAL GATE | 1 | R5 | RESISTOR, 150K, 1/4W | 1 | | IC5 | AY-5-2376 ENCODER OR EQ | 1 | R7,8,11 | RESISTOR, 27K, 1/4W | 3 | | IC6,7 | 74LS05 HEX BUFFER | 2 | R9 | RESISTOR, 100K, 1/4W | 1 | | C1 | CAPACITOR, ELEC, 1MF, 25V | 1 | R10 | RESISTOR, 270K, 1/4W | 1 | | C2,5,7,8, | | ~~ | R12 | RESISTOR, 10K, 1/4W | 1 | | 10,11,13-16 | CAPACITOR, DISC, .1MF, 50V | 10 | J1 | CONNECTOR, 16 PIN, ST STD | 1 | | C3,4,6 | CAPACITOR, DISC, .01MF, 50V | 3 | JW1 | CONDUCTOR, INSULATED 26AWG | 5′′ | | C9 | CAPACITOR, DISC, 100PF, 50V or EQ | 1 | | SOCKET, 14 PIN, ST STD OR EQ | 6 | | C12 | CAPACITOR, ELEC, 47MF, 16V | 1 | | SOCKET, 40 PIN, ST STD OR EQ | 1 | | CR1,2 | DIODE IN4148 OR EQ | 2 | | PRINTED WIRING BOARD JE610 | 1 | | | | | | JE610 KIT INSTRUCTIONS | 2 SHTS | ## ASSEMBLY PREPARATION AND PROCEDURES: 1. IMPORTANT: IDENTIFY ALL PARTS ON PARTS LIST BEFORE PROCEEDING. 2. SUGGESTION: SIMULATE PRINTED WIRING BOARD ASSEMBLY BY PLACING THE COMPONENTS IN THEIR ACTUAL PLACE ON THE PICTURE ASSEMBLY. TRANSFER COMPONENTS TO THE BOARD DUR- ING ASSEMBLY. - SMALL SOLDERING IRON OR GUN (27W TO 35W). - RESIN CORE SOLDER .03 DIA. (DO NOT USE ACID CORE TYPE). - SMALL LONG NOSE PLIER. - SMALL WIRE CUTTER. - SMALL SPONGE FOR CLEANING SOLDER TIP. - SOLDERING TIPS: TOOLS REQUIRED: - FEED SOLDER TO THE CRACK BETWEEN THE PAD AND THE IRON TIP. - LEAVING THE IRON TIP TOO LONG ON A PAD WILL LIFT THE PAD. ALLOW APPROXIMATELY 2 SECONDS PER SOLDER JOINT. - USING TOO MUCH SOLDER WILL CAUSE THE SOLDER TO BRIDGE ACROSS TRACES. - KEEP IRON TIP CLEAN BY WIPING THE TIP ACROSS A WATER-DAMPENED SPONGE. #### ASSEMBLY PREPARATION AND PROCEDURES: (CONT'D) 5. COMPONENT WIRE IDENTIFICATION, LEAD BENDING AND CLIPPING: ## **ASSEMBLY INSTRUCTIONS:** - PRINTED WIRING BOARD ASSEMBLY: SEE ASSEMBLY PICTURE. (PAGE 5). - 1.1 START BOARD ASSEMBLY BY PLACING THE BOARD IN THE POSITION SHOWN ON THE ASSEMBLY PICTURE. THE EDGE CONNECTOR (P1) WILL BE AT THE UPPER LEFT CORNER. - 1.2 INSERT RESISTORS R1 THRU R23 AS SHOWN. TAKE CARE THAT THE COLORS ARE CORRECT. BEND AND CLIP LEADS. DO NOT SOLDER. - 1.3 INSERT DIODES CR1 AND CR2. NOTE POLARITY BAND POSITION, BEND AND CLIP LEADS, DO NOT SOLDER, - 1.4 INSERT CAPACITORS C1 THRU C16. BE SURE THAT THE CAPACITANCE VALUES ARE CORRECT FOR EACH CAPACITOR LOCATION. NOTE LOCATION OF (+) LEAD FOR C1 AND C12. BEND AND CLIP LEADS, DO NOT SOLDER. - 1.5 INSERT J1 CONNECTOR (16 PIN SOCKET), IC1,2,3,4,6 AND 7 SOCKETS (14 PIN) AND IC5 SOCKET (40 PIN) FLUSH ON BOARD. NOTE ANGLE (OR MARKINGS) ON THE UPPER RIGHT CORNER OF THE SOCKET TO IDENTIFY PIN 1 (ALL 8 SOCKETS) LOCATION. PIN 1 IS ALSO DESIGNATED BY A SQUARE PAD ON THE BOARD. TO PREVENT THE SOCKETS FROM FALLING OFF, BEND 2 LEADS AT OPPOSITE CORNERS ON EACH SOCKET. DO NOT BEND OTHER LEADS. DO NOT SOLDER. - 1.6 INSERT KEYBOARD (KB1) FLUSH ON BOARD. BE SURE THAT ALL THE PINS ARE STRAIGHT BEFORE INSTALLING. THERE ARE 3 LOCATING PINS ON THE BOTTOM OF THE KEYBOARD TO HELP ALIGN THE PINS THRU THE BOARD. ANY UNNECESSARY FORCING MEANS PIN MISALIGNMENT. PINS WILL BREAK WHEN BENT MORE THAN A COUPLE OF TIMES. MAKE SURE EACH KEY SWITCH HAS 2 PINS THRU THE BOARD. EACH OF THE KEY PADS CAN BE REMOVED BY PULLING IT STRAIGHT UP FROM THE SQUARE SHAFT. DO NOT BEND LEADS. DO NOT SOLDER. - 1.7 DOUBLE CHECK FOR CORRECT COMPONENT INSERTION BY PLACING A CHECK MARK (4) IN EACH OF THE CIRCLES PROVIDED ON THE ASSEMBLY DRAWING. - 1.8 TURN COMPONENT BOARD ASSEMBLY OVER BY RESTING IT ON THE KEYBOARD, AND SOLDER ALL COMPONENT LEADS. APPLY AS LITTLE HEAT AS POSSIBLE, FOR A GOOD SOLDER JOINT, TO CR1 AND CR2 AS THEY ARE MORE HEAT SENSITIVE THAN THE OTHER COMPONENTS. CHECK CAREFULLY FOR SOLDER BRIDGES ACROSS PADS AND TRACES. REMOVE ALL SOLDER BRIDGES IF ANY. - 1.9 INSTALL JUMPER WIRE (JW1) TO SOCKET LEADS BETWEEN IC4 PIN 6 AND IC5 PIN 6 (NON-COMPONENT SIDE). CHECK CAREFULLY FOR SOLDER BRIDGES AROUND LEADS. PLACE (/) IN CIRCLE. - 2. BOARD VOLTAGE CHECK: (NO IC'S IN SOCKETS) - 2.1 ATTACH GROUND TO J1-8 DIP SOCKET OR P1-18 EDGE CONNECTOR. ATTACH +5VDC TO J1-16 DIP SOCKET OR P1-1 EDGE CONNECTOR. ATTACH -12VDC TO J1-9 DIP SOCKET OR P1-16 EDGE CONNECTOR. - 2.2 CHECK FOR +5V BETWEEN GROUND AND IC SOCKET #1PIN 14, IC SOCKET #5 PIN 1, AND IC SOCKET #7 PIN 14. ALSO CHECK FOR -12 V BETWEEN GROUND AND IC SOCKET #5 PIN 18. - 2.3 IF THERE IS NO VOLTAGE ON THE PIN(S) CHECK FOR IMPROPER HOOK-UP AT THE CONNECTORS. IF THE +5V APPEARS ONLY AT CERTAIN PINS, CHECK FOR UNSOLDERED PADS OR COLD SOLDER JOINTS. ALSO CHECK FOR SOLDER BRIDGED TRACES AND PADS. WHEN BOTH VOLTAGES ARE PROPERLY CHECKED, DISCONNECT POWER SUPPLIES. #### 3. I.C. ASSEMBLY 3.1 INSERT IC'S 1 THRU 7 INTO THEIR RESPECTIVE SOCKETS. NOTE THAT THE NOTCH TO LOCATE PIN #1 ON ALL THE IC'S ARE ON THE RIGHT SIDE. TO PREVENT DAMAGES FROM STATIC ELECTRICAL DISCHARGE TO IC 5, DO NOT REMOVE THE BLACK CONDUCTIVE FOAM FROM THE IC LEADS UNTIL READY TO PUT INTO THE 40 PIN SOCKET. BE SURE THE PINS ON ALL THE IC'S ARE STRAIGHT BEFORE INSERTION. FIRST LINE UP ONE SIDE OF THE LEADS INTO THE SOCKET AND THEN CAREFULLY WORK THE LEADS FROM THE OPPOSITE SIDE INTO THE SOCKET BEFORE PUSHING IT IN. RECHECK FOR PROPER PLACEMENT OF EACH IC AS WELL AS THE PIN #1 LOCATION. PLACE A (/) MARK IN THE CIRCLE. # JE610 SCHEMATIC DIAGRAM ## **KEYBOARD SWITCH PAD "X-Y" CONNECTIONS** | KEY + | ESC<br>X5<br>Y10 | !<br>1<br>x7<br>Y8 | "<br>2<br>X7<br>Y7 | #<br>3<br>X7<br>Y6 | \$<br>4<br>X7<br>Y5 | %<br>5<br>X7<br>Y4 | &<br>6<br>X7<br>Y3 | /<br>7<br>X7<br>Y2 | (<br>8<br>X7<br>Y1 | )<br>9<br>X7<br>YO | Ø<br>X3<br>YO | =<br>-<br>X2<br>YO | :<br>X7<br>Y10 | ~<br>∧<br>x7<br>y9 | BACK<br>SPACE<br>X3<br>Y5 | BREAK | |----------------|------------------|--------------------|----------------------|--------------------|---------------------|--------------------|--------------------|--------------------|--------------------|--------------------------------------|----------------|----------------------------|----------------|----------------------|---------------------------|----------------------| | KEY →<br>X-Y → | TAB<br>X6<br>Y9 | 0<br>X6<br>Y8 | W<br>X6<br>Y7 | E<br>X6<br>Y6 | R<br>X6<br>Y5 | T<br>X6<br>Y4 | Y<br>X6<br>Y3 | U<br>X6<br>Y2 | X6<br>Y1 | 0<br>X6<br>YO | P<br>X3<br>Y2 | {<br>[<br>X3<br>Y6 | @<br>X3<br>Y4 | LINE<br>FEED<br>X3Y9 | DELETE<br>X3<br>Y10 | | | KEY →<br>X-Y → | CTRL | CAPS LK | <b>A</b><br>×5<br>×8 | \$<br>X5<br>Y7 | D<br>X5<br>Y6 | F<br>X5<br>Y5 | G<br>X5<br>Y4 | H<br>X5<br>Y3 | J<br>X5<br>Y2 | K<br>X5<br>Y1 | L<br>X5<br>YO | +,<br>X4<br>YO | *:<br>X3<br>Y1 | ]} x3 y7 | RETURN<br>X3<br>Y8 | | | KEY →<br>X-Y → | UD1<br> | SHIFT | Z<br>X4<br>Y10 | X<br>X4<br>Y9 | C<br>X4<br>Y8 | V<br>X4<br>Y7 | B<br>X4<br>Y6 | N<br>X4<br>Y5 | M<br>X4<br>Y4 | ,<br>,<br>,<br>,<br>,<br>,<br>,<br>, | .><br>X4<br>Y2 | / <sup>?</sup><br>X4<br>Y1 | SHIFT | REPEAT | UD2<br> | SPACI<br>BAR<br>×2Y8 | #### **KEYBOARD OPERATION:** THE JE610 KEYBOARD CONNECTS TO THE COMPUTER BY MEANS OF AN 18 PIN EDGE CONNECTOR (.156 SPACING) TO "P1" OR A 16 PIN DIP JUMPER PLUG TO "J1" SOCKET. THE DATA IS PARALLEL CONSISTING OF 8 ASCII DATA BITS AND 1 EVEN PARITY BIT. ALSO PROVIDED ARE POSITIVE AND NEGATIVE-GOING STROBES TO SIGNAL THE PRESENCE OF DATA. WHEN A KEY IS PRESSED, THE NORMALLY RANDOM-MOVING BIT PATTERN AT THE OUTPUTS STABILIZES TO THE ASCII CHARACTER REPRESENTING THE DEPRESSED KEY AND PRODUCING THE STROBE'S OUTPUTS. THE OUTPUTS WILL THEN GO INTO THE COMPUTER. THE USER-DEFINED KEYS HAVE A HIGH LEVEL OUTPUT (PULLED UP TO +5VDC) WHEN THE KEYS ARE NOT PRESSED. THE OUTPUT(S) BECOME ZERO VOLTS WHEN THE KEYS ARE PRESSED. #### ADAPTING TO NON-STANDARD DATA INPUT POLARITY: THE KEYBOARD SENDS ITS DATA OUT USING POSITIVE LOGIC AS CORRESPONDING TO THE CODE ASSIGNMENT CHART ON PAGE 6 (EXCEPT WITH EVEN PARITY). THE ENCODER CHIP IS WIRED TO PRODUCE THE CORRECT LOGIC OUTPUT BUT MAY BE CHANGED, IF NECESSARY, BY REPLACING BOTH 74LS05 IC'S (IC6 AND IC7) WITH 7407 TYPES. THIS WOULD CAUSE THE DATA AND PARITY TO BE INVERTED. NOTE THAT THERE ARE TWO STROBE LINES, ONE FOR DEVICES REQUIRING A POSITIVE-GOING EDGE TO SIGNAL DATA AVAILABLE AND THE OTHER FOR DEVICES NEEDING NEGATIVE EDGE TRIGGERING. #### CONNECTOR TERMINALS AND DATA BIT IDENTIFICATIONS #### DATA BITS: | DATA BIT NO. (D) | 8* | D7** | D6 | D5 | D4 | D3 | D2 | D1 | D0 | *PARITY | |----------------------|----|------|----|----|----|----|----|----|----|---------------| | J1 CONNECTOR PIN NO. | 14 | 13 | 12 | 2 | 7 | 6 | 5 | 4 | 3 | **Not used in | | P1 CONNECTOR PIN NO. | 6 | 8 | 10 | 5 | 15 | 13 | 11 | 9 | 7 | some systems. | | DATA BIT VALUE | | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | | #### STROBES: #### POWER CONNECTIONS: POSITIVE-GOING EDGE: NEGATIVE-GOING EDGE: J1 PIN 15, P1 PIN 4 J1 PIN 1, P1 PIN 3 +5VDC @ 150MA: -12VDC @ 10 MA: GROUND: J1 PIN 16, P1 PINS 1 & 2 J1 PIN 9, P1 PIN 16 J1 PIN 8, P1 PIN 17 & 18 #### **USER-DEFINED KEYS:** UD1: BOTTOM ROW LEFT CORNER KEY. J1 PIN 10, P1 PIN 14. UD2: BOTTOM ROW RIGHT CORNER KEY. J1 PIN 11, P1 PIN 12. #### **KEYBOARD SWITCH AND CONNECTOR(S) PIN TEST** A VOLTMETER OR LOGIC PROBE WILL BE REQUIRED FOR THIS TEST. CONNECT BOTH POWER SUPPLIES (+5V, -12V AND GROUND) TO THEIR RESPECTIVE PINS ON J1 OR P1. TEST MEASUREMENTS WILL BE MADE BETWEEN GROUND AND THE DESIGNATED PIN NO.(S) OF J1 OR P1. PRESS THE FOLLOWING KEYS BY HOLDING EACH DOWN ONE AT A TIME. ANY OUTPUT BELOW 0.5V (APPROX.) TO COMMON, IS CONSIDERED LOW OR ZERO (0) OR OFF. ANY OUTPUT ABOVE 4.5V (APPROX.) TO COMMON IS CONSIDERED HIGH OR ONE (1) OR ON. THIS TEST SHOULD CHECK OUT THE PROPER FUNCTION OF THE KEYBOARD. | P1-6 P1-8 P1-10 P1-5 P1-15 P1-13 P1-11 P1-9 P1-7 | J1-14 | J1-13 | J1-12 | J1-2 | J1-7 | J1-6 | J1-5 | J1-4 | J1-3 | |--------------------------------------------------|-------|-------|-------|------|-------|-------|-------|------|------| | | OR | | P1-6 | P1-8 | P1-10 | P1-5 | P1-15 | P1-13 | P1-11 | P1-9 | P1-7 | | KEY* | PARITY | D7** | D6 | D5 | D4 | D3 | D2 | D1 . | D0 | |-----------|--------|------|------|------|------|------|------|------|------| | (PRESS) | | (B8) | (B7) | (B6) | (B5) | (B4) | (B3) | (B2) | (B1) | | SPACE BAR | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | I | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | " | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | \$ | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | ( + | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | Ø | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | 0 (upper) | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | \*\* Not used in parity check # TIPS FOR ISOLATING COMMON KEYBOARD PROBLEMS: - 1. IMPROPER COMPONENT ASSEMBLY: RECHECK ALL COMPONENTS FOR PROPER INSERTION. CHECK ALL IC'S FOR PROPER PIN 1 LOCATION. CHECK FOR CORRECT POLARITY LEAD PLACEMENT OF CR1, CR2, C1 AND C12. - 2. BECAUSE OF NON-CORRESPONDING PIN NUMBERS BETWEEN J1 AND P1 CHECK FOR CORRECT TERMINATIONS TO RESPECTIVE CONNECTORS. - 3. RECHECK FOR PROPER POWER SUPPLY(S) HOOK-UP. - 4. GENERAL AND INTERMITTENT PROBLEMS: IMPROPER COMPONENT VALUE PLACEMENT. COLD SOLDER JOINTS, UNSOLDER PADS AND SOLDER BRIDGES ACROSS TRACES AND PADS. - CAUTION: A COMMON MISTAKE IS TO INSERT CONNECTORS J1 OR P1 BACKWARDS. THIS COULD CAUSE IRREPARABLE DAMAGES. ## IMPORTANT: IF REPAIRS ARE REQUIRED, FORWARD KIT ALONG WITH EXPLANATION TO JAMECO ELECTRONICS REPAIR CENTER, 1021 HOWARD AVENUE, SAN CARLOS, CA 94070 — THIS KIT WILL NOT BE REPAIRED BY JIM-PAK DEALERS. #### WARRANTY: A \$10.00 minimum service fee will be charged on each kit returned for repairs. We will replace, free of charge, all components which are defective due to manufacturer defects within 90 days from date of purchase. Customer will be subject to charges for misuse or damage to the printed wiring board or components during assembly. <sup>\*</sup>CHECK HORIZONTAL COLUMN ACROSS CHART FOR EACH KEY PRESSED # JE 610 ASCII KEYBOARD - PRINTED WIRING BOARD ASSEMBLY ## Keyboard Encoder ## **FEATURES** - One integrated circuit required for complete keyboard - Outputs directly compatible with TTL/DTL or MOS logic - External control provided for output polarity selection. External control provided for selection of odd or even parity. Two key roll-over operation. N-key lockout. - Programmable coding with a single mask change. Self-contained oscillator circuit. Externally controlled delay network provided to eliminate the Reflect of contact bounce. Static charge protection on all input and output terminals. Entire circuit protected by a layer of glass passivation. #### DESCRIPTION The General Instrument AY-5-2376 is a 2376 Bit Read Only Memory with all the logic necessary to encode single pole single throw keyboard closures into a usable 9-bit code. Data and strobe outputs are directly compatible with TTL/DTL or MOS logic arrays without the use of any special interface components. The AY-5-2376 is fabricated with MTNS technology and contains 2942 P-channel enhancement mode transistors on a single monolithic chip. ## **ELECTRICAL CHARACTERISTICS** #### Maximum Ratings $V_{\rm GI}$ and $V_{\rm GG}$ (with respect to $V_{\rm CC}$ ) . . . . . Logic input voltages (with respect to $V_{\rm CC}$ ) . Storage Temperature . . -20V to +0.3V Logic input voltages (with respect to V<sub>cc</sub>) . . . -20V to +0.3V Storage Temperature . . . . . -65°C to +150°C Operating Temperature Range . . . 0°C to +70°C \*Exceeding these ratings could cause permanent damage Functional operation of this device at these conditions is not implied-operating ranges are specified below # Standard Conditions (unless otherwise noted) | Characteristics | Sym | Min | Тур | Max | Units | Conditions | |-----------------------------------------------|--------------------|--------------------|----------------------|-------------|----------|-------------------------------------------------------------| | Clock Frequency | f | 10 | 50 | 100 | KHz | See Block diagram<br>footnote** for typical<br>R - C values | | Data Input<br>(Shift, Control, Parity | | | | | ł | | | invert, data & strobe invert). | | | | | | | | Logic "0" Level | V <sub>10</sub> | Vcc | _ | +0.8 | l v | | | Logic "1" Level | V <sub>10</sub> | Vcc-1.5 | _ | Vcc+0.3 | ľv | | | | ''' | 1 | l – | | | | | Shift & Control Input | ļ | 1 | | 1 | | | | Current | l <sub>INS,C</sub> | 15 | 36 | 60 | μΑ | V₁=+5V | | | | 8 | 16 | 30 | μА | V <sub>1</sub> = 0V | | Data, Parity Invert Input | | .1 | | | | | | Current | I IND, P | l – | .01 | 1 | μA | V <sub>1</sub> =-5V to +5V | | X Output (X <sub>0</sub> -X <sub>7</sub> ) | | 4 | | the same of | | | | Logic "1" Output Current | lxt | _ | 0 | _ | μА | V <sub>OUT</sub> = V <sub>CC</sub> | | - ' ' | | 80 | 150 | 400 | μA | V <sub>OUT</sub> = V <sub>CC</sub> 1.3V | | | | 140 | 300 | 800 | μA | $V_{OUT} = V_{CC} - 2.0V$ | | | | 250 | 700 . | 1500 | μA | $V_{OUT} = V_{CC} - 5V$ | | • | | 500 | 1500 | 3000 | μA | $V_{OUT} = V_{CC} - 10V$ | | Logic "0" Output Current | l <sub>xo</sub> | 15 | 30 | 80 | μA | $V_{OUT} = V_{CC}$ | | 1 | | 13 | 27 | 65 | μΑ | $V_{OUT} = V_{CC} - 1.3V$ | | | | 12 | 25 | 60 | μA | $V_{OUT} = V_{CC} - 2.0V$ | | | | 5 | 10 | 40 | μA . | $V_{OUT} = V_{CC} - 5V$ | | | l | _ | 1 | 20 | μA | V <sub>OUT</sub> = V <sub>CC</sub> ~10V | | Y Input (Y <sub>0</sub> -Y <sub>10</sub> ) | | | | 1 | | | | Trip Level | VY | Vcc -5 | V <sub>cc</sub> –3 | Vcc-2 | V | Y Input Going | | | | 1 | | | | Positive | | Hysteresis | $\Delta V_{Y}$ | .5 | .9 | 1.4 | V | Note 1 | | | | <b>I</b> | | | | Note 2 | | Selected Y Input Current | lys | 30 | 60 | 160 | μA | $V_{IN} = V_{CC}$ | | | | 26 | 54 | 130 | μА | $V_{IN} = V_{CC} - 1.3V$ | | | | 24 | 50 | 120 | μA | $V_{IN} = V_{CC} - 2.0V$ | | | | 10 | 20 | 80 | μA | $V_{1N} = V_{CC} - 5V$ | | | | | 2 | 20 | μΑ | $V_{IN} = V_{CC} - 10V$ | | Unselected YInput Current | lγυ | 15 | 30 | 80 | μA | V <sub>IN</sub> = V <sub>CC</sub> | | | | 13<br>12 | 27<br>25 | 65<br>60 | μA | $V_{IN} = V_{CC} - 1.3V$<br>$V_{IN} = V_{CC} - 2.0V$ | | | | 5 | 10 | 40 | μА | $V_{IN} = V_{CC} - 2.0V$ $V_{IN} = V_{CC} - 10V$ | | Input Capacitance | Cin | | 3 | 10 | μA<br>pf | at OV | | | CIN | | , | " | Pi | atov | | Switch Characteristics Minimum Switch Closure | | | | | | Con Timina Dianam | | Contact Closure | _ | _ | _ | - | _ | See Timing Diagram | | Resistance | Zcc | l _ | _ | 300 | Ω | | | ricolotalice | Z <sub>co</sub> | 1×10 <sup>7</sup> | | 300 | Ω | | | Strake Balon | 20 | 1/10 | _ | _ | ** | | | Strobe Delay<br>Trip Level (Pin 19) | V <sub>SD</sub> | Vcc-4 | Vcc-3 | Vcc-2 | v | | | Hysteresis | V <sub>SD</sub> | .5 | .9 | 1.4 | v | See Note 1 | | Quiescent Voltage (Pin 19) | ¥SD | -3 | . <del>y</del><br>−5 | -8 | v | With 680KΩ to V <sub>55</sub> | | | | " | _5 | " | • | ************************************** | | Data Output (B <sub>1</sub> -B <sub>9</sub> ) | | | | ا ما | ,, | 1 -16ma | | Logic "0"<br>Logic "1" | _ | V <sub>cc</sub> -1 | _ | 0.4 | \ \ \ | l <sub>oL</sub> = 1.6ma | | * | _ | Vcc-1 | _ | - | , v | l <sub>он</sub> −100 <i>µ</i> а | | Power | | | | ا ۔۔ ا | | | | lee | _ | - | 5 | 10 | mA. | $V_{cc} = +5V$ | | 1 <sub>GG</sub> | _ | | 5 | 10 | mA | V <sub>GG</sub> = -12V | Typical values at +25°C and nominal voltages NOTE 1. Hysteresis is defined as the amount of return required to unlatch an input. 2. Guaranteed number of X & Y loads which may be applied to an X output = eleven. # STANDARD CODE ASSIGNMENT CHART 8 Bit ASCII, odd parity ## **OPERATION** The AY-5-2376 contains (see Block Diagram), a 2376-bit ROM, 8stage and 11-stage ring counters, an 11-bit comparator, an os-cillator circuit, an externally controllable delay network for eliminating the effect of contact bounce, and TTL/DTL/MOS compatible output drivers. The ROM portion of the chip is a 264 by 9 bit memory arranged into three 88-word by 9-bit groups. The appropriate levels on the Shift and Control Inputs selects one of the three 88-word groups; the 88-individual word locations are addressed by the two ring counters. Thus, the ROM address is formed by combining the Shift and Control Inputs with the two ring counters. The external outputs of the 8-stage ring counter and the external inputs to the 11-bit comparator are wired to the keyboard to form an X-Y matrix with the 88-keyboard switches as the crosspoints. In the standby condition, when no key is depressed, the two ring counters are clocked and sequentially address the ROM; the absence of a Strobe Output indicates that the Data Outputs are When a key is depressed, a single path is completed between one output of the 8-stage ring counter (X0 thru X7) and one input of the 11-bit comparator (Y0-Y10). After a number of clock cycles, a condition will occur where a level on the selected path to the comparator matches a level on the corresponding comparator input from the 11-stage ring counter. When this occurs, the comparator generates a signal to the clock control and to the Strobe Output (via the delay network). The clock control stops the clocks to the ring counters and the Data Outputs (B1-B9) stabilize with the selected 9-bit code, indicated by a 'valid' signal on the Strobe Output. The Data Outputs remain stable until the key is released. As an added feature two inputs are provided for external polarity control of the Data Outputs. Parity Invert (pin 6) provides polarity control of the Parity Output (pin 7) while the Data and Strobe Invert input (pin 20) provides for polarity control of Data Outputs B1 thru B8 (pins 8 thru 15) and the Strobe Output (pin 16). #### **SPECIAL PATTERNS** Since the selected coding of each key is defined during the manufacture of the chip, the coding can be changed to fit any particular application of the keyboard. Up to 264 codes of up to 8 bits (plus one parity bit) can be programmed into the AY-5-2376 ROM covering most popular codes such as ASCII, EBCDIC, Selectric, etc., as well as many specialized codes. The ASCII code is available as a standard pattern.