### DRAFT ### User's Manual ### DISK JOCKEY 2D (tm) ### revision 4 ### Table of Contents | Introduction | L | |-----------------------------------|---| | | | | ROM Jump Table | 3 | | Serial I/O | 1 | | Disk I/O , | õ | | ROM Subroutines | 5 | | Diskette Initialization 13 | 3 | | Error Bits Recap 14 | 1 | | Utilizing Disk Jockey Firmware 15 | 5 | | Sample Read Routine 17 | 7 | | Sample Read Routine | ) | | Disk System Software 21 | L | | The Bootstrap Loader 23 | 3 | | I/O Connectors J1 & J2 | 1 | | Patches for CP/M* | 5 | | Hardware Level Registers | 3 | | Parts List | 7 | | Drive Cable Conventions 41 | L | | Serial I/O Switch Settings 42 | 2 | | Power-on Jump Table 44 | 1 | | Bootstrap LED Indicator 46 | 5 | | Phantom Enable Switch 46 | 5 | | Phantom Enable Switch | 7 | | Assembly Instructions 48 | | | Parts Installation 51 | | | Initial Check-out and Power-up 55 | 5 | | Concise Firmware Memory Map 57 | | | | | | Software listings | 9 | | CBIOS Drivers for CP/M 61 | 1 | | Disk Jockey 2D Firmware 67 | 7 | | Schematics | ĺ | | | | #### ATTENTION USERS OF THE NORTH STAR ZPB-2A PROCESSOR BOARD ### WRITE DATA RACE CONDITION A race condition exists in the write data logic of the ZPB-2A CPU board which can interfere with the operation of other boards on the S-100 bus if these boards utilize an internal bidirectional data bus. The following modification will alleviate this problem without degrading the performance of the North Star CPU or any other known device sharing the bus. Locate IC 7F. It is a 74LS132 in the upper left section of the ZPB circuit board. Remove this chip from its socket, bend out pin 10 and replace the IC in its socket in such a way that pin 10 sticks out without making contact with its assigned socket hole or with any other component. Make sure that the chip is oriented correctly when it is replaced. Pin 10 should be pointing toward the top of the board. This completes the modification. #### User's Manual tm ### DISK JOCKEY 2/D #### INTRODUCTION The Thinker Toys DISK JOCKEY 2/D (DJ) board features three distinct subsections: - A floppy disk controller, capable of reading and writing data in either single density FM code or double density MFM code with write precompensation, which can be connected to any floppy disk drive plug compatible with the Shugart 800/850. - 2. A baud rate selectable hardware UART serial interface that allows communication with a terminal device at TTY 20ma current loop or RS-232 levels. - 3. Automatic address generation upon reset or power-up which allows a "jump start" to the boot strap program in the ROM contained on the board. The DJ plugs into an S-100 bus slot in a system with an 8080, 8085, or Z80 (1.7MHz - 5MHz) CPU. The controller has a cable connector for attaching a flat cable to the first floppy disk drive, and can control a chain of up to four drives daisy chained on this cable. A second connector on the DJ is provided for attaching a terminal device. The DJ uses memory mapped I/O. Device registers used to input from and output to the floppy disk and the serial port are accessed from the CPU board of the S-100 system by references to memory addresses. Some registers differ in function depending on whether they are being read or written. Most users will not wish to use the hardware level registers directly. Instead, they can call standard disk and serial I/O subroutines contained in 1016 bytes of PROM memory on the DJ board. This PROM occupies a 1024 byte block of S-100 bus memory address space. A 1024 byte RAM is also provided which is used by the PROM firmware for the storage of various disk related variables such as the current track number, the current drive number, etc. An exact map of these variables is included at the end of the PROM listings. The remainder of the RAM may be used as a disk data buffer or for general purpose memory. The actual addresses where the I/O registers, PROM, and RAM ### Introduction appear are controlled by another PROM, referred to as the address selection PROM. The PROM is supplied with standard addresses burned into it for these registers. If the standard addresses would conflict with some other device on the system bus, a PROM burned with non-standard addresses can be substituted. The DISK JOCKEY 2/D uses 2048 bytes of memory starting at 340:000 or E000H (standard version). The first 1016 bytes are occupied by PROM, the next 8 bytes constitute the memory mapped I/O, and the last 1024 bytes contain the RAM buffer. #### PROGRAMMING SPECIFICATIONS #### ROM JUMP TABLE Most users will wish to take advantage of the standard I/O subroutines supplied in PROM on the DJ. The user should branch to the appropriate address in a jump table in the first few words of the system ROM. Since each subroutine ends with a RET instruction, a CALL instruction should be used to branch to the subroutine. The jump table contains jump instructions to the true address of the utility routines within the ROM. Having a jump table allows the individual routines to be updated and moved around within the ROM without having to change software that calls the routines. Let A represent the address of word 0 of the onboard ROM. In boards with standard address decoding PROMS, A = 340:000Q (E000H). The address to call for the utility routines are then: | ADDRESS | STANDARD | VALUE | SYMBOLIC | C VALUE FUNCTION | |---------|----------|-------|----------|------------------------------| | | Octal | Hex | | | | A | 340:000 | EØØØ | DBOOT | DOS bootstrap routine | | A+3 | 340:003 | EØØ3 | TERMIN | Serial input | | A+6 | 340:006 | EØØ6 | TRMOUT | Serial output | | A+9 | 340:011 | EØØ9 | T KZ ERO | Recalibrate (seek to TRKØ) | | A+12 | 340:014 | EØØC | TRKSET | Seek | | A+15 | 340:017 | EØØF | SETSEC | Select sector | | A+18 | 340:022 | EØ12 | SETDMA | Set DMA address | | A+21 | 340:025 | EØ15 | DREAD | Read a sector of disk data | | A+24 | 340:030 | E018 | DWRITE | Write a sector of disk data | | A+27 | 340:033 | EØlB | SELDRV | Select a disk drive | | A+3Ø | 340:036 | EØ1E | TPANIC | Test for panic character | | A+33 | 340:041 | EØ21 | TSTAT | Serial status input | | A+36 | 340:044 | E024 | DMAST | Read current DMA address | | A+39 | 340:047 | EØ27 | STATUS | Disk status input | | A+42 | 340:052 | EØ2A | DSKERR | Loop to strobe error LED | | A+45 | 340:055 | EØ2D | SETDEN | Set density | | A+48 | 340:060 | EØ3Ø | SETSID | Set side for 2-headed drives | The specific function of each subroutine is described below. The subroutine upon completion will execute a RET instruction. A disk subroutine that completes normally will return with the carry flag cleared to zero. A disk subroutine that detects an error condition will return with the carry flag set to 1. A program should always test the carry flag after a return from a disk utility subroutine and branch to an appropriate error handling routine if the carry flag is set. ### SERIAL I/O There is a hardware UART on the DJ board along with a crystal controlled baud rate generator. There are sixteen different baud rates available including 12 of the most common. The baud rate of the UART must match the baud rate of the terminal connected to the DJ board in order for the serial interface to function properly. The UART (Universal Asynchronous Receiver-Transmitter) consists of two independent sections: a transmitter section and a receiver section. Each section has two registers. transmitter section one register is loaded by the system bus. The contents of this bus register are transferred to a shift register where start, stop, and (conditionally) parity bits are The transmitted serial data originates from this shift Whenever the contents of the system bus register have register. been transferred to the second shift register the UART sets TBRE (Transmitter Buffer Register Empty) bit in its status reqister. In the receiver section there is a shift register which assembles a parallel data word from the input serial stream after start and stop bits have been removed. When a complete data word has been assembled in this register it is loaded into a second register that is accessible from the system bus. Whenever this bus register is loaded from the receiver shift register the UART sets the DR (Data Ready) bit in its status register. The subroutine TERMIN can be called to wait for the UART to raise the DR bit of its status register. The character is then transferred to the A register and trimmed to seven bits. Reading the UART's data register automatically resets the DR bit. The TERMIN subroutine will not return until a character arrives. The subroutine TRMOUT causes the UART to transmit the data in the C register of the CPU. The TBRE bit of the UART's status register is tested. When TBRE is high, the contents of the C register is transferred to the UART's system bus register. This automatically resets the TBRE bit. The TRMOUT subroutine will wait for the TBRE bit to be high before transferring data to the UART. The subroutine TPANIC can be called to detect the presence of a panic character in the serial input stream. TPANIC tests the DR bit of the UART's status register. When this bit is high, TPANIC calls the TERMIN subroutine and then compares the data from the UART with the contents of the C register. The ZERO flag of the CPU's FLAGS register is set upon completion of the TPANIC subroutine if the character in the C register has been struck on the terminal keyboard. The subroutine TSTAT can be called to test the condition of Programming Specifications - Serial I/O the DR bit in the UART's status register. Upon completion, the ZERO flag of the CPU's FLAGS register is set if the DR bit is high. The subroutine does NOT reset the DR bit. #### DISK I/O To understand the significance of the disk utility subroutines, it is necessary to say a few words about how data is organized on the disk. Information on the disk is organized into 77 concentric tracks. The disk read/write head can be moved to any track by a series of step in or step out commands. A step in command moves the read/write head one track towards the center of the disk. A step out command moves the head one track away from the center of the disk. The numbering of the tracks is arranged so that track zero is the farthest from the center of the disk. One of the responsibilities of the Western Digital 1791 controller is to know the current track number over which the read/write head is located and to calculate how many step in or step out commands are necessary to move the head to a desired new track. Once the read/write head has been moved to the desired track, the rotation of the disk will move a circle of magnetic material beneath the head. Within this circle of material, data is recorded in distinct regions called sectors. The sector is the smallest amount of information that can be separately read from or written to the disk. There are three different sector formats that IBM currently supports. The table below details the relationship between the size of a sector and the number of sectors that can fit on a single track. bytes of data per sector sectors per track | SINGLE DENSITY | 128<br>256<br>512 | <br> 26<br> 15<br> 8 | |----------------|--------------------|-------------------------| | DOUBLE DENSITY | 256<br>512<br>1024 | 26<br> 15<br> 8 | In the header field which preceeds the data field of a sector, the track number, the side, the sector number and the sector length are recorded. During read or write commands, this header is read before data transfers take place. Whenever a seek command is issued which causes the the read/write head to move to a new track the firmware on the DJ board performs a verify which reads this sector header to make sure the head is positioned correctly and to determine if there is any change in the sector length or the density of the recorded information. If there is an error as to the track number, the firmware automatically issues a seek to track zero command to position the head over a known track. The disk drive has a sensor that reports when the read/write head is physically positioned at track zero. A series of step out commands must be issued by the 1791 controller until this status line becomes active. This operation will always position the head to the same physical track. The seek to track zero command is often called a recalibrate command and is a standard utility subroutine supplied with the disk firmware. Transferring a sector of disk data between memory and the disk therefore involves the following steps, each corresponding to a subroutine call to the Disk Jockey firmware (with the exception of error checking): Specify the track number the read/write head should be positioned over during subsequent data transfers between the disk and memory. Check for error conditions. Specify the sector number that will be involved in subsequent data transfers between the disk and memory. Check for error conditions. Specify the starting memory address of block of data that is to be transfered to or form the disk. Check for error condition. Actually perform the read or write operation. Check for error conditions. ### ROM SUBROUTINES TRKSET - The value in the C register of the CPU specifies what track the read/write head will be positioned over when the next disk read or disk write operation is issued. A bounds check is made for a value greater than or equal to zero and less than or equal to 76. If the value in the C register is within these bounds, the contents of the C register is written into the RAM location. TRACK. Otherwise no action is taken, the carry flag is set and the subroutine returns to the calling program. - SECTOR The value in the C register of the CPU specifies what sector will be involved in the next disk read or write operation. A bounds check is made for a value greater than or equal to 1 and less than or equal to 26. If the value the C register is within these bounds, the data in C is transfered the the RAM location SECTOR and a normal return is made. Otherwise no action is taken, the carry is set and the subroutine returns to the calling program. Just prior to a disk transfer operation a comparison is made between the value in SECTOR and the maximum number of sectors on the track that transfer is If the value in SECTOR exceeds take place on. maximum number of sectors, the transfer operation is aborted and error information is reported. - SETDMA During disk transfer operations blocks of data are moved to and from the disk. These blocks can be 128, 256, 512, or 1024 bytes long. The starting address of a data block that will be involved in the next disk transfer operation is specified by the B-C register pair when the SETDMA subroutine is called. Since the disk registers are memory mapped, the firmware has been designed to try to protect them from being written into or read from during disk transfer operations. Accordingly, a bounds check is performed before the DMA address is recorded in the Disk Jockey RAM. If a 1024 byte data transfer to or from the disk would cause memory references to the I/O resgisters of the disk controller, the carry flag is set and the routine returns with no action taken. value of the B-C pair is such that there could not be any memory references to the last eight locations of the Disk Jockey ROM during a subsequent disk operation, the contents of the B-C pair are written into the memory location of the Disk Jockey RAM specified by the label DMAADR. The carry flag is cleared and the routine ends. - SELDRV The value of the C register determines which of 4 disk drives will be selected for the next disk transfer operation. A bounds check is performed on C. If the value in C is greater than 3, the carry flag is set and the routine returns with no action taken. If the value in C is between zero and three, this data is written in the Disk Jockey RAM at the location specified by the label DISK. The carry flag is cleared and the routine returns to the calling program. - SETSID Double sided floppy disk drives have two read/write heads so that information can be stored and retrieved from both sides of the diskette. The two heads are positioned so that they are both on the same track They also share common directly below the other. Therefore only one of these read/write electronics. heads can be selected at a time. Bit Ø of the C register is used to select which of the two heads on a sided drive will be used during the next disk operation. A zero in bit Ø will select the bottom head and a 1 will select the top head. Selecting side and selecting a disk are independent operations. side zero is selected then regardless of the disk selected, side zero will always be accessed until SETSID Finally, if the selected disk is called. sided, side zero will always be selected regardless of the results of the SETSID routine. SETDEN - The 1791 Floppy Disk Controller operates in two single density FM (Frequency Modulation) mode or double density MFM (Modified Frequency Modulation) mode. of the C register determines what density the 1791 will be operating in when the next disk transfer operation is Care must be exercised in the use of this initiated. routine. Under certain circumstances, if the density is changed in between disk transfers on the same track, the micro-program that the 1791 controller executes could fall into an error loop that it could not recover such a case the system would have to be reset before further disk operations could be performed. The density mode of the 1791 can safely be changed when a subsequent disk transfer operation will occur on a different track It should be noted that the firmware of than the last. the Disk Jockey has the ability to automatically set the density mode of the 1791. Whenever a new drive is to be selected or whenever the head is not loaded, the Disk Jockey firmware performs a "read header" operation after positioning the read/write head (if necessary) and just before attempting to perform a disk transfer. This "read header" operation is used to establish the density the (possibly new) track and to determine the length If the density has of the sectors on this track. changed from the last "read header" operation or if calling program has set the density correctly through the use of SETDEN, the process of reading the sector header is slightly faster (by approximately one and a half diskette revolutions) than it would be if the initial assumption concerning the density was wrong. TKZERO - This subroutine positions the read/write head to the outer-most track of the diskette: track 00. The track zero sensor is used to determine this positioning and no "read header" verify operation is performed. There are several side effects of positioning the head at track zero: (1) a flag is set in the Disk Jockey RAM to force a "read header" density/position verify operation prior to the next disk transfer operation and (2) the mode of the 1791 controller will be forced to single density as long as disk transfer operations occur on track zero. All IBM compatible diskettes have track zero formatted in single density and condition (2) above relieves the system software of the burden of conditionally changing density every time the head is moved to track zero. If the rest of the disk is recorded in double density, the Disk Jockey firmware will automatically switch back to double density when the head is moved away from track zero without the intervention of external software. READ -This subroutine transfers information from the diskette The first task is to select the proper disk to memory. drive. If the new drive is not the same as the current drive, the load head time-out flag is set and the current drive is updated to be the new drive. Next, the "head loaded" flag is tested. If the head is not loaded or if the current drive was not the same as the new The firmware drive, the head load time-out flag is set. then merges the drive select bits with the head select and physically selects a drive, loads the head(s), bit and selects a side (if the drive is double sided). head load time-out bit is set, a 40 millesecond the delay occurs to allow for the head to settle after loading. Next the "ready" line from the drive is tested. If the drive is not ready, the head is unloaded and the routine returns to the calling program with the carry bit set and an 80H in the A register. drive is ready, the head is positioned in accordance with the most recent seek operation. Head motion (including a head load) or a change of disk drive will cause the firmware to verify the track position by doing a "read header" operation. The correct density of the track is also determined during this operation and the density mode is changed if necessary. If the 1791 controller cannot read the header information in either density, the head is moved to track zero, the carry is set, and the read operation is terminated with an 11H in the A register. If the head is correctly positioned, the size of the sectors on the current track is encoded in the Disk Jockey RAM. The firmware uses this information find the value of the highest addressable sector. This value is compared to the that specified by the most recent set sector operation. If the desired sector has value too large for the present track, the head unloaded, the carry flaq is set and the routine returns with a 10H in the A register. If the value is acceptable, the data from this sector is transfered to memory starting at the address specified by the most recent set DMA operation. The length of this transfer is determined by the length of the sectors on the current track. The last two bytes of data on the sector are not read into memory. These are the CRC check sum bytes and are used to detect data transfer errors. The 1791 chip processes these bytes and then updates its status register. The last operation that the routine performs is to place the status information in the A register and conditionally set the carry flag. The details of these status bits are illustrated below. ### "DREAD" REGISTER A ERROR BITS DWRITE - The flow of logic for this routine is exactly the same as described above in the read data operation up to the point where the information transfer is to take place. If all the conditions for a data transfer as described above are satisfied, a write sector command is issued to 1791 controller and information is transfered from memory to the disk drive starting at the memory address specified by the most recent DMA operation. This is written on the sector specified by the most recent set sector operation and the head is positioned over the track specified by the most recent seek operation. the controller writes data on the disk it is continually computing two CRC check sum bytes. After the last byte of data has been written on the diskette, the two check bytes are appended to the sector by the controller for later use when the sector is read back into memory. with the read operation the controller updates its status register after the last CRC byte has been written on the diskette. These status bits are placed in the A register just before control is returned to the program. The carry flag is conditionally set from these The details of this status information can seen below. Programming Specification - ROM Subroutines ### - Branching to this routine will initiate a bootstrap load DBOOT operation from the floppy disk. 128 bytes of data will be read (single density mode) into the first half of the 3rd page of the Disk Jockey RAM (normally 340:0000 or E000H). The bootstrap routine terminates with a branch to the first location of this block. Typically sector 1 track zero will contain another bootstrap program οf whose job it is to load a Disk Operating System (DOS) such as Disk/ATE or CP/M. If the bootstrap read is not successful, control is passed to the DSKERR utility Before sector one is read is described below. into memory, various memory locations of the Disk Jockey Also DBOOT goes through a several RAM are initialized. second delay the first time it is called after power-up. order to effect an orderly start-up sequence, DBOOT does not require that the drive have a diskette in place when it is called. If the drive is not ready when DBOOT is called, it falls into a loop that turns on the LED at the top of the controller and slowly pulses the activity light at the front of the drive. This was done so that DBOOT could be started before a diskette was inserted in When a diskette has been inserted, the door the drive. should be closed just AFTER the activity light has been pulsed. DMAST - This subroutine loads the B-C register pair with the current value of the DMA address recorded in the Disk Jockey RAM. STATUS - This subroutine loads the B register with the sector number involved in the last disk transfer operation. It loads the C register with the track number the head is currently positioned over. Finally, it loads the A register with a bit pattern indicating the drive involved in the last disk transfer operation, the length of the sectors on the current track, the side specified by the last SETSID call, and whether or not data on the current track is written in single or double density format. The details of how this information is encoded in the A register is presented below. | DRIVE MSB | DRIVE LSB | DRIVE NO. | |-----------|-----------|-----------| | Ø | Ø | DRIVE A | | 1 Ø 1 | 1 | DRIVE B | | 1 1 | Ø | DRIVE C | | 1 1 | 1 | DRIVE D | | 1 | | | | -<br> | SIDE<br>BIT | T | SIDE | _ | - | |------------|-------------|----------------|--------------|--------|--------------| | -<br> <br> | ø<br>1 | - -<br> <br> | SIDE<br>SIDE | ø<br>1 | - <br> <br> | | 1_ | | | | | - | | SECTOR<br>LENGTH<br>MSB | SECTOR<br>LENGTH<br>LSB | SECTOR<br>LENGTH | DENSITY | |-------------------------|-------------------------|------------------|---------| | Ø | Ø | 128 | SINGLE | | | 1 | 256 | DOUBLE | | | Ø | 512 | DOUBLE | | | 1 | 1024 | DOUBLE | DSKERR - Calling this routine will put the CPU into a loop which will cause the LED (Light Emitting Diode) at the top left portion of the controller board to flash on and off at intervals of about a second. This routine takes no parameters and will not return— its primary usefulness is to indicate when a hard error has occured during the bootstrap load operation. ## Programming Specification - ROM Subroutines ### DISKETTE INITIALIZATION Before a new diskette can be successfully used, it must be initialized. Most diskettes are sold pre-initialized. However, it is sometimes necessary to reinitialize a diskette. process of initializing a diskette involves writing the header field of every sector of every track onto the diskette. the subroutines described above can be used to write these header fields. This is a safety measure to ensure that an erroneous branch to the firmware PROM cannot re-initialize a diskette, destroying all the data recorded on it. The initialization function for diskettes is typically provided by a command included in the Disk Operating System. Disk/ATE diskettes furnished by Morrow's/Thinker Toys contain commands FMT128, FMT256, FMT512 and FMT1024 to allow the user to format diskettes in any of the four IBM compatible formats. CP/M diskettes from Thinker Toys contain a command called FORMAT which allows the CP/M user to format diskettes in single or dual density. # Programming Specification - ROM Subroutines ### RECAP OF REGISTER A ERROR BITS | 'SETDMA" | 7 | 6 | 5 | 4 | 3 | 2 | 1 | Ø | BIT | |--------------------------------------------------------------------------------------------------|----------------|--------------------------|-----------------|----------------|--------------------------------|----------------------|--------------------------------|-----------------------|----------| | DMA ADDRESS S | ET TO D | J I/0 | SPAC | E | | | | | | | | | | ~ | | | | | | ! | | | | | | | | | | | | | 'DREAD" | 7 | 6 | 5 | 4 | 3 | 2 | 1 | Ø | BIT | | OT READY | <br> | | | | | · | · | -<br>! | | | LLEGAL DMA A | | | i | į | į | į | į | į | | | LLEGAL SECTO<br>CRC ERROR | R/RECOR | гои с | . FOUN | D_ | 1 | . | | | | | OST DATA | | | | | · ' | i | | j | į | | DATA REQUEST<br>BAD DATA FORM | Δ ጥ | | | | ····· | | | | | | | · · • | | <u> </u> | | | | | ' | <b>!</b> | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | (DUDING! | | | | | | | | | | | 'DWRITE" | 7<br>l | 6 | 5<br>1 | 4 | 3 | 2 | 1 | Ø<br>I- | BIT | | NOT READY | 7<br> | 6<br> | 5<br> | 4<br> | 3 | 2<br> | 1 | Ø<br> -<br> | BIT | | NOT READY<br>WRITE PROTECT | | 6<br> <br> <br> | 5<br> <br> <br> | 4<br> | 3 | 2 | 1 | Ø<br> -<br> | BIT<br> | | NOT READY<br>WRITE PROTECT<br>LLLEGAL DMA A | DDR | | <br> <br> <br> | <br> <br> <br> | 3<br> <br> <br> <br> | 2<br> <br> <br> <br> | 1<br> | Ø<br> -<br> <br> | BIT<br> | | NOT READY<br>WRITE PROTECT<br>LLEGAL DMA A<br>LLEGAL SECTO<br>CRC ERROR | DDR | | <br> <br> <br> | <br> <br> <br> | 3 | 2 | 1<br> <br> <br> <br> | Ø<br> -<br> <br> <br> | BIT<br> | | "DWRITE" NOT READY WRITE PROTECT LLEGAL DMA A LLEGAL SECTO CRC ERROR LOST DATA | DDR | | <br> <br> <br> | <br> <br> <br> | 3<br> <br> <br> <br> <br> | 2 | 1 | Ø<br>!-<br>!<br>! | BIT<br> | | NOT READY WRITE PROTECT LLEGAL DMA A LLEGAL SECTO CRC ERROR LOST DATA DATA REQUEST | DDR<br>R/RECOR | | <br> <br> <br> | <br> <br> <br> | 3<br> <br> <br> <br> <br> | 2 | 1<br> <br> <br> <br> <br> <br> | Ø - | BIT | | OT READY VRITE PROTECT LLEGAL DMA A LLEGAL SECTO CRC ERROR LOST DATA DATA REQUEST | DDR<br>R/RECOR | | <br> <br> <br> | <br> <br> <br> | 3<br> <br> <br> <br> <br> <br> | 2 | 1 | Ø - | BIT | | OT READY VRITE PROTECT LLEGAL DMA A LLEGAL SECTO CRC ERROR LOST DATA DATA REQUEST | DDR<br>R/RECOR | | <br> <br> <br> | <br> <br> <br> | 3 | 2 | 1 | Ø - | BIT | | NOT READY WRITE PROTECT LLEGAL DMA A LLEGAL SECTO CRC ERROR LOST DATA DATA REQUEST | DDR<br>R/RECOR | | <br> <br> <br> | <br> <br> <br> | 3<br> <br> <br> <br> <br> <br> | 2 | | Ø - | BIT | | NOT READY WRITE PROTECT LLEGAL DMA A LLEGAL SECTO CRC ERROR LOST DATA | DDR<br>R/RECOR | | <br> <br> <br> | <br> <br> <br> | 3 | 2 | | Ø - | BIT | | NOT READY WRITE PROTECT LLEGAL DMA A LLEGAL SECTO CRC ERROR LOST DATA DATA REQUEST BAD DATA FORM | DDR<br>R/RECOR | <br> <br> <br> <br> <br> | FOUN | D_ | 3 | | | | | | NOT READY WRITE PROTECT LLEGAL DMA A LLEGAL SECTO CRC ERROR LOST DATA DATA REQUEST | DDR<br>R/RECOR | | <br> <br> <br> | <br> <br> <br> | 3 | 2 | 1 | Ø - | BIT | ### UTILIZING DISK JOCKEY FIRMWARE Data transfers to and from the disk must be preceded by calls to certain Disk Jockey routines. The function of these routines is to set up parameters that will be used during the transfer. The following procedure is suggested: - 1) Select the drive to be involved in the transfer. This is accomplished by calling the routine "SELDRV" with the proper drive number in register C. The drive need not be selected before every transfer. A drive once selected will remain selected until another drive is specified. For 2-headed drives, the side of a drive should be specified by calling the SETSID routine with the desired side number in the C register. - 2) If the drive has not been accessed before, the read/write head of the drive is in an unknown position. To initialize the drive a call should be made to "TKZERO" in order to bring the head to track zero. - 3) Set the DMA address. This involves calling the routine "SETDMA" with the correct value in the B-C register pair. It is not necessary to set the DMA address before every data transfer. If data is always being read into the same area of memory, then only one "SETDMA" call need be made. - 4) Set the read/write head over the desired track. This involves a call to "TRKSET" with the desired track number in register C. It is only necessary to call the "TRKSET" routine when changing tracks. If the data transfer involves the same track as the previous transfer then no call to "TRKSET" should be performed. - 5) Set the desired sector number. The sector can be set by calling "SETSEC" with the correct sector number in register C. If the sector has not changed since the previous "SETSEC" call, as with a read-modify-write sequence, then this routine may be skipped. - 6) Read or write the desired sector. The controller can now be commanded to read or write to the disk by calling "DREAD" or "DWRITE". The order in which these operations occur is not important with the exception that the "DREAD" or "DWRITE" routine must be called last. Utilizing Disk Jockey Firmware Data Transfer Examples READ: Suppose sectors 5, 6, 7 and 8 of track 12, drive 1 are to be read into memory starting at location 7:000Q (700H). The following program will do this: Utilizing Disk Jockey Firmware Example of Disk Read | 001:000 | Ø61 | 356 | 346 | 1 | READ | LXI | SP,ØE6EEH | set up the stack | |----------------|-----|-----|-------|----|-------|------|-----------|----------------------| | ØØ1:ØØ3 | 257 | | | 2 | | XRA | Α | select drive A | | 001:004 | 117 | | | 3 | | MOV | C,A | | | ØØ1:005 | 315 | 363 | 341 | 4 | | CALL | SELDRV | • | | ØØ1:010 | 315 | 362 | 341 | 5 | | CALL | TKZERO | recalibrate the head | | 001:013 | Ø16 | Ø14 | | 6 | | IVM | C,12 | seek the head to | | ØØ1:Ø15 | 315 | 313 | 342 | 7 | | CALL | TRKSET | track 12 | | 001:020 | ØØl | ØØ5 | Ø Ø 4 | 8 | | LXI | B,4:005Q | sector count&number | | 001:023 | 3Ø5 | | | 9 | | PUSH | В | save sector cnt# | | ØØ1: Ø24 | ØØl | ØØØ | 160 | 1Ø | | LXI | В,7000Н | set up read address | | ØØ1:Ø27 | 315 | Øll | 342 | 11 | LOOP | CALL | SETDMA | | | ØØ1:Ø32 | 3Ø1 | | | 12 | | POP | В | restore sect to read | | ØØ1:Ø33 | 3Ø5 | | | 13 | | PUSH | В | | | 001:034 | 315 | 166 | 342 | 14 | | CALL | SETSEC | set up sect to read | | ØØ1:Ø37 | 315 | Ø42 | 342 | 15 | | CALL | DREAD | read the sector | | ØØ1:042 | 332 | Ø7Ø | ØØl | 16 | | JC | ERROR | test for error | | ØØ1:Ø45 | 301 | | | 17 | | POP | В | restore sect cnt# | | ØØ1:Ø46 | ØØ5 | | | 18 | | DCR | В | update count | | 001:047 | 312 | Ø73 | ØØ1 | 19 | • | JZ | DONE | - | | ØØ1:052 | Ø14 | | | 20 | | INR | С | update sector number | | 001:053 | 305 | | | 21 | | PUSH | В | save count&number | | ØØ1:054 | 315 | 352 | 341 | 22 | | CALL | DMAST | dma address into B-C | | 001:057 | Ø41 | ØØØ | ØØl | 23 | | LXI | н,100н | add sector size to | | 001:062 | Ø11 | | | 24 | | DAD | В | current address | | 001:063 | 345 | | | 25 | • | PUSH | H | new address into B-C | | 001:064 | 301 | | | 26 | | POP | В | | | 001:065 | 3Ø3 | Ø27 | 001 | 27 | | JMP | LOOP | continue reading | | <b>001:070</b> | 3Ø3 | Ø7Ø | ØØl | 28 | ERROR | JMP | ERROR | error stop | | 001:073 | 3Ø3 | Ø73 | ØØl | 29 | DONE | JMP | DONE | - | | | | | | | | | | | | | • | | | | , | | |----------|------------|------|------|--------|-----------|----------------------| | 0100 | 31 EE E6 | | EAD | LXI | SP,ØE6EEH | set up the stack | | Ø1Ø3 | AF | 2 | | XRA | A | select drive A | | 0104 | 4F | | | NOV | C,A | | | 0105 | CD F3 E1 | 4 | | CALL | SELDRV | | | Ø198 | CD F2 E1 | 5 | | CALL | TKZERO | recalibrate the head | | ØlØB | ØE ØC | 6 | | MVI | C,12 | seek the head to | | Ø1ØD | CD CB E2 | 7 | | CALL | TRKSET | track 12 | | Ø11Ø | Ø1 Ø5 Ø4 | 8 | | LXI | B,4:005Q | sector count&number | | Ø113 | <b>C</b> 5 | 9 | | PUSH | В | save sector cnt# | | Ø114 | Ø1 ØØ 7Ø | 10 | | LXI | В,7000Н | set up read address | | 0117 | CD Ø9 E2 | | OOP | CALL | SETDMA | • | | Ø11A . | C1 | 12 | | POP | В | restore sect to read | | Ø11B | C5 | 13 | | PUSH | В | | | ØllC | CD 76 E2 | 14 | | CALL | SETSEC | set up sect to read | | ØllF | CD 22 E2 | 15 | | CALL | DREAD | read the sector | | Ø122 | DA 38 Ø1 | 16 | | JC | ERROR | test for error | | Ø125 | Cl | 17 | | POP | В . | restore sect cnt# | | Ø126 | Ø5 | 18 | | DCR | В | update count | | Ø127 | CA 3B Ø1 | 19 | | JZ | DONE | | | Ø12A | ØC | 20 | | INR | C . | update sector number | | Ø12B | C5 | 21 | | PUSH | В | save count&number | | Ø12C | CD EA E1 | 22 | | CALL | DMAST | dma address into B-C | | Ø12F | 21 00 01 | 23 | | LXI | н, 100н | add sector size to | | Ø132 | Ø9 | 24 | • | DAD | В | current address | | Ø133 | E5 | 25 | • | PUSH | H | new address into B-C | | Ø134 | Cl | 26 | | POP | В | new address lines b | | Ø135 | C3 17 Ø1 | 27 | | JMP | LOOP | continue reading | | Ø138 | C3 38 Ø1 | | RROR | JMP | ERROR | error stop | | Ø13B | C3 3B Ø1 | | ONE | JMP | DONE | crior acob | | J. J. J. | | ע פא | OHL | Orif . | DOME | | # Utilizing Disk Jockey Firmware ### WRITE: The following program writes from memory starting at 200:000Q (8000H) onto tracks 4,5, and 6 of disk drive 1. | 001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:00<br>001:10<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>0 | 25 11 11 13 14 15 16 17 18 18 18 18 18 18 18 18 18 18 18 18 18 | 7<br>7<br>7<br>5 36:<br>5 000<br>5 000<br>6 000<br>6 35:<br>000<br>011<br>166<br>123<br>107<br>035<br>112<br>007<br>023<br>104 | 3 341<br>2 341<br>3 177<br>1 342<br>2 ØØ1<br>3 342<br>9 0 32<br>3 341<br>0 0 01<br>0 0 01<br>0 0 01<br>0 0 01<br>0 0 01<br>0 0 01 | 2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32 | TLOOP<br>SLOOP | LXI XRA MOV CALL CALL LXI CALL MVI STA MOV CALL LXI PUSH CALL LXI POP CALL POP PUSH CALL JC POP INR DCR JNZ LDA INR CPI JNZ | TKZERO B,8000H-10 SETDMA A,4 TEMP C,A TRKSET B,32:001Q B DMAST H,100H B SETDMA B SETDMA B SETCOMA B SETSEC DWRITE ERROR B C B SLOOP TEMP A 7 TLOOP | recalibrate the he OH set initial adrs initial track numb save track number seek to correct tri sector count&number save sect and count get current address update to next sect move address to B-C set up new address restore sect cntν set up next sector write the data test for error recover sect cntν update sector update count get current track update track check if all done | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 001:07<br>001:10 | 7 376<br>1 302<br>1 303<br>7 303 | Ø23<br>1Ø4 | ØØl | 31 | DONE<br>ERROR<br>TEMP | CPI | A<br>7<br>TLOOP<br>DONE<br>ERROR | update track | | | | | | 30 | | | | • | # Utilizing Disk Jockey Firmware ### WRITE: The following program writes from memory starting at 200:000Q (8000H) to tracks 4,5, and 6 of disk drive 1. | | | | _ | | | | |--------------|----------------------|----------|-------|--------------|-----------|--------------------------| | Ø1ØØ | 31 EE E6 | 1 | WRITE | LXI | SP,ØE6EEH | set up the stack | | Ø100<br>Ø103 | AF | 2 | | XRA | A | select drive A | | Ø1Ø3<br>Ø1Ø4 | 4F , | 3 | | VOM | C,A | | | Ø1Ø5 | CD F3 E1 | 4 | • | CALL | SELDRV | | | Ø1Ø8 | CD F2 E1 | 5 | | CALL | TKZERO | recalibrate the head | | Ø1ØB | Ø1 ØØ 7F | 5<br>6 | | LXI | | WH set initial adrs. | | ØlØE | CD Ø9 E2 | 7 | | CALL | SETDMA | | | Ø111 | 3E Ø4 | 8 | | MVI | A,4 | initial track number | | Ø113 | 32 4A Ø1 | 9 | TLOOP | STA | TEMP | save track number | | Ø116 | 4F | 1Ø | * | VOM | C,A | seek to correct trk | | Ø117 | CD CB E2 | 11 | · | CALL | TRKSET | a la company de manh a r | | ØllA | Ø1 Ø1 1A | 12 | | LXI | B,32:001Q | sector count&number | | ØllD | C5 | . 13 | SLOOP | PUSH | B | save sect and count | | ØllE | CD EA El | 14 | | CALL | DMAST | get current address | | Ø121 | 21 ØØ Ø1 | 15 | | LXI | н,100н | update to next sect | | Ø124 | Ø9 | 16 | | DAD | B | move address to B-C | | Ø125 | E5 | 17 | | PUSH | H | move address to bec | | Ø126 | Cl | 18 | • | POP | В | set up new address | | Ø127 | CD Ø9 E2 | 19 | | CALL | SETDMA | restore sect cntν | | Ø12A | Cl · | 20 | | POP | B<br>B | rescore sect cheana | | Ø12B | C5 | 21 | | PUSH | SETSEC | set up next sector | | Ø12C | CD 76 E2 | 22 | | CALL<br>CALL | DWRITE | write the data | | Ø12F | CD 53 E2 | 23 | | JC | ERROR | test for error | | Ø132 | DA 47 Ø1 | 24 | | POP | B | recover sect cntν | | Ø135 | Cl | 25<br>26 | | INR | C | update sector | | Ø136 | ØC | 26<br>27 | | DCR | В | update count | | Ø137 | Ø5 | 28 | | JNZ | SLOOP | upuu oo oo oo oo | | Ø138 | C2 1D Ø1 | 28<br>29 | | LDA | TEMP | get current track | | Ø13B | 3A 4A Ø1 | 30 | | INR | A | update track | | Ø13E | 3C | 31 | | CPI | <br>7 | check if all done | | Ø13F | FE Ø7 | 32 | • | JNZ | TLOOP | continue to next tr | | 0141 | C2 13 Ø1 | 33 | DONE | JMP | DONE | | | Ø144 | C3 44 Ø1<br>C3 47 Ø1 | 34 | ERROR | JMP | ERROR | error exit | | Ø147 | C3 47 Ø1<br>ØØ | 35 | TEMP | DB | Ø | track storage | | 014A | שש | 36 | | | | <del>-</del> | #### DISK SYSTEM SOFTWARE An assembled Disk Jockey 2D is part of a DISCUS 2 system and also accompanied by a copy of Disk/ATE (tm). Both Disk/ATE and the Disk Jockey 2D CP/M are tailored to the I/O of the Disk Jockey 2D controller. Both expect that a serial TTY/RS-232 connected to J2 (serial port) of the Disk terminal Jockey. are supplied on a write protected diskette (notch which should be kept that way. DO NOT COVER THE NOTCH ON THE Finally, both systems are designed to self load when DISKETTE. the disk is placed in drive A and a branch is made to 340:0000 For CP/M users, the CP/M diskette is accompanied by a series of manuals describing how to back-up a CP/M diskette. The only precaution is that when drive B is to be used for the backup, it must be "logged in" (e.g., DIR B:) before the back-up process begins. ### Backing Up Disk/ATE To make a back-up copy of Disk/ATE, load Disk/ATE and have a blank diskette which is not write protected (the notch should be covered). Follow the steps outlined below: ### If You Have a Dual Drive System: - 1) Perform steps 6 and 7 below, inserting the blank disk in drive B. - 2) Type: TD A B TD is the transfer disk command with the source drive on the left and the destination drive on the right. This command will copy all the files on drive A to drive B. ### If You Have a Single Drive System: - 1) Type: B16 This command forces ATE to express numbers and addresses in hexidecimal radix. - 2) Type: L IO2DTBL <T> This command loads the I/O driver symbol table from the disk. After the symbol table is loaded, ATE will be able to search the table for variable values. Some variables will be necessary to accomplish the back-up. - 3) Type: ? SYSIO.IOEND This is the standard way of interrogating ATE to find the value of variables. SYSIO is the beginning of the I/O driver, and IOEND is the end of the driver. Make a note of these two values because we will need them later. - 4) Type: L ATETBL <T> This loads a different symbol table from the disk and overwrites the previously known symbols. - 5) Type: ? BEGIN.END The two parameters typed back represent the extent of ATE except for disk buffers. Make a note of these two values also. - 6) Type: - GO FMT128 to format single density - GO FMT256 to format double density with 256 byte sectors - GO FMT512 to format double density / 512 byte sectors - GO FMT1024 to format double density / 1024 byte sectors This loads and executes the desired format program. The purpose of this routine is to write the IBM standard sector header and data marks out on the disk, and to put a bootstrap on track zero. - 7) The selected format program prompts the user through the necessary steps to format a diskette and automatically returns to Disk/ATE when the operation is complete. - 8) IO2D and ATE must now be saved on the new diskette. IO2D must be the first file on the disk, and ATE must be the second. - 9) Using the values for SYSIO and IOEND obtained from step 3 above, Type: S IO2D (SYSIO value here)H.(IOEND value here)H The "H" suffix is necessary to force ATE to interpret the preceding number as a hexidecimal number. - 10) Using the values for BEGIN and END obtained in step 5, Type: S ATE (BEGIN value here)H.(END value here)H - 11) Disk/ATE has now been copied on the fresh diskette. Files may now be transferred from the original diskette as required. ### Backing up other files Once IO and ATE have been backed up on a diskette, some of the other files on the original diskette from Thinker Toys may need to be moved onto the backup media. There are two types of files presently supported by Disk/ATE: Source and binary. The source files always load into the source area of Disk/ATE and may also be saved on another diskette from the same source area. The Disk/ATE user's manual describes this procedure in detail. When a binary file is first saved on a diskette by Disk/ATE, the starting address is recorded in the directory entry along with the length. The STAT command will display the starting address of a binary file along with its length. The length is given in ### Disk System Software increments of 1024 bytes (k). Hence there are 2560 bytes in a file that is 2.5k long. When the file is loaded into memory, unless otherwise specified (see the Disk/ATE user's manual) it will be loaded starting at the address displayed by the STAT command and ending at the address which is the sum of the starting address and the file length. This file can be saved on another diskette (which has been previously formatted) by simply placing the diskette in the drive and typing a S(ave) command followed by the proper beginning and ending address. As an example, the binary file FMT1024 is 3.0k long and and has a starting address of 65:000Q (3500H). To save this file on a back-up diskette, the following steps need to be performed: - 1) Put the disk that has FMT1024 on it in the drive. - 2) Type: L FMT1024 - 3) Place the back-up diskette in the drive. - 4) Type: S FMT1024 65:000Q..100:377Q This completes the operation. If the write protect notch of the diskette is not covered on the back-up diskette, Disk/ATE will report a disk error and the operation will have to be done over with the notch covered. ### The Bootstrap loader Both Disk/ATE and copies of CP/M which are purchased through Thinker Toys are supplied on diskettes which load into the system To use DBOOT the through the use of the bootstrap loader DBOOT. system should be turned on and the CPU's program counter should be initialized to 340:0000 (E000H) either from the front panel of the computer or through jump-start logic either on the controller A 2-3 second delay occurs or on some other board in the system. the first time DBOOT is called after power-up so that the system has time to stabilize before the disk is accessed. Power should be applied to the drive(s) that are connected to the Disk Jockey controller at approximately the same time it is supplied to the CPU. However the system should be given time to stabilize before a diskette is inserted a drive. DBOOT always loads from drive A. If a diskette is not in place when DBOOT is started, the activity light at the front of drive A is slowly pulsed to indicate that the bootstrap loader is waiting for a diskette to be inserted in the drive and the door to be closed. The proper time to close the door is just AFTER the activity light has flashed. Shortly after the door is closed the drive signals the controller that it is ready and a loader program on sector one of track zero is read into the Disk Jockey RAM. When DBOOT is finished, it transfers control to this secondary loader. ### I/O CONNECTORS J1 AND J2 Illustrated below are the details of the pin connections of Jl and J2. In both illustrations, the top of the circuit board is to the right of the drawing. The end pins of both connectors are numbered on the silk screen legend of the PC board. Note that all disk interface signals are active low. | RS232 GROUND RS232 INPUT RS232 OUTPUT TTY+ INPUT TTY- INPUT TTY+ OUTPUT TTY- OUTPUT | J2 * 1 * 2 * 3 * 4 * 5 * 6 * 7 | -DISK DATA -WRITE PROTECT -TRACK ZERO -WRITE GATE -WRITE DATA -STEP -DIRECTION -DRIVE SELECT 4 -DRIVE SELECT 2 -DRIVE SELECT 1 -SECTOR -READY -INDEX -LOAD HEAD -IN USE | 50 48 46 42 40 38 34 32 30 32 26 22 20 16 12 10 10 10 10 10 10 10 | J-*************** | 49 GND<br>47 GND<br>45 GND<br>43 GND<br>39 GND<br>37 GND<br>35 GND<br>31 GND<br>29 GND<br>27 GND<br>25 GND<br>21 GND<br>19 GND<br>17 GND<br>15 GND<br>13 GND<br>17 GND<br>17 GND<br>17 GND<br>17 GND<br>17 GND | |-------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | -TWO SIDED | • | | | | | | | | • | - OND | ### PATCHES FOR CP/M\* #### General This section is included for those users of the Disk Jockey 2D who have purchased a copy of CP/M Vers. 1.4 from a source OTHER than Thinker Toys. Copies of CP/M sold through Thinker Toys have the necessary I/O routines to interface CP/M to the Disk Jockey controller and to the DJ2D's serial I/O facility. These patches will help create a SINGLE DENSITY CP/M diskette-NOT a double density one. Though this may seem of marginal interest at first glance, we would point out that this section, combined with the software listings provided in the back of this manual, constitutes an excellent example of interfacing the Discus 2D to a significant disk operating system. At the end of this section are two listings which are designed to allow the Disk Jockey to be interfaced with the Digital Research CP/M operating system. This can be done with a minimum of effort. The first listing is the so called "cold start loader" which is used to bring CP/M in from the disk. It also has code which will allow the user easily to write a modified version of CP/M out on the disk. There is even a small routine which writes the "cold start loader" itself on sector 1 of track Ø. The second listing is CBIOS software (Custom Basic Input-Output System) which is the interface between CP/M and the Disk Jockey controller. The general idea is to key in the cold start loader, use the loader to bring CP/M in from a diskette, enter the CBIOS code and, finally, use the cold start loader to save everything out on a clean diskette. #### The "Cold Start Loader" There are three parts to the cold start loader. LOAD is at address 347:0000 (0E700H) and is designed to read CP/M into memory from location 51:0000 (2900H) to 77:3770 (3FFFH). After loading CP/M, the LOAD routine branches to location 76:0000 (3E00H) which is a routine that initializes several memory locations, prints a sign-on message, and then branches to CP/M proper. SAVE is at location 347:111Q ( $\emptyset$ E749H) and is the reverse of LOAD. SAVE writes out on the disk starting at track $\emptyset$ sector 2 all memory locations between 51:000Q (2900H) and 77:377Q (3FFFH). After performing this operation, SAVE comes to a dynamic halt at STALL 347:133Q ( $\emptyset$ E75BH). <sup>\*</sup>CP/M is a trademark of Digital Research INTLZ is a short routine which writes locations 347:000Q (0E700H) through 347:177Q (0E77FH) on sector 1 of track 0. Thus, once the cold start loader is keyed into memory, it can save itself at the right location on the disk. #### CBIOS The standard version of CP/M is designed to run with the Intel MDS development system and floppy disk interface. Most of the CP/M system software is completely independent of the particular 8080 hardware environment in which it happens to be running. However, there is a certain part which must be tailored to the hardware of the host system. This hardware dependent software is completely contained on pages 76 and 77 of CP/M memory (assuming the standard 16K version). CP/M can be made to run on different hardware by changing the software on pages 76 (3E00H) and 77 (3F00H). The CBIOS software which is supplied with the Disk Jockey is designed to let CP/M run when an eight inch full sized floppy disk is attached to the Disk Jockey controller that is plugged into an S-100 main frame. ### Patching CP/M Before actually performing any of the steps below, the Disk Jockey should be plugged into an S-100 bus mainframe, and an 8" disk drive should be connected to the controller. Be sure to observe correct cable orientation. You should have on hand two diskettes: one with CP/M and a blank one that has been formatted. A copy of CP/M which will run on the Disk Jockey will be constructed on the blank disk before any changes are attempted on the original CP/M disk. As a precaution, the diskette with the CP/M binary should have a write protect notch and this notch should NEVER be covered during the following steps. ### Step I: Plug in the controller. Connect the disk to the controller and turn on the the CPU and the disk drive. Do NOT put a diskette in the drive at this time. ### Step II: Be sure the drive is on and the door is OPEN. Initialize the CPU's program counter to 340:0000 and start the machine. After a several second delay, the LED at the top of the controller should turn on and the activity light (if one is present) on the front of the drive should flash briefly every several seconds. Various memory locations in the Disk Jockey RAM are now initialized and the firmware is ready to perform disk transfer operations. Stop the CPU. ### Step III: Enter the "cold start loader" into memory starting at location 347:0000 (0E700H). The instructions will extend from 347:0000 (E700H) to 347:1770 (0E77FH), filling most of the first half of the last page of RAM on the controller. ### Step IV: Set the program counter of the CPU to location 347:1420 (ØE762H), but do NOT start the CPU yet. ### Step V: Insert the BLANK diskette into the drive and close the door. Be sure that the diskette is NOT write protected. (An 8" write protected diskette has a notch near the corner of the diskette diagonally oppoiste the labled corner.) If this notch is missing or covered, the diskette is not write protected. Be sure the diskette is inserted right side up. On a Disk Jockey system, the label will be on the top. The diskette is inserted in the drive with the label held bewteen the thumb and forefinger. #### Step VI: Start the computer. The drive activity light (if one is present) will come on, the head will load and step out to track Ø unless it is there already. After sixteen revolutions of the diskette, the head will unload and the activity light will go off. #### Step VII: Stop the CPU. It should be in the tight loop JMP DONE -- 303 loop octal (C3 79 E7 hex). The cold start loader has been written on sector 1 of track 0. ### Step VIII: Remove the diskette from the drive. ### Step IX: Change location 347:001Q (0E701H) from 000Q (00H) to 133Q (5BH) and change location 347:002 (0E702H) from 76Q (3EH) to 347Q (0E7H). ### Step X: Initialize the program counter of the CPU to 347:000Q (E700H) but do NOT start the machine. ### Step XI: Insert the CP/M diskette and be sure that the write protect notch is not covered. Close the door securely ### Step XII: Start the CPU. The head will load and after a second or two the head will step to track 1. Wait for the head to unload and the activity light to go off. CP/M has been loaded into memory between 51:0000 (2900H) and 77:3770 (3EFFH). ### Step XIII: Enter the CBIOS code starting at 76:0000 (3E00H). Be sure to check that the code has been entered correctly. ### Step XIV: Initialize the program counter of the CPU to 347:111Q (E749H) but do NOT start the CPU. ### Step XV: Take the diskette which has the cold start loader on track $\emptyset$ sector 1 and place it in the drive. Be sure that this diskette is still write enabled (the notch should be covered). ### Step XVI: Start the CPU. The head should load, return to track Ø and write the better part of tracks Ø and l before it unloads. After the head unloads, remove the diskette and remove the write enable tab from the diskette. Stop the CPU. The CPU should be executing the JMP STALL instruction -- 3Ø3 133 347 octal (C3 5B E7 hex). Step XVII: Connect a terminal to the serial port of the Disk Jockey and adjust the baud rate, parity, stop bits, and word length of the terminal and controller so that they match. Step XVIII: Inspect the diskette which was removed in step XVI. Be sure that the write protect notch is NOT covered. Insert the diskette in the drive once again. Initialize the CPU's program counter to 340:000Q (E000H) and start the machine. After a few seconds the terminal should print: 16K CP/M VERS/1.4 After a few more seconds the prompt should appear: A> A Disk Jockey version of CP/M is now up and running. After this new version of CP/M has been tested (as documentated in the CP/M manual), Steps I through XVII can be used to alter the original CP/M diskette if desired. ### HARDWARE LEVEL REGISTERS Users desiring a greater level of control over the floppy disk or serial interface may wish to refer directly to the I/O device registers on the DJ from their 8080 or Z80 program. There are thirteen one-byte registers—five of them read only, five write only and three read/write. The registers have eight memory addresses on the S-100 bus with a different register being selected during a read operation and a write operation when the addressed register is read only or write only. The 1791 controller comprises one of the read only registers (status register), one write only register (command register), and all three of the read-write registers (track, sector, and data registers). The uses of these registers will be touched on only briefly here as there is included in the documentation a detailed data sheet describing the way in which the 1791 controller functions. The 1602 UART comprises two of the read only registers (input data and status registers) and one of the write only registers (output data). As with the 1791, we do not describe these registers in great detail since a data sheet for the 1602 is also included in the documentation. The 1791 controller has a negative logic data bus. For this reason the internal bidirectional data bus of the DJ board is also negative logic. However, the bus of the 1602 UART is positive logic. This means that when references are made to the UART registers, the signal levels are opposite to what one would normally expect. In practice then, one should always invert data just before it is written into the UART output register; likewise, data read from the UART should be inverted before it is interpreted. #### READABLE REGISTERS Register Ø - The inverted UART data output register Location 343:370 (E3F8 hex) standard Disk Jockey: Date is stored in this register by the UART after it has been assembled from the serial data input stream. When a new character is assembled and transferred to this register, the UART sets the DR (Data Ready) flag. When this register is read by the CPU, the DR flag is reset by the UART hardware. Register 1 - The inverted UART status register Location 343:371 (E3F9 hex) standard Disk Jockey Only the low order five bits of this register have any significance. The meaning of these bits is presented below. The 1602 data sheet should be referred to for a more detailed discussion of these bits. We shall list these signals using Hardware level registers their positive logic mnemonics with the understanding that the actual signals read will be the negation of these mnemonics. ### INVERTED UART STATUS BITS FE = Framing Error TBRE = Transmitter Buffer Register Empty DR = Data Ready OE = Overrun Error PE = Parity Error REGISTER 2 - Disk Jockey status register Location 343:372 (E3FA hex) standard Disk Jockey This register contains bits that identify the current status of the Disk Jockey and the currently selected drive. Only the six low order bits have any significance in this register. The meanings of these bits are presented below: ### DISK JOCKEY STATUS REGISTER | | * | * | * | | | | | |------------|---|-------------|-----|---|---|---|--------| | | 5 | 4 | 3 | 2 | 1 | Ø | | | NREADY | | i | 1 | 1 | 1 | 1 | INTRO | | NINDEX | _ | - 1 | - 1 | ı | 1 | - | DATARQ | | N 2S I DEI | ) | <del></del> | I | 1 | | | HEAD | Bits marked with an asterisk reflect the current state of the status lines from the currently selected floppy disk drive. For a detailed specification of these signals see the documentation that accompanys the floppy disk drive. If no drive is currently selected or if the head is not loaded these bits are all high. NREADY - This bit is a Ø when the currently selected drive is powered up with a diskette in place and the door closed. NINDEX - This line reflects the status of the INDEX line from the floppy disk drive. It goes to a Ø once per revolution of the diskette. N2SIDED- This line is a Ø when a double sided drive is connected to the controller AND there is a double sided diskette in place in the drive with the door closed. Hardware level registers - HEAD When this line is a 1 the head of the currently selected floppy disk drive is loaded. - DATARQ When this line is a 1 the data request line from the 1791 controller is high and the controller is requesting that its data register be read from or written to. When the data register is referenced, this line will change to a Ø. - INTRQ The 1791 controller sets this line to a one whenever it has completed a command and is no longer busy. This line is reset by a reference to the command register or the status register of the 1791 controller. - Register 3 Not currently used Location 343:373 (E3FB hex) standard Disk Jockey - Register 4 1791 controller status register Location 343:374 (E3FC hex) standard Disk Jockey This is the status register of the 1791 controller. The meaning of the bit patterns of this register varies depending upon the command that the controller is executing or has executed. See the 1791 data document for a detailed discussion of this register. ### WRITE ONLY REGISTERS Register 0 - The inverted UART data input register location 343:370 (E3F8 hex) standard Disk Jockey Inverted data is stored is this register by the CPU for serial output by the UART. The UART transfers the data from this register to an internal parallel load serial output register where the start bit optional parity bit and the stop bits are appended to the data. Whenever the UART empties register 0, the TBRE status bit is raised to inform the CPU that it is possible to output more data to the UART. Register 1 - Disk Jockey drive control register location 343:371 (E3F9 hex) standard Disk Jockey This is a six bit register that is used by the Disk Jockey to select one of four drives, select side one or two for double sided drives, and to turn on and off the error flag LED built into the board near the serial connector J2. Only the low order six bits of this register have any significance. The meanings of these bits are presented below. #### DRIVE CONTROL REGISTER | | 5 | 4 | 3 | 2 | 1 | Ø | | |---------|----------|---|---|---|---|---|---------| | LED OFF | | 1 | 1 | 1 | 1 | I | NDRIVEA | | SIDE Ø_ | <u> </u> | 1 | | 1 | 1 | - | NDRIVEB | | NDRIVED | | | | 1 | | | NDRIVEC | - LED OFF When a zero is stored in this bit the LED at the top of the board near J2 is turned on. A one stored in this bit turns off the LED. - SIDE Ø When a double-sided drive is connected to the Disk Jockey a one stored in this bit selects head Ø while a zero selects head l. When a single-sided drive is connected to the Disk Jockey, this bit has no effect on the drive. - NDRIVED When this bit is a zero and the head is loaded the fourth or last drive is selected. A one written in this bit will deselect the last drive. - NDRIVEC This is the drive select bit for the third drive connected to the Disk Jockey. A zero selects the third drive when the head is loaded while a one deselects the third drive. - NDRIVEB The drive select bit for the second drive connected to the Disk Jockey. When the head is loaded, a zero in this bit will select the second drive while a one will deselect it. - NDRIVEA The drive select bit for the first drive connected to the Disk Jockey. A zero in this bit will select the first drive when the head is loaded and a zero will deselect it. Only one of the four low order bits of this register should ever be a zero. If more than one of these bits are zero, loading the head will select more than one drive and cause data errors during reads and possible head position errors on seeks. Register 2 - The Disk Jockey function register Location 343:372 (E3FA hex) standard Disk Jockey Only the low order six bits of this register have any significance. Two bits load and unload the read/write head of the drive, one determines the density mode that the 1791 controller operates at, another turns on and off the VCO of the phase-lock loop, and yet another controls the master reset of the 1791 controller. The final bit controls the way that the CPU will access the data register of the 1791. During power-up, this register is initialized so that it is as if ones had been written Hardware level registers in all six bits. The specific funciton of the various bits is detailed below. DISK JOCKEY FUNCTION REGISTER | | 5 | 4 | 3 | 2 | 1 | Ø | | |-------|-----|---|---|----|---|-----|--------| | VCOFF | Ī | 1 | 1 | 1 | l | - 1 | SINGLE | | HD1 | _ : | Ì | Ì | 1 | | | AENBL | | HDØ | | | 1 | 1_ | | | CLRFDC | VCOFF - This bit controls the voltage controlled oscillator (VCO). A one written in this bit will turn the VCO off while a zero will turn the VCO on. The VCO must be on to read data from the disk. CLRFDC - A one written in this bit will reset the 1791 controller. The chip will remain in the reset state until this bit is changed to a zero. When the reset signal is removed the 1791 executes a restore (seek to track zero). data transfers, when the CPU references the During AENBL 1791's data register the PREADY line (S-100 bus line 72) is brought low which puts the processor in a wait The CPU remains in this state until the 1791 raises its DATA REQUEST line. This mode of operation dispenses with the usual status test during data transfers and makes it possible for the Disk Jockey to run at double density speeds without having to use a DMA channel. However there are times when the CPU needs access to this register when the DATA REQUEST is low (before a seek command is issued for example). When the AENBL bit is a one the stall logic that usually governs accesses to the 1791's data register is disabled. This allows the CPU to have access to this register as if it were a normal memory location. However, before the Disk Jockey can correctly transfer data to or from the floppy disk drive, this bit must be a zero so that the CPU can synchronize its data transfers to the 1791 controller. SINGLE - When this bit is a one, the DJ board will read and write data to and from the disk in single density. When this bit is a zero, reads and writes are performed in double density. Hardware level registers HDØ, HD1 - These two bits control the loading of the read/write head. Their functional character is detailed in the table below. | HD1 | HDØ | Read/write head function | |-----|---------------------------------------|------------------------------------------------------------------| | | 0 1 0 1 1 1 1 1 1 1 | not allowed head is loaded head is unloaded 1791 may unload head | Register 3 - Not currently used Location 343:373 (E3FB hex) standard Disk Jockey Register 4 - 1791 controller command register Location 343:374 (E3FC hex) standard Disk Jockey This is the command register of the 1791 controller. There are four different classes of commands and within each class there are a number of separate commands that the controller can execute. See the 1791 data document for a detailed discussion of this register and its use. READ-WRITE REGISTERS Register 5 - 1791 track register Location 343:375 (E3FD hex) standard Disk Jockey The 1791 controller uses this register as a reference to where the read/write head of the disk drive is positioned. Extreme care should be exercised when writing in this register. If care is not exercised, seek errors may likely occur. See the 1791 data document for a more detailed discussion. Register 6 - 1791 sector register Location 343:376 (E3FE hex) standard Disk Jockey This is the sector register of the 1791 controller. Only one of the commands will cause the 1791 to write in this register. Generally the 1791 uses this register to determine which sector is to be read or written. See the 1791 data document for a more detailed discussion. Register 7 - 1791 data register Location 343:377 (E3FF hex) standard Disk Jockey This is the data register of the 1791 controller. Data is written into this register when the controller is writing to the disk. Data is read from this register when the controller is #### Hardware level registers reading from the disk. The desired track number is also written in this register when seek commands are issued to the controller. As before the 1791 data document should be referred to for a more complete discussion #### FINAL NOTE The Disk Jockey firmware contains numerous examples illustrating the use of the hardware registers listed above. A comprehensive study of the two Western Digital data documents along with a careful examination of the Disk Jockey firmware will equip the interested user with enough knowledge to control the disk drive at the hardware level. ## DJ2D REVISION 4 PARTS LIST | [ | ] | 1 | 5" x 10" printed circuit board | |---|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------| | [ | ] | 1 | 240 Ohm 1/4 watt 5% resistor red-yellow-brown | | [ | ] | 3 | 330 Ohm 1/4 watt 5% resistors orange-orange-brown | | [ | ] | 2 | 470 Ohm 1/4 watt 5% resistors yellow-purple-brown | | [ | ] | 2 | 750 Ohm 1/2 watt 5% resistors purple-green-brown | | [ | 3 | 12 | 1k Ohm 1/4 watt 5% resistors brown-black-red | | [ | ] | . 1 | 1.5k Ohm 1/4 watt 5% resistor brown-green-red | | [ | ] | 3 | 3.3k Ohm 1/4 watt 5% resistors orange-orange-red | | [ | ] | 3 | 4.7k Ohm 1/4 watt 5% resistors yellow-purple-red | | [ | ] | 2 | 5.36k Ohm 1/8 watt 1% resistors - These two parts replace the 6.19k 1% resistors which appear on the parts legend of the circuit board. | | [ | ] | 2 | 10k Ohm 1/4 watt 5% resistors brown-black-orange | | [ | . ] | 1 | 11.0k Ohm 1/8 watt 1% resistor - This part replaces 13.0k 1% resistor which appears on the parts legend of the circuit board. | | [ | 3 | 2 | 27k Ohm 1/4 watt 5% resistors red-purple-orange | | [ | 1 | 1 | 47k Ohm 1/4 watt 5% resistors yellow-purple-orange | | [ | 3 | 4 | l Megohm 1/4 watt 5% resistors brown-black-green | | [ | 1 | 1 | 180 Ohm 1/8 watt 5% 9 resistor SIP array | | [ | ] | 2 | 3.3k Ohm 1/8 watt 5% 9 resistor SIP array | | ] | ] | 3 | 33 picofarad 5% silver mica capacitors - Two of these parts replace the 100 picofarad capacitors which appear on the parts legend of the circuit board. | | [ | ] | 2 | 47 picofarad 2% or 1% silver mica capacitors | | [ | ] | 1 | 112 picofarad 2% or 1% silver mica capacitor | | ĺ | ] | 1 | 470 picofarad 5% silver mica capacitor | | [ | ] | . 1 | .001 microfarad disk capacitor | | [ | ] | 1 | .01 microfarad mylar capacitor | ## DJ2D Revision 4 Parts List | ĺ | ] | 1 | 1.5 microfarad dipped tantalum capacitor | |----------|---|----|------------------------------------------------------------------------------------------------------| | [ | ] | 5 | 1.8 microfarad axial lead tantalum capacitors | | [ | ] | 2 | 39 microfarad axial lead tantalum capacitors | | <b>[</b> | ] | 19 | Disk by-pass capacitors - may vary in value from .01 to .1 microfarads depending on current supplies | | ĺ | ] | 1 | Dual-in-line 50 conductor right angle header | | [ | ] | ļ | Single-in-line 7 conductor right angle header | | ĺ | ] | 2 | Heat sinks for 5 volt regulators | | [ | ] | 4 | 6-32 5/16 flat head machine screws | | [ | ] | 4 | 6-32 1/4 hex machine nuts | | [ | ] | 1 | 5.0688 MHz HU/18 Crystal | | ſ | ] | 1 | 10.0000 MHz HU/18 Crystal | | [ | ] | 2 | 8 position DIP switch arrays 4D,13D | | Į | ] | 4 | 1N914/4820-0201 signal diodes | | [ | ] | 1 | 1N751A 5.1 volt 5% Zener diode | | Į. | 1 | 1 | RL209 light emitting diode | | [ | 3 | 2 | 2N39Ø4 transistors | | [ | ) | 2 | 2N3906 transistors | | ( | 3 | 1 | 8 pin low-profile socket | | [ | 3 | 15 | 14 pin low-profile sockets | | [ | ] | 16 | 16 pin low-profile sockets | | [ | ] | 5 | 18 pin low-profile sockets | | [ | ] | 4 | 20 pin low-profile sockets | | ſ | } | 2 | 40 pin low-profile sockets | | [ | ] | 2 | 74LS00 quad 2-input NAND gate 3D | | [ | ] | 1 | 74LS02 quad 2-input NOR gate 4C | | [ | ] | 1 | 7404 hex inverter 2B | | | | | | ## DJ2D Revision 4 Parts List | [ ] | 2 | 74LS04/LS14 hex inverter 7B,1 | ØВ | |-----|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | [ ] | 1 | 74LS08 quad 2-input AND gate | 1D | | [ ] | 1 | 74LS13/20 dual 4-input NAND gate | 8B | | [ ] | 1 | 74LS30 8-input NAND gate | 7C | | [ ] | 2 | 74LS32 quad 2-input OR gate 7A, | 6C | | [ ] | 3 | 74LS74 dual D type flip-flop 3B,9B, | 2C | | [ ] | 1 | 74LS132 quad 2-input NAND Schmitt Trigger | 3B | | [ ] | 1 | 74LS155 dual 1 of 4 decoder | 9A | | [ ] | 1 | 74LS161 hexidecimal counter | 1B | | [ ] | 1 | 74165/74LS165 8 bit parallel load shift register : | 2 D | | [ ] | 2 | 74LS174 hex register with clear 12C,1 | 3C | | [ ] | 2 | 74LS221 dual monostable - These two parts replace the 74221 IC which appears on the silk screened legend of the circuit board. | 6B | | [ ] | 2 | 74LS240 octal tri-state buffer 9D,1 | ØD | | [] | 2 | 74LS240/244 tri-state buffer 5D, | 6D | | • • | | · · · · · · · · · · · · · · · · · · · | - | | | 3 | 74LS365/74LS367 hex tri-state buffer 10A,7D, | | | | | 74LS365/74LS367 hex tri-state buffer 10A,7D, | | | [ ] | 3 | 74LS365/74LS367 hex tri-state buffer 10A,7D, | 8D<br>2B | | | 3 | 74LS365/74LS367 hex tri-state buffer 10A,7D,8 74LS366/74LS368 hex tri-state inverter buffer 1 74366/74368 hex tri-state inverter buffer 11B,1 | 8D<br>2B | | [] | 3<br>1<br>2 | 74LS365/74LS367 hex tri-state buffer 10A,7D,874LS366/74LS368 hex tri-state inverter buffer 174366/74368 hex tri-state inverter buffer 11B,174390/74LS390 dual decade counter | 8D<br>2B<br>3B | | [] | 3<br>1<br>2 | 74LS365/74LS367 hex tri-state buffer 10A,7D,874LS366/74LS368 hex tri-state inverter buffer 174366/74368 hex tri-state inverter buffer 11B,1874390/74LS390 dual decade counter MM6300/6301/82S129/74S287 4 x 256 PROM | 8D<br>2B<br>3B | | | 3<br>1<br>2<br>. 1 | 74LS365/74LS367 hex tri-state buffer 10A,7D,874LS366/74LS368 hex tri-state inverter buffer 174366/74368 hex tri-state inverter buffer 11B,1874390/74LS390 dual decade counter MM6300/6301/82S129/74S287 4 x 256 PROM | 8D<br>2B<br>3B<br>1C<br>5C | | | 3<br>1<br>2<br>. 1<br>1 | 74LS365/74LS367 hex tri-state buffer 10A,7D,8 74LS366/74LS368 hex tri-state inverter buffer 1 74366/74368 hex tri-state inverter buffer 11B,1 74390/74LS390 dual decade counter MM6300/6301/82S129/74S287 4 x 256 PROM MM16331/74LS288 8 x 32 PROM | 2B<br>3B<br>1C<br>5C<br>8A | | | 3<br>1<br>2<br>.1<br>1<br>1 | 74LS365/74LS367 hex tri-state buffer 10A,7D,8 74LS366/74LS368 hex tri-state inverter buffer 1 74366/74368 hex tri-state inverter buffer 11B,1 74390/74LS390 dual decade counter MM6300/6301/82S129/74S287 4 x 256 PROM MM16331/74LS288 8 x 32 PROM MM6353/82S137/PB426 4 X 1024 PROM 8C,1 2114-3L 4 X 1024 low power 300NS static RAM 9C,1 | 2B<br>3B<br>1C<br>5C<br>8A | | | 3<br>1<br>2<br>. 1<br>1<br>1<br>2 | 74LS365/74LS367 hex tri-state buffer 10A,7D,874LS366/74LS368 hex tri-state inverter buffer 174366/74368 hex tri-state inverter buffer 11B,174390/74LS390 dual decade counter MM6300/6301/82S129/74S287 4 x 256 PROM MM16331/74LS288 8 x 32 PROM MM6353/82S137/PB426 4 X 1024 PROM 8C,12114-3L 4 X 1024 low power 300NS static RAM 9C,12BR1941/2941/COM5016 dual baud rate generator 1 | 2B<br>3B<br>1C<br>5C<br>8A<br>1C | ## DJ2D Revision 4 Parts List | [ | ] | 1 | 1458/4558 dual op-amp | 4A | |---|----------|---|------------------------------------|----| | [ | ] | 2 | 7805 monolithic 5 volt regulator | | | [ | ] | 1 | 7812 monolithic 12 volt regulator | | | [ | <b>]</b> | 1 | 7912 monolithic -12 volt regulator | | #### CABLE CONNECTIONS Drives on Discus systems are connected in daisy chain fashion to the controller board, as illustrated below. As can be seen from the above figure, Drive A is located at one end of the cable and is the only terminated drive on the cable. The location of any additional drives on the cable is not important as long as they are not at the end of the cable. Again, extra drives are not terminated. Aside from termination, the only physical difference between an "A" and a "B" drive, or between any two differently addressed drives, is the jumper strapping on the PC board of the drives. Strapping a drive for termination and drive selection is documented in the Shugart OEM manual. Four different daisy chain cables are available for one, two, three or four drive systems. A daisy chain cable is simply a parallel cable. Not all available connectors on a multiple drive cable need be filled for the system to function. Also, a dual system with drives addressed, say, as "A" and "C" would work fine as long as the operator remembered to refer to the second drive as "C" rather than "B". In other words, the absence of a "B" drive in no way "locks out" the "C" and "D" drives. The following rule applies to all cable configurations supplied by Thinker Toys: The 50 pin flat ribbon cable provided with the Discus system should be connected to the Disk Jockey controller board so that the cable extends out over the solder side of the PC board-- not the component side. Whichever end of the 50 pin flat ribbon cable is chosen to plug into the controller board, that side of the cable which is on the LEFT (closer to the heat sink) as it connects to the controller should be UP as it connects to each and every drive on the system. Thus, Jl pin 50 on the DJ controller board should come in to each disk drive via the top part of the male 50 pin connector attached to the cabinet of each drive. If the LED on the front of the drive comes on upon power up, the cable is on backwards and should be reversed. The LED on the front of the drive should light up only when a command has been issued to load the head. Any visual "key" such as an arrow or triangle on a connector should be used solely as an aid in implementing the connection scheme described above. ## SERIAL I/O SWITCH SETTINGS #### BAUD RATE SELECTION Paddles 1 to 4 of Switch 2 in the lower right corner of the DJ control the baud rate for the 1602 UART. Sixteen separate baud rates, ranging from 50 to 19,200, are available. The following table lists all possible switch settings for baud rate selection. | | | | • | | |----------------------------------------------------------|---------------------------------|--------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------| | SW2-1 | SW2-2 | SW2-3 | SW2-4 | BAUD RATE | | on<br>on<br>on<br>on<br>on<br>on<br>on<br>on<br>on<br>on | SW2-2 on on on off off off off | on<br>on<br>off<br>off<br>on<br>on<br>off<br>off | SW2-4 on off on off on off on off | BAUD RATE<br> 50<br> 75<br> 110<br> 134.5<br> 150<br> 300<br> 600<br> 1200<br> 1800 | | off off off off off off off off | on<br>on<br>off<br>off<br>off | on<br>off<br>off<br>on<br>on<br>off<br>off | off<br>on<br>off<br>on<br>off<br>on | 2000<br> 2400<br> 3600<br> 4800<br> 7200<br> 9600<br> 19200 | BAUD RATE SWITCH SETTINGS #### WORD LENGTH Paddle 7 of Switch 2 controls data word length selection for the 1602 UART. Placing paddle 7 in the "on" position sets the word length to 7 bits, while "off" fixes the word length to 8 bits. The table below gives the word length selection settings for the DJ. WORD LENGTH SELECTION | SW2-7 | WORD LENGTH | |-------|-------------| | "on" | 7 BITS | | "off" | 8 BITS | ## Serial I/O Switch Settings #### STOP BIT COUNT SW2-5 controls the number of stop bits, either one or two, which the UART sends after each data word. The "off" position will set the device to two stop bits, and the "on" position to one. Most devices are extremely tolerant concerning stop bit setting. As a general rule, if a device fails to communicate with the Disk Jockey, it is not because the stop bit setting is incorrect. STOP BIT COUNT SELECTION | SW2-5 | Ţ | STOP BIT COUNT | |-------------|----|---------------------------| | on" "off" | ¦- | 1 STOP BIT<br>2 STOP BITS | #### PARITY If paddle 6 of switch 2 is in the "off" position, the UART will not generate any parity bits at the end of the serial data word. If the paddle is in the "on" position, refer to the table below for the proper parity setting via paddle 8. PARITY SWITCH SETTING | SW2-8 | PARITY | |-------|-------------| | "on" | ODD PARITY | | "off" | EVEN PARITY | # POWER-ON JUMP TABLE WITH 74LS240'S AT 5D AND 6D (REV 3 BOARDS SHOULD USE 244'S ONLY) SET PADDLE 6 OF SW1 TO "off" FOR 74LS240'S SET PADDLE 7 OF SW1 TO "on" TO ENABLE POWER-ON JUMP (SW1 is the switch to the LEFT) | JUMP A | DDRESS | | S | WITCH SET | TING | | |-----------------|--------|-------|-------|-----------|-------|-------| | Octal | Hex | SW1-1 | SW1-2 | SW1-3 | SW1-4 | SW1-5 | | | | (A15) | (Al4) | (A13) | (A12) | (All) | | 000:000 | ØØØØ | off | off | off | off | off | | <b>Ø10:</b> ØØØ | Ø8ØØ | off | off | off | off | on | | 020:000 | 1000 | off | off | off | on | off | | 030:000 | 1800 | off | off | off | on | on | | <b>040:</b> 000 | 2000 | off | off | on | off | off | | Ø50:ØØØ | 2800 | off | off | on | off | on | | Ø60:000 | 3000 | off | off | on | on | off | | 070:000 | 3800 | off | off | on | on | on | | 100:000 | 4000 | off | on | off | off | off | | 110:000 | 4800 | off | on | off | off | on | | 120:000 | 5000 | off | on | off | on | off | | 130:000 | 5800 | off | on | off | on | on | | 140:000 | 6000 | off | on | on | off | off | | 150:000 | 6800 | off | on | on | off | on | | 160:000 | 7000 | off | on | on | on: | off | | 170:000 | 7800 | off | on | on | on | on | | 200:000 | 8000 | on | off | off | off | off | | 210:000 | 8800 | on | off | off | off | on | | 220:000 | 9000 | on | off | off | on | off | | 230:000 | 9800 | on | off | off | on | on . | | 240:000 | AØØØ | on | on | on | off | off | | 250:000 | A800 | on | off | on | off | on | | 260:000 | BØØØ | on | off | on | on | off | | 270:000 | B800 | on | off | on | on | on | | 300:000 | CØØØ | on | on | off | off | off | | 310:000 | C800 | on | on | off | off | on | | 320:000 | DØØØ | on | on | off | on | off | | 330:000 | D8ØØ | on | on | off | on | on | | 340:000 | EØØØ | on | on | on | off | off | | 350:000 | E8ØØ | on | on | on | off | on | | 360:000 | FØØØ | on | on | on | on | off | | 370:000 | F8ØØ | on | on | on | on | on | ## POWER-ON JUMP TABLE WITH 74LS244'S AT 5D AND 6D (REV 3 BOARDS SHOULD USE 244'S ONLY) SET PADDLE 6 OF SW1 TO "on" FOR 74LS244'S SET PADDLE 7 OF SW1 TO "on" TO ENABLE POWER-ON JUMP (SW1 is the switch on the LEFT) | JUMP | ADDRESS | | | SWITCH SE | TTING | | |---------|---------|-------|-------|-----------|-------|-------| | Octal | Hex | SW1-1 | SW1-2 | SW1-3 | SW1-4 | SW1-5 | | | | (A15) | (A14) | (A13) | (Al2) | (All) | | 000:000 | ØØØØ | on | on | on | on | on | | 010:000 | Ø 8 Ø Ø | on | on | on | on | off | | Ø20:000 | 1000 | on | on | on | off | on | | 030:000 | 1800 | on | on | on | off | off | | 040:000 | 2000 | on | on | off | on | on | | Ø50:000 | 2800 | on | on | off | on | off | | Ø60:000 | 3000 | on | on | off | off. | on | | Ø7Ø:ØØØ | 3800 | on | on | off | off | off | | 100:000 | 4000 | on | off | on | on | on | | 110:000 | 4800 | on | off | on | on | off | | 120:000 | 5 Ø Ø Ø | on | off | on | off | on | | 130:000 | 5800 | on | off | on | off | off | | 140:000 | 6000 | on · | off | off | on | on | | 150:000 | 6800 | on | off | off | on | off | | 160:000 | 7 Ø Ø Ø | on | off | off | off | on | | 170:000 | 78ØØ | on | off | off | off | off | | 200:000 | 8 Ø Ø Ø | off | on | on | on | on | | 210:000 | 8800 | off | on | on | on | off | | 220:000 | 9 Ø Ø Ø | off | on | on | off | on | | 230:000 | 9800 | off | on | on | off | off | | 240:000 | AØØØ | off | on | off | on | on | | 250:000 | A8ØØ | off | on | off | on | off | | 260:000 | BØØØ | off | on | off | off | on | | 270:000 | B800 | off | on | off | off | off | | 300:000 | CØØØ | off | off | on | on | on | | 310:000 | C8ØØ | off | off | on | on | off | | 320:000 | DØØØ | off | off | on | off | on | | 330:000 | D800 | off | off | on | off | off | | 340:000 | EØØØ | off | off | off | on | on | | 350:000 | E8ØØ | off | off | off | on | off | | 360:000 | FØØØ | off | off | off | off | on | | 370:000 | F8ØØ | off | off | off | off | off | #### BOOT LED Near the upper left corner of the DJ2D board, just to the right of terminal connector J2, is the boot LED. This LED will flash on and off if the DBOOT routine reports an error. Since the boot routine is not affected by terminal I/O, this LED can help in determining whether a no-go attempt at bringing up an operating system is due to faulty I/O hardware and/or drivers or due to some other cause-- memory, media, controller, CPU etc. #### PHANTOM ENABLE The DJ2D will respond to the PHANTOM line-- S-100 pin 67-- if paddle 8 of SW4 is placed in the 'on' position. This paddle is the lowest paddle of the LEFT switch, at location 4D. The DJ2D will become de-selected when the PHANTOM line goes active if this paddle is 'on'. If this paddle is placed in the 'off' position, the DJ2D will ignore the PHANTOM line. In order for the Power-on Jump feature of the DJ2D to work on a SOL computer, the PHANTOM Enable Switch must be 'on'. #### POWER STABILIZATION When booting a disk for the first time after powering up, the head on Drive A will not load (as evidenced by the LED on the drive door release) for a second or two. After this initial boot, all subsequent boots should load the head immediately until power is turned off and on (erasing memory). During a boot, the firmware on the DJ2D searches its internal RAM for a bit pattern to indicate that at least one boot has taken place since power up. If no such bit pattern is present, a short delay will be inserted to allow all components in the system to stabilize. #### BOOTING WITHOUT A DISKETTE If no diskette has been placed in Drive A and a boot is attempted (as is often the case during a power-on-jump when a system is first powered up), the LED on Drive A will flash on briefly about once every second. It is possible to execute a boot in this mode. Insert the system diskette into Drive A. Do not lower the drive door, but push the diskette into the drive far enough so that it locks into place (the higher the drive door, the easier for the diskette to lock into place). Wait for the red LED on the diskette release button to flash on and off and, when it goes off, close the drive door. The diskette will boot the next time the LED goes on. ## FAST REFERENCE FOR DJ2D DIP SWITCHES Power-on-jump UART Switch Switch loff on Toff onl e.g. 1 |-ADDR 15 all "off"= selects 1 | address 19,200 Baud -ADDR 14 bit if 2 240's -Baud Rate 3 I-ADDR 13 3 Selection "off" -ADDR 12 selects SWl bit if SW Stop bits -ADDR 11 244's 5 | -"on"=1/"off"=2|-"on"=244/"off"=2406 |-"on"=Parity/"off"=no 7 |-"on" enables POJ |-"on"=7 bits/"off"=8 8 - "on" enables |-"on"=odd parity **PHANTOM** | "off"=even parity 4D 13D (Setting for some paddles on SW1 at 4D depend upon whether 74LS240's or 74LS244's are used in locations 5D and 6D.) ALL OFF ON X 2 X 3 X 4 X 5 X 7 #### ASSEMBLY INSTRUCTIONS WARNING! IMPROPER ASSEMBLY OF THIS KIT WILL VOID THE WARRANTY. READ THESE INSTRUCTIONS CAREFULLY BEFORE ATTEMPTING TO CONSTRUCT THIS KIT #### INVENTORY Make sure that all parts listed in the Parts List have been included. Notify Thinker Toys immediately if any are missing. Also, quickly return all extra parts. #### USE BENDING BOARD With the exception of the axial tantalum capacitors and the 1/2 watt 750 Ohm resistors, all the resistor and diode leads should be bent to .5 inches. The leads of the 750 Ohm resistors should have a spacing of .6 inches. The axial lead tantalum capacitors should be bent to .7 inches. Use of a bending block will give your finished kit a more professional look. #### USE SOCKETS Sockets are provided for every IC on the Disk Jockey. NO REPAIR WORK WILL BE ATTEMPTED ON ANY RETURNED BOARD WITH ANY IC SOLDERED DIRECTLY TO THE CARD #### ORIENTATION When this manual refers to the bottom of the circuit board it means the side with the gold S-100 edge connectors. Right and left assume a view from the component side of the board which has the silk screen legend. All IC sockets will either have their pins numbered or have a 45 degree angle across the corner of pin one. On the Disk Jockey, all sockets and all IC's have pin 1 closest to the bottom right corner of the board. #### Assembly Instructions The tantalum capacitors are polarized. The dipped tantalum cap has a red dot at its positive lead. This lead should be inserted at the bottom of the oval legend where the "+" sign is located. The 1.8 microfarad capacitor's positive lead is identified by a circular "tit" where it enters the body of the housing. The positive end of the 39 microfarad capacitors is identified by a red band. The silk screen identifies the positive lead of these axial parts with a "+" sign. The by-pass caps, identified on the silk screened legend by an asterisk "\*" enclosed by an oval, are not polarized. The .01 mylar cap and the .001 disk cap are not polarized. The two DIP switch arrays are to be positioned so that switch paddle number 1 is toward the top of the board. The SIP resistor packs, historically prone to being inserted backwards, should have their white dot nearest the white dot on their respective legends. This turns out to be down for the two 3.3k Ohm packs at the bottom of the board and to the right for the 180 Ohm pack just below the Jl connector at the top right of the board. The crystals included in this kit have a piece of foam pad attached to their PC board side. When these parts are installed, the protective paper on the back of the pad should be peeled off just before the leads are inserted through the circuit board at the position indicated on the parts legend. The foam pad has an adhesive on it which will hold the crystal to the circuit board. The pad and the adhesive are insulators so that no short circuit can occur when the crystal is installed. The orientation of the transistors is indicated on the silk screen legend of the circuit board, as is their type number. A very common cause of smoke on power-up is a 2N3906 correctly oriented in the place of a 2N3904 and vice versa. The black band at one end of the diodes marks the cathode and should correspond to the white arrow point on the legend of the circuit board. Placing the 50 pin flat cable connector, Jl, upside down is a disaster. The angled pins should go through the circuit board. Only the longer straight pins are long enough to accept the ribbon cable to the disk drive. The I/O connector, J2, should be positioned so that the longer angled pins point toward the top of the board while the shorter straight pins go through the circuit board. ## EXAMINE THE BOARD Visually examine the circuit board for any trace opens or shorts. A concentrated five minute scrutiny will uncover most trace defects. Several hours of scattered, unconcentrated scrutiny generally won't reveal anything. Take special care that no shorts or opens exist on those areas of the circuit board that will be covered by IC sockets. Ohm out any suspicious looking traces for either shorts or discontinuity as appropriate. Return immediately any bare board found to be flawed. Such boards will be replaced under warranty. #### SOLDERING AND SOLDER IRONS The most desirable soldering tool for complex electronic kits is a constant temperature iron with an element regulated at 650 degrees F. The tip should be fine so that it can be brought into close contact with the pads of the circuit board. Such irons are available from Weller and Unger and should be part of any electronics shop. There are three important soldering requirements for building this kit: - 1. Do not use an iron that is too cold (less than 600 degrees F) or too hot (more than 750 degrees F). - 2. Do not hold the iron against a pad for more than about six seconds. - 3. Do not apply excessive amounts of solder. The recommended procedure for soldering components to the circuit board is as follows: - 1. Bring the iron in contact with BOTH the component lead AND the pad. - 2. Apply a SMALL amount of solder at the point where the iron, component lead, and pad ALL make contact. - 3. After the initial application of solder has been accomplished with the solder flowing to the pad and component lead, the heat of the iron will have transferred to BOTH the pad AND lead. Apply a small amount of additional solder to cover the joint between the pad and the lead. DO NOT PILE SOLDER ON THE JOINT! EXCESSIVE HEAT AND SOLDER CAUSE PADS AND LEADS TO LIFT FROM THE CIRCUIT BOARD. EXCESSIVE SOLDER IS THE PRIMARY CAUSE FOR BOARD SHORTS AND BRIDGED CONNECTIONS. #### PARTS INSTALLATION [ ] Install and solder the four signal diodes (1N914 or equivalent) and clip the excess leads from the parts. Be sure that the black bands of the diodes are positioned to match the arrow points of the white legend of the circuit board PROTECT YOUR EYES WHEN YOU CLIP COMPONENT LEADS AFTER SOLDERING - [ ] Install and solder all the 1/4 watt resistors in place. Do this in sections so that the leads can be conveniently clipped. - [ ] Install, solder, and trim the leads of the 1% precision resistors. - [ ] Install, solder, and trim the lead of the 1N751A Zener diode. Be sure that the black band of the diode is to the left as indicated by the white arrow point. - [ ] Next, install, solder and trim the leads of the 750 Ohm 1/2 watt resistors. - [] Install and solder the 40 pin sockets first, then the 20, 18, 16, and 14 pin sockets in that order. Finally install and solder the 8 pin socket. By installing the sockets in this order, a smaller sized socket will never be placed in a larger sized position. - [ ] Install and solder the SIP resistor pack arrays. The top pack should have its white dot to the right while the bottom packs will have their white orientation dots to the bottom of the circuit board. - [ ] Install and solder the 5 axial lead 1.8 microfarad capicators. The top two have their "+" leads to the right while the bottom three have their "+" leads to the left. Clip the excess leads from the parts. - [ ] Install, solder, and clip the leads of the two 39 microfarad caps. The red band of these parts must point to the right. - [ ] Bend the leads of the 7812 and 7912 regulators, skipping the 7805's for now. Placing a nut on top of the regulator, insert a screw from the bottom of the circuit board through the hole of the board and through the hole of the regulator. Hand tighten the nut. Solder the leads. Tighten the screws firmly. - [ ] After bending the leads 90 degrees, install and solder the two crystals in place. Clip the excess leads. Fix them to the circuit board by peeling the protective paper off their foam pad and pressing the pad against the board. Be sure to solder the crystals into place so that their padded side will fall into the area outlined on the silk screened legend. - [ ] Install and solder the two connectors J1 and J2. Be sure to reread the orientation section before installing these parts. - [ ] Install and solder the light emitting diode at the top of the board just to the right of J2. One of the leads of this diode is longer than the other. The longer lead is the anode and must be to the left when the part is inserted. Clip the excess leads after soldering. - [ ] Install, solder and clip the leads of the 1.5 dipped tantalum cap just below J2. Be sure that the lead with the red dot is pointed toward the bottom of the circuit board. - [ ] Install, solder and clip the 33 picofarad silver mica cap just to the left of the 10 Meg crystal in the upper left corner of the board. - [ ] Install, solder and clip the two 47 picofarad silver mica caps above and below the 74221 IC at location 4B. - [ ] Install, solder and clip the two 33 picofarad silver mica caps—one below the 74LS165 IC at location 2D and the other between the 74LS244 IC (labeled 74LS240 on the silk screened legend) at 6D and the 74LS367 at 7D. - [ ] Install, solder and clip the 112 picofarad silver mica cap beneath the 74221 IC at location 6B. - [ ] Install, solder and clip the 470 picofarad mica cap beneath the 7404 IC at location 6B. - [ ] Install, solder and clip the .001 microfarad disk cap to the left of the 74LS74 IC at location 6A. - [ ] Install, solder and clip the .01 microfarad mylar cap to the left of the 1458/4558 IC at location 4A. - [ ] Install, solder and clip the leads of the three transistors near J2, and of the 3904 transistor below DIP switch 4D, carefully observing the placement and orientation information silk screened on the circuit board. - [ ] Install and solder the two DIP switch arrays. Switch 1 of each DIP should be positioned toward the top of the board. - [ ] Install, solder, and clip the leads of the 19 by-pass capacitors whose positions are identified by an oval with an asterisk "\*" in the middle. - [ ] Bend the leads of the two 7805 regulators and insert them in the circuit board. Place a separate, finned heat sink between the regulator and the board, work a screw from the back of the board through the board, heat sink, and regulator and hand tighten into the nut on top of the regulator. Solder the leads and adjust the wings of the separate heat sink and, finally, tighten the screw. ## CLEAN AND EXAMINE THE BOARD Use flux cleaner to remove solder rosin residue. Examine the circuit board carefully for shorts, solder bridges, or missed pins. ## HOW TO FIND WHERE TO PLACE PARTS For parts placement, please see the silk screened legend on the printed circuit board. When placing IC's in their sockets (which you should NOT do at this time!), be aware of the following deviations from or options to the IC numbers marked on the silk screened legend: . - --Where the silk screened legend calls for a "6.19" K resistor, use a 5.36K precision resistor. - --Where the silk screened legend calls for a "13.0" K resistor, use an ll.0K precesion resistor. - --Though the silk screened legend says "l00P" for the lower two silver mica caps, 33 picofarad caps should be used at these two locations. - --Though the silk screened legend says "LS240" at 5D and 6D, 74LS244's may also be used here. Only 240's should be used at 9D and 10D. - --Only a 7404 should be placed in location B3, as indicated in the legend. An "LS" part, either a 74LS04 or a 74LS14, must not be substituted. - --Location 3C, which which is marked "LSØØ", should have a 74LS132-- NOT a 74LSØØ. With the exception of those parts listed above, IC's may vary from those marked on the silk screened legend if they are listed as alternate IC's (following a slash) in the Parts List on pages 29-31. DO NOT INSERT ANY IC'S IN THEIR SOCKETS AT THIS TIME #### INITIAL CHECK-OUT AND POWER-UP Before inserting any IC's in their sockets perform the following check-out procedure: - 1. Re-check the back of the board for solder shorts and bridged connections and for pins of IC sockets that have not been soldered. These unsoldered pins can cause aggravating intermittant probems during check-out. - 2. Re-check components for orientation and make sure all components to be soldered have been soldered. - 3. With an ohm meter, check for shorts between all regulated voltages (+5V,-5V,+12V,-12V) and ground and between any two regulator outputs (all regulator output pins are on the right side of the regulator, towards the bottom of the circuit board in this case). Check for shorts between S-100 supply voltages (+8V,+16V,-16V) and ground. S-100 pins 1 and 51 hold 8 volts, pin 2 holds +16 volts, and pin 52 -16 volts. Ground is on S-100 pins 50 and 100. Check these voltages for shorts amoung each other. - 4. Place the board WITHOUT IC's into an empty system bus slot and power up. In case of smoke, power down immediately and investigate. - 5. With a VOM or scope, check the regulators for +5V (both of the 7805's), +12V, and -12V. The bottom pin of all four regulators is the output. Check for Vcc and ground on all IC's. Check for +12V on the 1791 controller, the 2941 baud rate generator, and the 1458/4558 op amp. Check for -12V on the 1602 UART and the 1458/4558 op amp. Finally, check for -5V on the 2941 baud rate generator. If everything is OK, power down and proceed to the next step. #### IC INSERTION If an IC insertion tool is not available, IC leads should be straightened a ROW at a time, not by the individual PIN. The edge of a straight sided table is an excellent device for this operation. Hold the IC by the plastic case, place one row of legs against a flat surface and push very slightly. Repeat with the opposite row. Continue this procedure until the legs of the IC can be inserted with minimum effort into its socket. When inserting an IC into its socket, take care that you DO NOT BEND THE IC'S LEGS UNDERNEATH ITS PLASTIC PACK. This is an extremely common error and can escape even a fairly careful visual inspection. If IC pins become bent under during insertion, use a long nose pliers to straighten them and try again. When removing an IC from its socket, use an IC remover, an IC test clip (another must for any electronics shop) or a miniature screw driver. DO NOT ATTEMPT TO REMOVE AN IC WITH YOUR FINGERS. You will bleed on severely bent pins. Once all IC's have been inserted, re-check for bent pins. Then check twice for proper orientation. Upside down IC's are generally destroyed upon power up. | IF FOR ANY REASON IT BECOMES NECESSARY TO REMOVE A | COMPONENT WHICH HAS BEEN SOLDERED TO THE CIRCUIT BOARD, | CLIP ALL LEADS BEFORE REMOVING. THIS WILL REDUCE THE | CHANCE OF LIFTING PADS OFF TRACES. #### POWER UP If all previous checks have been performed, you are ready to put power to your fully populated board. In an empty system with power off, insert the Disk Jockey and power up. If the board smokes, power down and investigate. If not, measure the regulated voltages again. If any voltages have been lost since powering up the bare board, power down and check for upside down IC's. Isolate the possible faulty chip or chips by powering down, removing a section of IC's, and powering up again. Continue this sequence until the faulty IC or IC's are found. BE SURE NEVER TO INSERT OR REMOVE A BOARD | WITH POWER ON! THIS MAY DAMAGE THE BOARD | This completes the initial check-out of your Disk Jockey. ## DJ2D REV4 MEMORY MAP | HEX ADDRESS | FUNC | OCTAL ADDRESS | | |-------------|----------------------------------------------------------|-----------------------------|----------| | E000-E3F7 | <br> ROM FII<br> | 340:000-343:367 | | | | <br> I/O REC | | | | | WHEN READ | WHEN WRITTEN <br> | | | E3F8 | UART INVERTED UART INVERTED DATA INPUT DATA OUTPUT | | 343:370 | | E 3F9 | UART INVERTED STATUS | DISK JOCKEY <br>FUNCTION | 343:371 | | E3FA | DISK JOCKEY<br>STATUS | DRIVE CONTROL <br>REGISTER | 3.43:372 | | E3FB | NOT | USED | 343:373 | | E3FC | 1791 CONTROLLER 1791 CONTROLLER STATUS COMMAND | | 343:374 | | E3FD | 1791 TRACI | K REGISTER | 343:375 | | E3FE | 1791 SECT | OR REGISTER | 343:376 | | E3FF | <br> 1791 DATA<br> | 343:377 | | | E400-E7FF | <br> R2 | 344:000-347:377 | | SOFTWARE LISTINGS ``` 1: CBIOS DRIVERS FOR CPM 5: 7: 3: * Currently the cbics is set up for a 16K cpm, to make a * larger system, change the value of CPM. 9: 10: 11: 12: 2900 = 2900H ;cp/m beginning load address 13: CPH+306H ;cp/m entrance point 3106 = ENTRY EQU current disk storage location 0004 = CDISK EQU DES STYECT 3H 15: 0003 = ;icbyte storage location 17: 18: le lobyte allows selection of different I/O devices. It can be initialized in any way by changing the equate 19: 20: 21: 22: 23: * Initial icbyte is currently defined as : console = tty 25: reader = tty punch = tty 25: list = tty 27: 23: 23: 30: INTIOBY EQU ;initial icbyte. 2000 = 31: 32: 33: The following equates reference the disk jockey/2d 35: controller board. If your controller is non-standard then all the equates can be changed by re-assigning the 36: 37: 38: value of ORIGIN to be the starting address of your 39: * controller. 40: 41: 42: OEOOOH ;disk jcckey/2d beginning address ORIJIN+3 ;serial input routine 43: = 0003 ORIGIN EQU INPUT OUTPUT ;serial input routine 44: 2003 = EQU ORIGIN+5 ORIGIN+9H 45: E005 = EOU ;serial cutput routine E009 = TKZERO "EQU track zero seek routine regular track seek routine 45: SEEK ORIGIN+JCH 47: EQU 43: EOOF = SECTOR EQU SRIGIN+OFH ;set sector routine 49: E012 = DMA EQU ORIGIN+12H read/write beginning address set DISKR 50: £015 = EQU. ORIGIN+15H disk read routine 51: EOU ORIGIN+19H ; disk write routine E018 = DISKY SELECT ORIGIN-13H disk selection routine 52: E013 = EQU EQU 53: 54: TSTAT GRIGIN+21H :serial device status routine E021 = SEEH ; disk jcckey/2d ram area for boot only ;seek error bit mask 155EE = STACK EGU ORIGIN+6EEH 55: 0033 = SEKERR EQU 9 3H ;read/write error bit mask RWERR SFFH 55: 57: ):)FF = EOU ACR EOU 0000 HCO carriage return ALF EQU Sad ;line feed 53: 333A = · 1: YTTCS YTTIO E004 : EQU OUTPUT ;default character cutput E 133 = ::::7:: refault character input 591 ś١: 62: ............. 63: The jump table immediately below must not be altered. It is ck to make the jumps to other address, but the 64: 65: 66: function performed must be the same. 67: 53: 70: 3E00 ORG CPM+1500H 71: 72: START TOGE ;cold boot 3500 C32D3E 3E03 C3603E 3E06 C3C03E 73: JMP TOGRE warm beet CONST console status console input 74: JMP 3E09 C3CC3E 3E0C C3DE3E 3E0F C3F93E 3E12 C3EE3E 3E15 C3E43E CONIN 75: 76: JHP CPOUT CONOUT console cutput JMP JMP LIST :list cutput 77: PUNCH 79: JMP ;punch cutput ;reader input ;track zero home READER 79: JMP 3E13 C3713E 3E1B C313E0 JMP HOME 20: SELECT disk selection 31: JMP 351E C3983E JMP track seek SETTRK 3821 030F80 3824 031283 ,45 SECTOR sector select read/write address select DMA 145 3 3 : GABS 3527 disk read 3E27 C3A13E 3E2A C3B43E 342 :disk write ``` ``` 54: ; change load to write instead of read SAVE LXI H. DWRITE 85: 86: 37: E749 2118E0 E749 2118E0 E74C 221DET E74F 215EET E752 2228ET E755 215BET E758 C303ET E75B C35BET E75E F5 E75F C35FET RDL00P+2 H.ERROR ;change error return address EXIT+1 SHLD LXI H,STALL : get return address LOAD+3 : gc and do the write STALL : stcp here if everything ck ! PSW : save status and flags ERROR1 : stcp here cn error. 38: LXI JMP 90: STALL JMP 91: 92: 93: 94: PUSH ERROR1 JHP 95: 96: * intlz: write this cold boot loader program out to the 97: 98: 99: disk. 100: 101: 102: 103: 104: or, SIACK ; set up stack TXZERO ; home the drive B,RAM+300H ; get starting address of this program SETDMA ; set the write address C,1 ; set the sector to write SETSEC DWRITT ;set up stack 101: 102: E762 31EEE6 103: E765 CD09E0 104: E768 CD10E7 105: E768 CD12E0 106: E76E CE01 107: E779 CD0FE0 108: E773 CD18E0 LXI INTLZ CALL LXI MVI CALL CALL DWRITE ; write this program cut JC ERROR 109: E776 DASEET 110: E779 C379E7 109: stop here DONE DONE ``` ``` Boot loader program for cp/m. The following code is lcaded by the boct program on the Disk Jockey 2D. The * loaded by the boot program on the DISK Jockey ZD. Ine 2D loads sector one of track zero into memory at ORIGIN+300H (the last page of ram on the controller) then jumps there. It is the responsibility of this code 10: * to load in the rest of cp/m. 12: 13: 14: 2900H ;CPM STARTING ADDRESS 0E000H ;Disk Jockey starting address 0RIGIN+400H ;ram starting address (cf 2D) RAM+25EH ;stack pointer starting address within ram ORIGIN+110 ;track zero seek entry point ORIGIN+170 ;entry for track seek ORIGIN+170 ;entry point for sector set ORIGIN+220 ;entry address for read/write beginning address ORIGIN+250 ;disk read entry point 15: 2900 ± CPMORG EQU E000 = ORIGIN EQU 17: E400 = RAM EQU EGEE = 18: STACK EOU 19: E009 = TKZERO EOU 20: EOOC = TRKSET EQU SETSEC EQU 22: E012 = SETDMA EQU 23: E015 = DREAD EQU disk read entry point disk write routine address 24: E018 = DWRITE. EQU ORIGIN+30Q 25: £024 = DMAST EQU ORIGIN+44Q ;disk read/write status routine 26: 27: E700 DRG ORIGIN+700H 28: 29: 30: 31: ^st load: load in all the rest of cp/m and the obios. There 32: are only two ways to exit this code: 1) If an error occurs, a jump is made to the loader on the Disk Jockey 2D. 2) If everything works, a jump is made to the starting location of the cold boot in 33: 34: 35: 35: 37: 38: 39: E700 21003E E703 31EEE5 E706 E5 40: LOAD LXI H,CPMORG+1500H ;starting location for cbics H, CPHORG +1500H ; starting location for colds SP, STACK ; initialize the stack H ;save jump address for return later B, 2E02H ; reg B=sector count, reg C=starting sector 42: PUSH 43: E707 01022E STADDR LXI 44: E70A C5 E70B CDOFEO B ;save sector count; re; ;save sector and count ;set the sector to read TKZERO ;home the driver PUSH 45: CALL 46: E70E CD09E0 E711 210029 TKZERO ; home the drive H, CPMORG ; starting location for load B, H ; put starting address ( ) CALL 47: 48: E714 44 LDLOOP MOV ;put starting address in B&C 49: E715 40 VOM C,L 50: E716 CD12E0 CALL SETDMA ;set up starting load address 51: E719 050A E718 C5 IVK retry counter; save retry count B,10 52: RCLOOP PUSH В 53: 54: E71C CD15E0 E71F C1 CALL DREAD read in the sector POP 55: fetch retry count E720 D22AE7 JNC ROGOOD take jump if read is ok. 56: E723 05 E724 C218E7 tupdate retry counter; try again if not ten errors; start all over from the beginning prefeton sector count and i DCR R JNZ RDLGGP 53: E727 C300E0 EXIT JMP ORIGIN 39: E724 C1 RDGGGGR. POP 20: E728 05 DCR supdate the print 61: E72C C8 RZ ;GO TO CPM IF DONE 62: E72D 0C COMPUTE NEW SECTOR (MOD 26) test if ever 26 C 63: E72E 3E1B IVM E730 B9 E731 C236E7 E734 OEO1 A,27 CMP ÖK C,1 JNZ take jump if sector < 27; start with sector 1 of next track; save count and sector MVI E736 C5 E737 CCOCEO 57: PUSH 68: CZ TRKSET conditionally set new track restore count and sector # 69: E734 C1 POP 70: E738 C5 PUSH 71: R save it again E73C CDOFEO E73F CD24E0 E742 218000 SETSEC ;set new sector ;get load address ;update te load address 72: CALL DMAST LXI H. 2000 74: 75: E745 09 DAD E746 C314E7 JMP LDLOOP ; read next sector 76: 78: 79: save: write all of com and the obics onto the disk. 60: If an error occurs, the status reurrned by the 2D controller will be in location STACK-1. 22: ``` 33: ``` 37: 53: 39: boot: lcad in all of opm and then 90: 91: jump there. Initialize icbyte. 32: 93: 94: 3E20 31EEE6 3E30 3E00 3E32 320300 95: BOOT LXI SP, STACK 35: IVM A, INTIOBY IOBYTE ;initialize iobyte 97: 93: STA 3E35 21543F LXI H, PROMPT ;print signon message 3E 35 2154 3F 3E 38 C 208E 3E 3E 3C 320400 3E 3F 013000 3E 45 C012E 0 3E 45 3E 0 3E 47 320700 3E 44 21033E 3E 40 220113 CALL XRA 39: MESSG 155: ;select disk A 101: STA CDISK 102: GOCZM LXI B,80H ;set up default disk buffer 103: CALL DMA 104: IVE A,003H ;put jump instruction to warm boot at 0 135: STA 125: H, START+3 107: 3840 220100 SHLD 3E50 320500 3E53 210631 103: ;put jump to cpm entry at 5 STA 109: H, ENTRY LXI 110: 3556 220600 SHLD 6 3559 3A0400 3550 4F 111: LDA CDISK ; jump to cpm with current disk in C 112: VCK 3850 030029 113: 114: 115: 117: • warm boot: load in all of cpm except the obics. Then 113: enter com. 125: 121: 122: 3E60 31EEE6 WBOOT LXI SP, STACK ;initialize the stack 3E63 AF 3E64 4F 123: 124: A C,A XRA ;select drive A HOV 125: 3E65 CD19E0 CALL SELECT B,2AO2H ;sector count and beginning sector ORIGIN+7OAH ;call the cold start loader 125: 3E68 01022A LXI RE6B CDOAET 127: 3E6E C33F3E GOCPM :now enter com 123: JMP 129: 130: 131: • Home: move the head to track zero. 132: 133: ************************************* 134: 135: TKZERO ;call the disk jcckey/2d c,SEKERR ;ncn relevent error mask 3E71 CD09E0 HOME CALL 135: SEEKI 3E74 0E99 IVK 137: 138: 139: 140: 141: 142: * dcerrs: returns if no error. Otherwise prints an appro- priate error messgae, and returns to opm with an error indication. 143: 144: 145: 146: 147: 3E76 DA763E DOERRS JC DOERR1 ; test if errror 148: 3E79 AF XCWS XRA return if ck 149: 357A C9 RET DOERRI С 150: ANA strip off unwanted errors 3E7B A1 3E7C 0E03 3E7E 217A3F C,8 ;error counter H,MSGTBL ;beginning address of messages E,M ;get error address in D&E 151: 152: HVI LXI 153: 3E31 5E DOLOOP YOK 154: 155: 156: 157: 3882 23 INX н 3E83 56 MOV D,M 3E34 23 INX 4 ; check if this bit is the error 3285 1F RAR 158: 3E86 DA803E JC MESSGA ;yes, exit after printig error 159: 150: DCR C ;nc error, update the count down DOLOGP ;continue if not found 3E89 0D 3E8A F2813E JP 161: 162: * if fall through them unknown error 153: 164: 155: 156: 3E3D E3 MESSGA XCHG :put message address into H&L 157: 163: 159: 170: * messg: print the messgae pointed to by H&L and termin- 171: • ated by a OFFH byte. 1835 78 1835 A7 1830 F3 3891 85 3892 48 457 iget inarpoter that for end . . . AR PUDA MUV psave diffress prep for proscle cutput pruppat it : 73: S.A CPOUT 177: 3E93 0.003% TALL ``` ``` 131: 3595 E1 907 ;restore pointer 3E97 23 3E98 C33E3E 132: INX ;bump to next character 183: JHP MESSG continue until end 184: 135: 136: 137: settrk: call the disk jcckey/2d to seek then exit by 133: testing for errors. 189: 190: 3E9B CDOCEO 192: SETTRK CALL SEEK 193: 3E9E C37435 JMP SEEKI 194: 195: 196: ************************* 197: * read: read one sector from the disk. Try ten times on 198: errors, before returning an error condition. 199: 200: 201: 202: 3EA1 2115E0 READ H,DISKR ;put disk read address into repeat loop LXI 233: 3EA4 22AB3E RDWR SHLD R#+1 204: 205: 3EA7 0604 MVI 9,10 retry counter ROWRL 3EA9 C5 HZUS 9 206: BEAR CDOOGO R₩ CALL ٥ ;actually call disk read/write 207: BEAD C1 POP 3 3EAE D2793E 203: JNC RWOK ;exit if successful 3EB1 05 3EB2 C2A93E 3EB5 CEFF 3EB7 C3753E 209: DCR ;test error count 210: ROWRL JNZ ;continue if not zero 211: C,RWERR ;read/write error bit mask DOERRS ;print the appropriate error message HYI 212: JHP 213: 214: ****************************** 215: 216: write: write data onto the disk, also try ten times 217: before reporting an error. 218: 219: 220: 221: 3EBA 2118E0 LYT H, DISKW 222: BEBD CBA43E JMP ROUR 223: 224: 225: 225: const: get the status for the currently assigned console device. The console device can be getten from a icbyte, then a jump to the correct console status a routine is performed. 227: 228: 229: 230: ************************************ 232: 3E00 24203F H, CSTBLE ;beginning of jump table 3EC3 030F3E SONIN1 ; select correct jump JMP 235: 236: 237: 213: 237: i- ); 241: 242: csreader: If the console is assigned to the reader then a jump will be made here, where another jump will occur to the correct reader status. 243: 244: 245: 246: 247: 248: 3EC6 21343F 3EC9 C3E73E 249: H. CSRTBLE ;beginning of reader status table 250: 251: READERA 252: 253: conin: take the correct jump for the console input routine. The jump is based on the two least sig- 254: 255: 256: 257: nificant bits of icbyte. 253: 260: 3ECC 21043F CONIN LXI H, CITBLE ;beginning of character input table 261: 262: * entry at comin1 will decode the two least significant bits * of impyte. This is used by comin,concut, and const. 263: 25+: 255: 255: ``` ``` 267: 3ECF 3A0300 CONIN1 LDA 268: 3ED2 17 RAL ICBYTE 259: 270: 271: * entry at selder will form an offset into the table pointed 272: • to by H&L and then pick up the address and jump there. 273: 274: 275: 3ED3 E506 SELDEV ANI strip off unwanted bits form offset 6H 275: 3ED5 1600 3ED7 5F NVI 0,0 277: MOV A, A 278: 279: 3ED8 19 DAD ;add cffset 3ED9 7E 3EDA 23 YON ;pick up high byte INY 231: 3EDB 66 H,H VOK ;pick up low byte 232: 233: 234: REDC SE VCK L,A :form address BEDD E9 ;gc there ! PCHL . 235: ******************************* 285: • concut: take the proper branch address based on the two east significant bits of icbyte. 237: 233: 239: 290: 232: 3EDE 21003F CONOUT LXI H. COTBLE ; beginning of the character out table 293: 3EE1 03CF3E JHP COMINI ; dc the decode 3 34: .95: ******************************* 295: 247: * reader: select the correct reader device for input. The 293: 211: reader is selected from bits 2 and 3 of icbyte. . ******************************** . :: 301: 302: 3EE4 21243F READER LXI H, RTBLE ; beginning of reader input table 303: 304: 305: entry at readers will decode bits 2 & 3 cf icbyte, used 306: by csreader. 307: 303: 309: 3EE7 3A0300 READERA LDA IOBYTE 310: 311: entry at readers will shift the bits into position, used 312: . 313: by list and punch. 314: 315: 316: BEEA IF READRI RAR 317: 3EEB C3D33E 318: JMP SELDEY 319: 320: • punch: select the correct punch device. The selection comes from bits 445 of lobyte. 321: 322: 323: 325: 325: 3EEE 211C3F PUNCH LXI H, PTBLE ; beginning of punch table 327: 3EF1 3A0300 LDA IOBYTE 328: 329: entry at pachi rotates bits a little more in prep for 330: 331: 332: * seldev, used by list. 333: 334: 3EF4 1F PNCH1 RAR 335: 3EF5 1F RAR 336: 3EF6 C3EA3E READR 1 333: 339: 340: * list: select a list device based on bits 6&7 of icbyte 341: 342: 343: 344: 3EF9 21143F LIST H_{\bullet}LTBLE ; beginning of the list device routines LXI 345: 3EFC 3A0300 3EFF 1F L DA RAR IOBYTE 346: 347: 3F00 1F RAR 348: 3F01 C3F43E JHP PNCHI 349: 350: 351: • If customizing I/O routines is being performed, the • table below should be modified to reflect the changes. • all I/O devices are decoded out of libyte and the jump • is taken from the following tubles. 352: 353: 354: 355: 356: 357: 353: ``` ``` 361: console input table 362: 363: 364: ;input from tty (currently assigned by intioby,input from 2d);input from crt (currently SWITCHBOARD serial port 1) 365: 3F04 03E0 CITBLE DW CITTY DW 366: 3F06 473F CICRI input from reader (depends on reader selection) 3F08 E43E D.A READER 367: input from user console 1 (currently SWITCHBOARD serial port 1) 3FOA 473F 368: 369: 370: console cutput table 371: 372: 373: joutput to tty (currently assigned by inticby,output to 2d) joutput to crt (currently SWITCHBOARD serial port 1) joutput to list device (depends on bits 6&7 of jobyte) 374: 3F0C 06E0 COTBLE DW COTTY 375: 376: 3F0E 3C3F 3F10 F93E COCRT D'a DW. output to user console 1 (currently SWITCH3OARD serial port 1) 3F12 3C3F COUC<sub>1</sub> 377: 373: 380: list device table 331: 332: coutput to tty (currently assigned by inticby,cutput to 2d) coutput to crt (currently SWITCHBOARD serial port 1) coutput to line printer (currently SWITCHBOARD serial port 1) coutput to user line printer 1 (currently SWITCHBOARD serial port 1) 383: COTTY 3F14 06E0 LIBLE 384: 3F16 3C3F DW COCRT 335: 3F18 3C3F nu COLPT COUL 1 386: 3F1A 3C3F DW 387: 333: 389: punch device table 330: 391: 3F1C 06E0 3F1E 3C3F 3F20 3C3F ;output to the tty (currently assigned by inticby,cutput to 2d) 392: PTBLE DM COTTY continue to paper tape punch (currently SWITCH80ARD serial port 1) cutput to user punch 1 (currently SWITCH80ARD serial port 1) coutput to user punch 2 (currently SWITCH80ARD serial port 1) COPTP 393: DW COUP 1 COUPS 395: 3F22 3C3F DW 396: 397: 398: reader device input table 399: 400: ;input from tty (currently assigned by inticby, input from 2d) RTBLE D^{-1} CITTY 401: 3F24 03E0 input from paper tape reader (currently SWITCHBOARD serial port 1) input from user reader 1 (currently SWITCHBOARD serial port 1) input from user reader 2 (currently SWITCHBOARD serial port 1) 402: 3F26 #73F 3F23 #73F DW CIPTR D.A 403: 3F2A 473F 434: DW CIUR2 405: 405: 437: ecnsole status table 475: 409: CSTTY ;status of tty (currently assigned by inticby, ststus from 2d) CSCRT ;status from crt (currently SWITCHBOARD serial port 1) CSCREADR ;status from reader (depends on reader device ) 41): CSTBLE DW 3F2E 5B3F 3F30 C63E 3F32 5B3F 411: Die 412: בכ status from user console 1 (currently SWITCHBCARD serial port 1) DW CSUC 1 414: ₹15: 415: status fromreader device 417: 413: istatus from tty (currently assigned by intirby, status of 2d) istatus from paper tape reader (currently CATTOLETABD serial port CSTTY 4:7: 3534 533F 3535 533F CSRTBLE DW ÷. . . SW 3F38 5B3F 421: DW CSUR 1 istatus from user reader 1 (currently SWITCHBOARD serial port 1) 422: 3F3A 5B3F DW CSUR2 status of user reader 2 (currently SWITCHBOARD serial port 1) 423: 424: 425: 425: The following equates set output device to output to 427: the SWITCHBOARD serial port 1. 428: 429: 430: 431: 3F3C = 3F3C = 3F3C = COCRT ECU :cutout from ert 432: COUCT EQU coutput from user console 1 433: COULT EQU cutput from user line printer 1 434: 435: 436: 3F3C = COPTP EQU cutput from paper tape punch 3F3C = 3F3C = 3F3C DB02 COUPI EQU cutput from user punch 1 COUP2 EQU 3 output from user punch 2 437: COLPT output from line printer, get status IN 433: 3F3E E680 ANI 80% ;wait until ck to send 439: 3F40 CA3C3F COLPT 3F43 79 3F44 0301 3F46 C9 440: MOV A,C cutput the character 441; OUT 4-3: 444: 445: 446: The following equates set the input from the devices to 447: come from the SWITCH3OARD serial port 1 449 : 444: ``` ``` 450: ;input from user console 1 451: 3F47 = CIUCI EOU EQU Š input from ort CICRT 452: 3F47 2 ;input from user reader 1 CIURI EQU 3F47 = 453: input from user reader ; input from user reader Z input from paper tape reader, get status CIUR2 EQU 454: 3F47 DB02 455: CIPTR IN ANI 4 OH wait for character 455: 3F49 E540 3F4B CA473F 3F4E DB01 CIPTR JΖ 457: IN 458: ; strip off the parity 459: ANI 7FH 3F50 E67F 3F52 C9 RET 460: 461: 462: 453: • console status routines, test if a character has arrived 454: 455: ************************** 456: 467: 3F53 CD21E0 3F56 3E09 3F58 CO CALL TSTAT status from disk jeckey 2d CSTTY 463: prep for zero return incthing found IVE C.A 469: 470: RHZ 3F59 3D 3F5A C9 return with OFFH 471: E DG RET 472: 473: *************************** 474: 475: The fallowing equates cause the devices to get status 475: • from the SWITCHBOARD serial port 1. 477: 473: -73: 481: 3F5B = CSUR 1 FOU ;status of user reader 1 status of user reader 2 status of paper tape reader status of user console 1 482: 3F5B = CSUR2 EQU $ $ $ 3F5B = CSPTR EQU 483: 484: 3F5B = CSUC1 EQU 485: 3F5B DB02 CSCRT IN status from ort, get status ANI HOF 3F5D E640 3F5F EE40 486: strip of data ready bit 4OH 487: XRI make correct polarity 3F61 C3563F STAT return proper indication 489: 490: 491: 492: The following messages could be put out by the obics. 493: 494: 495: ACR, ALF ;prcmpt message - "16K CP/M VERS 1.4" '16K ' 496: 3F64 ODOA DB PROMPT 497: 3F66 31364820 DB 498: 3F6A 43502F4D DB 'CP/M' 3F6E 20564552 3F72 5320312E 499: DB ' YER' 500: DB 'S 1.' 3F76 34 3F77 ODOA 501: DB 502: DB ACR, ALF 503: 3F79 FF DB 504: 505: 506: error message table 507: 508: 3F7A 8C3F 3F7C 983F 3F7E A33F 3F8O AF3F ILLDATA ;illegal data DATAREQ ;data request 509: MSGTBL DW 510: DW DATALOS ;data lost DW 511: 512: D₩ CRCERR ;crc error 513: 3F82 BB3F D₩ ILLSEC illegal sector 514: 3F84 CF3F 3F86 DA3F 3F88 E53F DW ILLDMA ;illegal dma 515: WRITPRO ;write protected D.A 516: DW NOTRDY NOTRDY ; not ready UNKNOWN ; unknown error 517: 3F8A F13F DW 518: ACR, ALF 3F8C ODOA ILLDATA DB 519: 3F8E 494C474C20 520: DВ 3F97 FF DB 521: OFFH 522: 3F98 0D0A DATAREQ DB ACR, ALF 523: 3F9A 4441544120 DB 'DATA REQ' 3FA2 FF 524: DB OFFH 3FA3 0D0A 1 3FA5 4441544120 525: DATALOS DB ACR. ALF 'DATA LOST' DB 527: 3FAE FF OFFH 3FAF 0D0A 3FB1 4352432045 3FBA FF 528: CRCERR DB ACR, ALF 529: 'CRC ERROR' DA 530: DB OFFH 531: 3FBB ODOA ILLSEC DB ACR, ALF 532: 3FBD 494C474C20 DB 'ILGL SECTOR/TRACK' 3FCE FF 3FCF 0DOA 1 3FD1 494C474C20 533: DВ OFFH ILLDMA ACR, ALF 534: DB 535: DB 535: 3FD9 FF DB OFFH 537: 3FDA ODOA WRITPRO DB ACR, ALF 3FDC 5752542050 3FE4 FF 533: DB 'WRT PROT' 539: D9 OFFH 3885 2004 YCETOR 540: 0.9 ACR.ALF 541: 3FET 4E4F542052 DE "NOT READI. 542: 3FF0 FF £:3 OFFH 3FF1 JDGA U 3FF3 554E4B4F57 543: UNKNOWN DE ACR, ALF 'UNKOWN ERROR' 544: DB 545: 3FFF FF 80 CFFH ``` | NEWFIRM4 | | 1 | DISK J | OCKEY/ | 2D FIRMWARE REVISION 4 | 340:044<br>340:047<br>340:052<br>340:055 | 303 | 037 | 341 | 59<br>60<br>61<br>62 | DMAST<br>STATUS<br>DSKERR<br>SETDEN | JMP<br>JMP<br>JMP<br>JMP | DMSTAT<br>DISKST<br>LERROR<br>DENFIX | | |-----------------|-------------|----------|------------------|------------|------------------------|------------------------------------------|------|---------|------|----------------------|-------------------------------------|--------------------------|--------------------------------------|------------------------------| | 340:000 | | 2<br>3 | _ | AORG | 340:0000 | 340:060 | 303 | 336 | 343 | 63<br>64 | SETSID | JMP | SIDEFX | | | 340:000 | 340:000 | 5 | ORIGIN | EQU | 340:000Q | 340:063 | 000 | . 056 | | 65<br>66 | • | DS | 56Q | | | 340:000 2 | 240:000 | 6<br>7 | • | SORG | 240:000Q | ,, | 000 | . 0 , 0 | | 67 | | 03 | <b>704</b> | | | | | 8 | | | • | 2110 . 111 1 | | | | 68 | | | | | | 340:000 | | 9 | RAM | EQU | ORIGIN+4:000Q | 340:141 | 061 | 170 | 206 | 69 | BOOT | | | · | | 340:000 | | 10 | 10 | EQU | ORIGIN+3: 370Q | 340:141<br>340:144 | 001 | 3/4 | 340 | 70 | / | ΓXΙ | SP, TRACK | 1 initialize th | | 340:000 | | 11 | UDATA | EQU | 10 | 300.144 | 031 | 391 | 340 | 71 | | | | memory test da | | 340:000 | | 12 | DREG | EQU | 10+1 | 340:147<br>340:152 | 021 | 323 | 342 | 72 | | LXI | D, STABLE | the ROM compare | | 340:000 | | 13 | USTAT | EQU | DREG | 340:154 | 000 | 004 | | 73 | | MVI | в, 4 | -data and coun | | 340:000 | | 14 | DCMD | EQU | 10+2 | 340: 154 | 022 | | • | 74 | TESTL | | _ | | | 340:000 | 343:372 | 15 | DSTAT | EQU | DCMD | 340.134 | 036 | | | 75 | | LDAX | | get the ROM dat | | 340:000 | 343:374 | 16 | CMDREG | EQU | 10+4 | 340:155 | 2/0 | 422 | 2110 | 76 | | CMP | | compare w/memor | | 340:000 | 343:374 | 17 | CSTAT | EQU | CMDREG | 340:156 | 102 | 1/2 | 140 | 77 | | JNZ | DRESET | do timeout? | | 40:000 | | 18 | TRKREG | EQU | 10+5 | 340:161 | | | | 78 | | INX | H | move the | | 40:000 | | 19 | SECREG | EQU | 10+6 | 340: 162 | 023 | | | 79 | | INX | D ` | -two pointers | | 340:000 | | 20 | DATREC | EQU | 10+7 | 340:163 | | | | 80 | | DCR | В | dec the count | | | | 21 | | | | 340:164 | | | | 81 | | | TESTL | test more? | | | | 22 | | | | 340:167 | 303 | 175 | 340 | 82 | | JMP | DSETUP | no! | | 40:000 | 000:200 | 23 | RCMD | EQU | 2000 | 340: 172 | | | | 83 | DRESET | | | | | 40:000 | | 24 | WCMD | EQU | 2400 | 340:172 | 315 | 351 | 343 | 84 | | CALL | TIMOUT | reset time out | | 40:000 | | 25 | HEAD | EQU | 4 | 340: 175 | | | | 85 | DSETUP | | | | | 40:000 | | 26 | LOAD | EQU | 200 | 340:175 | | 001 | 000 | 86 | | LXI | H. 1 | | | 40:000 | | 27 | DENSTY | EQU | | 340:200 | 345 | | | 87 | | PUSH | | track 0, sector | | 40:000 | | 28 | ULOAD | EQU | 1 | 340:201 | 056 | 003 | | 88 | | MVI | L.MDINT | | | 40:000 | | 29 | | | 300 | 340:203 | 345 | _ | | 89 | | PUSH | | -select also | | 40:000 | | | RSTBIT<br>ACCESS | EQU | 2 | 340:204 | 046 | 377 | | 90 | | | H, 377Q | -parameter | | 40:000 0 | | 30<br>31 | READY | EQU<br>EQU | | 340:206 | 345 | • | | 91 | | PUSH | | -and | | 40:000 | | | | | 40Q | 340:207 | | | | 92 | | PUSH | | -track info | | 40:000 | | 32 | INDEX | EQU | 200 | 340:210 | | | | 93 | | PUSH | | -for the 4 | | 40:000 | | 33 | RACMD | EQU | 304Q | 340:211 | | | | ģ4 | | PUSH | | -drives | | | | 34 | CLRCMD | EQU | 3200 | 340:212 | | 000 | 000 | 95 | | LXI | | initialize | | 40:000 0 | | 35 | SVCMD | EQU | 350 | 340:215 | 385 | ••• | 444 | 96 | | PUSH | | -the track | | 140:000 | | 36 | SKCMD | EQU | 300 | 340:216 | 663 | | | 97 | | INX | | -zero flag | | 140:000 0 | | 37 | HCMD | | 110 | 340:217 | | 010 | | 98 | | MUT | H, 10Q | current disk | | 340:000 0 | | 38 | ISTAT | EQU | 4 | 340:221 | | • | | 99 | | PUSH | n, 10Q | | | 40:000 | | 39 | OSTAT | EQU | 100 | 340:222 | | 376 | | 100 | | | H, 376Q | -and new disk initialize DRV | | 40:000 | | 40 | DSIDE | EQU | 100 | 340:224 | | ,,, | | 101 | | PUSH | | -and HDFLAG | | 40:000 | | 41 | TZERO | EQU | 4 | 340:225 | 046 | 347 | | 102 | | | H.RAM+3:( | | | 40:000 | | 42 | MDINT | EQU | 3 | 340:227 | 3115 | ,-, | | 103 | | PUSH | | | | 40:000 | | 43 | LIGHT | EQU | 360 | 340:230 | 0116 | 020 | | 104 | | | | DMA address | | 40:000 | 000:076 | 11 11 | NOLITE | EQU | 76Q | 340:232 | | 0 30 | | | | | H, 300 | temporary TIME | | | | 45 | | | | | | 003 | | 105 | | PUSH | | -constant | | | | 46 | * | | | 340:233 | | | | 106 | | | | initialize 179 | | 40:000 | 303 141 340 | 47 | DBOOT | JMP | BOOT | 340:235 | | | 54 5 | 107 | | STA | DCMD | -control bits | | 340:003 | 303 377 340 | иġ | TERMIN | JMP | CIN | 340:240 | 076 | 320 | | 108 | | MVI | A, CLRCMD | 1791 reset | | | 303 360 340 | 49 | TRMOUT | JMP | COUT | 340:242 | 062 | 374 | 343 | 109 | | STA | CMDREG | -command | | | 303 157 341 | 50 | TKZERO | JMP | HOME | 340:245 | | | | 110 | LDHEAD | | | | | | 303 240 341 | 51 | TRKSET | JMP | SEEK | 340:245 | 257 | | | 111 | | XRA | | load the head | | | 303 223 341 | śż | SETSEC | JMP . | SECSET | 340:246 | 315 | 045 | 343 | 112 | | | HDCHK | -and test for | | 140:022 | 103 126 141 | 53 | SETDMA | JMP | DMA | 340:251 | 322 | 267 | 340 | 113 | | | DOOROK | -drive ready | | | 303 251 341 | 54 | DREAD | JMP | READ | 340:254 | 076 | 0 16 | | 114 | | | | turn on the | | | 303 374 341 | 55 | DWRITE | JMP | WRITE | 340:256 | 062 | 352 | 346 | 115 | | STA | DRVSEL | -error LED | | | 303 113 341 | 56 | SELDRY | JMP | DRIVE | 340:261 | 115 | 351 | 343 | 116 | | | TIMOUT | time out to | | | 303 016 341 | 57 | TPANIC | JMP<br>JMP | CPAN | 340:264 | | | | 117 | | | LDHEAD | -close drive de | | | 303 031 431 | 57<br>58 | LITAT | JMP<br>JMP | | :40:267 | | - | | | DOGROK | • | | | | , - 17 , 17 7 1 | 303 021 231 | 717 | (31 B I | JMP | TMOTAT | | | | | | 2001101 | | | | | | | | | | | | | 244 - 004 | 246 | 0011 | | 170 | | 4 14 7 | ISTAT | input ready bit | |----------------------|-----------|--------|------------|------------|--------------|---------------------|---------------------------------------|--------------------|-----|-------|-----|--------------|--------|------------|------------|-------------------------------------| | 340:267<br>340:271 | | | 119<br>120 | • | MVI<br>Sta | A, NOLITE<br>DRVSEL | turn off the | 341:021<br>341:023 | | 004 | | . 179<br>180 | | RNZ | TOTAL | test for character | | 340:274 | | | 121 | | MVI | M, MDINT | open data reg | 341:024 | | 377 | 340 | 181 | | CALL | | get character | | 140:276 | 341 | • | 122 | | POP | Н | discard old TIMER | 341:027 | | | | 182 | | CMP | С | test for panic | | 340:277 | 315 24 | 12 343 | 123 | | | MEASUR | head load time | 341:030 | 311 | | | 183 | | RET | | | | 340:302<br>340:303 | | | 124 | | | В . | recover boot | | | | | 184<br>185 | | | | • | | 340: 304 | | | 125<br>126 | | PUSH<br>PUSH | _ | addr from DMAADDR<br>-new TIMER value | 341:031 | | | | 186 | THSTAT | | | | | 340: 305 | | 5 342 | 127 | | | STABLE+2 | | 341:031 | 072 | 371 | 343 | 187 | | | USTAT | get UART status | | 340:310 | 345 | | 128 | | PUSH | | -time out | 341:034 | | 004 | | 188 | | | ISTAT | input ready bit | | 340:311 | 052 35 | 3 342 | 129 | | | STABLE | -test | 341:036 | 311 | | • | 189 | | RET | | | | 340:314 | | | 130 | | PUSH | H | -data | | | | | 190<br>191 | | | | | | 340:315<br>340:316 | | | 131 | | NOP | • | debug instruction | 341:037 | | | | 192 | DISKST | | | | | 340: 317 | | 2 | 132<br>133 | | PUSH | B, 12Q | boot address<br>number of retrys | 341:037 | 072 | 376 | 343 | 193 | | LDA | SECREG | get current | | 340:321 | 000 | - | 134 | LDLOOP | 17 4 1 | D, 124 | number of recrys | 341:042 | 107 | - | | 194 | | | B, A | -sector no in B | | 340: 321 | 305 | | 135 | | PUSH | В | save the retry no | 341:043 | | 375 | 343 | 195 | | | TRKREG | get current | | 340: 322 | | 341 | 136 | | CALL | READ | read boot sector | 341:046 | | 200 | 246 | 196 | | | C, A | -track no in C | | 340: 325 | | | 137 | | POP | В | restore retry no | 341:047<br>341:052 | | 300 | 140 | 197<br>198 | | LDA<br>CMA | DCREG | get current<br>-density in | | 340:326<br>340:327 | | | 138 | | RNC | | successful read? | 341:053 | | 001 | | 199 | | | i | -the msb | | 340:330 | | 21 380 | 139<br>140 | | DC R<br>JNZ | B<br>LDLOOP | nol count down<br>try again | 341:055 | | ••• | | 200 | | RRC | | -position | | 340: 333 | , , , , , | .1 340 | 141 | LERROR | JNZ | LDLOOF | fry agarn | 341:056 | | | | 201 | | MOV | D, A | save in D | | 340:333 | 016 07 | 7 | 142 | EEo | MVI | C,77Q | | 341:057 | | 367 | 346 | 202 | | LDA | SIDE | put the | | 340: 335 | | | 143 | | LXI | D, 242: 30 | <b>3</b> Q | 341:062 | | | | 203 | | | • | -side | | 340:340 | | | 144 | LELOOP | | | | 341:063 | | | | 204 | | RAL | • | -select | | 340: 340 | | | 145 | | DCX | D | | 341:064<br>341:065 | | , | | 205<br>206 | | RAL<br>ADD | D | -flag<br>-in bit | | 340:341 | | | 146 | | MOV | A,D | | 341:066 | | | , | 207 | | HOV | D.A | -position 6 | | 340:342<br>340:343 | | 10 280 | 147<br>148 | | ORA<br>Jnz | E<br>LELOOP | • • | 341:067 | | 375 | 346 | 208 | | LDA | SECLEN | put the | | 340: 346 | | | 149 | | MVI | A. 40Q | blink | *341:072 | | 3,,, | | 209 | | RAL | • | -sector length | | 340: 350 | | • | 150 | | XRA | C C | -the LED at | 341:073 | | | | 210 | | RAL | | -code in bits | | 340: 351 | | 71 343 | 151 | | STA | DREG | -top of the | 341:074 | | | | 211 | | ADD | D | -2 & 3 | | 340:354 | | | 152 | | MOV | C, A | -circuit board | 341:075 | | 3 F H | 201 | 212 | | HOV | D,A | | | 340: 355 | 303 3. | 35 340 | 153 | | JMP | LERROR+2 | | 341:076 | | 354 | 346 | 213<br>214 | | LDA<br>add | CDISK<br>D | put the current<br>-disk no in bits | | | | | 154 | | | • | | 341:101<br>341:102 | | | | 215 | | RET | | -0 & 1 | | 340: 360 | | | 155<br>156 | COUT | | | | , | ,,, | | | 216 | | | • | | | 340: 360 | 072 37 | 71 343 | | 0001 | LDA | USTAT | get UART status | | | | | 217 | • | | | | | 340: 363 | | | 158 | | ANI | OSTAT | output ready bit | 341:103 | | | | 218 | DMSTAT | | | | | 340:365 | | | | | JNZ | COUT | test output ready | 341:103 | | | | 219 | | PUSH | | save the H-L pair | | 340: 370 | | | 160 | • | VOM | A,C | character data | 341:104 | | 347 | 346 | 220 | | | DMAADR | DMA addr to H-L | | 340: 371 | | | 161 | | CMA | | | 341:107 | | | | 221 | | HOV | | move the DMA<br>-addr to B-C | | 340: 372 | | 70 343 | 162 | | STA | UDATA | send to UART | 341:110<br>341:111 | | | | 222<br>223 | | HOV<br>POP | H. | recover H-L | | 340: 375<br>340: 376 | | | 163<br>164 | | CMA<br>Ret | | | 341:112 | - | | | 224 | | RET | | 1600101 11-12 | | 340: 370 | 311 | | 165 | • | n c ı | | | , , , , , , , | , | | | 225 | | | | | | | | | 166 | | | | | | | | | 226 | • | | | | | 340: 377 | | | 167 | CIN | | | | 341:113 | | | | 227- | DRIVE | | | | | 340: 377 | | | | | LDA | USTAT | get UART status | 341:113 | | 374 | | 228 | | | A, 3740 | test for the | | 341:002 | 346 O | ) 4 | 169 | | ANI | ISTAT | input ready bit | 341:115 | | 0.00 | | 229 | | ACD<br>MVI | C 200 | -new drive number<br>less than 4 | | 341:004 | | | | | | CIN | test input ready | 341:116<br>341:120 | | 020 | | 230<br>231 | | RC RC | A,20Q | ress than 4 | | 341:007 | | 10 343 | | | LDA | UDATA | get the character | 341:121 | | | | 232 | | HOV | A.C | store the new | | 341:012<br>341:013 | | 77 | 172<br>173 | | CMA<br>ANI | 1779 | true data<br>trim to 7 bits | 341:122 | | 353 | 346 | 233 | | STA | DÍSK | drive in DISK | | 341:015 | | • | 174 | | RET | 4 | V. 2 CO ; D103 | 341:125 | | | - | 234 | | RET | | | | , | • • • | | 175 | | ***** | | | | | | | 235 | • | | | | | | | | 176 | <b>4</b> , | | | | | | | | 236 | • | • | | | | 341:016 | | | 177 | CPAN | | | | 341:126 | | 210 | 040 | 237 | DAV | | u ) 664 | | | 341:016 | 072 3 | 71 34 | 178 | | i.da | TATCU | get UART status | 341:126 | 041 | 710 | 040 | 238 | | LXI | n, 5-0'8 1 | GIN test the | | | | | | | | | | - | | | | | | | | | | 341:131 011 239<br>341:132 322 150 341 240<br>341:135 041 000 034 241<br>341:140 011 242<br>341:141 332 150 341 243 | DAD B JNC DMASET LXI H,-RAM DAD B JC DMASET | -DMA address<br>-for conflict<br>-with the I/O<br>-on the DJ/2D<br>controller | 341:251 299<br>341:251 315 065 342 300<br>341:254 341 301<br>341:255 076 100 302<br>341:257 273 303 | CALL PREP prepare for read POP H recover DMA addr MVI A,100Q test the | |---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 341:144 067 244<br>341:145 076 020 245<br>341:147 311 246<br>341:150 247<br>341:150 140 248 | STC<br>MVI A,20Q<br>RET<br>DMASET<br>MOV H,B | get the DMA addr | 341:260 312 350 341 304<br>341:263 345 305<br>341:264 031 306<br>341:265 031 307<br>341:266 345 308 | JZ SINGLE -single density PUSH H save DMA addr DAD D ending DAD D -address+1 PUSH H save also | | 341:151 151 249<br>341:152 042 347 346 250<br>341:155 257 251<br>341:156 311 252<br>253<br>254 | MOV L,C<br>SHLD DMAADR<br>XRA A<br>RET . | to the H-L pair<br>store<br>clear the error<br>-flag and return | 341:267 371 309<br>341:270 035 310<br>341:271 041 377 343 311<br>341:274 076 200 312<br>341:276 062 374 343 313<br>341:301 106 314 | SPHL . adjust SP DCR E adjust byte cnt LXI H,DATREG data register MVI A,RCMD do the read STA CMDREG -command MOV B.M first byte of data | | 341:157 255<br>341:157 315 173 341 256<br>341:162 365 257 | HOME<br>CALL HENTRY | head to trk zero | 341:302 315<br>341:302 116 316<br>341:303 305 317 | RLOOP HOV C,H 2nd byte of data pair | | 341:163 237 258<br>341:164 062 371 346 259<br>341:167 361 260 | PUSH PSW<br>SBB A<br>STA TRACK<br>POP PSW | save the flags update the -track register recover the flags | 341:304 106 318<br>341:305 035 319<br>341:306 302 302 341 320 | MOV B,M 1st byte of next pair DCR E dec low byte of cnt JNZ RLOOP | | 341:173 262<br>341:173 315 357 342 263<br>341:176 330 264 | HENTRY CALL HDLOAD RC . | unload the head load the head test for ready error | 341:312 362 302 341 322<br>341:315 116 323<br>341:316 305 324 | DCR D dec high byte of cnt<br>JP RLOOP<br>MOV C,M get last byte<br>PUSH B store last pair | | 341:177 257 265<br>341:200 062 355 346 266<br>341:203 062 351 346 267<br>341:206 041 000 000 268 | XRA A STA TZFLAG STA HDFLAG LXI H,0 | update -the two -flags time out constant | | LXI SP,STACK-6 adjust SP POP H get the end addr+1 POP D get the begin addr ALOOP | | 341:211 076 011 269<br>341:213 315 154 343 270<br>341:216 346 004 271<br>341:220 300 272<br>341:221 067 273 | MVI A,HCMD<br>CALL CENTRY<br>ANI TZERO<br>RNZ<br>STC . | do the home -command<br>track zero bit | 341: 324 053 329<br>341: 325 106 330<br>341: 326 032 331<br>341: 327 167 332<br>341: 330 170 333 | DCX H early data pointer MOV B,M get early data LDAX D get late data MOV M,A swap the MOV A,B -two bytes | | 341:222 311 . 274<br>275<br>276<br>341:223 276 | RET<br>*<br>SECSET | error trag | 341:331 022 334<br>341:332 023 335<br>341:333 175 336<br>341:334 273 337 | MOV A,B -two bytes STAX D -of data INX D advance late ptr MOV A,L compare CMP E -the two | | 341:223 257 278<br>341:224 261 279<br>341:225 067 280<br>341:226 310 281 | XRA A ORA C STC . RZ | test for<br>-sector zero<br>error flag | 341:335 302 324 341 338<br>341:340 174 339<br>341:341 272 340<br>341:342 302 324 341 341 | - JNZ ALOOP -data MOV A,H -pointers CMP D -for a JNZ ALOOP -match | | 341:227 171 282<br>341:230 376 033 283<br>341:232 077 284<br>341:233 330 285 | MOV A,C<br>CPI 27<br>CMC .<br>RC | test for<br>-sector<br>too large | 341: 345 303 030 342 342<br>343<br>344 | JMP CBUSY | | 341:234 062 370 346 286<br>341:237 311 287<br>288<br>289 | STA SECTOR<br>RET | save . | 341:350 007<br>341:351 117<br>341:352 021 377 343<br>341:355 076 200<br>349 | RLC . initialize the data MOV C,A -count to 128 LXI D,DATREG 1791 data register MVI A,RCMD issue the | | 341:240 290<br>341:240 171 291<br>341:241 376 115 292<br>341:243 077 293 | SEEK MOV A,C CPI 77 CMC . | test for<br>-track<br>-too large | 341: 362 032<br>341: 363 167 353 | STA CMDREG -read command SHORTL LDAX D get data from disk MOV M.A move data to memory | | 341:244 330 298<br>341:245 062 371 346 295<br>341:250 311 296<br>297<br>208 | RC<br>STA TRACK<br>RET | save | 341: 364 043 354<br>341: 365 015 355<br>341: 366 302 362 341 356<br>341: 371 303 030 342 357 | INX H increment data pointer DCR C decrement data count JNZ SHORTL test for JMP CBUSY -transfer done | | • | | | | 242.424.043 | #10 | TNV | u | advance to the | |-------------------------------------------|------------------|------------------------------------------|----------------------------------|--------------------------------------------|------------------|------------|-----------------|-----------------------------------| | | 359 * | | | 342:134 043 | 419<br>420 | INX<br>INX | n<br>H | advance to the -data register | | | 360 WRITE | | | 342:135 043<br>342:136 167 | 421 | HOV | .;<br>Н, А | save the new trk | | | 361 | | prepare for write | 342:137 171 | 422 | HOV | A,C | turn off data | | | 362 | | recover DMA addr | 342:140 062 372 343 | 423 | STA | DCMD | -access control bit | | | 363<br>364 | | adjust SP | 342:143 312 175 342 | 424 | JZ | TVERFY | test for seek | | | 365 | LXI H, DATREG | adjust byte cnt<br>data reg | 342:146 257 | 425<br>426 | XRA<br>Sta | A<br>HDFLAG | force a wead<br>-header operation | | | 366 | | do a write | 342:147 062 351 346<br>342:152 072 372 343 | 427 | LDA | DSTAT | get the | | | 367 | STA CMDREG | -command | 342:155 346 010 | 428 | ANI | DSIDE | -double | | | 368 | POP B | get the 1st data pair | 342:157 037 | 429 | RAR | • | -sided | | | 369 | MOV H,C | write first byte | 342:160 037 | 430 | RAR | • | -flag | | | 370 WLOOP<br>371 | MOV H,B | write high byte | 342:161 037 | 431 | RAR | •<br>• | -to do 3 ms | | | 372 | | get next data pair | 342:162 306 030<br>342:164 041 000 000 | 432 | ADI<br>LXI | SKCMD<br>H.O | -step operation<br>do a seek | | | 37 3 | MOV M,C | write low byte | 342:167 315 154 343 | 433<br>434 | | CENTRY | -command · | | | 374 | DCR E | dec low byte of cnt | 342:172 332 237 342 | 435 | JC | SERROR | seek error? | | | 375 | JNZ WLOOP | 4 h.fh. h.u.h a.e. a.a.h | 342:175 | 436 TVERFY | | | | | 342:023 025<br>342:024 362 <b>014 342</b> | 376 | DCR D<br>JP WLOOP | dec high byte of cnt | 342:175 072 351 346 | 437 | LDA | HDFLAG | get the force | | | 377<br>378 | MOV M,B | write last byte | 342:200 267 | 438 | ORA | A . | -verify track flag | | 342:030 | 379 CBUSY | 1101 111,0 | witte last byte | 342:201 302 311 342<br>342:204 006 002 | 439<br>440 | JNZ<br>MVI | CHKSEC<br>B,2 | no seek & head OK verify retry no | | 342:030 072 374 343 | 380 | LDA CSTAT | get 1791 status | 342:206 | 441 SLOOP | 11 7 2 | 0,2 | verity recry no | | 342:033 037 | 381 | RAR . | busy bit to carry | 342:206 076 035 | 442 | MVI | A,SVCMD | do a verify | | 342:034 332 030 342 | 382 | JC CBUSY | | 342:210 315 147 343 | 443 | | COMAND | -command | | 342:037 027 | 383 | RAL . | restore the ACC | 342:213 346 231 | 444 | ANI | 2310 | error bit mask | | 342:040 346 337<br>342:042 312 046 342 | 384 | ANI 337Q<br>JZ RETURN | error bit mask<br>go to the exit | 342:215 312 245 342 | 445 | JZ | RDHDR | no error! | | 342:045 067 | 385<br>386 | STC . | set the error flag | 342:220 072 366 346 | 446 | LDA | DCREG | 1791 control reg | | 342:046 | 387 RETURN | J. J | 000 000 0000 000 | 342:223 356 001<br>342:225 062 366 346 | 447<br>448 | XRI<br>Sta | DENSTY<br>DCREG | flip the density bit update and | | 342:046 052 312 346 | 388 | LHLD STACK-2 | get the user SP | 342:230 062 372 343 | 449 | STA | DCMD | -change density | | 342:051 371 | 389 | SPHL . | restore the user SP | 342:233 005 | 450 | DCR | В | dec retry count | | 342:052 | 390 LEAVE | | | 342:234 302 206 342 | 451 | JNZ | SLOOP | -and try again | | 342:052 365 | 391 | PUSH PSW | 1701 | 342:237 | 452 SERROR | | | | | 342:053 072 366 346<br>342:056 356 020 | 392<br>393 | LDA DCREG<br>XRI LOAD | 1791 control bits toggle the | 342:237 315 157 341 | 453 | | HOME | there is a | | 342:060 062 372 343 | 394 | STA DCMD | -load bit | 342:242 303 236 343 | 454<br>455 RDHDR | JMP | BERROR ' | -hard seek error | | 342:063 361 | 395 | POP PSW | -the 1791 data reg | 342:245<br>342:245 006 012 | 455 RDHDR<br>456 | MVT | B, 12Q | number of retrys | | 342:064 311 | 396 | RET | · | 342:247 | 457 RHLOOF | | 5,124 | namber of rearys | | | 397 * | | | 342:247 021 377 343 | 458 | LXI | D, DATREG | data register | | 2#2.065 | 370 | | | 342:252 041 372 346 | 459 . | LXI | | 1 storage area | | 342:065<br>342:065 321 | 399 PREP<br>400 | POP D | get return addr: | 342:255 076 304 | 460 . | MVI | | do the read | | 342:066 041 000 000 | 401 | LXI H,O | get the user's | 342:257 062 374 343 | 461 | STA | CMDREG | -header command | | 342:071 071 | 402 | DAD SP | -stack pointer | 342:262<br>342:262 032 | 462 RHL1<br>463 | LDAX | ' n | get a data byte | | 342:072 061 314 346 | 403 | LXI SP, STACK | | 342:263 167 | 464 | | H.A | store in memory | | 342:075 345 | 404 | PUSH H | save user's SP | 342:264 054 | 465 | INR | L | inc mem pointer | | 342:076 052 347 346 | 405<br>406 | LHLD DMAADR<br>Push H | DMA address<br>save DMA addr | 342:265 302 262 342 | 466 | JNZ | RHL1 | test for more data | | 342:101 345<br>342:102 325 | 407 | PUSH D | save return addr | 342:270 041 374 343 | 467 | LXI | H,CSTAT | wait for 1791 | | 342:103 041 046 342 | 408 | LXI H.RETURN | | 342:273 315 176 343 | 468 | | . BUSY | to finish emd | | 342:106 345 | 409 | PUSH H | -exit | 342:276 267<br>342:277 312 <b>311</b> 342 | 469<br>470 | ORA<br>JZ | A<br>CHKSEC | test for errors<br>transfer OK? | | 342:107 315 357 342 | 410 | CALL HDLOAD | load the head | 342:302 005 | 471 | DCR | 8 | dec retry count | | 342:112 330 | 411 | RC . | disk not ready? | 342:303 302 247 342 | 472 | JNZ | RHLOOP | test for | | 342:113 072 375 343 | 412 | LDA TRKREG | get the old trk | 342: 306 303 237 342 | 473 | JHP | SERROR | -hard error | | 342:116 074<br>342:117 314 173 341 | 413 | INR A<br>CZ HENTRY | test for head<br>-not calibrated | 342: 311 | 474 CHKSEC | | CCC: EN | | | 342:122 332 237 342 | 415 | JC SERROR | seek error? | 342:311 072 375 346 | 475 | | SECLEN | get the sector -size and setup | | 342:125 041 375 343 | | | present trk | 342:314 117<br>342:315 006 000 | 476 -<br>477 | | C, A<br>B, O | -the offset | | 342:130 072 371 346 | 417 | LDA TRACK | the new track | 142:317 041 353 342 | 478 | | | sec size tbl | | 342:133 276 | 418 | CMP M | test for head motion | , 2, , , , , , , , , , , , , , , , , , | , | | | | | | | | | | | | | | | | | | • | • | | | * | | | | | | | | | | | | | 342: 322<br>342: 323<br>342: 326<br>342: 327<br>342: 330 | 072<br>107<br>206 | | 346 | 479<br>480<br>481<br>482<br>483 | | LDA<br>MOV<br>ADD | SECTOR<br>B, A<br>M | add the offset<br>get the sector<br>save in B<br>compare w/table entry<br>error flag | 343:034<br>343:035<br>343:036<br>343:041<br>343:044<br>343:045 | 015<br>362<br>062 | 034<br>352 | 343<br>346 | 539<br>540<br>541<br>542<br>543 | носнк | JP<br>STA | C<br>DSROT<br>DRVSEL<br>A | rotate to -select the -proper drive save force head load | |----------------------------------------------------------|-------------------|-----|-------|---------------------------------|---------|-------------------|---------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------|------------|------------|---------------------------------|--------|--------------|---------------------------|----------------------------------------------------------| | 342:332 | | | | 484<br>485 | | RC<br>POP | | error return<br>return addr to TOS | 343:045 | | 372 | 343 | 545 | | | H, DSTAT | test for | | 342:333<br>342:334 | | | | 486 | | | A.B | save the sector | 343:050 | | 261 | 2116 | 546<br>547 | | | M<br>HDFLAG | -head loaded<br>save the head | | 342:335 | 062 | 376 | | 487 | | | SECREG | -in sector reg | 343:051<br>343:054 | | 351 | 340 | 548 | | PUSH | | -loaded status | | 342:340 | | 100 | 000 | 488 | ### OOB | LXI | н, 1000 | half page count | 343:055 | | 352 | 346 | 549 | | LDA | DRVSEL | get current drive | | 342:343<br>342:343 | | | | 489<br>490 | SZLOOP | DCR | C | sec size count | 343:060 | | | | 550 | | | C,A | save | | 342:344 | | | | 491 | | | | half size count | 343:061<br>343:064 | - | 367 | 346 | 551<br>552 | | LDA<br>CMA | SIDE | get current side and merge | | 342: 345 | | | | 492 | | | E,L | -to the D-E pair | 343:065 | | | | 553 | | ANA | ċ | -with drive select | | 342:346<br>342:347 | | | | 493<br>494 | | RM<br>Dad | H | return if done double the xfer | 343:066 | 062 | | | 554 | | STA | DREG | select drive & side | | 342:350 | | 343 | 342 | 495 | | | SZLOOP | -size count | 343:071 | | 366 | 346 | 555 | | LDA | DCREG | 1791 control bits | | | | • | - | 496 | • | | | | 343:074<br>343:075 | | 371 | 3116 | 556<br>557 | | MOV<br>LDA | C,A<br>TRACK | save<br>get the new trk | | 3/12.35 | | | | 497<br>498 | STABLE | | | • | 343:100 | | | , | 558 | | SUI | 1 | force single | | 342:353<br>342:353 | | | | 499 | SINDLE | DB | 345Q | | 343:102 | | | | 559 | | SBB | A | -density | | 342:354 | | | • | 500 | | DB | 345Q | | 343:103<br>343:104 | | | | 560<br>561 | | DC R<br>Cm A | A | -if track = 0 compliment | | 342:355 | | | | 501 | | DB | 3600 | | 343:105 | | | | 562 | | ORA | ċ | merge w/control bits | | 342:356 | 307 | | | 502<br>503 | | DB | 367Q | | 343:106 | 167 | | | 563 | | MOV | M,A | set 1791 control | | | | | | 504 | • | | | | 343:107 | | 002 | | 564<br>565 | | X R I<br>MOV | ACCESS<br>C.A | toggel access bit<br>save PREP routine | | 342:357 | | | | 505 | HDLOAD | | | | 343:111<br>343:112 | | | | 566 | | POP | PSW | head load status | | 342: 357 | | | 346 | 506 | | | H, DISK | nou diale no ho C | 343:113 | | 131 | 343 | 567 | | JNZ | RDYCHK | conditionally | | 342:362<br>342:363 | | | | 507<br>508 | | MOV | C,M<br>H | new disk no to C | 343:116 | | | | 568 | | PUSH | | -wait for head | | 342:36 | | | | 509 | | MOV | Ë,H | current disk to E | 343:117<br>343:122 | 052 | 345 | 346 | 569<br>570 | TLOOP | LHLD | TIMER | -load time out | | 342: 369 | | | | 510 | | | M,C | update current disk | 343: 122 | 053 | | | 571 | iroor | DCX | н | count down | | 342;366 | | | | 511<br>512 | | INX | H<br>A.E | head load constant<br>test for | 343:123 | 174 | | | 572 | | NOV | A,H | -40 ms for | | 342:367<br>342:370 | | | | 513 | | CMP | Ĉ | -disk change | 343:124 | | | 202 | 573 | | ORA<br>JNZ | L<br>TLOOP | -head load<br>-time out | | 342:37 | 176 | | | 514 | | MOV | A , M | head load flag | 343:125<br>343:130 | | 122 | 343 | 574<br>575 | | POP | H | disk status addr | | 342:372 | | | | 515 | | MVI | M, HEAD | update head load<br>addr of disk table | 343:131 | , | | | 576 | RDYCHK | | | | | 342: 37!<br>342: 37! | | | 311.3 | 516<br>517 | | INX<br>JZ | H<br>HDCHK | no disk change? | 343: 131 | | | | 577 | | HOV | A,H | test for | | 343:000 | | | ,,, | 518 | | PUSH | | save table address | 343:132<br>343:134 | | 040 | | 578<br>579 | | ANI<br>RZ | READY | -disk ready | | 343:00 | | | | 519 | | MVI | D, 0 | set up the | 343:135 | | | | 580 | UNLOAD | NZ. | | | | 343:00 | | | | 520<br>521 | | MOV<br>DAD | B,D<br>D | -offset address.<br>get the current | 343:135 | | 366 | 346 | 581 | | LDA | DCREG | force a | | 343:004<br>343:009 | | | | 522 | | DAD | D | -disk parameters | 343:140 | | 030 | | 582 | | ORI | ULOAD | -head | | 343:00 | | | 346 | 523 | | LDA | DCREG | save the | 343:142<br>343:143 | | 200 | | 583<br>584 | | VOM | M,A<br>A,200Q | -unload<br>set disk | | 343:01 | | | | 524 | | MOV | M,A | density info | 343:145 | | 200 | | 585 | | STC | A,2004 | -not ready | | 343:01:<br>343:01 | | | 2112 | 525<br>526 | | INX<br>LXI | II<br>D. TRKREG | current track | 343:146 | | | | 586 | | RET | • | -error flag | | 343:01 | | | , דינ | 527 | | LDAX | | get current trk | | | | | 587 | | | | | | 343:01 | | | | 528 | | MOV | M,A | save | 343:147 | | | | 588<br>589 | COMAND | | | | | 343:02 | | | | 529 | | POP | H | recover tbl addr | 343:147 | | 345 | 346 | 590 | COMMID | LHLD | TIMER | get index count | | 343:02<br>343:02 | | | | 530<br>531 | | DAD | B<br>B | add the<br>-offset | 343:152 | 051 | • | • | 591 | | DAD | H | -and multiply | | 343:02 | | | | 5 32 | | MOV | A.M | get control bits | 343:153<br>343:154 | | | | 592<br>593 | CENTRY | CAD | H | -by four ' | | 343:02 | 4 062 | 366 | 346 | 533 | | STA | DCREG | update DCREG | 343:154 | | | | 594 | CENTAL | XCHG | | save in D-E pair | | 343:02 | | | | 534 | | INX | N.M | get the old<br>track number | 343:155 | 041 | | | 595 | | LXI | H, CSTAT | issue command | | 343:03<br>443:03 | | | | 5 35<br>5 36 | | STAX | | and update 1791 | 343:160 | | 166 | 343 | 596 | DATCU | JMP | PATCH+3 | jump around patch | | 343:03 | | | | 5 37 | | IVM | A, 1770 | disk select bits | . 343:163<br>343:163 | | 157 | 142 | 597<br>598 | PATCH | JMP | HDLOAD | patch for old ATE | | 343:03 | Ħ | | | 5 38 | DSROT | | | | , ,, | 1771 | ,,, | , | ,,, | | | | bean in Nie are | | 343:166 000<br>343:167 000 | | 599<br>600 | | | fill | instruction instruction | 343:277 171<br>343:300 346 | 001 | 659<br>660 | | VOM | A,C | trim excess | |----------------------------------------------|------------|---------------------|--------|------------------|--------------------|-----------------------------------------|-------------------------------------------|--------------|------------------------|--------|--------------|-----------------|---------------------------------| | 343:170 167<br>343:171 | | 601 | NBUSY | | Н, А | to the 1791 | 343:302 057<br>343:303 107 | • | 661<br>662 | | HOV | B, A | compliment -B and save | | 343:171 176 | | 603 | | | A, M | wait | 343:304 041<br>343:307 136 | 353 3 | 46 663<br>664 | | LXI | H, DISK<br>E, M | new disk<br>get disk no | | 343:172 037<br>343:173 322 17 | 1 343 | 604<br>605 | | RAR<br>Jnc | NBUSY | -for the -busy flag | 343:310 026<br>343:312 043 | 000 | 665 | | HVI<br>INX | D, O<br>H | offset addr<br>current disk | | 343:176<br>343:176 176 | • | 606<br>607 | BUSY | MOV | A, H | test for | 343:313 176<br>343:314 253 | <b>,</b> | 667<br>668 | | MOV | A,H | move to ACC compare w/new | | 202.122 022 | •. | 608<br>609 | | RAR | Å,H | -device busy restore status | 343:315 365 | <b>i</b> | 669 | | PUSH | PSW | save status | | 343:201 320<br>343:202 033 | | 610<br>611 | | RNC | Ď. | return if not busy<br>test for | 343:316 043<br>343:317 043 | } | 670<br>671 | | INX | H<br>H | disk table<br>-address | | 343:203 172<br>343:204 263 | | 612<br>613 | | MOV | A,D | -two disk<br>-revolutions | 343:320 031<br>343:321 031 | 1 | 672<br>673 | | DAD | D<br>D | add the offset | | 343:205 302 17 | 6 343 | 614 | | JNZ | BUSY | 47 machine cycles | 343:322 176<br>343:323 366 | 5 | 674<br>675 | | MOV | A,H<br>1 | get parameters make off density | | 343:210 345<br>343:211 043 | | 615<br>616 | • | | H | save cmd address<br>track register | 343:325 240 | ) | 676 | | ANA | В | set new density update | | 343:212 126<br>343:213 072 36 | 6 346 | 617<br>618 | | | D, M<br>DCREG | save present track<br>1791 control bits | 343:326 167<br>343:327 361<br>343:330 300 | 1 | 677<br>678 | ę | POP | M,A<br>PSW | check for nd=cd | | 343:216 356 00<br>343:220 062 37 | 4 | 619<br>620 | | XRI | RSTBIT<br>DCMD | reset the 1791 -controller to | 343:331 176 | 5 | 679<br>680 | | R N Z<br>MOV | Ä,H | new disk not old update CDISK | | 343:223 356 00<br>343:225 343 | | 621<br>622 | | | RSTBIT | -clear the | 343:332 062<br>343:335 311 | | 14 <b>6</b> 681<br>682 | | STA<br>Ret | DCREG | -also | | 343:226 062 37 | 2 343 | 623 | | STA | DCMD | -fault | | | 683<br>684 | . • | | | | | 343:231 066 32<br>343:233 343 | U | 624<br>625 | | XTHL | • | force an interrupt restore the | 343:336 | 1 | 685<br>686 | SIDEFX | моч | · A,C | get the side bit | | 343:234 162<br>343:235 341 | | 626<br><b>627</b> | | | M,D<br>H | -the track no<br>restore the stack | 343:336 171<br>343:337 346 | 5 001 | 687 | | ANI | î | trim excess bits | | 343:236<br>343:236 076 02 | !1 | 628<br>629 | BERROR | HVI | A,21Q | lost record | 343: 341 027<br>343: 342 027 | 7 | 688<br>689 | | RAL | • | -to the side | | 343:240 067<br>343:241 311 | | 630<br>631 | | STC | • | -error flag | 343:343 027<br>343:344 027 | 7 | 690<br>691 | | RAL<br>RAL | • | -select bit -position | | ,,, jii | | | | | | | 343:345 062<br>343:350 31 | 2 367 3<br>1 | 693 | 1 | STA<br>Ret | SIDE | save | | 343:242 | | 634 | MEASUR | r v <del>+</del> | 0.0 | imitialina cauma | | | 694<br>695 | | | | | | 343:242 021 00<br>343:245 041 37 | 2 343 | 635<br>636 | • | LXI | D,O<br>H,DSTAT | initialize count<br>status port | 343:351<br>343:351 04 | 1 000 4 | 696 | TIMOUT | LXI | н, о | time out delay | | 343:250 016 02<br>343:252<br>343:252 176 | <b>2</b> 0 | 637<br>638 | INDXHI | MVI | C, INDEX | index bit flag | 343:354<br>343:354 05 | | 698<br>699 | TILOOP | DCX | н | decrement | | 343:253 241 | | 639<br>640 | | MOV<br>Ana | C | wait for<br>-index | 343:355 174<br>343:356 269 | 4 | 700<br>701 | ) | MOV | A,H | test for -count zero | | 343:254 302 25<br>343:257 | 52 343 | 641<br>642 | INDXLO | | INDXHI | -pulse low | 343:357 34 | 3 | , 702 | ? | XTHL | • | long | | 343:257 176<br>343:260 241 | | 643 | | MOV | A,M<br>C | wait for<br>-index | 343:360 343<br>343:361 30 | 2 354 | | Ì | | TILOOP | -NOP | | 343:261 312 25 | 57 343 | 645<br>646 | INDXCT | JZ | INDXLO | -pulse high' | 343:364 31 | 1 | 709<br>706 | | RET | | | | 343:264<br>343:264 023 | | 647 | INDACI | INX | | advance count | 343:365 340 | 0 | 707<br>708 | * | DB | DB00T/25 | 6 backward | | 343:265 343<br>343:266 343 | | 648<br>649 | | XTHL | • | four<br>-dummy | 343:366 000<br>343:367 30 | 0 | 709 | ) | DB | 0<br>3030 | -jump<br>-instruction | | 343:267 343<br>343:270 343 | | 650<br>651 | | XTHL | | -instructions<br>-for delay | , , , , , , , , , , , , , , , , , , , , | • | 711 | | | ,-,- | | | 343:271 176<br>343:272 241<br>343:273 302 20 | 64 444 | 652<br>653<br>. 654 | | A II A | A,M<br>C<br>INDXCT | wait<br>-for next<br>-low index | 346: 314<br>346: 314 00 | 0:031 | 713<br>714 | STACK | | RAM+2:31<br>31Q | 4Q | | 343:276 311 | | 655<br>656 | • | RET | | 98 machine cycles | 346:345 00 | | 715<br>716 | TIMER | CW. | | head load time | | N. N. 2007 | | 657 | • | | | | 346: 347 00:<br>346: 351 00: | | 717<br>718 | | | 347:000Q<br>0 | dma address<br>read header floo | | 143:277 | | のうち | DENFIX | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | • | | | | | •. | • | | | 346: 352 376 346: 353 000 346: 354 010 346: 355 000 346: 356 003 346: 357 377 346: 360 003 346: 363 377 346: 363 377 346: 366 003 346: 366 003 346: 367 000 346: 370 000 346: 371 000 346: 372 000 346: 373 000 346: 375 000 346: 376 000 346: 377 000 346: 377 000 | 721 CDISK DB | drive select constant new drive current drive track zero indicator drive 0 parameters drive 0 track no drive 1 track no drive 1 parameters drive 2 parameters drive 2 track no drive 3 parameters drive 3 track no drive 3 track no current parameters new side select new sector new track disk -sector -header data -buffer | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | | Morrow Designs, Inc. **TOYS** 5221 Central Avenue, Richmond, CA 94804 (415) 524-2101 #### FIELD ENGINEERING MEMO TO: All DISCUS Owners and Dealers SUBJECT: Update for DISCUS Double Density Operating Systems FROM: George Morrow In a world of sell-and-forget, you may be gratified to learn that Morrow Designs sells and remembers. That's why we're offering an operating systems upgrade for all DISCUS Double Density Disk Drives. At cost. Or below. Here's why: We found an anomaly in Western Digital's 1791 Floppy Disk Controller chip. Nothing major. But under certain conditions, you could get an "error" from CP/M® Operating System (BDOS ERROR - "BAD SECTOR"). When this happens, certain information on the disk is no longer readable. But it's software correctible. So, we're correcting it. At cost. Or below. #### Here's what you do: ### For the Double Density DISCUS Controller Model B - If the 2708 EPROM has a label marked "B/V2", no action is required -you have the latest version of the driver software which corrects the 1791 anomaly. - If the 2708 EPROM has no label, it must be replaced or reprogrammed: Send us a check for \$15.00 or a 2708 EPROM which is erased and functional. # For the Double Density DISCUS Controller REVs 0, 1, 3 and 4 - If you have 2.0, 2.1, or 2.2 CP/M, send us a clean diskette or your check for \$7.00. We'll send back the latest 2.2 CP/M diskette. (Remember to include the serial number with your reply.) - b) If you have Lifeboat 1.4 CP/M, it's going to be a little more expensive. \$42.00. For that we'll send you the latest version of CP/M 2.2 on a diskette and complete documentation for the upgrade. Or, if you send us a clean diskette, the cost is only \$35.00. Normally, the cost of the documentation alone is \$35.00. Again, we must have the serial number of your CP/M in order to make this upgrade. # NOTES ON LIFEBOAT 2D CP/M FOR THINKER TOYS There are several features of Lifeboat's 2D version of CP/M with which users accustomed to single density CP/M on 8 inch drives may not be familiar. These features will be explained below. #### ASSIGNING DENSITY 2D CP/M must be aware of the density of a diskette before it can successfully perform a read or write operation. The command file "DENSITY" allows the user to inform CP/M of the density which a given drive will be assigned. If a wrong density diskette is placed in a drive, and that drive is subsequently accessed, the system will fall into an irrecoverable error. The default assignment of densities in the production CP/M disk is: A, C, and D drives = Double Density; B drive = Single Density To change this arrangement temporarily, type DENSITY and follow the prompts. To make a permanent change, follow the instructions contained in the "ASM" file TTUSER. ## FORMATTING A DISKETTE The two command programs, FORMATID and FORMAT2D, will format a diskette in single and dual density respectively. FORMATID will write sector headers for 26 sectors per track, 128 bytes per sector. FORMAT2D will write sector headers for 26 sectors per track, 256 bytes per sector. A disk can be formatted in either density regardless of the density assigned to the formatting drive under CP/M-- however the drive will not be able to read the disk it has just formatted unless the drive has been assigned the proper density. #### USER and TTUSER 2D CP/M dedicates the equivalent of three single density sectors, or one and a half pages of memory, for user I/O. In single density CP/M this was subsumed under the CBIOS. In a 24K system, locations 5E80 to 5FFF contain user I/O. To alter CP/M size or change the I/O routines or both from the original production configuration, the USER or TTUSER file must be edited to reflect the desired changes and re-assembled to create a HEX file of the new I/O. The active I/O on production diskettes was assembled from the file called TTUSER, while a simpler file called USER provides an alternative specimen which does not implement I/O byte. Both source files are amply commented. It should be noted that to retain the file TTUSER as the actual I/O driver after a MOVCPM command, only the EQUATE labeled "MSIZE" need be changed in the edit prior to re-assembly. However, after re-assembly, the PRN file of TTUSER should be examined in order to find the new "OFFSET" variable which will be needed in order to overlay the driver onto the new CP/M system. A simple MOVCPM N command will create a new CP/M of "N" K size with only the console driver implemented. Thus no overlay is necessary if the only device CP/M is to be aware of is the console terminal. ### RECONFIGURING A SYSTEM Once the USER or TTUSER file has been edited and re-assembled, the following procedure may used to incorporate the new drivers into ${\sf CP/M}$ : - -Note the OFFSET of the new CP/M from the PRN file of USER or TTUSER. - -Type "MOVCPM N $\star$ ", where N represents the memory size in kilobytes. The smallest CP/M size is 17K. - -Type "SAVE 35 CPMN.COM", with N as above. - -Type "DDT CPMN.COM", with N as above. - -Type "IUSER.HEX", or "ITTUSER.HEX" - -Type "ROFFSET", where OFFSET is the value obtained from the PRN file USER or TTUSER. For a 24K system, one would type "RC380; for a 32K system, RA380 etc. - -Type control C - -Type "SYSGEN"; CP/M will request for the source drive. - -Type Return; the source for the new system is already in memory. - -Type the destination drive-- $\Lambda$ ,B,C or D. Make sure that the drive in question has a disk formatted in the proper density. - -Reset the system and boot the new disk. #### SAVEUSER The SAVEUSER command places whatever I/O that happens to be in memory onto the CP/M boot program. Thus new I/O drivers can be patched in from a front panel or monitor, and made permanent through the SAVEUSER command. A subsequent MOVCPM command will overwrite this patch, so once a driver has been tested it should be incorporated into a USER source file as soon as possible. The memory locations to patch in I/O drivers can be found in the listing of TTUSER included with the CP/M diskette. #### AUTO.COM The AUTO.COM function does not work at this time. ``` 1: ``` ``` 2: . ********************************* 3: 4: SAMPLE USER AREA FOR THINKER TOYS 2D CONTROLLER AND SWITCHBOARD 5: ****************** 6: 7: 8: THIS DRIVER IMPLEMENTS I/O BYTE ; THE CONSOLE DEVICE IS AN RS232 OR TTY TERMINAL 9: :ATTACHED TO THE I/O CONNECTOR OF THE DJ2D BOARD 1Ø: ;THE LIST DEVICE IS AN RS232 OR TTY PRINTER 11: ; ATTACHED TO THE SECOND SERIAL PORT ON THE SWITCHBOARD 12: 13: THESE ROUTINES CAN BE USED AS A BASIS ; FOR THE DEVELOPMENT OF YOUR OWN I/O 14: NOTE ALSO LOCATIONS OF WHERE TO SET THE 15: ; DENSITY ON EACH DRIVE AND SETTING OF THE MODE BYTE 16: 17: ;WHICH CAN RUN A FILE NAMED "AUTO.COM" ON EITHER ; COLD OR WARM BOOT. 18: FOR EXAMPLE, RENAME BASIC.COM TO AUTO.COM 19: ;USING THE COMMAND "REN AUTO.COM=BASIC.COM" AND 2Ø: ; HAVE BASIC AUTOMATICALLY ACTIVATED ON EACH COLD BOOT. 21: 22: ********************* 23: 24: SYSTEM EQUATES 25: 26: 27: EOU :CP/M SYSTEM SIZE IN KBYTES 0018 = MSIZE 28: 2000 = BIAS EQU (MSIZE-16)*1024 EQU ;LOCATION OF CCP 29: 4600 = CPMB 2600H+BIAS ;LOCATION OF BDOS BDOS EQU 2EØØH+BIAS 3Ø: 4EØØ = 31: 5BØØ = BIOS EQU 3BØØH+BIAS ;LOCATION OF BIOS 32: 5E80 = USER EQU BIOS+380H ;START OF USER AREA 33: C380 = OFFSET EQU 1E8ØH-BIOS :TO SYSGEN IMAGE 34: 35: DISK PARAMETERS - DOUBLE DENSITY DISK JOCKEY 36: ******************** 37: IN 24K SYSTEM 38: ON DISK IN SYSGEN SECTOR 39: TRACK ADDRESS ;BOOT 9ØØH ØE7ØØH 40: Ø 1 41: ;CCP 1 1 Ø98ØH 4600H 4EØØH 42: ;BDOS 1 17 118ØH 43: 43 1E8ØH 5BØØH ;BIOS 1 44: ; MODE 1 49 21FFH 5E7FH 1 45: ;USER 50-52 22ØØH 5E8ØH 46: ;TOP OF SYSTEM 237FH 5FFFH 47: ; DOUBLE DENSITY SKIP TABLE 48: 1,2,19,20,37,38,3,4,21,22,39,40,5,6,23,24,41,42 49: 5Ø: 7,8,25,26,43,44,9,10,27,28,45,46,11,12,29,30,47,48 51: 13,14,31,32,49,50,15,16,33,34,51,52,17,18,35,36 52: 53: :MODE BYTE OPTIONS AND DENSITY SETTINGS OF VARIOUS DRIVES 54: 55: 56: ORG USER-8 ;5E78H IN 24K SYSTEM 57: 5E78 ; DRIVE B SD, OTHERS DD 58: 5E78 Ø1ØØØ1Ø1 DNSTY: DB 1, Ø, 1, 1 ; BØ=DENSITY \emptyset = SNGL, l = DBL 59: 6Ø: 5E7C ØØØØØØ DB Ø,Ø,Ø ; RESERVED ``` ``` ; MODE BYTE DB 5E7F ØØ MODE: 61: ;BITØ=1 DOES AUTO ON COLD BOOT 62: ;BIT1=1 DOES AUTO ON WARM BOOT 63: *************** 64: SAMPLE USER AREA 65: ************* 66: ;5E8ØH IN DIST SYSTEM 5E80 67: 68: ***************** 69: * JUMP TABLE - JMPS MUST REMAIN HERE, IN SAME ORDER 7Ø: ************* 71: 72: ; INITIALIZATION 5E8Ø C33C5F INIT JMP 73: :CONSOLE STATUS CONST JMP 74: 5E83 C3985E ; CONSOLE INPUT 75: 5E86 C3A45E JMP CONIN ; CONSOLE OUTPUT JMP CONOUT 5E89 C3B65E 76: ;LIST OUTPUT LIST JMP 5E8C C3D15E 77: ; PUNCH OUTPUT PUNCH 5E8F C3C65E JMP 78: ; READER INPUT READER JMP 79: 5E92 C3BC5E ; PRINTER STATUS 80: 5E95 C3335F JMP PRST 81: ; current disk storage location EOU CDISK 82: 0004 = ; iobyte storage location 3H IOBYTE EOU 83: 0003 = 84: ******************* 85: 86: * Iobyte allows selection of different I/O devices. It 87: * can be initialized in any way by changing the equate 88: * bellow. 89: Initial iobyte is currently defined as: 90: console = tty 91: * reader = tty 92: punch = tty 93: * list = tty 94: 95: 96: 97: ; initial iobyte, INTIOBY EQU 0000 = 98: 99: ******************* 100: 101: * The following equates reference the disk jockey/2d 102: * controller board. If your controller is non-standard 103: * then all the equates can be changed by re-assigning the 104: value of ORIGIN to be the starting address of your 105: controller. 106: 107: **************** 108: 109: ØEØØØH ; disk jockey/2d beginning address ORIGIN EQU 110: EØØØ = ;serial input routine EQU ORIGIN+3 EØØ3 = INPUT 111: ;serial output routine ORIGIN+6 EØØ6 = OUTPUT EOU 112: ;serial device status routine TSTAT ORIGIN+21H EQU 113: EØ21 = ;carriage return EOU ACR 114: \emptyset\emptyset\emptysetD = ;line feed EOU ØAH 115: \emptyset\emptyset\emptysetA = ALF ;default character output COTTY OUTPUT EØØ6 = EOU 116: ;default character input INPUT CITTY EQU 117: EØØ3 = 118: ******************* 119: ``` 120: ``` const: get the status for the currently assigned console * 21: device. The console device can be gotten from 22: iobyte, then a jump to the correct console status 23: routine is performed. 24: 25: 26: 27: ; beginning of jump table H. CSTBLE 5E98 21Ø45F CONST LXI 28: CONINI ;select corre jump 29: 5E9B C3A75E JMP 3Ø: ***************** 31: 32: csreader: if the console is assigned to the reader then 33: a jump will be made here, where another jump 34: 35: * will occur to the correct reader status. 36: 37: 38: ; beginning of reader status tal H, CSRTBLE 39: 5E9E 210C5F CSREADR LXI 40: 5EA1 C3BF5E JMP READERA 41: .42: .43: conin: take the correct jump for the console input .44: routine. The jump is based on the two least sig- .45: nificant bits of iobyte. .46: 47: ***************** .48: .49: ; beginning of character input t 15Ø: 5EA4 21DC5E CONIN LXI H, CITBLE .51: 52: entry at coninl will decode the two least significant bits .53: of iobyte. This is used by conin, conout, and const. 154: 155: 156: 5EA7 3AØ3ØØ IOBYTE CONINI LDA 157: RAL 158: 5EAA 17 159: L6Ø: entry at seldev will form an offset into the table pointed 161: to by H&L and then pick up the address and jump there. L62: 163: 164: strip off unwanted bits 5EAB E606 SELDEV ANI 6H 165: ; form affset D,Ø 5EAD 1600 MVI 166: MOV E,A 167: 5EAF 5F ;add offset 5EBØ 19 DAD D 168: MOV A,M ;pick up high byte 169: 5EB1 7E INX Н 17Ø: 5EB2 23 VOM ;pick up low byte H,M 171: 5EB3 66 :form address 5EB4 6F VOM L,A 172: PCHL ;go there ! 5EB5 E9 173: 174: 175: 176: conout: take the proper branch address based on the two 177: least significant bits of iobyte. 178: 179: ******************* ``` 180: ``` 5EB6 21E45E CONOUT LXI H, COTBLE ; beginning of the character out tabl 5EB9 C3A75E JMP CONIN1 ; do the decode ************************* * reader: select the correct reader device for input. The reader is selected from bits 2 and 3 of iobyte. 5EBC 21FC5E READER LXI H,RTBLE ; beginning of reader input table * entry at readera will decode bits 2 & 3 of iobyte, used * by csreader. 5EBF 3AØ3ØØ READERA LDA IOBYTE * entry at readerl will shift the bits into position, used * by list and punch. 5EC2 1F READR1 RAR 5EC3 C3AB5E JMP SELDEV ******************* punch: select the correct punch device. The seection comes from bits 4&5 of iobyte. ********************** 5EC6 21F45E H, PTBLE ; beginning of punch table PUNCH LXI 5EC9 3AØ3ØØ LDA IOBYTE entry at pnchl rotates bits a little more in prep for seldev, used by list. 5ECC 1F PNCH1 RAR 5ECD 1F RAR 5ECE C3C25E JMP READR1 ***************** * list: select a list device based on bits 6&7 of iobyte H,LTBLE ; beginning of the list device routines 5ED1 21EC5E LIST LXI 5ED4 3A0300 LDA IOBYTE 5ED7 1F RAR 5ED8 1F RAR 5ED9 C3CC5E PNCH1 JMP ************ * If customizing I/O routines is being performed, the * table below should be modified to reflect the changes. ``` \* all I/O devices are decoded out of iobyte and the jump ``` ****************** * If customizing I/O routines is being performed, the * table below should be modified to reflect the changes. * all I/O devices are decoded out of iobyte and the jump * * is taken from the following tables. ************* console input table ; input from tty (currently assigned by intioby, input from 2d) CITTY DW CITBLE ; input from crt (currently SWITCHBOARD serial port 1) CICRT DW ; input from reader (depends on reader selection) READER DW ; input from user console 1 (currently SWITCHBOARD serial port 1) CIUCl DW * console output table ;output to tty (currently assigned by intioby,output to 2d) DW COTTY COTBLE ;output to crt (currently SWITCHBOARD serial port 1) COCRT DW ;output to list device (depends on bits 6&7 of iobyte) LIST DW ;output to user console 1 (currently SWITCHBOARD serial port 1) COUCI DW * * list device table ;output to tty (currently assigned by intioby,output to 2d) COTTY LTBLE DW ;output to crt (currently SWITCHBOARD serial port 1) DW COCRT ;output to line printer (currently SWITCHBOARD serial port 1) COLPT DW ;output to user line printer 1 (currently SWITCHBOARD serial port 1) COUL1 DW punch device table ;output to the tty (currently assigned by intioby,output to 2d) COTTY PTBLE DW ;output to paper tape punch (currently SWITCHBOARD serial port 1) COPTP DW ;output to user punch 1 (currently SWITCHBOARD serial port 1) COUP1 DW ;output to user punch 2 (currntlly SWITCHBOARD serial port 1) COUP 2 DW * reader device input table ``` SEDC Ø3EØ SEDE 1F5F **5EEØ BC5E** 5EE2 1F5F 5EE4 Ø6EØ 5EE6 145F 5EE8 D15E 5EEA 145F SEEC Ø6EØ **5EEE 145F** 5EFØ 145F 5EF2 145F 5EF4 Ø6EØ 5EF6 145F 5EF8 145F 5EFA 145F ``` ; input from tty (currently assigned by intioby, input from 2d) 5EFC Ø3EØ RTBLE DW CITTY ; input from paper tape reader (currently SWITCHBOARD serial port 1) DW CIPTR 5EFE 1F5F ; input from user reader 1 (currently SWITCHBOARD serial port 1) DW CIURl 5FØØ 1F5F ; input from user reader 2 (currently SWITCHBOARD serial port 1) CIUR2 DW 5FØ2 1F5F * * console status table ;status of tty (currently assigned by intioby, ststus from 2d) CSTBLE CSTTY 5FØ4 2B5F DW ;status from crt (currently SWITCHBOARD serial port 1) 5FØ6 335F DW CSCRT CSREADR ; status from reader (depends on reader device ) DW 5FØ8 9E5E ; status from user console 1 (currently SWITCHBOARD serial port 1) CSUC1 5FØA 335F DW * status from reader device ;status from tty (currently assigned by intioby, status of 2d) CSTTY 5FØC 2B5F CSRTBLE DW ;status from paper tape reader (currently SWITCHBOARD serial port 1) CSPTR DW 5FØE 335F ;status from user reader 1 (currently SWITCHBOARD serial port 1) CSUR1 5F10 335F DW ;status of user reader 2 (currently SWITCHBOARD serial port 1) CSUR2 5F12 335F DW ************ * The following equates set output device to output to * the SWITCHBOARD serial port 1. - *********************************** :output from crt COCRT EQU 5F14 = ;output from user console 1 COUCI EOU 5F14 = ;output from user line printer 1 $ COULI EQU 5F14 = ;output from paper tape punch COPTP EOU 5F14 = ;output from user punch 1 $ COUPl EQU 5F14 = ;output from user punch 2 $ EQU 5F14 = COUP2 ;output from line printer, get status 2 COLPT IN 5F14 DB02 ;wait until ok to send ANI 8ØH 5F16 E68Ø COLPT JΖ 5F18 CA145F A,C ;output the character MOV 5F1B 79 OUT 1 5F1C D301 RET 5F1E C9 * The following equates set the input from the devices to ``` \* reader device input table \* come from the SWITCHBOARD serial port 1 ``` The following equates set the input from the devices to come from the SWITCHBOARD serial port 1 ; input from user console 1 5F1F = CIUC1 EQU $ ; input from crt 5F1F = CICRT EOU $ ; input from user reader 1 EOU 5F1F = CIUR1 Ś ; input from user reader 2 5F1F = EQU CIUR2 2 ; input from paper tape reader, get status 5F1F DBØ2 CIPTR IN 5F21 E640 ANI 40H ;wait for character CIPTR 5F23 CA1F5F JZ 5F26 DBØ1 IN 1 ;strip off the parity 7FH 5F28 E67F ANI 5F2A C9 RET ***************** console status routines, test if a character has arrived * ;status from disk jockey 2d 5F2B CD21EØ CSTTY CALL TSTAT 5F2E 3E00 ;prep for zero return STAT IVM A,Ø ;nothing found 5F3Ø CØ RNZ DCR ;return with ØFFH 5F31 3D 5F32 C9 RET *************** The following equates cause the devices to get status from the SWITCHBOARD serial port 1. **************** STATUS OF PRINTER 5F33 = PRST EOU $ :status of user reader 1 5F33 = CSUR1 EOU $ ;status of user reader 2 5F33 = CSUR 2 EQU $ ;status of paper tape reader EOU 5F33 = CSPTR $ :status of user console 1 CSUC1 EQU 5F33 = 2 ; status from crt, get status 5F33 DBØ2 CSCRT IN strip of data ready bit 4ØH 5F35 E64Ø ANI XRI 4ØH ; make correct polarity 5F37 EE40 5F39 C32E5F STAT return proper indication; JMP THE FOLLOWING IS A TERMINAL INITIALIZATION ROUTINE. * IT CAN BE USED TO PERFORM ANY INITIALIZATION YOU MAY REOUIRE. CURRENTLY IT IS NOT NEEDED. *************** INIT EQU 5F3C = MVI A, INTIOBY 5F3C 3E00 IOBYTE 5F3E 320300 STA ``` 5F41 C9 RET