## Thinker Toys **Preliminary** USER'S MANUAL SupeRam TM 32K 32K Static Memory #### Table of Contents | Advisement for Kit Builders | 1 | |-----------------------------|-----| | Introduction | 2 | | Operating Instructions | 3 | | Addressing | . 3 | | Write Protection | 4 | | Phantom Option | 4 | | Data Buffer Selection | 4 | | Memory Diagnostic | 5 | | Parts List | 10 | | Assembly Instructions | 11 | | Inspection | 11 | | Parts Orientation | 12 | | Soldering & Solder Irons | 13 | | Parts Installation | 14 | | Theory of Operation | 15 | | Address Selection Logic | 15 | | Board Selection Logic | 16 | | Data Transfer Logic | 16 | | Schematics | | #### ADVISEMENT FOR KIT BUILDERS The kit you have purchased is a complex electronic device and will require a certain level of skill to assemble and thoroughly check out. Persons who do not have a rudimentary knowledge of digital logic or who are not skilled with the use of a soldering iron and a simple volt-ohm-ampmeter should not attempt to assemble this kit. The warranty provides for replacement of faulty parts for a period of six months from the time of purchase as long as the registration card included with the kit is on file at Thinker Toys. Parts identified as faulty will be replaced without cost by Thinker Toys if they have not been subject to abuse. Thinker Toys purchases only the highest quality commercially available parts for its products and maintains a thorough quality control program. But no system is perfect and occasionally a part which is faulty or will become faulty will find its way into one of our kits despite our best efforts. In the event one of these faulty parts is in this kit it will be the primary responsibility of the kit builder with the help of the instructions included here to identify this part. Before beginning to construct this kit you should read the assembly instructions thoroughly. Afterwards you should decide whether your level of skill and knowledge are sufficient to carry through the necessary trouble-shooting procedures in the event the kit does not function properly after assembly. By far and away the biggest single reason a kit will not function after assembly is that it has not been constructed properly. Pins bent under a device while inserting it in a socket accounted for a large portion the faulty kits received for repair during 1978. However, even a simple problem such as this takes as much time to identify and repair as a much more serious problem such as a board short. #### INTRODUCTION The SuperRam 32K is the latest in the line of memories from Thinker Toys. As with the original ECONORAM and the Thinker Toys 8K and 16K memories, this board, too is the design of George Morrow. SuperRam 32K uses the National 5257-3L or the TI equivalent 40L44-25 4Kx1 NMOS memory chips and can be run to 2 MHz or 4MHz (for Z-80 systems). It is fully buffered and each 16K block is independently addressable and write protectable. Like all Thinker Toy products, SuperRam 32K meets the Proposed IEEE S-100 Standard and will work with any computer meeting these specifications. We at George Morrow's Thinker Toys hope you will enjoy your new SuperRam 32K memory unit. #### OPERATING INSTRUCTIONS Important note: To aviod electrical damage to your SuperRam memory board, turn OFF the power in your computer before installing or removing the memory board. #### ADDRESSING The 32K SuperRam is configured as two blocks of 16K bytes each. Each of the 16K blocks can be addressed on a 16K boundary. Since the S-100 bus currently supports a 64K byte address space, there are four possible locations for either of the two 16K blocks. They are: 0000 to 3FFFH, 4000 to 7FFFH, 8000 to BFFFH, and C000 to FFFFH. The function of each of the switches and the DIP Switch array at the top of the board is shown below. For addressing purposes, an address selection switch that is in the ON position means that the address bit matched is a 0. That is, if both switches are ON, the block of memory responds to any address in the range 0000 to 3FFFH (000:000 to 077:377Q). #### ADDRESSING TABLE | LEFT SWITCH | RIGHT SWITCH | HEX ADDRESS | OCTAL ADDRESS | |-------------|--------------|-------------|---------------| | ON | ON | 0000 | 000:000 | | ON | OFF | 4000 | 100:000 | | OFF | ON | 8000 | 200:000 | | OFF | OFF | C000 | 300:000 | #### WRITE PROTECTION Switches 3 and 4 are used to write enable or disable the two banks of memory. If the switch is ON, the bank is write enabled. If it is off, the bank is write protected. #### PHANTOM OPTION Switch 2 is used to enable or disable the PHANTOM line disable option. If the switch is ON, the board will respond to the PHANTOM signal and turn itself off when this signal is in its low active state. If the switch is OFF, the board will not be affected by the state of the PHANTOM line. A word of warning! At least one of the CPU cards using the Z-80 microprosessor chip have used the line 68 (PHANTOM) as a dynamic memory refresh signal. If your CPU board does this, leave the phantom switch in the OFF position; otherwise the board will be disabled during the first byte of an op-code fetch cycle - a state of affairs guarenteed to cause trouble. #### DATA BUFFER SELECTION Switch 1 is used to allow the board to utilize one of several different kinds of data buffer/driver chips. The pair of data buffers included with this unit may be any of the following devices: 74LS240, 74LS244, or 74LS241. If there are 74LS240s or 74LS244s at positions 5J and 5K switch 1 must be in the ON position. If on the other hand, 74LS241s are in these positions, switch 1 must be in the OFF position. #### ADDRESSING TABLE | LEFT | SWITCH | RIGHT | SWITCH | HEX | ADDRESS | OCTAL | ADDRESS | |------|--------|-------|--------|-----|---------|-------|---------| |------|--------|-------|--------|-----|---------|-------|---------| | ON | ON | 0000 | 000:000 | |-----|-----|------|---------| | ON | OFF | 4000 | 100:000 | | OFF | ON | 8000 | 200:000 | | OFF | OFF | C000 | 300:000 | #### WRITE PROTECTION Switches 3 and 4 are used to write enable or disable the two banks of memory. If the switch is ON, the bank is write enabled. If it is off, the bank is write protected. #### PHANTOM OPTION Switch 2 is used to enable or disable the PHANTOM line disable option. If the switch is ON, the board will respond to the PHANTOM signal and turn itself off when this signal is in its low active state. If the switch is OFF, the board will not be affected by the state of the PHANTOM line. A word of warning! At least one of the CPU cards using the Z-80 microprosessor chip have used the line 68 (PHANTOM) as a dynamic memory refresh signal. If your CPU board does this, leave the phantom switch in the OFF position; otherwise the board will be disabled during the first byte of an op-code fetch cycle - a state of affairs guarenteed to cause trouble. #### DATA BUFFER SELECTION Switch 1 is used to allow the board to utilize one of several different kinds of data buffer/driver chips. The pair of data buffers included with this unit may be any of the following devices: 74LS240, 74LS244, or 74LS241. If there are 74LS240s or 74LS244s at positions 5J and 5K switch 1 must be in the ON position. If on the other hand, 74LS241s are in these positions, switch 1 must be in the OFF position. #### MEMORY DIAGNOSTIC The memory test described below was designed by Phil Meads of William Brobeck Associates to exercise the most sensitive circuitry of the memory chips — the address buffers. The test starts from the middle and works its way outward alternately to the top and bottom of memory. This type of test inverts the address lines more often than sequential ones. This continual inversion process punishes and eventually breaks down weak or faulty address buffers in the device. #### USUNG THE TEST The test itself must be placed in an area which is different than the location of the board(s) to be tested. The test starts on a page boundary to make the task of relocating the binary code easier. There are two parameters in the test to be set by the user: - (1) The number of 4K blocks to be tested -- keep in mind that there are eight 4K blocks per board. This constant is called BLKCNT and is located at the eleventh byte of the test. - (2) The starting page number of the lowest 4K block to be tested is called PAGENO and is located at the ninth byte of the test. When testing more than one 4K block of memory, be sure that they occupy contiguous memory. The page number of the position of the test itself must be entered wherever a YYY (octal) or a YY (hex) occurs in the test listing. This is necessary because JMP and CALL instructions need both the page number and the location within the page to execute correctly. The only other thing to remember when loading the test is that it must be placed at the starting address of a page. Start the test at the first instruction. Once started, the test will run continuously unless an error is detected. If the test encounters an error, all the data pertinent to this error is stored in the last ten locations of the test (see the listing that follows). After storing this error information, the test comes to a dynamic halt at the label STALL. The test may be restarted by stopping the computer and restarting it at the POP PSW instruction following JMP STALL. The user may also restart the test from the beginning. If errors indicate the board is malfunctioning, carefully analyze the error information at the end of the test to determine which memory chips are faulty so that they can be replaced. Keep in mind that if the unit has been purchased assembled and tested and is still in warranty it may be returned to Thinker Toys for repair without charge. ## MEMORY TEST PROGRAM FOR 4K NMOS RAMS (Octal) | ΥΥΥ | 000 061 175 YYY<br>003 001 000 000<br>006 305<br>007 006 100<br>011 016 002<br>013 041 377 007<br>016 170<br>017 204<br>020 147 | )<br>NEWCYL | MVI<br>MVI<br>LXI<br>MOV<br>ADD<br>MOV | C,BLKCNT<br>H,7:377Q<br>A,B<br>H<br>H,A | INITIALIZE CYCLE COUNT UPDATE CYCLE COUNT STARTING ADDR OF TEST MEM # OF 4K BLOCKS TO TEST HALF SIZE OF MEMORY -1 CALCULATE MIDDLE OF CURRENT BLOCK | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | | 021 345<br>022 315 114 YYY<br>025 167<br>026 315 123 YYY<br>031 315 114 YYY<br>034 167<br>035 315 134 YYY<br>040 302 022 YYY<br>043 341 | (<br>( | PUSH<br>CALL<br>MOV<br>CALL<br>CALL<br>MOV<br>CALL<br>JNZ<br>POP | TWORD<br>M,A | SAVE INITIAL ADDRESS GET TEST WORD STORE COMPLEMENT ADDRESS GET TEST WORD STORE COMPLEMENT & DECREMENT ADDRESS RECOVER INITIAL ADDRESS | | ΥΥΥ | 044 315 114 YYY<br>047 256<br>050 304 145 YYY<br>053 315 123 YYY<br>056 315 114 YYY<br>061 256<br>062 304 145 YYY<br>065 315 134 YYY<br>070 302 044 YYY | | CALL<br>XRA<br>CNZ<br>CALL<br>CALL<br>XRA<br>CNZ<br>CALL<br>JNZ | TWORD<br>M<br>Error | GET TEST WORD COMPARE COMPLEMENT ADDRESS GET TEST WORD COMPARE COMPLEMENT & DECREMENT ADDRESS | | ΥΥΥ | 073 076 020<br>075 200<br>076 107<br>077 015<br>100 302 013 YYY<br>103 173<br>104 306 207<br>106 137<br>107 301<br>110 003<br>111 303 006 YYY | | MVI<br>ADD<br>MOV<br>DCR<br>JNZ<br>MOV<br>ADI<br>MOV<br>POP<br>INX<br>JMP | A,20Q<br>B<br>B,A<br>C<br>LOOP<br>A,E<br>135<br>E,A<br>B | ADVANCE THE BLOCK DECREMENT BLOCK COUNT CALCULATE NEW BASE FOR TEST WORD INCREMENT CYCLE COUNT | | | 114 175<br>115 007<br>116 207<br>117 204<br>120 203<br>121 127<br>122 311 | TWORD | MOV<br>RLC<br>ADD<br>ADD<br>ADD<br>MOV<br>RET | A,L<br>A<br>H<br>E<br>D,A | GET LOWER BYTE OF ADDRESS<br>ROTATE<br>SHIFT<br>ADD HIGHER BYTE OF ADDR<br>ADD BASE<br>SAVE TEST WORD | ## MEMORY TEST PROGRAM FOR 4K NMOS RAMS (Octal) | ΥΥΥ | 000 061 175 YYY<br>003 001 000 000<br>006 305<br>007 006 100<br>011 016 002<br>013 041 377 007<br>016 170<br>017 204<br>020 147<br>021 345 | NEWCYL | LXI<br>LXI<br>PUSH<br>MVI<br>MVI<br>LXI<br>MOV<br>ADD<br>MOV<br>PUSH | B,O<br>B<br>B,PAGENO<br>C,BLKCNT<br>H,7:377Q<br>A,B | INITIALIZE STACK POINTER INITIALIZE CYCLE COUNT UPDATE CYCLE COUNT STARTING ADDR OF TEST MEM # OF 4K BLOCKS TO TEST HALF SIZE OF MEMORY -1 CALCULATE MIDDLE OF CURRENT BLOCK SAVE INITIAL ADDRESS | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 021 343<br>022 315 114 YYY<br>025 167<br>026 315 123 YYY<br>031 315 114 YYY<br>034 167<br>035 315 134 YYY<br>040 302 022 YYY<br>043 341 | | CALL<br>MOV<br>CALL<br>CALL<br>MOV | M,A<br>COMP<br>TWORD<br>M,A<br>INCR | STORE COMPLEMENT ADDRESS GET TEST WORD STORE COMPLEMENT & DECREMENT | | ΥΥΥ | 044 315 114 YYY 047 256 050 304 145 YYY 053 315 123 YYY 056 315 114 YYY 061 256 062 304 145 YYY 065 315 134 YYY 070 302 044 YYY | | CALL<br>XRA<br>CNZ | TWORD M ERROR COMP TWORD M ERROR INCR READ | GET TEST WORD COMPARE | | ΥΥΥ | 073 076 020<br>075 200<br>076 107<br>077 015<br>100 302 013 YYY<br>103 173<br>104 306 207<br>106 137<br>107 301<br>110 003<br>111 303 006 YYY | | JNZ<br>MOV<br>ADI | A,20Q<br>B<br>B,A<br>C<br>LOOP<br>A,E<br>135<br>E,A<br>B | THE BLOCK DECREMENT BLOCK COUNT CALCULATE NEW BASE FOR | | | 114 175<br>115 007<br>116 207<br>117 204<br>120 203<br>121 127<br>122 311 | TWORD | MOV<br>RLC<br>ADD<br>ADD<br>ADD<br>MOV<br>RET | A,L<br>A<br>H<br>E<br>D,A | GET LOWER BYTE OF ADDRESS<br>ROTATE<br>SHIFT<br>ADD HIGHER BYTE OF ADDR<br>ADD BASE<br>SAVE TEST WORD | | YYY | 123 | 174 | | | COMP | MOV | A,H | COMPLEMENT THE UPPER | |-----|------------|------------|-----|-----|-----------------------------------------|--------------|--------------|-----------------------------------------------------| | | 124 | 356 | 017 | • | | XRI | 17Q | BYTE ADDRESS | | | 126 | 147 | | | | MOV | H,A | WITH RESPECT TO MEM SIZE | | | 127 | 175 | 277 | | | VOM | A,L | COMPLEMENT THE LOWER | | | 130<br>132 | 356<br>157 | 3// | | | XRI<br>MOV | 377Q<br>L,A | BYTE OF THE ADDRESS | | | 133 | 311 | | | | RET | <b>6</b> 3 A | ADDICESS | | YYY | 134 | 315 | 123 | YYY | INCR | CALL | COMP | RESTORE ADDR TO NORMAL SIZE | | | 137<br>140 | 053<br>300 | | | | DCX<br>RNZ | Н | DECREMENT<br>TEST IF LOWER BYTE ZERO | | | 141 | 170 | | | | MOV | A,B | TEST IF LOWER BITE ZERO TEST UPPER BYTE EQUAL | | | 142 | 075 | | | | DCR | A | TO BLOCK | | | 143 | 274 | | | | CMP | H | BOUNDARY | | | 144 | 311 | | | | RET | | | | ΥΥΥ | 145 | 345 | | | ERROR | | H | SAVE ERROR ADDRESS | | | 146 | 305 | | | | PUSH | В | SAVE CURRENT BLOCK | | | 147<br>150 | 325<br>365 | | | | PUSH<br>PUSH | D<br>PSW | SAVE TEST WORD SAVE ERROR BITS | | | 151 | | 151 | YYY | STALL | JMP | STALL | DYNAMIC HALT | | | 154 | 361 | | ••• | • • • • • • • • • • • • • • • • • • • • | POP | PSW | RESTORE | | | 155 | 321 | | | | POP | D | THE | | | 156 | 301 | - | | | POP | В | STATE OF | | | 157<br>160 | 341<br>311 | | | | POP<br>RET | H | THE CPU | | | | | | | | | _ | | | YYY | 161 | 000 | | | TABLE | DB | 0 | FLAGS | | | 162<br>163 | 000 | | | | DB<br>DB | 0 | ACC - ONES ARE ERROR BITS E - CURRENT RANDOM OFFSET | | | 164 | 000 | | | • | DB | 0 | D - CURRENT TEST WORD | | | 165 | 000 | | | | DB | Ŏ | C - CURRENT BLOCK COUNT | | | 166 | 000 | | | | DB | 0 · | B - CURRENT BLOCK PAGE | | | 167 | 000 | | | | DW | 0 | HL - ERROR ADDRESS | | | 171 | 000 | | | | DW | 0 | RETURN ADDRESS | | | 173<br>175 | 000 | | | STACK | DW<br>DW | 0<br>0 | CYCLE COUNT | ## MEMORY TEST PROGRAM FOR 4K NMOS RAMS (Hex) | ΥΥ | 00<br>03<br>06<br>07 | C5<br>06 40 | YY<br>00 | START<br>NEWCYL | LXI<br>LXI<br>PUSH<br>MVI | SP,STACK<br>B,O<br>B,PAGENO | |----|----------------------------|----------------------------------|----------|-----------------|---------------------------------|-----------------------------------------| | | 09<br>0B<br>0E<br>0F<br>10 | 0E 02<br>21 FF<br>78<br>84<br>67 | 07 | LOOP | MVI<br>LXI<br>MOV<br>ADD<br>MOV | C,BLKCNT<br>H,7:3770<br>A,B<br>H<br>H,A | | | 12<br>15 | E5<br>CD 4C<br>77 | YY | WRITE | PUSH<br>CALL<br>MOV | H<br>TWORD<br>M,A | | | 16<br>19<br>1C | CD 53<br>CD 4C<br>77 | | | CALL<br>CALL<br>MOV | COMP<br>TWORD<br>M,A | | | 1D<br>20<br>23 | CD 5C<br>C2 12<br>E1 | | | CALL<br>JNZ<br>POP | INCR<br>WRITE<br>H | | ΥΥ | 24<br>27 | CD 4C<br>AE | YY | READ | CALL<br>XRA | TWORD<br>M | | | 28<br>2B<br>2E<br>31 | C4 65<br>CD 53 | | | CNZ<br>CALL<br>CALL<br>XRA | ERROR<br>COMP<br>TWORD<br>M | | | 32<br>35<br>38 | | | | CNZ<br>CALL<br>JNZ | ERROR<br>INCR<br>READ | | ΥΥ | 3B<br>3D<br>3E<br>3F | 3E 10<br>80<br>47<br>0D | | • | MVI<br>ADD<br>MOV<br>DCR | A,20Q<br>B<br>B,A<br>C | | | 40<br>43<br>44<br>46<br>47 | C2 0B<br>7B<br>C6 87<br>5F<br>C1 | ΥΥ | | JNZ<br>MOV<br>ADI<br>MOV<br>POP | L00P<br>A,E<br>135<br>E,A<br>B | | | 48<br>49 | 03<br>C3 06 | YY | | INX<br>JMP | B<br>NEWCYL | | ΥΥ | 4C<br>4D<br>4E<br>4F | 7D<br>07<br>87<br>84 | | TWORD | MOV<br>RLC<br>ADD<br>ADD | A,L<br>A<br>H<br>E | | | 50<br>51<br>52 | 83<br>57<br>C9 | | | ADD<br>MOV<br>RET | D,A | ### MEMORY TEST PROGRAM FOR 4K NMOS RAMS (Hex) | ΥΥ | 00<br>03<br>06<br>07<br>09<br>08<br>0E<br>0F<br>10 | 31 7D YY<br>01 00 00<br>C5<br>06 40<br>0E 02<br>21 FF 07<br>78<br>84<br>67<br>E5 | START<br>NEWCYL<br>LOOP | LXI PUSH MVI MVI LXI MOV ADD MOV PUSH | SP,STACK<br>B,O<br>B<br>B,PAGENO<br>C,BLKCNT<br>H,7:377Q<br>A,B<br>H<br>H,A | |----|----------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------| | | 12<br>15<br>16<br>19<br>1C<br>1D<br>20<br>23 | CD 4C YY 77 CD 53 YY CD 4C YY 77 CD 5C YY C2 12 YY E1 | WRITE | CALL<br>MOV<br>CALL<br>CALL<br>MOV<br>CALL<br>JNZ<br>POP | TWORD M,A COMP TWORD M,A INCR WRITE H | | ΥΥ | 24<br>27<br>28<br>2B<br>2E<br>31<br>32<br>35<br>38 | CD 4C YY AE C4 65 YY CD 53 YY CD 4C YY AE C4 65 YY CD 5C YY C2 24 YY | READ | CALL<br>XRA<br>CNZ<br>CALL<br>CALL<br>XRA<br>CNZ<br>CALL<br>JNZ | TWORD M ERROR COMP TWORD M ERROR INCR READ | | ΥΥ | 3B<br>3D<br>3E<br>3F<br>40<br>43<br>44<br>46<br>47<br>48<br>49 | 3E 10<br>80<br>47<br>0D<br>C2 0B YY<br>7B<br>C6 87<br>5F<br>C1<br>03<br>C3 06 YY | | MVI<br>ADD<br>MOV<br>DCR<br>JNZ<br>MOV<br>ADI<br>MOV<br>POP<br>INX<br>JMP | A,20Q<br>B<br>B,A<br>C<br>LOOP<br>A,E<br>135<br>E,A<br>B | | ΥΥ | 4C<br>4D<br>4E<br>4F<br>50<br>51<br>52 | 7D<br>07<br>87<br>84<br>83<br>57<br>C9 | TWORD | MOV<br>RLC<br>ADD<br>ADD<br>ADD<br>MOV<br>RET | A,L<br>A<br>H<br>E<br>D,A | | ΥΥ | 53<br>54<br>56<br>57<br>58<br>5A<br>5B | 7C<br>EE OF<br>67<br>7D<br>EE FF<br>6F<br>C9 | COMP | MOV<br>XRI<br>MOV<br>MOV<br>XRI<br>MOV<br>RET | A,H<br>17Q<br>H,A<br>A,L<br>377Q<br>L,A | | |----|----------------------------------------------------------|----------------------------------------------------------------------|----------------|-----------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | YY | 5C<br>5F<br>60<br>61<br>62<br>63<br>64 | CD 53 YY<br>2B<br>CO<br>78<br>3D<br>BC<br>C9 | INCR | CALL<br>DCX<br>RNZ<br>MOV<br>DCR<br>CMP<br>RET | COMP<br>H<br>A,B<br>A | | | ΥΥ | 65<br>66<br>67<br>68<br>69<br>6C<br>6D<br>6E<br>6F<br>70 | E5<br>C5<br>D5<br>F5<br>C3 69 YY<br>F1<br>D1<br>C1<br>E1 | ERROR<br>STALL | PUSH<br>PUSH<br>PUSH<br>JMP<br>POP<br>POP<br>POP<br>POP<br>POP<br>RET | H<br>B<br>D<br>PSW<br>STALL<br>PSW<br>D<br>B<br>H | | | ΥΥ | 71<br>72<br>73<br>74<br>75<br>76<br>77<br>79<br>78<br>70 | 00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00 | TABLE | DB<br>DB<br>DB<br>DB<br>DB<br>DW<br>DW<br>DW | 0<br>0<br>0<br>0<br>0<br>0<br>0 | FLAGS ACC - ONES ARE ERROR BITS E - CURRENT RANDOM OFFSET D - CURRENT TEST WORD C - BLOCKS LEFT TO TEST B - CURRENT BLOCK PAGE HL - ERROR ADDRESS RETURN ADDRESS CYCLE COUNT | #### PARTS LIST | | 1 | 5" x 10" printed circuit board | |--------|----|-------------------------------------------------------------| | | 1 | 8" x 10" glossy photograph | | | 1 | 3.3k Ohm 1/4 watt resistor | | | 1 | SIP resistor array | | | 18 | By-pass capacitors* | | | 5 | 39 mircofarad tantulum capacitors | | | 3 | 14-pin low profile sockets | | | 1 | 16-pin low profile socket | | | 64 | 18-pin low profile sockets | | | 4 | 20-pin low profile sockets | | | 1 | 8 position DIP switch array | | ****** | 4 | 6-32 x 3/8 machine screws | | | 4 | 6-32 x 1/4 machine nuts | | | 4 | Heat sinks | | | 4 | 7805/340.5 Monolthic voltage regulators | | | 1 | 74LS10 Triple 3-input NAND gate (5E) | | | 1 | 74LS32 Quad 2-input OR gate (5C) | | | 1 | 74LS138 1 of 8 decoder with enable (5F) | | | 2 | 74LS240/241/244 Tri-state** octal buffer/driver (5J,5K) | | | 1 | 74LS266 Quad 2-input open collector exclusive NOR gate (5B) | | | 1 | 81LS95/96/97/98 Tri-state octal buffer (4M) | | | 1 | 81LS96/98 Tri-state inverting octal buffer (5D) | | | 64 | MM5257-3L/40L44-25 4K x 1 NMOS static ram | <sup>\*</sup> By-pass capicators may vary from .01 to .1 microfarads depending on current supplies <sup>\*\*</sup> Tri-state is a registered trade mark of National Semiconductor #### PARTS LIST - 5" x 10" printed circuit board 8" x 10" glossy photograph 1 3.3k Ohm 1/4 watt resistor 1 SIP resistor array 1 18 By-pass capacitors\* 5 39 mircofarad tantulum capacitors 14-pin low profile sockets 3 16-pin low profile socket 64 18-pin low profile sockets 20-pin low profile sockets 1 8 position DIP switch array $6-32 \times 3/8$ machine screws $6-32 \times 1/4$ machine nuts 4 Heat sinks 4 7805/340.5 Monolthic voltage regulators Triple 3-input NAND gate (5E) 74LS10 74LS32 Quad 2-input OR gate (5C) 1 74LS138 1 of 8 decoder with enable (5F) 1 74LS240/241/244 Tri-state\*\* octal buffer/driver (5J,5K) 2 74LS266 Quad 2-input open collector exclusive NOR gate (5B) 81LS95/96/97/98 Tri-state octal buffer (4M) 81LS96/98 Tri-state inverting octal buffer (5D) 64 MM5257-3L/40L44-25 4K x 1 NMOS static ram - \* By-pass capicators may vary from .01 to .1 microfarads depending on current supplies <sup>\*\*</sup> Tri-state is a registered trade mark of National Semiconductor #### ASSEMBLY INSTRUCTIONS DO NOT INSTALL OR SOLDER ANY PARTS UNTIL YOU HAVE READ THESE INSTRUCTIONS AND UNDERSTAND THEM. CAUTION - DO NOT SOLDER OR CLIP COMPONENT LEADS WITHOUT USING SAFETY GLASSES! #### INSPECTION Use the parts list included with this manual to make sure that there are no missing items in your kit. Please notify us of any shortages. Be sure to check for missing parts before you start assembly. #### CIRCUIT BOARD INSPECTION Before any parts are installed, the circuit board must be checked for possible short circuits. An Ohm-meter or some other continuity checking device is necessary for this operation. Before checking for short circuits the board should be carefully inspected for obvious physical imperfections such as deep scratches, open traces, or broken traces. At position 1C (upper left hand side of the board) check for possible shorts between the following pairs of pins: pin 18 and pin 1 pin 1 and pin 17 pin 17 and pin 2 pin 2 and pin 16 pin 16 and pin 3 pin 3 and pin 15 pin 15 and pin 4 pin 4 and pin 14 pin 14 and pin 5 pin 5 and pin 13 pin 13 and pin 6 pin 6 and pin 12 \*pin 12 and pin 7 \*pin 7 and pin 11 \*pin 11 and pin 8 \*pin 8 and pin 9 Repeat this operation at board positions 2C, 3C, 4C, 6C, 7C, 8C, and 9C for the pairs of pins marked with an asterisk. Next, the power-ground grid should be checked for shorts. Check for shorts between pins 9 & 18 at the following board positions: 1C, 3C, 5C, and 7C. Check that there is no connection between pin #1 and pin #50 of the edge connector. If shorts have occured at any of the above check points, the circuit board should be returned to Thinker Toys for warranty replacement. #### POWER CONTINUITY CHECKS Check for continuity between the following sets of pins: - (1) 1C pin 18, 2C pin 18, 1L pin 18, and 2L pin 18 - (2) 3C pin 18, 4C pin 18, 3L pin 18, 4M pin 20, and 5K pin 20 - (3) 5E pin 16, 6C pin 18, 7C pin 18, 6L pin 18, and 7L pin 18 - (4) 8C pin 18, 9C pin 18, 8L pin 18, and 9L pin 18 Inspect the power trace on the back side of the board from pin 51 of the edge connector to the inputs of the four 7805 voltage regulators. Inspect the ground traces on the front of the board from pin 50 of the edge connector to the large ground plane/heat sink area at the top of the board. #### SOCKETS A socket has been installed for every integrated circuit on this board. This will facilitate assembly as well as troubleshooting if any is necessary. #### PARTS ORIENTATION In all refecences throughout the instructions, the convention used is that the gold edge connector is the bottom of the board. Orientation identification is molded into the plastic of the sockets either with numbers or in a manner illustrated below. This orientation mark or an embossed "1" identifies where pin #1 of the integrated circuit is to be positioned when inserted in the socket. The sockets should be inserted in the board so that the orientation mark is in the lower left hand corner. If shorts have occured at any of the above check points, the circuit board should be returned to Thinker Toys for warranty replacement. #### POWER CONTINUITY CHECKS Check for continuity between the following sets of pins: - (1) 1C pin 18, 2C pin 18, 1L pin 18, and 2L pin 18 - (2) 3C pin 18, 4C pin 18, 3L pin 18, 4M pin 20, and 5K pin 20 - (3) 5E pin 16, 6C pin 18, 7C pin 18, 6L pin 18, and 7L pin 18 - (4) 8C pin 18, 9C pin 18, 8L pin 18, and 9L pin 18 Inspect the power trace on the back side of the board from pin 51 of the edge connector to the inputs of the four 7805 voltage regulators. Inspect the ground traces on the front of the board from pin 50 of the edge connector to the large ground plane/heat sink area at the top of the board. #### SOCKETS A socket has been installed for every integrated circuit on this board. This will facilitate assembly as well as troubleshooting if any is necessary. #### PARTS ORIENTATION In all refecences throughout the instructions, the convention used is that the gold edge connector is the bottom of the board. Orientation identification is molded into the plastic of the sockets either with numbers or in a manner illustrated below. This orientation mark or an embossed "1" identifies where pin #1 of the integrated circuit is to be positioned when inserted in the socket. The sockets should be inserted in the board so that the orientation mark is in the lower left hand corner. The tantulum capacitor in position 1B is to be inserted with the red band to the right. The remaining four tantulum capicators in positions 2B, 4B, 7B, and 9B are to be placed with the red band to the left. The DIP switch at the top of the board is to be positioned with switch #1 to the left. The SIP (single-in-line pack) resistor array has a dot at one end. The pin associated with this dot is the common point of the nine resistors in this package and must be to the left when the part is soldered to the board. #### SOLDERING AND SOLDER IRONS The most desirable soldering iron for a complex electronic kit such as the SuperRam 32K is a constant temperature device with an element regulated at 650 degrees F. The tip should be fine so that it Can be brought in intimate contact with the small pads of the circuit board. Both Unger and Weller have excellent products which fit the above requirements. There are three important soldering requirements for building this kit: - 1. Do not use an iron that is too cold (less than 600 degrees F) or too hot (more than 750 degrees F). - 2. Do not apply the iron to a pad for extended periods. - 3. Do not apply excessive amounts of solder. The proper procedure for soldering components to the circuit board is as follows: - 1. Bring the iron in contact with both the component lead and the pad. - 2. Apply a small amount of solder at the point where the iron, component lead, and pad all make contact. - 3. After the initial application of solder has been accomplished with the solder flowing to the pad and component lead, the heat of the iron will have transferred to both the pad and the lead. Apply a small amount of additional solder to cover the joint between the pad and the lead. DO NOT PILE SOLDER ON THE JOINT! EXCESSIVE HEAT AND SOLDER IS ONE OF THE MOST COMMON CAUSES OF BOARD SHORTS AND SOLDER BRIDGES. IF FOR ANY REASON IT BECOMES NECESSARY TO REMOVE A COMPONENT WHICH HAS BEEN SOLDERED TO THE BOARD, FIRST CLIP THE LEADS OF THAT COMPONENT. THEN APPLY HEAT FOR SOLDER SUCKER OR WICK TO THE SIDE OF THE PAD WITH A LEAD COMING TO IT. THIS WILL REDUCE THE CHANCES OF LIFTING A PAD. #### PARTS INSTALLATION Install parts in the following sequence: 3.3k Ohm resistor (R1). 14-pin sockets (3) in positions 5B, 5C, and 5E; pin #1 to the lower left. 16-pin socket (1) in position 5F; pin#1 to the lower left. 20-pin sockets (4) in positions 5D, 5J, 5K, and 5M; pin#1 to the lower left. 18-pin sockets (64) in positions 1C - 1L, 2C - 2L, 3C - 3L, 4C - 4L, 6C - 6L, 7C - 7L, 8C - 8L, and 9C - 9L; pin #1 to the lower left. 39 microfarad tantulum capicator C23 with the orientation mark (red band) to the right. Bend the axial leads to a width of .6". 39 microfarad tantulum capicators C1, C2, C3, and C4 with the orientation mark (red band) to the left. Bend the axial leads to a width of .6". SIP resistor array between positions 5A and 5B. Be sure that the orientation dot at one end of the device is to the left before the part is soldered to the board. By-pass capicators C5, C6, C7, C8, C9, C10, C11, C12, C13, C14, C15, C16, C17, C18, C19, C20, C21, and C22. DIP switch in position 5A with switch #1 to the left. 7805/340.5 5-volt regulators (4) by bending the leads, inserting and hand tightening the nut and screw through the circuit board, heat sink and the regulator in that order. Solder the leads. If heat sink grease is available, apply a thin film between the board, heat sink, and regulator before applying the screw and nut. Finally, tighten the nut and screw. #### PARTS INSTALLATION Install parts in the following sequence: 3.3k Ohm resistor (R1). 14-pin sockets (3) in positions 5B, 5C, and 5E; pin #1 to the lower left. 16-pin socket (1) in position 5F; pin#1 to the lower left. 20-pin sockets (4) in positions 5D, 5J, 5K, and 5M; pin#1 to the lower left. 18-pin sockets (64) in positions 1C - 1L, 2C - 2L, 3C - 3L, 4C - 4L, 6C - 6L, 7C - 7L, 8C - 8L, and 9C - 9L; pin #1 to the lower left. 39 microfarad tantulum capicator C23 with the orientation mark (red band) to the right. Bend the axial leads to a width of .6". 39 microfarad tantulum capicators C1, C2, C3, and C4 with the orientation mark (red band) to the left. Bend the axial leads to a width of .6". SIP resistor array between positions 5A and 5B. Be sure that the orientation dot at one end of the device is to the left before the part is soldered to the board. By-pass capitators C5, C6, C7, C8, C9, C10, C11, C12, C13, C14, C15, C16, C17, C18, C19, C20, C21, and C22. DIP switch in position 5A with switch #1 to the left. 7805/340.5 5-volt regulators (4) by bending the leads, inserting and hand tightening the nut and screw through the circuit board, heat sink and the regulator in that order. Solder the leads. If heat sink grease is available, apply a thin film between the board, heat sink, and regulator before applying the screw and nut. Finally, tighten the nut and screw. #### THEORY OF OPERATION #### ADDRESS SELECT LOGIC The SupeRam 32K is configured as two 16K blocks of memory. The board has circuitry which allows both of these blocks to be independently addressed. Each block uses half of a 74LS266 open collector quad exclusive-Nor pack and two switches of an eight position DIP switch array to select one of 4 possible 16K boundaries at which the block is to be located. One input of each of the two gates is connected to address lines A15 and A14 respectively. The other input is connected to an address select switch and a pull-up resistor. If the switch is open, the pull-up resistor forces a logic "1" to one input of the exclusive-Norgate. The output transistor of this gate will be in the OFF state if and only if the corresponding address line connected to the other input is also at a logic "1" state. If the switch is closed, the input to the gate is grounded (logic "0"). In this case the output transistor of the gate will be in the OFF state if and only iff the corresponding address line connected to the other input is also at a logic "0" state. The two outputs of these exclusive-Nor gates are connected together along with a pull-up resistor to 5 volts. If both the output transistors of the 74LS266 gates are in the OFF state the common output node will be at a logic "1". This common output node will be at a logic "1" when the logic levels on address lines A15 and A14 independently match the logic levels determined by the switch associated with each line. If there are any mismatches, one or both of the output transistors of the exclusive-Nor gates will be turned ON (i.e. conducting to ground) and the common node will be at a logic "0". There are two of these common output nodes. They form the input to a 74LS32 OR gate whose output is labeled SEL. When the SEL signal is high, one of the 2 16K blocks of memory will be selected if the status signals SWO, SOUT, SMEM, and (conditionally) $\overline{\text{PHANTOM}}$ are at the appropriate levels to indicate a memory reference bus cycle. #### BOARD SELECTION LOGIC In order to reference one of the two 16K blocks on the board there must be a match in the address lines and the address selection switches. But this is not enough. The only bus cycles which the board will respond to are memory references. $\overline{\text{SWO}}$ is a status signal which is active (logic "0") during bus cycles which transfer data from the CPU to a bus slave (memory, I/O, etc.). SOUT is active (logic "1") when the CPU is transferring data to an I/O device. Thus the CPU is writing into memory when SOUT and $\overline{\text{SWO}}$ are both in a logic "0" state. When the CPU is reading memory, SMEMR is active (logic "1") The signal MEM OP- memory operation- is a logic 1 whenever the CPU is performing a memory read or a memory write bus cycle and is derived from the SMEMR, SOUT, and $\overline{\text{SWO}}$ signals. PHANTOM is active (logic "0") when phantom ROM or other exceptional memory must usurp the bus and lock out normal memory to furnish the CPU with special instructions. This is most common during power-up when the CPU's program counter is forced to zero. Whenever PHANTOM is a logic 1 (inactive), MEM OP is a logic 1 (active), and SEL is a logic "1" (active), the board will be selected. Banks 0,1,2 or 3 will be selected whenever SEL B is a logic "0" (inactive). Otherwise banks 4,5,6 or 7 will be selected. #### DATA TRANSFER LOGIC PDBIN is the data input strobe signal. The CPU drives this line high during the period of a bus cycle when an addressed peripheral is to place its data on the input lines of the SupeRam 32K board. The PDBIN signal turns on the tri-state\*\* drivers to the CPU's input data lines whenever the board is selected. This logic is implemented through a three input Nand gate at position 5E. Both $\overline{PWR}$ and MWRITE are strobe signals active when the CPU transfers data to a peripheral device. $\overline{PWR}$ is the logic "O" strobe for memory writes only. However not all CPU's generate the MWRITE signal. On both the original ALTAIR and IMSAI machines, the MWRITE signal is generated by the front panel. The only time information can be written into the MM5257-3L/40L44-25 memory chips is when BOTH the chip select $(\overline{\text{CS}})$ and the write enable $(\overline{\text{WE}})$ inputs are at a logic "O" level. The $\overline{\text{CS}}$ inputs are connected to $\overline{\text{BANKO}}$ , $\overline{\text{BANK1}}$ , $\overline{\text{BANK2}}$ , $\overline{\text{BANK3}}$ , $\overline{\text{BANK4}}$ , $\overline{\text{BANK5}}$ , $\overline{\text{BANK6}}$ , or $\overline{\text{BANK7}}$ signals and are low only when the proper block of memory on the board is selected. The $\overline{\text{WE}}$ inputs are connected to the $\overline{\text{WRITEA}}$ or $\overline{\text{WRITEB}}$ signals. These signals are low whenever either of the data output strobes is active AND the write enable switch corresponding to the proper block of memory is closed. Thus, memory must be write enabled AND selected before it can be written. #### BOARD SELECTION LOGIC In order to reference one of the two 16K blocks on the board there must be a match in the address lines and the address selection switches. But this is not enough. The only bus cycles which the board will respond to are memory references. $\overline{\text{SWO}}$ is a status signal which is active (logic "0") during bus cycles which transfer data from the CPU to a bus slave (memory, I/O, etc.). SOUT is active (logic "1") when the CPU is transferring data to an I/O device. Thus the CPU is writing into memory when SOUT and $\overline{\text{SWO}}$ are both in a logic "0" state. When the CPU is reading memory, SMEMR is active (logic "1") The signal MEM OP- memory operation- is a logic 1 whenever the CPU is performing a memory read or a memory write bus cycle and is derived from the SMEMR, SOUT, and $\overline{\text{SWO}}$ signals. PHANTOM is active (logic "0") when phantom ROM or other exceptional memory must usurp the bus and lock out normal memory to furnish the CPU with special instructions. This is most common during power-up when the CPU's program counter is forced to zero. Whenever PHANTOM is a logic 1 (inactive), MEM OP is a logic 1 (active), and SEL is a logic "1" (active), the board will be selected. Banks 0,1,2 or 3 will be selected whenever SEL B is a logic "0" (inactive). Otherwise banks 4,5,6 or 7 will be selected. #### DATA TRANSFER LOGIC PDBIN is the data input strobe signal. The CPU drives this line high during the period of a bus cycle when an addressed peripheral is to place its data on the input lines of the SupeRam 32K board. The PDBIN signal turns on the tri-state\*\* drivers to the CPU's input data lines whenever the board is selected. This logic is implemented through a three input Nand gate at position 5E. Both PWR and MWRITE are strobe signals active when the CPU transfers data to a peripheral device. PWR is the logic "O" strobe for memory writes only. However not all CPU's generate the MWRITE signal. On both the original ALTAIR and IMSAI machines, the MWRITE signal is generated by the front panel. The only time information can be written into the MM5257-3L/40L44-25 memory chips is when BOTH the chip select ( $\overline{\text{CS}}$ ) and the write enable ( $\overline{\text{WE}}$ ) inputs are at a logic "O" level. The $\overline{\text{CS}}$ inputs are connected to $\overline{\text{BANKO}}$ , $\overline{\text{BANK1}}$ , $\overline{\text{BANK2}}$ , $\overline{\text{BANK3}}$ , $\overline{\text{BANK4}}$ , $\overline{\text{BANK5}}$ , $\overline{\text{BANK6}}$ , or $\overline{\text{BANK7}}$ signals and are low only when the proper block of memory on the board is selected. The $\overline{\text{WE}}$ inputs are connected to the $\overline{\text{WRITEA}}$ or $\overline{\text{WRITEB}}$ signals. These signals are low whenever either of the data output strobes is active AND the write enable switch corresponding to the proper block of memory is closed. Thus, memory must be write enabled AND selected before it can be written. Morrow Designs, Inc. # Thinker Toys<sup>tm</sup> 5221 Central Avenue, Richmond, CA 94804 (415) 524-2101 #### LIMITED WARRANTY Morrow Designs Inc. warrants its products to be free from defects in workmanship and material for the period indicated. This warranty is limited to the repair or replacement of parts only and liability is limited to the purchase price of the product. The warranty is void if, in the sole opinion of Morrow Designs Inc., the product has been subject to abuse, misuse, unauthorized modification, improper assembly, non-conformance to assembly directions, or if the unit is used in any other manner than intended. KITS - Parts, including the printed circuit boards, purchased in kit form are warranted for a period of ninety (90) days from the invoice/purchase date. If a board, which was purchased in kit form, is returned for testing or repair, a minimum service charge of \$35. will be assessed. ASSEMBLED BOARDS - Parts, including the printed circuit boards, purchased as factory assebmlies, are warranted for a period of six (6) months from the invoice/purchase date. Out-of-Warranty boards returned for testing of repair will be assessed a minimum of \$35. service charge. If the charge to repair will exceed \$35., the customer will be notified prior to the actual repair. ELECTROMECHANICAL PERIPHERALS - Peripheral equipment, such as floppy disk drives, hard disk drives, etc., not manufactured by Morrow Designs Inc. have warranties which vary according to the manufacturer. In most cases, Morrow Designs Inc. provides a warranty equal to or greater than the original manufacturer. Please contact the factory for individual warranty information. Warranty information for each device is included with the equipment when it is shipped. IS REQUIRED AND MUST ACCOMPANY THE ITEM FOR IN-WARRANTY SERVICE. Items returned without proof of original purchase will be sent back, shipping charges collect. A description of the problem must accompany the returned item. Shipment must be made prepaid to Morrow Designs Inc. Repaired items will be shipped via U.P.S. surface. Shipment by air requires payment of the additional charges. Morrow Designs Inc. is not responsible for any consequential damages of for damage incurred in transit. The foregoing warranty is in lieu of all other warranties either expressed or implied and, in any event, is limited to product repair or replacement. Effective February 1, 1980 Specifications, terms, and pricing are subject to change without notice. | | B<br>I<br>T<br>Ø | 8<br>I<br>T<br>1 | B<br>I<br>T<br>2 | 8<br>I<br>T<br>3 | _ | | 8<br>I<br>T<br>4 | 8<br>I<br>T<br>5 | B<br>I<br>T<br>6 | В<br>І<br>Т<br>7 | | |--------|------------------|------------------|-----------------------------------------------|------------------|------------------|-----------------------|------------------|---------------------|------------------|------------------|--| | BANK Ø | 10 | SC | 3C | <b>4</b> ¢ | | | 60 | 7C | 8C | 90 | | | BANK 1 | 1D | 2D | 3D | 40 | B L O C K | B<br>L<br>O<br>C | 6D | 70 | 80 | 90 | | | BANK 2 | 1E | 2E | 3E | <b>4</b> E | Č<br>K<br>A | C<br>K | 6E | 7E | 8E | 9E | | | BANK 3 | 1F | 2F | 3F | 4F | | | 6F | 7F | 8F | 9F | | | BANK 4 | 1H | 2Н | 3Н | 4н | | | 6H | 7Н | 8н | 9Н | | | BANK 5 | 1J | 2J | 3J | 4J | B<br>L<br>O<br>C | B<br>L<br>O<br>C<br>K | 6J | 7,3 | 8J | 9θ | | | BANK 6 | 1K | 2K | 3K | 4K | C<br>K<br>B | C<br>K<br>B | 6K | 7K | 8к | 9K | | | BANK 7 | 11. | 2L · | 3L | 4L | 1 | | 6L | 7L | 8L | 9L | | | | | | 1-5<br>1-7<br>1-7<br>1-7<br>1-7<br>1-7<br>1-7 | | 12 | Q 7 | | 4044 or M45257 WITH | | | | | | | | WR: | TE A or B | <u> </u> | | | | | | | | | B<br>I<br>T<br>Ø | В<br>!<br>Т | B<br>I<br>T<br>2 | B<br>I<br>T<br>3 | | | | В<br>І<br>Т | B<br>!<br>?<br>5 | 8<br>I<br>T<br>6 | 8<br>I<br>T<br>7 | | | |---------------|------------------|-------------|------------------|------------------|-------------|-----------------------|----|---------------------------------------------------|------------------|------------------|------------------|--|--| | ANK Ø | 10 | 20 | 3C | 4C | | | | 6C | 7C | 8 <b>C</b> | 90 | | | | ANK 1 | 10 | 20 | 3 <b>D</b> | 40 | B L O C K | B<br>L<br>O<br>C<br>K | | 6D . | 70 | 3D | 90 | | | | ANK 2 | 1E | 2E | 3E | 4E | Č<br>K<br>A | C<br>K | | 6E | 7E | 8E | 9E • | | | | ANK 3 | 1F | 2F | 3F | 4F | | | | 6F | 7F | 8F . | 9F | | | | INK 4 | 1H | 2Н | 3Н | 4н | | | | 6н | 7н | 8Н | 9н | | | | ANK 5 | 1J | 2J | 3J | 4J | В<br>С<br>К | B<br>L<br>O | 6 | 6J | 7.1 | 8J | 9.3 | | | | ANK 6 | 1K | 2K | 3K | 4K | C<br>K<br>B | 0 C K | 6 | 6K | 7K | 8K | 9K | | | | ANK 7 | ΙL | 2L | 3L | 4L | | | 6 | 5L | 7L | 8L | 9L | | | | | | | | | | | ME | EMORY ARRAY | / LAYOUT | | | | | | 1-MEM ADDR T1 | | | | | | | | TYPICAL TMS4044 or MM5257 WITHIN THE MEMORY ARRAY | | | | | | MEM DI Ø, 1, 2, 3, 4, 5, 6, or 7 BANK 0, 1, 2, 3, 4, 5, 6, or 7 WRITE A or B SUPERRAM 32K STATIC RAM PAGE 2 OF 2 MEMORY ARRAY LAYOUT AND MEMORY CHIP PINOUT COPYRIGHT 1978 GEORGE MORROW Q 7 MEN 00 0, 1, 2, 3, 4, 5, 6, or 7