# MVME2600 Series Single Board Computer Installation and Use V2600A/IH3 July 2001 Edition ## © Copyright 1998, 2001 Motorola, Inc. ## All rights reserved. #### Printed in the United States of America. Motorola® and the Motorola symbol are registered trademarks of Motorola, Inc. $\mbox{\rm AIX}^{\circledR}$ is a registered trademark of International Business Machines Corporation. PowerPC® is a registered trademark of International Business Machines. SNAPHAT®, TIMEKEEPER®, and ZEROPOWER® are registered trademarks of STMicroelectronics. All other products mentioned in this document are trademarks or registered trademarks of their respective holders. ## **Safety Summary** The following general safety precautions must be observed during all phases of operation, service, and repair of this equipment. Failure to comply with these precautions or with specific warnings elsewhere in this manual could result in personal injury or damage to the equipment. The safety precautions listed below represent warnings of certain dangers of which Motorola is aware. You, as the user of the product, should follow these warnings and all other safety precautions necessary for the safe operation of the equipment in your operating environment. #### Ground the Instrument. To minimize shock hazard, the equipment chassis and enclosure must be connected to an electrical ground. If the equipment is supplied with a three-conductor AC power cable, the power cable must be plugged into an approved three-contact electrical outlet, with the grounding wire (green/yellow) reliably connected to an electrical ground (safety ground) at the power outlet. The power jack and mating plug of the power cable meet International Electrotechnical Commission (IEC) safety standards and local electrical regulatory codes. #### Do Not Operate in an Explosive Atmosphere. Do not operate the equipment in any explosive atmosphere such as in the presence of flammable gases or fumes. Operation of any electrical equipment in such an environment could result in an explosion and cause injury or damage. #### **Keep Away From Live Circuits Inside the Equipment.** Operating personnel must not remove equipment covers. Only Factory Authorized Service Personnel or other qualified service personnel may remove equipment covers for internal subassembly or component replacement or any internal adjustment. Service personnel should not replace components with power cable connected. Under certain conditions, dangerous voltages may exist even with the power cable removed. To avoid injuries, such personnel should always disconnect power and discharge circuits before touching components. #### Use Caution When Exposing or Handling a CRT. Breakage of a Cathode-Ray Tube (CRT) causes a high-velocity scattering of glass fragments (implosion). To prevent CRT implosion, do not handle the CRT and avoid rough handling or jarring of the equipment. Handling of a CRT should be done only by qualified service personnel using approved safety mask and gloves. #### Do Not Substitute Parts or Modify Equipment. Do not install substitute parts or perform any unauthorized modification of the equipment. Contact your local Motorola representative for service and repair to ensure that all safety features are maintained. #### **Observe Warnings in Manual.** Warnings, such as the example below, precede potentially dangerous procedures throughout this manual. Instructions contained in the warnings must be followed. You should also employ all other safety precautions which you deem necessary for the operation of the equipment in your operating environment. To prevent serious injury or death from dangerous voltages, use extreme caution when handling, testing, and adjusting this equipment and its components. ## **Flammability** All Motorola PWBs (printed wiring boards) are manufactured with a flammability rating of 94V-0 by UL-recognized manufacturers. #### **EMI Caution** This equipment generates, uses and can radiate electromagnetic energy. It may cause or be susceptible to electromagnetic interference (EMI) if not installed and used with adequate EMI protection. ## **Lithium Battery Caution** This product contains a lithium battery to power the clock and calendar circuitry. Danger of explosion if battery is replaced incorrectly. Replace battery only with the same or equivalent type recommended by the equipment manufacturer. Dispose of used batteries according to the manufacturer's instructions. Il y a danger d'explosion s'il y a remplacement incorrect de la batterie. Remplacer uniquement avec une batterie du même type ou d'un type équivalent recommandé par le constructeur. Mettre au rebut les batteries usagées conformément aux instructions du fabricant. Explosionsgefahr bei unsachgemäßem Austausch der Batterie. Ersatz nur durch denselben oder einen vom Hersteller empfohlenen Typ. Entsorgung gebrauchter Batterien nach Angaben des Herstellers. ## **CE Notice (European Community)** Motorola Computer Group products with the CE marking comply with the EMC Directive (89/336/EEC). Compliance with this directive implies conformity to the following European Norms: EN55022 "Limits and Methods of Measurement of Radio Interference Characteristics of Information Technology Equipment"; this product tested to Equipment Class B EN50082-1:1997 "Electromagnetic Compatibility—Generic Immunity Standard, Part 1. Residential, Commercial and Light Industry" System products also fulfill EN60950 (product safety) which is essentially the requirement for the Low Voltage Directive (73/23/EEC). Board products are tested in a representative system to show compliance with the above mentioned requirements. A proper installation in a CE-marked system will maintain the required EMC/safety performance. In accordance with European Community directives, a "Declaration of Conformity" has been made and is on file within the European Union. The "Declaration of Conformity" is available on request. Please contact your sales representative. #### Notice While reasonable efforts have been made to assure the accuracy of this document, Motorola, Inc. assumes no liability resulting from any omissions in this document, or from the use of the information obtained therein. Motorola reserves the right to revise this document and to make changes from time to time in the content hereof without obligation of Motorola to notify any person of such revision or changes. Electronic versions of this material may be read online, downloaded for personal use, or referenced in another document as a URL to the Motorola Computer Group website. The text itself may not be published commercially in print or electronic form, edited, translated, or otherwise altered without the permission of Motorola, Inc. It is possible that this publication may contain reference to or information about Motorola products (machines and programs), programming, or services that are not available in your country. Such references or information must not be construed to mean that Motorola intends to announce such Motorola products, programming, or services in your country. ## **Limited and Restricted Rights Legend** If the documentation contained herein is supplied, directly or indirectly, to the U.S. Government, the following notice shall apply unless otherwise agreed to in writing by Motorola, Inc. Use, duplication, or disclosure by the Government is subject to restrictions as set forth in subparagraph (b)(3) of the Rights in Technical Data clause at DFARS 252.227-7013 (Nov. 1995) and of the Rights in Noncommercial Computer Software and Documentation clause at DFARS 252.227-7014 (Jun. 1995). Motorola, Inc. Computer Group 2900 South Diablo Way Tempe, Arizona 85282 # **Contents** | About This Manual | | |------------------------------------------------------------|-------| | Summary of Changes | xviii | | Overview of Contents | xviii | | Comments and Suggestions | xix | | Conventions Used in This Manual | | | CHAPTER 1 Hardware Preparation and Installation | | | Introduction | 1-1 | | Equipment Required | 1-3 | | Overview of Startup Procedure | | | Unpacking Instructions | | | Hardware Configuration | | | MVME2603/2604 Base Board Preparation | | | Cache Mode Control (J3) | | | Flash Bank Selection (J10) | | | Serial Port 4 Receive Clock Configuration (J16) | | | Serial Port 4 Transmit Clock Configuration (J17) | | | Serial Port 4 Transmit Clock Receiver Buffer Control (J20) | 1-11 | | Serial Port 3 Transmit Clock Configuration (J18) | 1-12 | | System Controller Selection (J22) | 1-13 | | Remote Status and Control | 1-14 | | MVME712M Transition Module Preparation | 1-14 | | Serial Ports 1-4 DCE/DTE Configuration | | | Serial Port 4 Clock Configuration | 1-17 | | P2 Adapter Preparation | | | MVME761 Transition Module Preparation | 1-25 | | Serial Ports 1 and 2 | | | Configuration of Serial Ports 3 and 4 | | | P2 Adapter Preparation (Three-Row) | | | P2 Adapter Preparation (Five-Row) | | | Hardware Installation | | | RAM200 Memory Mezzanine Installation | | | PMC Module Installation | | | PMC Carrier Board Installation | | | MVMF2603/2604 VMF Module Installation | 1-42 | | MVME/12M Transition Module Installation | | |-----------------------------------------|------| | MVME761 Transition Module Installation | | | System Considerations | | | MVME2603/2604 VME Module | 1-51 | | CHAPTER 2 Operating Instructions | | | Introduction | 2-1 | | Applying Power | 2-1 | | ABORT Switch (S1) | 2-3 | | RESET Switch (S2) | | | Front Panel Indicators (DS1 – DS6) | 2-4 | | Memory Maps | 2-5 | | Processor Memory Map | 2-5 | | Default Processor Memory Map | 2-6 | | PCI Local Bus Memory Map | 2-7 | | VMEbus Memory Map | 2-7 | | Programming Considerations | 2-8 | | PCI Arbitration | 2-10 | | Interrupt Handling | | | DMA Channels | | | Sources of Reset | | | Endian Issues | | | Processor/Memory Domain | | | PCI Domain | | | VMEbus Domain | 2-16 | | CHAPTER 3 Functional Description | | | · | | | Introduction | | | Features | | | General Description | | | Block Diagram | | | SCSI Interface | | | SCSI Termination | | | Ethernet Interface | | | PCI Mezzanine Interface | | | VMEbus Interface | | | ISA Super I/O Device (ISASIO) | | | Asynchronous Serial Ports | | | Parallel Port | 3-9 | | 3-10 | |----------------------------------------| | 3-10 | | 3-11 | | 3-12 | | 3-12 | | 3-13 | | 3-13 | | 3-14 | | 3-14 | | 3-15 | | 3-16 | | 3-16 | | 3-17 | | 3-18 | | 3-18 | | 3-19 | | 3-19 | | 3-20 | | 3-20 | | 3-21 | | 3-22 | | | | 3-22 | | 3-22 | | 3-22 | | 4-1 | | | | 4-1 | | 4-1<br>4-3<br>4-3 | | 4-1 | | 4-1<br>4-3<br>4-3<br>4-4<br>4-7 | | 4-1<br>4-3<br>4-3 | | 4-1<br>4-3<br>4-3<br>4-4<br>4-7<br>4-8 | | 4-14-34-34-44-74-8 | | 4-14-34-34-44-74-84-11 | | 4-14-34-44-74-84-114-12 | | 4-14-34-44-74-84-114-124-18 | | 4-14-34-34-44-74-84-114-154-18 | | 4-14-34-44-74-84-114-154-184-19 | | | | Ethernet AUI Connector | 4-24 | |------------------------------------------|------| | MVME761-Compatible Versions | 4-25 | | VMEbus Connector P2 | 4-25 | | Serial Ports 1 and 2 | 4-26 | | Serial Ports 3 and 4 | 4-27 | | Parallel Connector | 4-28 | | Ethernet 10BaseT/100BaseTX Connector | 4-29 | | CHAPTER 5 PPCBug | | | Overview | 5-1 | | Memory Requirements | 5-2 | | PPCBug Implementation | | | Using the Debugger | | | Debugger Commands | | | Diagnostic Tests | | | | | | CHAPTER 6 CNFG and ENV Commands | | | Overview | 6-1 | | CNFG – Configure Board Information Block | | | ENV – Set Environment | | | Configuring the PPCBug Parameters | | | Configuring the VMEbus Interface | | | APPENDIX A Specifications | | | Specifications | A-1 | | Cooling Requirements | | | FCC Compliance | | | 1 00 00 | | | APPENDIX B Serial Interconnections | | | Introduction | B-1 | | Asynchronous Serial Ports | | | Synchronous Serial Ports | | | EIA-232-D Connections | | | Interface Characteristics | | | EIA-530 Connections | | | Interface Characteristics | | | Proper Grounding | | | · · · · · · · · · · · · · · · · · · · | | | APPENDIX C | Troubleshooting CPU Boards: Solving S | Startup Problems | |--------------|---------------------------------------|------------------| | Introduction | on | C-1 | | ADDENDIV D | Related Decomposite | | | APPENDIX D | Related Documentation | | | | Computer Group Documents | D-1 | | Motorola | | | # **List of Figures** | Figure 1-1. MVME2603/2604 Base Board Block Diagram1-2 | |-------------------------------------------------------------------------| | Figure 1-2. MVME2603/2604 Switches, Headers, Connectors, Fuses, LEDs1-9 | | Figure 1-3. MVME712M Connector and Header Locations1-16 | | Figure 1-4. J15 Clock Line Configuration1-17 | | Figure 1-5. MVME712M Serial Port 1 DCE/DTE Configuration1-18 | | Figure 1-6. MVME712M Serial Port 2 DCE/DTE Configuration1-19 | | Figure 1-7. MVME712M Serial Port 3 DCE Configuration1-20 | | Figure 1-8. MVME712M Serial Port 3 DTE Configuration1-21 | | Figure 1-9. MVME712M Serial Port 4 DCE Configuration1-22 | | Figure 1-10. MVME712M Serial Port 4 DTE Configuration1-23 | | Figure 1-11. MVME712M P2 Adapter Component Placement1-24 | | Figure 1-12. MVME761 Connector and Header Locations1-26 | | Figure 1-13. MVME761 Serial Ports 1 and 2 (DCE Only)1-29 | | Figure 1-14. MVME761 Serial Ports 3 and 4 DCE Configuration1-30 | | Figure 1-15. MVME761 Serial Ports 3 and 4 DTE Configuration1-31 | | Figure 1-16. MVME761 P2 Adapter (Three-Row) Component Placement1-33 | | Figure 1-17. MVME761 P2 Adapter (Five-Row) Component Placement1-34 | | Figure 1-18. RAM200 Placement on MVME2603/26041-37 | | Figure 1-19. PMC Module Placement on MVME2603/26041-39 | | Figure 1-20. PMC Carrier Board Placement on MVME2603/26041-41 | | Figure 1-21. MVME712M/MVME2603/2604 Cable Connections1-47 | | Figure 1-22. MVME761/MVME2603/2604 Cable Connections1-49 | | Figure 2-1. PPCBug System Startup2-2 | | Figure 2-2. VMEbus Master Mapping2-9 | | Figure 2-3. MVME2603/MVME2604 Interrupt Architecture2-12 | | Figure 3-1. MVME2603/2604 Block Diagram3-4 | # **List of Tables** | Table 1-1. Startup Overview | 1-3 | |------------------------------------------------------------|------| | Table 1-2. MVME712M Port/Jumper Correspondence | 1-17 | | Table 2-1. Processor Default View of the Memory Map | 2-6 | | Table 2-2. PCI Arbitration Assignments | 2-10 | | Table 2-3. IBC DMA Channel Assignments | 2-13 | | Table 2-4. Classes of Reset and Effectiveness | 2-14 | | Table 3-1. MVME2603/2604 Features | 3-1 | | Table 3-2. P2 Multiplexing Sequence | 3-15 | | Table 3-3. Fuse Assignments | 3-18 | | Table 3-4. SIM Type Identification | 3-23 | | Table 4-1. LED Mezzanine Connector | 4-3 | | Table 4-2. Debug Connector | 4-4 | | Table 4-3. Floppy/LED Connector | 4-7 | | Table 4-4. PCI Expansion Connector | 4-8 | | Table 4-5. Keyboard Connector | 4-11 | | Table 4-6. Mouse Connector | 4-11 | | Table 4-7. DRAM Mezzanine Connector | 4-12 | | Table 4-8. PCI Mezzanine Card Connector | 4-15 | | Table 4-8. PCI Mezzanine Card Connector (Continued) | 4-16 | | Table 4-9. VMEbus Connector P1 | | | Table 4-10. VMEbus Connector P2 (MVME712M I/O Mode) | 4-19 | | Table 4-11. SCSI Connector (MVME712M) | | | Table 4-12. Serial Connections—MVME712M Ports 1-4 | 4-22 | | Table 4-13. Parallel I/O Connector (MVME712M) | 4-23 | | Table 4-14. Ethernet AUI Connector (MVME712M) | 4-24 | | Table 4-15. VMEbus Connector P2 (MVME761 I/O Mode) | 4-25 | | Table 4-16. Serial Connections—Ports 1 and 2 (MVME761) | 4-26 | | Table 4-17. Serial Connections—Ports 3 and 4 (MVME761) | 4-27 | | Table 4-18. Parallel I/O Connector (MVME761) | 4-28 | | Table 4-19. Ethernet 10BaseT/100BaseTX Connector (MVME761) | 4-29 | | Table 5-1. Debugger Commands | 5-4 | | Table 5-2. Diagnostic Test Groups | 5-8 | | Table A-1. MVME2603/2604 Specifications | A-1 | | Table B-1. EIA-232-D Interconnect Signals | B-3 | | Table B-2. EIA-232-D Interface Transmitter Characteristics | B-5 | |------------------------------------------------------------|-----| | Table B-3. EIA-232-D Interface Receiver Characteristics | B-5 | | Table B-4. MVME761 EIA-530 Interconnect Signals | B-6 | | Table B-5. EIA-530 Interface Transmitter Characteristics | B-8 | | Table B-6. EIA-530 Interface Receiver Characteristics | B-9 | | Table C-1. Troubleshooting MVME2603/2604 Boards | C-1 | # **About This Manual** This manual provides general information, hardware preparation and installation instructions, operating instructions, and a functional description of the MVME2603/2604 family of single board computers. As of the publication date, the information presented in this manual applies to the following MVME2603 and MVME2604 models: | Model Number | Description | |-------------------------------------|--------------------------------------------------| | MVME2603-1121C to<br>MVME2603-1161C | 200 MHz MPC603, 16MB–256MB ECC DRAM, 9MB Flash | | MVME2603-3121 to<br>MVME2603-3161 | 200 MHz MPC603, 16MB–256MB ECC DRAM, 9MB Flash | | MVME2603-4121 to<br>MVME2603-4151 | 200 MHz MPC603, 16MB–128MB ECC DRAM, 9MB Flash | | MVME2603-5121 to<br>MVME2603-5131 | 200 MHz MPC603, 16MB–32MB ECC DRAM,<br>9MB Flash | | MVME2604-1321 to<br>MVME2604-1361 | 333 MHz MPC604, 16MB–256MB ECC DRAM, 9MB Flash | | MVME2604-4321 to<br>MVME2604-4361 | 333 MHz MPC604, 16MB–256MB ECC DRAM, 9MB Flash | | MVME2604-1401 to<br>MVME2604-1471 | 400 MHz MPC604, 0–512MB ECC DRAM, 9MB Flash | | MVME2604-3321 to<br>MVME2604-3361 | 400 MHz MPC604, 16MB–256MB ECC DRAM, 9MB Flash | | MVME2604-3401 to<br>MVME2604-3471 | 400 MHz MPC604, 0–512MB ECC DRAM, 9MB Flash | | MVME2604-4401 to<br>MVME2604-4471 | 400 MHz MPC604, 0–512MB ECC DRAM, 9MB Flash | xvii # **Summary of Changes** This is the third edition of the *Installation and Use* manual. It supersedes the May 1998 edition and incorporates the following updates. | Date | Changes | Replaces | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | July 2001 | All data referring to the VME CSR Bit Set Register (VCSR_SET) and VME CSR Bit Clear Register (VCSR_CLR) has been deleted. These registers of the Universe II are unavailable for implementation as intended by the MVME materials and the Universe II User Manual. | V2600A/IH2 | ## **Overview of Contents** Chapter 1, *Hardware Preparation and Installation*, provides general information, hardware preparation and installation instructions, operating instructions, and a functional description of the MVME2603/2604 family of single board computers. Chapter 2, *Operating Instructions*, supplies information for use of the MVME2603/2604 family of single board computers in a system configuration. Chapter 3, *Functional Description*, describes the MVME2603/2604 single board computer on a block diagram level. Chapter 4, *Connector Pin Assignments*, provides pin assignments for the interconnect signals for the MVME2603/2604 family of single board computers. Chapter 5, *PPCBug*, describes the basics of PPCBug and its architecture, describes the monitor (interactive command portion of the firmware) in detail, and gives information on actually using the PPCBug debugger and the special commands. Chapter 6, *CNFG* and *ENV Commands*, contains information about the **CNFG** and **ENV** commands. These two commands are used to change configuration information and command parameters interactively. Appendix A, *Specifications*, lists the general specifications for MVME2603/2604 base boards. Appendix B, *Serial Interconnections*, describes the MVME2603/2604 serial communications interfaces. Appendix C, *Troubleshooting CPU Boards: Solving Startup Problems*, supplies the user with troubleshooting tips before having to call for help. Appendix D, *Related Documentation*, lists all documentation related to the MVME2603/2604 single board computer. # **Comments and Suggestions** Motorola welcomes and appreciates your comments on its documentation. We want to know what you think about our manuals and how we can make them better. Mail comments to: Motorola Computer Group Reader Comments DW164 2900 S. Diablo Way Tempe, Arizona 85282 You can also submit comments to the following e-mail address: reader-comments@mcg.mot.com In all your correspondence, please list your name, position, and company. Be sure to include the title and part number of the manual and tell how you used it. Then tell us your feelings about its strengths and weaknesses and any recommendations for improvements. # **Conventions Used in This Manual** The following typographical conventions are used in this document: #### bold is used for user input that you type just as it appears; it is also used for commands, options and arguments to commands, and names of programs, directories and files. #### italic is used for names of variables to which you assign values. Italic is also used for comments in screen displays and examples, and to introduce new terms. #### courier is used for system output (for example, screen displays, reports), examples, and system prompts. #### <**Enter**>, <**Return**> or <**CR**> <CR> represents the carriage return or Enter key. #### Ctrl represents the Control key. Execute control characters by pressing the Ctrl key and the letter simultaneously, for example, **Ctrl-d**. # Hardware Preparation and Installation ## Introduction The MVME2603/2604 is a single-slot VME module equipped with a PowerPC<sup>®</sup> Series microprocessor. The MVME2603 is equipped with a PowerPC 603<sup>™</sup> microprocessor; the MVME2604 has a PowerPC 604<sup>™</sup> microprocessor. 256KB L2 cache (level 2 secondary cache memory) is available as an option on all versions. The complete MVME2603/2604 consists of the base board plus: - ☐ An ECC DRAM module (RAM200) for memory - □ An optional PCI mezzanine card (PMC) for additional versatility - ☐ An optional carrier board for additional PCI expansion The block diagram in Figure 1-1 illustrates the architecture of the MVME2603/2604 base board. 1-1 Figure 1-1. MVME2603/2604 Base Board Block Diagram # **Equipment Required** The following equipment is required to complete an MVME2603/2604 system: - □ VME system enclosure - System console terminal - □ Operating system (and/or application software) - □ Disk drives (and/or other I/O) and controllers - □ Transition module (MVME712M or MVME761) and connecting cables MVME2603/2604 VME modules are factory-configured for I/O handling via either MVME712M or MVME761 transition modules. # **Overview of Startup Procedure** The following table lists the things you will need to do before you can use this board and tells where to find the information you need to perform each step. Be sure to read this entire chapter, including all Caution and Warning notes, before you begin. Table 1-1. Startup Overview | What you need to do | Refer to | |---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Unpack the hardware. | Unpacking Instructions on page 1-5 | | Configure the hardware by setting jumpers on the boards and transition modules. | MVME2603/2604 Base Board Preparation on page 1-6<br>and MVME712M Transition Module Preparation on<br>page 1-14 or MVME761 Transition Module Preparation<br>on page 1-25 | | Ensure memory mezzanines are properly installed on the base board. | RAM200 Memory Mezzanine Installation on page 1-35 | | Install the MVME2603/2604 VME module in the chassis. | MVME2603/2604 VME Module Installation on page 1-42 | **Table 1-1. Startup Overview (Continued)** | What you need to do | Refer to | |--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | Install the transition module in the chassis. | MVME712M Transition Module Installation on page 1-44 or MVME761 Transition Module Installation on page 1-48 | | Connect a console terminal. | System Considerations on page 1-50, MVME2603/2604 VME module | | Connect any other equipment you will be using. | Chapter 4, Connector Pin Assignments | | | For more information on optional devices and equipment, refer to the documentation provided with the equipment. | | Power up the system. | Applying Power on page 2-1 | | | Appendix C, Troubleshooting CPU Boards: Solving<br>Startup Problems | | Note that the debugger initializes the MVME2603/ 2604. | Using the Debugger on page 5-3 | | | You may also wish to obtain the <i>PPCBug Firmware</i> Package User's Manual, listed in Appendix D, Related Documentation. | | Initialize the system clock. | Using the Debugger on page 5-3, Debugger Commands, the <b>SET</b> command | | Examine and/or change environmental parameters. | Chapter 6, CNFG and ENV Commands | | Program the board as needed for your applications. | MVME2600 Series Single Board Computer Programmer's Reference Guide, listed in Appendix D, Related Documentation. | # **Unpacking Instructions** Note If the shipping carton is damaged upon receipt, request that the carrier's agent be present during the unpacking and inspection of the equipment. Unpack the equipment from the shipping carton. Refer to the packing list and verify that all items are present. Save the packing material for storing and reshipping of equipment. Avoid touching areas of integrated circuitry; static discharge can damage circuits. # **Hardware Configuration** To produce the desired configuration and ensure proper operation of the MVME2603/2604, you may need to carry out certain hardware modifications before installing the module. The MVME2603/2604 provides software control over most options: by setting bits in control registers after installing the module in a system, you can modify its configuration. (The MVME2603/2604 control registers are described in Chapter 3, *Functional Description*, and/or in the *MVME2600 Series Single Board Computer Programmer's Reference Guide*, as listed in Appendix D, *Related Documentation*.) Some options, however, are not software-programmable. Such options are controlled through manual installation or removal of header jumpers or interface modules on the base board or the associated transition module. # MVME2603/2604 Base Board Preparation Figure 1-2 on page 1-9 illustrates the placement of the switches, jumper headers, connectors, and LED indicators on the MVME2603/2604. Manually configurable items on the base board include: - □ Cache mode control (J3) - ☐ Flash bank selection (J10) - □ Serial Port 4 receive clock configuration (J16) - ☐ Serial Port 4 transmit clock configuration (J17) - ☐ Serial Port 4 transmit clock receiver buffer control (J20) - ☐ Serial Port 3 transmit clock configuration (J18) - □ System controller selection (J22) In conjunction with the serial port settings on the base board, serial ports on the associated MVME712M or MVME761 transition module are also manually configurable. For a discussion of the configurable items on the transition module, refer to MVME712M Transition Module Preparation on page 1-14, MVME761 Transition Module Preparation on page 1-25, or to the respective user's manuals for the transition modules (listed in Appendix D, Related Documentation) as necessary. The MVME2603/2604 is factory tested and shipped with the configurations described in the following sections. The MVME2603/2604's required and factory-installed debug monitor, PPCBug, operates with those factory settings. ## **Cache Mode Control (J3)** 256KB of L2 cache memory is available on the MVME2603/2604. L2 cache operation is transparent to users, but its write-through mode is configurable via header J3 on older boards. *On newer MVME2603/2604 boards, header J3 is not provided.* With a jumper installed on J3, cache write-through is under CPU control. With the jumper removed, cache write-through occurs in all cases. ## Flash Bank Selection (J10) The MVME2603/2604 base board has provision for 1MB of 16-bit Flash memory. The RAM200 memory mezzanine accommodates 4MB or 8MB of additional 64-bit Flash memory. The Flash memory is organized in either one or two banks, each bank either 16- or 64-bits wide. Both banks contain the onboard debugger, PPCBug. To enable Flash bank A (4MB or 8MB of firmware resident on soldered-in devices on the RAM200 mezzanine), place a jumper across header J10 pins 1 and 2. To enable Flash bank B (1MB of firmware located in sockets on the base board), place a jumper across header J10 pins 2 and 3. Flash Bank A Enabled (4MB/8MB, Soldered) (factory configuration) Flash Bank B Enabled (1MB, Sockets) ## Serial Port 4 Receive Clock Configuration (J16) In synchronous serial communications, you can configure Serial Port 4 on the MVME2603/2604 to use the clock signals provided by the RxC signal line. On *MVME712M-compatible* versions of the base board, header J16 configures port 4 to either drive or receive RxC. The factory configuration has port 4 set to receive RxC. J16 remains open on MVME761-compatible versions. To complete the configuration of Serial Port 4, you must set the following configuration headers as well: - □ J17 (Serial Port 4 transmit clock configuration) - □ J20 (Serial Port 4 transmit clock receiver buffer control) - □ J15 on the MVME712M transition module or J3 on the MVME761 transition module (Serial Port 4 clock configuration) Figure 1-9 and Figure 1-10 (for the MVME712M) and Figure 1-14 and Figure 1-15 (for the MVME761) diagram the overall jumper settings required on the MVME2603/2604 and transition module for a Serial Port 4 DCE or DTE configuration. For additional details on the configuration of those headers, refer to MVME712M Transition Module Preparation on page 1-14, MVME761 Transition Module Preparation on page 1-25, or to the respective user's manuals for the transition modules (listed in Appendix D, Related Documentation) as necessary. Figure 1-2. MVME2603/2604 Switches, Headers, Connectors, Fuses, LEDs ## **Serial Port 4 Transmit Clock Configuration (J17)** In synchronous serial communications, you can configure Serial Port 4 on the MVME2603/2604 to use the clock signals provided by the TxC signal line. Header J17 configures port 4 to either drive or receive TxC. The factory configuration has port 4 set to receive TxC. To complete the configuration of Serial Port 4, you must set the following configuration headers as well: - □ J16 (Serial Port 4 receive clock configuration) - □ J20 (Serial Port 4 transmit clock receiver buffer control) - □ J15 on the MVME712M transition module or J3 on the MVME761 transition module (Serial Port 4 clock configuration) Figure 1-9 and Figure 1-10 (for the MVME712M) and Figure 1-14 and Figure 1-15 (for the MVME761) diagram the overall jumper settings required on the MVME2603/2604 and transition module for a Serial Port 4 DCE or DTE configuration. For additional details on the configuration of those headers, refer to *MVME712M Transition Module Preparation* on page 1-14, *MVME761 Transition Module Preparation* on page 1-25, or to the respective user's manuals for the transition modules (listed in Appendix D, *Related Documentation*) as necessary. ## Serial Port 4 Transmit Clock Receiver Buffer Control (J20) As described in other sections, a complete configuration of Serial Port 4 requires that you set the following jumper headers on the MVME2603/2604 or the transition module: - □ J16 (Serial Port 4 receive clock configuration) on *MVME712M-compatible* versions of the base board - □ J17 (Serial Port 4 transmit clock configuration) - □ J20 (Serial Port 4 transmit clock receiver buffer control) on *MVME712M-compatible* versions of the base board - □ J15 on the MVME712M transition module or J3 on the MVME761 (Serial Port 4 clock configuration) A transmit clock receiver buffer (controlled by header J20) is associated with Serial Port 4. Installing a jumper on J20 enables the buffer. Removing the jumper disables the buffer. The factory configuration has the Serial Port 4 buffer enabled. J20 remains open on MVME761-compatible versions. On MVME712M-compatible versions, J20 is set in tandem with J17 to configure the Serial Port 4 transmit clock. If one deviates from the factory configuration, so must the other. Figure 1-9 and Figure 1-10 (for the MVME712M) and Figure 1-14 and Figure 1-15 (for the MVME761) diagram the overall jumper settings required on the MVME2603/2604 and transition module for a Serial Port 4 DCE or DTE configuration. For additional details on the configuration of those headers, refer to *MVME712M Transition Module Preparation* on page 1-14, *MVME761 Transition Module Preparation* on page 1-25, or to the respective user's manuals for the transition modules (listed in Appendix D, *Related Documentation*) as necessary. ## **Serial Port 3 Transmit Clock Configuration (J18)** In synchronous serial communications using the MVME761 transition module, you can configure Serial Port 3 on the MVME2603/2604 to use the clock signals provided by the TxC signal line. On *MVME761-compatible* versions of the base board, header J18 configures port 3 to either drive or receive TxC. The factory configuration has port 3 set to receive TxC. J18 remains open on MVME712M-compatible versions. To complete the configuration of Serial Port 3, you must set J2 on the MVME761 transition module (Serial Port 3 clock configuration) as well. Figure 1-7 and Figure 1-8 (for the MVME712M) and Figure 1-14 and Figure 1-15 (for the MVME761) diagram the overall jumper settings required on the MVME2603/2604 and transition module for a Serial Port 3 DCE or DTE configuration. For additional details on the configuration of the MVME761 headers, refer to *MVME761 Transition Module Preparation* on page 1-25 or to the user's manual for the module (listed in Appendix D, *Related Documentation*). # **System Controller Selection (J22)** The MVME2603/2604 is factory-configured as a VMEbus system controller by jumper header J22. If you select the "automatic" system controller function by placing a jumper on J22 pins 2 and 3, the MVME2603/2604 determines whether it is the system controller by its position on the bus. If the board is in the first slot from the left, it configures itself as the system controller. If the MVME2603/2604 is not to be system controller under any circumstances, place the jumper on J22 pins 1 and 2. When the board is functioning as system controller, the SCON LED is turned on. #### **Remote Status and Control** The MVME2603/2604 front panel LEDs and switches are mounted on a removable mezzanine board. Removing the LED mezzanine makes the mezzanine connector (J1, a keyed double-row 14-pin connector) available for service as a remote status and control connector. In this application, J1 can be connected to a user-supplied external cable to carry the Reset and Abort signals and the LED lines to a control panel located apart from the MVME2603/2604. Maximum cable length is 15 feet. Table 4-1 in Chapter 4, *Connector Pin Assignments* lists the pin numbers and signal mnemonics for J1. # **MVME712M Transition Module Preparation** The MVME712M transition module (Figure 1-3) and P2 adapter board are used in conjunction with the MVME2603/2604 base board. The features of the MVME712M include: - □ A parallel printer port - ☐ An Ethernet interface supporting AUI connections - □ One synchronous/asynchronous, and three asynchronous only, EIA-232-D multiprotocol serial ports - An SCSI interface (via P2 adapter) for connection to both internal and external devices - Socket-mounted SCSI terminating resistors for end-of-cable or middle-of-cable configurations - Provision for modem connection - □ Green LED for SCSI terminator power; yellow LED for Ethernet transceiver power The features of the P2 adapter board include: □ A 50-pin connector for SCSI cabling to the MVME712M and/or to other SCSI devices - □ Socket-mounted SCSI terminating resistors for end-of-cable or middle-of-cable configurations - ☐ Fused SCSI terminator power developed from the +5VDC present at connector P2 - □ A 64-pin DIN connector to interface the EIA-232-D, parallel, SCSI, and Ethernet signals to the MVME712M Figure 1-3. MVME712M Connector and Header Locations ### **Serial Ports 1-4 DCE/DTE Configuration** Serial ports 1 through 4 are configurable as modems (DCE) for connection to terminals, or as terminals (DTE) for connection to modems. The MVME712M is shipped with the serial ports configured for DTE operation. Serial port DCE/DTE configuration is accomplished by positioning jumpers on one of two headers per port. The following table lists the serial ports with their corresponding jumper headers. **Serial Port Board Panel Connector Jumper** Connector Header Port 1 J7 SERIAL PORT 1/ CONSOLE J1/J11 Port 2 J8 SERIAL PORT 2/TTY J16/J17 Port 3 **J9 SERIAL PORT 3** J13/J14 J10 **SERIAL PORT 4** J18/J19 Port 4 Table 1-2. MVME712M Port/Jumper Correspondence The next six figures illustrate the MVME2603/2604 base board and MVME712M transition module with the interconnections and jumper settings for DCE/DTE configuration on each serial port. ### **Serial Port 4 Clock Configuration** Port 4 can be configured via J15 (Figure 1-4)to use the TrxC4 and RtxC4 signal lines. Part of the configuration is done with headers J16, J17, and J20 on the MVME2603/2604 (Figure 1-9 and Figure 1-10). Figure 1-4. J15 Clock Line Configuration Figure 1-5. MVME712M Serial Port 1 DCE/DTE Configuration Figure 1-6. MVME712M Serial Port 2 DCE/DTE Configuration Figure 1-7. MVME712M Serial Port 3 DCE Configuration 11551.00 9609 (6-8) Figure 1-8. MVME712M Serial Port 3 DTE Configuration Figure 1-9. MVME712M Serial Port 4 DCE Configuration Figure 1-10. MVME712M Serial Port 4 DTE Configuration ### **P2 Adapter Preparation** Preparation of the P2 adapter for the MVME712M consists of removing or installing the SCSI terminating resistors. Figure 1-11 illustrates the location of the resistors, fuse, and connectors. For further information on the preparation of the transition module and the P2 adapter, refer to the user's manual for the MVME712M (listed in Appendix D, *Related Documentation*) as necessary. Figure 1-11. MVME712M P2 Adapter Component Placement # **MVME761 Transition Module Preparation** The MVME761 transition module (Figure 1-12) and P2 adapter board are used in conjunction with the MVME2603/2604 base board. The features of the MVME761 include: - □ A parallel printer port (IEEE 1284-I compliant) - □ An Ethernet interface supporting 10BaseT/100BaseTX connections - □ Two EIA-232-D asynchronous serial ports (identified as COM1 and COM2 on the front panel) - □ Two synchronous serial ports (SERIAL 3 and SERIAL 4 on the front panel), configurable for EIA-232-D, EIA-530, V.35, or X.21 protocols - □ Two 60-pin Serial Interface Module (SIM) connectors, used on configuring serial ports 3 and 4 The features of the P2 adapter board for the MVME761 include: - □ A 50-pin connector for SCSI cabling to SCSI devices - □ Jumper-selectable SCSI terminating resistors - ☐ Fused SCSI terminator power developed from the +5V DC present at connector P2 - □ A 64-pin 3M connector to the MVME761 Figure 1-12. MVME761 Connector and Header Locations ### Serial Ports 1 and 2 On MVME761-compatible models of the MVME2603/2604 base board, the asynchronous serial ports (Serial Ports 1 and 2) are configured permanently as data circuit-terminating equipment (DCE). The port configuration is illustrated in Figure 1-13 on page 1-29. ### Configuration of Serial Ports 3 and 4 The synchronous serial ports, Serial Port 3 and Serial Port 4, are configurable through a combination of serial interface module (SIM) selection and jumper settings. The following table lists the SIM connectors and jumper headers corresponding to each of the synchronous serial ports. | Synchronous<br>Port | Board<br>Connector | SIM<br>Connector | Jumper<br>Header | |---------------------|--------------------|------------------|------------------| | Port 3 | Ј7 | J1 | J2 | | Port 4 | Ј8 | J12 | J3 | Port 3 is routed to board connector J7. Port 4 is available at board connector J8. Eight serial interface modules are available: - □ EIA-232-D (DCE and DTE) - □ EIA-530 (DCE and DTE) - □ V.35 (DCE and DTE) - □ X.21 (DCE and DTE) You can configure Serial Ports 3 and 4 for any of the above serial protocols by installing the appropriate serial interface module and setting the corresponding jumper. SIMs can be ordered separately as required. Headers J2 and J3 are used to configure Serial Port 3 and Serial Port 4, respectively, in tandem with SIM selection. With the jumper in position 1-2, the port is configured as a DTE. With the jumper in position 2-3, the port is configured as a DCE. The jumper setting of the port should match the configuration of the corresponding SIM module. When installing the SIM modules, note that the headers are keyed for proper orientation. For further information on the preparation of the transition module, refer to the user's manual for the MVME761 (listed in Appendix D, *Related Documentation*) as necessary. The next three figures illustrate the MVME2603/2604 base board and MVME761 transition module with the interconnections and jumper settings for DCE/DTE configuration on each serial port. Figure 1-13. MVME761 Serial Ports 1 and 2 (DCE Only) Figure 1-14. MVME761 Serial Ports 3 and 4 DCE Configuration Figure 1-15. MVME761 Serial Ports 3 and 4 DTE Configuration ### P2 Adapter Preparation (Three-Row) The P2 adapter for the MVME761 transition module routes the synchronous and asynchronous serial, parallel, and Ethernet signals to the MVME761. The P2 adapter also has a 50-pin female connector (J2) that carries 8-bit SCSI signals from the MVME2603/2604. To run SCSI devices, you may install an additional transition module that is equipped with a SCSI port, such as the MVME712B. Preparation of the P2 adapter for the MVME761 consists of installing a jumper on header J1 to enable the SCSI terminating resistors if necessary. Figure 1-16 illustrates the location of the jumper header, resistors, fuse, and connectors. For further information on the preparation of the transition module and the P2 adapter, refer to the user's manual for the MVME761 (listed in Appendix D, *Related Documentation*) as necessary. 1933 9610 Figure 1-16. MVME761 P2 Adapter (Three-Row) Component Placement ### P2 Adapter Preparation (Five-Row) The MVME761 transition module uses a five-row P2 adapter to transfer the synchronous and asynchronous serial, parallel, and Ethernet signals to and from the MVME2600 series VME module. The P2 adapter has a 68-pin female connector (J1) that carries 16-bit SCSI signals from the MVME2600. (To run SCSI devices, you may install an optional front panel extension, MVME761EXT, next to the MVME761. The panel extension supplies both 8- and 16-bit SCSI.) The P2 adapter for the MVME761 also supports PMC I/O via connectors J3 and J4. Preparation of the P2 adapter for the MVME761 consists of installing a jumper on header J5 to enable the SCSI terminating resistors if necessary. Figure 1-17 illustrates the location of the jumper header and connectors. For further information on the preparation of the transition module and the P2 adapter, refer to the user's manual for the MVME761 (listed in Appendix D, *Related Documentation*) as necessary. Figure 1-17. MVME761 P2 Adapter (Five-Row) Component Placement ### Hardware Installation The following sections discuss the placement of mezzanine cards on the MVME2603/2604 base board, the installation of the complete MVME2603/2604 VME module assembly and transition module into a VME chassis, and the system considerations relevant to the installation. Before installing the MVME2603/2604, ensure that the serial ports and all header jumpers are configured as desired. In most cases, the mezzanine cards—the RAM200 ECC DRAM module, the optional PCI mezzanine (if applicable), and the optional carrier board for additional PCI expansion (if applicable)—are already in place on the MVME2603/2604. The user-configurable jumpers are accessible with the mezzanines installed. Should it be necessary to install mezzanines on the base board, refer to the following sections for a brief description of the installation procedure. Use ESD Wrist Strap Motorola strongly recommends that you use an antistatic wrist strap and a conductive foam pad when installing or upgrading a system. Electronic components, such as disk drives, computer boards, and memory modules, can be extremely sensitive to electrostatic discharge (ESD). After removing the component from its protective wrapper or from the system, place the component flat on a grounded, static-free surface (and, in the case of a board, component side up). Do not slide the component over any surface If an ESD station is not available, you can avoid damage resulting from ESD by wearing an antistatic wrist strap (available at electronics stores) that is attached to an active electrical ground. Note that a system chassis may not be grounded if it is unplugged. ### **RAM200 Memory Mezzanine Installation** The RAM200 DRAM mezzanine mounts on top of the MVME2603/2604 base board. To upgrade or install a RAM200 mezzanine, refer to Figure 1-18 and proceed as follows: - 1. Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground throughout the procedure. - Perform an operating system shutdown. Turn the AC or DC power off and remove the AC cord or DC power lines from the system. Remove chassis or system cover(s) as necessary for access to the VME modules. Inserting or removing modules with power applied may result in damage to module components. Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting. 3. Carefully remove the MVME2603/2604 from its VMEbus card slot and lay it flat, with connectors P1 and P2 facing you. Avoid touching areas of integrated circuitry; static discharge can damage these circuits. Place the RAM200 mezzanine module on top of the base board. Connector J9 on the underside of the RAM200 should connect smoothly with the corresponding connector J7 on the MVME2603/2604. ..... (= -, ### Figure 1-18. RAM200 Placement on MVME2603/2604 - 5. Insert the four short Phillips screws through the holes at the corners of the RAM200, into the standoffs on the MVME2603/2604. Tighten the screws. - 6. Reinstall the MVME2603/2604 assembly in its proper card slot. Be sure the module is well seated in the backplane connectors. Do not damage or bend connector pins. - 7. Replace the chassis or system cover(s), reconnect the system to the AC or DC power source, and turn the equipment power on. ### **PMC Module Installation** PCI mezzanine card (PMC) modules mount beside the RAM200 mezzanine on top of the MVME2603/2604 base board. To install a PMC module, refer to Figure 1-19 and proceed as follows: - 1. Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground throughout the procedure. - Perform an operating system shutdown. Turn the AC or DC power off and remove the AC cord or DC power lines from the system. Remove chassis or system cover(s) as necessary for access to the VME modules. Inserting or removing modules with power applied may result in damage to module components. Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting. 3. Carefully remove the MVME2603/2604 from its VMEbus card slot and lay it flat, with connectors P1 and P2 facing you. Avoid touching areas of integrated circuitry; static discharge can damage these circuits. Figure 1-19. PMC Module Placement on MVME2603/2604 - 5. Slide the edge connector of the PMC module into the front panel opening from behind and place the PMC module on top of the base board. The four connectors on the underside of the PMC module should then connect smoothly with the corresponding connectors (J11/12/13/14) on the MVME2603/2604. - 6. Insert the two short Phillips screws through the holes at the forward corners of the PMC module, into the standoffs on the MVME2603/2604. Tighten the screws. - 7. Reinstall the MVME2603/2604 assembly in its proper card slot. Be sure the module is well seated in the backplane connectors. Do not damage or bend connector pins. - 8. Replace the chassis or system cover(s), reconnect the system to the AC or DC power source, and turn the equipment power on. ### **PMC Carrier Board Installation** PCI mezzanine card (PMC) carrier boards mount above the RAM200 mezzanine and (if installed) PMC module on the MVME2603/2604 base board. To install a PMC carrier board for additional PCI expansion, refer to Figure 1-20 and proceed as follows: - 1. Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground throughout the procedure. - Perform an operating system shutdown. Turn the AC or DC power off and remove the AC cord or DC power lines from the system. Remove chassis or system cover(s) as necessary for access to the VME modules. Inserting or removing modules with power applied may result in damage to module components. Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting. 3. Carefully remove the MVME2603/2604 from its VMEbus card slot and lay it flat, with connectors P1 and P2 facing you. Avoid touching areas of integrated circuitry; static discharge can damage these circuits. 4. If PMC modules are to be installed on the carrier board, install the modules at this point. Figure 1-20. PMC Carrier Board Placement on MVME2603/2604 5. Remove the LED module screw located at the upper front corner of the base board. Install a short (0.394 inch) standoff in its place. - 6. At the other three corners of the base board, install long (0.737 inch) standoffs. - 7. Place the PMC carrier board on top of the base board. The connector on the underside of the carrier board should connect smoothly with the corresponding connector J5 (located between P1 and P2) on the MVME2603/2604. - 8. Insert the four short Phillips screws through the holes at the corners of the carrier board, into the standoffs on the MVME2603/2604. Tighten the screws. - 9. Reinstall the MVME2603/2604 assembly in its proper card slot. Be sure the module is well seated in the backplane connectors. Do not damage or bend connector pins. - 10. Replace the chassis or system cover(s), reconnect the system to the AC or DC power source, and turn the equipment power on. ### MVME2603/2604 VME Module Installation With mezzanine board(s) installed and headers properly configured, proceed as follows to install the MVME2603/2604 in the VME chassis: - 1. Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground throughout the procedure. - Perform an operating system shutdown. Turn the AC or DC power off and remove the AC cord or DC power lines from the system. Remove chassis or system cover(s) as necessary for access to the VME modules. Inserting or removing modules with power applied may result in damage to module components. Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting. - 3. Remove the filler panel from the card slot where you are going to install the MVME2603/2604. - If you intend to use the MVME2603/2604 as system controller, it must occupy the left-most card slot (Slot 1). The system controller must be in Slot 1 to correctly initiate the bus-grant daisy-chain and to ensure proper operation of the IACK daisy-chain driver. - If you do not intend to use the MVME2603/2604 as system controller, it can occupy any unused double-height card slot. - 4. Slide the MVME2603/2604 into the selected card slot. Be sure the module is well seated in the P1 and P2 connectors on the backplane. Do not damage or bend connector pins. Avoid touching areas of integrated circuitry; static discharge can damage these circuits - 5. Secure the MVME2603/2604 in the chassis with the screws provided, making good contact with the transverse mounting rails to minimize RF emissions. - 6. On the chassis backplane, remove the INTERRUPT ACKNOWLEDGE (IACK) and BUS GRANT (BG) jumpers from the header for the card slot occupied by the MVME2603/2604. Note Some VME backplanes (for example, those used in Motorola "Modular Chassis" systems) have an auto-jumpering feature for automatic propagation of the IACK and BG signals. Step 6 does not apply to such backplane designs. - 7. If necessary, install an MVME712M or MVME761 transition module and cable it to the MVME2603/2604 as described in the following sections of this document. - 8. Replace the chassis or system cover(s), cable peripherals to the panel connectors as appropriate, reconnect the system to the AC or DC power source, and turn the equipment power on. ### **MVME712M Transition Module Installation** This section applies to MVME712M-compatible models of the MVME2603/2604 VME module. With the MVME2603/2604 installed, refer to Figure 1-21 and proceed as follows to install an MVME712M transition module: - 1. Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground throughout the procedure. - Perform an operating system shutdown. Turn the AC or DC power off and remove the AC cord or DC power lines from the system. Remove chassis or system cover(s) as necessary for access to the VME modules. The MVME2600, MVME712-compatible models will be damaged if mistakenly connected to the MVME761 transition modules instead of the correct MVME712 family of boards. Note In models of the MVME2603/2604 that are configured for MVME712M I/O mode, the pin assignments of VMEbus connector P2 are fully compatible with other transition modules of the MVME712 series. Inserting or removing modules with power applied may result in damage to module components. Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting. - 3. Remove the filler panel(s) from the appropriate card slot(s) at the front or rear of the chassis. (You may need to shift other modules in the chassis to allow space for the MVME712M, which has a double-wide front panel.) - 4. Attach the P2 adapter board to the P2 backplane connector at the slot occupied by the MVME2603/2604 VME module. - 5. Route the 64-conductor cable furnished with the MVME712M from J2 on the P2 adapter board to J2 on the transition module. Be sure to orient cable pin 1 with connector pin 1. Avoid touching areas of integrated circuitry; static discharge can damage these circuits - 6. Secure the MVME712M in the chassis with the screws provided, making good contact with the transverse mounting rails to minimize RF emissions. - 7. Referring to the user's manual for the MVME712M (listed in Appendix D, *Related Documentation*), route the 50-conductor cable to the internal or external SCSI devices as appropriate to your system configuration. Be sure to orient cable pin 1 with connector pin 1. # Note The SCSI cabling can be configured in a number of ways to accommodate various device and system configurations. Figure 1-21 shows a possible configuration for use with internal SCSI devices. For more detailed information on installing the P2 adapter board and the MVME712M transition module, refer to the user's manual (listed in Appendix D, *Related Documentation*). 8. Replace the chassis or system cover(s), making sure no cables are pinched. Cable the peripherals to the panel connectors, reconnect the system to the AC or DC power source, and turn the equipment power on. **Note** Not all peripheral cables are provided with the MVME712M; you may need to fabricate or purchase certain cables. (To minimize radiation, Motorola recommends shielded cable for peripheral connections where possible.) Figure 1-21. MVME712M/MVME2603/2604 Cable Connections ### **MVME761 Transition Module Installation** This section applies to MVME761-compatible models of the MVME2603/2604 VME module. With the MVME2603/2604 installed, refer to Figure 1-22 and proceed as follows to install an MVME761 transition module: - 1. Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground throughout the procedure. - Perform an operating system shutdown. Turn the AC or DC power off and remove the AC cord or DC power lines from the system. Remove chassis or system cover(s) as necessary for access to the VME modules. The MVME2600, MVME761-compatible models will be damaged if mistakenly connected to the MVME712 family of boards instead of the correct MVME761 transition modules. Note In MVME761-compatible models, certain signals are multiplexed through P2 for additional I/O capacity. Refer to *P2 Signal Multiplexing* on page 3-15 for details. Inserting or removing modules with power applied may result in damage to module components. Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting. 3. Remove the filler panel(s) from the appropriate card slot(s) at the front or rear of the chassis. (You may need to shift other modules in the chassis to allow space for the cabling to the MVME761.) 4. Attach the P2 adapter board to the P2 backplane connector at the slot occupied by the MVME2603/2604 VME module. 11635.00 9610 ### Figure 1-22. MVME761/MVME2603/2604 Cable Connections 5. Route the 64-conductor cable furnished with the MVME761 from J3 on the P2 adapter board to P2 on the transition module. Be sure to orient cable pin 1 with connector pin 1. Avoid touching areas of integrated circuitry; static discharge can damage these circuits 6. Secure the MVME761 in the chassis with the screws provided, making good contact with the transverse mounting rails to minimize RF emissions. # Note The cabling can be configured in a number of ways to accommodate various device and system configurations. Figure 1-22 shows one possible configuration. For more detailed information on installing the P2 adapter board and the MVME761 transition module, refer to the user's manual (listed in Appendix D, *Related Documentation*). 7. Replace the chassis or system cover(s), making sure no cables are pinched. Cable the peripherals to the panel connectors, reconnect the system to the AC or DC power source, and turn the equipment power on. **Note** Not all peripheral cables are provided with the MVME761; you may need to fabricate or purchase certain cables. (To minimize radiation, Motorola recommends shielded cable for peripheral connections where possible.) ## **System Considerations** The MVME2603/2604 draws power from VMEbus backplane connectors P1 and P2. P2 is also used for the upper 16 bits of data in 32-bit transfers, and for the upper eight address lines in extended addressing mode. The MVME2603/2604 may not function properly without its main board connected to VMEbus backplane connectors P1 and P2. Whether the MVME2603/2604 operates as a VMEbus master or as a VMEbus slave, it is configured for 32 bits of address and 32 bits of data (A32/D32). However, it handles A16 or A24 devices in the address ranges indicated in Chapter 2, *Operating Instructions*. D8 and/or D16 devices in the system must be handled by the PowerPC processor software. Refer to the memory maps in Chapter 2, *Operating Instructions*. The MVME2603/2604 contains shared onboard DRAM (and, optionally, secondary cache memory) whose base address is software-selectable. Both the onboard processor and offboard VMEbus devices see this local DRAM at base physical address \$00000000, as programmed by the firmware. This may be changed via software to any other base address. Refer to the MVME2600 Series Single Board Computer Programmer's Reference Guide, listed in Appendix D, Related Documentation, for more information. If the MVME2603/2604 tries to access offboard resources in a nonexistent location and is not system controller, and if the system does not have a global bus timeout, the MVME2603/2604 waits forever for the VMEbus cycle to complete. This will cause the system to lock up. There is only one situation in which the system might lack this global bus timeout: when the MVME2603/2604 is not the system controller and there is no global bus timeout elsewhere in the system. Multiple MVME2603/2604s may be installed in a single VME chassis. In general, hardware multiprocessor features are supported. Other MPUs on the VMEbus can interrupt, disable, communicate with, and determine the operational status of the processor(s). One register of the GCSR (global control/status register) set includes four bits that function as location monitors to allow one MVME2603/2604 processor to broadcast a signal to any other MVME2603/2604 processors. All eight registers are accessible from any local processor as well as from the VMEbus. The MVME2603/2604 VME module draws +5V DC, +12V DC, and -12V DC power from the VMEbus backplane through connectors P1 and P2. The 3.3V DC and the processor core voltage power is supplied by the on-board +5V DC. ### MVME2603/2604 VME Module The MVME2603/2604 VME module furnishes +12V DC and (in MVME761 I/O mode) –12V DC power to the transition module through polyswitches (resettable fuses) R34 and R28 respectively. These voltage sources power the serial port drivers and any LAN transceivers connected to the transition module. Fused +5V DC power is supplied to the base board's keyboard and mouse connectors through polyswitch R30 and to the 14-pin combined LED-mezzanine/remote-reset connector, J1. The FUS LED (DS5) on the MVME2603/2604 front panel illuminates when all three voltages are available. In MVME712M I/O mode, the MVME2603/2604 supplies SCSI terminator power through a 1A fuse (F1) located on the P2 adapter board. If the fuse is blown, the SCSI device(s) may function erratically or not at all. With the P2 adapter board cabled to a transition module and with an SCSI bus connected to the transition module, the green SCSI LED on the module illuminates when SCSI terminator power is available. If the SCSI LED on the transition module flickers during SCSI bus operation, check fuse F1 on the P2 adapter board. ### Note Because any device on the SCSI bus can provide the TERMPWR signal, and because the MVME2603/2604 FUS LED monitors the status of several voltages, the LED does not directly indicate the condition of any single fuse. If the FUS LED flickers or goes out, check all the fuses (polyswitches). In MVME761 I/O mode, the MVME2603/2604 supplies SCSI terminator power through a polyswitch (resettable fuse) located on the P2 adapter board. The MVME2603/2604 base board supplies a SPEAKER\_OUT signal to the 14-pin combined LED-mezzanine/remote-reset connector, J1. When J1 is used as a remote reset connector with the LED mezzanine removed, the SPEAKER\_OUT signal can be cabled to an external speaker. For the pin assignments of J1, refer to Table 4-1 on page 4-3. On the MVME2603/2604 base board, the standard serial console port (COM1) serves as the PPCBug debugger console port. The firmware console should be set up as follows: - □ Eight bits per character - One stop bit per character - □ Parity disabled (no parity) - □ Baud rate of 9600 baud 9600 baud is the power-up default for serial ports on MVME2603/2604 boards. After power-up you can reconfigure the baud rate if you wish, using the PPCBug **PF** (Port Format) command via the command line interface. Whatever the baud rate, some type of hardware handshaking — either XON/OFF or via the RTS/CTS line — is desirable if the system supports it. # Introduction This chapter supplies information for use of the MVME2603/2604 family of Single Board Computers in a system configuration. Here you will find the power-up procedure and descriptions of the switches and LEDs, memory maps, and software initialization. # **Applying Power** After you have verified that all necessary hardware preparation has been done, that all connections have been made correctly, and that the installation is complete, you can power up the system. The MPU, hardware, and firmware initialization process is performed by the PowerPC PPCBug power-up or system reset. The firmware initializes the devices on the SBC module in preparation for booting the operating system. The firmware is shipped from the factory with an appropriate set of defaults. In most cases there is no need to modify the firmware configuration before you boot the operating system. The following flowchart shows the basic initialization process that takes place during PowerPC system startup. For further information on PPCBug, refer to Chapter 5, *PPCBug*; to Appendix C, *Troubleshooting CPU Boards: Solving Startup Problems*; or to the *PPCBug Firmware Package User's Manual*, listed in Appendix D, *Related Documentation*. 2-1 Figure 2-1. PPCBug System Startup The MVME2603/2604 front panel has ABORT and RESET switches and six LED (light-emitting diode) status indicators (CHS, BFL, CPU, PCI, FUS, SYS). The switches and LEDs are mounted on an LED mezzanine board that plugs into the base board. # **ABORT Switch (S1)** When activated by software, the ABORT switch can generate an interrupt signal from the base board to the processor at a user-programmable level. The interrupt is normally used to abort program execution and return control to the debugger firmware located in the MVME2603/2604 ROM and Flash memory. The interrupt signal reaches the processor module via ISA bus interrupt line IRQ8\*. The signal is also available at pin PB7 of the Z8536 CIO device, which handles various status signals, serial I/O lines, and counters. The interrupter connected to the ABORT switch is an edge-sensitive circuit, filtered to remove switch bounce. # **RESET Switch (S2)** The RESET switch resets all onboard devices; it also drives a SYSRESET\* signal if the MVME2603/2604 is the system controller. The Universe ASIC includes both a global and a local reset driver. When the Universe operates as the VMEbus system controller, the reset driver provides a global system reset by asserting the VMEbus signal SYSRESET\*. A SYSRESET\* signal may be generated by the RESET switch, a power-up reset, a watchdog timeout, or by a control bit in the Miscellaneous Control Register (MISC\_CTL) in the Universe ASIC. SYSRESET\* remains asserted for at least 200 ms, as required by the VMEbus specification. Similarly, the Universe ASIC supplies an input signal and a control bit to initiate a local reset operation. By setting a control bit, software can maintain a board in a reset state, disabling a faulty board from participating in normal system operation. The local reset driver is enabled even when the Universe ASIC is not system controller. Local resets may be generated by the RESET switch, a power-up reset, a watchdog timeout, a VMEbus SYSRESET\*, or a control bit in the MISC\_CTL register. # Front Panel Indicators (DS1 - DS6) There are six LEDs on the MVME2603/2604 front panel: CHS, BFL, CPU, PCI, FUS, and SYS. - □ CHS (DS1, yellow). Checkstop; driven by the MPC603/604 status lines on the MVME2603/2604. Lights when a halt condition from the processor is detected. - □ BFL (DS2, yellow). Board Failure; lights when the BRDFAIL\* signal line is active. - □ CPU (DS3, green). CPU activity; lights when the DBB\* (Data Bus Busy) signal line on the processor bus is active. - □ PCI (DS4, green). PCI activity; lights when the IRDY\* (Initiator Ready) signal line on the PCI bus is active. This indicates that the PCI mezzanine (if installed) is active. - □ FUS (DS5, green). Fuse OK; lights when +5V DC, +12V DC, and −12V DC power is available from the base board to the transition module and remote devices. # **Note** Because the FUS LED monitors the status of several voltages on the MVME2603/2604, it does not directly indicate the condition of any single fuse. If the LED flickers or goes out, check all the fuses (polyswitches). □ SYS (DS6, green). System Controller; lights when the Universe ASIC in the MVME2603/2604 is the VMEbus system controller. # **Memory Maps** There are three points of view for memory maps: - ☐ The mapping of all resources as viewed by the processor (MPU bus memory map) - ☐ The mapping of onboard resources as viewed by PCI local bus masters (PCI bus memory map) - ☐ The mapping of onboard resources as viewed by VMEbus masters (VMEbus memory map) The following sections give a general description of the MVME2603/2604 memory organization from the above three points of view. Detailed memory maps can be found in the MVME2600 Series Single Board Computer Programmer's Reference Guide, listed in Appendix D, Related Documentation. # **Processor Memory Map** The processor memory map configuration is under the control of the Raven bridge controller ASIC and the Falcon memory controller chip set. The Raven and Falcon devices adjust system mapping to suit a given application via programmable map decoder registers. At system power-up or reset, a default processor memory map takes over. #### **Default Processor Memory Map** The default processor memory map that is valid at power-up or reset remains in effect until reprogrammed for specific applications. Table 2-1 defines the entire default map (\$00000000 to \$FFFFFFF). Table 2-2 further defines the map for the local I/O devices (accessible through the PCI/ISA I/O Space). Table 2-1. Processor Default View of the Memory Map | Processor Address | | Size | Definition | Notes | |-------------------|----------|--------------------|-------------------------------|-------| | Start | End | | | | | 00000000 | 7FFFFFF | 2GB | Not Mapped | | | 80000000 | 8001FFFF | 128KB | PCI/ISA I/O Space | 1 | | 80020000 | FEF7FFFF | 2GB-16MB-<br>640KB | Not Mapped | | | FEF80000 | FEF8FFFF | 64KB | Falcon Registers | | | FEF90000 | FEFEFFFF | 384KB | Not Mapped | | | FEFF0000 | FEFFFFF | 64KB | Raven Registers | | | FF000000 | FFEFFFF | 15MB | Not Mapped | | | FFF00000 | FFFFFFF | 1MB | ROM/Flash Bank A or<br>Bank B | 2 | #### **Notes** - 1. Default map for PCI/ISA I/O space. Allows software to determine whether the system is MPC105-based or Falcon/Raven-based by examining either the PHB Device ID or the CPU Type register. - 2. The first 1MB of ROM/Flash bank A (soldered 4MB or 8MB ROM/Flash) appears in this range after a reset if the **rom\_b\_rv** control bit in the Falcon's ROM B Base/Size register is cleared. If the **rom\_b\_rv** control bit is set, this address range maps to ROM/Flash bank B (socketed 1MB ROM/Flash). For detailed processor memory maps, including suggested CHRP- and PREP-compatible memory maps, refer to the *MVME2600 Series Single Board Computer Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*. # **PCI Local Bus Memory Map** The PCI memory map is controlled by the Raven MPU/PCI bus bridge controller ASIC and by the Universe PCI/VME bus bridge ASIC. The Raven and Universe devices adjust system mapping to suit a given application via programmable map decoder registers. No default PCI memory map exists. Resetting the system turns the PCI map decoders off, and they must be reprogrammed in software for the intended application. For detailed PCI memory maps, including suggested CHRP- and PREP-compatible memory maps, refer to the *MVME2600 Series Single Board Computer Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*. # **VMEbus Memory Map** The VMEbus is programmable. Like other parts of the MVME2603/2604 memory map, the mapping of local resources as viewed by VMEbus masters varies among applications. The Universe PCI/VME bus bridge ASIC includes a user-programmable map decoder for the VMEbus-to-local-bus interface. The address translation capabilities of the Universe enable the processor to access any range of addresses on the VMEbus. Recommendations for VMEbus mapping, including suggested CHRP- and PREP-compatible memory maps, can be found in the *MVME2600 Series Single Board Computer Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*. Figure 2-2 on page 2-9 shows the overall mapping approach from the standpoint of a VMEbus master. # **Programming Considerations** Good programming practice dictates that only one MPU at a time have control of the MVME2603/2604 control registers. Of particular note are: - □ Registers that modify the address map - □ Registers that require two cycles to access - □ VMEbus interrupt request registers NOTES: 1. Programmable mapping done by Raven ASIC. Programmable mapping performed via PCI Slave images in Universe ASIC. Programmable mapping performed via Special Slave image (SLSI) in Universe ASIC. 11553.00 9609 Figure 2-2. VMEbus Master Mapping #### **PCI** Arbitration There are seven potential PCI bus masters on the MVME2603/2604 single board computer: - □ Raven ASIC (MPU/PCI bus bridge controller) - □ Winbond W83C553 PIB (PCI/ISA bus bridge controller) - □ DECchip 21140 Ethernet controller - □ SYM53C825A SCSI controller - □ Universe ASIC (PCI/VME bus bridge controller) - □ PMC Slot 1 (PCI mezzanine card) - □ PMC Slot 2 (PCI expansion) The Winbond W83C553 PIB device supplies the PCI arbitration support for these seven types of devices. The PIB supports flexible arbitration modes of fixed priority, rotating priority, and mixed priority, as appropriate in a given application. Details on PCI arbitration can be found in the MVME2600 Series Single Board Computer Programmer's Reference Guide, listed in Appendix D, Related Documentation. The arbitration assignments for the MVME2603/2604 are shown in the following table. Table 2-2. PCI Arbitration Assignments | PCI Bus Request | PCI Master(s) | |-----------------|------------------------| | PIB (Internal) | PIB | | CPU | Secondary Ethernet | | | Secondary SCSI | | | Raven ASIC | | Request 0 | PMC Slot 2 (PCIX) | | Request 1 | PMC Slot 1 | | Request 2 | Ethernet | | Request 3 | SCSI | | Request 4 | VMEbus (Universe ASIC) | # **Interrupt Handling** The Raven ASIC, which controls PHB (PCI Host Bridge) MPU/local bus interface functions on the MVME2603/2604, performs interrupt handling as well. Sources of interrupts may be any of the following: - ☐ The Raven ASIC itself (timer interrupts or transfer error interrupts) - ☐ The processor (processor self-interrupts) - ☐ The Falcon chip set (memory error interrupts) - ☐ The PCI bus (interrupts from PCI devices) - ☐ The ISA bus (interrupts from ISA devices) Figure 2-3 illustrates interrupt architecture on the MVME2603/2604. For details on interrupt handling, refer to the *MVME2600 Series Single Board Computer Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*. 11559.00 9609 Figure 2-3. MVME2603/MVME2604 Interrupt Architecture #### **DMA Channels** The PIB supports seven DMA channels. Channels 0 through 3 support 8-bit DMA devices. Channels 5 through 7 are dedicated to 16-bit DMA devices. The channels are allocated as follows: Table 2-3. IBC DMA Channel Assignments | IBC<br>Priority | IBC<br>Label | Controller | DMA Assignment | | | |-----------------|--------------|------------|-------------------------------------------------|--|--| | 1 | Channel 0 | DMA1 | Serial Port 3 Receiver (Z85230 Port A Rx) | | | | 2 | Channel 1 | | Serial Port 3 Transmitter (Z85230 Port A Tx) | | | | 3 | Channel 2 | | Floppy Drive Controller | | | | 4 | Channel 3 | | Parallel Port | | | | 5 | Channel 4 | DMA2 | Not available — Cascaded from DMA1 | | | | 6 | Channel 5 | | Serial Port 4 Receiver (Z85230 Port B Rx) | | | | 7 | Channel 6 | | Serial Port 4 Transmitter (Z85230 Port B<br>Tx) | | | | 8 | Channel 7 | | Not Used | | | ### **Sources of Reset** The MVME2603/2604 SBC has eight potential sources of reset: - 1. Power-on reset - 2. RESET switch (resets the VMEbus when the MVME2603/2604 is system controller) - 3. Watchdog timer Reset function controlled by the SGS-Thomson MK48T559 timekeeper device (resets the VMEbus when the MVME2603/2604 is system controller) - 4. ALT\_RST\* function controlled by the Port 92 register in the PIB (resets the VMEbus when the MVME2603/2604 is system controller) - 5. PCI/ISA I/O Reset function controlled by the Clock Divisor register in the PIB - 6. The VMEbus SYSRESET\* signal - VMEbus Reset sources from the Universe ASIC (PCI/VME bus bridge controller): the System Software reset and Local Software Reset. The following table shows which devices are affected by the various types of resets. For details on using resets, refer to the MVME2600 Series Single Board Computer Programmer's Reference Guide, listed in Appendix D, Related Documentation. Table 2-4. Classes of Reset and Effectiveness | Device Affected | Processor | Raven | Falcon | PCI | ISA | VMEbus | |------------------------|-----------|-------|-------------|---------|---------|--------------------------| | Reset Source | | ASIC | Chip<br>Set | Devices | Devices | (as system<br>controller | | Power-On reset | V | V | V | V | V | V | | Reset switch | V | √ | <b>V</b> | V | V | √ | | Watchdog reset | V | √ | <b>√</b> | V | √ | √ | | VME<br>SYSRESET*signal | √ | √ | √ | √ | √ | √ | | VME System SW reset | V | √ | <b>√</b> | V | √ | <b>√</b> | | VME Local SW reset | V | √ | <b>√</b> | V | √ | | | Hot reset (Port 92) | V | √ | <b>√</b> | V | √ | | | PCI/ISA reset | | | | √ | √ | | #### **Endian Issues** The MVME2603/2604 supports both little-endian (for example, Windows NT) and big-endian (for example, AIX) software. The PowerPC processor and the VMEbus are inherently big-endian, while the PCI bus is inherently little-endian. The following sections summarize how the MVME2603/2604 handles software and hardware differences in big- and little-endian operations. For further details on endian considerations, refer to the MVME2600 Series Single Board Computer Programmer's Reference Guide, listed in Appendix D, Related Documentation. #### **Processor/Memory Domain** The MPC603/604 processor can operate in both big-endian and little-endian mode. However, it always treats the external processor/memory bus as big-endian by performing *address* rearrangement and reordering when running in little-endian mode. The MPC registers in the Raven MPU/PCI bus bridge controller ASIC and the Falcon memory controller chip set, as well as DRAM, ROM/Flash, and system registers, always appear as big-endian. #### **Role of the Raven ASIC** Because the PCI bus is little-endian, the Raven performs byte swapping in both directions (from PCI to memory and from the processor to PCI) to maintain address invariance while programmed to operate in big-endian mode with the processor and the memory subsystem. In little-endian mode, the Raven *reverse-rearranges* the address for PCI-bound accesses and *rearranges* the address for memory-bound accesses (from PCI). In this case, no byte swapping is done. #### **PCI Domain** The PCI bus is inherently little-endian. All devices connected directly to the PCI bus operate in little-endian mode, regardless of the mode of operation in the processor's domain. #### **PCI** and **SCSI** SCSI is byte-stream-oriented; the byte having the lowest address in memory is the first one to be transferred regardless of the endian mode. Since the Raven ASIC maintains address invariance in both little-endian and big-endian modes, no endian issues should arise for SCSI data. Big-endian software must still take the byte-swapping effect into account when accessing the registers of the PCI/SCSI device, however. #### **PCI** and Ethernet Ethernet is also byte-stream-oriented; the byte having the lowest address in memory is the first one to be transferred regardless of the endian mode. Since the Raven maintains address invariance in both little-endian and big-endian mode, no endian issues should arise for Ethernet data. Big-endian software must still take the byte-swapping effect into account when accessing the registers of the PCI/Ethernet device, however. #### **Role of the Universe ASIC** Because the PCI bus is little-endian while the VMEbus is big-endian, the Universe PCI/VME bus bridge ASIC performs byte swapping in both directions (from PCI to VMEbus and from VMEbus to PCI) to maintain address invariance, regardless of the mode of operation in the processor's domain. #### **VMEbus Domain** The VMEbus is inherently big-endian. All devices connected directly to the VMEbus must operate in big-endian mode, regardless of the mode of operation in the processor's domain. In big-endian mode, byte-swapping is performed first by the Universe ASIC and then by the Raven. The result is transparent to big-endian software (a desirable effect). In little-endian mode, however, software must take the byte-swapping effect of the Universe ASIC and the address *reverse-rearranging* effect of the Raven into account. # Introduction This chapter describes the MVME2603/2604 single board computer on a block diagram level. The *General Description* provides an overview of the MVME2603/2604, followed by a detailed description of several blocks of circuitry. Figure 3-1 shows a block diagram of the overall board architecture. Detailed descriptions of other MVME2603/2604 blocks, including programmable registers in the ASICs and peripheral chips, can be found in the *Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*. Refer to it for a functional description of the MVME2603/2604 in greater depth. # **Features** The following table summarizes the features of the MVME2603/2604 single board computers. Table 3-1. MVME2603/2604 Features | Feature | Description | |-----------------|----------------------------------------------------------------------------------------------------------------| | Microprocessor | MPC603 PowerPC processor (MVME2603-n1n1 models) | | | MPC604 PowerPC processor (MVME2604-n1n1 models) | | ECC DRAM | 16MB-256MB on RAM200 module | | L2 cache memory | (Optional) 256KB on base board | | Flash Memory | Two 32-pin PLCC sockets (1MB 16-bit Flash) on base board; two banks (4MB or 8MB 64-bit Flash) on RAM200 module | | Real-time clock | 8KB NVRAM with RTC and battery backup (SGS-Thomson M48T59/T559) | | Switches | RESET and ABORT | | Status LEDs | Six: CHS, BFL, CPU, PCI, FUS, and SYS | 3-1 Table 3-1. MVME2603/2604 Features (Continued) | Feature | Description | |--------------------------|-----------------------------------------------------------------------------------------------------------------------| | Tick timers | Four programmable 16-bit timers (one in S82378ZB ISA bridge; three in Z8536 CIO device) | | Watchdog timer | Provided in SGS-Thomson M48T59 | | Interrupts | Software interrupt handling via Raven (PCI-MPU bridge) and Winbond (PCI-ISA bridge) controllers | | VME I/O | VMEbus P2 connector | | Serial I/O | MVME712M-compatible models: 3 async ports, 1 sync/async port via P2 and transition module | | | MVME761-compatible models: 2 async ports, 2 sync/async ports via P2 and transition module | | Parallel I/O | MVME712M-compatible models: Centronics parallel port (PC87308 SIO) via P2 and transition module | | | MVME761-compatible models: IEEE 1284 bidirectional parallel port (PC87308 SIO) via P2 and transition module | | SCSI I/O | MVME712M-compatible models: 8-bit/16-bit single-ended fast SCSI-2 interface (SYM53C825A) via P2 and transition module | | | MVME761-compatible models: 8-bit/16-bit single-ended fast SCSI-2 interface (SYM53C825A) via P2 | | Ethernet I/O | MVME712M-compatible models: AUI connections via P2 and transition module | | | MVME761-compatible models: 10BaseT/100BaseTX connections via P2 and transition module | | PCI interface | One IEEE P1386.1 PCI Mezzanine Card (PMC) slot; one 114-pin Mictor connector for additional PMC carrier board | | Keyboard/mouse interface | Support for keyboard and mouse input (PC87308 SIO) via front panel | | Floppy disk controller | Support for floppy disk drive (PC87308 SIO) via front panel connector | Table 3-1. MVME2603/2604 Features (Continued) # **General Description** The MVME2603/2604 is a VME module single board computer equipped with a PowerPC Series microprocessor. The MVME2603 is equipped with a PowerPC 603 microprocessor; the MVME2604 has a PowerPC 604. 256KB L2 cache (level 2 secondary cache memory) is available as an option on all versions. As shown in the *Features* section, The MVME2603/2604 offers many standard features desirable in a computer system—such as synchronous and asynchronous serial ports, parallel port, boot ROM and DRAM, SCSI, Ethernet, support for an external disk drive, and keyboard and mouse support—in a single-slot VME package. Its flexible mezzanine architecture allows relatively easy upgrades in memory and functionality. A key feature of the MVME2603/2604 family is the PCI (Peripheral Component Interconnect) bus. In addition to the on-board local bus peripherals, the PCI bus supports an industry-standard mezzanine interface, IEEE P1386.1 PMC (PCI Mezzanine Card). PMC modules offer a variety of possibilities for I/O expansion through FDDI (Fiber Distributed Data Interface), ATM (Asynchronous Transfer Mode), graphics, Ethernet, or SCSI ports. The base board supports PMC front panel I/O. There is also provision for additional expansion via a PMC carrier board. # **Block Diagram** Figure 3-1 is a block diagram of the MVME2603/2604's overall architecture. 11540.00 96111 (3-3) Figure 3-1. MVME2603/2604 Block Diagram #### SCSI Interface The MVME2603/2604 VME module supports mass storage subsystems through the industry-standard SCSI bus. These subsystems may include hard and floppy disk drives, streaming tape drives, and other mass storage devices. The SCSI interface is implemented using the Symbios 53C825A SCSI I/O controller at a clock speed of 40 MHz. The SCSI I/O controller connects directly to the PCI local bus. The MVME2603/2604 routes its SCSI lines through the P2 connector to the MVME712M transition module (as illustrated in Figure 1-21 on page 1-47). The SCSI control lines have filter networks to minimize the effects of VMEbus signal noise at P2. The SCSI bus is 16-bits wide in systems that support the VME64 extension (that is, those equipped with 5-row, 160-pin VME backplane connectors). The SCSI bus is 8-bits wide in VME systems that do not support the extension. Refer to the MVME712M User's Manual, listed in Appendix D, Related Documentation, for the pin assignments of the SCSI connectors used on the transition module. Refer to the Symbios 53C825A data manual for detailed programming information, also listed in Appendix D, Related Documentation. #### **SCSI Termination** The individual configuring the system must ensure that the SCSI bus is properly terminated at both ends. In MVME712M I/O mode, the MVME2603/2604 base board uses the sockets provided for SCSI bus terminators on the P2 adapter board used with the MVME712M. If the SCSI bus ends at the adapter board, termination resistors must be installed there. +5V DC power to the SCSI bus TERMPWR signal and termination resistors is supplied through a fuse located on the adapter board. In MVME761 I/O mode, the P2 adapter board used with the MVME761 has a jumper to enable/disable SCSI bus terminators. +5V DC power for SCSI termination is supplied through a polyswitch located on the adapter board. #### **Ethernet Interface** The MVME2603/2604 VME module uses Digital Equipment's DECchip 21140 PCI Fast Ethernet LAN controller to implement an Ethernet interface that supports both AUI (via MVME712M) and 10BaseT/100BaseTX (via MVME761) connections. The balanced differential transceiver lines are coupled via on-board transformers. The MVME2603/2604 routes its AUI and 10BaseT/100BaseTX lines through the P2 connector to the transition module (as illustrated in Figure 1-21 on page 1-47 and Figure 1-22 on page 1-49). The MVME712M front panel has an industry-standard DB-15 connector for an AUI connection. The MVME761 supports 10BaseT/100BaseTX connections. Every MVME2603/2604 is assigned an Ethernet station address. The address is \$08003E2xxxxx, where xxxxx is the unique 5-nibble number assigned to the board (that is, every board has a different value for xxxxx). Each MVME2603/2604 displays its Ethernet station address on a label attached to the base board in the PMC connector keepout area just behind the front panel. In addition, the six bytes including the Ethernet station address are stored in an SROM off the DECchip Ethernet controller, that is, the value 08003E2xxxxx is stored in SROM. At an offset of \$1F2C, the upper four bytes (08003E2x) can be read. At an offset of \$1F30, the lower two bytes (xxxx) can be read. The MVME2603/2604 debugger, PPCBug, has the capability to retrieve or set the Ethernet station address via the CNFG command. **Note** The unique Ethernet address is set at the factory and should not be changed. Any attempt to change this address may create node or bus contention and thereby render the board inoperable. If the data in SROM is lost, use the number on the label in the PMC connector keepout area to restore it. For the pin assignments of the transition module AUI or 10BaseT/100BaseTX connector, refer to the user's manual for the MVME712M or MVME761 (listed in Appendix D, *Related Documentation*) respectively. Refer to the BBRAM/TOD Clock memory map description in the MVME2600 Series Single Board Computer Programmer's Reference Guide, listed in Appendix D, Related Documentation, for detailed programming information. #### **PCI Mezzanine Interface** A key feature of the MVME2603/2604 family is the PCI (Peripheral Component Interconnect) bus. In addition to the on-board local bus devices (SCSI, Ethernet, graphics, etc.), the PCI bus supports an industry-standard mezzanine interface, IEEE P1386.1 PMC (PCI Mezzanine Card). PMC modules offer a variety of possibilities for I/O expansion through FDDI (Fiber Distributed Data Interface), ATM (Asynchronous Transfer Mode), graphics, Ethernet, or SCSI ports. The base board supports PMC front panel and rear P2 I/O. There is also provision for stacking a PMC carrier board on the base board for additional expansion. The MVME2603/2604 supports one PMC slot. Four 64-pin connectors on the base board (J11, J12, J13, and J14) interface with 32-bit IEEE P1386.1 PMC-compatible mezzanines to add any desirable function. The PCI Mezzanine Card slot has the following characteristics: | Mezzanine Type | PMC (PCI Mezzanine Card) | |-------------------|-------------------------------------------------------------------| | Mezzanine Size | S1B: Single width, standard depth (75mm x 150mm) with front panel | | PMC Connectors | J11 and J12 (32/64-bit PCI with front and rear I/O) | | Signaling Voltage | $V_{io} = 5.0 \text{V DC}$ | The PMC carrier board connector (J5) is a 114-pin Mictor connector. Refer to Chapter 4, *Connector Pin Assignments* for the pin assignments of the PMC connectors. For detailed programming information, refer to the PCI bus descriptions in the MVME2603/2604 *Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*, and to the user documentation for the PMC modules you intend to use. #### **VMEbus Interface** The VMEbus interface is implemented with the CA91C042 Universe ASIC. The Universe chip interfaces the 32/64-bit PCI local bus to the VMEbus. The Universe ASIC provides: - □ The PCI-bus-to-VMEbus interface - □ The VMEbus-to-PCI-bus interface - ☐ The DMA controller functions of the local VMEbus The Universe chip includes Universe Control and Status Registers (UCSRs) for interprocessor communications. It can provide the VMEbus system controller functions as well. For detailed programming information, refer to the *Universe User's Manual* and to the discussions in the MVME2603/2604 *Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*. # ISA Super I/O Device (ISASIO) The MVME2603/2604 uses a PC87308 ISASIO chip from National Semiconductor to implement certain segments of the P2 and front-panel I/O: - ☐ Two asynchronous serial ports (COM1 and COM2) via P2 and transition module - □ Parallel port via P2 and transition module: - Centronics printer port in MVME712M-compatible models - IEEE1284 bidirectional parallel port in MVME761-compatible models - □ Floppy disk drive support via drive/power connector J4 - Keyboard and mouse interface via circular DIN connectors J6 and J8 #### **Asynchronous Serial Ports** The two asynchronous ports provided by the ISASIO device employ TTL-level signals that are buffered through EIA-232-D drivers and receivers and routed to the P2 connector. Hardware initializes the two serial ports as COM1 and COM2 with ISA I/O base addresses of \$3F8 and \$2F8 respectively. This default configuration also assigns COM1 to PIB (PCI/ISA Bridge Controller) interrupt request line IRQ4 and COM2 to IRQ3. You can change the default configuration by reprogramming the ISASIO device. For detailed programming information, refer to the PCI and ISA bus discussions in the MVME2603/2604 *Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*, and to the vendor documentation for the ISASIO device. #### **Parallel Port** The parallel port is a Centronics printer interface in MVME712M-compatible models, and a full IEEE1284 bidirectional parallel port in MVME761-compatible models. Both versions are implemented with the ISASIO device. All parallel I/O interface signals are routed to P2 through series damping resistors. Hardware initializes the parallel port as PPT1 with an ISA IO base address of \$3BC. This default configuration also assigns the parallel port to PIB (PCI/ISA Bridge Controller) interrupt request line IRQ7. You can change the default configuration by reprogramming the ISASIO device. For detailed programming information, refer to the PCI and ISA bus discussions in the MVME2603/2604 *Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*, and to the vendor documentation for the ISASIO device. #### **Disk Drive Controller** The ISASIO device incorporates a PS/2-compatible low- and high-density disk drive controller for use with an optional external disk drive. The drive interfaces with the ISASIO controller via base board connector J4, which relays both power and control signals. The ISASIO disk drive controller is compatible with the DP8473, 765A, and N82077 devices commonly used to implement floppy disk controllers. Software written for those devices may be used without change to operate the ISASIO controller. The ISASIO device may be used to support any of the following devices: - □ 3½-inch 1.44MB floppy disk drive - □ 5<sup>1</sup>/<sub>4</sub>-inch 1.2MB floppy disk drive - ☐ Standard 250kbps to 2Mbps tape drive system #### **Keyboard and Mouse Interface** The National Semiconductor PC87308 ISASIO chip used to implement certain segments of the P2 and front-panel I/O provides ROM-based keyboard and mouse interface control. The front panel of the MVME2603/2604 board has two 6-pin circular DIN connectors for the keyboard and mouse connections. # PCI-ISA Bridge (PIB) Controller The MVME2603/2604 uses a Winbond W83C553 bridge controller to supply the interface between the PCI local bus and the ISA system I/O bus (diagrammed in Figure 1-1 in Chapter 1, *Hardware Preparation and Installation*). The PIB controller provides the following functions: - □ PCI bus arbitration for: - ISA (Industry Standard Architecture) bus DMA - The PHB (PCI Host Bridge) MPU/local bus interface function, implemented by the Raven ASIC - All on-board PCI devices - The PMC (PCI Mezzanine Card) slot - ISA (Industry Standard Architecture) bus arbitration for DMA devices - □ ISA interrupt mapping for four PCI interrupts - ☐ Interrupt controller functionality to support 14 ISA interrupts - □ Edge/level control for ISA interrupts - Seven independently programmable DMA channels - □ One 16-bit timer - ☐ Three interval counters/timers Accesses to the configuration space for the PIB (PCI/ISA Bridge) controller are performed by way of the CONADD and CONDAT (Configuration Address and Data) registers in the Raven bridge controller ASIC. The registers are located at offsets \$CF8 and \$CFC, respectively, from the PCI I/O base address. ### Real-Time Clock/NVRAM/Timer Function The MVME2603/2604 employs an SGS-Thomson surface-mount M48T59/T559 RAM and clock chip to provide 8KB of non-volatile static RAM, a real-time clock, and a watchdog timer function. This chip supplies a clock, oscillator, crystal, power failure detection, memory write protection, 8KB of NVRAM, and a battery in a package consisting of two parts: - □ A 28-pin 330mil SO device containing the real-time clock, the oscillator, power failure detection circuitry, timer logic, 8KB of static RAM, and gold-plated sockets for a battery - □ A SNAPHAT<sup>®</sup> battery housing a crystal along with the battery The SNAPHAT battery package is mounted on top of the M48T59/T559 device. The battery housing is keyed to prevent reverse insertion. The clock furnishes seconds, minutes, hours, day, date, month, and year in BCD 24-hour format. Corrections for 28-, 29- (leap year), and 30-day months are made automatically. The clock generates no interrupts. Although the M48T59/T559 is an 8-bit device, 8-, 16-, and 32-bit accesses from the ISA bus to the M48T59/T559 are supported. Refer to the MVME2603/2604 *Programmer's Reference Guide* and to the M48T59/T559 data sheet, both listed in Appendix D, *Related Documentation*, for detailed programming and battery life information. # **Programmable Timers** Among the resources available to the local processor are a number of programmable timers. Timers are incorporated into the PIB controller and the Z8536 CIO device (diagrammed in Figure 1-1 on page 1-2 and Figure 3-1 on page 3-4). They can be programmed to generate periodic interrupts to the processor. #### **Interval Timers** The PCI-ISA Bridge controller has three built-in counters that are equivalent to those found in an 82C54 programmable interval timer. The counters are grouped into one timer unit, Timer 1, in the PIB controller. Each counter output has a specific function: - □ Counter 0 is associated with interrupt request line IRQ0. It can be used for system timing functions, such as a timer interrupt for a time-of-day function. - □ Counter 1 generates a refresh request signal for ISA memory. This timer is not used in the MVME2603/2604. □ Counter 2 provides the tone for the speaker output function on the PIB controller (the SPEAKER\_OUT signal which can be cabled to an external speaker via the remote reset connector). The interval timers use the OSC clock input as their clock source. The MVME2603/2604 drives the OSC pin with a 14.31818 MHz clock source. #### **16-Bit Timers** Four 16-bit timers are available on the MVME2603/2604. The PIB controller supplies one 16-bit timer; the Z8536 CIO device provides the other three. For information on programming these timers, refer to the data sheets for the W83C553 PIB controller and the Z8536 CIO device, as listed in Appendix D, *Related Documentation*. #### **Serial Communications Interface** The MVME2603/2604 uses a Zilog Z85230 ESCC (Enhanced Serial Communications Controller) to implement the two serial communications interfaces, which are routed through P2. The Z85230 supports synchronous (SDLC/HDLC) and asynchronous protocols. The MVME2603/2604 hardware supports asynchronous serial baud rates of 110B/s to 38.4KB/s. Each interface supports the CTS, DCD, RTS, and DTR control signals as well as the TxD and RxD transmit/receive data signals, and TxC/RxC synchronous clock signals. Since not all modem control lines are available in the Z85230, a Z8536 CIO is used to provide the missing modem lines. A PAL device performs decoding of register accesses and pseudo interrupt acknowledge cycles for the Z85230 and the Z8536 in ISA I/O space. The PIB controller supplies DMA support for the Z85230. The Z85230 receives a 10MHz clock input. The Z85230 supplies an interrupt vector during pseudo interrupt acknowledge cycles. The vector is modified within the Z85230 according to the interrupt source. Interrupt request levels are programmed via the PIB controller. Refer to the Z85230 data sheet and to the MVME2603/MVME2604 *Programmer's Reference Guide*, both listed in Appendix D, *Related Documentation*, for further information. #### **Z8536 CIO Device** The Z8536 CIO device complements the Z85230 ESCC by supplying modem control lines not provided by the Z85230 ESCC. In addition, the Z8536 CIO device has three independent 16-bit counters/ timers. The Z85230 receives a 5 MHz clock input. # **Base Module Feature Register** The Base Module Feature Register contains the details of the MVME2603/2604 single board computer's configuration. It is an 8-bit read-only register located on the base board at ISA I/O address \$0802. | | Base Module Feature Register — Offset \$0802 | | | | | | | | |-------|----------------------------------------------|-------|--------|--------|-------|----------|-------|--------| | BIT | SD7 | SD6 | SD5 | SD4 | SD3 | SD2 | SD1 | SD0 | | FIELD | Not Used | SCCP* | PMC2P* | PMC1P* | VMEP* | Not Used | LANP* | SCSIP* | | OPER | | R | R | R | R | | R | R | | RESET | | N/A | 1 | N/A | N/A | | N/A | N/A | - SCCP\* Z85230 ESCC present. If set, there is no on-board synchronous serial support (the ESCC is not present). If cleared, the Z85230 ESCC is installed and there is on-board support for synchronous serial communication. - PMC2P\* PMC/PMCIX slot 2 present. If set, no PCI mezzanine card (or PCI expansion device) is installed in PMC slot 2. If cleared, PMC/PMCIX slot 2 contains a PCI mezzanine card (or PCI expansion device). - PMC1P\* PMC slot 1 present. If set, no PCI mezzanine card is installed in PMC slot 1. If cleared, PMC slot 1 contains a PCI mezzanine card. - **VMEP**\* VMEbus present. If set, there is no VMEbus interface. If cleared, the VMEbus interface is supported. - **LANP**\* Ethernet present. If set, no Ethernet transceiver interface is installed. If cleared, there is on-board Ethernet support. **SCSIP**\* SCSI present. If set, there is no on-board SCSI interface. If cleared, on-board SCSI is supported. # P2 Signal Multiplexing Due to the limited supply of available pins in the P2 backplane connectors of MVME2603/2604 models that are configured for MVME761 I/O mode, certain signals are multiplexed through VMEbus connector P2 for additional I/O capacity. The signals affected are synchronous I/O control signals that pass between the base board and the MVME761 transition module. The multiplexing is a hardware function that is entirely transparent to software. Four signals are involved in the P2 multiplexing function: MXDO, MXDI, MXCLK, and MXSYNC\*. MXDO is a time-multiplexed data output line from the main board and MXDI is a time-multiplexed line from the MVME761 module. MXCLK is a 10 MHz bit clock for the MXDO and MXDI data lines. MXSYNC\* is asserted for one bit time at time slot 15 (Table 3-2) by the MVME2603/2604 base board. The MVME761 transition module uses MXSYNC\* to synchronize with the base board. A 16-to-1 multiplexing scheme is used with MXCLK's 10 MHz bit rate. 16 time slots are defined and allocated as follows: MXDO (From Base Board) **MXDI (From MVME761)** Time Slot Signal Name Time Slot Signal Name 0 RTS3 0 CTS3 1 DTR3 1 DSR3/MID1 2 LLB3/MODSEL 2 DCD3 3 RLB3 3 TM3/MID0 4 RTS4 4 RI3 5 DTR4 5 CTS4 6 LLB4 6 DSR4/MID3 Table 3-2. P2 Multiplexing Sequence **MXDO (From Base Board) MXDI (From MVME761)** Time Slot Time Slot Signal Name Signal Name 7 7 RLB4 DCD4 8 8 TM4/MID2 IDREQ\* 9 9 DTR1 RI4 10 DTR2 10 RI1 Reserved DSR1 11 11 12 Reserved 12 DCD1 13 Reserved 13 RI2 DSR2 14 Reserved 14 15 Reserved 15 DCD2 **Table 3-2. P2 Multiplexing Sequence (Continued)** # **ABORT Switch (S1)** The ABORT switch is located on the LED mezzanine. When activated by software, the ABORT switch can generate an interrupt signal from the base board to the processor. The interrupt is normally used to abort program execution and return control to the debugger firmware located in the MVME2603/2604 EPROM and Flash memory. The interrupt signal reaches the processor module via ISA bus interrupt line IRQ8\*. The signal is also available at pin PB7 of the Z8536 CIO device, which handles various status signals, serial I/O lines, and counters. The interrupter connected to the ABORT switch is an edge-sensitive circuit, filtered to remove switch bounce. # **RESET Switch (S2)** The RESET switch is located on the LED mezzanine. The RESET switch resets all onboard devices; it also drives a SYSRESET\* signal if the MVME2603/2604 is the system controller. # Front Panel Indicators (DS1 - DS6) There are six LEDs on the MVME2603/2604 front panel: CHS, BFL, CPU, PCI, FUS, and SYS. - □ CHS (DS1, yellow). Checkstop; driven by the MPC603/604 status lines on the MVME2603/2604. Lights when a halt condition from the processor is detected. - □ BFL (DS2, yellow). Board Failure; lights when the BRDFAIL\* signal line is active. - □ CPU (DS3, green). CPU activity; lights when the DBB\* (Data Bus Busy) signal line on the processor bus is active. - □ PCI (DS4, green). PCI activity; lights when the IRDY\* (Initiator Ready) signal line on the PCI bus is active. This indicates that the PCI mezzanine or carrier board (if installed) is active. - □ FUS (DS5, green). Fuse OK; lights when +5V DC, +12V DC, and −12V DC power is available from the base board to the transition module and remote devices. # **Note** Because the FUS LED monitors the status of several voltages on the MVME2603/2604, it does not directly indicate the condition of any single fuse. If the LED flickers or goes out, check all the fuses (polyswitches). □ SYS (DS6, green). System Controller; lights when the Universe ASIC in the MVME2603/2604 is the VMEbus system controller. # Polyswitches (Resettable Fuses) The MVME2603/2604 base board draws fused +5V DC, +12V DC, and -12V DC power from the VMEbus backplane through connectors P1 and P2. The 3.3V DC and the core processor voltage power is supplied by the on-board +5Vdc. The following table lists the fuses with the voltages they protect. Table 3-3. Fuse Assignments | Fuse | Voltage | |------|-------------------| | R28 | -12V DC (used on | | | MVME761 versions) | | R30 | +5V DC | | R34 | +12V DC | #### I/O Power The MVME2603/2604 base board furnishes +12V DC and (in MVME761 I/O mode) -12V DC power to the transition module through polyswitches (resettable fuses) R34 and R28 respectively. These voltage sources power the serial port drivers and any LAN transceivers connected to the transition module. Fused +5V DC power is supplied to the base board's keyboard and mouse connectors through polyswitch R30 and to the 14-pin combined LED-mezzanine/remote-reset connector, J1. The FUS LED (DS5) on the MVME2603/2604 front panel illuminates when all three voltages are available. In MVME712M I/O mode, the yellow DS1 LED on the MVME712M also signals the availability of +12V DC LAN power, indicating in turn that polyswitch R34 is good. If the Ethernet transceiver fails to operate, check polyswitch R34. In MVME712M I/O mode, the MVME2603/2604 supplies SCSI terminator power through a 1A fuse (F1) located on the P2 adapter board. If the fuse is blown, the SCSI device(s) may function erratically or not at all. With the P2 adapter board cabled to a transition module and with an SCSI bus connected to the transition module, the green SCSI LED on the module illuminates when SCSI terminator power is available. If the SCSI LED on the transition module flickers during SCSI bus operation, check fuse F1 on the P2 adapter board. Note Because any device on the SCSI bus can provide TERMPWR, and because the FUS LED monitors the status of several voltages, the LED does not directly indicate the condition of any single fuse. If the LED flickers or goes out, check all the fuses (polyswitches). In MVME761 I/O mode, the MVME2603/2604 supplies SCSI terminator power through a polyswitch (resettable fuse) located on the P2 adapter board. # **Speaker Control** The MVME2603/2604 base board supplies a SPEAKER\_OUT signal to the 14-pin combined LED-mezzanine/remote-reset connector, J1. When J1 is used as a remote reset connector with the LED mezzanine removed, the SPEAKER\_OUT signal can be cabled to an external speaker to obtain a beep tone. For the pin assignments of J1, refer to Table 4-1 in Chapter 4, *Connector Pin Assignments*. # PM603/604 Processor At present, you have the choice of a PowerPC 603 or a PowerPC 604 processor chip with 16MB to 256MB of ECC DRAM, 256KB of level 2 cache (L2 cache), and up to 9MB of Flash memory. The L2 cache and 1MB of 16-bit Flash memory reside on the MVME2603/2604 base board. The ECC DRAM and 4MB or 8MB of additional (64-bit) Flash memory are located on the RAM200 memory mezzanine. The PowerPC 603 is a 64-bit processor with 32KB on-chip cache (16KB data cache and 16KB instruction cache). The PowerPC 604 is a 64-bit processor with 32KB on-chip cache (16KB data cache and 16KB instruction cache). The Raven bridge controller ASIC provides the bridge between the PowerPC microprocessor bus and the PCI local bus. Electrically, the Raven chip is a 64-bit PCI connection. Four programmable map decoders in each direction provide flexible addressing between the PowerPC microprocessor bus and the PCI local bus. #### Flash Memory The MVME2603/2604 base board has provision for 1MB of 16-bit Flash memory in two 8-bit sockets. The RAM200 memory mezzanine accommodates 4MB or 8MB of additional 64-bit Flash memory. The onboard monitor/debugger, PPCBug, resides in the Flash chips. PPCBug provides functionality for: - □ Booting the operating system - ☐ Initializing after a reset - Displaying and modifying configuration variables - □ Running self-tests and diagnostics - Updating firmware ROM Under normal operation, the Flash devices are in "read-only" mode, their contents are pre-defined, and they are protected against inadvertent writes due to loss of power conditions. However, for programming purposes, programming voltage is always supplied to the devices and the Flash contents may be modified by executing the proper program command sequence. Refer to the third-party data sheet and/or to the *PPCBug Firmware Package User's Manual*, listed in Appendix D, *Related Documentation*, for further device-specific information on modifying Flash contents. # **RAM200 Memory Module** The RAM200 is the ECC DRAM memory mezzanine module that (together with an LED mezzanine and an optional PCI mezzanine card) plugs into the base board to make a complete MVME2603 or MVME2604 single board computer. See Figure 1-18 on page 1-37. RAM200 modules of 16, 32, 64, 128, or 256MB are available for memory expansion. The ECC DRAM is controlled by the Falcon memory controller chip set. The Falcon ASICs perform two-way interleaving, with double-bit error detection and single-bit error correction. In addition to the ECC DRAM, the RAM200 module supplies 4MB or 8MB of additional soldered-in 64-bit Flash memory. A jumper header (J10) tells the Falcon chip set where in memory to fetch the board reset vector. Depending on the configuration of J10, resets execute either from Flash memory bank A or from bank B. ### **MVME712M Transition Module** The MVME712M transition module (Figure 1-3 on page 1-16) and P2 adapter board are used in conjunction with the MVME2603/2604 base board. The features of the MVME712M include: - ☐ A parallel printer port (via P2 adapter) - ☐ An Ethernet interface supporting AUI connections (via P2 adapter) - ☐ Four EIA-232-D multi-protocol serial ports (via P2 adapter) - ☐ An SCSI interface (via P2 adapter) for connection to both internal and external devices - Socket-mounted SCSI terminating resistors for end-of-cable or middle-of-cable configurations - □ Provision for modem connection - ☐ Green LED for SCSI terminator power; yellow LED for Ethernet transceiver power The features of the P2 adapter board include: - □ A 50-pin connector for SCSI cabling to the MVME712M and/or to other SCSI devices - Socket-mounted SCSI terminating resistors for end-of-cable or middle-of-cable configurations - ☐ Fused SCSI terminator power developed from the +5V DC present at connector P2 - □ A 64-pin DIN connector to interface the EIA-232-D, parallel, SCSI, and Ethernet signals to the MVME712M #### **MVME761 Transition Module** The MVME761 transition module (Figure 1-12 on page 1-26) and P2 adapter board are used in conjunction with the MVME2603/2604 base board. The features of the MVME761 include: - □ A parallel printer port (IEEE 1284-I compliant) - ☐ An Ethernet interface supporting 10BaseT/100BaseTX connections - ☐ Two EIA-232-D asynchronous serial ports (identified as COM1 and COM2 on the front panel) - □ Two synchronous serial ports (SERIAL 3 and SERIAL 4 on the front panel), configurable for EIA-232-D, EIA-530, V.35, or X.21 protocols - □ Two 60-pin Serial Interface Module (SIM) connectors #### **Serial Interface Modules** The synchronous serial ports on the MVME761 are configurable via serial interface modules (SIMs), used in conjunction with the appropriate jumper settings on the transition module and base board. The SIMs are small plugin printed circuit boards which contain all the circuitry needed to convert a TTL-level port to the standard voltage levels needed by various industry-standard serial interfaces, such as EIA-232, EIA-530, etc. SIMs are available for the following configurations: Table 3-4. SIM Type Identification | Model<br>Number | Module<br>Type | |-----------------|----------------| | SIM232DCE | EIA-232 DCE | | SIM232DTE | EIA-232 DTE | | SIM530DCE | EIA-530 DCE | | SIM530DTE | EIA-530 DTE | | SIMV35DCE | V.35 DCE | | SIMV35DTE | V.35 DTE | | SIMX21DCE | X.21 DCE | | SIMX21DTE | X.21 DTE | For additional information about the serial interface modules, refer to the MVME761 *User's Manual* (listed in Appendix D, *Related Documentation*) as necessary. # MVME2603/2604 Connectors This chapter summarizes the pin assignments for the following groups of interconnect signals for the MVME2603/2604: □ Connectors with pin assignments common to MVME712M, as well as MVME761-compatible versions of the base board | Connector | |---------------------------------------------------| | LED Mezzanine Connector J1 on page 4-3 | | Debug Connector J2 on page 4-4 | | Floppy/LED Connector J4 on page 4-7 | | PCI Expansion Connector J5 on page 4-8 | | Keyboard and Mouse Connectors J6, J8 on page 4-11 | | DRAM Mezzanine Connector J7 on page 4-12 | | PCI Mezzanine Card Connectors on page 4-15 | | VMEbus Connector P1 on page 4-18 | □ Connectors with pin assignments specific to MVME712M-compatible versions of the base board | Connector | |-------------------------------------| | VMEbus Connector P2 on page 4-19 | | SCSI Connector on page 4-21 | | Serial Ports 1-4 on page 4-22 | | Parallel Connector on page 4-23 | | Ethernet AUI Connector on page 4-24 | □ Connectors with pin assignments specific to MVME761-compatible versions of the base board | Connector | |---------------------------------------------------| | VMEbus Connector P2 on page 4-25 | | Serial Ports 1 and 2 on page 4-26 | | Serial Ports 3 and 4 on page 4-27 | | Parallel Connector on page 4-28 | | Ethernet 10BaseT/100BaseTX Connector on page 4-29 | The following tables furnish pin assignments only. For detailed descriptions of the various interconnect signals, consult the support information documentation package for the MVME2603/2604 single board computer or the support information sections of the transition module documentation as necessary. # **Common Connectors** The following tables describe connectors used with the same pin assignments by MVME712M, as well as MVME761-compatible versions of the base board. # **LED Mezzanine Connector J1** A 14-pin connector (J1 on the base board) supplies the interface between the base board and the LED mezzanine module. On the base board, this connector is a 2x7 header. On the LED mezzanine, it is a 2x7 surfacemount socket strip. Removing the LED mezzanine makes the mezzanine connector available for service as a remote status and control connector. In this application, J1 can be connected to a user-supplied external cable to carry the Reset and Abort signals and the LED lines to a control panel located apart from the MVME2603/2604. Maximum cable length is 15 feet. The pin assignments are as follows: Table 4-1. LED Mezzanine Connector | 1 | GND | RESETSW* | 2 | |----|---------------|----------|----| | 3 | No Connection | ABORTSW* | 4 | | 5 | PCILED* | FAILLED* | 6 | | 7 | LANLED* | STATLED* | 8 | | 9 | FUSELED* | RUNLED* | 10 | | 11 | SBSYLED* | SCONLED* | 12 | | 13 | +5V | SPKR | 14 | # **Debug Connector J2** A 190-pin connector (J2 on the MVME2603/2604 base board) provides access to the processor bus (MPU bus) and some bridge/memory controller signals. It can be used for debugging purposes. The pin assignments are listed in the following table. **Table 4-2. Debug Connector** | 1 | PA0 | | PA1 | 2 | |----|---------|-----|---------|----| | 3 | PA2 | | PA3 | 4 | | 5 | PA4 | | PA5 | 6 | | 7 | PA6 | | PA7 | 8 | | 9 | PA8 | | PA9 | 10 | | 11 | PA10 | | PA11 | 12 | | 13 | PA12 | | PA13 | 14 | | 15 | PA14 | | PA15 | 16 | | 17 | PA16 | | PA17 | 18 | | 19 | PA18 | GND | PA19 | 20 | | 21 | PA20 | | PA21 | 22 | | 23 | PA22 | | PA23 | 24 | | 25 | PA24 | | PA25 | 26 | | 27 | PA26 | | PA27 | 28 | | 29 | PA28 | | PA29 | 30 | | 31 | PA30 | | PA31 | 32 | | 33 | PA_PAR0 | | PA_PAR1 | 34 | | 35 | PA_PAR2 | | PA_PAR3 | 36 | | 37 | APE* | | RSRV* | 38 | | 39 | PD0 | | PD1 | 40 | | 41 | PD2 | | PD3 | 42 | | 43 | PD4 | | PD5 | 44 | | 45 | PD6 | | PD7 | 46 | | 47 | PD8 | | PD9 | 48 | | 49 | PD10 | | PD11 | 50 | **Table 4-2. Debug Connector (Continued)** | 51 | PD12 | | PD13 | 52 | |-----|--------|-----|--------|-----| | 53 | PD14 | | PD15 | 54 | | 55 | PD16 | | PD17 | 56 | | 57 | PD18 | +5V | PD19 | 58 | | 59 | PA20 | | PD21 | 60 | | 61 | PD22 | | PD23 | 62 | | 63 | PD24 | | PD25 | 64 | | 65 | PD26 | | PD27 | 66 | | 67 | PD28 | | PD29 | 68 | | 69 | PD30 | | PD31 | 70 | | 71 | PD32 | | PD33 | 72 | | 73 | PD34 | | PD35 | 74 | | 75 | PD36 | | PD37 | 76 | | 77 | PD38 | | PD39 | 78 | | 79 | PD40 | | PD41 | 80 | | 81 | PD42 | | PD43 | 82 | | 83 | PD44 | | PD45 | 84 | | 85 | PD46 | | PD47 | 86 | | 87 | PD48 | | PD49 | 88 | | 89 | PA50 | | PD51 | 90 | | 91 | PD52 | | PD53 | 92 | | 93 | PD54 | | PD55 | 94 | | 95 | PD56 | GND | PD57 | 96 | | 97 | PD58 | | PD59 | 98 | | 99 | PD60 | | PD61 | 100 | | 101 | PD62 | | PD63 | 102 | | 103 | PDPAR0 | | PDPAR1 | 104 | | 105 | PDPAR2 | | PDPAR3 | 106 | | 107 | PDPAR4 | | PDPAR5 | 108 | | 109 | PDPAR6 | | PDPAR7 | 110 | **Table 4-2. Debug Connector (Continued)** | 111 | No Connection | | No Connection | 112 | |-----|---------------|-------|---------------|-----| | 113 | DPE* | | DBDIS* | 114 | | 115 | TT0 | | TSIZ0 | 116 | | 117 | TT1 | | TSIZ1 | 118 | | 119 | TT2 | | TSIZ2 | 120 | | 121 | TT3 | | TC0 | 122 | | 123 | TT4 | | TC1 | 124 | | 125 | CI* | | TC2 | 126 | | 127 | WT* | | CSE0 | 128 | | 129 | GLOBAL* | | CSE1 | 130 | | 131 | SHARED* | | DBWO* | 132 | | 133 | AACK* | +3.3V | TS* | 134 | | 135 | ARTY* | | XATS* | 136 | | 137 | DRTY* | | TBST* | 138 | | 139 | TA* | | No Connection | 140 | | 141 | TEA* | | No Connection | 142 | | 143 | No Connection | | DBG* | 144 | | 145 | No Connection | | DBB* | 146 | | 147 | No Connection | | ABB* | 148 | | 149 | TCLK_OUT | | CPUGNT* | 150 | | 151 | L2PRSNT0* | | CPUREQ* | 152 | | 153 | L2ADSC* | | IBCINT* | 154 | | 155 | L2BAA* | | MCHK* | 156 | | 157 | L2DIRTYI* | | SMI* | 158 | | 159 | L2DIRTYO* | | CKSTPI* | 160 | | 161 | L2DOE* | | CKSTPO* | 162 | | 163 | L2DWE1* | | HALTED (N/C) | 164 | | 165 | L2HIT* | | TLBISYNC* | 166 | | 167 | L2TALE | | TBEN | 168 | | 169 | L2TALOE* | | SUSPEND* | 170 | L2TOE\* 171 **GND** DRVMOD0 172 DRVMOD1 (N/C 173 L2TWE\* 174 L2TV 175 NAPRUN (N/C 176 177 L2PRSNT1\* 178 QREQ\* 179 180 SRESET\* QACK\* 181 HRESET\* **CPUTDO** 182 183 **GND CPUTDI** 184 185 CPUCLK1 **CPUTCK** 186 187 CPUCLK2 **CPUTMS** 188 189 CPUCLK3 CPUTRST\* 190 **Table 4-2. Debug Connector (Continued)** # Floppy/LED Connector J4 A 50-pin high-density connector (J4 on the base board) supplies the interface between the base board and an optional external floppy disk drive. In addition to the disk drive control signals, a set of 16 lines is available to drive an external LED array. The pin assignments are listed in the following table. +5VF +5VF 3 LEDDISP0 LEDDISP1 4 5 LEDDISP2 LEDDISP3 6 7 LEDDISP4 LEDDISP5 8 9 LEDDISP6 LEDDISP7 10 11 LEDDISP8 12 LEDDISP9 13 LEDDISP10 LEDDISP11 14 15 LEDDISP12 LEDDISP13 16 17 LEDDISP14 LEDDISP15 18 19 **LEDBLNK** F DENSEL 20 Table 4-3. Floppy/LED Connector Table 4-3. Floppy/LED Connector (Continued) | 21 | GND | F_MSEN0 | 22 | |----|-----|-----------|----| | 23 | GND | F_INDEX* | 24 | | 25 | GND | F_MTR0* | 26 | | 27 | GND | F_DR1* | 28 | | 29 | GND | F_DR0* | 30 | | 31 | GND | F_MTR1* | 32 | | 33 | GND | F_DIR* | 34 | | 35 | GND | F_STEP* | 36 | | 37 | GND | F_WDATA* | 38 | | 39 | GND | F_WGATE* | 40 | | 41 | GND | F_TRK0* | 42 | | 43 | GND | F_WP* | 44 | | 45 | GND | F_RDATA* | 46 | | 47 | GND | F_HDSEL* | 48 | | 49 | GND | F_DSKCHG* | 50 | # **PCI Expansion Connector J5** The MVME2603/2604 has provision for stacking a PMC carrier board on the base board for additional PCI expansion. A 114-pin connector (J5 on the base board) supplies the interface between the MVME2603/2604 and the carrier board. The pin assignments are listed in the following table. **Table 4-4. PCI Expansion Connector** | 1 | +3.3V | +3.3V | 2 | |----|----------|----------|----| | 3 | PCICLK3 | PMCINTA* | 4 | | 5 | GND | PMCINTB* | 6 | | 7 | PURESET* | PMCINTC* | 8 | | 9 | HRESET* | PMCINTD* | 10 | | 11 | PMC2DO | PHYTDO | 12 | | 13 | TMS | TCK | 14 | **Table 4-4. PCI Expansion Connector (Continued)** | 15 | TRST* | | PMC2P* | 16 | |----|----------|-----|----------|----| | 17 | PMC2GNT* | | PMC2REQ* | 18 | | 19 | +12V | GND | -12V | 20 | | 21 | PERR* | | SERR* | 22 | | 23 | LOCK* | | SDONE | 24 | | 25 | DEVSEL* | | SBO* | 26 | | 27 | GND | | GND | 28 | | 29 | TRDY* | | IRDY* | 30 | | 31 | STOP* | | FRAME* | 32 | | 33 | GND | | GND | 34 | | 35 | ACK64* | | Reserved | 36 | | 37 | REQ64* | | Reserved | 38 | | 39 | PAR | | PCIRST* | 40 | | 41 | CBE1* | | CBE0* | 42 | | 43 | CBE3* | | CBE2* | 44 | | 45 | AD1 | | AD0 | 46 | | 47 | AD3 | | AD2 | 48 | | 49 | AD5 | | AD4 | 50 | | 51 | AD7 | | AD6 | 52 | | 53 | AD9 | | AD8 | 54 | | 55 | AD11 | | AD10 | 56 | | 57 | AD13 | +5V | AD12 | 58 | | 59 | AD15 | | AD14 | 60 | | 61 | AD17 | | AD16 | 62 | | 63 | AD19 | | AD18 | 64 | | 65 | AD21 | | AD20 | 66 | | 67 | AD23 | | AD22 | 68 | | 69 | AD25 | | AD24 | 70 | | 71 | AD27 | | AD26 | 72 | | 73 | AD29 | | AD28 | 74 | **Table 4-4. PCI Expansion Connector (Continued)** | 75 | AD31 | | AD30 | 76 | |-----|-------|-----|----------|-----| | 77 | PAR64 | | Reserved | 78 | | 79 | CBE5* | | CBE4* | 80 | | 81 | CBE7* | | CBE6* | 82 | | 83 | AD33 | | AD32 | 84 | | 85 | AD35 | | AD34 | 86 | | 87 | AD37 | | AD36 | 88 | | 89 | AD39 | | AD39 | 90 | | 91 | AD41 | | AD40 | 92 | | 93 | AD43 | | AD42 | 94 | | 95 | AD45 | GND | AD44 | 96 | | 97 | AD47 | | AD46 | 98 | | 99 | AD49 | | AD48 | 100 | | 101 | AD51 | | AD50 | 102 | | 103 | AD53 | | AD52 | 104 | | 105 | AD55 | | AD54 | 106 | | 107 | AD57 | | AD56 | 108 | | 109 | AD59 | | AD58 | 110 | | 111 | AD61 | | AD60 | 112 | | 113 | AD63 | | AD62 | 114 | # Keyboard and Mouse Connectors J6, J8 The MVME2603/2604 has two 6-pin circular DIN connectors located on the front panel for the keyboard (J6) and mouse (J8). The pin assignments for those connectors are listed in the following two tables. **Table 4-5. Keyboard Connector** | 1 | K_DATA | |---|---------------| | 2 | No Connection | | 3 | GND | | 4 | +5VF | | 5 | K_CLK | | 6 | No Connection | **Table 4-6. Mouse Connector** | 1 | M_DATA | |---|---------------| | 2 | No Connection | | 3 | GND | | 4 | +5VF | | 5 | M_CLK | | 6 | No Connection | # **DRAM Mezzanine Connector J7** A 190-pin connector (J7 on the MVME2603/2604 base board) supplies the interface between the processor bus (MPU bus) and the RAM200 DRAM mezzanine. The pin assignments are listed in the following table. **Table 4-7. DRAM Mezzanine Connector** | | | | | _ | |----|---------|-----|---------|----| | 1 | A_RAS* | | A_CAS* | 2 | | 3 | B_RAS* | | B_CAS* | 4 | | 5 | C_RAS* | | C_CAS* | 6 | | 7 | D_RAS* | | D_CAS* | 8 | | 9 | OEL* | | OEU* | 10 | | 11 | WEL* | | WEU* | 12 | | 13 | ROMACS* | | ROMBCS* | 14 | | 15 | RAMAEN | | RAMBEN | 16 | | 17 | RAMCEN | | EN5VPWR | 18 | | 19 | RAL0 | GND | RAL1 | 20 | | 21 | RAL2 | | RAL3 | 22 | | 23 | RAL4 | | RAL5 | 24 | | 25 | RAL6 | | RAL7 | 26 | | 27 | RAL8 | | RAL9 | 28 | | 29 | RAL10 | | RAL11 | 30 | | 31 | RAL12 | | RAU0 | 32 | | 33 | RAU1 | | RAU2 | 34 | | 35 | RAU3 | | RAU4 | 36 | | 37 | RAU5 | | RAU6 | 38 | | 39 | RAU7 | | RAU8 | 40 | | 41 | RAU9 | | RAU10 | 42 | | 43 | RAU11 | | RAU12 | 44 | | 45 | RDL0 | | RDL1 | 46 | | 47 | RDL2 | | RDL3 | 48 | | 49 | RDL4 | | RDL5 | 50 | | | | | | | **Table 4-7. DRAM Mezzanine Connector (Continued)** | 51 | RDL6 | | RDL7 | 52 | |-----|-------|-----|-------|-----| | 53 | RDL8 | | RDL9 | 54 | | 55 | RDL10 | | RDL11 | 56 | | 57 | RDL12 | +5V | RDL13 | 58 | | 59 | RDL14 | | RDL15 | 60 | | 61 | RDL16 | | RDL17 | 62 | | 63 | RDL18 | | RDL19 | 64 | | 65 | RDL20 | | RDL21 | 66 | | 67 | RDL22 | | RDL23 | 68 | | 69 | RDL24 | | RDL25 | 70 | | 71 | RDL26 | | RDL27 | 72 | | 73 | RDL28 | | RDL29 | 74 | | 75 | RDL30 | | RDL31 | 76 | | 77 | RDL32 | | RDL33 | 78 | | 79 | RDL34 | | RDL35 | 80 | | 81 | RDL36 | | RDL37 | 82 | | 83 | RDL38 | | RDL39 | 84 | | 85 | RDL40 | | RDL41 | 86 | | 87 | RDL42 | | RDL43 | 88 | | 89 | RDL44 | | RDL45 | 90 | | 91 | RDL46 | | RDL47 | 92 | | 93 | RDL48 | | RDL49 | 94 | | 95 | RDL50 | GND | RDL51 | 96 | | 97 | RDL52 | | RDL53 | 98 | | 99 | RDL54 | | RDL55 | 100 | | 101 | RDL56 | | RDL57 | 102 | | 103 | RDL58 | | RDL59 | 104 | | 105 | RDL60 | | RDL61 | 106 | | 107 | RDL62 | | RDL63 | 108 | | 109 | CDL0 | | CDL1 | 110 | **Table 4-7. DRAM Mezzanine Connector (Continued)** | 111 | CDL2 | | CDL3 | 112 | |-----|---------------|-------|---------------|-----| | 113 | CDL4 | | CDL5 | 114 | | 115 | CDL6 | | CDL7 | 116 | | 117 | No Connection | | No Connection | 118 | | 119 | RDU0 | | RDU1 | 120 | | 121 | RDU2 | | RDU3 | 122 | | 123 | RDU4 | | RDU5 | 124 | | 125 | RDU6 | | RDU7 | 126 | | 127 | RDU8 | | RDU9 | 128 | | 129 | RDU10 | | RDU11 | 130 | | 131 | RDU12 | | RDU13 | 132 | | 133 | RDU14 | +3.3V | RDU15 | 134 | | 135 | RDU16 | | RDU17 | 136 | | 137 | RDU18 | | RDU19 | 138 | | 139 | RDU20 | | RDU21 | 140 | | 141 | RDU22 | | RDU23 | 142 | | 143 | RDU24 | | RDU25 | 144 | | 145 | RDU26 | | RDU27 | 146 | | 147 | RDU28 | | RDU39 | 148 | | 149 | RDU30 | | RDU31 | 150 | | 151 | RDU32 | | RDU33 | 152 | | 153 | RDU34 | | RDU35 | 154 | | 155 | RDU36 | | RDU37 | 156 | | 157 | RDU38 | | RDU39 | 158 | | 159 | RDU40 | | RDU41 | 160 | | 161 | RDU42 | | RDU43 | 162 | | 163 | RDU44 | | RDU45 | 164 | | 165 | RDU46 | | RDU47 | 166 | | 167 | RDU48 | | RDU49 | 168 | | 169 | RDU50 | | RDU51 | 170 | 171 RDU52 **GND** RDU53 172 173 RDU54 RDU55 174 175 RDU56 RDU57 176 177 RDU58 RDU59 178 179 RDU61 RDU60 180 181 RDU62 RDU63 182 CDU1 183 CDU0 184 185 CDU2 CDU3 186 187 CDU4 CDU5 188 189 CDU6 CDU7 190 Table 4-7. DRAM Mezzanine Connector (Continued) # **PCI Mezzanine Card Connectors** Four 64-pin connectors (J11/12/13/14 on the MVME2603/2604) supply the interface between the base board and an optional PCI mezzanine card (PMC). The pin assignments are listed in Table 4-8. Table 4-8. PCI Mezzanine Card Connector | | J1 | 11 | | | J1 | .2 | | |----|----------|----------|----|----|----------|-----------|----| | 1 | TCK | -12V | 2 | 1 | +12V | TRST* | 2 | | 3 | GND | PMCINTA* | 4 | 3 | TMS | TDO | 4 | | 5 | PMCINTB* | PMCINTC* | 6 | 5 | PMC2TDO | GND | 6 | | 7 | PMC1P* | +5V | 8 | 7 | GND | Not Used | 8 | | 9 | PMCINTD* | Not Used | 10 | 9 | Not Used | Not Used | 10 | | 11 | GND | Not Used | 12 | 11 | Pull-up | +3.3V | 12 | | 13 | PCICLK4 | GND | 14 | 13 | PCIRST* | Pull-down | 14 | | 15 | GND | PMC1GNT* | 16 | 15 | +3.3V | Pull-down | 16 | | 17 | PMC1REQ* | +5V | 18 | 17 | Not Used | GND | 18 | | 19 | +5V | AD31 | 20 | 19 | AD30 | AD29 | 20 | | 21 | AD28 | AD27 | 22 | 21 | GND | AD26 | 22 | | 23 | AD25 | GND | 24 | 23 | AD24 | +3.3V | 24 | **Table 4-8. PCI Mezzanine Card Connector (Continued)** | 25 | GND | CBE3* | 26 | 25 | IDSEL | AD23 | 26 | |----|---------|--------|----|----|----------|----------|----| | 27 | AD22 | AD21 | 28 | 27 | +3.3V | AD20 | 28 | | 29 | AD19 | +5V | 30 | 29 | AD18 | GND | 30 | | 31 | +5V | AD17 | 32 | 31 | AD16 | CBE2* | 32 | | 33 | FRAME* | GND | 34 | 33 | GND | Not Used | 34 | | 35 | GND | IRDY* | 36 | 35 | TRDY* | +3.3V | 36 | | 37 | DEVSEL* | +5V | 38 | 37 | GND | STOP* | 38 | | 39 | GND | LOCK* | 40 | 39 | PERR* | GND | 40 | | 41 | SDONE* | SBO* | 42 | 41 | +3.3V | SERR* | 42 | | 43 | PAR | GND | 44 | 43 | CBE1* | GND | 44 | | 45 | +5V | AD15 | 46 | 45 | AD14 | AD13 | 46 | | 47 | AD12 | AD11 | 48 | 47 | GND | AD10 | 48 | | 49 | AD09 | +5V | 50 | 49 | AD08 | +3.3V | 50 | | 51 | GND | CBE0* | 52 | 51 | AD07 | Not Used | 52 | | 53 | AD06 | AD05 | 54 | 53 | +3.3V | Not Used | 54 | | 55 | AD04 | GND | 56 | 55 | Not Used | GND | 56 | | 57 | +5V | AD03 | 58 | 57 | Not Used | Not Used | 58 | | 59 | AD02 | AD01 | 60 | 59 | GND | Not Used | 60 | | 61 | AD00 | +5V | 62 | 61 | ACK64* | +3.3V | 62 | | 63 | GND | REQ64* | 64 | 63 | GND | Not Used | 64 | Table 4-8. PCI Mezzanine Card Connector (Continued) | | J1 | 13 | | | J1 | 4 | | |----|----------|-------|----|----|---------|---------|----| | 1 | Not Used | GND | 2 | 1 | PMCIO0 | PMCIO1 | 2 | | 3 | GND | CBE7* | 4 | 3 | PMCIO2 | PMCIO3 | 4 | | 5 | CBE6* | CBE5* | 6 | 5 | PMCIO4 | PMCIO5 | 6 | | 7 | CBE4* | GND | 8 | 7 | PMCIO6 | PMCIO7 | 8 | | 9 | +5V | PAR64 | 10 | 9 | PMCIO8 | PMCIO9 | 10 | | 11 | AD63 | AD62 | 12 | 11 | PMCIO10 | PMCIO11 | 12 | Table 4-8. PCI Mezzanine Card Connector (Continued) | 13 | AD61 | GND | 14 | 13 | PMCIO12 | PMCIO13 | 14 | |----|----------|----------|----|----|----------|----------|----| | 15 | GND | AD60 | 16 | 15 | PMCIO14 | PMCIO15 | 16 | | 17 | AD59 | AD58 | 18 | 17 | PMCIO16 | PMCIO17 | 18 | | 19 | AD57 | GND | 20 | 19 | PMCIO18 | PMCIO19 | 20 | | 21 | +5V | AD56 | 22 | 21 | PMCIO20 | PMCIO21 | 22 | | 23 | AD55 | AD54 | 24 | 23 | PMCIO22 | PMCIO23 | 24 | | 25 | AD53 | GND | 26 | 25 | PMCIO24 | PMCIO25 | 26 | | 27 | GND | AD52 | 28 | 27 | PMCIO26 | PMCIO27 | 28 | | 29 | AD51 | AD50 | 30 | 29 | PMCIO28 | PMCIO29 | 30 | | 31 | AD49 | GND | 32 | 31 | PMCIO30 | PMCIO31 | 32 | | 33 | GND | AD48 | 34 | 33 | Not Used | Not Used | 34 | | 35 | AD47 | AD46 | 36 | 35 | Not Used | Not Used | 36 | | 37 | AD45 | GND | 38 | 37 | Not Used | Not Used | 38 | | 39 | +5V | AD44 | 40 | 39 | Not Used | Not Used | 40 | | 41 | AD43 | AD42 | 42 | 41 | Not Used | Not Used | 42 | | 43 | AD41 | GND | 44 | 43 | Not Used | Not Used | 44 | | 45 | GND | AD40 | 46 | 45 | Not Used | Not Used | 46 | | 47 | AD39 | AD38 | 48 | 47 | Not Used | Not Used | 48 | | 49 | AD37 | GND | 50 | 49 | Not Used | Not Used | 50 | | 51 | GND | AD36 | 52 | 51 | Not Used | Not Used | 52 | | 53 | AD35 | AD34 | 54 | 53 | Not Used | Not Used | 54 | | 55 | AD33 | GND | 56 | 55 | Not Used | Not Used | 56 | | 57 | +5V | AD32 | 58 | 57 | Not Used | Not Used | 58 | | 59 | Not Used | Not Used | 60 | 59 | Not Used | Not Used | 60 | | 61 | Not Used | GND | 62 | 61 | Not Used | Not Used | 62 | | 63 | GND | Not Used | 64 | 63 | Not Used | Not Used | 64 | # **VMEbus Connector P1** Two 160-pin connectors (P1 and P2) supply the interface between the base board and the VMEbus. P1 provides power and VME signals for 24-bit addressing and 16-bit data. Its pin assignments are set by the VMEbus specification. They are listed in the following table. Table 4-9. VMEbus Connector P1 | | Row Z | Row A | Row B | Row C | Row D | | |----|----------|-----------|----------|------------|----------|----| | 1 | Not Used | VD0 | VBBSY* | VD8 | Not Used | 1 | | 2 | GND | VD1 | VBCLR* | VD9 | GND | 2 | | 3 | Not Used | VD2 | VACFAIL* | VD10 | Not Used | 3 | | 4 | GND | VD3 | VBGIN0* | VD11 | Not Used | 4 | | 5 | Not Used | VD4 | VBGOUT0* | VD12 | Not Used | 5 | | 6 | GND | VD5 | VBGIN1* | VD13 | Not Used | 6 | | 7 | Not Used | VD6 | VBGOUT1* | VD14 | Not Used | 7 | | 8 | GND | VD7 | VBGIN2* | VD15 | Not Used | 8 | | 9 | Not Used | GND | VBGOUT2* | GND | VMEGAP* | 9 | | 10 | GND | VSYSCLK | VBGIN3* | VSYSFAIL* | VMEGA0* | 10 | | 11 | Not Used | GND | VBGOUT3* | VBERR* | VMEGA1* | 11 | | 12 | GND | VDS1* | VBR0* | VSYSRESET* | Not Used | 12 | | 13 | Not Used | VDS0* | VBR1* | VLWORD | VMEGA2* | 13 | | 14 | GND | VWRITE* | VBR2* | VAM5 | Not Used | 14 | | 15 | Not Used | GND | VBR3* | VA23 | VMEGA3* | 15 | | 16 | GND | VDTACK* | VAM0 | VA22 | Not Used | 16 | | 17 | Not Used | GND | VAM1 | VA21 | VMEGA4* | 17 | | 18 | GND | VAS* | VAM2 | VA20 | Not Used | 18 | | 19 | Not Used | GND | VAM3 | VA19 | Not Used | 19 | | 20 | GND | VIACK* | GND | VA18 | Not Used | 20 | | 21 | Not Used | VIACKIN* | VSERCLK | VA17 | Not Used | 21 | | 22 | GND | VIACKOUT* | VSERDAT | VA16 | Not Used | 22 | | 23 | Not Used | VAM4 | GND | VA15 | Not Used | 23 | | 24 | GND | VA7 | VIRQ7* | VA14 | Not Used | 24 | | 25 | Not Used | VA6 | VIRQ6* | VA13 | Not Used | 25 | |----|----------|------|----------|------|----------|----| | 26 | GND | VA5 | VIRQ5* | VA12 | Not Used | 26 | | 27 | Not Used | VA4 | VIRQ4* | VA11 | Not Used | 27 | | 28 | GND | VA3 | VIRQ3* | VA10 | Not Used | 28 | | 29 | Not Used | VA2 | VIRQ2* | VA9 | Not Used | 29 | | 30 | GND | VA1 | VIRQ1* | VA8 | Not Used | 30 | | 31 | Not Used | -12V | +5VSTDBY | +12V | GND | 31 | | 32 | GND | +5V | +5V | +5V | Not Used | 32 | Table 4-9. VMEbus Connector P1 (Continued) # **MVME712M-Compatible Versions** The following tables summarize the pin assignments of connectors that are specific to MVME2603/2604 modules configured for use with MVME712M transition modules. #### **VMEbus Connector P2** Two 160-pin connectors (P1 and P2) supply the interface between the base board and the VMEbus. P1 provides power and VME signals for 24-bit addressing and 16-bit data. Its pin assignments are set by the VMEbus specification. P2 rows A, C, Z, and D provide power and interface signals to the MVME712M transition module. P2 row B supplies the MVME2603/2604 with power, with the upper eight VMEbus address lines, and with an additional 16 VMEbus data lines. The pin assignments for P2 are listed in the following table. Table 4-10. VMEbus Connector P2 (MVME712M I/O Mode) | | Row Z | Row A | Row B | Row C | Row D | | |---|-------|-------|--------|-------|--------|---| | 1 | SDB8* | SDB0* | +5V | P2C1 | PMCIO0 | 1 | | 2 | GND | SDB1* | GND | P2C2 | PMCIO1 | 2 | | 3 | SDB9* | SDB2* | RETRY* | P2C3 | PMCIO2 | 3 | | 4 | GND | SDB3* | VA24 | P2C4 | PMCIO3 | 4 | Table 4-10. VMEbus Connector P2 (MVME712M I/O Mode) (Continued) | 5 | SDB10* | SDB4* | VA25 | P2C5 | PMCIO4 | 5 | |----|----------|-------|------|----------|----------|----| | 6 | GND | SDB5* | VA26 | P2C6 | PMCIO5 | 6 | | 7 | SDB11* | SDB6* | VA27 | +12VF | PMCIO6 | 7 | | 8 | GND | SDB7* | VA28 | PR_STB* | PMCIO7 | 8 | | 9 | SDB12* | SDBP0 | VA29 | PR_DATA0 | PMCIO8 | 9 | | 10 | GND | SATN* | VA30 | PR_DATA1 | PMCIO9 | 10 | | 11 | SDB13* | SBSY* | VA31 | PR_DATA2 | PMCIO10 | 11 | | 12 | GND | SACK* | GND | PR_DATA3 | PMCIO11 | 12 | | 13 | SDB14* | SRST* | +5V | PR_DATA4 | PMCIO12 | 13 | | 14 | GND | SMSG* | VD16 | PR_DATA5 | PMCIO13 | 14 | | 15 | SDB15* | SSEL* | VD17 | PR_DATA6 | PMCIO14 | 15 | | 16 | GND | SCD* | VD18 | PR_DATA7 | PMCIO15 | 16 | | 17 | SDBP1 | SREQ* | VD19 | PR_ACK* | PMCIO16 | 17 | | 18 | GND | SIO* | VD20 | PR_BUSY | PMCIO17 | 18 | | 19 | Not Used | TxD3 | VD21 | PR_PE | PMCIO18 | 19 | | 20 | GND | RxD3 | VD22 | PR_SLCT | PMCIO19 | 20 | | 21 | Not Used | RTS3 | VD23 | PR_INIT* | PMCIO20 | 21 | | 22 | GND | CTS3 | GND | PR_ERR* | PMCIO21 | 22 | | 23 | Not Used | DTR3 | VD24 | TxD1 | PMCIO22 | 23 | | 24 | GND | DCD3 | VD25 | RxD1 | PMCIO23 | 24 | | 25 | Not Used | TxD4 | VD26 | RTS1 | PMCIO24 | 25 | | 26 | GND | RxD4 | VD27 | CTS1 | PMCIO25 | 26 | | 27 | Not Used | RTS4 | VD28 | TxD2 | PMCIO26 | 27 | | 28 | GND | TRxC4 | VD29 | RxD2 | PMCIO27 | 28 | | 29 | PMCIO30 | CTS4 | VD30 | RTS2 | PMCIO28 | 29 | | 30 | GND | DTR4 | VD31 | CTS2 | PMCIO29 | 30 | | 31 | PMCIO31 | DCD4 | GND | P2C31 | GND | 31 | | 32 | GND | RTxC4 | +5V | P2C32 | Not Used | 32 | # **SCSI Connector** The SCSI connector for the MVME2603/2604 is a 50-pin connector located on the front panel of the MVME712M transition module. The pin assignments for the SCSI connector are listed in the following table. Table 4-11. SCSI Connector (MVME712M) | 1 | GND | DB00* | 26 | |----|----------|---------|----| | 2 | GND | DB01* | 27 | | 3 | GND | DB02* | 28 | | 4 | GND | DB03* | 29 | | 5 | GND | DB04* | 30 | | 6 | GND | DB05* | 31 | | 7 | GND | DB06* | 32 | | 8 | GND | DB07* | 33 | | 9 | GND | DBP* | 34 | | 10 | GND | GND | 35 | | 11 | GND | GND | 36 | | 12 | GND | GND | 37 | | 13 | Reserved | TERMPWR | 38 | | 14 | GND | GND | 39 | | 15 | GND | GND | 40 | | 16 | GND | ATN* | 41 | | 17 | GND | GND | 42 | | 18 | GND | BSY* | 43 | | 19 | GND | ACK* | 44 | | 20 | GND | RST* | 45 | | 21 | GND | MSG* | 46 | | 22 | GND | SEL* | 47 | | 23 | GND | D/C* | 48 | | 24 | GND | REQ* | 49 | | 25 | GND | O/I* | 50 | ### **Serial Ports 1-4** For the MVME2603/2604, the interface for asynchronous ports 1 and 2 and for synchronous/asynchronous ports 3 and 4 is implemented with four EIA-232-D DB25 connectors (J7-J10) located on the front panel of the MVME712M transition module. The pin assignments for serial ports 1-4 on the MVME712M are listed in the following table. Table 4-12. Serial Connections—MVME712M Ports 1-4 | 1 | No Connection | |----|---------------------| | 2 | ETxD <i>n</i> | | 3 | ERxDn | | 4 | ERTSn | | 5 | ECTSn | | 6 | EDSR <i>n</i> | | 7 | GND | | 8 | EDCDn | | 9 | No Connection | | 10 | No Connection | | 11 | No Connection | | 12 | No Connection | | 13 | No Connection | | 14 | No Connection | | 15 | ERTxC (Port 4 only) | | 16 | No Connection | | 17 | ERRxC (Port 4 only) | | 18 | No Connection | | 19 | No Connection | | 20 | EDTR <i>n</i> | | 21 | No Connection | No Connection No Connection ETTxC (Port 4 only) 25 Table 4-12. Serial Connections—MVME712M Ports 1-4 No Connection ### **Parallel Connector** Both versions of the base board provide parallel I/O connections. For MVME712M-compatible base boards, the parallel interface is implemented with a 36-pin Centronics-type socket connector located on the MVME712M transition module. The pin assignments are listed in the following table. Table 4-13. Parallel I/O Connector (MVME712M) | 1 | PRSTB* | GND | 19 | |----|---------------|----------|----| | 2 | PRD0 | GND | 20 | | 3 | PRD1 | GND | 21 | | 4 | PRD2 | GND | 22 | | 5 | PRD3 | GND | 23 | | 6 | PRD4 | GND | 24 | | 7 | PRD5 | GND | 25 | | 8 | PRD6 | GND | 26 | | 9 | PRD7 | GND | 27 | | 10 | PRACK* | GND | 28 | | 11 | PRBSY | GND | 29 | | 12 | PRPE | GND | 30 | | 13 | PRSEL | INPRIME* | 31 | | 14 | No Connection | PRFAULT* | 32 | Table 4-13. Parallel I/O Connector (MVME712M) (Continued) | 15 | No Connection | No Connection | 33 | |----|---------------|---------------|----| | 16 | GND | No Connection | 34 | | 17 | No Connection | No Connection | 35 | | 18 | No Connection | No Connection | 36 | ### **Ethernet AUI Connector** The MVME2603/2604 provides both AUI and 10BaseT/100BaseTX LAN connections. For MVME712M-compatible base boards, the LAN interface is an AUI connection implemented with a DB15 connector (J6) located on the MVME712M transition module. The pin assignments are listed in the following table. Table 4-14. Ethernet AUI Connector (MVME712M) | 1 | GND | |----|---------------| | 2 | C+ | | 3 | T+ | | 4 | GND | | 5 | R+ | | 6 | GND | | 7 | No Connection | | 8 | No Connection | | 9 | C– | | 10 | T– | | 11 | No Connection | | 12 | R– | | 13 | +12V | | 14 | No Connection | | 15 | No Connection | # **MVME761-Compatible Versions** The following tables summarize the pin assignments of connectors that are specific to MVME2603/2604 modules configured for use with MVME761 transition modules. ### **VMEbus Connector P2** Two 160-pin connectors (P1 and P2) supply the interface between the base board and the VMEbus. P1 provides power and VME signals for 24-bit addressing and 16-bit data. Its pin assignments are set by the VMEbus specification. P2 rows A, C, Z, and D provide power and interface signals to the MVME761 transition module. P2 row B supplies the MVME2603/2604 with power, with the upper eight VMEbus address lines, and with an additional 16 VMEbus data lines. The pin assignments for P2 are listed in the following table. Table 4-15. VMEbus Connector P2 (MVME761 I/O Mode) | | Row Z | Row A | Row B | Row C | Row D | | |----|--------|-------|--------|--------------|---------|----| | 1 | SDB8* | SDB0* | +5V | RD-(10/100) | PMCIO0 | 1 | | 2 | GND | SDB1* | GND | RD+ (10/100) | PMCIO1 | 2 | | 3 | SDB9* | SDB2* | RETRY* | TD- (10/100) | PMCIO2 | 3 | | 4 | GND | SDB3* | VA24 | TD+ (10/100) | PMCIO3 | 4 | | 5 | SDB10* | SDB4* | VA25 | Not Used | PMCIO4 | 5 | | 6 | GND | SDB5* | VA26 | Not Used | PMCIO5 | 6 | | 7 | SDB11* | SDB6* | VA27 | +12VF | PMCIO6 | 7 | | 8 | GND | SDB7* | VA28 | PR_STB* | PMCIO7 | 8 | | 9 | SDB12* | SDBP0 | VA29 | PR_DATA0 | PMCIO8 | 9 | | 10 | GND | SATN* | VA30 | PR_DATA1 | PMCIO9 | 10 | | 11 | SDB13* | SBSY* | VA31 | PR_DATA2 | PMCIO10 | 11 | | 12 | GND | SACK* | GND | PR_DATA3 | PMCIO11 | 12 | | 13 | SDB14* | SRST* | +5V | PR_DATA4 | PMCIO12 | 13 | | 14 | GND | SMSG* | VD16 | PR_DATA5 | PMCIO13 | 14 | | 15 | SDB15* | SSEL* | VD17 | PR_DATA6 | PMCIO14 | 15 | | 16 | GND | SCD* | VD18 | PR_DATA7 | PMCIO15 | 16 | | 17 | SDBP1 | SREQ* | VD19 | PR_ACK* | PMCIO16 | 17 | **GND** SIO\* PMCIO17 18 VD20 PR BUSY 18 19 Not Used AFD\* VD21 PR\_PE PMCIO18 19 20 **GND** SLIN\* VD22 PR SLCT PMCIO19 20 21 21 Not Used TxD3 VD23 PR INIT\* PMCIO20 22 **GND** RxD3 **GND** PR ERR\* PMCIO21 22 23 Not Used RTxC3 VD24 TxD1 PMCIO22 23 24 **GND** TRxC3 VD25 RxD1 PMCIO23 24 25 RTS1 PMCIO24 25 Not Used TxD3 VD26 VD27 RxD3 CTS1 PMCIO25 26 **GND** 26 27 Not Used RTxC4 VD28 TxD2 PMCIO26 27 28 **GND** TRxC4 VD29 RxD2 PMCIO27 28 29 PMCIO30 Not Used VD30 RTS2 PMCIO28 29 30 -12VF PMCIO29 30 **GND** VD31 CTS2 31 PMCIO31 MSYNC\* **GND** MD0 **GND** 31 32 **GND MCLK** +5V MD1 VPC 32 Table 4-15. VMEbus Connector P2 (MVME761 I/O Mode) (Continued) ## Serial Ports 1 and 2 The MVME2603/2604 provides both asynchronous (ports 1 and 2) and synchronous/asynchronous (ports 3 and 4) serial connections. For the MVME761-compatible versions of the base board, the asynchronous interface is implemented with a pair of DB9 connectors (COM1 and COM2) located on the MVME761 transition module. The pin assignments are listed in the following table. Table 4-16. Serial Connections—Ports 1 and 2 (MVME761) | 1 | SPnDCD | |---|--------| | 2 | SPnRxD | | 3 | SPnTxD | | 4 | SPnDTR | | 5 | GND | Table 4-16. Serial Connections—Ports 1 and 2 (MVME761) | 6 | SPnDSR | |---|--------| | 7 | SPnRTS | | 8 | SPnCTS | | 9 | SPnRI | ## Serial Ports 3 and 4 For MVME761-compatible versions of the base board, the synchronous/asynchronous interface for ports 3 and 4 is implemented with a pair of HD26 connectors (J7 and J8) located on the front panel of the transition module. The pin assignments for serial ports 3 and 4 are listed in the following table. Table 4-17. Serial Connections—Ports 3 and 4 (MVME761) | 1 | No Connection | |----|------------------| | 2 | TXDn | | 3 | RXDn | | 4 | RTSn | | 5 | CTSn | | 6 | DSRn | | 7 | GND | | 8 | DCDn | | 9 | SPn_P9 | | 10 | SP <i>n</i> _P10 | | 11 | SPn_P11 | | 12 | SPn_P12 | | 13 | SPn_P13 | | 14 | SPn_P14 | | 15 | TXCIn | | 16 | SPn_P16 | | 17 | RXCIn | Table 4-17. Serial Connections—Ports 3 and 4 (MVME761) | 18 | LLBn | |----|------------------| | 19 | SP <i>n</i> _P19 | | 20 | DTRn | | 21 | RLBn | | 22 | RIn | | 23 | SPn_P23 | | 24 | TXCOn | | 25 | TMn | | 26 | No Connection | ### **Parallel Connector** Both versions of the base board provide parallel I/O connections. For MVME761-compatible models, the parallel interface is implemented with an IEEE P1284 36-pin connector (J10) located on the MVME761 transition module. The pin assignments are listed in the following table. Table 4-18. Parallel I/O Connector (MVME761) | 1 | PRBSY | GND | 19 | |----|----------|-----|----| | 2 | PRSEL | GND | 20 | | 3 | PRACK* | GND | 21 | | 4 | PRFAULT* | GND | 22 | | 5 | PRPE | GND | 23 | | 6 | PRD0 | GND | 24 | | 7 | PRD1 | GND | 25 | | 8 | PRD2 | GND | 26 | | 9 | PRD3 | GND | 27 | | 10 | PRD4 | GND | 28 | | 11 | PRD5 | GND | 29 | | 12 | PRD6 | GND | 30 | | 13 | PRD7 | GND | 31 | INPRIME\* 14 **GND** 32 15 PRSTB\* **GND** 33 SELIN\* **GND** 34 16 AUTOFD\* 35 17 **GND** 18 Pull-up No Connection 36 Table 4-18. Parallel I/O Connector (MVME761) (Continued) #### Ethernet 10BaseT/100BaseTX Connector The MVME2603/2604 provides both AUI and 10BaseT/100BaseTX LAN connections. For MVME761-compatible base boards, the LAN interface is a 10BaseT/100BaseTX connection implemented with a standard RJ-45 socket located on the MVME761 transition module. The pin assignments are listed in the following table. Table 4-19. Ethernet 10BaseT/100BaseTX Connector (MVME761) | TD+ | |------------| | TD- | | RD+ | | Terminated | | Terminated | | RD- | | Terminated | | Terminated | | | For detailed descriptions of the various interconnect signals, consult the support information documentation package for the MVME2603/2604 SBC or the support information sections of the transition module documentation as necessary. ### **Overview** The PowerPC debugger, PPCBug, is a powerful evaluation and debugging tool for systems built around Motorola PowerPC microcomputers. Facilities are available for loading and executing user programs under complete operator control for system evaluation. The PowerPC debugger provides a high degree of functionality and user friendliness, and yet stresses portability and ease of maintenance. It achieves good portability and comprehensibility because it was written entirely in the C programming language, except where necessary to use assembler functions. PPCBug includes commands for display and modification of memory, breakpoint and tracing capabilities, a powerful assembler and disassembler useful for patching programs, and a "self-test at power-up" feature which verifies the integrity of the main CPU board. Various PPCBug routines that handle I/O, data conversion, and string functions are available to user programs through the System Call handler. ### PPCBug consists of three parts: - □ A command-driven user-interactive software debugger. It is hereafter referred to as "the debugger" or "PPCBug." - ☐ A set of command-driven diagnostics, which is hereafter referred to as "the diagnostics." - □ A user interface which accepts commands from the system console terminal. When using PPCBug, you will operate out of either the debugger directory or the diagnostic directory. The debugger prompt (PPC1-Bug or PPC1-Diag) tells you the current directory. Because PPCBug is command-driven, it performs its various operations in response to user commands entered at the keyboard. The flow of control in PPCBug is described in the *PPCBug Firmware Package User's Manual*, listed in Appendix D, *Related Documentation*. When you enter a command, PPCBug executes the command and the prompt reappears. However, if you enter a command that causes execution of user target code (for example, **GO**), then control may or may not return to PPCBug, depending on the outcome of the user program. The PPCBug is similar to previous Motorola firmware debugging packages (for example, MVME147Bug, MVME167Bug, MVME187Bug), with differences due to microprocessor architectures. These are primarily reflected in the instruction mnemonics, register displays, addressing modes of the assembler/disassembler, and the passing of arguments to the system calls. ### **Memory Requirements** PPCBug requires a maximum of 768KB (maybe less) of read/write memory (that is, DRAM). The debugger allocates this space from the top of memory. For example, a system containing 64MB (\$0400000) of read/write memory will place the PPCBug memory page at locations \$03F80000 to \$03FFFFFF. ### **PPCBug Implementation** PPCBug is written largely in the C programming language, providing benefits of portability and maintainability. Where necessary, assembly language has been used in the form of separately compiled program modules containing only assembler code. No mixed-language modules are used. Physically, PPCBug is contained in two socketed 32-pin PLCC Flash devices that together provide 1MB of storage. The executable code is checksummed at every power-on or reset firmware entry, and the result (which includes a precalculated checksum contained in the Flash devices), is verified against the expected checksum. # **Using the Debugger** PPCBug is command-driven; it performs its various operations in response to commands that you enter at the keyboard. When the PPC1-Bug prompt appears on the screen, the debugger is ready to accept debugger commands. When the PPC1-Diag prompt appears on the screen, the debugger is ready to accept diagnostics commands. To switch from one mode to the other, enter **SD**. What you key in is stored in an internal buffer. Execution begins only after you press the Return or Enter key. This allows you to correct entry errors, if necessary, with the control characters described in the *PPCBug Firmware Package User's Manual*. After the debugger executes the command, the prompt reappears. However, if the command causes execution of user target code (for example, **GO**) then control may or may not return to the debugger, depending on what the user program does. For example, if a breakpoint has been specified, then control returns to the debugger when the breakpoint is encountered during execution of the user program. Alternately, the user program could return to the debugger by means of the System Call Handler routine RETURN (described in the *PPCBug Firmware Package User's Manual*). For more about this, refer to the **GD**, **GO**, and **GT** command descriptions in the *PPCBug Firmware Package User's Manual*. A debugger command is made up of the following parts: - ☐ The command name, either uppercase or lowercase (for example, **MD** or **md**). - ☐ Any required arguments, as specified by command. - ☐ At least one space before the first argument. Precede all other arguments with either a space or comma. - □ One or more options. Precede an option or a string of options with a semicolon (;). If no option is entered, the command's default option conditions are used. ### **Debugger Commands** The individual debugger commands are listed in Table 5-1. The commands are described in detail in the *PPCBug Firmware Package User's Manual*. Note You can list all the available debugger commands by entering the Help (**HE**) command alone. You can view the syntax for a particular command by entering **HE** and the command mnemonic, as listed below. Table 5-1. Debugger Commands | Command | Description | |---------|--------------------------------------| | AS | One Line Assembler | | BC | Block of Memory Compare | | BF | Block of Memory Fill | | BI | Block of Memory Initialize | | BM | Block of Memory Move | | BR | Breakpoint Insert | | NOBR | Breakpoint Delete | | BS | Block of Memory Search | | BV | Block of Memory Verify | | CM | Concurrent Mode | | NOCM | No Concurrent Mode | | CNFG | Configure Board Information Block | | CS | Checksum | | CSAR | PCI Configuration Space READ Access | | CSAW | PCI Configuration Space WRITE Access | | DC | Data Conversion | | DMA | Block of Memory Move | | DS | One Line Disassembler | | DU | Dump S-Records | | ЕСНО | Echo String | **Table 5-1. Debugger Commands (Continued)** | Command | Description | |---------|--------------------------------------------| | ENV | Set Environment | | FORK | Fork Idle MPU at Address | | FORKWR | Fork Idle MPU with Registers | | GD | Go Direct (Ignore Breakpoints) | | GEVBOOT | Global Environment Variable Boot | | GEVDEL | Global Environment Variable Delete | | GEVDUMP | Global Environment Variable(s) Dump | | GEVEDIT | Global Environment Variable Edit | | GEVINIT | Global Environment Variable Initialization | | GEVSHOW | Global Environment Variable(s) Display | | GN | Go to Next Instruction | | GO | Go Execute User Program | | GT | Go to Temporary Breakpoint | | HE | Help | | IDLE | Idle Master MPU | | IOC | I/O Control for Disk | | IOI | I/O Inquiry | | IOP | I/O Physical (Direct Disk Access) | | IOT | I/O Teach for Configuring Disk Controller | | IRD | Idle MPU Register Display | | IRM | Idle MPU Register Modify | | IRS | Idle MPU Register Set | | LO | Load S-Records from Host | | MA | Macro Define/Display | | NOMA | Macro Delete | | MAE | Macro Edit | | MAL | Enable Macro Listing | | NOMAL | Disable Macro Listing | | MAR | Load Macros | **Table 5-1. Debugger Commands (Continued)** | Command | Description | |---------|-------------------------------------| | MAW | Save Macros | | MD, MDS | Memory Display | | MENU | System Menu | | MM | Memory Modify | | MMD | Memory Map Diagnostic | | MS | Memory Set | | MW | Memory Write | | NAB | Automatic Network Boot | | NAP | Nap MPU | | NBH | Network Boot Operating System, Halt | | NBO | Network Boot Operating System | | NIOC | Network I/O Control | | NIOP | Network I/O Physical | | NIOT | Network I/O Teach (Configuration) | | NPING | Network Ping | | OF | Offset Registers Display/Modify | | PA | Printer Attach | | NOPA | Printer Detach | | PBOOT | Bootstrap Operating System | | PF | Port Format | | NOPF | Port Detach | | PFLASH | Program FLASH Memory | | PS | Put RTC into Power Save Mode | | RB | ROMboot Enable | | NORB | ROMboot Disable | | RD | Register Display | | REMOTE | Remote | | RESET | Cold/Warm Reset | | RL | Read Loop | Table 5-1. Debugger Commands (Continued) | Command | Description | |---------|---------------------------------| | RM | Register Modify | | RS | Register Set | | RUN | MPU Execution/Status | | SD | Switch Directories | | SET | Set Time and Date | | SROM | SROM Examine/Modify | | SYM | Symbol Table Attach | | NOSYM | Symbol Table Detach | | SYMS | Symbol Table Display/Search | | T | Trace | | TA | Terminal Attach | | TIME | Display Time and Date | | TM | Transparent Mode | | TT | Trace to Temporary Breakpoint | | VE | Verify S-Records Against Memory | | VER | Revision/Version Display | | WL | Write Loop | Although a command (PFLASH) to allow the erasing and reprogramming of Flash memory is available to you, keep in mind that reprogramming any portion of Flash memory will erase everything currently contained in Flash, including the PPCBug debugger. **Note** Both banks A and B of Flash contain the PPCBug debugger. ### **Diagnostic Tests** The individual diagnostic test sets are listed in the following table. The diagnostics are described in the *PPC1Bug Diagnostics Manual*, listed in Appendix D, *Related Documentation*. **Table 5-2. Diagnostic Test Groups** | Test Set | Description | Applicability | |----------|-------------------------------------------|--------------------------| | DEC21x40 | DECchip 21x40 Ethernet Controller Tests | All boards | | Falcon | Falcon ECC Memory Controller Tests | All boards * | | ISABRDGE | PCI/ISA Bridge Tests | All boards | | KBD8730x | PC8730x Keyboard/Mouse Tests | All boards | | L2CACHE | Level 2 Cache Tests | All boards with L2 cache | | MPIC | Multiprocessor Interrupt Controller Tests | All boards * | | NCR | NCR 53C825/53C810 SCSI-2 I/O | All boards | | | Processor Tests | | | NVRAM | Nonvolatile RAM Tests | All boards | | PAR8730x | PC8730x Parallel Port Test | All boards | | PCIBUS | Generic PCI/PMC Slot Test | All boards | | RAM | Random Access Memory Tests | All boards | | Raven | Raven PCI Bridge Tests | All boards * | | RTC | Real-Time Clock Tests | All boards | | SCC | Serial Communications Controller Tests | All boards | | UART | PC16550 (or PC87308) UART Tests | All boards | | Universe | VMEbus to PCI Interface ASIC Tests | All boards * | | VGA543x | Video Graphics Tests | Not applicable to | | | | MVME2600 series boards | | Z8536 | Zilog Z8536 Counter/Timer Tests | All boards | #### **Notes** - 1. Some diagnostics depend on restart defaults that are set up only in a particular restart mode. Refer to the documentation on a particular diagnostic for the correct mode. - 2. Test Sets marked with an asterisk (\*) are not available on PPCBug release 3.1 and earlier. # **CNFG and ENV Commands** ### **Overview** You can use the factory-installed debug monitor, PPCBug, to modify certain parameters contained in the PowerPC board's Non-Volatile RAM (NVRAM), also known as Battery Backed-up RAM (BBRAM). - □ The Board Information Block in NVRAM contains various elements concerning operating parameters of the hardware. Use the PPCBug command **CNFG** to change those parameters. - □ Use the PPCBug command **ENV** to change configurable PPCBug parameters in NVRAM. The **CNFG** and **ENV** commands are both described in the *PPCBug Firmware Package User's Manual*, listed in Appendix D, *Related Documentation*. Refer to that manual for general information about their use and capabilities. The following paragraphs present additional information about **CNFG** and **ENV** that is specific to the PPCBug debugger, along with the parameters that can be configured with the **ENV** command. 6-1 ## **CNFG – Configure Board Information Block** Use this command to display and configure the Board Information Block, which is resident within the NVRAM. The board information block contains various elements detailing specific operational parameters of the PowerPC board. The board structure for the PowerPC board is as shown in the following example for an MVME2600: ``` Board (PWA) Serial Number = "MOT001673590 Board Identifier = "MVME2600 Artwork (PWA) Identifier = "01-w3341F01A MPU Clock Speed = "200 Bus Clock Speed = "067 Ethernet Address = 08003E20C983 Local SCST Identifier = "07 System Serial Number = "1463725 System Identifier = "Motorola MVME2600" License Identifier = "12345678 ``` The parameters that are quoted are left-justified character (ASCII) strings padded with space characters, and the quotes (") are displayed to indicate the size of the string. Parameters that are not quoted are considered data strings, and data strings are right-justified. The data strings are padded with zeroes if the length is not met. The Board Information Block is factory-configured before shipment. There is no need to modify block parameters unless the NVRAM is corrupted. Refer to the *Programmer's Reference Guide*, listed in Appendix D, *Related Documentation*, for the actual location and other information about the Board Information Block. Refer to the *PPCBug Firmware Package User's Manual* for a description of **CNFG** and examples. ### **ENV – Set Environment** Use the **ENV** command to view and/or configure interactively all PPCBug operational parameters that are kept in Non-Volatile RAM (NVRAM). Refer to the *PPCBug Firmware Package User's Manual* for a description of the use of **ENV**. Additional information on registers in the Universe ASIC that affect these parameters is contained in your PowerPC board programmer's reference guide. Listed and described below are the parameters that you can configure using **ENV**. The default values shown were those in effect when this publication went to print. ### **Configuring the PPCBug Parameters** The parameters that can be configured using **ENV** are: Bug or System environment [B/S] = B? - Bug is the mode where no system type of support is displayed. However, system-related items are still available. (Default) - System is the standard mode of operation, and is the default mode if NVRAM should fail. System mode is defined in the *PPCBug Firmware Package User's Manual*. Field Service Menu Enable [Y/N] = N? - Y Display the field service menu. - N Do not display the field service menu. (Default) Remote Start Method Switch [G/M/B/N] = B? The Remote Start Method Switch is used when the MVME2600/MVME3600/MVME4600 is cross-loaded from another VME-based CPU, to start execution of the cross-loaded program. - G Use the Global Control and Status Register to pass and start execution of the cross-loaded program. *This selection is not applicable to the*MVME2600/MVME3600 boards. - M Use the Multiprocessor Control Register (MPCR) in shared RAM to pass and start execution of the crossloaded program. - B Use both the GCSR and the MPCR methods to pass and start execution of the cross-loaded program. (Default) - N Do not use any Remote Start Method. Probe System for Supported I/O Controllers [Y/N] = Y? - Y Accesses will be made to the appropriate system buses (for example, VMEbus, local MPU bus) to determine the presence of supported controllers. (Default) - N Accesses will not be made to the VMEbus to determine the presence of supported controllers. Auto-Initialize of NVRAM Header Enable [Y/N] = Y? - Y NVRAM (PReP partition) header space will be initialized automatically during board initialization, but only if the PReP partition fails a sanity check. (Default) - N NVRAM header space will not be initialized automatically during board initialization. Network PReP-Boot Mode Enable [Y/N] = N? - Y Enable PReP-style network booting (same boot image from a network interface as from a mass storage device). - N Do not enable PReP-style network booting. (Default) Negate VMEbus SYSFAIL\* Always [Y/N] = N? - Y Negate the VMEbus SYSFAIL\* signal during board initialization. - N Negate the VMEbus SYSFAIL\* signal after successful completion or entrance into the bug command monitor. (Default) Local SCSI Bus Reset on Debugger Startup [Y/N] = N? - Y Local SCSI bus is reset on debugger setup. - N Local SCSI bus is not reset on debugger setup. (Default) Local SCSI Bus Negotiations Type [A/S/N] = A? - A Asynchronous SCSI bus negotiation. (Default) - s Synchronous SCSI bus negotiation. - N None. Local SCSI Data Bus Width [W/N] = N? - W Wide SCSI (16-bit bus). - Narrow SCSI (8-bit bus). (Default) NVRAM Bootlist (GEV.fw-boot-path) Boot Enable [Y/N] = N? - Give boot priority to devices defined in the *fw-boot-path* global environment variable (GEV). - N Do not give boot priority to devices listed in the *fw-boot-path* GEV. (Default) **Note** When enabled, the GEV (Global Environment Variable) boot takes priority over all other boots, including Autoboot and Network Boot. NVRAM Bootlist (GEV.fw-boot-path) Boot at power-up only [Y/N] = N? - Give boot priority to devices defined in the *fw-boot-path* GEV at power-up reset only. - N Give power-up boot priority to devices listed in the *fw-boot-path* GEV at any reset. (Default) NVRAM Bootlist (GEV.fw-boot-path) Boot Abort Delay = 5? The time in seconds that a boot from the NVRAM boot list will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the $\langle \mathbf{Break} \rangle$ key. The time value is from 0-255 seconds. (Default = 5 seconds) Auto Boot Enable [Y/N] = N? - Y The Autoboot function is enabled. - N The Autoboot function is disabled. (Default) Auto Boot at power-up only [Y/N] = N? - Y Autoboot is attempted at power-up reset only. - N Autoboot is attempted at any reset. (Default) Auto Boot Scan Enable [Y/N] = Y? Y If Autoboot is enabled, the Autoboot process attempts to boot from devices specified in the scan list (for example, FDISK/CDROM/TAPE/HDISK). (Default) N If Autoboot is enabled, the Autoboot process uses the Controller LUN and Device LUN to boot. Auto Boot Scan Device Type List = FDISK/CDROM/TAPE/HDISK? This is the listing of boot devices displayed if the Autoboot Scan option is enabled. If you modify the list, follow the format shown above (uppercase letters, using forward slash as separator). Auto Boot Controller LUN = 00? Refer to the *PPCBug Firmware Package User's Manual* for a listing of disk/tape controller modules currently supported by PPCBug. (Default = \$00) Auto Boot Device LUN = 00? Refer to the *PPCBug Firmware Package User's Manual* for a listing of disk/tape devices currently supported by PPCBug. (Default = \$00) Auto Boot Partition Number = 00? Which disk "partition" is to be booted, as specified in the *PowerPC Reference Platform* (*PReP*) specification. If set to zero, the firmware will search the partitions in order (1, 2, 3, 4) until it finds the first "bootable" partition. That is then the partition that will be booted. Other acceptable values are 1, 2, 3, or 4. In these four cases, the partition specified will be booted without searching. ``` Auto Boot Abort Delay = 7? ``` The time in seconds that the Autoboot sequence will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the **Break**> key. The time value is from 0-255 seconds. (Default = 7 seconds) ``` Auto Boot Default String [NULL for an empty string] = ? ``` You may specify a string (filename) which is passed on to the code being booted. The maximum length of this string is 16 characters. (Default = null string) ``` ROM Boot Enable [Y/N] = N? ``` Y The ROMboot function is enabled. N The ROMboot function is disabled. (Default) ROM Boot at power-up only [Y/N] = Y? Y ROMboot is attempted at power-up only. (Default) N ROMboot is attempted at any reset. ROM Boot Enable search of VMEbus [Y/N] = N? Y VMEbus address space, in addition to the usual areas of memory, will be searched for a ROMboot module. N VMEbus address space will not be accessed by ROMboot. (Default) ``` ROM Boot Abort Delay = 5? ``` The time in seconds that the ROMboot sequence will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the **Break**> key. The time value is from 0-255 seconds. (Default = 5 seconds) ``` ROM Boot Direct Starting Address = FFF00000? ``` The first location tested when PPCBug searches for a ROMboot module. (Default = \$FFF00000) ROM Boot Direct Ending Address = FFFFFFC? The last location tested when PPCBug searches for a ROMboot module. (Default = \$FFFFFFC) Network Auto Boot Enable [Y/N] = N? Y The Network Auto Boot (NETboot) function is enabled. N The NETboot function is disabled. (Default) Network Auto Boot at power-up only [Y/N] = N? Y NETboot is attempted at power-up reset only. N NETboot is attempted at any reset. (Default) Network Auto Boot Controller LUN = 00? Refer to the *PPCBug Firmware Package User's Manual* for a listing of network controller modules currently supported by PPCBug. (Default = \$00) Network Auto Boot Device LUN = 00? Refer to the *PPCBug Firmware Package User's Manual* for a listing of network controller modules currently supported by PPCBug. (Default = \$00) Network Auto Boot Abort Delay = 5? The time in seconds that the NETboot sequence will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the $\langle \mathbf{Break} \rangle$ key. The time value is from 0-255 seconds. (Default = 5 seconds) Network Auto Boot Configuration Parameters Offset (NVRAM) = 00001000? The address where the network interface configuration parameters are to be saved/retained in NVRAM; these parameters are the necessary parameters to perform an unattended network boot. A typical offset might be \$1000, but this value is application-specific. (Default = \$00001000) If you use the **NIOT** debugger command, these parameters need to be saved somewhere in the offset range \$00001000 through \$000016F7. The **NIOT** parameters do not exceed 128 bytes in size. The setting of this **ENV** pointer determines their location. If you have used the same space for your own program information or commands, they will be overwritten and lost. You can relocate the network interface configuration parameters in this space by using the **ENV** command to change the Network Auto Boot Configuration Parameters Offset from its default of \$00001000 to the value you need to be clear of your data within NVRAM. Memory Size Enable [Y/N] = Y? Y Memory will be sized for Self Test diagnostics. (Default) N Memory will not be sized for Self Test diagnostics. Memory Size Starting Address = 00000000? The default Starting Address is \$00000000. Memory Size Ending Address = 02000000? The default Ending Address is the calculated size of local memory. If the memory start is changed from \$00000000, this value will also need to be adjusted. DRAM Speed in NANO Seconds = 60? The default setting for this parameter will vary depending on the speed of the DRAM memory parts installed on the board. The default is set to the slowest speed found on the available banks of DRAM memory. ROM First Access Length (0 - 31) = 10? This is the value programmed into the MPC105 "ROMFAL" field (Memory Control Configuration Register 8: bits 23-27) to indicate the number of clock cycles used in accessing the ROM. The lowest allowable ROMFAL setting is \$00; the highest allowable is \$1F. The value to enter depends on processor speed; refer to your Processor/Memory Mezzanine Module User's Manual, listed in Appendix D, Related Documentation, for appropriate values. The default value varies according to the system's bus clock speed. **Note** ROM First Access Length is not applicable to the MVME2600/3600/4600. The configured value is ignored by PPCBug. ``` ROM Next Access Length (0 - 15) = 0? ``` The value programmed into the MPC105 "ROMNAL" field (Memory Control Configuration Register 8: bits 28-31) to represent wait states in access time for nibble (or burst) mode ROM accesses. The lowest allowable ROMNAL setting is \$0; the highest allowable is \$F. The value to enter depends on processor speed; refer to your *Processor/Memory Mezzanine Module User's Manual* for appropriate values. The default value varies according to the system's bus clock speed. **Note** ROM Next Access Length is not applicable to the MVME2600/MVME3600/MVME4600. The configured value is ignored by PPCBug. DRAM Parity Enable [On-Detection/Always/Never - O/A/N] = 0? - O DRAM parity is enabled upon detection. (Default) - **A** DRAM parity is always enabled. - **N** DRAM parity is never enabled. **Note** This parameter (above) also applies to enabling ECC for DRAM. L2 Cache Parity Enable [On-Detection/Always/Never - O/A/N] = O? - O L2 Cache parity is enabled upon detection. (Default) - A L2 Cache parity is always enabled. - N L2 Cache parity is never enabled. PCI Interrupts Route Control Registers (PIRQ0/1/2/3) = 0A0B0E0F? Initializes the PIRQx (PCI Interrupts) route control registers in the IBC (PCI/ISA bus bridge controller). The **ENV** parameter is a 32-bit value that is divided by four to yield the values for route control registers PIRQ0/1/2/3. The default is determined by system type. For details on PCI/ISA interrupt assignments and for suggested values to enter for this parameter, refer to the 8259 Interrupts section of the MVME2600 Programmer's Reference Guide, listed in Appendix D, Related Documentation. ### Configuring the VMEbus Interface **ENV** asks the following series of questions to set up the VMEbus interface for the MVME2300/MVME2600/MVME3600 /MVME4600 series modules. To perform this configuration, you should have a working knowledge of the Universe ASIC as described in the *Programmer's Reference Guide*. VME3PCI Master Master Enable [Y/N] = Y? - Y Set up and enable the VMEbus Interface. (Default) - N Do not set up or enable the VMEbus Interface. PCI Slave Image 0 Control = 00000000? The configured value is written into the LSIO\_CTL register of the Universe chip. PCI Slave Image 0 Base Address Register = 00000000? The configured value is written into the LSI0\_BS register of the Universe chip. PCI Slave Image 0 Bound Address Register = 00000000? The configured value is written into the LSI0\_BD register of the Universe chip. PCI Slave Image 0 Translation Offset = 00000000? The configured value is written into the LSI0\_TO register of the Universe chip. PCI Slave Image 1 Control = C0820000? The configured value is written into the LSI1\_CTL register of the Universe chip. PCI Slave Image 1 Base Address Register = 01000000? The configured value is written into the LSI1\_BS register of the Universe chip. PCI Slave Image 1 Bound Address Register = 20000000? The configured value is written into the LSI1\_BD register of the Universe chip. PCI Slave Image 1 Translation Offset = 00000000? The configured value is written into the LSI1\_TO register of the Universe chip. PCI Slave Image 2 Control = C0410000? The configured value is written into the LSI2\_CTL register of the Universe chip. PCI Slave Image 2 Base Address Register = 20000000? The configured value is written into the LSI2\_BS register of the Universe chip. PCI Slave Image 2 Bound Address Register = 22000000? The configured value is written into the LSI2\_BD register of the Universe chip. PCI Slave Image 2 Translation Offset = D0000000? The configured value is written into the LSI2\_TO register of the Universe chip. PCI Slave Image 3 Control = C0400000? The configured value is written into the LSI3\_CTL register of the Universe chip. PCI Slave Image 3 Base Address Register = 2FFF0000? The configured value is written into the LSI3\_BS register of the Universe chip. PCI Slave Image 3 Bound Address Register = 30000000? The configured value is written into the LSI3\_BD register of the Universe chip. PCI Slave Image 3 Translation Offset = D0000000? The configured value is written into the LSI3\_TO register of the Universe chip. VMEbus Slave Image 0 Control = E0F20000? The configured value is written into the VSI0\_CTL register of the Universe chip. VMEbus Slave Image 0 Base Address Register = 00000000? The configured value is written into the VSI0\_BS register of the Universe chip. VMEbus Slave Image 0 Bound Address Register = (Local DRAM Size)? The configured value is written into the VSI0\_BD register of the Universe chip. The value is the same as the Local Memory Found number already displayed. VMEbus Slave Image 0 Translation Offset = 80000000? The configured value is written into the VSI0\_TO register of the Universe chip. VMEbus Slave Image 1 Control = 00000000? The configured value is written into the VSI1\_CTL register of the Universe chip. VMEbus Slave Image 1 Base Address Register = 00000000? The configured value is written into the VSI1\_BS register of the Universe chip. VMEbus Slave Image 1 Bound Address Register = 00000000? The configured value is written into the VSI1\_BD register of the Universe chip. VMEbus Slave Image 1 Translation Offset = 00000000? The configured value is written into the VSI1\_TO register of the Universe chip. VMEbus Slave Image 2 Control = 00000000? The configured value is written into the VSI2\_CTL register of the Universe chip. VMEbus Slave Image 2 Base Address Register = 00000000? The configured value is written into the VSI2\_BS register of the Universe chip. VMEbus Slave Image 2 Bound Address Register = 00000000? The configured value is written into the VSI2\_BD register of the Universe chip. VMEbus Slave Image 2 Translation Offset = 00000000? The configured value is written into the VSI2\_TO register of the Universe chip. VMEbus Slave Image 3 Control = 00000000? The configured value is written into the VSI3\_CTL register of the Universe chip. VMEbus Slave Image 3 Base Address Register = 00000000? The configured value is written into the VSI3\_BS register of the Universe chip. VMEbus Slave Image 3 Bound Address Register = 00000000? The configured value is written into the VSI3\_BD register of the Universe chip. VMEbus Slave Image 3 Translation Offset = 00000000? The configured value is written into the VSI3\_TO register of the Universe chip. PCI Miscellaneous Register = 10000000? The configured value is written into the LMISC register of the Universe chip. Special PCI Slave Image Register = 00000000? The configured value is written into the SLSI register of the Universe chip. Master Control Register = 80C00000? The configured value is written into the MAST\_CTL register of the Universe chip. Miscellaneous Control Register = 52060000? The configured value is written into the MISC\_CTL register of the Universe chip. User AM Codes = 00000000? The configured value is written into the USER\_AM register of the Universe chip. # **Specifications** # **Specifications** Table A-1 lists the general specifications for MVME2603/2604 base boards. Subsequent sections detail cooling requirements and FCC compliance. A complete functional description of the MVME2603/2604 base boards appears in Chapter 3, *Functional Description*. Specifications for the optional PCI mezzanines can be found in the documentation for those modules. Table A-1. MVME2603/2604 Specifications | Characteristics | Specifications | |-------------------------------|-----------------------------------------------| | Power requirements | +5V DC (±5%), 5A typical, 7A maximum | | (Excluding transition module, | (MPC603 processor); 6A typical, | | keyboard, mouse) | 8A maximum (MPC604 processor) | | | +12V DC (±5%), 250mA typical, | | | 1A maximum | | | -12V DC (±5%), 100mA typical, | | | 250mA maximum | | Operating temperature | 0°C to 55°C entry air with forced-air cooling | | | (refer to Cooling Requirements) | | Storage temperature | −40°C to +85° C | | Relative humidity | 5% to 90% (non-condensing) | | Physical dimensions | Double-high VME board | | Base board only | | | Height | 9.2 in. (233 mm) | | Depth | 6.3 in. (160 mm) | | Base board with front panel | | | and connectors | | | Height | 10.3 in. (262 mm) | | Depth | 7.4 in. (188 mm) | | Front panel width | 0.8 in. (20mm) | ## **Cooling Requirements** The Motorola MVME2603/2604 family of single board computers is specified, designed, and tested to operate reliably with an incoming air temperature range from 0° to 55° C (32° to 131° F) with forced air cooling of the entire assembly (base board and modules) at a velocity typically achievable by using a 100 CFM axial fan. Temperature qualification is performed in a standard Motorola VME system chassis. 25-watt load boards are inserted in two card slots, one on each side, adjacent to the board under test, to simulate a high power density system configuration. An assembly of three axial fans, rated at 100 CFM per fan, is placed directly under the VME card cage. The incoming air temperature is measured between the fan assembly and the card cage, where the incoming airstream first encounters the module under test. Test software is executed as the module is subjected to ambient temperature variations. Case temperatures of critical, high power density integrated circuits are monitored to ensure component vendors' specifications are not exceeded. While the exact amount of airflow required for cooling depends on the ambient air temperature and the type, number, and location of boards and other heat sources, adequate cooling can usually be achieved with 10 CFM and 490 LFM flowing over the module. Less airflow is required to cool the module in environments having lower maximum ambients. Under more favorable thermal conditions, it may be possible to operate the module reliably at higher than 55° C with increased airflow. It is important to note that there are several factors, in addition to the rated CFM of the air mover, which determine the actual volume and speed of air flowing over a module. ## **FCC Compliance** The MVME2603/2604 single board computer was tested in an FCC-compliant chassis and meets the requirements for Class A equipment. FCC compliance was achieved under the following conditions: - ☐ Shielded cables on all external I/O ports. - □ Cable shields connected to earth ground via metal shell connectors bonded to a conductive module front panel. - □ Conductive chassis rails connected to earth ground. This provides the path for connecting shields to earth ground. - ☐ Front panel screws properly tightened. For minimum RF emissions, it is essential that the conditions above be implemented. Failure to do so could compromise the FCC compliance of the equipment containing the module. # **Serial Interconnections** ### Introduction As described in previous chapters of this manual, the MVME2603/2604 serial communications interface has four ports. Two of them are combined synchronous/asynchronous ports; the other two are asynchronous only. Both synchronous and asynchronous ports supply an EIA-232-D DCE/DTE interface via P2 and the MVME712M transition module. ### **Asynchronous Serial Ports** The MVME2603/2604 uses a PC87308 ISASIO chip from National Semiconductor to implement the two asynchronous serial ports (in addition to the disk drive controller, parallel I/O, and keyboard/mouse interface). The asynchronous ports provided by the ISASIO device are routed through P2 and the associated transition module. The TTL-level signals from the ISASIO chip are buffered through TTL drivers and series resistors, then routed through EIA-232-D drivers and receivers to complete the asynchronous serial interface enroute to the MVME712M transition module. The MVME2603/2604 hardware supports asynchronous serial baud rates of 110B/s to 38.4KB/s. For detailed programming information, refer to the PCI and ISA bus discussions in the MVME2600 Series Single Board Computer Programmer's Reference Guide, listed in Appendix D, Related Documentation, and to the vendor documentation for the ISASIO device. ## **Synchronous Serial Ports** The MVME2603/2604 uses a Zilog Z85230 ESCC (Enhanced Serial Communications Controller) with a 10 MHz clock to implement the two synchronous/asynchronous serial communications ports, which are routed through P2 to the transition module. The Z85230 handles both В synchronous (SDLC/HDLC) and asynchronous protocols. The hardware supports asynchronous serial baud rates of 110B/s to 38.4KB/s and synchronous baud rates of up to 2.5MB/s. Each port supports the CTS, DCD, RTS, and DTR control signals, as well as the TxD and RxD transmit/receive data signals and TxC/RxC synchronous clock signals. Since not all modem control lines are available in the Z85230, a Z8536 CIO device is used to provide the missing modem lines. ### **EIA-232-D Connections** The EIA-232-D standard defines the electrical and mechanical aspects of this serial interface. The interface employs unbalanced (single-ended) signaling and is generally used with DB-25 connectors, although other connector styles (for example, DB-9 and RJ-45) are sometimes used as well. Table B-1 lists the standard EIA-232-D interconnections. Not all pins listed in the table are necessary in every application. To interpret the information correctly, remember that the EIA-232-D serial interface was developed to connect a terminal to a modem. Serial data leaves the sending device on a Transmit Data (TxD) line and arrives at the receiving device on a Receive Data (RxD) line. When computing equipment is interconnected without modems, one of the units must be configured as a terminal (data terminal equipment: DTE) and the other as a modem (data circuit-terminating equipment: DCE). Since computers are normally configured to work with terminals, they are said to be configured as a modem in most cases. Table B-1. EIA-232-D Interconnect Signals | Pin<br>Number | Signal<br>Mnemonic | Signal Name and Description | |---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | | Not used. | | 2 | TxD | Transmit Data. Data to be transmitted; input to modem from terminal. | | 3 | RxD | <b>Receive Data</b> . Data which is demodulated from the receive line; output from modem to terminal. | | 4 | RTS | <b>Request To Send</b> . Input to modem from terminal when required to transmit a message. With RTS off, the modem carrier remains off. When RTS is turned on, the modem immediately turns on the carrier. | | 5 | CTS | <b>Clear To Send</b> . Output from modem to terminal to indicate that message transmission can begin. When a modem is used, CTS follows the off-to-on transition of RTS after a time delay. | | 6 | DSR | <b>Data Set Ready</b> . Output from modem to terminal to indicate that the modem is ready to send or receive data. | | 7 | SG | Signal Ground. Common return line for all signals at the modem interface. | | 8 | DCD | <b>Data Carrier Detect</b> . Output from modem to terminal to indicate that a valid carrier is being received. | | 9-14 | | Not used. | | 15 | TxC | <b>Transmit Clock</b> (DCE). Output from modem to terminal; clocks data from the terminal to the modem. | | 16 | | Not used. | | 17 | RxC | <b>Receive Clock</b> . Output from terminal to modem; clocks input data from the terminal to the modem. | | 18, 19 | | Not used. | | 20 | DTR | <b>Data Terminal Ready</b> . Input to modem from terminal; indicates that the terminal is ready to send or receive data. | | 21 | | Not used. | Table B-1. EIA-232-D Interconnect Signals (Continued) | Pin<br>Number | Signal<br>Mnemonic | Signal Name and Description | |---------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22 | RI | <b>Ring Indicator</b> . Output from modem to terminal; indicates that an incoming call is present. The terminal causes the modem to answer the phone by carrying DTR true while RI is active. | | 23 | | Not used. | | 24 | TxC | <b>Transmit Clock</b> (DTE). Input to modem from terminal; same function as TxC on pin 15. | | 25 | BSY | <b>Busy</b> . Input to modem from terminal; a positive EIA signal applied to this pin causes the modem to go off-hook and make the associated phone busy. | #### **Notes** - 1. A high EIA-232-D signal level is +3 to +15 volts. A low level is -3 to -15 volts. Connecting units in parallel may produce out-of-range voltages and is contrary to specifications. - 2. The EIA-232-D interface is intended to connect a terminal to a modem. When computers are connected without modems, one computer must be configured as a modem and the other as a terminal. ### **Interface Characteristics** The EIA-232-D interface standard specifies all parameters for serial binary data interchange between DTE and DCE devices using unbalanced lines. EIA-232-D transmitter and receiver parameters applicable to the MVME2603/2604 are listed in the following tables. Table B-2. EIA-232-D Interface Transmitter Characteristics | Parameter | Value | | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|------| | | Minimum | Maximum | | | Output voltage (with load resistance of $3000\Omega$ to $7000\Omega$ ) | ±8.5 | | V | | Open circuit output voltage | | ±12 | V | | Short circuit output current (to ground or any other interconnection cable conductor) | | ±100 | mA | | Power-off output resistance | 300 | | W | | Output transition time (for a transition region of -3V to +3V and with total load capacitance, including connection cable, of less than 2500pF) | | 2 | μs | | Open circuit slew rate | | 30 | V/µs | The MVME2603/2604 conforms to EIA-232-D specifications. Note that although the EIA-232-D standard recommends the use of short interconnection cables not more than 50 feet (15 m) in length, longer cables are permissible provided the total load capacitance measured at the interface point and including signal terminator does not exceed 2500pF. Table B-3. EIA-232-D Interface Receiver Characteristics | Domonoston | Va | Unit | | | |------------------------------------------|---------|---------|-----|--| | Parameter | Minimum | Maximum | Ome | | | Input signal voltage | | ±25 | V | | | Input high threshold voltage | | 2.25 | V | | | Input low threshold voltage | 0.75 | | V | | | Input hysteresis | 1.0 | | V | | | Input impedance $(-15V < V_{in} < +15V)$ | 3000 | 7000 | Ω | | ## **EIA-530 Connections** The EIA-530 interface complements the EIA-232-D interface in function. The EIA-530 standard defines the mechanical aspects of this interface, which is used for transmission of serial binary data, both synchronous and asynchronous. It is adaptable to balanced (double-ended) as well as unbalanced (single-ended) signaling and offers the possibility of higher data rates than EIA-232-D with the same DB-25 connector. Table B-4 lists the EIA-530 interconnections that are available at MVME761 serial ports 3 and 4 (J7 and J8 on the board surface) when those ports are configured via serial interface modules as EIA-530 DCE or DTE ports. Table B-4. MVME761 EIA-530 Interconnect Signals | Pin<br>Number | Signal<br>Mnemonic | Signal Name and Description | |---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | | Not used. | | 2 | TxD_A | Transmit Data (A). Data to be transmitted; output from DTE to DCE. | | 3 | RxD_A | Receive Data (A). Data which is demodulated from the receive line; input from DCE to DTE. | | 4 | RTS_A | <b>Request to Send (A).</b> Output from DTE to DCE when required to transmit a message. | | 5 | CTS_A | Clear to Send (A). Input to DTE from DCE to indicate that message transmission can begin. | | 6 | DSR_A | <b>Data Set Ready</b> (A). Input to DTE from DCE to indicate that the DCE is ready to send or receive data. In DCE configuration, always true. | | 7 | SG | Signal Ground. Common return line for all signals. | | 8 | DCD_A | <b>Data Carrier Detect (A)</b> . Receive line signal detector output from DCE to DTE to indicate that valid data is being transferred to the DTE on the RxD line. | | 9 | RxC_B | Receive Signal Element Timing—DCE (B). Control signal that clocks input data. | | 10 | DCD_B | <b>Data Carrier Detect (B).</b> Receive line signal detector output from DCE to DTE to indicate that valid data is being transferred to the DTE on the RxD line. | | 11 | TxCO_B | Transmit Signal Element Timing—DTE (B). Control signal that clocks output data. | Table B-4. MVME761 EIA-530 Interconnect Signals (Continued) | Pin<br>Number | Signal<br>Mnemonic | Signal Name and Description | | | |---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 12 | TxC_B | <b>Transmit Signal Element Timing—DCE (B).</b> Control signal that clocks input data. | | | | 13 | CTS_B | Clear to Send (B). Input to DTE from DCE to indicate that message transmission can begin. | | | | 14 | TxD_B | Transmit Data (B). Data to be transmitted; output from DTE to DCE. | | | | 15 | TxC_A | <b>Transmit Signal Element Timing—DCE (A).</b> Control signal that clocks input data. | | | | 16 | RxD_B | <b>Receive Data (B).</b> Data which is demodulated from the receive line; input from DCE to DTE. | | | | 17 | RxC_A | Receive Signal Element Timing—DCE (A). Control signal that clocks input data. | | | | 18 | RTS_B | <b>Request to Send (B).</b> Output from DTE to DCE when required to transmit a message. | | | | 19 | LL_A | <b>Local Loopback</b> (A). Reroutes signal within local DCE. In DTE configuration, always tied inactive and driven false. In DCE configuration, ignored | | | | 20 | DTR_A | <b>Data Terminal Ready</b> (A). Output from DTE to DCE indicating that the DTE is ready to send or receive data. | | | | 21 | RL_A | <b>Remote Loopback</b> (A). Reroutes signal within remote DCE. In DTE configuration, always tied inactive and driven false. In DCE configuration, ignored. | | | | 22 | DSR_B | <b>Data Set Ready (B).</b> Input to DTE from DCE to indicate that the DCE is ready to send or receive data. In DCE configuration, always true. | | | | 23 | DTR_B | <b>Data Terminal Ready</b> (B). Output from DTE to DCE indicating that the DTE is ready to send or receive data. | | | | 24 | TxCO_A | <b>Transmit Signal Element Timing—DTE (A).</b> Control signal that clocks output data. | | | | 25 | TM_A | <b>Test Mode (A).</b> Indicates whether the local DCE is under test. In DTE configuration, ignored. In DCE configuration, always tied inactive and driven false. | | | ### Interface Characteristics In specifying parameters for serial binary data interchange between DTE and DCE devices, the EIA-530 standard assumes the use of balanced lines, except for the Remote Loopback, Local Loopback, and Test Mode lines, which are single-ended. Balanced-line data interchange is generally employed in preference to unbalanced-line data interchange where any of the following conditions prevail: - ☐ The interconnection cable is too long for effective unbalanced operation. - $\Box$ The interconnection cable is exposed to extraneous noise sources that may cause an unwanted voltage in excess of ±1V measured differentially between the signal conductor and circuit ground at the load end of the cable, with a 50Ω resistor substituted for the transmitter. - ☐ It is necessary to minimize interference with other signals. - □ Inversion of signals may be required (for example, plus polarity MARK to minus polarity MARK may be achieved by inverting the cable pair). EIA-530 interface transmitter and receiver parameters applicable to the MVME2603/2604 are listed in Table B-5 and Table B-6. Table B-5. EIA-530 Interface Transmitter Characteristics | Parameter | Value | | Unit | |--------------------------------------------------------------------|---------|---------|------| | Farameter | Minimum | Maximum | Unit | | Differential output voltage (absolute, with $100\Omega$ load) | 2.0 | | V | | Open circuit differential voltage output (absolute) | | 6.0 | V | | Output offset voltage (with 100Ω load) | 2.0 | | V | | Short circuit output current (for any voltage between -7V and +7V) | | ±180 | mA | | Power off output current (for any voltage between -7V and +7V) | | ±100 | μΑ | | Output transition time (with 100Ω, 15pF load) | | 15 | ns | Value **Parameter** Unit Minimum Maximum Differential input voltage ±12 V Input offset voltage $\pm 12$ Differential input high threshold voltage 200 mV Differential input low threshold voltage V -200Input hysteresis 1.0 Input impedance $(-15V < V_{in} < +15V)$ 3000 7000 Ω Table B-6. EIA-530 Interface Receiver Characteristics ### **Proper Grounding** An important subject to consider is the use of ground pins. There are two pins labeled GND. Pin 7 is the *signal ground* and must be connected to the distant device to complete the circuit. Pin 1 is the *chassis ground*, but it must be used with care. The chassis is connected to the power ground through the green wire in the power cord and must be connected to be in compliance with the electrical code. The problem is that when units are connected to different electrical outlets, there may be several volts of difference in ground potential. If pin 1 of each device is interconnected with the others via cable, several amperes of current could result. This condition may not only be dangerous for the small wires in a typical cable, but may also produce electrical noise that causes errors in data transmission. That is why Table B-1 and Table B-4 show no connection for pin 1. Normally, pin 7 (*signal ground*) should only be connected to the *chassis ground* at one point; if several terminals are used with one computer, the logical place for that point is at the computer. The terminals should not have a connection between the logic ground return and the chassis. # Troubleshooting CPU Boards: Solving Startup Problems #### Introduction In the event of difficulty with your CPU board, try the simple troubleshooting steps on the following pages before calling for help or sending the board back for repair. Some of the procedures will return the board to the factory debugger environment. (The board was tested under these conditions before it left the factory.) The self-tests may not run in all user-customized environments. Table C-1. Troubleshooting MVME2603/2604 Boards | Condition | Possible Problem | Try This: | |-----------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I. Nothing works,<br>no display on the<br>terminal. | A. If the FUS (or<br>CPU) LED is not<br>lit, the board may<br>not be getting<br>correct power. | <ol> <li>Make sure the system is plugged in.</li> <li>Check that the board is securely installed in its backplane or chassis.</li> <li>Check that all necessary cables are connected to the board, per this manual.</li> <li>Check for compliance with System Considerations, per this manual.</li> <li>Review the Installation and Startup procedures, per this manual. They include a step-by-step power-up routine. Try it.</li> </ol> | | | B. If the LEDs are lit, the board may be in the wrong slot. | <ol> <li>For VME modules, the CPU board should be in the first (leftmost) slot.</li> <li>Also check that the "system controller" function on the board is enabled, per this manual.</li> </ol> | | | C. The "system console" terminal may be configured incorrectly. | Configure the system console terminal per this manual. | Table C-1. Troubleshooting MVME2603/2604 Boards (Continued) | Condition | Possible Problem | Try This: | |---------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | II. There is a<br>display on the<br>terminal, but<br>input from the | A. The keyboard or mouse may be connected incorrectly. | Recheck the keyboard and/or mouse connections and power. | | keyboard<br>and/or mouse<br>has no effect. | B. Board jumpers<br>may be<br>configured<br>incorrectly. | Check the board jumpers per this manual. | | | C. You may have invoked flow control by pressing a HOLD or PAUSE key, or by typing: | Press the HOLD or PAUSE key again. If this does not free up the keyboard, type in: <ctrl>-Q</ctrl> | | III. Debug prompt PPC1-Bug> | A. Debugger<br>EPROM/Flash<br>may be missing | <ol> <li>Disconnect <i>all</i> power from your system.</li> <li>Check that the proper debugger EPROM or debugger Flash memory is installed per this manual.</li> </ol> | | does not appear at power-up, and the board does not autoboot. | B. The board may need to be reset. | <ul> <li>3. Reconnect power.</li> <li>4. Restart the system by pressing the RESET switch.</li> <li>5. If the debug prompt appears, go to step IV or step V, as indicated. If the debug prompt does not appear, go to step VI.</li> </ul> | | IV. Debug prompt PPC1-Bug> appears at power-up, but the board | A. The initial debugger environment parameters may be set incorrectly. | 1. Start the onboard calendar clock and timer. Type: set <i>mmddyyhhmm</i> < CR> where the characters indicate the month, day, year, hour, and minute. The date and time will be displayed. | | does not<br>autoboot. | B. There may be some fault in the board hardware. | Performing the next step will change some parameters that may affect your system operation. (continues>) | Table C-1. Troubleshooting MVME2603/2604 Boards (Continued) | Condition | Possible Problem | Try This: | |---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IV. Continued | | <ol> <li>Type in: <ul> <li>env;d <cr></cr></li> <li>This sets up the default parameters for the debugger environment.</li> </ul> </li> <li>When prompted to Update Non-Volatile RAM, type in: y <cr> </cr></li> <li>When prompted to Reset Local System, type in: y <cr> </cr></li> <li>After clock speed is displayed, immediately (within five seconds) press the Return key: <ul> <li>CR&gt;</li> <li>or</li> <li>BREAK</li> <li>to exit to the System Menu. Then enter a 3 for "Go to System Debugger" and Return: <ul> <li>CR&gt;</li> <li>Now the prompt should be: <ul> <li>PPC1-Diag&gt;</li> </ul> </li> <li>You may need to use the cnfg command (see your board Debugger Manual) to change clock speed and/or Ethernet Address, and then later return to:</li></ul></li></ul></li></ol> | Table C-1. Troubleshooting MVME2603/2604 Boards (Continued) | Condition | Possible Problem | Try This: | |----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | V. The debugger is in system mode and the board autoboots, or the board has passed selftests. | A. No apparent problems — troubleshooting is done. | No further troubleshooting steps are required. | | VI. The board has failed one or more of the tests listed above, and cannot be corrected using the steps given. | A. There may be some fault in the board hardware or the on-board debugging and diagnostic firmware. | <ol> <li>Document the problem and return the board for service.</li> <li>Phone 1-800-222-5640.</li> </ol> | | TROUBLESHOOTING PROCEDURE COMPLETE. | | | # **Related Documentation** #### **Motorola Computer Group Documents** The Motorola publications listed below are referenced in this manual. You can obtain paper or electronic copies of Motorola Computer Group publications by: - Contacting your local Motorola sales office - □ Visiting MCG's World Wide Web literature site, http://www.motorola.com/computer/literature | Document Title | Publication<br>Number | |-------------------------------------------------------------------------|--------------------------------| | MVME2600/2700 Series Single Board Computer Programmer's Reference Guide | V2600A/PG | | PowerPC Open Firmware Quick Start Guide | PPCOFWQSA/UG1<br>PPCOFWQSA/UG2 | | MVME712M Transition Module Installation and Use | VME712MA/IH | | MVME761 Transition Module Installation and Use | VME761A/IH | To locate and view the most up-to-date product information in PDF or HTML format, visit http://www.motorola.com/computer/literature. #### Manufacturers' Documents For additional information, refer to the following table for manufacturers' data sheets and user's manuals. For your convenience, a source for the listed document is also provided. It is important to note that in many cases, the information shown is preliminary and the revision levels of the documents are subject to change without notice. | Document Title and Source | Publication<br>Number | |-------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | PowerPC 603 <sup>TM</sup> RISC Microprocessor Technical Summary | MPC603E/D | | PowerPC 604 <sup>TM</sup> RISC Microprocessor Technical Summary | MPC604E/D | | Literature Distribution Center for Motorola | | | Telephone: 1-800- 441-2447<br>FAX: (602) 994-6430 or (303) 675-2150 | | | Web Site: http://e-www.motorola.com/webapp/DesignCenter/<br>E-mail: ldcformotorola@hibbertco.com | | | PowerPC 603 <sup>TM</sup> RISC Microprocessor User's Manual | MPC603EUM/D | | PowerPC 604 <sup>TM</sup> RISC Microprocessor User's Manual | MPC604EUM/AD | | Literature Distribution Center for Motorola | | | Telephone: 1-800- 441-2447 | | | FAX: (602) 994-6430 or (303) 675-2150 Web Site: http://e-www.motorola.com/webapp/DesignCenter/ E-mail: ldcformotorola@hibbertco.com | | | OR | | | IBM Microelectronics | C522 0207 00 | | PowerPC603/EM603e User Manual | G522-0297-00<br>G522-0330-00 | | PowerPC604e User Manual Web Site: http://www.chips.ibm.com/techlib/products/powerpc/manuals | G322-0330-00 | | Document Title and Source | Publication<br>Number | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | PowerPC <sup>®</sup> Microprocessor Family: The Programming Environments for 32-Bit Microprocessors | MPCFPE/AD | | Literature Distribution Center for Motorola Telephone: 1-800- 441-2447 | | | FAX: (602) 994-6430 or (303) 675-2150 | | | Web Site: http://e-www.motorola.com/webapp/DesignCenter/ | | | E-mail: ldcformotorola@hibbertco.com | | | OR | | | IBM Microelectronics Programming Environment Manual Web Site: | G522-0290-01 | | http://www.chips.ibm.com/techlib/products/powerpc/manuals | | | MPC2604GA Integrated Secondary Cache for PowerPC Microprocessors (Glance) Data Sheets | MPC2604GA | | Web Site: http://e-www.motorola.com/webapp/DesignCenter/ | | | DECchip 21140 PCI Fast Ethernet LAN Controller Hardware Reference<br>Manual | 21140-AF Revision<br>1.0 | | Web Site: http://developer.intel.com/design/network/mature/21140a.htm | | | PC87308VUL (Super I/O Enhanced Sidewinder Lite) Floppy Disk<br>Controller, Keyboard Controller, Real-Time Clock, Dual UARTs, IEEE<br>1284 Parallel Port, and IDE Interface | PC87308.html | | National Semiconductor Corporation | | | Telephone: 1-800-272-9959 | | | Web Site: http://www.national.com/pf/PC/PC87308.html | | | M48T59 CMOS 8K x 8 TIMEKEEPER <sup>TM</sup> SRAM Data Sheet | M48T59 | | STMicroelectronics; | | | Web Site: http://eu.st.com/stonline/index.shtml | | | SYM 53CXX (was NCR 53C8XX) Family PCI-SCSI I/O Processor Data Manual | SYM53C875/875E<br>Data Manual | | LSI Logic Corporation | | | Web Site: http://www.lsilogic.com | | | Document Title and Source | Publication<br>Number | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | SCC (Serial Communications Controller) User's Manual (for Z85230 and other Zilog parts) Web Site: http://www.zilog.com/pdfs/serial/scc_escc_iscc_manual/contents.html | SCC/ESCC User's<br>Manual | | Z8536 CIO Counter/Timer and Parallel I/O Unit Product Specification and User's Manual (in Z8000® Family of Products Data Book) Web Site: http://www.zilog.com/products/zx80dev.html#um | DM10001176 | | W83C553 Enhanced System I/O Controller with PCI Arbiter (PIB) Winbond Electronics Corporation; Web Site: http://www.winbond.com.tw/product/ | W83C553F | | Universe User Manual Tundra Semiconductor Corporation Web Site: http://www.tundra.com/page.cfm?tree_id=100008#Universe II (CA91C042) | 8091042_MD300_<br>05.pdf | ## **Related Specifications** For additional information, refer to the following table for related specifications. For your convenience, a source for the listed document is also provided. It is important to note that in many cases, the information is preliminary and the revision levels of the documents are subject to change without notice. | Document Title and Source | Publication<br>Number | |----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | ANSI Small Computer System Interface-2 (SCSI-2), Draft Document | X3.131.1990 | | Global Engineering Documents Web Site: http://global.ihs.com/index.cfm | | | VME64 Specification | ANSI/VITA 1-1994 | | VITA (VMEbus International Trade Association) Web Site: http://www.vita.com/ | ANSI/VIIA I-17774 | | Versatile Backplane Bus: VMEbus | ANSI/IEEE | | Institute of Electrical and Electronics Engineers, Inc. OR | Standard 1014-1987 | | Microprocessor system bus for 1 to 4 byte data | | | Bureau Central de la Commission Electrotechnique Internationale 3, rue de Varembé | | | Geneva, Switzerland | IEC 821 BUS | | Web Site: http://standards.ieee.org/catalog/ | | | IEEE - Common Mezzanine Card Specification (CMC) | P1386 Draft 2.0 | | Institute of Electrical and Electronics Engineers, Inc. Web Site: http://standards.ieee.org/catalog/ | | | IEEE - PCI Mezzanine Card Specification (PMC) | P1386.1 Draft 2.0 | | Institute of Electrical and Electronics Engineers, Inc. Web Site: http://standards.ieee.org/catalog/ | | | Bidirectional Parallel Port Interface Specification Institute of Electrical and Electronics Engineers, Inc. Web Site: http://standards.ieee.org/catalog/ | IEEE Standard<br>1284 | | Document Title and Source | Publication<br>Number | |-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | Peripheral Component Interconnect (PCI) Local Bus Specification,<br>Revision 2.0 | PCI Local Bus<br>Specification | | PCI Special Interest Group Web Site: http://www.pcisig.com/ | | | PowerPC Reference Platform (PRP) Specification,<br>Third Edition, Version 1.0, Volumes I and II | MPR-PPC-RPU-02 | | International Business Machines Corporation Web Site: http://www.ibm.com | | | PowerPC Microprocessor Common Hardware Reference Platform: A System Architecture (CHRP), Version 1.0 | ISBN<br>1-55860-394-8 | | Literature Distribution Center for Motorola<br>Telephone: 1-800- 441-2447 | | | FAX: (602) 994-6430 or (303) 675-2150 Web Site: http://e-www.motorola.com/webapp/DesignCenter/ E-mail: ldcformotorola@hibbertco.com | | | OR | | | Morgan Kaufmann Publishers, Inc. Telephone: (415) 392-2665 | | | Telephone: 1-800-745-7323 Web Site: http://www.mkp.com/books_catalog/ | | | Document Title and Source | Publication<br>Number | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | PowerPC Reference Platform (PRP) Specification, Third Edition, Version 1.0, Volumes I and II; | MPR-PPC-RPU-02 | | International Business Machines Corporation Web Site: http://www.ibm.com | | | IEEE Standard for Local Area Networks: Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and Physical Layer Specifications | IEEE 802.3 | | Institute of Electrical and Electronics Engineers, Inc. Web Site: http://standards.ieee.org/catalog/ | | | Information Technology - Local and Metropolitan Networks - Part 3:<br>Carrier Sense Multiple Access with Collision Detection (CSMA/CD)<br>Access Method and Physical Layer Specifications | ISO/IEC 8802-3 | | Global Engineering Documents; Web Site: http://global.ihs.com/index.cfm (for publications) | | | (This document can also be obtained through the national standards body of member countries.) | | | Interface Between Data Terminal Equipment and Data Circuit-<br>Terminating Equipment Employing Serial Binary Data Interchange;<br>Electronic Industries Alliance;<br>Web Site: http://global.ihs.com/index.cfm (for publications) | TIA/EIA-232<br>Standard | ## Index | A | conductive chassis rails A-3 | |------------------------------------------------|----------------------------------------------| | Abort (interrupt) signal 3-16 | configuration | | abort (interrupt) signal 2-3 | base board 1-6 | | adapter board, P2 1-14, 1-25, 1-45, 1-49, 3-5, | MVME712M transition module 1-14 | | 3-21 | configuration, base board serial port 1-8, | | adapter, P2 | 1-10, 1-11, 1-12 | | for MVME761 1-33 | configuration, I/O 1-3, 1-14, 1-25 | | MVME712M 1-24 | configuration, transition module serial port | | MVME761 1-32 | 1-17, 1-27 | | ambient air temperature A-2 | configure | | assembly language 5-2 | PPC1Bug parameters 6-3 | | Autoboot enable 6-6, 6-7 | VMEbus interface 6-12 | | , | Configure Board Information Block (CNFG) | | В | 6-2 | | backplane jumpers 1-43 | connector pin assignments 4-1 | | base board | control/status registers 1-51 | | layout 1-6 | cooling requirements A-2 | | base module feature register 3-14 | counters 3-12 | | battery 3-12 | _ | | block diagram | D | | MVME2603/2604 3-4 | data circuit-terminating equipment (DCE) | | board | B-2 | | configuration 1-5 | data terminal equipment (DTE) B-2 | | board information block 6-2 | debugger commands 5-4 | | board placement 1-43 | debugger firmware 2-1, 3-20 | | board structure 6-2 | debugger firmware (PPCBug) 6-1 | | | debugger firmware, PPCBug 5-1 | | C | DECchip 21140 LAN controller 2-10, 3-6 | | cables A-3 | diagnostics 5-1 | | chassis rails, grounding A-3 | test groups 5-8 | | CNFG 6-2 | disk drive | | commands 5-3 | connector 4-7 | | commands, debugger 5-4 | controller 3-8 | | | | | disk drive controller 3-10, B-1 | ground connections B-9 | |----------------------------------------------|------------------------------------------| | DMA channels 2-13 | Н | | documentation, related D-1 | hardware features 3-1 | | DRAM | headers, setting 1-6, 1-13 | | base address 1-50 | headers, setting 1-0, 1-13 | | DRAM speed 6-10 | 1 | | E | I/O handling 1-3, 1-14, 1-25 | | EIA-232-D | IBC DMA channel assignments 2-13 | | interconnections B-2 | installation | | EIA-530 | MVME712M transition module 1-44 | | interconnections B-6 | MVME761 transition module 1-48 | | interface characteristics B-8 | PMC carrier board 1-40 | | endian issues | PMC module 1-37 | | function of Raven ASIC 2-15 | RAM200 mezzanine 1-35 | | function of Universe ASIC 2-16 | VMEmodule assembly 1-42 | | PCI domain 2-15 | installation considerations 1-51 | | processor/memory domain 2-15 | interconnect signals 4-1 | | VMEbus domain 2-16 | interconnections, serial B-2, B-6 | | ENV command 6-3 | interface | | environmental parameters 6-1 | Ethernet 3-6 | | ESD precautions 1-35 | keyboard/mouse 3-10, 4-11 | | Ethernet 1-51, 3-18 | parallel 3-9 | | station address 3-6 | PCI bus 3-7 | | | SCSI 3-5 | | F | serial 3-9, 3-13, B-1 | | Falcon memory controller chip set 2-5, 2-11, | VMEbus 3-8 | | 2-15, 3-21 | interrupt architecture, MVME2603/2604 | | FCC compliance A-3 | 2-12 | | feature register, base module 3-14 | interrupt signals 3-16 | | features | interrupt support 2-11 | | Universe ASIC 3-8 | ISA bus 2-3, 2-10, 2-11, 3-9, 3-12, 3-16 | | features, hardware 3-1 | ISA Super I/O device (ISASIO) 3-8 | | Flash memory 1-7, 3-20 | | | floppy disk drive | J | | connector 4-7 | jumper headers | | forced air cooling A-2 | MVME2603/2604 base board 1-6 | | front panel controls 2-2, 3-17 | MVME712M transition module 1-17 | | fuses (polyswitches) 1-51, 3-17, 3-18 | MVME761 transition module 1-27 | | • | jumpers | | G | J10 (Flash selection) 1-7 | | global bus timeout 1-51 | J16 (SP4 receive clock) 1-8 | | J17 (SP4 transmit clock) 1-10 J18 (SP3 transmit clock) 1-12 J20 (SP4 clock receiver buffer) 1-11 J22 (system controller) 1-13 J3 (cache mode) 1-7 jumpers, backplane 1-43 jumpers, setting 1-6, 1-13 | P2 multiplexing function 3-15 parallel port 1-14, 2-13, 3-2, 3-8, 3-9, 3-21, | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>K</b> keyboard/mouse interface 3-8, 4-11 <b>L</b> L2 cache 1-1, 1-7, 3-1, 3-3 LAN transceiver 1-51, 3-18 LED mezzanine 1-14, 2-4, 3-19, 4-3 | PIB controller 2-10, 3-10<br>pin assignments, connector 4-1<br>PMC expansion 3-3<br>polyswitches (fuses) 1-51, 3-17, 3-18<br>power distribution 1-51, 3-18<br>PPCBug 2-1, 3-20<br>PPCBug debugger firmware 5-1, 6-1 | | local reset (LRST) 2-3, 3-16 lowercase 5-3 | RAM200 memory module 3-21 | | manufacturers' documents D-2 memory capacities 3-21 memory map PCI local bus 2-6, 2-7 memory maps 2-5 memory size 6-10 multiplexing function (P2) 3-15 N NETboot enable 6-9 Network Auto Boot enable 6-9 Non-Volatile RAM (NVRAM) 6-1, 6-3 O operating parameters 6-1 | Raven MPU/PCI bus bridge controller ASIC 2-5, 2-10, 2-11, 2-15, 2-16, 3-11, 3-20 real-time clock 3-11 related documentation D-1 related specifications D-5 remote control/status connector 3-13 remote LED connector 4-7 remote status/control connector 1-14, 4-3 required equipment 1-3 resetting the system 2-3, 2-13, 3-16 restart mode 5-8 RF emissions A-3 ROMboot enable 6-8, 6-11, 6-12 ROMFAL 6-10 ROMNAL 6-11 | | P2 adapter<br>for MVME761 1-33<br>MVME712M 1-24<br>MVME761 1-32<br>P2 adapter board 1-14, 1-25, 1-45, 1-49, 3-5,<br>3-21<br>P2 multiplexing 1-48 | S SCSI cabling 1-45 interface 3-5 termination 3-5 terminator power 1-52, 3-18, 3-19 SCSI bus 6-5 | | serial communications interface 3-13, B-1 serial interface 3-9 serial interface modules (SIMs) 3-22 serial interface parameters B-5 serial port configuration, base board 1-8, 1-10, 1-11, 1-12 serial port configuration, transition module 1-17, 1-27 serial ports 3-8, 3-13 | V VME64 bus extension 3-5 VMEbus address/data configurations 1-50 Universe ASIC and 3-8 VMEbus interface 6-12 W Winbond PCI/ISA bus bridge controller | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | set environment to bug/operating system (ENV) 6-3 | 2-10, 3-10 | | SGS- Thomson MK48T559 timekeeper de- | | | vice 2-13 | | | shielded cables (see also cables) A-3 | | | signal multiplexing, P2 1-48 | | | sources of reset 2-13 | | | speaker output 1-52, 3-13, 3-19 | | | specifications, base board A-1 | | | specifications, related D-5 | | | startup overview 1-3 | | | Symbios 53C825A SCSI controller 3-5 | | | Symbios SYM53C825A SCSI controller 2-10 | | | SYSFAIL* 6-5 | | | | | | system controller 1-43 | | | system controller function 2-3, 3-17 | | | system reset signal 3-16 | | | system startup 2-1 | | | Т | | | timers, programmable 3-12<br>transition modules 1-3, 1-14, 1-25, 3-18, 3-21<br>transmitters, EIA-232-D B-5<br>transmitters, EIA-530 B-8<br>troubleshooting procedures C-1 | | | U | | | Universe VMEbus interface ASIC 2-3, 2-7, 2-10, 2-14, 2-16, 3-8, 3-17 | | | uppercase 5-3 | | | using the board 1-3 | |