# PRIVIE Technical Update Subject: Backplane Configuration Number: 3 Revision: Ø Date: October 10, 1975 Applicable Hardware: All CPU's Applicable Software: N/A **Documentation Impact:** Supplements Maintenance Manual (MAN 1677) and GPI User Guide (MAN 1676). Abstract: Reviews configuration rules for 10- and 17-slot backplanes, the priority network, 32K memory boards, extended control store, and writable control store. This bulletin is one in a series of documentation supplements that supply current information on Prime hardware, software and documentation products. Prime Technical Updates introduce product improvements and revisions, and update existing Prime Computer user documentation. PRIME Computer, Inc. 145 Pennsylvania Avenue, Framingham, Mass. 01701/(617) 879-2960 ### BACKPLANE CONFIGURATION RULES This memo defines the configuration rules for the standard 10 slot and 17 slot backplanes as well as the special rules associated with the interim (two piece) 17 slot backplane. - 1. The following rules apply for the 10 slot and new, one-piece 17 slot backplanes. - 1.1 The first increment of memory plugs into the top slot. - 1.2 All memory modules must be in adjacent slots. - 1.3 The preferable location for the CPU is between the memory and option boards. - 1.4 Priority for the option boards is established by relative position with the bottom slot having highest priority. - 1.5 No more than three slots can be skipped between options using the interrupt priority network. - 1.6 No more than seven slots can be skipped between options using the DMA priority network. - 1.7 There may be additional configuration requirements dictated by power distribution and supply limitations. - 2. The following rules apply for the two-piece 17 slot backplanes. - 2.1 The first increment of memory plugs into the top slot of bottom 10 slot portion. All memory modules must be in adjacent slots and may only be plugged into the bottom 10 slot portion of the backplane. - 2.2 If a system has three or more memory boards then the slot just below the memory must be occupied by an option which uses the interrupt priority net to insure that priority is passed on to the upper seven slot position of the backplane. - 2.3 If a system has seven or more memory boards then the slot just below the memory must be occupied by an option which uses the DMA priority net to insure that it gets passed on to the upper seven slot portion of the backplane. - 2.4 Priority for the option boards is established by relative position with the bottom slot having highest priority. - 2.5 The CPU must plug into the bottom ten slot portion. - 2.6 No more than three slots can be skipped between options using the interrupt priority network. - 2.7 No more than seven slots can be skipped between options using the DMA priority network. - 2.8 There could be additional configuration requirements dictated by power distribution and supply limitations. - 2.9 The slot select addresses are identical for the top seven slots of the ten slot section and the top seven slot section. ### PRIORITY NETWORK CONFIGURATION In recent weeks some systems have been put together that have had priority network problems. In order to clear up some of the confusion about how the option boards pass on the pri-net, I have included a list of options showing how each passes on the pri-net. I also have included some sample configurations to show how to avoid trouble. I have included some blank Backplane Configuration sheets, and I recommend that a sheet be filled out for each system in order to be sure the pri-net is OK. The difficulty with pri-net configurations arises because there are several techniques for passing on the network. I recommend that all future options pass on the pri-net via gates rather than jumpers. ### Jumpering of Pri-Net by Option - Table 1 | OPTION | | INT N | ET | DMX NET | | | | | | |-----------------|--------|--------|----|---------|-----------|---------|----|-------|--| | CPU (WW) | | | | CA-19) | | (CA-7 | to | CA-9) | | | CPU (etch) | Jumper | (CA-17 | to | CA-18) | Jumper | (CA - 7 | to | CA-8) | | | Option A (etch) | | Gate | | | Jumper | (CA-7 | to | CA-8) | | | Option B | | Gate | | | | Gate | | | | | Control Panel | | - | No | Affect | on Pri-Ne | ets - | | | | | GPIB . | | Gate | | | • | Gate | | | | | PRIMAD | | Gate | | | | Gate | | | | | Memory | Jumper | | to | CA-18) | Jumper | | to | CA-8) | | | MPC | | Gate | | | | Gate | | - | | | Mag Tape | | Gate | | | | Gate | | | | | MSLC | | Gate | | | | Gate | | | | | AMLC | | Gate | | | | Gate | | | | | IPC | | Gate | | | | Gate | | | | | Dig Out | | Gate | | | | Gate | | | | | Dig In | | Gate | | | | Gate | | | | | XCS/FLT | | Gate | | | | Gate | | | | | BPIOC | | Gate | | | | Gate | | | | | D/A | | Gate | | | | Gate | | | | | MACI | | Gate | | | | Gate | | | | | DS | | Gate | | | | Gate | | | | | Diskette | | Gate | • | | | Gate | | | | | CR/CP/LP (MPC) | | Gate | | | | Gate | | | | The example below does not include power supply load considerations. ### EXAMPLE 1 CPU, 32K mem, Option A, Option B AMLC. (See configuration sheet for example 1.) The equipment requires: CPU - 2 slot (wirewrap) 32K - 4 slots Option A - 1 slot Option B - 2 slots AMLC - 2 slots 11 slots Must use 17-slot backplane - starting at the top put in memory. Step 1 - Draw in memories starting at top. Step 2 - Decide what priority options are suppose to have. For purposes of discussion assume that the priority on the interrupt net is to be as follows: Option B, Option A, AMLC in order of higher to lower. Therefore, Option B goes in a lower slot # than either Option A or AMLC. Assume the following placement: Slot 2 - Option B Slot 4 - Option A Slot 6 - AMLC Slot 8 - CPU - Step 3 List options in left hand column and draw in the way the options pass on the pri-net. Consult Table 1 to find out how the option passes on the net. From Table 1 Option A (etch) Jumpers CA-7 to CA-8. All other options use a gate. - Step 4 Sketch in the pri-net interconnection on the backplane. The pri-net of each slot is connected on the backplane as follows: 0 is the driven point Step 5 - By observation of sketch determine if network is OK (unbroken). The network in the example is OK. Example 1A shows a configuration in which net is broken. This simple example demonstrates the technique to be used. It is very important to follow the procedure for large systems, particularly if options are to be left out of the backplane because of a ship-short situation. I have included two other examples of large systems that were shipped. Example 2 shows a broken pri-net which causes a problem while trying to run DOS-VM. Example 3 shows a system which had to ship-short two boards. The sketch allows the configuration to be checked. ### Some General Comments The rule of thumb that says no more than three slots between boards for the interrupt net and not more than seven slots between boards for the DMX net holds true if the nets are passed on by gates; however, options which jumper the net can cause trouble. The maximum number of gate pairs for the INT net is four. The maximum number of gate pairs for DMX net is two. This constraint affects the number of blank slots that can be between options - see Example 4. Avoid configuring memories such that options appear on either side as shown in Example 2. This means that some gates drive a large number of pins and thus a large amount of capacitance slowing down the pri-net. BACKPLANE CONFIGURATION - PRIORITY NETWORK EXAMPLE 1 SLOT NO. DMX NEI OPTION INT. NET OABCDEFE OABC 23 28 4 *a* 3 (2) 0 9 8 Me mor-1 6 -3K MUMORY nitable W-3K 2 0 8 6 Marco 5 M 14 OPTION A STEP 3 OPTION B Step 3 Show K colo C BPCIPNA- → BPCIPNG- → BPCIPNC- → BPCIPNC- → BRDPNA-+ BRDPNC-+ BRDPNC-+ BPCDPNE-+ BPCDPNE-+ BRCDPNE-+ BRCDPNE-+ BRCDPNE-+ (CA-17) (CA-18) (CA-19) (CA-20) CA-10 | , | | | | | | | | | | | | | | | | | | ~ | |----------------------------------------|---------------------------------------|----------------|----------------------------------------|---------------|----------|----------|----------|----------|-----------------------|----------------------------------------------|--------------------------------------------------|----------|-----------|---------------|----------|-------------------|---------------|----------| | EXAMPLE | -2 | A - | - Co | RR | E ( | 7 | | _ J | N | F | — | | | | - | | | | | OPTION S | SLOT | NO. | ······································ | I | | | | | | | | | <u>.</u> | N | =- | T | • | • | | | | | | | A | | | | ľ | | - | | | | | | F | آک | | | | | | | _ | | 1 | | | | | | / | | | | | -4 | | | 127 | /_ | / | -V | _ | | | | / | / | ┞ | / | 1_ | | | | | 4 | | <del>////</del> | 25 | <b>/</b> | | A- | ٠, | / | | | | | / | _ | _ | | | | | | | | 24 | 5 | | + | +~ | | 7 | | | | | | $\forall$ | | | | | <u> </u> | | DS | 23 | 3 | | <del> </del> | | V | | -/ | | | × | 7 | | * | ./_ | + | <u>'</u> | <u> </u> | | | 22 | | W | 十 | X | | ٧/ | | 91. | | <del> </del> | X | | 1 | <u> </u> | | X | X | | AMLC | 21 | 0 | | * | 4 | Y/ | | × | 1 × S | | * | 1 | 1 | | 1 | A | A | | | | 20 | | V/ | | X | | X | × | a 4 | | | 1 | | 1 | X | X | X | XI. | | GPIB | 19 | 86 | | * | 中 | 2 | | 7 | T/O | ` | * | H | 1 | X | X | 1 | 1 | # | | | 18 | \$ | 1 | 4, | | X | | × | 0, | 1 | L_, | 1 | X | X | X | $\cancel{\times}$ | 凶 | * | | 8K MEM | 17 | 3 | * | * | ×, | | | | ~~~ | | 1 | X | $\star$ | K | * | X | * | X | | | 16 | | | 1 | | | | | BERTH | | 1 | Ž | * | * | * | <b>A</b> | <u> </u> | * * | | | 15 | | <b>N</b> | -12 | | | | | | | <del></del> | × | X<br>V | | オメ | メメ | * * | 1 | | | 13 | 7 | | | | | | 1 | × 3 × 5 | 1 | Ž | | X | /<br>K | | × | - | × ' | | | 12 | 1 | 3 | 一人 | | | | X | $\leq \infty$ | | Z | | 7 | X | * | | > 1 | 去 | | | 11 | | 4 | X | X | | $\times$ | | WE | | Z | <b>X</b> | + | X | | × | | - 1 | | BK MEM | 10 | O | The second second | X | X | × | | X | K= | | X | X | * | | × | | | | | OPT A. | 9 | <b>Z</b> | 0 | X | <b>Q</b> | · | | - | 30 | | X | X | | $\times'$ | | | | | | MTU | 8 | | | <b>7</b> * | D | 1 | | | THE SHAPE WERE STREET | | T | | * | <b>日</b> | | 4 | $\Rightarrow$ | <b>=</b> | | | 7 | | | 4, | | | | | | L | | X | | | | $\dashv$ | _ | _ | | OPTB | 6 | | ······································ | X | 14 | | | | | | × | ヤ | | | | $\dashv$ | = | 丰 | | CPIII | -5<br>-4 | , 01 | <u> </u> | +- | $\vdash$ | | | | <u> </u> | <u>. </u> | | | | | | | | $\dashv$ | | CPU (ww) | 7 | | | | | | | | | <u>2</u><br><u>2</u> | | | | | | - | | + | | | 3 N | 48 | | $\dashv$ | | | | $\dashv$ | 3 | - | | | | | $\neg$ | $\dashv$ | - | + | | | 7 | 34 | <u> </u> | ┪ | | | | | 2 | ۵<br>۲ | | | | | | - | | + | | | · · · · · · · · · · · · · · · · · · · | 9 4 8<br>8 4 8 | | ļ<br><b>.</b> | 4 | 4 | <b>^</b> | 4 | | 3 | A | A | 4 | A | <b>A</b> | A | A' | 4 | | | | 0 | | T | 1 | <u>.</u> | 1 | 1 | | 7 | 1 | 1 | | | 1 | 1 | j | 1 | | | | 318 | Ö | 20 | BPCIFNA | BPCIFNB | BPCIPNC | BPCTPND | <u>g</u> | · | 2 | せて | NB. | U | 27 | NE | T 75 | PCD PNG | | | | option- | 2 | IP | ij | J.J. | H | Ĥ | 8 | 3 | da | a | dA | Ã | BPCDPND | A | 6 | a | | | | o A | a. | BPCIPNO | BP | 80 | R<br>R | BP( | | # | BPC DPNO | BRDPNA | 8PCD PNB | BRDANC | BPC | BPCDPNE | BPCDPNF | A S | | | | 1 | - 3. | | | ! | | | 2 | 3_ | ! | | | | | | | <u> </u> | | | | Dela | 10 | 7<br>-17, | `@ | -19 | B | 77 | Ä | J_ | | <u>a</u> | 6 | 0 | (= : | (A) | 5 | I. | | 3-10 | | | BACK PLANE PIN NO. | (CA-17) | (CA-18) | CA-19 | (CA-90) | (CA-21 | MAX Palas | \$<br>\$ | (CA-7) | Ų.<br>U | D-47 | T. A. | LA- | - WJ | 4 | 4 | | | · · · · · · · · | MAX<br>T~T | œi, | J | Ŭ | Y. | 9 | | E | à | Ü | 9 | | $\mathcal{O}$ | U, | V) | υ. | 9 | | ************************************** | | 7 | | • | | • | | | | | | | | • | | | | | BACKPLANE CONFIGURATION - PRIORITY NETWORK | ONIO | LKSII J. U.L. | MICH EX | DMX NFT | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OPTION S | SLOT NO. | OABCD | OABCDEFG | | The second of th | | | | | BK MEMORY | 127 | X X X X | XXXXX | | | 20 | XX X X X | | | | 25 | XXXXX | XXXXX | | | 124 | KXXXX | XXXXX | | | 23 | XXXX | XXXXX | | | 22 | *** | XXXXX | | 4 | 151 | XXX X | XXXXX | | BK MEMORY | 20 | <del>* *</del> * | A X X X | | MAG TAPE | 119 | <del> </del> | | | | 18 | * JAP | XXX | | MSLC | 117 | X | | | | 16 | 1 | X X X X | | CPUI | 15 | XH+HX X | <del>/ / /</del> / / | | | 14 | XX | * * * | | WCS | 13 | ×2 11-1-11 | | | | 12. | X X | XXX | | OPT A | 11 | XX | <del>1</del> | | AMLC | 10 | XIII III | | | l - 1 - 1 - 1 - 1 - 1 - 1 | 9 | | <del> </del> | | AMLC | 3 | 1×10×1×1 | MUNITIZE T | | | 7 | XX | * * * | | DS | 6 | XIOHHHK | 744 | | | 15 1 1 | × | | | MACI | 4 | <del> </del> | × Q × | | | 3 | | | | OPT B | 2 | <b>X</b> | <del> </del> | | | | احزدود والراجاء ارباءا | | | | | A 7 7 7 | 4 4 4 4 4 4 4 4 | | | | 1 4 6 0 9 | O d m L d w L d | | | 9 | BPCIPNO-<br>BPCIPNB<br>BPCIPNC<br>BPCIPNC | BRCDPNO-BRCDPNR-BRCDPNC-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPNE-BRCDPN | | | | - 点 p 2 p p | 19 9 9 9 9 | | 3-11- | a a | 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 | 88 88 88 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 | | 3-11 | LEFT OUT TIME TIME BUT DON'T BUT | | | | NOTE! WERE | LEFT OUT | T 8 2 8 7 | 20 € 0 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q 5 € Q | | OF BKPL A | IT TIME 3 | CA-17<br>(CA-18)<br>(CA-30)<br>(CA-2)<br>(CA-2) | | | OF SHIPMENT | BUT DONT & | | 16000000 | # BACKPLANE CONFIGURATION - PRIORITY NETWORK | | | | | , | | | | | | | | | | | | _ | | | | |--------|------|-------------|-----|-------------------|---------|-----------|----------|-----------|-----------|---|--------------|----------|----------|----------|---------|--------------------|----------------|------------|------------| | OPTION | ح | LOT , | NO. | | I N | <u>T.</u> | N | ET | | | D | M> | <u></u> | 7 | ΕĮ | | | | | | | | | | | 0 | A | B | | ᅵ | | 0 | A | B | | D | $\in$ | F | G, | ⊬_ | | | | | | | | | | _ | _ | | <br>- | | $\dashv$ | _ | | | $\dashv$ | | | | | | 27 | | | | | _ | $\perp$ | _ | | <br> | | _ | $\dashv$ | | $\dashv$ | | | | | | | 26 | | | $\bot$ | _ | _ | | _ | | <br> | | _ | _ | | | | <b>-</b> | | | · | _ | 25 | | | 11 | | | | _ | | <br> | | _ | _ | _ | | | | | | | | 24 | | | | | _ | | _ | | | | | | | | | } | | | | | 23 | | | | | | _ | $\dashv$ | | <br> | | - | | _ | | _ | _} | | | | | 22 | | | | | _ | | _ | | <br> | | | _ | | | _ | | | | | | 21 | | | | | | | _ | | <br>1 | | | | | _ | _ | | | | · | | 20 | | | | | | | $\dashv$ | | <br> | | | | _ | | | | | | | | 1. 9 | | | | | | $\perp$ | _ | | <br>- | | _ | | ] | | _ | _ | | | | | 18 | | | | | | _ | _ | | <br> | | _ | | | | | _ | | | | | 17 | | | | | | $\perp$ | $\bot$ | | <br>1_ | | _ | | | $\dashv$ | | _ | | | | | 16 | | | | | | | _ | | <br>4- | $\sqcup$ | _ | | | | | | | | | | 15 | | | | | | _ | | | <br> | | _ | | | _ | | | | | | | 14 | | | | | | _ | _ | | <br> | | _ | | | | | _ | | | | | 13 | | | | | | | | · | 1_ | | _ | | | | | _ | | | | | 12 | | | | | | | _ | | <br>_ | | | | | | | ∤ | | | | | 11 | | | | | | | | | <br> | | _ | | | | | _ | | | | | 10 | | | | | | | _ | | <br>1_ | | _ | | | | | | | | ** | | 9 | | , <del></del> | | | | _ | _ | | <br> | | | | | | | { | | | | | 8 | | | | | | | _ | | <br>4- | | | | | | | { | | | | | 7 | | | | | | | | | | | | | | | | | | | | | 6<br>5<br>4 | | | | | | | | | <br>_ | | | | | | | | | | | | 5 | | | | | | | | | <br> | | | | | | | | | | | | | | | | | | | | | <br> | | | | | | | _ | <b></b> , | | | | (F) | | | | | | | | | <br> | | | | | { | | | | | | | 3 | | | | | | | | | <br> | | | | | | _ | | | | * | | | | | | | | | ام | | | | | | | į | ۱ | ا | , | | | | | | | 4 | 4 | 4 | 4 | 4 | | 4 | 4 | 4 | 4 | 4 | 4 | A | 4 | 4.1 | | • | | • | | | 1 | A | | J | A | | 1 | • | 1 | ( | ï | <br> | Tr. | (f) | . H . | | | | | | o o | NON | Z | P | P | 2 | | 2 | N. | Ŋ | して | 17 | 2 | 2 | ž | 70 | | | | | | <b>7</b> | dT. | Ħ | BPCIPNB- | H | BPCHPND-+ | | Ó | 0 | 90. | AA | A | ā | BPCDPNF- | BPCD PNG- | BPCDPNH | | | | | | ھے | BPCIPNO | BPCIFNA- | 80 | BPCIPNC-+ | BP | | BPC DPAIO- | BR DPNA- | BREDPNB- | BRODUCT | BPCDPND | BPCDPNE | 87 | 80 | 18 | | | | | | M | | | | | _ | | اسن <b>ي</b> | ليد | | | | | | _ | | | | 3-13 | | | 7; Ai | (7) | 6 | 6 | R | 21, | | | 3 | | 0 | = | $\widehat{\alpha}$ | $\overline{2}$ | I | رّع | | | 5 15 | | | BACKPLANE PIN NO. | (CA-17) | (CA-18) | (CA-19) | (CA-90) | H | | (CA-7) | | (CA-9) | (CA-10) | (CA-11) | 1-1 | (CA-13) | i | ((1-15 | | | | | | BAK | Ü | S | Ū | <u>U</u> | $\cup$ | | Ą | | Ü | (0, | (0) | Ü | (0) | <b>(</b> ( | <u>(</u> ) | | | | | | | | _ | | | | | _ | , | $\sim$ | | _ | | _ | - | | ### SYSTEM CONFIGURATIONS WITH 32K MEMORY BOARDS This memo discusses the system characteristics of the 32K board relative to power, physical slot location, and mixing with 8K boards. ### Characteristics: - 1. The 32K board has approximately the same power requirements as the 8K board. - 2. The PRIME power supplies will support eight boards maximum. Therefore, no combination of the two board types may exceed this maximum. - 3. The present 32K board operates at 750 ns read cycle and 600 ns access. It is therefore compatible with the PIOO, P300 and the P300 with P200 memory interface timing. ECO # [5][, 15]2 must be installed in a CPU to make it compatible with this memory. - 4. It is anticipated that a faster version of this board will be available in 2Q75 and will operate at the standard P300 speeds of 600 ns cycle and 440 ns access. - 5. Timing adjustments are made on the board with the cycle being initiated by PRECH. No adjustments are necessary or permitted. - 6. The attached charts (A and B) show the response of the 8K and 32K modules to address stimulus for the various physical slots. Referring to these charts, one can see that multiple configurations are permitted. ### For a 10 slot backplane: 1. 8K modules are addressed sequentially from slot 10 to slot 1 permitting addressing up to 80K. The 32K modules are addressed sequentially from slot 10 through slot 3 permitting addressing up to 256K. Slots 2 and 1 repeat the selection of up to 32K and up to 64K. Therefore, for a machine having 128K, it is possible to configure four 32K boards in the following ways: ### For a 17 slot backplane: 1. 8K modules are addressed sequentially from slot 17 through slot 1 permitting addressing up to 136K. The 32K modules are addressed sequentially from slot 17 to slot 10 permitting up to 256K. Slots 9 to 2 repeat the sequence of up to 256K and slot 1 becomes the third slot addressing the first 32K of memory. Again for a 128K system there are numerous combinations of slot assignments: ``` 1. 17, 16, 15, 14 ``` ### Mixing Modules: The 8K and 32K boards may be mixed in a system provided that there is no overlap in address space per charts A and B. If contiguous memory addressing is required, it is generally easier to use the 32K boards in the lower addressing space. 6 Example 1 - Upgrade 32K of 8K modules (4) to 96K. - Solution 1 1. 32K board slot 17 - 2. 32K board slot 16 - 3. 8K board slot - 8K board slot 8 - 8K board slot 7 - 8K board slot - Solution II I. 8K board slot 17 - 8K board slot 16 - 8K board slot 15 - 8K board slot 14 - 2. 43K board slot 8 - 32K board slot 7 Example 2 - Upgrade 48K of 8K modules (6) by adding two 32K modules and obtaining 112K. ``` Solution 1 - 1. 32K board slot 17 2. 32K board slot 16 3. 8K board slot 9 8K board slot 8K board slot 7 6. 8K board slot 6 7. 8K board slot 5 8K board slot Solution II - I. 8K board slot 8K board slot 2. 16 3. 8K board slot 15 4. 8K board slot 5. 32K board slot 32K board slot 6. 7 7. 8K board slot 5 8. 8K board slot ``` ### DOS/VM: The above examples illustrated means of obtaining contiguous memory with mixed boards. DOS/VM requires that the first 32K be contiguous, but the remaining memory may have "holes" in the addressing scheme. Therefore, there is some added flexibility in configuring this type of system. # Chart A # 10 Slot | Slot Number | Slot Address | Memory | Increment | |-------------|--------------|--------|-----------| | | Bits | 8K Bd | 32K Bd | | 10 | 11111 | 8 | 32 | | 9 | 11110 | 16 | 64 | | 8 | 11101 | 24 | 96 | | 7 | 11100 | 32 | 128 | | 6 | 11011 | 40 | 160 | | 5 | 11010 | 48 | 192 | | 4 | 11001 | 56 | 224 | | 3 | 11000 | 64 | 256 | | 2 | 10111 | 72 | 32 | | I | 10110 | 80 | 64 | # Chart B # 17 Slot | • | ** •1•1 | | | |-------------|--------------|--------|-----------| | Slot Number | Slot Address | Memory | Increment | | | Bits | 8K Bd | 32K Bd | | 17 | Ш | 8 | 32 | | 16 | 11110 | 16 | 64 | | 15 | 11101 | 24 | 96 | | 14 | 11100 | 32 | 128 | | 13 | 11011 | 40 | 150 | | 12 | 11010 | 48 | 192 | | 11 | 11001 | 56 | 224 | | 10 | 11000 | 64 | 256 | | 9 | 10111 | 72 | 32 | | 8 | 10110 | 80 | 64 | | 7 | 10101 | 88 | 96 | | 6 | 10100 | 96 | 128 | | 5 | 10011 | 104 | 160 | | 4 | 10010 | 112 | 192 | | 3 | 10001 | 120 | 224 | | 2 | 10000 | 128 | 256 | | 1 | 01111 | 136 | 32 | | | | | | ### SYSTEM CONFIGURATION OF XCS CPU and XCS or Floating Point should both be powered from the same power supply on the same backplane. All Writeable Control Store configuration should be configured below the CPU.