REPRESENTED BY SEDILLO COMPANY 125 EAST SUNNYOAKS AVE. CAMPBELL, CALIF. 95008 PHONE: (408) 264-4010 # RC 70 COMPUTER REFERENCE MANUAL ## **RC 70 INSTRUCTIONS** | | 110 70 111 | | | | - 4 | |-------------|---------------------------------|-------------------------|------------------------|------------------|-----------------------------| | Mnemonic | Name | Operatio<br>Single Word | n Code*<br>Double Word | Execution Time** | Reference<br>Manual<br>Page | | ADB | Add | 00 | D820 | 1.9 | 3-2 | | ALB | Arithmetic Left | D2 | DA3A | 1.9-4.5 | 3-10 | | ANB | And | 20 | D824 | 1.9 | 3-2 | | ARB | Arithmetic Right | D3 | DB3A | 1.9-4.5 | 3-10 | | BBK | Branch Back | $\mathbf{F0}$ | D83E | 3.5 | 3-11 | | BEQ | Branch Equal | 80 | D830 | 1.0 | 3-2 | | BGE | Branch Greater Than or Equal | 90 | D832 | 1.0 | 3-3 | | $_{ m BGT}$ | Branch Greater Than | В0 | D836 | 1.0 | 3-3 | | BLE | Branch Less Than or Equal | 88 | D831 | 1.0 | 3-3 | | BLK | Branch and Link | E8 | D83D | 3.6 | 3-4 | | BLT | Branch Less Than | A8 | D835 | 1.0 | 3-4 | | BNE | Branch Unequal | B <b>1</b> | D837 | 1.0 | 3-4 | | BNO | Branch No Overflow | $\mathbf{A0}$ | D834 | 1.0 | 3-5 | | BPT | Branch and Put | F8 | D83F | 5.5 | 3-5 | | BUC | Branch Unconditional | 98 | D833 | 1.0 | 3-5 | | BXB | Branch Index | $\mathbf{E}0$ | D83C | 3.0 | 3-6 | | CMB | Compare | 60 | D82C | 1.9 | 3-6 | | DVB | Divide | 50 | D82A | 11.4 | 3-7 | | $_{ m ELB}$ | End Left | D0 | D83A | 1.9-7.0 | 3-10 | | ELD | Double Length Shift | CA | DA39 | 3.8-9.9 | 3-10 | | $_{ m HLT}$ | Halt | C9 | D939 | 1.0 | 3-12 | | IOR | Inclusive Or | CC | DC39 | 2.1 | 3-7 | | LDB | Load | 30 | D826 | 1.9 | 3-7 | | LDP | Load Page | $\mathbf{CE}$ | DE39 | 2.1 | 3-12 | | LDX | Load Index | $\mathbf{C}0$ | D838 | 2.1 | 3-8 | | LRB | Logical Right | D1 | D93A | 1.9-4.5 | 3-11 | | MPB | Multiply | 10 | D822 | 6.2 | 3-8 | | PIP | Parallel Input | D6 | DE3A | 2.8 | 3-12 | | POP | Parallel Output | D7 | DF3A | 2.8 | 3-13 | | SBB | Subtract | 40 | D828 | 1.9 | 3-8 | | SET | Set | D4 | DC3A | 2.8 | 3-13 | | SNS | Sense | D5 | DD3A | 2.8 | 3-13 | | STB | Store | 70 | D82E | 1.9 | 3-8 | | XMB | Exchange Memory and Accumulator | C8 | D839 | 3.0 | 3-9 | | XOR | Exclusive Or | CD | DD39 | 2.1 | 3-9 | <sup>\*</sup> Operation codes are shown with X, I, R, and S bits equal to zero. \*\* Time is shown for single word instruction. Add 0.86 $\mu s$ for double word instruction and 0.86 $\mu s$ for indirect addressing. ## RC 70 COMPUTER REFERENCE MANUAL March 1969 7800 Deering Avenue, P. O. Box 1031 Canoga Park, California 91304 ## **CONTENTS** | I | GENERAL FEATURES | 1-1 | |------|------------------------------------------|------------| | 1.1 | Introduction | 1-1<br>1-1 | | 1.2 | Hardware Features | 1-2 | | 1.3 | Software Features | 1-2 | | 1.4 | Optional Features | 1-2 | | 1.5 | Peripheral I/O Equipment | - | | 1.6 | General Specifications | 1-2 | | II | SYSTEM ORGANIZATION | 2-1 | | 2.1 | General | 2-1 | | 2.2 | Functional Organization | 2-1 | | 2.7 | Programmable Registers | 2-4 | | 2.13 | Nonprogrammable Registers | 2 - 7 | | | Indicators | 2 - 7 | | 2.18 | Word Formats | 2-7 | | 2.19 | Word Formats | 2-8 | | 2.22 | Memory Addressing | 2-9 | | 2.24 | Protection Features | 2-0 | | III | COMPUTER INSTRUCTIONS | 3-1 | | 3.1 | General | 3-1 | | | Memory Addressing Instructions | 3-2 | | 3.2 | Shift Instructions | 3-9 | | 3.3 | Shift Instructions | 3-11 | | 3.4 | Input/Output and Control instructions | 0 11 | | IV | INPUT/OUTPUT OPERATIONS | 4-1 | | 4.1 | General | 4-1 | | 4.2 | Basic Input/Output Operations | 4-1 | | | Block-Transfer Channels | 4-4 | | 4.6 | Block-Transfer Channels | 4-5 | | 4.10 | Priority Interrupts | . 0 | | V | OPERATOR'S CONSOLE | 5-1 | | 5.1 | General | 5-1 | | 5.2 | Controls and Indicators | 5-1 | | 5.23 | Operating Procedures | 5-4 | | | APPENDIX | | | A | CONVERSION TABLES | A-1 | | | INDEX | I-1 | | | ILLUSTRATIONS | | | | | 1-1 | | 1-1 | RC 70 Computer System Configuration | 2-2 | | 2-1 | Basic Computer Organization | 2-5 | | 2-2 | Page Relative Addressing | | | 2-3 | Example of Roll-Arrow Register Operation | 2-6 | ## ILLUSTRATIONS (Cont.) | 2-4 | Shutdown Storage | 2-10 | |-----|------------------------------------------------------|------| | 3-1 | Roll Table Storage Sequence for Branch and Put | | | 4-1 | Basic Input/Output Functional Diagram | 4-1 | | 5-1 | Operator's Console | 5-1 | | 5-2 | Register Display Indicator Assignments for PK and XY | 5-3 | | 5-3 | Fill Routine, Flow Diagram | 5-6 | | | TABLES | | | 1-1 | General Specifications | 1-2 | | 1-2 | Equipment Model Descriptions | | | 2-1 | Reserved Memory Locations | | | 2-2 | Effective Address Computation | | | 4-1 | Standard I/O Addresses | 4-2 | | 4-2 | Block-Transfer Control Word Locations | | | 4-3 | Priority Interrupt Level Assignments | 4-6 | RC 70 Computer System ## SECTION I GENERAL FEATURES ## 1.1 INTRODUCTION The RC 70 Computer is a high-speed, general purpose, digital computer featuring third-generation, state-of-the-art design. Its outstanding price/performance characteristics coupled with its small size, reliability, and flexible input/output capability make it the ideal choice for a variety of systems applications including real-time data acquisition and process control. Figure 1-1 shows a block diagram of the RC 70 Computer. Figure 1-1. RC 70 Computer System Configuration The following factors are only a few of those that contribute to the overall versatility, flexibility, and capability of the computer: - <u>Size.</u> Including self-contained power supplies and 16,384 words of internal memory, the computer can fit in an area 19 inches wide, 19 inches high, and 19 inches deep. It requires no special mechanical or environmental facilities. - Reliability. Maintenance requirements are minimized by the use of highly reliable transistor-transistor integrated logic. - Memory Expansion. The basic 4096-word memory can be expanded in 4096-word increments up to 16,384 words of internal memory. An additional 16,384 words of external memory can be added in 4096-word increments for a total memory capacity of 32,768 words. - Speed. Memory cycle time is only 860 nanoseconds. - Multiple Addressing Modes. Most memory addressing instructions can specify direct addressing, indirect addressing, indexed addressing, and relative addressing (relative to page register or to next instruction address). - Versatile Instruction Repertoire. All instructions can have either a single word or double word format. The instruction repertoire includes 5 load/store instructions, 8 arithmetic/logical instructions, 12 branch instructions, 5 shift instructions, and 5 input/output and control instructions. - Flexible Input/Output Capability. Four input/output instructions provide for discrete control and sensing, and single word data transfers. Up to four optional block-transfer channels can be used with the direct memory access feature to control high-speed I/O devices without direct program intervention. Optional priority interrupt levels are available in groups of 8 up to a maximum of 32 levels. Priority interrupt levels feature group enabling and disabling, and individual arming and disarming. ## 1.2 HARDWARE FEATURES Standard hardware features of the RC 70 include the following: - 860-nanosecond memory cycle time - 4096-word internal memory - 16-bit memory word - Memory parity - Memory write protection - Direct memory access - External interrupt - Hardware bootstrap loader - Hardware index register for address modification with no increase in execution time - Roll-arrow register for unlimited nesting of subroutines - Eight sense switches - 2-millisecond interrupt clock - Operator's console - Maintenance panel ## 1.3 SOFTWARE FEATURES Supporting software for the RC 70 includes an assembler, a FORTRAN IV compiler, math subroutines, and a utility package. The RC 70 Assembler operates in a minimum 4096-word memory system. It is a single-pass symbolic assembler that can provide either absolute or relocatable object programs. The FORTRAN IV compiler is USASI standard. It is a single-pass compiler requiring an 8192-word memory configuration. Included in the Math Subroutine Library are routines for logarithmic, exponential, and trigonometric functions, and arithmetic routines for single- and double-precision calculations. The Utility Package provides programs for tape editing, debugging, program loading, and tape copying and verifying. ## 1.4 OPTIONAL FEATURES Optional features available with the RC 70 include: - Memory expansion in 4096-word increments up to a maximum of 32,768 words (16,384 words internal and 16,384 words external) - High-speed hardware multiply (6.2 μs) and divide (11.4 μs) - Power shutdown and restart feature for safely operating the computer from an unreliable power source - Four block-transfer channels which operate through the direct memory access feature to control high-speed I/O devices without direct program intervention. Parallel data transfers of one word per memory cycle can be performed at a rate of up to 1.1 million words per second. - Priority interrupts expandable in groups of eight up to a maximum of 32 levels. Priority interrupts can be group enabled and disabled, and individually armed and disarmed. - Real-time clock ## 1.5 PERIPHERAL I/O EQUIPMENT A complete line of standard peripheral I/O units is available for use with the computer. This equipment includes both paper and magnetic tape devices, card readers and punches, printers, keyboard devices, and mass storage devices. ## 1.6 GENERAL SPECIFICATIONS Table 1-1 lists the general specifications for the computer. Table 1-2 describes the basic equipment model items. Table 1-1. General Specifications | Specification | Characteristic | | | | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Memory | Random access magnetic core; 860 ns full cycle time; 16-bit word length plus parity bit; 4096 words standard, expandable to 32,768 words in blocks of 4096 words; write protection standard | | | | | Memory addressing | Direct, indirect, indexed, relative to page register, relative to next instruction address | | | | | Arithmetic | Parallel, binary, fixed point, two's complement | | | | | Instructions | Single word and double word; 5 load/store, 8 arithmetic/logical, 12 branch, 5 shift, 5 input/output and control | | | | Table 1-1. General Specifications (Cont.) | Specification | Characteristic | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Registers | Nine hardware, two memory; lower accumulator, 16-bit flip-flop; instruction register, 16-bit flip-flop; memory address register, 16-bit flip-flop; next-instruction-address register, 16-bit flip-flop; page register, 6-bit flip-flop; index register, 16-bit flip-flop; D-, G-, and J-registers, 16-bit flip-flop; roll-arrow register, memory location X'0007'; upper accumulator, memory location X'0008' | | Input/Output | Discrete control and sense; single word to and from lower accumulator; direct memory access (cycle steal); external interrupt; four block-transfer channels through direct memory access (optional); priority interrupt up to 32 levels (optional) | | Size | 19 inches high, 19 inches wide, 19 inches deep | | Weight | 90 pounds, including power supply | | Environment | $0^{ m o}$ to $55^{ m o}$ C ( $32^{ m o}$ to $131^{ m o}$ F), 0 to $90\%$ relative humidity | | Power | 115 (±10)V, 47 to 63 Hz, 400W | | | | | | | Table 1-2. Equipment Model Descriptions | Model No. | Description | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RC 70 | General purpose digital computer with 8,192 words of memory, memory parity, hardware multiply/divide, hardware index register, automatic power shutdown and restart, power supply, operator/maintenance panel, and ASR 33 Teletype and controller | | 70-00 | General purpose digital computer with 4,096 words of memory, hardware index register, memory parity, power supply, and operator/maintenance panel | | 70-01 | Hardware multiply/divide | | 70-02 | Automatic power shutdown and restart | | 70-03 | 4096-word memory module with parity | | 70-10 | One direct memory access block-transfer channel and eight priority interrupt levels | | 70-11 | Two direct memory access block-transfer channels and 16 priority interrupt levels | | 70-18 | Real-time clock (60 Hz and 1 kHz) | | | | | | | | | | ## SECTION II SYSTEM ORGANIZATION ## 2.1 GENERAL The RC 70 Computer uses as its basic informational element a 16-bit word with the bit positions numbered 1 through 16 as shown in the following diagram. Bit position 1 represents the most significant portion of the word and bit position 16, the least significant. This basic informational scheme is reflected in the operational registers and the adder, which all have 16-bit capacities. The basic word can be divided into two 8-bit parts, called bytes, with bits 1 through 8 representing the most significant byte and bits 9 through 16, the least significant, as shown in the following diagram. Although each RC 70 instruction requires only one 16-bit word, the computer provides the added flexibility of using two 16-bit words, called a double word, for each instruction at the option of the programmer. The double word format is as follows: Double word instructions require two memory locations for storage. They are always stored in consecutive memory locations with the most significant word (word 1) stored at the lower address. Double word instructions are always referenced by the address of their most significant word. The basic 16-bit structure of the computer makes it convenient to use hexadecimal notation to express the binary information processed by the computer. Only four hexadecimal digits are needed to express a 16-bit binary number. The following table shows the hexadecimal and binary equivalents for decimal numbers 0 through 15: | <u>Hexadecimal</u> | Binary | Decimal | |--------------------|--------------|------------| | 0 | 0000 | 0 | | 1 | 0001 | 1 | | 2 | 0010 | 2 | | 3 | 0011 | 3 | | 4 | 0100 | 4 | | 5 | 0101 | 5 | | 6 | 0110 | 6 | | 7 | 0111 | 7 | | 8 | 1000 | 8 | | 9 | 1001 | 9 | | A | 1010 | <b>1</b> 0 | | В | 1011 | 11 | | C | <b>11</b> 00 | 12 | | D | 1101 | 13 | | ${f E}$ | 1110 | 14 | | $\mathbf{F}$ | 1111 | 15 | Throughout this manual, hexadecimal notation is represented by a string of hexadecimal digits enclosed in single quotation marks and preceded by the letter X. For example, the hexadecimal notation for the decimal number 79 is written as X'4F'. Additional information on hexadecimal notation, including conversion tables, is given in appendix A. ## 2.2 FUNCTIONAL ORGANIZATION A functional block diagram of the computer showing the basic operational elements and data flow through these elements is illustrated in figure 2-1. Although the basic elements of the computer have overlapping functions, they can generally be grouped into four major functional sections: memory, control, arithmetic/logic, and input/output. ## 2.3 MEMORY The basic memory of the computer consists of 4096 words of internal core storage. Additional core storage is optionally available in blocks of 4096 words each up to a maximum of 32,768 words. The computer is prewired to accept up to 16,384 words of storage without the need for additional cabinets or power supplies. Memory sizes exceeding 16,384 words require another cabinet to house the additional core storage modules. Figure 2-1. Basic Computer Organization The computer memory word consists of 16 data bits (bit positions 1 through 16), plus a roll tag bit (bit position 0) and a parity bit. The roll tag bit is meaningful only during the execution of a Branch Back instruction. Its use is explained in the discussion of the roll-arrow register (paragraph 2.12). The parity bit, on the other hand, is significant during each memory read and write cycle. Memory parity is checked each time a word is read from memory, and an indication of a parity error is given by the P indicator on the operator's console. The setting of the console PARITY HLT switch determines whether the computer halts or continues operation when a memory parity error is detected. Every storage location in memory is directly addressable by the processor. The range of memory addresses extends from X'0000' (first location) to X'7FFF' (last location for maximum size memory of 32,768 words). Regardless of size, the memory is wraparound, or circular; for example, with a 4096-word memory the next location after location X'0FFF' is location X'0000'. The memory protection feature of the computer makes it possible to protect the contents of memory in 2048-word blocks by inhibiting writing into the protected areas. Memory protection is controlled from the operator's console by the PROTECT MEM and BLOCK switches, which are described in paragraphs 5.16 and 5.17. Certain storage locations in memory are reserved for special uses either by the processor or by standard software. The addresses of these locations and the purposes for which they are used are given in table 2-1. As shown in figure 2-1, all data enters and leaves core storage through the memory data register (M-register). The address of the memory location into which data is stored, or from which data is fetched, is provided to the address decoding logic by either the memory address register (L-register) or the direct memory access address lines. ## 2.4 CONTROL The orderly execution of a program stored in memory is primarily controlled by the contents of five registers: - a. The next-instruction-address register (N-register) - b. The instruction register (I-register) Table 2-1. Reserved Memory Locations | Address | | Use | | |--------------------|----------------|---------------------------------------------------------------------------------------------|--| | Decimal | Hexadecimal | | | | 0 | 0 | Power shutdown storage of index register | | | 1 thru 6 | 1 thru 6 | Displayable on register display indicators (register select switch positions A1 through A6) | | | 7 | 7 | Roll-arrow register | | | 8 | 8 | Upper accumulator | | | 9 thru <b>1</b> 4 | 9 thru E | Temporary working storage | | | 15 | ${f F}$ | Basic interrupt address | | | 16 thru 23 | 10 thru 17 | Power shutdown storage | | | 24 thru 31 | 18 thru 1F | Standard software | | | 32 thru 38 | 20 thru 27 | Communication between direct memory access channels and processor | | | 39 thru 79 | 28 thru 4F | Storage of instruction string loaded by diode memory fill routine | | | 16,320 thru 16,383 | 3FC0 thru 3FFF | Optional priority interrupt levels | | - c. The memory page register (P-register) - d. The index register (X-register) - e. The roll-arrow register (R-register) The next-instruction-address register is the program sequencer, or counter. It supplies the memory address register with the addresses of the instruction words from which the computer operates. It is initially set to the address of the first instruction of the program when the computer is started. It is then automatically advanced during the execution of each instruction (except for Branch instructions) so that it holds the address of the next instruction in sequence. When a branch instruction is executed, the next-instruction-address register is loaded with the address specified by the branch instruction. As instruction words are read from memory, they are automatically loaded into the instruction register. The unique codes assigned to each instruction are then decoded to provide the control signals required by the computer to execute the instruction. If the instruction is one that requires the computer to fetch an operand from memory, the address portion of the instruction is used to determine the operand address, which is then loaded into the memory address register for the memory access. The page and index registers are used to modify the address portion of the instruction. Their operation is described in paragraphs 2.9 and 2.10. The roll-arrow register is used by the Branch and Put, Branch and Link, and Branch Back instruction to provide unlimited nesting of subroutines. Its operation is described in paragraph 2.12. ## 2.5 ARITHMETIC/LOGIC Arithmetic and logical operations in the computer are performed by the 16-bit adder and five accessory storage registers. Two of these registers, the lower accumulator (B-register) and the upper accumulator (UBAregister), can be manipulated by the programmer. The lower accumulator is the primary arithmetic register. Since only one word can be taken from memory or an input/output unit by each instruction, the second operand required for arithmetic or logical operations must be loaded into a register before the instruction is executed. The lower accumulator fulfills this function and also provides temporary storage for the result of the operation. The upper accumulator holds the most significant half of the product after a multiplication operation and holds the remainder after a division operation. In addition to these uses, the two accumulators are used during shifting operation. The D-, G-, and J-registers are used for temporary working storage and are not under the control of the programmer. Associated with the adder are three indicators that can be tested by the programmer after an adder operation. They are the overflow indicator (KO), the sign indicator (KS), and the unequal indicator (KU). Seven conditional branch instructions can be used to test the states of these indicators and alter program execution based on the results of the test. ## 2.6 INPUT/OUTPUT The input/output section of the computer provides the capability for: - a. Discrete control and sensing of external I/O devices. - b. Single-word transfer (16-bit parallel) between the computer and external $\rm I/O$ devices under program control. - c. Single and multiple block transfers between external I/O devices and memory through the direct memory access feature under control of the optional block-transfer channels. - d. Control of input/output operations through the external interrupt with 32 levels of priority interrupt available as options. Four input/output instruction provide complete control of all input/output operations: one for transmitting discrete control signals, one for testing discrete responses, and two for single-word transfers. Variations of these four instructions are used to control the optional block-transfer channels and priority interrupts. ## 2.7 PROGRAMMABLE REGISTERS The computer contains five operational registers that can be directly manipulated by the programmer. Three of these are hardware registers; the other two are memory locations that are reserved for use as registers. The three programmable hardware registers are the lower accumulator, the index register, and the page register. The memory registers are the upper accumulator and the roll-arrow register. ## 2.8 LOWER ACCUMULATOR The lower accumulator (B-register) is a 16-bit, flip-flop register. It is the primary arithmetic register of the computer. It provides one of the operands to the adder for all arithmetic and logical operations and also stores the result. It contains the multiplicand at the beginning of a multiplication operation and contains the least significant half of the product at the end of the operation. It contains the divisor at the beginning of a division operation and contains the quotient at the end of the operation. It is the source register for a store operation, and the destination register for a load operation. The contents of the lower accumulator are affected by all shift operations specifying shifts of one or more places. The lower accumulator is used during single-word input/output operations between the computer and peripheral devices. The contents of the lower accumulator are transferred to the I/O device during a parallel output operation. During a parallel input operation, the accumulator receives the data that is transferred into the computer from the I/O device. ## 2.9 INDEX REGISTER The index register (X-register) is a 16-bit, flip-flop register that is used for address modification. The contents of the index register are affected by the Load Index and Branch Index instructions. Its contents are also affected by a Store or Exchange Memory and Accumulator instruction that has an effective address of X'0000'. ## 2.10 PAGE REGISTER The page register is a six-bit, flip-flop register that is used during page-relative addressing. During the execution of an instruction using page-relative addressing, the contents of the page register are copied into bit positions 3 through 8 of the memory address register (figure 2-2), and the reference address specified by the Figure 2-2. Page Relative Addressing instruction is copied into bit positions 9 through 16. The effect of using the page register to supply the most significant six bits of the memory address is that of dividing memory (up to 16,384 words) into 64 blocks, or pages, each containing 256 locations. The page register, then, specifies the memory page being addressed, and the reference address of the instruction specifies the address of the memory word within the page. The contents of the page register are affected by the Load Page instruction and by a Branch Back instruction performed after a Branch and Put. ## 2.11 UPPER ACCUMULATOR The upper accumulator (UBA-register) resides in memory location X'0008'. It is used as an extension of the lower accumulator for multiplication, division, and doublelength shift operations. It contains the most significant half of the product at the end of a multiplication operation and the remainder at the end of a division operation. Its contents are affected by a Store or Exchange Memory and Accumulator instruction with an effective address of X'0008', by the Multiply and Divide instructions, and by the Double Length Shift instruction. ## 2.12 ROLL-ARROW REGISTER The roll-arrow register (R-register) resides in memory location X'0007'. It is used during the execution of Branch and Link, Branch and Put, and Branch Back instructions to establish a subroutine linkage table (called a roll table) in memory and to keep track of the linkage information when the program branches through several subroutines (subroutine nesting). At the start of a program the roll-arrow register is normally loaded with the starting address of the roll table. Thereafter, whenever a Branch and Link or Branch and Put instruction is executed, the information required to allow a branch back from the subroutine is automatically entered into the roll table. For a Branch and Link instruction the information stored in the roll table is the address of the instruction immediately following the Branch and Link instruction. For a Branch and Put instruction the information stored in the roll table includes the next instruction address plus the contents of the page and index registers and the states of indicators KO, KS, and KU. The address in the roll-arrow register is automatically increased as each Branch and Link or Branch and Put instruction is executed to keep track of the linkage and status information as subroutines are nested. The address is automatically decreased as Branch Back instructions are executed to return the program through the nested subroutines. A typical example showing three levels of subroutine nesting and the corresponding roll table entries is illustrated in figure 2-3. When the Branch and Put instruction in the main program is executed, the next instruction address (X'0201') is entered into the roll table at the location specified by the roll-arrow register (location n), and the address in the roll-arrow register is increased by one (n+1). Then, the states of indicators KO, KS, and KU, and the contents of the page register are entered in the roll table at location n+1. Again, the contents of the roll-arrow register are increased by one (n+2). Finally, the contents of the index register are entered in the roll table (location n+2), the address in the roll-arrow register is increased by one (n+3), and the program branches to subroutine No. 1. When the Branch and Link instruction in subroutine No. 1 is executed, the next instruction address (X'0351') is entered into the roll table at location n+3, the address in the roll-arrow register is increased by one (n+4), and the program branches to subroutine No. 2. When the Branch and Put instruction in subroutine No. 2 is executed, linkage and status information is entered into the roll table at location n+4, n+5, and n+6; the address in the roll-arrow register is increased to n+7, and the program branches to subroutine No. 3. When the Branch Back instruction at the end of subroutine No. 3 is executed, the address in the roll-arrow register is decreased by one (n+6). The last three entries are fetched from the roll table to restore the conditions existing when the Branch and Put instruction in subroutine No. 2 was executed. Program execution resumes with the instruction stored at location X'0451'. The Branch Back instructions at the end of subroutines No. 2 and No. 1 eventually return program control to Figure 2-3. Example of Roll-Arrow Register Operation the main program at location X'0201' after working back through the roll table. ## 2.13 NONPROGRAMMABLE REGISTERS The computer contains six hardware registers that cannot be directly manipulated by the programmer. Three of these — the next-instruction-address register, the memory address register, and the instruction register — directly control the automatic execution of the stored program. The other three — the D-, G-, and J-registers — are used for working storage. ## 2.14 NEXT-INSTRUCTION-ADDRESS REGISTER The next-instruction-address register (N-register) is a 16-bit, flip-flop register that normally contains the address of the next instruction to be executed. The contents of this register are increased by one at the start of each instruction. At the end of the execution cycle of each instruction, the contents of the N-register are transferred to the memory address register so that the next instruction can be fetched from memory. ## 2.15 MEMORY ADDRESS REGISTER The memory address register (L-register) is a 16-bit, flip-flop register that contains the address of the memory location into which instruction or data words are stored, or from which they are fetched. The starting address of a program can be entered into the L-register by setting the data switches on the operator's console to the starting address and then pressing the RESET switch. ## 2.16 INSTRUCTION REGISTER The instruction register (I-register) is a 16-bit, flip-flop register that contains the instruction currently being executed. This register automatically receives the instruction word as it is fetched from memory. The instruction is then decoded to provide the control signals required by the computer to execute the instruction and perform the specified operation. ## 2.17 WORKING REGISTERS The working registers (D-, G-, and J-registers) are all 16-bit, flip-flop registers. They are used for temporary storage and as working buffers. ## 2.18 INDICATORS Three single-bit indicators — Overflow indicator KO, Sign indicator KS, and Unequal indicator KU — can be tested by the programmer to determine the result of an operation involving the adder. Generally, the behavior of these indicators is as follows: a. Overflow indicator KO is set when the result of an operation exceeds the capacity of the lower accumulator. - b. Sign indicator KS is set when the sign of the result of an operation is negative, and is reset when the sign is positive. - c. Unequal indicator KU is set when the result of an operation is not equal to zero. Exceptions to this behavior are noted in the instruction descriptions given in section III. ## 2.19 WORD FORMATS ## 2.20 DATA WORDS Data is stored in the computer in 16-bit words with the following format: Bits 2 through 16 of the data word contain the magnitude of the data in two's complement form. Bit 1 specifies the sign (polarity) of the data. A sign bit of 1 represents a negative number; a sign bit of 0, a positive number. ## 2.21 INSTRUCTION WORDS Most of the computer instructions are the memory addressing type, which have the following single and double word formats: In the single word format, the operation code (OP) occupies the four most significant bits and defines the operation to be performed such as add, subtract, multiply, divide. Bits 5 through 8 contain four address mode bits designated X, I, R, and S. These bits determine the addressing mode as described in paragraph 2.22. Bits 9 through 16 contain the reference address which, along with the address mode bits, is used in deriving the effective address of the instruction. In the double word format, bits 1 through 5 of the first word contain the identification code for a double word instruction. The extended operation code (EOP) and operation code (OP) fields specify the operation to be performed, and the X, I, and R bits control the addressing mode. The second word contains a 16-bit reference address that can be modified as specified by the address mode bits to derive the effective address. The shift, control, and input/output instructions have slightly different formats from the memory addressing instructions, but like the memory addressing instructions they can have either a single or double word format. ## 2.22 MEMORY ADDRESSING Four modes of memory addressing can be specified by memory addressing instructions of the computer: - a. Direct addressing - b. Indirect addressing - c. Indexed addressing - d. Relative addressing Direct addressing can be performed by both single and double word instructions. Single word instructions can directly address 256 locations of memory storage. Double word instructions can directly address all memory storage locations (32,768 locations). Both single and double word instructions can indirectly address all memory storage locations. Both single and double word instructions can use the index register to perform indexed addressing. When both indirect and indexed addressing are specified for the same instruction, indirect addressing is performed first, and then indexing is performed. This is known as postindexing. Two versions of relative addressing can be performed by single word instructions, but only one version can be performed by double word instructions. Single word instructions can specify addressing relative to the page register (up to 256 locations within each page) or relative to the next instruction address (256 locations forward or backward). Double word instructions can specify addressing relative to the next instruction address, but not relative to the page register. ## 2.23 EFFECTIVE ADDRESS COMPUTATION The effective address for an instruction is the final 16bit address value developed for that instruction, starting with the reference address in the instruction itself and modifying it as specified by the address mode bits. For single word instructions, the effective address is developed as follows: ## 1. Perform relative addressing. - a. If bits R and S are both $0\,{}^{\circ}\text{s}$ , the relative address is equal to the reference address of the instruction itself. - b. If bit R is 0 and bit S is 1, the relative address is obtained by combining the contents of the page register and the reference address of the instruction (page-relative addressing). - c. If bit R is 1 and bit S is 0, the relative address is obtained by adding the contents of the next-instruction-address register to the reference address of the instruction (forward addressing relative to next instruction address). - d. If bit R is 1 and bit S is 1, the relative address is obtained by subtracting the reference address from the contents of the next-instruction-address register (backward addressing relative to next instruction address). ## 2. Perform indirect addressing. - a. If bit I is 0, the direct address is equal to the relative address obtained in step 1. - b. If bit I is 1, the direct address is the 16-bit value stored at the location specified by the relative address obtained in step 1. ## 3. Perform indexing. - a. If bit X is 0, the effective address is the address obtained in step 2. - b. If bit X is 1, the effective address is obtained by adding the direct address from step 2 to the contents of the index register. The effective address computation for double word instructions is similar to that for single word instructions except that bit S is not used; therefore, steps 1b and 1d are not valid. Table 2-2 summarizes effective address computation for both single and double word memory addressing instructions. The symbols used in the table are defined as follows: ## X, I, R, S Address mode control bits M Reference address specified by current instruction - (M) Contents of location specified by reference address - (N) Contents of next-instructionaddress register - (P) Contents of page register - (X) Contents of index register ## 2.24 PROTECTION FEATURES The protective features of the computer include the standard memory protection feature and the optional power shutdown and restart feature. The memory protection feature protects the contents of selected memory locations from inadvertent destruction by inhibiting writing into these locations. The power shutdown and restart feature guarantees the integrity of system operation when the computer is operated from an unreliable power source. ## 2.25 MEMORY PROTECTION The PROTECT MEM and BLOCK switches on the operator's console are used to set up protected areas of memory. The use of these controls and the areas of memory that can be selected for protection are described in paragraphs 5.16 and 5.17. ## 2.26 POWER SHUTDOWN AND RESTART OPTION When input power to the computer falls below 100V, the power shutdown and restart feature initiates a shutdown sequence causing the contents of all volatile registers to be stored in reserved memory locations. Further Table 2-2. Effective Address Computation | Single Word | | | | Effective Address | | Additional | |-------------|-----------------|---|---|-------------------|------------------|-----------------------| | | ouble Word<br>I | R | s | Encoure | | Timing* | | X<br>0 | 0 | 0 | 0 | M | | _ | | 0 | 0 | 0 | 1 | M + (P) | Single word only | _ | | 0 | 0 | 1 | 0 | M + (N) | | - | | 0 | 0 | 1 | 1 | -M + (N) | Single word only | - | | 0 | 1 | 0 | 0 | (M) | | 0.86 µs | | 0 | 1 | 0 | 1 | (M + (P)) | Single word only | 0.86 µs | | 0 | 1 | 1 | 0 | (M + (N)) | | 0.86 µs | | 0 | 1 | 1 | 1 | (-M + (N)) | Single word only | $0.86~\mu \mathrm{s}$ | | 1 | 0 | 0 | 0 | M + (X) | | - | | 1 | 0 | 0 | 1 | M + (P) + (X) | Single word only | - | | 1 | 0 | 1 | 0 | M + (N) + (X) | | $0.86~\mu \mathrm{s}$ | | 1 | 0 | 1 | 1 | -M + (N) + (X) | Single word only | $0.86~\mu \mathrm{s}$ | | 1 | 1 | 0 | 0 | (M) + (X) | | 0.86 µs | | 1 | 1 | 0 | 1 | (M) + (P) + (X) | Single word only | 0.86 µs | | 1 | 1 | 1 | 0 | (M + (N)) + (X) | | 0.86 µs | | 1 | 1 | 1 | 1 | (-M + (N)) + (X) | Single word only | 0.86 µs | <sup>\*</sup>Add 0.86 µs for all double word instructions memory access is inhibited and program operation is halted. When input power returns to normal, the operational registers are restored to the conditions existing before the power interruption, and program operation is resumed. The memory locations reserved for shutdown storage and the contents of these locations after shutdown are shown in figure 2-4. Figure 2-4. Shutdown Storage ## SECTION III COMPUTER INSTRUCTIONS ## 3.1 GENERAL This section contains functional descriptions of all the computer instructions arranged in the following order: - a. Memory addressing instructions - b. Shift instructions - c. Input/output and control instructions Each instruction is described in the following format: MNEMONIC INSTRUCTION NAME TIMING FORMAT DIAGRAMS OPERATION STATEMENT AFFECTED DESCRIPTION MNEMONIC. The mnemonic is a three-letter abbreviation recognized and used by the assembler to produce the instruction's unique operation code. <u>INSTRUCTION NAME</u>. The instruction name is the descriptive title of the instruction. TIMING. The execution time for the single word version of the instruction is given in microseconds. The execution times for all shift instructions depend on the number of shifts; therefore, minimum and maximum execution times are given for these instructions. When indirect addressing is specified or when the double word version of the instruction is specified, the execution time is increased by 0.86 microseconds. FORMAT DIAGRAMS. Format diagrams are given for both the single and double word versions of the instruction. Both hexadecimal and binary notation are used to indicate those fields of the instruction in which the contents are fixed. Symbols or names are used for those fields in which the contents are variable. Shaded fields are ignored by the computer, but should be coded with zeros to avoid conflict in the event of future use. The symbols used on the format diagrams are defined as follows: - X Index tag - I Indirect address tag - R,S Relative address tags OPERATION STATEMENT. The operation statement states the instruction's operation in abbreviated form or symbolic notation. The symbols used in the statement are defined as follows: - B Lower accumulator - EA Effective address - KO Overflow indicator - KS Sign indicator - KU Unequal indicator - M Reference address field of current instruction - N Next-instruction-address register - NS Number of shifts - P Page register - R Roll-arrow register - UBA Upper accumulator - X Index register - () Contents of register, memory location, or field indicated - + Addition - Subtraction - ∩ Logical product (AND) - U Logical sum (OR) - (U) Logical difference (exclusive OR) - Replaces the contents of $\overline{\text{AFFECTED.}}$ All programmable registers, memory locations, and indicators whose contents can be changed by the instruction are listed. $\underline{\text{DESCRIPTION}}.$ The description explains the operations performed by the computer as it executes the instruction. ## 3.2 MEMORY ADDRESSING INSTRUCTIONS Memory addressing instructions have the following basic single and double word formats: Three of the instructions — Exclusive Or, Inclusive Or, and Exchange Memory and Accumulator — have slightly different formats: they do not use address mode bits X, I, R, and S. The branch and Load Index instructions also deviate slightly since they are nonindexable instructions. For these instructions, bit 5 of the single word format and bit 16 of the double word format are not regarded as index tags by the computer. The way in which the processor uses the reference address field and the address mode control bits of the memory addressing instructions to derive the effective address is described in paragraphs 2.22 and 2.23. ADB ADD 1.9 $\mu s$ Operation Statement: (B) + (EA) ---- (B) Affected: (B), KO, KS, KU The Add instruction adds the contents of the effective address to the contents of the lower accumulator and loads the result into the accumulator. Overflow indicator KO is reset before the operation and is then set if the sum exceeds the capacity of the accumulator; Sign indicator KS is set if the sign of the result is negative; and Unequal indicator KU is set if the sum is not equal to zero. If this instruction is executed with an effective address of X'0000', the contents of the index register are added to the contents of the lower accumulator. ANB AND 1.9 $\mu$ s Operation Statement: (B) $\cap$ (EA) $\longrightarrow$ (B) Affected: (B), KO, KS, KU The And instruction forms the logical product of the contents of the effective address and the contents of the lower accumulator, and loads this product into the accumulator. The logical product contains a 1 in each bit position for which there is a corresponding 1 in both the accumulator and the effective word, and contains a 0 in each bit position for which there is a 0 in the corresponding bit position of either operand. Overflow indicator KO is reset; Sign indicator KS is set if the sign of the result is negative; and Unequal indicator KU is set if the result is not equal to zero. Executing this instruction with an effective address of X'0000' forms the logical product of the index register and the accumulator and loads this product into the accumulator. ## BEQ BRANCH EQUAL 1.0 $\mu$ s Operation Statement: Branch if tested result equals zero Affected: None The Branch Equal instruction causes the program to branch to the effective address if the result of the last instruction tested equals zero (Unequal indicator KU reset). The state of Sign indicator KS is ignored. If the tested result does not equal zero (KU set), program execution continues with the next instruction in sequence. This instruction cannot specify indexed addressing. ## BGE BRANCH GREATER THAN OR EQUAL $1.0 \,\mu s$ | SINGLE WORD | | | | | | | |-------------------|-------------|------------------------|-------------|--|--|--| | 9 | OIRS | S REFERENCE<br>ADDRESS | | | | | | 1 2 3 4 | 5 6 7 8 | 9 10 11 12 | 13 14 15 16 | | | | | | DOUBLE WORD | | | | | | | D | 1 | 1 R 1 1 | 2 | | | | | 1 2 3 4 | 5 6 7 8 | 9 10 11 12 | 13 14 15 16 | | | | | REFERENCE ADDRESS | | | | | | | Operation Statement: Branch if tested result is greater than or equal to zero Affected: None The Branch Greater Than or Equal instruction causes the program to branch to the effective address if the result of the last instruction tested is either greater than or equal to zero according to the states of Sign indicator KS and Unequal indicator KU. If the tested result is less than zero, program execution continues with the next instruction in sequence. | Indicators<br>KS KU | | Resulting Action | |---------------------|---|--------------------------------------------| | - | 0 | Branch. Tested result is equal to zero | | 0 | 1 | Branch. Tested result is greater than zero | | 1 | 1 | No branch. Tested result is less than zero | This instruction cannot specify indexed addressing. ## BGT BRANCH GREATER THAN 1.0 $\mu$ s | SINGLE WORD | | | | | | |----------------------------------------|-----------------------------|------------|-------------|--|--| | В | B 0 I R S REFERENCE ADDRESS | | | | | | 1 2 3 4 | 5 6 7 8 | 9 10 11 12 | 13 14 15 16 | | | | DOUBLE WORD | | | | | | | D | 1 | I R 1 1 | 6 | | | | 1 2 3 4 | 5 6 7 8 | 9 10 11 12 | 13 14 15 16 | | | | REFERENCE ADDRESS | | | | | | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 | | | | | | Operation Statement: Branch if tested result is greater than zero Affected: None The Branch Greater Than instruction causes the program to branch to the effective address if the result of the last instruction tested is greater than zero according to the states of Sign indicator KS and Unequal indicator KU. If the tested result is equal to or less than zero, program execution continues with the next instruction in sequence. | India<br>KS | ators<br><u>KU</u> | Resulting Action | |-------------|--------------------|--------------------------------------------| | - | 0 | No branch. Tested result is equal to zero | | 0 | 1 | Branch. Tested result is greater than zero | | 1 | 1 | No branch. Tested result is less than zero | This instruction cannot specify indexed addressing. ## BLE BRANCH LESS THAN OR EQUAL 1.0 $\mu$ s Operation Statement: Branch if tested result is less than or equal to zero Affected: None The Branch Less Than or Equal instruction causes the program to branch to the effective address if the result of the last instruction tested is less than or equal to zero according to the states of Sign indicator KS and Unequal indicator KU. If the tested result is greater than zero, program execution continues with the next instruction in sequence. | Indic<br>KS | ators<br>KU | Resulting Action | |-------------|-------------|-----------------------------------------------| | - | 0 | Branch. Tested result is equal to zero | | 0 | 1 | No branch. Tested result is greater than zero | | 1 | 1 | Branch. Tested result is less than zero | This instruction cannot specify indexed addressing. 3.6 $\mu$ s 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 SINGLE WORD Affected: (R) The Branch and Link instruction enters the next instruction address into the memory roll table at the location specified by the address in the roll-arrow register. The address in the roll-arrow register is increased by one, and then the program branches to the effective address. Bit 0 of the roll table location in which the return link address is stored is set to 1 to indicate that a Branch and Link instruction has been performed. The link address stored by the Branch and Link instruction permits the program to return to the next instruction when a Branch Back instruction is executed. This instruction cannot specify indexed addressing. ## BLT BRANCH LESS THAN 1.0 $\mu$ s Operation Statement: Branch if tested result is less than zero Affected: None The Branch Less Than instruction causes the program to branch to the effective address if the result of the last instruction tested is less than zero according to the states of Sign indicator KS and Unequal indicator KU. If the tested result is equal to or greater than zero, program execution continues with the next instruction in sequence. | Indic<br>KS | ators<br>KU | Resulting Action | |-------------|-------------|-----------------------------------------------| | - | 0 | No branch. Tested result is equal to zero | | 0 | 1 | No branch. Tested result is greater than zero | | 1 | 1 | Branch. Tested result is less than zero | This instruction cannot specify indexed addressing. ## BNE BRANCH UNEQUAL 1.0 μs 3 4 5 6 7 8 9 10 11 12 13 14 15 16 Operation Statement: Branch if tested result is not equal to zero Affected: None The Branch Unequal instruction causes the program to branch to the effective address if the result of the last instruction tested is not equal to zero according to the states of Sign indicator KS and Unequal indicator KU. If the tested result is equal to zero, program execution continues with the next instruction in sequence. | Indicators | | | |------------|----|--------------------------------------------| | KS | KU | Resulting Action | | - | 0 | No branch. Tested result is equal to zero | | 0 | 1 | Branch. Tested result is greater than zero | | 1 | 1 | Branch. Tested result is less than zero | This instruction cannot specify indexed addressing. 1.0 $\mu$ s Operation Statement: Branch if tested result has not caused overflow Affected: None The Branch No Overflow instruction causes the program to branch to the effective address if the last instruction tested does not cause an overflow condition (Overflow indicator KO reset). If the tested result caused an overflow condition (KO set), program execution continues with the next instruction in sequence. Overflow can be caused by any of the following: - a. An addition or subtraction in which the sum or difference exceeds the capacity of the lower accumulator - b. A division in which the contents of the lower accumulator are not less than the magnitude of the divisor This instruction cannot specify indexed addressing. ## BPT BRANCH AND PUT 5.5 μs SINGLE WORD Operation Statement: (N) $$\longrightarrow$$ ((R)) (KO, KS, KU, P) $\longrightarrow$ ((R) + 1) (X) $\longrightarrow$ ((R) + 2) 0 $\longrightarrow$ ((R) + 2) Affected: (R) The Branch and Put instruction stores current program status information and a return link address in the memory roll table at the locations specified by roll-arrow register, and then branches to the effective address. The program status stored by this instruction includes the states of indicators KO, KS, and KU; the contents of the page register; and the contents of the index register. The return link address is the address of the next instruction in sequence following the Branch and Put instruction. Execution of the instruction proceeds as follows (see figure 3-1): - a. The address of the next instruction is entered in the roll table at the location specified by the address in the roll-arrow register. The address in the roll-arrow register is then increased by one. - b. The states of indicators KO, KS, and KU, and the contents of the page register are entered into bit positions 0 through 8 of the next roll table location. Again the address in the roll-arrow register is increased by one. - c. The contents of the index register are entered in the roll table, and bit 0 of this location is set to 0 to indicate that these roll table entries were stored by a Branch and Put instruction. - d. The address in the roll-arrow register is increased by one in preparation for the next Branch and Put or Branch and Link instruction. The program then branches to the effective address. The link address and program status stored by the Branch and Put instruction permits the program to branch to a subroutine and then return to the next instruction in sequence without destroying the contents of the indicators and page and index registers. This instruction cannot specify indexed addressing. ## BUC BRANCH UNCONDITIONAL 1.0 µs Operation Statement: Branch to effective address Affected: None Figure 3-1. Roll Table Storage Sequence for Branch and Put The Branch Unconditional instruction causes the program to branch to the effective address. This instruction cannot specify indexed addressing. SINGLE WORD ## BXB BRANCH INDEX 3.0 $\mu$ s Operation Statement: Branch when index register not equal to zero ## Affected: (X) The Branch Index instruction causes the program to branch to the effective address if the contents of the index register are equal to zero. If the contents are not equal to zero, program execution continues with the next instruction in sequence. Following the test for zero, the contents of the index register are either increased or decreased by a count of one: If the value is negative, it is increased; if the value is positive or equal to zero, it is decreased. This instruction cannot specify indexed addressing. ## CMB COMPARE 1.9 $\mu$ s Operation Statement: (B) - (EA) Affected: KO, KS, KU The Compare instruction subtracts the contents of the effective address from the contents of the lower accumulator without affecting the contents of the accumulator. Overflow indicator KO is reset during the operation. Sign indicator KS and Unequal indicator KU are set or reset to indicate the result of the comparison as follows: | Indic<br>KS | ators<br>KU | $\underline{ ext{Result}}$ | |-------------|-------------|----------------------------------------------------------------------------------------------| | - | 0 | Contents of accumulator are equal to contents of effective operand address | | 0 | 1 | Contents of accumulator are algebraically greater than contents of effective operand address | Result 1 1 Contents of accumulator are algebraically less than contents of effective operand address Executing this instruction with an effective address of X'0000' causes the contents of the accumulator to be compared with the contents of the index register. DVB DIVIDE 11.4 $\mu s$ Operation Statement: (B) ÷ (EA) → (B), (UBA) Affected: (B), (UBA), KO, KS, KU The Divide instruction divides the contents of the upper and lower accumulators (treated as one 32-bit register) by the contents of the effective operand address. For integer division, the dividend is loaded into the upper accumulator, and zeros (if the dividend is positive) or ones (if the dividend is negative) are loaded into the lower accumulator. For fractional division, the dividend is loaded into the lower accumulator, and zeros are loaded into the upper accumulator. In either case the operand is compared with the contents of the lower accumulator. If the operand is equal to or smaller than the contents of the lower accumulator, Overflow indicator KO is set and the instruction is terminated with the contents of the upper and lower accumulators unpredictable. If the operand is greater than the contents of the lower accumulator, the division is performed. When instruction execution is completed, the quotient appears in the lower accumulator and the remainder appears in the upper accumulator. Sign indicator KS is set or reset to match the sign of the quotient (the sign of the remainder is the same as that of the dividend). SINGLE WORD C C EFFECTIVE ADDRESS 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 Operation Statement: (EA) U (B) --- (B) Affected: (B), KO, KS, KU **INCLUSIVE OR** IOR The Inclusive Or instruction forms the logical sum of the contents of the effective address and the lower accumulator and loads the result into the accumulator. Overflow indicator KO is reset; Sign indicator KS is set if the sign of the result is negative; and Unequal indicator KU is set if the result is not equal to zero. Executing this instruction with an effective address of X'0000' forms the logical sum of the contents of the index register and the contents of the lower accumulator and loads the result into the accumulator. This instruction cannot specify indexed, indirect, or relative addressing. LDB LOAD 1.9 $\mu$ s SINGLE WORD Operation Statement: (EA) --- (B) Affected: (B), KO, KS, KU The Load instruction loads the contents of the effective address into the lower accumulator. Overflow indicator KO is reset; Sign indicator KS is set if the sign of the effective word is negative; and Unequal indicator is set if the effective word is not equal to zero. Executing this instruction with an effective address of X'0000' loads the contents of the index register into the lower accumulator. ## LDX LOAD INDEX $2.1 \mu s$ Operation Statement: (EA) --- (X) Affected: (X) The Load Index instruction loads the contents of the effective operand address into the index register. Indicators KO, KS, and KU are not affected by this instruction. This instruction cannot specify indexed addressing. ## MPB MULTIPLY 6.2 $\mu$ s Operation Statement: (B) x (EA) $\longrightarrow$ (B), (UBA) Affected: (B), (UBA), KO, KS, KU The Multiply instruction multiplies the contents of the effective address by the contents of the lower accumulator, loads the most significant half of the product into the upper accumulator, and loads the least significant half of the product into the lower accumulator. Overflow indicator KO is reset, Sign indicator KS is set if the sign of the double word product is negative, and Unequal indicator KU is set if the double word product is not equal to zero. ## SBB SUBTRACT 1.9 $\mu$ s Operation Statement: (B) - (EA) - (B) Affected: (B), KO, KS, KU The Subtract instruction subtracts the contents of the effective address from the contents of the lower accumulator, and loads the difference into the lower accumulator. Overflow indicator KO is reset before the operation and is then set if the difference exceeds the capacity of the accumulator. Sign indicator KS is set if the sign of the difference is negative, and Unequal indicator KU is set if the difference is not equal to zero. Executing this instruction with an effective address of X'0000' causes the contents of the index register to be subtracted from the contents of the accumulator. STB STORE 1.9 $\mu$ s Operation Statement: (B) ---- (EA) Affected: (EA) The Store instruction stores the contents of the lower accumulator into the effective address without altering the contents of the accumulator. The states of indicators KO, KS, and KU are not affected by this instruction. This instruction can also be used to change the contents of the index register if it is executed with an effective operand address of X'0000'. For this special case the contents of the accumulator are copied into both memory location X'0000' and the index register. The previous contents of the index register are destroyed. ## XMB EXCHANGE MEMORY AND LOWER ACCUMULATOR 3.0 $\mu$ s Operation Statement: (EA) ── (B) $(B) \longrightarrow (EA)$ Affected: (EA), (B) The Exchange Memory and Lower Accumulator instruction exchanges the contents of the effective address with the contents of the lower accumulator. The states of indicators KO, KS, and KU are not affected by this instruction. This instruction can also be used to change the contents of the index register if it is executed with an effective operand address of X'0000'. For this special case the normal exchange of contents between memory location X'0000' and the lower accumulator occurs; then, the original contents of the accumulator are loaded into the index register. The previous contents of the index register are destroyed. This instruction cannot specify indexed, indirect, or relative addressing. ## XOR EXCLUSIVE OR 2.1 μs Operation Statement: (EA) (B) (B) Affected: (B), KO, KS, KU The Exclusive Or instruction forms the logical difference of the contents of the effective address and the lower accumulator and loads the result into the accumulator. Overflow indicator KO is reset; Sign indicator KS is set if the sign of the result is negative; and Unequal indicator KU is set if the result is not equal to zero. Executing this instruction with an effective address of X'0000' forms the logical difference of the contents of the index register and the lower accumulator and loads the result into the accumulator. This instruction cannot specify indexed, indirect, or relative addressing. ## 3.3 SHIFT INSTRUCTIONS Shift instructions have the following basic single and double word formats: In both formats the operation code fields (OP and EOP) specify the type of shift operation to be performed, and the number-of-shifts field specifies the number of bit positions to be shifted. Both indirect and relative addressing can be specified in the double word format; however, the effective address developed is not used for a memory access. Instead, bits 13 through 16 of the effective address are used to specify the number of bit positions to be shifted. Bits 1 through 12 of the effective address are ignored. 1.9 to 4.5 $\mu$ s Operation Statement: $2^{\text{(NS)}} \times \text{(B)} \longrightarrow \text{(B)}$ $0's \longrightarrow \text{(B)}_{16}$ Affected: (B), KO, KS, KU The Arithmetic Left instruction shifts the contents of the lower accumulator to the left (toward the most significant bit). The number of shifts (0 through 15) is specified by the contents of bits 13 through 16 of the instruction. As the contents are shifted, the bits shifted out of the sign position (bit 1) are lost, and zeros are loaded into the least significant bit position (bit 16). Overflow indicator KO is reset; Sign indicator KS is set if the sign of the shifted result is negative; and Unequal indicator is set if the contents of the accumulator after the shift are not equal to zero. ## ARB ARITHMETIC RIGHT 1.9 to 4.5 $\mu$ s SINGLE WORD Operation Statement: (B)/2<sup>(NS)</sup> ——(B) $^{\mathrm{(B)}}\mathbf{1}$ spread right Affected: (B), KO, KS, KU The Arithmetic Right instruction shifts the contents of the lower accumulator to the right (toward the most significant bit). The number of shifts (0 through 15) is specified by the number-of-shifts field of the instruction. As the contents are shifted, the sign bit is spread to the right, and the bits shifted out of the least significant bit position (bit 16) are lost. Overflow indicator KO is reset: Sign indicator KS is set if the contents of the accumulator are negative; and Unequal indicator KU is set if the contents are not equal to zero. ## ELB END LEFT 1.9 to 7.0 $\mu$ s Operation Statement: $2^{(NS)} \times (B) \longrightarrow (B)$ $(B_1) \longrightarrow (B_{16})$ Affected: (B), KO, KS, KU The End Left instruction shifts the contents of the lower accumulator to the left (toward the most significant bit). The number of shifts (0 through 15) is specified by the number-of-shifts field of the instruction. As the contents are shifted, the bits shifted out of the sign bit position are recirculated and loaded back into the least significant bit position (bit 16). Overflow indicator KO is reset; Sign indicator KS is set if the sign of the shifted result is negative; and Unequal indicator is set if the contents of the accumulator are not equal to zero. ## ELD DOUBLE LENGTH SHIFT 3.8 to 9.9 $\mu$ s Operation Statement: $$2^{(NS)}$$ x (UBA and B) $\longrightarrow$ (UBA and B) (UBA)<sub>1</sub> $\longrightarrow$ (B)<sub>16</sub> Affected: (UBA), (B), KO, KS, KU The Double Length Shift instruction shifts the contents of the upper and lower accumulators to the left (toward the most significant bit). As the contents are shifted, the bits shifted out of the sign bit position of the upper accumulator are recirculated and loaded back into the least significant bit position (bit 16) of the lower accumulator. The number of shifts (0 through 15) is specified by the number-of-shifts field of the instruction. Overflow indicator KO is reset; Sign indicator KS is set if the sign of the result left in the lower accumulator is negative; and Unequal indicator KU is set if the result left in the lower accumulator is not equal to zero. ## LRB LOGICAL RIGHT 1.9 to 4.5 $\mu s$ Operation Statement : $(B)/2^{(NS)} \longrightarrow (B)$ 0's $\longrightarrow (B)_1$ Affected: (B), KO, KS, KU The Logical Right instruction shifts the contents of the lower accumulator to the right (toward the least significant bit). The number of shifts (0 through 15) is specified by the number-of-shifts field of the instruction. As the contents are shifted, zeros are loaded into the sign bit position (bit 1), and the bits shifted out of the least significant bit position (bit 16) are lost. Overflow indicator KO is reset; Sign indicator KS is reset; and Unequal indicator KU is set if the contents of the accumulator after the shift are not equal to zero. ## 3.4 INPUT/OUTPUT AND CONTROL INSTRUCTIONS Input/output and control instructions have the following basic single and double word formats: In both formats the operation code fields (OP and EOP) specify the type of operation (input, output, or control) to be performed. The address field can be interpreted in several ways, depending on the operation being performed. Its specific application for each instruction is explained in the description of each individual instruction. ## BBK BRANCH BACK 3.5 $\mu$ s Operation Statement: $$(R) - 1 \longrightarrow (R)$$ If $((R))_0 = 0$ $$((R)) \longrightarrow (X)$$ $$(R) - 1 \longrightarrow (R)$$ $$((R))_{0-8} \longrightarrow (KO, KS, KU, P)$$ $$(R) - 1 \longrightarrow (R)$$ $$((R)) \longrightarrow (N)$$ If $((R))_0 = 1$ $$((R)) \longrightarrow (N)$$ Affected: (R), (X), (P), KO, KS, KU The Branch Back instruction returns the program to the instruction immediately following the last executed Branch and Link or Branch and Put instruction. If the last executed instruction was Branch and Link, the Branch Back instruction fetches the return link address from the roll table in memory and returns program control to the instruction stored at the link address. If the last executed instruction was Branch and Put, the Branch Back instruction fetches program status information from the roll table and restores the contents of the index register, page register, and Overflow, Sign, and Unequal indicators to the conditions that existed at the time the Branch and Put instruction was executed. Then, the Branch Back instruction fetches the return link address from the roll table and returns program control to the instruction stored at the link address. Execution of the Branch Back instruction proceeds as follows: - a. The address in the roll-arrow register is decreased by one count. The new address is now that of the last entry stored in the roll table. - b. Bit 0 of the last entry in the roll table is examined for a 1 (entry was stored by a Branch and Link instruction) or a 0 (entry was stored by a Branch and Put instruction). - c. If bit 0 is a 1, the last entry in the roll table is loaded into the next-instruction-address register, and program execution resumes with the instruction stored at this address. - d. If bit 0 is a 0, the following occurs: - 1. The last entry in the roll table is loaded into the index register, and the address in the roll arrow register is decreased by one. - 2. Bits 0, 1, and 2 of the next lower entry in the roll table replace the contents of the Overflow, Sign, and Unequal indicators, respectively. Bits 3 through 8 are loaded into the page register. The address in the roll arrow register is then decreased by one. - 3. The next lower entry in the roll table is loaded into the next-instruction-address register, and program execution resumes with the instruction stored at this address. HLT HALT 1.0 $\mu s$ Operation Statement: Set computer to idle mode Affected: None The Halt instruction stops instruction execution and places the computer in idle mode. Further instructions cannot be executed until the START switch on the operator's panel is pressed, or until an interrupt (either external or internal) becomes active. ## LDP LOAD PAGE 2.1 μs Operation Statement: (Page field) ---- (P) Affected: (P) The Load Page instruction copies the contents of its page field into the page register. The states of indicators KO, KS, and KU are not affected by this instruction. ## PIP PARALLEL INPUT 2.8 μs Operation Statement: Input data ---- (B) Affected: (B), KO, KS, KU The Parallel Input instruction loads data from an input device or from the console data switches into the lower accumulator. Bits 9 through 16 of the effective address specify the input device from which data is loaded. When the effective address is X'01', data is loaded from the console data switches. Overflow indicator KO is reset; Sign indicator KS is set if the sign of the input data is negative; and Unequal indicator KU is set if the input data is not equal to zero. For more detailed information on input/output operations, refer to section IV. ## POP PARALLEL OUTPUT 2.8 μs Operation Statement: Transfer data to output device Affected: None The Parallel Output instruction transfers the contents of the lower accumulator to an output device, or displays the eight most significant bits of the accumulator on the programmable display indicators of the operator's console. Bits 9 through 16 of the effective address specify the output device to which data is transferred. When the effective address is X'00', bits 1 through 8 of the lower accumulator are displayed by the programmable display indicators on the operator's console. Indicators KO, KS, and KU are not affected by this instruction. For more detailed information on input/output operations, refer to section IV. SET SET 2.8 $\mu$ s Operation Statement: Transfer discrete control signal to I/O device Affected: None The Set instruction transmits a discrete control signal to the I/O device specified by bits 9 through 16 of the effective address. Indicators KO, KS, and KU are not affected by this instruction. For more detailed information on input/output operations, refer to section IV. SNS SENSE 2.8 $\mu$ s Operation Statement: Test external or internal conditions Affected: KO, KS, KU The Sense instruction tests the status of an external device or internal indicator and sets or resets Unequal indicator KU in response to the test. Bits 9 through 16 of the effective address specify the condition to be tested. If the condition is true, indicator KU is set; if the condition is false, KU remains reset. Both Overflow indicator KO and Sign indicator KS are reset. The following internal conditions can be tested by the Sense instruction: | Address | Indicator | |---------|----------------| | X'00' | Sense switch 8 | | X'01' | Sense switch 1 | | X'02' | Sense switch 2 | | X'03' | Sense switch 3 | | X'04' | Sense switch 4 | | X'05' | Sense switch 5 | | X'06' | Sense switch 6 | | X'07' | Sense switch 7 | | X'0A' | Memory parity | For more detailed information on $\ensuremath{\mathrm{I/O}}$ operations, refer to section $\ensuremath{\mathrm{IV}}.$ ## SECTION IV INPUT/OUTPUT OPERATIONS ## 4.1 GENERAL The basic input/output system of the computer is characterized by simplicity and flexibility. It permits discrete control and sensing of I/O devices by the Set and Sense instructions, and permits the transfer of single words to and from I/O devices by the Parallel Output and Parallel Input instructions. These four instructions — Set, Sense, Parallel Output, and Parallel Input — are the only ones required to perform any input or output operation, even with an expanded I/O system. The flexibility of the basic I/O system makes it possible to structure an I/O system to handle the most complex of system applications. Optional block-transfer channels and priority interrupts can be added to the basic system for efficient real-time handling of input/output operations and for single- and multiple-block transfers between the computer and high-speed I/O devices. ## 4.2 BASIC INPUT/OUTPUT OPERATIONS Figure 4-1 is a functional diagram of the basic input/ output system. Communication and data transfers between the computer and external I/O devices are carried out through the I/O bus to which the I/O devices are connected in party-line fashion. Each I/O device connected to the bus has a unique address to differentiate it from all other devices on the bus. This address is used by each of the input/output instructions to alert a specific device for operation. Since all devices are connected to the same address lines, only the device whose address matches that specified by the input/output instruction responds to the instruction. For control and sensing operations, such as resetting a device or testing that it is ready, discrete control and response signals are transferred between the device and the computer. Responses from an I/O device in answer to a request for status by a Sense instruction are always used to set or reset Unequal indicator KU in Figure 4-1. Basic Input/Output Functional Diagram the computer. This indicator can then be tested by the program to determine the status of the device. Single-word transfers between the computer and the I/O device are carried out through the lower accumulator: A Parallel Input instruction transfers a 16-bit word from the I/O device into the lower accumulator; a Parallel Output instruction transfers a 16-bit word from the lower accumulator to the I/O device. ## 4.3 I/O DEVICE ADDRESSING Each input/output instruction has an eight-bit I/O address field to specify the I/O device that is to perform the operation. Although the address field can accommodate 256 different addresses, not all of these are available for assignment to external devices. Some addresses are used for internal control operations that are also performed by the input/output instructions. Table 4-1 contains a list of standard preassigned addresses. All other addresses are assigned to fit each particular application. ## 4.4 DISCRETE CONTROL AND SENSING The Set and Sense instructions are used to transmit discrete control signals to an I/O device and to test the status of conditions within the device. These instructions are also used to control and test certain internal conditions of the computer. The Set instruction is used to transmit a discrete control signal to an I/O device to perform such operations as resetting operating conditions, starting a mechanical operation, rewinding tape, or stopping an operation. When the computer is equipped with the optional block-transfer channels, the Set instruction is used to start or stop a block-transfer operation. It is also used to enable and reset the optional priority interrupts. The Set instruction is used to enable and disable the internal 2-millisecond clock interrupt. When the instruction is executed with an effective address of X'02', the computer automatically performs an indirect Branch and Table 4-1. Standard I/O Addresses | T / /: | Ad | ldress | Function | |-------------|------------|---------|------------------------------------------------------| | Instruction | Hex | Decimal | | | | | | | | Set | 02 | 2 | Enable 2-millisecond interrupt | | | 03 | 3 | Disable 2-millisecond interrupt | | | E2 | 226 | Start block transfer, direct memory access channel 1 | | | E3 | 227 | Reset direct memory access channel 1 | | | E4 | 228 | Start block transfer, direct memory access channel 2 | | | E5 | 229 | Reset direct memory access channel 2 | | | <b>E</b> 6 | 230 | Start block transfer, direct memory access channel 3 | | | E7 | 231 | Reset direct memory access channel 3 | | | E8 | 232 | Start block transfer, direct memory access channel 4 | | | <b>E</b> 9 | 233 | Reset direct memory access channel 4 | | | EA | 234 | Enable priority interrupts | | | EB | 235 | Reset active priority interrupt | | Sense | 00 | 0 | Test sense switch 8 | | | 01 | 1 | Test sense switch 1 | | | | | | Table 4-1. Standard I/O Addresses (Cont.) | | Addı | ress | Function | |-----------------|------------|---------|---------------------------------------------------------------------------------------| | Instruction | Hex | Decimal | | | Sense (Cont.) | 02 | 2 | Test sense switch 2 | | | 03 | 3 | Test sense switch 3 | | | 04 | 4 | Test sense switch 4 | | | 05 | 5 | Test sense switch 5 | | | 06 | 6 | Test sense switch 6 | | | 07 | 7 | Test sense switch 7 | | | 0A | 10 | Test memory parity | | | E2 | 226 | Test chain ready or transfer complete, direct memory access channel 1 | | | E4 | 228 | Test chain ready or transfer complete, direct memory access channel 2 | | | E6 | 230 | Test chain ready or transfer complete, direct memory access channel 3 | | | E8 | 232 | Test chain ready or transfer complete, direct memory access channel 4 | | Parallel Input | 01 | 1 | Read console data switches into lower accumulator | | | E2 | 226 | Read word count register, direct memory access channel 1 | | | E4 | 228 | Read word count register, direct memory access channel 2 | | - | <b>E</b> 6 | 230 | Read word count register, direct memory access channel 3 | | | E8 | 232 | Read word count register, direct memory access channel 4 | | Parallel Output | 00 | 0 | Display most significant byte of lower accumulator on programmable display indicators | | | E2 | 226 | Transfer device controller address, direct memory access channel 1 | | | E4 | 228 | Transfer device controller address, direct memory access channel 2 | | | | | | Table 4-1. Standard I/O Addresses (Cont.) | _ | Ad | ddress | Function | |----------------------------|-----|---------|--------------------------------------------------------------------| | Instruction | Hex | Decimal | | | Parallel Output<br>(Cont.) | E6 | 230 | Transfer device controller address, direct memory access channel 3 | | | E8 | 232 | Transfer device controller address, direct memory access channel 4 | | | EA | 234 | Arm/disarm priority interrupt levels 2 through 16 | | | EC | 236 | Arm/disarm priority interrupt levels 17 through 32 | | | | | | Put instruction to the basic interrupt address X'000F' every 2 milliseconds. Program control is transferred to the address stored in location X'000F' at the time the interrupt occurs. The interrupt is generated every 2 milliseconds until a Set instruction with an effective address of X'03' is executed to disable the 2-millisecond clock. The Sense instruction is used to test the operational status of an I/O device. It is also used to test the status of the eight console sense switches. When the instruction is executed, Unequal indicator KU is set or reset to indicate the status of the condition specified by the instruction. The Branch Equal or Branch Unequal can then be used to cause the program to take appropriate action based on the test response. ## 4.5 SINGLE-WORD TRANSFER The Parallel Input and Parallel Output instructions are used to transfer single 16-bit words between the computer and I/O devices. Single-word transfers are always made to or from the lower accumulator. For a parallel output operation, the word that is to be transferred must be loaded into the accumulator before the Parallel Output instruction is executed. In addition to transferring data between the computer and external devices, the Parallel Input and Parallel Output instructions can be used to read the console data switches and to display information on the programmable display indicators. Executing a Parallel Input instruction with an effective address of X'01' causes the data set into the console data switches to be entered into the lower accumulator. A Parallel Output instruction with an effective address of X'00' causes the computer to display the most significant byte of the lower accumulator on the programmable display indicators of the console. Specific applications of the Parallel Input and Parallel Output instructions with the block-transfer and priority interrupt options are described in paragraphs 4.6 through 4.13. ## 4.6 BLOCK-TRANSFER CHANNELS The basic input/output system of the computer can be expanded by the addition of optional block-transfer channels which operate through the direct memory access feature. From one to four channels can be added as options, with each channel capable of controlling 16 highspeed I/O device controllers. Each channel can be set up by the program to transfer single blocks or multiple blocks of 16-bit words directly between memory and an $\ensuremath{\mathrm{I/O}}$ device. After setting up the channel, the program initiates the transfer, and from then on the channel controls the transfer operation without further program intervention. Each time the I/O device is ready to transmit or receive data, the channel interrupts the computer after the current memory cycle and uses the next memory cycle to tranfer one word of data. The channel keeps stealing memory cycles until the entire block of words has been transferred or until the program stops the transfer. More than one channel can be set up to operate at the same time, and, if this is done, the channels operate on a priority basis with channel 1 having the highest priority, and channel 4, the lowest. The characteristics of block transfer operation are: | Bits per transfer | 16 (one full word) | |---------------------------------------|----------------------------------------------------------------------------------| | Maximum words<br>per block | 16,384, each channel (chain-<br>ing feature permits multiple<br>block transfers) | | Transfer rate | 1.1 million words per second maximum | | Memory cycles<br>used per<br>transfer | 1 | #### 4.7 BLOCK-TRANSFER CONTROL WORDS Each direct memory access channel requires two control words for a block-transfer operation: one word specifying the starting address of the block to be transferred and one word specifying the number of words in the block. These words must be loaded by the program into memory locations expressly reserved for communication between the channels and the processor before a block-transfer is initiated. The memory locations reserved for use by each direct memory access channel are listed in table 4-2. Table 4-2. Block-Transfer Control Word Locations | Ad | ldress | Channel | Control Word | |-----|---------|---------|------------------------| | Hex | Decimal | No. | Control word | | 20 | 32 | 1 | Block starting address | | 21 | 33 | | Block word count | | 22 | 34 | 2 | Block starting address | | 23 | 35 | | Block word count | | 24 | 36 | 3 | Block starting address | | 25 | 37 | | Block word count | | 26 | 38 | 4 | Block starting address | | 27 | 39 | | Block word count | #### 4.8 SINGLE-BLOCK TRANSFER The sequence of operations for a single-block transfer through a direct memory access channel is as follows: - a. The program loads the block starting address and word count into the memory locations assigned to the channel being used. - b. The program loads the I/O device controller address into the lower accumulator, and then executes a Parallel Output instruction with an effective address of X'E2' (channel 1), X'E4' (channel 2), X'E6' (channel 3), or X'E8' (channel 4) to transfer the address to the appropriate channel. - c. The program executes a Set instruction with an effective address of X'E2' (channel 1), X'E4' (channel 2), X'E6' (channel 3), or X'E8' (channel 4) to initiate the transfer. - d. The direct memory access channel makes two memory accesses to fetch the control words and stores them in two control registers in the channel. - e. As soon as the I/O device is ready to transmit or receive data, the channel stops normal computer operation for one cycle and makes the transfer. After the transfer, the contents of the starting address register in the channel are increased by one, and the word count register is decreased by one in readiness for the next word transfer. When the device is again ready, another cycle of operation takes place. This sequence continues until the contents of the word count register equal zero, or until the program executes a Set instruction with the appropriate channel address (X'E3', X'E5', X'E7', or X'E9') to stop the transfer and reset the channel. After the transfer has been initiated, the program can test for transfer completion by executing a Sense instruction with the appropriate channel address (X'E2', X'E4', X'E6', or X'E8'). The program can also determine the number of words that have been transferred at any time by executing a Parallel Input instruction to transfer the contents of the channel word count register into the accumulator. ## 4.9 MULTIPLE-BLOCK TRANSFER (CHAINING) The sequence of operations for a multiple-block transfer is similar to that for a single-block transfer with the following exceptions: - a. When the program sets up the control words, it sets the chaining flag (bit 1 of the word count control word) to 1 before initiating the operation. - b. After initiating the transfer, the program executes a Sense instruction with the appropriate channel address to determine when the first block control words have been fetched by the channel. When the control words for the first block have been transferred to the channel, the program sets up two new control words, again setting the chaining flag if more blocks are to follow. When the program sets up the control words for the last block, it signals the channel that the next block is the last by setting the chaining flag to 0. From this point on the channel handles the transfer as though it were a single-block transfer. #### 4.10 PRIORITY INTERRUPTS The priority interrupt option provides the computer with the capability to respond quickly to a variety of external stimuli. It is especially useful for efficient program control of input/output operations in a real-time environment. The computer can have up to four groups of priority interrupt levels with each group containing eight interrupt levels for a maximum of 32 levels. Each interrupt level is assigned two locations in memory for storage of a double word Branch Unconditional instruction. When an interrupt level becomes active, program control is automatically transferred to the location assigned to that interrupt, and the Branch Unconditional instruction stored there then branches the program to the interrupt servicing routine. The priority interrupt levels are designated 1 through 32 with level 1 having the highest priority. This level is preassigned as the power-on interrupt; all other levels are unassigned and can be used for any purpose. The memory location assignments for the priority interrupt levels are listed in table 4-3. Table 4-3. Priority Interrupt Level Assignments | Ac | ldress | | | | | |------------------|--------------|-------|-------|----------|------------| | Decimal | Hexadecimal | Group | Level | Priority | Assignment | | 16,320<br>16,321 | 3FC0<br>3FC1 | 4 | 32 | 32 | Unassigned | | 16,322<br>16,323 | 3FC2<br>3FC3 | | 31 | 31 | Unassigned | | 16,324<br>16,325 | 3FC4<br>3FC5 | | 30 | 30 | Unassigned | | 16,326<br>16,327 | 3FC6<br>3FC7 | | 29 | 29 | Unassigned | | 16,328<br>16,329 | 3FC8<br>3FC9 | | 28 | 28 | Unassigned | | 16,330<br>16,331 | 3FCA<br>3FCB | | 27 | 27 | Unassigned | | 16,332<br>16,333 | 3FCC<br>3FCD | | 26 | 26 | Unassigned | | 16,334<br>16,335 | 3FCE<br>3FCF | | 25 | 25 | Unassigned | | 16,336<br>16,337 | 3FD0<br>3FD1 | 3 | 24 | 24 | Unassigned | | 16,338<br>16,339 | 3FD2<br>3FD3 | | 23 | 23 | Unassigned | | 16,340<br>16,341 | 3FD4<br>3FD5 | | 22 | 22 | Unassigned | | 16,342<br>16,343 | 3FD6<br>3FD7 | | 21 | 21 | Unassigned | | 16,344<br>16,345 | 3FD8<br>3FD9 | | 20 | 20 | Unassigned | | 16,346<br>16,347 | 3FDA<br>3FDB | | 19 | 19 | Unassigned | | 16,348<br>16,349 | 3FDC<br>3FDD | | 18 | 18 | Unassigned | Table 4-3. Priority Interrupt Level Assignments (Cont.) | Ado | dress | ~ | | D-4 | Assignment | |------------------|--------------|-------|-------|------------|-------------| | Decimal | Hexadecimal | Group | Level | Priority | Assignment | | | | | | | | | 16,350 | 3FDE | | 17 | 17 | Unassigned | | 16,351 | 3FDF | | | | | | 16,352 | 3FE0 | 2 | 16 | 16 | Unassigned | | 16,353 | 3FE1 | | | | | | | 0.770 | | 15 | <b>1</b> 5 | Unassigned | | 16,354<br>16,355 | 3FE2<br>3FE3 | | 13 | | onapsigned | | | | | | | ** | | 16,356 | 3FE4 | | 14 | 14 | Unassigned | | 16,357 | 3FE5 | | | | | | 16,358 | 3FE6 | | 13 | 13 | Unassigned | | 16,359 | 3FE7 | | | | | | 16,360 | 3FE8 | | 12 | 12 | Unassigned | | 16,361 | 3FE9 | | | <br> | | | 16,362 | 3FEA | | 11 | 11 | Unassigned | | 16,362 $16,363$ | 3FEB | | | | | | | | | | 10 | Unassigned | | 16,364 $16,365$ | 3FEC<br>3FED | | 10 | 10 | Unassigned | | 10,505 | 91 LD | | | | | | 16,366 | 3FEE | | 9 | 9 | Unassigned | | 16,367 | 3FEF | | | | | | | | | | 8 | Unassigned | | 16,368<br>16,369 | 3FE0<br>3FF1 | 1 | 8 | 0 | Onassigned | | 10,505 | 5771 | | | | | | 16,370 | 3FF2 | | 7 | 7 | Unassigned | | 16,371 | 3FF3 | | | | | | 16,372 | 3FF4 | | 6 | 6 | Unassigned | | 16,373 | 3FF5 | | | | | | 16,374 | 3FF6 | | 5 | 5 | Unassigned | | 16,375 | 3FF7 | | | | | | 10 000 | 3FF8 | | 4 | 4 | Unassigned | | 16,376<br>16,377 | 3FF9 | | | * | | | | | | | | Unaggiornad | | 16,378 | 3FFA<br>3FFB | | 3 | 3 | Unassigned | | 16,379 | 9116 | | | | | | 16,380 | 3FFC | | 2 | 2 | Unassigned | | 16,381 | 3FFD | | | | | | <b>1</b> 6,382 | 3FFE | | 1 | 1 | Power on | | 16,383 | 3FFF | | | | | | | | 1 | | | | # 4.11 INTERRUPT LEVEL STATES All priority interrupt levels have four operational states (except the power-on interrupt which is always armed and enabled): disarmed, armed, waiting, and active. The significance of each state is as follows: - a. <u>Disarmed</u>. When an interrupt level is disarmed, it cannot accept an interrupt signal from its assigned source. This is a completely inactive state. - b. Armed. When an interrupt level is armed, it can accept and remember an interrupt signal from its assigned source. On receiving the interrupt signal, the interrupt level advances to the waiting state. - c. Waiting. All interrupt levels that have been armed and have received an interrupt signal remain in the waiting state until the interrupts are enabled. At that time the highest priority waiting interrupt level becomes active. All other waiting interrupt levels remain in the waiting state. - d. Active. When the interrupts are enabled, the highest priority waiting interrupt level becomes active upon completion of the instruction currently being executed. The following sequence then occurs: - 1. The interrupt address of the interrupt level is automatically written into basic interrupt location $X'000\,F'$ . - 2. The computer executes an indirect Branch and Put instruction with a reference address of X'000F'. The Branch and Put instruction stores current program status and the link address in the roll table, fetches the interrupt level address from location X'000F', and then transfers program control to that address. - 3. The computer executes the double word Branch Unconditional instruction stored at the interrupt level address to enter the interrupt servicing routine. As soon as an interrupt becomes active, the computer automatically disables all interrupt levels. No interrupt level can advance to the active state until the program again enables the interrupts. If the interrupts are again enabled at the beginning of the current servicing routine and a higher priority interrupt level advances to the waiting state, the higher priority interrupt is allowed to interrupt the servicing routine of the lower priority interrupt. In no case, though, can a lower priority interrupt level interrupt the servicing routine of a higher priority interrupt. Once an interrupt level becomes active, it remains active until it is reset by the program (normally at the end of the servicing routine). If a lower priority interrupt level is waiting and enabled when the current interrupt level is reset, the lower priority interrupt level immediately advances to the active state. #### 4.12 INTERRUPT CONTROL The priority interrupts are controlled by the Parallel Output and Set instructions. Arming and disarming is controlled by the Parallel Output instruction; enabling and resetting are controlled by the Set instruction. The priority interrupt levels are individually armed or disarmed 16 levels at a time by executing a Parallel Output instruction with an effective address of X'EA' (levels 2 through 16) or X'EC' (levels 17 through 32). The control word in the accumulator at the time the instruction is executed specifies the state to which each level is set. Each bit position of the control word controls one interrupt level. The status of the bit in each position determines whether the level is armed or disarmed. If the bit is 0, the level is disarmed; if the bit is 1, the level is armed. The control words for both versions of the Parallel Output instruction are as follows: INTERRUPT CONTROL WORD LEVELS 1 THRU F | | | GF | ROL | JP 1 | | | | | | GF | POL | JP 2 | ! | _ | | |---|-----|----|-----|------|---|---|---|----|----|----|-----|------|----|----|----| | 2 | . 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | INTERRUPT CONTROL WORD LEVELS 10 THRU 1F | i | L | GROUP 3<br>17 18 19 20 21 22 23 | | | | | | | | GROUP 4 | | | | | | | |---|----|---------------------------------|----|----|----|----|----|----|----|---------|----|----|----|----|----|----| | | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | The priority interrupt levels are enabled by executing a Set instruction with an effective address of X'EA'. This instruction enables the interrupt levels as a whole, but only the highest priority waiting interrupt can advance to the active state, and then only if no higher priority interrupt is active. An active interrupt level is reset by executing a Set instruction with an effective address of X'EB'. This instruction resets the currently active interrupt level and permits the next highest priority waiting and enabled interrupt level to advance to the active state. #### 4.13 INTERRUPT SERVICING ROUTINE ENTRY AND EXIT When an interrupt level advances to the active state, the computer automatically stores the status of the program at the time of the interruption (via the Branch and Put instruction executed as a result of the interrupt). It also stores the next instruction address for return linkage from the servicing routine. This permits a Branch Back instruction at the end of the servicing routine to return the program to the point at which the interrupt occurred. Since the interrupt levels are automatically disabled as soon as an interrupt becomes active, the servicing routine must contain an interrupt enabling instruction (Set X'EA') at the beginning of the routine (if the routine itself is interruptible) or at the end of the routine before control is returned to the point of interruption. The normal exit instruction sequence is an interrupt reset instruction (Set X'EB') followed by a Branch Back instruction. The Set instruction resets the active interrupt level, and the Branch Back instruction transfers control back to the point at which the interrupt occurred. # SECTION V OPERATOR'S CONSOLE #### 5.1 GENERAL The operator's console contains controls and indicators for applying and removing power, for setting up initial operating conditions, and for displaying or changing the operating status of the computer. As shown in figure 5-1, the console consists of two separate panels. The upper panel contains most of the controls and indicators of interest to the operator or programmer. The lower panel is used mainly for maintenance and is protected by a hinged cover that opens downward for access to the controls. #### 5.2 CONTROLS AND INDICATORS #### 5.3 POWER SWITCH-INDICATOR The POWER switch controls the application of ac power to the computer. It is a push-on, push-off switch and indicator. The face of the switch is back-lighted when ac power is on. #### 5.4 RESET SWITCH The RESET switch places the computer in idle mode and sets up initial operating conditions. Pressing the switch causes the following to occur: - a. The computer enters the idle mode at the end of the current memory cycle. - b. The contents of data switches 1 through 16 are loaded into the memory address register. - c. The contents of the page register are set to X'01'. When the computer is in idle mode, all console controls and indicators are operative. The computer is taken out of idle mode when the START switch is pressed or when an internal or external interrupt becomes active. #### 5.5 FILL SWITCH The FILL switch activates a read-only diode memory containing a 19-instruction fill routine. Pressing the switch causes the computer to begin executing the fill routine at address X'8000', the starting address of the diode memory. The fill routine begins loading core memory from I/O address X'12' as described in paragraph 5.26. Loading continues until an entire program is loaded or until the RESET or SINGLE CYCLE switch is pressed. The FILL switch is operative only when the computer is in idle mode. #### 5.6 SINGLE CYCLE SWITCH-INDICATOR The SINGLE CYCLE switch is used to step the computer through a program one instruction at a time. It is a Figure 5-1. Operator's Console push-on, push-off switch with a back-lighted indicator. If the switch is pressed when the computer is in idle mode, the indicator lights, but nothing else occurs until the START switch is pressed or an external interrupt becomes active. Pressing the START switch then causes the computer to leave idle mode, execute one complete instruction, and return to idle mode again. Pressing the SINGLE CYCLE switch a second time inhibits single cycle operation and causes the indicator to go out. If the SINGLE CYCLE switch is pressed when the computer is in compute mode, the computer returns to idle mode after completely executing the instruction currently in progress, and single cycle operation can then be performed using the START switch. When single cycle operation is in effect, the 2-millisecond internal interrupt is inhibited. #### 5.7 START SWITCH The START switch controls instruction execution. Pressing the switch causes the computer to leave idle mode, enter compute mode, and begin executing instructions. If single cycle operation is not in effect when the switch is pressed, the computer continuously executes instructions until either a Halt instruction is executed, or the RESET or SINGLE CYCLE switch is pressed. If single cycle operation is in effect, the computer executes one complete instruction and then returns to idle mode. #### 5.8 SENSE SWITCHES (1 THROUGH 8) The eight sense switches are used for external control of a stored program. They are two-position toggle switches with the upper position representing a logical 1 (set) and the lower position representing a logical 0 (reset). The status of each switch can be tested and copied into Unequal indicator KU by a Sense instruction with the appropriate address. Either a Branch Equal or a Branch Unequal instruction can then be used to test the Unequal indicator. The hexadecimal addresses of the sense switches are: | Switch | Hexadecimal<br>Address | |--------|------------------------| | 1 | 01 | | 2 | 02 | | 3 | 03 | | 4 | 04 | | 5 | 05 | | 6 | 06 | | 7 | 07 | | 8 | 00 | #### 5.9 REGISTER SELECT SWITCH The register select switch is a 15-position thumbwheel switch that is used primarily to select certain internal registers, indicators, or memory locations for display by the register display indicators. It is also used with the function switch (REG TEST position) to enter data from the 16 data switches into a selected register. The information selected for display by this switch is meaningful only when the computer is in idle mode. The switch positions and the data selected for display by each position are summarized as follows: a .. 1 | Switch | | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Position | Data Displayed | | XY | States of minor timing flip-flops X1 through X7 and major timing flip-flops YA through YC. These indications are of interest to maintenance personnel. Figure 5-2 shows the display assignments when XY is selected | | PK | Contents of the page register (P1 through P6); states of Overflow indicator KO, Sign indicator KS, and Unequal indicator KU; and the states of carry flip-flop KK and temporary storage flip-flops KA, KB, and KC. Figure 5-2 shows the display assignments when PK is selected | | D | Contents of 16-bit D-register | | L | Contents of 14-bit memory address register | | I | Contents of 16-bit instruction register | | R | Contents of roll-arrow register (memory location X'0007') | | X | Contents of 16-bit index register | | В | Contents of 16-bit lower accumulator | | N | Contents of 16-bit next-instruction-<br>address register | | A1<br>through<br>A6 | Contents of memory locations X'0001' through X'0006' | | | | ## 5.10 C (COMPUTE) INDICATOR The C (compute) indicator, located immediately to the right of the register select switch, displays the operating mode of the computer. It is lit whenever the computer is operating in compute mode. #### 5.11 P (MEMORY PARITY) INDICATOR The P (memory parity) indicator, located directly below the C indicator, lights to indicate that a memory parity error has been detected. Figure 5-2. Register Display Indicator Assignments for PK and XY #### 5.12 REGISTER DISPLAY The 17 register display indicators display the contents of the register, indicators, or memory location selected by the register select switch (paragraph 5.9). The indicators are arranged in four columns of four indicators each (labeled 8-4-2-1) plus a single indicator (labeled S). Each column represents four binary digits or one hexadecimal digit. The information displayed by the indicators is valid only when the computer is operating in idle mode. #### 5.13 PROGRAMMABLE DISPLAY The eight programmable display indicators can be programmed to display the eight most significant bits (B1 through B8) of the lower accumulator. The indicators are arranged in two columns of four indicators each (labeled 1-2-3-4 and 5-6-7-8). The display is turned on by executing a Parallel Output instruction with an I/O address of X'00'. After the instruction is executed, each indicator is lit if there is a 1-bit in the corresponding bit position of the accumulator. The information displayed by these indicators is not saved during a shutdown sequence; therefore, when power returns to normal, the display must be reprogrammed to again display the information. #### 5.14 FUNCTION SWITCH The function switch, located on the left-hand side of the lower panel, is used mainly for maintenance and program debugging. It is a three-position rotary switch with positions labeled SING INST (single instruction), COMPUTE, AND REG TEST (register test). The switch must set to COMPUTE for normal computer operation. When the switch is set to SING INST and the START switch is pressed, the computer executes the instruction specified by the positions of data switches 1 through 16 and then returns to idle mode. When the switch is set to REG TEST, the data configuration specified by the positions of data switches 1 through 16 is loaded into the register specified by the setting of the register select switch, and is displayed by the register display indicators. #### 5.15 CONT (CONTINUOUS) SWITCH The CONT switch is a two-position toggle switch that is used mainly for maintenance and troubleshooting. When the switch is set to the upper (continuous) position, the computer starts executing instructions with the instruction at the address specified by the positions of data switches 1 through 16. One millisecond later the computer halts. After a 1-millisecond halt the computer returns to the address specified by the data switches and again starts computation. This cycle continues until the switch is set to the lower position. #### 5.16 PROTECT MEM SWITCH The PROTECT MEM (protect memory) is a two-position toggle switch that is used with the BLOCK switches to prevent writing into protected areas of memory. When the switch is set to the upper (protect) position, writing into the area of memory specified by the setting of the BLOCK switches is prevented. When the switch is set to the lower position (unprotected), writing into any area of memory is permitted. #### 5.17 BLOCK SWITCHES (1 THROUGH 3) The three BLOCK switches select the area of memory that is protected when the PROTECT MEM switch is set to the upper position. These are two-position toggle switches with the upper position representing a logical 1 (set) and the lower position representing a logical 0 (reset). The areas of memory protected by the switches are as follows: | Switch<br>Settings | Protected Memory Area (Hex) | |--------------------|-----------------------------| | 000 | Entire memory | | 001 | 0800 to highest address | | 010 | 1000 to highest address | | 011 | 1800 to highest address | | 100 | 2000 to highest address | | 101 | 2800 to highest address | | 110 | 3000 to highest address | | 111 | 3800 to highest address | #### 5.18 INHIBIT INTRP SWITCH The INHIBIT INTRP (inhibit interrupt) switch is a two-position toggle switch that controls whether or not an interrupt can occur. When the switch is set to INHIBIT, no interrupts are allowed. When it is set to INTRP, interrupts are allowed to occur provided that the interrupt level is armed and enabled. #### 5.19 PARITY HLT SWITCH The PARITY HLT (parity halt) switch is a two-position toggle switch that controls whether or not the computer halts when a memory parity error is detected. A parity check is made each time a word is read from memory. If the switch is set to HLT and a parity error occurs, the P indicator lights to indicate the error, but the computer continues executing instructions. If the switch is set to PARITY and a parity error occurs, the P indicator lights and the computer halts after executing the current instruction. The RESET and START switches must then be pressed to restart the program. #### 5.20 B-E TEST SWITCH The B-E TEST switch is a two-position toggle switch that is used to test the power shutdown and restart feature of the computer. When the switch is set to B-E, the computer continuously cycles through a power shutdown and restart sequence. The sequence consists of a 1-millisecond operation period followed by a 7-millisecond shutdown period. This cycle continues as long as the switch is set to B-E. #### 5.21 DATA SWITCHES (0 THROUGH 16) The 16 data switches are used to manually enter data or instructions into the computer. These are two-position toggle switches with the upper position representing a logical or binary 1 and the lower position representing a logical or binary 0. Information is entered into the computer from the data switches in any of the following ways: - a. Pressing the RESET switch loads the address specified by the settings of the switches into the memory address register. - b. Executing a Parallel Input instruction with an I/O address of X'01' loads data from the switches into the lower accumulator. - c. Setting the function switch to SING INST and pressing the START switch causes the computer to execute the instruction set into the switches and then return to idle mode. - d. Setting the function switch to REG TEST loads data from the switches into the register specified by the setting of the register select switch. #### 5.22 TEST JACKS Twenty-one test jacks, located on the lower panel, are available for monitoring significant computer timing and control signals. The voltage levels appearing at these test jacks represent inverted logic levels: that is, 0V represents a true logic level and +5V represents a false logic level. #### 5.23 OPERATING PROCEDURES ### 5.24 APPLYING POWER AND INITIALIZING To apply power to the computer and set up initial operating conditions, use the following procedure: - 1. Verify that computer power cable is connected to 115V, 60 Hz electrical service. - 2. Lower the cover of the bottom panel for access to the switches. - 3. Set the function switch to COMPUTE. - 4. Set the CONT and B-E TEST switches to the lower position. - 5. If an area of memory is to be protected, set the PROTECT MEM and BLOCK switches as required (paragraphs 5.16 and 5.17); otherwise, set them to the lower position. - 6. Set the INHIBIT INTRP and PARITY HLT switches for the desired operation (paragraphs 5.18 and 5.19). - 7. Set data switches 12, 13, and 16 to the upper position; set all other data switches to the lower position. (NOTE: If a program is already stored in the computer, set the data switches to the starting address of the program.) - 8. Press the POWER switch. The POWER indicator should light to indicate that ac power has been applied. - 9. Press the RESET switch. The address set into the data switches is loaded into the memory address register, and the page register is set to X'01'. With the completion of step 9 the computer is in idle mode, ready for operation. If a program is stored in memory, it can be executed by pressing the START switch. If there is no program in memory, one can be loaded using the procedure given in paragraph 5.26. #### 5.25 REMOVING POWER To remove power from the computer, press the POWER switch. The POWER indicator should go out to indicate that ac power is off. #### 5.26 LOADING A PROGRAM Loading a new program into the computer is initiated by a 19-instruction fill routine permanently stored in a read-only diode memory inside the computer. When the fill routine is executed, it loads a string of instructions, one byte at a time, from the input device into low order memory (locations X'0028' through X'004F'). The storage location of the first word in the string is selected so that the last word loaded by the fill routine is always stored in location X'004F'. Since locations below X'0028' are reserved for special uses, the maximum number of words that can be loaded by the fill routine is 41 (82 bytes). The instruction string read into the computer by the fill routine is normally a bootstrap loader that is used to load the rest of the program into memory. The input device from which the program is loaded must have X'12' as its I/O address. This address is fixed in the fill routine and cannot be changed. The string of instructions loaded by the fill routine must be headed by one byte containing the one's complement of the number of words to be loaded. This byte is used by the fill routine to determine the storage location of the first word. Normally, the last word stored (location X'004F') is a checksum used to verify correct program loading. When the last word has been loaded by the fill routine, program control is transferred to location X'004E'. This location normally contains a branch instruction to transfer control to the starting address of the bootstrap loader. A flow diagram of the fill routine is shown in figure 5-3. The procedure for loading a new program into the computer is as follows: - 1. Set up initial operating conditions as specified in paragraph 5.24, steps 1 through 9. - 2. Press the FILL switch to execute the fill routine. The program is now loaded into memory. - 3. To execute the program just loaded, press the RESET switch and then the START switch. $\,$ # 5.27 CHANGING REGISTER CONTENTS To change the contents of any of the selectable registers, use the following procedure: - 1. Place the computer in idle mode by pressing the SINGLE CYCLE switch. - 2. Set the register select switch to indicate the register whose contents are to be changed. The register display indicators display the current contents of the register. - 3. Set the data that is to be entered into the register into data switches 1 through 16. - 4. Set the function switch to REG TEST. The information set into the data switches is loaded into the selected register and is displayed by the register display indicators. - 5. To restart the program, set the function switch to COMPUTE, press the SINGLE CYCLE switch, and then press the START switch. ## 5.28 DISPLAYING REGISTER CONTENTS To display the contents of any of the selectable registers, use the following procedure: - 1. Place the computer in idle mode by pressing the SINGLE CYCLE switch. - 2. Set the register select switch to indicate the register whose contents are to be displayed. The register display indicators now display the contents of the selected register. - 3. To restart the program, press the SINGLE CYCLE switch, and then press the START switch. Figure 5-3. Fill Routine, Flow Diagram ## 5.29 CHANGING MEMORY CONTENTS To change the contents of a location in memory, use the following procedure: - 1. Place the computer in idle mode by pressing the SINGLE CYCLE switch. - 2. Set the register select switch to X. - 3. Set the memory address into data switches 1 through 16. - 4. Set the function switch to REG TEST and then back to COMPUTE. The memory address is now loaded into the index register. - 5. Set the register select switch to B. - 6. Set the data to be stored in memory into data switches 1 through 16. - 7. Set the function switch to REG TEST and then back to COMPUTE. The data is now loaded into the B-register. - 8. Set X'7800' (Store instruction) into data switches 1 through 16. Verify that the PROTECT MEM switch is off before proceeding with the next step. - 9. Set the function switch to SING INST and then press the START switch. The computer now executes the Store instruction to write the data into the selected memory location. 10. To restart the program, reset the function switch to COMPUTE, press the SINGLE CYCLE switch, and then press the RESET switch. # 5.30 DISPLAYING MEMORY CONTENTS To display the contents of a location in memory, use the following procedure: - 1. Place the computer in idle mode by pressing the SINGLE CYCLE switch. - 2. Set the register select switch to X. - 3. Set the memory address into data switches 1 through 16. - 4. Set the function switch to REG TEST and then back to COMPUTE. The memory address is now loaded into the index register. - 5. Set X'3800' (Load instruction) into data switches 1 through 16. - 6. Set the function switch to SING INST and then press the START switch. The contents of the selected memory location are now loaded into the accumulator. - 7. Set the register select switch to B to display the contents of the memory location. - 8. To restart the program, reset the function switch to COMPUTE, press the SINGLE CYCLE switch, and then press the START switch. # APPENDIX A CONVERSION TABLES This appendix contains the following reference tables: | $\underline{\text{Title}}$ | Page | |-----------------------------------------|------| | Hexadecimal Arithmetic | A-2 | | Addition Table | A-2 | | Multiplication Table | A-2 | | Powers of 16 <sub>10</sub> | A-3 | | Powers of 10 <sub>16</sub> | A-3 | | Hexadecimal-Decimal Integer Conversion | A-4 | | Hexadecimal-Decimal Fraction Conversion | A-10 | | Powers of Two | A-14 | | Mathematical Constants | A-14 | # **HEXADECIMAL ARITHMETIC** # ADDITION TABLE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | E | F | |---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | 1 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | ОВ | 0C | 0D | OE | 0F | 10 | | 2 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | ОВ | oc | 0D | 0E | 0F | 10 | 11 | | 3 | 04 | 05 | 06 | 07 | 08 | 09 | 0А | ОВ | 0C | 0D | OE | 0F | 10 | 11 | 12 | | 4 | 05 | 06 | 07 | 08 | 09 | 0A | ОВ | 0C | 0D | 0E | 0F | 10 | 11 | 12 | 13 | | 5 | 06 | 07 | 80 | 09 | 0A | OB | 0C | 0D | 0E | 0F | 10 | 11 | 12 | 13 | 14 | | 6 | 07 | 08 | 09 | 0A | ОВ | 0C | 0D | 0E | 0F | 10 | 11 | 12 | 13 | 14 | 15 | | 7 | 08 | 09 | 0А | ОВ | 0C | 0D | 0E | OF | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | 8 | 09 | 0A | OB | 0C | 0D | 0E | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | | 9 | 0A | ОВ | 0C | 0D | 0E | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | | A | ОВ | 0C | 0D | 0E | OF | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | | В | 0C | 0D | 0E | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | | С | 0D | OE | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | | D | 0E | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 18 | 1C | | E | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | 1C | 10 | | F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | 1C | 1D | 1E | # MULTIPLICATION TABLE | $\overline{}$ | | | ~ | | | | | | | | | | | | |---------------|----|----|----|----|----|----|------------|----|------------|----|----|----|----|----| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | E | F | | 2 | 04 | 06 | 08 | 0A | 0C | 0E | 10 | 12 | 14 | 16 | 18 | 1A | 1C | 1E | | 3 | 06 | 09 | 0C | OF | 12 | 15 | 18 | 1B | 1E | 21 | 24 | 27 | 2A | 2D | | 4 | 08 | 0C | 10 | 14 | 18 | 1C | 20 | 24 | 28 | 2C | 30 | 34 | 38 | 3C | | 5 | 0A | 0F | 14 | 19 | 1E | 23 | 28 | 2D | 32 | 37 | 3C | 41 | 46 | 4B | | 6 | 0C | 12 | 18 | 1E | 24 | 2A | 30 | 36 | 3C | 42 | 48 | 4E | 54 | 5A | | 7 | 0E | 15 | 1C | 23 | 2A | 31 | 38 | 3F | 46 | 4D | 54 | 5B | 62 | 69 | | 8 | 10 | 18 | 20 | 28 | 30 | 38 | 40 | 48 | 50 | 58 | 60 | 68 | 70 | 78 | | 9 | 12 | 1B | 24 | 2D | 36 | 3F | 48 | 51 | 5A | 63 | 6C | 75 | 7E | 87 | | А | 14 | 1E | 28 | 32 | 3C | 46 | 50 | 5A | 64 | 6E | 78 | 82 | 8C | 96 | | В | 16 | 21 | 2C | 37 | 42 | 4D | 58 | 63 | 6E | 79 | 84 | 8F | 9A | A5 | | С | 18 | 24 | 30 | 3C | 48 | 54 | 60 | 6C | <i>7</i> 8 | 84 | 90 | 9C | A8 | B4 | | D | 1A | 27 | 34 | 41 | 4E | 5B | 68 | 75 | 82 | 8F | 9C | Α9 | В6 | C3 | | Е | 1C | 2A | 38 | 46 | 54 | 62 | <i>7</i> 0 | 7E | 8C | 9A | A8 | В6 | C4 | D2 | | F | 1E | 2B | 3C | 4B | 5A | 69 | 78 | 87 | 96 | A5 | В4 | C3 | D2 | ΕΊ | # Table of powers of sixteen $_{10}$ | | | | | | | 16 <sup>n</sup> | n | | | 16 <sup>-n</sup> | | | | |---|-----|-----|-----|-----|-----|-----------------|----|---------|-------|------------------|-------|---|-------------------| | | | | | | | 1 | 0 | 0.10000 | 00000 | 00000 | 00000 | x | 10 | | | | | | | | 16 | 1 | 0.62500 | 00000 | 00000 | 00000 | × | 10-1 | | | | | | | | 256 | 2 | 0.39062 | 50000 | 00000 | 00000 | x | 10 <sup>-2</sup> | | | | | | | 4 | 096 | 3 | 0.24414 | 06250 | 00000 | 00000 | x | 10 <sup>-3</sup> | | | | | | | 65 | 536 | 4 | 0.15258 | 78906 | 25000 | 00000 | х | 10-4 | | | | | | 1 | 048 | 576 | 5 | 0.95367 | 43164 | 06250 | 00000 | x | 10 <sup>-6</sup> | | | | | | 16 | 777 | 216 | 6 | 0.59604 | 64477 | 53906 | 25000 | x | 10 <sup>-7</sup> | | | | | | 268 | 435 | 456 | 7 | 0.37252 | 90298 | 46191 | 40625 | × | 10 <sup>-8</sup> | | | | | 4 | 294 | 967 | 296 | 8 | 0.23283 | 06436 | 53869 | 62891 | × | 10 <sup>-9</sup> | | | | | 68 | 719 | 476 | 736 | 9 | 0.14551 | 91522 | 83668 | 51807 | × | 10-10 | | | | 1 | 099 | 511 | 627 | 776 | 10 | 0.90949 | 47017 | 72928 | 23792 | × | 10-12 | | | | 17 | 592 | 186 | 044 | 416 | 11 | 0.56843 | 41886 | 08080 | 14870 | × | 10-13 | | | | 281 | 474 | 976 | 710 | 656 | 12 | 0.35527 | 13678 | 80050 | 09294 | X | 10-14 | | | 4 | 503 | 599 | 627 | 370 | 496 | 13 | 0.22204 | 46049 | 25031 | 30808 | × | 10 <sup>-15</sup> | | | 72 | 057 | 594 | 037 | 927 | 936 | 14 | 0.13877 | 78780 | 78144 | 56755 | X | 10-16 | | 1 | 152 | 921 | 504 | 606 | 846 | 976 | 15 | 0.86736 | 17379 | 88403 | 54721 | x | 10-18 | # Table of powers of $^{10}16$ | | | | 10 <sup>n</sup> | n | | 10 | n | | | | |------|------------|--------------|-----------------|----|----------|---------|---------|--------|---|-------------------| | | | | 1 | 0 | 1.0000 | 0000 | 0000 | 0000 | | | | | | | А | 1 | 0.1999 | 9999 | 9999 | 999A | | | | | | | 64 | 2 | 0.28F5 | C28F | 5 C 2 8 | F 5 C3 | × | 16-1 | | | | | 3 E 8 | 3 | 0.4189 | 374B | C6 A7 | EF9E | × | 16 <sup>-2</sup> | | | | | 2710 | 4 | 0.68DB | 8BAC | 710C | B296 | × | 16 <sup>-3</sup> | | | | 1 | 86A0 | 5 | 0.A7C5 | AC47 | 1B47 | 8423 | × | 16-4 | | | | F | 4240 | 6 | 0.10C6 | F7A0 | B5ED | 8 D3 7 | × | 16-4 | | | | 98 | 9680 | 7 | 0.1 AD7 | F29A | BCAF | 4858 | × | 16 <sup>-5</sup> | | | | 5 <b>F</b> 5 | E 100 | 8 | 0.2 AF 3 | 1 DC4 | 6118 | 73BF | × | 16 <sup>-6</sup> | | | | 3 B 9 A | CA00 | 9 | 0.4488 | 2 F A0 | 9 B 5 A | 52CC | × | 16-7 | | | 2 | 540B | E 400 | 10 | 0.6 DF 3 | 7F67 | 5 E F 6 | E ADF | × | 16 <sup>-8</sup> | | | 1 <i>7</i> | 4876 | E 800 | 11 | 0.AFEB | FFOB | CB 2 4 | AAF F | × | 16-9 | | | E 8 | D4A5 | 1000 | 12 | 0.1197 | 9981 | 2 DE A | 1119 | × | 16-9 | | | 918 | 4E72 | A000 | 13 | 0.1C25 | C268 | 4976 | 81C2 | × | 16-10 | | | 5 AF 3 | 107A | 4000 | 14 | 0.2 D09 | 370D | 4257 | 3604 | × | 16-11 | | 3 | 8 D7 E | A4C6 | 8000 | 15 | 0.480E | B E 7 B | 9 D5 8 | 566D | × | 16-12 | | 23 | 8652 | 6FC1 | 0000 | 16 | 0.734A | CA5 F | 6226 | FOAE | × | 16 <sup>-13</sup> | | 163 | 4578 | 5 D8 A | 0000 | 17 | 0.B877 | AA32 | 36A4 | B 449 | × | 16 <sup>-14</sup> | | DE 0 | B6B3 | A764 | 0000 | 18 | 0.1272 | 5 DD 1 | D243 | AB A 1 | × | 16-14 | | AC7 | 2304 | 89E8 | 0000 | 19 | 0.1 D83 | C94F | B 6 D2 | AC35 | × | 16-15 | # **HEXADECIMAL-DECIMAL INTEGER CONVERSION** The table below provides for direct conversions between hexadecimal integers in the range 0-FFF and decimal integers in the range 0-4095. For conversion of larger integers, the table values may be added to the following figures: | <u>Hexadecimal</u> | Decimal | Hexadecimal | Decimal | |--------------------|---------|-------------|--------------------| | 01 000 | 4 096 | 20 000 | 131 072 | | 02 000 | 8 192 | 30 000 | 196 608 | | 03 000 | 12 288 | 40 000 | 262 144 | | 04 000 | 16 384 | 50 000 | 327 680 | | 05 000 | 20 480 | 60 000 | 393 216 | | 06 000 | 24 576 | 70 000 | 458 752 | | 07 000 | 28 672 | 80 000 | 524 288 | | 08 000 | 32 768 | 90 000 | 589 824 | | 09 000 | 36 864 | A0 000 | 655 360 | | 0A 000 | 40 960 | BO 000 | 720 896 | | OB 000 | 45 056 | C0 000 | 786 432 | | OC 000 | 49 152 | D0 000 | 851 968 | | 0D 000 | 53 248 | EO 000 | 917 504 | | 0E 000 | 57 344 | FO 000 | 983 040 | | 0F 000 | 61 440 | 100 000 | 1 048 576 | | 10 000 | 65 536 | 200 000 | 2 097 152 | | 11 000 | 69 632 | 300 000 | 3 145 728 | | 12 000 | 73 728 | 400 000 | 4 194 304 | | 13 000 | 77 824 | 500 000 | 5 242 880 | | 14 000 | 81 920 | 600 000 | 6 291 456 | | 15 000 | 86 016 | 700 000 | 7 340 032 | | 16 000 | 90 112 | 800 000 | 8 388 608 | | 17 000 | 94 208 | 900 000 | 9 437 184 | | 18 000 | 98 304 | A00 000 | 10 485 760 | | 19 000 | 102 400 | B00 000 | 11 534 336 | | 1A 000 | 106 496 | C00 000 | 12 582 912 | | 1B 000 | 110 592 | D00 000 | 13 631 488 | | 1C 000 | 114 688 | E00 000 | 14 680 064 | | 1D 000 | 118 784 | F00 000 | 15 728 640 | | 1E 000 | 122 880 | 1 000 000 | 16 <i>77</i> 7 216 | | 1F 000 | 126 976 | 2 000 000 | 33 554 432 | Hexadecimal fractions may be converted to decimal fractions as follows: Express the hexadecimal fraction as an integer times 16<sup>-n</sup>, where n is the number of significant hexadecimal places to the right of the hexadecimal point. 0. $$CA9BF3_{16} = CA9 BF3_{16} \times 16^{-6}$$ 2. Find the decimal equivalent of the hexadecimal integer 3. Multiply the decimal equivalent by 16<sup>-n</sup> Decimal fractions may be converted to hexadecimal fractions by successively multiplying the decimal fraction by $16_{10}$ . After each multiplication, the integer portion is removed to form a hexadecimal fraction by building to the right of the hexadecimal point. However, since decimal arithmetic is used in this conversion, the integer portion of each product must be converted to hexadecimal numbers. Example: Convert 0.895<sub>10</sub> to its hexadecimal equivalent | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | |-----|------|--------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | 000 | 0000 | 0001 | 0002 | 0003 | 0004 | 0005 | 0006 | 0007 | 0008 | 0009 | 0010 | 0011 | 0012 | 0013 | 0014 | 0015 | | 010 | 0016 | 001 <i>7</i> | 0018 | 0019 | 0020 | 0021 | 0022 | 0023 | 0024 | 0025 | 0026 | 0027 | 0028 | 0029 | 0030 | 0031 | | 020 | 0032 | 0033 | 0034 | 0035 | 0036 | 0037 | 0038 | 0039 | 0040 | 0041 | 0042 | 0043 | 0044 | 0045 | 0046 | 0047 | | 030 | 0048 | 0049 | 0050 | 0051 | 0052 | 0053 | 0054 | 0055 | 0056 | 0057 | 0058 | 0059 | 0060 | 0061 | 0062 | 0063 | | 040 | 0064 | 0065 | 0066 | 0067 | 8600 | 0069 | 0070 | 0071 | 0072 | 0073 | 0074 | 0075 | 0076 | 0077 | 0078 | 0079 | | 050 | 0080 | 0081 | 0082 | 0083 | 0084 | 0085 | 0086 | 0087 | 8800 | 0089 | 0090 | 0091 | 0092 | 0093 | 0094 | 0095 | | 060 | 0096 | 0097 | 0098 | 0099 | 0100 | 0101 | 0102 | 0103 | 0104 | 0105 | 0106 | 0107 | 0108 | 0109 | 0110 | 0111 | | 070 | 0112 | 0113 | 0114 | 0115 | 0116 | 0117 | 0118 | 0119 | 0120 | 0121 | 0122 | 0123 | 0124 | 0125 | 0126 | 0127 | | 080 | 0128 | 0129 | 0130 | 0131 | 0132 | 0133 | 0134 | 0135 | 0136 | 0137 | 0138 | 0139 | 0140 | 0141 | 0142 | 0143 | | 090 | 0144 | 0145 | 0146 | 0147 | 0148 | 0149 | 0150 | 0151 | 0152 | 0153 | 0154 | 0155 | 0156 | 0157 | 0158 | 0159 | | 0A0 | 0160 | 0161 | 0162 | 0163 | 0164 | 0165 | 0166 | 0167 | 0168 | 0169 | 0170 | 0171 | 0172 | 0173 | 0174 | 0175 | | ОВО | 0176 | 0177 | 0178 | 0179 | 0180 | 0181 | 0182 | 0183 | 0184 | 0185 | 0186 | 0187 | 0188 | 0189 | 0190 | 0191 | | 0C0 | 0192 | 0193 | 0194 | 0195 | 0196 | 0197 | 0198 | 0199 | 0200 | 0201 | 0202 | 0203 | 0204 | 0205 | 0206 | 0207 | | 0D0 | 0208 | 0209 | 0210 | 0211 | 0212 | 0213 | 0214 | 0215 | 0216 | 0217 | 0218 | 0219 | 0220 | 0221 | 0222 | 0223 | | OE0 | 0224 | 0225 | 0226 | 0227 | 0228 | 0229 | 0230 | 0231 | 0232 | 0233 | 0234 | 0235 | 0236 | 0237 | 0238 | 0239 | | 0F0 | 0240 | 0241 | 0242 | 0243 | 0244 | 0245 | 0246 | 0247 | 0248 | 0249 | 0250 | 0251 | 0252 | 0253 | 0254 | 0255 | | 100 | 1 | | | | | | | | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|------|------|------|------|-------|------|------|------|------|------|------|------|-------|------|------| | 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | C | D | E | F | | 100 | 100 | 0256 | 0257 | 0258 | 0259 | 0260 | 0261 | 0262 | 0263 | 0264 | 0265 | 0266 | 0267 | 0268 | 0269 | 0270 | 0271 | | 1/20 | 1 | ł | | | | | 0277 | 0278 | 0279 | 0280 | 0281 | 0282 | 0283 | 0284 | 0285 | 0286 | 0287 | | 130 | | | | | | | | | | | | 0298 | 0299 | 0300 | 0301 | 0302 | 0303 | | 140 | | | | | | | | | | 0312 | 0313 | 0314 | 0315 | 0316 | 0317 | 0318 | 0319 | | 150 | | | | | | | | | | | | | | | | | | | 100 | 1 | | | | | | | | | | | | | | | | | | 170 | 150 | | | | | | | | | | | | | | | | | | 180 | 1 | | | | | | | | | | | | | | | | | | 100 | 170 | 0368 | 0369 | 0370 | 0371 | 0372 | 03/3 | 03/4 | 03/5 | 03/6 | 03// | 03/8 | 03/9 | 0380 | 0381 | 0382 | 0383 | | 100 | 190 | 0384 | 0385 | 0386 | 0387 | 0388 | 0389 | 0390 | 0391 | 0392 | 0393 | 0394 | 0395 | 0396 | 0397 | 0398 | 0399 | | 100 | | | | | | | | | | | | | | | | | | | 180 | 1 | - | | | | | | | | | | | | 0428 | 0429 | 0430 | 0431 | | CC | 1 1 | | - | | | | | | 0439 | 0440 | 0441 | 0442 | 0443 | 0444 | 0445 | 0446 | 0447 | | DO | | | | | | | | | | | | | | | | | | | 180 | 1C0 | 0448 | 0449 | 0450 | | 0452 | | | | | | | | | | | | | FFO | | i | | | | | | | | | | | | | | | | | 200 | 1 | l | | | | | | | | | | | | | | | | | 10 | 1F0 | 0496 | 0497 | 0498 | 0499 | 0500 | 0501 | 0502 | 0503 | 0504 | 0505 | 0506 | 050/ | 0508 | 0509 | 0510 | 0511 | | 10 | 200 | 0512 | 0513 | 0514 | 0515 | 0516 | 0517 | 0518 | 0519 | 0520 | 0521 | 0522 | 0523 | 0524 | 0525 | 0526 | 0527 | | 200 | | | | | | | | | | | | | | | | 0542 | 0543 | | 230 | 1 | | | | | 0548 | 0549 | 0550 | 0551 | 0552 | 0553 | 0554 | 0555 | 0556 | 0557 | 0558 | 0559 | | 250 0592 0593 0594 0595 0596 0597 0598 0599 0600 0601 0602 0603 0604 0605 0606 0607 260 0608 0609 0610 0611 0612 0613 0614 0615 0616 0617 0618 0619 0620 0621 0622 0623 270 0624 0625 0626 0627 0628 0629 0630 0631 0632 0633 0634 0635 0636 0637 0638 0639 0839 0839 0839 0839 0839 0839 0839 08 | | 1 | | | | 0564 | | 0566 | 0567 | 0568 | 0569 | 0570 | 0571 | 0572 | 0573 | 0574 | 0575 | | 250 0592 0593 0594 0595 0596 0597 0598 0599 0600 0601 0602 0603 0604 0605 0606 0607 260 0608 0609 0610 0611 0612 0613 0614 0615 0616 0617 0618 0619 0620 0621 0622 0623 270 0624 0625 0626 0627 0628 0629 0630 0631 0632 0633 0634 0635 0636 0637 0638 0639 0839 0839 0839 0839 0839 0839 0839 08 | | | | | | | | 0 | 0505 | 0501 | 0505 | 0501 | 0507 | 0500 | 05.00 | 0500 | 0501 | | 260 | | l | | | | | | | | | | | | | | | | | 270 0624 0625 0626 0627 0628 0629 0630 0631 0632 0633 0634 0635 0636 0637 0638 0639 280 0640 0641 0642 0643 0644 0645 0646 0647 0648 0649 0650 0651 0652 0653 0654 0655 290 0656 0657 0658 0659 0660 0661 0662 0663 0664 0665 0666 0667 0668 0669 0670 0671 200 0688 0689 0690 0691 0692 0693 0694 0695 0696 0697 0698 0699 0700 0701 0701 0711 0712 0713 0714 0715 0716 0717 0718 0719 0711 0712 0713 0714 0715 0716 0717 0718 0712 0723 0724 0725 0725 0723 | 1 | | | | | | | | | | | | | | | | | | 280 0640 0641 0642 0643 0644 0645 0646 0647 0648 0649 0650 0651 0652 0653 0654 0655 290 0656 0657 0658 0659 0660 0661 0662 0663 0664 0665 0666 0667 0668 0669 0670 0671 2000 0672 0673 0674 0675 0676 0677 0678 0679 0680 0681 0662 0683 0684 0685 0686 0887 280 0688 0689 0690 0691 0692 0693 0694 0695 0696 0697 0698 0699 0700 0701 0702 0703 0720 0721 0722 0723 0724 0725 0726 0727 0728 0729 0730 0731 0732 0733 0734 0735 2E0 0736 0737 0738 0739 0740 0741 0742 0743 0744 0745 0746 0747 0748 0749 0750 0751 0752 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 0788 0789 0799 0790 0791 0792 0793 0800 0801 0802 0803 0804 0805 0806 0809 0801 0802 0803 0804 0805 0806 0807 0808 0809 0801 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 330 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0881 0882 0883 0884 0885 0886 0887 0890 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 0791 0792 0793 0794 0795 0797 0798 0799 0790 0791 0792 0793 0794 0795 0790 0791 0792 0793 0794 0795 0790 0791 0792 0793 0794 0795 0796 0797 0797 0799 0799 0799 0799 0799 | 1 | 1 | | | | | | | | | | | | | | | | | 290 0656 0657 0658 0659 0660 0661 0662 0663 0664 0665 0666 0667 0668 0669 0670 0671 2A0 0672 0673 0674 0675 0676 0677 0678 0679 0680 0681 0682 0683 0684 0685 0686 0687 280 0688 0689 0690 0691 0692 0693 0694 0695 0696 0697 0698 0699 0700 0701 0702 0703 0704 0705 0706 0707 0708 0709 0710 0711 0712 0713 0714 0715 0716 0717 0718 0719 2D0 0720 0721 0722 0723 0724 0725 0726 0727 0728 0729 0730 0731 0732 0733 0734 0735 2E0 0736 0737 0738 0739 0740 0741 0742 0743 0744 0745 0746 0747 0748 0749 0750 0751 2F0 0752 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 0788 0789 0790 0791 0792 0793 0794 0795 0766 0767 0788 0789 0790 0791 0792 0793 0794 0795 0796 0797 0798 0799 0800 0801 0802 0803 0804 0805 0806 0807 0808 0809 0810 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 380 0848 0865 0866 0867 0860 0867 0860 0861 0862 0863 0864 0865 0866 0867 0868 0869 0810 0810 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 330 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 340 0832 0833 0834 0835 0836 0837 0838 0839 0840 0841 0842 0843 0844 0845 0846 0847 350 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 0864 0865 0866 0867 0868 0867 0868 0869 0810 0811 0812 0813 0814 0815 360 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 3864 0865 0866 0867 0868 0869 0870 0871 0872 0873 0874 0875 0876 0877 0878 0879 370 0880 0881 0882 0883 0884 0885 0886 0887 0880 0890 0891 0892 0893 0894 0895 0895 0890 0991 0991 0991 09912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0921 0922 0923 0924 0925 0926 0927 3004 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0999 0991 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 0991 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | 2/0 | 0624 | 0625 | 0626 | 062/ | 0628 | 0629 | 0030 | 0031 | 0032 | 0033 | 0034 | 0033 | QOSO | 003/ | 0030 | 0007 | | 290 0656 0657 0658 0659 0660 0661 0662 0663 0664 0665 0666 0667 0668 0669 0670 0671 2A0 0672 0673 0674 0675 0676 0677 0678 0679 0680 0681 0682 0683 0684 0685 0686 0687 0688 0689 0690 0691 0692 0693 0694 0695 0696 0697 0698 0699 0700 0701 0702 0703 0704 0705 0706 0707 0708 0709 0710 0711 0712 0713 0714 0715 0716 0717 0718 0719 0720 0720 0721 0722 0723 0724 0725 0726 0727 0728 0729 0730 0731 0732 0733 0734 0735 0750 0755 0756 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 0751 0752 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 0788 0789 0790 0791 0792 0793 0794 0795 0796 0797 0798 0799 0800 0801 0802 0803 0804 0805 0806 0807 0808 0809 0810 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 0844 0865 0866 0867 0864 0865 0866 0867 0868 0869 0810 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 330 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 360 0848 0869 0881 0882 0883 0884 0885 0886 0887 0880 0891 0804 0865 0866 0867 0868 0867 0868 0869 0810 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 330 0848 0869 0881 0882 0883 0884 0885 0886 0887 0880 0891 0810 0811 0812 0813 0814 0815 330 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 0864 0865 0866 0867 0868 0887 0888 0889 0890 0891 0892 0893 0891 0891 0892 0893 0894 0895 0890 0991 0991 0991 0991 0991 0991 0991 | 280 | 0640 | 0641 | 0642 | 0643 | 0644 | 0645 | 0646 | 0647 | 0648 | 0649 | 0650 | 0651 | 0652 | 0653 | 0654 | 0655 | | 2A0 0672 0673 0674 0675 0676 0777 0678 0679 0680 0681 0682 0683 0684 0685 0686 0687 280 0688 0689 0690 0691 0692 0693 0694 0695 0696 0697 0698 0699 0700 0701 0702 0703 0704 0705 0706 0707 0708 0709 0710 0711 0712 0713 0714 0715 0716 0717 0718 0719 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0700 0701 0702 0703 0703 0703 0703 0703 0703 0703 | | | | | | | | | | | | | | | | | | | 280 0688 0689 0690 0691 0692 0693 0694 0695 0696 0697 0698 0699 0700 0701 0702 0703 2C0 0704 0705 0706 0707 0708 0709 0710 0711 0712 0713 0714 0715 0716 0717 0718 0719 2D0 0720 0721 0722 0723 0724 0725 0726 0727 0728 0729 0730 0731 0732 0733 0734 0735 2E0 0736 0737 0738 0739 0740 0741 0742 0743 0744 0745 0746 0747 0748 0749 0750 0751 2F0 0752 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 30C 0768 0769 0770 0771 0772 0773 0774 0775 0776 0776 0776 0764 0774 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0778 0779 0779 | | | | | | | | | | | | | | | 0685 | 0686 | 0687 | | 2CO 0704 0705 0706 0707 0708 0709 0710 0711 0712 0713 0714 0715 0716 0717 0718 0719 2DO 0720 0721 0722 0723 0724 0725 0726 0727 0728 0729 0730 0731 0732 0733 0734 0735 2EO 0736 0737 0738 0739 0740 0741 0742 0743 0744 0745 0744 0745 0744 0745 0744 0745 0746 0747 0748 0749 0750 0751 2FO 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 30C 0768 0769 0779 0778 0775 0775 0775 0776 0777 0778 0779 0780 0791 0792 0793 | | | | | | | | | | | 0697 | 0698 | 0699 | 0700 | 0701 | 0702 | 0703 | | 2D0 0720 0721 0722 0723 0724 0725 0726 0727 0728 0729 0730 0731 0732 0733 0734 0735 2E0 0736 0737 0738 0739 0740 0741 0742 0743 0744 0745 0746 0747 0748 0749 0750 0751 0752 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 0751 0752 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 0767 0778 0779 0780 0781 0782 0783 07044 0785 0786 0787 0788 0789 0790 0791 0792 0793 0794 0795 0796 0797 0798 0799 0800 0801 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 0834 0835 0836 0837 0838 0839 0840 0841 0842 0843 0844 0845 0846 0847 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 0864 0865 0866 0867 0868 0869 0871 0872 0873 0874 0875 0876 0877 0878 0879 0880 0881 0881 0882 0883 0884 0885 0886 0887 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 0886 0887 0880 0881 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 0896 0897 0890 0891 0892 0893 0894 0895 0896 0897 0898 0899 0991 0991 0991 0991 0991 0991 | | | | | | | | | | | | | | | | | | | 2EO 0736 0737 0738 0739 0740 0741 0742 0743 0744 0745 0746 0747 0748 0749 0750 0751 2F0 0752 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 0762 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 0767 0778 0779 0780 0781 0782 0783 0784 0785 0786 0787 0788 0789 0790 0791 0792 0793 0794 0795 0796 0797 0798 0799 0799 0799 0800 0801 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 0844 0845 0846 0847 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 360 0864 0865 0866 0867 0868 0869 0810 0811 0842 0843 0844 0845 0846 0847 350 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 360 0864 0865 0866 0867 0868 0869 0870 0871 0872 0873 0874 0875 0876 0877 0878 0879 370 0880 0881 0882 0883 0884 0885 0886 0887 0887 0871 0872 0873 0874 0875 0876 0877 0878 0879 380 0891 0891 0892 0893 0894 0895 0891 0992 0993 0994 0995 0990 0991 0991 0991 0992 0993 0994 0995 0994 0995 0994 0994 0995 0996 0997 0998 0999 0991 0991 0991 0992 0993 0994 0995 0994 0995 0995 0995 0996 0997 0991 0991 0995 0996 0997 0998 0999 0991 0991 0995 0996 0997 0998 0999 0991 0991 0995 0996 0997 0998 0999 0991 0991 0995 0996 0997 0998 0999 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0991 0995 0996 0997 0998 0999 0991 0991 0995 0996 0997 0998 0999 0991 0991 0995 0996 0997 0998 0999 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0001 1001 1002 1003 1004 1005 1006 1007 | 1 | | | | | | | | | • | - | | | | - | | | | 2FO 0752 0753 0754 0755 0756 0757 0758 0759 0760 0761 0762 0763 0764 0765 0766 0767 30C 0768 0769 0770 0771 0772 0773 0774 0775 0776 0777 0778 0779 0780 0781 0782 0783 310 0784 0785 0786 0787 0788 0789 0790 0791 0792 0793 0794 0795 0796 0797 0798 0799 320 0800 0801 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 330 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 0834 0835 0836 0837 0838 0839 0840 0841 0842 0843 0844 0845 0846 0847 350 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 360 0864 0865 0866 0867 0868 0869 0871 0872 0873 0874 0875 0876 0877 0878 0879 370 0880 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 380 0896 0897 0898 0899 0900 0901 0902 0903 0904 0905 0906 0907 0908 0909 0910 0911 390 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 3A0 0928 0929 0930 0931 0932 0933 0934 0935 0936 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 0990 0991 0991 0991 0991 0992 0993 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 0990 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 0991 0991 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | | | - | | | | | | | | | | | | | | | | 30C | 1 | i i | | | | | - | | | _ | | | | | | | | | 310 0784 0785 0786 0787 0788 0789 0790 0791 0792 0793 0794 0795 0796 0797 0798 0799 320 0800 0801 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 330 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 340 0832 0833 0834 0835 0836 0837 0838 0839 0840 0841 0842 0843 0844 0845 0846 0847 350 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 360 0864 0865 0866 0867 0868 0869 0870 0871 0872 0873 0874 0875 0876 0877 0878 0879 370 0880 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 380 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 3A0 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 380 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 380 0976 0977 0978 0979 0980 0981 0982 0983 0989 0991 380 0976 0977 0978 0979 0980 0981 0982 0983 0984 0995 0991 380 0977 0978 0979 0980 0981 0982 0983 0984 0995 0991 380 0994 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 380 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 380 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 0908 0999 0990 0991 | 2F0 | 0/52 | 0/53 | 0/54 | 0/55 | 0/56 | 0/5/ | 0/58 | 0/39 | 0/60 | 0/61 | 0/02 | 0/03 | 0/04 | 0/63 | 0700 | 0/0/ | | 310 0784 0785 0786 0787 0788 0789 0790 0791 0792 0793 0794 0795 0796 0797 0798 0799 320 0800 0801 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 0834 0835 0836 0837 0838 0839 0840 0841 0842 0843 0844 0845 0846 0847 350 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 360 0864 0865 0866 0867 0868 0869 0870 0871 0872 0873 0874 0875 0876 0877 0878 0879 370 0880 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 380 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 380 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 0908 0999 0990 0991 | 300 | 0768 | 0769 | 0770 | 0771 | 0772 | 0773 | 0774 | 0775 | 0776 | 0777 | 0778 | 0779 | 0780 | 0781 | 0782 | | | 320 0800 0801 0802 0803 0804 0805 0806 0807 0808 0809 0810 0811 0812 0813 0814 0815 330 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 340 0832 0833 0834 0835 0836 0837 0838 0839 0840 0841 0842 0843 0844 0845 0846 0847 350 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 360 0864 0865 0866 0867 0868 0869 0870 0871 0872 0873 0874 0875 0876 0877 0878 0879 370 0880 0881 <t< td=""><td>1</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>0794</td><td></td><td></td><td></td><td></td><td></td></t<> | 1 | | | | | | | | | | | 0794 | | | | | | | 330 0816 0817 0818 0819 0820 0821 0822 0823 0824 0825 0826 0827 0828 0829 0830 0831 340 0832 0833 0834 0835 0836 0837 0838 0839 0840 0841 0842 0843 0844 0845 0846 0847 350 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 360 0864 0865 0866 0867 0868 0869 0870 0871 0872 0873 0874 0875 0876 0877 0878 0879 370 0880 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 380 0896 0897 0898 0899 0900 0901 0902 0903 0904 0905 0906 0907 0908 0909 0910 0911 390 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 3A0 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 3B0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 3C0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 3C0 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | | l . | | | | 0804 | | 0806 | 0807 | 8080 | | | | | | | | | 350 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 360 0864 0865 0866 0867 0868 0869 0870 0871 0872 0873 0874 0875 0876 0877 0878 0879 370 0880 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 380 0896 0897 0898 0899 0900 0901 0902 0903 0904 0905 0906 0907 0908 0909 0910 0911 390 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 3A0 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 3B0 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 3C0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 3D0 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | 1 | 0816 | 0817 | 0818 | 0819 | 0820 | 0821 | 0822 | 0823 | 0824 | 0825 | 0826 | 0827 | 0828 | 0829 | 0830 | 0831 | | 350 0848 0849 0850 0851 0852 0853 0854 0855 0856 0857 0858 0859 0860 0861 0862 0863 360 0864 0865 0866 0867 0868 0869 0870 0871 0872 0873 0874 0875 0876 0877 0878 0879 370 0880 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 380 0896 0897 0898 0899 0900 0901 0902 0903 0904 0905 0906 0907 0908 0909 0910 0911 390 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 3A0 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 3B0 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 3C0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 3D0 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | 1 | 0000 | 0000 | 0004 | 0005 | 0007 | 0007 | 0000 | 0020 | 0040 | 0041 | 0042 | 0843 | 0844 | 0845 | ANRO | 0847 | | 360 0864 0865 0866 0867 0868 0869 0870 0871 0872 0873 0874 0875 0876 0877 0878 0879 0880 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 380 0896 0897 0898 0899 0900 0901 0902 0903 0904 0905 0906 0907 0908 0909 0910 0911 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 3C0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 0976 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 0992 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | 1 | 1 | | | | | | | | | | | | | | | | | 370 0880 0881 0882 0883 0884 0885 0886 0887 0888 0889 0890 0891 0892 0893 0894 0895 380 0896 0897 0898 0899 0900 0901 0902 0903 0904 0905 0906 0907 0908 0909 0910 0911 390 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 3A0 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 3B0 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 3C0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 3D0 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | | | | | | | | | | | | | | | | | | | 380 0896 0897 0898 0899 0900 0901 0902 0903 0904 0905 0906 0907 0908 0909 0910 0911 390 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 3A0 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 3B0 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 3C0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 3D0 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | E | | | | | | | | | | | | | | | | | | 390 0912 0913 0914 0915 0916 0917 0918 0919 0920 0921 0922 0923 0924 0925 0926 0927 3A0 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 3B0 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 3C0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 3D0 0976 0977 0978 0979 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 <t< td=""><td> 3,0</td><td> 0000</td><td>0001</td><td>UUUZ</td><td>0000</td><td>5554</td><td>5000</td><td>5550</td><td>330,</td><td></td><td></td><td></td><td> •</td><td></td><td></td><td>•</td><td>- </td></t<> | 3,0 | 0000 | 0001 | UUUZ | 0000 | 5554 | 5000 | 5550 | 330, | | | | • | | | • | - | | 390 | 380 | 0896 | 0897 | 0898 | 0899 | 0900 | 0901 | 0902 | 0903 | 0904 | 0905 | | | | | | | | 3A0 0928 0929 0930 0931 0932 0933 0934 0935 0936 0937 0938 0939 0940 0941 0942 0943 3B0 0944 0945 0946 0947 0948 0949 0950 0951 0952 0953 0954 0955 0956 0957 0958 0959 3C0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 3D0 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | 1 | 1 | | | | 0916 | | | | | | | | | | | - 1 | | 3C0 0960 0961 0962 0963 0964 0965 0966 0967 0968 0969 0970 0971 0972 0973 0974 0975 3D0 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | 3A0 | 0928 | 0929 | | | | | | | | | | | | | | | | 3D0 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | 3B0 | 0944 | 0945 | 0946 | 0947 | 0948 | 0949 | 0950 | 0951 | 0952 | 0953 | 0954 | 0955 | 0956 | 0957 | 0958 | 0959 | | 3D0 0976 0977 0978 0979 0980 0981 0982 0983 0984 0985 0986 0987 0988 0989 0990 0991 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | 200 | 00/0 | 00/1 | 0040 | 0043 | 0044 | 004 5 | 0044 | 0047 | Λονδ | 0.00 | 0970 | 0971 | 0972 | 0973 | 0974 | 0975 | | 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007 | | ı | | | | | | | | | | | | | | | | | 1 0 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | 1 | | | | | | | | | | | | | | | | | | 3E0<br>3F0 | 1008 | 1009 | 1010 | 1011 | 1012 | 1013 | 1014 | 1015 | 1016 | 1017 | 1018 | 1019 | 1020 | 1003 | 1022 | 1023 | | 310 1000 1007 1010 1011 1012 1010 1014 1010 1017 1010 1017 1010 | JF U | 1008 | 1007 | 1010 | | | 1010 | 1017 | | | | | | | | | | | | | | | | | | | _ | | | | | · | | | | |------------|--------------|--------------|--------------|--------------|--------------|----------------------|--------------|--------------|--------------|-------------------------------|--------------|----------------------|--------------|----------------------|-----------------------|----------------| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | | 8 | 9 | Α | В | С | D | E | F | | 400 | 1024 | 1025 | 1026 | 1027 | 1028 | 1029 | 1030 | 1031 | 1032 | 1033 | 1034 | 1035 | 1036 | 1037 | 1038 | 1039 | | 410<br>420 | 1040<br>1056 | 1041<br>1057 | 1042<br>1058 | 1043<br>1059 | 1044<br>1060 | 1045<br>1061 | 1046<br>1062 | 1047<br>1063 | 1048 | 1049 | 1050 | 1051 | 1052 | 1053 | 1054 | 1055 | | 430 | 1072 | 1037 | 1038 | 1037 | 1076 | 1001 | 1002 | 1003 | 1064<br>1080 | 1065<br>1081 | 1066<br>1082 | 106 <i>7</i><br>1083 | 1068<br>1084 | 1069<br>1085 | 1070<br>1086 | 1071<br>1087 | | | ĺ | | | | | | | | | | | | | , 0 00 | | , , , | | 440<br>450 | 1088 | 1089<br>1105 | 1090<br>1106 | 1091<br>1107 | 1092 | 1093 | 1094 | 1095 | 1096 | 1097 | 1098 | 1099 | 1100 | 1101 | 1102 | 1103 | | 460 | 1120 | 1121 | 1122 | 1123 | 1108<br>1124 | 1109<br>1125 | 1110<br>1126 | 1111<br>1127 | 1112<br>1128 | 1113<br>1129 | 1114<br>1130 | 1115<br>1131 | 1116<br>1132 | 111 <i>7</i><br>1133 | 1118<br>1134 | 1119<br>1135 | | 470 | 1136 | 1137 | 1138 | 1139 | 1140 | 1141 | 1142 | 1143 | 1144 | 1145 | 1146 | 1147 | 1148 | 1149 | 1150 | 1151 | | 480 | 1152 | 1150 | 1154 | 1155 | 1157 | 1167 | 1150 | 1150 | 11/0 | 11/1 | 11/0 | 11.0 | 11/4 | | | | | 490 | 1168 | 1153<br>1169 | 1154<br>1170 | 1155<br>1171 | 1156<br>1172 | 11 <i>57</i><br>1173 | 1158<br>1174 | 1159<br>1175 | 1160<br>1176 | 1161<br>11 <i>77</i> | 1162<br>1178 | 1163<br>1179 | 1164<br>1180 | 1165<br>1181 | 1166<br>1182 | 1167<br>1183 | | 4A0 | 1184 | 1185 | 1186 | 1187 | 1188 | 1189 | 1190 | 1191 | 1192 | 1193 | 1194 | 1195 | 1196 | 1197 | 1198 | 1199 | | 4B0 | 1200 | 1201 | 1202 | 1203 | 1204 | 1205 | 1206 | 1207 | 1208 | 1209 | 1210 | 1211 | 1212 | 1213 | 1214 | 1215 | | 4C0 | 1216 | 1217 | 1218 | 1219 | 1220 | 1221 | 1222 | 1223 | 1224 | 1225 | 1226 | 1227 | 1228 | 1229 | 1230 | 1231 | | 4D0 | 1232 | 1233 | 1234 | 1235 | 1236 | 1237 | 1238 | 1239 | 1240 | 1241 | 1242 | 1243 | 1244 | 1245 | 1246 | 1247 | | 4E0 | 1248 | 1249 | 1250 | 1251 | 1252 | 1253 | 1254 | 1255 | 1256 | 1257 | 1258 | 1259 | 1260 | 1261 | 1262 | 1263 | | 4F0 | 1264 | 1265 | 1266 | 1267 | 1268 | 1269 | 1270 | 1271 | 1272 | 1273 | 1274 | 1275 | 1276 | 1277 | 1278 | 1279 | | 500 | 1280 | 1281 | 1282 | 1283 | 1284 | 1285 | 1286 | 1287 | 1288 | 1289 | 1290 | 1291 | 1292 | 1293 | 1294 | 1295 | | 510 | 1296 | 1297 | 1298 | 1299 | 1300 | 1301 | 1302 | 1303 | 1304 | 1305 | 1306 | 1307 | 1308 | 1309 | 1310 | 1311 | | 520<br>530 | 1312<br>1328 | 1313<br>1329 | 1314<br>1330 | 1315<br>1331 | 1316<br>1332 | 131 <i>7</i><br>1333 | 1318<br>1334 | 1319<br>1335 | 1320<br>1336 | 1321<br>1337 | 1322<br>1338 | 1323<br>1339 | 1324<br>1340 | 1325<br>1341 | 1326<br>1342 | 1327<br>1343 | | 300 | 1320 | 1327 | 1550 | 1331 | 1332 | 1333 | 1334 | 1333 | 1330 | 133/ | 1330 | 1337 | 1340 | 1341 | 1342 | 1343 | | 540 | 1344 | 1345 | 1346 | 1347 | 1348 | 1349 | 1350 | 1351 | 1352 | 1353 | 1354 | 1355 | 1356 | 1357 | 1358 | 1359 | | 550<br>560 | 1360<br>1376 | 1361<br>1377 | 1362<br>1378 | 1363<br>1379 | 1364<br>1380 | 1365<br>1381 | 1366<br>1382 | 1367<br>1383 | 1368<br>1384 | 1369<br>1385 | 1370<br>1386 | 1371<br>1387 | 1372 | 1373 | 1374 | 1375 | | 570 | 1392 | 1393 | 1394 | 1395 | 1396 | 1397 | 1398 | 1399 | 1400 | 1401 | 1402 | 1403 | 1388<br>1404 | 1389<br>1405 | 13 <i>9</i> 0<br>1406 | 1391<br>1407 | | 500 | | | | | | | | | | | | | | | | | | 580<br>590 | 1408<br>1424 | 1409<br>1425 | 1410<br>1426 | 1411<br>1427 | 1412<br>1428 | 1413<br>1429 | 1414<br>1430 | 1415<br>1431 | 1416<br>1432 | 141 <i>7</i><br>1433 | 1418<br>1434 | 1419<br>1435 | 1420 | 1421 | 1422<br>1438 | 1423 | | 5A0 | 1440 | 1441 | 1442 | 1443 | 1444 | 1445 | 1446 | 1447 | 1432 | 1433 | 1450 | 1435 | 1436<br>1452 | 1437<br>1453 | 1458 | 1439<br>1455 | | 5B0 | 1456 | 1457 | 1458 | 1459 | 1460 | 1461 | 1462 | 1463 | 1464 | 1465 | 1466 | 1467 | 1468 | 1469 | 1470 | 1471 | | 5C0 | 1472 | 1473 | 1474 | 1475 | 1476 | 1477 | 1478 | 1479 | 1480 | 1481 | 1482 | 1483 | 1484 | 1485 | 1 404 | 1407 | | 5D0 | 1488 | 1489 | 1490 | 1491 | 1470 | 1493 | 1476 | 1475 | 1496 | 1497 | 1402 | 1403 | 1500 | 1501 | 1486<br>1502 | 1487<br>1503 | | 5E0 | 1504 | 1505 | 1506 | 1507 | 1508 | 1509 | 1510 | 1511 | 1512 | 1513 | 1514 | 1515 | 1516 | 1517 | 1518 | 1519 | | 5F0 | 1520 | 1521 | 1522 | 1523 | 1524 | 1525 | 1526 | 1527 | 1528 | 1529 | 1530 | 1531 | 1532 | 1533 | 1534 | 1535 | | 600 | 1536 | 1537 | 1538 | 1539 | 1540 | 1541 | 1542 | 1543 | 1544 | 1545 | 1546 | 1547 | 1548 | 1549 | 1550 | 1551 | | 610 | 1552 | 1553 | 1554 | 1555 | 1556 | 1557 | 1558 | 1559 | 1560 | 1561 | 1562 | 1563 | 1564 | 1565 | 1566 | 1567 | | 620 | 1568 | 1569 | 1570 | 1571 | 1572 | 1573 | 1574 | 1575 | 1576 | 1577 | 1578 | 1579 | 1580 | 1581 | 1582 | 1583 | | 630 | 1584 | 1585 | 1586 | 1587 | 1588 | 1589 | 1590 | 1591 | 1592 | 1593 | 1594 | 1595 | 1596 | 1597 | 1598 | 1599 | | 640 | 1600 | 1601 | 1602 | 1603 | 1604 | 1605 | 1606 | 1607 | 1608 | 1609 | 1610 | 1611 | 1612 | 1613 | 1614 | 1615 | | 650 | 1616<br>1632 | 1617 | 1618 | 1619 | 1620 | 1621 | 1622 | 1623 | 1624 | 1625 | 1626 | 1627 | 1628 | 1629 | 1630 | 1631 | | 660 | 1632<br>1648 | 1633<br>1649 | 1634<br>1650 | 1635<br>1651 | 1636<br>1652 | 1637<br>1653 | 1638<br>1654 | 1639<br>1655 | 1640<br>1656 | 1641<br>1657 | 1642<br>1658 | 1643<br>1659 | 1644<br>1660 | 1645<br>1661 | 1646<br>1662 | 1647<br>1663 | | | | | | | | | | | | | | | | | | | | 680 | 1664<br>1680 | 1665 | 1666 | 1667 | 1668 | 1669 | 1670 | 1671 | 1672 | 1673 | 1674 | 1675 | 1676 | 1677 | 1678 | 1679 | | 6A0 | 1696 | 1681<br>1697 | 1682<br>1698 | 1683<br>1699 | 1684<br>1700 | 1685<br>1701 | 1686<br>1702 | 1687<br>1703 | 1688<br>1704 | 1689<br>1705 | 1690<br>1706 | 1691<br>1707 | 1692<br>1708 | 1693<br>1709 | 1694<br>1710 | 1695<br>1711 | | 6B0 | 1712 | 1713 | 1714 | 1715 | 1716 | 1717 | 1718 | 1719 | 1720 | 1703 | 1722 | 1723 | 1708 | 1725 | 1716 | 1727 | | 600 | 1720 | 1720 | 1720 | 1701 | 1720 | 1722 | 1704 | 1725 | | | | | | | | 1 | | 6C0<br>6D0 | 1728<br>1744 | 1729<br>1745 | 1730<br>1746 | 1731<br>1747 | 1732<br>1748 | 1733<br>1749 | 1734<br>1750 | 1735<br>1751 | 1736<br>1752 | 1 <i>737</i><br>1 <i>7</i> 53 | 1738<br>1754 | 1739<br>1755 | 1740<br>1756 | 1741<br>1757 | 1742<br>1758 | 1743 <br>1759 | | 6E0 | 1760 | 1761 | 1762 | 1763 | 1764 | 1765 | 1766 | 1767 | 1768 | 1769 | 1770 | 1771 | 1736 | 1737 | 1774 | 1775 | | 6F0 | 1776 | 1777 | 1778 | 1779 | 1780 | 1781 | 1782 | 1783 | 1784 | 1785 | 1786 | 1787 | 1788 | 1789 | 1790 | 1791 | | | | | | | | | - | | | | | | | | | | | The color of | г | | | | | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------|-------|-------------------|------|-------|--------|---------|-------|--------|------|------|----------------|-------|--------------------|------|------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | | 700 | 1702 | 1703 | 1794 | 1795 | 1796 | 1797 | 1798 | 1799 | 1800 | 1801 | 1802 | 1803 | 1804 | 1805 | 1806 | 1807 | | | 1 1 | | | | | | | | | | | | | | | | | | 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1851 1852 1853 1854 1855 1851 1852 1853 1854 1855 1856 1857 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 1875 | 1 1 | | | | | | | | | | | | | | | | 1 | | 240 | | | | | | | | | | | | | | | | | | | | /30 | 1840 | 1841 | 1842 | 1043 | 1044 | 1045 | 1040 | 1047 | 1040 | 1047 | 1050 | 1051 | 1002 | 1030 | 1004 | | | | 740 | 105/ | 1057 | 1050 | 1050 | 1040 | 1041 | 1042 | 1943 | 1864 | 1865 | 1866 | 1867 | 1868 | 1869 | 1870 | 1871 | | | 1 1 | | | | | | | | | | | | | | | | | | 1900 1901 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1970 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1951 1953 1954 1945 1955 1956 1957 1958 1959 1960 1961 1962 1963 1944 1945 1966 1867 780 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1970 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1970 1970 1970 1970 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1 | 1 1 | | | | | | | | | | | | | | | | | | 1980 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1978 1952 1953 1954 1955 1956 1957 1978 1979 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1979 1979 1970 1970 1970 1970 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1979 1979 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 1970 | 1 1 | | | | | | | | | | | | | | | | | | 1986 1937 1938 1939 1940 1941 1942 1943 1946 1946 1947 1948 1949 1950 1951 1951 1951 1952 1953 1954 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1945 1946 1947 1948 1949 1950 1951 1978 1979 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1945 1946 1947 1948 1949 1950 1951 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1989 1980 1981 1982 1983 1989 1980 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 | //0 | 1904 | 1905 | 1906 | 1907 | 1908 | 1909 | 1910 | 1911 | 1712 | 1713 | 1714 | 1713 | 1710 | 1717 | 1710 | 1/1/ | | 1986 1937 1938 1939 1940 1941 1942 1943 1946 1946 1947 1948 1949 1950 1951 1951 1951 1952 1953 1954 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1945 1946 1947 1948 1949 1950 1951 1978 1979 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1945 1946 1947 1948 1949 1950 1951 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1980 1981 1982 1983 1989 1980 1981 1982 1983 1989 1980 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 1983 1989 1981 1982 | 700 | 1000 | 1001 | 1000 | 1000 | 1024 | 1025 | 1024 | 1027 | 1029 | 1020 | 1030 | 1931 | 1932 | 1933 | 1934 | 1935 | | 1902 1903 1904 1905 1905 1905 1907 1908 1909 1906 1906 1906 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 1908 | | | | | | | | | | | | | | | | | | | The color | 1 1 | | | | | | | | | | | | | | | | | | Tool 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 1990 2000 2001 2012 2013 2014 2015 2016 2017 2018 2013 2014 2015 2016 2017 2018 2013 2014 2015 2016 2017 2018 2013 2014 2015 2016 2017 2018 2013 2014 2015 2016 2017 2018 2019 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2019 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 2010 | 1 3 | | | - | | | | | | | | | | | | | | | The | \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 1968 | 1969 | 19/0 | 19/1 | 19/2 | 19/3 | 19/4 | 19/3 | 1970 | 19// | 17/0 | 17/7 | 1700 | 1701 | 1702 | 1703 | | The | 7.00 | 1004 | 1005 | 1007 | 1007 | 1000 | 1000 | 1000 | 1001 | 1002 | 1003 | 1001 | 1995 | 1994 | 1997 | 1998 | 1999 | | Teb 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 | 1 6 | | | | | | | | | | | | | | | | | | Record Proceed Proceed Proceed Proceed Proceed Proceed Proceed Proceded Procede | 1 1 | | | | | | | | | | | | | | | | | | Record 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 2079 | 1 1 | | | | | | | | | | | | | | | | | | Second 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2070 2088 2089 2089 2089 2089 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2088 2089 2090 2091 2092 2093 2094 2095 2098 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 | /FO | 2032 | 2033 | 2034 | 2035 | 2036 | 2037 | 2038 | 2039 | 2040 | 2041 | 2042 | 2043 | 2044 | 2043 | 2040 | 2047 | | Second 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2070 2088 2089 2089 2089 2089 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2088 2089 2090 2091 2092 2093 2094 2095 2098 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 2099 | 900 | 2049 | 2040 | 2050 | 2051 | 2052 | 2053 | 2054 | 2055 | 2056 | 2057 | 2058 | 20.59 | 2060 | 2061 | 2062 | 2063 | | \$\begin{array}{c c c c c c c c c c c c c c c c c c c | 1 1 | | | | | | | | | | | | | | | | | | 830 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 840 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2125 2126 2127 850 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 860 2161 2162 2163 2164 2165 2166 2167 2168 2167 2171 2172 2173 2174 2175 880 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2200 2201 2202 2203 2201 2202 | 1 | | | | | | | | | | | | | | | | | | 840 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2140 2141 2142 2143 860 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 870 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 880 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2170 2171 2172 2173 2174 2175 880 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 880 2209 2210 2211 2212 2213 2214 2215 2166 2167 2188 2169 2170 2171 2172 2173 2174 2175 880 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 8800 2290 2209 2210 2211 2212 2213 2214 2215 2216 2216 2217 2218 2199 2200 2201 2203 2204 2205 2208 880 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 880 2224 2225 2256 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 880 2224 2225 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 8800 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 8800 2252 2273 2274 2275 2276 2277 2778 2279 2280 2281 2282 2283 2284 2285 2286 880 880 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 900 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2302 2332 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2350 2351 2352 2355 2355 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 940 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2399 2301 2302 2303 2304 2305 2364 2365 2366 2367 2367 2368 2389 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 970 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2496 2447 2448 2449 2450 2461 2462 2463 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 980 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 940 2461 2462 2463 2468 2469 2470 2471 2472 2473 2474 | 1 | | | | | | | | | | | | | | - | | | | 850 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 840 2144 2145 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 870 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 880 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2187 2172 2173 2174 2175 880 2176 2177 2178 2179 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 880 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 880 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 880 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 880 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 880 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 880 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 880 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 880 2288 2289 2290 2291 2292 2293 2294 2295 2296 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 900 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 910 2320 2321 2322 2323 3234 2325 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 940 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2390 2301 2302 2303 2304 2402 2403 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 970 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2412 2412 2413 2414 2415 970 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 920 2491 2492 2493 2493 2494 2495 2490 2491 2492 2493 2493 2494 2495 2490 2491 2492 2493 2493 2494 2495 2490 2491 2492 2493 2493 2494 2495 24 | 830 | 2096 | 2097 | 2098 | 2099 | 2100 | 2101 | 2102 | 2103 | 2104 | 2103 | 2100 | 2107 | 2100 | 2107 | 2110 | | | Sto 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 860 2144 2145 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2172 2173 2174 2175 2178 2179 2179 2170 2171 2172 2173 2174 2175 2178 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 2179 21 | 040 | 2112 | 2112 | 2114 | 2115 | 2116 | 2117 | 2118 | 2119 | 2120 | 2121 | 2122 | 2123 | 2124 | 2125 | 2126 | 2127 | | 860 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 870 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 880 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2201 2202 2204 2204 2205 2204 2202 2201 2202 2203 2204 2204 2204 2204 2202 2202 2202 2202 2202 2202 2202 2202 2202 2202 2202 2202 2202 2202 2221 2222 2222 2223 2233 2234 2235 2236 2237 2238 2239 2280 2281 2252 <td>1 1</td> <td></td> | 1 1 | | | | | | | | | | | | | | | | | | 870 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 880 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 890 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 8AO 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2223 2233 2234 2232 2237 2238 2239 2239 2233 2234 2235 2236 2237 2238 2239 2230 2231 2232 2237 2238 2239 2303 2303 236 | 1 1 | | | | | | | | | | | | | | | | - | | 880 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 890 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 8A0 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 223 8B0 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 8C0 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 8D0 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 8E0 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 8F0 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 900 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 910 2320 2321 2322 2323 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2355 2356 2357 2358 2359 2360 2367 2378 2379 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 940 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 950 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2364 2365 2366 2367 2468 2469 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 970 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2449 2430 2431 980 2431 2482 2483 2484 2485 2486 2487 2472 2473 2474 2475 2476 2477 2478 2479 980 2448 2449 2450 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 980 2448 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 980 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 980 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 980 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 980 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 980 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 980 2486 2487 2483 | 1 : | L | | | | | | | | | | | | | _ | | | | 890 2107 2107 2107 2107 2107 2107 2107 2107 2107 2107 2107 2107 2107 2108 2199 2200 2201 2201 2201 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2221 2222 2223 8C0 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 8D0 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2289 2270 2271 2278 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 <td>8/0</td> <td>2100</td> <td>2101</td> <td>2102</td> <td>2103</td> <td>2104</td> <td>2103</td> <td>2100</td> <td>2107</td> <td>2100</td> <td>2107</td> <td>2170</td> <td>2171</td> <td>21,72</td> <td>2.,,</td> <td></td> <td></td> | 8/0 | 2100 | 2101 | 2102 | 2103 | 2104 | 2103 | 2100 | 2107 | 2100 | 2107 | 2170 | 2171 | 21,72 | 2.,, | | | | 890 2192 2193 2194 2195 2196 2197 2188 2199 2200 2201 2202 2203 2204 2205 2206 2207 8A0 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2231 2232 2233 2234 2235 2236 2237 2238 2239 8CO 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2265 2266 2267 2268 2266 2267 2268 2260 2261 2262 2263 2264 2265 2266 2267 2268 2289 2270 2271 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2279 2280 2281 2282 2283 2282 <td>980</td> <td>2176</td> <td>2177</td> <td>2178</td> <td>2179</td> <td>2180</td> <td>2181</td> <td>2182</td> <td>2183</td> <td>2184</td> <td>2185</td> <td>2186</td> <td>2187</td> <td>2188</td> <td>2189</td> <td>2190</td> <td>2191</td> | 980 | 2176 | 2177 | 2178 | 2179 | 2180 | 2181 | 2182 | 2183 | 2184 | 2185 | 2186 | 2187 | 2188 | 2189 | 2190 | 2191 | | 8AO 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2221 2223 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 8CO 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 800 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 860 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2283 2283 2284 2285 2286 </td <td></td> <td>2206</td> <td>2207</td> | | | | | | | | | | | | | | | | 2206 | 2207 | | 8BO 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 8CO 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 8DO 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 8FO 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2283 2284 2285 2286 2287 8FO 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2293 2300 2301 2311 2312 2313 2314 2315 2316 | | l . | | | | | | | | | | | | | 2221 | | 2223 | | 8CO 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2253 2254 2255 8DO 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 8EO 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 8FO 2288 2289 2290 2291 2292 2273 2294 2295 2296 2297 2283 2284 2285 2286 2287 8FO 2304 2305 2306 2307 2308 2309 2311 2311 2312 2313 2314 2315 2316 2317 2318 2319 900 2304 2337 <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>2238</td><td>2239</td></t<> | | | | | | | | | | | | | | | | 2238 | 2239 | | 8DO 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 8EO 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 8FO 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2288 2289 2280 2301 2311 2312 2313 2314 2315 2316 2317 2318 2319 910 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 910 2304 2305 2332 2332 2323 2323 2323 2331 2332 2333 2334 2335 2362 | 800 | 2224 | 2225 | 2220 | LLL | 2220 | LLL, | 2200 | 220. | | | | | | | | | | 8DO 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 8EO 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 8FO 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 900 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 910 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 920 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 </td <td>800</td> <td>2240</td> <td>2241</td> <td>2242</td> <td>2243</td> <td>2244</td> <td>2245</td> <td>2246</td> <td>2247</td> <td>2248</td> <td>2249</td> <td>2250</td> <td>2251</td> <td>2252</td> <td>2253</td> <td>2254</td> <td>2255</td> | 800 | 2240 | 2241 | 2242 | 2243 | 2244 | 2245 | 2246 | 2247 | 2248 | 2249 | 2250 | 2251 | 2252 | 2253 | 2254 | 2255 | | 8EO 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 8FO 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 900 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 910 2320 2321 2322 2323 2344 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 933 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 940 2368 2369 2370 2371 | | | | | | | | | | | | | | | | 2270 | | | 8FO 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 900 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 910 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2345 2340 2341 2342 2343 2344 2345 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2365 2366 2367 940 2368 2369 2370 2371 2372 2373 | | | | | | | | - | | | | | | | 2285 | | 2287 | | 900 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 910 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 920 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 930 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 950 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 970 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 980 2432 2433 2434 2435 2456 2457 2458 2459 2460 2461 2462 2463 9A0 2464 2465 2466 2467 2488 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 980 2484 2485 2486 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2491 2492 2493 2494 2495 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 980 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | 4 | 1 | | | | | | | | | | | | | | | | | 910 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 920 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 930 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 950 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 970 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2488 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 9A0 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2491 2492 2493 2494 2495 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 9C0 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2540 2541 2542 2543 2543 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2536 2537 2538 2539 2540 2541 2542 2543 2543 2536 2537 2538 2539 2540 2541 2542 2543 2543 2545 2552 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2535 2536 2537 2538 2539 2540 2541 2542 2543 2543 2544 2555 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | OF U | 2200 | 2207 | 2270 | 22/1 | 22/2 | | | | | | | | | | | | | 910 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 920 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 930 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 950 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 970 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 980 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 9A0 2461 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 9C0 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | 900 | 2304 | 2305 | 2304 | 2307 | 2308 | 2309 | 2310 | 2311 | 2312 | 2313 | 2314 | 2315 | 2316 | 2317 | 2318 | 2319 | | 920 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 930 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 940 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 950 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 970 2416 2417 <t< td=""><td>1</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>2334</td><td>2335</td></t<> | 1 | | | | | | | | | | | | | | | 2334 | 2335 | | 720 2350 2357 2353 2353 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 940 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 950 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 970 2416 2417 2418 2419 2420 2421 2422 2423 2440 2441 2442 2443 2444 2445 2446 2447 < | | • | | | | | | | | | | | | | | | | | 940 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 950 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 970 2416 2417 2418 2419 2420 2421 2422 2423 2442 2425 2426 2427 2428 2429 2430 2431 980 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 900 2448 2449 <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>_</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<> | | | | | | | | | | _ | | | | | | | | | 950 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2422 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 990 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 9A0 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 9C0 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | '30 | 2332 | 2000 | 2004 | 2000 | 2000 | 2007 | 2000 | 2007 | 2000 | | | | | | | | | 950 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2422 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 990 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 9A0 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 9C0 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | 940 | 2368 | 2340 | 2370 | 2371 | 2372 | 2373 | 2374 | 2375 | 2376 | 2377 | 2378 | 2379 | 2380 | 2381 | 2382 | 2383 | | 960 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2424 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 970 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 970 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2490 2491 2492 2493 2494 2495 2490 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | | 1 | | | | | | | | | | | | | | | | | 970 | | | | | | | | | | | | | | | | | | | 980 | | | | | | | | | | | | | | | | | | | 990 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 9A0 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 9B0 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 9C0 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 <t< td=""><td>1 "</td><td>2410</td><td>441/</td><td>Z<del>7</del>10</td><td>4717</td><td>2-720</td><td>6-74 I</td><td>L-7 L L</td><td>2-120</td><td>- 14-1</td><td>_ ,</td><td>20</td><td>- ·<b>-</b>·</td><td>,</td><td>_ · <del>_</del> ·</td><td></td><td>-</td></t<> | 1 " | 2410 | 441/ | Z <del>7</del> 10 | 4717 | 2-720 | 6-74 I | L-7 L L | 2-120 | - 14-1 | _ , | 20 | - · <b>-</b> · | , | _ · <del>_</del> · | | - | | 990 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 9A0 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 9B0 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 9C0 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 <t< td=""><td>980</td><td>2432</td><td>2433</td><td>2434</td><td>2435</td><td>2436</td><td>2437</td><td>2438</td><td>2439</td><td>2440</td><td>2441</td><td>2442</td><td>2443</td><td>2444</td><td>2445</td><td>2446</td><td>2447</td></t<> | 980 | 2432 | 2433 | 2434 | 2435 | 2436 | 2437 | 2438 | 2439 | 2440 | 2441 | 2442 | 2443 | 2444 | 2445 | 2446 | 2447 | | 9A0 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 9C0 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | 1 | | | | | | | | | | | | | | | | | | 980 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 9C0 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | 3 | | | | | | | | | | | | | | | | | | 9C0 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | | 1 | | | | | | | | | | | | | | | | | 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | 700 | 2400 | 2-701 | 2-702 | 2-30 | 2101 | _ ,00 | 00 | | | | | | | | | | | 9D0 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | 900 | 2496 | 2497 | 2498 | 2499 | 2500 | 2501 | 2502 | 2503 | 2504 | 2505 | 2506 | 2507 | 2508 | 2509 | 2510 | 2511 | | 9E0 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 | | L | | | | | | | | | | | | | | 2526 | 2527 | | 750 252, 2500 250, 2550 2550 2550 2550 25 | 1 | t . | | | | | | | | | | | | | | | 2543 | | 7.0 20.1 20.10 20.11 20.10 20.11 | | L | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | Ε | F | |------------|--------------|--------------|--------------|--------------|--------------|----------------------|--------------|--------------|--------------|--------------|--------------|----------------------|--------------|--------------|--------------|---------------| | A00 | 2560 | 2561 | 2562 | 2563 | 2564 | 2565 | 2566 | 2567 | 2568 | 2569 | 2570 | 2571 | 2572 | 2573 | 2574 | 2575 | | A10 | 2576 | 2577 | 2578 | 2579 | 2580 | 2581 | 2582 | 2583 | 2584 | 2585 | 2586 | 2587 | 2588 | 2589 | 2590 | 2591 | | A20 | 2592 | 2593 | 2594 | 2595 | 2596 | 2597 | 2598 | 2599 | 2600 | 2601 | 2602 | 2603 | 2604 | 2605 | 2606 | 2607 | | A30 | 2608 | 2609 | 2610 | 2611 | 2612 | 2613 | 2614 | 2615 | 2616 | 2617 | 2618 | 2619 | 2620 | 2621 | 2622 | 2623 | | 1 | | 00= | 0.0. | 0.407 | | | | | | | | | | | | | | A40 | 2624 | 2625 | 2626 | 2627 | 2628 | 2629 | 2630 | 2631 | 2632 | 2633 | 2634 | 2635 | 2636 | 2637 | 2638 | 2639 | | A50<br>A60 | 2656 | 2641<br>2657 | 2642<br>2658 | 2643<br>2659 | 2644<br>2660 | 2645<br>2661 | 2646<br>2662 | 2647 | 2648 | 2649 | 2650 | 2651 | 2652 | 2653 | 2654 | 2655 | | A70 | 2672 | 2673 | 2674 | 2675 | 2676 | 2677 | 2678 | 2663<br>2679 | 2664<br>2680 | 2665<br>2681 | 2666<br>2682 | 2667<br>2683 | 2668<br>2684 | 2669<br>2685 | 2670<br>2686 | 267 1<br>2687 | | "" | 20, 2 | 20,0 | 207 1 | 2075 | 20/0 | 2077 | 2070 | 20// | 2000 | 2001 | 2002 | 2003 | 2004 | 200 | 2000 | 2007 | | A80 | 2688 | 2689 | 2690 | 2691 | 2692 | 2693 | 2694 | 2695 | 2696 | 2697 | 2698 | 2699 | 2700 | 2701 | 2702 | 2703 | | A 90 | 2704 | 2705 | 2706 | 2707 | 2708 | 2709 | 2710 | 2711 | 2712 | 2713 | 2714 | 2715 | 2716 | 2717 | 2718 | 2719 | | AA0 | 2720 | 2721 | 2722 | 2723 | 2724 | 2725 | 2726 | 2727 | 2728 | 2729 | 2730 | 2731 | 2732 | 2733 | 2734 | 2735 | | ABO | 2736 | 2737 | 2738 | 2739 | 2740 | 2741 | 2742 | 2743 | 2744 | 2745 | 2746 | 2747 | 2748 | 2749 | 2750 | 2751 | | 1,00 | 2752 | 2752 | 2754 | 2755 | 2757 | 2757 | 2750 | 0750 | 27/0 | 07/1 | 07/0 | 07/0 | 07/4 | 07.45 | 07.// | 07/7 | | AC0<br>AD0 | 2752 | 2753<br>2769 | 2754<br>2770 | 2755<br>2771 | 2756<br>2772 | 2757<br>2773 | 2758<br>2774 | 2759<br>2775 | 2760 | 2761<br>2777 | 2762<br>2778 | 2763 | 2764 | 2765 | 2766 | 2767 | | AEO | 2784 | 2785 | 2776 | 2771 | 2772 | 2773 | 2774 | 2775<br>2791 | 2776<br>2792 | 2777 | 2778<br>2794 | 2779<br>2795 | 2780<br>2796 | 2781<br>2797 | 2782<br>2798 | 2783<br>2799 | | AF0 | 2800 | 2801 | 2802 | 2803 | 2804 | 2805 | 2806 | 2807 | 2808 | 2809 | 2810 | 2811 | 2812 | 2813 | 2814 | 2815 | | | | | | | | | | | | | | | | | | | | B00 | 2816 | 2817 | 2818 | 2819 | 2820 | 2821 | 2822 | 2823 | 2824 | 2825 | 2826 | 2827 | 2828 | 2829 | 2830 | 2831 | | B10 | 2832 | 2833 | 2834 | 2835 | 2836 | 2837 | 2838 | 2839 | 2840 | 2841 | 2842 | 2843 | 2844 | 2845 | 2846 | 2847 | | B20 | 2848 | 2849 | 2850 | 2851 | 2852 | 2853 | 2854 | 2855 | 2856 | 2857 | 2858 | 2859 | 2860 | 2861 | 2862 | 2863 | | B30 | 2864 | 2865 | 2866 | 2867 | 2868 | 2869 | 2870 | 2871 | 2872 | 2873 | 2874 | 2875 | 2876 | 2877 | 2878 | 2879 | | B40 | 2880 | 2881 | 2882 | 2883 | 2884 | 2885 | 2886 | 2887 | 2888 | 2889 | 2890 | 2891 | 2892 | 2893 | 2894 | 2895 | | B50 | 2896 | 2897 | 2898 | 2899 | 2900 | 2901 | 2902 | 2903 | 2904 | 2905 | 2906 | 2907 | 2908 | 2909 | 2910 | 2911 | | B60 | 2912 | 2913 | 2914 | 2915 | 2916 | 2917 | 2918 | 2919 | 2920 | 2921 | 2922 | 2923 | 2924 | 2925 | 2926 | 2927 | | B70 | 2928 | 2929 | 2930 | 2931 | 2932 | 2933 | 2934 | 2935 | 2936 | 2937 | 2938 | 2939 | 2940 | 2941 | 2942 | 2943 | | B80 | 2944 | 2945 | 2946 | 2947 | 2948 | 2949 | 2950 | 2951 | 2952 | 2953 | 205.1 | 2055 | 2057 | 0057 | 2050 | 0050 | | B90 | 2960 | 2961 | 2962 | 2963 | 2964 | 2965 | 2966 | 2967 | 2968 | 2969 | 2954<br>2970 | 2955<br>2971 | 2956<br>2972 | 2957<br>2973 | 2958<br>2974 | 2959<br>2975 | | BAO | 2976 | 2977 | 2978 | 2979 | 2980 | 2981 | 2982 | 2983 | 2984 | 2985 | 2986 | 2987 | 2988 | 2989 | 2974 | 2973 | | ВВО | 2992 | 2993 | 2994 | 2995 | 2996 | 2997 | 2998 | 2999 | 3000 | 3001 | 3002 | 3003 | 3004 | 3005 | 3006 | 3007 | | | | | | | | | | | | •••• | 0002 | 0000 | 0001 | 0005 | 0000 | 0007 | | BC0 | 3008 | 3009 | 3010 | 3011 | 3012 | 3013 | 3014 | 3015 | 3016 | 3017 | 3018 | 3019 | 3020 | 3021 | 3022 | 3023 | | BD0 | 3024 | 3025 | 3026 | 3027 | 3028 | 3029 | 3030 | 3031 | 3032 | 3033 | 3034 | 3035 | 3036 | 3037 | 3038 | 3039 | | BEO | 3040 | 3041 | 3042 | 3043 | 3044 | 3045 | 3046 | 3047 | 3048 | 3049 | 3050 | 3051 | 3052 | 3053 | 3054 | 3055 | | BF0 | 3056 | 3057 | 3058 | 3059 | 3060 | 3061 | 3062 | 3063 | 3064 | 3065 | 3066 | 3067 | 3068 | 3069 | 3070 | 3071 | | C00 | 3072 | 3073 | 3074 | 3075 | 3076 | 3077 | 3078 | 3079 | 3080 | 3081 | 3082 | 3083 | 3084 | 3085 | 3086 | 3087 | | C10 | 3088 | 3089 | 3090 | 3091 | 3092 | 3093 | 3094 | 3095 | 3096 | 3097 | 3098 | 3099 | 3100 | 3101 | 3102 | 3103 | | C20 | 3104 | 3105 | 3106 | 3107 | 3108 | 3109 | 3110 | 3111 | 3112 | 3113 | 3114 | 3115 | 3116 | 3117 | 3118 | 3119 | | C30 | 3120 | 3121 | 3122 | 3123 | 3124 | 3125 | 3126 | 3127 | 3128 | 3129 | 3130 | 3131 | 3132 | 3133 | 3134 | 3135 | | C40 | 2124 | 3137 | 2120 | 2120 | 2140 | 2141 | 21.42 | 2142 | 2144 | 21.45 | 2144 | 21.47 | 21.42 | 23.40 | 0150 | 2, 5, | | C50 | 3136<br>3152 | 3153 | 3138<br>3154 | 3139<br>3155 | 3140<br>3156 | 3141<br>31 <i>57</i> | 3142<br>3158 | 3143<br>3159 | 3144<br>3160 | 3145<br>3161 | 3146<br>3162 | 31 <i>47</i><br>3163 | 3148<br>3164 | 3149<br>3165 | 3150<br>3166 | 3151 | | C60 | 3168 | 3169 | 3170 | 3171 | 3172 | 3173 | 3174 | 3175 | 3176 | 3177 | 3178 | 3179 | 3180 | 3181 | 3182 | 3183 | | C70 | 3184 | 3185 | 3186 | 3187 | 3188 | 3189 | 3190 | 3191 | 3192 | 3193 | 3194 | 3195 | 3196 | 3197 | 3198 | 3199 | | | | | | | | | | | | | | | - | | • | | | C80 | 3200 | 3201 | 3202 | 3203 | 3204 | 3205 | 3206 | 3207 | 3208 | 3209 | 3210 | 3211 | 3212 | 3213 | 3214 | 3215 | | C 90 | 3216 | 3217 | 3218 | 3219 | 3220 | 3221 | 3222 | 3223 | 3224 | 3225 | 3226 | 3227 | 3228 | 3229 | 3230 | 3231 | | CA0 | 3232 | 3233 | 3234 | 3235 | 3236 | 3237 | 3238 | 3239 | 3240 | 3241 | 3242 | 3243 | 3244 | 3245 | 3246 | 3247 | | CB0 | 3248 | 3249 | 3250 | 3251 | 3252 | 3253 | 3254 | 3255 | 3256 | 3257 | 3258 | 3259 | 3260 | 3261 | 3262 | 3263 | | CC0 | 3264 | 3265 | 3266 | 3267 | 3268 | 3269 | 3270 | 3271 | 3272 | 3273 | 3274 | 3275 | 3276 | 3277 | 3278 | 3279 | | CD0 | 3280 | 3281 | 3282 | 3283 | 3284 | 3285 | 3286 | 3287 | 3288 | 3289 | 3290 | 3291 | 3292 | 3293 | 3294 | 3295 | | CE0 | 3296 | 3297~ | | 3299 | 3300 | 3301 | 3302 | 3303 | 3304 | 3305 | 3306 | 3307 | 3308 | 3309 | 3310 | 3311 | | CF0 | 3312 | 3313 | 3314 | 3315 | 3316 | 3317 | 3318 | 3319 | 3320 | 3321 | 3322 | 3323 | 3324 | 3325 | 3326 | 3327 | | <u></u> , | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | ···· | | | | | |------------|--------------|----------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--------------|----------------------|--------------|--------------| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | D00 | 3328 | 3329 | 3330 | 3331 | 3332 | 3333 | 3334 | 3335 | 3336 | 3337 | 3338 | 3339 | 3340 | 3341 | 3342 | 3343 | | D10 | 3344 | 3345 | 3346 | 3347 | 3348 | 3349 | 3350 | 3351 | 3352 | 3353 | 3354 | 3355 | 3356 | 3357 | 3358 | 3359 | | D20 | 3360 | 3361 | 3362 | 3363 | 3364 | 3365 | 3366 | 3367 | 3368 | 3369 | 3370 | 3371 | 3372 | 3373 | 3374 | 3375 | | D30 | 3376 | 3377 | 3378 | 3379 | 3380 | 3381 | 3382 | 3383 | 3384 | 3385 | 3386 | 3387 | 3388 | 3389 | 3390 | 3391 | | 540 | 2222 | 2222 | 2204 | 2225 | 2207 | 2207 | 2200 | 2200 | 2400 | 2401 | 2402 | 3403 | 3404 | 3405 | 3406 | 3407 | | D40<br>D50 | 3392<br>3408 | 3393<br>3409 | 3394<br>3410 | 3395<br>3411 | 3396<br>3412 | 3397<br>3413 | 3398<br>3414 | 3399<br>3415 | 3400<br>3416 | 3401<br>3417 | 3402<br>3418 | 3419 | 3404 | 3421 | 3422 | 3423 | | D60 | 3424 | 3425 | 3426 | 3427 | 3412 | 3429 | 3430 | 3431 | 3432 | 3433 | 3434 | 3435 | 3436 | 3437 | 3438 | 3439 | | D70 | 3440 | 3441 | 3442 | 3443 | 3444 | 3445 | 3446 | 3447 | 3448 | 3449 | 3450 | 3451 | 3452 | 3453 | 3454 | 3455 | | | | | | | | | | | | | | | | | | | | D80 | 3456 | 3457 | 3458 | 3459 | 3460 | 3461 | 3462 | 3463 | 3464 | 3465 | 3466 | 3467 | 3468 | 3469 | 3470 | 3471 | | D90 | 3472 | 3473 | 3474 | 3475 | 3476 | 3477 | 3478 | 3479 | 3480 | 3481 | 3482 | 3483 | 3484 | 3485 | 3486 | 3487 | | DA0 | 3488 | 3489 | 3490 | 3491 | 3492 | 3493 | 3494 | 3495 | 3496 | 3497 | 3498 | 3499 | 3500 | 3501<br>351 <i>7</i> | 3502<br>3518 | 3503<br>3519 | | DBO | 3504 | 3505 | 3506 | 3507 | 3508 | 3509 | 3510 | 3511 | 3512 | 3513 | 3514 | 3515 | 3516 | 3317 | 33 10 | 3317 | | DC0 | 3520 | 3521 | 3522 | 3523 | 3524 | 3525 | 3526 | 3527 | 3528 | 3529 | 3530 | 3531 | 3532 | 3533 | 3534 | 3535 | | DD0 | 3536 | 3537 | 3538 | 3539 | 3540 | 3541 | 3542 | 3543 | 3544 | 3545 | 3546 | 3547 | 3548 | 3549 | 3550 | 3551 | | DEO | 3552 | 3553 | 3554 | 3555 | 3556 | 3557 | 3558 | 3559 | 3560 | 3561 | 3562 | 3563 | 3564 | 3565 | 3566 | 3567 | | DF0 | 3568 | 3569 | 3570 | 3571 | 3572 | 3573 | 3574 | 3575 | 3576 | 3577 | 3578 | 3579 | 3580 | 3581 | 3582 | 3583 | | F00 | 2504 | 2505 | 250/ | 2507 | 2500 | 3589 | 3590 | <br>3591 | 3592 | 3593 | 3594 | 3595 | 3596 | 3597 | 3598 | 3599 | | E00 | 3584<br>3600 | 3585<br>3601 | 3586<br>3602 | 3587<br>3603 | 3588<br>3604 | 3605 | 3606 | 3607 | 3608 | 3609 | 3610 | 3611 | 3612 | 3613 | 3614 | 3615 | | E20 | 3616 | 3617 | 3618 | 3619 | 3620 | 3621 | 3622 | 3623 | 3624 | 3625 | 3626 | 3627 | 3628 | 3629 | 3630 | 3631 | | E30 | 3632 | 3633 | 3634 | 3635 | 3636 | 3637 | 3638 | 3639 | 3640 | 3641 | 3642 | 3643 | 3644 | 3645 | 3646 | 3647 | | | | | | | | | | | | | | | | | | | | E40 | 3648 | 3649 | 3650 | 3651 | 3652 | 3653 | 3654 | 3655 | 3656 | 3657 | 3658 | 3659 | 3660 | 3661 | 3662 | 3663 | | E50 | 3664 | 3665 | 3666 | 3667 | 3668 | 3669 | 3670 | 3671 | 3672 | 3673 | 3674 | 3675 | 3676 | 3677 | 3678 | 3679 | | E60 | 3680 | 3681 | 3682 | 3683 | 3684 | 3685 | 3686 | 3687 | 3688 | 3689 | 3690 | 3691<br>3707 | 3692<br>3708 | 3693<br>3709 | 3694<br>3710 | 3695<br>3711 | | E70 | 3696 | 3697 | 3698 | 3699 | 3700 | 3701 | 3702 | 3703 | 3704 | 3705 | 3706 | 3/0/ | 3700 | 3/07 | 3/10 | 3/11 | | E80 | 3712 | 3713 | 3714 | 3715 | 3716 | 3717 | 3718 | 3719 | 3720 | 3721 | 3722 | 3723 | 3724 | 3725 | 3726 | 3727 | | E90 | 3728 | 3729 | 3730 | 3731 | 3732 | 3733 | 3734 | 3735 | 3736 | 3737 | 3738 | 3739 | 3740 | 3741 | 3742 | 3743 | | EA0 | 3744 | 3745 | 3746 | 3747 | 3748 | 3749 | 3750 | 3751 | 3752 | 3753 | 3754 | 3755 | 3756 | 3757 | 3758 | 3759 | | EBO | 3760 | 376) | 3762 | 3763 | 3764 | 3765 | 3766 | 3767 | 3768 | 3769 | 3770 | 3 <i>77</i> 1 | 3772 | 3773 | 3774 | 3775 | | 500 | 277/ | 2777 | 2770 | 2770 | 2700 | 3781 | 3782 | 3783 | 3784 | 3785 | 3786 | 3787 | 3788 | 3789 | 3790 | 3791 | | EC0<br>ED0 | 3776<br>3792 | 3777<br>379 <b>3</b> | 3778<br>3794 | 3779<br>3795 | 3780<br>3796 | 3797 | 3798 | 3799 | 3800 | 3801 | 3802 | 3803 | 3804 | 3805 | 3806 | 3807 | | EEO | 3808 | 3809 | 3810 | 3811 | 3812 | 3813 | 3814 | 3815 | 3816 | 3817 | 3818 | 3819 | 3820 | 3821 | 3822 | 3823 | | EFO | 3824 | 3825 | 3826 | 3827 | 3828 | 3829 | 3830 | 3831 | 3832 | 3833 | 3834 | 3835 | 3836 | 3837 | 3838 | 3839 | | " | | | | | | - | | | | | | | | | | | | F00 | 3840 | 3841 | 3842 | 3843 | 3844 | 3845 | 3846 | 3847 | 3848 | 3849 | 3850 | 3851 | 3852 | 3853 | 3854 | 3855 | | F10 | 3856 | 3857 | 3858 | 3859 | 3860 | 3861 | 3862 | 3863 | 3864 | 3865 | 3866 | 3867 | 3868 | 3869 | 3870 | 3871 | | F20 | 3872 | 3873 | 3874 | 3875 | 3876 | 3877 | 3878 | 3879 | 3880 | 3881 | 3882 | 3883<br>3899 | 3884<br>3900 | 3885<br>3901 | 3886<br>3902 | 3887<br>3903 | | F30 | 3888 | 3889 | 3890 | 3891 | 3892 | 3893 | 3894 | 3895 | 3896 | 3897 | 3898 | 3077 | 3700 | J7U1 | J7UZ | 3703 | | F40 | 3904 | 3905 | 3906 | 3907 | 3908 | 3909 | 3910 | 3911 | 3912 | 3913 | 3914 | 3915 | 3916 | 3917 | 3918 | 3919 | | F50 | 3920 | 3921 | 3922 | 3923 | 3924 | 3925 | 3926 | 3927 | 3928 | 3929 | 3930 | 3931 | 3932 | 3933 | 3934 | 3935 | | F60 | 3936 | 3937 | 3938 | 3939 | 3940 | 3941 | 3942 | 3943 | 3944 | 3945 | 3946 | 3947 | 3948 | 3949 | 3950 | 3951 | | F70 | 3952 | 3953 | 3954 | 3955 | 3956 | 3957 | 3958 | 3959 | 3960 | 3961 | 3962 | 3963 | 3964 | 3965 | 3966 | 3967 | | | 00:0 | 00:5 | 0074 | 0071 | 0070 | 2070 | 2074 | 2075 | 207/ | 2077 | 2070 | 2070 | 2000 | 2001 | 3982 | 3983 | | F80 | 3968 | 3969 | 3970 | 3971 | 3972 | 3973 | 3974<br>3990 | 3975<br>3991 | 3976<br>3992 | 3977<br>3993 | 3978<br>3994 | 3979<br>3995 | 3980<br>3996 | 3981<br>3997 | 3982 | 3999 | | F90<br>FA0 | 3984<br>4000 | 3985<br>4001 | 3986<br>4002 | 3987<br>4003 | 3988<br>4004 | 3989<br>4005 | 4006 | 4007 | 4008 | 4009 | 4010 | 4011 | 4012 | 4013 | 4014 | 4015 | | FBO | 4016 | 4017 | 4018 | 4019 | 4020 | 4003 | 4022 | 4023 | 4024 | 4025 | 4026 | 4027 | 4028 | 4029 | 4030 | 4031 | | | .3.3 | | | | | | | | | | | | | | | | | FC0 | 4032 | 4033 | 4034 | 4035 | 4036 | 4037 | 4038 | 4039 | 4040 | 4041 | 4042 | 4043 | 4044 | 4045 | 4046 | 4047 | | FD0 | 4048 | 4049 | 4050 | 4051 | 4052 | 4053 | 4054 | 4055 | 4056 | 4057 | 4058 | 4059 | 4060 | 4061 | 4062 | 4063 | | FE0 | 4064 | 4065 | 4066 | 4067 | 4068 | 4069 | 4070 | 4071 | 4072 | 4073 | 4074 | 4075<br>4091 | 4076<br>4092 | 4077<br>4093 | 4078<br>4094 | 4079<br>4095 | | FF0 | 4080 | 4081 | 4082 | 4083 | 4084 | 4085 | 4086 | 4087 | 4088 | 4089 | 4090 | 4071 | 4072 | 4013 | ~+U 74 | 70/3 | | | | | | | | | | | | | | | | | | | # **HEXADECIMAL-DECIMAL FRACTION CONVERSION** | | | | | T | | 1 . | | |------------------------------|---------------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------| | Hexadecimal | Decimal | Hexadecimal | Decimal | Hexadecimal | Decimal | Hexadecimal | Decimal | | .00 00 00 00 | .00000 00000 | .40 00 00 00 | .25000 00000 | .80 00 00 00 | .50000 00000 | .C0 00 00 00 | .75000 00000 | | .01 00 00 00 | .00390 62500 | .41 00 00 00 | .25390 62500 | .81 00 00 00 | .50390 62500 | .C1 00 00 00 | .75390 62500 | | .02 00 00 00 | .00781 25000 | .42 00 00 00 | .25781 25000 | .82 00 00 00 | .50781 25000 | .C2 00 00 00 | .75781 25000 | | .03 00 00 00 | .01171 87500 | .43 00 00 00 | .26171 87500 | .83 00 00 00 | .51171 87500 | .C3 00 00 00 | .76171 87500 | | .04 00 00 00 | .01562 50000 | .44 00 00 00 | .26562 50000 | .84 00 00 00 | .51562 50000 | .C4 00 00 00 | .76562 50000 | | .05 00 00 00 | .01953 12500 | .45 00 00 00 | .26953 12500 | .85 00 00 00 | .51953 12500 | .C5 00 00 00 | .76953 12500 | | .06 00 00 00 | .02343 75000 | .46 00 00 00 | .27343 75000 | .86 00 00 00 | .52343 75000 | .C6 00 00 00 | .77343 75000 | | .07 00 00 00 | .02734 37500 | .47 00 00 00 | .27734 37500 | .87 00 00 00 | .52734 37500 | .C7 00 00 00 | .77734 37500 | | .08 00 00 00 | .03125 00000 | .48 00 00 00 | .28125 00000 | .88 00 00 00 | .53125 00000 | .C8 00 00 00 | .78125 00000 | | .09 00 00 00 | .03515 62500 | .49 00 00 00 | .28515 62500 | .89 00 00 00 | .53515 62500 | .C9 00 00 00 | .78515 62500 | | .0A 00 00 00 | .03906 25000 | .4A 00 00 00 | .28906 25000 | .8A 00 00 00 | .53906 25000 | .CA 00 00 00 | .78906 25000 | | .0B 00 00 00 | .04296 87500 | .4B 00 00 00 | .29296 87500 | .8B 00 00 00 | .54296 87500 | .CB 00 00 00 | .79296 87500 | | .0C 00 00 00 | .04687 50000 | .4C 00 00 00 | .29687 50000 | .8C 00 00 00 | .54687 50000 | .CC 00 00 00 | .79687 50000 | | .0D 00 00 00 | .05078 12500 | .4D 00 00 00 | .30078 12500 | .8D 00 00 00 | .55078 12500 | .CD 00 00 00<br>.CE 00 00 00 | .80078 12500<br>.80468 75000 | | .0E 00 00 00 | .05468 75000 | .4E 00 00 00 | .30468 75000 | .8E 00 00 00<br>.8F 00 00 00 | .55468 75000<br>.55859 37500 | .CF 00 00 00 | .80859 37500 | | .0F 00 00 00 | .05859 37500 | .4F 00 00 00 | .30859 37500 | .87 00 00 00 | .55657 37500 | .Cr 00 00 00 | .80837 37 300 | | .10 00 00 00 | .06250 00000 | .50 00 00 00 | .31250 00000 | .90 00 00 00 | .56250 00000 | .D0 00 00 00 | .81250 00000 | | .11 00 00 00 | .06640 62500 | .51 00 00 00 | .31640 62500 | .91 00 00 00 | .56640 62500 | .D1 00 00 00 | .81640 62500 | | .12 00 00 00 | .07031 25000 | .52 00 00 00 | .32031 25000 | .92 00 00 00 | .57031 25000 | .D2 00 00 00 | .82031 25000 | | .13 00 00 00 | .07421 87500 | .53 00 00 00 | .32421 87500 | .93 00 00 00 | .57421 87500 | .D3 00 00 00 | .82421 87500 | | .14 00 00 00 | .07812 50000 | .54 00 00 00 | .32812 50000 | .94 00 00 00 | .57812 50000 | .D4 00 00 00 | .82812 50000 | | .15 00 00 00 | .08203 12500 | .55 00 00 00 | .33203 12500 | .95 00 00 00 | .58203 12500 | .D5 00 00 00 | .83203 12500<br>.83593 75000 | | .16 00 00 00 | .08593 75000 | .56 00 00 00 | .33593 75000 | .96 00 00 00 | .58593 75000 | .D6 00 00 00 | .83984 37500 | | .17 00 00 00 | .08984 37500 | .57 00 00 00<br>.58 00 00 00 | .33984 37500 | .97 00 00 00 | .58984 37500<br>.59375 00000 | .D7 00 00 00<br>.D8 00 00 00 | .84375 00000 | | .18 00 00 00 .19 00 00 00 | .09375 00000<br>.09765 6 <b>2</b> 500 | .58 00 00 00<br>.59 00 00 00 | .34375 00000<br>.34765 62500 | .99 00 00 00 | .59765 62500 | .D9 00 00 00 | .84765 62500 | | .14 00 00 00<br>.1A 00 00 00 | .10156 25000 | .5A 00 00 00 | .35156 25000 | .9A 00 00 00 | .60156 25000 | .DA 00 00 00 | .85156 25000 | | .1B 00 00 00 | .10546 87500 | .5B 00 00 00 | .35546 87500 | .9B 00 00 00 | .60546 87500 | .DB 00 00 00 | .85546 87500 | | .1C 00 00 00 | .10937 50000 | .5C 00 00 00 | .35937 50000 | .9C 00 00 00 | .60937 50000 | .DC 00 00 00 | .85937 50000 | | .1D 00 00 00 | .11328 12500 | .5D 00 00 00 | .36328 12500 | .9D 00 00 00 | .61328 12500 | .DD 00 00 00 | .86328 12500 | | .1E 00 00 00 | .11718 75000 | .5E 00 00 00 | .36718 75000 | .9E 00 00 00 | .61718 75000 | .DE 00 00 00 | .86718 75000 | | .1F 00 00 00 | .12109 37500 | .5F 00 00 00 | .37109 37500 | .9F 00 00 00 | .62109 37500 | .DF 00 00 00 | .87109 37500 | | .20 00 00 00 | .12500 00000 | .60 00 00 00 | .37500 00000 | .A0 00 00 00 | .62500 00000 | .EO 00 00 00 | .87500 00000 | | .21 00 00 00 | .12890 62500 | .61 00 00 00 | .37890 62500 | .A1 00 00 00 | .62890 62500 | .E1 00 00 00 | .87890 62500 | | .22 00 00 00 | .13281 25000 | .62 00 00 00 | .38281 25000 | .A2 00 00 00 | .63281 25000 | .E2 00 00 00 | .88281 25000 | | .23 00 00 00 | .13671 87500 | .63 00 00 00 | .38671 87500 | .A3 00 00 00 | .63671 87500 | .E3 00 00 00 | .88671 87500 | | .24 00 00 00 | .14062 50000 | .64 00 00 00 | .39062 50000 | .A4 00 00 00 | .64062 50000 | .E4 00 00 00 | .89062 50000 | | .25 00 00 00 | .14453 12500 | .65 00 00 00 | .39453 12500 | .A5 00 00 00 | .64453 12500 | .E5 00 00 00 | .89453 12500 | | .26 00 00 00 | .14843 75000 | .66 00 00 00 | .39843 75000 | .A6 00 00 00 | .64843 75000 | .E6 00 00 00 | .89843 75000 | | .27 00 00 00 | .15234 37500 | .67 00 00 00 | .40234 37500 | .A7 00 00 00 | .65234 37500 | .E7 00 00 00 | .90234 37500<br>.90625 00000 | | .28 00 00 00 | .15625 00000 | .68 00 00 00 | .40625 00000 | .A8 00 00 00 | .65625 00000 | .E8 00 00 00 | | | .29 00 00 00 | .16015 62500 | .69 00 00 00 | .41015 62500 | .A9 00 00 00<br>.AA 00 00 00 | .66015 62500 | .E9 00 00 00<br>.EA 00 00 00 | .91015 62500<br>.91406 25000 | | .2A 00 00 00 | .16406 25000 | .6A 00 00 00 | .41406 25000 | .AB 00 00 00 | .66406 25000<br>.66796 87500 | .EB 00 00 00 | .91796 87500 | | .2B 00 00 00<br>.2C 00 00 00 | .167 <i>9</i> 6 87500<br>.17187 50000 | .6B 00 00 00<br>.6C 00 00 00 | .41796 87500<br>.42187 50000 | .AC 00 00 00 | .67187 50000 | .EC 00 00 00 | .92187 50000 | | .2C 00 00 00<br>.2D 00 00 00 | .17578 12500 | .6D 00 00 00 | .42578 12500 | .AD 00 00 00 | .67578 12500 | .ED 00 00 00 | .92578 12500 | | .2E 00 00 00 | .17968 75000 | .6E 00 00 00 | .42968 75000 | .AE 00 00 00 | .67968 75000 | .EE 00 00 00 | .92968 75000 | | .2F 00 00 00 | .18359 37500 | .6F 00 00 00 | .43359 37500 | .AF 00 00 00 | .68359 37500 | .EF 00 00 00 | .93359 37500 | | .30 00 00 00 | .18750 00000 | .70 00 00 00 | .43750 00000 | .BO 00 00 00 | .68750 00000 | .F0 00 00 00 | .93750 00000 | | .31 00 00 00 | .19140 62500 | .71 00 00 00 | .44140 62500 | .B1 00 00 00 | .69140 62500 | .F1 00 00 00 | .94140 62500 | | .32 00 00 00 | .19531 25000 | .72 00 00 00 | .44531 25000 | .B2 00 00 00 | .69531 25000 | .F2 00 00 00 | .94531 25000 | | .33 00 00 00 | .19921 87500 | .73 00 00 00 | .44921 87500 | .B3 00 00 00 | .69921 87500 | .F3 00 00 00 | .94921 87500 | | .34 00 00 00 | .20312 50000 | .74 00 00 00 | .45312 50000 | .B4 00 00 00 | .70312 50000 | .F4 00 00 00 | .95312 50000 | | .35 00 00 00 | .20703 12500 | .75 00 00 00 | .45703 12500 | .B5 00 00 00 | .70703 12500 | .F5 00 00 00 | .95703 12500 | | .36 00 00 00 | .21093 75000 | .76 00 00 00 | .46093 75000 | .B6 00 00 00 | .71093 75000 | .F6 00 00 00 | .96093 75000 | | .37 00 00 00 | .21484 37500 | .77 00 00 00 | .46484 37500 | .B7 00 00 00 | .71484 37500 | .F7 00 00 00 | .96484 37500 | | .38 00 00 00 | .21875 00000 | .78 00 00 00 | .46875 00000 | .B8 00 00 00 | .71875 00000 | .F8 00 00 00 | .96875 00000 | | .39 00 00 00 | .22265 62500 | .79 00 00 00 | .47265 62500 | .B9 00 00 00 | .72265 62500 | .F9 00 00 00<br>.FA 00 00 00 | .97265 62500<br>.97656 25000 | | .3A 00 00 00 | .22656 25000 | .7A 00 00 00 | .47656 25000 | .BA 00 00 00<br>.BB 00 00 00 | .72656 25000<br>.73046 87500 | .FB 00 00 00 | .98046 87500 | | .3B 00 00 00 | .23046 87500 | .7B 00 00 00<br>.7C 00 00 00 | .48046 87500<br>.48437 50000 | .BC 00 00 00 | .73437 50000 | .FC 00 00 00 | .98437 50000 | | .3C 00 00 00 | .23437 50000 | .7D 00 00 00 | .48828 12500 | .BD 00 00 00 | .73828 12500 | .FD 00 00 00 | .98828 12500 | | .3D 00 00 00<br>.3E 00 00 00 | .23828 12500<br>.24218 75000 | .7E 00 00 00 | .49218 75000 | .BE 00 00 00 | .74218 75000 | .FE 00 00 00 | .99218 75000 | | .3F 00 00 00 | .24609 37500 | .7F 00 00 00 | .49609 37500 | .BF 00 00 00 | .74609 37500 | .FF 00 00 00 | .99609 37500 | | | .24007 07 000 | | | 1 .5. 50 00 00 | | L | | | Hexadecimal | Decimal | Hexadecimal | Decimal | Hexadecimal | Decimal | Hexadecimal | Decimal | |------------------------------|------------------------------|--------------|------------------------------|------------------------------|--------------|--------------|--------------| | .00 00 00 00 | .00000 00000 | .00 40 00 00 | .00097 65625 | .00 80 00 00 | .00195 31250 | .00 C0 00 00 | .00292 96875 | | .00 01 00 00 | .00001 52587 | .00 41 00 00 | .00099 18212 | .00 81 00 00 | .00196 83837 | .00 C1 00 00 | .00294 49462 | | .00 02 00 00 | .00003 05175 | .00 42 00 00 | .00100 70800 | .00 82 00 00 | .00198 36425 | .00 C2 00 00 | .00296 02050 | | .00 03 00 00 | .00004 57763 | .00 43 00 00 | .00102 23388 | .00 83 00 00 | .00199 89013 | .00 C3 00 00 | .00297 54638 | | .00 04 00 00 | .00006 10351 | .00 44 00 00 | .00103 75976 | .00 84 00 00 | .00201 41601 | .00 C4 00 00 | .00299 07226 | | .00 05 00 00 | .00007 62939 | .00 45 00 00 | .00105 28564 | .00 85 00 00 | .00202 94189 | .00 C5 00 00 | .00300 59814 | | .00 06 00 00 | .00009 15527 | .00 46 00 00 | .00106 81152 | .00 86 00 00 | .00204 46777 | .00 C6 00 00 | .00302 12402 | | .00 07 00 00 | .00010 68115 | .00 47 00 00 | .00108 33740 | .00 87 00 00 | .00205 99365 | .00 C7 00 00 | .00303 64990 | | .00 08 00 00 | .00012 20703 | .00 48 00 00 | .00109 86328 | .00 88 00 00 | .00207 51953 | .00 C8 00 00 | .00305 17578 | | .00 09 00 00 | .00013 73291 | .00 49 00 00 | .00111 38916 | .00 89 00 00 | .00209 04541 | .00 C9 00 00 | .00306 70166 | | .00 0A 00 00 | .00015 25878 | .00 4A 00 00 | .00112 91503 | .00 8A 00 00 | .00210 57128 | .00 CA 00 00 | .00308 22753 | | .00 OB 00 00 | .00016 78466 | .00 4B 00 00 | .00114 44091 | .00 8B 00 00 | .00212 09716 | .00 CB 00 00 | .00309 75341 | | .00 OC 00 00 | .00018 31054 | .00 4C 00 00 | .00115 96679 | .00 8C 00 00 | .00213 62304 | .00 CC 00 00 | .00311 27929 | | .00 0D 00 00 | .00019 83642 | .00 4D 00 00 | .00117 49267 | .00 8D 00 00 | .00215 14892 | .00 CD 00 00 | .00312 80517 | | .00 OE 00 00 | .00021 36230 | .00 4E 00 00 | .00119 01855 | .00 8E 00 00 | .00216 67480 | .00 CE 00 00 | .00314 33105 | | .00 OF 00 00 | .00022 88818 | .00 4F 00 00 | .00120 54443 | .00 8F 00 00 | .00218 20068 | .00 CF 00 00 | .00315 85693 | | .00 10 00 00 | .00024 41406 | .00 50 00 00 | .00122 07031 | .00 90 00 00 | .00219 72656 | .00 DO 00 00 | .00317 38281 | | .00 10 00 00 | .00024 41400 | .00 51 00 00 | .00123 59619 | .00 91 00 00 | .00221 25244 | .00 D1 00 00 | .00318 90869 | | .00 12 00 00 | .00023 73774 | .00 52 00 00 | .00125 12207 | .00 92 00 00 | .00227 23244 | .00 D2 00 00 | .00320 43457 | | .00 12 00 00 | .00027 48382 | .00 53 00 00 | .00125 12207 | .00 93 00 00 | .00224 30419 | .00 D3 00 00 | .00321 96044 | | .00 13 00 00 | .00028 99189 | .00 54 00 00 | .00128 17382 | .00 94 00 00 | .00224 30417 | .00 D4 00 00 | .00323 48632 | | .00 14 00 00 | .00030 31737 | .00 55 00 00 | .00128 17382 | .00 95 00 00 | .00227 35595 | .00 D5 00 00 | .00325 01220 | | .00 15 00 00 | .00032 04343 | .00 56 00 00 | .00127 0777 0 | .00 96 00 00 | .00227 33373 | .00 D6 00 00 | .00326 53808 | | .00 17 00 00 | .00035 09521 | .00 57 00 00 | .00131 22336 | .00 97 00 00 | .00230 40771 | .00 D7 00 00 | .00328 06396 | | .00 18 00 00 | .00035 07521 | .00 58 00 00 | .00134 27734 | .00 98 00 00 | .00231 93359 | .00 D8 00 00 | .00329 58984 | | .00 18 00 00 | .00038 14697 | .00 59 00 00 | .00135 80322 | .00 99 00 00 | .00233 45947 | .00 D9 00 00 | .00331 11572 | | .00 17 00 00 | .00038 14077 | .00 5A 00 00 | .00133 00322 | .00 9A 00 00 | .00234 98535 | .00 DA 00 00 | .00332 64160 | | .00 1B 00 00 | .00037 87 283 | .00 5B 00 00 | .00137 32710 | .00 9B 00 00 | .00236 51123 | .00 DB 00 00 | .00334 16748 | | .00 IC 00 00 | .00041 17873 | .00 5C 00 00 | .00140 38085 | .00 9C 00 00 | .00238 03710 | .00 DC 00 00 | .00335 69335 | | .00 1D 00 00 | .00042 7 2400 | .00 5D 00 00 | .00141 90673 | .00 9D 00 00 | .00239 56298 | .00 DD 00 00 | .00337 21923 | | .00 1E 00 00 | .00044 23048 | .00 5E 00 00 | .00147 70073 | .00 9E 00 00 | .00241 08886 | .00 DE 00 00 | .00338 74511 | | .00 1F 00 00 | .00043 77030 | .00 5E 00 00 | .00144 95849 | .00 9F 00 00 | .00242 61474 | .00 DF 00 00 | .00340 27099 | | | | 00 (0 00 00 | 00144 40427 | .00 A0 00 00 | .00244 14062 | .00 E0 00 00 | .00341 79687 | | .00 20 00 00 | .00048 82812 | .00 60 00 00 | .00146 48437<br>.00148 01025 | .00 A1 00 00 | .00245 66650 | .00 E1 00 00 | .00343 32275 | | .00 21 00 00 | .00050 35400 | .00 61 00 00 | .00148 01023 | .00 A1 00 00 | .00247 19238 | .00 E2 00 00 | .00344 84863 | | .00 22 00 00 | .00051 87988 | .00 62 00 00 | .00147 33813 | .00 A2 00 00 | .00247 17236 | .00 E3 00 00 | .00346 37451 | | .00 23 00 00 | .00053 40576 | .00 63 00 00 | .00157 08207 | .00 A3 00 00 | .00250 24414 | .00 E4 00 00 | .00347 90039 | | .00 24 00 00 | .00054 93164<br>.00056 45751 | .00 65 00 00 | .00152 38767 | .00 A5 00 00 | .00250 24411 | .00 E5 00 00 | .00349 42626 | | .00 25 00 00 | .00057 98339 | .00 66 00 00 | .00155 63964 | .00 A6 00 00 | .00253 29589 | .00 E6 00 00 | .00350 95214 | | .00 26 00 00 | .00057 78337 | .00 67 00 00 | .00157 16552 | .00 A7 00 00 | .00254 82177 | .00 E7 00 00 | .00352 47802 | | .00 28 00 00 | .00061 03515 | .00 68 00 00 | .00158 69140 | .00 A8 00 00 | .00256 34765 | .00 E8 00 00 | .00354 00390 | | .00 29 00 00 | .00062 56103 | .00 69 00 00 | .00160 21728 | .00 A9 00 00 | .00257 87353 | .00 E9 00 00 | .00355 52978 | | .00 24 00 00 | .00062 38103 | .00 6A 00 00 | .00160 21726 | .00 AA 00 00 | .00259 39941 | .00 EA 00 00 | .00357 05566 | | .00 2B 00 00 | .00065 61279 | .00 6B 00 00 | .00161 74316 | .00 AB 00 00 | .00260 92529 | .00 EB 00 00 | .00358 58154 | | .00 2C 00 00 | .00067 13867 | .00 6C 00 00 | .00164 79492 | .00 AC 00 00 | .00262 45117 | .00 EC 00 00 | .00360 10742 | | .00 2D 00 00 | .00068 66455 | .00 6D 00 00 | .00166 32080 | .00 AD 00 00 | .00263 97705 | .00 ED 00 00 | .00361 63330 | | .00 2E 00 00 | .00070 19042 | .00 6E 00 00 | .00167 84667 | .00 AE 00 00 | .00265 50292 | .00 EE 00 00 | .00363 15917 | | .00 2F 00 00 | .00071 71630 | .00 6F 00 00 | .00169 37255 | .00 AF 00 00 | .00267 02880 | .00 EF 00 00 | .00364 68505 | | .00 30 00 00 | .00073 24218 | .00 70 00 00 | .00170 89843 | .00 BO 00 00 | .00268 55468 | .00 F0 00 00 | .00366 21093 | | .00 30 00 00 | .00073 24218 | .00 70 00 00 | .00170 87843 | .00 B0 00 00 | .00270 08056 | .00 F1 00 00 | .00367 73681 | | .00 37 00 00 | .00074 78808 | .00 72 00 00 | .00172 42431 | .00 B1 00 00 | .00270 00030 | .00 F2 00 00 | .00369 26269 | | .00 32 00 00 | .00076 29394 | .00 72 00 00 | .00175 47607 | .00 B2 00 00 | .00271 00044 | .00 F3 00 00 | .00370 78857 | | .00 33 00 00 | .00077 81782 | .00 74 00 00 | .00173 47007 | .00 B4 00 00 | .00274 65820 | .00 F4 00 00 | .00372 31445 | | .00 34 00 00 | .00079 34370 | .00 75 00 00 | .00177 00173 | .00 B5 00 00 | .00274 03020 | .00 F5 00 00 | .00373 84033 | | .00 35 00 00 | .00080 87138 | .00 76 00 00 | .00178 32783 | .00 B6 00 00 | .00277 70996 | .00 F6 00 00 | .00375 36621 | | .00 36 00 00 | .00082 39748 | .00 77 00 00 | .00180 05371 | .00 B0 00 00<br>.00 B7 00 00 | .00277 70778 | .00 F7 00 00 | .00376 89208 | | .00 37 00 00 | .00085 44921 | .00 78 00 00 | .00181 37 738 | .00 B8 00 00 | .00280 76171 | .00 F8 00 00 | .00378 41796 | | .00 38 00 00 | .00085 44921 | .00 79 00 00 | .00183 10348 | .00 B9 00 00 | .00282 28759 | .00 F9 00 00 | .00379 94384 | | .00 34 00 00 | .00088 50097 | .00 7A 00 00 | .00184 03134 | .00 BA 00 00 | .00283 81347 | .00 FA 00 00 | .00381 46972 | | .00 3A 00 00 | .00088 30097 | .00 7B 00 00 | .00186 13722 | .00 BB 00 00 | .00285 33935 | .00 FB 00 00 | .00382 99560 | | .00 3E 00 00 | .00090 02683 | .00 7C 00 00 | .00189 20898 | .00 BC 00 00 | .00286 86523 | .00 FC 00 00 | .00384 52148 | | .00 3C 00 00 | .00091 55273 | .00 7D 00 00 | .00199 73486 | .00 BD 00 00 | .00288 39111 | .00 FD 00 00 | .00386 04736 | | | .00093 07861 | .00 7E 00 00 | .00190 73488 | .00 BE 00 00 | .00289 91699 | .00 FE 00 00 | .00387 57324 | | .00 3E 00 00<br>.00 3F 00 00 | .00094 80449 | .00 7F 00 00 | .00192 20074 | .00 BF 00 00 | .00291 44287 | .00 FF 00 00 | .00389 09912 | | .00 31 00 00 | .00070 13037 | .0071 00 00 | .5517575552 | 1 .55 51 55 55 | | | | | Hexadecimal | Decimal | Hexadecimal | Decimal | Hexadecimal | Decimal | Hexadecimal | Decimal | |------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|-----------------------------------------------|------------------------------|------------------------------| | .00 00 00 00 | .00000 00000 | .00 00 40 00 | .00000 38146 | .00 00 80 00 | .00000 76293 | .00 00 C0 00 | .00001 14440 | | .00 00 01 00 | .00000 00596 | .00 00 41 00 | .00000 38743 | .00 00 81 00 | .00000 76889 | .00 00 C1 00 | .00001 15036 | | .00 00 02 00 | .00000 01192 | .00 00 42 00 | .00000 39339 | .00 00 82 00 | .00000 77486 | .00 00 C2 00 | .00001 15633 | | .00 00 03 00 | .00000 01788 | .00 00 43 00 | .00000 39935 | .00 00 83 00 | .00000 78082 | .00 00 C3 00 | .00001 16229 | | .00 00 04 00 | .00000 02384 | .00 00 44 00 | .00000 40531 | .00 00 84 00 | .00000 78678 | .00 00 C4 00 | .00001 16825 | | .00 00 05 00 | .00000 02980 | .00 00 45 00 | .00000 41127 | .00 00 85 00 | .00000 79274 | .00 00 C5 00 | .00001 17421 | | .00 00 06 00 | .00000 03576 | .00 00 46 00 | .00000 41723 | .00 00 86 00 | .00000 79870 | .00 00 C6 00 | .00001 18017 | | .00 00 07 00 | .00000 04172 | .00 00 47 00 | .00000 42319 | .00 00 87 00 | .00000 80466 | .00 00 C7 00 | .00001 18613 | | .00 00 08 00 | .00000 04768 | .00 00 48 00 | .00000 42915 | .00 00 88 00 | .00000 81062 | .00 00 C8 00 | .00001 19209 | | .00 00 09 00<br>.00 00 0A 00 | .00000 05364<br>.00000 05960 | .00 00 49 00<br>.00 00 4A 00 | .00000 43511<br>.00000 44107 | .00 00 89 00 | .00000 81658<br>.00000 82254 | .00 00 C9 00 | .00001 19805 | | .00 00 0A 00 | .00000 05760 | .00 00 4A 00 | .00000 44703 | .00 00 8A 00<br>.00 00 8B 00 | .00000 82254 | .00 00 CA 00<br>.00 00 CB 00 | .00001 20401 | | .00 00 00 00 | .00000 07152 | .00 00 4C 00 | .00000 45299 | .00 00 8C 00 | .00000 82650 | .00 00 CC 00 | .00001 20777 | | .00 00 0D 00 | .00000 07748 | .00 00 4D 00 | .00000 45895 | .00 00 8D 00 | .00000 84042 | .00 00 CD 00 | .00001 22189 | | .00 00 0E 00 | .00000 08344 | .00 00 4E 00 | .00000 46491 | .00 00 8E 00 | .00000 84638 | .00 00 CE 00 | .00001 22785 | | .00 00 0F 00 | .00000 08940 | .00 00 4F 00 | .00000 47087 | .00 00 8F 00 | .00000 85234 | .00 00 CF 00 | .00001 23381 | | .00 00 10 00 | 00000 00534 | .00 00 50 00 | 00000 47492 | .00 00 90 00 | 00000 05020 | 00 00 00 00 | .00001 23977 | | .00 00 10 00 | .00000 09536<br>.00000 10132 | .00 00 50 00 | .00000 47683<br>.00000 48279 | .00 00 90 00 | .00000 85830<br>.00000 86426 | .00 00 D0 00<br>.00 00 D1 00 | .00001 23977 | | .00 00 11 00 | .00000 10132 | .00 00 51 00 | .00000 48277 | .00 00 91 00 | .00000 87022 | .00 00 D1 00 | .00001 25169 | | .00 00 12 00 | .00000 10720 | .00 00 52 00 | .00000 49471 | .00 00 72 00 | .00000 87618 | .00 00 D2 00 | .00001 25765 | | .00 00 14 00 | .00000 11920 | .00 00 54 00 | .00000 50067 | .00 00 94 00 | .00000 88214 | .00 00 D4 00 | .00001 26361 | | .00 00 15 00 | .00000 12516 | .00 00 55 00 | .00000 50663 | .00 00 95 00 | .00000 88810 | .00 00 D5 00 | .00001 26957 | | .00 00 16 00 | .00000 13113 | .00 00 56 00 | .00000 51259 | .00 00 96 00 | .00000 89406 | .00 00 D6 00 | .00001 27553 | | .00 00 17 00 | .00000 13709 | .00 00 57 00 | .00000 51856 | .00 00 97 00 | .00000 90003 | .00 00 D7 00 | .00001 28149 | | .00 00 18 00 | .00000 14305 | .00 00 58 00 | .00000 52452 | .00 00 98 00 | .00000 90599 | .00 00 D8 00 | .00001 28746 | | .00 00 19 00 | .00000 14901 | .00 00 59 00 | .00000 53048 | .00 00 99 00 | .00000 91195 | .00 00 D9 00 | .00001 29342 | | .00 00 1A 00 | .00000 15497 | .00 00 5A 00 | .00000 53644 | .00 00 9A 00 | .00000 91791 | .00 00 DA 00 | .00001 29938 | | .00 00 1B 00 | .00000 16093 | .00 00 5B 00 | .00000 54240 | .00 00 9B 00 | .00000 92387 | .00 00 DB 00 | .00001 30534 | | .00 00 1C 00 | .00000 16689 | .00 00 5C 00 | .00000 54836 | .00 00 9C 00 | .00000 92983 | .00 00 DC 00 | .00001 31130 | | .00 00 1D 00<br>.00 00 1E 00 | .00000 17285<br>.00000 17881 | .00 00 5D 00<br>.00 00 5E 00 | .00000 55432 | .00 00 9D 00<br>.00 00 9E 00 | .00000 93579 | .00 00 DD 00 | .00001 31726 | | .00 00 1E 00 | .00000 17881 | .00 00 3E 00 | .00000 56028<br>.00000 56624 | .00 00 9E 00 | .00000 941 <i>75</i><br>.00000 94 <i>77</i> 1 | .00 00 DE 00<br>.00 00 DF 00 | .00001 32322 | | .00 00 20 00 | .00000 19073 | .00 00 60 00 | .00000 57220 | .00 0A 00 00 | .00000 95367 | .00 00 E0 00 | .00001 33514 | | .00 00 20 00 | .00000 17669 | .00 00 61 00 | .00000 57220 | .00 00 A1 00 | .00000 75367 | .00 00 E0 00 | .00001 33314 | | .00 00 22 00 | .00000 17007 | .00 00 62 00 | .00000 57618 | .00 00 A1 00 | .00000 75703 | .00 00 E2 00 | .00001 34716 | | .00 00 23 00 | .00000 20861 | .00 00 63 00 | .00000 59008 | .00 00 A3 00 | .00000 97155 | .00 00 E3 00 | .00001 35302 | | .00 00 24 00 | .00000 21457 | .00 00 64 00 | .00000 59604 | .00 00 A4 00 | .00000 97751 | .00 00 E4 00 | .00001 35898 | | .00 00 25 00 | .00000 22053 | .00 00 65 00 | .00000 60200 | .00 00 A5 00 | .00000 98347 | .00 00 E5 00 | .00001 36494 | | .00 00 26 00 | .00000 22649 | .00 00 66 00 | .00000 60796 | .00 00 A6 00 | .00000 98943 | .00 00 E6 00 | .00001 37090 | | .00 00 27 00 | .00000 23245 | .00 00 67 00 | .00000 61392 | .00 00 A7 00 | .00000 99539 | .00 00 E7 00 | .00001 37686 | | .00 00 28 00 | .00000 23841 | .00 00 68 00 | .00000 61988 | .00 00 A8 00 | .00001 00135 | .00 00 E8 00 | .00001 38282 | | .00 00 29 00 | .00000 24437 | .00 00 69 00 | .00000 62584 | .00 00 A9 00 | .00001 00731 | .00 00 E9 00 | .00001 38878 | | .00 00 2A 00 | .00000 25033 | .00 00 6A 00 | .00000 63180 | .00 AA 00 | .00001 01327 | .00 00 EA 00 | .00001 39474 | | .00 00 2B 00<br>.00 00 2C 00 | .00000 25629 | .00 00 6B 00 | .00000 63776 | .00 00 AB 00 | .00001 01923 | .00 00 EB 00 | .00001 40070 | | .00 00 2C 00 | .00000 26226<br>.00000 26822 | .00 00 6C 00<br>.00 00 6D 00 | .00000 64373 | .00 00 AC 00<br>.00 00 AD 00 | .00001 02519 | .00 00 EC 00 | .00001 40666 | | .00 00 2D 00 | .00000 28822 | .00 00 8D 00 | .00000 64969 | .00 00 AD 00 | .00001 03116 | .00 00 ED 00<br>.00 00 EE 00 | .00001 41263 | | .00 00 2F 00 | .00000 27418 | .00 00 6F 00 | .00000 66161 | .00 00 AE 00 | .00001 03712 | .00 00 EF 00 | .00001 41839 | | .00 00 30 00 | .00000 28610 | .00 00 70 00 | .00000 66757 | .00 00 во 00 | .00001 04904 | .00 00 F0 <b>00</b> | .00001 43051 | | .00 00 31 00 | .00000 29206 | .00 00 71 00 | .00000 67353 | .00 00 B1 00 | .00001 05500 | .00 00 F1 00 | .00001 43647 | | .00 00 32 00 | .00000 29802 | .00 00 72 00 | .00000 67949 | .00 00 B2 00 | .00001 06096 | .00 00 F2 00 | .00001 44243 | | .00 00 33 00 | .00000 30398 | .00 00 73 00 | .00000 68545 | .00 00 B3 00 | .00001 06692 | .00 00 F3 00 | .00001 44839 | | .00 00 34 00 | .00000 30994 | .00 00 74 00 | .00000 69141 | .00 00 B4 00 | .00001 07288 | .00 00 F4 00 | .00001 45435 | | .00 00 35 00 | .00000 31590 | .00 00 75 00 | .00000 69737 | .00 00 B5 00 | .00001 07884 | .00 00 F5 00 | .00001 46031 | | .00 00 36 00 | .00000 32186 | .00 00 76 00 | .00000 70333 | .00 00 B6 00 | .00001 08480 | .00 00 F6 00 | .00001 46627 | | .00 00 37 00 | .00000 32782 | .00 00 77 00 | .00000 70929 | .00 00 B7 00 | .00001 09076 | .00 00 F7 00 | .00001 47223 | | .00 00 38 00 | .00000 33378 | .00 00 78 00 | .00000 71525 | .00 00 88 00 | .00001 09672 | .00 00 F8 00 | .00001 47819 | | .00 00 39 00<br>.00 00 3A 00 | .00000 33974 | .00 00 79 00 | .00000 72121 | .00 00 B9 00 | .00001 10268 | .00 00 F9 00 | .00001 48415 | | .00 00 3A 00 | .00000 34570<br>.00000 35166 | .00 00 7A 00<br>.00 00 7B 00 | .00000 72717<br>.00000 73313 | .00 00 BA 00<br>.00 00 BB 00 | .00001 10864<br>.00001 11460 | .00 00 FA 00<br>.00 00 FB 00 | .00001 49011<br>.00001 49607 | | .00 00 3C 00 | .00000 35762 | .00 00 7 <b>C</b> 00 | .00000 73313 | .00 00 BC 00 | .00001 11460 | .00 00 FB 00 | .00001 49807 | | .00 00 3C 00 | .00000 35762 | .00 00 7C 00 | .00000 73707 | .00 00 BC 00 | .00001 12058 | .00 00 FC 00 | .00001 50799 | | .00 00 3E 00 | .00000 36954 | .00 00 7E 00 | .00000 74303 | .00 00 BE 00 | .00001 12032 | .00 00 FE 00 | .00001 51395 | | .00 00 3F 00 | .00000 37550 | .00 00 7F 00 | .00000 75697 | .00 00 BF 00 | .00001 13216 | .00 00 FF 00 | .00001 51991 | | <u> </u> | | | | L | | | | | Hexadecimal | Decimal | Hexadecimal | Decimal | Hexadecimal | Decimal | Hexadecimal | Decimal | |------------------------------|------------------------------|-------------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------| | .00 00 00 00 | .00000 00000 | .00 00 00 40 | .00000 00149 | .00 00 00 80 | .00000 00298 | .00 00 00 C0 | .00000 00447 | | .00 00 00 01 | .00000 00002 | .00 00 00 41 | .00000 00151 | .00 00 00 81 | .00000 00300 | .00 00 00 C1 | .00000 00449 | | .00 00 00 02 | .00000 00004 | .00 00 00 42 | .00000 00153 | .00 00 00 82 | .00000 00302 | .00 00 00 C2 | .00000 00451 | | .00 00 00 03 | .00000 000006 | .00 00 00 43 | .00000 00155 | .00 00 00 83 | .00000 00305 | .00 00 00 C3 | .00000 00454 | | .00 00 00 04 | .00000 00009 | .00 00 00 44 | .00000 00158 | .00 00 00 84 | .00000 00307 | .00 00 00 C4 | .00000 00456<br>.00000 00458 | | .00 00 00 05 | .00000 00011 | .00 00 00 45 | .00000 00160 | .00 00 00 85 | .00000 00309 | .00 00 00 C5<br>.00 00 00 C6 | .00000 00450 | | .00 00 00 06 | .00000 00013 | .00 00 00 46 | .00000 00162 | .00 00 00 86<br>.00 00 00 87 | .00000 00311 | .00 00 00 C7 | .00000 00161 | | .00 00 00 07 | .00000 00016 | .00 00 00 47 | .00000 00165<br>.00000 00167 | .00 00 00 88 | .00000 00314 | .00 00 00 C8 | .00000 00465 | | .00 00 00 08<br>.00 00 00 09 | .00000 00018<br>.00000 00020 | .00 00 00 48<br>.00 00 00 49 | .00000 00169 | .00 00 00 89 | .00000 00318 | .00 00 00 C9 | .00000 00467 | | .00 00 00 07 | .00000 00020 | .00 00 00 47 | .00000 00172 | .00 00 00 8A | .00000 00321 | .00 00 00 CA | .00000 00470 | | .00 00 00 0A | .00000 00025 | .00 00 00 4B | .00000 00174 | .00 00 00 8B | .00000 00323 | .00 00 00 CB | .00000 00472 | | .00 00 00 0C | .00000 00027 | .00 00 00 4C | .00000 00176 | .00 00 00 8C | .00000 00325 | .00 00 00 CC | .00000 00474 | | .00 00 00 0D | .00000 00030 | .00 00 00 4D | .00000 00179 | .00 00 00 8D | .00000 00328 | .00 00 00 CD | .00000 00477 | | .00 00 00 0E | .00000 00032 | .00 00 00 4E | .00000 00181 | .00 00 00 8E | .00000 00330 | .00 00 00 CE | .00000 00479 | | .00 00 00 0F | .00000 00034 | .00 00 00 4F | .00000 00183 | .00 00 00 8F | .00000 00332 | .00 00 00 CF | .00000 00481 | | .00 00 00 10 | .00000 00037 | .00 00 00 50 | .00000 00186 | .00 00 00 90 | .00000 00335 | .00 00 00 D0 | .00000 00484 | | .00 00 00 11 | .00000 00039 | .00 00 00 51 | .00000 00188 | .00 00 00 91 | .00000 00337 | .00 00 00 D1 | .00000 00486 | | .00 00 00 12 | .00000 00041 | .00 00 00 52 | .00000 00190 | .00 00 00 92 | .00000 00339 | .00 00 00 D2 | .00000 00488 | | .00 00 00 13 | .00000 00044 | .00 00 00 53 | .00000 00193 | .00 00 00 93 | .00000 00342 | .00 00 00 D3 | .00000 00491 | | .00 00 00 14 | .00000 00046 | .00 00 00 54 | .00000 00195 | .00 00 00 94 | .00000 00344<br>.00000 00346 | .00 00 00 D4 | .00000 00475 | | .00 00 00 15 | .00000 00048 | .00 00 00 55 | .00000 00197 | .00 00 00 95 | .00000 00348 | .00 00 00 D5 | .00000 00498 | | .00 00 00 16 | .00000 00051 | .00 00 00 56 | .00000 00200<br>.00000 00202 | .00 00 00 96 | .00000 00347 | .00 00 00 D7 | .00000 00500 | | .00 00 00 17<br>.00 00 00 18 | .00000 00053 | .00 00 00 <i>57</i><br>.00 00 00 58 | .00000 00202 | .00 00 00 77 | .00000 00353 | .00 00 00 D8 | .00000 00502 | | .00 00 00 18 | .00000 00055<br>.00000 00058 | .00 00 00 58 | .00000 00207 | .00 00 00 78 | .00000 00356 | .00 00 00 D9 | .00000 00505 | | .00 00 00 17 | .00000 00038 | .00 00 00 5A | .00000 00209 | .00 00 00 9A | .00000 00358 | .00 00 00 DA | .00000 00507 | | .00 00 00 1A | .00000 00062 | .00 00 00 5B | .00000 00211 | .00 00 00 9B | .00000 00360 | .00 00 00 DB | .00000 00509 | | .00 00 00 1C | .00000 00065 | .00 00 00 5C | .00000 00214 | .00 00 00 9C | .00000 00363 | .00 00 00 DC | .00000 00512 | | .00 00 00 1D | .00000 00067 | .00 00 00 5D | .00000 00216 | .00 00 00 9D | .00000 00365 | .00 00 00 DD | .00000 00514 | | .00 00 00 1E | .00000 00069 | .00 00 00 5E | .00000 00218 | .00 00 00 9E | .00000 00367 | .00 00 00 DE | .00000 00516 | | .00 00 00 1F | .00000 00072 | .00 00 00 5F | .00000 00221 | .00 00 00 9F | .00000 00370 | .00 00 00 DF | .00000 00519 | | .00 00 00 20 | .00000 00074 | .00 00 00 60 | .00000 00223 | .00 00 00 A0 | .00000 00372 | .00 00 00 E0 | .00000 00521 | | .00 00 00 21 | .00000 00076 | .00 00 00 61 | .00000 00225 | .00 00 00 A1 | .00000 00374 | .00 00 00 E1 | .00000 00523 | | .00 00 00 22 | .00000 00079 | .00 00 00 62 | .00000 00228 | .00 00 00 A2 | .00000 00377 | .00 00 00 E2 | .00000 00526 | | .00 00 00 23 | .00000 00081 | .00 00 00 63 | .00000 00230 | .00 00 00 A3 | .00000 00379 | .00 00 00 E3 | .00000 00528<br>.00000 00530 | | .00 00 00 24 | .00000 00083 | .00 00 00 64 | .00000 00232 | .00 00 00 A4 | .00000 00381 | .00 00 00 E4<br>.00 00 00 E5 | .00000 00530 | | .00 00 00 25 | .00000 00086 | .00 00 00 65 | .00000 00235 | .00 00 00 A5<br>.00 00 00 A6 | .00000 00384<br>.00000 00386 | .00 00 00 E6 | .00000 00535 | | .00 00 00 26 | .00000 00008 | .00 00 00 66 | .00000 00237<br>.00000 00239 | .00 00 00 A8 | .00000 00388 | .00 00 00 E7 | .00000 00537 | | .00 00 00 27<br>.00 00 00 28 | .00000 00090<br>.00000 00093 | .00 00 00 67<br>.00 00 00 68 | .00000 00237 | .00 00 00 A8 | .00000 00391 | .00 00 00 E8 | .00000 00540 | | .00 00 00 28 | .00000 00075 | .00 00 00 69 | .00000 00242 | .00 00 00 A9 | .00000 00393 | .00 00 00 E9 | .00000 00542 | | .00 00 00 27 | .00000 00073 | .00 00 00 6A | .00000 00246 | .00 00 00 AA | .00000 00395 | .00 00 00 EA | .00000 00544 | | .00 00 00 2A | .00000 00100 | .00 00 00 6B | .00000 00249 | .00 00 00 AB | .00000 00398 | .00 00 00 EB | .00000 00547 | | .00 00 00 2C | .00000 00102 | .00 00 00 6C | .00000 00251 | .00 00 00 AC | .00000 00400 | .00 00 00 EC | .00000 00549 | | .00 00 00 2D | .00000 00104 | .00 00 00 6D | .00000 00253 | .00 00 00 AD | .00000 00402 | .00 00 00 ED | .00000 00551 | | .00 00 00 2E | .00000 00107 | .00 00 00 6E | .00000 00256 | .00 00 00 AE | .00000 00405 | .00 00 00 EE | .00000 00554 | | .00 00 00 2F | .00000 00109 | .00 00 00 6F | .00000 00258 | .00 00 00 AF | .00000 00407 | .00 00 00 EF | .00000 00556 | | .00 00 00 30 | .00000 00111 | .00 00 00 70 | .00000 00260 | .00 00 00 B0 | .00000 00409 | .00 00 00 F0 | .00000 00558 | | .00 00 00 31 | .00000 00114 | .00 00 00 71 | .00000 00263 | .00 00 00 B1 | .00000 00412 | .00 00 00 F1 | .00000 00561 | | .00 00 00 32 | .00000 00116 | .00 00 00 72 | .00000 00265 | .00 00 00 B2 | .00000 00414 | .00 00 00 F2 | .00000 00563 | | .00 00 00 33 | .00000 00118 | .00 00 00 73 | .00000 00267 | .00 00 00 B3 | .00000 00416 | .00 00 00 F3 | .00000 00565<br>.00000 00568 | | .00 00 00 34 | .00000 00121 | .00 00 00 74 | .00000 00270 | .00 00 00 B4 | .00000 00419<br>.00000 00421 | .00 00 00 F4 | .00000 00588 | | .00 00 00 35 | .00000 00123 | .00 00 00 75 | .00000 00272<br>.00000 00274 | .00 00 00 B5 | .00000 00421 | .00 00 00 F6 | .00000 00570 | | .00 00 00 36 | .00000 00125 | .00 00 00 76<br>.00 00 00 77 | .00000 00274 | .00 00 00 B8 | .00000 00425 | .00 00 00 F7 | .00000 00575 | | .00 00 00 37<br>.00 00 00 38 | .00000 00128 | .00 00 00 77 | .00000 00277 | .00 00 00 B8 | .00000 00428 | .00 00 00 F8 | .00000 00577 | | .00 00 00 38 | .00000 00130 | .00 00 00 78 | .00000 00277 | .00 00 00 B9 | .00000 00430 | .00 00 00 F9 | .00000 00579 | | .00 00 00 37 | .00000 00132 | .00 00 00 77 | .00000 00284 | .00 00 00 BA | .00000 00433 | .00 00 00 FA | .00000 00582 | | .00 00 00 3B | .00000 00137 | .00 00 00 7B | .00000 00286 | .00 00 00 BB | .00000 00435 | .00 00 00 FB | .00000 00584 | | .00 00 00 3C | .00000 00139 | .00 00 00 7C | .00000 00288 | .00 00 00 BC | .00000 00437 | .00 00 00 FC | .00000 00586 | | .00 00 00 3D | .00000 00142 | .00 00 00 7D | .00000 00291 | .00 00 00 BD | .00000 00440 | .00 00 00 FD | .00000 00589 | | .00 00 00 3E | .00000 00144 | .00 00 00 7E | .00000 00293 | .00 00 00 BE | .00000 00442 | .00 00 00 FE | .00000 00591<br>.00000 00593 | | .00 00 00 3F | .00000 00146 | .00 00 00 7F | .00000 00295 | .00 00 00 BF | .00000 00444 | .00 00 00 FF | .00000 00373 | # **MATHEMATICAL CONSTANTS** | 1 0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0.0 0. | $\frac{2^{n}}{n} = \frac{2^{-n}}{n}$ | Constant | Decimal Value | Hexadecimal Value | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|-------------------| | 2 1 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0.00 0 | 1 0 1.0 | π | 3.14159 26535 89793 | 3.243F 6A89 | | 1 | | π – 1 | | | | 1 | | $\sqrt{\pi}$ | 1.77245 38509 05516 | | | 1 | 16 4 0.062 5 | lnπ | 1.14472 98858 49400 | 1.250D 048F | | 1 | 32 5 0.031 25 | e | 2.71828 18284 59045 | 2.B7E1 5163 | | 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,000 1,00 | | e-l | 0.36787 94411 71442 | 0.5E2D 58D9 | | 1 1 20 1 0 1 0 0 1 0 0 0 | 254 8 0.003 904 25 | √e | 1.64872 12707 00128 | 1.A612 98E2 | | 2 049 11 0,000 184 281 29 | 512 9 0.001 953 125 | log 10 e | 0.43429 44819 03252 | 0.6F2D EC55 | | 4 60% 12 0.000 244 140 623 5 1 1 1 1 0.000 242 120 621 5 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | log <sub>2</sub> e | 1.44269 50408 88963 | 1.7154 7653 | | 8 192 13 0,000 12 073 12 50 12 50 12 50 14 14 15 15 23 7309 1.6,407 Ecolog | | | 0.57721 56649 01533 | 0.93C4 67E4 | | 12 7-86 15 0.000 030 317 378 125 | | | | | | 65 536 16 0,000 015 228 769 062 5 | | | | | | 131 072 17 0.000 000 72 29 394 331 29 22 144 18 60 000 003 14 16 77 25 62 5 1 10 10 2,30258 40727 94046 2,4075 3777 20 20 20 20 20 20 20 20 20 20 20 20 20 | | | | | | 220 1 44 18 0 0.000 000 31 44 697 265 625 324 288 19 70 0.000 000 197 30 46 632 812 5 1 04 18 576 20 0.000 000 197 30 46 632 812 5 2 097 132 0 1 0.000 000 197 207 386 132 912 5 4 194 304 22 0.000 000 197 207 289 530 718 25 16 777 216 24 0.000 000 000 959 604 644 775 390 625 33 354 432 25 0.000 000 119 209 289 530 781 25 16 777 216 24 0.000 000 000 959 604 644 775 390 625 33 354 432 25 0.000 000 119 70 119 129 645 625 13 34 317 778 27 0.000 000 000 27 209 289 530 29 289 512 5 2 68 435 456 2 0 0.000 000 000 197 229 298 96 530 23 23 699 531 2 5 2 68 435 456 2 0 0.000 000 000 197 229 29 286 14 10 402 5 536 879 112 29 0.000 000 000 197 229 29 286 14 10 402 5 536 879 112 29 0.000 000 000 31 322 574 614 814 25 123 52 4 294 49 57 604 31 0.000 000 000 280 20 620 91 332 257 41 61 52 30 97 39 12 59 4 294 49 57 604 31 0.000 000 000 000 227 620 91 332 578 61 52 5 2 147 483 685 34 30 0.000 000 000 000 20 20 620 91 332 578 61 52 5 3 4 389 783 88 35 0.000 000 000 000 20 20 620 91 332 578 61 62 50 50 50 50 50 50 50 50 50 50 50 50 50 | | | | | | 1 048 578 20 0,000 000 973 674 316 406 55 2 097 152 21 0,000 000 2478 837 189 203 125 4 194 304 22 0,000 000 258 4818 579 101 542 5 8 188 608 23 0,000 000 179 202 289 550 781 25 1.6 777 216 24 0,000 000 279 807 312 387 245 25 33 3554 437 25 0,000 000 074 80 387 389 625 33 3554 437 25 0,000 000 074 80 387 389 297 312 55 4 32 20 000 000 074 80 380 599 973 125 387 287 312 5 4 32 21 474 483 648 31 000 000 000 000 313 327 387 297 288 41 191 062 5 5 36 670 971 29 0,000 000 000 000 313 327 387 297 298 41 191 062 5 5 1 10 73 74 182 43 30 0,000 000 000 313 327 379 298 41 191 062 5 8 589 964 597 31 30 0,000 000 000 000 313 327 379 415 478 515 625 2 147 483 648 31 0,000 000 000 000 000 237 287 297 298 41 451 125 2 17 179 887 184 38 0 0,000 000 000 000 227 23 30 445 453 887 287 281 451 125 17 179 887 184 38 0 0,000 000 000 000 000 000 000 000 00 | 262 144 18 0.000 003 814 697 265 625 | | | | | 2 097 152 21 0.000 000 248 837 189 200 125 8 8 88 80 80 23 0.000 000 298 203 22 88 6 89 10 502 5 8 38 80 80 23 0.000 000 299 802 322 887 695 312 5 8 38 80 80 23 0.000 000 299 802 322 887 695 312 5 8 38 80 80 24 25 0.000 000 144 901 161 192 884 765 25 5 134 217 728 27 0.000 000 000 000 000 248 765 312 5 1 34 217 728 27 0.000 000 000 000 455 80 396 923 828 125 5 1 34 217 728 27 0.000 000 000 000 282 287 695 312 5 1 073 741 824 30 0.000 000 000 000 242 287 640 25 5 1 073 741 824 30 0.000 000 000 000 242 837 84 23 25 74 615 478 515 625 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 524 288 19 0.000 001 907 348 632 812 5 | 11110 | 2.30238 40929 94046 | 2.40/5 3/// | | 4 194 304 22 0.000 001 1790 790 795 501 562 5 8 388 602 32 0.0000 001 1790 792 995 507 812 5 16 777 216 24 0.000 000 009 604 644 775 390 625 33 554 432 25 0.000 000 1790 372 987 984 765 25 877 108 684 27 27 0.000 000 007 450 580 596 923 828 125 268 435 455 2 0.000 000 174 901 161 179 847 665 25 134 217 728 27 0.000 000 007 450 580 596 923 828 125 268 435 455 0 0.000 000 1790 372 590 798 441 914 062 5 534 870 912 29 0.000 000 182 445 149 230 997 331 25 1 073 741 822 3 0.000 000 000 993 322 527 41 184 194 062 5 2 147 483 483 31 0.000 000 000 993 322 527 41 184 525 25 2 147 483 483 31 0.000 000 000 000 445 641 887 307 739 257 812 5 4 294 967 276 33 0.000 000 000 000 184 51 827 307 739 257 812 5 4 294 967 276 33 0.000 000 000 000 184 515 212 826 934 814 453 125 1 17 179 867 184 34 0.000 000 000 000 97 103 830 346 23 633 869 628 906 25 8 589 794 597 3 33 0.000 000 000 007 103 830 346 35 33 703 412 125 1 17 179 867 184 34 0.000 000 000 007 103 830 346 35 33 703 412 125 1 17 197 867 184 38 0 0.000 000 000 007 103 830 346 35 33 703 412 125 2 184 877 969 44 38 0.000 000 000 000 007 103 830 348 85 478 733 09 62 5 2 199 023 255 552 41 0.000 000 000 000 275 595 41 418 32 45 903 278 125 2 199 023 255 552 41 0.000 000 000 000 181 89 89 43 34 58 64 478 730 90 62 5 2 199 023 255 552 41 0.000 000 000 000 181 89 89 43 34 58 64 478 739 75 645 52 5 2 17 397 186 044 416 4 0.000 000 000 000 000 82 77 75 87 54 74 73 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 81 75 | | | | | | 16 777 216 24 0.000 000 039 604 644 775 390 625 33 535 432 25 0.000 000 079 802 822 387 695 312 5 3 5 5 5 432 25 0.000 000 070 450 803 876 65 25 5 134 217 778 27 0.000 000 007 450 803 876 65 25 5 134 217 778 27 0.000 000 007 450 805 396 923 838 125 5 3 8 8 70 912 29 0.000 000 000 007 25 302 989 41 914 062 5 3 8 8 70 912 29 0.000 000 000 000 275 290 298 41 914 062 5 3 8 8 70 912 29 0.000 000 000 000 31 322 57 46 15 476 201 57 031 25 5 2 147 483 448 31 0.000 000 000 000 31 322 57 46 15 476 215 625 2 147 483 448 31 0.000 000 000 000 45 661 287 307 739 257 812 5 4 294 967 296 32 0.000 000 000 11 6 13 32 16 5 476 315 625 2 177 179 889 184 34 0.000 000 000 016 14 13 32 185 673 814 453 125 17 179 889 184 34 0.000 000 000 016 14 13 32 185 673 814 453 125 17 179 889 184 34 0.000 000 000 016 14 15 32 185 673 814 453 125 17 179 889 184 38 0.000 000 000 07 97 103 914 457 37 30 818 447 31 97 33 47 30 0.000 000 000 07 97 103 914 457 37 40 13 128 125 127 487 966 944 38 0.000 000 000 000 77 27 98 15 468 15 80 440 45 13 144 148 145 145 145 145 145 145 145 145 145 145 | | | | | | 33 554 432 25 0.000 000 029 803 322 387 495 312 5 67 108 864 26 0.0000 000 014 90 161 13 3847 655 25 134 217 728 27 0.0000 000 014 90 161 13 3847 655 25 268 435 456 28 0.000 000 003 725 290 298 461 914 062 5 536 687 912 29 0.000 000 000 1862 461 149 230 957 031 25 1 073 741 824 30 0.0000 000 000 485 641 149 230 957 031 25 2 147 483 484 30 0.0000 000 000 485 641 149 230 957 031 25 8 589 914 592 33 0.000 000 000 465 661 287 370 779 275 7812 5 4 294 697 296 32 0.000 000 000 645 661 287 307 799 275 812 5 8 589 914 592 33 0.000 000 000 184 61 51 28 28 28 38 487 638 906 25 8 589 914 592 33 0.000 000 000 184 61 51 28 28 938 487 638 906 25 17 179 869 184 34 0.000 000 000 001 14 51 32 182 934 814 453 125 17 179 869 184 34 0.000 000 000 000 114 51 31 28 28 648 814 47 226 562 5 134 359 738 368 35 0.000 000 000 002 910 380 464 947 7226 562 5 137 438 934 472 37 0.000 000 000 000 145 51 915 228 366 881 806 440 625 137 438 934 472 37 0.000 000 000 000 145 51 915 228 366 881 806 440 625 274 877 906 944 88 0.0000 000 000 000 000 000 000 000 0 | 8 388 608 23 0.000 000 119 209 289 550 781 25 | | | | | 67 108 864 | | | | | | 134 127 728 27 0.000 000 007 450 580 596 923 828 125 28 435 456 28 0.000 000 003 725 290 298 461 914 062 5 336 670 791 29 0.0000 000 000 852 645 147 230 957 031 25 1 073 741 824 30 0.000 000 000 465 641 547 230 957 031 25 2 147 483 484 30 0.000 000 000 465 641 547 230 957 031 25 3 187 487 487 487 487 487 487 487 487 487 4 | | | | | | 536 870 912 29 0.000 000 001 618 62 645 149 230 957 031 25 1 1073 741 827 30 0.000 000 000 931 3257 64 15 478 15 625 2 147 483 648 31 0.000 000 000 465 661 287 307 739 257 812 5 4 294 967 296 32 0.000 000 000 000 000 465 661 287 307 739 257 812 5 4 294 967 296 32 0.000 000 000 000 164 152 32 826 948 184 453 125 17 179 869 184 34 0.000 000 000 000 164 153 218 26 948 184 453 125 18 399 734 973 35 000 000 000 000 000 000 000 000 000 | | | | | | 1 073 741 824 30 0.000 000 000 931 322 574 615 478 515 625 2 147 483 648 31 0.000 000 000 404 56 187 307 739 275 812 5 4 294 967 296 32 0.000 000 000 164 615 321 826 934 814 453 125 17 179 869 184 34 0.000 000 000 164 615 321 826 934 814 453 125 17 179 869 184 34 0.000 000 000 000 186 185 321 826 934 814 453 125 18 68 719 476 736 36 0.000 000 000 000 116 315 321 826 934 814 453 125 68 719 476 736 36 0.000 000 000 000 191 531 915 228 366 815 806 640 625 137 438 953 472 37 0.000 000 000 000 007 275 975 614 183 425 903 320 312 5 274 877 906 944 38 0.000 000 000 000 000 33 37 978 807 091 712 951 660 156 25 549 755 813 888 39 0.000 000 000 000 000 000 36 37 978 807 091 712 951 660 156 25 199 023 255 552 41 0.000 000 000 000 000 457 747 350 886 464 118 957 519 531 25 4 378 046 511 104 42 0.000 000 000 000 004 45 747 350 886 464 118 957 519 531 25 8 766 093 002 208 43 0.000 000 000 000 002 42 47 707 22 928 237 915 039 062 5 31 184 372 088 832 45 0.000 000 000 000 002 84 21 709 430 404 007 438 844 970 703 125 70 368 744 177 664 40 0.000 000 000 000 002 44 21 709 430 404 007 438 844 970 703 125 2 214 77 988 353 528 47 0.000 000 000 000 000 558 713 678 438 700 000 000 800 101 548 837 721 165 029 739 379 882 812 5 2 21 179 9813 685 248 51 0.000 000 000 000 000 544 717 712 678 800 500 727 488 353 528 47 0.000 000 000 000 000 888 178 417 901 122 52 38 905 334 472 636 25 2 2 2 5 1 799 813 685 248 51 0.000 000 000 000 000 558 713 678 438 900 500 92 93 55 621 337 890 625 2 2 2 5 1 799 813 685 248 51 0.000 000 000 000 000 000 688 187 817 901 122 52 338 905 334 472 636 25 2 2 2 5 1 799 813 685 248 51 0.000 000 000 000 000 000 000 000 000 | 268 435 456 28 0.000 000 003 725 290 298 461 914 062 5 | | | | | 2 147 483 648 31 0.000 000 000 465 661 287 307 739 257 812 5 4 294 967 296 32 0.000 000 000 000 212 830 643 653 869 628 902 25 8 589 7934 592 33 0.000 000 000 001 161 415 221 826 934 814 453 125 17 179 869 184 34 0.000 000 000 000 183 027 660 913 467 407 726 562 5 137 438 973 472 37 0.000 000 000 000 000 000 000 000 000 | | | | | | 8 589 934 592 33 0.000 000 000 116 415 321 826 934 814 453 125 17 179 869 184 34 0.000 000 000 000 000 000 000 000 000 | | | | | | 8 589 934 592 33 0.000 000 000 116 415 321 826 934 814 453 125 17 179 869 184 34 0.000 000 000 000 000 000 000 000 000 | 4 294 967 296 32 0,000 000 000 232 830 643 653 869 628 906 25 | | | | | 34 359 738 368 35 0.000 000 000 029 103 380 456 733 76 813 281 25 68 719 476 736 36 0.000 000 000 000 014 551 915 228 366 818 806 640 625 274 877 906 944 38 0.000 000 000 000 03 637 978 807 991 712 951 660 156 25 274 877 906 944 38 0.000 000 000 000 000 363 7978 807 991 712 951 660 156 25 2 199 023 255 552 41 0.000 000 000 000 000 42 747 350 886 464 118 957 519 531 25 4 398 046 511 104 42 0.000 000 000 000 000 227 373 675 443 232 059 478 757 765 625 8 796 093 022 208 43 0.000 000 000 000 113 686 837 721 616 029 739 379 882 812 5 17 592 186 044 416 44 0.000 000 000 000 000 628 421 709 430 404 007 434 844 970 703 125 70 386 746 176 644 46 0.000 000 000 000 14 210 854 715 220 037 174 22 483 515 522 4 140 737 488 355 328 47 0.000 000 000 000 14 210 854 715 220 037 717 422 483 1562 5 281 474 976 710 656 48 0.000 000 000 000 000 12 410 854 715 220 037 174 22 428 51 522 338 905 1562 5 2 1 125 899 910 682 242 50 0.000 000 000 000 000 14 210 854 715 220 037 174 22 428 52 32 389 044 72 653 812 5 281 474 976 710 656 48 0.000 000 000 000 000 14 210 854 715 220 037 174 22 428 52 32 389 05 1562 5 2 251 799 813 885 248 51 0.000 000 000 000 000 000 888 178 419 700 1152 323 389 052 5 2 251 799 813 885 248 51 0.000 000 000 000 000 000 888 178 419 700 1152 323 389 053 125 5 18 014 398 509 481 984 54 0.000 000 000 000 000 000 000 000 000 | 8 589 934 592 33 0.000 000 000 116 415 321 826 934 814 453 125 | | | | | 137 438 953 472 37 0,000 000 000 007 275 957 614 183 425 903 320 312 5 247 877 906 944 38 | 34 359 738 368 35 0.000 000 000 029 103 830 456 733 703 613 281 25 | | | | | 137 438 953 472 37 0,000 000 000 007 275 957 614 183 425 903 320 312 5 247 877 906 944 38 | 68 719 476 736 36 0 000 000 000 014 551 915 228 366 851 806 640 625 | | | | | 1 099 511 627 776 40 0.000 000 000 000 000 644 747 350 886 447 8830 078 125 1 099 511 627 776 40 0.000 000 000 000 545 747 350 886 464 118 957 519 531 25 4 389 046 511 104 42 0.000 000 000 000 227 373 675 443 232 059 748 759 765 625 8 796 093 022 208 43 0.000 000 000 000 227 373 675 443 232 059 748 759 765 625 8 796 093 022 208 43 0.000 000 000 000 000 113 686 837 721 616 029 739 379 882 812 5 17 592 186 044 416 44 0.000 000 000 000 000 000 000 000 00 | 137 438 953 472 37 0.000 000 000 007 275 957 614 183 425 903 320 312 5 | | | | | 1 099 511 627 776 40 0.000 000 000 000 99 494 701 772 928 237 915 039 062 5 2 199 023 255 552 41 0.000 000 000 000 454 747 330 886 464 118 957 519 531 25 4 398 046 511 104 42 0.000 000 000 000 227 373 675 443 232 059 478 759 765 625 8 796 093 022 208 43 0.000 000 000 000 113 66 837 721 61 60 629 739 379 882 812 5 17 592 186 044 416 44 0.000 000 000 000 005 68 843 418 860 808 014 869 689 941 406 25 35 184 372 088 832 45 0.000 000 000 000 002 8421 709 430 404 007 434 844 970 703 125 70 368 744 177 664 46 46 0.000 000 000 001 12 10 857 415 202 003 717 422 488 331 562 5 140 737 488 335 328 47 0.000 000 000 000 001 42 10 857 415 202 003 717 422 488 331 562 5 281 474 976 710 656 48 0.000 000 000 000 000 3552 713 678 800 500 929 355 621 337 890 625 562 949 953 421 312 49 0.000 000 000 000 1776 356 839 400 250 464 677 810 668 945 312 5 1 125 889 906 842 624 50 0.000 000 000 000 000 888 178 419 700 125 232 338 905 334 472 656 25 2 251 799 813 685 248 51 0.000 000 000 000 000 888 178 419 700 125 232 338 905 334 472 656 25 2 251 799 813 685 248 51 0.000 000 000 000 000 444 089 209 850 062 616 169 452 667 233 328 125 4 503 599 627 370 496 52 0.000 000 000 000 000 444 089 209 850 062 616 169 452 667 233 328 125 4 503 599 627 370 496 52 0.000 000 000 000 000 000 11 002 22 044 604 925 031 308 084 726 333 618 164 062 5 9 007 199 254 740 992 53 0.000 000 000 000 000 000 11 002 22 044 604 925 031 308 084 726 333 618 164 062 5 9 007 199 254 740 992 53 0.000 000 000 000 000 000 000 000 000 | | | | | | 2 199 023 255 552 41 0.000 000 000 454 747 350 886 464 118 957 519 531 25 4 398 046 511 104 42 0.000 000 000 002 27 373 675 443 232 059 478 759 765 625 8 796 093 022 208 43 0.000 000 000 000 13 686 837 721 616 029 739 379 882 812 5 17 592 186 044 416 44 0.000 000 000 000 000 008 421 709 430 404 007 434 844 970 703 125 70 368 744 177 664 45 0.000 000 000 000 014 210 854 715 202 003 717 422 485 351 562 5 140 737 488 353 328 47 0.000 000 000 000 003 552 713 678 800 500 929 355 621 337 890 625 562 949 953 421 312 49 0.000 000 000 000 017 76 356 839 400 250 464 677 810 668 945 312 5 1 125 899 906 842 624 50 0.000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 627 370 496 52 2 0.000 000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 1 8 014 398 509 481 984 54 0.000 000 000 000 000 222 044 604 925 031 308 084 726 333 618 164 062 5 9 007 199 254 740 992 53 0.000 000 000 000 000 222 044 604 925 031 308 084 726 333 618 164 062 5 9 007 199 254 740 992 53 0.000 000 000 000 000 001 11 022 302 462 515 654 042 363 166 809 082 031 25 18 014 398 509 481 984 54 0.000 000 000 000 000 000 000 000 77 75 575 615 624 891 3510 590 791 702 270 507 812 5 288 230 376 151 711 744 58 0.000 000 000 000 000 000 3469 446 951 953 614 188 823 848 962 783 813 476 562 5 1 152 921 504 660 846 976 60 0.000 000 000 000 000 000 000 000 0 | | | | | | 8 796 093 022 208 43 0.000 000 000 113 686 837 721 616 029 739 379 882 812 5 17 592 186 044 416 44 0.000 000 000 000 005 843 418 860 808 014 869 689 941 406 25 35 184 372 088 832 45 0.000 000 000 000 028 421 709 430 404 007 434 844 970 703 125 70 368 744 177 664 46 0.000 000 000 000 000 14 210 854 175 202 003 174 422 485 351 562 5 140 737 488 355 328 47 0.000 000 000 000 17 105 427 357 601 001 858 711 242 675 781 25 281 474 976 710 656 48 0.000 000 000 000 000 552 713 678 800 500 929 355 621 337 890 625 562 949 953 421 312 49 0.000 000 000 001 776 356 839 400 250 464 677 810 668 945 312 5 1 125 899 906 842 624 50 0.000 000 000 000 001 776 356 839 400 250 464 677 810 668 945 312 5 2 251 799 813 685 248 51 0.000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 627 370 496 52 0.000 000 000 000 000 222 044 604 925 031 308 084 726 333 618 164 062 5 9 007 199 254 740 992 53 0.000 000 000 000 001 11 022 302 462 515 654 042 363 166 809 082 031 25 18 014 398 509 481 984 54 0.000 000 000 000 000 000 527 755 575 615 628 913 510 590 791 702 270 507 812 5 72 057 594 037 927 936 56 0.000 000 000 000 000 000 737 755 575 615 628 913 510 597 91 702 270 507 812 5 288 230 376 151 711 744 58 0.000 000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 1 152 921 504 606 846 976 60 0.000 000 000 000 000 000 000 1734 773 988 403 547 205 962 240 695 953 369 140 625 23 305 843 009 213 679 800 600 000 000 000 000 000 000 000 000 | 2 199 023 255 552 41 0.000 000 000 000 454 747 350 886 464 118 957 519 531 25 | | | | | 17 592 186 044 416 44 0.000 000 000 000 005 843 418 860 808 014 869 689 941 406 25 35 184 372 088 832 45 0.000 000 000 000 002 8421 709 430 404 007 434 844 970 703 125 70 368 744 177 664 46 0.000 000 000 000 014 210 854 715 202 003 717 422 485 351 562 5 140 737 488 355 328 47 0.000 000 000 000 000 000 000 887 718 427 357 601 001 858 711 242 675 781 25 281 474 976 710 656 48 0.000 000 000 000 000 000 000 35 527 13 678 800 500 929 355 621 337 890 625 562 949 953 421 312 49 0.000 000 000 000 001 776 356 839 400 250 464 677 810 668 945 312 5 1 125 899 906 842 624 50 0.000 000 000 000 000 888 178 419 700 125 232 338 905 334 472 656 25 2 251 799 813 685 248 51 0.000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 627 370 496 52 0.000 000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 627 370 496 52 0.000 000 000 000 000 000 001 11 022 302 462 515 654 042 363 168 809 082 031 25 18 014 398 509 481 984 54 0.000 000 000 000 000 000 000 000 55 511 151 231 257 827 021 181 583 404 541 015 625 36 028 797 018 963 968 55 000 000 000 000 000 000 000 000 000 | 4 398 046 511 104 42 0.000 000 000 000 227 373 675 443 232 059 478 759 765 625<br>8 796 093 022 208 43 0.000 000 000 000 113 686 837 721 616 029 739 379 882 812 5 | | | | | 35 184 372 088 832 45 0,000 000 000 000 028 421 709 430 404 007 434 844 970 703 125 70 368 744 177 664 46 0,000 000 000 001 42 10 854 715 202 003 717 422 485 351 562 5 140 737 488 355 328 47 0,000 000 000 001 705 427 357 601 001 858 711 242 675 781 25 281 474 976 710 656 48 0,000 000 000 000 001 776 356 839 400 250 464 677 810 668 945 312 5 1 125 899 906 842 624 50 0,000 000 000 000 001 776 356 839 400 250 464 677 810 668 945 312 5 2 251 799 813 685 248 51 0,000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 627 370 496 52 0,000 000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 647 370 496 52 0,000 000 000 000 001 11 022 302 462 515 654 042 363 166 809 082 031 25 18 014 398 509 481 984 54 0,000 000 000 000 000 000 505 511 151 231 257 827 021 181 583 404 541 015 625 360 28 797 018 963 968 55 0,000 000 000 000 000 000 000 000 00 | | | | | | 140 737 488 355 328 47 0.000 000 000 007 105 427 357 601 001 858 711 242 675 781 25 281 474 976 710 656 48 0.000 000 000 000 003 552 713 678 800 500 929 355 621 337 890 625 562 949 953 421 312 49 0.000 000 000 001 776 356 839 400 250 464 677 810 668 945 312 5 1 125 899 906 842 624 50 0.000 000 000 000 000 888 178 419 700 125 232 338 905 334 472 656 25 2 251 799 813 685 248 51 0.000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 627 370 496 52 0.000 000 000 000 000 001 111 022 302 462 515 654 042 363 166 809 082 031 25 18 014 398 509 481 984 54 0.000 000 000 000 000 005 55 11 151 231 257 827 021 181 583 404 541 015 625 36 028 797 018 963 968 55 0.000 000 000 000 000 000 007 755 575 615 628 913 510 590 791 702 270 507 812 5 72 057 594 037 927 936 56 0.000 000 000 000 000 000 000 000 000 | 35 184 372 088 832 45 0.000 000 000 000 028 421 709 430 404 007 434 844 970 703 125 | | | | | 281 474 976 710 656 48 0.000 000 000 000 000 003 552 713 678 800 500 929 355 621 337 890 625 562 949 953 421 312 49 0.000 000 000 000 001 776 356 839 400 250 464 677 810 668 945 312 5 1 125 899 906 842 624 50 0.000 000 000 000 000 000 888 178 419 700 125 232 338 905 334 472 656 25 2 251 799 813 685 248 51 0.000 000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 627 370 496 52 0.000 000 000 000 000 000 000 22 044 604 925 031 308 084 726 333 618 164 062 5 9 007 199 254 740 992 53 0.000 000 000 000 001 111 022 302 462 515 654 042 363 166 809 082 031 25 18 014 398 509 481 984 54 0.000 000 000 000 000 005 511 151 231 257 827 021 181 583 404 541 015 625 36 028 797 018 963 968 55 0.000 000 000 000 000 000 007 755 575 615 628 913 510 590 791 702 270 507 812 5 72 057 594 037 927 936 56 0.000 000 000 000 000 000 000 000 000 | 70 368 744 177 664 46 0.000 000 000 000 014 210 854 715 202 003 717 422 485 351 562 5 | | | | | 562 949 953 421 312 49 0.000 000 000 000 001 776 356 839 400 250 464 677 810 668 945 312 5 1 125 899 906 842 624 50 0.000 000 000 000 000 000 888 178 419 700 125 232 338 905 334 472 656 25 2 251 799 813 685 248 51 0.000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 627 370 496 52 0.000 000 000 000 000 000 001 111 022 302 462 515 654 042 363 166 809 082 031 25 18 014 398 509 481 984 54 0.000 000 000 000 000 005 55 511 151 231 257 827 021 181 583 404 541 015 625 36 028 797 018 963 968 55 0.000 000 000 000 027 755 575 615 628 913 510 590 791 702 270 507 812 5 72 057 594 037 927 936 56 0.000 000 000 000 001 38 877 787 807 814 456 755 295 395 851 135 253 906 25 144 115 188 075 855 872 57 0.000 000 000 000 000 003 469 446 951 953 414 188 823 848 962 783 813 476 562 5 576 460 752 303 423 488 59 0.000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 1 152 921 504 606 846 976 60 0.000 000 000 000 000 000 000 000 438 688 889 493 5173 602 981 120 347 976 684 570 312 5 4 611 686 018 427 387 904 62 0.000 000 000 000 000 000 000 000 000 | | | | | | 1 125 899 906 842 624 50 0.000 000 000 000 000 000 888 178 419 700 125 232 338 905 334 472 656 25 2 251 799 813 685 248 51 0.000 000 000 000 000 444 089 209 850 062 616 169 452 667 236 328 125 4 503 599 627 370 496 52 0.000 000 000 000 000 000 000 22 044 604 925 031 308 084 726 333 618 164 062 5 9 007 199 254 740 992 53 0.000 000 000 000 000 111 022 302 462 515 654 042 363 166 809 082 031 25 18 014 398 509 481 984 54 0.000 000 000 000 005 5511 151 231 257 827 021 181 583 404 541 015 625 36 028 797 018 963 968 55 0.000 000 000 000 027 755 575 615 628 913 510 590 791 702 270 507 812 5 72 057 594 037 927 936 56 0.000 000 000 000 000 013 877 787 807 814 456 755 295 395 851 135 253 906 25 144 181 5 188 075 855 872 57 0.000 000 000 000 000 000 469 446 951 953 614 188 823 848 962 783 813 476 562 5 576 460 752 303 423 488 59 0.000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 1 152 921 504 606 846 976 60 0.000 000 000 000 000 000 000 433 680 888 994 201 773 602 881 120 347 976 684 570 312 5 4 611 686 018 427 387 904 62 0.000 000 000 000 000 000 000 000 000 | 281 474 976 710 656 48 0.000 000 000 000 003 552 713 678 800 500 929 355 621 337 890 625 562 949 953 421 312 49 0.000 000 000 001 776 356 839 400 250 464 677 810 668 945 312 5 | | | | | 4 503 599 627 370 496 52 0.000 000 000 000 000 222 044 604 925 031 308 084 726 333 618 164 062 5 9 007 199 254 740 992 53 0.000 000 000 000 111 022 302 462 515 654 042 363 166 809 082 031 25 18 014 398 509 481 984 54 0.000 000 000 000 055 511 151 231 257 827 021 181 583 404 541 015 625 36 028 797 018 963 968 55 0.000 000 000 000 000 027 755 575 615 628 913 510 590 791 702 270 507 812 5 72 057 594 037 927 936 56 0.000 000 000 000 000 013 877 787 807 814 456 755 295 395 851 135 253 906 25 144 115 188 075 855 872 57 0.000 000 000 000 000 000 988 893 903 907 228 377 647 697 925 567 626 953 125 288 230 376 151 711 744 58 0.000 000 000 000 000 000 003 469 446 951 953 614 188 823 848 962 783 813 476 562 5 576 460 752 303 423 488 59 0.000 000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 1 152 921 504 606 846 976 60 0.000 000 000 000 000 867 361 737 988 403 547 205 962 240 695 953 369 140 625 2 305 843 009 213 693 952 61 0.000 000 000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 342 285 156 25 | 1 125 899 906 842 624 50 0.000 000 000 000 888 178 419 700 125 232 338 905 334 472 656 25 | _ | | | | 9 007 199 254 740 992 53 0.000 000 000 000 000 000 001 11 022 302 462 515 654 042 363 166 809 082 031 25 18 014 398 509 481 984 54 0.000 000 000 000 000 005 511 151 231 257 827 021 181 583 404 541 015 625 36 028 797 018 963 968 55 0.000 000 000 000 000 027 755 575 615 628 913 510 590 791 702 270 507 812 5 72 057 594 037 927 936 56 0.000 000 000 000 000 013 877 787 807 814 456 755 295 395 851 135 253 906 25 144 115 188 075 855 872 57 0.000 000 000 000 000 000 938 893 903 907 228 377 647 697 925 567 626 953 125 288 230 376 151 711 744 58 0.000 000 000 000 000 003 469 446 951 953 614 188 823 848 962 783 813 476 562 5 576 460 752 303 423 488 59 0.000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 1 152 921 504 606 846 976 60 0.000 000 000 000 000 867 361 737 988 403 547 205 962 240 695 953 369 140 625 2 305 843 009 213 693 952 61 0.000 000 000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 342 285 156 25 | | | | | | 18 014 398 509 481 984 54 0.000 000 000 000 000 000 005 55 511 151 231 257 827 021 181 583 404 541 015 625 36 028 797 018 963 968 55 0.000 000 000 000 000 027 755 575 615 628 913 510 590 791 702 270 507 812 5 72 057 594 037 927 936 56 0.000 000 000 000 000 000 013 877 787 807 814 456 755 295 395 851 135 253 906 25 144 115 188 075 855 872 57 0.000 000 000 000 000 000 938 893 903 907 228 377 647 697 925 567 626 953 125 288 230 376 151 711 744 58 0.000 000 000 000 000 000 000 469 446 951 953 614 188 823 848 962 783 813 476 562 5 576 460 752 303 423 488 59 0.000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 11 152 921 504 606 846 976 60 0.000 000 000 000 000 867 361 737 988 403 547 205 962 240 695 953 369 140 625 2 305 843 009 213 693 952 61 0.000 000 000 000 000 000 343 680 888 994 201 773 602 981 120 347 976 684 570 312 5 4 611 686 018 427 387 904 62 0.000 000 000 000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 342 285 156 25 | 4 503 599 627 370 496 52 0.000 000 000 000 000 222 044 604 925 031 308 084 726 333 618 164 062 9 007 199 254 740 992 53 0.000 000 000 000 000 111 022 302 462 515 454 042 343 144 900 092 032 | 2.5 | | | | 72 057 594 037 927 936 56 0.000 000 000 000 000 013 877 787 807 814 456 755 295 395 851 135 253 906 25 144 115 188 075 855 872 57 0.000 000 000 000 000 006 938 893 903 907 228 377 647 697 925 567 626 953 125 288 230 376 151 711 744 58 0.000 000 000 000 000 003 469 446 951 953 614 188 823 848 962 783 813 476 562 5 576 460 752 303 423 488 59 0.000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 1 152 921 504 606 846 976 60 0.000 000 000 000 000 867 361 737 988 403 547 205 962 240 695 953 369 140 625 2 305 843 009 213 693 952 61 0.000 000 000 000 000 433 680 868 994 201 773 602 981 120 347 976 684 570 312 5 4 611 686 018 427 387 904 62 0.000 000 000 000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 342 285 156 25 | 18 014 398 509 481 984 54 0.000 000 000 000 000 055 511 151 231 257 827 021 181 583 404 541 015 | 625 | | | | 144 115 188 075 855 872 57 0.000 000 000 000 000 000 938 893 903 907 228 377 647 697 925 567 626 953 125 288 230 376 151 711 744 58 0.000 000 000 000 000 003 469 446 951 953 614 188 823 848 962 783 813 476 562 5 576 460 752 303 423 488 59 0.000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 1 152 921 504 606 846 976 60 0.000 000 000 000 000 867 361 737 988 403 547 205 962 240 695 953 369 140 625 2 305 843 009 213 693 952 61 0.000 000 000 000 000 433 688 994 201 773 602 981 120 347 976 684 570 312 5 4 611 686 018 427 387 904 62 0.000 000 000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 342 285 156 25 | 36 U28 /9/ U18 963 968 55 0.000 000 000 000 027 755 575 615 628 913 510 590 791 702 270 507 | 812 5 | | | | 288 230 376 151 711 744 58 0.000 000 000 000 000 003 469 446 951 953 614 188 823 848 962 783 813 476 562 5 576 460 752 303 423 488 59 0.000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 1 152 921 504 606 846 976 60 0.000 000 000 000 000 867 361 737 988 403 547 205 962 240 695 953 369 140 625 2 305 843 009 213 693 952 61 0.000 000 000 000 000 433 680 868 994 201 773 602 981 120 347 976 684 570 312 5 4 611 686 018 427 387 904 62 0.000 000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 342 285 156 25 | 72 057 594 037 927 936 56 0.000 000 000 000 013 877 787 807 814 456 755 295 395 851 135 253 | 906 25 | | | | 576 460 752 303 423 488 59 0.000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 738 281 25 1 152 921 504 606 846 976 60 0.000 000 000 000 000 867 361 737 988 403 547 205 962 240 695 953 369 140 625 2 305 843 009 213 693 952 61 0.000 000 000 000 000 433 680 868 994 201 773 602 981 120 347 976 684 570 312 5 4 611 686 018 427 387 904 62 0.000 000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 342 285 156 25 | 288 230 376 151 711 744 58 0.000 000 000 000 000 003 469 446 951 953 614 188 823 848 962 783 813 | 476 562 5 | | | | 2 305 843 009 213 693 952 61 0.000 000 000 000 000 000 433 680 868 994 201 773 602 981 120 347 976 684 570 312 5 4 611 686 018 427 387 904 62 0.000 000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 342 285 156 25 | 576 460 752 303 423 488 59 0.000 000 000 000 001 734 723 475 976 807 094 411 924 481 391 906 | 738 281 2 | 5 | | | 4 611 686 018 427 387 904 62 0.000 000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 342 285 156 25 | 1 152 921 504 606 846 976 60 0.000 000 000 000 000 867 361 737 988 403 547 205 962 240 695 953 | 369 140 6 | 25 | | | 9 223 372 036 854 775 808 63 0.000 000 000 000 000 108 420 217 248 550 443 400 745 280 086 994 171 142 578 125 | 4 611 686 018 427 387 904 62 0.000 000 000 000 000 216 840 434 497 100 886 801 490 560 173 988 | 342 285 1 | 56.25 | | | | 9 223 372 036 854 775 808 63 0.000 000 000 000 000 108 420 217 248 550 443 400 745 280 086 994 | 171 142 5 | 78 125 | | # INDEX | A | Branch instructions Branch and Link | |-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | | Branch and Put | | Accumulator | Branch Back | | lower | Branch Equal | | upper | Branch Greater Than | | Active interrupt level 4-8 | Branch Greater Than or Equal | | Add instruction | Branch Index | | Adder | Branch Less Than | | Address | Branch Less Than or Equal3-3 | | direct | Branch No Overflow | | effective | Branch Unconditional | | indexed | Branch Unequal | | indirect | Byte format | | interrupt | Byte format | | I/O device | С | | mode control bits 2-7 | C | | modes | C (Compute) indicator 5-2 | | modification | Chaining flag | | relative | Changing memory contents 5-7 | | Affected registers | Changing register contents 5-5 | | And instruction | Checksum | | Arithmetic capability1-2 | Clock | | Arithmetic instructions | real-time1-2, 1-3 | | Add 3-2 | 2-millisecond | | Arithmetic Left | Compare instruction | | Arithmetic Right | Compute mode | | Divide | Computer instructions | | Multiply | Console, operator's 5-1 | | Subtract | CONT (Continuous) switch 5-3 | | Arithmetic/logic | Control | | Armed interrupt level 4-8 | Controls and indicators 5-1 | | Assembler | Core storage (see memory) | | | | | В | D | | B-register (see lower accumulator) | D-register (see working registers) | | B-E TEST switch 5-4 | Data flow | | Basic informational element 2-1 | Data representation2-7 | | Basic input/output operations 4-1 | Data switches | | Basic interrupt address 4-8 | Data word format | | Block transfer | Diode memory | | chaining flag $\dots \dots \dots$ | Direct addressing | | channels 4-5 | Direct memory access channels 4-4 | | control words | Disabled interrupt level | | option | Disarmed interrupt level | | rate | Discrete control and sensing4-2 | | starting address | Displaying memory contents | | word count | Displaying register contents | | BLOCK switches | Double Length Shift instruction | | Bootstrap loader 5-5 | Double Tenkin purit instruction | | Double word | device addressing 4-2 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | addressing2-1 | operations | | format 2-1 | Input/output instructions3-11 | | instruction2-7 | Sense | | storage | Set | | | Parallel Input3-12 | | E | Parallel Output | | | Instruction | | Effective address 2-8 | descriptions | | Effective address computation 2-8 | formats | | Enabled interrupt level 4-8 | repertoire | | End Left instruction | timing | | Environmental specifications | | | Exchange Memory and Accumulator instruction 3-9 | types | | Exclusive Or instruction | words | | Executing a program 5-5 | Instruction register2-3, 2-7 | | | Internal interrupt 4-2 | | Extended operation code 2-8 | Interrupt | | External interrupt (see priority interrupts) | addresses | | _ | arming 4-8 | | F | control | | | control word 4-8 | | Features | disarming 4-8 | | hardware1-1 | enabling 4-8 | | software | states | | Fill routine | levels | | FILL switch 5-1 | priority | | FORTRAN IV | resetting | | Function switch 5-3 | servicing routine entry and exit 4-8 | | Functional organization 2-1 | | | | J | | | 9 | | G | o de la companya | | | | | G-register (see working registers) | J-register (see working registers) | | G-register (see working registers) | | | | J-register (see working registers) | | G-register (see working registers) | J-register (see working registers) | | G-register (see working registers) General specifications | J-register (see working registers) L L-register (see memory address register) | | G-register (see working registers) General specifications | J-register (see working registers) | | G-register (see working registers) General specifications 1-2 | J-register (see working registers) L L-register (see memory address register) Link address | | G-register (see working registers) General specifications | J-register (see working registers) L L-register (see memory address register) Link address | | G-register (see working registers) General specifications 1-2 H Halt instruction 3-12 Hardware features 1-1 Hexadecimal arithmetic A-2 | L L-register (see working registers) L L-register (see memory address register) Link address | | G-register (see working registers) General specifications 1-2 H Halt instruction 3-12 Hardware features 1-1 Hexadecimal arithmetic A-2 Hexadecimal-decimal conversion A-4 | L L-register (see working registers) L L-register (see memory address register) Link address | | G-register (see working registers) General specifications 1-2 H Halt instruction 3-12 Hardware features 1-1 Hexadecimal arithmetic A-2 Hexadecimal-decimal conversion A-4 Hexadecimal notation 2-1 | L L-register (see working registers) L-register (see memory address register) Link address | | G-register (see working registers) General specifications 1-2 H Halt instruction 3-12 Hardware features 1-1 Hexadecimal arithmetic A-2 Hexadecimal-decimal conversion A-4 | L L L L L L L L C C | | G-register (see working registers) General specifications 1-2 H Halt instruction 3-12 Hardware features 1-1 Hexadecimal arithmetic A-2 Hexadecimal-decimal conversion A-4 Hexadecimal notation 2-1 High-speed multiply and divide option 1-2 | L L L L L L L L T T | | G-register (see working registers) General specifications 1-2 H Halt instruction 3-12 Hardware features 1-1 Hexadecimal arithmetic A-2 Hexadecimal-decimal conversion A-4 Hexadecimal notation 2-1 | L L L L L L L L Tegister (see memory address register) L L L L L L L L L | | G-register (see working registers) General specifications 1-2 H Halt instruction 3-12 Hardware features 1-1 Hexadecimal arithmetic A-2 Hexadecimal-decimal conversion A-4 Hexadecimal notation 2-1 High-speed multiply and divide option 1-2 | L L L L L L L Tegister (see memory address register) L L L L Tegister (see memory address register) L L L L L L L L L | | G-register (see working registers) General specifications | L L L L L L L T C T T T T T T T T | | G-register (see working registers) General specifications | L | | G-register (see working registers) General specifications | L L L L L L L Tegister (see memory address register) Link address | | G-register (see working registers) General specifications | L | | G-register (see working registers) 1-2 H H Halt instruction 3-12 Hardware features 1-1 Hexadecimal arithmetic A-2 Hexadecimal-decimal conversion A-4 Hexadecimal notation 2-1 High-speed multiply and divide option 1-2 I I I-register (see instruction register) Idle mode 5-1 Inclusive Or instruction 3-7 Index register 2-5 Index tag 3-1 | L L L L L L L Tegister (see memory address register) Link address | | G-register (see working registers) General specifications 1-2 H Halt instruction 3-12 Hardware features 1-1 Hexadecimal arithmetic A-2 Hexadecimal-decimal conversion A-4 Hexadecimal notation 2-1 High-speed multiply and divide option 1-2 I I I-register (see instruction register) Idle mode 5-1 Inclusive Or instruction 3-7 Index register 2-5 Index tag 3-1 Indexed addressing 2-8 | L | | G-register (see working registers) General specifications | L | | G-register (see working registers) General specifications | L | | G-register (see working registers) General specifications | L | | G-register (see working registers) General specifications | L | | G-register (see working registers) General specifications | L | | G-register (see working registers) General specifications | L | | G-register (see working registers) General specifications | L | | address register2-3, 2-7 | Power shutdown storage | |----------------------------------------------------|------------------------------------------| | addressing1-2, 2-8 | POWER switch-indicator 5-1 | | addressing instructions 3-2 | Powers of two A-14 | | cycle time | Priority interrupt level assignments 4-6 | | data register 2-3 | Priority interrupts | | expansion | Programmable display 5-3 | | page | Programmable registers 2-4 | | parity | PROTECT MEM switch 5-3 | | parity error | Protected memory areas 5-4 | | protection | Protection features | | size1-2, 2-1 | | | type | R | | word | | | Mnemonic, instruction | R-register (see roll-arrow register) | | Multiple-block transfer (chaining) 4-5 | Real-time clock option | | Multiply instruction | Reference address | | | Register display indicators | | N | Register select switch | | | Registers | | N-register (see next-instruction-address register) | nonprogrammable | | Negative numbers | programmable | | Next-instruction-address register 2-3, 2-7 | Relative address tags | | Next-instruction-relative addressing 2-8 | Reliability | | Nonprogrammable registers 2-7 | Removing power | | O | Reserved memory locations 2-3 | | O | Reset interrupt level | | Operating procedures 5-4 | RESET switch | | applying power and initializing 5-4 | Roll-arrow register 2-4, 2-5, 3-5, 3-11 | | changing memory contents 5-7 | Roll table | | changing register contents 5-5 | Roll tag 2-3 | | displaying memory contents 5-7 | | | displaying register contents 5-5 | S | | loading a program 5-5 | | | removing power 5-5 | Sense instruction | | Operation code | Sense switch addresses 5-2 | | Operation statement | Sense switches 5-2 | | Operator's console 5-1 | Set instruction | | Optional features | Shift instructions 3-9 | | Overflow indicator KO 2-4, 2-7 | Arithmetic Left | | | Arithmetic Right | | P | Double Length Shift | | | End Left | | P (Memory Parity) indicator 5-2 | Logical Right | | P-register (see page register) | Sign bit | | Page register | Sign indicator KS | | Page-relative addressing 2-5, 2-8 | Single-block transfer | | Parallel input operation | SINGLE CYCLE switch-indicator 5-1 | | Parallel Input instruction | Single-word instruction | | Parallel output operation | Size | | | Software features | | Parity checking | Specifications, general | | Peripheral I/O equipment | Speed | | Positive numbers | Standard features | | Postindexing | hardware | | Power-on interrupt | software | | Power requirements | Standard I/O addresses | | Power shutdown and restart option 1-2, 2-9 | START switch | | Power shutdown and restart testing 5-4 | Store instruction | | | | # Index | Subroutine linkage | Unequal indicator KU | |--------------------------------------|---------------------------------| | Subroutine nesting | Upper accumulator2-4, 2-5 | | Subtract instruction | Utility package1-2 | | Symbol definitions | | | System configuration | W | | System organization 2-1 | | | | Waiting interrupt level 4-8 | | ${f T}$ | Weight 1-3 | | | Word formats | | Test jacks | Working registers 2-7 | | Two's complement 2-7 | Working storage 2-4 | | U | X | | UBA-register (see upper accumulator) | X-register (see index register) | | DATA WORD FORMAT | XIRS | FECTIVE ADDRESS COMPUTATION Effective Address Add'l Time* | | | |------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------| | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 | 0000 | M -<br>M + (P) - | | | | SIGN MAGNITUDE | 0001<br>0010<br>0011 | M + (N) | | | | | 0100<br>0101 | (M) 0.86 µs<br>(M + (P)) 0.86 µs | | | | INTERRUPT CONTROL WORD FORMAT | 0110<br>0111 | (M +(N)) 0.86 µs<br>(-M + (N)) 0.86 µs | REFERENCE CARD | L | | LEVELS 2 THRU 16 | 1000<br>1001 | M + (X) -<br>M + (P) + (X) - | HEI EILENGE GANG | | | GROUP 1 GROUP 2 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 | 1010<br>1011 | $M + (N) + (X)$ 0.86 $\mu$ s<br>$-M + (N) + (X)$ 0.86 $\mu$ s | | - 1 | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 | 1100<br>1101 | $(M) + (X)$ 0.86 $\mu$ s<br>$(M + (P)) + (X)$ 0.86 $\mu$ s | | | | LEVELS 17 THRU 32 GROUP 3 GROUP 4 | 1110<br>1111 | $(M + (N)) + (X)$ 0.86 $\mu$ s<br>$(-M + (N)) + (X)$ 0.86 $\mu$ s | | _ | | 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32<br>1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 | *Add add'l 0 | .86 μs for double word instruction | | ] [ | | | | STANDARD I/O ADDRESSES | DO TO COMPUTED | l i | | | Instruction | Addr (Hex) Operation | RC 70 COMPUTER | | | MEMORY PROTECTION CONTROL | | 02 Enable 2-ms interrupt | | Г | | OCK Switch<br>Settings Protected Memory Area (Hex) | | 03 Disable 2-ms interrupt<br>E2 Start transfer, DMA 1 | | 1: | | 000 Entire memory | | E3 Reset DMA 1 E4 Start transfer, DMA 2 | | 11 | | 001 0800 to highest address<br>010 1000 to highest address | Set | E5 Reset DMA 2 E6 Start transfer, DMA 3 | | _ | | 011 1800 to highest address<br>100 2000 to highest address | | E7 Reset DMA 3 E8 Start transfer. DMA 4 | | | | 101 2800 to highest address<br>110 3000 to highest address | | E9 Reset DMA 4 EA Enable priority interrupts EB Reset priority interrupt | | | | 111 3800 to highest address | | 00 Test sense switch 8 | | L | | RESERVED MEMORY LOCATIONS | | 01 Test sense switch 1<br>02 Test sense switch 2 | | | | ddr (Hex) Use | | 03 Test sense switch 3<br>04 Test sense switch 4 | | | | 0000 Shutdown storage, X-register<br>1 thru 0006 Register display A1 thru A6 | | 05 Test sense switch 5<br>06 Test sense switch 6 | REDCOR CORPORATION | 1 | | 0007 Roll-arrow register<br>0008 Upper accumulator | Sense | 07 Test sense switch 7 0A Test memory parity | 7800 Deering Avenue, Canoga Park, California 91304 | | | 9 thru 000E Temporary working storage<br>000F Basic interrupt address | | E2 Chaining or transfer<br>complete, DMA 1 | | | | 0 thru 0017 Shutdown storage<br>8 thru 001F Standard software | | E4 Chaining or transfer<br>complete, DMA 2 | | | | 0 thru 0027 DMA control words<br>8 thru 004F Fill routine | | E6 Chaining or transfer complete, DMA 3 | | | | CO, 3FC1 Priority interrupt level 32<br>thru thru | | E8 Chaining or transfer<br>complete. DMA 4 | | Г | | FE, 3FFF Priority interrupt level 1 | Parallel | Read data switches E2 Read word count, DMA 1 | | | | DMA CONTROL WORD LOCATIONS | Input | E4 Read word count, DMA 2<br>E6 Read word count, DMA 3 | | | | r (Hex) Channel Control Word | | E8 Read word count, DMA 4 00 Display accumulator | | | | 20 1 Block starting address<br>21 1 Block word count | | E2 Transfer address. DMA 1 E4 Transfer address. DMA 2 | | CORP | | 22 2 Block starting address<br>23 2 Block word count | Parallel<br>Output | E6 Transfer address, DMA 3<br>E8 Transfer address, DMA 4 | | | | 24 3 Block starting address<br>25 3 Block word count | Output | EA Arm/disarm interrupt<br>levels 2 thru 16 | © 1969, REDCOR Corporation | | | 26 4 Block starting address<br>27 4 Block word count | | EB Arm/disarm interrupt | | | | 21 4 pick word count | | levels 17 thru 32 | | | | DATA WORD FORMAT | E!<br>XIRS | FFECTIVE ADDRESS COMPUTATION Effective Address Add'l Time* | | | | DATA WORD FORMAT | XIRS<br>0000 | FFECTIVE ADDRESS COMPUTATION Effective Address Add'l Time* M - | | | | DATA WORD FORMAT | XIRS<br>0000<br>0001<br>0010 | FFECTIVE ADDRESS COMPUTATION | | | | DATA WORD FORMAT S 1 2 3 4 5 6 7 8 9 19 11 12 13 14 15 16 MAGNITUDE | XIRS<br>0000<br>0001<br>0010<br>0011<br>0100 | FFECTIVE ADDRESS COMPUTATION Effective Address | | | | DATA WORD FORMAT S 1 2 3 4 5 6 7 8 5 13 13 13 13 14 15 16 MAGNITUDE | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0101 | FFECTIVE ADDRESS COMPUTATION Effective Address | REFERENCE CARD | | | DATA WORD FORMAT S | XIRS 0000 0001 0010 0011 0100 0101 0111 1000 | FFECTIVE ADDRESS COMPUTATION Effective Address Add'l Time* M + (P) | REFERENCE CARD | | | DATA WORD FORMAT S 1 2 3 4 5 6 7 8 3 30 11 12 12 14 15 16 MAGNITUDE INTERRUPT CONTROL WORD FORMAT LEVELS 2 THRU 16 GROUP 1 GROUP 2 | XIRS 0000 0001 0010 0011 0100 0101 0110 0110 1000 1001 | FFECTIVE ADDRESS COMPUTATION Effective Address | REFERENCE CARD | | | DATA WORD FORMAT S 1 2 3 4 5 6 7 8 9 10 3 1 1 3 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | XIRS 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 1010 1011 11100 | FFECTIVE ADDRESS COMPUTATION Effective Address | REFERENCE CARD | | | DATA WORD FORMAT 1 | XIRS 0000 0001 0010 0011 0100 0101 0111 1000 1001 1010 1110 1110 1110 1110 | FFECTIVE ADDRESS COMPUTATION Effective Address | REFERENCE CARD | | | DATA WORD FORMAT 1 | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1011 1000 1001 1010 1110 1110 1110 1111 | FFECTIVE ADDRESS COMPUTATION Effective Address | REFERENCE CARD | | | DATA WORD FORMAT 2 | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1011 1000 1001 1010 1110 1110 1110 1111 | FFECTIVE ADDRESS COMPUTATION Effective Address Add'l Time* M M + (P) M + (N) (M) 0.86 μs (M + (N)) 0.86 μs (M + (N)) 0.86 μs (-M + (N)) 0.86 μs (-M + (N)) 0.86 μs (-M + (N)) 0.86 μs (-M + (N)) 0.86 μs (-M + (N) M + (P) + (X) M + (P) + (X) M + (N) + (X) 0.86 μs (-M | | | | DATA WORD FORMAT 1 | XIRS 0000 0001 0010 0010 0101 0100 0101 1010 1010 1011 1000 1001 1110 1110 1111 *Add add'l t | FFECTIVE ADDRESS COMPUTATION Effective Address Add'l Time* M | REFERENCE CARD RC 70 COMPUTER | | | DATA WORD FORMAT 1 | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1011 1000 1001 1010 1110 1110 1110 1111 | FFECTIVE ADDRESS COMPUTATION Effective Address Add'l Time* M M + (P) M + (N) (M) 0.86 μs (M + (N)) 0.86 μs (M + (N)) 0.86 μs (-M + (N)) 0.86 μs (-M + (N)) 0.86 μs (-M + (N)) 0.86 μs (-M + (N) + (N) M + (P) + (N) M + (P) + (N) M + (N) + (N) 0.86 μs (-M 0.86 μs (-M + (N) + (N) 0.86 μs (-M + (N) + (N) 0.86 μs (-M + (N) 0.86 μs (-M + (N) ( | | | | DATA WORD FORMAT 1 | XIRS 0000 0001 0010 0010 0101 0100 0101 1010 1010 1011 1000 1001 1110 1110 1111 *Add add'l t | FFECTIVE ADDRESS COMPUTATION Effective Address Add'l Time* M | | | | DATA WORD FORMAT 1 | XIRS 0000 0001 0010 0010 0101 0100 0101 1010 1010 1011 1000 1001 1110 1110 1111 *Add add'l t | FFECTIVE ADDRESS COMPUTATION Effective Address Add'l Time* M | | | | DATA WORD FORMAT 1 | XIRS 0000 0001 0010 0010 0101 0100 0101 1010 1010 1011 1000 1001 1110 1110 1111 *Add add'l t | FFECTIVE ADDRESS COMPUTATION Effective Address | | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1010 1110 1110 1110 1111 *Add add'l d | Effective Address Add'l Time* | | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1010 1110 1110 1110 1111 *Add add'l d | Effective Address Add'l Time* M | | | | DATA WORD FORMAT 1 | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1010 1110 1110 1110 1111 *Add add'l d | ## FFECTIVE AODRESS COMPUTATION Effective Address | | | | DATA WORD FORMAT 2 3 4 5 4 8 9 3 1 1 2 1 3 1 4 1 9 1 4 | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1010 1110 1110 1110 1111 *Add add'l d | ## FFECTIVE AODRESS COMPUTATION Effective Address | | | | DATA WORD FORMAT 1 | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1010 1110 1110 1110 1111 *Add add'l d | ### Effective Address | | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1010 1110 1110 1110 1111 *Add add'l d | ## FFECTIVE AODRESS COMPUTATION Effective Address | RC 70 COMPUTER | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 1011 1110 1111 *Add add'l d | ## FFECTIVE AODRESS COMPUTATION Effective Address | | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0010 0101 0100 0101 1000 1001 1010 1110 1110 1110 1111 *Add add'l d | ## FFECTIVE AODRESS COMPUTATION Effective Address | RC 70 COMPUTER | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 1011 1110 1111 *Add add'l d | ## FFECTIVE ADDRESS COMPUTATION Effective Address | RC 70 COMPUTER | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 1110 1110 1111 *Add add'l t | ## FFECTIVE ADDRESS COMPUTATION Effective Address | RC 70 COMPUTER | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 1110 1110 1111 *Add add'l t | ## FFECTIVE ADDRESS COMPUTATION Effective Address | RC 70 COMPUTER | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 1110 1110 1111 *Add add'l t | ## FFECTIVE ADDRESS COMPUTATION Effective Address | RC 70 COMPUTER | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 1010 1011 1100 1101 1111 *Add add'l t | ## FFECTIVE ADDRESS COMPUTATION Effective Address | RC 70 COMPUTER | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 1110 1111 -Add add'l t | ## FFECTIVE ADDRESS COMPUTATION Effective Address | RC 70 COMPUTER | | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 1010 1011 1100 1101 1111 *Add add'l t | ## FFECTIVE ADDRESS COMPUTATION Effective Address | RC 70 COMPUTER | CORI | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 0110 1011 1100 1101 1110 1111 1111 Add add'l d 1101 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 1111 | ## Effective Address | RC 70 COMPUTER | COR | | DATA WORD FORMAT | XIRS 0000 0001 0010 0011 0100 0101 0110 1010 1011 1100 1101 1111 *Add add'l t | ## FFECTIVE ADDRESS COMPUTATION Effective Address | RC 70 COMPUTER | COR | #### RC 70 INSTRUCTIONS #### RC 70 INSTRUCTION FORMATS | RC 70 INSTRUCTIONS | | | | | | | | | SINGLE | woen | | | | DOUBLE WO | 20 | |--------------------|----------------------------------|-------------------------|------------------------|---------------------|----------------|----------|--------------------------------|------|--------|----------------------|-----|-----|------|-----------------|------------------------------------| | | | | | | Reference | MNEMONIC | NAME | OP | XIRS | REFERENCE<br>ADDRESS | 10 | EOP | | OP X | REPERENCE ADDRESS | | Mnemonic | Name | Operatio<br>Single Word | n Code*<br>Double Word | Execution<br>Time** | Manual<br>Page | , | | - 7 | | 10111212141111 | 123 | | | 13.14.15.14.1.2 | 3 4 5 6 7 6 9 10 11 12 13 14 14 16 | | | | | | | | ADB | Add | 0 | XIRS | 00-FF | D | 8 | IRIO | 0-1 | 0000-FFFF | | ADB | Add | 00 | D820 | 1.9 | 3-2 | ALB | Arithmetic Left | D | 2 | 00-0F | D | A | IR11 | A | 0000 - F F F F | | ALB | Arithmetic Left | D2 | DA3A | 1.9-4.5 | 3-10 | ANB | And | 2 | XIRS | 00-FF | D | 8 | IR10 | 4-5 | 0000-FFFF | | ANB | And | 20 | D824 | 1.9 | 3-2 | ARB | Arithmetic Right | D | 3 | 00-01 | D | В | IR11 | A | 0000-FFFF | | ARB | Arithmetic Right | D3 | DB3A | 1.9-4.5 | 3-10 | ввк | Branch Back | F | -6 | | D D | 8 | (R11 | Ε | | | BBK | Branch Back | F0 | D83E | 3.5 | 3-11 | BEQ | Branch Equal | 8 | OIRS | 00-FF | D | 6 | IRM | | 0000-FFFF | | BEQ | Branch Equal | 80 | D830 | 1.0 | 3-2 | BGE | Branch Greater Than or Equal | 9 | OIRS | 00-FF | D | | IR11 | | 0000-FFFF | | BGE | Branch Greater Than or Equal | 90 | D832 | 1.0 | 3-3 | BGT | Branch Greater Than | В | | 00-FF | D | | UR11 | | 0000-FFFF | | BGT | Branch Greater Than | В0 | D836 | 1.0 | 3-3 | | | | | | | ٠ | | | | | BLE | Branch Less Than or Equal | 88 | D831 | 1.0 | 3-3 | BLE | Branch Less Than Or Equal | 8 | URS | 00-FF | D | 8 | 1R11 | | 0000-FFFF | | BLK | Branch and Link | E8 | D83D | 3.6 | 3-4 | BLK | Branch and Link | Е | 11RS | 00-FF | D | 8 | RII | D | 0000-FFFF | | BLT | Brauch Less Than | A8 | D835 | 1.0 | 3-4 | BLT | Branch Less Than | Α | 1IRS | 00-FF | D | 8 | IR11 | 5 | 0000-FFFF | | BNE | Branch Unequal | B1 | D837 | 1.0 | 3-4 | BNE | Branch Unequal | В | HRS | 00-FF | D | 8 | IR11 | 7 | 0000-FFFF | | BNO | Branch No Overflow | A0 | D834 | 1.0 | 3-5 | BNO | Branch No Overflow | A | DIRS | 00-FF | D | 8 | IR11 | 4 | 0000-FFFF | | BPT | Branch and Put | F8 | D83F | 5.5 | 3-5 | вет | Branch and Put | F | 1IRS | 0u-FF | D | 8 | IR11 | F | 0000-FFFF | | BUC | Branch Unconditional | 98 | D833 | 1.0 | 3-5 | BUC | Branch Unconditional | 9 | 1IRS | 00-FF | D | 8 | JR11 | 3 | 9000-FFFF | | BXB | Branch Index | E0 | D83C | 3.0 | 3-6 | BXB | Branch Index | E | OIRS | 00-FF | Ð | 8 | IR11 | c | 0000-FFFF | | CMB | Compare | 60 | D82C | 1.9 | 3-6 | CMB | Compare | 6 | XIRS | 00-FF | D | 8 | 1R10 | C-D | 0000-FFFF | | DVB | Divide | 50 | D82A | 11.4 | 3-7 | DVB | Divide | 5 | XIRS | 00-FF | D | 6 | IR10 | A-B | 0006-FFFF | | ELB | End Left | D0 | D83A | 1.9-7.0 | 3-10 | E1.B | End Left | D | 0 | 00-0F | D | 8 | IR11 | A | 0000-FFFF | | ELD | Double Length Shift | CA | DA39 | 3.8-9.9 | 3-10 | ELD | Double Length Shift | c | A | 00-0F | 1) | A | 1811 | | 0000-FFFF | | HLT | Halt | C9 | D939 | 1.0 | 3-12 | HLT | Halt | c | 9 | | D. | 9 | IR11 | | | | IOR | Inclusive Or | CC | DC39 | 2.1 | 3-7 | IOR | Inclusive Or | c | c | 90-FF | n | c | | 9 | 0000-FFFF | | LDB | Load | 30 | D826 | 1.9 | 3-7 | | | | | | | - | | | | | LDP | Load Page | CE | DE39 | 2.1 | 3-12 | LDB | Load | 3 | XIRS | 00-FF | D | 8 | IR10 | | 0000-FFFF | | LDX | Load Index | C0 | D838 | 2.1 | 3-8 | LDP | Load Page | C | E | (10-3F | D | Е | IR11 | 9 | 0086-FFFF | | LRB | Logical Right | D1 | D93A | 1.9-4.5 | 3-11 | LDX | Load Index | C | BIRS | 00~FF | D | 6 | IR11 | 8 | 0000-FFFF | | MPB | Multiply | 10 | D822 | 6,2 | 3-8 | LRB | Logical Right | D | 1 | 00-0F | D | 9 | RH | A | 0000-FFFF | | PIP | Parallel Input | D6 | DE3A | 2.8 | 3-12 | MPB | Multiply | 1 | XIRS | 00=FF | D | 8 | 1R10 | 2-3 | 0000-FFFF | | POP | Parallel Output | D7 | DF3A | 2.8 | 3-13 | PIP | Parallel Input | D | 6 | (H)-FF | D | E | IR11 | A | 0000-FFFF | | SBB | Subtract | 40 | D828 | 1.9 | 3-8 | POP | Parallel Output | 1) | 7 | 00.FF | D | F | IR11 | A | 0000-FFFF | | SET | Set | D4 | DC3A | 2.8 | 3-13 | SBB | Subtract | 4 | XIRS | 00-FF | D | 8 | (R10 | 8-9 | 0000-FFFF | | SNS | Sense | D5 | DD3A | 2.8 | 3~13 | SET | Set | D | 4 | 00-FF | D | c | IR11 | A | 0000-FFFF | | STB | Store | 70 | D82E | 1.9 | 3-8 | SNS | Sense | D | 5 | 00-FF | D | D | IR11 | A | 0000-FFFF | | XMB | Exchange Memory and Accumulator | C8 | D839 | 3.0 | 3-9 | STB | Store | 7 | XIRS | 00-FF | D | s | JR10 | E-F | 0000-FFFF | | XOR | Exclusive Or | CD | DD39 | 2.1 | 3-9 | XMB | Exchange Memory and Accumulate | or C | 8 | 00-FF | D | s | 3 | 9 | 000n-FFFF | | | | | | | | | Exclusive Or | c | D | 00-FF | D | D | 3 | 9 | 0000-FFFF | | * Operation | codes are shown with X [ R and S | hits equal to zero | 1 | | | | | • | | | | | , | | | ## RC 70 INSTRUCTIONS #### RC 70 INSTRUCTION FORMATS | | 110 70 110 | 311100110113 | | | | | | | SINGLE | WORD | ı | | | DOUBLE WOR | 10 | |-------------|-----------------------------------------|-------------------|------------------------|---------------------|-----------------------------|----------|--------------------------------|-----|---------|------------------------------------------------|----|-----|------|------------|-------------------| | Mnemonic | Name | Operation | n Code*<br>Double Word | Execution<br>Time** | Reference<br>Manual<br>Page | MNEMONIC | NAME | 00 | x : R S | REFERENCE<br>ADDRESS<br>9-10-11-12-13-14-15-19 | 10 | E09 | | 00 X | REFERENCE ADDRESS | | ADB | Add | 00 | D820 | 1.9 | 3-2 | ADB | Add | 0 | XIRS | 00-FF | D | 8 | IR10 | 0-1 | 0000-FFFF | | ALB | Arithmetic Left | D2 | DASA | 1,9-4,5 | 3-10 | AI.B | Arithmetic Left | D | 2 | 00=0F | D | A | IR11 | A | 0000-FFFF | | ANB | And | 20 | D824 | 1.9 | 3-2 | ANB | And | 2 | XIRS | 00-FF | Ð | 8 | IR10 | 4-5 | 0000-FFFF | | ARB | Arithmetic Right | D3 | DB3A | 1.9-4.5 | 3-10 | ARB | Arithmetic Right | D | 3 | 00×0F | D | В | IR11 | A | 0000-FFFF | | ввк | Branch Back | FO | D83E | 3.5 | 3-11 | ввк | Branch Back | F | 0 | | D | 8 | IR11 | E | | | BEQ | Branch Equal | 80 | D830 | 1.0 | 3-2 | BEQ | Branch Equal | ρ | OIRS | 00-FF | D | 8 | 1R11 | 0 | 0000-FFFF | | BGE | Branch Greater Than or Equal | 90 | D832 | 1.0 | 3-3 | HGE | Branch Greater Than or Equal | 9 | 01RS | 00-FF | D | 8 | IR11 | 2 | 0000-FFFF | | BGT | Branch Greater Than | В0 | D836 | 1.0 | 3-3 | ISGT | Branch Greater Than | В | OIRS | 00-FF | D | 8 | IR11 | 6 | 0000-FFFF | | BLE | Branch Less Than or Equal | 88 | D831 | 1.0 | 3-3 | BLE | Branch Less Than Or Equal | 8 | HRS | 00-FF | D | 8 | 1R11 | 1 | 0000-FFFF | | BLK | Branch and Link | E8 | D83D | 3.6 | 3-4 | BLK | Branch and Link | E | urs | 00-FF | D | 8 | IR11 | D | 0000-FFFF | | BLT | Branch Less Than | A8 | D835 | 1.0 | 3-4 | BLT | Branch Less Than | A | HRS | 00-FF | D | 8 | IR11 | 5 | (100n-FFFF | | BNE | Branch Unequal | B1 | D837 | 1.0 | 3-4 | BNE | Branch Unequal | В | 11RS | 00-FF | D | 8 | IR11 | 7 | 0000-FFFF | | BNO | Branch No Overflow | A0 | D834 | 1.0 | 3-5 | BNO | Branch No Overflow | A | OIRS | 00-FF | b | 8 | IR11 | 4 | 0000-FFFF | | BPT | Branch and Put | F8 | D83F | 5.5 | 3-5 | BPT | Branch and Put | F | urs | 00-FF | D | 8 | IRII | F | 0000-FFFF | | BUC | Branch Unconditional | 98 | D833 | 1.0 | 3-5 | BUC | Branch Unconditional | 9 | 1IRS | 00-FF | D | 8 | IR11 | 3 | 0000-FFFF | | BXB | Branch Index | E0 | D83C | 3.0 | 3-6 | BXB | Branch Index | E | OIRS | 00-FF | D | 8 | IR11 | | 0000-FFFF | | CMB | Compare | 60 | D82C | 1.9 | 3-6 | CMB | Compare | 6 | XIRS | 00-FF | р. | 8 | IR10 | | 0000-FFFF | | DVB | Divide | 50 | D82A | 11,4 | 3-7 | DVB | Divide | 5 | XIRS | 00-FF | D | 8 | | A-B | 0000-FFFF | | ELB | End Left | D0 | D83A | 1.9-7.0 | 3-10 | ELB | End Left | D | 0 | 90-0F | D | | IR11 | | 0000-FFFF | | ELD | Double Length Shift | CA | DA39 | 3.8-9.9 | 3-10 | ELD | Double Length Shift | c | A | 00-0F | D | A | 0R11 | | 0000-FFFF | | HLT | Halt | C9 | D939 | 1.0 | 3-12 | HLT | Hait | c | 9 | | ,, | 9 | 1811 | | | | IOR | Inclusive Or | CC | DC39 | 2.1 | 3-7 | IOR | Inclusive Or | c | c | 00-FF | D | c | | 9 | 0000-FFFF | | LDB | Load | 30 | D826 | 1.9 | 3-7 | | | 3 | | 00-FF | D | 8 | (R10 | | 0000-FFFF | | LDP | Load Page | CE | DE39 | 2.1 | 3-12 | LDB | Load | | XIRS | | | | | | | | LDX | Load Index | C0 | D838 | 2.1 | 3-8 | LDP | Load Page | С | E | 00-3F | D | E | IR11 | | 0000-FFFF | | LRB | Logical Right | D1 | D93A | 1.9-4.5 | 3-11 | LDX | Load Index | C | oirs | 00-FF | D | 8 | IR11 | | 0000-FFFF | | MPB | Multiply | 10 | D822 | 6.2 | 3-8 | LRB | Logical Right | D | 1 | 00×0F | D | 9 | 1R11 | | 0000-FFFF | | PIP | Parallel Input | D6 | DE3A | 2.8 | 3-12 | MPB | Multiply | 1 | XIRS | 00-FF | D | 9 | 1R10 | | 0000-FFFF | | POP | Parallel Output | D7 | DF3A | 2.8 | 3-13 | PIP | Parallel Input | D | 6 | 00 - F F | D | E | IR11 | Α | 0000-FFFF | | SBB | Subtract | 40 | D828 | 1.9 | 3-8 | POP | Parallel Output | D | 7 | 00-FF | D | F | IR11 | A | 0000-FFFF | | SET | Set | D4 | DC3A | 2.8 | 3-13 | SBB | Subtract | 4 | XIRS | 00 - F F | D | 6 | IR10 | 8-9 | 0000-FFFF | | SNS | Sense | D5 | DD3A | 2.8 | 3-13 | SET | Set | Þ | 4 | 00-FF | D | С | IR11 | A | 0000-FFFF | | STB | Store | 70 | D82E | 1.9 | 3-8 | SNS | Sense | D | 5 | 00-FF | D | D | IR11 | A | 0000-FFFF | | XMB | Exchange Memory and Accumulator | C8 | D839 | 3,0 | 3-9 | STB | Store | 7 | XIRS | 00-FF | D | 8 | IR10 | E-F | 0000-FFFF | | XOR | Exclusive Or | CD | DD39 | 2.1 | 3-9 | XMB | Exchange Memory and Accumulate | r C | 8 | 00-FF | D | 8 | 3 | 9 | 0000-FFFF | | * Operation | n codes are shown with X, I, R, and S b | its equal to zero | ). | | | XOR | Exclusive Or | c | D | 60-FF | D | D | 3 | 9 | 0000-FFFF | <sup>\*</sup> Operation codes are shown with X, I, R, and S bits equal to zero. \*\* Time is shown for single word instruction. Add 0.86 $\mu$ s for double word instruction and 0.86 $\mu$ s for indirect addressing. OP - Operation Code: X - Index Flag: I - Indirect Address Flag: RS - Relative Address Flags: ID - Double Word Instruction Identification; EOP - Extended Operation Code Operation codes are shown with X, 1, R, and S bits equal to zero. Time is shown for single word instruction. Add 0.86 μs for double word instruction and 0.86 μs for indirect addressing. OP = Operation Code: X = Index Flag: I = Indirect Address Flag: RS = Relative Address Flags: $<sup>{\</sup>it ID-Double\ Word\ Instruction\ Identification:\ EOP-Extended\ Operation\ Code}$ # RC 70 INSTRUCTION FORMATS | | | SINGLE WORD | | | DOUBLE WORD | | | | | | | | |----------|---------------------------------|--------------|----------|---------------------------------------------|-------------|-------|---------------|----------------------------------------|----------------------------------------------------|--|--|--| | MNEMONIC | NAME | OP | X R S | REFERENCE<br>ADDRESS<br>0 11 12 13 14 15 16 | 1D | EOP | | OP X | REFERENCE ADDRESS 4 5 6 7 8 9 10 11 12 13 14 15 16 | | | | | | ٺ | 1 | <u> </u> | | | السبب | <u></u> | —————————————————————————————————————— | | | | | | ADB | Add | 0 | XIRS | 00-FF | D | 8 | IR10 | 0-1 | 0000-FFFF | | | | | ALB | Arithmetic Left | D | 2 | 00-0F | D | Α | IR11 | Α | 0000-FFFF | | | | | ANB | And | 2 | XIRS | 00-FF | D | 8 | IR <b>1</b> 0 | 4-5 | 0000-FFFF | | | | | ARB | Arithmetic Right | D | 3 | 00-0F | D | В | IR11 | Α | 0000-FFFF | | | | | BBK | Branch Back | F | 0 | | D | 8 | IR11 | E | <del>-</del> | | | | | BEQ | Branch Equal | 8 | 0IRS | 00-FF | D | 8 | IR11 | 0 | 0000-FFFF | | | | | BGE | Branch Greater Than or Equal | 9 | 0IRS | 00-FF | D | 8 | IR11 | 2 | 0000-FFFF | | | | | BGT | Branch Greater Than | В | 0IRS | 00-FF | D | 8 | IR11 | 6 | 0000-FFFF | | | | | BLE | Branch Less Than Or Equal | 8 | 1IRS | 00-FF | D | 8 | IR <b>11</b> | 1 | 0000-FFFF | | | | | BLK | Branch and Link | E | 1IRS | 00-FF | D | 8 | IR11 | D | 0000-FFFF | | | | | BLT | Branch Less Than | Α | 1IRS | 00-FF | D | 8 | IR11 | 5 | $0000-{\tt FFFF}$ | | | | | BNE | Branch Unequal | В | 1IRS | 00-FF | D | 8 | IR11 | 7 | 0000-FFFF | | | | | BNO | Branch No Overflow | Α | 0IRS | 00-FF | D | 8 | IR11 | 4 | 0000-FFFF | | | | | врт | Branch and Put | F | 1IRS | 00-FF | D | 8 | IR11 | F | 0000-FFFF | | | | | BUC | Branch Unconditional | 9 | 1IRS | 00-FF | D | 8 | IR11 | 3 | 0000-FFFF | | | | | BXB | Branch Index | E | 0IRS | 00-FF | D | 8 | IR11 | C | 0000-FFFF | | | | | CMB | Compare | 6 | XIRS | 00-FF | D | 8 | IR <b>1</b> 0 | C-D | 0000-FFFF | | | | | DVB | Divide | 5 | XIRS | 00-FF | D | 8 | IR <b>1</b> 0 | A-B | 0000-FFFF | | | | | ELB | End Left | D | 0 | 00-0F | D | 8 | IR11 | A | 0000-FFFF | | | | | ELD | Double Length Shift | C | A | 00-0F | D | Α | IR11 | 9 | 0000-FFFF | | | | | HLT | Halt | C | 9 | | D | 9 | IR11 | 9 | | | | | | IOR | Inclusive Or | $\mathbf{C}$ | C | 00-FF | D | C | 2 | 9 | 0000-FFFF | | | | | LDB | Load | 3 | XIRS | 00-FF | D | 8 | IR10 | 6-7 | 0000-FFFF | | | | | LDP | Load Page | C | E | 00-3F | D | E | IR11 | 9 | 0000-FFFF | | | | | LDX | Load Index | C | 0IRS | 00-FF | D | 8 | IR11 | 8 | 0000-FFFF | | | | | LRB | Logical Right | D | 1 | 00-0F | D | 9 | IR11 | Α | 0000-FFFF | | | | | MPB | Multiply | 1 | XIRS | 00-FF | D | 8 | IR <b>1</b> 0 | 2-3 | 0000-FFFF | | | | | PIP | Parallel Input | D | 6 | 00-FF | D | E | IR <b>11</b> | Α | 0000-FFFF | | | | | POP | Parallel Output | D | 7 | 00-FF | D | F | IR11 | Α | 0000-FFFF | | | | | SBB | Subtract | 4 | XIRS | 00-FF | D | 8 | IR10 | 8-9 | 0000-FFFF | | | | | SET | Set | D | 4 | 00-FF | D | C | IR11 | Α | 0000-FFFF | | | | | SNS | Sense | D | 5 | 00-FF | D | D | IR11 | Α | 0000-FFFF | | | | | STB | Store | 7 | XIRS | 00-FF | D | 8 | IR <b>1</b> 0 | E-F | 0000-FFFF | | | | | XMB | Exchange Memory and Accumulator | С | 8 | 00-FF | D | 8 | 3 | 9 | 0000-FFFF | | | | | XOR | Exclusive Or | C | D | 00-FF | D | D | 3 | 9 | 0000-FFFF | | | | | | | | | | | | | | | | | | $<sup>{\</sup>rm OP-Operation\ Code;\ X-Index\ Flag;\ I-Indirect\ Address\ Flag;\ RS-Relative\ Address\ Flags;}$ $<sup>{\</sup>tt ID-Double\ Word\ Instruction\ Identification;\ EOP-Extended\ Operation\ Code}$