**Scientific Control Systems** Digital Computer 650-2 ## INTRODUCTION The SCS 650-2 is a low cost, general purpose, digital computer designed for use in a variety of applications. Despite its low cost, the SCS 650-2 offers many features found only in more expensive computers. The SCS 650-2 offers a high-speed, random-access memory with a 2 microsecond cycle time. A powerful and flexible instruction repertoire makes the SCS 650-2 ideal for applications such as process control, on-line data collection and reduction, and scientific computation. The modular design of the system permits the use of a wide variety of peripheral equipment and/or special control devices. Special emphasis has been placed on developing a system which can be adapted in the field to meet the customer's changing requirements. Up to 32 external devices may be connected to each SCS 650-2. A comprehensive software package is provided with each hardware system. It is designed to take full advantage of the hardware capabilities of the SCS 650-2 while providing the user with a convenient means of communication with the hardware system. ## **FEATURES** # Large Memory Capacity The basic memory module of the SCS 650-2 contains 4,096 twelve-bit words. The memory capability is expandable to 32,768 words in 4,096 word increments. In keeping with the corporate modular design philosophy, memory expansion may be made in the field. #### All Silicon Semiconductors All circuits utilize reliable, silicon semiconductors mounted on printed circuit plug-in cards. The system is highly maintainable at any modular level. ## **Fully Parallel Operation** All arithmetic and logical operations, together with high speed data transfers between memory and the various registers, are completed in parallel. ## Hardware Index Register In addition to providing address modification for memory reference instructions, the index register is a valuable aid in logical operation. A special set of instructions provide logical and arithmetic operations which use the index register and the accumulator as operands. ## **Priority Interrupt Channels** The interrupt channel, included as standard equipment, may be activated by internal computer conditions needing service. These include such functions as accumulator overflow, I/O error, etc. A priority facility is incorporated to permit external devices to command the computer to transfer to a specific subroutine. Using this facility priority channels can be added which are fully nested. That is, a higher priority channel may interrupt lower priority interrupt routines and the lower priority routine will be resumed after completion of the higher priority function. ## **Memory Protect Feature** Hardware memory protection is provided for lower numbered memory positions. The protect feature allows the reading of instructions or data from the protected area but inhibits any writing into the protected area of memory. Attempting to write into the protected area causes a program interrupt, allowing the programmer to take corrective action as required. The memory protect feature may be enabled or disabled under program control or from a switch on the control console. ## **Direct Memory Access Feature** The direct memory access feature permits high speed data transfer between memory and external devices. This access channel operates on a cycle stealing basis. As a result, the external device is not required to wait until the present instruction is complete before control of the memory is transferred to the external device. Complete isolation between memory banks allows the computer to continue undisturbed if the external device requests a memory bank other than the one being used by the processor. Also, memory overlap can occur when two or more external devices request different memory modules simultaneously. Therefore, each of eight different devices can transfer data simultaneously at a rate of 500,000 twelve-bit words per second for a total rate of 4,000,000 words/second. #### **Micro-Programmable Instructions** All instructions which do not reference memory may be micro-programmed. This group of instructions allows the computer to execute up to four non-memory instructions in a single computer cycle. It also provides the programmer with a variety of bit-manipulation, shift, skip, test, and I/0 instructions. ## Flexible Subroutine Linkages A single instruction executes a transfer to a subroutine in any core bank and provides the mechanism for a single instruction return to the calling program. ## Four Addressing Modes The addressing techniques employed in the SCS 650-2 computer permit four modes of addressing — indirect, direct, relative or indexed. # **Functional Control Console** The control console is designed as a functional manmachine interface. The addressable registers are continuously displayed on the control console. These register displays are arranged for quick operator recognition of their contents. Special switches are provided for a fast, convenient means of entering information into memory or examining the contents of memory. The computer may be operated either in run or singlestep modes. ## **Literal Instructions** Several literal instructions are incorporated which use the last six bits of the instruction as the operand. This feature allows high speed, one character arithmetic or logical operations. # BASIC INSTRUCTION FORMAT The basic instruction format is as follows: In addition to the mode specification bit in the basic instruction, an index state may be initiated through the status register. When the index state is in effect, the index register is used in lieu of the P counter for address modification. # ADDRESSING MODES # **Primary Address** Each of the four possible addressing modes is based on the concept of a "primary address." The primary address of an instruction is defined to be any address which can be formed using the instruction address and the available address modification registers. **Direct Mode**...Mode Bit = 0 Index State = 0 Primary address is determined by the instruction address. In the direct mode, the primary address always refers to the first 64 locations of memory bank zero. Index Mode ... Mode Bit = 1 Index State = 1 Primary address is the sum of the instruction address and the contents of the index register. It will always be in the same memory bank as the instruction. Relative Mode...Mode Bit=1 Index State=0 Primary address is the sum of the instruction address and the address from which the instruction was taken. It will always be in the same memory bank as the instruction. #### **Indirect Mode** The indirect address bit is always applied after the contents of the primary address has been obtained. If the indirect address bit is zero, the contents of the primary address is used as the operand of the instruction. If the indirect address bit is a one, the contents of the primary address is interpreted not as an operand but as the 12 low-order bits of an operand address. The 3 high-order bits of the operand address are specified by the indirect bank register. # INSTRUCTIONS The instruction repertoire of the SCS 650-2 is described below. The conventions used in instruction description are as follows: - (1) A register name enclosed in parentheses denotes the contents of the register. - (2) Subscription is used to denote bit positions within a register. - (3) The right arrow symbol, "→", is read "is transferred into." - (4) The letter "M" denotes the effective address, i.e., M denotes the memory address used in the execution of the instruction. ### **Arithmetic Instructions** | Instruction | Mnemonic | Cycles | Op Codes | |--------------------------------------------------------------------------------------------------------------------|----------|--------|----------| | $\frac{\text{Add to Accumulator}}{\text{(A)} + \text{(M)} \rightarrow \text{A}}$ $\text{(M)} \rightarrow \text{M}$ | ADD | 2 | 1001 | | $\frac{\text{Subtract from}}{\text{Accumulator}} \\ \frac{\text{Acc}(A) - (M)}{(M) \to M}$ | SUB | 2 | 1101 | | Exclusive OR with $Accumulator$ $(A) \oplus (M) \rightarrow M$ | XOR | 2 | 1011 | | $\frac{\text{AND with Accumulator}}{\text{(A)} \cdot \text{(M)} \rightarrow \text{A}}$ $\text{(M)} \rightarrow \text{M}$ | AND | 2 | 1111 | |--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|------| | Memory Increment and Skip on Zero $(M) + 1 \rightarrow M$ $(A) \rightarrow A$ If $(M) = 0$ , $(P) \rightarrow M$ If $(M) \neq 0$ , $(P) \rightarrow M$ | | 2 | 1000 | ## Load and Store Instructions | Instruction | Mnemonic | Cycles | Op Codes | |-------------------------------------------------------------------------------------|----------|--------|----------| | $\frac{\text{Load Accumulator}}{\text{(M)} \to \text{A}}$ $\text{(M)} \to \text{M}$ | LDA | 2 | 1100 | | $\frac{\text{Store Accumulator}}{(A) \to M}$ $(A) \to A$ | STA | 2 | 0111 | | $\frac{\text{Load Index}}{\text{(M)} \to X}$ $\text{(M)} \to M$ | LDX | 2 | 0010 | | Store Index | STX | 2 | 0011 | #### **Jump Instructions** | Instruction | Mnemonic | Cycles | Op Codes | |-----------------------------------------------------|----------|--------|----------| | $\frac{\text{Jump Forward}}{\text{M} \to \text{P}}$ | JMF | 2 | 0100 | | $(A) \rightarrow A$ | | | | Note: If Bit 4 = 0, $M = (P) + (INS)_{6-11}$ | Jump | Backward | JMB | 2 | 0101 | |------|----------|-----|---|------| | | | | | | $\begin{array}{c} MA \to P \\ (A) \to A \end{array}$ Note: If Bit 4 = 0, $M = (P) - (INS)_{6-11}$ | Jump and | Store | JSL | <b>2</b> | 1010 | |----------|-----------|-----|----------|------| | Location | | | | | | ~ | / TL /F \ | | | | $\overline{\text{Status}} \to (M)$ $(P) + 1 \rightarrow M + 1$ $M + 2 \rightarrow P$ $(A) \rightarrow A$ Return Jump JRT 2 1110 $(M) \rightarrow Status$ $(M + 1) \rightarrow P$ $(M + I) \rightarrow F$ $(A) \rightarrow A$ ### **Literal Instruction Format** | $R_4$ | $R_{5}$ | Instruction | Mnemonic | |-------|---------|----------------------|----------| | 0 | 0 | AND Literal | ANL | | 0 | 1 | EXCLUSIVE OR Literal | XOL | | 1 | 0 | LOAD A Literal | LAL | | 1 | 1 | ADD Literal | ADL | | Instruction $\frac{\text{AND Literal}}{(\text{INS})_{6-11}} \cdot (\text{A}) \rightarrow \text{A}$ | Mnemonic<br>ANL | Cycles 1 | R <sub>4</sub> R <sub>5</sub> 0 0 | |--------------------------------------------------------------------------------------------------------|-----------------|----------|-----------------------------------| | $\frac{\text{Exclusive OR, Literal}}{(\text{INS})_{\text{\tiny f-II}} \oplus (\text{A}) \to \text{A}}$ | XOL | 1 | 0 1 | | $\frac{\text{Load A, Literal}}{(\text{INS})_{6-11} \to \mathbf{A}}$ | LAL | 1 | 1 0 | | $\frac{\text{Add, Literal}}{(\text{INS})_{\text{6-J1}}} + (A) \rightarrow A$ | $\mathtt{ADL}$ | 1 | 1 1 | # Operate Instruction Format (Microinstructions) # First Microinstruction Select the register defined by Bit 9 0 = A Register 1 = X Register # **Second Microinstruction** Clear selected register if specified by Bit 10. If bit 10 = 0, do not clear selected register. # Third Microinstruction Perform one of eight functions as specified by Bits 6-8. | 000 | Test Selected Register only. | |-----|------------------------------------------------------------------------------------------| | 001 | Increment Selected Register (Sel Reg) $+ 1 \rightarrow \text{Sel Reg}$ | | 010 | Logical AND Selected Register with Unselected Register (Sel Reg) • (Unsel Reg) → Sel Reg | | 011 | Exclusive OR Selected Register with Unselected Register (Sel Reg) $\oplus$ (Unsel Reg) $\rightarrow$ Sel Reg | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------| | 100 | One's complement of Selected Register (Sel Reg) $\rightarrow$ Sel Reg | | 101 | Two's complement of Selected Register (Sel Reg) $+ 1 \rightarrow$ Sel Reg | | 110 | Complement Selected Register and Exclusive OR with Unselected Register ( $\overline{\text{Sel Reg}}$ ) $\oplus$ (Unsel Reg) $\rightarrow$ Sel Reg | | 111 | Subtract Selected Register from Unselected Register (Unsel Reg) – (Sel Reg) $\rightarrow$ Sel Reg | # Fourth Microinstruction Test the results of the above functions and skip as follows: | $R_4$ | $\mathbf{R}_{^5}$ | | |-------|-------------------|------------------| | 0 | 0 | No Skip | | 0 | 1 | Skip if positive | | 1 | 0 | Skip if negative | | 1 | 1 | Skip if Zero | # ${\bf Commonly\ Used\ Microinstructions --One\ Cycle}$ | Instruction | | Instruction | | | |-------------|----------------------------------------------|-------------|--------------------------------------------------------|--| | Code | Description | Code | Description | | | 0003 | Clear A Register | 0315 | Increment X and skip if zero | | | 0007 | Clear X Register | 0001 | * | | | 0101 | Test A Register<br>and skip if posi-<br>tive | 0021 | AND A with X,<br>results into A<br>Register, No Skip | | | 0201 | Test A Register<br>and skip if nega-<br>tive | 0121 | AND A with X, results into A Register—Skip if positive | | | 0301 | Test A Register<br>and skip if zero | 0221 | AND A with X, results into A | | | 0105 | Test X Register<br>and skip if posi-<br>tive | | Register—Skip if negative | | | 0205 | Test X Register<br>and skip if nega-<br>tive | 0321 | AND A with X, results into A Register—Skip if zero | | | 0305 | Test X Register<br>and skip if zero | 0025 | AND A with X, results into X | | | 0011 | Increment A and no skip | | Register — No<br>skip | | | 0111 | Increment A and skip if positive | 0125 | AND A with X, results into X | | | 0211 | Increment A and skip if negative | | Register—Skip if positive | | | 0311 | Increment A and skip if zero | 0225 | AND A with X, results into X | | | 0015 | Increment X and no skip | • | Register—Skip if negative | | | 0115 | Increment X and skip if positive | 0325 | AND A with X, results into X | | | 0215 | Increment X and skip if negative | | Register—Skip if zero | | | nstruction<br>Code | Description | Instruction<br>Code | Description | |--------------------|--------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------| | 0031 | Exclusive OR A | 0355 | Two's complement | | | with X, Results into A Register—no skip | | of X—Skip if zero | | 0131 | Exclusive OR A with X, Results into A Register—Skip if positive | 0061 | Complement A and Exclusive OR with X, Place re- sult in A register — No Skip • | | 0231<br>0331 | Exclusive OR A with X, Results into A Register—Skip if negative Exclusive OR A | 0161 | Complement A<br>and Exclusive OR<br>with X, Place re-<br>sult in A register<br>—Skip if positive | | 0331 | with X, Results<br>into A Register—<br>Skip if zero | 0261 | Complement A and Exclusive OR with X, Place re- | | 0035 | Exclusive OR A with X, Results into X Register—No Skip | 0361 | Skip if negative Complement A | | 0135 | Exclusive OR A with X, Results into X Register—Skip if positive | | and Exclusive OR with X, Place re- sult in A register — Skip if zero | | 0235 | Exclusive OR A with X, Results into X Register—Skip if negative | 0065 | Complement X and Exclusive OR with A, Place re- sult in X register — No skip | | 0335 | Exclusive OR A with X, Results into X Register—Skip if zero | 0165 | Complement X<br>and Exclusive OR<br>with A, Place re-<br>sult in X register | | 0041 | One's complement of A — No skip | 0265 | —Skip if positive<br>Complement X | | 0141 | One's complement<br>of A—Skip if<br>positive | 0200 | and Exclusive OR with A, Place re- sult in X register —Skip if negative | | 0241 | One's complement<br>of A — Skip if<br>negative | 0365 | Complement X and Exclusive OR | | 0341 | One's complement of A — Skip if zero | | with A, Place result in X register — Skip if zero | | 0045 | One's complement of X — No skip | 0071 | Subtract A from X, Place result in A register — No | | 0145 | One's complement of X — Skip if positive | 0171 | skip Subtract A from X, Place result in | | 0245 | One's complement of X — Skip if negative | 00.00 | A register — Skip if positive | | 0345 | One's complement of X — Skip if zero | 0271 | Subtract A from X, Place result in A register—Skip if negative | | 0051 | Two's complement of A—No skip | 0371 | Subtract A from X, Place result in A register—Skip | | 0151 | Two's complement<br>of A — Skip if<br>positive | 0075 | Subtract X from A, Place result in | | 0251 | Two's complement<br>of A—Skip if<br>negative | 0175 | X Register — No<br>skip<br>Subtract X from | | 0351 | Two's complement of A — Skip if zero | 0110 | A, Place result in X Register—Skip if positive | | 0055 | Two's complement of X — No skip | 0275 | Subtract X from A, Place result in | | 0155 | Two's complement of X — Skip if positive | 0375 | X Register—Skip if negative Subtract X from | | 0255 | Two's complement of X — Skip if negative | 0010 | A, Place result in<br>X Register—Skip<br>if zero | # Operate Instruction Format (Programmed) | Instruction | Mnemonic | Programmed<br>Instruction<br>Code | Cycles | |--------------|----------|-----------------------------------|--------| | Halt | HLT | 00 | 1 | | No Operation | NOP | 01 | 1 | | Rotate Right | RTR | 04 | 1 | | Rotate Left | RTL | 05 | 1 | | Shift Right | SHR | 06 | 1 | | Shift Left | SHL | 07 | 1 | In shift instructions, bits $R_{\mbox{\tiny F}}$ and $R_{\mbox{\tiny F}}$ are interpreted as follows: | $R_4$ | | $R_5$ | | |-------|------------------|-------|------------------| | 0 | Shift one place | 0 | Arithmetic Shift | | 1 | Shift two places | 1 | Logic Shift | | Instruction | Mnemonic | Programmed<br>Instruction<br>Code | Cycles | |---------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------|--------| | $\frac{\text{Exchange Halves of A}}{(A)_{\circ -5} \rightarrow A_{\circ -11}}$ $(A)_{\circ -11} \rightarrow A_{\circ -5}$ | XHA | 10 | 1 | | $\frac{\text{Exchange A \& X}}{\text{(A)} \rightarrow \text{ X}}$ $\text{(X)} \rightarrow \text{ A}$ | XAX | 20 | 1 | | $\frac{\text{Copy A to } X}{(A) \to X}$ $(A) \to A$ | CAX | $20 \\ R_4 = 1$ | 1 | | $\frac{\text{Copy X to A}}{(X) \to A}$ $(X) \to X$ | CXA | $ rac{20}{ ext{R}_{ extsf{s}}=1}$ | 1 | | $\frac{\text{Load A from Switches}}{(SW) \rightarrow A}$ | LAS | 24 | 1 | | $\frac{\text{Add with Carry}}{\text{(A) + (CO)} \rightarrow \text{A}}$ $\text{Carry} \rightarrow \text{CO}$ | ADC | 26 | 1 | | Instruction | Mnemonic | Programmed<br>Instruction<br>Code | Cycles | |----------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------|--------| | $\frac{\text{Load A from Status}}{(\text{Status}) \rightarrow \text{A}}$ $(\text{Status}) \rightarrow \text{Status}$ | LST | 30 | 1 | | $\frac{\text{Load Status from A}}{\text{(A)} \rightarrow \text{Status}}$ $\text{(A)} \rightarrow \text{A}$ | LSA | 34 | 1 | # **Input-Output Instruction Format** | <u> </u> | | | 7, | | |----------|------------------------------------------------------------------|-----------------|--------|--| | I/0 | Commands | Mnemonic | Cycles | | | 000 | Transmit to A & Skip | TTA | 1 | | | | $\overline{\text{(Selected device)} \rightarrow A}$ | | | | | 001 | Transmit from A & Skip | o TFA | 1 | | | | $(A) \rightarrow \text{Selected device}$ If device | | | | | | $(P) + 2 \rightarrow P$ | is ready | | | | 010 | Input Device Status | DST | 1 | | | | (Device status) $\rightarrow$ A If<br>(P) + 2 $\rightarrow$ P is | device<br>ready | | | | 011 | $\frac{\text{Skip on device flag}}{\text{FLAG} = 1}$ | SDF | 1 | | | | $(P) + 2 \rightarrow P$ $FLAG = 0$ $(P) + 1 \rightarrow P$ | | | | | 100 | Execute Command in A External device executes | EXU | 1 | | | | command in A | | | | | 101 | Terminate<br>Inactivate device | TMR | 1 | | | 110 | Select without leader Activate device no leader | SWL. | 1 | | | 111 | Select with leader Activate device with lead | SOL | 1 | | ## INTERNAL MACHINE ORGANIZATION Figure 1 shows a block diagram of the internal operation of the SCS 650-2 computer. In this illustration, all arrows indicate data paths and all transfers over these data paths are parallel transfers. As can be seen from this illustration, the computer contains seven twelve-bit registers, three three-bit registers, three one-bit registers, a parallel adder, and miscellaneous gates and control registers. The operation of these registers is as follows: C Register — The C Register accepts data from the memory and is used as a holding register into the parallel adder. In the halt mode, this register contains the instruction which will be executed next. Execution of the instruction contained in the C Register causes the transfer of the instruction into the R Register which is used to hold the instruction throughout its execution time. R Register — The R Register holds instructions for decoding into various instruction signals. Z Register — The Z Register is the second holding register into the parallel adder. The parallel adder uses as its input the output of both the C Register and the Z Register. X Register — The X Register is a twelve-bit register which can be used for indexing and addressing modification. Microinstructions use the X and the A registers for internal manipulation. The X Register also serves as the extended accumulator for multiply and divide operations. A Register—The A Register is the computer's main accumulator. All arithmetic and logical operations performed within the computer use this register to hold the results of the operation. Figure 1 P Register — The P Register is a twelve-bit register which is used as the location counter for the computer. When in the relative mode, the six-bit instruction address is added to the contents of the P counter to determine the effective address of the instruction to be executed. S Register — The S Register is the memory address register consisting of twelve bits. PB Register — The PB Register is the instruction extension register used to determine the memory bank from which instructions and all relative operands will be taken. IB Register — The IB Register is the indirect extension register used to specify a particular memory bank for indirectly addressed operands. SB Register — The SB Register is a three-bit register which is decoded and used to specify which memory banks will be used for a particular memory operation. **Adder** — The twelve-bit parallel adder is capable of arithmetic operations (add and subtract) as well as logical operations such as AND, OR, and EXCLUSIVE OR. K Register — The K Register is a one-bit register used to initiate a carry into the adder. This register is used for two's complement operation and for incrementing registers. **CO** Register — The CO Register is a one-bit register which is set when the output of the adder has a carry-out. **Overflow Register** — The Overflow Register is a one-bit register which is set to "one" when the adder has an overflow. Status Register—The Status Register is a twelve-bit composite register consisting of: - (1) The PB register (3 bits) - (2) The IB register (3 bits) - (3) The CO register (1 bit) - (4) The Overflow register (1 bit) - (5) The Memory Protect register (1 bit) - (6) The Index State (1 bit) - (7) The Parity Select register (1 bit) - (8) The I/O Error register (1 bit) G Gates — The G Gates serve as a buffer between the central processing unit and memory. When memory is being directly addressed by external devices, the G Gates disconnect memory from the CPU allowing transfer between memory and the external device to take priority. During the time that the external device is using memory, the CPU enters an idle state for one cycle. Memory — Memory for the computer is broken into eight 4,096 word banks. Memory isolation is provided between the CPU and each bank of memory allowing overlap between memory operations of the CPU and other external devices. If an external device requests a memory bank other than the one being requested by the CPU, both requests are honored simultaneously. Switch Register — A switch register consisting of twelve switches is located on the front panel of the computer. Data can be transferred from the twelve switches into the accumulator under program control. Also, data from these switches may be transferred to any of the active registers during a halt mode operation. In the halt mode, the store switch may be used to store the data contained in the switch register in the memory location specified by the P counter. # INPUT/OUTPUT FACILITY Communications with the SCS 650-2 computer can be accomplished by any of three basic means: #### Programmed Data Transfer This facility allows the computer to control the input/output sequence by initiating proper I/O instructions and testing to see if the external device is in a ready state. If the external device is ready, then the computer will initiate a data transfer and skip the next instruction. Programmed data transfer can be initiated by the programmer or by the external device using a program interrupt. Upon receipt of an interrupt from the external device, the computer will trap to the particular subroutine which is programmed to service the interrupting device. #### Direct Memory Access Individual data words or blocks of data can be entered into or taken from the computer memory directly through the direct memory access system. When operating in this mode, the computer will enter an idling state until the external device has completed the data transfer. If the external device is using a memory bank other than the one being requested by the computer, the computer may proceed without intervention. In this case, memory overlap occurs and the external device and the central processing unit are using different banks of memory simultaneously. After initiating a request for memory, the external device does not have to wait until the end of a current instruction to initiate a transfer. The maximum length of waiting time for such a transfer is one computer cycle or two microseconds. #### Skip Testing The computer contains a facility to allow the CPU under program control to request the status of external equipment and, based on the contents of that status, either skip or execute the following instruction. This feature allows the computer to make decisions during the program based on the condition of many external devices. ## OPTIONAL EQUIPMENT ## **Extended Arithmetic Elements** This option allows the computer to perform a hardware multiply and divide using the X Register as an extended accumulator. This option also allows for added instructional capabilities for normalizing and scaling of data. ## **Memory Extension Control** The basic computer can be expanded to include eight banks of memory by using the memory extension control. The control provides all the logic elements necessary for the addition of seven memory banks. ## **Memory Modules** The basic memory module is a high speed, random access memory with a 2 microsecond cycle time consisting of 4,096 twelve bit words. ## Analog Multiplexer This option allows for the sequential sampling of 32 analog channels of 0 to 5 volts DC. The multiplexer contains a buffer amplifier and all the interface necessary for operation with the A-D Converter. The number of channels can vary in groups of two up to the maximum of 32. The computer can address the multiplexer on a random access basis or program the multiplexer for sampling the analog channels sequentially. ## Analog to Digital Converter The Analog to Digital Converter digitizes the output of the analog multiplexer to an eleven bit plus sign digital data word. Digitizing rates up to 50 KC can be provided. A sample and hold amplifier is included with the analog to digital converter. ## High Speed Tape Reader The high speed paper tape reader is an eight channel photoelectric unit which operates at a rate of 300 characters per second. ## Paper Tape Punch The paper tape punch punches an eight channel paper tape at the rate of 50 characters per second. #### Card Reader A punched card reader is available which reads at the rate of 200 cards per minute or at 400 cards per minute. #### Card Punch The card punch operates at a punching rate of 100 cards per minute. #### **Incremental Plotter** A CalComp Model 565 incremental plotter and control unit is available for the high speed plotting of points, continuous curves and points connected by lines. #### Line Printer This machine prints a selection of 64 characters at the rate of 300 lines per minute and with a 132 character per column format. The vertical format is selected by a punched paper tape within the printer. ## Magnetic Tape Controller The magnetic tape controller can control up to four magnetic tape decks simultaneously. Each magnetic tape can be controlled to read or write in densities of 200, 556, and 800 bpi and at speeds of from 75 ips to 120 ips. ## **Magnetic Tape Transports** The magnetic tape transports will write or read IBM compatible magnetic tape at transfer rates of 15 KC to 96 KC. ## **Interrupt Clock** A clock is available which generates an interrupt within the computer after a preset period of time has elapsed. ## Teletype Input/Output Device The Model 33 ASR Teletype set can be supplied with each computer. The ASR contains both paper tape reader and paper tape punch in addition to the normal typewriter keyboard. ## Remote Teletype Unit This option allows the Teletype I/O writer to be remotely located up to 1,000 yards from the central processing unit. # Selectric Typewriter An IBM Selectric Typewriter with a maximum speed of 15.5 characters per second is available. The typewriter is equipped with a pin-feed platen allowing the use of continuous form paper. ## MECHANICAL SPECIFICATIONS #### Desk Model The SCS 650-2 computer is housed in a standard size walnut desk with typewriter arm. The electronics is mounted inside the desk. Total weight of the desk model is 250 pounds, #### Standard Cabinet Model The cabinet model is rack mounted in a standard RETMA 19 inch relay rack, 6 feet in height. The teletype unit is contained on its own stand with the cabinet model. Total weight of the cabinet is 150 pounds. Weight of the Teletype with stand is 40 pounds. ## **Power Requirements** 115 volts, 60 cycle, single phase, at 10 amps. 220 volts can be accommodated on special order. ### Digital Signal Levels 0 Volts — False, + 8 Volts — True. #### SOFTWARE The SCS 650-2 includes a symbolic assembler, FORTRAN compiler, utility and math subroutines, and diagnostic routines. Other software is available from a library of programs. Custom programming is available through qualified personnel who are capable of obtaining maximum use and flexibility from the SCS 650-2. ## AREAS OF APPLICATION #### I. Business and Manufacturing in General #### 1. Office Cost analysis Forecasting Inventory control Mailing list operations Management strategy analysis Performance evaluation Price analysis Purchase order writing Sales forecasting Wage and salary analysis Work-in-process records #### 2. Plant and Production Assembly line balancing Lathe operations: automatic control Procurement Production scheduling Quality control records Route accounting (bakeries, bottling plants, dairies, etc. #### 3. Libraries Information retrieval Records and control #### 4. Magazine Publishing Classified advertisement preparation Mailing list maintenance Subscription fulfillment #### 5. Oil Industry Depletion accounting Map construction Oil purchase accounting Operating records: logging Remote control of oil production Seismic data reduction Well logs: corrections #### 6. Textile Industry Fabric quality control Material availability evaluation Production planning Sales analysis Style reporting #### 7. Transportation Air traffic control Aircraft maintenance scheduling Collision warning systems Navigating systems Preventive maintenance scheduling Travel reservations #### II. Science and Engineering #### 1. Aeronautics and Space Engineering Curve fitting Flight control for missiles and space vehicles Flight simulation Flight test data reduction Heat transfer analysis Vibration analysis Wind tunnel data reduction #### 2. Chemical Engineering and Chemistry Gas line calculation Process control Spectrum analysis #### 3. Civil Engineering Abutment design Beam design Cut and fill calculations Earthwork computations Freeway assignment Highway profiles Monthly equipment summary Stress analysis Triangulation #### 4. Electrical Engineering Component design Computer logic circuits; design by numerical control Feedback system, single loop, finding the root locus #### 5. Mechanical Engineering Air conditioning calculations Heat flow Machine vibration analysis #### 6. Medicine and Physiology Telemetering and analysis of Medical data Probability in medical diagnosis #### 7. Military Engineering Ballistic trajectories Fire control SCS maintains complete support activities for its users. Installation and maintenance services are available through SCS offices strategically located throughout the United States. For pre-procurement demonstration of hardware and programs in Dallas, contact local sales office or the Marketing Department in Dallas. Houston, Texas 7800 Westglen Drive 713 — 782-9851 Skokie, Illinois 125 Old Orchard Arcade 312 — 675-6700 (Chicago) Huntsville, Alabama 207 Times Building 205 — 539-6884 Seattle, Washington 1806 South Bush Place 206 — 324-7911 Caldwell, New Jersey 375 Passaic Avenue 201 — 226-7800 (New York 212 — 269-4339) Crofton, Maryland Village Green 301 — 647-6431 (Baltimore) Orlando, Florida 222 Weber Ave. 305 — 425-5505 Pasadena, California 180 East California Blvd. 213 — 681-2651 (Los Angeles) Arlington, Massachusetts 30 Park Avenue 617 — 648-2922 (Boston) Other SCS products include: telemetry systems and airborne signal conditioning equipment such as amplifiers, demodulators and converters. # Scientific Control Systems, Inc. 14008 Distribution Way • Dallas, Texas 75234 • 214 — 241-2111