N = 17473/002/00 DOD SD 97 This document was produced by SDC in performance of J. A. Slay DATE 7 1 February 1962 OF an internal working paper System Development Corporation/2500 Colorado Ave./Santa Monica, California $\mathcal{Q}/\mathcal{E}$ Author Delivered ## TWIN MODE WITH AOR, SOR, AND ATR The XD-lA does NOT check for the "illegal" twin mode with AOR, SOR, and ATR, that is, it will twin. The twin process is such that twinning occurs EACH time the word passes from the exchange register to the A register. For Example: AØR, twin mode, bytes 0, 1, 2, 3, 4, 7 active, displacement 1 Original memory word 00112233 44556677 Original accumulator 01234567 76543210 New memory word 00112300 00556600 New accumulator 77001123 00000023 This document was produced by SDC in performance of DOD SD 97 MOTE. an internal working paper System Development Corporation/2500 Colorado Ave./Santa Monica, California 2/15 N=17473/002/01 J. A. 'Slaybaugh DATE PAGE 1 OF 3 PAGE Page 2 blank 13 February 1962 Author Delivered ## TWIN MODE WITH AOR, SOR, AND ATR This Note corrects the example in the original Note. The XD-lA does NOT check for the "illegal" twin mode with AOR, SOR, and ATR, that is, it will twin. The twin process is such that twinning occurs EACH time the word passes from the exchange register to the A register. For Example: AØR, twin mode, bytes 0, 1, 2, 3, 4, 7 active, displacement 1 Original memory word 00112233 44556677 Original memory word 00112233 44550077 Original accumulator 01234567 76543210 New memory word 00112377 00556677 New accumulator 77001123 77000023 Although this document contains no classified information it has not been cleared for open publication by the Department of Defense. (last page) ### Active Notes # Store Class Instructions 001 Half-word mode with AOR, SOR, and ATR 002/01 Twin mode with AOR, SOR, and ATR ## Miscellaneous Class Instructions 003 Use of U Modifier Codes with BSN and PER ### Arithmetic Unit 00l Half-word mode with AOR, SOR, and ATR 002/0l Twin mode with AOR, SOR, and ATR