# Selanar 100XL<sup>™</sup> Graphic Terminal **Maintenance Manual** # Selanar 100XL<sup>TM</sup> # Maintenance and Troubleshooting Manual Copyright 1986 by Faraday Electronics 749 North Mary Avenue Sunnyvale, California 94086 408-749-1900 Telex 706738 FAX #408-738-1671 # Table of Contents | Page | Section A - HiREZ 100XL Theory of Operation | |------|---------------------------------------------| | A-1 | 6809 Microprocessor and BUS | | A-1 | BUS Device Selection | | A-1 | Program Memory | | A-1 | Scratch RAM | | A-2 | UARTS and Serial Ports | | A-2 | CRT Controller | | A-2 | 'IOCTL' Register | | A-2 | 'BITADD' Register | | A-3 | 'WREXT' Register | | A-3 | Screen RAM Bank Control Logic | | A-3 | Memory Map | | A-4 | Main System Timing | | A-4 | E and Q Clock Generation | | A-4 | Dynamic Memory Timing | | A-5 | Bit Mapped Graphics System | | A-5 | Character Generator System | | A-5 | Character and Attribute | | A-5 | Character Generator FIFO | | A-6 | Character Generator PROM | | A-6 | Character Video Shift Register | | A-6 | Attribute Generator | | A-7 | Keyboard | | A-7 | Communication from Logic to Keyboard | | A-7 | Communication from Keyboard to Logic | | A-7 | Serial Keyboard Data Timing | | A-8 | Logic Received Data Processing | | A-8 | Logic Transmit Data Processing | | | Section B - Terminal Checkout | | B-1 | Testing Procedures | | B-1 | Power Up Diagnostics | | B-1 | Callable Diagnostics | | B-2 | CPU Port Data Loop Test | | B-2 | Repeat Power Up Process Continuously | | B-2 | Continuous CPU Port Data Loop Test | | B-2 | Auxiliary Port #1 Data Loop Test | | B-2 | Auxiliary Port #2 Data Loop Test | | | | | B-2<br>B-2<br>B-2<br>B-3<br>B-3 | Continuous Aux Port #1 Data Loop Test<br>Continuous Aux Port #2 Data Loop Test<br>Screen RAM Test<br>FIFO/Attribute Test 80/24<br>FIFO/Attribute Test 132/48<br>Continuous RAM and Data Loop Tests | |--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Section C - Troubleshooting Procedures | | C-1<br>C-2<br>C-2<br>C-3<br>C-3<br>C-4 | Power Connector - J4 Video Connector - J5 NVR Circuit (Non-volatile RAM) Keyboard Connector - J6 Power Up Failure Diagnosis - Logic Board | | | Section D - CRT Display Adjustment | | D-1<br>D-1<br>D-2<br>D-2<br>D-2<br>D-2<br>D-3<br>D-3<br>D-3<br>D-3 | Video Monitor Board Adjustment Components Connectors Video Alignment Focus Yoke Rotation Vertical Height Horizontal Width Centering Vertical Linearity Horizontal Linearity Vertical Hold | ## **Appendixes** System Block Diagram Character RAM Timing Diagram Graphics RAM Timing Diagram Logic Board Schematic Video Board Schematic Keyboard Schematic Power Supply ## Section A ## **HiREZ 100XL Theory of Operation** ## 1.0 6809 Microprocessor and BUS The Motorola 68B09E is an 8 bit microprocessor with a 16 bit internal architecture. Its sixteen address lines are buffered using two 74LS244s to provide greater fan-out. Its eight data lines are buffered using a 74LS245 bi-directional buffer. The processor runs at 2 MHZ provided the character FIFO (explained later) is in its quiescent state; otherwise it may be held. The processor has three general purpose interrupt request inputs: 'IRQ', 'FIRQ', and 'NMI', in order of lowest to highest priority. Interrupts are generated under the following conditions: 'IRQ': AUX UART #1 has received a character AUX UART #1 is ready to transmit a character AUX UART #2 has received a character AUX UART #2 is ready to transmit a character Screen refresh is about to begin (real time clock) 'FIRQ': CPU UART has received a character CPU UART is ready to transmit a character 'NMI': Keyboard serial data communication is about to commence #### 1.01 BUS Device Selection BUS device selection is handled by a PAL12L10 (U88) programmable logic array. This device decodes the processor address BUS and provides chip select signals to all devices on the BUS except screen RAM. #### 1.02 Program Memory The HiREZ 100XL has the capability to address up to 56K of program memory, bank switched in two sections of 28K. The current implementation uses all 28K of the primary section ('Bank' = 0), and 8K of the secondary section ('Bank' = 1). In order to switch between banks the processor must execute a piece of code which occupies the same address location in both banks. This piece of code will toggle the 'bank' bit (WREXT REG, Bit 5) thereby continuing program execution in the opposite PROM bank. #### 1.03 Scratch RAM The HiREZ 100XL has 2K of CMOS static RAM, which is battery backed up. When power is on, +5V is supplied to the RAM through diode CR3 and the RAM chip select line is passed through transistor Q3. When power is switched off, current from the battery is supplied through diode CR3 and as +12V begins to drop, the zener diode (CR1) voltage drops, thus Q3 stops conducting as the base voltage is turned off. #### 1.04 UARTS and Serial Ports There are three 6551A-1 UARTs in the HiREZ 100XL, one for CPU communications and two for auxiliary ports. The AUX port #1 UART doubles as a real time clock generator. An interrupt is generated on every edge of 'RAO' (16 MS). #### 1.05 CRT Controller The 68B45 CRT controller generates HSYNC, VSYNC, and display enable. Graphics RAM vertical addresses are generated by PAL 20X10 (U48) used as a 9 stage counter. The character generator horizontal addresses are generated by a 74LS393 (U65) 8 stage counter. ## 1.06 'IOCTL' Register The 'IOCTL' register (U56) is a write only output register from the BUS. Its outputs are defined as follows: | Bits 0-3 | Brightness | 0 = Brightest | F = Dimmest | |----------|------------|-----------------------------|--------------------| | Bit 4 | 24/48 | 0 = Line Mode | 1 = 24 Line Mode | | Bit 5 | 80/132 | 0 = 132 Column Mode | 1 = 80 Clmn Mode | | Bit 6 | Blink Freq | Blink Attribute Control | | | Bit 7 | NMI Hold | 0 = Holds NMI Low for Keybo | oard Communication | ## 1.07 'BITADD' Register The 'BITADD' register (U53 and U54) is a read/write I/O register on the BUS. Its outputs are defined as follows: | Bit 0 | Keyboard I/O pin | |-------|------------------------------------------------------------------------------------------------------------| | Bit 1 | Word address mode; a write occurs in all 16 dynamic RAMs when this pin is high. Used for clear screen. | | Bit 2 | Byte address mode; a write occurs in the selected eight RAMs when this pin is high. Used for data storage. | Note: When the previous two pins are low, 'bit address' mode exists and only one RAM will be written to at a time. Used in drawing graphics. Bits 3-7 Bit addresses BA0-BA4; these lines should be considered as the least significant graph RAM addresses. ## 1.08 'WREXT' Register | Bits 6-7 | Graphics plane to be displayed (v | alid only when 256 | K RAMs installed) | |----------|-----------------------------------|--------------------|-------------------| | Bit 5 | PROM bank select | 0 = Primary | 1 = Secondary | | Bit 4 | Graphics video on flag | 0 = OFF | 1 = ON | | Bit 3 | Character video on flag | 0 = OFF | 1 = ON | | Bit 2 | Graphics/Character RAM select | 0 = CHAR | 1 = GRAPH | | Bits 0-1 | Graphics plane to Read/Write (va | lid only when 256K | RAMs installed) | ## 1.09 Screen RAM Bank Control Logic The screen RAM is organized in two major blocks, graphics RAM and character RAM. The graph RAM (unexpanded) is organized as four blocks of 32K bytes each. The character RAM is organized as one block of 32K bytes. All five of these 32K blocks of memory can be mapped into the lower 32K of the processor's address space. This mapping operation is controlled by a PAL10LB (U72). This device decides, based on A15 and R/W, which bank should be selected and when. It also decides when to hold the processor, based on the status of the character RAM FIFO. When the FIFO is in 'catch up' mode and the processor is requesting access to character RAM, the -Hold output is dropped causing E and Q clocks to stop. When the processor switches from character to graph RAM address mode, the E and Q clocks must be re-synchronized to the dynamic memory system. This is done by holding E and Q for the amount of time required. ## 1.10 Memory Map | Address (in HEX) | Function | |------------------|-----------------------------------| | FFFF-9000 | Program PROM space, bank switched | | 8880 | Bitadd Register | | 8860 | WREXT Register | | 8840 | IOCTL Register | | 8833 | AUX Port #2 UART Control Register | | 8832 | AUX Port #2 UART Command Register | | 8831 | AUX Port #2 Status/Reset Register | | 8830 | AUX Port #2 Data Register | | 882B | AUX Port #1 Control Register | | 882A | AUX Port #1 Command Register | | | | | 8829 | AUX Port #1 Status/Reset Register | |-----------|--------------------------------------| | 8828 | AUX Port #1 Data Register | | 8827 | CPU Port Control Register | | 8826 | CPU Port Command Register | | 8825 | CPU Port Status/Reset Register | | 8824 | CPU Port Data Register | | 8801 | CRT Controller Data Register | | 8800 | CRT Controller Address Register | | 87FF-8000 | Scratch RAM | | 7FFF-0000 | Screen Ram, Graph RAM, Character RAM | ## 2.0 Main System Timing All clocks in the HiREZ 100XL, except for baud clock, are derived from the 32 MHZ oscillator chip (U9). This clock is divided into 16 states by U11. These states, defined by P0, P1, P2, and P3, are decoded into all other system clocks. E and Q clocks are the main processor clocks; all data transfers into and out of the processor are done on the negative edge of E clock. Q clock is simply a quadrature of E clock. #### 2.01 E and Q Clock Generation E and Q clocks are generated with two D-type flip-flops (U62), one generates E and the other generates Q. These two flip-flops are set up such that E will always follow Q, one quarter E cycle later. Both flip-flops are clocked by P1 clock, gated with -Hold. This provides one full E clock cycle every 16 dot clocks, provided the -Hold signal stays high for the duration. When accessing graph RAM after accessing character RAM, E and P3 clocks must be synchronized to allow proper access to graph RAM. #### 2.02 Dynamic Memory Timing Dynamic memory timing consist of three signals: -RAS, COL/-ROW, and -CAS. -RAS is a quadrature of P2. COL/-ROW is -RAS delayed by 31.25 NS. -CAS is inverted P2. Given these three signals, dynamic memory timing can be summerized as follows: the processor address BUS becomes stable, @ 60 NS later -RAS drops, latching the eight least significant address lines, 31.25 NS later COL/-ROW raises to select the most significant 8 addresses, 31.25 NS later -CAS drops, latching the most significant addresses. @ 90 NS later data should be valid on the RAM outputs. This data will either be asserted onto the data BUS or clocked into the graph video shift registers. Dynamic RAM refresh is handled inherantly by the CRTC screen refresh. The least significant eight screen address lines are used for the ROW addresses, hence the entire RAM is refreched in two HSYNC times. ## 3.0 Bit Mapped Graphics System Bit mapped graphics is configured from sixteen 64K 4164-12 type DRAMS memory. Each bit in these RAMs corresponds to one dot on the screen. The processor can write to these RAMs in one of three modes: word address mode, byte address mode, and bit address mode. In word address mode, all 16 RAMs are written to simultaneously with data on the data BUS. This mode is used primarily for fast clear screen. In byte address mode, only the selected 8 bits are written to from the data BUS. This mode allows the processor to use available excess dynamic memory as standard scratch RAM, primarily for vector storage. In bit address mode, only one selected bit is written from the data BUS. This mode is used in drawing graphics. The 16 individual RAM write pulses are generated by 2 PAL16R8s (U51 and U52). Due to an arbitration scheme known as clock interleaving, both the processor and the CRT controller have 100% access to dynamic RAM. When E clock is low, the processor does not use the BUS. At this time, the CRTC addresses are asserted to the dynamic RAMs. The screen refresh data are clocked into the shift registers at the same time as E clock is driven high. At this time, the processor is given full access to the RAM. For this reason, the dynamic RAMs must have a cycle time of 250 NS or less (E clock freq.\*2) and an access time of 120 NS. Once the RAM data is clocked into the graphics video shift registers, it is shifted out serially, one dot every dot clock, thus converting parallel RAM data into serial video data. ## 4.0 Character Generator System The character generator is composed of 16 2K RAMs (8 for character data and 8 for attribute data), 2 8K character generator PROMs, and a 16 bit wide shift register, all tied together by a three stage FIFO system. The character address space is organized as 64 lines of 256 characters each. ## 4.01 Character and Attribute There are 32K bytes of static RAM, 16K for character storage and 16K for attribute storage. The processor accesses this RAM as one 32K block of memory. The character plane occupies addresses 0000-3FFF (HEX), attribute plane occupies addresses 4000-7FFF. During screen refresh, both of these 16K planes are accessed simultaneously. The 8 bits of character data are sent to the character generator PROM to select one of 256 dot patterns. The 8 bits of attribute data are distributed throughout the logic to generate the various character attributes as explained later. #### 4.02 Character Generator FIFO Due to the fact that the character generator timing must be variable (based on character width), the clock interleaving arbitration scheme used in accessing graph RAM cannot be implemented for character RAM. For this reason, a three stage FIFO scheme is used to arbitrate processor and screen refresh cycles. Normally, the screen refresh circuitry has full access to RAM and all three FIFO stages are kept full. When the processor needs access to RAM, it asserts the proper address to the bank control logic, which will wait until the first stage of the FIFO completes its current cycle; the processor will be held if necessary. At the end of the current 1st stage cycle, the FIFO will relinquish the character RAM BUS to the processor, during which time the contents of the FIFO will be emptied to video shift register at the proper speed to guarantee un-altered screen refresh. At the end of the processor cycle, the bank control logic dispatches a signal called '-restore' which indicates to the FIFO that the processor is finished with the BUS. The FIFO regains the BUS and proceeds to fill itself back up as quickly as possible. It is also the FIFO's responsibility to maintain memory access times and latch propagation delays. The first stage takes care of latching data outputs from character RAM to character PROM. It guarantees a minimum of 200 NS access time. The second stage takes care of latching data from characteer PROM to the shift registers. It also guarantees an access time of 200 NS. The third stage is basically a variable delay timer which is used to load the shift registers. In 80 column mode, it loads them every 8 dot clocks. #### 4.03 Character Generator PROM Character RAM data is latched into a 74S374 (U66) by the FIFO 1st stage. The outputs of this latch are used to lookup the proper character dot patterns from the character PROMs (U20 and U44); these lines are used as addresses A4-A11. Addresses A0, A1, A2, and A3 are encoded from the row address lines based on the 24/48 line flag and on the double high attribute. The 80/132 column flag is used for the most significant character PROM addressing scheme can be summarized as follows: the row address lines RA0-RA4 generated by the CRTC are encoded into an absolute character row address, allowing selection of one of sixteen possible 16 bit dot patterns. The latched data from the character RAM is used to select between the two different character sets. ## 4.04 Character Video Shift Register The sixteen bit character PROM output is latched into two 74S274s (U19 and U43) by the FIFO second stage. The character pattern data is now ready at the video shift register parallel input lines. The shift registers will be loaded by the FIFO third stage. The shift registers are normally clocked by dot clock. When drawing a double wide character, they are clocked by one half dot clock frequency. #### 4.05 Attribute Generator All character attributes except double high and double wide are processed by a PAL18L4 (U36). Inputs can be broken into three groups: character and graphics video inputs, attribute information, and video gating signals. Attribute information includes underline, reverse video, bold, blink, and blink frequency. The encoded row address lines are used to generate the underline attribute. The video gating signals include character and graph video on/off flags, -VBLANK, character display enable, and graph display enable. Outputs include -video out, -bold out, and half intensity out. ## 5.0 Keyboard All data transferred between the main processor and the keyboard processor is done so across a bi-directional serial link. Data is sent to the keyboard in the form of time encoded pulses, the length of which determines which one of three functions is to be performed. The available functions are as follows: perform a keyclick, perform a bell tone, or scan keyswitch matrix and report status back to main processor. When a scan matrix command is received by the keyboard processor, it responds by sending one 10 bit serial data word per key depressed, plus one more 10 bit serial word used as a terminator. ## 5.01 Communication from Logic to Keyboard The main processor can request that the keyboard perform one of the functions outlined above by holding the serial I/O line low for a specified period of time. An interrupt will be generated in the keyboard processor when the I/O line drops, causing it to execute a special section of code. This code will time the incoming pulse and execute the proper function. If the pulse is less that 37.5 uS, it is interpreted as a glitch and ignored. If the pulse is between 37.5 and 75 uS, it is interpreted as a keyclick command. If the pulse is between 75 and 112.5 uS, it is interpreted as a bell command. If the pulse is greater than 112.5 uS, it is interpreted as a matrix scan command. ## 5.02 Communication from Keyboard to Logic When requested to scan the keyswitch matrix, the keyboard processor will send a series of 10 bit serial data words, separated in time by at least 110 uS. One 10 bit word will be sent for each key down, plus a one word terminator. These data words consist of the following information: 4 bit row identifier, 3 bit column identifier, 2 bit status code, and 1 bit for the fast repeat key. The terminator work is identical to standard data words except for the fact that the row identifier has a value greater than eleven. Since there are only 12 rows, a row identifier of 12 or greater would otherwise be undefined. The terminator word will always be sent at the completion of a matrix scan, regardless of whether a key is pressed or not. The serial data format and bit times are outlined below. ## 5.03 Serial Keyboard Data Timing | Bit 9: | Status Code SU (see below) | |--------|----------------------------------------| | Bit 8: | Status Code S1 (see below) | | Bit 7: | Fast Repeat, 1 = Fast Repeat Condition | | Bit 6: | Row Identifier Bit 3 (MSB) | | Bit 5: | Row Identifier Bit 2 | | Bit 4: | Row Identifier Bit 1 | | Bit 3: | Row Identifier Bit 0 (LSB) | C(-1 - C-1- CO (--- 1-1--) Bit 2: Column Identifier Bit 2 (MSB) Bit 1: Column Identifier Bit 1 Bit 0: Column Identifier Bit 0 (LSB) | Status Codes | <b>S</b> 1 | S0 | |------------------|------------|----| | Normal Operation | . 0 | 0 | | Caps Locked | 0 | 1 | | Shift Pressed | 1 | 0 | | Control Pressed | 1 | 1 | ## Serial Data Word Format and Timing: | | | | | Bit<br>4 | | | |-------|---|-------|---|----------|--|--| | 40 uS | } | 20 uS | S | • | | | ## 5.04 Logic Received Data Processing The main processor receives and de-serializes the keyboard data directly, eliminating the need for a UART. The keyboard input (KEYIN) is tied to two parts of the main logic: the processor 'NMI' line and to one input of an octal buffer, which allows a path to data BUS bit zero. The serial data start causes an NMI to occur in the main processor code. This code first drops the 'NMIHLD' line low, which will keep multiple NMIs from occurring during keyboard read. It then begins to sample the 'KEYIN' bit at fixed 20 uS intervals in order to convert the serial bit stream to parallel. After all 10 bits are read the data is converted to ASCII and placed in the keyboard buffer. The 'NMIHLD' line is set back high to enable future interrupts. Processing is then continued from the location where interrupt originally occurred. ## 5.05 Logic Transmit Data Processing Commands are sent to the keyboard every 16.4 MS. If there is no bell command pending, a scan matrix command will be sent. Since the keyboard will never send data without being asked to do so, there can never be any data collision on the serial I/O line. The main processor sends commands to the keyboard by setting the 'KEYOUT' line high for a specified duration. This will cause negative pulse on the keyboard serial I/O line. This pulse will cause an interrupt to occur in the keyboard processor and timing loops are again used to decode the meaning of the pulse. ## **Section B** ## **Terminal Checkout** ## **Testing Procedures** The HiREZ 100XL has several built in diagnostic routines which allow testing and troubleshooting of the following sub-systems: I/O Ports (CPU, AUX1, AUX2) **Graphics RAM** Character RAM Scratch RAM Screen RAM Screen FIFO Attribute Generator Furthermore, there are two types of video test patterns for adjusting screen alignment. ## **Power Up Diagnostics** The HiREZ 100XL logic board, on power up, tests all onboard RAM and responds to a RAM fault in the following manner: Scratch RAM Fault The processor will continuously read and write to bad location, which will be readily apparent as a steady stream of pulses at the RAM chip select line. Graphics or Character RAM The HiREZ 100XL will send a failure report out through AUX port #1 at 9600 baud. One stop bit, 8 data bits, no parity. The message will outline the nature of the failure (bank, address, bit number). If all power-up self tests pass, then no action is taken. ## Callable Diagnostics In addition to the power-up diagnostics, the HiREZ-100XL has a number of user callable hardware diagnostics. To execute these diagnostics, the terminal must be in "ANSI" mode, on-line, and have installed a "D-TYPE" RS-232 connector (female) at the CPU serial port, with pin 2 shorted to pin 3 and pin 20 shorted to pin 25. The tests and corresponding command sequences are as follows: ## **CPU Port Data Loop Test** Type: esc [ 2; 2 y In this test, data is sent out through the CPU I/O port. The same data is expected to be received a moment later or an error is reported. ## **Repeat Power-Up Process Continuously** Type: esc [ 2; 9 y Executes a full power-up initialization sequence continuously until failure. ## Continuous CPU Port Data Loop Test Type: e esc [ 2; 10 y Performs CPU data loop test continuously until failure. ## **Auxiliary Port #1 Data Loop Test** Type: esc [ 2; 16 y Performs a data loop test on AUX port #1. A data loopback connector, as described in callable diagnostics, above, must be attached to AUX port #1 to perform this test. #### **Auxiliary Port #2 Data Loop Test** Type: esc [ 2; 17 y Performs a data loop test on AUX port #2. A data loopback connector, as described in callable diagnostics, above, must be attached to AUX port #2 to perform this test. ## Continuous Aux Port #1 Data Loop Test Type: esc [ 2 ; 24 y Performs AUX port #1 data loop test continuously until failure. #### Continuous Aux Port #2 Data Loop Test Type: esc [ 2 ; 25 y Performs AUX port #2 data loop test continuously until failure. ## Screen Ram Test Type: esc [ 2 : 50 y Tests the character and graph RAM by writing a random pattern into memory, waiting 2 MS to test refresh, then verifying that the pattern still exists. A report will be sent to the screen whether RAM passes or fails. This test is performed in *local* mode. #### FIFO/Attribute Test 80/24 Type: esc [ 2;51 y Draws all characters and attributes in 80 column by 24 line format. It then accesses the character RAM at very high speed to test FIFO recoverability. This test is performed in *local* mode. ## FIFO/Attribute Test 132/48 Draws all characters and attributes in 132 column by 48 line format. It then accesses the character RAM at very high speed to test FIFO recoverability. This test is performed in *local* mode. ## Continuous RAM and Data Loop Tests Type: esc [ 2;53 y Type: esc [ 2; 52 y Performs screen RAM test and all data loop tests continuously until failure. Test results are reported to screen. B-3 ## Section C # **Troubleshooting Procedures** The following Troubleshooting information will help to pin-point and diagnose faults on the HiREZ 100XL logic board. Figure 1. Board Layout U20, U44 = Character Proms U102, U103, U104 = Control/Printer Proms ## Power Connector - J4: | Pins 1&2 | +12 VDC | |--------------|---------| | Pins 5,6,&7 | 5VDC | | Pins 3,4,8&9 | GND | | Pin 10 | -12 VDC | All voltages are +/- 5% ## Video Connector - J5: ## **NVR Circuit: (Non-Volatile RAM)** The NVR battery back-up (B1) is lithium and should be approximately +3 VDC. The circuit should also be checked during power-down by monitoring U101, pin 18 which should be +3 VDC +/- 10%. ## **Keyboard Connector - J6:** ## Power-Up: The power-up sequence for the XL is as follows: - 1. Keyboard "beeps" Power supply and keyboard powered-up successfully. - 2. Character and Graphics RAM are tested low intensity video is displayed on screen. - 3. Second keyboard "beep" logic board completed self-test successfully. - 4. Cursor appears on screen video is turned on. The following steps may be used as a guide to isolate failures to the appropriate sub-assembly. | Failure | Possible Causes | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | No initial beep | <ul><li>AC line fuse blown</li><li>Internal power supply fuse blown</li><li>Bad power supply</li><li>Keyboard not plugged in</li></ul> | | No final beep | <ul> <li>Logic board failed to complete power-up self test</li> <li>Terminal needs Default parameters set (Select Setup, shift D/S, reset)</li> </ul> | | No Video | <ul> <li>Logic board failure</li> <li>CRT Monitor assy.</li> <li>Terminal needs Default parameters set<br/>(Select Setup, shift D/S, reset)</li> </ul> | | Two beeps after initail keyboard beep | - RAM failure in self test<br>(Terminal will still power-up) | ## Failure Diagnosis - Logic Board: Failure to complete self-test on power-up can be isolated as follows: - 1. Check clock signals: - a. 32 MHZ on U11-2 and all DOT and DOT 0 signal lines. - b. 2 MHZ on P3 signal lines. c. 4 MHZ on P2 signal lines. d. 8 MHZ on P1 signal lines. e. 16 MHZ on P0 signal lines. - 2. On power-up check: - a. U83-5 - b. U83-6 (baud rate clock) 3. No video: Check R14 - should be 10VDC at maximum intensity. 4. Extraneous video: (ANSI mode) Check: - a. RAS and CAS signals are present.b. U46-2 (same as RAS/CAS) - c. U46-14 \*PW will decrease as follows and then repeat: 250 NSEC, 125 NSEC, 120 NSEC, 0 NSEC 5. Special Note: For logic boards with part number 900-0004 up through revision A11. If there are: a. Extraneous dots in graphics Verify update to revision release A11, or Verify a 3-wire modification on U37. Verify PAL piggyback in place of 4040 (PAL 20X10). b. "Snowy" characters Verify update to revision release A11, or Verify a 2-wire modification on U61. c. Missing portions of characters Verify update to revision release A11, or Verify a 3-wire modification on U57 Character Proms U20 and U44 reversed. ## Section D ## **CRT Display Adjustment** Following rework or sub-assembly replacement, adjustment/alignment may be required. All are done with the terminal in LOCAL/ANSI mode, 80 characters per line, unless otherwise noted. #### Video Monitor Board Remove the monitor cover by removing the two (2) phillips screws located on the underside of the upper case and then sliding the cover straight back. Figure 2. Monitor Board Layout (Top View) ## **Adjustment Components:** | VR201 | Internal Contrast | |-------|----------------------| | VR402 | Internal Brightness | | VR403 | Center focus | | VR301 | Vertical hold | | VR303 | Vertical size | | VR302 | Vertical linearity | | VR401 | Video center | | L402 | Horizontal size | | L401 | Horizontal linearity | ## **Connectors:** J102 = video information from Logic board connector J5. J103 = Horizontal/Vertical Deflection connector to CRT yoke assembly. ## Video Alignment: Brightness - use the following procedure to adjust the brightness control on the monitor board. - 1. Allow the terminal to warm up for at least five minutes. - 2. Increase the screen brightness to maximum level with the ">" key in SETUP mode. - 3. Adjust VR402 until the display raster is visible; then back off on the adjustment until the raster disappears. - 4. Return the screen brightness to normal viewing intensity with the "<" key in SETUP mode. Focus - use the following procedure to check and adjust the focus. - 1. Type ESC #9 and press the space bar twice. - 2. Examine the characters at the four corners and at the center of the screen. The individual dots in the vertical segment of the "E" should be visible in each character. If the focus is not adjusted satisfactorily, do not perform the following step. 3. Adjust VR403 for the best overall character presentation. Yoke Rotation - use the following procedure to check and adjust the yoke. - 1. Type ESC #8. - 2. Verify that the display is aligned to suit personal preference. Note: If the display is not aligned properly, perform the following steps. - 3. Loosen the yoke collar screw and turn the yoke collar until the test pattern appears to be straight both vertically and horizontally. - 4. While holding the yoke in place, tighten the yoke collar clamp screw. Vertical Height - use the following procedure to check and adjust the overall presentation height. - 1. Type ESC #9. - 2. Verify that the vertical diameter of the circle is approximately 170 mm. Note: If the vertical diameter is not satisfactory, perform the following step. 3. Adjust VR303 until the vertical diameter is correct. Horizontal Width - use the following procedure to adjust the overall presentation width. - 1. Type ESC #9. - 2. Verify that the horizontal diameter of the circle is approximately 170 mm. Note: If the horizontal diameter is not satisfactory, perform the following step. 3. Adjust L402 until the horizontal diameter is correct. Centering - use the following procedure to check and adjust the presentation centering. - 1. Enter SETUP mode and toggle into 48 line/132 character mode. - 2. Adjust VR402 until the display raster is visible. - 3. Adjust VR401 until the setup menu is approximately midway between the left and right edges of the raster. - 4. Back-off VR402 until the raster disappears. Vertical Linearity - use the following sequence to check and adjust for uniform presentation height. - 1. Type ESC #9. - 2. Verify that the vertical radius of the circle is 85 mm to the center and the overall vertical diameter is 170 mm. Note: If vertical linearity is not satisfactory, perform the following steps. - 3. Adjust the vertical linearity using VR302. - 4. Check and adjust the vertical height, vertical hold, and centering if required. Horizontal Linearity - use the following procedure to check and adjust for uniform presentation width. - 1. Type ESC #9. - 2. Verify the horizontal radius of the circle is 85 mm to the center and overall horizontal diameter is 170 mm. Note: If the horizontal linearity is not satisfactory, perform the following steps. - 3. Adjust the horizontal linearity using L401. - 4. Check and adjust the horizontal width, vertical hold, and centering if required. Vertical Hold - use the following procedure to adjust vertical hold. - 1. Type ESC #9. - 2. Adjust VR301 as required until vertical roll ceases. # Appendixes # **Schematics** This appendix includes diagrams. They appear in the following order: - System Block Diagram - Character RAM Timing Diagram - Graphics RAM Timing Diagram - Logic Board Schematic - Video Board Schematic - Keyboard Schematic - Power Supply Schematic **Block Diagram** CORPORATE HEADQUARTERS Faraday Electronics, Inc. 749 North Mary Avenue Sunnyvale, CA 94086 408-749-1900 Telex 706738 FAX #408-738-1671 EUROPEAN HEADQUARTERS Faraday Electronics Ltd. Technology House Easthampstead Road, Bracknell Berkshire, RG12 ILX, England Telephone 0344 486677 Telex 847096 EMDAL FAX #44 344 485210